blob: f1f0a25a6db3c9ddf02a471eb2df7cb9dcece400 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000040#include "i915_gem_clflush.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Matt Roper465c1202014-05-29 08:06:54 -070052/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010053static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010054 DRM_FORMAT_C8,
55 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070056 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010057 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070058};
59
60/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010061static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_C8,
63 DRM_FORMAT_RGB565,
64 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070065 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010066 DRM_FORMAT_XRGB2101010,
67 DRM_FORMAT_XBGR2101010,
68};
69
Ben Widawsky714244e2017-08-01 09:58:16 -070070static const uint64_t i9xx_format_modifiers[] = {
71 I915_FORMAT_MOD_X_TILED,
72 DRM_FORMAT_MOD_LINEAR,
73 DRM_FORMAT_MOD_INVALID
74};
75
Damien Lespiau6c0fd452015-05-19 12:29:16 +010076static const uint32_t skl_primary_formats[] = {
77 DRM_FORMAT_C8,
78 DRM_FORMAT_RGB565,
79 DRM_FORMAT_XRGB8888,
80 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010081 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070082 DRM_FORMAT_ABGR8888,
83 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070084 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053085 DRM_FORMAT_YUYV,
86 DRM_FORMAT_YVYU,
87 DRM_FORMAT_UYVY,
88 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070089};
90
Chandra Konduruc0b56ab2018-05-12 03:03:16 +053091static const uint32_t skl_pri_planar_formats[] = {
92 DRM_FORMAT_C8,
93 DRM_FORMAT_RGB565,
94 DRM_FORMAT_XRGB8888,
95 DRM_FORMAT_XBGR8888,
96 DRM_FORMAT_ARGB8888,
97 DRM_FORMAT_ABGR8888,
98 DRM_FORMAT_XRGB2101010,
99 DRM_FORMAT_XBGR2101010,
100 DRM_FORMAT_YUYV,
101 DRM_FORMAT_YVYU,
102 DRM_FORMAT_UYVY,
103 DRM_FORMAT_VYUY,
104 DRM_FORMAT_NV12,
105};
106
Ben Widawsky714244e2017-08-01 09:58:16 -0700107static const uint64_t skl_format_modifiers_noccs[] = {
108 I915_FORMAT_MOD_Yf_TILED,
109 I915_FORMAT_MOD_Y_TILED,
110 I915_FORMAT_MOD_X_TILED,
111 DRM_FORMAT_MOD_LINEAR,
112 DRM_FORMAT_MOD_INVALID
113};
114
115static const uint64_t skl_format_modifiers_ccs[] = {
116 I915_FORMAT_MOD_Yf_TILED_CCS,
117 I915_FORMAT_MOD_Y_TILED_CCS,
118 I915_FORMAT_MOD_Yf_TILED,
119 I915_FORMAT_MOD_Y_TILED,
120 I915_FORMAT_MOD_X_TILED,
121 DRM_FORMAT_MOD_LINEAR,
122 DRM_FORMAT_MOD_INVALID
123};
124
Matt Roper3d7d6512014-06-10 08:28:13 -0700125/* Cursor formats */
126static const uint32_t intel_cursor_formats[] = {
127 DRM_FORMAT_ARGB8888,
128};
129
Ben Widawsky714244e2017-08-01 09:58:16 -0700130static const uint64_t cursor_format_modifiers[] = {
131 DRM_FORMAT_MOD_LINEAR,
132 DRM_FORMAT_MOD_INVALID
133};
134
Jesse Barnesf1f644d2013-06-27 00:39:25 +0300135static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200136 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +0300137static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200138 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +0300139
Chris Wilson24dbf512017-02-15 10:59:18 +0000140static int intel_framebuffer_init(struct intel_framebuffer *ifb,
141 struct drm_i915_gem_object *obj,
142 struct drm_mode_fb_cmd2 *mode_cmd);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200143static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
144static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200145static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200146static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700147 struct intel_link_m_n *m_n,
148 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200149static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200150static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200151static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200152static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200153 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200154static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200155 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200156static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
157static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530158static void intel_crtc_init_scalers(struct intel_crtc *crtc,
159 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200160static void skylake_pfit_enable(struct intel_crtc *crtc);
161static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
162static void ironlake_pfit_enable(struct intel_crtc *crtc);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +0300163static void intel_modeset_setup_hw_state(struct drm_device *dev,
164 struct drm_modeset_acquire_ctx *ctx);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200165static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100166
Ma Lingd4906092009-03-18 20:13:27 +0800167struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300168 struct {
169 int min, max;
170 } dot, vco, n, m, m1, m2, p, p1;
171
172 struct {
173 int dot_limit;
174 int p2_slow, p2_fast;
175 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800176};
Jesse Barnes79e53942008-11-07 14:24:08 -0800177
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300178/* returns HPLL frequency in kHz */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200179int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300180{
181 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
182
183 /* Obtain SKU information */
184 mutex_lock(&dev_priv->sb_lock);
185 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
186 CCK_FUSE_HPLL_FREQ_MASK;
187 mutex_unlock(&dev_priv->sb_lock);
188
189 return vco_freq[hpll_freq] * 1000;
190}
191
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200192int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
193 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300194{
195 u32 val;
196 int divider;
197
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300198 mutex_lock(&dev_priv->sb_lock);
199 val = vlv_cck_read(dev_priv, reg);
200 mutex_unlock(&dev_priv->sb_lock);
201
202 divider = val & CCK_FREQUENCY_VALUES;
203
204 WARN((val & CCK_FREQUENCY_STATUS) !=
205 (divider << CCK_FREQUENCY_STATUS_SHIFT),
206 "%s change in progress\n", name);
207
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200208 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
209}
210
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200211int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
212 const char *name, u32 reg)
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200213{
214 if (dev_priv->hpll_freq == 0)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200215 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200216
217 return vlv_get_cck_clock(dev_priv, name, reg,
218 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300219}
220
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300221static void intel_update_czclk(struct drm_i915_private *dev_priv)
222{
Wayne Boyer666a4532015-12-09 12:29:35 -0800223 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300224 return;
225
226 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
227 CCK_CZ_CLOCK_CONTROL);
228
229 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
230}
231
Chris Wilson021357a2010-09-07 20:54:59 +0100232static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200233intel_fdi_link_freq(struct drm_i915_private *dev_priv,
234 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100235{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200236 if (HAS_DDI(dev_priv))
237 return pipe_config->port_clock; /* SPLL */
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200238 else
Chris Wilson58ecd9d2017-11-05 13:49:05 +0000239 return dev_priv->fdi_pll_freq;
Chris Wilson021357a2010-09-07 20:54:59 +0100240}
241
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300242static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400243 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200244 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200245 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400246 .m = { .min = 96, .max = 140 },
247 .m1 = { .min = 18, .max = 26 },
248 .m2 = { .min = 6, .max = 16 },
249 .p = { .min = 4, .max = 128 },
250 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700251 .p2 = { .dot_limit = 165000,
252 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700253};
254
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300255static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200256 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200257 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200258 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200259 .m = { .min = 96, .max = 140 },
260 .m1 = { .min = 18, .max = 26 },
261 .m2 = { .min = 6, .max = 16 },
262 .p = { .min = 4, .max = 128 },
263 .p1 = { .min = 2, .max = 33 },
264 .p2 = { .dot_limit = 165000,
265 .p2_slow = 4, .p2_fast = 4 },
266};
267
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300268static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400269 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200270 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200271 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 .m = { .min = 96, .max = 140 },
273 .m1 = { .min = 18, .max = 26 },
274 .m2 = { .min = 6, .max = 16 },
275 .p = { .min = 4, .max = 128 },
276 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700277 .p2 = { .dot_limit = 165000,
278 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700279};
Eric Anholt273e27c2011-03-30 13:01:10 -0700280
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300281static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400282 .dot = { .min = 20000, .max = 400000 },
283 .vco = { .min = 1400000, .max = 2800000 },
284 .n = { .min = 1, .max = 6 },
285 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100286 .m1 = { .min = 8, .max = 18 },
287 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400288 .p = { .min = 5, .max = 80 },
289 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700290 .p2 = { .dot_limit = 200000,
291 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700292};
293
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300294static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400295 .dot = { .min = 20000, .max = 400000 },
296 .vco = { .min = 1400000, .max = 2800000 },
297 .n = { .min = 1, .max = 6 },
298 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100299 .m1 = { .min = 8, .max = 18 },
300 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400301 .p = { .min = 7, .max = 98 },
302 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .p2 = { .dot_limit = 112000,
304 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700305};
306
Eric Anholt273e27c2011-03-30 13:01:10 -0700307
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300308static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700309 .dot = { .min = 25000, .max = 270000 },
310 .vco = { .min = 1750000, .max = 3500000},
311 .n = { .min = 1, .max = 4 },
312 .m = { .min = 104, .max = 138 },
313 .m1 = { .min = 17, .max = 23 },
314 .m2 = { .min = 5, .max = 11 },
315 .p = { .min = 10, .max = 30 },
316 .p1 = { .min = 1, .max = 3},
317 .p2 = { .dot_limit = 270000,
318 .p2_slow = 10,
319 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800320 },
Keith Packarde4b36692009-06-05 19:22:17 -0700321};
322
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300323static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700324 .dot = { .min = 22000, .max = 400000 },
325 .vco = { .min = 1750000, .max = 3500000},
326 .n = { .min = 1, .max = 4 },
327 .m = { .min = 104, .max = 138 },
328 .m1 = { .min = 16, .max = 23 },
329 .m2 = { .min = 5, .max = 11 },
330 .p = { .min = 5, .max = 80 },
331 .p1 = { .min = 1, .max = 8},
332 .p2 = { .dot_limit = 165000,
333 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700334};
335
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300336static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700337 .dot = { .min = 20000, .max = 115000 },
338 .vco = { .min = 1750000, .max = 3500000 },
339 .n = { .min = 1, .max = 3 },
340 .m = { .min = 104, .max = 138 },
341 .m1 = { .min = 17, .max = 23 },
342 .m2 = { .min = 5, .max = 11 },
343 .p = { .min = 28, .max = 112 },
344 .p1 = { .min = 2, .max = 8 },
345 .p2 = { .dot_limit = 0,
346 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800347 },
Keith Packarde4b36692009-06-05 19:22:17 -0700348};
349
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300350static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700351 .dot = { .min = 80000, .max = 224000 },
352 .vco = { .min = 1750000, .max = 3500000 },
353 .n = { .min = 1, .max = 3 },
354 .m = { .min = 104, .max = 138 },
355 .m1 = { .min = 17, .max = 23 },
356 .m2 = { .min = 5, .max = 11 },
357 .p = { .min = 14, .max = 42 },
358 .p1 = { .min = 2, .max = 6 },
359 .p2 = { .dot_limit = 0,
360 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800361 },
Keith Packarde4b36692009-06-05 19:22:17 -0700362};
363
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300364static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400365 .dot = { .min = 20000, .max = 400000},
366 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700367 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400368 .n = { .min = 3, .max = 6 },
369 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700370 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400371 .m1 = { .min = 0, .max = 0 },
372 .m2 = { .min = 0, .max = 254 },
373 .p = { .min = 5, .max = 80 },
374 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700375 .p2 = { .dot_limit = 200000,
376 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700377};
378
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300379static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400380 .dot = { .min = 20000, .max = 400000 },
381 .vco = { .min = 1700000, .max = 3500000 },
382 .n = { .min = 3, .max = 6 },
383 .m = { .min = 2, .max = 256 },
384 .m1 = { .min = 0, .max = 0 },
385 .m2 = { .min = 0, .max = 254 },
386 .p = { .min = 7, .max = 112 },
387 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700388 .p2 = { .dot_limit = 112000,
389 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700390};
391
Eric Anholt273e27c2011-03-30 13:01:10 -0700392/* Ironlake / Sandybridge
393 *
394 * We calculate clock using (register_value + 2) for N/M1/M2, so here
395 * the range value for them is (actual_value - 2).
396 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300397static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700398 .dot = { .min = 25000, .max = 350000 },
399 .vco = { .min = 1760000, .max = 3510000 },
400 .n = { .min = 1, .max = 5 },
401 .m = { .min = 79, .max = 127 },
402 .m1 = { .min = 12, .max = 22 },
403 .m2 = { .min = 5, .max = 9 },
404 .p = { .min = 5, .max = 80 },
405 .p1 = { .min = 1, .max = 8 },
406 .p2 = { .dot_limit = 225000,
407 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700408};
409
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300410static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700411 .dot = { .min = 25000, .max = 350000 },
412 .vco = { .min = 1760000, .max = 3510000 },
413 .n = { .min = 1, .max = 3 },
414 .m = { .min = 79, .max = 118 },
415 .m1 = { .min = 12, .max = 22 },
416 .m2 = { .min = 5, .max = 9 },
417 .p = { .min = 28, .max = 112 },
418 .p1 = { .min = 2, .max = 8 },
419 .p2 = { .dot_limit = 225000,
420 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800421};
422
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300423static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700424 .dot = { .min = 25000, .max = 350000 },
425 .vco = { .min = 1760000, .max = 3510000 },
426 .n = { .min = 1, .max = 3 },
427 .m = { .min = 79, .max = 127 },
428 .m1 = { .min = 12, .max = 22 },
429 .m2 = { .min = 5, .max = 9 },
430 .p = { .min = 14, .max = 56 },
431 .p1 = { .min = 2, .max = 8 },
432 .p2 = { .dot_limit = 225000,
433 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800434};
435
Eric Anholt273e27c2011-03-30 13:01:10 -0700436/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300437static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700438 .dot = { .min = 25000, .max = 350000 },
439 .vco = { .min = 1760000, .max = 3510000 },
440 .n = { .min = 1, .max = 2 },
441 .m = { .min = 79, .max = 126 },
442 .m1 = { .min = 12, .max = 22 },
443 .m2 = { .min = 5, .max = 9 },
444 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400445 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700446 .p2 = { .dot_limit = 225000,
447 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800448};
449
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300450static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700451 .dot = { .min = 25000, .max = 350000 },
452 .vco = { .min = 1760000, .max = 3510000 },
453 .n = { .min = 1, .max = 3 },
454 .m = { .min = 79, .max = 126 },
455 .m1 = { .min = 12, .max = 22 },
456 .m2 = { .min = 5, .max = 9 },
457 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400458 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700459 .p2 = { .dot_limit = 225000,
460 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800461};
462
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300463static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300464 /*
465 * These are the data rate limits (measured in fast clocks)
466 * since those are the strictest limits we have. The fast
467 * clock and actual rate limits are more relaxed, so checking
468 * them would make no difference.
469 */
470 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200471 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700472 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700473 .m1 = { .min = 2, .max = 3 },
474 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300475 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300476 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700477};
478
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300479static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300480 /*
481 * These are the data rate limits (measured in fast clocks)
482 * since those are the strictest limits we have. The fast
483 * clock and actual rate limits are more relaxed, so checking
484 * them would make no difference.
485 */
486 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200487 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300488 .n = { .min = 1, .max = 1 },
489 .m1 = { .min = 2, .max = 2 },
490 .m2 = { .min = 24 << 22, .max = 175 << 22 },
491 .p1 = { .min = 2, .max = 4 },
492 .p2 = { .p2_slow = 1, .p2_fast = 14 },
493};
494
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300495static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200496 /* FIXME: find real dot limits */
497 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530498 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200499 .n = { .min = 1, .max = 1 },
500 .m1 = { .min = 2, .max = 2 },
501 /* FIXME: find real m2 limits */
502 .m2 = { .min = 2 << 22, .max = 255 << 22 },
503 .p1 = { .min = 2, .max = 4 },
504 .p2 = { .p2_slow = 1, .p2_fast = 20 },
505};
506
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +0530507static void
Vidya Srinivas6deef9b2018-05-12 03:03:13 +0530508skl_wa_528(struct drm_i915_private *dev_priv, int pipe, bool enable)
509{
510 if (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))
511 return;
512
513 if (enable)
514 I915_WRITE(CHICKEN_PIPESL_1(pipe), HSW_FBCQ_DIS);
515 else
516 I915_WRITE(CHICKEN_PIPESL_1(pipe), 0);
517}
518
519static void
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +0530520skl_wa_clkgate(struct drm_i915_private *dev_priv, int pipe, bool enable)
521{
Vidya Srinivas6deef9b2018-05-12 03:03:13 +0530522 if (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +0530523 return;
524
525 if (enable)
526 I915_WRITE(CLKGATE_DIS_PSL(pipe),
527 DUPS1_GATING_DIS | DUPS2_GATING_DIS);
528 else
529 I915_WRITE(CLKGATE_DIS_PSL(pipe),
530 I915_READ(CLKGATE_DIS_PSL(pipe)) &
531 ~(DUPS1_GATING_DIS | DUPS2_GATING_DIS));
532}
533
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200534static bool
Maarten Lankhorst24f28452017-11-22 19:39:01 +0100535needs_modeset(const struct drm_crtc_state *state)
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200536{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200537 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200538}
539
Imre Deakdccbea32015-06-22 23:35:51 +0300540/*
541 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
542 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
543 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
544 * The helpers' return value is the rate of the clock that is fed to the
545 * display engine's pipe which can be the above fast dot clock rate or a
546 * divided-down version of it.
547 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500548/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300549static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800550{
Shaohua Li21778322009-02-23 15:19:16 +0800551 clock->m = clock->m2 + 2;
552 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200553 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300554 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300555 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
556 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300557
558 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800559}
560
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200561static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
562{
563 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
564}
565
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300566static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800567{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200568 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200570 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300571 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300572 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
573 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300574
575 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800576}
577
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300578static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300579{
580 clock->m = clock->m1 * clock->m2;
581 clock->p = clock->p1 * clock->p2;
582 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300583 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300584 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
585 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300586
587 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300588}
589
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300590int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300591{
592 clock->m = clock->m1 * clock->m2;
593 clock->p = clock->p1 * clock->p2;
594 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300595 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300596 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
597 clock->n << 22);
598 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300599
600 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300601}
602
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800603#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Chris Wilsonc38c1452018-02-14 13:49:22 +0000604
605/*
Jesse Barnes79e53942008-11-07 14:24:08 -0800606 * Returns whether the given set of divisors are valid for a given refclk with
607 * the given connectors.
608 */
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100609static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300610 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300611 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800612{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300613 if (clock->n < limit->n.min || limit->n.max < clock->n)
614 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800615 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400616 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400618 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800619 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400620 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300621
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100622 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200623 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300624 if (clock->m1 <= clock->m2)
625 INTELPllInvalid("m1 <= m2\n");
626
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100627 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200628 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300629 if (clock->p < limit->p.min || limit->p.max < clock->p)
630 INTELPllInvalid("p out of range\n");
631 if (clock->m < limit->m.min || limit->m.max < clock->m)
632 INTELPllInvalid("m out of range\n");
633 }
634
Jesse Barnes79e53942008-11-07 14:24:08 -0800635 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400636 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800637 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
638 * connector, etc., rather than just a single range.
639 */
640 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400641 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800642
643 return true;
644}
645
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300646static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300647i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300648 const struct intel_crtc_state *crtc_state,
649 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800650{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300651 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800652
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300653 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800654 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100655 * For LVDS just rely on its current settings for dual-channel.
656 * We haven't figured out how to reliably set up different
657 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800658 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100659 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300660 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800661 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300662 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800663 } else {
664 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300665 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800666 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300667 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800668 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300669}
670
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200671/*
672 * Returns a set of divisors for the desired target clock with the given
673 * refclk, or FALSE. The returned values represent the clock equation:
674 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
675 *
676 * Target and reference clocks are specified in kHz.
677 *
678 * If match_clock is provided, then best_clock P divider must match the P
679 * divider from @match_clock used for LVDS downclocking.
680 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300681static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300682i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300683 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300684 int target, int refclk, struct dpll *match_clock,
685 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300686{
687 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300688 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300689 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800690
Akshay Joshi0206e352011-08-16 15:34:10 -0400691 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800692
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300693 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
694
Zhao Yakui42158662009-11-20 11:24:18 +0800695 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
696 clock.m1++) {
697 for (clock.m2 = limit->m2.min;
698 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200699 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800700 break;
701 for (clock.n = limit->n.min;
702 clock.n <= limit->n.max; clock.n++) {
703 for (clock.p1 = limit->p1.min;
704 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800705 int this_err;
706
Imre Deakdccbea32015-06-22 23:35:51 +0300707 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100708 if (!intel_PLL_is_valid(to_i915(dev),
709 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000710 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800711 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800712 if (match_clock &&
713 clock.p != match_clock->p)
714 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800715
716 this_err = abs(clock.dot - target);
717 if (this_err < err) {
718 *best_clock = clock;
719 err = this_err;
720 }
721 }
722 }
723 }
724 }
725
726 return (err != target);
727}
728
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200729/*
730 * Returns a set of divisors for the desired target clock with the given
731 * refclk, or FALSE. The returned values represent the clock equation:
732 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
733 *
734 * Target and reference clocks are specified in kHz.
735 *
736 * If match_clock is provided, then best_clock P divider must match the P
737 * divider from @match_clock used for LVDS downclocking.
738 */
Ma Lingd4906092009-03-18 20:13:27 +0800739static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300740pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200741 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300742 int target, int refclk, struct dpll *match_clock,
743 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200744{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300745 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300746 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200747 int err = target;
748
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200749 memset(best_clock, 0, sizeof(*best_clock));
750
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300751 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
752
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200753 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
754 clock.m1++) {
755 for (clock.m2 = limit->m2.min;
756 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200757 for (clock.n = limit->n.min;
758 clock.n <= limit->n.max; clock.n++) {
759 for (clock.p1 = limit->p1.min;
760 clock.p1 <= limit->p1.max; clock.p1++) {
761 int this_err;
762
Imre Deakdccbea32015-06-22 23:35:51 +0300763 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100764 if (!intel_PLL_is_valid(to_i915(dev),
765 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800766 &clock))
767 continue;
768 if (match_clock &&
769 clock.p != match_clock->p)
770 continue;
771
772 this_err = abs(clock.dot - target);
773 if (this_err < err) {
774 *best_clock = clock;
775 err = this_err;
776 }
777 }
778 }
779 }
780 }
781
782 return (err != target);
783}
784
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200785/*
786 * Returns a set of divisors for the desired target clock with the given
787 * refclk, or FALSE. The returned values represent the clock equation:
788 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200789 *
790 * Target and reference clocks are specified in kHz.
791 *
792 * If match_clock is provided, then best_clock P divider must match the P
793 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200794 */
Ma Lingd4906092009-03-18 20:13:27 +0800795static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300796g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200797 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300798 int target, int refclk, struct dpll *match_clock,
799 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800800{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300801 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300802 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800803 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300804 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400805 /* approximately equals target * 0.00585 */
806 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800807
808 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300809
810 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
811
Ma Lingd4906092009-03-18 20:13:27 +0800812 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200813 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800814 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200815 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800816 for (clock.m1 = limit->m1.max;
817 clock.m1 >= limit->m1.min; clock.m1--) {
818 for (clock.m2 = limit->m2.max;
819 clock.m2 >= limit->m2.min; clock.m2--) {
820 for (clock.p1 = limit->p1.max;
821 clock.p1 >= limit->p1.min; clock.p1--) {
822 int this_err;
823
Imre Deakdccbea32015-06-22 23:35:51 +0300824 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100825 if (!intel_PLL_is_valid(to_i915(dev),
826 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000827 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800828 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000829
830 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800831 if (this_err < err_most) {
832 *best_clock = clock;
833 err_most = this_err;
834 max_n = clock.n;
835 found = true;
836 }
837 }
838 }
839 }
840 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800841 return found;
842}
Ma Lingd4906092009-03-18 20:13:27 +0800843
Imre Deakd5dd62b2015-03-17 11:40:03 +0200844/*
845 * Check if the calculated PLL configuration is more optimal compared to the
846 * best configuration and error found so far. Return the calculated error.
847 */
848static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300849 const struct dpll *calculated_clock,
850 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200851 unsigned int best_error_ppm,
852 unsigned int *error_ppm)
853{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200854 /*
855 * For CHV ignore the error and consider only the P value.
856 * Prefer a bigger P value based on HW requirements.
857 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100858 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200859 *error_ppm = 0;
860
861 return calculated_clock->p > best_clock->p;
862 }
863
Imre Deak24be4e42015-03-17 11:40:04 +0200864 if (WARN_ON_ONCE(!target_freq))
865 return false;
866
Imre Deakd5dd62b2015-03-17 11:40:03 +0200867 *error_ppm = div_u64(1000000ULL *
868 abs(target_freq - calculated_clock->dot),
869 target_freq);
870 /*
871 * Prefer a better P value over a better (smaller) error if the error
872 * is small. Ensure this preference for future configurations too by
873 * setting the error to 0.
874 */
875 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
876 *error_ppm = 0;
877
878 return true;
879 }
880
881 return *error_ppm + 10 < best_error_ppm;
882}
883
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200884/*
885 * Returns a set of divisors for the desired target clock with the given
886 * refclk, or FALSE. The returned values represent the clock equation:
887 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
888 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800889static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300890vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200891 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300892 int target, int refclk, struct dpll *match_clock,
893 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700894{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200895 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300896 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300897 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300898 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300899 /* min update 19.2 MHz */
900 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300901 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700902
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300903 target *= 5; /* fast clock */
904
905 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700906
907 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300908 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300909 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300910 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300911 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300912 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700913 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300914 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200915 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300916
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300917 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
918 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300919
Imre Deakdccbea32015-06-22 23:35:51 +0300920 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300921
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100922 if (!intel_PLL_is_valid(to_i915(dev),
923 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300924 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300925 continue;
926
Imre Deakd5dd62b2015-03-17 11:40:03 +0200927 if (!vlv_PLL_is_optimal(dev, target,
928 &clock,
929 best_clock,
930 bestppm, &ppm))
931 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300932
Imre Deakd5dd62b2015-03-17 11:40:03 +0200933 *best_clock = clock;
934 bestppm = ppm;
935 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700936 }
937 }
938 }
939 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700940
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300941 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700942}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700943
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200944/*
945 * Returns a set of divisors for the desired target clock with the given
946 * refclk, or FALSE. The returned values represent the clock equation:
947 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
948 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300949static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300950chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200951 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300952 int target, int refclk, struct dpll *match_clock,
953 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300954{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200955 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300956 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200957 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300958 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300959 uint64_t m2;
960 int found = false;
961
962 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200963 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300964
965 /*
966 * Based on hardware doc, the n always set to 1, and m1 always
967 * set to 2. If requires to support 200Mhz refclk, we need to
968 * revisit this because n may not 1 anymore.
969 */
970 clock.n = 1, clock.m1 = 2;
971 target *= 5; /* fast clock */
972
973 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
974 for (clock.p2 = limit->p2.p2_fast;
975 clock.p2 >= limit->p2.p2_slow;
976 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200977 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300978
979 clock.p = clock.p1 * clock.p2;
980
981 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
982 clock.n) << 22, refclk * clock.m1);
983
984 if (m2 > INT_MAX/clock.m1)
985 continue;
986
987 clock.m2 = m2;
988
Imre Deakdccbea32015-06-22 23:35:51 +0300989 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300990
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100991 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300992 continue;
993
Imre Deak9ca3ba02015-03-17 11:40:05 +0200994 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
995 best_error_ppm, &error_ppm))
996 continue;
997
998 *best_clock = clock;
999 best_error_ppm = error_ppm;
1000 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001001 }
1002 }
1003
1004 return found;
1005}
1006
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001007bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001008 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001009{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001010 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03001011 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001012
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001013 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001014 target_clock, refclk, NULL, best_clock);
1015}
1016
Ville Syrjälä525b9312016-10-31 22:37:02 +02001017bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001018{
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001019 /* Be paranoid as we can arrive here with only partial
1020 * state retrieved from the hardware during setup.
1021 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001022 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001023 * as Haswell has gained clock readout/fastboot support.
1024 *
Ville Syrjäläcd30fbc2018-05-25 21:50:40 +03001025 * We can ditch the crtc->primary->state->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001026 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001027 *
1028 * FIXME: The intel_crtc->active here should be switched to
1029 * crtc->state->active once we have proper CRTC states wired up
1030 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001031 */
Ville Syrjälä525b9312016-10-31 22:37:02 +02001032 return crtc->active && crtc->base.primary->state->fb &&
1033 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001034}
1035
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001036enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1037 enum pipe pipe)
1038{
Ville Syrjälä98187832016-10-31 22:37:10 +02001039 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001040
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001041 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001042}
1043
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001044static bool pipe_scanline_is_moving(struct drm_i915_private *dev_priv,
1045 enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001046{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001047 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001048 u32 line1, line2;
1049 u32 line_mask;
1050
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001051 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001052 line_mask = DSL_LINEMASK_GEN2;
1053 else
1054 line_mask = DSL_LINEMASK_GEN3;
1055
1056 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001057 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001058 line2 = I915_READ(reg) & line_mask;
1059
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001060 return line1 != line2;
1061}
1062
1063static void wait_for_pipe_scanline_moving(struct intel_crtc *crtc, bool state)
1064{
1065 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1066 enum pipe pipe = crtc->pipe;
1067
1068 /* Wait for the display line to settle/start moving */
1069 if (wait_for(pipe_scanline_is_moving(dev_priv, pipe) == state, 100))
1070 DRM_ERROR("pipe %c scanline %s wait timed out\n",
1071 pipe_name(pipe), onoff(state));
1072}
1073
1074static void intel_wait_for_pipe_scanline_stopped(struct intel_crtc *crtc)
1075{
1076 wait_for_pipe_scanline_moving(crtc, false);
1077}
1078
1079static void intel_wait_for_pipe_scanline_moving(struct intel_crtc *crtc)
1080{
1081 wait_for_pipe_scanline_moving(crtc, true);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001082}
1083
Ville Syrjälä4972f702017-11-29 17:37:32 +02001084static void
1085intel_wait_for_pipe_off(const struct intel_crtc_state *old_crtc_state)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001086{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001087 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001088 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001089
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001090 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001091 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001092 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001093
Keith Packardab7ad7f2010-10-03 00:33:06 -07001094 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001095 if (intel_wait_for_register(dev_priv,
1096 reg, I965_PIPECONF_ACTIVE, 0,
1097 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001098 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001099 } else {
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001100 intel_wait_for_pipe_scanline_stopped(crtc);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001101 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001102}
1103
Jesse Barnesb24e7172011-01-04 15:09:30 -08001104/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001105void assert_pll(struct drm_i915_private *dev_priv,
1106 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001107{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001108 u32 val;
1109 bool cur_state;
1110
Ville Syrjälä649636e2015-09-22 19:50:01 +03001111 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001112 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001113 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001114 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001115 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001116}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001117
Jani Nikula23538ef2013-08-27 15:12:22 +03001118/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001119void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001120{
1121 u32 val;
1122 bool cur_state;
1123
Ville Syrjäläa5805162015-05-26 20:42:30 +03001124 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001125 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001126 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001127
1128 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001129 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001130 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001131 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001132}
Jani Nikula23538ef2013-08-27 15:12:22 +03001133
Jesse Barnes040484a2011-01-03 12:14:26 -08001134static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1135 enum pipe pipe, bool state)
1136{
Jesse Barnes040484a2011-01-03 12:14:26 -08001137 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001138 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1139 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001140
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001141 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001142 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001143 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001144 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001145 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001146 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001147 cur_state = !!(val & FDI_TX_ENABLE);
1148 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001149 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001150 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001151 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001152}
1153#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1154#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1155
1156static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1157 enum pipe pipe, bool state)
1158{
Jesse Barnes040484a2011-01-03 12:14:26 -08001159 u32 val;
1160 bool cur_state;
1161
Ville Syrjälä649636e2015-09-22 19:50:01 +03001162 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001163 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001164 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001165 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001166 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001167}
1168#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1169#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1170
1171static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1172 enum pipe pipe)
1173{
Jesse Barnes040484a2011-01-03 12:14:26 -08001174 u32 val;
1175
1176 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001177 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001178 return;
1179
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001180 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001181 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001182 return;
1183
Ville Syrjälä649636e2015-09-22 19:50:01 +03001184 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001185 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001186}
1187
Daniel Vetter55607e82013-06-16 21:42:39 +02001188void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1189 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001190{
Jesse Barnes040484a2011-01-03 12:14:26 -08001191 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001192 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001193
Ville Syrjälä649636e2015-09-22 19:50:01 +03001194 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001195 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001196 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001197 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001198 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001199}
1200
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001201void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001202{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001203 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001204 u32 val;
Ville Syrjälä10ed55e2018-05-23 17:57:18 +03001205 enum pipe panel_pipe = INVALID_PIPE;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001206 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001207
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001208 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001209 return;
1210
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001211 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001212 u32 port_sel;
1213
Imre Deak44cb7342016-08-10 14:07:29 +03001214 pp_reg = PP_CONTROL(0);
1215 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001216
Ville Syrjälä4c23dea2018-05-18 18:29:30 +03001217 switch (port_sel) {
1218 case PANEL_PORT_SELECT_LVDS:
Ville Syrjäläa44628b2018-05-14 21:28:27 +03001219 intel_lvds_port_enabled(dev_priv, PCH_LVDS, &panel_pipe);
Ville Syrjälä4c23dea2018-05-18 18:29:30 +03001220 break;
1221 case PANEL_PORT_SELECT_DPA:
1222 intel_dp_port_enabled(dev_priv, DP_A, PORT_A, &panel_pipe);
1223 break;
1224 case PANEL_PORT_SELECT_DPC:
1225 intel_dp_port_enabled(dev_priv, PCH_DP_C, PORT_C, &panel_pipe);
1226 break;
1227 case PANEL_PORT_SELECT_DPD:
1228 intel_dp_port_enabled(dev_priv, PCH_DP_D, PORT_D, &panel_pipe);
1229 break;
1230 default:
1231 MISSING_CASE(port_sel);
1232 break;
1233 }
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001234 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001235 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001236 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001237 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001238 } else {
Ville Syrjäläf0d2b752018-05-18 18:29:31 +03001239 u32 port_sel;
1240
Imre Deak44cb7342016-08-10 14:07:29 +03001241 pp_reg = PP_CONTROL(0);
Ville Syrjäläf0d2b752018-05-18 18:29:31 +03001242 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
1243
1244 WARN_ON(port_sel != PANEL_PORT_SELECT_LVDS);
Ville Syrjäläa44628b2018-05-14 21:28:27 +03001245 intel_lvds_port_enabled(dev_priv, LVDS, &panel_pipe);
Jesse Barnesea0760c2011-01-04 15:09:32 -08001246 }
1247
1248 val = I915_READ(pp_reg);
1249 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001250 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001251 locked = false;
1252
Rob Clarke2c719b2014-12-15 13:56:32 -05001253 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001254 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001255 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001256}
1257
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001258void assert_pipe(struct drm_i915_private *dev_priv,
1259 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001260{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001261 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001262 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1263 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001264 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001265
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001266 /* we keep both pipes enabled on 830 */
1267 if (IS_I830(dev_priv))
Daniel Vetter8e636782012-01-22 01:36:48 +01001268 state = true;
1269
Imre Deak4feed0e2016-02-12 18:55:14 +02001270 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1271 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001272 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001273 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001274
1275 intel_display_power_put(dev_priv, power_domain);
1276 } else {
1277 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001278 }
1279
Rob Clarke2c719b2014-12-15 13:56:32 -05001280 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001281 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001282 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001283}
1284
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001285static void assert_plane(struct intel_plane *plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001286{
Ville Syrjäläeade6c82018-01-30 22:38:03 +02001287 enum pipe pipe;
1288 bool cur_state;
1289
1290 cur_state = plane->get_hw_state(plane, &pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001291
Rob Clarke2c719b2014-12-15 13:56:32 -05001292 I915_STATE_WARN(cur_state != state,
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001293 "%s assertion failure (expected %s, current %s)\n",
1294 plane->base.name, onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001295}
1296
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001297#define assert_plane_enabled(p) assert_plane(p, true)
1298#define assert_plane_disabled(p) assert_plane(p, false)
Chris Wilson931872f2012-01-16 23:01:13 +00001299
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001300static void assert_planes_disabled(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001301{
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001302 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1303 struct intel_plane *plane;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001304
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001305 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane)
1306 assert_plane_disabled(plane);
Jesse Barnes19332d72013-03-28 09:55:38 -07001307}
1308
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001309static void assert_vblank_disabled(struct drm_crtc *crtc)
1310{
Rob Clarke2c719b2014-12-15 13:56:32 -05001311 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001312 drm_crtc_vblank_put(crtc);
1313}
1314
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001315void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1316 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001317{
Jesse Barnes92f25842011-01-04 15:09:34 -08001318 u32 val;
1319 bool enabled;
1320
Ville Syrjälä649636e2015-09-22 19:50:01 +03001321 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001322 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001323 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001324 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1325 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001326}
1327
Jesse Barnes291906f2011-02-02 12:28:03 -08001328static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001329 enum pipe pipe, enum port port,
1330 i915_reg_t dp_reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001331{
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001332 enum pipe port_pipe;
1333 bool state;
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001334
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001335 state = intel_dp_port_enabled(dev_priv, dp_reg, port, &port_pipe);
1336
1337 I915_STATE_WARN(state && port_pipe == pipe,
1338 "PCH DP %c enabled on transcoder %c, should be disabled\n",
1339 port_name(port), pipe_name(pipe));
1340
1341 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && !state && port_pipe == PIPE_B,
1342 "IBX PCH DP %c still using transcoder B\n",
1343 port_name(port));
Jesse Barnes291906f2011-02-02 12:28:03 -08001344}
1345
1346static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjälä76203462018-05-14 20:24:21 +03001347 enum pipe pipe, enum port port,
1348 i915_reg_t hdmi_reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001349{
Ville Syrjälä76203462018-05-14 20:24:21 +03001350 enum pipe port_pipe;
1351 bool state;
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001352
Ville Syrjälä76203462018-05-14 20:24:21 +03001353 state = intel_sdvo_port_enabled(dev_priv, hdmi_reg, &port_pipe);
1354
1355 I915_STATE_WARN(state && port_pipe == pipe,
1356 "PCH HDMI %c enabled on transcoder %c, should be disabled\n",
1357 port_name(port), pipe_name(pipe));
1358
1359 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && !state && port_pipe == PIPE_B,
1360 "IBX PCH HDMI %c still using transcoder B\n",
1361 port_name(port));
Jesse Barnes291906f2011-02-02 12:28:03 -08001362}
1363
1364static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1365 enum pipe pipe)
1366{
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03001367 enum pipe port_pipe;
Jesse Barnes291906f2011-02-02 12:28:03 -08001368
Ville Syrjälä59b74c42018-05-18 18:29:28 +03001369 assert_pch_dp_disabled(dev_priv, pipe, PORT_B, PCH_DP_B);
1370 assert_pch_dp_disabled(dev_priv, pipe, PORT_C, PCH_DP_C);
1371 assert_pch_dp_disabled(dev_priv, pipe, PORT_D, PCH_DP_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001372
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03001373 I915_STATE_WARN(intel_crt_port_enabled(dev_priv, PCH_ADPA, &port_pipe) &&
1374 port_pipe == pipe,
1375 "PCH VGA enabled on transcoder %c, should be disabled\n",
1376 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001377
Ville Syrjäläa44628b2018-05-14 21:28:27 +03001378 I915_STATE_WARN(intel_lvds_port_enabled(dev_priv, PCH_LVDS, &port_pipe) &&
1379 port_pipe == pipe,
1380 "PCH LVDS enabled on transcoder %c, should be disabled\n",
1381 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001382
Ville Syrjälä76203462018-05-14 20:24:21 +03001383 assert_pch_hdmi_disabled(dev_priv, pipe, PORT_B, PCH_HDMIB);
1384 assert_pch_hdmi_disabled(dev_priv, pipe, PORT_C, PCH_HDMIC);
1385 assert_pch_hdmi_disabled(dev_priv, pipe, PORT_D, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001386}
1387
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001388static void _vlv_enable_pll(struct intel_crtc *crtc,
1389 const struct intel_crtc_state *pipe_config)
1390{
1391 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1392 enum pipe pipe = crtc->pipe;
1393
1394 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1395 POSTING_READ(DPLL(pipe));
1396 udelay(150);
1397
Chris Wilson2c30b432016-06-30 15:32:54 +01001398 if (intel_wait_for_register(dev_priv,
1399 DPLL(pipe),
1400 DPLL_LOCK_VLV,
1401 DPLL_LOCK_VLV,
1402 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001403 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1404}
1405
Ville Syrjäläd288f652014-10-28 13:20:22 +02001406static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001407 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001408{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001409 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001410 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001411
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001412 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001413
Daniel Vetter87442f72013-06-06 00:52:17 +02001414 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001415 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001416
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001417 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1418 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001419
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001420 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1421 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001422}
1423
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001424
1425static void _chv_enable_pll(struct intel_crtc *crtc,
1426 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001427{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001428 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001429 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001430 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001431 u32 tmp;
1432
Ville Syrjäläa5805162015-05-26 20:42:30 +03001433 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001434
1435 /* Enable back the 10bit clock to display controller */
1436 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1437 tmp |= DPIO_DCLKP_EN;
1438 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1439
Ville Syrjälä54433e92015-05-26 20:42:31 +03001440 mutex_unlock(&dev_priv->sb_lock);
1441
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001442 /*
1443 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1444 */
1445 udelay(1);
1446
1447 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001448 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001449
1450 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001451 if (intel_wait_for_register(dev_priv,
1452 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1453 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001454 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001455}
1456
1457static void chv_enable_pll(struct intel_crtc *crtc,
1458 const struct intel_crtc_state *pipe_config)
1459{
1460 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1461 enum pipe pipe = crtc->pipe;
1462
1463 assert_pipe_disabled(dev_priv, pipe);
1464
1465 /* PLL is protected by panel, make sure we can write it */
1466 assert_panel_unlocked(dev_priv, pipe);
1467
1468 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1469 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001470
Ville Syrjäläc2317752016-03-15 16:39:56 +02001471 if (pipe != PIPE_A) {
1472 /*
1473 * WaPixelRepeatModeFixForC0:chv
1474 *
1475 * DPLLCMD is AWOL. Use chicken bits to propagate
1476 * the value from DPLLBMD to either pipe B or C.
1477 */
Ville Syrjälädfa311f2017-09-13 17:08:54 +03001478 I915_WRITE(CBR4_VLV, CBR_DPLLBMD_PIPE(pipe));
Ville Syrjäläc2317752016-03-15 16:39:56 +02001479 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1480 I915_WRITE(CBR4_VLV, 0);
1481 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1482
1483 /*
1484 * DPLLB VGA mode also seems to cause problems.
1485 * We should always have it disabled.
1486 */
1487 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1488 } else {
1489 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1490 POSTING_READ(DPLL_MD(pipe));
1491 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001492}
1493
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001494static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001495{
1496 struct intel_crtc *crtc;
1497 int count = 0;
1498
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001499 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001500 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001501 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1502 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001503
1504 return count;
1505}
1506
Ville Syrjälä939994d2017-09-13 17:08:56 +03001507static void i9xx_enable_pll(struct intel_crtc *crtc,
1508 const struct intel_crtc_state *crtc_state)
Daniel Vetter87442f72013-06-06 00:52:17 +02001509{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001510 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001511 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjälä939994d2017-09-13 17:08:56 +03001512 u32 dpll = crtc_state->dpll_hw_state.dpll;
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001513 int i;
Daniel Vetter87442f72013-06-06 00:52:17 +02001514
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001515 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001516
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001517 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001518 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001519 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001520
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001521 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001522 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001523 /*
1524 * It appears to be important that we don't enable this
1525 * for the current pipe before otherwise configuring the
1526 * PLL. No idea how this should be handled if multiple
1527 * DVO outputs are enabled simultaneosly.
1528 */
1529 dpll |= DPLL_DVO_2X_MODE;
1530 I915_WRITE(DPLL(!crtc->pipe),
1531 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1532 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001533
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001534 /*
1535 * Apparently we need to have VGA mode enabled prior to changing
1536 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1537 * dividers, even though the register value does change.
1538 */
1539 I915_WRITE(reg, 0);
1540
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001541 I915_WRITE(reg, dpll);
1542
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001543 /* Wait for the clocks to stabilize. */
1544 POSTING_READ(reg);
1545 udelay(150);
1546
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001547 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001548 I915_WRITE(DPLL_MD(crtc->pipe),
Ville Syrjälä939994d2017-09-13 17:08:56 +03001549 crtc_state->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001550 } else {
1551 /* The pixel multiplier can only be updated once the
1552 * DPLL is enabled and the clocks are stable.
1553 *
1554 * So write it again.
1555 */
1556 I915_WRITE(reg, dpll);
1557 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001558
1559 /* We do this three times for luck */
Ville Syrjäläbb408dd2017-06-01 17:36:15 +03001560 for (i = 0; i < 3; i++) {
1561 I915_WRITE(reg, dpll);
1562 POSTING_READ(reg);
1563 udelay(150); /* wait for warmup */
1564 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001565}
1566
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001567static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001568{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001569 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001570 enum pipe pipe = crtc->pipe;
1571
1572 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001573 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001574 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001575 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001576 I915_WRITE(DPLL(PIPE_B),
1577 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1578 I915_WRITE(DPLL(PIPE_A),
1579 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1580 }
1581
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001582 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001583 if (IS_I830(dev_priv))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001584 return;
1585
1586 /* Make sure the pipe isn't still relying on us */
1587 assert_pipe_disabled(dev_priv, pipe);
1588
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001589 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001590 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001591}
1592
Jesse Barnesf6071162013-10-01 10:41:38 -07001593static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1594{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001595 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001596
1597 /* Make sure the pipe isn't still relying on us */
1598 assert_pipe_disabled(dev_priv, pipe);
1599
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001600 val = DPLL_INTEGRATED_REF_CLK_VLV |
1601 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1602 if (pipe != PIPE_A)
1603 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1604
Jesse Barnesf6071162013-10-01 10:41:38 -07001605 I915_WRITE(DPLL(pipe), val);
1606 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001607}
1608
1609static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1610{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001611 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001612 u32 val;
1613
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001614 /* Make sure the pipe isn't still relying on us */
1615 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001616
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001617 val = DPLL_SSC_REF_CLK_CHV |
1618 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001619 if (pipe != PIPE_A)
1620 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02001621
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001622 I915_WRITE(DPLL(pipe), val);
1623 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001624
Ville Syrjäläa5805162015-05-26 20:42:30 +03001625 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001626
1627 /* Disable 10bit clock to display controller */
1628 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1629 val &= ~DPIO_DCLKP_EN;
1630 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1631
Ville Syrjäläa5805162015-05-26 20:42:30 +03001632 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001633}
1634
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001635void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001636 struct intel_digital_port *dport,
1637 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001638{
1639 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001640 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001641
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001642 switch (dport->base.port) {
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001643 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001644 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001645 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001646 break;
1647 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001648 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001649 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001650 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001651 break;
1652 case PORT_D:
1653 port_mask = DPLL_PORTD_READY_MASK;
1654 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001655 break;
1656 default:
1657 BUG();
1658 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001659
Chris Wilson370004d2016-06-30 15:32:56 +01001660 if (intel_wait_for_register(dev_priv,
1661 dpll_reg, port_mask, expected_mask,
1662 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001663 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001664 port_name(dport->base.port),
1665 I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001666}
1667
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001668static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1669 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001670{
Ville Syrjälä98187832016-10-31 22:37:10 +02001671 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1672 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001673 i915_reg_t reg;
1674 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001675
Jesse Barnes040484a2011-01-03 12:14:26 -08001676 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001677 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001678
1679 /* FDI must be feeding us bits for PCH ports */
1680 assert_fdi_tx_enabled(dev_priv, pipe);
1681 assert_fdi_rx_enabled(dev_priv, pipe);
1682
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001683 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001684 /* Workaround: Set the timing override bit before enabling the
1685 * pch transcoder. */
1686 reg = TRANS_CHICKEN2(pipe);
1687 val = I915_READ(reg);
1688 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1689 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001690 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001691
Daniel Vetterab9412b2013-05-03 11:49:46 +02001692 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001693 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001694 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001695
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001696 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001697 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001698 * Make the BPC in transcoder be consistent with
1699 * that in pipeconf reg. For HDMI we must use 8bpc
1700 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001701 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001702 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001703 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001704 val |= PIPECONF_8BPC;
1705 else
1706 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001707 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001708
1709 val &= ~TRANS_INTERLACE_MASK;
1710 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001711 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001712 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001713 val |= TRANS_LEGACY_INTERLACED_ILK;
1714 else
1715 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001716 else
1717 val |= TRANS_PROGRESSIVE;
1718
Jesse Barnes040484a2011-01-03 12:14:26 -08001719 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001720 if (intel_wait_for_register(dev_priv,
1721 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1722 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001723 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001724}
1725
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001726static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001727 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001728{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001729 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001730
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001731 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001732 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001733 assert_fdi_rx_enabled(dev_priv, PIPE_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001734
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001735 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001736 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001737 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001738 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001739
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001740 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001741 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001742
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001743 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1744 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001745 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001746 else
1747 val |= TRANS_PROGRESSIVE;
1748
Daniel Vetterab9412b2013-05-03 11:49:46 +02001749 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001750 if (intel_wait_for_register(dev_priv,
1751 LPT_TRANSCONF,
1752 TRANS_STATE_ENABLE,
1753 TRANS_STATE_ENABLE,
1754 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001755 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001756}
1757
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001758static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1759 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001760{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001761 i915_reg_t reg;
1762 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001763
1764 /* FDI relies on the transcoder */
1765 assert_fdi_tx_disabled(dev_priv, pipe);
1766 assert_fdi_rx_disabled(dev_priv, pipe);
1767
Jesse Barnes291906f2011-02-02 12:28:03 -08001768 /* Ports must be off as well */
1769 assert_pch_ports_disabled(dev_priv, pipe);
1770
Daniel Vetterab9412b2013-05-03 11:49:46 +02001771 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001772 val = I915_READ(reg);
1773 val &= ~TRANS_ENABLE;
1774 I915_WRITE(reg, val);
1775 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001776 if (intel_wait_for_register(dev_priv,
1777 reg, TRANS_STATE_ENABLE, 0,
1778 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001779 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001780
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001781 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001782 /* Workaround: Clear the timing override chicken bit again. */
1783 reg = TRANS_CHICKEN2(pipe);
1784 val = I915_READ(reg);
1785 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1786 I915_WRITE(reg, val);
1787 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001788}
1789
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001790void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001791{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001792 u32 val;
1793
Daniel Vetterab9412b2013-05-03 11:49:46 +02001794 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001795 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001796 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001797 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001798 if (intel_wait_for_register(dev_priv,
1799 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1800 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001801 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001802
1803 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001804 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001805 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001806 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001807}
1808
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001809enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc)
Ville Syrjälä65f21302016-10-14 20:02:53 +03001810{
1811 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1812
Ville Syrjälä65f21302016-10-14 20:02:53 +03001813 if (HAS_PCH_LPT(dev_priv))
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001814 return PIPE_A;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001815 else
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001816 return crtc->pipe;
Ville Syrjälä65f21302016-10-14 20:02:53 +03001817}
1818
Ville Syrjälä4972f702017-11-29 17:37:32 +02001819static void intel_enable_pipe(const struct intel_crtc_state *new_crtc_state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001820{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001821 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
1822 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1823 enum transcoder cpu_transcoder = new_crtc_state->cpu_transcoder;
Paulo Zanoni03722642014-01-17 13:51:09 -02001824 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001825 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001826 u32 val;
1827
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001828 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1829
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001830 assert_planes_disabled(crtc);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001831
Jesse Barnesb24e7172011-01-04 15:09:30 -08001832 /*
1833 * A pipe without a PLL won't actually be able to drive bits from
1834 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1835 * need the check.
1836 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001837 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001838 if (intel_crtc_has_type(new_crtc_state, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001839 assert_dsi_pll_enabled(dev_priv);
1840 else
1841 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001842 } else {
Ville Syrjälä4972f702017-11-29 17:37:32 +02001843 if (new_crtc_state->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001844 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001845 assert_fdi_rx_pll_enabled(dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001846 intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001847 assert_fdi_tx_pll_enabled(dev_priv,
1848 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001849 }
1850 /* FIXME: assert CPU port conditions for SNB+ */
1851 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001852
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001853 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001854 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001855 if (val & PIPECONF_ENABLE) {
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001856 /* we keep both pipes enabled on 830 */
1857 WARN_ON(!IS_I830(dev_priv));
Chris Wilson00d70b12011-03-17 07:18:29 +00001858 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001859 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001860
1861 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001862 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001863
1864 /*
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001865 * Until the pipe starts PIPEDSL reads will return a stale value,
1866 * which causes an apparent vblank timestamp jump when PIPEDSL
1867 * resets to its proper value. That also messes up the frame count
1868 * when it's derived from the timestamps. So let's wait for the
1869 * pipe to start properly before we call drm_crtc_vblank_on()
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001870 */
Ville Syrjälä4972f702017-11-29 17:37:32 +02001871 if (dev_priv->drm.max_vblank_count == 0)
Ville Syrjälä8fedd642017-11-29 17:37:30 +02001872 intel_wait_for_pipe_scanline_moving(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001873}
1874
Ville Syrjälä4972f702017-11-29 17:37:32 +02001875static void intel_disable_pipe(const struct intel_crtc_state *old_crtc_state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001876{
Ville Syrjälä4972f702017-11-29 17:37:32 +02001877 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Chris Wilsonfac5e232016-07-04 11:34:36 +01001878 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä4972f702017-11-29 17:37:32 +02001879 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001880 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001881 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001882 u32 val;
1883
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001884 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1885
Jesse Barnesb24e7172011-01-04 15:09:30 -08001886 /*
1887 * Make sure planes won't keep trying to pump pixels to us,
1888 * or we might hang the display.
1889 */
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02001890 assert_planes_disabled(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001891
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001892 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001893 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001894 if ((val & PIPECONF_ENABLE) == 0)
1895 return;
1896
Ville Syrjälä67adc642014-08-15 01:21:57 +03001897 /*
1898 * Double wide has implications for planes
1899 * so best keep it disabled when not needed.
1900 */
Ville Syrjälä4972f702017-11-29 17:37:32 +02001901 if (old_crtc_state->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03001902 val &= ~PIPECONF_DOUBLE_WIDE;
1903
1904 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläe56134b2017-06-01 17:36:19 +03001905 if (!IS_I830(dev_priv))
Ville Syrjälä67adc642014-08-15 01:21:57 +03001906 val &= ~PIPECONF_ENABLE;
1907
1908 I915_WRITE(reg, val);
1909 if ((val & PIPECONF_ENABLE) == 0)
Ville Syrjälä4972f702017-11-29 17:37:32 +02001910 intel_wait_for_pipe_off(old_crtc_state);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001911}
1912
Ville Syrjälä832be822016-01-12 21:08:33 +02001913static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
1914{
1915 return IS_GEN2(dev_priv) ? 2048 : 4096;
1916}
1917
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001918static unsigned int
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001919intel_tile_width_bytes(const struct drm_framebuffer *fb, int color_plane)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001920{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001921 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001922 unsigned int cpp = fb->format->cpp[color_plane];
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001923
1924 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07001925 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001926 return cpp;
1927 case I915_FORMAT_MOD_X_TILED:
1928 if (IS_GEN2(dev_priv))
1929 return 128;
1930 else
1931 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001932 case I915_FORMAT_MOD_Y_TILED_CCS:
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001933 if (color_plane == 1)
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001934 return 128;
1935 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001936 case I915_FORMAT_MOD_Y_TILED:
1937 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
1938 return 128;
1939 else
1940 return 512;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001941 case I915_FORMAT_MOD_Yf_TILED_CCS:
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001942 if (color_plane == 1)
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07001943 return 128;
1944 /* fall through */
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001945 case I915_FORMAT_MOD_Yf_TILED:
1946 switch (cpp) {
1947 case 1:
1948 return 64;
1949 case 2:
1950 case 4:
1951 return 128;
1952 case 8:
1953 case 16:
1954 return 256;
1955 default:
1956 MISSING_CASE(cpp);
1957 return cpp;
1958 }
1959 break;
1960 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001961 MISSING_CASE(fb->modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001962 return cpp;
1963 }
1964}
1965
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001966static unsigned int
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001967intel_tile_height(const struct drm_framebuffer *fb, int color_plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001968{
Ben Widawsky2f075562017-03-24 14:29:48 -07001969 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä832be822016-01-12 21:08:33 +02001970 return 1;
1971 else
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001972 return intel_tile_size(to_i915(fb->dev)) /
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001973 intel_tile_width_bytes(fb, color_plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001974}
1975
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001976/* Return the tile dimensions in pixel units */
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001977static void intel_tile_dims(const struct drm_framebuffer *fb, int color_plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001978 unsigned int *tile_width,
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001979 unsigned int *tile_height)
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001980{
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001981 unsigned int tile_width_bytes = intel_tile_width_bytes(fb, color_plane);
1982 unsigned int cpp = fb->format->cpp[color_plane];
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001983
1984 *tile_width = tile_width_bytes / cpp;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001985 *tile_height = intel_tile_size(to_i915(fb->dev)) / tile_width_bytes;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001986}
1987
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001988unsigned int
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001989intel_fb_align_height(const struct drm_framebuffer *fb,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001990 int color_plane, unsigned int height)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001991{
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03001992 unsigned int tile_height = intel_tile_height(fb, color_plane);
Ville Syrjälä832be822016-01-12 21:08:33 +02001993
1994 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001995}
1996
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02001997unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
1998{
1999 unsigned int size = 0;
2000 int i;
2001
2002 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2003 size += rot_info->plane[i].width * rot_info->plane[i].height;
2004
2005 return size;
2006}
2007
Daniel Vetter75c82a52015-10-14 16:51:04 +02002008static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002009intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2010 const struct drm_framebuffer *fb,
2011 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002012{
Chris Wilson7b92c042017-01-14 00:28:26 +00002013 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002014 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00002015 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00002016 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002017 }
2018}
2019
Ville Syrjäläfabac482017-03-27 21:55:43 +03002020static unsigned int intel_cursor_alignment(const struct drm_i915_private *dev_priv)
2021{
2022 if (IS_I830(dev_priv))
2023 return 16 * 1024;
2024 else if (IS_I85X(dev_priv))
2025 return 256;
Ville Syrjäläd9e15512017-03-27 21:55:45 +03002026 else if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
2027 return 32;
Ville Syrjäläfabac482017-03-27 21:55:43 +03002028 else
2029 return 4 * 1024;
2030}
2031
Ville Syrjälä603525d2016-01-12 21:08:37 +02002032static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002033{
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00002034 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002035 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002036 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002037 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002038 return 128 * 1024;
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00002039 else if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002040 return 4 * 1024;
2041 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002042 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002043}
2044
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002045static unsigned int intel_surf_alignment(const struct drm_framebuffer *fb,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002046 int color_plane)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002047{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002048 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2049
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002050 /* AUX_DIST needs only 4K alignment */
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002051 if (color_plane == 1)
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002052 return 4096;
2053
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002054 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002055 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002056 return intel_linear_alignment(dev_priv);
2057 case I915_FORMAT_MOD_X_TILED:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002058 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002059 return 256 * 1024;
2060 return 0;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002061 case I915_FORMAT_MOD_Y_TILED_CCS:
2062 case I915_FORMAT_MOD_Yf_TILED_CCS:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002063 case I915_FORMAT_MOD_Y_TILED:
2064 case I915_FORMAT_MOD_Yf_TILED:
2065 return 1 * 1024 * 1024;
2066 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002067 MISSING_CASE(fb->modifier);
Ville Syrjälä603525d2016-01-12 21:08:37 +02002068 return 0;
2069 }
2070}
2071
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002072static bool intel_plane_uses_fence(const struct intel_plane_state *plane_state)
2073{
2074 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2075 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
2076
Ville Syrjälä32febd92018-02-21 18:02:33 +02002077 return INTEL_GEN(dev_priv) < 4 || plane->has_fbc;
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002078}
2079
Chris Wilson058d88c2016-08-15 10:49:06 +01002080struct i915_vma *
Chris Wilson59354852018-02-20 13:42:06 +00002081intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
Ville Syrjäläf5929c52018-09-07 18:24:06 +03002082 const struct i915_ggtt_view *view,
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002083 bool uses_fence,
Chris Wilson59354852018-02-20 13:42:06 +00002084 unsigned long *out_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002085{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002086 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002087 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002088 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Chris Wilson058d88c2016-08-15 10:49:06 +01002089 struct i915_vma *vma;
Chris Wilson59354852018-02-20 13:42:06 +00002090 unsigned int pinctl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002091 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002092
Matt Roperebcdd392014-07-09 16:22:11 -07002093 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2094
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002095 alignment = intel_surf_alignment(fb, 0);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002096
Chris Wilson693db182013-03-05 14:52:39 +00002097 /* Note that the w/a also requires 64 PTE of padding following the
2098 * bo. We currently fill all unused PTE with the shadow page and so
2099 * we should always have valid PTE following the scanout preventing
2100 * the VT-d warning.
2101 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002102 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002103 alignment = 256 * 1024;
2104
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002105 /*
2106 * Global gtt pte registers are special registers which actually forward
2107 * writes to a chunk of system memory. Which means that there is no risk
2108 * that the register values disappear as soon as we call
2109 * intel_runtime_pm_put(), so it is correct to wrap only the
2110 * pin/unpin/fence and not more.
2111 */
2112 intel_runtime_pm_get(dev_priv);
2113
Daniel Vetter9db529a2017-08-08 10:08:28 +02002114 atomic_inc(&dev_priv->gpu_error.pending_fb_pin);
2115
Chris Wilson59354852018-02-20 13:42:06 +00002116 pinctl = 0;
2117
2118 /* Valleyview is definitely limited to scanning out the first
2119 * 512MiB. Lets presume this behaviour was inherited from the
2120 * g4x display engine and that all earlier gen are similarly
2121 * limited. Testing suggests that it is a little more
2122 * complicated than this. For example, Cherryview appears quite
2123 * happy to scanout from anywhere within its global aperture.
2124 */
2125 if (HAS_GMCH_DISPLAY(dev_priv))
2126 pinctl |= PIN_MAPPABLE;
2127
2128 vma = i915_gem_object_pin_to_display_plane(obj,
Ville Syrjäläf5929c52018-09-07 18:24:06 +03002129 alignment, view, pinctl);
Chris Wilson49ef5292016-08-18 17:17:00 +01002130 if (IS_ERR(vma))
2131 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002132
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002133 if (uses_fence && i915_vma_is_map_and_fenceable(vma)) {
Ville Syrjälä85798ac2018-02-21 18:02:30 +02002134 int ret;
2135
Chris Wilson49ef5292016-08-18 17:17:00 +01002136 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2137 * fence, whereas 965+ only requires a fence if using
2138 * framebuffer compression. For simplicity, we always, when
2139 * possible, install a fence as the cost is not that onerous.
2140 *
2141 * If we fail to fence the tiled scanout, then either the
2142 * modeset will reject the change (which is highly unlikely as
2143 * the affected systems, all but one, do not have unmappable
2144 * space) or we will not be able to enable full powersaving
2145 * techniques (also likely not to apply due to various limits
2146 * FBC and the like impose on the size of the buffer, which
2147 * presumably we violated anyway with this unmappable buffer).
2148 * Anyway, it is presumably better to stumble onwards with
2149 * something and try to run the system in a "less than optimal"
2150 * mode that matches the user configuration.
2151 */
Ville Syrjälä85798ac2018-02-21 18:02:30 +02002152 ret = i915_vma_pin_fence(vma);
2153 if (ret != 0 && INTEL_GEN(dev_priv) < 4) {
Chris Wilson75097022018-03-05 10:33:12 +00002154 i915_gem_object_unpin_from_display_plane(vma);
Ville Syrjälä85798ac2018-02-21 18:02:30 +02002155 vma = ERR_PTR(ret);
2156 goto err;
2157 }
2158
2159 if (ret == 0 && vma->fence)
Chris Wilson59354852018-02-20 13:42:06 +00002160 *out_flags |= PLANE_HAS_FENCE;
Vivek Kasireddy98072162015-10-29 18:54:38 -07002161 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002162
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002163 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002164err:
Daniel Vetter9db529a2017-08-08 10:08:28 +02002165 atomic_dec(&dev_priv->gpu_error.pending_fb_pin);
2166
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002167 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002168 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002169}
2170
Chris Wilson59354852018-02-20 13:42:06 +00002171void intel_unpin_fb_vma(struct i915_vma *vma, unsigned long flags)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002172{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002173 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002174
Chris Wilson59354852018-02-20 13:42:06 +00002175 if (flags & PLANE_HAS_FENCE)
2176 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002177 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002178 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002179}
2180
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002181static int intel_fb_pitch(const struct drm_framebuffer *fb, int color_plane,
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002182 unsigned int rotation)
2183{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002184 if (drm_rotation_90_or_270(rotation))
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002185 return to_intel_framebuffer(fb)->rotated[color_plane].pitch;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002186 else
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002187 return fb->pitches[color_plane];
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002188}
2189
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002190/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002191 * Convert the x/y offsets into a linear offset.
2192 * Only valid with 0/180 degree rotation, which is fine since linear
2193 * offset is only used with linear buffers on pre-hsw and tiled buffers
2194 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2195 */
2196u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002197 const struct intel_plane_state *state,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002198 int color_plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002199{
Ville Syrjälä29490562016-01-20 18:02:50 +02002200 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002201 unsigned int cpp = fb->format->cpp[color_plane];
2202 unsigned int pitch = state->color_plane[color_plane].stride;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002203
2204 return y * pitch + x * cpp;
2205}
2206
2207/*
2208 * Add the x/y offsets derived from fb->offsets[] to the user
2209 * specified plane src x/y offsets. The resulting x/y offsets
2210 * specify the start of scanout from the beginning of the gtt mapping.
2211 */
2212void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002213 const struct intel_plane_state *state,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002214 int color_plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002215
2216{
Ville Syrjälä29490562016-01-20 18:02:50 +02002217 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2218 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002219
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002220 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002221 *x += intel_fb->rotated[color_plane].x;
2222 *y += intel_fb->rotated[color_plane].y;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002223 } else {
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002224 *x += intel_fb->normal[color_plane].x;
2225 *y += intel_fb->normal[color_plane].y;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002226 }
2227}
2228
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002229static u32 intel_adjust_tile_offset(int *x, int *y,
2230 unsigned int tile_width,
2231 unsigned int tile_height,
2232 unsigned int tile_size,
2233 unsigned int pitch_tiles,
2234 u32 old_offset,
2235 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002236{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002237 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002238 unsigned int tiles;
2239
2240 WARN_ON(old_offset & (tile_size - 1));
2241 WARN_ON(new_offset & (tile_size - 1));
2242 WARN_ON(new_offset > old_offset);
2243
2244 tiles = (old_offset - new_offset) / tile_size;
2245
2246 *y += tiles / pitch_tiles * tile_height;
2247 *x += tiles % pitch_tiles * tile_width;
2248
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002249 /* minimize x in case it got needlessly big */
2250 *y += *x / pitch_pixels * tile_height;
2251 *x %= pitch_pixels;
2252
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002253 return new_offset;
2254}
2255
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002256static u32 intel_adjust_aligned_offset(int *x, int *y,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002257 const struct drm_framebuffer *fb,
2258 int color_plane,
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002259 unsigned int rotation,
Ville Syrjälädf79cf42018-09-11 18:01:39 +03002260 unsigned int pitch,
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002261 u32 old_offset, u32 new_offset)
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002262{
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002263 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002264 unsigned int cpp = fb->format->cpp[color_plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002265
2266 WARN_ON(new_offset > old_offset);
2267
Ben Widawsky2f075562017-03-24 14:29:48 -07002268 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002269 unsigned int tile_size, tile_width, tile_height;
2270 unsigned int pitch_tiles;
2271
2272 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002273 intel_tile_dims(fb, color_plane, &tile_width, &tile_height);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002274
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002275 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002276 pitch_tiles = pitch / tile_height;
2277 swap(tile_width, tile_height);
2278 } else {
2279 pitch_tiles = pitch / (tile_width * cpp);
2280 }
2281
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002282 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2283 tile_size, pitch_tiles,
2284 old_offset, new_offset);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002285 } else {
2286 old_offset += *y * pitch + *x * cpp;
2287
2288 *y = (old_offset - new_offset) / pitch;
2289 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2290 }
2291
2292 return new_offset;
2293}
2294
2295/*
Ville Syrjälä303ba692017-08-24 22:10:49 +03002296 * Adjust the tile offset by moving the difference into
2297 * the x/y offsets.
2298 */
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002299static u32 intel_plane_adjust_aligned_offset(int *x, int *y,
2300 const struct intel_plane_state *state,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002301 int color_plane,
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002302 u32 old_offset, u32 new_offset)
Ville Syrjälä303ba692017-08-24 22:10:49 +03002303{
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002304 return intel_adjust_aligned_offset(x, y, state->base.fb, color_plane,
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002305 state->base.rotation,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002306 state->color_plane[color_plane].stride,
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002307 old_offset, new_offset);
Ville Syrjälä303ba692017-08-24 22:10:49 +03002308}
2309
2310/*
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002311 * Computes the aligned offset to the base tile and adjusts
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002312 * x, y. bytes per pixel is assumed to be a power-of-two.
2313 *
2314 * In the 90/270 rotated case, x and y are assumed
2315 * to be already rotated to match the rotated GTT view, and
2316 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002317 *
2318 * This function is used when computing the derived information
2319 * under intel_framebuffer, so using any of that information
2320 * here is not allowed. Anything under drm_framebuffer can be
2321 * used. This is why the user has to pass in the pitch since it
2322 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002323 */
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002324static u32 intel_compute_aligned_offset(struct drm_i915_private *dev_priv,
2325 int *x, int *y,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002326 const struct drm_framebuffer *fb,
2327 int color_plane,
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002328 unsigned int pitch,
2329 unsigned int rotation,
2330 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002331{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002332 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002333 unsigned int cpp = fb->format->cpp[color_plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002334 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002335
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002336 if (alignment)
2337 alignment--;
2338
Ben Widawsky2f075562017-03-24 14:29:48 -07002339 if (fb_modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002340 unsigned int tile_size, tile_width, tile_height;
2341 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002342
Ville Syrjäläd8433102016-01-12 21:08:35 +02002343 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002344 intel_tile_dims(fb, color_plane, &tile_width, &tile_height);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002345
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002346 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002347 pitch_tiles = pitch / tile_height;
2348 swap(tile_width, tile_height);
2349 } else {
2350 pitch_tiles = pitch / (tile_width * cpp);
2351 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002352
Ville Syrjäläd8433102016-01-12 21:08:35 +02002353 tile_rows = *y / tile_height;
2354 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002355
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002356 tiles = *x / tile_width;
2357 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002358
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002359 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2360 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002361
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002362 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2363 tile_size, pitch_tiles,
2364 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002365 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002366 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002367 offset_aligned = offset & ~alignment;
2368
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002369 *y = (offset & alignment) / pitch;
2370 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002371 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002372
2373 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002374}
2375
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002376static u32 intel_plane_compute_aligned_offset(int *x, int *y,
2377 const struct intel_plane_state *state,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002378 int color_plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002379{
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002380 struct intel_plane *intel_plane = to_intel_plane(state->base.plane);
2381 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
Ville Syrjälä29490562016-01-20 18:02:50 +02002382 const struct drm_framebuffer *fb = state->base.fb;
2383 unsigned int rotation = state->base.rotation;
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002384 int pitch = state->color_plane[color_plane].stride;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002385 u32 alignment;
2386
2387 if (intel_plane->id == PLANE_CURSOR)
2388 alignment = intel_cursor_alignment(dev_priv);
2389 else
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002390 alignment = intel_surf_alignment(fb, color_plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002391
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002392 return intel_compute_aligned_offset(dev_priv, x, y, fb, color_plane,
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002393 pitch, rotation, alignment);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002394}
2395
Ville Syrjälä303ba692017-08-24 22:10:49 +03002396/* Convert the fb->offset[] into x/y offsets */
2397static int intel_fb_offset_to_xy(int *x, int *y,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002398 const struct drm_framebuffer *fb,
2399 int color_plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002400{
Ville Syrjälä303ba692017-08-24 22:10:49 +03002401 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002402
Ville Syrjälä303ba692017-08-24 22:10:49 +03002403 if (fb->modifier != DRM_FORMAT_MOD_LINEAR &&
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002404 fb->offsets[color_plane] % intel_tile_size(dev_priv))
Ville Syrjälä303ba692017-08-24 22:10:49 +03002405 return -EINVAL;
2406
2407 *x = 0;
2408 *y = 0;
2409
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002410 intel_adjust_aligned_offset(x, y,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002411 fb, color_plane, DRM_MODE_ROTATE_0,
2412 fb->pitches[color_plane],
2413 fb->offsets[color_plane], 0);
Ville Syrjälä303ba692017-08-24 22:10:49 +03002414
2415 return 0;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002416}
2417
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002418static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2419{
2420 switch (fb_modifier) {
2421 case I915_FORMAT_MOD_X_TILED:
2422 return I915_TILING_X;
2423 case I915_FORMAT_MOD_Y_TILED:
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002424 case I915_FORMAT_MOD_Y_TILED_CCS:
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002425 return I915_TILING_Y;
2426 default:
2427 return I915_TILING_NONE;
2428 }
2429}
2430
Ville Syrjälä16af25f2018-01-19 16:41:52 +02002431/*
2432 * From the Sky Lake PRM:
2433 * "The Color Control Surface (CCS) contains the compression status of
2434 * the cache-line pairs. The compression state of the cache-line pair
2435 * is specified by 2 bits in the CCS. Each CCS cache-line represents
2436 * an area on the main surface of 16 x16 sets of 128 byte Y-tiled
2437 * cache-line-pairs. CCS is always Y tiled."
2438 *
2439 * Since cache line pairs refers to horizontally adjacent cache lines,
2440 * each cache line in the CCS corresponds to an area of 32x16 cache
2441 * lines on the main surface. Since each pixel is 4 bytes, this gives
2442 * us a ratio of one byte in the CCS for each 8x16 pixels in the
2443 * main surface.
2444 */
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -07002445static const struct drm_format_info ccs_formats[] = {
2446 { .format = DRM_FORMAT_XRGB8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2447 { .format = DRM_FORMAT_XBGR8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2448 { .format = DRM_FORMAT_ARGB8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2449 { .format = DRM_FORMAT_ABGR8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2450};
2451
2452static const struct drm_format_info *
2453lookup_format_info(const struct drm_format_info formats[],
2454 int num_formats, u32 format)
2455{
2456 int i;
2457
2458 for (i = 0; i < num_formats; i++) {
2459 if (formats[i].format == format)
2460 return &formats[i];
2461 }
2462
2463 return NULL;
2464}
2465
2466static const struct drm_format_info *
2467intel_get_format_info(const struct drm_mode_fb_cmd2 *cmd)
2468{
2469 switch (cmd->modifier[0]) {
2470 case I915_FORMAT_MOD_Y_TILED_CCS:
2471 case I915_FORMAT_MOD_Yf_TILED_CCS:
2472 return lookup_format_info(ccs_formats,
2473 ARRAY_SIZE(ccs_formats),
2474 cmd->pixel_format);
2475 default:
2476 return NULL;
2477 }
2478}
2479
Dhinakaran Pandiyan63eaf9a2018-08-22 12:38:27 -07002480bool is_ccs_modifier(u64 modifier)
2481{
2482 return modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
2483 modifier == I915_FORMAT_MOD_Yf_TILED_CCS;
2484}
2485
Ville Syrjälä6687c902015-09-15 13:16:41 +03002486static int
2487intel_fill_fb_info(struct drm_i915_private *dev_priv,
2488 struct drm_framebuffer *fb)
2489{
2490 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2491 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
Daniel Stonea5ff7a42018-05-18 15:30:07 +01002492 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002493 u32 gtt_offset_rotated = 0;
2494 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002495 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002496 unsigned int tile_size = intel_tile_size(dev_priv);
2497
2498 for (i = 0; i < num_planes; i++) {
2499 unsigned int width, height;
2500 unsigned int cpp, size;
2501 u32 offset;
2502 int x, y;
Ville Syrjälä303ba692017-08-24 22:10:49 +03002503 int ret;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002504
Ville Syrjälä353c8592016-12-14 23:30:57 +02002505 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002506 width = drm_framebuffer_plane_width(fb->width, fb, i);
2507 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002508
Ville Syrjälä303ba692017-08-24 22:10:49 +03002509 ret = intel_fb_offset_to_xy(&x, &y, fb, i);
2510 if (ret) {
2511 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2512 i, fb->offsets[i]);
2513 return ret;
2514 }
Ville Syrjälä6687c902015-09-15 13:16:41 +03002515
Dhinakaran Pandiyan63eaf9a2018-08-22 12:38:27 -07002516 if (is_ccs_modifier(fb->modifier) && i == 1) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002517 int hsub = fb->format->hsub;
2518 int vsub = fb->format->vsub;
2519 int tile_width, tile_height;
2520 int main_x, main_y;
2521 int ccs_x, ccs_y;
2522
2523 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä303ba692017-08-24 22:10:49 +03002524 tile_width *= hsub;
2525 tile_height *= vsub;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002526
Ville Syrjälä303ba692017-08-24 22:10:49 +03002527 ccs_x = (x * hsub) % tile_width;
2528 ccs_y = (y * vsub) % tile_height;
2529 main_x = intel_fb->normal[0].x % tile_width;
2530 main_y = intel_fb->normal[0].y % tile_height;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002531
2532 /*
2533 * CCS doesn't have its own x/y offset register, so the intra CCS tile
2534 * x/y offsets must match between CCS and the main surface.
2535 */
2536 if (main_x != ccs_x || main_y != ccs_y) {
2537 DRM_DEBUG_KMS("Bad CCS x/y (main %d,%d ccs %d,%d) full (main %d,%d ccs %d,%d)\n",
2538 main_x, main_y,
2539 ccs_x, ccs_y,
2540 intel_fb->normal[0].x,
2541 intel_fb->normal[0].y,
2542 x, y);
2543 return -EINVAL;
2544 }
2545 }
2546
Ville Syrjälä6687c902015-09-15 13:16:41 +03002547 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002548 * The fence (if used) is aligned to the start of the object
2549 * so having the framebuffer wrap around across the edge of the
2550 * fenced region doesn't really work. We have no API to configure
2551 * the fence start offset within the object (nor could we probably
2552 * on gen2/3). So it's just easier if we just require that the
2553 * fb layout agrees with the fence layout. We already check that the
2554 * fb stride matches the fence stride elsewhere.
2555 */
Daniel Stonea5ff7a42018-05-18 15:30:07 +01002556 if (i == 0 && i915_gem_object_is_tiled(obj) &&
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002557 (x + width) * cpp > fb->pitches[i]) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002558 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2559 i, fb->offsets[i]);
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002560 return -EINVAL;
2561 }
2562
2563 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002564 * First pixel of the framebuffer from
2565 * the start of the normal gtt mapping.
2566 */
2567 intel_fb->normal[i].x = x;
2568 intel_fb->normal[i].y = y;
2569
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002570 offset = intel_compute_aligned_offset(dev_priv, &x, &y, fb, i,
2571 fb->pitches[i],
2572 DRM_MODE_ROTATE_0,
2573 tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002574 offset /= tile_size;
2575
Ben Widawsky2f075562017-03-24 14:29:48 -07002576 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002577 unsigned int tile_width, tile_height;
2578 unsigned int pitch_tiles;
2579 struct drm_rect r;
2580
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002581 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002582
2583 rot_info->plane[i].offset = offset;
2584 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2585 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2586 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2587
2588 intel_fb->rotated[i].pitch =
2589 rot_info->plane[i].height * tile_height;
2590
2591 /* how many tiles does this plane need */
2592 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2593 /*
2594 * If the plane isn't horizontally tile aligned,
2595 * we need one more tile.
2596 */
2597 if (x != 0)
2598 size++;
2599
2600 /* rotate the x/y offsets to match the GTT view */
2601 r.x1 = x;
2602 r.y1 = y;
2603 r.x2 = x + width;
2604 r.y2 = y + height;
2605 drm_rect_rotate(&r,
2606 rot_info->plane[i].width * tile_width,
2607 rot_info->plane[i].height * tile_height,
Robert Fossc2c446a2017-05-19 16:50:17 -04002608 DRM_MODE_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002609 x = r.x1;
2610 y = r.y1;
2611
2612 /* rotate the tile dimensions to match the GTT view */
2613 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2614 swap(tile_width, tile_height);
2615
2616 /*
2617 * We only keep the x/y offsets, so push all of the
2618 * gtt offset into the x/y offsets.
2619 */
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002620 intel_adjust_tile_offset(&x, &y,
2621 tile_width, tile_height,
2622 tile_size, pitch_tiles,
2623 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002624
2625 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2626
2627 /*
2628 * First pixel of the framebuffer from
2629 * the start of the rotated gtt mapping.
2630 */
2631 intel_fb->rotated[i].x = x;
2632 intel_fb->rotated[i].y = y;
2633 } else {
2634 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2635 x * cpp, tile_size);
2636 }
2637
2638 /* how many tiles in total needed in the bo */
2639 max_size = max(max_size, offset + size);
2640 }
2641
Daniel Stonea5ff7a42018-05-18 15:30:07 +01002642 if (max_size * tile_size > obj->base.size) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002643 DRM_DEBUG_KMS("fb too big for bo (need %u bytes, have %zu bytes)\n",
Daniel Stonea5ff7a42018-05-18 15:30:07 +01002644 max_size * tile_size, obj->base.size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002645 return -EINVAL;
2646 }
2647
2648 return 0;
2649}
2650
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002651static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002652{
2653 switch (format) {
2654 case DISPPLANE_8BPP:
2655 return DRM_FORMAT_C8;
2656 case DISPPLANE_BGRX555:
2657 return DRM_FORMAT_XRGB1555;
2658 case DISPPLANE_BGRX565:
2659 return DRM_FORMAT_RGB565;
2660 default:
2661 case DISPPLANE_BGRX888:
2662 return DRM_FORMAT_XRGB8888;
2663 case DISPPLANE_RGBX888:
2664 return DRM_FORMAT_XBGR8888;
2665 case DISPPLANE_BGRX101010:
2666 return DRM_FORMAT_XRGB2101010;
2667 case DISPPLANE_RGBX101010:
2668 return DRM_FORMAT_XBGR2101010;
2669 }
2670}
2671
Mahesh Kumarddf34312018-04-09 09:11:03 +05302672int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002673{
2674 switch (format) {
2675 case PLANE_CTL_FORMAT_RGB_565:
2676 return DRM_FORMAT_RGB565;
Mahesh Kumarf34a2912018-04-09 09:11:02 +05302677 case PLANE_CTL_FORMAT_NV12:
2678 return DRM_FORMAT_NV12;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002679 default:
2680 case PLANE_CTL_FORMAT_XRGB_8888:
2681 if (rgb_order) {
2682 if (alpha)
2683 return DRM_FORMAT_ABGR8888;
2684 else
2685 return DRM_FORMAT_XBGR8888;
2686 } else {
2687 if (alpha)
2688 return DRM_FORMAT_ARGB8888;
2689 else
2690 return DRM_FORMAT_XRGB8888;
2691 }
2692 case PLANE_CTL_FORMAT_XRGB_2101010:
2693 if (rgb_order)
2694 return DRM_FORMAT_XBGR2101010;
2695 else
2696 return DRM_FORMAT_XRGB2101010;
2697 }
2698}
2699
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002700static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002701intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2702 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002703{
2704 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002705 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002706 struct drm_i915_gem_object *obj = NULL;
2707 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002708 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002709 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2710 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2711 PAGE_SIZE);
2712
2713 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002714
Chris Wilsonff2652e2014-03-10 08:07:02 +00002715 if (plane_config->size == 0)
2716 return false;
2717
Paulo Zanoni3badb492015-09-23 12:52:23 -03002718 /* If the FB is too big, just don't use it since fbdev is not very
2719 * important and we should probably use that space with FBC or other
2720 * features. */
Matthew Auldb1ace602017-12-11 15:18:21 +00002721 if (size_aligned * 2 > dev_priv->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002722 return false;
2723
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002724 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002725 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002726 base_aligned,
2727 base_aligned,
2728 size_aligned);
Chris Wilson24dbf512017-02-15 10:59:18 +00002729 mutex_unlock(&dev->struct_mutex);
2730 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002731 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002732
Chris Wilson3e510a82016-08-05 10:14:23 +01002733 if (plane_config->tiling == I915_TILING_X)
2734 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002735
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002736 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002737 mode_cmd.width = fb->width;
2738 mode_cmd.height = fb->height;
2739 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002740 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002741 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002742
Chris Wilson24dbf512017-02-15 10:59:18 +00002743 if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002744 DRM_DEBUG_KMS("intel fb init failed\n");
2745 goto out_unref_obj;
2746 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002747
Jesse Barnes484b41d2014-03-07 08:57:55 -08002748
Daniel Vetterf6936e22015-03-26 12:17:05 +01002749 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002750 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002751
2752out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002753 i915_gem_object_put(obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002754 return false;
2755}
2756
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002757static void
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002758intel_set_plane_visible(struct intel_crtc_state *crtc_state,
2759 struct intel_plane_state *plane_state,
2760 bool visible)
2761{
2762 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2763
2764 plane_state->base.visible = visible;
2765
2766 /* FIXME pre-g4x don't work like this */
2767 if (visible) {
Ville Syrjälä40560e22018-06-26 22:47:11 +03002768 crtc_state->base.plane_mask |= drm_plane_mask(&plane->base);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002769 crtc_state->active_planes |= BIT(plane->id);
2770 } else {
Ville Syrjälä40560e22018-06-26 22:47:11 +03002771 crtc_state->base.plane_mask &= ~drm_plane_mask(&plane->base);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002772 crtc_state->active_planes &= ~BIT(plane->id);
2773 }
2774
2775 DRM_DEBUG_KMS("%s active planes 0x%x\n",
2776 crtc_state->base.crtc->name,
2777 crtc_state->active_planes);
2778}
2779
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002780static void intel_plane_disable_noatomic(struct intel_crtc *crtc,
2781 struct intel_plane *plane)
2782{
2783 struct intel_crtc_state *crtc_state =
2784 to_intel_crtc_state(crtc->base.state);
2785 struct intel_plane_state *plane_state =
2786 to_intel_plane_state(plane->base.state);
2787
2788 intel_set_plane_visible(crtc_state, plane_state, false);
2789
2790 if (plane->id == PLANE_PRIMARY)
2791 intel_pre_disable_primary_noatomic(&crtc->base);
2792
2793 trace_intel_disable_plane(&plane->base, crtc);
2794 plane->disable_plane(plane, crtc);
2795}
2796
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002797static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002798intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2799 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002800{
2801 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002802 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002803 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002804 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002805 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002806 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002807 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2808 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002809 struct intel_plane_state *intel_state =
2810 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002811 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002812
Damien Lespiau2d140302015-02-05 17:22:18 +00002813 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002814 return;
2815
Daniel Vetterf6936e22015-03-26 12:17:05 +01002816 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002817 fb = &plane_config->fb->base;
2818 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002819 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002820
Damien Lespiau2d140302015-02-05 17:22:18 +00002821 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002822
2823 /*
2824 * Failed to alloc the obj, check to see if we should share
2825 * an fb with another CRTC instead
2826 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002827 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002828 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002829
2830 if (c == &intel_crtc->base)
2831 continue;
2832
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002833 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002834 continue;
2835
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002836 state = to_intel_plane_state(c->primary->state);
2837 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002838 continue;
2839
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002840 if (intel_plane_ggtt_offset(state) == plane_config->base) {
Ville Syrjälä8bc20f62018-03-22 17:22:59 +02002841 fb = state->base.fb;
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302842 drm_framebuffer_get(fb);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002843 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002844 }
2845 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002846
Matt Roper200757f2015-12-03 11:37:36 -08002847 /*
2848 * We've failed to reconstruct the BIOS FB. Current display state
2849 * indicates that the primary plane is visible, but has a NULL FB,
2850 * which will lead to problems later if we don't fix it up. The
2851 * simplest solution is to just disable the primary plane now and
2852 * pretend the BIOS never had it enabled.
2853 */
Ville Syrjäläb1e01592017-11-17 21:19:09 +02002854 intel_plane_disable_noatomic(intel_crtc, intel_plane);
Matt Roper200757f2015-12-03 11:37:36 -08002855
Daniel Vetter88595ac2015-03-26 12:42:24 +01002856 return;
2857
2858valid_fb:
Ville Syrjäläf5929c52018-09-07 18:24:06 +03002859 intel_fill_fb_ggtt_view(&intel_state->view, fb,
2860 intel_state->base.rotation);
Ville Syrjälädf79cf42018-09-11 18:01:39 +03002861 intel_state->color_plane[0].stride =
2862 intel_fb_pitch(fb, 0, intel_state->base.rotation);
2863
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002864 mutex_lock(&dev->struct_mutex);
2865 intel_state->vma =
Chris Wilson59354852018-02-20 13:42:06 +00002866 intel_pin_and_fence_fb_obj(fb,
Ville Syrjäläf5929c52018-09-07 18:24:06 +03002867 &intel_state->view,
Ville Syrjäläf7a02ad2018-02-21 20:48:07 +02002868 intel_plane_uses_fence(intel_state),
Chris Wilson59354852018-02-20 13:42:06 +00002869 &intel_state->flags);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002870 mutex_unlock(&dev->struct_mutex);
2871 if (IS_ERR(intel_state->vma)) {
2872 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2873 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2874
2875 intel_state->vma = NULL;
Harsha Sharmac3ed1102017-10-09 17:36:43 +05302876 drm_framebuffer_put(fb);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002877 return;
2878 }
2879
Dhinakaran Pandiyan07bcd992018-03-06 19:34:18 -08002880 obj = intel_fb_obj(fb);
2881 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
2882
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002883 plane_state->src_x = 0;
2884 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002885 plane_state->src_w = fb->width << 16;
2886 plane_state->src_h = fb->height << 16;
2887
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002888 plane_state->crtc_x = 0;
2889 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002890 plane_state->crtc_w = fb->width;
2891 plane_state->crtc_h = fb->height;
2892
Rob Clark1638d302016-11-05 11:08:08 -04002893 intel_state->base.src = drm_plane_state_src(plane_state);
2894 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002895
Chris Wilson3e510a82016-08-05 10:14:23 +01002896 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002897 dev_priv->preserve_bios_swizzle = true;
2898
Ville Syrjäläcd30fbc2018-05-25 21:50:40 +03002899 plane_state->fb = fb;
2900 plane_state->crtc = &intel_crtc->base;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002901
2902 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2903 to_intel_plane_state(plane_state),
2904 true);
2905
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002906 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2907 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002908}
2909
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002910static int skl_max_plane_width(const struct drm_framebuffer *fb,
2911 int color_plane,
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002912 unsigned int rotation)
2913{
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03002914 int cpp = fb->format->cpp[color_plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002915
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002916 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002917 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002918 case I915_FORMAT_MOD_X_TILED:
2919 switch (cpp) {
2920 case 8:
2921 return 4096;
2922 case 4:
2923 case 2:
2924 case 1:
2925 return 8192;
2926 default:
2927 MISSING_CASE(cpp);
2928 break;
2929 }
2930 break;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002931 case I915_FORMAT_MOD_Y_TILED_CCS:
2932 case I915_FORMAT_MOD_Yf_TILED_CCS:
2933 /* FIXME AUX plane? */
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002934 case I915_FORMAT_MOD_Y_TILED:
2935 case I915_FORMAT_MOD_Yf_TILED:
2936 switch (cpp) {
2937 case 8:
2938 return 2048;
2939 case 4:
2940 return 4096;
2941 case 2:
2942 case 1:
2943 return 8192;
2944 default:
2945 MISSING_CASE(cpp);
2946 break;
2947 }
2948 break;
2949 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002950 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002951 }
2952
2953 return 2048;
2954}
2955
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002956static bool skl_check_main_ccs_coordinates(struct intel_plane_state *plane_state,
2957 int main_x, int main_y, u32 main_offset)
2958{
2959 const struct drm_framebuffer *fb = plane_state->base.fb;
2960 int hsub = fb->format->hsub;
2961 int vsub = fb->format->vsub;
Ville Syrjäläc11ada02018-09-07 18:24:04 +03002962 int aux_x = plane_state->color_plane[1].x;
2963 int aux_y = plane_state->color_plane[1].y;
2964 u32 aux_offset = plane_state->color_plane[1].offset;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002965 u32 alignment = intel_surf_alignment(fb, 1);
2966
2967 while (aux_offset >= main_offset && aux_y <= main_y) {
2968 int x, y;
2969
2970 if (aux_x == main_x && aux_y == main_y)
2971 break;
2972
2973 if (aux_offset == 0)
2974 break;
2975
2976 x = aux_x / hsub;
2977 y = aux_y / vsub;
Ville Syrjälä6d19a442018-09-07 18:24:01 +03002978 aux_offset = intel_plane_adjust_aligned_offset(&x, &y, plane_state, 1,
2979 aux_offset, aux_offset - alignment);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002980 aux_x = x * hsub + aux_x % hsub;
2981 aux_y = y * vsub + aux_y % vsub;
2982 }
2983
2984 if (aux_x != main_x || aux_y != main_y)
2985 return false;
2986
Ville Syrjäläc11ada02018-09-07 18:24:04 +03002987 plane_state->color_plane[1].offset = aux_offset;
2988 plane_state->color_plane[1].x = aux_x;
2989 plane_state->color_plane[1].y = aux_y;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07002990
2991 return true;
2992}
2993
Imre Deakc322c642018-01-16 13:24:14 +02002994static int skl_check_main_surface(const struct intel_crtc_state *crtc_state,
2995 struct intel_plane_state *plane_state)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002996{
Imre Deakc322c642018-01-16 13:24:14 +02002997 struct drm_i915_private *dev_priv =
2998 to_i915(plane_state->base.plane->dev);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002999 const struct drm_framebuffer *fb = plane_state->base.fb;
3000 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02003001 int x = plane_state->base.src.x1 >> 16;
3002 int y = plane_state->base.src.y1 >> 16;
3003 int w = drm_rect_width(&plane_state->base.src) >> 16;
3004 int h = drm_rect_height(&plane_state->base.src) >> 16;
Imre Deakc322c642018-01-16 13:24:14 +02003005 int dst_x = plane_state->base.dst.x1;
Ville Syrjäläb1f1c2c2018-07-19 21:21:57 +03003006 int dst_w = drm_rect_width(&plane_state->base.dst);
Imre Deakc322c642018-01-16 13:24:14 +02003007 int pipe_src_w = crtc_state->pipe_src_w;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003008 int max_width = skl_max_plane_width(fb, 0, rotation);
3009 int max_height = 4096;
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003010 u32 alignment, offset, aux_offset = plane_state->color_plane[1].offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003011
3012 if (w > max_width || h > max_height) {
3013 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
3014 w, h, max_width, max_height);
3015 return -EINVAL;
3016 }
3017
Imre Deakc322c642018-01-16 13:24:14 +02003018 /*
3019 * Display WA #1175: cnl,glk
3020 * Planes other than the cursor may cause FIFO underflow and display
3021 * corruption if starting less than 4 pixels from the right edge of
3022 * the screen.
Imre Deak394676f2018-01-16 13:24:15 +02003023 * Besides the above WA fix the similar problem, where planes other
3024 * than the cursor ending less than 4 pixels from the left edge of the
3025 * screen may cause FIFO underflow and display corruption.
Imre Deakc322c642018-01-16 13:24:14 +02003026 */
3027 if ((IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) &&
Ville Syrjäläb1f1c2c2018-07-19 21:21:57 +03003028 (dst_x + dst_w < 4 || dst_x > pipe_src_w - 4)) {
Imre Deak394676f2018-01-16 13:24:15 +02003029 DRM_DEBUG_KMS("requested plane X %s position %d invalid (valid range %d-%d)\n",
Ville Syrjäläb1f1c2c2018-07-19 21:21:57 +03003030 dst_x + dst_w < 4 ? "end" : "start",
3031 dst_x + dst_w < 4 ? dst_x + dst_w : dst_x,
Imre Deak394676f2018-01-16 13:24:15 +02003032 4, pipe_src_w - 4);
Imre Deakc322c642018-01-16 13:24:14 +02003033 return -ERANGE;
3034 }
3035
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003036 intel_add_fb_offsets(&x, &y, plane_state, 0);
Ville Syrjälä6d19a442018-09-07 18:24:01 +03003037 offset = intel_plane_compute_aligned_offset(&x, &y, plane_state, 0);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003038 alignment = intel_surf_alignment(fb, 0);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003039
3040 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02003041 * AUX surface offset is specified as the distance from the
3042 * main surface offset, and it must be non-negative. Make
3043 * sure that is what we will get.
3044 */
3045 if (offset > aux_offset)
Ville Syrjälä6d19a442018-09-07 18:24:01 +03003046 offset = intel_plane_adjust_aligned_offset(&x, &y, plane_state, 0,
3047 offset, aux_offset & ~(alignment - 1));
Ville Syrjälä8d970652016-01-28 16:30:28 +02003048
3049 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003050 * When using an X-tiled surface, the plane blows up
3051 * if the x offset + width exceed the stride.
3052 *
3053 * TODO: linear and Y-tiled seem fine, Yf untested,
3054 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003055 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02003056 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003057
Ville Syrjälädf79cf42018-09-11 18:01:39 +03003058 while ((x + w) * cpp > plane_state->color_plane[0].stride) {
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003059 if (offset == 0) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003060 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to X-tiling\n");
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003061 return -EINVAL;
3062 }
3063
Ville Syrjälä6d19a442018-09-07 18:24:01 +03003064 offset = intel_plane_adjust_aligned_offset(&x, &y, plane_state, 0,
3065 offset, offset - alignment);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003066 }
3067 }
3068
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003069 /*
3070 * CCS AUX surface doesn't have its own x/y offsets, we must make sure
3071 * they match with the main surface x/y offsets.
3072 */
Dhinakaran Pandiyan63eaf9a2018-08-22 12:38:27 -07003073 if (is_ccs_modifier(fb->modifier)) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003074 while (!skl_check_main_ccs_coordinates(plane_state, x, y, offset)) {
3075 if (offset == 0)
3076 break;
3077
Ville Syrjälä6d19a442018-09-07 18:24:01 +03003078 offset = intel_plane_adjust_aligned_offset(&x, &y, plane_state, 0,
3079 offset, offset - alignment);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003080 }
3081
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003082 if (x != plane_state->color_plane[1].x || y != plane_state->color_plane[1].y) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003083 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to CCS\n");
3084 return -EINVAL;
3085 }
3086 }
3087
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003088 plane_state->color_plane[0].offset = offset;
3089 plane_state->color_plane[0].x = x;
3090 plane_state->color_plane[0].y = y;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003091
3092 return 0;
3093}
3094
Maarten Lankhorst5d794282018-05-12 03:03:14 +05303095static int
3096skl_check_nv12_surface(const struct intel_crtc_state *crtc_state,
3097 struct intel_plane_state *plane_state)
3098{
3099 /* Display WA #1106 */
3100 if (plane_state->base.rotation !=
3101 (DRM_MODE_REFLECT_X | DRM_MODE_ROTATE_90) &&
3102 plane_state->base.rotation != DRM_MODE_ROTATE_270)
3103 return 0;
3104
3105 /*
3106 * src coordinates are rotated here.
3107 * We check height but report it as width
3108 */
3109 if (((drm_rect_height(&plane_state->base.src) >> 16) % 4) != 0) {
3110 DRM_DEBUG_KMS("src width must be multiple "
3111 "of 4 for rotated NV12\n");
3112 return -EINVAL;
3113 }
3114
3115 return 0;
3116}
3117
Ville Syrjälä8d970652016-01-28 16:30:28 +02003118static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
3119{
3120 const struct drm_framebuffer *fb = plane_state->base.fb;
3121 unsigned int rotation = plane_state->base.rotation;
3122 int max_width = skl_max_plane_width(fb, 1, rotation);
3123 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02003124 int x = plane_state->base.src.x1 >> 17;
3125 int y = plane_state->base.src.y1 >> 17;
3126 int w = drm_rect_width(&plane_state->base.src) >> 17;
3127 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003128 u32 offset;
3129
3130 intel_add_fb_offsets(&x, &y, plane_state, 1);
Ville Syrjälä6d19a442018-09-07 18:24:01 +03003131 offset = intel_plane_compute_aligned_offset(&x, &y, plane_state, 1);
Ville Syrjälä8d970652016-01-28 16:30:28 +02003132
3133 /* FIXME not quite sure how/if these apply to the chroma plane */
3134 if (w > max_width || h > max_height) {
3135 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
3136 w, h, max_width, max_height);
3137 return -EINVAL;
3138 }
3139
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003140 plane_state->color_plane[1].offset = offset;
3141 plane_state->color_plane[1].x = x;
3142 plane_state->color_plane[1].y = y;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003143
3144 return 0;
3145}
3146
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003147static int skl_check_ccs_aux_surface(struct intel_plane_state *plane_state)
3148{
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003149 const struct drm_framebuffer *fb = plane_state->base.fb;
3150 int src_x = plane_state->base.src.x1 >> 16;
3151 int src_y = plane_state->base.src.y1 >> 16;
3152 int hsub = fb->format->hsub;
3153 int vsub = fb->format->vsub;
3154 int x = src_x / hsub;
3155 int y = src_y / vsub;
3156 u32 offset;
3157
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003158 if (plane_state->base.rotation & ~(DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180)) {
3159 DRM_DEBUG_KMS("RC support only with 0/180 degree rotation %x\n",
3160 plane_state->base.rotation);
3161 return -EINVAL;
3162 }
3163
3164 intel_add_fb_offsets(&x, &y, plane_state, 1);
Ville Syrjälä6d19a442018-09-07 18:24:01 +03003165 offset = intel_plane_compute_aligned_offset(&x, &y, plane_state, 1);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003166
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003167 plane_state->color_plane[1].offset = offset;
3168 plane_state->color_plane[1].x = x * hsub + src_x % hsub;
3169 plane_state->color_plane[1].y = y * vsub + src_y % vsub;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003170
3171 return 0;
3172}
3173
Imre Deakc322c642018-01-16 13:24:14 +02003174int skl_check_plane_surface(const struct intel_crtc_state *crtc_state,
3175 struct intel_plane_state *plane_state)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003176{
3177 const struct drm_framebuffer *fb = plane_state->base.fb;
3178 unsigned int rotation = plane_state->base.rotation;
3179 int ret;
3180
Ville Syrjäläf5929c52018-09-07 18:24:06 +03003181 intel_fill_fb_ggtt_view(&plane_state->view, fb, rotation);
Ville Syrjälädf79cf42018-09-11 18:01:39 +03003182 plane_state->color_plane[0].stride = intel_fb_pitch(fb, 0, rotation);
3183 plane_state->color_plane[1].stride = intel_fb_pitch(fb, 1, rotation);
3184
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003185 if (rotation & DRM_MODE_REFLECT_X &&
3186 fb->modifier == DRM_FORMAT_MOD_LINEAR) {
3187 DRM_DEBUG_KMS("horizontal flip is not supported with linear surface formats\n");
3188 return -EINVAL;
3189 }
3190
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02003191 if (!plane_state->base.visible)
3192 return 0;
3193
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003194 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003195 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02003196 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03003197 fb->width << 16, fb->height << 16,
Robert Fossc2c446a2017-05-19 16:50:17 -04003198 DRM_MODE_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003199
Ville Syrjälä8d970652016-01-28 16:30:28 +02003200 /*
3201 * Handle the AUX surface first since
3202 * the main surface setup depends on it.
3203 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003204 if (fb->format->format == DRM_FORMAT_NV12) {
Maarten Lankhorst5d794282018-05-12 03:03:14 +05303205 ret = skl_check_nv12_surface(crtc_state, plane_state);
3206 if (ret)
3207 return ret;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003208 ret = skl_check_nv12_aux_surface(plane_state);
3209 if (ret)
3210 return ret;
Dhinakaran Pandiyan63eaf9a2018-08-22 12:38:27 -07003211 } else if (is_ccs_modifier(fb->modifier)) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003212 ret = skl_check_ccs_aux_surface(plane_state);
3213 if (ret)
3214 return ret;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003215 } else {
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003216 plane_state->color_plane[1].offset = ~0xfff;
3217 plane_state->color_plane[1].x = 0;
3218 plane_state->color_plane[1].y = 0;
Ville Syrjälä8d970652016-01-28 16:30:28 +02003219 }
3220
Imre Deakc322c642018-01-16 13:24:14 +02003221 ret = skl_check_main_surface(crtc_state, plane_state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003222 if (ret)
3223 return ret;
3224
3225 return 0;
3226}
3227
Ville Syrjäläddd57132018-09-07 18:24:02 +03003228unsigned int
3229i9xx_plane_max_stride(struct intel_plane *plane,
3230 u32 pixel_format, u64 modifier,
3231 unsigned int rotation)
3232{
3233 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
3234
3235 if (!HAS_GMCH_DISPLAY(dev_priv)) {
3236 return 32*1024;
3237 } else if (INTEL_GEN(dev_priv) >= 4) {
3238 if (modifier == I915_FORMAT_MOD_X_TILED)
3239 return 16*1024;
3240 else
3241 return 32*1024;
3242 } else if (INTEL_GEN(dev_priv) >= 3) {
3243 if (modifier == I915_FORMAT_MOD_X_TILED)
3244 return 8*1024;
3245 else
3246 return 16*1024;
3247 } else {
3248 if (plane->i9xx_plane == PLANE_C)
3249 return 4*1024;
3250 else
3251 return 8*1024;
3252 }
3253}
3254
Ville Syrjälä7145f602017-03-23 21:27:07 +02003255static u32 i9xx_plane_ctl(const struct intel_crtc_state *crtc_state,
3256 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07003257{
Ville Syrjälä7145f602017-03-23 21:27:07 +02003258 struct drm_i915_private *dev_priv =
3259 to_i915(plane_state->base.plane->dev);
3260 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3261 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02003262 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003263 u32 dspcntr;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03003264
Ville Syrjälä7145f602017-03-23 21:27:07 +02003265 dspcntr = DISPLAY_PLANE_ENABLE | DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003266
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003267 if (IS_G4X(dev_priv) || IS_GEN5(dev_priv) ||
3268 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Ville Syrjälä7145f602017-03-23 21:27:07 +02003269 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003270
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02003271 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
3272 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003273
Ville Syrjäläc154d1e2018-01-30 22:38:02 +02003274 if (INTEL_GEN(dev_priv) < 5)
Ville Syrjäläd509e282017-03-27 21:55:32 +03003275 dspcntr |= DISPPLANE_SEL_PIPE(crtc->pipe);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003276
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003277 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003278 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003279 dspcntr |= DISPPLANE_8BPP;
3280 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003281 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003282 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003283 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003284 case DRM_FORMAT_RGB565:
3285 dspcntr |= DISPPLANE_BGRX565;
3286 break;
3287 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003288 dspcntr |= DISPPLANE_BGRX888;
3289 break;
3290 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003291 dspcntr |= DISPPLANE_RGBX888;
3292 break;
3293 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003294 dspcntr |= DISPPLANE_BGRX101010;
3295 break;
3296 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003297 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003298 break;
3299 default:
Ville Syrjälä7145f602017-03-23 21:27:07 +02003300 MISSING_CASE(fb->format->format);
3301 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003302 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003303
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003304 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003305 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003306 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003307
Robert Fossc2c446a2017-05-19 16:50:17 -04003308 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003309 dspcntr |= DISPPLANE_ROTATE_180;
3310
Robert Fossc2c446a2017-05-19 16:50:17 -04003311 if (rotation & DRM_MODE_REFLECT_X)
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003312 dspcntr |= DISPPLANE_MIRROR;
3313
Ville Syrjälä7145f602017-03-23 21:27:07 +02003314 return dspcntr;
3315}
Ville Syrjäläde1aa622013-06-07 10:47:01 +03003316
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02003317int i9xx_check_plane_surface(struct intel_plane_state *plane_state)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003318{
3319 struct drm_i915_private *dev_priv =
3320 to_i915(plane_state->base.plane->dev);
Ville Syrjälädf79cf42018-09-11 18:01:39 +03003321 const struct drm_framebuffer *fb = plane_state->base.fb;
3322 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003323 int src_x = plane_state->base.src.x1 >> 16;
3324 int src_y = plane_state->base.src.y1 >> 16;
3325 u32 offset;
3326
Ville Syrjäläf5929c52018-09-07 18:24:06 +03003327 intel_fill_fb_ggtt_view(&plane_state->view, fb, rotation);
Ville Syrjälädf79cf42018-09-11 18:01:39 +03003328 plane_state->color_plane[0].stride = intel_fb_pitch(fb, 0, rotation);
3329
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003330 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
Jesse Barnes81255562010-08-02 12:07:50 -07003331
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003332 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä6d19a442018-09-07 18:24:01 +03003333 offset = intel_plane_compute_aligned_offset(&src_x, &src_y,
3334 plane_state, 0);
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003335 else
3336 offset = 0;
Daniel Vettere506a0c2012-07-05 12:17:29 +02003337
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003338 /* HSW/BDW do this automagically in hardware */
3339 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003340 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3341 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3342
Robert Fossc2c446a2017-05-19 16:50:17 -04003343 if (rotation & DRM_MODE_ROTATE_180) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003344 src_x += src_w - 1;
3345 src_y += src_h - 1;
Robert Fossc2c446a2017-05-19 16:50:17 -04003346 } else if (rotation & DRM_MODE_REFLECT_X) {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003347 src_x += src_w - 1;
3348 }
Sonika Jindal48404c12014-08-22 14:06:04 +05303349 }
3350
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003351 plane_state->color_plane[0].offset = offset;
3352 plane_state->color_plane[0].x = src_x;
3353 plane_state->color_plane[0].y = src_y;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003354
3355 return 0;
3356}
3357
Ville Syrjäläed150302017-11-17 21:19:10 +02003358static void i9xx_update_plane(struct intel_plane *plane,
3359 const struct intel_crtc_state *crtc_state,
3360 const struct intel_plane_state *plane_state)
Ville Syrjälä7145f602017-03-23 21:27:07 +02003361{
Ville Syrjäläed150302017-11-17 21:19:10 +02003362 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläed150302017-11-17 21:19:10 +02003363 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003364 u32 linear_offset;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003365 u32 dspcntr = plane_state->ctl;
Ville Syrjäläed150302017-11-17 21:19:10 +02003366 i915_reg_t reg = DSPCNTR(i9xx_plane);
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003367 int x = plane_state->color_plane[0].x;
3368 int y = plane_state->color_plane[0].y;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003369 unsigned long irqflags;
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003370 u32 dspaddr_offset;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003371
Ville Syrjälä29490562016-01-20 18:02:50 +02003372 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003373
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003374 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjäläc11ada02018-09-07 18:24:04 +03003375 dspaddr_offset = plane_state->color_plane[0].offset;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003376 else
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003377 dspaddr_offset = linear_offset;
Ville Syrjälä6687c902015-09-15 13:16:41 +03003378
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003379 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3380
Ville Syrjälä78587de2017-03-09 17:44:32 +02003381 if (INTEL_GEN(dev_priv) < 4) {
3382 /* pipesrc and dspsize control the size that is scaled from,
3383 * which should always be the user's requested size.
3384 */
Ville Syrjäläed150302017-11-17 21:19:10 +02003385 I915_WRITE_FW(DSPSIZE(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003386 ((crtc_state->pipe_src_h - 1) << 16) |
3387 (crtc_state->pipe_src_w - 1));
Ville Syrjäläed150302017-11-17 21:19:10 +02003388 I915_WRITE_FW(DSPPOS(i9xx_plane), 0);
3389 } else if (IS_CHERRYVIEW(dev_priv) && i9xx_plane == PLANE_B) {
3390 I915_WRITE_FW(PRIMSIZE(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003391 ((crtc_state->pipe_src_h - 1) << 16) |
3392 (crtc_state->pipe_src_w - 1));
Ville Syrjäläed150302017-11-17 21:19:10 +02003393 I915_WRITE_FW(PRIMPOS(i9xx_plane), 0);
3394 I915_WRITE_FW(PRIMCNSTALPHA(i9xx_plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003395 }
3396
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003397 I915_WRITE_FW(reg, dspcntr);
Sonika Jindal48404c12014-08-22 14:06:04 +05303398
Ville Syrjälädf79cf42018-09-11 18:01:39 +03003399 I915_WRITE_FW(DSPSTRIDE(i9xx_plane), plane_state->color_plane[0].stride);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003400 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläed150302017-11-17 21:19:10 +02003401 I915_WRITE_FW(DSPSURF(i9xx_plane),
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003402 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003403 dspaddr_offset);
Ville Syrjäläed150302017-11-17 21:19:10 +02003404 I915_WRITE_FW(DSPOFFSET(i9xx_plane), (y << 16) | x);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003405 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläed150302017-11-17 21:19:10 +02003406 I915_WRITE_FW(DSPSURF(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003407 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003408 dspaddr_offset);
Ville Syrjäläed150302017-11-17 21:19:10 +02003409 I915_WRITE_FW(DSPTILEOFF(i9xx_plane), (y << 16) | x);
3410 I915_WRITE_FW(DSPLINOFF(i9xx_plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003411 } else {
Ville Syrjäläed150302017-11-17 21:19:10 +02003412 I915_WRITE_FW(DSPADDR(i9xx_plane),
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003413 intel_plane_ggtt_offset(plane_state) +
Juha-Pekka Heikkilae2888812017-10-17 23:08:08 +03003414 dspaddr_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003415 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003416 POSTING_READ_FW(reg);
3417
3418 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003419}
3420
Ville Syrjäläed150302017-11-17 21:19:10 +02003421static void i9xx_disable_plane(struct intel_plane *plane,
3422 struct intel_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003423{
Ville Syrjäläed150302017-11-17 21:19:10 +02003424 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
3425 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003426 unsigned long irqflags;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003427
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003428 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3429
Ville Syrjäläed150302017-11-17 21:19:10 +02003430 I915_WRITE_FW(DSPCNTR(i9xx_plane), 0);
3431 if (INTEL_GEN(dev_priv) >= 4)
3432 I915_WRITE_FW(DSPSURF(i9xx_plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003433 else
Ville Syrjäläed150302017-11-17 21:19:10 +02003434 I915_WRITE_FW(DSPADDR(i9xx_plane), 0);
3435 POSTING_READ_FW(DSPCNTR(i9xx_plane));
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003436
3437 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003438}
3439
Ville Syrjäläeade6c82018-01-30 22:38:03 +02003440static bool i9xx_plane_get_hw_state(struct intel_plane *plane,
3441 enum pipe *pipe)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003442{
Ville Syrjäläed150302017-11-17 21:19:10 +02003443 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003444 enum intel_display_power_domain power_domain;
Ville Syrjäläed150302017-11-17 21:19:10 +02003445 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003446 bool ret;
Ville Syrjäläeade6c82018-01-30 22:38:03 +02003447 u32 val;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003448
3449 /*
3450 * Not 100% correct for planes that can move between pipes,
3451 * but that's only the case for gen2-4 which don't have any
3452 * display power wells.
3453 */
Ville Syrjäläeade6c82018-01-30 22:38:03 +02003454 power_domain = POWER_DOMAIN_PIPE(plane->pipe);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003455 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
3456 return false;
3457
Ville Syrjäläeade6c82018-01-30 22:38:03 +02003458 val = I915_READ(DSPCNTR(i9xx_plane));
3459
3460 ret = val & DISPLAY_PLANE_ENABLE;
3461
3462 if (INTEL_GEN(dev_priv) >= 5)
3463 *pipe = plane->pipe;
3464 else
3465 *pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
3466 DISPPLANE_SEL_PIPE_SHIFT;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02003467
3468 intel_display_power_put(dev_priv, power_domain);
3469
3470 return ret;
3471}
3472
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003473static u32
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03003474intel_fb_stride_alignment(const struct drm_framebuffer *fb, int color_plane)
Damien Lespiaub3218032015-02-27 11:15:18 +00003475{
Ben Widawsky2f075562017-03-24 14:29:48 -07003476 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003477 return 64;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003478 else
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03003479 return intel_tile_width_bytes(fb, color_plane);
Damien Lespiaub3218032015-02-27 11:15:18 +00003480}
3481
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003482static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3483{
3484 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003485 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003486
3487 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3488 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3489 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003490}
3491
Chandra Kondurua1b22782015-04-07 15:28:45 -07003492/*
3493 * This function detaches (aka. unbinds) unused scalers in hardware
3494 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003495static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003496{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003497 struct intel_crtc_scaler_state *scaler_state;
3498 int i;
3499
Chandra Kondurua1b22782015-04-07 15:28:45 -07003500 scaler_state = &intel_crtc->config->scaler_state;
3501
3502 /* loop through and disable scalers that aren't in use */
3503 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003504 if (!scaler_state->scalers[i].in_use)
3505 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003506 }
3507}
3508
Ville Syrjälädf79cf42018-09-11 18:01:39 +03003509u32 skl_plane_stride(const struct intel_plane_state *plane_state,
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03003510 int color_plane)
Ville Syrjäläd2196772016-01-28 18:33:11 +02003511{
Ville Syrjälädf79cf42018-09-11 18:01:39 +03003512 const struct drm_framebuffer *fb = plane_state->base.fb;
3513 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03003514 u32 stride = plane_state->color_plane[color_plane].stride;
Ville Syrjälä1b500532017-03-07 21:42:08 +02003515
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03003516 if (color_plane >= fb->format->num_planes)
Ville Syrjälä1b500532017-03-07 21:42:08 +02003517 return 0;
3518
Ville Syrjäläd2196772016-01-28 18:33:11 +02003519 /*
3520 * The stride is either expressed as a multiple of 64 bytes chunks for
3521 * linear buffers or in number of tiles for tiled buffers.
3522 */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003523 if (drm_rotation_90_or_270(rotation))
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03003524 stride /= intel_tile_height(fb, color_plane);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003525 else
Ville Syrjälä5d2a1952018-09-07 18:24:07 +03003526 stride /= intel_fb_stride_alignment(fb, color_plane);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003527
3528 return stride;
3529}
3530
Ville Syrjälä2e881262017-03-17 23:17:56 +02003531static u32 skl_plane_ctl_format(uint32_t pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -07003532{
Chandra Konduru6156a452015-04-27 13:48:39 -07003533 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003534 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003535 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003536 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003537 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003538 case DRM_FORMAT_XBGR8888:
James Ausmus4036c782017-11-13 10:11:28 -08003539 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003540 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003541 case DRM_FORMAT_XRGB8888:
Chandra Konduru6156a452015-04-27 13:48:39 -07003542 case DRM_FORMAT_ARGB8888:
James Ausmus4036c782017-11-13 10:11:28 -08003543 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003544 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003545 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003546 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003547 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003548 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003549 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003550 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003551 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003552 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003553 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003554 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003555 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru77224cd2018-04-09 09:11:13 +05303556 case DRM_FORMAT_NV12:
3557 return PLANE_CTL_FORMAT_NV12;
Chandra Konduru6156a452015-04-27 13:48:39 -07003558 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003559 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003560 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003561
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003562 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003563}
3564
James Ausmus4036c782017-11-13 10:11:28 -08003565/*
3566 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3567 * to be already pre-multiplied. We need to add a knob (or a different
3568 * DRM_FORMAT) for user-space to configure that.
3569 */
3570static u32 skl_plane_ctl_alpha(uint32_t pixel_format)
3571{
3572 switch (pixel_format) {
3573 case DRM_FORMAT_ABGR8888:
3574 case DRM_FORMAT_ARGB8888:
3575 return PLANE_CTL_ALPHA_SW_PREMULTIPLY;
3576 default:
3577 return PLANE_CTL_ALPHA_DISABLE;
3578 }
3579}
3580
3581static u32 glk_plane_color_ctl_alpha(uint32_t pixel_format)
3582{
3583 switch (pixel_format) {
3584 case DRM_FORMAT_ABGR8888:
3585 case DRM_FORMAT_ARGB8888:
3586 return PLANE_COLOR_ALPHA_SW_PREMULTIPLY;
3587 default:
3588 return PLANE_COLOR_ALPHA_DISABLE;
3589 }
3590}
3591
Ville Syrjälä2e881262017-03-17 23:17:56 +02003592static u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
Chandra Konduru6156a452015-04-27 13:48:39 -07003593{
Chandra Konduru6156a452015-04-27 13:48:39 -07003594 switch (fb_modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07003595 case DRM_FORMAT_MOD_LINEAR:
Chandra Konduru6156a452015-04-27 13:48:39 -07003596 break;
3597 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003598 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003599 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003600 return PLANE_CTL_TILED_Y;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003601 case I915_FORMAT_MOD_Y_TILED_CCS:
Dhinakaran Pandiyan53867b42018-08-21 18:50:53 -07003602 return PLANE_CTL_TILED_Y | PLANE_CTL_RENDER_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003603 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003604 return PLANE_CTL_TILED_YF;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07003605 case I915_FORMAT_MOD_Yf_TILED_CCS:
Dhinakaran Pandiyan53867b42018-08-21 18:50:53 -07003606 return PLANE_CTL_TILED_YF | PLANE_CTL_RENDER_DECOMPRESSION_ENABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003607 default:
3608 MISSING_CASE(fb_modifier);
3609 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003610
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003611 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003612}
3613
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003614static u32 skl_plane_ctl_rotate(unsigned int rotate)
Chandra Konduru6156a452015-04-27 13:48:39 -07003615{
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003616 switch (rotate) {
Robert Fossc2c446a2017-05-19 16:50:17 -04003617 case DRM_MODE_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003618 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303619 /*
Robert Fossc2c446a2017-05-19 16:50:17 -04003620 * DRM_MODE_ROTATE_ is counter clockwise to stay compatible with Xrandr
Sonika Jindal1e8df162015-05-20 13:40:48 +05303621 * while i915 HW rotation is clockwise, thats why this swapping.
3622 */
Robert Fossc2c446a2017-05-19 16:50:17 -04003623 case DRM_MODE_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303624 return PLANE_CTL_ROTATE_270;
Robert Fossc2c446a2017-05-19 16:50:17 -04003625 case DRM_MODE_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003626 return PLANE_CTL_ROTATE_180;
Robert Fossc2c446a2017-05-19 16:50:17 -04003627 case DRM_MODE_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303628 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003629 default:
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003630 MISSING_CASE(rotate);
3631 }
3632
3633 return 0;
3634}
3635
3636static u32 cnl_plane_ctl_flip(unsigned int reflect)
3637{
3638 switch (reflect) {
3639 case 0:
3640 break;
3641 case DRM_MODE_REFLECT_X:
3642 return PLANE_CTL_FLIP_HORIZONTAL;
3643 case DRM_MODE_REFLECT_Y:
3644 default:
3645 MISSING_CASE(reflect);
Chandra Konduru6156a452015-04-27 13:48:39 -07003646 }
3647
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003648 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003649}
3650
Ville Syrjälä2e881262017-03-17 23:17:56 +02003651u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
3652 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003653{
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003654 struct drm_i915_private *dev_priv =
3655 to_i915(plane_state->base.plane->dev);
3656 const struct drm_framebuffer *fb = plane_state->base.fb;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003657 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä2e881262017-03-17 23:17:56 +02003658 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003659 u32 plane_ctl;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003660
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003661 plane_ctl = PLANE_CTL_ENABLE;
3662
James Ausmus4036c782017-11-13 10:11:28 -08003663 if (INTEL_GEN(dev_priv) < 10 && !IS_GEMINILAKE(dev_priv)) {
3664 plane_ctl |= skl_plane_ctl_alpha(fb->format->format);
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003665 plane_ctl |=
3666 PLANE_CTL_PIPE_GAMMA_ENABLE |
3667 PLANE_CTL_PIPE_CSC_ENABLE |
3668 PLANE_CTL_PLANE_GAMMA_DISABLE;
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02003669
3670 if (plane_state->base.color_encoding == DRM_COLOR_YCBCR_BT709)
3671 plane_ctl |= PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709;
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02003672
3673 if (plane_state->base.color_range == DRM_COLOR_YCBCR_FULL_RANGE)
3674 plane_ctl |= PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE;
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02003675 }
Damien Lespiau70d21f02013-07-03 21:06:04 +01003676
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003677 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003678 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08003679 plane_ctl |= skl_plane_ctl_rotate(rotation & DRM_MODE_ROTATE_MASK);
3680
3681 if (INTEL_GEN(dev_priv) >= 10)
3682 plane_ctl |= cnl_plane_ctl_flip(rotation &
3683 DRM_MODE_REFLECT_MASK);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003684
Ville Syrjälä2e881262017-03-17 23:17:56 +02003685 if (key->flags & I915_SET_COLORKEY_DESTINATION)
3686 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
3687 else if (key->flags & I915_SET_COLORKEY_SOURCE)
3688 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
3689
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003690 return plane_ctl;
3691}
3692
James Ausmus4036c782017-11-13 10:11:28 -08003693u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
3694 const struct intel_plane_state *plane_state)
3695{
James Ausmus077ef1f2018-03-28 14:57:56 -07003696 struct drm_i915_private *dev_priv =
3697 to_i915(plane_state->base.plane->dev);
James Ausmus4036c782017-11-13 10:11:28 -08003698 const struct drm_framebuffer *fb = plane_state->base.fb;
3699 u32 plane_color_ctl = 0;
3700
James Ausmus077ef1f2018-03-28 14:57:56 -07003701 if (INTEL_GEN(dev_priv) < 11) {
3702 plane_color_ctl |= PLANE_COLOR_PIPE_GAMMA_ENABLE;
3703 plane_color_ctl |= PLANE_COLOR_PIPE_CSC_ENABLE;
3704 }
James Ausmus4036c782017-11-13 10:11:28 -08003705 plane_color_ctl |= PLANE_COLOR_PLANE_GAMMA_DISABLE;
3706 plane_color_ctl |= glk_plane_color_ctl_alpha(fb->format->format);
3707
Ayan Kumar Halder9bace652018-07-17 18:13:43 +01003708 if (fb->format->is_yuv) {
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02003709 if (plane_state->base.color_encoding == DRM_COLOR_YCBCR_BT709)
3710 plane_color_ctl |= PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709;
3711 else
3712 plane_color_ctl |= PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709;
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02003713
3714 if (plane_state->base.color_range == DRM_COLOR_YCBCR_FULL_RANGE)
3715 plane_color_ctl |= PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE;
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02003716 }
Ville Syrjälä012d79e2018-05-21 21:56:12 +03003717
James Ausmus4036c782017-11-13 10:11:28 -08003718 return plane_color_ctl;
3719}
3720
Maarten Lankhorst73974892016-08-05 23:28:27 +03003721static int
3722__intel_display_resume(struct drm_device *dev,
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003723 struct drm_atomic_state *state,
3724 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorst73974892016-08-05 23:28:27 +03003725{
3726 struct drm_crtc_state *crtc_state;
3727 struct drm_crtc *crtc;
3728 int i, ret;
3729
Ville Syrjäläaecd36b2017-06-01 17:36:13 +03003730 intel_modeset_setup_hw_state(dev, ctx);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003731 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003732
3733 if (!state)
3734 return 0;
3735
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01003736 /*
3737 * We've duplicated the state, pointers to the old state are invalid.
3738 *
3739 * Don't attempt to use the old state until we commit the duplicated state.
3740 */
3741 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst73974892016-08-05 23:28:27 +03003742 /*
3743 * Force recalculation even if we restore
3744 * current state. With fast modeset this may not result
3745 * in a modeset when the state is compatible.
3746 */
3747 crtc_state->mode_changed = true;
3748 }
3749
3750 /* ignore any reset values/BIOS leftovers in the WM registers */
Ville Syrjälä602ae832017-03-02 19:15:02 +02003751 if (!HAS_GMCH_DISPLAY(to_i915(dev)))
3752 to_intel_atomic_state(state)->skip_intermediate_wm = true;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003753
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003754 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003755
3756 WARN_ON(ret == -EDEADLK);
3757 return ret;
3758}
3759
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003760static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3761{
Ville Syrjäläae981042016-08-05 23:28:30 +03003762 return intel_has_gpu_reset(dev_priv) &&
3763 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003764}
3765
Chris Wilsonc0336662016-05-06 15:40:21 +01003766void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003767{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003768 struct drm_device *dev = &dev_priv->drm;
3769 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3770 struct drm_atomic_state *state;
3771 int ret;
3772
Daniel Vetterce87ea12017-07-19 14:54:55 +02003773 /* reset doesn't touch the display */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003774 if (!i915_modparams.force_reset_modeset_test &&
Daniel Vetterce87ea12017-07-19 14:54:55 +02003775 !gpu_reset_clobbers_display(dev_priv))
3776 return;
3777
Daniel Vetter9db529a2017-08-08 10:08:28 +02003778 /* We have a modeset vs reset deadlock, defensively unbreak it. */
3779 set_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
3780 wake_up_all(&dev_priv->gpu_error.wait_queue);
3781
3782 if (atomic_read(&dev_priv->gpu_error.pending_fb_pin)) {
3783 DRM_DEBUG_KMS("Modeset potentially stuck, unbreaking through wedging\n");
3784 i915_gem_set_wedged(dev_priv);
3785 }
Daniel Vetter97154ec2017-08-08 10:08:26 +02003786
Maarten Lankhorst73974892016-08-05 23:28:27 +03003787 /*
3788 * Need mode_config.mutex so that we don't
3789 * trample ongoing ->detect() and whatnot.
3790 */
3791 mutex_lock(&dev->mode_config.mutex);
3792 drm_modeset_acquire_init(ctx, 0);
3793 while (1) {
3794 ret = drm_modeset_lock_all_ctx(dev, ctx);
3795 if (ret != -EDEADLK)
3796 break;
3797
3798 drm_modeset_backoff(ctx);
3799 }
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003800 /*
3801 * Disabling the crtcs gracefully seems nicer. Also the
3802 * g33 docs say we should at least disable all the planes.
3803 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003804 state = drm_atomic_helper_duplicate_state(dev, ctx);
3805 if (IS_ERR(state)) {
3806 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003807 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003808 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003809 }
3810
3811 ret = drm_atomic_helper_disable_all(dev, ctx);
3812 if (ret) {
3813 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003814 drm_atomic_state_put(state);
3815 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003816 }
3817
3818 dev_priv->modeset_restore_state = state;
3819 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003820}
3821
Chris Wilsonc0336662016-05-06 15:40:21 +01003822void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003823{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003824 struct drm_device *dev = &dev_priv->drm;
3825 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
Chris Wilson40da1d32018-04-05 13:37:14 +01003826 struct drm_atomic_state *state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003827 int ret;
3828
Daniel Vetterce87ea12017-07-19 14:54:55 +02003829 /* reset doesn't touch the display */
Chris Wilson40da1d32018-04-05 13:37:14 +01003830 if (!test_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags))
Daniel Vetterce87ea12017-07-19 14:54:55 +02003831 return;
3832
Chris Wilson40da1d32018-04-05 13:37:14 +01003833 state = fetch_and_zero(&dev_priv->modeset_restore_state);
Daniel Vetterce87ea12017-07-19 14:54:55 +02003834 if (!state)
3835 goto unlock;
3836
Ville Syrjälä75147472014-11-24 18:28:11 +02003837 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003838 if (!gpu_reset_clobbers_display(dev_priv)) {
Daniel Vetterce87ea12017-07-19 14:54:55 +02003839 /* for testing only restore the display */
3840 ret = __intel_display_resume(dev, state, ctx);
Chris Wilson942d5d02017-08-28 11:46:04 +01003841 if (ret)
3842 DRM_ERROR("Restoring old state failed with %i\n", ret);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003843 } else {
3844 /*
3845 * The display has been reset as well,
3846 * so need a full re-initialization.
3847 */
3848 intel_runtime_pm_disable_interrupts(dev_priv);
3849 intel_runtime_pm_enable_interrupts(dev_priv);
3850
Imre Deak51f59202016-09-14 13:04:13 +03003851 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003852 intel_modeset_init_hw(dev);
Ville Syrjäläf72b84c2017-11-08 15:35:55 +02003853 intel_init_clock_gating(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003854
3855 spin_lock_irq(&dev_priv->irq_lock);
3856 if (dev_priv->display.hpd_irq_setup)
3857 dev_priv->display.hpd_irq_setup(dev_priv);
3858 spin_unlock_irq(&dev_priv->irq_lock);
3859
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003860 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003861 if (ret)
3862 DRM_ERROR("Restoring old state failed with %i\n", ret);
3863
3864 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003865 }
3866
Daniel Vetterce87ea12017-07-19 14:54:55 +02003867 drm_atomic_state_put(state);
3868unlock:
Maarten Lankhorst73974892016-08-05 23:28:27 +03003869 drm_modeset_drop_locks(ctx);
3870 drm_modeset_acquire_fini(ctx);
3871 mutex_unlock(&dev->mode_config.mutex);
Daniel Vetter9db529a2017-08-08 10:08:28 +02003872
3873 clear_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
Ville Syrjälä75147472014-11-24 18:28:11 +02003874}
3875
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003876static void intel_update_pipe_config(const struct intel_crtc_state *old_crtc_state,
3877 const struct intel_crtc_state *new_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003878{
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003879 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003880 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003881
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003882 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003883 crtc->base.mode = new_crtc_state->base.mode;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003884
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003885 /*
3886 * Update pipe size and adjust fitter if needed: the reason for this is
3887 * that in compute_mode_changes we check the native mode (not the pfit
3888 * mode) to see if we can flip rather than do a full mode set. In the
3889 * fastboot case, we'll flip, but if we don't update the pipesrc and
3890 * pfit state, we'll end up with a big fb scanned out into the wrong
3891 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003892 */
3893
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003894 I915_WRITE(PIPESRC(crtc->pipe),
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003895 ((new_crtc_state->pipe_src_w - 1) << 16) |
3896 (new_crtc_state->pipe_src_h - 1));
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003897
3898 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003899 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003900 skl_detach_scalers(crtc);
3901
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003902 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003903 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003904 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä1a15b772017-08-23 18:22:25 +03003905 if (new_crtc_state->pch_pfit.enabled)
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003906 ironlake_pfit_enable(crtc);
3907 else if (old_crtc_state->pch_pfit.enabled)
3908 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003909 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003910}
3911
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003912static void intel_fdi_normal_train(struct intel_crtc *crtc)
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003913{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003914 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003915 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003916 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003917 i915_reg_t reg;
3918 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003919
3920 /* enable normal train */
3921 reg = FDI_TX_CTL(pipe);
3922 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003923 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003924 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3925 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003926 } else {
3927 temp &= ~FDI_LINK_TRAIN_NONE;
3928 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003929 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003930 I915_WRITE(reg, temp);
3931
3932 reg = FDI_RX_CTL(pipe);
3933 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003934 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003935 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3936 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3937 } else {
3938 temp &= ~FDI_LINK_TRAIN_NONE;
3939 temp |= FDI_LINK_TRAIN_NONE;
3940 }
3941 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3942
3943 /* wait one idle pattern time */
3944 POSTING_READ(reg);
3945 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003946
3947 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003948 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003949 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3950 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003951}
3952
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003953/* The FDI link training functions for ILK/Ibexpeak. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003954static void ironlake_fdi_link_train(struct intel_crtc *crtc,
3955 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003956{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003957 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003958 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003959 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003960 i915_reg_t reg;
3961 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003962
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003963 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003964 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003965
Adam Jacksone1a44742010-06-25 15:32:14 -04003966 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3967 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003968 reg = FDI_RX_IMR(pipe);
3969 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003970 temp &= ~FDI_RX_SYMBOL_LOCK;
3971 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003972 I915_WRITE(reg, temp);
3973 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003974 udelay(150);
3975
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003976 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003977 reg = FDI_TX_CTL(pipe);
3978 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003979 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003980 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003981 temp &= ~FDI_LINK_TRAIN_NONE;
3982 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003983 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003984
Chris Wilson5eddb702010-09-11 13:48:45 +01003985 reg = FDI_RX_CTL(pipe);
3986 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003987 temp &= ~FDI_LINK_TRAIN_NONE;
3988 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003989 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3990
3991 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003992 udelay(150);
3993
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003994 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003995 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3996 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3997 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003998
Chris Wilson5eddb702010-09-11 13:48:45 +01003999 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04004000 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004001 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004002 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4003
4004 if ((temp & FDI_RX_BIT_LOCK)) {
4005 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01004006 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004007 break;
4008 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004009 }
Adam Jacksone1a44742010-06-25 15:32:14 -04004010 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01004011 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004012
4013 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01004014 reg = FDI_TX_CTL(pipe);
4015 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004016 temp &= ~FDI_LINK_TRAIN_NONE;
4017 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01004018 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004019
Chris Wilson5eddb702010-09-11 13:48:45 +01004020 reg = FDI_RX_CTL(pipe);
4021 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004022 temp &= ~FDI_LINK_TRAIN_NONE;
4023 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01004024 I915_WRITE(reg, temp);
4025
4026 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004027 udelay(150);
4028
Chris Wilson5eddb702010-09-11 13:48:45 +01004029 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04004030 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004031 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004032 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4033
4034 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004035 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004036 DRM_DEBUG_KMS("FDI train 2 done.\n");
4037 break;
4038 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004039 }
Adam Jacksone1a44742010-06-25 15:32:14 -04004040 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01004041 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004042
4043 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004044
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004045}
4046
Akshay Joshi0206e352011-08-16 15:34:10 -04004047static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004048 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
4049 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
4050 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
4051 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
4052};
4053
4054/* The FDI link training functions for SNB/Cougarpoint. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004055static void gen6_fdi_link_train(struct intel_crtc *crtc,
4056 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004057{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004058 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004059 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004060 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004061 i915_reg_t reg;
4062 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004063
Adam Jacksone1a44742010-06-25 15:32:14 -04004064 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4065 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01004066 reg = FDI_RX_IMR(pipe);
4067 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04004068 temp &= ~FDI_RX_SYMBOL_LOCK;
4069 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01004070 I915_WRITE(reg, temp);
4071
4072 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04004073 udelay(150);
4074
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004075 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01004076 reg = FDI_TX_CTL(pipe);
4077 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004078 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004079 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004080 temp &= ~FDI_LINK_TRAIN_NONE;
4081 temp |= FDI_LINK_TRAIN_PATTERN_1;
4082 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4083 /* SNB-B */
4084 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01004085 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004086
Daniel Vetterd74cf322012-10-26 10:58:13 +02004087 I915_WRITE(FDI_RX_MISC(pipe),
4088 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4089
Chris Wilson5eddb702010-09-11 13:48:45 +01004090 reg = FDI_RX_CTL(pipe);
4091 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004092 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004093 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4094 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4095 } else {
4096 temp &= ~FDI_LINK_TRAIN_NONE;
4097 temp |= FDI_LINK_TRAIN_PATTERN_1;
4098 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004099 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4100
4101 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004102 udelay(150);
4103
Akshay Joshi0206e352011-08-16 15:34:10 -04004104 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004105 reg = FDI_TX_CTL(pipe);
4106 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004107 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4108 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01004109 I915_WRITE(reg, temp);
4110
4111 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004112 udelay(500);
4113
Sean Paulfa37d392012-03-02 12:53:39 -05004114 for (retry = 0; retry < 5; retry++) {
4115 reg = FDI_RX_IIR(pipe);
4116 temp = I915_READ(reg);
4117 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4118 if (temp & FDI_RX_BIT_LOCK) {
4119 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4120 DRM_DEBUG_KMS("FDI train 1 done.\n");
4121 break;
4122 }
4123 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004124 }
Sean Paulfa37d392012-03-02 12:53:39 -05004125 if (retry < 5)
4126 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004127 }
4128 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004129 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004130
4131 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01004132 reg = FDI_TX_CTL(pipe);
4133 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004134 temp &= ~FDI_LINK_TRAIN_NONE;
4135 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004136 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004137 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4138 /* SNB-B */
4139 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
4140 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004141 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004142
Chris Wilson5eddb702010-09-11 13:48:45 +01004143 reg = FDI_RX_CTL(pipe);
4144 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004145 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004146 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4147 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
4148 } else {
4149 temp &= ~FDI_LINK_TRAIN_NONE;
4150 temp |= FDI_LINK_TRAIN_PATTERN_2;
4151 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004152 I915_WRITE(reg, temp);
4153
4154 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004155 udelay(150);
4156
Akshay Joshi0206e352011-08-16 15:34:10 -04004157 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004158 reg = FDI_TX_CTL(pipe);
4159 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004160 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4161 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01004162 I915_WRITE(reg, temp);
4163
4164 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004165 udelay(500);
4166
Sean Paulfa37d392012-03-02 12:53:39 -05004167 for (retry = 0; retry < 5; retry++) {
4168 reg = FDI_RX_IIR(pipe);
4169 temp = I915_READ(reg);
4170 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4171 if (temp & FDI_RX_SYMBOL_LOCK) {
4172 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4173 DRM_DEBUG_KMS("FDI train 2 done.\n");
4174 break;
4175 }
4176 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004177 }
Sean Paulfa37d392012-03-02 12:53:39 -05004178 if (retry < 5)
4179 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004180 }
4181 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01004182 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004183
4184 DRM_DEBUG_KMS("FDI train done.\n");
4185}
4186
Jesse Barnes357555c2011-04-28 15:09:55 -07004187/* Manual link training for Ivy Bridge A0 parts */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004188static void ivb_manual_fdi_link_train(struct intel_crtc *crtc,
4189 const struct intel_crtc_state *crtc_state)
Jesse Barnes357555c2011-04-28 15:09:55 -07004190{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004191 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004192 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004193 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004194 i915_reg_t reg;
4195 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07004196
4197 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4198 for train result */
4199 reg = FDI_RX_IMR(pipe);
4200 temp = I915_READ(reg);
4201 temp &= ~FDI_RX_SYMBOL_LOCK;
4202 temp &= ~FDI_RX_BIT_LOCK;
4203 I915_WRITE(reg, temp);
4204
4205 POSTING_READ(reg);
4206 udelay(150);
4207
Daniel Vetter01a415f2012-10-27 15:58:40 +02004208 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4209 I915_READ(FDI_RX_IIR(pipe)));
4210
Jesse Barnes139ccd32013-08-19 11:04:55 -07004211 /* Try each vswing and preemphasis setting twice before moving on */
4212 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4213 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07004214 reg = FDI_TX_CTL(pipe);
4215 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004216 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4217 temp &= ~FDI_TX_ENABLE;
4218 I915_WRITE(reg, temp);
4219
4220 reg = FDI_RX_CTL(pipe);
4221 temp = I915_READ(reg);
4222 temp &= ~FDI_LINK_TRAIN_AUTO;
4223 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4224 temp &= ~FDI_RX_ENABLE;
4225 I915_WRITE(reg, temp);
4226
4227 /* enable CPU FDI TX and PCH FDI RX */
4228 reg = FDI_TX_CTL(pipe);
4229 temp = I915_READ(reg);
4230 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004231 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004232 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07004233 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07004234 temp |= snb_b_fdi_train_param[j/2];
4235 temp |= FDI_COMPOSITE_SYNC;
4236 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4237
4238 I915_WRITE(FDI_RX_MISC(pipe),
4239 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4240
4241 reg = FDI_RX_CTL(pipe);
4242 temp = I915_READ(reg);
4243 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4244 temp |= FDI_COMPOSITE_SYNC;
4245 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4246
4247 POSTING_READ(reg);
4248 udelay(1); /* should be 0.5us */
4249
4250 for (i = 0; i < 4; i++) {
4251 reg = FDI_RX_IIR(pipe);
4252 temp = I915_READ(reg);
4253 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4254
4255 if (temp & FDI_RX_BIT_LOCK ||
4256 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4257 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4258 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4259 i);
4260 break;
4261 }
4262 udelay(1); /* should be 0.5us */
4263 }
4264 if (i == 4) {
4265 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4266 continue;
4267 }
4268
4269 /* Train 2 */
4270 reg = FDI_TX_CTL(pipe);
4271 temp = I915_READ(reg);
4272 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4273 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4274 I915_WRITE(reg, temp);
4275
4276 reg = FDI_RX_CTL(pipe);
4277 temp = I915_READ(reg);
4278 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4279 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004280 I915_WRITE(reg, temp);
4281
4282 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004283 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004284
Jesse Barnes139ccd32013-08-19 11:04:55 -07004285 for (i = 0; i < 4; i++) {
4286 reg = FDI_RX_IIR(pipe);
4287 temp = I915_READ(reg);
4288 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004289
Jesse Barnes139ccd32013-08-19 11:04:55 -07004290 if (temp & FDI_RX_SYMBOL_LOCK ||
4291 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4292 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4293 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4294 i);
4295 goto train_done;
4296 }
4297 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004298 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004299 if (i == 4)
4300 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004301 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004302
Jesse Barnes139ccd32013-08-19 11:04:55 -07004303train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004304 DRM_DEBUG_KMS("FDI train done.\n");
4305}
4306
Daniel Vetter88cefb62012-08-12 19:27:14 +02004307static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004308{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004309 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004310 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004311 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004312 i915_reg_t reg;
4313 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004314
Jesse Barnes0e23b992010-09-10 11:10:00 -07004315 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004316 reg = FDI_RX_CTL(pipe);
4317 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004318 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004319 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004320 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004321 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4322
4323 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004324 udelay(200);
4325
4326 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004327 temp = I915_READ(reg);
4328 I915_WRITE(reg, temp | FDI_PCDCLK);
4329
4330 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004331 udelay(200);
4332
Paulo Zanoni20749732012-11-23 15:30:38 -02004333 /* Enable CPU FDI TX PLL, always on for Ironlake */
4334 reg = FDI_TX_CTL(pipe);
4335 temp = I915_READ(reg);
4336 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4337 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004338
Paulo Zanoni20749732012-11-23 15:30:38 -02004339 POSTING_READ(reg);
4340 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004341 }
4342}
4343
Daniel Vetter88cefb62012-08-12 19:27:14 +02004344static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4345{
4346 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004347 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004348 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004349 i915_reg_t reg;
4350 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004351
4352 /* Switch from PCDclk to Rawclk */
4353 reg = FDI_RX_CTL(pipe);
4354 temp = I915_READ(reg);
4355 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4356
4357 /* Disable CPU FDI TX PLL */
4358 reg = FDI_TX_CTL(pipe);
4359 temp = I915_READ(reg);
4360 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4361
4362 POSTING_READ(reg);
4363 udelay(100);
4364
4365 reg = FDI_RX_CTL(pipe);
4366 temp = I915_READ(reg);
4367 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4368
4369 /* Wait for the clocks to turn off. */
4370 POSTING_READ(reg);
4371 udelay(100);
4372}
4373
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004374static void ironlake_fdi_disable(struct drm_crtc *crtc)
4375{
4376 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004377 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004378 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4379 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004380 i915_reg_t reg;
4381 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004382
4383 /* disable CPU FDI tx and PCH FDI rx */
4384 reg = FDI_TX_CTL(pipe);
4385 temp = I915_READ(reg);
4386 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4387 POSTING_READ(reg);
4388
4389 reg = FDI_RX_CTL(pipe);
4390 temp = I915_READ(reg);
4391 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004392 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004393 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4394
4395 POSTING_READ(reg);
4396 udelay(100);
4397
4398 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004399 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004400 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004401
4402 /* still set train pattern 1 */
4403 reg = FDI_TX_CTL(pipe);
4404 temp = I915_READ(reg);
4405 temp &= ~FDI_LINK_TRAIN_NONE;
4406 temp |= FDI_LINK_TRAIN_PATTERN_1;
4407 I915_WRITE(reg, temp);
4408
4409 reg = FDI_RX_CTL(pipe);
4410 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004411 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004412 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4413 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4414 } else {
4415 temp &= ~FDI_LINK_TRAIN_NONE;
4416 temp |= FDI_LINK_TRAIN_PATTERN_1;
4417 }
4418 /* BPC in FDI rx is consistent with that in PIPECONF */
4419 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004420 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004421 I915_WRITE(reg, temp);
4422
4423 POSTING_READ(reg);
4424 udelay(100);
4425}
4426
Chris Wilson49d73912016-11-29 09:50:08 +00004427bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004428{
Daniel Vetterfa058872017-07-20 19:57:52 +02004429 struct drm_crtc *crtc;
4430 bool cleanup_done;
Chris Wilson5dce5b932014-01-20 10:17:36 +00004431
Daniel Vetterfa058872017-07-20 19:57:52 +02004432 drm_for_each_crtc(crtc, &dev_priv->drm) {
4433 struct drm_crtc_commit *commit;
4434 spin_lock(&crtc->commit_lock);
4435 commit = list_first_entry_or_null(&crtc->commit_list,
4436 struct drm_crtc_commit, commit_entry);
4437 cleanup_done = commit ?
4438 try_wait_for_completion(&commit->cleanup_done) : true;
4439 spin_unlock(&crtc->commit_lock);
4440
4441 if (cleanup_done)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004442 continue;
4443
Daniel Vetterfa058872017-07-20 19:57:52 +02004444 drm_crtc_wait_one_vblank(crtc);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004445
4446 return true;
4447 }
4448
4449 return false;
4450}
4451
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004452void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004453{
4454 u32 temp;
4455
4456 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4457
4458 mutex_lock(&dev_priv->sb_lock);
4459
4460 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4461 temp |= SBI_SSCCTL_DISABLE;
4462 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4463
4464 mutex_unlock(&dev_priv->sb_lock);
4465}
4466
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004467/* Program iCLKIP clock to the desired frequency */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004468static void lpt_program_iclkip(struct intel_crtc *crtc)
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004469{
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004470 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4471 int clock = crtc->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004472 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4473 u32 temp;
4474
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004475 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004476
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004477 /* The iCLK virtual clock root frequency is in MHz,
4478 * but the adjusted_mode->crtc_clock in in KHz. To get the
4479 * divisors, it is necessary to divide one by another, so we
4480 * convert the virtual clock precision to KHz here for higher
4481 * precision.
4482 */
4483 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004484 u32 iclk_virtual_root_freq = 172800 * 1000;
4485 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004486 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004487
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004488 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4489 clock << auxdiv);
4490 divsel = (desired_divisor / iclk_pi_range) - 2;
4491 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004492
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004493 /*
4494 * Near 20MHz is a corner case which is
4495 * out of range for the 7-bit divisor
4496 */
4497 if (divsel <= 0x7f)
4498 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004499 }
4500
4501 /* This should not happen with any sane values */
4502 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4503 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4504 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4505 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4506
4507 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004508 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004509 auxdiv,
4510 divsel,
4511 phasedir,
4512 phaseinc);
4513
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004514 mutex_lock(&dev_priv->sb_lock);
4515
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004516 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004517 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004518 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4519 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4520 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4521 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4522 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4523 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004524 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004525
4526 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004527 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004528 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4529 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004530 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004531
4532 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004533 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004534 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004535 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004536
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004537 mutex_unlock(&dev_priv->sb_lock);
4538
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004539 /* Wait for initialization time */
4540 udelay(24);
4541
4542 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4543}
4544
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004545int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4546{
4547 u32 divsel, phaseinc, auxdiv;
4548 u32 iclk_virtual_root_freq = 172800 * 1000;
4549 u32 iclk_pi_range = 64;
4550 u32 desired_divisor;
4551 u32 temp;
4552
4553 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4554 return 0;
4555
4556 mutex_lock(&dev_priv->sb_lock);
4557
4558 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4559 if (temp & SBI_SSCCTL_DISABLE) {
4560 mutex_unlock(&dev_priv->sb_lock);
4561 return 0;
4562 }
4563
4564 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4565 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4566 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4567 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4568 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4569
4570 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4571 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4572 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4573
4574 mutex_unlock(&dev_priv->sb_lock);
4575
4576 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4577
4578 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4579 desired_divisor << auxdiv);
4580}
4581
Daniel Vetter275f01b22013-05-03 11:49:47 +02004582static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4583 enum pipe pch_transcoder)
4584{
4585 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004586 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004587 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004588
4589 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4590 I915_READ(HTOTAL(cpu_transcoder)));
4591 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4592 I915_READ(HBLANK(cpu_transcoder)));
4593 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4594 I915_READ(HSYNC(cpu_transcoder)));
4595
4596 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4597 I915_READ(VTOTAL(cpu_transcoder)));
4598 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4599 I915_READ(VBLANK(cpu_transcoder)));
4600 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4601 I915_READ(VSYNC(cpu_transcoder)));
4602 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4603 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4604}
4605
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004606static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004607{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004608 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004609 uint32_t temp;
4610
4611 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004612 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004613 return;
4614
4615 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4616 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4617
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004618 temp &= ~FDI_BC_BIFURCATION_SELECT;
4619 if (enable)
4620 temp |= FDI_BC_BIFURCATION_SELECT;
4621
4622 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004623 I915_WRITE(SOUTH_CHICKEN1, temp);
4624 POSTING_READ(SOUTH_CHICKEN1);
4625}
4626
4627static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4628{
4629 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004630
4631 switch (intel_crtc->pipe) {
4632 case PIPE_A:
4633 break;
4634 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004635 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004636 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004637 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004638 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004639
4640 break;
4641 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004642 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004643
4644 break;
4645 default:
4646 BUG();
4647 }
4648}
4649
Ville Syrjäläf606bc62018-05-18 18:29:25 +03004650/*
4651 * Finds the encoder associated with the given CRTC. This can only be
4652 * used when we know that the CRTC isn't feeding multiple encoders!
4653 */
4654static struct intel_encoder *
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004655intel_get_crtc_new_encoder(const struct intel_atomic_state *state,
4656 const struct intel_crtc_state *crtc_state)
Ville Syrjäläf606bc62018-05-18 18:29:25 +03004657{
4658 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf606bc62018-05-18 18:29:25 +03004659 const struct drm_connector_state *connector_state;
4660 const struct drm_connector *connector;
4661 struct intel_encoder *encoder = NULL;
4662 int num_encoders = 0;
4663 int i;
4664
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004665 for_each_new_connector_in_state(&state->base, connector, connector_state, i) {
Ville Syrjäläf606bc62018-05-18 18:29:25 +03004666 if (connector_state->crtc != &crtc->base)
4667 continue;
4668
4669 encoder = to_intel_encoder(connector_state->best_encoder);
4670 num_encoders++;
4671 }
4672
4673 WARN(num_encoders != 1, "%d encoders for pipe %c\n",
4674 num_encoders, pipe_name(crtc->pipe));
4675
4676 return encoder;
4677}
4678
Jesse Barnesf67a5592011-01-05 10:31:48 -08004679/*
4680 * Enable PCH resources required for PCH ports:
4681 * - PCH PLLs
4682 * - FDI training & RX/TX
4683 * - update transcoder timings
4684 * - DP transcoding bits
4685 * - transcoder
4686 */
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004687static void ironlake_pch_enable(const struct intel_atomic_state *state,
4688 const struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08004689{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004690 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004691 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004692 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004693 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004694 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004695
Daniel Vetterab9412b2013-05-03 11:49:46 +02004696 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004697
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004698 if (IS_IVYBRIDGE(dev_priv))
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004699 ivybridge_update_fdi_bc_bifurcation(crtc);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004700
Daniel Vettercd986ab2012-10-26 10:58:12 +02004701 /* Write the TU size bits before fdi link training, so that error
4702 * detection works. */
4703 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4704 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4705
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004706 /* For PCH output, training FDI link */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004707 dev_priv->display.fdi_link_train(crtc, crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004708
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004709 /* We need to program the right clock selection before writing the pixel
4710 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004711 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004712 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004713
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004714 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004715 temp |= TRANS_DPLL_ENABLE(pipe);
4716 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004717 if (crtc_state->shared_dpll ==
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004718 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004719 temp |= sel;
4720 else
4721 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004722 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004723 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004724
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004725 /* XXX: pch pll's can be enabled any time before we enable the PCH
4726 * transcoder, and we actually should do this to not upset any PCH
4727 * transcoder that already use the clock when we share it.
4728 *
4729 * Note that enable_shared_dpll tries to do the right thing, but
4730 * get_shared_dpll unconditionally resets the pll - we need that to have
4731 * the right LVDS enable sequence. */
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004732 intel_enable_shared_dpll(crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004733
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004734 /* set transcoder timing, panel must allow it */
4735 assert_panel_unlocked(dev_priv, pipe);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004736 ironlake_pch_transcoder_set_timings(crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004737
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004738 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004739
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004740 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004741 if (HAS_PCH_CPT(dev_priv) &&
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004742 intel_crtc_has_dp_encoder(crtc_state)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004743 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004744 &crtc_state->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004745 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004746 i915_reg_t reg = TRANS_DP_CTL(pipe);
Ville Syrjäläf67dc6d2018-05-18 18:29:26 +03004747 enum port port;
4748
Chris Wilson5eddb702010-09-11 13:48:45 +01004749 temp = I915_READ(reg);
4750 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004751 TRANS_DP_SYNC_MASK |
4752 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004753 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004754 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004755
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004756 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004757 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004758 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004759 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004760
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004761 port = intel_get_crtc_new_encoder(state, crtc_state)->port;
Ville Syrjäläf67dc6d2018-05-18 18:29:26 +03004762 WARN_ON(port < PORT_B || port > PORT_D);
4763 temp |= TRANS_DP_PORT_SEL(port);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004764
Chris Wilson5eddb702010-09-11 13:48:45 +01004765 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004766 }
4767
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004768 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004769}
4770
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03004771static void lpt_pch_enable(const struct intel_atomic_state *state,
4772 const struct intel_crtc_state *crtc_state)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004773{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004774 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004775 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004776 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004777
Matthias Kaehlckea2196032017-07-17 11:14:03 -07004778 assert_pch_transcoder_disabled(dev_priv, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004779
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004780 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004781
Paulo Zanoni0540e482012-10-31 18:12:40 -02004782 /* Set transcoder timing. */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004783 ironlake_pch_transcoder_set_timings(crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004784
Paulo Zanoni937bb612012-10-31 18:12:47 -02004785 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004786}
4787
Daniel Vettera1520312013-05-03 11:49:50 +02004788static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004789{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004790 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004791 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004792 u32 temp;
4793
4794 temp = I915_READ(dslreg);
4795 udelay(500);
4796 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004797 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004798 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004799 }
4800}
4801
Ville Syrjälä0a599522018-05-21 21:56:13 +03004802/*
4803 * The hardware phase 0.0 refers to the center of the pixel.
4804 * We want to start from the top/left edge which is phase
4805 * -0.5. That matches how the hardware calculates the scaling
4806 * factors (from top-left of the first pixel to bottom-right
4807 * of the last pixel, as opposed to the pixel centers).
4808 *
4809 * For 4:2:0 subsampled chroma planes we obviously have to
4810 * adjust that so that the chroma sample position lands in
4811 * the right spot.
4812 *
4813 * Note that for packed YCbCr 4:2:2 formats there is no way to
4814 * control chroma siting. The hardware simply replicates the
4815 * chroma samples for both of the luma samples, and thus we don't
4816 * actually get the expected MPEG2 chroma siting convention :(
4817 * The same behaviour is observed on pre-SKL platforms as well.
4818 */
4819u16 skl_scaler_calc_phase(int sub, bool chroma_cosited)
4820{
4821 int phase = -0x8000;
4822 u16 trip = 0;
4823
4824 if (chroma_cosited)
4825 phase += (sub - 1) * 0x8000 / sub;
4826
4827 if (phase < 0)
4828 phase = 0x10000 + phase;
4829 else
4830 trip = PS_PHASE_TRIP;
4831
4832 return ((phase >> 2) & PS_PHASE_MASK) | trip;
4833}
4834
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004835static int
4836skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004837 unsigned int scaler_user, int *scaler_id,
Chandra Konduru77224cd2018-04-09 09:11:13 +05304838 int src_w, int src_h, int dst_w, int dst_h,
4839 bool plane_scaler_check,
4840 uint32_t pixel_format)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004841{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004842 struct intel_crtc_scaler_state *scaler_state =
4843 &crtc_state->scaler_state;
4844 struct intel_crtc *intel_crtc =
4845 to_intel_crtc(crtc_state->base.crtc);
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304846 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
4847 const struct drm_display_mode *adjusted_mode =
4848 &crtc_state->base.adjusted_mode;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004849 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004850
Ville Syrjäläd96a7d22017-03-31 21:00:54 +03004851 /*
4852 * Src coordinates are already rotated by 270 degrees for
4853 * the 90/270 degree plane rotation cases (to match the
4854 * GTT mapping), hence no need to account for rotation here.
4855 */
4856 need_scaling = src_w != dst_w || src_h != dst_h;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004857
Chandra Konduru77224cd2018-04-09 09:11:13 +05304858 if (plane_scaler_check)
4859 if (pixel_format == DRM_FORMAT_NV12)
4860 need_scaling = true;
4861
Shashank Sharmae5c05932017-07-21 20:55:05 +05304862 if (crtc_state->ycbcr420 && scaler_user == SKL_CRTC_INDEX)
4863 need_scaling = true;
4864
Chandra Kondurua1b22782015-04-07 15:28:45 -07004865 /*
Mahesh Kumar7f58cbb2017-06-30 17:41:00 +05304866 * Scaling/fitting not supported in IF-ID mode in GEN9+
4867 * TODO: Interlace fetch mode doesn't support YUV420 planar formats.
4868 * Once NV12 is enabled, handle it here while allocating scaler
4869 * for NV12.
4870 */
4871 if (INTEL_GEN(dev_priv) >= 9 && crtc_state->base.enable &&
4872 need_scaling && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4873 DRM_DEBUG_KMS("Pipe/Plane scaling not supported with IF-ID mode\n");
4874 return -EINVAL;
4875 }
4876
4877 /*
Chandra Kondurua1b22782015-04-07 15:28:45 -07004878 * if plane is being disabled or scaler is no more required or force detach
4879 * - free scaler binded to this plane/crtc
4880 * - in order to do this, update crtc->scaler_usage
4881 *
4882 * Here scaler state in crtc_state is set free so that
4883 * scaler can be assigned to other user. Actual register
4884 * update to free the scaler is done in plane/panel-fit programming.
4885 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4886 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004887 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004888 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004889 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004890 scaler_state->scalers[*scaler_id].in_use = 0;
4891
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004892 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4893 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4894 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004895 scaler_state->scaler_users);
4896 *scaler_id = -1;
4897 }
4898 return 0;
4899 }
4900
Chandra Konduru77224cd2018-04-09 09:11:13 +05304901 if (plane_scaler_check && pixel_format == DRM_FORMAT_NV12 &&
Maarten Lankhorst5d794282018-05-12 03:03:14 +05304902 (src_h < SKL_MIN_YUV_420_SRC_H || src_w < SKL_MIN_YUV_420_SRC_W)) {
Chandra Konduru77224cd2018-04-09 09:11:13 +05304903 DRM_DEBUG_KMS("NV12: src dimensions not met\n");
4904 return -EINVAL;
4905 }
4906
Chandra Kondurua1b22782015-04-07 15:28:45 -07004907 /* range checks */
4908 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
Nabendu Maiti323301a2018-03-23 10:24:18 -07004909 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4910 (IS_GEN11(dev_priv) &&
4911 (src_w > ICL_MAX_SRC_W || src_h > ICL_MAX_SRC_H ||
4912 dst_w > ICL_MAX_DST_W || dst_h > ICL_MAX_DST_H)) ||
4913 (!IS_GEN11(dev_priv) &&
4914 (src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4915 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H))) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004916 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004917 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004918 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004919 return -EINVAL;
4920 }
4921
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004922 /* mark this plane as a scaler user in crtc_state */
4923 scaler_state->scaler_users |= (1 << scaler_user);
4924 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4925 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4926 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4927 scaler_state->scaler_users);
4928
4929 return 0;
4930}
4931
4932/**
4933 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4934 *
4935 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004936 *
4937 * Return
4938 * 0 - scaler_usage updated successfully
4939 * error - requested scaling cannot be supported or other error condition
4940 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004941int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004942{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004943 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004944
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004945 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Chandra Konduru77224cd2018-04-09 09:11:13 +05304946 &state->scaler_state.scaler_id,
4947 state->pipe_src_w, state->pipe_src_h,
4948 adjusted_mode->crtc_hdisplay,
4949 adjusted_mode->crtc_vdisplay, false, 0);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004950}
4951
4952/**
4953 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
Chris Wilsonc38c1452018-02-14 13:49:22 +00004954 * @crtc_state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004955 * @plane_state: atomic plane state to update
4956 *
4957 * Return
4958 * 0 - scaler_usage updated successfully
4959 * error - requested scaling cannot be supported or other error condition
4960 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004961static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4962 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004963{
4964
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004965 struct intel_plane *intel_plane =
4966 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004967 struct drm_framebuffer *fb = plane_state->base.fb;
4968 int ret;
4969
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004970 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004971
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004972 ret = skl_update_scaler(crtc_state, force_detach,
4973 drm_plane_index(&intel_plane->base),
4974 &plane_state->scaler_id,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004975 drm_rect_width(&plane_state->base.src) >> 16,
4976 drm_rect_height(&plane_state->base.src) >> 16,
4977 drm_rect_width(&plane_state->base.dst),
Chandra Konduru77224cd2018-04-09 09:11:13 +05304978 drm_rect_height(&plane_state->base.dst),
4979 fb ? true : false, fb ? fb->format->format : 0);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004980
4981 if (ret || plane_state->scaler_id < 0)
4982 return ret;
4983
Chandra Kondurua1b22782015-04-07 15:28:45 -07004984 /* check colorkey */
Ville Syrjälä6ec5bd32018-02-02 22:42:31 +02004985 if (plane_state->ckey.flags) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004986 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4987 intel_plane->base.base.id,
4988 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004989 return -EINVAL;
4990 }
4991
4992 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004993 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004994 case DRM_FORMAT_RGB565:
4995 case DRM_FORMAT_XBGR8888:
4996 case DRM_FORMAT_XRGB8888:
4997 case DRM_FORMAT_ABGR8888:
4998 case DRM_FORMAT_ARGB8888:
4999 case DRM_FORMAT_XRGB2101010:
5000 case DRM_FORMAT_XBGR2101010:
5001 case DRM_FORMAT_YUYV:
5002 case DRM_FORMAT_YVYU:
5003 case DRM_FORMAT_UYVY:
5004 case DRM_FORMAT_VYUY:
Chandra Konduru77224cd2018-04-09 09:11:13 +05305005 case DRM_FORMAT_NV12:
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02005006 break;
5007 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03005008 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
5009 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02005010 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02005011 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07005012 }
5013
Chandra Kondurua1b22782015-04-07 15:28:45 -07005014 return 0;
5015}
5016
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005017static void skylake_scaler_disable(struct intel_crtc *crtc)
5018{
5019 int i;
5020
5021 for (i = 0; i < crtc->num_scalers; i++)
5022 skl_detach_scaler(crtc, i);
5023}
5024
5025static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005026{
5027 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005028 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005029 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07005030 struct intel_crtc_scaler_state *scaler_state =
5031 &crtc->config->scaler_state;
5032
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005033 if (crtc->config->pch_pfit.enabled) {
Ville Syrjälä0a599522018-05-21 21:56:13 +03005034 u16 uv_rgb_hphase, uv_rgb_vphase;
Chandra Kondurua1b22782015-04-07 15:28:45 -07005035 int id;
5036
Ville Syrjäläc3f8ad52017-03-07 22:54:19 +02005037 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0))
Chandra Kondurua1b22782015-04-07 15:28:45 -07005038 return;
Chandra Kondurua1b22782015-04-07 15:28:45 -07005039
Ville Syrjälä0a599522018-05-21 21:56:13 +03005040 uv_rgb_hphase = skl_scaler_calc_phase(1, false);
5041 uv_rgb_vphase = skl_scaler_calc_phase(1, false);
5042
Chandra Kondurua1b22782015-04-07 15:28:45 -07005043 id = scaler_state->scaler_id;
5044 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
5045 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
Ville Syrjälä0a599522018-05-21 21:56:13 +03005046 I915_WRITE_FW(SKL_PS_VPHASE(pipe, id),
5047 PS_Y_PHASE(0) | PS_UV_RGB_PHASE(uv_rgb_vphase));
5048 I915_WRITE_FW(SKL_PS_HPHASE(pipe, id),
5049 PS_Y_PHASE(0) | PS_UV_RGB_PHASE(uv_rgb_hphase));
Chandra Kondurua1b22782015-04-07 15:28:45 -07005050 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
5051 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005052 }
5053}
5054
Jesse Barnesb074cec2013-04-25 12:55:02 -07005055static void ironlake_pfit_enable(struct intel_crtc *crtc)
5056{
5057 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005058 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07005059 int pipe = crtc->pipe;
5060
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005061 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07005062 /* Force use of hard-coded filter coefficients
5063 * as some pre-programmed values are broken,
5064 * e.g. x201.
5065 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01005066 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07005067 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
5068 PF_PIPE_SEL_IVB(pipe));
5069 else
5070 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005071 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
5072 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08005073 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005074}
5075
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005076void hsw_enable_ips(const struct intel_crtc_state *crtc_state)
Paulo Zanonid77e4532013-09-24 13:52:55 -03005077{
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005078 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03005079 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005080 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03005081
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005082 if (!crtc_state->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03005083 return;
5084
Maarten Lankhorst307e4492016-03-23 14:33:28 +01005085 /*
5086 * We can only enable IPS after we enable a plane and wait for a vblank
5087 * This function is called from post_plane_update, which is run after
5088 * a vblank wait.
5089 */
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005090 WARN_ON(!(crtc_state->active_planes & ~BIT(PLANE_CURSOR)));
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02005091
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005092 if (IS_BROADWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005093 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä61843f02017-09-12 18:34:11 +03005094 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL,
5095 IPS_ENABLE | IPS_PCODE_CONTROL));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005096 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005097 /* Quoting Art Runyan: "its not safe to expect any particular
5098 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08005099 * mailbox." Moreover, the mailbox may return a bogus state,
5100 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005101 */
5102 } else {
5103 I915_WRITE(IPS_CTL, IPS_ENABLE);
5104 /* The bit only becomes 1 in the next vblank, so this wait here
5105 * is essentially intel_wait_for_vblank. If we don't have this
5106 * and don't wait for vblanks until the end of crtc_enable, then
5107 * the HW state readout code will complain that the expected
5108 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01005109 if (intel_wait_for_register(dev_priv,
5110 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
5111 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005112 DRM_ERROR("Timed out waiting for IPS enable\n");
5113 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03005114}
5115
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005116void hsw_disable_ips(const struct intel_crtc_state *crtc_state)
Paulo Zanonid77e4532013-09-24 13:52:55 -03005117{
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005118 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Paulo Zanonid77e4532013-09-24 13:52:55 -03005119 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005120 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03005121
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005122 if (!crtc_state->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03005123 return;
5124
Tvrtko Ursulin86527442016-10-13 11:03:00 +01005125 if (IS_BROADWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005126 mutex_lock(&dev_priv->pcu_lock);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005127 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01005128 mutex_unlock(&dev_priv->pcu_lock);
Imre Deakacb3ef02018-09-05 13:00:05 +03005129 /*
5130 * Wait for PCODE to finish disabling IPS. The BSpec specified
5131 * 42ms timeout value leads to occasional timeouts so use 100ms
5132 * instead.
5133 */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01005134 if (intel_wait_for_register(dev_priv,
5135 IPS_CTL, IPS_ENABLE, 0,
Imre Deakacb3ef02018-09-05 13:00:05 +03005136 100))
Ben Widawsky23d0b132014-04-10 14:32:41 -07005137 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08005138 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005139 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08005140 POSTING_READ(IPS_CTL);
5141 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03005142
5143 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005144 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03005145}
5146
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005147static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005148{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005149 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005150 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005151
5152 mutex_lock(&dev->struct_mutex);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005153 (void) intel_overlay_switch_off(intel_crtc->overlay);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03005154 mutex_unlock(&dev->struct_mutex);
5155 }
5156
5157 /* Let userspace switch the overlay on again. In most cases userspace
5158 * has to recompute where to put it anyway.
5159 */
5160}
5161
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005162/**
5163 * intel_post_enable_primary - Perform operations after enabling primary plane
5164 * @crtc: the CRTC whose primary plane was just enabled
Chris Wilsonc38c1452018-02-14 13:49:22 +00005165 * @new_crtc_state: the enabling state
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005166 *
5167 * Performs potentially sleeping operations that must be done after the primary
5168 * plane is enabled, such as updating FBC and IPS. Note that this may be
5169 * called due to an explicit primary plane update, or due to an implicit
5170 * re-enable that is caused when a sprite plane is updated to no longer
5171 * completely hide the primary plane.
5172 */
5173static void
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005174intel_post_enable_primary(struct drm_crtc *crtc,
5175 const struct intel_crtc_state *new_crtc_state)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005176{
5177 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005178 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5180 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005181
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005182 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005183 * Gen2 reports pipe underruns whenever all planes are disabled.
5184 * So don't enable underrun reporting before at least some planes
5185 * are enabled.
5186 * FIXME: Need to fix the logic to work when we turn off all planes
5187 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02005188 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005189 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005190 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5191
Ville Syrjäläaca7b682015-10-30 19:22:21 +02005192 /* Underruns don't always raise interrupts, so check manually. */
5193 intel_check_cpu_fifo_underruns(dev_priv);
5194 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005195}
5196
Ville Syrjälä2622a082016-03-09 19:07:26 +02005197/* FIXME get rid of this and use pre_plane_update */
5198static void
5199intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
5200{
5201 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005202 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02005203 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5204 int pipe = intel_crtc->pipe;
5205
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005206 /*
5207 * Gen2 reports pipe underruns whenever all planes are disabled.
5208 * So disable underrun reporting before all the planes get disabled.
5209 */
5210 if (IS_GEN2(dev_priv))
5211 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5212
5213 hsw_disable_ips(to_intel_crtc_state(crtc->state));
Ville Syrjälä2622a082016-03-09 19:07:26 +02005214
5215 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005216 * Vblank time updates from the shadow to live plane control register
5217 * are blocked if the memory self-refresh mode is active at that
5218 * moment. So to make sure the plane gets truly disabled, disable
5219 * first the self-refresh mode. The self-refresh enable bit in turn
5220 * will be checked/applied by the HW only at the next frame start
5221 * event which is after the vblank start event, so we need to have a
5222 * wait-for-vblank between disabling the plane and the pipe.
5223 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02005224 if (HAS_GMCH_DISPLAY(dev_priv) &&
5225 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005226 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03005227}
5228
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005229static bool hsw_pre_update_disable_ips(const struct intel_crtc_state *old_crtc_state,
5230 const struct intel_crtc_state *new_crtc_state)
5231{
5232 if (!old_crtc_state->ips_enabled)
5233 return false;
5234
5235 if (needs_modeset(&new_crtc_state->base))
5236 return true;
5237
5238 return !new_crtc_state->ips_enabled;
5239}
5240
5241static bool hsw_post_update_enable_ips(const struct intel_crtc_state *old_crtc_state,
5242 const struct intel_crtc_state *new_crtc_state)
5243{
5244 if (!new_crtc_state->ips_enabled)
5245 return false;
5246
5247 if (needs_modeset(&new_crtc_state->base))
5248 return true;
5249
5250 /*
5251 * We can't read out IPS on broadwell, assume the worst and
5252 * forcibly enable IPS on the first fastset.
5253 */
5254 if (new_crtc_state->update_pipe &&
5255 old_crtc_state->base.adjusted_mode.private_flags & I915_MODE_FLAG_INHERITED)
5256 return true;
5257
5258 return !old_crtc_state->ips_enabled;
5259}
5260
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305261static bool needs_nv12_wa(struct drm_i915_private *dev_priv,
5262 const struct intel_crtc_state *crtc_state)
5263{
5264 if (!crtc_state->nv12_planes)
5265 return false;
5266
5267 if (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))
5268 return false;
5269
5270 if ((INTEL_GEN(dev_priv) == 9 && !IS_GEMINILAKE(dev_priv)) ||
5271 IS_CANNONLAKE(dev_priv))
5272 return true;
5273
5274 return false;
5275}
5276
Daniel Vetter5a21b662016-05-24 17:13:53 +02005277static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5278{
5279 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +05305280 struct drm_device *dev = crtc->base.dev;
5281 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005282 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5283 struct intel_crtc_state *pipe_config =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005284 intel_atomic_get_new_crtc_state(to_intel_atomic_state(old_state),
5285 crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005286 struct drm_plane *primary = crtc->base.primary;
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005287 struct drm_plane_state *old_primary_state =
5288 drm_atomic_get_old_plane_state(old_state, primary);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005289
Chris Wilson5748b6a2016-08-04 16:32:38 +01005290 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005291
Daniel Vetter5a21b662016-05-24 17:13:53 +02005292 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005293 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005294
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005295 if (hsw_post_update_enable_ips(old_crtc_state, pipe_config))
5296 hsw_enable_ips(pipe_config);
5297
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005298 if (old_primary_state) {
5299 struct drm_plane_state *new_primary_state =
5300 drm_atomic_get_new_plane_state(old_state, primary);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005301
5302 intel_fbc_post_update(crtc);
5303
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005304 if (new_primary_state->visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005305 (needs_modeset(&pipe_config->base) ||
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005306 !old_primary_state->visible))
Maarten Lankhorst199ea382017-11-10 12:35:00 +01005307 intel_post_enable_primary(&crtc->base, pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +02005308 }
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305309
5310 /* Display WA 827 */
5311 if (needs_nv12_wa(dev_priv, old_crtc_state) &&
Vidya Srinivas6deef9b2018-05-12 03:03:13 +05305312 !needs_nv12_wa(dev_priv, pipe_config)) {
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305313 skl_wa_clkgate(dev_priv, crtc->pipe, false);
Vidya Srinivas6deef9b2018-05-12 03:03:13 +05305314 skl_wa_528(dev_priv, crtc->pipe, false);
5315 }
Daniel Vetter5a21b662016-05-24 17:13:53 +02005316}
5317
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005318static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state,
5319 struct intel_crtc_state *pipe_config)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005320{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005321 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005322 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005323 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005324 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5325 struct drm_plane *primary = crtc->base.primary;
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005326 struct drm_plane_state *old_primary_state =
5327 drm_atomic_get_old_plane_state(old_state, primary);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005328 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005329 struct intel_atomic_state *old_intel_state =
5330 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005331
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005332 if (hsw_pre_update_disable_ips(old_crtc_state, pipe_config))
5333 hsw_disable_ips(old_crtc_state);
5334
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005335 if (old_primary_state) {
5336 struct intel_plane_state *new_primary_state =
Ville Syrjäläf9a8c142017-08-23 18:22:24 +03005337 intel_atomic_get_new_plane_state(old_intel_state,
5338 to_intel_plane(primary));
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005339
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005340 intel_fbc_pre_update(crtc, pipe_config, new_primary_state);
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005341 /*
5342 * Gen2 reports pipe underruns whenever all planes are disabled.
5343 * So disable underrun reporting before all the planes get disabled.
5344 */
Maarten Lankhorst8b694492018-04-09 14:46:55 +02005345 if (IS_GEN2(dev_priv) && old_primary_state->visible &&
5346 (modeset || !new_primary_state->base.visible))
Maarten Lankhorst24f28452017-11-22 19:39:01 +01005347 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005348 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005349
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305350 /* Display WA 827 */
5351 if (!needs_nv12_wa(dev_priv, old_crtc_state) &&
Vidya Srinivas6deef9b2018-05-12 03:03:13 +05305352 needs_nv12_wa(dev_priv, pipe_config)) {
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305353 skl_wa_clkgate(dev_priv, crtc->pipe, true);
Vidya Srinivas6deef9b2018-05-12 03:03:13 +05305354 skl_wa_528(dev_priv, crtc->pipe, true);
5355 }
Maarten Lankhorst8e021152018-05-12 03:03:12 +05305356
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02005357 /*
5358 * Vblank time updates from the shadow to live plane control register
5359 * are blocked if the memory self-refresh mode is active at that
5360 * moment. So to make sure the plane gets truly disabled, disable
5361 * first the self-refresh mode. The self-refresh enable bit in turn
5362 * will be checked/applied by the HW only at the next frame start
5363 * event which is after the vblank start event, so we need to have a
5364 * wait-for-vblank between disabling the plane and the pipe.
5365 */
5366 if (HAS_GMCH_DISPLAY(dev_priv) && old_crtc_state->base.active &&
5367 pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false))
5368 intel_wait_for_vblank(dev_priv, crtc->pipe);
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005369
Matt Ropered4a6a72016-02-23 17:20:13 -08005370 /*
5371 * IVB workaround: must disable low power watermarks for at least
5372 * one frame before enabling scaling. LP watermarks can be re-enabled
5373 * when scaling is disabled.
5374 *
5375 * WaCxSRDisabledForSpriteScaling:ivb
5376 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005377 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005378 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005379
5380 /*
5381 * If we're doing a modeset, we're done. No need to do any pre-vblank
5382 * watermark programming here.
5383 */
5384 if (needs_modeset(&pipe_config->base))
5385 return;
5386
5387 /*
5388 * For platforms that support atomic watermarks, program the
5389 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5390 * will be the intermediate values that are safe for both pre- and
5391 * post- vblank; when vblank happens, the 'active' values will be set
5392 * to the final 'target' values and we'll do this again to get the
5393 * optimal watermarks. For gen9+ platforms, the values we program here
5394 * will be the final target values which will get automatically latched
5395 * at vblank time; no further programming will be necessary.
5396 *
5397 * If a platform hasn't been transitioned to atomic watermarks yet,
5398 * we'll continue to update watermarks the old way, if flags tell
5399 * us to.
5400 */
5401 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005402 dev_priv->display.initial_watermarks(old_intel_state,
5403 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005404 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005405 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005406}
5407
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005408static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005409{
5410 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005411 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005412 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005413 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005414
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005415 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005416
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005417 drm_for_each_plane_mask(p, dev, plane_mask)
Ville Syrjälä282dbf92017-03-27 21:55:33 +03005418 to_intel_plane(p)->disable_plane(to_intel_plane(p), intel_crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005419
Daniel Vetterf99d7062014-06-19 16:01:59 +02005420 /*
5421 * FIXME: Once we grow proper nuclear flip support out of this we need
5422 * to compute the mask of flip planes precisely. For the time being
5423 * consider this a flip to a NULL plane.
5424 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005425 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005426}
5427
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005428static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005429 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005430 struct drm_atomic_state *old_state)
5431{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005432 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005433 struct drm_connector *conn;
5434 int i;
5435
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005436 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005437 struct intel_encoder *encoder =
5438 to_intel_encoder(conn_state->best_encoder);
5439
5440 if (conn_state->crtc != crtc)
5441 continue;
5442
5443 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005444 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005445 }
5446}
5447
5448static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005449 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005450 struct drm_atomic_state *old_state)
5451{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005452 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005453 struct drm_connector *conn;
5454 int i;
5455
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005456 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005457 struct intel_encoder *encoder =
5458 to_intel_encoder(conn_state->best_encoder);
5459
5460 if (conn_state->crtc != crtc)
5461 continue;
5462
5463 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005464 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005465 }
5466}
5467
5468static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005469 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005470 struct drm_atomic_state *old_state)
5471{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005472 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005473 struct drm_connector *conn;
5474 int i;
5475
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005476 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005477 struct intel_encoder *encoder =
5478 to_intel_encoder(conn_state->best_encoder);
5479
5480 if (conn_state->crtc != crtc)
5481 continue;
5482
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005483 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005484 intel_opregion_notify_encoder(encoder, true);
5485 }
5486}
5487
5488static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005489 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005490 struct drm_atomic_state *old_state)
5491{
5492 struct drm_connector_state *old_conn_state;
5493 struct drm_connector *conn;
5494 int i;
5495
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005496 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005497 struct intel_encoder *encoder =
5498 to_intel_encoder(old_conn_state->best_encoder);
5499
5500 if (old_conn_state->crtc != crtc)
5501 continue;
5502
5503 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005504 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005505 }
5506}
5507
5508static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005509 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005510 struct drm_atomic_state *old_state)
5511{
5512 struct drm_connector_state *old_conn_state;
5513 struct drm_connector *conn;
5514 int i;
5515
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005516 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005517 struct intel_encoder *encoder =
5518 to_intel_encoder(old_conn_state->best_encoder);
5519
5520 if (old_conn_state->crtc != crtc)
5521 continue;
5522
5523 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005524 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005525 }
5526}
5527
5528static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005529 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005530 struct drm_atomic_state *old_state)
5531{
5532 struct drm_connector_state *old_conn_state;
5533 struct drm_connector *conn;
5534 int i;
5535
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005536 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005537 struct intel_encoder *encoder =
5538 to_intel_encoder(old_conn_state->best_encoder);
5539
5540 if (old_conn_state->crtc != crtc)
5541 continue;
5542
5543 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005544 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005545 }
5546}
5547
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005548static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5549 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005550{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005551 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005552 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005553 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005554 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5555 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005556 struct intel_atomic_state *old_intel_state =
5557 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005558
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005559 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005560 return;
5561
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005562 /*
5563 * Sometimes spurious CPU pipe underruns happen during FDI
5564 * training, at least with VGA+HDMI cloning. Suppress them.
5565 *
5566 * On ILK we get an occasional spurious CPU pipe underruns
5567 * between eDP port A enable and vdd enable. Also PCH port
5568 * enable seems to result in the occasional CPU pipe underrun.
5569 *
5570 * Spurious PCH underruns also occur during PCH enabling.
5571 */
Ville Syrjälä2b5b6312018-05-24 22:04:06 +03005572 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5573 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005574
5575 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005576 intel_prepare_shared_dpll(intel_crtc);
5577
Ville Syrjälä37a56502016-06-22 21:57:04 +03005578 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305579 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005580
5581 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005582 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005583
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005584 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005585 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005586 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005587 }
5588
5589 ironlake_set_pipeconf(crtc);
5590
Jesse Barnesf67a5592011-01-05 10:31:48 -08005591 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005592
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005593 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005594
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005595 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005596 /* Note: FDI PLL enabling _must_ be done before we enable the
5597 * cpu pipes, hence this is separate from all the other fdi/pch
5598 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005599 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005600 } else {
5601 assert_fdi_tx_disabled(dev_priv, pipe);
5602 assert_fdi_rx_disabled(dev_priv, pipe);
5603 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005604
Jesse Barnesb074cec2013-04-25 12:55:02 -07005605 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005606
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005607 /*
5608 * On ILK+ LUT must be loaded before the pipe is running but with
5609 * clocks enabled
5610 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005611 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005612
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005613 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005614 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Ville Syrjälä4972f702017-11-29 17:37:32 +02005615 intel_enable_pipe(pipe_config);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005616
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005617 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03005618 ironlake_pch_enable(old_intel_state, pipe_config);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005619
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005620 assert_vblank_disabled(crtc);
5621 drm_crtc_vblank_on(crtc);
5622
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005623 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005624
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005625 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005626 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005627
Ville Syrjäläea80a662018-05-24 22:04:05 +03005628 /*
5629 * Must wait for vblank to avoid spurious PCH FIFO underruns.
5630 * And a second vblank wait is needed at least on ILK with
5631 * some interlaced HDMI modes. Let's do the double wait always
5632 * in case there are more corner cases we don't know about.
5633 */
5634 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005635 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläea80a662018-05-24 22:04:05 +03005636 intel_wait_for_vblank(dev_priv, pipe);
5637 }
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005638 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005639 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005640}
5641
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005642/* IPS only exists on ULT machines and is tied to pipe A. */
5643static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5644{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005645 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005646}
5647
Imre Deaked69cd42017-10-02 10:55:57 +03005648static void glk_pipe_scaler_clock_gating_wa(struct drm_i915_private *dev_priv,
5649 enum pipe pipe, bool apply)
5650{
5651 u32 val = I915_READ(CLKGATE_DIS_PSL(pipe));
5652 u32 mask = DPF_GATING_DIS | DPF_RAM_GATING_DIS | DPFR_GATING_DIS;
5653
5654 if (apply)
5655 val |= mask;
5656 else
5657 val &= ~mask;
5658
5659 I915_WRITE(CLKGATE_DIS_PSL(pipe), val);
5660}
5661
Mahesh Kumarc3cc39c2018-02-05 15:21:31 -02005662static void icl_pipe_mbus_enable(struct intel_crtc *crtc)
5663{
5664 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
5665 enum pipe pipe = crtc->pipe;
5666 uint32_t val;
5667
5668 val = MBUS_DBOX_BW_CREDIT(1) | MBUS_DBOX_A_CREDIT(2);
5669
5670 /* Program B credit equally to all pipes */
5671 val |= MBUS_DBOX_B_CREDIT(24 / INTEL_INFO(dev_priv)->num_pipes);
5672
5673 I915_WRITE(PIPE_MBUS_DBOX_CTL(pipe), val);
5674}
5675
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005676static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5677 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005678{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005679 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005680 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005681 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005682 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005683 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005684 struct intel_atomic_state *old_intel_state =
5685 to_intel_atomic_state(old_state);
Imre Deaked69cd42017-10-02 10:55:57 +03005686 bool psl_clkgate_wa;
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05305687 u32 pipe_chicken;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005688
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005689 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005690 return;
5691
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005692 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005693
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005694 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005695 intel_enable_shared_dpll(intel_crtc);
5696
Paulo Zanonic27e9172018-04-27 16:14:36 -07005697 if (INTEL_GEN(dev_priv) >= 11)
5698 icl_map_plls_to_ports(crtc, pipe_config, old_state);
5699
Paulo Zanonic8af5272018-05-02 14:58:51 -07005700 intel_encoders_pre_enable(crtc, pipe_config, old_state);
5701
Ville Syrjälä37a56502016-06-22 21:57:04 +03005702 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05305703 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005704
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005705 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005706 intel_set_pipe_timings(intel_crtc);
5707
Jani Nikulabc58be62016-03-18 17:05:39 +02005708 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005709
Jani Nikula4d1de972016-03-18 17:05:42 +02005710 if (cpu_transcoder != TRANSCODER_EDP &&
5711 !transcoder_is_dsi(cpu_transcoder)) {
5712 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005713 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005714 }
5715
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005716 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005717 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005718 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005719 }
5720
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005721 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005722 haswell_set_pipeconf(crtc);
5723
Jani Nikula391bf042016-03-18 17:05:40 +02005724 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005725
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005726 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005727
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005728 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005729
Imre Deaked69cd42017-10-02 10:55:57 +03005730 /* Display WA #1180: WaDisableScalarClockGating: glk, cnl */
5731 psl_clkgate_wa = (IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) &&
5732 intel_crtc->config->pch_pfit.enabled;
5733 if (psl_clkgate_wa)
5734 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, true);
5735
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005736 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005737 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005738 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005739 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005740
5741 /*
5742 * On ILK+ LUT must be loaded before the pipe is running but with
5743 * clocks enabled
5744 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005745 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005746
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05305747 /*
5748 * Display WA #1153: enable hardware to bypass the alpha math
5749 * and rounding for per-pixel values 00 and 0xff
5750 */
5751 if (INTEL_GEN(dev_priv) >= 11) {
5752 pipe_chicken = I915_READ(PIPE_CHICKEN(pipe));
5753 if (!(pipe_chicken & PER_PIXEL_ALPHA_BYPASS_EN))
5754 I915_WRITE_FW(PIPE_CHICKEN(pipe),
5755 pipe_chicken | PER_PIXEL_ALPHA_BYPASS_EN);
5756 }
5757
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005758 intel_ddi_set_pipe_settings(pipe_config);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005759 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005760 intel_ddi_enable_transcoder_func(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005761
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005762 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005763 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005764
Mahesh Kumarc3cc39c2018-02-05 15:21:31 -02005765 if (INTEL_GEN(dev_priv) >= 11)
5766 icl_pipe_mbus_enable(intel_crtc);
5767
Jani Nikula4d1de972016-03-18 17:05:42 +02005768 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005769 if (!transcoder_is_dsi(cpu_transcoder))
Ville Syrjälä4972f702017-11-29 17:37:32 +02005770 intel_enable_pipe(pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005771
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005772 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03005773 lpt_pch_enable(old_intel_state, pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005774
Ville Syrjälä00370712016-11-14 19:44:06 +02005775 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005776 intel_ddi_set_vc_payload_alloc(pipe_config, true);
Dave Airlie0e32b392014-05-02 14:02:48 +10005777
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005778 assert_vblank_disabled(crtc);
5779 drm_crtc_vblank_on(crtc);
5780
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005781 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005782
Imre Deaked69cd42017-10-02 10:55:57 +03005783 if (psl_clkgate_wa) {
5784 intel_wait_for_vblank(dev_priv, pipe);
5785 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, false);
5786 }
5787
Paulo Zanonie4916942013-09-20 16:21:19 -03005788 /* If we change the relative order between pipe/planes enabling, we need
5789 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005790 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005791 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005792 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5793 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005794 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005795}
5796
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005797static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005798{
5799 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005800 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005801 int pipe = crtc->pipe;
5802
5803 /* To avoid upsetting the power well on haswell only disable the pfit if
5804 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005805 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005806 I915_WRITE(PF_CTL(pipe), 0);
5807 I915_WRITE(PF_WIN_POS(pipe), 0);
5808 I915_WRITE(PF_WIN_SZ(pipe), 0);
5809 }
5810}
5811
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005812static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5813 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005814{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005815 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005816 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005817 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005818 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5819 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005820
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005821 /*
5822 * Sometimes spurious CPU pipe underruns happen when the
5823 * pipe is already disabled, but FDI RX/TX is still enabled.
5824 * Happens at least with VGA+HDMI cloning. Suppress them.
5825 */
Ville Syrjälä2b5b6312018-05-24 22:04:06 +03005826 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5827 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005828
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005829 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005830
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005831 drm_crtc_vblank_off(crtc);
5832 assert_vblank_disabled(crtc);
5833
Ville Syrjälä4972f702017-11-29 17:37:32 +02005834 intel_disable_pipe(old_crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005835
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005836 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005837
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005838 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005839 ironlake_fdi_disable(crtc);
5840
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005841 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005842
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005843 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005844 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005845
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005846 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005847 i915_reg_t reg;
5848 u32 temp;
5849
Daniel Vetterd925c592013-06-05 13:34:04 +02005850 /* disable TRANS_DP_CTL */
5851 reg = TRANS_DP_CTL(pipe);
5852 temp = I915_READ(reg);
5853 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5854 TRANS_DP_PORT_SEL_MASK);
5855 temp |= TRANS_DP_PORT_SEL_NONE;
5856 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005857
Daniel Vetterd925c592013-06-05 13:34:04 +02005858 /* disable DPLL_SEL */
5859 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005860 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005861 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005862 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005863
Daniel Vetterd925c592013-06-05 13:34:04 +02005864 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005865 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005866
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005867 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005868 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005869}
5870
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005871static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5872 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005873{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005874 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005875 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005876 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Imre Deak24a28172018-06-13 20:07:06 +03005877 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005878
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005879 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005880
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005881 drm_crtc_vblank_off(crtc);
5882 assert_vblank_disabled(crtc);
5883
Jani Nikula4d1de972016-03-18 17:05:42 +02005884 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005885 if (!transcoder_is_dsi(cpu_transcoder))
Ville Syrjälä4972f702017-11-29 17:37:32 +02005886 intel_disable_pipe(old_crtc_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005887
Imre Deak24a28172018-06-13 20:07:06 +03005888 if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DP_MST))
5889 intel_ddi_set_vc_payload_alloc(old_crtc_state, false);
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005890
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005891 if (!transcoder_is_dsi(cpu_transcoder))
Clint Taylor90c3e212018-07-10 13:02:05 -07005892 intel_ddi_disable_transcoder_func(old_crtc_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005893
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005894 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005895 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005896 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005897 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005898
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005899 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Paulo Zanonic27e9172018-04-27 16:14:36 -07005900
5901 if (INTEL_GEN(dev_priv) >= 11)
5902 icl_unmap_plls_to_ports(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005903}
5904
Jesse Barnes2dd24552013-04-25 12:55:01 -07005905static void i9xx_pfit_enable(struct intel_crtc *crtc)
5906{
5907 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005908 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005909 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005910
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005911 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005912 return;
5913
Daniel Vetterc0b03412013-05-28 12:05:54 +02005914 /*
5915 * The panel fitter should only be adjusted whilst the pipe is disabled,
5916 * according to register description and PRM.
5917 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005918 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5919 assert_pipe_disabled(dev_priv, crtc->pipe);
5920
Jesse Barnesb074cec2013-04-25 12:55:02 -07005921 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5922 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005923
5924 /* Border color in case we don't scale up to the full screen. Black by
5925 * default, change to something else for debugging. */
5926 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005927}
5928
Paulo Zanoniac213c12018-05-21 17:25:37 -07005929bool intel_port_is_tc(struct drm_i915_private *dev_priv, enum port port)
5930{
5931 if (IS_ICELAKE(dev_priv))
5932 return port >= PORT_C && port <= PORT_F;
5933
5934 return false;
5935}
5936
5937enum tc_port intel_port_to_tc(struct drm_i915_private *dev_priv, enum port port)
5938{
5939 if (!intel_port_is_tc(dev_priv, port))
5940 return PORT_TC_NONE;
5941
5942 return port - PORT_C;
5943}
5944
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005945enum intel_display_power_domain intel_port_to_power_domain(enum port port)
Dave Airlied05410f2014-06-05 13:22:59 +10005946{
5947 switch (port) {
5948 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005949 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005950 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005951 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005952 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005953 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005954 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005955 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005956 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005957 return POWER_DOMAIN_PORT_DDI_E_LANES;
Rodrigo Vivi9787e832018-01-29 15:22:22 -08005958 case PORT_F:
5959 return POWER_DOMAIN_PORT_DDI_F_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005960 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005961 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005962 return POWER_DOMAIN_PORT_OTHER;
5963 }
5964}
5965
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005966static u64 get_crtc_power_domains(struct drm_crtc *crtc,
5967 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005968{
5969 struct drm_device *dev = crtc->dev;
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005970 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005971 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005972 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5973 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005974 u64 mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005975 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005976
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005977 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005978 return 0;
5979
Imre Deak17bd6e62018-01-09 14:20:40 +02005980 mask = BIT_ULL(POWER_DOMAIN_PIPE(pipe));
5981 mask |= BIT_ULL(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005982 if (crtc_state->pch_pfit.enabled ||
5983 crtc_state->pch_pfit.force_thru)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005984 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
Imre Deak77d22dc2014-03-05 16:20:52 +02005985
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005986 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5987 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5988
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005989 mask |= BIT_ULL(intel_encoder->power_domain);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005990 }
Imre Deak319be8a2014-03-04 19:22:57 +02005991
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005992 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
Imre Deak17bd6e62018-01-09 14:20:40 +02005993 mask |= BIT_ULL(POWER_DOMAIN_AUDIO);
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005994
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005995 if (crtc_state->shared_dpll)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005996 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005997
Imre Deak77d22dc2014-03-05 16:20:52 +02005998 return mask;
5999}
6000
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02006001static u64
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01006002modeset_get_crtc_power_domains(struct drm_crtc *crtc,
6003 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006004{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006005 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006006 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6007 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02006008 u64 domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006009
6010 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01006011 intel_crtc->enabled_power_domains = new_domains =
6012 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006013
Daniel Vetter5a21b662016-05-24 17:13:53 +02006014 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006015
6016 for_each_power_domain(domain, domains)
6017 intel_display_power_get(dev_priv, domain);
6018
Daniel Vetter5a21b662016-05-24 17:13:53 +02006019 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006020}
6021
6022static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02006023 u64 domains)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02006024{
6025 enum intel_display_power_domain domain;
6026
6027 for_each_power_domain(domain, domains)
6028 intel_display_power_put(dev_priv, domain);
6029}
6030
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006031static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
6032 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006033{
Ville Syrjäläff32c542017-03-02 19:14:57 +02006034 struct intel_atomic_state *old_intel_state =
6035 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006036 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006037 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006038 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006039 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006040 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006041
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006042 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006043 return;
6044
Ville Syrjälä37a56502016-06-22 21:57:04 +03006045 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306046 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006047
6048 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006049 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006050
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006051 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01006052 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006053
6054 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6055 I915_WRITE(CHV_CANVAS(pipe), 0);
6056 }
6057
Daniel Vetter5b18e572014-04-24 23:55:06 +02006058 i9xx_set_pipeconf(intel_crtc);
6059
P Raviraj Sitaramc59d2da2018-09-10 19:57:14 +05306060 intel_color_set_csc(&pipe_config->base);
6061
Jesse Barnes89b667f2013-04-18 14:51:36 -07006062 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006063
Daniel Vettera72e4c92014-09-30 10:56:47 +02006064 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006065
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006066 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006067
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006068 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006069 chv_prepare_pll(intel_crtc, intel_crtc->config);
6070 chv_enable_pll(intel_crtc, intel_crtc->config);
6071 } else {
6072 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6073 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006074 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006075
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006076 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006077
Jesse Barnes2dd24552013-04-25 12:55:01 -07006078 i9xx_pfit_enable(intel_crtc);
6079
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006080 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006081
Ville Syrjäläff32c542017-03-02 19:14:57 +02006082 dev_priv->display.initial_watermarks(old_intel_state,
6083 pipe_config);
Ville Syrjälä4972f702017-11-29 17:37:32 +02006084 intel_enable_pipe(pipe_config);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006085
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006086 assert_vblank_disabled(crtc);
6087 drm_crtc_vblank_on(crtc);
6088
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006089 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006090}
6091
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006092static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6093{
6094 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006095 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006096
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006097 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6098 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006099}
6100
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006101static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
6102 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006103{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006104 struct intel_atomic_state *old_intel_state =
6105 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006106 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006107 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006108 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006109 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006110 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006111
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006112 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006113 return;
6114
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006115 i9xx_set_pll_dividers(intel_crtc);
6116
Ville Syrjälä37a56502016-06-22 21:57:04 +03006117 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306118 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006119
6120 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006121 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006122
Daniel Vetter5b18e572014-04-24 23:55:06 +02006123 i9xx_set_pipeconf(intel_crtc);
6124
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006125 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006126
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006127 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006128 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006129
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006130 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006131
Ville Syrjälä939994d2017-09-13 17:08:56 +03006132 i9xx_enable_pll(intel_crtc, pipe_config);
Daniel Vetterf6736a12013-06-05 13:34:30 +02006133
Jesse Barnes2dd24552013-04-25 12:55:01 -07006134 i9xx_pfit_enable(intel_crtc);
6135
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006136 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006137
Ville Syrjälä04548cb2017-04-21 21:14:29 +03006138 if (dev_priv->display.initial_watermarks != NULL)
6139 dev_priv->display.initial_watermarks(old_intel_state,
6140 intel_crtc->config);
6141 else
6142 intel_update_watermarks(intel_crtc);
Ville Syrjälä4972f702017-11-29 17:37:32 +02006143 intel_enable_pipe(pipe_config);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006144
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006145 assert_vblank_disabled(crtc);
6146 drm_crtc_vblank_on(crtc);
6147
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006148 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006149}
6150
Daniel Vetter87476d62013-04-11 16:29:06 +02006151static void i9xx_pfit_disable(struct intel_crtc *crtc)
6152{
6153 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006154 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02006155
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006156 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006157 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006158
6159 assert_pipe_disabled(dev_priv, crtc->pipe);
6160
Daniel Vetter328d8e82013-05-08 10:36:31 +02006161 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6162 I915_READ(PFIT_CONTROL));
6163 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006164}
6165
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006166static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
6167 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006168{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006169 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006170 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006171 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006172 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6173 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006174
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006175 /*
6176 * On gen2 planes are double buffered but the pipe isn't, so we must
6177 * wait for planes to fully turn off before disabling the pipe.
6178 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006179 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02006180 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006181
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006182 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006183
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006184 drm_crtc_vblank_off(crtc);
6185 assert_vblank_disabled(crtc);
6186
Ville Syrjälä4972f702017-11-29 17:37:32 +02006187 intel_disable_pipe(old_crtc_state);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006188
Daniel Vetter87476d62013-04-11 16:29:06 +02006189 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006190
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006191 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006192
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006193 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006194 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006195 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01006196 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006197 vlv_disable_pll(dev_priv, pipe);
6198 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006199 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006200 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006201
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02006202 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006203
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01006204 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006205 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläff32c542017-03-02 19:14:57 +02006206
6207 if (!dev_priv->display.initial_watermarks)
6208 intel_update_watermarks(intel_crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03006209
6210 /* clock the pipe down to 640x480@60 to potentially save power */
6211 if (IS_I830(dev_priv))
6212 i830_enable_pipe(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006213}
6214
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03006215static void intel_crtc_disable_noatomic(struct drm_crtc *crtc,
6216 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006217{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006218 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006219 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006220 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006221 enum intel_display_power_domain domain;
Ville Syrjäläb1e01592017-11-17 21:19:09 +02006222 struct intel_plane *plane;
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02006223 u64 domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006224 struct drm_atomic_state *state;
6225 struct intel_crtc_state *crtc_state;
6226 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006227
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006228 if (!intel_crtc->active)
6229 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006230
Ville Syrjäläb1e01592017-11-17 21:19:09 +02006231 for_each_intel_plane_on_crtc(&dev_priv->drm, intel_crtc, plane) {
6232 const struct intel_plane_state *plane_state =
6233 to_intel_plane_state(plane->base.state);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006234
Ville Syrjäläb1e01592017-11-17 21:19:09 +02006235 if (plane_state->base.visible)
6236 intel_plane_disable_noatomic(intel_crtc, plane);
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006237 }
6238
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006239 state = drm_atomic_state_alloc(crtc->dev);
Ander Conselvan de Oliveira31bb2ef2017-01-20 16:28:45 +02006240 if (!state) {
6241 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
6242 crtc->base.id, crtc->name);
6243 return;
6244 }
6245
Ville Syrjäläda1d0e22017-06-01 17:36:14 +03006246 state->acquire_ctx = ctx;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02006247
6248 /* Everything's already locked, -EDEADLK can't happen. */
6249 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
6250 ret = drm_atomic_add_affected_connectors(state, crtc);
6251
6252 WARN_ON(IS_ERR(crtc_state) || ret);
6253
6254 dev_priv->display.crtc_disable(crtc_state, state);
6255
Chris Wilson08536952016-10-14 13:18:18 +01006256 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006257
Ville Syrjälä78108b72016-05-27 20:59:19 +03006258 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6259 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006260
6261 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6262 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006263 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006264 crtc->enabled = false;
6265 crtc->state->connector_mask = 0;
6266 crtc->state->encoder_mask = 0;
6267
6268 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6269 encoder->base.crtc = NULL;
6270
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006271 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02006272 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006273 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006274
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006275 domains = intel_crtc->enabled_power_domains;
6276 for_each_power_domain(domain, domains)
6277 intel_display_power_put(dev_priv, domain);
6278 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006279
6280 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
Ville Syrjäläd305e062017-08-30 21:57:03 +03006281 dev_priv->min_cdclk[intel_crtc->pipe] = 0;
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03006282 dev_priv->min_voltage_level[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006283}
6284
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006285/*
6286 * turn all crtc's off, but do not adjust state
6287 * This has to be paired with a call to intel_modeset_setup_hw_state.
6288 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006289int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006290{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006291 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006292 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006293 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006294
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006295 state = drm_atomic_helper_suspend(dev);
6296 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006297 if (ret)
6298 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006299 else
6300 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006301 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006302}
6303
Chris Wilsonea5b2132010-08-04 13:50:23 +01006304void intel_encoder_destroy(struct drm_encoder *encoder)
6305{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006306 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006307
Chris Wilsonea5b2132010-08-04 13:50:23 +01006308 drm_encoder_cleanup(encoder);
6309 kfree(intel_encoder);
6310}
6311
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006312/* Cross check the actual hw state with our own modeset state tracking (and it's
6313 * internal consistency). */
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006314static void intel_connector_verify_state(struct drm_crtc_state *crtc_state,
6315 struct drm_connector_state *conn_state)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006316{
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006317 struct intel_connector *connector = to_intel_connector(conn_state->connector);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006318
6319 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6320 connector->base.base.id,
6321 connector->base.name);
6322
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006323 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006324 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006325
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006326 I915_STATE_WARN(!crtc_state,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006327 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006328
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006329 if (!crtc_state)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006330 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006331
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006332 I915_STATE_WARN(!crtc_state->active,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006333 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006334
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006335 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006336 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006337
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006338 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006339 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006340
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006341 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006342 "attached encoder crtc differs from connector crtc\n");
6343 } else {
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006344 I915_STATE_WARN(crtc_state && crtc_state->active,
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006345 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst749d98b2017-05-11 10:28:43 +02006346 I915_STATE_WARN(!crtc_state && conn_state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006347 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006348 }
6349}
6350
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006351int intel_connector_init(struct intel_connector *connector)
6352{
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006353 struct intel_digital_connector_state *conn_state;
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006354
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006355 /*
6356 * Allocate enough memory to hold intel_digital_connector_state,
6357 * This might be a few bytes too many, but for connectors that don't
6358 * need it we'll free the state and allocate a smaller one on the first
6359 * succesful commit anyway.
6360 */
6361 conn_state = kzalloc(sizeof(*conn_state), GFP_KERNEL);
6362 if (!conn_state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006363 return -ENOMEM;
6364
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02006365 __drm_atomic_helper_connector_reset(&connector->base,
6366 &conn_state->base);
6367
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006368 return 0;
6369}
6370
6371struct intel_connector *intel_connector_alloc(void)
6372{
6373 struct intel_connector *connector;
6374
6375 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6376 if (!connector)
6377 return NULL;
6378
6379 if (intel_connector_init(connector) < 0) {
6380 kfree(connector);
6381 return NULL;
6382 }
6383
6384 return connector;
6385}
6386
James Ausmus091a4f92017-10-13 11:01:44 -07006387/*
6388 * Free the bits allocated by intel_connector_alloc.
6389 * This should only be used after intel_connector_alloc has returned
6390 * successfully, and before drm_connector_init returns successfully.
6391 * Otherwise the destroy callbacks for the connector and the state should
6392 * take care of proper cleanup/free
6393 */
6394void intel_connector_free(struct intel_connector *connector)
6395{
6396 kfree(to_intel_digital_connector_state(connector->base.state));
6397 kfree(connector);
6398}
6399
Daniel Vetterf0947c32012-07-02 13:10:34 +02006400/* Simple connector->get_hw_state implementation for encoders that support only
6401 * one connector and no cloning and hence the encoder state determines the state
6402 * of the connector. */
6403bool intel_connector_get_hw_state(struct intel_connector *connector)
6404{
Daniel Vetter24929352012-07-02 20:28:59 +02006405 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006406 struct intel_encoder *encoder = connector->encoder;
6407
6408 return encoder->get_hw_state(encoder, &pipe);
6409}
6410
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006411static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006412{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006413 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6414 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006415
6416 return 0;
6417}
6418
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006419static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006420 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006421{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006422 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006423 struct drm_atomic_state *state = pipe_config->base.state;
6424 struct intel_crtc *other_crtc;
6425 struct intel_crtc_state *other_crtc_state;
6426
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006427 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6428 pipe_name(pipe), pipe_config->fdi_lanes);
6429 if (pipe_config->fdi_lanes > 4) {
6430 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6431 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006432 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006433 }
6434
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006435 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006436 if (pipe_config->fdi_lanes > 2) {
6437 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6438 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006439 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006440 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006441 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006442 }
6443 }
6444
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00006445 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006446 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006447
6448 /* Ivybridge 3 pipe is really complicated */
6449 switch (pipe) {
6450 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006451 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006452 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006453 if (pipe_config->fdi_lanes <= 2)
6454 return 0;
6455
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006456 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006457 other_crtc_state =
6458 intel_atomic_get_crtc_state(state, other_crtc);
6459 if (IS_ERR(other_crtc_state))
6460 return PTR_ERR(other_crtc_state);
6461
6462 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006463 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6464 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006465 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006466 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006467 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006468 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006469 if (pipe_config->fdi_lanes > 2) {
6470 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6471 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006472 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006473 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006474
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006475 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006476 other_crtc_state =
6477 intel_atomic_get_crtc_state(state, other_crtc);
6478 if (IS_ERR(other_crtc_state))
6479 return PTR_ERR(other_crtc_state);
6480
6481 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006482 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006483 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006484 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006485 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006486 default:
6487 BUG();
6488 }
6489}
6490
Daniel Vettere29c22c2013-02-21 00:00:16 +01006491#define RETRY 1
6492static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006493 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006494{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006495 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006496 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006497 int lane, link_bw, fdi_dotclock, ret;
6498 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006499
Daniel Vettere29c22c2013-02-21 00:00:16 +01006500retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006501 /* FDI is a binary signal running at ~2.7GHz, encoding
6502 * each output octet as 10 bits. The actual frequency
6503 * is stored as a divider into a 100MHz clock, and the
6504 * mode pixel clock is stored in units of 1KHz.
6505 * Hence the bw of each lane in terms of the mode signal
6506 * is:
6507 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006508 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006509
Damien Lespiau241bfc32013-09-25 16:45:37 +01006510 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006511
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006512 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006513 pipe_config->pipe_bpp);
6514
6515 pipe_config->fdi_lanes = lane;
6516
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006517 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006518 link_bw, &pipe_config->fdi_m_n, false);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006519
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006520 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006521 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006522 pipe_config->pipe_bpp -= 2*3;
6523 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6524 pipe_config->pipe_bpp);
6525 needs_recompute = true;
6526 pipe_config->bw_constrained = true;
6527
6528 goto retry;
6529 }
6530
6531 if (needs_recompute)
6532 return RETRY;
6533
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006534 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006535}
6536
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006537bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state)
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006538{
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006539 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
6540 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6541
6542 /* IPS only exists on ULT machines and is tied to pipe A. */
6543 if (!hsw_crtc_supports_ips(crtc))
Ville Syrjälä6e644622017-08-17 17:55:09 +03006544 return false;
6545
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006546 if (!i915_modparams.enable_ips)
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006547 return false;
6548
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006549 if (crtc_state->pipe_bpp > 24)
6550 return false;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006551
6552 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006553 * We compare against max which means we must take
6554 * the increased cdclk requirement into account when
6555 * calculating the new cdclk.
6556 *
6557 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006558 */
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006559 if (IS_BROADWELL(dev_priv) &&
6560 crtc_state->pixel_rate > dev_priv->max_cdclk_freq * 95 / 100)
6561 return false;
6562
6563 return true;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006564}
6565
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006566static bool hsw_compute_ips_config(struct intel_crtc_state *crtc_state)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006567{
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006568 struct drm_i915_private *dev_priv =
6569 to_i915(crtc_state->base.crtc->dev);
6570 struct intel_atomic_state *intel_state =
6571 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006572
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006573 if (!hsw_crtc_state_ips_capable(crtc_state))
6574 return false;
6575
6576 if (crtc_state->ips_force_disable)
6577 return false;
6578
Maarten Lankhorstadbe5c52017-11-22 19:39:06 +01006579 /* IPS should be fine as long as at least one plane is enabled. */
6580 if (!(crtc_state->active_planes & ~BIT(PLANE_CURSOR)))
Maarten Lankhorst24f28452017-11-22 19:39:01 +01006581 return false;
6582
6583 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
6584 if (IS_BROADWELL(dev_priv) &&
6585 crtc_state->pixel_rate > intel_state->cdclk.logical.cdclk * 95 / 100)
6586 return false;
6587
6588 return true;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006589}
6590
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006591static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6592{
6593 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6594
6595 /* GDG double wide on either pipe, otherwise pipe A only */
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00006596 return INTEL_GEN(dev_priv) < 4 &&
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006597 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6598}
6599
Ville Syrjäläceb99322017-01-20 20:22:05 +02006600static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6601{
6602 uint32_t pixel_rate;
6603
6604 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6605
6606 /*
6607 * We only use IF-ID interlacing. If we ever use
6608 * PF-ID we'll need to adjust the pixel_rate here.
6609 */
6610
6611 if (pipe_config->pch_pfit.enabled) {
6612 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6613 uint32_t pfit_size = pipe_config->pch_pfit.size;
6614
6615 pipe_w = pipe_config->pipe_src_w;
6616 pipe_h = pipe_config->pipe_src_h;
6617
6618 pfit_w = (pfit_size >> 16) & 0xFFFF;
6619 pfit_h = pfit_size & 0xFFFF;
6620 if (pipe_w < pfit_w)
6621 pipe_w = pfit_w;
6622 if (pipe_h < pfit_h)
6623 pipe_h = pfit_h;
6624
6625 if (WARN_ON(!pfit_w || !pfit_h))
6626 return pixel_rate;
6627
6628 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6629 pfit_w * pfit_h);
6630 }
6631
6632 return pixel_rate;
6633}
6634
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006635static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6636{
6637 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6638
6639 if (HAS_GMCH_DISPLAY(dev_priv))
6640 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6641 crtc_state->pixel_rate =
6642 crtc_state->base.adjusted_mode.crtc_clock;
6643 else
6644 crtc_state->pixel_rate =
6645 ilk_pipe_pixel_rate(crtc_state);
6646}
6647
Daniel Vettera43f6e02013-06-07 23:10:32 +02006648static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006649 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006650{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006651 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006652 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006653 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006654 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006655
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006656 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006657 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006658
6659 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006660 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006661 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006662 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006663 if (intel_crtc_supports_double_wide(crtc) &&
6664 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006665 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006666 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006667 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006668 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006669
Ville Syrjäläf3261152016-05-24 21:34:18 +03006670 if (adjusted_mode->crtc_clock > clock_limit) {
6671 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6672 adjusted_mode->crtc_clock, clock_limit,
6673 yesno(pipe_config->double_wide));
6674 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006675 }
Chris Wilson89749352010-09-12 18:25:19 +01006676
Shashank Sharma25edf912017-07-21 20:55:07 +05306677 if (pipe_config->ycbcr420 && pipe_config->base.ctm) {
6678 /*
6679 * There is only one pipe CSC unit per pipe, and we need that
6680 * for output conversion from RGB->YCBCR. So if CTM is already
6681 * applied we can't support YCBCR420 output.
6682 */
6683 DRM_DEBUG_KMS("YCBCR420 and CTM together are not possible\n");
6684 return -EINVAL;
6685 }
6686
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006687 /*
6688 * Pipe horizontal size must be even in:
6689 * - DVO ganged mode
6690 * - LVDS dual channel mode
6691 * - Double wide pipe
6692 */
Ville Syrjälä0574bd82017-11-23 21:04:48 +02006693 if (pipe_config->pipe_src_w & 1) {
6694 if (pipe_config->double_wide) {
6695 DRM_DEBUG_KMS("Odd pipe source width not supported with double wide pipe\n");
6696 return -EINVAL;
6697 }
6698
6699 if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
6700 intel_is_dual_link_lvds(dev)) {
6701 DRM_DEBUG_KMS("Odd pipe source width not supported with dual link LVDS\n");
6702 return -EINVAL;
6703 }
6704 }
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006705
Damien Lespiau8693a822013-05-03 18:48:11 +01006706 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6707 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006708 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006709 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006710 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006711 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006712
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006713 intel_crtc_compute_pixel_rate(pipe_config);
6714
Daniel Vetter877d48d2013-04-19 11:24:43 +02006715 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006716 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006717
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006718 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006719}
6720
Zhenyu Wang2c072452009-06-05 15:38:42 +08006721static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006722intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006723{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006724 while (*num > DATA_LINK_M_N_MASK ||
6725 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006726 *num >>= 1;
6727 *den >>= 1;
6728 }
6729}
6730
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006731static void compute_m_n(unsigned int m, unsigned int n,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006732 uint32_t *ret_m, uint32_t *ret_n,
6733 bool reduce_m_n)
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006734{
Jani Nikula9a86cda2017-03-27 14:33:25 +03006735 /*
6736 * Reduce M/N as much as possible without loss in precision. Several DP
6737 * dongles in particular seem to be fussy about too large *link* M/N
6738 * values. The passed in values are more likely to have the least
6739 * significant bits zero than M after rounding below, so do this first.
6740 */
Jani Nikulab31e85e2017-05-18 14:10:25 +03006741 if (reduce_m_n) {
6742 while ((m & 1) == 0 && (n & 1) == 0) {
6743 m >>= 1;
6744 n >>= 1;
6745 }
Jani Nikula9a86cda2017-03-27 14:33:25 +03006746 }
6747
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006748 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6749 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6750 intel_reduce_m_n_ratio(ret_m, ret_n);
6751}
6752
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006753void
6754intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6755 int pixel_clock, int link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006756 struct intel_link_m_n *m_n,
6757 bool reduce_m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006758{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006759 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006760
6761 compute_m_n(bits_per_pixel * pixel_clock,
6762 link_clock * nlanes * 8,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006763 &m_n->gmch_m, &m_n->gmch_n,
6764 reduce_m_n);
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006765
6766 compute_m_n(pixel_clock, link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03006767 &m_n->link_m, &m_n->link_n,
6768 reduce_m_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006769}
6770
Chris Wilsona7615032011-01-12 17:04:08 +00006771static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6772{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00006773 if (i915_modparams.panel_use_ssc >= 0)
6774 return i915_modparams.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006775 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006776 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006777}
6778
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006779static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006780{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006781 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006782}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006783
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006784static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6785{
6786 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006787}
6788
Daniel Vetterf47709a2013-03-28 10:42:02 +01006789static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006790 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006791 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006792{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006793 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006794 u32 fp, fp2 = 0;
6795
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006796 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006797 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006798 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006799 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006800 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006801 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006802 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006803 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006804 }
6805
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006806 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006807
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006808 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006809 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006810 crtc_state->dpll_hw_state.fp1 = fp2;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006811 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006812 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006813 }
6814}
6815
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006816static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6817 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006818{
6819 u32 reg_val;
6820
6821 /*
6822 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6823 * and set it to a reasonable value instead.
6824 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006825 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006826 reg_val &= 0xffffff00;
6827 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006828 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006829
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006830 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Imre Deaked585702017-05-10 12:21:47 +03006831 reg_val &= 0x00ffffff;
6832 reg_val |= 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006833 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006834
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006835 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006836 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006837 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006838
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006839 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006840 reg_val &= 0x00ffffff;
6841 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006842 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006843}
6844
Daniel Vetterb5518422013-05-03 11:49:48 +02006845static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6846 struct intel_link_m_n *m_n)
6847{
6848 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006849 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006850 int pipe = crtc->pipe;
6851
Daniel Vettere3b95f12013-05-03 11:49:49 +02006852 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6853 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6854 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6855 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006856}
6857
6858static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006859 struct intel_link_m_n *m_n,
6860 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006861{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006862 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006863 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006864 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006865
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006866 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02006867 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6868 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6869 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6870 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006871 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6872 * for gen < 8) and if DRRS is supported (to make sure the
6873 * registers are not unnecessarily accessed).
6874 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006875 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
6876 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006877 I915_WRITE(PIPE_DATA_M2(transcoder),
6878 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6879 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6880 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6881 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6882 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006883 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006884 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6885 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6886 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6887 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006888 }
6889}
6890
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306891void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006892{
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306893 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6894
6895 if (m_n == M1_N1) {
6896 dp_m_n = &crtc->config->dp_m_n;
6897 dp_m2_n2 = &crtc->config->dp_m2_n2;
6898 } else if (m_n == M2_N2) {
6899
6900 /*
6901 * M2_N2 registers are not supported. Hence m2_n2 divider value
6902 * needs to be programmed into M1_N1.
6903 */
6904 dp_m_n = &crtc->config->dp_m2_n2;
6905 } else {
6906 DRM_ERROR("Unsupported divider value\n");
6907 return;
6908 }
6909
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006910 if (crtc->config->has_pch_encoder)
6911 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006912 else
Ramalingam Cfe3cd482015-02-13 15:32:59 +05306913 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006914}
6915
Daniel Vetter251ac862015-06-18 10:30:24 +02006916static void vlv_compute_dpll(struct intel_crtc *crtc,
6917 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006918{
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006919 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006920 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006921 if (crtc->pipe != PIPE_A)
6922 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006923
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006924 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006925 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006926 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6927 DPLL_EXT_BUFFER_ENABLE_VLV;
6928
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006929 pipe_config->dpll_hw_state.dpll_md =
6930 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6931}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006932
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006933static void chv_compute_dpll(struct intel_crtc *crtc,
6934 struct intel_crtc_state *pipe_config)
6935{
6936 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006937 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006938 if (crtc->pipe != PIPE_A)
6939 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6940
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006941 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006942 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006943 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6944
Ville Syrjälä03ed5cbf2016-03-15 16:39:55 +02006945 pipe_config->dpll_hw_state.dpll_md =
6946 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006947}
6948
Ville Syrjäläd288f652014-10-28 13:20:22 +02006949static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006950 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006951{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006952 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006953 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006954 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006955 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006956 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006957 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006958
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006959 /* Enable Refclk */
6960 I915_WRITE(DPLL(pipe),
6961 pipe_config->dpll_hw_state.dpll &
6962 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6963
6964 /* No need to actually set up the DPLL with DSI */
6965 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6966 return;
6967
Ville Syrjäläa5805162015-05-26 20:42:30 +03006968 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01006969
Ville Syrjäläd288f652014-10-28 13:20:22 +02006970 bestn = pipe_config->dpll.n;
6971 bestm1 = pipe_config->dpll.m1;
6972 bestm2 = pipe_config->dpll.m2;
6973 bestp1 = pipe_config->dpll.p1;
6974 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006975
Jesse Barnes89b667f2013-04-18 14:51:36 -07006976 /* See eDP HDMI DPIO driver vbios notes doc */
6977
6978 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006979 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006980 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006981
6982 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006983 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006984
6985 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006986 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006987 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006988 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006989
6990 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006991 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006992
6993 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006994 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6995 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6996 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006997 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006998
6999 /*
7000 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7001 * but we don't support that).
7002 * Note: don't use the DAC post divider as it seems unstable.
7003 */
7004 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007005 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007006
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007007 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007008 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007009
Jesse Barnes89b667f2013-04-18 14:51:36 -07007010 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007011 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007012 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
7013 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007014 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03007015 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007016 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007017 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007018 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007019
Ville Syrjälä37a56502016-06-22 21:57:04 +03007020 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007021 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007022 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007023 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007024 0x0df40000);
7025 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007026 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007027 0x0df70000);
7028 } else { /* HDMI or VGA */
7029 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007030 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007031 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007032 0x0df70000);
7033 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007034 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007035 0x0df40000);
7036 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007037
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007038 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007039 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03007040 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007041 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007042 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007043
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007044 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007045 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007046}
7047
Ville Syrjäläd288f652014-10-28 13:20:22 +02007048static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007049 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007050{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007051 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007052 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007053 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007054 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307055 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007056 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307057 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307058 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007059
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007060 /* Enable Refclk and SSC */
7061 I915_WRITE(DPLL(pipe),
7062 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7063
7064 /* No need to actually set up the DPLL with DSI */
7065 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7066 return;
7067
Ville Syrjäläd288f652014-10-28 13:20:22 +02007068 bestn = pipe_config->dpll.n;
7069 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7070 bestm1 = pipe_config->dpll.m1;
7071 bestm2 = pipe_config->dpll.m2 >> 22;
7072 bestp1 = pipe_config->dpll.p1;
7073 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307074 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307075 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307076 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007077
Ville Syrjäläa5805162015-05-26 20:42:30 +03007078 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007079
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007080 /* p1 and p2 divider */
7081 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7082 5 << DPIO_CHV_S1_DIV_SHIFT |
7083 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7084 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7085 1 << DPIO_CHV_K_DIV_SHIFT);
7086
7087 /* Feedback post-divider - m2 */
7088 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7089
7090 /* Feedback refclk divider - n and m1 */
7091 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7092 DPIO_CHV_M1_DIV_BY_2 |
7093 1 << DPIO_CHV_N_DIV_SHIFT);
7094
7095 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007096 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007097
7098 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307099 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7100 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7101 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7102 if (bestm2_frac)
7103 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7104 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007105
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307106 /* Program digital lock detect threshold */
7107 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7108 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7109 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7110 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7111 if (!bestm2_frac)
7112 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7113 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7114
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007115 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307116 if (vco == 5400000) {
7117 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7118 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7119 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7120 tribuf_calcntr = 0x9;
7121 } else if (vco <= 6200000) {
7122 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7123 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7124 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7125 tribuf_calcntr = 0x9;
7126 } else if (vco <= 6480000) {
7127 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7128 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7129 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7130 tribuf_calcntr = 0x8;
7131 } else {
7132 /* Not supported. Apply the same limits as in the max case */
7133 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7134 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7135 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7136 tribuf_calcntr = 0;
7137 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007138 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7139
Ville Syrjälä968040b2015-03-11 22:52:08 +02007140 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307141 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7142 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7143 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7144
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007145 /* AFC Recal */
7146 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7147 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7148 DPIO_AFC_RECAL);
7149
Ville Syrjäläa5805162015-05-26 20:42:30 +03007150 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007151}
7152
Ville Syrjäläd288f652014-10-28 13:20:22 +02007153/**
7154 * vlv_force_pll_on - forcibly enable just the PLL
7155 * @dev_priv: i915 private structure
7156 * @pipe: pipe PLL to enable
7157 * @dpll: PLL configuration
7158 *
7159 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7160 * in cases where we need the PLL enabled even when @pipe is not going to
7161 * be enabled.
7162 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007163int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007164 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007165{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02007166 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007167 struct intel_crtc_state *pipe_config;
7168
7169 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7170 if (!pipe_config)
7171 return -ENOMEM;
7172
7173 pipe_config->base.crtc = &crtc->base;
7174 pipe_config->pixel_multiplier = 1;
7175 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007176
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007177 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007178 chv_compute_dpll(crtc, pipe_config);
7179 chv_prepare_pll(crtc, pipe_config);
7180 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007181 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007182 vlv_compute_dpll(crtc, pipe_config);
7183 vlv_prepare_pll(crtc, pipe_config);
7184 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007185 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007186
7187 kfree(pipe_config);
7188
7189 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007190}
7191
7192/**
7193 * vlv_force_pll_off - forcibly disable just the PLL
7194 * @dev_priv: i915 private structure
7195 * @pipe: pipe PLL to disable
7196 *
7197 * Disable the PLL for @pipe. To be used in cases where we need
7198 * the PLL enabled even when @pipe is not going to be enabled.
7199 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007200void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007201{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007202 if (IS_CHERRYVIEW(dev_priv))
7203 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007204 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02007205 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007206}
7207
Daniel Vetter251ac862015-06-18 10:30:24 +02007208static void i9xx_compute_dpll(struct intel_crtc *crtc,
7209 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007210 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007211{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007212 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007213 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007214 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007215
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007216 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307217
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007218 dpll = DPLL_VGA_MODE_DIS;
7219
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007220 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007221 dpll |= DPLLB_MODE_LVDS;
7222 else
7223 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007224
Jani Nikula73f67aa2016-12-07 22:48:09 +02007225 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
7226 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007227 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007228 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007229 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007230
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03007231 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7232 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007233 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007234
Ville Syrjälä37a56502016-06-22 21:57:04 +03007235 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007236 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007237
7238 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007239 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007240 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7241 else {
7242 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007243 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007244 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7245 }
7246 switch (clock->p2) {
7247 case 5:
7248 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7249 break;
7250 case 7:
7251 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7252 break;
7253 case 10:
7254 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7255 break;
7256 case 14:
7257 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7258 break;
7259 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007260 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007261 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7262
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007263 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007264 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007265 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007266 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007267 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7268 else
7269 dpll |= PLL_REF_INPUT_DREFCLK;
7270
7271 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007272 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007273
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007274 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007275 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007276 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007277 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007278 }
7279}
7280
Daniel Vetter251ac862015-06-18 10:30:24 +02007281static void i8xx_compute_dpll(struct intel_crtc *crtc,
7282 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007283 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007284{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007285 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007286 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007287 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007288 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007289
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007290 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307291
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007292 dpll = DPLL_VGA_MODE_DIS;
7293
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007294 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007295 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7296 } else {
7297 if (clock->p1 == 2)
7298 dpll |= PLL_P1_DIVIDE_BY_TWO;
7299 else
7300 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7301 if (clock->p2 == 4)
7302 dpll |= PLL_P2_DIVIDE_BY_4;
7303 }
7304
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007305 if (!IS_I830(dev_priv) &&
7306 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007307 dpll |= DPLL_DVO_2X_MODE;
7308
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007309 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007310 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007311 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7312 else
7313 dpll |= PLL_REF_INPUT_DREFCLK;
7314
7315 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007316 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007317}
7318
Daniel Vetter8a654f32013-06-01 17:16:22 +02007319static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007320{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007321 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007322 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007323 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007324 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007325 uint32_t crtc_vtotal, crtc_vblank_end;
7326 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007327
7328 /* We need to be careful not to changed the adjusted mode, for otherwise
7329 * the hw state checker will get angry at the mismatch. */
7330 crtc_vtotal = adjusted_mode->crtc_vtotal;
7331 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007332
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007333 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007334 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007335 crtc_vtotal -= 1;
7336 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007337
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007338 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007339 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7340 else
7341 vsyncshift = adjusted_mode->crtc_hsync_start -
7342 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007343 if (vsyncshift < 0)
7344 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007345 }
7346
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007347 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007348 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007349
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007350 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007351 (adjusted_mode->crtc_hdisplay - 1) |
7352 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007353 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007354 (adjusted_mode->crtc_hblank_start - 1) |
7355 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007356 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007357 (adjusted_mode->crtc_hsync_start - 1) |
7358 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7359
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007360 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007361 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007362 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007363 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007364 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007365 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007366 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007367 (adjusted_mode->crtc_vsync_start - 1) |
7368 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7369
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007370 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7371 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7372 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7373 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01007374 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007375 (pipe == PIPE_B || pipe == PIPE_C))
7376 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7377
Jani Nikulabc58be62016-03-18 17:05:39 +02007378}
7379
7380static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7381{
7382 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007383 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007384 enum pipe pipe = intel_crtc->pipe;
7385
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007386 /* pipesrc controls the size that is scaled from, which should
7387 * always be the user's requested size.
7388 */
7389 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007390 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7391 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007392}
7393
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007394static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007395 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007396{
7397 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007398 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007399 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7400 uint32_t tmp;
7401
7402 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007403 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7404 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007405 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007406 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7407 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007408 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007409 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7410 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007411
7412 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007413 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7414 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007415 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007416 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7417 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007418 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007419 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7420 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007421
7422 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007423 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7424 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7425 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007426 }
Jani Nikulabc58be62016-03-18 17:05:39 +02007427}
7428
7429static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7430 struct intel_crtc_state *pipe_config)
7431{
7432 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007433 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02007434 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007435
7436 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007437 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7438 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7439
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007440 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7441 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007442}
7443
Daniel Vetterf6a83282014-02-11 15:28:57 -08007444void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007445 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007446{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007447 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7448 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7449 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7450 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007451
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007452 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7453 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7454 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7455 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007456
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007457 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007458 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007459
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007460 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007461
7462 mode->hsync = drm_mode_hsync(mode);
7463 mode->vrefresh = drm_mode_vrefresh(mode);
7464 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007465}
7466
Daniel Vetter84b046f2013-02-19 18:48:54 +01007467static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7468{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007469 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01007470 uint32_t pipeconf;
7471
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007472 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007473
Ville Syrjäläe56134b2017-06-01 17:36:19 +03007474 /* we keep both pipes enabled on 830 */
7475 if (IS_I830(dev_priv))
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007476 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007477
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007478 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007479 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007480
Daniel Vetterff9ce462013-04-24 14:57:17 +02007481 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007482 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7483 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007484 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007485 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007486 pipeconf |= PIPECONF_DITHER_EN |
7487 PIPECONF_DITHER_TYPE_SP;
7488
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007489 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007490 case 18:
7491 pipeconf |= PIPECONF_6BPC;
7492 break;
7493 case 24:
7494 pipeconf |= PIPECONF_8BPC;
7495 break;
7496 case 30:
7497 pipeconf |= PIPECONF_10BPC;
7498 break;
7499 default:
7500 /* Case prevented by intel_choose_pipe_bpp_dither. */
7501 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007502 }
7503 }
7504
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007505 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007506 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007507 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007508 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7509 else
7510 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7511 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007512 pipeconf |= PIPECONF_PROGRESSIVE;
7513
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007514 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007515 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007516 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007517
Daniel Vetter84b046f2013-02-19 18:48:54 +01007518 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7519 POSTING_READ(PIPECONF(intel_crtc->pipe));
7520}
7521
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007522static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7523 struct intel_crtc_state *crtc_state)
7524{
7525 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007526 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007527 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007528 int refclk = 48000;
7529
7530 memset(&crtc_state->dpll_hw_state, 0,
7531 sizeof(crtc_state->dpll_hw_state));
7532
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007533 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007534 if (intel_panel_use_ssc(dev_priv)) {
7535 refclk = dev_priv->vbt.lvds_ssc_freq;
7536 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7537 }
7538
7539 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007540 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007541 limit = &intel_limits_i8xx_dvo;
7542 } else {
7543 limit = &intel_limits_i8xx_dac;
7544 }
7545
7546 if (!crtc_state->clock_set &&
7547 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7548 refclk, NULL, &crtc_state->dpll)) {
7549 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7550 return -EINVAL;
7551 }
7552
7553 i8xx_compute_dpll(crtc, crtc_state, NULL);
7554
7555 return 0;
7556}
7557
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007558static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7559 struct intel_crtc_state *crtc_state)
7560{
7561 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007562 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007563 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007564 int refclk = 96000;
7565
7566 memset(&crtc_state->dpll_hw_state, 0,
7567 sizeof(crtc_state->dpll_hw_state));
7568
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007569 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007570 if (intel_panel_use_ssc(dev_priv)) {
7571 refclk = dev_priv->vbt.lvds_ssc_freq;
7572 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7573 }
7574
7575 if (intel_is_dual_link_lvds(dev))
7576 limit = &intel_limits_g4x_dual_channel_lvds;
7577 else
7578 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007579 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7580 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007581 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007582 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007583 limit = &intel_limits_g4x_sdvo;
7584 } else {
7585 /* The option is for other outputs */
7586 limit = &intel_limits_i9xx_sdvo;
7587 }
7588
7589 if (!crtc_state->clock_set &&
7590 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7591 refclk, NULL, &crtc_state->dpll)) {
7592 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7593 return -EINVAL;
7594 }
7595
7596 i9xx_compute_dpll(crtc, crtc_state, NULL);
7597
7598 return 0;
7599}
7600
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007601static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7602 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007603{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007604 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007605 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007606 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007607 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007608
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007609 memset(&crtc_state->dpll_hw_state, 0,
7610 sizeof(crtc_state->dpll_hw_state));
7611
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007612 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007613 if (intel_panel_use_ssc(dev_priv)) {
7614 refclk = dev_priv->vbt.lvds_ssc_freq;
7615 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7616 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007617
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007618 limit = &intel_limits_pineview_lvds;
7619 } else {
7620 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007621 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007622
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007623 if (!crtc_state->clock_set &&
7624 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7625 refclk, NULL, &crtc_state->dpll)) {
7626 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7627 return -EINVAL;
7628 }
7629
7630 i9xx_compute_dpll(crtc, crtc_state, NULL);
7631
7632 return 0;
7633}
7634
7635static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7636 struct intel_crtc_state *crtc_state)
7637{
7638 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007639 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007640 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007641 int refclk = 96000;
7642
7643 memset(&crtc_state->dpll_hw_state, 0,
7644 sizeof(crtc_state->dpll_hw_state));
7645
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007646 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007647 if (intel_panel_use_ssc(dev_priv)) {
7648 refclk = dev_priv->vbt.lvds_ssc_freq;
7649 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007650 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007651
7652 limit = &intel_limits_i9xx_lvds;
7653 } else {
7654 limit = &intel_limits_i9xx_sdvo;
7655 }
7656
7657 if (!crtc_state->clock_set &&
7658 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7659 refclk, NULL, &crtc_state->dpll)) {
7660 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7661 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007662 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007663
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007664 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007665
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007666 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007667}
7668
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007669static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7670 struct intel_crtc_state *crtc_state)
7671{
7672 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007673 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007674
7675 memset(&crtc_state->dpll_hw_state, 0,
7676 sizeof(crtc_state->dpll_hw_state));
7677
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007678 if (!crtc_state->clock_set &&
7679 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7680 refclk, NULL, &crtc_state->dpll)) {
7681 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7682 return -EINVAL;
7683 }
7684
7685 chv_compute_dpll(crtc, crtc_state);
7686
7687 return 0;
7688}
7689
7690static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7691 struct intel_crtc_state *crtc_state)
7692{
7693 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007694 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007695
7696 memset(&crtc_state->dpll_hw_state, 0,
7697 sizeof(crtc_state->dpll_hw_state));
7698
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007699 if (!crtc_state->clock_set &&
7700 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7701 refclk, NULL, &crtc_state->dpll)) {
7702 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7703 return -EINVAL;
7704 }
7705
7706 vlv_compute_dpll(crtc, crtc_state);
7707
7708 return 0;
7709}
7710
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007711static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007712 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007713{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007714 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007715 uint32_t tmp;
7716
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007717 if (INTEL_GEN(dev_priv) <= 3 &&
7718 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007719 return;
7720
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007721 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007722 if (!(tmp & PFIT_ENABLE))
7723 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007724
Daniel Vetter06922822013-07-11 13:35:40 +02007725 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007726 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007727 if (crtc->pipe != PIPE_B)
7728 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007729 } else {
7730 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7731 return;
7732 }
7733
Daniel Vetter06922822013-07-11 13:35:40 +02007734 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007735 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007736}
7737
Jesse Barnesacbec812013-09-20 11:29:32 -07007738static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007739 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007740{
7741 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007742 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07007743 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007744 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007745 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007746 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007747
Ville Syrjäläb5219732016-03-15 16:40:01 +02007748 /* In case of DSI, DPLL will not be used */
7749 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307750 return;
7751
Ville Syrjäläa5805162015-05-26 20:42:30 +03007752 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007753 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007754 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007755
7756 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7757 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7758 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7759 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7760 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7761
Imre Deakdccbea32015-06-22 23:35:51 +03007762 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007763}
7764
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007765static void
7766i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7767 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007768{
7769 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007770 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007771 struct intel_plane *plane = to_intel_plane(crtc->base.primary);
7772 enum i9xx_plane_id i9xx_plane = plane->i9xx_plane;
Ville Syrjäläeade6c82018-01-30 22:38:03 +02007773 enum pipe pipe;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007774 u32 val, base, offset;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007775 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007776 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007777 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007778 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007779
Ville Syrjäläeade6c82018-01-30 22:38:03 +02007780 if (!plane->get_hw_state(plane, &pipe))
Damien Lespiau42a7b082015-02-05 19:35:13 +00007781 return;
7782
Ville Syrjäläeade6c82018-01-30 22:38:03 +02007783 WARN_ON(pipe != crtc->pipe);
7784
Damien Lespiaud9806c92015-01-21 14:07:19 +00007785 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007786 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007787 DRM_DEBUG_KMS("failed to alloc fb\n");
7788 return;
7789 }
7790
Damien Lespiau1b842c82015-01-21 13:50:54 +00007791 fb = &intel_fb->base;
7792
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02007793 fb->dev = dev;
7794
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02007795 val = I915_READ(DSPCNTR(i9xx_plane));
7796
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007797 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00007798 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007799 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007800 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00007801 }
7802 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007803
7804 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007805 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02007806 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007807
Ville Syrjälä81894b22017-11-17 21:19:13 +02007808 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
7809 offset = I915_READ(DSPOFFSET(i9xx_plane));
7810 base = I915_READ(DSPSURF(i9xx_plane)) & 0xfffff000;
7811 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007812 if (plane_config->tiling)
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007813 offset = I915_READ(DSPTILEOFF(i9xx_plane));
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007814 else
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007815 offset = I915_READ(DSPLINOFF(i9xx_plane));
7816 base = I915_READ(DSPSURF(i9xx_plane)) & 0xfffff000;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007817 } else {
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007818 base = I915_READ(DSPADDR(i9xx_plane));
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007819 }
7820 plane_config->base = base;
7821
7822 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007823 fb->width = ((val >> 16) & 0xfff) + 1;
7824 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007825
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007826 val = I915_READ(DSPSTRIDE(i9xx_plane));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007827 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007828
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02007829 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007830
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007831 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007832
Ville Syrjälä282e83e2017-11-17 21:19:12 +02007833 DRM_DEBUG_KMS("%s/%s with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7834 crtc->base.name, plane->base.name, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02007835 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00007836 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007837
Damien Lespiau2d140302015-02-05 17:22:18 +00007838 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007839}
7840
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007841static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007842 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007843{
7844 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007845 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007846 int pipe = pipe_config->cpu_transcoder;
7847 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007848 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007849 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007850 int refclk = 100000;
7851
Ville Syrjäläb5219732016-03-15 16:40:01 +02007852 /* In case of DSI, DPLL will not be used */
7853 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7854 return;
7855
Ville Syrjäläa5805162015-05-26 20:42:30 +03007856 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007857 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7858 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7859 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7860 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03007861 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007862 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007863
7864 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007865 clock.m2 = (pll_dw0 & 0xff) << 22;
7866 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7867 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007868 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7869 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7870 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7871
Imre Deakdccbea32015-06-22 23:35:51 +03007872 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007873}
7874
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007875static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007876 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007877{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007878 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02007879 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007880 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02007881 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007882
Imre Deak17290502016-02-12 18:55:11 +02007883 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7884 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02007885 return false;
7886
Daniel Vettere143a212013-07-04 12:01:15 +02007887 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02007888 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02007889
Imre Deak17290502016-02-12 18:55:11 +02007890 ret = false;
7891
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007892 tmp = I915_READ(PIPECONF(crtc->pipe));
7893 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02007894 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007895
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007896 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7897 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007898 switch (tmp & PIPECONF_BPC_MASK) {
7899 case PIPECONF_6BPC:
7900 pipe_config->pipe_bpp = 18;
7901 break;
7902 case PIPECONF_8BPC:
7903 pipe_config->pipe_bpp = 24;
7904 break;
7905 case PIPECONF_10BPC:
7906 pipe_config->pipe_bpp = 30;
7907 break;
7908 default:
7909 break;
7910 }
7911 }
7912
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007913 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007914 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007915 pipe_config->limited_color_range = true;
7916
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007917 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03007918 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7919
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007920 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02007921 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007922
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007923 i9xx_get_pfit_config(crtc, pipe_config);
7924
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007925 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02007926 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007927 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02007928 tmp = dev_priv->chv_dpll_md[crtc->pipe];
7929 else
7930 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02007931 pipe_config->pixel_multiplier =
7932 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7933 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007934 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007935 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02007936 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02007937 tmp = I915_READ(DPLL(crtc->pipe));
7938 pipe_config->pixel_multiplier =
7939 ((tmp & SDVO_MULTIPLIER_MASK)
7940 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7941 } else {
7942 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7943 * port and will be fixed up in the encoder->get_config
7944 * function. */
7945 pipe_config->pixel_multiplier = 1;
7946 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007947 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007948 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007949 /*
7950 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7951 * on 830. Filter it out here so that we don't
7952 * report errors due to that.
7953 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007954 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007955 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7956
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007957 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7958 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007959 } else {
7960 /* Mask out read-only status bits. */
7961 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7962 DPLL_PORTC_READY_MASK |
7963 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007964 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007965
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007966 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007967 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007968 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07007969 vlv_crtc_clock_get(crtc, pipe_config);
7970 else
7971 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007972
Ville Syrjälä0f646142015-08-26 19:39:18 +03007973 /*
7974 * Normally the dotclock is filled in by the encoder .get_config()
7975 * but in case the pipe is enabled w/o any ports we need a sane
7976 * default.
7977 */
7978 pipe_config->base.adjusted_mode.crtc_clock =
7979 pipe_config->port_clock / pipe_config->pixel_multiplier;
7980
Imre Deak17290502016-02-12 18:55:11 +02007981 ret = true;
7982
7983out:
7984 intel_display_power_put(dev_priv, power_domain);
7985
7986 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007987}
7988
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007989static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007990{
Jesse Barnes13d83a62011-08-03 12:59:20 -07007991 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04007992 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007993 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007994 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007995 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007996 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007997 bool has_ck505 = false;
7998 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04007999 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008000
8001 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008002 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008003 switch (encoder->type) {
8004 case INTEL_OUTPUT_LVDS:
8005 has_panel = true;
8006 has_lvds = true;
8007 break;
8008 case INTEL_OUTPUT_EDP:
8009 has_panel = true;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02008010 if (encoder->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008011 has_cpu_edp = true;
8012 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008013 default:
8014 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008015 }
8016 }
8017
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008018 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008019 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008020 can_ssc = has_ck505;
8021 } else {
8022 has_ck505 = false;
8023 can_ssc = true;
8024 }
8025
Lyude1c1a24d2016-06-14 11:04:09 -04008026 /* Check if any DPLLs are using the SSC source */
8027 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8028 u32 temp = I915_READ(PCH_DPLL(i));
8029
8030 if (!(temp & DPLL_VCO_ENABLE))
8031 continue;
8032
8033 if ((temp & PLL_REF_INPUT_MASK) ==
8034 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
8035 using_ssc_source = true;
8036 break;
8037 }
8038 }
8039
8040 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
8041 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008042
8043 /* Ironlake: try to setup display ref clock before DPLL
8044 * enabling. This is only under driver's control after
8045 * PCH B stepping, previous chipset stepping should be
8046 * ignoring this setting.
8047 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008048 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008049
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008050 /* As we must carefully and slowly disable/enable each source in turn,
8051 * compute the final state we want first and check if we need to
8052 * make any changes at all.
8053 */
8054 final = val;
8055 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008056 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008057 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008058 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008059 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8060
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008061 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008062 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008063 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008064
Keith Packard199e5d72011-09-22 12:01:57 -07008065 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008066 final |= DREF_SSC_SOURCE_ENABLE;
8067
8068 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8069 final |= DREF_SSC1_ENABLE;
8070
8071 if (has_cpu_edp) {
8072 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8073 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8074 else
8075 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8076 } else
8077 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04008078 } else if (using_ssc_source) {
8079 final |= DREF_SSC_SOURCE_ENABLE;
8080 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008081 }
8082
8083 if (final == val)
8084 return;
8085
8086 /* Always enable nonspread source */
8087 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8088
8089 if (has_ck505)
8090 val |= DREF_NONSPREAD_CK505_ENABLE;
8091 else
8092 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8093
8094 if (has_panel) {
8095 val &= ~DREF_SSC_SOURCE_MASK;
8096 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008097
Keith Packard199e5d72011-09-22 12:01:57 -07008098 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008099 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008100 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008101 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008102 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008103 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008104
8105 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008106 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008107 POSTING_READ(PCH_DREF_CONTROL);
8108 udelay(200);
8109
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008110 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008111
8112 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008113 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008114 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008115 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008116 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008117 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008118 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008119 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008120 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008121
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008122 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008123 POSTING_READ(PCH_DREF_CONTROL);
8124 udelay(200);
8125 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04008126 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07008127
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008128 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008129
8130 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008131 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008132
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008133 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008134 POSTING_READ(PCH_DREF_CONTROL);
8135 udelay(200);
8136
Lyude1c1a24d2016-06-14 11:04:09 -04008137 if (!using_ssc_source) {
8138 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07008139
Lyude1c1a24d2016-06-14 11:04:09 -04008140 /* Turn off the SSC source */
8141 val &= ~DREF_SSC_SOURCE_MASK;
8142 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008143
Lyude1c1a24d2016-06-14 11:04:09 -04008144 /* Turn off SSC1 */
8145 val &= ~DREF_SSC1_ENABLE;
8146
8147 I915_WRITE(PCH_DREF_CONTROL, val);
8148 POSTING_READ(PCH_DREF_CONTROL);
8149 udelay(200);
8150 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07008151 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008152
8153 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008154}
8155
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008156static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008157{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008158 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008159
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008160 tmp = I915_READ(SOUTH_CHICKEN2);
8161 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8162 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008163
Imre Deakcf3598c2016-06-28 13:37:31 +03008164 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
8165 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008166 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008167
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008168 tmp = I915_READ(SOUTH_CHICKEN2);
8169 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8170 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008171
Imre Deakcf3598c2016-06-28 13:37:31 +03008172 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
8173 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008174 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008175}
8176
8177/* WaMPhyProgramming:hsw */
8178static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8179{
8180 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008181
8182 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8183 tmp &= ~(0xFF << 24);
8184 tmp |= (0x12 << 24);
8185 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8186
Paulo Zanonidde86e22012-12-01 12:04:25 -02008187 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8188 tmp |= (1 << 11);
8189 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8190
8191 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8192 tmp |= (1 << 11);
8193 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8194
Paulo Zanonidde86e22012-12-01 12:04:25 -02008195 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8196 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8197 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8198
8199 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8200 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8201 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8202
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008203 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8204 tmp &= ~(7 << 13);
8205 tmp |= (5 << 13);
8206 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008207
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008208 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8209 tmp &= ~(7 << 13);
8210 tmp |= (5 << 13);
8211 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008212
8213 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8214 tmp &= ~0xFF;
8215 tmp |= 0x1C;
8216 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8217
8218 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8219 tmp &= ~0xFF;
8220 tmp |= 0x1C;
8221 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8222
8223 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8224 tmp &= ~(0xFF << 16);
8225 tmp |= (0x1C << 16);
8226 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8227
8228 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8229 tmp &= ~(0xFF << 16);
8230 tmp |= (0x1C << 16);
8231 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8232
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008233 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8234 tmp |= (1 << 27);
8235 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008236
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008237 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8238 tmp |= (1 << 27);
8239 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008240
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008241 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8242 tmp &= ~(0xF << 28);
8243 tmp |= (4 << 28);
8244 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008245
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008246 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8247 tmp &= ~(0xF << 28);
8248 tmp |= (4 << 28);
8249 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008250}
8251
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008252/* Implements 3 different sequences from BSpec chapter "Display iCLK
8253 * Programming" based on the parameters passed:
8254 * - Sequence to enable CLKOUT_DP
8255 * - Sequence to enable CLKOUT_DP without spread
8256 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8257 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008258static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
8259 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008260{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008261 uint32_t reg, tmp;
8262
8263 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8264 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008265 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
8266 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008267 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008268
Ville Syrjäläa5805162015-05-26 20:42:30 +03008269 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008270
8271 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8272 tmp &= ~SBI_SSCCTL_DISABLE;
8273 tmp |= SBI_SSCCTL_PATHALT;
8274 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8275
8276 udelay(24);
8277
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008278 if (with_spread) {
8279 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8280 tmp &= ~SBI_SSCCTL_PATHALT;
8281 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008282
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008283 if (with_fdi) {
8284 lpt_reset_fdi_mphy(dev_priv);
8285 lpt_program_fdi_mphy(dev_priv);
8286 }
8287 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008288
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008289 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008290 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8291 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8292 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008293
Ville Syrjäläa5805162015-05-26 20:42:30 +03008294 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008295}
8296
Paulo Zanoni47701c32013-07-23 11:19:25 -03008297/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008298static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03008299{
Paulo Zanoni47701c32013-07-23 11:19:25 -03008300 uint32_t reg, tmp;
8301
Ville Syrjäläa5805162015-05-26 20:42:30 +03008302 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008303
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008304 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008305 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8306 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8307 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8308
8309 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8310 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8311 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8312 tmp |= SBI_SSCCTL_PATHALT;
8313 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8314 udelay(32);
8315 }
8316 tmp |= SBI_SSCCTL_DISABLE;
8317 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8318 }
8319
Ville Syrjäläa5805162015-05-26 20:42:30 +03008320 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008321}
8322
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008323#define BEND_IDX(steps) ((50 + (steps)) / 5)
8324
8325static const uint16_t sscdivintphase[] = {
8326 [BEND_IDX( 50)] = 0x3B23,
8327 [BEND_IDX( 45)] = 0x3B23,
8328 [BEND_IDX( 40)] = 0x3C23,
8329 [BEND_IDX( 35)] = 0x3C23,
8330 [BEND_IDX( 30)] = 0x3D23,
8331 [BEND_IDX( 25)] = 0x3D23,
8332 [BEND_IDX( 20)] = 0x3E23,
8333 [BEND_IDX( 15)] = 0x3E23,
8334 [BEND_IDX( 10)] = 0x3F23,
8335 [BEND_IDX( 5)] = 0x3F23,
8336 [BEND_IDX( 0)] = 0x0025,
8337 [BEND_IDX( -5)] = 0x0025,
8338 [BEND_IDX(-10)] = 0x0125,
8339 [BEND_IDX(-15)] = 0x0125,
8340 [BEND_IDX(-20)] = 0x0225,
8341 [BEND_IDX(-25)] = 0x0225,
8342 [BEND_IDX(-30)] = 0x0325,
8343 [BEND_IDX(-35)] = 0x0325,
8344 [BEND_IDX(-40)] = 0x0425,
8345 [BEND_IDX(-45)] = 0x0425,
8346 [BEND_IDX(-50)] = 0x0525,
8347};
8348
8349/*
8350 * Bend CLKOUT_DP
8351 * steps -50 to 50 inclusive, in steps of 5
8352 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8353 * change in clock period = -(steps / 10) * 5.787 ps
8354 */
8355static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8356{
8357 uint32_t tmp;
8358 int idx = BEND_IDX(steps);
8359
8360 if (WARN_ON(steps % 5 != 0))
8361 return;
8362
8363 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8364 return;
8365
8366 mutex_lock(&dev_priv->sb_lock);
8367
8368 if (steps % 10 != 0)
8369 tmp = 0xAAAAAAAB;
8370 else
8371 tmp = 0x00000000;
8372 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8373
8374 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8375 tmp &= 0xffff0000;
8376 tmp |= sscdivintphase[idx];
8377 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8378
8379 mutex_unlock(&dev_priv->sb_lock);
8380}
8381
8382#undef BEND_IDX
8383
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008384static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008385{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008386 struct intel_encoder *encoder;
8387 bool has_vga = false;
8388
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008389 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008390 switch (encoder->type) {
8391 case INTEL_OUTPUT_ANALOG:
8392 has_vga = true;
8393 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008394 default:
8395 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008396 }
8397 }
8398
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008399 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008400 lpt_bend_clkout_dp(dev_priv, 0);
8401 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008402 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008403 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008404 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008405}
8406
Paulo Zanonidde86e22012-12-01 12:04:25 -02008407/*
8408 * Initialize reference clocks when the driver loads
8409 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008410void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008411{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008412 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008413 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008414 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008415 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008416}
8417
Daniel Vetter6ff93602013-04-19 11:24:36 +02008418static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008419{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008420 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03008421 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8422 int pipe = intel_crtc->pipe;
8423 uint32_t val;
8424
Daniel Vetter78114072013-06-13 00:54:57 +02008425 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008426
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008427 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008428 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008429 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008430 break;
8431 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008432 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008433 break;
8434 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008435 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008436 break;
8437 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008438 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008439 break;
8440 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008441 /* Case prevented by intel_choose_pipe_bpp_dither. */
8442 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008443 }
8444
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008445 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008446 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8447
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008448 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008449 val |= PIPECONF_INTERLACED_ILK;
8450 else
8451 val |= PIPECONF_PROGRESSIVE;
8452
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008453 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008454 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008455
Paulo Zanonic8203562012-09-12 10:06:29 -03008456 I915_WRITE(PIPECONF(pipe), val);
8457 POSTING_READ(PIPECONF(pipe));
8458}
8459
Daniel Vetter6ff93602013-04-19 11:24:36 +02008460static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008461{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008462 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008463 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008464 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008465 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008466
Jani Nikula391bf042016-03-18 17:05:40 +02008467 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008468 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8469
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008470 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008471 val |= PIPECONF_INTERLACED_ILK;
8472 else
8473 val |= PIPECONF_PROGRESSIVE;
8474
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008475 I915_WRITE(PIPECONF(cpu_transcoder), val);
8476 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008477}
8478
Jani Nikula391bf042016-03-18 17:05:40 +02008479static void haswell_set_pipemisc(struct drm_crtc *crtc)
8480{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008481 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02008482 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Shashank Sharmab22ca992017-07-24 19:19:32 +05308483 struct intel_crtc_state *config = intel_crtc->config;
Jani Nikula391bf042016-03-18 17:05:40 +02008484
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00008485 if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9) {
Jani Nikula391bf042016-03-18 17:05:40 +02008486 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008487
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008488 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008489 case 18:
8490 val |= PIPEMISC_DITHER_6_BPC;
8491 break;
8492 case 24:
8493 val |= PIPEMISC_DITHER_8_BPC;
8494 break;
8495 case 30:
8496 val |= PIPEMISC_DITHER_10_BPC;
8497 break;
8498 case 36:
8499 val |= PIPEMISC_DITHER_12_BPC;
8500 break;
8501 default:
8502 /* Case prevented by pipe_config_set_bpp. */
8503 BUG();
8504 }
8505
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008506 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008507 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8508
Shashank Sharmab22ca992017-07-24 19:19:32 +05308509 if (config->ycbcr420) {
8510 val |= PIPEMISC_OUTPUT_COLORSPACE_YUV |
8511 PIPEMISC_YUV420_ENABLE |
8512 PIPEMISC_YUV420_MODE_FULL_BLEND;
8513 }
8514
Jani Nikula391bf042016-03-18 17:05:40 +02008515 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008516 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008517}
8518
Paulo Zanonid4b19312012-11-29 11:29:32 -02008519int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8520{
8521 /*
8522 * Account for spread spectrum to avoid
8523 * oversubscribing the link. Max center spread
8524 * is 2.5%; use 5% for safety's sake.
8525 */
8526 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008527 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008528}
8529
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008530static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008531{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008532 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008533}
8534
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008535static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8536 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008537 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008538{
8539 struct drm_crtc *crtc = &intel_crtc->base;
8540 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008541 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008542 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008543 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08008544
Chris Wilsonc1858122010-12-03 21:35:48 +00008545 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008546 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008547 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07008548 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008549 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008550 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008551 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008552 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008553 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008554
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008555 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008556
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008557 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8558 fp |= FP_CB_TUNE;
8559
8560 if (reduced_clock) {
8561 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8562
8563 if (reduced_clock->m < factor * reduced_clock->n)
8564 fp2 |= FP_CB_TUNE;
8565 } else {
8566 fp2 = fp;
8567 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008568
Chris Wilson5eddb702010-09-11 13:48:45 +01008569 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008570
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008571 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07008572 dpll |= DPLLB_MODE_LVDS;
8573 else
8574 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008575
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008576 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008577 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008578
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008579 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8580 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008581 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008582
Ville Syrjälä37a56502016-06-22 21:57:04 +03008583 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008584 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008585
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03008586 /*
8587 * The high speed IO clock is only really required for
8588 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8589 * possible to share the DPLL between CRT and HDMI. Enabling
8590 * the clock needlessly does no real harm, except use up a
8591 * bit of power potentially.
8592 *
8593 * We'll limit this to IVB with 3 pipes, since it has only two
8594 * DPLLs and so DPLL sharing is the only way to get three pipes
8595 * driving PCH ports at the same time. On SNB we could do this,
8596 * and potentially avoid enabling the second DPLL, but it's not
8597 * clear if it''s a win or loss power wise. No point in doing
8598 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8599 */
8600 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8601 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8602 dpll |= DPLL_SDVO_HIGH_SPEED;
8603
Eric Anholta07d6782011-03-30 13:01:08 -07008604 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008605 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008606 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008607 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008608
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008609 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008610 case 5:
8611 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8612 break;
8613 case 7:
8614 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8615 break;
8616 case 10:
8617 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8618 break;
8619 case 14:
8620 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8621 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008622 }
8623
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008624 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8625 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008626 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008627 else
8628 dpll |= PLL_REF_INPUT_DREFCLK;
8629
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008630 dpll |= DPLL_VCO_ENABLE;
8631
8632 crtc_state->dpll_hw_state.dpll = dpll;
8633 crtc_state->dpll_hw_state.fp0 = fp;
8634 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008635}
8636
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008637static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8638 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008639{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008640 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008641 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008642 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008643 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008644
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008645 memset(&crtc_state->dpll_hw_state, 0,
8646 sizeof(crtc_state->dpll_hw_state));
8647
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008648 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8649 if (!crtc_state->has_pch_encoder)
8650 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008651
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008652 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008653 if (intel_panel_use_ssc(dev_priv)) {
8654 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8655 dev_priv->vbt.lvds_ssc_freq);
8656 refclk = dev_priv->vbt.lvds_ssc_freq;
8657 }
8658
8659 if (intel_is_dual_link_lvds(dev)) {
8660 if (refclk == 100000)
8661 limit = &intel_limits_ironlake_dual_lvds_100m;
8662 else
8663 limit = &intel_limits_ironlake_dual_lvds;
8664 } else {
8665 if (refclk == 100000)
8666 limit = &intel_limits_ironlake_single_lvds_100m;
8667 else
8668 limit = &intel_limits_ironlake_single_lvds;
8669 }
8670 } else {
8671 limit = &intel_limits_ironlake_dac;
8672 }
8673
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008674 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008675 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8676 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008677 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8678 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008679 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008680
Gustavo A. R. Silvacbaa3312017-05-15 16:56:05 -05008681 ironlake_compute_dpll(crtc, crtc_state, NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008682
Gustavo A. R. Silvaefd38b62017-05-15 17:00:28 -05008683 if (!intel_get_shared_dpll(crtc, crtc_state, NULL)) {
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008684 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8685 pipe_name(crtc->pipe));
8686 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008687 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008688
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008689 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008690}
8691
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008692static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8693 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008694{
8695 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008696 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008697 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008698
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008699 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8700 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8701 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8702 & ~TU_SIZE_MASK;
8703 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8704 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8705 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8706}
8707
8708static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8709 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008710 struct intel_link_m_n *m_n,
8711 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008712{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008713 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008714 enum pipe pipe = crtc->pipe;
8715
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008716 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008717 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8718 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8719 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8720 & ~TU_SIZE_MASK;
8721 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8722 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8723 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008724 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8725 * gen < 8) and if DRRS is supported (to make sure the
8726 * registers are not unnecessarily read).
8727 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008728 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008729 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008730 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8731 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8732 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8733 & ~TU_SIZE_MASK;
8734 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8735 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8736 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8737 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008738 } else {
8739 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8740 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8741 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8742 & ~TU_SIZE_MASK;
8743 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8744 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8745 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8746 }
8747}
8748
8749void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008750 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008751{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008752 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008753 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8754 else
8755 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008756 &pipe_config->dp_m_n,
8757 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008758}
8759
Daniel Vetter72419202013-04-04 13:28:53 +02008760static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008761 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008762{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008763 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008764 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008765}
8766
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008767static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008768 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008769{
8770 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008771 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07008772 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8773 uint32_t ps_ctrl = 0;
8774 int id = -1;
8775 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008776
Chandra Kondurua1b22782015-04-07 15:28:45 -07008777 /* find scaler attached to this pipe */
8778 for (i = 0; i < crtc->num_scalers; i++) {
8779 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8780 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8781 id = i;
8782 pipe_config->pch_pfit.enabled = true;
8783 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8784 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8785 break;
8786 }
8787 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008788
Chandra Kondurua1b22782015-04-07 15:28:45 -07008789 scaler_state->scaler_id = id;
8790 if (id >= 0) {
8791 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8792 } else {
8793 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008794 }
8795}
8796
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008797static void
8798skylake_get_initial_plane_config(struct intel_crtc *crtc,
8799 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008800{
8801 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008802 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008803 struct intel_plane *plane = to_intel_plane(crtc->base.primary);
8804 enum plane_id plane_id = plane->id;
Ville Syrjäläeade6c82018-01-30 22:38:03 +02008805 enum pipe pipe;
James Ausmus4036c782017-11-13 10:11:28 -08008806 u32 val, base, offset, stride_mult, tiling, alpha;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008807 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008808 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008809 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008810 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008811
Ville Syrjäläeade6c82018-01-30 22:38:03 +02008812 if (!plane->get_hw_state(plane, &pipe))
Ville Syrjälä2924b8c2017-11-17 21:19:16 +02008813 return;
8814
Ville Syrjäläeade6c82018-01-30 22:38:03 +02008815 WARN_ON(pipe != crtc->pipe);
8816
Damien Lespiaud9806c92015-01-21 14:07:19 +00008817 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008818 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008819 DRM_DEBUG_KMS("failed to alloc fb\n");
8820 return;
8821 }
8822
Damien Lespiau1b842c82015-01-21 13:50:54 +00008823 fb = &intel_fb->base;
8824
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008825 fb->dev = dev;
8826
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008827 val = I915_READ(PLANE_CTL(pipe, plane_id));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008828
James Ausmusb5972772018-01-30 11:49:16 -02008829 if (INTEL_GEN(dev_priv) >= 11)
8830 pixel_format = val & ICL_PLANE_CTL_FORMAT_MASK;
8831 else
8832 pixel_format = val & PLANE_CTL_FORMAT_MASK;
James Ausmus4036c782017-11-13 10:11:28 -08008833
8834 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008835 alpha = I915_READ(PLANE_COLOR_CTL(pipe, plane_id));
James Ausmus4036c782017-11-13 10:11:28 -08008836 alpha &= PLANE_COLOR_ALPHA_MASK;
8837 } else {
8838 alpha = val & PLANE_CTL_ALPHA_MASK;
8839 }
8840
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008841 fourcc = skl_format_to_fourcc(pixel_format,
James Ausmus4036c782017-11-13 10:11:28 -08008842 val & PLANE_CTL_ORDER_RGBX, alpha);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008843 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008844
Damien Lespiau40f46282015-02-27 11:15:21 +00008845 tiling = val & PLANE_CTL_TILED_MASK;
8846 switch (tiling) {
8847 case PLANE_CTL_TILED_LINEAR:
Ben Widawsky2f075562017-03-24 14:29:48 -07008848 fb->modifier = DRM_FORMAT_MOD_LINEAR;
Damien Lespiau40f46282015-02-27 11:15:21 +00008849 break;
8850 case PLANE_CTL_TILED_X:
8851 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008852 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008853 break;
8854 case PLANE_CTL_TILED_Y:
Dhinakaran Pandiyan53867b42018-08-21 18:50:53 -07008855 if (val & PLANE_CTL_RENDER_DECOMPRESSION_ENABLE)
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008856 fb->modifier = I915_FORMAT_MOD_Y_TILED_CCS;
8857 else
8858 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008859 break;
8860 case PLANE_CTL_TILED_YF:
Dhinakaran Pandiyan53867b42018-08-21 18:50:53 -07008861 if (val & PLANE_CTL_RENDER_DECOMPRESSION_ENABLE)
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07008862 fb->modifier = I915_FORMAT_MOD_Yf_TILED_CCS;
8863 else
8864 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008865 break;
8866 default:
8867 MISSING_CASE(tiling);
8868 goto error;
8869 }
8870
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008871 base = I915_READ(PLANE_SURF(pipe, plane_id)) & 0xfffff000;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008872 plane_config->base = base;
8873
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008874 offset = I915_READ(PLANE_OFFSET(pipe, plane_id));
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008875
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008876 val = I915_READ(PLANE_SIZE(pipe, plane_id));
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008877 fb->height = ((val >> 16) & 0xfff) + 1;
8878 fb->width = ((val >> 0) & 0x1fff) + 1;
8879
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008880 val = I915_READ(PLANE_STRIDE(pipe, plane_id));
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008881 stride_mult = intel_fb_stride_alignment(fb, 0);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008882 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8883
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008884 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008885
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008886 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008887
Ville Syrjälä282e83e2017-11-17 21:19:12 +02008888 DRM_DEBUG_KMS("%s/%s with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8889 crtc->base.name, plane->base.name, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008890 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008891 plane_config->size);
8892
Damien Lespiau2d140302015-02-05 17:22:18 +00008893 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008894 return;
8895
8896error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01008897 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008898}
8899
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008900static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008901 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008902{
8903 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008904 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008905 uint32_t tmp;
8906
8907 tmp = I915_READ(PF_CTL(crtc->pipe));
8908
8909 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008910 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008911 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8912 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008913
8914 /* We currently do not free assignements of panel fitters on
8915 * ivb/hsw (since we don't use the higher upscaling modes which
8916 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008917 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008918 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8919 PF_PIPE_SEL_IVB(crtc->pipe));
8920 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008921 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008922}
8923
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008924static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008925 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008926{
8927 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008928 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008929 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008930 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008931 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008932
Imre Deak17290502016-02-12 18:55:11 +02008933 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8934 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008935 return false;
8936
Daniel Vettere143a212013-07-04 12:01:15 +02008937 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008938 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008939
Imre Deak17290502016-02-12 18:55:11 +02008940 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008941 tmp = I915_READ(PIPECONF(crtc->pipe));
8942 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008943 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008944
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008945 switch (tmp & PIPECONF_BPC_MASK) {
8946 case PIPECONF_6BPC:
8947 pipe_config->pipe_bpp = 18;
8948 break;
8949 case PIPECONF_8BPC:
8950 pipe_config->pipe_bpp = 24;
8951 break;
8952 case PIPECONF_10BPC:
8953 pipe_config->pipe_bpp = 30;
8954 break;
8955 case PIPECONF_12BPC:
8956 pipe_config->pipe_bpp = 36;
8957 break;
8958 default:
8959 break;
8960 }
8961
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008962 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8963 pipe_config->limited_color_range = true;
8964
Daniel Vetterab9412b2013-05-03 11:49:46 +02008965 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008966 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008967 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008968
Daniel Vetter88adfff2013-03-28 10:42:01 +01008969 pipe_config->has_pch_encoder = true;
8970
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008971 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8972 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8973 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008974
8975 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008976
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008977 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03008978 /*
8979 * The pipe->pch transcoder and pch transcoder->pll
8980 * mapping is fixed.
8981 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008982 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008983 } else {
8984 tmp = I915_READ(PCH_DPLL_SEL);
8985 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008986 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008987 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008988 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008989 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008990
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008991 pipe_config->shared_dpll =
8992 intel_get_shared_dpll_by_id(dev_priv, pll_id);
8993 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008994
Lucas De Marchiee1398b2018-03-20 15:06:33 -07008995 WARN_ON(!pll->info->funcs->get_hw_state(dev_priv, pll,
8996 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008997
8998 tmp = pipe_config->dpll_hw_state.dpll;
8999 pipe_config->pixel_multiplier =
9000 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9001 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009002
9003 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009004 } else {
9005 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009006 }
9007
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009008 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02009009 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009010
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009011 ironlake_get_pfit_config(crtc, pipe_config);
9012
Imre Deak17290502016-02-12 18:55:11 +02009013 ret = true;
9014
9015out:
9016 intel_display_power_put(dev_priv, power_domain);
9017
9018 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009019}
9020
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009021static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9022{
Chris Wilson91c8a322016-07-05 10:40:23 +01009023 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009024 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009025
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009026 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009027 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009028 pipe_name(crtc->pipe));
9029
Imre Deak75e39682018-08-06 12:58:39 +03009030 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_CTL2),
Imre Deak9c3a16c2017-08-14 18:15:30 +03009031 "Display power well on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009032 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009033 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9034 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +03009035 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009036 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009037 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01009038 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -05009039 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009040 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009041 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009042 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009043 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009044 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009045 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009046
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009047 /*
9048 * In theory we can still leave IRQs enabled, as long as only the HPD
9049 * interrupts remain enabled. We used to check for that, but since it's
9050 * gen-specific and since we only disable LCPLL after we fully disable
9051 * the interrupts, the check below should be enough.
9052 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009053 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009054}
9055
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009056static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9057{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01009058 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009059 return I915_READ(D_COMP_HSW);
9060 else
9061 return I915_READ(D_COMP_BDW);
9062}
9063
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009064static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9065{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01009066 if (IS_HASWELL(dev_priv)) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009067 mutex_lock(&dev_priv->pcu_lock);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009068 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9069 val))
Chris Wilson79cf2192016-08-24 11:16:07 +01009070 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01009071 mutex_unlock(&dev_priv->pcu_lock);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009072 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009073 I915_WRITE(D_COMP_BDW, val);
9074 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009075 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009076}
9077
9078/*
9079 * This function implements pieces of two sequences from BSpec:
9080 * - Sequence for display software to disable LCPLL
9081 * - Sequence for display software to allow package C8+
9082 * The steps implemented here are just the steps that actually touch the LCPLL
9083 * register. Callers should take care of disabling all the display engine
9084 * functions, doing the mode unset, fixing interrupts, etc.
9085 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009086static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9087 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009088{
9089 uint32_t val;
9090
9091 assert_can_disable_lcpll(dev_priv);
9092
9093 val = I915_READ(LCPLL_CTL);
9094
9095 if (switch_to_fclk) {
9096 val |= LCPLL_CD_SOURCE_FCLK;
9097 I915_WRITE(LCPLL_CTL, val);
9098
Imre Deakf53dd632016-06-28 13:37:32 +03009099 if (wait_for_us(I915_READ(LCPLL_CTL) &
9100 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009101 DRM_ERROR("Switching to FCLK failed\n");
9102
9103 val = I915_READ(LCPLL_CTL);
9104 }
9105
9106 val |= LCPLL_PLL_DISABLE;
9107 I915_WRITE(LCPLL_CTL, val);
9108 POSTING_READ(LCPLL_CTL);
9109
Chris Wilson24d84412016-06-30 15:33:07 +01009110 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009111 DRM_ERROR("LCPLL still locked\n");
9112
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009113 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009114 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009115 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009116 ndelay(100);
9117
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009118 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9119 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009120 DRM_ERROR("D_COMP RCOMP still in progress\n");
9121
9122 if (allow_power_down) {
9123 val = I915_READ(LCPLL_CTL);
9124 val |= LCPLL_POWER_DOWN_ALLOW;
9125 I915_WRITE(LCPLL_CTL, val);
9126 POSTING_READ(LCPLL_CTL);
9127 }
9128}
9129
9130/*
9131 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9132 * source.
9133 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009134static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009135{
9136 uint32_t val;
9137
9138 val = I915_READ(LCPLL_CTL);
9139
9140 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9141 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9142 return;
9143
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009144 /*
9145 * Make sure we're not on PC8 state before disabling PC8, otherwise
9146 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009147 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009148 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009149
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009150 if (val & LCPLL_POWER_DOWN_ALLOW) {
9151 val &= ~LCPLL_POWER_DOWN_ALLOW;
9152 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009153 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009154 }
9155
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009156 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009157 val |= D_COMP_COMP_FORCE;
9158 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009159 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009160
9161 val = I915_READ(LCPLL_CTL);
9162 val &= ~LCPLL_PLL_DISABLE;
9163 I915_WRITE(LCPLL_CTL, val);
9164
Chris Wilson93220c02016-06-30 15:33:08 +01009165 if (intel_wait_for_register(dev_priv,
9166 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
9167 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009168 DRM_ERROR("LCPLL not locked yet\n");
9169
9170 if (val & LCPLL_CD_SOURCE_FCLK) {
9171 val = I915_READ(LCPLL_CTL);
9172 val &= ~LCPLL_CD_SOURCE_FCLK;
9173 I915_WRITE(LCPLL_CTL, val);
9174
Imre Deakf53dd632016-06-28 13:37:32 +03009175 if (wait_for_us((I915_READ(LCPLL_CTL) &
9176 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009177 DRM_ERROR("Switching back to LCPLL failed\n");
9178 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009179
Mika Kuoppala59bad942015-01-16 11:34:40 +02009180 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03009181
Ville Syrjälä4c75b942016-10-31 22:37:12 +02009182 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03009183 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009184}
9185
Paulo Zanoni765dab672014-03-07 20:08:18 -03009186/*
9187 * Package states C8 and deeper are really deep PC states that can only be
9188 * reached when all the devices on the system allow it, so even if the graphics
9189 * device allows PC8+, it doesn't mean the system will actually get to these
9190 * states. Our driver only allows PC8+ when going into runtime PM.
9191 *
9192 * The requirements for PC8+ are that all the outputs are disabled, the power
9193 * well is disabled and most interrupts are disabled, and these are also
9194 * requirements for runtime PM. When these conditions are met, we manually do
9195 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9196 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9197 * hang the machine.
9198 *
9199 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9200 * the state of some registers, so when we come back from PC8+ we need to
9201 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9202 * need to take care of the registers kept by RC6. Notice that this happens even
9203 * if we don't put the device in PCI D3 state (which is what currently happens
9204 * because of the runtime PM support).
9205 *
9206 * For more, read "Display Sequences for Package C8" on the hardware
9207 * documentation.
9208 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009209void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009210{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009211 uint32_t val;
9212
Paulo Zanonic67a4702013-08-19 13:18:09 -03009213 DRM_DEBUG_KMS("Enabling package C8+\n");
9214
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009215 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009216 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9217 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9218 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9219 }
9220
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009221 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009222 hsw_disable_lcpll(dev_priv, true, true);
9223}
9224
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009225void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009226{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009227 uint32_t val;
9228
Paulo Zanonic67a4702013-08-19 13:18:09 -03009229 DRM_DEBUG_KMS("Disabling package C8+\n");
9230
9231 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02009232 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009233
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01009234 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009235 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9236 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9237 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9238 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009239}
9240
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009241static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9242 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009243{
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03009244 struct intel_atomic_state *state =
9245 to_intel_atomic_state(crtc_state->base.state);
9246
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009247 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Paulo Zanoni44a126b2017-03-22 15:58:45 -03009248 struct intel_encoder *encoder =
Ville Syrjälä5a0b3852018-05-18 18:29:27 +03009249 intel_get_crtc_new_encoder(state, crtc_state);
Paulo Zanoni44a126b2017-03-22 15:58:45 -03009250
9251 if (!intel_get_shared_dpll(crtc, crtc_state, encoder)) {
9252 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9253 pipe_name(crtc->pipe));
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009254 return -EINVAL;
Paulo Zanoni44a126b2017-03-22 15:58:45 -03009255 }
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009256 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03009257
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009258 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009259}
9260
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009261static void cannonlake_get_ddi_pll(struct drm_i915_private *dev_priv,
9262 enum port port,
9263 struct intel_crtc_state *pipe_config)
9264{
9265 enum intel_dpll_id id;
9266 u32 temp;
9267
9268 temp = I915_READ(DPCLKA_CFGCR0) & DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
Paulo Zanonidfbd4502017-08-25 16:40:04 -03009269 id = temp >> DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port);
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009270
9271 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL2))
9272 return;
9273
9274 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
9275}
9276
Paulo Zanoni970888e2018-05-21 17:25:44 -07009277static void icelake_get_ddi_pll(struct drm_i915_private *dev_priv,
9278 enum port port,
9279 struct intel_crtc_state *pipe_config)
9280{
9281 enum intel_dpll_id id;
9282 u32 temp;
9283
9284 /* TODO: TBT pll not implemented. */
9285 switch (port) {
9286 case PORT_A:
9287 case PORT_B:
9288 temp = I915_READ(DPCLKA_CFGCR0_ICL) &
9289 DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
9290 id = temp >> DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port);
9291
9292 if (WARN_ON(id != DPLL_ID_ICL_DPLL0 && id != DPLL_ID_ICL_DPLL1))
9293 return;
9294 break;
9295 case PORT_C:
9296 id = DPLL_ID_ICL_MGPLL1;
9297 break;
9298 case PORT_D:
9299 id = DPLL_ID_ICL_MGPLL2;
9300 break;
9301 case PORT_E:
9302 id = DPLL_ID_ICL_MGPLL3;
9303 break;
9304 case PORT_F:
9305 id = DPLL_ID_ICL_MGPLL4;
9306 break;
9307 default:
9308 MISSING_CASE(port);
9309 return;
9310 }
9311
9312 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
9313}
9314
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309315static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9316 enum port port,
9317 struct intel_crtc_state *pipe_config)
9318{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009319 enum intel_dpll_id id;
9320
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309321 switch (port) {
9322 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +02009323 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309324 break;
9325 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +02009326 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309327 break;
9328 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +02009329 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309330 break;
9331 default:
9332 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009333 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309334 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009335
9336 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309337}
9338
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009339static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9340 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009341 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009342{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009343 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009344 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009345
9346 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009347 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009348
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009349 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009350 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009351
9352 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009353}
9354
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009355static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9356 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009357 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009358{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009359 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009360 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009361
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009362 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009363 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009364 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009365 break;
9366 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009367 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009368 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009369 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009370 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009371 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02009372 case PORT_CLK_SEL_LCPLL_810:
9373 id = DPLL_ID_LCPLL_810;
9374 break;
9375 case PORT_CLK_SEL_LCPLL_1350:
9376 id = DPLL_ID_LCPLL_1350;
9377 break;
9378 case PORT_CLK_SEL_LCPLL_2700:
9379 id = DPLL_ID_LCPLL_2700;
9380 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009381 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07009382 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009383 /* fall through */
9384 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009385 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009386 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009387
9388 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009389}
9390
Jani Nikulacf304292016-03-18 17:05:41 +02009391static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9392 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009393 u64 *power_domain_mask)
Jani Nikulacf304292016-03-18 17:05:41 +02009394{
9395 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009396 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +02009397 enum intel_display_power_domain power_domain;
9398 u32 tmp;
9399
Imre Deakd9a7bc62016-05-12 16:18:50 +03009400 /*
9401 * The pipe->transcoder mapping is fixed with the exception of the eDP
9402 * transcoder handled below.
9403 */
Jani Nikulacf304292016-03-18 17:05:41 +02009404 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9405
9406 /*
9407 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9408 * consistency and less surprising code; it's in always on power).
9409 */
9410 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9411 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9412 enum pipe trans_edp_pipe;
9413 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9414 default:
9415 WARN(1, "unknown pipe linked to edp transcoder\n");
Gustavo A. R. Silvaf0d759f2018-06-28 17:35:41 -05009416 /* fall through */
Jani Nikulacf304292016-03-18 17:05:41 +02009417 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9418 case TRANS_DDI_EDP_INPUT_A_ON:
9419 trans_edp_pipe = PIPE_A;
9420 break;
9421 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9422 trans_edp_pipe = PIPE_B;
9423 break;
9424 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9425 trans_edp_pipe = PIPE_C;
9426 break;
9427 }
9428
9429 if (trans_edp_pipe == crtc->pipe)
9430 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9431 }
9432
9433 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9434 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9435 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009436 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikulacf304292016-03-18 17:05:41 +02009437
9438 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9439
9440 return tmp & PIPECONF_ENABLE;
9441}
9442
Jani Nikula4d1de972016-03-18 17:05:42 +02009443static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9444 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009445 u64 *power_domain_mask)
Jani Nikula4d1de972016-03-18 17:05:42 +02009446{
9447 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009448 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +02009449 enum intel_display_power_domain power_domain;
9450 enum port port;
9451 enum transcoder cpu_transcoder;
9452 u32 tmp;
9453
Jani Nikula4d1de972016-03-18 17:05:42 +02009454 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9455 if (port == PORT_A)
9456 cpu_transcoder = TRANSCODER_DSI_A;
9457 else
9458 cpu_transcoder = TRANSCODER_DSI_C;
9459
9460 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9461 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9462 continue;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009463 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikula4d1de972016-03-18 17:05:42 +02009464
Imre Deakdb18b6a2016-03-24 12:41:40 +02009465 /*
9466 * The PLL needs to be enabled with a valid divider
9467 * configuration, otherwise accessing DSI registers will hang
9468 * the machine. See BSpec North Display Engine
9469 * registers/MIPI[BXT]. We can break out here early, since we
9470 * need the same DSI PLL to be enabled for both DSI ports.
9471 */
Jani Nikulae5186342018-07-05 16:25:08 +03009472 if (!bxt_dsi_pll_is_enabled(dev_priv))
Imre Deakdb18b6a2016-03-24 12:41:40 +02009473 break;
9474
Jani Nikula4d1de972016-03-18 17:05:42 +02009475 /* XXX: this works for video mode only */
9476 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9477 if (!(tmp & DPI_ENABLE))
9478 continue;
9479
9480 tmp = I915_READ(MIPI_CTRL(port));
9481 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9482 continue;
9483
9484 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +02009485 break;
9486 }
9487
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009488 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +02009489}
9490
Daniel Vetter26804af2014-06-25 22:01:55 +03009491static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009492 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009493{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009494 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009495 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009496 enum port port;
9497 uint32_t tmp;
9498
9499 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9500
9501 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9502
Paulo Zanoni970888e2018-05-21 17:25:44 -07009503 if (IS_ICELAKE(dev_priv))
9504 icelake_get_ddi_pll(dev_priv, port, pipe_config);
9505 else if (IS_CANNONLAKE(dev_priv))
Kahola, Mika8b0f7e02017-06-09 15:26:03 -07009506 cannonlake_get_ddi_pll(dev_priv, port, pipe_config);
9507 else if (IS_GEN9_BC(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009508 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009509 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309510 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009511 else
9512 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009513
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009514 pll = pipe_config->shared_dpll;
9515 if (pll) {
Lucas De Marchiee1398b2018-03-20 15:06:33 -07009516 WARN_ON(!pll->info->funcs->get_hw_state(dev_priv, pll,
9517 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009518 }
9519
Daniel Vetter26804af2014-06-25 22:01:55 +03009520 /*
9521 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9522 * DDI E. So just check whether this pipe is wired to DDI E and whether
9523 * the PCH transcoder is on.
9524 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009525 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +00009526 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009527 pipe_config->has_pch_encoder = true;
9528
9529 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9530 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9531 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9532
9533 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9534 }
9535}
9536
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009537static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009538 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009539{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009540 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02009541 enum intel_display_power_domain power_domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009542 u64 power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009543 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009544
Imre Deake79dfb52017-07-20 01:50:57 +03009545 intel_crtc_init_scalers(crtc, pipe_config);
Imre Deak5fb9dad2017-07-20 14:28:20 +03009546
Imre Deak17290502016-02-12 18:55:11 +02009547 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9548 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009549 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009550 power_domain_mask = BIT_ULL(power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009551
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009552 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009553
Jani Nikulacf304292016-03-18 17:05:41 +02009554 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009555
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009556 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009557 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9558 WARN_ON(active);
9559 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +02009560 }
9561
Jani Nikulacf304292016-03-18 17:05:41 +02009562 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009563 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009564
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009565 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +02009566 haswell_get_ddi_port_state(crtc, pipe_config);
9567 intel_get_pipe_timings(crtc, pipe_config);
9568 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009569
Jani Nikulabc58be62016-03-18 17:05:39 +02009570 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009571
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009572 pipe_config->gamma_mode =
9573 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9574
Rodrigo Vivibd30ca22017-09-26 14:13:46 -07009575 if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9) {
Shashank Sharmab22ca992017-07-24 19:19:32 +05309576 u32 tmp = I915_READ(PIPEMISC(crtc->pipe));
9577 bool clrspace_yuv = tmp & PIPEMISC_OUTPUT_COLORSPACE_YUV;
9578
Rodrigo Vivibd30ca22017-09-26 14:13:46 -07009579 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
Shashank Sharmab22ca992017-07-24 19:19:32 +05309580 bool blend_mode_420 = tmp &
9581 PIPEMISC_YUV420_MODE_FULL_BLEND;
9582
9583 pipe_config->ycbcr420 = tmp & PIPEMISC_YUV420_ENABLE;
9584 if (pipe_config->ycbcr420 != clrspace_yuv ||
9585 pipe_config->ycbcr420 != blend_mode_420)
9586 DRM_DEBUG_KMS("Bad 4:2:0 mode (%08x)\n", tmp);
9587 } else if (clrspace_yuv) {
9588 DRM_DEBUG_KMS("YCbCr 4:2:0 Unsupported\n");
9589 }
9590 }
9591
Imre Deak17290502016-02-12 18:55:11 +02009592 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9593 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009594 power_domain_mask |= BIT_ULL(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009595 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009596 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009597 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009598 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009599 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009600
Maarten Lankhorst24f28452017-11-22 19:39:01 +01009601 if (hsw_crtc_supports_ips(crtc)) {
9602 if (IS_HASWELL(dev_priv))
9603 pipe_config->ips_enabled = I915_READ(IPS_CTL) & IPS_ENABLE;
9604 else {
9605 /*
9606 * We cannot readout IPS state on broadwell, set to
9607 * true so we can set it to a defined state on first
9608 * commit.
9609 */
9610 pipe_config->ips_enabled = true;
9611 }
9612 }
9613
Jani Nikula4d1de972016-03-18 17:05:42 +02009614 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9615 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009616 pipe_config->pixel_multiplier =
9617 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9618 } else {
9619 pipe_config->pixel_multiplier = 1;
9620 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009621
Imre Deak17290502016-02-12 18:55:11 +02009622out:
9623 for_each_power_domain(power_domain, power_domain_mask)
9624 intel_display_power_put(dev_priv, power_domain);
9625
Jani Nikulacf304292016-03-18 17:05:41 +02009626 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009627}
9628
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009629static u32 intel_cursor_base(const struct intel_plane_state *plane_state)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009630{
9631 struct drm_i915_private *dev_priv =
9632 to_i915(plane_state->base.plane->dev);
9633 const struct drm_framebuffer *fb = plane_state->base.fb;
9634 const struct drm_i915_gem_object *obj = intel_fb_obj(fb);
9635 u32 base;
9636
9637 if (INTEL_INFO(dev_priv)->cursor_needs_physical)
9638 base = obj->phys_handle->busaddr;
9639 else
9640 base = intel_plane_ggtt_offset(plane_state);
9641
Ville Syrjäläc11ada02018-09-07 18:24:04 +03009642 base += plane_state->color_plane[0].offset;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009643
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009644 /* ILK+ do this automagically */
9645 if (HAS_GMCH_DISPLAY(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009646 plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009647 base += (plane_state->base.crtc_h *
9648 plane_state->base.crtc_w - 1) * fb->format->cpp[0];
9649
9650 return base;
9651}
9652
Ville Syrjäläed270222017-03-27 21:55:36 +03009653static u32 intel_cursor_position(const struct intel_plane_state *plane_state)
9654{
9655 int x = plane_state->base.crtc_x;
9656 int y = plane_state->base.crtc_y;
9657 u32 pos = 0;
9658
9659 if (x < 0) {
9660 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9661 x = -x;
9662 }
9663 pos |= x << CURSOR_X_SHIFT;
9664
9665 if (y < 0) {
9666 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9667 y = -y;
9668 }
9669 pos |= y << CURSOR_Y_SHIFT;
9670
9671 return pos;
9672}
9673
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009674static bool intel_cursor_size_ok(const struct intel_plane_state *plane_state)
9675{
9676 const struct drm_mode_config *config =
9677 &plane_state->base.plane->dev->mode_config;
9678 int width = plane_state->base.crtc_w;
9679 int height = plane_state->base.crtc_h;
9680
9681 return width > 0 && width <= config->cursor_width &&
9682 height > 0 && height <= config->cursor_height;
9683}
9684
Ville Syrjälä659056f2017-03-27 21:55:39 +03009685static int intel_check_cursor(struct intel_crtc_state *crtc_state,
9686 struct intel_plane_state *plane_state)
9687{
9688 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälädf79cf42018-09-11 18:01:39 +03009689 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009690 int src_x, src_y;
9691 u32 offset;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009692 int ret;
9693
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +02009694 ret = drm_atomic_helper_check_plane_state(&plane_state->base,
9695 &crtc_state->base,
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +02009696 DRM_PLANE_HELPER_NO_SCALING,
9697 DRM_PLANE_HELPER_NO_SCALING,
9698 true, true);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009699 if (ret)
9700 return ret;
9701
9702 if (!fb)
9703 return 0;
9704
9705 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
9706 DRM_DEBUG_KMS("cursor cannot be tiled\n");
9707 return -EINVAL;
9708 }
9709
Ville Syrjäläf5929c52018-09-07 18:24:06 +03009710 intel_fill_fb_ggtt_view(&plane_state->view, fb, rotation);
Ville Syrjälädf79cf42018-09-11 18:01:39 +03009711 plane_state->color_plane[0].stride = intel_fb_pitch(fb, 0, rotation);
9712
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009713 src_x = plane_state->base.src_x >> 16;
9714 src_y = plane_state->base.src_y >> 16;
9715
9716 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
Ville Syrjälä6d19a442018-09-07 18:24:01 +03009717 offset = intel_plane_compute_aligned_offset(&src_x, &src_y,
9718 plane_state, 0);
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009719
9720 if (src_x != 0 || src_y != 0) {
9721 DRM_DEBUG_KMS("Arbitrary cursor panning not supported\n");
9722 return -EINVAL;
9723 }
9724
Ville Syrjäläc11ada02018-09-07 18:24:04 +03009725 plane_state->color_plane[0].offset = offset;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009726
Ville Syrjälä659056f2017-03-27 21:55:39 +03009727 return 0;
9728}
9729
Ville Syrjäläddd57132018-09-07 18:24:02 +03009730static unsigned int
9731i845_cursor_max_stride(struct intel_plane *plane,
9732 u32 pixel_format, u64 modifier,
9733 unsigned int rotation)
9734{
9735 return 2048;
9736}
9737
Ville Syrjälä292889e2017-03-17 23:18:01 +02009738static u32 i845_cursor_ctl(const struct intel_crtc_state *crtc_state,
9739 const struct intel_plane_state *plane_state)
9740{
Ville Syrjälä292889e2017-03-17 23:18:01 +02009741 return CURSOR_ENABLE |
9742 CURSOR_GAMMA_ENABLE |
9743 CURSOR_FORMAT_ARGB |
Ville Syrjälädf79cf42018-09-11 18:01:39 +03009744 CURSOR_STRIDE(plane_state->color_plane[0].stride);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009745}
9746
Ville Syrjälä659056f2017-03-27 21:55:39 +03009747static bool i845_cursor_size_ok(const struct intel_plane_state *plane_state)
9748{
Ville Syrjälä659056f2017-03-27 21:55:39 +03009749 int width = plane_state->base.crtc_w;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009750
9751 /*
9752 * 845g/865g are only limited by the width of their cursors,
9753 * the height is arbitrary up to the precision of the register.
9754 */
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009755 return intel_cursor_size_ok(plane_state) && IS_ALIGNED(width, 64);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009756}
9757
Ville Syrjäläeb0f5042018-08-28 17:27:06 +03009758static int i845_check_cursor(struct intel_crtc_state *crtc_state,
Ville Syrjälä659056f2017-03-27 21:55:39 +03009759 struct intel_plane_state *plane_state)
9760{
9761 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009762 int ret;
9763
9764 ret = intel_check_cursor(crtc_state, plane_state);
9765 if (ret)
9766 return ret;
9767
9768 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009769 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009770 return 0;
9771
9772 /* Check for which cursor types we support */
9773 if (!i845_cursor_size_ok(plane_state)) {
9774 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9775 plane_state->base.crtc_w,
9776 plane_state->base.crtc_h);
9777 return -EINVAL;
9778 }
9779
Ville Syrjälädf79cf42018-09-11 18:01:39 +03009780 WARN_ON(plane_state->base.visible &&
9781 plane_state->color_plane[0].stride != fb->pitches[0]);
9782
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009783 switch (fb->pitches[0]) {
Chris Wilson560b85b2010-08-07 11:01:38 +01009784 case 256:
9785 case 512:
9786 case 1024:
9787 case 2048:
Ville Syrjälädc41c152014-08-13 11:57:05 +03009788 break;
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009789 default:
9790 DRM_DEBUG_KMS("Invalid cursor stride (%u)\n",
9791 fb->pitches[0]);
9792 return -EINVAL;
Chris Wilson560b85b2010-08-07 11:01:38 +01009793 }
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009794
Ville Syrjälä659056f2017-03-27 21:55:39 +03009795 plane_state->ctl = i845_cursor_ctl(crtc_state, plane_state);
9796
9797 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009798}
9799
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009800static void i845_update_cursor(struct intel_plane *plane,
9801 const struct intel_crtc_state *crtc_state,
Chris Wilson560b85b2010-08-07 11:01:38 +01009802 const struct intel_plane_state *plane_state)
9803{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009804 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009805 u32 cntl = 0, base = 0, pos = 0, size = 0;
9806 unsigned long irqflags;
Chris Wilson560b85b2010-08-07 11:01:38 +01009807
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009808 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009809 unsigned int width = plane_state->base.crtc_w;
9810 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009811
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009812 cntl = plane_state->ctl;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009813 size = (height << 12) | width;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009814
9815 base = intel_cursor_base(plane_state);
9816 pos = intel_cursor_position(plane_state);
Chris Wilson4b0e3332014-05-30 16:35:26 +03009817 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009818
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009819 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9820
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009821 /* On these chipsets we can only modify the base/size/stride
9822 * whilst the cursor is disabled.
9823 */
9824 if (plane->cursor.base != base ||
9825 plane->cursor.size != size ||
9826 plane->cursor.cntl != cntl) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009827 I915_WRITE_FW(CURCNTR(PIPE_A), 0);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009828 I915_WRITE_FW(CURBASE(PIPE_A), base);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009829 I915_WRITE_FW(CURSIZE, size);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009830 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009831 I915_WRITE_FW(CURCNTR(PIPE_A), cntl);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009832
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +03009833 plane->cursor.base = base;
9834 plane->cursor.size = size;
9835 plane->cursor.cntl = cntl;
9836 } else {
9837 I915_WRITE_FW(CURPOS(PIPE_A), pos);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009838 }
9839
Ville Syrjälä75343a42017-03-27 21:55:38 +03009840 POSTING_READ_FW(CURCNTR(PIPE_A));
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009841
9842 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
9843}
9844
9845static void i845_disable_cursor(struct intel_plane *plane,
9846 struct intel_crtc *crtc)
9847{
9848 i845_update_cursor(plane, NULL, NULL);
Chris Wilson560b85b2010-08-07 11:01:38 +01009849}
9850
Ville Syrjäläeade6c82018-01-30 22:38:03 +02009851static bool i845_cursor_get_hw_state(struct intel_plane *plane,
9852 enum pipe *pipe)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02009853{
9854 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9855 enum intel_display_power_domain power_domain;
9856 bool ret;
9857
9858 power_domain = POWER_DOMAIN_PIPE(PIPE_A);
9859 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9860 return false;
9861
9862 ret = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
9863
Ville Syrjäläeade6c82018-01-30 22:38:03 +02009864 *pipe = PIPE_A;
9865
Ville Syrjälä51f5a0962017-11-17 21:19:08 +02009866 intel_display_power_put(dev_priv, power_domain);
9867
9868 return ret;
9869}
9870
Ville Syrjäläddd57132018-09-07 18:24:02 +03009871static unsigned int
9872i9xx_cursor_max_stride(struct intel_plane *plane,
9873 u32 pixel_format, u64 modifier,
9874 unsigned int rotation)
9875{
9876 return plane->base.dev->mode_config.cursor_width * 4;
9877}
9878
Ville Syrjälä292889e2017-03-17 23:18:01 +02009879static u32 i9xx_cursor_ctl(const struct intel_crtc_state *crtc_state,
9880 const struct intel_plane_state *plane_state)
9881{
9882 struct drm_i915_private *dev_priv =
9883 to_i915(plane_state->base.plane->dev);
9884 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
José Roberto de Souzac894d632018-05-18 13:15:47 -07009885 u32 cntl = 0;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009886
Ville Syrjäläe876b782018-01-30 22:38:05 +02009887 if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
9888 cntl |= MCURSOR_TRICKLE_FEED_DISABLE;
9889
José Roberto de Souzac894d632018-05-18 13:15:47 -07009890 if (INTEL_GEN(dev_priv) <= 10) {
9891 cntl |= MCURSOR_GAMMA_ENABLE;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009892
José Roberto de Souzac894d632018-05-18 13:15:47 -07009893 if (HAS_DDI(dev_priv))
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02009894 cntl |= MCURSOR_PIPE_CSC_ENABLE;
José Roberto de Souzac894d632018-05-18 13:15:47 -07009895 }
Ville Syrjälä292889e2017-03-17 23:18:01 +02009896
Ville Syrjälä32ea06b2018-01-30 22:38:01 +02009897 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
9898 cntl |= MCURSOR_PIPE_SELECT(crtc->pipe);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009899
9900 switch (plane_state->base.crtc_w) {
9901 case 64:
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02009902 cntl |= MCURSOR_MODE_64_ARGB_AX;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009903 break;
9904 case 128:
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02009905 cntl |= MCURSOR_MODE_128_ARGB_AX;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009906 break;
9907 case 256:
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02009908 cntl |= MCURSOR_MODE_256_ARGB_AX;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009909 break;
9910 default:
9911 MISSING_CASE(plane_state->base.crtc_w);
9912 return 0;
9913 }
9914
Robert Fossc2c446a2017-05-19 16:50:17 -04009915 if (plane_state->base.rotation & DRM_MODE_ROTATE_180)
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02009916 cntl |= MCURSOR_ROTATE_180;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009917
9918 return cntl;
9919}
9920
Ville Syrjälä659056f2017-03-27 21:55:39 +03009921static bool i9xx_cursor_size_ok(const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009922{
Ville Syrjälä024faac2017-03-27 21:55:42 +03009923 struct drm_i915_private *dev_priv =
9924 to_i915(plane_state->base.plane->dev);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009925 int width = plane_state->base.crtc_w;
9926 int height = plane_state->base.crtc_h;
Chris Wilson560b85b2010-08-07 11:01:38 +01009927
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009928 if (!intel_cursor_size_ok(plane_state))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009929 return false;
9930
Ville Syrjälä024faac2017-03-27 21:55:42 +03009931 /* Cursor width is limited to a few power-of-two sizes */
9932 switch (width) {
Ville Syrjälä659056f2017-03-27 21:55:39 +03009933 case 256:
9934 case 128:
Ville Syrjälä659056f2017-03-27 21:55:39 +03009935 case 64:
9936 break;
9937 default:
9938 return false;
9939 }
9940
Ville Syrjälädc41c152014-08-13 11:57:05 +03009941 /*
Ville Syrjälä024faac2017-03-27 21:55:42 +03009942 * IVB+ have CUR_FBC_CTL which allows an arbitrary cursor
9943 * height from 8 lines up to the cursor width, when the
9944 * cursor is not rotated. Everything else requires square
9945 * cursors.
Ville Syrjälädc41c152014-08-13 11:57:05 +03009946 */
Ville Syrjälä024faac2017-03-27 21:55:42 +03009947 if (HAS_CUR_FBC(dev_priv) &&
Dave Airliea82256b2017-05-30 15:25:28 +10009948 plane_state->base.rotation & DRM_MODE_ROTATE_0) {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009949 if (height < 8 || height > width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009950 return false;
9951 } else {
Ville Syrjälä024faac2017-03-27 21:55:42 +03009952 if (height != width)
Ville Syrjälädc41c152014-08-13 11:57:05 +03009953 return false;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009954 }
9955
9956 return true;
9957}
9958
Ville Syrjäläeb0f5042018-08-28 17:27:06 +03009959static int i9xx_check_cursor(struct intel_crtc_state *crtc_state,
Ville Syrjälä659056f2017-03-27 21:55:39 +03009960 struct intel_plane_state *plane_state)
9961{
Ville Syrjäläeb0f5042018-08-28 17:27:06 +03009962 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009963 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9964 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009965 enum pipe pipe = plane->pipe;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009966 int ret;
9967
9968 ret = intel_check_cursor(crtc_state, plane_state);
9969 if (ret)
9970 return ret;
9971
9972 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009973 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009974 return 0;
9975
9976 /* Check for which cursor types we support */
9977 if (!i9xx_cursor_size_ok(plane_state)) {
9978 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9979 plane_state->base.crtc_w,
9980 plane_state->base.crtc_h);
9981 return -EINVAL;
9982 }
9983
Ville Syrjälädf79cf42018-09-11 18:01:39 +03009984 WARN_ON(plane_state->base.visible &&
9985 plane_state->color_plane[0].stride != fb->pitches[0]);
9986
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009987 if (fb->pitches[0] != plane_state->base.crtc_w * fb->format->cpp[0]) {
9988 DRM_DEBUG_KMS("Invalid cursor stride (%u) (cursor width %d)\n",
9989 fb->pitches[0], plane_state->base.crtc_w);
9990 return -EINVAL;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009991 }
9992
9993 /*
9994 * There's something wrong with the cursor on CHV pipe C.
9995 * If it straddles the left edge of the screen then
9996 * moving it away from the edge or disabling it often
9997 * results in a pipe underrun, and often that can lead to
9998 * dead pipe (constant underrun reported, and it scans
9999 * out just a solid color). To recover from that, the
10000 * display power well must be turned off and on again.
10001 * Refuse the put the cursor into that compromised position.
10002 */
10003 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_C &&
10004 plane_state->base.visible && plane_state->base.crtc_x < 0) {
10005 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
10006 return -EINVAL;
10007 }
10008
10009 plane_state->ctl = i9xx_cursor_ctl(crtc_state, plane_state);
10010
10011 return 0;
10012}
10013
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010014static void i9xx_update_cursor(struct intel_plane *plane,
10015 const struct intel_crtc_state *crtc_state,
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010016 const struct intel_plane_state *plane_state)
10017{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030010018 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
10019 enum pipe pipe = plane->pipe;
Ville Syrjälä024faac2017-03-27 21:55:42 +030010020 u32 cntl = 0, base = 0, pos = 0, fbc_ctl = 0;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010021 unsigned long irqflags;
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010022
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010023 if (plane_state && plane_state->base.visible) {
Ville Syrjäläa0864d52017-03-23 21:27:09 +020010024 cntl = plane_state->ctl;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010025
Ville Syrjälä024faac2017-03-27 21:55:42 +030010026 if (plane_state->base.crtc_h != plane_state->base.crtc_w)
10027 fbc_ctl = CUR_FBC_CTL_EN | (plane_state->base.crtc_h - 1);
10028
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010029 base = intel_cursor_base(plane_state);
10030 pos = intel_cursor_position(plane_state);
10031 }
10032
10033 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
10034
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010035 /*
10036 * On some platforms writing CURCNTR first will also
10037 * cause CURPOS to be armed by the CURBASE write.
10038 * Without the CURCNTR write the CURPOS write would
Ville Syrjälä8753d2b2017-07-14 18:52:27 +030010039 * arm itself. Thus we always start the full update
10040 * with a CURCNTR write.
10041 *
10042 * On other platforms CURPOS always requires the
10043 * CURBASE write to arm the update. Additonally
10044 * a write to any of the cursor register will cancel
10045 * an already armed cursor update. Thus leaving out
10046 * the CURBASE write after CURPOS could lead to a
10047 * cursor that doesn't appear to move, or even change
10048 * shape. Thus we always write CURBASE.
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010049 *
10050 * CURCNTR and CUR_FBC_CTL are always
10051 * armed by the CURBASE write only.
10052 */
10053 if (plane->cursor.base != base ||
Ville Syrjälä024faac2017-03-27 21:55:42 +030010054 plane->cursor.size != fbc_ctl ||
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010055 plane->cursor.cntl != cntl) {
10056 I915_WRITE_FW(CURCNTR(pipe), cntl);
10057 if (HAS_CUR_FBC(dev_priv))
10058 I915_WRITE_FW(CUR_FBC_CTL(pipe), fbc_ctl);
10059 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä75343a42017-03-27 21:55:38 +030010060 I915_WRITE_FW(CURBASE(pipe), base);
10061
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010062 plane->cursor.base = base;
10063 plane->cursor.size = fbc_ctl;
10064 plane->cursor.cntl = cntl;
10065 } else {
10066 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä8753d2b2017-07-14 18:52:27 +030010067 I915_WRITE_FW(CURBASE(pipe), base);
Ville Syrjäläe11ffdd2017-03-27 21:55:46 +030010068 }
10069
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010070 POSTING_READ_FW(CURBASE(pipe));
10071
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010072 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010073}
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010074
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010075static void i9xx_disable_cursor(struct intel_plane *plane,
10076 struct intel_crtc *crtc)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010077{
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030010078 i9xx_update_cursor(plane, NULL, NULL);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010079}
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010080
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010081static bool i9xx_cursor_get_hw_state(struct intel_plane *plane,
10082 enum pipe *pipe)
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010083{
10084 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
10085 enum intel_display_power_domain power_domain;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010086 bool ret;
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010087 u32 val;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010088
10089 /*
10090 * Not 100% correct for planes that can move between pipes,
10091 * but that's only the case for gen2-3 which don't have any
10092 * display power wells.
10093 */
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010094 power_domain = POWER_DOMAIN_PIPE(plane->pipe);
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010095 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10096 return false;
10097
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010098 val = I915_READ(CURCNTR(plane->pipe));
10099
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +020010100 ret = val & MCURSOR_MODE;
Ville Syrjäläeade6c82018-01-30 22:38:03 +020010101
10102 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
10103 *pipe = plane->pipe;
10104 else
10105 *pipe = (val & MCURSOR_PIPE_SELECT_MASK) >>
10106 MCURSOR_PIPE_SELECT_SHIFT;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020010107
10108 intel_display_power_put(dev_priv, power_domain);
10109
10110 return ret;
10111}
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010112
Jesse Barnes79e53942008-11-07 14:24:08 -080010113/* VESA 640x480x72Hz mode to set on the pipe */
Ville Syrjäläbacdcd52017-05-18 22:38:37 +030010114static const struct drm_display_mode load_detect_mode = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010115 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10116 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10117};
10118
Daniel Vettera8bb6812014-02-10 18:00:39 +010010119struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +000010120intel_framebuffer_create(struct drm_i915_gem_object *obj,
10121 struct drm_mode_fb_cmd2 *mode_cmd)
Chris Wilsond2dff872011-04-19 08:36:26 +010010122{
10123 struct intel_framebuffer *intel_fb;
10124 int ret;
10125
10126 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010127 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010128 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010129
Chris Wilson24dbf512017-02-15 10:59:18 +000010130 ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010131 if (ret)
10132 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010133
10134 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010135
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010136err:
10137 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010138 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010139}
10140
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010141static int intel_modeset_disable_planes(struct drm_atomic_state *state,
10142 struct drm_crtc *crtc)
Chris Wilsond2dff872011-04-19 08:36:26 +010010143{
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010144 struct drm_plane *plane;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010145 struct drm_plane_state *plane_state;
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010146 int ret, i;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010147
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010148 ret = drm_atomic_add_affected_planes(state, crtc);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010149 if (ret)
10150 return ret;
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010151
10152 for_each_new_plane_in_state(state, plane, plane_state, i) {
10153 if (plane_state->crtc != crtc)
10154 continue;
10155
10156 ret = drm_atomic_set_crtc_for_plane(plane_state, NULL);
10157 if (ret)
10158 return ret;
10159
10160 drm_atomic_set_fb_for_plane(plane_state, NULL);
10161 }
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010162
10163 return 0;
10164}
10165
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020010166int intel_get_load_detect_pipe(struct drm_connector *connector,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +030010167 const struct drm_display_mode *mode,
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020010168 struct intel_load_detect_pipe *old,
10169 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010170{
10171 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010172 struct intel_encoder *intel_encoder =
10173 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010174 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010175 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010176 struct drm_crtc *crtc = NULL;
10177 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020010178 struct drm_i915_private *dev_priv = to_i915(dev);
Rob Clark51fd3712013-11-19 12:10:12 -050010179 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010180 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010181 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010182 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010183 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010184
Chris Wilsond2dff872011-04-19 08:36:26 +010010185 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010186 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010187 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010188
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010189 old->restore_state = NULL;
10190
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020010191 WARN_ON(!drm_modeset_is_locked(&config->connection_mutex));
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010192
Jesse Barnes79e53942008-11-07 14:24:08 -080010193 /*
10194 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010195 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010196 * - if the connector already has an assigned crtc, use it (but make
10197 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010198 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010199 * - try to find the first unused crtc that can drive this connector,
10200 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010201 */
10202
10203 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010204 if (connector->state->crtc) {
10205 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010206
Rob Clark51fd3712013-11-19 12:10:12 -050010207 ret = drm_modeset_lock(&crtc->mutex, ctx);
10208 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010209 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010010210
10211 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010212 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080010213 }
10214
10215 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010216 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010217 i++;
10218 if (!(encoder->possible_crtcs & (1 << i)))
10219 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010220
10221 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10222 if (ret)
10223 goto fail;
10224
10225 if (possible_crtc->state->enable) {
10226 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030010227 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010228 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030010229
10230 crtc = possible_crtc;
10231 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010232 }
10233
10234 /*
10235 * If we didn't find an unused CRTC, don't use any.
10236 */
10237 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010238 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +030010239 ret = -ENODEV;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010240 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010241 }
10242
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010243found:
10244 intel_crtc = to_intel_crtc(crtc);
10245
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010246 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010247 restore_state = drm_atomic_state_alloc(dev);
10248 if (!state || !restore_state) {
10249 ret = -ENOMEM;
10250 goto fail;
10251 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010252
10253 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010254 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010255
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010256 connector_state = drm_atomic_get_connector_state(state, connector);
10257 if (IS_ERR(connector_state)) {
10258 ret = PTR_ERR(connector_state);
10259 goto fail;
10260 }
10261
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010262 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10263 if (ret)
10264 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010265
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010266 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10267 if (IS_ERR(crtc_state)) {
10268 ret = PTR_ERR(crtc_state);
10269 goto fail;
10270 }
10271
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010272 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010273
Chris Wilson64927112011-04-20 07:25:26 +010010274 if (!mode)
10275 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010276
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010277 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010278 if (ret)
10279 goto fail;
10280
Ville Syrjälä20bdc112017-12-20 10:35:45 +010010281 ret = intel_modeset_disable_planes(state, crtc);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010282 if (ret)
10283 goto fail;
10284
10285 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10286 if (!ret)
10287 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
Ville Syrjäläbe90cc32018-03-22 17:23:12 +020010288 if (!ret)
10289 ret = drm_atomic_add_affected_planes(restore_state, crtc);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010290 if (ret) {
10291 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10292 goto fail;
10293 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010294
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010010295 ret = drm_atomic_commit(state);
10296 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010010297 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010298 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010299 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010300
10301 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +000010302 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +010010303
Jesse Barnes79e53942008-11-07 14:24:08 -080010304 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020010305 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010306 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010307
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010308fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +010010309 if (state) {
10310 drm_atomic_state_put(state);
10311 state = NULL;
10312 }
10313 if (restore_state) {
10314 drm_atomic_state_put(restore_state);
10315 restore_state = NULL;
10316 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010317
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020010318 if (ret == -EDEADLK)
10319 return ret;
Rob Clark51fd3712013-11-19 12:10:12 -050010320
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010321 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010322}
10323
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010324void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010325 struct intel_load_detect_pipe *old,
10326 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010327{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010328 struct intel_encoder *intel_encoder =
10329 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010330 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010331 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010332 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010333
Chris Wilsond2dff872011-04-19 08:36:26 +010010334 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010335 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010336 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010337
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010338 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010010339 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010340
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010010341 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Chris Wilson08536952016-10-14 13:18:18 +010010342 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010343 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +010010344 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010345}
10346
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010347static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010348 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010349{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010350 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010351 u32 dpll = pipe_config->dpll_hw_state.dpll;
10352
10353 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010354 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010010355 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010356 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010357 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010358 return 96000;
10359 else
10360 return 48000;
10361}
10362
Jesse Barnes79e53942008-11-07 14:24:08 -080010363/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010364static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010365 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010366{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010367 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010368 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010369 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010370 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010371 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030010372 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010373 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010374 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010375
10376 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010377 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010378 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010379 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010380
10381 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010382 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010383 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10384 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010385 } else {
10386 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10387 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10388 }
10389
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010390 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010391 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010392 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10393 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010394 else
10395 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010396 DPLL_FPA01_P1_POST_DIV_SHIFT);
10397
10398 switch (dpll & DPLL_MODE_MASK) {
10399 case DPLLB_MODE_DAC_SERIAL:
10400 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10401 5 : 10;
10402 break;
10403 case DPLLB_MODE_LVDS:
10404 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10405 7 : 14;
10406 break;
10407 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010408 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010409 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010410 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010411 }
10412
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +020010413 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +030010414 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010415 else
Imre Deakdccbea32015-06-22 23:35:51 +030010416 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010417 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010010418 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010419 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010420
10421 if (is_lvds) {
10422 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10423 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010424
10425 if (lvds & LVDS_CLKB_POWER_UP)
10426 clock.p2 = 7;
10427 else
10428 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010429 } else {
10430 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10431 clock.p1 = 2;
10432 else {
10433 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10434 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10435 }
10436 if (dpll & PLL_P2_DIVIDE_BY_4)
10437 clock.p2 = 4;
10438 else
10439 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010440 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010441
Imre Deakdccbea32015-06-22 23:35:51 +030010442 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010443 }
10444
Ville Syrjälä18442d02013-09-13 16:00:08 +030010445 /*
10446 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010447 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010448 * encoder's get_config() function.
10449 */
Imre Deakdccbea32015-06-22 23:35:51 +030010450 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010451}
10452
Ville Syrjälä6878da02013-09-13 15:59:11 +030010453int intel_dotclock_calculate(int link_freq,
10454 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010455{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010456 /*
10457 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010458 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010459 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010460 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010461 *
10462 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010463 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010464 */
10465
Ville Syrjälä6878da02013-09-13 15:59:11 +030010466 if (!m_n->link_n)
10467 return 0;
10468
Chris Wilson31236982017-09-13 11:51:53 +010010469 return div_u64(mul_u32_u32(m_n->link_m, link_freq), m_n->link_n);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010470}
10471
Ville Syrjälä18442d02013-09-13 16:00:08 +030010472static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010473 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010474{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010475 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010476
10477 /* read out port_clock from the DPLL */
10478 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010479
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010480 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010481 * In case there is an active pipe without active ports,
10482 * we may need some idea for the dotclock anyway.
10483 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010484 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010485 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010486 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010487 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010488}
10489
Ville Syrjäläde330812017-10-09 19:19:50 +030010490/* Returns the currently programmed mode of the given encoder. */
10491struct drm_display_mode *
10492intel_encoder_current_mode(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010493{
Ville Syrjäläde330812017-10-09 19:19:50 +030010494 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
10495 struct intel_crtc_state *crtc_state;
Jesse Barnes79e53942008-11-07 14:24:08 -080010496 struct drm_display_mode *mode;
Ville Syrjäläde330812017-10-09 19:19:50 +030010497 struct intel_crtc *crtc;
10498 enum pipe pipe;
10499
10500 if (!encoder->get_hw_state(encoder, &pipe))
10501 return NULL;
10502
10503 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -080010504
10505 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10506 if (!mode)
10507 return NULL;
10508
Ville Syrjäläde330812017-10-09 19:19:50 +030010509 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
10510 if (!crtc_state) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010511 kfree(mode);
10512 return NULL;
10513 }
10514
Ville Syrjäläde330812017-10-09 19:19:50 +030010515 crtc_state->base.crtc = &crtc->base;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010516
Ville Syrjäläde330812017-10-09 19:19:50 +030010517 if (!dev_priv->display.get_pipe_config(crtc, crtc_state)) {
10518 kfree(crtc_state);
10519 kfree(mode);
10520 return NULL;
10521 }
Ville Syrjäläe30a1542016-04-01 18:37:25 +030010522
Ville Syrjäläde330812017-10-09 19:19:50 +030010523 encoder->get_config(encoder, crtc_state);
Ville Syrjäläe30a1542016-04-01 18:37:25 +030010524
Ville Syrjäläde330812017-10-09 19:19:50 +030010525 intel_mode_from_pipe_config(mode, crtc_state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010526
Ville Syrjäläde330812017-10-09 19:19:50 +030010527 kfree(crtc_state);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010528
Jesse Barnes79e53942008-11-07 14:24:08 -080010529 return mode;
10530}
10531
10532static void intel_crtc_destroy(struct drm_crtc *crtc)
10533{
10534 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10535
10536 drm_crtc_cleanup(crtc);
10537 kfree(intel_crtc);
10538}
10539
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010540/**
10541 * intel_wm_need_update - Check whether watermarks need updating
10542 * @plane: drm plane
10543 * @state: new plane state
10544 *
10545 * Check current plane state versus the new one to determine whether
10546 * watermarks need to be recalculated.
10547 *
10548 * Returns true or false.
10549 */
10550static bool intel_wm_need_update(struct drm_plane *plane,
10551 struct drm_plane_state *state)
10552{
Matt Roperd21fbe82015-09-24 15:53:12 -070010553 struct intel_plane_state *new = to_intel_plane_state(state);
10554 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10555
10556 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010557 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010558 return true;
10559
10560 if (!cur->base.fb || !new->base.fb)
10561 return false;
10562
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010563 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010564 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010565 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10566 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10567 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10568 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010569 return true;
10570
10571 return false;
10572}
10573
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010574static bool needs_scaling(const struct intel_plane_state *state)
Matt Roperd21fbe82015-09-24 15:53:12 -070010575{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010576 int src_w = drm_rect_width(&state->base.src) >> 16;
10577 int src_h = drm_rect_height(&state->base.src) >> 16;
10578 int dst_w = drm_rect_width(&state->base.dst);
10579 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070010580
10581 return (src_w != dst_w || src_h != dst_h);
10582}
10583
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010584int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
10585 struct drm_crtc_state *crtc_state,
10586 const struct intel_plane_state *old_plane_state,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010587 struct drm_plane_state *plane_state)
10588{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010589 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010590 struct drm_crtc *crtc = crtc_state->crtc;
10591 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010592 struct intel_plane *plane = to_intel_plane(plane_state->plane);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010593 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080010594 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010595 bool mode_changed = needs_modeset(crtc_state);
Ville Syrjäläb2b55502017-08-23 18:22:23 +030010596 bool was_crtc_enabled = old_crtc_state->base.active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010597 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010598 bool turn_off, turn_on, visible, was_visible;
10599 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030010600 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010601
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010602 if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010603 ret = skl_update_scaler_plane(
10604 to_intel_crtc_state(crtc_state),
10605 to_intel_plane_state(plane_state));
10606 if (ret)
10607 return ret;
10608 }
10609
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010610 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010611 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010612
10613 if (!was_crtc_enabled && WARN_ON(was_visible))
10614 was_visible = false;
10615
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010616 /*
10617 * Visibility is calculated as if the crtc was on, but
10618 * after scaler setup everything depends on it being off
10619 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030010620 *
10621 * FIXME this is wrong for watermarks. Watermarks should also
10622 * be computed as if the pipe would be active. Perhaps move
10623 * per-plane wm computation to the .check_plane() hook, and
10624 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010625 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010626 if (!is_crtc_enabled) {
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010627 plane_state->visible = visible = false;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010628 to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id);
10629 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010630
10631 if (!was_visible && !visible)
10632 return 0;
10633
Maarten Lankhorste8861672016-02-24 11:24:26 +010010634 if (fb != old_plane_state->base.fb)
10635 pipe_config->fb_changed = true;
10636
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010637 turn_off = was_visible && (!visible || mode_changed);
10638 turn_on = visible && (!was_visible || mode_changed);
10639
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010640 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010641 intel_crtc->base.base.id, intel_crtc->base.name,
10642 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010643 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010644
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010645 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010646 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010647 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010648 turn_off, turn_on, mode_changed);
10649
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010650 if (turn_on) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010651 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010652 pipe_config->update_wm_pre = true;
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010653
10654 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010655 if (plane->id != PLANE_CURSOR)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010656 pipe_config->disable_cxsr = true;
10657 } else if (turn_off) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010658 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010659 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010660
Ville Syrjälä852eb002015-06-24 22:00:07 +030010661 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010662 if (plane->id != PLANE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010663 pipe_config->disable_cxsr = true;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010664 } else if (intel_wm_need_update(&plane->base, plane_state)) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010665 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010666 /* FIXME bollocks */
10667 pipe_config->update_wm_pre = true;
10668 pipe_config->update_wm_post = true;
10669 }
Ville Syrjälä852eb002015-06-24 22:00:07 +030010670 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010671
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070010672 if (visible || was_visible)
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010673 pipe_config->fb_bits |= plane->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010674
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010675 /*
10676 * WaCxSRDisabledForSpriteScaling:ivb
10677 *
10678 * cstate->update_wm was already set above, so this flag will
10679 * take effect when we commit and program watermarks.
10680 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010681 if (plane->id == PLANE_SPRITE0 && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010682 needs_scaling(to_intel_plane_state(plane_state)) &&
10683 !needs_scaling(old_plane_state))
10684 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010685
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010686 return 0;
10687}
10688
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010689static bool encoders_cloneable(const struct intel_encoder *a,
10690 const struct intel_encoder *b)
10691{
10692 /* masks could be asymmetric, so check both ways */
10693 return a == b || (a->cloneable & (1 << b->type) &&
10694 b->cloneable & (1 << a->type));
10695}
10696
10697static bool check_single_encoder_cloning(struct drm_atomic_state *state,
10698 struct intel_crtc *crtc,
10699 struct intel_encoder *encoder)
10700{
10701 struct intel_encoder *source_encoder;
10702 struct drm_connector *connector;
10703 struct drm_connector_state *connector_state;
10704 int i;
10705
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010706 for_each_new_connector_in_state(state, connector, connector_state, i) {
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010707 if (connector_state->crtc != &crtc->base)
10708 continue;
10709
10710 source_encoder =
10711 to_intel_encoder(connector_state->best_encoder);
10712 if (!encoders_cloneable(encoder, source_encoder))
10713 return false;
10714 }
10715
10716 return true;
10717}
10718
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010719static int intel_crtc_atomic_check(struct drm_crtc *crtc,
10720 struct drm_crtc_state *crtc_state)
10721{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010722 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010723 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010724 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010725 struct intel_crtc_state *pipe_config =
10726 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010727 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020010728 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010729 bool mode_changed = needs_modeset(crtc_state);
10730
Ville Syrjälä852eb002015-06-24 22:00:07 +030010731 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010732 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020010733
Maarten Lankhorstad421372015-06-15 12:33:42 +020010734 if (mode_changed && crtc_state->enable &&
10735 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010736 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020010737 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
10738 pipe_config);
10739 if (ret)
10740 return ret;
10741 }
10742
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010743 if (crtc_state->color_mgmt_changed) {
10744 ret = intel_color_check(crtc, crtc_state);
10745 if (ret)
10746 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010010747
10748 /*
10749 * Changing color management on Intel hardware is
10750 * handled as part of planes update.
10751 */
10752 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010753 }
10754
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010755 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010756 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010010757 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080010758 if (ret) {
10759 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070010760 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080010761 }
10762 }
10763
10764 if (dev_priv->display.compute_intermediate_wm &&
10765 !to_intel_atomic_state(state)->skip_intermediate_wm) {
10766 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
10767 return 0;
10768
10769 /*
10770 * Calculate 'intermediate' watermarks that satisfy both the
10771 * old state and the new state. We can program these
10772 * immediately.
10773 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010774 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080010775 intel_crtc,
10776 pipe_config);
10777 if (ret) {
10778 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
10779 return ret;
10780 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070010781 } else if (dev_priv->display.compute_intermediate_wm) {
10782 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
10783 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010784 }
10785
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010786 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010787 if (mode_changed)
10788 ret = skl_update_scaler_crtc(pipe_config);
10789
10790 if (!ret)
Mahesh Kumar73b0ca82017-05-26 20:45:46 +053010791 ret = skl_check_pipe_max_pixel_rate(intel_crtc,
10792 pipe_config);
10793 if (!ret)
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +020010794 ret = intel_atomic_setup_scalers(dev_priv, intel_crtc,
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010795 pipe_config);
10796 }
10797
Maarten Lankhorst24f28452017-11-22 19:39:01 +010010798 if (HAS_IPS(dev_priv))
10799 pipe_config->ips_enabled = hsw_compute_ips_config(pipe_config);
10800
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010801 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010802}
10803
Jani Nikula65b38e02015-04-13 11:26:56 +030010804static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010805 .atomic_begin = intel_begin_crtc_commit,
10806 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010807 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010808};
10809
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010810static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
10811{
10812 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010813 struct drm_connector_list_iter conn_iter;
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010814
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010815 drm_connector_list_iter_begin(dev, &conn_iter);
10816 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020010817 if (connector->base.state->crtc)
Thomas Zimmermannef196b52018-06-18 13:01:50 +020010818 drm_connector_put(&connector->base);
Daniel Vetter8863dc72016-05-06 15:39:03 +020010819
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010820 if (connector->base.encoder) {
10821 connector->base.state->best_encoder =
10822 connector->base.encoder;
10823 connector->base.state->crtc =
10824 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020010825
Thomas Zimmermannef196b52018-06-18 13:01:50 +020010826 drm_connector_get(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010827 } else {
10828 connector->base.state->best_encoder = NULL;
10829 connector->base.state->crtc = NULL;
10830 }
10831 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010010832 drm_connector_list_iter_end(&conn_iter);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010833}
10834
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010835static void
Robin Schroereba905b2014-05-18 02:24:50 +020010836connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010837 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010838{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010839 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010840 int bpp = pipe_config->pipe_bpp;
10841
10842 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010843 connector->base.base.id,
10844 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010845
10846 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010847 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010848 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010849 bpp, info->bpc * 3);
10850 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010851 }
10852
Mario Kleiner196f9542016-07-06 12:05:45 +020010853 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030010854 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020010855 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10856 bpp);
10857 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010858 }
10859}
10860
10861static int
10862compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010863 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010864{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010865 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010866 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010867 struct drm_connector *connector;
10868 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010869 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010870
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010871 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
10872 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010873 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010874 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020010875 bpp = 12*3;
10876 else
10877 bpp = 8*3;
10878
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010879
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010880 pipe_config->pipe_bpp = bpp;
10881
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010882 state = pipe_config->base.state;
10883
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010884 /* Clamp display bpp to EDID value */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010885 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010886 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010887 continue;
10888
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030010889 connected_sink_compute_bpp(to_intel_connector(connector),
10890 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010891 }
10892
10893 return bpp;
10894}
10895
Daniel Vetter644db712013-09-19 14:53:58 +020010896static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10897{
10898 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10899 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010900 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010901 mode->crtc_hdisplay, mode->crtc_hsync_start,
10902 mode->crtc_hsync_end, mode->crtc_htotal,
10903 mode->crtc_vdisplay, mode->crtc_vsync_start,
10904 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10905}
10906
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010907static inline void
10908intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010909 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010910{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010911 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10912 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010913 m_n->gmch_m, m_n->gmch_n,
10914 m_n->link_m, m_n->link_n, m_n->tu);
10915}
10916
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010917#define OUTPUT_TYPE(x) [INTEL_OUTPUT_ ## x] = #x
10918
10919static const char * const output_type_str[] = {
10920 OUTPUT_TYPE(UNUSED),
10921 OUTPUT_TYPE(ANALOG),
10922 OUTPUT_TYPE(DVO),
10923 OUTPUT_TYPE(SDVO),
10924 OUTPUT_TYPE(LVDS),
10925 OUTPUT_TYPE(TVOUT),
10926 OUTPUT_TYPE(HDMI),
10927 OUTPUT_TYPE(DP),
10928 OUTPUT_TYPE(EDP),
10929 OUTPUT_TYPE(DSI),
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030010930 OUTPUT_TYPE(DDI),
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010931 OUTPUT_TYPE(DP_MST),
10932};
10933
10934#undef OUTPUT_TYPE
10935
10936static void snprintf_output_types(char *buf, size_t len,
10937 unsigned int output_types)
10938{
10939 char *str = buf;
10940 int i;
10941
10942 str[0] = '\0';
10943
10944 for (i = 0; i < ARRAY_SIZE(output_type_str); i++) {
10945 int r;
10946
10947 if ((output_types & BIT(i)) == 0)
10948 continue;
10949
10950 r = snprintf(str, len, "%s%s",
10951 str != buf ? "," : "", output_type_str[i]);
10952 if (r >= len)
10953 break;
10954 str += r;
10955 len -= r;
10956
10957 output_types &= ~BIT(i);
10958 }
10959
10960 WARN_ON_ONCE(output_types != 0);
10961}
10962
Daniel Vetterc0b03412013-05-28 12:05:54 +020010963static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010964 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010965 const char *context)
10966{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010967 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010010968 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010969 struct drm_plane *plane;
10970 struct intel_plane *intel_plane;
10971 struct intel_plane_state *state;
10972 struct drm_framebuffer *fb;
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010973 char buf[64];
Chandra Konduru6a60cd82015-04-07 15:28:40 -070010974
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000010975 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
10976 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010977
Ville Syrjälä40b2be42017-10-10 15:11:59 +030010978 snprintf_output_types(buf, sizeof(buf), pipe_config->output_types);
10979 DRM_DEBUG_KMS("output_types: %s (0x%x)\n",
10980 buf, pipe_config->output_types);
10981
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000010982 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
10983 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020010984 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010985
10986 if (pipe_config->has_pch_encoder)
10987 intel_dump_m_n_config(pipe_config, "fdi",
10988 pipe_config->fdi_lanes,
10989 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010990
Shashank Sharmab22ca992017-07-24 19:19:32 +053010991 if (pipe_config->ycbcr420)
10992 DRM_DEBUG_KMS("YCbCr 4:2:0 output enabled\n");
10993
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000010994 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000010995 intel_dump_m_n_config(pipe_config, "dp m_n",
10996 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000010997 if (pipe_config->has_drrs)
10998 intel_dump_m_n_config(pipe_config, "dp m2_n2",
10999 pipe_config->lane_count,
11000 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011001 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011002
Daniel Vetter55072d12014-11-20 16:10:28 +010011003 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011004 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010011005
Daniel Vetterc0b03412013-05-28 12:05:54 +020011006 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011007 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011008 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011009 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11010 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011011 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011012 pipe_config->port_clock,
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011013 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
11014 pipe_config->pixel_rate);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011015
11016 if (INTEL_GEN(dev_priv) >= 9)
11017 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11018 crtc->num_scalers,
11019 pipe_config->scaler_state.scaler_users,
11020 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011021
11022 if (HAS_GMCH_DISPLAY(dev_priv))
11023 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11024 pipe_config->gmch_pfit.control,
11025 pipe_config->gmch_pfit.pgm_ratios,
11026 pipe_config->gmch_pfit.lvds_border_bits);
11027 else
11028 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
11029 pipe_config->pch_pfit.pos,
11030 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000011031 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011032
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011033 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
11034 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011035
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020011036 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011037
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011038 DRM_DEBUG_KMS("planes on this crtc\n");
11039 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011040 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011041 intel_plane = to_intel_plane(plane);
11042 if (intel_plane->pipe != crtc->pipe)
11043 continue;
11044
11045 state = to_intel_plane_state(plane->state);
11046 fb = state->base.fb;
11047 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030011048 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
11049 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011050 continue;
11051 }
11052
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011053 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
11054 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011055 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020011056 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011057 if (INTEL_GEN(dev_priv) >= 9)
11058 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
11059 state->scaler_id,
11060 state->base.src.x1 >> 16,
11061 state->base.src.y1 >> 16,
11062 drm_rect_width(&state->base.src) >> 16,
11063 drm_rect_height(&state->base.src) >> 16,
11064 state->base.dst.x1, state->base.dst.y1,
11065 drm_rect_width(&state->base.dst),
11066 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011067 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020011068}
11069
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011070static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011071{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011072 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011073 struct drm_connector *connector;
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030011074 struct drm_connector_list_iter conn_iter;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011075 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011076 unsigned int used_mst_ports = 0;
Maarten Lankhorstbd67a8c2018-02-15 10:14:25 +010011077 bool ret = true;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011078
11079 /*
11080 * Walk the connector list instead of the encoder
11081 * list to detect the problem on ddi platforms
11082 * where there's just one encoder per digital port.
11083 */
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030011084 drm_connector_list_iter_begin(dev, &conn_iter);
11085 drm_for_each_connector_iter(connector, &conn_iter) {
Ville Syrjälä0bff4852015-12-10 18:22:31 +020011086 struct drm_connector_state *connector_state;
11087 struct intel_encoder *encoder;
11088
Maarten Lankhorst8b694492018-04-09 14:46:55 +020011089 connector_state = drm_atomic_get_new_connector_state(state, connector);
Ville Syrjälä0bff4852015-12-10 18:22:31 +020011090 if (!connector_state)
11091 connector_state = connector->state;
11092
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011093 if (!connector_state->best_encoder)
11094 continue;
11095
11096 encoder = to_intel_encoder(connector_state->best_encoder);
11097
11098 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011099
11100 switch (encoder->type) {
11101 unsigned int port_mask;
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030011102 case INTEL_OUTPUT_DDI:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011103 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011104 break;
Gustavo A. R. Silvaf0d759f2018-06-28 17:35:41 -050011105 /* else: fall through */
Ville Syrjäläcca05022016-06-22 21:57:06 +030011106 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011107 case INTEL_OUTPUT_HDMI:
11108 case INTEL_OUTPUT_EDP:
Ville Syrjälä8f4f2792017-11-09 17:24:34 +020011109 port_mask = 1 << encoder->port;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011110
11111 /* the same port mustn't appear more than once */
11112 if (used_ports & port_mask)
Maarten Lankhorstbd67a8c2018-02-15 10:14:25 +010011113 ret = false;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011114
11115 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011116 break;
11117 case INTEL_OUTPUT_DP_MST:
11118 used_mst_ports |=
Ville Syrjälä8f4f2792017-11-09 17:24:34 +020011119 1 << encoder->port;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011120 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011121 default:
11122 break;
11123 }
11124 }
Gustavo Padovan2fd96b42017-05-11 16:10:44 -030011125 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011126
Ville Syrjälä477321e2016-07-28 17:50:40 +030011127 /* can't mix MST and SST/HDMI on the same port */
11128 if (used_ports & used_mst_ports)
11129 return false;
11130
Maarten Lankhorstbd67a8c2018-02-15 10:14:25 +010011131 return ret;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011132}
11133
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011134static void
11135clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11136{
Ville Syrjäläff32c542017-03-02 19:14:57 +020011137 struct drm_i915_private *dev_priv =
11138 to_i915(crtc_state->base.crtc->dev);
Chandra Konduru663a3642015-04-07 15:28:41 -070011139 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011140 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011141 struct intel_shared_dpll *shared_dpll;
Ville Syrjäläff32c542017-03-02 19:14:57 +020011142 struct intel_crtc_wm_state wm_state;
Ville Syrjälä6e644622017-08-17 17:55:09 +030011143 bool force_thru, ips_force_disable;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011144
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030011145 /* FIXME: before the switch to atomic started, a new pipe_config was
11146 * kzalloc'd. Code that depends on any field being zero should be
11147 * fixed, so that the crtc_state can be safely duplicated. For now,
11148 * only fields that are know to not cause problems are preserved. */
11149
Chandra Konduru663a3642015-04-07 15:28:41 -070011150 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011151 shared_dpll = crtc_state->shared_dpll;
11152 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011153 force_thru = crtc_state->pch_pfit.force_thru;
Ville Syrjälä6e644622017-08-17 17:55:09 +030011154 ips_force_disable = crtc_state->ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030011155 if (IS_G4X(dev_priv) ||
11156 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020011157 wm_state = crtc_state->wm;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011158
Chris Wilsond2fa80a2017-03-03 15:46:44 +000011159 /* Keep base drm_crtc_state intact, only clear our extended struct */
11160 BUILD_BUG_ON(offsetof(struct intel_crtc_state, base));
11161 memset(&crtc_state->base + 1, 0,
11162 sizeof(*crtc_state) - sizeof(crtc_state->base));
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011163
Chandra Konduru663a3642015-04-07 15:28:41 -070011164 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011165 crtc_state->shared_dpll = shared_dpll;
11166 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011167 crtc_state->pch_pfit.force_thru = force_thru;
Ville Syrjälä6e644622017-08-17 17:55:09 +030011168 crtc_state->ips_force_disable = ips_force_disable;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030011169 if (IS_G4X(dev_priv) ||
11170 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020011171 crtc_state->wm = wm_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011172}
11173
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011174static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011175intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011176 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020011177{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011178 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020011179 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011180 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011181 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011182 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011183 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011184 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020011185
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011186 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020011187
Daniel Vettere143a212013-07-04 12:01:15 +020011188 pipe_config->cpu_transcoder =
11189 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011190
Imre Deak2960bc92013-07-30 13:36:32 +030011191 /*
11192 * Sanitize sync polarity flags based on requested ones. If neither
11193 * positive or negative polarity is requested, treat this as meaning
11194 * negative polarity.
11195 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011196 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011197 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011198 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011199
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011200 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011201 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011202 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011203
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011204 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
11205 pipe_config);
11206 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011207 goto fail;
11208
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011209 /*
11210 * Determine the real pipe dimensions. Note that stereo modes can
11211 * increase the actual pipe size due to the frame doubling and
11212 * insertion of additional space for blanks between the frame. This
11213 * is stored in the crtc timings. We use the requested mode to do this
11214 * computation to clearly distinguish it from the adjusted mode, which
11215 * can be changed by the connectors in the below retry loop.
11216 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010011217 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080011218 &pipe_config->pipe_src_w,
11219 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011220
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011221 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011222 if (connector_state->crtc != crtc)
11223 continue;
11224
11225 encoder = to_intel_encoder(connector_state->best_encoder);
11226
Ville Syrjäläe25148d2016-06-22 21:57:09 +030011227 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
11228 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11229 goto fail;
11230 }
11231
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011232 /*
11233 * Determine output_types before calling the .compute_config()
11234 * hooks so that the hooks can use this information safely.
11235 */
Ville Syrjälä7e732ca2017-10-27 22:31:24 +030011236 if (encoder->compute_output_type)
11237 pipe_config->output_types |=
11238 BIT(encoder->compute_output_type(encoder, pipe_config,
11239 connector_state));
11240 else
11241 pipe_config->output_types |= BIT(encoder->type);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011242 }
11243
Daniel Vettere29c22c2013-02-21 00:00:16 +010011244encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020011245 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020011246 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020011247 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011248
Daniel Vetter135c81b2013-07-21 21:37:09 +020011249 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011250 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
11251 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020011252
Daniel Vetter7758a112012-07-08 19:40:39 +020011253 /* Pass our mode to the connectors and the CRTC to give them a chance to
11254 * adjust it according to limitations or connector properties, and also
11255 * a chance to reject the mode entirely.
11256 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011257 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011258 if (connector_state->crtc != crtc)
11259 continue;
11260
11261 encoder = to_intel_encoder(connector_state->best_encoder);
11262
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020011263 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020011264 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020011265 goto fail;
11266 }
11267 }
11268
Daniel Vetterff9a6752013-06-01 17:16:21 +020011269 /* Set default port clock if not overwritten by the encoder. Needs to be
11270 * done afterwards in case the encoder adjusts the mode. */
11271 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011272 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010011273 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011274
Daniel Vettera43f6e02013-06-07 23:10:32 +020011275 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010011276 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020011277 DRM_DEBUG_KMS("CRTC fixup failed\n");
11278 goto fail;
11279 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010011280
11281 if (ret == RETRY) {
11282 if (WARN(!retry, "loop in pipe configuration computation\n")) {
11283 ret = -EINVAL;
11284 goto fail;
11285 }
11286
11287 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
11288 retry = false;
11289 goto encoder_retry;
11290 }
11291
Daniel Vettere8fa4272015-08-12 11:43:34 +020011292 /* Dithering seems to not pass-through bits correctly when it should, so
Manasi Navare611032b2017-01-24 08:21:49 -080011293 * only enable it on 6bpc panels and when its not a compliance
11294 * test requesting 6bpc video pattern.
11295 */
11296 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
11297 !pipe_config->dither_force_disable;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020011298 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011299 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011300
Daniel Vetter7758a112012-07-08 19:40:39 +020011301fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011302 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020011303}
11304
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011305static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011306{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011307 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011308
11309 if (clock1 == clock2)
11310 return true;
11311
11312 if (!clock1 || !clock2)
11313 return false;
11314
11315 diff = abs(clock1 - clock2);
11316
11317 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11318 return true;
11319
11320 return false;
11321}
11322
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011323static bool
11324intel_compare_m_n(unsigned int m, unsigned int n,
11325 unsigned int m2, unsigned int n2,
11326 bool exact)
11327{
11328 if (m == m2 && n == n2)
11329 return true;
11330
11331 if (exact || !m || !n || !m2 || !n2)
11332 return false;
11333
11334 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11335
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011336 if (n > n2) {
11337 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011338 m2 <<= 1;
11339 n2 <<= 1;
11340 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011341 } else if (n < n2) {
11342 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011343 m <<= 1;
11344 n <<= 1;
11345 }
11346 }
11347
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011348 if (n != n2)
11349 return false;
11350
11351 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011352}
11353
11354static bool
11355intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11356 struct intel_link_m_n *m2_n2,
11357 bool adjust)
11358{
11359 if (m_n->tu == m2_n2->tu &&
11360 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11361 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11362 intel_compare_m_n(m_n->link_m, m_n->link_n,
11363 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11364 if (adjust)
11365 *m2_n2 = *m_n;
11366
11367 return true;
11368 }
11369
11370 return false;
11371}
11372
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011373static void __printf(3, 4)
11374pipe_config_err(bool adjust, const char *name, const char *format, ...)
11375{
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011376 struct va_format vaf;
11377 va_list args;
11378
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011379 va_start(args, format);
11380 vaf.fmt = format;
11381 vaf.va = &args;
11382
Joe Perches99a95482018-03-13 15:02:15 -070011383 if (adjust)
11384 drm_dbg(DRM_UT_KMS, "mismatch in %s %pV", name, &vaf);
11385 else
11386 drm_err("mismatch in %s %pV", name, &vaf);
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011387
11388 va_end(args);
11389}
11390
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011391static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011392intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011393 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011394 struct intel_crtc_state *pipe_config,
11395 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011396{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011397 bool ret = true;
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011398 bool fixup_inherited = adjust &&
11399 (current_config->base.mode.private_flags & I915_MODE_FLAG_INHERITED) &&
11400 !(pipe_config->base.mode.private_flags & I915_MODE_FLAG_INHERITED);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011401
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011402#define PIPE_CONF_CHECK_X(name) do { \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011403 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011404 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011405 "(expected 0x%08x, found 0x%08x)\n", \
11406 current_config->name, \
11407 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011408 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011409 } \
11410} while (0)
Daniel Vetter66e985c2013-06-05 13:34:20 +020011411
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011412#define PIPE_CONF_CHECK_I(name) do { \
Daniel Vetter08a24032013-04-19 11:25:34 +020011413 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011414 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020011415 "(expected %i, found %i)\n", \
11416 current_config->name, \
11417 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011418 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011419 } \
11420} while (0)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011421
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011422#define PIPE_CONF_CHECK_BOOL(name) do { \
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011423 if (current_config->name != pipe_config->name) { \
11424 pipe_config_err(adjust, __stringify(name), \
11425 "(expected %s, found %s)\n", \
11426 yesno(current_config->name), \
11427 yesno(pipe_config->name)); \
11428 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011429 } \
11430} while (0)
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011431
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011432/*
11433 * Checks state where we only read out the enabling, but not the entire
11434 * state itself (like full infoframes or ELD for audio). These states
11435 * require a full modeset on bootup to fix up.
11436 */
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011437#define PIPE_CONF_CHECK_BOOL_INCOMPLETE(name) do { \
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011438 if (!fixup_inherited || (!current_config->name && !pipe_config->name)) { \
11439 PIPE_CONF_CHECK_BOOL(name); \
11440 } else { \
11441 pipe_config_err(adjust, __stringify(name), \
11442 "unable to verify whether state matches exactly, forcing modeset (expected %s, found %s)\n", \
11443 yesno(current_config->name), \
11444 yesno(pipe_config->name)); \
11445 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011446 } \
11447} while (0)
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011448
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011449#define PIPE_CONF_CHECK_P(name) do { \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011450 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011451 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011452 "(expected %p, found %p)\n", \
11453 current_config->name, \
11454 pipe_config->name); \
11455 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011456 } \
11457} while (0)
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011458
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011459#define PIPE_CONF_CHECK_M_N(name) do { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011460 if (!intel_compare_link_m_n(&current_config->name, \
11461 &pipe_config->name,\
11462 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011463 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011464 "(expected tu %i gmch %i/%i link %i/%i, " \
11465 "found tu %i, gmch %i/%i link %i/%i)\n", \
11466 current_config->name.tu, \
11467 current_config->name.gmch_m, \
11468 current_config->name.gmch_n, \
11469 current_config->name.link_m, \
11470 current_config->name.link_n, \
11471 pipe_config->name.tu, \
11472 pipe_config->name.gmch_m, \
11473 pipe_config->name.gmch_n, \
11474 pipe_config->name.link_m, \
11475 pipe_config->name.link_n); \
11476 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011477 } \
11478} while (0)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011479
Daniel Vetter55c561a2016-03-30 11:34:36 +020011480/* This is required for BDW+ where there is only one set of registers for
11481 * switching between high and low RR.
11482 * This macro can be used whenever a comparison has to be made between one
11483 * hw state and multiple sw state variables.
11484 */
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011485#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) do { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011486 if (!intel_compare_link_m_n(&current_config->name, \
11487 &pipe_config->name, adjust) && \
11488 !intel_compare_link_m_n(&current_config->alt_name, \
11489 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011490 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011491 "(expected tu %i gmch %i/%i link %i/%i, " \
11492 "or tu %i gmch %i/%i link %i/%i, " \
11493 "found tu %i, gmch %i/%i link %i/%i)\n", \
11494 current_config->name.tu, \
11495 current_config->name.gmch_m, \
11496 current_config->name.gmch_n, \
11497 current_config->name.link_m, \
11498 current_config->name.link_n, \
11499 current_config->alt_name.tu, \
11500 current_config->alt_name.gmch_m, \
11501 current_config->alt_name.gmch_n, \
11502 current_config->alt_name.link_m, \
11503 current_config->alt_name.link_n, \
11504 pipe_config->name.tu, \
11505 pipe_config->name.gmch_m, \
11506 pipe_config->name.gmch_n, \
11507 pipe_config->name.link_m, \
11508 pipe_config->name.link_n); \
11509 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011510 } \
11511} while (0)
Daniel Vetter88adfff2013-03-28 10:42:01 +010011512
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011513#define PIPE_CONF_CHECK_FLAGS(name, mask) do { \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011514 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011515 pipe_config_err(adjust, __stringify(name), \
11516 "(%x) (expected %i, found %i)\n", \
11517 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011518 current_config->name & (mask), \
11519 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011520 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011521 } \
11522} while (0)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011523
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011524#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) do { \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011525 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011526 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011527 "(expected %i, found %i)\n", \
11528 current_config->name, \
11529 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011530 ret = false; \
Ville Syrjäläeadd2722018-03-16 20:36:25 +020011531 } \
11532} while (0)
Ville Syrjälä5e550652013-09-06 23:29:07 +030011533
Daniel Vetterbb760062013-06-06 14:55:52 +020011534#define PIPE_CONF_QUIRK(quirk) \
11535 ((current_config->quirks | pipe_config->quirks) & (quirk))
11536
Daniel Vettereccb1402013-05-22 00:50:22 +020011537 PIPE_CONF_CHECK_I(cpu_transcoder);
11538
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011539 PIPE_CONF_CHECK_BOOL(has_pch_encoder);
Daniel Vetter08a24032013-04-19 11:25:34 +020011540 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011541 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020011542
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011543 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030011544 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011545
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011546 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011547 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011548
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011549 if (current_config->has_drrs)
11550 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11551 } else
11552 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011553
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011554 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020011555
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011556 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11557 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11558 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11559 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11560 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11561 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011562
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011563 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11564 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11565 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11566 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11567 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11568 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011569
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011570 PIPE_CONF_CHECK_I(pixel_multiplier);
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011571 PIPE_CONF_CHECK_BOOL(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011572 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010011573 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011574 PIPE_CONF_CHECK_BOOL(limited_color_range);
Shashank Sharma15953632017-03-13 16:54:03 +053011575
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011576 PIPE_CONF_CHECK_BOOL(hdmi_scrambling);
11577 PIPE_CONF_CHECK_BOOL(hdmi_high_tmds_clock_ratio);
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011578 PIPE_CONF_CHECK_BOOL_INCOMPLETE(has_infoframe);
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011579 PIPE_CONF_CHECK_BOOL(ycbcr420);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011580
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011581 PIPE_CONF_CHECK_BOOL_INCOMPLETE(has_audio);
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011582
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011583 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011584 DRM_MODE_FLAG_INTERLACE);
11585
Daniel Vetterbb760062013-06-06 14:55:52 +020011586 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011587 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011588 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011589 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011590 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011591 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011592 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011593 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011594 DRM_MODE_FLAG_NVSYNC);
11595 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011596
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011597 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020011598 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011599 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020011600 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011601 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020011602
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011603 if (!adjust) {
11604 PIPE_CONF_CHECK_I(pipe_src_w);
11605 PIPE_CONF_CHECK_I(pipe_src_h);
11606
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011607 PIPE_CONF_CHECK_BOOL(pch_pfit.enabled);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011608 if (current_config->pch_pfit.enabled) {
11609 PIPE_CONF_CHECK_X(pch_pfit.pos);
11610 PIPE_CONF_CHECK_X(pch_pfit.size);
11611 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011612
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011613 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011614 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011615 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070011616
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011617 PIPE_CONF_CHECK_BOOL(double_wide);
Ville Syrjälä282740f2013-09-04 18:30:03 +030011618
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011619 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011620 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011621 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011622 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11623 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011624 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011625 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011626 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11627 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11628 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Paulo Zanoni2de38132017-09-22 17:53:42 -030011629 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr0);
11630 PIPE_CONF_CHECK_X(dpll_hw_state.ebb0);
11631 PIPE_CONF_CHECK_X(dpll_hw_state.ebb4);
11632 PIPE_CONF_CHECK_X(dpll_hw_state.pll0);
11633 PIPE_CONF_CHECK_X(dpll_hw_state.pll1);
11634 PIPE_CONF_CHECK_X(dpll_hw_state.pll2);
11635 PIPE_CONF_CHECK_X(dpll_hw_state.pll3);
11636 PIPE_CONF_CHECK_X(dpll_hw_state.pll6);
11637 PIPE_CONF_CHECK_X(dpll_hw_state.pll8);
11638 PIPE_CONF_CHECK_X(dpll_hw_state.pll9);
11639 PIPE_CONF_CHECK_X(dpll_hw_state.pll10);
11640 PIPE_CONF_CHECK_X(dpll_hw_state.pcsdw12);
Paulo Zanonic27e9172018-04-27 16:14:36 -070011641 PIPE_CONF_CHECK_X(dpll_hw_state.mg_refclkin_ctl);
11642 PIPE_CONF_CHECK_X(dpll_hw_state.mg_clktop2_coreclkctl1);
11643 PIPE_CONF_CHECK_X(dpll_hw_state.mg_clktop2_hsclkctl);
11644 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_div0);
11645 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_div1);
11646 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_lf);
11647 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_frac_lock);
11648 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_ssc);
11649 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_bias);
11650 PIPE_CONF_CHECK_X(dpll_hw_state.mg_pll_tdc_coldst_bias);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011651
Ville Syrjälä47eacba2016-04-12 22:14:35 +030011652 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11653 PIPE_CONF_CHECK_X(dsi_pll.div);
11654
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011655 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011656 PIPE_CONF_CHECK_I(pipe_bpp);
11657
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011658 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011659 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011660
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030011661 PIPE_CONF_CHECK_I(min_voltage_level);
11662
Daniel Vetter66e985c2013-06-05 13:34:20 +020011663#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011664#undef PIPE_CONF_CHECK_I
Maarten Lankhorstd640bf72017-11-10 12:34:55 +010011665#undef PIPE_CONF_CHECK_BOOL
Maarten Lankhorst4493e092017-11-10 12:34:56 +010011666#undef PIPE_CONF_CHECK_BOOL_INCOMPLETE
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011667#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011668#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011669#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011670#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011671
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011672 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011673}
11674
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011675static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
11676 const struct intel_crtc_state *pipe_config)
11677{
11678 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011679 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011680 &pipe_config->fdi_m_n);
11681 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
11682
11683 /*
11684 * FDI already provided one idea for the dotclock.
11685 * Yell if the encoder disagrees.
11686 */
11687 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
11688 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
11689 fdi_dotclock, dotclock);
11690 }
11691}
11692
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011693static void verify_wm_state(struct drm_crtc *crtc,
11694 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000011695{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011696 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000011697 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011698 struct skl_pipe_wm hw_wm, *sw_wm;
11699 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
11700 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011701 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11702 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011703 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000011704
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011705 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000011706 return;
11707
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011708 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020011709 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011710
Damien Lespiau08db6652014-11-04 17:06:52 +000011711 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11712 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11713
Mahesh Kumar74bd8002018-04-26 19:55:15 +053011714 if (INTEL_GEN(dev_priv) >= 11)
11715 if (hw_ddb.enabled_slices != sw_ddb->enabled_slices)
11716 DRM_ERROR("mismatch in DBUF Slices (expected %u, got %u)\n",
11717 sw_ddb->enabled_slices,
11718 hw_ddb.enabled_slices);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011719 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070011720 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011721 hw_plane_wm = &hw_wm.planes[plane];
11722 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000011723
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011724 /* Watermarks */
11725 for (level = 0; level <= max_level; level++) {
11726 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11727 &sw_plane_wm->wm[level]))
11728 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000011729
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011730 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11731 pipe_name(pipe), plane + 1, level,
11732 sw_plane_wm->wm[level].plane_en,
11733 sw_plane_wm->wm[level].plane_res_b,
11734 sw_plane_wm->wm[level].plane_res_l,
11735 hw_plane_wm->wm[level].plane_en,
11736 hw_plane_wm->wm[level].plane_res_b,
11737 hw_plane_wm->wm[level].plane_res_l);
11738 }
11739
11740 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11741 &sw_plane_wm->trans_wm)) {
11742 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11743 pipe_name(pipe), plane + 1,
11744 sw_plane_wm->trans_wm.plane_en,
11745 sw_plane_wm->trans_wm.plane_res_b,
11746 sw_plane_wm->trans_wm.plane_res_l,
11747 hw_plane_wm->trans_wm.plane_en,
11748 hw_plane_wm->trans_wm.plane_res_b,
11749 hw_plane_wm->trans_wm.plane_res_l);
11750 }
11751
11752 /* DDB */
11753 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
11754 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
11755
11756 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011757 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011758 pipe_name(pipe), plane + 1,
11759 sw_ddb_entry->start, sw_ddb_entry->end,
11760 hw_ddb_entry->start, hw_ddb_entry->end);
11761 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011762 }
11763
Lyude27082492016-08-24 07:48:10 +020011764 /*
11765 * cursor
11766 * If the cursor plane isn't active, we may not have updated it's ddb
11767 * allocation. In that case since the ddb allocation will be updated
11768 * once the plane becomes visible, we can skip this check
11769 */
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030011770 if (1) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011771 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
11772 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011773
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011774 /* Watermarks */
11775 for (level = 0; level <= max_level; level++) {
11776 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11777 &sw_plane_wm->wm[level]))
11778 continue;
11779
11780 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11781 pipe_name(pipe), level,
11782 sw_plane_wm->wm[level].plane_en,
11783 sw_plane_wm->wm[level].plane_res_b,
11784 sw_plane_wm->wm[level].plane_res_l,
11785 hw_plane_wm->wm[level].plane_en,
11786 hw_plane_wm->wm[level].plane_res_b,
11787 hw_plane_wm->wm[level].plane_res_l);
11788 }
11789
11790 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11791 &sw_plane_wm->trans_wm)) {
11792 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11793 pipe_name(pipe),
11794 sw_plane_wm->trans_wm.plane_en,
11795 sw_plane_wm->trans_wm.plane_res_b,
11796 sw_plane_wm->trans_wm.plane_res_l,
11797 hw_plane_wm->trans_wm.plane_en,
11798 hw_plane_wm->trans_wm.plane_res_b,
11799 hw_plane_wm->trans_wm.plane_res_l);
11800 }
11801
11802 /* DDB */
11803 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
11804 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
11805
11806 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011807 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020011808 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011809 sw_ddb_entry->start, sw_ddb_entry->end,
11810 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020011811 }
Damien Lespiau08db6652014-11-04 17:06:52 +000011812 }
11813}
11814
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011815static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011816verify_connector_state(struct drm_device *dev,
11817 struct drm_atomic_state *state,
11818 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011819{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011820 struct drm_connector *connector;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011821 struct drm_connector_state *new_conn_state;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011822 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011823
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011824 for_each_new_connector_in_state(state, connector, new_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011825 struct drm_encoder *encoder = connector->encoder;
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011826 struct drm_crtc_state *crtc_state = NULL;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011827
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011828 if (new_conn_state->crtc != crtc)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011829 continue;
11830
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011831 if (crtc)
11832 crtc_state = drm_atomic_get_new_crtc_state(state, new_conn_state->crtc);
11833
11834 intel_connector_verify_state(crtc_state, new_conn_state);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011835
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011836 I915_STATE_WARN(new_conn_state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011837 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011838 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011839}
11840
11841static void
Daniel Vetter86b04262017-03-01 10:52:26 +010011842verify_encoder_state(struct drm_device *dev, struct drm_atomic_state *state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011843{
11844 struct intel_encoder *encoder;
Daniel Vetter86b04262017-03-01 10:52:26 +010011845 struct drm_connector *connector;
11846 struct drm_connector_state *old_conn_state, *new_conn_state;
11847 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011848
Damien Lespiaub2784e12014-08-05 11:29:37 +010011849 for_each_intel_encoder(dev, encoder) {
Daniel Vetter86b04262017-03-01 10:52:26 +010011850 bool enabled = false, found = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011851 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011852
11853 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
11854 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030011855 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011856
Daniel Vetter86b04262017-03-01 10:52:26 +010011857 for_each_oldnew_connector_in_state(state, connector, old_conn_state,
11858 new_conn_state, i) {
11859 if (old_conn_state->best_encoder == &encoder->base)
11860 found = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011861
Daniel Vetter86b04262017-03-01 10:52:26 +010011862 if (new_conn_state->best_encoder != &encoder->base)
11863 continue;
11864 found = enabled = true;
11865
11866 I915_STATE_WARN(new_conn_state->crtc !=
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011867 encoder->base.crtc,
11868 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011869 }
Daniel Vetter86b04262017-03-01 10:52:26 +010011870
11871 if (!found)
11872 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +100011873
Rob Clarke2c719b2014-12-15 13:56:32 -050011874 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011875 "encoder's enabled state mismatch "
11876 "(expected %i, found %i)\n",
11877 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011878
11879 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011880 bool active;
11881
11882 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011883 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011884 "encoder detached but still enabled on pipe %c.\n",
11885 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011886 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011887 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011888}
11889
11890static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011891verify_crtc_state(struct drm_crtc *crtc,
11892 struct drm_crtc_state *old_crtc_state,
11893 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011894{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011895 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011896 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011897 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011898 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11899 struct intel_crtc_state *pipe_config, *sw_config;
11900 struct drm_atomic_state *old_state;
11901 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011902
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011903 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020011904 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011905 pipe_config = to_intel_crtc_state(old_crtc_state);
11906 memset(pipe_config, 0, sizeof(*pipe_config));
11907 pipe_config->base.crtc = crtc;
11908 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011909
Ville Syrjälä78108b72016-05-27 20:59:19 +030011910 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011911
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011912 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011913
Ville Syrjäläe56134b2017-06-01 17:36:19 +030011914 /* we keep both pipes enabled on 830 */
11915 if (IS_I830(dev_priv))
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011916 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011917
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011918 I915_STATE_WARN(new_crtc_state->active != active,
11919 "crtc active state doesn't match with hw state "
11920 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011921
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011922 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
11923 "transitional active state does not match atomic hw state "
11924 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011925
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011926 for_each_encoder_on_crtc(dev, crtc, encoder) {
11927 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011928
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011929 active = encoder->get_hw_state(encoder, &pipe);
11930 I915_STATE_WARN(active != new_crtc_state->active,
11931 "[ENCODER:%i] active %i with crtc active %i\n",
11932 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011933
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011934 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
11935 "Encoder connected to wrong pipe %c\n",
11936 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011937
Ville Syrjäläe1214b92017-10-27 22:31:23 +030011938 if (active)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011939 encoder->get_config(encoder, pipe_config);
11940 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011941
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011942 intel_crtc_compute_pixel_rate(pipe_config);
11943
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011944 if (!new_crtc_state->active)
11945 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011946
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011947 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011948
Maarten Lankhorst749d98b2017-05-11 10:28:43 +020011949 sw_config = to_intel_crtc_state(new_crtc_state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011950 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011951 pipe_config, false)) {
11952 I915_STATE_WARN(1, "pipe state doesn't match!\n");
11953 intel_dump_pipe_config(intel_crtc, pipe_config,
11954 "[hw state]");
11955 intel_dump_pipe_config(intel_crtc, sw_config,
11956 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011957 }
11958}
11959
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011960static void
Ville Syrjäläcff109f2017-11-17 21:19:17 +020011961intel_verify_planes(struct intel_atomic_state *state)
11962{
11963 struct intel_plane *plane;
11964 const struct intel_plane_state *plane_state;
11965 int i;
11966
11967 for_each_new_intel_plane_in_state(state, plane,
11968 plane_state, i)
11969 assert_plane(plane, plane_state->base.visible);
11970}
11971
11972static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011973verify_single_dpll_state(struct drm_i915_private *dev_priv,
11974 struct intel_shared_dpll *pll,
11975 struct drm_crtc *crtc,
11976 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011977{
11978 struct intel_dpll_hw_state dpll_hw_state;
Ville Syrjälä40560e22018-06-26 22:47:11 +030011979 unsigned int crtc_mask;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011980 bool active;
11981
11982 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
11983
Lucas De Marchi72f775f2018-03-20 15:06:34 -070011984 DRM_DEBUG_KMS("%s\n", pll->info->name);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011985
Lucas De Marchiee1398b2018-03-20 15:06:33 -070011986 active = pll->info->funcs->get_hw_state(dev_priv, pll, &dpll_hw_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011987
Lucas De Marchi5cd281f2018-03-20 15:06:36 -070011988 if (!(pll->info->flags & INTEL_DPLL_ALWAYS_ON)) {
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011989 I915_STATE_WARN(!pll->on && pll->active_mask,
11990 "pll in active use but not on in sw tracking\n");
11991 I915_STATE_WARN(pll->on && !pll->active_mask,
11992 "pll is on but not used by any active crtc\n");
11993 I915_STATE_WARN(pll->on != active,
11994 "pll on state mismatch (expected %i, found %i)\n",
11995 pll->on, active);
11996 }
11997
11998 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020011999 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012000 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012001 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012002
12003 return;
12004 }
12005
Ville Syrjälä40560e22018-06-26 22:47:11 +030012006 crtc_mask = drm_crtc_mask(crtc);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012007
12008 if (new_state->active)
12009 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
12010 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
12011 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12012 else
12013 I915_STATE_WARN(pll->active_mask & crtc_mask,
12014 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
12015 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12016
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012017 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012018 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012019 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012020
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012021 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012022 &dpll_hw_state,
12023 sizeof(dpll_hw_state)),
12024 "pll hw state mismatch\n");
12025}
12026
12027static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012028verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
12029 struct drm_crtc_state *old_crtc_state,
12030 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012031{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012032 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012033 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
12034 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
12035
12036 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012037 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012038
12039 if (old_state->shared_dpll &&
12040 old_state->shared_dpll != new_state->shared_dpll) {
Ville Syrjälä40560e22018-06-26 22:47:11 +030012041 unsigned int crtc_mask = drm_crtc_mask(crtc);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012042 struct intel_shared_dpll *pll = old_state->shared_dpll;
12043
12044 I915_STATE_WARN(pll->active_mask & crtc_mask,
12045 "pll active mismatch (didn't expect pipe %c in active mask)\n",
12046 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012047 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012048 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
12049 pipe_name(drm_crtc_index(crtc)));
12050 }
12051}
12052
12053static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012054intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012055 struct drm_atomic_state *state,
12056 struct drm_crtc_state *old_state,
12057 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012058{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012059 if (!needs_modeset(new_state) &&
12060 !to_intel_crtc_state(new_state)->update_pipe)
12061 return;
12062
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012063 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012064 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012065 verify_crtc_state(crtc, old_state, new_state);
12066 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012067}
12068
12069static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012070verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012071{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012072 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012073 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012074
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012075 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012076 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012077}
Daniel Vetter53589012013-06-05 13:34:16 +020012078
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012079static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012080intel_modeset_verify_disabled(struct drm_device *dev,
12081 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012082{
Daniel Vetter86b04262017-03-01 10:52:26 +010012083 verify_encoder_state(dev, state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012084 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012085 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020012086}
12087
Ville Syrjälä80715b22014-05-15 20:23:23 +030012088static void update_scanline_offset(struct intel_crtc *crtc)
12089{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012090 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030012091
12092 /*
12093 * The scanline counter increments at the leading edge of hsync.
12094 *
12095 * On most platforms it starts counting from vtotal-1 on the
12096 * first active line. That means the scanline counter value is
12097 * always one less than what we would expect. Ie. just after
12098 * start of vblank, which also occurs at start of hsync (on the
12099 * last active line), the scanline counter will read vblank_start-1.
12100 *
12101 * On gen2 the scanline counter starts counting from 1 instead
12102 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12103 * to keep the value positive), instead of adding one.
12104 *
12105 * On HSW+ the behaviour of the scanline counter depends on the output
12106 * type. For DP ports it behaves like most other platforms, but on HDMI
12107 * there's an extra 1 line difference. So we need to add two instead of
12108 * one to the value.
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +020012109 *
12110 * On VLV/CHV DSI the scanline counter would appear to increment
12111 * approx. 1/3 of a scanline before start of vblank. Unfortunately
12112 * that means we can't tell whether we're in vblank or not while
12113 * we're on that particular line. We must still set scanline_offset
12114 * to 1 so that the vblank timestamps come out correct when we query
12115 * the scanline counter from within the vblank interrupt handler.
12116 * However if queried just before the start of vblank we'll get an
12117 * answer that's slightly in the future.
Ville Syrjälä80715b22014-05-15 20:23:23 +030012118 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012119 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012120 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012121 int vtotal;
12122
Ville Syrjälä124abe02015-09-08 13:40:45 +030012123 vtotal = adjusted_mode->crtc_vtotal;
12124 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012125 vtotal /= 2;
12126
12127 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012128 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030012129 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012130 crtc->scanline_offset = 2;
12131 } else
12132 crtc->scanline_offset = 1;
12133}
12134
Maarten Lankhorstad421372015-06-15 12:33:42 +020012135static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012136{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012137 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012138 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012139 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012140 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012141 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012142
12143 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012144 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012145
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012146 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012147 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012148 struct intel_shared_dpll *old_dpll =
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012149 to_intel_crtc_state(old_crtc_state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020012150
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012151 if (!needs_modeset(new_crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012152 continue;
12153
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012154 to_intel_crtc_state(new_crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012155
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012156 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012157 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012158
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020012159 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012160 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012161}
12162
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012163/*
12164 * This implements the workaround described in the "notes" section of the mode
12165 * set sequence documentation. When going from no pipes or single pipe to
12166 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12167 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12168 */
12169static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12170{
12171 struct drm_crtc_state *crtc_state;
12172 struct intel_crtc *intel_crtc;
12173 struct drm_crtc *crtc;
12174 struct intel_crtc_state *first_crtc_state = NULL;
12175 struct intel_crtc_state *other_crtc_state = NULL;
12176 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12177 int i;
12178
12179 /* look at all crtc's that are going to be enabled in during modeset */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012180 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012181 intel_crtc = to_intel_crtc(crtc);
12182
12183 if (!crtc_state->active || !needs_modeset(crtc_state))
12184 continue;
12185
12186 if (first_crtc_state) {
12187 other_crtc_state = to_intel_crtc_state(crtc_state);
12188 break;
12189 } else {
12190 first_crtc_state = to_intel_crtc_state(crtc_state);
12191 first_pipe = intel_crtc->pipe;
12192 }
12193 }
12194
12195 /* No workaround needed? */
12196 if (!first_crtc_state)
12197 return 0;
12198
12199 /* w/a possibly needed, check how many crtc's are already enabled. */
12200 for_each_intel_crtc(state->dev, intel_crtc) {
12201 struct intel_crtc_state *pipe_config;
12202
12203 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12204 if (IS_ERR(pipe_config))
12205 return PTR_ERR(pipe_config);
12206
12207 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12208
12209 if (!pipe_config->base.active ||
12210 needs_modeset(&pipe_config->base))
12211 continue;
12212
12213 /* 2 or more enabled crtcs means no need for w/a */
12214 if (enabled_pipe != INVALID_PIPE)
12215 return 0;
12216
12217 enabled_pipe = intel_crtc->pipe;
12218 }
12219
12220 if (enabled_pipe != INVALID_PIPE)
12221 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12222 else if (other_crtc_state)
12223 other_crtc_state->hsw_workaround_pipe = first_pipe;
12224
12225 return 0;
12226}
12227
Ville Syrjälä8d965612016-11-14 18:35:10 +020012228static int intel_lock_all_pipes(struct drm_atomic_state *state)
12229{
12230 struct drm_crtc *crtc;
12231
12232 /* Add all pipes to the state */
12233 for_each_crtc(state->dev, crtc) {
12234 struct drm_crtc_state *crtc_state;
12235
12236 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12237 if (IS_ERR(crtc_state))
12238 return PTR_ERR(crtc_state);
12239 }
12240
12241 return 0;
12242}
12243
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012244static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12245{
12246 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012247
Ville Syrjälä8d965612016-11-14 18:35:10 +020012248 /*
12249 * Add all pipes to the state, and force
12250 * a modeset on all the active ones.
12251 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012252 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012253 struct drm_crtc_state *crtc_state;
12254 int ret;
12255
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012256 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12257 if (IS_ERR(crtc_state))
12258 return PTR_ERR(crtc_state);
12259
12260 if (!crtc_state->active || needs_modeset(crtc_state))
12261 continue;
12262
12263 crtc_state->mode_changed = true;
12264
12265 ret = drm_atomic_add_affected_connectors(state, crtc);
12266 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012267 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012268
12269 ret = drm_atomic_add_affected_planes(state, crtc);
12270 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012271 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012272 }
12273
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012274 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012275}
12276
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012277static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012278{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012279 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012280 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012281 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012282 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012283 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012284
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012285 if (!check_digital_port_conflicts(state)) {
12286 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12287 return -EINVAL;
12288 }
12289
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012290 intel_state->modeset = true;
12291 intel_state->active_crtcs = dev_priv->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012292 intel_state->cdclk.logical = dev_priv->cdclk.logical;
12293 intel_state->cdclk.actual = dev_priv->cdclk.actual;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012294
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012295 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12296 if (new_crtc_state->active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012297 intel_state->active_crtcs |= 1 << i;
12298 else
12299 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070012300
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012301 if (old_crtc_state->active != new_crtc_state->active)
Matt Roper8b4a7d02016-05-12 07:06:00 -070012302 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012303 }
12304
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012305 /*
12306 * See if the config requires any additional preparation, e.g.
12307 * to adjust global state with pipes off. We need to do this
12308 * here so we can get the modeset_pipe updated config for the new
12309 * mode set on this crtc. For other crtcs we need to use the
12310 * adjusted_mode bits in the crtc directly.
12311 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012312 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030012313 ret = dev_priv->display.modeset_calc_cdclk(state);
12314 if (ret < 0)
12315 return ret;
12316
Ville Syrjälä8d965612016-11-14 18:35:10 +020012317 /*
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012318 * Writes to dev_priv->cdclk.logical must protected by
Ville Syrjälä8d965612016-11-14 18:35:10 +020012319 * holding all the crtc locks, even if we don't end up
12320 * touching the hardware
12321 */
Ville Syrjälä64600bd2017-10-24 12:52:08 +030012322 if (intel_cdclk_changed(&dev_priv->cdclk.logical,
12323 &intel_state->cdclk.logical)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012324 ret = intel_lock_all_pipes(state);
12325 if (ret < 0)
12326 return ret;
12327 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012328
Ville Syrjälä8d965612016-11-14 18:35:10 +020012329 /* All pipes must be switched off while we change the cdclk. */
Ville Syrjälä64600bd2017-10-24 12:52:08 +030012330 if (intel_cdclk_needs_modeset(&dev_priv->cdclk.actual,
12331 &intel_state->cdclk.actual)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012332 ret = intel_modeset_all_pipes(state);
12333 if (ret < 0)
12334 return ret;
12335 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010012336
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012337 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
12338 intel_state->cdclk.logical.cdclk,
12339 intel_state->cdclk.actual.cdclk);
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030012340 DRM_DEBUG_KMS("New voltage level calculated to be logical %u, actual %u\n",
12341 intel_state->cdclk.logical.voltage_level,
12342 intel_state->cdclk.actual.voltage_level);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012343 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012344 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012345 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012346
Maarten Lankhorstad421372015-06-15 12:33:42 +020012347 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012348
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012349 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012350 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012351
Maarten Lankhorstad421372015-06-15 12:33:42 +020012352 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012353}
12354
Matt Roperaa363132015-09-24 15:53:18 -070012355/*
12356 * Handle calculation of various watermark data at the end of the atomic check
12357 * phase. The code here should be run after the per-crtc and per-plane 'check'
12358 * handlers to ensure that all derived state has been updated.
12359 */
Matt Roper55994c22016-05-12 07:06:08 -070012360static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070012361{
12362 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070012363 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070012364
12365 /* Is there platform-specific watermark information to calculate? */
12366 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070012367 return dev_priv->display.compute_global_watermarks(state);
12368
12369 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070012370}
12371
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012372/**
12373 * intel_atomic_check - validate state object
12374 * @dev: drm device
12375 * @state: state to validate
12376 */
12377static int intel_atomic_check(struct drm_device *dev,
12378 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012379{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012380 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070012381 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012382 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012383 struct drm_crtc_state *old_crtc_state, *crtc_state;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012384 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012385 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012386
Maarten Lankhorst8c58f732018-02-21 10:28:08 +010012387 /* Catch I915_MODE_FLAG_INHERITED */
12388 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state,
12389 crtc_state, i) {
12390 if (crtc_state->mode.private_flags !=
12391 old_crtc_state->mode.private_flags)
12392 crtc_state->mode_changed = true;
12393 }
12394
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012395 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012396 if (ret)
12397 return ret;
12398
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012399 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012400 struct intel_crtc_state *pipe_config =
12401 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012402
Daniel Vetter26495482015-07-15 14:15:52 +020012403 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012404 continue;
12405
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012406 if (!crtc_state->enable) {
12407 any_ms = true;
12408 continue;
12409 }
12410
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012411 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012412 if (ret) {
12413 intel_dump_pipe_config(to_intel_crtc(crtc),
12414 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012415 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012416 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012417
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000012418 if (i915_modparams.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012419 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012420 to_intel_crtc_state(old_crtc_state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012421 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012422 crtc_state->mode_changed = false;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012423 pipe_config->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012424 }
12425
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012426 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012427 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012428
Daniel Vetter26495482015-07-15 14:15:52 +020012429 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12430 needs_modeset(crtc_state) ?
12431 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012432 }
12433
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012434 if (any_ms) {
12435 ret = intel_modeset_checks(state);
12436
12437 if (ret)
12438 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012439 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012440 intel_state->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012441 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012442
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012443 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012444 if (ret)
12445 return ret;
12446
Ville Syrjälädd576022017-11-17 21:19:14 +020012447 intel_fbc_choose_crtc(dev_priv, intel_state);
Matt Roper55994c22016-05-12 07:06:08 -070012448 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012449}
12450
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012451static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010012452 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012453{
Chris Wilsonfd700752017-07-26 17:00:36 +010012454 return drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012455}
12456
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012457u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12458{
12459 struct drm_device *dev = crtc->base.dev;
12460
12461 if (!dev->max_vblank_count)
Dhinakaran Pandiyan734cbbf2018-02-02 21:12:54 -080012462 return (u32)drm_crtc_accurate_vblank_count(&crtc->base);
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012463
12464 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12465}
12466
Lyude896e5bb2016-08-24 07:48:09 +020012467static void intel_update_crtc(struct drm_crtc *crtc,
12468 struct drm_atomic_state *state,
12469 struct drm_crtc_state *old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012470 struct drm_crtc_state *new_crtc_state)
Lyude896e5bb2016-08-24 07:48:09 +020012471{
12472 struct drm_device *dev = crtc->dev;
12473 struct drm_i915_private *dev_priv = to_i915(dev);
12474 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012475 struct intel_crtc_state *pipe_config = to_intel_crtc_state(new_crtc_state);
12476 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorst8b694492018-04-09 14:46:55 +020012477 struct intel_plane_state *new_plane_state =
12478 intel_atomic_get_new_plane_state(to_intel_atomic_state(state),
12479 to_intel_plane(crtc->primary));
Lyude896e5bb2016-08-24 07:48:09 +020012480
12481 if (modeset) {
12482 update_scanline_offset(intel_crtc);
12483 dev_priv->display.crtc_enable(pipe_config, state);
Maarten Lankhorst033b7a22018-03-08 13:02:02 +010012484
12485 /* vblanks work again, re-enable pipe CRC. */
12486 intel_crtc_enable_pipe_crc(intel_crtc);
Lyude896e5bb2016-08-24 07:48:09 +020012487 } else {
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012488 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12489 pipe_config);
Lyude896e5bb2016-08-24 07:48:09 +020012490 }
12491
Maarten Lankhorst8b694492018-04-09 14:46:55 +020012492 if (new_plane_state)
12493 intel_fbc_enable(intel_crtc, pipe_config, new_plane_state);
Lyude896e5bb2016-08-24 07:48:09 +020012494
12495 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012496}
12497
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012498static void intel_update_crtcs(struct drm_atomic_state *state)
Lyude896e5bb2016-08-24 07:48:09 +020012499{
12500 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012501 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyude896e5bb2016-08-24 07:48:09 +020012502 int i;
12503
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012504 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12505 if (!new_crtc_state->active)
Lyude896e5bb2016-08-24 07:48:09 +020012506 continue;
12507
12508 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012509 new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012510 }
12511}
12512
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012513static void skl_update_crtcs(struct drm_atomic_state *state)
Lyude27082492016-08-24 07:48:10 +020012514{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012515 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020012516 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12517 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040012518 struct intel_crtc *intel_crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012519 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040012520 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020012521 unsigned int updated = 0;
12522 bool progress;
12523 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012524 int i;
Mahesh Kumaraa9664f2018-04-26 19:55:16 +053012525 u8 hw_enabled_slices = dev_priv->wm.skl_hw.ddb.enabled_slices;
12526 u8 required_slices = intel_state->wm_results.ddb.enabled_slices;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012527
12528 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
12529
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012530 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012531 /* ignore allocations for crtc's that have been turned off. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012532 if (new_crtc_state->active)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012533 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012534
Mahesh Kumaraa9664f2018-04-26 19:55:16 +053012535 /* If 2nd DBuf slice required, enable it here */
12536 if (INTEL_GEN(dev_priv) >= 11 && required_slices > hw_enabled_slices)
12537 icl_dbuf_slices_update(dev_priv, required_slices);
12538
Lyude27082492016-08-24 07:48:10 +020012539 /*
12540 * Whenever the number of active pipes changes, we need to make sure we
12541 * update the pipes in the right order so that their ddb allocations
12542 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12543 * cause pipe underruns and other bad stuff.
12544 */
12545 do {
Lyude27082492016-08-24 07:48:10 +020012546 progress = false;
12547
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012548 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Lyude27082492016-08-24 07:48:10 +020012549 bool vbl_wait = false;
12550 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040012551
12552 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä21794812017-08-23 18:22:26 +030012553 cstate = to_intel_crtc_state(new_crtc_state);
Lyudece0ba282016-09-15 10:46:35 -040012554 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020012555
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012556 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020012557 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012558
Mika Kahola2b685042017-10-10 13:17:03 +030012559 if (skl_ddb_allocation_overlaps(dev_priv,
12560 entries,
12561 &cstate->wm.skl.ddb,
12562 i))
Lyude27082492016-08-24 07:48:10 +020012563 continue;
12564
12565 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012566 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012567
12568 /*
12569 * If this is an already active pipe, it's DDB changed,
12570 * and this isn't the last pipe that needs updating
12571 * then we need to wait for a vblank to pass for the
12572 * new ddb allocation to take effect.
12573 */
Lyudece0ba282016-09-15 10:46:35 -040012574 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010012575 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012576 !new_crtc_state->active_changed &&
Lyude27082492016-08-24 07:48:10 +020012577 intel_state->wm_results.dirty_pipes != updated)
12578 vbl_wait = true;
12579
12580 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012581 new_crtc_state);
Lyude27082492016-08-24 07:48:10 +020012582
12583 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012584 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020012585
12586 progress = true;
12587 }
12588 } while (progress);
Mahesh Kumaraa9664f2018-04-26 19:55:16 +053012589
12590 /* If 2nd DBuf slice is no more required disable it */
12591 if (INTEL_GEN(dev_priv) >= 11 && required_slices < hw_enabled_slices)
12592 icl_dbuf_slices_update(dev_priv, required_slices);
Lyude27082492016-08-24 07:48:10 +020012593}
12594
Chris Wilsonba318c62017-02-02 20:47:41 +000012595static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12596{
12597 struct intel_atomic_state *state, *next;
12598 struct llist_node *freed;
12599
12600 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12601 llist_for_each_entry_safe(state, next, freed, freed)
12602 drm_atomic_state_put(&state->base);
12603}
12604
12605static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12606{
12607 struct drm_i915_private *dev_priv =
12608 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12609
12610 intel_atomic_helper_free_state(dev_priv);
12611}
12612
Daniel Vetter9db529a2017-08-08 10:08:28 +020012613static void intel_atomic_commit_fence_wait(struct intel_atomic_state *intel_state)
12614{
12615 struct wait_queue_entry wait_fence, wait_reset;
12616 struct drm_i915_private *dev_priv = to_i915(intel_state->base.dev);
12617
12618 init_wait_entry(&wait_fence, 0);
12619 init_wait_entry(&wait_reset, 0);
12620 for (;;) {
12621 prepare_to_wait(&intel_state->commit_ready.wait,
12622 &wait_fence, TASK_UNINTERRUPTIBLE);
12623 prepare_to_wait(&dev_priv->gpu_error.wait_queue,
12624 &wait_reset, TASK_UNINTERRUPTIBLE);
12625
12626
12627 if (i915_sw_fence_done(&intel_state->commit_ready)
12628 || test_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags))
12629 break;
12630
12631 schedule();
12632 }
12633 finish_wait(&intel_state->commit_ready.wait, &wait_fence);
12634 finish_wait(&dev_priv->gpu_error.wait_queue, &wait_reset);
12635}
12636
Chris Wilson8d52e442018-06-23 11:39:51 +010012637static void intel_atomic_cleanup_work(struct work_struct *work)
12638{
12639 struct drm_atomic_state *state =
12640 container_of(work, struct drm_atomic_state, commit_work);
12641 struct drm_i915_private *i915 = to_i915(state->dev);
12642
12643 drm_atomic_helper_cleanup_planes(&i915->drm, state);
12644 drm_atomic_helper_commit_cleanup_done(state);
12645 drm_atomic_state_put(state);
12646
12647 intel_atomic_helper_free_state(i915);
12648}
12649
Daniel Vetter94f05022016-06-14 18:01:00 +020012650static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012651{
Daniel Vetter94f05022016-06-14 18:01:00 +020012652 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012653 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012654 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012655 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012656 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012657 struct intel_crtc_state *intel_cstate;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020012658 u64 put_domains[I915_MAX_PIPES] = {};
Chris Wilsone95433c2016-10-28 13:58:27 +010012659 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012660
Daniel Vetter9db529a2017-08-08 10:08:28 +020012661 intel_atomic_commit_fence_wait(intel_state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012662
Daniel Vetterea0000f2016-06-13 16:13:46 +020012663 drm_atomic_helper_wait_for_dependencies(state);
12664
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012665 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012666 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012667
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012668 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012669 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12670
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012671 if (needs_modeset(new_crtc_state) ||
12672 to_intel_crtc_state(new_crtc_state)->update_pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012673
12674 put_domains[to_intel_crtc(crtc)->pipe] =
12675 modeset_get_crtc_power_domains(crtc,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012676 to_intel_crtc_state(new_crtc_state));
Daniel Vetter5a21b662016-05-24 17:13:53 +020012677 }
12678
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012679 if (!needs_modeset(new_crtc_state))
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012680 continue;
12681
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012682 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12683 to_intel_crtc_state(new_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010012684
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012685 if (old_crtc_state->active) {
12686 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst033b7a22018-03-08 13:02:02 +010012687
12688 /*
12689 * We need to disable pipe CRC before disabling the pipe,
12690 * or we race against vblank off.
12691 */
12692 intel_crtc_disable_pipe_crc(intel_crtc);
12693
Maarten Lankhorst4a806552016-08-09 17:04:01 +020012694 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012695 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020012696 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012697 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020012698
12699 /*
12700 * Underruns don't always raise
12701 * interrupts, so check manually.
12702 */
12703 intel_check_cpu_fifo_underruns(dev_priv);
12704 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010012705
Ville Syrjälä21794812017-08-23 18:22:26 +030012706 if (!new_crtc_state->active) {
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012707 /*
12708 * Make sure we don't call initial_watermarks
12709 * for ILK-style watermark updates.
Ville Syrjäläff32c542017-03-02 19:14:57 +020012710 *
12711 * No clue what this is supposed to achieve.
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012712 */
Ville Syrjäläff32c542017-03-02 19:14:57 +020012713 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012714 dev_priv->display.initial_watermarks(intel_state,
Ville Syrjälä21794812017-08-23 18:22:26 +030012715 to_intel_crtc_state(new_crtc_state));
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012716 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012717 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012718 }
Daniel Vetter7758a112012-07-08 19:40:39 +020012719
Daniel Vetter7a1530d72017-12-07 15:32:02 +010012720 /* FIXME: Eventually get rid of our intel_crtc->config pointer */
12721 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i)
12722 to_intel_crtc(crtc)->config = to_intel_crtc_state(new_crtc_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012723
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012724 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012725 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010012726
Ville Syrjäläb0587e42017-01-26 21:52:01 +020012727 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010012728
Lyude656d1b82016-08-17 15:55:54 -040012729 /*
12730 * SKL workaround: bspec recommends we disable the SAGV when we
12731 * have more then one pipe enabled
12732 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030012733 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012734 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012735
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012736 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012737 }
Daniel Vetter47fab732012-10-26 10:58:18 +020012738
Lyude896e5bb2016-08-24 07:48:09 +020012739 /* Complete the events for pipes that have now been disabled */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012740 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12741 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012742
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012743 /* Complete events for now disable pipes here. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012744 if (modeset && !new_crtc_state->active && new_crtc_state->event) {
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012745 spin_lock_irq(&dev->event_lock);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012746 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012747 spin_unlock_irq(&dev->event_lock);
12748
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012749 new_crtc_state->event = NULL;
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012750 }
Matt Ropered4a6a72016-02-23 17:20:13 -080012751 }
12752
Lyude896e5bb2016-08-24 07:48:09 +020012753 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012754 dev_priv->display.update_crtcs(state);
Lyude896e5bb2016-08-24 07:48:09 +020012755
Daniel Vetter94f05022016-06-14 18:01:00 +020012756 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
12757 * already, but still need the state for the delayed optimization. To
12758 * fix this:
12759 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
12760 * - schedule that vblank worker _before_ calling hw_done
12761 * - at the start of commit_tail, cancel it _synchrously
12762 * - switch over to the vblank wait helper in the core after that since
12763 * we don't need out special handling any more.
12764 */
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +020012765 drm_atomic_helper_wait_for_flip_done(dev, state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012766
12767 /*
12768 * Now that the vblank has passed, we can go ahead and program the
12769 * optimal watermarks on platforms that need two-step watermark
12770 * programming.
12771 *
12772 * TODO: Move this (and other cleanup) to an async worker eventually.
12773 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012774 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12775 intel_cstate = to_intel_crtc_state(new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012776
12777 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012778 dev_priv->display.optimize_watermarks(intel_state,
12779 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012780 }
12781
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012782 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012783 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
12784
12785 if (put_domains[i])
12786 modeset_put_power_domains(dev_priv, put_domains[i]);
12787
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012788 intel_modeset_verify_crtc(crtc, state, old_crtc_state, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012789 }
12790
Ville Syrjäläcff109f2017-11-17 21:19:17 +020012791 if (intel_state->modeset)
12792 intel_verify_planes(intel_state);
12793
Paulo Zanoni56feca92016-09-22 18:00:28 -030012794 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012795 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012796
Daniel Vetter94f05022016-06-14 18:01:00 +020012797 drm_atomic_helper_commit_hw_done(state);
12798
Chris Wilsond5553c02017-05-04 12:55:08 +010012799 if (intel_state->modeset) {
12800 /* As one of the primary mmio accessors, KMS has a high
12801 * likelihood of triggering bugs in unclaimed access. After we
12802 * finish modesetting, see if an error has been flagged, and if
12803 * so enable debugging for the next modeset - and hope we catch
12804 * the culprit.
12805 */
12806 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012807 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Chris Wilsond5553c02017-05-04 12:55:08 +010012808 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020012809
Chris Wilson8d52e442018-06-23 11:39:51 +010012810 /*
12811 * Defer the cleanup of the old state to a separate worker to not
12812 * impede the current task (userspace for blocking modesets) that
12813 * are executed inline. For out-of-line asynchronous modesets/flips,
12814 * deferring to a new worker seems overkill, but we would place a
12815 * schedule point (cond_resched()) here anyway to keep latencies
12816 * down.
12817 */
12818 INIT_WORK(&state->commit_work, intel_atomic_cleanup_work);
Chris Wilson41db6452018-07-12 12:57:29 +010012819 queue_work(system_highpri_wq, &state->commit_work);
Daniel Vetter94f05022016-06-14 18:01:00 +020012820}
12821
12822static void intel_atomic_commit_work(struct work_struct *work)
12823{
Chris Wilsonc004a902016-10-28 13:58:45 +010012824 struct drm_atomic_state *state =
12825 container_of(work, struct drm_atomic_state, commit_work);
12826
Daniel Vetter94f05022016-06-14 18:01:00 +020012827 intel_atomic_commit_tail(state);
12828}
12829
Chris Wilsonc004a902016-10-28 13:58:45 +010012830static int __i915_sw_fence_call
12831intel_atomic_commit_ready(struct i915_sw_fence *fence,
12832 enum i915_sw_fence_notify notify)
12833{
12834 struct intel_atomic_state *state =
12835 container_of(fence, struct intel_atomic_state, commit_ready);
12836
12837 switch (notify) {
12838 case FENCE_COMPLETE:
Daniel Vetter42b062b2017-08-08 10:08:27 +020012839 /* we do blocking waits in the worker, nothing to do here */
Chris Wilsonc004a902016-10-28 13:58:45 +010012840 break;
Chris Wilsonc004a902016-10-28 13:58:45 +010012841 case FENCE_FREE:
Chris Wilsoneb955ee2017-01-23 21:29:39 +000012842 {
12843 struct intel_atomic_helper *helper =
12844 &to_i915(state->base.dev)->atomic_helper;
12845
12846 if (llist_add(&state->freed, &helper->free_list))
12847 schedule_work(&helper->free_work);
12848 break;
12849 }
Chris Wilsonc004a902016-10-28 13:58:45 +010012850 }
12851
12852 return NOTIFY_DONE;
12853}
12854
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012855static void intel_atomic_track_fbs(struct drm_atomic_state *state)
12856{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012857 struct drm_plane_state *old_plane_state, *new_plane_state;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012858 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012859 int i;
12860
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012861 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i)
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012862 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012863 intel_fb_obj(new_plane_state->fb),
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012864 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012865}
12866
Daniel Vetter94f05022016-06-14 18:01:00 +020012867/**
12868 * intel_atomic_commit - commit validated state object
12869 * @dev: DRM device
12870 * @state: the top-level driver state object
12871 * @nonblock: nonblocking commit
12872 *
12873 * This function commits a top-level state object that has been validated
12874 * with drm_atomic_helper_check().
12875 *
Daniel Vetter94f05022016-06-14 18:01:00 +020012876 * RETURNS
12877 * Zero for success or -errno.
12878 */
12879static int intel_atomic_commit(struct drm_device *dev,
12880 struct drm_atomic_state *state,
12881 bool nonblock)
12882{
12883 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012884 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020012885 int ret = 0;
12886
Chris Wilsonc004a902016-10-28 13:58:45 +010012887 drm_atomic_state_get(state);
12888 i915_sw_fence_init(&intel_state->commit_ready,
12889 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020012890
Ville Syrjälä440df932017-03-29 17:21:23 +030012891 /*
12892 * The intel_legacy_cursor_update() fast path takes care
12893 * of avoiding the vblank waits for simple cursor
12894 * movement and flips. For cursor on/off and size changes,
12895 * we want to perform the vblank waits so that watermark
12896 * updates happen during the correct frames. Gen9+ have
12897 * double buffered watermarks and so shouldn't need this.
12898 *
Maarten Lankhorst3cf50c62017-09-19 14:14:18 +020012899 * Unset state->legacy_cursor_update before the call to
12900 * drm_atomic_helper_setup_commit() because otherwise
12901 * drm_atomic_helper_wait_for_flip_done() is a noop and
12902 * we get FIFO underruns because we didn't wait
12903 * for vblank.
Ville Syrjälä440df932017-03-29 17:21:23 +030012904 *
12905 * FIXME doing watermarks and fb cleanup from a vblank worker
12906 * (assuming we had any) would solve these problems.
12907 */
Maarten Lankhorst213f1bd2017-09-19 14:14:19 +020012908 if (INTEL_GEN(dev_priv) < 9 && state->legacy_cursor_update) {
12909 struct intel_crtc_state *new_crtc_state;
12910 struct intel_crtc *crtc;
12911 int i;
12912
12913 for_each_new_intel_crtc_in_state(intel_state, crtc, new_crtc_state, i)
12914 if (new_crtc_state->wm.need_postvbl_update ||
12915 new_crtc_state->update_wm_post)
12916 state->legacy_cursor_update = false;
12917 }
Ville Syrjälä440df932017-03-29 17:21:23 +030012918
Maarten Lankhorst3cf50c62017-09-19 14:14:18 +020012919 ret = intel_atomic_prepare_commit(dev, state);
12920 if (ret) {
12921 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
12922 i915_sw_fence_commit(&intel_state->commit_ready);
12923 return ret;
12924 }
12925
12926 ret = drm_atomic_helper_setup_commit(state, nonblock);
12927 if (!ret)
12928 ret = drm_atomic_helper_swap_state(state, true);
12929
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012930 if (ret) {
12931 i915_sw_fence_commit(&intel_state->commit_ready);
12932
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012933 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorst0806f4e2017-07-11 16:33:07 +020012934 return ret;
12935 }
Daniel Vetter94f05022016-06-14 18:01:00 +020012936 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020012937 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012938 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020012939
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012940 if (intel_state->modeset) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030012941 memcpy(dev_priv->min_cdclk, intel_state->min_cdclk,
12942 sizeof(intel_state->min_cdclk));
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030012943 memcpy(dev_priv->min_voltage_level,
12944 intel_state->min_voltage_level,
12945 sizeof(intel_state->min_voltage_level));
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012946 dev_priv->active_crtcs = intel_state->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012947 dev_priv->cdclk.logical = intel_state->cdclk.logical;
12948 dev_priv->cdclk.actual = intel_state->cdclk.actual;
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012949 }
12950
Chris Wilson08536952016-10-14 13:18:18 +010012951 drm_atomic_state_get(state);
Daniel Vetter42b062b2017-08-08 10:08:27 +020012952 INIT_WORK(&state->commit_work, intel_atomic_commit_work);
Chris Wilsonc004a902016-10-28 13:58:45 +010012953
12954 i915_sw_fence_commit(&intel_state->commit_ready);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020012955 if (nonblock && intel_state->modeset) {
12956 queue_work(dev_priv->modeset_wq, &state->commit_work);
12957 } else if (nonblock) {
Daniel Vetter42b062b2017-08-08 10:08:27 +020012958 queue_work(system_unbound_wq, &state->commit_work);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020012959 } else {
12960 if (intel_state->modeset)
12961 flush_workqueue(dev_priv->modeset_wq);
Daniel Vetter94f05022016-06-14 18:01:00 +020012962 intel_atomic_commit_tail(state);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020012963 }
Mika Kuoppala75714942015-12-16 09:26:48 +020012964
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012965 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020012966}
12967
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012968static const struct drm_crtc_funcs intel_crtc_funcs = {
Daniel Vetter3fab2f02017-04-03 10:32:57 +020012969 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012970 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012971 .destroy = intel_crtc_destroy,
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010012972 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080012973 .atomic_duplicate_state = intel_crtc_duplicate_state,
12974 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010012975 .set_crc_source = intel_crtc_set_crc_source,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012976};
12977
Chris Wilson74d290f2017-08-17 13:37:06 +010012978struct wait_rps_boost {
12979 struct wait_queue_entry wait;
12980
12981 struct drm_crtc *crtc;
Chris Wilsone61e0f52018-02-21 09:56:36 +000012982 struct i915_request *request;
Chris Wilson74d290f2017-08-17 13:37:06 +010012983};
12984
12985static int do_rps_boost(struct wait_queue_entry *_wait,
12986 unsigned mode, int sync, void *key)
12987{
12988 struct wait_rps_boost *wait = container_of(_wait, typeof(*wait), wait);
Chris Wilsone61e0f52018-02-21 09:56:36 +000012989 struct i915_request *rq = wait->request;
Chris Wilson74d290f2017-08-17 13:37:06 +010012990
Chris Wilsone9af4ea2018-01-18 13:16:09 +000012991 /*
12992 * If we missed the vblank, but the request is already running it
12993 * is reasonable to assume that it will complete before the next
12994 * vblank without our intervention, so leave RPS alone.
12995 */
Chris Wilsone61e0f52018-02-21 09:56:36 +000012996 if (!i915_request_started(rq))
Chris Wilsone9af4ea2018-01-18 13:16:09 +000012997 gen6_rps_boost(rq, NULL);
Chris Wilsone61e0f52018-02-21 09:56:36 +000012998 i915_request_put(rq);
Chris Wilson74d290f2017-08-17 13:37:06 +010012999
13000 drm_crtc_vblank_put(wait->crtc);
13001
13002 list_del(&wait->wait.entry);
13003 kfree(wait);
13004 return 1;
13005}
13006
13007static void add_rps_boost_after_vblank(struct drm_crtc *crtc,
13008 struct dma_fence *fence)
13009{
13010 struct wait_rps_boost *wait;
13011
13012 if (!dma_fence_is_i915(fence))
13013 return;
13014
13015 if (INTEL_GEN(to_i915(crtc->dev)) < 6)
13016 return;
13017
13018 if (drm_crtc_vblank_get(crtc))
13019 return;
13020
13021 wait = kmalloc(sizeof(*wait), GFP_KERNEL);
13022 if (!wait) {
13023 drm_crtc_vblank_put(crtc);
13024 return;
13025 }
13026
13027 wait->request = to_request(dma_fence_get(fence));
13028 wait->crtc = crtc;
13029
13030 wait->wait.func = do_rps_boost;
13031 wait->wait.flags = 0;
13032
13033 add_wait_queue(drm_crtc_vblank_waitqueue(crtc), &wait->wait);
13034}
13035
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013036static int intel_plane_pin_fb(struct intel_plane_state *plane_state)
13037{
13038 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
13039 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
13040 struct drm_framebuffer *fb = plane_state->base.fb;
13041 struct i915_vma *vma;
13042
13043 if (plane->id == PLANE_CURSOR &&
13044 INTEL_INFO(dev_priv)->cursor_needs_physical) {
13045 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13046 const int align = intel_cursor_alignment(dev_priv);
Chris Wilson4a477652018-08-17 09:24:05 +010013047 int err;
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013048
Chris Wilson4a477652018-08-17 09:24:05 +010013049 err = i915_gem_object_attach_phys(obj, align);
13050 if (err)
13051 return err;
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013052 }
13053
13054 vma = intel_pin_and_fence_fb_obj(fb,
Ville Syrjäläf5929c52018-09-07 18:24:06 +030013055 &plane_state->view,
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013056 intel_plane_uses_fence(plane_state),
13057 &plane_state->flags);
13058 if (IS_ERR(vma))
13059 return PTR_ERR(vma);
13060
13061 plane_state->vma = vma;
13062
13063 return 0;
13064}
13065
13066static void intel_plane_unpin_fb(struct intel_plane_state *old_plane_state)
13067{
13068 struct i915_vma *vma;
13069
13070 vma = fetch_and_zero(&old_plane_state->vma);
13071 if (vma)
13072 intel_unpin_fb_vma(vma, old_plane_state->flags);
13073}
13074
Chris Wilsonb7268c52018-04-18 19:40:52 +010013075static void fb_obj_bump_render_priority(struct drm_i915_gem_object *obj)
13076{
13077 struct i915_sched_attr attr = {
13078 .priority = I915_PRIORITY_DISPLAY,
13079 };
13080
13081 i915_gem_object_wait_priority(obj, 0, &attr);
13082}
13083
Matt Roper6beb8c232014-12-01 15:40:14 -080013084/**
13085 * intel_prepare_plane_fb - Prepare fb for usage on plane
13086 * @plane: drm plane to prepare for
Chris Wilsonc38c1452018-02-14 13:49:22 +000013087 * @new_state: the plane state being prepared
Matt Roper6beb8c232014-12-01 15:40:14 -080013088 *
13089 * Prepares a framebuffer for usage on a display plane. Generally this
13090 * involves pinning the underlying object and updating the frontbuffer tracking
13091 * bits. Some older platforms need special physical address handling for
13092 * cursor planes.
13093 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013094 * Must be called with struct_mutex held.
13095 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013096 * Returns 0 on success, negative error code on failure.
13097 */
13098int
13099intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013100 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013101{
Chris Wilsonc004a902016-10-28 13:58:45 +010013102 struct intel_atomic_state *intel_state =
13103 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013104 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013105 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013106 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013107 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010013108 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013109
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013110 if (old_obj) {
13111 struct drm_crtc_state *crtc_state =
Maarten Lankhorst8b694492018-04-09 14:46:55 +020013112 drm_atomic_get_new_crtc_state(new_state->state,
13113 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013114
13115 /* Big Hammer, we also need to ensure that any pending
13116 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13117 * current scanout is retired before unpinning the old
13118 * framebuffer. Note that we rely on userspace rendering
13119 * into the buffer attached to the pipe they are waiting
13120 * on. If not, userspace generates a GPU hang with IPEHR
13121 * point to the MI_WAIT_FOR_EVENT.
13122 *
13123 * This should only fail upon a hung GPU, in which case we
13124 * can safely continue.
13125 */
Chris Wilsonc004a902016-10-28 13:58:45 +010013126 if (needs_modeset(crtc_state)) {
13127 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13128 old_obj->resv, NULL,
13129 false, 0,
13130 GFP_KERNEL);
13131 if (ret < 0)
13132 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013133 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013134 }
13135
Chris Wilsonc004a902016-10-28 13:58:45 +010013136 if (new_state->fence) { /* explicit fencing */
13137 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
13138 new_state->fence,
13139 I915_FENCE_TIMEOUT,
13140 GFP_KERNEL);
13141 if (ret < 0)
13142 return ret;
13143 }
13144
Chris Wilsonc37efb92016-06-17 08:28:47 +010013145 if (!obj)
13146 return 0;
13147
Chris Wilson4d3088c2017-07-26 17:00:38 +010013148 ret = i915_gem_object_pin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010013149 if (ret)
13150 return ret;
13151
Chris Wilson4d3088c2017-07-26 17:00:38 +010013152 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13153 if (ret) {
13154 i915_gem_object_unpin_pages(obj);
13155 return ret;
13156 }
13157
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013158 ret = intel_plane_pin_fb(to_intel_plane_state(new_state));
Chris Wilsonfd700752017-07-26 17:00:36 +010013159
Chris Wilsonb7268c52018-04-18 19:40:52 +010013160 fb_obj_bump_render_priority(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010013161
13162 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson4d3088c2017-07-26 17:00:38 +010013163 i915_gem_object_unpin_pages(obj);
Chris Wilsonfd700752017-07-26 17:00:36 +010013164 if (ret)
13165 return ret;
13166
Dhinakaran Pandiyan07bcd992018-03-06 19:34:18 -080013167 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
13168
Chris Wilsonc004a902016-10-28 13:58:45 +010013169 if (!new_state->fence) { /* implicit fencing */
Chris Wilson74d290f2017-08-17 13:37:06 +010013170 struct dma_fence *fence;
13171
Chris Wilsonc004a902016-10-28 13:58:45 +010013172 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13173 obj->resv, NULL,
13174 false, I915_FENCE_TIMEOUT,
13175 GFP_KERNEL);
13176 if (ret < 0)
13177 return ret;
Chris Wilson74d290f2017-08-17 13:37:06 +010013178
13179 fence = reservation_object_get_excl_rcu(obj->resv);
13180 if (fence) {
13181 add_rps_boost_after_vblank(new_state->crtc, fence);
13182 dma_fence_put(fence);
13183 }
13184 } else {
13185 add_rps_boost_after_vblank(new_state->crtc, new_state->fence);
Chris Wilsonc004a902016-10-28 13:58:45 +010013186 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020013187
Chris Wilson60548c52018-07-31 14:26:29 +010013188 /*
13189 * We declare pageflips to be interactive and so merit a small bias
13190 * towards upclocking to deliver the frame on time. By only changing
13191 * the RPS thresholds to sample more regularly and aim for higher
13192 * clocks we can hopefully deliver low power workloads (like kodi)
13193 * that are not quite steady state without resorting to forcing
13194 * maximum clocks following a vblank miss (see do_rps_boost()).
13195 */
13196 if (!intel_state->rps_interactive) {
13197 intel_rps_mark_interactive(dev_priv, true);
13198 intel_state->rps_interactive = true;
13199 }
13200
Chris Wilsond07f0e52016-10-28 13:58:44 +010013201 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080013202}
13203
Matt Roper38f3ce32014-12-02 07:45:25 -080013204/**
13205 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13206 * @plane: drm plane to clean up for
Chris Wilsonc38c1452018-02-14 13:49:22 +000013207 * @old_state: the state from the previous modeset
Matt Roper38f3ce32014-12-02 07:45:25 -080013208 *
13209 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013210 *
13211 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013212 */
13213void
13214intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013215 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013216{
Chris Wilson60548c52018-07-31 14:26:29 +010013217 struct intel_atomic_state *intel_state =
13218 to_intel_atomic_state(old_state->state);
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013219 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper38f3ce32014-12-02 07:45:25 -080013220
Chris Wilson60548c52018-07-31 14:26:29 +010013221 if (intel_state->rps_interactive) {
13222 intel_rps_mark_interactive(dev_priv, false);
13223 intel_state->rps_interactive = false;
13224 }
13225
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013226 /* Should only be called after a successful intel_prepare_plane_fb()! */
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013227 mutex_lock(&dev_priv->drm.struct_mutex);
13228 intel_plane_unpin_fb(to_intel_plane_state(old_state));
13229 mutex_unlock(&dev_priv->drm.struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013230}
13231
Chandra Konduru6156a452015-04-27 13:48:39 -070013232int
Chandra Konduru77224cd2018-04-09 09:11:13 +053013233skl_max_scale(struct intel_crtc *intel_crtc,
13234 struct intel_crtc_state *crtc_state,
13235 uint32_t pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -070013236{
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013237 struct drm_i915_private *dev_priv;
Chandra Konduru77224cd2018-04-09 09:11:13 +053013238 int max_scale, mult;
13239 int crtc_clock, max_dotclk, tmpclk1, tmpclk2;
Chandra Konduru6156a452015-04-27 13:48:39 -070013240
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013241 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013242 return DRM_PLANE_HELPER_NO_SCALING;
13243
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013244 dev_priv = to_i915(intel_crtc->base.dev);
Chandra Konduru6156a452015-04-27 13:48:39 -070013245
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013246 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
13247 max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
13248
Rodrigo Vivi43037c82017-10-03 15:31:42 -070013249 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013250 max_dotclk *= 2;
13251
13252 if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013253 return DRM_PLANE_HELPER_NO_SCALING;
13254
13255 /*
13256 * skl max scale is lower of:
13257 * close to 3 but not 3, -1 is for that purpose
13258 * or
13259 * cdclk/crtc_clock
13260 */
Chandra Konduru77224cd2018-04-09 09:11:13 +053013261 mult = pixel_format == DRM_FORMAT_NV12 ? 2 : 3;
13262 tmpclk1 = (1 << 16) * mult - 1;
13263 tmpclk2 = (1 << 8) * ((max_dotclk << 8) / crtc_clock);
13264 max_scale = min(tmpclk1, tmpclk2);
Chandra Konduru6156a452015-04-27 13:48:39 -070013265
13266 return max_scale;
13267}
13268
Matt Roper465c1202014-05-29 08:06:54 -070013269static int
Ville Syrjäläeb0f5042018-08-28 17:27:06 +030013270intel_check_primary_plane(struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013271 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013272{
Ville Syrjäläeb0f5042018-08-28 17:27:06 +030013273 struct intel_plane *plane = to_intel_plane(state->base.plane);
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013274 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Matt Roper2b875c22014-12-01 15:40:13 -080013275 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070013276 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013277 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13278 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013279 int ret;
Chandra Konduru77224cd2018-04-09 09:11:13 +053013280 uint32_t pixel_format = 0;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013281
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013282 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013283 /* use scaler when colorkey is not required */
Ville Syrjälä6ec5bd32018-02-02 22:42:31 +020013284 if (!state->ckey.flags) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013285 min_scale = 1;
Chandra Konduru77224cd2018-04-09 09:11:13 +053013286 if (state->base.fb)
13287 pixel_format = state->base.fb->format->format;
13288 max_scale = skl_max_scale(to_intel_crtc(crtc),
13289 crtc_state, pixel_format);
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013290 }
Sonika Jindald8106362015-04-10 14:37:28 +053013291 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013292 }
Sonika Jindald8106362015-04-10 14:37:28 +053013293
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +020013294 ret = drm_atomic_helper_check_plane_state(&state->base,
13295 &crtc_state->base,
Ville Syrjäläa01cb8b2017-11-01 22:16:19 +020013296 min_scale, max_scale,
13297 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013298 if (ret)
13299 return ret;
13300
Daniel Vettercc926382016-08-15 10:41:47 +020013301 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013302 return 0;
13303
13304 if (INTEL_GEN(dev_priv) >= 9) {
Imre Deakc322c642018-01-16 13:24:14 +020013305 ret = skl_check_plane_surface(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013306 if (ret)
13307 return ret;
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013308
13309 state->ctl = skl_plane_ctl(crtc_state, state);
13310 } else {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +020013311 ret = i9xx_check_plane_surface(state);
13312 if (ret)
13313 return ret;
13314
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013315 state->ctl = i9xx_plane_ctl(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013316 }
13317
James Ausmus4036c782017-11-13 10:11:28 -080013318 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
13319 state->color_ctl = glk_plane_color_ctl(crtc_state, state);
13320
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013321 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070013322}
13323
Daniel Vetter5a21b662016-05-24 17:13:53 +020013324static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13325 struct drm_crtc_state *old_crtc_state)
13326{
13327 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040013328 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013329 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013330 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020013331 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013332 struct intel_atomic_state *old_intel_state =
13333 to_intel_atomic_state(old_crtc_state->state);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030013334 struct intel_crtc_state *intel_cstate =
13335 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
13336 bool modeset = needs_modeset(&intel_cstate->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013337
Maarten Lankhorst567f0792017-02-28 15:28:47 +010013338 if (!modeset &&
13339 (intel_cstate->base.color_mgmt_changed ||
13340 intel_cstate->update_pipe)) {
Ville Syrjälä5c857e62017-08-23 18:22:20 +030013341 intel_color_set_csc(&intel_cstate->base);
13342 intel_color_load_luts(&intel_cstate->base);
Maarten Lankhorst567f0792017-02-28 15:28:47 +010013343 }
13344
Daniel Vetter5a21b662016-05-24 17:13:53 +020013345 /* Perform vblank evasion around commit operation */
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030013346 intel_pipe_update_start(intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013347
13348 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013349 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013350
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013351 if (intel_cstate->update_pipe)
Ville Syrjälä1a15b772017-08-23 18:22:25 +030013352 intel_update_pipe_config(old_intel_cstate, intel_cstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013353 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020013354 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040013355
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013356out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013357 if (dev_priv->display.atomic_update_watermarks)
13358 dev_priv->display.atomic_update_watermarks(old_intel_state,
13359 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013360}
13361
Maarten Lankhorstd52ad9c2018-03-28 12:05:26 +020013362void intel_crtc_arm_fifo_underrun(struct intel_crtc *crtc,
13363 struct intel_crtc_state *crtc_state)
13364{
13365 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
13366
13367 if (!IS_GEN2(dev_priv))
13368 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
13369
13370 if (crtc_state->has_pch_encoder) {
13371 enum pipe pch_transcoder =
13372 intel_crtc_pch_transcoder(crtc);
13373
13374 intel_set_pch_fifo_underrun_reporting(dev_priv, pch_transcoder, true);
13375 }
13376}
13377
Daniel Vetter5a21b662016-05-24 17:13:53 +020013378static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13379 struct drm_crtc_state *old_crtc_state)
13380{
13381 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030013382 struct intel_atomic_state *old_intel_state =
13383 to_intel_atomic_state(old_crtc_state->state);
13384 struct intel_crtc_state *new_crtc_state =
13385 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013386
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030013387 intel_pipe_update_end(new_crtc_state);
Maarten Lankhorst33a49862017-11-13 15:40:43 +010013388
13389 if (new_crtc_state->update_pipe &&
13390 !needs_modeset(&new_crtc_state->base) &&
Maarten Lankhorstd52ad9c2018-03-28 12:05:26 +020013391 old_crtc_state->mode.private_flags & I915_MODE_FLAG_INHERITED)
13392 intel_crtc_arm_fifo_underrun(intel_crtc, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013393}
13394
Matt Ropercf4c7c12014-12-04 10:27:42 -080013395/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013396 * intel_plane_destroy - destroy a plane
13397 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013398 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013399 * Common destruction function for all types of planes (primary, cursor,
13400 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013401 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013402void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013403{
Matt Roper465c1202014-05-29 08:06:54 -070013404 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030013405 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070013406}
13407
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013408static bool i8xx_plane_format_mod_supported(struct drm_plane *_plane,
13409 u32 format, u64 modifier)
Ben Widawsky714244e2017-08-01 09:58:16 -070013410{
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013411 switch (modifier) {
13412 case DRM_FORMAT_MOD_LINEAR:
13413 case I915_FORMAT_MOD_X_TILED:
13414 break;
13415 default:
13416 return false;
13417 }
13418
Ben Widawsky714244e2017-08-01 09:58:16 -070013419 switch (format) {
13420 case DRM_FORMAT_C8:
13421 case DRM_FORMAT_RGB565:
13422 case DRM_FORMAT_XRGB1555:
13423 case DRM_FORMAT_XRGB8888:
13424 return modifier == DRM_FORMAT_MOD_LINEAR ||
13425 modifier == I915_FORMAT_MOD_X_TILED;
13426 default:
13427 return false;
13428 }
13429}
13430
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013431static bool i965_plane_format_mod_supported(struct drm_plane *_plane,
13432 u32 format, u64 modifier)
Ben Widawsky714244e2017-08-01 09:58:16 -070013433{
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013434 switch (modifier) {
13435 case DRM_FORMAT_MOD_LINEAR:
13436 case I915_FORMAT_MOD_X_TILED:
13437 break;
13438 default:
13439 return false;
13440 }
13441
Ben Widawsky714244e2017-08-01 09:58:16 -070013442 switch (format) {
13443 case DRM_FORMAT_C8:
13444 case DRM_FORMAT_RGB565:
13445 case DRM_FORMAT_XRGB8888:
13446 case DRM_FORMAT_XBGR8888:
13447 case DRM_FORMAT_XRGB2101010:
13448 case DRM_FORMAT_XBGR2101010:
13449 return modifier == DRM_FORMAT_MOD_LINEAR ||
13450 modifier == I915_FORMAT_MOD_X_TILED;
13451 default:
13452 return false;
13453 }
13454}
13455
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013456static bool skl_plane_format_mod_supported(struct drm_plane *_plane,
13457 u32 format, u64 modifier)
Ben Widawsky714244e2017-08-01 09:58:16 -070013458{
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013459 struct intel_plane *plane = to_intel_plane(_plane);
13460
13461 switch (modifier) {
13462 case DRM_FORMAT_MOD_LINEAR:
13463 case I915_FORMAT_MOD_X_TILED:
13464 case I915_FORMAT_MOD_Y_TILED:
13465 case I915_FORMAT_MOD_Yf_TILED:
13466 break;
13467 case I915_FORMAT_MOD_Y_TILED_CCS:
13468 case I915_FORMAT_MOD_Yf_TILED_CCS:
13469 if (!plane->has_ccs)
13470 return false;
13471 break;
13472 default:
13473 return false;
13474 }
13475
Ben Widawsky714244e2017-08-01 09:58:16 -070013476 switch (format) {
13477 case DRM_FORMAT_XRGB8888:
13478 case DRM_FORMAT_XBGR8888:
13479 case DRM_FORMAT_ARGB8888:
13480 case DRM_FORMAT_ABGR8888:
Dhinakaran Pandiyan63eaf9a2018-08-22 12:38:27 -070013481 if (is_ccs_modifier(modifier))
Ben Widawsky714244e2017-08-01 09:58:16 -070013482 return true;
13483 /* fall through */
13484 case DRM_FORMAT_RGB565:
13485 case DRM_FORMAT_XRGB2101010:
13486 case DRM_FORMAT_XBGR2101010:
13487 case DRM_FORMAT_YUYV:
13488 case DRM_FORMAT_YVYU:
13489 case DRM_FORMAT_UYVY:
13490 case DRM_FORMAT_VYUY:
Chandra Konduruc0b56ab2018-05-12 03:03:16 +053013491 case DRM_FORMAT_NV12:
Ben Widawsky714244e2017-08-01 09:58:16 -070013492 if (modifier == I915_FORMAT_MOD_Yf_TILED)
13493 return true;
13494 /* fall through */
13495 case DRM_FORMAT_C8:
13496 if (modifier == DRM_FORMAT_MOD_LINEAR ||
13497 modifier == I915_FORMAT_MOD_X_TILED ||
13498 modifier == I915_FORMAT_MOD_Y_TILED)
13499 return true;
13500 /* fall through */
13501 default:
13502 return false;
13503 }
13504}
13505
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013506static bool intel_cursor_format_mod_supported(struct drm_plane *_plane,
13507 u32 format, u64 modifier)
Ben Widawsky714244e2017-08-01 09:58:16 -070013508{
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013509 return modifier == DRM_FORMAT_MOD_LINEAR &&
13510 format == DRM_FORMAT_ARGB8888;
Ben Widawsky714244e2017-08-01 09:58:16 -070013511}
13512
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013513static struct drm_plane_funcs skl_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013514 .update_plane = drm_atomic_helper_update_plane,
13515 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013516 .destroy = intel_plane_destroy,
Matt Ropera98b3432015-01-21 16:35:43 -080013517 .atomic_get_property = intel_plane_atomic_get_property,
13518 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013519 .atomic_duplicate_state = intel_plane_duplicate_state,
13520 .atomic_destroy_state = intel_plane_destroy_state,
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013521 .format_mod_supported = skl_plane_format_mod_supported,
13522};
13523
13524static struct drm_plane_funcs i965_plane_funcs = {
13525 .update_plane = drm_atomic_helper_update_plane,
13526 .disable_plane = drm_atomic_helper_disable_plane,
13527 .destroy = intel_plane_destroy,
13528 .atomic_get_property = intel_plane_atomic_get_property,
13529 .atomic_set_property = intel_plane_atomic_set_property,
13530 .atomic_duplicate_state = intel_plane_duplicate_state,
13531 .atomic_destroy_state = intel_plane_destroy_state,
13532 .format_mod_supported = i965_plane_format_mod_supported,
13533};
13534
13535static struct drm_plane_funcs i8xx_plane_funcs = {
13536 .update_plane = drm_atomic_helper_update_plane,
13537 .disable_plane = drm_atomic_helper_disable_plane,
13538 .destroy = intel_plane_destroy,
13539 .atomic_get_property = intel_plane_atomic_get_property,
13540 .atomic_set_property = intel_plane_atomic_set_property,
13541 .atomic_duplicate_state = intel_plane_duplicate_state,
13542 .atomic_destroy_state = intel_plane_destroy_state,
13543 .format_mod_supported = i8xx_plane_format_mod_supported,
Matt Roper465c1202014-05-29 08:06:54 -070013544};
13545
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013546static int
13547intel_legacy_cursor_update(struct drm_plane *plane,
13548 struct drm_crtc *crtc,
13549 struct drm_framebuffer *fb,
13550 int crtc_x, int crtc_y,
13551 unsigned int crtc_w, unsigned int crtc_h,
13552 uint32_t src_x, uint32_t src_y,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013553 uint32_t src_w, uint32_t src_h,
13554 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013555{
13556 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13557 int ret;
13558 struct drm_plane_state *old_plane_state, *new_plane_state;
13559 struct intel_plane *intel_plane = to_intel_plane(plane);
13560 struct drm_framebuffer *old_fb;
13561 struct drm_crtc_state *crtc_state = crtc->state;
13562
13563 /*
13564 * When crtc is inactive or there is a modeset pending,
13565 * wait for it to complete in the slowpath
13566 */
13567 if (!crtc_state->active || needs_modeset(crtc_state) ||
13568 to_intel_crtc_state(crtc_state)->update_pipe)
13569 goto slow;
13570
13571 old_plane_state = plane->state;
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013572 /*
13573 * Don't do an async update if there is an outstanding commit modifying
13574 * the plane. This prevents our async update's changes from getting
13575 * overridden by a previous synchronous update's state.
13576 */
13577 if (old_plane_state->commit &&
13578 !try_wait_for_completion(&old_plane_state->commit->hw_done))
13579 goto slow;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013580
13581 /*
13582 * If any parameters change that may affect watermarks,
13583 * take the slowpath. Only changing fb or position should be
13584 * in the fastpath.
13585 */
13586 if (old_plane_state->crtc != crtc ||
13587 old_plane_state->src_w != src_w ||
13588 old_plane_state->src_h != src_h ||
13589 old_plane_state->crtc_w != crtc_w ||
13590 old_plane_state->crtc_h != crtc_h ||
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013591 !old_plane_state->fb != !fb)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013592 goto slow;
13593
13594 new_plane_state = intel_plane_duplicate_state(plane);
13595 if (!new_plane_state)
13596 return -ENOMEM;
13597
13598 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13599
13600 new_plane_state->src_x = src_x;
13601 new_plane_state->src_y = src_y;
13602 new_plane_state->src_w = src_w;
13603 new_plane_state->src_h = src_h;
13604 new_plane_state->crtc_x = crtc_x;
13605 new_plane_state->crtc_y = crtc_y;
13606 new_plane_state->crtc_w = crtc_w;
13607 new_plane_state->crtc_h = crtc_h;
13608
13609 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
Ville Syrjäläb2b55502017-08-23 18:22:23 +030013610 to_intel_crtc_state(crtc->state), /* FIXME need a new crtc state? */
13611 to_intel_plane_state(plane->state),
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013612 to_intel_plane_state(new_plane_state));
13613 if (ret)
13614 goto out_free;
13615
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013616 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13617 if (ret)
13618 goto out_free;
13619
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013620 ret = intel_plane_pin_fb(to_intel_plane_state(new_plane_state));
13621 if (ret)
13622 goto out_unlock;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013623
Dhinakaran Pandiyana694e222018-03-06 19:34:19 -080013624 intel_fb_obj_flush(intel_fb_obj(fb), ORIGIN_FLIP);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013625
Dhinakaran Pandiyan07bcd992018-03-06 19:34:18 -080013626 old_fb = old_plane_state->fb;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013627 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13628 intel_plane->frontbuffer_bit);
13629
13630 /* Swap plane state */
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013631 plane->state = new_plane_state;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013632
Ville Syrjälä72259532017-03-02 19:15:05 +020013633 if (plane->state->visible) {
13634 trace_intel_update_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013635 intel_plane->update_plane(intel_plane,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013636 to_intel_crtc_state(crtc->state),
13637 to_intel_plane_state(plane->state));
Ville Syrjälä72259532017-03-02 19:15:05 +020013638 } else {
13639 trace_intel_disable_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013640 intel_plane->disable_plane(intel_plane, to_intel_crtc(crtc));
Ville Syrjälä72259532017-03-02 19:15:05 +020013641 }
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013642
Ville Syrjäläef1a1912018-02-21 18:02:34 +020013643 intel_plane_unpin_fb(to_intel_plane_state(old_plane_state));
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013644
13645out_unlock:
13646 mutex_unlock(&dev_priv->drm.struct_mutex);
13647out_free:
Maarten Lankhorst669c9212017-09-04 12:48:38 +020013648 if (ret)
13649 intel_plane_destroy_state(plane, new_plane_state);
13650 else
13651 intel_plane_destroy_state(plane, old_plane_state);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013652 return ret;
13653
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013654slow:
13655 return drm_atomic_helper_update_plane(plane, crtc, fb,
13656 crtc_x, crtc_y, crtc_w, crtc_h,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013657 src_x, src_y, src_w, src_h, ctx);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013658}
13659
13660static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13661 .update_plane = intel_legacy_cursor_update,
13662 .disable_plane = drm_atomic_helper_disable_plane,
13663 .destroy = intel_plane_destroy,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013664 .atomic_get_property = intel_plane_atomic_get_property,
13665 .atomic_set_property = intel_plane_atomic_set_property,
13666 .atomic_duplicate_state = intel_plane_duplicate_state,
13667 .atomic_destroy_state = intel_plane_destroy_state,
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013668 .format_mod_supported = intel_cursor_format_mod_supported,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013669};
13670
Ville Syrjäläcf1805e2018-02-21 19:31:01 +020013671static bool i9xx_plane_has_fbc(struct drm_i915_private *dev_priv,
13672 enum i9xx_plane_id i9xx_plane)
13673{
13674 if (!HAS_FBC(dev_priv))
13675 return false;
13676
13677 if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
13678 return i9xx_plane == PLANE_A; /* tied to pipe A */
13679 else if (IS_IVYBRIDGE(dev_priv))
13680 return i9xx_plane == PLANE_A || i9xx_plane == PLANE_B ||
13681 i9xx_plane == PLANE_C;
13682 else if (INTEL_GEN(dev_priv) >= 4)
13683 return i9xx_plane == PLANE_A || i9xx_plane == PLANE_B;
13684 else
13685 return i9xx_plane == PLANE_A;
13686}
13687
13688static bool skl_plane_has_fbc(struct drm_i915_private *dev_priv,
13689 enum pipe pipe, enum plane_id plane_id)
13690{
13691 if (!HAS_FBC(dev_priv))
13692 return false;
13693
13694 return pipe == PIPE_A && plane_id == PLANE_PRIMARY;
13695}
13696
Chandra Konduruc0b56ab2018-05-12 03:03:16 +053013697bool skl_plane_has_planar(struct drm_i915_private *dev_priv,
13698 enum pipe pipe, enum plane_id plane_id)
13699{
Dhinakaran Pandiyanb45649f2018-08-24 13:38:56 -070013700 /*
13701 * FIXME: ICL requires two hardware planes for scanning out NV12
13702 * framebuffers. Do not advertize support until this is implemented.
13703 */
13704 if (INTEL_GEN(dev_priv) >= 11)
13705 return false;
13706
Dhinakaran Pandiyan18563402018-08-27 15:56:24 -070013707 if (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))
13708 return false;
13709
13710 if (INTEL_GEN(dev_priv) == 9 && !IS_GEMINILAKE(dev_priv) && pipe == PIPE_C)
13711 return false;
13712
13713 if (plane_id != PLANE_PRIMARY && plane_id != PLANE_SPRITE0)
13714 return false;
13715
Chandra Konduruc0b56ab2018-05-12 03:03:16 +053013716 return true;
13717}
13718
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013719static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013720intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070013721{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013722 struct intel_plane *primary = NULL;
13723 struct intel_plane_state *state = NULL;
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013724 const struct drm_plane_funcs *plane_funcs;
Matt Roper465c1202014-05-29 08:06:54 -070013725 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013726 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020013727 unsigned int num_formats;
Ben Widawsky714244e2017-08-01 09:58:16 -070013728 const uint64_t *modifiers;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013729 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013730
13731 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013732 if (!primary) {
13733 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013734 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013735 }
Matt Roper465c1202014-05-29 08:06:54 -070013736
Matt Roper8e7d6882015-01-21 16:35:41 -080013737 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013738 if (!state) {
13739 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013740 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013741 }
13742
Matt Roper8e7d6882015-01-21 16:35:41 -080013743 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013744
Ville Syrjäläfd6e3c62018-09-07 18:24:08 +030013745 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070013746 state->scaler_id = -1;
Matt Roper465c1202014-05-29 08:06:54 -070013747 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013748 /*
13749 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13750 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13751 */
13752 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
Ville Syrjäläed150302017-11-17 21:19:10 +020013753 primary->i9xx_plane = (enum i9xx_plane_id) !pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013754 else
Ville Syrjäläed150302017-11-17 21:19:10 +020013755 primary->i9xx_plane = (enum i9xx_plane_id) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013756 primary->id = PLANE_PRIMARY;
Ville Syrjäläc19e1122018-01-23 20:33:43 +020013757 primary->frontbuffer_bit = INTEL_FRONTBUFFER(pipe, primary->id);
Ville Syrjäläcf1805e2018-02-21 19:31:01 +020013758
13759 if (INTEL_GEN(dev_priv) >= 9)
13760 primary->has_fbc = skl_plane_has_fbc(dev_priv,
13761 primary->pipe,
13762 primary->id);
13763 else
13764 primary->has_fbc = i9xx_plane_has_fbc(dev_priv,
13765 primary->i9xx_plane);
13766
13767 if (primary->has_fbc) {
13768 struct intel_fbc *fbc = &dev_priv->fbc;
13769
13770 fbc->possible_framebuffer_bits |= primary->frontbuffer_bit;
13771 }
13772
Matt Roperc59cb172014-12-01 15:40:16 -080013773 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013774
Ville Syrjälä77064e22017-12-22 21:22:28 +020013775 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013776 primary->has_ccs = skl_plane_has_ccs(dev_priv, pipe,
13777 PLANE_PRIMARY);
13778
Chandra Konduruc0b56ab2018-05-12 03:03:16 +053013779 if (skl_plane_has_planar(dev_priv, pipe, PLANE_PRIMARY)) {
13780 intel_primary_formats = skl_pri_planar_formats;
13781 num_formats = ARRAY_SIZE(skl_pri_planar_formats);
13782 } else {
13783 intel_primary_formats = skl_primary_formats;
13784 num_formats = ARRAY_SIZE(skl_primary_formats);
13785 }
Ben Widawsky714244e2017-08-01 09:58:16 -070013786
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013787 if (primary->has_ccs)
Ben Widawsky714244e2017-08-01 09:58:16 -070013788 modifiers = skl_format_modifiers_ccs;
13789 else
13790 modifiers = skl_format_modifiers_noccs;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013791
Ville Syrjäläddd57132018-09-07 18:24:02 +030013792 primary->max_stride = skl_plane_max_stride;
Juha-Pekka Heikkila9a8cc572017-10-17 23:08:09 +030013793 primary->update_plane = skl_update_plane;
Juha-Pekka Heikkila779d4d82017-10-17 23:08:10 +030013794 primary->disable_plane = skl_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013795 primary->get_hw_state = skl_plane_get_hw_state;
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013796
13797 plane_funcs = &skl_plane_funcs;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013798 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013799 intel_primary_formats = i965_primary_formats;
13800 num_formats = ARRAY_SIZE(i965_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013801 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013802
Ville Syrjäläddd57132018-09-07 18:24:02 +030013803 primary->max_stride = i9xx_plane_max_stride;
Ville Syrjäläed150302017-11-17 21:19:10 +020013804 primary->update_plane = i9xx_update_plane;
13805 primary->disable_plane = i9xx_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013806 primary->get_hw_state = i9xx_plane_get_hw_state;
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013807
13808 plane_funcs = &i965_plane_funcs;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013809 } else {
13810 intel_primary_formats = i8xx_primary_formats;
13811 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -070013812 modifiers = i9xx_format_modifiers;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013813
Ville Syrjäläddd57132018-09-07 18:24:02 +030013814 primary->max_stride = i9xx_plane_max_stride;
Ville Syrjäläed150302017-11-17 21:19:10 +020013815 primary->update_plane = i9xx_update_plane;
13816 primary->disable_plane = i9xx_disable_plane;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013817 primary->get_hw_state = i9xx_plane_get_hw_state;
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013818
13819 plane_funcs = &i8xx_plane_funcs;
Matt Roper465c1202014-05-29 08:06:54 -070013820 }
13821
Ville Syrjälä580503c2016-10-31 22:37:00 +020013822 if (INTEL_GEN(dev_priv) >= 9)
13823 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013824 0, plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013825 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013826 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013827 DRM_PLANE_TYPE_PRIMARY,
13828 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013829 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020013830 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013831 0, plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013832 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013833 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013834 DRM_PLANE_TYPE_PRIMARY,
13835 "primary %c", pipe_name(pipe));
13836 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020013837 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
Ville Syrjäläa38189c2018-05-18 19:21:59 +030013838 0, plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013839 intel_primary_formats, num_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -070013840 modifiers,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013841 DRM_PLANE_TYPE_PRIMARY,
Ville Syrjäläed150302017-11-17 21:19:10 +020013842 "plane %c",
13843 plane_name(primary->i9xx_plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013844 if (ret)
13845 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053013846
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -080013847 if (INTEL_GEN(dev_priv) >= 10) {
13848 supported_rotations =
13849 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
13850 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270 |
13851 DRM_MODE_REFLECT_X;
13852 } else if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013853 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013854 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
13855 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020013856 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
13857 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013858 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180 |
13859 DRM_MODE_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100013860 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013861 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -040013862 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013863 } else {
Robert Fossc2c446a2017-05-19 16:50:17 -040013864 supported_rotations = DRM_MODE_ROTATE_0;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013865 }
13866
Dave Airlie5481e272016-10-25 16:36:13 +100013867 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013868 drm_plane_create_rotation_property(&primary->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013869 DRM_MODE_ROTATE_0,
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013870 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053013871
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +020013872 if (INTEL_GEN(dev_priv) >= 9)
13873 drm_plane_create_color_properties(&primary->base,
13874 BIT(DRM_COLOR_YCBCR_BT601) |
13875 BIT(DRM_COLOR_YCBCR_BT709),
Ville Syrjäläc8624ed2018-02-14 21:23:27 +020013876 BIT(DRM_COLOR_YCBCR_LIMITED_RANGE) |
13877 BIT(DRM_COLOR_YCBCR_FULL_RANGE),
Ville Syrjälä23b28082018-02-14 21:23:26 +020013878 DRM_COLOR_YCBCR_BT709,
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +020013879 DRM_COLOR_YCBCR_LIMITED_RANGE);
13880
Matt Roperea2c67b2014-12-23 10:41:52 -080013881 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13882
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013883 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013884
13885fail:
13886 kfree(state);
13887 kfree(primary);
13888
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013889 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070013890}
13891
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013892static struct intel_plane *
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013893intel_cursor_plane_create(struct drm_i915_private *dev_priv,
13894 enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070013895{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013896 struct intel_plane *cursor = NULL;
13897 struct intel_plane_state *state = NULL;
13898 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070013899
13900 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013901 if (!cursor) {
13902 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013903 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013904 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013905
Matt Roper8e7d6882015-01-21 16:35:41 -080013906 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013907 if (!state) {
13908 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013909 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013910 }
13911
Matt Roper8e7d6882015-01-21 16:35:41 -080013912 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013913
Matt Roper3d7d6512014-06-10 08:28:13 -070013914 cursor->pipe = pipe;
Ville Syrjäläed150302017-11-17 21:19:10 +020013915 cursor->i9xx_plane = (enum i9xx_plane_id) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013916 cursor->id = PLANE_CURSOR;
Ville Syrjäläc19e1122018-01-23 20:33:43 +020013917 cursor->frontbuffer_bit = INTEL_FRONTBUFFER(pipe, cursor->id);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013918
13919 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
Ville Syrjäläddd57132018-09-07 18:24:02 +030013920 cursor->max_stride = i845_cursor_max_stride;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013921 cursor->update_plane = i845_update_cursor;
13922 cursor->disable_plane = i845_disable_cursor;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013923 cursor->get_hw_state = i845_cursor_get_hw_state;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013924 cursor->check_plane = i845_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013925 } else {
Ville Syrjäläddd57132018-09-07 18:24:02 +030013926 cursor->max_stride = i9xx_cursor_max_stride;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013927 cursor->update_plane = i9xx_update_cursor;
13928 cursor->disable_plane = i9xx_disable_cursor;
Ville Syrjälä51f5a0962017-11-17 21:19:08 +020013929 cursor->get_hw_state = i9xx_cursor_get_hw_state;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013930 cursor->check_plane = i9xx_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013931 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013932
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030013933 cursor->cursor.base = ~0;
13934 cursor->cursor.cntl = ~0;
Ville Syrjälä024faac2017-03-27 21:55:42 +030013935
13936 if (IS_I845G(dev_priv) || IS_I865G(dev_priv) || HAS_CUR_FBC(dev_priv))
13937 cursor->cursor.size = ~0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013938
Ville Syrjälä580503c2016-10-31 22:37:00 +020013939 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013940 0, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013941 intel_cursor_formats,
13942 ARRAY_SIZE(intel_cursor_formats),
Ben Widawsky714244e2017-08-01 09:58:16 -070013943 cursor_format_modifiers,
13944 DRM_PLANE_TYPE_CURSOR,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013945 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013946 if (ret)
13947 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013948
Dave Airlie5481e272016-10-25 16:36:13 +100013949 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013950 drm_plane_create_rotation_property(&cursor->base,
Robert Fossc2c446a2017-05-19 16:50:17 -040013951 DRM_MODE_ROTATE_0,
13952 DRM_MODE_ROTATE_0 |
13953 DRM_MODE_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013954
Ville Syrjälä580503c2016-10-31 22:37:00 +020013955 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ceda2015-05-11 14:35:47 -070013956 state->scaler_id = -1;
13957
Matt Roperea2c67b2014-12-23 10:41:52 -080013958 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13959
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013960 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013961
13962fail:
13963 kfree(state);
13964 kfree(cursor);
13965
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013966 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070013967}
13968
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013969static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13970 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013971{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013972 struct intel_crtc_scaler_state *scaler_state =
13973 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013974 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013975 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013976
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013977 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13978 if (!crtc->num_scalers)
13979 return;
13980
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013981 for (i = 0; i < crtc->num_scalers; i++) {
13982 struct intel_scaler *scaler = &scaler_state->scalers[i];
13983
13984 scaler->in_use = 0;
13985 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013986 }
13987
13988 scaler_state->scaler_id = -1;
13989}
13990
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013991static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013992{
13993 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013994 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013995 struct intel_plane *primary = NULL;
13996 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013997 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013998
Daniel Vetter955382f2013-09-19 14:05:45 +020013999 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014000 if (!intel_crtc)
14001 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080014002
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014003 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014004 if (!crtc_state) {
14005 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014006 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014007 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014008 intel_crtc->config = crtc_state;
14009 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014010 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014011
Ville Syrjälä580503c2016-10-31 22:37:00 +020014012 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014013 if (IS_ERR(primary)) {
14014 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070014015 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014016 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020014017 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070014018
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030014019 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014020 struct intel_plane *plane;
14021
Ville Syrjälä580503c2016-10-31 22:37:00 +020014022 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020014023 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014024 ret = PTR_ERR(plane);
14025 goto fail;
14026 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020014027 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030014028 }
14029
Ville Syrjälä580503c2016-10-31 22:37:00 +020014030 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020014031 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014032 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070014033 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014034 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020014035 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070014036
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020014037 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014038 &primary->base, &cursor->base,
14039 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030014040 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070014041 if (ret)
14042 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014043
Jesse Barnes80824002009-09-10 15:28:06 -070014044 intel_crtc->pipe = pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014045
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053014046 /* initialize shared scalers */
14047 intel_crtc_init_scalers(intel_crtc, crtc_state);
14048
Ville Syrjälä1947fd12018-03-05 19:41:22 +020014049 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->pipe_to_crtc_mapping) ||
14050 dev_priv->pipe_to_crtc_mapping[pipe] != NULL);
14051 dev_priv->pipe_to_crtc_mapping[pipe] = intel_crtc;
14052
14053 if (INTEL_GEN(dev_priv) < 9) {
14054 enum i9xx_plane_id i9xx_plane = primary->i9xx_plane;
14055
14056 BUG_ON(i9xx_plane >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14057 dev_priv->plane_to_crtc_mapping[i9xx_plane] != NULL);
14058 dev_priv->plane_to_crtc_mapping[i9xx_plane] = intel_crtc;
14059 }
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014060
Jesse Barnes79e53942008-11-07 14:24:08 -080014061 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014062
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000014063 intel_color_init(&intel_crtc->base);
14064
Daniel Vetter87b6b102014-05-15 15:33:46 +020014065 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014066
14067 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070014068
14069fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014070 /*
14071 * drm_mode_config_cleanup() will free up any
14072 * crtcs/planes already initialized.
14073 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014074 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014075 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014076
14077 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014078}
14079
Jesse Barnes752aa882013-10-31 18:55:49 +020014080enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14081{
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014082 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014083
Rob Clark51fd3712013-11-19 12:10:12 -050014084 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014085
Daniel Vetter51ec53d2017-03-01 10:52:24 +010014086 if (!connector->base.state->crtc)
Jesse Barnes752aa882013-10-31 18:55:49 +020014087 return INVALID_PIPE;
14088
Daniel Vetter51ec53d2017-03-01 10:52:24 +010014089 return to_intel_crtc(connector->base.state->crtc)->pipe;
Jesse Barnes752aa882013-10-31 18:55:49 +020014090}
14091
Ville Syrjälä6a20fe72018-02-07 18:48:41 +020014092int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data,
14093 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014094{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014095 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014096 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014097 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014098
Keith Packard418da172017-03-14 23:25:07 -070014099 drmmode_crtc = drm_crtc_find(dev, file, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010014100 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014101 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014102
Rob Clark7707e652014-07-17 23:30:04 -040014103 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014104 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014105
Daniel Vetterc05422d2009-08-11 16:05:30 +020014106 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014107}
14108
Daniel Vetter66a92782012-07-12 20:08:18 +020014109static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014110{
Daniel Vetter66a92782012-07-12 20:08:18 +020014111 struct drm_device *dev = encoder->base.dev;
14112 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014113 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014114 int entry = 0;
14115
Damien Lespiaub2784e12014-08-05 11:29:37 +010014116 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014117 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014118 index_mask |= (1 << entry);
14119
Jesse Barnes79e53942008-11-07 14:24:08 -080014120 entry++;
14121 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014122
Jesse Barnes79e53942008-11-07 14:24:08 -080014123 return index_mask;
14124}
14125
Ville Syrjälä646d5772016-10-31 22:37:14 +020014126static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000014127{
Ville Syrjälä646d5772016-10-31 22:37:14 +020014128 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000014129 return false;
14130
14131 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14132 return false;
14133
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014134 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014135 return false;
14136
14137 return true;
14138}
14139
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014140static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014141{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014142 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000014143 return false;
14144
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010014145 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014146 return false;
14147
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014148 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014149 return false;
14150
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014151 if (HAS_PCH_LPT_H(dev_priv) &&
14152 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014153 return false;
14154
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014155 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014156 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014157 return false;
14158
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014159 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014160 return false;
14161
14162 return true;
14163}
14164
Imre Deak8090ba82016-08-10 14:07:33 +030014165void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
14166{
14167 int pps_num;
14168 int pps_idx;
14169
14170 if (HAS_DDI(dev_priv))
14171 return;
14172 /*
14173 * This w/a is needed at least on CPT/PPT, but to be sure apply it
14174 * everywhere where registers can be write protected.
14175 */
14176 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14177 pps_num = 2;
14178 else
14179 pps_num = 1;
14180
14181 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
14182 u32 val = I915_READ(PP_CONTROL(pps_idx));
14183
14184 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
14185 I915_WRITE(PP_CONTROL(pps_idx), val);
14186 }
14187}
14188
Imre Deak44cb7342016-08-10 14:07:29 +030014189static void intel_pps_init(struct drm_i915_private *dev_priv)
14190{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020014191 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030014192 dev_priv->pps_mmio_base = PCH_PPS_BASE;
14193 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14194 dev_priv->pps_mmio_base = VLV_PPS_BASE;
14195 else
14196 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030014197
14198 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030014199}
14200
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014201static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080014202{
Chris Wilson4ef69c72010-09-09 15:14:28 +010014203 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014204 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014205
Imre Deak44cb7342016-08-10 14:07:29 +030014206 intel_pps_init(dev_priv);
14207
Chris Wilsonfc0c5a92018-08-15 21:12:07 +010014208 if (INTEL_INFO(dev_priv)->num_pipes == 0)
14209 return;
14210
Imre Deak97a824e12016-06-21 11:51:47 +030014211 /*
14212 * intel_edp_init_connector() depends on this completing first, to
14213 * prevent the registeration of both eDP and LVDS and the incorrect
14214 * sharing of the PPS.
14215 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014216 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014217
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014218 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014219 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014220
Paulo Zanoni00c92d92018-05-21 17:25:47 -070014221 if (IS_ICELAKE(dev_priv)) {
14222 intel_ddi_init(dev_priv, PORT_A);
14223 intel_ddi_init(dev_priv, PORT_B);
14224 intel_ddi_init(dev_priv, PORT_C);
14225 intel_ddi_init(dev_priv, PORT_D);
14226 intel_ddi_init(dev_priv, PORT_E);
14227 intel_ddi_init(dev_priv, PORT_F);
14228 } else if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053014229 /*
14230 * FIXME: Broxton doesn't support port detection via the
14231 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14232 * detect the ports.
14233 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014234 intel_ddi_init(dev_priv, PORT_A);
14235 intel_ddi_init(dev_priv, PORT_B);
14236 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020014237
Jani Nikulae5186342018-07-05 16:25:08 +030014238 vlv_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014239 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014240 int found;
14241
Jesse Barnesde31fac2015-03-06 15:53:32 -080014242 /*
14243 * Haswell uses DDI functions to detect digital outputs.
14244 * On SKL pre-D0 the strap isn't connected, so we assume
14245 * it's there.
14246 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014247 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014248 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014249 if (found || IS_GEN9_BC(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014250 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014251
Rodrigo Vivi9787e832018-01-29 15:22:22 -080014252 /* DDI B, C, D, and F detection is indicated by the SFUSE_STRAP
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014253 * register */
14254 found = I915_READ(SFUSE_STRAP);
14255
14256 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014257 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014258 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014259 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014260 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014261 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi9787e832018-01-29 15:22:22 -080014262 if (found & SFUSE_STRAP_DDIF_DETECTED)
14263 intel_ddi_init(dev_priv, PORT_F);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014264 /*
14265 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14266 */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014267 if (IS_GEN9_BC(dev_priv) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014268 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14269 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14270 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014271 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014272
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014273 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014274 int found;
Jani Nikula7b91bf72017-08-18 12:30:19 +030014275 dpd_is_edp = intel_dp_is_port_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014276
Ville Syrjälä646d5772016-10-31 22:37:14 +020014277 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014278 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014279
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014280 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014281 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014282 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014283 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014284 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014285 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014286 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014287 }
14288
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014289 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014290 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014291
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014292 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014293 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014294
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014295 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014296 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014297
Daniel Vetter270b3042012-10-27 15:52:05 +020014298 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014299 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014300 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014301 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010014302
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014303 /*
14304 * The DP_DETECTED bit is the latched state of the DDC
14305 * SDA pin at boot. However since eDP doesn't require DDC
14306 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14307 * eDP ports may have been muxed to an alternate function.
14308 * Thus we can't rely on the DP_DETECTED bit alone to detect
14309 * eDP ports. Consult the VBT as well as DP_DETECTED to
14310 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030014311 *
14312 * Sadly the straps seem to be missing sometimes even for HDMI
14313 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
14314 * and VBT for the presence of the port. Additionally we can't
14315 * trust the port type the VBT declares as we've seen at least
14316 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014317 */
Jani Nikula7b91bf72017-08-18 12:30:19 +030014318 has_edp = intel_dp_is_port_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014319 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
14320 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014321 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014322 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014323 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014324
Jani Nikula7b91bf72017-08-18 12:30:19 +030014325 has_edp = intel_dp_is_port_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014326 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
14327 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014328 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014329 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014330 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014331
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014332 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014333 /*
14334 * eDP not supported on port D,
14335 * so no need to worry about it
14336 */
14337 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
14338 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014339 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014340 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014341 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014342 }
14343
Jani Nikulae5186342018-07-05 16:25:08 +030014344 vlv_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014345 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014346 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014347
Paulo Zanonie2debe92013-02-18 19:00:27 -030014348 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014349 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014350 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014351 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014352 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014353 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014354 }
Ma Ling27185ae2009-08-24 13:50:23 +080014355
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014356 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014357 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014358 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014359
14360 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014361
Paulo Zanonie2debe92013-02-18 19:00:27 -030014362 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014363 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014364 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014365 }
Ma Ling27185ae2009-08-24 13:50:23 +080014366
Paulo Zanonie2debe92013-02-18 19:00:27 -030014367 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014368
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014369 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014370 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014371 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014372 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014373 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014374 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014375 }
Ma Ling27185ae2009-08-24 13:50:23 +080014376
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014377 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014378 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014379 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014380 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014381
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000014382 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014383 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014384
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014385 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014386
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014387 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014388 encoder->base.possible_crtcs = encoder->crtc_mask;
14389 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014390 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014391 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014392
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014393 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020014394
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014395 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080014396}
14397
14398static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14399{
14400 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Stonea5ff7a42018-05-18 15:30:07 +010014401 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014402
Daniel Vetteref2d6332014-02-10 18:00:38 +010014403 drm_framebuffer_cleanup(fb);
Chris Wilson70001cd2017-02-16 09:46:21 +000014404
Daniel Stonea5ff7a42018-05-18 15:30:07 +010014405 i915_gem_object_lock(obj);
14406 WARN_ON(!obj->framebuffer_references--);
14407 i915_gem_object_unlock(obj);
Chris Wilsondd689282017-03-01 15:41:28 +000014408
Daniel Stonea5ff7a42018-05-18 15:30:07 +010014409 i915_gem_object_put(obj);
Chris Wilson70001cd2017-02-16 09:46:21 +000014410
Jesse Barnes79e53942008-11-07 14:24:08 -080014411 kfree(intel_fb);
14412}
14413
14414static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014415 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014416 unsigned int *handle)
14417{
Daniel Stonea5ff7a42018-05-18 15:30:07 +010014418 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014419
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014420 if (obj->userptr.mm) {
14421 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14422 return -EINVAL;
14423 }
14424
Chris Wilson05394f32010-11-08 19:18:58 +000014425 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014426}
14427
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014428static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14429 struct drm_file *file,
14430 unsigned flags, unsigned color,
14431 struct drm_clip_rect *clips,
14432 unsigned num_clips)
14433{
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014434 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014435
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014436 i915_gem_object_flush_if_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +000014437 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014438
14439 return 0;
14440}
14441
Jesse Barnes79e53942008-11-07 14:24:08 -080014442static const struct drm_framebuffer_funcs intel_fb_funcs = {
14443 .destroy = intel_user_framebuffer_destroy,
14444 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014445 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014446};
14447
Damien Lespiaub3218032015-02-27 11:15:18 +000014448static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014449u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
14450 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000014451{
Ville Syrjälä645d91f2018-09-07 18:24:03 +030014452 struct intel_crtc *crtc;
14453 struct intel_plane *plane;
Damien Lespiaub3218032015-02-27 11:15:18 +000014454
Ville Syrjälä645d91f2018-09-07 18:24:03 +030014455 /*
14456 * We assume the primary plane for pipe A has
14457 * the highest stride limits of them all.
14458 */
14459 crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_A);
14460 plane = to_intel_plane(crtc->base.primary);
Ville Syrjäläac484962016-01-20 21:05:26 +020014461
Ville Syrjälä645d91f2018-09-07 18:24:03 +030014462 return plane->max_stride(plane, pixel_format, fb_modifier,
14463 DRM_MODE_ROTATE_0);
Damien Lespiaub3218032015-02-27 11:15:18 +000014464}
14465
Chris Wilson24dbf512017-02-15 10:59:18 +000014466static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
14467 struct drm_i915_gem_object *obj,
14468 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014469{
Chris Wilson24dbf512017-02-15 10:59:18 +000014470 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014471 struct drm_framebuffer *fb = &intel_fb->base;
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014472 struct drm_format_name_buf format_name;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014473 u32 pitch_limit;
Chris Wilsondd689282017-03-01 15:41:28 +000014474 unsigned int tiling, stride;
Chris Wilson24dbf512017-02-15 10:59:18 +000014475 int ret = -EINVAL;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014476 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -080014477
Chris Wilsondd689282017-03-01 15:41:28 +000014478 i915_gem_object_lock(obj);
14479 obj->framebuffer_references++;
14480 tiling = i915_gem_object_get_tiling(obj);
14481 stride = i915_gem_object_get_stride(obj);
14482 i915_gem_object_unlock(obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014483
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014484 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014485 /*
14486 * If there's a fence, enforce that
14487 * the fb modifier and tiling mode match.
14488 */
14489 if (tiling != I915_TILING_NONE &&
14490 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014491 DRM_DEBUG_KMS("tiling_mode doesn't match fb modifier\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014492 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014493 }
14494 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014495 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014496 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014497 } else if (tiling == I915_TILING_Y) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014498 DRM_DEBUG_KMS("No Y tiling for legacy addfb\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014499 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014500 }
14501 }
14502
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014503 /* Passed in modifier sanity checking. */
14504 switch (mode_cmd->modifier[0]) {
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014505 case I915_FORMAT_MOD_Y_TILED_CCS:
14506 case I915_FORMAT_MOD_Yf_TILED_CCS:
14507 switch (mode_cmd->pixel_format) {
14508 case DRM_FORMAT_XBGR8888:
14509 case DRM_FORMAT_ABGR8888:
14510 case DRM_FORMAT_XRGB8888:
14511 case DRM_FORMAT_ARGB8888:
14512 break;
14513 default:
14514 DRM_DEBUG_KMS("RC supported only with RGB8888 formats\n");
14515 goto err;
14516 }
14517 /* fall through */
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014518 case I915_FORMAT_MOD_Y_TILED:
14519 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014520 if (INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014521 DRM_DEBUG_KMS("Unsupported tiling 0x%llx!\n",
14522 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014523 goto err;
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014524 }
Ben Widawsky2f075562017-03-24 14:29:48 -070014525 case DRM_FORMAT_MOD_LINEAR:
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014526 case I915_FORMAT_MOD_X_TILED:
14527 break;
14528 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014529 DRM_DEBUG_KMS("Unsupported fb modifier 0x%llx!\n",
14530 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014531 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014532 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014533
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014534 /*
14535 * gen2/3 display engine uses the fence if present,
14536 * so the tiling mode must match the fb modifier exactly.
14537 */
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +000014538 if (INTEL_GEN(dev_priv) < 4 &&
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014539 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014540 DRM_DEBUG_KMS("tiling_mode must match fb modifier exactly on gen2/3\n");
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014541 goto err;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014542 }
14543
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014544 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014545 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014546 if (mode_cmd->pitches[0] > pitch_limit) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014547 DRM_DEBUG_KMS("%s pitch (%u) must be at most %d\n",
Ben Widawsky2f075562017-03-24 14:29:48 -070014548 mode_cmd->modifier[0] != DRM_FORMAT_MOD_LINEAR ?
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014549 "tiled" : "linear",
14550 mode_cmd->pitches[0], pitch_limit);
Chris Wilson24dbf512017-02-15 10:59:18 +000014551 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014552 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014553
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014554 /*
14555 * If there's a fence, enforce that
14556 * the fb pitch and fence stride match.
14557 */
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014558 if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) {
14559 DRM_DEBUG_KMS("pitch (%d) must match tiling stride (%d)\n",
14560 mode_cmd->pitches[0], stride);
Chris Wilson24dbf512017-02-15 10:59:18 +000014561 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014562 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014563
Ville Syrjälä57779d02012-10-31 17:50:14 +020014564 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014565 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014566 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014567 case DRM_FORMAT_RGB565:
14568 case DRM_FORMAT_XRGB8888:
14569 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014570 break;
14571 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014572 if (INTEL_GEN(dev_priv) > 3) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014573 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14574 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014575 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014576 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014577 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014578 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014579 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014580 INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014581 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14582 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014583 goto err;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014584 }
14585 break;
14586 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014587 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014588 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014589 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014590 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14591 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014592 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014593 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014594 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014595 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014596 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014597 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14598 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014599 goto err;
Damien Lespiau75312082015-05-15 19:06:01 +010014600 }
14601 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014602 case DRM_FORMAT_YUYV:
14603 case DRM_FORMAT_UYVY:
14604 case DRM_FORMAT_YVYU:
14605 case DRM_FORMAT_VYUY:
Ville Syrjäläab330812017-04-21 21:14:32 +030014606 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014607 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14608 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014609 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014610 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014611 break;
Chandra Kondurue44134f2018-05-12 03:03:15 +053014612 case DRM_FORMAT_NV12:
Chandra Kondurue44134f2018-05-12 03:03:15 +053014613 if (INTEL_GEN(dev_priv) < 9 || IS_SKYLAKE(dev_priv) ||
Dhinakaran Pandiyanb45649f2018-08-24 13:38:56 -070014614 IS_BROXTON(dev_priv) || INTEL_GEN(dev_priv) >= 11) {
Chandra Kondurue44134f2018-05-12 03:03:15 +053014615 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14616 drm_get_format_name(mode_cmd->pixel_format,
14617 &format_name));
14618 goto err;
14619 }
14620 break;
Chris Wilson57cd6502010-08-08 12:34:44 +010014621 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014622 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14623 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014624 goto err;
Chris Wilson57cd6502010-08-08 12:34:44 +010014625 }
14626
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014627 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14628 if (mode_cmd->offsets[0] != 0)
Chris Wilson24dbf512017-02-15 10:59:18 +000014629 goto err;
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014630
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014631 drm_helper_mode_fill_fb_struct(&dev_priv->drm, fb, mode_cmd);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014632
Chandra Kondurue44134f2018-05-12 03:03:15 +053014633 if (fb->format->format == DRM_FORMAT_NV12 &&
14634 (fb->width < SKL_MIN_YUV_420_SRC_W ||
14635 fb->height < SKL_MIN_YUV_420_SRC_H ||
14636 (fb->width % 4) != 0 || (fb->height % 4) != 0)) {
14637 DRM_DEBUG_KMS("src dimensions not correct for NV12\n");
14638 return -EINVAL;
14639 }
14640
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014641 for (i = 0; i < fb->format->num_planes; i++) {
14642 u32 stride_alignment;
14643
14644 if (mode_cmd->handles[i] != mode_cmd->handles[0]) {
14645 DRM_DEBUG_KMS("bad plane %d handle\n", i);
Christophe JAILLET37875d62017-09-10 10:56:42 +020014646 goto err;
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014647 }
14648
14649 stride_alignment = intel_fb_stride_alignment(fb, i);
14650
14651 /*
14652 * Display WA #0531: skl,bxt,kbl,glk
14653 *
14654 * Render decompression and plane width > 3840
14655 * combined with horizontal panning requires the
14656 * plane stride to be a multiple of 4. We'll just
14657 * require the entire fb to accommodate that to avoid
14658 * potential runtime errors at plane configuration time.
14659 */
14660 if (IS_GEN9(dev_priv) && i == 0 && fb->width > 3840 &&
Dhinakaran Pandiyan63eaf9a2018-08-22 12:38:27 -070014661 is_ccs_modifier(fb->modifier))
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014662 stride_alignment *= 4;
14663
14664 if (fb->pitches[i] & (stride_alignment - 1)) {
14665 DRM_DEBUG_KMS("plane %d pitch (%d) must be at least %u byte aligned\n",
14666 i, fb->pitches[i], stride_alignment);
14667 goto err;
14668 }
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014669
Daniel Stonea268bcd2018-05-18 15:30:08 +010014670 fb->obj[i] = &obj->base;
14671 }
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014672
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014673 ret = intel_fill_fb_info(dev_priv, fb);
Ville Syrjälä6687c902015-09-15 13:16:41 +030014674 if (ret)
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014675 goto err;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014676
Ville Syrjälä2e2adb02017-08-01 09:58:13 -070014677 ret = drm_framebuffer_init(&dev_priv->drm, fb, &intel_fb_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080014678 if (ret) {
14679 DRM_ERROR("framebuffer init failed %d\n", ret);
Chris Wilson24dbf512017-02-15 10:59:18 +000014680 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -080014681 }
14682
Jesse Barnes79e53942008-11-07 14:24:08 -080014683 return 0;
Chris Wilson24dbf512017-02-15 10:59:18 +000014684
14685err:
Chris Wilsondd689282017-03-01 15:41:28 +000014686 i915_gem_object_lock(obj);
14687 obj->framebuffer_references--;
14688 i915_gem_object_unlock(obj);
Chris Wilson24dbf512017-02-15 10:59:18 +000014689 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014690}
14691
Jesse Barnes79e53942008-11-07 14:24:08 -080014692static struct drm_framebuffer *
14693intel_user_framebuffer_create(struct drm_device *dev,
14694 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014695 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014696{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014697 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014698 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014699 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014700
Chris Wilson03ac0642016-07-20 13:31:51 +010014701 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14702 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014703 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014704
Chris Wilson24dbf512017-02-15 10:59:18 +000014705 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014706 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010014707 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014708
14709 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014710}
14711
Chris Wilson778e23a2016-12-05 14:29:39 +000014712static void intel_atomic_state_free(struct drm_atomic_state *state)
14713{
14714 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14715
14716 drm_atomic_state_default_release(state);
14717
14718 i915_sw_fence_fini(&intel_state->commit_ready);
14719
14720 kfree(state);
14721}
14722
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014723static enum drm_mode_status
14724intel_mode_valid(struct drm_device *dev,
14725 const struct drm_display_mode *mode)
14726{
Ville Syrjäläad77c532018-06-15 20:44:05 +030014727 struct drm_i915_private *dev_priv = to_i915(dev);
14728 int hdisplay_max, htotal_max;
14729 int vdisplay_max, vtotal_max;
14730
Ville Syrjäläe4dd27a2018-05-24 15:54:03 +030014731 /*
14732 * Can't reject DBLSCAN here because Xorg ddxen can add piles
14733 * of DBLSCAN modes to the output's mode list when they detect
14734 * the scaling mode property on the connector. And they don't
14735 * ask the kernel to validate those modes in any way until
14736 * modeset time at which point the client gets a protocol error.
14737 * So in order to not upset those clients we silently ignore the
14738 * DBLSCAN flag on such connectors. For other connectors we will
14739 * reject modes with the DBLSCAN flag in encoder->compute_config().
14740 * And we always reject DBLSCAN modes in connector->mode_valid()
14741 * as we never want such modes on the connector's mode list.
14742 */
14743
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014744 if (mode->vscan > 1)
14745 return MODE_NO_VSCAN;
14746
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014747 if (mode->flags & DRM_MODE_FLAG_HSKEW)
14748 return MODE_H_ILLEGAL;
14749
14750 if (mode->flags & (DRM_MODE_FLAG_CSYNC |
14751 DRM_MODE_FLAG_NCSYNC |
14752 DRM_MODE_FLAG_PCSYNC))
14753 return MODE_HSYNC;
14754
14755 if (mode->flags & (DRM_MODE_FLAG_BCAST |
14756 DRM_MODE_FLAG_PIXMUX |
14757 DRM_MODE_FLAG_CLKDIV2))
14758 return MODE_BAD;
14759
Ville Syrjäläad77c532018-06-15 20:44:05 +030014760 if (INTEL_GEN(dev_priv) >= 9 ||
14761 IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv)) {
14762 hdisplay_max = 8192; /* FDI max 4096 handled elsewhere */
14763 vdisplay_max = 4096;
14764 htotal_max = 8192;
14765 vtotal_max = 8192;
14766 } else if (INTEL_GEN(dev_priv) >= 3) {
14767 hdisplay_max = 4096;
14768 vdisplay_max = 4096;
14769 htotal_max = 8192;
14770 vtotal_max = 8192;
14771 } else {
14772 hdisplay_max = 2048;
14773 vdisplay_max = 2048;
14774 htotal_max = 4096;
14775 vtotal_max = 4096;
14776 }
14777
14778 if (mode->hdisplay > hdisplay_max ||
14779 mode->hsync_start > htotal_max ||
14780 mode->hsync_end > htotal_max ||
14781 mode->htotal > htotal_max)
14782 return MODE_H_ILLEGAL;
14783
14784 if (mode->vdisplay > vdisplay_max ||
14785 mode->vsync_start > vtotal_max ||
14786 mode->vsync_end > vtotal_max ||
14787 mode->vtotal > vtotal_max)
14788 return MODE_V_ILLEGAL;
14789
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014790 return MODE_OK;
14791}
14792
Jesse Barnes79e53942008-11-07 14:24:08 -080014793static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014794 .fb_create = intel_user_framebuffer_create,
Ville Syrjäläbbfb6ce2017-08-01 09:58:12 -070014795 .get_format_info = intel_get_format_info,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014796 .output_poll_changed = intel_fbdev_output_poll_changed,
Ville Syrjäläe995ca0b2017-11-14 20:32:58 +020014797 .mode_valid = intel_mode_valid,
Matt Roper5ee67f12015-01-21 16:35:44 -080014798 .atomic_check = intel_atomic_check,
14799 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014800 .atomic_state_alloc = intel_atomic_state_alloc,
14801 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000014802 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080014803};
14804
Imre Deak88212942016-03-16 13:38:53 +020014805/**
14806 * intel_init_display_hooks - initialize the display modesetting hooks
14807 * @dev_priv: device private
14808 */
14809void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014810{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020014811 intel_init_cdclk_hooks(dev_priv);
14812
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +000014813 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014814 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014815 dev_priv->display.get_initial_plane_config =
14816 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014817 dev_priv->display.crtc_compute_clock =
14818 haswell_crtc_compute_clock;
14819 dev_priv->display.crtc_enable = haswell_crtc_enable;
14820 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014821 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014822 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014823 dev_priv->display.get_initial_plane_config =
Ville Syrjälä81894b22017-11-17 21:19:13 +020014824 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014825 dev_priv->display.crtc_compute_clock =
14826 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014827 dev_priv->display.crtc_enable = haswell_crtc_enable;
14828 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014829 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014830 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014831 dev_priv->display.get_initial_plane_config =
Ville Syrjälä81894b22017-11-17 21:19:13 +020014832 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014833 dev_priv->display.crtc_compute_clock =
14834 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014835 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14836 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014837 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014838 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014839 dev_priv->display.get_initial_plane_config =
14840 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014841 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14842 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14843 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14844 } else if (IS_VALLEYVIEW(dev_priv)) {
14845 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14846 dev_priv->display.get_initial_plane_config =
14847 i9xx_get_initial_plane_config;
14848 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014849 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14850 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014851 } else if (IS_G4X(dev_priv)) {
14852 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14853 dev_priv->display.get_initial_plane_config =
14854 i9xx_get_initial_plane_config;
14855 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14856 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14857 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014858 } else if (IS_PINEVIEW(dev_priv)) {
14859 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14860 dev_priv->display.get_initial_plane_config =
14861 i9xx_get_initial_plane_config;
14862 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14863 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14864 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014865 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014866 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014867 dev_priv->display.get_initial_plane_config =
14868 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014869 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014870 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14871 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014872 } else {
14873 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14874 dev_priv->display.get_initial_plane_config =
14875 i9xx_get_initial_plane_config;
14876 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14877 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14878 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014879 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014880
Imre Deak88212942016-03-16 13:38:53 +020014881 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014882 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014883 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014884 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014885 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014886 /* FIXME: detect B0+ stepping and use auto training */
14887 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014888 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014889 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014890 }
14891
Rodrigo Vivibd30ca22017-09-26 14:13:46 -070014892 if (INTEL_GEN(dev_priv) >= 9)
Lyude27082492016-08-24 07:48:10 +020014893 dev_priv->display.update_crtcs = skl_update_crtcs;
14894 else
14895 dev_priv->display.update_crtcs = intel_update_crtcs;
Jesse Barnese70236a2009-09-21 10:42:27 -070014896}
14897
Jesse Barnesb690e962010-07-19 13:53:12 -070014898/*
Keith Packard435793d2011-07-12 14:56:22 -070014899 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14900 */
14901static void quirk_ssc_force_disable(struct drm_device *dev)
14902{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014903 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070014904 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014905 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014906}
14907
Carsten Emde4dca20e2012-03-15 15:56:26 +010014908/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014909 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14910 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014911 */
14912static void quirk_invert_brightness(struct drm_device *dev)
14913{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014914 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010014915 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014916 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014917}
14918
Scot Doyle9c72cc62014-07-03 23:27:50 +000014919/* Some VBT's incorrectly indicate no backlight is present */
14920static void quirk_backlight_present(struct drm_device *dev)
14921{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014922 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000014923 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14924 DRM_INFO("applying backlight present quirk\n");
14925}
14926
Manasi Navarec99a2592017-06-30 09:33:48 -070014927/* Toshiba Satellite P50-C-18C requires T12 delay to be min 800ms
14928 * which is 300 ms greater than eDP spec T12 min.
14929 */
14930static void quirk_increase_t12_delay(struct drm_device *dev)
14931{
14932 struct drm_i915_private *dev_priv = to_i915(dev);
14933
14934 dev_priv->quirks |= QUIRK_INCREASE_T12_DELAY;
14935 DRM_INFO("Applying T12 delay quirk\n");
14936}
14937
Clint Taylor90c3e212018-07-10 13:02:05 -070014938/*
14939 * GeminiLake NUC HDMI outputs require additional off time
14940 * this allows the onboard retimer to correctly sync to signal
14941 */
14942static void quirk_increase_ddi_disabled_time(struct drm_device *dev)
14943{
14944 struct drm_i915_private *dev_priv = to_i915(dev);
14945
14946 dev_priv->quirks |= QUIRK_INCREASE_DDI_DISABLED_TIME;
14947 DRM_INFO("Applying Increase DDI Disabled quirk\n");
14948}
14949
Jesse Barnesb690e962010-07-19 13:53:12 -070014950struct intel_quirk {
14951 int device;
14952 int subsystem_vendor;
14953 int subsystem_device;
14954 void (*hook)(struct drm_device *dev);
14955};
14956
Egbert Eich5f85f172012-10-14 15:46:38 +020014957/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14958struct intel_dmi_quirk {
14959 void (*hook)(struct drm_device *dev);
14960 const struct dmi_system_id (*dmi_id_list)[];
14961};
14962
14963static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14964{
14965 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14966 return 1;
14967}
14968
14969static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14970 {
14971 .dmi_id_list = &(const struct dmi_system_id[]) {
14972 {
14973 .callback = intel_dmi_reverse_brightness,
14974 .ident = "NCR Corporation",
14975 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14976 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14977 },
14978 },
14979 { } /* terminating entry */
14980 },
14981 .hook = quirk_invert_brightness,
14982 },
14983};
14984
Ben Widawskyc43b5632012-04-16 14:07:40 -070014985static struct intel_quirk intel_quirks[] = {
Keith Packard435793d2011-07-12 14:56:22 -070014986 /* Lenovo U160 cannot use SSC on LVDS */
14987 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014988
14989 /* Sony Vaio Y cannot use SSC on LVDS */
14990 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014991
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014992 /* Acer Aspire 5734Z must invert backlight brightness */
14993 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14994
14995 /* Acer/eMachines G725 */
14996 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14997
14998 /* Acer/eMachines e725 */
14999 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15000
15001 /* Acer/Packard Bell NCL20 */
15002 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15003
15004 /* Acer Aspire 4736Z */
15005 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020015006
15007 /* Acer Aspire 5336 */
15008 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000015009
15010 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15011 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000015012
Scot Doyledfb3d47b2014-08-21 16:08:02 +000015013 /* Acer C720 Chromebook (Core i3 4005U) */
15014 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15015
jens steinb2a96012014-10-28 20:25:53 +010015016 /* Apple Macbook 2,1 (Core 2 T7400) */
15017 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15018
Jani Nikula1b9448b2015-11-05 11:49:59 +020015019 /* Apple Macbook 4,1 */
15020 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15021
Scot Doyled4967d82014-07-03 23:27:52 +000015022 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15023 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015024
15025 /* HP Chromebook 14 (Celeron 2955U) */
15026 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015027
15028 /* Dell Chromebook 11 */
15029 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020015030
15031 /* Dell Chromebook 11 (2015 version) */
15032 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Manasi Navarec99a2592017-06-30 09:33:48 -070015033
15034 /* Toshiba Satellite P50-C-18C */
15035 { 0x191B, 0x1179, 0xF840, quirk_increase_t12_delay },
Clint Taylor90c3e212018-07-10 13:02:05 -070015036
15037 /* GeminiLake NUC */
15038 { 0x3185, 0x8086, 0x2072, quirk_increase_ddi_disabled_time },
15039 { 0x3184, 0x8086, 0x2072, quirk_increase_ddi_disabled_time },
15040 /* ASRock ITX*/
15041 { 0x3185, 0x1849, 0x2212, quirk_increase_ddi_disabled_time },
15042 { 0x3184, 0x1849, 0x2212, quirk_increase_ddi_disabled_time },
Jesse Barnesb690e962010-07-19 13:53:12 -070015043};
15044
15045static void intel_init_quirks(struct drm_device *dev)
15046{
15047 struct pci_dev *d = dev->pdev;
15048 int i;
15049
15050 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15051 struct intel_quirk *q = &intel_quirks[i];
15052
15053 if (d->device == q->device &&
15054 (d->subsystem_vendor == q->subsystem_vendor ||
15055 q->subsystem_vendor == PCI_ANY_ID) &&
15056 (d->subsystem_device == q->subsystem_device ||
15057 q->subsystem_device == PCI_ANY_ID))
15058 q->hook(dev);
15059 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015060 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15061 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15062 intel_dmi_quirks[i].hook(dev);
15063 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015064}
15065
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015066/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015067static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015068{
David Weinehall52a05c32016-08-22 13:32:44 +030015069 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015070 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015071 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015072
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015073 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030015074 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015075 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015076 sr1 = inb(VGA_SR_DATA);
15077 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030015078 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015079 udelay(300);
15080
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015081 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015082 POSTING_READ(vga_reg);
15083}
15084
Daniel Vetterf8175862012-04-10 15:50:11 +020015085void intel_modeset_init_hw(struct drm_device *dev)
15086{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015087 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015088
Ville Syrjälä4c75b942016-10-31 22:37:12 +020015089 intel_update_cdclk(dev_priv);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +030015090 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020015091 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Daniel Vetterf8175862012-04-10 15:50:11 +020015092}
15093
Matt Roperd93c0372015-12-03 11:37:41 -080015094/*
15095 * Calculate what we think the watermarks should be for the state we've read
15096 * out of the hardware and then immediately program those watermarks so that
15097 * we ensure the hardware settings match our internal state.
15098 *
15099 * We can calculate what we think WM's should be by creating a duplicate of the
15100 * current state (which was constructed during hardware readout) and running it
15101 * through the atomic check code to calculate new watermark values in the
15102 * state object.
15103 */
15104static void sanitize_watermarks(struct drm_device *dev)
15105{
15106 struct drm_i915_private *dev_priv = to_i915(dev);
15107 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010015108 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080015109 struct drm_crtc *crtc;
15110 struct drm_crtc_state *cstate;
15111 struct drm_modeset_acquire_ctx ctx;
15112 int ret;
15113 int i;
15114
15115 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080015116 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080015117 return;
15118
15119 /*
15120 * We need to hold connection_mutex before calling duplicate_state so
15121 * that the connector loop is protected.
15122 */
15123 drm_modeset_acquire_init(&ctx, 0);
15124retry:
Matt Roper0cd12622016-01-12 07:13:37 -080015125 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080015126 if (ret == -EDEADLK) {
15127 drm_modeset_backoff(&ctx);
15128 goto retry;
15129 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080015130 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015131 }
15132
15133 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15134 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080015135 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015136
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010015137 intel_state = to_intel_atomic_state(state);
15138
Matt Ropered4a6a72016-02-23 17:20:13 -080015139 /*
15140 * Hardware readout is the only time we don't want to calculate
15141 * intermediate watermarks (since we don't trust the current
15142 * watermarks).
15143 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020015144 if (!HAS_GMCH_DISPLAY(dev_priv))
15145 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080015146
Matt Roperd93c0372015-12-03 11:37:41 -080015147 ret = intel_atomic_check(dev, state);
15148 if (ret) {
15149 /*
15150 * If we fail here, it means that the hardware appears to be
15151 * programmed in a way that shouldn't be possible, given our
15152 * understanding of watermark requirements. This might mean a
15153 * mistake in the hardware readout code or a mistake in the
15154 * watermark calculations for a given platform. Raise a WARN
15155 * so that this is noticeable.
15156 *
15157 * If this actually happens, we'll have to just leave the
15158 * BIOS-programmed watermarks untouched and hope for the best.
15159 */
15160 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020015161 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080015162 }
15163
15164 /* Write calculated watermark values back */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010015165 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roperd93c0372015-12-03 11:37:41 -080015166 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15167
Matt Ropered4a6a72016-02-23 17:20:13 -080015168 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010015169 dev_priv->display.optimize_watermarks(intel_state, cs);
Maarten Lankhorst556fe362017-11-10 12:34:53 +010015170
15171 to_intel_crtc_state(crtc->state)->wm = cs->wm;
Matt Roperd93c0372015-12-03 11:37:41 -080015172 }
15173
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020015174put_state:
Chris Wilson08536952016-10-14 13:18:18 +010015175 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080015176fail:
Matt Roperd93c0372015-12-03 11:37:41 -080015177 drm_modeset_drop_locks(&ctx);
15178 drm_modeset_acquire_fini(&ctx);
15179}
15180
Chris Wilson58ecd9d2017-11-05 13:49:05 +000015181static void intel_update_fdi_pll_freq(struct drm_i915_private *dev_priv)
15182{
15183 if (IS_GEN5(dev_priv)) {
15184 u32 fdi_pll_clk =
15185 I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK;
15186
15187 dev_priv->fdi_pll_freq = (fdi_pll_clk + 2) * 10000;
15188 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
15189 dev_priv->fdi_pll_freq = 270000;
15190 } else {
15191 return;
15192 }
15193
15194 DRM_DEBUG_DRIVER("FDI PLL freq=%d\n", dev_priv->fdi_pll_freq);
15195}
15196
Azhar Shaikh516a49c2018-07-06 11:37:30 -070015197static int intel_initial_commit(struct drm_device *dev)
15198{
15199 struct drm_atomic_state *state = NULL;
15200 struct drm_modeset_acquire_ctx ctx;
15201 struct drm_crtc *crtc;
15202 struct drm_crtc_state *crtc_state;
15203 int ret = 0;
15204
15205 state = drm_atomic_state_alloc(dev);
15206 if (!state)
15207 return -ENOMEM;
15208
15209 drm_modeset_acquire_init(&ctx, 0);
15210
15211retry:
15212 state->acquire_ctx = &ctx;
15213
15214 drm_for_each_crtc(crtc, dev) {
15215 crtc_state = drm_atomic_get_crtc_state(state, crtc);
15216 if (IS_ERR(crtc_state)) {
15217 ret = PTR_ERR(crtc_state);
15218 goto out;
15219 }
15220
15221 if (crtc_state->active) {
15222 ret = drm_atomic_add_affected_planes(state, crtc);
15223 if (ret)
15224 goto out;
15225 }
15226 }
15227
15228 ret = drm_atomic_commit(state);
15229
15230out:
15231 if (ret == -EDEADLK) {
15232 drm_atomic_state_clear(state);
15233 drm_modeset_backoff(&ctx);
15234 goto retry;
15235 }
15236
15237 drm_atomic_state_put(state);
15238
15239 drm_modeset_drop_locks(&ctx);
15240 drm_modeset_acquire_fini(&ctx);
15241
15242 return ret;
15243}
15244
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015245int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080015246{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015247 struct drm_i915_private *dev_priv = to_i915(dev);
15248 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015249 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015250 struct intel_crtc *crtc;
Azhar Shaikh516a49c2018-07-06 11:37:30 -070015251 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015252
Ville Syrjälä757fffc2017-11-13 15:36:22 +020015253 dev_priv->modeset_wq = alloc_ordered_workqueue("i915_modeset", 0);
15254
Jesse Barnes79e53942008-11-07 14:24:08 -080015255 drm_mode_config_init(dev);
15256
15257 dev->mode_config.min_width = 0;
15258 dev->mode_config.min_height = 0;
15259
Dave Airlie019d96c2011-09-29 16:20:42 +010015260 dev->mode_config.preferred_depth = 24;
15261 dev->mode_config.prefer_shadow = 1;
15262
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015263 dev->mode_config.allow_fb_modifiers = true;
15264
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015265 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015266
Andrea Arcangeli400c19d2017-04-07 01:23:45 +020015267 init_llist_head(&dev_priv->atomic_helper.free_list);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015268 INIT_WORK(&dev_priv->atomic_helper.free_work,
Chris Wilsonba318c62017-02-02 20:47:41 +000015269 intel_atomic_helper_free_state_worker);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015270
Jesse Barnesb690e962010-07-19 13:53:12 -070015271 intel_init_quirks(dev);
15272
Ville Syrjälä62d75df2016-10-31 22:37:25 +020015273 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015274
Lukas Wunner69f92f62015-07-15 13:57:35 +020015275 /*
15276 * There may be no VBT; and if the BIOS enabled SSC we can
15277 * just keep using it to avoid unnecessary flicker. Whereas if the
15278 * BIOS isn't using it, don't assume it will work even if the VBT
15279 * indicates as much.
15280 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015281 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020015282 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15283 DREF_SSC1_ENABLE);
15284
15285 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15286 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15287 bios_lvds_use_ssc ? "en" : "dis",
15288 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15289 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15290 }
15291 }
15292
Ville Syrjäläad77c532018-06-15 20:44:05 +030015293 /* maximum framebuffer dimensions */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015294 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015295 dev->mode_config.max_width = 2048;
15296 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015297 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015298 dev->mode_config.max_width = 4096;
15299 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015300 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015301 dev->mode_config.max_width = 8192;
15302 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015303 }
Damien Lespiau068be562014-03-28 14:17:49 +000015304
Jani Nikula2a307c22016-11-30 17:43:04 +020015305 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
15306 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030015307 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015308 } else if (IS_GEN2(dev_priv)) {
Ville Syrjälä98fac1d2018-06-15 20:44:04 +030015309 dev->mode_config.cursor_width = 64;
15310 dev->mode_config.cursor_height = 64;
Damien Lespiau068be562014-03-28 14:17:49 +000015311 } else {
Ville Syrjälä98fac1d2018-06-15 20:44:04 +030015312 dev->mode_config.cursor_width = 256;
15313 dev->mode_config.cursor_height = 256;
Damien Lespiau068be562014-03-28 14:17:49 +000015314 }
15315
Matthew Auld73ebd502017-12-11 15:18:20 +000015316 dev->mode_config.fb_base = ggtt->gmadr.start;
Jesse Barnes79e53942008-11-07 14:24:08 -080015317
Zhao Yakui28c97732009-10-09 11:39:41 +080015318 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015319 INTEL_INFO(dev_priv)->num_pipes,
15320 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015321
Damien Lespiau055e3932014-08-18 13:49:10 +010015322 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015323 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015324 if (ret) {
15325 drm_mode_config_cleanup(dev);
15326 return ret;
15327 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015328 }
15329
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015330 intel_shared_dpll_init(dev);
Chris Wilson58ecd9d2017-11-05 13:49:05 +000015331 intel_update_fdi_pll_freq(dev_priv);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015332
Ville Syrjälä5be6e332017-02-20 16:04:43 +020015333 intel_update_czclk(dev_priv);
15334 intel_modeset_init_hw(dev);
15335
Ville Syrjäläb2045352016-05-13 23:41:27 +030015336 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020015337 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030015338
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015339 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015340 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015341 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000015342
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015343 drm_modeset_lock_all(dev);
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015344 intel_modeset_setup_hw_state(dev, dev->mode_config.acquire_ctx);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015345 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015346
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015347 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015348 struct intel_initial_plane_config plane_config = {};
15349
Jesse Barnes46f297f2014-03-07 08:57:48 -080015350 if (!crtc->active)
15351 continue;
15352
Jesse Barnes46f297f2014-03-07 08:57:48 -080015353 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015354 * Note that reserving the BIOS fb up front prevents us
15355 * from stuffing other stolen allocations like the ring
15356 * on top. This prevents some ugliness at boot time, and
15357 * can even allow for smooth boot transitions if the BIOS
15358 * fb is large enough for the active pipe configuration.
15359 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015360 dev_priv->display.get_initial_plane_config(crtc,
15361 &plane_config);
15362
15363 /*
15364 * If the fb is shared between multiple heads, we'll
15365 * just get the first one.
15366 */
15367 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015368 }
Matt Roperd93c0372015-12-03 11:37:41 -080015369
15370 /*
15371 * Make sure hardware watermarks really match the state we read out.
15372 * Note that we need to do this after reconstructing the BIOS fb's
15373 * since the watermark calculation done here will use pstate->fb.
15374 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020015375 if (!HAS_GMCH_DISPLAY(dev_priv))
15376 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015377
Azhar Shaikh516a49c2018-07-06 11:37:30 -070015378 /*
15379 * Force all active planes to recompute their states. So that on
15380 * mode_setcrtc after probe, all the intel_plane_state variables
15381 * are already calculated and there is no assert_plane warnings
15382 * during bootup.
15383 */
15384 ret = intel_initial_commit(dev);
15385 if (ret)
15386 DRM_DEBUG_KMS("Initial commit in probe failed.\n");
15387
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015388 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010015389}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015390
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015391void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
15392{
Ville Syrjäläd5fb43c2017-11-29 17:37:31 +020015393 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015394 /* 640x480@60Hz, ~25175 kHz */
15395 struct dpll clock = {
15396 .m1 = 18,
15397 .m2 = 7,
15398 .p1 = 13,
15399 .p2 = 4,
15400 .n = 2,
15401 };
15402 u32 dpll, fp;
15403 int i;
15404
15405 WARN_ON(i9xx_calc_dpll_params(48000, &clock) != 25154);
15406
15407 DRM_DEBUG_KMS("enabling pipe %c due to force quirk (vco=%d dot=%d)\n",
15408 pipe_name(pipe), clock.vco, clock.dot);
15409
15410 fp = i9xx_dpll_compute_fp(&clock);
15411 dpll = (I915_READ(DPLL(pipe)) & DPLL_DVO_2X_MODE) |
15412 DPLL_VGA_MODE_DIS |
15413 ((clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT) |
15414 PLL_P2_DIVIDE_BY_4 |
15415 PLL_REF_INPUT_DREFCLK |
15416 DPLL_VCO_ENABLE;
15417
15418 I915_WRITE(FP0(pipe), fp);
15419 I915_WRITE(FP1(pipe), fp);
15420
15421 I915_WRITE(HTOTAL(pipe), (640 - 1) | ((800 - 1) << 16));
15422 I915_WRITE(HBLANK(pipe), (640 - 1) | ((800 - 1) << 16));
15423 I915_WRITE(HSYNC(pipe), (656 - 1) | ((752 - 1) << 16));
15424 I915_WRITE(VTOTAL(pipe), (480 - 1) | ((525 - 1) << 16));
15425 I915_WRITE(VBLANK(pipe), (480 - 1) | ((525 - 1) << 16));
15426 I915_WRITE(VSYNC(pipe), (490 - 1) | ((492 - 1) << 16));
15427 I915_WRITE(PIPESRC(pipe), ((640 - 1) << 16) | (480 - 1));
15428
15429 /*
15430 * Apparently we need to have VGA mode enabled prior to changing
15431 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
15432 * dividers, even though the register value does change.
15433 */
15434 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VGA_MODE_DIS);
15435 I915_WRITE(DPLL(pipe), dpll);
15436
15437 /* Wait for the clocks to stabilize. */
15438 POSTING_READ(DPLL(pipe));
15439 udelay(150);
15440
15441 /* The pixel multiplier can only be updated once the
15442 * DPLL is enabled and the clocks are stable.
15443 *
15444 * So write it again.
15445 */
15446 I915_WRITE(DPLL(pipe), dpll);
15447
15448 /* We do this three times for luck */
15449 for (i = 0; i < 3 ; i++) {
15450 I915_WRITE(DPLL(pipe), dpll);
15451 POSTING_READ(DPLL(pipe));
15452 udelay(150); /* wait for warmup */
15453 }
15454
15455 I915_WRITE(PIPECONF(pipe), PIPECONF_ENABLE | PIPECONF_PROGRESSIVE);
15456 POSTING_READ(PIPECONF(pipe));
Ville Syrjäläd5fb43c2017-11-29 17:37:31 +020015457
15458 intel_wait_for_pipe_scanline_moving(crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015459}
15460
15461void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
15462{
Ville Syrjälä8fedd642017-11-29 17:37:30 +020015463 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
15464
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015465 DRM_DEBUG_KMS("disabling pipe %c due to force quirk\n",
15466 pipe_name(pipe));
15467
Ville Syrjälä5816d9c2017-11-29 14:54:11 +020015468 WARN_ON(I915_READ(DSPCNTR(PLANE_A)) & DISPLAY_PLANE_ENABLE);
15469 WARN_ON(I915_READ(DSPCNTR(PLANE_B)) & DISPLAY_PLANE_ENABLE);
15470 WARN_ON(I915_READ(DSPCNTR(PLANE_C)) & DISPLAY_PLANE_ENABLE);
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +020015471 WARN_ON(I915_READ(CURCNTR(PIPE_A)) & MCURSOR_MODE);
15472 WARN_ON(I915_READ(CURCNTR(PIPE_B)) & MCURSOR_MODE);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015473
15474 I915_WRITE(PIPECONF(pipe), 0);
15475 POSTING_READ(PIPECONF(pipe));
15476
Ville Syrjälä8fedd642017-11-29 17:37:30 +020015477 intel_wait_for_pipe_scanline_stopped(crtc);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +030015478
15479 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
15480 POSTING_READ(DPLL(pipe));
15481}
15482
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015483static bool intel_plane_mapping_ok(struct intel_crtc *crtc,
Ville Syrjäläed150302017-11-17 21:19:10 +020015484 struct intel_plane *plane)
Daniel Vetterfa555832012-10-10 23:14:00 +020015485{
Ville Syrjäläeade6c82018-01-30 22:38:03 +020015486 enum pipe pipe;
Daniel Vetterfa555832012-10-10 23:14:00 +020015487
Ville Syrjäläeade6c82018-01-30 22:38:03 +020015488 if (!plane->get_hw_state(plane, &pipe))
15489 return true;
15490
15491 return pipe == crtc->pipe;
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015492}
Daniel Vetterfa555832012-10-10 23:14:00 +020015493
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015494static void
15495intel_sanitize_plane_mapping(struct drm_i915_private *dev_priv)
15496{
15497 struct intel_crtc *crtc;
Daniel Vetterfa555832012-10-10 23:14:00 +020015498
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015499 if (INTEL_GEN(dev_priv) >= 4)
15500 return;
Daniel Vetterfa555832012-10-10 23:14:00 +020015501
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015502 for_each_intel_crtc(&dev_priv->drm, crtc) {
15503 struct intel_plane *plane =
15504 to_intel_plane(crtc->base.primary);
15505
15506 if (intel_plane_mapping_ok(crtc, plane))
15507 continue;
15508
15509 DRM_DEBUG_KMS("%s attached to the wrong pipe, disabling plane\n",
15510 plane->base.name);
15511 intel_plane_disable_noatomic(crtc, plane);
15512 }
Daniel Vetterfa555832012-10-10 23:14:00 +020015513}
15514
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015515static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15516{
15517 struct drm_device *dev = crtc->base.dev;
15518 struct intel_encoder *encoder;
15519
15520 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15521 return true;
15522
15523 return false;
15524}
15525
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015526static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
15527{
15528 struct drm_device *dev = encoder->base.dev;
15529 struct intel_connector *connector;
15530
15531 for_each_connector_on_encoder(dev, &encoder->base, connector)
15532 return connector;
15533
15534 return NULL;
15535}
15536
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015537static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
Ville Syrjäläecf837d92017-10-10 15:55:56 +030015538 enum pipe pch_transcoder)
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015539{
15540 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
Ville Syrjäläecf837d92017-10-10 15:55:56 +030015541 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == PIPE_A);
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015542}
15543
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015544static void intel_sanitize_crtc(struct intel_crtc *crtc,
15545 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter24929352012-07-02 20:28:59 +020015546{
15547 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010015548 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020015549 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015550
Daniel Vetter24929352012-07-02 20:28:59 +020015551 /* Clear any frame start delays used for debugging left by the BIOS */
Ville Syrjälä738a8142017-11-15 22:04:42 +020015552 if (crtc->active && !transcoder_is_dsi(cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +020015553 i915_reg_t reg = PIPECONF(cpu_transcoder);
15554
15555 I915_WRITE(reg,
15556 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15557 }
Daniel Vetter24929352012-07-02 20:28:59 +020015558
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015559 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015560 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015561 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015562 struct intel_plane *plane;
15563
Daniel Vetter96256042015-02-13 21:03:42 +010015564 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015565
15566 /* Disable everything but the primary plane */
15567 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015568 const struct intel_plane_state *plane_state =
15569 to_intel_plane_state(plane->base.state);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015570
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015571 if (plane_state->base.visible &&
15572 plane->base.type != DRM_PLANE_TYPE_PRIMARY)
15573 intel_plane_disable_noatomic(crtc, plane);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015574 }
Daniel Vetter96256042015-02-13 21:03:42 +010015575 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015576
Daniel Vetter24929352012-07-02 20:28:59 +020015577 /* Adjust the state of the output pipe according to whether we
15578 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010015579 if (crtc->active && !intel_crtc_has_encoders(crtc))
Ville Syrjäläda1d0e22017-06-01 17:36:14 +030015580 intel_crtc_disable_noatomic(&crtc->base, ctx);
Daniel Vetter24929352012-07-02 20:28:59 +020015581
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010015582 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015583 /*
15584 * We start out with underrun reporting disabled to avoid races.
15585 * For correct bookkeeping mark this on active crtcs.
15586 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015587 * Also on gmch platforms we dont have any hardware bits to
15588 * disable the underrun reporting. Which means we need to start
15589 * out with underrun reporting disabled also on inactive pipes,
15590 * since otherwise we'll complain about the garbage we read when
15591 * e.g. coming up after runtime pm.
15592 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015593 * No protection against concurrent access is required - at
15594 * worst a fifo underrun happens which also sets this to false.
15595 */
15596 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015597 /*
15598 * We track the PCH trancoder underrun reporting state
15599 * within the crtc. With crtc for pipe A housing the underrun
15600 * reporting state for PCH transcoder A, crtc for pipe B housing
15601 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
15602 * and marking underrun reporting as disabled for the non-existing
15603 * PCH transcoders B and C would prevent enabling the south
15604 * error interrupt (see cpt_can_enable_serr_int()).
15605 */
Ville Syrjäläecf837d92017-10-10 15:55:56 +030015606 if (has_pch_trancoder(dev_priv, crtc->pipe))
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015607 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010015608 }
Daniel Vetter24929352012-07-02 20:28:59 +020015609}
15610
15611static void intel_sanitize_encoder(struct intel_encoder *encoder)
15612{
15613 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020015614
15615 /* We need to check both for a crtc link (meaning that the
15616 * encoder is active and trying to read from a pipe) and the
15617 * pipe itself being active. */
15618 bool has_active_crtc = encoder->base.crtc &&
15619 to_intel_crtc(encoder->base.crtc)->active;
15620
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015621 connector = intel_encoder_find_connector(encoder);
15622 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015623 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15624 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015625 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015626
15627 /* Connector is active, but has no active pipe. This is
15628 * fallout from our resume register restoring. Disable
15629 * the encoder manually again. */
15630 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015631 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
15632
Daniel Vetter24929352012-07-02 20:28:59 +020015633 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15634 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015635 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015636 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015637 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015638 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020015639 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015640 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015641
15642 /* Inconsistent output/port/pipe state happens presumably due to
15643 * a bug in one of the get_hw_state functions. Or someplace else
15644 * in our code, like the register restore mess on resume. Clamp
15645 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015646
15647 connector->base.dpms = DRM_MODE_DPMS_OFF;
15648 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015649 }
Maarten Lankhorstd6cae4a2018-05-16 10:50:38 +020015650
15651 /* notify opregion of the sanitized encoder state */
15652 intel_opregion_notify_encoder(encoder, connector && has_active_crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015653}
15654
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015655void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015656{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015657 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015658
Imre Deak04098752014-02-18 00:02:16 +020015659 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15660 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015661 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020015662 }
15663}
15664
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015665void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020015666{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015667 /* This function can be called both from intel_modeset_setup_hw_state or
15668 * at a very early point in our resume sequence, where the power well
15669 * structures are not yet restored. Since this function is at a very
15670 * paranoid "someone might have enabled VGA while we were not looking"
15671 * level, just check if the power well is enabled instead of trying to
15672 * follow the "don't touch the power well if we don't need it" policy
15673 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015674 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015675 return;
15676
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015677 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020015678
15679 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015680}
15681
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015682/* FIXME read out full plane state for all planes */
15683static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015684{
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015685 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
15686 struct intel_crtc_state *crtc_state =
15687 to_intel_crtc_state(crtc->base.state);
15688 struct intel_plane *plane;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015689
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015690 for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane) {
15691 struct intel_plane_state *plane_state =
15692 to_intel_plane_state(plane->base.state);
Ville Syrjäläeade6c82018-01-30 22:38:03 +020015693 enum pipe pipe;
15694 bool visible;
15695
15696 visible = plane->get_hw_state(plane, &pipe);
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015697
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015698 intel_set_plane_visible(crtc_state, plane_state, visible);
15699 }
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015700}
15701
Daniel Vetter30e984d2013-06-05 13:34:17 +020015702static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015703{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015704 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015705 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015706 struct intel_crtc *crtc;
15707 struct intel_encoder *encoder;
15708 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015709 struct drm_connector_list_iter conn_iter;
Daniel Vetter53589012013-06-05 13:34:16 +020015710 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015711
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015712 dev_priv->active_crtcs = 0;
15713
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015714 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015715 struct intel_crtc_state *crtc_state =
15716 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020015717
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020015718 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015719 memset(crtc_state, 0, sizeof(*crtc_state));
15720 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015721
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015722 crtc_state->base.active = crtc_state->base.enable =
15723 dev_priv->display.get_pipe_config(crtc, crtc_state);
15724
15725 crtc->base.enabled = crtc_state->base.enable;
15726 crtc->active = crtc_state->base.active;
15727
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015728 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015729 dev_priv->active_crtcs |= 1 << crtc->pipe;
15730
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015731 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015732
Ville Syrjälä78108b72016-05-27 20:59:19 +030015733 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
15734 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015735 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020015736 }
15737
Daniel Vetter53589012013-06-05 13:34:16 +020015738 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15739 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15740
Lucas De Marchiee1398b2018-03-20 15:06:33 -070015741 pll->on = pll->info->funcs->get_hw_state(dev_priv, pll,
15742 &pll->state.hw_state);
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015743 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015744 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015745 struct intel_crtc_state *crtc_state =
15746 to_intel_crtc_state(crtc->base.state);
15747
15748 if (crtc_state->base.active &&
15749 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015750 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015751 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015752 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015753
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015754 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Lucas De Marchi72f775f2018-03-20 15:06:34 -070015755 pll->info->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015756 }
15757
Damien Lespiaub2784e12014-08-05 11:29:37 +010015758 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015759 pipe = 0;
15760
15761 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015762 struct intel_crtc_state *crtc_state;
15763
Ville Syrjälä98187832016-10-31 22:37:10 +020015764 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015765 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015766
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015767 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015768 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020015769 } else {
15770 encoder->base.crtc = NULL;
15771 }
15772
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015773 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015774 encoder->base.base.id, encoder->base.name,
15775 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015776 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015777 }
15778
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015779 drm_connector_list_iter_begin(dev, &conn_iter);
15780 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter24929352012-07-02 20:28:59 +020015781 if (connector->get_hw_state(connector)) {
15782 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015783
15784 encoder = connector->encoder;
15785 connector->base.encoder = &encoder->base;
15786
15787 if (encoder->base.crtc &&
15788 encoder->base.crtc->state->active) {
15789 /*
15790 * This has to be done during hardware readout
15791 * because anything calling .crtc_disable may
15792 * rely on the connector_mask being accurate.
15793 */
15794 encoder->base.crtc->state->connector_mask |=
Ville Syrjälä40560e22018-06-26 22:47:11 +030015795 drm_connector_mask(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015796 encoder->base.crtc->state->encoder_mask |=
Ville Syrjälä40560e22018-06-26 22:47:11 +030015797 drm_encoder_mask(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015798 }
15799
Daniel Vetter24929352012-07-02 20:28:59 +020015800 } else {
15801 connector->base.dpms = DRM_MODE_DPMS_OFF;
15802 connector->base.encoder = NULL;
15803 }
15804 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015805 connector->base.base.id, connector->base.name,
15806 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020015807 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015808 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015809
15810 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015811 struct intel_crtc_state *crtc_state =
15812 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläd305e062017-08-30 21:57:03 +030015813 int min_cdclk = 0;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015814
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015815 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015816 if (crtc_state->base.active) {
15817 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
Ville Syrjäläbd4cd032018-04-26 19:30:15 +030015818 crtc->base.mode.hdisplay = crtc_state->pipe_src_w;
15819 crtc->base.mode.vdisplay = crtc_state->pipe_src_h;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015820 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015821 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15822
15823 /*
15824 * The initial mode needs to be set in order to keep
15825 * the atomic core happy. It wants a valid mode if the
15826 * crtc's enabled, so we do the above call.
15827 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010015828 * But we don't set all the derived state fully, hence
15829 * set a flag to indicate that a full recalculation is
15830 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015831 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015832 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015833
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020015834 intel_crtc_compute_pixel_rate(crtc_state);
15835
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015836 if (dev_priv->display.modeset_calc_cdclk) {
Ville Syrjäläd305e062017-08-30 21:57:03 +030015837 min_cdclk = intel_crtc_compute_min_cdclk(crtc_state);
Ville Syrjälä9c61de42017-07-10 22:33:47 +030015838 if (WARN_ON(min_cdclk < 0))
15839 min_cdclk = 0;
15840 }
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015841
Daniel Vetter5caa0fe2017-05-09 16:03:29 +020015842 drm_calc_timestamping_constants(&crtc->base,
15843 &crtc_state->base.adjusted_mode);
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015844 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015845 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015846
Ville Syrjäläd305e062017-08-30 21:57:03 +030015847 dev_priv->min_cdclk[crtc->pipe] = min_cdclk;
Ville Syrjälä53e9bf52017-10-24 12:52:14 +030015848 dev_priv->min_voltage_level[crtc->pipe] =
15849 crtc_state->min_voltage_level;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015850
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015851 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015852 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015853}
15854
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015855static void
15856get_encoder_power_domains(struct drm_i915_private *dev_priv)
15857{
15858 struct intel_encoder *encoder;
15859
15860 for_each_intel_encoder(&dev_priv->drm, encoder) {
15861 u64 get_domains;
15862 enum intel_display_power_domain domain;
Imre Deak52528052018-06-21 21:44:49 +030015863 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015864
15865 if (!encoder->get_power_domains)
15866 continue;
15867
Imre Deak52528052018-06-21 21:44:49 +030015868 /*
Imre Deakb79ebe72018-07-05 15:26:54 +030015869 * MST-primary and inactive encoders don't have a crtc state
15870 * and neither of these require any power domain references.
Imre Deak52528052018-06-21 21:44:49 +030015871 */
Imre Deakb79ebe72018-07-05 15:26:54 +030015872 if (!encoder->base.crtc)
15873 continue;
Imre Deak52528052018-06-21 21:44:49 +030015874
Imre Deakb79ebe72018-07-05 15:26:54 +030015875 crtc_state = to_intel_crtc_state(encoder->base.crtc->state);
Imre Deak52528052018-06-21 21:44:49 +030015876 get_domains = encoder->get_power_domains(encoder, crtc_state);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015877 for_each_power_domain(domain, get_domains)
15878 intel_display_power_get(dev_priv, domain);
15879 }
15880}
15881
Rodrigo Vividf49ec82017-11-10 16:03:19 -080015882static void intel_early_display_was(struct drm_i915_private *dev_priv)
15883{
15884 /* Display WA #1185 WaDisableDARBFClkGating:cnl,glk */
15885 if (IS_CANNONLAKE(dev_priv) || IS_GEMINILAKE(dev_priv))
15886 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
15887 DARBF_GATING_DIS);
15888
15889 if (IS_HASWELL(dev_priv)) {
15890 /*
15891 * WaRsPkgCStateDisplayPMReq:hsw
15892 * System hang if this isn't done before disabling all planes!
15893 */
15894 I915_WRITE(CHICKEN_PAR1_1,
15895 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
15896 }
15897}
15898
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015899/* Scan out the current hw modeset state,
15900 * and sanitizes it to the current state
15901 */
15902static void
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015903intel_modeset_setup_hw_state(struct drm_device *dev,
15904 struct drm_modeset_acquire_ctx *ctx)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015905{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015906 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015907 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015908 struct intel_crtc *crtc;
15909 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015910 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015911
Imre Deak2cd9a682018-08-16 15:37:57 +030015912 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
15913
Rodrigo Vividf49ec82017-11-10 16:03:19 -080015914 intel_early_display_was(dev_priv);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015915 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015916
15917 /* HW state is read out, now we need to sanitize this mess. */
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015918 get_encoder_power_domains(dev_priv);
15919
Ville Syrjäläb1e01592017-11-17 21:19:09 +020015920 intel_sanitize_plane_mapping(dev_priv);
15921
Damien Lespiaub2784e12014-08-05 11:29:37 +010015922 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015923 intel_sanitize_encoder(encoder);
15924 }
15925
Damien Lespiau055e3932014-08-18 13:49:10 +010015926 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020015927 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015928
Ville Syrjäläaecd36b2017-06-01 17:36:13 +030015929 intel_sanitize_crtc(crtc, ctx);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015930 intel_dump_pipe_config(crtc, crtc->config,
15931 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015932 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015933
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015934 intel_modeset_update_connector_atomic_state(dev);
15935
Daniel Vetter35c95372013-07-17 06:55:04 +020015936 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15937 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15938
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015939 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015940 continue;
15941
Lucas De Marchi72f775f2018-03-20 15:06:34 -070015942 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n",
15943 pll->info->name);
Daniel Vetter35c95372013-07-17 06:55:04 +020015944
Lucas De Marchiee1398b2018-03-20 15:06:33 -070015945 pll->info->funcs->disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015946 pll->on = false;
15947 }
15948
Ville Syrjälä04548cb2017-04-21 21:14:29 +030015949 if (IS_G4X(dev_priv)) {
15950 g4x_wm_get_hw_state(dev);
15951 g4x_wm_sanitize(dev_priv);
15952 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015953 vlv_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015954 vlv_wm_sanitize(dev_priv);
Rodrigo Vivia029fa42017-08-09 13:52:48 -070015955 } else if (INTEL_GEN(dev_priv) >= 9) {
Pradeep Bhat30789992014-11-04 17:06:45 +000015956 skl_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015957 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015958 ilk_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015959 }
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015960
15961 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020015962 u64 put_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015963
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015964 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015965 if (WARN_ON(put_domains))
15966 modeset_put_power_domains(dev_priv, put_domains);
15967 }
Imre Deak2cd9a682018-08-16 15:37:57 +030015968
15969 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015970
15971 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015972}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015973
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015974void intel_display_resume(struct drm_device *dev)
15975{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015976 struct drm_i915_private *dev_priv = to_i915(dev);
15977 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15978 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015979 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015980
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015981 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030015982 if (state)
15983 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015984
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015985 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015986
Maarten Lankhorst73974892016-08-05 23:28:27 +030015987 while (1) {
15988 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15989 if (ret != -EDEADLK)
15990 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015991
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015992 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015993 }
15994
Maarten Lankhorst73974892016-08-05 23:28:27 +030015995 if (!ret)
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010015996 ret = __intel_display_resume(dev, state, &ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +030015997
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +053015998 intel_enable_ipc(dev_priv);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015999 drm_modeset_drop_locks(&ctx);
16000 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016001
Chris Wilson08536952016-10-14 13:18:18 +010016002 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016003 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000016004 if (state)
16005 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010016006}
16007
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010016008int intel_connector_register(struct drm_connector *connector)
16009{
16010 struct intel_connector *intel_connector = to_intel_connector(connector);
16011 int ret;
16012
16013 ret = intel_backlight_device_register(intel_connector);
16014 if (ret)
16015 goto err;
16016
16017 return 0;
16018
16019err:
16020 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080016021}
16022
Chris Wilsonc191eca2016-06-17 11:40:33 +010016023void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020016024{
Chris Wilsone63d87c2016-06-17 11:40:34 +010016025 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020016026
Chris Wilsone63d87c2016-06-17 11:40:34 +010016027 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020016028 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020016029}
16030
Manasi Navare886c6b82017-10-26 14:52:00 -070016031static void intel_hpd_poll_fini(struct drm_device *dev)
16032{
16033 struct intel_connector *connector;
16034 struct drm_connector_list_iter conn_iter;
16035
Chris Wilson448aa912017-11-28 11:01:47 +000016036 /* Kill all the work that may have been queued by hpd. */
Manasi Navare886c6b82017-10-26 14:52:00 -070016037 drm_connector_list_iter_begin(dev, &conn_iter);
16038 for_each_intel_connector_iter(connector, &conn_iter) {
16039 if (connector->modeset_retry_work.func)
16040 cancel_work_sync(&connector->modeset_retry_work);
Sean Paulee5e5e72018-01-08 14:55:39 -050016041 if (connector->hdcp_shim) {
16042 cancel_delayed_work_sync(&connector->hdcp_check_work);
16043 cancel_work_sync(&connector->hdcp_prop_work);
16044 }
Manasi Navare886c6b82017-10-26 14:52:00 -070016045 }
16046 drm_connector_list_iter_end(&conn_iter);
16047}
16048
Jesse Barnes79e53942008-11-07 14:24:08 -080016049void intel_modeset_cleanup(struct drm_device *dev)
16050{
Chris Wilsonfac5e232016-07-04 11:34:36 +010016051 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070016052
Chris Wilson8bcf9f72018-07-10 10:44:20 +010016053 flush_workqueue(dev_priv->modeset_wq);
16054
Chris Wilsoneb955ee2017-01-23 21:29:39 +000016055 flush_work(&dev_priv->atomic_helper.free_work);
16056 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
16057
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016058 /*
16059 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020016060 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016061 * experience fancy races otherwise.
16062 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020016063 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070016064
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016065 /*
16066 * Due to the hpd irq storm handling the hotplug work can re-arm the
16067 * poll handlers. Hence disable polling after hpd handling is shut down.
16068 */
Manasi Navare886c6b82017-10-26 14:52:00 -070016069 intel_hpd_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016070
Daniel Vetter4f256d82017-07-15 00:46:55 +020016071 /* poll work can call into fbdev, hence clean that up afterwards */
16072 intel_fbdev_fini(dev_priv);
16073
Jesse Barnes723bfd72010-10-07 16:01:13 -070016074 intel_unregister_dsm_handler();
16075
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020016076 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050016077
Chris Wilson1630fe72011-07-08 12:22:42 +010016078 /* flush any delayed tasks or pending work */
16079 flush_scheduled_work();
16080
Jesse Barnes79e53942008-11-07 14:24:08 -080016081 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010016082
Chris Wilson1ee8da62016-05-12 12:43:23 +010016083 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030016084
Tvrtko Ursulin40196442016-12-01 14:16:42 +000016085 intel_teardown_gmbus(dev_priv);
Ville Syrjälä757fffc2017-11-13 15:36:22 +020016086
16087 destroy_workqueue(dev_priv->modeset_wq);
Jesse Barnes79e53942008-11-07 14:24:08 -080016088}
16089
Chris Wilsondf0e9242010-09-09 16:20:55 +010016090void intel_connector_attach_encoder(struct intel_connector *connector,
16091 struct intel_encoder *encoder)
16092{
16093 connector->encoder = encoder;
Daniel Vettercde4c442018-07-09 10:40:07 +020016094 drm_connector_attach_encoder(&connector->base, &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080016095}
Dave Airlie28d52042009-09-21 14:33:58 +100016096
16097/*
16098 * set vga decode state - true == enable VGA decode
16099 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000016100int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100016101{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000016102 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100016103 u16 gmch_ctrl;
16104
Chris Wilson75fa0412014-02-07 18:37:02 -020016105 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16106 DRM_ERROR("failed to read control word\n");
16107 return -EIO;
16108 }
16109
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020016110 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16111 return 0;
16112
Dave Airlie28d52042009-09-21 14:33:58 +100016113 if (state)
16114 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16115 else
16116 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020016117
16118 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16119 DRM_ERROR("failed to write control word\n");
16120 return -EIO;
16121 }
16122
Dave Airlie28d52042009-09-21 14:33:58 +100016123 return 0;
16124}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016125
Chris Wilson98a2f412016-10-12 10:05:18 +010016126#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
16127
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016128struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016129
16130 u32 power_well_driver;
16131
Chris Wilson63b66e52013-08-08 15:12:06 +020016132 int num_transcoders;
16133
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016134 struct intel_cursor_error_state {
16135 u32 control;
16136 u32 position;
16137 u32 base;
16138 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010016139 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016140
16141 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016142 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016143 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030016144 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010016145 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016146
16147 struct intel_plane_error_state {
16148 u32 control;
16149 u32 stride;
16150 u32 size;
16151 u32 pos;
16152 u32 addr;
16153 u32 surface;
16154 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010016155 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020016156
16157 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016158 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020016159 enum transcoder cpu_transcoder;
16160
16161 u32 conf;
16162
16163 u32 htotal;
16164 u32 hblank;
16165 u32 hsync;
16166 u32 vtotal;
16167 u32 vblank;
16168 u32 vsync;
16169 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016170};
16171
16172struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010016173intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016174{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016175 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020016176 int transcoders[] = {
16177 TRANSCODER_A,
16178 TRANSCODER_B,
16179 TRANSCODER_C,
16180 TRANSCODER_EDP,
16181 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016182 int i;
16183
Chris Wilsonc0336662016-05-06 15:40:21 +010016184 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020016185 return NULL;
16186
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016187 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016188 if (error == NULL)
16189 return NULL;
16190
Chris Wilsonc0336662016-05-06 15:40:21 +010016191 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak75e39682018-08-06 12:58:39 +030016192 error->power_well_driver = I915_READ(HSW_PWR_WELL_CTL2);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016193
Damien Lespiau055e3932014-08-18 13:49:10 +010016194 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020016195 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016196 __intel_display_power_is_enabled(dev_priv,
16197 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020016198 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016199 continue;
16200
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030016201 error->cursor[i].control = I915_READ(CURCNTR(i));
16202 error->cursor[i].position = I915_READ(CURPOS(i));
16203 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016204
16205 error->plane[i].control = I915_READ(DSPCNTR(i));
16206 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010016207 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030016208 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016209 error->plane[i].pos = I915_READ(DSPPOS(i));
16210 }
Chris Wilsonc0336662016-05-06 15:40:21 +010016211 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030016212 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010016213 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016214 error->plane[i].surface = I915_READ(DSPSURF(i));
16215 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16216 }
16217
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016218 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030016219
Chris Wilsonc0336662016-05-06 15:40:21 +010016220 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e2014-04-18 15:55:04 +030016221 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020016222 }
16223
Jani Nikula4d1de972016-03-18 17:05:42 +020016224 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010016225 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030016226 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020016227 error->num_transcoders++; /* Account for eDP. */
16228
16229 for (i = 0; i < error->num_transcoders; i++) {
16230 enum transcoder cpu_transcoder = transcoders[i];
16231
Imre Deakddf9c532013-11-27 22:02:02 +020016232 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016233 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020016234 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016235 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016236 continue;
16237
Chris Wilson63b66e52013-08-08 15:12:06 +020016238 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16239
16240 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16241 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16242 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16243 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16244 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16245 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16246 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016247 }
16248
16249 return error;
16250}
16251
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016252#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16253
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016254void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016255intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016256 struct intel_display_error_state *error)
16257{
Chris Wilson5a4c6f12017-02-14 16:46:11 +000016258 struct drm_i915_private *dev_priv = m->i915;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016259 int i;
16260
Chris Wilson63b66e52013-08-08 15:12:06 +020016261 if (!error)
16262 return;
16263
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000016264 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010016265 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016266 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016267 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016268 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016269 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016270 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016271 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016272 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030016273 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016274
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016275 err_printf(m, "Plane [%d]:\n", i);
16276 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16277 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000016278 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016279 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16280 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016281 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010016282 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016283 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000016284 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016285 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16286 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016287 }
16288
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016289 err_printf(m, "Cursor [%d]:\n", i);
16290 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16291 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16292 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016293 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016294
16295 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020016296 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016297 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016298 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016299 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020016300 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16301 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16302 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16303 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16304 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16305 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16306 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16307 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016308}
Chris Wilson98a2f412016-10-12 10:05:18 +010016309
16310#endif