blob: 97790f55be1a268f3c16ad33fb6d77629395ff92 [file] [log] [blame]
Greg Kroah-Hartman5fd54ac2017-11-03 11:28:30 +01001// SPDX-License-Identifier: GPL-2.0
Felipe Balbibfad65e2017-04-19 14:59:27 +03002/*
Felipe Balbi72246da2011-08-19 18:10:58 +03003 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
4 *
Alexander A. Klimov10623b82020-07-11 15:58:04 +02005 * Copyright (C) 2010-2011 Texas Instruments Incorporated - https://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03006 *
7 * Authors: Felipe Balbi <balbi@ti.com>,
8 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
Felipe Balbi72246da2011-08-19 18:10:58 +03009 */
10
11#include <linux/kernel.h>
12#include <linux/delay.h>
13#include <linux/slab.h>
14#include <linux/spinlock.h>
15#include <linux/platform_device.h>
16#include <linux/pm_runtime.h>
17#include <linux/interrupt.h>
18#include <linux/io.h>
19#include <linux/list.h>
20#include <linux/dma-mapping.h>
21
22#include <linux/usb/ch9.h>
23#include <linux/usb/gadget.h>
24
Felipe Balbi80977dc2014-08-19 16:37:22 -050025#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030026#include "core.h"
27#include "gadget.h"
28#include "io.h"
29
Felipe Balbid5370102018-08-14 10:42:43 +030030#define DWC3_ALIGN_FRAME(d, n) (((d)->frame_number + ((d)->interval * (n))) \
Felipe Balbif62afb42018-04-11 10:34:34 +030031 & ~((d)->interval - 1))
32
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020033/**
Felipe Balbibfad65e2017-04-19 14:59:27 +030034 * dwc3_gadget_set_test_mode - enables usb2 test modes
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020035 * @dwc: pointer to our context structure
36 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
37 *
Felipe Balbibfad65e2017-04-19 14:59:27 +030038 * Caller should take care of locking. This function will return 0 on
39 * success or -EINVAL if wrong Test Selector is passed.
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020040 */
41int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
42{
43 u32 reg;
44
45 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
46 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
47
48 switch (mode) {
Greg Kroah-Hartman62fb45d2020-06-18 16:42:06 +020049 case USB_TEST_J:
50 case USB_TEST_K:
51 case USB_TEST_SE0_NAK:
52 case USB_TEST_PACKET:
53 case USB_TEST_FORCE_ENABLE:
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020054 reg |= mode << 1;
55 break;
56 default:
57 return -EINVAL;
58 }
59
Thinh Nguyen5b738212019-10-23 19:15:43 -070060 dwc3_gadget_dctl_write_safe(dwc, reg);
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020061
62 return 0;
63}
64
Felipe Balbi8598bde2012-01-02 18:55:57 +020065/**
Felipe Balbibfad65e2017-04-19 14:59:27 +030066 * dwc3_gadget_get_link_state - gets current state of usb link
Paul Zimmerman911f1f82012-04-27 13:35:15 +030067 * @dwc: pointer to our context structure
68 *
69 * Caller should take care of locking. This function will
70 * return the link state on success (>= 0) or -ETIMEDOUT.
71 */
72int dwc3_gadget_get_link_state(struct dwc3 *dwc)
73{
74 u32 reg;
75
76 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
77
78 return DWC3_DSTS_USBLNKST(reg);
79}
80
81/**
Felipe Balbibfad65e2017-04-19 14:59:27 +030082 * dwc3_gadget_set_link_state - sets usb link to a particular state
Felipe Balbi8598bde2012-01-02 18:55:57 +020083 * @dwc: pointer to our context structure
84 * @state: the state to put link into
85 *
86 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080087 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 */
89int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
90{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080091 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020092 u32 reg;
93
Paul Zimmerman802fde92012-04-27 13:10:52 +030094 /*
95 * Wait until device controller is ready. Only applies to 1.94a and
96 * later RTL.
97 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -070098 if (!DWC3_VER_IS_PRIOR(DWC3, 194A)) {
Paul Zimmerman802fde92012-04-27 13:10:52 +030099 while (--retries) {
100 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
101 if (reg & DWC3_DSTS_DCNRD)
102 udelay(5);
103 else
104 break;
105 }
106
107 if (retries <= 0)
108 return -ETIMEDOUT;
109 }
110
Felipe Balbi8598bde2012-01-02 18:55:57 +0200111 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
112 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
113
Thinh Nguyen2e708fa2019-10-23 19:15:55 -0700114 /* set no action before sending new link state change */
115 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
116
Felipe Balbi8598bde2012-01-02 18:55:57 +0200117 /* set requested state */
118 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
119 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
120
Paul Zimmerman802fde92012-04-27 13:10:52 +0300121 /*
122 * The following code is racy when called from dwc3_gadget_wakeup,
123 * and is not needed, at least on newer versions
124 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -0700125 if (!DWC3_VER_IS_PRIOR(DWC3, 194A))
Paul Zimmerman802fde92012-04-27 13:10:52 +0300126 return 0;
127
Felipe Balbi8598bde2012-01-02 18:55:57 +0200128 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300129 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200130 while (--retries) {
131 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
132
Felipe Balbi8598bde2012-01-02 18:55:57 +0200133 if (DWC3_DSTS_USBLNKST(reg) == state)
134 return 0;
135
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800136 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200137 }
138
Felipe Balbi8598bde2012-01-02 18:55:57 +0200139 return -ETIMEDOUT;
140}
141
John Youndca01192016-05-19 17:26:05 -0700142/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300143 * dwc3_ep_inc_trb - increment a trb index.
144 * @index: Pointer to the TRB index to increment.
John Youndca01192016-05-19 17:26:05 -0700145 *
146 * The index should never point to the link TRB. After incrementing,
147 * if it is point to the link TRB, wrap around to the beginning. The
148 * link TRB is always at the last TRB entry.
149 */
150static void dwc3_ep_inc_trb(u8 *index)
151{
152 (*index)++;
153 if (*index == (DWC3_TRB_NUM - 1))
154 *index = 0;
155}
156
Felipe Balbibfad65e2017-04-19 14:59:27 +0300157/**
158 * dwc3_ep_inc_enq - increment endpoint's enqueue pointer
159 * @dep: The endpoint whose enqueue pointer we're incrementing
160 */
Felipe Balbief966b92016-04-05 13:09:51 +0300161static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200162{
John Youndca01192016-05-19 17:26:05 -0700163 dwc3_ep_inc_trb(&dep->trb_enqueue);
Felipe Balbief966b92016-04-05 13:09:51 +0300164}
Felipe Balbi457e84b2012-01-18 18:04:09 +0200165
Felipe Balbibfad65e2017-04-19 14:59:27 +0300166/**
167 * dwc3_ep_inc_deq - increment endpoint's dequeue pointer
168 * @dep: The endpoint whose enqueue pointer we're incrementing
169 */
Felipe Balbief966b92016-04-05 13:09:51 +0300170static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
171{
John Youndca01192016-05-19 17:26:05 -0700172 dwc3_ep_inc_trb(&dep->trb_dequeue);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200173}
174
Wei Yongjun69102512018-03-29 02:20:10 +0000175static void dwc3_gadget_del_and_unmap_request(struct dwc3_ep *dep,
Felipe Balbic91815b2018-03-26 13:14:47 +0300176 struct dwc3_request *req, int status)
177{
178 struct dwc3 *dwc = dep->dwc;
179
Felipe Balbic91815b2018-03-26 13:14:47 +0300180 list_del(&req->list);
181 req->remaining = 0;
Jack Phambd6742242019-01-10 12:39:55 -0800182 req->needs_extra_trb = false;
Felipe Balbic91815b2018-03-26 13:14:47 +0300183
184 if (req->request.status == -EINPROGRESS)
185 req->request.status = status;
186
187 if (req->trb)
188 usb_gadget_unmap_request_by_dev(dwc->sysdev,
189 &req->request, req->direction);
190
191 req->trb = NULL;
192 trace_dwc3_gadget_giveback(req);
193
194 if (dep->number > 1)
195 pm_runtime_put(dwc->dev);
196}
197
Felipe Balbibfad65e2017-04-19 14:59:27 +0300198/**
199 * dwc3_gadget_giveback - call struct usb_request's ->complete callback
200 * @dep: The endpoint to whom the request belongs to
201 * @req: The request we're giving back
202 * @status: completion code for the request
203 *
204 * Must be called with controller's lock held and interrupts disabled. This
205 * function will unmap @req and call its ->complete() callback to notify upper
206 * layers that it has completed.
207 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300208void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
209 int status)
210{
211 struct dwc3 *dwc = dep->dwc;
212
Felipe Balbic91815b2018-03-26 13:14:47 +0300213 dwc3_gadget_del_and_unmap_request(dep, req, status);
Felipe Balbia3af5e32019-01-11 12:57:09 +0200214 req->status = DWC3_REQUEST_STATUS_COMPLETED;
Felipe Balbi72246da2011-08-19 18:10:58 +0300215
216 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200217 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300218 spin_lock(&dwc->lock);
219}
220
Felipe Balbibfad65e2017-04-19 14:59:27 +0300221/**
222 * dwc3_send_gadget_generic_command - issue a generic command for the controller
223 * @dwc: pointer to the controller context
224 * @cmd: the command to be issued
225 * @param: command parameter
226 *
227 * Caller should take care of locking. Issue @cmd with a given @param to @dwc
228 * and wait for its completion.
229 */
Felipe Balbie319bd62020-08-13 08:35:38 +0300230int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned int cmd,
231 u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300232{
233 u32 timeout = 500;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300234 int status = 0;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300235 int ret = 0;
Felipe Balbib09bb642012-04-24 16:19:11 +0300236 u32 reg;
237
238 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
239 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
240
241 do {
242 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
243 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi71f7e702016-05-23 14:16:19 +0300244 status = DWC3_DGCMD_STATUS(reg);
245 if (status)
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300246 ret = -EINVAL;
247 break;
Felipe Balbib09bb642012-04-24 16:19:11 +0300248 }
Janusz Dziedzice3aee482016-11-09 11:01:33 +0100249 } while (--timeout);
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300250
251 if (!timeout) {
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300252 ret = -ETIMEDOUT;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300253 status = -ETIMEDOUT;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300254 }
255
Felipe Balbi71f7e702016-05-23 14:16:19 +0300256 trace_dwc3_gadget_generic_cmd(cmd, param, status);
257
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300258 return ret;
Felipe Balbib09bb642012-04-24 16:19:11 +0300259}
260
Felipe Balbic36d8e92016-04-04 12:46:33 +0300261static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
262
Felipe Balbibfad65e2017-04-19 14:59:27 +0300263/**
264 * dwc3_send_gadget_ep_cmd - issue an endpoint command
265 * @dep: the endpoint to which the command is going to be issued
266 * @cmd: the command to be issued
267 * @params: parameters to the command
268 *
269 * Caller should handle locking. This function will issue @cmd with given
270 * @params to @dep and wait for its completion.
271 */
Felipe Balbie319bd62020-08-13 08:35:38 +0300272int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned int cmd,
Felipe Balbi2cd47182016-04-12 16:42:43 +0300273 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi72246da2011-08-19 18:10:58 +0300274{
Felipe Balbi8897a762016-09-22 10:56:08 +0300275 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Felipe Balbi2cd47182016-04-12 16:42:43 +0300276 struct dwc3 *dwc = dep->dwc;
Yu Chen1c0e69a2020-05-21 16:46:43 +0800277 u32 timeout = 5000;
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700278 u32 saved_config = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300279 u32 reg;
280
Felipe Balbi0933df12016-05-23 14:02:33 +0300281 int cmd_status = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300282 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300283
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300284 /*
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700285 * When operating in USB 2.0 speeds (HS/FS), if GUSB2PHYCFG.ENBLSLPM or
286 * GUSB2PHYCFG.SUSPHY is set, it must be cleared before issuing an
287 * endpoint command.
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300288 *
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700289 * Save and clear both GUSB2PHYCFG.ENBLSLPM and GUSB2PHYCFG.SUSPHY
290 * settings. Restore them after the command is completed.
291 *
292 * DWC_usb3 3.30a and DWC_usb31 1.90a programming guide section 3.2.2
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300293 */
Peter Chene81a7012020-08-21 10:55:48 +0800294 if (dwc->gadget->speed <= USB_SPEED_HIGH) {
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300295 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
296 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700297 saved_config |= DWC3_GUSB2PHYCFG_SUSPHY;
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300298 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300299 }
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700300
301 if (reg & DWC3_GUSB2PHYCFG_ENBLSLPM) {
302 saved_config |= DWC3_GUSB2PHYCFG_ENBLSLPM;
303 reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
304 }
305
306 if (saved_config)
307 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300308 }
309
Felipe Balbi59999142016-09-22 12:25:28 +0300310 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
Felipe Balbic36d8e92016-04-04 12:46:33 +0300311 int needs_wakeup;
312
313 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
314 dwc->link_state == DWC3_LINK_STATE_U2 ||
315 dwc->link_state == DWC3_LINK_STATE_U3);
316
317 if (unlikely(needs_wakeup)) {
318 ret = __dwc3_gadget_wakeup(dwc);
319 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
320 ret);
321 }
322 }
323
Felipe Balbi2eb88012016-04-12 16:53:39 +0300324 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
325 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
326 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300327
Felipe Balbi8897a762016-09-22 10:56:08 +0300328 /*
329 * Synopsys Databook 2.60a states in section 6.3.2.5.6 of that if we're
330 * not relying on XferNotReady, we can make use of a special "No
331 * Response Update Transfer" command where we should clear both CmdAct
332 * and CmdIOC bits.
333 *
334 * With this, we don't need to wait for command completion and can
335 * straight away issue further commands to the endpoint.
336 *
337 * NOTICE: We're making an assumption that control endpoints will never
338 * make use of Update Transfer command. This is a safe assumption
339 * because we can never have more than one request at a time with
340 * Control Endpoints. If anybody changes that assumption, this chunk
341 * needs to be updated accordingly.
342 */
343 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_UPDATETRANSFER &&
344 !usb_endpoint_xfer_isoc(desc))
345 cmd &= ~(DWC3_DEPCMD_CMDIOC | DWC3_DEPCMD_CMDACT);
346 else
347 cmd |= DWC3_DEPCMD_CMDACT;
348
349 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd);
Felipe Balbi72246da2011-08-19 18:10:58 +0300350 do {
Felipe Balbi2eb88012016-04-12 16:53:39 +0300351 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
Felipe Balbi72246da2011-08-19 18:10:58 +0300352 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi0933df12016-05-23 14:02:33 +0300353 cmd_status = DWC3_DEPCMD_STATUS(reg);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000354
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000355 switch (cmd_status) {
356 case 0:
357 ret = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300358 break;
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000359 case DEPEVT_TRANSFER_NO_RESOURCE:
Thinh Nguyenf7ac582e2020-03-29 16:13:16 -0700360 dev_WARN(dwc->dev, "No resource for %s\n",
361 dep->name);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000362 ret = -EINVAL;
363 break;
364 case DEPEVT_TRANSFER_BUS_EXPIRY:
365 /*
366 * SW issues START TRANSFER command to
367 * isochronous ep with future frame interval. If
368 * future interval time has already passed when
369 * core receives the command, it will respond
370 * with an error status of 'Bus Expiry'.
371 *
372 * Instead of always returning -EINVAL, let's
373 * give a hint to the gadget driver that this is
374 * the case by returning -EAGAIN.
375 */
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000376 ret = -EAGAIN;
377 break;
378 default:
379 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
380 }
381
Felipe Balbic0ca3242016-04-04 09:11:51 +0300382 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300383 }
Felipe Balbif6bb2252016-05-23 13:53:34 +0300384 } while (--timeout);
Felipe Balbi72246da2011-08-19 18:10:58 +0300385
Felipe Balbif6bb2252016-05-23 13:53:34 +0300386 if (timeout == 0) {
Felipe Balbif6bb2252016-05-23 13:53:34 +0300387 ret = -ETIMEDOUT;
Felipe Balbi0933df12016-05-23 14:02:33 +0300388 cmd_status = -ETIMEDOUT;
Felipe Balbif6bb2252016-05-23 13:53:34 +0300389 }
Felipe Balbic0ca3242016-04-04 09:11:51 +0300390
Felipe Balbi0933df12016-05-23 14:02:33 +0300391 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
392
Thinh Nguyen9bc33952020-03-29 16:13:04 -0700393 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
394 if (ret == 0)
395 dep->flags |= DWC3_EP_TRANSFER_STARTED;
396
397 if (ret != -ETIMEDOUT)
398 dwc3_gadget_ep_get_transfer_index(dep);
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +0300399 }
400
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700401 if (saved_config) {
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300402 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700403 reg |= saved_config;
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300404 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
405 }
406
Felipe Balbic0ca3242016-04-04 09:11:51 +0300407 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300408}
409
John Youn50c763f2016-05-31 17:49:56 -0700410static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
411{
412 struct dwc3 *dwc = dep->dwc;
413 struct dwc3_gadget_ep_cmd_params params;
414 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
415
416 /*
417 * As of core revision 2.60a the recommended programming model
418 * is to set the ClearPendIN bit when issuing a Clear Stall EP
419 * command for IN endpoints. This is to prevent an issue where
420 * some (non-compliant) hosts may not send ACK TPs for pending
421 * IN transfers due to a mishandled error condition. Synopsys
422 * STAR 9000614252.
423 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -0700424 if (dep->direction &&
425 !DWC3_VER_IS_PRIOR(DWC3, 260A) &&
Peter Chene81a7012020-08-21 10:55:48 +0800426 (dwc->gadget->speed >= USB_SPEED_SUPER))
John Youn50c763f2016-05-31 17:49:56 -0700427 cmd |= DWC3_DEPCMD_CLEARPENDIN;
428
429 memset(&params, 0, sizeof(params));
430
Felipe Balbi2cd47182016-04-12 16:42:43 +0300431 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Youn50c763f2016-05-31 17:49:56 -0700432}
433
Felipe Balbi72246da2011-08-19 18:10:58 +0300434static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200435 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300436{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300437 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300438
439 return dep->trb_pool_dma + offset;
440}
441
442static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
443{
444 struct dwc3 *dwc = dep->dwc;
445
446 if (dep->trb_pool)
447 return 0;
448
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530449 dep->trb_pool = dma_alloc_coherent(dwc->sysdev,
Felipe Balbi72246da2011-08-19 18:10:58 +0300450 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
451 &dep->trb_pool_dma, GFP_KERNEL);
452 if (!dep->trb_pool) {
453 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
454 dep->name);
455 return -ENOMEM;
456 }
457
458 return 0;
459}
460
461static void dwc3_free_trb_pool(struct dwc3_ep *dep)
462{
463 struct dwc3 *dwc = dep->dwc;
464
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530465 dma_free_coherent(dwc->sysdev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
Felipe Balbi72246da2011-08-19 18:10:58 +0300466 dep->trb_pool, dep->trb_pool_dma);
467
468 dep->trb_pool = NULL;
469 dep->trb_pool_dma = 0;
470}
471
Felipe Balbi20d1d432018-04-09 12:49:02 +0300472static int dwc3_gadget_set_xfer_resource(struct dwc3_ep *dep)
473{
474 struct dwc3_gadget_ep_cmd_params params;
475
476 memset(&params, 0x00, sizeof(params));
477
478 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
479
480 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
481 &params);
482}
John Younc4509602016-02-16 20:10:53 -0800483
484/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300485 * dwc3_gadget_start_config - configure ep resources
John Younc4509602016-02-16 20:10:53 -0800486 * @dep: endpoint that is being enabled
487 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300488 * Issue a %DWC3_DEPCMD_DEPSTARTCFG command to @dep. After the command's
489 * completion, it will set Transfer Resource for all available endpoints.
John Younc4509602016-02-16 20:10:53 -0800490 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300491 * The assignment of transfer resources cannot perfectly follow the data book
492 * due to the fact that the controller driver does not have all knowledge of the
493 * configuration in advance. It is given this information piecemeal by the
494 * composite gadget framework after every SET_CONFIGURATION and
495 * SET_INTERFACE. Trying to follow the databook programming model in this
496 * scenario can cause errors. For two reasons:
John Younc4509602016-02-16 20:10:53 -0800497 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300498 * 1) The databook says to do %DWC3_DEPCMD_DEPSTARTCFG for every
499 * %USB_REQ_SET_CONFIGURATION and %USB_REQ_SET_INTERFACE (8.1.5). This is
500 * incorrect in the scenario of multiple interfaces.
501 *
502 * 2) The databook does not mention doing more %DWC3_DEPCMD_DEPXFERCFG for new
John Younc4509602016-02-16 20:10:53 -0800503 * endpoint on alt setting (8.1.6).
504 *
505 * The following simplified method is used instead:
506 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300507 * All hardware endpoints can be assigned a transfer resource and this setting
508 * will stay persistent until either a core reset or hibernation. So whenever we
509 * do a %DWC3_DEPCMD_DEPSTARTCFG(0) we can go ahead and do
510 * %DWC3_DEPCMD_DEPXFERCFG for every hardware endpoint as well. We are
John Younc4509602016-02-16 20:10:53 -0800511 * guaranteed that there are as many transfer resources as endpoints.
512 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300513 * This function is called for each endpoint when it is being enabled but is
514 * triggered only when called for EP0-out, which always happens first, and which
515 * should only happen in one of the above conditions.
John Younc4509602016-02-16 20:10:53 -0800516 */
Felipe Balbib07c2db2018-04-09 12:46:47 +0300517static int dwc3_gadget_start_config(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300518{
519 struct dwc3_gadget_ep_cmd_params params;
Felipe Balbib07c2db2018-04-09 12:46:47 +0300520 struct dwc3 *dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300521 u32 cmd;
John Younc4509602016-02-16 20:10:53 -0800522 int i;
523 int ret;
524
525 if (dep->number)
526 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300527
528 memset(&params, 0x00, sizeof(params));
John Younc4509602016-02-16 20:10:53 -0800529 cmd = DWC3_DEPCMD_DEPSTARTCFG;
Felipe Balbib07c2db2018-04-09 12:46:47 +0300530 dwc = dep->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300531
Felipe Balbi2cd47182016-04-12 16:42:43 +0300532 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Younc4509602016-02-16 20:10:53 -0800533 if (ret)
534 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300535
John Younc4509602016-02-16 20:10:53 -0800536 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
537 struct dwc3_ep *dep = dwc->eps[i];
538
539 if (!dep)
540 continue;
541
Felipe Balbib07c2db2018-04-09 12:46:47 +0300542 ret = dwc3_gadget_set_xfer_resource(dep);
John Younc4509602016-02-16 20:10:53 -0800543 if (ret)
544 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300545 }
546
547 return 0;
548}
549
Felipe Balbib07c2db2018-04-09 12:46:47 +0300550static int dwc3_gadget_set_ep_config(struct dwc3_ep *dep, unsigned int action)
Felipe Balbi72246da2011-08-19 18:10:58 +0300551{
John Youn39ebb052016-11-09 16:36:28 -0800552 const struct usb_ss_ep_comp_descriptor *comp_desc;
553 const struct usb_endpoint_descriptor *desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300554 struct dwc3_gadget_ep_cmd_params params;
Felipe Balbib07c2db2018-04-09 12:46:47 +0300555 struct dwc3 *dwc = dep->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300556
John Youn39ebb052016-11-09 16:36:28 -0800557 comp_desc = dep->endpoint.comp_desc;
558 desc = dep->endpoint.desc;
559
Felipe Balbi72246da2011-08-19 18:10:58 +0300560 memset(&params, 0x00, sizeof(params));
561
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300562 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900563 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
564
565 /* Burst size is only needed in SuperSpeed mode */
Peter Chene81a7012020-08-21 10:55:48 +0800566 if (dwc->gadget->speed >= USB_SPEED_SUPER) {
Felipe Balbi676e3492016-04-26 10:49:07 +0300567 u32 burst = dep->endpoint.maxburst;
Felipe Balbie319bd62020-08-13 08:35:38 +0300568
Felipe Balbi676e3492016-04-26 10:49:07 +0300569 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
Chanho Parkd2e9a132012-08-31 16:54:07 +0900570 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300571
Felipe Balbia2d23f02018-04-09 12:40:48 +0300572 params.param0 |= action;
573 if (action == DWC3_DEPCFG_ACTION_RESTORE)
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600574 params.param2 |= dep->saved_state;
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600575
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300576 if (usb_endpoint_xfer_control(desc))
577 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
Felipe Balbi13fa2e62016-05-30 13:40:00 +0300578
579 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
580 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300581
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200582 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300583 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
Thinh Nguyen548f8b32020-05-05 19:46:45 -0700584 | DWC3_DEPCFG_XFER_COMPLETE_EN
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300585 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300586 dep->stream_capable = true;
587 }
588
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500589 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300590 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300591
592 /*
593 * We are doing 1:1 mapping for endpoints, meaning
594 * Physical Endpoints 2 maps to Logical Endpoint 2 and
595 * so on. We consider the direction bit as part of the physical
596 * endpoint number. So USB endpoint 0x81 is 0x03.
597 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300598 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300599
600 /*
601 * We must use the lower 16 TX FIFOs even though
602 * HW might have more
603 */
604 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300605 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300606
607 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300608 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300609 dep->interval = 1 << (desc->bInterval - 1);
610 }
611
Felipe Balbi2cd47182016-04-12 16:42:43 +0300612 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300613}
614
Thinh Nguyen140ca4c2020-05-05 19:47:09 -0700615static void dwc3_stop_active_transfer(struct dwc3_ep *dep, bool force,
616 bool interrupt);
617
Felipe Balbi72246da2011-08-19 18:10:58 +0300618/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300619 * __dwc3_gadget_ep_enable - initializes a hw endpoint
Felipe Balbi72246da2011-08-19 18:10:58 +0300620 * @dep: endpoint to be initialized
Felipe Balbia2d23f02018-04-09 12:40:48 +0300621 * @action: one of INIT, MODIFY or RESTORE
Felipe Balbi72246da2011-08-19 18:10:58 +0300622 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300623 * Caller should take care of locking. Execute all necessary commands to
624 * initialize a HW endpoint so it can be used by a gadget driver.
Felipe Balbi72246da2011-08-19 18:10:58 +0300625 */
Felipe Balbia2d23f02018-04-09 12:40:48 +0300626static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep, unsigned int action)
Felipe Balbi72246da2011-08-19 18:10:58 +0300627{
John Youn39ebb052016-11-09 16:36:28 -0800628 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300629 struct dwc3 *dwc = dep->dwc;
John Youn39ebb052016-11-09 16:36:28 -0800630
Felipe Balbi72246da2011-08-19 18:10:58 +0300631 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300632 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300633
634 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbib07c2db2018-04-09 12:46:47 +0300635 ret = dwc3_gadget_start_config(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300636 if (ret)
637 return ret;
638 }
639
Felipe Balbib07c2db2018-04-09 12:46:47 +0300640 ret = dwc3_gadget_set_ep_config(dep, action);
Felipe Balbi72246da2011-08-19 18:10:58 +0300641 if (ret)
642 return ret;
643
644 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200645 struct dwc3_trb *trb_st_hw;
646 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300647
Felipe Balbi72246da2011-08-19 18:10:58 +0300648 dep->type = usb_endpoint_type(desc);
649 dep->flags |= DWC3_EP_ENABLED;
650
651 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
652 reg |= DWC3_DALEPENA_EP(dep->number);
653 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
654
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300655 if (usb_endpoint_xfer_control(desc))
Felipe Balbi2870e502016-11-03 13:53:29 +0200656 goto out;
Felipe Balbi72246da2011-08-19 18:10:58 +0300657
John Youn0d257442016-05-19 17:26:08 -0700658 /* Initialize the TRB ring */
659 dep->trb_dequeue = 0;
660 dep->trb_enqueue = 0;
661 memset(dep->trb_pool, 0,
662 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
663
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300664 /* Link TRB. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300665 trb_st_hw = &dep->trb_pool[0];
666
Felipe Balbif6bafc62012-02-06 11:04:53 +0200667 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbif6bafc62012-02-06 11:04:53 +0200668 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
669 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
670 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
671 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300672 }
673
Felipe Balbia97ea992016-09-29 16:28:56 +0300674 /*
675 * Issue StartTransfer here with no-op TRB so we can always rely on No
676 * Response Update Transfer command.
677 */
Thinh Nguyen140ca4c2020-05-05 19:47:09 -0700678 if (usb_endpoint_xfer_bulk(desc) ||
Felipe Balbi52fcc0b2018-03-26 13:19:43 +0300679 usb_endpoint_xfer_int(desc)) {
Felipe Balbia97ea992016-09-29 16:28:56 +0300680 struct dwc3_gadget_ep_cmd_params params;
681 struct dwc3_trb *trb;
682 dma_addr_t trb_dma;
683 u32 cmd;
684
685 memset(&params, 0, sizeof(params));
686 trb = &dep->trb_pool[0];
687 trb_dma = dwc3_trb_dma_offset(dep, trb);
688
689 params.param0 = upper_32_bits(trb_dma);
690 params.param1 = lower_32_bits(trb_dma);
691
692 cmd = DWC3_DEPCMD_STARTTRANSFER;
693
694 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
695 if (ret < 0)
696 return ret;
Thinh Nguyen140ca4c2020-05-05 19:47:09 -0700697
698 if (dep->stream_capable) {
699 /*
700 * For streams, at start, there maybe a race where the
701 * host primes the endpoint before the function driver
702 * queues a request to initiate a stream. In that case,
703 * the controller will not see the prime to generate the
704 * ERDY and start stream. To workaround this, issue a
705 * no-op TRB as normal, but end it immediately. As a
706 * result, when the function driver queues the request,
707 * the next START_TRANSFER command will cause the
708 * controller to generate an ERDY to initiate the
709 * stream.
710 */
711 dwc3_stop_active_transfer(dep, true, true);
712
713 /*
714 * All stream eps will reinitiate stream on NoStream
715 * rejection until we can determine that the host can
716 * prime after the first transfer.
717 */
718 dep->flags |= DWC3_EP_FORCE_RESTART_STREAM;
719 }
Felipe Balbia97ea992016-09-29 16:28:56 +0300720 }
721
Felipe Balbi2870e502016-11-03 13:53:29 +0200722out:
723 trace_dwc3_gadget_ep_enable(dep);
724
Felipe Balbi72246da2011-08-19 18:10:58 +0300725 return 0;
726}
727
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200728static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300729{
730 struct dwc3_request *req;
731
Felipe Balbic5353b22019-02-13 13:00:54 +0200732 dwc3_stop_active_transfer(dep, true, false);
Felipe Balbi69450c42016-05-30 13:37:02 +0300733
Felipe Balbi0e146022016-06-21 10:32:02 +0300734 /* - giveback all requests to gadget driver */
735 while (!list_empty(&dep->started_list)) {
736 req = next_request(&dep->started_list);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200737
Felipe Balbi0e146022016-06-21 10:32:02 +0300738 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbiea53b882012-02-17 12:10:04 +0200739 }
740
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200741 while (!list_empty(&dep->pending_list)) {
742 req = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300743
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200744 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300745 }
Felipe Balbid8eca642019-10-31 11:07:13 +0200746
747 while (!list_empty(&dep->cancelled_list)) {
748 req = next_request(&dep->cancelled_list);
749
750 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
751 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300752}
753
754/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300755 * __dwc3_gadget_ep_disable - disables a hw endpoint
Felipe Balbi72246da2011-08-19 18:10:58 +0300756 * @dep: the endpoint to disable
757 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300758 * This function undoes what __dwc3_gadget_ep_enable did and also removes
759 * requests which are currently being processed by the hardware and those which
760 * are not yet scheduled.
761 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200762 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300763 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300764static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
765{
766 struct dwc3 *dwc = dep->dwc;
767 u32 reg;
768
Felipe Balbi2870e502016-11-03 13:53:29 +0200769 trace_dwc3_gadget_ep_disable(dep);
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500770
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200771 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300772
Felipe Balbi687ef982014-04-16 10:30:33 -0500773 /* make sure HW endpoint isn't stalled */
774 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500775 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500776
Felipe Balbi72246da2011-08-19 18:10:58 +0300777 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
778 reg &= ~DWC3_DALEPENA_EP(dep->number);
779 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
780
Felipe Balbi879631a2011-09-30 10:58:47 +0300781 dep->stream_capable = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300782 dep->type = 0;
Felipe Balbi3aec9912019-01-21 13:08:44 +0200783 dep->flags = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300784
John Youn39ebb052016-11-09 16:36:28 -0800785 /* Clear out the ep descriptors for non-ep0 */
786 if (dep->number > 1) {
787 dep->endpoint.comp_desc = NULL;
788 dep->endpoint.desc = NULL;
789 }
790
Felipe Balbi72246da2011-08-19 18:10:58 +0300791 return 0;
792}
793
794/* -------------------------------------------------------------------------- */
795
796static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
797 const struct usb_endpoint_descriptor *desc)
798{
799 return -EINVAL;
800}
801
802static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
803{
804 return -EINVAL;
805}
806
807/* -------------------------------------------------------------------------- */
808
809static int dwc3_gadget_ep_enable(struct usb_ep *ep,
810 const struct usb_endpoint_descriptor *desc)
811{
812 struct dwc3_ep *dep;
813 struct dwc3 *dwc;
814 unsigned long flags;
815 int ret;
816
817 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
818 pr_debug("dwc3: invalid parameters\n");
819 return -EINVAL;
820 }
821
822 if (!desc->wMaxPacketSize) {
823 pr_debug("dwc3: missing wMaxPacketSize\n");
824 return -EINVAL;
825 }
826
827 dep = to_dwc3_ep(ep);
828 dwc = dep->dwc;
829
Felipe Balbi95ca9612015-12-10 13:08:20 -0600830 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
831 "%s is already enabled\n",
832 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300833 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300834
Felipe Balbi72246da2011-08-19 18:10:58 +0300835 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbia2d23f02018-04-09 12:40:48 +0300836 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
Felipe Balbi72246da2011-08-19 18:10:58 +0300837 spin_unlock_irqrestore(&dwc->lock, flags);
838
839 return ret;
840}
841
842static int dwc3_gadget_ep_disable(struct usb_ep *ep)
843{
844 struct dwc3_ep *dep;
845 struct dwc3 *dwc;
846 unsigned long flags;
847 int ret;
848
849 if (!ep) {
850 pr_debug("dwc3: invalid parameters\n");
851 return -EINVAL;
852 }
853
854 dep = to_dwc3_ep(ep);
855 dwc = dep->dwc;
856
Felipe Balbi95ca9612015-12-10 13:08:20 -0600857 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
858 "%s is already disabled\n",
859 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300860 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300861
Felipe Balbi72246da2011-08-19 18:10:58 +0300862 spin_lock_irqsave(&dwc->lock, flags);
863 ret = __dwc3_gadget_ep_disable(dep);
864 spin_unlock_irqrestore(&dwc->lock, flags);
865
866 return ret;
867}
868
869static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
Felipe Balbi0bd0f6d2018-03-26 16:09:00 +0300870 gfp_t gfp_flags)
Felipe Balbi72246da2011-08-19 18:10:58 +0300871{
872 struct dwc3_request *req;
873 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300874
875 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900876 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300877 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300878
Felipe Balbi31a2f5a2018-05-07 15:19:31 +0300879 req->direction = dep->direction;
Felipe Balbi72246da2011-08-19 18:10:58 +0300880 req->epnum = dep->number;
881 req->dep = dep;
Felipe Balbia3af5e32019-01-11 12:57:09 +0200882 req->status = DWC3_REQUEST_STATUS_UNKNOWN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300883
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500884 trace_dwc3_alloc_request(req);
885
Felipe Balbi72246da2011-08-19 18:10:58 +0300886 return &req->request;
887}
888
889static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
890 struct usb_request *request)
891{
892 struct dwc3_request *req = to_dwc3_request(request);
893
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500894 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300895 kfree(req);
896}
897
Felipe Balbi42626912018-04-09 13:01:43 +0300898/**
899 * dwc3_ep_prev_trb - returns the previous TRB in the ring
900 * @dep: The endpoint with the TRB ring
901 * @index: The index of the current TRB in the ring
902 *
903 * Returns the TRB prior to the one pointed to by the index. If the
904 * index is 0, we will wrap backwards, skip the link TRB, and return
905 * the one just before that.
906 */
907static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
908{
909 u8 tmp = index;
910
911 if (!tmp)
912 tmp = DWC3_TRB_NUM - 1;
913
914 return &dep->trb_pool[tmp - 1];
915}
916
917static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
918{
919 struct dwc3_trb *tmp;
920 u8 trbs_left;
921
922 /*
923 * If enqueue & dequeue are equal than it is either full or empty.
924 *
925 * One way to know for sure is if the TRB right before us has HWO bit
926 * set or not. If it has, then we're definitely full and can't fit any
927 * more transfers in our ring.
928 */
929 if (dep->trb_enqueue == dep->trb_dequeue) {
930 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
931 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
932 return 0;
933
934 return DWC3_TRB_NUM - 1;
935 }
936
937 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
938 trbs_left &= (DWC3_TRB_NUM - 1);
939
940 if (dep->trb_dequeue < dep->trb_enqueue)
941 trbs_left--;
942
943 return trbs_left;
944}
Felipe Balbi2c78c022016-08-12 13:13:10 +0300945
Felipe Balbie49d3cf2017-01-05 14:40:53 +0200946static void __dwc3_prepare_one_trb(struct dwc3_ep *dep, struct dwc3_trb *trb,
Felipe Balbie319bd62020-08-13 08:35:38 +0300947 dma_addr_t dma, unsigned int length, unsigned int chain,
948 unsigned int node, unsigned int stream_id,
949 unsigned int short_not_ok, unsigned int no_interrupt,
950 unsigned int is_last)
Felipe Balbic71fc372011-11-22 11:37:34 +0200951{
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300952 struct dwc3 *dwc = dep->dwc;
Peter Chene81a7012020-08-21 10:55:48 +0800953 struct usb_gadget *gadget = dwc->gadget;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300954 enum usb_device_speed speed = gadget->speed;
Felipe Balbic71fc372011-11-22 11:37:34 +0200955
Felipe Balbif6bafc62012-02-06 11:04:53 +0200956 trb->size = DWC3_TRB_SIZE_LENGTH(length);
957 trb->bpl = lower_32_bits(dma);
958 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200959
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200960 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200961 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200962 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200963 break;
964
965 case USB_ENDPOINT_XFER_ISOC:
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300966 if (!node) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530967 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300968
Manu Gautam40d829f2017-07-19 17:07:10 +0530969 /*
970 * USB Specification 2.0 Section 5.9.2 states that: "If
971 * there is only a single transaction in the microframe,
972 * only a DATA0 data packet PID is used. If there are
973 * two transactions per microframe, DATA1 is used for
974 * the first transaction data packet and DATA0 is used
975 * for the second transaction data packet. If there are
976 * three transactions per microframe, DATA2 is used for
977 * the first transaction data packet, DATA1 is used for
978 * the second, and DATA0 is used for the third."
979 *
980 * IOW, we should satisfy the following cases:
981 *
982 * 1) length <= maxpacket
983 * - DATA0
984 *
985 * 2) maxpacket < length <= (2 * maxpacket)
986 * - DATA1, DATA0
987 *
988 * 3) (2 * maxpacket) < length <= (3 * maxpacket)
989 * - DATA2, DATA1, DATA0
990 */
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300991 if (speed == USB_SPEED_HIGH) {
992 struct usb_ep *ep = &dep->endpoint;
Manu Gautamec5bb872017-12-06 12:49:04 +0530993 unsigned int mult = 2;
Manu Gautam40d829f2017-07-19 17:07:10 +0530994 unsigned int maxp = usb_endpoint_maxp(ep->desc);
995
996 if (length <= (2 * maxp))
997 mult--;
998
999 if (length <= maxp)
1000 mult--;
1001
1002 trb->size |= DWC3_TRB_SIZE_PCM1(mult);
Felipe Balbi6b9018d2016-09-22 11:01:01 +03001003 }
1004 } else {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301005 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbi6b9018d2016-09-22 11:01:01 +03001006 }
Felipe Balbica4d44e2016-03-10 13:53:27 +02001007
1008 /* always enable Interrupt on Missed ISOC */
1009 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
Felipe Balbic71fc372011-11-22 11:37:34 +02001010 break;
1011
1012 case USB_ENDPOINT_XFER_BULK:
1013 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +02001014 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +02001015 break;
1016 default:
1017 /*
1018 * This is only possible with faulty memory because we
1019 * checked it already :)
1020 */
Felipe Balbi0a695d42016-10-07 11:20:01 +03001021 dev_WARN(dwc->dev, "Unknown endpoint type %d\n",
1022 usb_endpoint_type(dep->endpoint.desc));
Felipe Balbic71fc372011-11-22 11:37:34 +02001023 }
1024
Tejas Joglekar244add82018-12-10 16:08:13 +05301025 /*
1026 * Enable Continue on Short Packet
1027 * when endpoint is not a stream capable
1028 */
Felipe Balbic9508c82016-10-05 14:26:23 +03001029 if (usb_endpoint_dir_out(dep->endpoint.desc)) {
Tejas Joglekar244add82018-12-10 16:08:13 +05301030 if (!dep->stream_capable)
1031 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Felipe Balbif3af3652013-12-13 14:19:33 -06001032
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001033 if (short_not_ok)
Felipe Balbic9508c82016-10-05 14:26:23 +03001034 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
1035 }
1036
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001037 if ((!no_interrupt && !chain) ||
Anurag Kumar Vulishab7a4fbe2018-12-01 16:43:29 +05301038 (dwc3_calc_trbs_left(dep) == 1))
Felipe Balbic9508c82016-10-05 14:26:23 +03001039 trb->ctrl |= DWC3_TRB_CTRL_IOC;
Felipe Balbica4d44e2016-03-10 13:53:27 +02001040
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301041 if (chain)
1042 trb->ctrl |= DWC3_TRB_CTRL_CHN;
Thinh Nguyen3eaecd02020-05-05 19:46:51 -07001043 else if (dep->stream_capable && is_last)
1044 trb->ctrl |= DWC3_TRB_CTRL_LST;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301045
Ido Shayevitz16e78db2012-03-12 20:25:24 +02001046 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001047 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(stream_id);
Felipe Balbif6bafc62012-02-06 11:04:53 +02001048
1049 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001050
Anurag Kumar Vulishab7a4fbe2018-12-01 16:43:29 +05301051 dwc3_ep_inc_enq(dep);
1052
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001053 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +02001054}
1055
John Youn361572b2016-05-19 17:26:17 -07001056/**
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001057 * dwc3_prepare_one_trb - setup one TRB from one request
1058 * @dep: endpoint for which this request is prepared
1059 * @req: dwc3_request pointer
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001060 * @trb_length: buffer size of the TRB
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001061 * @chain: should this TRB be chained to the next?
1062 * @node: only for isochronous endpoints. First TRB needs different type.
Thinh Nguyen2b803572020-09-24 01:21:30 -07001063 * @use_bounce_buffer: set to use bounce buffer
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001064 */
1065static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001066 struct dwc3_request *req, unsigned int trb_length,
Thinh Nguyen2b803572020-09-24 01:21:30 -07001067 unsigned int chain, unsigned int node, bool use_bounce_buffer)
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001068{
1069 struct dwc3_trb *trb;
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301070 dma_addr_t dma;
Felipe Balbie319bd62020-08-13 08:35:38 +03001071 unsigned int stream_id = req->request.stream_id;
1072 unsigned int short_not_ok = req->request.short_not_ok;
1073 unsigned int no_interrupt = req->request.no_interrupt;
1074 unsigned int is_last = req->request.is_last;
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301075
Thinh Nguyen2b803572020-09-24 01:21:30 -07001076 if (use_bounce_buffer)
1077 dma = dep->dwc->bounce_addr;
1078 else if (req->request.num_sgs > 0)
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301079 dma = sg_dma_address(req->start_sg);
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001080 else
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301081 dma = req->request.dma;
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001082
1083 trb = &dep->trb_pool[dep->trb_enqueue];
1084
1085 if (!req->trb) {
1086 dwc3_gadget_move_started_request(req);
1087 req->trb = trb;
1088 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001089 }
1090
Felipe Balbi09fe1f82018-08-01 13:32:07 +03001091 req->num_trbs++;
1092
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001093 __dwc3_prepare_one_trb(dep, trb, dma, trb_length, chain, node,
Thinh Nguyen3eaecd02020-05-05 19:46:51 -07001094 stream_id, short_not_ok, no_interrupt, is_last);
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001095}
1096
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001097static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001098 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001099{
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301100 struct scatterlist *sg = req->start_sg;
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001101 struct scatterlist *s;
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001102 int i;
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001103 unsigned int length = req->request.length;
Thinh Nguyenca3df342020-09-24 01:21:18 -07001104 unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
1105 unsigned int rem = length % maxp;
Anurag Kumar Vulishac96e6722018-03-27 16:35:21 +05301106 unsigned int remaining = req->request.num_mapped_sgs
1107 - req->num_queued_sgs;
1108
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001109 /*
1110 * If we resume preparing the request, then get the remaining length of
1111 * the request and resume where we left off.
1112 */
1113 for_each_sg(req->request.sg, s, req->num_queued_sgs, i)
1114 length -= sg_dma_len(s);
1115
Anurag Kumar Vulishac96e6722018-03-27 16:35:21 +05301116 for_each_sg(sg, s, remaining, i) {
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001117 unsigned int trb_length;
Felipe Balbie319bd62020-08-13 08:35:38 +03001118 unsigned int chain = true;
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001119
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001120 trb_length = min_t(unsigned int, length, sg_dma_len(s));
1121
1122 length -= trb_length;
1123
Pratham Pratapdad2aff2020-03-02 21:44:43 +00001124 /*
1125 * IOMMU driver is coalescing the list of sgs which shares a
1126 * page boundary into one and giving it to USB driver. With
1127 * this the number of sgs mapped is not equal to the number of
1128 * sgs passed. So mark the chain bit to false if it isthe last
1129 * mapped sg.
1130 */
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001131 if ((i == remaining - 1) || !length)
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001132 chain = false;
1133
Felipe Balbic6267a52017-01-05 14:58:46 +02001134 if (rem && usb_endpoint_dir_out(dep->endpoint.desc) && !chain) {
Felipe Balbic6267a52017-01-05 14:58:46 +02001135 /* prepare normal TRB */
Thinh Nguyena2841f42020-09-24 01:21:36 -07001136 if (req->request.length) {
1137 req->needs_extra_trb = true;
1138 dwc3_prepare_one_trb(dep, req, trb_length,
Thinh Nguyen2b803572020-09-24 01:21:30 -07001139 true, i, false);
Thinh Nguyena2841f42020-09-24 01:21:36 -07001140 }
Felipe Balbic6267a52017-01-05 14:58:46 +02001141
1142 /* Now prepare one extra TRB to align transfer size */
Thinh Nguyen2b803572020-09-24 01:21:30 -07001143 dwc3_prepare_one_trb(dep, req, maxp - rem,
1144 false, 1, true);
Thinh Nguyenbc9a2e22020-08-06 19:46:35 -07001145 } else if (req->request.zero && req->request.length &&
1146 !usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
1147 !rem && !chain) {
Thinh Nguyenbc9a2e22020-08-06 19:46:35 -07001148 req->needs_extra_trb = true;
1149
1150 /* Prepare normal TRB */
Thinh Nguyen2b803572020-09-24 01:21:30 -07001151 dwc3_prepare_one_trb(dep, req, trb_length,
1152 true, i, false);
Thinh Nguyenbc9a2e22020-08-06 19:46:35 -07001153
1154 /* Prepare one extra TRB to handle ZLP */
Thinh Nguyena2841f42020-09-24 01:21:36 -07001155 dwc3_prepare_one_trb(dep, req,
1156 req->direction ? 0 : maxp,
1157 false, 1, true);
Felipe Balbic6267a52017-01-05 14:58:46 +02001158 } else {
Thinh Nguyen2b803572020-09-24 01:21:30 -07001159 dwc3_prepare_one_trb(dep, req, trb_length,
1160 chain, i, false);
Felipe Balbic6267a52017-01-05 14:58:46 +02001161 }
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001162
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301163 /*
1164 * There can be a situation where all sgs in sglist are not
1165 * queued because of insufficient trb number. To handle this
1166 * case, update start_sg to next sg to be queued, so that
1167 * we have free trbs we can continue queuing from where we
1168 * previously stopped
1169 */
1170 if (chain)
1171 req->start_sg = sg_next(s);
1172
Anurag Kumar Vulishac96e6722018-03-27 16:35:21 +05301173 req->num_queued_sgs++;
1174
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001175 /*
1176 * The number of pending SG entries may not correspond to the
1177 * number of mapped SG entries. If all the data are queued, then
1178 * don't include unused SG entries.
1179 */
1180 if (length == 0) {
1181 req->num_pending_sgs -= req->request.num_mapped_sgs - req->num_queued_sgs;
1182 break;
1183 }
1184
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001185 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001186 break;
1187 }
1188}
1189
1190static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001191 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001192{
Felipe Balbic6267a52017-01-05 14:58:46 +02001193 unsigned int length = req->request.length;
1194 unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
1195 unsigned int rem = length % maxp;
1196
Tejas Joglekar1e19cdc2019-01-22 13:26:51 +05301197 if ((!length || rem) && usb_endpoint_dir_out(dep->endpoint.desc)) {
Felipe Balbic6267a52017-01-05 14:58:46 +02001198 /* prepare normal TRB */
Thinh Nguyena2841f42020-09-24 01:21:36 -07001199 if (req->request.length) {
1200 req->needs_extra_trb = true;
1201 dwc3_prepare_one_trb(dep, req, length, true, 0, false);
1202 }
Felipe Balbic6267a52017-01-05 14:58:46 +02001203
1204 /* Now prepare one extra TRB to align transfer size */
Thinh Nguyen2b803572020-09-24 01:21:30 -07001205 dwc3_prepare_one_trb(dep, req, maxp - rem, false, 1, true);
Felipe Balbid6e5a542017-04-07 16:34:38 +03001206 } else if (req->request.zero && req->request.length &&
Thinh Nguyend2ee3ff2020-08-06 19:46:29 -07001207 !usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Thinh Nguyen4ea438d2018-07-27 18:52:41 -07001208 (IS_ALIGNED(req->request.length, maxp))) {
Felipe Balbi1a22ec62018-08-01 13:15:05 +03001209 req->needs_extra_trb = true;
Felipe Balbid6e5a542017-04-07 16:34:38 +03001210
1211 /* prepare normal TRB */
Thinh Nguyen2b803572020-09-24 01:21:30 -07001212 dwc3_prepare_one_trb(dep, req, length, true, 0, false);
Felipe Balbid6e5a542017-04-07 16:34:38 +03001213
Thinh Nguyend2ee3ff2020-08-06 19:46:29 -07001214 /* Prepare one extra TRB to handle ZLP */
Thinh Nguyena2841f42020-09-24 01:21:36 -07001215 dwc3_prepare_one_trb(dep, req, req->direction ? 0 : maxp,
1216 false, 1, true);
Felipe Balbic6267a52017-01-05 14:58:46 +02001217 } else {
Thinh Nguyen2b803572020-09-24 01:21:30 -07001218 dwc3_prepare_one_trb(dep, req, length, false, 0, false);
Felipe Balbic6267a52017-01-05 14:58:46 +02001219 }
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001220}
1221
Felipe Balbi72246da2011-08-19 18:10:58 +03001222/*
1223 * dwc3_prepare_trbs - setup TRBs from requests
1224 * @dep: endpoint for which requests are being prepared
Felipe Balbi72246da2011-08-19 18:10:58 +03001225 *
Paul Zimmerman1d046792012-02-15 18:56:56 -08001226 * The function goes through the requests list and sets up TRBs for the
1227 * transfers. The function returns once there are no more TRBs available or
1228 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +03001229 */
Felipe Balbic4233572016-05-12 14:08:34 +03001230static void dwc3_prepare_trbs(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001231{
Felipe Balbi68e823e2011-11-28 12:25:01 +02001232 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +03001233
1234 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
1235
Felipe Balbid86c5a62016-10-25 13:48:52 +03001236 /*
1237 * We can get in a situation where there's a request in the started list
1238 * but there weren't enough TRBs to fully kick it in the first time
1239 * around, so it has been waiting for more TRBs to be freed up.
1240 *
1241 * In that case, we should check if we have a request with pending_sgs
1242 * in the started list and prepare TRBs for that request first,
1243 * otherwise we will prepare TRBs completely out of order and that will
1244 * break things.
1245 */
1246 list_for_each_entry(req, &dep->started_list, list) {
1247 if (req->num_pending_sgs > 0)
1248 dwc3_prepare_one_trb_sg(dep, req);
1249
1250 if (!dwc3_calc_trbs_left(dep))
1251 return;
Thinh Nguyen63c7bb22020-05-15 16:40:46 -07001252
1253 /*
1254 * Don't prepare beyond a transfer. In DWC_usb32, its transfer
1255 * burst capability may try to read and use TRBs beyond the
1256 * active transfer instead of stopping.
1257 */
1258 if (dep->stream_capable && req->request.is_last)
1259 return;
Felipe Balbid86c5a62016-10-25 13:48:52 +03001260 }
1261
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001262 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
Felipe Balbicdb55b32017-05-17 13:21:14 +03001263 struct dwc3 *dwc = dep->dwc;
1264 int ret;
1265
1266 ret = usb_gadget_map_request_by_dev(dwc->sysdev, &req->request,
1267 dep->direction);
1268 if (ret)
1269 return;
1270
1271 req->sg = req->request.sg;
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301272 req->start_sg = req->sg;
Anurag Kumar Vulishac96e6722018-03-27 16:35:21 +05301273 req->num_queued_sgs = 0;
Felipe Balbicdb55b32017-05-17 13:21:14 +03001274 req->num_pending_sgs = req->request.num_mapped_sgs;
1275
Felipe Balbi1f512112016-08-12 13:17:27 +03001276 if (req->num_pending_sgs > 0)
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001277 dwc3_prepare_one_trb_sg(dep, req);
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001278 else
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001279 dwc3_prepare_one_trb_linear(dep, req);
Felipe Balbi72246da2011-08-19 18:10:58 +03001280
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001281 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001282 return;
Thinh Nguyenaefe3d22020-05-05 19:47:03 -07001283
1284 /*
1285 * Don't prepare beyond a transfer. In DWC_usb32, its transfer
1286 * burst capability may try to read and use TRBs beyond the
1287 * active transfer instead of stopping.
1288 */
1289 if (dep->stream_capable && req->request.is_last)
1290 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03001291 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001292}
1293
Thinh Nguyen8d990872020-03-29 16:12:57 -07001294static void dwc3_gadget_ep_cleanup_cancelled_requests(struct dwc3_ep *dep);
1295
Felipe Balbi7fdca762017-09-05 14:41:34 +03001296static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001297{
1298 struct dwc3_gadget_ep_cmd_params params;
1299 struct dwc3_request *req;
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001300 int starting;
Felipe Balbi72246da2011-08-19 18:10:58 +03001301 int ret;
1302 u32 cmd;
1303
Felipe Balbiccb94eb2017-09-05 14:28:46 +03001304 if (!dwc3_calc_trbs_left(dep))
1305 return 0;
1306
Felipe Balbi1912cbc2018-03-29 11:08:46 +03001307 starting = !(dep->flags & DWC3_EP_TRANSFER_STARTED);
Felipe Balbi72246da2011-08-19 18:10:58 +03001308
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001309 dwc3_prepare_trbs(dep);
1310 req = next_request(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001311 if (!req) {
1312 dep->flags |= DWC3_EP_PENDING_REQUEST;
1313 return 0;
1314 }
1315
1316 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +03001317
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001318 if (starting) {
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301319 params.param0 = upper_32_bits(req->trb_dma);
1320 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbi7fdca762017-09-05 14:41:34 +03001321 cmd = DWC3_DEPCMD_STARTTRANSFER;
1322
Anurag Kumar Vulishaa7351802018-12-01 16:43:25 +05301323 if (dep->stream_capable)
1324 cmd |= DWC3_DEPCMD_PARAM(req->request.stream_id);
1325
Felipe Balbi7fdca762017-09-05 14:41:34 +03001326 if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
1327 cmd |= DWC3_DEPCMD_PARAM(dep->frame_number);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301328 } else {
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001329 cmd = DWC3_DEPCMD_UPDATETRANSFER |
1330 DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301331 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001332
Felipe Balbi2cd47182016-04-12 16:42:43 +03001333 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001334 if (ret < 0) {
Thinh Nguyen8d990872020-03-29 16:12:57 -07001335 struct dwc3_request *tmp;
1336
1337 if (ret == -EAGAIN)
1338 return ret;
1339
1340 dwc3_stop_active_transfer(dep, true, true);
1341
1342 list_for_each_entry_safe(req, tmp, &dep->started_list, list)
1343 dwc3_gadget_move_cancelled_request(req);
1344
1345 /* If ep isn't started, then there's no end transfer pending */
1346 if (!(dep->flags & DWC3_EP_END_TRANSFER_PENDING))
1347 dwc3_gadget_ep_cleanup_cancelled_requests(dep);
1348
Felipe Balbi72246da2011-08-19 18:10:58 +03001349 return ret;
1350 }
1351
Thinh Nguyene0d19562020-05-05 19:46:57 -07001352 if (dep->stream_capable && req->request.is_last)
1353 dep->flags |= DWC3_EP_WAIT_TRANSFER_COMPLETE;
1354
Felipe Balbi72246da2011-08-19 18:10:58 +03001355 return 0;
1356}
1357
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +03001358static int __dwc3_gadget_get_frame(struct dwc3 *dwc)
1359{
1360 u32 reg;
1361
1362 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1363 return DWC3_DSTS_SOFFN(reg);
1364}
1365
Thinh Nguyend92021f2018-11-14 22:56:54 -08001366/**
1367 * dwc3_gadget_start_isoc_quirk - workaround invalid frame number
1368 * @dep: isoc endpoint
1369 *
1370 * This function tests for the correct combination of BIT[15:14] from the 16-bit
1371 * microframe number reported by the XferNotReady event for the future frame
1372 * number to start the isoc transfer.
1373 *
1374 * In DWC_usb31 version 1.70a-ea06 and prior, for highspeed and fullspeed
1375 * isochronous IN, BIT[15:14] of the 16-bit microframe number reported by the
1376 * XferNotReady event are invalid. The driver uses this number to schedule the
1377 * isochronous transfer and passes it to the START TRANSFER command. Because
1378 * this number is invalid, the command may fail. If BIT[15:14] matches the
1379 * internal 16-bit microframe, the START TRANSFER command will pass and the
1380 * transfer will start at the scheduled time, if it is off by 1, the command
1381 * will still pass, but the transfer will start 2 seconds in the future. For all
1382 * other conditions, the START TRANSFER command will fail with bus-expiry.
1383 *
1384 * In order to workaround this issue, we can test for the correct combination of
1385 * BIT[15:14] by sending START TRANSFER commands with different values of
1386 * BIT[15:14]: 'b00, 'b01, 'b10, and 'b11. Each combination is 2^14 uframe apart
1387 * (or 2 seconds). 4 seconds into the future will result in a bus-expiry status.
1388 * As the result, within the 4 possible combinations for BIT[15:14], there will
1389 * be 2 successful and 2 failure START COMMAND status. One of the 2 successful
1390 * command status will result in a 2-second delay start. The smaller BIT[15:14]
1391 * value is the correct combination.
1392 *
1393 * Since there are only 4 outcomes and the results are ordered, we can simply
1394 * test 2 START TRANSFER commands with BIT[15:14] combinations 'b00 and 'b01 to
1395 * deduce the smaller successful combination.
1396 *
1397 * Let test0 = test status for combination 'b00 and test1 = test status for 'b01
1398 * of BIT[15:14]. The correct combination is as follow:
1399 *
1400 * if test0 fails and test1 passes, BIT[15:14] is 'b01
1401 * if test0 fails and test1 fails, BIT[15:14] is 'b10
1402 * if test0 passes and test1 fails, BIT[15:14] is 'b11
1403 * if test0 passes and test1 passes, BIT[15:14] is 'b00
1404 *
1405 * Synopsys STAR 9001202023: Wrong microframe number for isochronous IN
1406 * endpoints.
1407 */
Felipe Balbi25abad62018-08-14 10:41:19 +03001408static int dwc3_gadget_start_isoc_quirk(struct dwc3_ep *dep)
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301409{
Thinh Nguyend92021f2018-11-14 22:56:54 -08001410 int cmd_status = 0;
1411 bool test0;
1412 bool test1;
1413
1414 while (dep->combo_num < 2) {
1415 struct dwc3_gadget_ep_cmd_params params;
1416 u32 test_frame_number;
1417 u32 cmd;
1418
1419 /*
1420 * Check if we can start isoc transfer on the next interval or
1421 * 4 uframes in the future with BIT[15:14] as dep->combo_num
1422 */
Michael Grzeschikca143782020-07-01 20:24:51 +02001423 test_frame_number = dep->frame_number & DWC3_FRNUMBER_MASK;
Thinh Nguyend92021f2018-11-14 22:56:54 -08001424 test_frame_number |= dep->combo_num << 14;
1425 test_frame_number += max_t(u32, 4, dep->interval);
1426
1427 params.param0 = upper_32_bits(dep->dwc->bounce_addr);
1428 params.param1 = lower_32_bits(dep->dwc->bounce_addr);
1429
1430 cmd = DWC3_DEPCMD_STARTTRANSFER;
1431 cmd |= DWC3_DEPCMD_PARAM(test_frame_number);
1432 cmd_status = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
1433
1434 /* Redo if some other failure beside bus-expiry is received */
1435 if (cmd_status && cmd_status != -EAGAIN) {
1436 dep->start_cmd_status = 0;
1437 dep->combo_num = 0;
Felipe Balbi25abad62018-08-14 10:41:19 +03001438 return 0;
Thinh Nguyend92021f2018-11-14 22:56:54 -08001439 }
1440
1441 /* Store the first test status */
1442 if (dep->combo_num == 0)
1443 dep->start_cmd_status = cmd_status;
1444
1445 dep->combo_num++;
1446
1447 /*
1448 * End the transfer if the START_TRANSFER command is successful
1449 * to wait for the next XferNotReady to test the command again
1450 */
1451 if (cmd_status == 0) {
Felipe Balbic5353b22019-02-13 13:00:54 +02001452 dwc3_stop_active_transfer(dep, true, true);
Felipe Balbi25abad62018-08-14 10:41:19 +03001453 return 0;
Thinh Nguyend92021f2018-11-14 22:56:54 -08001454 }
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301455 }
1456
Thinh Nguyend92021f2018-11-14 22:56:54 -08001457 /* test0 and test1 are both completed at this point */
1458 test0 = (dep->start_cmd_status == 0);
1459 test1 = (cmd_status == 0);
1460
1461 if (!test0 && test1)
1462 dep->combo_num = 1;
1463 else if (!test0 && !test1)
1464 dep->combo_num = 2;
1465 else if (test0 && !test1)
1466 dep->combo_num = 3;
1467 else if (test0 && test1)
1468 dep->combo_num = 0;
1469
Michael Grzeschikca143782020-07-01 20:24:51 +02001470 dep->frame_number &= DWC3_FRNUMBER_MASK;
Thinh Nguyend92021f2018-11-14 22:56:54 -08001471 dep->frame_number |= dep->combo_num << 14;
1472 dep->frame_number += max_t(u32, 4, dep->interval);
1473
1474 /* Reinitialize test variables */
1475 dep->start_cmd_status = 0;
1476 dep->combo_num = 0;
1477
Felipe Balbi25abad62018-08-14 10:41:19 +03001478 return __dwc3_gadget_kick_transfer(dep);
Thinh Nguyend92021f2018-11-14 22:56:54 -08001479}
1480
Felipe Balbi25abad62018-08-14 10:41:19 +03001481static int __dwc3_gadget_start_isoc(struct dwc3_ep *dep)
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301482{
Michael Olbrichc5a70922020-07-01 20:24:52 +02001483 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Thinh Nguyend92021f2018-11-14 22:56:54 -08001484 struct dwc3 *dwc = dep->dwc;
Felipe Balbid5370102018-08-14 10:42:43 +03001485 int ret;
1486 int i;
Thinh Nguyend92021f2018-11-14 22:56:54 -08001487
Thinh Nguyen36f05d32020-03-29 16:13:10 -07001488 if (list_empty(&dep->pending_list) &&
1489 list_empty(&dep->started_list)) {
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301490 dep->flags |= DWC3_EP_PENDING_REQUEST;
Felipe Balbi25abad62018-08-14 10:41:19 +03001491 return -EAGAIN;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301492 }
1493
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07001494 if (!dwc->dis_start_transfer_quirk &&
1495 (DWC3_VER_IS_PRIOR(DWC31, 170A) ||
1496 DWC3_VER_TYPE_IS_WITHIN(DWC31, 170A, EA01, EA06))) {
Peter Chene81a7012020-08-21 10:55:48 +08001497 if (dwc->gadget->speed <= USB_SPEED_HIGH && dep->direction)
Felipe Balbi25abad62018-08-14 10:41:19 +03001498 return dwc3_gadget_start_isoc_quirk(dep);
Thinh Nguyend92021f2018-11-14 22:56:54 -08001499 }
1500
Michael Olbrichc5a70922020-07-01 20:24:52 +02001501 if (desc->bInterval <= 14 &&
Peter Chene81a7012020-08-21 10:55:48 +08001502 dwc->gadget->speed >= USB_SPEED_HIGH) {
Michael Olbrichc5a70922020-07-01 20:24:52 +02001503 u32 frame = __dwc3_gadget_get_frame(dwc);
1504 bool rollover = frame <
1505 (dep->frame_number & DWC3_FRNUMBER_MASK);
1506
1507 /*
1508 * frame_number is set from XferNotReady and may be already
1509 * out of date. DSTS only provides the lower 14 bit of the
1510 * current frame number. So add the upper two bits of
1511 * frame_number and handle a possible rollover.
1512 * This will provide the correct frame_number unless more than
1513 * rollover has happened since XferNotReady.
1514 */
1515
1516 dep->frame_number = (dep->frame_number & ~DWC3_FRNUMBER_MASK) |
1517 frame;
1518 if (rollover)
1519 dep->frame_number += BIT(14);
1520 }
1521
Felipe Balbid5370102018-08-14 10:42:43 +03001522 for (i = 0; i < DWC3_ISOC_MAX_RETRIES; i++) {
1523 dep->frame_number = DWC3_ALIGN_FRAME(dep, i + 1);
1524
1525 ret = __dwc3_gadget_kick_transfer(dep);
1526 if (ret != -EAGAIN)
1527 break;
1528 }
1529
Thinh Nguyen36f05d32020-03-29 16:13:10 -07001530 /*
1531 * After a number of unsuccessful start attempts due to bus-expiry
1532 * status, issue END_TRANSFER command and retry on the next XferNotReady
1533 * event.
1534 */
1535 if (ret == -EAGAIN) {
1536 struct dwc3_gadget_ep_cmd_params params;
1537 u32 cmd;
1538
1539 cmd = DWC3_DEPCMD_ENDTRANSFER |
1540 DWC3_DEPCMD_CMDIOC |
1541 DWC3_DEPCMD_PARAM(dep->resource_index);
1542
1543 dep->resource_index = 0;
1544 memset(&params, 0, sizeof(params));
1545
1546 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
1547 if (!ret)
1548 dep->flags |= DWC3_EP_END_TRANSFER_PENDING;
1549 }
1550
Felipe Balbid5370102018-08-14 10:42:43 +03001551 return ret;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301552}
1553
Felipe Balbi72246da2011-08-19 18:10:58 +03001554static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1555{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001556 struct dwc3 *dwc = dep->dwc;
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001557
Felipe Balbibb423982015-11-16 15:31:21 -06001558 if (!dep->endpoint.desc) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001559 dev_err(dwc->dev, "%s: can't queue to disabled endpoint\n",
1560 dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001561 return -ESHUTDOWN;
1562 }
1563
Felipe Balbi04fb3652017-05-17 15:57:45 +03001564 if (WARN(req->dep != dep, "request %pK belongs to '%s'\n",
1565 &req->request, req->dep->name))
Felipe Balbibb423982015-11-16 15:31:21 -06001566 return -EINVAL;
Felipe Balbibb423982015-11-16 15:31:21 -06001567
Felipe Balbib2b6d602019-01-11 12:58:52 +02001568 if (WARN(req->status < DWC3_REQUEST_STATUS_COMPLETED,
1569 "%s: request %pK already in flight\n",
1570 dep->name, &req->request))
1571 return -EINVAL;
1572
Felipe Balbifc8bb912016-05-16 13:14:48 +03001573 pm_runtime_get(dwc->dev);
1574
Felipe Balbi72246da2011-08-19 18:10:58 +03001575 req->request.actual = 0;
1576 req->request.status = -EINPROGRESS;
Felipe Balbi72246da2011-08-19 18:10:58 +03001577
Felipe Balbife84f522015-09-01 09:01:38 -05001578 trace_dwc3_ep_queue(req);
1579
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001580 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbia3af5e32019-01-11 12:57:09 +02001581 req->status = DWC3_REQUEST_STATUS_QUEUED;
Felipe Balbi72246da2011-08-19 18:10:58 +03001582
Thinh Nguyene0d19562020-05-05 19:46:57 -07001583 if (dep->flags & DWC3_EP_WAIT_TRANSFER_COMPLETE)
1584 return 0;
1585
Thinh Nguyenc5036722020-09-02 18:42:58 -07001586 /*
1587 * Start the transfer only after the END_TRANSFER is completed
1588 * and endpoint STALL is cleared.
1589 */
1590 if ((dep->flags & DWC3_EP_END_TRANSFER_PENDING) ||
1591 (dep->flags & DWC3_EP_WEDGE) ||
1592 (dep->flags & DWC3_EP_STALL)) {
Thinh Nguyenda10bcd2019-12-18 18:14:50 -08001593 dep->flags |= DWC3_EP_DELAY_START;
1594 return 0;
1595 }
1596
Felipe Balbid889c232016-09-29 15:44:29 +03001597 /*
1598 * NOTICE: Isochronous endpoints should NEVER be prestarted. We must
1599 * wait for a XferNotReady event so we will know what's the current
1600 * (micro-)frame number.
1601 *
1602 * Without this trick, we are very, very likely gonna get Bus Expiry
1603 * errors which will force us issue EndTransfer command.
1604 */
1605 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbife990ce2018-03-29 13:23:53 +03001606 if (!(dep->flags & DWC3_EP_PENDING_REQUEST) &&
1607 !(dep->flags & DWC3_EP_TRANSFER_STARTED))
Roger Quadrosf1d68262017-04-21 15:58:08 +03001608 return 0;
Felipe Balbife990ce2018-03-29 13:23:53 +03001609
1610 if ((dep->flags & DWC3_EP_PENDING_REQUEST)) {
Felipe Balbie319bd62020-08-13 08:35:38 +03001611 if (!(dep->flags & DWC3_EP_TRANSFER_STARTED))
Felipe Balbi25abad62018-08-14 10:41:19 +03001612 return __dwc3_gadget_start_isoc(dep);
Felipe Balbi08a36b52016-08-11 14:27:52 +03001613 }
Felipe Balbib511e5e2012-06-06 12:00:50 +03001614 }
1615
Felipe Balbi7fdca762017-09-05 14:41:34 +03001616 return __dwc3_gadget_kick_transfer(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001617}
1618
1619static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1620 gfp_t gfp_flags)
1621{
1622 struct dwc3_request *req = to_dwc3_request(request);
1623 struct dwc3_ep *dep = to_dwc3_ep(ep);
1624 struct dwc3 *dwc = dep->dwc;
1625
1626 unsigned long flags;
1627
1628 int ret;
1629
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001630 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001631 ret = __dwc3_gadget_ep_queue(dep, req);
1632 spin_unlock_irqrestore(&dwc->lock, flags);
1633
1634 return ret;
1635}
1636
Felipe Balbi7746a8d2018-08-01 13:42:29 +03001637static void dwc3_gadget_ep_skip_trbs(struct dwc3_ep *dep, struct dwc3_request *req)
1638{
1639 int i;
1640
Thinh Nguyencb11ea52020-03-05 13:23:55 -08001641 /* If req->trb is not set, then the request has not started */
1642 if (!req->trb)
1643 return;
1644
Felipe Balbi7746a8d2018-08-01 13:42:29 +03001645 /*
1646 * If request was already started, this means we had to
1647 * stop the transfer. With that we also need to ignore
1648 * all TRBs used by the request, however TRBs can only
1649 * be modified after completion of END_TRANSFER
1650 * command. So what we do here is that we wait for
1651 * END_TRANSFER completion and only after that, we jump
1652 * over TRBs by clearing HWO and incrementing dequeue
1653 * pointer.
1654 */
1655 for (i = 0; i < req->num_trbs; i++) {
1656 struct dwc3_trb *trb;
1657
Thinh Nguyen2dedea02020-03-05 13:24:01 -08001658 trb = &dep->trb_pool[dep->trb_dequeue];
Felipe Balbi7746a8d2018-08-01 13:42:29 +03001659 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1660 dwc3_ep_inc_deq(dep);
1661 }
Thinh Nguyenc7152762019-02-12 19:39:27 -08001662
1663 req->num_trbs = 0;
Felipe Balbi7746a8d2018-08-01 13:42:29 +03001664}
1665
Felipe Balbid4f1afe2018-08-01 13:54:25 +03001666static void dwc3_gadget_ep_cleanup_cancelled_requests(struct dwc3_ep *dep)
1667{
1668 struct dwc3_request *req;
1669 struct dwc3_request *tmp;
1670
1671 list_for_each_entry_safe(req, tmp, &dep->cancelled_list, list) {
1672 dwc3_gadget_ep_skip_trbs(dep, req);
1673 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1674 }
1675}
1676
Felipe Balbi72246da2011-08-19 18:10:58 +03001677static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1678 struct usb_request *request)
1679{
1680 struct dwc3_request *req = to_dwc3_request(request);
1681 struct dwc3_request *r = NULL;
1682
1683 struct dwc3_ep *dep = to_dwc3_ep(ep);
1684 struct dwc3 *dwc = dep->dwc;
1685
1686 unsigned long flags;
1687 int ret = 0;
1688
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001689 trace_dwc3_ep_dequeue(req);
1690
Felipe Balbi72246da2011-08-19 18:10:58 +03001691 spin_lock_irqsave(&dwc->lock, flags);
1692
Thinh Nguyena7027ca2020-03-05 13:24:08 -08001693 list_for_each_entry(r, &dep->cancelled_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001694 if (r == req)
Thinh Nguyenfcd2def2020-03-05 13:24:20 -08001695 goto out;
Felipe Balbi72246da2011-08-19 18:10:58 +03001696 }
1697
Felipe Balbi72246da2011-08-19 18:10:58 +03001698 list_for_each_entry(r, &dep->pending_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001699 if (r == req) {
Thinh Nguyenfcd2def2020-03-05 13:24:20 -08001700 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1701 goto out;
1702 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001703 }
1704
Thinh Nguyenfcd2def2020-03-05 13:24:20 -08001705 list_for_each_entry(r, &dep->started_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001706 if (r == req) {
Thinh Nguyena7027ca2020-03-05 13:24:08 -08001707 struct dwc3_request *t;
1708
Felipe Balbi72246da2011-08-19 18:10:58 +03001709 /* wait until it is processed */
Felipe Balbic5353b22019-02-13 13:00:54 +02001710 dwc3_stop_active_transfer(dep, true, true);
Felipe Balbicf3113d2017-02-17 11:12:44 +02001711
Thinh Nguyena7027ca2020-03-05 13:24:08 -08001712 /*
1713 * Remove any started request if the transfer is
1714 * cancelled.
1715 */
1716 list_for_each_entry_safe(r, t, &dep->started_list, list)
1717 dwc3_gadget_move_cancelled_request(r);
Felipe Balbicf3113d2017-02-17 11:12:44 +02001718
Thinh Nguyenfcd2def2020-03-05 13:24:20 -08001719 goto out;
Felipe Balbi72246da2011-08-19 18:10:58 +03001720 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001721 }
1722
Thinh Nguyenfcd2def2020-03-05 13:24:20 -08001723 dev_err(dwc->dev, "request %pK was not queued to %s\n",
1724 request, ep->name);
1725 ret = -EINVAL;
1726out:
Felipe Balbi72246da2011-08-19 18:10:58 +03001727 spin_unlock_irqrestore(&dwc->lock, flags);
1728
1729 return ret;
1730}
1731
Felipe Balbi7a608552014-09-24 14:19:52 -05001732int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001733{
1734 struct dwc3_gadget_ep_cmd_params params;
1735 struct dwc3 *dwc = dep->dwc;
Thinh Nguyencb11ea52020-03-05 13:23:55 -08001736 struct dwc3_request *req;
1737 struct dwc3_request *tmp;
Felipe Balbi72246da2011-08-19 18:10:58 +03001738 int ret;
1739
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001740 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1741 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1742 return -EINVAL;
1743 }
1744
Felipe Balbi72246da2011-08-19 18:10:58 +03001745 memset(&params, 0x00, sizeof(params));
1746
1747 if (value) {
Felipe Balbi69450c42016-05-30 13:37:02 +03001748 struct dwc3_trb *trb;
1749
Felipe Balbie319bd62020-08-13 08:35:38 +03001750 unsigned int transfer_in_flight;
1751 unsigned int started;
Felipe Balbi69450c42016-05-30 13:37:02 +03001752
1753 if (dep->number > 1)
1754 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1755 else
1756 trb = &dwc->ep0_trb[dep->trb_enqueue];
1757
1758 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1759 started = !list_empty(&dep->started_list);
1760
1761 if (!protocol && ((dep->direction && transfer_in_flight) ||
1762 (!dep->direction && started))) {
Felipe Balbi7a608552014-09-24 14:19:52 -05001763 return -EAGAIN;
1764 }
1765
Felipe Balbi2cd47182016-04-12 16:42:43 +03001766 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1767 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001768 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001769 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001770 dep->name);
1771 else
1772 dep->flags |= DWC3_EP_STALL;
1773 } else {
Thinh Nguyencb11ea52020-03-05 13:23:55 -08001774 /*
1775 * Don't issue CLEAR_STALL command to control endpoints. The
1776 * controller automatically clears the STALL when it receives
1777 * the SETUP token.
1778 */
1779 if (dep->number <= 1) {
1780 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
1781 return 0;
1782 }
Felipe Balbi2cd47182016-04-12 16:42:43 +03001783
Thinh Nguyend97c78a2020-09-02 18:43:04 -07001784 dwc3_stop_active_transfer(dep, true, true);
1785
1786 list_for_each_entry_safe(req, tmp, &dep->started_list, list)
1787 dwc3_gadget_move_cancelled_request(req);
1788
1789 if (dep->flags & DWC3_EP_END_TRANSFER_PENDING) {
1790 dep->flags |= DWC3_EP_PENDING_CLEAR_STALL;
1791 return 0;
1792 }
1793
1794 dwc3_gadget_ep_cleanup_cancelled_requests(dep);
1795
John Youn50c763f2016-05-31 17:49:56 -07001796 ret = dwc3_send_clear_stall_ep_cmd(dep);
Thinh Nguyencb11ea52020-03-05 13:23:55 -08001797 if (ret) {
Dan Carpenter3f892042014-03-07 14:20:22 +03001798 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001799 dep->name);
Thinh Nguyencb11ea52020-03-05 13:23:55 -08001800 return ret;
1801 }
1802
1803 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
1804
Thinh Nguyenc5036722020-09-02 18:42:58 -07001805 if ((dep->flags & DWC3_EP_DELAY_START) &&
1806 !usb_endpoint_xfer_isoc(dep->endpoint.desc))
1807 __dwc3_gadget_kick_transfer(dep);
1808
1809 dep->flags &= ~DWC3_EP_DELAY_START;
Felipe Balbi72246da2011-08-19 18:10:58 +03001810 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001811
Felipe Balbi72246da2011-08-19 18:10:58 +03001812 return ret;
1813}
1814
1815static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1816{
1817 struct dwc3_ep *dep = to_dwc3_ep(ep);
1818 struct dwc3 *dwc = dep->dwc;
1819
1820 unsigned long flags;
1821
1822 int ret;
1823
1824 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001825 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001826 spin_unlock_irqrestore(&dwc->lock, flags);
1827
1828 return ret;
1829}
1830
1831static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1832{
1833 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001834 struct dwc3 *dwc = dep->dwc;
1835 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001836 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001837
Paul Zimmerman249a4562012-02-24 17:32:16 -08001838 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001839 dep->flags |= DWC3_EP_WEDGE;
1840
Pratyush Anand08f0d962012-06-25 22:40:43 +05301841 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001842 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301843 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001844 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001845 spin_unlock_irqrestore(&dwc->lock, flags);
1846
1847 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001848}
1849
1850/* -------------------------------------------------------------------------- */
1851
1852static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1853 .bLength = USB_DT_ENDPOINT_SIZE,
1854 .bDescriptorType = USB_DT_ENDPOINT,
1855 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1856};
1857
1858static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1859 .enable = dwc3_gadget_ep0_enable,
1860 .disable = dwc3_gadget_ep0_disable,
1861 .alloc_request = dwc3_gadget_ep_alloc_request,
1862 .free_request = dwc3_gadget_ep_free_request,
1863 .queue = dwc3_gadget_ep0_queue,
1864 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301865 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001866 .set_wedge = dwc3_gadget_ep_set_wedge,
1867};
1868
1869static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1870 .enable = dwc3_gadget_ep_enable,
1871 .disable = dwc3_gadget_ep_disable,
1872 .alloc_request = dwc3_gadget_ep_alloc_request,
1873 .free_request = dwc3_gadget_ep_free_request,
1874 .queue = dwc3_gadget_ep_queue,
1875 .dequeue = dwc3_gadget_ep_dequeue,
1876 .set_halt = dwc3_gadget_ep_set_halt,
1877 .set_wedge = dwc3_gadget_ep_set_wedge,
1878};
1879
1880/* -------------------------------------------------------------------------- */
1881
1882static int dwc3_gadget_get_frame(struct usb_gadget *g)
1883{
1884 struct dwc3 *dwc = gadget_to_dwc(g);
Felipe Balbi72246da2011-08-19 18:10:58 +03001885
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +03001886 return __dwc3_gadget_get_frame(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001887}
1888
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001889static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001890{
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001891 int retries;
Felipe Balbi72246da2011-08-19 18:10:58 +03001892
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001893 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001894 u32 reg;
1895
Felipe Balbi72246da2011-08-19 18:10:58 +03001896 u8 link_state;
Felipe Balbi72246da2011-08-19 18:10:58 +03001897
Felipe Balbi72246da2011-08-19 18:10:58 +03001898 /*
1899 * According to the Databook Remote wakeup request should
1900 * be issued only when the device is in early suspend state.
1901 *
1902 * We can check that via USB Link State bits in DSTS register.
1903 */
1904 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1905
Felipe Balbi72246da2011-08-19 18:10:58 +03001906 link_state = DWC3_DSTS_USBLNKST(reg);
1907
1908 switch (link_state) {
Thinh Nguyend0550cd2020-01-31 16:25:50 -08001909 case DWC3_LINK_STATE_RESET:
Felipe Balbi72246da2011-08-19 18:10:58 +03001910 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1911 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
Thinh Nguyend0550cd2020-01-31 16:25:50 -08001912 case DWC3_LINK_STATE_RESUME:
Felipe Balbi72246da2011-08-19 18:10:58 +03001913 break;
1914 default:
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001915 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001916 }
1917
Felipe Balbi8598bde2012-01-02 18:55:57 +02001918 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1919 if (ret < 0) {
1920 dev_err(dwc->dev, "failed to put link in Recovery\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001921 return ret;
Felipe Balbi8598bde2012-01-02 18:55:57 +02001922 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001923
Paul Zimmerman802fde92012-04-27 13:10:52 +03001924 /* Recent versions do this automatically */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07001925 if (DWC3_VER_IS_PRIOR(DWC3, 194A)) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001926 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001927 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001928 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1929 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1930 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001931
Paul Zimmerman1d046792012-02-15 18:56:56 -08001932 /* poll until Link State changes to ON */
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001933 retries = 20000;
Felipe Balbi72246da2011-08-19 18:10:58 +03001934
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001935 while (retries--) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001936 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1937
1938 /* in HS, means ON */
1939 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1940 break;
1941 }
1942
1943 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1944 dev_err(dwc->dev, "failed to send remote wakeup\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001945 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001946 }
1947
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001948 return 0;
1949}
1950
1951static int dwc3_gadget_wakeup(struct usb_gadget *g)
1952{
1953 struct dwc3 *dwc = gadget_to_dwc(g);
1954 unsigned long flags;
1955 int ret;
1956
1957 spin_lock_irqsave(&dwc->lock, flags);
1958 ret = __dwc3_gadget_wakeup(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001959 spin_unlock_irqrestore(&dwc->lock, flags);
1960
1961 return ret;
1962}
1963
1964static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1965 int is_selfpowered)
1966{
1967 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001968 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001969
Paul Zimmerman249a4562012-02-24 17:32:16 -08001970 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001971 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001972 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001973
1974 return 0;
1975}
1976
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001977static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001978{
1979 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001980 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001981
Felipe Balbifc8bb912016-05-16 13:14:48 +03001982 if (pm_runtime_suspended(dwc->dev))
1983 return 0;
1984
Felipe Balbi72246da2011-08-19 18:10:58 +03001985 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001986 if (is_on) {
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07001987 if (DWC3_VER_IS_WITHIN(DWC3, ANY, 187A)) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001988 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1989 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1990 }
1991
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07001992 if (!DWC3_VER_IS_PRIOR(DWC3, 194A))
Paul Zimmerman802fde92012-04-27 13:10:52 +03001993 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1994 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001995
1996 if (dwc->has_hibernation)
1997 reg |= DWC3_DCTL_KEEP_CONNECT;
1998
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001999 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02002000 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03002001 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06002002
2003 if (dwc->has_hibernation && !suspend)
2004 reg &= ~DWC3_DCTL_KEEP_CONNECT;
2005
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02002006 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02002007 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002008
Thinh Nguyen5b738212019-10-23 19:15:43 -07002009 dwc3_gadget_dctl_write_safe(dwc, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002010
2011 do {
2012 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
Felipe Balbib6d4e162016-06-09 16:47:05 +03002013 reg &= DWC3_DSTS_DEVCTRLHLT;
2014 } while (--timeout && !(!is_on ^ !reg));
Felipe Balbif2df6792016-06-09 16:31:34 +03002015
2016 if (!timeout)
2017 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +03002018
Pratyush Anand6f17f742012-07-02 10:21:55 +05302019 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03002020}
2021
2022static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
2023{
2024 struct dwc3 *dwc = gadget_to_dwc(g);
2025 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05302026 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002027
2028 is_on = !!is_on;
2029
Baolin Wangbb014732016-10-14 17:11:33 +08002030 /*
2031 * Per databook, when we want to stop the gadget, if a control transfer
2032 * is still in process, complete it and get the core into setup phase.
2033 */
2034 if (!is_on && dwc->ep0state != EP0_SETUP_PHASE) {
2035 reinit_completion(&dwc->ep0_in_setup);
2036
2037 ret = wait_for_completion_timeout(&dwc->ep0_in_setup,
2038 msecs_to_jiffies(DWC3_PULL_UP_TIMEOUT));
2039 if (ret == 0) {
2040 dev_err(dwc->dev, "timed out waiting for SETUP phase\n");
2041 return -ETIMEDOUT;
2042 }
2043 }
2044
Felipe Balbi72246da2011-08-19 18:10:58 +03002045 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06002046 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002047 spin_unlock_irqrestore(&dwc->lock, flags);
2048
Pratyush Anand6f17f742012-07-02 10:21:55 +05302049 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002050}
2051
Felipe Balbi8698e2a2013-02-08 15:24:04 +02002052static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
2053{
2054 u32 reg;
2055
2056 /* Enable all but Start and End of Frame IRQs */
2057 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
2058 DWC3_DEVTEN_EVNTOVERFLOWEN |
2059 DWC3_DEVTEN_CMDCMPLTEN |
2060 DWC3_DEVTEN_ERRTICERREN |
2061 DWC3_DEVTEN_WKUPEVTEN |
Felipe Balbi8698e2a2013-02-08 15:24:04 +02002062 DWC3_DEVTEN_CONNECTDONEEN |
2063 DWC3_DEVTEN_USBRSTEN |
2064 DWC3_DEVTEN_DISCONNEVTEN);
2065
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002066 if (DWC3_VER_IS_PRIOR(DWC3, 250A))
Felipe Balbi799e9dc2016-09-23 11:20:40 +03002067 reg |= DWC3_DEVTEN_ULSTCNGEN;
2068
Felipe Balbi8698e2a2013-02-08 15:24:04 +02002069 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
2070}
2071
2072static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
2073{
2074 /* mask all interrupts */
2075 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
2076}
2077
2078static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03002079static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02002080
Felipe Balbi4e994722016-05-13 14:09:59 +03002081/**
Felipe Balbibfad65e2017-04-19 14:59:27 +03002082 * dwc3_gadget_setup_nump - calculate and initialize NUMP field of %DWC3_DCFG
2083 * @dwc: pointer to our context structure
Felipe Balbi4e994722016-05-13 14:09:59 +03002084 *
2085 * The following looks like complex but it's actually very simple. In order to
2086 * calculate the number of packets we can burst at once on OUT transfers, we're
2087 * gonna use RxFIFO size.
2088 *
2089 * To calculate RxFIFO size we need two numbers:
2090 * MDWIDTH = size, in bits, of the internal memory bus
2091 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
2092 *
2093 * Given these two numbers, the formula is simple:
2094 *
2095 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
2096 *
2097 * 24 bytes is for 3x SETUP packets
2098 * 16 bytes is a clock domain crossing tolerance
2099 *
2100 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
2101 */
2102static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
2103{
2104 u32 ram2_depth;
2105 u32 mdwidth;
2106 u32 nump;
2107 u32 reg;
2108
2109 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
2110 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
Thinh Nguyen4244ba02020-04-11 19:20:07 -07002111 if (DWC3_IP_IS(DWC32))
2112 mdwidth += DWC3_GHWPARAMS6_MDWIDTH(dwc->hwparams.hwparams6);
Felipe Balbi4e994722016-05-13 14:09:59 +03002113
2114 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
2115 nump = min_t(u32, nump, 16);
2116
2117 /* update NumP */
2118 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2119 reg &= ~DWC3_DCFG_NUMP_MASK;
2120 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
2121 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2122}
2123
Felipe Balbid7be2952016-05-04 15:49:37 +03002124static int __dwc3_gadget_start(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03002125{
Felipe Balbi72246da2011-08-19 18:10:58 +03002126 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03002127 int ret = 0;
2128 u32 reg;
2129
John Youncf40b862016-11-14 12:32:43 -08002130 /*
2131 * Use IMOD if enabled via dwc->imod_interval. Otherwise, if
2132 * the core supports IMOD, disable it.
2133 */
2134 if (dwc->imod_interval) {
2135 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
2136 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
2137 } else if (dwc3_has_imod(dwc)) {
2138 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), 0);
2139 }
2140
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03002141 /*
2142 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
2143 * field instead of letting dwc3 itself calculate that automatically.
2144 *
2145 * This way, we maximize the chances that we'll be able to get several
2146 * bursts of data without going through any sort of endpoint throttling.
2147 */
2148 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002149 if (DWC3_IP_IS(DWC3))
Thinh Nguyen01b0e2c2018-03-16 15:34:13 -07002150 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002151 else
2152 reg &= ~DWC31_GRXTHRCFG_PKTCNTSEL;
Thinh Nguyen01b0e2c2018-03-16 15:34:13 -07002153
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03002154 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
2155
Felipe Balbi4e994722016-05-13 14:09:59 +03002156 dwc3_gadget_setup_nump(dwc);
2157
Felipe Balbi72246da2011-08-19 18:10:58 +03002158 /* Start with SuperSpeed Default */
2159 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2160
2161 dep = dwc->eps[0];
Felipe Balbia2d23f02018-04-09 12:40:48 +03002162 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
Felipe Balbi72246da2011-08-19 18:10:58 +03002163 if (ret) {
2164 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03002165 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03002166 }
2167
2168 dep = dwc->eps[1];
Felipe Balbia2d23f02018-04-09 12:40:48 +03002169 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
Felipe Balbi72246da2011-08-19 18:10:58 +03002170 if (ret) {
2171 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03002172 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03002173 }
2174
2175 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03002176 dwc->ep0state = EP0_SETUP_PHASE;
Zeng Tao88b1bb12018-12-26 19:22:00 +08002177 dwc->link_state = DWC3_LINK_STATE_SS_DIS;
Felipe Balbi72246da2011-08-19 18:10:58 +03002178 dwc3_ep0_out_start(dwc);
2179
Felipe Balbi8698e2a2013-02-08 15:24:04 +02002180 dwc3_gadget_enable_irq(dwc);
2181
Felipe Balbid7be2952016-05-04 15:49:37 +03002182 return 0;
2183
2184err1:
2185 __dwc3_gadget_ep_disable(dwc->eps[0]);
2186
2187err0:
2188 return ret;
2189}
2190
2191static int dwc3_gadget_start(struct usb_gadget *g,
2192 struct usb_gadget_driver *driver)
2193{
2194 struct dwc3 *dwc = gadget_to_dwc(g);
2195 unsigned long flags;
2196 int ret = 0;
2197 int irq;
2198
Roger Quadros9522def2016-06-10 14:48:38 +03002199 irq = dwc->irq_gadget;
Felipe Balbid7be2952016-05-04 15:49:37 +03002200 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
2201 IRQF_SHARED, "dwc3", dwc->ev_buf);
2202 if (ret) {
2203 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
2204 irq, ret);
2205 goto err0;
2206 }
2207
2208 spin_lock_irqsave(&dwc->lock, flags);
2209 if (dwc->gadget_driver) {
2210 dev_err(dwc->dev, "%s is already bound to %s\n",
Peter Chene81a7012020-08-21 10:55:48 +08002211 dwc->gadget->name,
Felipe Balbid7be2952016-05-04 15:49:37 +03002212 dwc->gadget_driver->driver.name);
2213 ret = -EBUSY;
2214 goto err1;
2215 }
2216
2217 dwc->gadget_driver = driver;
2218
Felipe Balbifc8bb912016-05-16 13:14:48 +03002219 if (pm_runtime_active(dwc->dev))
2220 __dwc3_gadget_start(dwc);
2221
Felipe Balbi72246da2011-08-19 18:10:58 +03002222 spin_unlock_irqrestore(&dwc->lock, flags);
2223
2224 return 0;
2225
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03002226err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03002227 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03002228 free_irq(irq, dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03002229
2230err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03002231 return ret;
2232}
2233
Felipe Balbid7be2952016-05-04 15:49:37 +03002234static void __dwc3_gadget_stop(struct dwc3 *dwc)
2235{
2236 dwc3_gadget_disable_irq(dwc);
2237 __dwc3_gadget_ep_disable(dwc->eps[0]);
2238 __dwc3_gadget_ep_disable(dwc->eps[1]);
2239}
2240
Felipe Balbi22835b82014-10-17 12:05:12 -05002241static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03002242{
2243 struct dwc3 *dwc = gadget_to_dwc(g);
2244 unsigned long flags;
2245
2246 spin_lock_irqsave(&dwc->lock, flags);
Baolin Wang76a638f2016-10-31 19:38:36 +08002247
2248 if (pm_runtime_suspended(dwc->dev))
2249 goto out;
2250
Felipe Balbid7be2952016-05-04 15:49:37 +03002251 __dwc3_gadget_stop(dwc);
Baolin Wang76a638f2016-10-31 19:38:36 +08002252
Baolin Wang76a638f2016-10-31 19:38:36 +08002253out:
Felipe Balbi72246da2011-08-19 18:10:58 +03002254 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03002255 spin_unlock_irqrestore(&dwc->lock, flags);
2256
Felipe Balbi3f308d12016-05-16 14:17:06 +03002257 free_irq(dwc->irq_gadget, dwc->ev_buf);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03002258
Felipe Balbi72246da2011-08-19 18:10:58 +03002259 return 0;
2260}
Paul Zimmerman802fde92012-04-27 13:10:52 +03002261
Anurag Kumar Vulisha729dcff2019-05-10 12:37:28 +05302262static void dwc3_gadget_config_params(struct usb_gadget *g,
2263 struct usb_dcd_config_params *params)
2264{
2265 struct dwc3 *dwc = gadget_to_dwc(g);
2266
Thinh Nguyen54fb5ba2019-08-19 18:36:06 -07002267 params->besl_baseline = USB_DEFAULT_BESL_UNSPECIFIED;
2268 params->besl_deep = USB_DEFAULT_BESL_UNSPECIFIED;
2269
2270 /* Recommended BESL */
2271 if (!dwc->dis_enblslpm_quirk) {
Thinh Nguyen17b63702019-08-29 18:00:16 -07002272 /*
2273 * If the recommended BESL baseline is 0 or if the BESL deep is
2274 * less than 2, Microsoft's Windows 10 host usb stack will issue
2275 * a usb reset immediately after it receives the extended BOS
2276 * descriptor and the enumeration will fail. To maintain
2277 * compatibility with the Windows' usb stack, let's set the
2278 * recommended BESL baseline to 1 and clamp the BESL deep to be
2279 * within 2 to 15.
2280 */
2281 params->besl_baseline = 1;
Thinh Nguyen54fb5ba2019-08-19 18:36:06 -07002282 if (dwc->is_utmi_l1_suspend)
Thinh Nguyen17b63702019-08-29 18:00:16 -07002283 params->besl_deep =
2284 clamp_t(u8, dwc->hird_threshold, 2, 15);
Thinh Nguyen54fb5ba2019-08-19 18:36:06 -07002285 }
2286
Anurag Kumar Vulisha729dcff2019-05-10 12:37:28 +05302287 /* U1 Device exit Latency */
2288 if (dwc->dis_u1_entry_quirk)
2289 params->bU1devExitLat = 0;
2290 else
2291 params->bU1devExitLat = DWC3_DEFAULT_U1_DEV_EXIT_LAT;
2292
2293 /* U2 Device exit Latency */
2294 if (dwc->dis_u2_entry_quirk)
2295 params->bU2DevExitLat = 0;
2296 else
2297 params->bU2DevExitLat =
2298 cpu_to_le16(DWC3_DEFAULT_U2_DEV_EXIT_LAT);
2299}
2300
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002301static void dwc3_gadget_set_speed(struct usb_gadget *g,
2302 enum usb_device_speed speed)
2303{
2304 struct dwc3 *dwc = gadget_to_dwc(g);
2305 unsigned long flags;
2306 u32 reg;
2307
2308 spin_lock_irqsave(&dwc->lock, flags);
2309 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2310 reg &= ~(DWC3_DCFG_SPEED_MASK);
2311
2312 /*
2313 * WORKAROUND: DWC3 revision < 2.20a have an issue
2314 * which would cause metastability state on Run/Stop
2315 * bit if we try to force the IP to USB2-only mode.
2316 *
2317 * Because of that, we cannot configure the IP to any
2318 * speed other than the SuperSpeed
2319 *
2320 * Refers to:
2321 *
2322 * STAR#9000525659: Clock Domain Crossing on DCTL in
2323 * USB 2.0 Mode
2324 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002325 if (DWC3_VER_IS_PRIOR(DWC3, 220A) &&
Roger Quadros42bf02e2017-10-31 15:11:55 +02002326 !dwc->dis_metastability_quirk) {
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002327 reg |= DWC3_DCFG_SUPERSPEED;
2328 } else {
2329 switch (speed) {
2330 case USB_SPEED_LOW:
2331 reg |= DWC3_DCFG_LOWSPEED;
2332 break;
2333 case USB_SPEED_FULL:
2334 reg |= DWC3_DCFG_FULLSPEED;
2335 break;
2336 case USB_SPEED_HIGH:
2337 reg |= DWC3_DCFG_HIGHSPEED;
2338 break;
2339 case USB_SPEED_SUPER:
2340 reg |= DWC3_DCFG_SUPERSPEED;
2341 break;
2342 case USB_SPEED_SUPER_PLUS:
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002343 if (DWC3_IP_IS(DWC3))
Thinh Nguyen2f3090c2018-03-16 15:35:57 -07002344 reg |= DWC3_DCFG_SUPERSPEED;
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002345 else
2346 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002347 break;
2348 default:
2349 dev_err(dwc->dev, "invalid speed (%d)\n", speed);
2350
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002351 if (DWC3_IP_IS(DWC3))
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002352 reg |= DWC3_DCFG_SUPERSPEED;
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002353 else
2354 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002355 }
2356 }
2357 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2358
2359 spin_unlock_irqrestore(&dwc->lock, flags);
2360}
2361
Felipe Balbi72246da2011-08-19 18:10:58 +03002362static const struct usb_gadget_ops dwc3_gadget_ops = {
2363 .get_frame = dwc3_gadget_get_frame,
2364 .wakeup = dwc3_gadget_wakeup,
2365 .set_selfpowered = dwc3_gadget_set_selfpowered,
2366 .pullup = dwc3_gadget_pullup,
2367 .udc_start = dwc3_gadget_start,
2368 .udc_stop = dwc3_gadget_stop,
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002369 .udc_set_speed = dwc3_gadget_set_speed,
Anurag Kumar Vulisha729dcff2019-05-10 12:37:28 +05302370 .get_config_params = dwc3_gadget_config_params,
Felipe Balbi72246da2011-08-19 18:10:58 +03002371};
2372
2373/* -------------------------------------------------------------------------- */
2374
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002375static int dwc3_gadget_init_control_endpoint(struct dwc3_ep *dep)
2376{
2377 struct dwc3 *dwc = dep->dwc;
2378
2379 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
2380 dep->endpoint.maxburst = 1;
2381 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
2382 if (!dep->direction)
Peter Chene81a7012020-08-21 10:55:48 +08002383 dwc->gadget->ep0 = &dep->endpoint;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002384
2385 dep->endpoint.caps.type_control = true;
2386
2387 return 0;
2388}
2389
2390static int dwc3_gadget_init_in_endpoint(struct dwc3_ep *dep)
2391{
2392 struct dwc3 *dwc = dep->dwc;
2393 int mdwidth;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002394 int size;
2395
2396 mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
Thinh Nguyen4244ba02020-04-11 19:20:07 -07002397 if (DWC3_IP_IS(DWC32))
2398 mdwidth += DWC3_GHWPARAMS6_MDWIDTH(dwc->hwparams.hwparams6);
2399
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002400 /* MDWIDTH is represented in bits, we need it in bytes */
2401 mdwidth /= 8;
2402
2403 size = dwc3_readl(dwc->regs, DWC3_GTXFIFOSIZ(dep->number >> 1));
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002404 if (DWC3_IP_IS(DWC3))
Thinh Nguyen586f4332020-01-31 16:59:21 -08002405 size = DWC3_GTXFIFOSIZ_TXFDEP(size);
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002406 else
2407 size = DWC31_GTXFIFOSIZ_TXFDEP(size);
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002408
2409 /* FIFO Depth is in MDWDITH bytes. Multiply */
2410 size *= mdwidth;
2411
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002412 /*
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002413 * To meet performance requirement, a minimum TxFIFO size of 3x
2414 * MaxPacketSize is recommended for endpoints that support burst and a
2415 * minimum TxFIFO size of 2x MaxPacketSize for endpoints that don't
2416 * support burst. Use those numbers and we can calculate the max packet
2417 * limit as below.
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002418 */
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002419 if (dwc->maximum_speed >= USB_SPEED_SUPER)
2420 size /= 3;
2421 else
2422 size /= 2;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002423
2424 usb_ep_set_maxpacket_limit(&dep->endpoint, size);
2425
2426 dep->endpoint.max_streams = 15;
2427 dep->endpoint.ops = &dwc3_gadget_ep_ops;
2428 list_add_tail(&dep->endpoint.ep_list,
Peter Chene81a7012020-08-21 10:55:48 +08002429 &dwc->gadget->ep_list);
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002430 dep->endpoint.caps.type_iso = true;
2431 dep->endpoint.caps.type_bulk = true;
2432 dep->endpoint.caps.type_int = true;
2433
2434 return dwc3_alloc_trb_pool(dep);
2435}
2436
2437static int dwc3_gadget_init_out_endpoint(struct dwc3_ep *dep)
2438{
2439 struct dwc3 *dwc = dep->dwc;
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002440 int mdwidth;
2441 int size;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002442
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002443 mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
Thinh Nguyen4244ba02020-04-11 19:20:07 -07002444 if (DWC3_IP_IS(DWC32))
2445 mdwidth += DWC3_GHWPARAMS6_MDWIDTH(dwc->hwparams.hwparams6);
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002446
2447 /* MDWIDTH is represented in bits, convert to bytes */
2448 mdwidth /= 8;
2449
2450 /* All OUT endpoints share a single RxFIFO space */
2451 size = dwc3_readl(dwc->regs, DWC3_GRXFIFOSIZ(0));
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002452 if (DWC3_IP_IS(DWC3))
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002453 size = DWC3_GRXFIFOSIZ_RXFDEP(size);
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002454 else
2455 size = DWC31_GRXFIFOSIZ_RXFDEP(size);
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002456
2457 /* FIFO depth is in MDWDITH bytes */
2458 size *= mdwidth;
2459
2460 /*
2461 * To meet performance requirement, a minimum recommended RxFIFO size
2462 * is defined as follow:
2463 * RxFIFO size >= (3 x MaxPacketSize) +
2464 * (3 x 8 bytes setup packets size) + (16 bytes clock crossing margin)
2465 *
2466 * Then calculate the max packet limit as below.
2467 */
2468 size -= (3 * 8) + 16;
2469 if (size < 0)
2470 size = 0;
2471 else
2472 size /= 3;
2473
2474 usb_ep_set_maxpacket_limit(&dep->endpoint, size);
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002475 dep->endpoint.max_streams = 15;
2476 dep->endpoint.ops = &dwc3_gadget_ep_ops;
2477 list_add_tail(&dep->endpoint.ep_list,
Peter Chene81a7012020-08-21 10:55:48 +08002478 &dwc->gadget->ep_list);
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002479 dep->endpoint.caps.type_iso = true;
2480 dep->endpoint.caps.type_bulk = true;
2481 dep->endpoint.caps.type_int = true;
2482
2483 return dwc3_alloc_trb_pool(dep);
2484}
2485
2486static int dwc3_gadget_init_endpoint(struct dwc3 *dwc, u8 epnum)
Felipe Balbi72246da2011-08-19 18:10:58 +03002487{
2488 struct dwc3_ep *dep;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002489 bool direction = epnum & 1;
2490 int ret;
2491 u8 num = epnum >> 1;
2492
2493 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
2494 if (!dep)
2495 return -ENOMEM;
2496
2497 dep->dwc = dwc;
2498 dep->number = epnum;
2499 dep->direction = direction;
2500 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
2501 dwc->eps[epnum] = dep;
Thinh Nguyend92021f2018-11-14 22:56:54 -08002502 dep->combo_num = 0;
2503 dep->start_cmd_status = 0;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002504
2505 snprintf(dep->name, sizeof(dep->name), "ep%u%s", num,
2506 direction ? "in" : "out");
2507
2508 dep->endpoint.name = dep->name;
2509
2510 if (!(dep->number > 1)) {
2511 dep->endpoint.desc = &dwc3_gadget_ep0_desc;
2512 dep->endpoint.comp_desc = NULL;
2513 }
2514
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002515 if (num == 0)
2516 ret = dwc3_gadget_init_control_endpoint(dep);
2517 else if (direction)
2518 ret = dwc3_gadget_init_in_endpoint(dep);
2519 else
2520 ret = dwc3_gadget_init_out_endpoint(dep);
2521
2522 if (ret)
2523 return ret;
2524
2525 dep->endpoint.caps.dir_in = direction;
2526 dep->endpoint.caps.dir_out = !direction;
2527
2528 INIT_LIST_HEAD(&dep->pending_list);
2529 INIT_LIST_HEAD(&dep->started_list);
Felipe Balbid5443bb2018-08-01 13:53:29 +03002530 INIT_LIST_HEAD(&dep->cancelled_list);
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002531
2532 return 0;
2533}
2534
2535static int dwc3_gadget_init_endpoints(struct dwc3 *dwc, u8 total)
2536{
Bryan O'Donoghue47d39462017-01-31 20:58:10 +00002537 u8 epnum;
Felipe Balbi72246da2011-08-19 18:10:58 +03002538
Peter Chene81a7012020-08-21 10:55:48 +08002539 INIT_LIST_HEAD(&dwc->gadget->ep_list);
Bryan O'Donoghuef3bcfc72017-01-31 20:58:11 +00002540
Andy Shevchenko46b780d2017-06-12 15:11:25 +03002541 for (epnum = 0; epnum < total; epnum++) {
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002542 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002543
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002544 ret = dwc3_gadget_init_endpoint(dwc, epnum);
2545 if (ret)
2546 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002547 }
2548
2549 return 0;
2550}
2551
2552static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
2553{
2554 struct dwc3_ep *dep;
2555 u8 epnum;
2556
2557 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2558 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002559 if (!dep)
2560 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05302561 /*
2562 * Physical endpoints 0 and 1 are special; they form the
2563 * bi-directional USB endpoint 0.
2564 *
2565 * For those two physical endpoints, we don't allocate a TRB
2566 * pool nor do we add them the endpoints list. Due to that, we
2567 * shouldn't do these two operations otherwise we would end up
2568 * with all sorts of bugs when removing dwc3.ko.
2569 */
2570 if (epnum != 0 && epnum != 1) {
2571 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002572 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05302573 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002574
2575 kfree(dep);
2576 }
2577}
2578
Felipe Balbi72246da2011-08-19 18:10:58 +03002579/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02002580
Felipe Balbi8f608e82018-03-27 10:53:29 +03002581static int dwc3_gadget_ep_reclaim_completed_trb(struct dwc3_ep *dep,
2582 struct dwc3_request *req, struct dwc3_trb *trb,
2583 const struct dwc3_event_depevt *event, int status, int chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302584{
2585 unsigned int count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302586
Felipe Balbidc55c672016-08-12 13:20:32 +03002587 dwc3_ep_inc_deq(dep);
Felipe Balbia9c3ca52016-10-05 14:24:37 +03002588
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002589 trace_dwc3_complete_trb(dep, trb);
Felipe Balbi09fe1f82018-08-01 13:32:07 +03002590 req->num_trbs--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002591
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002592 /*
2593 * If we're in the middle of series of chained TRBs and we
2594 * receive a short transfer along the way, DWC3 will skip
2595 * through all TRBs including the last TRB in the chain (the
2596 * where CHN bit is zero. DWC3 will also avoid clearing HWO
2597 * bit and SW has to do it manually.
2598 *
2599 * We're going to do that here to avoid problems of HW trying
2600 * to use bogus TRBs for transfers.
2601 */
2602 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
2603 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2604
Felipe Balbic6267a52017-01-05 14:58:46 +02002605 /*
Thinh Nguyen6abfa0f2018-11-15 19:03:27 -08002606 * For isochronous transfers, the first TRB in a service interval must
2607 * have the Isoc-First type. Track and report its interval frame number.
2608 */
2609 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
2610 (trb->ctrl & DWC3_TRBCTL_ISOCHRONOUS_FIRST)) {
2611 unsigned int frame_number;
2612
2613 frame_number = DWC3_TRB_CTRL_GET_SID_SOFN(trb->ctrl);
2614 frame_number &= ~(dep->interval - 1);
2615 req->request.frame_number = frame_number;
2616 }
2617
2618 /*
Thinh Nguyena2841f42020-09-24 01:21:36 -07002619 * We use bounce buffer for requests that needs extra TRB or OUT ZLP. If
2620 * this TRB points to the bounce buffer address, it's a MPS alignment
2621 * TRB. Don't add it to req->remaining calculation.
Felipe Balbic6267a52017-01-05 14:58:46 +02002622 */
Thinh Nguyena2841f42020-09-24 01:21:36 -07002623 if (trb->bpl == lower_32_bits(dep->dwc->bounce_addr) &&
2624 trb->bph == upper_32_bits(dep->dwc->bounce_addr)) {
Felipe Balbic6267a52017-01-05 14:58:46 +02002625 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2626 return 1;
2627 }
2628
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302629 count = trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbie62c5bc52016-10-25 13:47:21 +03002630 req->remaining += count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302631
Felipe Balbi35b27192017-03-08 13:56:37 +02002632 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
2633 return 1;
2634
Felipe Balbid80fe1b2018-04-06 11:04:21 +03002635 if (event->status & DEPEVT_STATUS_SHORT && !chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302636 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002637
Anurag Kumar Vulisha5ee85892020-01-27 19:30:46 +00002638 if ((trb->ctrl & DWC3_TRB_CTRL_IOC) ||
2639 (trb->ctrl & DWC3_TRB_CTRL_LST))
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302640 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002641
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302642 return 0;
2643}
2644
Felipe Balbid3692952018-03-29 13:32:10 +03002645static int dwc3_gadget_ep_reclaim_trb_sg(struct dwc3_ep *dep,
2646 struct dwc3_request *req, const struct dwc3_event_depevt *event,
2647 int status)
2648{
2649 struct dwc3_trb *trb = &dep->trb_pool[dep->trb_dequeue];
2650 struct scatterlist *sg = req->sg;
2651 struct scatterlist *s;
2652 unsigned int pending = req->num_pending_sgs;
2653 unsigned int i;
2654 int ret = 0;
2655
2656 for_each_sg(sg, s, pending, i) {
2657 trb = &dep->trb_pool[dep->trb_dequeue];
2658
Felipe Balbid3692952018-03-29 13:32:10 +03002659 req->sg = sg_next(s);
2660 req->num_pending_sgs--;
2661
2662 ret = dwc3_gadget_ep_reclaim_completed_trb(dep, req,
2663 trb, event, status, true);
2664 if (ret)
2665 break;
2666 }
2667
2668 return ret;
2669}
2670
2671static int dwc3_gadget_ep_reclaim_trb_linear(struct dwc3_ep *dep,
2672 struct dwc3_request *req, const struct dwc3_event_depevt *event,
2673 int status)
2674{
2675 struct dwc3_trb *trb = &dep->trb_pool[dep->trb_dequeue];
2676
2677 return dwc3_gadget_ep_reclaim_completed_trb(dep, req, trb,
2678 event, status, false);
2679}
2680
Felipe Balbie0c42ce2018-04-06 15:37:30 +03002681static bool dwc3_gadget_ep_request_completed(struct dwc3_request *req)
2682{
Thinh Nguyen49e05902020-03-31 01:40:35 -07002683 return req->num_pending_sgs == 0;
Felipe Balbie0c42ce2018-04-06 15:37:30 +03002684}
2685
Felipe Balbif38e35d2018-04-06 15:56:35 +03002686static int dwc3_gadget_ep_cleanup_completed_request(struct dwc3_ep *dep,
2687 const struct dwc3_event_depevt *event,
2688 struct dwc3_request *req, int status)
2689{
2690 int ret;
2691
2692 if (req->num_pending_sgs)
2693 ret = dwc3_gadget_ep_reclaim_trb_sg(dep, req, event,
2694 status);
2695 else
2696 ret = dwc3_gadget_ep_reclaim_trb_linear(dep, req, event,
2697 status);
2698
Thinh Nguyen690e5c22020-09-24 01:21:24 -07002699 req->request.actual = req->request.length - req->remaining;
2700
2701 if (!dwc3_gadget_ep_request_completed(req))
2702 goto out;
2703
Felipe Balbi1a22ec62018-08-01 13:15:05 +03002704 if (req->needs_extra_trb) {
Felipe Balbif38e35d2018-04-06 15:56:35 +03002705 ret = dwc3_gadget_ep_reclaim_trb_linear(dep, req, event,
2706 status);
Felipe Balbi1a22ec62018-08-01 13:15:05 +03002707 req->needs_extra_trb = false;
Felipe Balbif38e35d2018-04-06 15:56:35 +03002708 }
2709
Felipe Balbif38e35d2018-04-06 15:56:35 +03002710 dwc3_gadget_giveback(dep, req, status);
2711
2712out:
2713 return ret;
2714}
2715
Felipe Balbi12a3a4a2018-03-29 11:53:40 +03002716static void dwc3_gadget_ep_cleanup_completed_requests(struct dwc3_ep *dep,
Felipe Balbi8f608e82018-03-27 10:53:29 +03002717 const struct dwc3_event_depevt *event, int status)
Felipe Balbi72246da2011-08-19 18:10:58 +03002718{
Felipe Balbi6afbdb52018-04-06 15:49:49 +03002719 struct dwc3_request *req;
2720 struct dwc3_request *tmp;
Felipe Balbi72246da2011-08-19 18:10:58 +03002721
Felipe Balbi6afbdb52018-04-06 15:49:49 +03002722 list_for_each_entry_safe(req, tmp, &dep->started_list, list) {
Felipe Balbifee73e62018-04-06 15:50:29 +03002723 int ret;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002724
Felipe Balbif38e35d2018-04-06 15:56:35 +03002725 ret = dwc3_gadget_ep_cleanup_completed_request(dep, event,
2726 req, status);
Felipe Balbi58f02182018-03-29 12:10:31 +03002727 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03002728 break;
Felipe Balbi31162af2016-08-11 14:38:37 +03002729 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002730}
2731
Thinh Nguyend9feef92020-03-31 01:40:42 -07002732static bool dwc3_gadget_ep_should_continue(struct dwc3_ep *dep)
2733{
2734 struct dwc3_request *req;
2735
2736 if (!list_empty(&dep->pending_list))
2737 return true;
2738
2739 /*
2740 * We only need to check the first entry of the started list. We can
2741 * assume the completed requests are removed from the started list.
2742 */
2743 req = next_request(&dep->started_list);
2744 if (!req)
2745 return false;
2746
2747 return !dwc3_gadget_ep_request_completed(req);
2748}
2749
Felipe Balbiee3638b2018-03-27 11:26:53 +03002750static void dwc3_gadget_endpoint_frame_from_event(struct dwc3_ep *dep,
2751 const struct dwc3_event_depevt *event)
2752{
Felipe Balbif62afb42018-04-11 10:34:34 +03002753 dep->frame_number = event->parameters;
Felipe Balbiee3638b2018-03-27 11:26:53 +03002754}
2755
Thinh Nguyen2e6e9e42020-05-05 19:46:39 -07002756static bool dwc3_gadget_endpoint_trbs_complete(struct dwc3_ep *dep,
2757 const struct dwc3_event_depevt *event, int status)
Felipe Balbi72246da2011-08-19 18:10:58 +03002758{
Felipe Balbi8f608e82018-03-27 10:53:29 +03002759 struct dwc3 *dwc = dep->dwc;
Thinh Nguyen2e6e9e42020-05-05 19:46:39 -07002760 bool no_started_trb = true;
Felipe Balbi6d8a0192018-03-29 12:49:28 +03002761
Felipe Balbi5f2e7972018-03-29 11:10:45 +03002762 dwc3_gadget_ep_cleanup_completed_requests(dep, event, status);
Felipe Balbifae2b902011-10-14 13:00:30 +03002763
Thinh Nguyenb6842d42020-05-05 19:46:33 -07002764 if (dep->flags & DWC3_EP_END_TRANSFER_PENDING)
2765 goto out;
Felipe Balbi6d8a0192018-03-29 12:49:28 +03002766
Michael Grzeschikf5e46aa2020-07-01 20:24:53 +02002767 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
2768 list_empty(&dep->started_list) &&
2769 (list_empty(&dep->pending_list) || status == -EXDEV))
Felipe Balbifae2b902011-10-14 13:00:30 +03002770 dwc3_stop_active_transfer(dep, true, true);
Thinh Nguyend9feef92020-03-31 01:40:42 -07002771 else if (dwc3_gadget_ep_should_continue(dep))
Thinh Nguyen2e6e9e42020-05-05 19:46:39 -07002772 if (__dwc3_gadget_kick_transfer(dep) == 0)
2773 no_started_trb = false;
Felipe Balbifae2b902011-10-14 13:00:30 +03002774
Thinh Nguyenb6842d42020-05-05 19:46:33 -07002775out:
Felipe Balbifae2b902011-10-14 13:00:30 +03002776 /*
2777 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2778 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2779 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002780 if (DWC3_VER_IS_PRIOR(DWC3, 183A)) {
Felipe Balbifae2b902011-10-14 13:00:30 +03002781 u32 reg;
2782 int i;
2783
2784 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05002785 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03002786
2787 if (!(dep->flags & DWC3_EP_ENABLED))
2788 continue;
2789
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002790 if (!list_empty(&dep->started_list))
Thinh Nguyen2e6e9e42020-05-05 19:46:39 -07002791 return no_started_trb;
Felipe Balbifae2b902011-10-14 13:00:30 +03002792 }
2793
2794 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2795 reg |= dwc->u1u2;
2796 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2797
2798 dwc->u1u2 = 0;
2799 }
Thinh Nguyen2e6e9e42020-05-05 19:46:39 -07002800
2801 return no_started_trb;
2802}
2803
2804static void dwc3_gadget_endpoint_transfer_in_progress(struct dwc3_ep *dep,
2805 const struct dwc3_event_depevt *event)
2806{
2807 int status = 0;
2808
2809 if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
2810 dwc3_gadget_endpoint_frame_from_event(dep, event);
2811
2812 if (event->status & DEPEVT_STATUS_BUSERR)
2813 status = -ECONNRESET;
2814
2815 if (event->status & DEPEVT_STATUS_MISSED_ISOC)
2816 status = -EXDEV;
2817
2818 dwc3_gadget_endpoint_trbs_complete(dep, event, status);
Felipe Balbi72246da2011-08-19 18:10:58 +03002819}
2820
Thinh Nguyen3eaecd02020-05-05 19:46:51 -07002821static void dwc3_gadget_endpoint_transfer_complete(struct dwc3_ep *dep,
2822 const struct dwc3_event_depevt *event)
2823{
2824 int status = 0;
2825
2826 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
2827
2828 if (event->status & DEPEVT_STATUS_BUSERR)
2829 status = -ECONNRESET;
2830
Thinh Nguyene0d19562020-05-05 19:46:57 -07002831 if (dwc3_gadget_endpoint_trbs_complete(dep, event, status))
2832 dep->flags &= ~DWC3_EP_WAIT_TRANSFER_COMPLETE;
Felipe Balbi72246da2011-08-19 18:10:58 +03002833}
2834
Felipe Balbi8f608e82018-03-27 10:53:29 +03002835static void dwc3_gadget_endpoint_transfer_not_ready(struct dwc3_ep *dep,
2836 const struct dwc3_event_depevt *event)
Felipe Balbi32033862018-03-27 10:47:48 +03002837{
Felipe Balbiee3638b2018-03-27 11:26:53 +03002838 dwc3_gadget_endpoint_frame_from_event(dep, event);
Thinh Nguyen36f05d32020-03-29 16:13:10 -07002839
2840 /*
2841 * The XferNotReady event is generated only once before the endpoint
2842 * starts. It will be generated again when END_TRANSFER command is
2843 * issued. For some controller versions, the XferNotReady event may be
2844 * generated while the END_TRANSFER command is still in process. Ignore
2845 * it and wait for the next XferNotReady event after the command is
2846 * completed.
2847 */
2848 if (dep->flags & DWC3_EP_END_TRANSFER_PENDING)
2849 return;
2850
Felipe Balbi25abad62018-08-14 10:41:19 +03002851 (void) __dwc3_gadget_start_isoc(dep);
Felipe Balbi32033862018-03-27 10:47:48 +03002852}
2853
Thinh Nguyen8266b082020-07-30 16:29:03 -07002854static void dwc3_gadget_endpoint_command_complete(struct dwc3_ep *dep,
2855 const struct dwc3_event_depevt *event)
2856{
2857 u8 cmd = DEPEVT_PARAMETER_CMD(event->parameters);
2858
2859 if (cmd != DWC3_DEPCMD_ENDTRANSFER)
2860 return;
2861
2862 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
2863 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
2864 dwc3_gadget_ep_cleanup_cancelled_requests(dep);
2865
2866 if (dep->flags & DWC3_EP_PENDING_CLEAR_STALL) {
2867 struct dwc3 *dwc = dep->dwc;
2868
2869 dep->flags &= ~DWC3_EP_PENDING_CLEAR_STALL;
2870 if (dwc3_send_clear_stall_ep_cmd(dep)) {
2871 struct usb_ep *ep0 = &dwc->eps[0]->endpoint;
2872
2873 dev_err(dwc->dev, "failed to clear STALL on %s\n", dep->name);
2874 if (dwc->delayed_status)
2875 __dwc3_gadget_ep0_set_halt(ep0, 1);
2876 return;
2877 }
2878
2879 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
2880 if (dwc->delayed_status)
2881 dwc3_ep0_send_delayed_status(dwc);
2882 }
2883
2884 if ((dep->flags & DWC3_EP_DELAY_START) &&
2885 !usb_endpoint_xfer_isoc(dep->endpoint.desc))
2886 __dwc3_gadget_kick_transfer(dep);
2887
2888 dep->flags &= ~DWC3_EP_DELAY_START;
2889}
2890
Thinh Nguyen140ca4c2020-05-05 19:47:09 -07002891static void dwc3_gadget_endpoint_stream_event(struct dwc3_ep *dep,
2892 const struct dwc3_event_depevt *event)
2893{
2894 struct dwc3 *dwc = dep->dwc;
2895
2896 if (event->status == DEPEVT_STREAMEVT_FOUND) {
2897 dep->flags |= DWC3_EP_FIRST_STREAM_PRIMED;
2898 goto out;
2899 }
2900
2901 /* Note: NoStream rejection event param value is 0 and not 0xFFFF */
2902 switch (event->parameters) {
2903 case DEPEVT_STREAM_PRIME:
2904 /*
2905 * If the host can properly transition the endpoint state from
2906 * idle to prime after a NoStream rejection, there's no need to
2907 * force restarting the endpoint to reinitiate the stream. To
2908 * simplify the check, assume the host follows the USB spec if
2909 * it primed the endpoint more than once.
2910 */
2911 if (dep->flags & DWC3_EP_FORCE_RESTART_STREAM) {
2912 if (dep->flags & DWC3_EP_FIRST_STREAM_PRIMED)
2913 dep->flags &= ~DWC3_EP_FORCE_RESTART_STREAM;
2914 else
2915 dep->flags |= DWC3_EP_FIRST_STREAM_PRIMED;
2916 }
2917
2918 break;
2919 case DEPEVT_STREAM_NOSTREAM:
2920 if ((dep->flags & DWC3_EP_IGNORE_NEXT_NOSTREAM) ||
2921 !(dep->flags & DWC3_EP_FORCE_RESTART_STREAM) ||
2922 !(dep->flags & DWC3_EP_WAIT_TRANSFER_COMPLETE))
2923 break;
2924
2925 /*
2926 * If the host rejects a stream due to no active stream, by the
2927 * USB and xHCI spec, the endpoint will be put back to idle
2928 * state. When the host is ready (buffer added/updated), it will
2929 * prime the endpoint to inform the usb device controller. This
2930 * triggers the device controller to issue ERDY to restart the
2931 * stream. However, some hosts don't follow this and keep the
2932 * endpoint in the idle state. No prime will come despite host
2933 * streams are updated, and the device controller will not be
2934 * triggered to generate ERDY to move the next stream data. To
2935 * workaround this and maintain compatibility with various
2936 * hosts, force to reinitate the stream until the host is ready
2937 * instead of waiting for the host to prime the endpoint.
2938 */
Thinh Nguyenb10e1c22020-05-05 19:47:15 -07002939 if (DWC3_VER_IS_WITHIN(DWC32, 100A, ANY)) {
2940 unsigned int cmd = DWC3_DGCMD_SET_ENDPOINT_PRIME;
2941
2942 dwc3_send_gadget_generic_command(dwc, cmd, dep->number);
2943 } else {
2944 dep->flags |= DWC3_EP_DELAY_START;
2945 dwc3_stop_active_transfer(dep, true, true);
2946 return;
2947 }
2948 break;
Thinh Nguyen140ca4c2020-05-05 19:47:09 -07002949 }
2950
2951out:
2952 dep->flags &= ~DWC3_EP_IGNORE_NEXT_NOSTREAM;
2953}
2954
Felipe Balbi72246da2011-08-19 18:10:58 +03002955static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2956 const struct dwc3_event_depevt *event)
2957{
2958 struct dwc3_ep *dep;
2959 u8 epnum = event->endpoint_number;
2960
2961 dep = dwc->eps[epnum];
2962
Janusz Dziedzicd7fd41c2016-12-08 10:57:34 +01002963 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbi3aec9912019-01-21 13:08:44 +02002964 if (!(dep->flags & DWC3_EP_TRANSFER_STARTED))
Janusz Dziedzicd7fd41c2016-12-08 10:57:34 +01002965 return;
2966
2967 /* Handle only EPCMDCMPLT when EP disabled */
2968 if (event->endpoint_event != DWC3_DEPEVT_EPCMDCMPLT)
2969 return;
2970 }
Felipe Balbi3336abb2012-06-06 09:19:35 +03002971
Felipe Balbi72246da2011-08-19 18:10:58 +03002972 if (epnum == 0 || epnum == 1) {
2973 dwc3_ep0_interrupt(dwc, event);
2974 return;
2975 }
2976
2977 switch (event->endpoint_event) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002978 case DWC3_DEPEVT_XFERINPROGRESS:
Felipe Balbi8f608e82018-03-27 10:53:29 +03002979 dwc3_gadget_endpoint_transfer_in_progress(dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002980 break;
2981 case DWC3_DEPEVT_XFERNOTREADY:
Felipe Balbi8f608e82018-03-27 10:53:29 +03002982 dwc3_gadget_endpoint_transfer_not_ready(dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002983 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002984 case DWC3_DEPEVT_EPCMDCMPLT:
Thinh Nguyen8266b082020-07-30 16:29:03 -07002985 dwc3_gadget_endpoint_command_complete(dep, event);
Baolin Wang76a638f2016-10-31 19:38:36 +08002986 break;
Felipe Balbi742a4ff2018-03-26 13:26:56 +03002987 case DWC3_DEPEVT_XFERCOMPLETE:
Thinh Nguyen3eaecd02020-05-05 19:46:51 -07002988 dwc3_gadget_endpoint_transfer_complete(dep, event);
2989 break;
2990 case DWC3_DEPEVT_STREAMEVT:
Thinh Nguyen140ca4c2020-05-05 19:47:09 -07002991 dwc3_gadget_endpoint_stream_event(dep, event);
2992 break;
Baolin Wang76a638f2016-10-31 19:38:36 +08002993 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbi72246da2011-08-19 18:10:58 +03002994 break;
2995 }
2996}
2997
2998static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2999{
3000 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
3001 spin_unlock(&dwc->lock);
Peter Chene81a7012020-08-21 10:55:48 +08003002 dwc->gadget_driver->disconnect(dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03003003 spin_lock(&dwc->lock);
3004 }
3005}
3006
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06003007static void dwc3_suspend_gadget(struct dwc3 *dwc)
3008{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03003009 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06003010 spin_unlock(&dwc->lock);
Peter Chene81a7012020-08-21 10:55:48 +08003011 dwc->gadget_driver->suspend(dwc->gadget);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06003012 spin_lock(&dwc->lock);
3013 }
3014}
3015
3016static void dwc3_resume_gadget(struct dwc3 *dwc)
3017{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03003018 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06003019 spin_unlock(&dwc->lock);
Peter Chene81a7012020-08-21 10:55:48 +08003020 dwc->gadget_driver->resume(dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06003021 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08003022 }
3023}
3024
3025static void dwc3_reset_gadget(struct dwc3 *dwc)
3026{
3027 if (!dwc->gadget_driver)
3028 return;
3029
Peter Chene81a7012020-08-21 10:55:48 +08003030 if (dwc->gadget->speed != USB_SPEED_UNKNOWN) {
Felipe Balbi8e744752014-11-06 14:27:53 +08003031 spin_unlock(&dwc->lock);
Peter Chene81a7012020-08-21 10:55:48 +08003032 usb_gadget_udc_reset(dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06003033 spin_lock(&dwc->lock);
3034 }
3035}
3036
Felipe Balbic5353b22019-02-13 13:00:54 +02003037static void dwc3_stop_active_transfer(struct dwc3_ep *dep, bool force,
3038 bool interrupt)
Felipe Balbi72246da2011-08-19 18:10:58 +03003039{
Felipe Balbi72246da2011-08-19 18:10:58 +03003040 struct dwc3_gadget_ep_cmd_params params;
3041 u32 cmd;
3042 int ret;
3043
Thinh Nguyenc58d8bf2019-12-18 18:14:44 -08003044 if (!(dep->flags & DWC3_EP_TRANSFER_STARTED) ||
3045 (dep->flags & DWC3_EP_END_TRANSFER_PENDING))
Pratyush Anand3daf74d2012-06-23 02:23:08 +05303046 return;
3047
Pratyush Anand57911502012-07-06 15:19:10 +05303048 /*
3049 * NOTICE: We are violating what the Databook says about the
3050 * EndTransfer command. Ideally we would _always_ wait for the
3051 * EndTransfer Command Completion IRQ, but that's causing too
3052 * much trouble synchronizing between us and gadget driver.
3053 *
3054 * We have discussed this with the IP Provider and it was
Thinh Nguyencf2f8b62019-12-18 18:14:56 -08003055 * suggested to giveback all requests here.
Pratyush Anand57911502012-07-06 15:19:10 +05303056 *
3057 * Note also that a similar handling was tested by Synopsys
3058 * (thanks a lot Paul) and nothing bad has come out of it.
Thinh Nguyencf2f8b62019-12-18 18:14:56 -08003059 * In short, what we're doing is issuing EndTransfer with
3060 * CMDIOC bit set and delay kicking transfer until the
3061 * EndTransfer command had completed.
John Youn06281d42016-08-22 15:39:13 -07003062 *
3063 * As of IP version 3.10a of the DWC_usb3 IP, the controller
3064 * supports a mode to work around the above limitation. The
3065 * software can poll the CMDACT bit in the DEPCMD register
3066 * after issuing a EndTransfer command. This mode is enabled
3067 * by writing GUCTL2[14]. This polling is already done in the
3068 * dwc3_send_gadget_ep_cmd() function so if the mode is
3069 * enabled, the EndTransfer command will have completed upon
Thinh Nguyencf2f8b62019-12-18 18:14:56 -08003070 * returning from this function.
John Youn06281d42016-08-22 15:39:13 -07003071 *
3072 * This mode is NOT available on the DWC_usb31 IP.
Pratyush Anand57911502012-07-06 15:19:10 +05303073 */
3074
Pratyush Anand3daf74d2012-06-23 02:23:08 +05303075 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03003076 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
Felipe Balbic5353b22019-02-13 13:00:54 +02003077 cmd |= interrupt ? DWC3_DEPCMD_CMDIOC : 0;
Felipe Balbib4996a82012-06-06 12:04:13 +03003078 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05303079 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03003080 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05303081 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03003082 dep->resource_index = 0;
John Youn06281d42016-08-22 15:39:13 -07003083
Thinh Nguyen140ca4c2020-05-05 19:47:09 -07003084 /*
3085 * The END_TRANSFER command will cause the controller to generate a
3086 * NoStream Event, and it's not due to the host DP NoStream rejection.
3087 * Ignore the next NoStream event.
3088 */
3089 if (dep->stream_capable)
3090 dep->flags |= DWC3_EP_IGNORE_NEXT_NOSTREAM;
3091
Thinh Nguyend3abda52019-11-27 13:10:47 -08003092 if (!interrupt)
3093 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
Thinh Nguyenc58d8bf2019-12-18 18:14:44 -08003094 else
3095 dep->flags |= DWC3_EP_END_TRANSFER_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03003096}
3097
Felipe Balbi72246da2011-08-19 18:10:58 +03003098static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
3099{
3100 u32 epnum;
3101
3102 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
3103 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03003104 int ret;
3105
3106 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03003107 if (!dep)
3108 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03003109
3110 if (!(dep->flags & DWC3_EP_STALL))
3111 continue;
3112
3113 dep->flags &= ~DWC3_EP_STALL;
3114
John Youn50c763f2016-05-31 17:49:56 -07003115 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03003116 WARN_ON_ONCE(ret);
3117 }
3118}
3119
3120static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
3121{
Felipe Balbic4430a22012-05-24 10:30:01 +03003122 int reg;
3123
Thinh Nguyen1b6009ea2019-10-23 19:15:49 -07003124 dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RX_DET);
3125
Felipe Balbi72246da2011-08-19 18:10:58 +03003126 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3127 reg &= ~DWC3_DCTL_INITU1ENA;
Felipe Balbi72246da2011-08-19 18:10:58 +03003128 reg &= ~DWC3_DCTL_INITU2ENA;
Thinh Nguyen5b738212019-10-23 19:15:43 -07003129 dwc3_gadget_dctl_write_safe(dwc, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03003130
Felipe Balbi72246da2011-08-19 18:10:58 +03003131 dwc3_disconnect_gadget(dwc);
3132
Peter Chene81a7012020-08-21 10:55:48 +08003133 dwc->gadget->speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03003134 dwc->setup_packet_pending = false;
Peter Chene81a7012020-08-21 10:55:48 +08003135 usb_gadget_set_state(dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbifc8bb912016-05-16 13:14:48 +03003136
3137 dwc->connected = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03003138}
3139
Felipe Balbi72246da2011-08-19 18:10:58 +03003140static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
3141{
3142 u32 reg;
3143
Felipe Balbifc8bb912016-05-16 13:14:48 +03003144 dwc->connected = true;
3145
Felipe Balbidf62df52011-10-14 15:11:49 +03003146 /*
3147 * WORKAROUND: DWC3 revisions <1.88a have an issue which
3148 * would cause a missing Disconnect Event if there's a
3149 * pending Setup Packet in the FIFO.
3150 *
3151 * There's no suggested workaround on the official Bug
3152 * report, which states that "unless the driver/application
3153 * is doing any special handling of a disconnect event,
3154 * there is no functional issue".
3155 *
3156 * Unfortunately, it turns out that we _do_ some special
3157 * handling of a disconnect event, namely complete all
3158 * pending transfers, notify gadget driver of the
3159 * disconnection, and so on.
3160 *
3161 * Our suggested workaround is to follow the Disconnect
3162 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06003163 * flag. Such flag gets set whenever we have a SETUP_PENDING
3164 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03003165 * same endpoint.
3166 *
3167 * Refers to:
3168 *
3169 * STAR#9000466709: RTL: Device : Disconnect event not
3170 * generated if setup packet pending in FIFO
3171 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003172 if (DWC3_VER_IS_PRIOR(DWC3, 188A)) {
Felipe Balbidf62df52011-10-14 15:11:49 +03003173 if (dwc->setup_packet_pending)
3174 dwc3_gadget_disconnect_interrupt(dwc);
3175 }
3176
Felipe Balbi8e744752014-11-06 14:27:53 +08003177 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03003178
3179 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3180 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
Thinh Nguyen5b738212019-10-23 19:15:43 -07003181 dwc3_gadget_dctl_write_safe(dwc, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02003182 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03003183 dwc3_clear_stall_all_ep(dwc);
3184
3185 /* Reset device address to zero */
3186 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
3187 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
3188 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03003189}
3190
Felipe Balbi72246da2011-08-19 18:10:58 +03003191static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
3192{
Felipe Balbi72246da2011-08-19 18:10:58 +03003193 struct dwc3_ep *dep;
3194 int ret;
3195 u32 reg;
3196 u8 speed;
3197
Felipe Balbi72246da2011-08-19 18:10:58 +03003198 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
3199 speed = reg & DWC3_DSTS_CONNECTSPD;
3200 dwc->speed = speed;
3201
John Youn5fb6fda2016-11-10 17:23:25 -08003202 /*
3203 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
3204 * each time on Connect Done.
3205 *
3206 * Currently we always use the reset value. If any platform
3207 * wants to set this to a different value, we need to add a
3208 * setting and update GCTL.RAMCLKSEL here.
3209 */
Felipe Balbi72246da2011-08-19 18:10:58 +03003210
3211 switch (speed) {
John Youn2da9ad72016-05-20 16:34:26 -07003212 case DWC3_DSTS_SUPERSPEED_PLUS:
John Youn75808622016-02-05 17:09:13 -08003213 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
Peter Chene81a7012020-08-21 10:55:48 +08003214 dwc->gadget->ep0->maxpacket = 512;
3215 dwc->gadget->speed = USB_SPEED_SUPER_PLUS;
John Youn75808622016-02-05 17:09:13 -08003216 break;
John Youn2da9ad72016-05-20 16:34:26 -07003217 case DWC3_DSTS_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03003218 /*
3219 * WORKAROUND: DWC3 revisions <1.90a have an issue which
3220 * would cause a missing USB3 Reset event.
3221 *
3222 * In such situations, we should force a USB3 Reset
3223 * event by calling our dwc3_gadget_reset_interrupt()
3224 * routine.
3225 *
3226 * Refers to:
3227 *
3228 * STAR#9000483510: RTL: SS : USB3 reset event may
3229 * not be generated always when the link enters poll
3230 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003231 if (DWC3_VER_IS_PRIOR(DWC3, 190A))
Felipe Balbi05870c52011-10-14 14:51:38 +03003232 dwc3_gadget_reset_interrupt(dwc);
3233
Felipe Balbi72246da2011-08-19 18:10:58 +03003234 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
Peter Chene81a7012020-08-21 10:55:48 +08003235 dwc->gadget->ep0->maxpacket = 512;
3236 dwc->gadget->speed = USB_SPEED_SUPER;
Felipe Balbi72246da2011-08-19 18:10:58 +03003237 break;
John Youn2da9ad72016-05-20 16:34:26 -07003238 case DWC3_DSTS_HIGHSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03003239 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
Peter Chene81a7012020-08-21 10:55:48 +08003240 dwc->gadget->ep0->maxpacket = 64;
3241 dwc->gadget->speed = USB_SPEED_HIGH;
Felipe Balbi72246da2011-08-19 18:10:58 +03003242 break;
Roger Quadros9418ee12017-01-03 14:32:09 +02003243 case DWC3_DSTS_FULLSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03003244 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
Peter Chene81a7012020-08-21 10:55:48 +08003245 dwc->gadget->ep0->maxpacket = 64;
3246 dwc->gadget->speed = USB_SPEED_FULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03003247 break;
John Youn2da9ad72016-05-20 16:34:26 -07003248 case DWC3_DSTS_LOWSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03003249 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
Peter Chene81a7012020-08-21 10:55:48 +08003250 dwc->gadget->ep0->maxpacket = 8;
3251 dwc->gadget->speed = USB_SPEED_LOW;
Felipe Balbi72246da2011-08-19 18:10:58 +03003252 break;
3253 }
3254
Peter Chene81a7012020-08-21 10:55:48 +08003255 dwc->eps[1]->endpoint.maxpacket = dwc->gadget->ep0->maxpacket;
Thinh Nguyen61800262018-01-12 18:18:05 -08003256
Pratyush Anand2b758352013-01-14 15:59:31 +05303257 /* Enable USB2 LPM Capability */
3258
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003259 if (!DWC3_VER_IS_WITHIN(DWC3, ANY, 194A) &&
John Youn2da9ad72016-05-20 16:34:26 -07003260 (speed != DWC3_DSTS_SUPERSPEED) &&
3261 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
Pratyush Anand2b758352013-01-14 15:59:31 +05303262 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
3263 reg |= DWC3_DCFG_LPM_CAP;
3264 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
3265
3266 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3267 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
3268
Thinh Nguyen16fe4f32019-08-19 18:35:58 -07003269 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold |
3270 (dwc->is_utmi_l1_suspend << 4));
Pratyush Anand2b758352013-01-14 15:59:31 +05303271
Huang Rui80caf7d2014-10-28 19:54:26 +08003272 /*
3273 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
3274 * DCFG.LPMCap is set, core responses with an ACK and the
3275 * BESL value in the LPM token is less than or equal to LPM
3276 * NYET threshold.
3277 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003278 WARN_ONCE(DWC3_VER_IS_PRIOR(DWC3, 240A) && dwc->has_lpm_erratum,
Masanari Iida9165dab2016-09-17 23:44:17 +09003279 "LPM Erratum not available on dwc3 revisions < 2.40a\n");
Huang Rui80caf7d2014-10-28 19:54:26 +08003280
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003281 if (dwc->has_lpm_erratum && !DWC3_VER_IS_PRIOR(DWC3, 240A))
Thinh Nguyen2e487d22019-04-25 13:55:30 -07003282 reg |= DWC3_DCTL_NYET_THRES(dwc->lpm_nyet_threshold);
Huang Rui80caf7d2014-10-28 19:54:26 +08003283
Thinh Nguyen5b738212019-10-23 19:15:43 -07003284 dwc3_gadget_dctl_write_safe(dwc, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06003285 } else {
3286 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3287 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
Thinh Nguyen5b738212019-10-23 19:15:43 -07003288 dwc3_gadget_dctl_write_safe(dwc, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05303289 }
3290
Felipe Balbi72246da2011-08-19 18:10:58 +03003291 dep = dwc->eps[0];
Felipe Balbia2d23f02018-04-09 12:40:48 +03003292 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_MODIFY);
Felipe Balbi72246da2011-08-19 18:10:58 +03003293 if (ret) {
3294 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
3295 return;
3296 }
3297
3298 dep = dwc->eps[1];
Felipe Balbia2d23f02018-04-09 12:40:48 +03003299 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_MODIFY);
Felipe Balbi72246da2011-08-19 18:10:58 +03003300 if (ret) {
3301 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
3302 return;
3303 }
3304
3305 /*
3306 * Configure PHY via GUSB3PIPECTLn if required.
3307 *
3308 * Update GTXFIFOSIZn
3309 *
3310 * In both cases reset values should be sufficient.
3311 */
3312}
3313
3314static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
3315{
Felipe Balbi72246da2011-08-19 18:10:58 +03003316 /*
3317 * TODO take core out of low power mode when that's
3318 * implemented.
3319 */
3320
Jiebing Liad14d4e2014-12-11 13:26:29 +08003321 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
3322 spin_unlock(&dwc->lock);
Peter Chene81a7012020-08-21 10:55:48 +08003323 dwc->gadget_driver->resume(dwc->gadget);
Jiebing Liad14d4e2014-12-11 13:26:29 +08003324 spin_lock(&dwc->lock);
3325 }
Felipe Balbi72246da2011-08-19 18:10:58 +03003326}
3327
3328static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
3329 unsigned int evtinfo)
3330{
Felipe Balbifae2b902011-10-14 13:00:30 +03003331 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03003332 unsigned int pwropt;
3333
3334 /*
3335 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
3336 * Hibernation mode enabled which would show up when device detects
3337 * host-initiated U3 exit.
3338 *
3339 * In that case, device will generate a Link State Change Interrupt
3340 * from U3 to RESUME which is only necessary if Hibernation is
3341 * configured in.
3342 *
3343 * There are no functional changes due to such spurious event and we
3344 * just need to ignore it.
3345 *
3346 * Refers to:
3347 *
3348 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
3349 * operational mode
3350 */
3351 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003352 if (DWC3_VER_IS_PRIOR(DWC3, 250A) &&
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03003353 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
3354 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
3355 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03003356 return;
3357 }
3358 }
Felipe Balbifae2b902011-10-14 13:00:30 +03003359
3360 /*
3361 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
3362 * on the link partner, the USB session might do multiple entry/exit
3363 * of low power states before a transfer takes place.
3364 *
3365 * Due to this problem, we might experience lower throughput. The
3366 * suggested workaround is to disable DCTL[12:9] bits if we're
3367 * transitioning from U1/U2 to U0 and enable those bits again
3368 * after a transfer completes and there are no pending transfers
3369 * on any of the enabled endpoints.
3370 *
3371 * This is the first half of that workaround.
3372 *
3373 * Refers to:
3374 *
3375 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
3376 * core send LGO_Ux entering U0
3377 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003378 if (DWC3_VER_IS_PRIOR(DWC3, 183A)) {
Felipe Balbifae2b902011-10-14 13:00:30 +03003379 if (next == DWC3_LINK_STATE_U0) {
3380 u32 u1u2;
3381 u32 reg;
3382
3383 switch (dwc->link_state) {
3384 case DWC3_LINK_STATE_U1:
3385 case DWC3_LINK_STATE_U2:
3386 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3387 u1u2 = reg & (DWC3_DCTL_INITU2ENA
3388 | DWC3_DCTL_ACCEPTU2ENA
3389 | DWC3_DCTL_INITU1ENA
3390 | DWC3_DCTL_ACCEPTU1ENA);
3391
3392 if (!dwc->u1u2)
3393 dwc->u1u2 = reg & u1u2;
3394
3395 reg &= ~u1u2;
3396
Thinh Nguyen5b738212019-10-23 19:15:43 -07003397 dwc3_gadget_dctl_write_safe(dwc, reg);
Felipe Balbifae2b902011-10-14 13:00:30 +03003398 break;
3399 default:
3400 /* do nothing */
3401 break;
3402 }
3403 }
3404 }
3405
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06003406 switch (next) {
3407 case DWC3_LINK_STATE_U1:
3408 if (dwc->speed == USB_SPEED_SUPER)
3409 dwc3_suspend_gadget(dwc);
3410 break;
3411 case DWC3_LINK_STATE_U2:
3412 case DWC3_LINK_STATE_U3:
3413 dwc3_suspend_gadget(dwc);
3414 break;
3415 case DWC3_LINK_STATE_RESUME:
3416 dwc3_resume_gadget(dwc);
3417 break;
3418 default:
3419 /* do nothing */
3420 break;
3421 }
3422
Felipe Balbie57ebc12014-04-22 13:20:12 -05003423 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03003424}
3425
Baolin Wang72704f82016-05-16 16:43:53 +08003426static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
3427 unsigned int evtinfo)
3428{
3429 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
3430
3431 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
3432 dwc3_suspend_gadget(dwc);
3433
3434 dwc->link_state = next;
3435}
3436
Felipe Balbie1dadd32014-02-25 14:47:54 -06003437static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
3438 unsigned int evtinfo)
3439{
3440 unsigned int is_ss = evtinfo & BIT(4);
3441
Felipe Balbibfad65e2017-04-19 14:59:27 +03003442 /*
Felipe Balbie1dadd32014-02-25 14:47:54 -06003443 * WORKAROUND: DWC3 revison 2.20a with hibernation support
3444 * have a known issue which can cause USB CV TD.9.23 to fail
3445 * randomly.
3446 *
3447 * Because of this issue, core could generate bogus hibernation
3448 * events which SW needs to ignore.
3449 *
3450 * Refers to:
3451 *
3452 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
3453 * Device Fallback from SuperSpeed
3454 */
3455 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
3456 return;
3457
3458 /* enter hibernation here */
3459}
3460
Felipe Balbi72246da2011-08-19 18:10:58 +03003461static void dwc3_gadget_interrupt(struct dwc3 *dwc,
3462 const struct dwc3_event_devt *event)
3463{
3464 switch (event->type) {
3465 case DWC3_DEVICE_EVENT_DISCONNECT:
3466 dwc3_gadget_disconnect_interrupt(dwc);
3467 break;
3468 case DWC3_DEVICE_EVENT_RESET:
3469 dwc3_gadget_reset_interrupt(dwc);
3470 break;
3471 case DWC3_DEVICE_EVENT_CONNECT_DONE:
3472 dwc3_gadget_conndone_interrupt(dwc);
3473 break;
3474 case DWC3_DEVICE_EVENT_WAKEUP:
3475 dwc3_gadget_wakeup_interrupt(dwc);
3476 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06003477 case DWC3_DEVICE_EVENT_HIBER_REQ:
3478 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
3479 "unexpected hibernation event\n"))
3480 break;
3481
3482 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
3483 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03003484 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
3485 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
3486 break;
3487 case DWC3_DEVICE_EVENT_EOPF:
Baolin Wang72704f82016-05-16 16:43:53 +08003488 /* It changed to be suspend event for version 2.30a and above */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003489 if (!DWC3_VER_IS_PRIOR(DWC3, 230A)) {
Baolin Wang72704f82016-05-16 16:43:53 +08003490 /*
3491 * Ignore suspend event until the gadget enters into
3492 * USB_STATE_CONFIGURED state.
3493 */
Peter Chene81a7012020-08-21 10:55:48 +08003494 if (dwc->gadget->state >= USB_STATE_CONFIGURED)
Baolin Wang72704f82016-05-16 16:43:53 +08003495 dwc3_gadget_suspend_interrupt(dwc,
3496 event->event_info);
3497 }
Felipe Balbi72246da2011-08-19 18:10:58 +03003498 break;
3499 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi72246da2011-08-19 18:10:58 +03003500 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi72246da2011-08-19 18:10:58 +03003501 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi72246da2011-08-19 18:10:58 +03003502 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi72246da2011-08-19 18:10:58 +03003503 break;
3504 default:
Felipe Balbie9f2aa82015-01-27 13:49:28 -06003505 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03003506 }
3507}
3508
3509static void dwc3_process_event_entry(struct dwc3 *dwc,
3510 const union dwc3_event *event)
3511{
Felipe Balbi43c96be2016-09-26 13:23:34 +03003512 trace_dwc3_event(event->raw, dwc);
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05003513
Felipe Balbidfc5e802017-04-26 13:44:51 +03003514 if (!event->type.is_devspec)
3515 dwc3_endpoint_interrupt(dwc, &event->depevt);
3516 else if (event->type.type == DWC3_EVENT_TYPE_DEV)
Felipe Balbi72246da2011-08-19 18:10:58 +03003517 dwc3_gadget_interrupt(dwc, &event->devt);
Felipe Balbidfc5e802017-04-26 13:44:51 +03003518 else
Felipe Balbi72246da2011-08-19 18:10:58 +03003519 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
Felipe Balbi72246da2011-08-19 18:10:58 +03003520}
3521
Felipe Balbidea520a2016-03-30 09:39:34 +03003522static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbif42f2442013-06-12 21:25:08 +03003523{
Felipe Balbidea520a2016-03-30 09:39:34 +03003524 struct dwc3 *dwc = evt->dwc;
Felipe Balbif42f2442013-06-12 21:25:08 +03003525 irqreturn_t ret = IRQ_NONE;
3526 int left;
3527 u32 reg;
3528
Felipe Balbif42f2442013-06-12 21:25:08 +03003529 left = evt->count;
3530
3531 if (!(evt->flags & DWC3_EVENT_PENDING))
3532 return IRQ_NONE;
3533
3534 while (left > 0) {
3535 union dwc3_event event;
3536
John Younebbb2d52016-11-15 13:07:02 +02003537 event.raw = *(u32 *) (evt->cache + evt->lpos);
Felipe Balbif42f2442013-06-12 21:25:08 +03003538
3539 dwc3_process_event_entry(dwc, &event);
3540
3541 /*
3542 * FIXME we wrap around correctly to the next entry as
3543 * almost all entries are 4 bytes in size. There is one
3544 * entry which has 12 bytes which is a regular entry
3545 * followed by 8 bytes data. ATM I don't know how
3546 * things are organized if we get next to the a
3547 * boundary so I worry about that once we try to handle
3548 * that.
3549 */
Felipe Balbicaefe6c2016-11-15 13:05:23 +02003550 evt->lpos = (evt->lpos + 4) % evt->length;
Felipe Balbif42f2442013-06-12 21:25:08 +03003551 left -= 4;
Felipe Balbif42f2442013-06-12 21:25:08 +03003552 }
3553
3554 evt->count = 0;
3555 evt->flags &= ~DWC3_EVENT_PENDING;
3556 ret = IRQ_HANDLED;
3557
3558 /* Unmask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003559 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbif42f2442013-06-12 21:25:08 +03003560 reg &= ~DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003561 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbif42f2442013-06-12 21:25:08 +03003562
John Youncf40b862016-11-14 12:32:43 -08003563 if (dwc->imod_interval) {
3564 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
3565 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
3566 }
3567
Felipe Balbif42f2442013-06-12 21:25:08 +03003568 return ret;
3569}
3570
Felipe Balbidea520a2016-03-30 09:39:34 +03003571static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
Felipe Balbib15a7622011-06-30 16:57:15 +03003572{
Felipe Balbidea520a2016-03-30 09:39:34 +03003573 struct dwc3_event_buffer *evt = _evt;
3574 struct dwc3 *dwc = evt->dwc;
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05003575 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03003576 irqreturn_t ret = IRQ_NONE;
Felipe Balbib15a7622011-06-30 16:57:15 +03003577
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05003578 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbidea520a2016-03-30 09:39:34 +03003579 ret = dwc3_process_event_buf(evt);
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05003580 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03003581
3582 return ret;
3583}
3584
Felipe Balbidea520a2016-03-30 09:39:34 +03003585static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03003586{
Felipe Balbidea520a2016-03-30 09:39:34 +03003587 struct dwc3 *dwc = evt->dwc;
John Younebbb2d52016-11-15 13:07:02 +02003588 u32 amount;
Felipe Balbi72246da2011-08-19 18:10:58 +03003589 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03003590 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03003591
Felipe Balbifc8bb912016-05-16 13:14:48 +03003592 if (pm_runtime_suspended(dwc->dev)) {
3593 pm_runtime_get(dwc->dev);
3594 disable_irq_nosync(dwc->irq_gadget);
3595 dwc->pending_events = true;
3596 return IRQ_HANDLED;
3597 }
3598
Thinh Nguyend325a1d2017-05-11 17:26:47 -07003599 /*
3600 * With PCIe legacy interrupt, test shows that top-half irq handler can
3601 * be called again after HW interrupt deassertion. Check if bottom-half
3602 * irq event handler completes before caching new event to prevent
3603 * losing events.
3604 */
3605 if (evt->flags & DWC3_EVENT_PENDING)
3606 return IRQ_HANDLED;
3607
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003608 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
Felipe Balbi72246da2011-08-19 18:10:58 +03003609 count &= DWC3_GEVNTCOUNT_MASK;
3610 if (!count)
3611 return IRQ_NONE;
3612
Felipe Balbib15a7622011-06-30 16:57:15 +03003613 evt->count = count;
3614 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03003615
Felipe Balbie8adfc32013-06-12 21:11:14 +03003616 /* Mask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003617 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbie8adfc32013-06-12 21:11:14 +03003618 reg |= DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003619 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbie8adfc32013-06-12 21:11:14 +03003620
John Younebbb2d52016-11-15 13:07:02 +02003621 amount = min(count, evt->length - evt->lpos);
3622 memcpy(evt->cache + evt->lpos, evt->buf + evt->lpos, amount);
3623
3624 if (amount < count)
3625 memcpy(evt->cache, evt->buf, count - amount);
3626
John Youn65aca322016-11-15 13:08:59 +02003627 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), count);
3628
Felipe Balbib15a7622011-06-30 16:57:15 +03003629 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03003630}
3631
Felipe Balbidea520a2016-03-30 09:39:34 +03003632static irqreturn_t dwc3_interrupt(int irq, void *_evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03003633{
Felipe Balbidea520a2016-03-30 09:39:34 +03003634 struct dwc3_event_buffer *evt = _evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03003635
Felipe Balbidea520a2016-03-30 09:39:34 +03003636 return dwc3_check_event_buf(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +03003637}
3638
Felipe Balbi6db38122016-10-03 11:27:01 +03003639static int dwc3_gadget_get_irq(struct dwc3 *dwc)
3640{
3641 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
3642 int irq;
3643
Hans de Goedef146b40b2019-10-05 23:04:48 +02003644 irq = platform_get_irq_byname_optional(dwc3_pdev, "peripheral");
Felipe Balbi6db38122016-10-03 11:27:01 +03003645 if (irq > 0)
3646 goto out;
3647
3648 if (irq == -EPROBE_DEFER)
3649 goto out;
3650
Hans de Goedef146b40b2019-10-05 23:04:48 +02003651 irq = platform_get_irq_byname_optional(dwc3_pdev, "dwc_usb3");
Felipe Balbi6db38122016-10-03 11:27:01 +03003652 if (irq > 0)
3653 goto out;
3654
3655 if (irq == -EPROBE_DEFER)
3656 goto out;
3657
3658 irq = platform_get_irq(dwc3_pdev, 0);
3659 if (irq > 0)
3660 goto out;
3661
Felipe Balbi6db38122016-10-03 11:27:01 +03003662 if (!irq)
3663 irq = -EINVAL;
3664
3665out:
3666 return irq;
3667}
3668
Peter Chene81a7012020-08-21 10:55:48 +08003669static void dwc_gadget_release(struct device *dev)
3670{
3671 struct usb_gadget *gadget = container_of(dev, struct usb_gadget, dev);
3672
3673 kfree(gadget);
3674}
3675
Felipe Balbi72246da2011-08-19 18:10:58 +03003676/**
Felipe Balbibfad65e2017-04-19 14:59:27 +03003677 * dwc3_gadget_init - initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08003678 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03003679 *
3680 * Returns 0 on success otherwise negative errno.
3681 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05003682int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03003683{
Felipe Balbi6db38122016-10-03 11:27:01 +03003684 int ret;
3685 int irq;
Peter Chene81a7012020-08-21 10:55:48 +08003686 struct device *dev;
Roger Quadros9522def2016-06-10 14:48:38 +03003687
Felipe Balbi6db38122016-10-03 11:27:01 +03003688 irq = dwc3_gadget_get_irq(dwc);
3689 if (irq < 0) {
3690 ret = irq;
3691 goto err0;
Roger Quadros9522def2016-06-10 14:48:38 +03003692 }
3693
3694 dwc->irq_gadget = irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03003695
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303696 dwc->ep0_trb = dma_alloc_coherent(dwc->sysdev,
3697 sizeof(*dwc->ep0_trb) * 2,
3698 &dwc->ep0_trb_addr, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03003699 if (!dwc->ep0_trb) {
3700 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
3701 ret = -ENOMEM;
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003702 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03003703 }
3704
Felipe Balbi4199c5f2017-04-07 14:09:13 +03003705 dwc->setup_buf = kzalloc(DWC3_EP0_SETUP_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03003706 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03003707 ret = -ENOMEM;
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003708 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03003709 }
3710
Felipe Balbi905dc042017-01-05 14:46:52 +02003711 dwc->bounce = dma_alloc_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE,
3712 &dwc->bounce_addr, GFP_KERNEL);
3713 if (!dwc->bounce) {
3714 ret = -ENOMEM;
Felipe Balbid6e5a542017-04-07 16:34:38 +03003715 goto err2;
Felipe Balbi905dc042017-01-05 14:46:52 +02003716 }
3717
Baolin Wangbb014732016-10-14 17:11:33 +08003718 init_completion(&dwc->ep0_in_setup);
Peter Chene81a7012020-08-21 10:55:48 +08003719 dwc->gadget = kzalloc(sizeof(struct usb_gadget), GFP_KERNEL);
3720 if (!dwc->gadget) {
3721 ret = -ENOMEM;
3722 goto err3;
3723 }
Baolin Wangbb014732016-10-14 17:11:33 +08003724
Peter Chene81a7012020-08-21 10:55:48 +08003725
3726 usb_initialize_gadget(dwc->dev, dwc->gadget, dwc_gadget_release);
3727 dev = &dwc->gadget->dev;
3728 dev->platform_data = dwc;
3729 dwc->gadget->ops = &dwc3_gadget_ops;
3730 dwc->gadget->speed = USB_SPEED_UNKNOWN;
3731 dwc->gadget->sg_supported = true;
3732 dwc->gadget->name = "dwc3-gadget";
3733 dwc->gadget->lpm_capable = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03003734
3735 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003736 * FIXME We might be setting max_speed to <SUPER, however versions
3737 * <2.20a of dwc3 have an issue with metastability (documented
3738 * elsewhere in this driver) which tells us we can't set max speed to
3739 * anything lower than SUPER.
3740 *
3741 * Because gadget.max_speed is only used by composite.c and function
3742 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
3743 * to happen so we avoid sending SuperSpeed Capability descriptor
3744 * together with our BOS descriptor as that could confuse host into
3745 * thinking we can handle super speed.
3746 *
3747 * Note that, in fact, we won't even support GetBOS requests when speed
3748 * is less than super speed because we don't have means, yet, to tell
3749 * composite.c that we are USB 2.0 + LPM ECN.
3750 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003751 if (DWC3_VER_IS_PRIOR(DWC3, 220A) &&
Roger Quadros42bf02e2017-10-31 15:11:55 +02003752 !dwc->dis_metastability_quirk)
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02003753 dev_info(dwc->dev, "changing max_speed on rev %08x\n",
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003754 dwc->revision);
3755
Peter Chene81a7012020-08-21 10:55:48 +08003756 dwc->gadget->max_speed = dwc->maximum_speed;
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003757
3758 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03003759 * REVISIT: Here we should clear all pending IRQs to be
3760 * sure we're starting from a well known location.
3761 */
3762
Bryan O'Donoghuef3bcfc72017-01-31 20:58:11 +00003763 ret = dwc3_gadget_init_endpoints(dwc, dwc->num_eps);
Felipe Balbi72246da2011-08-19 18:10:58 +03003764 if (ret)
Felipe Balbid6e5a542017-04-07 16:34:38 +03003765 goto err4;
Peter Chene81a7012020-08-21 10:55:48 +08003766
3767 ret = usb_add_gadget(dwc->gadget);
3768 if (ret) {
3769 dev_err(dwc->dev, "failed to add gadget\n");
3770 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03003771 }
3772
Peter Chene81a7012020-08-21 10:55:48 +08003773 dwc3_gadget_set_speed(dwc->gadget, dwc->maximum_speed);
Roger Quadros169e3b62019-01-10 17:04:28 +02003774
Felipe Balbi72246da2011-08-19 18:10:58 +03003775 return 0;
Felipe Balbi4199c5f2017-04-07 14:09:13 +03003776
Peter Chene81a7012020-08-21 10:55:48 +08003777err5:
Felipe Balbid6e5a542017-04-07 16:34:38 +03003778 dwc3_gadget_free_endpoints(dwc);
Peter Chene81a7012020-08-21 10:55:48 +08003779err4:
3780 usb_put_gadget(dwc->gadget);
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003781err3:
Felipe Balbid6e5a542017-04-07 16:34:38 +03003782 dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
3783 dwc->bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003784
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003785err2:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003786 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003787
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003788err1:
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303789 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003790 dwc->ep0_trb, dwc->ep0_trb_addr);
3791
Felipe Balbi72246da2011-08-19 18:10:58 +03003792err0:
3793 return ret;
3794}
3795
Felipe Balbi7415f172012-04-30 14:56:33 +03003796/* -------------------------------------------------------------------------- */
3797
Felipe Balbi72246da2011-08-19 18:10:58 +03003798void dwc3_gadget_exit(struct dwc3 *dwc)
3799{
Peter Chene81a7012020-08-21 10:55:48 +08003800 usb_del_gadget_udc(dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03003801 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi905dc042017-01-05 14:46:52 +02003802 dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
Felipe Balbid6e5a542017-04-07 16:34:38 +03003803 dwc->bounce_addr);
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003804 kfree(dwc->setup_buf);
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303805 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbid6e5a542017-04-07 16:34:38 +03003806 dwc->ep0_trb, dwc->ep0_trb_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03003807}
Felipe Balbi7415f172012-04-30 14:56:33 +03003808
Felipe Balbi0b0231a2014-10-07 10:19:23 -05003809int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03003810{
Roger Quadros9772b472016-04-12 11:33:29 +03003811 if (!dwc->gadget_driver)
3812 return 0;
3813
Roger Quadros1551e352017-02-15 14:16:26 +02003814 dwc3_gadget_run_stop(dwc, false, false);
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003815 dwc3_disconnect_gadget(dwc);
3816 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003817
3818 return 0;
3819}
3820
3821int dwc3_gadget_resume(struct dwc3 *dwc)
3822{
Felipe Balbi7415f172012-04-30 14:56:33 +03003823 int ret;
3824
Roger Quadros9772b472016-04-12 11:33:29 +03003825 if (!dwc->gadget_driver)
3826 return 0;
3827
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003828 ret = __dwc3_gadget_start(dwc);
3829 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003830 goto err0;
3831
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003832 ret = dwc3_gadget_run_stop(dwc, true, false);
3833 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003834 goto err1;
3835
Felipe Balbi7415f172012-04-30 14:56:33 +03003836 return 0;
3837
3838err1:
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003839 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003840
3841err0:
3842 return ret;
3843}
Felipe Balbifc8bb912016-05-16 13:14:48 +03003844
3845void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3846{
3847 if (dwc->pending_events) {
3848 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3849 dwc->pending_events = false;
3850 enable_irq(dwc->irq_gadget);
3851 }
3852}