blob: 7b58e0e1e4388eeb2058906e32525c80a037b21b [file] [log] [blame]
Greg Kroah-Hartman5fd54ac2017-11-03 11:28:30 +01001// SPDX-License-Identifier: GPL-2.0
Felipe Balbibfad65e2017-04-19 14:59:27 +03002/*
Felipe Balbi72246da2011-08-19 18:10:58 +03003 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
4 *
5 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03006 *
7 * Authors: Felipe Balbi <balbi@ti.com>,
8 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
Felipe Balbi72246da2011-08-19 18:10:58 +03009 */
10
11#include <linux/kernel.h>
12#include <linux/delay.h>
13#include <linux/slab.h>
14#include <linux/spinlock.h>
15#include <linux/platform_device.h>
16#include <linux/pm_runtime.h>
17#include <linux/interrupt.h>
18#include <linux/io.h>
19#include <linux/list.h>
20#include <linux/dma-mapping.h>
21
22#include <linux/usb/ch9.h>
23#include <linux/usb/gadget.h>
24
Felipe Balbi80977dc2014-08-19 16:37:22 -050025#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030026#include "core.h"
27#include "gadget.h"
28#include "io.h"
29
Felipe Balbid5370102018-08-14 10:42:43 +030030#define DWC3_ALIGN_FRAME(d, n) (((d)->frame_number + ((d)->interval * (n))) \
Felipe Balbif62afb42018-04-11 10:34:34 +030031 & ~((d)->interval - 1))
32
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020033/**
Felipe Balbibfad65e2017-04-19 14:59:27 +030034 * dwc3_gadget_set_test_mode - enables usb2 test modes
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020035 * @dwc: pointer to our context structure
36 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
37 *
Felipe Balbibfad65e2017-04-19 14:59:27 +030038 * Caller should take care of locking. This function will return 0 on
39 * success or -EINVAL if wrong Test Selector is passed.
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020040 */
41int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
42{
43 u32 reg;
44
45 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
46 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
47
48 switch (mode) {
49 case TEST_J:
50 case TEST_K:
51 case TEST_SE0_NAK:
52 case TEST_PACKET:
53 case TEST_FORCE_EN:
54 reg |= mode << 1;
55 break;
56 default:
57 return -EINVAL;
58 }
59
60 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
61
62 return 0;
63}
64
Felipe Balbi8598bde2012-01-02 18:55:57 +020065/**
Felipe Balbibfad65e2017-04-19 14:59:27 +030066 * dwc3_gadget_get_link_state - gets current state of usb link
Paul Zimmerman911f1f82012-04-27 13:35:15 +030067 * @dwc: pointer to our context structure
68 *
69 * Caller should take care of locking. This function will
70 * return the link state on success (>= 0) or -ETIMEDOUT.
71 */
72int dwc3_gadget_get_link_state(struct dwc3 *dwc)
73{
74 u32 reg;
75
76 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
77
78 return DWC3_DSTS_USBLNKST(reg);
79}
80
81/**
Felipe Balbibfad65e2017-04-19 14:59:27 +030082 * dwc3_gadget_set_link_state - sets usb link to a particular state
Felipe Balbi8598bde2012-01-02 18:55:57 +020083 * @dwc: pointer to our context structure
84 * @state: the state to put link into
85 *
86 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080087 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 */
89int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
90{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080091 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020092 u32 reg;
93
Paul Zimmerman802fde92012-04-27 13:10:52 +030094 /*
95 * Wait until device controller is ready. Only applies to 1.94a and
96 * later RTL.
97 */
98 if (dwc->revision >= DWC3_REVISION_194A) {
99 while (--retries) {
100 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
101 if (reg & DWC3_DSTS_DCNRD)
102 udelay(5);
103 else
104 break;
105 }
106
107 if (retries <= 0)
108 return -ETIMEDOUT;
109 }
110
Felipe Balbi8598bde2012-01-02 18:55:57 +0200111 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
112 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
113
114 /* set requested state */
115 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
116 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
117
Paul Zimmerman802fde92012-04-27 13:10:52 +0300118 /*
119 * The following code is racy when called from dwc3_gadget_wakeup,
120 * and is not needed, at least on newer versions
121 */
122 if (dwc->revision >= DWC3_REVISION_194A)
123 return 0;
124
Felipe Balbi8598bde2012-01-02 18:55:57 +0200125 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300126 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200127 while (--retries) {
128 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
129
Felipe Balbi8598bde2012-01-02 18:55:57 +0200130 if (DWC3_DSTS_USBLNKST(reg) == state)
131 return 0;
132
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800133 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200134 }
135
Felipe Balbi8598bde2012-01-02 18:55:57 +0200136 return -ETIMEDOUT;
137}
138
John Youndca01192016-05-19 17:26:05 -0700139/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300140 * dwc3_ep_inc_trb - increment a trb index.
141 * @index: Pointer to the TRB index to increment.
John Youndca01192016-05-19 17:26:05 -0700142 *
143 * The index should never point to the link TRB. After incrementing,
144 * if it is point to the link TRB, wrap around to the beginning. The
145 * link TRB is always at the last TRB entry.
146 */
147static void dwc3_ep_inc_trb(u8 *index)
148{
149 (*index)++;
150 if (*index == (DWC3_TRB_NUM - 1))
151 *index = 0;
152}
153
Felipe Balbibfad65e2017-04-19 14:59:27 +0300154/**
155 * dwc3_ep_inc_enq - increment endpoint's enqueue pointer
156 * @dep: The endpoint whose enqueue pointer we're incrementing
157 */
Felipe Balbief966b92016-04-05 13:09:51 +0300158static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200159{
John Youndca01192016-05-19 17:26:05 -0700160 dwc3_ep_inc_trb(&dep->trb_enqueue);
Felipe Balbief966b92016-04-05 13:09:51 +0300161}
Felipe Balbi457e84b2012-01-18 18:04:09 +0200162
Felipe Balbibfad65e2017-04-19 14:59:27 +0300163/**
164 * dwc3_ep_inc_deq - increment endpoint's dequeue pointer
165 * @dep: The endpoint whose enqueue pointer we're incrementing
166 */
Felipe Balbief966b92016-04-05 13:09:51 +0300167static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
168{
John Youndca01192016-05-19 17:26:05 -0700169 dwc3_ep_inc_trb(&dep->trb_dequeue);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200170}
171
Wei Yongjun69102512018-03-29 02:20:10 +0000172static void dwc3_gadget_del_and_unmap_request(struct dwc3_ep *dep,
Felipe Balbic91815b2018-03-26 13:14:47 +0300173 struct dwc3_request *req, int status)
174{
175 struct dwc3 *dwc = dep->dwc;
176
Felipe Balbic91815b2018-03-26 13:14:47 +0300177 list_del(&req->list);
178 req->remaining = 0;
Jack Phambd6742242019-01-10 12:39:55 -0800179 req->needs_extra_trb = false;
Felipe Balbic91815b2018-03-26 13:14:47 +0300180
181 if (req->request.status == -EINPROGRESS)
182 req->request.status = status;
183
184 if (req->trb)
185 usb_gadget_unmap_request_by_dev(dwc->sysdev,
186 &req->request, req->direction);
187
188 req->trb = NULL;
189 trace_dwc3_gadget_giveback(req);
190
191 if (dep->number > 1)
192 pm_runtime_put(dwc->dev);
193}
194
Felipe Balbibfad65e2017-04-19 14:59:27 +0300195/**
196 * dwc3_gadget_giveback - call struct usb_request's ->complete callback
197 * @dep: The endpoint to whom the request belongs to
198 * @req: The request we're giving back
199 * @status: completion code for the request
200 *
201 * Must be called with controller's lock held and interrupts disabled. This
202 * function will unmap @req and call its ->complete() callback to notify upper
203 * layers that it has completed.
204 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300205void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
206 int status)
207{
208 struct dwc3 *dwc = dep->dwc;
209
Felipe Balbic91815b2018-03-26 13:14:47 +0300210 dwc3_gadget_del_and_unmap_request(dep, req, status);
Felipe Balbia3af5e32019-01-11 12:57:09 +0200211 req->status = DWC3_REQUEST_STATUS_COMPLETED;
Felipe Balbi72246da2011-08-19 18:10:58 +0300212
213 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200214 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300215 spin_lock(&dwc->lock);
216}
217
Felipe Balbibfad65e2017-04-19 14:59:27 +0300218/**
219 * dwc3_send_gadget_generic_command - issue a generic command for the controller
220 * @dwc: pointer to the controller context
221 * @cmd: the command to be issued
222 * @param: command parameter
223 *
224 * Caller should take care of locking. Issue @cmd with a given @param to @dwc
225 * and wait for its completion.
226 */
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500227int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300228{
229 u32 timeout = 500;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300230 int status = 0;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300231 int ret = 0;
Felipe Balbib09bb642012-04-24 16:19:11 +0300232 u32 reg;
233
234 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
235 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
236
237 do {
238 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
239 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi71f7e702016-05-23 14:16:19 +0300240 status = DWC3_DGCMD_STATUS(reg);
241 if (status)
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300242 ret = -EINVAL;
243 break;
Felipe Balbib09bb642012-04-24 16:19:11 +0300244 }
Janusz Dziedzice3aee482016-11-09 11:01:33 +0100245 } while (--timeout);
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300246
247 if (!timeout) {
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300248 ret = -ETIMEDOUT;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300249 status = -ETIMEDOUT;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300250 }
251
Felipe Balbi71f7e702016-05-23 14:16:19 +0300252 trace_dwc3_gadget_generic_cmd(cmd, param, status);
253
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300254 return ret;
Felipe Balbib09bb642012-04-24 16:19:11 +0300255}
256
Felipe Balbic36d8e92016-04-04 12:46:33 +0300257static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
258
Felipe Balbibfad65e2017-04-19 14:59:27 +0300259/**
260 * dwc3_send_gadget_ep_cmd - issue an endpoint command
261 * @dep: the endpoint to which the command is going to be issued
262 * @cmd: the command to be issued
263 * @params: parameters to the command
264 *
265 * Caller should handle locking. This function will issue @cmd with given
266 * @params to @dep and wait for its completion.
267 */
Felipe Balbi2cd47182016-04-12 16:42:43 +0300268int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
269 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi72246da2011-08-19 18:10:58 +0300270{
Felipe Balbi8897a762016-09-22 10:56:08 +0300271 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Felipe Balbi2cd47182016-04-12 16:42:43 +0300272 struct dwc3 *dwc = dep->dwc;
Vincent Pelletier8722e092017-11-30 15:31:06 +0000273 u32 timeout = 1000;
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700274 u32 saved_config = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300275 u32 reg;
276
Felipe Balbi0933df12016-05-23 14:02:33 +0300277 int cmd_status = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300278 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300279
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300280 /*
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700281 * When operating in USB 2.0 speeds (HS/FS), if GUSB2PHYCFG.ENBLSLPM or
282 * GUSB2PHYCFG.SUSPHY is set, it must be cleared before issuing an
283 * endpoint command.
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300284 *
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700285 * Save and clear both GUSB2PHYCFG.ENBLSLPM and GUSB2PHYCFG.SUSPHY
286 * settings. Restore them after the command is completed.
287 *
288 * DWC_usb3 3.30a and DWC_usb31 1.90a programming guide section 3.2.2
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300289 */
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300290 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
291 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
292 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700293 saved_config |= DWC3_GUSB2PHYCFG_SUSPHY;
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300294 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300295 }
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700296
297 if (reg & DWC3_GUSB2PHYCFG_ENBLSLPM) {
298 saved_config |= DWC3_GUSB2PHYCFG_ENBLSLPM;
299 reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
300 }
301
302 if (saved_config)
303 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300304 }
305
Felipe Balbi59999142016-09-22 12:25:28 +0300306 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
Felipe Balbic36d8e92016-04-04 12:46:33 +0300307 int needs_wakeup;
308
309 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
310 dwc->link_state == DWC3_LINK_STATE_U2 ||
311 dwc->link_state == DWC3_LINK_STATE_U3);
312
313 if (unlikely(needs_wakeup)) {
314 ret = __dwc3_gadget_wakeup(dwc);
315 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
316 ret);
317 }
318 }
319
Felipe Balbi2eb88012016-04-12 16:53:39 +0300320 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
321 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
322 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300323
Felipe Balbi8897a762016-09-22 10:56:08 +0300324 /*
325 * Synopsys Databook 2.60a states in section 6.3.2.5.6 of that if we're
326 * not relying on XferNotReady, we can make use of a special "No
327 * Response Update Transfer" command where we should clear both CmdAct
328 * and CmdIOC bits.
329 *
330 * With this, we don't need to wait for command completion and can
331 * straight away issue further commands to the endpoint.
332 *
333 * NOTICE: We're making an assumption that control endpoints will never
334 * make use of Update Transfer command. This is a safe assumption
335 * because we can never have more than one request at a time with
336 * Control Endpoints. If anybody changes that assumption, this chunk
337 * needs to be updated accordingly.
338 */
339 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_UPDATETRANSFER &&
340 !usb_endpoint_xfer_isoc(desc))
341 cmd &= ~(DWC3_DEPCMD_CMDIOC | DWC3_DEPCMD_CMDACT);
342 else
343 cmd |= DWC3_DEPCMD_CMDACT;
344
345 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd);
Felipe Balbi72246da2011-08-19 18:10:58 +0300346 do {
Felipe Balbi2eb88012016-04-12 16:53:39 +0300347 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
Felipe Balbi72246da2011-08-19 18:10:58 +0300348 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi0933df12016-05-23 14:02:33 +0300349 cmd_status = DWC3_DEPCMD_STATUS(reg);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000350
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000351 switch (cmd_status) {
352 case 0:
353 ret = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300354 break;
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000355 case DEPEVT_TRANSFER_NO_RESOURCE:
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000356 ret = -EINVAL;
357 break;
358 case DEPEVT_TRANSFER_BUS_EXPIRY:
359 /*
360 * SW issues START TRANSFER command to
361 * isochronous ep with future frame interval. If
362 * future interval time has already passed when
363 * core receives the command, it will respond
364 * with an error status of 'Bus Expiry'.
365 *
366 * Instead of always returning -EINVAL, let's
367 * give a hint to the gadget driver that this is
368 * the case by returning -EAGAIN.
369 */
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000370 ret = -EAGAIN;
371 break;
372 default:
373 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
374 }
375
Felipe Balbic0ca3242016-04-04 09:11:51 +0300376 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300377 }
Felipe Balbif6bb2252016-05-23 13:53:34 +0300378 } while (--timeout);
Felipe Balbi72246da2011-08-19 18:10:58 +0300379
Felipe Balbif6bb2252016-05-23 13:53:34 +0300380 if (timeout == 0) {
Felipe Balbif6bb2252016-05-23 13:53:34 +0300381 ret = -ETIMEDOUT;
Felipe Balbi0933df12016-05-23 14:02:33 +0300382 cmd_status = -ETIMEDOUT;
Felipe Balbif6bb2252016-05-23 13:53:34 +0300383 }
Felipe Balbic0ca3242016-04-04 09:11:51 +0300384
Felipe Balbi0933df12016-05-23 14:02:33 +0300385 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
386
Felipe Balbiacbfa6c2019-01-21 12:58:27 +0200387 if (ret == 0 && DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
388 dep->flags |= DWC3_EP_TRANSFER_STARTED;
389 dwc3_gadget_ep_get_transfer_index(dep);
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +0300390 }
391
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700392 if (saved_config) {
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300393 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700394 reg |= saved_config;
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300395 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
396 }
397
Felipe Balbic0ca3242016-04-04 09:11:51 +0300398 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300399}
400
John Youn50c763f2016-05-31 17:49:56 -0700401static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
402{
403 struct dwc3 *dwc = dep->dwc;
404 struct dwc3_gadget_ep_cmd_params params;
405 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
406
407 /*
408 * As of core revision 2.60a the recommended programming model
409 * is to set the ClearPendIN bit when issuing a Clear Stall EP
410 * command for IN endpoints. This is to prevent an issue where
411 * some (non-compliant) hosts may not send ACK TPs for pending
412 * IN transfers due to a mishandled error condition. Synopsys
413 * STAR 9000614252.
414 */
Lu Baolu5e6c88d2016-09-09 12:51:27 +0800415 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A) &&
416 (dwc->gadget.speed >= USB_SPEED_SUPER))
John Youn50c763f2016-05-31 17:49:56 -0700417 cmd |= DWC3_DEPCMD_CLEARPENDIN;
418
419 memset(&params, 0, sizeof(params));
420
Felipe Balbi2cd47182016-04-12 16:42:43 +0300421 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Youn50c763f2016-05-31 17:49:56 -0700422}
423
Felipe Balbi72246da2011-08-19 18:10:58 +0300424static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200425 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300426{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300427 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300428
429 return dep->trb_pool_dma + offset;
430}
431
432static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
433{
434 struct dwc3 *dwc = dep->dwc;
435
436 if (dep->trb_pool)
437 return 0;
438
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530439 dep->trb_pool = dma_alloc_coherent(dwc->sysdev,
Felipe Balbi72246da2011-08-19 18:10:58 +0300440 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
441 &dep->trb_pool_dma, GFP_KERNEL);
442 if (!dep->trb_pool) {
443 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
444 dep->name);
445 return -ENOMEM;
446 }
447
448 return 0;
449}
450
451static void dwc3_free_trb_pool(struct dwc3_ep *dep)
452{
453 struct dwc3 *dwc = dep->dwc;
454
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530455 dma_free_coherent(dwc->sysdev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
Felipe Balbi72246da2011-08-19 18:10:58 +0300456 dep->trb_pool, dep->trb_pool_dma);
457
458 dep->trb_pool = NULL;
459 dep->trb_pool_dma = 0;
460}
461
Felipe Balbi20d1d432018-04-09 12:49:02 +0300462static int dwc3_gadget_set_xfer_resource(struct dwc3_ep *dep)
463{
464 struct dwc3_gadget_ep_cmd_params params;
465
466 memset(&params, 0x00, sizeof(params));
467
468 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
469
470 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
471 &params);
472}
John Younc4509602016-02-16 20:10:53 -0800473
474/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300475 * dwc3_gadget_start_config - configure ep resources
John Younc4509602016-02-16 20:10:53 -0800476 * @dep: endpoint that is being enabled
477 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300478 * Issue a %DWC3_DEPCMD_DEPSTARTCFG command to @dep. After the command's
479 * completion, it will set Transfer Resource for all available endpoints.
John Younc4509602016-02-16 20:10:53 -0800480 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300481 * The assignment of transfer resources cannot perfectly follow the data book
482 * due to the fact that the controller driver does not have all knowledge of the
483 * configuration in advance. It is given this information piecemeal by the
484 * composite gadget framework after every SET_CONFIGURATION and
485 * SET_INTERFACE. Trying to follow the databook programming model in this
486 * scenario can cause errors. For two reasons:
John Younc4509602016-02-16 20:10:53 -0800487 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300488 * 1) The databook says to do %DWC3_DEPCMD_DEPSTARTCFG for every
489 * %USB_REQ_SET_CONFIGURATION and %USB_REQ_SET_INTERFACE (8.1.5). This is
490 * incorrect in the scenario of multiple interfaces.
491 *
492 * 2) The databook does not mention doing more %DWC3_DEPCMD_DEPXFERCFG for new
John Younc4509602016-02-16 20:10:53 -0800493 * endpoint on alt setting (8.1.6).
494 *
495 * The following simplified method is used instead:
496 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300497 * All hardware endpoints can be assigned a transfer resource and this setting
498 * will stay persistent until either a core reset or hibernation. So whenever we
499 * do a %DWC3_DEPCMD_DEPSTARTCFG(0) we can go ahead and do
500 * %DWC3_DEPCMD_DEPXFERCFG for every hardware endpoint as well. We are
John Younc4509602016-02-16 20:10:53 -0800501 * guaranteed that there are as many transfer resources as endpoints.
502 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300503 * This function is called for each endpoint when it is being enabled but is
504 * triggered only when called for EP0-out, which always happens first, and which
505 * should only happen in one of the above conditions.
John Younc4509602016-02-16 20:10:53 -0800506 */
Felipe Balbib07c2db2018-04-09 12:46:47 +0300507static int dwc3_gadget_start_config(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300508{
509 struct dwc3_gadget_ep_cmd_params params;
Felipe Balbib07c2db2018-04-09 12:46:47 +0300510 struct dwc3 *dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300511 u32 cmd;
John Younc4509602016-02-16 20:10:53 -0800512 int i;
513 int ret;
514
515 if (dep->number)
516 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300517
518 memset(&params, 0x00, sizeof(params));
John Younc4509602016-02-16 20:10:53 -0800519 cmd = DWC3_DEPCMD_DEPSTARTCFG;
Felipe Balbib07c2db2018-04-09 12:46:47 +0300520 dwc = dep->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300521
Felipe Balbi2cd47182016-04-12 16:42:43 +0300522 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Younc4509602016-02-16 20:10:53 -0800523 if (ret)
524 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300525
John Younc4509602016-02-16 20:10:53 -0800526 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
527 struct dwc3_ep *dep = dwc->eps[i];
528
529 if (!dep)
530 continue;
531
Felipe Balbib07c2db2018-04-09 12:46:47 +0300532 ret = dwc3_gadget_set_xfer_resource(dep);
John Younc4509602016-02-16 20:10:53 -0800533 if (ret)
534 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300535 }
536
537 return 0;
538}
539
Felipe Balbib07c2db2018-04-09 12:46:47 +0300540static int dwc3_gadget_set_ep_config(struct dwc3_ep *dep, unsigned int action)
Felipe Balbi72246da2011-08-19 18:10:58 +0300541{
John Youn39ebb052016-11-09 16:36:28 -0800542 const struct usb_ss_ep_comp_descriptor *comp_desc;
543 const struct usb_endpoint_descriptor *desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300544 struct dwc3_gadget_ep_cmd_params params;
Felipe Balbib07c2db2018-04-09 12:46:47 +0300545 struct dwc3 *dwc = dep->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300546
John Youn39ebb052016-11-09 16:36:28 -0800547 comp_desc = dep->endpoint.comp_desc;
548 desc = dep->endpoint.desc;
549
Felipe Balbi72246da2011-08-19 18:10:58 +0300550 memset(&params, 0x00, sizeof(params));
551
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300552 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900553 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
554
555 /* Burst size is only needed in SuperSpeed mode */
John Younee5cd412016-02-05 17:08:45 -0800556 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
Felipe Balbi676e3492016-04-26 10:49:07 +0300557 u32 burst = dep->endpoint.maxburst;
Felipe Balbi676e3492016-04-26 10:49:07 +0300558 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
Chanho Parkd2e9a132012-08-31 16:54:07 +0900559 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300560
Felipe Balbia2d23f02018-04-09 12:40:48 +0300561 params.param0 |= action;
562 if (action == DWC3_DEPCFG_ACTION_RESTORE)
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600563 params.param2 |= dep->saved_state;
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600564
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300565 if (usb_endpoint_xfer_control(desc))
566 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
Felipe Balbi13fa2e62016-05-30 13:40:00 +0300567
568 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
569 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300570
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200571 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300572 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
573 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300574 dep->stream_capable = true;
575 }
576
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500577 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300578 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300579
580 /*
581 * We are doing 1:1 mapping for endpoints, meaning
582 * Physical Endpoints 2 maps to Logical Endpoint 2 and
583 * so on. We consider the direction bit as part of the physical
584 * endpoint number. So USB endpoint 0x81 is 0x03.
585 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300586 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300587
588 /*
589 * We must use the lower 16 TX FIFOs even though
590 * HW might have more
591 */
592 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300593 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300594
595 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300596 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300597 dep->interval = 1 << (desc->bInterval - 1);
598 }
599
Felipe Balbi2cd47182016-04-12 16:42:43 +0300600 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300601}
602
Felipe Balbi72246da2011-08-19 18:10:58 +0300603/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300604 * __dwc3_gadget_ep_enable - initializes a hw endpoint
Felipe Balbi72246da2011-08-19 18:10:58 +0300605 * @dep: endpoint to be initialized
Felipe Balbia2d23f02018-04-09 12:40:48 +0300606 * @action: one of INIT, MODIFY or RESTORE
Felipe Balbi72246da2011-08-19 18:10:58 +0300607 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300608 * Caller should take care of locking. Execute all necessary commands to
609 * initialize a HW endpoint so it can be used by a gadget driver.
Felipe Balbi72246da2011-08-19 18:10:58 +0300610 */
Felipe Balbia2d23f02018-04-09 12:40:48 +0300611static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep, unsigned int action)
Felipe Balbi72246da2011-08-19 18:10:58 +0300612{
John Youn39ebb052016-11-09 16:36:28 -0800613 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300614 struct dwc3 *dwc = dep->dwc;
John Youn39ebb052016-11-09 16:36:28 -0800615
Felipe Balbi72246da2011-08-19 18:10:58 +0300616 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300617 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300618
619 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbib07c2db2018-04-09 12:46:47 +0300620 ret = dwc3_gadget_start_config(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300621 if (ret)
622 return ret;
623 }
624
Felipe Balbib07c2db2018-04-09 12:46:47 +0300625 ret = dwc3_gadget_set_ep_config(dep, action);
Felipe Balbi72246da2011-08-19 18:10:58 +0300626 if (ret)
627 return ret;
628
629 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200630 struct dwc3_trb *trb_st_hw;
631 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300632
Felipe Balbi72246da2011-08-19 18:10:58 +0300633 dep->type = usb_endpoint_type(desc);
634 dep->flags |= DWC3_EP_ENABLED;
635
636 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
637 reg |= DWC3_DALEPENA_EP(dep->number);
638 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
639
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300640 if (usb_endpoint_xfer_control(desc))
Felipe Balbi2870e502016-11-03 13:53:29 +0200641 goto out;
Felipe Balbi72246da2011-08-19 18:10:58 +0300642
John Youn0d257442016-05-19 17:26:08 -0700643 /* Initialize the TRB ring */
644 dep->trb_dequeue = 0;
645 dep->trb_enqueue = 0;
646 memset(dep->trb_pool, 0,
647 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
648
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300649 /* Link TRB. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300650 trb_st_hw = &dep->trb_pool[0];
651
Felipe Balbif6bafc62012-02-06 11:04:53 +0200652 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbif6bafc62012-02-06 11:04:53 +0200653 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
654 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
655 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
656 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300657 }
658
Felipe Balbia97ea992016-09-29 16:28:56 +0300659 /*
660 * Issue StartTransfer here with no-op TRB so we can always rely on No
661 * Response Update Transfer command.
662 */
Anurag Kumar Vulisha26d62b42018-12-01 16:43:27 +0530663 if ((usb_endpoint_xfer_bulk(desc) && !dep->stream_capable) ||
Felipe Balbi52fcc0b2018-03-26 13:19:43 +0300664 usb_endpoint_xfer_int(desc)) {
Felipe Balbia97ea992016-09-29 16:28:56 +0300665 struct dwc3_gadget_ep_cmd_params params;
666 struct dwc3_trb *trb;
667 dma_addr_t trb_dma;
668 u32 cmd;
669
670 memset(&params, 0, sizeof(params));
671 trb = &dep->trb_pool[0];
672 trb_dma = dwc3_trb_dma_offset(dep, trb);
673
674 params.param0 = upper_32_bits(trb_dma);
675 params.param1 = lower_32_bits(trb_dma);
676
677 cmd = DWC3_DEPCMD_STARTTRANSFER;
678
679 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
680 if (ret < 0)
681 return ret;
Felipe Balbia97ea992016-09-29 16:28:56 +0300682 }
683
Felipe Balbi2870e502016-11-03 13:53:29 +0200684out:
685 trace_dwc3_gadget_ep_enable(dep);
686
Felipe Balbi72246da2011-08-19 18:10:58 +0300687 return 0;
688}
689
Felipe Balbic5353b22019-02-13 13:00:54 +0200690static void dwc3_stop_active_transfer(struct dwc3_ep *dep, bool force,
691 bool interrupt);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200692static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300693{
694 struct dwc3_request *req;
695
Felipe Balbic5353b22019-02-13 13:00:54 +0200696 dwc3_stop_active_transfer(dep, true, false);
Felipe Balbi69450c42016-05-30 13:37:02 +0300697
Felipe Balbi0e146022016-06-21 10:32:02 +0300698 /* - giveback all requests to gadget driver */
699 while (!list_empty(&dep->started_list)) {
700 req = next_request(&dep->started_list);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200701
Felipe Balbi0e146022016-06-21 10:32:02 +0300702 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbiea53b882012-02-17 12:10:04 +0200703 }
704
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200705 while (!list_empty(&dep->pending_list)) {
706 req = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300707
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200708 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300709 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300710}
711
712/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300713 * __dwc3_gadget_ep_disable - disables a hw endpoint
Felipe Balbi72246da2011-08-19 18:10:58 +0300714 * @dep: the endpoint to disable
715 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300716 * This function undoes what __dwc3_gadget_ep_enable did and also removes
717 * requests which are currently being processed by the hardware and those which
718 * are not yet scheduled.
719 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200720 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300721 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300722static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
723{
724 struct dwc3 *dwc = dep->dwc;
725 u32 reg;
726
Felipe Balbi2870e502016-11-03 13:53:29 +0200727 trace_dwc3_gadget_ep_disable(dep);
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500728
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200729 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300730
Felipe Balbi687ef982014-04-16 10:30:33 -0500731 /* make sure HW endpoint isn't stalled */
732 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500733 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500734
Felipe Balbi72246da2011-08-19 18:10:58 +0300735 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
736 reg &= ~DWC3_DALEPENA_EP(dep->number);
737 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
738
Felipe Balbi879631a2011-09-30 10:58:47 +0300739 dep->stream_capable = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300740 dep->type = 0;
Felipe Balbi3aec9912019-01-21 13:08:44 +0200741 dep->flags = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300742
John Youn39ebb052016-11-09 16:36:28 -0800743 /* Clear out the ep descriptors for non-ep0 */
744 if (dep->number > 1) {
745 dep->endpoint.comp_desc = NULL;
746 dep->endpoint.desc = NULL;
747 }
748
Felipe Balbi72246da2011-08-19 18:10:58 +0300749 return 0;
750}
751
752/* -------------------------------------------------------------------------- */
753
754static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
755 const struct usb_endpoint_descriptor *desc)
756{
757 return -EINVAL;
758}
759
760static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
761{
762 return -EINVAL;
763}
764
765/* -------------------------------------------------------------------------- */
766
767static int dwc3_gadget_ep_enable(struct usb_ep *ep,
768 const struct usb_endpoint_descriptor *desc)
769{
770 struct dwc3_ep *dep;
771 struct dwc3 *dwc;
772 unsigned long flags;
773 int ret;
774
775 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
776 pr_debug("dwc3: invalid parameters\n");
777 return -EINVAL;
778 }
779
780 if (!desc->wMaxPacketSize) {
781 pr_debug("dwc3: missing wMaxPacketSize\n");
782 return -EINVAL;
783 }
784
785 dep = to_dwc3_ep(ep);
786 dwc = dep->dwc;
787
Felipe Balbi95ca9612015-12-10 13:08:20 -0600788 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
789 "%s is already enabled\n",
790 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300791 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300792
Felipe Balbi72246da2011-08-19 18:10:58 +0300793 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbia2d23f02018-04-09 12:40:48 +0300794 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
Felipe Balbi72246da2011-08-19 18:10:58 +0300795 spin_unlock_irqrestore(&dwc->lock, flags);
796
797 return ret;
798}
799
800static int dwc3_gadget_ep_disable(struct usb_ep *ep)
801{
802 struct dwc3_ep *dep;
803 struct dwc3 *dwc;
804 unsigned long flags;
805 int ret;
806
807 if (!ep) {
808 pr_debug("dwc3: invalid parameters\n");
809 return -EINVAL;
810 }
811
812 dep = to_dwc3_ep(ep);
813 dwc = dep->dwc;
814
Felipe Balbi95ca9612015-12-10 13:08:20 -0600815 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
816 "%s is already disabled\n",
817 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300818 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300819
Felipe Balbi72246da2011-08-19 18:10:58 +0300820 spin_lock_irqsave(&dwc->lock, flags);
821 ret = __dwc3_gadget_ep_disable(dep);
822 spin_unlock_irqrestore(&dwc->lock, flags);
823
824 return ret;
825}
826
827static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
Felipe Balbi0bd0f6d2018-03-26 16:09:00 +0300828 gfp_t gfp_flags)
Felipe Balbi72246da2011-08-19 18:10:58 +0300829{
830 struct dwc3_request *req;
831 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300832
833 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900834 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300835 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300836
Felipe Balbi31a2f5a2018-05-07 15:19:31 +0300837 req->direction = dep->direction;
Felipe Balbi72246da2011-08-19 18:10:58 +0300838 req->epnum = dep->number;
839 req->dep = dep;
Felipe Balbia3af5e32019-01-11 12:57:09 +0200840 req->status = DWC3_REQUEST_STATUS_UNKNOWN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300841
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500842 trace_dwc3_alloc_request(req);
843
Felipe Balbi72246da2011-08-19 18:10:58 +0300844 return &req->request;
845}
846
847static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
848 struct usb_request *request)
849{
850 struct dwc3_request *req = to_dwc3_request(request);
851
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500852 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300853 kfree(req);
854}
855
Felipe Balbi42626912018-04-09 13:01:43 +0300856/**
857 * dwc3_ep_prev_trb - returns the previous TRB in the ring
858 * @dep: The endpoint with the TRB ring
859 * @index: The index of the current TRB in the ring
860 *
861 * Returns the TRB prior to the one pointed to by the index. If the
862 * index is 0, we will wrap backwards, skip the link TRB, and return
863 * the one just before that.
864 */
865static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
866{
867 u8 tmp = index;
868
869 if (!tmp)
870 tmp = DWC3_TRB_NUM - 1;
871
872 return &dep->trb_pool[tmp - 1];
873}
874
875static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
876{
877 struct dwc3_trb *tmp;
878 u8 trbs_left;
879
880 /*
881 * If enqueue & dequeue are equal than it is either full or empty.
882 *
883 * One way to know for sure is if the TRB right before us has HWO bit
884 * set or not. If it has, then we're definitely full and can't fit any
885 * more transfers in our ring.
886 */
887 if (dep->trb_enqueue == dep->trb_dequeue) {
888 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
889 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
890 return 0;
891
892 return DWC3_TRB_NUM - 1;
893 }
894
895 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
896 trbs_left &= (DWC3_TRB_NUM - 1);
897
898 if (dep->trb_dequeue < dep->trb_enqueue)
899 trbs_left--;
900
901 return trbs_left;
902}
Felipe Balbi2c78c022016-08-12 13:13:10 +0300903
Felipe Balbie49d3cf2017-01-05 14:40:53 +0200904static void __dwc3_prepare_one_trb(struct dwc3_ep *dep, struct dwc3_trb *trb,
905 dma_addr_t dma, unsigned length, unsigned chain, unsigned node,
906 unsigned stream_id, unsigned short_not_ok, unsigned no_interrupt)
Felipe Balbic71fc372011-11-22 11:37:34 +0200907{
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300908 struct dwc3 *dwc = dep->dwc;
909 struct usb_gadget *gadget = &dwc->gadget;
910 enum usb_device_speed speed = gadget->speed;
Felipe Balbic71fc372011-11-22 11:37:34 +0200911
Felipe Balbif6bafc62012-02-06 11:04:53 +0200912 trb->size = DWC3_TRB_SIZE_LENGTH(length);
913 trb->bpl = lower_32_bits(dma);
914 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200915
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200916 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200917 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200918 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200919 break;
920
921 case USB_ENDPOINT_XFER_ISOC:
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300922 if (!node) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530923 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300924
Manu Gautam40d829f2017-07-19 17:07:10 +0530925 /*
926 * USB Specification 2.0 Section 5.9.2 states that: "If
927 * there is only a single transaction in the microframe,
928 * only a DATA0 data packet PID is used. If there are
929 * two transactions per microframe, DATA1 is used for
930 * the first transaction data packet and DATA0 is used
931 * for the second transaction data packet. If there are
932 * three transactions per microframe, DATA2 is used for
933 * the first transaction data packet, DATA1 is used for
934 * the second, and DATA0 is used for the third."
935 *
936 * IOW, we should satisfy the following cases:
937 *
938 * 1) length <= maxpacket
939 * - DATA0
940 *
941 * 2) maxpacket < length <= (2 * maxpacket)
942 * - DATA1, DATA0
943 *
944 * 3) (2 * maxpacket) < length <= (3 * maxpacket)
945 * - DATA2, DATA1, DATA0
946 */
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300947 if (speed == USB_SPEED_HIGH) {
948 struct usb_ep *ep = &dep->endpoint;
Manu Gautamec5bb872017-12-06 12:49:04 +0530949 unsigned int mult = 2;
Manu Gautam40d829f2017-07-19 17:07:10 +0530950 unsigned int maxp = usb_endpoint_maxp(ep->desc);
951
952 if (length <= (2 * maxp))
953 mult--;
954
955 if (length <= maxp)
956 mult--;
957
958 trb->size |= DWC3_TRB_SIZE_PCM1(mult);
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300959 }
960 } else {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530961 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300962 }
Felipe Balbica4d44e2016-03-10 13:53:27 +0200963
964 /* always enable Interrupt on Missed ISOC */
965 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
Felipe Balbic71fc372011-11-22 11:37:34 +0200966 break;
967
968 case USB_ENDPOINT_XFER_BULK:
969 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200970 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +0200971 break;
972 default:
973 /*
974 * This is only possible with faulty memory because we
975 * checked it already :)
976 */
Felipe Balbi0a695d42016-10-07 11:20:01 +0300977 dev_WARN(dwc->dev, "Unknown endpoint type %d\n",
978 usb_endpoint_type(dep->endpoint.desc));
Felipe Balbic71fc372011-11-22 11:37:34 +0200979 }
980
Tejas Joglekar244add82018-12-10 16:08:13 +0530981 /*
982 * Enable Continue on Short Packet
983 * when endpoint is not a stream capable
984 */
Felipe Balbic9508c82016-10-05 14:26:23 +0300985 if (usb_endpoint_dir_out(dep->endpoint.desc)) {
Tejas Joglekar244add82018-12-10 16:08:13 +0530986 if (!dep->stream_capable)
987 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Felipe Balbif3af3652013-12-13 14:19:33 -0600988
Felipe Balbie49d3cf2017-01-05 14:40:53 +0200989 if (short_not_ok)
Felipe Balbic9508c82016-10-05 14:26:23 +0300990 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
991 }
992
Felipe Balbie49d3cf2017-01-05 14:40:53 +0200993 if ((!no_interrupt && !chain) ||
Anurag Kumar Vulishab7a4fbe2018-12-01 16:43:29 +0530994 (dwc3_calc_trbs_left(dep) == 1))
Felipe Balbic9508c82016-10-05 14:26:23 +0300995 trb->ctrl |= DWC3_TRB_CTRL_IOC;
Felipe Balbica4d44e2016-03-10 13:53:27 +0200996
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530997 if (chain)
998 trb->ctrl |= DWC3_TRB_CTRL_CHN;
999
Ido Shayevitz16e78db2012-03-12 20:25:24 +02001000 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001001 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(stream_id);
Felipe Balbif6bafc62012-02-06 11:04:53 +02001002
1003 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001004
Anurag Kumar Vulishab7a4fbe2018-12-01 16:43:29 +05301005 dwc3_ep_inc_enq(dep);
1006
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001007 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +02001008}
1009
John Youn361572b2016-05-19 17:26:17 -07001010/**
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001011 * dwc3_prepare_one_trb - setup one TRB from one request
1012 * @dep: endpoint for which this request is prepared
1013 * @req: dwc3_request pointer
1014 * @chain: should this TRB be chained to the next?
1015 * @node: only for isochronous endpoints. First TRB needs different type.
1016 */
1017static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
1018 struct dwc3_request *req, unsigned chain, unsigned node)
1019{
1020 struct dwc3_trb *trb;
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301021 unsigned int length;
1022 dma_addr_t dma;
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001023 unsigned stream_id = req->request.stream_id;
1024 unsigned short_not_ok = req->request.short_not_ok;
1025 unsigned no_interrupt = req->request.no_interrupt;
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301026
1027 if (req->request.num_sgs > 0) {
1028 length = sg_dma_len(req->start_sg);
1029 dma = sg_dma_address(req->start_sg);
1030 } else {
1031 length = req->request.length;
1032 dma = req->request.dma;
1033 }
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001034
1035 trb = &dep->trb_pool[dep->trb_enqueue];
1036
1037 if (!req->trb) {
1038 dwc3_gadget_move_started_request(req);
1039 req->trb = trb;
1040 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001041 }
1042
Felipe Balbi09fe1f82018-08-01 13:32:07 +03001043 req->num_trbs++;
1044
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001045 __dwc3_prepare_one_trb(dep, trb, dma, length, chain, node,
1046 stream_id, short_not_ok, no_interrupt);
1047}
1048
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001049static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001050 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001051{
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301052 struct scatterlist *sg = req->start_sg;
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001053 struct scatterlist *s;
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001054 int i;
1055
Anurag Kumar Vulishac96e6722018-03-27 16:35:21 +05301056 unsigned int remaining = req->request.num_mapped_sgs
1057 - req->num_queued_sgs;
1058
1059 for_each_sg(sg, s, remaining, i) {
Felipe Balbic6267a52017-01-05 14:58:46 +02001060 unsigned int length = req->request.length;
1061 unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
1062 unsigned int rem = length % maxp;
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001063 unsigned chain = true;
1064
Felipe Balbi4bc48c92016-08-10 16:04:33 +03001065 if (sg_is_last(s))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001066 chain = false;
1067
Felipe Balbic6267a52017-01-05 14:58:46 +02001068 if (rem && usb_endpoint_dir_out(dep->endpoint.desc) && !chain) {
1069 struct dwc3 *dwc = dep->dwc;
1070 struct dwc3_trb *trb;
1071
Felipe Balbi1a22ec62018-08-01 13:15:05 +03001072 req->needs_extra_trb = true;
Felipe Balbic6267a52017-01-05 14:58:46 +02001073
1074 /* prepare normal TRB */
1075 dwc3_prepare_one_trb(dep, req, true, i);
1076
1077 /* Now prepare one extra TRB to align transfer size */
1078 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbi09fe1f82018-08-01 13:32:07 +03001079 req->num_trbs++;
Felipe Balbic6267a52017-01-05 14:58:46 +02001080 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr,
Felipe Balbi2fc6d4b2018-08-01 09:37:34 +03001081 maxp - rem, false, 1,
Felipe Balbic6267a52017-01-05 14:58:46 +02001082 req->request.stream_id,
1083 req->request.short_not_ok,
1084 req->request.no_interrupt);
1085 } else {
1086 dwc3_prepare_one_trb(dep, req, chain, i);
1087 }
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001088
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301089 /*
1090 * There can be a situation where all sgs in sglist are not
1091 * queued because of insufficient trb number. To handle this
1092 * case, update start_sg to next sg to be queued, so that
1093 * we have free trbs we can continue queuing from where we
1094 * previously stopped
1095 */
1096 if (chain)
1097 req->start_sg = sg_next(s);
1098
Anurag Kumar Vulishac96e6722018-03-27 16:35:21 +05301099 req->num_queued_sgs++;
1100
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001101 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001102 break;
1103 }
1104}
1105
1106static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001107 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001108{
Felipe Balbic6267a52017-01-05 14:58:46 +02001109 unsigned int length = req->request.length;
1110 unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
1111 unsigned int rem = length % maxp;
1112
Tejas Joglekar1e19cdc2019-01-22 13:26:51 +05301113 if ((!length || rem) && usb_endpoint_dir_out(dep->endpoint.desc)) {
Felipe Balbic6267a52017-01-05 14:58:46 +02001114 struct dwc3 *dwc = dep->dwc;
1115 struct dwc3_trb *trb;
1116
Felipe Balbi1a22ec62018-08-01 13:15:05 +03001117 req->needs_extra_trb = true;
Felipe Balbic6267a52017-01-05 14:58:46 +02001118
1119 /* prepare normal TRB */
1120 dwc3_prepare_one_trb(dep, req, true, 0);
1121
1122 /* Now prepare one extra TRB to align transfer size */
1123 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbi09fe1f82018-08-01 13:32:07 +03001124 req->num_trbs++;
Felipe Balbic6267a52017-01-05 14:58:46 +02001125 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr, maxp - rem,
Felipe Balbi2fc6d4b2018-08-01 09:37:34 +03001126 false, 1, req->request.stream_id,
Felipe Balbic6267a52017-01-05 14:58:46 +02001127 req->request.short_not_ok,
1128 req->request.no_interrupt);
Felipe Balbid6e5a542017-04-07 16:34:38 +03001129 } else if (req->request.zero && req->request.length &&
Thinh Nguyen4ea438d2018-07-27 18:52:41 -07001130 (IS_ALIGNED(req->request.length, maxp))) {
Felipe Balbid6e5a542017-04-07 16:34:38 +03001131 struct dwc3 *dwc = dep->dwc;
1132 struct dwc3_trb *trb;
1133
Felipe Balbi1a22ec62018-08-01 13:15:05 +03001134 req->needs_extra_trb = true;
Felipe Balbid6e5a542017-04-07 16:34:38 +03001135
1136 /* prepare normal TRB */
1137 dwc3_prepare_one_trb(dep, req, true, 0);
1138
1139 /* Now prepare one extra TRB to handle ZLP */
1140 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbi09fe1f82018-08-01 13:32:07 +03001141 req->num_trbs++;
Felipe Balbid6e5a542017-04-07 16:34:38 +03001142 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr, 0,
Felipe Balbi2fc6d4b2018-08-01 09:37:34 +03001143 false, 1, req->request.stream_id,
Felipe Balbid6e5a542017-04-07 16:34:38 +03001144 req->request.short_not_ok,
1145 req->request.no_interrupt);
Felipe Balbic6267a52017-01-05 14:58:46 +02001146 } else {
1147 dwc3_prepare_one_trb(dep, req, false, 0);
1148 }
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001149}
1150
Felipe Balbi72246da2011-08-19 18:10:58 +03001151/*
1152 * dwc3_prepare_trbs - setup TRBs from requests
1153 * @dep: endpoint for which requests are being prepared
Felipe Balbi72246da2011-08-19 18:10:58 +03001154 *
Paul Zimmerman1d046792012-02-15 18:56:56 -08001155 * The function goes through the requests list and sets up TRBs for the
1156 * transfers. The function returns once there are no more TRBs available or
1157 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +03001158 */
Felipe Balbic4233572016-05-12 14:08:34 +03001159static void dwc3_prepare_trbs(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001160{
Felipe Balbi68e823e2011-11-28 12:25:01 +02001161 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +03001162
1163 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
1164
Felipe Balbid86c5a62016-10-25 13:48:52 +03001165 /*
1166 * We can get in a situation where there's a request in the started list
1167 * but there weren't enough TRBs to fully kick it in the first time
1168 * around, so it has been waiting for more TRBs to be freed up.
1169 *
1170 * In that case, we should check if we have a request with pending_sgs
1171 * in the started list and prepare TRBs for that request first,
1172 * otherwise we will prepare TRBs completely out of order and that will
1173 * break things.
1174 */
1175 list_for_each_entry(req, &dep->started_list, list) {
1176 if (req->num_pending_sgs > 0)
1177 dwc3_prepare_one_trb_sg(dep, req);
1178
1179 if (!dwc3_calc_trbs_left(dep))
1180 return;
1181 }
1182
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001183 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
Felipe Balbicdb55b32017-05-17 13:21:14 +03001184 struct dwc3 *dwc = dep->dwc;
1185 int ret;
1186
1187 ret = usb_gadget_map_request_by_dev(dwc->sysdev, &req->request,
1188 dep->direction);
1189 if (ret)
1190 return;
1191
1192 req->sg = req->request.sg;
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301193 req->start_sg = req->sg;
Anurag Kumar Vulishac96e6722018-03-27 16:35:21 +05301194 req->num_queued_sgs = 0;
Felipe Balbicdb55b32017-05-17 13:21:14 +03001195 req->num_pending_sgs = req->request.num_mapped_sgs;
1196
Felipe Balbi1f512112016-08-12 13:17:27 +03001197 if (req->num_pending_sgs > 0)
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001198 dwc3_prepare_one_trb_sg(dep, req);
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001199 else
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001200 dwc3_prepare_one_trb_linear(dep, req);
Felipe Balbi72246da2011-08-19 18:10:58 +03001201
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001202 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001203 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03001204 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001205}
1206
Felipe Balbi7fdca762017-09-05 14:41:34 +03001207static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001208{
1209 struct dwc3_gadget_ep_cmd_params params;
1210 struct dwc3_request *req;
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001211 int starting;
Felipe Balbi72246da2011-08-19 18:10:58 +03001212 int ret;
1213 u32 cmd;
1214
Felipe Balbiccb94eb2017-09-05 14:28:46 +03001215 if (!dwc3_calc_trbs_left(dep))
1216 return 0;
1217
Felipe Balbi1912cbc2018-03-29 11:08:46 +03001218 starting = !(dep->flags & DWC3_EP_TRANSFER_STARTED);
Felipe Balbi72246da2011-08-19 18:10:58 +03001219
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001220 dwc3_prepare_trbs(dep);
1221 req = next_request(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001222 if (!req) {
1223 dep->flags |= DWC3_EP_PENDING_REQUEST;
1224 return 0;
1225 }
1226
1227 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +03001228
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001229 if (starting) {
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301230 params.param0 = upper_32_bits(req->trb_dma);
1231 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbi7fdca762017-09-05 14:41:34 +03001232 cmd = DWC3_DEPCMD_STARTTRANSFER;
1233
Anurag Kumar Vulishaa7351802018-12-01 16:43:25 +05301234 if (dep->stream_capable)
1235 cmd |= DWC3_DEPCMD_PARAM(req->request.stream_id);
1236
Felipe Balbi7fdca762017-09-05 14:41:34 +03001237 if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
1238 cmd |= DWC3_DEPCMD_PARAM(dep->frame_number);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301239 } else {
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001240 cmd = DWC3_DEPCMD_UPDATETRANSFER |
1241 DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301242 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001243
Felipe Balbi2cd47182016-04-12 16:42:43 +03001244 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001245 if (ret < 0) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001246 /*
1247 * FIXME we need to iterate over the list of requests
1248 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -08001249 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +03001250 */
Janusz Dziedzicce3fc8b2016-11-09 11:01:32 +01001251 if (req->trb)
1252 memset(req->trb, 0, sizeof(struct dwc3_trb));
Felipe Balbic91815b2018-03-26 13:14:47 +03001253 dwc3_gadget_del_and_unmap_request(dep, req, ret);
Felipe Balbi72246da2011-08-19 18:10:58 +03001254 return ret;
1255 }
1256
Felipe Balbi72246da2011-08-19 18:10:58 +03001257 return 0;
1258}
1259
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +03001260static int __dwc3_gadget_get_frame(struct dwc3 *dwc)
1261{
1262 u32 reg;
1263
1264 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1265 return DWC3_DSTS_SOFFN(reg);
1266}
1267
Thinh Nguyend92021f2018-11-14 22:56:54 -08001268/**
1269 * dwc3_gadget_start_isoc_quirk - workaround invalid frame number
1270 * @dep: isoc endpoint
1271 *
1272 * This function tests for the correct combination of BIT[15:14] from the 16-bit
1273 * microframe number reported by the XferNotReady event for the future frame
1274 * number to start the isoc transfer.
1275 *
1276 * In DWC_usb31 version 1.70a-ea06 and prior, for highspeed and fullspeed
1277 * isochronous IN, BIT[15:14] of the 16-bit microframe number reported by the
1278 * XferNotReady event are invalid. The driver uses this number to schedule the
1279 * isochronous transfer and passes it to the START TRANSFER command. Because
1280 * this number is invalid, the command may fail. If BIT[15:14] matches the
1281 * internal 16-bit microframe, the START TRANSFER command will pass and the
1282 * transfer will start at the scheduled time, if it is off by 1, the command
1283 * will still pass, but the transfer will start 2 seconds in the future. For all
1284 * other conditions, the START TRANSFER command will fail with bus-expiry.
1285 *
1286 * In order to workaround this issue, we can test for the correct combination of
1287 * BIT[15:14] by sending START TRANSFER commands with different values of
1288 * BIT[15:14]: 'b00, 'b01, 'b10, and 'b11. Each combination is 2^14 uframe apart
1289 * (or 2 seconds). 4 seconds into the future will result in a bus-expiry status.
1290 * As the result, within the 4 possible combinations for BIT[15:14], there will
1291 * be 2 successful and 2 failure START COMMAND status. One of the 2 successful
1292 * command status will result in a 2-second delay start. The smaller BIT[15:14]
1293 * value is the correct combination.
1294 *
1295 * Since there are only 4 outcomes and the results are ordered, we can simply
1296 * test 2 START TRANSFER commands with BIT[15:14] combinations 'b00 and 'b01 to
1297 * deduce the smaller successful combination.
1298 *
1299 * Let test0 = test status for combination 'b00 and test1 = test status for 'b01
1300 * of BIT[15:14]. The correct combination is as follow:
1301 *
1302 * if test0 fails and test1 passes, BIT[15:14] is 'b01
1303 * if test0 fails and test1 fails, BIT[15:14] is 'b10
1304 * if test0 passes and test1 fails, BIT[15:14] is 'b11
1305 * if test0 passes and test1 passes, BIT[15:14] is 'b00
1306 *
1307 * Synopsys STAR 9001202023: Wrong microframe number for isochronous IN
1308 * endpoints.
1309 */
Felipe Balbi25abad62018-08-14 10:41:19 +03001310static int dwc3_gadget_start_isoc_quirk(struct dwc3_ep *dep)
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301311{
Thinh Nguyend92021f2018-11-14 22:56:54 -08001312 int cmd_status = 0;
1313 bool test0;
1314 bool test1;
1315
1316 while (dep->combo_num < 2) {
1317 struct dwc3_gadget_ep_cmd_params params;
1318 u32 test_frame_number;
1319 u32 cmd;
1320
1321 /*
1322 * Check if we can start isoc transfer on the next interval or
1323 * 4 uframes in the future with BIT[15:14] as dep->combo_num
1324 */
1325 test_frame_number = dep->frame_number & 0x3fff;
1326 test_frame_number |= dep->combo_num << 14;
1327 test_frame_number += max_t(u32, 4, dep->interval);
1328
1329 params.param0 = upper_32_bits(dep->dwc->bounce_addr);
1330 params.param1 = lower_32_bits(dep->dwc->bounce_addr);
1331
1332 cmd = DWC3_DEPCMD_STARTTRANSFER;
1333 cmd |= DWC3_DEPCMD_PARAM(test_frame_number);
1334 cmd_status = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
1335
1336 /* Redo if some other failure beside bus-expiry is received */
1337 if (cmd_status && cmd_status != -EAGAIN) {
1338 dep->start_cmd_status = 0;
1339 dep->combo_num = 0;
Felipe Balbi25abad62018-08-14 10:41:19 +03001340 return 0;
Thinh Nguyend92021f2018-11-14 22:56:54 -08001341 }
1342
1343 /* Store the first test status */
1344 if (dep->combo_num == 0)
1345 dep->start_cmd_status = cmd_status;
1346
1347 dep->combo_num++;
1348
1349 /*
1350 * End the transfer if the START_TRANSFER command is successful
1351 * to wait for the next XferNotReady to test the command again
1352 */
1353 if (cmd_status == 0) {
Felipe Balbic5353b22019-02-13 13:00:54 +02001354 dwc3_stop_active_transfer(dep, true, true);
Felipe Balbi25abad62018-08-14 10:41:19 +03001355 return 0;
Thinh Nguyend92021f2018-11-14 22:56:54 -08001356 }
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301357 }
1358
Thinh Nguyend92021f2018-11-14 22:56:54 -08001359 /* test0 and test1 are both completed at this point */
1360 test0 = (dep->start_cmd_status == 0);
1361 test1 = (cmd_status == 0);
1362
1363 if (!test0 && test1)
1364 dep->combo_num = 1;
1365 else if (!test0 && !test1)
1366 dep->combo_num = 2;
1367 else if (test0 && !test1)
1368 dep->combo_num = 3;
1369 else if (test0 && test1)
1370 dep->combo_num = 0;
1371
1372 dep->frame_number &= 0x3fff;
1373 dep->frame_number |= dep->combo_num << 14;
1374 dep->frame_number += max_t(u32, 4, dep->interval);
1375
1376 /* Reinitialize test variables */
1377 dep->start_cmd_status = 0;
1378 dep->combo_num = 0;
1379
Felipe Balbi25abad62018-08-14 10:41:19 +03001380 return __dwc3_gadget_kick_transfer(dep);
Thinh Nguyend92021f2018-11-14 22:56:54 -08001381}
1382
Felipe Balbi25abad62018-08-14 10:41:19 +03001383static int __dwc3_gadget_start_isoc(struct dwc3_ep *dep)
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301384{
Thinh Nguyend92021f2018-11-14 22:56:54 -08001385 struct dwc3 *dwc = dep->dwc;
Felipe Balbid5370102018-08-14 10:42:43 +03001386 int ret;
1387 int i;
Thinh Nguyend92021f2018-11-14 22:56:54 -08001388
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301389 if (list_empty(&dep->pending_list)) {
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301390 dep->flags |= DWC3_EP_PENDING_REQUEST;
Felipe Balbi25abad62018-08-14 10:41:19 +03001391 return -EAGAIN;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301392 }
1393
Thinh Nguyend92021f2018-11-14 22:56:54 -08001394 if (!dwc->dis_start_transfer_quirk && dwc3_is_usb31(dwc) &&
1395 (dwc->revision <= DWC3_USB31_REVISION_160A ||
1396 (dwc->revision == DWC3_USB31_REVISION_170A &&
1397 dwc->version_type >= DWC31_VERSIONTYPE_EA01 &&
1398 dwc->version_type <= DWC31_VERSIONTYPE_EA06))) {
1399
Felipe Balbi25abad62018-08-14 10:41:19 +03001400 if (dwc->gadget.speed <= USB_SPEED_HIGH && dep->direction)
1401 return dwc3_gadget_start_isoc_quirk(dep);
Thinh Nguyend92021f2018-11-14 22:56:54 -08001402 }
1403
Felipe Balbid5370102018-08-14 10:42:43 +03001404 for (i = 0; i < DWC3_ISOC_MAX_RETRIES; i++) {
1405 dep->frame_number = DWC3_ALIGN_FRAME(dep, i + 1);
1406
1407 ret = __dwc3_gadget_kick_transfer(dep);
1408 if (ret != -EAGAIN)
1409 break;
1410 }
1411
1412 return ret;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301413}
1414
Felipe Balbi72246da2011-08-19 18:10:58 +03001415static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1416{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001417 struct dwc3 *dwc = dep->dwc;
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001418
Felipe Balbibb423982015-11-16 15:31:21 -06001419 if (!dep->endpoint.desc) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001420 dev_err(dwc->dev, "%s: can't queue to disabled endpoint\n",
1421 dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001422 return -ESHUTDOWN;
1423 }
1424
Felipe Balbi04fb3652017-05-17 15:57:45 +03001425 if (WARN(req->dep != dep, "request %pK belongs to '%s'\n",
1426 &req->request, req->dep->name))
Felipe Balbibb423982015-11-16 15:31:21 -06001427 return -EINVAL;
Felipe Balbibb423982015-11-16 15:31:21 -06001428
Felipe Balbib2b6d602019-01-11 12:58:52 +02001429 if (WARN(req->status < DWC3_REQUEST_STATUS_COMPLETED,
1430 "%s: request %pK already in flight\n",
1431 dep->name, &req->request))
1432 return -EINVAL;
1433
Felipe Balbifc8bb912016-05-16 13:14:48 +03001434 pm_runtime_get(dwc->dev);
1435
Felipe Balbi72246da2011-08-19 18:10:58 +03001436 req->request.actual = 0;
1437 req->request.status = -EINPROGRESS;
Felipe Balbi72246da2011-08-19 18:10:58 +03001438
Felipe Balbife84f522015-09-01 09:01:38 -05001439 trace_dwc3_ep_queue(req);
1440
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001441 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbia3af5e32019-01-11 12:57:09 +02001442 req->status = DWC3_REQUEST_STATUS_QUEUED;
Felipe Balbi72246da2011-08-19 18:10:58 +03001443
Felipe Balbid889c232016-09-29 15:44:29 +03001444 /*
1445 * NOTICE: Isochronous endpoints should NEVER be prestarted. We must
1446 * wait for a XferNotReady event so we will know what's the current
1447 * (micro-)frame number.
1448 *
1449 * Without this trick, we are very, very likely gonna get Bus Expiry
1450 * errors which will force us issue EndTransfer command.
1451 */
1452 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbife990ce2018-03-29 13:23:53 +03001453 if (!(dep->flags & DWC3_EP_PENDING_REQUEST) &&
1454 !(dep->flags & DWC3_EP_TRANSFER_STARTED))
Roger Quadrosf1d68262017-04-21 15:58:08 +03001455 return 0;
Felipe Balbife990ce2018-03-29 13:23:53 +03001456
1457 if ((dep->flags & DWC3_EP_PENDING_REQUEST)) {
1458 if (!(dep->flags & DWC3_EP_TRANSFER_STARTED)) {
Felipe Balbi25abad62018-08-14 10:41:19 +03001459 return __dwc3_gadget_start_isoc(dep);
Felipe Balbife990ce2018-03-29 13:23:53 +03001460 }
Felipe Balbi08a36b52016-08-11 14:27:52 +03001461 }
Felipe Balbib511e5e2012-06-06 12:00:50 +03001462 }
1463
Felipe Balbi7fdca762017-09-05 14:41:34 +03001464 return __dwc3_gadget_kick_transfer(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001465}
1466
1467static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1468 gfp_t gfp_flags)
1469{
1470 struct dwc3_request *req = to_dwc3_request(request);
1471 struct dwc3_ep *dep = to_dwc3_ep(ep);
1472 struct dwc3 *dwc = dep->dwc;
1473
1474 unsigned long flags;
1475
1476 int ret;
1477
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001478 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001479 ret = __dwc3_gadget_ep_queue(dep, req);
1480 spin_unlock_irqrestore(&dwc->lock, flags);
1481
1482 return ret;
1483}
1484
Felipe Balbi7746a8d2018-08-01 13:42:29 +03001485static void dwc3_gadget_ep_skip_trbs(struct dwc3_ep *dep, struct dwc3_request *req)
1486{
1487 int i;
1488
1489 /*
1490 * If request was already started, this means we had to
1491 * stop the transfer. With that we also need to ignore
1492 * all TRBs used by the request, however TRBs can only
1493 * be modified after completion of END_TRANSFER
1494 * command. So what we do here is that we wait for
1495 * END_TRANSFER completion and only after that, we jump
1496 * over TRBs by clearing HWO and incrementing dequeue
1497 * pointer.
1498 */
1499 for (i = 0; i < req->num_trbs; i++) {
1500 struct dwc3_trb *trb;
1501
1502 trb = req->trb + i;
1503 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1504 dwc3_ep_inc_deq(dep);
1505 }
Thinh Nguyenc7152762019-02-12 19:39:27 -08001506
1507 req->num_trbs = 0;
Felipe Balbi7746a8d2018-08-01 13:42:29 +03001508}
1509
Felipe Balbid4f1afe2018-08-01 13:54:25 +03001510static void dwc3_gadget_ep_cleanup_cancelled_requests(struct dwc3_ep *dep)
1511{
1512 struct dwc3_request *req;
1513 struct dwc3_request *tmp;
1514
1515 list_for_each_entry_safe(req, tmp, &dep->cancelled_list, list) {
1516 dwc3_gadget_ep_skip_trbs(dep, req);
1517 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1518 }
1519}
1520
Felipe Balbi72246da2011-08-19 18:10:58 +03001521static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1522 struct usb_request *request)
1523{
1524 struct dwc3_request *req = to_dwc3_request(request);
1525 struct dwc3_request *r = NULL;
1526
1527 struct dwc3_ep *dep = to_dwc3_ep(ep);
1528 struct dwc3 *dwc = dep->dwc;
1529
1530 unsigned long flags;
1531 int ret = 0;
1532
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001533 trace_dwc3_ep_dequeue(req);
1534
Felipe Balbi72246da2011-08-19 18:10:58 +03001535 spin_lock_irqsave(&dwc->lock, flags);
1536
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001537 list_for_each_entry(r, &dep->pending_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001538 if (r == req)
1539 break;
1540 }
1541
1542 if (r != req) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001543 list_for_each_entry(r, &dep->started_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001544 if (r == req)
1545 break;
1546 }
1547 if (r == req) {
1548 /* wait until it is processed */
Felipe Balbic5353b22019-02-13 13:00:54 +02001549 dwc3_stop_active_transfer(dep, true, true);
Felipe Balbicf3113d2017-02-17 11:12:44 +02001550
Felipe Balbicf3113d2017-02-17 11:12:44 +02001551 if (!r->trb)
Mayank Rana05645362018-03-23 10:05:33 -07001552 goto out0;
Felipe Balbicf3113d2017-02-17 11:12:44 +02001553
Felipe Balbid4f1afe2018-08-01 13:54:25 +03001554 dwc3_gadget_move_cancelled_request(req);
Felipe Balbi9f455812019-01-21 13:01:16 +02001555 if (dep->flags & DWC3_EP_TRANSFER_STARTED)
1556 goto out0;
1557 else
1558 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001559 }
Felipe Balbi04fb3652017-05-17 15:57:45 +03001560 dev_err(dwc->dev, "request %pK was not queued to %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001561 request, ep->name);
1562 ret = -EINVAL;
1563 goto out0;
1564 }
1565
Felipe Balbi9f455812019-01-21 13:01:16 +02001566out1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001567 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1568
1569out0:
1570 spin_unlock_irqrestore(&dwc->lock, flags);
1571
1572 return ret;
1573}
1574
Felipe Balbi7a608552014-09-24 14:19:52 -05001575int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001576{
1577 struct dwc3_gadget_ep_cmd_params params;
1578 struct dwc3 *dwc = dep->dwc;
1579 int ret;
1580
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001581 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1582 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1583 return -EINVAL;
1584 }
1585
Felipe Balbi72246da2011-08-19 18:10:58 +03001586 memset(&params, 0x00, sizeof(params));
1587
1588 if (value) {
Felipe Balbi69450c42016-05-30 13:37:02 +03001589 struct dwc3_trb *trb;
1590
1591 unsigned transfer_in_flight;
1592 unsigned started;
1593
1594 if (dep->number > 1)
1595 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1596 else
1597 trb = &dwc->ep0_trb[dep->trb_enqueue];
1598
1599 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1600 started = !list_empty(&dep->started_list);
1601
1602 if (!protocol && ((dep->direction && transfer_in_flight) ||
1603 (!dep->direction && started))) {
Felipe Balbi7a608552014-09-24 14:19:52 -05001604 return -EAGAIN;
1605 }
1606
Felipe Balbi2cd47182016-04-12 16:42:43 +03001607 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1608 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001609 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001610 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001611 dep->name);
1612 else
1613 dep->flags |= DWC3_EP_STALL;
1614 } else {
Felipe Balbi2cd47182016-04-12 16:42:43 +03001615
John Youn50c763f2016-05-31 17:49:56 -07001616 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001617 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001618 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001619 dep->name);
1620 else
Alan Sterna535d812013-11-01 12:05:12 -04001621 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001622 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001623
Felipe Balbi72246da2011-08-19 18:10:58 +03001624 return ret;
1625}
1626
1627static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1628{
1629 struct dwc3_ep *dep = to_dwc3_ep(ep);
1630 struct dwc3 *dwc = dep->dwc;
1631
1632 unsigned long flags;
1633
1634 int ret;
1635
1636 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001637 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001638 spin_unlock_irqrestore(&dwc->lock, flags);
1639
1640 return ret;
1641}
1642
1643static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1644{
1645 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001646 struct dwc3 *dwc = dep->dwc;
1647 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001648 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001649
Paul Zimmerman249a4562012-02-24 17:32:16 -08001650 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001651 dep->flags |= DWC3_EP_WEDGE;
1652
Pratyush Anand08f0d962012-06-25 22:40:43 +05301653 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001654 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301655 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001656 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001657 spin_unlock_irqrestore(&dwc->lock, flags);
1658
1659 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001660}
1661
1662/* -------------------------------------------------------------------------- */
1663
1664static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1665 .bLength = USB_DT_ENDPOINT_SIZE,
1666 .bDescriptorType = USB_DT_ENDPOINT,
1667 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1668};
1669
1670static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1671 .enable = dwc3_gadget_ep0_enable,
1672 .disable = dwc3_gadget_ep0_disable,
1673 .alloc_request = dwc3_gadget_ep_alloc_request,
1674 .free_request = dwc3_gadget_ep_free_request,
1675 .queue = dwc3_gadget_ep0_queue,
1676 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301677 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001678 .set_wedge = dwc3_gadget_ep_set_wedge,
1679};
1680
1681static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1682 .enable = dwc3_gadget_ep_enable,
1683 .disable = dwc3_gadget_ep_disable,
1684 .alloc_request = dwc3_gadget_ep_alloc_request,
1685 .free_request = dwc3_gadget_ep_free_request,
1686 .queue = dwc3_gadget_ep_queue,
1687 .dequeue = dwc3_gadget_ep_dequeue,
1688 .set_halt = dwc3_gadget_ep_set_halt,
1689 .set_wedge = dwc3_gadget_ep_set_wedge,
1690};
1691
1692/* -------------------------------------------------------------------------- */
1693
1694static int dwc3_gadget_get_frame(struct usb_gadget *g)
1695{
1696 struct dwc3 *dwc = gadget_to_dwc(g);
Felipe Balbi72246da2011-08-19 18:10:58 +03001697
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +03001698 return __dwc3_gadget_get_frame(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001699}
1700
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001701static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001702{
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001703 int retries;
Felipe Balbi72246da2011-08-19 18:10:58 +03001704
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001705 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001706 u32 reg;
1707
Felipe Balbi72246da2011-08-19 18:10:58 +03001708 u8 link_state;
1709 u8 speed;
1710
Felipe Balbi72246da2011-08-19 18:10:58 +03001711 /*
1712 * According to the Databook Remote wakeup request should
1713 * be issued only when the device is in early suspend state.
1714 *
1715 * We can check that via USB Link State bits in DSTS register.
1716 */
1717 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1718
1719 speed = reg & DWC3_DSTS_CONNECTSPD;
John Younee5cd412016-02-05 17:08:45 -08001720 if ((speed == DWC3_DSTS_SUPERSPEED) ||
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001721 (speed == DWC3_DSTS_SUPERSPEED_PLUS))
Felipe Balbi6b742892016-05-13 10:19:42 +03001722 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001723
1724 link_state = DWC3_DSTS_USBLNKST(reg);
1725
1726 switch (link_state) {
1727 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1728 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1729 break;
1730 default:
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001731 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001732 }
1733
Felipe Balbi8598bde2012-01-02 18:55:57 +02001734 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1735 if (ret < 0) {
1736 dev_err(dwc->dev, "failed to put link in Recovery\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001737 return ret;
Felipe Balbi8598bde2012-01-02 18:55:57 +02001738 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001739
Paul Zimmerman802fde92012-04-27 13:10:52 +03001740 /* Recent versions do this automatically */
1741 if (dwc->revision < DWC3_REVISION_194A) {
1742 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001743 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001744 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1745 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1746 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001747
Paul Zimmerman1d046792012-02-15 18:56:56 -08001748 /* poll until Link State changes to ON */
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001749 retries = 20000;
Felipe Balbi72246da2011-08-19 18:10:58 +03001750
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001751 while (retries--) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001752 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1753
1754 /* in HS, means ON */
1755 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1756 break;
1757 }
1758
1759 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1760 dev_err(dwc->dev, "failed to send remote wakeup\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001761 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001762 }
1763
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001764 return 0;
1765}
1766
1767static int dwc3_gadget_wakeup(struct usb_gadget *g)
1768{
1769 struct dwc3 *dwc = gadget_to_dwc(g);
1770 unsigned long flags;
1771 int ret;
1772
1773 spin_lock_irqsave(&dwc->lock, flags);
1774 ret = __dwc3_gadget_wakeup(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001775 spin_unlock_irqrestore(&dwc->lock, flags);
1776
1777 return ret;
1778}
1779
1780static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1781 int is_selfpowered)
1782{
1783 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001784 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001785
Paul Zimmerman249a4562012-02-24 17:32:16 -08001786 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001787 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001788 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001789
1790 return 0;
1791}
1792
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001793static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001794{
1795 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001796 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001797
Felipe Balbifc8bb912016-05-16 13:14:48 +03001798 if (pm_runtime_suspended(dwc->dev))
1799 return 0;
1800
Felipe Balbi72246da2011-08-19 18:10:58 +03001801 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001802 if (is_on) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001803 if (dwc->revision <= DWC3_REVISION_187A) {
1804 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1805 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1806 }
1807
1808 if (dwc->revision >= DWC3_REVISION_194A)
1809 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1810 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001811
1812 if (dwc->has_hibernation)
1813 reg |= DWC3_DCTL_KEEP_CONNECT;
1814
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001815 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001816 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001817 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001818
1819 if (dwc->has_hibernation && !suspend)
1820 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1821
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001822 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001823 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001824
1825 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1826
1827 do {
1828 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
Felipe Balbib6d4e162016-06-09 16:47:05 +03001829 reg &= DWC3_DSTS_DEVCTRLHLT;
1830 } while (--timeout && !(!is_on ^ !reg));
Felipe Balbif2df6792016-06-09 16:31:34 +03001831
1832 if (!timeout)
1833 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +03001834
Pratyush Anand6f17f742012-07-02 10:21:55 +05301835 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001836}
1837
1838static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1839{
1840 struct dwc3 *dwc = gadget_to_dwc(g);
1841 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301842 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001843
1844 is_on = !!is_on;
1845
Baolin Wangbb014732016-10-14 17:11:33 +08001846 /*
1847 * Per databook, when we want to stop the gadget, if a control transfer
1848 * is still in process, complete it and get the core into setup phase.
1849 */
1850 if (!is_on && dwc->ep0state != EP0_SETUP_PHASE) {
1851 reinit_completion(&dwc->ep0_in_setup);
1852
1853 ret = wait_for_completion_timeout(&dwc->ep0_in_setup,
1854 msecs_to_jiffies(DWC3_PULL_UP_TIMEOUT));
1855 if (ret == 0) {
1856 dev_err(dwc->dev, "timed out waiting for SETUP phase\n");
1857 return -ETIMEDOUT;
1858 }
1859 }
1860
Felipe Balbi72246da2011-08-19 18:10:58 +03001861 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001862 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001863 spin_unlock_irqrestore(&dwc->lock, flags);
1864
Pratyush Anand6f17f742012-07-02 10:21:55 +05301865 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001866}
1867
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001868static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1869{
1870 u32 reg;
1871
1872 /* Enable all but Start and End of Frame IRQs */
1873 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1874 DWC3_DEVTEN_EVNTOVERFLOWEN |
1875 DWC3_DEVTEN_CMDCMPLTEN |
1876 DWC3_DEVTEN_ERRTICERREN |
1877 DWC3_DEVTEN_WKUPEVTEN |
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001878 DWC3_DEVTEN_CONNECTDONEEN |
1879 DWC3_DEVTEN_USBRSTEN |
1880 DWC3_DEVTEN_DISCONNEVTEN);
1881
Felipe Balbi799e9dc2016-09-23 11:20:40 +03001882 if (dwc->revision < DWC3_REVISION_250A)
1883 reg |= DWC3_DEVTEN_ULSTCNGEN;
1884
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001885 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1886}
1887
1888static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1889{
1890 /* mask all interrupts */
1891 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1892}
1893
1894static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03001895static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001896
Felipe Balbi4e994722016-05-13 14:09:59 +03001897/**
Felipe Balbibfad65e2017-04-19 14:59:27 +03001898 * dwc3_gadget_setup_nump - calculate and initialize NUMP field of %DWC3_DCFG
1899 * @dwc: pointer to our context structure
Felipe Balbi4e994722016-05-13 14:09:59 +03001900 *
1901 * The following looks like complex but it's actually very simple. In order to
1902 * calculate the number of packets we can burst at once on OUT transfers, we're
1903 * gonna use RxFIFO size.
1904 *
1905 * To calculate RxFIFO size we need two numbers:
1906 * MDWIDTH = size, in bits, of the internal memory bus
1907 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
1908 *
1909 * Given these two numbers, the formula is simple:
1910 *
1911 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
1912 *
1913 * 24 bytes is for 3x SETUP packets
1914 * 16 bytes is a clock domain crossing tolerance
1915 *
1916 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
1917 */
1918static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
1919{
1920 u32 ram2_depth;
1921 u32 mdwidth;
1922 u32 nump;
1923 u32 reg;
1924
1925 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
1926 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1927
1928 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
1929 nump = min_t(u32, nump, 16);
1930
1931 /* update NumP */
1932 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1933 reg &= ~DWC3_DCFG_NUMP_MASK;
1934 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
1935 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1936}
1937
Felipe Balbid7be2952016-05-04 15:49:37 +03001938static int __dwc3_gadget_start(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001939{
Felipe Balbi72246da2011-08-19 18:10:58 +03001940 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03001941 int ret = 0;
1942 u32 reg;
1943
John Youncf40b862016-11-14 12:32:43 -08001944 /*
1945 * Use IMOD if enabled via dwc->imod_interval. Otherwise, if
1946 * the core supports IMOD, disable it.
1947 */
1948 if (dwc->imod_interval) {
1949 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
1950 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
1951 } else if (dwc3_has_imod(dwc)) {
1952 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), 0);
1953 }
1954
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03001955 /*
1956 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1957 * field instead of letting dwc3 itself calculate that automatically.
1958 *
1959 * This way, we maximize the chances that we'll be able to get several
1960 * bursts of data without going through any sort of endpoint throttling.
1961 */
1962 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
Thinh Nguyen01b0e2c2018-03-16 15:34:13 -07001963 if (dwc3_is_usb31(dwc))
1964 reg &= ~DWC31_GRXTHRCFG_PKTCNTSEL;
1965 else
1966 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1967
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03001968 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1969
Felipe Balbi4e994722016-05-13 14:09:59 +03001970 dwc3_gadget_setup_nump(dwc);
1971
Felipe Balbi72246da2011-08-19 18:10:58 +03001972 /* Start with SuperSpeed Default */
1973 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1974
1975 dep = dwc->eps[0];
Felipe Balbia2d23f02018-04-09 12:40:48 +03001976 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
Felipe Balbi72246da2011-08-19 18:10:58 +03001977 if (ret) {
1978 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001979 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001980 }
1981
1982 dep = dwc->eps[1];
Felipe Balbia2d23f02018-04-09 12:40:48 +03001983 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
Felipe Balbi72246da2011-08-19 18:10:58 +03001984 if (ret) {
1985 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001986 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001987 }
1988
1989 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001990 dwc->ep0state = EP0_SETUP_PHASE;
Zeng Tao88b1bb12018-12-26 19:22:00 +08001991 dwc->link_state = DWC3_LINK_STATE_SS_DIS;
Felipe Balbi72246da2011-08-19 18:10:58 +03001992 dwc3_ep0_out_start(dwc);
1993
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001994 dwc3_gadget_enable_irq(dwc);
1995
Felipe Balbid7be2952016-05-04 15:49:37 +03001996 return 0;
1997
1998err1:
1999 __dwc3_gadget_ep_disable(dwc->eps[0]);
2000
2001err0:
2002 return ret;
2003}
2004
2005static int dwc3_gadget_start(struct usb_gadget *g,
2006 struct usb_gadget_driver *driver)
2007{
2008 struct dwc3 *dwc = gadget_to_dwc(g);
2009 unsigned long flags;
2010 int ret = 0;
2011 int irq;
2012
Roger Quadros9522def2016-06-10 14:48:38 +03002013 irq = dwc->irq_gadget;
Felipe Balbid7be2952016-05-04 15:49:37 +03002014 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
2015 IRQF_SHARED, "dwc3", dwc->ev_buf);
2016 if (ret) {
2017 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
2018 irq, ret);
2019 goto err0;
2020 }
2021
2022 spin_lock_irqsave(&dwc->lock, flags);
2023 if (dwc->gadget_driver) {
2024 dev_err(dwc->dev, "%s is already bound to %s\n",
2025 dwc->gadget.name,
2026 dwc->gadget_driver->driver.name);
2027 ret = -EBUSY;
2028 goto err1;
2029 }
2030
2031 dwc->gadget_driver = driver;
2032
Felipe Balbifc8bb912016-05-16 13:14:48 +03002033 if (pm_runtime_active(dwc->dev))
2034 __dwc3_gadget_start(dwc);
2035
Felipe Balbi72246da2011-08-19 18:10:58 +03002036 spin_unlock_irqrestore(&dwc->lock, flags);
2037
2038 return 0;
2039
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03002040err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03002041 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03002042 free_irq(irq, dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03002043
2044err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03002045 return ret;
2046}
2047
Felipe Balbid7be2952016-05-04 15:49:37 +03002048static void __dwc3_gadget_stop(struct dwc3 *dwc)
2049{
2050 dwc3_gadget_disable_irq(dwc);
2051 __dwc3_gadget_ep_disable(dwc->eps[0]);
2052 __dwc3_gadget_ep_disable(dwc->eps[1]);
2053}
2054
Felipe Balbi22835b82014-10-17 12:05:12 -05002055static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03002056{
2057 struct dwc3 *dwc = gadget_to_dwc(g);
2058 unsigned long flags;
2059
2060 spin_lock_irqsave(&dwc->lock, flags);
Baolin Wang76a638f2016-10-31 19:38:36 +08002061
2062 if (pm_runtime_suspended(dwc->dev))
2063 goto out;
2064
Felipe Balbid7be2952016-05-04 15:49:37 +03002065 __dwc3_gadget_stop(dwc);
Baolin Wang76a638f2016-10-31 19:38:36 +08002066
Baolin Wang76a638f2016-10-31 19:38:36 +08002067out:
Felipe Balbi72246da2011-08-19 18:10:58 +03002068 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03002069 spin_unlock_irqrestore(&dwc->lock, flags);
2070
Felipe Balbi3f308d12016-05-16 14:17:06 +03002071 free_irq(dwc->irq_gadget, dwc->ev_buf);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03002072
Felipe Balbi72246da2011-08-19 18:10:58 +03002073 return 0;
2074}
Paul Zimmerman802fde92012-04-27 13:10:52 +03002075
Anurag Kumar Vulisha729dcff2019-05-10 12:37:28 +05302076static void dwc3_gadget_config_params(struct usb_gadget *g,
2077 struct usb_dcd_config_params *params)
2078{
2079 struct dwc3 *dwc = gadget_to_dwc(g);
2080
Thinh Nguyen54fb5ba2019-08-19 18:36:06 -07002081 params->besl_baseline = USB_DEFAULT_BESL_UNSPECIFIED;
2082 params->besl_deep = USB_DEFAULT_BESL_UNSPECIFIED;
2083
2084 /* Recommended BESL */
2085 if (!dwc->dis_enblslpm_quirk) {
2086 params->besl_baseline = 0;
2087 if (dwc->is_utmi_l1_suspend)
2088 params->besl_deep = min_t(u8, dwc->hird_threshold, 15);
2089 }
2090
Anurag Kumar Vulisha729dcff2019-05-10 12:37:28 +05302091 /* U1 Device exit Latency */
2092 if (dwc->dis_u1_entry_quirk)
2093 params->bU1devExitLat = 0;
2094 else
2095 params->bU1devExitLat = DWC3_DEFAULT_U1_DEV_EXIT_LAT;
2096
2097 /* U2 Device exit Latency */
2098 if (dwc->dis_u2_entry_quirk)
2099 params->bU2DevExitLat = 0;
2100 else
2101 params->bU2DevExitLat =
2102 cpu_to_le16(DWC3_DEFAULT_U2_DEV_EXIT_LAT);
2103}
2104
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002105static void dwc3_gadget_set_speed(struct usb_gadget *g,
2106 enum usb_device_speed speed)
2107{
2108 struct dwc3 *dwc = gadget_to_dwc(g);
2109 unsigned long flags;
2110 u32 reg;
2111
2112 spin_lock_irqsave(&dwc->lock, flags);
2113 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2114 reg &= ~(DWC3_DCFG_SPEED_MASK);
2115
2116 /*
2117 * WORKAROUND: DWC3 revision < 2.20a have an issue
2118 * which would cause metastability state on Run/Stop
2119 * bit if we try to force the IP to USB2-only mode.
2120 *
2121 * Because of that, we cannot configure the IP to any
2122 * speed other than the SuperSpeed
2123 *
2124 * Refers to:
2125 *
2126 * STAR#9000525659: Clock Domain Crossing on DCTL in
2127 * USB 2.0 Mode
2128 */
Roger Quadros42bf02e2017-10-31 15:11:55 +02002129 if (dwc->revision < DWC3_REVISION_220A &&
2130 !dwc->dis_metastability_quirk) {
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002131 reg |= DWC3_DCFG_SUPERSPEED;
2132 } else {
2133 switch (speed) {
2134 case USB_SPEED_LOW:
2135 reg |= DWC3_DCFG_LOWSPEED;
2136 break;
2137 case USB_SPEED_FULL:
2138 reg |= DWC3_DCFG_FULLSPEED;
2139 break;
2140 case USB_SPEED_HIGH:
2141 reg |= DWC3_DCFG_HIGHSPEED;
2142 break;
2143 case USB_SPEED_SUPER:
2144 reg |= DWC3_DCFG_SUPERSPEED;
2145 break;
2146 case USB_SPEED_SUPER_PLUS:
Thinh Nguyen2f3090c2018-03-16 15:35:57 -07002147 if (dwc3_is_usb31(dwc))
2148 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
2149 else
2150 reg |= DWC3_DCFG_SUPERSPEED;
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002151 break;
2152 default:
2153 dev_err(dwc->dev, "invalid speed (%d)\n", speed);
2154
2155 if (dwc->revision & DWC3_REVISION_IS_DWC31)
2156 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
2157 else
2158 reg |= DWC3_DCFG_SUPERSPEED;
2159 }
2160 }
2161 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2162
2163 spin_unlock_irqrestore(&dwc->lock, flags);
2164}
2165
Felipe Balbi72246da2011-08-19 18:10:58 +03002166static const struct usb_gadget_ops dwc3_gadget_ops = {
2167 .get_frame = dwc3_gadget_get_frame,
2168 .wakeup = dwc3_gadget_wakeup,
2169 .set_selfpowered = dwc3_gadget_set_selfpowered,
2170 .pullup = dwc3_gadget_pullup,
2171 .udc_start = dwc3_gadget_start,
2172 .udc_stop = dwc3_gadget_stop,
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002173 .udc_set_speed = dwc3_gadget_set_speed,
Anurag Kumar Vulisha729dcff2019-05-10 12:37:28 +05302174 .get_config_params = dwc3_gadget_config_params,
Felipe Balbi72246da2011-08-19 18:10:58 +03002175};
2176
2177/* -------------------------------------------------------------------------- */
2178
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002179static int dwc3_gadget_init_control_endpoint(struct dwc3_ep *dep)
2180{
2181 struct dwc3 *dwc = dep->dwc;
2182
2183 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
2184 dep->endpoint.maxburst = 1;
2185 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
2186 if (!dep->direction)
2187 dwc->gadget.ep0 = &dep->endpoint;
2188
2189 dep->endpoint.caps.type_control = true;
2190
2191 return 0;
2192}
2193
2194static int dwc3_gadget_init_in_endpoint(struct dwc3_ep *dep)
2195{
2196 struct dwc3 *dwc = dep->dwc;
2197 int mdwidth;
2198 int kbytes;
2199 int size;
2200
2201 mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
2202 /* MDWIDTH is represented in bits, we need it in bytes */
2203 mdwidth /= 8;
2204
2205 size = dwc3_readl(dwc->regs, DWC3_GTXFIFOSIZ(dep->number >> 1));
2206 if (dwc3_is_usb31(dwc))
2207 size = DWC31_GTXFIFOSIZ_TXFDEF(size);
2208 else
2209 size = DWC3_GTXFIFOSIZ_TXFDEF(size);
2210
2211 /* FIFO Depth is in MDWDITH bytes. Multiply */
2212 size *= mdwidth;
2213
2214 kbytes = size / 1024;
2215 if (kbytes == 0)
2216 kbytes = 1;
2217
2218 /*
2219 * FIFO sizes account an extra MDWIDTH * (kbytes + 1) bytes for
2220 * internal overhead. We don't really know how these are used,
2221 * but documentation say it exists.
2222 */
2223 size -= mdwidth * (kbytes + 1);
2224 size /= kbytes;
2225
2226 usb_ep_set_maxpacket_limit(&dep->endpoint, size);
2227
2228 dep->endpoint.max_streams = 15;
2229 dep->endpoint.ops = &dwc3_gadget_ep_ops;
2230 list_add_tail(&dep->endpoint.ep_list,
2231 &dwc->gadget.ep_list);
2232 dep->endpoint.caps.type_iso = true;
2233 dep->endpoint.caps.type_bulk = true;
2234 dep->endpoint.caps.type_int = true;
2235
2236 return dwc3_alloc_trb_pool(dep);
2237}
2238
2239static int dwc3_gadget_init_out_endpoint(struct dwc3_ep *dep)
2240{
2241 struct dwc3 *dwc = dep->dwc;
2242
2243 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
2244 dep->endpoint.max_streams = 15;
2245 dep->endpoint.ops = &dwc3_gadget_ep_ops;
2246 list_add_tail(&dep->endpoint.ep_list,
2247 &dwc->gadget.ep_list);
2248 dep->endpoint.caps.type_iso = true;
2249 dep->endpoint.caps.type_bulk = true;
2250 dep->endpoint.caps.type_int = true;
2251
2252 return dwc3_alloc_trb_pool(dep);
2253}
2254
2255static int dwc3_gadget_init_endpoint(struct dwc3 *dwc, u8 epnum)
Felipe Balbi72246da2011-08-19 18:10:58 +03002256{
2257 struct dwc3_ep *dep;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002258 bool direction = epnum & 1;
2259 int ret;
2260 u8 num = epnum >> 1;
2261
2262 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
2263 if (!dep)
2264 return -ENOMEM;
2265
2266 dep->dwc = dwc;
2267 dep->number = epnum;
2268 dep->direction = direction;
2269 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
2270 dwc->eps[epnum] = dep;
Thinh Nguyend92021f2018-11-14 22:56:54 -08002271 dep->combo_num = 0;
2272 dep->start_cmd_status = 0;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002273
2274 snprintf(dep->name, sizeof(dep->name), "ep%u%s", num,
2275 direction ? "in" : "out");
2276
2277 dep->endpoint.name = dep->name;
2278
2279 if (!(dep->number > 1)) {
2280 dep->endpoint.desc = &dwc3_gadget_ep0_desc;
2281 dep->endpoint.comp_desc = NULL;
2282 }
2283
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002284 if (num == 0)
2285 ret = dwc3_gadget_init_control_endpoint(dep);
2286 else if (direction)
2287 ret = dwc3_gadget_init_in_endpoint(dep);
2288 else
2289 ret = dwc3_gadget_init_out_endpoint(dep);
2290
2291 if (ret)
2292 return ret;
2293
2294 dep->endpoint.caps.dir_in = direction;
2295 dep->endpoint.caps.dir_out = !direction;
2296
2297 INIT_LIST_HEAD(&dep->pending_list);
2298 INIT_LIST_HEAD(&dep->started_list);
Felipe Balbid5443bb2018-08-01 13:53:29 +03002299 INIT_LIST_HEAD(&dep->cancelled_list);
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002300
2301 return 0;
2302}
2303
2304static int dwc3_gadget_init_endpoints(struct dwc3 *dwc, u8 total)
2305{
Bryan O'Donoghue47d39462017-01-31 20:58:10 +00002306 u8 epnum;
Felipe Balbi72246da2011-08-19 18:10:58 +03002307
Bryan O'Donoghuef3bcfc72017-01-31 20:58:11 +00002308 INIT_LIST_HEAD(&dwc->gadget.ep_list);
2309
Andy Shevchenko46b780d2017-06-12 15:11:25 +03002310 for (epnum = 0; epnum < total; epnum++) {
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002311 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002312
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002313 ret = dwc3_gadget_init_endpoint(dwc, epnum);
2314 if (ret)
2315 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002316 }
2317
2318 return 0;
2319}
2320
2321static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
2322{
2323 struct dwc3_ep *dep;
2324 u8 epnum;
2325
2326 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2327 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002328 if (!dep)
2329 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05302330 /*
2331 * Physical endpoints 0 and 1 are special; they form the
2332 * bi-directional USB endpoint 0.
2333 *
2334 * For those two physical endpoints, we don't allocate a TRB
2335 * pool nor do we add them the endpoints list. Due to that, we
2336 * shouldn't do these two operations otherwise we would end up
2337 * with all sorts of bugs when removing dwc3.ko.
2338 */
2339 if (epnum != 0 && epnum != 1) {
2340 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002341 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05302342 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002343
2344 kfree(dep);
2345 }
2346}
2347
Felipe Balbi72246da2011-08-19 18:10:58 +03002348/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02002349
Felipe Balbi8f608e82018-03-27 10:53:29 +03002350static int dwc3_gadget_ep_reclaim_completed_trb(struct dwc3_ep *dep,
2351 struct dwc3_request *req, struct dwc3_trb *trb,
2352 const struct dwc3_event_depevt *event, int status, int chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302353{
2354 unsigned int count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302355
Felipe Balbidc55c672016-08-12 13:20:32 +03002356 dwc3_ep_inc_deq(dep);
Felipe Balbia9c3ca52016-10-05 14:24:37 +03002357
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002358 trace_dwc3_complete_trb(dep, trb);
Felipe Balbi09fe1f82018-08-01 13:32:07 +03002359 req->num_trbs--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002360
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002361 /*
2362 * If we're in the middle of series of chained TRBs and we
2363 * receive a short transfer along the way, DWC3 will skip
2364 * through all TRBs including the last TRB in the chain (the
2365 * where CHN bit is zero. DWC3 will also avoid clearing HWO
2366 * bit and SW has to do it manually.
2367 *
2368 * We're going to do that here to avoid problems of HW trying
2369 * to use bogus TRBs for transfers.
2370 */
2371 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
2372 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2373
Felipe Balbic6267a52017-01-05 14:58:46 +02002374 /*
Thinh Nguyen6abfa0f2018-11-15 19:03:27 -08002375 * For isochronous transfers, the first TRB in a service interval must
2376 * have the Isoc-First type. Track and report its interval frame number.
2377 */
2378 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
2379 (trb->ctrl & DWC3_TRBCTL_ISOCHRONOUS_FIRST)) {
2380 unsigned int frame_number;
2381
2382 frame_number = DWC3_TRB_CTRL_GET_SID_SOFN(trb->ctrl);
2383 frame_number &= ~(dep->interval - 1);
2384 req->request.frame_number = frame_number;
2385 }
2386
2387 /*
Felipe Balbic6267a52017-01-05 14:58:46 +02002388 * If we're dealing with unaligned size OUT transfer, we will be left
2389 * with one TRB pending in the ring. We need to manually clear HWO bit
2390 * from that TRB.
2391 */
Felipe Balbi1a22ec62018-08-01 13:15:05 +03002392
2393 if (req->needs_extra_trb && !(trb->ctrl & DWC3_TRB_CTRL_CHN)) {
Felipe Balbic6267a52017-01-05 14:58:46 +02002394 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2395 return 1;
2396 }
2397
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302398 count = trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbie62c5bc52016-10-25 13:47:21 +03002399 req->remaining += count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302400
Felipe Balbi35b27192017-03-08 13:56:37 +02002401 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
2402 return 1;
2403
Felipe Balbid80fe1b2018-04-06 11:04:21 +03002404 if (event->status & DEPEVT_STATUS_SHORT && !chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302405 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002406
Felipe Balbie0c42ce2018-04-06 15:37:30 +03002407 if (event->status & DEPEVT_STATUS_IOC)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302408 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002409
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302410 return 0;
2411}
2412
Felipe Balbid3692952018-03-29 13:32:10 +03002413static int dwc3_gadget_ep_reclaim_trb_sg(struct dwc3_ep *dep,
2414 struct dwc3_request *req, const struct dwc3_event_depevt *event,
2415 int status)
2416{
2417 struct dwc3_trb *trb = &dep->trb_pool[dep->trb_dequeue];
2418 struct scatterlist *sg = req->sg;
2419 struct scatterlist *s;
2420 unsigned int pending = req->num_pending_sgs;
2421 unsigned int i;
2422 int ret = 0;
2423
2424 for_each_sg(sg, s, pending, i) {
2425 trb = &dep->trb_pool[dep->trb_dequeue];
2426
2427 if (trb->ctrl & DWC3_TRB_CTRL_HWO)
2428 break;
2429
2430 req->sg = sg_next(s);
2431 req->num_pending_sgs--;
2432
2433 ret = dwc3_gadget_ep_reclaim_completed_trb(dep, req,
2434 trb, event, status, true);
2435 if (ret)
2436 break;
2437 }
2438
2439 return ret;
2440}
2441
2442static int dwc3_gadget_ep_reclaim_trb_linear(struct dwc3_ep *dep,
2443 struct dwc3_request *req, const struct dwc3_event_depevt *event,
2444 int status)
2445{
2446 struct dwc3_trb *trb = &dep->trb_pool[dep->trb_dequeue];
2447
2448 return dwc3_gadget_ep_reclaim_completed_trb(dep, req, trb,
2449 event, status, false);
2450}
2451
Felipe Balbie0c42ce2018-04-06 15:37:30 +03002452static bool dwc3_gadget_ep_request_completed(struct dwc3_request *req)
2453{
2454 return req->request.actual == req->request.length;
2455}
2456
Felipe Balbif38e35d2018-04-06 15:56:35 +03002457static int dwc3_gadget_ep_cleanup_completed_request(struct dwc3_ep *dep,
2458 const struct dwc3_event_depevt *event,
2459 struct dwc3_request *req, int status)
2460{
2461 int ret;
2462
2463 if (req->num_pending_sgs)
2464 ret = dwc3_gadget_ep_reclaim_trb_sg(dep, req, event,
2465 status);
2466 else
2467 ret = dwc3_gadget_ep_reclaim_trb_linear(dep, req, event,
2468 status);
2469
Felipe Balbi1a22ec62018-08-01 13:15:05 +03002470 if (req->needs_extra_trb) {
Felipe Balbif38e35d2018-04-06 15:56:35 +03002471 ret = dwc3_gadget_ep_reclaim_trb_linear(dep, req, event,
2472 status);
Felipe Balbi1a22ec62018-08-01 13:15:05 +03002473 req->needs_extra_trb = false;
Felipe Balbif38e35d2018-04-06 15:56:35 +03002474 }
2475
2476 req->request.actual = req->request.length - req->remaining;
2477
2478 if (!dwc3_gadget_ep_request_completed(req) &&
2479 req->num_pending_sgs) {
2480 __dwc3_gadget_kick_transfer(dep);
2481 goto out;
2482 }
2483
2484 dwc3_gadget_giveback(dep, req, status);
2485
2486out:
2487 return ret;
2488}
2489
Felipe Balbi12a3a4a2018-03-29 11:53:40 +03002490static void dwc3_gadget_ep_cleanup_completed_requests(struct dwc3_ep *dep,
Felipe Balbi8f608e82018-03-27 10:53:29 +03002491 const struct dwc3_event_depevt *event, int status)
Felipe Balbi72246da2011-08-19 18:10:58 +03002492{
Felipe Balbi6afbdb52018-04-06 15:49:49 +03002493 struct dwc3_request *req;
2494 struct dwc3_request *tmp;
Felipe Balbi72246da2011-08-19 18:10:58 +03002495
Felipe Balbi6afbdb52018-04-06 15:49:49 +03002496 list_for_each_entry_safe(req, tmp, &dep->started_list, list) {
Felipe Balbifee73e62018-04-06 15:50:29 +03002497 int ret;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002498
Felipe Balbif38e35d2018-04-06 15:56:35 +03002499 ret = dwc3_gadget_ep_cleanup_completed_request(dep, event,
2500 req, status);
Felipe Balbi58f02182018-03-29 12:10:31 +03002501 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03002502 break;
Felipe Balbi31162af2016-08-11 14:38:37 +03002503 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002504}
2505
Felipe Balbiee3638b2018-03-27 11:26:53 +03002506static void dwc3_gadget_endpoint_frame_from_event(struct dwc3_ep *dep,
2507 const struct dwc3_event_depevt *event)
2508{
Felipe Balbif62afb42018-04-11 10:34:34 +03002509 dep->frame_number = event->parameters;
Felipe Balbiee3638b2018-03-27 11:26:53 +03002510}
2511
Felipe Balbi8f608e82018-03-27 10:53:29 +03002512static void dwc3_gadget_endpoint_transfer_in_progress(struct dwc3_ep *dep,
2513 const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03002514{
Felipe Balbi8f608e82018-03-27 10:53:29 +03002515 struct dwc3 *dwc = dep->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +03002516 unsigned status = 0;
Felipe Balbi6d8a0192018-03-29 12:49:28 +03002517 bool stop = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002518
Felipe Balbiee3638b2018-03-27 11:26:53 +03002519 dwc3_gadget_endpoint_frame_from_event(dep, event);
2520
Felipe Balbi72246da2011-08-19 18:10:58 +03002521 if (event->status & DEPEVT_STATUS_BUSERR)
2522 status = -ECONNRESET;
2523
Felipe Balbi6d8a0192018-03-29 12:49:28 +03002524 if (event->status & DEPEVT_STATUS_MISSED_ISOC) {
2525 status = -EXDEV;
Felipe Balbid5133202018-04-11 10:32:52 +03002526
2527 if (list_empty(&dep->started_list))
2528 stop = true;
Felipe Balbi6d8a0192018-03-29 12:49:28 +03002529 }
2530
Felipe Balbi5f2e7972018-03-29 11:10:45 +03002531 dwc3_gadget_ep_cleanup_completed_requests(dep, event, status);
Felipe Balbifae2b902011-10-14 13:00:30 +03002532
Felipe Balbi6d8a0192018-03-29 12:49:28 +03002533 if (stop) {
Felipe Balbic5353b22019-02-13 13:00:54 +02002534 dwc3_stop_active_transfer(dep, true, true);
Felipe Balbi6d8a0192018-03-29 12:49:28 +03002535 dep->flags = DWC3_EP_ENABLED;
2536 }
2537
Felipe Balbifae2b902011-10-14 13:00:30 +03002538 /*
2539 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2540 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2541 */
2542 if (dwc->revision < DWC3_REVISION_183A) {
2543 u32 reg;
2544 int i;
2545
2546 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05002547 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03002548
2549 if (!(dep->flags & DWC3_EP_ENABLED))
2550 continue;
2551
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002552 if (!list_empty(&dep->started_list))
Felipe Balbifae2b902011-10-14 13:00:30 +03002553 return;
2554 }
2555
2556 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2557 reg |= dwc->u1u2;
2558 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2559
2560 dwc->u1u2 = 0;
2561 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002562}
2563
Felipe Balbi8f608e82018-03-27 10:53:29 +03002564static void dwc3_gadget_endpoint_transfer_not_ready(struct dwc3_ep *dep,
2565 const struct dwc3_event_depevt *event)
Felipe Balbi32033862018-03-27 10:47:48 +03002566{
Felipe Balbiee3638b2018-03-27 11:26:53 +03002567 dwc3_gadget_endpoint_frame_from_event(dep, event);
Felipe Balbi25abad62018-08-14 10:41:19 +03002568 (void) __dwc3_gadget_start_isoc(dep);
Felipe Balbi32033862018-03-27 10:47:48 +03002569}
2570
Felipe Balbi72246da2011-08-19 18:10:58 +03002571static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2572 const struct dwc3_event_depevt *event)
2573{
2574 struct dwc3_ep *dep;
2575 u8 epnum = event->endpoint_number;
Baolin Wang76a638f2016-10-31 19:38:36 +08002576 u8 cmd;
Felipe Balbi72246da2011-08-19 18:10:58 +03002577
2578 dep = dwc->eps[epnum];
2579
Janusz Dziedzicd7fd41c2016-12-08 10:57:34 +01002580 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbi3aec9912019-01-21 13:08:44 +02002581 if (!(dep->flags & DWC3_EP_TRANSFER_STARTED))
Janusz Dziedzicd7fd41c2016-12-08 10:57:34 +01002582 return;
2583
2584 /* Handle only EPCMDCMPLT when EP disabled */
2585 if (event->endpoint_event != DWC3_DEPEVT_EPCMDCMPLT)
2586 return;
2587 }
Felipe Balbi3336abb2012-06-06 09:19:35 +03002588
Felipe Balbi72246da2011-08-19 18:10:58 +03002589 if (epnum == 0 || epnum == 1) {
2590 dwc3_ep0_interrupt(dwc, event);
2591 return;
2592 }
2593
2594 switch (event->endpoint_event) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002595 case DWC3_DEPEVT_XFERINPROGRESS:
Felipe Balbi8f608e82018-03-27 10:53:29 +03002596 dwc3_gadget_endpoint_transfer_in_progress(dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002597 break;
2598 case DWC3_DEPEVT_XFERNOTREADY:
Felipe Balbi8f608e82018-03-27 10:53:29 +03002599 dwc3_gadget_endpoint_transfer_not_ready(dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002600 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002601 case DWC3_DEPEVT_EPCMDCMPLT:
Baolin Wang76a638f2016-10-31 19:38:36 +08002602 cmd = DEPEVT_PARAMETER_CMD(event->parameters);
2603
2604 if (cmd == DWC3_DEPCMD_ENDTRANSFER) {
Felipe Balbi3aec9912019-01-21 13:08:44 +02002605 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
Felipe Balbifec90952018-08-01 13:56:50 +03002606 dwc3_gadget_ep_cleanup_cancelled_requests(dep);
Baolin Wang76a638f2016-10-31 19:38:36 +08002607 }
2608 break;
Felipe Balbia24a6ab2018-03-27 10:41:39 +03002609 case DWC3_DEPEVT_STREAMEVT:
Felipe Balbi742a4ff2018-03-26 13:26:56 +03002610 case DWC3_DEPEVT_XFERCOMPLETE:
Baolin Wang76a638f2016-10-31 19:38:36 +08002611 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbi72246da2011-08-19 18:10:58 +03002612 break;
2613 }
2614}
2615
2616static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2617{
2618 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2619 spin_unlock(&dwc->lock);
2620 dwc->gadget_driver->disconnect(&dwc->gadget);
2621 spin_lock(&dwc->lock);
2622 }
2623}
2624
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002625static void dwc3_suspend_gadget(struct dwc3 *dwc)
2626{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002627 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002628 spin_unlock(&dwc->lock);
2629 dwc->gadget_driver->suspend(&dwc->gadget);
2630 spin_lock(&dwc->lock);
2631 }
2632}
2633
2634static void dwc3_resume_gadget(struct dwc3 *dwc)
2635{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002636 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002637 spin_unlock(&dwc->lock);
2638 dwc->gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06002639 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08002640 }
2641}
2642
2643static void dwc3_reset_gadget(struct dwc3 *dwc)
2644{
2645 if (!dwc->gadget_driver)
2646 return;
2647
2648 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2649 spin_unlock(&dwc->lock);
2650 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002651 spin_lock(&dwc->lock);
2652 }
2653}
2654
Felipe Balbic5353b22019-02-13 13:00:54 +02002655static void dwc3_stop_active_transfer(struct dwc3_ep *dep, bool force,
2656 bool interrupt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002657{
Felipe Balbi8f608e82018-03-27 10:53:29 +03002658 struct dwc3 *dwc = dep->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +03002659 struct dwc3_gadget_ep_cmd_params params;
2660 u32 cmd;
2661 int ret;
2662
Felipe Balbi3aec9912019-01-21 13:08:44 +02002663 if (!(dep->flags & DWC3_EP_TRANSFER_STARTED))
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302664 return;
2665
Pratyush Anand57911502012-07-06 15:19:10 +05302666 /*
2667 * NOTICE: We are violating what the Databook says about the
2668 * EndTransfer command. Ideally we would _always_ wait for the
2669 * EndTransfer Command Completion IRQ, but that's causing too
2670 * much trouble synchronizing between us and gadget driver.
2671 *
2672 * We have discussed this with the IP Provider and it was
2673 * suggested to giveback all requests here, but give HW some
2674 * extra time to synchronize with the interconnect. We're using
Mickael Maisondc93b412014-12-23 17:34:43 +01002675 * an arbitrary 100us delay for that.
Pratyush Anand57911502012-07-06 15:19:10 +05302676 *
2677 * Note also that a similar handling was tested by Synopsys
2678 * (thanks a lot Paul) and nothing bad has come out of it.
2679 * In short, what we're doing is:
2680 *
2681 * - Issue EndTransfer WITH CMDIOC bit set
2682 * - Wait 100us
John Youn06281d42016-08-22 15:39:13 -07002683 *
2684 * As of IP version 3.10a of the DWC_usb3 IP, the controller
2685 * supports a mode to work around the above limitation. The
2686 * software can poll the CMDACT bit in the DEPCMD register
2687 * after issuing a EndTransfer command. This mode is enabled
2688 * by writing GUCTL2[14]. This polling is already done in the
2689 * dwc3_send_gadget_ep_cmd() function so if the mode is
2690 * enabled, the EndTransfer command will have completed upon
2691 * returning from this function and we don't need to delay for
2692 * 100us.
2693 *
2694 * This mode is NOT available on the DWC_usb31 IP.
Pratyush Anand57911502012-07-06 15:19:10 +05302695 */
2696
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302697 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002698 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
Felipe Balbic5353b22019-02-13 13:00:54 +02002699 cmd |= interrupt ? DWC3_DEPCMD_CMDIOC : 0;
Felipe Balbib4996a82012-06-06 12:04:13 +03002700 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302701 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03002702 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302703 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03002704 dep->resource_index = 0;
John Youn06281d42016-08-22 15:39:13 -07002705
Felipe Balbi3aec9912019-01-21 13:08:44 +02002706 if (dwc3_is_usb31(dwc) || dwc->revision < DWC3_REVISION_310A)
John Youn06281d42016-08-22 15:39:13 -07002707 udelay(100);
Felipe Balbi72246da2011-08-19 18:10:58 +03002708}
2709
Felipe Balbi72246da2011-08-19 18:10:58 +03002710static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2711{
2712 u32 epnum;
2713
2714 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2715 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03002716 int ret;
2717
2718 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002719 if (!dep)
2720 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03002721
2722 if (!(dep->flags & DWC3_EP_STALL))
2723 continue;
2724
2725 dep->flags &= ~DWC3_EP_STALL;
2726
John Youn50c763f2016-05-31 17:49:56 -07002727 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002728 WARN_ON_ONCE(ret);
2729 }
2730}
2731
2732static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2733{
Felipe Balbic4430a22012-05-24 10:30:01 +03002734 int reg;
2735
Felipe Balbi72246da2011-08-19 18:10:58 +03002736 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2737 reg &= ~DWC3_DCTL_INITU1ENA;
2738 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2739
2740 reg &= ~DWC3_DCTL_INITU2ENA;
2741 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002742
Felipe Balbi72246da2011-08-19 18:10:58 +03002743 dwc3_disconnect_gadget(dwc);
2744
2745 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03002746 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05002747 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbifc8bb912016-05-16 13:14:48 +03002748
2749 dwc->connected = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002750}
2751
Felipe Balbi72246da2011-08-19 18:10:58 +03002752static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2753{
2754 u32 reg;
2755
Felipe Balbifc8bb912016-05-16 13:14:48 +03002756 dwc->connected = true;
2757
Felipe Balbidf62df52011-10-14 15:11:49 +03002758 /*
2759 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2760 * would cause a missing Disconnect Event if there's a
2761 * pending Setup Packet in the FIFO.
2762 *
2763 * There's no suggested workaround on the official Bug
2764 * report, which states that "unless the driver/application
2765 * is doing any special handling of a disconnect event,
2766 * there is no functional issue".
2767 *
2768 * Unfortunately, it turns out that we _do_ some special
2769 * handling of a disconnect event, namely complete all
2770 * pending transfers, notify gadget driver of the
2771 * disconnection, and so on.
2772 *
2773 * Our suggested workaround is to follow the Disconnect
2774 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06002775 * flag. Such flag gets set whenever we have a SETUP_PENDING
2776 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03002777 * same endpoint.
2778 *
2779 * Refers to:
2780 *
2781 * STAR#9000466709: RTL: Device : Disconnect event not
2782 * generated if setup packet pending in FIFO
2783 */
2784 if (dwc->revision < DWC3_REVISION_188A) {
2785 if (dwc->setup_packet_pending)
2786 dwc3_gadget_disconnect_interrupt(dwc);
2787 }
2788
Felipe Balbi8e744752014-11-06 14:27:53 +08002789 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03002790
2791 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2792 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2793 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02002794 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002795 dwc3_clear_stall_all_ep(dwc);
2796
2797 /* Reset device address to zero */
2798 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2799 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2800 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002801}
2802
Felipe Balbi72246da2011-08-19 18:10:58 +03002803static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2804{
Felipe Balbi72246da2011-08-19 18:10:58 +03002805 struct dwc3_ep *dep;
2806 int ret;
2807 u32 reg;
2808 u8 speed;
2809
Felipe Balbi72246da2011-08-19 18:10:58 +03002810 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2811 speed = reg & DWC3_DSTS_CONNECTSPD;
2812 dwc->speed = speed;
2813
John Youn5fb6fda2016-11-10 17:23:25 -08002814 /*
2815 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2816 * each time on Connect Done.
2817 *
2818 * Currently we always use the reset value. If any platform
2819 * wants to set this to a different value, we need to add a
2820 * setting and update GCTL.RAMCLKSEL here.
2821 */
Felipe Balbi72246da2011-08-19 18:10:58 +03002822
2823 switch (speed) {
John Youn2da9ad72016-05-20 16:34:26 -07002824 case DWC3_DSTS_SUPERSPEED_PLUS:
John Youn75808622016-02-05 17:09:13 -08002825 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2826 dwc->gadget.ep0->maxpacket = 512;
2827 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2828 break;
John Youn2da9ad72016-05-20 16:34:26 -07002829 case DWC3_DSTS_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03002830 /*
2831 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2832 * would cause a missing USB3 Reset event.
2833 *
2834 * In such situations, we should force a USB3 Reset
2835 * event by calling our dwc3_gadget_reset_interrupt()
2836 * routine.
2837 *
2838 * Refers to:
2839 *
2840 * STAR#9000483510: RTL: SS : USB3 reset event may
2841 * not be generated always when the link enters poll
2842 */
2843 if (dwc->revision < DWC3_REVISION_190A)
2844 dwc3_gadget_reset_interrupt(dwc);
2845
Felipe Balbi72246da2011-08-19 18:10:58 +03002846 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2847 dwc->gadget.ep0->maxpacket = 512;
2848 dwc->gadget.speed = USB_SPEED_SUPER;
2849 break;
John Youn2da9ad72016-05-20 16:34:26 -07002850 case DWC3_DSTS_HIGHSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002851 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2852 dwc->gadget.ep0->maxpacket = 64;
2853 dwc->gadget.speed = USB_SPEED_HIGH;
2854 break;
Roger Quadros9418ee12017-01-03 14:32:09 +02002855 case DWC3_DSTS_FULLSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002856 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2857 dwc->gadget.ep0->maxpacket = 64;
2858 dwc->gadget.speed = USB_SPEED_FULL;
2859 break;
John Youn2da9ad72016-05-20 16:34:26 -07002860 case DWC3_DSTS_LOWSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002861 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2862 dwc->gadget.ep0->maxpacket = 8;
2863 dwc->gadget.speed = USB_SPEED_LOW;
2864 break;
2865 }
2866
Thinh Nguyen61800262018-01-12 18:18:05 -08002867 dwc->eps[1]->endpoint.maxpacket = dwc->gadget.ep0->maxpacket;
2868
Pratyush Anand2b758352013-01-14 15:59:31 +05302869 /* Enable USB2 LPM Capability */
2870
John Younee5cd412016-02-05 17:08:45 -08002871 if ((dwc->revision > DWC3_REVISION_194A) &&
John Youn2da9ad72016-05-20 16:34:26 -07002872 (speed != DWC3_DSTS_SUPERSPEED) &&
2873 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
Pratyush Anand2b758352013-01-14 15:59:31 +05302874 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2875 reg |= DWC3_DCFG_LPM_CAP;
2876 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2877
2878 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2879 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2880
Thinh Nguyen16fe4f32019-08-19 18:35:58 -07002881 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold |
2882 (dwc->is_utmi_l1_suspend << 4));
Pratyush Anand2b758352013-01-14 15:59:31 +05302883
Huang Rui80caf7d2014-10-28 19:54:26 +08002884 /*
2885 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2886 * DCFG.LPMCap is set, core responses with an ACK and the
2887 * BESL value in the LPM token is less than or equal to LPM
2888 * NYET threshold.
2889 */
2890 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2891 && dwc->has_lpm_erratum,
Masanari Iida9165dab2016-09-17 23:44:17 +09002892 "LPM Erratum not available on dwc3 revisions < 2.40a\n");
Huang Rui80caf7d2014-10-28 19:54:26 +08002893
2894 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
Thinh Nguyen2e487d22019-04-25 13:55:30 -07002895 reg |= DWC3_DCTL_NYET_THRES(dwc->lpm_nyet_threshold);
Huang Rui80caf7d2014-10-28 19:54:26 +08002896
Pratyush Anand2b758352013-01-14 15:59:31 +05302897 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06002898 } else {
2899 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2900 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2901 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05302902 }
2903
Felipe Balbi72246da2011-08-19 18:10:58 +03002904 dep = dwc->eps[0];
Felipe Balbia2d23f02018-04-09 12:40:48 +03002905 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_MODIFY);
Felipe Balbi72246da2011-08-19 18:10:58 +03002906 if (ret) {
2907 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2908 return;
2909 }
2910
2911 dep = dwc->eps[1];
Felipe Balbia2d23f02018-04-09 12:40:48 +03002912 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_MODIFY);
Felipe Balbi72246da2011-08-19 18:10:58 +03002913 if (ret) {
2914 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2915 return;
2916 }
2917
2918 /*
2919 * Configure PHY via GUSB3PIPECTLn if required.
2920 *
2921 * Update GTXFIFOSIZn
2922 *
2923 * In both cases reset values should be sufficient.
2924 */
2925}
2926
2927static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2928{
Felipe Balbi72246da2011-08-19 18:10:58 +03002929 /*
2930 * TODO take core out of low power mode when that's
2931 * implemented.
2932 */
2933
Jiebing Liad14d4e2014-12-11 13:26:29 +08002934 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2935 spin_unlock(&dwc->lock);
2936 dwc->gadget_driver->resume(&dwc->gadget);
2937 spin_lock(&dwc->lock);
2938 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002939}
2940
2941static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2942 unsigned int evtinfo)
2943{
Felipe Balbifae2b902011-10-14 13:00:30 +03002944 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002945 unsigned int pwropt;
2946
2947 /*
2948 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2949 * Hibernation mode enabled which would show up when device detects
2950 * host-initiated U3 exit.
2951 *
2952 * In that case, device will generate a Link State Change Interrupt
2953 * from U3 to RESUME which is only necessary if Hibernation is
2954 * configured in.
2955 *
2956 * There are no functional changes due to such spurious event and we
2957 * just need to ignore it.
2958 *
2959 * Refers to:
2960 *
2961 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2962 * operational mode
2963 */
2964 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2965 if ((dwc->revision < DWC3_REVISION_250A) &&
2966 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2967 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2968 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002969 return;
2970 }
2971 }
Felipe Balbifae2b902011-10-14 13:00:30 +03002972
2973 /*
2974 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2975 * on the link partner, the USB session might do multiple entry/exit
2976 * of low power states before a transfer takes place.
2977 *
2978 * Due to this problem, we might experience lower throughput. The
2979 * suggested workaround is to disable DCTL[12:9] bits if we're
2980 * transitioning from U1/U2 to U0 and enable those bits again
2981 * after a transfer completes and there are no pending transfers
2982 * on any of the enabled endpoints.
2983 *
2984 * This is the first half of that workaround.
2985 *
2986 * Refers to:
2987 *
2988 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2989 * core send LGO_Ux entering U0
2990 */
2991 if (dwc->revision < DWC3_REVISION_183A) {
2992 if (next == DWC3_LINK_STATE_U0) {
2993 u32 u1u2;
2994 u32 reg;
2995
2996 switch (dwc->link_state) {
2997 case DWC3_LINK_STATE_U1:
2998 case DWC3_LINK_STATE_U2:
2999 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3000 u1u2 = reg & (DWC3_DCTL_INITU2ENA
3001 | DWC3_DCTL_ACCEPTU2ENA
3002 | DWC3_DCTL_INITU1ENA
3003 | DWC3_DCTL_ACCEPTU1ENA);
3004
3005 if (!dwc->u1u2)
3006 dwc->u1u2 = reg & u1u2;
3007
3008 reg &= ~u1u2;
3009
3010 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
3011 break;
3012 default:
3013 /* do nothing */
3014 break;
3015 }
3016 }
3017 }
3018
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06003019 switch (next) {
3020 case DWC3_LINK_STATE_U1:
3021 if (dwc->speed == USB_SPEED_SUPER)
3022 dwc3_suspend_gadget(dwc);
3023 break;
3024 case DWC3_LINK_STATE_U2:
3025 case DWC3_LINK_STATE_U3:
3026 dwc3_suspend_gadget(dwc);
3027 break;
3028 case DWC3_LINK_STATE_RESUME:
3029 dwc3_resume_gadget(dwc);
3030 break;
3031 default:
3032 /* do nothing */
3033 break;
3034 }
3035
Felipe Balbie57ebc12014-04-22 13:20:12 -05003036 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03003037}
3038
Baolin Wang72704f82016-05-16 16:43:53 +08003039static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
3040 unsigned int evtinfo)
3041{
3042 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
3043
3044 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
3045 dwc3_suspend_gadget(dwc);
3046
3047 dwc->link_state = next;
3048}
3049
Felipe Balbie1dadd32014-02-25 14:47:54 -06003050static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
3051 unsigned int evtinfo)
3052{
3053 unsigned int is_ss = evtinfo & BIT(4);
3054
Felipe Balbibfad65e2017-04-19 14:59:27 +03003055 /*
Felipe Balbie1dadd32014-02-25 14:47:54 -06003056 * WORKAROUND: DWC3 revison 2.20a with hibernation support
3057 * have a known issue which can cause USB CV TD.9.23 to fail
3058 * randomly.
3059 *
3060 * Because of this issue, core could generate bogus hibernation
3061 * events which SW needs to ignore.
3062 *
3063 * Refers to:
3064 *
3065 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
3066 * Device Fallback from SuperSpeed
3067 */
3068 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
3069 return;
3070
3071 /* enter hibernation here */
3072}
3073
Felipe Balbi72246da2011-08-19 18:10:58 +03003074static void dwc3_gadget_interrupt(struct dwc3 *dwc,
3075 const struct dwc3_event_devt *event)
3076{
3077 switch (event->type) {
3078 case DWC3_DEVICE_EVENT_DISCONNECT:
3079 dwc3_gadget_disconnect_interrupt(dwc);
3080 break;
3081 case DWC3_DEVICE_EVENT_RESET:
3082 dwc3_gadget_reset_interrupt(dwc);
3083 break;
3084 case DWC3_DEVICE_EVENT_CONNECT_DONE:
3085 dwc3_gadget_conndone_interrupt(dwc);
3086 break;
3087 case DWC3_DEVICE_EVENT_WAKEUP:
3088 dwc3_gadget_wakeup_interrupt(dwc);
3089 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06003090 case DWC3_DEVICE_EVENT_HIBER_REQ:
3091 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
3092 "unexpected hibernation event\n"))
3093 break;
3094
3095 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
3096 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03003097 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
3098 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
3099 break;
3100 case DWC3_DEVICE_EVENT_EOPF:
Baolin Wang72704f82016-05-16 16:43:53 +08003101 /* It changed to be suspend event for version 2.30a and above */
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02003102 if (dwc->revision >= DWC3_REVISION_230A) {
Baolin Wang72704f82016-05-16 16:43:53 +08003103 /*
3104 * Ignore suspend event until the gadget enters into
3105 * USB_STATE_CONFIGURED state.
3106 */
3107 if (dwc->gadget.state >= USB_STATE_CONFIGURED)
3108 dwc3_gadget_suspend_interrupt(dwc,
3109 event->event_info);
3110 }
Felipe Balbi72246da2011-08-19 18:10:58 +03003111 break;
3112 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi72246da2011-08-19 18:10:58 +03003113 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi72246da2011-08-19 18:10:58 +03003114 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi72246da2011-08-19 18:10:58 +03003115 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi72246da2011-08-19 18:10:58 +03003116 break;
3117 default:
Felipe Balbie9f2aa82015-01-27 13:49:28 -06003118 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03003119 }
3120}
3121
3122static void dwc3_process_event_entry(struct dwc3 *dwc,
3123 const union dwc3_event *event)
3124{
Felipe Balbi43c96be2016-09-26 13:23:34 +03003125 trace_dwc3_event(event->raw, dwc);
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05003126
Felipe Balbidfc5e802017-04-26 13:44:51 +03003127 if (!event->type.is_devspec)
3128 dwc3_endpoint_interrupt(dwc, &event->depevt);
3129 else if (event->type.type == DWC3_EVENT_TYPE_DEV)
Felipe Balbi72246da2011-08-19 18:10:58 +03003130 dwc3_gadget_interrupt(dwc, &event->devt);
Felipe Balbidfc5e802017-04-26 13:44:51 +03003131 else
Felipe Balbi72246da2011-08-19 18:10:58 +03003132 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
Felipe Balbi72246da2011-08-19 18:10:58 +03003133}
3134
Felipe Balbidea520a2016-03-30 09:39:34 +03003135static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbif42f2442013-06-12 21:25:08 +03003136{
Felipe Balbidea520a2016-03-30 09:39:34 +03003137 struct dwc3 *dwc = evt->dwc;
Felipe Balbif42f2442013-06-12 21:25:08 +03003138 irqreturn_t ret = IRQ_NONE;
3139 int left;
3140 u32 reg;
3141
Felipe Balbif42f2442013-06-12 21:25:08 +03003142 left = evt->count;
3143
3144 if (!(evt->flags & DWC3_EVENT_PENDING))
3145 return IRQ_NONE;
3146
3147 while (left > 0) {
3148 union dwc3_event event;
3149
John Younebbb2d52016-11-15 13:07:02 +02003150 event.raw = *(u32 *) (evt->cache + evt->lpos);
Felipe Balbif42f2442013-06-12 21:25:08 +03003151
3152 dwc3_process_event_entry(dwc, &event);
3153
3154 /*
3155 * FIXME we wrap around correctly to the next entry as
3156 * almost all entries are 4 bytes in size. There is one
3157 * entry which has 12 bytes which is a regular entry
3158 * followed by 8 bytes data. ATM I don't know how
3159 * things are organized if we get next to the a
3160 * boundary so I worry about that once we try to handle
3161 * that.
3162 */
Felipe Balbicaefe6c2016-11-15 13:05:23 +02003163 evt->lpos = (evt->lpos + 4) % evt->length;
Felipe Balbif42f2442013-06-12 21:25:08 +03003164 left -= 4;
Felipe Balbif42f2442013-06-12 21:25:08 +03003165 }
3166
3167 evt->count = 0;
3168 evt->flags &= ~DWC3_EVENT_PENDING;
3169 ret = IRQ_HANDLED;
3170
3171 /* Unmask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003172 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbif42f2442013-06-12 21:25:08 +03003173 reg &= ~DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003174 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbif42f2442013-06-12 21:25:08 +03003175
John Youncf40b862016-11-14 12:32:43 -08003176 if (dwc->imod_interval) {
3177 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
3178 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
3179 }
3180
Felipe Balbif42f2442013-06-12 21:25:08 +03003181 return ret;
3182}
3183
Felipe Balbidea520a2016-03-30 09:39:34 +03003184static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
Felipe Balbib15a7622011-06-30 16:57:15 +03003185{
Felipe Balbidea520a2016-03-30 09:39:34 +03003186 struct dwc3_event_buffer *evt = _evt;
3187 struct dwc3 *dwc = evt->dwc;
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05003188 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03003189 irqreturn_t ret = IRQ_NONE;
Felipe Balbib15a7622011-06-30 16:57:15 +03003190
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05003191 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbidea520a2016-03-30 09:39:34 +03003192 ret = dwc3_process_event_buf(evt);
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05003193 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03003194
3195 return ret;
3196}
3197
Felipe Balbidea520a2016-03-30 09:39:34 +03003198static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03003199{
Felipe Balbidea520a2016-03-30 09:39:34 +03003200 struct dwc3 *dwc = evt->dwc;
John Younebbb2d52016-11-15 13:07:02 +02003201 u32 amount;
Felipe Balbi72246da2011-08-19 18:10:58 +03003202 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03003203 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03003204
Felipe Balbifc8bb912016-05-16 13:14:48 +03003205 if (pm_runtime_suspended(dwc->dev)) {
3206 pm_runtime_get(dwc->dev);
3207 disable_irq_nosync(dwc->irq_gadget);
3208 dwc->pending_events = true;
3209 return IRQ_HANDLED;
3210 }
3211
Thinh Nguyend325a1d2017-05-11 17:26:47 -07003212 /*
3213 * With PCIe legacy interrupt, test shows that top-half irq handler can
3214 * be called again after HW interrupt deassertion. Check if bottom-half
3215 * irq event handler completes before caching new event to prevent
3216 * losing events.
3217 */
3218 if (evt->flags & DWC3_EVENT_PENDING)
3219 return IRQ_HANDLED;
3220
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003221 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
Felipe Balbi72246da2011-08-19 18:10:58 +03003222 count &= DWC3_GEVNTCOUNT_MASK;
3223 if (!count)
3224 return IRQ_NONE;
3225
Felipe Balbib15a7622011-06-30 16:57:15 +03003226 evt->count = count;
3227 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03003228
Felipe Balbie8adfc32013-06-12 21:11:14 +03003229 /* Mask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003230 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbie8adfc32013-06-12 21:11:14 +03003231 reg |= DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003232 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbie8adfc32013-06-12 21:11:14 +03003233
John Younebbb2d52016-11-15 13:07:02 +02003234 amount = min(count, evt->length - evt->lpos);
3235 memcpy(evt->cache + evt->lpos, evt->buf + evt->lpos, amount);
3236
3237 if (amount < count)
3238 memcpy(evt->cache, evt->buf, count - amount);
3239
John Youn65aca322016-11-15 13:08:59 +02003240 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), count);
3241
Felipe Balbib15a7622011-06-30 16:57:15 +03003242 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03003243}
3244
Felipe Balbidea520a2016-03-30 09:39:34 +03003245static irqreturn_t dwc3_interrupt(int irq, void *_evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03003246{
Felipe Balbidea520a2016-03-30 09:39:34 +03003247 struct dwc3_event_buffer *evt = _evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03003248
Felipe Balbidea520a2016-03-30 09:39:34 +03003249 return dwc3_check_event_buf(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +03003250}
3251
Felipe Balbi6db38122016-10-03 11:27:01 +03003252static int dwc3_gadget_get_irq(struct dwc3 *dwc)
3253{
3254 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
3255 int irq;
3256
3257 irq = platform_get_irq_byname(dwc3_pdev, "peripheral");
3258 if (irq > 0)
3259 goto out;
3260
3261 if (irq == -EPROBE_DEFER)
3262 goto out;
3263
3264 irq = platform_get_irq_byname(dwc3_pdev, "dwc_usb3");
3265 if (irq > 0)
3266 goto out;
3267
3268 if (irq == -EPROBE_DEFER)
3269 goto out;
3270
3271 irq = platform_get_irq(dwc3_pdev, 0);
3272 if (irq > 0)
3273 goto out;
3274
3275 if (irq != -EPROBE_DEFER)
3276 dev_err(dwc->dev, "missing peripheral IRQ\n");
3277
3278 if (!irq)
3279 irq = -EINVAL;
3280
3281out:
3282 return irq;
3283}
3284
Felipe Balbi72246da2011-08-19 18:10:58 +03003285/**
Felipe Balbibfad65e2017-04-19 14:59:27 +03003286 * dwc3_gadget_init - initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08003287 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03003288 *
3289 * Returns 0 on success otherwise negative errno.
3290 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05003291int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03003292{
Felipe Balbi6db38122016-10-03 11:27:01 +03003293 int ret;
3294 int irq;
Roger Quadros9522def2016-06-10 14:48:38 +03003295
Felipe Balbi6db38122016-10-03 11:27:01 +03003296 irq = dwc3_gadget_get_irq(dwc);
3297 if (irq < 0) {
3298 ret = irq;
3299 goto err0;
Roger Quadros9522def2016-06-10 14:48:38 +03003300 }
3301
3302 dwc->irq_gadget = irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03003303
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303304 dwc->ep0_trb = dma_alloc_coherent(dwc->sysdev,
3305 sizeof(*dwc->ep0_trb) * 2,
3306 &dwc->ep0_trb_addr, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03003307 if (!dwc->ep0_trb) {
3308 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
3309 ret = -ENOMEM;
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003310 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03003311 }
3312
Felipe Balbi4199c5f2017-04-07 14:09:13 +03003313 dwc->setup_buf = kzalloc(DWC3_EP0_SETUP_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03003314 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03003315 ret = -ENOMEM;
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003316 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03003317 }
3318
Felipe Balbi905dc042017-01-05 14:46:52 +02003319 dwc->bounce = dma_alloc_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE,
3320 &dwc->bounce_addr, GFP_KERNEL);
3321 if (!dwc->bounce) {
3322 ret = -ENOMEM;
Felipe Balbid6e5a542017-04-07 16:34:38 +03003323 goto err2;
Felipe Balbi905dc042017-01-05 14:46:52 +02003324 }
3325
Baolin Wangbb014732016-10-14 17:11:33 +08003326 init_completion(&dwc->ep0_in_setup);
3327
Felipe Balbi72246da2011-08-19 18:10:58 +03003328 dwc->gadget.ops = &dwc3_gadget_ops;
Felipe Balbi72246da2011-08-19 18:10:58 +03003329 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02003330 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03003331 dwc->gadget.name = "dwc3-gadget";
Thinh Nguyenc7299692019-04-25 14:28:24 -07003332 dwc->gadget.lpm_capable = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03003333
3334 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003335 * FIXME We might be setting max_speed to <SUPER, however versions
3336 * <2.20a of dwc3 have an issue with metastability (documented
3337 * elsewhere in this driver) which tells us we can't set max speed to
3338 * anything lower than SUPER.
3339 *
3340 * Because gadget.max_speed is only used by composite.c and function
3341 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
3342 * to happen so we avoid sending SuperSpeed Capability descriptor
3343 * together with our BOS descriptor as that could confuse host into
3344 * thinking we can handle super speed.
3345 *
3346 * Note that, in fact, we won't even support GetBOS requests when speed
3347 * is less than super speed because we don't have means, yet, to tell
3348 * composite.c that we are USB 2.0 + LPM ECN.
3349 */
Roger Quadros42bf02e2017-10-31 15:11:55 +02003350 if (dwc->revision < DWC3_REVISION_220A &&
3351 !dwc->dis_metastability_quirk)
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02003352 dev_info(dwc->dev, "changing max_speed on rev %08x\n",
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003353 dwc->revision);
3354
3355 dwc->gadget.max_speed = dwc->maximum_speed;
3356
3357 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03003358 * REVISIT: Here we should clear all pending IRQs to be
3359 * sure we're starting from a well known location.
3360 */
3361
Bryan O'Donoghuef3bcfc72017-01-31 20:58:11 +00003362 ret = dwc3_gadget_init_endpoints(dwc, dwc->num_eps);
Felipe Balbi72246da2011-08-19 18:10:58 +03003363 if (ret)
Felipe Balbid6e5a542017-04-07 16:34:38 +03003364 goto err3;
Felipe Balbi72246da2011-08-19 18:10:58 +03003365
Felipe Balbi72246da2011-08-19 18:10:58 +03003366 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
3367 if (ret) {
3368 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbid6e5a542017-04-07 16:34:38 +03003369 goto err4;
Felipe Balbi72246da2011-08-19 18:10:58 +03003370 }
3371
Roger Quadros169e3b62019-01-10 17:04:28 +02003372 dwc3_gadget_set_speed(&dwc->gadget, dwc->maximum_speed);
3373
Felipe Balbi72246da2011-08-19 18:10:58 +03003374 return 0;
Felipe Balbi4199c5f2017-04-07 14:09:13 +03003375
3376err4:
Felipe Balbid6e5a542017-04-07 16:34:38 +03003377 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03003378
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003379err3:
Felipe Balbid6e5a542017-04-07 16:34:38 +03003380 dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
3381 dwc->bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003382
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003383err2:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003384 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003385
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003386err1:
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303387 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003388 dwc->ep0_trb, dwc->ep0_trb_addr);
3389
Felipe Balbi72246da2011-08-19 18:10:58 +03003390err0:
3391 return ret;
3392}
3393
Felipe Balbi7415f172012-04-30 14:56:33 +03003394/* -------------------------------------------------------------------------- */
3395
Felipe Balbi72246da2011-08-19 18:10:58 +03003396void dwc3_gadget_exit(struct dwc3 *dwc)
3397{
Felipe Balbi72246da2011-08-19 18:10:58 +03003398 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03003399 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi905dc042017-01-05 14:46:52 +02003400 dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
Felipe Balbid6e5a542017-04-07 16:34:38 +03003401 dwc->bounce_addr);
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003402 kfree(dwc->setup_buf);
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303403 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbid6e5a542017-04-07 16:34:38 +03003404 dwc->ep0_trb, dwc->ep0_trb_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03003405}
Felipe Balbi7415f172012-04-30 14:56:33 +03003406
Felipe Balbi0b0231a2014-10-07 10:19:23 -05003407int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03003408{
Roger Quadros9772b472016-04-12 11:33:29 +03003409 if (!dwc->gadget_driver)
3410 return 0;
3411
Roger Quadros1551e352017-02-15 14:16:26 +02003412 dwc3_gadget_run_stop(dwc, false, false);
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003413 dwc3_disconnect_gadget(dwc);
3414 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003415
3416 return 0;
3417}
3418
3419int dwc3_gadget_resume(struct dwc3 *dwc)
3420{
Felipe Balbi7415f172012-04-30 14:56:33 +03003421 int ret;
3422
Roger Quadros9772b472016-04-12 11:33:29 +03003423 if (!dwc->gadget_driver)
3424 return 0;
3425
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003426 ret = __dwc3_gadget_start(dwc);
3427 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003428 goto err0;
3429
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003430 ret = dwc3_gadget_run_stop(dwc, true, false);
3431 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003432 goto err1;
3433
Felipe Balbi7415f172012-04-30 14:56:33 +03003434 return 0;
3435
3436err1:
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003437 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003438
3439err0:
3440 return ret;
3441}
Felipe Balbifc8bb912016-05-16 13:14:48 +03003442
3443void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3444{
3445 if (dwc->pending_events) {
3446 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3447 dwc->pending_events = false;
3448 enable_irq(dwc->irq_gadget);
3449 }
3450}