blob: 7739fe054e345c435cacecf500b1a35f60c8c685 [file] [log] [blame]
Greg Kroah-Hartman5fd54ac2017-11-03 11:28:30 +01001// SPDX-License-Identifier: GPL-2.0
Felipe Balbibfad65e2017-04-19 14:59:27 +03002/*
Felipe Balbi72246da2011-08-19 18:10:58 +03003 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
4 *
5 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03006 *
7 * Authors: Felipe Balbi <balbi@ti.com>,
8 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
Felipe Balbi72246da2011-08-19 18:10:58 +03009 */
10
11#include <linux/kernel.h>
12#include <linux/delay.h>
13#include <linux/slab.h>
14#include <linux/spinlock.h>
15#include <linux/platform_device.h>
16#include <linux/pm_runtime.h>
17#include <linux/interrupt.h>
18#include <linux/io.h>
19#include <linux/list.h>
20#include <linux/dma-mapping.h>
21
22#include <linux/usb/ch9.h>
23#include <linux/usb/gadget.h>
24
Felipe Balbi80977dc2014-08-19 16:37:22 -050025#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030026#include "core.h"
27#include "gadget.h"
28#include "io.h"
29
Felipe Balbid5370102018-08-14 10:42:43 +030030#define DWC3_ALIGN_FRAME(d, n) (((d)->frame_number + ((d)->interval * (n))) \
Felipe Balbif62afb42018-04-11 10:34:34 +030031 & ~((d)->interval - 1))
32
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020033/**
Felipe Balbibfad65e2017-04-19 14:59:27 +030034 * dwc3_gadget_set_test_mode - enables usb2 test modes
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020035 * @dwc: pointer to our context structure
36 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
37 *
Felipe Balbibfad65e2017-04-19 14:59:27 +030038 * Caller should take care of locking. This function will return 0 on
39 * success or -EINVAL if wrong Test Selector is passed.
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020040 */
41int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
42{
43 u32 reg;
44
45 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
46 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
47
48 switch (mode) {
49 case TEST_J:
50 case TEST_K:
51 case TEST_SE0_NAK:
52 case TEST_PACKET:
53 case TEST_FORCE_EN:
54 reg |= mode << 1;
55 break;
56 default:
57 return -EINVAL;
58 }
59
Thinh Nguyen5b738212019-10-23 19:15:43 -070060 dwc3_gadget_dctl_write_safe(dwc, reg);
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020061
62 return 0;
63}
64
Felipe Balbi8598bde2012-01-02 18:55:57 +020065/**
Felipe Balbibfad65e2017-04-19 14:59:27 +030066 * dwc3_gadget_get_link_state - gets current state of usb link
Paul Zimmerman911f1f82012-04-27 13:35:15 +030067 * @dwc: pointer to our context structure
68 *
69 * Caller should take care of locking. This function will
70 * return the link state on success (>= 0) or -ETIMEDOUT.
71 */
72int dwc3_gadget_get_link_state(struct dwc3 *dwc)
73{
74 u32 reg;
75
76 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
77
78 return DWC3_DSTS_USBLNKST(reg);
79}
80
81/**
Felipe Balbibfad65e2017-04-19 14:59:27 +030082 * dwc3_gadget_set_link_state - sets usb link to a particular state
Felipe Balbi8598bde2012-01-02 18:55:57 +020083 * @dwc: pointer to our context structure
84 * @state: the state to put link into
85 *
86 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080087 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 */
89int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
90{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080091 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020092 u32 reg;
93
Paul Zimmerman802fde92012-04-27 13:10:52 +030094 /*
95 * Wait until device controller is ready. Only applies to 1.94a and
96 * later RTL.
97 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -070098 if (!DWC3_VER_IS_PRIOR(DWC3, 194A)) {
Paul Zimmerman802fde92012-04-27 13:10:52 +030099 while (--retries) {
100 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
101 if (reg & DWC3_DSTS_DCNRD)
102 udelay(5);
103 else
104 break;
105 }
106
107 if (retries <= 0)
108 return -ETIMEDOUT;
109 }
110
Felipe Balbi8598bde2012-01-02 18:55:57 +0200111 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
112 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
113
Thinh Nguyen2e708fa2019-10-23 19:15:55 -0700114 /* set no action before sending new link state change */
115 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
116
Felipe Balbi8598bde2012-01-02 18:55:57 +0200117 /* set requested state */
118 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
119 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
120
Paul Zimmerman802fde92012-04-27 13:10:52 +0300121 /*
122 * The following code is racy when called from dwc3_gadget_wakeup,
123 * and is not needed, at least on newer versions
124 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -0700125 if (!DWC3_VER_IS_PRIOR(DWC3, 194A))
Paul Zimmerman802fde92012-04-27 13:10:52 +0300126 return 0;
127
Felipe Balbi8598bde2012-01-02 18:55:57 +0200128 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300129 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200130 while (--retries) {
131 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
132
Felipe Balbi8598bde2012-01-02 18:55:57 +0200133 if (DWC3_DSTS_USBLNKST(reg) == state)
134 return 0;
135
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800136 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200137 }
138
Felipe Balbi8598bde2012-01-02 18:55:57 +0200139 return -ETIMEDOUT;
140}
141
John Youndca01192016-05-19 17:26:05 -0700142/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300143 * dwc3_ep_inc_trb - increment a trb index.
144 * @index: Pointer to the TRB index to increment.
John Youndca01192016-05-19 17:26:05 -0700145 *
146 * The index should never point to the link TRB. After incrementing,
147 * if it is point to the link TRB, wrap around to the beginning. The
148 * link TRB is always at the last TRB entry.
149 */
150static void dwc3_ep_inc_trb(u8 *index)
151{
152 (*index)++;
153 if (*index == (DWC3_TRB_NUM - 1))
154 *index = 0;
155}
156
Felipe Balbibfad65e2017-04-19 14:59:27 +0300157/**
158 * dwc3_ep_inc_enq - increment endpoint's enqueue pointer
159 * @dep: The endpoint whose enqueue pointer we're incrementing
160 */
Felipe Balbief966b92016-04-05 13:09:51 +0300161static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200162{
John Youndca01192016-05-19 17:26:05 -0700163 dwc3_ep_inc_trb(&dep->trb_enqueue);
Felipe Balbief966b92016-04-05 13:09:51 +0300164}
Felipe Balbi457e84b2012-01-18 18:04:09 +0200165
Felipe Balbibfad65e2017-04-19 14:59:27 +0300166/**
167 * dwc3_ep_inc_deq - increment endpoint's dequeue pointer
168 * @dep: The endpoint whose enqueue pointer we're incrementing
169 */
Felipe Balbief966b92016-04-05 13:09:51 +0300170static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
171{
John Youndca01192016-05-19 17:26:05 -0700172 dwc3_ep_inc_trb(&dep->trb_dequeue);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200173}
174
Wei Yongjun69102512018-03-29 02:20:10 +0000175static void dwc3_gadget_del_and_unmap_request(struct dwc3_ep *dep,
Felipe Balbic91815b2018-03-26 13:14:47 +0300176 struct dwc3_request *req, int status)
177{
178 struct dwc3 *dwc = dep->dwc;
179
Felipe Balbic91815b2018-03-26 13:14:47 +0300180 list_del(&req->list);
181 req->remaining = 0;
Jack Phambd6742242019-01-10 12:39:55 -0800182 req->needs_extra_trb = false;
Felipe Balbic91815b2018-03-26 13:14:47 +0300183
184 if (req->request.status == -EINPROGRESS)
185 req->request.status = status;
186
187 if (req->trb)
188 usb_gadget_unmap_request_by_dev(dwc->sysdev,
189 &req->request, req->direction);
190
191 req->trb = NULL;
192 trace_dwc3_gadget_giveback(req);
193
194 if (dep->number > 1)
195 pm_runtime_put(dwc->dev);
196}
197
Felipe Balbibfad65e2017-04-19 14:59:27 +0300198/**
199 * dwc3_gadget_giveback - call struct usb_request's ->complete callback
200 * @dep: The endpoint to whom the request belongs to
201 * @req: The request we're giving back
202 * @status: completion code for the request
203 *
204 * Must be called with controller's lock held and interrupts disabled. This
205 * function will unmap @req and call its ->complete() callback to notify upper
206 * layers that it has completed.
207 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300208void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
209 int status)
210{
211 struct dwc3 *dwc = dep->dwc;
212
Felipe Balbic91815b2018-03-26 13:14:47 +0300213 dwc3_gadget_del_and_unmap_request(dep, req, status);
Felipe Balbia3af5e32019-01-11 12:57:09 +0200214 req->status = DWC3_REQUEST_STATUS_COMPLETED;
Felipe Balbi72246da2011-08-19 18:10:58 +0300215
216 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200217 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300218 spin_lock(&dwc->lock);
219}
220
Felipe Balbibfad65e2017-04-19 14:59:27 +0300221/**
222 * dwc3_send_gadget_generic_command - issue a generic command for the controller
223 * @dwc: pointer to the controller context
224 * @cmd: the command to be issued
225 * @param: command parameter
226 *
227 * Caller should take care of locking. Issue @cmd with a given @param to @dwc
228 * and wait for its completion.
229 */
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500230int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300231{
232 u32 timeout = 500;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300233 int status = 0;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300234 int ret = 0;
Felipe Balbib09bb642012-04-24 16:19:11 +0300235 u32 reg;
236
237 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
238 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
239
240 do {
241 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
242 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi71f7e702016-05-23 14:16:19 +0300243 status = DWC3_DGCMD_STATUS(reg);
244 if (status)
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300245 ret = -EINVAL;
246 break;
Felipe Balbib09bb642012-04-24 16:19:11 +0300247 }
Janusz Dziedzice3aee482016-11-09 11:01:33 +0100248 } while (--timeout);
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300249
250 if (!timeout) {
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300251 ret = -ETIMEDOUT;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300252 status = -ETIMEDOUT;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300253 }
254
Felipe Balbi71f7e702016-05-23 14:16:19 +0300255 trace_dwc3_gadget_generic_cmd(cmd, param, status);
256
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300257 return ret;
Felipe Balbib09bb642012-04-24 16:19:11 +0300258}
259
Felipe Balbic36d8e92016-04-04 12:46:33 +0300260static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
261
Felipe Balbibfad65e2017-04-19 14:59:27 +0300262/**
263 * dwc3_send_gadget_ep_cmd - issue an endpoint command
264 * @dep: the endpoint to which the command is going to be issued
265 * @cmd: the command to be issued
266 * @params: parameters to the command
267 *
268 * Caller should handle locking. This function will issue @cmd with given
269 * @params to @dep and wait for its completion.
270 */
Felipe Balbi2cd47182016-04-12 16:42:43 +0300271int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
272 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi72246da2011-08-19 18:10:58 +0300273{
Felipe Balbi8897a762016-09-22 10:56:08 +0300274 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Felipe Balbi2cd47182016-04-12 16:42:43 +0300275 struct dwc3 *dwc = dep->dwc;
Yu Chen1c0e69a2020-05-21 16:46:43 +0800276 u32 timeout = 5000;
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700277 u32 saved_config = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300278 u32 reg;
279
Felipe Balbi0933df12016-05-23 14:02:33 +0300280 int cmd_status = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300281 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300282
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300283 /*
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700284 * When operating in USB 2.0 speeds (HS/FS), if GUSB2PHYCFG.ENBLSLPM or
285 * GUSB2PHYCFG.SUSPHY is set, it must be cleared before issuing an
286 * endpoint command.
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300287 *
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700288 * Save and clear both GUSB2PHYCFG.ENBLSLPM and GUSB2PHYCFG.SUSPHY
289 * settings. Restore them after the command is completed.
290 *
291 * DWC_usb3 3.30a and DWC_usb31 1.90a programming guide section 3.2.2
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300292 */
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300293 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
294 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
295 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700296 saved_config |= DWC3_GUSB2PHYCFG_SUSPHY;
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300297 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300298 }
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700299
300 if (reg & DWC3_GUSB2PHYCFG_ENBLSLPM) {
301 saved_config |= DWC3_GUSB2PHYCFG_ENBLSLPM;
302 reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
303 }
304
305 if (saved_config)
306 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300307 }
308
Felipe Balbi59999142016-09-22 12:25:28 +0300309 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
Felipe Balbic36d8e92016-04-04 12:46:33 +0300310 int needs_wakeup;
311
312 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
313 dwc->link_state == DWC3_LINK_STATE_U2 ||
314 dwc->link_state == DWC3_LINK_STATE_U3);
315
316 if (unlikely(needs_wakeup)) {
317 ret = __dwc3_gadget_wakeup(dwc);
318 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
319 ret);
320 }
321 }
322
Felipe Balbi2eb88012016-04-12 16:53:39 +0300323 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
324 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
325 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300326
Felipe Balbi8897a762016-09-22 10:56:08 +0300327 /*
328 * Synopsys Databook 2.60a states in section 6.3.2.5.6 of that if we're
329 * not relying on XferNotReady, we can make use of a special "No
330 * Response Update Transfer" command where we should clear both CmdAct
331 * and CmdIOC bits.
332 *
333 * With this, we don't need to wait for command completion and can
334 * straight away issue further commands to the endpoint.
335 *
336 * NOTICE: We're making an assumption that control endpoints will never
337 * make use of Update Transfer command. This is a safe assumption
338 * because we can never have more than one request at a time with
339 * Control Endpoints. If anybody changes that assumption, this chunk
340 * needs to be updated accordingly.
341 */
342 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_UPDATETRANSFER &&
343 !usb_endpoint_xfer_isoc(desc))
344 cmd &= ~(DWC3_DEPCMD_CMDIOC | DWC3_DEPCMD_CMDACT);
345 else
346 cmd |= DWC3_DEPCMD_CMDACT;
347
348 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd);
Felipe Balbi72246da2011-08-19 18:10:58 +0300349 do {
Felipe Balbi2eb88012016-04-12 16:53:39 +0300350 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
Felipe Balbi72246da2011-08-19 18:10:58 +0300351 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi0933df12016-05-23 14:02:33 +0300352 cmd_status = DWC3_DEPCMD_STATUS(reg);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000353
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000354 switch (cmd_status) {
355 case 0:
356 ret = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300357 break;
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000358 case DEPEVT_TRANSFER_NO_RESOURCE:
Thinh Nguyenf7ac582e2020-03-29 16:13:16 -0700359 dev_WARN(dwc->dev, "No resource for %s\n",
360 dep->name);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000361 ret = -EINVAL;
362 break;
363 case DEPEVT_TRANSFER_BUS_EXPIRY:
364 /*
365 * SW issues START TRANSFER command to
366 * isochronous ep with future frame interval. If
367 * future interval time has already passed when
368 * core receives the command, it will respond
369 * with an error status of 'Bus Expiry'.
370 *
371 * Instead of always returning -EINVAL, let's
372 * give a hint to the gadget driver that this is
373 * the case by returning -EAGAIN.
374 */
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000375 ret = -EAGAIN;
376 break;
377 default:
378 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
379 }
380
Felipe Balbic0ca3242016-04-04 09:11:51 +0300381 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300382 }
Felipe Balbif6bb2252016-05-23 13:53:34 +0300383 } while (--timeout);
Felipe Balbi72246da2011-08-19 18:10:58 +0300384
Felipe Balbif6bb2252016-05-23 13:53:34 +0300385 if (timeout == 0) {
Felipe Balbif6bb2252016-05-23 13:53:34 +0300386 ret = -ETIMEDOUT;
Felipe Balbi0933df12016-05-23 14:02:33 +0300387 cmd_status = -ETIMEDOUT;
Felipe Balbif6bb2252016-05-23 13:53:34 +0300388 }
Felipe Balbic0ca3242016-04-04 09:11:51 +0300389
Felipe Balbi0933df12016-05-23 14:02:33 +0300390 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
391
Thinh Nguyen9bc33952020-03-29 16:13:04 -0700392 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
393 if (ret == 0)
394 dep->flags |= DWC3_EP_TRANSFER_STARTED;
395
396 if (ret != -ETIMEDOUT)
397 dwc3_gadget_ep_get_transfer_index(dep);
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +0300398 }
399
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700400 if (saved_config) {
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300401 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700402 reg |= saved_config;
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300403 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
404 }
405
Felipe Balbic0ca3242016-04-04 09:11:51 +0300406 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300407}
408
John Youn50c763f2016-05-31 17:49:56 -0700409static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
410{
411 struct dwc3 *dwc = dep->dwc;
412 struct dwc3_gadget_ep_cmd_params params;
413 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
414
415 /*
416 * As of core revision 2.60a the recommended programming model
417 * is to set the ClearPendIN bit when issuing a Clear Stall EP
418 * command for IN endpoints. This is to prevent an issue where
419 * some (non-compliant) hosts may not send ACK TPs for pending
420 * IN transfers due to a mishandled error condition. Synopsys
421 * STAR 9000614252.
422 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -0700423 if (dep->direction &&
424 !DWC3_VER_IS_PRIOR(DWC3, 260A) &&
Lu Baolu5e6c88d2016-09-09 12:51:27 +0800425 (dwc->gadget.speed >= USB_SPEED_SUPER))
John Youn50c763f2016-05-31 17:49:56 -0700426 cmd |= DWC3_DEPCMD_CLEARPENDIN;
427
428 memset(&params, 0, sizeof(params));
429
Felipe Balbi2cd47182016-04-12 16:42:43 +0300430 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Youn50c763f2016-05-31 17:49:56 -0700431}
432
Felipe Balbi72246da2011-08-19 18:10:58 +0300433static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200434 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300435{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300436 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300437
438 return dep->trb_pool_dma + offset;
439}
440
441static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
442{
443 struct dwc3 *dwc = dep->dwc;
444
445 if (dep->trb_pool)
446 return 0;
447
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530448 dep->trb_pool = dma_alloc_coherent(dwc->sysdev,
Felipe Balbi72246da2011-08-19 18:10:58 +0300449 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
450 &dep->trb_pool_dma, GFP_KERNEL);
451 if (!dep->trb_pool) {
452 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
453 dep->name);
454 return -ENOMEM;
455 }
456
457 return 0;
458}
459
460static void dwc3_free_trb_pool(struct dwc3_ep *dep)
461{
462 struct dwc3 *dwc = dep->dwc;
463
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530464 dma_free_coherent(dwc->sysdev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
Felipe Balbi72246da2011-08-19 18:10:58 +0300465 dep->trb_pool, dep->trb_pool_dma);
466
467 dep->trb_pool = NULL;
468 dep->trb_pool_dma = 0;
469}
470
Felipe Balbi20d1d432018-04-09 12:49:02 +0300471static int dwc3_gadget_set_xfer_resource(struct dwc3_ep *dep)
472{
473 struct dwc3_gadget_ep_cmd_params params;
474
475 memset(&params, 0x00, sizeof(params));
476
477 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
478
479 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
480 &params);
481}
John Younc4509602016-02-16 20:10:53 -0800482
483/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300484 * dwc3_gadget_start_config - configure ep resources
John Younc4509602016-02-16 20:10:53 -0800485 * @dep: endpoint that is being enabled
486 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300487 * Issue a %DWC3_DEPCMD_DEPSTARTCFG command to @dep. After the command's
488 * completion, it will set Transfer Resource for all available endpoints.
John Younc4509602016-02-16 20:10:53 -0800489 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300490 * The assignment of transfer resources cannot perfectly follow the data book
491 * due to the fact that the controller driver does not have all knowledge of the
492 * configuration in advance. It is given this information piecemeal by the
493 * composite gadget framework after every SET_CONFIGURATION and
494 * SET_INTERFACE. Trying to follow the databook programming model in this
495 * scenario can cause errors. For two reasons:
John Younc4509602016-02-16 20:10:53 -0800496 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300497 * 1) The databook says to do %DWC3_DEPCMD_DEPSTARTCFG for every
498 * %USB_REQ_SET_CONFIGURATION and %USB_REQ_SET_INTERFACE (8.1.5). This is
499 * incorrect in the scenario of multiple interfaces.
500 *
501 * 2) The databook does not mention doing more %DWC3_DEPCMD_DEPXFERCFG for new
John Younc4509602016-02-16 20:10:53 -0800502 * endpoint on alt setting (8.1.6).
503 *
504 * The following simplified method is used instead:
505 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300506 * All hardware endpoints can be assigned a transfer resource and this setting
507 * will stay persistent until either a core reset or hibernation. So whenever we
508 * do a %DWC3_DEPCMD_DEPSTARTCFG(0) we can go ahead and do
509 * %DWC3_DEPCMD_DEPXFERCFG for every hardware endpoint as well. We are
John Younc4509602016-02-16 20:10:53 -0800510 * guaranteed that there are as many transfer resources as endpoints.
511 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300512 * This function is called for each endpoint when it is being enabled but is
513 * triggered only when called for EP0-out, which always happens first, and which
514 * should only happen in one of the above conditions.
John Younc4509602016-02-16 20:10:53 -0800515 */
Felipe Balbib07c2db2018-04-09 12:46:47 +0300516static int dwc3_gadget_start_config(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300517{
518 struct dwc3_gadget_ep_cmd_params params;
Felipe Balbib07c2db2018-04-09 12:46:47 +0300519 struct dwc3 *dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300520 u32 cmd;
John Younc4509602016-02-16 20:10:53 -0800521 int i;
522 int ret;
523
524 if (dep->number)
525 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300526
527 memset(&params, 0x00, sizeof(params));
John Younc4509602016-02-16 20:10:53 -0800528 cmd = DWC3_DEPCMD_DEPSTARTCFG;
Felipe Balbib07c2db2018-04-09 12:46:47 +0300529 dwc = dep->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300530
Felipe Balbi2cd47182016-04-12 16:42:43 +0300531 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Younc4509602016-02-16 20:10:53 -0800532 if (ret)
533 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300534
John Younc4509602016-02-16 20:10:53 -0800535 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
536 struct dwc3_ep *dep = dwc->eps[i];
537
538 if (!dep)
539 continue;
540
Felipe Balbib07c2db2018-04-09 12:46:47 +0300541 ret = dwc3_gadget_set_xfer_resource(dep);
John Younc4509602016-02-16 20:10:53 -0800542 if (ret)
543 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300544 }
545
546 return 0;
547}
548
Felipe Balbib07c2db2018-04-09 12:46:47 +0300549static int dwc3_gadget_set_ep_config(struct dwc3_ep *dep, unsigned int action)
Felipe Balbi72246da2011-08-19 18:10:58 +0300550{
John Youn39ebb052016-11-09 16:36:28 -0800551 const struct usb_ss_ep_comp_descriptor *comp_desc;
552 const struct usb_endpoint_descriptor *desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300553 struct dwc3_gadget_ep_cmd_params params;
Felipe Balbib07c2db2018-04-09 12:46:47 +0300554 struct dwc3 *dwc = dep->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300555
John Youn39ebb052016-11-09 16:36:28 -0800556 comp_desc = dep->endpoint.comp_desc;
557 desc = dep->endpoint.desc;
558
Felipe Balbi72246da2011-08-19 18:10:58 +0300559 memset(&params, 0x00, sizeof(params));
560
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300561 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900562 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
563
564 /* Burst size is only needed in SuperSpeed mode */
John Younee5cd412016-02-05 17:08:45 -0800565 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
Felipe Balbi676e3492016-04-26 10:49:07 +0300566 u32 burst = dep->endpoint.maxburst;
Felipe Balbi676e3492016-04-26 10:49:07 +0300567 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
Chanho Parkd2e9a132012-08-31 16:54:07 +0900568 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300569
Felipe Balbia2d23f02018-04-09 12:40:48 +0300570 params.param0 |= action;
571 if (action == DWC3_DEPCFG_ACTION_RESTORE)
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600572 params.param2 |= dep->saved_state;
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600573
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300574 if (usb_endpoint_xfer_control(desc))
575 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
Felipe Balbi13fa2e62016-05-30 13:40:00 +0300576
577 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
578 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300579
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200580 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300581 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
Thinh Nguyen548f8b32020-05-05 19:46:45 -0700582 | DWC3_DEPCFG_XFER_COMPLETE_EN
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300583 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300584 dep->stream_capable = true;
585 }
586
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500587 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300588 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300589
590 /*
591 * We are doing 1:1 mapping for endpoints, meaning
592 * Physical Endpoints 2 maps to Logical Endpoint 2 and
593 * so on. We consider the direction bit as part of the physical
594 * endpoint number. So USB endpoint 0x81 is 0x03.
595 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300596 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300597
598 /*
599 * We must use the lower 16 TX FIFOs even though
600 * HW might have more
601 */
602 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300603 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300604
605 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300606 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300607 dep->interval = 1 << (desc->bInterval - 1);
608 }
609
Felipe Balbi2cd47182016-04-12 16:42:43 +0300610 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300611}
612
Thinh Nguyen140ca4c2020-05-05 19:47:09 -0700613static void dwc3_stop_active_transfer(struct dwc3_ep *dep, bool force,
614 bool interrupt);
615
Felipe Balbi72246da2011-08-19 18:10:58 +0300616/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300617 * __dwc3_gadget_ep_enable - initializes a hw endpoint
Felipe Balbi72246da2011-08-19 18:10:58 +0300618 * @dep: endpoint to be initialized
Felipe Balbia2d23f02018-04-09 12:40:48 +0300619 * @action: one of INIT, MODIFY or RESTORE
Felipe Balbi72246da2011-08-19 18:10:58 +0300620 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300621 * Caller should take care of locking. Execute all necessary commands to
622 * initialize a HW endpoint so it can be used by a gadget driver.
Felipe Balbi72246da2011-08-19 18:10:58 +0300623 */
Felipe Balbia2d23f02018-04-09 12:40:48 +0300624static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep, unsigned int action)
Felipe Balbi72246da2011-08-19 18:10:58 +0300625{
John Youn39ebb052016-11-09 16:36:28 -0800626 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300627 struct dwc3 *dwc = dep->dwc;
John Youn39ebb052016-11-09 16:36:28 -0800628
Felipe Balbi72246da2011-08-19 18:10:58 +0300629 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300630 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300631
632 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbib07c2db2018-04-09 12:46:47 +0300633 ret = dwc3_gadget_start_config(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300634 if (ret)
635 return ret;
636 }
637
Felipe Balbib07c2db2018-04-09 12:46:47 +0300638 ret = dwc3_gadget_set_ep_config(dep, action);
Felipe Balbi72246da2011-08-19 18:10:58 +0300639 if (ret)
640 return ret;
641
642 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200643 struct dwc3_trb *trb_st_hw;
644 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300645
Felipe Balbi72246da2011-08-19 18:10:58 +0300646 dep->type = usb_endpoint_type(desc);
647 dep->flags |= DWC3_EP_ENABLED;
648
649 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
650 reg |= DWC3_DALEPENA_EP(dep->number);
651 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
652
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300653 if (usb_endpoint_xfer_control(desc))
Felipe Balbi2870e502016-11-03 13:53:29 +0200654 goto out;
Felipe Balbi72246da2011-08-19 18:10:58 +0300655
John Youn0d257442016-05-19 17:26:08 -0700656 /* Initialize the TRB ring */
657 dep->trb_dequeue = 0;
658 dep->trb_enqueue = 0;
659 memset(dep->trb_pool, 0,
660 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
661
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300662 /* Link TRB. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300663 trb_st_hw = &dep->trb_pool[0];
664
Felipe Balbif6bafc62012-02-06 11:04:53 +0200665 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbif6bafc62012-02-06 11:04:53 +0200666 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
667 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
668 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
669 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300670 }
671
Felipe Balbia97ea992016-09-29 16:28:56 +0300672 /*
673 * Issue StartTransfer here with no-op TRB so we can always rely on No
674 * Response Update Transfer command.
675 */
Thinh Nguyen140ca4c2020-05-05 19:47:09 -0700676 if (usb_endpoint_xfer_bulk(desc) ||
Felipe Balbi52fcc0b2018-03-26 13:19:43 +0300677 usb_endpoint_xfer_int(desc)) {
Felipe Balbia97ea992016-09-29 16:28:56 +0300678 struct dwc3_gadget_ep_cmd_params params;
679 struct dwc3_trb *trb;
680 dma_addr_t trb_dma;
681 u32 cmd;
682
683 memset(&params, 0, sizeof(params));
684 trb = &dep->trb_pool[0];
685 trb_dma = dwc3_trb_dma_offset(dep, trb);
686
687 params.param0 = upper_32_bits(trb_dma);
688 params.param1 = lower_32_bits(trb_dma);
689
690 cmd = DWC3_DEPCMD_STARTTRANSFER;
691
692 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
693 if (ret < 0)
694 return ret;
Thinh Nguyen140ca4c2020-05-05 19:47:09 -0700695
696 if (dep->stream_capable) {
697 /*
698 * For streams, at start, there maybe a race where the
699 * host primes the endpoint before the function driver
700 * queues a request to initiate a stream. In that case,
701 * the controller will not see the prime to generate the
702 * ERDY and start stream. To workaround this, issue a
703 * no-op TRB as normal, but end it immediately. As a
704 * result, when the function driver queues the request,
705 * the next START_TRANSFER command will cause the
706 * controller to generate an ERDY to initiate the
707 * stream.
708 */
709 dwc3_stop_active_transfer(dep, true, true);
710
711 /*
712 * All stream eps will reinitiate stream on NoStream
713 * rejection until we can determine that the host can
714 * prime after the first transfer.
715 */
716 dep->flags |= DWC3_EP_FORCE_RESTART_STREAM;
717 }
Felipe Balbia97ea992016-09-29 16:28:56 +0300718 }
719
Felipe Balbi2870e502016-11-03 13:53:29 +0200720out:
721 trace_dwc3_gadget_ep_enable(dep);
722
Felipe Balbi72246da2011-08-19 18:10:58 +0300723 return 0;
724}
725
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200726static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300727{
728 struct dwc3_request *req;
729
Felipe Balbic5353b22019-02-13 13:00:54 +0200730 dwc3_stop_active_transfer(dep, true, false);
Felipe Balbi69450c42016-05-30 13:37:02 +0300731
Felipe Balbi0e146022016-06-21 10:32:02 +0300732 /* - giveback all requests to gadget driver */
733 while (!list_empty(&dep->started_list)) {
734 req = next_request(&dep->started_list);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200735
Felipe Balbi0e146022016-06-21 10:32:02 +0300736 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbiea53b882012-02-17 12:10:04 +0200737 }
738
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200739 while (!list_empty(&dep->pending_list)) {
740 req = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300741
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200742 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300743 }
Felipe Balbid8eca642019-10-31 11:07:13 +0200744
745 while (!list_empty(&dep->cancelled_list)) {
746 req = next_request(&dep->cancelled_list);
747
748 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
749 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300750}
751
752/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300753 * __dwc3_gadget_ep_disable - disables a hw endpoint
Felipe Balbi72246da2011-08-19 18:10:58 +0300754 * @dep: the endpoint to disable
755 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300756 * This function undoes what __dwc3_gadget_ep_enable did and also removes
757 * requests which are currently being processed by the hardware and those which
758 * are not yet scheduled.
759 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200760 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300761 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300762static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
763{
764 struct dwc3 *dwc = dep->dwc;
765 u32 reg;
766
Felipe Balbi2870e502016-11-03 13:53:29 +0200767 trace_dwc3_gadget_ep_disable(dep);
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500768
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200769 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300770
Felipe Balbi687ef982014-04-16 10:30:33 -0500771 /* make sure HW endpoint isn't stalled */
772 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500773 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500774
Felipe Balbi72246da2011-08-19 18:10:58 +0300775 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
776 reg &= ~DWC3_DALEPENA_EP(dep->number);
777 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
778
Felipe Balbi879631a2011-09-30 10:58:47 +0300779 dep->stream_capable = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300780 dep->type = 0;
Felipe Balbi3aec9912019-01-21 13:08:44 +0200781 dep->flags = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300782
John Youn39ebb052016-11-09 16:36:28 -0800783 /* Clear out the ep descriptors for non-ep0 */
784 if (dep->number > 1) {
785 dep->endpoint.comp_desc = NULL;
786 dep->endpoint.desc = NULL;
787 }
788
Felipe Balbi72246da2011-08-19 18:10:58 +0300789 return 0;
790}
791
792/* -------------------------------------------------------------------------- */
793
794static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
795 const struct usb_endpoint_descriptor *desc)
796{
797 return -EINVAL;
798}
799
800static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
801{
802 return -EINVAL;
803}
804
805/* -------------------------------------------------------------------------- */
806
807static int dwc3_gadget_ep_enable(struct usb_ep *ep,
808 const struct usb_endpoint_descriptor *desc)
809{
810 struct dwc3_ep *dep;
811 struct dwc3 *dwc;
812 unsigned long flags;
813 int ret;
814
815 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
816 pr_debug("dwc3: invalid parameters\n");
817 return -EINVAL;
818 }
819
820 if (!desc->wMaxPacketSize) {
821 pr_debug("dwc3: missing wMaxPacketSize\n");
822 return -EINVAL;
823 }
824
825 dep = to_dwc3_ep(ep);
826 dwc = dep->dwc;
827
Felipe Balbi95ca9612015-12-10 13:08:20 -0600828 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
829 "%s is already enabled\n",
830 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300831 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300832
Felipe Balbi72246da2011-08-19 18:10:58 +0300833 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbia2d23f02018-04-09 12:40:48 +0300834 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
Felipe Balbi72246da2011-08-19 18:10:58 +0300835 spin_unlock_irqrestore(&dwc->lock, flags);
836
837 return ret;
838}
839
840static int dwc3_gadget_ep_disable(struct usb_ep *ep)
841{
842 struct dwc3_ep *dep;
843 struct dwc3 *dwc;
844 unsigned long flags;
845 int ret;
846
847 if (!ep) {
848 pr_debug("dwc3: invalid parameters\n");
849 return -EINVAL;
850 }
851
852 dep = to_dwc3_ep(ep);
853 dwc = dep->dwc;
854
Felipe Balbi95ca9612015-12-10 13:08:20 -0600855 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
856 "%s is already disabled\n",
857 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300858 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300859
Felipe Balbi72246da2011-08-19 18:10:58 +0300860 spin_lock_irqsave(&dwc->lock, flags);
861 ret = __dwc3_gadget_ep_disable(dep);
862 spin_unlock_irqrestore(&dwc->lock, flags);
863
864 return ret;
865}
866
867static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
Felipe Balbi0bd0f6d2018-03-26 16:09:00 +0300868 gfp_t gfp_flags)
Felipe Balbi72246da2011-08-19 18:10:58 +0300869{
870 struct dwc3_request *req;
871 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300872
873 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900874 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300875 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300876
Felipe Balbi31a2f5a2018-05-07 15:19:31 +0300877 req->direction = dep->direction;
Felipe Balbi72246da2011-08-19 18:10:58 +0300878 req->epnum = dep->number;
879 req->dep = dep;
Felipe Balbia3af5e32019-01-11 12:57:09 +0200880 req->status = DWC3_REQUEST_STATUS_UNKNOWN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300881
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500882 trace_dwc3_alloc_request(req);
883
Felipe Balbi72246da2011-08-19 18:10:58 +0300884 return &req->request;
885}
886
887static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
888 struct usb_request *request)
889{
890 struct dwc3_request *req = to_dwc3_request(request);
891
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500892 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300893 kfree(req);
894}
895
Felipe Balbi42626912018-04-09 13:01:43 +0300896/**
897 * dwc3_ep_prev_trb - returns the previous TRB in the ring
898 * @dep: The endpoint with the TRB ring
899 * @index: The index of the current TRB in the ring
900 *
901 * Returns the TRB prior to the one pointed to by the index. If the
902 * index is 0, we will wrap backwards, skip the link TRB, and return
903 * the one just before that.
904 */
905static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
906{
907 u8 tmp = index;
908
909 if (!tmp)
910 tmp = DWC3_TRB_NUM - 1;
911
912 return &dep->trb_pool[tmp - 1];
913}
914
915static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
916{
917 struct dwc3_trb *tmp;
918 u8 trbs_left;
919
920 /*
921 * If enqueue & dequeue are equal than it is either full or empty.
922 *
923 * One way to know for sure is if the TRB right before us has HWO bit
924 * set or not. If it has, then we're definitely full and can't fit any
925 * more transfers in our ring.
926 */
927 if (dep->trb_enqueue == dep->trb_dequeue) {
928 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
929 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
930 return 0;
931
932 return DWC3_TRB_NUM - 1;
933 }
934
935 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
936 trbs_left &= (DWC3_TRB_NUM - 1);
937
938 if (dep->trb_dequeue < dep->trb_enqueue)
939 trbs_left--;
940
941 return trbs_left;
942}
Felipe Balbi2c78c022016-08-12 13:13:10 +0300943
Felipe Balbie49d3cf2017-01-05 14:40:53 +0200944static void __dwc3_prepare_one_trb(struct dwc3_ep *dep, struct dwc3_trb *trb,
945 dma_addr_t dma, unsigned length, unsigned chain, unsigned node,
Thinh Nguyen3eaecd02020-05-05 19:46:51 -0700946 unsigned stream_id, unsigned short_not_ok,
947 unsigned no_interrupt, unsigned is_last)
Felipe Balbic71fc372011-11-22 11:37:34 +0200948{
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300949 struct dwc3 *dwc = dep->dwc;
950 struct usb_gadget *gadget = &dwc->gadget;
951 enum usb_device_speed speed = gadget->speed;
Felipe Balbic71fc372011-11-22 11:37:34 +0200952
Felipe Balbif6bafc62012-02-06 11:04:53 +0200953 trb->size = DWC3_TRB_SIZE_LENGTH(length);
954 trb->bpl = lower_32_bits(dma);
955 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200956
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200957 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200958 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200959 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200960 break;
961
962 case USB_ENDPOINT_XFER_ISOC:
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300963 if (!node) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530964 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300965
Manu Gautam40d829f2017-07-19 17:07:10 +0530966 /*
967 * USB Specification 2.0 Section 5.9.2 states that: "If
968 * there is only a single transaction in the microframe,
969 * only a DATA0 data packet PID is used. If there are
970 * two transactions per microframe, DATA1 is used for
971 * the first transaction data packet and DATA0 is used
972 * for the second transaction data packet. If there are
973 * three transactions per microframe, DATA2 is used for
974 * the first transaction data packet, DATA1 is used for
975 * the second, and DATA0 is used for the third."
976 *
977 * IOW, we should satisfy the following cases:
978 *
979 * 1) length <= maxpacket
980 * - DATA0
981 *
982 * 2) maxpacket < length <= (2 * maxpacket)
983 * - DATA1, DATA0
984 *
985 * 3) (2 * maxpacket) < length <= (3 * maxpacket)
986 * - DATA2, DATA1, DATA0
987 */
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300988 if (speed == USB_SPEED_HIGH) {
989 struct usb_ep *ep = &dep->endpoint;
Manu Gautamec5bb872017-12-06 12:49:04 +0530990 unsigned int mult = 2;
Manu Gautam40d829f2017-07-19 17:07:10 +0530991 unsigned int maxp = usb_endpoint_maxp(ep->desc);
992
993 if (length <= (2 * maxp))
994 mult--;
995
996 if (length <= maxp)
997 mult--;
998
999 trb->size |= DWC3_TRB_SIZE_PCM1(mult);
Felipe Balbi6b9018d2016-09-22 11:01:01 +03001000 }
1001 } else {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301002 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbi6b9018d2016-09-22 11:01:01 +03001003 }
Felipe Balbica4d44e2016-03-10 13:53:27 +02001004
1005 /* always enable Interrupt on Missed ISOC */
1006 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
Felipe Balbic71fc372011-11-22 11:37:34 +02001007 break;
1008
1009 case USB_ENDPOINT_XFER_BULK:
1010 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +02001011 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +02001012 break;
1013 default:
1014 /*
1015 * This is only possible with faulty memory because we
1016 * checked it already :)
1017 */
Felipe Balbi0a695d42016-10-07 11:20:01 +03001018 dev_WARN(dwc->dev, "Unknown endpoint type %d\n",
1019 usb_endpoint_type(dep->endpoint.desc));
Felipe Balbic71fc372011-11-22 11:37:34 +02001020 }
1021
Tejas Joglekar244add82018-12-10 16:08:13 +05301022 /*
1023 * Enable Continue on Short Packet
1024 * when endpoint is not a stream capable
1025 */
Felipe Balbic9508c82016-10-05 14:26:23 +03001026 if (usb_endpoint_dir_out(dep->endpoint.desc)) {
Tejas Joglekar244add82018-12-10 16:08:13 +05301027 if (!dep->stream_capable)
1028 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Felipe Balbif3af3652013-12-13 14:19:33 -06001029
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001030 if (short_not_ok)
Felipe Balbic9508c82016-10-05 14:26:23 +03001031 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
1032 }
1033
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001034 if ((!no_interrupt && !chain) ||
Anurag Kumar Vulishab7a4fbe2018-12-01 16:43:29 +05301035 (dwc3_calc_trbs_left(dep) == 1))
Felipe Balbic9508c82016-10-05 14:26:23 +03001036 trb->ctrl |= DWC3_TRB_CTRL_IOC;
Felipe Balbica4d44e2016-03-10 13:53:27 +02001037
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301038 if (chain)
1039 trb->ctrl |= DWC3_TRB_CTRL_CHN;
Thinh Nguyen3eaecd02020-05-05 19:46:51 -07001040 else if (dep->stream_capable && is_last)
1041 trb->ctrl |= DWC3_TRB_CTRL_LST;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301042
Ido Shayevitz16e78db2012-03-12 20:25:24 +02001043 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001044 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(stream_id);
Felipe Balbif6bafc62012-02-06 11:04:53 +02001045
1046 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001047
Anurag Kumar Vulishab7a4fbe2018-12-01 16:43:29 +05301048 dwc3_ep_inc_enq(dep);
1049
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001050 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +02001051}
1052
John Youn361572b2016-05-19 17:26:17 -07001053/**
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001054 * dwc3_prepare_one_trb - setup one TRB from one request
1055 * @dep: endpoint for which this request is prepared
1056 * @req: dwc3_request pointer
1057 * @chain: should this TRB be chained to the next?
1058 * @node: only for isochronous endpoints. First TRB needs different type.
1059 */
1060static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
1061 struct dwc3_request *req, unsigned chain, unsigned node)
1062{
1063 struct dwc3_trb *trb;
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301064 unsigned int length;
1065 dma_addr_t dma;
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001066 unsigned stream_id = req->request.stream_id;
1067 unsigned short_not_ok = req->request.short_not_ok;
1068 unsigned no_interrupt = req->request.no_interrupt;
Thinh Nguyen3eaecd02020-05-05 19:46:51 -07001069 unsigned is_last = req->request.is_last;
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301070
1071 if (req->request.num_sgs > 0) {
1072 length = sg_dma_len(req->start_sg);
1073 dma = sg_dma_address(req->start_sg);
1074 } else {
1075 length = req->request.length;
1076 dma = req->request.dma;
1077 }
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001078
1079 trb = &dep->trb_pool[dep->trb_enqueue];
1080
1081 if (!req->trb) {
1082 dwc3_gadget_move_started_request(req);
1083 req->trb = trb;
1084 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001085 }
1086
Felipe Balbi09fe1f82018-08-01 13:32:07 +03001087 req->num_trbs++;
1088
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001089 __dwc3_prepare_one_trb(dep, trb, dma, length, chain, node,
Thinh Nguyen3eaecd02020-05-05 19:46:51 -07001090 stream_id, short_not_ok, no_interrupt, is_last);
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001091}
1092
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001093static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001094 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001095{
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301096 struct scatterlist *sg = req->start_sg;
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001097 struct scatterlist *s;
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001098 int i;
1099
Anurag Kumar Vulishac96e6722018-03-27 16:35:21 +05301100 unsigned int remaining = req->request.num_mapped_sgs
1101 - req->num_queued_sgs;
1102
1103 for_each_sg(sg, s, remaining, i) {
Felipe Balbic6267a52017-01-05 14:58:46 +02001104 unsigned int length = req->request.length;
1105 unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
1106 unsigned int rem = length % maxp;
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001107 unsigned chain = true;
1108
Pratham Pratapdad2aff2020-03-02 21:44:43 +00001109 /*
1110 * IOMMU driver is coalescing the list of sgs which shares a
1111 * page boundary into one and giving it to USB driver. With
1112 * this the number of sgs mapped is not equal to the number of
1113 * sgs passed. So mark the chain bit to false if it isthe last
1114 * mapped sg.
1115 */
1116 if (i == remaining - 1)
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001117 chain = false;
1118
Felipe Balbic6267a52017-01-05 14:58:46 +02001119 if (rem && usb_endpoint_dir_out(dep->endpoint.desc) && !chain) {
1120 struct dwc3 *dwc = dep->dwc;
1121 struct dwc3_trb *trb;
1122
Felipe Balbi1a22ec62018-08-01 13:15:05 +03001123 req->needs_extra_trb = true;
Felipe Balbic6267a52017-01-05 14:58:46 +02001124
1125 /* prepare normal TRB */
1126 dwc3_prepare_one_trb(dep, req, true, i);
1127
1128 /* Now prepare one extra TRB to align transfer size */
1129 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbi09fe1f82018-08-01 13:32:07 +03001130 req->num_trbs++;
Felipe Balbic6267a52017-01-05 14:58:46 +02001131 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr,
Felipe Balbi2fc6d4b2018-08-01 09:37:34 +03001132 maxp - rem, false, 1,
Felipe Balbic6267a52017-01-05 14:58:46 +02001133 req->request.stream_id,
1134 req->request.short_not_ok,
Thinh Nguyen3eaecd02020-05-05 19:46:51 -07001135 req->request.no_interrupt,
1136 req->request.is_last);
Felipe Balbic6267a52017-01-05 14:58:46 +02001137 } else {
1138 dwc3_prepare_one_trb(dep, req, chain, i);
1139 }
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001140
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301141 /*
1142 * There can be a situation where all sgs in sglist are not
1143 * queued because of insufficient trb number. To handle this
1144 * case, update start_sg to next sg to be queued, so that
1145 * we have free trbs we can continue queuing from where we
1146 * previously stopped
1147 */
1148 if (chain)
1149 req->start_sg = sg_next(s);
1150
Anurag Kumar Vulishac96e6722018-03-27 16:35:21 +05301151 req->num_queued_sgs++;
1152
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001153 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001154 break;
1155 }
1156}
1157
1158static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001159 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001160{
Felipe Balbic6267a52017-01-05 14:58:46 +02001161 unsigned int length = req->request.length;
1162 unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
1163 unsigned int rem = length % maxp;
1164
Tejas Joglekar1e19cdc2019-01-22 13:26:51 +05301165 if ((!length || rem) && usb_endpoint_dir_out(dep->endpoint.desc)) {
Felipe Balbic6267a52017-01-05 14:58:46 +02001166 struct dwc3 *dwc = dep->dwc;
1167 struct dwc3_trb *trb;
1168
Felipe Balbi1a22ec62018-08-01 13:15:05 +03001169 req->needs_extra_trb = true;
Felipe Balbic6267a52017-01-05 14:58:46 +02001170
1171 /* prepare normal TRB */
1172 dwc3_prepare_one_trb(dep, req, true, 0);
1173
1174 /* Now prepare one extra TRB to align transfer size */
1175 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbi09fe1f82018-08-01 13:32:07 +03001176 req->num_trbs++;
Felipe Balbic6267a52017-01-05 14:58:46 +02001177 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr, maxp - rem,
Felipe Balbi2fc6d4b2018-08-01 09:37:34 +03001178 false, 1, req->request.stream_id,
Felipe Balbic6267a52017-01-05 14:58:46 +02001179 req->request.short_not_ok,
Thinh Nguyen3eaecd02020-05-05 19:46:51 -07001180 req->request.no_interrupt,
1181 req->request.is_last);
Felipe Balbid6e5a542017-04-07 16:34:38 +03001182 } else if (req->request.zero && req->request.length &&
Thinh Nguyen4ea438d2018-07-27 18:52:41 -07001183 (IS_ALIGNED(req->request.length, maxp))) {
Felipe Balbid6e5a542017-04-07 16:34:38 +03001184 struct dwc3 *dwc = dep->dwc;
1185 struct dwc3_trb *trb;
1186
Felipe Balbi1a22ec62018-08-01 13:15:05 +03001187 req->needs_extra_trb = true;
Felipe Balbid6e5a542017-04-07 16:34:38 +03001188
1189 /* prepare normal TRB */
1190 dwc3_prepare_one_trb(dep, req, true, 0);
1191
1192 /* Now prepare one extra TRB to handle ZLP */
1193 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbi09fe1f82018-08-01 13:32:07 +03001194 req->num_trbs++;
Felipe Balbid6e5a542017-04-07 16:34:38 +03001195 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr, 0,
Felipe Balbi2fc6d4b2018-08-01 09:37:34 +03001196 false, 1, req->request.stream_id,
Felipe Balbid6e5a542017-04-07 16:34:38 +03001197 req->request.short_not_ok,
Thinh Nguyen3eaecd02020-05-05 19:46:51 -07001198 req->request.no_interrupt,
1199 req->request.is_last);
Felipe Balbic6267a52017-01-05 14:58:46 +02001200 } else {
1201 dwc3_prepare_one_trb(dep, req, false, 0);
1202 }
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001203}
1204
Felipe Balbi72246da2011-08-19 18:10:58 +03001205/*
1206 * dwc3_prepare_trbs - setup TRBs from requests
1207 * @dep: endpoint for which requests are being prepared
Felipe Balbi72246da2011-08-19 18:10:58 +03001208 *
Paul Zimmerman1d046792012-02-15 18:56:56 -08001209 * The function goes through the requests list and sets up TRBs for the
1210 * transfers. The function returns once there are no more TRBs available or
1211 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +03001212 */
Felipe Balbic4233572016-05-12 14:08:34 +03001213static void dwc3_prepare_trbs(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001214{
Felipe Balbi68e823e2011-11-28 12:25:01 +02001215 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +03001216
1217 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
1218
Felipe Balbid86c5a62016-10-25 13:48:52 +03001219 /*
1220 * We can get in a situation where there's a request in the started list
1221 * but there weren't enough TRBs to fully kick it in the first time
1222 * around, so it has been waiting for more TRBs to be freed up.
1223 *
1224 * In that case, we should check if we have a request with pending_sgs
1225 * in the started list and prepare TRBs for that request first,
1226 * otherwise we will prepare TRBs completely out of order and that will
1227 * break things.
1228 */
1229 list_for_each_entry(req, &dep->started_list, list) {
1230 if (req->num_pending_sgs > 0)
1231 dwc3_prepare_one_trb_sg(dep, req);
1232
1233 if (!dwc3_calc_trbs_left(dep))
1234 return;
1235 }
1236
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001237 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
Felipe Balbicdb55b32017-05-17 13:21:14 +03001238 struct dwc3 *dwc = dep->dwc;
1239 int ret;
1240
1241 ret = usb_gadget_map_request_by_dev(dwc->sysdev, &req->request,
1242 dep->direction);
1243 if (ret)
1244 return;
1245
1246 req->sg = req->request.sg;
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301247 req->start_sg = req->sg;
Anurag Kumar Vulishac96e6722018-03-27 16:35:21 +05301248 req->num_queued_sgs = 0;
Felipe Balbicdb55b32017-05-17 13:21:14 +03001249 req->num_pending_sgs = req->request.num_mapped_sgs;
1250
Felipe Balbi1f512112016-08-12 13:17:27 +03001251 if (req->num_pending_sgs > 0)
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001252 dwc3_prepare_one_trb_sg(dep, req);
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001253 else
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001254 dwc3_prepare_one_trb_linear(dep, req);
Felipe Balbi72246da2011-08-19 18:10:58 +03001255
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001256 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001257 return;
Thinh Nguyenaefe3d22020-05-05 19:47:03 -07001258
1259 /*
1260 * Don't prepare beyond a transfer. In DWC_usb32, its transfer
1261 * burst capability may try to read and use TRBs beyond the
1262 * active transfer instead of stopping.
1263 */
1264 if (dep->stream_capable && req->request.is_last)
1265 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03001266 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001267}
1268
Thinh Nguyen8d990872020-03-29 16:12:57 -07001269static void dwc3_gadget_ep_cleanup_cancelled_requests(struct dwc3_ep *dep);
1270
Felipe Balbi7fdca762017-09-05 14:41:34 +03001271static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001272{
1273 struct dwc3_gadget_ep_cmd_params params;
1274 struct dwc3_request *req;
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001275 int starting;
Felipe Balbi72246da2011-08-19 18:10:58 +03001276 int ret;
1277 u32 cmd;
1278
Felipe Balbiccb94eb2017-09-05 14:28:46 +03001279 if (!dwc3_calc_trbs_left(dep))
1280 return 0;
1281
Felipe Balbi1912cbc2018-03-29 11:08:46 +03001282 starting = !(dep->flags & DWC3_EP_TRANSFER_STARTED);
Felipe Balbi72246da2011-08-19 18:10:58 +03001283
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001284 dwc3_prepare_trbs(dep);
1285 req = next_request(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001286 if (!req) {
1287 dep->flags |= DWC3_EP_PENDING_REQUEST;
1288 return 0;
1289 }
1290
1291 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +03001292
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001293 if (starting) {
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301294 params.param0 = upper_32_bits(req->trb_dma);
1295 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbi7fdca762017-09-05 14:41:34 +03001296 cmd = DWC3_DEPCMD_STARTTRANSFER;
1297
Anurag Kumar Vulishaa7351802018-12-01 16:43:25 +05301298 if (dep->stream_capable)
1299 cmd |= DWC3_DEPCMD_PARAM(req->request.stream_id);
1300
Felipe Balbi7fdca762017-09-05 14:41:34 +03001301 if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
1302 cmd |= DWC3_DEPCMD_PARAM(dep->frame_number);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301303 } else {
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001304 cmd = DWC3_DEPCMD_UPDATETRANSFER |
1305 DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301306 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001307
Felipe Balbi2cd47182016-04-12 16:42:43 +03001308 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001309 if (ret < 0) {
Thinh Nguyen8d990872020-03-29 16:12:57 -07001310 struct dwc3_request *tmp;
1311
1312 if (ret == -EAGAIN)
1313 return ret;
1314
1315 dwc3_stop_active_transfer(dep, true, true);
1316
1317 list_for_each_entry_safe(req, tmp, &dep->started_list, list)
1318 dwc3_gadget_move_cancelled_request(req);
1319
1320 /* If ep isn't started, then there's no end transfer pending */
1321 if (!(dep->flags & DWC3_EP_END_TRANSFER_PENDING))
1322 dwc3_gadget_ep_cleanup_cancelled_requests(dep);
1323
Felipe Balbi72246da2011-08-19 18:10:58 +03001324 return ret;
1325 }
1326
Thinh Nguyene0d19562020-05-05 19:46:57 -07001327 if (dep->stream_capable && req->request.is_last)
1328 dep->flags |= DWC3_EP_WAIT_TRANSFER_COMPLETE;
1329
Felipe Balbi72246da2011-08-19 18:10:58 +03001330 return 0;
1331}
1332
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +03001333static int __dwc3_gadget_get_frame(struct dwc3 *dwc)
1334{
1335 u32 reg;
1336
1337 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1338 return DWC3_DSTS_SOFFN(reg);
1339}
1340
Thinh Nguyend92021f2018-11-14 22:56:54 -08001341/**
1342 * dwc3_gadget_start_isoc_quirk - workaround invalid frame number
1343 * @dep: isoc endpoint
1344 *
1345 * This function tests for the correct combination of BIT[15:14] from the 16-bit
1346 * microframe number reported by the XferNotReady event for the future frame
1347 * number to start the isoc transfer.
1348 *
1349 * In DWC_usb31 version 1.70a-ea06 and prior, for highspeed and fullspeed
1350 * isochronous IN, BIT[15:14] of the 16-bit microframe number reported by the
1351 * XferNotReady event are invalid. The driver uses this number to schedule the
1352 * isochronous transfer and passes it to the START TRANSFER command. Because
1353 * this number is invalid, the command may fail. If BIT[15:14] matches the
1354 * internal 16-bit microframe, the START TRANSFER command will pass and the
1355 * transfer will start at the scheduled time, if it is off by 1, the command
1356 * will still pass, but the transfer will start 2 seconds in the future. For all
1357 * other conditions, the START TRANSFER command will fail with bus-expiry.
1358 *
1359 * In order to workaround this issue, we can test for the correct combination of
1360 * BIT[15:14] by sending START TRANSFER commands with different values of
1361 * BIT[15:14]: 'b00, 'b01, 'b10, and 'b11. Each combination is 2^14 uframe apart
1362 * (or 2 seconds). 4 seconds into the future will result in a bus-expiry status.
1363 * As the result, within the 4 possible combinations for BIT[15:14], there will
1364 * be 2 successful and 2 failure START COMMAND status. One of the 2 successful
1365 * command status will result in a 2-second delay start. The smaller BIT[15:14]
1366 * value is the correct combination.
1367 *
1368 * Since there are only 4 outcomes and the results are ordered, we can simply
1369 * test 2 START TRANSFER commands with BIT[15:14] combinations 'b00 and 'b01 to
1370 * deduce the smaller successful combination.
1371 *
1372 * Let test0 = test status for combination 'b00 and test1 = test status for 'b01
1373 * of BIT[15:14]. The correct combination is as follow:
1374 *
1375 * if test0 fails and test1 passes, BIT[15:14] is 'b01
1376 * if test0 fails and test1 fails, BIT[15:14] is 'b10
1377 * if test0 passes and test1 fails, BIT[15:14] is 'b11
1378 * if test0 passes and test1 passes, BIT[15:14] is 'b00
1379 *
1380 * Synopsys STAR 9001202023: Wrong microframe number for isochronous IN
1381 * endpoints.
1382 */
Felipe Balbi25abad62018-08-14 10:41:19 +03001383static int dwc3_gadget_start_isoc_quirk(struct dwc3_ep *dep)
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301384{
Thinh Nguyend92021f2018-11-14 22:56:54 -08001385 int cmd_status = 0;
1386 bool test0;
1387 bool test1;
1388
1389 while (dep->combo_num < 2) {
1390 struct dwc3_gadget_ep_cmd_params params;
1391 u32 test_frame_number;
1392 u32 cmd;
1393
1394 /*
1395 * Check if we can start isoc transfer on the next interval or
1396 * 4 uframes in the future with BIT[15:14] as dep->combo_num
1397 */
1398 test_frame_number = dep->frame_number & 0x3fff;
1399 test_frame_number |= dep->combo_num << 14;
1400 test_frame_number += max_t(u32, 4, dep->interval);
1401
1402 params.param0 = upper_32_bits(dep->dwc->bounce_addr);
1403 params.param1 = lower_32_bits(dep->dwc->bounce_addr);
1404
1405 cmd = DWC3_DEPCMD_STARTTRANSFER;
1406 cmd |= DWC3_DEPCMD_PARAM(test_frame_number);
1407 cmd_status = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
1408
1409 /* Redo if some other failure beside bus-expiry is received */
1410 if (cmd_status && cmd_status != -EAGAIN) {
1411 dep->start_cmd_status = 0;
1412 dep->combo_num = 0;
Felipe Balbi25abad62018-08-14 10:41:19 +03001413 return 0;
Thinh Nguyend92021f2018-11-14 22:56:54 -08001414 }
1415
1416 /* Store the first test status */
1417 if (dep->combo_num == 0)
1418 dep->start_cmd_status = cmd_status;
1419
1420 dep->combo_num++;
1421
1422 /*
1423 * End the transfer if the START_TRANSFER command is successful
1424 * to wait for the next XferNotReady to test the command again
1425 */
1426 if (cmd_status == 0) {
Felipe Balbic5353b22019-02-13 13:00:54 +02001427 dwc3_stop_active_transfer(dep, true, true);
Felipe Balbi25abad62018-08-14 10:41:19 +03001428 return 0;
Thinh Nguyend92021f2018-11-14 22:56:54 -08001429 }
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301430 }
1431
Thinh Nguyend92021f2018-11-14 22:56:54 -08001432 /* test0 and test1 are both completed at this point */
1433 test0 = (dep->start_cmd_status == 0);
1434 test1 = (cmd_status == 0);
1435
1436 if (!test0 && test1)
1437 dep->combo_num = 1;
1438 else if (!test0 && !test1)
1439 dep->combo_num = 2;
1440 else if (test0 && !test1)
1441 dep->combo_num = 3;
1442 else if (test0 && test1)
1443 dep->combo_num = 0;
1444
1445 dep->frame_number &= 0x3fff;
1446 dep->frame_number |= dep->combo_num << 14;
1447 dep->frame_number += max_t(u32, 4, dep->interval);
1448
1449 /* Reinitialize test variables */
1450 dep->start_cmd_status = 0;
1451 dep->combo_num = 0;
1452
Felipe Balbi25abad62018-08-14 10:41:19 +03001453 return __dwc3_gadget_kick_transfer(dep);
Thinh Nguyend92021f2018-11-14 22:56:54 -08001454}
1455
Felipe Balbi25abad62018-08-14 10:41:19 +03001456static int __dwc3_gadget_start_isoc(struct dwc3_ep *dep)
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301457{
Thinh Nguyend92021f2018-11-14 22:56:54 -08001458 struct dwc3 *dwc = dep->dwc;
Felipe Balbid5370102018-08-14 10:42:43 +03001459 int ret;
1460 int i;
Thinh Nguyend92021f2018-11-14 22:56:54 -08001461
Thinh Nguyen36f05d32020-03-29 16:13:10 -07001462 if (list_empty(&dep->pending_list) &&
1463 list_empty(&dep->started_list)) {
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301464 dep->flags |= DWC3_EP_PENDING_REQUEST;
Felipe Balbi25abad62018-08-14 10:41:19 +03001465 return -EAGAIN;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301466 }
1467
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07001468 if (!dwc->dis_start_transfer_quirk &&
1469 (DWC3_VER_IS_PRIOR(DWC31, 170A) ||
1470 DWC3_VER_TYPE_IS_WITHIN(DWC31, 170A, EA01, EA06))) {
Felipe Balbi25abad62018-08-14 10:41:19 +03001471 if (dwc->gadget.speed <= USB_SPEED_HIGH && dep->direction)
1472 return dwc3_gadget_start_isoc_quirk(dep);
Thinh Nguyend92021f2018-11-14 22:56:54 -08001473 }
1474
Felipe Balbid5370102018-08-14 10:42:43 +03001475 for (i = 0; i < DWC3_ISOC_MAX_RETRIES; i++) {
1476 dep->frame_number = DWC3_ALIGN_FRAME(dep, i + 1);
1477
1478 ret = __dwc3_gadget_kick_transfer(dep);
1479 if (ret != -EAGAIN)
1480 break;
1481 }
1482
Thinh Nguyen36f05d32020-03-29 16:13:10 -07001483 /*
1484 * After a number of unsuccessful start attempts due to bus-expiry
1485 * status, issue END_TRANSFER command and retry on the next XferNotReady
1486 * event.
1487 */
1488 if (ret == -EAGAIN) {
1489 struct dwc3_gadget_ep_cmd_params params;
1490 u32 cmd;
1491
1492 cmd = DWC3_DEPCMD_ENDTRANSFER |
1493 DWC3_DEPCMD_CMDIOC |
1494 DWC3_DEPCMD_PARAM(dep->resource_index);
1495
1496 dep->resource_index = 0;
1497 memset(&params, 0, sizeof(params));
1498
1499 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
1500 if (!ret)
1501 dep->flags |= DWC3_EP_END_TRANSFER_PENDING;
1502 }
1503
Felipe Balbid5370102018-08-14 10:42:43 +03001504 return ret;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301505}
1506
Felipe Balbi72246da2011-08-19 18:10:58 +03001507static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1508{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001509 struct dwc3 *dwc = dep->dwc;
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001510
Felipe Balbibb423982015-11-16 15:31:21 -06001511 if (!dep->endpoint.desc) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001512 dev_err(dwc->dev, "%s: can't queue to disabled endpoint\n",
1513 dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001514 return -ESHUTDOWN;
1515 }
1516
Felipe Balbi04fb3652017-05-17 15:57:45 +03001517 if (WARN(req->dep != dep, "request %pK belongs to '%s'\n",
1518 &req->request, req->dep->name))
Felipe Balbibb423982015-11-16 15:31:21 -06001519 return -EINVAL;
Felipe Balbibb423982015-11-16 15:31:21 -06001520
Felipe Balbib2b6d602019-01-11 12:58:52 +02001521 if (WARN(req->status < DWC3_REQUEST_STATUS_COMPLETED,
1522 "%s: request %pK already in flight\n",
1523 dep->name, &req->request))
1524 return -EINVAL;
1525
Felipe Balbifc8bb912016-05-16 13:14:48 +03001526 pm_runtime_get(dwc->dev);
1527
Felipe Balbi72246da2011-08-19 18:10:58 +03001528 req->request.actual = 0;
1529 req->request.status = -EINPROGRESS;
Felipe Balbi72246da2011-08-19 18:10:58 +03001530
Felipe Balbife84f522015-09-01 09:01:38 -05001531 trace_dwc3_ep_queue(req);
1532
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001533 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbia3af5e32019-01-11 12:57:09 +02001534 req->status = DWC3_REQUEST_STATUS_QUEUED;
Felipe Balbi72246da2011-08-19 18:10:58 +03001535
Thinh Nguyene0d19562020-05-05 19:46:57 -07001536 if (dep->flags & DWC3_EP_WAIT_TRANSFER_COMPLETE)
1537 return 0;
1538
Thinh Nguyenda10bcd2019-12-18 18:14:50 -08001539 /* Start the transfer only after the END_TRANSFER is completed */
1540 if (dep->flags & DWC3_EP_END_TRANSFER_PENDING) {
1541 dep->flags |= DWC3_EP_DELAY_START;
1542 return 0;
1543 }
1544
Felipe Balbid889c232016-09-29 15:44:29 +03001545 /*
1546 * NOTICE: Isochronous endpoints should NEVER be prestarted. We must
1547 * wait for a XferNotReady event so we will know what's the current
1548 * (micro-)frame number.
1549 *
1550 * Without this trick, we are very, very likely gonna get Bus Expiry
1551 * errors which will force us issue EndTransfer command.
1552 */
1553 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbife990ce2018-03-29 13:23:53 +03001554 if (!(dep->flags & DWC3_EP_PENDING_REQUEST) &&
1555 !(dep->flags & DWC3_EP_TRANSFER_STARTED))
Roger Quadrosf1d68262017-04-21 15:58:08 +03001556 return 0;
Felipe Balbife990ce2018-03-29 13:23:53 +03001557
1558 if ((dep->flags & DWC3_EP_PENDING_REQUEST)) {
1559 if (!(dep->flags & DWC3_EP_TRANSFER_STARTED)) {
Felipe Balbi25abad62018-08-14 10:41:19 +03001560 return __dwc3_gadget_start_isoc(dep);
Felipe Balbife990ce2018-03-29 13:23:53 +03001561 }
Felipe Balbi08a36b52016-08-11 14:27:52 +03001562 }
Felipe Balbib511e5e2012-06-06 12:00:50 +03001563 }
1564
Felipe Balbi7fdca762017-09-05 14:41:34 +03001565 return __dwc3_gadget_kick_transfer(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001566}
1567
1568static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1569 gfp_t gfp_flags)
1570{
1571 struct dwc3_request *req = to_dwc3_request(request);
1572 struct dwc3_ep *dep = to_dwc3_ep(ep);
1573 struct dwc3 *dwc = dep->dwc;
1574
1575 unsigned long flags;
1576
1577 int ret;
1578
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001579 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001580 ret = __dwc3_gadget_ep_queue(dep, req);
1581 spin_unlock_irqrestore(&dwc->lock, flags);
1582
1583 return ret;
1584}
1585
Felipe Balbi7746a8d2018-08-01 13:42:29 +03001586static void dwc3_gadget_ep_skip_trbs(struct dwc3_ep *dep, struct dwc3_request *req)
1587{
1588 int i;
1589
Thinh Nguyencb11ea52020-03-05 13:23:55 -08001590 /* If req->trb is not set, then the request has not started */
1591 if (!req->trb)
1592 return;
1593
Felipe Balbi7746a8d2018-08-01 13:42:29 +03001594 /*
1595 * If request was already started, this means we had to
1596 * stop the transfer. With that we also need to ignore
1597 * all TRBs used by the request, however TRBs can only
1598 * be modified after completion of END_TRANSFER
1599 * command. So what we do here is that we wait for
1600 * END_TRANSFER completion and only after that, we jump
1601 * over TRBs by clearing HWO and incrementing dequeue
1602 * pointer.
1603 */
1604 for (i = 0; i < req->num_trbs; i++) {
1605 struct dwc3_trb *trb;
1606
Thinh Nguyen2dedea02020-03-05 13:24:01 -08001607 trb = &dep->trb_pool[dep->trb_dequeue];
Felipe Balbi7746a8d2018-08-01 13:42:29 +03001608 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1609 dwc3_ep_inc_deq(dep);
1610 }
Thinh Nguyenc7152762019-02-12 19:39:27 -08001611
1612 req->num_trbs = 0;
Felipe Balbi7746a8d2018-08-01 13:42:29 +03001613}
1614
Felipe Balbid4f1afe2018-08-01 13:54:25 +03001615static void dwc3_gadget_ep_cleanup_cancelled_requests(struct dwc3_ep *dep)
1616{
1617 struct dwc3_request *req;
1618 struct dwc3_request *tmp;
1619
1620 list_for_each_entry_safe(req, tmp, &dep->cancelled_list, list) {
1621 dwc3_gadget_ep_skip_trbs(dep, req);
1622 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1623 }
1624}
1625
Felipe Balbi72246da2011-08-19 18:10:58 +03001626static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1627 struct usb_request *request)
1628{
1629 struct dwc3_request *req = to_dwc3_request(request);
1630 struct dwc3_request *r = NULL;
1631
1632 struct dwc3_ep *dep = to_dwc3_ep(ep);
1633 struct dwc3 *dwc = dep->dwc;
1634
1635 unsigned long flags;
1636 int ret = 0;
1637
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001638 trace_dwc3_ep_dequeue(req);
1639
Felipe Balbi72246da2011-08-19 18:10:58 +03001640 spin_lock_irqsave(&dwc->lock, flags);
1641
Thinh Nguyena7027ca2020-03-05 13:24:08 -08001642 list_for_each_entry(r, &dep->cancelled_list, list) {
1643 if (r == req)
Thinh Nguyenfcd2def2020-03-05 13:24:20 -08001644 goto out;
Thinh Nguyena7027ca2020-03-05 13:24:08 -08001645 }
1646
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001647 list_for_each_entry(r, &dep->pending_list, list) {
Thinh Nguyenfcd2def2020-03-05 13:24:20 -08001648 if (r == req) {
1649 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1650 goto out;
1651 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001652 }
1653
Thinh Nguyenfcd2def2020-03-05 13:24:20 -08001654 list_for_each_entry(r, &dep->started_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001655 if (r == req) {
Thinh Nguyena7027ca2020-03-05 13:24:08 -08001656 struct dwc3_request *t;
1657
Felipe Balbi72246da2011-08-19 18:10:58 +03001658 /* wait until it is processed */
Felipe Balbic5353b22019-02-13 13:00:54 +02001659 dwc3_stop_active_transfer(dep, true, true);
Felipe Balbicf3113d2017-02-17 11:12:44 +02001660
Thinh Nguyena7027ca2020-03-05 13:24:08 -08001661 /*
1662 * Remove any started request if the transfer is
1663 * cancelled.
1664 */
1665 list_for_each_entry_safe(r, t, &dep->started_list, list)
1666 dwc3_gadget_move_cancelled_request(r);
1667
Thinh Nguyenfcd2def2020-03-05 13:24:20 -08001668 goto out;
Felipe Balbi72246da2011-08-19 18:10:58 +03001669 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001670 }
1671
Thinh Nguyenfcd2def2020-03-05 13:24:20 -08001672 dev_err(dwc->dev, "request %pK was not queued to %s\n",
1673 request, ep->name);
1674 ret = -EINVAL;
1675out:
Felipe Balbi72246da2011-08-19 18:10:58 +03001676 spin_unlock_irqrestore(&dwc->lock, flags);
1677
1678 return ret;
1679}
1680
Felipe Balbi7a608552014-09-24 14:19:52 -05001681int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001682{
1683 struct dwc3_gadget_ep_cmd_params params;
1684 struct dwc3 *dwc = dep->dwc;
Thinh Nguyencb11ea52020-03-05 13:23:55 -08001685 struct dwc3_request *req;
1686 struct dwc3_request *tmp;
Felipe Balbi72246da2011-08-19 18:10:58 +03001687 int ret;
1688
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001689 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1690 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1691 return -EINVAL;
1692 }
1693
Felipe Balbi72246da2011-08-19 18:10:58 +03001694 memset(&params, 0x00, sizeof(params));
1695
1696 if (value) {
Felipe Balbi69450c42016-05-30 13:37:02 +03001697 struct dwc3_trb *trb;
1698
1699 unsigned transfer_in_flight;
1700 unsigned started;
1701
1702 if (dep->number > 1)
1703 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1704 else
1705 trb = &dwc->ep0_trb[dep->trb_enqueue];
1706
1707 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1708 started = !list_empty(&dep->started_list);
1709
1710 if (!protocol && ((dep->direction && transfer_in_flight) ||
1711 (!dep->direction && started))) {
Felipe Balbi7a608552014-09-24 14:19:52 -05001712 return -EAGAIN;
1713 }
1714
Felipe Balbi2cd47182016-04-12 16:42:43 +03001715 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1716 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001717 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001718 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001719 dep->name);
1720 else
1721 dep->flags |= DWC3_EP_STALL;
1722 } else {
Thinh Nguyencb11ea52020-03-05 13:23:55 -08001723 /*
1724 * Don't issue CLEAR_STALL command to control endpoints. The
1725 * controller automatically clears the STALL when it receives
1726 * the SETUP token.
1727 */
1728 if (dep->number <= 1) {
1729 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
1730 return 0;
1731 }
Felipe Balbi2cd47182016-04-12 16:42:43 +03001732
John Youn50c763f2016-05-31 17:49:56 -07001733 ret = dwc3_send_clear_stall_ep_cmd(dep);
Thinh Nguyencb11ea52020-03-05 13:23:55 -08001734 if (ret) {
Dan Carpenter3f892042014-03-07 14:20:22 +03001735 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001736 dep->name);
Thinh Nguyencb11ea52020-03-05 13:23:55 -08001737 return ret;
1738 }
1739
1740 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
1741
1742 dwc3_stop_active_transfer(dep, true, true);
1743
1744 list_for_each_entry_safe(req, tmp, &dep->started_list, list)
1745 dwc3_gadget_move_cancelled_request(req);
1746
1747 list_for_each_entry_safe(req, tmp, &dep->pending_list, list)
1748 dwc3_gadget_move_cancelled_request(req);
1749
1750 if (!(dep->flags & DWC3_EP_END_TRANSFER_PENDING)) {
1751 dep->flags &= ~DWC3_EP_DELAY_START;
1752 dwc3_gadget_ep_cleanup_cancelled_requests(dep);
1753 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001754 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001755
Felipe Balbi72246da2011-08-19 18:10:58 +03001756 return ret;
1757}
1758
1759static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1760{
1761 struct dwc3_ep *dep = to_dwc3_ep(ep);
1762 struct dwc3 *dwc = dep->dwc;
1763
1764 unsigned long flags;
1765
1766 int ret;
1767
1768 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001769 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001770 spin_unlock_irqrestore(&dwc->lock, flags);
1771
1772 return ret;
1773}
1774
1775static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1776{
1777 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001778 struct dwc3 *dwc = dep->dwc;
1779 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001780 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001781
Paul Zimmerman249a4562012-02-24 17:32:16 -08001782 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001783 dep->flags |= DWC3_EP_WEDGE;
1784
Pratyush Anand08f0d962012-06-25 22:40:43 +05301785 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001786 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301787 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001788 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001789 spin_unlock_irqrestore(&dwc->lock, flags);
1790
1791 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001792}
1793
1794/* -------------------------------------------------------------------------- */
1795
1796static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1797 .bLength = USB_DT_ENDPOINT_SIZE,
1798 .bDescriptorType = USB_DT_ENDPOINT,
1799 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1800};
1801
1802static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1803 .enable = dwc3_gadget_ep0_enable,
1804 .disable = dwc3_gadget_ep0_disable,
1805 .alloc_request = dwc3_gadget_ep_alloc_request,
1806 .free_request = dwc3_gadget_ep_free_request,
1807 .queue = dwc3_gadget_ep0_queue,
1808 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301809 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001810 .set_wedge = dwc3_gadget_ep_set_wedge,
1811};
1812
1813static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1814 .enable = dwc3_gadget_ep_enable,
1815 .disable = dwc3_gadget_ep_disable,
1816 .alloc_request = dwc3_gadget_ep_alloc_request,
1817 .free_request = dwc3_gadget_ep_free_request,
1818 .queue = dwc3_gadget_ep_queue,
1819 .dequeue = dwc3_gadget_ep_dequeue,
1820 .set_halt = dwc3_gadget_ep_set_halt,
1821 .set_wedge = dwc3_gadget_ep_set_wedge,
1822};
1823
1824/* -------------------------------------------------------------------------- */
1825
1826static int dwc3_gadget_get_frame(struct usb_gadget *g)
1827{
1828 struct dwc3 *dwc = gadget_to_dwc(g);
Felipe Balbi72246da2011-08-19 18:10:58 +03001829
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +03001830 return __dwc3_gadget_get_frame(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001831}
1832
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001833static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001834{
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001835 int retries;
Felipe Balbi72246da2011-08-19 18:10:58 +03001836
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001837 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001838 u32 reg;
1839
Felipe Balbi72246da2011-08-19 18:10:58 +03001840 u8 link_state;
Felipe Balbi72246da2011-08-19 18:10:58 +03001841
Felipe Balbi72246da2011-08-19 18:10:58 +03001842 /*
1843 * According to the Databook Remote wakeup request should
1844 * be issued only when the device is in early suspend state.
1845 *
1846 * We can check that via USB Link State bits in DSTS register.
1847 */
1848 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1849
Felipe Balbi72246da2011-08-19 18:10:58 +03001850 link_state = DWC3_DSTS_USBLNKST(reg);
1851
1852 switch (link_state) {
Thinh Nguyend0550cd2020-01-31 16:25:50 -08001853 case DWC3_LINK_STATE_RESET:
Felipe Balbi72246da2011-08-19 18:10:58 +03001854 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1855 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
Thinh Nguyend0550cd2020-01-31 16:25:50 -08001856 case DWC3_LINK_STATE_RESUME:
Felipe Balbi72246da2011-08-19 18:10:58 +03001857 break;
1858 default:
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001859 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001860 }
1861
Felipe Balbi8598bde2012-01-02 18:55:57 +02001862 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1863 if (ret < 0) {
1864 dev_err(dwc->dev, "failed to put link in Recovery\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001865 return ret;
Felipe Balbi8598bde2012-01-02 18:55:57 +02001866 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001867
Paul Zimmerman802fde92012-04-27 13:10:52 +03001868 /* Recent versions do this automatically */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07001869 if (DWC3_VER_IS_PRIOR(DWC3, 194A)) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001870 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001871 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001872 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1873 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1874 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001875
Paul Zimmerman1d046792012-02-15 18:56:56 -08001876 /* poll until Link State changes to ON */
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001877 retries = 20000;
Felipe Balbi72246da2011-08-19 18:10:58 +03001878
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001879 while (retries--) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001880 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1881
1882 /* in HS, means ON */
1883 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1884 break;
1885 }
1886
1887 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1888 dev_err(dwc->dev, "failed to send remote wakeup\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001889 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001890 }
1891
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001892 return 0;
1893}
1894
1895static int dwc3_gadget_wakeup(struct usb_gadget *g)
1896{
1897 struct dwc3 *dwc = gadget_to_dwc(g);
1898 unsigned long flags;
1899 int ret;
1900
1901 spin_lock_irqsave(&dwc->lock, flags);
1902 ret = __dwc3_gadget_wakeup(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001903 spin_unlock_irqrestore(&dwc->lock, flags);
1904
1905 return ret;
1906}
1907
1908static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1909 int is_selfpowered)
1910{
1911 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001912 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001913
Paul Zimmerman249a4562012-02-24 17:32:16 -08001914 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001915 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001916 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001917
1918 return 0;
1919}
1920
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001921static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001922{
1923 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001924 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001925
Felipe Balbifc8bb912016-05-16 13:14:48 +03001926 if (pm_runtime_suspended(dwc->dev))
1927 return 0;
1928
Felipe Balbi72246da2011-08-19 18:10:58 +03001929 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001930 if (is_on) {
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07001931 if (DWC3_VER_IS_WITHIN(DWC3, ANY, 187A)) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001932 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1933 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1934 }
1935
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07001936 if (!DWC3_VER_IS_PRIOR(DWC3, 194A))
Paul Zimmerman802fde92012-04-27 13:10:52 +03001937 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1938 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001939
1940 if (dwc->has_hibernation)
1941 reg |= DWC3_DCTL_KEEP_CONNECT;
1942
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001943 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001944 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001945 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001946
1947 if (dwc->has_hibernation && !suspend)
1948 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1949
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001950 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001951 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001952
Thinh Nguyen5b738212019-10-23 19:15:43 -07001953 dwc3_gadget_dctl_write_safe(dwc, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03001954
1955 do {
1956 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
Felipe Balbib6d4e162016-06-09 16:47:05 +03001957 reg &= DWC3_DSTS_DEVCTRLHLT;
1958 } while (--timeout && !(!is_on ^ !reg));
Felipe Balbif2df6792016-06-09 16:31:34 +03001959
1960 if (!timeout)
1961 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +03001962
Pratyush Anand6f17f742012-07-02 10:21:55 +05301963 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001964}
1965
1966static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1967{
1968 struct dwc3 *dwc = gadget_to_dwc(g);
1969 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301970 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001971
1972 is_on = !!is_on;
1973
Baolin Wangbb014732016-10-14 17:11:33 +08001974 /*
1975 * Per databook, when we want to stop the gadget, if a control transfer
1976 * is still in process, complete it and get the core into setup phase.
1977 */
1978 if (!is_on && dwc->ep0state != EP0_SETUP_PHASE) {
1979 reinit_completion(&dwc->ep0_in_setup);
1980
1981 ret = wait_for_completion_timeout(&dwc->ep0_in_setup,
1982 msecs_to_jiffies(DWC3_PULL_UP_TIMEOUT));
1983 if (ret == 0) {
1984 dev_err(dwc->dev, "timed out waiting for SETUP phase\n");
1985 return -ETIMEDOUT;
1986 }
1987 }
1988
Felipe Balbi72246da2011-08-19 18:10:58 +03001989 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001990 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001991 spin_unlock_irqrestore(&dwc->lock, flags);
1992
Pratyush Anand6f17f742012-07-02 10:21:55 +05301993 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001994}
1995
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001996static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1997{
1998 u32 reg;
1999
2000 /* Enable all but Start and End of Frame IRQs */
2001 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
2002 DWC3_DEVTEN_EVNTOVERFLOWEN |
2003 DWC3_DEVTEN_CMDCMPLTEN |
2004 DWC3_DEVTEN_ERRTICERREN |
2005 DWC3_DEVTEN_WKUPEVTEN |
Felipe Balbi8698e2a2013-02-08 15:24:04 +02002006 DWC3_DEVTEN_CONNECTDONEEN |
2007 DWC3_DEVTEN_USBRSTEN |
2008 DWC3_DEVTEN_DISCONNEVTEN);
2009
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002010 if (DWC3_VER_IS_PRIOR(DWC3, 250A))
Felipe Balbi799e9dc2016-09-23 11:20:40 +03002011 reg |= DWC3_DEVTEN_ULSTCNGEN;
2012
Felipe Balbi8698e2a2013-02-08 15:24:04 +02002013 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
2014}
2015
2016static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
2017{
2018 /* mask all interrupts */
2019 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
2020}
2021
2022static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03002023static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02002024
Felipe Balbi4e994722016-05-13 14:09:59 +03002025/**
Felipe Balbibfad65e2017-04-19 14:59:27 +03002026 * dwc3_gadget_setup_nump - calculate and initialize NUMP field of %DWC3_DCFG
2027 * @dwc: pointer to our context structure
Felipe Balbi4e994722016-05-13 14:09:59 +03002028 *
2029 * The following looks like complex but it's actually very simple. In order to
2030 * calculate the number of packets we can burst at once on OUT transfers, we're
2031 * gonna use RxFIFO size.
2032 *
2033 * To calculate RxFIFO size we need two numbers:
2034 * MDWIDTH = size, in bits, of the internal memory bus
2035 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
2036 *
2037 * Given these two numbers, the formula is simple:
2038 *
2039 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
2040 *
2041 * 24 bytes is for 3x SETUP packets
2042 * 16 bytes is a clock domain crossing tolerance
2043 *
2044 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
2045 */
2046static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
2047{
2048 u32 ram2_depth;
2049 u32 mdwidth;
2050 u32 nump;
2051 u32 reg;
2052
2053 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
2054 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
Thinh Nguyen4244ba02020-04-11 19:20:07 -07002055 if (DWC3_IP_IS(DWC32))
2056 mdwidth += DWC3_GHWPARAMS6_MDWIDTH(dwc->hwparams.hwparams6);
Felipe Balbi4e994722016-05-13 14:09:59 +03002057
2058 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
2059 nump = min_t(u32, nump, 16);
2060
2061 /* update NumP */
2062 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2063 reg &= ~DWC3_DCFG_NUMP_MASK;
2064 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
2065 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2066}
2067
Felipe Balbid7be2952016-05-04 15:49:37 +03002068static int __dwc3_gadget_start(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03002069{
Felipe Balbi72246da2011-08-19 18:10:58 +03002070 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03002071 int ret = 0;
2072 u32 reg;
2073
John Youncf40b862016-11-14 12:32:43 -08002074 /*
2075 * Use IMOD if enabled via dwc->imod_interval. Otherwise, if
2076 * the core supports IMOD, disable it.
2077 */
2078 if (dwc->imod_interval) {
2079 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
2080 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
2081 } else if (dwc3_has_imod(dwc)) {
2082 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), 0);
2083 }
2084
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03002085 /*
2086 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
2087 * field instead of letting dwc3 itself calculate that automatically.
2088 *
2089 * This way, we maximize the chances that we'll be able to get several
2090 * bursts of data without going through any sort of endpoint throttling.
2091 */
2092 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002093 if (DWC3_IP_IS(DWC3))
Thinh Nguyen01b0e2c2018-03-16 15:34:13 -07002094 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002095 else
2096 reg &= ~DWC31_GRXTHRCFG_PKTCNTSEL;
Thinh Nguyen01b0e2c2018-03-16 15:34:13 -07002097
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03002098 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
2099
Felipe Balbi4e994722016-05-13 14:09:59 +03002100 dwc3_gadget_setup_nump(dwc);
2101
Felipe Balbi72246da2011-08-19 18:10:58 +03002102 /* Start with SuperSpeed Default */
2103 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2104
2105 dep = dwc->eps[0];
Felipe Balbia2d23f02018-04-09 12:40:48 +03002106 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
Felipe Balbi72246da2011-08-19 18:10:58 +03002107 if (ret) {
2108 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03002109 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03002110 }
2111
2112 dep = dwc->eps[1];
Felipe Balbia2d23f02018-04-09 12:40:48 +03002113 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
Felipe Balbi72246da2011-08-19 18:10:58 +03002114 if (ret) {
2115 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03002116 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03002117 }
2118
2119 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03002120 dwc->ep0state = EP0_SETUP_PHASE;
Zeng Tao88b1bb12018-12-26 19:22:00 +08002121 dwc->link_state = DWC3_LINK_STATE_SS_DIS;
Felipe Balbi72246da2011-08-19 18:10:58 +03002122 dwc3_ep0_out_start(dwc);
2123
Felipe Balbi8698e2a2013-02-08 15:24:04 +02002124 dwc3_gadget_enable_irq(dwc);
2125
Felipe Balbid7be2952016-05-04 15:49:37 +03002126 return 0;
2127
2128err1:
2129 __dwc3_gadget_ep_disable(dwc->eps[0]);
2130
2131err0:
2132 return ret;
2133}
2134
2135static int dwc3_gadget_start(struct usb_gadget *g,
2136 struct usb_gadget_driver *driver)
2137{
2138 struct dwc3 *dwc = gadget_to_dwc(g);
2139 unsigned long flags;
2140 int ret = 0;
2141 int irq;
2142
Roger Quadros9522def2016-06-10 14:48:38 +03002143 irq = dwc->irq_gadget;
Felipe Balbid7be2952016-05-04 15:49:37 +03002144 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
2145 IRQF_SHARED, "dwc3", dwc->ev_buf);
2146 if (ret) {
2147 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
2148 irq, ret);
2149 goto err0;
2150 }
2151
2152 spin_lock_irqsave(&dwc->lock, flags);
2153 if (dwc->gadget_driver) {
2154 dev_err(dwc->dev, "%s is already bound to %s\n",
2155 dwc->gadget.name,
2156 dwc->gadget_driver->driver.name);
2157 ret = -EBUSY;
2158 goto err1;
2159 }
2160
2161 dwc->gadget_driver = driver;
2162
Felipe Balbifc8bb912016-05-16 13:14:48 +03002163 if (pm_runtime_active(dwc->dev))
2164 __dwc3_gadget_start(dwc);
2165
Felipe Balbi72246da2011-08-19 18:10:58 +03002166 spin_unlock_irqrestore(&dwc->lock, flags);
2167
2168 return 0;
2169
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03002170err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03002171 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03002172 free_irq(irq, dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03002173
2174err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03002175 return ret;
2176}
2177
Felipe Balbid7be2952016-05-04 15:49:37 +03002178static void __dwc3_gadget_stop(struct dwc3 *dwc)
2179{
2180 dwc3_gadget_disable_irq(dwc);
2181 __dwc3_gadget_ep_disable(dwc->eps[0]);
2182 __dwc3_gadget_ep_disable(dwc->eps[1]);
2183}
2184
Felipe Balbi22835b82014-10-17 12:05:12 -05002185static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03002186{
2187 struct dwc3 *dwc = gadget_to_dwc(g);
2188 unsigned long flags;
2189
2190 spin_lock_irqsave(&dwc->lock, flags);
Baolin Wang76a638f2016-10-31 19:38:36 +08002191
2192 if (pm_runtime_suspended(dwc->dev))
2193 goto out;
2194
Felipe Balbid7be2952016-05-04 15:49:37 +03002195 __dwc3_gadget_stop(dwc);
Baolin Wang76a638f2016-10-31 19:38:36 +08002196
Baolin Wang76a638f2016-10-31 19:38:36 +08002197out:
Felipe Balbi72246da2011-08-19 18:10:58 +03002198 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03002199 spin_unlock_irqrestore(&dwc->lock, flags);
2200
Felipe Balbi3f308d12016-05-16 14:17:06 +03002201 free_irq(dwc->irq_gadget, dwc->ev_buf);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03002202
Felipe Balbi72246da2011-08-19 18:10:58 +03002203 return 0;
2204}
Paul Zimmerman802fde92012-04-27 13:10:52 +03002205
Anurag Kumar Vulisha729dcff2019-05-10 12:37:28 +05302206static void dwc3_gadget_config_params(struct usb_gadget *g,
2207 struct usb_dcd_config_params *params)
2208{
2209 struct dwc3 *dwc = gadget_to_dwc(g);
2210
Thinh Nguyen54fb5ba2019-08-19 18:36:06 -07002211 params->besl_baseline = USB_DEFAULT_BESL_UNSPECIFIED;
2212 params->besl_deep = USB_DEFAULT_BESL_UNSPECIFIED;
2213
2214 /* Recommended BESL */
2215 if (!dwc->dis_enblslpm_quirk) {
Thinh Nguyen17b63702019-08-29 18:00:16 -07002216 /*
2217 * If the recommended BESL baseline is 0 or if the BESL deep is
2218 * less than 2, Microsoft's Windows 10 host usb stack will issue
2219 * a usb reset immediately after it receives the extended BOS
2220 * descriptor and the enumeration will fail. To maintain
2221 * compatibility with the Windows' usb stack, let's set the
2222 * recommended BESL baseline to 1 and clamp the BESL deep to be
2223 * within 2 to 15.
2224 */
2225 params->besl_baseline = 1;
Thinh Nguyen54fb5ba2019-08-19 18:36:06 -07002226 if (dwc->is_utmi_l1_suspend)
Thinh Nguyen17b63702019-08-29 18:00:16 -07002227 params->besl_deep =
2228 clamp_t(u8, dwc->hird_threshold, 2, 15);
Thinh Nguyen54fb5ba2019-08-19 18:36:06 -07002229 }
2230
Anurag Kumar Vulisha729dcff2019-05-10 12:37:28 +05302231 /* U1 Device exit Latency */
2232 if (dwc->dis_u1_entry_quirk)
2233 params->bU1devExitLat = 0;
2234 else
2235 params->bU1devExitLat = DWC3_DEFAULT_U1_DEV_EXIT_LAT;
2236
2237 /* U2 Device exit Latency */
2238 if (dwc->dis_u2_entry_quirk)
2239 params->bU2DevExitLat = 0;
2240 else
2241 params->bU2DevExitLat =
2242 cpu_to_le16(DWC3_DEFAULT_U2_DEV_EXIT_LAT);
2243}
2244
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002245static void dwc3_gadget_set_speed(struct usb_gadget *g,
2246 enum usb_device_speed speed)
2247{
2248 struct dwc3 *dwc = gadget_to_dwc(g);
2249 unsigned long flags;
2250 u32 reg;
2251
2252 spin_lock_irqsave(&dwc->lock, flags);
2253 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2254 reg &= ~(DWC3_DCFG_SPEED_MASK);
2255
2256 /*
2257 * WORKAROUND: DWC3 revision < 2.20a have an issue
2258 * which would cause metastability state on Run/Stop
2259 * bit if we try to force the IP to USB2-only mode.
2260 *
2261 * Because of that, we cannot configure the IP to any
2262 * speed other than the SuperSpeed
2263 *
2264 * Refers to:
2265 *
2266 * STAR#9000525659: Clock Domain Crossing on DCTL in
2267 * USB 2.0 Mode
2268 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002269 if (DWC3_VER_IS_PRIOR(DWC3, 220A) &&
Roger Quadros42bf02e2017-10-31 15:11:55 +02002270 !dwc->dis_metastability_quirk) {
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002271 reg |= DWC3_DCFG_SUPERSPEED;
2272 } else {
2273 switch (speed) {
2274 case USB_SPEED_LOW:
2275 reg |= DWC3_DCFG_LOWSPEED;
2276 break;
2277 case USB_SPEED_FULL:
2278 reg |= DWC3_DCFG_FULLSPEED;
2279 break;
2280 case USB_SPEED_HIGH:
2281 reg |= DWC3_DCFG_HIGHSPEED;
2282 break;
2283 case USB_SPEED_SUPER:
2284 reg |= DWC3_DCFG_SUPERSPEED;
2285 break;
2286 case USB_SPEED_SUPER_PLUS:
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002287 if (DWC3_IP_IS(DWC3))
Thinh Nguyen2f3090c2018-03-16 15:35:57 -07002288 reg |= DWC3_DCFG_SUPERSPEED;
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002289 else
2290 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002291 break;
2292 default:
2293 dev_err(dwc->dev, "invalid speed (%d)\n", speed);
2294
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002295 if (DWC3_IP_IS(DWC3))
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002296 reg |= DWC3_DCFG_SUPERSPEED;
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002297 else
2298 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002299 }
2300 }
2301 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2302
2303 spin_unlock_irqrestore(&dwc->lock, flags);
2304}
2305
Felipe Balbi72246da2011-08-19 18:10:58 +03002306static const struct usb_gadget_ops dwc3_gadget_ops = {
2307 .get_frame = dwc3_gadget_get_frame,
2308 .wakeup = dwc3_gadget_wakeup,
2309 .set_selfpowered = dwc3_gadget_set_selfpowered,
2310 .pullup = dwc3_gadget_pullup,
2311 .udc_start = dwc3_gadget_start,
2312 .udc_stop = dwc3_gadget_stop,
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002313 .udc_set_speed = dwc3_gadget_set_speed,
Anurag Kumar Vulisha729dcff2019-05-10 12:37:28 +05302314 .get_config_params = dwc3_gadget_config_params,
Felipe Balbi72246da2011-08-19 18:10:58 +03002315};
2316
2317/* -------------------------------------------------------------------------- */
2318
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002319static int dwc3_gadget_init_control_endpoint(struct dwc3_ep *dep)
2320{
2321 struct dwc3 *dwc = dep->dwc;
2322
2323 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
2324 dep->endpoint.maxburst = 1;
2325 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
2326 if (!dep->direction)
2327 dwc->gadget.ep0 = &dep->endpoint;
2328
2329 dep->endpoint.caps.type_control = true;
2330
2331 return 0;
2332}
2333
2334static int dwc3_gadget_init_in_endpoint(struct dwc3_ep *dep)
2335{
2336 struct dwc3 *dwc = dep->dwc;
2337 int mdwidth;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002338 int size;
2339
2340 mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
Thinh Nguyen4244ba02020-04-11 19:20:07 -07002341 if (DWC3_IP_IS(DWC32))
2342 mdwidth += DWC3_GHWPARAMS6_MDWIDTH(dwc->hwparams.hwparams6);
2343
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002344 /* MDWIDTH is represented in bits, we need it in bytes */
2345 mdwidth /= 8;
2346
2347 size = dwc3_readl(dwc->regs, DWC3_GTXFIFOSIZ(dep->number >> 1));
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002348 if (DWC3_IP_IS(DWC3))
Thinh Nguyen586f4332020-01-31 16:59:21 -08002349 size = DWC3_GTXFIFOSIZ_TXFDEP(size);
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002350 else
2351 size = DWC31_GTXFIFOSIZ_TXFDEP(size);
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002352
2353 /* FIFO Depth is in MDWDITH bytes. Multiply */
2354 size *= mdwidth;
2355
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002356 /*
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002357 * To meet performance requirement, a minimum TxFIFO size of 3x
2358 * MaxPacketSize is recommended for endpoints that support burst and a
2359 * minimum TxFIFO size of 2x MaxPacketSize for endpoints that don't
2360 * support burst. Use those numbers and we can calculate the max packet
2361 * limit as below.
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002362 */
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002363 if (dwc->maximum_speed >= USB_SPEED_SUPER)
2364 size /= 3;
2365 else
2366 size /= 2;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002367
2368 usb_ep_set_maxpacket_limit(&dep->endpoint, size);
2369
2370 dep->endpoint.max_streams = 15;
2371 dep->endpoint.ops = &dwc3_gadget_ep_ops;
2372 list_add_tail(&dep->endpoint.ep_list,
2373 &dwc->gadget.ep_list);
2374 dep->endpoint.caps.type_iso = true;
2375 dep->endpoint.caps.type_bulk = true;
2376 dep->endpoint.caps.type_int = true;
2377
2378 return dwc3_alloc_trb_pool(dep);
2379}
2380
2381static int dwc3_gadget_init_out_endpoint(struct dwc3_ep *dep)
2382{
2383 struct dwc3 *dwc = dep->dwc;
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002384 int mdwidth;
2385 int size;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002386
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002387 mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
Thinh Nguyen4244ba02020-04-11 19:20:07 -07002388 if (DWC3_IP_IS(DWC32))
2389 mdwidth += DWC3_GHWPARAMS6_MDWIDTH(dwc->hwparams.hwparams6);
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002390
2391 /* MDWIDTH is represented in bits, convert to bytes */
2392 mdwidth /= 8;
2393
2394 /* All OUT endpoints share a single RxFIFO space */
2395 size = dwc3_readl(dwc->regs, DWC3_GRXFIFOSIZ(0));
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002396 if (DWC3_IP_IS(DWC3))
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002397 size = DWC3_GRXFIFOSIZ_RXFDEP(size);
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002398 else
2399 size = DWC31_GRXFIFOSIZ_RXFDEP(size);
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002400
2401 /* FIFO depth is in MDWDITH bytes */
2402 size *= mdwidth;
2403
2404 /*
2405 * To meet performance requirement, a minimum recommended RxFIFO size
2406 * is defined as follow:
2407 * RxFIFO size >= (3 x MaxPacketSize) +
2408 * (3 x 8 bytes setup packets size) + (16 bytes clock crossing margin)
2409 *
2410 * Then calculate the max packet limit as below.
2411 */
2412 size -= (3 * 8) + 16;
2413 if (size < 0)
2414 size = 0;
2415 else
2416 size /= 3;
2417
2418 usb_ep_set_maxpacket_limit(&dep->endpoint, size);
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002419 dep->endpoint.max_streams = 15;
2420 dep->endpoint.ops = &dwc3_gadget_ep_ops;
2421 list_add_tail(&dep->endpoint.ep_list,
2422 &dwc->gadget.ep_list);
2423 dep->endpoint.caps.type_iso = true;
2424 dep->endpoint.caps.type_bulk = true;
2425 dep->endpoint.caps.type_int = true;
2426
2427 return dwc3_alloc_trb_pool(dep);
2428}
2429
2430static int dwc3_gadget_init_endpoint(struct dwc3 *dwc, u8 epnum)
Felipe Balbi72246da2011-08-19 18:10:58 +03002431{
2432 struct dwc3_ep *dep;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002433 bool direction = epnum & 1;
2434 int ret;
2435 u8 num = epnum >> 1;
2436
2437 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
2438 if (!dep)
2439 return -ENOMEM;
2440
2441 dep->dwc = dwc;
2442 dep->number = epnum;
2443 dep->direction = direction;
2444 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
2445 dwc->eps[epnum] = dep;
Thinh Nguyend92021f2018-11-14 22:56:54 -08002446 dep->combo_num = 0;
2447 dep->start_cmd_status = 0;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002448
2449 snprintf(dep->name, sizeof(dep->name), "ep%u%s", num,
2450 direction ? "in" : "out");
2451
2452 dep->endpoint.name = dep->name;
2453
2454 if (!(dep->number > 1)) {
2455 dep->endpoint.desc = &dwc3_gadget_ep0_desc;
2456 dep->endpoint.comp_desc = NULL;
2457 }
2458
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002459 if (num == 0)
2460 ret = dwc3_gadget_init_control_endpoint(dep);
2461 else if (direction)
2462 ret = dwc3_gadget_init_in_endpoint(dep);
2463 else
2464 ret = dwc3_gadget_init_out_endpoint(dep);
2465
2466 if (ret)
2467 return ret;
2468
2469 dep->endpoint.caps.dir_in = direction;
2470 dep->endpoint.caps.dir_out = !direction;
2471
2472 INIT_LIST_HEAD(&dep->pending_list);
2473 INIT_LIST_HEAD(&dep->started_list);
Felipe Balbid5443bb2018-08-01 13:53:29 +03002474 INIT_LIST_HEAD(&dep->cancelled_list);
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002475
2476 return 0;
2477}
2478
2479static int dwc3_gadget_init_endpoints(struct dwc3 *dwc, u8 total)
2480{
Bryan O'Donoghue47d39462017-01-31 20:58:10 +00002481 u8 epnum;
Felipe Balbi72246da2011-08-19 18:10:58 +03002482
Bryan O'Donoghuef3bcfc72017-01-31 20:58:11 +00002483 INIT_LIST_HEAD(&dwc->gadget.ep_list);
2484
Andy Shevchenko46b780d2017-06-12 15:11:25 +03002485 for (epnum = 0; epnum < total; epnum++) {
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002486 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002487
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002488 ret = dwc3_gadget_init_endpoint(dwc, epnum);
2489 if (ret)
2490 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002491 }
2492
2493 return 0;
2494}
2495
2496static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
2497{
2498 struct dwc3_ep *dep;
2499 u8 epnum;
2500
2501 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2502 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002503 if (!dep)
2504 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05302505 /*
2506 * Physical endpoints 0 and 1 are special; they form the
2507 * bi-directional USB endpoint 0.
2508 *
2509 * For those two physical endpoints, we don't allocate a TRB
2510 * pool nor do we add them the endpoints list. Due to that, we
2511 * shouldn't do these two operations otherwise we would end up
2512 * with all sorts of bugs when removing dwc3.ko.
2513 */
2514 if (epnum != 0 && epnum != 1) {
2515 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002516 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05302517 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002518
2519 kfree(dep);
2520 }
2521}
2522
Felipe Balbi72246da2011-08-19 18:10:58 +03002523/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02002524
Felipe Balbi8f608e82018-03-27 10:53:29 +03002525static int dwc3_gadget_ep_reclaim_completed_trb(struct dwc3_ep *dep,
2526 struct dwc3_request *req, struct dwc3_trb *trb,
2527 const struct dwc3_event_depevt *event, int status, int chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302528{
2529 unsigned int count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302530
Felipe Balbidc55c672016-08-12 13:20:32 +03002531 dwc3_ep_inc_deq(dep);
Felipe Balbia9c3ca52016-10-05 14:24:37 +03002532
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002533 trace_dwc3_complete_trb(dep, trb);
Felipe Balbi09fe1f82018-08-01 13:32:07 +03002534 req->num_trbs--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002535
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002536 /*
2537 * If we're in the middle of series of chained TRBs and we
2538 * receive a short transfer along the way, DWC3 will skip
2539 * through all TRBs including the last TRB in the chain (the
2540 * where CHN bit is zero. DWC3 will also avoid clearing HWO
2541 * bit and SW has to do it manually.
2542 *
2543 * We're going to do that here to avoid problems of HW trying
2544 * to use bogus TRBs for transfers.
2545 */
2546 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
2547 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2548
Felipe Balbic6267a52017-01-05 14:58:46 +02002549 /*
Thinh Nguyen6abfa0f2018-11-15 19:03:27 -08002550 * For isochronous transfers, the first TRB in a service interval must
2551 * have the Isoc-First type. Track and report its interval frame number.
2552 */
2553 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
2554 (trb->ctrl & DWC3_TRBCTL_ISOCHRONOUS_FIRST)) {
2555 unsigned int frame_number;
2556
2557 frame_number = DWC3_TRB_CTRL_GET_SID_SOFN(trb->ctrl);
2558 frame_number &= ~(dep->interval - 1);
2559 req->request.frame_number = frame_number;
2560 }
2561
2562 /*
Felipe Balbic6267a52017-01-05 14:58:46 +02002563 * If we're dealing with unaligned size OUT transfer, we will be left
2564 * with one TRB pending in the ring. We need to manually clear HWO bit
2565 * from that TRB.
2566 */
Felipe Balbi1a22ec62018-08-01 13:15:05 +03002567
2568 if (req->needs_extra_trb && !(trb->ctrl & DWC3_TRB_CTRL_CHN)) {
Felipe Balbic6267a52017-01-05 14:58:46 +02002569 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2570 return 1;
2571 }
2572
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302573 count = trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbie62c5bc52016-10-25 13:47:21 +03002574 req->remaining += count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302575
Felipe Balbi35b27192017-03-08 13:56:37 +02002576 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
2577 return 1;
2578
Felipe Balbid80fe1b2018-04-06 11:04:21 +03002579 if (event->status & DEPEVT_STATUS_SHORT && !chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302580 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002581
Anurag Kumar Vulisha5ee85892020-01-27 19:30:46 +00002582 if ((trb->ctrl & DWC3_TRB_CTRL_IOC) ||
2583 (trb->ctrl & DWC3_TRB_CTRL_LST))
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302584 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002585
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302586 return 0;
2587}
2588
Felipe Balbid3692952018-03-29 13:32:10 +03002589static int dwc3_gadget_ep_reclaim_trb_sg(struct dwc3_ep *dep,
2590 struct dwc3_request *req, const struct dwc3_event_depevt *event,
2591 int status)
2592{
2593 struct dwc3_trb *trb = &dep->trb_pool[dep->trb_dequeue];
2594 struct scatterlist *sg = req->sg;
2595 struct scatterlist *s;
2596 unsigned int pending = req->num_pending_sgs;
2597 unsigned int i;
2598 int ret = 0;
2599
2600 for_each_sg(sg, s, pending, i) {
2601 trb = &dep->trb_pool[dep->trb_dequeue];
2602
2603 if (trb->ctrl & DWC3_TRB_CTRL_HWO)
2604 break;
2605
2606 req->sg = sg_next(s);
2607 req->num_pending_sgs--;
2608
2609 ret = dwc3_gadget_ep_reclaim_completed_trb(dep, req,
2610 trb, event, status, true);
2611 if (ret)
2612 break;
2613 }
2614
2615 return ret;
2616}
2617
2618static int dwc3_gadget_ep_reclaim_trb_linear(struct dwc3_ep *dep,
2619 struct dwc3_request *req, const struct dwc3_event_depevt *event,
2620 int status)
2621{
2622 struct dwc3_trb *trb = &dep->trb_pool[dep->trb_dequeue];
2623
2624 return dwc3_gadget_ep_reclaim_completed_trb(dep, req, trb,
2625 event, status, false);
2626}
2627
Felipe Balbie0c42ce2018-04-06 15:37:30 +03002628static bool dwc3_gadget_ep_request_completed(struct dwc3_request *req)
2629{
Thinh Nguyen49e05902020-03-31 01:40:35 -07002630 return req->num_pending_sgs == 0;
Felipe Balbie0c42ce2018-04-06 15:37:30 +03002631}
2632
Felipe Balbif38e35d2018-04-06 15:56:35 +03002633static int dwc3_gadget_ep_cleanup_completed_request(struct dwc3_ep *dep,
2634 const struct dwc3_event_depevt *event,
2635 struct dwc3_request *req, int status)
2636{
2637 int ret;
2638
2639 if (req->num_pending_sgs)
2640 ret = dwc3_gadget_ep_reclaim_trb_sg(dep, req, event,
2641 status);
2642 else
2643 ret = dwc3_gadget_ep_reclaim_trb_linear(dep, req, event,
2644 status);
2645
Felipe Balbi1a22ec62018-08-01 13:15:05 +03002646 if (req->needs_extra_trb) {
Felipe Balbif38e35d2018-04-06 15:56:35 +03002647 ret = dwc3_gadget_ep_reclaim_trb_linear(dep, req, event,
2648 status);
Felipe Balbi1a22ec62018-08-01 13:15:05 +03002649 req->needs_extra_trb = false;
Felipe Balbif38e35d2018-04-06 15:56:35 +03002650 }
2651
2652 req->request.actual = req->request.length - req->remaining;
2653
Thinh Nguyend9feef92020-03-31 01:40:42 -07002654 if (!dwc3_gadget_ep_request_completed(req))
Felipe Balbif38e35d2018-04-06 15:56:35 +03002655 goto out;
Felipe Balbif38e35d2018-04-06 15:56:35 +03002656
2657 dwc3_gadget_giveback(dep, req, status);
2658
2659out:
2660 return ret;
2661}
2662
Felipe Balbi12a3a4a2018-03-29 11:53:40 +03002663static void dwc3_gadget_ep_cleanup_completed_requests(struct dwc3_ep *dep,
Felipe Balbi8f608e82018-03-27 10:53:29 +03002664 const struct dwc3_event_depevt *event, int status)
Felipe Balbi72246da2011-08-19 18:10:58 +03002665{
Felipe Balbi6afbdb52018-04-06 15:49:49 +03002666 struct dwc3_request *req;
2667 struct dwc3_request *tmp;
Felipe Balbi72246da2011-08-19 18:10:58 +03002668
Felipe Balbi6afbdb52018-04-06 15:49:49 +03002669 list_for_each_entry_safe(req, tmp, &dep->started_list, list) {
Felipe Balbifee73e62018-04-06 15:50:29 +03002670 int ret;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002671
Felipe Balbif38e35d2018-04-06 15:56:35 +03002672 ret = dwc3_gadget_ep_cleanup_completed_request(dep, event,
2673 req, status);
Felipe Balbi58f02182018-03-29 12:10:31 +03002674 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03002675 break;
Felipe Balbi31162af2016-08-11 14:38:37 +03002676 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002677}
2678
Thinh Nguyend9feef92020-03-31 01:40:42 -07002679static bool dwc3_gadget_ep_should_continue(struct dwc3_ep *dep)
2680{
2681 struct dwc3_request *req;
2682
2683 if (!list_empty(&dep->pending_list))
2684 return true;
2685
2686 /*
2687 * We only need to check the first entry of the started list. We can
2688 * assume the completed requests are removed from the started list.
2689 */
2690 req = next_request(&dep->started_list);
2691 if (!req)
2692 return false;
2693
2694 return !dwc3_gadget_ep_request_completed(req);
2695}
2696
Felipe Balbiee3638b2018-03-27 11:26:53 +03002697static void dwc3_gadget_endpoint_frame_from_event(struct dwc3_ep *dep,
2698 const struct dwc3_event_depevt *event)
2699{
Felipe Balbif62afb42018-04-11 10:34:34 +03002700 dep->frame_number = event->parameters;
Felipe Balbiee3638b2018-03-27 11:26:53 +03002701}
2702
Thinh Nguyen2e6e9e42020-05-05 19:46:39 -07002703static bool dwc3_gadget_endpoint_trbs_complete(struct dwc3_ep *dep,
2704 const struct dwc3_event_depevt *event, int status)
Felipe Balbi72246da2011-08-19 18:10:58 +03002705{
Felipe Balbi8f608e82018-03-27 10:53:29 +03002706 struct dwc3 *dwc = dep->dwc;
Thinh Nguyen2e6e9e42020-05-05 19:46:39 -07002707 bool no_started_trb = true;
Felipe Balbi6d8a0192018-03-29 12:49:28 +03002708
Felipe Balbi5f2e7972018-03-29 11:10:45 +03002709 dwc3_gadget_ep_cleanup_completed_requests(dep, event, status);
Felipe Balbifae2b902011-10-14 13:00:30 +03002710
Thinh Nguyenb6842d42020-05-05 19:46:33 -07002711 if (dep->flags & DWC3_EP_END_TRANSFER_PENDING)
2712 goto out;
2713
Thinh Nguyen2e6e9e42020-05-05 19:46:39 -07002714 if (status == -EXDEV && list_empty(&dep->started_list))
Felipe Balbic5353b22019-02-13 13:00:54 +02002715 dwc3_stop_active_transfer(dep, true, true);
Thinh Nguyend9feef92020-03-31 01:40:42 -07002716 else if (dwc3_gadget_ep_should_continue(dep))
Thinh Nguyen2e6e9e42020-05-05 19:46:39 -07002717 if (__dwc3_gadget_kick_transfer(dep) == 0)
2718 no_started_trb = false;
Felipe Balbi6d8a0192018-03-29 12:49:28 +03002719
Thinh Nguyenb6842d42020-05-05 19:46:33 -07002720out:
Felipe Balbifae2b902011-10-14 13:00:30 +03002721 /*
2722 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2723 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2724 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002725 if (DWC3_VER_IS_PRIOR(DWC3, 183A)) {
Felipe Balbifae2b902011-10-14 13:00:30 +03002726 u32 reg;
2727 int i;
2728
2729 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05002730 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03002731
2732 if (!(dep->flags & DWC3_EP_ENABLED))
2733 continue;
2734
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002735 if (!list_empty(&dep->started_list))
Thinh Nguyen2e6e9e42020-05-05 19:46:39 -07002736 return no_started_trb;
Felipe Balbifae2b902011-10-14 13:00:30 +03002737 }
2738
2739 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2740 reg |= dwc->u1u2;
2741 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2742
2743 dwc->u1u2 = 0;
2744 }
Thinh Nguyen2e6e9e42020-05-05 19:46:39 -07002745
2746 return no_started_trb;
2747}
2748
2749static void dwc3_gadget_endpoint_transfer_in_progress(struct dwc3_ep *dep,
2750 const struct dwc3_event_depevt *event)
2751{
2752 int status = 0;
2753
2754 if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
2755 dwc3_gadget_endpoint_frame_from_event(dep, event);
2756
2757 if (event->status & DEPEVT_STATUS_BUSERR)
2758 status = -ECONNRESET;
2759
2760 if (event->status & DEPEVT_STATUS_MISSED_ISOC)
2761 status = -EXDEV;
2762
2763 dwc3_gadget_endpoint_trbs_complete(dep, event, status);
Felipe Balbi72246da2011-08-19 18:10:58 +03002764}
2765
Thinh Nguyen3eaecd02020-05-05 19:46:51 -07002766static void dwc3_gadget_endpoint_transfer_complete(struct dwc3_ep *dep,
2767 const struct dwc3_event_depevt *event)
2768{
2769 int status = 0;
2770
2771 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
2772
2773 if (event->status & DEPEVT_STATUS_BUSERR)
2774 status = -ECONNRESET;
2775
Thinh Nguyene0d19562020-05-05 19:46:57 -07002776 if (dwc3_gadget_endpoint_trbs_complete(dep, event, status))
2777 dep->flags &= ~DWC3_EP_WAIT_TRANSFER_COMPLETE;
Thinh Nguyen3eaecd02020-05-05 19:46:51 -07002778}
2779
Felipe Balbi8f608e82018-03-27 10:53:29 +03002780static void dwc3_gadget_endpoint_transfer_not_ready(struct dwc3_ep *dep,
2781 const struct dwc3_event_depevt *event)
Felipe Balbi32033862018-03-27 10:47:48 +03002782{
Felipe Balbiee3638b2018-03-27 11:26:53 +03002783 dwc3_gadget_endpoint_frame_from_event(dep, event);
Thinh Nguyen36f05d32020-03-29 16:13:10 -07002784
2785 /*
2786 * The XferNotReady event is generated only once before the endpoint
2787 * starts. It will be generated again when END_TRANSFER command is
2788 * issued. For some controller versions, the XferNotReady event may be
2789 * generated while the END_TRANSFER command is still in process. Ignore
2790 * it and wait for the next XferNotReady event after the command is
2791 * completed.
2792 */
2793 if (dep->flags & DWC3_EP_END_TRANSFER_PENDING)
2794 return;
2795
Felipe Balbi25abad62018-08-14 10:41:19 +03002796 (void) __dwc3_gadget_start_isoc(dep);
Felipe Balbi32033862018-03-27 10:47:48 +03002797}
2798
Thinh Nguyen140ca4c2020-05-05 19:47:09 -07002799static void dwc3_gadget_endpoint_stream_event(struct dwc3_ep *dep,
2800 const struct dwc3_event_depevt *event)
2801{
2802 struct dwc3 *dwc = dep->dwc;
2803
2804 if (event->status == DEPEVT_STREAMEVT_FOUND) {
2805 dep->flags |= DWC3_EP_FIRST_STREAM_PRIMED;
2806 goto out;
2807 }
2808
2809 /* Note: NoStream rejection event param value is 0 and not 0xFFFF */
2810 switch (event->parameters) {
2811 case DEPEVT_STREAM_PRIME:
2812 /*
2813 * If the host can properly transition the endpoint state from
2814 * idle to prime after a NoStream rejection, there's no need to
2815 * force restarting the endpoint to reinitiate the stream. To
2816 * simplify the check, assume the host follows the USB spec if
2817 * it primed the endpoint more than once.
2818 */
2819 if (dep->flags & DWC3_EP_FORCE_RESTART_STREAM) {
2820 if (dep->flags & DWC3_EP_FIRST_STREAM_PRIMED)
2821 dep->flags &= ~DWC3_EP_FORCE_RESTART_STREAM;
2822 else
2823 dep->flags |= DWC3_EP_FIRST_STREAM_PRIMED;
2824 }
2825
2826 break;
2827 case DEPEVT_STREAM_NOSTREAM:
2828 if ((dep->flags & DWC3_EP_IGNORE_NEXT_NOSTREAM) ||
2829 !(dep->flags & DWC3_EP_FORCE_RESTART_STREAM) ||
2830 !(dep->flags & DWC3_EP_WAIT_TRANSFER_COMPLETE))
2831 break;
2832
2833 /*
2834 * If the host rejects a stream due to no active stream, by the
2835 * USB and xHCI spec, the endpoint will be put back to idle
2836 * state. When the host is ready (buffer added/updated), it will
2837 * prime the endpoint to inform the usb device controller. This
2838 * triggers the device controller to issue ERDY to restart the
2839 * stream. However, some hosts don't follow this and keep the
2840 * endpoint in the idle state. No prime will come despite host
2841 * streams are updated, and the device controller will not be
2842 * triggered to generate ERDY to move the next stream data. To
2843 * workaround this and maintain compatibility with various
2844 * hosts, force to reinitate the stream until the host is ready
2845 * instead of waiting for the host to prime the endpoint.
2846 */
Thinh Nguyenb10e1c22020-05-05 19:47:15 -07002847 if (DWC3_VER_IS_WITHIN(DWC32, 100A, ANY)) {
2848 unsigned int cmd = DWC3_DGCMD_SET_ENDPOINT_PRIME;
2849
2850 dwc3_send_gadget_generic_command(dwc, cmd, dep->number);
2851 } else {
2852 dep->flags |= DWC3_EP_DELAY_START;
2853 dwc3_stop_active_transfer(dep, true, true);
2854 return;
2855 }
2856 break;
Thinh Nguyen140ca4c2020-05-05 19:47:09 -07002857 }
2858
2859out:
2860 dep->flags &= ~DWC3_EP_IGNORE_NEXT_NOSTREAM;
2861}
2862
Felipe Balbi72246da2011-08-19 18:10:58 +03002863static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2864 const struct dwc3_event_depevt *event)
2865{
2866 struct dwc3_ep *dep;
2867 u8 epnum = event->endpoint_number;
Baolin Wang76a638f2016-10-31 19:38:36 +08002868 u8 cmd;
Felipe Balbi72246da2011-08-19 18:10:58 +03002869
2870 dep = dwc->eps[epnum];
2871
Janusz Dziedzicd7fd41c2016-12-08 10:57:34 +01002872 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbi3aec9912019-01-21 13:08:44 +02002873 if (!(dep->flags & DWC3_EP_TRANSFER_STARTED))
Janusz Dziedzicd7fd41c2016-12-08 10:57:34 +01002874 return;
2875
2876 /* Handle only EPCMDCMPLT when EP disabled */
2877 if (event->endpoint_event != DWC3_DEPEVT_EPCMDCMPLT)
2878 return;
2879 }
Felipe Balbi3336abb2012-06-06 09:19:35 +03002880
Felipe Balbi72246da2011-08-19 18:10:58 +03002881 if (epnum == 0 || epnum == 1) {
2882 dwc3_ep0_interrupt(dwc, event);
2883 return;
2884 }
2885
2886 switch (event->endpoint_event) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002887 case DWC3_DEPEVT_XFERINPROGRESS:
Felipe Balbi8f608e82018-03-27 10:53:29 +03002888 dwc3_gadget_endpoint_transfer_in_progress(dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002889 break;
2890 case DWC3_DEPEVT_XFERNOTREADY:
Felipe Balbi8f608e82018-03-27 10:53:29 +03002891 dwc3_gadget_endpoint_transfer_not_ready(dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002892 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002893 case DWC3_DEPEVT_EPCMDCMPLT:
Baolin Wang76a638f2016-10-31 19:38:36 +08002894 cmd = DEPEVT_PARAMETER_CMD(event->parameters);
2895
2896 if (cmd == DWC3_DEPCMD_ENDTRANSFER) {
Thinh Nguyenc58d8bf2019-12-18 18:14:44 -08002897 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
Felipe Balbi3aec9912019-01-21 13:08:44 +02002898 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
Felipe Balbifec90952018-08-01 13:56:50 +03002899 dwc3_gadget_ep_cleanup_cancelled_requests(dep);
Thinh Nguyenda10bcd2019-12-18 18:14:50 -08002900 if ((dep->flags & DWC3_EP_DELAY_START) &&
2901 !usb_endpoint_xfer_isoc(dep->endpoint.desc))
2902 __dwc3_gadget_kick_transfer(dep);
2903
2904 dep->flags &= ~DWC3_EP_DELAY_START;
Baolin Wang76a638f2016-10-31 19:38:36 +08002905 }
2906 break;
Felipe Balbi742a4ff2018-03-26 13:26:56 +03002907 case DWC3_DEPEVT_XFERCOMPLETE:
Thinh Nguyen3eaecd02020-05-05 19:46:51 -07002908 dwc3_gadget_endpoint_transfer_complete(dep, event);
2909 break;
2910 case DWC3_DEPEVT_STREAMEVT:
Thinh Nguyen140ca4c2020-05-05 19:47:09 -07002911 dwc3_gadget_endpoint_stream_event(dep, event);
2912 break;
Baolin Wang76a638f2016-10-31 19:38:36 +08002913 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbi72246da2011-08-19 18:10:58 +03002914 break;
2915 }
2916}
2917
2918static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2919{
2920 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2921 spin_unlock(&dwc->lock);
2922 dwc->gadget_driver->disconnect(&dwc->gadget);
2923 spin_lock(&dwc->lock);
2924 }
2925}
2926
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002927static void dwc3_suspend_gadget(struct dwc3 *dwc)
2928{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002929 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002930 spin_unlock(&dwc->lock);
2931 dwc->gadget_driver->suspend(&dwc->gadget);
2932 spin_lock(&dwc->lock);
2933 }
2934}
2935
2936static void dwc3_resume_gadget(struct dwc3 *dwc)
2937{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002938 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002939 spin_unlock(&dwc->lock);
2940 dwc->gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06002941 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08002942 }
2943}
2944
2945static void dwc3_reset_gadget(struct dwc3 *dwc)
2946{
2947 if (!dwc->gadget_driver)
2948 return;
2949
2950 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2951 spin_unlock(&dwc->lock);
2952 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002953 spin_lock(&dwc->lock);
2954 }
2955}
2956
Felipe Balbic5353b22019-02-13 13:00:54 +02002957static void dwc3_stop_active_transfer(struct dwc3_ep *dep, bool force,
2958 bool interrupt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002959{
Felipe Balbi72246da2011-08-19 18:10:58 +03002960 struct dwc3_gadget_ep_cmd_params params;
2961 u32 cmd;
2962 int ret;
2963
Thinh Nguyenc58d8bf2019-12-18 18:14:44 -08002964 if (!(dep->flags & DWC3_EP_TRANSFER_STARTED) ||
2965 (dep->flags & DWC3_EP_END_TRANSFER_PENDING))
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302966 return;
2967
Pratyush Anand57911502012-07-06 15:19:10 +05302968 /*
2969 * NOTICE: We are violating what the Databook says about the
2970 * EndTransfer command. Ideally we would _always_ wait for the
2971 * EndTransfer Command Completion IRQ, but that's causing too
2972 * much trouble synchronizing between us and gadget driver.
2973 *
2974 * We have discussed this with the IP Provider and it was
Thinh Nguyencf2f8b62019-12-18 18:14:56 -08002975 * suggested to giveback all requests here.
Pratyush Anand57911502012-07-06 15:19:10 +05302976 *
2977 * Note also that a similar handling was tested by Synopsys
2978 * (thanks a lot Paul) and nothing bad has come out of it.
Thinh Nguyencf2f8b62019-12-18 18:14:56 -08002979 * In short, what we're doing is issuing EndTransfer with
2980 * CMDIOC bit set and delay kicking transfer until the
2981 * EndTransfer command had completed.
John Youn06281d42016-08-22 15:39:13 -07002982 *
2983 * As of IP version 3.10a of the DWC_usb3 IP, the controller
2984 * supports a mode to work around the above limitation. The
2985 * software can poll the CMDACT bit in the DEPCMD register
2986 * after issuing a EndTransfer command. This mode is enabled
2987 * by writing GUCTL2[14]. This polling is already done in the
2988 * dwc3_send_gadget_ep_cmd() function so if the mode is
2989 * enabled, the EndTransfer command will have completed upon
Thinh Nguyencf2f8b62019-12-18 18:14:56 -08002990 * returning from this function.
John Youn06281d42016-08-22 15:39:13 -07002991 *
2992 * This mode is NOT available on the DWC_usb31 IP.
Pratyush Anand57911502012-07-06 15:19:10 +05302993 */
2994
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302995 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002996 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
Felipe Balbic5353b22019-02-13 13:00:54 +02002997 cmd |= interrupt ? DWC3_DEPCMD_CMDIOC : 0;
Felipe Balbib4996a82012-06-06 12:04:13 +03002998 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302999 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03003000 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05303001 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03003002 dep->resource_index = 0;
John Youn06281d42016-08-22 15:39:13 -07003003
Thinh Nguyen140ca4c2020-05-05 19:47:09 -07003004 /*
3005 * The END_TRANSFER command will cause the controller to generate a
3006 * NoStream Event, and it's not due to the host DP NoStream rejection.
3007 * Ignore the next NoStream event.
3008 */
3009 if (dep->stream_capable)
3010 dep->flags |= DWC3_EP_IGNORE_NEXT_NOSTREAM;
3011
Thinh Nguyend3abda52019-11-27 13:10:47 -08003012 if (!interrupt)
3013 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
Thinh Nguyenc58d8bf2019-12-18 18:14:44 -08003014 else
3015 dep->flags |= DWC3_EP_END_TRANSFER_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03003016}
3017
Felipe Balbi72246da2011-08-19 18:10:58 +03003018static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
3019{
3020 u32 epnum;
3021
3022 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
3023 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03003024 int ret;
3025
3026 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03003027 if (!dep)
3028 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03003029
3030 if (!(dep->flags & DWC3_EP_STALL))
3031 continue;
3032
3033 dep->flags &= ~DWC3_EP_STALL;
3034
John Youn50c763f2016-05-31 17:49:56 -07003035 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03003036 WARN_ON_ONCE(ret);
3037 }
3038}
3039
3040static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
3041{
Felipe Balbic4430a22012-05-24 10:30:01 +03003042 int reg;
3043
Thinh Nguyen1b6009ea2019-10-23 19:15:49 -07003044 dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RX_DET);
3045
Felipe Balbi72246da2011-08-19 18:10:58 +03003046 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3047 reg &= ~DWC3_DCTL_INITU1ENA;
Felipe Balbi72246da2011-08-19 18:10:58 +03003048 reg &= ~DWC3_DCTL_INITU2ENA;
Thinh Nguyen5b738212019-10-23 19:15:43 -07003049 dwc3_gadget_dctl_write_safe(dwc, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03003050
Felipe Balbi72246da2011-08-19 18:10:58 +03003051 dwc3_disconnect_gadget(dwc);
3052
3053 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03003054 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05003055 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbifc8bb912016-05-16 13:14:48 +03003056
3057 dwc->connected = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03003058}
3059
Felipe Balbi72246da2011-08-19 18:10:58 +03003060static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
3061{
3062 u32 reg;
3063
Felipe Balbifc8bb912016-05-16 13:14:48 +03003064 dwc->connected = true;
3065
Felipe Balbidf62df52011-10-14 15:11:49 +03003066 /*
3067 * WORKAROUND: DWC3 revisions <1.88a have an issue which
3068 * would cause a missing Disconnect Event if there's a
3069 * pending Setup Packet in the FIFO.
3070 *
3071 * There's no suggested workaround on the official Bug
3072 * report, which states that "unless the driver/application
3073 * is doing any special handling of a disconnect event,
3074 * there is no functional issue".
3075 *
3076 * Unfortunately, it turns out that we _do_ some special
3077 * handling of a disconnect event, namely complete all
3078 * pending transfers, notify gadget driver of the
3079 * disconnection, and so on.
3080 *
3081 * Our suggested workaround is to follow the Disconnect
3082 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06003083 * flag. Such flag gets set whenever we have a SETUP_PENDING
3084 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03003085 * same endpoint.
3086 *
3087 * Refers to:
3088 *
3089 * STAR#9000466709: RTL: Device : Disconnect event not
3090 * generated if setup packet pending in FIFO
3091 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003092 if (DWC3_VER_IS_PRIOR(DWC3, 188A)) {
Felipe Balbidf62df52011-10-14 15:11:49 +03003093 if (dwc->setup_packet_pending)
3094 dwc3_gadget_disconnect_interrupt(dwc);
3095 }
3096
Felipe Balbi8e744752014-11-06 14:27:53 +08003097 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03003098
3099 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3100 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
Thinh Nguyen5b738212019-10-23 19:15:43 -07003101 dwc3_gadget_dctl_write_safe(dwc, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02003102 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03003103 dwc3_clear_stall_all_ep(dwc);
3104
3105 /* Reset device address to zero */
3106 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
3107 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
3108 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03003109}
3110
Felipe Balbi72246da2011-08-19 18:10:58 +03003111static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
3112{
Felipe Balbi72246da2011-08-19 18:10:58 +03003113 struct dwc3_ep *dep;
3114 int ret;
3115 u32 reg;
3116 u8 speed;
3117
Felipe Balbi72246da2011-08-19 18:10:58 +03003118 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
3119 speed = reg & DWC3_DSTS_CONNECTSPD;
3120 dwc->speed = speed;
3121
John Youn5fb6fda2016-11-10 17:23:25 -08003122 /*
3123 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
3124 * each time on Connect Done.
3125 *
3126 * Currently we always use the reset value. If any platform
3127 * wants to set this to a different value, we need to add a
3128 * setting and update GCTL.RAMCLKSEL here.
3129 */
Felipe Balbi72246da2011-08-19 18:10:58 +03003130
3131 switch (speed) {
John Youn2da9ad72016-05-20 16:34:26 -07003132 case DWC3_DSTS_SUPERSPEED_PLUS:
John Youn75808622016-02-05 17:09:13 -08003133 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
3134 dwc->gadget.ep0->maxpacket = 512;
3135 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
3136 break;
John Youn2da9ad72016-05-20 16:34:26 -07003137 case DWC3_DSTS_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03003138 /*
3139 * WORKAROUND: DWC3 revisions <1.90a have an issue which
3140 * would cause a missing USB3 Reset event.
3141 *
3142 * In such situations, we should force a USB3 Reset
3143 * event by calling our dwc3_gadget_reset_interrupt()
3144 * routine.
3145 *
3146 * Refers to:
3147 *
3148 * STAR#9000483510: RTL: SS : USB3 reset event may
3149 * not be generated always when the link enters poll
3150 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003151 if (DWC3_VER_IS_PRIOR(DWC3, 190A))
Felipe Balbi05870c52011-10-14 14:51:38 +03003152 dwc3_gadget_reset_interrupt(dwc);
3153
Felipe Balbi72246da2011-08-19 18:10:58 +03003154 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
3155 dwc->gadget.ep0->maxpacket = 512;
3156 dwc->gadget.speed = USB_SPEED_SUPER;
3157 break;
John Youn2da9ad72016-05-20 16:34:26 -07003158 case DWC3_DSTS_HIGHSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03003159 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
3160 dwc->gadget.ep0->maxpacket = 64;
3161 dwc->gadget.speed = USB_SPEED_HIGH;
3162 break;
Roger Quadros9418ee12017-01-03 14:32:09 +02003163 case DWC3_DSTS_FULLSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03003164 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
3165 dwc->gadget.ep0->maxpacket = 64;
3166 dwc->gadget.speed = USB_SPEED_FULL;
3167 break;
John Youn2da9ad72016-05-20 16:34:26 -07003168 case DWC3_DSTS_LOWSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03003169 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
3170 dwc->gadget.ep0->maxpacket = 8;
3171 dwc->gadget.speed = USB_SPEED_LOW;
3172 break;
3173 }
3174
Thinh Nguyen61800262018-01-12 18:18:05 -08003175 dwc->eps[1]->endpoint.maxpacket = dwc->gadget.ep0->maxpacket;
3176
Pratyush Anand2b758352013-01-14 15:59:31 +05303177 /* Enable USB2 LPM Capability */
3178
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003179 if (!DWC3_VER_IS_WITHIN(DWC3, ANY, 194A) &&
John Youn2da9ad72016-05-20 16:34:26 -07003180 (speed != DWC3_DSTS_SUPERSPEED) &&
3181 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
Pratyush Anand2b758352013-01-14 15:59:31 +05303182 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
3183 reg |= DWC3_DCFG_LPM_CAP;
3184 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
3185
3186 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3187 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
3188
Thinh Nguyen16fe4f32019-08-19 18:35:58 -07003189 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold |
3190 (dwc->is_utmi_l1_suspend << 4));
Pratyush Anand2b758352013-01-14 15:59:31 +05303191
Huang Rui80caf7d2014-10-28 19:54:26 +08003192 /*
3193 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
3194 * DCFG.LPMCap is set, core responses with an ACK and the
3195 * BESL value in the LPM token is less than or equal to LPM
3196 * NYET threshold.
3197 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003198 WARN_ONCE(DWC3_VER_IS_PRIOR(DWC3, 240A) && dwc->has_lpm_erratum,
Masanari Iida9165dab2016-09-17 23:44:17 +09003199 "LPM Erratum not available on dwc3 revisions < 2.40a\n");
Huang Rui80caf7d2014-10-28 19:54:26 +08003200
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003201 if (dwc->has_lpm_erratum && !DWC3_VER_IS_PRIOR(DWC3, 240A))
Thinh Nguyen2e487d22019-04-25 13:55:30 -07003202 reg |= DWC3_DCTL_NYET_THRES(dwc->lpm_nyet_threshold);
Huang Rui80caf7d2014-10-28 19:54:26 +08003203
Thinh Nguyen5b738212019-10-23 19:15:43 -07003204 dwc3_gadget_dctl_write_safe(dwc, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06003205 } else {
3206 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3207 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
Thinh Nguyen5b738212019-10-23 19:15:43 -07003208 dwc3_gadget_dctl_write_safe(dwc, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05303209 }
3210
Felipe Balbi72246da2011-08-19 18:10:58 +03003211 dep = dwc->eps[0];
Felipe Balbia2d23f02018-04-09 12:40:48 +03003212 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_MODIFY);
Felipe Balbi72246da2011-08-19 18:10:58 +03003213 if (ret) {
3214 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
3215 return;
3216 }
3217
3218 dep = dwc->eps[1];
Felipe Balbia2d23f02018-04-09 12:40:48 +03003219 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_MODIFY);
Felipe Balbi72246da2011-08-19 18:10:58 +03003220 if (ret) {
3221 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
3222 return;
3223 }
3224
3225 /*
3226 * Configure PHY via GUSB3PIPECTLn if required.
3227 *
3228 * Update GTXFIFOSIZn
3229 *
3230 * In both cases reset values should be sufficient.
3231 */
3232}
3233
3234static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
3235{
Felipe Balbi72246da2011-08-19 18:10:58 +03003236 /*
3237 * TODO take core out of low power mode when that's
3238 * implemented.
3239 */
3240
Jiebing Liad14d4e2014-12-11 13:26:29 +08003241 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
3242 spin_unlock(&dwc->lock);
3243 dwc->gadget_driver->resume(&dwc->gadget);
3244 spin_lock(&dwc->lock);
3245 }
Felipe Balbi72246da2011-08-19 18:10:58 +03003246}
3247
3248static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
3249 unsigned int evtinfo)
3250{
Felipe Balbifae2b902011-10-14 13:00:30 +03003251 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03003252 unsigned int pwropt;
3253
3254 /*
3255 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
3256 * Hibernation mode enabled which would show up when device detects
3257 * host-initiated U3 exit.
3258 *
3259 * In that case, device will generate a Link State Change Interrupt
3260 * from U3 to RESUME which is only necessary if Hibernation is
3261 * configured in.
3262 *
3263 * There are no functional changes due to such spurious event and we
3264 * just need to ignore it.
3265 *
3266 * Refers to:
3267 *
3268 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
3269 * operational mode
3270 */
3271 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003272 if (DWC3_VER_IS_PRIOR(DWC3, 250A) &&
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03003273 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
3274 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
3275 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03003276 return;
3277 }
3278 }
Felipe Balbifae2b902011-10-14 13:00:30 +03003279
3280 /*
3281 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
3282 * on the link partner, the USB session might do multiple entry/exit
3283 * of low power states before a transfer takes place.
3284 *
3285 * Due to this problem, we might experience lower throughput. The
3286 * suggested workaround is to disable DCTL[12:9] bits if we're
3287 * transitioning from U1/U2 to U0 and enable those bits again
3288 * after a transfer completes and there are no pending transfers
3289 * on any of the enabled endpoints.
3290 *
3291 * This is the first half of that workaround.
3292 *
3293 * Refers to:
3294 *
3295 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
3296 * core send LGO_Ux entering U0
3297 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003298 if (DWC3_VER_IS_PRIOR(DWC3, 183A)) {
Felipe Balbifae2b902011-10-14 13:00:30 +03003299 if (next == DWC3_LINK_STATE_U0) {
3300 u32 u1u2;
3301 u32 reg;
3302
3303 switch (dwc->link_state) {
3304 case DWC3_LINK_STATE_U1:
3305 case DWC3_LINK_STATE_U2:
3306 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3307 u1u2 = reg & (DWC3_DCTL_INITU2ENA
3308 | DWC3_DCTL_ACCEPTU2ENA
3309 | DWC3_DCTL_INITU1ENA
3310 | DWC3_DCTL_ACCEPTU1ENA);
3311
3312 if (!dwc->u1u2)
3313 dwc->u1u2 = reg & u1u2;
3314
3315 reg &= ~u1u2;
3316
Thinh Nguyen5b738212019-10-23 19:15:43 -07003317 dwc3_gadget_dctl_write_safe(dwc, reg);
Felipe Balbifae2b902011-10-14 13:00:30 +03003318 break;
3319 default:
3320 /* do nothing */
3321 break;
3322 }
3323 }
3324 }
3325
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06003326 switch (next) {
3327 case DWC3_LINK_STATE_U1:
3328 if (dwc->speed == USB_SPEED_SUPER)
3329 dwc3_suspend_gadget(dwc);
3330 break;
3331 case DWC3_LINK_STATE_U2:
3332 case DWC3_LINK_STATE_U3:
3333 dwc3_suspend_gadget(dwc);
3334 break;
3335 case DWC3_LINK_STATE_RESUME:
3336 dwc3_resume_gadget(dwc);
3337 break;
3338 default:
3339 /* do nothing */
3340 break;
3341 }
3342
Felipe Balbie57ebc12014-04-22 13:20:12 -05003343 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03003344}
3345
Baolin Wang72704f82016-05-16 16:43:53 +08003346static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
3347 unsigned int evtinfo)
3348{
3349 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
3350
3351 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
3352 dwc3_suspend_gadget(dwc);
3353
3354 dwc->link_state = next;
3355}
3356
Felipe Balbie1dadd32014-02-25 14:47:54 -06003357static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
3358 unsigned int evtinfo)
3359{
3360 unsigned int is_ss = evtinfo & BIT(4);
3361
Felipe Balbibfad65e2017-04-19 14:59:27 +03003362 /*
Felipe Balbie1dadd32014-02-25 14:47:54 -06003363 * WORKAROUND: DWC3 revison 2.20a with hibernation support
3364 * have a known issue which can cause USB CV TD.9.23 to fail
3365 * randomly.
3366 *
3367 * Because of this issue, core could generate bogus hibernation
3368 * events which SW needs to ignore.
3369 *
3370 * Refers to:
3371 *
3372 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
3373 * Device Fallback from SuperSpeed
3374 */
3375 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
3376 return;
3377
3378 /* enter hibernation here */
3379}
3380
Felipe Balbi72246da2011-08-19 18:10:58 +03003381static void dwc3_gadget_interrupt(struct dwc3 *dwc,
3382 const struct dwc3_event_devt *event)
3383{
3384 switch (event->type) {
3385 case DWC3_DEVICE_EVENT_DISCONNECT:
3386 dwc3_gadget_disconnect_interrupt(dwc);
3387 break;
3388 case DWC3_DEVICE_EVENT_RESET:
3389 dwc3_gadget_reset_interrupt(dwc);
3390 break;
3391 case DWC3_DEVICE_EVENT_CONNECT_DONE:
3392 dwc3_gadget_conndone_interrupt(dwc);
3393 break;
3394 case DWC3_DEVICE_EVENT_WAKEUP:
3395 dwc3_gadget_wakeup_interrupt(dwc);
3396 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06003397 case DWC3_DEVICE_EVENT_HIBER_REQ:
3398 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
3399 "unexpected hibernation event\n"))
3400 break;
3401
3402 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
3403 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03003404 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
3405 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
3406 break;
3407 case DWC3_DEVICE_EVENT_EOPF:
Baolin Wang72704f82016-05-16 16:43:53 +08003408 /* It changed to be suspend event for version 2.30a and above */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003409 if (!DWC3_VER_IS_PRIOR(DWC3, 230A)) {
Baolin Wang72704f82016-05-16 16:43:53 +08003410 /*
3411 * Ignore suspend event until the gadget enters into
3412 * USB_STATE_CONFIGURED state.
3413 */
3414 if (dwc->gadget.state >= USB_STATE_CONFIGURED)
3415 dwc3_gadget_suspend_interrupt(dwc,
3416 event->event_info);
3417 }
Felipe Balbi72246da2011-08-19 18:10:58 +03003418 break;
3419 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi72246da2011-08-19 18:10:58 +03003420 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi72246da2011-08-19 18:10:58 +03003421 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi72246da2011-08-19 18:10:58 +03003422 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi72246da2011-08-19 18:10:58 +03003423 break;
3424 default:
Felipe Balbie9f2aa82015-01-27 13:49:28 -06003425 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03003426 }
3427}
3428
3429static void dwc3_process_event_entry(struct dwc3 *dwc,
3430 const union dwc3_event *event)
3431{
Felipe Balbi43c96be2016-09-26 13:23:34 +03003432 trace_dwc3_event(event->raw, dwc);
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05003433
Felipe Balbidfc5e802017-04-26 13:44:51 +03003434 if (!event->type.is_devspec)
3435 dwc3_endpoint_interrupt(dwc, &event->depevt);
3436 else if (event->type.type == DWC3_EVENT_TYPE_DEV)
Felipe Balbi72246da2011-08-19 18:10:58 +03003437 dwc3_gadget_interrupt(dwc, &event->devt);
Felipe Balbidfc5e802017-04-26 13:44:51 +03003438 else
Felipe Balbi72246da2011-08-19 18:10:58 +03003439 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
Felipe Balbi72246da2011-08-19 18:10:58 +03003440}
3441
Felipe Balbidea520a2016-03-30 09:39:34 +03003442static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbif42f2442013-06-12 21:25:08 +03003443{
Felipe Balbidea520a2016-03-30 09:39:34 +03003444 struct dwc3 *dwc = evt->dwc;
Felipe Balbif42f2442013-06-12 21:25:08 +03003445 irqreturn_t ret = IRQ_NONE;
3446 int left;
3447 u32 reg;
3448
Felipe Balbif42f2442013-06-12 21:25:08 +03003449 left = evt->count;
3450
3451 if (!(evt->flags & DWC3_EVENT_PENDING))
3452 return IRQ_NONE;
3453
3454 while (left > 0) {
3455 union dwc3_event event;
3456
John Younebbb2d52016-11-15 13:07:02 +02003457 event.raw = *(u32 *) (evt->cache + evt->lpos);
Felipe Balbif42f2442013-06-12 21:25:08 +03003458
3459 dwc3_process_event_entry(dwc, &event);
3460
3461 /*
3462 * FIXME we wrap around correctly to the next entry as
3463 * almost all entries are 4 bytes in size. There is one
3464 * entry which has 12 bytes which is a regular entry
3465 * followed by 8 bytes data. ATM I don't know how
3466 * things are organized if we get next to the a
3467 * boundary so I worry about that once we try to handle
3468 * that.
3469 */
Felipe Balbicaefe6c2016-11-15 13:05:23 +02003470 evt->lpos = (evt->lpos + 4) % evt->length;
Felipe Balbif42f2442013-06-12 21:25:08 +03003471 left -= 4;
Felipe Balbif42f2442013-06-12 21:25:08 +03003472 }
3473
3474 evt->count = 0;
3475 evt->flags &= ~DWC3_EVENT_PENDING;
3476 ret = IRQ_HANDLED;
3477
3478 /* Unmask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003479 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbif42f2442013-06-12 21:25:08 +03003480 reg &= ~DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003481 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbif42f2442013-06-12 21:25:08 +03003482
John Youncf40b862016-11-14 12:32:43 -08003483 if (dwc->imod_interval) {
3484 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
3485 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
3486 }
3487
Felipe Balbif42f2442013-06-12 21:25:08 +03003488 return ret;
3489}
3490
Felipe Balbidea520a2016-03-30 09:39:34 +03003491static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
Felipe Balbib15a7622011-06-30 16:57:15 +03003492{
Felipe Balbidea520a2016-03-30 09:39:34 +03003493 struct dwc3_event_buffer *evt = _evt;
3494 struct dwc3 *dwc = evt->dwc;
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05003495 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03003496 irqreturn_t ret = IRQ_NONE;
Felipe Balbib15a7622011-06-30 16:57:15 +03003497
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05003498 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbidea520a2016-03-30 09:39:34 +03003499 ret = dwc3_process_event_buf(evt);
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05003500 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03003501
3502 return ret;
3503}
3504
Felipe Balbidea520a2016-03-30 09:39:34 +03003505static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03003506{
Felipe Balbidea520a2016-03-30 09:39:34 +03003507 struct dwc3 *dwc = evt->dwc;
John Younebbb2d52016-11-15 13:07:02 +02003508 u32 amount;
Felipe Balbi72246da2011-08-19 18:10:58 +03003509 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03003510 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03003511
Felipe Balbifc8bb912016-05-16 13:14:48 +03003512 if (pm_runtime_suspended(dwc->dev)) {
3513 pm_runtime_get(dwc->dev);
3514 disable_irq_nosync(dwc->irq_gadget);
3515 dwc->pending_events = true;
3516 return IRQ_HANDLED;
3517 }
3518
Thinh Nguyend325a1d2017-05-11 17:26:47 -07003519 /*
3520 * With PCIe legacy interrupt, test shows that top-half irq handler can
3521 * be called again after HW interrupt deassertion. Check if bottom-half
3522 * irq event handler completes before caching new event to prevent
3523 * losing events.
3524 */
3525 if (evt->flags & DWC3_EVENT_PENDING)
3526 return IRQ_HANDLED;
3527
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003528 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
Felipe Balbi72246da2011-08-19 18:10:58 +03003529 count &= DWC3_GEVNTCOUNT_MASK;
3530 if (!count)
3531 return IRQ_NONE;
3532
Felipe Balbib15a7622011-06-30 16:57:15 +03003533 evt->count = count;
3534 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03003535
Felipe Balbie8adfc32013-06-12 21:11:14 +03003536 /* Mask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003537 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbie8adfc32013-06-12 21:11:14 +03003538 reg |= DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003539 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbie8adfc32013-06-12 21:11:14 +03003540
John Younebbb2d52016-11-15 13:07:02 +02003541 amount = min(count, evt->length - evt->lpos);
3542 memcpy(evt->cache + evt->lpos, evt->buf + evt->lpos, amount);
3543
3544 if (amount < count)
3545 memcpy(evt->cache, evt->buf, count - amount);
3546
John Youn65aca322016-11-15 13:08:59 +02003547 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), count);
3548
Felipe Balbib15a7622011-06-30 16:57:15 +03003549 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03003550}
3551
Felipe Balbidea520a2016-03-30 09:39:34 +03003552static irqreturn_t dwc3_interrupt(int irq, void *_evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03003553{
Felipe Balbidea520a2016-03-30 09:39:34 +03003554 struct dwc3_event_buffer *evt = _evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03003555
Felipe Balbidea520a2016-03-30 09:39:34 +03003556 return dwc3_check_event_buf(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +03003557}
3558
Felipe Balbi6db38122016-10-03 11:27:01 +03003559static int dwc3_gadget_get_irq(struct dwc3 *dwc)
3560{
3561 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
3562 int irq;
3563
Hans de Goedef146b40b2019-10-05 23:04:48 +02003564 irq = platform_get_irq_byname_optional(dwc3_pdev, "peripheral");
Felipe Balbi6db38122016-10-03 11:27:01 +03003565 if (irq > 0)
3566 goto out;
3567
3568 if (irq == -EPROBE_DEFER)
3569 goto out;
3570
Hans de Goedef146b40b2019-10-05 23:04:48 +02003571 irq = platform_get_irq_byname_optional(dwc3_pdev, "dwc_usb3");
Felipe Balbi6db38122016-10-03 11:27:01 +03003572 if (irq > 0)
3573 goto out;
3574
3575 if (irq == -EPROBE_DEFER)
3576 goto out;
3577
3578 irq = platform_get_irq(dwc3_pdev, 0);
3579 if (irq > 0)
3580 goto out;
3581
Felipe Balbi6db38122016-10-03 11:27:01 +03003582 if (!irq)
3583 irq = -EINVAL;
3584
3585out:
3586 return irq;
3587}
3588
Felipe Balbi72246da2011-08-19 18:10:58 +03003589/**
Felipe Balbibfad65e2017-04-19 14:59:27 +03003590 * dwc3_gadget_init - initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08003591 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03003592 *
3593 * Returns 0 on success otherwise negative errno.
3594 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05003595int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03003596{
Felipe Balbi6db38122016-10-03 11:27:01 +03003597 int ret;
3598 int irq;
Roger Quadros9522def2016-06-10 14:48:38 +03003599
Felipe Balbi6db38122016-10-03 11:27:01 +03003600 irq = dwc3_gadget_get_irq(dwc);
3601 if (irq < 0) {
3602 ret = irq;
3603 goto err0;
Roger Quadros9522def2016-06-10 14:48:38 +03003604 }
3605
3606 dwc->irq_gadget = irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03003607
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303608 dwc->ep0_trb = dma_alloc_coherent(dwc->sysdev,
3609 sizeof(*dwc->ep0_trb) * 2,
3610 &dwc->ep0_trb_addr, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03003611 if (!dwc->ep0_trb) {
3612 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
3613 ret = -ENOMEM;
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003614 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03003615 }
3616
Felipe Balbi4199c5f2017-04-07 14:09:13 +03003617 dwc->setup_buf = kzalloc(DWC3_EP0_SETUP_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03003618 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03003619 ret = -ENOMEM;
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003620 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03003621 }
3622
Felipe Balbi905dc042017-01-05 14:46:52 +02003623 dwc->bounce = dma_alloc_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE,
3624 &dwc->bounce_addr, GFP_KERNEL);
3625 if (!dwc->bounce) {
3626 ret = -ENOMEM;
Felipe Balbid6e5a542017-04-07 16:34:38 +03003627 goto err2;
Felipe Balbi905dc042017-01-05 14:46:52 +02003628 }
3629
Baolin Wangbb014732016-10-14 17:11:33 +08003630 init_completion(&dwc->ep0_in_setup);
3631
Felipe Balbi72246da2011-08-19 18:10:58 +03003632 dwc->gadget.ops = &dwc3_gadget_ops;
Felipe Balbi72246da2011-08-19 18:10:58 +03003633 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02003634 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03003635 dwc->gadget.name = "dwc3-gadget";
Thinh Nguyenc7299692019-04-25 14:28:24 -07003636 dwc->gadget.lpm_capable = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03003637
3638 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003639 * FIXME We might be setting max_speed to <SUPER, however versions
3640 * <2.20a of dwc3 have an issue with metastability (documented
3641 * elsewhere in this driver) which tells us we can't set max speed to
3642 * anything lower than SUPER.
3643 *
3644 * Because gadget.max_speed is only used by composite.c and function
3645 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
3646 * to happen so we avoid sending SuperSpeed Capability descriptor
3647 * together with our BOS descriptor as that could confuse host into
3648 * thinking we can handle super speed.
3649 *
3650 * Note that, in fact, we won't even support GetBOS requests when speed
3651 * is less than super speed because we don't have means, yet, to tell
3652 * composite.c that we are USB 2.0 + LPM ECN.
3653 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003654 if (DWC3_VER_IS_PRIOR(DWC3, 220A) &&
Roger Quadros42bf02e2017-10-31 15:11:55 +02003655 !dwc->dis_metastability_quirk)
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02003656 dev_info(dwc->dev, "changing max_speed on rev %08x\n",
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003657 dwc->revision);
3658
3659 dwc->gadget.max_speed = dwc->maximum_speed;
3660
3661 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03003662 * REVISIT: Here we should clear all pending IRQs to be
3663 * sure we're starting from a well known location.
3664 */
3665
Bryan O'Donoghuef3bcfc72017-01-31 20:58:11 +00003666 ret = dwc3_gadget_init_endpoints(dwc, dwc->num_eps);
Felipe Balbi72246da2011-08-19 18:10:58 +03003667 if (ret)
Felipe Balbid6e5a542017-04-07 16:34:38 +03003668 goto err3;
Felipe Balbi72246da2011-08-19 18:10:58 +03003669
Felipe Balbi72246da2011-08-19 18:10:58 +03003670 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
3671 if (ret) {
3672 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbid6e5a542017-04-07 16:34:38 +03003673 goto err4;
Felipe Balbi72246da2011-08-19 18:10:58 +03003674 }
3675
Roger Quadros169e3b62019-01-10 17:04:28 +02003676 dwc3_gadget_set_speed(&dwc->gadget, dwc->maximum_speed);
3677
Felipe Balbi72246da2011-08-19 18:10:58 +03003678 return 0;
Felipe Balbi4199c5f2017-04-07 14:09:13 +03003679
3680err4:
Felipe Balbid6e5a542017-04-07 16:34:38 +03003681 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03003682
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003683err3:
Felipe Balbid6e5a542017-04-07 16:34:38 +03003684 dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
3685 dwc->bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003686
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003687err2:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003688 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003689
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003690err1:
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303691 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003692 dwc->ep0_trb, dwc->ep0_trb_addr);
3693
Felipe Balbi72246da2011-08-19 18:10:58 +03003694err0:
3695 return ret;
3696}
3697
Felipe Balbi7415f172012-04-30 14:56:33 +03003698/* -------------------------------------------------------------------------- */
3699
Felipe Balbi72246da2011-08-19 18:10:58 +03003700void dwc3_gadget_exit(struct dwc3 *dwc)
3701{
Felipe Balbi72246da2011-08-19 18:10:58 +03003702 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03003703 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi905dc042017-01-05 14:46:52 +02003704 dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
Felipe Balbid6e5a542017-04-07 16:34:38 +03003705 dwc->bounce_addr);
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003706 kfree(dwc->setup_buf);
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303707 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbid6e5a542017-04-07 16:34:38 +03003708 dwc->ep0_trb, dwc->ep0_trb_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03003709}
Felipe Balbi7415f172012-04-30 14:56:33 +03003710
Felipe Balbi0b0231a2014-10-07 10:19:23 -05003711int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03003712{
Roger Quadros9772b472016-04-12 11:33:29 +03003713 if (!dwc->gadget_driver)
3714 return 0;
3715
Roger Quadros1551e352017-02-15 14:16:26 +02003716 dwc3_gadget_run_stop(dwc, false, false);
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003717 dwc3_disconnect_gadget(dwc);
3718 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003719
3720 return 0;
3721}
3722
3723int dwc3_gadget_resume(struct dwc3 *dwc)
3724{
Felipe Balbi7415f172012-04-30 14:56:33 +03003725 int ret;
3726
Roger Quadros9772b472016-04-12 11:33:29 +03003727 if (!dwc->gadget_driver)
3728 return 0;
3729
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003730 ret = __dwc3_gadget_start(dwc);
3731 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003732 goto err0;
3733
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003734 ret = dwc3_gadget_run_stop(dwc, true, false);
3735 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003736 goto err1;
3737
Felipe Balbi7415f172012-04-30 14:56:33 +03003738 return 0;
3739
3740err1:
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003741 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003742
3743err0:
3744 return ret;
3745}
Felipe Balbifc8bb912016-05-16 13:14:48 +03003746
3747void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3748{
3749 if (dwc->pending_events) {
3750 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3751 dwc->pending_events = false;
3752 enable_irq(dwc->irq_gadget);
3753 }
3754}