blob: 0d75158e43fe4807569db4d10204cee406b097b7 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
Felipe Balbi80977dc2014-08-19 16:37:22 -050033#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030034#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020038/**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48{
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69}
70
Felipe Balbi8598bde2012-01-02 18:55:57 +020071/**
Paul Zimmerman911f1f82012-04-27 13:35:15 +030072 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79{
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85}
86
87/**
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080093 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020094 */
95int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080097 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020098 u32 reg;
99
Paul Zimmerman802fde92012-04-27 13:10:52 +0300100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
Felipe Balbi8598bde2012-01-02 18:55:57 +0200117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
Paul Zimmerman802fde92012-04-27 13:10:52 +0300124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
Felipe Balbi8598bde2012-01-02 18:55:57 +0200131 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300132 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
Felipe Balbi8598bde2012-01-02 18:55:57 +0200136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800139 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200140 }
141
Felipe Balbi8598bde2012-01-02 18:55:57 +0200142 return -ETIMEDOUT;
143}
144
John Youndca01192016-05-19 17:26:05 -0700145/**
146 * dwc3_ep_inc_trb() - Increment a TRB index.
147 * @index - Pointer to the TRB index to increment.
148 *
149 * The index should never point to the link TRB. After incrementing,
150 * if it is point to the link TRB, wrap around to the beginning. The
151 * link TRB is always at the last TRB entry.
152 */
153static void dwc3_ep_inc_trb(u8 *index)
154{
155 (*index)++;
156 if (*index == (DWC3_TRB_NUM - 1))
157 *index = 0;
158}
159
Felipe Balbief966b92016-04-05 13:09:51 +0300160static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200161{
John Youndca01192016-05-19 17:26:05 -0700162 dwc3_ep_inc_trb(&dep->trb_enqueue);
Felipe Balbief966b92016-04-05 13:09:51 +0300163}
Felipe Balbi457e84b2012-01-18 18:04:09 +0200164
Felipe Balbief966b92016-04-05 13:09:51 +0300165static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
166{
John Youndca01192016-05-19 17:26:05 -0700167 dwc3_ep_inc_trb(&dep->trb_dequeue);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200168}
169
Felipe Balbi72246da2011-08-19 18:10:58 +0300170void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
171 int status)
172{
173 struct dwc3 *dwc = dep->dwc;
174
Felipe Balbi737f1ae2016-08-11 12:24:27 +0300175 req->started = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300176 list_del(&req->list);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200177 req->trb = NULL;
Felipe Balbie62c5bc52016-10-25 13:47:21 +0300178 req->remaining = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300179
180 if (req->request.status == -EINPROGRESS)
181 req->request.status = status;
182
Felipe Balbid6214592016-12-20 14:14:40 +0200183 if (dwc->ep0_bounced && dep->number <= 1)
Pratyush Anand0416e492012-08-10 13:42:16 +0530184 dwc->ep0_bounced = false;
Felipe Balbid6214592016-12-20 14:14:40 +0200185
186 usb_gadget_unmap_request_by_dev(dwc->sysdev,
187 &req->request, req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300188
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500189 trace_dwc3_gadget_giveback(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300190
191 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200192 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300193 spin_lock(&dwc->lock);
Felipe Balbifc8bb912016-05-16 13:14:48 +0300194
195 if (dep->number > 1)
196 pm_runtime_put(dwc->dev);
Felipe Balbi72246da2011-08-19 18:10:58 +0300197}
198
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500199int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300200{
201 u32 timeout = 500;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300202 int status = 0;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300203 int ret = 0;
Felipe Balbib09bb642012-04-24 16:19:11 +0300204 u32 reg;
205
206 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
207 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
208
209 do {
210 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
211 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi71f7e702016-05-23 14:16:19 +0300212 status = DWC3_DGCMD_STATUS(reg);
213 if (status)
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300214 ret = -EINVAL;
215 break;
Felipe Balbib09bb642012-04-24 16:19:11 +0300216 }
Janusz Dziedzice3aee482016-11-09 11:01:33 +0100217 } while (--timeout);
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300218
219 if (!timeout) {
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300220 ret = -ETIMEDOUT;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300221 status = -ETIMEDOUT;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300222 }
223
Felipe Balbi71f7e702016-05-23 14:16:19 +0300224 trace_dwc3_gadget_generic_cmd(cmd, param, status);
225
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300226 return ret;
Felipe Balbib09bb642012-04-24 16:19:11 +0300227}
228
Felipe Balbic36d8e92016-04-04 12:46:33 +0300229static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
230
Felipe Balbi2cd47182016-04-12 16:42:43 +0300231int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
232 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi72246da2011-08-19 18:10:58 +0300233{
Felipe Balbi8897a762016-09-22 10:56:08 +0300234 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Felipe Balbi2cd47182016-04-12 16:42:43 +0300235 struct dwc3 *dwc = dep->dwc;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200236 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +0300237 u32 reg;
238
Felipe Balbi0933df12016-05-23 14:02:33 +0300239 int cmd_status = 0;
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300240 int susphy = false;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300241 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300242
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300243 /*
244 * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if
245 * we're issuing an endpoint command, we must check if
246 * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it.
247 *
248 * We will also set SUSPHY bit to what it was before returning as stated
249 * by the same section on Synopsys databook.
250 */
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300251 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
252 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
253 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
254 susphy = true;
255 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
256 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
257 }
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300258 }
259
Felipe Balbi59999142016-09-22 12:25:28 +0300260 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
Felipe Balbic36d8e92016-04-04 12:46:33 +0300261 int needs_wakeup;
262
263 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
264 dwc->link_state == DWC3_LINK_STATE_U2 ||
265 dwc->link_state == DWC3_LINK_STATE_U3);
266
267 if (unlikely(needs_wakeup)) {
268 ret = __dwc3_gadget_wakeup(dwc);
269 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
270 ret);
271 }
272 }
273
Felipe Balbi2eb88012016-04-12 16:53:39 +0300274 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
275 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
276 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300277
Felipe Balbi8897a762016-09-22 10:56:08 +0300278 /*
279 * Synopsys Databook 2.60a states in section 6.3.2.5.6 of that if we're
280 * not relying on XferNotReady, we can make use of a special "No
281 * Response Update Transfer" command where we should clear both CmdAct
282 * and CmdIOC bits.
283 *
284 * With this, we don't need to wait for command completion and can
285 * straight away issue further commands to the endpoint.
286 *
287 * NOTICE: We're making an assumption that control endpoints will never
288 * make use of Update Transfer command. This is a safe assumption
289 * because we can never have more than one request at a time with
290 * Control Endpoints. If anybody changes that assumption, this chunk
291 * needs to be updated accordingly.
292 */
293 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_UPDATETRANSFER &&
294 !usb_endpoint_xfer_isoc(desc))
295 cmd &= ~(DWC3_DEPCMD_CMDIOC | DWC3_DEPCMD_CMDACT);
296 else
297 cmd |= DWC3_DEPCMD_CMDACT;
298
299 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd);
Felipe Balbi72246da2011-08-19 18:10:58 +0300300 do {
Felipe Balbi2eb88012016-04-12 16:53:39 +0300301 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
Felipe Balbi72246da2011-08-19 18:10:58 +0300302 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi0933df12016-05-23 14:02:33 +0300303 cmd_status = DWC3_DEPCMD_STATUS(reg);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000304
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000305 switch (cmd_status) {
306 case 0:
307 ret = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300308 break;
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000309 case DEPEVT_TRANSFER_NO_RESOURCE:
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000310 ret = -EINVAL;
311 break;
312 case DEPEVT_TRANSFER_BUS_EXPIRY:
313 /*
314 * SW issues START TRANSFER command to
315 * isochronous ep with future frame interval. If
316 * future interval time has already passed when
317 * core receives the command, it will respond
318 * with an error status of 'Bus Expiry'.
319 *
320 * Instead of always returning -EINVAL, let's
321 * give a hint to the gadget driver that this is
322 * the case by returning -EAGAIN.
323 */
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000324 ret = -EAGAIN;
325 break;
326 default:
327 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
328 }
329
Felipe Balbic0ca3242016-04-04 09:11:51 +0300330 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300331 }
Felipe Balbif6bb2252016-05-23 13:53:34 +0300332 } while (--timeout);
Felipe Balbi72246da2011-08-19 18:10:58 +0300333
Felipe Balbif6bb2252016-05-23 13:53:34 +0300334 if (timeout == 0) {
Felipe Balbif6bb2252016-05-23 13:53:34 +0300335 ret = -ETIMEDOUT;
Felipe Balbi0933df12016-05-23 14:02:33 +0300336 cmd_status = -ETIMEDOUT;
Felipe Balbif6bb2252016-05-23 13:53:34 +0300337 }
Felipe Balbic0ca3242016-04-04 09:11:51 +0300338
Felipe Balbi0933df12016-05-23 14:02:33 +0300339 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
340
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +0300341 if (ret == 0) {
342 switch (DWC3_DEPCMD_CMD(cmd)) {
343 case DWC3_DEPCMD_STARTTRANSFER:
344 dep->flags |= DWC3_EP_TRANSFER_STARTED;
345 break;
346 case DWC3_DEPCMD_ENDTRANSFER:
347 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
348 break;
349 default:
350 /* nothing */
351 break;
352 }
353 }
354
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300355 if (unlikely(susphy)) {
356 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
357 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
358 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
359 }
360
Felipe Balbic0ca3242016-04-04 09:11:51 +0300361 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300362}
363
John Youn50c763f2016-05-31 17:49:56 -0700364static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
365{
366 struct dwc3 *dwc = dep->dwc;
367 struct dwc3_gadget_ep_cmd_params params;
368 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
369
370 /*
371 * As of core revision 2.60a the recommended programming model
372 * is to set the ClearPendIN bit when issuing a Clear Stall EP
373 * command for IN endpoints. This is to prevent an issue where
374 * some (non-compliant) hosts may not send ACK TPs for pending
375 * IN transfers due to a mishandled error condition. Synopsys
376 * STAR 9000614252.
377 */
Lu Baolu5e6c88d2016-09-09 12:51:27 +0800378 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A) &&
379 (dwc->gadget.speed >= USB_SPEED_SUPER))
John Youn50c763f2016-05-31 17:49:56 -0700380 cmd |= DWC3_DEPCMD_CLEARPENDIN;
381
382 memset(&params, 0, sizeof(params));
383
Felipe Balbi2cd47182016-04-12 16:42:43 +0300384 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Youn50c763f2016-05-31 17:49:56 -0700385}
386
Felipe Balbi72246da2011-08-19 18:10:58 +0300387static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200388 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300389{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300390 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300391
392 return dep->trb_pool_dma + offset;
393}
394
395static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
396{
397 struct dwc3 *dwc = dep->dwc;
398
399 if (dep->trb_pool)
400 return 0;
401
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530402 dep->trb_pool = dma_alloc_coherent(dwc->sysdev,
Felipe Balbi72246da2011-08-19 18:10:58 +0300403 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
404 &dep->trb_pool_dma, GFP_KERNEL);
405 if (!dep->trb_pool) {
406 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
407 dep->name);
408 return -ENOMEM;
409 }
410
411 return 0;
412}
413
414static void dwc3_free_trb_pool(struct dwc3_ep *dep)
415{
416 struct dwc3 *dwc = dep->dwc;
417
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530418 dma_free_coherent(dwc->sysdev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
Felipe Balbi72246da2011-08-19 18:10:58 +0300419 dep->trb_pool, dep->trb_pool_dma);
420
421 dep->trb_pool = NULL;
422 dep->trb_pool_dma = 0;
423}
424
John Younc4509602016-02-16 20:10:53 -0800425static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);
426
427/**
428 * dwc3_gadget_start_config - Configure EP resources
429 * @dwc: pointer to our controller context structure
430 * @dep: endpoint that is being enabled
431 *
432 * The assignment of transfer resources cannot perfectly follow the
433 * data book due to the fact that the controller driver does not have
434 * all knowledge of the configuration in advance. It is given this
435 * information piecemeal by the composite gadget framework after every
436 * SET_CONFIGURATION and SET_INTERFACE. Trying to follow the databook
437 * programming model in this scenario can cause errors. For two
438 * reasons:
439 *
440 * 1) The databook says to do DEPSTARTCFG for every SET_CONFIGURATION
441 * and SET_INTERFACE (8.1.5). This is incorrect in the scenario of
442 * multiple interfaces.
443 *
444 * 2) The databook does not mention doing more DEPXFERCFG for new
445 * endpoint on alt setting (8.1.6).
446 *
447 * The following simplified method is used instead:
448 *
449 * All hardware endpoints can be assigned a transfer resource and this
450 * setting will stay persistent until either a core reset or
451 * hibernation. So whenever we do a DEPSTARTCFG(0) we can go ahead and
452 * do DEPXFERCFG for every hardware endpoint as well. We are
453 * guaranteed that there are as many transfer resources as endpoints.
454 *
455 * This function is called for each endpoint when it is being enabled
456 * but is triggered only when called for EP0-out, which always happens
457 * first, and which should only happen in one of the above conditions.
458 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300459static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
460{
461 struct dwc3_gadget_ep_cmd_params params;
462 u32 cmd;
John Younc4509602016-02-16 20:10:53 -0800463 int i;
464 int ret;
465
466 if (dep->number)
467 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300468
469 memset(&params, 0x00, sizeof(params));
John Younc4509602016-02-16 20:10:53 -0800470 cmd = DWC3_DEPCMD_DEPSTARTCFG;
Felipe Balbi72246da2011-08-19 18:10:58 +0300471
Felipe Balbi2cd47182016-04-12 16:42:43 +0300472 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Younc4509602016-02-16 20:10:53 -0800473 if (ret)
474 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300475
John Younc4509602016-02-16 20:10:53 -0800476 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
477 struct dwc3_ep *dep = dwc->eps[i];
478
479 if (!dep)
480 continue;
481
482 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
483 if (ret)
484 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300485 }
486
487 return 0;
488}
489
490static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300491 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300492{
John Youn39ebb052016-11-09 16:36:28 -0800493 const struct usb_ss_ep_comp_descriptor *comp_desc;
494 const struct usb_endpoint_descriptor *desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300495 struct dwc3_gadget_ep_cmd_params params;
496
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300497 if (dev_WARN_ONCE(dwc->dev, modify && restore,
498 "Can't modify and restore\n"))
499 return -EINVAL;
500
John Youn39ebb052016-11-09 16:36:28 -0800501 comp_desc = dep->endpoint.comp_desc;
502 desc = dep->endpoint.desc;
503
Felipe Balbi72246da2011-08-19 18:10:58 +0300504 memset(&params, 0x00, sizeof(params));
505
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300506 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900507 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
508
509 /* Burst size is only needed in SuperSpeed mode */
John Younee5cd412016-02-05 17:08:45 -0800510 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
Felipe Balbi676e3492016-04-26 10:49:07 +0300511 u32 burst = dep->endpoint.maxburst;
Felipe Balbi676e3492016-04-26 10:49:07 +0300512 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
Chanho Parkd2e9a132012-08-31 16:54:07 +0900513 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300514
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300515 if (modify) {
516 params.param0 |= DWC3_DEPCFG_ACTION_MODIFY;
517 } else if (restore) {
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600518 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
519 params.param2 |= dep->saved_state;
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300520 } else {
521 params.param0 |= DWC3_DEPCFG_ACTION_INIT;
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600522 }
523
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300524 if (usb_endpoint_xfer_control(desc))
525 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
Felipe Balbi13fa2e62016-05-30 13:40:00 +0300526
527 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
528 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300529
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200530 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300531 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
532 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300533 dep->stream_capable = true;
534 }
535
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500536 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300537 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300538
539 /*
540 * We are doing 1:1 mapping for endpoints, meaning
541 * Physical Endpoints 2 maps to Logical Endpoint 2 and
542 * so on. We consider the direction bit as part of the physical
543 * endpoint number. So USB endpoint 0x81 is 0x03.
544 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300545 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300546
547 /*
548 * We must use the lower 16 TX FIFOs even though
549 * HW might have more
550 */
551 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300552 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300553
554 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300555 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300556 dep->interval = 1 << (desc->bInterval - 1);
557 }
558
Felipe Balbi2cd47182016-04-12 16:42:43 +0300559 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300560}
561
562static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
563{
564 struct dwc3_gadget_ep_cmd_params params;
565
566 memset(&params, 0x00, sizeof(params));
567
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300568 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300569
Felipe Balbi2cd47182016-04-12 16:42:43 +0300570 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
571 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300572}
573
574/**
575 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
576 * @dep: endpoint to be initialized
577 * @desc: USB Endpoint Descriptor
578 *
579 * Caller should take care of locking
580 */
581static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300582 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300583{
John Youn39ebb052016-11-09 16:36:28 -0800584 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300585 struct dwc3 *dwc = dep->dwc;
John Youn39ebb052016-11-09 16:36:28 -0800586
Felipe Balbi72246da2011-08-19 18:10:58 +0300587 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300588 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300589
590 if (!(dep->flags & DWC3_EP_ENABLED)) {
591 ret = dwc3_gadget_start_config(dwc, dep);
592 if (ret)
593 return ret;
594 }
595
John Youn39ebb052016-11-09 16:36:28 -0800596 ret = dwc3_gadget_set_ep_config(dwc, dep, modify, restore);
Felipe Balbi72246da2011-08-19 18:10:58 +0300597 if (ret)
598 return ret;
599
600 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200601 struct dwc3_trb *trb_st_hw;
602 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300603
Felipe Balbi72246da2011-08-19 18:10:58 +0300604 dep->type = usb_endpoint_type(desc);
605 dep->flags |= DWC3_EP_ENABLED;
Baolin Wang76a638f2016-10-31 19:38:36 +0800606 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +0300607
608 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
609 reg |= DWC3_DALEPENA_EP(dep->number);
610 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
611
Baolin Wang76a638f2016-10-31 19:38:36 +0800612 init_waitqueue_head(&dep->wait_end_transfer);
613
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300614 if (usb_endpoint_xfer_control(desc))
Felipe Balbi2870e502016-11-03 13:53:29 +0200615 goto out;
Felipe Balbi72246da2011-08-19 18:10:58 +0300616
John Youn0d257442016-05-19 17:26:08 -0700617 /* Initialize the TRB ring */
618 dep->trb_dequeue = 0;
619 dep->trb_enqueue = 0;
620 memset(dep->trb_pool, 0,
621 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
622
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300623 /* Link TRB. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300624 trb_st_hw = &dep->trb_pool[0];
625
Felipe Balbif6bafc62012-02-06 11:04:53 +0200626 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbif6bafc62012-02-06 11:04:53 +0200627 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
628 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
629 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
630 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300631 }
632
Felipe Balbia97ea992016-09-29 16:28:56 +0300633 /*
634 * Issue StartTransfer here with no-op TRB so we can always rely on No
635 * Response Update Transfer command.
636 */
637 if (usb_endpoint_xfer_bulk(desc)) {
638 struct dwc3_gadget_ep_cmd_params params;
639 struct dwc3_trb *trb;
640 dma_addr_t trb_dma;
641 u32 cmd;
642
643 memset(&params, 0, sizeof(params));
644 trb = &dep->trb_pool[0];
645 trb_dma = dwc3_trb_dma_offset(dep, trb);
646
647 params.param0 = upper_32_bits(trb_dma);
648 params.param1 = lower_32_bits(trb_dma);
649
650 cmd = DWC3_DEPCMD_STARTTRANSFER;
651
652 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
653 if (ret < 0)
654 return ret;
655
656 dep->flags |= DWC3_EP_BUSY;
657
658 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
659 WARN_ON_ONCE(!dep->resource_index);
660 }
661
Felipe Balbi2870e502016-11-03 13:53:29 +0200662
663out:
664 trace_dwc3_gadget_ep_enable(dep);
665
Felipe Balbi72246da2011-08-19 18:10:58 +0300666 return 0;
667}
668
Paul Zimmermanb992e682012-04-27 14:17:35 +0300669static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200670static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300671{
672 struct dwc3_request *req;
673
Felipe Balbi0e146022016-06-21 10:32:02 +0300674 dwc3_stop_active_transfer(dwc, dep->number, true);
Felipe Balbi69450c42016-05-30 13:37:02 +0300675
Felipe Balbi0e146022016-06-21 10:32:02 +0300676 /* - giveback all requests to gadget driver */
677 while (!list_empty(&dep->started_list)) {
678 req = next_request(&dep->started_list);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200679
Felipe Balbi0e146022016-06-21 10:32:02 +0300680 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbiea53b882012-02-17 12:10:04 +0200681 }
682
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200683 while (!list_empty(&dep->pending_list)) {
684 req = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300685
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200686 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300687 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300688}
689
690/**
691 * __dwc3_gadget_ep_disable - Disables a HW endpoint
692 * @dep: the endpoint to disable
693 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200694 * This function also removes requests which are currently processed ny the
695 * hardware and those which are not yet scheduled.
696 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300697 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300698static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
699{
700 struct dwc3 *dwc = dep->dwc;
701 u32 reg;
702
Felipe Balbi2870e502016-11-03 13:53:29 +0200703 trace_dwc3_gadget_ep_disable(dep);
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500704
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200705 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300706
Felipe Balbi687ef982014-04-16 10:30:33 -0500707 /* make sure HW endpoint isn't stalled */
708 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500709 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500710
Felipe Balbi72246da2011-08-19 18:10:58 +0300711 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
712 reg &= ~DWC3_DALEPENA_EP(dep->number);
713 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
714
Felipe Balbi879631a2011-09-30 10:58:47 +0300715 dep->stream_capable = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300716 dep->type = 0;
Baolin Wang76a638f2016-10-31 19:38:36 +0800717 dep->flags &= DWC3_EP_END_TRANSFER_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +0300718
John Youn39ebb052016-11-09 16:36:28 -0800719 /* Clear out the ep descriptors for non-ep0 */
720 if (dep->number > 1) {
721 dep->endpoint.comp_desc = NULL;
722 dep->endpoint.desc = NULL;
723 }
724
Felipe Balbi72246da2011-08-19 18:10:58 +0300725 return 0;
726}
727
728/* -------------------------------------------------------------------------- */
729
730static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
731 const struct usb_endpoint_descriptor *desc)
732{
733 return -EINVAL;
734}
735
736static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
737{
738 return -EINVAL;
739}
740
741/* -------------------------------------------------------------------------- */
742
743static int dwc3_gadget_ep_enable(struct usb_ep *ep,
744 const struct usb_endpoint_descriptor *desc)
745{
746 struct dwc3_ep *dep;
747 struct dwc3 *dwc;
748 unsigned long flags;
749 int ret;
750
751 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
752 pr_debug("dwc3: invalid parameters\n");
753 return -EINVAL;
754 }
755
756 if (!desc->wMaxPacketSize) {
757 pr_debug("dwc3: missing wMaxPacketSize\n");
758 return -EINVAL;
759 }
760
761 dep = to_dwc3_ep(ep);
762 dwc = dep->dwc;
763
Felipe Balbi95ca9612015-12-10 13:08:20 -0600764 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
765 "%s is already enabled\n",
766 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300767 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300768
Felipe Balbi72246da2011-08-19 18:10:58 +0300769 spin_lock_irqsave(&dwc->lock, flags);
John Youn39ebb052016-11-09 16:36:28 -0800770 ret = __dwc3_gadget_ep_enable(dep, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +0300771 spin_unlock_irqrestore(&dwc->lock, flags);
772
773 return ret;
774}
775
776static int dwc3_gadget_ep_disable(struct usb_ep *ep)
777{
778 struct dwc3_ep *dep;
779 struct dwc3 *dwc;
780 unsigned long flags;
781 int ret;
782
783 if (!ep) {
784 pr_debug("dwc3: invalid parameters\n");
785 return -EINVAL;
786 }
787
788 dep = to_dwc3_ep(ep);
789 dwc = dep->dwc;
790
Felipe Balbi95ca9612015-12-10 13:08:20 -0600791 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
792 "%s is already disabled\n",
793 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300794 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300795
Felipe Balbi72246da2011-08-19 18:10:58 +0300796 spin_lock_irqsave(&dwc->lock, flags);
797 ret = __dwc3_gadget_ep_disable(dep);
798 spin_unlock_irqrestore(&dwc->lock, flags);
799
800 return ret;
801}
802
803static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
804 gfp_t gfp_flags)
805{
806 struct dwc3_request *req;
807 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300808
809 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900810 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300811 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300812
813 req->epnum = dep->number;
814 req->dep = dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300815
Felipe Balbi68d34c82016-05-30 13:34:58 +0300816 dep->allocated_requests++;
817
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500818 trace_dwc3_alloc_request(req);
819
Felipe Balbi72246da2011-08-19 18:10:58 +0300820 return &req->request;
821}
822
823static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
824 struct usb_request *request)
825{
826 struct dwc3_request *req = to_dwc3_request(request);
Felipe Balbi68d34c82016-05-30 13:34:58 +0300827 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300828
Felipe Balbi68d34c82016-05-30 13:34:58 +0300829 dep->allocated_requests--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500830 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300831 kfree(req);
832}
833
Felipe Balbi2c78c022016-08-12 13:13:10 +0300834static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep);
835
Felipe Balbie49d3cf2017-01-05 14:40:53 +0200836static void __dwc3_prepare_one_trb(struct dwc3_ep *dep, struct dwc3_trb *trb,
837 dma_addr_t dma, unsigned length, unsigned chain, unsigned node,
838 unsigned stream_id, unsigned short_not_ok, unsigned no_interrupt)
Felipe Balbic71fc372011-11-22 11:37:34 +0200839{
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300840 struct dwc3 *dwc = dep->dwc;
841 struct usb_gadget *gadget = &dwc->gadget;
842 enum usb_device_speed speed = gadget->speed;
Felipe Balbic71fc372011-11-22 11:37:34 +0200843
Felipe Balbief966b92016-04-05 13:09:51 +0300844 dwc3_ep_inc_enq(dep);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530845
Felipe Balbif6bafc62012-02-06 11:04:53 +0200846 trb->size = DWC3_TRB_SIZE_LENGTH(length);
847 trb->bpl = lower_32_bits(dma);
848 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200849
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200850 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200851 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200852 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200853 break;
854
855 case USB_ENDPOINT_XFER_ISOC:
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300856 if (!node) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530857 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300858
859 if (speed == USB_SPEED_HIGH) {
860 struct usb_ep *ep = &dep->endpoint;
861 trb->size |= DWC3_TRB_SIZE_PCM1(ep->mult - 1);
862 }
863 } else {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530864 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300865 }
Felipe Balbica4d44e2016-03-10 13:53:27 +0200866
867 /* always enable Interrupt on Missed ISOC */
868 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
Felipe Balbic71fc372011-11-22 11:37:34 +0200869 break;
870
871 case USB_ENDPOINT_XFER_BULK:
872 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200873 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +0200874 break;
875 default:
876 /*
877 * This is only possible with faulty memory because we
878 * checked it already :)
879 */
Felipe Balbi0a695d42016-10-07 11:20:01 +0300880 dev_WARN(dwc->dev, "Unknown endpoint type %d\n",
881 usb_endpoint_type(dep->endpoint.desc));
Felipe Balbic71fc372011-11-22 11:37:34 +0200882 }
883
Felipe Balbica4d44e2016-03-10 13:53:27 +0200884 /* always enable Continue on Short Packet */
Felipe Balbic9508c82016-10-05 14:26:23 +0300885 if (usb_endpoint_dir_out(dep->endpoint.desc)) {
Felipe Balbi58f29032016-10-06 17:10:39 +0300886 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Felipe Balbif3af3652013-12-13 14:19:33 -0600887
Felipe Balbie49d3cf2017-01-05 14:40:53 +0200888 if (short_not_ok)
Felipe Balbic9508c82016-10-05 14:26:23 +0300889 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
890 }
891
Felipe Balbie49d3cf2017-01-05 14:40:53 +0200892 if ((!no_interrupt && !chain) ||
Felipe Balbi2c78c022016-08-12 13:13:10 +0300893 (dwc3_calc_trbs_left(dep) == 0))
Felipe Balbic9508c82016-10-05 14:26:23 +0300894 trb->ctrl |= DWC3_TRB_CTRL_IOC;
Felipe Balbica4d44e2016-03-10 13:53:27 +0200895
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530896 if (chain)
897 trb->ctrl |= DWC3_TRB_CTRL_CHN;
898
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200899 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbie49d3cf2017-01-05 14:40:53 +0200900 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(stream_id);
Felipe Balbif6bafc62012-02-06 11:04:53 +0200901
902 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500903
904 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +0200905}
906
John Youn361572b2016-05-19 17:26:17 -0700907/**
Felipe Balbie49d3cf2017-01-05 14:40:53 +0200908 * dwc3_prepare_one_trb - setup one TRB from one request
909 * @dep: endpoint for which this request is prepared
910 * @req: dwc3_request pointer
911 * @chain: should this TRB be chained to the next?
912 * @node: only for isochronous endpoints. First TRB needs different type.
913 */
914static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
915 struct dwc3_request *req, unsigned chain, unsigned node)
916{
917 struct dwc3_trb *trb;
918 unsigned length = req->request.length;
919 unsigned stream_id = req->request.stream_id;
920 unsigned short_not_ok = req->request.short_not_ok;
921 unsigned no_interrupt = req->request.no_interrupt;
922 dma_addr_t dma = req->request.dma;
923
924 trb = &dep->trb_pool[dep->trb_enqueue];
925
926 if (!req->trb) {
927 dwc3_gadget_move_started_request(req);
928 req->trb = trb;
929 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
930 dep->queued_requests++;
931 }
932
933 __dwc3_prepare_one_trb(dep, trb, dma, length, chain, node,
934 stream_id, short_not_ok, no_interrupt);
935}
936
937/**
John Youn361572b2016-05-19 17:26:17 -0700938 * dwc3_ep_prev_trb() - Returns the previous TRB in the ring
939 * @dep: The endpoint with the TRB ring
940 * @index: The index of the current TRB in the ring
941 *
942 * Returns the TRB prior to the one pointed to by the index. If the
943 * index is 0, we will wrap backwards, skip the link TRB, and return
944 * the one just before that.
945 */
946static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
947{
Felipe Balbi45438a02016-08-11 12:26:59 +0300948 u8 tmp = index;
John Youn361572b2016-05-19 17:26:17 -0700949
Felipe Balbi45438a02016-08-11 12:26:59 +0300950 if (!tmp)
951 tmp = DWC3_TRB_NUM - 1;
952
953 return &dep->trb_pool[tmp - 1];
John Youn361572b2016-05-19 17:26:17 -0700954}
955
Felipe Balbic4233572016-05-12 14:08:34 +0300956static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
957{
958 struct dwc3_trb *tmp;
Janusz Dziedzicf2694a92016-11-09 11:01:35 +0100959 struct dwc3 *dwc = dep->dwc;
John Youn32db3d92016-05-19 17:26:12 -0700960 u8 trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300961
962 /*
963 * If enqueue & dequeue are equal than it is either full or empty.
964 *
965 * One way to know for sure is if the TRB right before us has HWO bit
966 * set or not. If it has, then we're definitely full and can't fit any
967 * more transfers in our ring.
968 */
969 if (dep->trb_enqueue == dep->trb_dequeue) {
John Youn361572b2016-05-19 17:26:17 -0700970 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
Janusz Dziedzicf2694a92016-11-09 11:01:35 +0100971 if (dev_WARN_ONCE(dwc->dev, tmp->ctrl & DWC3_TRB_CTRL_HWO,
972 "%s No TRBS left\n", dep->name))
John Youn361572b2016-05-19 17:26:17 -0700973 return 0;
Felipe Balbic4233572016-05-12 14:08:34 +0300974
975 return DWC3_TRB_NUM - 1;
976 }
977
John Youn9d7aba72016-08-26 18:43:01 -0700978 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
John Youn3de2685f2016-05-23 11:32:45 -0700979 trbs_left &= (DWC3_TRB_NUM - 1);
John Youn32db3d92016-05-19 17:26:12 -0700980
John Youn9d7aba72016-08-26 18:43:01 -0700981 if (dep->trb_dequeue < dep->trb_enqueue)
982 trbs_left--;
983
John Youn32db3d92016-05-19 17:26:12 -0700984 return trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300985}
986
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300987static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300988 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300989{
Felipe Balbi1f512112016-08-12 13:17:27 +0300990 struct scatterlist *sg = req->sg;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300991 struct scatterlist *s;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300992 int i;
993
Felipe Balbi1f512112016-08-12 13:17:27 +0300994 for_each_sg(sg, s, req->num_pending_sgs, i) {
Felipe Balbic6267a52017-01-05 14:58:46 +0200995 unsigned int length = req->request.length;
996 unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
997 unsigned int rem = length % maxp;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300998 unsigned chain = true;
999
Felipe Balbi4bc48c92016-08-10 16:04:33 +03001000 if (sg_is_last(s))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001001 chain = false;
1002
Felipe Balbic6267a52017-01-05 14:58:46 +02001003 if (rem && usb_endpoint_dir_out(dep->endpoint.desc) && !chain) {
1004 struct dwc3 *dwc = dep->dwc;
1005 struct dwc3_trb *trb;
1006
1007 req->unaligned = true;
1008
1009 /* prepare normal TRB */
1010 dwc3_prepare_one_trb(dep, req, true, i);
1011
1012 /* Now prepare one extra TRB to align transfer size */
1013 trb = &dep->trb_pool[dep->trb_enqueue];
1014 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr,
1015 maxp - rem, false, 0,
1016 req->request.stream_id,
1017 req->request.short_not_ok,
1018 req->request.no_interrupt);
1019 } else {
1020 dwc3_prepare_one_trb(dep, req, chain, i);
1021 }
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001022
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001023 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001024 break;
1025 }
1026}
1027
1028static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001029 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001030{
Felipe Balbic6267a52017-01-05 14:58:46 +02001031 unsigned int length = req->request.length;
1032 unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
1033 unsigned int rem = length % maxp;
1034
1035 if (rem && usb_endpoint_dir_out(dep->endpoint.desc)) {
1036 struct dwc3 *dwc = dep->dwc;
1037 struct dwc3_trb *trb;
1038
1039 req->unaligned = true;
1040
1041 /* prepare normal TRB */
1042 dwc3_prepare_one_trb(dep, req, true, 0);
1043
1044 /* Now prepare one extra TRB to align transfer size */
1045 trb = &dep->trb_pool[dep->trb_enqueue];
1046 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr, maxp - rem,
1047 false, 0, req->request.stream_id,
1048 req->request.short_not_ok,
1049 req->request.no_interrupt);
1050 } else {
1051 dwc3_prepare_one_trb(dep, req, false, 0);
1052 }
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001053}
1054
Felipe Balbi72246da2011-08-19 18:10:58 +03001055/*
1056 * dwc3_prepare_trbs - setup TRBs from requests
1057 * @dep: endpoint for which requests are being prepared
Felipe Balbi72246da2011-08-19 18:10:58 +03001058 *
Paul Zimmerman1d046792012-02-15 18:56:56 -08001059 * The function goes through the requests list and sets up TRBs for the
1060 * transfers. The function returns once there are no more TRBs available or
1061 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +03001062 */
Felipe Balbic4233572016-05-12 14:08:34 +03001063static void dwc3_prepare_trbs(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001064{
Felipe Balbi68e823e2011-11-28 12:25:01 +02001065 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +03001066
1067 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
1068
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001069 if (!dwc3_calc_trbs_left(dep))
John Youn89bc8562016-05-19 17:26:10 -07001070 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03001071
Felipe Balbid86c5a62016-10-25 13:48:52 +03001072 /*
1073 * We can get in a situation where there's a request in the started list
1074 * but there weren't enough TRBs to fully kick it in the first time
1075 * around, so it has been waiting for more TRBs to be freed up.
1076 *
1077 * In that case, we should check if we have a request with pending_sgs
1078 * in the started list and prepare TRBs for that request first,
1079 * otherwise we will prepare TRBs completely out of order and that will
1080 * break things.
1081 */
1082 list_for_each_entry(req, &dep->started_list, list) {
1083 if (req->num_pending_sgs > 0)
1084 dwc3_prepare_one_trb_sg(dep, req);
1085
1086 if (!dwc3_calc_trbs_left(dep))
1087 return;
1088 }
1089
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001090 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +03001091 if (req->num_pending_sgs > 0)
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001092 dwc3_prepare_one_trb_sg(dep, req);
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001093 else
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001094 dwc3_prepare_one_trb_linear(dep, req);
Felipe Balbi72246da2011-08-19 18:10:58 +03001095
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001096 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001097 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03001098 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001099}
1100
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001101static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param)
Felipe Balbi72246da2011-08-19 18:10:58 +03001102{
1103 struct dwc3_gadget_ep_cmd_params params;
1104 struct dwc3_request *req;
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001105 int starting;
Felipe Balbi72246da2011-08-19 18:10:58 +03001106 int ret;
1107 u32 cmd;
1108
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001109 starting = !(dep->flags & DWC3_EP_BUSY);
Felipe Balbi72246da2011-08-19 18:10:58 +03001110
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001111 dwc3_prepare_trbs(dep);
1112 req = next_request(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001113 if (!req) {
1114 dep->flags |= DWC3_EP_PENDING_REQUEST;
1115 return 0;
1116 }
1117
1118 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +03001119
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001120 if (starting) {
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301121 params.param0 = upper_32_bits(req->trb_dma);
1122 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001123 cmd = DWC3_DEPCMD_STARTTRANSFER |
1124 DWC3_DEPCMD_PARAM(cmd_param);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301125 } else {
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001126 cmd = DWC3_DEPCMD_UPDATETRANSFER |
1127 DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301128 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001129
Felipe Balbi2cd47182016-04-12 16:42:43 +03001130 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001131 if (ret < 0) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001132 /*
1133 * FIXME we need to iterate over the list of requests
1134 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -08001135 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +03001136 */
Janusz Dziedzicce3fc8b2016-11-09 11:01:32 +01001137 if (req->trb)
1138 memset(req->trb, 0, sizeof(struct dwc3_trb));
Janusz Dziedzic8ab89da2016-11-09 11:01:31 +01001139 dep->queued_requests--;
Felipe Balbi15b8d9332016-09-22 10:59:12 +03001140 dwc3_gadget_giveback(dep, req, ret);
Felipe Balbi72246da2011-08-19 18:10:58 +03001141 return ret;
1142 }
1143
1144 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001145
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001146 if (starting) {
Felipe Balbi2eb88012016-04-12 16:53:39 +03001147 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
Felipe Balbib4996a82012-06-06 12:04:13 +03001148 WARN_ON_ONCE(!dep->resource_index);
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001149 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001150
Felipe Balbi72246da2011-08-19 18:10:58 +03001151 return 0;
1152}
1153
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +03001154static int __dwc3_gadget_get_frame(struct dwc3 *dwc)
1155{
1156 u32 reg;
1157
1158 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1159 return DWC3_DSTS_SOFFN(reg);
1160}
1161
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301162static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1163 struct dwc3_ep *dep, u32 cur_uf)
1164{
1165 u32 uf;
1166
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001167 if (list_empty(&dep->pending_list)) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001168 dev_info(dwc->dev, "%s: ran out of requests\n",
Felipe Balbi73815282015-01-27 13:48:14 -06001169 dep->name);
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301170 dep->flags |= DWC3_EP_PENDING_REQUEST;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301171 return;
1172 }
1173
1174 /* 4 micro frames in the future */
1175 uf = cur_uf + dep->interval * 4;
1176
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001177 __dwc3_gadget_kick_transfer(dep, uf);
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301178}
1179
1180static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1181 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1182{
1183 u32 cur_uf, mask;
1184
1185 mask = ~(dep->interval - 1);
1186 cur_uf = event->parameters & mask;
1187
1188 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1189}
1190
Felipe Balbi72246da2011-08-19 18:10:58 +03001191static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1192{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001193 struct dwc3 *dwc = dep->dwc;
1194 int ret;
1195
Felipe Balbibb423982015-11-16 15:31:21 -06001196 if (!dep->endpoint.desc) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001197 dev_err(dwc->dev, "%s: can't queue to disabled endpoint\n",
1198 dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001199 return -ESHUTDOWN;
1200 }
1201
1202 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1203 &req->request, req->dep->name)) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001204 dev_err(dwc->dev, "%s: request %p belongs to '%s'\n",
1205 dep->name, &req->request, req->dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001206 return -EINVAL;
1207 }
1208
Felipe Balbifc8bb912016-05-16 13:14:48 +03001209 pm_runtime_get(dwc->dev);
1210
Felipe Balbi72246da2011-08-19 18:10:58 +03001211 req->request.actual = 0;
1212 req->request.status = -EINPROGRESS;
1213 req->direction = dep->direction;
1214 req->epnum = dep->number;
1215
Felipe Balbife84f522015-09-01 09:01:38 -05001216 trace_dwc3_ep_queue(req);
1217
Arnd Bergmannd64ff402016-11-17 17:13:47 +05301218 ret = usb_gadget_map_request_by_dev(dwc->sysdev, &req->request,
1219 dep->direction);
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001220 if (ret)
1221 return ret;
1222
Felipe Balbi1f512112016-08-12 13:17:27 +03001223 req->sg = req->request.sg;
1224 req->num_pending_sgs = req->request.num_mapped_sgs;
1225
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001226 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001227
Felipe Balbid889c232016-09-29 15:44:29 +03001228 /*
1229 * NOTICE: Isochronous endpoints should NEVER be prestarted. We must
1230 * wait for a XferNotReady event so we will know what's the current
1231 * (micro-)frame number.
1232 *
1233 * Without this trick, we are very, very likely gonna get Bus Expiry
1234 * errors which will force us issue EndTransfer command.
1235 */
1236 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +03001237 if ((dep->flags & DWC3_EP_PENDING_REQUEST)) {
1238 if (dep->flags & DWC3_EP_TRANSFER_STARTED) {
1239 dwc3_stop_active_transfer(dwc, dep->number, true);
1240 dep->flags = DWC3_EP_ENABLED;
1241 } else {
1242 u32 cur_uf;
1243
1244 cur_uf = __dwc3_gadget_get_frame(dwc);
1245 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
Janusz Dziedzic87aba102016-11-09 11:01:34 +01001246 dep->flags &= ~DWC3_EP_PENDING_REQUEST;
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +03001247 }
Felipe Balbi08a36b52016-08-11 14:27:52 +03001248 }
1249 return 0;
Felipe Balbib511e5e2012-06-06 12:00:50 +03001250 }
1251
Felipe Balbi594e1212016-08-24 14:38:10 +03001252 if (!dwc3_calc_trbs_left(dep))
1253 return 0;
Felipe Balbib997ada2012-07-26 13:26:50 +03001254
Felipe Balbi08a36b52016-08-11 14:27:52 +03001255 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbia8f32812015-09-16 10:40:07 -05001256 if (ret == -EBUSY)
1257 ret = 0;
1258
1259 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001260}
1261
Felipe Balbi04c03d12015-12-02 10:06:45 -06001262static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
1263 struct usb_request *request)
1264{
1265 dwc3_gadget_ep_free_request(ep, request);
1266}
1267
1268static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
1269{
1270 struct dwc3_request *req;
1271 struct usb_request *request;
1272 struct usb_ep *ep = &dep->endpoint;
1273
Felipe Balbi04c03d12015-12-02 10:06:45 -06001274 request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
1275 if (!request)
1276 return -ENOMEM;
1277
1278 request->length = 0;
1279 request->buf = dwc->zlp_buf;
1280 request->complete = __dwc3_gadget_ep_zlp_complete;
1281
1282 req = to_dwc3_request(request);
1283
1284 return __dwc3_gadget_ep_queue(dep, req);
1285}
1286
Felipe Balbi72246da2011-08-19 18:10:58 +03001287static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1288 gfp_t gfp_flags)
1289{
1290 struct dwc3_request *req = to_dwc3_request(request);
1291 struct dwc3_ep *dep = to_dwc3_ep(ep);
1292 struct dwc3 *dwc = dep->dwc;
1293
1294 unsigned long flags;
1295
1296 int ret;
1297
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001298 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001299 ret = __dwc3_gadget_ep_queue(dep, req);
Felipe Balbi04c03d12015-12-02 10:06:45 -06001300
1301 /*
1302 * Okay, here's the thing, if gadget driver has requested for a ZLP by
1303 * setting request->zero, instead of doing magic, we will just queue an
1304 * extra usb_request ourselves so that it gets handled the same way as
1305 * any other request.
1306 */
John Yound92618982015-12-22 12:23:20 -08001307 if (ret == 0 && request->zero && request->length &&
1308 (request->length % ep->maxpacket == 0))
Felipe Balbi04c03d12015-12-02 10:06:45 -06001309 ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);
1310
Felipe Balbi72246da2011-08-19 18:10:58 +03001311 spin_unlock_irqrestore(&dwc->lock, flags);
1312
1313 return ret;
1314}
1315
1316static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1317 struct usb_request *request)
1318{
1319 struct dwc3_request *req = to_dwc3_request(request);
1320 struct dwc3_request *r = NULL;
1321
1322 struct dwc3_ep *dep = to_dwc3_ep(ep);
1323 struct dwc3 *dwc = dep->dwc;
1324
1325 unsigned long flags;
1326 int ret = 0;
1327
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001328 trace_dwc3_ep_dequeue(req);
1329
Felipe Balbi72246da2011-08-19 18:10:58 +03001330 spin_lock_irqsave(&dwc->lock, flags);
1331
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001332 list_for_each_entry(r, &dep->pending_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001333 if (r == req)
1334 break;
1335 }
1336
1337 if (r != req) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001338 list_for_each_entry(r, &dep->started_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001339 if (r == req)
1340 break;
1341 }
1342 if (r == req) {
1343 /* wait until it is processed */
Paul Zimmermanb992e682012-04-27 14:17:35 +03001344 dwc3_stop_active_transfer(dwc, dep->number, true);
Felipe Balbicf3113d2017-02-17 11:12:44 +02001345
1346 /*
1347 * If request was already started, this means we had to
1348 * stop the transfer. With that we also need to ignore
1349 * all TRBs used by the request, however TRBs can only
1350 * be modified after completion of END_TRANSFER
1351 * command. So what we do here is that we wait for
1352 * END_TRANSFER completion and only after that, we jump
1353 * over TRBs by clearing HWO and incrementing dequeue
1354 * pointer.
1355 *
1356 * Note that we have 2 possible types of transfers here:
1357 *
1358 * i) Linear buffer request
1359 * ii) SG-list based request
1360 *
1361 * SG-list based requests will have r->num_pending_sgs
1362 * set to a valid number (> 0). Linear requests,
1363 * normally use a single TRB.
1364 *
1365 * For each of these two cases, if r->unaligned flag is
1366 * set, one extra TRB has been used to align transfer
1367 * size to wMaxPacketSize.
1368 *
1369 * All of these cases need to be taken into
1370 * consideration so we don't mess up our TRB ring
1371 * pointers.
1372 */
1373 wait_event_lock_irq(dep->wait_end_transfer,
1374 !(dep->flags & DWC3_EP_END_TRANSFER_PENDING),
1375 dwc->lock);
1376
1377 if (!r->trb)
1378 goto out1;
1379
1380 if (r->num_pending_sgs) {
1381 struct dwc3_trb *trb;
1382 int i = 0;
1383
1384 for (i = 0; i < r->num_pending_sgs; i++) {
1385 trb = r->trb + i;
1386 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1387 dwc3_ep_inc_deq(dep);
1388 }
1389
1390 if (r->unaligned) {
1391 trb = r->trb + r->num_pending_sgs + 1;
1392 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1393 dwc3_ep_inc_deq(dep);
1394 }
1395 } else {
1396 struct dwc3_trb *trb = r->trb;
1397
1398 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1399 dwc3_ep_inc_deq(dep);
1400
1401 if (r->unaligned) {
1402 trb = r->trb + 1;
1403 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1404 dwc3_ep_inc_deq(dep);
1405 }
1406 }
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301407 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001408 }
1409 dev_err(dwc->dev, "request %p was not queued to %s\n",
1410 request, ep->name);
1411 ret = -EINVAL;
1412 goto out0;
1413 }
1414
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301415out1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001416 /* giveback the request */
Felipe Balbicf3113d2017-02-17 11:12:44 +02001417 dep->queued_requests--;
Felipe Balbi72246da2011-08-19 18:10:58 +03001418 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1419
1420out0:
1421 spin_unlock_irqrestore(&dwc->lock, flags);
1422
1423 return ret;
1424}
1425
Felipe Balbi7a608552014-09-24 14:19:52 -05001426int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001427{
1428 struct dwc3_gadget_ep_cmd_params params;
1429 struct dwc3 *dwc = dep->dwc;
1430 int ret;
1431
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001432 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1433 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1434 return -EINVAL;
1435 }
1436
Felipe Balbi72246da2011-08-19 18:10:58 +03001437 memset(&params, 0x00, sizeof(params));
1438
1439 if (value) {
Felipe Balbi69450c42016-05-30 13:37:02 +03001440 struct dwc3_trb *trb;
1441
1442 unsigned transfer_in_flight;
1443 unsigned started;
1444
Felipe Balbiffb80fc2017-01-19 13:38:42 +02001445 if (dep->flags & DWC3_EP_STALL)
1446 return 0;
1447
Felipe Balbi69450c42016-05-30 13:37:02 +03001448 if (dep->number > 1)
1449 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1450 else
1451 trb = &dwc->ep0_trb[dep->trb_enqueue];
1452
1453 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1454 started = !list_empty(&dep->started_list);
1455
1456 if (!protocol && ((dep->direction && transfer_in_flight) ||
1457 (!dep->direction && started))) {
Felipe Balbi7a608552014-09-24 14:19:52 -05001458 return -EAGAIN;
1459 }
1460
Felipe Balbi2cd47182016-04-12 16:42:43 +03001461 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1462 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001463 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001464 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001465 dep->name);
1466 else
1467 dep->flags |= DWC3_EP_STALL;
1468 } else {
Felipe Balbiffb80fc2017-01-19 13:38:42 +02001469 if (!(dep->flags & DWC3_EP_STALL))
1470 return 0;
Felipe Balbi2cd47182016-04-12 16:42:43 +03001471
John Youn50c763f2016-05-31 17:49:56 -07001472 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001473 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001474 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001475 dep->name);
1476 else
Alan Sterna535d812013-11-01 12:05:12 -04001477 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001478 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001479
Felipe Balbi72246da2011-08-19 18:10:58 +03001480 return ret;
1481}
1482
1483static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1484{
1485 struct dwc3_ep *dep = to_dwc3_ep(ep);
1486 struct dwc3 *dwc = dep->dwc;
1487
1488 unsigned long flags;
1489
1490 int ret;
1491
1492 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001493 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001494 spin_unlock_irqrestore(&dwc->lock, flags);
1495
1496 return ret;
1497}
1498
1499static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1500{
1501 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001502 struct dwc3 *dwc = dep->dwc;
1503 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001504 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001505
Paul Zimmerman249a4562012-02-24 17:32:16 -08001506 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001507 dep->flags |= DWC3_EP_WEDGE;
1508
Pratyush Anand08f0d962012-06-25 22:40:43 +05301509 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001510 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301511 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001512 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001513 spin_unlock_irqrestore(&dwc->lock, flags);
1514
1515 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001516}
1517
1518/* -------------------------------------------------------------------------- */
1519
1520static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1521 .bLength = USB_DT_ENDPOINT_SIZE,
1522 .bDescriptorType = USB_DT_ENDPOINT,
1523 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1524};
1525
1526static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1527 .enable = dwc3_gadget_ep0_enable,
1528 .disable = dwc3_gadget_ep0_disable,
1529 .alloc_request = dwc3_gadget_ep_alloc_request,
1530 .free_request = dwc3_gadget_ep_free_request,
1531 .queue = dwc3_gadget_ep0_queue,
1532 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301533 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001534 .set_wedge = dwc3_gadget_ep_set_wedge,
1535};
1536
1537static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1538 .enable = dwc3_gadget_ep_enable,
1539 .disable = dwc3_gadget_ep_disable,
1540 .alloc_request = dwc3_gadget_ep_alloc_request,
1541 .free_request = dwc3_gadget_ep_free_request,
1542 .queue = dwc3_gadget_ep_queue,
1543 .dequeue = dwc3_gadget_ep_dequeue,
1544 .set_halt = dwc3_gadget_ep_set_halt,
1545 .set_wedge = dwc3_gadget_ep_set_wedge,
1546};
1547
1548/* -------------------------------------------------------------------------- */
1549
1550static int dwc3_gadget_get_frame(struct usb_gadget *g)
1551{
1552 struct dwc3 *dwc = gadget_to_dwc(g);
Felipe Balbi72246da2011-08-19 18:10:58 +03001553
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +03001554 return __dwc3_gadget_get_frame(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001555}
1556
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001557static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001558{
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001559 int retries;
Felipe Balbi72246da2011-08-19 18:10:58 +03001560
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001561 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001562 u32 reg;
1563
Felipe Balbi72246da2011-08-19 18:10:58 +03001564 u8 link_state;
1565 u8 speed;
1566
Felipe Balbi72246da2011-08-19 18:10:58 +03001567 /*
1568 * According to the Databook Remote wakeup request should
1569 * be issued only when the device is in early suspend state.
1570 *
1571 * We can check that via USB Link State bits in DSTS register.
1572 */
1573 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1574
1575 speed = reg & DWC3_DSTS_CONNECTSPD;
John Younee5cd412016-02-05 17:08:45 -08001576 if ((speed == DWC3_DSTS_SUPERSPEED) ||
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001577 (speed == DWC3_DSTS_SUPERSPEED_PLUS))
Felipe Balbi6b742892016-05-13 10:19:42 +03001578 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001579
1580 link_state = DWC3_DSTS_USBLNKST(reg);
1581
1582 switch (link_state) {
1583 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1584 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1585 break;
1586 default:
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001587 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001588 }
1589
Felipe Balbi8598bde2012-01-02 18:55:57 +02001590 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1591 if (ret < 0) {
1592 dev_err(dwc->dev, "failed to put link in Recovery\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001593 return ret;
Felipe Balbi8598bde2012-01-02 18:55:57 +02001594 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001595
Paul Zimmerman802fde92012-04-27 13:10:52 +03001596 /* Recent versions do this automatically */
1597 if (dwc->revision < DWC3_REVISION_194A) {
1598 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001599 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001600 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1601 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1602 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001603
Paul Zimmerman1d046792012-02-15 18:56:56 -08001604 /* poll until Link State changes to ON */
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001605 retries = 20000;
Felipe Balbi72246da2011-08-19 18:10:58 +03001606
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001607 while (retries--) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001608 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1609
1610 /* in HS, means ON */
1611 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1612 break;
1613 }
1614
1615 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1616 dev_err(dwc->dev, "failed to send remote wakeup\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001617 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001618 }
1619
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001620 return 0;
1621}
1622
1623static int dwc3_gadget_wakeup(struct usb_gadget *g)
1624{
1625 struct dwc3 *dwc = gadget_to_dwc(g);
1626 unsigned long flags;
1627 int ret;
1628
1629 spin_lock_irqsave(&dwc->lock, flags);
1630 ret = __dwc3_gadget_wakeup(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001631 spin_unlock_irqrestore(&dwc->lock, flags);
1632
1633 return ret;
1634}
1635
1636static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1637 int is_selfpowered)
1638{
1639 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001640 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001641
Paul Zimmerman249a4562012-02-24 17:32:16 -08001642 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001643 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001644 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001645
1646 return 0;
1647}
1648
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001649static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001650{
1651 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001652 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001653
Felipe Balbifc8bb912016-05-16 13:14:48 +03001654 if (pm_runtime_suspended(dwc->dev))
1655 return 0;
1656
Felipe Balbi72246da2011-08-19 18:10:58 +03001657 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001658 if (is_on) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001659 if (dwc->revision <= DWC3_REVISION_187A) {
1660 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1661 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1662 }
1663
1664 if (dwc->revision >= DWC3_REVISION_194A)
1665 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1666 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001667
1668 if (dwc->has_hibernation)
1669 reg |= DWC3_DCTL_KEEP_CONNECT;
1670
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001671 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001672 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001673 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001674
1675 if (dwc->has_hibernation && !suspend)
1676 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1677
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001678 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001679 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001680
1681 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1682
1683 do {
1684 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
Felipe Balbib6d4e162016-06-09 16:47:05 +03001685 reg &= DWC3_DSTS_DEVCTRLHLT;
1686 } while (--timeout && !(!is_on ^ !reg));
Felipe Balbif2df6792016-06-09 16:31:34 +03001687
1688 if (!timeout)
1689 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +03001690
Pratyush Anand6f17f742012-07-02 10:21:55 +05301691 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001692}
1693
1694static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1695{
1696 struct dwc3 *dwc = gadget_to_dwc(g);
1697 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301698 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001699
1700 is_on = !!is_on;
1701
Baolin Wangbb014732016-10-14 17:11:33 +08001702 /*
1703 * Per databook, when we want to stop the gadget, if a control transfer
1704 * is still in process, complete it and get the core into setup phase.
1705 */
1706 if (!is_on && dwc->ep0state != EP0_SETUP_PHASE) {
1707 reinit_completion(&dwc->ep0_in_setup);
1708
1709 ret = wait_for_completion_timeout(&dwc->ep0_in_setup,
1710 msecs_to_jiffies(DWC3_PULL_UP_TIMEOUT));
1711 if (ret == 0) {
1712 dev_err(dwc->dev, "timed out waiting for SETUP phase\n");
1713 return -ETIMEDOUT;
1714 }
1715 }
1716
Felipe Balbi72246da2011-08-19 18:10:58 +03001717 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001718 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001719 spin_unlock_irqrestore(&dwc->lock, flags);
1720
Pratyush Anand6f17f742012-07-02 10:21:55 +05301721 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001722}
1723
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001724static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1725{
1726 u32 reg;
1727
1728 /* Enable all but Start and End of Frame IRQs */
1729 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1730 DWC3_DEVTEN_EVNTOVERFLOWEN |
1731 DWC3_DEVTEN_CMDCMPLTEN |
1732 DWC3_DEVTEN_ERRTICERREN |
1733 DWC3_DEVTEN_WKUPEVTEN |
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001734 DWC3_DEVTEN_CONNECTDONEEN |
1735 DWC3_DEVTEN_USBRSTEN |
1736 DWC3_DEVTEN_DISCONNEVTEN);
1737
Felipe Balbi799e9dc2016-09-23 11:20:40 +03001738 if (dwc->revision < DWC3_REVISION_250A)
1739 reg |= DWC3_DEVTEN_ULSTCNGEN;
1740
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001741 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1742}
1743
1744static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1745{
1746 /* mask all interrupts */
1747 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1748}
1749
1750static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03001751static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001752
Felipe Balbi4e994722016-05-13 14:09:59 +03001753/**
1754 * dwc3_gadget_setup_nump - Calculate and initialize NUMP field of DCFG
1755 * dwc: pointer to our context structure
1756 *
1757 * The following looks like complex but it's actually very simple. In order to
1758 * calculate the number of packets we can burst at once on OUT transfers, we're
1759 * gonna use RxFIFO size.
1760 *
1761 * To calculate RxFIFO size we need two numbers:
1762 * MDWIDTH = size, in bits, of the internal memory bus
1763 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
1764 *
1765 * Given these two numbers, the formula is simple:
1766 *
1767 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
1768 *
1769 * 24 bytes is for 3x SETUP packets
1770 * 16 bytes is a clock domain crossing tolerance
1771 *
1772 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
1773 */
1774static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
1775{
1776 u32 ram2_depth;
1777 u32 mdwidth;
1778 u32 nump;
1779 u32 reg;
1780
1781 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
1782 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1783
1784 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
1785 nump = min_t(u32, nump, 16);
1786
1787 /* update NumP */
1788 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1789 reg &= ~DWC3_DCFG_NUMP_MASK;
1790 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
1791 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1792}
1793
Felipe Balbid7be2952016-05-04 15:49:37 +03001794static int __dwc3_gadget_start(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001795{
Felipe Balbi72246da2011-08-19 18:10:58 +03001796 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03001797 int ret = 0;
1798 u32 reg;
1799
John Youncf40b862016-11-14 12:32:43 -08001800 /*
1801 * Use IMOD if enabled via dwc->imod_interval. Otherwise, if
1802 * the core supports IMOD, disable it.
1803 */
1804 if (dwc->imod_interval) {
1805 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
1806 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
1807 } else if (dwc3_has_imod(dwc)) {
1808 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), 0);
1809 }
1810
Felipe Balbi72246da2011-08-19 18:10:58 +03001811 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1812 reg &= ~(DWC3_DCFG_SPEED_MASK);
Felipe Balbi07e7f472012-03-23 12:20:31 +02001813
1814 /**
1815 * WORKAROUND: DWC3 revision < 2.20a have an issue
1816 * which would cause metastability state on Run/Stop
1817 * bit if we try to force the IP to USB2-only mode.
1818 *
1819 * Because of that, we cannot configure the IP to any
1820 * speed other than the SuperSpeed
1821 *
1822 * Refers to:
1823 *
1824 * STAR#9000525659: Clock Domain Crossing on DCTL in
1825 * USB 2.0 Mode
1826 */
Felipe Balbif7e846f2013-06-30 14:29:51 +03001827 if (dwc->revision < DWC3_REVISION_220A) {
Felipe Balbi07e7f472012-03-23 12:20:31 +02001828 reg |= DWC3_DCFG_SUPERSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001829 } else {
1830 switch (dwc->maximum_speed) {
1831 case USB_SPEED_LOW:
John Youn2da9ad72016-05-20 16:34:26 -07001832 reg |= DWC3_DCFG_LOWSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001833 break;
1834 case USB_SPEED_FULL:
Roger Quadros9418ee12017-01-03 14:32:09 +02001835 reg |= DWC3_DCFG_FULLSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001836 break;
1837 case USB_SPEED_HIGH:
John Youn2da9ad72016-05-20 16:34:26 -07001838 reg |= DWC3_DCFG_HIGHSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001839 break;
John Youn75808622016-02-05 17:09:13 -08001840 case USB_SPEED_SUPER_PLUS:
John Youn2da9ad72016-05-20 16:34:26 -07001841 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
John Youn75808622016-02-05 17:09:13 -08001842 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001843 default:
John Youn77966eb2016-02-19 17:31:01 -08001844 dev_err(dwc->dev, "invalid dwc->maximum_speed (%d)\n",
1845 dwc->maximum_speed);
1846 /* fall through */
1847 case USB_SPEED_SUPER:
1848 reg |= DWC3_DCFG_SUPERSPEED;
1849 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001850 }
1851 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001852 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1853
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03001854 /*
1855 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1856 * field instead of letting dwc3 itself calculate that automatically.
1857 *
1858 * This way, we maximize the chances that we'll be able to get several
1859 * bursts of data without going through any sort of endpoint throttling.
1860 */
1861 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
1862 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1863 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1864
Felipe Balbi4e994722016-05-13 14:09:59 +03001865 dwc3_gadget_setup_nump(dwc);
1866
Felipe Balbi72246da2011-08-19 18:10:58 +03001867 /* Start with SuperSpeed Default */
1868 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1869
1870 dep = dwc->eps[0];
John Youn39ebb052016-11-09 16:36:28 -08001871 ret = __dwc3_gadget_ep_enable(dep, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001872 if (ret) {
1873 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001874 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001875 }
1876
1877 dep = dwc->eps[1];
John Youn39ebb052016-11-09 16:36:28 -08001878 ret = __dwc3_gadget_ep_enable(dep, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001879 if (ret) {
1880 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001881 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001882 }
1883
1884 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001885 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03001886 dwc3_ep0_out_start(dwc);
1887
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001888 dwc3_gadget_enable_irq(dwc);
1889
Felipe Balbid7be2952016-05-04 15:49:37 +03001890 return 0;
1891
1892err1:
1893 __dwc3_gadget_ep_disable(dwc->eps[0]);
1894
1895err0:
1896 return ret;
1897}
1898
1899static int dwc3_gadget_start(struct usb_gadget *g,
1900 struct usb_gadget_driver *driver)
1901{
1902 struct dwc3 *dwc = gadget_to_dwc(g);
1903 unsigned long flags;
1904 int ret = 0;
1905 int irq;
1906
Roger Quadros9522def2016-06-10 14:48:38 +03001907 irq = dwc->irq_gadget;
Felipe Balbid7be2952016-05-04 15:49:37 +03001908 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
1909 IRQF_SHARED, "dwc3", dwc->ev_buf);
1910 if (ret) {
1911 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1912 irq, ret);
1913 goto err0;
1914 }
1915
1916 spin_lock_irqsave(&dwc->lock, flags);
1917 if (dwc->gadget_driver) {
1918 dev_err(dwc->dev, "%s is already bound to %s\n",
1919 dwc->gadget.name,
1920 dwc->gadget_driver->driver.name);
1921 ret = -EBUSY;
1922 goto err1;
1923 }
1924
1925 dwc->gadget_driver = driver;
1926
Felipe Balbifc8bb912016-05-16 13:14:48 +03001927 if (pm_runtime_active(dwc->dev))
1928 __dwc3_gadget_start(dwc);
1929
Felipe Balbi72246da2011-08-19 18:10:58 +03001930 spin_unlock_irqrestore(&dwc->lock, flags);
1931
1932 return 0;
1933
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001934err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001935 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001936 free_irq(irq, dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001937
1938err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03001939 return ret;
1940}
1941
Felipe Balbid7be2952016-05-04 15:49:37 +03001942static void __dwc3_gadget_stop(struct dwc3 *dwc)
1943{
1944 dwc3_gadget_disable_irq(dwc);
1945 __dwc3_gadget_ep_disable(dwc->eps[0]);
1946 __dwc3_gadget_ep_disable(dwc->eps[1]);
1947}
1948
Felipe Balbi22835b82014-10-17 12:05:12 -05001949static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03001950{
1951 struct dwc3 *dwc = gadget_to_dwc(g);
1952 unsigned long flags;
Baolin Wang76a638f2016-10-31 19:38:36 +08001953 int epnum;
Felipe Balbi72246da2011-08-19 18:10:58 +03001954
1955 spin_lock_irqsave(&dwc->lock, flags);
Baolin Wang76a638f2016-10-31 19:38:36 +08001956
1957 if (pm_runtime_suspended(dwc->dev))
1958 goto out;
1959
Felipe Balbid7be2952016-05-04 15:49:37 +03001960 __dwc3_gadget_stop(dwc);
Baolin Wang76a638f2016-10-31 19:38:36 +08001961
1962 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1963 struct dwc3_ep *dep = dwc->eps[epnum];
1964
1965 if (!dep)
1966 continue;
1967
1968 if (!(dep->flags & DWC3_EP_END_TRANSFER_PENDING))
1969 continue;
1970
1971 wait_event_lock_irq(dep->wait_end_transfer,
1972 !(dep->flags & DWC3_EP_END_TRANSFER_PENDING),
1973 dwc->lock);
1974 }
1975
1976out:
Felipe Balbi72246da2011-08-19 18:10:58 +03001977 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001978 spin_unlock_irqrestore(&dwc->lock, flags);
1979
Felipe Balbi3f308d12016-05-16 14:17:06 +03001980 free_irq(dwc->irq_gadget, dwc->ev_buf);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001981
Felipe Balbi72246da2011-08-19 18:10:58 +03001982 return 0;
1983}
Paul Zimmerman802fde92012-04-27 13:10:52 +03001984
Felipe Balbi72246da2011-08-19 18:10:58 +03001985static const struct usb_gadget_ops dwc3_gadget_ops = {
1986 .get_frame = dwc3_gadget_get_frame,
1987 .wakeup = dwc3_gadget_wakeup,
1988 .set_selfpowered = dwc3_gadget_set_selfpowered,
1989 .pullup = dwc3_gadget_pullup,
1990 .udc_start = dwc3_gadget_start,
1991 .udc_stop = dwc3_gadget_stop,
1992};
1993
1994/* -------------------------------------------------------------------------- */
1995
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001996static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1997 u8 num, u32 direction)
Felipe Balbi72246da2011-08-19 18:10:58 +03001998{
1999 struct dwc3_ep *dep;
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002000 u8 i;
Felipe Balbi72246da2011-08-19 18:10:58 +03002001
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002002 for (i = 0; i < num; i++) {
John Yound07fa662016-05-23 11:32:43 -07002003 u8 epnum = (i << 1) | (direction ? 1 : 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03002004
Felipe Balbi72246da2011-08-19 18:10:58 +03002005 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +09002006 if (!dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03002007 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +03002008
2009 dep->dwc = dwc;
2010 dep->number = epnum;
Felipe Balbi9aa62ae2013-07-12 19:10:59 +03002011 dep->direction = !!direction;
Felipe Balbi2eb88012016-04-12 16:53:39 +03002012 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
Felipe Balbi72246da2011-08-19 18:10:58 +03002013 dwc->eps[epnum] = dep;
2014
2015 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
2016 (epnum & 1) ? "in" : "out");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002017
Felipe Balbi72246da2011-08-19 18:10:58 +03002018 dep->endpoint.name = dep->name;
John Youn39ebb052016-11-09 16:36:28 -08002019
2020 if (!(dep->number > 1)) {
2021 dep->endpoint.desc = &dwc3_gadget_ep0_desc;
2022 dep->endpoint.comp_desc = NULL;
2023 }
2024
Felipe Balbi74674cb2016-04-13 16:44:39 +03002025 spin_lock_init(&dep->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +03002026
2027 if (epnum == 0 || epnum == 1) {
Robert Baldygae117e742013-12-13 12:23:38 +01002028 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
Pratyush Anand6048e4c2013-01-18 16:53:56 +05302029 dep->endpoint.maxburst = 1;
Felipe Balbi72246da2011-08-19 18:10:58 +03002030 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
2031 if (!epnum)
2032 dwc->gadget.ep0 = &dep->endpoint;
Felipe Balbi28781782017-01-23 18:01:59 +02002033 } else if (direction) {
2034 int mdwidth;
2035 int size;
2036 int ret;
2037 int num;
2038
2039 mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
2040 /* MDWIDTH is represented in bits, we need it in bytes */
2041 mdwidth /= 8;
2042
2043 size = dwc3_readl(dwc->regs, DWC3_GTXFIFOSIZ(i));
2044 size = DWC3_GTXFIFOSIZ_TXFDEF(size);
2045
2046 /* FIFO Depth is in MDWDITH bytes. Multiply */
2047 size *= mdwidth;
2048
2049 num = size / 1024;
2050 if (num == 0)
2051 num = 1;
2052
2053 /*
2054 * FIFO sizes account an extra MDWIDTH * (num + 1) bytes for
2055 * internal overhead. We don't really know how these are used,
2056 * but documentation say it exists.
2057 */
2058 size -= mdwidth * (num + 1);
2059 size /= num;
2060
2061 usb_ep_set_maxpacket_limit(&dep->endpoint, size);
2062
2063 dep->endpoint.max_streams = 15;
2064 dep->endpoint.ops = &dwc3_gadget_ep_ops;
2065 list_add_tail(&dep->endpoint.ep_list,
2066 &dwc->gadget.ep_list);
2067
2068 ret = dwc3_alloc_trb_pool(dep);
2069 if (ret)
2070 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002071 } else {
2072 int ret;
2073
Robert Baldygae117e742013-12-13 12:23:38 +01002074 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
Sebastian Andrzej Siewior12d36c12011-11-03 20:27:50 +01002075 dep->endpoint.max_streams = 15;
Felipe Balbi72246da2011-08-19 18:10:58 +03002076 dep->endpoint.ops = &dwc3_gadget_ep_ops;
2077 list_add_tail(&dep->endpoint.ep_list,
2078 &dwc->gadget.ep_list);
2079
2080 ret = dwc3_alloc_trb_pool(dep);
Felipe Balbi25b8ff62011-11-04 12:32:47 +02002081 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03002082 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002083 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02002084
Robert Baldygaa474d3b2015-07-31 16:00:19 +02002085 if (epnum == 0 || epnum == 1) {
2086 dep->endpoint.caps.type_control = true;
2087 } else {
2088 dep->endpoint.caps.type_iso = true;
2089 dep->endpoint.caps.type_bulk = true;
2090 dep->endpoint.caps.type_int = true;
2091 }
2092
2093 dep->endpoint.caps.dir_in = !!direction;
2094 dep->endpoint.caps.dir_out = !direction;
2095
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002096 INIT_LIST_HEAD(&dep->pending_list);
2097 INIT_LIST_HEAD(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03002098 }
2099
2100 return 0;
2101}
2102
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002103static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
2104{
2105 int ret;
2106
2107 INIT_LIST_HEAD(&dwc->gadget.ep_list);
2108
2109 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
2110 if (ret < 0) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02002111 dev_err(dwc->dev, "failed to initialize OUT endpoints\n");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002112 return ret;
2113 }
2114
2115 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
2116 if (ret < 0) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02002117 dev_err(dwc->dev, "failed to initialize IN endpoints\n");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002118 return ret;
2119 }
2120
2121 return 0;
2122}
2123
Felipe Balbi72246da2011-08-19 18:10:58 +03002124static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
2125{
2126 struct dwc3_ep *dep;
2127 u8 epnum;
2128
2129 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2130 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002131 if (!dep)
2132 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05302133 /*
2134 * Physical endpoints 0 and 1 are special; they form the
2135 * bi-directional USB endpoint 0.
2136 *
2137 * For those two physical endpoints, we don't allocate a TRB
2138 * pool nor do we add them the endpoints list. Due to that, we
2139 * shouldn't do these two operations otherwise we would end up
2140 * with all sorts of bugs when removing dwc3.ko.
2141 */
2142 if (epnum != 0 && epnum != 1) {
2143 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002144 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05302145 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002146
2147 kfree(dep);
2148 }
2149}
2150
Felipe Balbi72246da2011-08-19 18:10:58 +03002151/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02002152
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302153static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
2154 struct dwc3_request *req, struct dwc3_trb *trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002155 const struct dwc3_event_depevt *event, int status,
2156 int chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302157{
2158 unsigned int count;
2159 unsigned int s_pkt = 0;
2160 unsigned int trb_status;
2161
Felipe Balbidc55c672016-08-12 13:20:32 +03002162 dwc3_ep_inc_deq(dep);
Felipe Balbia9c3ca52016-10-05 14:24:37 +03002163
2164 if (req->trb == trb)
2165 dep->queued_requests--;
2166
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002167 trace_dwc3_complete_trb(dep, trb);
2168
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002169 /*
2170 * If we're in the middle of series of chained TRBs and we
2171 * receive a short transfer along the way, DWC3 will skip
2172 * through all TRBs including the last TRB in the chain (the
2173 * where CHN bit is zero. DWC3 will also avoid clearing HWO
2174 * bit and SW has to do it manually.
2175 *
2176 * We're going to do that here to avoid problems of HW trying
2177 * to use bogus TRBs for transfers.
2178 */
2179 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
2180 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2181
Felipe Balbic6267a52017-01-05 14:58:46 +02002182 /*
2183 * If we're dealing with unaligned size OUT transfer, we will be left
2184 * with one TRB pending in the ring. We need to manually clear HWO bit
2185 * from that TRB.
2186 */
2187 if (req->unaligned && (trb->ctrl & DWC3_TRB_CTRL_HWO)) {
2188 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2189 return 1;
2190 }
2191
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302192 count = trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbie62c5bc52016-10-25 13:47:21 +03002193 req->remaining += count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302194
Felipe Balbi35b27192017-03-08 13:56:37 +02002195 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
2196 return 1;
2197
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302198 if (dep->direction) {
2199 if (count) {
2200 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
2201 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302202 /*
2203 * If missed isoc occurred and there is
2204 * no request queued then issue END
2205 * TRANSFER, so that core generates
2206 * next xfernotready and we will issue
2207 * a fresh START TRANSFER.
2208 * If there are still queued request
2209 * then wait, do not issue either END
2210 * or UPDATE TRANSFER, just attach next
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002211 * request in pending_list during
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302212 * giveback.If any future queued request
2213 * is successfully transferred then we
2214 * will issue UPDATE TRANSFER for all
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002215 * request in the pending_list.
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302216 */
2217 dep->flags |= DWC3_EP_MISSED_ISOC;
2218 } else {
2219 dev_err(dwc->dev, "incomplete IN transfer %s\n",
2220 dep->name);
2221 status = -ECONNRESET;
2222 }
2223 } else {
2224 dep->flags &= ~DWC3_EP_MISSED_ISOC;
2225 }
2226 } else {
2227 if (count && (event->status & DEPEVT_STATUS_SHORT))
2228 s_pkt = 1;
2229 }
2230
Felipe Balbi7c705df2016-08-10 12:35:30 +03002231 if (s_pkt && !chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302232 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002233
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302234 if ((event->status & DEPEVT_STATUS_IOC) &&
2235 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2236 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002237
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302238 return 0;
2239}
2240
Felipe Balbi72246da2011-08-19 18:10:58 +03002241static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
2242 const struct dwc3_event_depevt *event, int status)
2243{
Felipe Balbi31162af2016-08-11 14:38:37 +03002244 struct dwc3_request *req, *n;
Felipe Balbif6bafc62012-02-06 11:04:53 +02002245 struct dwc3_trb *trb;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002246 bool ioc = false;
Felipe Balbie62c5bc52016-10-25 13:47:21 +03002247 int ret = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03002248
Felipe Balbi31162af2016-08-11 14:38:37 +03002249 list_for_each_entry_safe(req, n, &dep->started_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +03002250 unsigned length;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002251 int chain;
2252
Felipe Balbi1f512112016-08-12 13:17:27 +03002253 length = req->request.length;
2254 chain = req->num_pending_sgs > 0;
Felipe Balbi31162af2016-08-11 14:38:37 +03002255 if (chain) {
Felipe Balbi1f512112016-08-12 13:17:27 +03002256 struct scatterlist *sg = req->sg;
Felipe Balbi31162af2016-08-11 14:38:37 +03002257 struct scatterlist *s;
Felipe Balbi1f512112016-08-12 13:17:27 +03002258 unsigned int pending = req->num_pending_sgs;
Felipe Balbi31162af2016-08-11 14:38:37 +03002259 unsigned int i;
Felipe Balbiac7bdcc2015-11-16 16:13:57 -06002260
Felipe Balbi1f512112016-08-12 13:17:27 +03002261 for_each_sg(sg, s, pending, i) {
Felipe Balbi31162af2016-08-11 14:38:37 +03002262 trb = &dep->trb_pool[dep->trb_dequeue];
Felipe Balbic7de5732016-07-29 03:17:58 +03002263
Felipe Balbi7282c4e2016-10-25 13:50:46 +03002264 if (trb->ctrl & DWC3_TRB_CTRL_HWO)
2265 break;
2266
Felipe Balbi1f512112016-08-12 13:17:27 +03002267 req->sg = sg_next(s);
2268 req->num_pending_sgs--;
2269
Felipe Balbi31162af2016-08-11 14:38:37 +03002270 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
2271 event, status, chain);
Felipe Balbi1f512112016-08-12 13:17:27 +03002272 if (ret)
2273 break;
Felipe Balbi31162af2016-08-11 14:38:37 +03002274 }
2275 } else {
Felipe Balbi737f1ae2016-08-11 12:24:27 +03002276 trb = &dep->trb_pool[dep->trb_dequeue];
Ville Syrjäläd115d702015-08-31 19:48:28 +03002277 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002278 event, status, chain);
Felipe Balbi31162af2016-08-11 14:38:37 +03002279 }
Ville Syrjäläd115d702015-08-31 19:48:28 +03002280
Felipe Balbic6267a52017-01-05 14:58:46 +02002281 if (req->unaligned) {
2282 trb = &dep->trb_pool[dep->trb_dequeue];
2283 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
2284 event, status, false);
2285 req->unaligned = false;
2286 }
2287
Felipe Balbie62c5bc52016-10-25 13:47:21 +03002288 req->request.actual = length - req->remaining;
Felipe Balbi1f512112016-08-12 13:17:27 +03002289
Felipe Balbiff377ae2016-10-25 13:54:00 +03002290 if ((req->request.actual < length) && req->num_pending_sgs)
Felipe Balbi1f512112016-08-12 13:17:27 +03002291 return __dwc3_gadget_kick_transfer(dep, 0);
2292
Ville Syrjäläd115d702015-08-31 19:48:28 +03002293 dwc3_gadget_giveback(dep, req, status);
2294
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002295 if (ret) {
2296 if ((event->status & DEPEVT_STATUS_IOC) &&
2297 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2298 ioc = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002299 break;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002300 }
Felipe Balbi31162af2016-08-11 14:38:37 +03002301 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002302
Felipe Balbi4cb42212016-05-18 12:37:21 +03002303 /*
2304 * Our endpoint might get disabled by another thread during
2305 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2306 * early on so DWC3_EP_BUSY flag gets cleared
2307 */
2308 if (!dep->endpoint.desc)
2309 return 1;
2310
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302311 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002312 list_empty(&dep->started_list)) {
2313 if (list_empty(&dep->pending_list)) {
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302314 /*
2315 * If there is no entry in request list then do
2316 * not issue END TRANSFER now. Just set PENDING
2317 * flag, so that END TRANSFER is issued when an
2318 * entry is added into request list.
2319 */
2320 dep->flags = DWC3_EP_PENDING_REQUEST;
2321 } else {
Paul Zimmermanb992e682012-04-27 14:17:35 +03002322 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302323 dep->flags = DWC3_EP_ENABLED;
2324 }
Pratyush Anand7efea862013-01-14 15:59:32 +05302325 return 1;
2326 }
2327
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002328 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) && ioc)
2329 return 0;
2330
Felipe Balbi72246da2011-08-19 18:10:58 +03002331 return 1;
2332}
2333
2334static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
Jingoo Han029d97f2014-07-04 15:00:51 +09002335 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03002336{
2337 unsigned status = 0;
2338 int clean_busy;
Felipe Balbie18b7972015-05-29 10:06:38 -05002339 u32 is_xfer_complete;
2340
2341 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
Felipe Balbi72246da2011-08-19 18:10:58 +03002342
2343 if (event->status & DEPEVT_STATUS_BUSERR)
2344 status = -ECONNRESET;
2345
Paul Zimmerman1d046792012-02-15 18:56:56 -08002346 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
Felipe Balbi4cb42212016-05-18 12:37:21 +03002347 if (clean_busy && (!dep->endpoint.desc || is_xfer_complete ||
Felipe Balbie18b7972015-05-29 10:06:38 -05002348 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
Felipe Balbi72246da2011-08-19 18:10:58 +03002349 dep->flags &= ~DWC3_EP_BUSY;
Felipe Balbifae2b902011-10-14 13:00:30 +03002350
2351 /*
2352 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2353 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2354 */
2355 if (dwc->revision < DWC3_REVISION_183A) {
2356 u32 reg;
2357 int i;
2358
2359 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05002360 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03002361
2362 if (!(dep->flags & DWC3_EP_ENABLED))
2363 continue;
2364
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002365 if (!list_empty(&dep->started_list))
Felipe Balbifae2b902011-10-14 13:00:30 +03002366 return;
2367 }
2368
2369 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2370 reg |= dwc->u1u2;
2371 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2372
2373 dwc->u1u2 = 0;
2374 }
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002375
Felipe Balbi4cb42212016-05-18 12:37:21 +03002376 /*
2377 * Our endpoint might get disabled by another thread during
2378 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2379 * early on so DWC3_EP_BUSY flag gets cleared
2380 */
2381 if (!dep->endpoint.desc)
2382 return;
2383
Felipe Balbie6e709b2015-09-28 15:16:56 -05002384 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002385 int ret;
2386
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002387 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002388 if (!ret || ret == -EBUSY)
2389 return;
2390 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002391}
2392
Felipe Balbi72246da2011-08-19 18:10:58 +03002393static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2394 const struct dwc3_event_depevt *event)
2395{
2396 struct dwc3_ep *dep;
2397 u8 epnum = event->endpoint_number;
Baolin Wang76a638f2016-10-31 19:38:36 +08002398 u8 cmd;
Felipe Balbi72246da2011-08-19 18:10:58 +03002399
2400 dep = dwc->eps[epnum];
2401
Janusz Dziedzicd7fd41c2016-12-08 10:57:34 +01002402 if (!(dep->flags & DWC3_EP_ENABLED)) {
2403 if (!(dep->flags & DWC3_EP_END_TRANSFER_PENDING))
2404 return;
2405
2406 /* Handle only EPCMDCMPLT when EP disabled */
2407 if (event->endpoint_event != DWC3_DEPEVT_EPCMDCMPLT)
2408 return;
2409 }
Felipe Balbi3336abb2012-06-06 09:19:35 +03002410
Felipe Balbi72246da2011-08-19 18:10:58 +03002411 if (epnum == 0 || epnum == 1) {
2412 dwc3_ep0_interrupt(dwc, event);
2413 return;
2414 }
2415
2416 switch (event->endpoint_event) {
2417 case DWC3_DEPEVT_XFERCOMPLETE:
Felipe Balbib4996a82012-06-06 12:04:13 +03002418 dep->resource_index = 0;
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08002419
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002420 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8566cd12016-09-26 11:16:39 +03002421 dev_err(dwc->dev, "XferComplete for Isochronous endpoint\n");
Felipe Balbi72246da2011-08-19 18:10:58 +03002422 return;
2423 }
2424
Jingoo Han029d97f2014-07-04 15:00:51 +09002425 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002426 break;
2427 case DWC3_DEPEVT_XFERINPROGRESS:
Jingoo Han029d97f2014-07-04 15:00:51 +09002428 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002429 break;
2430 case DWC3_DEPEVT_XFERNOTREADY:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002431 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002432 dwc3_gadget_start_isoc(dwc, dep, event);
2433 } else {
2434 int ret;
2435
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002436 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03002437 if (!ret || ret == -EBUSY)
2438 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03002439 }
2440
2441 break;
Felipe Balbi879631a2011-09-30 10:58:47 +03002442 case DWC3_DEPEVT_STREAMEVT:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002443 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
Felipe Balbi879631a2011-09-30 10:58:47 +03002444 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2445 dep->name);
2446 return;
2447 }
Felipe Balbi879631a2011-09-30 10:58:47 +03002448 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002449 case DWC3_DEPEVT_EPCMDCMPLT:
Baolin Wang76a638f2016-10-31 19:38:36 +08002450 cmd = DEPEVT_PARAMETER_CMD(event->parameters);
2451
2452 if (cmd == DWC3_DEPCMD_ENDTRANSFER) {
2453 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
2454 wake_up(&dep->wait_end_transfer);
2455 }
2456 break;
2457 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbi72246da2011-08-19 18:10:58 +03002458 break;
2459 }
2460}
2461
2462static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2463{
2464 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2465 spin_unlock(&dwc->lock);
2466 dwc->gadget_driver->disconnect(&dwc->gadget);
2467 spin_lock(&dwc->lock);
2468 }
2469}
2470
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002471static void dwc3_suspend_gadget(struct dwc3 *dwc)
2472{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002473 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002474 spin_unlock(&dwc->lock);
2475 dwc->gadget_driver->suspend(&dwc->gadget);
2476 spin_lock(&dwc->lock);
2477 }
2478}
2479
2480static void dwc3_resume_gadget(struct dwc3 *dwc)
2481{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002482 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002483 spin_unlock(&dwc->lock);
2484 dwc->gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06002485 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08002486 }
2487}
2488
2489static void dwc3_reset_gadget(struct dwc3 *dwc)
2490{
2491 if (!dwc->gadget_driver)
2492 return;
2493
2494 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2495 spin_unlock(&dwc->lock);
2496 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002497 spin_lock(&dwc->lock);
2498 }
2499}
2500
Paul Zimmermanb992e682012-04-27 14:17:35 +03002501static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
Felipe Balbi72246da2011-08-19 18:10:58 +03002502{
2503 struct dwc3_ep *dep;
2504 struct dwc3_gadget_ep_cmd_params params;
2505 u32 cmd;
2506 int ret;
2507
2508 dep = dwc->eps[epnum];
2509
Baolin Wang76a638f2016-10-31 19:38:36 +08002510 if ((dep->flags & DWC3_EP_END_TRANSFER_PENDING) ||
2511 !dep->resource_index)
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302512 return;
2513
Pratyush Anand57911502012-07-06 15:19:10 +05302514 /*
2515 * NOTICE: We are violating what the Databook says about the
2516 * EndTransfer command. Ideally we would _always_ wait for the
2517 * EndTransfer Command Completion IRQ, but that's causing too
2518 * much trouble synchronizing between us and gadget driver.
2519 *
2520 * We have discussed this with the IP Provider and it was
2521 * suggested to giveback all requests here, but give HW some
2522 * extra time to synchronize with the interconnect. We're using
Mickael Maisondc93b412014-12-23 17:34:43 +01002523 * an arbitrary 100us delay for that.
Pratyush Anand57911502012-07-06 15:19:10 +05302524 *
2525 * Note also that a similar handling was tested by Synopsys
2526 * (thanks a lot Paul) and nothing bad has come out of it.
2527 * In short, what we're doing is:
2528 *
2529 * - Issue EndTransfer WITH CMDIOC bit set
2530 * - Wait 100us
John Youn06281d42016-08-22 15:39:13 -07002531 *
2532 * As of IP version 3.10a of the DWC_usb3 IP, the controller
2533 * supports a mode to work around the above limitation. The
2534 * software can poll the CMDACT bit in the DEPCMD register
2535 * after issuing a EndTransfer command. This mode is enabled
2536 * by writing GUCTL2[14]. This polling is already done in the
2537 * dwc3_send_gadget_ep_cmd() function so if the mode is
2538 * enabled, the EndTransfer command will have completed upon
2539 * returning from this function and we don't need to delay for
2540 * 100us.
2541 *
2542 * This mode is NOT available on the DWC_usb31 IP.
Pratyush Anand57911502012-07-06 15:19:10 +05302543 */
2544
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302545 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002546 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2547 cmd |= DWC3_DEPCMD_CMDIOC;
Felipe Balbib4996a82012-06-06 12:04:13 +03002548 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302549 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03002550 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302551 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03002552 dep->resource_index = 0;
Felipe Balbi041d81f2012-10-04 11:58:00 +03002553 dep->flags &= ~DWC3_EP_BUSY;
John Youn06281d42016-08-22 15:39:13 -07002554
Baolin Wang76a638f2016-10-31 19:38:36 +08002555 if (dwc3_is_usb31(dwc) || dwc->revision < DWC3_REVISION_310A) {
2556 dep->flags |= DWC3_EP_END_TRANSFER_PENDING;
John Youn06281d42016-08-22 15:39:13 -07002557 udelay(100);
Baolin Wang76a638f2016-10-31 19:38:36 +08002558 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002559}
2560
Felipe Balbi72246da2011-08-19 18:10:58 +03002561static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2562{
2563 u32 epnum;
2564
2565 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2566 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03002567 int ret;
2568
2569 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002570 if (!dep)
2571 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03002572
2573 if (!(dep->flags & DWC3_EP_STALL))
2574 continue;
2575
2576 dep->flags &= ~DWC3_EP_STALL;
2577
John Youn50c763f2016-05-31 17:49:56 -07002578 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002579 WARN_ON_ONCE(ret);
2580 }
2581}
2582
2583static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2584{
Felipe Balbic4430a22012-05-24 10:30:01 +03002585 int reg;
2586
Felipe Balbi72246da2011-08-19 18:10:58 +03002587 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2588 reg &= ~DWC3_DCTL_INITU1ENA;
2589 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2590
2591 reg &= ~DWC3_DCTL_INITU2ENA;
2592 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002593
Felipe Balbi72246da2011-08-19 18:10:58 +03002594 dwc3_disconnect_gadget(dwc);
2595
2596 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03002597 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05002598 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbifc8bb912016-05-16 13:14:48 +03002599
2600 dwc->connected = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002601}
2602
Felipe Balbi72246da2011-08-19 18:10:58 +03002603static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2604{
2605 u32 reg;
2606
Felipe Balbifc8bb912016-05-16 13:14:48 +03002607 dwc->connected = true;
2608
Felipe Balbidf62df52011-10-14 15:11:49 +03002609 /*
2610 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2611 * would cause a missing Disconnect Event if there's a
2612 * pending Setup Packet in the FIFO.
2613 *
2614 * There's no suggested workaround on the official Bug
2615 * report, which states that "unless the driver/application
2616 * is doing any special handling of a disconnect event,
2617 * there is no functional issue".
2618 *
2619 * Unfortunately, it turns out that we _do_ some special
2620 * handling of a disconnect event, namely complete all
2621 * pending transfers, notify gadget driver of the
2622 * disconnection, and so on.
2623 *
2624 * Our suggested workaround is to follow the Disconnect
2625 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06002626 * flag. Such flag gets set whenever we have a SETUP_PENDING
2627 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03002628 * same endpoint.
2629 *
2630 * Refers to:
2631 *
2632 * STAR#9000466709: RTL: Device : Disconnect event not
2633 * generated if setup packet pending in FIFO
2634 */
2635 if (dwc->revision < DWC3_REVISION_188A) {
2636 if (dwc->setup_packet_pending)
2637 dwc3_gadget_disconnect_interrupt(dwc);
2638 }
2639
Felipe Balbi8e744752014-11-06 14:27:53 +08002640 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03002641
2642 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2643 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2644 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02002645 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002646 dwc3_clear_stall_all_ep(dwc);
2647
2648 /* Reset device address to zero */
2649 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2650 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2651 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002652}
2653
Felipe Balbi72246da2011-08-19 18:10:58 +03002654static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2655{
Felipe Balbi72246da2011-08-19 18:10:58 +03002656 struct dwc3_ep *dep;
2657 int ret;
2658 u32 reg;
2659 u8 speed;
2660
Felipe Balbi72246da2011-08-19 18:10:58 +03002661 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2662 speed = reg & DWC3_DSTS_CONNECTSPD;
2663 dwc->speed = speed;
2664
John Youn5fb6fda2016-11-10 17:23:25 -08002665 /*
2666 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2667 * each time on Connect Done.
2668 *
2669 * Currently we always use the reset value. If any platform
2670 * wants to set this to a different value, we need to add a
2671 * setting and update GCTL.RAMCLKSEL here.
2672 */
Felipe Balbi72246da2011-08-19 18:10:58 +03002673
2674 switch (speed) {
John Youn2da9ad72016-05-20 16:34:26 -07002675 case DWC3_DSTS_SUPERSPEED_PLUS:
John Youn75808622016-02-05 17:09:13 -08002676 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2677 dwc->gadget.ep0->maxpacket = 512;
2678 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2679 break;
John Youn2da9ad72016-05-20 16:34:26 -07002680 case DWC3_DSTS_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03002681 /*
2682 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2683 * would cause a missing USB3 Reset event.
2684 *
2685 * In such situations, we should force a USB3 Reset
2686 * event by calling our dwc3_gadget_reset_interrupt()
2687 * routine.
2688 *
2689 * Refers to:
2690 *
2691 * STAR#9000483510: RTL: SS : USB3 reset event may
2692 * not be generated always when the link enters poll
2693 */
2694 if (dwc->revision < DWC3_REVISION_190A)
2695 dwc3_gadget_reset_interrupt(dwc);
2696
Felipe Balbi72246da2011-08-19 18:10:58 +03002697 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2698 dwc->gadget.ep0->maxpacket = 512;
2699 dwc->gadget.speed = USB_SPEED_SUPER;
2700 break;
John Youn2da9ad72016-05-20 16:34:26 -07002701 case DWC3_DSTS_HIGHSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002702 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2703 dwc->gadget.ep0->maxpacket = 64;
2704 dwc->gadget.speed = USB_SPEED_HIGH;
2705 break;
Roger Quadros9418ee12017-01-03 14:32:09 +02002706 case DWC3_DSTS_FULLSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002707 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2708 dwc->gadget.ep0->maxpacket = 64;
2709 dwc->gadget.speed = USB_SPEED_FULL;
2710 break;
John Youn2da9ad72016-05-20 16:34:26 -07002711 case DWC3_DSTS_LOWSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002712 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2713 dwc->gadget.ep0->maxpacket = 8;
2714 dwc->gadget.speed = USB_SPEED_LOW;
2715 break;
2716 }
2717
Pratyush Anand2b758352013-01-14 15:59:31 +05302718 /* Enable USB2 LPM Capability */
2719
John Younee5cd412016-02-05 17:08:45 -08002720 if ((dwc->revision > DWC3_REVISION_194A) &&
John Youn2da9ad72016-05-20 16:34:26 -07002721 (speed != DWC3_DSTS_SUPERSPEED) &&
2722 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
Pratyush Anand2b758352013-01-14 15:59:31 +05302723 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2724 reg |= DWC3_DCFG_LPM_CAP;
2725 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2726
2727 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2728 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2729
Huang Rui460d0982014-10-31 11:11:18 +08002730 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
Pratyush Anand2b758352013-01-14 15:59:31 +05302731
Huang Rui80caf7d2014-10-28 19:54:26 +08002732 /*
2733 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2734 * DCFG.LPMCap is set, core responses with an ACK and the
2735 * BESL value in the LPM token is less than or equal to LPM
2736 * NYET threshold.
2737 */
2738 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2739 && dwc->has_lpm_erratum,
Masanari Iida9165dab2016-09-17 23:44:17 +09002740 "LPM Erratum not available on dwc3 revisions < 2.40a\n");
Huang Rui80caf7d2014-10-28 19:54:26 +08002741
2742 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2743 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2744
Pratyush Anand2b758352013-01-14 15:59:31 +05302745 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06002746 } else {
2747 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2748 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2749 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05302750 }
2751
Felipe Balbi72246da2011-08-19 18:10:58 +03002752 dep = dwc->eps[0];
John Youn39ebb052016-11-09 16:36:28 -08002753 ret = __dwc3_gadget_ep_enable(dep, true, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002754 if (ret) {
2755 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2756 return;
2757 }
2758
2759 dep = dwc->eps[1];
John Youn39ebb052016-11-09 16:36:28 -08002760 ret = __dwc3_gadget_ep_enable(dep, true, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002761 if (ret) {
2762 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2763 return;
2764 }
2765
2766 /*
2767 * Configure PHY via GUSB3PIPECTLn if required.
2768 *
2769 * Update GTXFIFOSIZn
2770 *
2771 * In both cases reset values should be sufficient.
2772 */
2773}
2774
2775static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2776{
Felipe Balbi72246da2011-08-19 18:10:58 +03002777 /*
2778 * TODO take core out of low power mode when that's
2779 * implemented.
2780 */
2781
Jiebing Liad14d4e2014-12-11 13:26:29 +08002782 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2783 spin_unlock(&dwc->lock);
2784 dwc->gadget_driver->resume(&dwc->gadget);
2785 spin_lock(&dwc->lock);
2786 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002787}
2788
2789static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2790 unsigned int evtinfo)
2791{
Felipe Balbifae2b902011-10-14 13:00:30 +03002792 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002793 unsigned int pwropt;
2794
2795 /*
2796 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2797 * Hibernation mode enabled which would show up when device detects
2798 * host-initiated U3 exit.
2799 *
2800 * In that case, device will generate a Link State Change Interrupt
2801 * from U3 to RESUME which is only necessary if Hibernation is
2802 * configured in.
2803 *
2804 * There are no functional changes due to such spurious event and we
2805 * just need to ignore it.
2806 *
2807 * Refers to:
2808 *
2809 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2810 * operational mode
2811 */
2812 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2813 if ((dwc->revision < DWC3_REVISION_250A) &&
2814 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2815 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2816 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002817 return;
2818 }
2819 }
Felipe Balbifae2b902011-10-14 13:00:30 +03002820
2821 /*
2822 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2823 * on the link partner, the USB session might do multiple entry/exit
2824 * of low power states before a transfer takes place.
2825 *
2826 * Due to this problem, we might experience lower throughput. The
2827 * suggested workaround is to disable DCTL[12:9] bits if we're
2828 * transitioning from U1/U2 to U0 and enable those bits again
2829 * after a transfer completes and there are no pending transfers
2830 * on any of the enabled endpoints.
2831 *
2832 * This is the first half of that workaround.
2833 *
2834 * Refers to:
2835 *
2836 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2837 * core send LGO_Ux entering U0
2838 */
2839 if (dwc->revision < DWC3_REVISION_183A) {
2840 if (next == DWC3_LINK_STATE_U0) {
2841 u32 u1u2;
2842 u32 reg;
2843
2844 switch (dwc->link_state) {
2845 case DWC3_LINK_STATE_U1:
2846 case DWC3_LINK_STATE_U2:
2847 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2848 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2849 | DWC3_DCTL_ACCEPTU2ENA
2850 | DWC3_DCTL_INITU1ENA
2851 | DWC3_DCTL_ACCEPTU1ENA);
2852
2853 if (!dwc->u1u2)
2854 dwc->u1u2 = reg & u1u2;
2855
2856 reg &= ~u1u2;
2857
2858 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2859 break;
2860 default:
2861 /* do nothing */
2862 break;
2863 }
2864 }
2865 }
2866
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002867 switch (next) {
2868 case DWC3_LINK_STATE_U1:
2869 if (dwc->speed == USB_SPEED_SUPER)
2870 dwc3_suspend_gadget(dwc);
2871 break;
2872 case DWC3_LINK_STATE_U2:
2873 case DWC3_LINK_STATE_U3:
2874 dwc3_suspend_gadget(dwc);
2875 break;
2876 case DWC3_LINK_STATE_RESUME:
2877 dwc3_resume_gadget(dwc);
2878 break;
2879 default:
2880 /* do nothing */
2881 break;
2882 }
2883
Felipe Balbie57ebc12014-04-22 13:20:12 -05002884 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03002885}
2886
Baolin Wang72704f82016-05-16 16:43:53 +08002887static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
2888 unsigned int evtinfo)
2889{
2890 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
2891
2892 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
2893 dwc3_suspend_gadget(dwc);
2894
2895 dwc->link_state = next;
2896}
2897
Felipe Balbie1dadd32014-02-25 14:47:54 -06002898static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2899 unsigned int evtinfo)
2900{
2901 unsigned int is_ss = evtinfo & BIT(4);
2902
2903 /**
2904 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2905 * have a known issue which can cause USB CV TD.9.23 to fail
2906 * randomly.
2907 *
2908 * Because of this issue, core could generate bogus hibernation
2909 * events which SW needs to ignore.
2910 *
2911 * Refers to:
2912 *
2913 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2914 * Device Fallback from SuperSpeed
2915 */
2916 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2917 return;
2918
2919 /* enter hibernation here */
2920}
2921
Felipe Balbi72246da2011-08-19 18:10:58 +03002922static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2923 const struct dwc3_event_devt *event)
2924{
2925 switch (event->type) {
2926 case DWC3_DEVICE_EVENT_DISCONNECT:
2927 dwc3_gadget_disconnect_interrupt(dwc);
2928 break;
2929 case DWC3_DEVICE_EVENT_RESET:
2930 dwc3_gadget_reset_interrupt(dwc);
2931 break;
2932 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2933 dwc3_gadget_conndone_interrupt(dwc);
2934 break;
2935 case DWC3_DEVICE_EVENT_WAKEUP:
2936 dwc3_gadget_wakeup_interrupt(dwc);
2937 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06002938 case DWC3_DEVICE_EVENT_HIBER_REQ:
2939 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2940 "unexpected hibernation event\n"))
2941 break;
2942
2943 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2944 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002945 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2946 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2947 break;
2948 case DWC3_DEVICE_EVENT_EOPF:
Baolin Wang72704f82016-05-16 16:43:53 +08002949 /* It changed to be suspend event for version 2.30a and above */
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02002950 if (dwc->revision >= DWC3_REVISION_230A) {
Baolin Wang72704f82016-05-16 16:43:53 +08002951 /*
2952 * Ignore suspend event until the gadget enters into
2953 * USB_STATE_CONFIGURED state.
2954 */
2955 if (dwc->gadget.state >= USB_STATE_CONFIGURED)
2956 dwc3_gadget_suspend_interrupt(dwc,
2957 event->event_info);
2958 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002959 break;
2960 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi72246da2011-08-19 18:10:58 +03002961 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi72246da2011-08-19 18:10:58 +03002962 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi72246da2011-08-19 18:10:58 +03002963 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi72246da2011-08-19 18:10:58 +03002964 break;
2965 default:
Felipe Balbie9f2aa82015-01-27 13:49:28 -06002966 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03002967 }
2968}
2969
2970static void dwc3_process_event_entry(struct dwc3 *dwc,
2971 const union dwc3_event *event)
2972{
Felipe Balbi43c96be2016-09-26 13:23:34 +03002973 trace_dwc3_event(event->raw, dwc);
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002974
Felipe Balbi72246da2011-08-19 18:10:58 +03002975 /* Endpoint IRQ, handle it and return early */
2976 if (event->type.is_devspec == 0) {
2977 /* depevt */
2978 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2979 }
2980
2981 switch (event->type.type) {
2982 case DWC3_EVENT_TYPE_DEV:
2983 dwc3_gadget_interrupt(dwc, &event->devt);
2984 break;
2985 /* REVISIT what to do with Carkit and I2C events ? */
2986 default:
2987 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2988 }
2989}
2990
Felipe Balbidea520a2016-03-30 09:39:34 +03002991static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbif42f2442013-06-12 21:25:08 +03002992{
Felipe Balbidea520a2016-03-30 09:39:34 +03002993 struct dwc3 *dwc = evt->dwc;
Felipe Balbif42f2442013-06-12 21:25:08 +03002994 irqreturn_t ret = IRQ_NONE;
2995 int left;
2996 u32 reg;
2997
Felipe Balbif42f2442013-06-12 21:25:08 +03002998 left = evt->count;
2999
3000 if (!(evt->flags & DWC3_EVENT_PENDING))
3001 return IRQ_NONE;
3002
3003 while (left > 0) {
3004 union dwc3_event event;
3005
John Younebbb2d52016-11-15 13:07:02 +02003006 event.raw = *(u32 *) (evt->cache + evt->lpos);
Felipe Balbif42f2442013-06-12 21:25:08 +03003007
3008 dwc3_process_event_entry(dwc, &event);
3009
3010 /*
3011 * FIXME we wrap around correctly to the next entry as
3012 * almost all entries are 4 bytes in size. There is one
3013 * entry which has 12 bytes which is a regular entry
3014 * followed by 8 bytes data. ATM I don't know how
3015 * things are organized if we get next to the a
3016 * boundary so I worry about that once we try to handle
3017 * that.
3018 */
Felipe Balbicaefe6c2016-11-15 13:05:23 +02003019 evt->lpos = (evt->lpos + 4) % evt->length;
Felipe Balbif42f2442013-06-12 21:25:08 +03003020 left -= 4;
Felipe Balbif42f2442013-06-12 21:25:08 +03003021 }
3022
3023 evt->count = 0;
3024 evt->flags &= ~DWC3_EVENT_PENDING;
3025 ret = IRQ_HANDLED;
3026
3027 /* Unmask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003028 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbif42f2442013-06-12 21:25:08 +03003029 reg &= ~DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003030 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbif42f2442013-06-12 21:25:08 +03003031
John Youncf40b862016-11-14 12:32:43 -08003032 if (dwc->imod_interval) {
3033 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
3034 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
3035 }
3036
Felipe Balbif42f2442013-06-12 21:25:08 +03003037 return ret;
3038}
3039
Felipe Balbidea520a2016-03-30 09:39:34 +03003040static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
Felipe Balbib15a7622011-06-30 16:57:15 +03003041{
Felipe Balbidea520a2016-03-30 09:39:34 +03003042 struct dwc3_event_buffer *evt = _evt;
3043 struct dwc3 *dwc = evt->dwc;
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05003044 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03003045 irqreturn_t ret = IRQ_NONE;
Felipe Balbib15a7622011-06-30 16:57:15 +03003046
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05003047 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbidea520a2016-03-30 09:39:34 +03003048 ret = dwc3_process_event_buf(evt);
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05003049 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03003050
3051 return ret;
3052}
3053
Felipe Balbidea520a2016-03-30 09:39:34 +03003054static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03003055{
Felipe Balbidea520a2016-03-30 09:39:34 +03003056 struct dwc3 *dwc = evt->dwc;
John Younebbb2d52016-11-15 13:07:02 +02003057 u32 amount;
Felipe Balbi72246da2011-08-19 18:10:58 +03003058 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03003059 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03003060
Felipe Balbifc8bb912016-05-16 13:14:48 +03003061 if (pm_runtime_suspended(dwc->dev)) {
3062 pm_runtime_get(dwc->dev);
3063 disable_irq_nosync(dwc->irq_gadget);
3064 dwc->pending_events = true;
3065 return IRQ_HANDLED;
3066 }
3067
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003068 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
Felipe Balbi72246da2011-08-19 18:10:58 +03003069 count &= DWC3_GEVNTCOUNT_MASK;
3070 if (!count)
3071 return IRQ_NONE;
3072
Felipe Balbib15a7622011-06-30 16:57:15 +03003073 evt->count = count;
3074 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03003075
Felipe Balbie8adfc32013-06-12 21:11:14 +03003076 /* Mask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003077 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbie8adfc32013-06-12 21:11:14 +03003078 reg |= DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003079 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbie8adfc32013-06-12 21:11:14 +03003080
John Younebbb2d52016-11-15 13:07:02 +02003081 amount = min(count, evt->length - evt->lpos);
3082 memcpy(evt->cache + evt->lpos, evt->buf + evt->lpos, amount);
3083
3084 if (amount < count)
3085 memcpy(evt->cache, evt->buf, count - amount);
3086
John Youn65aca322016-11-15 13:08:59 +02003087 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), count);
3088
Felipe Balbib15a7622011-06-30 16:57:15 +03003089 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03003090}
3091
Felipe Balbidea520a2016-03-30 09:39:34 +03003092static irqreturn_t dwc3_interrupt(int irq, void *_evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03003093{
Felipe Balbidea520a2016-03-30 09:39:34 +03003094 struct dwc3_event_buffer *evt = _evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03003095
Felipe Balbidea520a2016-03-30 09:39:34 +03003096 return dwc3_check_event_buf(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +03003097}
3098
Felipe Balbi6db38122016-10-03 11:27:01 +03003099static int dwc3_gadget_get_irq(struct dwc3 *dwc)
3100{
3101 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
3102 int irq;
3103
3104 irq = platform_get_irq_byname(dwc3_pdev, "peripheral");
3105 if (irq > 0)
3106 goto out;
3107
3108 if (irq == -EPROBE_DEFER)
3109 goto out;
3110
3111 irq = platform_get_irq_byname(dwc3_pdev, "dwc_usb3");
3112 if (irq > 0)
3113 goto out;
3114
3115 if (irq == -EPROBE_DEFER)
3116 goto out;
3117
3118 irq = platform_get_irq(dwc3_pdev, 0);
3119 if (irq > 0)
3120 goto out;
3121
3122 if (irq != -EPROBE_DEFER)
3123 dev_err(dwc->dev, "missing peripheral IRQ\n");
3124
3125 if (!irq)
3126 irq = -EINVAL;
3127
3128out:
3129 return irq;
3130}
3131
Felipe Balbi72246da2011-08-19 18:10:58 +03003132/**
3133 * dwc3_gadget_init - Initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08003134 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03003135 *
3136 * Returns 0 on success otherwise negative errno.
3137 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05003138int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03003139{
Felipe Balbi6db38122016-10-03 11:27:01 +03003140 int ret;
3141 int irq;
Roger Quadros9522def2016-06-10 14:48:38 +03003142
Felipe Balbi6db38122016-10-03 11:27:01 +03003143 irq = dwc3_gadget_get_irq(dwc);
3144 if (irq < 0) {
3145 ret = irq;
3146 goto err0;
Roger Quadros9522def2016-06-10 14:48:38 +03003147 }
3148
3149 dwc->irq_gadget = irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03003150
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303151 dwc->ctrl_req = dma_alloc_coherent(dwc->sysdev, sizeof(*dwc->ctrl_req),
Felipe Balbi72246da2011-08-19 18:10:58 +03003152 &dwc->ctrl_req_addr, GFP_KERNEL);
3153 if (!dwc->ctrl_req) {
3154 dev_err(dwc->dev, "failed to allocate ctrl request\n");
3155 ret = -ENOMEM;
3156 goto err0;
3157 }
3158
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303159 dwc->ep0_trb = dma_alloc_coherent(dwc->sysdev,
3160 sizeof(*dwc->ep0_trb) * 2,
3161 &dwc->ep0_trb_addr, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03003162 if (!dwc->ep0_trb) {
3163 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
3164 ret = -ENOMEM;
3165 goto err1;
3166 }
3167
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003168 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03003169 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03003170 ret = -ENOMEM;
3171 goto err2;
3172 }
3173
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303174 dwc->ep0_bounce = dma_alloc_coherent(dwc->sysdev,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003175 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
3176 GFP_KERNEL);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003177 if (!dwc->ep0_bounce) {
3178 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
3179 ret = -ENOMEM;
3180 goto err3;
3181 }
3182
Felipe Balbi04c03d12015-12-02 10:06:45 -06003183 dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
3184 if (!dwc->zlp_buf) {
3185 ret = -ENOMEM;
3186 goto err4;
3187 }
3188
Felipe Balbi905dc042017-01-05 14:46:52 +02003189 dwc->bounce = dma_alloc_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE,
3190 &dwc->bounce_addr, GFP_KERNEL);
3191 if (!dwc->bounce) {
3192 ret = -ENOMEM;
3193 goto err5;
3194 }
3195
Baolin Wangbb014732016-10-14 17:11:33 +08003196 init_completion(&dwc->ep0_in_setup);
3197
Felipe Balbi72246da2011-08-19 18:10:58 +03003198 dwc->gadget.ops = &dwc3_gadget_ops;
Felipe Balbi72246da2011-08-19 18:10:58 +03003199 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02003200 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03003201 dwc->gadget.name = "dwc3-gadget";
Jianqiang Tang6a4290c2016-01-20 14:09:39 +08003202 dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
Felipe Balbi72246da2011-08-19 18:10:58 +03003203
3204 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003205 * FIXME We might be setting max_speed to <SUPER, however versions
3206 * <2.20a of dwc3 have an issue with metastability (documented
3207 * elsewhere in this driver) which tells us we can't set max speed to
3208 * anything lower than SUPER.
3209 *
3210 * Because gadget.max_speed is only used by composite.c and function
3211 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
3212 * to happen so we avoid sending SuperSpeed Capability descriptor
3213 * together with our BOS descriptor as that could confuse host into
3214 * thinking we can handle super speed.
3215 *
3216 * Note that, in fact, we won't even support GetBOS requests when speed
3217 * is less than super speed because we don't have means, yet, to tell
3218 * composite.c that we are USB 2.0 + LPM ECN.
3219 */
3220 if (dwc->revision < DWC3_REVISION_220A)
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02003221 dev_info(dwc->dev, "changing max_speed on rev %08x\n",
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003222 dwc->revision);
3223
3224 dwc->gadget.max_speed = dwc->maximum_speed;
3225
3226 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03003227 * REVISIT: Here we should clear all pending IRQs to be
3228 * sure we're starting from a well known location.
3229 */
3230
3231 ret = dwc3_gadget_init_endpoints(dwc);
3232 if (ret)
Felipe Balbi905dc042017-01-05 14:46:52 +02003233 goto err6;
Felipe Balbi72246da2011-08-19 18:10:58 +03003234
Felipe Balbi72246da2011-08-19 18:10:58 +03003235 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
3236 if (ret) {
3237 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbi905dc042017-01-05 14:46:52 +02003238 goto err6;
Felipe Balbi72246da2011-08-19 18:10:58 +03003239 }
3240
3241 return 0;
Felipe Balbi905dc042017-01-05 14:46:52 +02003242err6:
3243 dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
3244 dwc->bounce_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03003245
Felipe Balbi04c03d12015-12-02 10:06:45 -06003246err5:
3247 kfree(dwc->zlp_buf);
3248
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003249err4:
David Cohene1f80462013-09-11 17:42:47 -07003250 dwc3_gadget_free_endpoints(dwc);
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303251 dma_free_coherent(dwc->sysdev, DWC3_EP0_BOUNCE_SIZE,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003252 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003253
Felipe Balbi72246da2011-08-19 18:10:58 +03003254err3:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003255 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003256
3257err2:
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303258 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003259 dwc->ep0_trb, dwc->ep0_trb_addr);
3260
3261err1:
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303262 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ctrl_req),
Felipe Balbi72246da2011-08-19 18:10:58 +03003263 dwc->ctrl_req, dwc->ctrl_req_addr);
3264
3265err0:
3266 return ret;
3267}
3268
Felipe Balbi7415f172012-04-30 14:56:33 +03003269/* -------------------------------------------------------------------------- */
3270
Felipe Balbi72246da2011-08-19 18:10:58 +03003271void dwc3_gadget_exit(struct dwc3 *dwc)
3272{
Felipe Balbi72246da2011-08-19 18:10:58 +03003273 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03003274
Felipe Balbi72246da2011-08-19 18:10:58 +03003275 dwc3_gadget_free_endpoints(dwc);
3276
Felipe Balbi905dc042017-01-05 14:46:52 +02003277 dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
3278 dwc->bounce_addr);
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303279 dma_free_coherent(dwc->sysdev, DWC3_EP0_BOUNCE_SIZE,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003280 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003281
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003282 kfree(dwc->setup_buf);
Felipe Balbi04c03d12015-12-02 10:06:45 -06003283 kfree(dwc->zlp_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003284
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303285 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003286 dwc->ep0_trb, dwc->ep0_trb_addr);
3287
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303288 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ctrl_req),
Felipe Balbi72246da2011-08-19 18:10:58 +03003289 dwc->ctrl_req, dwc->ctrl_req_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03003290}
Felipe Balbi7415f172012-04-30 14:56:33 +03003291
Felipe Balbi0b0231a2014-10-07 10:19:23 -05003292int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03003293{
Roger Quadros9772b472016-04-12 11:33:29 +03003294 if (!dwc->gadget_driver)
3295 return 0;
3296
Roger Quadros1551e352017-02-15 14:16:26 +02003297 dwc3_gadget_run_stop(dwc, false, false);
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003298 dwc3_disconnect_gadget(dwc);
3299 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003300
3301 return 0;
3302}
3303
3304int dwc3_gadget_resume(struct dwc3 *dwc)
3305{
Felipe Balbi7415f172012-04-30 14:56:33 +03003306 int ret;
3307
Roger Quadros9772b472016-04-12 11:33:29 +03003308 if (!dwc->gadget_driver)
3309 return 0;
3310
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003311 ret = __dwc3_gadget_start(dwc);
3312 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003313 goto err0;
3314
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003315 ret = dwc3_gadget_run_stop(dwc, true, false);
3316 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003317 goto err1;
3318
Felipe Balbi7415f172012-04-30 14:56:33 +03003319 return 0;
3320
3321err1:
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003322 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003323
3324err0:
3325 return ret;
3326}
Felipe Balbifc8bb912016-05-16 13:14:48 +03003327
3328void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3329{
3330 if (dwc->pending_events) {
3331 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3332 dwc->pending_events = false;
3333 enable_irq(dwc->irq_gadget);
3334 }
3335}