blob: 70a8ff1112bbc41a285f9525cc6c0489af1642eb [file] [log] [blame]
Greg Kroah-Hartman5fd54ac2017-11-03 11:28:30 +01001// SPDX-License-Identifier: GPL-2.0
Felipe Balbibfad65e2017-04-19 14:59:27 +03002/*
Felipe Balbi72246da2011-08-19 18:10:58 +03003 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
4 *
5 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03006 *
7 * Authors: Felipe Balbi <balbi@ti.com>,
8 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
Felipe Balbi72246da2011-08-19 18:10:58 +03009 */
10
11#include <linux/kernel.h>
12#include <linux/delay.h>
13#include <linux/slab.h>
14#include <linux/spinlock.h>
15#include <linux/platform_device.h>
16#include <linux/pm_runtime.h>
17#include <linux/interrupt.h>
18#include <linux/io.h>
19#include <linux/list.h>
20#include <linux/dma-mapping.h>
21
22#include <linux/usb/ch9.h>
23#include <linux/usb/gadget.h>
24
Felipe Balbi80977dc2014-08-19 16:37:22 -050025#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030026#include "core.h"
27#include "gadget.h"
28#include "io.h"
29
Felipe Balbif62afb42018-04-11 10:34:34 +030030#define DWC3_ALIGN_FRAME(d) (((d)->frame_number + (d)->interval) \
31 & ~((d)->interval - 1))
32
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020033/**
Felipe Balbibfad65e2017-04-19 14:59:27 +030034 * dwc3_gadget_set_test_mode - enables usb2 test modes
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020035 * @dwc: pointer to our context structure
36 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
37 *
Felipe Balbibfad65e2017-04-19 14:59:27 +030038 * Caller should take care of locking. This function will return 0 on
39 * success or -EINVAL if wrong Test Selector is passed.
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020040 */
41int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
42{
43 u32 reg;
44
45 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
46 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
47
48 switch (mode) {
49 case TEST_J:
50 case TEST_K:
51 case TEST_SE0_NAK:
52 case TEST_PACKET:
53 case TEST_FORCE_EN:
54 reg |= mode << 1;
55 break;
56 default:
57 return -EINVAL;
58 }
59
60 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
61
62 return 0;
63}
64
Felipe Balbi8598bde2012-01-02 18:55:57 +020065/**
Felipe Balbibfad65e2017-04-19 14:59:27 +030066 * dwc3_gadget_get_link_state - gets current state of usb link
Paul Zimmerman911f1f82012-04-27 13:35:15 +030067 * @dwc: pointer to our context structure
68 *
69 * Caller should take care of locking. This function will
70 * return the link state on success (>= 0) or -ETIMEDOUT.
71 */
72int dwc3_gadget_get_link_state(struct dwc3 *dwc)
73{
74 u32 reg;
75
76 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
77
78 return DWC3_DSTS_USBLNKST(reg);
79}
80
81/**
Felipe Balbibfad65e2017-04-19 14:59:27 +030082 * dwc3_gadget_set_link_state - sets usb link to a particular state
Felipe Balbi8598bde2012-01-02 18:55:57 +020083 * @dwc: pointer to our context structure
84 * @state: the state to put link into
85 *
86 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080087 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 */
89int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
90{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080091 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020092 u32 reg;
93
Paul Zimmerman802fde92012-04-27 13:10:52 +030094 /*
95 * Wait until device controller is ready. Only applies to 1.94a and
96 * later RTL.
97 */
98 if (dwc->revision >= DWC3_REVISION_194A) {
99 while (--retries) {
100 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
101 if (reg & DWC3_DSTS_DCNRD)
102 udelay(5);
103 else
104 break;
105 }
106
107 if (retries <= 0)
108 return -ETIMEDOUT;
109 }
110
Felipe Balbi8598bde2012-01-02 18:55:57 +0200111 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
112 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
113
114 /* set requested state */
115 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
116 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
117
Paul Zimmerman802fde92012-04-27 13:10:52 +0300118 /*
119 * The following code is racy when called from dwc3_gadget_wakeup,
120 * and is not needed, at least on newer versions
121 */
122 if (dwc->revision >= DWC3_REVISION_194A)
123 return 0;
124
Felipe Balbi8598bde2012-01-02 18:55:57 +0200125 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300126 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200127 while (--retries) {
128 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
129
Felipe Balbi8598bde2012-01-02 18:55:57 +0200130 if (DWC3_DSTS_USBLNKST(reg) == state)
131 return 0;
132
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800133 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200134 }
135
Felipe Balbi8598bde2012-01-02 18:55:57 +0200136 return -ETIMEDOUT;
137}
138
John Youndca01192016-05-19 17:26:05 -0700139/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300140 * dwc3_ep_inc_trb - increment a trb index.
141 * @index: Pointer to the TRB index to increment.
John Youndca01192016-05-19 17:26:05 -0700142 *
143 * The index should never point to the link TRB. After incrementing,
144 * if it is point to the link TRB, wrap around to the beginning. The
145 * link TRB is always at the last TRB entry.
146 */
147static void dwc3_ep_inc_trb(u8 *index)
148{
149 (*index)++;
150 if (*index == (DWC3_TRB_NUM - 1))
151 *index = 0;
152}
153
Felipe Balbibfad65e2017-04-19 14:59:27 +0300154/**
155 * dwc3_ep_inc_enq - increment endpoint's enqueue pointer
156 * @dep: The endpoint whose enqueue pointer we're incrementing
157 */
Felipe Balbief966b92016-04-05 13:09:51 +0300158static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200159{
John Youndca01192016-05-19 17:26:05 -0700160 dwc3_ep_inc_trb(&dep->trb_enqueue);
Felipe Balbief966b92016-04-05 13:09:51 +0300161}
Felipe Balbi457e84b2012-01-18 18:04:09 +0200162
Felipe Balbibfad65e2017-04-19 14:59:27 +0300163/**
164 * dwc3_ep_inc_deq - increment endpoint's dequeue pointer
165 * @dep: The endpoint whose enqueue pointer we're incrementing
166 */
Felipe Balbief966b92016-04-05 13:09:51 +0300167static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
168{
John Youndca01192016-05-19 17:26:05 -0700169 dwc3_ep_inc_trb(&dep->trb_dequeue);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200170}
171
Wei Yongjun69102512018-03-29 02:20:10 +0000172static void dwc3_gadget_del_and_unmap_request(struct dwc3_ep *dep,
Felipe Balbic91815b2018-03-26 13:14:47 +0300173 struct dwc3_request *req, int status)
174{
175 struct dwc3 *dwc = dep->dwc;
176
177 req->started = false;
178 list_del(&req->list);
179 req->remaining = 0;
180
181 if (req->request.status == -EINPROGRESS)
182 req->request.status = status;
183
184 if (req->trb)
185 usb_gadget_unmap_request_by_dev(dwc->sysdev,
186 &req->request, req->direction);
187
188 req->trb = NULL;
189 trace_dwc3_gadget_giveback(req);
190
191 if (dep->number > 1)
192 pm_runtime_put(dwc->dev);
193}
194
Felipe Balbibfad65e2017-04-19 14:59:27 +0300195/**
196 * dwc3_gadget_giveback - call struct usb_request's ->complete callback
197 * @dep: The endpoint to whom the request belongs to
198 * @req: The request we're giving back
199 * @status: completion code for the request
200 *
201 * Must be called with controller's lock held and interrupts disabled. This
202 * function will unmap @req and call its ->complete() callback to notify upper
203 * layers that it has completed.
204 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300205void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
206 int status)
207{
208 struct dwc3 *dwc = dep->dwc;
209
Felipe Balbic91815b2018-03-26 13:14:47 +0300210 dwc3_gadget_del_and_unmap_request(dep, req, status);
Felipe Balbi72246da2011-08-19 18:10:58 +0300211
212 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200213 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300214 spin_lock(&dwc->lock);
215}
216
Felipe Balbibfad65e2017-04-19 14:59:27 +0300217/**
218 * dwc3_send_gadget_generic_command - issue a generic command for the controller
219 * @dwc: pointer to the controller context
220 * @cmd: the command to be issued
221 * @param: command parameter
222 *
223 * Caller should take care of locking. Issue @cmd with a given @param to @dwc
224 * and wait for its completion.
225 */
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500226int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300227{
228 u32 timeout = 500;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300229 int status = 0;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300230 int ret = 0;
Felipe Balbib09bb642012-04-24 16:19:11 +0300231 u32 reg;
232
233 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
234 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
235
236 do {
237 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
238 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi71f7e702016-05-23 14:16:19 +0300239 status = DWC3_DGCMD_STATUS(reg);
240 if (status)
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300241 ret = -EINVAL;
242 break;
Felipe Balbib09bb642012-04-24 16:19:11 +0300243 }
Janusz Dziedzice3aee482016-11-09 11:01:33 +0100244 } while (--timeout);
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300245
246 if (!timeout) {
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300247 ret = -ETIMEDOUT;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300248 status = -ETIMEDOUT;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300249 }
250
Felipe Balbi71f7e702016-05-23 14:16:19 +0300251 trace_dwc3_gadget_generic_cmd(cmd, param, status);
252
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300253 return ret;
Felipe Balbib09bb642012-04-24 16:19:11 +0300254}
255
Felipe Balbic36d8e92016-04-04 12:46:33 +0300256static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
257
Felipe Balbibfad65e2017-04-19 14:59:27 +0300258/**
259 * dwc3_send_gadget_ep_cmd - issue an endpoint command
260 * @dep: the endpoint to which the command is going to be issued
261 * @cmd: the command to be issued
262 * @params: parameters to the command
263 *
264 * Caller should handle locking. This function will issue @cmd with given
265 * @params to @dep and wait for its completion.
266 */
Felipe Balbi2cd47182016-04-12 16:42:43 +0300267int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
268 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi72246da2011-08-19 18:10:58 +0300269{
Felipe Balbi8897a762016-09-22 10:56:08 +0300270 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Felipe Balbi2cd47182016-04-12 16:42:43 +0300271 struct dwc3 *dwc = dep->dwc;
Vincent Pelletier8722e092017-11-30 15:31:06 +0000272 u32 timeout = 1000;
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700273 u32 saved_config = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300274 u32 reg;
275
Felipe Balbi0933df12016-05-23 14:02:33 +0300276 int cmd_status = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300277 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300278
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300279 /*
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700280 * When operating in USB 2.0 speeds (HS/FS), if GUSB2PHYCFG.ENBLSLPM or
281 * GUSB2PHYCFG.SUSPHY is set, it must be cleared before issuing an
282 * endpoint command.
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300283 *
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700284 * Save and clear both GUSB2PHYCFG.ENBLSLPM and GUSB2PHYCFG.SUSPHY
285 * settings. Restore them after the command is completed.
286 *
287 * DWC_usb3 3.30a and DWC_usb31 1.90a programming guide section 3.2.2
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300288 */
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300289 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
290 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
291 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700292 saved_config |= DWC3_GUSB2PHYCFG_SUSPHY;
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300293 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300294 }
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700295
296 if (reg & DWC3_GUSB2PHYCFG_ENBLSLPM) {
297 saved_config |= DWC3_GUSB2PHYCFG_ENBLSLPM;
298 reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
299 }
300
301 if (saved_config)
302 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300303 }
304
Felipe Balbi59999142016-09-22 12:25:28 +0300305 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
Felipe Balbic36d8e92016-04-04 12:46:33 +0300306 int needs_wakeup;
307
308 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
309 dwc->link_state == DWC3_LINK_STATE_U2 ||
310 dwc->link_state == DWC3_LINK_STATE_U3);
311
312 if (unlikely(needs_wakeup)) {
313 ret = __dwc3_gadget_wakeup(dwc);
314 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
315 ret);
316 }
317 }
318
Felipe Balbi2eb88012016-04-12 16:53:39 +0300319 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
320 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
321 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300322
Felipe Balbi8897a762016-09-22 10:56:08 +0300323 /*
324 * Synopsys Databook 2.60a states in section 6.3.2.5.6 of that if we're
325 * not relying on XferNotReady, we can make use of a special "No
326 * Response Update Transfer" command where we should clear both CmdAct
327 * and CmdIOC bits.
328 *
329 * With this, we don't need to wait for command completion and can
330 * straight away issue further commands to the endpoint.
331 *
332 * NOTICE: We're making an assumption that control endpoints will never
333 * make use of Update Transfer command. This is a safe assumption
334 * because we can never have more than one request at a time with
335 * Control Endpoints. If anybody changes that assumption, this chunk
336 * needs to be updated accordingly.
337 */
338 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_UPDATETRANSFER &&
339 !usb_endpoint_xfer_isoc(desc))
340 cmd &= ~(DWC3_DEPCMD_CMDIOC | DWC3_DEPCMD_CMDACT);
341 else
342 cmd |= DWC3_DEPCMD_CMDACT;
343
344 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd);
Felipe Balbi72246da2011-08-19 18:10:58 +0300345 do {
Felipe Balbi2eb88012016-04-12 16:53:39 +0300346 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
Felipe Balbi72246da2011-08-19 18:10:58 +0300347 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi0933df12016-05-23 14:02:33 +0300348 cmd_status = DWC3_DEPCMD_STATUS(reg);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000349
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000350 switch (cmd_status) {
351 case 0:
352 ret = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300353 break;
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000354 case DEPEVT_TRANSFER_NO_RESOURCE:
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000355 ret = -EINVAL;
356 break;
357 case DEPEVT_TRANSFER_BUS_EXPIRY:
358 /*
359 * SW issues START TRANSFER command to
360 * isochronous ep with future frame interval. If
361 * future interval time has already passed when
362 * core receives the command, it will respond
363 * with an error status of 'Bus Expiry'.
364 *
365 * Instead of always returning -EINVAL, let's
366 * give a hint to the gadget driver that this is
367 * the case by returning -EAGAIN.
368 */
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000369 ret = -EAGAIN;
370 break;
371 default:
372 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
373 }
374
Felipe Balbic0ca3242016-04-04 09:11:51 +0300375 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300376 }
Felipe Balbif6bb2252016-05-23 13:53:34 +0300377 } while (--timeout);
Felipe Balbi72246da2011-08-19 18:10:58 +0300378
Felipe Balbif6bb2252016-05-23 13:53:34 +0300379 if (timeout == 0) {
Felipe Balbif6bb2252016-05-23 13:53:34 +0300380 ret = -ETIMEDOUT;
Felipe Balbi0933df12016-05-23 14:02:33 +0300381 cmd_status = -ETIMEDOUT;
Felipe Balbif6bb2252016-05-23 13:53:34 +0300382 }
Felipe Balbic0ca3242016-04-04 09:11:51 +0300383
Felipe Balbi0933df12016-05-23 14:02:33 +0300384 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
385
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +0300386 if (ret == 0) {
387 switch (DWC3_DEPCMD_CMD(cmd)) {
388 case DWC3_DEPCMD_STARTTRANSFER:
389 dep->flags |= DWC3_EP_TRANSFER_STARTED;
Felipe Balbid7ca7e12018-04-11 12:58:46 +0300390 dwc3_gadget_ep_get_transfer_index(dep);
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +0300391 break;
392 case DWC3_DEPCMD_ENDTRANSFER:
393 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
394 break;
395 default:
396 /* nothing */
397 break;
398 }
399 }
400
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700401 if (saved_config) {
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300402 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700403 reg |= saved_config;
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300404 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
405 }
406
Felipe Balbic0ca3242016-04-04 09:11:51 +0300407 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300408}
409
John Youn50c763f2016-05-31 17:49:56 -0700410static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
411{
412 struct dwc3 *dwc = dep->dwc;
413 struct dwc3_gadget_ep_cmd_params params;
414 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
415
416 /*
417 * As of core revision 2.60a the recommended programming model
418 * is to set the ClearPendIN bit when issuing a Clear Stall EP
419 * command for IN endpoints. This is to prevent an issue where
420 * some (non-compliant) hosts may not send ACK TPs for pending
421 * IN transfers due to a mishandled error condition. Synopsys
422 * STAR 9000614252.
423 */
Lu Baolu5e6c88d2016-09-09 12:51:27 +0800424 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A) &&
425 (dwc->gadget.speed >= USB_SPEED_SUPER))
John Youn50c763f2016-05-31 17:49:56 -0700426 cmd |= DWC3_DEPCMD_CLEARPENDIN;
427
428 memset(&params, 0, sizeof(params));
429
Felipe Balbi2cd47182016-04-12 16:42:43 +0300430 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Youn50c763f2016-05-31 17:49:56 -0700431}
432
Felipe Balbi72246da2011-08-19 18:10:58 +0300433static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200434 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300435{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300436 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300437
438 return dep->trb_pool_dma + offset;
439}
440
441static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
442{
443 struct dwc3 *dwc = dep->dwc;
444
445 if (dep->trb_pool)
446 return 0;
447
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530448 dep->trb_pool = dma_alloc_coherent(dwc->sysdev,
Felipe Balbi72246da2011-08-19 18:10:58 +0300449 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
450 &dep->trb_pool_dma, GFP_KERNEL);
451 if (!dep->trb_pool) {
452 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
453 dep->name);
454 return -ENOMEM;
455 }
456
457 return 0;
458}
459
460static void dwc3_free_trb_pool(struct dwc3_ep *dep)
461{
462 struct dwc3 *dwc = dep->dwc;
463
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530464 dma_free_coherent(dwc->sysdev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
Felipe Balbi72246da2011-08-19 18:10:58 +0300465 dep->trb_pool, dep->trb_pool_dma);
466
467 dep->trb_pool = NULL;
468 dep->trb_pool_dma = 0;
469}
470
Felipe Balbi20d1d432018-04-09 12:49:02 +0300471static int dwc3_gadget_set_xfer_resource(struct dwc3_ep *dep)
472{
473 struct dwc3_gadget_ep_cmd_params params;
474
475 memset(&params, 0x00, sizeof(params));
476
477 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
478
479 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
480 &params);
481}
John Younc4509602016-02-16 20:10:53 -0800482
483/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300484 * dwc3_gadget_start_config - configure ep resources
John Younc4509602016-02-16 20:10:53 -0800485 * @dep: endpoint that is being enabled
486 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300487 * Issue a %DWC3_DEPCMD_DEPSTARTCFG command to @dep. After the command's
488 * completion, it will set Transfer Resource for all available endpoints.
John Younc4509602016-02-16 20:10:53 -0800489 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300490 * The assignment of transfer resources cannot perfectly follow the data book
491 * due to the fact that the controller driver does not have all knowledge of the
492 * configuration in advance. It is given this information piecemeal by the
493 * composite gadget framework after every SET_CONFIGURATION and
494 * SET_INTERFACE. Trying to follow the databook programming model in this
495 * scenario can cause errors. For two reasons:
John Younc4509602016-02-16 20:10:53 -0800496 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300497 * 1) The databook says to do %DWC3_DEPCMD_DEPSTARTCFG for every
498 * %USB_REQ_SET_CONFIGURATION and %USB_REQ_SET_INTERFACE (8.1.5). This is
499 * incorrect in the scenario of multiple interfaces.
500 *
501 * 2) The databook does not mention doing more %DWC3_DEPCMD_DEPXFERCFG for new
John Younc4509602016-02-16 20:10:53 -0800502 * endpoint on alt setting (8.1.6).
503 *
504 * The following simplified method is used instead:
505 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300506 * All hardware endpoints can be assigned a transfer resource and this setting
507 * will stay persistent until either a core reset or hibernation. So whenever we
508 * do a %DWC3_DEPCMD_DEPSTARTCFG(0) we can go ahead and do
509 * %DWC3_DEPCMD_DEPXFERCFG for every hardware endpoint as well. We are
John Younc4509602016-02-16 20:10:53 -0800510 * guaranteed that there are as many transfer resources as endpoints.
511 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300512 * This function is called for each endpoint when it is being enabled but is
513 * triggered only when called for EP0-out, which always happens first, and which
514 * should only happen in one of the above conditions.
John Younc4509602016-02-16 20:10:53 -0800515 */
Felipe Balbib07c2db2018-04-09 12:46:47 +0300516static int dwc3_gadget_start_config(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300517{
518 struct dwc3_gadget_ep_cmd_params params;
Felipe Balbib07c2db2018-04-09 12:46:47 +0300519 struct dwc3 *dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300520 u32 cmd;
John Younc4509602016-02-16 20:10:53 -0800521 int i;
522 int ret;
523
524 if (dep->number)
525 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300526
527 memset(&params, 0x00, sizeof(params));
John Younc4509602016-02-16 20:10:53 -0800528 cmd = DWC3_DEPCMD_DEPSTARTCFG;
Felipe Balbib07c2db2018-04-09 12:46:47 +0300529 dwc = dep->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300530
Felipe Balbi2cd47182016-04-12 16:42:43 +0300531 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Younc4509602016-02-16 20:10:53 -0800532 if (ret)
533 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300534
John Younc4509602016-02-16 20:10:53 -0800535 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
536 struct dwc3_ep *dep = dwc->eps[i];
537
538 if (!dep)
539 continue;
540
Felipe Balbib07c2db2018-04-09 12:46:47 +0300541 ret = dwc3_gadget_set_xfer_resource(dep);
John Younc4509602016-02-16 20:10:53 -0800542 if (ret)
543 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300544 }
545
546 return 0;
547}
548
Felipe Balbib07c2db2018-04-09 12:46:47 +0300549static int dwc3_gadget_set_ep_config(struct dwc3_ep *dep, unsigned int action)
Felipe Balbi72246da2011-08-19 18:10:58 +0300550{
John Youn39ebb052016-11-09 16:36:28 -0800551 const struct usb_ss_ep_comp_descriptor *comp_desc;
552 const struct usb_endpoint_descriptor *desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300553 struct dwc3_gadget_ep_cmd_params params;
Felipe Balbib07c2db2018-04-09 12:46:47 +0300554 struct dwc3 *dwc = dep->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300555
John Youn39ebb052016-11-09 16:36:28 -0800556 comp_desc = dep->endpoint.comp_desc;
557 desc = dep->endpoint.desc;
558
Felipe Balbi72246da2011-08-19 18:10:58 +0300559 memset(&params, 0x00, sizeof(params));
560
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300561 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900562 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
563
564 /* Burst size is only needed in SuperSpeed mode */
John Younee5cd412016-02-05 17:08:45 -0800565 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
Felipe Balbi676e3492016-04-26 10:49:07 +0300566 u32 burst = dep->endpoint.maxburst;
Felipe Balbi676e3492016-04-26 10:49:07 +0300567 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
Chanho Parkd2e9a132012-08-31 16:54:07 +0900568 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300569
Felipe Balbia2d23f02018-04-09 12:40:48 +0300570 params.param0 |= action;
571 if (action == DWC3_DEPCFG_ACTION_RESTORE)
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600572 params.param2 |= dep->saved_state;
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600573
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300574 if (usb_endpoint_xfer_control(desc))
575 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
Felipe Balbi13fa2e62016-05-30 13:40:00 +0300576
577 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
578 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300579
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200580 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300581 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
582 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300583 dep->stream_capable = true;
584 }
585
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500586 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300587 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300588
589 /*
590 * We are doing 1:1 mapping for endpoints, meaning
591 * Physical Endpoints 2 maps to Logical Endpoint 2 and
592 * so on. We consider the direction bit as part of the physical
593 * endpoint number. So USB endpoint 0x81 is 0x03.
594 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300595 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300596
597 /*
598 * We must use the lower 16 TX FIFOs even though
599 * HW might have more
600 */
601 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300602 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300603
604 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300605 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300606 dep->interval = 1 << (desc->bInterval - 1);
607 }
608
Felipe Balbi2cd47182016-04-12 16:42:43 +0300609 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300610}
611
Felipe Balbi72246da2011-08-19 18:10:58 +0300612/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300613 * __dwc3_gadget_ep_enable - initializes a hw endpoint
Felipe Balbi72246da2011-08-19 18:10:58 +0300614 * @dep: endpoint to be initialized
Felipe Balbia2d23f02018-04-09 12:40:48 +0300615 * @action: one of INIT, MODIFY or RESTORE
Felipe Balbi72246da2011-08-19 18:10:58 +0300616 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300617 * Caller should take care of locking. Execute all necessary commands to
618 * initialize a HW endpoint so it can be used by a gadget driver.
Felipe Balbi72246da2011-08-19 18:10:58 +0300619 */
Felipe Balbia2d23f02018-04-09 12:40:48 +0300620static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep, unsigned int action)
Felipe Balbi72246da2011-08-19 18:10:58 +0300621{
John Youn39ebb052016-11-09 16:36:28 -0800622 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300623 struct dwc3 *dwc = dep->dwc;
John Youn39ebb052016-11-09 16:36:28 -0800624
Felipe Balbi72246da2011-08-19 18:10:58 +0300625 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300626 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300627
628 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbib07c2db2018-04-09 12:46:47 +0300629 ret = dwc3_gadget_start_config(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300630 if (ret)
631 return ret;
632 }
633
Felipe Balbib07c2db2018-04-09 12:46:47 +0300634 ret = dwc3_gadget_set_ep_config(dep, action);
Felipe Balbi72246da2011-08-19 18:10:58 +0300635 if (ret)
636 return ret;
637
638 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200639 struct dwc3_trb *trb_st_hw;
640 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300641
Felipe Balbi72246da2011-08-19 18:10:58 +0300642 dep->type = usb_endpoint_type(desc);
643 dep->flags |= DWC3_EP_ENABLED;
Baolin Wang76a638f2016-10-31 19:38:36 +0800644 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +0300645
646 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
647 reg |= DWC3_DALEPENA_EP(dep->number);
648 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
649
Baolin Wang76a638f2016-10-31 19:38:36 +0800650 init_waitqueue_head(&dep->wait_end_transfer);
651
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300652 if (usb_endpoint_xfer_control(desc))
Felipe Balbi2870e502016-11-03 13:53:29 +0200653 goto out;
Felipe Balbi72246da2011-08-19 18:10:58 +0300654
John Youn0d257442016-05-19 17:26:08 -0700655 /* Initialize the TRB ring */
656 dep->trb_dequeue = 0;
657 dep->trb_enqueue = 0;
658 memset(dep->trb_pool, 0,
659 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
660
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300661 /* Link TRB. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300662 trb_st_hw = &dep->trb_pool[0];
663
Felipe Balbif6bafc62012-02-06 11:04:53 +0200664 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbif6bafc62012-02-06 11:04:53 +0200665 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
666 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
667 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
668 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300669 }
670
Felipe Balbia97ea992016-09-29 16:28:56 +0300671 /*
672 * Issue StartTransfer here with no-op TRB so we can always rely on No
673 * Response Update Transfer command.
674 */
Felipe Balbi52fcc0b2018-03-26 13:19:43 +0300675 if (usb_endpoint_xfer_bulk(desc) ||
676 usb_endpoint_xfer_int(desc)) {
Felipe Balbia97ea992016-09-29 16:28:56 +0300677 struct dwc3_gadget_ep_cmd_params params;
678 struct dwc3_trb *trb;
679 dma_addr_t trb_dma;
680 u32 cmd;
681
682 memset(&params, 0, sizeof(params));
683 trb = &dep->trb_pool[0];
684 trb_dma = dwc3_trb_dma_offset(dep, trb);
685
686 params.param0 = upper_32_bits(trb_dma);
687 params.param1 = lower_32_bits(trb_dma);
688
689 cmd = DWC3_DEPCMD_STARTTRANSFER;
690
691 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
692 if (ret < 0)
693 return ret;
Felipe Balbia97ea992016-09-29 16:28:56 +0300694 }
695
Felipe Balbi2870e502016-11-03 13:53:29 +0200696out:
697 trace_dwc3_gadget_ep_enable(dep);
698
Felipe Balbi72246da2011-08-19 18:10:58 +0300699 return 0;
700}
701
Felipe Balbi8f608e82018-03-27 10:53:29 +0300702static void dwc3_stop_active_transfer(struct dwc3_ep *dep, bool force);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200703static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300704{
705 struct dwc3_request *req;
706
Felipe Balbi8f608e82018-03-27 10:53:29 +0300707 dwc3_stop_active_transfer(dep, true);
Felipe Balbi69450c42016-05-30 13:37:02 +0300708
Felipe Balbi0e146022016-06-21 10:32:02 +0300709 /* - giveback all requests to gadget driver */
710 while (!list_empty(&dep->started_list)) {
711 req = next_request(&dep->started_list);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200712
Felipe Balbi0e146022016-06-21 10:32:02 +0300713 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbiea53b882012-02-17 12:10:04 +0200714 }
715
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200716 while (!list_empty(&dep->pending_list)) {
717 req = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300718
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200719 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300720 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300721}
722
723/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300724 * __dwc3_gadget_ep_disable - disables a hw endpoint
Felipe Balbi72246da2011-08-19 18:10:58 +0300725 * @dep: the endpoint to disable
726 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300727 * This function undoes what __dwc3_gadget_ep_enable did and also removes
728 * requests which are currently being processed by the hardware and those which
729 * are not yet scheduled.
730 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200731 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300732 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300733static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
734{
735 struct dwc3 *dwc = dep->dwc;
736 u32 reg;
737
Felipe Balbi2870e502016-11-03 13:53:29 +0200738 trace_dwc3_gadget_ep_disable(dep);
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500739
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200740 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300741
Felipe Balbi687ef982014-04-16 10:30:33 -0500742 /* make sure HW endpoint isn't stalled */
743 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500744 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500745
Felipe Balbi72246da2011-08-19 18:10:58 +0300746 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
747 reg &= ~DWC3_DALEPENA_EP(dep->number);
748 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
749
Felipe Balbi879631a2011-09-30 10:58:47 +0300750 dep->stream_capable = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300751 dep->type = 0;
Baolin Wang76a638f2016-10-31 19:38:36 +0800752 dep->flags &= DWC3_EP_END_TRANSFER_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +0300753
John Youn39ebb052016-11-09 16:36:28 -0800754 /* Clear out the ep descriptors for non-ep0 */
755 if (dep->number > 1) {
756 dep->endpoint.comp_desc = NULL;
757 dep->endpoint.desc = NULL;
758 }
759
Felipe Balbi72246da2011-08-19 18:10:58 +0300760 return 0;
761}
762
763/* -------------------------------------------------------------------------- */
764
765static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
766 const struct usb_endpoint_descriptor *desc)
767{
768 return -EINVAL;
769}
770
771static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
772{
773 return -EINVAL;
774}
775
776/* -------------------------------------------------------------------------- */
777
778static int dwc3_gadget_ep_enable(struct usb_ep *ep,
779 const struct usb_endpoint_descriptor *desc)
780{
781 struct dwc3_ep *dep;
782 struct dwc3 *dwc;
783 unsigned long flags;
784 int ret;
785
786 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
787 pr_debug("dwc3: invalid parameters\n");
788 return -EINVAL;
789 }
790
791 if (!desc->wMaxPacketSize) {
792 pr_debug("dwc3: missing wMaxPacketSize\n");
793 return -EINVAL;
794 }
795
796 dep = to_dwc3_ep(ep);
797 dwc = dep->dwc;
798
Felipe Balbi95ca9612015-12-10 13:08:20 -0600799 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
800 "%s is already enabled\n",
801 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300802 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300803
Felipe Balbi72246da2011-08-19 18:10:58 +0300804 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbia2d23f02018-04-09 12:40:48 +0300805 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
Felipe Balbi72246da2011-08-19 18:10:58 +0300806 spin_unlock_irqrestore(&dwc->lock, flags);
807
808 return ret;
809}
810
811static int dwc3_gadget_ep_disable(struct usb_ep *ep)
812{
813 struct dwc3_ep *dep;
814 struct dwc3 *dwc;
815 unsigned long flags;
816 int ret;
817
818 if (!ep) {
819 pr_debug("dwc3: invalid parameters\n");
820 return -EINVAL;
821 }
822
823 dep = to_dwc3_ep(ep);
824 dwc = dep->dwc;
825
Felipe Balbi95ca9612015-12-10 13:08:20 -0600826 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
827 "%s is already disabled\n",
828 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300829 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300830
Felipe Balbi72246da2011-08-19 18:10:58 +0300831 spin_lock_irqsave(&dwc->lock, flags);
832 ret = __dwc3_gadget_ep_disable(dep);
833 spin_unlock_irqrestore(&dwc->lock, flags);
834
835 return ret;
836}
837
838static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
Felipe Balbi0bd0f6d2018-03-26 16:09:00 +0300839 gfp_t gfp_flags)
Felipe Balbi72246da2011-08-19 18:10:58 +0300840{
841 struct dwc3_request *req;
842 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300843
844 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900845 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300846 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300847
Felipe Balbi31a2f5a2018-05-07 15:19:31 +0300848 req->direction = dep->direction;
Felipe Balbi72246da2011-08-19 18:10:58 +0300849 req->epnum = dep->number;
850 req->dep = dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300851
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500852 trace_dwc3_alloc_request(req);
853
Felipe Balbi72246da2011-08-19 18:10:58 +0300854 return &req->request;
855}
856
857static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
858 struct usb_request *request)
859{
860 struct dwc3_request *req = to_dwc3_request(request);
861
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500862 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300863 kfree(req);
864}
865
Felipe Balbi42626912018-04-09 13:01:43 +0300866/**
867 * dwc3_ep_prev_trb - returns the previous TRB in the ring
868 * @dep: The endpoint with the TRB ring
869 * @index: The index of the current TRB in the ring
870 *
871 * Returns the TRB prior to the one pointed to by the index. If the
872 * index is 0, we will wrap backwards, skip the link TRB, and return
873 * the one just before that.
874 */
875static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
876{
877 u8 tmp = index;
878
879 if (!tmp)
880 tmp = DWC3_TRB_NUM - 1;
881
882 return &dep->trb_pool[tmp - 1];
883}
884
885static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
886{
887 struct dwc3_trb *tmp;
888 u8 trbs_left;
889
890 /*
891 * If enqueue & dequeue are equal than it is either full or empty.
892 *
893 * One way to know for sure is if the TRB right before us has HWO bit
894 * set or not. If it has, then we're definitely full and can't fit any
895 * more transfers in our ring.
896 */
897 if (dep->trb_enqueue == dep->trb_dequeue) {
898 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
899 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
900 return 0;
901
902 return DWC3_TRB_NUM - 1;
903 }
904
905 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
906 trbs_left &= (DWC3_TRB_NUM - 1);
907
908 if (dep->trb_dequeue < dep->trb_enqueue)
909 trbs_left--;
910
911 return trbs_left;
912}
Felipe Balbi2c78c022016-08-12 13:13:10 +0300913
Felipe Balbie49d3cf2017-01-05 14:40:53 +0200914static void __dwc3_prepare_one_trb(struct dwc3_ep *dep, struct dwc3_trb *trb,
915 dma_addr_t dma, unsigned length, unsigned chain, unsigned node,
916 unsigned stream_id, unsigned short_not_ok, unsigned no_interrupt)
Felipe Balbic71fc372011-11-22 11:37:34 +0200917{
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300918 struct dwc3 *dwc = dep->dwc;
919 struct usb_gadget *gadget = &dwc->gadget;
920 enum usb_device_speed speed = gadget->speed;
Felipe Balbic71fc372011-11-22 11:37:34 +0200921
Felipe Balbief966b92016-04-05 13:09:51 +0300922 dwc3_ep_inc_enq(dep);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530923
Felipe Balbif6bafc62012-02-06 11:04:53 +0200924 trb->size = DWC3_TRB_SIZE_LENGTH(length);
925 trb->bpl = lower_32_bits(dma);
926 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200927
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200928 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200929 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200930 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200931 break;
932
933 case USB_ENDPOINT_XFER_ISOC:
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300934 if (!node) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530935 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300936
Manu Gautam40d829f2017-07-19 17:07:10 +0530937 /*
938 * USB Specification 2.0 Section 5.9.2 states that: "If
939 * there is only a single transaction in the microframe,
940 * only a DATA0 data packet PID is used. If there are
941 * two transactions per microframe, DATA1 is used for
942 * the first transaction data packet and DATA0 is used
943 * for the second transaction data packet. If there are
944 * three transactions per microframe, DATA2 is used for
945 * the first transaction data packet, DATA1 is used for
946 * the second, and DATA0 is used for the third."
947 *
948 * IOW, we should satisfy the following cases:
949 *
950 * 1) length <= maxpacket
951 * - DATA0
952 *
953 * 2) maxpacket < length <= (2 * maxpacket)
954 * - DATA1, DATA0
955 *
956 * 3) (2 * maxpacket) < length <= (3 * maxpacket)
957 * - DATA2, DATA1, DATA0
958 */
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300959 if (speed == USB_SPEED_HIGH) {
960 struct usb_ep *ep = &dep->endpoint;
Manu Gautamec5bb872017-12-06 12:49:04 +0530961 unsigned int mult = 2;
Manu Gautam40d829f2017-07-19 17:07:10 +0530962 unsigned int maxp = usb_endpoint_maxp(ep->desc);
963
964 if (length <= (2 * maxp))
965 mult--;
966
967 if (length <= maxp)
968 mult--;
969
970 trb->size |= DWC3_TRB_SIZE_PCM1(mult);
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300971 }
972 } else {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530973 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300974 }
Felipe Balbica4d44e2016-03-10 13:53:27 +0200975
976 /* always enable Interrupt on Missed ISOC */
977 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
Felipe Balbic71fc372011-11-22 11:37:34 +0200978 break;
979
980 case USB_ENDPOINT_XFER_BULK:
981 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200982 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +0200983 break;
984 default:
985 /*
986 * This is only possible with faulty memory because we
987 * checked it already :)
988 */
Felipe Balbi0a695d42016-10-07 11:20:01 +0300989 dev_WARN(dwc->dev, "Unknown endpoint type %d\n",
990 usb_endpoint_type(dep->endpoint.desc));
Felipe Balbic71fc372011-11-22 11:37:34 +0200991 }
992
Felipe Balbica4d44e2016-03-10 13:53:27 +0200993 /* always enable Continue on Short Packet */
Felipe Balbic9508c82016-10-05 14:26:23 +0300994 if (usb_endpoint_dir_out(dep->endpoint.desc)) {
Felipe Balbi58f29032016-10-06 17:10:39 +0300995 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Felipe Balbif3af3652013-12-13 14:19:33 -0600996
Felipe Balbie49d3cf2017-01-05 14:40:53 +0200997 if (short_not_ok)
Felipe Balbic9508c82016-10-05 14:26:23 +0300998 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
999 }
1000
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001001 if ((!no_interrupt && !chain) ||
Felipe Balbi2c78c022016-08-12 13:13:10 +03001002 (dwc3_calc_trbs_left(dep) == 0))
Felipe Balbic9508c82016-10-05 14:26:23 +03001003 trb->ctrl |= DWC3_TRB_CTRL_IOC;
Felipe Balbica4d44e2016-03-10 13:53:27 +02001004
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301005 if (chain)
1006 trb->ctrl |= DWC3_TRB_CTRL_CHN;
1007
Ido Shayevitz16e78db2012-03-12 20:25:24 +02001008 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001009 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(stream_id);
Felipe Balbif6bafc62012-02-06 11:04:53 +02001010
1011 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001012
1013 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +02001014}
1015
John Youn361572b2016-05-19 17:26:17 -07001016/**
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001017 * dwc3_prepare_one_trb - setup one TRB from one request
1018 * @dep: endpoint for which this request is prepared
1019 * @req: dwc3_request pointer
1020 * @chain: should this TRB be chained to the next?
1021 * @node: only for isochronous endpoints. First TRB needs different type.
1022 */
1023static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
1024 struct dwc3_request *req, unsigned chain, unsigned node)
1025{
1026 struct dwc3_trb *trb;
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301027 unsigned int length;
1028 dma_addr_t dma;
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001029 unsigned stream_id = req->request.stream_id;
1030 unsigned short_not_ok = req->request.short_not_ok;
1031 unsigned no_interrupt = req->request.no_interrupt;
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301032
1033 if (req->request.num_sgs > 0) {
1034 length = sg_dma_len(req->start_sg);
1035 dma = sg_dma_address(req->start_sg);
1036 } else {
1037 length = req->request.length;
1038 dma = req->request.dma;
1039 }
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001040
1041 trb = &dep->trb_pool[dep->trb_enqueue];
1042
1043 if (!req->trb) {
1044 dwc3_gadget_move_started_request(req);
1045 req->trb = trb;
1046 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001047 }
1048
Felipe Balbi09fe1f82018-08-01 13:32:07 +03001049 req->num_trbs++;
1050
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001051 __dwc3_prepare_one_trb(dep, trb, dma, length, chain, node,
1052 stream_id, short_not_ok, no_interrupt);
1053}
1054
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001055static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001056 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001057{
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301058 struct scatterlist *sg = req->start_sg;
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001059 struct scatterlist *s;
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001060 int i;
1061
Anurag Kumar Vulishac96e6722018-03-27 16:35:21 +05301062 unsigned int remaining = req->request.num_mapped_sgs
1063 - req->num_queued_sgs;
1064
1065 for_each_sg(sg, s, remaining, i) {
Felipe Balbic6267a52017-01-05 14:58:46 +02001066 unsigned int length = req->request.length;
1067 unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
1068 unsigned int rem = length % maxp;
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001069 unsigned chain = true;
1070
Felipe Balbi4bc48c92016-08-10 16:04:33 +03001071 if (sg_is_last(s))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001072 chain = false;
1073
Felipe Balbic6267a52017-01-05 14:58:46 +02001074 if (rem && usb_endpoint_dir_out(dep->endpoint.desc) && !chain) {
1075 struct dwc3 *dwc = dep->dwc;
1076 struct dwc3_trb *trb;
1077
Felipe Balbi1a22ec62018-08-01 13:15:05 +03001078 req->needs_extra_trb = true;
Felipe Balbic6267a52017-01-05 14:58:46 +02001079
1080 /* prepare normal TRB */
1081 dwc3_prepare_one_trb(dep, req, true, i);
1082
1083 /* Now prepare one extra TRB to align transfer size */
1084 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbi09fe1f82018-08-01 13:32:07 +03001085 req->num_trbs++;
Felipe Balbic6267a52017-01-05 14:58:46 +02001086 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr,
Felipe Balbi2fc6d4b2018-08-01 09:37:34 +03001087 maxp - rem, false, 1,
Felipe Balbic6267a52017-01-05 14:58:46 +02001088 req->request.stream_id,
1089 req->request.short_not_ok,
1090 req->request.no_interrupt);
1091 } else {
1092 dwc3_prepare_one_trb(dep, req, chain, i);
1093 }
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001094
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301095 /*
1096 * There can be a situation where all sgs in sglist are not
1097 * queued because of insufficient trb number. To handle this
1098 * case, update start_sg to next sg to be queued, so that
1099 * we have free trbs we can continue queuing from where we
1100 * previously stopped
1101 */
1102 if (chain)
1103 req->start_sg = sg_next(s);
1104
Anurag Kumar Vulishac96e6722018-03-27 16:35:21 +05301105 req->num_queued_sgs++;
1106
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001107 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001108 break;
1109 }
1110}
1111
1112static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001113 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001114{
Felipe Balbic6267a52017-01-05 14:58:46 +02001115 unsigned int length = req->request.length;
1116 unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
1117 unsigned int rem = length % maxp;
1118
1119 if (rem && usb_endpoint_dir_out(dep->endpoint.desc)) {
1120 struct dwc3 *dwc = dep->dwc;
1121 struct dwc3_trb *trb;
1122
Felipe Balbi1a22ec62018-08-01 13:15:05 +03001123 req->needs_extra_trb = true;
Felipe Balbic6267a52017-01-05 14:58:46 +02001124
1125 /* prepare normal TRB */
1126 dwc3_prepare_one_trb(dep, req, true, 0);
1127
1128 /* Now prepare one extra TRB to align transfer size */
1129 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbi09fe1f82018-08-01 13:32:07 +03001130 req->num_trbs++;
Felipe Balbic6267a52017-01-05 14:58:46 +02001131 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr, maxp - rem,
Felipe Balbi2fc6d4b2018-08-01 09:37:34 +03001132 false, 1, req->request.stream_id,
Felipe Balbic6267a52017-01-05 14:58:46 +02001133 req->request.short_not_ok,
1134 req->request.no_interrupt);
Felipe Balbid6e5a542017-04-07 16:34:38 +03001135 } else if (req->request.zero && req->request.length &&
Thinh Nguyen4ea438d2018-07-27 18:52:41 -07001136 (IS_ALIGNED(req->request.length, maxp))) {
Felipe Balbid6e5a542017-04-07 16:34:38 +03001137 struct dwc3 *dwc = dep->dwc;
1138 struct dwc3_trb *trb;
1139
Felipe Balbi1a22ec62018-08-01 13:15:05 +03001140 req->needs_extra_trb = true;
Felipe Balbid6e5a542017-04-07 16:34:38 +03001141
1142 /* prepare normal TRB */
1143 dwc3_prepare_one_trb(dep, req, true, 0);
1144
1145 /* Now prepare one extra TRB to handle ZLP */
1146 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbi09fe1f82018-08-01 13:32:07 +03001147 req->num_trbs++;
Felipe Balbid6e5a542017-04-07 16:34:38 +03001148 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr, 0,
Felipe Balbi2fc6d4b2018-08-01 09:37:34 +03001149 false, 1, req->request.stream_id,
Felipe Balbid6e5a542017-04-07 16:34:38 +03001150 req->request.short_not_ok,
1151 req->request.no_interrupt);
Felipe Balbic6267a52017-01-05 14:58:46 +02001152 } else {
1153 dwc3_prepare_one_trb(dep, req, false, 0);
1154 }
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001155}
1156
Felipe Balbi72246da2011-08-19 18:10:58 +03001157/*
1158 * dwc3_prepare_trbs - setup TRBs from requests
1159 * @dep: endpoint for which requests are being prepared
Felipe Balbi72246da2011-08-19 18:10:58 +03001160 *
Paul Zimmerman1d046792012-02-15 18:56:56 -08001161 * The function goes through the requests list and sets up TRBs for the
1162 * transfers. The function returns once there are no more TRBs available or
1163 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +03001164 */
Felipe Balbic4233572016-05-12 14:08:34 +03001165static void dwc3_prepare_trbs(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001166{
Felipe Balbi68e823e2011-11-28 12:25:01 +02001167 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +03001168
1169 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
1170
Felipe Balbid86c5a62016-10-25 13:48:52 +03001171 /*
1172 * We can get in a situation where there's a request in the started list
1173 * but there weren't enough TRBs to fully kick it in the first time
1174 * around, so it has been waiting for more TRBs to be freed up.
1175 *
1176 * In that case, we should check if we have a request with pending_sgs
1177 * in the started list and prepare TRBs for that request first,
1178 * otherwise we will prepare TRBs completely out of order and that will
1179 * break things.
1180 */
1181 list_for_each_entry(req, &dep->started_list, list) {
1182 if (req->num_pending_sgs > 0)
1183 dwc3_prepare_one_trb_sg(dep, req);
1184
1185 if (!dwc3_calc_trbs_left(dep))
1186 return;
1187 }
1188
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001189 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
Felipe Balbicdb55b32017-05-17 13:21:14 +03001190 struct dwc3 *dwc = dep->dwc;
1191 int ret;
1192
1193 ret = usb_gadget_map_request_by_dev(dwc->sysdev, &req->request,
1194 dep->direction);
1195 if (ret)
1196 return;
1197
1198 req->sg = req->request.sg;
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301199 req->start_sg = req->sg;
Anurag Kumar Vulishac96e6722018-03-27 16:35:21 +05301200 req->num_queued_sgs = 0;
Felipe Balbicdb55b32017-05-17 13:21:14 +03001201 req->num_pending_sgs = req->request.num_mapped_sgs;
1202
Felipe Balbi1f512112016-08-12 13:17:27 +03001203 if (req->num_pending_sgs > 0)
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001204 dwc3_prepare_one_trb_sg(dep, req);
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001205 else
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001206 dwc3_prepare_one_trb_linear(dep, req);
Felipe Balbi72246da2011-08-19 18:10:58 +03001207
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001208 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001209 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03001210 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001211}
1212
Felipe Balbi7fdca762017-09-05 14:41:34 +03001213static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001214{
1215 struct dwc3_gadget_ep_cmd_params params;
1216 struct dwc3_request *req;
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001217 int starting;
Felipe Balbi72246da2011-08-19 18:10:58 +03001218 int ret;
1219 u32 cmd;
1220
Felipe Balbiccb94eb2017-09-05 14:28:46 +03001221 if (!dwc3_calc_trbs_left(dep))
1222 return 0;
1223
Felipe Balbi1912cbc2018-03-29 11:08:46 +03001224 starting = !(dep->flags & DWC3_EP_TRANSFER_STARTED);
Felipe Balbi72246da2011-08-19 18:10:58 +03001225
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001226 dwc3_prepare_trbs(dep);
1227 req = next_request(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001228 if (!req) {
1229 dep->flags |= DWC3_EP_PENDING_REQUEST;
1230 return 0;
1231 }
1232
1233 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +03001234
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001235 if (starting) {
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301236 params.param0 = upper_32_bits(req->trb_dma);
1237 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbi7fdca762017-09-05 14:41:34 +03001238 cmd = DWC3_DEPCMD_STARTTRANSFER;
1239
1240 if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
1241 cmd |= DWC3_DEPCMD_PARAM(dep->frame_number);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301242 } else {
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001243 cmd = DWC3_DEPCMD_UPDATETRANSFER |
1244 DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301245 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001246
Felipe Balbi2cd47182016-04-12 16:42:43 +03001247 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001248 if (ret < 0) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001249 /*
1250 * FIXME we need to iterate over the list of requests
1251 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -08001252 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +03001253 */
Janusz Dziedzicce3fc8b2016-11-09 11:01:32 +01001254 if (req->trb)
1255 memset(req->trb, 0, sizeof(struct dwc3_trb));
Felipe Balbic91815b2018-03-26 13:14:47 +03001256 dwc3_gadget_del_and_unmap_request(dep, req, ret);
Felipe Balbi72246da2011-08-19 18:10:58 +03001257 return ret;
1258 }
1259
Felipe Balbi72246da2011-08-19 18:10:58 +03001260 return 0;
1261}
1262
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +03001263static int __dwc3_gadget_get_frame(struct dwc3 *dwc)
1264{
1265 u32 reg;
1266
1267 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1268 return DWC3_DSTS_SOFFN(reg);
1269}
1270
Thinh Nguyend92021f2018-11-14 22:56:54 -08001271/**
1272 * dwc3_gadget_start_isoc_quirk - workaround invalid frame number
1273 * @dep: isoc endpoint
1274 *
1275 * This function tests for the correct combination of BIT[15:14] from the 16-bit
1276 * microframe number reported by the XferNotReady event for the future frame
1277 * number to start the isoc transfer.
1278 *
1279 * In DWC_usb31 version 1.70a-ea06 and prior, for highspeed and fullspeed
1280 * isochronous IN, BIT[15:14] of the 16-bit microframe number reported by the
1281 * XferNotReady event are invalid. The driver uses this number to schedule the
1282 * isochronous transfer and passes it to the START TRANSFER command. Because
1283 * this number is invalid, the command may fail. If BIT[15:14] matches the
1284 * internal 16-bit microframe, the START TRANSFER command will pass and the
1285 * transfer will start at the scheduled time, if it is off by 1, the command
1286 * will still pass, but the transfer will start 2 seconds in the future. For all
1287 * other conditions, the START TRANSFER command will fail with bus-expiry.
1288 *
1289 * In order to workaround this issue, we can test for the correct combination of
1290 * BIT[15:14] by sending START TRANSFER commands with different values of
1291 * BIT[15:14]: 'b00, 'b01, 'b10, and 'b11. Each combination is 2^14 uframe apart
1292 * (or 2 seconds). 4 seconds into the future will result in a bus-expiry status.
1293 * As the result, within the 4 possible combinations for BIT[15:14], there will
1294 * be 2 successful and 2 failure START COMMAND status. One of the 2 successful
1295 * command status will result in a 2-second delay start. The smaller BIT[15:14]
1296 * value is the correct combination.
1297 *
1298 * Since there are only 4 outcomes and the results are ordered, we can simply
1299 * test 2 START TRANSFER commands with BIT[15:14] combinations 'b00 and 'b01 to
1300 * deduce the smaller successful combination.
1301 *
1302 * Let test0 = test status for combination 'b00 and test1 = test status for 'b01
1303 * of BIT[15:14]. The correct combination is as follow:
1304 *
1305 * if test0 fails and test1 passes, BIT[15:14] is 'b01
1306 * if test0 fails and test1 fails, BIT[15:14] is 'b10
1307 * if test0 passes and test1 fails, BIT[15:14] is 'b11
1308 * if test0 passes and test1 passes, BIT[15:14] is 'b00
1309 *
1310 * Synopsys STAR 9001202023: Wrong microframe number for isochronous IN
1311 * endpoints.
1312 */
1313static void dwc3_gadget_start_isoc_quirk(struct dwc3_ep *dep)
1314{
1315 int cmd_status = 0;
1316 bool test0;
1317 bool test1;
1318
1319 while (dep->combo_num < 2) {
1320 struct dwc3_gadget_ep_cmd_params params;
1321 u32 test_frame_number;
1322 u32 cmd;
1323
1324 /*
1325 * Check if we can start isoc transfer on the next interval or
1326 * 4 uframes in the future with BIT[15:14] as dep->combo_num
1327 */
1328 test_frame_number = dep->frame_number & 0x3fff;
1329 test_frame_number |= dep->combo_num << 14;
1330 test_frame_number += max_t(u32, 4, dep->interval);
1331
1332 params.param0 = upper_32_bits(dep->dwc->bounce_addr);
1333 params.param1 = lower_32_bits(dep->dwc->bounce_addr);
1334
1335 cmd = DWC3_DEPCMD_STARTTRANSFER;
1336 cmd |= DWC3_DEPCMD_PARAM(test_frame_number);
1337 cmd_status = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
1338
1339 /* Redo if some other failure beside bus-expiry is received */
1340 if (cmd_status && cmd_status != -EAGAIN) {
1341 dep->start_cmd_status = 0;
1342 dep->combo_num = 0;
1343 return;
1344 }
1345
1346 /* Store the first test status */
1347 if (dep->combo_num == 0)
1348 dep->start_cmd_status = cmd_status;
1349
1350 dep->combo_num++;
1351
1352 /*
1353 * End the transfer if the START_TRANSFER command is successful
1354 * to wait for the next XferNotReady to test the command again
1355 */
1356 if (cmd_status == 0) {
1357 dwc3_stop_active_transfer(dep, true);
1358 return;
1359 }
1360 }
1361
1362 /* test0 and test1 are both completed at this point */
1363 test0 = (dep->start_cmd_status == 0);
1364 test1 = (cmd_status == 0);
1365
1366 if (!test0 && test1)
1367 dep->combo_num = 1;
1368 else if (!test0 && !test1)
1369 dep->combo_num = 2;
1370 else if (test0 && !test1)
1371 dep->combo_num = 3;
1372 else if (test0 && test1)
1373 dep->combo_num = 0;
1374
1375 dep->frame_number &= 0x3fff;
1376 dep->frame_number |= dep->combo_num << 14;
1377 dep->frame_number += max_t(u32, 4, dep->interval);
1378
1379 /* Reinitialize test variables */
1380 dep->start_cmd_status = 0;
1381 dep->combo_num = 0;
1382
1383 __dwc3_gadget_kick_transfer(dep);
1384}
1385
Felipe Balbi5828cad2018-03-27 11:14:31 +03001386static void __dwc3_gadget_start_isoc(struct dwc3_ep *dep)
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301387{
Thinh Nguyend92021f2018-11-14 22:56:54 -08001388 struct dwc3 *dwc = dep->dwc;
1389
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001390 if (list_empty(&dep->pending_list)) {
Felipe Balbi8f608e82018-03-27 10:53:29 +03001391 dev_info(dep->dwc->dev, "%s: ran out of requests\n",
Felipe Balbi73815282015-01-27 13:48:14 -06001392 dep->name);
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301393 dep->flags |= DWC3_EP_PENDING_REQUEST;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301394 return;
1395 }
1396
Thinh Nguyend92021f2018-11-14 22:56:54 -08001397 if (!dwc->dis_start_transfer_quirk && dwc3_is_usb31(dwc) &&
1398 (dwc->revision <= DWC3_USB31_REVISION_160A ||
1399 (dwc->revision == DWC3_USB31_REVISION_170A &&
1400 dwc->version_type >= DWC31_VERSIONTYPE_EA01 &&
1401 dwc->version_type <= DWC31_VERSIONTYPE_EA06))) {
1402
1403 if (dwc->gadget.speed <= USB_SPEED_HIGH && dep->direction) {
1404 dwc3_gadget_start_isoc_quirk(dep);
1405 return;
1406 }
1407 }
1408
Felipe Balbif62afb42018-04-11 10:34:34 +03001409 dep->frame_number = DWC3_ALIGN_FRAME(dep);
Felipe Balbi7fdca762017-09-05 14:41:34 +03001410 __dwc3_gadget_kick_transfer(dep);
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301411}
1412
Felipe Balbi72246da2011-08-19 18:10:58 +03001413static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1414{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001415 struct dwc3 *dwc = dep->dwc;
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001416
Felipe Balbibb423982015-11-16 15:31:21 -06001417 if (!dep->endpoint.desc) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001418 dev_err(dwc->dev, "%s: can't queue to disabled endpoint\n",
1419 dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001420 return -ESHUTDOWN;
1421 }
1422
Felipe Balbi04fb3652017-05-17 15:57:45 +03001423 if (WARN(req->dep != dep, "request %pK belongs to '%s'\n",
1424 &req->request, req->dep->name))
Felipe Balbibb423982015-11-16 15:31:21 -06001425 return -EINVAL;
Felipe Balbibb423982015-11-16 15:31:21 -06001426
Felipe Balbifc8bb912016-05-16 13:14:48 +03001427 pm_runtime_get(dwc->dev);
1428
Felipe Balbi72246da2011-08-19 18:10:58 +03001429 req->request.actual = 0;
1430 req->request.status = -EINPROGRESS;
Felipe Balbi72246da2011-08-19 18:10:58 +03001431
Felipe Balbife84f522015-09-01 09:01:38 -05001432 trace_dwc3_ep_queue(req);
1433
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001434 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001435
Felipe Balbid889c232016-09-29 15:44:29 +03001436 /*
1437 * NOTICE: Isochronous endpoints should NEVER be prestarted. We must
1438 * wait for a XferNotReady event so we will know what's the current
1439 * (micro-)frame number.
1440 *
1441 * Without this trick, we are very, very likely gonna get Bus Expiry
1442 * errors which will force us issue EndTransfer command.
1443 */
1444 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbife990ce2018-03-29 13:23:53 +03001445 if (!(dep->flags & DWC3_EP_PENDING_REQUEST) &&
1446 !(dep->flags & DWC3_EP_TRANSFER_STARTED))
Roger Quadrosf1d68262017-04-21 15:58:08 +03001447 return 0;
Felipe Balbife990ce2018-03-29 13:23:53 +03001448
1449 if ((dep->flags & DWC3_EP_PENDING_REQUEST)) {
1450 if (!(dep->flags & DWC3_EP_TRANSFER_STARTED)) {
1451 __dwc3_gadget_start_isoc(dep);
1452 return 0;
1453 }
Felipe Balbi08a36b52016-08-11 14:27:52 +03001454 }
Felipe Balbib511e5e2012-06-06 12:00:50 +03001455 }
1456
Felipe Balbi7fdca762017-09-05 14:41:34 +03001457 return __dwc3_gadget_kick_transfer(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001458}
1459
1460static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1461 gfp_t gfp_flags)
1462{
1463 struct dwc3_request *req = to_dwc3_request(request);
1464 struct dwc3_ep *dep = to_dwc3_ep(ep);
1465 struct dwc3 *dwc = dep->dwc;
1466
1467 unsigned long flags;
1468
1469 int ret;
1470
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001471 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001472 ret = __dwc3_gadget_ep_queue(dep, req);
1473 spin_unlock_irqrestore(&dwc->lock, flags);
1474
1475 return ret;
1476}
1477
1478static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1479 struct usb_request *request)
1480{
1481 struct dwc3_request *req = to_dwc3_request(request);
1482 struct dwc3_request *r = NULL;
1483
1484 struct dwc3_ep *dep = to_dwc3_ep(ep);
1485 struct dwc3 *dwc = dep->dwc;
1486
1487 unsigned long flags;
1488 int ret = 0;
1489
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001490 trace_dwc3_ep_dequeue(req);
1491
Felipe Balbi72246da2011-08-19 18:10:58 +03001492 spin_lock_irqsave(&dwc->lock, flags);
1493
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001494 list_for_each_entry(r, &dep->pending_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001495 if (r == req)
1496 break;
1497 }
1498
1499 if (r != req) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001500 list_for_each_entry(r, &dep->started_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001501 if (r == req)
1502 break;
1503 }
1504 if (r == req) {
1505 /* wait until it is processed */
Felipe Balbi8f608e82018-03-27 10:53:29 +03001506 dwc3_stop_active_transfer(dep, true);
Felipe Balbicf3113d2017-02-17 11:12:44 +02001507
1508 /*
1509 * If request was already started, this means we had to
1510 * stop the transfer. With that we also need to ignore
1511 * all TRBs used by the request, however TRBs can only
1512 * be modified after completion of END_TRANSFER
1513 * command. So what we do here is that we wait for
1514 * END_TRANSFER completion and only after that, we jump
1515 * over TRBs by clearing HWO and incrementing dequeue
1516 * pointer.
1517 *
1518 * Note that we have 2 possible types of transfers here:
1519 *
1520 * i) Linear buffer request
1521 * ii) SG-list based request
1522 *
1523 * SG-list based requests will have r->num_pending_sgs
1524 * set to a valid number (> 0). Linear requests,
1525 * normally use a single TRB.
1526 *
1527 * For each of these two cases, if r->unaligned flag is
1528 * set, one extra TRB has been used to align transfer
1529 * size to wMaxPacketSize.
1530 *
1531 * All of these cases need to be taken into
1532 * consideration so we don't mess up our TRB ring
1533 * pointers.
1534 */
1535 wait_event_lock_irq(dep->wait_end_transfer,
1536 !(dep->flags & DWC3_EP_END_TRANSFER_PENDING),
1537 dwc->lock);
1538
1539 if (!r->trb)
Mayank Rana05645362018-03-23 10:05:33 -07001540 goto out0;
Felipe Balbicf3113d2017-02-17 11:12:44 +02001541
1542 if (r->num_pending_sgs) {
1543 struct dwc3_trb *trb;
1544 int i = 0;
1545
1546 for (i = 0; i < r->num_pending_sgs; i++) {
1547 trb = r->trb + i;
1548 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1549 dwc3_ep_inc_deq(dep);
1550 }
1551
Felipe Balbi1a22ec62018-08-01 13:15:05 +03001552 if (r->needs_extra_trb) {
Felipe Balbicf3113d2017-02-17 11:12:44 +02001553 trb = r->trb + r->num_pending_sgs + 1;
1554 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1555 dwc3_ep_inc_deq(dep);
1556 }
1557 } else {
1558 struct dwc3_trb *trb = r->trb;
1559
1560 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1561 dwc3_ep_inc_deq(dep);
1562
Felipe Balbi1a22ec62018-08-01 13:15:05 +03001563 if (r->needs_extra_trb) {
Felipe Balbicf3113d2017-02-17 11:12:44 +02001564 trb = r->trb + 1;
1565 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1566 dwc3_ep_inc_deq(dep);
1567 }
1568 }
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301569 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001570 }
Felipe Balbi04fb3652017-05-17 15:57:45 +03001571 dev_err(dwc->dev, "request %pK was not queued to %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001572 request, ep->name);
1573 ret = -EINVAL;
1574 goto out0;
1575 }
1576
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301577out1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001578 /* giveback the request */
Felipe Balbi0bd0f6d2018-03-26 16:09:00 +03001579
Felipe Balbi72246da2011-08-19 18:10:58 +03001580 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1581
1582out0:
1583 spin_unlock_irqrestore(&dwc->lock, flags);
1584
1585 return ret;
1586}
1587
Felipe Balbi7a608552014-09-24 14:19:52 -05001588int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001589{
1590 struct dwc3_gadget_ep_cmd_params params;
1591 struct dwc3 *dwc = dep->dwc;
1592 int ret;
1593
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001594 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1595 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1596 return -EINVAL;
1597 }
1598
Felipe Balbi72246da2011-08-19 18:10:58 +03001599 memset(&params, 0x00, sizeof(params));
1600
1601 if (value) {
Felipe Balbi69450c42016-05-30 13:37:02 +03001602 struct dwc3_trb *trb;
1603
1604 unsigned transfer_in_flight;
1605 unsigned started;
1606
Felipe Balbiffb80fc2017-01-19 13:38:42 +02001607 if (dep->flags & DWC3_EP_STALL)
1608 return 0;
1609
Felipe Balbi69450c42016-05-30 13:37:02 +03001610 if (dep->number > 1)
1611 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1612 else
1613 trb = &dwc->ep0_trb[dep->trb_enqueue];
1614
1615 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1616 started = !list_empty(&dep->started_list);
1617
1618 if (!protocol && ((dep->direction && transfer_in_flight) ||
1619 (!dep->direction && started))) {
Felipe Balbi7a608552014-09-24 14:19:52 -05001620 return -EAGAIN;
1621 }
1622
Felipe Balbi2cd47182016-04-12 16:42:43 +03001623 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1624 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001625 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001626 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001627 dep->name);
1628 else
1629 dep->flags |= DWC3_EP_STALL;
1630 } else {
Felipe Balbiffb80fc2017-01-19 13:38:42 +02001631 if (!(dep->flags & DWC3_EP_STALL))
1632 return 0;
Felipe Balbi2cd47182016-04-12 16:42:43 +03001633
John Youn50c763f2016-05-31 17:49:56 -07001634 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001635 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001636 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001637 dep->name);
1638 else
Alan Sterna535d812013-11-01 12:05:12 -04001639 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001640 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001641
Felipe Balbi72246da2011-08-19 18:10:58 +03001642 return ret;
1643}
1644
1645static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1646{
1647 struct dwc3_ep *dep = to_dwc3_ep(ep);
1648 struct dwc3 *dwc = dep->dwc;
1649
1650 unsigned long flags;
1651
1652 int ret;
1653
1654 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001655 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001656 spin_unlock_irqrestore(&dwc->lock, flags);
1657
1658 return ret;
1659}
1660
1661static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1662{
1663 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001664 struct dwc3 *dwc = dep->dwc;
1665 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001666 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001667
Paul Zimmerman249a4562012-02-24 17:32:16 -08001668 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001669 dep->flags |= DWC3_EP_WEDGE;
1670
Pratyush Anand08f0d962012-06-25 22:40:43 +05301671 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001672 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301673 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001674 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001675 spin_unlock_irqrestore(&dwc->lock, flags);
1676
1677 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001678}
1679
1680/* -------------------------------------------------------------------------- */
1681
1682static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1683 .bLength = USB_DT_ENDPOINT_SIZE,
1684 .bDescriptorType = USB_DT_ENDPOINT,
1685 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1686};
1687
1688static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1689 .enable = dwc3_gadget_ep0_enable,
1690 .disable = dwc3_gadget_ep0_disable,
1691 .alloc_request = dwc3_gadget_ep_alloc_request,
1692 .free_request = dwc3_gadget_ep_free_request,
1693 .queue = dwc3_gadget_ep0_queue,
1694 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301695 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001696 .set_wedge = dwc3_gadget_ep_set_wedge,
1697};
1698
1699static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1700 .enable = dwc3_gadget_ep_enable,
1701 .disable = dwc3_gadget_ep_disable,
1702 .alloc_request = dwc3_gadget_ep_alloc_request,
1703 .free_request = dwc3_gadget_ep_free_request,
1704 .queue = dwc3_gadget_ep_queue,
1705 .dequeue = dwc3_gadget_ep_dequeue,
1706 .set_halt = dwc3_gadget_ep_set_halt,
1707 .set_wedge = dwc3_gadget_ep_set_wedge,
1708};
1709
1710/* -------------------------------------------------------------------------- */
1711
1712static int dwc3_gadget_get_frame(struct usb_gadget *g)
1713{
1714 struct dwc3 *dwc = gadget_to_dwc(g);
Felipe Balbi72246da2011-08-19 18:10:58 +03001715
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +03001716 return __dwc3_gadget_get_frame(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001717}
1718
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001719static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001720{
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001721 int retries;
Felipe Balbi72246da2011-08-19 18:10:58 +03001722
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001723 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001724 u32 reg;
1725
Felipe Balbi72246da2011-08-19 18:10:58 +03001726 u8 link_state;
1727 u8 speed;
1728
Felipe Balbi72246da2011-08-19 18:10:58 +03001729 /*
1730 * According to the Databook Remote wakeup request should
1731 * be issued only when the device is in early suspend state.
1732 *
1733 * We can check that via USB Link State bits in DSTS register.
1734 */
1735 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1736
1737 speed = reg & DWC3_DSTS_CONNECTSPD;
John Younee5cd412016-02-05 17:08:45 -08001738 if ((speed == DWC3_DSTS_SUPERSPEED) ||
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001739 (speed == DWC3_DSTS_SUPERSPEED_PLUS))
Felipe Balbi6b742892016-05-13 10:19:42 +03001740 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001741
1742 link_state = DWC3_DSTS_USBLNKST(reg);
1743
1744 switch (link_state) {
1745 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1746 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1747 break;
1748 default:
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001749 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001750 }
1751
Felipe Balbi8598bde2012-01-02 18:55:57 +02001752 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1753 if (ret < 0) {
1754 dev_err(dwc->dev, "failed to put link in Recovery\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001755 return ret;
Felipe Balbi8598bde2012-01-02 18:55:57 +02001756 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001757
Paul Zimmerman802fde92012-04-27 13:10:52 +03001758 /* Recent versions do this automatically */
1759 if (dwc->revision < DWC3_REVISION_194A) {
1760 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001761 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001762 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1763 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1764 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001765
Paul Zimmerman1d046792012-02-15 18:56:56 -08001766 /* poll until Link State changes to ON */
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001767 retries = 20000;
Felipe Balbi72246da2011-08-19 18:10:58 +03001768
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001769 while (retries--) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001770 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1771
1772 /* in HS, means ON */
1773 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1774 break;
1775 }
1776
1777 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1778 dev_err(dwc->dev, "failed to send remote wakeup\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001779 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001780 }
1781
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001782 return 0;
1783}
1784
1785static int dwc3_gadget_wakeup(struct usb_gadget *g)
1786{
1787 struct dwc3 *dwc = gadget_to_dwc(g);
1788 unsigned long flags;
1789 int ret;
1790
1791 spin_lock_irqsave(&dwc->lock, flags);
1792 ret = __dwc3_gadget_wakeup(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001793 spin_unlock_irqrestore(&dwc->lock, flags);
1794
1795 return ret;
1796}
1797
1798static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1799 int is_selfpowered)
1800{
1801 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001802 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001803
Paul Zimmerman249a4562012-02-24 17:32:16 -08001804 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001805 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001806 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001807
1808 return 0;
1809}
1810
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001811static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001812{
1813 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001814 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001815
Felipe Balbifc8bb912016-05-16 13:14:48 +03001816 if (pm_runtime_suspended(dwc->dev))
1817 return 0;
1818
Felipe Balbi72246da2011-08-19 18:10:58 +03001819 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001820 if (is_on) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001821 if (dwc->revision <= DWC3_REVISION_187A) {
1822 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1823 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1824 }
1825
1826 if (dwc->revision >= DWC3_REVISION_194A)
1827 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1828 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001829
1830 if (dwc->has_hibernation)
1831 reg |= DWC3_DCTL_KEEP_CONNECT;
1832
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001833 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001834 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001835 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001836
1837 if (dwc->has_hibernation && !suspend)
1838 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1839
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001840 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001841 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001842
1843 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1844
1845 do {
1846 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
Felipe Balbib6d4e162016-06-09 16:47:05 +03001847 reg &= DWC3_DSTS_DEVCTRLHLT;
1848 } while (--timeout && !(!is_on ^ !reg));
Felipe Balbif2df6792016-06-09 16:31:34 +03001849
1850 if (!timeout)
1851 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +03001852
Pratyush Anand6f17f742012-07-02 10:21:55 +05301853 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001854}
1855
1856static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1857{
1858 struct dwc3 *dwc = gadget_to_dwc(g);
1859 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301860 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001861
1862 is_on = !!is_on;
1863
Baolin Wangbb014732016-10-14 17:11:33 +08001864 /*
1865 * Per databook, when we want to stop the gadget, if a control transfer
1866 * is still in process, complete it and get the core into setup phase.
1867 */
1868 if (!is_on && dwc->ep0state != EP0_SETUP_PHASE) {
1869 reinit_completion(&dwc->ep0_in_setup);
1870
1871 ret = wait_for_completion_timeout(&dwc->ep0_in_setup,
1872 msecs_to_jiffies(DWC3_PULL_UP_TIMEOUT));
1873 if (ret == 0) {
1874 dev_err(dwc->dev, "timed out waiting for SETUP phase\n");
1875 return -ETIMEDOUT;
1876 }
1877 }
1878
Felipe Balbi72246da2011-08-19 18:10:58 +03001879 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001880 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001881 spin_unlock_irqrestore(&dwc->lock, flags);
1882
Pratyush Anand6f17f742012-07-02 10:21:55 +05301883 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001884}
1885
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001886static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1887{
1888 u32 reg;
1889
1890 /* Enable all but Start and End of Frame IRQs */
1891 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1892 DWC3_DEVTEN_EVNTOVERFLOWEN |
1893 DWC3_DEVTEN_CMDCMPLTEN |
1894 DWC3_DEVTEN_ERRTICERREN |
1895 DWC3_DEVTEN_WKUPEVTEN |
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001896 DWC3_DEVTEN_CONNECTDONEEN |
1897 DWC3_DEVTEN_USBRSTEN |
1898 DWC3_DEVTEN_DISCONNEVTEN);
1899
Felipe Balbi799e9dc2016-09-23 11:20:40 +03001900 if (dwc->revision < DWC3_REVISION_250A)
1901 reg |= DWC3_DEVTEN_ULSTCNGEN;
1902
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001903 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1904}
1905
1906static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1907{
1908 /* mask all interrupts */
1909 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1910}
1911
1912static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03001913static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001914
Felipe Balbi4e994722016-05-13 14:09:59 +03001915/**
Felipe Balbibfad65e2017-04-19 14:59:27 +03001916 * dwc3_gadget_setup_nump - calculate and initialize NUMP field of %DWC3_DCFG
1917 * @dwc: pointer to our context structure
Felipe Balbi4e994722016-05-13 14:09:59 +03001918 *
1919 * The following looks like complex but it's actually very simple. In order to
1920 * calculate the number of packets we can burst at once on OUT transfers, we're
1921 * gonna use RxFIFO size.
1922 *
1923 * To calculate RxFIFO size we need two numbers:
1924 * MDWIDTH = size, in bits, of the internal memory bus
1925 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
1926 *
1927 * Given these two numbers, the formula is simple:
1928 *
1929 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
1930 *
1931 * 24 bytes is for 3x SETUP packets
1932 * 16 bytes is a clock domain crossing tolerance
1933 *
1934 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
1935 */
1936static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
1937{
1938 u32 ram2_depth;
1939 u32 mdwidth;
1940 u32 nump;
1941 u32 reg;
1942
1943 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
1944 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1945
1946 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
1947 nump = min_t(u32, nump, 16);
1948
1949 /* update NumP */
1950 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1951 reg &= ~DWC3_DCFG_NUMP_MASK;
1952 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
1953 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1954}
1955
Felipe Balbid7be2952016-05-04 15:49:37 +03001956static int __dwc3_gadget_start(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001957{
Felipe Balbi72246da2011-08-19 18:10:58 +03001958 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03001959 int ret = 0;
1960 u32 reg;
1961
John Youncf40b862016-11-14 12:32:43 -08001962 /*
1963 * Use IMOD if enabled via dwc->imod_interval. Otherwise, if
1964 * the core supports IMOD, disable it.
1965 */
1966 if (dwc->imod_interval) {
1967 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
1968 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
1969 } else if (dwc3_has_imod(dwc)) {
1970 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), 0);
1971 }
1972
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03001973 /*
1974 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1975 * field instead of letting dwc3 itself calculate that automatically.
1976 *
1977 * This way, we maximize the chances that we'll be able to get several
1978 * bursts of data without going through any sort of endpoint throttling.
1979 */
1980 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
Thinh Nguyen01b0e2c2018-03-16 15:34:13 -07001981 if (dwc3_is_usb31(dwc))
1982 reg &= ~DWC31_GRXTHRCFG_PKTCNTSEL;
1983 else
1984 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1985
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03001986 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1987
Felipe Balbi4e994722016-05-13 14:09:59 +03001988 dwc3_gadget_setup_nump(dwc);
1989
Felipe Balbi72246da2011-08-19 18:10:58 +03001990 /* Start with SuperSpeed Default */
1991 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1992
1993 dep = dwc->eps[0];
Felipe Balbia2d23f02018-04-09 12:40:48 +03001994 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
Felipe Balbi72246da2011-08-19 18:10:58 +03001995 if (ret) {
1996 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001997 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001998 }
1999
2000 dep = dwc->eps[1];
Felipe Balbia2d23f02018-04-09 12:40:48 +03002001 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
Felipe Balbi72246da2011-08-19 18:10:58 +03002002 if (ret) {
2003 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03002004 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03002005 }
2006
2007 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03002008 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03002009 dwc3_ep0_out_start(dwc);
2010
Felipe Balbi8698e2a2013-02-08 15:24:04 +02002011 dwc3_gadget_enable_irq(dwc);
2012
Felipe Balbid7be2952016-05-04 15:49:37 +03002013 return 0;
2014
2015err1:
2016 __dwc3_gadget_ep_disable(dwc->eps[0]);
2017
2018err0:
2019 return ret;
2020}
2021
2022static int dwc3_gadget_start(struct usb_gadget *g,
2023 struct usb_gadget_driver *driver)
2024{
2025 struct dwc3 *dwc = gadget_to_dwc(g);
2026 unsigned long flags;
2027 int ret = 0;
2028 int irq;
2029
Roger Quadros9522def2016-06-10 14:48:38 +03002030 irq = dwc->irq_gadget;
Felipe Balbid7be2952016-05-04 15:49:37 +03002031 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
2032 IRQF_SHARED, "dwc3", dwc->ev_buf);
2033 if (ret) {
2034 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
2035 irq, ret);
2036 goto err0;
2037 }
2038
2039 spin_lock_irqsave(&dwc->lock, flags);
2040 if (dwc->gadget_driver) {
2041 dev_err(dwc->dev, "%s is already bound to %s\n",
2042 dwc->gadget.name,
2043 dwc->gadget_driver->driver.name);
2044 ret = -EBUSY;
2045 goto err1;
2046 }
2047
2048 dwc->gadget_driver = driver;
2049
Felipe Balbifc8bb912016-05-16 13:14:48 +03002050 if (pm_runtime_active(dwc->dev))
2051 __dwc3_gadget_start(dwc);
2052
Felipe Balbi72246da2011-08-19 18:10:58 +03002053 spin_unlock_irqrestore(&dwc->lock, flags);
2054
2055 return 0;
2056
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03002057err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03002058 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03002059 free_irq(irq, dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03002060
2061err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03002062 return ret;
2063}
2064
Felipe Balbid7be2952016-05-04 15:49:37 +03002065static void __dwc3_gadget_stop(struct dwc3 *dwc)
2066{
2067 dwc3_gadget_disable_irq(dwc);
2068 __dwc3_gadget_ep_disable(dwc->eps[0]);
2069 __dwc3_gadget_ep_disable(dwc->eps[1]);
2070}
2071
Felipe Balbi22835b82014-10-17 12:05:12 -05002072static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03002073{
2074 struct dwc3 *dwc = gadget_to_dwc(g);
2075 unsigned long flags;
Baolin Wang76a638f2016-10-31 19:38:36 +08002076 int epnum;
Roger Quadros498f0472018-03-09 14:47:04 +02002077 u32 tmo_eps = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03002078
2079 spin_lock_irqsave(&dwc->lock, flags);
Baolin Wang76a638f2016-10-31 19:38:36 +08002080
2081 if (pm_runtime_suspended(dwc->dev))
2082 goto out;
2083
Felipe Balbid7be2952016-05-04 15:49:37 +03002084 __dwc3_gadget_stop(dwc);
Baolin Wang76a638f2016-10-31 19:38:36 +08002085
2086 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2087 struct dwc3_ep *dep = dwc->eps[epnum];
Roger Quadros498f0472018-03-09 14:47:04 +02002088 int ret;
Baolin Wang76a638f2016-10-31 19:38:36 +08002089
2090 if (!dep)
2091 continue;
2092
2093 if (!(dep->flags & DWC3_EP_END_TRANSFER_PENDING))
2094 continue;
2095
Roger Quadros498f0472018-03-09 14:47:04 +02002096 ret = wait_event_interruptible_lock_irq_timeout(dep->wait_end_transfer,
2097 !(dep->flags & DWC3_EP_END_TRANSFER_PENDING),
2098 dwc->lock, msecs_to_jiffies(5));
2099
2100 if (ret <= 0) {
2101 /* Timed out or interrupted! There's nothing much
2102 * we can do so we just log here and print which
2103 * endpoints timed out at the end.
2104 */
2105 tmo_eps |= 1 << epnum;
2106 dep->flags &= DWC3_EP_END_TRANSFER_PENDING;
2107 }
2108 }
2109
2110 if (tmo_eps) {
2111 dev_err(dwc->dev,
2112 "end transfer timed out on endpoints 0x%x [bitmap]\n",
2113 tmo_eps);
Baolin Wang76a638f2016-10-31 19:38:36 +08002114 }
2115
2116out:
Felipe Balbi72246da2011-08-19 18:10:58 +03002117 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03002118 spin_unlock_irqrestore(&dwc->lock, flags);
2119
Felipe Balbi3f308d12016-05-16 14:17:06 +03002120 free_irq(dwc->irq_gadget, dwc->ev_buf);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03002121
Felipe Balbi72246da2011-08-19 18:10:58 +03002122 return 0;
2123}
Paul Zimmerman802fde92012-04-27 13:10:52 +03002124
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002125static void dwc3_gadget_set_speed(struct usb_gadget *g,
2126 enum usb_device_speed speed)
2127{
2128 struct dwc3 *dwc = gadget_to_dwc(g);
2129 unsigned long flags;
2130 u32 reg;
2131
2132 spin_lock_irqsave(&dwc->lock, flags);
2133 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2134 reg &= ~(DWC3_DCFG_SPEED_MASK);
2135
2136 /*
2137 * WORKAROUND: DWC3 revision < 2.20a have an issue
2138 * which would cause metastability state on Run/Stop
2139 * bit if we try to force the IP to USB2-only mode.
2140 *
2141 * Because of that, we cannot configure the IP to any
2142 * speed other than the SuperSpeed
2143 *
2144 * Refers to:
2145 *
2146 * STAR#9000525659: Clock Domain Crossing on DCTL in
2147 * USB 2.0 Mode
2148 */
Roger Quadros42bf02e2017-10-31 15:11:55 +02002149 if (dwc->revision < DWC3_REVISION_220A &&
2150 !dwc->dis_metastability_quirk) {
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002151 reg |= DWC3_DCFG_SUPERSPEED;
2152 } else {
2153 switch (speed) {
2154 case USB_SPEED_LOW:
2155 reg |= DWC3_DCFG_LOWSPEED;
2156 break;
2157 case USB_SPEED_FULL:
2158 reg |= DWC3_DCFG_FULLSPEED;
2159 break;
2160 case USB_SPEED_HIGH:
2161 reg |= DWC3_DCFG_HIGHSPEED;
2162 break;
2163 case USB_SPEED_SUPER:
2164 reg |= DWC3_DCFG_SUPERSPEED;
2165 break;
2166 case USB_SPEED_SUPER_PLUS:
Thinh Nguyen2f3090c2018-03-16 15:35:57 -07002167 if (dwc3_is_usb31(dwc))
2168 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
2169 else
2170 reg |= DWC3_DCFG_SUPERSPEED;
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002171 break;
2172 default:
2173 dev_err(dwc->dev, "invalid speed (%d)\n", speed);
2174
2175 if (dwc->revision & DWC3_REVISION_IS_DWC31)
2176 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
2177 else
2178 reg |= DWC3_DCFG_SUPERSPEED;
2179 }
2180 }
2181 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2182
2183 spin_unlock_irqrestore(&dwc->lock, flags);
2184}
2185
Felipe Balbi72246da2011-08-19 18:10:58 +03002186static const struct usb_gadget_ops dwc3_gadget_ops = {
2187 .get_frame = dwc3_gadget_get_frame,
2188 .wakeup = dwc3_gadget_wakeup,
2189 .set_selfpowered = dwc3_gadget_set_selfpowered,
2190 .pullup = dwc3_gadget_pullup,
2191 .udc_start = dwc3_gadget_start,
2192 .udc_stop = dwc3_gadget_stop,
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002193 .udc_set_speed = dwc3_gadget_set_speed,
Felipe Balbi72246da2011-08-19 18:10:58 +03002194};
2195
2196/* -------------------------------------------------------------------------- */
2197
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002198static int dwc3_gadget_init_control_endpoint(struct dwc3_ep *dep)
2199{
2200 struct dwc3 *dwc = dep->dwc;
2201
2202 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
2203 dep->endpoint.maxburst = 1;
2204 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
2205 if (!dep->direction)
2206 dwc->gadget.ep0 = &dep->endpoint;
2207
2208 dep->endpoint.caps.type_control = true;
2209
2210 return 0;
2211}
2212
2213static int dwc3_gadget_init_in_endpoint(struct dwc3_ep *dep)
2214{
2215 struct dwc3 *dwc = dep->dwc;
2216 int mdwidth;
2217 int kbytes;
2218 int size;
2219
2220 mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
2221 /* MDWIDTH is represented in bits, we need it in bytes */
2222 mdwidth /= 8;
2223
2224 size = dwc3_readl(dwc->regs, DWC3_GTXFIFOSIZ(dep->number >> 1));
2225 if (dwc3_is_usb31(dwc))
2226 size = DWC31_GTXFIFOSIZ_TXFDEF(size);
2227 else
2228 size = DWC3_GTXFIFOSIZ_TXFDEF(size);
2229
2230 /* FIFO Depth is in MDWDITH bytes. Multiply */
2231 size *= mdwidth;
2232
2233 kbytes = size / 1024;
2234 if (kbytes == 0)
2235 kbytes = 1;
2236
2237 /*
2238 * FIFO sizes account an extra MDWIDTH * (kbytes + 1) bytes for
2239 * internal overhead. We don't really know how these are used,
2240 * but documentation say it exists.
2241 */
2242 size -= mdwidth * (kbytes + 1);
2243 size /= kbytes;
2244
2245 usb_ep_set_maxpacket_limit(&dep->endpoint, size);
2246
2247 dep->endpoint.max_streams = 15;
2248 dep->endpoint.ops = &dwc3_gadget_ep_ops;
2249 list_add_tail(&dep->endpoint.ep_list,
2250 &dwc->gadget.ep_list);
2251 dep->endpoint.caps.type_iso = true;
2252 dep->endpoint.caps.type_bulk = true;
2253 dep->endpoint.caps.type_int = true;
2254
2255 return dwc3_alloc_trb_pool(dep);
2256}
2257
2258static int dwc3_gadget_init_out_endpoint(struct dwc3_ep *dep)
2259{
2260 struct dwc3 *dwc = dep->dwc;
2261
2262 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
2263 dep->endpoint.max_streams = 15;
2264 dep->endpoint.ops = &dwc3_gadget_ep_ops;
2265 list_add_tail(&dep->endpoint.ep_list,
2266 &dwc->gadget.ep_list);
2267 dep->endpoint.caps.type_iso = true;
2268 dep->endpoint.caps.type_bulk = true;
2269 dep->endpoint.caps.type_int = true;
2270
2271 return dwc3_alloc_trb_pool(dep);
2272}
2273
2274static int dwc3_gadget_init_endpoint(struct dwc3 *dwc, u8 epnum)
Felipe Balbi72246da2011-08-19 18:10:58 +03002275{
2276 struct dwc3_ep *dep;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002277 bool direction = epnum & 1;
2278 int ret;
2279 u8 num = epnum >> 1;
2280
2281 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
2282 if (!dep)
2283 return -ENOMEM;
2284
2285 dep->dwc = dwc;
2286 dep->number = epnum;
2287 dep->direction = direction;
2288 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
2289 dwc->eps[epnum] = dep;
Thinh Nguyend92021f2018-11-14 22:56:54 -08002290 dep->combo_num = 0;
2291 dep->start_cmd_status = 0;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002292
2293 snprintf(dep->name, sizeof(dep->name), "ep%u%s", num,
2294 direction ? "in" : "out");
2295
2296 dep->endpoint.name = dep->name;
2297
2298 if (!(dep->number > 1)) {
2299 dep->endpoint.desc = &dwc3_gadget_ep0_desc;
2300 dep->endpoint.comp_desc = NULL;
2301 }
2302
2303 spin_lock_init(&dep->lock);
2304
2305 if (num == 0)
2306 ret = dwc3_gadget_init_control_endpoint(dep);
2307 else if (direction)
2308 ret = dwc3_gadget_init_in_endpoint(dep);
2309 else
2310 ret = dwc3_gadget_init_out_endpoint(dep);
2311
2312 if (ret)
2313 return ret;
2314
2315 dep->endpoint.caps.dir_in = direction;
2316 dep->endpoint.caps.dir_out = !direction;
2317
2318 INIT_LIST_HEAD(&dep->pending_list);
2319 INIT_LIST_HEAD(&dep->started_list);
2320
2321 return 0;
2322}
2323
2324static int dwc3_gadget_init_endpoints(struct dwc3 *dwc, u8 total)
2325{
Bryan O'Donoghue47d39462017-01-31 20:58:10 +00002326 u8 epnum;
Felipe Balbi72246da2011-08-19 18:10:58 +03002327
Bryan O'Donoghuef3bcfc72017-01-31 20:58:11 +00002328 INIT_LIST_HEAD(&dwc->gadget.ep_list);
2329
Andy Shevchenko46b780d2017-06-12 15:11:25 +03002330 for (epnum = 0; epnum < total; epnum++) {
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002331 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002332
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002333 ret = dwc3_gadget_init_endpoint(dwc, epnum);
2334 if (ret)
2335 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002336 }
2337
2338 return 0;
2339}
2340
2341static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
2342{
2343 struct dwc3_ep *dep;
2344 u8 epnum;
2345
2346 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2347 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002348 if (!dep)
2349 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05302350 /*
2351 * Physical endpoints 0 and 1 are special; they form the
2352 * bi-directional USB endpoint 0.
2353 *
2354 * For those two physical endpoints, we don't allocate a TRB
2355 * pool nor do we add them the endpoints list. Due to that, we
2356 * shouldn't do these two operations otherwise we would end up
2357 * with all sorts of bugs when removing dwc3.ko.
2358 */
2359 if (epnum != 0 && epnum != 1) {
2360 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002361 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05302362 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002363
2364 kfree(dep);
2365 }
2366}
2367
Felipe Balbi72246da2011-08-19 18:10:58 +03002368/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02002369
Felipe Balbi8f608e82018-03-27 10:53:29 +03002370static int dwc3_gadget_ep_reclaim_completed_trb(struct dwc3_ep *dep,
2371 struct dwc3_request *req, struct dwc3_trb *trb,
2372 const struct dwc3_event_depevt *event, int status, int chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302373{
2374 unsigned int count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302375
Felipe Balbidc55c672016-08-12 13:20:32 +03002376 dwc3_ep_inc_deq(dep);
Felipe Balbia9c3ca52016-10-05 14:24:37 +03002377
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002378 trace_dwc3_complete_trb(dep, trb);
Felipe Balbi09fe1f82018-08-01 13:32:07 +03002379 req->num_trbs--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002380
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002381 /*
2382 * If we're in the middle of series of chained TRBs and we
2383 * receive a short transfer along the way, DWC3 will skip
2384 * through all TRBs including the last TRB in the chain (the
2385 * where CHN bit is zero. DWC3 will also avoid clearing HWO
2386 * bit and SW has to do it manually.
2387 *
2388 * We're going to do that here to avoid problems of HW trying
2389 * to use bogus TRBs for transfers.
2390 */
2391 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
2392 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2393
Felipe Balbic6267a52017-01-05 14:58:46 +02002394 /*
2395 * If we're dealing with unaligned size OUT transfer, we will be left
2396 * with one TRB pending in the ring. We need to manually clear HWO bit
2397 * from that TRB.
2398 */
Felipe Balbi1a22ec62018-08-01 13:15:05 +03002399
2400 if (req->needs_extra_trb && !(trb->ctrl & DWC3_TRB_CTRL_CHN)) {
Felipe Balbic6267a52017-01-05 14:58:46 +02002401 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2402 return 1;
2403 }
2404
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302405 count = trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbie62c5bc52016-10-25 13:47:21 +03002406 req->remaining += count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302407
Felipe Balbi35b27192017-03-08 13:56:37 +02002408 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
2409 return 1;
2410
Felipe Balbid80fe1b2018-04-06 11:04:21 +03002411 if (event->status & DEPEVT_STATUS_SHORT && !chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302412 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002413
Felipe Balbie0c42ce2018-04-06 15:37:30 +03002414 if (event->status & DEPEVT_STATUS_IOC)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302415 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002416
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302417 return 0;
2418}
2419
Felipe Balbid3692952018-03-29 13:32:10 +03002420static int dwc3_gadget_ep_reclaim_trb_sg(struct dwc3_ep *dep,
2421 struct dwc3_request *req, const struct dwc3_event_depevt *event,
2422 int status)
2423{
2424 struct dwc3_trb *trb = &dep->trb_pool[dep->trb_dequeue];
2425 struct scatterlist *sg = req->sg;
2426 struct scatterlist *s;
2427 unsigned int pending = req->num_pending_sgs;
2428 unsigned int i;
2429 int ret = 0;
2430
2431 for_each_sg(sg, s, pending, i) {
2432 trb = &dep->trb_pool[dep->trb_dequeue];
2433
2434 if (trb->ctrl & DWC3_TRB_CTRL_HWO)
2435 break;
2436
2437 req->sg = sg_next(s);
2438 req->num_pending_sgs--;
2439
2440 ret = dwc3_gadget_ep_reclaim_completed_trb(dep, req,
2441 trb, event, status, true);
2442 if (ret)
2443 break;
2444 }
2445
2446 return ret;
2447}
2448
2449static int dwc3_gadget_ep_reclaim_trb_linear(struct dwc3_ep *dep,
2450 struct dwc3_request *req, const struct dwc3_event_depevt *event,
2451 int status)
2452{
2453 struct dwc3_trb *trb = &dep->trb_pool[dep->trb_dequeue];
2454
2455 return dwc3_gadget_ep_reclaim_completed_trb(dep, req, trb,
2456 event, status, false);
2457}
2458
Felipe Balbie0c42ce2018-04-06 15:37:30 +03002459static bool dwc3_gadget_ep_request_completed(struct dwc3_request *req)
2460{
2461 return req->request.actual == req->request.length;
2462}
2463
Felipe Balbif38e35d2018-04-06 15:56:35 +03002464static int dwc3_gadget_ep_cleanup_completed_request(struct dwc3_ep *dep,
2465 const struct dwc3_event_depevt *event,
2466 struct dwc3_request *req, int status)
2467{
2468 int ret;
2469
2470 if (req->num_pending_sgs)
2471 ret = dwc3_gadget_ep_reclaim_trb_sg(dep, req, event,
2472 status);
2473 else
2474 ret = dwc3_gadget_ep_reclaim_trb_linear(dep, req, event,
2475 status);
2476
Felipe Balbi1a22ec62018-08-01 13:15:05 +03002477 if (req->needs_extra_trb) {
Felipe Balbif38e35d2018-04-06 15:56:35 +03002478 ret = dwc3_gadget_ep_reclaim_trb_linear(dep, req, event,
2479 status);
Felipe Balbi1a22ec62018-08-01 13:15:05 +03002480 req->needs_extra_trb = false;
Felipe Balbif38e35d2018-04-06 15:56:35 +03002481 }
2482
2483 req->request.actual = req->request.length - req->remaining;
2484
2485 if (!dwc3_gadget_ep_request_completed(req) &&
2486 req->num_pending_sgs) {
2487 __dwc3_gadget_kick_transfer(dep);
2488 goto out;
2489 }
2490
2491 dwc3_gadget_giveback(dep, req, status);
2492
2493out:
2494 return ret;
2495}
2496
Felipe Balbi12a3a4a2018-03-29 11:53:40 +03002497static void dwc3_gadget_ep_cleanup_completed_requests(struct dwc3_ep *dep,
Felipe Balbi8f608e82018-03-27 10:53:29 +03002498 const struct dwc3_event_depevt *event, int status)
Felipe Balbi72246da2011-08-19 18:10:58 +03002499{
Felipe Balbi6afbdb52018-04-06 15:49:49 +03002500 struct dwc3_request *req;
2501 struct dwc3_request *tmp;
Felipe Balbi72246da2011-08-19 18:10:58 +03002502
Felipe Balbi6afbdb52018-04-06 15:49:49 +03002503 list_for_each_entry_safe(req, tmp, &dep->started_list, list) {
Felipe Balbifee73e62018-04-06 15:50:29 +03002504 int ret;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002505
Felipe Balbif38e35d2018-04-06 15:56:35 +03002506 ret = dwc3_gadget_ep_cleanup_completed_request(dep, event,
2507 req, status);
Felipe Balbi58f02182018-03-29 12:10:31 +03002508 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03002509 break;
Felipe Balbi31162af2016-08-11 14:38:37 +03002510 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002511}
2512
Felipe Balbiee3638b2018-03-27 11:26:53 +03002513static void dwc3_gadget_endpoint_frame_from_event(struct dwc3_ep *dep,
2514 const struct dwc3_event_depevt *event)
2515{
Felipe Balbif62afb42018-04-11 10:34:34 +03002516 dep->frame_number = event->parameters;
Felipe Balbiee3638b2018-03-27 11:26:53 +03002517}
2518
Felipe Balbi8f608e82018-03-27 10:53:29 +03002519static void dwc3_gadget_endpoint_transfer_in_progress(struct dwc3_ep *dep,
2520 const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03002521{
Felipe Balbi8f608e82018-03-27 10:53:29 +03002522 struct dwc3 *dwc = dep->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +03002523 unsigned status = 0;
Felipe Balbi6d8a0192018-03-29 12:49:28 +03002524 bool stop = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002525
Felipe Balbiee3638b2018-03-27 11:26:53 +03002526 dwc3_gadget_endpoint_frame_from_event(dep, event);
2527
Felipe Balbi72246da2011-08-19 18:10:58 +03002528 if (event->status & DEPEVT_STATUS_BUSERR)
2529 status = -ECONNRESET;
2530
Felipe Balbi6d8a0192018-03-29 12:49:28 +03002531 if (event->status & DEPEVT_STATUS_MISSED_ISOC) {
2532 status = -EXDEV;
Felipe Balbid5133202018-04-11 10:32:52 +03002533
2534 if (list_empty(&dep->started_list))
2535 stop = true;
Felipe Balbi6d8a0192018-03-29 12:49:28 +03002536 }
2537
Felipe Balbi5f2e7972018-03-29 11:10:45 +03002538 dwc3_gadget_ep_cleanup_completed_requests(dep, event, status);
Felipe Balbifae2b902011-10-14 13:00:30 +03002539
Felipe Balbi6d8a0192018-03-29 12:49:28 +03002540 if (stop) {
2541 dwc3_stop_active_transfer(dep, true);
2542 dep->flags = DWC3_EP_ENABLED;
2543 }
2544
Felipe Balbifae2b902011-10-14 13:00:30 +03002545 /*
2546 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2547 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2548 */
2549 if (dwc->revision < DWC3_REVISION_183A) {
2550 u32 reg;
2551 int i;
2552
2553 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05002554 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03002555
2556 if (!(dep->flags & DWC3_EP_ENABLED))
2557 continue;
2558
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002559 if (!list_empty(&dep->started_list))
Felipe Balbifae2b902011-10-14 13:00:30 +03002560 return;
2561 }
2562
2563 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2564 reg |= dwc->u1u2;
2565 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2566
2567 dwc->u1u2 = 0;
2568 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002569}
2570
Felipe Balbi8f608e82018-03-27 10:53:29 +03002571static void dwc3_gadget_endpoint_transfer_not_ready(struct dwc3_ep *dep,
2572 const struct dwc3_event_depevt *event)
Felipe Balbi32033862018-03-27 10:47:48 +03002573{
Felipe Balbiee3638b2018-03-27 11:26:53 +03002574 dwc3_gadget_endpoint_frame_from_event(dep, event);
Felipe Balbi5828cad2018-03-27 11:14:31 +03002575 __dwc3_gadget_start_isoc(dep);
Felipe Balbi32033862018-03-27 10:47:48 +03002576}
2577
Felipe Balbi72246da2011-08-19 18:10:58 +03002578static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2579 const struct dwc3_event_depevt *event)
2580{
2581 struct dwc3_ep *dep;
2582 u8 epnum = event->endpoint_number;
Baolin Wang76a638f2016-10-31 19:38:36 +08002583 u8 cmd;
Felipe Balbi72246da2011-08-19 18:10:58 +03002584
2585 dep = dwc->eps[epnum];
2586
Janusz Dziedzicd7fd41c2016-12-08 10:57:34 +01002587 if (!(dep->flags & DWC3_EP_ENABLED)) {
2588 if (!(dep->flags & DWC3_EP_END_TRANSFER_PENDING))
2589 return;
2590
2591 /* Handle only EPCMDCMPLT when EP disabled */
2592 if (event->endpoint_event != DWC3_DEPEVT_EPCMDCMPLT)
2593 return;
2594 }
Felipe Balbi3336abb2012-06-06 09:19:35 +03002595
Felipe Balbi72246da2011-08-19 18:10:58 +03002596 if (epnum == 0 || epnum == 1) {
2597 dwc3_ep0_interrupt(dwc, event);
2598 return;
2599 }
2600
2601 switch (event->endpoint_event) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002602 case DWC3_DEPEVT_XFERINPROGRESS:
Felipe Balbi8f608e82018-03-27 10:53:29 +03002603 dwc3_gadget_endpoint_transfer_in_progress(dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002604 break;
2605 case DWC3_DEPEVT_XFERNOTREADY:
Felipe Balbi8f608e82018-03-27 10:53:29 +03002606 dwc3_gadget_endpoint_transfer_not_ready(dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002607 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002608 case DWC3_DEPEVT_EPCMDCMPLT:
Baolin Wang76a638f2016-10-31 19:38:36 +08002609 cmd = DEPEVT_PARAMETER_CMD(event->parameters);
2610
2611 if (cmd == DWC3_DEPCMD_ENDTRANSFER) {
2612 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
2613 wake_up(&dep->wait_end_transfer);
2614 }
2615 break;
Felipe Balbia24a6ab2018-03-27 10:41:39 +03002616 case DWC3_DEPEVT_STREAMEVT:
Felipe Balbi742a4ff2018-03-26 13:26:56 +03002617 case DWC3_DEPEVT_XFERCOMPLETE:
Baolin Wang76a638f2016-10-31 19:38:36 +08002618 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbi72246da2011-08-19 18:10:58 +03002619 break;
2620 }
2621}
2622
2623static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2624{
2625 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2626 spin_unlock(&dwc->lock);
2627 dwc->gadget_driver->disconnect(&dwc->gadget);
2628 spin_lock(&dwc->lock);
2629 }
2630}
2631
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002632static void dwc3_suspend_gadget(struct dwc3 *dwc)
2633{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002634 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002635 spin_unlock(&dwc->lock);
2636 dwc->gadget_driver->suspend(&dwc->gadget);
2637 spin_lock(&dwc->lock);
2638 }
2639}
2640
2641static void dwc3_resume_gadget(struct dwc3 *dwc)
2642{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002643 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002644 spin_unlock(&dwc->lock);
2645 dwc->gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06002646 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08002647 }
2648}
2649
2650static void dwc3_reset_gadget(struct dwc3 *dwc)
2651{
2652 if (!dwc->gadget_driver)
2653 return;
2654
2655 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2656 spin_unlock(&dwc->lock);
2657 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002658 spin_lock(&dwc->lock);
2659 }
2660}
2661
Felipe Balbi8f608e82018-03-27 10:53:29 +03002662static void dwc3_stop_active_transfer(struct dwc3_ep *dep, bool force)
Felipe Balbi72246da2011-08-19 18:10:58 +03002663{
Felipe Balbi8f608e82018-03-27 10:53:29 +03002664 struct dwc3 *dwc = dep->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +03002665 struct dwc3_gadget_ep_cmd_params params;
2666 u32 cmd;
2667 int ret;
2668
Baolin Wang76a638f2016-10-31 19:38:36 +08002669 if ((dep->flags & DWC3_EP_END_TRANSFER_PENDING) ||
2670 !dep->resource_index)
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302671 return;
2672
Pratyush Anand57911502012-07-06 15:19:10 +05302673 /*
2674 * NOTICE: We are violating what the Databook says about the
2675 * EndTransfer command. Ideally we would _always_ wait for the
2676 * EndTransfer Command Completion IRQ, but that's causing too
2677 * much trouble synchronizing between us and gadget driver.
2678 *
2679 * We have discussed this with the IP Provider and it was
2680 * suggested to giveback all requests here, but give HW some
2681 * extra time to synchronize with the interconnect. We're using
Mickael Maisondc93b412014-12-23 17:34:43 +01002682 * an arbitrary 100us delay for that.
Pratyush Anand57911502012-07-06 15:19:10 +05302683 *
2684 * Note also that a similar handling was tested by Synopsys
2685 * (thanks a lot Paul) and nothing bad has come out of it.
2686 * In short, what we're doing is:
2687 *
2688 * - Issue EndTransfer WITH CMDIOC bit set
2689 * - Wait 100us
John Youn06281d42016-08-22 15:39:13 -07002690 *
2691 * As of IP version 3.10a of the DWC_usb3 IP, the controller
2692 * supports a mode to work around the above limitation. The
2693 * software can poll the CMDACT bit in the DEPCMD register
2694 * after issuing a EndTransfer command. This mode is enabled
2695 * by writing GUCTL2[14]. This polling is already done in the
2696 * dwc3_send_gadget_ep_cmd() function so if the mode is
2697 * enabled, the EndTransfer command will have completed upon
2698 * returning from this function and we don't need to delay for
2699 * 100us.
2700 *
2701 * This mode is NOT available on the DWC_usb31 IP.
Pratyush Anand57911502012-07-06 15:19:10 +05302702 */
2703
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302704 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002705 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2706 cmd |= DWC3_DEPCMD_CMDIOC;
Felipe Balbib4996a82012-06-06 12:04:13 +03002707 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302708 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03002709 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302710 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03002711 dep->resource_index = 0;
John Youn06281d42016-08-22 15:39:13 -07002712
Baolin Wang76a638f2016-10-31 19:38:36 +08002713 if (dwc3_is_usb31(dwc) || dwc->revision < DWC3_REVISION_310A) {
2714 dep->flags |= DWC3_EP_END_TRANSFER_PENDING;
John Youn06281d42016-08-22 15:39:13 -07002715 udelay(100);
Baolin Wang76a638f2016-10-31 19:38:36 +08002716 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002717}
2718
Felipe Balbi72246da2011-08-19 18:10:58 +03002719static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2720{
2721 u32 epnum;
2722
2723 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2724 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03002725 int ret;
2726
2727 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002728 if (!dep)
2729 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03002730
2731 if (!(dep->flags & DWC3_EP_STALL))
2732 continue;
2733
2734 dep->flags &= ~DWC3_EP_STALL;
2735
John Youn50c763f2016-05-31 17:49:56 -07002736 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002737 WARN_ON_ONCE(ret);
2738 }
2739}
2740
2741static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2742{
Felipe Balbic4430a22012-05-24 10:30:01 +03002743 int reg;
2744
Felipe Balbi72246da2011-08-19 18:10:58 +03002745 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2746 reg &= ~DWC3_DCTL_INITU1ENA;
2747 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2748
2749 reg &= ~DWC3_DCTL_INITU2ENA;
2750 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002751
Felipe Balbi72246da2011-08-19 18:10:58 +03002752 dwc3_disconnect_gadget(dwc);
2753
2754 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03002755 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05002756 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbifc8bb912016-05-16 13:14:48 +03002757
2758 dwc->connected = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002759}
2760
Felipe Balbi72246da2011-08-19 18:10:58 +03002761static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2762{
2763 u32 reg;
2764
Felipe Balbifc8bb912016-05-16 13:14:48 +03002765 dwc->connected = true;
2766
Felipe Balbidf62df52011-10-14 15:11:49 +03002767 /*
2768 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2769 * would cause a missing Disconnect Event if there's a
2770 * pending Setup Packet in the FIFO.
2771 *
2772 * There's no suggested workaround on the official Bug
2773 * report, which states that "unless the driver/application
2774 * is doing any special handling of a disconnect event,
2775 * there is no functional issue".
2776 *
2777 * Unfortunately, it turns out that we _do_ some special
2778 * handling of a disconnect event, namely complete all
2779 * pending transfers, notify gadget driver of the
2780 * disconnection, and so on.
2781 *
2782 * Our suggested workaround is to follow the Disconnect
2783 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06002784 * flag. Such flag gets set whenever we have a SETUP_PENDING
2785 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03002786 * same endpoint.
2787 *
2788 * Refers to:
2789 *
2790 * STAR#9000466709: RTL: Device : Disconnect event not
2791 * generated if setup packet pending in FIFO
2792 */
2793 if (dwc->revision < DWC3_REVISION_188A) {
2794 if (dwc->setup_packet_pending)
2795 dwc3_gadget_disconnect_interrupt(dwc);
2796 }
2797
Felipe Balbi8e744752014-11-06 14:27:53 +08002798 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03002799
2800 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2801 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2802 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02002803 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002804 dwc3_clear_stall_all_ep(dwc);
2805
2806 /* Reset device address to zero */
2807 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2808 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2809 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002810}
2811
Felipe Balbi72246da2011-08-19 18:10:58 +03002812static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2813{
Felipe Balbi72246da2011-08-19 18:10:58 +03002814 struct dwc3_ep *dep;
2815 int ret;
2816 u32 reg;
2817 u8 speed;
2818
Felipe Balbi72246da2011-08-19 18:10:58 +03002819 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2820 speed = reg & DWC3_DSTS_CONNECTSPD;
2821 dwc->speed = speed;
2822
John Youn5fb6fda2016-11-10 17:23:25 -08002823 /*
2824 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2825 * each time on Connect Done.
2826 *
2827 * Currently we always use the reset value. If any platform
2828 * wants to set this to a different value, we need to add a
2829 * setting and update GCTL.RAMCLKSEL here.
2830 */
Felipe Balbi72246da2011-08-19 18:10:58 +03002831
2832 switch (speed) {
John Youn2da9ad72016-05-20 16:34:26 -07002833 case DWC3_DSTS_SUPERSPEED_PLUS:
John Youn75808622016-02-05 17:09:13 -08002834 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2835 dwc->gadget.ep0->maxpacket = 512;
2836 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2837 break;
John Youn2da9ad72016-05-20 16:34:26 -07002838 case DWC3_DSTS_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03002839 /*
2840 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2841 * would cause a missing USB3 Reset event.
2842 *
2843 * In such situations, we should force a USB3 Reset
2844 * event by calling our dwc3_gadget_reset_interrupt()
2845 * routine.
2846 *
2847 * Refers to:
2848 *
2849 * STAR#9000483510: RTL: SS : USB3 reset event may
2850 * not be generated always when the link enters poll
2851 */
2852 if (dwc->revision < DWC3_REVISION_190A)
2853 dwc3_gadget_reset_interrupt(dwc);
2854
Felipe Balbi72246da2011-08-19 18:10:58 +03002855 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2856 dwc->gadget.ep0->maxpacket = 512;
2857 dwc->gadget.speed = USB_SPEED_SUPER;
2858 break;
John Youn2da9ad72016-05-20 16:34:26 -07002859 case DWC3_DSTS_HIGHSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002860 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2861 dwc->gadget.ep0->maxpacket = 64;
2862 dwc->gadget.speed = USB_SPEED_HIGH;
2863 break;
Roger Quadros9418ee12017-01-03 14:32:09 +02002864 case DWC3_DSTS_FULLSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002865 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2866 dwc->gadget.ep0->maxpacket = 64;
2867 dwc->gadget.speed = USB_SPEED_FULL;
2868 break;
John Youn2da9ad72016-05-20 16:34:26 -07002869 case DWC3_DSTS_LOWSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002870 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2871 dwc->gadget.ep0->maxpacket = 8;
2872 dwc->gadget.speed = USB_SPEED_LOW;
2873 break;
2874 }
2875
Thinh Nguyen61800262018-01-12 18:18:05 -08002876 dwc->eps[1]->endpoint.maxpacket = dwc->gadget.ep0->maxpacket;
2877
Pratyush Anand2b758352013-01-14 15:59:31 +05302878 /* Enable USB2 LPM Capability */
2879
John Younee5cd412016-02-05 17:08:45 -08002880 if ((dwc->revision > DWC3_REVISION_194A) &&
John Youn2da9ad72016-05-20 16:34:26 -07002881 (speed != DWC3_DSTS_SUPERSPEED) &&
2882 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
Pratyush Anand2b758352013-01-14 15:59:31 +05302883 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2884 reg |= DWC3_DCFG_LPM_CAP;
2885 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2886
2887 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2888 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2889
Huang Rui460d0982014-10-31 11:11:18 +08002890 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
Pratyush Anand2b758352013-01-14 15:59:31 +05302891
Huang Rui80caf7d2014-10-28 19:54:26 +08002892 /*
2893 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2894 * DCFG.LPMCap is set, core responses with an ACK and the
2895 * BESL value in the LPM token is less than or equal to LPM
2896 * NYET threshold.
2897 */
2898 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2899 && dwc->has_lpm_erratum,
Masanari Iida9165dab2016-09-17 23:44:17 +09002900 "LPM Erratum not available on dwc3 revisions < 2.40a\n");
Huang Rui80caf7d2014-10-28 19:54:26 +08002901
2902 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2903 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2904
Pratyush Anand2b758352013-01-14 15:59:31 +05302905 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06002906 } else {
2907 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2908 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2909 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05302910 }
2911
Felipe Balbi72246da2011-08-19 18:10:58 +03002912 dep = dwc->eps[0];
Felipe Balbia2d23f02018-04-09 12:40:48 +03002913 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_MODIFY);
Felipe Balbi72246da2011-08-19 18:10:58 +03002914 if (ret) {
2915 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2916 return;
2917 }
2918
2919 dep = dwc->eps[1];
Felipe Balbia2d23f02018-04-09 12:40:48 +03002920 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_MODIFY);
Felipe Balbi72246da2011-08-19 18:10:58 +03002921 if (ret) {
2922 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2923 return;
2924 }
2925
2926 /*
2927 * Configure PHY via GUSB3PIPECTLn if required.
2928 *
2929 * Update GTXFIFOSIZn
2930 *
2931 * In both cases reset values should be sufficient.
2932 */
2933}
2934
2935static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2936{
Felipe Balbi72246da2011-08-19 18:10:58 +03002937 /*
2938 * TODO take core out of low power mode when that's
2939 * implemented.
2940 */
2941
Jiebing Liad14d4e2014-12-11 13:26:29 +08002942 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2943 spin_unlock(&dwc->lock);
2944 dwc->gadget_driver->resume(&dwc->gadget);
2945 spin_lock(&dwc->lock);
2946 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002947}
2948
2949static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2950 unsigned int evtinfo)
2951{
Felipe Balbifae2b902011-10-14 13:00:30 +03002952 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002953 unsigned int pwropt;
2954
2955 /*
2956 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2957 * Hibernation mode enabled which would show up when device detects
2958 * host-initiated U3 exit.
2959 *
2960 * In that case, device will generate a Link State Change Interrupt
2961 * from U3 to RESUME which is only necessary if Hibernation is
2962 * configured in.
2963 *
2964 * There are no functional changes due to such spurious event and we
2965 * just need to ignore it.
2966 *
2967 * Refers to:
2968 *
2969 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2970 * operational mode
2971 */
2972 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2973 if ((dwc->revision < DWC3_REVISION_250A) &&
2974 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2975 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2976 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002977 return;
2978 }
2979 }
Felipe Balbifae2b902011-10-14 13:00:30 +03002980
2981 /*
2982 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2983 * on the link partner, the USB session might do multiple entry/exit
2984 * of low power states before a transfer takes place.
2985 *
2986 * Due to this problem, we might experience lower throughput. The
2987 * suggested workaround is to disable DCTL[12:9] bits if we're
2988 * transitioning from U1/U2 to U0 and enable those bits again
2989 * after a transfer completes and there are no pending transfers
2990 * on any of the enabled endpoints.
2991 *
2992 * This is the first half of that workaround.
2993 *
2994 * Refers to:
2995 *
2996 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2997 * core send LGO_Ux entering U0
2998 */
2999 if (dwc->revision < DWC3_REVISION_183A) {
3000 if (next == DWC3_LINK_STATE_U0) {
3001 u32 u1u2;
3002 u32 reg;
3003
3004 switch (dwc->link_state) {
3005 case DWC3_LINK_STATE_U1:
3006 case DWC3_LINK_STATE_U2:
3007 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3008 u1u2 = reg & (DWC3_DCTL_INITU2ENA
3009 | DWC3_DCTL_ACCEPTU2ENA
3010 | DWC3_DCTL_INITU1ENA
3011 | DWC3_DCTL_ACCEPTU1ENA);
3012
3013 if (!dwc->u1u2)
3014 dwc->u1u2 = reg & u1u2;
3015
3016 reg &= ~u1u2;
3017
3018 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
3019 break;
3020 default:
3021 /* do nothing */
3022 break;
3023 }
3024 }
3025 }
3026
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06003027 switch (next) {
3028 case DWC3_LINK_STATE_U1:
3029 if (dwc->speed == USB_SPEED_SUPER)
3030 dwc3_suspend_gadget(dwc);
3031 break;
3032 case DWC3_LINK_STATE_U2:
3033 case DWC3_LINK_STATE_U3:
3034 dwc3_suspend_gadget(dwc);
3035 break;
3036 case DWC3_LINK_STATE_RESUME:
3037 dwc3_resume_gadget(dwc);
3038 break;
3039 default:
3040 /* do nothing */
3041 break;
3042 }
3043
Felipe Balbie57ebc12014-04-22 13:20:12 -05003044 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03003045}
3046
Baolin Wang72704f82016-05-16 16:43:53 +08003047static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
3048 unsigned int evtinfo)
3049{
3050 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
3051
3052 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
3053 dwc3_suspend_gadget(dwc);
3054
3055 dwc->link_state = next;
3056}
3057
Felipe Balbie1dadd32014-02-25 14:47:54 -06003058static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
3059 unsigned int evtinfo)
3060{
3061 unsigned int is_ss = evtinfo & BIT(4);
3062
Felipe Balbibfad65e2017-04-19 14:59:27 +03003063 /*
Felipe Balbie1dadd32014-02-25 14:47:54 -06003064 * WORKAROUND: DWC3 revison 2.20a with hibernation support
3065 * have a known issue which can cause USB CV TD.9.23 to fail
3066 * randomly.
3067 *
3068 * Because of this issue, core could generate bogus hibernation
3069 * events which SW needs to ignore.
3070 *
3071 * Refers to:
3072 *
3073 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
3074 * Device Fallback from SuperSpeed
3075 */
3076 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
3077 return;
3078
3079 /* enter hibernation here */
3080}
3081
Felipe Balbi72246da2011-08-19 18:10:58 +03003082static void dwc3_gadget_interrupt(struct dwc3 *dwc,
3083 const struct dwc3_event_devt *event)
3084{
3085 switch (event->type) {
3086 case DWC3_DEVICE_EVENT_DISCONNECT:
3087 dwc3_gadget_disconnect_interrupt(dwc);
3088 break;
3089 case DWC3_DEVICE_EVENT_RESET:
3090 dwc3_gadget_reset_interrupt(dwc);
3091 break;
3092 case DWC3_DEVICE_EVENT_CONNECT_DONE:
3093 dwc3_gadget_conndone_interrupt(dwc);
3094 break;
3095 case DWC3_DEVICE_EVENT_WAKEUP:
3096 dwc3_gadget_wakeup_interrupt(dwc);
3097 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06003098 case DWC3_DEVICE_EVENT_HIBER_REQ:
3099 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
3100 "unexpected hibernation event\n"))
3101 break;
3102
3103 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
3104 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03003105 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
3106 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
3107 break;
3108 case DWC3_DEVICE_EVENT_EOPF:
Baolin Wang72704f82016-05-16 16:43:53 +08003109 /* It changed to be suspend event for version 2.30a and above */
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02003110 if (dwc->revision >= DWC3_REVISION_230A) {
Baolin Wang72704f82016-05-16 16:43:53 +08003111 /*
3112 * Ignore suspend event until the gadget enters into
3113 * USB_STATE_CONFIGURED state.
3114 */
3115 if (dwc->gadget.state >= USB_STATE_CONFIGURED)
3116 dwc3_gadget_suspend_interrupt(dwc,
3117 event->event_info);
3118 }
Felipe Balbi72246da2011-08-19 18:10:58 +03003119 break;
3120 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi72246da2011-08-19 18:10:58 +03003121 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi72246da2011-08-19 18:10:58 +03003122 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi72246da2011-08-19 18:10:58 +03003123 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi72246da2011-08-19 18:10:58 +03003124 break;
3125 default:
Felipe Balbie9f2aa82015-01-27 13:49:28 -06003126 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03003127 }
3128}
3129
3130static void dwc3_process_event_entry(struct dwc3 *dwc,
3131 const union dwc3_event *event)
3132{
Felipe Balbi43c96be2016-09-26 13:23:34 +03003133 trace_dwc3_event(event->raw, dwc);
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05003134
Felipe Balbidfc5e802017-04-26 13:44:51 +03003135 if (!event->type.is_devspec)
3136 dwc3_endpoint_interrupt(dwc, &event->depevt);
3137 else if (event->type.type == DWC3_EVENT_TYPE_DEV)
Felipe Balbi72246da2011-08-19 18:10:58 +03003138 dwc3_gadget_interrupt(dwc, &event->devt);
Felipe Balbidfc5e802017-04-26 13:44:51 +03003139 else
Felipe Balbi72246da2011-08-19 18:10:58 +03003140 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
Felipe Balbi72246da2011-08-19 18:10:58 +03003141}
3142
Felipe Balbidea520a2016-03-30 09:39:34 +03003143static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbif42f2442013-06-12 21:25:08 +03003144{
Felipe Balbidea520a2016-03-30 09:39:34 +03003145 struct dwc3 *dwc = evt->dwc;
Felipe Balbif42f2442013-06-12 21:25:08 +03003146 irqreturn_t ret = IRQ_NONE;
3147 int left;
3148 u32 reg;
3149
Felipe Balbif42f2442013-06-12 21:25:08 +03003150 left = evt->count;
3151
3152 if (!(evt->flags & DWC3_EVENT_PENDING))
3153 return IRQ_NONE;
3154
3155 while (left > 0) {
3156 union dwc3_event event;
3157
John Younebbb2d52016-11-15 13:07:02 +02003158 event.raw = *(u32 *) (evt->cache + evt->lpos);
Felipe Balbif42f2442013-06-12 21:25:08 +03003159
3160 dwc3_process_event_entry(dwc, &event);
3161
3162 /*
3163 * FIXME we wrap around correctly to the next entry as
3164 * almost all entries are 4 bytes in size. There is one
3165 * entry which has 12 bytes which is a regular entry
3166 * followed by 8 bytes data. ATM I don't know how
3167 * things are organized if we get next to the a
3168 * boundary so I worry about that once we try to handle
3169 * that.
3170 */
Felipe Balbicaefe6c2016-11-15 13:05:23 +02003171 evt->lpos = (evt->lpos + 4) % evt->length;
Felipe Balbif42f2442013-06-12 21:25:08 +03003172 left -= 4;
Felipe Balbif42f2442013-06-12 21:25:08 +03003173 }
3174
3175 evt->count = 0;
3176 evt->flags &= ~DWC3_EVENT_PENDING;
3177 ret = IRQ_HANDLED;
3178
3179 /* Unmask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003180 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbif42f2442013-06-12 21:25:08 +03003181 reg &= ~DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003182 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbif42f2442013-06-12 21:25:08 +03003183
John Youncf40b862016-11-14 12:32:43 -08003184 if (dwc->imod_interval) {
3185 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
3186 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
3187 }
3188
Felipe Balbif42f2442013-06-12 21:25:08 +03003189 return ret;
3190}
3191
Felipe Balbidea520a2016-03-30 09:39:34 +03003192static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
Felipe Balbib15a7622011-06-30 16:57:15 +03003193{
Felipe Balbidea520a2016-03-30 09:39:34 +03003194 struct dwc3_event_buffer *evt = _evt;
3195 struct dwc3 *dwc = evt->dwc;
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05003196 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03003197 irqreturn_t ret = IRQ_NONE;
Felipe Balbib15a7622011-06-30 16:57:15 +03003198
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05003199 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbidea520a2016-03-30 09:39:34 +03003200 ret = dwc3_process_event_buf(evt);
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05003201 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03003202
3203 return ret;
3204}
3205
Felipe Balbidea520a2016-03-30 09:39:34 +03003206static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03003207{
Felipe Balbidea520a2016-03-30 09:39:34 +03003208 struct dwc3 *dwc = evt->dwc;
John Younebbb2d52016-11-15 13:07:02 +02003209 u32 amount;
Felipe Balbi72246da2011-08-19 18:10:58 +03003210 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03003211 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03003212
Felipe Balbifc8bb912016-05-16 13:14:48 +03003213 if (pm_runtime_suspended(dwc->dev)) {
3214 pm_runtime_get(dwc->dev);
3215 disable_irq_nosync(dwc->irq_gadget);
3216 dwc->pending_events = true;
3217 return IRQ_HANDLED;
3218 }
3219
Thinh Nguyend325a1d2017-05-11 17:26:47 -07003220 /*
3221 * With PCIe legacy interrupt, test shows that top-half irq handler can
3222 * be called again after HW interrupt deassertion. Check if bottom-half
3223 * irq event handler completes before caching new event to prevent
3224 * losing events.
3225 */
3226 if (evt->flags & DWC3_EVENT_PENDING)
3227 return IRQ_HANDLED;
3228
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003229 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
Felipe Balbi72246da2011-08-19 18:10:58 +03003230 count &= DWC3_GEVNTCOUNT_MASK;
3231 if (!count)
3232 return IRQ_NONE;
3233
Felipe Balbib15a7622011-06-30 16:57:15 +03003234 evt->count = count;
3235 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03003236
Felipe Balbie8adfc32013-06-12 21:11:14 +03003237 /* Mask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003238 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbie8adfc32013-06-12 21:11:14 +03003239 reg |= DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003240 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbie8adfc32013-06-12 21:11:14 +03003241
John Younebbb2d52016-11-15 13:07:02 +02003242 amount = min(count, evt->length - evt->lpos);
3243 memcpy(evt->cache + evt->lpos, evt->buf + evt->lpos, amount);
3244
3245 if (amount < count)
3246 memcpy(evt->cache, evt->buf, count - amount);
3247
John Youn65aca322016-11-15 13:08:59 +02003248 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), count);
3249
Felipe Balbib15a7622011-06-30 16:57:15 +03003250 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03003251}
3252
Felipe Balbidea520a2016-03-30 09:39:34 +03003253static irqreturn_t dwc3_interrupt(int irq, void *_evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03003254{
Felipe Balbidea520a2016-03-30 09:39:34 +03003255 struct dwc3_event_buffer *evt = _evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03003256
Felipe Balbidea520a2016-03-30 09:39:34 +03003257 return dwc3_check_event_buf(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +03003258}
3259
Felipe Balbi6db38122016-10-03 11:27:01 +03003260static int dwc3_gadget_get_irq(struct dwc3 *dwc)
3261{
3262 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
3263 int irq;
3264
3265 irq = platform_get_irq_byname(dwc3_pdev, "peripheral");
3266 if (irq > 0)
3267 goto out;
3268
3269 if (irq == -EPROBE_DEFER)
3270 goto out;
3271
3272 irq = platform_get_irq_byname(dwc3_pdev, "dwc_usb3");
3273 if (irq > 0)
3274 goto out;
3275
3276 if (irq == -EPROBE_DEFER)
3277 goto out;
3278
3279 irq = platform_get_irq(dwc3_pdev, 0);
3280 if (irq > 0)
3281 goto out;
3282
3283 if (irq != -EPROBE_DEFER)
3284 dev_err(dwc->dev, "missing peripheral IRQ\n");
3285
3286 if (!irq)
3287 irq = -EINVAL;
3288
3289out:
3290 return irq;
3291}
3292
Felipe Balbi72246da2011-08-19 18:10:58 +03003293/**
Felipe Balbibfad65e2017-04-19 14:59:27 +03003294 * dwc3_gadget_init - initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08003295 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03003296 *
3297 * Returns 0 on success otherwise negative errno.
3298 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05003299int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03003300{
Felipe Balbi6db38122016-10-03 11:27:01 +03003301 int ret;
3302 int irq;
Roger Quadros9522def2016-06-10 14:48:38 +03003303
Felipe Balbi6db38122016-10-03 11:27:01 +03003304 irq = dwc3_gadget_get_irq(dwc);
3305 if (irq < 0) {
3306 ret = irq;
3307 goto err0;
Roger Quadros9522def2016-06-10 14:48:38 +03003308 }
3309
3310 dwc->irq_gadget = irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03003311
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303312 dwc->ep0_trb = dma_alloc_coherent(dwc->sysdev,
3313 sizeof(*dwc->ep0_trb) * 2,
3314 &dwc->ep0_trb_addr, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03003315 if (!dwc->ep0_trb) {
3316 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
3317 ret = -ENOMEM;
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003318 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03003319 }
3320
Felipe Balbi4199c5f2017-04-07 14:09:13 +03003321 dwc->setup_buf = kzalloc(DWC3_EP0_SETUP_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03003322 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03003323 ret = -ENOMEM;
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003324 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03003325 }
3326
Felipe Balbi905dc042017-01-05 14:46:52 +02003327 dwc->bounce = dma_alloc_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE,
3328 &dwc->bounce_addr, GFP_KERNEL);
3329 if (!dwc->bounce) {
3330 ret = -ENOMEM;
Felipe Balbid6e5a542017-04-07 16:34:38 +03003331 goto err2;
Felipe Balbi905dc042017-01-05 14:46:52 +02003332 }
3333
Baolin Wangbb014732016-10-14 17:11:33 +08003334 init_completion(&dwc->ep0_in_setup);
3335
Felipe Balbi72246da2011-08-19 18:10:58 +03003336 dwc->gadget.ops = &dwc3_gadget_ops;
Felipe Balbi72246da2011-08-19 18:10:58 +03003337 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02003338 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03003339 dwc->gadget.name = "dwc3-gadget";
Jianqiang Tang6a4290c2016-01-20 14:09:39 +08003340 dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
Felipe Balbi72246da2011-08-19 18:10:58 +03003341
3342 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003343 * FIXME We might be setting max_speed to <SUPER, however versions
3344 * <2.20a of dwc3 have an issue with metastability (documented
3345 * elsewhere in this driver) which tells us we can't set max speed to
3346 * anything lower than SUPER.
3347 *
3348 * Because gadget.max_speed is only used by composite.c and function
3349 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
3350 * to happen so we avoid sending SuperSpeed Capability descriptor
3351 * together with our BOS descriptor as that could confuse host into
3352 * thinking we can handle super speed.
3353 *
3354 * Note that, in fact, we won't even support GetBOS requests when speed
3355 * is less than super speed because we don't have means, yet, to tell
3356 * composite.c that we are USB 2.0 + LPM ECN.
3357 */
Roger Quadros42bf02e2017-10-31 15:11:55 +02003358 if (dwc->revision < DWC3_REVISION_220A &&
3359 !dwc->dis_metastability_quirk)
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02003360 dev_info(dwc->dev, "changing max_speed on rev %08x\n",
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003361 dwc->revision);
3362
3363 dwc->gadget.max_speed = dwc->maximum_speed;
3364
3365 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03003366 * REVISIT: Here we should clear all pending IRQs to be
3367 * sure we're starting from a well known location.
3368 */
3369
Bryan O'Donoghuef3bcfc72017-01-31 20:58:11 +00003370 ret = dwc3_gadget_init_endpoints(dwc, dwc->num_eps);
Felipe Balbi72246da2011-08-19 18:10:58 +03003371 if (ret)
Felipe Balbid6e5a542017-04-07 16:34:38 +03003372 goto err3;
Felipe Balbi72246da2011-08-19 18:10:58 +03003373
Felipe Balbi72246da2011-08-19 18:10:58 +03003374 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
3375 if (ret) {
3376 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbid6e5a542017-04-07 16:34:38 +03003377 goto err4;
Felipe Balbi72246da2011-08-19 18:10:58 +03003378 }
3379
3380 return 0;
Felipe Balbi4199c5f2017-04-07 14:09:13 +03003381
3382err4:
Felipe Balbid6e5a542017-04-07 16:34:38 +03003383 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03003384
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003385err3:
Felipe Balbid6e5a542017-04-07 16:34:38 +03003386 dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
3387 dwc->bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003388
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003389err2:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003390 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003391
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003392err1:
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303393 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003394 dwc->ep0_trb, dwc->ep0_trb_addr);
3395
Felipe Balbi72246da2011-08-19 18:10:58 +03003396err0:
3397 return ret;
3398}
3399
Felipe Balbi7415f172012-04-30 14:56:33 +03003400/* -------------------------------------------------------------------------- */
3401
Felipe Balbi72246da2011-08-19 18:10:58 +03003402void dwc3_gadget_exit(struct dwc3 *dwc)
3403{
Felipe Balbi72246da2011-08-19 18:10:58 +03003404 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03003405 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi905dc042017-01-05 14:46:52 +02003406 dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
Felipe Balbid6e5a542017-04-07 16:34:38 +03003407 dwc->bounce_addr);
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003408 kfree(dwc->setup_buf);
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303409 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbid6e5a542017-04-07 16:34:38 +03003410 dwc->ep0_trb, dwc->ep0_trb_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03003411}
Felipe Balbi7415f172012-04-30 14:56:33 +03003412
Felipe Balbi0b0231a2014-10-07 10:19:23 -05003413int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03003414{
Roger Quadros9772b472016-04-12 11:33:29 +03003415 if (!dwc->gadget_driver)
3416 return 0;
3417
Roger Quadros1551e352017-02-15 14:16:26 +02003418 dwc3_gadget_run_stop(dwc, false, false);
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003419 dwc3_disconnect_gadget(dwc);
3420 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003421
3422 return 0;
3423}
3424
3425int dwc3_gadget_resume(struct dwc3 *dwc)
3426{
Felipe Balbi7415f172012-04-30 14:56:33 +03003427 int ret;
3428
Roger Quadros9772b472016-04-12 11:33:29 +03003429 if (!dwc->gadget_driver)
3430 return 0;
3431
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003432 ret = __dwc3_gadget_start(dwc);
3433 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003434 goto err0;
3435
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003436 ret = dwc3_gadget_run_stop(dwc, true, false);
3437 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003438 goto err1;
3439
Felipe Balbi7415f172012-04-30 14:56:33 +03003440 return 0;
3441
3442err1:
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003443 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003444
3445err0:
3446 return ret;
3447}
Felipe Balbifc8bb912016-05-16 13:14:48 +03003448
3449void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3450{
3451 if (dwc->pending_events) {
3452 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3453 dwc->pending_events = false;
3454 enable_irq(dwc->irq_gadget);
3455 }
3456}