blob: 0b59b2f1cf2615a4ef2882a8a94eb1faa5cc817f [file] [log] [blame]
Greg Kroah-Hartman5fd54ac2017-11-03 11:28:30 +01001// SPDX-License-Identifier: GPL-2.0
Felipe Balbibfad65e2017-04-19 14:59:27 +03002/*
Felipe Balbi72246da2011-08-19 18:10:58 +03003 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
4 *
5 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03006 *
7 * Authors: Felipe Balbi <balbi@ti.com>,
8 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
Felipe Balbi72246da2011-08-19 18:10:58 +03009 */
10
11#include <linux/kernel.h>
12#include <linux/delay.h>
13#include <linux/slab.h>
14#include <linux/spinlock.h>
15#include <linux/platform_device.h>
16#include <linux/pm_runtime.h>
17#include <linux/interrupt.h>
18#include <linux/io.h>
19#include <linux/list.h>
20#include <linux/dma-mapping.h>
21
22#include <linux/usb/ch9.h>
23#include <linux/usb/gadget.h>
24
Felipe Balbi80977dc2014-08-19 16:37:22 -050025#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030026#include "core.h"
27#include "gadget.h"
28#include "io.h"
29
Felipe Balbid5370102018-08-14 10:42:43 +030030#define DWC3_ALIGN_FRAME(d, n) (((d)->frame_number + ((d)->interval * (n))) \
Felipe Balbif62afb42018-04-11 10:34:34 +030031 & ~((d)->interval - 1))
32
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020033/**
Felipe Balbibfad65e2017-04-19 14:59:27 +030034 * dwc3_gadget_set_test_mode - enables usb2 test modes
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020035 * @dwc: pointer to our context structure
36 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
37 *
Felipe Balbibfad65e2017-04-19 14:59:27 +030038 * Caller should take care of locking. This function will return 0 on
39 * success or -EINVAL if wrong Test Selector is passed.
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020040 */
41int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
42{
43 u32 reg;
44
45 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
46 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
47
48 switch (mode) {
Greg Kroah-Hartman62fb45d2020-06-18 16:42:06 +020049 case USB_TEST_J:
50 case USB_TEST_K:
51 case USB_TEST_SE0_NAK:
52 case USB_TEST_PACKET:
53 case USB_TEST_FORCE_ENABLE:
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020054 reg |= mode << 1;
55 break;
56 default:
57 return -EINVAL;
58 }
59
Thinh Nguyen5b738212019-10-23 19:15:43 -070060 dwc3_gadget_dctl_write_safe(dwc, reg);
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020061
62 return 0;
63}
64
Felipe Balbi8598bde2012-01-02 18:55:57 +020065/**
Felipe Balbibfad65e2017-04-19 14:59:27 +030066 * dwc3_gadget_get_link_state - gets current state of usb link
Paul Zimmerman911f1f82012-04-27 13:35:15 +030067 * @dwc: pointer to our context structure
68 *
69 * Caller should take care of locking. This function will
70 * return the link state on success (>= 0) or -ETIMEDOUT.
71 */
72int dwc3_gadget_get_link_state(struct dwc3 *dwc)
73{
74 u32 reg;
75
76 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
77
78 return DWC3_DSTS_USBLNKST(reg);
79}
80
81/**
Felipe Balbibfad65e2017-04-19 14:59:27 +030082 * dwc3_gadget_set_link_state - sets usb link to a particular state
Felipe Balbi8598bde2012-01-02 18:55:57 +020083 * @dwc: pointer to our context structure
84 * @state: the state to put link into
85 *
86 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080087 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 */
89int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
90{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080091 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020092 u32 reg;
93
Paul Zimmerman802fde92012-04-27 13:10:52 +030094 /*
95 * Wait until device controller is ready. Only applies to 1.94a and
96 * later RTL.
97 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -070098 if (!DWC3_VER_IS_PRIOR(DWC3, 194A)) {
Paul Zimmerman802fde92012-04-27 13:10:52 +030099 while (--retries) {
100 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
101 if (reg & DWC3_DSTS_DCNRD)
102 udelay(5);
103 else
104 break;
105 }
106
107 if (retries <= 0)
108 return -ETIMEDOUT;
109 }
110
Felipe Balbi8598bde2012-01-02 18:55:57 +0200111 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
112 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
113
Thinh Nguyen2e708fa2019-10-23 19:15:55 -0700114 /* set no action before sending new link state change */
115 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
116
Felipe Balbi8598bde2012-01-02 18:55:57 +0200117 /* set requested state */
118 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
119 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
120
Paul Zimmerman802fde92012-04-27 13:10:52 +0300121 /*
122 * The following code is racy when called from dwc3_gadget_wakeup,
123 * and is not needed, at least on newer versions
124 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -0700125 if (!DWC3_VER_IS_PRIOR(DWC3, 194A))
Paul Zimmerman802fde92012-04-27 13:10:52 +0300126 return 0;
127
Felipe Balbi8598bde2012-01-02 18:55:57 +0200128 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300129 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200130 while (--retries) {
131 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
132
Felipe Balbi8598bde2012-01-02 18:55:57 +0200133 if (DWC3_DSTS_USBLNKST(reg) == state)
134 return 0;
135
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800136 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200137 }
138
Felipe Balbi8598bde2012-01-02 18:55:57 +0200139 return -ETIMEDOUT;
140}
141
John Youndca01192016-05-19 17:26:05 -0700142/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300143 * dwc3_ep_inc_trb - increment a trb index.
144 * @index: Pointer to the TRB index to increment.
John Youndca01192016-05-19 17:26:05 -0700145 *
146 * The index should never point to the link TRB. After incrementing,
147 * if it is point to the link TRB, wrap around to the beginning. The
148 * link TRB is always at the last TRB entry.
149 */
150static void dwc3_ep_inc_trb(u8 *index)
151{
152 (*index)++;
153 if (*index == (DWC3_TRB_NUM - 1))
154 *index = 0;
155}
156
Felipe Balbibfad65e2017-04-19 14:59:27 +0300157/**
158 * dwc3_ep_inc_enq - increment endpoint's enqueue pointer
159 * @dep: The endpoint whose enqueue pointer we're incrementing
160 */
Felipe Balbief966b92016-04-05 13:09:51 +0300161static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200162{
John Youndca01192016-05-19 17:26:05 -0700163 dwc3_ep_inc_trb(&dep->trb_enqueue);
Felipe Balbief966b92016-04-05 13:09:51 +0300164}
Felipe Balbi457e84b2012-01-18 18:04:09 +0200165
Felipe Balbibfad65e2017-04-19 14:59:27 +0300166/**
167 * dwc3_ep_inc_deq - increment endpoint's dequeue pointer
168 * @dep: The endpoint whose enqueue pointer we're incrementing
169 */
Felipe Balbief966b92016-04-05 13:09:51 +0300170static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
171{
John Youndca01192016-05-19 17:26:05 -0700172 dwc3_ep_inc_trb(&dep->trb_dequeue);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200173}
174
Wei Yongjun69102512018-03-29 02:20:10 +0000175static void dwc3_gadget_del_and_unmap_request(struct dwc3_ep *dep,
Felipe Balbic91815b2018-03-26 13:14:47 +0300176 struct dwc3_request *req, int status)
177{
178 struct dwc3 *dwc = dep->dwc;
179
Felipe Balbic91815b2018-03-26 13:14:47 +0300180 list_del(&req->list);
181 req->remaining = 0;
Jack Phambd6742242019-01-10 12:39:55 -0800182 req->needs_extra_trb = false;
Felipe Balbic91815b2018-03-26 13:14:47 +0300183
184 if (req->request.status == -EINPROGRESS)
185 req->request.status = status;
186
187 if (req->trb)
188 usb_gadget_unmap_request_by_dev(dwc->sysdev,
189 &req->request, req->direction);
190
191 req->trb = NULL;
192 trace_dwc3_gadget_giveback(req);
193
194 if (dep->number > 1)
195 pm_runtime_put(dwc->dev);
196}
197
Felipe Balbibfad65e2017-04-19 14:59:27 +0300198/**
199 * dwc3_gadget_giveback - call struct usb_request's ->complete callback
200 * @dep: The endpoint to whom the request belongs to
201 * @req: The request we're giving back
202 * @status: completion code for the request
203 *
204 * Must be called with controller's lock held and interrupts disabled. This
205 * function will unmap @req and call its ->complete() callback to notify upper
206 * layers that it has completed.
207 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300208void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
209 int status)
210{
211 struct dwc3 *dwc = dep->dwc;
212
Felipe Balbic91815b2018-03-26 13:14:47 +0300213 dwc3_gadget_del_and_unmap_request(dep, req, status);
Felipe Balbia3af5e32019-01-11 12:57:09 +0200214 req->status = DWC3_REQUEST_STATUS_COMPLETED;
Felipe Balbi72246da2011-08-19 18:10:58 +0300215
216 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200217 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300218 spin_lock(&dwc->lock);
219}
220
Felipe Balbibfad65e2017-04-19 14:59:27 +0300221/**
222 * dwc3_send_gadget_generic_command - issue a generic command for the controller
223 * @dwc: pointer to the controller context
224 * @cmd: the command to be issued
225 * @param: command parameter
226 *
227 * Caller should take care of locking. Issue @cmd with a given @param to @dwc
228 * and wait for its completion.
229 */
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500230int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300231{
232 u32 timeout = 500;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300233 int status = 0;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300234 int ret = 0;
Felipe Balbib09bb642012-04-24 16:19:11 +0300235 u32 reg;
236
237 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
238 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
239
240 do {
241 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
242 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi71f7e702016-05-23 14:16:19 +0300243 status = DWC3_DGCMD_STATUS(reg);
244 if (status)
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300245 ret = -EINVAL;
246 break;
Felipe Balbib09bb642012-04-24 16:19:11 +0300247 }
Janusz Dziedzice3aee482016-11-09 11:01:33 +0100248 } while (--timeout);
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300249
250 if (!timeout) {
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300251 ret = -ETIMEDOUT;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300252 status = -ETIMEDOUT;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300253 }
254
Felipe Balbi71f7e702016-05-23 14:16:19 +0300255 trace_dwc3_gadget_generic_cmd(cmd, param, status);
256
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300257 return ret;
Felipe Balbib09bb642012-04-24 16:19:11 +0300258}
259
Felipe Balbic36d8e92016-04-04 12:46:33 +0300260static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
261
Felipe Balbibfad65e2017-04-19 14:59:27 +0300262/**
263 * dwc3_send_gadget_ep_cmd - issue an endpoint command
264 * @dep: the endpoint to which the command is going to be issued
265 * @cmd: the command to be issued
266 * @params: parameters to the command
267 *
268 * Caller should handle locking. This function will issue @cmd with given
269 * @params to @dep and wait for its completion.
270 */
Felipe Balbi2cd47182016-04-12 16:42:43 +0300271int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
272 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi72246da2011-08-19 18:10:58 +0300273{
Felipe Balbi8897a762016-09-22 10:56:08 +0300274 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Felipe Balbi2cd47182016-04-12 16:42:43 +0300275 struct dwc3 *dwc = dep->dwc;
Yu Chen1c0e69a2020-05-21 16:46:43 +0800276 u32 timeout = 5000;
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700277 u32 saved_config = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300278 u32 reg;
279
Felipe Balbi0933df12016-05-23 14:02:33 +0300280 int cmd_status = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300281 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300282
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300283 /*
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700284 * When operating in USB 2.0 speeds (HS/FS), if GUSB2PHYCFG.ENBLSLPM or
285 * GUSB2PHYCFG.SUSPHY is set, it must be cleared before issuing an
286 * endpoint command.
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300287 *
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700288 * Save and clear both GUSB2PHYCFG.ENBLSLPM and GUSB2PHYCFG.SUSPHY
289 * settings. Restore them after the command is completed.
290 *
291 * DWC_usb3 3.30a and DWC_usb31 1.90a programming guide section 3.2.2
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300292 */
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300293 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
294 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
295 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700296 saved_config |= DWC3_GUSB2PHYCFG_SUSPHY;
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300297 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300298 }
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700299
300 if (reg & DWC3_GUSB2PHYCFG_ENBLSLPM) {
301 saved_config |= DWC3_GUSB2PHYCFG_ENBLSLPM;
302 reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
303 }
304
305 if (saved_config)
306 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300307 }
308
Felipe Balbi59999142016-09-22 12:25:28 +0300309 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
Felipe Balbic36d8e92016-04-04 12:46:33 +0300310 int needs_wakeup;
311
312 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
313 dwc->link_state == DWC3_LINK_STATE_U2 ||
314 dwc->link_state == DWC3_LINK_STATE_U3);
315
316 if (unlikely(needs_wakeup)) {
317 ret = __dwc3_gadget_wakeup(dwc);
318 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
319 ret);
320 }
321 }
322
Felipe Balbi2eb88012016-04-12 16:53:39 +0300323 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
324 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
325 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300326
Felipe Balbi8897a762016-09-22 10:56:08 +0300327 /*
328 * Synopsys Databook 2.60a states in section 6.3.2.5.6 of that if we're
329 * not relying on XferNotReady, we can make use of a special "No
330 * Response Update Transfer" command where we should clear both CmdAct
331 * and CmdIOC bits.
332 *
333 * With this, we don't need to wait for command completion and can
334 * straight away issue further commands to the endpoint.
335 *
336 * NOTICE: We're making an assumption that control endpoints will never
337 * make use of Update Transfer command. This is a safe assumption
338 * because we can never have more than one request at a time with
339 * Control Endpoints. If anybody changes that assumption, this chunk
340 * needs to be updated accordingly.
341 */
342 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_UPDATETRANSFER &&
343 !usb_endpoint_xfer_isoc(desc))
344 cmd &= ~(DWC3_DEPCMD_CMDIOC | DWC3_DEPCMD_CMDACT);
345 else
346 cmd |= DWC3_DEPCMD_CMDACT;
347
348 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd);
Felipe Balbi72246da2011-08-19 18:10:58 +0300349 do {
Felipe Balbi2eb88012016-04-12 16:53:39 +0300350 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
Felipe Balbi72246da2011-08-19 18:10:58 +0300351 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi0933df12016-05-23 14:02:33 +0300352 cmd_status = DWC3_DEPCMD_STATUS(reg);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000353
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000354 switch (cmd_status) {
355 case 0:
356 ret = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300357 break;
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000358 case DEPEVT_TRANSFER_NO_RESOURCE:
Thinh Nguyenf7ac582e2020-03-29 16:13:16 -0700359 dev_WARN(dwc->dev, "No resource for %s\n",
360 dep->name);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000361 ret = -EINVAL;
362 break;
363 case DEPEVT_TRANSFER_BUS_EXPIRY:
364 /*
365 * SW issues START TRANSFER command to
366 * isochronous ep with future frame interval. If
367 * future interval time has already passed when
368 * core receives the command, it will respond
369 * with an error status of 'Bus Expiry'.
370 *
371 * Instead of always returning -EINVAL, let's
372 * give a hint to the gadget driver that this is
373 * the case by returning -EAGAIN.
374 */
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000375 ret = -EAGAIN;
376 break;
377 default:
378 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
379 }
380
Felipe Balbic0ca3242016-04-04 09:11:51 +0300381 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300382 }
Felipe Balbif6bb2252016-05-23 13:53:34 +0300383 } while (--timeout);
Felipe Balbi72246da2011-08-19 18:10:58 +0300384
Felipe Balbif6bb2252016-05-23 13:53:34 +0300385 if (timeout == 0) {
Felipe Balbif6bb2252016-05-23 13:53:34 +0300386 ret = -ETIMEDOUT;
Felipe Balbi0933df12016-05-23 14:02:33 +0300387 cmd_status = -ETIMEDOUT;
Felipe Balbif6bb2252016-05-23 13:53:34 +0300388 }
Felipe Balbic0ca3242016-04-04 09:11:51 +0300389
Felipe Balbi0933df12016-05-23 14:02:33 +0300390 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
391
Thinh Nguyen9bc33952020-03-29 16:13:04 -0700392 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
393 if (ret == 0)
394 dep->flags |= DWC3_EP_TRANSFER_STARTED;
395
396 if (ret != -ETIMEDOUT)
397 dwc3_gadget_ep_get_transfer_index(dep);
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +0300398 }
399
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700400 if (saved_config) {
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300401 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700402 reg |= saved_config;
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300403 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
404 }
405
Felipe Balbic0ca3242016-04-04 09:11:51 +0300406 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300407}
408
John Youn50c763f2016-05-31 17:49:56 -0700409static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
410{
411 struct dwc3 *dwc = dep->dwc;
412 struct dwc3_gadget_ep_cmd_params params;
413 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
414
415 /*
416 * As of core revision 2.60a the recommended programming model
417 * is to set the ClearPendIN bit when issuing a Clear Stall EP
418 * command for IN endpoints. This is to prevent an issue where
419 * some (non-compliant) hosts may not send ACK TPs for pending
420 * IN transfers due to a mishandled error condition. Synopsys
421 * STAR 9000614252.
422 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -0700423 if (dep->direction &&
424 !DWC3_VER_IS_PRIOR(DWC3, 260A) &&
Lu Baolu5e6c88d2016-09-09 12:51:27 +0800425 (dwc->gadget.speed >= USB_SPEED_SUPER))
John Youn50c763f2016-05-31 17:49:56 -0700426 cmd |= DWC3_DEPCMD_CLEARPENDIN;
427
428 memset(&params, 0, sizeof(params));
429
Felipe Balbi2cd47182016-04-12 16:42:43 +0300430 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Youn50c763f2016-05-31 17:49:56 -0700431}
432
Felipe Balbi72246da2011-08-19 18:10:58 +0300433static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200434 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300435{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300436 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300437
438 return dep->trb_pool_dma + offset;
439}
440
441static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
442{
443 struct dwc3 *dwc = dep->dwc;
444
445 if (dep->trb_pool)
446 return 0;
447
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530448 dep->trb_pool = dma_alloc_coherent(dwc->sysdev,
Felipe Balbi72246da2011-08-19 18:10:58 +0300449 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
450 &dep->trb_pool_dma, GFP_KERNEL);
451 if (!dep->trb_pool) {
452 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
453 dep->name);
454 return -ENOMEM;
455 }
456
457 return 0;
458}
459
460static void dwc3_free_trb_pool(struct dwc3_ep *dep)
461{
462 struct dwc3 *dwc = dep->dwc;
463
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530464 dma_free_coherent(dwc->sysdev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
Felipe Balbi72246da2011-08-19 18:10:58 +0300465 dep->trb_pool, dep->trb_pool_dma);
466
467 dep->trb_pool = NULL;
468 dep->trb_pool_dma = 0;
469}
470
Felipe Balbi20d1d432018-04-09 12:49:02 +0300471static int dwc3_gadget_set_xfer_resource(struct dwc3_ep *dep)
472{
473 struct dwc3_gadget_ep_cmd_params params;
474
475 memset(&params, 0x00, sizeof(params));
476
477 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
478
479 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
480 &params);
481}
John Younc4509602016-02-16 20:10:53 -0800482
483/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300484 * dwc3_gadget_start_config - configure ep resources
John Younc4509602016-02-16 20:10:53 -0800485 * @dep: endpoint that is being enabled
486 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300487 * Issue a %DWC3_DEPCMD_DEPSTARTCFG command to @dep. After the command's
488 * completion, it will set Transfer Resource for all available endpoints.
John Younc4509602016-02-16 20:10:53 -0800489 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300490 * The assignment of transfer resources cannot perfectly follow the data book
491 * due to the fact that the controller driver does not have all knowledge of the
492 * configuration in advance. It is given this information piecemeal by the
493 * composite gadget framework after every SET_CONFIGURATION and
494 * SET_INTERFACE. Trying to follow the databook programming model in this
495 * scenario can cause errors. For two reasons:
John Younc4509602016-02-16 20:10:53 -0800496 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300497 * 1) The databook says to do %DWC3_DEPCMD_DEPSTARTCFG for every
498 * %USB_REQ_SET_CONFIGURATION and %USB_REQ_SET_INTERFACE (8.1.5). This is
499 * incorrect in the scenario of multiple interfaces.
500 *
501 * 2) The databook does not mention doing more %DWC3_DEPCMD_DEPXFERCFG for new
John Younc4509602016-02-16 20:10:53 -0800502 * endpoint on alt setting (8.1.6).
503 *
504 * The following simplified method is used instead:
505 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300506 * All hardware endpoints can be assigned a transfer resource and this setting
507 * will stay persistent until either a core reset or hibernation. So whenever we
508 * do a %DWC3_DEPCMD_DEPSTARTCFG(0) we can go ahead and do
509 * %DWC3_DEPCMD_DEPXFERCFG for every hardware endpoint as well. We are
John Younc4509602016-02-16 20:10:53 -0800510 * guaranteed that there are as many transfer resources as endpoints.
511 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300512 * This function is called for each endpoint when it is being enabled but is
513 * triggered only when called for EP0-out, which always happens first, and which
514 * should only happen in one of the above conditions.
John Younc4509602016-02-16 20:10:53 -0800515 */
Felipe Balbib07c2db2018-04-09 12:46:47 +0300516static int dwc3_gadget_start_config(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300517{
518 struct dwc3_gadget_ep_cmd_params params;
Felipe Balbib07c2db2018-04-09 12:46:47 +0300519 struct dwc3 *dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300520 u32 cmd;
John Younc4509602016-02-16 20:10:53 -0800521 int i;
522 int ret;
523
524 if (dep->number)
525 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300526
527 memset(&params, 0x00, sizeof(params));
John Younc4509602016-02-16 20:10:53 -0800528 cmd = DWC3_DEPCMD_DEPSTARTCFG;
Felipe Balbib07c2db2018-04-09 12:46:47 +0300529 dwc = dep->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300530
Felipe Balbi2cd47182016-04-12 16:42:43 +0300531 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Younc4509602016-02-16 20:10:53 -0800532 if (ret)
533 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300534
John Younc4509602016-02-16 20:10:53 -0800535 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
536 struct dwc3_ep *dep = dwc->eps[i];
537
538 if (!dep)
539 continue;
540
Felipe Balbib07c2db2018-04-09 12:46:47 +0300541 ret = dwc3_gadget_set_xfer_resource(dep);
John Younc4509602016-02-16 20:10:53 -0800542 if (ret)
543 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300544 }
545
546 return 0;
547}
548
Felipe Balbib07c2db2018-04-09 12:46:47 +0300549static int dwc3_gadget_set_ep_config(struct dwc3_ep *dep, unsigned int action)
Felipe Balbi72246da2011-08-19 18:10:58 +0300550{
John Youn39ebb052016-11-09 16:36:28 -0800551 const struct usb_ss_ep_comp_descriptor *comp_desc;
552 const struct usb_endpoint_descriptor *desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300553 struct dwc3_gadget_ep_cmd_params params;
Felipe Balbib07c2db2018-04-09 12:46:47 +0300554 struct dwc3 *dwc = dep->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300555
John Youn39ebb052016-11-09 16:36:28 -0800556 comp_desc = dep->endpoint.comp_desc;
557 desc = dep->endpoint.desc;
558
Felipe Balbi72246da2011-08-19 18:10:58 +0300559 memset(&params, 0x00, sizeof(params));
560
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300561 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900562 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
563
564 /* Burst size is only needed in SuperSpeed mode */
John Younee5cd412016-02-05 17:08:45 -0800565 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
Felipe Balbi676e3492016-04-26 10:49:07 +0300566 u32 burst = dep->endpoint.maxburst;
Felipe Balbi676e3492016-04-26 10:49:07 +0300567 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
Chanho Parkd2e9a132012-08-31 16:54:07 +0900568 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300569
Felipe Balbia2d23f02018-04-09 12:40:48 +0300570 params.param0 |= action;
571 if (action == DWC3_DEPCFG_ACTION_RESTORE)
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600572 params.param2 |= dep->saved_state;
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600573
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300574 if (usb_endpoint_xfer_control(desc))
575 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
Felipe Balbi13fa2e62016-05-30 13:40:00 +0300576
577 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
578 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300579
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200580 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300581 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
Thinh Nguyen548f8b32020-05-05 19:46:45 -0700582 | DWC3_DEPCFG_XFER_COMPLETE_EN
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300583 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300584 dep->stream_capable = true;
585 }
586
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500587 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300588 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300589
590 /*
591 * We are doing 1:1 mapping for endpoints, meaning
592 * Physical Endpoints 2 maps to Logical Endpoint 2 and
593 * so on. We consider the direction bit as part of the physical
594 * endpoint number. So USB endpoint 0x81 is 0x03.
595 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300596 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300597
598 /*
599 * We must use the lower 16 TX FIFOs even though
600 * HW might have more
601 */
602 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300603 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300604
605 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300606 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300607 dep->interval = 1 << (desc->bInterval - 1);
608 }
609
Felipe Balbi2cd47182016-04-12 16:42:43 +0300610 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300611}
612
Thinh Nguyen140ca4c2020-05-05 19:47:09 -0700613static void dwc3_stop_active_transfer(struct dwc3_ep *dep, bool force,
614 bool interrupt);
615
Felipe Balbi72246da2011-08-19 18:10:58 +0300616/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300617 * __dwc3_gadget_ep_enable - initializes a hw endpoint
Felipe Balbi72246da2011-08-19 18:10:58 +0300618 * @dep: endpoint to be initialized
Felipe Balbia2d23f02018-04-09 12:40:48 +0300619 * @action: one of INIT, MODIFY or RESTORE
Felipe Balbi72246da2011-08-19 18:10:58 +0300620 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300621 * Caller should take care of locking. Execute all necessary commands to
622 * initialize a HW endpoint so it can be used by a gadget driver.
Felipe Balbi72246da2011-08-19 18:10:58 +0300623 */
Felipe Balbia2d23f02018-04-09 12:40:48 +0300624static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep, unsigned int action)
Felipe Balbi72246da2011-08-19 18:10:58 +0300625{
John Youn39ebb052016-11-09 16:36:28 -0800626 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300627 struct dwc3 *dwc = dep->dwc;
John Youn39ebb052016-11-09 16:36:28 -0800628
Felipe Balbi72246da2011-08-19 18:10:58 +0300629 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300630 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300631
632 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbib07c2db2018-04-09 12:46:47 +0300633 ret = dwc3_gadget_start_config(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300634 if (ret)
635 return ret;
636 }
637
Felipe Balbib07c2db2018-04-09 12:46:47 +0300638 ret = dwc3_gadget_set_ep_config(dep, action);
Felipe Balbi72246da2011-08-19 18:10:58 +0300639 if (ret)
640 return ret;
641
642 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200643 struct dwc3_trb *trb_st_hw;
644 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300645
Felipe Balbi72246da2011-08-19 18:10:58 +0300646 dep->type = usb_endpoint_type(desc);
647 dep->flags |= DWC3_EP_ENABLED;
648
649 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
650 reg |= DWC3_DALEPENA_EP(dep->number);
651 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
652
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300653 if (usb_endpoint_xfer_control(desc))
Felipe Balbi2870e502016-11-03 13:53:29 +0200654 goto out;
Felipe Balbi72246da2011-08-19 18:10:58 +0300655
John Youn0d257442016-05-19 17:26:08 -0700656 /* Initialize the TRB ring */
657 dep->trb_dequeue = 0;
658 dep->trb_enqueue = 0;
659 memset(dep->trb_pool, 0,
660 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
661
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300662 /* Link TRB. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300663 trb_st_hw = &dep->trb_pool[0];
664
Felipe Balbif6bafc62012-02-06 11:04:53 +0200665 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbif6bafc62012-02-06 11:04:53 +0200666 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
667 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
668 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
669 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300670 }
671
Felipe Balbia97ea992016-09-29 16:28:56 +0300672 /*
673 * Issue StartTransfer here with no-op TRB so we can always rely on No
674 * Response Update Transfer command.
675 */
Thinh Nguyen140ca4c2020-05-05 19:47:09 -0700676 if (usb_endpoint_xfer_bulk(desc) ||
Felipe Balbi52fcc0b2018-03-26 13:19:43 +0300677 usb_endpoint_xfer_int(desc)) {
Felipe Balbia97ea992016-09-29 16:28:56 +0300678 struct dwc3_gadget_ep_cmd_params params;
679 struct dwc3_trb *trb;
680 dma_addr_t trb_dma;
681 u32 cmd;
682
683 memset(&params, 0, sizeof(params));
684 trb = &dep->trb_pool[0];
685 trb_dma = dwc3_trb_dma_offset(dep, trb);
686
687 params.param0 = upper_32_bits(trb_dma);
688 params.param1 = lower_32_bits(trb_dma);
689
690 cmd = DWC3_DEPCMD_STARTTRANSFER;
691
692 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
693 if (ret < 0)
694 return ret;
Thinh Nguyen140ca4c2020-05-05 19:47:09 -0700695
696 if (dep->stream_capable) {
697 /*
698 * For streams, at start, there maybe a race where the
699 * host primes the endpoint before the function driver
700 * queues a request to initiate a stream. In that case,
701 * the controller will not see the prime to generate the
702 * ERDY and start stream. To workaround this, issue a
703 * no-op TRB as normal, but end it immediately. As a
704 * result, when the function driver queues the request,
705 * the next START_TRANSFER command will cause the
706 * controller to generate an ERDY to initiate the
707 * stream.
708 */
709 dwc3_stop_active_transfer(dep, true, true);
710
711 /*
712 * All stream eps will reinitiate stream on NoStream
713 * rejection until we can determine that the host can
714 * prime after the first transfer.
715 */
716 dep->flags |= DWC3_EP_FORCE_RESTART_STREAM;
717 }
Felipe Balbia97ea992016-09-29 16:28:56 +0300718 }
719
Felipe Balbi2870e502016-11-03 13:53:29 +0200720out:
721 trace_dwc3_gadget_ep_enable(dep);
722
Felipe Balbi72246da2011-08-19 18:10:58 +0300723 return 0;
724}
725
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200726static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300727{
728 struct dwc3_request *req;
729
Felipe Balbic5353b22019-02-13 13:00:54 +0200730 dwc3_stop_active_transfer(dep, true, false);
Felipe Balbi69450c42016-05-30 13:37:02 +0300731
Felipe Balbi0e146022016-06-21 10:32:02 +0300732 /* - giveback all requests to gadget driver */
733 while (!list_empty(&dep->started_list)) {
734 req = next_request(&dep->started_list);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200735
Felipe Balbi0e146022016-06-21 10:32:02 +0300736 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbiea53b882012-02-17 12:10:04 +0200737 }
738
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200739 while (!list_empty(&dep->pending_list)) {
740 req = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300741
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200742 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300743 }
Felipe Balbid8eca642019-10-31 11:07:13 +0200744
745 while (!list_empty(&dep->cancelled_list)) {
746 req = next_request(&dep->cancelled_list);
747
748 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
749 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300750}
751
752/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300753 * __dwc3_gadget_ep_disable - disables a hw endpoint
Felipe Balbi72246da2011-08-19 18:10:58 +0300754 * @dep: the endpoint to disable
755 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300756 * This function undoes what __dwc3_gadget_ep_enable did and also removes
757 * requests which are currently being processed by the hardware and those which
758 * are not yet scheduled.
759 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200760 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300761 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300762static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
763{
764 struct dwc3 *dwc = dep->dwc;
765 u32 reg;
766
Felipe Balbi2870e502016-11-03 13:53:29 +0200767 trace_dwc3_gadget_ep_disable(dep);
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500768
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200769 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300770
Felipe Balbi687ef982014-04-16 10:30:33 -0500771 /* make sure HW endpoint isn't stalled */
772 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500773 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500774
Felipe Balbi72246da2011-08-19 18:10:58 +0300775 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
776 reg &= ~DWC3_DALEPENA_EP(dep->number);
777 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
778
Felipe Balbi879631a2011-09-30 10:58:47 +0300779 dep->stream_capable = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300780 dep->type = 0;
Felipe Balbi3aec9912019-01-21 13:08:44 +0200781 dep->flags = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300782
John Youn39ebb052016-11-09 16:36:28 -0800783 /* Clear out the ep descriptors for non-ep0 */
784 if (dep->number > 1) {
785 dep->endpoint.comp_desc = NULL;
786 dep->endpoint.desc = NULL;
787 }
788
Felipe Balbi72246da2011-08-19 18:10:58 +0300789 return 0;
790}
791
792/* -------------------------------------------------------------------------- */
793
794static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
795 const struct usb_endpoint_descriptor *desc)
796{
797 return -EINVAL;
798}
799
800static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
801{
802 return -EINVAL;
803}
804
805/* -------------------------------------------------------------------------- */
806
807static int dwc3_gadget_ep_enable(struct usb_ep *ep,
808 const struct usb_endpoint_descriptor *desc)
809{
810 struct dwc3_ep *dep;
811 struct dwc3 *dwc;
812 unsigned long flags;
813 int ret;
814
815 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
816 pr_debug("dwc3: invalid parameters\n");
817 return -EINVAL;
818 }
819
820 if (!desc->wMaxPacketSize) {
821 pr_debug("dwc3: missing wMaxPacketSize\n");
822 return -EINVAL;
823 }
824
825 dep = to_dwc3_ep(ep);
826 dwc = dep->dwc;
827
Felipe Balbi95ca9612015-12-10 13:08:20 -0600828 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
829 "%s is already enabled\n",
830 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300831 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300832
Felipe Balbi72246da2011-08-19 18:10:58 +0300833 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbia2d23f02018-04-09 12:40:48 +0300834 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
Felipe Balbi72246da2011-08-19 18:10:58 +0300835 spin_unlock_irqrestore(&dwc->lock, flags);
836
837 return ret;
838}
839
840static int dwc3_gadget_ep_disable(struct usb_ep *ep)
841{
842 struct dwc3_ep *dep;
843 struct dwc3 *dwc;
844 unsigned long flags;
845 int ret;
846
847 if (!ep) {
848 pr_debug("dwc3: invalid parameters\n");
849 return -EINVAL;
850 }
851
852 dep = to_dwc3_ep(ep);
853 dwc = dep->dwc;
854
Felipe Balbi95ca9612015-12-10 13:08:20 -0600855 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
856 "%s is already disabled\n",
857 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300858 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300859
Felipe Balbi72246da2011-08-19 18:10:58 +0300860 spin_lock_irqsave(&dwc->lock, flags);
861 ret = __dwc3_gadget_ep_disable(dep);
862 spin_unlock_irqrestore(&dwc->lock, flags);
863
864 return ret;
865}
866
867static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
Felipe Balbi0bd0f6d2018-03-26 16:09:00 +0300868 gfp_t gfp_flags)
Felipe Balbi72246da2011-08-19 18:10:58 +0300869{
870 struct dwc3_request *req;
871 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300872
873 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900874 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300875 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300876
Felipe Balbi31a2f5a2018-05-07 15:19:31 +0300877 req->direction = dep->direction;
Felipe Balbi72246da2011-08-19 18:10:58 +0300878 req->epnum = dep->number;
879 req->dep = dep;
Felipe Balbia3af5e32019-01-11 12:57:09 +0200880 req->status = DWC3_REQUEST_STATUS_UNKNOWN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300881
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500882 trace_dwc3_alloc_request(req);
883
Felipe Balbi72246da2011-08-19 18:10:58 +0300884 return &req->request;
885}
886
887static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
888 struct usb_request *request)
889{
890 struct dwc3_request *req = to_dwc3_request(request);
891
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500892 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300893 kfree(req);
894}
895
Felipe Balbi42626912018-04-09 13:01:43 +0300896/**
897 * dwc3_ep_prev_trb - returns the previous TRB in the ring
898 * @dep: The endpoint with the TRB ring
899 * @index: The index of the current TRB in the ring
900 *
901 * Returns the TRB prior to the one pointed to by the index. If the
902 * index is 0, we will wrap backwards, skip the link TRB, and return
903 * the one just before that.
904 */
905static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
906{
907 u8 tmp = index;
908
909 if (!tmp)
910 tmp = DWC3_TRB_NUM - 1;
911
912 return &dep->trb_pool[tmp - 1];
913}
914
915static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
916{
917 struct dwc3_trb *tmp;
918 u8 trbs_left;
919
920 /*
921 * If enqueue & dequeue are equal than it is either full or empty.
922 *
923 * One way to know for sure is if the TRB right before us has HWO bit
924 * set or not. If it has, then we're definitely full and can't fit any
925 * more transfers in our ring.
926 */
927 if (dep->trb_enqueue == dep->trb_dequeue) {
928 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
929 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
930 return 0;
931
932 return DWC3_TRB_NUM - 1;
933 }
934
935 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
936 trbs_left &= (DWC3_TRB_NUM - 1);
937
938 if (dep->trb_dequeue < dep->trb_enqueue)
939 trbs_left--;
940
941 return trbs_left;
942}
Felipe Balbi2c78c022016-08-12 13:13:10 +0300943
Felipe Balbie49d3cf2017-01-05 14:40:53 +0200944static void __dwc3_prepare_one_trb(struct dwc3_ep *dep, struct dwc3_trb *trb,
945 dma_addr_t dma, unsigned length, unsigned chain, unsigned node,
Thinh Nguyen3eaecd02020-05-05 19:46:51 -0700946 unsigned stream_id, unsigned short_not_ok,
947 unsigned no_interrupt, unsigned is_last)
Felipe Balbic71fc372011-11-22 11:37:34 +0200948{
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300949 struct dwc3 *dwc = dep->dwc;
950 struct usb_gadget *gadget = &dwc->gadget;
951 enum usb_device_speed speed = gadget->speed;
Felipe Balbic71fc372011-11-22 11:37:34 +0200952
Felipe Balbif6bafc62012-02-06 11:04:53 +0200953 trb->size = DWC3_TRB_SIZE_LENGTH(length);
954 trb->bpl = lower_32_bits(dma);
955 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200956
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200957 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200958 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200959 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200960 break;
961
962 case USB_ENDPOINT_XFER_ISOC:
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300963 if (!node) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530964 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300965
Manu Gautam40d829f2017-07-19 17:07:10 +0530966 /*
967 * USB Specification 2.0 Section 5.9.2 states that: "If
968 * there is only a single transaction in the microframe,
969 * only a DATA0 data packet PID is used. If there are
970 * two transactions per microframe, DATA1 is used for
971 * the first transaction data packet and DATA0 is used
972 * for the second transaction data packet. If there are
973 * three transactions per microframe, DATA2 is used for
974 * the first transaction data packet, DATA1 is used for
975 * the second, and DATA0 is used for the third."
976 *
977 * IOW, we should satisfy the following cases:
978 *
979 * 1) length <= maxpacket
980 * - DATA0
981 *
982 * 2) maxpacket < length <= (2 * maxpacket)
983 * - DATA1, DATA0
984 *
985 * 3) (2 * maxpacket) < length <= (3 * maxpacket)
986 * - DATA2, DATA1, DATA0
987 */
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300988 if (speed == USB_SPEED_HIGH) {
989 struct usb_ep *ep = &dep->endpoint;
Manu Gautamec5bb872017-12-06 12:49:04 +0530990 unsigned int mult = 2;
Manu Gautam40d829f2017-07-19 17:07:10 +0530991 unsigned int maxp = usb_endpoint_maxp(ep->desc);
992
993 if (length <= (2 * maxp))
994 mult--;
995
996 if (length <= maxp)
997 mult--;
998
999 trb->size |= DWC3_TRB_SIZE_PCM1(mult);
Felipe Balbi6b9018d2016-09-22 11:01:01 +03001000 }
1001 } else {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301002 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbi6b9018d2016-09-22 11:01:01 +03001003 }
Felipe Balbica4d44e2016-03-10 13:53:27 +02001004
1005 /* always enable Interrupt on Missed ISOC */
1006 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
Felipe Balbic71fc372011-11-22 11:37:34 +02001007 break;
1008
1009 case USB_ENDPOINT_XFER_BULK:
1010 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +02001011 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +02001012 break;
1013 default:
1014 /*
1015 * This is only possible with faulty memory because we
1016 * checked it already :)
1017 */
Felipe Balbi0a695d42016-10-07 11:20:01 +03001018 dev_WARN(dwc->dev, "Unknown endpoint type %d\n",
1019 usb_endpoint_type(dep->endpoint.desc));
Felipe Balbic71fc372011-11-22 11:37:34 +02001020 }
1021
Tejas Joglekar244add82018-12-10 16:08:13 +05301022 /*
1023 * Enable Continue on Short Packet
1024 * when endpoint is not a stream capable
1025 */
Felipe Balbic9508c82016-10-05 14:26:23 +03001026 if (usb_endpoint_dir_out(dep->endpoint.desc)) {
Tejas Joglekar244add82018-12-10 16:08:13 +05301027 if (!dep->stream_capable)
1028 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Felipe Balbif3af3652013-12-13 14:19:33 -06001029
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001030 if (short_not_ok)
Felipe Balbic9508c82016-10-05 14:26:23 +03001031 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
1032 }
1033
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001034 if ((!no_interrupt && !chain) ||
Anurag Kumar Vulishab7a4fbe2018-12-01 16:43:29 +05301035 (dwc3_calc_trbs_left(dep) == 1))
Felipe Balbic9508c82016-10-05 14:26:23 +03001036 trb->ctrl |= DWC3_TRB_CTRL_IOC;
Felipe Balbica4d44e2016-03-10 13:53:27 +02001037
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301038 if (chain)
1039 trb->ctrl |= DWC3_TRB_CTRL_CHN;
Thinh Nguyen3eaecd02020-05-05 19:46:51 -07001040 else if (dep->stream_capable && is_last)
1041 trb->ctrl |= DWC3_TRB_CTRL_LST;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301042
Ido Shayevitz16e78db2012-03-12 20:25:24 +02001043 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001044 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(stream_id);
Felipe Balbif6bafc62012-02-06 11:04:53 +02001045
1046 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001047
Anurag Kumar Vulishab7a4fbe2018-12-01 16:43:29 +05301048 dwc3_ep_inc_enq(dep);
1049
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001050 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +02001051}
1052
John Youn361572b2016-05-19 17:26:17 -07001053/**
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001054 * dwc3_prepare_one_trb - setup one TRB from one request
1055 * @dep: endpoint for which this request is prepared
1056 * @req: dwc3_request pointer
1057 * @chain: should this TRB be chained to the next?
1058 * @node: only for isochronous endpoints. First TRB needs different type.
1059 */
1060static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
1061 struct dwc3_request *req, unsigned chain, unsigned node)
1062{
1063 struct dwc3_trb *trb;
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301064 unsigned int length;
1065 dma_addr_t dma;
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001066 unsigned stream_id = req->request.stream_id;
1067 unsigned short_not_ok = req->request.short_not_ok;
1068 unsigned no_interrupt = req->request.no_interrupt;
Thinh Nguyen3eaecd02020-05-05 19:46:51 -07001069 unsigned is_last = req->request.is_last;
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301070
1071 if (req->request.num_sgs > 0) {
1072 length = sg_dma_len(req->start_sg);
1073 dma = sg_dma_address(req->start_sg);
1074 } else {
1075 length = req->request.length;
1076 dma = req->request.dma;
1077 }
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001078
1079 trb = &dep->trb_pool[dep->trb_enqueue];
1080
1081 if (!req->trb) {
1082 dwc3_gadget_move_started_request(req);
1083 req->trb = trb;
1084 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001085 }
1086
Felipe Balbi09fe1f82018-08-01 13:32:07 +03001087 req->num_trbs++;
1088
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001089 __dwc3_prepare_one_trb(dep, trb, dma, length, chain, node,
Thinh Nguyen3eaecd02020-05-05 19:46:51 -07001090 stream_id, short_not_ok, no_interrupt, is_last);
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001091}
1092
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001093static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001094 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001095{
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301096 struct scatterlist *sg = req->start_sg;
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001097 struct scatterlist *s;
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001098 int i;
1099
Anurag Kumar Vulishac96e6722018-03-27 16:35:21 +05301100 unsigned int remaining = req->request.num_mapped_sgs
1101 - req->num_queued_sgs;
1102
1103 for_each_sg(sg, s, remaining, i) {
Felipe Balbic6267a52017-01-05 14:58:46 +02001104 unsigned int length = req->request.length;
1105 unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
1106 unsigned int rem = length % maxp;
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001107 unsigned chain = true;
1108
Pratham Pratapdad2aff2020-03-02 21:44:43 +00001109 /*
1110 * IOMMU driver is coalescing the list of sgs which shares a
1111 * page boundary into one and giving it to USB driver. With
1112 * this the number of sgs mapped is not equal to the number of
1113 * sgs passed. So mark the chain bit to false if it isthe last
1114 * mapped sg.
1115 */
1116 if (i == remaining - 1)
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001117 chain = false;
1118
Felipe Balbic6267a52017-01-05 14:58:46 +02001119 if (rem && usb_endpoint_dir_out(dep->endpoint.desc) && !chain) {
1120 struct dwc3 *dwc = dep->dwc;
1121 struct dwc3_trb *trb;
1122
Felipe Balbi1a22ec62018-08-01 13:15:05 +03001123 req->needs_extra_trb = true;
Felipe Balbic6267a52017-01-05 14:58:46 +02001124
1125 /* prepare normal TRB */
1126 dwc3_prepare_one_trb(dep, req, true, i);
1127
1128 /* Now prepare one extra TRB to align transfer size */
1129 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbi09fe1f82018-08-01 13:32:07 +03001130 req->num_trbs++;
Felipe Balbic6267a52017-01-05 14:58:46 +02001131 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr,
Felipe Balbi2fc6d4b2018-08-01 09:37:34 +03001132 maxp - rem, false, 1,
Felipe Balbic6267a52017-01-05 14:58:46 +02001133 req->request.stream_id,
1134 req->request.short_not_ok,
Thinh Nguyen3eaecd02020-05-05 19:46:51 -07001135 req->request.no_interrupt,
1136 req->request.is_last);
Felipe Balbic6267a52017-01-05 14:58:46 +02001137 } else {
1138 dwc3_prepare_one_trb(dep, req, chain, i);
1139 }
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001140
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301141 /*
1142 * There can be a situation where all sgs in sglist are not
1143 * queued because of insufficient trb number. To handle this
1144 * case, update start_sg to next sg to be queued, so that
1145 * we have free trbs we can continue queuing from where we
1146 * previously stopped
1147 */
1148 if (chain)
1149 req->start_sg = sg_next(s);
1150
Anurag Kumar Vulishac96e6722018-03-27 16:35:21 +05301151 req->num_queued_sgs++;
1152
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001153 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001154 break;
1155 }
1156}
1157
1158static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001159 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001160{
Felipe Balbic6267a52017-01-05 14:58:46 +02001161 unsigned int length = req->request.length;
1162 unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
1163 unsigned int rem = length % maxp;
1164
Tejas Joglekar1e19cdc2019-01-22 13:26:51 +05301165 if ((!length || rem) && usb_endpoint_dir_out(dep->endpoint.desc)) {
Felipe Balbic6267a52017-01-05 14:58:46 +02001166 struct dwc3 *dwc = dep->dwc;
1167 struct dwc3_trb *trb;
1168
Felipe Balbi1a22ec62018-08-01 13:15:05 +03001169 req->needs_extra_trb = true;
Felipe Balbic6267a52017-01-05 14:58:46 +02001170
1171 /* prepare normal TRB */
1172 dwc3_prepare_one_trb(dep, req, true, 0);
1173
1174 /* Now prepare one extra TRB to align transfer size */
1175 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbi09fe1f82018-08-01 13:32:07 +03001176 req->num_trbs++;
Felipe Balbic6267a52017-01-05 14:58:46 +02001177 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr, maxp - rem,
Felipe Balbi2fc6d4b2018-08-01 09:37:34 +03001178 false, 1, req->request.stream_id,
Felipe Balbic6267a52017-01-05 14:58:46 +02001179 req->request.short_not_ok,
Thinh Nguyen3eaecd02020-05-05 19:46:51 -07001180 req->request.no_interrupt,
1181 req->request.is_last);
Felipe Balbid6e5a542017-04-07 16:34:38 +03001182 } else if (req->request.zero && req->request.length &&
Thinh Nguyen4ea438d2018-07-27 18:52:41 -07001183 (IS_ALIGNED(req->request.length, maxp))) {
Felipe Balbid6e5a542017-04-07 16:34:38 +03001184 struct dwc3 *dwc = dep->dwc;
1185 struct dwc3_trb *trb;
1186
Felipe Balbi1a22ec62018-08-01 13:15:05 +03001187 req->needs_extra_trb = true;
Felipe Balbid6e5a542017-04-07 16:34:38 +03001188
1189 /* prepare normal TRB */
1190 dwc3_prepare_one_trb(dep, req, true, 0);
1191
1192 /* Now prepare one extra TRB to handle ZLP */
1193 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbi09fe1f82018-08-01 13:32:07 +03001194 req->num_trbs++;
Felipe Balbid6e5a542017-04-07 16:34:38 +03001195 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr, 0,
Felipe Balbi2fc6d4b2018-08-01 09:37:34 +03001196 false, 1, req->request.stream_id,
Felipe Balbid6e5a542017-04-07 16:34:38 +03001197 req->request.short_not_ok,
Thinh Nguyen3eaecd02020-05-05 19:46:51 -07001198 req->request.no_interrupt,
1199 req->request.is_last);
Felipe Balbic6267a52017-01-05 14:58:46 +02001200 } else {
1201 dwc3_prepare_one_trb(dep, req, false, 0);
1202 }
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001203}
1204
Felipe Balbi72246da2011-08-19 18:10:58 +03001205/*
1206 * dwc3_prepare_trbs - setup TRBs from requests
1207 * @dep: endpoint for which requests are being prepared
Felipe Balbi72246da2011-08-19 18:10:58 +03001208 *
Paul Zimmerman1d046792012-02-15 18:56:56 -08001209 * The function goes through the requests list and sets up TRBs for the
1210 * transfers. The function returns once there are no more TRBs available or
1211 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +03001212 */
Felipe Balbic4233572016-05-12 14:08:34 +03001213static void dwc3_prepare_trbs(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001214{
Felipe Balbi68e823e2011-11-28 12:25:01 +02001215 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +03001216
1217 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
1218
Felipe Balbid86c5a62016-10-25 13:48:52 +03001219 /*
1220 * We can get in a situation where there's a request in the started list
1221 * but there weren't enough TRBs to fully kick it in the first time
1222 * around, so it has been waiting for more TRBs to be freed up.
1223 *
1224 * In that case, we should check if we have a request with pending_sgs
1225 * in the started list and prepare TRBs for that request first,
1226 * otherwise we will prepare TRBs completely out of order and that will
1227 * break things.
1228 */
1229 list_for_each_entry(req, &dep->started_list, list) {
1230 if (req->num_pending_sgs > 0)
1231 dwc3_prepare_one_trb_sg(dep, req);
1232
1233 if (!dwc3_calc_trbs_left(dep))
1234 return;
Thinh Nguyen63c7bb22020-05-15 16:40:46 -07001235
1236 /*
1237 * Don't prepare beyond a transfer. In DWC_usb32, its transfer
1238 * burst capability may try to read and use TRBs beyond the
1239 * active transfer instead of stopping.
1240 */
1241 if (dep->stream_capable && req->request.is_last)
1242 return;
Felipe Balbid86c5a62016-10-25 13:48:52 +03001243 }
1244
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001245 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
Felipe Balbicdb55b32017-05-17 13:21:14 +03001246 struct dwc3 *dwc = dep->dwc;
1247 int ret;
1248
1249 ret = usb_gadget_map_request_by_dev(dwc->sysdev, &req->request,
1250 dep->direction);
1251 if (ret)
1252 return;
1253
1254 req->sg = req->request.sg;
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301255 req->start_sg = req->sg;
Anurag Kumar Vulishac96e6722018-03-27 16:35:21 +05301256 req->num_queued_sgs = 0;
Felipe Balbicdb55b32017-05-17 13:21:14 +03001257 req->num_pending_sgs = req->request.num_mapped_sgs;
1258
Felipe Balbi1f512112016-08-12 13:17:27 +03001259 if (req->num_pending_sgs > 0)
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001260 dwc3_prepare_one_trb_sg(dep, req);
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001261 else
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001262 dwc3_prepare_one_trb_linear(dep, req);
Felipe Balbi72246da2011-08-19 18:10:58 +03001263
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001264 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001265 return;
Thinh Nguyenaefe3d22020-05-05 19:47:03 -07001266
1267 /*
1268 * Don't prepare beyond a transfer. In DWC_usb32, its transfer
1269 * burst capability may try to read and use TRBs beyond the
1270 * active transfer instead of stopping.
1271 */
1272 if (dep->stream_capable && req->request.is_last)
1273 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03001274 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001275}
1276
Thinh Nguyen8d990872020-03-29 16:12:57 -07001277static void dwc3_gadget_ep_cleanup_cancelled_requests(struct dwc3_ep *dep);
1278
Felipe Balbi7fdca762017-09-05 14:41:34 +03001279static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001280{
1281 struct dwc3_gadget_ep_cmd_params params;
1282 struct dwc3_request *req;
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001283 int starting;
Felipe Balbi72246da2011-08-19 18:10:58 +03001284 int ret;
1285 u32 cmd;
1286
Felipe Balbiccb94eb2017-09-05 14:28:46 +03001287 if (!dwc3_calc_trbs_left(dep))
1288 return 0;
1289
Felipe Balbi1912cbc2018-03-29 11:08:46 +03001290 starting = !(dep->flags & DWC3_EP_TRANSFER_STARTED);
Felipe Balbi72246da2011-08-19 18:10:58 +03001291
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001292 dwc3_prepare_trbs(dep);
1293 req = next_request(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001294 if (!req) {
1295 dep->flags |= DWC3_EP_PENDING_REQUEST;
1296 return 0;
1297 }
1298
1299 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +03001300
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001301 if (starting) {
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301302 params.param0 = upper_32_bits(req->trb_dma);
1303 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbi7fdca762017-09-05 14:41:34 +03001304 cmd = DWC3_DEPCMD_STARTTRANSFER;
1305
Anurag Kumar Vulishaa7351802018-12-01 16:43:25 +05301306 if (dep->stream_capable)
1307 cmd |= DWC3_DEPCMD_PARAM(req->request.stream_id);
1308
Felipe Balbi7fdca762017-09-05 14:41:34 +03001309 if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
1310 cmd |= DWC3_DEPCMD_PARAM(dep->frame_number);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301311 } else {
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001312 cmd = DWC3_DEPCMD_UPDATETRANSFER |
1313 DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301314 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001315
Felipe Balbi2cd47182016-04-12 16:42:43 +03001316 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001317 if (ret < 0) {
Thinh Nguyen8d990872020-03-29 16:12:57 -07001318 struct dwc3_request *tmp;
1319
1320 if (ret == -EAGAIN)
1321 return ret;
1322
1323 dwc3_stop_active_transfer(dep, true, true);
1324
1325 list_for_each_entry_safe(req, tmp, &dep->started_list, list)
1326 dwc3_gadget_move_cancelled_request(req);
1327
1328 /* If ep isn't started, then there's no end transfer pending */
1329 if (!(dep->flags & DWC3_EP_END_TRANSFER_PENDING))
1330 dwc3_gadget_ep_cleanup_cancelled_requests(dep);
1331
Felipe Balbi72246da2011-08-19 18:10:58 +03001332 return ret;
1333 }
1334
Thinh Nguyene0d19562020-05-05 19:46:57 -07001335 if (dep->stream_capable && req->request.is_last)
1336 dep->flags |= DWC3_EP_WAIT_TRANSFER_COMPLETE;
1337
Felipe Balbi72246da2011-08-19 18:10:58 +03001338 return 0;
1339}
1340
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +03001341static int __dwc3_gadget_get_frame(struct dwc3 *dwc)
1342{
1343 u32 reg;
1344
1345 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1346 return DWC3_DSTS_SOFFN(reg);
1347}
1348
Thinh Nguyend92021f2018-11-14 22:56:54 -08001349/**
1350 * dwc3_gadget_start_isoc_quirk - workaround invalid frame number
1351 * @dep: isoc endpoint
1352 *
1353 * This function tests for the correct combination of BIT[15:14] from the 16-bit
1354 * microframe number reported by the XferNotReady event for the future frame
1355 * number to start the isoc transfer.
1356 *
1357 * In DWC_usb31 version 1.70a-ea06 and prior, for highspeed and fullspeed
1358 * isochronous IN, BIT[15:14] of the 16-bit microframe number reported by the
1359 * XferNotReady event are invalid. The driver uses this number to schedule the
1360 * isochronous transfer and passes it to the START TRANSFER command. Because
1361 * this number is invalid, the command may fail. If BIT[15:14] matches the
1362 * internal 16-bit microframe, the START TRANSFER command will pass and the
1363 * transfer will start at the scheduled time, if it is off by 1, the command
1364 * will still pass, but the transfer will start 2 seconds in the future. For all
1365 * other conditions, the START TRANSFER command will fail with bus-expiry.
1366 *
1367 * In order to workaround this issue, we can test for the correct combination of
1368 * BIT[15:14] by sending START TRANSFER commands with different values of
1369 * BIT[15:14]: 'b00, 'b01, 'b10, and 'b11. Each combination is 2^14 uframe apart
1370 * (or 2 seconds). 4 seconds into the future will result in a bus-expiry status.
1371 * As the result, within the 4 possible combinations for BIT[15:14], there will
1372 * be 2 successful and 2 failure START COMMAND status. One of the 2 successful
1373 * command status will result in a 2-second delay start. The smaller BIT[15:14]
1374 * value is the correct combination.
1375 *
1376 * Since there are only 4 outcomes and the results are ordered, we can simply
1377 * test 2 START TRANSFER commands with BIT[15:14] combinations 'b00 and 'b01 to
1378 * deduce the smaller successful combination.
1379 *
1380 * Let test0 = test status for combination 'b00 and test1 = test status for 'b01
1381 * of BIT[15:14]. The correct combination is as follow:
1382 *
1383 * if test0 fails and test1 passes, BIT[15:14] is 'b01
1384 * if test0 fails and test1 fails, BIT[15:14] is 'b10
1385 * if test0 passes and test1 fails, BIT[15:14] is 'b11
1386 * if test0 passes and test1 passes, BIT[15:14] is 'b00
1387 *
1388 * Synopsys STAR 9001202023: Wrong microframe number for isochronous IN
1389 * endpoints.
1390 */
Felipe Balbi25abad62018-08-14 10:41:19 +03001391static int dwc3_gadget_start_isoc_quirk(struct dwc3_ep *dep)
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301392{
Thinh Nguyend92021f2018-11-14 22:56:54 -08001393 int cmd_status = 0;
1394 bool test0;
1395 bool test1;
1396
1397 while (dep->combo_num < 2) {
1398 struct dwc3_gadget_ep_cmd_params params;
1399 u32 test_frame_number;
1400 u32 cmd;
1401
1402 /*
1403 * Check if we can start isoc transfer on the next interval or
1404 * 4 uframes in the future with BIT[15:14] as dep->combo_num
1405 */
1406 test_frame_number = dep->frame_number & 0x3fff;
1407 test_frame_number |= dep->combo_num << 14;
1408 test_frame_number += max_t(u32, 4, dep->interval);
1409
1410 params.param0 = upper_32_bits(dep->dwc->bounce_addr);
1411 params.param1 = lower_32_bits(dep->dwc->bounce_addr);
1412
1413 cmd = DWC3_DEPCMD_STARTTRANSFER;
1414 cmd |= DWC3_DEPCMD_PARAM(test_frame_number);
1415 cmd_status = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
1416
1417 /* Redo if some other failure beside bus-expiry is received */
1418 if (cmd_status && cmd_status != -EAGAIN) {
1419 dep->start_cmd_status = 0;
1420 dep->combo_num = 0;
Felipe Balbi25abad62018-08-14 10:41:19 +03001421 return 0;
Thinh Nguyend92021f2018-11-14 22:56:54 -08001422 }
1423
1424 /* Store the first test status */
1425 if (dep->combo_num == 0)
1426 dep->start_cmd_status = cmd_status;
1427
1428 dep->combo_num++;
1429
1430 /*
1431 * End the transfer if the START_TRANSFER command is successful
1432 * to wait for the next XferNotReady to test the command again
1433 */
1434 if (cmd_status == 0) {
Felipe Balbic5353b22019-02-13 13:00:54 +02001435 dwc3_stop_active_transfer(dep, true, true);
Felipe Balbi25abad62018-08-14 10:41:19 +03001436 return 0;
Thinh Nguyend92021f2018-11-14 22:56:54 -08001437 }
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301438 }
1439
Thinh Nguyend92021f2018-11-14 22:56:54 -08001440 /* test0 and test1 are both completed at this point */
1441 test0 = (dep->start_cmd_status == 0);
1442 test1 = (cmd_status == 0);
1443
1444 if (!test0 && test1)
1445 dep->combo_num = 1;
1446 else if (!test0 && !test1)
1447 dep->combo_num = 2;
1448 else if (test0 && !test1)
1449 dep->combo_num = 3;
1450 else if (test0 && test1)
1451 dep->combo_num = 0;
1452
1453 dep->frame_number &= 0x3fff;
1454 dep->frame_number |= dep->combo_num << 14;
1455 dep->frame_number += max_t(u32, 4, dep->interval);
1456
1457 /* Reinitialize test variables */
1458 dep->start_cmd_status = 0;
1459 dep->combo_num = 0;
1460
Felipe Balbi25abad62018-08-14 10:41:19 +03001461 return __dwc3_gadget_kick_transfer(dep);
Thinh Nguyend92021f2018-11-14 22:56:54 -08001462}
1463
Felipe Balbi25abad62018-08-14 10:41:19 +03001464static int __dwc3_gadget_start_isoc(struct dwc3_ep *dep)
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301465{
Thinh Nguyend92021f2018-11-14 22:56:54 -08001466 struct dwc3 *dwc = dep->dwc;
Felipe Balbid5370102018-08-14 10:42:43 +03001467 int ret;
1468 int i;
Thinh Nguyend92021f2018-11-14 22:56:54 -08001469
Thinh Nguyen36f05d32020-03-29 16:13:10 -07001470 if (list_empty(&dep->pending_list) &&
1471 list_empty(&dep->started_list)) {
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301472 dep->flags |= DWC3_EP_PENDING_REQUEST;
Felipe Balbi25abad62018-08-14 10:41:19 +03001473 return -EAGAIN;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301474 }
1475
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07001476 if (!dwc->dis_start_transfer_quirk &&
1477 (DWC3_VER_IS_PRIOR(DWC31, 170A) ||
1478 DWC3_VER_TYPE_IS_WITHIN(DWC31, 170A, EA01, EA06))) {
Felipe Balbi25abad62018-08-14 10:41:19 +03001479 if (dwc->gadget.speed <= USB_SPEED_HIGH && dep->direction)
1480 return dwc3_gadget_start_isoc_quirk(dep);
Thinh Nguyend92021f2018-11-14 22:56:54 -08001481 }
1482
Felipe Balbid5370102018-08-14 10:42:43 +03001483 for (i = 0; i < DWC3_ISOC_MAX_RETRIES; i++) {
1484 dep->frame_number = DWC3_ALIGN_FRAME(dep, i + 1);
1485
1486 ret = __dwc3_gadget_kick_transfer(dep);
1487 if (ret != -EAGAIN)
1488 break;
1489 }
1490
Thinh Nguyen36f05d32020-03-29 16:13:10 -07001491 /*
1492 * After a number of unsuccessful start attempts due to bus-expiry
1493 * status, issue END_TRANSFER command and retry on the next XferNotReady
1494 * event.
1495 */
1496 if (ret == -EAGAIN) {
1497 struct dwc3_gadget_ep_cmd_params params;
1498 u32 cmd;
1499
1500 cmd = DWC3_DEPCMD_ENDTRANSFER |
1501 DWC3_DEPCMD_CMDIOC |
1502 DWC3_DEPCMD_PARAM(dep->resource_index);
1503
1504 dep->resource_index = 0;
1505 memset(&params, 0, sizeof(params));
1506
1507 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
1508 if (!ret)
1509 dep->flags |= DWC3_EP_END_TRANSFER_PENDING;
1510 }
1511
Felipe Balbid5370102018-08-14 10:42:43 +03001512 return ret;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301513}
1514
Felipe Balbi72246da2011-08-19 18:10:58 +03001515static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1516{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001517 struct dwc3 *dwc = dep->dwc;
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001518
Felipe Balbibb423982015-11-16 15:31:21 -06001519 if (!dep->endpoint.desc) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001520 dev_err(dwc->dev, "%s: can't queue to disabled endpoint\n",
1521 dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001522 return -ESHUTDOWN;
1523 }
1524
Felipe Balbi04fb3652017-05-17 15:57:45 +03001525 if (WARN(req->dep != dep, "request %pK belongs to '%s'\n",
1526 &req->request, req->dep->name))
Felipe Balbibb423982015-11-16 15:31:21 -06001527 return -EINVAL;
Felipe Balbibb423982015-11-16 15:31:21 -06001528
Felipe Balbib2b6d602019-01-11 12:58:52 +02001529 if (WARN(req->status < DWC3_REQUEST_STATUS_COMPLETED,
1530 "%s: request %pK already in flight\n",
1531 dep->name, &req->request))
1532 return -EINVAL;
1533
Felipe Balbifc8bb912016-05-16 13:14:48 +03001534 pm_runtime_get(dwc->dev);
1535
Felipe Balbi72246da2011-08-19 18:10:58 +03001536 req->request.actual = 0;
1537 req->request.status = -EINPROGRESS;
Felipe Balbi72246da2011-08-19 18:10:58 +03001538
Felipe Balbife84f522015-09-01 09:01:38 -05001539 trace_dwc3_ep_queue(req);
1540
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001541 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbia3af5e32019-01-11 12:57:09 +02001542 req->status = DWC3_REQUEST_STATUS_QUEUED;
Felipe Balbi72246da2011-08-19 18:10:58 +03001543
Thinh Nguyene0d19562020-05-05 19:46:57 -07001544 if (dep->flags & DWC3_EP_WAIT_TRANSFER_COMPLETE)
1545 return 0;
1546
Thinh Nguyenda10bcd2019-12-18 18:14:50 -08001547 /* Start the transfer only after the END_TRANSFER is completed */
1548 if (dep->flags & DWC3_EP_END_TRANSFER_PENDING) {
1549 dep->flags |= DWC3_EP_DELAY_START;
1550 return 0;
1551 }
1552
Felipe Balbid889c232016-09-29 15:44:29 +03001553 /*
1554 * NOTICE: Isochronous endpoints should NEVER be prestarted. We must
1555 * wait for a XferNotReady event so we will know what's the current
1556 * (micro-)frame number.
1557 *
1558 * Without this trick, we are very, very likely gonna get Bus Expiry
1559 * errors which will force us issue EndTransfer command.
1560 */
1561 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbife990ce2018-03-29 13:23:53 +03001562 if (!(dep->flags & DWC3_EP_PENDING_REQUEST) &&
1563 !(dep->flags & DWC3_EP_TRANSFER_STARTED))
Roger Quadrosf1d68262017-04-21 15:58:08 +03001564 return 0;
Felipe Balbife990ce2018-03-29 13:23:53 +03001565
1566 if ((dep->flags & DWC3_EP_PENDING_REQUEST)) {
1567 if (!(dep->flags & DWC3_EP_TRANSFER_STARTED)) {
Felipe Balbi25abad62018-08-14 10:41:19 +03001568 return __dwc3_gadget_start_isoc(dep);
Felipe Balbife990ce2018-03-29 13:23:53 +03001569 }
Felipe Balbi08a36b52016-08-11 14:27:52 +03001570 }
Felipe Balbib511e5e2012-06-06 12:00:50 +03001571 }
1572
Felipe Balbi7fdca762017-09-05 14:41:34 +03001573 return __dwc3_gadget_kick_transfer(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001574}
1575
1576static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1577 gfp_t gfp_flags)
1578{
1579 struct dwc3_request *req = to_dwc3_request(request);
1580 struct dwc3_ep *dep = to_dwc3_ep(ep);
1581 struct dwc3 *dwc = dep->dwc;
1582
1583 unsigned long flags;
1584
1585 int ret;
1586
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001587 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001588 ret = __dwc3_gadget_ep_queue(dep, req);
1589 spin_unlock_irqrestore(&dwc->lock, flags);
1590
1591 return ret;
1592}
1593
Felipe Balbi7746a8d2018-08-01 13:42:29 +03001594static void dwc3_gadget_ep_skip_trbs(struct dwc3_ep *dep, struct dwc3_request *req)
1595{
1596 int i;
1597
Thinh Nguyencb11ea52020-03-05 13:23:55 -08001598 /* If req->trb is not set, then the request has not started */
1599 if (!req->trb)
1600 return;
1601
Felipe Balbi7746a8d2018-08-01 13:42:29 +03001602 /*
1603 * If request was already started, this means we had to
1604 * stop the transfer. With that we also need to ignore
1605 * all TRBs used by the request, however TRBs can only
1606 * be modified after completion of END_TRANSFER
1607 * command. So what we do here is that we wait for
1608 * END_TRANSFER completion and only after that, we jump
1609 * over TRBs by clearing HWO and incrementing dequeue
1610 * pointer.
1611 */
1612 for (i = 0; i < req->num_trbs; i++) {
1613 struct dwc3_trb *trb;
1614
Thinh Nguyen2dedea02020-03-05 13:24:01 -08001615 trb = &dep->trb_pool[dep->trb_dequeue];
Felipe Balbi7746a8d2018-08-01 13:42:29 +03001616 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1617 dwc3_ep_inc_deq(dep);
1618 }
Thinh Nguyenc7152762019-02-12 19:39:27 -08001619
1620 req->num_trbs = 0;
Felipe Balbi7746a8d2018-08-01 13:42:29 +03001621}
1622
Felipe Balbid4f1afe2018-08-01 13:54:25 +03001623static void dwc3_gadget_ep_cleanup_cancelled_requests(struct dwc3_ep *dep)
1624{
1625 struct dwc3_request *req;
1626 struct dwc3_request *tmp;
1627
1628 list_for_each_entry_safe(req, tmp, &dep->cancelled_list, list) {
1629 dwc3_gadget_ep_skip_trbs(dep, req);
1630 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1631 }
1632}
1633
Felipe Balbi72246da2011-08-19 18:10:58 +03001634static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1635 struct usb_request *request)
1636{
1637 struct dwc3_request *req = to_dwc3_request(request);
1638 struct dwc3_request *r = NULL;
1639
1640 struct dwc3_ep *dep = to_dwc3_ep(ep);
1641 struct dwc3 *dwc = dep->dwc;
1642
1643 unsigned long flags;
1644 int ret = 0;
1645
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001646 trace_dwc3_ep_dequeue(req);
1647
Felipe Balbi72246da2011-08-19 18:10:58 +03001648 spin_lock_irqsave(&dwc->lock, flags);
1649
Thinh Nguyena7027ca2020-03-05 13:24:08 -08001650 list_for_each_entry(r, &dep->cancelled_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001651 if (r == req)
Thinh Nguyenfcd2def2020-03-05 13:24:20 -08001652 goto out;
Felipe Balbi72246da2011-08-19 18:10:58 +03001653 }
1654
Felipe Balbi72246da2011-08-19 18:10:58 +03001655 list_for_each_entry(r, &dep->pending_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001656 if (r == req) {
Thinh Nguyenfcd2def2020-03-05 13:24:20 -08001657 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1658 goto out;
1659 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001660 }
1661
Thinh Nguyenfcd2def2020-03-05 13:24:20 -08001662 list_for_each_entry(r, &dep->started_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001663 if (r == req) {
Thinh Nguyena7027ca2020-03-05 13:24:08 -08001664 struct dwc3_request *t;
1665
Felipe Balbi72246da2011-08-19 18:10:58 +03001666 /* wait until it is processed */
Felipe Balbic5353b22019-02-13 13:00:54 +02001667 dwc3_stop_active_transfer(dep, true, true);
Felipe Balbicf3113d2017-02-17 11:12:44 +02001668
Thinh Nguyena7027ca2020-03-05 13:24:08 -08001669 /*
1670 * Remove any started request if the transfer is
1671 * cancelled.
1672 */
1673 list_for_each_entry_safe(r, t, &dep->started_list, list)
1674 dwc3_gadget_move_cancelled_request(r);
Felipe Balbicf3113d2017-02-17 11:12:44 +02001675
Thinh Nguyenfcd2def2020-03-05 13:24:20 -08001676 goto out;
Felipe Balbi72246da2011-08-19 18:10:58 +03001677 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001678 }
1679
Thinh Nguyenfcd2def2020-03-05 13:24:20 -08001680 dev_err(dwc->dev, "request %pK was not queued to %s\n",
1681 request, ep->name);
1682 ret = -EINVAL;
1683out:
Felipe Balbi72246da2011-08-19 18:10:58 +03001684 spin_unlock_irqrestore(&dwc->lock, flags);
1685
1686 return ret;
1687}
1688
Felipe Balbi7a608552014-09-24 14:19:52 -05001689int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001690{
1691 struct dwc3_gadget_ep_cmd_params params;
1692 struct dwc3 *dwc = dep->dwc;
Thinh Nguyencb11ea52020-03-05 13:23:55 -08001693 struct dwc3_request *req;
1694 struct dwc3_request *tmp;
Felipe Balbi72246da2011-08-19 18:10:58 +03001695 int ret;
1696
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001697 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1698 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1699 return -EINVAL;
1700 }
1701
Felipe Balbi72246da2011-08-19 18:10:58 +03001702 memset(&params, 0x00, sizeof(params));
1703
1704 if (value) {
Felipe Balbi69450c42016-05-30 13:37:02 +03001705 struct dwc3_trb *trb;
1706
1707 unsigned transfer_in_flight;
1708 unsigned started;
1709
1710 if (dep->number > 1)
1711 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1712 else
1713 trb = &dwc->ep0_trb[dep->trb_enqueue];
1714
1715 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1716 started = !list_empty(&dep->started_list);
1717
1718 if (!protocol && ((dep->direction && transfer_in_flight) ||
1719 (!dep->direction && started))) {
Felipe Balbi7a608552014-09-24 14:19:52 -05001720 return -EAGAIN;
1721 }
1722
Felipe Balbi2cd47182016-04-12 16:42:43 +03001723 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1724 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001725 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001726 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001727 dep->name);
1728 else
1729 dep->flags |= DWC3_EP_STALL;
1730 } else {
Thinh Nguyencb11ea52020-03-05 13:23:55 -08001731 /*
1732 * Don't issue CLEAR_STALL command to control endpoints. The
1733 * controller automatically clears the STALL when it receives
1734 * the SETUP token.
1735 */
1736 if (dep->number <= 1) {
1737 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
1738 return 0;
1739 }
Felipe Balbi2cd47182016-04-12 16:42:43 +03001740
John Youn50c763f2016-05-31 17:49:56 -07001741 ret = dwc3_send_clear_stall_ep_cmd(dep);
Thinh Nguyencb11ea52020-03-05 13:23:55 -08001742 if (ret) {
Dan Carpenter3f892042014-03-07 14:20:22 +03001743 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001744 dep->name);
Thinh Nguyencb11ea52020-03-05 13:23:55 -08001745 return ret;
1746 }
1747
1748 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
1749
1750 dwc3_stop_active_transfer(dep, true, true);
1751
1752 list_for_each_entry_safe(req, tmp, &dep->started_list, list)
1753 dwc3_gadget_move_cancelled_request(req);
1754
1755 list_for_each_entry_safe(req, tmp, &dep->pending_list, list)
1756 dwc3_gadget_move_cancelled_request(req);
1757
1758 if (!(dep->flags & DWC3_EP_END_TRANSFER_PENDING)) {
1759 dep->flags &= ~DWC3_EP_DELAY_START;
1760 dwc3_gadget_ep_cleanup_cancelled_requests(dep);
1761 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001762 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001763
Felipe Balbi72246da2011-08-19 18:10:58 +03001764 return ret;
1765}
1766
1767static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1768{
1769 struct dwc3_ep *dep = to_dwc3_ep(ep);
1770 struct dwc3 *dwc = dep->dwc;
1771
1772 unsigned long flags;
1773
1774 int ret;
1775
1776 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001777 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001778 spin_unlock_irqrestore(&dwc->lock, flags);
1779
1780 return ret;
1781}
1782
1783static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1784{
1785 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001786 struct dwc3 *dwc = dep->dwc;
1787 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001788 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001789
Paul Zimmerman249a4562012-02-24 17:32:16 -08001790 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001791 dep->flags |= DWC3_EP_WEDGE;
1792
Pratyush Anand08f0d962012-06-25 22:40:43 +05301793 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001794 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301795 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001796 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001797 spin_unlock_irqrestore(&dwc->lock, flags);
1798
1799 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001800}
1801
1802/* -------------------------------------------------------------------------- */
1803
1804static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1805 .bLength = USB_DT_ENDPOINT_SIZE,
1806 .bDescriptorType = USB_DT_ENDPOINT,
1807 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1808};
1809
1810static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1811 .enable = dwc3_gadget_ep0_enable,
1812 .disable = dwc3_gadget_ep0_disable,
1813 .alloc_request = dwc3_gadget_ep_alloc_request,
1814 .free_request = dwc3_gadget_ep_free_request,
1815 .queue = dwc3_gadget_ep0_queue,
1816 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301817 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001818 .set_wedge = dwc3_gadget_ep_set_wedge,
1819};
1820
1821static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1822 .enable = dwc3_gadget_ep_enable,
1823 .disable = dwc3_gadget_ep_disable,
1824 .alloc_request = dwc3_gadget_ep_alloc_request,
1825 .free_request = dwc3_gadget_ep_free_request,
1826 .queue = dwc3_gadget_ep_queue,
1827 .dequeue = dwc3_gadget_ep_dequeue,
1828 .set_halt = dwc3_gadget_ep_set_halt,
1829 .set_wedge = dwc3_gadget_ep_set_wedge,
1830};
1831
1832/* -------------------------------------------------------------------------- */
1833
1834static int dwc3_gadget_get_frame(struct usb_gadget *g)
1835{
1836 struct dwc3 *dwc = gadget_to_dwc(g);
Felipe Balbi72246da2011-08-19 18:10:58 +03001837
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +03001838 return __dwc3_gadget_get_frame(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001839}
1840
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001841static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001842{
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001843 int retries;
Felipe Balbi72246da2011-08-19 18:10:58 +03001844
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001845 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001846 u32 reg;
1847
Felipe Balbi72246da2011-08-19 18:10:58 +03001848 u8 link_state;
Felipe Balbi72246da2011-08-19 18:10:58 +03001849
Felipe Balbi72246da2011-08-19 18:10:58 +03001850 /*
1851 * According to the Databook Remote wakeup request should
1852 * be issued only when the device is in early suspend state.
1853 *
1854 * We can check that via USB Link State bits in DSTS register.
1855 */
1856 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1857
Felipe Balbi72246da2011-08-19 18:10:58 +03001858 link_state = DWC3_DSTS_USBLNKST(reg);
1859
1860 switch (link_state) {
Thinh Nguyend0550cd2020-01-31 16:25:50 -08001861 case DWC3_LINK_STATE_RESET:
Felipe Balbi72246da2011-08-19 18:10:58 +03001862 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1863 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
Thinh Nguyend0550cd2020-01-31 16:25:50 -08001864 case DWC3_LINK_STATE_RESUME:
Felipe Balbi72246da2011-08-19 18:10:58 +03001865 break;
1866 default:
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001867 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001868 }
1869
Felipe Balbi8598bde2012-01-02 18:55:57 +02001870 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1871 if (ret < 0) {
1872 dev_err(dwc->dev, "failed to put link in Recovery\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001873 return ret;
Felipe Balbi8598bde2012-01-02 18:55:57 +02001874 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001875
Paul Zimmerman802fde92012-04-27 13:10:52 +03001876 /* Recent versions do this automatically */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07001877 if (DWC3_VER_IS_PRIOR(DWC3, 194A)) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001878 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001879 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001880 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1881 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1882 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001883
Paul Zimmerman1d046792012-02-15 18:56:56 -08001884 /* poll until Link State changes to ON */
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001885 retries = 20000;
Felipe Balbi72246da2011-08-19 18:10:58 +03001886
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001887 while (retries--) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001888 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1889
1890 /* in HS, means ON */
1891 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1892 break;
1893 }
1894
1895 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1896 dev_err(dwc->dev, "failed to send remote wakeup\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001897 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001898 }
1899
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001900 return 0;
1901}
1902
1903static int dwc3_gadget_wakeup(struct usb_gadget *g)
1904{
1905 struct dwc3 *dwc = gadget_to_dwc(g);
1906 unsigned long flags;
1907 int ret;
1908
1909 spin_lock_irqsave(&dwc->lock, flags);
1910 ret = __dwc3_gadget_wakeup(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001911 spin_unlock_irqrestore(&dwc->lock, flags);
1912
1913 return ret;
1914}
1915
1916static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1917 int is_selfpowered)
1918{
1919 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001920 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001921
Paul Zimmerman249a4562012-02-24 17:32:16 -08001922 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001923 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001924 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001925
1926 return 0;
1927}
1928
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001929static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001930{
1931 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001932 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001933
Felipe Balbifc8bb912016-05-16 13:14:48 +03001934 if (pm_runtime_suspended(dwc->dev))
1935 return 0;
1936
Felipe Balbi72246da2011-08-19 18:10:58 +03001937 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001938 if (is_on) {
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07001939 if (DWC3_VER_IS_WITHIN(DWC3, ANY, 187A)) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001940 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1941 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1942 }
1943
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07001944 if (!DWC3_VER_IS_PRIOR(DWC3, 194A))
Paul Zimmerman802fde92012-04-27 13:10:52 +03001945 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1946 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001947
1948 if (dwc->has_hibernation)
1949 reg |= DWC3_DCTL_KEEP_CONNECT;
1950
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001951 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001952 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001953 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001954
1955 if (dwc->has_hibernation && !suspend)
1956 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1957
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001958 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001959 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001960
Thinh Nguyen5b738212019-10-23 19:15:43 -07001961 dwc3_gadget_dctl_write_safe(dwc, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03001962
1963 do {
1964 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
Felipe Balbib6d4e162016-06-09 16:47:05 +03001965 reg &= DWC3_DSTS_DEVCTRLHLT;
1966 } while (--timeout && !(!is_on ^ !reg));
Felipe Balbif2df6792016-06-09 16:31:34 +03001967
1968 if (!timeout)
1969 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +03001970
Pratyush Anand6f17f742012-07-02 10:21:55 +05301971 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001972}
1973
1974static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1975{
1976 struct dwc3 *dwc = gadget_to_dwc(g);
1977 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301978 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001979
1980 is_on = !!is_on;
1981
Baolin Wangbb014732016-10-14 17:11:33 +08001982 /*
1983 * Per databook, when we want to stop the gadget, if a control transfer
1984 * is still in process, complete it and get the core into setup phase.
1985 */
1986 if (!is_on && dwc->ep0state != EP0_SETUP_PHASE) {
1987 reinit_completion(&dwc->ep0_in_setup);
1988
1989 ret = wait_for_completion_timeout(&dwc->ep0_in_setup,
1990 msecs_to_jiffies(DWC3_PULL_UP_TIMEOUT));
1991 if (ret == 0) {
1992 dev_err(dwc->dev, "timed out waiting for SETUP phase\n");
1993 return -ETIMEDOUT;
1994 }
1995 }
1996
Felipe Balbi72246da2011-08-19 18:10:58 +03001997 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001998 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001999 spin_unlock_irqrestore(&dwc->lock, flags);
2000
Pratyush Anand6f17f742012-07-02 10:21:55 +05302001 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002002}
2003
Felipe Balbi8698e2a2013-02-08 15:24:04 +02002004static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
2005{
2006 u32 reg;
2007
2008 /* Enable all but Start and End of Frame IRQs */
2009 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
2010 DWC3_DEVTEN_EVNTOVERFLOWEN |
2011 DWC3_DEVTEN_CMDCMPLTEN |
2012 DWC3_DEVTEN_ERRTICERREN |
2013 DWC3_DEVTEN_WKUPEVTEN |
Felipe Balbi8698e2a2013-02-08 15:24:04 +02002014 DWC3_DEVTEN_CONNECTDONEEN |
2015 DWC3_DEVTEN_USBRSTEN |
2016 DWC3_DEVTEN_DISCONNEVTEN);
2017
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002018 if (DWC3_VER_IS_PRIOR(DWC3, 250A))
Felipe Balbi799e9dc2016-09-23 11:20:40 +03002019 reg |= DWC3_DEVTEN_ULSTCNGEN;
2020
Felipe Balbi8698e2a2013-02-08 15:24:04 +02002021 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
2022}
2023
2024static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
2025{
2026 /* mask all interrupts */
2027 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
2028}
2029
2030static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03002031static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02002032
Felipe Balbi4e994722016-05-13 14:09:59 +03002033/**
Felipe Balbibfad65e2017-04-19 14:59:27 +03002034 * dwc3_gadget_setup_nump - calculate and initialize NUMP field of %DWC3_DCFG
2035 * @dwc: pointer to our context structure
Felipe Balbi4e994722016-05-13 14:09:59 +03002036 *
2037 * The following looks like complex but it's actually very simple. In order to
2038 * calculate the number of packets we can burst at once on OUT transfers, we're
2039 * gonna use RxFIFO size.
2040 *
2041 * To calculate RxFIFO size we need two numbers:
2042 * MDWIDTH = size, in bits, of the internal memory bus
2043 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
2044 *
2045 * Given these two numbers, the formula is simple:
2046 *
2047 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
2048 *
2049 * 24 bytes is for 3x SETUP packets
2050 * 16 bytes is a clock domain crossing tolerance
2051 *
2052 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
2053 */
2054static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
2055{
2056 u32 ram2_depth;
2057 u32 mdwidth;
2058 u32 nump;
2059 u32 reg;
2060
2061 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
2062 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
Thinh Nguyen4244ba02020-04-11 19:20:07 -07002063 if (DWC3_IP_IS(DWC32))
2064 mdwidth += DWC3_GHWPARAMS6_MDWIDTH(dwc->hwparams.hwparams6);
Felipe Balbi4e994722016-05-13 14:09:59 +03002065
2066 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
2067 nump = min_t(u32, nump, 16);
2068
2069 /* update NumP */
2070 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2071 reg &= ~DWC3_DCFG_NUMP_MASK;
2072 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
2073 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2074}
2075
Felipe Balbid7be2952016-05-04 15:49:37 +03002076static int __dwc3_gadget_start(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03002077{
Felipe Balbi72246da2011-08-19 18:10:58 +03002078 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03002079 int ret = 0;
2080 u32 reg;
2081
John Youncf40b862016-11-14 12:32:43 -08002082 /*
2083 * Use IMOD if enabled via dwc->imod_interval. Otherwise, if
2084 * the core supports IMOD, disable it.
2085 */
2086 if (dwc->imod_interval) {
2087 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
2088 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
2089 } else if (dwc3_has_imod(dwc)) {
2090 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), 0);
2091 }
2092
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03002093 /*
2094 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
2095 * field instead of letting dwc3 itself calculate that automatically.
2096 *
2097 * This way, we maximize the chances that we'll be able to get several
2098 * bursts of data without going through any sort of endpoint throttling.
2099 */
2100 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002101 if (DWC3_IP_IS(DWC3))
Thinh Nguyen01b0e2c2018-03-16 15:34:13 -07002102 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002103 else
2104 reg &= ~DWC31_GRXTHRCFG_PKTCNTSEL;
Thinh Nguyen01b0e2c2018-03-16 15:34:13 -07002105
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03002106 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
2107
Felipe Balbi4e994722016-05-13 14:09:59 +03002108 dwc3_gadget_setup_nump(dwc);
2109
Felipe Balbi72246da2011-08-19 18:10:58 +03002110 /* Start with SuperSpeed Default */
2111 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2112
2113 dep = dwc->eps[0];
Felipe Balbia2d23f02018-04-09 12:40:48 +03002114 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
Felipe Balbi72246da2011-08-19 18:10:58 +03002115 if (ret) {
2116 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03002117 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03002118 }
2119
2120 dep = dwc->eps[1];
Felipe Balbia2d23f02018-04-09 12:40:48 +03002121 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
Felipe Balbi72246da2011-08-19 18:10:58 +03002122 if (ret) {
2123 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03002124 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03002125 }
2126
2127 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03002128 dwc->ep0state = EP0_SETUP_PHASE;
Zeng Tao88b1bb12018-12-26 19:22:00 +08002129 dwc->link_state = DWC3_LINK_STATE_SS_DIS;
Felipe Balbi72246da2011-08-19 18:10:58 +03002130 dwc3_ep0_out_start(dwc);
2131
Felipe Balbi8698e2a2013-02-08 15:24:04 +02002132 dwc3_gadget_enable_irq(dwc);
2133
Felipe Balbid7be2952016-05-04 15:49:37 +03002134 return 0;
2135
2136err1:
2137 __dwc3_gadget_ep_disable(dwc->eps[0]);
2138
2139err0:
2140 return ret;
2141}
2142
2143static int dwc3_gadget_start(struct usb_gadget *g,
2144 struct usb_gadget_driver *driver)
2145{
2146 struct dwc3 *dwc = gadget_to_dwc(g);
2147 unsigned long flags;
2148 int ret = 0;
2149 int irq;
2150
Roger Quadros9522def2016-06-10 14:48:38 +03002151 irq = dwc->irq_gadget;
Felipe Balbid7be2952016-05-04 15:49:37 +03002152 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
2153 IRQF_SHARED, "dwc3", dwc->ev_buf);
2154 if (ret) {
2155 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
2156 irq, ret);
2157 goto err0;
2158 }
2159
2160 spin_lock_irqsave(&dwc->lock, flags);
2161 if (dwc->gadget_driver) {
2162 dev_err(dwc->dev, "%s is already bound to %s\n",
2163 dwc->gadget.name,
2164 dwc->gadget_driver->driver.name);
2165 ret = -EBUSY;
2166 goto err1;
2167 }
2168
2169 dwc->gadget_driver = driver;
2170
Felipe Balbifc8bb912016-05-16 13:14:48 +03002171 if (pm_runtime_active(dwc->dev))
2172 __dwc3_gadget_start(dwc);
2173
Felipe Balbi72246da2011-08-19 18:10:58 +03002174 spin_unlock_irqrestore(&dwc->lock, flags);
2175
2176 return 0;
2177
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03002178err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03002179 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03002180 free_irq(irq, dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03002181
2182err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03002183 return ret;
2184}
2185
Felipe Balbid7be2952016-05-04 15:49:37 +03002186static void __dwc3_gadget_stop(struct dwc3 *dwc)
2187{
2188 dwc3_gadget_disable_irq(dwc);
2189 __dwc3_gadget_ep_disable(dwc->eps[0]);
2190 __dwc3_gadget_ep_disable(dwc->eps[1]);
2191}
2192
Felipe Balbi22835b82014-10-17 12:05:12 -05002193static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03002194{
2195 struct dwc3 *dwc = gadget_to_dwc(g);
2196 unsigned long flags;
2197
2198 spin_lock_irqsave(&dwc->lock, flags);
Baolin Wang76a638f2016-10-31 19:38:36 +08002199
2200 if (pm_runtime_suspended(dwc->dev))
2201 goto out;
2202
Felipe Balbid7be2952016-05-04 15:49:37 +03002203 __dwc3_gadget_stop(dwc);
Baolin Wang76a638f2016-10-31 19:38:36 +08002204
Baolin Wang76a638f2016-10-31 19:38:36 +08002205out:
Felipe Balbi72246da2011-08-19 18:10:58 +03002206 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03002207 spin_unlock_irqrestore(&dwc->lock, flags);
2208
Felipe Balbi3f308d12016-05-16 14:17:06 +03002209 free_irq(dwc->irq_gadget, dwc->ev_buf);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03002210
Felipe Balbi72246da2011-08-19 18:10:58 +03002211 return 0;
2212}
Paul Zimmerman802fde92012-04-27 13:10:52 +03002213
Anurag Kumar Vulisha729dcff2019-05-10 12:37:28 +05302214static void dwc3_gadget_config_params(struct usb_gadget *g,
2215 struct usb_dcd_config_params *params)
2216{
2217 struct dwc3 *dwc = gadget_to_dwc(g);
2218
Thinh Nguyen54fb5ba2019-08-19 18:36:06 -07002219 params->besl_baseline = USB_DEFAULT_BESL_UNSPECIFIED;
2220 params->besl_deep = USB_DEFAULT_BESL_UNSPECIFIED;
2221
2222 /* Recommended BESL */
2223 if (!dwc->dis_enblslpm_quirk) {
Thinh Nguyen17b63702019-08-29 18:00:16 -07002224 /*
2225 * If the recommended BESL baseline is 0 or if the BESL deep is
2226 * less than 2, Microsoft's Windows 10 host usb stack will issue
2227 * a usb reset immediately after it receives the extended BOS
2228 * descriptor and the enumeration will fail. To maintain
2229 * compatibility with the Windows' usb stack, let's set the
2230 * recommended BESL baseline to 1 and clamp the BESL deep to be
2231 * within 2 to 15.
2232 */
2233 params->besl_baseline = 1;
Thinh Nguyen54fb5ba2019-08-19 18:36:06 -07002234 if (dwc->is_utmi_l1_suspend)
Thinh Nguyen17b63702019-08-29 18:00:16 -07002235 params->besl_deep =
2236 clamp_t(u8, dwc->hird_threshold, 2, 15);
Thinh Nguyen54fb5ba2019-08-19 18:36:06 -07002237 }
2238
Anurag Kumar Vulisha729dcff2019-05-10 12:37:28 +05302239 /* U1 Device exit Latency */
2240 if (dwc->dis_u1_entry_quirk)
2241 params->bU1devExitLat = 0;
2242 else
2243 params->bU1devExitLat = DWC3_DEFAULT_U1_DEV_EXIT_LAT;
2244
2245 /* U2 Device exit Latency */
2246 if (dwc->dis_u2_entry_quirk)
2247 params->bU2DevExitLat = 0;
2248 else
2249 params->bU2DevExitLat =
2250 cpu_to_le16(DWC3_DEFAULT_U2_DEV_EXIT_LAT);
2251}
2252
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002253static void dwc3_gadget_set_speed(struct usb_gadget *g,
2254 enum usb_device_speed speed)
2255{
2256 struct dwc3 *dwc = gadget_to_dwc(g);
2257 unsigned long flags;
2258 u32 reg;
2259
2260 spin_lock_irqsave(&dwc->lock, flags);
2261 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2262 reg &= ~(DWC3_DCFG_SPEED_MASK);
2263
2264 /*
2265 * WORKAROUND: DWC3 revision < 2.20a have an issue
2266 * which would cause metastability state on Run/Stop
2267 * bit if we try to force the IP to USB2-only mode.
2268 *
2269 * Because of that, we cannot configure the IP to any
2270 * speed other than the SuperSpeed
2271 *
2272 * Refers to:
2273 *
2274 * STAR#9000525659: Clock Domain Crossing on DCTL in
2275 * USB 2.0 Mode
2276 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002277 if (DWC3_VER_IS_PRIOR(DWC3, 220A) &&
Roger Quadros42bf02e2017-10-31 15:11:55 +02002278 !dwc->dis_metastability_quirk) {
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002279 reg |= DWC3_DCFG_SUPERSPEED;
2280 } else {
2281 switch (speed) {
2282 case USB_SPEED_LOW:
2283 reg |= DWC3_DCFG_LOWSPEED;
2284 break;
2285 case USB_SPEED_FULL:
2286 reg |= DWC3_DCFG_FULLSPEED;
2287 break;
2288 case USB_SPEED_HIGH:
2289 reg |= DWC3_DCFG_HIGHSPEED;
2290 break;
2291 case USB_SPEED_SUPER:
2292 reg |= DWC3_DCFG_SUPERSPEED;
2293 break;
2294 case USB_SPEED_SUPER_PLUS:
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002295 if (DWC3_IP_IS(DWC3))
Thinh Nguyen2f3090c2018-03-16 15:35:57 -07002296 reg |= DWC3_DCFG_SUPERSPEED;
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002297 else
2298 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002299 break;
2300 default:
2301 dev_err(dwc->dev, "invalid speed (%d)\n", speed);
2302
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002303 if (DWC3_IP_IS(DWC3))
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002304 reg |= DWC3_DCFG_SUPERSPEED;
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002305 else
2306 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002307 }
2308 }
2309 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2310
2311 spin_unlock_irqrestore(&dwc->lock, flags);
2312}
2313
Felipe Balbi72246da2011-08-19 18:10:58 +03002314static const struct usb_gadget_ops dwc3_gadget_ops = {
2315 .get_frame = dwc3_gadget_get_frame,
2316 .wakeup = dwc3_gadget_wakeup,
2317 .set_selfpowered = dwc3_gadget_set_selfpowered,
2318 .pullup = dwc3_gadget_pullup,
2319 .udc_start = dwc3_gadget_start,
2320 .udc_stop = dwc3_gadget_stop,
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002321 .udc_set_speed = dwc3_gadget_set_speed,
Anurag Kumar Vulisha729dcff2019-05-10 12:37:28 +05302322 .get_config_params = dwc3_gadget_config_params,
Felipe Balbi72246da2011-08-19 18:10:58 +03002323};
2324
2325/* -------------------------------------------------------------------------- */
2326
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002327static int dwc3_gadget_init_control_endpoint(struct dwc3_ep *dep)
2328{
2329 struct dwc3 *dwc = dep->dwc;
2330
2331 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
2332 dep->endpoint.maxburst = 1;
2333 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
2334 if (!dep->direction)
2335 dwc->gadget.ep0 = &dep->endpoint;
2336
2337 dep->endpoint.caps.type_control = true;
2338
2339 return 0;
2340}
2341
2342static int dwc3_gadget_init_in_endpoint(struct dwc3_ep *dep)
2343{
2344 struct dwc3 *dwc = dep->dwc;
2345 int mdwidth;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002346 int size;
2347
2348 mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
Thinh Nguyen4244ba02020-04-11 19:20:07 -07002349 if (DWC3_IP_IS(DWC32))
2350 mdwidth += DWC3_GHWPARAMS6_MDWIDTH(dwc->hwparams.hwparams6);
2351
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002352 /* MDWIDTH is represented in bits, we need it in bytes */
2353 mdwidth /= 8;
2354
2355 size = dwc3_readl(dwc->regs, DWC3_GTXFIFOSIZ(dep->number >> 1));
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002356 if (DWC3_IP_IS(DWC3))
Thinh Nguyen586f4332020-01-31 16:59:21 -08002357 size = DWC3_GTXFIFOSIZ_TXFDEP(size);
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002358 else
2359 size = DWC31_GTXFIFOSIZ_TXFDEP(size);
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002360
2361 /* FIFO Depth is in MDWDITH bytes. Multiply */
2362 size *= mdwidth;
2363
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002364 /*
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002365 * To meet performance requirement, a minimum TxFIFO size of 3x
2366 * MaxPacketSize is recommended for endpoints that support burst and a
2367 * minimum TxFIFO size of 2x MaxPacketSize for endpoints that don't
2368 * support burst. Use those numbers and we can calculate the max packet
2369 * limit as below.
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002370 */
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002371 if (dwc->maximum_speed >= USB_SPEED_SUPER)
2372 size /= 3;
2373 else
2374 size /= 2;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002375
2376 usb_ep_set_maxpacket_limit(&dep->endpoint, size);
2377
2378 dep->endpoint.max_streams = 15;
2379 dep->endpoint.ops = &dwc3_gadget_ep_ops;
2380 list_add_tail(&dep->endpoint.ep_list,
2381 &dwc->gadget.ep_list);
2382 dep->endpoint.caps.type_iso = true;
2383 dep->endpoint.caps.type_bulk = true;
2384 dep->endpoint.caps.type_int = true;
2385
2386 return dwc3_alloc_trb_pool(dep);
2387}
2388
2389static int dwc3_gadget_init_out_endpoint(struct dwc3_ep *dep)
2390{
2391 struct dwc3 *dwc = dep->dwc;
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002392 int mdwidth;
2393 int size;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002394
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002395 mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
Thinh Nguyen4244ba02020-04-11 19:20:07 -07002396 if (DWC3_IP_IS(DWC32))
2397 mdwidth += DWC3_GHWPARAMS6_MDWIDTH(dwc->hwparams.hwparams6);
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002398
2399 /* MDWIDTH is represented in bits, convert to bytes */
2400 mdwidth /= 8;
2401
2402 /* All OUT endpoints share a single RxFIFO space */
2403 size = dwc3_readl(dwc->regs, DWC3_GRXFIFOSIZ(0));
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002404 if (DWC3_IP_IS(DWC3))
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002405 size = DWC3_GRXFIFOSIZ_RXFDEP(size);
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002406 else
2407 size = DWC31_GRXFIFOSIZ_RXFDEP(size);
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002408
2409 /* FIFO depth is in MDWDITH bytes */
2410 size *= mdwidth;
2411
2412 /*
2413 * To meet performance requirement, a minimum recommended RxFIFO size
2414 * is defined as follow:
2415 * RxFIFO size >= (3 x MaxPacketSize) +
2416 * (3 x 8 bytes setup packets size) + (16 bytes clock crossing margin)
2417 *
2418 * Then calculate the max packet limit as below.
2419 */
2420 size -= (3 * 8) + 16;
2421 if (size < 0)
2422 size = 0;
2423 else
2424 size /= 3;
2425
2426 usb_ep_set_maxpacket_limit(&dep->endpoint, size);
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002427 dep->endpoint.max_streams = 15;
2428 dep->endpoint.ops = &dwc3_gadget_ep_ops;
2429 list_add_tail(&dep->endpoint.ep_list,
2430 &dwc->gadget.ep_list);
2431 dep->endpoint.caps.type_iso = true;
2432 dep->endpoint.caps.type_bulk = true;
2433 dep->endpoint.caps.type_int = true;
2434
2435 return dwc3_alloc_trb_pool(dep);
2436}
2437
2438static int dwc3_gadget_init_endpoint(struct dwc3 *dwc, u8 epnum)
Felipe Balbi72246da2011-08-19 18:10:58 +03002439{
2440 struct dwc3_ep *dep;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002441 bool direction = epnum & 1;
2442 int ret;
2443 u8 num = epnum >> 1;
2444
2445 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
2446 if (!dep)
2447 return -ENOMEM;
2448
2449 dep->dwc = dwc;
2450 dep->number = epnum;
2451 dep->direction = direction;
2452 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
2453 dwc->eps[epnum] = dep;
Thinh Nguyend92021f2018-11-14 22:56:54 -08002454 dep->combo_num = 0;
2455 dep->start_cmd_status = 0;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002456
2457 snprintf(dep->name, sizeof(dep->name), "ep%u%s", num,
2458 direction ? "in" : "out");
2459
2460 dep->endpoint.name = dep->name;
2461
2462 if (!(dep->number > 1)) {
2463 dep->endpoint.desc = &dwc3_gadget_ep0_desc;
2464 dep->endpoint.comp_desc = NULL;
2465 }
2466
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002467 if (num == 0)
2468 ret = dwc3_gadget_init_control_endpoint(dep);
2469 else if (direction)
2470 ret = dwc3_gadget_init_in_endpoint(dep);
2471 else
2472 ret = dwc3_gadget_init_out_endpoint(dep);
2473
2474 if (ret)
2475 return ret;
2476
2477 dep->endpoint.caps.dir_in = direction;
2478 dep->endpoint.caps.dir_out = !direction;
2479
2480 INIT_LIST_HEAD(&dep->pending_list);
2481 INIT_LIST_HEAD(&dep->started_list);
Felipe Balbid5443bb2018-08-01 13:53:29 +03002482 INIT_LIST_HEAD(&dep->cancelled_list);
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002483
2484 return 0;
2485}
2486
2487static int dwc3_gadget_init_endpoints(struct dwc3 *dwc, u8 total)
2488{
Bryan O'Donoghue47d39462017-01-31 20:58:10 +00002489 u8 epnum;
Felipe Balbi72246da2011-08-19 18:10:58 +03002490
Bryan O'Donoghuef3bcfc72017-01-31 20:58:11 +00002491 INIT_LIST_HEAD(&dwc->gadget.ep_list);
2492
Andy Shevchenko46b780d2017-06-12 15:11:25 +03002493 for (epnum = 0; epnum < total; epnum++) {
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002494 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002495
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002496 ret = dwc3_gadget_init_endpoint(dwc, epnum);
2497 if (ret)
2498 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002499 }
2500
2501 return 0;
2502}
2503
2504static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
2505{
2506 struct dwc3_ep *dep;
2507 u8 epnum;
2508
2509 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2510 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002511 if (!dep)
2512 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05302513 /*
2514 * Physical endpoints 0 and 1 are special; they form the
2515 * bi-directional USB endpoint 0.
2516 *
2517 * For those two physical endpoints, we don't allocate a TRB
2518 * pool nor do we add them the endpoints list. Due to that, we
2519 * shouldn't do these two operations otherwise we would end up
2520 * with all sorts of bugs when removing dwc3.ko.
2521 */
2522 if (epnum != 0 && epnum != 1) {
2523 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002524 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05302525 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002526
2527 kfree(dep);
2528 }
2529}
2530
Felipe Balbi72246da2011-08-19 18:10:58 +03002531/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02002532
Felipe Balbi8f608e82018-03-27 10:53:29 +03002533static int dwc3_gadget_ep_reclaim_completed_trb(struct dwc3_ep *dep,
2534 struct dwc3_request *req, struct dwc3_trb *trb,
2535 const struct dwc3_event_depevt *event, int status, int chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302536{
2537 unsigned int count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302538
Felipe Balbidc55c672016-08-12 13:20:32 +03002539 dwc3_ep_inc_deq(dep);
Felipe Balbia9c3ca52016-10-05 14:24:37 +03002540
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002541 trace_dwc3_complete_trb(dep, trb);
Felipe Balbi09fe1f82018-08-01 13:32:07 +03002542 req->num_trbs--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002543
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002544 /*
2545 * If we're in the middle of series of chained TRBs and we
2546 * receive a short transfer along the way, DWC3 will skip
2547 * through all TRBs including the last TRB in the chain (the
2548 * where CHN bit is zero. DWC3 will also avoid clearing HWO
2549 * bit and SW has to do it manually.
2550 *
2551 * We're going to do that here to avoid problems of HW trying
2552 * to use bogus TRBs for transfers.
2553 */
2554 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
2555 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2556
Felipe Balbic6267a52017-01-05 14:58:46 +02002557 /*
Thinh Nguyen6abfa0f2018-11-15 19:03:27 -08002558 * For isochronous transfers, the first TRB in a service interval must
2559 * have the Isoc-First type. Track and report its interval frame number.
2560 */
2561 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
2562 (trb->ctrl & DWC3_TRBCTL_ISOCHRONOUS_FIRST)) {
2563 unsigned int frame_number;
2564
2565 frame_number = DWC3_TRB_CTRL_GET_SID_SOFN(trb->ctrl);
2566 frame_number &= ~(dep->interval - 1);
2567 req->request.frame_number = frame_number;
2568 }
2569
2570 /*
Felipe Balbic6267a52017-01-05 14:58:46 +02002571 * If we're dealing with unaligned size OUT transfer, we will be left
2572 * with one TRB pending in the ring. We need to manually clear HWO bit
2573 * from that TRB.
2574 */
Felipe Balbi1a22ec62018-08-01 13:15:05 +03002575
2576 if (req->needs_extra_trb && !(trb->ctrl & DWC3_TRB_CTRL_CHN)) {
Felipe Balbic6267a52017-01-05 14:58:46 +02002577 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2578 return 1;
2579 }
2580
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302581 count = trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbie62c5bc52016-10-25 13:47:21 +03002582 req->remaining += count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302583
Felipe Balbi35b27192017-03-08 13:56:37 +02002584 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
2585 return 1;
2586
Felipe Balbid80fe1b2018-04-06 11:04:21 +03002587 if (event->status & DEPEVT_STATUS_SHORT && !chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302588 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002589
Anurag Kumar Vulisha5ee85892020-01-27 19:30:46 +00002590 if ((trb->ctrl & DWC3_TRB_CTRL_IOC) ||
2591 (trb->ctrl & DWC3_TRB_CTRL_LST))
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302592 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002593
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302594 return 0;
2595}
2596
Felipe Balbid3692952018-03-29 13:32:10 +03002597static int dwc3_gadget_ep_reclaim_trb_sg(struct dwc3_ep *dep,
2598 struct dwc3_request *req, const struct dwc3_event_depevt *event,
2599 int status)
2600{
2601 struct dwc3_trb *trb = &dep->trb_pool[dep->trb_dequeue];
2602 struct scatterlist *sg = req->sg;
2603 struct scatterlist *s;
2604 unsigned int pending = req->num_pending_sgs;
2605 unsigned int i;
2606 int ret = 0;
2607
2608 for_each_sg(sg, s, pending, i) {
2609 trb = &dep->trb_pool[dep->trb_dequeue];
2610
Felipe Balbid3692952018-03-29 13:32:10 +03002611 req->sg = sg_next(s);
2612 req->num_pending_sgs--;
2613
2614 ret = dwc3_gadget_ep_reclaim_completed_trb(dep, req,
2615 trb, event, status, true);
2616 if (ret)
2617 break;
2618 }
2619
2620 return ret;
2621}
2622
2623static int dwc3_gadget_ep_reclaim_trb_linear(struct dwc3_ep *dep,
2624 struct dwc3_request *req, const struct dwc3_event_depevt *event,
2625 int status)
2626{
2627 struct dwc3_trb *trb = &dep->trb_pool[dep->trb_dequeue];
2628
2629 return dwc3_gadget_ep_reclaim_completed_trb(dep, req, trb,
2630 event, status, false);
2631}
2632
Felipe Balbie0c42ce2018-04-06 15:37:30 +03002633static bool dwc3_gadget_ep_request_completed(struct dwc3_request *req)
2634{
Thinh Nguyen49e05902020-03-31 01:40:35 -07002635 return req->num_pending_sgs == 0;
Felipe Balbie0c42ce2018-04-06 15:37:30 +03002636}
2637
Felipe Balbif38e35d2018-04-06 15:56:35 +03002638static int dwc3_gadget_ep_cleanup_completed_request(struct dwc3_ep *dep,
2639 const struct dwc3_event_depevt *event,
2640 struct dwc3_request *req, int status)
2641{
2642 int ret;
2643
2644 if (req->num_pending_sgs)
2645 ret = dwc3_gadget_ep_reclaim_trb_sg(dep, req, event,
2646 status);
2647 else
2648 ret = dwc3_gadget_ep_reclaim_trb_linear(dep, req, event,
2649 status);
2650
Felipe Balbi1a22ec62018-08-01 13:15:05 +03002651 if (req->needs_extra_trb) {
Felipe Balbif38e35d2018-04-06 15:56:35 +03002652 ret = dwc3_gadget_ep_reclaim_trb_linear(dep, req, event,
2653 status);
Felipe Balbi1a22ec62018-08-01 13:15:05 +03002654 req->needs_extra_trb = false;
Felipe Balbif38e35d2018-04-06 15:56:35 +03002655 }
2656
2657 req->request.actual = req->request.length - req->remaining;
2658
Thinh Nguyend9feef92020-03-31 01:40:42 -07002659 if (!dwc3_gadget_ep_request_completed(req))
Felipe Balbif38e35d2018-04-06 15:56:35 +03002660 goto out;
Felipe Balbif38e35d2018-04-06 15:56:35 +03002661
2662 dwc3_gadget_giveback(dep, req, status);
2663
2664out:
2665 return ret;
2666}
2667
Felipe Balbi12a3a4a2018-03-29 11:53:40 +03002668static void dwc3_gadget_ep_cleanup_completed_requests(struct dwc3_ep *dep,
Felipe Balbi8f608e82018-03-27 10:53:29 +03002669 const struct dwc3_event_depevt *event, int status)
Felipe Balbi72246da2011-08-19 18:10:58 +03002670{
Felipe Balbi6afbdb52018-04-06 15:49:49 +03002671 struct dwc3_request *req;
2672 struct dwc3_request *tmp;
Felipe Balbi72246da2011-08-19 18:10:58 +03002673
Felipe Balbi6afbdb52018-04-06 15:49:49 +03002674 list_for_each_entry_safe(req, tmp, &dep->started_list, list) {
Felipe Balbifee73e62018-04-06 15:50:29 +03002675 int ret;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002676
Felipe Balbif38e35d2018-04-06 15:56:35 +03002677 ret = dwc3_gadget_ep_cleanup_completed_request(dep, event,
2678 req, status);
Felipe Balbi58f02182018-03-29 12:10:31 +03002679 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03002680 break;
Felipe Balbi31162af2016-08-11 14:38:37 +03002681 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002682}
2683
Thinh Nguyend9feef92020-03-31 01:40:42 -07002684static bool dwc3_gadget_ep_should_continue(struct dwc3_ep *dep)
2685{
2686 struct dwc3_request *req;
2687
2688 if (!list_empty(&dep->pending_list))
2689 return true;
2690
2691 /*
2692 * We only need to check the first entry of the started list. We can
2693 * assume the completed requests are removed from the started list.
2694 */
2695 req = next_request(&dep->started_list);
2696 if (!req)
2697 return false;
2698
2699 return !dwc3_gadget_ep_request_completed(req);
2700}
2701
Felipe Balbiee3638b2018-03-27 11:26:53 +03002702static void dwc3_gadget_endpoint_frame_from_event(struct dwc3_ep *dep,
2703 const struct dwc3_event_depevt *event)
2704{
Felipe Balbif62afb42018-04-11 10:34:34 +03002705 dep->frame_number = event->parameters;
Felipe Balbiee3638b2018-03-27 11:26:53 +03002706}
2707
Thinh Nguyen2e6e9e42020-05-05 19:46:39 -07002708static bool dwc3_gadget_endpoint_trbs_complete(struct dwc3_ep *dep,
2709 const struct dwc3_event_depevt *event, int status)
Felipe Balbi72246da2011-08-19 18:10:58 +03002710{
Felipe Balbi8f608e82018-03-27 10:53:29 +03002711 struct dwc3 *dwc = dep->dwc;
Thinh Nguyen2e6e9e42020-05-05 19:46:39 -07002712 bool no_started_trb = true;
Felipe Balbi6d8a0192018-03-29 12:49:28 +03002713
Felipe Balbi5f2e7972018-03-29 11:10:45 +03002714 dwc3_gadget_ep_cleanup_completed_requests(dep, event, status);
Felipe Balbifae2b902011-10-14 13:00:30 +03002715
Thinh Nguyenb6842d42020-05-05 19:46:33 -07002716 if (dep->flags & DWC3_EP_END_TRANSFER_PENDING)
2717 goto out;
Felipe Balbi6d8a0192018-03-29 12:49:28 +03002718
Thinh Nguyen2e6e9e42020-05-05 19:46:39 -07002719 if (status == -EXDEV && list_empty(&dep->started_list))
Felipe Balbifae2b902011-10-14 13:00:30 +03002720 dwc3_stop_active_transfer(dep, true, true);
Thinh Nguyend9feef92020-03-31 01:40:42 -07002721 else if (dwc3_gadget_ep_should_continue(dep))
Thinh Nguyen2e6e9e42020-05-05 19:46:39 -07002722 if (__dwc3_gadget_kick_transfer(dep) == 0)
2723 no_started_trb = false;
Felipe Balbifae2b902011-10-14 13:00:30 +03002724
Thinh Nguyenb6842d42020-05-05 19:46:33 -07002725out:
Felipe Balbifae2b902011-10-14 13:00:30 +03002726 /*
2727 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2728 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2729 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002730 if (DWC3_VER_IS_PRIOR(DWC3, 183A)) {
Felipe Balbifae2b902011-10-14 13:00:30 +03002731 u32 reg;
2732 int i;
2733
2734 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05002735 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03002736
2737 if (!(dep->flags & DWC3_EP_ENABLED))
2738 continue;
2739
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002740 if (!list_empty(&dep->started_list))
Thinh Nguyen2e6e9e42020-05-05 19:46:39 -07002741 return no_started_trb;
Felipe Balbifae2b902011-10-14 13:00:30 +03002742 }
2743
2744 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2745 reg |= dwc->u1u2;
2746 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2747
2748 dwc->u1u2 = 0;
2749 }
Thinh Nguyen2e6e9e42020-05-05 19:46:39 -07002750
2751 return no_started_trb;
2752}
2753
2754static void dwc3_gadget_endpoint_transfer_in_progress(struct dwc3_ep *dep,
2755 const struct dwc3_event_depevt *event)
2756{
2757 int status = 0;
2758
2759 if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
2760 dwc3_gadget_endpoint_frame_from_event(dep, event);
2761
2762 if (event->status & DEPEVT_STATUS_BUSERR)
2763 status = -ECONNRESET;
2764
2765 if (event->status & DEPEVT_STATUS_MISSED_ISOC)
2766 status = -EXDEV;
2767
2768 dwc3_gadget_endpoint_trbs_complete(dep, event, status);
Felipe Balbi72246da2011-08-19 18:10:58 +03002769}
2770
Thinh Nguyen3eaecd02020-05-05 19:46:51 -07002771static void dwc3_gadget_endpoint_transfer_complete(struct dwc3_ep *dep,
2772 const struct dwc3_event_depevt *event)
2773{
2774 int status = 0;
2775
2776 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
2777
2778 if (event->status & DEPEVT_STATUS_BUSERR)
2779 status = -ECONNRESET;
2780
Thinh Nguyene0d19562020-05-05 19:46:57 -07002781 if (dwc3_gadget_endpoint_trbs_complete(dep, event, status))
2782 dep->flags &= ~DWC3_EP_WAIT_TRANSFER_COMPLETE;
Felipe Balbi72246da2011-08-19 18:10:58 +03002783}
2784
Felipe Balbi8f608e82018-03-27 10:53:29 +03002785static void dwc3_gadget_endpoint_transfer_not_ready(struct dwc3_ep *dep,
2786 const struct dwc3_event_depevt *event)
Felipe Balbi32033862018-03-27 10:47:48 +03002787{
Felipe Balbiee3638b2018-03-27 11:26:53 +03002788 dwc3_gadget_endpoint_frame_from_event(dep, event);
Thinh Nguyen36f05d32020-03-29 16:13:10 -07002789
2790 /*
2791 * The XferNotReady event is generated only once before the endpoint
2792 * starts. It will be generated again when END_TRANSFER command is
2793 * issued. For some controller versions, the XferNotReady event may be
2794 * generated while the END_TRANSFER command is still in process. Ignore
2795 * it and wait for the next XferNotReady event after the command is
2796 * completed.
2797 */
2798 if (dep->flags & DWC3_EP_END_TRANSFER_PENDING)
2799 return;
2800
Felipe Balbi25abad62018-08-14 10:41:19 +03002801 (void) __dwc3_gadget_start_isoc(dep);
Felipe Balbi32033862018-03-27 10:47:48 +03002802}
2803
Thinh Nguyen140ca4c2020-05-05 19:47:09 -07002804static void dwc3_gadget_endpoint_stream_event(struct dwc3_ep *dep,
2805 const struct dwc3_event_depevt *event)
2806{
2807 struct dwc3 *dwc = dep->dwc;
2808
2809 if (event->status == DEPEVT_STREAMEVT_FOUND) {
2810 dep->flags |= DWC3_EP_FIRST_STREAM_PRIMED;
2811 goto out;
2812 }
2813
2814 /* Note: NoStream rejection event param value is 0 and not 0xFFFF */
2815 switch (event->parameters) {
2816 case DEPEVT_STREAM_PRIME:
2817 /*
2818 * If the host can properly transition the endpoint state from
2819 * idle to prime after a NoStream rejection, there's no need to
2820 * force restarting the endpoint to reinitiate the stream. To
2821 * simplify the check, assume the host follows the USB spec if
2822 * it primed the endpoint more than once.
2823 */
2824 if (dep->flags & DWC3_EP_FORCE_RESTART_STREAM) {
2825 if (dep->flags & DWC3_EP_FIRST_STREAM_PRIMED)
2826 dep->flags &= ~DWC3_EP_FORCE_RESTART_STREAM;
2827 else
2828 dep->flags |= DWC3_EP_FIRST_STREAM_PRIMED;
2829 }
2830
2831 break;
2832 case DEPEVT_STREAM_NOSTREAM:
2833 if ((dep->flags & DWC3_EP_IGNORE_NEXT_NOSTREAM) ||
2834 !(dep->flags & DWC3_EP_FORCE_RESTART_STREAM) ||
2835 !(dep->flags & DWC3_EP_WAIT_TRANSFER_COMPLETE))
2836 break;
2837
2838 /*
2839 * If the host rejects a stream due to no active stream, by the
2840 * USB and xHCI spec, the endpoint will be put back to idle
2841 * state. When the host is ready (buffer added/updated), it will
2842 * prime the endpoint to inform the usb device controller. This
2843 * triggers the device controller to issue ERDY to restart the
2844 * stream. However, some hosts don't follow this and keep the
2845 * endpoint in the idle state. No prime will come despite host
2846 * streams are updated, and the device controller will not be
2847 * triggered to generate ERDY to move the next stream data. To
2848 * workaround this and maintain compatibility with various
2849 * hosts, force to reinitate the stream until the host is ready
2850 * instead of waiting for the host to prime the endpoint.
2851 */
Thinh Nguyenb10e1c22020-05-05 19:47:15 -07002852 if (DWC3_VER_IS_WITHIN(DWC32, 100A, ANY)) {
2853 unsigned int cmd = DWC3_DGCMD_SET_ENDPOINT_PRIME;
2854
2855 dwc3_send_gadget_generic_command(dwc, cmd, dep->number);
2856 } else {
2857 dep->flags |= DWC3_EP_DELAY_START;
2858 dwc3_stop_active_transfer(dep, true, true);
2859 return;
2860 }
2861 break;
Thinh Nguyen140ca4c2020-05-05 19:47:09 -07002862 }
2863
2864out:
2865 dep->flags &= ~DWC3_EP_IGNORE_NEXT_NOSTREAM;
2866}
2867
Felipe Balbi72246da2011-08-19 18:10:58 +03002868static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2869 const struct dwc3_event_depevt *event)
2870{
2871 struct dwc3_ep *dep;
2872 u8 epnum = event->endpoint_number;
Baolin Wang76a638f2016-10-31 19:38:36 +08002873 u8 cmd;
Felipe Balbi72246da2011-08-19 18:10:58 +03002874
2875 dep = dwc->eps[epnum];
2876
Janusz Dziedzicd7fd41c2016-12-08 10:57:34 +01002877 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbi3aec9912019-01-21 13:08:44 +02002878 if (!(dep->flags & DWC3_EP_TRANSFER_STARTED))
Janusz Dziedzicd7fd41c2016-12-08 10:57:34 +01002879 return;
2880
2881 /* Handle only EPCMDCMPLT when EP disabled */
2882 if (event->endpoint_event != DWC3_DEPEVT_EPCMDCMPLT)
2883 return;
2884 }
Felipe Balbi3336abb2012-06-06 09:19:35 +03002885
Felipe Balbi72246da2011-08-19 18:10:58 +03002886 if (epnum == 0 || epnum == 1) {
2887 dwc3_ep0_interrupt(dwc, event);
2888 return;
2889 }
2890
2891 switch (event->endpoint_event) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002892 case DWC3_DEPEVT_XFERINPROGRESS:
Felipe Balbi8f608e82018-03-27 10:53:29 +03002893 dwc3_gadget_endpoint_transfer_in_progress(dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002894 break;
2895 case DWC3_DEPEVT_XFERNOTREADY:
Felipe Balbi8f608e82018-03-27 10:53:29 +03002896 dwc3_gadget_endpoint_transfer_not_ready(dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002897 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002898 case DWC3_DEPEVT_EPCMDCMPLT:
Baolin Wang76a638f2016-10-31 19:38:36 +08002899 cmd = DEPEVT_PARAMETER_CMD(event->parameters);
2900
2901 if (cmd == DWC3_DEPCMD_ENDTRANSFER) {
Thinh Nguyenc58d8bf2019-12-18 18:14:44 -08002902 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
Felipe Balbi3aec9912019-01-21 13:08:44 +02002903 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
Felipe Balbifec90952018-08-01 13:56:50 +03002904 dwc3_gadget_ep_cleanup_cancelled_requests(dep);
Thinh Nguyenda10bcd2019-12-18 18:14:50 -08002905 if ((dep->flags & DWC3_EP_DELAY_START) &&
2906 !usb_endpoint_xfer_isoc(dep->endpoint.desc))
2907 __dwc3_gadget_kick_transfer(dep);
2908
2909 dep->flags &= ~DWC3_EP_DELAY_START;
Baolin Wang76a638f2016-10-31 19:38:36 +08002910 }
2911 break;
Felipe Balbi742a4ff2018-03-26 13:26:56 +03002912 case DWC3_DEPEVT_XFERCOMPLETE:
Thinh Nguyen3eaecd02020-05-05 19:46:51 -07002913 dwc3_gadget_endpoint_transfer_complete(dep, event);
2914 break;
2915 case DWC3_DEPEVT_STREAMEVT:
Thinh Nguyen140ca4c2020-05-05 19:47:09 -07002916 dwc3_gadget_endpoint_stream_event(dep, event);
2917 break;
Baolin Wang76a638f2016-10-31 19:38:36 +08002918 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbi72246da2011-08-19 18:10:58 +03002919 break;
2920 }
2921}
2922
2923static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2924{
2925 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2926 spin_unlock(&dwc->lock);
2927 dwc->gadget_driver->disconnect(&dwc->gadget);
2928 spin_lock(&dwc->lock);
2929 }
2930}
2931
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002932static void dwc3_suspend_gadget(struct dwc3 *dwc)
2933{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002934 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002935 spin_unlock(&dwc->lock);
2936 dwc->gadget_driver->suspend(&dwc->gadget);
2937 spin_lock(&dwc->lock);
2938 }
2939}
2940
2941static void dwc3_resume_gadget(struct dwc3 *dwc)
2942{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002943 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002944 spin_unlock(&dwc->lock);
2945 dwc->gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06002946 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08002947 }
2948}
2949
2950static void dwc3_reset_gadget(struct dwc3 *dwc)
2951{
2952 if (!dwc->gadget_driver)
2953 return;
2954
2955 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2956 spin_unlock(&dwc->lock);
2957 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002958 spin_lock(&dwc->lock);
2959 }
2960}
2961
Felipe Balbic5353b22019-02-13 13:00:54 +02002962static void dwc3_stop_active_transfer(struct dwc3_ep *dep, bool force,
2963 bool interrupt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002964{
Felipe Balbi72246da2011-08-19 18:10:58 +03002965 struct dwc3_gadget_ep_cmd_params params;
2966 u32 cmd;
2967 int ret;
2968
Thinh Nguyenc58d8bf2019-12-18 18:14:44 -08002969 if (!(dep->flags & DWC3_EP_TRANSFER_STARTED) ||
2970 (dep->flags & DWC3_EP_END_TRANSFER_PENDING))
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302971 return;
2972
Pratyush Anand57911502012-07-06 15:19:10 +05302973 /*
2974 * NOTICE: We are violating what the Databook says about the
2975 * EndTransfer command. Ideally we would _always_ wait for the
2976 * EndTransfer Command Completion IRQ, but that's causing too
2977 * much trouble synchronizing between us and gadget driver.
2978 *
2979 * We have discussed this with the IP Provider and it was
Thinh Nguyencf2f8b62019-12-18 18:14:56 -08002980 * suggested to giveback all requests here.
Pratyush Anand57911502012-07-06 15:19:10 +05302981 *
2982 * Note also that a similar handling was tested by Synopsys
2983 * (thanks a lot Paul) and nothing bad has come out of it.
Thinh Nguyencf2f8b62019-12-18 18:14:56 -08002984 * In short, what we're doing is issuing EndTransfer with
2985 * CMDIOC bit set and delay kicking transfer until the
2986 * EndTransfer command had completed.
John Youn06281d42016-08-22 15:39:13 -07002987 *
2988 * As of IP version 3.10a of the DWC_usb3 IP, the controller
2989 * supports a mode to work around the above limitation. The
2990 * software can poll the CMDACT bit in the DEPCMD register
2991 * after issuing a EndTransfer command. This mode is enabled
2992 * by writing GUCTL2[14]. This polling is already done in the
2993 * dwc3_send_gadget_ep_cmd() function so if the mode is
2994 * enabled, the EndTransfer command will have completed upon
Thinh Nguyencf2f8b62019-12-18 18:14:56 -08002995 * returning from this function.
John Youn06281d42016-08-22 15:39:13 -07002996 *
2997 * This mode is NOT available on the DWC_usb31 IP.
Pratyush Anand57911502012-07-06 15:19:10 +05302998 */
2999
Pratyush Anand3daf74d2012-06-23 02:23:08 +05303000 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03003001 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
Felipe Balbic5353b22019-02-13 13:00:54 +02003002 cmd |= interrupt ? DWC3_DEPCMD_CMDIOC : 0;
Felipe Balbib4996a82012-06-06 12:04:13 +03003003 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05303004 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03003005 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05303006 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03003007 dep->resource_index = 0;
John Youn06281d42016-08-22 15:39:13 -07003008
Thinh Nguyen140ca4c2020-05-05 19:47:09 -07003009 /*
3010 * The END_TRANSFER command will cause the controller to generate a
3011 * NoStream Event, and it's not due to the host DP NoStream rejection.
3012 * Ignore the next NoStream event.
3013 */
3014 if (dep->stream_capable)
3015 dep->flags |= DWC3_EP_IGNORE_NEXT_NOSTREAM;
3016
Thinh Nguyend3abda52019-11-27 13:10:47 -08003017 if (!interrupt)
3018 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
Thinh Nguyenc58d8bf2019-12-18 18:14:44 -08003019 else
3020 dep->flags |= DWC3_EP_END_TRANSFER_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03003021}
3022
Felipe Balbi72246da2011-08-19 18:10:58 +03003023static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
3024{
3025 u32 epnum;
3026
3027 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
3028 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03003029 int ret;
3030
3031 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03003032 if (!dep)
3033 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03003034
3035 if (!(dep->flags & DWC3_EP_STALL))
3036 continue;
3037
3038 dep->flags &= ~DWC3_EP_STALL;
3039
John Youn50c763f2016-05-31 17:49:56 -07003040 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03003041 WARN_ON_ONCE(ret);
3042 }
3043}
3044
3045static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
3046{
Felipe Balbic4430a22012-05-24 10:30:01 +03003047 int reg;
3048
Thinh Nguyen1b6009ea2019-10-23 19:15:49 -07003049 dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RX_DET);
3050
Felipe Balbi72246da2011-08-19 18:10:58 +03003051 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3052 reg &= ~DWC3_DCTL_INITU1ENA;
Felipe Balbi72246da2011-08-19 18:10:58 +03003053 reg &= ~DWC3_DCTL_INITU2ENA;
Thinh Nguyen5b738212019-10-23 19:15:43 -07003054 dwc3_gadget_dctl_write_safe(dwc, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03003055
Felipe Balbi72246da2011-08-19 18:10:58 +03003056 dwc3_disconnect_gadget(dwc);
3057
3058 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03003059 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05003060 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbifc8bb912016-05-16 13:14:48 +03003061
3062 dwc->connected = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03003063}
3064
Felipe Balbi72246da2011-08-19 18:10:58 +03003065static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
3066{
3067 u32 reg;
3068
Felipe Balbifc8bb912016-05-16 13:14:48 +03003069 dwc->connected = true;
3070
Felipe Balbidf62df52011-10-14 15:11:49 +03003071 /*
3072 * WORKAROUND: DWC3 revisions <1.88a have an issue which
3073 * would cause a missing Disconnect Event if there's a
3074 * pending Setup Packet in the FIFO.
3075 *
3076 * There's no suggested workaround on the official Bug
3077 * report, which states that "unless the driver/application
3078 * is doing any special handling of a disconnect event,
3079 * there is no functional issue".
3080 *
3081 * Unfortunately, it turns out that we _do_ some special
3082 * handling of a disconnect event, namely complete all
3083 * pending transfers, notify gadget driver of the
3084 * disconnection, and so on.
3085 *
3086 * Our suggested workaround is to follow the Disconnect
3087 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06003088 * flag. Such flag gets set whenever we have a SETUP_PENDING
3089 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03003090 * same endpoint.
3091 *
3092 * Refers to:
3093 *
3094 * STAR#9000466709: RTL: Device : Disconnect event not
3095 * generated if setup packet pending in FIFO
3096 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003097 if (DWC3_VER_IS_PRIOR(DWC3, 188A)) {
Felipe Balbidf62df52011-10-14 15:11:49 +03003098 if (dwc->setup_packet_pending)
3099 dwc3_gadget_disconnect_interrupt(dwc);
3100 }
3101
Felipe Balbi8e744752014-11-06 14:27:53 +08003102 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03003103
3104 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3105 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
Thinh Nguyen5b738212019-10-23 19:15:43 -07003106 dwc3_gadget_dctl_write_safe(dwc, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02003107 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03003108 dwc3_clear_stall_all_ep(dwc);
3109
3110 /* Reset device address to zero */
3111 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
3112 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
3113 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03003114}
3115
Felipe Balbi72246da2011-08-19 18:10:58 +03003116static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
3117{
Felipe Balbi72246da2011-08-19 18:10:58 +03003118 struct dwc3_ep *dep;
3119 int ret;
3120 u32 reg;
3121 u8 speed;
3122
Felipe Balbi72246da2011-08-19 18:10:58 +03003123 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
3124 speed = reg & DWC3_DSTS_CONNECTSPD;
3125 dwc->speed = speed;
3126
John Youn5fb6fda2016-11-10 17:23:25 -08003127 /*
3128 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
3129 * each time on Connect Done.
3130 *
3131 * Currently we always use the reset value. If any platform
3132 * wants to set this to a different value, we need to add a
3133 * setting and update GCTL.RAMCLKSEL here.
3134 */
Felipe Balbi72246da2011-08-19 18:10:58 +03003135
3136 switch (speed) {
John Youn2da9ad72016-05-20 16:34:26 -07003137 case DWC3_DSTS_SUPERSPEED_PLUS:
John Youn75808622016-02-05 17:09:13 -08003138 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
3139 dwc->gadget.ep0->maxpacket = 512;
3140 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
3141 break;
John Youn2da9ad72016-05-20 16:34:26 -07003142 case DWC3_DSTS_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03003143 /*
3144 * WORKAROUND: DWC3 revisions <1.90a have an issue which
3145 * would cause a missing USB3 Reset event.
3146 *
3147 * In such situations, we should force a USB3 Reset
3148 * event by calling our dwc3_gadget_reset_interrupt()
3149 * routine.
3150 *
3151 * Refers to:
3152 *
3153 * STAR#9000483510: RTL: SS : USB3 reset event may
3154 * not be generated always when the link enters poll
3155 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003156 if (DWC3_VER_IS_PRIOR(DWC3, 190A))
Felipe Balbi05870c52011-10-14 14:51:38 +03003157 dwc3_gadget_reset_interrupt(dwc);
3158
Felipe Balbi72246da2011-08-19 18:10:58 +03003159 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
3160 dwc->gadget.ep0->maxpacket = 512;
3161 dwc->gadget.speed = USB_SPEED_SUPER;
3162 break;
John Youn2da9ad72016-05-20 16:34:26 -07003163 case DWC3_DSTS_HIGHSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03003164 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
3165 dwc->gadget.ep0->maxpacket = 64;
3166 dwc->gadget.speed = USB_SPEED_HIGH;
3167 break;
Roger Quadros9418ee12017-01-03 14:32:09 +02003168 case DWC3_DSTS_FULLSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03003169 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
3170 dwc->gadget.ep0->maxpacket = 64;
3171 dwc->gadget.speed = USB_SPEED_FULL;
3172 break;
John Youn2da9ad72016-05-20 16:34:26 -07003173 case DWC3_DSTS_LOWSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03003174 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
3175 dwc->gadget.ep0->maxpacket = 8;
3176 dwc->gadget.speed = USB_SPEED_LOW;
3177 break;
3178 }
3179
Thinh Nguyen61800262018-01-12 18:18:05 -08003180 dwc->eps[1]->endpoint.maxpacket = dwc->gadget.ep0->maxpacket;
3181
Pratyush Anand2b758352013-01-14 15:59:31 +05303182 /* Enable USB2 LPM Capability */
3183
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003184 if (!DWC3_VER_IS_WITHIN(DWC3, ANY, 194A) &&
John Youn2da9ad72016-05-20 16:34:26 -07003185 (speed != DWC3_DSTS_SUPERSPEED) &&
3186 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
Pratyush Anand2b758352013-01-14 15:59:31 +05303187 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
3188 reg |= DWC3_DCFG_LPM_CAP;
3189 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
3190
3191 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3192 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
3193
Thinh Nguyen16fe4f32019-08-19 18:35:58 -07003194 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold |
3195 (dwc->is_utmi_l1_suspend << 4));
Pratyush Anand2b758352013-01-14 15:59:31 +05303196
Huang Rui80caf7d2014-10-28 19:54:26 +08003197 /*
3198 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
3199 * DCFG.LPMCap is set, core responses with an ACK and the
3200 * BESL value in the LPM token is less than or equal to LPM
3201 * NYET threshold.
3202 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003203 WARN_ONCE(DWC3_VER_IS_PRIOR(DWC3, 240A) && dwc->has_lpm_erratum,
Masanari Iida9165dab2016-09-17 23:44:17 +09003204 "LPM Erratum not available on dwc3 revisions < 2.40a\n");
Huang Rui80caf7d2014-10-28 19:54:26 +08003205
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003206 if (dwc->has_lpm_erratum && !DWC3_VER_IS_PRIOR(DWC3, 240A))
Thinh Nguyen2e487d22019-04-25 13:55:30 -07003207 reg |= DWC3_DCTL_NYET_THRES(dwc->lpm_nyet_threshold);
Huang Rui80caf7d2014-10-28 19:54:26 +08003208
Thinh Nguyen5b738212019-10-23 19:15:43 -07003209 dwc3_gadget_dctl_write_safe(dwc, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06003210 } else {
3211 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3212 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
Thinh Nguyen5b738212019-10-23 19:15:43 -07003213 dwc3_gadget_dctl_write_safe(dwc, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05303214 }
3215
Felipe Balbi72246da2011-08-19 18:10:58 +03003216 dep = dwc->eps[0];
Felipe Balbia2d23f02018-04-09 12:40:48 +03003217 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_MODIFY);
Felipe Balbi72246da2011-08-19 18:10:58 +03003218 if (ret) {
3219 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
3220 return;
3221 }
3222
3223 dep = dwc->eps[1];
Felipe Balbia2d23f02018-04-09 12:40:48 +03003224 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_MODIFY);
Felipe Balbi72246da2011-08-19 18:10:58 +03003225 if (ret) {
3226 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
3227 return;
3228 }
3229
3230 /*
3231 * Configure PHY via GUSB3PIPECTLn if required.
3232 *
3233 * Update GTXFIFOSIZn
3234 *
3235 * In both cases reset values should be sufficient.
3236 */
3237}
3238
3239static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
3240{
Felipe Balbi72246da2011-08-19 18:10:58 +03003241 /*
3242 * TODO take core out of low power mode when that's
3243 * implemented.
3244 */
3245
Jiebing Liad14d4e2014-12-11 13:26:29 +08003246 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
3247 spin_unlock(&dwc->lock);
3248 dwc->gadget_driver->resume(&dwc->gadget);
3249 spin_lock(&dwc->lock);
3250 }
Felipe Balbi72246da2011-08-19 18:10:58 +03003251}
3252
3253static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
3254 unsigned int evtinfo)
3255{
Felipe Balbifae2b902011-10-14 13:00:30 +03003256 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03003257 unsigned int pwropt;
3258
3259 /*
3260 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
3261 * Hibernation mode enabled which would show up when device detects
3262 * host-initiated U3 exit.
3263 *
3264 * In that case, device will generate a Link State Change Interrupt
3265 * from U3 to RESUME which is only necessary if Hibernation is
3266 * configured in.
3267 *
3268 * There are no functional changes due to such spurious event and we
3269 * just need to ignore it.
3270 *
3271 * Refers to:
3272 *
3273 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
3274 * operational mode
3275 */
3276 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003277 if (DWC3_VER_IS_PRIOR(DWC3, 250A) &&
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03003278 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
3279 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
3280 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03003281 return;
3282 }
3283 }
Felipe Balbifae2b902011-10-14 13:00:30 +03003284
3285 /*
3286 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
3287 * on the link partner, the USB session might do multiple entry/exit
3288 * of low power states before a transfer takes place.
3289 *
3290 * Due to this problem, we might experience lower throughput. The
3291 * suggested workaround is to disable DCTL[12:9] bits if we're
3292 * transitioning from U1/U2 to U0 and enable those bits again
3293 * after a transfer completes and there are no pending transfers
3294 * on any of the enabled endpoints.
3295 *
3296 * This is the first half of that workaround.
3297 *
3298 * Refers to:
3299 *
3300 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
3301 * core send LGO_Ux entering U0
3302 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003303 if (DWC3_VER_IS_PRIOR(DWC3, 183A)) {
Felipe Balbifae2b902011-10-14 13:00:30 +03003304 if (next == DWC3_LINK_STATE_U0) {
3305 u32 u1u2;
3306 u32 reg;
3307
3308 switch (dwc->link_state) {
3309 case DWC3_LINK_STATE_U1:
3310 case DWC3_LINK_STATE_U2:
3311 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3312 u1u2 = reg & (DWC3_DCTL_INITU2ENA
3313 | DWC3_DCTL_ACCEPTU2ENA
3314 | DWC3_DCTL_INITU1ENA
3315 | DWC3_DCTL_ACCEPTU1ENA);
3316
3317 if (!dwc->u1u2)
3318 dwc->u1u2 = reg & u1u2;
3319
3320 reg &= ~u1u2;
3321
Thinh Nguyen5b738212019-10-23 19:15:43 -07003322 dwc3_gadget_dctl_write_safe(dwc, reg);
Felipe Balbifae2b902011-10-14 13:00:30 +03003323 break;
3324 default:
3325 /* do nothing */
3326 break;
3327 }
3328 }
3329 }
3330
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06003331 switch (next) {
3332 case DWC3_LINK_STATE_U1:
3333 if (dwc->speed == USB_SPEED_SUPER)
3334 dwc3_suspend_gadget(dwc);
3335 break;
3336 case DWC3_LINK_STATE_U2:
3337 case DWC3_LINK_STATE_U3:
3338 dwc3_suspend_gadget(dwc);
3339 break;
3340 case DWC3_LINK_STATE_RESUME:
3341 dwc3_resume_gadget(dwc);
3342 break;
3343 default:
3344 /* do nothing */
3345 break;
3346 }
3347
Felipe Balbie57ebc12014-04-22 13:20:12 -05003348 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03003349}
3350
Baolin Wang72704f82016-05-16 16:43:53 +08003351static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
3352 unsigned int evtinfo)
3353{
3354 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
3355
3356 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
3357 dwc3_suspend_gadget(dwc);
3358
3359 dwc->link_state = next;
3360}
3361
Felipe Balbie1dadd32014-02-25 14:47:54 -06003362static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
3363 unsigned int evtinfo)
3364{
3365 unsigned int is_ss = evtinfo & BIT(4);
3366
Felipe Balbibfad65e2017-04-19 14:59:27 +03003367 /*
Felipe Balbie1dadd32014-02-25 14:47:54 -06003368 * WORKAROUND: DWC3 revison 2.20a with hibernation support
3369 * have a known issue which can cause USB CV TD.9.23 to fail
3370 * randomly.
3371 *
3372 * Because of this issue, core could generate bogus hibernation
3373 * events which SW needs to ignore.
3374 *
3375 * Refers to:
3376 *
3377 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
3378 * Device Fallback from SuperSpeed
3379 */
3380 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
3381 return;
3382
3383 /* enter hibernation here */
3384}
3385
Felipe Balbi72246da2011-08-19 18:10:58 +03003386static void dwc3_gadget_interrupt(struct dwc3 *dwc,
3387 const struct dwc3_event_devt *event)
3388{
3389 switch (event->type) {
3390 case DWC3_DEVICE_EVENT_DISCONNECT:
3391 dwc3_gadget_disconnect_interrupt(dwc);
3392 break;
3393 case DWC3_DEVICE_EVENT_RESET:
3394 dwc3_gadget_reset_interrupt(dwc);
3395 break;
3396 case DWC3_DEVICE_EVENT_CONNECT_DONE:
3397 dwc3_gadget_conndone_interrupt(dwc);
3398 break;
3399 case DWC3_DEVICE_EVENT_WAKEUP:
3400 dwc3_gadget_wakeup_interrupt(dwc);
3401 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06003402 case DWC3_DEVICE_EVENT_HIBER_REQ:
3403 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
3404 "unexpected hibernation event\n"))
3405 break;
3406
3407 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
3408 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03003409 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
3410 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
3411 break;
3412 case DWC3_DEVICE_EVENT_EOPF:
Baolin Wang72704f82016-05-16 16:43:53 +08003413 /* It changed to be suspend event for version 2.30a and above */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003414 if (!DWC3_VER_IS_PRIOR(DWC3, 230A)) {
Baolin Wang72704f82016-05-16 16:43:53 +08003415 /*
3416 * Ignore suspend event until the gadget enters into
3417 * USB_STATE_CONFIGURED state.
3418 */
3419 if (dwc->gadget.state >= USB_STATE_CONFIGURED)
3420 dwc3_gadget_suspend_interrupt(dwc,
3421 event->event_info);
3422 }
Felipe Balbi72246da2011-08-19 18:10:58 +03003423 break;
3424 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi72246da2011-08-19 18:10:58 +03003425 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi72246da2011-08-19 18:10:58 +03003426 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi72246da2011-08-19 18:10:58 +03003427 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi72246da2011-08-19 18:10:58 +03003428 break;
3429 default:
Felipe Balbie9f2aa82015-01-27 13:49:28 -06003430 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03003431 }
3432}
3433
3434static void dwc3_process_event_entry(struct dwc3 *dwc,
3435 const union dwc3_event *event)
3436{
Felipe Balbi43c96be2016-09-26 13:23:34 +03003437 trace_dwc3_event(event->raw, dwc);
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05003438
Felipe Balbidfc5e802017-04-26 13:44:51 +03003439 if (!event->type.is_devspec)
3440 dwc3_endpoint_interrupt(dwc, &event->depevt);
3441 else if (event->type.type == DWC3_EVENT_TYPE_DEV)
Felipe Balbi72246da2011-08-19 18:10:58 +03003442 dwc3_gadget_interrupt(dwc, &event->devt);
Felipe Balbidfc5e802017-04-26 13:44:51 +03003443 else
Felipe Balbi72246da2011-08-19 18:10:58 +03003444 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
Felipe Balbi72246da2011-08-19 18:10:58 +03003445}
3446
Felipe Balbidea520a2016-03-30 09:39:34 +03003447static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbif42f2442013-06-12 21:25:08 +03003448{
Felipe Balbidea520a2016-03-30 09:39:34 +03003449 struct dwc3 *dwc = evt->dwc;
Felipe Balbif42f2442013-06-12 21:25:08 +03003450 irqreturn_t ret = IRQ_NONE;
3451 int left;
3452 u32 reg;
3453
Felipe Balbif42f2442013-06-12 21:25:08 +03003454 left = evt->count;
3455
3456 if (!(evt->flags & DWC3_EVENT_PENDING))
3457 return IRQ_NONE;
3458
3459 while (left > 0) {
3460 union dwc3_event event;
3461
John Younebbb2d52016-11-15 13:07:02 +02003462 event.raw = *(u32 *) (evt->cache + evt->lpos);
Felipe Balbif42f2442013-06-12 21:25:08 +03003463
3464 dwc3_process_event_entry(dwc, &event);
3465
3466 /*
3467 * FIXME we wrap around correctly to the next entry as
3468 * almost all entries are 4 bytes in size. There is one
3469 * entry which has 12 bytes which is a regular entry
3470 * followed by 8 bytes data. ATM I don't know how
3471 * things are organized if we get next to the a
3472 * boundary so I worry about that once we try to handle
3473 * that.
3474 */
Felipe Balbicaefe6c2016-11-15 13:05:23 +02003475 evt->lpos = (evt->lpos + 4) % evt->length;
Felipe Balbif42f2442013-06-12 21:25:08 +03003476 left -= 4;
Felipe Balbif42f2442013-06-12 21:25:08 +03003477 }
3478
3479 evt->count = 0;
3480 evt->flags &= ~DWC3_EVENT_PENDING;
3481 ret = IRQ_HANDLED;
3482
3483 /* Unmask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003484 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbif42f2442013-06-12 21:25:08 +03003485 reg &= ~DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003486 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbif42f2442013-06-12 21:25:08 +03003487
John Youncf40b862016-11-14 12:32:43 -08003488 if (dwc->imod_interval) {
3489 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
3490 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
3491 }
3492
Felipe Balbif42f2442013-06-12 21:25:08 +03003493 return ret;
3494}
3495
Felipe Balbidea520a2016-03-30 09:39:34 +03003496static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
Felipe Balbib15a7622011-06-30 16:57:15 +03003497{
Felipe Balbidea520a2016-03-30 09:39:34 +03003498 struct dwc3_event_buffer *evt = _evt;
3499 struct dwc3 *dwc = evt->dwc;
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05003500 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03003501 irqreturn_t ret = IRQ_NONE;
Felipe Balbib15a7622011-06-30 16:57:15 +03003502
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05003503 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbidea520a2016-03-30 09:39:34 +03003504 ret = dwc3_process_event_buf(evt);
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05003505 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03003506
3507 return ret;
3508}
3509
Felipe Balbidea520a2016-03-30 09:39:34 +03003510static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03003511{
Felipe Balbidea520a2016-03-30 09:39:34 +03003512 struct dwc3 *dwc = evt->dwc;
John Younebbb2d52016-11-15 13:07:02 +02003513 u32 amount;
Felipe Balbi72246da2011-08-19 18:10:58 +03003514 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03003515 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03003516
Felipe Balbifc8bb912016-05-16 13:14:48 +03003517 if (pm_runtime_suspended(dwc->dev)) {
3518 pm_runtime_get(dwc->dev);
3519 disable_irq_nosync(dwc->irq_gadget);
3520 dwc->pending_events = true;
3521 return IRQ_HANDLED;
3522 }
3523
Thinh Nguyend325a1d2017-05-11 17:26:47 -07003524 /*
3525 * With PCIe legacy interrupt, test shows that top-half irq handler can
3526 * be called again after HW interrupt deassertion. Check if bottom-half
3527 * irq event handler completes before caching new event to prevent
3528 * losing events.
3529 */
3530 if (evt->flags & DWC3_EVENT_PENDING)
3531 return IRQ_HANDLED;
3532
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003533 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
Felipe Balbi72246da2011-08-19 18:10:58 +03003534 count &= DWC3_GEVNTCOUNT_MASK;
3535 if (!count)
3536 return IRQ_NONE;
3537
Felipe Balbib15a7622011-06-30 16:57:15 +03003538 evt->count = count;
3539 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03003540
Felipe Balbie8adfc32013-06-12 21:11:14 +03003541 /* Mask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003542 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbie8adfc32013-06-12 21:11:14 +03003543 reg |= DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003544 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbie8adfc32013-06-12 21:11:14 +03003545
John Younebbb2d52016-11-15 13:07:02 +02003546 amount = min(count, evt->length - evt->lpos);
3547 memcpy(evt->cache + evt->lpos, evt->buf + evt->lpos, amount);
3548
3549 if (amount < count)
3550 memcpy(evt->cache, evt->buf, count - amount);
3551
John Youn65aca322016-11-15 13:08:59 +02003552 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), count);
3553
Felipe Balbib15a7622011-06-30 16:57:15 +03003554 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03003555}
3556
Felipe Balbidea520a2016-03-30 09:39:34 +03003557static irqreturn_t dwc3_interrupt(int irq, void *_evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03003558{
Felipe Balbidea520a2016-03-30 09:39:34 +03003559 struct dwc3_event_buffer *evt = _evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03003560
Felipe Balbidea520a2016-03-30 09:39:34 +03003561 return dwc3_check_event_buf(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +03003562}
3563
Felipe Balbi6db38122016-10-03 11:27:01 +03003564static int dwc3_gadget_get_irq(struct dwc3 *dwc)
3565{
3566 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
3567 int irq;
3568
Hans de Goedef146b40b2019-10-05 23:04:48 +02003569 irq = platform_get_irq_byname_optional(dwc3_pdev, "peripheral");
Felipe Balbi6db38122016-10-03 11:27:01 +03003570 if (irq > 0)
3571 goto out;
3572
3573 if (irq == -EPROBE_DEFER)
3574 goto out;
3575
Hans de Goedef146b40b2019-10-05 23:04:48 +02003576 irq = platform_get_irq_byname_optional(dwc3_pdev, "dwc_usb3");
Felipe Balbi6db38122016-10-03 11:27:01 +03003577 if (irq > 0)
3578 goto out;
3579
3580 if (irq == -EPROBE_DEFER)
3581 goto out;
3582
3583 irq = platform_get_irq(dwc3_pdev, 0);
3584 if (irq > 0)
3585 goto out;
3586
Felipe Balbi6db38122016-10-03 11:27:01 +03003587 if (!irq)
3588 irq = -EINVAL;
3589
3590out:
3591 return irq;
3592}
3593
Felipe Balbi72246da2011-08-19 18:10:58 +03003594/**
Felipe Balbibfad65e2017-04-19 14:59:27 +03003595 * dwc3_gadget_init - initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08003596 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03003597 *
3598 * Returns 0 on success otherwise negative errno.
3599 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05003600int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03003601{
Felipe Balbi6db38122016-10-03 11:27:01 +03003602 int ret;
3603 int irq;
Roger Quadros9522def2016-06-10 14:48:38 +03003604
Felipe Balbi6db38122016-10-03 11:27:01 +03003605 irq = dwc3_gadget_get_irq(dwc);
3606 if (irq < 0) {
3607 ret = irq;
3608 goto err0;
Roger Quadros9522def2016-06-10 14:48:38 +03003609 }
3610
3611 dwc->irq_gadget = irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03003612
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303613 dwc->ep0_trb = dma_alloc_coherent(dwc->sysdev,
3614 sizeof(*dwc->ep0_trb) * 2,
3615 &dwc->ep0_trb_addr, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03003616 if (!dwc->ep0_trb) {
3617 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
3618 ret = -ENOMEM;
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003619 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03003620 }
3621
Felipe Balbi4199c5f2017-04-07 14:09:13 +03003622 dwc->setup_buf = kzalloc(DWC3_EP0_SETUP_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03003623 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03003624 ret = -ENOMEM;
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003625 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03003626 }
3627
Felipe Balbi905dc042017-01-05 14:46:52 +02003628 dwc->bounce = dma_alloc_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE,
3629 &dwc->bounce_addr, GFP_KERNEL);
3630 if (!dwc->bounce) {
3631 ret = -ENOMEM;
Felipe Balbid6e5a542017-04-07 16:34:38 +03003632 goto err2;
Felipe Balbi905dc042017-01-05 14:46:52 +02003633 }
3634
Baolin Wangbb014732016-10-14 17:11:33 +08003635 init_completion(&dwc->ep0_in_setup);
3636
Felipe Balbi72246da2011-08-19 18:10:58 +03003637 dwc->gadget.ops = &dwc3_gadget_ops;
Felipe Balbi72246da2011-08-19 18:10:58 +03003638 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02003639 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03003640 dwc->gadget.name = "dwc3-gadget";
Thinh Nguyenc7299692019-04-25 14:28:24 -07003641 dwc->gadget.lpm_capable = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03003642
3643 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003644 * FIXME We might be setting max_speed to <SUPER, however versions
3645 * <2.20a of dwc3 have an issue with metastability (documented
3646 * elsewhere in this driver) which tells us we can't set max speed to
3647 * anything lower than SUPER.
3648 *
3649 * Because gadget.max_speed is only used by composite.c and function
3650 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
3651 * to happen so we avoid sending SuperSpeed Capability descriptor
3652 * together with our BOS descriptor as that could confuse host into
3653 * thinking we can handle super speed.
3654 *
3655 * Note that, in fact, we won't even support GetBOS requests when speed
3656 * is less than super speed because we don't have means, yet, to tell
3657 * composite.c that we are USB 2.0 + LPM ECN.
3658 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003659 if (DWC3_VER_IS_PRIOR(DWC3, 220A) &&
Roger Quadros42bf02e2017-10-31 15:11:55 +02003660 !dwc->dis_metastability_quirk)
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02003661 dev_info(dwc->dev, "changing max_speed on rev %08x\n",
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003662 dwc->revision);
3663
3664 dwc->gadget.max_speed = dwc->maximum_speed;
3665
3666 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03003667 * REVISIT: Here we should clear all pending IRQs to be
3668 * sure we're starting from a well known location.
3669 */
3670
Bryan O'Donoghuef3bcfc72017-01-31 20:58:11 +00003671 ret = dwc3_gadget_init_endpoints(dwc, dwc->num_eps);
Felipe Balbi72246da2011-08-19 18:10:58 +03003672 if (ret)
Felipe Balbid6e5a542017-04-07 16:34:38 +03003673 goto err3;
Felipe Balbi72246da2011-08-19 18:10:58 +03003674
Felipe Balbi72246da2011-08-19 18:10:58 +03003675 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
3676 if (ret) {
3677 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbid6e5a542017-04-07 16:34:38 +03003678 goto err4;
Felipe Balbi72246da2011-08-19 18:10:58 +03003679 }
3680
Roger Quadros169e3b62019-01-10 17:04:28 +02003681 dwc3_gadget_set_speed(&dwc->gadget, dwc->maximum_speed);
3682
Felipe Balbi72246da2011-08-19 18:10:58 +03003683 return 0;
Felipe Balbi4199c5f2017-04-07 14:09:13 +03003684
3685err4:
Felipe Balbid6e5a542017-04-07 16:34:38 +03003686 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03003687
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003688err3:
Felipe Balbid6e5a542017-04-07 16:34:38 +03003689 dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
3690 dwc->bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003691
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003692err2:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003693 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003694
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003695err1:
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303696 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003697 dwc->ep0_trb, dwc->ep0_trb_addr);
3698
Felipe Balbi72246da2011-08-19 18:10:58 +03003699err0:
3700 return ret;
3701}
3702
Felipe Balbi7415f172012-04-30 14:56:33 +03003703/* -------------------------------------------------------------------------- */
3704
Felipe Balbi72246da2011-08-19 18:10:58 +03003705void dwc3_gadget_exit(struct dwc3 *dwc)
3706{
Felipe Balbi72246da2011-08-19 18:10:58 +03003707 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03003708 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi905dc042017-01-05 14:46:52 +02003709 dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
Felipe Balbid6e5a542017-04-07 16:34:38 +03003710 dwc->bounce_addr);
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003711 kfree(dwc->setup_buf);
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303712 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbid6e5a542017-04-07 16:34:38 +03003713 dwc->ep0_trb, dwc->ep0_trb_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03003714}
Felipe Balbi7415f172012-04-30 14:56:33 +03003715
Felipe Balbi0b0231a2014-10-07 10:19:23 -05003716int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03003717{
Roger Quadros9772b472016-04-12 11:33:29 +03003718 if (!dwc->gadget_driver)
3719 return 0;
3720
Roger Quadros1551e352017-02-15 14:16:26 +02003721 dwc3_gadget_run_stop(dwc, false, false);
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003722 dwc3_disconnect_gadget(dwc);
3723 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003724
3725 return 0;
3726}
3727
3728int dwc3_gadget_resume(struct dwc3 *dwc)
3729{
Felipe Balbi7415f172012-04-30 14:56:33 +03003730 int ret;
3731
Roger Quadros9772b472016-04-12 11:33:29 +03003732 if (!dwc->gadget_driver)
3733 return 0;
3734
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003735 ret = __dwc3_gadget_start(dwc);
3736 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003737 goto err0;
3738
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003739 ret = dwc3_gadget_run_stop(dwc, true, false);
3740 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003741 goto err1;
3742
Felipe Balbi7415f172012-04-30 14:56:33 +03003743 return 0;
3744
3745err1:
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003746 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003747
3748err0:
3749 return ret;
3750}
Felipe Balbifc8bb912016-05-16 13:14:48 +03003751
3752void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3753{
3754 if (dwc->pending_events) {
3755 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3756 dwc->pending_events = false;
3757 enable_irq(dwc->irq_gadget);
3758 }
3759}