blob: 8425b6dab875e97e2edc61cdd85fc103bb261ad2 [file] [log] [blame]
Greg Kroah-Hartman5fd54ac2017-11-03 11:28:30 +01001// SPDX-License-Identifier: GPL-2.0
Felipe Balbibfad65e2017-04-19 14:59:27 +03002/*
Felipe Balbi72246da2011-08-19 18:10:58 +03003 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
4 *
5 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03006 *
7 * Authors: Felipe Balbi <balbi@ti.com>,
8 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
Felipe Balbi72246da2011-08-19 18:10:58 +03009 */
10
11#include <linux/kernel.h>
12#include <linux/delay.h>
13#include <linux/slab.h>
14#include <linux/spinlock.h>
15#include <linux/platform_device.h>
16#include <linux/pm_runtime.h>
17#include <linux/interrupt.h>
18#include <linux/io.h>
19#include <linux/list.h>
20#include <linux/dma-mapping.h>
21
22#include <linux/usb/ch9.h>
23#include <linux/usb/gadget.h>
24
Felipe Balbi80977dc2014-08-19 16:37:22 -050025#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030026#include "core.h"
27#include "gadget.h"
28#include "io.h"
29
Felipe Balbid5370102018-08-14 10:42:43 +030030#define DWC3_ALIGN_FRAME(d, n) (((d)->frame_number + ((d)->interval * (n))) \
Felipe Balbif62afb42018-04-11 10:34:34 +030031 & ~((d)->interval - 1))
32
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020033/**
Felipe Balbibfad65e2017-04-19 14:59:27 +030034 * dwc3_gadget_set_test_mode - enables usb2 test modes
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020035 * @dwc: pointer to our context structure
36 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
37 *
Felipe Balbibfad65e2017-04-19 14:59:27 +030038 * Caller should take care of locking. This function will return 0 on
39 * success or -EINVAL if wrong Test Selector is passed.
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020040 */
41int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
42{
43 u32 reg;
44
45 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
46 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
47
48 switch (mode) {
49 case TEST_J:
50 case TEST_K:
51 case TEST_SE0_NAK:
52 case TEST_PACKET:
53 case TEST_FORCE_EN:
54 reg |= mode << 1;
55 break;
56 default:
57 return -EINVAL;
58 }
59
60 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
61
62 return 0;
63}
64
Felipe Balbi8598bde2012-01-02 18:55:57 +020065/**
Felipe Balbibfad65e2017-04-19 14:59:27 +030066 * dwc3_gadget_get_link_state - gets current state of usb link
Paul Zimmerman911f1f82012-04-27 13:35:15 +030067 * @dwc: pointer to our context structure
68 *
69 * Caller should take care of locking. This function will
70 * return the link state on success (>= 0) or -ETIMEDOUT.
71 */
72int dwc3_gadget_get_link_state(struct dwc3 *dwc)
73{
74 u32 reg;
75
76 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
77
78 return DWC3_DSTS_USBLNKST(reg);
79}
80
81/**
Felipe Balbibfad65e2017-04-19 14:59:27 +030082 * dwc3_gadget_set_link_state - sets usb link to a particular state
Felipe Balbi8598bde2012-01-02 18:55:57 +020083 * @dwc: pointer to our context structure
84 * @state: the state to put link into
85 *
86 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080087 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 */
89int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
90{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080091 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020092 u32 reg;
93
Paul Zimmerman802fde92012-04-27 13:10:52 +030094 /*
95 * Wait until device controller is ready. Only applies to 1.94a and
96 * later RTL.
97 */
98 if (dwc->revision >= DWC3_REVISION_194A) {
99 while (--retries) {
100 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
101 if (reg & DWC3_DSTS_DCNRD)
102 udelay(5);
103 else
104 break;
105 }
106
107 if (retries <= 0)
108 return -ETIMEDOUT;
109 }
110
Felipe Balbi8598bde2012-01-02 18:55:57 +0200111 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
112 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
113
114 /* set requested state */
115 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
116 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
117
Paul Zimmerman802fde92012-04-27 13:10:52 +0300118 /*
119 * The following code is racy when called from dwc3_gadget_wakeup,
120 * and is not needed, at least on newer versions
121 */
122 if (dwc->revision >= DWC3_REVISION_194A)
123 return 0;
124
Felipe Balbi8598bde2012-01-02 18:55:57 +0200125 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300126 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200127 while (--retries) {
128 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
129
Felipe Balbi8598bde2012-01-02 18:55:57 +0200130 if (DWC3_DSTS_USBLNKST(reg) == state)
131 return 0;
132
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800133 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200134 }
135
Felipe Balbi8598bde2012-01-02 18:55:57 +0200136 return -ETIMEDOUT;
137}
138
John Youndca01192016-05-19 17:26:05 -0700139/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300140 * dwc3_ep_inc_trb - increment a trb index.
141 * @index: Pointer to the TRB index to increment.
John Youndca01192016-05-19 17:26:05 -0700142 *
143 * The index should never point to the link TRB. After incrementing,
144 * if it is point to the link TRB, wrap around to the beginning. The
145 * link TRB is always at the last TRB entry.
146 */
147static void dwc3_ep_inc_trb(u8 *index)
148{
149 (*index)++;
150 if (*index == (DWC3_TRB_NUM - 1))
151 *index = 0;
152}
153
Felipe Balbibfad65e2017-04-19 14:59:27 +0300154/**
155 * dwc3_ep_inc_enq - increment endpoint's enqueue pointer
156 * @dep: The endpoint whose enqueue pointer we're incrementing
157 */
Felipe Balbief966b92016-04-05 13:09:51 +0300158static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200159{
John Youndca01192016-05-19 17:26:05 -0700160 dwc3_ep_inc_trb(&dep->trb_enqueue);
Felipe Balbief966b92016-04-05 13:09:51 +0300161}
Felipe Balbi457e84b2012-01-18 18:04:09 +0200162
Felipe Balbibfad65e2017-04-19 14:59:27 +0300163/**
164 * dwc3_ep_inc_deq - increment endpoint's dequeue pointer
165 * @dep: The endpoint whose enqueue pointer we're incrementing
166 */
Felipe Balbief966b92016-04-05 13:09:51 +0300167static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
168{
John Youndca01192016-05-19 17:26:05 -0700169 dwc3_ep_inc_trb(&dep->trb_dequeue);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200170}
171
Wei Yongjun69102512018-03-29 02:20:10 +0000172static void dwc3_gadget_del_and_unmap_request(struct dwc3_ep *dep,
Felipe Balbic91815b2018-03-26 13:14:47 +0300173 struct dwc3_request *req, int status)
174{
175 struct dwc3 *dwc = dep->dwc;
176
Felipe Balbic91815b2018-03-26 13:14:47 +0300177 list_del(&req->list);
178 req->remaining = 0;
Jack Phambd6742242019-01-10 12:39:55 -0800179 req->needs_extra_trb = false;
Felipe Balbic91815b2018-03-26 13:14:47 +0300180
181 if (req->request.status == -EINPROGRESS)
182 req->request.status = status;
183
184 if (req->trb)
185 usb_gadget_unmap_request_by_dev(dwc->sysdev,
186 &req->request, req->direction);
187
188 req->trb = NULL;
189 trace_dwc3_gadget_giveback(req);
190
191 if (dep->number > 1)
192 pm_runtime_put(dwc->dev);
193}
194
Felipe Balbibfad65e2017-04-19 14:59:27 +0300195/**
196 * dwc3_gadget_giveback - call struct usb_request's ->complete callback
197 * @dep: The endpoint to whom the request belongs to
198 * @req: The request we're giving back
199 * @status: completion code for the request
200 *
201 * Must be called with controller's lock held and interrupts disabled. This
202 * function will unmap @req and call its ->complete() callback to notify upper
203 * layers that it has completed.
204 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300205void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
206 int status)
207{
208 struct dwc3 *dwc = dep->dwc;
209
Felipe Balbic91815b2018-03-26 13:14:47 +0300210 dwc3_gadget_del_and_unmap_request(dep, req, status);
Felipe Balbia3af5e32019-01-11 12:57:09 +0200211 req->status = DWC3_REQUEST_STATUS_COMPLETED;
Felipe Balbi72246da2011-08-19 18:10:58 +0300212
213 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200214 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300215 spin_lock(&dwc->lock);
216}
217
Felipe Balbibfad65e2017-04-19 14:59:27 +0300218/**
219 * dwc3_send_gadget_generic_command - issue a generic command for the controller
220 * @dwc: pointer to the controller context
221 * @cmd: the command to be issued
222 * @param: command parameter
223 *
224 * Caller should take care of locking. Issue @cmd with a given @param to @dwc
225 * and wait for its completion.
226 */
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500227int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300228{
229 u32 timeout = 500;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300230 int status = 0;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300231 int ret = 0;
Felipe Balbib09bb642012-04-24 16:19:11 +0300232 u32 reg;
233
234 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
235 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
236
237 do {
238 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
239 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi71f7e702016-05-23 14:16:19 +0300240 status = DWC3_DGCMD_STATUS(reg);
241 if (status)
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300242 ret = -EINVAL;
243 break;
Felipe Balbib09bb642012-04-24 16:19:11 +0300244 }
Janusz Dziedzice3aee482016-11-09 11:01:33 +0100245 } while (--timeout);
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300246
247 if (!timeout) {
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300248 ret = -ETIMEDOUT;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300249 status = -ETIMEDOUT;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300250 }
251
Felipe Balbi71f7e702016-05-23 14:16:19 +0300252 trace_dwc3_gadget_generic_cmd(cmd, param, status);
253
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300254 return ret;
Felipe Balbib09bb642012-04-24 16:19:11 +0300255}
256
Felipe Balbic36d8e92016-04-04 12:46:33 +0300257static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
258
Felipe Balbibfad65e2017-04-19 14:59:27 +0300259/**
260 * dwc3_send_gadget_ep_cmd - issue an endpoint command
261 * @dep: the endpoint to which the command is going to be issued
262 * @cmd: the command to be issued
263 * @params: parameters to the command
264 *
265 * Caller should handle locking. This function will issue @cmd with given
266 * @params to @dep and wait for its completion.
267 */
Felipe Balbi2cd47182016-04-12 16:42:43 +0300268int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
269 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi72246da2011-08-19 18:10:58 +0300270{
Felipe Balbi8897a762016-09-22 10:56:08 +0300271 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Felipe Balbi2cd47182016-04-12 16:42:43 +0300272 struct dwc3 *dwc = dep->dwc;
Vincent Pelletier8722e092017-11-30 15:31:06 +0000273 u32 timeout = 1000;
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700274 u32 saved_config = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300275 u32 reg;
276
Felipe Balbi0933df12016-05-23 14:02:33 +0300277 int cmd_status = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300278 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300279
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300280 /*
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700281 * When operating in USB 2.0 speeds (HS/FS), if GUSB2PHYCFG.ENBLSLPM or
282 * GUSB2PHYCFG.SUSPHY is set, it must be cleared before issuing an
283 * endpoint command.
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300284 *
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700285 * Save and clear both GUSB2PHYCFG.ENBLSLPM and GUSB2PHYCFG.SUSPHY
286 * settings. Restore them after the command is completed.
287 *
288 * DWC_usb3 3.30a and DWC_usb31 1.90a programming guide section 3.2.2
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300289 */
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300290 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
291 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
292 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700293 saved_config |= DWC3_GUSB2PHYCFG_SUSPHY;
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300294 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300295 }
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700296
297 if (reg & DWC3_GUSB2PHYCFG_ENBLSLPM) {
298 saved_config |= DWC3_GUSB2PHYCFG_ENBLSLPM;
299 reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
300 }
301
302 if (saved_config)
303 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300304 }
305
Felipe Balbi59999142016-09-22 12:25:28 +0300306 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
Felipe Balbic36d8e92016-04-04 12:46:33 +0300307 int needs_wakeup;
308
309 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
310 dwc->link_state == DWC3_LINK_STATE_U2 ||
311 dwc->link_state == DWC3_LINK_STATE_U3);
312
313 if (unlikely(needs_wakeup)) {
314 ret = __dwc3_gadget_wakeup(dwc);
315 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
316 ret);
317 }
318 }
319
Felipe Balbi2eb88012016-04-12 16:53:39 +0300320 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
321 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
322 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300323
Felipe Balbi8897a762016-09-22 10:56:08 +0300324 /*
325 * Synopsys Databook 2.60a states in section 6.3.2.5.6 of that if we're
326 * not relying on XferNotReady, we can make use of a special "No
327 * Response Update Transfer" command where we should clear both CmdAct
328 * and CmdIOC bits.
329 *
330 * With this, we don't need to wait for command completion and can
331 * straight away issue further commands to the endpoint.
332 *
333 * NOTICE: We're making an assumption that control endpoints will never
334 * make use of Update Transfer command. This is a safe assumption
335 * because we can never have more than one request at a time with
336 * Control Endpoints. If anybody changes that assumption, this chunk
337 * needs to be updated accordingly.
338 */
339 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_UPDATETRANSFER &&
340 !usb_endpoint_xfer_isoc(desc))
341 cmd &= ~(DWC3_DEPCMD_CMDIOC | DWC3_DEPCMD_CMDACT);
342 else
343 cmd |= DWC3_DEPCMD_CMDACT;
344
345 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd);
Felipe Balbi72246da2011-08-19 18:10:58 +0300346 do {
Felipe Balbi2eb88012016-04-12 16:53:39 +0300347 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
Felipe Balbi72246da2011-08-19 18:10:58 +0300348 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi0933df12016-05-23 14:02:33 +0300349 cmd_status = DWC3_DEPCMD_STATUS(reg);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000350
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000351 switch (cmd_status) {
352 case 0:
353 ret = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300354 break;
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000355 case DEPEVT_TRANSFER_NO_RESOURCE:
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000356 ret = -EINVAL;
357 break;
358 case DEPEVT_TRANSFER_BUS_EXPIRY:
359 /*
360 * SW issues START TRANSFER command to
361 * isochronous ep with future frame interval. If
362 * future interval time has already passed when
363 * core receives the command, it will respond
364 * with an error status of 'Bus Expiry'.
365 *
366 * Instead of always returning -EINVAL, let's
367 * give a hint to the gadget driver that this is
368 * the case by returning -EAGAIN.
369 */
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000370 ret = -EAGAIN;
371 break;
372 default:
373 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
374 }
375
Felipe Balbic0ca3242016-04-04 09:11:51 +0300376 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300377 }
Felipe Balbif6bb2252016-05-23 13:53:34 +0300378 } while (--timeout);
Felipe Balbi72246da2011-08-19 18:10:58 +0300379
Felipe Balbif6bb2252016-05-23 13:53:34 +0300380 if (timeout == 0) {
Felipe Balbif6bb2252016-05-23 13:53:34 +0300381 ret = -ETIMEDOUT;
Felipe Balbi0933df12016-05-23 14:02:33 +0300382 cmd_status = -ETIMEDOUT;
Felipe Balbif6bb2252016-05-23 13:53:34 +0300383 }
Felipe Balbic0ca3242016-04-04 09:11:51 +0300384
Felipe Balbi0933df12016-05-23 14:02:33 +0300385 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
386
Felipe Balbiacbfa6c2019-01-21 12:58:27 +0200387 if (ret == 0 && DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
388 dep->flags |= DWC3_EP_TRANSFER_STARTED;
389 dwc3_gadget_ep_get_transfer_index(dep);
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +0300390 }
391
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700392 if (saved_config) {
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300393 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700394 reg |= saved_config;
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300395 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
396 }
397
Felipe Balbic0ca3242016-04-04 09:11:51 +0300398 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300399}
400
John Youn50c763f2016-05-31 17:49:56 -0700401static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
402{
403 struct dwc3 *dwc = dep->dwc;
404 struct dwc3_gadget_ep_cmd_params params;
405 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
406
407 /*
408 * As of core revision 2.60a the recommended programming model
409 * is to set the ClearPendIN bit when issuing a Clear Stall EP
410 * command for IN endpoints. This is to prevent an issue where
411 * some (non-compliant) hosts may not send ACK TPs for pending
412 * IN transfers due to a mishandled error condition. Synopsys
413 * STAR 9000614252.
414 */
Lu Baolu5e6c88d2016-09-09 12:51:27 +0800415 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A) &&
416 (dwc->gadget.speed >= USB_SPEED_SUPER))
John Youn50c763f2016-05-31 17:49:56 -0700417 cmd |= DWC3_DEPCMD_CLEARPENDIN;
418
419 memset(&params, 0, sizeof(params));
420
Felipe Balbi2cd47182016-04-12 16:42:43 +0300421 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Youn50c763f2016-05-31 17:49:56 -0700422}
423
Felipe Balbi72246da2011-08-19 18:10:58 +0300424static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200425 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300426{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300427 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300428
429 return dep->trb_pool_dma + offset;
430}
431
432static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
433{
434 struct dwc3 *dwc = dep->dwc;
435
436 if (dep->trb_pool)
437 return 0;
438
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530439 dep->trb_pool = dma_alloc_coherent(dwc->sysdev,
Felipe Balbi72246da2011-08-19 18:10:58 +0300440 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
441 &dep->trb_pool_dma, GFP_KERNEL);
442 if (!dep->trb_pool) {
443 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
444 dep->name);
445 return -ENOMEM;
446 }
447
448 return 0;
449}
450
451static void dwc3_free_trb_pool(struct dwc3_ep *dep)
452{
453 struct dwc3 *dwc = dep->dwc;
454
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530455 dma_free_coherent(dwc->sysdev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
Felipe Balbi72246da2011-08-19 18:10:58 +0300456 dep->trb_pool, dep->trb_pool_dma);
457
458 dep->trb_pool = NULL;
459 dep->trb_pool_dma = 0;
460}
461
Felipe Balbi20d1d432018-04-09 12:49:02 +0300462static int dwc3_gadget_set_xfer_resource(struct dwc3_ep *dep)
463{
464 struct dwc3_gadget_ep_cmd_params params;
465
466 memset(&params, 0x00, sizeof(params));
467
468 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
469
470 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
471 &params);
472}
John Younc4509602016-02-16 20:10:53 -0800473
474/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300475 * dwc3_gadget_start_config - configure ep resources
John Younc4509602016-02-16 20:10:53 -0800476 * @dep: endpoint that is being enabled
477 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300478 * Issue a %DWC3_DEPCMD_DEPSTARTCFG command to @dep. After the command's
479 * completion, it will set Transfer Resource for all available endpoints.
John Younc4509602016-02-16 20:10:53 -0800480 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300481 * The assignment of transfer resources cannot perfectly follow the data book
482 * due to the fact that the controller driver does not have all knowledge of the
483 * configuration in advance. It is given this information piecemeal by the
484 * composite gadget framework after every SET_CONFIGURATION and
485 * SET_INTERFACE. Trying to follow the databook programming model in this
486 * scenario can cause errors. For two reasons:
John Younc4509602016-02-16 20:10:53 -0800487 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300488 * 1) The databook says to do %DWC3_DEPCMD_DEPSTARTCFG for every
489 * %USB_REQ_SET_CONFIGURATION and %USB_REQ_SET_INTERFACE (8.1.5). This is
490 * incorrect in the scenario of multiple interfaces.
491 *
492 * 2) The databook does not mention doing more %DWC3_DEPCMD_DEPXFERCFG for new
John Younc4509602016-02-16 20:10:53 -0800493 * endpoint on alt setting (8.1.6).
494 *
495 * The following simplified method is used instead:
496 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300497 * All hardware endpoints can be assigned a transfer resource and this setting
498 * will stay persistent until either a core reset or hibernation. So whenever we
499 * do a %DWC3_DEPCMD_DEPSTARTCFG(0) we can go ahead and do
500 * %DWC3_DEPCMD_DEPXFERCFG for every hardware endpoint as well. We are
John Younc4509602016-02-16 20:10:53 -0800501 * guaranteed that there are as many transfer resources as endpoints.
502 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300503 * This function is called for each endpoint when it is being enabled but is
504 * triggered only when called for EP0-out, which always happens first, and which
505 * should only happen in one of the above conditions.
John Younc4509602016-02-16 20:10:53 -0800506 */
Felipe Balbib07c2db2018-04-09 12:46:47 +0300507static int dwc3_gadget_start_config(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300508{
509 struct dwc3_gadget_ep_cmd_params params;
Felipe Balbib07c2db2018-04-09 12:46:47 +0300510 struct dwc3 *dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300511 u32 cmd;
John Younc4509602016-02-16 20:10:53 -0800512 int i;
513 int ret;
514
515 if (dep->number)
516 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300517
518 memset(&params, 0x00, sizeof(params));
John Younc4509602016-02-16 20:10:53 -0800519 cmd = DWC3_DEPCMD_DEPSTARTCFG;
Felipe Balbib07c2db2018-04-09 12:46:47 +0300520 dwc = dep->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300521
Felipe Balbi2cd47182016-04-12 16:42:43 +0300522 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Younc4509602016-02-16 20:10:53 -0800523 if (ret)
524 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300525
John Younc4509602016-02-16 20:10:53 -0800526 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
527 struct dwc3_ep *dep = dwc->eps[i];
528
529 if (!dep)
530 continue;
531
Felipe Balbib07c2db2018-04-09 12:46:47 +0300532 ret = dwc3_gadget_set_xfer_resource(dep);
John Younc4509602016-02-16 20:10:53 -0800533 if (ret)
534 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300535 }
536
537 return 0;
538}
539
Felipe Balbib07c2db2018-04-09 12:46:47 +0300540static int dwc3_gadget_set_ep_config(struct dwc3_ep *dep, unsigned int action)
Felipe Balbi72246da2011-08-19 18:10:58 +0300541{
John Youn39ebb052016-11-09 16:36:28 -0800542 const struct usb_ss_ep_comp_descriptor *comp_desc;
543 const struct usb_endpoint_descriptor *desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300544 struct dwc3_gadget_ep_cmd_params params;
Felipe Balbib07c2db2018-04-09 12:46:47 +0300545 struct dwc3 *dwc = dep->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300546
John Youn39ebb052016-11-09 16:36:28 -0800547 comp_desc = dep->endpoint.comp_desc;
548 desc = dep->endpoint.desc;
549
Felipe Balbi72246da2011-08-19 18:10:58 +0300550 memset(&params, 0x00, sizeof(params));
551
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300552 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900553 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
554
555 /* Burst size is only needed in SuperSpeed mode */
John Younee5cd412016-02-05 17:08:45 -0800556 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
Felipe Balbi676e3492016-04-26 10:49:07 +0300557 u32 burst = dep->endpoint.maxburst;
Felipe Balbi676e3492016-04-26 10:49:07 +0300558 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
Chanho Parkd2e9a132012-08-31 16:54:07 +0900559 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300560
Felipe Balbia2d23f02018-04-09 12:40:48 +0300561 params.param0 |= action;
562 if (action == DWC3_DEPCFG_ACTION_RESTORE)
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600563 params.param2 |= dep->saved_state;
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600564
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300565 if (usb_endpoint_xfer_control(desc))
566 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
Felipe Balbi13fa2e62016-05-30 13:40:00 +0300567
568 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
569 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300570
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200571 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300572 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
573 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300574 dep->stream_capable = true;
575 }
576
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500577 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300578 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300579
580 /*
581 * We are doing 1:1 mapping for endpoints, meaning
582 * Physical Endpoints 2 maps to Logical Endpoint 2 and
583 * so on. We consider the direction bit as part of the physical
584 * endpoint number. So USB endpoint 0x81 is 0x03.
585 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300586 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300587
588 /*
589 * We must use the lower 16 TX FIFOs even though
590 * HW might have more
591 */
592 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300593 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300594
595 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300596 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300597 dep->interval = 1 << (desc->bInterval - 1);
598 }
599
Felipe Balbi2cd47182016-04-12 16:42:43 +0300600 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300601}
602
Felipe Balbi72246da2011-08-19 18:10:58 +0300603/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300604 * __dwc3_gadget_ep_enable - initializes a hw endpoint
Felipe Balbi72246da2011-08-19 18:10:58 +0300605 * @dep: endpoint to be initialized
Felipe Balbia2d23f02018-04-09 12:40:48 +0300606 * @action: one of INIT, MODIFY or RESTORE
Felipe Balbi72246da2011-08-19 18:10:58 +0300607 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300608 * Caller should take care of locking. Execute all necessary commands to
609 * initialize a HW endpoint so it can be used by a gadget driver.
Felipe Balbi72246da2011-08-19 18:10:58 +0300610 */
Felipe Balbia2d23f02018-04-09 12:40:48 +0300611static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep, unsigned int action)
Felipe Balbi72246da2011-08-19 18:10:58 +0300612{
John Youn39ebb052016-11-09 16:36:28 -0800613 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300614 struct dwc3 *dwc = dep->dwc;
John Youn39ebb052016-11-09 16:36:28 -0800615
Felipe Balbi72246da2011-08-19 18:10:58 +0300616 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300617 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300618
619 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbib07c2db2018-04-09 12:46:47 +0300620 ret = dwc3_gadget_start_config(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300621 if (ret)
622 return ret;
623 }
624
Felipe Balbib07c2db2018-04-09 12:46:47 +0300625 ret = dwc3_gadget_set_ep_config(dep, action);
Felipe Balbi72246da2011-08-19 18:10:58 +0300626 if (ret)
627 return ret;
628
629 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200630 struct dwc3_trb *trb_st_hw;
631 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300632
Felipe Balbi72246da2011-08-19 18:10:58 +0300633 dep->type = usb_endpoint_type(desc);
634 dep->flags |= DWC3_EP_ENABLED;
635
636 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
637 reg |= DWC3_DALEPENA_EP(dep->number);
638 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
639
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300640 if (usb_endpoint_xfer_control(desc))
Felipe Balbi2870e502016-11-03 13:53:29 +0200641 goto out;
Felipe Balbi72246da2011-08-19 18:10:58 +0300642
John Youn0d257442016-05-19 17:26:08 -0700643 /* Initialize the TRB ring */
644 dep->trb_dequeue = 0;
645 dep->trb_enqueue = 0;
646 memset(dep->trb_pool, 0,
647 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
648
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300649 /* Link TRB. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300650 trb_st_hw = &dep->trb_pool[0];
651
Felipe Balbif6bafc62012-02-06 11:04:53 +0200652 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbif6bafc62012-02-06 11:04:53 +0200653 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
654 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
655 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
656 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300657 }
658
Felipe Balbia97ea992016-09-29 16:28:56 +0300659 /*
660 * Issue StartTransfer here with no-op TRB so we can always rely on No
661 * Response Update Transfer command.
662 */
Anurag Kumar Vulisha26d62b42018-12-01 16:43:27 +0530663 if ((usb_endpoint_xfer_bulk(desc) && !dep->stream_capable) ||
Felipe Balbi52fcc0b2018-03-26 13:19:43 +0300664 usb_endpoint_xfer_int(desc)) {
Felipe Balbia97ea992016-09-29 16:28:56 +0300665 struct dwc3_gadget_ep_cmd_params params;
666 struct dwc3_trb *trb;
667 dma_addr_t trb_dma;
668 u32 cmd;
669
670 memset(&params, 0, sizeof(params));
671 trb = &dep->trb_pool[0];
672 trb_dma = dwc3_trb_dma_offset(dep, trb);
673
674 params.param0 = upper_32_bits(trb_dma);
675 params.param1 = lower_32_bits(trb_dma);
676
677 cmd = DWC3_DEPCMD_STARTTRANSFER;
678
679 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
680 if (ret < 0)
681 return ret;
Felipe Balbia97ea992016-09-29 16:28:56 +0300682 }
683
Felipe Balbi2870e502016-11-03 13:53:29 +0200684out:
685 trace_dwc3_gadget_ep_enable(dep);
686
Felipe Balbi72246da2011-08-19 18:10:58 +0300687 return 0;
688}
689
Felipe Balbi8f608e82018-03-27 10:53:29 +0300690static void dwc3_stop_active_transfer(struct dwc3_ep *dep, bool force);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200691static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300692{
693 struct dwc3_request *req;
694
Felipe Balbi8f608e82018-03-27 10:53:29 +0300695 dwc3_stop_active_transfer(dep, true);
Felipe Balbi69450c42016-05-30 13:37:02 +0300696
Felipe Balbi0e146022016-06-21 10:32:02 +0300697 /* - giveback all requests to gadget driver */
698 while (!list_empty(&dep->started_list)) {
699 req = next_request(&dep->started_list);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200700
Felipe Balbi0e146022016-06-21 10:32:02 +0300701 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbiea53b882012-02-17 12:10:04 +0200702 }
703
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200704 while (!list_empty(&dep->pending_list)) {
705 req = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300706
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200707 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300708 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300709}
710
711/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300712 * __dwc3_gadget_ep_disable - disables a hw endpoint
Felipe Balbi72246da2011-08-19 18:10:58 +0300713 * @dep: the endpoint to disable
714 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300715 * This function undoes what __dwc3_gadget_ep_enable did and also removes
716 * requests which are currently being processed by the hardware and those which
717 * are not yet scheduled.
718 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200719 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300720 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300721static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
722{
723 struct dwc3 *dwc = dep->dwc;
724 u32 reg;
725
Felipe Balbi2870e502016-11-03 13:53:29 +0200726 trace_dwc3_gadget_ep_disable(dep);
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500727
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200728 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300729
Felipe Balbi687ef982014-04-16 10:30:33 -0500730 /* make sure HW endpoint isn't stalled */
731 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500732 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500733
Felipe Balbi72246da2011-08-19 18:10:58 +0300734 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
735 reg &= ~DWC3_DALEPENA_EP(dep->number);
736 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
737
Felipe Balbi879631a2011-09-30 10:58:47 +0300738 dep->stream_capable = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300739 dep->type = 0;
Felipe Balbi3aec9912019-01-21 13:08:44 +0200740 dep->flags = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300741
John Youn39ebb052016-11-09 16:36:28 -0800742 /* Clear out the ep descriptors for non-ep0 */
743 if (dep->number > 1) {
744 dep->endpoint.comp_desc = NULL;
745 dep->endpoint.desc = NULL;
746 }
747
Felipe Balbi72246da2011-08-19 18:10:58 +0300748 return 0;
749}
750
751/* -------------------------------------------------------------------------- */
752
753static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
754 const struct usb_endpoint_descriptor *desc)
755{
756 return -EINVAL;
757}
758
759static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
760{
761 return -EINVAL;
762}
763
764/* -------------------------------------------------------------------------- */
765
766static int dwc3_gadget_ep_enable(struct usb_ep *ep,
767 const struct usb_endpoint_descriptor *desc)
768{
769 struct dwc3_ep *dep;
770 struct dwc3 *dwc;
771 unsigned long flags;
772 int ret;
773
774 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
775 pr_debug("dwc3: invalid parameters\n");
776 return -EINVAL;
777 }
778
779 if (!desc->wMaxPacketSize) {
780 pr_debug("dwc3: missing wMaxPacketSize\n");
781 return -EINVAL;
782 }
783
784 dep = to_dwc3_ep(ep);
785 dwc = dep->dwc;
786
Felipe Balbi95ca9612015-12-10 13:08:20 -0600787 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
788 "%s is already enabled\n",
789 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300790 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300791
Felipe Balbi72246da2011-08-19 18:10:58 +0300792 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbia2d23f02018-04-09 12:40:48 +0300793 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
Felipe Balbi72246da2011-08-19 18:10:58 +0300794 spin_unlock_irqrestore(&dwc->lock, flags);
795
796 return ret;
797}
798
799static int dwc3_gadget_ep_disable(struct usb_ep *ep)
800{
801 struct dwc3_ep *dep;
802 struct dwc3 *dwc;
803 unsigned long flags;
804 int ret;
805
806 if (!ep) {
807 pr_debug("dwc3: invalid parameters\n");
808 return -EINVAL;
809 }
810
811 dep = to_dwc3_ep(ep);
812 dwc = dep->dwc;
813
Felipe Balbi95ca9612015-12-10 13:08:20 -0600814 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
815 "%s is already disabled\n",
816 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300817 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300818
Felipe Balbi72246da2011-08-19 18:10:58 +0300819 spin_lock_irqsave(&dwc->lock, flags);
820 ret = __dwc3_gadget_ep_disable(dep);
821 spin_unlock_irqrestore(&dwc->lock, flags);
822
823 return ret;
824}
825
826static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
Felipe Balbi0bd0f6d2018-03-26 16:09:00 +0300827 gfp_t gfp_flags)
Felipe Balbi72246da2011-08-19 18:10:58 +0300828{
829 struct dwc3_request *req;
830 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300831
832 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900833 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300834 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300835
Felipe Balbi31a2f5a2018-05-07 15:19:31 +0300836 req->direction = dep->direction;
Felipe Balbi72246da2011-08-19 18:10:58 +0300837 req->epnum = dep->number;
838 req->dep = dep;
Felipe Balbia3af5e32019-01-11 12:57:09 +0200839 req->status = DWC3_REQUEST_STATUS_UNKNOWN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300840
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500841 trace_dwc3_alloc_request(req);
842
Felipe Balbi72246da2011-08-19 18:10:58 +0300843 return &req->request;
844}
845
846static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
847 struct usb_request *request)
848{
849 struct dwc3_request *req = to_dwc3_request(request);
850
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500851 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300852 kfree(req);
853}
854
Felipe Balbi42626912018-04-09 13:01:43 +0300855/**
856 * dwc3_ep_prev_trb - returns the previous TRB in the ring
857 * @dep: The endpoint with the TRB ring
858 * @index: The index of the current TRB in the ring
859 *
860 * Returns the TRB prior to the one pointed to by the index. If the
861 * index is 0, we will wrap backwards, skip the link TRB, and return
862 * the one just before that.
863 */
864static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
865{
866 u8 tmp = index;
867
868 if (!tmp)
869 tmp = DWC3_TRB_NUM - 1;
870
871 return &dep->trb_pool[tmp - 1];
872}
873
874static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
875{
876 struct dwc3_trb *tmp;
877 u8 trbs_left;
878
879 /*
880 * If enqueue & dequeue are equal than it is either full or empty.
881 *
882 * One way to know for sure is if the TRB right before us has HWO bit
883 * set or not. If it has, then we're definitely full and can't fit any
884 * more transfers in our ring.
885 */
886 if (dep->trb_enqueue == dep->trb_dequeue) {
887 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
888 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
889 return 0;
890
891 return DWC3_TRB_NUM - 1;
892 }
893
894 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
895 trbs_left &= (DWC3_TRB_NUM - 1);
896
897 if (dep->trb_dequeue < dep->trb_enqueue)
898 trbs_left--;
899
900 return trbs_left;
901}
Felipe Balbi2c78c022016-08-12 13:13:10 +0300902
Felipe Balbie49d3cf2017-01-05 14:40:53 +0200903static void __dwc3_prepare_one_trb(struct dwc3_ep *dep, struct dwc3_trb *trb,
904 dma_addr_t dma, unsigned length, unsigned chain, unsigned node,
905 unsigned stream_id, unsigned short_not_ok, unsigned no_interrupt)
Felipe Balbic71fc372011-11-22 11:37:34 +0200906{
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300907 struct dwc3 *dwc = dep->dwc;
908 struct usb_gadget *gadget = &dwc->gadget;
909 enum usb_device_speed speed = gadget->speed;
Felipe Balbic71fc372011-11-22 11:37:34 +0200910
Felipe Balbif6bafc62012-02-06 11:04:53 +0200911 trb->size = DWC3_TRB_SIZE_LENGTH(length);
912 trb->bpl = lower_32_bits(dma);
913 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200914
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200915 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200916 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200917 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200918 break;
919
920 case USB_ENDPOINT_XFER_ISOC:
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300921 if (!node) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530922 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300923
Manu Gautam40d829f2017-07-19 17:07:10 +0530924 /*
925 * USB Specification 2.0 Section 5.9.2 states that: "If
926 * there is only a single transaction in the microframe,
927 * only a DATA0 data packet PID is used. If there are
928 * two transactions per microframe, DATA1 is used for
929 * the first transaction data packet and DATA0 is used
930 * for the second transaction data packet. If there are
931 * three transactions per microframe, DATA2 is used for
932 * the first transaction data packet, DATA1 is used for
933 * the second, and DATA0 is used for the third."
934 *
935 * IOW, we should satisfy the following cases:
936 *
937 * 1) length <= maxpacket
938 * - DATA0
939 *
940 * 2) maxpacket < length <= (2 * maxpacket)
941 * - DATA1, DATA0
942 *
943 * 3) (2 * maxpacket) < length <= (3 * maxpacket)
944 * - DATA2, DATA1, DATA0
945 */
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300946 if (speed == USB_SPEED_HIGH) {
947 struct usb_ep *ep = &dep->endpoint;
Manu Gautamec5bb872017-12-06 12:49:04 +0530948 unsigned int mult = 2;
Manu Gautam40d829f2017-07-19 17:07:10 +0530949 unsigned int maxp = usb_endpoint_maxp(ep->desc);
950
951 if (length <= (2 * maxp))
952 mult--;
953
954 if (length <= maxp)
955 mult--;
956
957 trb->size |= DWC3_TRB_SIZE_PCM1(mult);
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300958 }
959 } else {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530960 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300961 }
Felipe Balbica4d44e2016-03-10 13:53:27 +0200962
963 /* always enable Interrupt on Missed ISOC */
964 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
Felipe Balbic71fc372011-11-22 11:37:34 +0200965 break;
966
967 case USB_ENDPOINT_XFER_BULK:
968 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200969 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +0200970 break;
971 default:
972 /*
973 * This is only possible with faulty memory because we
974 * checked it already :)
975 */
Felipe Balbi0a695d42016-10-07 11:20:01 +0300976 dev_WARN(dwc->dev, "Unknown endpoint type %d\n",
977 usb_endpoint_type(dep->endpoint.desc));
Felipe Balbic71fc372011-11-22 11:37:34 +0200978 }
979
Tejas Joglekar244add82018-12-10 16:08:13 +0530980 /*
981 * Enable Continue on Short Packet
982 * when endpoint is not a stream capable
983 */
Felipe Balbic9508c82016-10-05 14:26:23 +0300984 if (usb_endpoint_dir_out(dep->endpoint.desc)) {
Tejas Joglekar244add82018-12-10 16:08:13 +0530985 if (!dep->stream_capable)
986 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Felipe Balbif3af3652013-12-13 14:19:33 -0600987
Felipe Balbie49d3cf2017-01-05 14:40:53 +0200988 if (short_not_ok)
Felipe Balbic9508c82016-10-05 14:26:23 +0300989 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
990 }
991
Felipe Balbie49d3cf2017-01-05 14:40:53 +0200992 if ((!no_interrupt && !chain) ||
Anurag Kumar Vulishab7a4fbe2018-12-01 16:43:29 +0530993 (dwc3_calc_trbs_left(dep) == 1))
Felipe Balbic9508c82016-10-05 14:26:23 +0300994 trb->ctrl |= DWC3_TRB_CTRL_IOC;
Felipe Balbica4d44e2016-03-10 13:53:27 +0200995
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530996 if (chain)
997 trb->ctrl |= DWC3_TRB_CTRL_CHN;
998
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200999 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001000 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(stream_id);
Felipe Balbif6bafc62012-02-06 11:04:53 +02001001
1002 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001003
Anurag Kumar Vulishab7a4fbe2018-12-01 16:43:29 +05301004 dwc3_ep_inc_enq(dep);
1005
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001006 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +02001007}
1008
John Youn361572b2016-05-19 17:26:17 -07001009/**
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001010 * dwc3_prepare_one_trb - setup one TRB from one request
1011 * @dep: endpoint for which this request is prepared
1012 * @req: dwc3_request pointer
1013 * @chain: should this TRB be chained to the next?
1014 * @node: only for isochronous endpoints. First TRB needs different type.
1015 */
1016static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
1017 struct dwc3_request *req, unsigned chain, unsigned node)
1018{
1019 struct dwc3_trb *trb;
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301020 unsigned int length;
1021 dma_addr_t dma;
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001022 unsigned stream_id = req->request.stream_id;
1023 unsigned short_not_ok = req->request.short_not_ok;
1024 unsigned no_interrupt = req->request.no_interrupt;
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301025
1026 if (req->request.num_sgs > 0) {
1027 length = sg_dma_len(req->start_sg);
1028 dma = sg_dma_address(req->start_sg);
1029 } else {
1030 length = req->request.length;
1031 dma = req->request.dma;
1032 }
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001033
1034 trb = &dep->trb_pool[dep->trb_enqueue];
1035
1036 if (!req->trb) {
1037 dwc3_gadget_move_started_request(req);
1038 req->trb = trb;
1039 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001040 }
1041
Felipe Balbi09fe1f82018-08-01 13:32:07 +03001042 req->num_trbs++;
1043
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001044 __dwc3_prepare_one_trb(dep, trb, dma, length, chain, node,
1045 stream_id, short_not_ok, no_interrupt);
1046}
1047
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001048static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001049 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001050{
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301051 struct scatterlist *sg = req->start_sg;
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001052 struct scatterlist *s;
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001053 int i;
1054
Anurag Kumar Vulishac96e6722018-03-27 16:35:21 +05301055 unsigned int remaining = req->request.num_mapped_sgs
1056 - req->num_queued_sgs;
1057
1058 for_each_sg(sg, s, remaining, i) {
Felipe Balbic6267a52017-01-05 14:58:46 +02001059 unsigned int length = req->request.length;
1060 unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
1061 unsigned int rem = length % maxp;
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001062 unsigned chain = true;
1063
Felipe Balbi4bc48c92016-08-10 16:04:33 +03001064 if (sg_is_last(s))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001065 chain = false;
1066
Felipe Balbic6267a52017-01-05 14:58:46 +02001067 if (rem && usb_endpoint_dir_out(dep->endpoint.desc) && !chain) {
1068 struct dwc3 *dwc = dep->dwc;
1069 struct dwc3_trb *trb;
1070
Felipe Balbi1a22ec62018-08-01 13:15:05 +03001071 req->needs_extra_trb = true;
Felipe Balbic6267a52017-01-05 14:58:46 +02001072
1073 /* prepare normal TRB */
1074 dwc3_prepare_one_trb(dep, req, true, i);
1075
1076 /* Now prepare one extra TRB to align transfer size */
1077 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbi09fe1f82018-08-01 13:32:07 +03001078 req->num_trbs++;
Felipe Balbic6267a52017-01-05 14:58:46 +02001079 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr,
Felipe Balbi2fc6d4b2018-08-01 09:37:34 +03001080 maxp - rem, false, 1,
Felipe Balbic6267a52017-01-05 14:58:46 +02001081 req->request.stream_id,
1082 req->request.short_not_ok,
1083 req->request.no_interrupt);
1084 } else {
1085 dwc3_prepare_one_trb(dep, req, chain, i);
1086 }
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001087
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301088 /*
1089 * There can be a situation where all sgs in sglist are not
1090 * queued because of insufficient trb number. To handle this
1091 * case, update start_sg to next sg to be queued, so that
1092 * we have free trbs we can continue queuing from where we
1093 * previously stopped
1094 */
1095 if (chain)
1096 req->start_sg = sg_next(s);
1097
Anurag Kumar Vulishac96e6722018-03-27 16:35:21 +05301098 req->num_queued_sgs++;
1099
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001100 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001101 break;
1102 }
1103}
1104
1105static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001106 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001107{
Felipe Balbic6267a52017-01-05 14:58:46 +02001108 unsigned int length = req->request.length;
1109 unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
1110 unsigned int rem = length % maxp;
1111
1112 if (rem && usb_endpoint_dir_out(dep->endpoint.desc)) {
1113 struct dwc3 *dwc = dep->dwc;
1114 struct dwc3_trb *trb;
1115
Felipe Balbi1a22ec62018-08-01 13:15:05 +03001116 req->needs_extra_trb = true;
Felipe Balbic6267a52017-01-05 14:58:46 +02001117
1118 /* prepare normal TRB */
1119 dwc3_prepare_one_trb(dep, req, true, 0);
1120
1121 /* Now prepare one extra TRB to align transfer size */
1122 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbi09fe1f82018-08-01 13:32:07 +03001123 req->num_trbs++;
Felipe Balbic6267a52017-01-05 14:58:46 +02001124 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr, maxp - rem,
Felipe Balbi2fc6d4b2018-08-01 09:37:34 +03001125 false, 1, req->request.stream_id,
Felipe Balbic6267a52017-01-05 14:58:46 +02001126 req->request.short_not_ok,
1127 req->request.no_interrupt);
Felipe Balbid6e5a542017-04-07 16:34:38 +03001128 } else if (req->request.zero && req->request.length &&
Thinh Nguyen4ea438d2018-07-27 18:52:41 -07001129 (IS_ALIGNED(req->request.length, maxp))) {
Felipe Balbid6e5a542017-04-07 16:34:38 +03001130 struct dwc3 *dwc = dep->dwc;
1131 struct dwc3_trb *trb;
1132
Felipe Balbi1a22ec62018-08-01 13:15:05 +03001133 req->needs_extra_trb = true;
Felipe Balbid6e5a542017-04-07 16:34:38 +03001134
1135 /* prepare normal TRB */
1136 dwc3_prepare_one_trb(dep, req, true, 0);
1137
1138 /* Now prepare one extra TRB to handle ZLP */
1139 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbi09fe1f82018-08-01 13:32:07 +03001140 req->num_trbs++;
Felipe Balbid6e5a542017-04-07 16:34:38 +03001141 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr, 0,
Felipe Balbi2fc6d4b2018-08-01 09:37:34 +03001142 false, 1, req->request.stream_id,
Felipe Balbid6e5a542017-04-07 16:34:38 +03001143 req->request.short_not_ok,
1144 req->request.no_interrupt);
Felipe Balbic6267a52017-01-05 14:58:46 +02001145 } else {
1146 dwc3_prepare_one_trb(dep, req, false, 0);
1147 }
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001148}
1149
Felipe Balbi72246da2011-08-19 18:10:58 +03001150/*
1151 * dwc3_prepare_trbs - setup TRBs from requests
1152 * @dep: endpoint for which requests are being prepared
Felipe Balbi72246da2011-08-19 18:10:58 +03001153 *
Paul Zimmerman1d046792012-02-15 18:56:56 -08001154 * The function goes through the requests list and sets up TRBs for the
1155 * transfers. The function returns once there are no more TRBs available or
1156 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +03001157 */
Felipe Balbic4233572016-05-12 14:08:34 +03001158static void dwc3_prepare_trbs(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001159{
Felipe Balbi68e823e2011-11-28 12:25:01 +02001160 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +03001161
1162 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
1163
Felipe Balbid86c5a62016-10-25 13:48:52 +03001164 /*
1165 * We can get in a situation where there's a request in the started list
1166 * but there weren't enough TRBs to fully kick it in the first time
1167 * around, so it has been waiting for more TRBs to be freed up.
1168 *
1169 * In that case, we should check if we have a request with pending_sgs
1170 * in the started list and prepare TRBs for that request first,
1171 * otherwise we will prepare TRBs completely out of order and that will
1172 * break things.
1173 */
1174 list_for_each_entry(req, &dep->started_list, list) {
1175 if (req->num_pending_sgs > 0)
1176 dwc3_prepare_one_trb_sg(dep, req);
1177
1178 if (!dwc3_calc_trbs_left(dep))
1179 return;
1180 }
1181
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001182 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
Felipe Balbicdb55b32017-05-17 13:21:14 +03001183 struct dwc3 *dwc = dep->dwc;
1184 int ret;
1185
1186 ret = usb_gadget_map_request_by_dev(dwc->sysdev, &req->request,
1187 dep->direction);
1188 if (ret)
1189 return;
1190
1191 req->sg = req->request.sg;
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301192 req->start_sg = req->sg;
Anurag Kumar Vulishac96e6722018-03-27 16:35:21 +05301193 req->num_queued_sgs = 0;
Felipe Balbicdb55b32017-05-17 13:21:14 +03001194 req->num_pending_sgs = req->request.num_mapped_sgs;
1195
Felipe Balbi1f512112016-08-12 13:17:27 +03001196 if (req->num_pending_sgs > 0)
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001197 dwc3_prepare_one_trb_sg(dep, req);
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001198 else
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001199 dwc3_prepare_one_trb_linear(dep, req);
Felipe Balbi72246da2011-08-19 18:10:58 +03001200
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001201 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001202 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03001203 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001204}
1205
Felipe Balbi7fdca762017-09-05 14:41:34 +03001206static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001207{
1208 struct dwc3_gadget_ep_cmd_params params;
1209 struct dwc3_request *req;
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001210 int starting;
Felipe Balbi72246da2011-08-19 18:10:58 +03001211 int ret;
1212 u32 cmd;
1213
Felipe Balbiccb94eb2017-09-05 14:28:46 +03001214 if (!dwc3_calc_trbs_left(dep))
1215 return 0;
1216
Felipe Balbi1912cbc2018-03-29 11:08:46 +03001217 starting = !(dep->flags & DWC3_EP_TRANSFER_STARTED);
Felipe Balbi72246da2011-08-19 18:10:58 +03001218
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001219 dwc3_prepare_trbs(dep);
1220 req = next_request(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001221 if (!req) {
1222 dep->flags |= DWC3_EP_PENDING_REQUEST;
1223 return 0;
1224 }
1225
1226 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +03001227
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001228 if (starting) {
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301229 params.param0 = upper_32_bits(req->trb_dma);
1230 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbi7fdca762017-09-05 14:41:34 +03001231 cmd = DWC3_DEPCMD_STARTTRANSFER;
1232
Anurag Kumar Vulishaa7351802018-12-01 16:43:25 +05301233 if (dep->stream_capable)
1234 cmd |= DWC3_DEPCMD_PARAM(req->request.stream_id);
1235
Felipe Balbi7fdca762017-09-05 14:41:34 +03001236 if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
1237 cmd |= DWC3_DEPCMD_PARAM(dep->frame_number);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301238 } else {
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001239 cmd = DWC3_DEPCMD_UPDATETRANSFER |
1240 DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301241 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001242
Felipe Balbi2cd47182016-04-12 16:42:43 +03001243 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001244 if (ret < 0) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001245 /*
1246 * FIXME we need to iterate over the list of requests
1247 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -08001248 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +03001249 */
Janusz Dziedzicce3fc8b2016-11-09 11:01:32 +01001250 if (req->trb)
1251 memset(req->trb, 0, sizeof(struct dwc3_trb));
Felipe Balbic91815b2018-03-26 13:14:47 +03001252 dwc3_gadget_del_and_unmap_request(dep, req, ret);
Felipe Balbi72246da2011-08-19 18:10:58 +03001253 return ret;
1254 }
1255
Felipe Balbi72246da2011-08-19 18:10:58 +03001256 return 0;
1257}
1258
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +03001259static int __dwc3_gadget_get_frame(struct dwc3 *dwc)
1260{
1261 u32 reg;
1262
1263 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1264 return DWC3_DSTS_SOFFN(reg);
1265}
1266
Thinh Nguyend92021f2018-11-14 22:56:54 -08001267/**
1268 * dwc3_gadget_start_isoc_quirk - workaround invalid frame number
1269 * @dep: isoc endpoint
1270 *
1271 * This function tests for the correct combination of BIT[15:14] from the 16-bit
1272 * microframe number reported by the XferNotReady event for the future frame
1273 * number to start the isoc transfer.
1274 *
1275 * In DWC_usb31 version 1.70a-ea06 and prior, for highspeed and fullspeed
1276 * isochronous IN, BIT[15:14] of the 16-bit microframe number reported by the
1277 * XferNotReady event are invalid. The driver uses this number to schedule the
1278 * isochronous transfer and passes it to the START TRANSFER command. Because
1279 * this number is invalid, the command may fail. If BIT[15:14] matches the
1280 * internal 16-bit microframe, the START TRANSFER command will pass and the
1281 * transfer will start at the scheduled time, if it is off by 1, the command
1282 * will still pass, but the transfer will start 2 seconds in the future. For all
1283 * other conditions, the START TRANSFER command will fail with bus-expiry.
1284 *
1285 * In order to workaround this issue, we can test for the correct combination of
1286 * BIT[15:14] by sending START TRANSFER commands with different values of
1287 * BIT[15:14]: 'b00, 'b01, 'b10, and 'b11. Each combination is 2^14 uframe apart
1288 * (or 2 seconds). 4 seconds into the future will result in a bus-expiry status.
1289 * As the result, within the 4 possible combinations for BIT[15:14], there will
1290 * be 2 successful and 2 failure START COMMAND status. One of the 2 successful
1291 * command status will result in a 2-second delay start. The smaller BIT[15:14]
1292 * value is the correct combination.
1293 *
1294 * Since there are only 4 outcomes and the results are ordered, we can simply
1295 * test 2 START TRANSFER commands with BIT[15:14] combinations 'b00 and 'b01 to
1296 * deduce the smaller successful combination.
1297 *
1298 * Let test0 = test status for combination 'b00 and test1 = test status for 'b01
1299 * of BIT[15:14]. The correct combination is as follow:
1300 *
1301 * if test0 fails and test1 passes, BIT[15:14] is 'b01
1302 * if test0 fails and test1 fails, BIT[15:14] is 'b10
1303 * if test0 passes and test1 fails, BIT[15:14] is 'b11
1304 * if test0 passes and test1 passes, BIT[15:14] is 'b00
1305 *
1306 * Synopsys STAR 9001202023: Wrong microframe number for isochronous IN
1307 * endpoints.
1308 */
Felipe Balbi25abad62018-08-14 10:41:19 +03001309static int dwc3_gadget_start_isoc_quirk(struct dwc3_ep *dep)
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301310{
Thinh Nguyend92021f2018-11-14 22:56:54 -08001311 int cmd_status = 0;
1312 bool test0;
1313 bool test1;
1314
1315 while (dep->combo_num < 2) {
1316 struct dwc3_gadget_ep_cmd_params params;
1317 u32 test_frame_number;
1318 u32 cmd;
1319
1320 /*
1321 * Check if we can start isoc transfer on the next interval or
1322 * 4 uframes in the future with BIT[15:14] as dep->combo_num
1323 */
1324 test_frame_number = dep->frame_number & 0x3fff;
1325 test_frame_number |= dep->combo_num << 14;
1326 test_frame_number += max_t(u32, 4, dep->interval);
1327
1328 params.param0 = upper_32_bits(dep->dwc->bounce_addr);
1329 params.param1 = lower_32_bits(dep->dwc->bounce_addr);
1330
1331 cmd = DWC3_DEPCMD_STARTTRANSFER;
1332 cmd |= DWC3_DEPCMD_PARAM(test_frame_number);
1333 cmd_status = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
1334
1335 /* Redo if some other failure beside bus-expiry is received */
1336 if (cmd_status && cmd_status != -EAGAIN) {
1337 dep->start_cmd_status = 0;
1338 dep->combo_num = 0;
Felipe Balbi25abad62018-08-14 10:41:19 +03001339 return 0;
Thinh Nguyend92021f2018-11-14 22:56:54 -08001340 }
1341
1342 /* Store the first test status */
1343 if (dep->combo_num == 0)
1344 dep->start_cmd_status = cmd_status;
1345
1346 dep->combo_num++;
1347
1348 /*
1349 * End the transfer if the START_TRANSFER command is successful
1350 * to wait for the next XferNotReady to test the command again
1351 */
1352 if (cmd_status == 0) {
1353 dwc3_stop_active_transfer(dep, true);
Felipe Balbi25abad62018-08-14 10:41:19 +03001354 return 0;
Thinh Nguyend92021f2018-11-14 22:56:54 -08001355 }
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301356 }
1357
Thinh Nguyend92021f2018-11-14 22:56:54 -08001358 /* test0 and test1 are both completed at this point */
1359 test0 = (dep->start_cmd_status == 0);
1360 test1 = (cmd_status == 0);
1361
1362 if (!test0 && test1)
1363 dep->combo_num = 1;
1364 else if (!test0 && !test1)
1365 dep->combo_num = 2;
1366 else if (test0 && !test1)
1367 dep->combo_num = 3;
1368 else if (test0 && test1)
1369 dep->combo_num = 0;
1370
1371 dep->frame_number &= 0x3fff;
1372 dep->frame_number |= dep->combo_num << 14;
1373 dep->frame_number += max_t(u32, 4, dep->interval);
1374
1375 /* Reinitialize test variables */
1376 dep->start_cmd_status = 0;
1377 dep->combo_num = 0;
1378
Felipe Balbi25abad62018-08-14 10:41:19 +03001379 return __dwc3_gadget_kick_transfer(dep);
Thinh Nguyend92021f2018-11-14 22:56:54 -08001380}
1381
Felipe Balbi25abad62018-08-14 10:41:19 +03001382static int __dwc3_gadget_start_isoc(struct dwc3_ep *dep)
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301383{
Thinh Nguyend92021f2018-11-14 22:56:54 -08001384 struct dwc3 *dwc = dep->dwc;
Felipe Balbid5370102018-08-14 10:42:43 +03001385 int ret;
1386 int i;
Thinh Nguyend92021f2018-11-14 22:56:54 -08001387
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301388 if (list_empty(&dep->pending_list)) {
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301389 dep->flags |= DWC3_EP_PENDING_REQUEST;
Felipe Balbi25abad62018-08-14 10:41:19 +03001390 return -EAGAIN;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301391 }
1392
Thinh Nguyend92021f2018-11-14 22:56:54 -08001393 if (!dwc->dis_start_transfer_quirk && dwc3_is_usb31(dwc) &&
1394 (dwc->revision <= DWC3_USB31_REVISION_160A ||
1395 (dwc->revision == DWC3_USB31_REVISION_170A &&
1396 dwc->version_type >= DWC31_VERSIONTYPE_EA01 &&
1397 dwc->version_type <= DWC31_VERSIONTYPE_EA06))) {
1398
Felipe Balbi25abad62018-08-14 10:41:19 +03001399 if (dwc->gadget.speed <= USB_SPEED_HIGH && dep->direction)
1400 return dwc3_gadget_start_isoc_quirk(dep);
Thinh Nguyend92021f2018-11-14 22:56:54 -08001401 }
1402
Felipe Balbid5370102018-08-14 10:42:43 +03001403 for (i = 0; i < DWC3_ISOC_MAX_RETRIES; i++) {
1404 dep->frame_number = DWC3_ALIGN_FRAME(dep, i + 1);
1405
1406 ret = __dwc3_gadget_kick_transfer(dep);
1407 if (ret != -EAGAIN)
1408 break;
1409 }
1410
1411 return ret;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301412}
1413
Felipe Balbi72246da2011-08-19 18:10:58 +03001414static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1415{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001416 struct dwc3 *dwc = dep->dwc;
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001417
Felipe Balbibb423982015-11-16 15:31:21 -06001418 if (!dep->endpoint.desc) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001419 dev_err(dwc->dev, "%s: can't queue to disabled endpoint\n",
1420 dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001421 return -ESHUTDOWN;
1422 }
1423
Felipe Balbi04fb3652017-05-17 15:57:45 +03001424 if (WARN(req->dep != dep, "request %pK belongs to '%s'\n",
1425 &req->request, req->dep->name))
Felipe Balbibb423982015-11-16 15:31:21 -06001426 return -EINVAL;
Felipe Balbibb423982015-11-16 15:31:21 -06001427
Felipe Balbib2b6d602019-01-11 12:58:52 +02001428 if (WARN(req->status < DWC3_REQUEST_STATUS_COMPLETED,
1429 "%s: request %pK already in flight\n",
1430 dep->name, &req->request))
1431 return -EINVAL;
1432
Felipe Balbifc8bb912016-05-16 13:14:48 +03001433 pm_runtime_get(dwc->dev);
1434
Felipe Balbi72246da2011-08-19 18:10:58 +03001435 req->request.actual = 0;
1436 req->request.status = -EINPROGRESS;
Felipe Balbi72246da2011-08-19 18:10:58 +03001437
Felipe Balbife84f522015-09-01 09:01:38 -05001438 trace_dwc3_ep_queue(req);
1439
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001440 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbia3af5e32019-01-11 12:57:09 +02001441 req->status = DWC3_REQUEST_STATUS_QUEUED;
Felipe Balbi72246da2011-08-19 18:10:58 +03001442
Felipe Balbid889c232016-09-29 15:44:29 +03001443 /*
1444 * NOTICE: Isochronous endpoints should NEVER be prestarted. We must
1445 * wait for a XferNotReady event so we will know what's the current
1446 * (micro-)frame number.
1447 *
1448 * Without this trick, we are very, very likely gonna get Bus Expiry
1449 * errors which will force us issue EndTransfer command.
1450 */
1451 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbife990ce2018-03-29 13:23:53 +03001452 if (!(dep->flags & DWC3_EP_PENDING_REQUEST) &&
1453 !(dep->flags & DWC3_EP_TRANSFER_STARTED))
Roger Quadrosf1d68262017-04-21 15:58:08 +03001454 return 0;
Felipe Balbife990ce2018-03-29 13:23:53 +03001455
1456 if ((dep->flags & DWC3_EP_PENDING_REQUEST)) {
1457 if (!(dep->flags & DWC3_EP_TRANSFER_STARTED)) {
Felipe Balbi25abad62018-08-14 10:41:19 +03001458 return __dwc3_gadget_start_isoc(dep);
Felipe Balbife990ce2018-03-29 13:23:53 +03001459 }
Felipe Balbi08a36b52016-08-11 14:27:52 +03001460 }
Felipe Balbib511e5e2012-06-06 12:00:50 +03001461 }
1462
Felipe Balbi7fdca762017-09-05 14:41:34 +03001463 return __dwc3_gadget_kick_transfer(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001464}
1465
1466static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1467 gfp_t gfp_flags)
1468{
1469 struct dwc3_request *req = to_dwc3_request(request);
1470 struct dwc3_ep *dep = to_dwc3_ep(ep);
1471 struct dwc3 *dwc = dep->dwc;
1472
1473 unsigned long flags;
1474
1475 int ret;
1476
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001477 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001478 ret = __dwc3_gadget_ep_queue(dep, req);
1479 spin_unlock_irqrestore(&dwc->lock, flags);
1480
1481 return ret;
1482}
1483
Felipe Balbi7746a8d2018-08-01 13:42:29 +03001484static void dwc3_gadget_ep_skip_trbs(struct dwc3_ep *dep, struct dwc3_request *req)
1485{
1486 int i;
1487
1488 /*
1489 * If request was already started, this means we had to
1490 * stop the transfer. With that we also need to ignore
1491 * all TRBs used by the request, however TRBs can only
1492 * be modified after completion of END_TRANSFER
1493 * command. So what we do here is that we wait for
1494 * END_TRANSFER completion and only after that, we jump
1495 * over TRBs by clearing HWO and incrementing dequeue
1496 * pointer.
1497 */
1498 for (i = 0; i < req->num_trbs; i++) {
1499 struct dwc3_trb *trb;
1500
1501 trb = req->trb + i;
1502 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1503 dwc3_ep_inc_deq(dep);
1504 }
1505}
1506
Felipe Balbid4f1afe2018-08-01 13:54:25 +03001507static void dwc3_gadget_ep_cleanup_cancelled_requests(struct dwc3_ep *dep)
1508{
1509 struct dwc3_request *req;
1510 struct dwc3_request *tmp;
1511
1512 list_for_each_entry_safe(req, tmp, &dep->cancelled_list, list) {
1513 dwc3_gadget_ep_skip_trbs(dep, req);
1514 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1515 }
1516}
1517
Felipe Balbi72246da2011-08-19 18:10:58 +03001518static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1519 struct usb_request *request)
1520{
1521 struct dwc3_request *req = to_dwc3_request(request);
1522 struct dwc3_request *r = NULL;
1523
1524 struct dwc3_ep *dep = to_dwc3_ep(ep);
1525 struct dwc3 *dwc = dep->dwc;
1526
1527 unsigned long flags;
1528 int ret = 0;
1529
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001530 trace_dwc3_ep_dequeue(req);
1531
Felipe Balbi72246da2011-08-19 18:10:58 +03001532 spin_lock_irqsave(&dwc->lock, flags);
1533
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001534 list_for_each_entry(r, &dep->pending_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001535 if (r == req)
1536 break;
1537 }
1538
1539 if (r != req) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001540 list_for_each_entry(r, &dep->started_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001541 if (r == req)
1542 break;
1543 }
1544 if (r == req) {
1545 /* wait until it is processed */
Felipe Balbi8f608e82018-03-27 10:53:29 +03001546 dwc3_stop_active_transfer(dep, true);
Felipe Balbicf3113d2017-02-17 11:12:44 +02001547
Felipe Balbicf3113d2017-02-17 11:12:44 +02001548 if (!r->trb)
Mayank Rana05645362018-03-23 10:05:33 -07001549 goto out0;
Felipe Balbicf3113d2017-02-17 11:12:44 +02001550
Felipe Balbid4f1afe2018-08-01 13:54:25 +03001551 dwc3_gadget_move_cancelled_request(req);
Felipe Balbi9f455812019-01-21 13:01:16 +02001552 if (dep->flags & DWC3_EP_TRANSFER_STARTED)
1553 goto out0;
1554 else
1555 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001556 }
Felipe Balbi04fb3652017-05-17 15:57:45 +03001557 dev_err(dwc->dev, "request %pK was not queued to %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001558 request, ep->name);
1559 ret = -EINVAL;
1560 goto out0;
1561 }
1562
Felipe Balbi9f455812019-01-21 13:01:16 +02001563out1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001564 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1565
1566out0:
1567 spin_unlock_irqrestore(&dwc->lock, flags);
1568
1569 return ret;
1570}
1571
Felipe Balbi7a608552014-09-24 14:19:52 -05001572int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001573{
1574 struct dwc3_gadget_ep_cmd_params params;
1575 struct dwc3 *dwc = dep->dwc;
1576 int ret;
1577
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001578 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1579 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1580 return -EINVAL;
1581 }
1582
Felipe Balbi72246da2011-08-19 18:10:58 +03001583 memset(&params, 0x00, sizeof(params));
1584
1585 if (value) {
Felipe Balbi69450c42016-05-30 13:37:02 +03001586 struct dwc3_trb *trb;
1587
1588 unsigned transfer_in_flight;
1589 unsigned started;
1590
1591 if (dep->number > 1)
1592 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1593 else
1594 trb = &dwc->ep0_trb[dep->trb_enqueue];
1595
1596 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1597 started = !list_empty(&dep->started_list);
1598
1599 if (!protocol && ((dep->direction && transfer_in_flight) ||
1600 (!dep->direction && started))) {
Felipe Balbi7a608552014-09-24 14:19:52 -05001601 return -EAGAIN;
1602 }
1603
Felipe Balbi2cd47182016-04-12 16:42:43 +03001604 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1605 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001606 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001607 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001608 dep->name);
1609 else
1610 dep->flags |= DWC3_EP_STALL;
1611 } else {
Felipe Balbi2cd47182016-04-12 16:42:43 +03001612
John Youn50c763f2016-05-31 17:49:56 -07001613 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001614 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001615 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001616 dep->name);
1617 else
Alan Sterna535d812013-11-01 12:05:12 -04001618 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001619 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001620
Felipe Balbi72246da2011-08-19 18:10:58 +03001621 return ret;
1622}
1623
1624static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1625{
1626 struct dwc3_ep *dep = to_dwc3_ep(ep);
1627 struct dwc3 *dwc = dep->dwc;
1628
1629 unsigned long flags;
1630
1631 int ret;
1632
1633 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001634 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001635 spin_unlock_irqrestore(&dwc->lock, flags);
1636
1637 return ret;
1638}
1639
1640static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1641{
1642 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001643 struct dwc3 *dwc = dep->dwc;
1644 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001645 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001646
Paul Zimmerman249a4562012-02-24 17:32:16 -08001647 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001648 dep->flags |= DWC3_EP_WEDGE;
1649
Pratyush Anand08f0d962012-06-25 22:40:43 +05301650 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001651 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301652 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001653 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001654 spin_unlock_irqrestore(&dwc->lock, flags);
1655
1656 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001657}
1658
1659/* -------------------------------------------------------------------------- */
1660
1661static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1662 .bLength = USB_DT_ENDPOINT_SIZE,
1663 .bDescriptorType = USB_DT_ENDPOINT,
1664 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1665};
1666
1667static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1668 .enable = dwc3_gadget_ep0_enable,
1669 .disable = dwc3_gadget_ep0_disable,
1670 .alloc_request = dwc3_gadget_ep_alloc_request,
1671 .free_request = dwc3_gadget_ep_free_request,
1672 .queue = dwc3_gadget_ep0_queue,
1673 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301674 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001675 .set_wedge = dwc3_gadget_ep_set_wedge,
1676};
1677
1678static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1679 .enable = dwc3_gadget_ep_enable,
1680 .disable = dwc3_gadget_ep_disable,
1681 .alloc_request = dwc3_gadget_ep_alloc_request,
1682 .free_request = dwc3_gadget_ep_free_request,
1683 .queue = dwc3_gadget_ep_queue,
1684 .dequeue = dwc3_gadget_ep_dequeue,
1685 .set_halt = dwc3_gadget_ep_set_halt,
1686 .set_wedge = dwc3_gadget_ep_set_wedge,
1687};
1688
1689/* -------------------------------------------------------------------------- */
1690
1691static int dwc3_gadget_get_frame(struct usb_gadget *g)
1692{
1693 struct dwc3 *dwc = gadget_to_dwc(g);
Felipe Balbi72246da2011-08-19 18:10:58 +03001694
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +03001695 return __dwc3_gadget_get_frame(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001696}
1697
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001698static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001699{
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001700 int retries;
Felipe Balbi72246da2011-08-19 18:10:58 +03001701
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001702 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001703 u32 reg;
1704
Felipe Balbi72246da2011-08-19 18:10:58 +03001705 u8 link_state;
1706 u8 speed;
1707
Felipe Balbi72246da2011-08-19 18:10:58 +03001708 /*
1709 * According to the Databook Remote wakeup request should
1710 * be issued only when the device is in early suspend state.
1711 *
1712 * We can check that via USB Link State bits in DSTS register.
1713 */
1714 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1715
1716 speed = reg & DWC3_DSTS_CONNECTSPD;
John Younee5cd412016-02-05 17:08:45 -08001717 if ((speed == DWC3_DSTS_SUPERSPEED) ||
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001718 (speed == DWC3_DSTS_SUPERSPEED_PLUS))
Felipe Balbi6b742892016-05-13 10:19:42 +03001719 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001720
1721 link_state = DWC3_DSTS_USBLNKST(reg);
1722
1723 switch (link_state) {
1724 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1725 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1726 break;
1727 default:
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001728 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001729 }
1730
Felipe Balbi8598bde2012-01-02 18:55:57 +02001731 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1732 if (ret < 0) {
1733 dev_err(dwc->dev, "failed to put link in Recovery\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001734 return ret;
Felipe Balbi8598bde2012-01-02 18:55:57 +02001735 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001736
Paul Zimmerman802fde92012-04-27 13:10:52 +03001737 /* Recent versions do this automatically */
1738 if (dwc->revision < DWC3_REVISION_194A) {
1739 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001740 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001741 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1742 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1743 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001744
Paul Zimmerman1d046792012-02-15 18:56:56 -08001745 /* poll until Link State changes to ON */
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001746 retries = 20000;
Felipe Balbi72246da2011-08-19 18:10:58 +03001747
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001748 while (retries--) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001749 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1750
1751 /* in HS, means ON */
1752 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1753 break;
1754 }
1755
1756 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1757 dev_err(dwc->dev, "failed to send remote wakeup\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001758 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001759 }
1760
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001761 return 0;
1762}
1763
1764static int dwc3_gadget_wakeup(struct usb_gadget *g)
1765{
1766 struct dwc3 *dwc = gadget_to_dwc(g);
1767 unsigned long flags;
1768 int ret;
1769
1770 spin_lock_irqsave(&dwc->lock, flags);
1771 ret = __dwc3_gadget_wakeup(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001772 spin_unlock_irqrestore(&dwc->lock, flags);
1773
1774 return ret;
1775}
1776
1777static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1778 int is_selfpowered)
1779{
1780 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001781 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001782
Paul Zimmerman249a4562012-02-24 17:32:16 -08001783 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001784 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001785 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001786
1787 return 0;
1788}
1789
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001790static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001791{
1792 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001793 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001794
Felipe Balbifc8bb912016-05-16 13:14:48 +03001795 if (pm_runtime_suspended(dwc->dev))
1796 return 0;
1797
Felipe Balbi72246da2011-08-19 18:10:58 +03001798 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001799 if (is_on) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001800 if (dwc->revision <= DWC3_REVISION_187A) {
1801 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1802 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1803 }
1804
1805 if (dwc->revision >= DWC3_REVISION_194A)
1806 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1807 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001808
1809 if (dwc->has_hibernation)
1810 reg |= DWC3_DCTL_KEEP_CONNECT;
1811
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001812 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001813 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001814 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001815
1816 if (dwc->has_hibernation && !suspend)
1817 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1818
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001819 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001820 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001821
1822 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1823
1824 do {
1825 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
Felipe Balbib6d4e162016-06-09 16:47:05 +03001826 reg &= DWC3_DSTS_DEVCTRLHLT;
1827 } while (--timeout && !(!is_on ^ !reg));
Felipe Balbif2df6792016-06-09 16:31:34 +03001828
1829 if (!timeout)
1830 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +03001831
Pratyush Anand6f17f742012-07-02 10:21:55 +05301832 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001833}
1834
1835static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1836{
1837 struct dwc3 *dwc = gadget_to_dwc(g);
1838 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301839 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001840
1841 is_on = !!is_on;
1842
Baolin Wangbb014732016-10-14 17:11:33 +08001843 /*
1844 * Per databook, when we want to stop the gadget, if a control transfer
1845 * is still in process, complete it and get the core into setup phase.
1846 */
1847 if (!is_on && dwc->ep0state != EP0_SETUP_PHASE) {
1848 reinit_completion(&dwc->ep0_in_setup);
1849
1850 ret = wait_for_completion_timeout(&dwc->ep0_in_setup,
1851 msecs_to_jiffies(DWC3_PULL_UP_TIMEOUT));
1852 if (ret == 0) {
1853 dev_err(dwc->dev, "timed out waiting for SETUP phase\n");
1854 return -ETIMEDOUT;
1855 }
1856 }
1857
Felipe Balbi72246da2011-08-19 18:10:58 +03001858 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001859 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001860 spin_unlock_irqrestore(&dwc->lock, flags);
1861
Pratyush Anand6f17f742012-07-02 10:21:55 +05301862 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001863}
1864
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001865static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1866{
1867 u32 reg;
1868
1869 /* Enable all but Start and End of Frame IRQs */
1870 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1871 DWC3_DEVTEN_EVNTOVERFLOWEN |
1872 DWC3_DEVTEN_CMDCMPLTEN |
1873 DWC3_DEVTEN_ERRTICERREN |
1874 DWC3_DEVTEN_WKUPEVTEN |
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001875 DWC3_DEVTEN_CONNECTDONEEN |
1876 DWC3_DEVTEN_USBRSTEN |
1877 DWC3_DEVTEN_DISCONNEVTEN);
1878
Felipe Balbi799e9dc2016-09-23 11:20:40 +03001879 if (dwc->revision < DWC3_REVISION_250A)
1880 reg |= DWC3_DEVTEN_ULSTCNGEN;
1881
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001882 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1883}
1884
1885static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1886{
1887 /* mask all interrupts */
1888 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1889}
1890
1891static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03001892static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001893
Felipe Balbi4e994722016-05-13 14:09:59 +03001894/**
Felipe Balbibfad65e2017-04-19 14:59:27 +03001895 * dwc3_gadget_setup_nump - calculate and initialize NUMP field of %DWC3_DCFG
1896 * @dwc: pointer to our context structure
Felipe Balbi4e994722016-05-13 14:09:59 +03001897 *
1898 * The following looks like complex but it's actually very simple. In order to
1899 * calculate the number of packets we can burst at once on OUT transfers, we're
1900 * gonna use RxFIFO size.
1901 *
1902 * To calculate RxFIFO size we need two numbers:
1903 * MDWIDTH = size, in bits, of the internal memory bus
1904 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
1905 *
1906 * Given these two numbers, the formula is simple:
1907 *
1908 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
1909 *
1910 * 24 bytes is for 3x SETUP packets
1911 * 16 bytes is a clock domain crossing tolerance
1912 *
1913 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
1914 */
1915static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
1916{
1917 u32 ram2_depth;
1918 u32 mdwidth;
1919 u32 nump;
1920 u32 reg;
1921
1922 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
1923 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1924
1925 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
1926 nump = min_t(u32, nump, 16);
1927
1928 /* update NumP */
1929 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1930 reg &= ~DWC3_DCFG_NUMP_MASK;
1931 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
1932 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1933}
1934
Felipe Balbid7be2952016-05-04 15:49:37 +03001935static int __dwc3_gadget_start(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001936{
Felipe Balbi72246da2011-08-19 18:10:58 +03001937 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03001938 int ret = 0;
1939 u32 reg;
1940
John Youncf40b862016-11-14 12:32:43 -08001941 /*
1942 * Use IMOD if enabled via dwc->imod_interval. Otherwise, if
1943 * the core supports IMOD, disable it.
1944 */
1945 if (dwc->imod_interval) {
1946 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
1947 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
1948 } else if (dwc3_has_imod(dwc)) {
1949 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), 0);
1950 }
1951
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03001952 /*
1953 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1954 * field instead of letting dwc3 itself calculate that automatically.
1955 *
1956 * This way, we maximize the chances that we'll be able to get several
1957 * bursts of data without going through any sort of endpoint throttling.
1958 */
1959 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
Thinh Nguyen01b0e2c2018-03-16 15:34:13 -07001960 if (dwc3_is_usb31(dwc))
1961 reg &= ~DWC31_GRXTHRCFG_PKTCNTSEL;
1962 else
1963 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1964
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03001965 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1966
Felipe Balbi4e994722016-05-13 14:09:59 +03001967 dwc3_gadget_setup_nump(dwc);
1968
Felipe Balbi72246da2011-08-19 18:10:58 +03001969 /* Start with SuperSpeed Default */
1970 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1971
1972 dep = dwc->eps[0];
Felipe Balbia2d23f02018-04-09 12:40:48 +03001973 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
Felipe Balbi72246da2011-08-19 18:10:58 +03001974 if (ret) {
1975 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001976 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001977 }
1978
1979 dep = dwc->eps[1];
Felipe Balbia2d23f02018-04-09 12:40:48 +03001980 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
Felipe Balbi72246da2011-08-19 18:10:58 +03001981 if (ret) {
1982 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001983 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001984 }
1985
1986 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001987 dwc->ep0state = EP0_SETUP_PHASE;
Zeng Tao88b1bb12018-12-26 19:22:00 +08001988 dwc->link_state = DWC3_LINK_STATE_SS_DIS;
Felipe Balbi72246da2011-08-19 18:10:58 +03001989 dwc3_ep0_out_start(dwc);
1990
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001991 dwc3_gadget_enable_irq(dwc);
1992
Felipe Balbid7be2952016-05-04 15:49:37 +03001993 return 0;
1994
1995err1:
1996 __dwc3_gadget_ep_disable(dwc->eps[0]);
1997
1998err0:
1999 return ret;
2000}
2001
2002static int dwc3_gadget_start(struct usb_gadget *g,
2003 struct usb_gadget_driver *driver)
2004{
2005 struct dwc3 *dwc = gadget_to_dwc(g);
2006 unsigned long flags;
2007 int ret = 0;
2008 int irq;
2009
Roger Quadros9522def2016-06-10 14:48:38 +03002010 irq = dwc->irq_gadget;
Felipe Balbid7be2952016-05-04 15:49:37 +03002011 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
2012 IRQF_SHARED, "dwc3", dwc->ev_buf);
2013 if (ret) {
2014 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
2015 irq, ret);
2016 goto err0;
2017 }
2018
2019 spin_lock_irqsave(&dwc->lock, flags);
2020 if (dwc->gadget_driver) {
2021 dev_err(dwc->dev, "%s is already bound to %s\n",
2022 dwc->gadget.name,
2023 dwc->gadget_driver->driver.name);
2024 ret = -EBUSY;
2025 goto err1;
2026 }
2027
2028 dwc->gadget_driver = driver;
2029
Felipe Balbifc8bb912016-05-16 13:14:48 +03002030 if (pm_runtime_active(dwc->dev))
2031 __dwc3_gadget_start(dwc);
2032
Felipe Balbi72246da2011-08-19 18:10:58 +03002033 spin_unlock_irqrestore(&dwc->lock, flags);
2034
2035 return 0;
2036
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03002037err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03002038 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03002039 free_irq(irq, dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03002040
2041err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03002042 return ret;
2043}
2044
Felipe Balbid7be2952016-05-04 15:49:37 +03002045static void __dwc3_gadget_stop(struct dwc3 *dwc)
2046{
2047 dwc3_gadget_disable_irq(dwc);
2048 __dwc3_gadget_ep_disable(dwc->eps[0]);
2049 __dwc3_gadget_ep_disable(dwc->eps[1]);
2050}
2051
Felipe Balbi22835b82014-10-17 12:05:12 -05002052static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03002053{
2054 struct dwc3 *dwc = gadget_to_dwc(g);
2055 unsigned long flags;
2056
2057 spin_lock_irqsave(&dwc->lock, flags);
Baolin Wang76a638f2016-10-31 19:38:36 +08002058
2059 if (pm_runtime_suspended(dwc->dev))
2060 goto out;
2061
Felipe Balbid7be2952016-05-04 15:49:37 +03002062 __dwc3_gadget_stop(dwc);
Baolin Wang76a638f2016-10-31 19:38:36 +08002063
Baolin Wang76a638f2016-10-31 19:38:36 +08002064out:
Felipe Balbi72246da2011-08-19 18:10:58 +03002065 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03002066 spin_unlock_irqrestore(&dwc->lock, flags);
2067
Felipe Balbi3f308d12016-05-16 14:17:06 +03002068 free_irq(dwc->irq_gadget, dwc->ev_buf);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03002069
Felipe Balbi72246da2011-08-19 18:10:58 +03002070 return 0;
2071}
Paul Zimmerman802fde92012-04-27 13:10:52 +03002072
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002073static void dwc3_gadget_set_speed(struct usb_gadget *g,
2074 enum usb_device_speed speed)
2075{
2076 struct dwc3 *dwc = gadget_to_dwc(g);
2077 unsigned long flags;
2078 u32 reg;
2079
2080 spin_lock_irqsave(&dwc->lock, flags);
2081 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2082 reg &= ~(DWC3_DCFG_SPEED_MASK);
2083
2084 /*
2085 * WORKAROUND: DWC3 revision < 2.20a have an issue
2086 * which would cause metastability state on Run/Stop
2087 * bit if we try to force the IP to USB2-only mode.
2088 *
2089 * Because of that, we cannot configure the IP to any
2090 * speed other than the SuperSpeed
2091 *
2092 * Refers to:
2093 *
2094 * STAR#9000525659: Clock Domain Crossing on DCTL in
2095 * USB 2.0 Mode
2096 */
Roger Quadros42bf02e2017-10-31 15:11:55 +02002097 if (dwc->revision < DWC3_REVISION_220A &&
2098 !dwc->dis_metastability_quirk) {
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002099 reg |= DWC3_DCFG_SUPERSPEED;
2100 } else {
2101 switch (speed) {
2102 case USB_SPEED_LOW:
2103 reg |= DWC3_DCFG_LOWSPEED;
2104 break;
2105 case USB_SPEED_FULL:
2106 reg |= DWC3_DCFG_FULLSPEED;
2107 break;
2108 case USB_SPEED_HIGH:
2109 reg |= DWC3_DCFG_HIGHSPEED;
2110 break;
2111 case USB_SPEED_SUPER:
2112 reg |= DWC3_DCFG_SUPERSPEED;
2113 break;
2114 case USB_SPEED_SUPER_PLUS:
Thinh Nguyen2f3090c2018-03-16 15:35:57 -07002115 if (dwc3_is_usb31(dwc))
2116 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
2117 else
2118 reg |= DWC3_DCFG_SUPERSPEED;
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002119 break;
2120 default:
2121 dev_err(dwc->dev, "invalid speed (%d)\n", speed);
2122
2123 if (dwc->revision & DWC3_REVISION_IS_DWC31)
2124 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
2125 else
2126 reg |= DWC3_DCFG_SUPERSPEED;
2127 }
2128 }
2129 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2130
2131 spin_unlock_irqrestore(&dwc->lock, flags);
2132}
2133
Felipe Balbi72246da2011-08-19 18:10:58 +03002134static const struct usb_gadget_ops dwc3_gadget_ops = {
2135 .get_frame = dwc3_gadget_get_frame,
2136 .wakeup = dwc3_gadget_wakeup,
2137 .set_selfpowered = dwc3_gadget_set_selfpowered,
2138 .pullup = dwc3_gadget_pullup,
2139 .udc_start = dwc3_gadget_start,
2140 .udc_stop = dwc3_gadget_stop,
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002141 .udc_set_speed = dwc3_gadget_set_speed,
Felipe Balbi72246da2011-08-19 18:10:58 +03002142};
2143
2144/* -------------------------------------------------------------------------- */
2145
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002146static int dwc3_gadget_init_control_endpoint(struct dwc3_ep *dep)
2147{
2148 struct dwc3 *dwc = dep->dwc;
2149
2150 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
2151 dep->endpoint.maxburst = 1;
2152 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
2153 if (!dep->direction)
2154 dwc->gadget.ep0 = &dep->endpoint;
2155
2156 dep->endpoint.caps.type_control = true;
2157
2158 return 0;
2159}
2160
2161static int dwc3_gadget_init_in_endpoint(struct dwc3_ep *dep)
2162{
2163 struct dwc3 *dwc = dep->dwc;
2164 int mdwidth;
2165 int kbytes;
2166 int size;
2167
2168 mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
2169 /* MDWIDTH is represented in bits, we need it in bytes */
2170 mdwidth /= 8;
2171
2172 size = dwc3_readl(dwc->regs, DWC3_GTXFIFOSIZ(dep->number >> 1));
2173 if (dwc3_is_usb31(dwc))
2174 size = DWC31_GTXFIFOSIZ_TXFDEF(size);
2175 else
2176 size = DWC3_GTXFIFOSIZ_TXFDEF(size);
2177
2178 /* FIFO Depth is in MDWDITH bytes. Multiply */
2179 size *= mdwidth;
2180
2181 kbytes = size / 1024;
2182 if (kbytes == 0)
2183 kbytes = 1;
2184
2185 /*
2186 * FIFO sizes account an extra MDWIDTH * (kbytes + 1) bytes for
2187 * internal overhead. We don't really know how these are used,
2188 * but documentation say it exists.
2189 */
2190 size -= mdwidth * (kbytes + 1);
2191 size /= kbytes;
2192
2193 usb_ep_set_maxpacket_limit(&dep->endpoint, size);
2194
2195 dep->endpoint.max_streams = 15;
2196 dep->endpoint.ops = &dwc3_gadget_ep_ops;
2197 list_add_tail(&dep->endpoint.ep_list,
2198 &dwc->gadget.ep_list);
2199 dep->endpoint.caps.type_iso = true;
2200 dep->endpoint.caps.type_bulk = true;
2201 dep->endpoint.caps.type_int = true;
2202
2203 return dwc3_alloc_trb_pool(dep);
2204}
2205
2206static int dwc3_gadget_init_out_endpoint(struct dwc3_ep *dep)
2207{
2208 struct dwc3 *dwc = dep->dwc;
2209
2210 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
2211 dep->endpoint.max_streams = 15;
2212 dep->endpoint.ops = &dwc3_gadget_ep_ops;
2213 list_add_tail(&dep->endpoint.ep_list,
2214 &dwc->gadget.ep_list);
2215 dep->endpoint.caps.type_iso = true;
2216 dep->endpoint.caps.type_bulk = true;
2217 dep->endpoint.caps.type_int = true;
2218
2219 return dwc3_alloc_trb_pool(dep);
2220}
2221
2222static int dwc3_gadget_init_endpoint(struct dwc3 *dwc, u8 epnum)
Felipe Balbi72246da2011-08-19 18:10:58 +03002223{
2224 struct dwc3_ep *dep;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002225 bool direction = epnum & 1;
2226 int ret;
2227 u8 num = epnum >> 1;
2228
2229 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
2230 if (!dep)
2231 return -ENOMEM;
2232
2233 dep->dwc = dwc;
2234 dep->number = epnum;
2235 dep->direction = direction;
2236 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
2237 dwc->eps[epnum] = dep;
Thinh Nguyend92021f2018-11-14 22:56:54 -08002238 dep->combo_num = 0;
2239 dep->start_cmd_status = 0;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002240
2241 snprintf(dep->name, sizeof(dep->name), "ep%u%s", num,
2242 direction ? "in" : "out");
2243
2244 dep->endpoint.name = dep->name;
2245
2246 if (!(dep->number > 1)) {
2247 dep->endpoint.desc = &dwc3_gadget_ep0_desc;
2248 dep->endpoint.comp_desc = NULL;
2249 }
2250
2251 spin_lock_init(&dep->lock);
2252
2253 if (num == 0)
2254 ret = dwc3_gadget_init_control_endpoint(dep);
2255 else if (direction)
2256 ret = dwc3_gadget_init_in_endpoint(dep);
2257 else
2258 ret = dwc3_gadget_init_out_endpoint(dep);
2259
2260 if (ret)
2261 return ret;
2262
2263 dep->endpoint.caps.dir_in = direction;
2264 dep->endpoint.caps.dir_out = !direction;
2265
2266 INIT_LIST_HEAD(&dep->pending_list);
2267 INIT_LIST_HEAD(&dep->started_list);
Felipe Balbid5443bb2018-08-01 13:53:29 +03002268 INIT_LIST_HEAD(&dep->cancelled_list);
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002269
2270 return 0;
2271}
2272
2273static int dwc3_gadget_init_endpoints(struct dwc3 *dwc, u8 total)
2274{
Bryan O'Donoghue47d39462017-01-31 20:58:10 +00002275 u8 epnum;
Felipe Balbi72246da2011-08-19 18:10:58 +03002276
Bryan O'Donoghuef3bcfc72017-01-31 20:58:11 +00002277 INIT_LIST_HEAD(&dwc->gadget.ep_list);
2278
Andy Shevchenko46b780d2017-06-12 15:11:25 +03002279 for (epnum = 0; epnum < total; epnum++) {
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002280 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002281
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002282 ret = dwc3_gadget_init_endpoint(dwc, epnum);
2283 if (ret)
2284 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002285 }
2286
2287 return 0;
2288}
2289
2290static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
2291{
2292 struct dwc3_ep *dep;
2293 u8 epnum;
2294
2295 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2296 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002297 if (!dep)
2298 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05302299 /*
2300 * Physical endpoints 0 and 1 are special; they form the
2301 * bi-directional USB endpoint 0.
2302 *
2303 * For those two physical endpoints, we don't allocate a TRB
2304 * pool nor do we add them the endpoints list. Due to that, we
2305 * shouldn't do these two operations otherwise we would end up
2306 * with all sorts of bugs when removing dwc3.ko.
2307 */
2308 if (epnum != 0 && epnum != 1) {
2309 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002310 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05302311 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002312
2313 kfree(dep);
2314 }
2315}
2316
Felipe Balbi72246da2011-08-19 18:10:58 +03002317/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02002318
Felipe Balbi8f608e82018-03-27 10:53:29 +03002319static int dwc3_gadget_ep_reclaim_completed_trb(struct dwc3_ep *dep,
2320 struct dwc3_request *req, struct dwc3_trb *trb,
2321 const struct dwc3_event_depevt *event, int status, int chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302322{
2323 unsigned int count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302324
Felipe Balbidc55c672016-08-12 13:20:32 +03002325 dwc3_ep_inc_deq(dep);
Felipe Balbia9c3ca52016-10-05 14:24:37 +03002326
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002327 trace_dwc3_complete_trb(dep, trb);
Felipe Balbi09fe1f82018-08-01 13:32:07 +03002328 req->num_trbs--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002329
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002330 /*
2331 * If we're in the middle of series of chained TRBs and we
2332 * receive a short transfer along the way, DWC3 will skip
2333 * through all TRBs including the last TRB in the chain (the
2334 * where CHN bit is zero. DWC3 will also avoid clearing HWO
2335 * bit and SW has to do it manually.
2336 *
2337 * We're going to do that here to avoid problems of HW trying
2338 * to use bogus TRBs for transfers.
2339 */
2340 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
2341 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2342
Felipe Balbic6267a52017-01-05 14:58:46 +02002343 /*
Thinh Nguyen6abfa0f2018-11-15 19:03:27 -08002344 * For isochronous transfers, the first TRB in a service interval must
2345 * have the Isoc-First type. Track and report its interval frame number.
2346 */
2347 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
2348 (trb->ctrl & DWC3_TRBCTL_ISOCHRONOUS_FIRST)) {
2349 unsigned int frame_number;
2350
2351 frame_number = DWC3_TRB_CTRL_GET_SID_SOFN(trb->ctrl);
2352 frame_number &= ~(dep->interval - 1);
2353 req->request.frame_number = frame_number;
2354 }
2355
2356 /*
Felipe Balbic6267a52017-01-05 14:58:46 +02002357 * If we're dealing with unaligned size OUT transfer, we will be left
2358 * with one TRB pending in the ring. We need to manually clear HWO bit
2359 * from that TRB.
2360 */
Felipe Balbi1a22ec62018-08-01 13:15:05 +03002361
2362 if (req->needs_extra_trb && !(trb->ctrl & DWC3_TRB_CTRL_CHN)) {
Felipe Balbic6267a52017-01-05 14:58:46 +02002363 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2364 return 1;
2365 }
2366
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302367 count = trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbie62c5bc52016-10-25 13:47:21 +03002368 req->remaining += count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302369
Felipe Balbi35b27192017-03-08 13:56:37 +02002370 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
2371 return 1;
2372
Felipe Balbid80fe1b2018-04-06 11:04:21 +03002373 if (event->status & DEPEVT_STATUS_SHORT && !chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302374 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002375
Felipe Balbie0c42ce2018-04-06 15:37:30 +03002376 if (event->status & DEPEVT_STATUS_IOC)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302377 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002378
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302379 return 0;
2380}
2381
Felipe Balbid3692952018-03-29 13:32:10 +03002382static int dwc3_gadget_ep_reclaim_trb_sg(struct dwc3_ep *dep,
2383 struct dwc3_request *req, const struct dwc3_event_depevt *event,
2384 int status)
2385{
2386 struct dwc3_trb *trb = &dep->trb_pool[dep->trb_dequeue];
2387 struct scatterlist *sg = req->sg;
2388 struct scatterlist *s;
2389 unsigned int pending = req->num_pending_sgs;
2390 unsigned int i;
2391 int ret = 0;
2392
2393 for_each_sg(sg, s, pending, i) {
2394 trb = &dep->trb_pool[dep->trb_dequeue];
2395
2396 if (trb->ctrl & DWC3_TRB_CTRL_HWO)
2397 break;
2398
2399 req->sg = sg_next(s);
2400 req->num_pending_sgs--;
2401
2402 ret = dwc3_gadget_ep_reclaim_completed_trb(dep, req,
2403 trb, event, status, true);
2404 if (ret)
2405 break;
2406 }
2407
2408 return ret;
2409}
2410
2411static int dwc3_gadget_ep_reclaim_trb_linear(struct dwc3_ep *dep,
2412 struct dwc3_request *req, const struct dwc3_event_depevt *event,
2413 int status)
2414{
2415 struct dwc3_trb *trb = &dep->trb_pool[dep->trb_dequeue];
2416
2417 return dwc3_gadget_ep_reclaim_completed_trb(dep, req, trb,
2418 event, status, false);
2419}
2420
Felipe Balbie0c42ce2018-04-06 15:37:30 +03002421static bool dwc3_gadget_ep_request_completed(struct dwc3_request *req)
2422{
2423 return req->request.actual == req->request.length;
2424}
2425
Felipe Balbif38e35d2018-04-06 15:56:35 +03002426static int dwc3_gadget_ep_cleanup_completed_request(struct dwc3_ep *dep,
2427 const struct dwc3_event_depevt *event,
2428 struct dwc3_request *req, int status)
2429{
2430 int ret;
2431
2432 if (req->num_pending_sgs)
2433 ret = dwc3_gadget_ep_reclaim_trb_sg(dep, req, event,
2434 status);
2435 else
2436 ret = dwc3_gadget_ep_reclaim_trb_linear(dep, req, event,
2437 status);
2438
Felipe Balbi1a22ec62018-08-01 13:15:05 +03002439 if (req->needs_extra_trb) {
Felipe Balbif38e35d2018-04-06 15:56:35 +03002440 ret = dwc3_gadget_ep_reclaim_trb_linear(dep, req, event,
2441 status);
Felipe Balbi1a22ec62018-08-01 13:15:05 +03002442 req->needs_extra_trb = false;
Felipe Balbif38e35d2018-04-06 15:56:35 +03002443 }
2444
2445 req->request.actual = req->request.length - req->remaining;
2446
2447 if (!dwc3_gadget_ep_request_completed(req) &&
2448 req->num_pending_sgs) {
2449 __dwc3_gadget_kick_transfer(dep);
2450 goto out;
2451 }
2452
2453 dwc3_gadget_giveback(dep, req, status);
2454
2455out:
2456 return ret;
2457}
2458
Felipe Balbi12a3a4a2018-03-29 11:53:40 +03002459static void dwc3_gadget_ep_cleanup_completed_requests(struct dwc3_ep *dep,
Felipe Balbi8f608e82018-03-27 10:53:29 +03002460 const struct dwc3_event_depevt *event, int status)
Felipe Balbi72246da2011-08-19 18:10:58 +03002461{
Felipe Balbi6afbdb52018-04-06 15:49:49 +03002462 struct dwc3_request *req;
2463 struct dwc3_request *tmp;
Felipe Balbi72246da2011-08-19 18:10:58 +03002464
Felipe Balbi6afbdb52018-04-06 15:49:49 +03002465 list_for_each_entry_safe(req, tmp, &dep->started_list, list) {
Felipe Balbifee73e62018-04-06 15:50:29 +03002466 int ret;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002467
Felipe Balbif38e35d2018-04-06 15:56:35 +03002468 ret = dwc3_gadget_ep_cleanup_completed_request(dep, event,
2469 req, status);
Felipe Balbi58f02182018-03-29 12:10:31 +03002470 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03002471 break;
Felipe Balbi31162af2016-08-11 14:38:37 +03002472 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002473}
2474
Felipe Balbiee3638b2018-03-27 11:26:53 +03002475static void dwc3_gadget_endpoint_frame_from_event(struct dwc3_ep *dep,
2476 const struct dwc3_event_depevt *event)
2477{
Felipe Balbif62afb42018-04-11 10:34:34 +03002478 dep->frame_number = event->parameters;
Felipe Balbiee3638b2018-03-27 11:26:53 +03002479}
2480
Felipe Balbi8f608e82018-03-27 10:53:29 +03002481static void dwc3_gadget_endpoint_transfer_in_progress(struct dwc3_ep *dep,
2482 const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03002483{
Felipe Balbi8f608e82018-03-27 10:53:29 +03002484 struct dwc3 *dwc = dep->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +03002485 unsigned status = 0;
Felipe Balbi6d8a0192018-03-29 12:49:28 +03002486 bool stop = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002487
Felipe Balbiee3638b2018-03-27 11:26:53 +03002488 dwc3_gadget_endpoint_frame_from_event(dep, event);
2489
Felipe Balbi72246da2011-08-19 18:10:58 +03002490 if (event->status & DEPEVT_STATUS_BUSERR)
2491 status = -ECONNRESET;
2492
Felipe Balbi6d8a0192018-03-29 12:49:28 +03002493 if (event->status & DEPEVT_STATUS_MISSED_ISOC) {
2494 status = -EXDEV;
Felipe Balbid5133202018-04-11 10:32:52 +03002495
2496 if (list_empty(&dep->started_list))
2497 stop = true;
Felipe Balbi6d8a0192018-03-29 12:49:28 +03002498 }
2499
Felipe Balbi5f2e7972018-03-29 11:10:45 +03002500 dwc3_gadget_ep_cleanup_completed_requests(dep, event, status);
Felipe Balbifae2b902011-10-14 13:00:30 +03002501
Felipe Balbi6d8a0192018-03-29 12:49:28 +03002502 if (stop) {
2503 dwc3_stop_active_transfer(dep, true);
2504 dep->flags = DWC3_EP_ENABLED;
2505 }
2506
Felipe Balbifae2b902011-10-14 13:00:30 +03002507 /*
2508 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2509 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2510 */
2511 if (dwc->revision < DWC3_REVISION_183A) {
2512 u32 reg;
2513 int i;
2514
2515 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05002516 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03002517
2518 if (!(dep->flags & DWC3_EP_ENABLED))
2519 continue;
2520
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002521 if (!list_empty(&dep->started_list))
Felipe Balbifae2b902011-10-14 13:00:30 +03002522 return;
2523 }
2524
2525 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2526 reg |= dwc->u1u2;
2527 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2528
2529 dwc->u1u2 = 0;
2530 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002531}
2532
Felipe Balbi8f608e82018-03-27 10:53:29 +03002533static void dwc3_gadget_endpoint_transfer_not_ready(struct dwc3_ep *dep,
2534 const struct dwc3_event_depevt *event)
Felipe Balbi32033862018-03-27 10:47:48 +03002535{
Felipe Balbiee3638b2018-03-27 11:26:53 +03002536 dwc3_gadget_endpoint_frame_from_event(dep, event);
Felipe Balbi25abad62018-08-14 10:41:19 +03002537 (void) __dwc3_gadget_start_isoc(dep);
Felipe Balbi32033862018-03-27 10:47:48 +03002538}
2539
Felipe Balbi72246da2011-08-19 18:10:58 +03002540static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2541 const struct dwc3_event_depevt *event)
2542{
2543 struct dwc3_ep *dep;
2544 u8 epnum = event->endpoint_number;
Baolin Wang76a638f2016-10-31 19:38:36 +08002545 u8 cmd;
Felipe Balbi72246da2011-08-19 18:10:58 +03002546
2547 dep = dwc->eps[epnum];
2548
Janusz Dziedzicd7fd41c2016-12-08 10:57:34 +01002549 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbi3aec9912019-01-21 13:08:44 +02002550 if (!(dep->flags & DWC3_EP_TRANSFER_STARTED))
Janusz Dziedzicd7fd41c2016-12-08 10:57:34 +01002551 return;
2552
2553 /* Handle only EPCMDCMPLT when EP disabled */
2554 if (event->endpoint_event != DWC3_DEPEVT_EPCMDCMPLT)
2555 return;
2556 }
Felipe Balbi3336abb2012-06-06 09:19:35 +03002557
Felipe Balbi72246da2011-08-19 18:10:58 +03002558 if (epnum == 0 || epnum == 1) {
2559 dwc3_ep0_interrupt(dwc, event);
2560 return;
2561 }
2562
2563 switch (event->endpoint_event) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002564 case DWC3_DEPEVT_XFERINPROGRESS:
Felipe Balbi8f608e82018-03-27 10:53:29 +03002565 dwc3_gadget_endpoint_transfer_in_progress(dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002566 break;
2567 case DWC3_DEPEVT_XFERNOTREADY:
Felipe Balbi8f608e82018-03-27 10:53:29 +03002568 dwc3_gadget_endpoint_transfer_not_ready(dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002569 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002570 case DWC3_DEPEVT_EPCMDCMPLT:
Baolin Wang76a638f2016-10-31 19:38:36 +08002571 cmd = DEPEVT_PARAMETER_CMD(event->parameters);
2572
2573 if (cmd == DWC3_DEPCMD_ENDTRANSFER) {
Felipe Balbi3aec9912019-01-21 13:08:44 +02002574 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
Felipe Balbifec90952018-08-01 13:56:50 +03002575 dwc3_gadget_ep_cleanup_cancelled_requests(dep);
Baolin Wang76a638f2016-10-31 19:38:36 +08002576 }
2577 break;
Felipe Balbia24a6ab2018-03-27 10:41:39 +03002578 case DWC3_DEPEVT_STREAMEVT:
Felipe Balbi742a4ff2018-03-26 13:26:56 +03002579 case DWC3_DEPEVT_XFERCOMPLETE:
Baolin Wang76a638f2016-10-31 19:38:36 +08002580 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbi72246da2011-08-19 18:10:58 +03002581 break;
2582 }
2583}
2584
2585static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2586{
2587 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2588 spin_unlock(&dwc->lock);
2589 dwc->gadget_driver->disconnect(&dwc->gadget);
2590 spin_lock(&dwc->lock);
2591 }
2592}
2593
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002594static void dwc3_suspend_gadget(struct dwc3 *dwc)
2595{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002596 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002597 spin_unlock(&dwc->lock);
2598 dwc->gadget_driver->suspend(&dwc->gadget);
2599 spin_lock(&dwc->lock);
2600 }
2601}
2602
2603static void dwc3_resume_gadget(struct dwc3 *dwc)
2604{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002605 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002606 spin_unlock(&dwc->lock);
2607 dwc->gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06002608 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08002609 }
2610}
2611
2612static void dwc3_reset_gadget(struct dwc3 *dwc)
2613{
2614 if (!dwc->gadget_driver)
2615 return;
2616
2617 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2618 spin_unlock(&dwc->lock);
2619 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002620 spin_lock(&dwc->lock);
2621 }
2622}
2623
Felipe Balbi8f608e82018-03-27 10:53:29 +03002624static void dwc3_stop_active_transfer(struct dwc3_ep *dep, bool force)
Felipe Balbi72246da2011-08-19 18:10:58 +03002625{
Felipe Balbi8f608e82018-03-27 10:53:29 +03002626 struct dwc3 *dwc = dep->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +03002627 struct dwc3_gadget_ep_cmd_params params;
2628 u32 cmd;
2629 int ret;
2630
Felipe Balbi3aec9912019-01-21 13:08:44 +02002631 if (!(dep->flags & DWC3_EP_TRANSFER_STARTED))
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302632 return;
2633
Pratyush Anand57911502012-07-06 15:19:10 +05302634 /*
2635 * NOTICE: We are violating what the Databook says about the
2636 * EndTransfer command. Ideally we would _always_ wait for the
2637 * EndTransfer Command Completion IRQ, but that's causing too
2638 * much trouble synchronizing between us and gadget driver.
2639 *
2640 * We have discussed this with the IP Provider and it was
2641 * suggested to giveback all requests here, but give HW some
2642 * extra time to synchronize with the interconnect. We're using
Mickael Maisondc93b412014-12-23 17:34:43 +01002643 * an arbitrary 100us delay for that.
Pratyush Anand57911502012-07-06 15:19:10 +05302644 *
2645 * Note also that a similar handling was tested by Synopsys
2646 * (thanks a lot Paul) and nothing bad has come out of it.
2647 * In short, what we're doing is:
2648 *
2649 * - Issue EndTransfer WITH CMDIOC bit set
2650 * - Wait 100us
John Youn06281d42016-08-22 15:39:13 -07002651 *
2652 * As of IP version 3.10a of the DWC_usb3 IP, the controller
2653 * supports a mode to work around the above limitation. The
2654 * software can poll the CMDACT bit in the DEPCMD register
2655 * after issuing a EndTransfer command. This mode is enabled
2656 * by writing GUCTL2[14]. This polling is already done in the
2657 * dwc3_send_gadget_ep_cmd() function so if the mode is
2658 * enabled, the EndTransfer command will have completed upon
2659 * returning from this function and we don't need to delay for
2660 * 100us.
2661 *
2662 * This mode is NOT available on the DWC_usb31 IP.
Pratyush Anand57911502012-07-06 15:19:10 +05302663 */
2664
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302665 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002666 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2667 cmd |= DWC3_DEPCMD_CMDIOC;
Felipe Balbib4996a82012-06-06 12:04:13 +03002668 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302669 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03002670 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302671 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03002672 dep->resource_index = 0;
John Youn06281d42016-08-22 15:39:13 -07002673
Felipe Balbi3aec9912019-01-21 13:08:44 +02002674 if (dwc3_is_usb31(dwc) || dwc->revision < DWC3_REVISION_310A)
John Youn06281d42016-08-22 15:39:13 -07002675 udelay(100);
Felipe Balbi72246da2011-08-19 18:10:58 +03002676}
2677
Felipe Balbi72246da2011-08-19 18:10:58 +03002678static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2679{
2680 u32 epnum;
2681
2682 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2683 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03002684 int ret;
2685
2686 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002687 if (!dep)
2688 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03002689
2690 if (!(dep->flags & DWC3_EP_STALL))
2691 continue;
2692
2693 dep->flags &= ~DWC3_EP_STALL;
2694
John Youn50c763f2016-05-31 17:49:56 -07002695 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002696 WARN_ON_ONCE(ret);
2697 }
2698}
2699
2700static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2701{
Felipe Balbic4430a22012-05-24 10:30:01 +03002702 int reg;
2703
Felipe Balbi72246da2011-08-19 18:10:58 +03002704 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2705 reg &= ~DWC3_DCTL_INITU1ENA;
2706 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2707
2708 reg &= ~DWC3_DCTL_INITU2ENA;
2709 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002710
Felipe Balbi72246da2011-08-19 18:10:58 +03002711 dwc3_disconnect_gadget(dwc);
2712
2713 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03002714 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05002715 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbifc8bb912016-05-16 13:14:48 +03002716
2717 dwc->connected = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002718}
2719
Felipe Balbi72246da2011-08-19 18:10:58 +03002720static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2721{
2722 u32 reg;
2723
Felipe Balbifc8bb912016-05-16 13:14:48 +03002724 dwc->connected = true;
2725
Felipe Balbidf62df52011-10-14 15:11:49 +03002726 /*
2727 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2728 * would cause a missing Disconnect Event if there's a
2729 * pending Setup Packet in the FIFO.
2730 *
2731 * There's no suggested workaround on the official Bug
2732 * report, which states that "unless the driver/application
2733 * is doing any special handling of a disconnect event,
2734 * there is no functional issue".
2735 *
2736 * Unfortunately, it turns out that we _do_ some special
2737 * handling of a disconnect event, namely complete all
2738 * pending transfers, notify gadget driver of the
2739 * disconnection, and so on.
2740 *
2741 * Our suggested workaround is to follow the Disconnect
2742 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06002743 * flag. Such flag gets set whenever we have a SETUP_PENDING
2744 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03002745 * same endpoint.
2746 *
2747 * Refers to:
2748 *
2749 * STAR#9000466709: RTL: Device : Disconnect event not
2750 * generated if setup packet pending in FIFO
2751 */
2752 if (dwc->revision < DWC3_REVISION_188A) {
2753 if (dwc->setup_packet_pending)
2754 dwc3_gadget_disconnect_interrupt(dwc);
2755 }
2756
Felipe Balbi8e744752014-11-06 14:27:53 +08002757 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03002758
2759 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2760 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2761 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02002762 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002763 dwc3_clear_stall_all_ep(dwc);
2764
2765 /* Reset device address to zero */
2766 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2767 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2768 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002769}
2770
Felipe Balbi72246da2011-08-19 18:10:58 +03002771static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2772{
Felipe Balbi72246da2011-08-19 18:10:58 +03002773 struct dwc3_ep *dep;
2774 int ret;
2775 u32 reg;
2776 u8 speed;
2777
Felipe Balbi72246da2011-08-19 18:10:58 +03002778 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2779 speed = reg & DWC3_DSTS_CONNECTSPD;
2780 dwc->speed = speed;
2781
John Youn5fb6fda2016-11-10 17:23:25 -08002782 /*
2783 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2784 * each time on Connect Done.
2785 *
2786 * Currently we always use the reset value. If any platform
2787 * wants to set this to a different value, we need to add a
2788 * setting and update GCTL.RAMCLKSEL here.
2789 */
Felipe Balbi72246da2011-08-19 18:10:58 +03002790
2791 switch (speed) {
John Youn2da9ad72016-05-20 16:34:26 -07002792 case DWC3_DSTS_SUPERSPEED_PLUS:
John Youn75808622016-02-05 17:09:13 -08002793 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2794 dwc->gadget.ep0->maxpacket = 512;
2795 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2796 break;
John Youn2da9ad72016-05-20 16:34:26 -07002797 case DWC3_DSTS_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03002798 /*
2799 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2800 * would cause a missing USB3 Reset event.
2801 *
2802 * In such situations, we should force a USB3 Reset
2803 * event by calling our dwc3_gadget_reset_interrupt()
2804 * routine.
2805 *
2806 * Refers to:
2807 *
2808 * STAR#9000483510: RTL: SS : USB3 reset event may
2809 * not be generated always when the link enters poll
2810 */
2811 if (dwc->revision < DWC3_REVISION_190A)
2812 dwc3_gadget_reset_interrupt(dwc);
2813
Felipe Balbi72246da2011-08-19 18:10:58 +03002814 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2815 dwc->gadget.ep0->maxpacket = 512;
2816 dwc->gadget.speed = USB_SPEED_SUPER;
2817 break;
John Youn2da9ad72016-05-20 16:34:26 -07002818 case DWC3_DSTS_HIGHSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002819 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2820 dwc->gadget.ep0->maxpacket = 64;
2821 dwc->gadget.speed = USB_SPEED_HIGH;
2822 break;
Roger Quadros9418ee12017-01-03 14:32:09 +02002823 case DWC3_DSTS_FULLSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002824 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2825 dwc->gadget.ep0->maxpacket = 64;
2826 dwc->gadget.speed = USB_SPEED_FULL;
2827 break;
John Youn2da9ad72016-05-20 16:34:26 -07002828 case DWC3_DSTS_LOWSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002829 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2830 dwc->gadget.ep0->maxpacket = 8;
2831 dwc->gadget.speed = USB_SPEED_LOW;
2832 break;
2833 }
2834
Thinh Nguyen61800262018-01-12 18:18:05 -08002835 dwc->eps[1]->endpoint.maxpacket = dwc->gadget.ep0->maxpacket;
2836
Pratyush Anand2b758352013-01-14 15:59:31 +05302837 /* Enable USB2 LPM Capability */
2838
John Younee5cd412016-02-05 17:08:45 -08002839 if ((dwc->revision > DWC3_REVISION_194A) &&
John Youn2da9ad72016-05-20 16:34:26 -07002840 (speed != DWC3_DSTS_SUPERSPEED) &&
2841 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
Pratyush Anand2b758352013-01-14 15:59:31 +05302842 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2843 reg |= DWC3_DCFG_LPM_CAP;
2844 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2845
2846 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2847 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2848
Huang Rui460d0982014-10-31 11:11:18 +08002849 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
Pratyush Anand2b758352013-01-14 15:59:31 +05302850
Huang Rui80caf7d2014-10-28 19:54:26 +08002851 /*
2852 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2853 * DCFG.LPMCap is set, core responses with an ACK and the
2854 * BESL value in the LPM token is less than or equal to LPM
2855 * NYET threshold.
2856 */
2857 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2858 && dwc->has_lpm_erratum,
Masanari Iida9165dab2016-09-17 23:44:17 +09002859 "LPM Erratum not available on dwc3 revisions < 2.40a\n");
Huang Rui80caf7d2014-10-28 19:54:26 +08002860
2861 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2862 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2863
Pratyush Anand2b758352013-01-14 15:59:31 +05302864 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06002865 } else {
2866 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2867 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2868 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05302869 }
2870
Felipe Balbi72246da2011-08-19 18:10:58 +03002871 dep = dwc->eps[0];
Felipe Balbia2d23f02018-04-09 12:40:48 +03002872 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_MODIFY);
Felipe Balbi72246da2011-08-19 18:10:58 +03002873 if (ret) {
2874 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2875 return;
2876 }
2877
2878 dep = dwc->eps[1];
Felipe Balbia2d23f02018-04-09 12:40:48 +03002879 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_MODIFY);
Felipe Balbi72246da2011-08-19 18:10:58 +03002880 if (ret) {
2881 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2882 return;
2883 }
2884
2885 /*
2886 * Configure PHY via GUSB3PIPECTLn if required.
2887 *
2888 * Update GTXFIFOSIZn
2889 *
2890 * In both cases reset values should be sufficient.
2891 */
2892}
2893
2894static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2895{
Felipe Balbi72246da2011-08-19 18:10:58 +03002896 /*
2897 * TODO take core out of low power mode when that's
2898 * implemented.
2899 */
2900
Jiebing Liad14d4e2014-12-11 13:26:29 +08002901 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2902 spin_unlock(&dwc->lock);
2903 dwc->gadget_driver->resume(&dwc->gadget);
2904 spin_lock(&dwc->lock);
2905 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002906}
2907
2908static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2909 unsigned int evtinfo)
2910{
Felipe Balbifae2b902011-10-14 13:00:30 +03002911 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002912 unsigned int pwropt;
2913
2914 /*
2915 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2916 * Hibernation mode enabled which would show up when device detects
2917 * host-initiated U3 exit.
2918 *
2919 * In that case, device will generate a Link State Change Interrupt
2920 * from U3 to RESUME which is only necessary if Hibernation is
2921 * configured in.
2922 *
2923 * There are no functional changes due to such spurious event and we
2924 * just need to ignore it.
2925 *
2926 * Refers to:
2927 *
2928 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2929 * operational mode
2930 */
2931 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2932 if ((dwc->revision < DWC3_REVISION_250A) &&
2933 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2934 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2935 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002936 return;
2937 }
2938 }
Felipe Balbifae2b902011-10-14 13:00:30 +03002939
2940 /*
2941 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2942 * on the link partner, the USB session might do multiple entry/exit
2943 * of low power states before a transfer takes place.
2944 *
2945 * Due to this problem, we might experience lower throughput. The
2946 * suggested workaround is to disable DCTL[12:9] bits if we're
2947 * transitioning from U1/U2 to U0 and enable those bits again
2948 * after a transfer completes and there are no pending transfers
2949 * on any of the enabled endpoints.
2950 *
2951 * This is the first half of that workaround.
2952 *
2953 * Refers to:
2954 *
2955 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2956 * core send LGO_Ux entering U0
2957 */
2958 if (dwc->revision < DWC3_REVISION_183A) {
2959 if (next == DWC3_LINK_STATE_U0) {
2960 u32 u1u2;
2961 u32 reg;
2962
2963 switch (dwc->link_state) {
2964 case DWC3_LINK_STATE_U1:
2965 case DWC3_LINK_STATE_U2:
2966 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2967 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2968 | DWC3_DCTL_ACCEPTU2ENA
2969 | DWC3_DCTL_INITU1ENA
2970 | DWC3_DCTL_ACCEPTU1ENA);
2971
2972 if (!dwc->u1u2)
2973 dwc->u1u2 = reg & u1u2;
2974
2975 reg &= ~u1u2;
2976
2977 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2978 break;
2979 default:
2980 /* do nothing */
2981 break;
2982 }
2983 }
2984 }
2985
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002986 switch (next) {
2987 case DWC3_LINK_STATE_U1:
2988 if (dwc->speed == USB_SPEED_SUPER)
2989 dwc3_suspend_gadget(dwc);
2990 break;
2991 case DWC3_LINK_STATE_U2:
2992 case DWC3_LINK_STATE_U3:
2993 dwc3_suspend_gadget(dwc);
2994 break;
2995 case DWC3_LINK_STATE_RESUME:
2996 dwc3_resume_gadget(dwc);
2997 break;
2998 default:
2999 /* do nothing */
3000 break;
3001 }
3002
Felipe Balbie57ebc12014-04-22 13:20:12 -05003003 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03003004}
3005
Baolin Wang72704f82016-05-16 16:43:53 +08003006static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
3007 unsigned int evtinfo)
3008{
3009 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
3010
3011 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
3012 dwc3_suspend_gadget(dwc);
3013
3014 dwc->link_state = next;
3015}
3016
Felipe Balbie1dadd32014-02-25 14:47:54 -06003017static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
3018 unsigned int evtinfo)
3019{
3020 unsigned int is_ss = evtinfo & BIT(4);
3021
Felipe Balbibfad65e2017-04-19 14:59:27 +03003022 /*
Felipe Balbie1dadd32014-02-25 14:47:54 -06003023 * WORKAROUND: DWC3 revison 2.20a with hibernation support
3024 * have a known issue which can cause USB CV TD.9.23 to fail
3025 * randomly.
3026 *
3027 * Because of this issue, core could generate bogus hibernation
3028 * events which SW needs to ignore.
3029 *
3030 * Refers to:
3031 *
3032 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
3033 * Device Fallback from SuperSpeed
3034 */
3035 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
3036 return;
3037
3038 /* enter hibernation here */
3039}
3040
Felipe Balbi72246da2011-08-19 18:10:58 +03003041static void dwc3_gadget_interrupt(struct dwc3 *dwc,
3042 const struct dwc3_event_devt *event)
3043{
3044 switch (event->type) {
3045 case DWC3_DEVICE_EVENT_DISCONNECT:
3046 dwc3_gadget_disconnect_interrupt(dwc);
3047 break;
3048 case DWC3_DEVICE_EVENT_RESET:
3049 dwc3_gadget_reset_interrupt(dwc);
3050 break;
3051 case DWC3_DEVICE_EVENT_CONNECT_DONE:
3052 dwc3_gadget_conndone_interrupt(dwc);
3053 break;
3054 case DWC3_DEVICE_EVENT_WAKEUP:
3055 dwc3_gadget_wakeup_interrupt(dwc);
3056 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06003057 case DWC3_DEVICE_EVENT_HIBER_REQ:
3058 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
3059 "unexpected hibernation event\n"))
3060 break;
3061
3062 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
3063 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03003064 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
3065 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
3066 break;
3067 case DWC3_DEVICE_EVENT_EOPF:
Baolin Wang72704f82016-05-16 16:43:53 +08003068 /* It changed to be suspend event for version 2.30a and above */
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02003069 if (dwc->revision >= DWC3_REVISION_230A) {
Baolin Wang72704f82016-05-16 16:43:53 +08003070 /*
3071 * Ignore suspend event until the gadget enters into
3072 * USB_STATE_CONFIGURED state.
3073 */
3074 if (dwc->gadget.state >= USB_STATE_CONFIGURED)
3075 dwc3_gadget_suspend_interrupt(dwc,
3076 event->event_info);
3077 }
Felipe Balbi72246da2011-08-19 18:10:58 +03003078 break;
3079 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi72246da2011-08-19 18:10:58 +03003080 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi72246da2011-08-19 18:10:58 +03003081 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi72246da2011-08-19 18:10:58 +03003082 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi72246da2011-08-19 18:10:58 +03003083 break;
3084 default:
Felipe Balbie9f2aa82015-01-27 13:49:28 -06003085 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03003086 }
3087}
3088
3089static void dwc3_process_event_entry(struct dwc3 *dwc,
3090 const union dwc3_event *event)
3091{
Felipe Balbi43c96be2016-09-26 13:23:34 +03003092 trace_dwc3_event(event->raw, dwc);
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05003093
Felipe Balbidfc5e802017-04-26 13:44:51 +03003094 if (!event->type.is_devspec)
3095 dwc3_endpoint_interrupt(dwc, &event->depevt);
3096 else if (event->type.type == DWC3_EVENT_TYPE_DEV)
Felipe Balbi72246da2011-08-19 18:10:58 +03003097 dwc3_gadget_interrupt(dwc, &event->devt);
Felipe Balbidfc5e802017-04-26 13:44:51 +03003098 else
Felipe Balbi72246da2011-08-19 18:10:58 +03003099 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
Felipe Balbi72246da2011-08-19 18:10:58 +03003100}
3101
Felipe Balbidea520a2016-03-30 09:39:34 +03003102static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbif42f2442013-06-12 21:25:08 +03003103{
Felipe Balbidea520a2016-03-30 09:39:34 +03003104 struct dwc3 *dwc = evt->dwc;
Felipe Balbif42f2442013-06-12 21:25:08 +03003105 irqreturn_t ret = IRQ_NONE;
3106 int left;
3107 u32 reg;
3108
Felipe Balbif42f2442013-06-12 21:25:08 +03003109 left = evt->count;
3110
3111 if (!(evt->flags & DWC3_EVENT_PENDING))
3112 return IRQ_NONE;
3113
3114 while (left > 0) {
3115 union dwc3_event event;
3116
John Younebbb2d52016-11-15 13:07:02 +02003117 event.raw = *(u32 *) (evt->cache + evt->lpos);
Felipe Balbif42f2442013-06-12 21:25:08 +03003118
3119 dwc3_process_event_entry(dwc, &event);
3120
3121 /*
3122 * FIXME we wrap around correctly to the next entry as
3123 * almost all entries are 4 bytes in size. There is one
3124 * entry which has 12 bytes which is a regular entry
3125 * followed by 8 bytes data. ATM I don't know how
3126 * things are organized if we get next to the a
3127 * boundary so I worry about that once we try to handle
3128 * that.
3129 */
Felipe Balbicaefe6c2016-11-15 13:05:23 +02003130 evt->lpos = (evt->lpos + 4) % evt->length;
Felipe Balbif42f2442013-06-12 21:25:08 +03003131 left -= 4;
Felipe Balbif42f2442013-06-12 21:25:08 +03003132 }
3133
3134 evt->count = 0;
3135 evt->flags &= ~DWC3_EVENT_PENDING;
3136 ret = IRQ_HANDLED;
3137
3138 /* Unmask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003139 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbif42f2442013-06-12 21:25:08 +03003140 reg &= ~DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003141 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbif42f2442013-06-12 21:25:08 +03003142
John Youncf40b862016-11-14 12:32:43 -08003143 if (dwc->imod_interval) {
3144 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
3145 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
3146 }
3147
Felipe Balbif42f2442013-06-12 21:25:08 +03003148 return ret;
3149}
3150
Felipe Balbidea520a2016-03-30 09:39:34 +03003151static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
Felipe Balbib15a7622011-06-30 16:57:15 +03003152{
Felipe Balbidea520a2016-03-30 09:39:34 +03003153 struct dwc3_event_buffer *evt = _evt;
3154 struct dwc3 *dwc = evt->dwc;
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05003155 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03003156 irqreturn_t ret = IRQ_NONE;
Felipe Balbib15a7622011-06-30 16:57:15 +03003157
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05003158 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbidea520a2016-03-30 09:39:34 +03003159 ret = dwc3_process_event_buf(evt);
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05003160 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03003161
3162 return ret;
3163}
3164
Felipe Balbidea520a2016-03-30 09:39:34 +03003165static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03003166{
Felipe Balbidea520a2016-03-30 09:39:34 +03003167 struct dwc3 *dwc = evt->dwc;
John Younebbb2d52016-11-15 13:07:02 +02003168 u32 amount;
Felipe Balbi72246da2011-08-19 18:10:58 +03003169 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03003170 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03003171
Felipe Balbifc8bb912016-05-16 13:14:48 +03003172 if (pm_runtime_suspended(dwc->dev)) {
3173 pm_runtime_get(dwc->dev);
3174 disable_irq_nosync(dwc->irq_gadget);
3175 dwc->pending_events = true;
3176 return IRQ_HANDLED;
3177 }
3178
Thinh Nguyend325a1d2017-05-11 17:26:47 -07003179 /*
3180 * With PCIe legacy interrupt, test shows that top-half irq handler can
3181 * be called again after HW interrupt deassertion. Check if bottom-half
3182 * irq event handler completes before caching new event to prevent
3183 * losing events.
3184 */
3185 if (evt->flags & DWC3_EVENT_PENDING)
3186 return IRQ_HANDLED;
3187
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003188 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
Felipe Balbi72246da2011-08-19 18:10:58 +03003189 count &= DWC3_GEVNTCOUNT_MASK;
3190 if (!count)
3191 return IRQ_NONE;
3192
Felipe Balbib15a7622011-06-30 16:57:15 +03003193 evt->count = count;
3194 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03003195
Felipe Balbie8adfc32013-06-12 21:11:14 +03003196 /* Mask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003197 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbie8adfc32013-06-12 21:11:14 +03003198 reg |= DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003199 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbie8adfc32013-06-12 21:11:14 +03003200
John Younebbb2d52016-11-15 13:07:02 +02003201 amount = min(count, evt->length - evt->lpos);
3202 memcpy(evt->cache + evt->lpos, evt->buf + evt->lpos, amount);
3203
3204 if (amount < count)
3205 memcpy(evt->cache, evt->buf, count - amount);
3206
John Youn65aca322016-11-15 13:08:59 +02003207 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), count);
3208
Felipe Balbib15a7622011-06-30 16:57:15 +03003209 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03003210}
3211
Felipe Balbidea520a2016-03-30 09:39:34 +03003212static irqreturn_t dwc3_interrupt(int irq, void *_evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03003213{
Felipe Balbidea520a2016-03-30 09:39:34 +03003214 struct dwc3_event_buffer *evt = _evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03003215
Felipe Balbidea520a2016-03-30 09:39:34 +03003216 return dwc3_check_event_buf(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +03003217}
3218
Felipe Balbi6db38122016-10-03 11:27:01 +03003219static int dwc3_gadget_get_irq(struct dwc3 *dwc)
3220{
3221 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
3222 int irq;
3223
3224 irq = platform_get_irq_byname(dwc3_pdev, "peripheral");
3225 if (irq > 0)
3226 goto out;
3227
3228 if (irq == -EPROBE_DEFER)
3229 goto out;
3230
3231 irq = platform_get_irq_byname(dwc3_pdev, "dwc_usb3");
3232 if (irq > 0)
3233 goto out;
3234
3235 if (irq == -EPROBE_DEFER)
3236 goto out;
3237
3238 irq = platform_get_irq(dwc3_pdev, 0);
3239 if (irq > 0)
3240 goto out;
3241
3242 if (irq != -EPROBE_DEFER)
3243 dev_err(dwc->dev, "missing peripheral IRQ\n");
3244
3245 if (!irq)
3246 irq = -EINVAL;
3247
3248out:
3249 return irq;
3250}
3251
Felipe Balbi72246da2011-08-19 18:10:58 +03003252/**
Felipe Balbibfad65e2017-04-19 14:59:27 +03003253 * dwc3_gadget_init - initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08003254 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03003255 *
3256 * Returns 0 on success otherwise negative errno.
3257 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05003258int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03003259{
Felipe Balbi6db38122016-10-03 11:27:01 +03003260 int ret;
3261 int irq;
Roger Quadros9522def2016-06-10 14:48:38 +03003262
Felipe Balbi6db38122016-10-03 11:27:01 +03003263 irq = dwc3_gadget_get_irq(dwc);
3264 if (irq < 0) {
3265 ret = irq;
3266 goto err0;
Roger Quadros9522def2016-06-10 14:48:38 +03003267 }
3268
3269 dwc->irq_gadget = irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03003270
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303271 dwc->ep0_trb = dma_alloc_coherent(dwc->sysdev,
3272 sizeof(*dwc->ep0_trb) * 2,
3273 &dwc->ep0_trb_addr, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03003274 if (!dwc->ep0_trb) {
3275 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
3276 ret = -ENOMEM;
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003277 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03003278 }
3279
Felipe Balbi4199c5f2017-04-07 14:09:13 +03003280 dwc->setup_buf = kzalloc(DWC3_EP0_SETUP_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03003281 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03003282 ret = -ENOMEM;
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003283 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03003284 }
3285
Felipe Balbi905dc042017-01-05 14:46:52 +02003286 dwc->bounce = dma_alloc_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE,
3287 &dwc->bounce_addr, GFP_KERNEL);
3288 if (!dwc->bounce) {
3289 ret = -ENOMEM;
Felipe Balbid6e5a542017-04-07 16:34:38 +03003290 goto err2;
Felipe Balbi905dc042017-01-05 14:46:52 +02003291 }
3292
Baolin Wangbb014732016-10-14 17:11:33 +08003293 init_completion(&dwc->ep0_in_setup);
3294
Felipe Balbi72246da2011-08-19 18:10:58 +03003295 dwc->gadget.ops = &dwc3_gadget_ops;
Felipe Balbi72246da2011-08-19 18:10:58 +03003296 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02003297 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03003298 dwc->gadget.name = "dwc3-gadget";
Jianqiang Tang6a4290c2016-01-20 14:09:39 +08003299 dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
Felipe Balbi72246da2011-08-19 18:10:58 +03003300
3301 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003302 * FIXME We might be setting max_speed to <SUPER, however versions
3303 * <2.20a of dwc3 have an issue with metastability (documented
3304 * elsewhere in this driver) which tells us we can't set max speed to
3305 * anything lower than SUPER.
3306 *
3307 * Because gadget.max_speed is only used by composite.c and function
3308 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
3309 * to happen so we avoid sending SuperSpeed Capability descriptor
3310 * together with our BOS descriptor as that could confuse host into
3311 * thinking we can handle super speed.
3312 *
3313 * Note that, in fact, we won't even support GetBOS requests when speed
3314 * is less than super speed because we don't have means, yet, to tell
3315 * composite.c that we are USB 2.0 + LPM ECN.
3316 */
Roger Quadros42bf02e2017-10-31 15:11:55 +02003317 if (dwc->revision < DWC3_REVISION_220A &&
3318 !dwc->dis_metastability_quirk)
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02003319 dev_info(dwc->dev, "changing max_speed on rev %08x\n",
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003320 dwc->revision);
3321
3322 dwc->gadget.max_speed = dwc->maximum_speed;
3323
3324 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03003325 * REVISIT: Here we should clear all pending IRQs to be
3326 * sure we're starting from a well known location.
3327 */
3328
Bryan O'Donoghuef3bcfc72017-01-31 20:58:11 +00003329 ret = dwc3_gadget_init_endpoints(dwc, dwc->num_eps);
Felipe Balbi72246da2011-08-19 18:10:58 +03003330 if (ret)
Felipe Balbid6e5a542017-04-07 16:34:38 +03003331 goto err3;
Felipe Balbi72246da2011-08-19 18:10:58 +03003332
Felipe Balbi72246da2011-08-19 18:10:58 +03003333 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
3334 if (ret) {
3335 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbid6e5a542017-04-07 16:34:38 +03003336 goto err4;
Felipe Balbi72246da2011-08-19 18:10:58 +03003337 }
3338
Roger Quadros169e3b62019-01-10 17:04:28 +02003339 dwc3_gadget_set_speed(&dwc->gadget, dwc->maximum_speed);
3340
Felipe Balbi72246da2011-08-19 18:10:58 +03003341 return 0;
Felipe Balbi4199c5f2017-04-07 14:09:13 +03003342
3343err4:
Felipe Balbid6e5a542017-04-07 16:34:38 +03003344 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03003345
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003346err3:
Felipe Balbid6e5a542017-04-07 16:34:38 +03003347 dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
3348 dwc->bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003349
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003350err2:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003351 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003352
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003353err1:
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303354 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003355 dwc->ep0_trb, dwc->ep0_trb_addr);
3356
Felipe Balbi72246da2011-08-19 18:10:58 +03003357err0:
3358 return ret;
3359}
3360
Felipe Balbi7415f172012-04-30 14:56:33 +03003361/* -------------------------------------------------------------------------- */
3362
Felipe Balbi72246da2011-08-19 18:10:58 +03003363void dwc3_gadget_exit(struct dwc3 *dwc)
3364{
Felipe Balbi72246da2011-08-19 18:10:58 +03003365 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03003366 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi905dc042017-01-05 14:46:52 +02003367 dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
Felipe Balbid6e5a542017-04-07 16:34:38 +03003368 dwc->bounce_addr);
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003369 kfree(dwc->setup_buf);
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303370 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbid6e5a542017-04-07 16:34:38 +03003371 dwc->ep0_trb, dwc->ep0_trb_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03003372}
Felipe Balbi7415f172012-04-30 14:56:33 +03003373
Felipe Balbi0b0231a2014-10-07 10:19:23 -05003374int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03003375{
Roger Quadros9772b472016-04-12 11:33:29 +03003376 if (!dwc->gadget_driver)
3377 return 0;
3378
Roger Quadros1551e352017-02-15 14:16:26 +02003379 dwc3_gadget_run_stop(dwc, false, false);
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003380 dwc3_disconnect_gadget(dwc);
3381 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003382
Bo He01c10882019-01-14 09:48:32 +02003383 synchronize_irq(dwc->irq_gadget);
3384
Felipe Balbi7415f172012-04-30 14:56:33 +03003385 return 0;
3386}
3387
3388int dwc3_gadget_resume(struct dwc3 *dwc)
3389{
Felipe Balbi7415f172012-04-30 14:56:33 +03003390 int ret;
3391
Roger Quadros9772b472016-04-12 11:33:29 +03003392 if (!dwc->gadget_driver)
3393 return 0;
3394
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003395 ret = __dwc3_gadget_start(dwc);
3396 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003397 goto err0;
3398
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003399 ret = dwc3_gadget_run_stop(dwc, true, false);
3400 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003401 goto err1;
3402
Felipe Balbi7415f172012-04-30 14:56:33 +03003403 return 0;
3404
3405err1:
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003406 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003407
3408err0:
3409 return ret;
3410}
Felipe Balbifc8bb912016-05-16 13:14:48 +03003411
3412void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3413{
3414 if (dwc->pending_events) {
3415 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3416 dwc->pending_events = false;
3417 enable_irq(dwc->irq_gadget);
3418 }
3419}