blob: 71d01b29e7b51def29180e8ce1a0841cf89df4cf [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
Felipe Balbi80977dc2014-08-19 16:37:22 -050033#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030034#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020038/**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48{
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69}
70
Felipe Balbi8598bde2012-01-02 18:55:57 +020071/**
Paul Zimmerman911f1f82012-04-27 13:35:15 +030072 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79{
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85}
86
87/**
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080093 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020094 */
95int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080097 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020098 u32 reg;
99
Paul Zimmerman802fde92012-04-27 13:10:52 +0300100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
Felipe Balbi8598bde2012-01-02 18:55:57 +0200117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
Paul Zimmerman802fde92012-04-27 13:10:52 +0300124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
Felipe Balbi8598bde2012-01-02 18:55:57 +0200131 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300132 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
Felipe Balbi8598bde2012-01-02 18:55:57 +0200136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800139 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200140 }
141
Felipe Balbi73815282015-01-27 13:48:14 -0600142 dwc3_trace(trace_dwc3_gadget,
143 "link state change request timed out");
Felipe Balbi8598bde2012-01-02 18:55:57 +0200144
145 return -ETIMEDOUT;
146}
147
John Youndca01192016-05-19 17:26:05 -0700148/**
149 * dwc3_ep_inc_trb() - Increment a TRB index.
150 * @index - Pointer to the TRB index to increment.
151 *
152 * The index should never point to the link TRB. After incrementing,
153 * if it is point to the link TRB, wrap around to the beginning. The
154 * link TRB is always at the last TRB entry.
155 */
156static void dwc3_ep_inc_trb(u8 *index)
157{
158 (*index)++;
159 if (*index == (DWC3_TRB_NUM - 1))
160 *index = 0;
161}
162
Felipe Balbief966b92016-04-05 13:09:51 +0300163static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200164{
John Youndca01192016-05-19 17:26:05 -0700165 dwc3_ep_inc_trb(&dep->trb_enqueue);
Felipe Balbief966b92016-04-05 13:09:51 +0300166}
Felipe Balbi457e84b2012-01-18 18:04:09 +0200167
Felipe Balbief966b92016-04-05 13:09:51 +0300168static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
169{
John Youndca01192016-05-19 17:26:05 -0700170 dwc3_ep_inc_trb(&dep->trb_dequeue);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200171}
172
Felipe Balbi72246da2011-08-19 18:10:58 +0300173void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
174 int status)
175{
176 struct dwc3 *dwc = dep->dwc;
177
Felipe Balbi737f1ae2016-08-11 12:24:27 +0300178 req->started = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300179 list_del(&req->list);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200180 req->trb = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300181
182 if (req->request.status == -EINPROGRESS)
183 req->request.status = status;
184
Pratyush Anand0416e492012-08-10 13:42:16 +0530185 if (dwc->ep0_bounced && dep->number == 0)
186 dwc->ep0_bounced = false;
187 else
188 usb_gadget_unmap_request(&dwc->gadget, &req->request,
189 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300190
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500191 trace_dwc3_gadget_giveback(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300192
193 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200194 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300195 spin_lock(&dwc->lock);
Felipe Balbifc8bb912016-05-16 13:14:48 +0300196
197 if (dep->number > 1)
198 pm_runtime_put(dwc->dev);
Felipe Balbi72246da2011-08-19 18:10:58 +0300199}
200
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500201int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300202{
203 u32 timeout = 500;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300204 int status = 0;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300205 int ret = 0;
Felipe Balbib09bb642012-04-24 16:19:11 +0300206 u32 reg;
207
208 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
209 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
210
211 do {
212 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
213 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi71f7e702016-05-23 14:16:19 +0300214 status = DWC3_DGCMD_STATUS(reg);
215 if (status)
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300216 ret = -EINVAL;
217 break;
Felipe Balbib09bb642012-04-24 16:19:11 +0300218 }
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300219 } while (timeout--);
220
221 if (!timeout) {
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300222 ret = -ETIMEDOUT;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300223 status = -ETIMEDOUT;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300224 }
225
Felipe Balbi71f7e702016-05-23 14:16:19 +0300226 trace_dwc3_gadget_generic_cmd(cmd, param, status);
227
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300228 return ret;
Felipe Balbib09bb642012-04-24 16:19:11 +0300229}
230
Felipe Balbic36d8e92016-04-04 12:46:33 +0300231static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
232
Felipe Balbi2cd47182016-04-12 16:42:43 +0300233int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
234 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi72246da2011-08-19 18:10:58 +0300235{
Felipe Balbi8897a762016-09-22 10:56:08 +0300236 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Felipe Balbi2cd47182016-04-12 16:42:43 +0300237 struct dwc3 *dwc = dep->dwc;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200238 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +0300239 u32 reg;
240
Felipe Balbi0933df12016-05-23 14:02:33 +0300241 int cmd_status = 0;
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300242 int susphy = false;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300243 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300244
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300245 /*
246 * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if
247 * we're issuing an endpoint command, we must check if
248 * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it.
249 *
250 * We will also set SUSPHY bit to what it was before returning as stated
251 * by the same section on Synopsys databook.
252 */
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300253 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
254 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
255 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
256 susphy = true;
257 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
258 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
259 }
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300260 }
261
Felipe Balbi59999142016-09-22 12:25:28 +0300262 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
Felipe Balbic36d8e92016-04-04 12:46:33 +0300263 int needs_wakeup;
264
265 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
266 dwc->link_state == DWC3_LINK_STATE_U2 ||
267 dwc->link_state == DWC3_LINK_STATE_U3);
268
269 if (unlikely(needs_wakeup)) {
270 ret = __dwc3_gadget_wakeup(dwc);
271 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
272 ret);
273 }
274 }
275
Felipe Balbi2eb88012016-04-12 16:53:39 +0300276 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
277 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
278 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300279
Felipe Balbi8897a762016-09-22 10:56:08 +0300280 /*
281 * Synopsys Databook 2.60a states in section 6.3.2.5.6 of that if we're
282 * not relying on XferNotReady, we can make use of a special "No
283 * Response Update Transfer" command where we should clear both CmdAct
284 * and CmdIOC bits.
285 *
286 * With this, we don't need to wait for command completion and can
287 * straight away issue further commands to the endpoint.
288 *
289 * NOTICE: We're making an assumption that control endpoints will never
290 * make use of Update Transfer command. This is a safe assumption
291 * because we can never have more than one request at a time with
292 * Control Endpoints. If anybody changes that assumption, this chunk
293 * needs to be updated accordingly.
294 */
295 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_UPDATETRANSFER &&
296 !usb_endpoint_xfer_isoc(desc))
297 cmd &= ~(DWC3_DEPCMD_CMDIOC | DWC3_DEPCMD_CMDACT);
298 else
299 cmd |= DWC3_DEPCMD_CMDACT;
300
301 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd);
Felipe Balbi72246da2011-08-19 18:10:58 +0300302 do {
Felipe Balbi2eb88012016-04-12 16:53:39 +0300303 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
Felipe Balbi72246da2011-08-19 18:10:58 +0300304 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi0933df12016-05-23 14:02:33 +0300305 cmd_status = DWC3_DEPCMD_STATUS(reg);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000306
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000307 switch (cmd_status) {
308 case 0:
309 ret = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300310 break;
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000311 case DEPEVT_TRANSFER_NO_RESOURCE:
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000312 ret = -EINVAL;
313 break;
314 case DEPEVT_TRANSFER_BUS_EXPIRY:
315 /*
316 * SW issues START TRANSFER command to
317 * isochronous ep with future frame interval. If
318 * future interval time has already passed when
319 * core receives the command, it will respond
320 * with an error status of 'Bus Expiry'.
321 *
322 * Instead of always returning -EINVAL, let's
323 * give a hint to the gadget driver that this is
324 * the case by returning -EAGAIN.
325 */
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000326 ret = -EAGAIN;
327 break;
328 default:
329 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
330 }
331
Felipe Balbic0ca3242016-04-04 09:11:51 +0300332 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300333 }
Felipe Balbif6bb2252016-05-23 13:53:34 +0300334 } while (--timeout);
Felipe Balbi72246da2011-08-19 18:10:58 +0300335
Felipe Balbif6bb2252016-05-23 13:53:34 +0300336 if (timeout == 0) {
Felipe Balbif6bb2252016-05-23 13:53:34 +0300337 ret = -ETIMEDOUT;
Felipe Balbi0933df12016-05-23 14:02:33 +0300338 cmd_status = -ETIMEDOUT;
Felipe Balbif6bb2252016-05-23 13:53:34 +0300339 }
Felipe Balbic0ca3242016-04-04 09:11:51 +0300340
Felipe Balbi0933df12016-05-23 14:02:33 +0300341 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
342
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300343 if (unlikely(susphy)) {
344 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
345 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
346 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
347 }
348
Felipe Balbic0ca3242016-04-04 09:11:51 +0300349 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300350}
351
John Youn50c763f2016-05-31 17:49:56 -0700352static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
353{
354 struct dwc3 *dwc = dep->dwc;
355 struct dwc3_gadget_ep_cmd_params params;
356 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
357
358 /*
359 * As of core revision 2.60a the recommended programming model
360 * is to set the ClearPendIN bit when issuing a Clear Stall EP
361 * command for IN endpoints. This is to prevent an issue where
362 * some (non-compliant) hosts may not send ACK TPs for pending
363 * IN transfers due to a mishandled error condition. Synopsys
364 * STAR 9000614252.
365 */
Lu Baolu5e6c88d2016-09-09 12:51:27 +0800366 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A) &&
367 (dwc->gadget.speed >= USB_SPEED_SUPER))
John Youn50c763f2016-05-31 17:49:56 -0700368 cmd |= DWC3_DEPCMD_CLEARPENDIN;
369
370 memset(&params, 0, sizeof(params));
371
Felipe Balbi2cd47182016-04-12 16:42:43 +0300372 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Youn50c763f2016-05-31 17:49:56 -0700373}
374
Felipe Balbi72246da2011-08-19 18:10:58 +0300375static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200376 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300377{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300378 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300379
380 return dep->trb_pool_dma + offset;
381}
382
383static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
384{
385 struct dwc3 *dwc = dep->dwc;
386
387 if (dep->trb_pool)
388 return 0;
389
Felipe Balbi72246da2011-08-19 18:10:58 +0300390 dep->trb_pool = dma_alloc_coherent(dwc->dev,
391 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
392 &dep->trb_pool_dma, GFP_KERNEL);
393 if (!dep->trb_pool) {
394 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
395 dep->name);
396 return -ENOMEM;
397 }
398
399 return 0;
400}
401
402static void dwc3_free_trb_pool(struct dwc3_ep *dep)
403{
404 struct dwc3 *dwc = dep->dwc;
405
406 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
407 dep->trb_pool, dep->trb_pool_dma);
408
409 dep->trb_pool = NULL;
410 dep->trb_pool_dma = 0;
411}
412
John Younc4509602016-02-16 20:10:53 -0800413static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);
414
415/**
416 * dwc3_gadget_start_config - Configure EP resources
417 * @dwc: pointer to our controller context structure
418 * @dep: endpoint that is being enabled
419 *
420 * The assignment of transfer resources cannot perfectly follow the
421 * data book due to the fact that the controller driver does not have
422 * all knowledge of the configuration in advance. It is given this
423 * information piecemeal by the composite gadget framework after every
424 * SET_CONFIGURATION and SET_INTERFACE. Trying to follow the databook
425 * programming model in this scenario can cause errors. For two
426 * reasons:
427 *
428 * 1) The databook says to do DEPSTARTCFG for every SET_CONFIGURATION
429 * and SET_INTERFACE (8.1.5). This is incorrect in the scenario of
430 * multiple interfaces.
431 *
432 * 2) The databook does not mention doing more DEPXFERCFG for new
433 * endpoint on alt setting (8.1.6).
434 *
435 * The following simplified method is used instead:
436 *
437 * All hardware endpoints can be assigned a transfer resource and this
438 * setting will stay persistent until either a core reset or
439 * hibernation. So whenever we do a DEPSTARTCFG(0) we can go ahead and
440 * do DEPXFERCFG for every hardware endpoint as well. We are
441 * guaranteed that there are as many transfer resources as endpoints.
442 *
443 * This function is called for each endpoint when it is being enabled
444 * but is triggered only when called for EP0-out, which always happens
445 * first, and which should only happen in one of the above conditions.
446 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300447static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
448{
449 struct dwc3_gadget_ep_cmd_params params;
450 u32 cmd;
John Younc4509602016-02-16 20:10:53 -0800451 int i;
452 int ret;
453
454 if (dep->number)
455 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300456
457 memset(&params, 0x00, sizeof(params));
John Younc4509602016-02-16 20:10:53 -0800458 cmd = DWC3_DEPCMD_DEPSTARTCFG;
Felipe Balbi72246da2011-08-19 18:10:58 +0300459
Felipe Balbi2cd47182016-04-12 16:42:43 +0300460 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Younc4509602016-02-16 20:10:53 -0800461 if (ret)
462 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300463
John Younc4509602016-02-16 20:10:53 -0800464 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
465 struct dwc3_ep *dep = dwc->eps[i];
466
467 if (!dep)
468 continue;
469
470 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
471 if (ret)
472 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300473 }
474
475 return 0;
476}
477
478static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200479 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300480 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300481 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300482{
483 struct dwc3_gadget_ep_cmd_params params;
484
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300485 if (dev_WARN_ONCE(dwc->dev, modify && restore,
486 "Can't modify and restore\n"))
487 return -EINVAL;
488
Felipe Balbi72246da2011-08-19 18:10:58 +0300489 memset(&params, 0x00, sizeof(params));
490
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300491 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900492 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
493
494 /* Burst size is only needed in SuperSpeed mode */
John Younee5cd412016-02-05 17:08:45 -0800495 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
Felipe Balbi676e3492016-04-26 10:49:07 +0300496 u32 burst = dep->endpoint.maxburst;
Felipe Balbi676e3492016-04-26 10:49:07 +0300497 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
Chanho Parkd2e9a132012-08-31 16:54:07 +0900498 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300499
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300500 if (modify) {
501 params.param0 |= DWC3_DEPCFG_ACTION_MODIFY;
502 } else if (restore) {
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600503 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
504 params.param2 |= dep->saved_state;
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300505 } else {
506 params.param0 |= DWC3_DEPCFG_ACTION_INIT;
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600507 }
508
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300509 if (usb_endpoint_xfer_control(desc))
510 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
Felipe Balbi13fa2e62016-05-30 13:40:00 +0300511
512 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
513 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300514
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200515 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300516 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
517 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300518 dep->stream_capable = true;
519 }
520
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500521 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300522 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300523
524 /*
525 * We are doing 1:1 mapping for endpoints, meaning
526 * Physical Endpoints 2 maps to Logical Endpoint 2 and
527 * so on. We consider the direction bit as part of the physical
528 * endpoint number. So USB endpoint 0x81 is 0x03.
529 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300530 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300531
532 /*
533 * We must use the lower 16 TX FIFOs even though
534 * HW might have more
535 */
536 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300537 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300538
539 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300540 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300541 dep->interval = 1 << (desc->bInterval - 1);
542 }
543
Felipe Balbi2cd47182016-04-12 16:42:43 +0300544 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300545}
546
547static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
548{
549 struct dwc3_gadget_ep_cmd_params params;
550
551 memset(&params, 0x00, sizeof(params));
552
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300553 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300554
Felipe Balbi2cd47182016-04-12 16:42:43 +0300555 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
556 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300557}
558
559/**
560 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
561 * @dep: endpoint to be initialized
562 * @desc: USB Endpoint Descriptor
563 *
564 * Caller should take care of locking
565 */
566static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200567 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300568 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300569 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300570{
571 struct dwc3 *dwc = dep->dwc;
572 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300573 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300574
Felipe Balbi73815282015-01-27 13:48:14 -0600575 dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
Felipe Balbiff62d6b2013-07-12 19:09:39 +0300576
Felipe Balbi72246da2011-08-19 18:10:58 +0300577 if (!(dep->flags & DWC3_EP_ENABLED)) {
578 ret = dwc3_gadget_start_config(dwc, dep);
579 if (ret)
580 return ret;
581 }
582
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300583 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, modify,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600584 restore);
Felipe Balbi72246da2011-08-19 18:10:58 +0300585 if (ret)
586 return ret;
587
588 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200589 struct dwc3_trb *trb_st_hw;
590 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300591
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200592 dep->endpoint.desc = desc;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200593 dep->comp_desc = comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300594 dep->type = usb_endpoint_type(desc);
595 dep->flags |= DWC3_EP_ENABLED;
596
597 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
598 reg |= DWC3_DALEPENA_EP(dep->number);
599 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
600
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300601 if (usb_endpoint_xfer_control(desc))
Felipe Balbi7ab373a2016-05-23 11:27:26 +0300602 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300603
John Youn0d257442016-05-19 17:26:08 -0700604 /* Initialize the TRB ring */
605 dep->trb_dequeue = 0;
606 dep->trb_enqueue = 0;
607 memset(dep->trb_pool, 0,
608 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
609
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300610 /* Link TRB. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300611 trb_st_hw = &dep->trb_pool[0];
612
Felipe Balbif6bafc62012-02-06 11:04:53 +0200613 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbif6bafc62012-02-06 11:04:53 +0200614 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
615 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
616 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
617 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300618 }
619
Felipe Balbia97ea992016-09-29 16:28:56 +0300620 /*
621 * Issue StartTransfer here with no-op TRB so we can always rely on No
622 * Response Update Transfer command.
623 */
624 if (usb_endpoint_xfer_bulk(desc)) {
625 struct dwc3_gadget_ep_cmd_params params;
626 struct dwc3_trb *trb;
627 dma_addr_t trb_dma;
628 u32 cmd;
629
630 memset(&params, 0, sizeof(params));
631 trb = &dep->trb_pool[0];
632 trb_dma = dwc3_trb_dma_offset(dep, trb);
633
634 params.param0 = upper_32_bits(trb_dma);
635 params.param1 = lower_32_bits(trb_dma);
636
637 cmd = DWC3_DEPCMD_STARTTRANSFER;
638
639 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
640 if (ret < 0)
641 return ret;
642
643 dep->flags |= DWC3_EP_BUSY;
644
645 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
646 WARN_ON_ONCE(!dep->resource_index);
647 }
648
Felipe Balbi72246da2011-08-19 18:10:58 +0300649 return 0;
650}
651
Paul Zimmermanb992e682012-04-27 14:17:35 +0300652static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200653static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300654{
655 struct dwc3_request *req;
656
Felipe Balbi0e146022016-06-21 10:32:02 +0300657 dwc3_stop_active_transfer(dwc, dep->number, true);
Felipe Balbi69450c42016-05-30 13:37:02 +0300658
Felipe Balbi0e146022016-06-21 10:32:02 +0300659 /* - giveback all requests to gadget driver */
660 while (!list_empty(&dep->started_list)) {
661 req = next_request(&dep->started_list);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200662
Felipe Balbi0e146022016-06-21 10:32:02 +0300663 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbiea53b882012-02-17 12:10:04 +0200664 }
665
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200666 while (!list_empty(&dep->pending_list)) {
667 req = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300668
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200669 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300670 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300671}
672
673/**
674 * __dwc3_gadget_ep_disable - Disables a HW endpoint
675 * @dep: the endpoint to disable
676 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200677 * This function also removes requests which are currently processed ny the
678 * hardware and those which are not yet scheduled.
679 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300680 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300681static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
682{
683 struct dwc3 *dwc = dep->dwc;
684 u32 reg;
685
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500686 dwc3_trace(trace_dwc3_gadget, "Disabling %s", dep->name);
687
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200688 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300689
Felipe Balbi687ef982014-04-16 10:30:33 -0500690 /* make sure HW endpoint isn't stalled */
691 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500692 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500693
Felipe Balbi72246da2011-08-19 18:10:58 +0300694 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
695 reg &= ~DWC3_DALEPENA_EP(dep->number);
696 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
697
Felipe Balbi879631a2011-09-30 10:58:47 +0300698 dep->stream_capable = false;
Ido Shayevitzf9c56cd2012-02-08 13:56:48 +0200699 dep->endpoint.desc = NULL;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200700 dep->comp_desc = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300701 dep->type = 0;
Felipe Balbi879631a2011-09-30 10:58:47 +0300702 dep->flags = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300703
704 return 0;
705}
706
707/* -------------------------------------------------------------------------- */
708
709static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
710 const struct usb_endpoint_descriptor *desc)
711{
712 return -EINVAL;
713}
714
715static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
716{
717 return -EINVAL;
718}
719
720/* -------------------------------------------------------------------------- */
721
722static int dwc3_gadget_ep_enable(struct usb_ep *ep,
723 const struct usb_endpoint_descriptor *desc)
724{
725 struct dwc3_ep *dep;
726 struct dwc3 *dwc;
727 unsigned long flags;
728 int ret;
729
730 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
731 pr_debug("dwc3: invalid parameters\n");
732 return -EINVAL;
733 }
734
735 if (!desc->wMaxPacketSize) {
736 pr_debug("dwc3: missing wMaxPacketSize\n");
737 return -EINVAL;
738 }
739
740 dep = to_dwc3_ep(ep);
741 dwc = dep->dwc;
742
Felipe Balbi95ca9612015-12-10 13:08:20 -0600743 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
744 "%s is already enabled\n",
745 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300746 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300747
Felipe Balbi72246da2011-08-19 18:10:58 +0300748 spin_lock_irqsave(&dwc->lock, flags);
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600749 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +0300750 spin_unlock_irqrestore(&dwc->lock, flags);
751
752 return ret;
753}
754
755static int dwc3_gadget_ep_disable(struct usb_ep *ep)
756{
757 struct dwc3_ep *dep;
758 struct dwc3 *dwc;
759 unsigned long flags;
760 int ret;
761
762 if (!ep) {
763 pr_debug("dwc3: invalid parameters\n");
764 return -EINVAL;
765 }
766
767 dep = to_dwc3_ep(ep);
768 dwc = dep->dwc;
769
Felipe Balbi95ca9612015-12-10 13:08:20 -0600770 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
771 "%s is already disabled\n",
772 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300773 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300774
Felipe Balbi72246da2011-08-19 18:10:58 +0300775 spin_lock_irqsave(&dwc->lock, flags);
776 ret = __dwc3_gadget_ep_disable(dep);
777 spin_unlock_irqrestore(&dwc->lock, flags);
778
779 return ret;
780}
781
782static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
783 gfp_t gfp_flags)
784{
785 struct dwc3_request *req;
786 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300787
788 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900789 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300790 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300791
792 req->epnum = dep->number;
793 req->dep = dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300794
Felipe Balbi68d34c82016-05-30 13:34:58 +0300795 dep->allocated_requests++;
796
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500797 trace_dwc3_alloc_request(req);
798
Felipe Balbi72246da2011-08-19 18:10:58 +0300799 return &req->request;
800}
801
802static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
803 struct usb_request *request)
804{
805 struct dwc3_request *req = to_dwc3_request(request);
Felipe Balbi68d34c82016-05-30 13:34:58 +0300806 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300807
Felipe Balbi68d34c82016-05-30 13:34:58 +0300808 dep->allocated_requests--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500809 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300810 kfree(req);
811}
812
Felipe Balbi2c78c022016-08-12 13:13:10 +0300813static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep);
814
Felipe Balbic71fc372011-11-22 11:37:34 +0200815/**
816 * dwc3_prepare_one_trb - setup one TRB from one request
817 * @dep: endpoint for which this request is prepared
818 * @req: dwc3_request pointer
819 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200820static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
Felipe Balbieeb720f2011-11-28 12:46:59 +0200821 struct dwc3_request *req, dma_addr_t dma,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300822 unsigned length, unsigned chain, unsigned node)
Felipe Balbic71fc372011-11-22 11:37:34 +0200823{
Felipe Balbif6bafc62012-02-06 11:04:53 +0200824 struct dwc3_trb *trb;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300825 struct dwc3 *dwc = dep->dwc;
826 struct usb_gadget *gadget = &dwc->gadget;
827 enum usb_device_speed speed = gadget->speed;
Felipe Balbic71fc372011-11-22 11:37:34 +0200828
Felipe Balbi4faf7552016-04-05 13:14:31 +0300829 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbic71fc372011-11-22 11:37:34 +0200830
Felipe Balbieeb720f2011-11-28 12:46:59 +0200831 if (!req->trb) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200832 dwc3_gadget_move_started_request(req);
Felipe Balbif6bafc62012-02-06 11:04:53 +0200833 req->trb = trb;
834 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Felipe Balbia9c3ca52016-10-05 14:24:37 +0300835 dep->queued_requests++;
Felipe Balbieeb720f2011-11-28 12:46:59 +0200836 }
Felipe Balbic71fc372011-11-22 11:37:34 +0200837
Felipe Balbief966b92016-04-05 13:09:51 +0300838 dwc3_ep_inc_enq(dep);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530839
Felipe Balbif6bafc62012-02-06 11:04:53 +0200840 trb->size = DWC3_TRB_SIZE_LENGTH(length);
841 trb->bpl = lower_32_bits(dma);
842 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200843
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200844 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200845 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200846 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200847 break;
848
849 case USB_ENDPOINT_XFER_ISOC:
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300850 if (!node) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530851 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300852
853 if (speed == USB_SPEED_HIGH) {
854 struct usb_ep *ep = &dep->endpoint;
855 trb->size |= DWC3_TRB_SIZE_PCM1(ep->mult - 1);
856 }
857 } else {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530858 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300859 }
Felipe Balbica4d44e2016-03-10 13:53:27 +0200860
861 /* always enable Interrupt on Missed ISOC */
862 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
Felipe Balbic71fc372011-11-22 11:37:34 +0200863 break;
864
865 case USB_ENDPOINT_XFER_BULK:
866 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200867 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +0200868 break;
869 default:
870 /*
871 * This is only possible with faulty memory because we
872 * checked it already :)
873 */
874 BUG();
875 }
876
Felipe Balbica4d44e2016-03-10 13:53:27 +0200877 /* always enable Continue on Short Packet */
Felipe Balbic9508c82016-10-05 14:26:23 +0300878 if (usb_endpoint_dir_out(dep->endpoint.desc)) {
Felipe Balbi58f29032016-10-06 17:10:39 +0300879 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Felipe Balbif3af3652013-12-13 14:19:33 -0600880
Felipe Balbic9508c82016-10-05 14:26:23 +0300881 if (req->request.short_not_ok)
882 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
883 }
884
Felipe Balbi2c78c022016-08-12 13:13:10 +0300885 if ((!req->request.no_interrupt && !chain) ||
886 (dwc3_calc_trbs_left(dep) == 0))
Felipe Balbic9508c82016-10-05 14:26:23 +0300887 trb->ctrl |= DWC3_TRB_CTRL_IOC;
Felipe Balbica4d44e2016-03-10 13:53:27 +0200888
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530889 if (chain)
890 trb->ctrl |= DWC3_TRB_CTRL_CHN;
891
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200892 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbif6bafc62012-02-06 11:04:53 +0200893 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
894
895 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500896
897 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +0200898}
899
John Youn361572b2016-05-19 17:26:17 -0700900/**
901 * dwc3_ep_prev_trb() - Returns the previous TRB in the ring
902 * @dep: The endpoint with the TRB ring
903 * @index: The index of the current TRB in the ring
904 *
905 * Returns the TRB prior to the one pointed to by the index. If the
906 * index is 0, we will wrap backwards, skip the link TRB, and return
907 * the one just before that.
908 */
909static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
910{
Felipe Balbi45438a02016-08-11 12:26:59 +0300911 u8 tmp = index;
John Youn361572b2016-05-19 17:26:17 -0700912
Felipe Balbi45438a02016-08-11 12:26:59 +0300913 if (!tmp)
914 tmp = DWC3_TRB_NUM - 1;
915
916 return &dep->trb_pool[tmp - 1];
John Youn361572b2016-05-19 17:26:17 -0700917}
918
Felipe Balbic4233572016-05-12 14:08:34 +0300919static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
920{
921 struct dwc3_trb *tmp;
John Youn32db3d92016-05-19 17:26:12 -0700922 u8 trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300923
924 /*
925 * If enqueue & dequeue are equal than it is either full or empty.
926 *
927 * One way to know for sure is if the TRB right before us has HWO bit
928 * set or not. If it has, then we're definitely full and can't fit any
929 * more transfers in our ring.
930 */
931 if (dep->trb_enqueue == dep->trb_dequeue) {
John Youn361572b2016-05-19 17:26:17 -0700932 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
933 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
934 return 0;
Felipe Balbic4233572016-05-12 14:08:34 +0300935
936 return DWC3_TRB_NUM - 1;
937 }
938
John Youn9d7aba72016-08-26 18:43:01 -0700939 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
John Youn3de2685f2016-05-23 11:32:45 -0700940 trbs_left &= (DWC3_TRB_NUM - 1);
John Youn32db3d92016-05-19 17:26:12 -0700941
John Youn9d7aba72016-08-26 18:43:01 -0700942 if (dep->trb_dequeue < dep->trb_enqueue)
943 trbs_left--;
944
John Youn32db3d92016-05-19 17:26:12 -0700945 return trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300946}
947
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300948static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300949 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300950{
Felipe Balbi1f512112016-08-12 13:17:27 +0300951 struct scatterlist *sg = req->sg;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300952 struct scatterlist *s;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300953 unsigned int length;
954 dma_addr_t dma;
955 int i;
956
Felipe Balbi1f512112016-08-12 13:17:27 +0300957 for_each_sg(sg, s, req->num_pending_sgs, i) {
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300958 unsigned chain = true;
959
960 length = sg_dma_len(s);
961 dma = sg_dma_address(s);
962
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300963 if (sg_is_last(s))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300964 chain = false;
965
966 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300967 chain, i);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300968
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300969 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300970 break;
971 }
972}
973
974static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300975 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300976{
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300977 unsigned int length;
978 dma_addr_t dma;
979
980 dma = req->request.dma;
981 length = req->request.length;
982
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300983 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300984 false, 0);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300985}
986
Felipe Balbi72246da2011-08-19 18:10:58 +0300987/*
988 * dwc3_prepare_trbs - setup TRBs from requests
989 * @dep: endpoint for which requests are being prepared
Felipe Balbi72246da2011-08-19 18:10:58 +0300990 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800991 * The function goes through the requests list and sets up TRBs for the
992 * transfers. The function returns once there are no more TRBs available or
993 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +0300994 */
Felipe Balbic4233572016-05-12 14:08:34 +0300995static void dwc3_prepare_trbs(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300996{
Felipe Balbi68e823e2011-11-28 12:25:01 +0200997 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +0300998
999 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
1000
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001001 if (!dwc3_calc_trbs_left(dep))
John Youn89bc8562016-05-19 17:26:10 -07001002 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03001003
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001004 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +03001005 if (req->num_pending_sgs > 0)
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001006 dwc3_prepare_one_trb_sg(dep, req);
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001007 else
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001008 dwc3_prepare_one_trb_linear(dep, req);
Felipe Balbi72246da2011-08-19 18:10:58 +03001009
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001010 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001011 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03001012 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001013}
1014
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001015static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param)
Felipe Balbi72246da2011-08-19 18:10:58 +03001016{
1017 struct dwc3_gadget_ep_cmd_params params;
1018 struct dwc3_request *req;
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001019 int starting;
Felipe Balbi72246da2011-08-19 18:10:58 +03001020 int ret;
1021 u32 cmd;
1022
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001023 starting = !(dep->flags & DWC3_EP_BUSY);
Felipe Balbi72246da2011-08-19 18:10:58 +03001024
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001025 dwc3_prepare_trbs(dep);
1026 req = next_request(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001027 if (!req) {
1028 dep->flags |= DWC3_EP_PENDING_REQUEST;
1029 return 0;
1030 }
1031
1032 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +03001033
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001034 if (starting) {
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301035 params.param0 = upper_32_bits(req->trb_dma);
1036 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001037 cmd = DWC3_DEPCMD_STARTTRANSFER |
1038 DWC3_DEPCMD_PARAM(cmd_param);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301039 } else {
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001040 cmd = DWC3_DEPCMD_UPDATETRANSFER |
1041 DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301042 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001043
Felipe Balbi2cd47182016-04-12 16:42:43 +03001044 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001045 if (ret < 0) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001046 /*
1047 * FIXME we need to iterate over the list of requests
1048 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -08001049 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +03001050 */
Felipe Balbi15b8d9332016-09-22 10:59:12 +03001051 dwc3_gadget_giveback(dep, req, ret);
Felipe Balbi72246da2011-08-19 18:10:58 +03001052 return ret;
1053 }
1054
1055 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001056
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001057 if (starting) {
Felipe Balbi2eb88012016-04-12 16:53:39 +03001058 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
Felipe Balbib4996a82012-06-06 12:04:13 +03001059 WARN_ON_ONCE(!dep->resource_index);
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001060 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001061
Felipe Balbi72246da2011-08-19 18:10:58 +03001062 return 0;
1063}
1064
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301065static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1066 struct dwc3_ep *dep, u32 cur_uf)
1067{
1068 u32 uf;
1069
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001070 if (list_empty(&dep->pending_list)) {
Felipe Balbi73815282015-01-27 13:48:14 -06001071 dwc3_trace(trace_dwc3_gadget,
1072 "ISOC ep %s run out for requests",
1073 dep->name);
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301074 dep->flags |= DWC3_EP_PENDING_REQUEST;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301075 return;
1076 }
1077
1078 /* 4 micro frames in the future */
1079 uf = cur_uf + dep->interval * 4;
1080
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001081 __dwc3_gadget_kick_transfer(dep, uf);
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301082}
1083
1084static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1085 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1086{
1087 u32 cur_uf, mask;
1088
1089 mask = ~(dep->interval - 1);
1090 cur_uf = event->parameters & mask;
1091
1092 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1093}
1094
Felipe Balbi72246da2011-08-19 18:10:58 +03001095static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1096{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001097 struct dwc3 *dwc = dep->dwc;
1098 int ret;
1099
Felipe Balbibb423982015-11-16 15:31:21 -06001100 if (!dep->endpoint.desc) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001101 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001102 "trying to queue request %p to disabled %s",
Felipe Balbibb423982015-11-16 15:31:21 -06001103 &req->request, dep->endpoint.name);
1104 return -ESHUTDOWN;
1105 }
1106
1107 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1108 &req->request, req->dep->name)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001109 dwc3_trace(trace_dwc3_gadget, "request %p belongs to '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001110 &req->request, req->dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001111 return -EINVAL;
1112 }
1113
Felipe Balbifc8bb912016-05-16 13:14:48 +03001114 pm_runtime_get(dwc->dev);
1115
Felipe Balbi72246da2011-08-19 18:10:58 +03001116 req->request.actual = 0;
1117 req->request.status = -EINPROGRESS;
1118 req->direction = dep->direction;
1119 req->epnum = dep->number;
1120
Felipe Balbife84f522015-09-01 09:01:38 -05001121 trace_dwc3_ep_queue(req);
1122
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001123 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1124 dep->direction);
1125 if (ret)
1126 return ret;
1127
Felipe Balbi1f512112016-08-12 13:17:27 +03001128 req->sg = req->request.sg;
1129 req->num_pending_sgs = req->request.num_mapped_sgs;
1130
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001131 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001132
Felipe Balbid889c232016-09-29 15:44:29 +03001133 /*
1134 * NOTICE: Isochronous endpoints should NEVER be prestarted. We must
1135 * wait for a XferNotReady event so we will know what's the current
1136 * (micro-)frame number.
1137 *
1138 * Without this trick, we are very, very likely gonna get Bus Expiry
1139 * errors which will force us issue EndTransfer command.
1140 */
1141 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1142 if ((dep->flags & DWC3_EP_PENDING_REQUEST) &&
1143 list_empty(&dep->started_list)) {
Felipe Balbi08a36b52016-08-11 14:27:52 +03001144 dwc3_stop_active_transfer(dwc, dep->number, true);
1145 dep->flags = DWC3_EP_ENABLED;
1146 }
1147 return 0;
Felipe Balbib511e5e2012-06-06 12:00:50 +03001148 }
1149
Felipe Balbi594e1212016-08-24 14:38:10 +03001150 if (!dwc3_calc_trbs_left(dep))
1151 return 0;
Felipe Balbib997ada2012-07-26 13:26:50 +03001152
Felipe Balbi08a36b52016-08-11 14:27:52 +03001153 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbia8f32812015-09-16 10:40:07 -05001154 if (ret && ret != -EBUSY)
Felipe Balbiec5e7952015-11-16 16:04:13 -06001155 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001156 "%s: failed to kick transfers",
Felipe Balbia8f32812015-09-16 10:40:07 -05001157 dep->name);
1158 if (ret == -EBUSY)
1159 ret = 0;
1160
1161 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001162}
1163
Felipe Balbi04c03d12015-12-02 10:06:45 -06001164static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
1165 struct usb_request *request)
1166{
1167 dwc3_gadget_ep_free_request(ep, request);
1168}
1169
1170static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
1171{
1172 struct dwc3_request *req;
1173 struct usb_request *request;
1174 struct usb_ep *ep = &dep->endpoint;
1175
Felipe Balbi60cfb372016-05-24 13:45:17 +03001176 dwc3_trace(trace_dwc3_gadget, "queueing ZLP");
Felipe Balbi04c03d12015-12-02 10:06:45 -06001177 request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
1178 if (!request)
1179 return -ENOMEM;
1180
1181 request->length = 0;
1182 request->buf = dwc->zlp_buf;
1183 request->complete = __dwc3_gadget_ep_zlp_complete;
1184
1185 req = to_dwc3_request(request);
1186
1187 return __dwc3_gadget_ep_queue(dep, req);
1188}
1189
Felipe Balbi72246da2011-08-19 18:10:58 +03001190static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1191 gfp_t gfp_flags)
1192{
1193 struct dwc3_request *req = to_dwc3_request(request);
1194 struct dwc3_ep *dep = to_dwc3_ep(ep);
1195 struct dwc3 *dwc = dep->dwc;
1196
1197 unsigned long flags;
1198
1199 int ret;
1200
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001201 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001202 ret = __dwc3_gadget_ep_queue(dep, req);
Felipe Balbi04c03d12015-12-02 10:06:45 -06001203
1204 /*
1205 * Okay, here's the thing, if gadget driver has requested for a ZLP by
1206 * setting request->zero, instead of doing magic, we will just queue an
1207 * extra usb_request ourselves so that it gets handled the same way as
1208 * any other request.
1209 */
John Yound92618982015-12-22 12:23:20 -08001210 if (ret == 0 && request->zero && request->length &&
1211 (request->length % ep->maxpacket == 0))
Felipe Balbi04c03d12015-12-02 10:06:45 -06001212 ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);
1213
Felipe Balbi72246da2011-08-19 18:10:58 +03001214 spin_unlock_irqrestore(&dwc->lock, flags);
1215
1216 return ret;
1217}
1218
1219static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1220 struct usb_request *request)
1221{
1222 struct dwc3_request *req = to_dwc3_request(request);
1223 struct dwc3_request *r = NULL;
1224
1225 struct dwc3_ep *dep = to_dwc3_ep(ep);
1226 struct dwc3 *dwc = dep->dwc;
1227
1228 unsigned long flags;
1229 int ret = 0;
1230
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001231 trace_dwc3_ep_dequeue(req);
1232
Felipe Balbi72246da2011-08-19 18:10:58 +03001233 spin_lock_irqsave(&dwc->lock, flags);
1234
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001235 list_for_each_entry(r, &dep->pending_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001236 if (r == req)
1237 break;
1238 }
1239
1240 if (r != req) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001241 list_for_each_entry(r, &dep->started_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001242 if (r == req)
1243 break;
1244 }
1245 if (r == req) {
1246 /* wait until it is processed */
Paul Zimmermanb992e682012-04-27 14:17:35 +03001247 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301248 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001249 }
1250 dev_err(dwc->dev, "request %p was not queued to %s\n",
1251 request, ep->name);
1252 ret = -EINVAL;
1253 goto out0;
1254 }
1255
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301256out1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001257 /* giveback the request */
1258 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1259
1260out0:
1261 spin_unlock_irqrestore(&dwc->lock, flags);
1262
1263 return ret;
1264}
1265
Felipe Balbi7a608552014-09-24 14:19:52 -05001266int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001267{
1268 struct dwc3_gadget_ep_cmd_params params;
1269 struct dwc3 *dwc = dep->dwc;
1270 int ret;
1271
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001272 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1273 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1274 return -EINVAL;
1275 }
1276
Felipe Balbi72246da2011-08-19 18:10:58 +03001277 memset(&params, 0x00, sizeof(params));
1278
1279 if (value) {
Felipe Balbi69450c42016-05-30 13:37:02 +03001280 struct dwc3_trb *trb;
1281
1282 unsigned transfer_in_flight;
1283 unsigned started;
1284
1285 if (dep->number > 1)
1286 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1287 else
1288 trb = &dwc->ep0_trb[dep->trb_enqueue];
1289
1290 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1291 started = !list_empty(&dep->started_list);
1292
1293 if (!protocol && ((dep->direction && transfer_in_flight) ||
1294 (!dep->direction && started))) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001295 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi052ba52ef2016-04-05 15:05:05 +03001296 "%s: pending request, cannot halt",
Felipe Balbi7a608552014-09-24 14:19:52 -05001297 dep->name);
1298 return -EAGAIN;
1299 }
1300
Felipe Balbi2cd47182016-04-12 16:42:43 +03001301 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1302 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001303 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001304 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001305 dep->name);
1306 else
1307 dep->flags |= DWC3_EP_STALL;
1308 } else {
Felipe Balbi2cd47182016-04-12 16:42:43 +03001309
John Youn50c763f2016-05-31 17:49:56 -07001310 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001311 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001312 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001313 dep->name);
1314 else
Alan Sterna535d812013-11-01 12:05:12 -04001315 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001316 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001317
Felipe Balbi72246da2011-08-19 18:10:58 +03001318 return ret;
1319}
1320
1321static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1322{
1323 struct dwc3_ep *dep = to_dwc3_ep(ep);
1324 struct dwc3 *dwc = dep->dwc;
1325
1326 unsigned long flags;
1327
1328 int ret;
1329
1330 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001331 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001332 spin_unlock_irqrestore(&dwc->lock, flags);
1333
1334 return ret;
1335}
1336
1337static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1338{
1339 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001340 struct dwc3 *dwc = dep->dwc;
1341 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001342 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001343
Paul Zimmerman249a4562012-02-24 17:32:16 -08001344 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001345 dep->flags |= DWC3_EP_WEDGE;
1346
Pratyush Anand08f0d962012-06-25 22:40:43 +05301347 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001348 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301349 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001350 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001351 spin_unlock_irqrestore(&dwc->lock, flags);
1352
1353 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001354}
1355
1356/* -------------------------------------------------------------------------- */
1357
1358static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1359 .bLength = USB_DT_ENDPOINT_SIZE,
1360 .bDescriptorType = USB_DT_ENDPOINT,
1361 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1362};
1363
1364static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1365 .enable = dwc3_gadget_ep0_enable,
1366 .disable = dwc3_gadget_ep0_disable,
1367 .alloc_request = dwc3_gadget_ep_alloc_request,
1368 .free_request = dwc3_gadget_ep_free_request,
1369 .queue = dwc3_gadget_ep0_queue,
1370 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301371 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001372 .set_wedge = dwc3_gadget_ep_set_wedge,
1373};
1374
1375static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1376 .enable = dwc3_gadget_ep_enable,
1377 .disable = dwc3_gadget_ep_disable,
1378 .alloc_request = dwc3_gadget_ep_alloc_request,
1379 .free_request = dwc3_gadget_ep_free_request,
1380 .queue = dwc3_gadget_ep_queue,
1381 .dequeue = dwc3_gadget_ep_dequeue,
1382 .set_halt = dwc3_gadget_ep_set_halt,
1383 .set_wedge = dwc3_gadget_ep_set_wedge,
1384};
1385
1386/* -------------------------------------------------------------------------- */
1387
1388static int dwc3_gadget_get_frame(struct usb_gadget *g)
1389{
1390 struct dwc3 *dwc = gadget_to_dwc(g);
1391 u32 reg;
1392
1393 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1394 return DWC3_DSTS_SOFFN(reg);
1395}
1396
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001397static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001398{
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001399 int retries;
Felipe Balbi72246da2011-08-19 18:10:58 +03001400
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001401 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001402 u32 reg;
1403
Felipe Balbi72246da2011-08-19 18:10:58 +03001404 u8 link_state;
1405 u8 speed;
1406
Felipe Balbi72246da2011-08-19 18:10:58 +03001407 /*
1408 * According to the Databook Remote wakeup request should
1409 * be issued only when the device is in early suspend state.
1410 *
1411 * We can check that via USB Link State bits in DSTS register.
1412 */
1413 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1414
1415 speed = reg & DWC3_DSTS_CONNECTSPD;
John Younee5cd412016-02-05 17:08:45 -08001416 if ((speed == DWC3_DSTS_SUPERSPEED) ||
1417 (speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001418 dwc3_trace(trace_dwc3_gadget, "no wakeup on SuperSpeed");
Felipe Balbi6b742892016-05-13 10:19:42 +03001419 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001420 }
1421
1422 link_state = DWC3_DSTS_USBLNKST(reg);
1423
1424 switch (link_state) {
1425 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1426 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1427 break;
1428 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06001429 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001430 "can't wakeup from '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001431 dwc3_gadget_link_string(link_state));
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001432 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001433 }
1434
Felipe Balbi8598bde2012-01-02 18:55:57 +02001435 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1436 if (ret < 0) {
1437 dev_err(dwc->dev, "failed to put link in Recovery\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001438 return ret;
Felipe Balbi8598bde2012-01-02 18:55:57 +02001439 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001440
Paul Zimmerman802fde92012-04-27 13:10:52 +03001441 /* Recent versions do this automatically */
1442 if (dwc->revision < DWC3_REVISION_194A) {
1443 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001444 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001445 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1446 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1447 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001448
Paul Zimmerman1d046792012-02-15 18:56:56 -08001449 /* poll until Link State changes to ON */
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001450 retries = 20000;
Felipe Balbi72246da2011-08-19 18:10:58 +03001451
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001452 while (retries--) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001453 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1454
1455 /* in HS, means ON */
1456 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1457 break;
1458 }
1459
1460 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1461 dev_err(dwc->dev, "failed to send remote wakeup\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001462 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001463 }
1464
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001465 return 0;
1466}
1467
1468static int dwc3_gadget_wakeup(struct usb_gadget *g)
1469{
1470 struct dwc3 *dwc = gadget_to_dwc(g);
1471 unsigned long flags;
1472 int ret;
1473
1474 spin_lock_irqsave(&dwc->lock, flags);
1475 ret = __dwc3_gadget_wakeup(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001476 spin_unlock_irqrestore(&dwc->lock, flags);
1477
1478 return ret;
1479}
1480
1481static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1482 int is_selfpowered)
1483{
1484 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001485 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001486
Paul Zimmerman249a4562012-02-24 17:32:16 -08001487 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001488 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001489 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001490
1491 return 0;
1492}
1493
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001494static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001495{
1496 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001497 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001498
Felipe Balbifc8bb912016-05-16 13:14:48 +03001499 if (pm_runtime_suspended(dwc->dev))
1500 return 0;
1501
Felipe Balbi72246da2011-08-19 18:10:58 +03001502 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001503 if (is_on) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001504 if (dwc->revision <= DWC3_REVISION_187A) {
1505 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1506 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1507 }
1508
1509 if (dwc->revision >= DWC3_REVISION_194A)
1510 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1511 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001512
1513 if (dwc->has_hibernation)
1514 reg |= DWC3_DCTL_KEEP_CONNECT;
1515
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001516 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001517 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001518 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001519
1520 if (dwc->has_hibernation && !suspend)
1521 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1522
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001523 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001524 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001525
1526 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1527
1528 do {
1529 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
Felipe Balbib6d4e162016-06-09 16:47:05 +03001530 reg &= DWC3_DSTS_DEVCTRLHLT;
1531 } while (--timeout && !(!is_on ^ !reg));
Felipe Balbif2df6792016-06-09 16:31:34 +03001532
1533 if (!timeout)
1534 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +03001535
Felipe Balbi73815282015-01-27 13:48:14 -06001536 dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
Felipe Balbi72246da2011-08-19 18:10:58 +03001537 dwc->gadget_driver
1538 ? dwc->gadget_driver->function : "no-function",
1539 is_on ? "connect" : "disconnect");
Pratyush Anand6f17f742012-07-02 10:21:55 +05301540
1541 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001542}
1543
1544static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1545{
1546 struct dwc3 *dwc = gadget_to_dwc(g);
1547 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301548 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001549
1550 is_on = !!is_on;
1551
1552 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001553 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001554 spin_unlock_irqrestore(&dwc->lock, flags);
1555
Pratyush Anand6f17f742012-07-02 10:21:55 +05301556 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001557}
1558
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001559static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1560{
1561 u32 reg;
1562
1563 /* Enable all but Start and End of Frame IRQs */
1564 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1565 DWC3_DEVTEN_EVNTOVERFLOWEN |
1566 DWC3_DEVTEN_CMDCMPLTEN |
1567 DWC3_DEVTEN_ERRTICERREN |
1568 DWC3_DEVTEN_WKUPEVTEN |
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001569 DWC3_DEVTEN_CONNECTDONEEN |
1570 DWC3_DEVTEN_USBRSTEN |
1571 DWC3_DEVTEN_DISCONNEVTEN);
1572
Felipe Balbi799e9dc2016-09-23 11:20:40 +03001573 if (dwc->revision < DWC3_REVISION_250A)
1574 reg |= DWC3_DEVTEN_ULSTCNGEN;
1575
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001576 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1577}
1578
1579static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1580{
1581 /* mask all interrupts */
1582 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1583}
1584
1585static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03001586static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001587
Felipe Balbi4e994722016-05-13 14:09:59 +03001588/**
1589 * dwc3_gadget_setup_nump - Calculate and initialize NUMP field of DCFG
1590 * dwc: pointer to our context structure
1591 *
1592 * The following looks like complex but it's actually very simple. In order to
1593 * calculate the number of packets we can burst at once on OUT transfers, we're
1594 * gonna use RxFIFO size.
1595 *
1596 * To calculate RxFIFO size we need two numbers:
1597 * MDWIDTH = size, in bits, of the internal memory bus
1598 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
1599 *
1600 * Given these two numbers, the formula is simple:
1601 *
1602 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
1603 *
1604 * 24 bytes is for 3x SETUP packets
1605 * 16 bytes is a clock domain crossing tolerance
1606 *
1607 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
1608 */
1609static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
1610{
1611 u32 ram2_depth;
1612 u32 mdwidth;
1613 u32 nump;
1614 u32 reg;
1615
1616 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
1617 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1618
1619 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
1620 nump = min_t(u32, nump, 16);
1621
1622 /* update NumP */
1623 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1624 reg &= ~DWC3_DCFG_NUMP_MASK;
1625 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
1626 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1627}
1628
Felipe Balbid7be2952016-05-04 15:49:37 +03001629static int __dwc3_gadget_start(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001630{
Felipe Balbi72246da2011-08-19 18:10:58 +03001631 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03001632 int ret = 0;
1633 u32 reg;
1634
Felipe Balbi72246da2011-08-19 18:10:58 +03001635 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1636 reg &= ~(DWC3_DCFG_SPEED_MASK);
Felipe Balbi07e7f472012-03-23 12:20:31 +02001637
1638 /**
1639 * WORKAROUND: DWC3 revision < 2.20a have an issue
1640 * which would cause metastability state on Run/Stop
1641 * bit if we try to force the IP to USB2-only mode.
1642 *
1643 * Because of that, we cannot configure the IP to any
1644 * speed other than the SuperSpeed
1645 *
1646 * Refers to:
1647 *
1648 * STAR#9000525659: Clock Domain Crossing on DCTL in
1649 * USB 2.0 Mode
1650 */
Felipe Balbif7e846f2013-06-30 14:29:51 +03001651 if (dwc->revision < DWC3_REVISION_220A) {
Felipe Balbi07e7f472012-03-23 12:20:31 +02001652 reg |= DWC3_DCFG_SUPERSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001653 } else {
1654 switch (dwc->maximum_speed) {
1655 case USB_SPEED_LOW:
John Youn2da9ad72016-05-20 16:34:26 -07001656 reg |= DWC3_DCFG_LOWSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001657 break;
1658 case USB_SPEED_FULL:
John Youn2da9ad72016-05-20 16:34:26 -07001659 reg |= DWC3_DCFG_FULLSPEED1;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001660 break;
1661 case USB_SPEED_HIGH:
John Youn2da9ad72016-05-20 16:34:26 -07001662 reg |= DWC3_DCFG_HIGHSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001663 break;
John Youn75808622016-02-05 17:09:13 -08001664 case USB_SPEED_SUPER_PLUS:
John Youn2da9ad72016-05-20 16:34:26 -07001665 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
John Youn75808622016-02-05 17:09:13 -08001666 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001667 default:
John Youn77966eb2016-02-19 17:31:01 -08001668 dev_err(dwc->dev, "invalid dwc->maximum_speed (%d)\n",
1669 dwc->maximum_speed);
1670 /* fall through */
1671 case USB_SPEED_SUPER:
1672 reg |= DWC3_DCFG_SUPERSPEED;
1673 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001674 }
1675 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001676 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1677
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03001678 /*
1679 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1680 * field instead of letting dwc3 itself calculate that automatically.
1681 *
1682 * This way, we maximize the chances that we'll be able to get several
1683 * bursts of data without going through any sort of endpoint throttling.
1684 */
1685 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
1686 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1687 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1688
Felipe Balbi4e994722016-05-13 14:09:59 +03001689 dwc3_gadget_setup_nump(dwc);
1690
Felipe Balbi72246da2011-08-19 18:10:58 +03001691 /* Start with SuperSpeed Default */
1692 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1693
1694 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001695 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1696 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001697 if (ret) {
1698 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001699 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001700 }
1701
1702 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001703 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1704 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001705 if (ret) {
1706 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001707 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001708 }
1709
1710 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001711 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03001712 dwc3_ep0_out_start(dwc);
1713
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001714 dwc3_gadget_enable_irq(dwc);
1715
Felipe Balbid7be2952016-05-04 15:49:37 +03001716 return 0;
1717
1718err1:
1719 __dwc3_gadget_ep_disable(dwc->eps[0]);
1720
1721err0:
1722 return ret;
1723}
1724
1725static int dwc3_gadget_start(struct usb_gadget *g,
1726 struct usb_gadget_driver *driver)
1727{
1728 struct dwc3 *dwc = gadget_to_dwc(g);
1729 unsigned long flags;
1730 int ret = 0;
1731 int irq;
1732
Roger Quadros9522def2016-06-10 14:48:38 +03001733 irq = dwc->irq_gadget;
Felipe Balbid7be2952016-05-04 15:49:37 +03001734 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
1735 IRQF_SHARED, "dwc3", dwc->ev_buf);
1736 if (ret) {
1737 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1738 irq, ret);
1739 goto err0;
1740 }
1741
1742 spin_lock_irqsave(&dwc->lock, flags);
1743 if (dwc->gadget_driver) {
1744 dev_err(dwc->dev, "%s is already bound to %s\n",
1745 dwc->gadget.name,
1746 dwc->gadget_driver->driver.name);
1747 ret = -EBUSY;
1748 goto err1;
1749 }
1750
1751 dwc->gadget_driver = driver;
1752
Felipe Balbifc8bb912016-05-16 13:14:48 +03001753 if (pm_runtime_active(dwc->dev))
1754 __dwc3_gadget_start(dwc);
1755
Felipe Balbi72246da2011-08-19 18:10:58 +03001756 spin_unlock_irqrestore(&dwc->lock, flags);
1757
1758 return 0;
1759
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001760err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001761 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001762 free_irq(irq, dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001763
1764err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03001765 return ret;
1766}
1767
Felipe Balbid7be2952016-05-04 15:49:37 +03001768static void __dwc3_gadget_stop(struct dwc3 *dwc)
1769{
Baolin Wangda1410b2016-06-20 16:19:48 +08001770 if (pm_runtime_suspended(dwc->dev))
1771 return;
1772
Felipe Balbid7be2952016-05-04 15:49:37 +03001773 dwc3_gadget_disable_irq(dwc);
1774 __dwc3_gadget_ep_disable(dwc->eps[0]);
1775 __dwc3_gadget_ep_disable(dwc->eps[1]);
1776}
1777
Felipe Balbi22835b82014-10-17 12:05:12 -05001778static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03001779{
1780 struct dwc3 *dwc = gadget_to_dwc(g);
1781 unsigned long flags;
1782
1783 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001784 __dwc3_gadget_stop(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001785 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001786 spin_unlock_irqrestore(&dwc->lock, flags);
1787
Felipe Balbi3f308d12016-05-16 14:17:06 +03001788 free_irq(dwc->irq_gadget, dwc->ev_buf);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001789
Felipe Balbi72246da2011-08-19 18:10:58 +03001790 return 0;
1791}
Paul Zimmerman802fde92012-04-27 13:10:52 +03001792
Felipe Balbi72246da2011-08-19 18:10:58 +03001793static const struct usb_gadget_ops dwc3_gadget_ops = {
1794 .get_frame = dwc3_gadget_get_frame,
1795 .wakeup = dwc3_gadget_wakeup,
1796 .set_selfpowered = dwc3_gadget_set_selfpowered,
1797 .pullup = dwc3_gadget_pullup,
1798 .udc_start = dwc3_gadget_start,
1799 .udc_stop = dwc3_gadget_stop,
1800};
1801
1802/* -------------------------------------------------------------------------- */
1803
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001804static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1805 u8 num, u32 direction)
Felipe Balbi72246da2011-08-19 18:10:58 +03001806{
1807 struct dwc3_ep *dep;
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001808 u8 i;
Felipe Balbi72246da2011-08-19 18:10:58 +03001809
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001810 for (i = 0; i < num; i++) {
John Yound07fa662016-05-23 11:32:43 -07001811 u8 epnum = (i << 1) | (direction ? 1 : 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03001812
Felipe Balbi72246da2011-08-19 18:10:58 +03001813 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +09001814 if (!dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001815 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +03001816
1817 dep->dwc = dwc;
1818 dep->number = epnum;
Felipe Balbi9aa62ae2013-07-12 19:10:59 +03001819 dep->direction = !!direction;
Felipe Balbi2eb88012016-04-12 16:53:39 +03001820 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
Felipe Balbi72246da2011-08-19 18:10:58 +03001821 dwc->eps[epnum] = dep;
1822
1823 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1824 (epnum & 1) ? "in" : "out");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001825
Felipe Balbi72246da2011-08-19 18:10:58 +03001826 dep->endpoint.name = dep->name;
Felipe Balbi74674cb2016-04-13 16:44:39 +03001827 spin_lock_init(&dep->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +03001828
Felipe Balbi73815282015-01-27 13:48:14 -06001829 dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
Felipe Balbi653df352013-07-12 19:11:57 +03001830
Felipe Balbi72246da2011-08-19 18:10:58 +03001831 if (epnum == 0 || epnum == 1) {
Robert Baldygae117e742013-12-13 12:23:38 +01001832 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
Pratyush Anand6048e4c2013-01-18 16:53:56 +05301833 dep->endpoint.maxburst = 1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001834 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1835 if (!epnum)
1836 dwc->gadget.ep0 = &dep->endpoint;
1837 } else {
1838 int ret;
1839
Robert Baldygae117e742013-12-13 12:23:38 +01001840 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
Sebastian Andrzej Siewior12d36c12011-11-03 20:27:50 +01001841 dep->endpoint.max_streams = 15;
Felipe Balbi72246da2011-08-19 18:10:58 +03001842 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1843 list_add_tail(&dep->endpoint.ep_list,
1844 &dwc->gadget.ep_list);
1845
1846 ret = dwc3_alloc_trb_pool(dep);
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001847 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001848 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001849 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001850
Robert Baldygaa474d3b2015-07-31 16:00:19 +02001851 if (epnum == 0 || epnum == 1) {
1852 dep->endpoint.caps.type_control = true;
1853 } else {
1854 dep->endpoint.caps.type_iso = true;
1855 dep->endpoint.caps.type_bulk = true;
1856 dep->endpoint.caps.type_int = true;
1857 }
1858
1859 dep->endpoint.caps.dir_in = !!direction;
1860 dep->endpoint.caps.dir_out = !direction;
1861
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001862 INIT_LIST_HEAD(&dep->pending_list);
1863 INIT_LIST_HEAD(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001864 }
1865
1866 return 0;
1867}
1868
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001869static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1870{
1871 int ret;
1872
1873 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1874
1875 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1876 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001877 dwc3_trace(trace_dwc3_gadget,
1878 "failed to allocate OUT endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001879 return ret;
1880 }
1881
1882 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1883 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001884 dwc3_trace(trace_dwc3_gadget,
1885 "failed to allocate IN endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001886 return ret;
1887 }
1888
1889 return 0;
1890}
1891
Felipe Balbi72246da2011-08-19 18:10:58 +03001892static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1893{
1894 struct dwc3_ep *dep;
1895 u8 epnum;
1896
1897 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1898 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001899 if (!dep)
1900 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05301901 /*
1902 * Physical endpoints 0 and 1 are special; they form the
1903 * bi-directional USB endpoint 0.
1904 *
1905 * For those two physical endpoints, we don't allocate a TRB
1906 * pool nor do we add them the endpoints list. Due to that, we
1907 * shouldn't do these two operations otherwise we would end up
1908 * with all sorts of bugs when removing dwc3.ko.
1909 */
1910 if (epnum != 0 && epnum != 1) {
1911 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001912 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05301913 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001914
1915 kfree(dep);
1916 }
1917}
1918
Felipe Balbi72246da2011-08-19 18:10:58 +03001919/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02001920
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301921static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
1922 struct dwc3_request *req, struct dwc3_trb *trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001923 const struct dwc3_event_depevt *event, int status,
1924 int chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301925{
1926 unsigned int count;
1927 unsigned int s_pkt = 0;
1928 unsigned int trb_status;
1929
Felipe Balbidc55c672016-08-12 13:20:32 +03001930 dwc3_ep_inc_deq(dep);
Felipe Balbia9c3ca52016-10-05 14:24:37 +03001931
1932 if (req->trb == trb)
1933 dep->queued_requests--;
1934
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001935 trace_dwc3_complete_trb(dep, trb);
1936
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001937 /*
1938 * If we're in the middle of series of chained TRBs and we
1939 * receive a short transfer along the way, DWC3 will skip
1940 * through all TRBs including the last TRB in the chain (the
1941 * where CHN bit is zero. DWC3 will also avoid clearing HWO
1942 * bit and SW has to do it manually.
1943 *
1944 * We're going to do that here to avoid problems of HW trying
1945 * to use bogus TRBs for transfers.
1946 */
1947 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
1948 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1949
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301950 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
Felipe Balbia0ad85a2016-08-10 18:07:46 +03001951 return 1;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001952
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301953 count = trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbidc55c672016-08-12 13:20:32 +03001954 req->request.actual += count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301955
1956 if (dep->direction) {
1957 if (count) {
1958 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
1959 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001960 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001961 "%s: incomplete IN transfer",
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301962 dep->name);
1963 /*
1964 * If missed isoc occurred and there is
1965 * no request queued then issue END
1966 * TRANSFER, so that core generates
1967 * next xfernotready and we will issue
1968 * a fresh START TRANSFER.
1969 * If there are still queued request
1970 * then wait, do not issue either END
1971 * or UPDATE TRANSFER, just attach next
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001972 * request in pending_list during
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301973 * giveback.If any future queued request
1974 * is successfully transferred then we
1975 * will issue UPDATE TRANSFER for all
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001976 * request in the pending_list.
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301977 */
1978 dep->flags |= DWC3_EP_MISSED_ISOC;
1979 } else {
1980 dev_err(dwc->dev, "incomplete IN transfer %s\n",
1981 dep->name);
1982 status = -ECONNRESET;
1983 }
1984 } else {
1985 dep->flags &= ~DWC3_EP_MISSED_ISOC;
1986 }
1987 } else {
1988 if (count && (event->status & DEPEVT_STATUS_SHORT))
1989 s_pkt = 1;
1990 }
1991
Felipe Balbi7c705df2016-08-10 12:35:30 +03001992 if (s_pkt && !chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301993 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03001994
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301995 if ((event->status & DEPEVT_STATUS_IOC) &&
1996 (trb->ctrl & DWC3_TRB_CTRL_IOC))
1997 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03001998
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301999 return 0;
2000}
2001
Felipe Balbi72246da2011-08-19 18:10:58 +03002002static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
2003 const struct dwc3_event_depevt *event, int status)
2004{
Felipe Balbi31162af2016-08-11 14:38:37 +03002005 struct dwc3_request *req, *n;
Felipe Balbif6bafc62012-02-06 11:04:53 +02002006 struct dwc3_trb *trb;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002007 bool ioc = false;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302008 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002009
Felipe Balbi31162af2016-08-11 14:38:37 +03002010 list_for_each_entry_safe(req, n, &dep->started_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +03002011 unsigned length;
2012 unsigned actual;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002013 int chain;
2014
Felipe Balbi1f512112016-08-12 13:17:27 +03002015 length = req->request.length;
2016 chain = req->num_pending_sgs > 0;
Felipe Balbi31162af2016-08-11 14:38:37 +03002017 if (chain) {
Felipe Balbi1f512112016-08-12 13:17:27 +03002018 struct scatterlist *sg = req->sg;
Felipe Balbi31162af2016-08-11 14:38:37 +03002019 struct scatterlist *s;
Felipe Balbi1f512112016-08-12 13:17:27 +03002020 unsigned int pending = req->num_pending_sgs;
Felipe Balbi31162af2016-08-11 14:38:37 +03002021 unsigned int i;
Felipe Balbiac7bdcc2015-11-16 16:13:57 -06002022
Felipe Balbi1f512112016-08-12 13:17:27 +03002023 for_each_sg(sg, s, pending, i) {
Felipe Balbi31162af2016-08-11 14:38:37 +03002024 trb = &dep->trb_pool[dep->trb_dequeue];
Felipe Balbic7de5732016-07-29 03:17:58 +03002025
Felipe Balbi1f512112016-08-12 13:17:27 +03002026 req->sg = sg_next(s);
2027 req->num_pending_sgs--;
2028
Felipe Balbi31162af2016-08-11 14:38:37 +03002029 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
2030 event, status, chain);
Felipe Balbi1f512112016-08-12 13:17:27 +03002031 if (ret)
2032 break;
Felipe Balbi31162af2016-08-11 14:38:37 +03002033 }
2034 } else {
Felipe Balbi737f1ae2016-08-11 12:24:27 +03002035 trb = &dep->trb_pool[dep->trb_dequeue];
Ville Syrjäläd115d702015-08-31 19:48:28 +03002036 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002037 event, status, chain);
Felipe Balbi31162af2016-08-11 14:38:37 +03002038 }
Ville Syrjäläd115d702015-08-31 19:48:28 +03002039
Felipe Balbic7de5732016-07-29 03:17:58 +03002040 /*
2041 * We assume here we will always receive the entire data block
2042 * which we should receive. Meaning, if we program RX to
2043 * receive 4K but we receive only 2K, we assume that's all we
2044 * should receive and we simply bounce the request back to the
2045 * gadget driver for further processing.
2046 */
Felipe Balbi1f512112016-08-12 13:17:27 +03002047 actual = length - req->request.actual;
2048 req->request.actual = actual;
2049
2050 if (ret && chain && (actual < length) && req->num_pending_sgs)
2051 return __dwc3_gadget_kick_transfer(dep, 0);
2052
Ville Syrjäläd115d702015-08-31 19:48:28 +03002053 dwc3_gadget_giveback(dep, req, status);
2054
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002055 if (ret) {
2056 if ((event->status & DEPEVT_STATUS_IOC) &&
2057 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2058 ioc = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002059 break;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002060 }
Felipe Balbi31162af2016-08-11 14:38:37 +03002061 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002062
Felipe Balbi4cb42212016-05-18 12:37:21 +03002063 /*
2064 * Our endpoint might get disabled by another thread during
2065 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2066 * early on so DWC3_EP_BUSY flag gets cleared
2067 */
2068 if (!dep->endpoint.desc)
2069 return 1;
2070
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302071 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002072 list_empty(&dep->started_list)) {
2073 if (list_empty(&dep->pending_list)) {
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302074 /*
2075 * If there is no entry in request list then do
2076 * not issue END TRANSFER now. Just set PENDING
2077 * flag, so that END TRANSFER is issued when an
2078 * entry is added into request list.
2079 */
2080 dep->flags = DWC3_EP_PENDING_REQUEST;
2081 } else {
Paul Zimmermanb992e682012-04-27 14:17:35 +03002082 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302083 dep->flags = DWC3_EP_ENABLED;
2084 }
Pratyush Anand7efea862013-01-14 15:59:32 +05302085 return 1;
2086 }
2087
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002088 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) && ioc)
2089 return 0;
2090
Felipe Balbi72246da2011-08-19 18:10:58 +03002091 return 1;
2092}
2093
2094static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
Jingoo Han029d97f2014-07-04 15:00:51 +09002095 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03002096{
2097 unsigned status = 0;
2098 int clean_busy;
Felipe Balbie18b7972015-05-29 10:06:38 -05002099 u32 is_xfer_complete;
2100
2101 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
Felipe Balbi72246da2011-08-19 18:10:58 +03002102
2103 if (event->status & DEPEVT_STATUS_BUSERR)
2104 status = -ECONNRESET;
2105
Paul Zimmerman1d046792012-02-15 18:56:56 -08002106 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
Felipe Balbi4cb42212016-05-18 12:37:21 +03002107 if (clean_busy && (!dep->endpoint.desc || is_xfer_complete ||
Felipe Balbie18b7972015-05-29 10:06:38 -05002108 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
Felipe Balbi72246da2011-08-19 18:10:58 +03002109 dep->flags &= ~DWC3_EP_BUSY;
Felipe Balbifae2b902011-10-14 13:00:30 +03002110
2111 /*
2112 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2113 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2114 */
2115 if (dwc->revision < DWC3_REVISION_183A) {
2116 u32 reg;
2117 int i;
2118
2119 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05002120 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03002121
2122 if (!(dep->flags & DWC3_EP_ENABLED))
2123 continue;
2124
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002125 if (!list_empty(&dep->started_list))
Felipe Balbifae2b902011-10-14 13:00:30 +03002126 return;
2127 }
2128
2129 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2130 reg |= dwc->u1u2;
2131 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2132
2133 dwc->u1u2 = 0;
2134 }
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002135
Felipe Balbi4cb42212016-05-18 12:37:21 +03002136 /*
2137 * Our endpoint might get disabled by another thread during
2138 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2139 * early on so DWC3_EP_BUSY flag gets cleared
2140 */
2141 if (!dep->endpoint.desc)
2142 return;
2143
Felipe Balbie6e709b2015-09-28 15:16:56 -05002144 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002145 int ret;
2146
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002147 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002148 if (!ret || ret == -EBUSY)
2149 return;
2150 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002151}
2152
Felipe Balbi72246da2011-08-19 18:10:58 +03002153static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2154 const struct dwc3_event_depevt *event)
2155{
2156 struct dwc3_ep *dep;
2157 u8 epnum = event->endpoint_number;
2158
2159 dep = dwc->eps[epnum];
2160
Felipe Balbi3336abb2012-06-06 09:19:35 +03002161 if (!(dep->flags & DWC3_EP_ENABLED))
2162 return;
2163
Felipe Balbi72246da2011-08-19 18:10:58 +03002164 if (epnum == 0 || epnum == 1) {
2165 dwc3_ep0_interrupt(dwc, event);
2166 return;
2167 }
2168
2169 switch (event->endpoint_event) {
2170 case DWC3_DEPEVT_XFERCOMPLETE:
Felipe Balbib4996a82012-06-06 12:04:13 +03002171 dep->resource_index = 0;
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08002172
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002173 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8566cd12016-09-26 11:16:39 +03002174 dev_err(dwc->dev, "XferComplete for Isochronous endpoint\n");
Felipe Balbi72246da2011-08-19 18:10:58 +03002175 return;
2176 }
2177
Jingoo Han029d97f2014-07-04 15:00:51 +09002178 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002179 break;
2180 case DWC3_DEPEVT_XFERINPROGRESS:
Jingoo Han029d97f2014-07-04 15:00:51 +09002181 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002182 break;
2183 case DWC3_DEPEVT_XFERNOTREADY:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002184 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002185 dwc3_gadget_start_isoc(dwc, dep, event);
2186 } else {
2187 int ret;
2188
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002189 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03002190 if (!ret || ret == -EBUSY)
2191 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03002192 }
2193
2194 break;
Felipe Balbi879631a2011-09-30 10:58:47 +03002195 case DWC3_DEPEVT_STREAMEVT:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002196 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
Felipe Balbi879631a2011-09-30 10:58:47 +03002197 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2198 dep->name);
2199 return;
2200 }
Felipe Balbi879631a2011-09-30 10:58:47 +03002201 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002202 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbi72246da2011-08-19 18:10:58 +03002203 case DWC3_DEPEVT_EPCMDCMPLT:
Felipe Balbi72246da2011-08-19 18:10:58 +03002204 break;
2205 }
2206}
2207
2208static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2209{
2210 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2211 spin_unlock(&dwc->lock);
2212 dwc->gadget_driver->disconnect(&dwc->gadget);
2213 spin_lock(&dwc->lock);
2214 }
2215}
2216
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002217static void dwc3_suspend_gadget(struct dwc3 *dwc)
2218{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002219 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002220 spin_unlock(&dwc->lock);
2221 dwc->gadget_driver->suspend(&dwc->gadget);
2222 spin_lock(&dwc->lock);
2223 }
2224}
2225
2226static void dwc3_resume_gadget(struct dwc3 *dwc)
2227{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002228 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002229 spin_unlock(&dwc->lock);
2230 dwc->gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06002231 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08002232 }
2233}
2234
2235static void dwc3_reset_gadget(struct dwc3 *dwc)
2236{
2237 if (!dwc->gadget_driver)
2238 return;
2239
2240 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2241 spin_unlock(&dwc->lock);
2242 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002243 spin_lock(&dwc->lock);
2244 }
2245}
2246
Paul Zimmermanb992e682012-04-27 14:17:35 +03002247static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
Felipe Balbi72246da2011-08-19 18:10:58 +03002248{
2249 struct dwc3_ep *dep;
2250 struct dwc3_gadget_ep_cmd_params params;
2251 u32 cmd;
2252 int ret;
2253
2254 dep = dwc->eps[epnum];
2255
Felipe Balbib4996a82012-06-06 12:04:13 +03002256 if (!dep->resource_index)
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302257 return;
2258
Pratyush Anand57911502012-07-06 15:19:10 +05302259 /*
2260 * NOTICE: We are violating what the Databook says about the
2261 * EndTransfer command. Ideally we would _always_ wait for the
2262 * EndTransfer Command Completion IRQ, but that's causing too
2263 * much trouble synchronizing between us and gadget driver.
2264 *
2265 * We have discussed this with the IP Provider and it was
2266 * suggested to giveback all requests here, but give HW some
2267 * extra time to synchronize with the interconnect. We're using
Mickael Maisondc93b412014-12-23 17:34:43 +01002268 * an arbitrary 100us delay for that.
Pratyush Anand57911502012-07-06 15:19:10 +05302269 *
2270 * Note also that a similar handling was tested by Synopsys
2271 * (thanks a lot Paul) and nothing bad has come out of it.
2272 * In short, what we're doing is:
2273 *
2274 * - Issue EndTransfer WITH CMDIOC bit set
2275 * - Wait 100us
John Youn06281d42016-08-22 15:39:13 -07002276 *
2277 * As of IP version 3.10a of the DWC_usb3 IP, the controller
2278 * supports a mode to work around the above limitation. The
2279 * software can poll the CMDACT bit in the DEPCMD register
2280 * after issuing a EndTransfer command. This mode is enabled
2281 * by writing GUCTL2[14]. This polling is already done in the
2282 * dwc3_send_gadget_ep_cmd() function so if the mode is
2283 * enabled, the EndTransfer command will have completed upon
2284 * returning from this function and we don't need to delay for
2285 * 100us.
2286 *
2287 * This mode is NOT available on the DWC_usb31 IP.
Pratyush Anand57911502012-07-06 15:19:10 +05302288 */
2289
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302290 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002291 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2292 cmd |= DWC3_DEPCMD_CMDIOC;
Felipe Balbib4996a82012-06-06 12:04:13 +03002293 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302294 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03002295 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302296 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03002297 dep->resource_index = 0;
Felipe Balbi041d81f2012-10-04 11:58:00 +03002298 dep->flags &= ~DWC3_EP_BUSY;
John Youn06281d42016-08-22 15:39:13 -07002299
2300 if (dwc3_is_usb31(dwc) || dwc->revision < DWC3_REVISION_310A)
2301 udelay(100);
Felipe Balbi72246da2011-08-19 18:10:58 +03002302}
2303
2304static void dwc3_stop_active_transfers(struct dwc3 *dwc)
2305{
2306 u32 epnum;
2307
2308 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2309 struct dwc3_ep *dep;
2310
2311 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002312 if (!dep)
2313 continue;
2314
Felipe Balbi72246da2011-08-19 18:10:58 +03002315 if (!(dep->flags & DWC3_EP_ENABLED))
2316 continue;
2317
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +02002318 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002319 }
2320}
2321
2322static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2323{
2324 u32 epnum;
2325
2326 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2327 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03002328 int ret;
2329
2330 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002331 if (!dep)
2332 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03002333
2334 if (!(dep->flags & DWC3_EP_STALL))
2335 continue;
2336
2337 dep->flags &= ~DWC3_EP_STALL;
2338
John Youn50c763f2016-05-31 17:49:56 -07002339 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002340 WARN_ON_ONCE(ret);
2341 }
2342}
2343
2344static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2345{
Felipe Balbic4430a22012-05-24 10:30:01 +03002346 int reg;
2347
Felipe Balbi72246da2011-08-19 18:10:58 +03002348 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2349 reg &= ~DWC3_DCTL_INITU1ENA;
2350 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2351
2352 reg &= ~DWC3_DCTL_INITU2ENA;
2353 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002354
Felipe Balbi72246da2011-08-19 18:10:58 +03002355 dwc3_disconnect_gadget(dwc);
2356
2357 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03002358 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05002359 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbifc8bb912016-05-16 13:14:48 +03002360
2361 dwc->connected = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002362}
2363
Felipe Balbi72246da2011-08-19 18:10:58 +03002364static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2365{
2366 u32 reg;
2367
Felipe Balbifc8bb912016-05-16 13:14:48 +03002368 dwc->connected = true;
2369
Felipe Balbidf62df52011-10-14 15:11:49 +03002370 /*
2371 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2372 * would cause a missing Disconnect Event if there's a
2373 * pending Setup Packet in the FIFO.
2374 *
2375 * There's no suggested workaround on the official Bug
2376 * report, which states that "unless the driver/application
2377 * is doing any special handling of a disconnect event,
2378 * there is no functional issue".
2379 *
2380 * Unfortunately, it turns out that we _do_ some special
2381 * handling of a disconnect event, namely complete all
2382 * pending transfers, notify gadget driver of the
2383 * disconnection, and so on.
2384 *
2385 * Our suggested workaround is to follow the Disconnect
2386 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06002387 * flag. Such flag gets set whenever we have a SETUP_PENDING
2388 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03002389 * same endpoint.
2390 *
2391 * Refers to:
2392 *
2393 * STAR#9000466709: RTL: Device : Disconnect event not
2394 * generated if setup packet pending in FIFO
2395 */
2396 if (dwc->revision < DWC3_REVISION_188A) {
2397 if (dwc->setup_packet_pending)
2398 dwc3_gadget_disconnect_interrupt(dwc);
2399 }
2400
Felipe Balbi8e744752014-11-06 14:27:53 +08002401 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03002402
2403 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2404 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2405 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02002406 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002407
2408 dwc3_stop_active_transfers(dwc);
2409 dwc3_clear_stall_all_ep(dwc);
2410
2411 /* Reset device address to zero */
2412 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2413 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2414 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002415}
2416
2417static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2418{
2419 u32 reg;
2420 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2421
2422 /*
2423 * We change the clock only at SS but I dunno why I would want to do
2424 * this. Maybe it becomes part of the power saving plan.
2425 */
2426
John Younee5cd412016-02-05 17:08:45 -08002427 if ((speed != DWC3_DSTS_SUPERSPEED) &&
2428 (speed != DWC3_DSTS_SUPERSPEED_PLUS))
Felipe Balbi72246da2011-08-19 18:10:58 +03002429 return;
2430
2431 /*
2432 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2433 * each time on Connect Done.
2434 */
2435 if (!usb30_clock)
2436 return;
2437
2438 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2439 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2440 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2441}
2442
Felipe Balbi72246da2011-08-19 18:10:58 +03002443static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2444{
Felipe Balbi72246da2011-08-19 18:10:58 +03002445 struct dwc3_ep *dep;
2446 int ret;
2447 u32 reg;
2448 u8 speed;
2449
Felipe Balbi72246da2011-08-19 18:10:58 +03002450 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2451 speed = reg & DWC3_DSTS_CONNECTSPD;
2452 dwc->speed = speed;
2453
2454 dwc3_update_ram_clk_sel(dwc, speed);
2455
2456 switch (speed) {
John Youn2da9ad72016-05-20 16:34:26 -07002457 case DWC3_DSTS_SUPERSPEED_PLUS:
John Youn75808622016-02-05 17:09:13 -08002458 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2459 dwc->gadget.ep0->maxpacket = 512;
2460 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2461 break;
John Youn2da9ad72016-05-20 16:34:26 -07002462 case DWC3_DSTS_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03002463 /*
2464 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2465 * would cause a missing USB3 Reset event.
2466 *
2467 * In such situations, we should force a USB3 Reset
2468 * event by calling our dwc3_gadget_reset_interrupt()
2469 * routine.
2470 *
2471 * Refers to:
2472 *
2473 * STAR#9000483510: RTL: SS : USB3 reset event may
2474 * not be generated always when the link enters poll
2475 */
2476 if (dwc->revision < DWC3_REVISION_190A)
2477 dwc3_gadget_reset_interrupt(dwc);
2478
Felipe Balbi72246da2011-08-19 18:10:58 +03002479 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2480 dwc->gadget.ep0->maxpacket = 512;
2481 dwc->gadget.speed = USB_SPEED_SUPER;
2482 break;
John Youn2da9ad72016-05-20 16:34:26 -07002483 case DWC3_DSTS_HIGHSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002484 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2485 dwc->gadget.ep0->maxpacket = 64;
2486 dwc->gadget.speed = USB_SPEED_HIGH;
2487 break;
John Youn2da9ad72016-05-20 16:34:26 -07002488 case DWC3_DSTS_FULLSPEED2:
2489 case DWC3_DSTS_FULLSPEED1:
Felipe Balbi72246da2011-08-19 18:10:58 +03002490 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2491 dwc->gadget.ep0->maxpacket = 64;
2492 dwc->gadget.speed = USB_SPEED_FULL;
2493 break;
John Youn2da9ad72016-05-20 16:34:26 -07002494 case DWC3_DSTS_LOWSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002495 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2496 dwc->gadget.ep0->maxpacket = 8;
2497 dwc->gadget.speed = USB_SPEED_LOW;
2498 break;
2499 }
2500
Pratyush Anand2b758352013-01-14 15:59:31 +05302501 /* Enable USB2 LPM Capability */
2502
John Younee5cd412016-02-05 17:08:45 -08002503 if ((dwc->revision > DWC3_REVISION_194A) &&
John Youn2da9ad72016-05-20 16:34:26 -07002504 (speed != DWC3_DSTS_SUPERSPEED) &&
2505 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
Pratyush Anand2b758352013-01-14 15:59:31 +05302506 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2507 reg |= DWC3_DCFG_LPM_CAP;
2508 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2509
2510 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2511 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2512
Huang Rui460d0982014-10-31 11:11:18 +08002513 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
Pratyush Anand2b758352013-01-14 15:59:31 +05302514
Huang Rui80caf7d2014-10-28 19:54:26 +08002515 /*
2516 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2517 * DCFG.LPMCap is set, core responses with an ACK and the
2518 * BESL value in the LPM token is less than or equal to LPM
2519 * NYET threshold.
2520 */
2521 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2522 && dwc->has_lpm_erratum,
2523 "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
2524
2525 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2526 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2527
Pratyush Anand2b758352013-01-14 15:59:31 +05302528 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06002529 } else {
2530 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2531 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2532 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05302533 }
2534
Felipe Balbi72246da2011-08-19 18:10:58 +03002535 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002536 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2537 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002538 if (ret) {
2539 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2540 return;
2541 }
2542
2543 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002544 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2545 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002546 if (ret) {
2547 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2548 return;
2549 }
2550
2551 /*
2552 * Configure PHY via GUSB3PIPECTLn if required.
2553 *
2554 * Update GTXFIFOSIZn
2555 *
2556 * In both cases reset values should be sufficient.
2557 */
2558}
2559
2560static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2561{
Felipe Balbi72246da2011-08-19 18:10:58 +03002562 /*
2563 * TODO take core out of low power mode when that's
2564 * implemented.
2565 */
2566
Jiebing Liad14d4e2014-12-11 13:26:29 +08002567 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2568 spin_unlock(&dwc->lock);
2569 dwc->gadget_driver->resume(&dwc->gadget);
2570 spin_lock(&dwc->lock);
2571 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002572}
2573
2574static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2575 unsigned int evtinfo)
2576{
Felipe Balbifae2b902011-10-14 13:00:30 +03002577 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002578 unsigned int pwropt;
2579
2580 /*
2581 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2582 * Hibernation mode enabled which would show up when device detects
2583 * host-initiated U3 exit.
2584 *
2585 * In that case, device will generate a Link State Change Interrupt
2586 * from U3 to RESUME which is only necessary if Hibernation is
2587 * configured in.
2588 *
2589 * There are no functional changes due to such spurious event and we
2590 * just need to ignore it.
2591 *
2592 * Refers to:
2593 *
2594 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2595 * operational mode
2596 */
2597 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2598 if ((dwc->revision < DWC3_REVISION_250A) &&
2599 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2600 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2601 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi73815282015-01-27 13:48:14 -06002602 dwc3_trace(trace_dwc3_gadget,
2603 "ignoring transition U3 -> Resume");
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002604 return;
2605 }
2606 }
Felipe Balbifae2b902011-10-14 13:00:30 +03002607
2608 /*
2609 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2610 * on the link partner, the USB session might do multiple entry/exit
2611 * of low power states before a transfer takes place.
2612 *
2613 * Due to this problem, we might experience lower throughput. The
2614 * suggested workaround is to disable DCTL[12:9] bits if we're
2615 * transitioning from U1/U2 to U0 and enable those bits again
2616 * after a transfer completes and there are no pending transfers
2617 * on any of the enabled endpoints.
2618 *
2619 * This is the first half of that workaround.
2620 *
2621 * Refers to:
2622 *
2623 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2624 * core send LGO_Ux entering U0
2625 */
2626 if (dwc->revision < DWC3_REVISION_183A) {
2627 if (next == DWC3_LINK_STATE_U0) {
2628 u32 u1u2;
2629 u32 reg;
2630
2631 switch (dwc->link_state) {
2632 case DWC3_LINK_STATE_U1:
2633 case DWC3_LINK_STATE_U2:
2634 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2635 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2636 | DWC3_DCTL_ACCEPTU2ENA
2637 | DWC3_DCTL_INITU1ENA
2638 | DWC3_DCTL_ACCEPTU1ENA);
2639
2640 if (!dwc->u1u2)
2641 dwc->u1u2 = reg & u1u2;
2642
2643 reg &= ~u1u2;
2644
2645 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2646 break;
2647 default:
2648 /* do nothing */
2649 break;
2650 }
2651 }
2652 }
2653
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002654 switch (next) {
2655 case DWC3_LINK_STATE_U1:
2656 if (dwc->speed == USB_SPEED_SUPER)
2657 dwc3_suspend_gadget(dwc);
2658 break;
2659 case DWC3_LINK_STATE_U2:
2660 case DWC3_LINK_STATE_U3:
2661 dwc3_suspend_gadget(dwc);
2662 break;
2663 case DWC3_LINK_STATE_RESUME:
2664 dwc3_resume_gadget(dwc);
2665 break;
2666 default:
2667 /* do nothing */
2668 break;
2669 }
2670
Felipe Balbie57ebc12014-04-22 13:20:12 -05002671 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03002672}
2673
Baolin Wang72704f82016-05-16 16:43:53 +08002674static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
2675 unsigned int evtinfo)
2676{
2677 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
2678
2679 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
2680 dwc3_suspend_gadget(dwc);
2681
2682 dwc->link_state = next;
2683}
2684
Felipe Balbie1dadd32014-02-25 14:47:54 -06002685static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2686 unsigned int evtinfo)
2687{
2688 unsigned int is_ss = evtinfo & BIT(4);
2689
2690 /**
2691 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2692 * have a known issue which can cause USB CV TD.9.23 to fail
2693 * randomly.
2694 *
2695 * Because of this issue, core could generate bogus hibernation
2696 * events which SW needs to ignore.
2697 *
2698 * Refers to:
2699 *
2700 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2701 * Device Fallback from SuperSpeed
2702 */
2703 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2704 return;
2705
2706 /* enter hibernation here */
2707}
2708
Felipe Balbi72246da2011-08-19 18:10:58 +03002709static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2710 const struct dwc3_event_devt *event)
2711{
2712 switch (event->type) {
2713 case DWC3_DEVICE_EVENT_DISCONNECT:
2714 dwc3_gadget_disconnect_interrupt(dwc);
2715 break;
2716 case DWC3_DEVICE_EVENT_RESET:
2717 dwc3_gadget_reset_interrupt(dwc);
2718 break;
2719 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2720 dwc3_gadget_conndone_interrupt(dwc);
2721 break;
2722 case DWC3_DEVICE_EVENT_WAKEUP:
2723 dwc3_gadget_wakeup_interrupt(dwc);
2724 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06002725 case DWC3_DEVICE_EVENT_HIBER_REQ:
2726 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2727 "unexpected hibernation event\n"))
2728 break;
2729
2730 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2731 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002732 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2733 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2734 break;
2735 case DWC3_DEVICE_EVENT_EOPF:
Baolin Wang72704f82016-05-16 16:43:53 +08002736 /* It changed to be suspend event for version 2.30a and above */
2737 if (dwc->revision < DWC3_REVISION_230A) {
2738 dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
2739 } else {
2740 dwc3_trace(trace_dwc3_gadget, "U3/L1-L2 Suspend Event");
2741
2742 /*
2743 * Ignore suspend event until the gadget enters into
2744 * USB_STATE_CONFIGURED state.
2745 */
2746 if (dwc->gadget.state >= USB_STATE_CONFIGURED)
2747 dwc3_gadget_suspend_interrupt(dwc,
2748 event->event_info);
2749 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002750 break;
2751 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi72246da2011-08-19 18:10:58 +03002752 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi72246da2011-08-19 18:10:58 +03002753 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi72246da2011-08-19 18:10:58 +03002754 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi72246da2011-08-19 18:10:58 +03002755 break;
2756 default:
Felipe Balbie9f2aa82015-01-27 13:49:28 -06002757 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03002758 }
2759}
2760
2761static void dwc3_process_event_entry(struct dwc3 *dwc,
2762 const union dwc3_event *event)
2763{
Felipe Balbi43c96be2016-09-26 13:23:34 +03002764 trace_dwc3_event(event->raw, dwc);
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002765
Felipe Balbi72246da2011-08-19 18:10:58 +03002766 /* Endpoint IRQ, handle it and return early */
2767 if (event->type.is_devspec == 0) {
2768 /* depevt */
2769 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2770 }
2771
2772 switch (event->type.type) {
2773 case DWC3_EVENT_TYPE_DEV:
2774 dwc3_gadget_interrupt(dwc, &event->devt);
2775 break;
2776 /* REVISIT what to do with Carkit and I2C events ? */
2777 default:
2778 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2779 }
2780}
2781
Felipe Balbidea520a2016-03-30 09:39:34 +03002782static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbif42f2442013-06-12 21:25:08 +03002783{
Felipe Balbidea520a2016-03-30 09:39:34 +03002784 struct dwc3 *dwc = evt->dwc;
Felipe Balbif42f2442013-06-12 21:25:08 +03002785 irqreturn_t ret = IRQ_NONE;
2786 int left;
2787 u32 reg;
2788
Felipe Balbif42f2442013-06-12 21:25:08 +03002789 left = evt->count;
2790
2791 if (!(evt->flags & DWC3_EVENT_PENDING))
2792 return IRQ_NONE;
2793
2794 while (left > 0) {
2795 union dwc3_event event;
2796
2797 event.raw = *(u32 *) (evt->buf + evt->lpos);
2798
2799 dwc3_process_event_entry(dwc, &event);
2800
2801 /*
2802 * FIXME we wrap around correctly to the next entry as
2803 * almost all entries are 4 bytes in size. There is one
2804 * entry which has 12 bytes which is a regular entry
2805 * followed by 8 bytes data. ATM I don't know how
2806 * things are organized if we get next to the a
2807 * boundary so I worry about that once we try to handle
2808 * that.
2809 */
2810 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2811 left -= 4;
2812
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002813 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 4);
Felipe Balbif42f2442013-06-12 21:25:08 +03002814 }
2815
2816 evt->count = 0;
2817 evt->flags &= ~DWC3_EVENT_PENDING;
2818 ret = IRQ_HANDLED;
2819
2820 /* Unmask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002821 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbif42f2442013-06-12 21:25:08 +03002822 reg &= ~DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002823 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbif42f2442013-06-12 21:25:08 +03002824
2825 return ret;
2826}
2827
Felipe Balbidea520a2016-03-30 09:39:34 +03002828static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
Felipe Balbib15a7622011-06-30 16:57:15 +03002829{
Felipe Balbidea520a2016-03-30 09:39:34 +03002830 struct dwc3_event_buffer *evt = _evt;
2831 struct dwc3 *dwc = evt->dwc;
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05002832 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03002833 irqreturn_t ret = IRQ_NONE;
Felipe Balbib15a7622011-06-30 16:57:15 +03002834
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05002835 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbidea520a2016-03-30 09:39:34 +03002836 ret = dwc3_process_event_buf(evt);
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05002837 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03002838
2839 return ret;
2840}
2841
Felipe Balbidea520a2016-03-30 09:39:34 +03002842static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002843{
Felipe Balbidea520a2016-03-30 09:39:34 +03002844 struct dwc3 *dwc = evt->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +03002845 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03002846 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03002847
Felipe Balbifc8bb912016-05-16 13:14:48 +03002848 if (pm_runtime_suspended(dwc->dev)) {
2849 pm_runtime_get(dwc->dev);
2850 disable_irq_nosync(dwc->irq_gadget);
2851 dwc->pending_events = true;
2852 return IRQ_HANDLED;
2853 }
2854
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002855 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
Felipe Balbi72246da2011-08-19 18:10:58 +03002856 count &= DWC3_GEVNTCOUNT_MASK;
2857 if (!count)
2858 return IRQ_NONE;
2859
Felipe Balbib15a7622011-06-30 16:57:15 +03002860 evt->count = count;
2861 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03002862
Felipe Balbie8adfc32013-06-12 21:11:14 +03002863 /* Mask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002864 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbie8adfc32013-06-12 21:11:14 +03002865 reg |= DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002866 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbie8adfc32013-06-12 21:11:14 +03002867
Felipe Balbib15a7622011-06-30 16:57:15 +03002868 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03002869}
2870
Felipe Balbidea520a2016-03-30 09:39:34 +03002871static irqreturn_t dwc3_interrupt(int irq, void *_evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002872{
Felipe Balbidea520a2016-03-30 09:39:34 +03002873 struct dwc3_event_buffer *evt = _evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03002874
Felipe Balbidea520a2016-03-30 09:39:34 +03002875 return dwc3_check_event_buf(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +03002876}
2877
Felipe Balbi6db38122016-10-03 11:27:01 +03002878static int dwc3_gadget_get_irq(struct dwc3 *dwc)
2879{
2880 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
2881 int irq;
2882
2883 irq = platform_get_irq_byname(dwc3_pdev, "peripheral");
2884 if (irq > 0)
2885 goto out;
2886
2887 if (irq == -EPROBE_DEFER)
2888 goto out;
2889
2890 irq = platform_get_irq_byname(dwc3_pdev, "dwc_usb3");
2891 if (irq > 0)
2892 goto out;
2893
2894 if (irq == -EPROBE_DEFER)
2895 goto out;
2896
2897 irq = platform_get_irq(dwc3_pdev, 0);
2898 if (irq > 0)
2899 goto out;
2900
2901 if (irq != -EPROBE_DEFER)
2902 dev_err(dwc->dev, "missing peripheral IRQ\n");
2903
2904 if (!irq)
2905 irq = -EINVAL;
2906
2907out:
2908 return irq;
2909}
2910
Felipe Balbi72246da2011-08-19 18:10:58 +03002911/**
2912 * dwc3_gadget_init - Initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08002913 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03002914 *
2915 * Returns 0 on success otherwise negative errno.
2916 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05002917int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03002918{
Felipe Balbi6db38122016-10-03 11:27:01 +03002919 int ret;
2920 int irq;
Roger Quadros9522def2016-06-10 14:48:38 +03002921
Felipe Balbi6db38122016-10-03 11:27:01 +03002922 irq = dwc3_gadget_get_irq(dwc);
2923 if (irq < 0) {
2924 ret = irq;
2925 goto err0;
Roger Quadros9522def2016-06-10 14:48:38 +03002926 }
2927
2928 dwc->irq_gadget = irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03002929
2930 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2931 &dwc->ctrl_req_addr, GFP_KERNEL);
2932 if (!dwc->ctrl_req) {
2933 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2934 ret = -ENOMEM;
2935 goto err0;
2936 }
2937
Kishon Vijay Abraham I2abd9d52015-07-27 12:25:31 +05302938 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03002939 &dwc->ep0_trb_addr, GFP_KERNEL);
2940 if (!dwc->ep0_trb) {
2941 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2942 ret = -ENOMEM;
2943 goto err1;
2944 }
2945
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002946 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03002947 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002948 ret = -ENOMEM;
2949 goto err2;
2950 }
2951
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002952 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002953 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
2954 GFP_KERNEL);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002955 if (!dwc->ep0_bounce) {
2956 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
2957 ret = -ENOMEM;
2958 goto err3;
2959 }
2960
Felipe Balbi04c03d12015-12-02 10:06:45 -06002961 dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
2962 if (!dwc->zlp_buf) {
2963 ret = -ENOMEM;
2964 goto err4;
2965 }
2966
Felipe Balbi72246da2011-08-19 18:10:58 +03002967 dwc->gadget.ops = &dwc3_gadget_ops;
Felipe Balbi72246da2011-08-19 18:10:58 +03002968 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02002969 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002970 dwc->gadget.name = "dwc3-gadget";
Jianqiang Tang6a4290c2016-01-20 14:09:39 +08002971 dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
Felipe Balbi72246da2011-08-19 18:10:58 +03002972
2973 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06002974 * FIXME We might be setting max_speed to <SUPER, however versions
2975 * <2.20a of dwc3 have an issue with metastability (documented
2976 * elsewhere in this driver) which tells us we can't set max speed to
2977 * anything lower than SUPER.
2978 *
2979 * Because gadget.max_speed is only used by composite.c and function
2980 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
2981 * to happen so we avoid sending SuperSpeed Capability descriptor
2982 * together with our BOS descriptor as that could confuse host into
2983 * thinking we can handle super speed.
2984 *
2985 * Note that, in fact, we won't even support GetBOS requests when speed
2986 * is less than super speed because we don't have means, yet, to tell
2987 * composite.c that we are USB 2.0 + LPM ECN.
2988 */
2989 if (dwc->revision < DWC3_REVISION_220A)
2990 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002991 "Changing max_speed on rev %08x",
Ben McCauleyb9e51b22015-11-16 10:47:24 -06002992 dwc->revision);
2993
2994 dwc->gadget.max_speed = dwc->maximum_speed;
2995
2996 /*
David Cohena4b9d942013-12-09 15:55:38 -08002997 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
2998 * on ep out.
2999 */
3000 dwc->gadget.quirk_ep_out_aligned_size = true;
3001
3002 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03003003 * REVISIT: Here we should clear all pending IRQs to be
3004 * sure we're starting from a well known location.
3005 */
3006
3007 ret = dwc3_gadget_init_endpoints(dwc);
3008 if (ret)
Felipe Balbi04c03d12015-12-02 10:06:45 -06003009 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03003010
Felipe Balbi72246da2011-08-19 18:10:58 +03003011 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
3012 if (ret) {
3013 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbi04c03d12015-12-02 10:06:45 -06003014 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03003015 }
3016
3017 return 0;
3018
Felipe Balbi04c03d12015-12-02 10:06:45 -06003019err5:
3020 kfree(dwc->zlp_buf);
3021
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003022err4:
David Cohene1f80462013-09-11 17:42:47 -07003023 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003024 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3025 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003026
Felipe Balbi72246da2011-08-19 18:10:58 +03003027err3:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003028 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003029
3030err2:
Christophe JAILLET51fbc7c2016-10-07 22:12:39 +02003031 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003032 dwc->ep0_trb, dwc->ep0_trb_addr);
3033
3034err1:
3035 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3036 dwc->ctrl_req, dwc->ctrl_req_addr);
3037
3038err0:
3039 return ret;
3040}
3041
Felipe Balbi7415f172012-04-30 14:56:33 +03003042/* -------------------------------------------------------------------------- */
3043
Felipe Balbi72246da2011-08-19 18:10:58 +03003044void dwc3_gadget_exit(struct dwc3 *dwc)
3045{
Felipe Balbi72246da2011-08-19 18:10:58 +03003046 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03003047
Felipe Balbi72246da2011-08-19 18:10:58 +03003048 dwc3_gadget_free_endpoints(dwc);
3049
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003050 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3051 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003052
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003053 kfree(dwc->setup_buf);
Felipe Balbi04c03d12015-12-02 10:06:45 -06003054 kfree(dwc->zlp_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003055
Christophe JAILLET51fbc7c2016-10-07 22:12:39 +02003056 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003057 dwc->ep0_trb, dwc->ep0_trb_addr);
3058
3059 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3060 dwc->ctrl_req, dwc->ctrl_req_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03003061}
Felipe Balbi7415f172012-04-30 14:56:33 +03003062
Felipe Balbi0b0231a2014-10-07 10:19:23 -05003063int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03003064{
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003065 int ret;
3066
Roger Quadros9772b472016-04-12 11:33:29 +03003067 if (!dwc->gadget_driver)
3068 return 0;
3069
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003070 ret = dwc3_gadget_run_stop(dwc, false, false);
3071 if (ret < 0)
3072 return ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03003073
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003074 dwc3_disconnect_gadget(dwc);
3075 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003076
3077 return 0;
3078}
3079
3080int dwc3_gadget_resume(struct dwc3 *dwc)
3081{
Felipe Balbi7415f172012-04-30 14:56:33 +03003082 int ret;
3083
Roger Quadros9772b472016-04-12 11:33:29 +03003084 if (!dwc->gadget_driver)
3085 return 0;
3086
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003087 ret = __dwc3_gadget_start(dwc);
3088 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003089 goto err0;
3090
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003091 ret = dwc3_gadget_run_stop(dwc, true, false);
3092 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003093 goto err1;
3094
Felipe Balbi7415f172012-04-30 14:56:33 +03003095 return 0;
3096
3097err1:
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003098 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003099
3100err0:
3101 return ret;
3102}
Felipe Balbifc8bb912016-05-16 13:14:48 +03003103
3104void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3105{
3106 if (dwc->pending_events) {
3107 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3108 dwc->pending_events = false;
3109 enable_irq(dwc->irq_gadget);
3110 }
3111}