blob: 4191b00c0058bd53686715a24083a0096250c96c [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
Felipe Balbi80977dc2014-08-19 16:37:22 -050033#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030034#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020038/**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48{
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69}
70
Felipe Balbi8598bde2012-01-02 18:55:57 +020071/**
Paul Zimmerman911f1f82012-04-27 13:35:15 +030072 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79{
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85}
86
87/**
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080093 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020094 */
95int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080097 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020098 u32 reg;
99
Paul Zimmerman802fde92012-04-27 13:10:52 +0300100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
Felipe Balbi8598bde2012-01-02 18:55:57 +0200117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
Paul Zimmerman802fde92012-04-27 13:10:52 +0300124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
Felipe Balbi8598bde2012-01-02 18:55:57 +0200131 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300132 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
Felipe Balbi8598bde2012-01-02 18:55:57 +0200136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800139 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200140 }
141
Felipe Balbi73815282015-01-27 13:48:14 -0600142 dwc3_trace(trace_dwc3_gadget,
143 "link state change request timed out");
Felipe Balbi8598bde2012-01-02 18:55:57 +0200144
145 return -ETIMEDOUT;
146}
147
John Youndca01192016-05-19 17:26:05 -0700148/**
149 * dwc3_ep_inc_trb() - Increment a TRB index.
150 * @index - Pointer to the TRB index to increment.
151 *
152 * The index should never point to the link TRB. After incrementing,
153 * if it is point to the link TRB, wrap around to the beginning. The
154 * link TRB is always at the last TRB entry.
155 */
156static void dwc3_ep_inc_trb(u8 *index)
157{
158 (*index)++;
159 if (*index == (DWC3_TRB_NUM - 1))
160 *index = 0;
161}
162
Felipe Balbief966b92016-04-05 13:09:51 +0300163static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200164{
John Youndca01192016-05-19 17:26:05 -0700165 dwc3_ep_inc_trb(&dep->trb_enqueue);
Felipe Balbief966b92016-04-05 13:09:51 +0300166}
Felipe Balbi457e84b2012-01-18 18:04:09 +0200167
Felipe Balbief966b92016-04-05 13:09:51 +0300168static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
169{
John Youndca01192016-05-19 17:26:05 -0700170 dwc3_ep_inc_trb(&dep->trb_dequeue);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200171}
172
Felipe Balbi72246da2011-08-19 18:10:58 +0300173void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
174 int status)
175{
176 struct dwc3 *dwc = dep->dwc;
177
Felipe Balbi737f1ae2016-08-11 12:24:27 +0300178 req->started = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300179 list_del(&req->list);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200180 req->trb = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300181
182 if (req->request.status == -EINPROGRESS)
183 req->request.status = status;
184
Pratyush Anand0416e492012-08-10 13:42:16 +0530185 if (dwc->ep0_bounced && dep->number == 0)
186 dwc->ep0_bounced = false;
187 else
188 usb_gadget_unmap_request(&dwc->gadget, &req->request,
189 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300190
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500191 trace_dwc3_gadget_giveback(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300192
193 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200194 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300195 spin_lock(&dwc->lock);
Felipe Balbifc8bb912016-05-16 13:14:48 +0300196
197 if (dep->number > 1)
198 pm_runtime_put(dwc->dev);
Felipe Balbi72246da2011-08-19 18:10:58 +0300199}
200
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500201int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300202{
203 u32 timeout = 500;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300204 int status = 0;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300205 int ret = 0;
Felipe Balbib09bb642012-04-24 16:19:11 +0300206 u32 reg;
207
208 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
209 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
210
211 do {
212 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
213 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi71f7e702016-05-23 14:16:19 +0300214 status = DWC3_DGCMD_STATUS(reg);
215 if (status)
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300216 ret = -EINVAL;
217 break;
Felipe Balbib09bb642012-04-24 16:19:11 +0300218 }
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300219 } while (timeout--);
220
221 if (!timeout) {
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300222 ret = -ETIMEDOUT;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300223 status = -ETIMEDOUT;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300224 }
225
Felipe Balbi71f7e702016-05-23 14:16:19 +0300226 trace_dwc3_gadget_generic_cmd(cmd, param, status);
227
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300228 return ret;
Felipe Balbib09bb642012-04-24 16:19:11 +0300229}
230
Felipe Balbic36d8e92016-04-04 12:46:33 +0300231static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
232
Felipe Balbi2cd47182016-04-12 16:42:43 +0300233int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
234 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi72246da2011-08-19 18:10:58 +0300235{
Felipe Balbi8897a762016-09-22 10:56:08 +0300236 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Felipe Balbi2cd47182016-04-12 16:42:43 +0300237 struct dwc3 *dwc = dep->dwc;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200238 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +0300239 u32 reg;
240
Felipe Balbi0933df12016-05-23 14:02:33 +0300241 int cmd_status = 0;
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300242 int susphy = false;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300243 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300244
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300245 /*
246 * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if
247 * we're issuing an endpoint command, we must check if
248 * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it.
249 *
250 * We will also set SUSPHY bit to what it was before returning as stated
251 * by the same section on Synopsys databook.
252 */
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300253 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
254 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
255 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
256 susphy = true;
257 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
258 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
259 }
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300260 }
261
Felipe Balbi59999142016-09-22 12:25:28 +0300262 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
Felipe Balbic36d8e92016-04-04 12:46:33 +0300263 int needs_wakeup;
264
265 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
266 dwc->link_state == DWC3_LINK_STATE_U2 ||
267 dwc->link_state == DWC3_LINK_STATE_U3);
268
269 if (unlikely(needs_wakeup)) {
270 ret = __dwc3_gadget_wakeup(dwc);
271 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
272 ret);
273 }
274 }
275
Felipe Balbi2eb88012016-04-12 16:53:39 +0300276 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
277 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
278 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300279
Felipe Balbi8897a762016-09-22 10:56:08 +0300280 /*
281 * Synopsys Databook 2.60a states in section 6.3.2.5.6 of that if we're
282 * not relying on XferNotReady, we can make use of a special "No
283 * Response Update Transfer" command where we should clear both CmdAct
284 * and CmdIOC bits.
285 *
286 * With this, we don't need to wait for command completion and can
287 * straight away issue further commands to the endpoint.
288 *
289 * NOTICE: We're making an assumption that control endpoints will never
290 * make use of Update Transfer command. This is a safe assumption
291 * because we can never have more than one request at a time with
292 * Control Endpoints. If anybody changes that assumption, this chunk
293 * needs to be updated accordingly.
294 */
295 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_UPDATETRANSFER &&
296 !usb_endpoint_xfer_isoc(desc))
297 cmd &= ~(DWC3_DEPCMD_CMDIOC | DWC3_DEPCMD_CMDACT);
298 else
299 cmd |= DWC3_DEPCMD_CMDACT;
300
301 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd);
Felipe Balbi72246da2011-08-19 18:10:58 +0300302 do {
Felipe Balbi2eb88012016-04-12 16:53:39 +0300303 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
Felipe Balbi72246da2011-08-19 18:10:58 +0300304 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi0933df12016-05-23 14:02:33 +0300305 cmd_status = DWC3_DEPCMD_STATUS(reg);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000306
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000307 switch (cmd_status) {
308 case 0:
309 ret = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300310 break;
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000311 case DEPEVT_TRANSFER_NO_RESOURCE:
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000312 ret = -EINVAL;
313 break;
314 case DEPEVT_TRANSFER_BUS_EXPIRY:
315 /*
316 * SW issues START TRANSFER command to
317 * isochronous ep with future frame interval. If
318 * future interval time has already passed when
319 * core receives the command, it will respond
320 * with an error status of 'Bus Expiry'.
321 *
322 * Instead of always returning -EINVAL, let's
323 * give a hint to the gadget driver that this is
324 * the case by returning -EAGAIN.
325 */
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000326 ret = -EAGAIN;
327 break;
328 default:
329 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
330 }
331
Felipe Balbic0ca3242016-04-04 09:11:51 +0300332 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300333 }
Felipe Balbif6bb2252016-05-23 13:53:34 +0300334 } while (--timeout);
Felipe Balbi72246da2011-08-19 18:10:58 +0300335
Felipe Balbif6bb2252016-05-23 13:53:34 +0300336 if (timeout == 0) {
Felipe Balbif6bb2252016-05-23 13:53:34 +0300337 ret = -ETIMEDOUT;
Felipe Balbi0933df12016-05-23 14:02:33 +0300338 cmd_status = -ETIMEDOUT;
Felipe Balbif6bb2252016-05-23 13:53:34 +0300339 }
Felipe Balbic0ca3242016-04-04 09:11:51 +0300340
Felipe Balbi0933df12016-05-23 14:02:33 +0300341 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
342
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +0300343 if (ret == 0) {
344 switch (DWC3_DEPCMD_CMD(cmd)) {
345 case DWC3_DEPCMD_STARTTRANSFER:
346 dep->flags |= DWC3_EP_TRANSFER_STARTED;
347 break;
348 case DWC3_DEPCMD_ENDTRANSFER:
349 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
350 break;
351 default:
352 /* nothing */
353 break;
354 }
355 }
356
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300357 if (unlikely(susphy)) {
358 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
359 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
360 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
361 }
362
Felipe Balbic0ca3242016-04-04 09:11:51 +0300363 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300364}
365
John Youn50c763f2016-05-31 17:49:56 -0700366static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
367{
368 struct dwc3 *dwc = dep->dwc;
369 struct dwc3_gadget_ep_cmd_params params;
370 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
371
372 /*
373 * As of core revision 2.60a the recommended programming model
374 * is to set the ClearPendIN bit when issuing a Clear Stall EP
375 * command for IN endpoints. This is to prevent an issue where
376 * some (non-compliant) hosts may not send ACK TPs for pending
377 * IN transfers due to a mishandled error condition. Synopsys
378 * STAR 9000614252.
379 */
Lu Baolu5e6c88d2016-09-09 12:51:27 +0800380 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A) &&
381 (dwc->gadget.speed >= USB_SPEED_SUPER))
John Youn50c763f2016-05-31 17:49:56 -0700382 cmd |= DWC3_DEPCMD_CLEARPENDIN;
383
384 memset(&params, 0, sizeof(params));
385
Felipe Balbi2cd47182016-04-12 16:42:43 +0300386 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Youn50c763f2016-05-31 17:49:56 -0700387}
388
Felipe Balbi72246da2011-08-19 18:10:58 +0300389static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200390 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300391{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300392 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300393
394 return dep->trb_pool_dma + offset;
395}
396
397static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
398{
399 struct dwc3 *dwc = dep->dwc;
400
401 if (dep->trb_pool)
402 return 0;
403
Felipe Balbi72246da2011-08-19 18:10:58 +0300404 dep->trb_pool = dma_alloc_coherent(dwc->dev,
405 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
406 &dep->trb_pool_dma, GFP_KERNEL);
407 if (!dep->trb_pool) {
408 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
409 dep->name);
410 return -ENOMEM;
411 }
412
413 return 0;
414}
415
416static void dwc3_free_trb_pool(struct dwc3_ep *dep)
417{
418 struct dwc3 *dwc = dep->dwc;
419
420 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
421 dep->trb_pool, dep->trb_pool_dma);
422
423 dep->trb_pool = NULL;
424 dep->trb_pool_dma = 0;
425}
426
John Younc4509602016-02-16 20:10:53 -0800427static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);
428
429/**
430 * dwc3_gadget_start_config - Configure EP resources
431 * @dwc: pointer to our controller context structure
432 * @dep: endpoint that is being enabled
433 *
434 * The assignment of transfer resources cannot perfectly follow the
435 * data book due to the fact that the controller driver does not have
436 * all knowledge of the configuration in advance. It is given this
437 * information piecemeal by the composite gadget framework after every
438 * SET_CONFIGURATION and SET_INTERFACE. Trying to follow the databook
439 * programming model in this scenario can cause errors. For two
440 * reasons:
441 *
442 * 1) The databook says to do DEPSTARTCFG for every SET_CONFIGURATION
443 * and SET_INTERFACE (8.1.5). This is incorrect in the scenario of
444 * multiple interfaces.
445 *
446 * 2) The databook does not mention doing more DEPXFERCFG for new
447 * endpoint on alt setting (8.1.6).
448 *
449 * The following simplified method is used instead:
450 *
451 * All hardware endpoints can be assigned a transfer resource and this
452 * setting will stay persistent until either a core reset or
453 * hibernation. So whenever we do a DEPSTARTCFG(0) we can go ahead and
454 * do DEPXFERCFG for every hardware endpoint as well. We are
455 * guaranteed that there are as many transfer resources as endpoints.
456 *
457 * This function is called for each endpoint when it is being enabled
458 * but is triggered only when called for EP0-out, which always happens
459 * first, and which should only happen in one of the above conditions.
460 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300461static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
462{
463 struct dwc3_gadget_ep_cmd_params params;
464 u32 cmd;
John Younc4509602016-02-16 20:10:53 -0800465 int i;
466 int ret;
467
468 if (dep->number)
469 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300470
471 memset(&params, 0x00, sizeof(params));
John Younc4509602016-02-16 20:10:53 -0800472 cmd = DWC3_DEPCMD_DEPSTARTCFG;
Felipe Balbi72246da2011-08-19 18:10:58 +0300473
Felipe Balbi2cd47182016-04-12 16:42:43 +0300474 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Younc4509602016-02-16 20:10:53 -0800475 if (ret)
476 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300477
John Younc4509602016-02-16 20:10:53 -0800478 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
479 struct dwc3_ep *dep = dwc->eps[i];
480
481 if (!dep)
482 continue;
483
484 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
485 if (ret)
486 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300487 }
488
489 return 0;
490}
491
492static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200493 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300494 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300495 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300496{
497 struct dwc3_gadget_ep_cmd_params params;
498
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300499 if (dev_WARN_ONCE(dwc->dev, modify && restore,
500 "Can't modify and restore\n"))
501 return -EINVAL;
502
Felipe Balbi72246da2011-08-19 18:10:58 +0300503 memset(&params, 0x00, sizeof(params));
504
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300505 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900506 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
507
508 /* Burst size is only needed in SuperSpeed mode */
John Younee5cd412016-02-05 17:08:45 -0800509 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
Felipe Balbi676e3492016-04-26 10:49:07 +0300510 u32 burst = dep->endpoint.maxburst;
Felipe Balbi676e3492016-04-26 10:49:07 +0300511 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
Chanho Parkd2e9a132012-08-31 16:54:07 +0900512 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300513
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300514 if (modify) {
515 params.param0 |= DWC3_DEPCFG_ACTION_MODIFY;
516 } else if (restore) {
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600517 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
518 params.param2 |= dep->saved_state;
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300519 } else {
520 params.param0 |= DWC3_DEPCFG_ACTION_INIT;
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600521 }
522
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300523 if (usb_endpoint_xfer_control(desc))
524 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
Felipe Balbi13fa2e62016-05-30 13:40:00 +0300525
526 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
527 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300528
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200529 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300530 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
531 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300532 dep->stream_capable = true;
533 }
534
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500535 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300536 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300537
538 /*
539 * We are doing 1:1 mapping for endpoints, meaning
540 * Physical Endpoints 2 maps to Logical Endpoint 2 and
541 * so on. We consider the direction bit as part of the physical
542 * endpoint number. So USB endpoint 0x81 is 0x03.
543 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300544 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300545
546 /*
547 * We must use the lower 16 TX FIFOs even though
548 * HW might have more
549 */
550 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300551 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300552
553 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300554 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300555 dep->interval = 1 << (desc->bInterval - 1);
556 }
557
Felipe Balbi2cd47182016-04-12 16:42:43 +0300558 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300559}
560
561static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
562{
563 struct dwc3_gadget_ep_cmd_params params;
564
565 memset(&params, 0x00, sizeof(params));
566
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300567 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300568
Felipe Balbi2cd47182016-04-12 16:42:43 +0300569 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
570 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300571}
572
573/**
574 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
575 * @dep: endpoint to be initialized
576 * @desc: USB Endpoint Descriptor
577 *
578 * Caller should take care of locking
579 */
580static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200581 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300582 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300583 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300584{
585 struct dwc3 *dwc = dep->dwc;
586 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300587 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300588
Felipe Balbi73815282015-01-27 13:48:14 -0600589 dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
Felipe Balbiff62d6b2013-07-12 19:09:39 +0300590
Felipe Balbi72246da2011-08-19 18:10:58 +0300591 if (!(dep->flags & DWC3_EP_ENABLED)) {
592 ret = dwc3_gadget_start_config(dwc, dep);
593 if (ret)
594 return ret;
595 }
596
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300597 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, modify,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600598 restore);
Felipe Balbi72246da2011-08-19 18:10:58 +0300599 if (ret)
600 return ret;
601
602 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200603 struct dwc3_trb *trb_st_hw;
604 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300605
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200606 dep->endpoint.desc = desc;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200607 dep->comp_desc = comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300608 dep->type = usb_endpoint_type(desc);
609 dep->flags |= DWC3_EP_ENABLED;
Baolin Wang76a638f2016-10-31 19:38:36 +0800610 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +0300611
612 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
613 reg |= DWC3_DALEPENA_EP(dep->number);
614 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
615
Baolin Wang76a638f2016-10-31 19:38:36 +0800616 init_waitqueue_head(&dep->wait_end_transfer);
617
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300618 if (usb_endpoint_xfer_control(desc))
Felipe Balbi7ab373a2016-05-23 11:27:26 +0300619 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300620
John Youn0d257442016-05-19 17:26:08 -0700621 /* Initialize the TRB ring */
622 dep->trb_dequeue = 0;
623 dep->trb_enqueue = 0;
624 memset(dep->trb_pool, 0,
625 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
626
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300627 /* Link TRB. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300628 trb_st_hw = &dep->trb_pool[0];
629
Felipe Balbif6bafc62012-02-06 11:04:53 +0200630 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbif6bafc62012-02-06 11:04:53 +0200631 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
632 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
633 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
634 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300635 }
636
Felipe Balbia97ea992016-09-29 16:28:56 +0300637 /*
638 * Issue StartTransfer here with no-op TRB so we can always rely on No
639 * Response Update Transfer command.
640 */
641 if (usb_endpoint_xfer_bulk(desc)) {
642 struct dwc3_gadget_ep_cmd_params params;
643 struct dwc3_trb *trb;
644 dma_addr_t trb_dma;
645 u32 cmd;
646
647 memset(&params, 0, sizeof(params));
648 trb = &dep->trb_pool[0];
649 trb_dma = dwc3_trb_dma_offset(dep, trb);
650
651 params.param0 = upper_32_bits(trb_dma);
652 params.param1 = lower_32_bits(trb_dma);
653
654 cmd = DWC3_DEPCMD_STARTTRANSFER;
655
656 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
657 if (ret < 0)
658 return ret;
659
660 dep->flags |= DWC3_EP_BUSY;
661
662 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
663 WARN_ON_ONCE(!dep->resource_index);
664 }
665
Felipe Balbi72246da2011-08-19 18:10:58 +0300666 return 0;
667}
668
Paul Zimmermanb992e682012-04-27 14:17:35 +0300669static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200670static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300671{
672 struct dwc3_request *req;
673
Felipe Balbi0e146022016-06-21 10:32:02 +0300674 dwc3_stop_active_transfer(dwc, dep->number, true);
Felipe Balbi69450c42016-05-30 13:37:02 +0300675
Felipe Balbi0e146022016-06-21 10:32:02 +0300676 /* - giveback all requests to gadget driver */
677 while (!list_empty(&dep->started_list)) {
678 req = next_request(&dep->started_list);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200679
Felipe Balbi0e146022016-06-21 10:32:02 +0300680 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbiea53b882012-02-17 12:10:04 +0200681 }
682
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200683 while (!list_empty(&dep->pending_list)) {
684 req = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300685
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200686 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300687 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300688}
689
690/**
691 * __dwc3_gadget_ep_disable - Disables a HW endpoint
692 * @dep: the endpoint to disable
693 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200694 * This function also removes requests which are currently processed ny the
695 * hardware and those which are not yet scheduled.
696 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300697 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300698static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
699{
700 struct dwc3 *dwc = dep->dwc;
701 u32 reg;
702
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500703 dwc3_trace(trace_dwc3_gadget, "Disabling %s", dep->name);
704
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200705 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300706
Felipe Balbi687ef982014-04-16 10:30:33 -0500707 /* make sure HW endpoint isn't stalled */
708 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500709 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500710
Felipe Balbi72246da2011-08-19 18:10:58 +0300711 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
712 reg &= ~DWC3_DALEPENA_EP(dep->number);
713 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
714
Felipe Balbi879631a2011-09-30 10:58:47 +0300715 dep->stream_capable = false;
Ido Shayevitzf9c56cd2012-02-08 13:56:48 +0200716 dep->endpoint.desc = NULL;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200717 dep->comp_desc = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300718 dep->type = 0;
Baolin Wang76a638f2016-10-31 19:38:36 +0800719 dep->flags &= DWC3_EP_END_TRANSFER_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +0300720
721 return 0;
722}
723
724/* -------------------------------------------------------------------------- */
725
726static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
727 const struct usb_endpoint_descriptor *desc)
728{
729 return -EINVAL;
730}
731
732static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
733{
734 return -EINVAL;
735}
736
737/* -------------------------------------------------------------------------- */
738
739static int dwc3_gadget_ep_enable(struct usb_ep *ep,
740 const struct usb_endpoint_descriptor *desc)
741{
742 struct dwc3_ep *dep;
743 struct dwc3 *dwc;
744 unsigned long flags;
745 int ret;
746
747 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
748 pr_debug("dwc3: invalid parameters\n");
749 return -EINVAL;
750 }
751
752 if (!desc->wMaxPacketSize) {
753 pr_debug("dwc3: missing wMaxPacketSize\n");
754 return -EINVAL;
755 }
756
757 dep = to_dwc3_ep(ep);
758 dwc = dep->dwc;
759
Felipe Balbi95ca9612015-12-10 13:08:20 -0600760 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
761 "%s is already enabled\n",
762 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300763 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300764
Felipe Balbi72246da2011-08-19 18:10:58 +0300765 spin_lock_irqsave(&dwc->lock, flags);
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600766 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +0300767 spin_unlock_irqrestore(&dwc->lock, flags);
768
769 return ret;
770}
771
772static int dwc3_gadget_ep_disable(struct usb_ep *ep)
773{
774 struct dwc3_ep *dep;
775 struct dwc3 *dwc;
776 unsigned long flags;
777 int ret;
778
779 if (!ep) {
780 pr_debug("dwc3: invalid parameters\n");
781 return -EINVAL;
782 }
783
784 dep = to_dwc3_ep(ep);
785 dwc = dep->dwc;
786
Felipe Balbi95ca9612015-12-10 13:08:20 -0600787 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
788 "%s is already disabled\n",
789 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300790 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300791
Felipe Balbi72246da2011-08-19 18:10:58 +0300792 spin_lock_irqsave(&dwc->lock, flags);
793 ret = __dwc3_gadget_ep_disable(dep);
794 spin_unlock_irqrestore(&dwc->lock, flags);
795
796 return ret;
797}
798
799static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
800 gfp_t gfp_flags)
801{
802 struct dwc3_request *req;
803 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300804
805 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900806 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300807 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300808
809 req->epnum = dep->number;
810 req->dep = dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300811
Felipe Balbi68d34c82016-05-30 13:34:58 +0300812 dep->allocated_requests++;
813
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500814 trace_dwc3_alloc_request(req);
815
Felipe Balbi72246da2011-08-19 18:10:58 +0300816 return &req->request;
817}
818
819static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
820 struct usb_request *request)
821{
822 struct dwc3_request *req = to_dwc3_request(request);
Felipe Balbi68d34c82016-05-30 13:34:58 +0300823 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300824
Felipe Balbi68d34c82016-05-30 13:34:58 +0300825 dep->allocated_requests--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500826 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300827 kfree(req);
828}
829
Felipe Balbi2c78c022016-08-12 13:13:10 +0300830static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep);
831
Felipe Balbic71fc372011-11-22 11:37:34 +0200832/**
833 * dwc3_prepare_one_trb - setup one TRB from one request
834 * @dep: endpoint for which this request is prepared
835 * @req: dwc3_request pointer
836 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200837static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
Felipe Balbieeb720f2011-11-28 12:46:59 +0200838 struct dwc3_request *req, dma_addr_t dma,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300839 unsigned length, unsigned chain, unsigned node)
Felipe Balbic71fc372011-11-22 11:37:34 +0200840{
Felipe Balbif6bafc62012-02-06 11:04:53 +0200841 struct dwc3_trb *trb;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300842 struct dwc3 *dwc = dep->dwc;
843 struct usb_gadget *gadget = &dwc->gadget;
844 enum usb_device_speed speed = gadget->speed;
Felipe Balbic71fc372011-11-22 11:37:34 +0200845
Felipe Balbi4faf7552016-04-05 13:14:31 +0300846 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbic71fc372011-11-22 11:37:34 +0200847
Felipe Balbieeb720f2011-11-28 12:46:59 +0200848 if (!req->trb) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200849 dwc3_gadget_move_started_request(req);
Felipe Balbif6bafc62012-02-06 11:04:53 +0200850 req->trb = trb;
851 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Felipe Balbia9c3ca52016-10-05 14:24:37 +0300852 dep->queued_requests++;
Felipe Balbieeb720f2011-11-28 12:46:59 +0200853 }
Felipe Balbic71fc372011-11-22 11:37:34 +0200854
Felipe Balbief966b92016-04-05 13:09:51 +0300855 dwc3_ep_inc_enq(dep);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530856
Felipe Balbif6bafc62012-02-06 11:04:53 +0200857 trb->size = DWC3_TRB_SIZE_LENGTH(length);
858 trb->bpl = lower_32_bits(dma);
859 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200860
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200861 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200862 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200863 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200864 break;
865
866 case USB_ENDPOINT_XFER_ISOC:
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300867 if (!node) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530868 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300869
870 if (speed == USB_SPEED_HIGH) {
871 struct usb_ep *ep = &dep->endpoint;
872 trb->size |= DWC3_TRB_SIZE_PCM1(ep->mult - 1);
873 }
874 } else {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530875 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300876 }
Felipe Balbica4d44e2016-03-10 13:53:27 +0200877
878 /* always enable Interrupt on Missed ISOC */
879 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
Felipe Balbic71fc372011-11-22 11:37:34 +0200880 break;
881
882 case USB_ENDPOINT_XFER_BULK:
883 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200884 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +0200885 break;
886 default:
887 /*
888 * This is only possible with faulty memory because we
889 * checked it already :)
890 */
Felipe Balbi0a695d42016-10-07 11:20:01 +0300891 dev_WARN(dwc->dev, "Unknown endpoint type %d\n",
892 usb_endpoint_type(dep->endpoint.desc));
Felipe Balbic71fc372011-11-22 11:37:34 +0200893 }
894
Felipe Balbica4d44e2016-03-10 13:53:27 +0200895 /* always enable Continue on Short Packet */
Felipe Balbic9508c82016-10-05 14:26:23 +0300896 if (usb_endpoint_dir_out(dep->endpoint.desc)) {
Felipe Balbi58f29032016-10-06 17:10:39 +0300897 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Felipe Balbif3af3652013-12-13 14:19:33 -0600898
Felipe Balbic9508c82016-10-05 14:26:23 +0300899 if (req->request.short_not_ok)
900 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
901 }
902
Felipe Balbi2c78c022016-08-12 13:13:10 +0300903 if ((!req->request.no_interrupt && !chain) ||
904 (dwc3_calc_trbs_left(dep) == 0))
Felipe Balbic9508c82016-10-05 14:26:23 +0300905 trb->ctrl |= DWC3_TRB_CTRL_IOC;
Felipe Balbica4d44e2016-03-10 13:53:27 +0200906
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530907 if (chain)
908 trb->ctrl |= DWC3_TRB_CTRL_CHN;
909
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200910 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbif6bafc62012-02-06 11:04:53 +0200911 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
912
913 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500914
915 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +0200916}
917
John Youn361572b2016-05-19 17:26:17 -0700918/**
919 * dwc3_ep_prev_trb() - Returns the previous TRB in the ring
920 * @dep: The endpoint with the TRB ring
921 * @index: The index of the current TRB in the ring
922 *
923 * Returns the TRB prior to the one pointed to by the index. If the
924 * index is 0, we will wrap backwards, skip the link TRB, and return
925 * the one just before that.
926 */
927static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
928{
Felipe Balbi45438a02016-08-11 12:26:59 +0300929 u8 tmp = index;
John Youn361572b2016-05-19 17:26:17 -0700930
Felipe Balbi45438a02016-08-11 12:26:59 +0300931 if (!tmp)
932 tmp = DWC3_TRB_NUM - 1;
933
934 return &dep->trb_pool[tmp - 1];
John Youn361572b2016-05-19 17:26:17 -0700935}
936
Felipe Balbic4233572016-05-12 14:08:34 +0300937static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
938{
939 struct dwc3_trb *tmp;
John Youn32db3d92016-05-19 17:26:12 -0700940 u8 trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300941
942 /*
943 * If enqueue & dequeue are equal than it is either full or empty.
944 *
945 * One way to know for sure is if the TRB right before us has HWO bit
946 * set or not. If it has, then we're definitely full and can't fit any
947 * more transfers in our ring.
948 */
949 if (dep->trb_enqueue == dep->trb_dequeue) {
John Youn361572b2016-05-19 17:26:17 -0700950 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
951 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
952 return 0;
Felipe Balbic4233572016-05-12 14:08:34 +0300953
954 return DWC3_TRB_NUM - 1;
955 }
956
John Youn9d7aba72016-08-26 18:43:01 -0700957 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
John Youn3de2685f2016-05-23 11:32:45 -0700958 trbs_left &= (DWC3_TRB_NUM - 1);
John Youn32db3d92016-05-19 17:26:12 -0700959
John Youn9d7aba72016-08-26 18:43:01 -0700960 if (dep->trb_dequeue < dep->trb_enqueue)
961 trbs_left--;
962
John Youn32db3d92016-05-19 17:26:12 -0700963 return trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300964}
965
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300966static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300967 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300968{
Felipe Balbi1f512112016-08-12 13:17:27 +0300969 struct scatterlist *sg = req->sg;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300970 struct scatterlist *s;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300971 unsigned int length;
972 dma_addr_t dma;
973 int i;
974
Felipe Balbi1f512112016-08-12 13:17:27 +0300975 for_each_sg(sg, s, req->num_pending_sgs, i) {
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300976 unsigned chain = true;
977
978 length = sg_dma_len(s);
979 dma = sg_dma_address(s);
980
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300981 if (sg_is_last(s))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300982 chain = false;
983
984 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300985 chain, i);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300986
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300987 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300988 break;
989 }
990}
991
992static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300993 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300994{
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300995 unsigned int length;
996 dma_addr_t dma;
997
998 dma = req->request.dma;
999 length = req->request.length;
1000
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001001 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +03001002 false, 0);
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001003}
1004
Felipe Balbi72246da2011-08-19 18:10:58 +03001005/*
1006 * dwc3_prepare_trbs - setup TRBs from requests
1007 * @dep: endpoint for which requests are being prepared
Felipe Balbi72246da2011-08-19 18:10:58 +03001008 *
Paul Zimmerman1d046792012-02-15 18:56:56 -08001009 * The function goes through the requests list and sets up TRBs for the
1010 * transfers. The function returns once there are no more TRBs available or
1011 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +03001012 */
Felipe Balbic4233572016-05-12 14:08:34 +03001013static void dwc3_prepare_trbs(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001014{
Felipe Balbi68e823e2011-11-28 12:25:01 +02001015 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +03001016
1017 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
1018
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001019 if (!dwc3_calc_trbs_left(dep))
John Youn89bc8562016-05-19 17:26:10 -07001020 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03001021
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001022 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +03001023 if (req->num_pending_sgs > 0)
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001024 dwc3_prepare_one_trb_sg(dep, req);
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001025 else
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001026 dwc3_prepare_one_trb_linear(dep, req);
Felipe Balbi72246da2011-08-19 18:10:58 +03001027
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001028 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001029 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03001030 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001031}
1032
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001033static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param)
Felipe Balbi72246da2011-08-19 18:10:58 +03001034{
1035 struct dwc3_gadget_ep_cmd_params params;
1036 struct dwc3_request *req;
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001037 int starting;
Felipe Balbi72246da2011-08-19 18:10:58 +03001038 int ret;
1039 u32 cmd;
1040
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001041 starting = !(dep->flags & DWC3_EP_BUSY);
Felipe Balbi72246da2011-08-19 18:10:58 +03001042
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001043 dwc3_prepare_trbs(dep);
1044 req = next_request(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001045 if (!req) {
1046 dep->flags |= DWC3_EP_PENDING_REQUEST;
1047 return 0;
1048 }
1049
1050 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +03001051
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001052 if (starting) {
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301053 params.param0 = upper_32_bits(req->trb_dma);
1054 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001055 cmd = DWC3_DEPCMD_STARTTRANSFER |
1056 DWC3_DEPCMD_PARAM(cmd_param);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301057 } else {
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001058 cmd = DWC3_DEPCMD_UPDATETRANSFER |
1059 DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301060 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001061
Felipe Balbi2cd47182016-04-12 16:42:43 +03001062 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001063 if (ret < 0) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001064 /*
1065 * FIXME we need to iterate over the list of requests
1066 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -08001067 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +03001068 */
Felipe Balbi15b8d9332016-09-22 10:59:12 +03001069 dwc3_gadget_giveback(dep, req, ret);
Felipe Balbi72246da2011-08-19 18:10:58 +03001070 return ret;
1071 }
1072
1073 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001074
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001075 if (starting) {
Felipe Balbi2eb88012016-04-12 16:53:39 +03001076 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
Felipe Balbib4996a82012-06-06 12:04:13 +03001077 WARN_ON_ONCE(!dep->resource_index);
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001078 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001079
Felipe Balbi72246da2011-08-19 18:10:58 +03001080 return 0;
1081}
1082
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +03001083static int __dwc3_gadget_get_frame(struct dwc3 *dwc)
1084{
1085 u32 reg;
1086
1087 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1088 return DWC3_DSTS_SOFFN(reg);
1089}
1090
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301091static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1092 struct dwc3_ep *dep, u32 cur_uf)
1093{
1094 u32 uf;
1095
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001096 if (list_empty(&dep->pending_list)) {
Felipe Balbi73815282015-01-27 13:48:14 -06001097 dwc3_trace(trace_dwc3_gadget,
1098 "ISOC ep %s run out for requests",
1099 dep->name);
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301100 dep->flags |= DWC3_EP_PENDING_REQUEST;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301101 return;
1102 }
1103
1104 /* 4 micro frames in the future */
1105 uf = cur_uf + dep->interval * 4;
1106
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001107 __dwc3_gadget_kick_transfer(dep, uf);
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301108}
1109
1110static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1111 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1112{
1113 u32 cur_uf, mask;
1114
1115 mask = ~(dep->interval - 1);
1116 cur_uf = event->parameters & mask;
1117
1118 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1119}
1120
Felipe Balbi72246da2011-08-19 18:10:58 +03001121static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1122{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001123 struct dwc3 *dwc = dep->dwc;
1124 int ret;
1125
Felipe Balbibb423982015-11-16 15:31:21 -06001126 if (!dep->endpoint.desc) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001127 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001128 "trying to queue request %p to disabled %s",
Felipe Balbibb423982015-11-16 15:31:21 -06001129 &req->request, dep->endpoint.name);
1130 return -ESHUTDOWN;
1131 }
1132
1133 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1134 &req->request, req->dep->name)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001135 dwc3_trace(trace_dwc3_gadget, "request %p belongs to '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001136 &req->request, req->dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001137 return -EINVAL;
1138 }
1139
Felipe Balbifc8bb912016-05-16 13:14:48 +03001140 pm_runtime_get(dwc->dev);
1141
Felipe Balbi72246da2011-08-19 18:10:58 +03001142 req->request.actual = 0;
1143 req->request.status = -EINPROGRESS;
1144 req->direction = dep->direction;
1145 req->epnum = dep->number;
1146
Felipe Balbife84f522015-09-01 09:01:38 -05001147 trace_dwc3_ep_queue(req);
1148
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001149 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1150 dep->direction);
1151 if (ret)
1152 return ret;
1153
Felipe Balbi1f512112016-08-12 13:17:27 +03001154 req->sg = req->request.sg;
1155 req->num_pending_sgs = req->request.num_mapped_sgs;
1156
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001157 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001158
Felipe Balbid889c232016-09-29 15:44:29 +03001159 /*
1160 * NOTICE: Isochronous endpoints should NEVER be prestarted. We must
1161 * wait for a XferNotReady event so we will know what's the current
1162 * (micro-)frame number.
1163 *
1164 * Without this trick, we are very, very likely gonna get Bus Expiry
1165 * errors which will force us issue EndTransfer command.
1166 */
1167 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +03001168 if ((dep->flags & DWC3_EP_PENDING_REQUEST)) {
1169 if (dep->flags & DWC3_EP_TRANSFER_STARTED) {
1170 dwc3_stop_active_transfer(dwc, dep->number, true);
1171 dep->flags = DWC3_EP_ENABLED;
1172 } else {
1173 u32 cur_uf;
1174
1175 cur_uf = __dwc3_gadget_get_frame(dwc);
1176 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1177 }
Felipe Balbi08a36b52016-08-11 14:27:52 +03001178 }
1179 return 0;
Felipe Balbib511e5e2012-06-06 12:00:50 +03001180 }
1181
Felipe Balbi594e1212016-08-24 14:38:10 +03001182 if (!dwc3_calc_trbs_left(dep))
1183 return 0;
Felipe Balbib997ada2012-07-26 13:26:50 +03001184
Felipe Balbi08a36b52016-08-11 14:27:52 +03001185 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbia8f32812015-09-16 10:40:07 -05001186 if (ret && ret != -EBUSY)
Felipe Balbiec5e7952015-11-16 16:04:13 -06001187 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001188 "%s: failed to kick transfers",
Felipe Balbia8f32812015-09-16 10:40:07 -05001189 dep->name);
1190 if (ret == -EBUSY)
1191 ret = 0;
1192
1193 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001194}
1195
Felipe Balbi04c03d12015-12-02 10:06:45 -06001196static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
1197 struct usb_request *request)
1198{
1199 dwc3_gadget_ep_free_request(ep, request);
1200}
1201
1202static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
1203{
1204 struct dwc3_request *req;
1205 struct usb_request *request;
1206 struct usb_ep *ep = &dep->endpoint;
1207
Felipe Balbi60cfb372016-05-24 13:45:17 +03001208 dwc3_trace(trace_dwc3_gadget, "queueing ZLP");
Felipe Balbi04c03d12015-12-02 10:06:45 -06001209 request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
1210 if (!request)
1211 return -ENOMEM;
1212
1213 request->length = 0;
1214 request->buf = dwc->zlp_buf;
1215 request->complete = __dwc3_gadget_ep_zlp_complete;
1216
1217 req = to_dwc3_request(request);
1218
1219 return __dwc3_gadget_ep_queue(dep, req);
1220}
1221
Felipe Balbi72246da2011-08-19 18:10:58 +03001222static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1223 gfp_t gfp_flags)
1224{
1225 struct dwc3_request *req = to_dwc3_request(request);
1226 struct dwc3_ep *dep = to_dwc3_ep(ep);
1227 struct dwc3 *dwc = dep->dwc;
1228
1229 unsigned long flags;
1230
1231 int ret;
1232
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001233 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001234 ret = __dwc3_gadget_ep_queue(dep, req);
Felipe Balbi04c03d12015-12-02 10:06:45 -06001235
1236 /*
1237 * Okay, here's the thing, if gadget driver has requested for a ZLP by
1238 * setting request->zero, instead of doing magic, we will just queue an
1239 * extra usb_request ourselves so that it gets handled the same way as
1240 * any other request.
1241 */
John Yound92618982015-12-22 12:23:20 -08001242 if (ret == 0 && request->zero && request->length &&
1243 (request->length % ep->maxpacket == 0))
Felipe Balbi04c03d12015-12-02 10:06:45 -06001244 ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);
1245
Felipe Balbi72246da2011-08-19 18:10:58 +03001246 spin_unlock_irqrestore(&dwc->lock, flags);
1247
1248 return ret;
1249}
1250
1251static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1252 struct usb_request *request)
1253{
1254 struct dwc3_request *req = to_dwc3_request(request);
1255 struct dwc3_request *r = NULL;
1256
1257 struct dwc3_ep *dep = to_dwc3_ep(ep);
1258 struct dwc3 *dwc = dep->dwc;
1259
1260 unsigned long flags;
1261 int ret = 0;
1262
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001263 trace_dwc3_ep_dequeue(req);
1264
Felipe Balbi72246da2011-08-19 18:10:58 +03001265 spin_lock_irqsave(&dwc->lock, flags);
1266
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001267 list_for_each_entry(r, &dep->pending_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001268 if (r == req)
1269 break;
1270 }
1271
1272 if (r != req) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001273 list_for_each_entry(r, &dep->started_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001274 if (r == req)
1275 break;
1276 }
1277 if (r == req) {
1278 /* wait until it is processed */
Paul Zimmermanb992e682012-04-27 14:17:35 +03001279 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301280 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001281 }
1282 dev_err(dwc->dev, "request %p was not queued to %s\n",
1283 request, ep->name);
1284 ret = -EINVAL;
1285 goto out0;
1286 }
1287
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301288out1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001289 /* giveback the request */
1290 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1291
1292out0:
1293 spin_unlock_irqrestore(&dwc->lock, flags);
1294
1295 return ret;
1296}
1297
Felipe Balbi7a608552014-09-24 14:19:52 -05001298int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001299{
1300 struct dwc3_gadget_ep_cmd_params params;
1301 struct dwc3 *dwc = dep->dwc;
1302 int ret;
1303
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001304 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1305 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1306 return -EINVAL;
1307 }
1308
Felipe Balbi72246da2011-08-19 18:10:58 +03001309 memset(&params, 0x00, sizeof(params));
1310
1311 if (value) {
Felipe Balbi69450c42016-05-30 13:37:02 +03001312 struct dwc3_trb *trb;
1313
1314 unsigned transfer_in_flight;
1315 unsigned started;
1316
1317 if (dep->number > 1)
1318 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1319 else
1320 trb = &dwc->ep0_trb[dep->trb_enqueue];
1321
1322 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1323 started = !list_empty(&dep->started_list);
1324
1325 if (!protocol && ((dep->direction && transfer_in_flight) ||
1326 (!dep->direction && started))) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001327 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi052ba52ef2016-04-05 15:05:05 +03001328 "%s: pending request, cannot halt",
Felipe Balbi7a608552014-09-24 14:19:52 -05001329 dep->name);
1330 return -EAGAIN;
1331 }
1332
Felipe Balbi2cd47182016-04-12 16:42:43 +03001333 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1334 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001335 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001336 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001337 dep->name);
1338 else
1339 dep->flags |= DWC3_EP_STALL;
1340 } else {
Felipe Balbi2cd47182016-04-12 16:42:43 +03001341
John Youn50c763f2016-05-31 17:49:56 -07001342 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001343 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001344 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001345 dep->name);
1346 else
Alan Sterna535d812013-11-01 12:05:12 -04001347 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001348 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001349
Felipe Balbi72246da2011-08-19 18:10:58 +03001350 return ret;
1351}
1352
1353static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1354{
1355 struct dwc3_ep *dep = to_dwc3_ep(ep);
1356 struct dwc3 *dwc = dep->dwc;
1357
1358 unsigned long flags;
1359
1360 int ret;
1361
1362 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001363 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001364 spin_unlock_irqrestore(&dwc->lock, flags);
1365
1366 return ret;
1367}
1368
1369static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1370{
1371 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001372 struct dwc3 *dwc = dep->dwc;
1373 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001374 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001375
Paul Zimmerman249a4562012-02-24 17:32:16 -08001376 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001377 dep->flags |= DWC3_EP_WEDGE;
1378
Pratyush Anand08f0d962012-06-25 22:40:43 +05301379 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001380 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301381 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001382 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001383 spin_unlock_irqrestore(&dwc->lock, flags);
1384
1385 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001386}
1387
1388/* -------------------------------------------------------------------------- */
1389
1390static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1391 .bLength = USB_DT_ENDPOINT_SIZE,
1392 .bDescriptorType = USB_DT_ENDPOINT,
1393 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1394};
1395
1396static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1397 .enable = dwc3_gadget_ep0_enable,
1398 .disable = dwc3_gadget_ep0_disable,
1399 .alloc_request = dwc3_gadget_ep_alloc_request,
1400 .free_request = dwc3_gadget_ep_free_request,
1401 .queue = dwc3_gadget_ep0_queue,
1402 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301403 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001404 .set_wedge = dwc3_gadget_ep_set_wedge,
1405};
1406
1407static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1408 .enable = dwc3_gadget_ep_enable,
1409 .disable = dwc3_gadget_ep_disable,
1410 .alloc_request = dwc3_gadget_ep_alloc_request,
1411 .free_request = dwc3_gadget_ep_free_request,
1412 .queue = dwc3_gadget_ep_queue,
1413 .dequeue = dwc3_gadget_ep_dequeue,
1414 .set_halt = dwc3_gadget_ep_set_halt,
1415 .set_wedge = dwc3_gadget_ep_set_wedge,
1416};
1417
1418/* -------------------------------------------------------------------------- */
1419
1420static int dwc3_gadget_get_frame(struct usb_gadget *g)
1421{
1422 struct dwc3 *dwc = gadget_to_dwc(g);
Felipe Balbi72246da2011-08-19 18:10:58 +03001423
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +03001424 return __dwc3_gadget_get_frame(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001425}
1426
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001427static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001428{
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001429 int retries;
Felipe Balbi72246da2011-08-19 18:10:58 +03001430
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001431 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001432 u32 reg;
1433
Felipe Balbi72246da2011-08-19 18:10:58 +03001434 u8 link_state;
1435 u8 speed;
1436
Felipe Balbi72246da2011-08-19 18:10:58 +03001437 /*
1438 * According to the Databook Remote wakeup request should
1439 * be issued only when the device is in early suspend state.
1440 *
1441 * We can check that via USB Link State bits in DSTS register.
1442 */
1443 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1444
1445 speed = reg & DWC3_DSTS_CONNECTSPD;
John Younee5cd412016-02-05 17:08:45 -08001446 if ((speed == DWC3_DSTS_SUPERSPEED) ||
1447 (speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001448 dwc3_trace(trace_dwc3_gadget, "no wakeup on SuperSpeed");
Felipe Balbi6b742892016-05-13 10:19:42 +03001449 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001450 }
1451
1452 link_state = DWC3_DSTS_USBLNKST(reg);
1453
1454 switch (link_state) {
1455 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1456 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1457 break;
1458 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06001459 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001460 "can't wakeup from '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001461 dwc3_gadget_link_string(link_state));
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001462 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001463 }
1464
Felipe Balbi8598bde2012-01-02 18:55:57 +02001465 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1466 if (ret < 0) {
1467 dev_err(dwc->dev, "failed to put link in Recovery\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001468 return ret;
Felipe Balbi8598bde2012-01-02 18:55:57 +02001469 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001470
Paul Zimmerman802fde92012-04-27 13:10:52 +03001471 /* Recent versions do this automatically */
1472 if (dwc->revision < DWC3_REVISION_194A) {
1473 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001474 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001475 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1476 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1477 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001478
Paul Zimmerman1d046792012-02-15 18:56:56 -08001479 /* poll until Link State changes to ON */
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001480 retries = 20000;
Felipe Balbi72246da2011-08-19 18:10:58 +03001481
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001482 while (retries--) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001483 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1484
1485 /* in HS, means ON */
1486 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1487 break;
1488 }
1489
1490 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1491 dev_err(dwc->dev, "failed to send remote wakeup\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001492 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001493 }
1494
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001495 return 0;
1496}
1497
1498static int dwc3_gadget_wakeup(struct usb_gadget *g)
1499{
1500 struct dwc3 *dwc = gadget_to_dwc(g);
1501 unsigned long flags;
1502 int ret;
1503
1504 spin_lock_irqsave(&dwc->lock, flags);
1505 ret = __dwc3_gadget_wakeup(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001506 spin_unlock_irqrestore(&dwc->lock, flags);
1507
1508 return ret;
1509}
1510
1511static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1512 int is_selfpowered)
1513{
1514 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001515 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001516
Paul Zimmerman249a4562012-02-24 17:32:16 -08001517 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001518 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001519 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001520
1521 return 0;
1522}
1523
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001524static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001525{
1526 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001527 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001528
Felipe Balbifc8bb912016-05-16 13:14:48 +03001529 if (pm_runtime_suspended(dwc->dev))
1530 return 0;
1531
Felipe Balbi72246da2011-08-19 18:10:58 +03001532 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001533 if (is_on) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001534 if (dwc->revision <= DWC3_REVISION_187A) {
1535 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1536 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1537 }
1538
1539 if (dwc->revision >= DWC3_REVISION_194A)
1540 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1541 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001542
1543 if (dwc->has_hibernation)
1544 reg |= DWC3_DCTL_KEEP_CONNECT;
1545
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001546 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001547 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001548 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001549
1550 if (dwc->has_hibernation && !suspend)
1551 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1552
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001553 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001554 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001555
1556 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1557
1558 do {
1559 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
Felipe Balbib6d4e162016-06-09 16:47:05 +03001560 reg &= DWC3_DSTS_DEVCTRLHLT;
1561 } while (--timeout && !(!is_on ^ !reg));
Felipe Balbif2df6792016-06-09 16:31:34 +03001562
1563 if (!timeout)
1564 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +03001565
Felipe Balbi73815282015-01-27 13:48:14 -06001566 dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
Felipe Balbi72246da2011-08-19 18:10:58 +03001567 dwc->gadget_driver
1568 ? dwc->gadget_driver->function : "no-function",
1569 is_on ? "connect" : "disconnect");
Pratyush Anand6f17f742012-07-02 10:21:55 +05301570
1571 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001572}
1573
1574static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1575{
1576 struct dwc3 *dwc = gadget_to_dwc(g);
1577 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301578 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001579
1580 is_on = !!is_on;
1581
Baolin Wangbb014732016-10-14 17:11:33 +08001582 /*
1583 * Per databook, when we want to stop the gadget, if a control transfer
1584 * is still in process, complete it and get the core into setup phase.
1585 */
1586 if (!is_on && dwc->ep0state != EP0_SETUP_PHASE) {
1587 reinit_completion(&dwc->ep0_in_setup);
1588
1589 ret = wait_for_completion_timeout(&dwc->ep0_in_setup,
1590 msecs_to_jiffies(DWC3_PULL_UP_TIMEOUT));
1591 if (ret == 0) {
1592 dev_err(dwc->dev, "timed out waiting for SETUP phase\n");
1593 return -ETIMEDOUT;
1594 }
1595 }
1596
Felipe Balbi72246da2011-08-19 18:10:58 +03001597 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001598 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001599 spin_unlock_irqrestore(&dwc->lock, flags);
1600
Pratyush Anand6f17f742012-07-02 10:21:55 +05301601 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001602}
1603
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001604static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1605{
1606 u32 reg;
1607
1608 /* Enable all but Start and End of Frame IRQs */
1609 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1610 DWC3_DEVTEN_EVNTOVERFLOWEN |
1611 DWC3_DEVTEN_CMDCMPLTEN |
1612 DWC3_DEVTEN_ERRTICERREN |
1613 DWC3_DEVTEN_WKUPEVTEN |
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001614 DWC3_DEVTEN_CONNECTDONEEN |
1615 DWC3_DEVTEN_USBRSTEN |
1616 DWC3_DEVTEN_DISCONNEVTEN);
1617
Felipe Balbi799e9dc2016-09-23 11:20:40 +03001618 if (dwc->revision < DWC3_REVISION_250A)
1619 reg |= DWC3_DEVTEN_ULSTCNGEN;
1620
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001621 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1622}
1623
1624static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1625{
1626 /* mask all interrupts */
1627 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1628}
1629
1630static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03001631static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001632
Felipe Balbi4e994722016-05-13 14:09:59 +03001633/**
1634 * dwc3_gadget_setup_nump - Calculate and initialize NUMP field of DCFG
1635 * dwc: pointer to our context structure
1636 *
1637 * The following looks like complex but it's actually very simple. In order to
1638 * calculate the number of packets we can burst at once on OUT transfers, we're
1639 * gonna use RxFIFO size.
1640 *
1641 * To calculate RxFIFO size we need two numbers:
1642 * MDWIDTH = size, in bits, of the internal memory bus
1643 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
1644 *
1645 * Given these two numbers, the formula is simple:
1646 *
1647 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
1648 *
1649 * 24 bytes is for 3x SETUP packets
1650 * 16 bytes is a clock domain crossing tolerance
1651 *
1652 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
1653 */
1654static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
1655{
1656 u32 ram2_depth;
1657 u32 mdwidth;
1658 u32 nump;
1659 u32 reg;
1660
1661 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
1662 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1663
1664 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
1665 nump = min_t(u32, nump, 16);
1666
1667 /* update NumP */
1668 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1669 reg &= ~DWC3_DCFG_NUMP_MASK;
1670 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
1671 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1672}
1673
Felipe Balbid7be2952016-05-04 15:49:37 +03001674static int __dwc3_gadget_start(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001675{
Felipe Balbi72246da2011-08-19 18:10:58 +03001676 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03001677 int ret = 0;
1678 u32 reg;
1679
Felipe Balbi72246da2011-08-19 18:10:58 +03001680 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1681 reg &= ~(DWC3_DCFG_SPEED_MASK);
Felipe Balbi07e7f472012-03-23 12:20:31 +02001682
1683 /**
1684 * WORKAROUND: DWC3 revision < 2.20a have an issue
1685 * which would cause metastability state on Run/Stop
1686 * bit if we try to force the IP to USB2-only mode.
1687 *
1688 * Because of that, we cannot configure the IP to any
1689 * speed other than the SuperSpeed
1690 *
1691 * Refers to:
1692 *
1693 * STAR#9000525659: Clock Domain Crossing on DCTL in
1694 * USB 2.0 Mode
1695 */
Felipe Balbif7e846f2013-06-30 14:29:51 +03001696 if (dwc->revision < DWC3_REVISION_220A) {
Felipe Balbi07e7f472012-03-23 12:20:31 +02001697 reg |= DWC3_DCFG_SUPERSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001698 } else {
1699 switch (dwc->maximum_speed) {
1700 case USB_SPEED_LOW:
John Youn2da9ad72016-05-20 16:34:26 -07001701 reg |= DWC3_DCFG_LOWSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001702 break;
1703 case USB_SPEED_FULL:
John Youn2da9ad72016-05-20 16:34:26 -07001704 reg |= DWC3_DCFG_FULLSPEED1;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001705 break;
1706 case USB_SPEED_HIGH:
John Youn2da9ad72016-05-20 16:34:26 -07001707 reg |= DWC3_DCFG_HIGHSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001708 break;
John Youn75808622016-02-05 17:09:13 -08001709 case USB_SPEED_SUPER_PLUS:
John Youn2da9ad72016-05-20 16:34:26 -07001710 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
John Youn75808622016-02-05 17:09:13 -08001711 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001712 default:
John Youn77966eb2016-02-19 17:31:01 -08001713 dev_err(dwc->dev, "invalid dwc->maximum_speed (%d)\n",
1714 dwc->maximum_speed);
1715 /* fall through */
1716 case USB_SPEED_SUPER:
1717 reg |= DWC3_DCFG_SUPERSPEED;
1718 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001719 }
1720 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001721 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1722
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03001723 /*
1724 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1725 * field instead of letting dwc3 itself calculate that automatically.
1726 *
1727 * This way, we maximize the chances that we'll be able to get several
1728 * bursts of data without going through any sort of endpoint throttling.
1729 */
1730 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
1731 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1732 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1733
Felipe Balbi4e994722016-05-13 14:09:59 +03001734 dwc3_gadget_setup_nump(dwc);
1735
Felipe Balbi72246da2011-08-19 18:10:58 +03001736 /* Start with SuperSpeed Default */
1737 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1738
1739 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001740 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1741 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001742 if (ret) {
1743 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001744 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001745 }
1746
1747 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001748 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1749 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001750 if (ret) {
1751 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001752 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001753 }
1754
1755 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001756 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03001757 dwc3_ep0_out_start(dwc);
1758
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001759 dwc3_gadget_enable_irq(dwc);
1760
Felipe Balbid7be2952016-05-04 15:49:37 +03001761 return 0;
1762
1763err1:
1764 __dwc3_gadget_ep_disable(dwc->eps[0]);
1765
1766err0:
1767 return ret;
1768}
1769
1770static int dwc3_gadget_start(struct usb_gadget *g,
1771 struct usb_gadget_driver *driver)
1772{
1773 struct dwc3 *dwc = gadget_to_dwc(g);
1774 unsigned long flags;
1775 int ret = 0;
1776 int irq;
1777
Roger Quadros9522def2016-06-10 14:48:38 +03001778 irq = dwc->irq_gadget;
Felipe Balbid7be2952016-05-04 15:49:37 +03001779 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
1780 IRQF_SHARED, "dwc3", dwc->ev_buf);
1781 if (ret) {
1782 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1783 irq, ret);
1784 goto err0;
1785 }
1786
1787 spin_lock_irqsave(&dwc->lock, flags);
1788 if (dwc->gadget_driver) {
1789 dev_err(dwc->dev, "%s is already bound to %s\n",
1790 dwc->gadget.name,
1791 dwc->gadget_driver->driver.name);
1792 ret = -EBUSY;
1793 goto err1;
1794 }
1795
1796 dwc->gadget_driver = driver;
1797
Felipe Balbifc8bb912016-05-16 13:14:48 +03001798 if (pm_runtime_active(dwc->dev))
1799 __dwc3_gadget_start(dwc);
1800
Felipe Balbi72246da2011-08-19 18:10:58 +03001801 spin_unlock_irqrestore(&dwc->lock, flags);
1802
1803 return 0;
1804
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001805err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001806 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001807 free_irq(irq, dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001808
1809err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03001810 return ret;
1811}
1812
Felipe Balbid7be2952016-05-04 15:49:37 +03001813static void __dwc3_gadget_stop(struct dwc3 *dwc)
1814{
1815 dwc3_gadget_disable_irq(dwc);
1816 __dwc3_gadget_ep_disable(dwc->eps[0]);
1817 __dwc3_gadget_ep_disable(dwc->eps[1]);
1818}
1819
Felipe Balbi22835b82014-10-17 12:05:12 -05001820static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03001821{
1822 struct dwc3 *dwc = gadget_to_dwc(g);
1823 unsigned long flags;
Baolin Wang76a638f2016-10-31 19:38:36 +08001824 int epnum;
Felipe Balbi72246da2011-08-19 18:10:58 +03001825
1826 spin_lock_irqsave(&dwc->lock, flags);
Baolin Wang76a638f2016-10-31 19:38:36 +08001827
1828 if (pm_runtime_suspended(dwc->dev))
1829 goto out;
1830
Felipe Balbid7be2952016-05-04 15:49:37 +03001831 __dwc3_gadget_stop(dwc);
Baolin Wang76a638f2016-10-31 19:38:36 +08001832
1833 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1834 struct dwc3_ep *dep = dwc->eps[epnum];
1835
1836 if (!dep)
1837 continue;
1838
1839 if (!(dep->flags & DWC3_EP_END_TRANSFER_PENDING))
1840 continue;
1841
1842 wait_event_lock_irq(dep->wait_end_transfer,
1843 !(dep->flags & DWC3_EP_END_TRANSFER_PENDING),
1844 dwc->lock);
1845 }
1846
1847out:
Felipe Balbi72246da2011-08-19 18:10:58 +03001848 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001849 spin_unlock_irqrestore(&dwc->lock, flags);
1850
Felipe Balbi3f308d12016-05-16 14:17:06 +03001851 free_irq(dwc->irq_gadget, dwc->ev_buf);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001852
Felipe Balbi72246da2011-08-19 18:10:58 +03001853 return 0;
1854}
Paul Zimmerman802fde92012-04-27 13:10:52 +03001855
Felipe Balbi72246da2011-08-19 18:10:58 +03001856static const struct usb_gadget_ops dwc3_gadget_ops = {
1857 .get_frame = dwc3_gadget_get_frame,
1858 .wakeup = dwc3_gadget_wakeup,
1859 .set_selfpowered = dwc3_gadget_set_selfpowered,
1860 .pullup = dwc3_gadget_pullup,
1861 .udc_start = dwc3_gadget_start,
1862 .udc_stop = dwc3_gadget_stop,
1863};
1864
1865/* -------------------------------------------------------------------------- */
1866
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001867static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1868 u8 num, u32 direction)
Felipe Balbi72246da2011-08-19 18:10:58 +03001869{
1870 struct dwc3_ep *dep;
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001871 u8 i;
Felipe Balbi72246da2011-08-19 18:10:58 +03001872
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001873 for (i = 0; i < num; i++) {
John Yound07fa662016-05-23 11:32:43 -07001874 u8 epnum = (i << 1) | (direction ? 1 : 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03001875
Felipe Balbi72246da2011-08-19 18:10:58 +03001876 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +09001877 if (!dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001878 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +03001879
1880 dep->dwc = dwc;
1881 dep->number = epnum;
Felipe Balbi9aa62ae2013-07-12 19:10:59 +03001882 dep->direction = !!direction;
Felipe Balbi2eb88012016-04-12 16:53:39 +03001883 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
Felipe Balbi72246da2011-08-19 18:10:58 +03001884 dwc->eps[epnum] = dep;
1885
1886 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1887 (epnum & 1) ? "in" : "out");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001888
Felipe Balbi72246da2011-08-19 18:10:58 +03001889 dep->endpoint.name = dep->name;
Felipe Balbi74674cb2016-04-13 16:44:39 +03001890 spin_lock_init(&dep->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +03001891
Felipe Balbi73815282015-01-27 13:48:14 -06001892 dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
Felipe Balbi653df352013-07-12 19:11:57 +03001893
Felipe Balbi72246da2011-08-19 18:10:58 +03001894 if (epnum == 0 || epnum == 1) {
Robert Baldygae117e742013-12-13 12:23:38 +01001895 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
Pratyush Anand6048e4c2013-01-18 16:53:56 +05301896 dep->endpoint.maxburst = 1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001897 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1898 if (!epnum)
1899 dwc->gadget.ep0 = &dep->endpoint;
1900 } else {
1901 int ret;
1902
Robert Baldygae117e742013-12-13 12:23:38 +01001903 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
Sebastian Andrzej Siewior12d36c12011-11-03 20:27:50 +01001904 dep->endpoint.max_streams = 15;
Felipe Balbi72246da2011-08-19 18:10:58 +03001905 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1906 list_add_tail(&dep->endpoint.ep_list,
1907 &dwc->gadget.ep_list);
1908
1909 ret = dwc3_alloc_trb_pool(dep);
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001910 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001911 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001912 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001913
Robert Baldygaa474d3b2015-07-31 16:00:19 +02001914 if (epnum == 0 || epnum == 1) {
1915 dep->endpoint.caps.type_control = true;
1916 } else {
1917 dep->endpoint.caps.type_iso = true;
1918 dep->endpoint.caps.type_bulk = true;
1919 dep->endpoint.caps.type_int = true;
1920 }
1921
1922 dep->endpoint.caps.dir_in = !!direction;
1923 dep->endpoint.caps.dir_out = !direction;
1924
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001925 INIT_LIST_HEAD(&dep->pending_list);
1926 INIT_LIST_HEAD(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001927 }
1928
1929 return 0;
1930}
1931
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001932static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1933{
1934 int ret;
1935
1936 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1937
1938 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1939 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001940 dwc3_trace(trace_dwc3_gadget,
1941 "failed to allocate OUT endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001942 return ret;
1943 }
1944
1945 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1946 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001947 dwc3_trace(trace_dwc3_gadget,
1948 "failed to allocate IN endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001949 return ret;
1950 }
1951
1952 return 0;
1953}
1954
Felipe Balbi72246da2011-08-19 18:10:58 +03001955static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1956{
1957 struct dwc3_ep *dep;
1958 u8 epnum;
1959
1960 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1961 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001962 if (!dep)
1963 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05301964 /*
1965 * Physical endpoints 0 and 1 are special; they form the
1966 * bi-directional USB endpoint 0.
1967 *
1968 * For those two physical endpoints, we don't allocate a TRB
1969 * pool nor do we add them the endpoints list. Due to that, we
1970 * shouldn't do these two operations otherwise we would end up
1971 * with all sorts of bugs when removing dwc3.ko.
1972 */
1973 if (epnum != 0 && epnum != 1) {
1974 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001975 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05301976 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001977
1978 kfree(dep);
1979 }
1980}
1981
Felipe Balbi72246da2011-08-19 18:10:58 +03001982/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02001983
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301984static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
1985 struct dwc3_request *req, struct dwc3_trb *trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001986 const struct dwc3_event_depevt *event, int status,
1987 int chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301988{
1989 unsigned int count;
1990 unsigned int s_pkt = 0;
1991 unsigned int trb_status;
1992
Felipe Balbidc55c672016-08-12 13:20:32 +03001993 dwc3_ep_inc_deq(dep);
Felipe Balbia9c3ca52016-10-05 14:24:37 +03001994
1995 if (req->trb == trb)
1996 dep->queued_requests--;
1997
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001998 trace_dwc3_complete_trb(dep, trb);
1999
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002000 /*
2001 * If we're in the middle of series of chained TRBs and we
2002 * receive a short transfer along the way, DWC3 will skip
2003 * through all TRBs including the last TRB in the chain (the
2004 * where CHN bit is zero. DWC3 will also avoid clearing HWO
2005 * bit and SW has to do it manually.
2006 *
2007 * We're going to do that here to avoid problems of HW trying
2008 * to use bogus TRBs for transfers.
2009 */
2010 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
2011 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2012
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302013 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
Felipe Balbia0ad85a2016-08-10 18:07:46 +03002014 return 1;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002015
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302016 count = trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbidc55c672016-08-12 13:20:32 +03002017 req->request.actual += count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302018
2019 if (dep->direction) {
2020 if (count) {
2021 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
2022 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06002023 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002024 "%s: incomplete IN transfer",
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302025 dep->name);
2026 /*
2027 * If missed isoc occurred and there is
2028 * no request queued then issue END
2029 * TRANSFER, so that core generates
2030 * next xfernotready and we will issue
2031 * a fresh START TRANSFER.
2032 * If there are still queued request
2033 * then wait, do not issue either END
2034 * or UPDATE TRANSFER, just attach next
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002035 * request in pending_list during
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302036 * giveback.If any future queued request
2037 * is successfully transferred then we
2038 * will issue UPDATE TRANSFER for all
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002039 * request in the pending_list.
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302040 */
2041 dep->flags |= DWC3_EP_MISSED_ISOC;
2042 } else {
2043 dev_err(dwc->dev, "incomplete IN transfer %s\n",
2044 dep->name);
2045 status = -ECONNRESET;
2046 }
2047 } else {
2048 dep->flags &= ~DWC3_EP_MISSED_ISOC;
2049 }
2050 } else {
2051 if (count && (event->status & DEPEVT_STATUS_SHORT))
2052 s_pkt = 1;
2053 }
2054
Felipe Balbi7c705df2016-08-10 12:35:30 +03002055 if (s_pkt && !chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302056 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002057
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302058 if ((event->status & DEPEVT_STATUS_IOC) &&
2059 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2060 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002061
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302062 return 0;
2063}
2064
Felipe Balbi72246da2011-08-19 18:10:58 +03002065static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
2066 const struct dwc3_event_depevt *event, int status)
2067{
Felipe Balbi31162af2016-08-11 14:38:37 +03002068 struct dwc3_request *req, *n;
Felipe Balbif6bafc62012-02-06 11:04:53 +02002069 struct dwc3_trb *trb;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002070 bool ioc = false;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302071 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002072
Felipe Balbi31162af2016-08-11 14:38:37 +03002073 list_for_each_entry_safe(req, n, &dep->started_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +03002074 unsigned length;
2075 unsigned actual;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002076 int chain;
2077
Felipe Balbi1f512112016-08-12 13:17:27 +03002078 length = req->request.length;
2079 chain = req->num_pending_sgs > 0;
Felipe Balbi31162af2016-08-11 14:38:37 +03002080 if (chain) {
Felipe Balbi1f512112016-08-12 13:17:27 +03002081 struct scatterlist *sg = req->sg;
Felipe Balbi31162af2016-08-11 14:38:37 +03002082 struct scatterlist *s;
Felipe Balbi1f512112016-08-12 13:17:27 +03002083 unsigned int pending = req->num_pending_sgs;
Felipe Balbi31162af2016-08-11 14:38:37 +03002084 unsigned int i;
Felipe Balbiac7bdcc2015-11-16 16:13:57 -06002085
Felipe Balbi1f512112016-08-12 13:17:27 +03002086 for_each_sg(sg, s, pending, i) {
Felipe Balbi31162af2016-08-11 14:38:37 +03002087 trb = &dep->trb_pool[dep->trb_dequeue];
Felipe Balbic7de5732016-07-29 03:17:58 +03002088
Felipe Balbi1f512112016-08-12 13:17:27 +03002089 req->sg = sg_next(s);
2090 req->num_pending_sgs--;
2091
Felipe Balbi31162af2016-08-11 14:38:37 +03002092 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
2093 event, status, chain);
Felipe Balbi1f512112016-08-12 13:17:27 +03002094 if (ret)
2095 break;
Felipe Balbi31162af2016-08-11 14:38:37 +03002096 }
2097 } else {
Felipe Balbi737f1ae2016-08-11 12:24:27 +03002098 trb = &dep->trb_pool[dep->trb_dequeue];
Ville Syrjäläd115d702015-08-31 19:48:28 +03002099 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002100 event, status, chain);
Felipe Balbi31162af2016-08-11 14:38:37 +03002101 }
Ville Syrjäläd115d702015-08-31 19:48:28 +03002102
Felipe Balbic7de5732016-07-29 03:17:58 +03002103 /*
2104 * We assume here we will always receive the entire data block
2105 * which we should receive. Meaning, if we program RX to
2106 * receive 4K but we receive only 2K, we assume that's all we
2107 * should receive and we simply bounce the request back to the
2108 * gadget driver for further processing.
2109 */
Felipe Balbi1f512112016-08-12 13:17:27 +03002110 actual = length - req->request.actual;
2111 req->request.actual = actual;
2112
2113 if (ret && chain && (actual < length) && req->num_pending_sgs)
2114 return __dwc3_gadget_kick_transfer(dep, 0);
2115
Ville Syrjäläd115d702015-08-31 19:48:28 +03002116 dwc3_gadget_giveback(dep, req, status);
2117
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002118 if (ret) {
2119 if ((event->status & DEPEVT_STATUS_IOC) &&
2120 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2121 ioc = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002122 break;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002123 }
Felipe Balbi31162af2016-08-11 14:38:37 +03002124 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002125
Felipe Balbi4cb42212016-05-18 12:37:21 +03002126 /*
2127 * Our endpoint might get disabled by another thread during
2128 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2129 * early on so DWC3_EP_BUSY flag gets cleared
2130 */
2131 if (!dep->endpoint.desc)
2132 return 1;
2133
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302134 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002135 list_empty(&dep->started_list)) {
2136 if (list_empty(&dep->pending_list)) {
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302137 /*
2138 * If there is no entry in request list then do
2139 * not issue END TRANSFER now. Just set PENDING
2140 * flag, so that END TRANSFER is issued when an
2141 * entry is added into request list.
2142 */
2143 dep->flags = DWC3_EP_PENDING_REQUEST;
2144 } else {
Paul Zimmermanb992e682012-04-27 14:17:35 +03002145 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302146 dep->flags = DWC3_EP_ENABLED;
2147 }
Pratyush Anand7efea862013-01-14 15:59:32 +05302148 return 1;
2149 }
2150
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002151 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) && ioc)
2152 return 0;
2153
Felipe Balbi72246da2011-08-19 18:10:58 +03002154 return 1;
2155}
2156
2157static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
Jingoo Han029d97f2014-07-04 15:00:51 +09002158 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03002159{
2160 unsigned status = 0;
2161 int clean_busy;
Felipe Balbie18b7972015-05-29 10:06:38 -05002162 u32 is_xfer_complete;
2163
2164 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
Felipe Balbi72246da2011-08-19 18:10:58 +03002165
2166 if (event->status & DEPEVT_STATUS_BUSERR)
2167 status = -ECONNRESET;
2168
Paul Zimmerman1d046792012-02-15 18:56:56 -08002169 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
Felipe Balbi4cb42212016-05-18 12:37:21 +03002170 if (clean_busy && (!dep->endpoint.desc || is_xfer_complete ||
Felipe Balbie18b7972015-05-29 10:06:38 -05002171 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
Felipe Balbi72246da2011-08-19 18:10:58 +03002172 dep->flags &= ~DWC3_EP_BUSY;
Felipe Balbifae2b902011-10-14 13:00:30 +03002173
2174 /*
2175 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2176 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2177 */
2178 if (dwc->revision < DWC3_REVISION_183A) {
2179 u32 reg;
2180 int i;
2181
2182 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05002183 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03002184
2185 if (!(dep->flags & DWC3_EP_ENABLED))
2186 continue;
2187
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002188 if (!list_empty(&dep->started_list))
Felipe Balbifae2b902011-10-14 13:00:30 +03002189 return;
2190 }
2191
2192 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2193 reg |= dwc->u1u2;
2194 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2195
2196 dwc->u1u2 = 0;
2197 }
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002198
Felipe Balbi4cb42212016-05-18 12:37:21 +03002199 /*
2200 * Our endpoint might get disabled by another thread during
2201 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2202 * early on so DWC3_EP_BUSY flag gets cleared
2203 */
2204 if (!dep->endpoint.desc)
2205 return;
2206
Felipe Balbie6e709b2015-09-28 15:16:56 -05002207 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002208 int ret;
2209
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002210 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002211 if (!ret || ret == -EBUSY)
2212 return;
2213 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002214}
2215
Felipe Balbi72246da2011-08-19 18:10:58 +03002216static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2217 const struct dwc3_event_depevt *event)
2218{
2219 struct dwc3_ep *dep;
2220 u8 epnum = event->endpoint_number;
Baolin Wang76a638f2016-10-31 19:38:36 +08002221 u8 cmd;
Felipe Balbi72246da2011-08-19 18:10:58 +03002222
2223 dep = dwc->eps[epnum];
2224
Baolin Wang76a638f2016-10-31 19:38:36 +08002225 if (!(dep->flags & DWC3_EP_ENABLED) &&
2226 !(dep->flags & DWC3_EP_END_TRANSFER_PENDING))
Felipe Balbi3336abb2012-06-06 09:19:35 +03002227 return;
2228
Felipe Balbi72246da2011-08-19 18:10:58 +03002229 if (epnum == 0 || epnum == 1) {
2230 dwc3_ep0_interrupt(dwc, event);
2231 return;
2232 }
2233
2234 switch (event->endpoint_event) {
2235 case DWC3_DEPEVT_XFERCOMPLETE:
Felipe Balbib4996a82012-06-06 12:04:13 +03002236 dep->resource_index = 0;
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08002237
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002238 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8566cd12016-09-26 11:16:39 +03002239 dev_err(dwc->dev, "XferComplete for Isochronous endpoint\n");
Felipe Balbi72246da2011-08-19 18:10:58 +03002240 return;
2241 }
2242
Jingoo Han029d97f2014-07-04 15:00:51 +09002243 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002244 break;
2245 case DWC3_DEPEVT_XFERINPROGRESS:
Jingoo Han029d97f2014-07-04 15:00:51 +09002246 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002247 break;
2248 case DWC3_DEPEVT_XFERNOTREADY:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002249 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002250 dwc3_gadget_start_isoc(dwc, dep, event);
2251 } else {
2252 int ret;
2253
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002254 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03002255 if (!ret || ret == -EBUSY)
2256 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03002257 }
2258
2259 break;
Felipe Balbi879631a2011-09-30 10:58:47 +03002260 case DWC3_DEPEVT_STREAMEVT:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002261 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
Felipe Balbi879631a2011-09-30 10:58:47 +03002262 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2263 dep->name);
2264 return;
2265 }
Felipe Balbi879631a2011-09-30 10:58:47 +03002266 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002267 case DWC3_DEPEVT_EPCMDCMPLT:
Baolin Wang76a638f2016-10-31 19:38:36 +08002268 cmd = DEPEVT_PARAMETER_CMD(event->parameters);
2269
2270 if (cmd == DWC3_DEPCMD_ENDTRANSFER) {
2271 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
2272 wake_up(&dep->wait_end_transfer);
2273 }
2274 break;
2275 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbi72246da2011-08-19 18:10:58 +03002276 break;
2277 }
2278}
2279
2280static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2281{
2282 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2283 spin_unlock(&dwc->lock);
2284 dwc->gadget_driver->disconnect(&dwc->gadget);
2285 spin_lock(&dwc->lock);
2286 }
2287}
2288
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002289static void dwc3_suspend_gadget(struct dwc3 *dwc)
2290{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002291 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002292 spin_unlock(&dwc->lock);
2293 dwc->gadget_driver->suspend(&dwc->gadget);
2294 spin_lock(&dwc->lock);
2295 }
2296}
2297
2298static void dwc3_resume_gadget(struct dwc3 *dwc)
2299{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002300 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002301 spin_unlock(&dwc->lock);
2302 dwc->gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06002303 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08002304 }
2305}
2306
2307static void dwc3_reset_gadget(struct dwc3 *dwc)
2308{
2309 if (!dwc->gadget_driver)
2310 return;
2311
2312 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2313 spin_unlock(&dwc->lock);
2314 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002315 spin_lock(&dwc->lock);
2316 }
2317}
2318
Paul Zimmermanb992e682012-04-27 14:17:35 +03002319static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
Felipe Balbi72246da2011-08-19 18:10:58 +03002320{
2321 struct dwc3_ep *dep;
2322 struct dwc3_gadget_ep_cmd_params params;
2323 u32 cmd;
2324 int ret;
2325
2326 dep = dwc->eps[epnum];
2327
Baolin Wang76a638f2016-10-31 19:38:36 +08002328 if ((dep->flags & DWC3_EP_END_TRANSFER_PENDING) ||
2329 !dep->resource_index)
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302330 return;
2331
Pratyush Anand57911502012-07-06 15:19:10 +05302332 /*
2333 * NOTICE: We are violating what the Databook says about the
2334 * EndTransfer command. Ideally we would _always_ wait for the
2335 * EndTransfer Command Completion IRQ, but that's causing too
2336 * much trouble synchronizing between us and gadget driver.
2337 *
2338 * We have discussed this with the IP Provider and it was
2339 * suggested to giveback all requests here, but give HW some
2340 * extra time to synchronize with the interconnect. We're using
Mickael Maisondc93b412014-12-23 17:34:43 +01002341 * an arbitrary 100us delay for that.
Pratyush Anand57911502012-07-06 15:19:10 +05302342 *
2343 * Note also that a similar handling was tested by Synopsys
2344 * (thanks a lot Paul) and nothing bad has come out of it.
2345 * In short, what we're doing is:
2346 *
2347 * - Issue EndTransfer WITH CMDIOC bit set
2348 * - Wait 100us
John Youn06281d42016-08-22 15:39:13 -07002349 *
2350 * As of IP version 3.10a of the DWC_usb3 IP, the controller
2351 * supports a mode to work around the above limitation. The
2352 * software can poll the CMDACT bit in the DEPCMD register
2353 * after issuing a EndTransfer command. This mode is enabled
2354 * by writing GUCTL2[14]. This polling is already done in the
2355 * dwc3_send_gadget_ep_cmd() function so if the mode is
2356 * enabled, the EndTransfer command will have completed upon
2357 * returning from this function and we don't need to delay for
2358 * 100us.
2359 *
2360 * This mode is NOT available on the DWC_usb31 IP.
Pratyush Anand57911502012-07-06 15:19:10 +05302361 */
2362
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302363 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002364 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2365 cmd |= DWC3_DEPCMD_CMDIOC;
Felipe Balbib4996a82012-06-06 12:04:13 +03002366 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302367 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03002368 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302369 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03002370 dep->resource_index = 0;
Felipe Balbi041d81f2012-10-04 11:58:00 +03002371 dep->flags &= ~DWC3_EP_BUSY;
John Youn06281d42016-08-22 15:39:13 -07002372
Baolin Wang76a638f2016-10-31 19:38:36 +08002373 if (dwc3_is_usb31(dwc) || dwc->revision < DWC3_REVISION_310A) {
2374 dep->flags |= DWC3_EP_END_TRANSFER_PENDING;
John Youn06281d42016-08-22 15:39:13 -07002375 udelay(100);
Baolin Wang76a638f2016-10-31 19:38:36 +08002376 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002377}
2378
Felipe Balbi72246da2011-08-19 18:10:58 +03002379static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2380{
2381 u32 epnum;
2382
2383 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2384 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03002385 int ret;
2386
2387 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002388 if (!dep)
2389 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03002390
2391 if (!(dep->flags & DWC3_EP_STALL))
2392 continue;
2393
2394 dep->flags &= ~DWC3_EP_STALL;
2395
John Youn50c763f2016-05-31 17:49:56 -07002396 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002397 WARN_ON_ONCE(ret);
2398 }
2399}
2400
2401static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2402{
Felipe Balbic4430a22012-05-24 10:30:01 +03002403 int reg;
2404
Felipe Balbi72246da2011-08-19 18:10:58 +03002405 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2406 reg &= ~DWC3_DCTL_INITU1ENA;
2407 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2408
2409 reg &= ~DWC3_DCTL_INITU2ENA;
2410 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002411
Felipe Balbi72246da2011-08-19 18:10:58 +03002412 dwc3_disconnect_gadget(dwc);
2413
2414 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03002415 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05002416 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbifc8bb912016-05-16 13:14:48 +03002417
2418 dwc->connected = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002419}
2420
Felipe Balbi72246da2011-08-19 18:10:58 +03002421static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2422{
2423 u32 reg;
2424
Felipe Balbifc8bb912016-05-16 13:14:48 +03002425 dwc->connected = true;
2426
Felipe Balbidf62df52011-10-14 15:11:49 +03002427 /*
2428 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2429 * would cause a missing Disconnect Event if there's a
2430 * pending Setup Packet in the FIFO.
2431 *
2432 * There's no suggested workaround on the official Bug
2433 * report, which states that "unless the driver/application
2434 * is doing any special handling of a disconnect event,
2435 * there is no functional issue".
2436 *
2437 * Unfortunately, it turns out that we _do_ some special
2438 * handling of a disconnect event, namely complete all
2439 * pending transfers, notify gadget driver of the
2440 * disconnection, and so on.
2441 *
2442 * Our suggested workaround is to follow the Disconnect
2443 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06002444 * flag. Such flag gets set whenever we have a SETUP_PENDING
2445 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03002446 * same endpoint.
2447 *
2448 * Refers to:
2449 *
2450 * STAR#9000466709: RTL: Device : Disconnect event not
2451 * generated if setup packet pending in FIFO
2452 */
2453 if (dwc->revision < DWC3_REVISION_188A) {
2454 if (dwc->setup_packet_pending)
2455 dwc3_gadget_disconnect_interrupt(dwc);
2456 }
2457
Felipe Balbi8e744752014-11-06 14:27:53 +08002458 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03002459
2460 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2461 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2462 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02002463 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002464 dwc3_clear_stall_all_ep(dwc);
2465
2466 /* Reset device address to zero */
2467 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2468 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2469 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002470}
2471
2472static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2473{
2474 u32 reg;
2475 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2476
2477 /*
2478 * We change the clock only at SS but I dunno why I would want to do
2479 * this. Maybe it becomes part of the power saving plan.
2480 */
2481
John Younee5cd412016-02-05 17:08:45 -08002482 if ((speed != DWC3_DSTS_SUPERSPEED) &&
2483 (speed != DWC3_DSTS_SUPERSPEED_PLUS))
Felipe Balbi72246da2011-08-19 18:10:58 +03002484 return;
2485
2486 /*
2487 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2488 * each time on Connect Done.
2489 */
2490 if (!usb30_clock)
2491 return;
2492
2493 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2494 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2495 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2496}
2497
Felipe Balbi72246da2011-08-19 18:10:58 +03002498static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2499{
Felipe Balbi72246da2011-08-19 18:10:58 +03002500 struct dwc3_ep *dep;
2501 int ret;
2502 u32 reg;
2503 u8 speed;
2504
Felipe Balbi72246da2011-08-19 18:10:58 +03002505 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2506 speed = reg & DWC3_DSTS_CONNECTSPD;
2507 dwc->speed = speed;
2508
2509 dwc3_update_ram_clk_sel(dwc, speed);
2510
2511 switch (speed) {
John Youn2da9ad72016-05-20 16:34:26 -07002512 case DWC3_DSTS_SUPERSPEED_PLUS:
John Youn75808622016-02-05 17:09:13 -08002513 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2514 dwc->gadget.ep0->maxpacket = 512;
2515 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2516 break;
John Youn2da9ad72016-05-20 16:34:26 -07002517 case DWC3_DSTS_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03002518 /*
2519 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2520 * would cause a missing USB3 Reset event.
2521 *
2522 * In such situations, we should force a USB3 Reset
2523 * event by calling our dwc3_gadget_reset_interrupt()
2524 * routine.
2525 *
2526 * Refers to:
2527 *
2528 * STAR#9000483510: RTL: SS : USB3 reset event may
2529 * not be generated always when the link enters poll
2530 */
2531 if (dwc->revision < DWC3_REVISION_190A)
2532 dwc3_gadget_reset_interrupt(dwc);
2533
Felipe Balbi72246da2011-08-19 18:10:58 +03002534 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2535 dwc->gadget.ep0->maxpacket = 512;
2536 dwc->gadget.speed = USB_SPEED_SUPER;
2537 break;
John Youn2da9ad72016-05-20 16:34:26 -07002538 case DWC3_DSTS_HIGHSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002539 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2540 dwc->gadget.ep0->maxpacket = 64;
2541 dwc->gadget.speed = USB_SPEED_HIGH;
2542 break;
John Youn2da9ad72016-05-20 16:34:26 -07002543 case DWC3_DSTS_FULLSPEED2:
2544 case DWC3_DSTS_FULLSPEED1:
Felipe Balbi72246da2011-08-19 18:10:58 +03002545 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2546 dwc->gadget.ep0->maxpacket = 64;
2547 dwc->gadget.speed = USB_SPEED_FULL;
2548 break;
John Youn2da9ad72016-05-20 16:34:26 -07002549 case DWC3_DSTS_LOWSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002550 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2551 dwc->gadget.ep0->maxpacket = 8;
2552 dwc->gadget.speed = USB_SPEED_LOW;
2553 break;
2554 }
2555
Pratyush Anand2b758352013-01-14 15:59:31 +05302556 /* Enable USB2 LPM Capability */
2557
John Younee5cd412016-02-05 17:08:45 -08002558 if ((dwc->revision > DWC3_REVISION_194A) &&
John Youn2da9ad72016-05-20 16:34:26 -07002559 (speed != DWC3_DSTS_SUPERSPEED) &&
2560 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
Pratyush Anand2b758352013-01-14 15:59:31 +05302561 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2562 reg |= DWC3_DCFG_LPM_CAP;
2563 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2564
2565 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2566 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2567
Huang Rui460d0982014-10-31 11:11:18 +08002568 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
Pratyush Anand2b758352013-01-14 15:59:31 +05302569
Huang Rui80caf7d2014-10-28 19:54:26 +08002570 /*
2571 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2572 * DCFG.LPMCap is set, core responses with an ACK and the
2573 * BESL value in the LPM token is less than or equal to LPM
2574 * NYET threshold.
2575 */
2576 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2577 && dwc->has_lpm_erratum,
2578 "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
2579
2580 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2581 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2582
Pratyush Anand2b758352013-01-14 15:59:31 +05302583 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06002584 } else {
2585 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2586 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2587 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05302588 }
2589
Felipe Balbi72246da2011-08-19 18:10:58 +03002590 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002591 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2592 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002593 if (ret) {
2594 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2595 return;
2596 }
2597
2598 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002599 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2600 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002601 if (ret) {
2602 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2603 return;
2604 }
2605
2606 /*
2607 * Configure PHY via GUSB3PIPECTLn if required.
2608 *
2609 * Update GTXFIFOSIZn
2610 *
2611 * In both cases reset values should be sufficient.
2612 */
2613}
2614
2615static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2616{
Felipe Balbi72246da2011-08-19 18:10:58 +03002617 /*
2618 * TODO take core out of low power mode when that's
2619 * implemented.
2620 */
2621
Jiebing Liad14d4e2014-12-11 13:26:29 +08002622 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2623 spin_unlock(&dwc->lock);
2624 dwc->gadget_driver->resume(&dwc->gadget);
2625 spin_lock(&dwc->lock);
2626 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002627}
2628
2629static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2630 unsigned int evtinfo)
2631{
Felipe Balbifae2b902011-10-14 13:00:30 +03002632 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002633 unsigned int pwropt;
2634
2635 /*
2636 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2637 * Hibernation mode enabled which would show up when device detects
2638 * host-initiated U3 exit.
2639 *
2640 * In that case, device will generate a Link State Change Interrupt
2641 * from U3 to RESUME which is only necessary if Hibernation is
2642 * configured in.
2643 *
2644 * There are no functional changes due to such spurious event and we
2645 * just need to ignore it.
2646 *
2647 * Refers to:
2648 *
2649 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2650 * operational mode
2651 */
2652 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2653 if ((dwc->revision < DWC3_REVISION_250A) &&
2654 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2655 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2656 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi73815282015-01-27 13:48:14 -06002657 dwc3_trace(trace_dwc3_gadget,
2658 "ignoring transition U3 -> Resume");
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002659 return;
2660 }
2661 }
Felipe Balbifae2b902011-10-14 13:00:30 +03002662
2663 /*
2664 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2665 * on the link partner, the USB session might do multiple entry/exit
2666 * of low power states before a transfer takes place.
2667 *
2668 * Due to this problem, we might experience lower throughput. The
2669 * suggested workaround is to disable DCTL[12:9] bits if we're
2670 * transitioning from U1/U2 to U0 and enable those bits again
2671 * after a transfer completes and there are no pending transfers
2672 * on any of the enabled endpoints.
2673 *
2674 * This is the first half of that workaround.
2675 *
2676 * Refers to:
2677 *
2678 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2679 * core send LGO_Ux entering U0
2680 */
2681 if (dwc->revision < DWC3_REVISION_183A) {
2682 if (next == DWC3_LINK_STATE_U0) {
2683 u32 u1u2;
2684 u32 reg;
2685
2686 switch (dwc->link_state) {
2687 case DWC3_LINK_STATE_U1:
2688 case DWC3_LINK_STATE_U2:
2689 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2690 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2691 | DWC3_DCTL_ACCEPTU2ENA
2692 | DWC3_DCTL_INITU1ENA
2693 | DWC3_DCTL_ACCEPTU1ENA);
2694
2695 if (!dwc->u1u2)
2696 dwc->u1u2 = reg & u1u2;
2697
2698 reg &= ~u1u2;
2699
2700 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2701 break;
2702 default:
2703 /* do nothing */
2704 break;
2705 }
2706 }
2707 }
2708
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002709 switch (next) {
2710 case DWC3_LINK_STATE_U1:
2711 if (dwc->speed == USB_SPEED_SUPER)
2712 dwc3_suspend_gadget(dwc);
2713 break;
2714 case DWC3_LINK_STATE_U2:
2715 case DWC3_LINK_STATE_U3:
2716 dwc3_suspend_gadget(dwc);
2717 break;
2718 case DWC3_LINK_STATE_RESUME:
2719 dwc3_resume_gadget(dwc);
2720 break;
2721 default:
2722 /* do nothing */
2723 break;
2724 }
2725
Felipe Balbie57ebc12014-04-22 13:20:12 -05002726 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03002727}
2728
Baolin Wang72704f82016-05-16 16:43:53 +08002729static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
2730 unsigned int evtinfo)
2731{
2732 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
2733
2734 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
2735 dwc3_suspend_gadget(dwc);
2736
2737 dwc->link_state = next;
2738}
2739
Felipe Balbie1dadd32014-02-25 14:47:54 -06002740static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2741 unsigned int evtinfo)
2742{
2743 unsigned int is_ss = evtinfo & BIT(4);
2744
2745 /**
2746 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2747 * have a known issue which can cause USB CV TD.9.23 to fail
2748 * randomly.
2749 *
2750 * Because of this issue, core could generate bogus hibernation
2751 * events which SW needs to ignore.
2752 *
2753 * Refers to:
2754 *
2755 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2756 * Device Fallback from SuperSpeed
2757 */
2758 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2759 return;
2760
2761 /* enter hibernation here */
2762}
2763
Felipe Balbi72246da2011-08-19 18:10:58 +03002764static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2765 const struct dwc3_event_devt *event)
2766{
2767 switch (event->type) {
2768 case DWC3_DEVICE_EVENT_DISCONNECT:
2769 dwc3_gadget_disconnect_interrupt(dwc);
2770 break;
2771 case DWC3_DEVICE_EVENT_RESET:
2772 dwc3_gadget_reset_interrupt(dwc);
2773 break;
2774 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2775 dwc3_gadget_conndone_interrupt(dwc);
2776 break;
2777 case DWC3_DEVICE_EVENT_WAKEUP:
2778 dwc3_gadget_wakeup_interrupt(dwc);
2779 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06002780 case DWC3_DEVICE_EVENT_HIBER_REQ:
2781 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2782 "unexpected hibernation event\n"))
2783 break;
2784
2785 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2786 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002787 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2788 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2789 break;
2790 case DWC3_DEVICE_EVENT_EOPF:
Baolin Wang72704f82016-05-16 16:43:53 +08002791 /* It changed to be suspend event for version 2.30a and above */
2792 if (dwc->revision < DWC3_REVISION_230A) {
2793 dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
2794 } else {
2795 dwc3_trace(trace_dwc3_gadget, "U3/L1-L2 Suspend Event");
2796
2797 /*
2798 * Ignore suspend event until the gadget enters into
2799 * USB_STATE_CONFIGURED state.
2800 */
2801 if (dwc->gadget.state >= USB_STATE_CONFIGURED)
2802 dwc3_gadget_suspend_interrupt(dwc,
2803 event->event_info);
2804 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002805 break;
2806 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi72246da2011-08-19 18:10:58 +03002807 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi72246da2011-08-19 18:10:58 +03002808 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi72246da2011-08-19 18:10:58 +03002809 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi72246da2011-08-19 18:10:58 +03002810 break;
2811 default:
Felipe Balbie9f2aa82015-01-27 13:49:28 -06002812 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03002813 }
2814}
2815
2816static void dwc3_process_event_entry(struct dwc3 *dwc,
2817 const union dwc3_event *event)
2818{
Felipe Balbi43c96be2016-09-26 13:23:34 +03002819 trace_dwc3_event(event->raw, dwc);
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002820
Felipe Balbi72246da2011-08-19 18:10:58 +03002821 /* Endpoint IRQ, handle it and return early */
2822 if (event->type.is_devspec == 0) {
2823 /* depevt */
2824 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2825 }
2826
2827 switch (event->type.type) {
2828 case DWC3_EVENT_TYPE_DEV:
2829 dwc3_gadget_interrupt(dwc, &event->devt);
2830 break;
2831 /* REVISIT what to do with Carkit and I2C events ? */
2832 default:
2833 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2834 }
2835}
2836
Felipe Balbidea520a2016-03-30 09:39:34 +03002837static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbif42f2442013-06-12 21:25:08 +03002838{
Felipe Balbidea520a2016-03-30 09:39:34 +03002839 struct dwc3 *dwc = evt->dwc;
Felipe Balbif42f2442013-06-12 21:25:08 +03002840 irqreturn_t ret = IRQ_NONE;
2841 int left;
2842 u32 reg;
2843
Felipe Balbif42f2442013-06-12 21:25:08 +03002844 left = evt->count;
2845
2846 if (!(evt->flags & DWC3_EVENT_PENDING))
2847 return IRQ_NONE;
2848
2849 while (left > 0) {
2850 union dwc3_event event;
2851
2852 event.raw = *(u32 *) (evt->buf + evt->lpos);
2853
2854 dwc3_process_event_entry(dwc, &event);
2855
2856 /*
2857 * FIXME we wrap around correctly to the next entry as
2858 * almost all entries are 4 bytes in size. There is one
2859 * entry which has 12 bytes which is a regular entry
2860 * followed by 8 bytes data. ATM I don't know how
2861 * things are organized if we get next to the a
2862 * boundary so I worry about that once we try to handle
2863 * that.
2864 */
2865 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2866 left -= 4;
2867
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002868 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 4);
Felipe Balbif42f2442013-06-12 21:25:08 +03002869 }
2870
2871 evt->count = 0;
2872 evt->flags &= ~DWC3_EVENT_PENDING;
2873 ret = IRQ_HANDLED;
2874
2875 /* Unmask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002876 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbif42f2442013-06-12 21:25:08 +03002877 reg &= ~DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002878 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbif42f2442013-06-12 21:25:08 +03002879
2880 return ret;
2881}
2882
Felipe Balbidea520a2016-03-30 09:39:34 +03002883static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
Felipe Balbib15a7622011-06-30 16:57:15 +03002884{
Felipe Balbidea520a2016-03-30 09:39:34 +03002885 struct dwc3_event_buffer *evt = _evt;
2886 struct dwc3 *dwc = evt->dwc;
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05002887 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03002888 irqreturn_t ret = IRQ_NONE;
Felipe Balbib15a7622011-06-30 16:57:15 +03002889
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05002890 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbidea520a2016-03-30 09:39:34 +03002891 ret = dwc3_process_event_buf(evt);
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05002892 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03002893
2894 return ret;
2895}
2896
Felipe Balbidea520a2016-03-30 09:39:34 +03002897static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002898{
Felipe Balbidea520a2016-03-30 09:39:34 +03002899 struct dwc3 *dwc = evt->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +03002900 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03002901 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03002902
Felipe Balbifc8bb912016-05-16 13:14:48 +03002903 if (pm_runtime_suspended(dwc->dev)) {
2904 pm_runtime_get(dwc->dev);
2905 disable_irq_nosync(dwc->irq_gadget);
2906 dwc->pending_events = true;
2907 return IRQ_HANDLED;
2908 }
2909
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002910 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
Felipe Balbi72246da2011-08-19 18:10:58 +03002911 count &= DWC3_GEVNTCOUNT_MASK;
2912 if (!count)
2913 return IRQ_NONE;
2914
Felipe Balbib15a7622011-06-30 16:57:15 +03002915 evt->count = count;
2916 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03002917
Felipe Balbie8adfc32013-06-12 21:11:14 +03002918 /* Mask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002919 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbie8adfc32013-06-12 21:11:14 +03002920 reg |= DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002921 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbie8adfc32013-06-12 21:11:14 +03002922
Felipe Balbib15a7622011-06-30 16:57:15 +03002923 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03002924}
2925
Felipe Balbidea520a2016-03-30 09:39:34 +03002926static irqreturn_t dwc3_interrupt(int irq, void *_evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002927{
Felipe Balbidea520a2016-03-30 09:39:34 +03002928 struct dwc3_event_buffer *evt = _evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03002929
Felipe Balbidea520a2016-03-30 09:39:34 +03002930 return dwc3_check_event_buf(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +03002931}
2932
Felipe Balbi6db38122016-10-03 11:27:01 +03002933static int dwc3_gadget_get_irq(struct dwc3 *dwc)
2934{
2935 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
2936 int irq;
2937
2938 irq = platform_get_irq_byname(dwc3_pdev, "peripheral");
2939 if (irq > 0)
2940 goto out;
2941
2942 if (irq == -EPROBE_DEFER)
2943 goto out;
2944
2945 irq = platform_get_irq_byname(dwc3_pdev, "dwc_usb3");
2946 if (irq > 0)
2947 goto out;
2948
2949 if (irq == -EPROBE_DEFER)
2950 goto out;
2951
2952 irq = platform_get_irq(dwc3_pdev, 0);
2953 if (irq > 0)
2954 goto out;
2955
2956 if (irq != -EPROBE_DEFER)
2957 dev_err(dwc->dev, "missing peripheral IRQ\n");
2958
2959 if (!irq)
2960 irq = -EINVAL;
2961
2962out:
2963 return irq;
2964}
2965
Felipe Balbi72246da2011-08-19 18:10:58 +03002966/**
2967 * dwc3_gadget_init - Initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08002968 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03002969 *
2970 * Returns 0 on success otherwise negative errno.
2971 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05002972int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03002973{
Felipe Balbi6db38122016-10-03 11:27:01 +03002974 int ret;
2975 int irq;
Roger Quadros9522def2016-06-10 14:48:38 +03002976
Felipe Balbi6db38122016-10-03 11:27:01 +03002977 irq = dwc3_gadget_get_irq(dwc);
2978 if (irq < 0) {
2979 ret = irq;
2980 goto err0;
Roger Quadros9522def2016-06-10 14:48:38 +03002981 }
2982
2983 dwc->irq_gadget = irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03002984
2985 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2986 &dwc->ctrl_req_addr, GFP_KERNEL);
2987 if (!dwc->ctrl_req) {
2988 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2989 ret = -ENOMEM;
2990 goto err0;
2991 }
2992
Kishon Vijay Abraham I2abd9d52015-07-27 12:25:31 +05302993 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03002994 &dwc->ep0_trb_addr, GFP_KERNEL);
2995 if (!dwc->ep0_trb) {
2996 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2997 ret = -ENOMEM;
2998 goto err1;
2999 }
3000
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003001 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03003002 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03003003 ret = -ENOMEM;
3004 goto err2;
3005 }
3006
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003007 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003008 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
3009 GFP_KERNEL);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003010 if (!dwc->ep0_bounce) {
3011 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
3012 ret = -ENOMEM;
3013 goto err3;
3014 }
3015
Felipe Balbi04c03d12015-12-02 10:06:45 -06003016 dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
3017 if (!dwc->zlp_buf) {
3018 ret = -ENOMEM;
3019 goto err4;
3020 }
3021
Baolin Wangbb014732016-10-14 17:11:33 +08003022 init_completion(&dwc->ep0_in_setup);
3023
Felipe Balbi72246da2011-08-19 18:10:58 +03003024 dwc->gadget.ops = &dwc3_gadget_ops;
Felipe Balbi72246da2011-08-19 18:10:58 +03003025 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02003026 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03003027 dwc->gadget.name = "dwc3-gadget";
Jianqiang Tang6a4290c2016-01-20 14:09:39 +08003028 dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
Felipe Balbi72246da2011-08-19 18:10:58 +03003029
3030 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003031 * FIXME We might be setting max_speed to <SUPER, however versions
3032 * <2.20a of dwc3 have an issue with metastability (documented
3033 * elsewhere in this driver) which tells us we can't set max speed to
3034 * anything lower than SUPER.
3035 *
3036 * Because gadget.max_speed is only used by composite.c and function
3037 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
3038 * to happen so we avoid sending SuperSpeed Capability descriptor
3039 * together with our BOS descriptor as that could confuse host into
3040 * thinking we can handle super speed.
3041 *
3042 * Note that, in fact, we won't even support GetBOS requests when speed
3043 * is less than super speed because we don't have means, yet, to tell
3044 * composite.c that we are USB 2.0 + LPM ECN.
3045 */
3046 if (dwc->revision < DWC3_REVISION_220A)
3047 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03003048 "Changing max_speed on rev %08x",
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003049 dwc->revision);
3050
3051 dwc->gadget.max_speed = dwc->maximum_speed;
3052
3053 /*
David Cohena4b9d942013-12-09 15:55:38 -08003054 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
3055 * on ep out.
3056 */
3057 dwc->gadget.quirk_ep_out_aligned_size = true;
3058
3059 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03003060 * REVISIT: Here we should clear all pending IRQs to be
3061 * sure we're starting from a well known location.
3062 */
3063
3064 ret = dwc3_gadget_init_endpoints(dwc);
3065 if (ret)
Felipe Balbi04c03d12015-12-02 10:06:45 -06003066 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03003067
Felipe Balbi72246da2011-08-19 18:10:58 +03003068 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
3069 if (ret) {
3070 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbi04c03d12015-12-02 10:06:45 -06003071 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03003072 }
3073
3074 return 0;
3075
Felipe Balbi04c03d12015-12-02 10:06:45 -06003076err5:
3077 kfree(dwc->zlp_buf);
3078
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003079err4:
David Cohene1f80462013-09-11 17:42:47 -07003080 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003081 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3082 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003083
Felipe Balbi72246da2011-08-19 18:10:58 +03003084err3:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003085 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003086
3087err2:
Christophe JAILLET51fbc7c2016-10-07 22:12:39 +02003088 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003089 dwc->ep0_trb, dwc->ep0_trb_addr);
3090
3091err1:
3092 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3093 dwc->ctrl_req, dwc->ctrl_req_addr);
3094
3095err0:
3096 return ret;
3097}
3098
Felipe Balbi7415f172012-04-30 14:56:33 +03003099/* -------------------------------------------------------------------------- */
3100
Felipe Balbi72246da2011-08-19 18:10:58 +03003101void dwc3_gadget_exit(struct dwc3 *dwc)
3102{
Felipe Balbi72246da2011-08-19 18:10:58 +03003103 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03003104
Felipe Balbi72246da2011-08-19 18:10:58 +03003105 dwc3_gadget_free_endpoints(dwc);
3106
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003107 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3108 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003109
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003110 kfree(dwc->setup_buf);
Felipe Balbi04c03d12015-12-02 10:06:45 -06003111 kfree(dwc->zlp_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003112
Christophe JAILLET51fbc7c2016-10-07 22:12:39 +02003113 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003114 dwc->ep0_trb, dwc->ep0_trb_addr);
3115
3116 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3117 dwc->ctrl_req, dwc->ctrl_req_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03003118}
Felipe Balbi7415f172012-04-30 14:56:33 +03003119
Felipe Balbi0b0231a2014-10-07 10:19:23 -05003120int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03003121{
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003122 int ret;
3123
Roger Quadros9772b472016-04-12 11:33:29 +03003124 if (!dwc->gadget_driver)
3125 return 0;
3126
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003127 ret = dwc3_gadget_run_stop(dwc, false, false);
3128 if (ret < 0)
3129 return ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03003130
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003131 dwc3_disconnect_gadget(dwc);
3132 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003133
3134 return 0;
3135}
3136
3137int dwc3_gadget_resume(struct dwc3 *dwc)
3138{
Felipe Balbi7415f172012-04-30 14:56:33 +03003139 int ret;
3140
Roger Quadros9772b472016-04-12 11:33:29 +03003141 if (!dwc->gadget_driver)
3142 return 0;
3143
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003144 ret = __dwc3_gadget_start(dwc);
3145 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003146 goto err0;
3147
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003148 ret = dwc3_gadget_run_stop(dwc, true, false);
3149 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003150 goto err1;
3151
Felipe Balbi7415f172012-04-30 14:56:33 +03003152 return 0;
3153
3154err1:
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003155 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003156
3157err0:
3158 return ret;
3159}
Felipe Balbifc8bb912016-05-16 13:14:48 +03003160
3161void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3162{
3163 if (dwc->pending_events) {
3164 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3165 dwc->pending_events = false;
3166 enable_irq(dwc->irq_gadget);
3167 }
3168}