blob: 7e39f0cf4436f46f7d78a953fe398ede47faee3a [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
Felipe Balbi80977dc2014-08-19 16:37:22 -050033#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030034#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020038/**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48{
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69}
70
Felipe Balbi8598bde2012-01-02 18:55:57 +020071/**
Paul Zimmerman911f1f82012-04-27 13:35:15 +030072 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79{
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85}
86
87/**
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080093 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020094 */
95int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080097 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020098 u32 reg;
99
Paul Zimmerman802fde92012-04-27 13:10:52 +0300100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
Felipe Balbi8598bde2012-01-02 18:55:57 +0200117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
Paul Zimmerman802fde92012-04-27 13:10:52 +0300124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
Felipe Balbi8598bde2012-01-02 18:55:57 +0200131 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300132 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
Felipe Balbi8598bde2012-01-02 18:55:57 +0200136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800139 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200140 }
141
Felipe Balbi73815282015-01-27 13:48:14 -0600142 dwc3_trace(trace_dwc3_gadget,
143 "link state change request timed out");
Felipe Balbi8598bde2012-01-02 18:55:57 +0200144
145 return -ETIMEDOUT;
146}
147
John Youndca01192016-05-19 17:26:05 -0700148/**
149 * dwc3_ep_inc_trb() - Increment a TRB index.
150 * @index - Pointer to the TRB index to increment.
151 *
152 * The index should never point to the link TRB. After incrementing,
153 * if it is point to the link TRB, wrap around to the beginning. The
154 * link TRB is always at the last TRB entry.
155 */
156static void dwc3_ep_inc_trb(u8 *index)
157{
158 (*index)++;
159 if (*index == (DWC3_TRB_NUM - 1))
160 *index = 0;
161}
162
Felipe Balbief966b92016-04-05 13:09:51 +0300163static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200164{
John Youndca01192016-05-19 17:26:05 -0700165 dwc3_ep_inc_trb(&dep->trb_enqueue);
Felipe Balbief966b92016-04-05 13:09:51 +0300166}
Felipe Balbi457e84b2012-01-18 18:04:09 +0200167
Felipe Balbief966b92016-04-05 13:09:51 +0300168static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
169{
John Youndca01192016-05-19 17:26:05 -0700170 dwc3_ep_inc_trb(&dep->trb_dequeue);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200171}
172
Felipe Balbi72246da2011-08-19 18:10:58 +0300173void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
174 int status)
175{
176 struct dwc3 *dwc = dep->dwc;
177
Felipe Balbi737f1ae2016-08-11 12:24:27 +0300178 req->started = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300179 list_del(&req->list);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200180 req->trb = NULL;
Felipe Balbie62c5bc52016-10-25 13:47:21 +0300181 req->remaining = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300182
183 if (req->request.status == -EINPROGRESS)
184 req->request.status = status;
185
Pratyush Anand0416e492012-08-10 13:42:16 +0530186 if (dwc->ep0_bounced && dep->number == 0)
187 dwc->ep0_bounced = false;
188 else
189 usb_gadget_unmap_request(&dwc->gadget, &req->request,
190 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300191
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500192 trace_dwc3_gadget_giveback(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300193
194 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200195 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300196 spin_lock(&dwc->lock);
Felipe Balbifc8bb912016-05-16 13:14:48 +0300197
198 if (dep->number > 1)
199 pm_runtime_put(dwc->dev);
Felipe Balbi72246da2011-08-19 18:10:58 +0300200}
201
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500202int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300203{
204 u32 timeout = 500;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300205 int status = 0;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300206 int ret = 0;
Felipe Balbib09bb642012-04-24 16:19:11 +0300207 u32 reg;
208
209 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
210 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
211
212 do {
213 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
214 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi71f7e702016-05-23 14:16:19 +0300215 status = DWC3_DGCMD_STATUS(reg);
216 if (status)
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300217 ret = -EINVAL;
218 break;
Felipe Balbib09bb642012-04-24 16:19:11 +0300219 }
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300220 } while (timeout--);
221
222 if (!timeout) {
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300223 ret = -ETIMEDOUT;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300224 status = -ETIMEDOUT;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300225 }
226
Felipe Balbi71f7e702016-05-23 14:16:19 +0300227 trace_dwc3_gadget_generic_cmd(cmd, param, status);
228
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300229 return ret;
Felipe Balbib09bb642012-04-24 16:19:11 +0300230}
231
Felipe Balbic36d8e92016-04-04 12:46:33 +0300232static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
233
Felipe Balbi2cd47182016-04-12 16:42:43 +0300234int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
235 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi72246da2011-08-19 18:10:58 +0300236{
Felipe Balbi8897a762016-09-22 10:56:08 +0300237 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Felipe Balbi2cd47182016-04-12 16:42:43 +0300238 struct dwc3 *dwc = dep->dwc;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200239 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +0300240 u32 reg;
241
Felipe Balbi0933df12016-05-23 14:02:33 +0300242 int cmd_status = 0;
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300243 int susphy = false;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300244 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300245
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300246 /*
247 * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if
248 * we're issuing an endpoint command, we must check if
249 * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it.
250 *
251 * We will also set SUSPHY bit to what it was before returning as stated
252 * by the same section on Synopsys databook.
253 */
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300254 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
255 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
256 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
257 susphy = true;
258 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
259 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
260 }
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300261 }
262
Felipe Balbi59999142016-09-22 12:25:28 +0300263 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
Felipe Balbic36d8e92016-04-04 12:46:33 +0300264 int needs_wakeup;
265
266 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
267 dwc->link_state == DWC3_LINK_STATE_U2 ||
268 dwc->link_state == DWC3_LINK_STATE_U3);
269
270 if (unlikely(needs_wakeup)) {
271 ret = __dwc3_gadget_wakeup(dwc);
272 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
273 ret);
274 }
275 }
276
Felipe Balbi2eb88012016-04-12 16:53:39 +0300277 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
278 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
279 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300280
Felipe Balbi8897a762016-09-22 10:56:08 +0300281 /*
282 * Synopsys Databook 2.60a states in section 6.3.2.5.6 of that if we're
283 * not relying on XferNotReady, we can make use of a special "No
284 * Response Update Transfer" command where we should clear both CmdAct
285 * and CmdIOC bits.
286 *
287 * With this, we don't need to wait for command completion and can
288 * straight away issue further commands to the endpoint.
289 *
290 * NOTICE: We're making an assumption that control endpoints will never
291 * make use of Update Transfer command. This is a safe assumption
292 * because we can never have more than one request at a time with
293 * Control Endpoints. If anybody changes that assumption, this chunk
294 * needs to be updated accordingly.
295 */
296 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_UPDATETRANSFER &&
297 !usb_endpoint_xfer_isoc(desc))
298 cmd &= ~(DWC3_DEPCMD_CMDIOC | DWC3_DEPCMD_CMDACT);
299 else
300 cmd |= DWC3_DEPCMD_CMDACT;
301
302 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd);
Felipe Balbi72246da2011-08-19 18:10:58 +0300303 do {
Felipe Balbi2eb88012016-04-12 16:53:39 +0300304 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
Felipe Balbi72246da2011-08-19 18:10:58 +0300305 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi0933df12016-05-23 14:02:33 +0300306 cmd_status = DWC3_DEPCMD_STATUS(reg);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000307
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000308 switch (cmd_status) {
309 case 0:
310 ret = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300311 break;
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000312 case DEPEVT_TRANSFER_NO_RESOURCE:
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000313 ret = -EINVAL;
314 break;
315 case DEPEVT_TRANSFER_BUS_EXPIRY:
316 /*
317 * SW issues START TRANSFER command to
318 * isochronous ep with future frame interval. If
319 * future interval time has already passed when
320 * core receives the command, it will respond
321 * with an error status of 'Bus Expiry'.
322 *
323 * Instead of always returning -EINVAL, let's
324 * give a hint to the gadget driver that this is
325 * the case by returning -EAGAIN.
326 */
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000327 ret = -EAGAIN;
328 break;
329 default:
330 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
331 }
332
Felipe Balbic0ca3242016-04-04 09:11:51 +0300333 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300334 }
Felipe Balbif6bb2252016-05-23 13:53:34 +0300335 } while (--timeout);
Felipe Balbi72246da2011-08-19 18:10:58 +0300336
Felipe Balbif6bb2252016-05-23 13:53:34 +0300337 if (timeout == 0) {
Felipe Balbif6bb2252016-05-23 13:53:34 +0300338 ret = -ETIMEDOUT;
Felipe Balbi0933df12016-05-23 14:02:33 +0300339 cmd_status = -ETIMEDOUT;
Felipe Balbif6bb2252016-05-23 13:53:34 +0300340 }
Felipe Balbic0ca3242016-04-04 09:11:51 +0300341
Felipe Balbi0933df12016-05-23 14:02:33 +0300342 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
343
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +0300344 if (ret == 0) {
345 switch (DWC3_DEPCMD_CMD(cmd)) {
346 case DWC3_DEPCMD_STARTTRANSFER:
347 dep->flags |= DWC3_EP_TRANSFER_STARTED;
348 break;
349 case DWC3_DEPCMD_ENDTRANSFER:
350 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
351 break;
352 default:
353 /* nothing */
354 break;
355 }
356 }
357
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300358 if (unlikely(susphy)) {
359 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
360 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
361 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
362 }
363
Felipe Balbic0ca3242016-04-04 09:11:51 +0300364 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300365}
366
John Youn50c763f2016-05-31 17:49:56 -0700367static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
368{
369 struct dwc3 *dwc = dep->dwc;
370 struct dwc3_gadget_ep_cmd_params params;
371 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
372
373 /*
374 * As of core revision 2.60a the recommended programming model
375 * is to set the ClearPendIN bit when issuing a Clear Stall EP
376 * command for IN endpoints. This is to prevent an issue where
377 * some (non-compliant) hosts may not send ACK TPs for pending
378 * IN transfers due to a mishandled error condition. Synopsys
379 * STAR 9000614252.
380 */
Lu Baolu5e6c88d2016-09-09 12:51:27 +0800381 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A) &&
382 (dwc->gadget.speed >= USB_SPEED_SUPER))
John Youn50c763f2016-05-31 17:49:56 -0700383 cmd |= DWC3_DEPCMD_CLEARPENDIN;
384
385 memset(&params, 0, sizeof(params));
386
Felipe Balbi2cd47182016-04-12 16:42:43 +0300387 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Youn50c763f2016-05-31 17:49:56 -0700388}
389
Felipe Balbi72246da2011-08-19 18:10:58 +0300390static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200391 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300392{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300393 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300394
395 return dep->trb_pool_dma + offset;
396}
397
398static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
399{
400 struct dwc3 *dwc = dep->dwc;
401
402 if (dep->trb_pool)
403 return 0;
404
Felipe Balbi72246da2011-08-19 18:10:58 +0300405 dep->trb_pool = dma_alloc_coherent(dwc->dev,
406 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
407 &dep->trb_pool_dma, GFP_KERNEL);
408 if (!dep->trb_pool) {
409 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
410 dep->name);
411 return -ENOMEM;
412 }
413
414 return 0;
415}
416
417static void dwc3_free_trb_pool(struct dwc3_ep *dep)
418{
419 struct dwc3 *dwc = dep->dwc;
420
421 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
422 dep->trb_pool, dep->trb_pool_dma);
423
424 dep->trb_pool = NULL;
425 dep->trb_pool_dma = 0;
426}
427
John Younc4509602016-02-16 20:10:53 -0800428static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);
429
430/**
431 * dwc3_gadget_start_config - Configure EP resources
432 * @dwc: pointer to our controller context structure
433 * @dep: endpoint that is being enabled
434 *
435 * The assignment of transfer resources cannot perfectly follow the
436 * data book due to the fact that the controller driver does not have
437 * all knowledge of the configuration in advance. It is given this
438 * information piecemeal by the composite gadget framework after every
439 * SET_CONFIGURATION and SET_INTERFACE. Trying to follow the databook
440 * programming model in this scenario can cause errors. For two
441 * reasons:
442 *
443 * 1) The databook says to do DEPSTARTCFG for every SET_CONFIGURATION
444 * and SET_INTERFACE (8.1.5). This is incorrect in the scenario of
445 * multiple interfaces.
446 *
447 * 2) The databook does not mention doing more DEPXFERCFG for new
448 * endpoint on alt setting (8.1.6).
449 *
450 * The following simplified method is used instead:
451 *
452 * All hardware endpoints can be assigned a transfer resource and this
453 * setting will stay persistent until either a core reset or
454 * hibernation. So whenever we do a DEPSTARTCFG(0) we can go ahead and
455 * do DEPXFERCFG for every hardware endpoint as well. We are
456 * guaranteed that there are as many transfer resources as endpoints.
457 *
458 * This function is called for each endpoint when it is being enabled
459 * but is triggered only when called for EP0-out, which always happens
460 * first, and which should only happen in one of the above conditions.
461 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300462static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
463{
464 struct dwc3_gadget_ep_cmd_params params;
465 u32 cmd;
John Younc4509602016-02-16 20:10:53 -0800466 int i;
467 int ret;
468
469 if (dep->number)
470 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300471
472 memset(&params, 0x00, sizeof(params));
John Younc4509602016-02-16 20:10:53 -0800473 cmd = DWC3_DEPCMD_DEPSTARTCFG;
Felipe Balbi72246da2011-08-19 18:10:58 +0300474
Felipe Balbi2cd47182016-04-12 16:42:43 +0300475 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Younc4509602016-02-16 20:10:53 -0800476 if (ret)
477 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300478
John Younc4509602016-02-16 20:10:53 -0800479 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
480 struct dwc3_ep *dep = dwc->eps[i];
481
482 if (!dep)
483 continue;
484
485 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
486 if (ret)
487 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300488 }
489
490 return 0;
491}
492
493static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200494 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300495 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300496 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300497{
498 struct dwc3_gadget_ep_cmd_params params;
499
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300500 if (dev_WARN_ONCE(dwc->dev, modify && restore,
501 "Can't modify and restore\n"))
502 return -EINVAL;
503
Felipe Balbi72246da2011-08-19 18:10:58 +0300504 memset(&params, 0x00, sizeof(params));
505
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300506 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900507 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
508
509 /* Burst size is only needed in SuperSpeed mode */
John Younee5cd412016-02-05 17:08:45 -0800510 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
Felipe Balbi676e3492016-04-26 10:49:07 +0300511 u32 burst = dep->endpoint.maxburst;
Felipe Balbi676e3492016-04-26 10:49:07 +0300512 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
Chanho Parkd2e9a132012-08-31 16:54:07 +0900513 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300514
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300515 if (modify) {
516 params.param0 |= DWC3_DEPCFG_ACTION_MODIFY;
517 } else if (restore) {
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600518 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
519 params.param2 |= dep->saved_state;
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300520 } else {
521 params.param0 |= DWC3_DEPCFG_ACTION_INIT;
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600522 }
523
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300524 if (usb_endpoint_xfer_control(desc))
525 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
Felipe Balbi13fa2e62016-05-30 13:40:00 +0300526
527 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
528 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300529
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200530 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300531 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
532 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300533 dep->stream_capable = true;
534 }
535
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500536 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300537 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300538
539 /*
540 * We are doing 1:1 mapping for endpoints, meaning
541 * Physical Endpoints 2 maps to Logical Endpoint 2 and
542 * so on. We consider the direction bit as part of the physical
543 * endpoint number. So USB endpoint 0x81 is 0x03.
544 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300545 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300546
547 /*
548 * We must use the lower 16 TX FIFOs even though
549 * HW might have more
550 */
551 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300552 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300553
554 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300555 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300556 dep->interval = 1 << (desc->bInterval - 1);
557 }
558
Felipe Balbi2cd47182016-04-12 16:42:43 +0300559 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300560}
561
562static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
563{
564 struct dwc3_gadget_ep_cmd_params params;
565
566 memset(&params, 0x00, sizeof(params));
567
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300568 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300569
Felipe Balbi2cd47182016-04-12 16:42:43 +0300570 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
571 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300572}
573
574/**
575 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
576 * @dep: endpoint to be initialized
577 * @desc: USB Endpoint Descriptor
578 *
579 * Caller should take care of locking
580 */
581static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200582 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300583 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300584 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300585{
586 struct dwc3 *dwc = dep->dwc;
587 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300588 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300589
590 if (!(dep->flags & DWC3_EP_ENABLED)) {
591 ret = dwc3_gadget_start_config(dwc, dep);
592 if (ret)
593 return ret;
594 }
595
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300596 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, modify,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600597 restore);
Felipe Balbi72246da2011-08-19 18:10:58 +0300598 if (ret)
599 return ret;
600
601 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200602 struct dwc3_trb *trb_st_hw;
603 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300604
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200605 dep->endpoint.desc = desc;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200606 dep->comp_desc = comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300607 dep->type = usb_endpoint_type(desc);
608 dep->flags |= DWC3_EP_ENABLED;
Baolin Wang76a638f2016-10-31 19:38:36 +0800609 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +0300610
611 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
612 reg |= DWC3_DALEPENA_EP(dep->number);
613 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
614
Baolin Wang76a638f2016-10-31 19:38:36 +0800615 init_waitqueue_head(&dep->wait_end_transfer);
616
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300617 if (usb_endpoint_xfer_control(desc))
Felipe Balbi2870e502016-11-03 13:53:29 +0200618 goto out;
Felipe Balbi72246da2011-08-19 18:10:58 +0300619
John Youn0d257442016-05-19 17:26:08 -0700620 /* Initialize the TRB ring */
621 dep->trb_dequeue = 0;
622 dep->trb_enqueue = 0;
623 memset(dep->trb_pool, 0,
624 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
625
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300626 /* Link TRB. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300627 trb_st_hw = &dep->trb_pool[0];
628
Felipe Balbif6bafc62012-02-06 11:04:53 +0200629 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbif6bafc62012-02-06 11:04:53 +0200630 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
631 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
632 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
633 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300634 }
635
Felipe Balbia97ea992016-09-29 16:28:56 +0300636 /*
637 * Issue StartTransfer here with no-op TRB so we can always rely on No
638 * Response Update Transfer command.
639 */
640 if (usb_endpoint_xfer_bulk(desc)) {
641 struct dwc3_gadget_ep_cmd_params params;
642 struct dwc3_trb *trb;
643 dma_addr_t trb_dma;
644 u32 cmd;
645
646 memset(&params, 0, sizeof(params));
647 trb = &dep->trb_pool[0];
648 trb_dma = dwc3_trb_dma_offset(dep, trb);
649
650 params.param0 = upper_32_bits(trb_dma);
651 params.param1 = lower_32_bits(trb_dma);
652
653 cmd = DWC3_DEPCMD_STARTTRANSFER;
654
655 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
656 if (ret < 0)
657 return ret;
658
659 dep->flags |= DWC3_EP_BUSY;
660
661 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
662 WARN_ON_ONCE(!dep->resource_index);
663 }
664
Felipe Balbi2870e502016-11-03 13:53:29 +0200665
666out:
667 trace_dwc3_gadget_ep_enable(dep);
668
Felipe Balbi72246da2011-08-19 18:10:58 +0300669 return 0;
670}
671
Paul Zimmermanb992e682012-04-27 14:17:35 +0300672static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200673static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300674{
675 struct dwc3_request *req;
676
Felipe Balbi0e146022016-06-21 10:32:02 +0300677 dwc3_stop_active_transfer(dwc, dep->number, true);
Felipe Balbi69450c42016-05-30 13:37:02 +0300678
Felipe Balbi0e146022016-06-21 10:32:02 +0300679 /* - giveback all requests to gadget driver */
680 while (!list_empty(&dep->started_list)) {
681 req = next_request(&dep->started_list);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200682
Felipe Balbi0e146022016-06-21 10:32:02 +0300683 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbiea53b882012-02-17 12:10:04 +0200684 }
685
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200686 while (!list_empty(&dep->pending_list)) {
687 req = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300688
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200689 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300690 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300691}
692
693/**
694 * __dwc3_gadget_ep_disable - Disables a HW endpoint
695 * @dep: the endpoint to disable
696 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200697 * This function also removes requests which are currently processed ny the
698 * hardware and those which are not yet scheduled.
699 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300700 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300701static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
702{
703 struct dwc3 *dwc = dep->dwc;
704 u32 reg;
705
Felipe Balbi2870e502016-11-03 13:53:29 +0200706 trace_dwc3_gadget_ep_disable(dep);
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500707
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200708 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300709
Felipe Balbi687ef982014-04-16 10:30:33 -0500710 /* make sure HW endpoint isn't stalled */
711 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500712 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500713
Felipe Balbi72246da2011-08-19 18:10:58 +0300714 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
715 reg &= ~DWC3_DALEPENA_EP(dep->number);
716 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
717
Felipe Balbi879631a2011-09-30 10:58:47 +0300718 dep->stream_capable = false;
Ido Shayevitzf9c56cd2012-02-08 13:56:48 +0200719 dep->endpoint.desc = NULL;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200720 dep->comp_desc = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300721 dep->type = 0;
Baolin Wang76a638f2016-10-31 19:38:36 +0800722 dep->flags &= DWC3_EP_END_TRANSFER_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +0300723
724 return 0;
725}
726
727/* -------------------------------------------------------------------------- */
728
729static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
730 const struct usb_endpoint_descriptor *desc)
731{
732 return -EINVAL;
733}
734
735static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
736{
737 return -EINVAL;
738}
739
740/* -------------------------------------------------------------------------- */
741
742static int dwc3_gadget_ep_enable(struct usb_ep *ep,
743 const struct usb_endpoint_descriptor *desc)
744{
745 struct dwc3_ep *dep;
746 struct dwc3 *dwc;
747 unsigned long flags;
748 int ret;
749
750 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
751 pr_debug("dwc3: invalid parameters\n");
752 return -EINVAL;
753 }
754
755 if (!desc->wMaxPacketSize) {
756 pr_debug("dwc3: missing wMaxPacketSize\n");
757 return -EINVAL;
758 }
759
760 dep = to_dwc3_ep(ep);
761 dwc = dep->dwc;
762
Felipe Balbi95ca9612015-12-10 13:08:20 -0600763 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
764 "%s is already enabled\n",
765 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300766 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300767
Felipe Balbi72246da2011-08-19 18:10:58 +0300768 spin_lock_irqsave(&dwc->lock, flags);
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600769 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +0300770 spin_unlock_irqrestore(&dwc->lock, flags);
771
772 return ret;
773}
774
775static int dwc3_gadget_ep_disable(struct usb_ep *ep)
776{
777 struct dwc3_ep *dep;
778 struct dwc3 *dwc;
779 unsigned long flags;
780 int ret;
781
782 if (!ep) {
783 pr_debug("dwc3: invalid parameters\n");
784 return -EINVAL;
785 }
786
787 dep = to_dwc3_ep(ep);
788 dwc = dep->dwc;
789
Felipe Balbi95ca9612015-12-10 13:08:20 -0600790 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
791 "%s is already disabled\n",
792 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300793 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300794
Felipe Balbi72246da2011-08-19 18:10:58 +0300795 spin_lock_irqsave(&dwc->lock, flags);
796 ret = __dwc3_gadget_ep_disable(dep);
797 spin_unlock_irqrestore(&dwc->lock, flags);
798
799 return ret;
800}
801
802static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
803 gfp_t gfp_flags)
804{
805 struct dwc3_request *req;
806 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300807
808 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900809 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300810 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300811
812 req->epnum = dep->number;
813 req->dep = dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300814
Felipe Balbi68d34c82016-05-30 13:34:58 +0300815 dep->allocated_requests++;
816
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500817 trace_dwc3_alloc_request(req);
818
Felipe Balbi72246da2011-08-19 18:10:58 +0300819 return &req->request;
820}
821
822static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
823 struct usb_request *request)
824{
825 struct dwc3_request *req = to_dwc3_request(request);
Felipe Balbi68d34c82016-05-30 13:34:58 +0300826 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300827
Felipe Balbi68d34c82016-05-30 13:34:58 +0300828 dep->allocated_requests--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500829 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300830 kfree(req);
831}
832
Felipe Balbi2c78c022016-08-12 13:13:10 +0300833static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep);
834
Felipe Balbic71fc372011-11-22 11:37:34 +0200835/**
836 * dwc3_prepare_one_trb - setup one TRB from one request
837 * @dep: endpoint for which this request is prepared
838 * @req: dwc3_request pointer
839 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200840static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
Felipe Balbieeb720f2011-11-28 12:46:59 +0200841 struct dwc3_request *req, dma_addr_t dma,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300842 unsigned length, unsigned chain, unsigned node)
Felipe Balbic71fc372011-11-22 11:37:34 +0200843{
Felipe Balbif6bafc62012-02-06 11:04:53 +0200844 struct dwc3_trb *trb;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300845 struct dwc3 *dwc = dep->dwc;
846 struct usb_gadget *gadget = &dwc->gadget;
847 enum usb_device_speed speed = gadget->speed;
Felipe Balbic71fc372011-11-22 11:37:34 +0200848
Felipe Balbi4faf7552016-04-05 13:14:31 +0300849 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbic71fc372011-11-22 11:37:34 +0200850
Felipe Balbieeb720f2011-11-28 12:46:59 +0200851 if (!req->trb) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200852 dwc3_gadget_move_started_request(req);
Felipe Balbif6bafc62012-02-06 11:04:53 +0200853 req->trb = trb;
854 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Felipe Balbia9c3ca52016-10-05 14:24:37 +0300855 dep->queued_requests++;
Felipe Balbieeb720f2011-11-28 12:46:59 +0200856 }
Felipe Balbic71fc372011-11-22 11:37:34 +0200857
Felipe Balbief966b92016-04-05 13:09:51 +0300858 dwc3_ep_inc_enq(dep);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530859
Felipe Balbif6bafc62012-02-06 11:04:53 +0200860 trb->size = DWC3_TRB_SIZE_LENGTH(length);
861 trb->bpl = lower_32_bits(dma);
862 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200863
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200864 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200865 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200866 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200867 break;
868
869 case USB_ENDPOINT_XFER_ISOC:
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300870 if (!node) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530871 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300872
873 if (speed == USB_SPEED_HIGH) {
874 struct usb_ep *ep = &dep->endpoint;
875 trb->size |= DWC3_TRB_SIZE_PCM1(ep->mult - 1);
876 }
877 } else {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530878 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300879 }
Felipe Balbica4d44e2016-03-10 13:53:27 +0200880
881 /* always enable Interrupt on Missed ISOC */
882 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
Felipe Balbic71fc372011-11-22 11:37:34 +0200883 break;
884
885 case USB_ENDPOINT_XFER_BULK:
886 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200887 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +0200888 break;
889 default:
890 /*
891 * This is only possible with faulty memory because we
892 * checked it already :)
893 */
Felipe Balbi0a695d42016-10-07 11:20:01 +0300894 dev_WARN(dwc->dev, "Unknown endpoint type %d\n",
895 usb_endpoint_type(dep->endpoint.desc));
Felipe Balbic71fc372011-11-22 11:37:34 +0200896 }
897
Felipe Balbica4d44e2016-03-10 13:53:27 +0200898 /* always enable Continue on Short Packet */
Felipe Balbic9508c82016-10-05 14:26:23 +0300899 if (usb_endpoint_dir_out(dep->endpoint.desc)) {
Felipe Balbi58f29032016-10-06 17:10:39 +0300900 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Felipe Balbif3af3652013-12-13 14:19:33 -0600901
Felipe Balbic9508c82016-10-05 14:26:23 +0300902 if (req->request.short_not_ok)
903 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
904 }
905
Felipe Balbi2c78c022016-08-12 13:13:10 +0300906 if ((!req->request.no_interrupt && !chain) ||
907 (dwc3_calc_trbs_left(dep) == 0))
Felipe Balbic9508c82016-10-05 14:26:23 +0300908 trb->ctrl |= DWC3_TRB_CTRL_IOC;
Felipe Balbica4d44e2016-03-10 13:53:27 +0200909
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530910 if (chain)
911 trb->ctrl |= DWC3_TRB_CTRL_CHN;
912
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200913 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbif6bafc62012-02-06 11:04:53 +0200914 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
915
916 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500917
918 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +0200919}
920
John Youn361572b2016-05-19 17:26:17 -0700921/**
922 * dwc3_ep_prev_trb() - Returns the previous TRB in the ring
923 * @dep: The endpoint with the TRB ring
924 * @index: The index of the current TRB in the ring
925 *
926 * Returns the TRB prior to the one pointed to by the index. If the
927 * index is 0, we will wrap backwards, skip the link TRB, and return
928 * the one just before that.
929 */
930static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
931{
Felipe Balbi45438a02016-08-11 12:26:59 +0300932 u8 tmp = index;
John Youn361572b2016-05-19 17:26:17 -0700933
Felipe Balbi45438a02016-08-11 12:26:59 +0300934 if (!tmp)
935 tmp = DWC3_TRB_NUM - 1;
936
937 return &dep->trb_pool[tmp - 1];
John Youn361572b2016-05-19 17:26:17 -0700938}
939
Felipe Balbic4233572016-05-12 14:08:34 +0300940static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
941{
942 struct dwc3_trb *tmp;
John Youn32db3d92016-05-19 17:26:12 -0700943 u8 trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300944
945 /*
946 * If enqueue & dequeue are equal than it is either full or empty.
947 *
948 * One way to know for sure is if the TRB right before us has HWO bit
949 * set or not. If it has, then we're definitely full and can't fit any
950 * more transfers in our ring.
951 */
952 if (dep->trb_enqueue == dep->trb_dequeue) {
John Youn361572b2016-05-19 17:26:17 -0700953 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
954 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
955 return 0;
Felipe Balbic4233572016-05-12 14:08:34 +0300956
957 return DWC3_TRB_NUM - 1;
958 }
959
John Youn9d7aba72016-08-26 18:43:01 -0700960 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
John Youn3de2685f2016-05-23 11:32:45 -0700961 trbs_left &= (DWC3_TRB_NUM - 1);
John Youn32db3d92016-05-19 17:26:12 -0700962
John Youn9d7aba72016-08-26 18:43:01 -0700963 if (dep->trb_dequeue < dep->trb_enqueue)
964 trbs_left--;
965
John Youn32db3d92016-05-19 17:26:12 -0700966 return trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300967}
968
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300969static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300970 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300971{
Felipe Balbi1f512112016-08-12 13:17:27 +0300972 struct scatterlist *sg = req->sg;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300973 struct scatterlist *s;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300974 unsigned int length;
975 dma_addr_t dma;
976 int i;
977
Felipe Balbi1f512112016-08-12 13:17:27 +0300978 for_each_sg(sg, s, req->num_pending_sgs, i) {
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300979 unsigned chain = true;
980
981 length = sg_dma_len(s);
982 dma = sg_dma_address(s);
983
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300984 if (sg_is_last(s))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300985 chain = false;
986
987 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300988 chain, i);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300989
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300990 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300991 break;
992 }
993}
994
995static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300996 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300997{
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300998 unsigned int length;
999 dma_addr_t dma;
1000
1001 dma = req->request.dma;
1002 length = req->request.length;
1003
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001004 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +03001005 false, 0);
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001006}
1007
Felipe Balbi72246da2011-08-19 18:10:58 +03001008/*
1009 * dwc3_prepare_trbs - setup TRBs from requests
1010 * @dep: endpoint for which requests are being prepared
Felipe Balbi72246da2011-08-19 18:10:58 +03001011 *
Paul Zimmerman1d046792012-02-15 18:56:56 -08001012 * The function goes through the requests list and sets up TRBs for the
1013 * transfers. The function returns once there are no more TRBs available or
1014 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +03001015 */
Felipe Balbic4233572016-05-12 14:08:34 +03001016static void dwc3_prepare_trbs(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001017{
Felipe Balbi68e823e2011-11-28 12:25:01 +02001018 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +03001019
1020 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
1021
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001022 if (!dwc3_calc_trbs_left(dep))
John Youn89bc8562016-05-19 17:26:10 -07001023 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03001024
Felipe Balbid86c5a62016-10-25 13:48:52 +03001025 /*
1026 * We can get in a situation where there's a request in the started list
1027 * but there weren't enough TRBs to fully kick it in the first time
1028 * around, so it has been waiting for more TRBs to be freed up.
1029 *
1030 * In that case, we should check if we have a request with pending_sgs
1031 * in the started list and prepare TRBs for that request first,
1032 * otherwise we will prepare TRBs completely out of order and that will
1033 * break things.
1034 */
1035 list_for_each_entry(req, &dep->started_list, list) {
1036 if (req->num_pending_sgs > 0)
1037 dwc3_prepare_one_trb_sg(dep, req);
1038
1039 if (!dwc3_calc_trbs_left(dep))
1040 return;
1041 }
1042
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001043 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +03001044 if (req->num_pending_sgs > 0)
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001045 dwc3_prepare_one_trb_sg(dep, req);
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001046 else
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001047 dwc3_prepare_one_trb_linear(dep, req);
Felipe Balbi72246da2011-08-19 18:10:58 +03001048
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001049 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001050 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03001051 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001052}
1053
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001054static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param)
Felipe Balbi72246da2011-08-19 18:10:58 +03001055{
1056 struct dwc3_gadget_ep_cmd_params params;
1057 struct dwc3_request *req;
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001058 int starting;
Felipe Balbi72246da2011-08-19 18:10:58 +03001059 int ret;
1060 u32 cmd;
1061
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001062 starting = !(dep->flags & DWC3_EP_BUSY);
Felipe Balbi72246da2011-08-19 18:10:58 +03001063
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001064 dwc3_prepare_trbs(dep);
1065 req = next_request(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001066 if (!req) {
1067 dep->flags |= DWC3_EP_PENDING_REQUEST;
1068 return 0;
1069 }
1070
1071 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +03001072
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001073 if (starting) {
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301074 params.param0 = upper_32_bits(req->trb_dma);
1075 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001076 cmd = DWC3_DEPCMD_STARTTRANSFER |
1077 DWC3_DEPCMD_PARAM(cmd_param);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301078 } else {
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001079 cmd = DWC3_DEPCMD_UPDATETRANSFER |
1080 DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301081 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001082
Felipe Balbi2cd47182016-04-12 16:42:43 +03001083 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001084 if (ret < 0) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001085 /*
1086 * FIXME we need to iterate over the list of requests
1087 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -08001088 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +03001089 */
Felipe Balbi15b8d9332016-09-22 10:59:12 +03001090 dwc3_gadget_giveback(dep, req, ret);
Felipe Balbi72246da2011-08-19 18:10:58 +03001091 return ret;
1092 }
1093
1094 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001095
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001096 if (starting) {
Felipe Balbi2eb88012016-04-12 16:53:39 +03001097 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
Felipe Balbib4996a82012-06-06 12:04:13 +03001098 WARN_ON_ONCE(!dep->resource_index);
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001099 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001100
Felipe Balbi72246da2011-08-19 18:10:58 +03001101 return 0;
1102}
1103
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +03001104static int __dwc3_gadget_get_frame(struct dwc3 *dwc)
1105{
1106 u32 reg;
1107
1108 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1109 return DWC3_DSTS_SOFFN(reg);
1110}
1111
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301112static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1113 struct dwc3_ep *dep, u32 cur_uf)
1114{
1115 u32 uf;
1116
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001117 if (list_empty(&dep->pending_list)) {
Felipe Balbi73815282015-01-27 13:48:14 -06001118 dwc3_trace(trace_dwc3_gadget,
1119 "ISOC ep %s run out for requests",
1120 dep->name);
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301121 dep->flags |= DWC3_EP_PENDING_REQUEST;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301122 return;
1123 }
1124
1125 /* 4 micro frames in the future */
1126 uf = cur_uf + dep->interval * 4;
1127
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001128 __dwc3_gadget_kick_transfer(dep, uf);
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301129}
1130
1131static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1132 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1133{
1134 u32 cur_uf, mask;
1135
1136 mask = ~(dep->interval - 1);
1137 cur_uf = event->parameters & mask;
1138
1139 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1140}
1141
Felipe Balbi72246da2011-08-19 18:10:58 +03001142static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1143{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001144 struct dwc3 *dwc = dep->dwc;
1145 int ret;
1146
Felipe Balbibb423982015-11-16 15:31:21 -06001147 if (!dep->endpoint.desc) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001148 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001149 "trying to queue request %p to disabled %s",
Felipe Balbibb423982015-11-16 15:31:21 -06001150 &req->request, dep->endpoint.name);
1151 return -ESHUTDOWN;
1152 }
1153
1154 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1155 &req->request, req->dep->name)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001156 dwc3_trace(trace_dwc3_gadget, "request %p belongs to '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001157 &req->request, req->dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001158 return -EINVAL;
1159 }
1160
Felipe Balbifc8bb912016-05-16 13:14:48 +03001161 pm_runtime_get(dwc->dev);
1162
Felipe Balbi72246da2011-08-19 18:10:58 +03001163 req->request.actual = 0;
1164 req->request.status = -EINPROGRESS;
1165 req->direction = dep->direction;
1166 req->epnum = dep->number;
1167
Felipe Balbife84f522015-09-01 09:01:38 -05001168 trace_dwc3_ep_queue(req);
1169
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001170 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1171 dep->direction);
1172 if (ret)
1173 return ret;
1174
Felipe Balbi1f512112016-08-12 13:17:27 +03001175 req->sg = req->request.sg;
1176 req->num_pending_sgs = req->request.num_mapped_sgs;
1177
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001178 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001179
Felipe Balbid889c232016-09-29 15:44:29 +03001180 /*
1181 * NOTICE: Isochronous endpoints should NEVER be prestarted. We must
1182 * wait for a XferNotReady event so we will know what's the current
1183 * (micro-)frame number.
1184 *
1185 * Without this trick, we are very, very likely gonna get Bus Expiry
1186 * errors which will force us issue EndTransfer command.
1187 */
1188 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +03001189 if ((dep->flags & DWC3_EP_PENDING_REQUEST)) {
1190 if (dep->flags & DWC3_EP_TRANSFER_STARTED) {
1191 dwc3_stop_active_transfer(dwc, dep->number, true);
1192 dep->flags = DWC3_EP_ENABLED;
1193 } else {
1194 u32 cur_uf;
1195
1196 cur_uf = __dwc3_gadget_get_frame(dwc);
1197 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1198 }
Felipe Balbi08a36b52016-08-11 14:27:52 +03001199 }
1200 return 0;
Felipe Balbib511e5e2012-06-06 12:00:50 +03001201 }
1202
Felipe Balbi594e1212016-08-24 14:38:10 +03001203 if (!dwc3_calc_trbs_left(dep))
1204 return 0;
Felipe Balbib997ada2012-07-26 13:26:50 +03001205
Felipe Balbi08a36b52016-08-11 14:27:52 +03001206 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbia8f32812015-09-16 10:40:07 -05001207 if (ret && ret != -EBUSY)
Felipe Balbiec5e7952015-11-16 16:04:13 -06001208 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001209 "%s: failed to kick transfers",
Felipe Balbia8f32812015-09-16 10:40:07 -05001210 dep->name);
1211 if (ret == -EBUSY)
1212 ret = 0;
1213
1214 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001215}
1216
Felipe Balbi04c03d12015-12-02 10:06:45 -06001217static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
1218 struct usb_request *request)
1219{
1220 dwc3_gadget_ep_free_request(ep, request);
1221}
1222
1223static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
1224{
1225 struct dwc3_request *req;
1226 struct usb_request *request;
1227 struct usb_ep *ep = &dep->endpoint;
1228
Felipe Balbi60cfb372016-05-24 13:45:17 +03001229 dwc3_trace(trace_dwc3_gadget, "queueing ZLP");
Felipe Balbi04c03d12015-12-02 10:06:45 -06001230 request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
1231 if (!request)
1232 return -ENOMEM;
1233
1234 request->length = 0;
1235 request->buf = dwc->zlp_buf;
1236 request->complete = __dwc3_gadget_ep_zlp_complete;
1237
1238 req = to_dwc3_request(request);
1239
1240 return __dwc3_gadget_ep_queue(dep, req);
1241}
1242
Felipe Balbi72246da2011-08-19 18:10:58 +03001243static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1244 gfp_t gfp_flags)
1245{
1246 struct dwc3_request *req = to_dwc3_request(request);
1247 struct dwc3_ep *dep = to_dwc3_ep(ep);
1248 struct dwc3 *dwc = dep->dwc;
1249
1250 unsigned long flags;
1251
1252 int ret;
1253
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001254 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001255 ret = __dwc3_gadget_ep_queue(dep, req);
Felipe Balbi04c03d12015-12-02 10:06:45 -06001256
1257 /*
1258 * Okay, here's the thing, if gadget driver has requested for a ZLP by
1259 * setting request->zero, instead of doing magic, we will just queue an
1260 * extra usb_request ourselves so that it gets handled the same way as
1261 * any other request.
1262 */
John Yound92618982015-12-22 12:23:20 -08001263 if (ret == 0 && request->zero && request->length &&
1264 (request->length % ep->maxpacket == 0))
Felipe Balbi04c03d12015-12-02 10:06:45 -06001265 ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);
1266
Felipe Balbi72246da2011-08-19 18:10:58 +03001267 spin_unlock_irqrestore(&dwc->lock, flags);
1268
1269 return ret;
1270}
1271
1272static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1273 struct usb_request *request)
1274{
1275 struct dwc3_request *req = to_dwc3_request(request);
1276 struct dwc3_request *r = NULL;
1277
1278 struct dwc3_ep *dep = to_dwc3_ep(ep);
1279 struct dwc3 *dwc = dep->dwc;
1280
1281 unsigned long flags;
1282 int ret = 0;
1283
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001284 trace_dwc3_ep_dequeue(req);
1285
Felipe Balbi72246da2011-08-19 18:10:58 +03001286 spin_lock_irqsave(&dwc->lock, flags);
1287
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001288 list_for_each_entry(r, &dep->pending_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001289 if (r == req)
1290 break;
1291 }
1292
1293 if (r != req) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001294 list_for_each_entry(r, &dep->started_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001295 if (r == req)
1296 break;
1297 }
1298 if (r == req) {
1299 /* wait until it is processed */
Paul Zimmermanb992e682012-04-27 14:17:35 +03001300 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301301 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001302 }
1303 dev_err(dwc->dev, "request %p was not queued to %s\n",
1304 request, ep->name);
1305 ret = -EINVAL;
1306 goto out0;
1307 }
1308
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301309out1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001310 /* giveback the request */
1311 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1312
1313out0:
1314 spin_unlock_irqrestore(&dwc->lock, flags);
1315
1316 return ret;
1317}
1318
Felipe Balbi7a608552014-09-24 14:19:52 -05001319int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001320{
1321 struct dwc3_gadget_ep_cmd_params params;
1322 struct dwc3 *dwc = dep->dwc;
1323 int ret;
1324
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001325 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1326 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1327 return -EINVAL;
1328 }
1329
Felipe Balbi72246da2011-08-19 18:10:58 +03001330 memset(&params, 0x00, sizeof(params));
1331
1332 if (value) {
Felipe Balbi69450c42016-05-30 13:37:02 +03001333 struct dwc3_trb *trb;
1334
1335 unsigned transfer_in_flight;
1336 unsigned started;
1337
1338 if (dep->number > 1)
1339 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1340 else
1341 trb = &dwc->ep0_trb[dep->trb_enqueue];
1342
1343 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1344 started = !list_empty(&dep->started_list);
1345
1346 if (!protocol && ((dep->direction && transfer_in_flight) ||
1347 (!dep->direction && started))) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001348 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi052ba52ef2016-04-05 15:05:05 +03001349 "%s: pending request, cannot halt",
Felipe Balbi7a608552014-09-24 14:19:52 -05001350 dep->name);
1351 return -EAGAIN;
1352 }
1353
Felipe Balbi2cd47182016-04-12 16:42:43 +03001354 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1355 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001356 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001357 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001358 dep->name);
1359 else
1360 dep->flags |= DWC3_EP_STALL;
1361 } else {
Felipe Balbi2cd47182016-04-12 16:42:43 +03001362
John Youn50c763f2016-05-31 17:49:56 -07001363 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001364 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001365 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001366 dep->name);
1367 else
Alan Sterna535d812013-11-01 12:05:12 -04001368 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001369 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001370
Felipe Balbi72246da2011-08-19 18:10:58 +03001371 return ret;
1372}
1373
1374static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1375{
1376 struct dwc3_ep *dep = to_dwc3_ep(ep);
1377 struct dwc3 *dwc = dep->dwc;
1378
1379 unsigned long flags;
1380
1381 int ret;
1382
1383 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001384 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001385 spin_unlock_irqrestore(&dwc->lock, flags);
1386
1387 return ret;
1388}
1389
1390static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1391{
1392 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001393 struct dwc3 *dwc = dep->dwc;
1394 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001395 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001396
Paul Zimmerman249a4562012-02-24 17:32:16 -08001397 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001398 dep->flags |= DWC3_EP_WEDGE;
1399
Pratyush Anand08f0d962012-06-25 22:40:43 +05301400 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001401 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301402 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001403 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001404 spin_unlock_irqrestore(&dwc->lock, flags);
1405
1406 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001407}
1408
1409/* -------------------------------------------------------------------------- */
1410
1411static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1412 .bLength = USB_DT_ENDPOINT_SIZE,
1413 .bDescriptorType = USB_DT_ENDPOINT,
1414 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1415};
1416
1417static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1418 .enable = dwc3_gadget_ep0_enable,
1419 .disable = dwc3_gadget_ep0_disable,
1420 .alloc_request = dwc3_gadget_ep_alloc_request,
1421 .free_request = dwc3_gadget_ep_free_request,
1422 .queue = dwc3_gadget_ep0_queue,
1423 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301424 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001425 .set_wedge = dwc3_gadget_ep_set_wedge,
1426};
1427
1428static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1429 .enable = dwc3_gadget_ep_enable,
1430 .disable = dwc3_gadget_ep_disable,
1431 .alloc_request = dwc3_gadget_ep_alloc_request,
1432 .free_request = dwc3_gadget_ep_free_request,
1433 .queue = dwc3_gadget_ep_queue,
1434 .dequeue = dwc3_gadget_ep_dequeue,
1435 .set_halt = dwc3_gadget_ep_set_halt,
1436 .set_wedge = dwc3_gadget_ep_set_wedge,
1437};
1438
1439/* -------------------------------------------------------------------------- */
1440
1441static int dwc3_gadget_get_frame(struct usb_gadget *g)
1442{
1443 struct dwc3 *dwc = gadget_to_dwc(g);
Felipe Balbi72246da2011-08-19 18:10:58 +03001444
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +03001445 return __dwc3_gadget_get_frame(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001446}
1447
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001448static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001449{
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001450 int retries;
Felipe Balbi72246da2011-08-19 18:10:58 +03001451
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001452 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001453 u32 reg;
1454
Felipe Balbi72246da2011-08-19 18:10:58 +03001455 u8 link_state;
1456 u8 speed;
1457
Felipe Balbi72246da2011-08-19 18:10:58 +03001458 /*
1459 * According to the Databook Remote wakeup request should
1460 * be issued only when the device is in early suspend state.
1461 *
1462 * We can check that via USB Link State bits in DSTS register.
1463 */
1464 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1465
1466 speed = reg & DWC3_DSTS_CONNECTSPD;
John Younee5cd412016-02-05 17:08:45 -08001467 if ((speed == DWC3_DSTS_SUPERSPEED) ||
1468 (speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001469 dwc3_trace(trace_dwc3_gadget, "no wakeup on SuperSpeed");
Felipe Balbi6b742892016-05-13 10:19:42 +03001470 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001471 }
1472
1473 link_state = DWC3_DSTS_USBLNKST(reg);
1474
1475 switch (link_state) {
1476 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1477 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1478 break;
1479 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06001480 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001481 "can't wakeup from '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001482 dwc3_gadget_link_string(link_state));
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001483 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001484 }
1485
Felipe Balbi8598bde2012-01-02 18:55:57 +02001486 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1487 if (ret < 0) {
1488 dev_err(dwc->dev, "failed to put link in Recovery\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001489 return ret;
Felipe Balbi8598bde2012-01-02 18:55:57 +02001490 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001491
Paul Zimmerman802fde92012-04-27 13:10:52 +03001492 /* Recent versions do this automatically */
1493 if (dwc->revision < DWC3_REVISION_194A) {
1494 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001495 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001496 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1497 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1498 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001499
Paul Zimmerman1d046792012-02-15 18:56:56 -08001500 /* poll until Link State changes to ON */
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001501 retries = 20000;
Felipe Balbi72246da2011-08-19 18:10:58 +03001502
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001503 while (retries--) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001504 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1505
1506 /* in HS, means ON */
1507 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1508 break;
1509 }
1510
1511 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1512 dev_err(dwc->dev, "failed to send remote wakeup\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001513 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001514 }
1515
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001516 return 0;
1517}
1518
1519static int dwc3_gadget_wakeup(struct usb_gadget *g)
1520{
1521 struct dwc3 *dwc = gadget_to_dwc(g);
1522 unsigned long flags;
1523 int ret;
1524
1525 spin_lock_irqsave(&dwc->lock, flags);
1526 ret = __dwc3_gadget_wakeup(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001527 spin_unlock_irqrestore(&dwc->lock, flags);
1528
1529 return ret;
1530}
1531
1532static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1533 int is_selfpowered)
1534{
1535 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001536 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001537
Paul Zimmerman249a4562012-02-24 17:32:16 -08001538 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001539 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001540 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001541
1542 return 0;
1543}
1544
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001545static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001546{
1547 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001548 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001549
Felipe Balbifc8bb912016-05-16 13:14:48 +03001550 if (pm_runtime_suspended(dwc->dev))
1551 return 0;
1552
Felipe Balbi72246da2011-08-19 18:10:58 +03001553 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001554 if (is_on) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001555 if (dwc->revision <= DWC3_REVISION_187A) {
1556 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1557 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1558 }
1559
1560 if (dwc->revision >= DWC3_REVISION_194A)
1561 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1562 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001563
1564 if (dwc->has_hibernation)
1565 reg |= DWC3_DCTL_KEEP_CONNECT;
1566
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001567 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001568 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001569 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001570
1571 if (dwc->has_hibernation && !suspend)
1572 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1573
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001574 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001575 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001576
1577 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1578
1579 do {
1580 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
Felipe Balbib6d4e162016-06-09 16:47:05 +03001581 reg &= DWC3_DSTS_DEVCTRLHLT;
1582 } while (--timeout && !(!is_on ^ !reg));
Felipe Balbif2df6792016-06-09 16:31:34 +03001583
1584 if (!timeout)
1585 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +03001586
Felipe Balbi73815282015-01-27 13:48:14 -06001587 dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
Felipe Balbi72246da2011-08-19 18:10:58 +03001588 dwc->gadget_driver
1589 ? dwc->gadget_driver->function : "no-function",
1590 is_on ? "connect" : "disconnect");
Pratyush Anand6f17f742012-07-02 10:21:55 +05301591
1592 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001593}
1594
1595static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1596{
1597 struct dwc3 *dwc = gadget_to_dwc(g);
1598 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301599 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001600
1601 is_on = !!is_on;
1602
Baolin Wangbb014732016-10-14 17:11:33 +08001603 /*
1604 * Per databook, when we want to stop the gadget, if a control transfer
1605 * is still in process, complete it and get the core into setup phase.
1606 */
1607 if (!is_on && dwc->ep0state != EP0_SETUP_PHASE) {
1608 reinit_completion(&dwc->ep0_in_setup);
1609
1610 ret = wait_for_completion_timeout(&dwc->ep0_in_setup,
1611 msecs_to_jiffies(DWC3_PULL_UP_TIMEOUT));
1612 if (ret == 0) {
1613 dev_err(dwc->dev, "timed out waiting for SETUP phase\n");
1614 return -ETIMEDOUT;
1615 }
1616 }
1617
Felipe Balbi72246da2011-08-19 18:10:58 +03001618 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001619 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001620 spin_unlock_irqrestore(&dwc->lock, flags);
1621
Pratyush Anand6f17f742012-07-02 10:21:55 +05301622 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001623}
1624
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001625static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1626{
1627 u32 reg;
1628
1629 /* Enable all but Start and End of Frame IRQs */
1630 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1631 DWC3_DEVTEN_EVNTOVERFLOWEN |
1632 DWC3_DEVTEN_CMDCMPLTEN |
1633 DWC3_DEVTEN_ERRTICERREN |
1634 DWC3_DEVTEN_WKUPEVTEN |
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001635 DWC3_DEVTEN_CONNECTDONEEN |
1636 DWC3_DEVTEN_USBRSTEN |
1637 DWC3_DEVTEN_DISCONNEVTEN);
1638
Felipe Balbi799e9dc2016-09-23 11:20:40 +03001639 if (dwc->revision < DWC3_REVISION_250A)
1640 reg |= DWC3_DEVTEN_ULSTCNGEN;
1641
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001642 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1643}
1644
1645static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1646{
1647 /* mask all interrupts */
1648 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1649}
1650
1651static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03001652static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001653
Felipe Balbi4e994722016-05-13 14:09:59 +03001654/**
1655 * dwc3_gadget_setup_nump - Calculate and initialize NUMP field of DCFG
1656 * dwc: pointer to our context structure
1657 *
1658 * The following looks like complex but it's actually very simple. In order to
1659 * calculate the number of packets we can burst at once on OUT transfers, we're
1660 * gonna use RxFIFO size.
1661 *
1662 * To calculate RxFIFO size we need two numbers:
1663 * MDWIDTH = size, in bits, of the internal memory bus
1664 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
1665 *
1666 * Given these two numbers, the formula is simple:
1667 *
1668 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
1669 *
1670 * 24 bytes is for 3x SETUP packets
1671 * 16 bytes is a clock domain crossing tolerance
1672 *
1673 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
1674 */
1675static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
1676{
1677 u32 ram2_depth;
1678 u32 mdwidth;
1679 u32 nump;
1680 u32 reg;
1681
1682 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
1683 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1684
1685 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
1686 nump = min_t(u32, nump, 16);
1687
1688 /* update NumP */
1689 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1690 reg &= ~DWC3_DCFG_NUMP_MASK;
1691 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
1692 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1693}
1694
Felipe Balbid7be2952016-05-04 15:49:37 +03001695static int __dwc3_gadget_start(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001696{
Felipe Balbi72246da2011-08-19 18:10:58 +03001697 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03001698 int ret = 0;
1699 u32 reg;
1700
Felipe Balbi72246da2011-08-19 18:10:58 +03001701 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1702 reg &= ~(DWC3_DCFG_SPEED_MASK);
Felipe Balbi07e7f472012-03-23 12:20:31 +02001703
1704 /**
1705 * WORKAROUND: DWC3 revision < 2.20a have an issue
1706 * which would cause metastability state on Run/Stop
1707 * bit if we try to force the IP to USB2-only mode.
1708 *
1709 * Because of that, we cannot configure the IP to any
1710 * speed other than the SuperSpeed
1711 *
1712 * Refers to:
1713 *
1714 * STAR#9000525659: Clock Domain Crossing on DCTL in
1715 * USB 2.0 Mode
1716 */
Felipe Balbif7e846f2013-06-30 14:29:51 +03001717 if (dwc->revision < DWC3_REVISION_220A) {
Felipe Balbi07e7f472012-03-23 12:20:31 +02001718 reg |= DWC3_DCFG_SUPERSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001719 } else {
1720 switch (dwc->maximum_speed) {
1721 case USB_SPEED_LOW:
John Youn2da9ad72016-05-20 16:34:26 -07001722 reg |= DWC3_DCFG_LOWSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001723 break;
1724 case USB_SPEED_FULL:
John Youn2da9ad72016-05-20 16:34:26 -07001725 reg |= DWC3_DCFG_FULLSPEED1;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001726 break;
1727 case USB_SPEED_HIGH:
John Youn2da9ad72016-05-20 16:34:26 -07001728 reg |= DWC3_DCFG_HIGHSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001729 break;
John Youn75808622016-02-05 17:09:13 -08001730 case USB_SPEED_SUPER_PLUS:
John Youn2da9ad72016-05-20 16:34:26 -07001731 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
John Youn75808622016-02-05 17:09:13 -08001732 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001733 default:
John Youn77966eb2016-02-19 17:31:01 -08001734 dev_err(dwc->dev, "invalid dwc->maximum_speed (%d)\n",
1735 dwc->maximum_speed);
1736 /* fall through */
1737 case USB_SPEED_SUPER:
1738 reg |= DWC3_DCFG_SUPERSPEED;
1739 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001740 }
1741 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001742 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1743
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03001744 /*
1745 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1746 * field instead of letting dwc3 itself calculate that automatically.
1747 *
1748 * This way, we maximize the chances that we'll be able to get several
1749 * bursts of data without going through any sort of endpoint throttling.
1750 */
1751 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
1752 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1753 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1754
Felipe Balbi4e994722016-05-13 14:09:59 +03001755 dwc3_gadget_setup_nump(dwc);
1756
Felipe Balbi72246da2011-08-19 18:10:58 +03001757 /* Start with SuperSpeed Default */
1758 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1759
1760 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001761 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1762 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001763 if (ret) {
1764 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001765 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001766 }
1767
1768 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001769 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1770 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001771 if (ret) {
1772 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001773 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001774 }
1775
1776 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001777 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03001778 dwc3_ep0_out_start(dwc);
1779
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001780 dwc3_gadget_enable_irq(dwc);
1781
Felipe Balbid7be2952016-05-04 15:49:37 +03001782 return 0;
1783
1784err1:
1785 __dwc3_gadget_ep_disable(dwc->eps[0]);
1786
1787err0:
1788 return ret;
1789}
1790
1791static int dwc3_gadget_start(struct usb_gadget *g,
1792 struct usb_gadget_driver *driver)
1793{
1794 struct dwc3 *dwc = gadget_to_dwc(g);
1795 unsigned long flags;
1796 int ret = 0;
1797 int irq;
1798
Roger Quadros9522def2016-06-10 14:48:38 +03001799 irq = dwc->irq_gadget;
Felipe Balbid7be2952016-05-04 15:49:37 +03001800 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
1801 IRQF_SHARED, "dwc3", dwc->ev_buf);
1802 if (ret) {
1803 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1804 irq, ret);
1805 goto err0;
1806 }
1807
1808 spin_lock_irqsave(&dwc->lock, flags);
1809 if (dwc->gadget_driver) {
1810 dev_err(dwc->dev, "%s is already bound to %s\n",
1811 dwc->gadget.name,
1812 dwc->gadget_driver->driver.name);
1813 ret = -EBUSY;
1814 goto err1;
1815 }
1816
1817 dwc->gadget_driver = driver;
1818
Felipe Balbifc8bb912016-05-16 13:14:48 +03001819 if (pm_runtime_active(dwc->dev))
1820 __dwc3_gadget_start(dwc);
1821
Felipe Balbi72246da2011-08-19 18:10:58 +03001822 spin_unlock_irqrestore(&dwc->lock, flags);
1823
1824 return 0;
1825
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001826err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001827 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001828 free_irq(irq, dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001829
1830err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03001831 return ret;
1832}
1833
Felipe Balbid7be2952016-05-04 15:49:37 +03001834static void __dwc3_gadget_stop(struct dwc3 *dwc)
1835{
1836 dwc3_gadget_disable_irq(dwc);
1837 __dwc3_gadget_ep_disable(dwc->eps[0]);
1838 __dwc3_gadget_ep_disable(dwc->eps[1]);
1839}
1840
Felipe Balbi22835b82014-10-17 12:05:12 -05001841static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03001842{
1843 struct dwc3 *dwc = gadget_to_dwc(g);
1844 unsigned long flags;
Baolin Wang76a638f2016-10-31 19:38:36 +08001845 int epnum;
Felipe Balbi72246da2011-08-19 18:10:58 +03001846
1847 spin_lock_irqsave(&dwc->lock, flags);
Baolin Wang76a638f2016-10-31 19:38:36 +08001848
1849 if (pm_runtime_suspended(dwc->dev))
1850 goto out;
1851
Felipe Balbid7be2952016-05-04 15:49:37 +03001852 __dwc3_gadget_stop(dwc);
Baolin Wang76a638f2016-10-31 19:38:36 +08001853
1854 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1855 struct dwc3_ep *dep = dwc->eps[epnum];
1856
1857 if (!dep)
1858 continue;
1859
1860 if (!(dep->flags & DWC3_EP_END_TRANSFER_PENDING))
1861 continue;
1862
1863 wait_event_lock_irq(dep->wait_end_transfer,
1864 !(dep->flags & DWC3_EP_END_TRANSFER_PENDING),
1865 dwc->lock);
1866 }
1867
1868out:
Felipe Balbi72246da2011-08-19 18:10:58 +03001869 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001870 spin_unlock_irqrestore(&dwc->lock, flags);
1871
Felipe Balbi3f308d12016-05-16 14:17:06 +03001872 free_irq(dwc->irq_gadget, dwc->ev_buf);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001873
Felipe Balbi72246da2011-08-19 18:10:58 +03001874 return 0;
1875}
Paul Zimmerman802fde92012-04-27 13:10:52 +03001876
Felipe Balbi72246da2011-08-19 18:10:58 +03001877static const struct usb_gadget_ops dwc3_gadget_ops = {
1878 .get_frame = dwc3_gadget_get_frame,
1879 .wakeup = dwc3_gadget_wakeup,
1880 .set_selfpowered = dwc3_gadget_set_selfpowered,
1881 .pullup = dwc3_gadget_pullup,
1882 .udc_start = dwc3_gadget_start,
1883 .udc_stop = dwc3_gadget_stop,
1884};
1885
1886/* -------------------------------------------------------------------------- */
1887
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001888static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1889 u8 num, u32 direction)
Felipe Balbi72246da2011-08-19 18:10:58 +03001890{
1891 struct dwc3_ep *dep;
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001892 u8 i;
Felipe Balbi72246da2011-08-19 18:10:58 +03001893
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001894 for (i = 0; i < num; i++) {
John Yound07fa662016-05-23 11:32:43 -07001895 u8 epnum = (i << 1) | (direction ? 1 : 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03001896
Felipe Balbi72246da2011-08-19 18:10:58 +03001897 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +09001898 if (!dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001899 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +03001900
1901 dep->dwc = dwc;
1902 dep->number = epnum;
Felipe Balbi9aa62ae2013-07-12 19:10:59 +03001903 dep->direction = !!direction;
Felipe Balbi2eb88012016-04-12 16:53:39 +03001904 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
Felipe Balbi72246da2011-08-19 18:10:58 +03001905 dwc->eps[epnum] = dep;
1906
1907 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1908 (epnum & 1) ? "in" : "out");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001909
Felipe Balbi72246da2011-08-19 18:10:58 +03001910 dep->endpoint.name = dep->name;
Felipe Balbi74674cb2016-04-13 16:44:39 +03001911 spin_lock_init(&dep->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +03001912
Felipe Balbi73815282015-01-27 13:48:14 -06001913 dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
Felipe Balbi653df352013-07-12 19:11:57 +03001914
Felipe Balbi72246da2011-08-19 18:10:58 +03001915 if (epnum == 0 || epnum == 1) {
Robert Baldygae117e742013-12-13 12:23:38 +01001916 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
Pratyush Anand6048e4c2013-01-18 16:53:56 +05301917 dep->endpoint.maxburst = 1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001918 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1919 if (!epnum)
1920 dwc->gadget.ep0 = &dep->endpoint;
1921 } else {
1922 int ret;
1923
Robert Baldygae117e742013-12-13 12:23:38 +01001924 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
Sebastian Andrzej Siewior12d36c12011-11-03 20:27:50 +01001925 dep->endpoint.max_streams = 15;
Felipe Balbi72246da2011-08-19 18:10:58 +03001926 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1927 list_add_tail(&dep->endpoint.ep_list,
1928 &dwc->gadget.ep_list);
1929
1930 ret = dwc3_alloc_trb_pool(dep);
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001931 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001932 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001933 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001934
Robert Baldygaa474d3b2015-07-31 16:00:19 +02001935 if (epnum == 0 || epnum == 1) {
1936 dep->endpoint.caps.type_control = true;
1937 } else {
1938 dep->endpoint.caps.type_iso = true;
1939 dep->endpoint.caps.type_bulk = true;
1940 dep->endpoint.caps.type_int = true;
1941 }
1942
1943 dep->endpoint.caps.dir_in = !!direction;
1944 dep->endpoint.caps.dir_out = !direction;
1945
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001946 INIT_LIST_HEAD(&dep->pending_list);
1947 INIT_LIST_HEAD(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001948 }
1949
1950 return 0;
1951}
1952
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001953static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1954{
1955 int ret;
1956
1957 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1958
1959 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1960 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001961 dwc3_trace(trace_dwc3_gadget,
1962 "failed to allocate OUT endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001963 return ret;
1964 }
1965
1966 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1967 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001968 dwc3_trace(trace_dwc3_gadget,
1969 "failed to allocate IN endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001970 return ret;
1971 }
1972
1973 return 0;
1974}
1975
Felipe Balbi72246da2011-08-19 18:10:58 +03001976static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1977{
1978 struct dwc3_ep *dep;
1979 u8 epnum;
1980
1981 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1982 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001983 if (!dep)
1984 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05301985 /*
1986 * Physical endpoints 0 and 1 are special; they form the
1987 * bi-directional USB endpoint 0.
1988 *
1989 * For those two physical endpoints, we don't allocate a TRB
1990 * pool nor do we add them the endpoints list. Due to that, we
1991 * shouldn't do these two operations otherwise we would end up
1992 * with all sorts of bugs when removing dwc3.ko.
1993 */
1994 if (epnum != 0 && epnum != 1) {
1995 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001996 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05301997 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001998
1999 kfree(dep);
2000 }
2001}
2002
Felipe Balbi72246da2011-08-19 18:10:58 +03002003/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02002004
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302005static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
2006 struct dwc3_request *req, struct dwc3_trb *trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002007 const struct dwc3_event_depevt *event, int status,
2008 int chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302009{
2010 unsigned int count;
2011 unsigned int s_pkt = 0;
2012 unsigned int trb_status;
2013
Felipe Balbidc55c672016-08-12 13:20:32 +03002014 dwc3_ep_inc_deq(dep);
Felipe Balbia9c3ca52016-10-05 14:24:37 +03002015
2016 if (req->trb == trb)
2017 dep->queued_requests--;
2018
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002019 trace_dwc3_complete_trb(dep, trb);
2020
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002021 /*
2022 * If we're in the middle of series of chained TRBs and we
2023 * receive a short transfer along the way, DWC3 will skip
2024 * through all TRBs including the last TRB in the chain (the
2025 * where CHN bit is zero. DWC3 will also avoid clearing HWO
2026 * bit and SW has to do it manually.
2027 *
2028 * We're going to do that here to avoid problems of HW trying
2029 * to use bogus TRBs for transfers.
2030 */
2031 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
2032 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2033
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302034 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
Felipe Balbia0ad85a2016-08-10 18:07:46 +03002035 return 1;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002036
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302037 count = trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbie62c5bc52016-10-25 13:47:21 +03002038 req->remaining += count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302039
2040 if (dep->direction) {
2041 if (count) {
2042 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
2043 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06002044 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002045 "%s: incomplete IN transfer",
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302046 dep->name);
2047 /*
2048 * If missed isoc occurred and there is
2049 * no request queued then issue END
2050 * TRANSFER, so that core generates
2051 * next xfernotready and we will issue
2052 * a fresh START TRANSFER.
2053 * If there are still queued request
2054 * then wait, do not issue either END
2055 * or UPDATE TRANSFER, just attach next
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002056 * request in pending_list during
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302057 * giveback.If any future queued request
2058 * is successfully transferred then we
2059 * will issue UPDATE TRANSFER for all
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002060 * request in the pending_list.
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302061 */
2062 dep->flags |= DWC3_EP_MISSED_ISOC;
2063 } else {
2064 dev_err(dwc->dev, "incomplete IN transfer %s\n",
2065 dep->name);
2066 status = -ECONNRESET;
2067 }
2068 } else {
2069 dep->flags &= ~DWC3_EP_MISSED_ISOC;
2070 }
2071 } else {
2072 if (count && (event->status & DEPEVT_STATUS_SHORT))
2073 s_pkt = 1;
2074 }
2075
Felipe Balbi7c705df2016-08-10 12:35:30 +03002076 if (s_pkt && !chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302077 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002078
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302079 if ((event->status & DEPEVT_STATUS_IOC) &&
2080 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2081 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002082
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302083 return 0;
2084}
2085
Felipe Balbi72246da2011-08-19 18:10:58 +03002086static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
2087 const struct dwc3_event_depevt *event, int status)
2088{
Felipe Balbi31162af2016-08-11 14:38:37 +03002089 struct dwc3_request *req, *n;
Felipe Balbif6bafc62012-02-06 11:04:53 +02002090 struct dwc3_trb *trb;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002091 bool ioc = false;
Felipe Balbie62c5bc52016-10-25 13:47:21 +03002092 int ret = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03002093
Felipe Balbi31162af2016-08-11 14:38:37 +03002094 list_for_each_entry_safe(req, n, &dep->started_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +03002095 unsigned length;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002096 int chain;
2097
Felipe Balbi1f512112016-08-12 13:17:27 +03002098 length = req->request.length;
2099 chain = req->num_pending_sgs > 0;
Felipe Balbi31162af2016-08-11 14:38:37 +03002100 if (chain) {
Felipe Balbi1f512112016-08-12 13:17:27 +03002101 struct scatterlist *sg = req->sg;
Felipe Balbi31162af2016-08-11 14:38:37 +03002102 struct scatterlist *s;
Felipe Balbi1f512112016-08-12 13:17:27 +03002103 unsigned int pending = req->num_pending_sgs;
Felipe Balbi31162af2016-08-11 14:38:37 +03002104 unsigned int i;
Felipe Balbiac7bdcc2015-11-16 16:13:57 -06002105
Felipe Balbi1f512112016-08-12 13:17:27 +03002106 for_each_sg(sg, s, pending, i) {
Felipe Balbi31162af2016-08-11 14:38:37 +03002107 trb = &dep->trb_pool[dep->trb_dequeue];
Felipe Balbic7de5732016-07-29 03:17:58 +03002108
Felipe Balbi7282c4e2016-10-25 13:50:46 +03002109 if (trb->ctrl & DWC3_TRB_CTRL_HWO)
2110 break;
2111
Felipe Balbi1f512112016-08-12 13:17:27 +03002112 req->sg = sg_next(s);
2113 req->num_pending_sgs--;
2114
Felipe Balbi31162af2016-08-11 14:38:37 +03002115 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
2116 event, status, chain);
Felipe Balbi1f512112016-08-12 13:17:27 +03002117 if (ret)
2118 break;
Felipe Balbi31162af2016-08-11 14:38:37 +03002119 }
2120 } else {
Felipe Balbi737f1ae2016-08-11 12:24:27 +03002121 trb = &dep->trb_pool[dep->trb_dequeue];
Ville Syrjäläd115d702015-08-31 19:48:28 +03002122 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002123 event, status, chain);
Felipe Balbi31162af2016-08-11 14:38:37 +03002124 }
Ville Syrjäläd115d702015-08-31 19:48:28 +03002125
Felipe Balbie62c5bc52016-10-25 13:47:21 +03002126 req->request.actual = length - req->remaining;
Felipe Balbi1f512112016-08-12 13:17:27 +03002127
Felipe Balbiff377ae2016-10-25 13:54:00 +03002128 if ((req->request.actual < length) && req->num_pending_sgs)
Felipe Balbi1f512112016-08-12 13:17:27 +03002129 return __dwc3_gadget_kick_transfer(dep, 0);
2130
Ville Syrjäläd115d702015-08-31 19:48:28 +03002131 dwc3_gadget_giveback(dep, req, status);
2132
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002133 if (ret) {
2134 if ((event->status & DEPEVT_STATUS_IOC) &&
2135 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2136 ioc = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002137 break;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002138 }
Felipe Balbi31162af2016-08-11 14:38:37 +03002139 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002140
Felipe Balbi4cb42212016-05-18 12:37:21 +03002141 /*
2142 * Our endpoint might get disabled by another thread during
2143 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2144 * early on so DWC3_EP_BUSY flag gets cleared
2145 */
2146 if (!dep->endpoint.desc)
2147 return 1;
2148
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302149 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002150 list_empty(&dep->started_list)) {
2151 if (list_empty(&dep->pending_list)) {
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302152 /*
2153 * If there is no entry in request list then do
2154 * not issue END TRANSFER now. Just set PENDING
2155 * flag, so that END TRANSFER is issued when an
2156 * entry is added into request list.
2157 */
2158 dep->flags = DWC3_EP_PENDING_REQUEST;
2159 } else {
Paul Zimmermanb992e682012-04-27 14:17:35 +03002160 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302161 dep->flags = DWC3_EP_ENABLED;
2162 }
Pratyush Anand7efea862013-01-14 15:59:32 +05302163 return 1;
2164 }
2165
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002166 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) && ioc)
2167 return 0;
2168
Felipe Balbi72246da2011-08-19 18:10:58 +03002169 return 1;
2170}
2171
2172static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
Jingoo Han029d97f2014-07-04 15:00:51 +09002173 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03002174{
2175 unsigned status = 0;
2176 int clean_busy;
Felipe Balbie18b7972015-05-29 10:06:38 -05002177 u32 is_xfer_complete;
2178
2179 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
Felipe Balbi72246da2011-08-19 18:10:58 +03002180
2181 if (event->status & DEPEVT_STATUS_BUSERR)
2182 status = -ECONNRESET;
2183
Paul Zimmerman1d046792012-02-15 18:56:56 -08002184 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
Felipe Balbi4cb42212016-05-18 12:37:21 +03002185 if (clean_busy && (!dep->endpoint.desc || is_xfer_complete ||
Felipe Balbie18b7972015-05-29 10:06:38 -05002186 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
Felipe Balbi72246da2011-08-19 18:10:58 +03002187 dep->flags &= ~DWC3_EP_BUSY;
Felipe Balbifae2b902011-10-14 13:00:30 +03002188
2189 /*
2190 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2191 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2192 */
2193 if (dwc->revision < DWC3_REVISION_183A) {
2194 u32 reg;
2195 int i;
2196
2197 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05002198 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03002199
2200 if (!(dep->flags & DWC3_EP_ENABLED))
2201 continue;
2202
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002203 if (!list_empty(&dep->started_list))
Felipe Balbifae2b902011-10-14 13:00:30 +03002204 return;
2205 }
2206
2207 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2208 reg |= dwc->u1u2;
2209 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2210
2211 dwc->u1u2 = 0;
2212 }
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002213
Felipe Balbi4cb42212016-05-18 12:37:21 +03002214 /*
2215 * Our endpoint might get disabled by another thread during
2216 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2217 * early on so DWC3_EP_BUSY flag gets cleared
2218 */
2219 if (!dep->endpoint.desc)
2220 return;
2221
Felipe Balbie6e709b2015-09-28 15:16:56 -05002222 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002223 int ret;
2224
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002225 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002226 if (!ret || ret == -EBUSY)
2227 return;
2228 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002229}
2230
Felipe Balbi72246da2011-08-19 18:10:58 +03002231static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2232 const struct dwc3_event_depevt *event)
2233{
2234 struct dwc3_ep *dep;
2235 u8 epnum = event->endpoint_number;
Baolin Wang76a638f2016-10-31 19:38:36 +08002236 u8 cmd;
Felipe Balbi72246da2011-08-19 18:10:58 +03002237
2238 dep = dwc->eps[epnum];
2239
Baolin Wang76a638f2016-10-31 19:38:36 +08002240 if (!(dep->flags & DWC3_EP_ENABLED) &&
2241 !(dep->flags & DWC3_EP_END_TRANSFER_PENDING))
Felipe Balbi3336abb2012-06-06 09:19:35 +03002242 return;
2243
Felipe Balbi72246da2011-08-19 18:10:58 +03002244 if (epnum == 0 || epnum == 1) {
2245 dwc3_ep0_interrupt(dwc, event);
2246 return;
2247 }
2248
2249 switch (event->endpoint_event) {
2250 case DWC3_DEPEVT_XFERCOMPLETE:
Felipe Balbib4996a82012-06-06 12:04:13 +03002251 dep->resource_index = 0;
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08002252
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002253 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8566cd12016-09-26 11:16:39 +03002254 dev_err(dwc->dev, "XferComplete for Isochronous endpoint\n");
Felipe Balbi72246da2011-08-19 18:10:58 +03002255 return;
2256 }
2257
Jingoo Han029d97f2014-07-04 15:00:51 +09002258 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002259 break;
2260 case DWC3_DEPEVT_XFERINPROGRESS:
Jingoo Han029d97f2014-07-04 15:00:51 +09002261 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002262 break;
2263 case DWC3_DEPEVT_XFERNOTREADY:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002264 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002265 dwc3_gadget_start_isoc(dwc, dep, event);
2266 } else {
2267 int ret;
2268
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002269 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03002270 if (!ret || ret == -EBUSY)
2271 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03002272 }
2273
2274 break;
Felipe Balbi879631a2011-09-30 10:58:47 +03002275 case DWC3_DEPEVT_STREAMEVT:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002276 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
Felipe Balbi879631a2011-09-30 10:58:47 +03002277 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2278 dep->name);
2279 return;
2280 }
Felipe Balbi879631a2011-09-30 10:58:47 +03002281 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002282 case DWC3_DEPEVT_EPCMDCMPLT:
Baolin Wang76a638f2016-10-31 19:38:36 +08002283 cmd = DEPEVT_PARAMETER_CMD(event->parameters);
2284
2285 if (cmd == DWC3_DEPCMD_ENDTRANSFER) {
2286 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
2287 wake_up(&dep->wait_end_transfer);
2288 }
2289 break;
2290 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbi72246da2011-08-19 18:10:58 +03002291 break;
2292 }
2293}
2294
2295static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2296{
2297 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2298 spin_unlock(&dwc->lock);
2299 dwc->gadget_driver->disconnect(&dwc->gadget);
2300 spin_lock(&dwc->lock);
2301 }
2302}
2303
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002304static void dwc3_suspend_gadget(struct dwc3 *dwc)
2305{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002306 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002307 spin_unlock(&dwc->lock);
2308 dwc->gadget_driver->suspend(&dwc->gadget);
2309 spin_lock(&dwc->lock);
2310 }
2311}
2312
2313static void dwc3_resume_gadget(struct dwc3 *dwc)
2314{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002315 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002316 spin_unlock(&dwc->lock);
2317 dwc->gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06002318 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08002319 }
2320}
2321
2322static void dwc3_reset_gadget(struct dwc3 *dwc)
2323{
2324 if (!dwc->gadget_driver)
2325 return;
2326
2327 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2328 spin_unlock(&dwc->lock);
2329 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002330 spin_lock(&dwc->lock);
2331 }
2332}
2333
Paul Zimmermanb992e682012-04-27 14:17:35 +03002334static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
Felipe Balbi72246da2011-08-19 18:10:58 +03002335{
2336 struct dwc3_ep *dep;
2337 struct dwc3_gadget_ep_cmd_params params;
2338 u32 cmd;
2339 int ret;
2340
2341 dep = dwc->eps[epnum];
2342
Baolin Wang76a638f2016-10-31 19:38:36 +08002343 if ((dep->flags & DWC3_EP_END_TRANSFER_PENDING) ||
2344 !dep->resource_index)
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302345 return;
2346
Pratyush Anand57911502012-07-06 15:19:10 +05302347 /*
2348 * NOTICE: We are violating what the Databook says about the
2349 * EndTransfer command. Ideally we would _always_ wait for the
2350 * EndTransfer Command Completion IRQ, but that's causing too
2351 * much trouble synchronizing between us and gadget driver.
2352 *
2353 * We have discussed this with the IP Provider and it was
2354 * suggested to giveback all requests here, but give HW some
2355 * extra time to synchronize with the interconnect. We're using
Mickael Maisondc93b412014-12-23 17:34:43 +01002356 * an arbitrary 100us delay for that.
Pratyush Anand57911502012-07-06 15:19:10 +05302357 *
2358 * Note also that a similar handling was tested by Synopsys
2359 * (thanks a lot Paul) and nothing bad has come out of it.
2360 * In short, what we're doing is:
2361 *
2362 * - Issue EndTransfer WITH CMDIOC bit set
2363 * - Wait 100us
John Youn06281d42016-08-22 15:39:13 -07002364 *
2365 * As of IP version 3.10a of the DWC_usb3 IP, the controller
2366 * supports a mode to work around the above limitation. The
2367 * software can poll the CMDACT bit in the DEPCMD register
2368 * after issuing a EndTransfer command. This mode is enabled
2369 * by writing GUCTL2[14]. This polling is already done in the
2370 * dwc3_send_gadget_ep_cmd() function so if the mode is
2371 * enabled, the EndTransfer command will have completed upon
2372 * returning from this function and we don't need to delay for
2373 * 100us.
2374 *
2375 * This mode is NOT available on the DWC_usb31 IP.
Pratyush Anand57911502012-07-06 15:19:10 +05302376 */
2377
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302378 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002379 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2380 cmd |= DWC3_DEPCMD_CMDIOC;
Felipe Balbib4996a82012-06-06 12:04:13 +03002381 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302382 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03002383 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302384 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03002385 dep->resource_index = 0;
Felipe Balbi041d81f2012-10-04 11:58:00 +03002386 dep->flags &= ~DWC3_EP_BUSY;
John Youn06281d42016-08-22 15:39:13 -07002387
Baolin Wang76a638f2016-10-31 19:38:36 +08002388 if (dwc3_is_usb31(dwc) || dwc->revision < DWC3_REVISION_310A) {
2389 dep->flags |= DWC3_EP_END_TRANSFER_PENDING;
John Youn06281d42016-08-22 15:39:13 -07002390 udelay(100);
Baolin Wang76a638f2016-10-31 19:38:36 +08002391 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002392}
2393
Felipe Balbi72246da2011-08-19 18:10:58 +03002394static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2395{
2396 u32 epnum;
2397
2398 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2399 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03002400 int ret;
2401
2402 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002403 if (!dep)
2404 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03002405
2406 if (!(dep->flags & DWC3_EP_STALL))
2407 continue;
2408
2409 dep->flags &= ~DWC3_EP_STALL;
2410
John Youn50c763f2016-05-31 17:49:56 -07002411 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002412 WARN_ON_ONCE(ret);
2413 }
2414}
2415
2416static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2417{
Felipe Balbic4430a22012-05-24 10:30:01 +03002418 int reg;
2419
Felipe Balbi72246da2011-08-19 18:10:58 +03002420 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2421 reg &= ~DWC3_DCTL_INITU1ENA;
2422 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2423
2424 reg &= ~DWC3_DCTL_INITU2ENA;
2425 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002426
Felipe Balbi72246da2011-08-19 18:10:58 +03002427 dwc3_disconnect_gadget(dwc);
2428
2429 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03002430 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05002431 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbifc8bb912016-05-16 13:14:48 +03002432
2433 dwc->connected = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002434}
2435
Felipe Balbi72246da2011-08-19 18:10:58 +03002436static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2437{
2438 u32 reg;
2439
Felipe Balbifc8bb912016-05-16 13:14:48 +03002440 dwc->connected = true;
2441
Felipe Balbidf62df52011-10-14 15:11:49 +03002442 /*
2443 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2444 * would cause a missing Disconnect Event if there's a
2445 * pending Setup Packet in the FIFO.
2446 *
2447 * There's no suggested workaround on the official Bug
2448 * report, which states that "unless the driver/application
2449 * is doing any special handling of a disconnect event,
2450 * there is no functional issue".
2451 *
2452 * Unfortunately, it turns out that we _do_ some special
2453 * handling of a disconnect event, namely complete all
2454 * pending transfers, notify gadget driver of the
2455 * disconnection, and so on.
2456 *
2457 * Our suggested workaround is to follow the Disconnect
2458 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06002459 * flag. Such flag gets set whenever we have a SETUP_PENDING
2460 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03002461 * same endpoint.
2462 *
2463 * Refers to:
2464 *
2465 * STAR#9000466709: RTL: Device : Disconnect event not
2466 * generated if setup packet pending in FIFO
2467 */
2468 if (dwc->revision < DWC3_REVISION_188A) {
2469 if (dwc->setup_packet_pending)
2470 dwc3_gadget_disconnect_interrupt(dwc);
2471 }
2472
Felipe Balbi8e744752014-11-06 14:27:53 +08002473 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03002474
2475 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2476 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2477 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02002478 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002479 dwc3_clear_stall_all_ep(dwc);
2480
2481 /* Reset device address to zero */
2482 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2483 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2484 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002485}
2486
2487static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2488{
2489 u32 reg;
2490 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2491
2492 /*
2493 * We change the clock only at SS but I dunno why I would want to do
2494 * this. Maybe it becomes part of the power saving plan.
2495 */
2496
John Younee5cd412016-02-05 17:08:45 -08002497 if ((speed != DWC3_DSTS_SUPERSPEED) &&
2498 (speed != DWC3_DSTS_SUPERSPEED_PLUS))
Felipe Balbi72246da2011-08-19 18:10:58 +03002499 return;
2500
2501 /*
2502 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2503 * each time on Connect Done.
2504 */
2505 if (!usb30_clock)
2506 return;
2507
2508 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2509 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2510 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2511}
2512
Felipe Balbi72246da2011-08-19 18:10:58 +03002513static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2514{
Felipe Balbi72246da2011-08-19 18:10:58 +03002515 struct dwc3_ep *dep;
2516 int ret;
2517 u32 reg;
2518 u8 speed;
2519
Felipe Balbi72246da2011-08-19 18:10:58 +03002520 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2521 speed = reg & DWC3_DSTS_CONNECTSPD;
2522 dwc->speed = speed;
2523
2524 dwc3_update_ram_clk_sel(dwc, speed);
2525
2526 switch (speed) {
John Youn2da9ad72016-05-20 16:34:26 -07002527 case DWC3_DSTS_SUPERSPEED_PLUS:
John Youn75808622016-02-05 17:09:13 -08002528 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2529 dwc->gadget.ep0->maxpacket = 512;
2530 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2531 break;
John Youn2da9ad72016-05-20 16:34:26 -07002532 case DWC3_DSTS_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03002533 /*
2534 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2535 * would cause a missing USB3 Reset event.
2536 *
2537 * In such situations, we should force a USB3 Reset
2538 * event by calling our dwc3_gadget_reset_interrupt()
2539 * routine.
2540 *
2541 * Refers to:
2542 *
2543 * STAR#9000483510: RTL: SS : USB3 reset event may
2544 * not be generated always when the link enters poll
2545 */
2546 if (dwc->revision < DWC3_REVISION_190A)
2547 dwc3_gadget_reset_interrupt(dwc);
2548
Felipe Balbi72246da2011-08-19 18:10:58 +03002549 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2550 dwc->gadget.ep0->maxpacket = 512;
2551 dwc->gadget.speed = USB_SPEED_SUPER;
2552 break;
John Youn2da9ad72016-05-20 16:34:26 -07002553 case DWC3_DSTS_HIGHSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002554 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2555 dwc->gadget.ep0->maxpacket = 64;
2556 dwc->gadget.speed = USB_SPEED_HIGH;
2557 break;
John Youn2da9ad72016-05-20 16:34:26 -07002558 case DWC3_DSTS_FULLSPEED2:
2559 case DWC3_DSTS_FULLSPEED1:
Felipe Balbi72246da2011-08-19 18:10:58 +03002560 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2561 dwc->gadget.ep0->maxpacket = 64;
2562 dwc->gadget.speed = USB_SPEED_FULL;
2563 break;
John Youn2da9ad72016-05-20 16:34:26 -07002564 case DWC3_DSTS_LOWSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002565 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2566 dwc->gadget.ep0->maxpacket = 8;
2567 dwc->gadget.speed = USB_SPEED_LOW;
2568 break;
2569 }
2570
Pratyush Anand2b758352013-01-14 15:59:31 +05302571 /* Enable USB2 LPM Capability */
2572
John Younee5cd412016-02-05 17:08:45 -08002573 if ((dwc->revision > DWC3_REVISION_194A) &&
John Youn2da9ad72016-05-20 16:34:26 -07002574 (speed != DWC3_DSTS_SUPERSPEED) &&
2575 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
Pratyush Anand2b758352013-01-14 15:59:31 +05302576 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2577 reg |= DWC3_DCFG_LPM_CAP;
2578 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2579
2580 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2581 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2582
Huang Rui460d0982014-10-31 11:11:18 +08002583 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
Pratyush Anand2b758352013-01-14 15:59:31 +05302584
Huang Rui80caf7d2014-10-28 19:54:26 +08002585 /*
2586 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2587 * DCFG.LPMCap is set, core responses with an ACK and the
2588 * BESL value in the LPM token is less than or equal to LPM
2589 * NYET threshold.
2590 */
2591 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2592 && dwc->has_lpm_erratum,
2593 "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
2594
2595 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2596 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2597
Pratyush Anand2b758352013-01-14 15:59:31 +05302598 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06002599 } else {
2600 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2601 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2602 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05302603 }
2604
Felipe Balbi72246da2011-08-19 18:10:58 +03002605 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002606 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2607 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002608 if (ret) {
2609 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2610 return;
2611 }
2612
2613 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002614 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2615 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002616 if (ret) {
2617 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2618 return;
2619 }
2620
2621 /*
2622 * Configure PHY via GUSB3PIPECTLn if required.
2623 *
2624 * Update GTXFIFOSIZn
2625 *
2626 * In both cases reset values should be sufficient.
2627 */
2628}
2629
2630static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2631{
Felipe Balbi72246da2011-08-19 18:10:58 +03002632 /*
2633 * TODO take core out of low power mode when that's
2634 * implemented.
2635 */
2636
Jiebing Liad14d4e2014-12-11 13:26:29 +08002637 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2638 spin_unlock(&dwc->lock);
2639 dwc->gadget_driver->resume(&dwc->gadget);
2640 spin_lock(&dwc->lock);
2641 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002642}
2643
2644static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2645 unsigned int evtinfo)
2646{
Felipe Balbifae2b902011-10-14 13:00:30 +03002647 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002648 unsigned int pwropt;
2649
2650 /*
2651 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2652 * Hibernation mode enabled which would show up when device detects
2653 * host-initiated U3 exit.
2654 *
2655 * In that case, device will generate a Link State Change Interrupt
2656 * from U3 to RESUME which is only necessary if Hibernation is
2657 * configured in.
2658 *
2659 * There are no functional changes due to such spurious event and we
2660 * just need to ignore it.
2661 *
2662 * Refers to:
2663 *
2664 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2665 * operational mode
2666 */
2667 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2668 if ((dwc->revision < DWC3_REVISION_250A) &&
2669 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2670 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2671 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi73815282015-01-27 13:48:14 -06002672 dwc3_trace(trace_dwc3_gadget,
2673 "ignoring transition U3 -> Resume");
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002674 return;
2675 }
2676 }
Felipe Balbifae2b902011-10-14 13:00:30 +03002677
2678 /*
2679 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2680 * on the link partner, the USB session might do multiple entry/exit
2681 * of low power states before a transfer takes place.
2682 *
2683 * Due to this problem, we might experience lower throughput. The
2684 * suggested workaround is to disable DCTL[12:9] bits if we're
2685 * transitioning from U1/U2 to U0 and enable those bits again
2686 * after a transfer completes and there are no pending transfers
2687 * on any of the enabled endpoints.
2688 *
2689 * This is the first half of that workaround.
2690 *
2691 * Refers to:
2692 *
2693 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2694 * core send LGO_Ux entering U0
2695 */
2696 if (dwc->revision < DWC3_REVISION_183A) {
2697 if (next == DWC3_LINK_STATE_U0) {
2698 u32 u1u2;
2699 u32 reg;
2700
2701 switch (dwc->link_state) {
2702 case DWC3_LINK_STATE_U1:
2703 case DWC3_LINK_STATE_U2:
2704 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2705 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2706 | DWC3_DCTL_ACCEPTU2ENA
2707 | DWC3_DCTL_INITU1ENA
2708 | DWC3_DCTL_ACCEPTU1ENA);
2709
2710 if (!dwc->u1u2)
2711 dwc->u1u2 = reg & u1u2;
2712
2713 reg &= ~u1u2;
2714
2715 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2716 break;
2717 default:
2718 /* do nothing */
2719 break;
2720 }
2721 }
2722 }
2723
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002724 switch (next) {
2725 case DWC3_LINK_STATE_U1:
2726 if (dwc->speed == USB_SPEED_SUPER)
2727 dwc3_suspend_gadget(dwc);
2728 break;
2729 case DWC3_LINK_STATE_U2:
2730 case DWC3_LINK_STATE_U3:
2731 dwc3_suspend_gadget(dwc);
2732 break;
2733 case DWC3_LINK_STATE_RESUME:
2734 dwc3_resume_gadget(dwc);
2735 break;
2736 default:
2737 /* do nothing */
2738 break;
2739 }
2740
Felipe Balbie57ebc12014-04-22 13:20:12 -05002741 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03002742}
2743
Baolin Wang72704f82016-05-16 16:43:53 +08002744static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
2745 unsigned int evtinfo)
2746{
2747 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
2748
2749 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
2750 dwc3_suspend_gadget(dwc);
2751
2752 dwc->link_state = next;
2753}
2754
Felipe Balbie1dadd32014-02-25 14:47:54 -06002755static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2756 unsigned int evtinfo)
2757{
2758 unsigned int is_ss = evtinfo & BIT(4);
2759
2760 /**
2761 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2762 * have a known issue which can cause USB CV TD.9.23 to fail
2763 * randomly.
2764 *
2765 * Because of this issue, core could generate bogus hibernation
2766 * events which SW needs to ignore.
2767 *
2768 * Refers to:
2769 *
2770 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2771 * Device Fallback from SuperSpeed
2772 */
2773 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2774 return;
2775
2776 /* enter hibernation here */
2777}
2778
Felipe Balbi72246da2011-08-19 18:10:58 +03002779static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2780 const struct dwc3_event_devt *event)
2781{
2782 switch (event->type) {
2783 case DWC3_DEVICE_EVENT_DISCONNECT:
2784 dwc3_gadget_disconnect_interrupt(dwc);
2785 break;
2786 case DWC3_DEVICE_EVENT_RESET:
2787 dwc3_gadget_reset_interrupt(dwc);
2788 break;
2789 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2790 dwc3_gadget_conndone_interrupt(dwc);
2791 break;
2792 case DWC3_DEVICE_EVENT_WAKEUP:
2793 dwc3_gadget_wakeup_interrupt(dwc);
2794 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06002795 case DWC3_DEVICE_EVENT_HIBER_REQ:
2796 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2797 "unexpected hibernation event\n"))
2798 break;
2799
2800 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2801 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002802 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2803 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2804 break;
2805 case DWC3_DEVICE_EVENT_EOPF:
Baolin Wang72704f82016-05-16 16:43:53 +08002806 /* It changed to be suspend event for version 2.30a and above */
2807 if (dwc->revision < DWC3_REVISION_230A) {
2808 dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
2809 } else {
2810 dwc3_trace(trace_dwc3_gadget, "U3/L1-L2 Suspend Event");
2811
2812 /*
2813 * Ignore suspend event until the gadget enters into
2814 * USB_STATE_CONFIGURED state.
2815 */
2816 if (dwc->gadget.state >= USB_STATE_CONFIGURED)
2817 dwc3_gadget_suspend_interrupt(dwc,
2818 event->event_info);
2819 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002820 break;
2821 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi72246da2011-08-19 18:10:58 +03002822 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi72246da2011-08-19 18:10:58 +03002823 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi72246da2011-08-19 18:10:58 +03002824 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi72246da2011-08-19 18:10:58 +03002825 break;
2826 default:
Felipe Balbie9f2aa82015-01-27 13:49:28 -06002827 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03002828 }
2829}
2830
2831static void dwc3_process_event_entry(struct dwc3 *dwc,
2832 const union dwc3_event *event)
2833{
Felipe Balbi43c96be2016-09-26 13:23:34 +03002834 trace_dwc3_event(event->raw, dwc);
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002835
Felipe Balbi72246da2011-08-19 18:10:58 +03002836 /* Endpoint IRQ, handle it and return early */
2837 if (event->type.is_devspec == 0) {
2838 /* depevt */
2839 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2840 }
2841
2842 switch (event->type.type) {
2843 case DWC3_EVENT_TYPE_DEV:
2844 dwc3_gadget_interrupt(dwc, &event->devt);
2845 break;
2846 /* REVISIT what to do with Carkit and I2C events ? */
2847 default:
2848 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2849 }
2850}
2851
Felipe Balbidea520a2016-03-30 09:39:34 +03002852static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbif42f2442013-06-12 21:25:08 +03002853{
Felipe Balbidea520a2016-03-30 09:39:34 +03002854 struct dwc3 *dwc = evt->dwc;
Felipe Balbif42f2442013-06-12 21:25:08 +03002855 irqreturn_t ret = IRQ_NONE;
2856 int left;
2857 u32 reg;
2858
Felipe Balbif42f2442013-06-12 21:25:08 +03002859 left = evt->count;
2860
2861 if (!(evt->flags & DWC3_EVENT_PENDING))
2862 return IRQ_NONE;
2863
2864 while (left > 0) {
2865 union dwc3_event event;
2866
2867 event.raw = *(u32 *) (evt->buf + evt->lpos);
2868
2869 dwc3_process_event_entry(dwc, &event);
2870
2871 /*
2872 * FIXME we wrap around correctly to the next entry as
2873 * almost all entries are 4 bytes in size. There is one
2874 * entry which has 12 bytes which is a regular entry
2875 * followed by 8 bytes data. ATM I don't know how
2876 * things are organized if we get next to the a
2877 * boundary so I worry about that once we try to handle
2878 * that.
2879 */
2880 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2881 left -= 4;
2882
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002883 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 4);
Felipe Balbif42f2442013-06-12 21:25:08 +03002884 }
2885
2886 evt->count = 0;
2887 evt->flags &= ~DWC3_EVENT_PENDING;
2888 ret = IRQ_HANDLED;
2889
2890 /* Unmask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002891 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbif42f2442013-06-12 21:25:08 +03002892 reg &= ~DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002893 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbif42f2442013-06-12 21:25:08 +03002894
2895 return ret;
2896}
2897
Felipe Balbidea520a2016-03-30 09:39:34 +03002898static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
Felipe Balbib15a7622011-06-30 16:57:15 +03002899{
Felipe Balbidea520a2016-03-30 09:39:34 +03002900 struct dwc3_event_buffer *evt = _evt;
2901 struct dwc3 *dwc = evt->dwc;
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05002902 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03002903 irqreturn_t ret = IRQ_NONE;
Felipe Balbib15a7622011-06-30 16:57:15 +03002904
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05002905 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbidea520a2016-03-30 09:39:34 +03002906 ret = dwc3_process_event_buf(evt);
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05002907 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03002908
2909 return ret;
2910}
2911
Felipe Balbidea520a2016-03-30 09:39:34 +03002912static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002913{
Felipe Balbidea520a2016-03-30 09:39:34 +03002914 struct dwc3 *dwc = evt->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +03002915 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03002916 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03002917
Felipe Balbifc8bb912016-05-16 13:14:48 +03002918 if (pm_runtime_suspended(dwc->dev)) {
2919 pm_runtime_get(dwc->dev);
2920 disable_irq_nosync(dwc->irq_gadget);
2921 dwc->pending_events = true;
2922 return IRQ_HANDLED;
2923 }
2924
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002925 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
Felipe Balbi72246da2011-08-19 18:10:58 +03002926 count &= DWC3_GEVNTCOUNT_MASK;
2927 if (!count)
2928 return IRQ_NONE;
2929
Felipe Balbib15a7622011-06-30 16:57:15 +03002930 evt->count = count;
2931 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03002932
Felipe Balbie8adfc32013-06-12 21:11:14 +03002933 /* Mask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002934 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbie8adfc32013-06-12 21:11:14 +03002935 reg |= DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002936 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbie8adfc32013-06-12 21:11:14 +03002937
Felipe Balbib15a7622011-06-30 16:57:15 +03002938 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03002939}
2940
Felipe Balbidea520a2016-03-30 09:39:34 +03002941static irqreturn_t dwc3_interrupt(int irq, void *_evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002942{
Felipe Balbidea520a2016-03-30 09:39:34 +03002943 struct dwc3_event_buffer *evt = _evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03002944
Felipe Balbidea520a2016-03-30 09:39:34 +03002945 return dwc3_check_event_buf(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +03002946}
2947
Felipe Balbi6db38122016-10-03 11:27:01 +03002948static int dwc3_gadget_get_irq(struct dwc3 *dwc)
2949{
2950 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
2951 int irq;
2952
2953 irq = platform_get_irq_byname(dwc3_pdev, "peripheral");
2954 if (irq > 0)
2955 goto out;
2956
2957 if (irq == -EPROBE_DEFER)
2958 goto out;
2959
2960 irq = platform_get_irq_byname(dwc3_pdev, "dwc_usb3");
2961 if (irq > 0)
2962 goto out;
2963
2964 if (irq == -EPROBE_DEFER)
2965 goto out;
2966
2967 irq = platform_get_irq(dwc3_pdev, 0);
2968 if (irq > 0)
2969 goto out;
2970
2971 if (irq != -EPROBE_DEFER)
2972 dev_err(dwc->dev, "missing peripheral IRQ\n");
2973
2974 if (!irq)
2975 irq = -EINVAL;
2976
2977out:
2978 return irq;
2979}
2980
Felipe Balbi72246da2011-08-19 18:10:58 +03002981/**
2982 * dwc3_gadget_init - Initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08002983 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03002984 *
2985 * Returns 0 on success otherwise negative errno.
2986 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05002987int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03002988{
Felipe Balbi6db38122016-10-03 11:27:01 +03002989 int ret;
2990 int irq;
Roger Quadros9522def2016-06-10 14:48:38 +03002991
Felipe Balbi6db38122016-10-03 11:27:01 +03002992 irq = dwc3_gadget_get_irq(dwc);
2993 if (irq < 0) {
2994 ret = irq;
2995 goto err0;
Roger Quadros9522def2016-06-10 14:48:38 +03002996 }
2997
2998 dwc->irq_gadget = irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03002999
3000 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3001 &dwc->ctrl_req_addr, GFP_KERNEL);
3002 if (!dwc->ctrl_req) {
3003 dev_err(dwc->dev, "failed to allocate ctrl request\n");
3004 ret = -ENOMEM;
3005 goto err0;
3006 }
3007
Kishon Vijay Abraham I2abd9d52015-07-27 12:25:31 +05303008 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003009 &dwc->ep0_trb_addr, GFP_KERNEL);
3010 if (!dwc->ep0_trb) {
3011 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
3012 ret = -ENOMEM;
3013 goto err1;
3014 }
3015
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003016 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03003017 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03003018 ret = -ENOMEM;
3019 goto err2;
3020 }
3021
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003022 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003023 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
3024 GFP_KERNEL);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003025 if (!dwc->ep0_bounce) {
3026 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
3027 ret = -ENOMEM;
3028 goto err3;
3029 }
3030
Felipe Balbi04c03d12015-12-02 10:06:45 -06003031 dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
3032 if (!dwc->zlp_buf) {
3033 ret = -ENOMEM;
3034 goto err4;
3035 }
3036
Baolin Wangbb014732016-10-14 17:11:33 +08003037 init_completion(&dwc->ep0_in_setup);
3038
Felipe Balbi72246da2011-08-19 18:10:58 +03003039 dwc->gadget.ops = &dwc3_gadget_ops;
Felipe Balbi72246da2011-08-19 18:10:58 +03003040 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02003041 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03003042 dwc->gadget.name = "dwc3-gadget";
Jianqiang Tang6a4290c2016-01-20 14:09:39 +08003043 dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
Felipe Balbi72246da2011-08-19 18:10:58 +03003044
3045 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003046 * FIXME We might be setting max_speed to <SUPER, however versions
3047 * <2.20a of dwc3 have an issue with metastability (documented
3048 * elsewhere in this driver) which tells us we can't set max speed to
3049 * anything lower than SUPER.
3050 *
3051 * Because gadget.max_speed is only used by composite.c and function
3052 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
3053 * to happen so we avoid sending SuperSpeed Capability descriptor
3054 * together with our BOS descriptor as that could confuse host into
3055 * thinking we can handle super speed.
3056 *
3057 * Note that, in fact, we won't even support GetBOS requests when speed
3058 * is less than super speed because we don't have means, yet, to tell
3059 * composite.c that we are USB 2.0 + LPM ECN.
3060 */
3061 if (dwc->revision < DWC3_REVISION_220A)
3062 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03003063 "Changing max_speed on rev %08x",
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003064 dwc->revision);
3065
3066 dwc->gadget.max_speed = dwc->maximum_speed;
3067
3068 /*
David Cohena4b9d942013-12-09 15:55:38 -08003069 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
3070 * on ep out.
3071 */
3072 dwc->gadget.quirk_ep_out_aligned_size = true;
3073
3074 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03003075 * REVISIT: Here we should clear all pending IRQs to be
3076 * sure we're starting from a well known location.
3077 */
3078
3079 ret = dwc3_gadget_init_endpoints(dwc);
3080 if (ret)
Felipe Balbi04c03d12015-12-02 10:06:45 -06003081 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03003082
Felipe Balbi72246da2011-08-19 18:10:58 +03003083 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
3084 if (ret) {
3085 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbi04c03d12015-12-02 10:06:45 -06003086 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03003087 }
3088
3089 return 0;
3090
Felipe Balbi04c03d12015-12-02 10:06:45 -06003091err5:
3092 kfree(dwc->zlp_buf);
3093
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003094err4:
David Cohene1f80462013-09-11 17:42:47 -07003095 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003096 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3097 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003098
Felipe Balbi72246da2011-08-19 18:10:58 +03003099err3:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003100 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003101
3102err2:
Christophe JAILLET51fbc7c2016-10-07 22:12:39 +02003103 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003104 dwc->ep0_trb, dwc->ep0_trb_addr);
3105
3106err1:
3107 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3108 dwc->ctrl_req, dwc->ctrl_req_addr);
3109
3110err0:
3111 return ret;
3112}
3113
Felipe Balbi7415f172012-04-30 14:56:33 +03003114/* -------------------------------------------------------------------------- */
3115
Felipe Balbi72246da2011-08-19 18:10:58 +03003116void dwc3_gadget_exit(struct dwc3 *dwc)
3117{
Felipe Balbi72246da2011-08-19 18:10:58 +03003118 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03003119
Felipe Balbi72246da2011-08-19 18:10:58 +03003120 dwc3_gadget_free_endpoints(dwc);
3121
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003122 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3123 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003124
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003125 kfree(dwc->setup_buf);
Felipe Balbi04c03d12015-12-02 10:06:45 -06003126 kfree(dwc->zlp_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003127
Christophe JAILLET51fbc7c2016-10-07 22:12:39 +02003128 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003129 dwc->ep0_trb, dwc->ep0_trb_addr);
3130
3131 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3132 dwc->ctrl_req, dwc->ctrl_req_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03003133}
Felipe Balbi7415f172012-04-30 14:56:33 +03003134
Felipe Balbi0b0231a2014-10-07 10:19:23 -05003135int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03003136{
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003137 int ret;
3138
Roger Quadros9772b472016-04-12 11:33:29 +03003139 if (!dwc->gadget_driver)
3140 return 0;
3141
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003142 ret = dwc3_gadget_run_stop(dwc, false, false);
3143 if (ret < 0)
3144 return ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03003145
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003146 dwc3_disconnect_gadget(dwc);
3147 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003148
3149 return 0;
3150}
3151
3152int dwc3_gadget_resume(struct dwc3 *dwc)
3153{
Felipe Balbi7415f172012-04-30 14:56:33 +03003154 int ret;
3155
Roger Quadros9772b472016-04-12 11:33:29 +03003156 if (!dwc->gadget_driver)
3157 return 0;
3158
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003159 ret = __dwc3_gadget_start(dwc);
3160 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003161 goto err0;
3162
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003163 ret = dwc3_gadget_run_stop(dwc, true, false);
3164 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003165 goto err1;
3166
Felipe Balbi7415f172012-04-30 14:56:33 +03003167 return 0;
3168
3169err1:
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003170 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003171
3172err0:
3173 return ret;
3174}
Felipe Balbifc8bb912016-05-16 13:14:48 +03003175
3176void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3177{
3178 if (dwc->pending_events) {
3179 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3180 dwc->pending_events = false;
3181 enable_irq(dwc->irq_gadget);
3182 }
3183}