blob: 08111b97df048b8df3fdf1394b361c57df9241a5 [file] [log] [blame]
Greg Kroah-Hartman5fd54ac2017-11-03 11:28:30 +01001// SPDX-License-Identifier: GPL-2.0
Felipe Balbibfad65e2017-04-19 14:59:27 +03002/*
Felipe Balbi72246da2011-08-19 18:10:58 +03003 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
4 *
Alexander A. Klimov10623b82020-07-11 15:58:04 +02005 * Copyright (C) 2010-2011 Texas Instruments Incorporated - https://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03006 *
7 * Authors: Felipe Balbi <balbi@ti.com>,
8 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
Felipe Balbi72246da2011-08-19 18:10:58 +03009 */
10
11#include <linux/kernel.h>
12#include <linux/delay.h>
13#include <linux/slab.h>
14#include <linux/spinlock.h>
15#include <linux/platform_device.h>
16#include <linux/pm_runtime.h>
17#include <linux/interrupt.h>
18#include <linux/io.h>
19#include <linux/list.h>
20#include <linux/dma-mapping.h>
21
22#include <linux/usb/ch9.h>
23#include <linux/usb/gadget.h>
24
Felipe Balbi80977dc2014-08-19 16:37:22 -050025#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030026#include "core.h"
27#include "gadget.h"
28#include "io.h"
29
Felipe Balbid5370102018-08-14 10:42:43 +030030#define DWC3_ALIGN_FRAME(d, n) (((d)->frame_number + ((d)->interval * (n))) \
Felipe Balbif62afb42018-04-11 10:34:34 +030031 & ~((d)->interval - 1))
32
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020033/**
Felipe Balbibfad65e2017-04-19 14:59:27 +030034 * dwc3_gadget_set_test_mode - enables usb2 test modes
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020035 * @dwc: pointer to our context structure
36 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
37 *
Felipe Balbibfad65e2017-04-19 14:59:27 +030038 * Caller should take care of locking. This function will return 0 on
39 * success or -EINVAL if wrong Test Selector is passed.
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020040 */
41int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
42{
43 u32 reg;
44
45 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
46 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
47
48 switch (mode) {
Greg Kroah-Hartman62fb45d2020-06-18 16:42:06 +020049 case USB_TEST_J:
50 case USB_TEST_K:
51 case USB_TEST_SE0_NAK:
52 case USB_TEST_PACKET:
53 case USB_TEST_FORCE_ENABLE:
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020054 reg |= mode << 1;
55 break;
56 default:
57 return -EINVAL;
58 }
59
Thinh Nguyen5b738212019-10-23 19:15:43 -070060 dwc3_gadget_dctl_write_safe(dwc, reg);
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020061
62 return 0;
63}
64
Felipe Balbi8598bde2012-01-02 18:55:57 +020065/**
Felipe Balbibfad65e2017-04-19 14:59:27 +030066 * dwc3_gadget_get_link_state - gets current state of usb link
Paul Zimmerman911f1f82012-04-27 13:35:15 +030067 * @dwc: pointer to our context structure
68 *
69 * Caller should take care of locking. This function will
70 * return the link state on success (>= 0) or -ETIMEDOUT.
71 */
72int dwc3_gadget_get_link_state(struct dwc3 *dwc)
73{
74 u32 reg;
75
76 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
77
78 return DWC3_DSTS_USBLNKST(reg);
79}
80
81/**
Felipe Balbibfad65e2017-04-19 14:59:27 +030082 * dwc3_gadget_set_link_state - sets usb link to a particular state
Felipe Balbi8598bde2012-01-02 18:55:57 +020083 * @dwc: pointer to our context structure
84 * @state: the state to put link into
85 *
86 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080087 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 */
89int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
90{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080091 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020092 u32 reg;
93
Paul Zimmerman802fde92012-04-27 13:10:52 +030094 /*
95 * Wait until device controller is ready. Only applies to 1.94a and
96 * later RTL.
97 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -070098 if (!DWC3_VER_IS_PRIOR(DWC3, 194A)) {
Paul Zimmerman802fde92012-04-27 13:10:52 +030099 while (--retries) {
100 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
101 if (reg & DWC3_DSTS_DCNRD)
102 udelay(5);
103 else
104 break;
105 }
106
107 if (retries <= 0)
108 return -ETIMEDOUT;
109 }
110
Felipe Balbi8598bde2012-01-02 18:55:57 +0200111 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
112 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
113
Thinh Nguyen2e708fa2019-10-23 19:15:55 -0700114 /* set no action before sending new link state change */
115 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
116
Felipe Balbi8598bde2012-01-02 18:55:57 +0200117 /* set requested state */
118 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
119 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
120
Paul Zimmerman802fde92012-04-27 13:10:52 +0300121 /*
122 * The following code is racy when called from dwc3_gadget_wakeup,
123 * and is not needed, at least on newer versions
124 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -0700125 if (!DWC3_VER_IS_PRIOR(DWC3, 194A))
Paul Zimmerman802fde92012-04-27 13:10:52 +0300126 return 0;
127
Felipe Balbi8598bde2012-01-02 18:55:57 +0200128 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300129 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200130 while (--retries) {
131 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
132
Felipe Balbi8598bde2012-01-02 18:55:57 +0200133 if (DWC3_DSTS_USBLNKST(reg) == state)
134 return 0;
135
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800136 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200137 }
138
Felipe Balbi8598bde2012-01-02 18:55:57 +0200139 return -ETIMEDOUT;
140}
141
John Youndca01192016-05-19 17:26:05 -0700142/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300143 * dwc3_ep_inc_trb - increment a trb index.
144 * @index: Pointer to the TRB index to increment.
John Youndca01192016-05-19 17:26:05 -0700145 *
146 * The index should never point to the link TRB. After incrementing,
147 * if it is point to the link TRB, wrap around to the beginning. The
148 * link TRB is always at the last TRB entry.
149 */
150static void dwc3_ep_inc_trb(u8 *index)
151{
152 (*index)++;
153 if (*index == (DWC3_TRB_NUM - 1))
154 *index = 0;
155}
156
Felipe Balbibfad65e2017-04-19 14:59:27 +0300157/**
158 * dwc3_ep_inc_enq - increment endpoint's enqueue pointer
159 * @dep: The endpoint whose enqueue pointer we're incrementing
160 */
Felipe Balbief966b92016-04-05 13:09:51 +0300161static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200162{
John Youndca01192016-05-19 17:26:05 -0700163 dwc3_ep_inc_trb(&dep->trb_enqueue);
Felipe Balbief966b92016-04-05 13:09:51 +0300164}
Felipe Balbi457e84b2012-01-18 18:04:09 +0200165
Felipe Balbibfad65e2017-04-19 14:59:27 +0300166/**
167 * dwc3_ep_inc_deq - increment endpoint's dequeue pointer
168 * @dep: The endpoint whose enqueue pointer we're incrementing
169 */
Felipe Balbief966b92016-04-05 13:09:51 +0300170static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
171{
John Youndca01192016-05-19 17:26:05 -0700172 dwc3_ep_inc_trb(&dep->trb_dequeue);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200173}
174
Wei Yongjun69102512018-03-29 02:20:10 +0000175static void dwc3_gadget_del_and_unmap_request(struct dwc3_ep *dep,
Felipe Balbic91815b2018-03-26 13:14:47 +0300176 struct dwc3_request *req, int status)
177{
178 struct dwc3 *dwc = dep->dwc;
179
Felipe Balbic91815b2018-03-26 13:14:47 +0300180 list_del(&req->list);
181 req->remaining = 0;
Jack Phambd6742242019-01-10 12:39:55 -0800182 req->needs_extra_trb = false;
Felipe Balbic91815b2018-03-26 13:14:47 +0300183
184 if (req->request.status == -EINPROGRESS)
185 req->request.status = status;
186
187 if (req->trb)
188 usb_gadget_unmap_request_by_dev(dwc->sysdev,
189 &req->request, req->direction);
190
191 req->trb = NULL;
192 trace_dwc3_gadget_giveback(req);
193
194 if (dep->number > 1)
195 pm_runtime_put(dwc->dev);
196}
197
Felipe Balbibfad65e2017-04-19 14:59:27 +0300198/**
199 * dwc3_gadget_giveback - call struct usb_request's ->complete callback
200 * @dep: The endpoint to whom the request belongs to
201 * @req: The request we're giving back
202 * @status: completion code for the request
203 *
204 * Must be called with controller's lock held and interrupts disabled. This
205 * function will unmap @req and call its ->complete() callback to notify upper
206 * layers that it has completed.
207 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300208void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
209 int status)
210{
211 struct dwc3 *dwc = dep->dwc;
212
Felipe Balbic91815b2018-03-26 13:14:47 +0300213 dwc3_gadget_del_and_unmap_request(dep, req, status);
Felipe Balbia3af5e32019-01-11 12:57:09 +0200214 req->status = DWC3_REQUEST_STATUS_COMPLETED;
Felipe Balbi72246da2011-08-19 18:10:58 +0300215
216 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200217 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300218 spin_lock(&dwc->lock);
219}
220
Felipe Balbibfad65e2017-04-19 14:59:27 +0300221/**
222 * dwc3_send_gadget_generic_command - issue a generic command for the controller
223 * @dwc: pointer to the controller context
224 * @cmd: the command to be issued
225 * @param: command parameter
226 *
227 * Caller should take care of locking. Issue @cmd with a given @param to @dwc
228 * and wait for its completion.
229 */
Felipe Balbie319bd62020-08-13 08:35:38 +0300230int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned int cmd,
231 u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300232{
233 u32 timeout = 500;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300234 int status = 0;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300235 int ret = 0;
Felipe Balbib09bb642012-04-24 16:19:11 +0300236 u32 reg;
237
238 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
239 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
240
241 do {
242 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
243 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi71f7e702016-05-23 14:16:19 +0300244 status = DWC3_DGCMD_STATUS(reg);
245 if (status)
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300246 ret = -EINVAL;
247 break;
Felipe Balbib09bb642012-04-24 16:19:11 +0300248 }
Janusz Dziedzice3aee482016-11-09 11:01:33 +0100249 } while (--timeout);
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300250
251 if (!timeout) {
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300252 ret = -ETIMEDOUT;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300253 status = -ETIMEDOUT;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300254 }
255
Felipe Balbi71f7e702016-05-23 14:16:19 +0300256 trace_dwc3_gadget_generic_cmd(cmd, param, status);
257
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300258 return ret;
Felipe Balbib09bb642012-04-24 16:19:11 +0300259}
260
Felipe Balbic36d8e92016-04-04 12:46:33 +0300261static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
262
Felipe Balbibfad65e2017-04-19 14:59:27 +0300263/**
264 * dwc3_send_gadget_ep_cmd - issue an endpoint command
265 * @dep: the endpoint to which the command is going to be issued
266 * @cmd: the command to be issued
267 * @params: parameters to the command
268 *
269 * Caller should handle locking. This function will issue @cmd with given
270 * @params to @dep and wait for its completion.
271 */
Felipe Balbie319bd62020-08-13 08:35:38 +0300272int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned int cmd,
Felipe Balbi2cd47182016-04-12 16:42:43 +0300273 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi72246da2011-08-19 18:10:58 +0300274{
Felipe Balbi8897a762016-09-22 10:56:08 +0300275 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Felipe Balbi2cd47182016-04-12 16:42:43 +0300276 struct dwc3 *dwc = dep->dwc;
Yu Chen1c0e69a2020-05-21 16:46:43 +0800277 u32 timeout = 5000;
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700278 u32 saved_config = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300279 u32 reg;
280
Felipe Balbi0933df12016-05-23 14:02:33 +0300281 int cmd_status = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300282 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300283
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300284 /*
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700285 * When operating in USB 2.0 speeds (HS/FS), if GUSB2PHYCFG.ENBLSLPM or
286 * GUSB2PHYCFG.SUSPHY is set, it must be cleared before issuing an
287 * endpoint command.
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300288 *
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700289 * Save and clear both GUSB2PHYCFG.ENBLSLPM and GUSB2PHYCFG.SUSPHY
290 * settings. Restore them after the command is completed.
291 *
292 * DWC_usb3 3.30a and DWC_usb31 1.90a programming guide section 3.2.2
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300293 */
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300294 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
295 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
296 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700297 saved_config |= DWC3_GUSB2PHYCFG_SUSPHY;
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300298 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300299 }
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700300
301 if (reg & DWC3_GUSB2PHYCFG_ENBLSLPM) {
302 saved_config |= DWC3_GUSB2PHYCFG_ENBLSLPM;
303 reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
304 }
305
306 if (saved_config)
307 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300308 }
309
Felipe Balbi59999142016-09-22 12:25:28 +0300310 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
Felipe Balbic36d8e92016-04-04 12:46:33 +0300311 int needs_wakeup;
312
313 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
314 dwc->link_state == DWC3_LINK_STATE_U2 ||
315 dwc->link_state == DWC3_LINK_STATE_U3);
316
317 if (unlikely(needs_wakeup)) {
318 ret = __dwc3_gadget_wakeup(dwc);
319 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
320 ret);
321 }
322 }
323
Felipe Balbi2eb88012016-04-12 16:53:39 +0300324 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
325 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
326 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300327
Felipe Balbi8897a762016-09-22 10:56:08 +0300328 /*
329 * Synopsys Databook 2.60a states in section 6.3.2.5.6 of that if we're
330 * not relying on XferNotReady, we can make use of a special "No
331 * Response Update Transfer" command where we should clear both CmdAct
332 * and CmdIOC bits.
333 *
334 * With this, we don't need to wait for command completion and can
335 * straight away issue further commands to the endpoint.
336 *
337 * NOTICE: We're making an assumption that control endpoints will never
338 * make use of Update Transfer command. This is a safe assumption
339 * because we can never have more than one request at a time with
340 * Control Endpoints. If anybody changes that assumption, this chunk
341 * needs to be updated accordingly.
342 */
343 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_UPDATETRANSFER &&
344 !usb_endpoint_xfer_isoc(desc))
345 cmd &= ~(DWC3_DEPCMD_CMDIOC | DWC3_DEPCMD_CMDACT);
346 else
347 cmd |= DWC3_DEPCMD_CMDACT;
348
349 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd);
Felipe Balbi72246da2011-08-19 18:10:58 +0300350 do {
Felipe Balbi2eb88012016-04-12 16:53:39 +0300351 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
Felipe Balbi72246da2011-08-19 18:10:58 +0300352 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi0933df12016-05-23 14:02:33 +0300353 cmd_status = DWC3_DEPCMD_STATUS(reg);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000354
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000355 switch (cmd_status) {
356 case 0:
357 ret = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300358 break;
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000359 case DEPEVT_TRANSFER_NO_RESOURCE:
Thinh Nguyenf7ac582e2020-03-29 16:13:16 -0700360 dev_WARN(dwc->dev, "No resource for %s\n",
361 dep->name);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000362 ret = -EINVAL;
363 break;
364 case DEPEVT_TRANSFER_BUS_EXPIRY:
365 /*
366 * SW issues START TRANSFER command to
367 * isochronous ep with future frame interval. If
368 * future interval time has already passed when
369 * core receives the command, it will respond
370 * with an error status of 'Bus Expiry'.
371 *
372 * Instead of always returning -EINVAL, let's
373 * give a hint to the gadget driver that this is
374 * the case by returning -EAGAIN.
375 */
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000376 ret = -EAGAIN;
377 break;
378 default:
379 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
380 }
381
Felipe Balbic0ca3242016-04-04 09:11:51 +0300382 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300383 }
Felipe Balbif6bb2252016-05-23 13:53:34 +0300384 } while (--timeout);
Felipe Balbi72246da2011-08-19 18:10:58 +0300385
Felipe Balbif6bb2252016-05-23 13:53:34 +0300386 if (timeout == 0) {
Felipe Balbif6bb2252016-05-23 13:53:34 +0300387 ret = -ETIMEDOUT;
Felipe Balbi0933df12016-05-23 14:02:33 +0300388 cmd_status = -ETIMEDOUT;
Felipe Balbif6bb2252016-05-23 13:53:34 +0300389 }
Felipe Balbic0ca3242016-04-04 09:11:51 +0300390
Felipe Balbi0933df12016-05-23 14:02:33 +0300391 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
392
Thinh Nguyen9bc33952020-03-29 16:13:04 -0700393 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
394 if (ret == 0)
395 dep->flags |= DWC3_EP_TRANSFER_STARTED;
396
397 if (ret != -ETIMEDOUT)
398 dwc3_gadget_ep_get_transfer_index(dep);
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +0300399 }
400
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700401 if (saved_config) {
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300402 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700403 reg |= saved_config;
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300404 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
405 }
406
Felipe Balbic0ca3242016-04-04 09:11:51 +0300407 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300408}
409
John Youn50c763f2016-05-31 17:49:56 -0700410static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
411{
412 struct dwc3 *dwc = dep->dwc;
413 struct dwc3_gadget_ep_cmd_params params;
414 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
415
416 /*
417 * As of core revision 2.60a the recommended programming model
418 * is to set the ClearPendIN bit when issuing a Clear Stall EP
419 * command for IN endpoints. This is to prevent an issue where
420 * some (non-compliant) hosts may not send ACK TPs for pending
421 * IN transfers due to a mishandled error condition. Synopsys
422 * STAR 9000614252.
423 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -0700424 if (dep->direction &&
425 !DWC3_VER_IS_PRIOR(DWC3, 260A) &&
Lu Baolu5e6c88d2016-09-09 12:51:27 +0800426 (dwc->gadget.speed >= USB_SPEED_SUPER))
John Youn50c763f2016-05-31 17:49:56 -0700427 cmd |= DWC3_DEPCMD_CLEARPENDIN;
428
429 memset(&params, 0, sizeof(params));
430
Felipe Balbi2cd47182016-04-12 16:42:43 +0300431 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Youn50c763f2016-05-31 17:49:56 -0700432}
433
Felipe Balbi72246da2011-08-19 18:10:58 +0300434static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200435 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300436{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300437 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300438
439 return dep->trb_pool_dma + offset;
440}
441
442static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
443{
444 struct dwc3 *dwc = dep->dwc;
445
446 if (dep->trb_pool)
447 return 0;
448
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530449 dep->trb_pool = dma_alloc_coherent(dwc->sysdev,
Felipe Balbi72246da2011-08-19 18:10:58 +0300450 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
451 &dep->trb_pool_dma, GFP_KERNEL);
452 if (!dep->trb_pool) {
453 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
454 dep->name);
455 return -ENOMEM;
456 }
457
458 return 0;
459}
460
461static void dwc3_free_trb_pool(struct dwc3_ep *dep)
462{
463 struct dwc3 *dwc = dep->dwc;
464
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530465 dma_free_coherent(dwc->sysdev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
Felipe Balbi72246da2011-08-19 18:10:58 +0300466 dep->trb_pool, dep->trb_pool_dma);
467
468 dep->trb_pool = NULL;
469 dep->trb_pool_dma = 0;
470}
471
Felipe Balbi20d1d432018-04-09 12:49:02 +0300472static int dwc3_gadget_set_xfer_resource(struct dwc3_ep *dep)
473{
474 struct dwc3_gadget_ep_cmd_params params;
475
476 memset(&params, 0x00, sizeof(params));
477
478 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
479
480 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
481 &params);
482}
John Younc4509602016-02-16 20:10:53 -0800483
484/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300485 * dwc3_gadget_start_config - configure ep resources
John Younc4509602016-02-16 20:10:53 -0800486 * @dep: endpoint that is being enabled
487 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300488 * Issue a %DWC3_DEPCMD_DEPSTARTCFG command to @dep. After the command's
489 * completion, it will set Transfer Resource for all available endpoints.
John Younc4509602016-02-16 20:10:53 -0800490 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300491 * The assignment of transfer resources cannot perfectly follow the data book
492 * due to the fact that the controller driver does not have all knowledge of the
493 * configuration in advance. It is given this information piecemeal by the
494 * composite gadget framework after every SET_CONFIGURATION and
495 * SET_INTERFACE. Trying to follow the databook programming model in this
496 * scenario can cause errors. For two reasons:
John Younc4509602016-02-16 20:10:53 -0800497 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300498 * 1) The databook says to do %DWC3_DEPCMD_DEPSTARTCFG for every
499 * %USB_REQ_SET_CONFIGURATION and %USB_REQ_SET_INTERFACE (8.1.5). This is
500 * incorrect in the scenario of multiple interfaces.
501 *
502 * 2) The databook does not mention doing more %DWC3_DEPCMD_DEPXFERCFG for new
John Younc4509602016-02-16 20:10:53 -0800503 * endpoint on alt setting (8.1.6).
504 *
505 * The following simplified method is used instead:
506 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300507 * All hardware endpoints can be assigned a transfer resource and this setting
508 * will stay persistent until either a core reset or hibernation. So whenever we
509 * do a %DWC3_DEPCMD_DEPSTARTCFG(0) we can go ahead and do
510 * %DWC3_DEPCMD_DEPXFERCFG for every hardware endpoint as well. We are
John Younc4509602016-02-16 20:10:53 -0800511 * guaranteed that there are as many transfer resources as endpoints.
512 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300513 * This function is called for each endpoint when it is being enabled but is
514 * triggered only when called for EP0-out, which always happens first, and which
515 * should only happen in one of the above conditions.
John Younc4509602016-02-16 20:10:53 -0800516 */
Felipe Balbib07c2db2018-04-09 12:46:47 +0300517static int dwc3_gadget_start_config(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300518{
519 struct dwc3_gadget_ep_cmd_params params;
Felipe Balbib07c2db2018-04-09 12:46:47 +0300520 struct dwc3 *dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300521 u32 cmd;
John Younc4509602016-02-16 20:10:53 -0800522 int i;
523 int ret;
524
525 if (dep->number)
526 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300527
528 memset(&params, 0x00, sizeof(params));
John Younc4509602016-02-16 20:10:53 -0800529 cmd = DWC3_DEPCMD_DEPSTARTCFG;
Felipe Balbib07c2db2018-04-09 12:46:47 +0300530 dwc = dep->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300531
Felipe Balbi2cd47182016-04-12 16:42:43 +0300532 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Younc4509602016-02-16 20:10:53 -0800533 if (ret)
534 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300535
John Younc4509602016-02-16 20:10:53 -0800536 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
537 struct dwc3_ep *dep = dwc->eps[i];
538
539 if (!dep)
540 continue;
541
Felipe Balbib07c2db2018-04-09 12:46:47 +0300542 ret = dwc3_gadget_set_xfer_resource(dep);
John Younc4509602016-02-16 20:10:53 -0800543 if (ret)
544 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300545 }
546
547 return 0;
548}
549
Felipe Balbib07c2db2018-04-09 12:46:47 +0300550static int dwc3_gadget_set_ep_config(struct dwc3_ep *dep, unsigned int action)
Felipe Balbi72246da2011-08-19 18:10:58 +0300551{
John Youn39ebb052016-11-09 16:36:28 -0800552 const struct usb_ss_ep_comp_descriptor *comp_desc;
553 const struct usb_endpoint_descriptor *desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300554 struct dwc3_gadget_ep_cmd_params params;
Felipe Balbib07c2db2018-04-09 12:46:47 +0300555 struct dwc3 *dwc = dep->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300556
John Youn39ebb052016-11-09 16:36:28 -0800557 comp_desc = dep->endpoint.comp_desc;
558 desc = dep->endpoint.desc;
559
Felipe Balbi72246da2011-08-19 18:10:58 +0300560 memset(&params, 0x00, sizeof(params));
561
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300562 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900563 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
564
565 /* Burst size is only needed in SuperSpeed mode */
John Younee5cd412016-02-05 17:08:45 -0800566 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
Felipe Balbi676e3492016-04-26 10:49:07 +0300567 u32 burst = dep->endpoint.maxburst;
Felipe Balbie319bd62020-08-13 08:35:38 +0300568
Felipe Balbi676e3492016-04-26 10:49:07 +0300569 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
Chanho Parkd2e9a132012-08-31 16:54:07 +0900570 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300571
Felipe Balbia2d23f02018-04-09 12:40:48 +0300572 params.param0 |= action;
573 if (action == DWC3_DEPCFG_ACTION_RESTORE)
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600574 params.param2 |= dep->saved_state;
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600575
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300576 if (usb_endpoint_xfer_control(desc))
577 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
Felipe Balbi13fa2e62016-05-30 13:40:00 +0300578
579 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
580 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300581
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200582 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300583 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
Thinh Nguyen548f8b32020-05-05 19:46:45 -0700584 | DWC3_DEPCFG_XFER_COMPLETE_EN
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300585 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300586 dep->stream_capable = true;
587 }
588
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500589 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300590 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300591
592 /*
593 * We are doing 1:1 mapping for endpoints, meaning
594 * Physical Endpoints 2 maps to Logical Endpoint 2 and
595 * so on. We consider the direction bit as part of the physical
596 * endpoint number. So USB endpoint 0x81 is 0x03.
597 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300598 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300599
600 /*
601 * We must use the lower 16 TX FIFOs even though
602 * HW might have more
603 */
604 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300605 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300606
607 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300608 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300609 dep->interval = 1 << (desc->bInterval - 1);
610 }
611
Felipe Balbi2cd47182016-04-12 16:42:43 +0300612 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300613}
614
Thinh Nguyen140ca4c2020-05-05 19:47:09 -0700615static void dwc3_stop_active_transfer(struct dwc3_ep *dep, bool force,
616 bool interrupt);
617
Felipe Balbi72246da2011-08-19 18:10:58 +0300618/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300619 * __dwc3_gadget_ep_enable - initializes a hw endpoint
Felipe Balbi72246da2011-08-19 18:10:58 +0300620 * @dep: endpoint to be initialized
Felipe Balbia2d23f02018-04-09 12:40:48 +0300621 * @action: one of INIT, MODIFY or RESTORE
Felipe Balbi72246da2011-08-19 18:10:58 +0300622 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300623 * Caller should take care of locking. Execute all necessary commands to
624 * initialize a HW endpoint so it can be used by a gadget driver.
Felipe Balbi72246da2011-08-19 18:10:58 +0300625 */
Felipe Balbia2d23f02018-04-09 12:40:48 +0300626static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep, unsigned int action)
Felipe Balbi72246da2011-08-19 18:10:58 +0300627{
John Youn39ebb052016-11-09 16:36:28 -0800628 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300629 struct dwc3 *dwc = dep->dwc;
John Youn39ebb052016-11-09 16:36:28 -0800630
Felipe Balbi72246da2011-08-19 18:10:58 +0300631 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300632 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300633
634 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbib07c2db2018-04-09 12:46:47 +0300635 ret = dwc3_gadget_start_config(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300636 if (ret)
637 return ret;
638 }
639
Felipe Balbib07c2db2018-04-09 12:46:47 +0300640 ret = dwc3_gadget_set_ep_config(dep, action);
Felipe Balbi72246da2011-08-19 18:10:58 +0300641 if (ret)
642 return ret;
643
644 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200645 struct dwc3_trb *trb_st_hw;
646 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300647
Felipe Balbi72246da2011-08-19 18:10:58 +0300648 dep->type = usb_endpoint_type(desc);
649 dep->flags |= DWC3_EP_ENABLED;
650
651 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
652 reg |= DWC3_DALEPENA_EP(dep->number);
653 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
654
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300655 if (usb_endpoint_xfer_control(desc))
Felipe Balbi2870e502016-11-03 13:53:29 +0200656 goto out;
Felipe Balbi72246da2011-08-19 18:10:58 +0300657
John Youn0d257442016-05-19 17:26:08 -0700658 /* Initialize the TRB ring */
659 dep->trb_dequeue = 0;
660 dep->trb_enqueue = 0;
661 memset(dep->trb_pool, 0,
662 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
663
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300664 /* Link TRB. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300665 trb_st_hw = &dep->trb_pool[0];
666
Felipe Balbif6bafc62012-02-06 11:04:53 +0200667 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbif6bafc62012-02-06 11:04:53 +0200668 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
669 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
670 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
671 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300672 }
673
Felipe Balbia97ea992016-09-29 16:28:56 +0300674 /*
675 * Issue StartTransfer here with no-op TRB so we can always rely on No
676 * Response Update Transfer command.
677 */
Thinh Nguyen140ca4c2020-05-05 19:47:09 -0700678 if (usb_endpoint_xfer_bulk(desc) ||
Felipe Balbi52fcc0b2018-03-26 13:19:43 +0300679 usb_endpoint_xfer_int(desc)) {
Felipe Balbia97ea992016-09-29 16:28:56 +0300680 struct dwc3_gadget_ep_cmd_params params;
681 struct dwc3_trb *trb;
682 dma_addr_t trb_dma;
683 u32 cmd;
684
685 memset(&params, 0, sizeof(params));
686 trb = &dep->trb_pool[0];
687 trb_dma = dwc3_trb_dma_offset(dep, trb);
688
689 params.param0 = upper_32_bits(trb_dma);
690 params.param1 = lower_32_bits(trb_dma);
691
692 cmd = DWC3_DEPCMD_STARTTRANSFER;
693
694 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
695 if (ret < 0)
696 return ret;
Thinh Nguyen140ca4c2020-05-05 19:47:09 -0700697
698 if (dep->stream_capable) {
699 /*
700 * For streams, at start, there maybe a race where the
701 * host primes the endpoint before the function driver
702 * queues a request to initiate a stream. In that case,
703 * the controller will not see the prime to generate the
704 * ERDY and start stream. To workaround this, issue a
705 * no-op TRB as normal, but end it immediately. As a
706 * result, when the function driver queues the request,
707 * the next START_TRANSFER command will cause the
708 * controller to generate an ERDY to initiate the
709 * stream.
710 */
711 dwc3_stop_active_transfer(dep, true, true);
712
713 /*
714 * All stream eps will reinitiate stream on NoStream
715 * rejection until we can determine that the host can
716 * prime after the first transfer.
717 */
718 dep->flags |= DWC3_EP_FORCE_RESTART_STREAM;
719 }
Felipe Balbia97ea992016-09-29 16:28:56 +0300720 }
721
Felipe Balbi2870e502016-11-03 13:53:29 +0200722out:
723 trace_dwc3_gadget_ep_enable(dep);
724
Felipe Balbi72246da2011-08-19 18:10:58 +0300725 return 0;
726}
727
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200728static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300729{
730 struct dwc3_request *req;
731
Felipe Balbic5353b22019-02-13 13:00:54 +0200732 dwc3_stop_active_transfer(dep, true, false);
Felipe Balbi69450c42016-05-30 13:37:02 +0300733
Felipe Balbi0e146022016-06-21 10:32:02 +0300734 /* - giveback all requests to gadget driver */
735 while (!list_empty(&dep->started_list)) {
736 req = next_request(&dep->started_list);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200737
Felipe Balbi0e146022016-06-21 10:32:02 +0300738 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbiea53b882012-02-17 12:10:04 +0200739 }
740
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200741 while (!list_empty(&dep->pending_list)) {
742 req = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300743
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200744 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300745 }
Felipe Balbid8eca642019-10-31 11:07:13 +0200746
747 while (!list_empty(&dep->cancelled_list)) {
748 req = next_request(&dep->cancelled_list);
749
750 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
751 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300752}
753
754/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300755 * __dwc3_gadget_ep_disable - disables a hw endpoint
Felipe Balbi72246da2011-08-19 18:10:58 +0300756 * @dep: the endpoint to disable
757 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300758 * This function undoes what __dwc3_gadget_ep_enable did and also removes
759 * requests which are currently being processed by the hardware and those which
760 * are not yet scheduled.
761 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200762 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300763 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300764static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
765{
766 struct dwc3 *dwc = dep->dwc;
767 u32 reg;
768
Felipe Balbi2870e502016-11-03 13:53:29 +0200769 trace_dwc3_gadget_ep_disable(dep);
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500770
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200771 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300772
Felipe Balbi687ef982014-04-16 10:30:33 -0500773 /* make sure HW endpoint isn't stalled */
774 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500775 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500776
Felipe Balbi72246da2011-08-19 18:10:58 +0300777 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
778 reg &= ~DWC3_DALEPENA_EP(dep->number);
779 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
780
Felipe Balbi879631a2011-09-30 10:58:47 +0300781 dep->stream_capable = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300782 dep->type = 0;
Felipe Balbi3aec9912019-01-21 13:08:44 +0200783 dep->flags = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300784
John Youn39ebb052016-11-09 16:36:28 -0800785 /* Clear out the ep descriptors for non-ep0 */
786 if (dep->number > 1) {
787 dep->endpoint.comp_desc = NULL;
788 dep->endpoint.desc = NULL;
789 }
790
Felipe Balbi72246da2011-08-19 18:10:58 +0300791 return 0;
792}
793
794/* -------------------------------------------------------------------------- */
795
796static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
797 const struct usb_endpoint_descriptor *desc)
798{
799 return -EINVAL;
800}
801
802static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
803{
804 return -EINVAL;
805}
806
807/* -------------------------------------------------------------------------- */
808
809static int dwc3_gadget_ep_enable(struct usb_ep *ep,
810 const struct usb_endpoint_descriptor *desc)
811{
812 struct dwc3_ep *dep;
813 struct dwc3 *dwc;
814 unsigned long flags;
815 int ret;
816
817 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
818 pr_debug("dwc3: invalid parameters\n");
819 return -EINVAL;
820 }
821
822 if (!desc->wMaxPacketSize) {
823 pr_debug("dwc3: missing wMaxPacketSize\n");
824 return -EINVAL;
825 }
826
827 dep = to_dwc3_ep(ep);
828 dwc = dep->dwc;
829
Felipe Balbi95ca9612015-12-10 13:08:20 -0600830 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
831 "%s is already enabled\n",
832 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300833 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300834
Felipe Balbi72246da2011-08-19 18:10:58 +0300835 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbia2d23f02018-04-09 12:40:48 +0300836 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
Felipe Balbi72246da2011-08-19 18:10:58 +0300837 spin_unlock_irqrestore(&dwc->lock, flags);
838
839 return ret;
840}
841
842static int dwc3_gadget_ep_disable(struct usb_ep *ep)
843{
844 struct dwc3_ep *dep;
845 struct dwc3 *dwc;
846 unsigned long flags;
847 int ret;
848
849 if (!ep) {
850 pr_debug("dwc3: invalid parameters\n");
851 return -EINVAL;
852 }
853
854 dep = to_dwc3_ep(ep);
855 dwc = dep->dwc;
856
Felipe Balbi95ca9612015-12-10 13:08:20 -0600857 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
858 "%s is already disabled\n",
859 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300860 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300861
Felipe Balbi72246da2011-08-19 18:10:58 +0300862 spin_lock_irqsave(&dwc->lock, flags);
863 ret = __dwc3_gadget_ep_disable(dep);
864 spin_unlock_irqrestore(&dwc->lock, flags);
865
866 return ret;
867}
868
869static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
Felipe Balbi0bd0f6d2018-03-26 16:09:00 +0300870 gfp_t gfp_flags)
Felipe Balbi72246da2011-08-19 18:10:58 +0300871{
872 struct dwc3_request *req;
873 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300874
875 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900876 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300877 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300878
Felipe Balbi31a2f5a2018-05-07 15:19:31 +0300879 req->direction = dep->direction;
Felipe Balbi72246da2011-08-19 18:10:58 +0300880 req->epnum = dep->number;
881 req->dep = dep;
Felipe Balbia3af5e32019-01-11 12:57:09 +0200882 req->status = DWC3_REQUEST_STATUS_UNKNOWN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300883
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500884 trace_dwc3_alloc_request(req);
885
Felipe Balbi72246da2011-08-19 18:10:58 +0300886 return &req->request;
887}
888
889static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
890 struct usb_request *request)
891{
892 struct dwc3_request *req = to_dwc3_request(request);
893
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500894 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300895 kfree(req);
896}
897
Felipe Balbi42626912018-04-09 13:01:43 +0300898/**
899 * dwc3_ep_prev_trb - returns the previous TRB in the ring
900 * @dep: The endpoint with the TRB ring
901 * @index: The index of the current TRB in the ring
902 *
903 * Returns the TRB prior to the one pointed to by the index. If the
904 * index is 0, we will wrap backwards, skip the link TRB, and return
905 * the one just before that.
906 */
907static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
908{
909 u8 tmp = index;
910
911 if (!tmp)
912 tmp = DWC3_TRB_NUM - 1;
913
914 return &dep->trb_pool[tmp - 1];
915}
916
917static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
918{
919 struct dwc3_trb *tmp;
920 u8 trbs_left;
921
922 /*
923 * If enqueue & dequeue are equal than it is either full or empty.
924 *
925 * One way to know for sure is if the TRB right before us has HWO bit
926 * set or not. If it has, then we're definitely full and can't fit any
927 * more transfers in our ring.
928 */
929 if (dep->trb_enqueue == dep->trb_dequeue) {
930 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
931 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
932 return 0;
933
934 return DWC3_TRB_NUM - 1;
935 }
936
937 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
938 trbs_left &= (DWC3_TRB_NUM - 1);
939
940 if (dep->trb_dequeue < dep->trb_enqueue)
941 trbs_left--;
942
943 return trbs_left;
944}
Felipe Balbi2c78c022016-08-12 13:13:10 +0300945
Felipe Balbie49d3cf2017-01-05 14:40:53 +0200946static void __dwc3_prepare_one_trb(struct dwc3_ep *dep, struct dwc3_trb *trb,
Felipe Balbie319bd62020-08-13 08:35:38 +0300947 dma_addr_t dma, unsigned int length, unsigned int chain,
948 unsigned int node, unsigned int stream_id,
949 unsigned int short_not_ok, unsigned int no_interrupt,
950 unsigned int is_last)
Felipe Balbic71fc372011-11-22 11:37:34 +0200951{
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300952 struct dwc3 *dwc = dep->dwc;
953 struct usb_gadget *gadget = &dwc->gadget;
954 enum usb_device_speed speed = gadget->speed;
Felipe Balbic71fc372011-11-22 11:37:34 +0200955
Felipe Balbif6bafc62012-02-06 11:04:53 +0200956 trb->size = DWC3_TRB_SIZE_LENGTH(length);
957 trb->bpl = lower_32_bits(dma);
958 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200959
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200960 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200961 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200962 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200963 break;
964
965 case USB_ENDPOINT_XFER_ISOC:
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300966 if (!node) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530967 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300968
Manu Gautam40d829f2017-07-19 17:07:10 +0530969 /*
970 * USB Specification 2.0 Section 5.9.2 states that: "If
971 * there is only a single transaction in the microframe,
972 * only a DATA0 data packet PID is used. If there are
973 * two transactions per microframe, DATA1 is used for
974 * the first transaction data packet and DATA0 is used
975 * for the second transaction data packet. If there are
976 * three transactions per microframe, DATA2 is used for
977 * the first transaction data packet, DATA1 is used for
978 * the second, and DATA0 is used for the third."
979 *
980 * IOW, we should satisfy the following cases:
981 *
982 * 1) length <= maxpacket
983 * - DATA0
984 *
985 * 2) maxpacket < length <= (2 * maxpacket)
986 * - DATA1, DATA0
987 *
988 * 3) (2 * maxpacket) < length <= (3 * maxpacket)
989 * - DATA2, DATA1, DATA0
990 */
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300991 if (speed == USB_SPEED_HIGH) {
992 struct usb_ep *ep = &dep->endpoint;
Manu Gautamec5bb872017-12-06 12:49:04 +0530993 unsigned int mult = 2;
Manu Gautam40d829f2017-07-19 17:07:10 +0530994 unsigned int maxp = usb_endpoint_maxp(ep->desc);
995
996 if (length <= (2 * maxp))
997 mult--;
998
999 if (length <= maxp)
1000 mult--;
1001
1002 trb->size |= DWC3_TRB_SIZE_PCM1(mult);
Felipe Balbi6b9018d2016-09-22 11:01:01 +03001003 }
1004 } else {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301005 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbi6b9018d2016-09-22 11:01:01 +03001006 }
Felipe Balbica4d44e2016-03-10 13:53:27 +02001007
1008 /* always enable Interrupt on Missed ISOC */
1009 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
Felipe Balbic71fc372011-11-22 11:37:34 +02001010 break;
1011
1012 case USB_ENDPOINT_XFER_BULK:
1013 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +02001014 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +02001015 break;
1016 default:
1017 /*
1018 * This is only possible with faulty memory because we
1019 * checked it already :)
1020 */
Felipe Balbi0a695d42016-10-07 11:20:01 +03001021 dev_WARN(dwc->dev, "Unknown endpoint type %d\n",
1022 usb_endpoint_type(dep->endpoint.desc));
Felipe Balbic71fc372011-11-22 11:37:34 +02001023 }
1024
Tejas Joglekar244add82018-12-10 16:08:13 +05301025 /*
1026 * Enable Continue on Short Packet
1027 * when endpoint is not a stream capable
1028 */
Felipe Balbic9508c82016-10-05 14:26:23 +03001029 if (usb_endpoint_dir_out(dep->endpoint.desc)) {
Tejas Joglekar244add82018-12-10 16:08:13 +05301030 if (!dep->stream_capable)
1031 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Felipe Balbif3af3652013-12-13 14:19:33 -06001032
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001033 if (short_not_ok)
Felipe Balbic9508c82016-10-05 14:26:23 +03001034 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
1035 }
1036
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001037 if ((!no_interrupt && !chain) ||
Anurag Kumar Vulishab7a4fbe2018-12-01 16:43:29 +05301038 (dwc3_calc_trbs_left(dep) == 1))
Felipe Balbic9508c82016-10-05 14:26:23 +03001039 trb->ctrl |= DWC3_TRB_CTRL_IOC;
Felipe Balbica4d44e2016-03-10 13:53:27 +02001040
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301041 if (chain)
1042 trb->ctrl |= DWC3_TRB_CTRL_CHN;
Thinh Nguyen3eaecd02020-05-05 19:46:51 -07001043 else if (dep->stream_capable && is_last)
1044 trb->ctrl |= DWC3_TRB_CTRL_LST;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301045
Ido Shayevitz16e78db2012-03-12 20:25:24 +02001046 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001047 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(stream_id);
Felipe Balbif6bafc62012-02-06 11:04:53 +02001048
1049 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001050
Anurag Kumar Vulishab7a4fbe2018-12-01 16:43:29 +05301051 dwc3_ep_inc_enq(dep);
1052
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001053 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +02001054}
1055
John Youn361572b2016-05-19 17:26:17 -07001056/**
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001057 * dwc3_prepare_one_trb - setup one TRB from one request
1058 * @dep: endpoint for which this request is prepared
1059 * @req: dwc3_request pointer
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001060 * @trb_length: buffer size of the TRB
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001061 * @chain: should this TRB be chained to the next?
1062 * @node: only for isochronous endpoints. First TRB needs different type.
1063 */
1064static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001065 struct dwc3_request *req, unsigned int trb_length,
Felipe Balbie319bd62020-08-13 08:35:38 +03001066 unsigned int chain, unsigned int node)
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001067{
1068 struct dwc3_trb *trb;
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301069 dma_addr_t dma;
Felipe Balbie319bd62020-08-13 08:35:38 +03001070 unsigned int stream_id = req->request.stream_id;
1071 unsigned int short_not_ok = req->request.short_not_ok;
1072 unsigned int no_interrupt = req->request.no_interrupt;
1073 unsigned int is_last = req->request.is_last;
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301074
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001075 if (req->request.num_sgs > 0)
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301076 dma = sg_dma_address(req->start_sg);
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001077 else
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301078 dma = req->request.dma;
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001079
1080 trb = &dep->trb_pool[dep->trb_enqueue];
1081
1082 if (!req->trb) {
1083 dwc3_gadget_move_started_request(req);
1084 req->trb = trb;
1085 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001086 }
1087
Felipe Balbi09fe1f82018-08-01 13:32:07 +03001088 req->num_trbs++;
1089
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001090 __dwc3_prepare_one_trb(dep, trb, dma, trb_length, chain, node,
Thinh Nguyen3eaecd02020-05-05 19:46:51 -07001091 stream_id, short_not_ok, no_interrupt, is_last);
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001092}
1093
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001094static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001095 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001096{
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301097 struct scatterlist *sg = req->start_sg;
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001098 struct scatterlist *s;
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001099 int i;
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001100 unsigned int length = req->request.length;
Anurag Kumar Vulishac96e6722018-03-27 16:35:21 +05301101 unsigned int remaining = req->request.num_mapped_sgs
1102 - req->num_queued_sgs;
1103
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001104 /*
1105 * If we resume preparing the request, then get the remaining length of
1106 * the request and resume where we left off.
1107 */
1108 for_each_sg(req->request.sg, s, req->num_queued_sgs, i)
1109 length -= sg_dma_len(s);
1110
Anurag Kumar Vulishac96e6722018-03-27 16:35:21 +05301111 for_each_sg(sg, s, remaining, i) {
Felipe Balbic6267a52017-01-05 14:58:46 +02001112 unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
1113 unsigned int rem = length % maxp;
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001114 unsigned int trb_length;
Felipe Balbie319bd62020-08-13 08:35:38 +03001115 unsigned int chain = true;
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001116
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001117 trb_length = min_t(unsigned int, length, sg_dma_len(s));
1118
1119 length -= trb_length;
1120
Pratham Pratapdad2aff2020-03-02 21:44:43 +00001121 /*
1122 * IOMMU driver is coalescing the list of sgs which shares a
1123 * page boundary into one and giving it to USB driver. With
1124 * this the number of sgs mapped is not equal to the number of
1125 * sgs passed. So mark the chain bit to false if it isthe last
1126 * mapped sg.
1127 */
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001128 if ((i == remaining - 1) || !length)
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001129 chain = false;
1130
Felipe Balbic6267a52017-01-05 14:58:46 +02001131 if (rem && usb_endpoint_dir_out(dep->endpoint.desc) && !chain) {
1132 struct dwc3 *dwc = dep->dwc;
1133 struct dwc3_trb *trb;
1134
Felipe Balbi1a22ec62018-08-01 13:15:05 +03001135 req->needs_extra_trb = true;
Felipe Balbic6267a52017-01-05 14:58:46 +02001136
1137 /* prepare normal TRB */
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001138 dwc3_prepare_one_trb(dep, req, trb_length, true, i);
Felipe Balbic6267a52017-01-05 14:58:46 +02001139
1140 /* Now prepare one extra TRB to align transfer size */
1141 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbi09fe1f82018-08-01 13:32:07 +03001142 req->num_trbs++;
Felipe Balbic6267a52017-01-05 14:58:46 +02001143 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr,
Felipe Balbi2fc6d4b2018-08-01 09:37:34 +03001144 maxp - rem, false, 1,
Felipe Balbic6267a52017-01-05 14:58:46 +02001145 req->request.stream_id,
1146 req->request.short_not_ok,
Thinh Nguyen3eaecd02020-05-05 19:46:51 -07001147 req->request.no_interrupt,
1148 req->request.is_last);
Thinh Nguyenbc9a2e22020-08-06 19:46:35 -07001149 } else if (req->request.zero && req->request.length &&
1150 !usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
1151 !rem && !chain) {
1152 struct dwc3 *dwc = dep->dwc;
1153 struct dwc3_trb *trb;
1154
1155 req->needs_extra_trb = true;
1156
1157 /* Prepare normal TRB */
1158 dwc3_prepare_one_trb(dep, req, trb_length, true, i);
1159
1160 /* Prepare one extra TRB to handle ZLP */
1161 trb = &dep->trb_pool[dep->trb_enqueue];
1162 req->num_trbs++;
1163 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr, 0,
1164 !req->direction, 1,
1165 req->request.stream_id,
1166 req->request.short_not_ok,
1167 req->request.no_interrupt,
1168 req->request.is_last);
1169
1170 /* Prepare one more TRB to handle MPS alignment */
1171 if (!req->direction) {
1172 trb = &dep->trb_pool[dep->trb_enqueue];
1173 req->num_trbs++;
1174 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr, maxp,
1175 false, 1, req->request.stream_id,
1176 req->request.short_not_ok,
1177 req->request.no_interrupt,
1178 req->request.is_last);
1179 }
Felipe Balbic6267a52017-01-05 14:58:46 +02001180 } else {
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001181 dwc3_prepare_one_trb(dep, req, trb_length, chain, i);
Felipe Balbic6267a52017-01-05 14:58:46 +02001182 }
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001183
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301184 /*
1185 * There can be a situation where all sgs in sglist are not
1186 * queued because of insufficient trb number. To handle this
1187 * case, update start_sg to next sg to be queued, so that
1188 * we have free trbs we can continue queuing from where we
1189 * previously stopped
1190 */
1191 if (chain)
1192 req->start_sg = sg_next(s);
1193
Anurag Kumar Vulishac96e6722018-03-27 16:35:21 +05301194 req->num_queued_sgs++;
1195
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001196 /*
1197 * The number of pending SG entries may not correspond to the
1198 * number of mapped SG entries. If all the data are queued, then
1199 * don't include unused SG entries.
1200 */
1201 if (length == 0) {
1202 req->num_pending_sgs -= req->request.num_mapped_sgs - req->num_queued_sgs;
1203 break;
1204 }
1205
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001206 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001207 break;
1208 }
1209}
1210
1211static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001212 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001213{
Felipe Balbic6267a52017-01-05 14:58:46 +02001214 unsigned int length = req->request.length;
1215 unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
1216 unsigned int rem = length % maxp;
1217
Tejas Joglekar1e19cdc2019-01-22 13:26:51 +05301218 if ((!length || rem) && usb_endpoint_dir_out(dep->endpoint.desc)) {
Felipe Balbic6267a52017-01-05 14:58:46 +02001219 struct dwc3 *dwc = dep->dwc;
1220 struct dwc3_trb *trb;
1221
Felipe Balbi1a22ec62018-08-01 13:15:05 +03001222 req->needs_extra_trb = true;
Felipe Balbic6267a52017-01-05 14:58:46 +02001223
1224 /* prepare normal TRB */
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001225 dwc3_prepare_one_trb(dep, req, length, true, 0);
Felipe Balbic6267a52017-01-05 14:58:46 +02001226
1227 /* Now prepare one extra TRB to align transfer size */
1228 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbi09fe1f82018-08-01 13:32:07 +03001229 req->num_trbs++;
Felipe Balbic6267a52017-01-05 14:58:46 +02001230 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr, maxp - rem,
Felipe Balbi2fc6d4b2018-08-01 09:37:34 +03001231 false, 1, req->request.stream_id,
Felipe Balbic6267a52017-01-05 14:58:46 +02001232 req->request.short_not_ok,
Thinh Nguyen3eaecd02020-05-05 19:46:51 -07001233 req->request.no_interrupt,
1234 req->request.is_last);
Felipe Balbid6e5a542017-04-07 16:34:38 +03001235 } else if (req->request.zero && req->request.length &&
Thinh Nguyend2ee3ff2020-08-06 19:46:29 -07001236 !usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Thinh Nguyen4ea438d2018-07-27 18:52:41 -07001237 (IS_ALIGNED(req->request.length, maxp))) {
Felipe Balbid6e5a542017-04-07 16:34:38 +03001238 struct dwc3 *dwc = dep->dwc;
1239 struct dwc3_trb *trb;
1240
Felipe Balbi1a22ec62018-08-01 13:15:05 +03001241 req->needs_extra_trb = true;
Felipe Balbid6e5a542017-04-07 16:34:38 +03001242
1243 /* prepare normal TRB */
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001244 dwc3_prepare_one_trb(dep, req, length, true, 0);
Felipe Balbid6e5a542017-04-07 16:34:38 +03001245
Thinh Nguyend2ee3ff2020-08-06 19:46:29 -07001246 /* Prepare one extra TRB to handle ZLP */
Felipe Balbid6e5a542017-04-07 16:34:38 +03001247 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbi09fe1f82018-08-01 13:32:07 +03001248 req->num_trbs++;
Felipe Balbid6e5a542017-04-07 16:34:38 +03001249 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr, 0,
Thinh Nguyend2ee3ff2020-08-06 19:46:29 -07001250 !req->direction, 1, req->request.stream_id,
Felipe Balbid6e5a542017-04-07 16:34:38 +03001251 req->request.short_not_ok,
Thinh Nguyen3eaecd02020-05-05 19:46:51 -07001252 req->request.no_interrupt,
1253 req->request.is_last);
Thinh Nguyend2ee3ff2020-08-06 19:46:29 -07001254
1255 /* Prepare one more TRB to handle MPS alignment for OUT */
1256 if (!req->direction) {
1257 trb = &dep->trb_pool[dep->trb_enqueue];
1258 req->num_trbs++;
1259 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr, maxp,
1260 false, 1, req->request.stream_id,
1261 req->request.short_not_ok,
1262 req->request.no_interrupt,
1263 req->request.is_last);
1264 }
Felipe Balbic6267a52017-01-05 14:58:46 +02001265 } else {
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001266 dwc3_prepare_one_trb(dep, req, length, false, 0);
Felipe Balbic6267a52017-01-05 14:58:46 +02001267 }
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001268}
1269
Felipe Balbi72246da2011-08-19 18:10:58 +03001270/*
1271 * dwc3_prepare_trbs - setup TRBs from requests
1272 * @dep: endpoint for which requests are being prepared
Felipe Balbi72246da2011-08-19 18:10:58 +03001273 *
Paul Zimmerman1d046792012-02-15 18:56:56 -08001274 * The function goes through the requests list and sets up TRBs for the
1275 * transfers. The function returns once there are no more TRBs available or
1276 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +03001277 */
Felipe Balbic4233572016-05-12 14:08:34 +03001278static void dwc3_prepare_trbs(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001279{
Felipe Balbi68e823e2011-11-28 12:25:01 +02001280 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +03001281
1282 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
1283
Felipe Balbid86c5a62016-10-25 13:48:52 +03001284 /*
1285 * We can get in a situation where there's a request in the started list
1286 * but there weren't enough TRBs to fully kick it in the first time
1287 * around, so it has been waiting for more TRBs to be freed up.
1288 *
1289 * In that case, we should check if we have a request with pending_sgs
1290 * in the started list and prepare TRBs for that request first,
1291 * otherwise we will prepare TRBs completely out of order and that will
1292 * break things.
1293 */
1294 list_for_each_entry(req, &dep->started_list, list) {
1295 if (req->num_pending_sgs > 0)
1296 dwc3_prepare_one_trb_sg(dep, req);
1297
1298 if (!dwc3_calc_trbs_left(dep))
1299 return;
Thinh Nguyen63c7bb22020-05-15 16:40:46 -07001300
1301 /*
1302 * Don't prepare beyond a transfer. In DWC_usb32, its transfer
1303 * burst capability may try to read and use TRBs beyond the
1304 * active transfer instead of stopping.
1305 */
1306 if (dep->stream_capable && req->request.is_last)
1307 return;
Felipe Balbid86c5a62016-10-25 13:48:52 +03001308 }
1309
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001310 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
Felipe Balbicdb55b32017-05-17 13:21:14 +03001311 struct dwc3 *dwc = dep->dwc;
1312 int ret;
1313
1314 ret = usb_gadget_map_request_by_dev(dwc->sysdev, &req->request,
1315 dep->direction);
1316 if (ret)
1317 return;
1318
1319 req->sg = req->request.sg;
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301320 req->start_sg = req->sg;
Anurag Kumar Vulishac96e6722018-03-27 16:35:21 +05301321 req->num_queued_sgs = 0;
Felipe Balbicdb55b32017-05-17 13:21:14 +03001322 req->num_pending_sgs = req->request.num_mapped_sgs;
1323
Felipe Balbi1f512112016-08-12 13:17:27 +03001324 if (req->num_pending_sgs > 0)
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001325 dwc3_prepare_one_trb_sg(dep, req);
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001326 else
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001327 dwc3_prepare_one_trb_linear(dep, req);
Felipe Balbi72246da2011-08-19 18:10:58 +03001328
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001329 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001330 return;
Thinh Nguyenaefe3d22020-05-05 19:47:03 -07001331
1332 /*
1333 * Don't prepare beyond a transfer. In DWC_usb32, its transfer
1334 * burst capability may try to read and use TRBs beyond the
1335 * active transfer instead of stopping.
1336 */
1337 if (dep->stream_capable && req->request.is_last)
1338 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03001339 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001340}
1341
Thinh Nguyen8d990872020-03-29 16:12:57 -07001342static void dwc3_gadget_ep_cleanup_cancelled_requests(struct dwc3_ep *dep);
1343
Felipe Balbi7fdca762017-09-05 14:41:34 +03001344static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001345{
1346 struct dwc3_gadget_ep_cmd_params params;
1347 struct dwc3_request *req;
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001348 int starting;
Felipe Balbi72246da2011-08-19 18:10:58 +03001349 int ret;
1350 u32 cmd;
1351
Felipe Balbiccb94eb2017-09-05 14:28:46 +03001352 if (!dwc3_calc_trbs_left(dep))
1353 return 0;
1354
Felipe Balbi1912cbc2018-03-29 11:08:46 +03001355 starting = !(dep->flags & DWC3_EP_TRANSFER_STARTED);
Felipe Balbi72246da2011-08-19 18:10:58 +03001356
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001357 dwc3_prepare_trbs(dep);
1358 req = next_request(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001359 if (!req) {
1360 dep->flags |= DWC3_EP_PENDING_REQUEST;
1361 return 0;
1362 }
1363
1364 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +03001365
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001366 if (starting) {
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301367 params.param0 = upper_32_bits(req->trb_dma);
1368 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbi7fdca762017-09-05 14:41:34 +03001369 cmd = DWC3_DEPCMD_STARTTRANSFER;
1370
Anurag Kumar Vulishaa7351802018-12-01 16:43:25 +05301371 if (dep->stream_capable)
1372 cmd |= DWC3_DEPCMD_PARAM(req->request.stream_id);
1373
Felipe Balbi7fdca762017-09-05 14:41:34 +03001374 if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
1375 cmd |= DWC3_DEPCMD_PARAM(dep->frame_number);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301376 } else {
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001377 cmd = DWC3_DEPCMD_UPDATETRANSFER |
1378 DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301379 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001380
Felipe Balbi2cd47182016-04-12 16:42:43 +03001381 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001382 if (ret < 0) {
Thinh Nguyen8d990872020-03-29 16:12:57 -07001383 struct dwc3_request *tmp;
1384
1385 if (ret == -EAGAIN)
1386 return ret;
1387
1388 dwc3_stop_active_transfer(dep, true, true);
1389
1390 list_for_each_entry_safe(req, tmp, &dep->started_list, list)
1391 dwc3_gadget_move_cancelled_request(req);
1392
1393 /* If ep isn't started, then there's no end transfer pending */
1394 if (!(dep->flags & DWC3_EP_END_TRANSFER_PENDING))
1395 dwc3_gadget_ep_cleanup_cancelled_requests(dep);
1396
Felipe Balbi72246da2011-08-19 18:10:58 +03001397 return ret;
1398 }
1399
Thinh Nguyene0d19562020-05-05 19:46:57 -07001400 if (dep->stream_capable && req->request.is_last)
1401 dep->flags |= DWC3_EP_WAIT_TRANSFER_COMPLETE;
1402
Felipe Balbi72246da2011-08-19 18:10:58 +03001403 return 0;
1404}
1405
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +03001406static int __dwc3_gadget_get_frame(struct dwc3 *dwc)
1407{
1408 u32 reg;
1409
1410 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1411 return DWC3_DSTS_SOFFN(reg);
1412}
1413
Thinh Nguyend92021f2018-11-14 22:56:54 -08001414/**
1415 * dwc3_gadget_start_isoc_quirk - workaround invalid frame number
1416 * @dep: isoc endpoint
1417 *
1418 * This function tests for the correct combination of BIT[15:14] from the 16-bit
1419 * microframe number reported by the XferNotReady event for the future frame
1420 * number to start the isoc transfer.
1421 *
1422 * In DWC_usb31 version 1.70a-ea06 and prior, for highspeed and fullspeed
1423 * isochronous IN, BIT[15:14] of the 16-bit microframe number reported by the
1424 * XferNotReady event are invalid. The driver uses this number to schedule the
1425 * isochronous transfer and passes it to the START TRANSFER command. Because
1426 * this number is invalid, the command may fail. If BIT[15:14] matches the
1427 * internal 16-bit microframe, the START TRANSFER command will pass and the
1428 * transfer will start at the scheduled time, if it is off by 1, the command
1429 * will still pass, but the transfer will start 2 seconds in the future. For all
1430 * other conditions, the START TRANSFER command will fail with bus-expiry.
1431 *
1432 * In order to workaround this issue, we can test for the correct combination of
1433 * BIT[15:14] by sending START TRANSFER commands with different values of
1434 * BIT[15:14]: 'b00, 'b01, 'b10, and 'b11. Each combination is 2^14 uframe apart
1435 * (or 2 seconds). 4 seconds into the future will result in a bus-expiry status.
1436 * As the result, within the 4 possible combinations for BIT[15:14], there will
1437 * be 2 successful and 2 failure START COMMAND status. One of the 2 successful
1438 * command status will result in a 2-second delay start. The smaller BIT[15:14]
1439 * value is the correct combination.
1440 *
1441 * Since there are only 4 outcomes and the results are ordered, we can simply
1442 * test 2 START TRANSFER commands with BIT[15:14] combinations 'b00 and 'b01 to
1443 * deduce the smaller successful combination.
1444 *
1445 * Let test0 = test status for combination 'b00 and test1 = test status for 'b01
1446 * of BIT[15:14]. The correct combination is as follow:
1447 *
1448 * if test0 fails and test1 passes, BIT[15:14] is 'b01
1449 * if test0 fails and test1 fails, BIT[15:14] is 'b10
1450 * if test0 passes and test1 fails, BIT[15:14] is 'b11
1451 * if test0 passes and test1 passes, BIT[15:14] is 'b00
1452 *
1453 * Synopsys STAR 9001202023: Wrong microframe number for isochronous IN
1454 * endpoints.
1455 */
Felipe Balbi25abad62018-08-14 10:41:19 +03001456static int dwc3_gadget_start_isoc_quirk(struct dwc3_ep *dep)
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301457{
Thinh Nguyend92021f2018-11-14 22:56:54 -08001458 int cmd_status = 0;
1459 bool test0;
1460 bool test1;
1461
1462 while (dep->combo_num < 2) {
1463 struct dwc3_gadget_ep_cmd_params params;
1464 u32 test_frame_number;
1465 u32 cmd;
1466
1467 /*
1468 * Check if we can start isoc transfer on the next interval or
1469 * 4 uframes in the future with BIT[15:14] as dep->combo_num
1470 */
Michael Grzeschikca143782020-07-01 20:24:51 +02001471 test_frame_number = dep->frame_number & DWC3_FRNUMBER_MASK;
Thinh Nguyend92021f2018-11-14 22:56:54 -08001472 test_frame_number |= dep->combo_num << 14;
1473 test_frame_number += max_t(u32, 4, dep->interval);
1474
1475 params.param0 = upper_32_bits(dep->dwc->bounce_addr);
1476 params.param1 = lower_32_bits(dep->dwc->bounce_addr);
1477
1478 cmd = DWC3_DEPCMD_STARTTRANSFER;
1479 cmd |= DWC3_DEPCMD_PARAM(test_frame_number);
1480 cmd_status = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
1481
1482 /* Redo if some other failure beside bus-expiry is received */
1483 if (cmd_status && cmd_status != -EAGAIN) {
1484 dep->start_cmd_status = 0;
1485 dep->combo_num = 0;
Felipe Balbi25abad62018-08-14 10:41:19 +03001486 return 0;
Thinh Nguyend92021f2018-11-14 22:56:54 -08001487 }
1488
1489 /* Store the first test status */
1490 if (dep->combo_num == 0)
1491 dep->start_cmd_status = cmd_status;
1492
1493 dep->combo_num++;
1494
1495 /*
1496 * End the transfer if the START_TRANSFER command is successful
1497 * to wait for the next XferNotReady to test the command again
1498 */
1499 if (cmd_status == 0) {
Felipe Balbic5353b22019-02-13 13:00:54 +02001500 dwc3_stop_active_transfer(dep, true, true);
Felipe Balbi25abad62018-08-14 10:41:19 +03001501 return 0;
Thinh Nguyend92021f2018-11-14 22:56:54 -08001502 }
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301503 }
1504
Thinh Nguyend92021f2018-11-14 22:56:54 -08001505 /* test0 and test1 are both completed at this point */
1506 test0 = (dep->start_cmd_status == 0);
1507 test1 = (cmd_status == 0);
1508
1509 if (!test0 && test1)
1510 dep->combo_num = 1;
1511 else if (!test0 && !test1)
1512 dep->combo_num = 2;
1513 else if (test0 && !test1)
1514 dep->combo_num = 3;
1515 else if (test0 && test1)
1516 dep->combo_num = 0;
1517
Michael Grzeschikca143782020-07-01 20:24:51 +02001518 dep->frame_number &= DWC3_FRNUMBER_MASK;
Thinh Nguyend92021f2018-11-14 22:56:54 -08001519 dep->frame_number |= dep->combo_num << 14;
1520 dep->frame_number += max_t(u32, 4, dep->interval);
1521
1522 /* Reinitialize test variables */
1523 dep->start_cmd_status = 0;
1524 dep->combo_num = 0;
1525
Felipe Balbi25abad62018-08-14 10:41:19 +03001526 return __dwc3_gadget_kick_transfer(dep);
Thinh Nguyend92021f2018-11-14 22:56:54 -08001527}
1528
Felipe Balbi25abad62018-08-14 10:41:19 +03001529static int __dwc3_gadget_start_isoc(struct dwc3_ep *dep)
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301530{
Michael Olbrichc5a70922020-07-01 20:24:52 +02001531 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Thinh Nguyend92021f2018-11-14 22:56:54 -08001532 struct dwc3 *dwc = dep->dwc;
Felipe Balbid5370102018-08-14 10:42:43 +03001533 int ret;
1534 int i;
Thinh Nguyend92021f2018-11-14 22:56:54 -08001535
Thinh Nguyen36f05d32020-03-29 16:13:10 -07001536 if (list_empty(&dep->pending_list) &&
1537 list_empty(&dep->started_list)) {
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301538 dep->flags |= DWC3_EP_PENDING_REQUEST;
Felipe Balbi25abad62018-08-14 10:41:19 +03001539 return -EAGAIN;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301540 }
1541
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07001542 if (!dwc->dis_start_transfer_quirk &&
1543 (DWC3_VER_IS_PRIOR(DWC31, 170A) ||
1544 DWC3_VER_TYPE_IS_WITHIN(DWC31, 170A, EA01, EA06))) {
Felipe Balbi25abad62018-08-14 10:41:19 +03001545 if (dwc->gadget.speed <= USB_SPEED_HIGH && dep->direction)
1546 return dwc3_gadget_start_isoc_quirk(dep);
Thinh Nguyend92021f2018-11-14 22:56:54 -08001547 }
1548
Michael Olbrichc5a70922020-07-01 20:24:52 +02001549 if (desc->bInterval <= 14 &&
1550 dwc->gadget.speed >= USB_SPEED_HIGH) {
1551 u32 frame = __dwc3_gadget_get_frame(dwc);
1552 bool rollover = frame <
1553 (dep->frame_number & DWC3_FRNUMBER_MASK);
1554
1555 /*
1556 * frame_number is set from XferNotReady and may be already
1557 * out of date. DSTS only provides the lower 14 bit of the
1558 * current frame number. So add the upper two bits of
1559 * frame_number and handle a possible rollover.
1560 * This will provide the correct frame_number unless more than
1561 * rollover has happened since XferNotReady.
1562 */
1563
1564 dep->frame_number = (dep->frame_number & ~DWC3_FRNUMBER_MASK) |
1565 frame;
1566 if (rollover)
1567 dep->frame_number += BIT(14);
1568 }
1569
Felipe Balbid5370102018-08-14 10:42:43 +03001570 for (i = 0; i < DWC3_ISOC_MAX_RETRIES; i++) {
1571 dep->frame_number = DWC3_ALIGN_FRAME(dep, i + 1);
1572
1573 ret = __dwc3_gadget_kick_transfer(dep);
1574 if (ret != -EAGAIN)
1575 break;
1576 }
1577
Thinh Nguyen36f05d32020-03-29 16:13:10 -07001578 /*
1579 * After a number of unsuccessful start attempts due to bus-expiry
1580 * status, issue END_TRANSFER command and retry on the next XferNotReady
1581 * event.
1582 */
1583 if (ret == -EAGAIN) {
1584 struct dwc3_gadget_ep_cmd_params params;
1585 u32 cmd;
1586
1587 cmd = DWC3_DEPCMD_ENDTRANSFER |
1588 DWC3_DEPCMD_CMDIOC |
1589 DWC3_DEPCMD_PARAM(dep->resource_index);
1590
1591 dep->resource_index = 0;
1592 memset(&params, 0, sizeof(params));
1593
1594 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
1595 if (!ret)
1596 dep->flags |= DWC3_EP_END_TRANSFER_PENDING;
1597 }
1598
Felipe Balbid5370102018-08-14 10:42:43 +03001599 return ret;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301600}
1601
Felipe Balbi72246da2011-08-19 18:10:58 +03001602static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1603{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001604 struct dwc3 *dwc = dep->dwc;
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001605
Felipe Balbibb423982015-11-16 15:31:21 -06001606 if (!dep->endpoint.desc) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001607 dev_err(dwc->dev, "%s: can't queue to disabled endpoint\n",
1608 dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001609 return -ESHUTDOWN;
1610 }
1611
Felipe Balbi04fb3652017-05-17 15:57:45 +03001612 if (WARN(req->dep != dep, "request %pK belongs to '%s'\n",
1613 &req->request, req->dep->name))
Felipe Balbibb423982015-11-16 15:31:21 -06001614 return -EINVAL;
Felipe Balbibb423982015-11-16 15:31:21 -06001615
Felipe Balbib2b6d602019-01-11 12:58:52 +02001616 if (WARN(req->status < DWC3_REQUEST_STATUS_COMPLETED,
1617 "%s: request %pK already in flight\n",
1618 dep->name, &req->request))
1619 return -EINVAL;
1620
Felipe Balbifc8bb912016-05-16 13:14:48 +03001621 pm_runtime_get(dwc->dev);
1622
Felipe Balbi72246da2011-08-19 18:10:58 +03001623 req->request.actual = 0;
1624 req->request.status = -EINPROGRESS;
Felipe Balbi72246da2011-08-19 18:10:58 +03001625
Felipe Balbife84f522015-09-01 09:01:38 -05001626 trace_dwc3_ep_queue(req);
1627
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001628 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbia3af5e32019-01-11 12:57:09 +02001629 req->status = DWC3_REQUEST_STATUS_QUEUED;
Felipe Balbi72246da2011-08-19 18:10:58 +03001630
Thinh Nguyene0d19562020-05-05 19:46:57 -07001631 if (dep->flags & DWC3_EP_WAIT_TRANSFER_COMPLETE)
1632 return 0;
1633
Thinh Nguyenc5036722020-09-02 18:42:58 -07001634 /*
1635 * Start the transfer only after the END_TRANSFER is completed
1636 * and endpoint STALL is cleared.
1637 */
1638 if ((dep->flags & DWC3_EP_END_TRANSFER_PENDING) ||
1639 (dep->flags & DWC3_EP_WEDGE) ||
1640 (dep->flags & DWC3_EP_STALL)) {
Thinh Nguyenda10bcd2019-12-18 18:14:50 -08001641 dep->flags |= DWC3_EP_DELAY_START;
1642 return 0;
1643 }
1644
Felipe Balbid889c232016-09-29 15:44:29 +03001645 /*
1646 * NOTICE: Isochronous endpoints should NEVER be prestarted. We must
1647 * wait for a XferNotReady event so we will know what's the current
1648 * (micro-)frame number.
1649 *
1650 * Without this trick, we are very, very likely gonna get Bus Expiry
1651 * errors which will force us issue EndTransfer command.
1652 */
1653 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbife990ce2018-03-29 13:23:53 +03001654 if (!(dep->flags & DWC3_EP_PENDING_REQUEST) &&
1655 !(dep->flags & DWC3_EP_TRANSFER_STARTED))
Roger Quadrosf1d68262017-04-21 15:58:08 +03001656 return 0;
Felipe Balbife990ce2018-03-29 13:23:53 +03001657
1658 if ((dep->flags & DWC3_EP_PENDING_REQUEST)) {
Felipe Balbie319bd62020-08-13 08:35:38 +03001659 if (!(dep->flags & DWC3_EP_TRANSFER_STARTED))
Felipe Balbi25abad62018-08-14 10:41:19 +03001660 return __dwc3_gadget_start_isoc(dep);
Felipe Balbi08a36b52016-08-11 14:27:52 +03001661 }
Felipe Balbib511e5e2012-06-06 12:00:50 +03001662 }
1663
Felipe Balbi7fdca762017-09-05 14:41:34 +03001664 return __dwc3_gadget_kick_transfer(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001665}
1666
1667static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1668 gfp_t gfp_flags)
1669{
1670 struct dwc3_request *req = to_dwc3_request(request);
1671 struct dwc3_ep *dep = to_dwc3_ep(ep);
1672 struct dwc3 *dwc = dep->dwc;
1673
1674 unsigned long flags;
1675
1676 int ret;
1677
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001678 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001679 ret = __dwc3_gadget_ep_queue(dep, req);
1680 spin_unlock_irqrestore(&dwc->lock, flags);
1681
1682 return ret;
1683}
1684
Felipe Balbi7746a8d2018-08-01 13:42:29 +03001685static void dwc3_gadget_ep_skip_trbs(struct dwc3_ep *dep, struct dwc3_request *req)
1686{
1687 int i;
1688
Thinh Nguyencb11ea52020-03-05 13:23:55 -08001689 /* If req->trb is not set, then the request has not started */
1690 if (!req->trb)
1691 return;
1692
Felipe Balbi7746a8d2018-08-01 13:42:29 +03001693 /*
1694 * If request was already started, this means we had to
1695 * stop the transfer. With that we also need to ignore
1696 * all TRBs used by the request, however TRBs can only
1697 * be modified after completion of END_TRANSFER
1698 * command. So what we do here is that we wait for
1699 * END_TRANSFER completion and only after that, we jump
1700 * over TRBs by clearing HWO and incrementing dequeue
1701 * pointer.
1702 */
1703 for (i = 0; i < req->num_trbs; i++) {
1704 struct dwc3_trb *trb;
1705
Thinh Nguyen2dedea02020-03-05 13:24:01 -08001706 trb = &dep->trb_pool[dep->trb_dequeue];
Felipe Balbi7746a8d2018-08-01 13:42:29 +03001707 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1708 dwc3_ep_inc_deq(dep);
1709 }
Thinh Nguyenc7152762019-02-12 19:39:27 -08001710
1711 req->num_trbs = 0;
Felipe Balbi7746a8d2018-08-01 13:42:29 +03001712}
1713
Felipe Balbid4f1afe2018-08-01 13:54:25 +03001714static void dwc3_gadget_ep_cleanup_cancelled_requests(struct dwc3_ep *dep)
1715{
1716 struct dwc3_request *req;
1717 struct dwc3_request *tmp;
1718
1719 list_for_each_entry_safe(req, tmp, &dep->cancelled_list, list) {
1720 dwc3_gadget_ep_skip_trbs(dep, req);
1721 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1722 }
1723}
1724
Felipe Balbi72246da2011-08-19 18:10:58 +03001725static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1726 struct usb_request *request)
1727{
1728 struct dwc3_request *req = to_dwc3_request(request);
1729 struct dwc3_request *r = NULL;
1730
1731 struct dwc3_ep *dep = to_dwc3_ep(ep);
1732 struct dwc3 *dwc = dep->dwc;
1733
1734 unsigned long flags;
1735 int ret = 0;
1736
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001737 trace_dwc3_ep_dequeue(req);
1738
Felipe Balbi72246da2011-08-19 18:10:58 +03001739 spin_lock_irqsave(&dwc->lock, flags);
1740
Thinh Nguyena7027ca2020-03-05 13:24:08 -08001741 list_for_each_entry(r, &dep->cancelled_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001742 if (r == req)
Thinh Nguyenfcd2def2020-03-05 13:24:20 -08001743 goto out;
Felipe Balbi72246da2011-08-19 18:10:58 +03001744 }
1745
Felipe Balbi72246da2011-08-19 18:10:58 +03001746 list_for_each_entry(r, &dep->pending_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001747 if (r == req) {
Thinh Nguyenfcd2def2020-03-05 13:24:20 -08001748 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1749 goto out;
1750 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001751 }
1752
Thinh Nguyenfcd2def2020-03-05 13:24:20 -08001753 list_for_each_entry(r, &dep->started_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001754 if (r == req) {
Thinh Nguyena7027ca2020-03-05 13:24:08 -08001755 struct dwc3_request *t;
1756
Felipe Balbi72246da2011-08-19 18:10:58 +03001757 /* wait until it is processed */
Felipe Balbic5353b22019-02-13 13:00:54 +02001758 dwc3_stop_active_transfer(dep, true, true);
Felipe Balbicf3113d2017-02-17 11:12:44 +02001759
Thinh Nguyena7027ca2020-03-05 13:24:08 -08001760 /*
1761 * Remove any started request if the transfer is
1762 * cancelled.
1763 */
1764 list_for_each_entry_safe(r, t, &dep->started_list, list)
1765 dwc3_gadget_move_cancelled_request(r);
Felipe Balbicf3113d2017-02-17 11:12:44 +02001766
Thinh Nguyenfcd2def2020-03-05 13:24:20 -08001767 goto out;
Felipe Balbi72246da2011-08-19 18:10:58 +03001768 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001769 }
1770
Thinh Nguyenfcd2def2020-03-05 13:24:20 -08001771 dev_err(dwc->dev, "request %pK was not queued to %s\n",
1772 request, ep->name);
1773 ret = -EINVAL;
1774out:
Felipe Balbi72246da2011-08-19 18:10:58 +03001775 spin_unlock_irqrestore(&dwc->lock, flags);
1776
1777 return ret;
1778}
1779
Felipe Balbi7a608552014-09-24 14:19:52 -05001780int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001781{
1782 struct dwc3_gadget_ep_cmd_params params;
1783 struct dwc3 *dwc = dep->dwc;
Thinh Nguyencb11ea52020-03-05 13:23:55 -08001784 struct dwc3_request *req;
1785 struct dwc3_request *tmp;
Felipe Balbi72246da2011-08-19 18:10:58 +03001786 int ret;
1787
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001788 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1789 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1790 return -EINVAL;
1791 }
1792
Felipe Balbi72246da2011-08-19 18:10:58 +03001793 memset(&params, 0x00, sizeof(params));
1794
1795 if (value) {
Felipe Balbi69450c42016-05-30 13:37:02 +03001796 struct dwc3_trb *trb;
1797
Felipe Balbie319bd62020-08-13 08:35:38 +03001798 unsigned int transfer_in_flight;
1799 unsigned int started;
Felipe Balbi69450c42016-05-30 13:37:02 +03001800
1801 if (dep->number > 1)
1802 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1803 else
1804 trb = &dwc->ep0_trb[dep->trb_enqueue];
1805
1806 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1807 started = !list_empty(&dep->started_list);
1808
1809 if (!protocol && ((dep->direction && transfer_in_flight) ||
1810 (!dep->direction && started))) {
Felipe Balbi7a608552014-09-24 14:19:52 -05001811 return -EAGAIN;
1812 }
1813
Felipe Balbi2cd47182016-04-12 16:42:43 +03001814 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1815 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001816 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001817 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001818 dep->name);
1819 else
1820 dep->flags |= DWC3_EP_STALL;
1821 } else {
Thinh Nguyencb11ea52020-03-05 13:23:55 -08001822 /*
1823 * Don't issue CLEAR_STALL command to control endpoints. The
1824 * controller automatically clears the STALL when it receives
1825 * the SETUP token.
1826 */
1827 if (dep->number <= 1) {
1828 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
1829 return 0;
1830 }
Felipe Balbi2cd47182016-04-12 16:42:43 +03001831
Thinh Nguyend97c78a2020-09-02 18:43:04 -07001832 dwc3_stop_active_transfer(dep, true, true);
1833
1834 list_for_each_entry_safe(req, tmp, &dep->started_list, list)
1835 dwc3_gadget_move_cancelled_request(req);
1836
1837 if (dep->flags & DWC3_EP_END_TRANSFER_PENDING) {
1838 dep->flags |= DWC3_EP_PENDING_CLEAR_STALL;
1839 return 0;
1840 }
1841
1842 dwc3_gadget_ep_cleanup_cancelled_requests(dep);
1843
John Youn50c763f2016-05-31 17:49:56 -07001844 ret = dwc3_send_clear_stall_ep_cmd(dep);
Thinh Nguyencb11ea52020-03-05 13:23:55 -08001845 if (ret) {
Dan Carpenter3f892042014-03-07 14:20:22 +03001846 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001847 dep->name);
Thinh Nguyencb11ea52020-03-05 13:23:55 -08001848 return ret;
1849 }
1850
1851 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
1852
Thinh Nguyenc5036722020-09-02 18:42:58 -07001853 if ((dep->flags & DWC3_EP_DELAY_START) &&
1854 !usb_endpoint_xfer_isoc(dep->endpoint.desc))
1855 __dwc3_gadget_kick_transfer(dep);
1856
1857 dep->flags &= ~DWC3_EP_DELAY_START;
Felipe Balbi72246da2011-08-19 18:10:58 +03001858 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001859
Felipe Balbi72246da2011-08-19 18:10:58 +03001860 return ret;
1861}
1862
1863static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1864{
1865 struct dwc3_ep *dep = to_dwc3_ep(ep);
1866 struct dwc3 *dwc = dep->dwc;
1867
1868 unsigned long flags;
1869
1870 int ret;
1871
1872 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001873 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001874 spin_unlock_irqrestore(&dwc->lock, flags);
1875
1876 return ret;
1877}
1878
1879static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1880{
1881 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001882 struct dwc3 *dwc = dep->dwc;
1883 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001884 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001885
Paul Zimmerman249a4562012-02-24 17:32:16 -08001886 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001887 dep->flags |= DWC3_EP_WEDGE;
1888
Pratyush Anand08f0d962012-06-25 22:40:43 +05301889 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001890 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301891 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001892 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001893 spin_unlock_irqrestore(&dwc->lock, flags);
1894
1895 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001896}
1897
1898/* -------------------------------------------------------------------------- */
1899
1900static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1901 .bLength = USB_DT_ENDPOINT_SIZE,
1902 .bDescriptorType = USB_DT_ENDPOINT,
1903 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1904};
1905
1906static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1907 .enable = dwc3_gadget_ep0_enable,
1908 .disable = dwc3_gadget_ep0_disable,
1909 .alloc_request = dwc3_gadget_ep_alloc_request,
1910 .free_request = dwc3_gadget_ep_free_request,
1911 .queue = dwc3_gadget_ep0_queue,
1912 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301913 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001914 .set_wedge = dwc3_gadget_ep_set_wedge,
1915};
1916
1917static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1918 .enable = dwc3_gadget_ep_enable,
1919 .disable = dwc3_gadget_ep_disable,
1920 .alloc_request = dwc3_gadget_ep_alloc_request,
1921 .free_request = dwc3_gadget_ep_free_request,
1922 .queue = dwc3_gadget_ep_queue,
1923 .dequeue = dwc3_gadget_ep_dequeue,
1924 .set_halt = dwc3_gadget_ep_set_halt,
1925 .set_wedge = dwc3_gadget_ep_set_wedge,
1926};
1927
1928/* -------------------------------------------------------------------------- */
1929
1930static int dwc3_gadget_get_frame(struct usb_gadget *g)
1931{
1932 struct dwc3 *dwc = gadget_to_dwc(g);
Felipe Balbi72246da2011-08-19 18:10:58 +03001933
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +03001934 return __dwc3_gadget_get_frame(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001935}
1936
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001937static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001938{
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001939 int retries;
Felipe Balbi72246da2011-08-19 18:10:58 +03001940
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001941 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001942 u32 reg;
1943
Felipe Balbi72246da2011-08-19 18:10:58 +03001944 u8 link_state;
Felipe Balbi72246da2011-08-19 18:10:58 +03001945
Felipe Balbi72246da2011-08-19 18:10:58 +03001946 /*
1947 * According to the Databook Remote wakeup request should
1948 * be issued only when the device is in early suspend state.
1949 *
1950 * We can check that via USB Link State bits in DSTS register.
1951 */
1952 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1953
Felipe Balbi72246da2011-08-19 18:10:58 +03001954 link_state = DWC3_DSTS_USBLNKST(reg);
1955
1956 switch (link_state) {
Thinh Nguyend0550cd2020-01-31 16:25:50 -08001957 case DWC3_LINK_STATE_RESET:
Felipe Balbi72246da2011-08-19 18:10:58 +03001958 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1959 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
Thinh Nguyend0550cd2020-01-31 16:25:50 -08001960 case DWC3_LINK_STATE_RESUME:
Felipe Balbi72246da2011-08-19 18:10:58 +03001961 break;
1962 default:
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001963 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001964 }
1965
Felipe Balbi8598bde2012-01-02 18:55:57 +02001966 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1967 if (ret < 0) {
1968 dev_err(dwc->dev, "failed to put link in Recovery\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001969 return ret;
Felipe Balbi8598bde2012-01-02 18:55:57 +02001970 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001971
Paul Zimmerman802fde92012-04-27 13:10:52 +03001972 /* Recent versions do this automatically */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07001973 if (DWC3_VER_IS_PRIOR(DWC3, 194A)) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001974 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001975 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001976 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1977 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1978 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001979
Paul Zimmerman1d046792012-02-15 18:56:56 -08001980 /* poll until Link State changes to ON */
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001981 retries = 20000;
Felipe Balbi72246da2011-08-19 18:10:58 +03001982
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001983 while (retries--) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001984 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1985
1986 /* in HS, means ON */
1987 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1988 break;
1989 }
1990
1991 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1992 dev_err(dwc->dev, "failed to send remote wakeup\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001993 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001994 }
1995
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001996 return 0;
1997}
1998
1999static int dwc3_gadget_wakeup(struct usb_gadget *g)
2000{
2001 struct dwc3 *dwc = gadget_to_dwc(g);
2002 unsigned long flags;
2003 int ret;
2004
2005 spin_lock_irqsave(&dwc->lock, flags);
2006 ret = __dwc3_gadget_wakeup(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03002007 spin_unlock_irqrestore(&dwc->lock, flags);
2008
2009 return ret;
2010}
2011
2012static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
2013 int is_selfpowered)
2014{
2015 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08002016 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03002017
Paul Zimmerman249a4562012-02-24 17:32:16 -08002018 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08002019 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08002020 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03002021
2022 return 0;
2023}
2024
Felipe Balbi7b2a0362013-12-19 13:43:19 -06002025static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03002026{
2027 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02002028 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03002029
Felipe Balbifc8bb912016-05-16 13:14:48 +03002030 if (pm_runtime_suspended(dwc->dev))
2031 return 0;
2032
Felipe Balbi72246da2011-08-19 18:10:58 +03002033 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02002034 if (is_on) {
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002035 if (DWC3_VER_IS_WITHIN(DWC3, ANY, 187A)) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03002036 reg &= ~DWC3_DCTL_TRGTULST_MASK;
2037 reg |= DWC3_DCTL_TRGTULST_RX_DET;
2038 }
2039
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002040 if (!DWC3_VER_IS_PRIOR(DWC3, 194A))
Paul Zimmerman802fde92012-04-27 13:10:52 +03002041 reg &= ~DWC3_DCTL_KEEP_CONNECT;
2042 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06002043
2044 if (dwc->has_hibernation)
2045 reg |= DWC3_DCTL_KEEP_CONNECT;
2046
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02002047 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02002048 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03002049 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06002050
2051 if (dwc->has_hibernation && !suspend)
2052 reg &= ~DWC3_DCTL_KEEP_CONNECT;
2053
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02002054 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02002055 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002056
Thinh Nguyen5b738212019-10-23 19:15:43 -07002057 dwc3_gadget_dctl_write_safe(dwc, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002058
2059 do {
2060 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
Felipe Balbib6d4e162016-06-09 16:47:05 +03002061 reg &= DWC3_DSTS_DEVCTRLHLT;
2062 } while (--timeout && !(!is_on ^ !reg));
Felipe Balbif2df6792016-06-09 16:31:34 +03002063
2064 if (!timeout)
2065 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +03002066
Pratyush Anand6f17f742012-07-02 10:21:55 +05302067 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03002068}
2069
2070static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
2071{
2072 struct dwc3 *dwc = gadget_to_dwc(g);
2073 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05302074 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002075
2076 is_on = !!is_on;
2077
Baolin Wangbb014732016-10-14 17:11:33 +08002078 /*
2079 * Per databook, when we want to stop the gadget, if a control transfer
2080 * is still in process, complete it and get the core into setup phase.
2081 */
2082 if (!is_on && dwc->ep0state != EP0_SETUP_PHASE) {
2083 reinit_completion(&dwc->ep0_in_setup);
2084
2085 ret = wait_for_completion_timeout(&dwc->ep0_in_setup,
2086 msecs_to_jiffies(DWC3_PULL_UP_TIMEOUT));
2087 if (ret == 0) {
2088 dev_err(dwc->dev, "timed out waiting for SETUP phase\n");
2089 return -ETIMEDOUT;
2090 }
2091 }
2092
Felipe Balbi72246da2011-08-19 18:10:58 +03002093 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06002094 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002095 spin_unlock_irqrestore(&dwc->lock, flags);
2096
Pratyush Anand6f17f742012-07-02 10:21:55 +05302097 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002098}
2099
Felipe Balbi8698e2a2013-02-08 15:24:04 +02002100static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
2101{
2102 u32 reg;
2103
2104 /* Enable all but Start and End of Frame IRQs */
2105 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
2106 DWC3_DEVTEN_EVNTOVERFLOWEN |
2107 DWC3_DEVTEN_CMDCMPLTEN |
2108 DWC3_DEVTEN_ERRTICERREN |
2109 DWC3_DEVTEN_WKUPEVTEN |
Felipe Balbi8698e2a2013-02-08 15:24:04 +02002110 DWC3_DEVTEN_CONNECTDONEEN |
2111 DWC3_DEVTEN_USBRSTEN |
2112 DWC3_DEVTEN_DISCONNEVTEN);
2113
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002114 if (DWC3_VER_IS_PRIOR(DWC3, 250A))
Felipe Balbi799e9dc2016-09-23 11:20:40 +03002115 reg |= DWC3_DEVTEN_ULSTCNGEN;
2116
Felipe Balbi8698e2a2013-02-08 15:24:04 +02002117 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
2118}
2119
2120static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
2121{
2122 /* mask all interrupts */
2123 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
2124}
2125
2126static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03002127static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02002128
Felipe Balbi4e994722016-05-13 14:09:59 +03002129/**
Felipe Balbibfad65e2017-04-19 14:59:27 +03002130 * dwc3_gadget_setup_nump - calculate and initialize NUMP field of %DWC3_DCFG
2131 * @dwc: pointer to our context structure
Felipe Balbi4e994722016-05-13 14:09:59 +03002132 *
2133 * The following looks like complex but it's actually very simple. In order to
2134 * calculate the number of packets we can burst at once on OUT transfers, we're
2135 * gonna use RxFIFO size.
2136 *
2137 * To calculate RxFIFO size we need two numbers:
2138 * MDWIDTH = size, in bits, of the internal memory bus
2139 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
2140 *
2141 * Given these two numbers, the formula is simple:
2142 *
2143 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
2144 *
2145 * 24 bytes is for 3x SETUP packets
2146 * 16 bytes is a clock domain crossing tolerance
2147 *
2148 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
2149 */
2150static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
2151{
2152 u32 ram2_depth;
2153 u32 mdwidth;
2154 u32 nump;
2155 u32 reg;
2156
2157 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
2158 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
Thinh Nguyen4244ba02020-04-11 19:20:07 -07002159 if (DWC3_IP_IS(DWC32))
2160 mdwidth += DWC3_GHWPARAMS6_MDWIDTH(dwc->hwparams.hwparams6);
Felipe Balbi4e994722016-05-13 14:09:59 +03002161
2162 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
2163 nump = min_t(u32, nump, 16);
2164
2165 /* update NumP */
2166 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2167 reg &= ~DWC3_DCFG_NUMP_MASK;
2168 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
2169 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2170}
2171
Felipe Balbid7be2952016-05-04 15:49:37 +03002172static int __dwc3_gadget_start(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03002173{
Felipe Balbi72246da2011-08-19 18:10:58 +03002174 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03002175 int ret = 0;
2176 u32 reg;
2177
John Youncf40b862016-11-14 12:32:43 -08002178 /*
2179 * Use IMOD if enabled via dwc->imod_interval. Otherwise, if
2180 * the core supports IMOD, disable it.
2181 */
2182 if (dwc->imod_interval) {
2183 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
2184 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
2185 } else if (dwc3_has_imod(dwc)) {
2186 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), 0);
2187 }
2188
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03002189 /*
2190 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
2191 * field instead of letting dwc3 itself calculate that automatically.
2192 *
2193 * This way, we maximize the chances that we'll be able to get several
2194 * bursts of data without going through any sort of endpoint throttling.
2195 */
2196 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002197 if (DWC3_IP_IS(DWC3))
Thinh Nguyen01b0e2c2018-03-16 15:34:13 -07002198 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002199 else
2200 reg &= ~DWC31_GRXTHRCFG_PKTCNTSEL;
Thinh Nguyen01b0e2c2018-03-16 15:34:13 -07002201
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03002202 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
2203
Felipe Balbi4e994722016-05-13 14:09:59 +03002204 dwc3_gadget_setup_nump(dwc);
2205
Felipe Balbi72246da2011-08-19 18:10:58 +03002206 /* Start with SuperSpeed Default */
2207 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2208
2209 dep = dwc->eps[0];
Felipe Balbia2d23f02018-04-09 12:40:48 +03002210 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
Felipe Balbi72246da2011-08-19 18:10:58 +03002211 if (ret) {
2212 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03002213 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03002214 }
2215
2216 dep = dwc->eps[1];
Felipe Balbia2d23f02018-04-09 12:40:48 +03002217 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
Felipe Balbi72246da2011-08-19 18:10:58 +03002218 if (ret) {
2219 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03002220 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03002221 }
2222
2223 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03002224 dwc->ep0state = EP0_SETUP_PHASE;
Zeng Tao88b1bb12018-12-26 19:22:00 +08002225 dwc->link_state = DWC3_LINK_STATE_SS_DIS;
Felipe Balbi72246da2011-08-19 18:10:58 +03002226 dwc3_ep0_out_start(dwc);
2227
Felipe Balbi8698e2a2013-02-08 15:24:04 +02002228 dwc3_gadget_enable_irq(dwc);
2229
Felipe Balbid7be2952016-05-04 15:49:37 +03002230 return 0;
2231
2232err1:
2233 __dwc3_gadget_ep_disable(dwc->eps[0]);
2234
2235err0:
2236 return ret;
2237}
2238
2239static int dwc3_gadget_start(struct usb_gadget *g,
2240 struct usb_gadget_driver *driver)
2241{
2242 struct dwc3 *dwc = gadget_to_dwc(g);
2243 unsigned long flags;
2244 int ret = 0;
2245 int irq;
2246
Roger Quadros9522def2016-06-10 14:48:38 +03002247 irq = dwc->irq_gadget;
Felipe Balbid7be2952016-05-04 15:49:37 +03002248 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
2249 IRQF_SHARED, "dwc3", dwc->ev_buf);
2250 if (ret) {
2251 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
2252 irq, ret);
2253 goto err0;
2254 }
2255
2256 spin_lock_irqsave(&dwc->lock, flags);
2257 if (dwc->gadget_driver) {
2258 dev_err(dwc->dev, "%s is already bound to %s\n",
2259 dwc->gadget.name,
2260 dwc->gadget_driver->driver.name);
2261 ret = -EBUSY;
2262 goto err1;
2263 }
2264
2265 dwc->gadget_driver = driver;
2266
Felipe Balbifc8bb912016-05-16 13:14:48 +03002267 if (pm_runtime_active(dwc->dev))
2268 __dwc3_gadget_start(dwc);
2269
Felipe Balbi72246da2011-08-19 18:10:58 +03002270 spin_unlock_irqrestore(&dwc->lock, flags);
2271
2272 return 0;
2273
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03002274err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03002275 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03002276 free_irq(irq, dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03002277
2278err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03002279 return ret;
2280}
2281
Felipe Balbid7be2952016-05-04 15:49:37 +03002282static void __dwc3_gadget_stop(struct dwc3 *dwc)
2283{
2284 dwc3_gadget_disable_irq(dwc);
2285 __dwc3_gadget_ep_disable(dwc->eps[0]);
2286 __dwc3_gadget_ep_disable(dwc->eps[1]);
2287}
2288
Felipe Balbi22835b82014-10-17 12:05:12 -05002289static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03002290{
2291 struct dwc3 *dwc = gadget_to_dwc(g);
2292 unsigned long flags;
2293
2294 spin_lock_irqsave(&dwc->lock, flags);
Baolin Wang76a638f2016-10-31 19:38:36 +08002295
2296 if (pm_runtime_suspended(dwc->dev))
2297 goto out;
2298
Felipe Balbid7be2952016-05-04 15:49:37 +03002299 __dwc3_gadget_stop(dwc);
Baolin Wang76a638f2016-10-31 19:38:36 +08002300
Baolin Wang76a638f2016-10-31 19:38:36 +08002301out:
Felipe Balbi72246da2011-08-19 18:10:58 +03002302 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03002303 spin_unlock_irqrestore(&dwc->lock, flags);
2304
Felipe Balbi3f308d12016-05-16 14:17:06 +03002305 free_irq(dwc->irq_gadget, dwc->ev_buf);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03002306
Felipe Balbi72246da2011-08-19 18:10:58 +03002307 return 0;
2308}
Paul Zimmerman802fde92012-04-27 13:10:52 +03002309
Anurag Kumar Vulisha729dcff2019-05-10 12:37:28 +05302310static void dwc3_gadget_config_params(struct usb_gadget *g,
2311 struct usb_dcd_config_params *params)
2312{
2313 struct dwc3 *dwc = gadget_to_dwc(g);
2314
Thinh Nguyen54fb5ba2019-08-19 18:36:06 -07002315 params->besl_baseline = USB_DEFAULT_BESL_UNSPECIFIED;
2316 params->besl_deep = USB_DEFAULT_BESL_UNSPECIFIED;
2317
2318 /* Recommended BESL */
2319 if (!dwc->dis_enblslpm_quirk) {
Thinh Nguyen17b63702019-08-29 18:00:16 -07002320 /*
2321 * If the recommended BESL baseline is 0 or if the BESL deep is
2322 * less than 2, Microsoft's Windows 10 host usb stack will issue
2323 * a usb reset immediately after it receives the extended BOS
2324 * descriptor and the enumeration will fail. To maintain
2325 * compatibility with the Windows' usb stack, let's set the
2326 * recommended BESL baseline to 1 and clamp the BESL deep to be
2327 * within 2 to 15.
2328 */
2329 params->besl_baseline = 1;
Thinh Nguyen54fb5ba2019-08-19 18:36:06 -07002330 if (dwc->is_utmi_l1_suspend)
Thinh Nguyen17b63702019-08-29 18:00:16 -07002331 params->besl_deep =
2332 clamp_t(u8, dwc->hird_threshold, 2, 15);
Thinh Nguyen54fb5ba2019-08-19 18:36:06 -07002333 }
2334
Anurag Kumar Vulisha729dcff2019-05-10 12:37:28 +05302335 /* U1 Device exit Latency */
2336 if (dwc->dis_u1_entry_quirk)
2337 params->bU1devExitLat = 0;
2338 else
2339 params->bU1devExitLat = DWC3_DEFAULT_U1_DEV_EXIT_LAT;
2340
2341 /* U2 Device exit Latency */
2342 if (dwc->dis_u2_entry_quirk)
2343 params->bU2DevExitLat = 0;
2344 else
2345 params->bU2DevExitLat =
2346 cpu_to_le16(DWC3_DEFAULT_U2_DEV_EXIT_LAT);
2347}
2348
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002349static void dwc3_gadget_set_speed(struct usb_gadget *g,
2350 enum usb_device_speed speed)
2351{
2352 struct dwc3 *dwc = gadget_to_dwc(g);
2353 unsigned long flags;
2354 u32 reg;
2355
2356 spin_lock_irqsave(&dwc->lock, flags);
2357 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2358 reg &= ~(DWC3_DCFG_SPEED_MASK);
2359
2360 /*
2361 * WORKAROUND: DWC3 revision < 2.20a have an issue
2362 * which would cause metastability state on Run/Stop
2363 * bit if we try to force the IP to USB2-only mode.
2364 *
2365 * Because of that, we cannot configure the IP to any
2366 * speed other than the SuperSpeed
2367 *
2368 * Refers to:
2369 *
2370 * STAR#9000525659: Clock Domain Crossing on DCTL in
2371 * USB 2.0 Mode
2372 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002373 if (DWC3_VER_IS_PRIOR(DWC3, 220A) &&
Roger Quadros42bf02e2017-10-31 15:11:55 +02002374 !dwc->dis_metastability_quirk) {
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002375 reg |= DWC3_DCFG_SUPERSPEED;
2376 } else {
2377 switch (speed) {
2378 case USB_SPEED_LOW:
2379 reg |= DWC3_DCFG_LOWSPEED;
2380 break;
2381 case USB_SPEED_FULL:
2382 reg |= DWC3_DCFG_FULLSPEED;
2383 break;
2384 case USB_SPEED_HIGH:
2385 reg |= DWC3_DCFG_HIGHSPEED;
2386 break;
2387 case USB_SPEED_SUPER:
2388 reg |= DWC3_DCFG_SUPERSPEED;
2389 break;
2390 case USB_SPEED_SUPER_PLUS:
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002391 if (DWC3_IP_IS(DWC3))
Thinh Nguyen2f3090c2018-03-16 15:35:57 -07002392 reg |= DWC3_DCFG_SUPERSPEED;
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002393 else
2394 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002395 break;
2396 default:
2397 dev_err(dwc->dev, "invalid speed (%d)\n", speed);
2398
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002399 if (DWC3_IP_IS(DWC3))
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002400 reg |= DWC3_DCFG_SUPERSPEED;
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002401 else
2402 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002403 }
2404 }
2405 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2406
2407 spin_unlock_irqrestore(&dwc->lock, flags);
2408}
2409
Felipe Balbi72246da2011-08-19 18:10:58 +03002410static const struct usb_gadget_ops dwc3_gadget_ops = {
2411 .get_frame = dwc3_gadget_get_frame,
2412 .wakeup = dwc3_gadget_wakeup,
2413 .set_selfpowered = dwc3_gadget_set_selfpowered,
2414 .pullup = dwc3_gadget_pullup,
2415 .udc_start = dwc3_gadget_start,
2416 .udc_stop = dwc3_gadget_stop,
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002417 .udc_set_speed = dwc3_gadget_set_speed,
Anurag Kumar Vulisha729dcff2019-05-10 12:37:28 +05302418 .get_config_params = dwc3_gadget_config_params,
Felipe Balbi72246da2011-08-19 18:10:58 +03002419};
2420
2421/* -------------------------------------------------------------------------- */
2422
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002423static int dwc3_gadget_init_control_endpoint(struct dwc3_ep *dep)
2424{
2425 struct dwc3 *dwc = dep->dwc;
2426
2427 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
2428 dep->endpoint.maxburst = 1;
2429 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
2430 if (!dep->direction)
2431 dwc->gadget.ep0 = &dep->endpoint;
2432
2433 dep->endpoint.caps.type_control = true;
2434
2435 return 0;
2436}
2437
2438static int dwc3_gadget_init_in_endpoint(struct dwc3_ep *dep)
2439{
2440 struct dwc3 *dwc = dep->dwc;
2441 int mdwidth;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002442 int size;
2443
2444 mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
Thinh Nguyen4244ba02020-04-11 19:20:07 -07002445 if (DWC3_IP_IS(DWC32))
2446 mdwidth += DWC3_GHWPARAMS6_MDWIDTH(dwc->hwparams.hwparams6);
2447
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002448 /* MDWIDTH is represented in bits, we need it in bytes */
2449 mdwidth /= 8;
2450
2451 size = dwc3_readl(dwc->regs, DWC3_GTXFIFOSIZ(dep->number >> 1));
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002452 if (DWC3_IP_IS(DWC3))
Thinh Nguyen586f4332020-01-31 16:59:21 -08002453 size = DWC3_GTXFIFOSIZ_TXFDEP(size);
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002454 else
2455 size = DWC31_GTXFIFOSIZ_TXFDEP(size);
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002456
2457 /* FIFO Depth is in MDWDITH bytes. Multiply */
2458 size *= mdwidth;
2459
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002460 /*
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002461 * To meet performance requirement, a minimum TxFIFO size of 3x
2462 * MaxPacketSize is recommended for endpoints that support burst and a
2463 * minimum TxFIFO size of 2x MaxPacketSize for endpoints that don't
2464 * support burst. Use those numbers and we can calculate the max packet
2465 * limit as below.
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002466 */
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002467 if (dwc->maximum_speed >= USB_SPEED_SUPER)
2468 size /= 3;
2469 else
2470 size /= 2;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002471
2472 usb_ep_set_maxpacket_limit(&dep->endpoint, size);
2473
2474 dep->endpoint.max_streams = 15;
2475 dep->endpoint.ops = &dwc3_gadget_ep_ops;
2476 list_add_tail(&dep->endpoint.ep_list,
2477 &dwc->gadget.ep_list);
2478 dep->endpoint.caps.type_iso = true;
2479 dep->endpoint.caps.type_bulk = true;
2480 dep->endpoint.caps.type_int = true;
2481
2482 return dwc3_alloc_trb_pool(dep);
2483}
2484
2485static int dwc3_gadget_init_out_endpoint(struct dwc3_ep *dep)
2486{
2487 struct dwc3 *dwc = dep->dwc;
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002488 int mdwidth;
2489 int size;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002490
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002491 mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
Thinh Nguyen4244ba02020-04-11 19:20:07 -07002492 if (DWC3_IP_IS(DWC32))
2493 mdwidth += DWC3_GHWPARAMS6_MDWIDTH(dwc->hwparams.hwparams6);
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002494
2495 /* MDWIDTH is represented in bits, convert to bytes */
2496 mdwidth /= 8;
2497
2498 /* All OUT endpoints share a single RxFIFO space */
2499 size = dwc3_readl(dwc->regs, DWC3_GRXFIFOSIZ(0));
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002500 if (DWC3_IP_IS(DWC3))
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002501 size = DWC3_GRXFIFOSIZ_RXFDEP(size);
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002502 else
2503 size = DWC31_GRXFIFOSIZ_RXFDEP(size);
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002504
2505 /* FIFO depth is in MDWDITH bytes */
2506 size *= mdwidth;
2507
2508 /*
2509 * To meet performance requirement, a minimum recommended RxFIFO size
2510 * is defined as follow:
2511 * RxFIFO size >= (3 x MaxPacketSize) +
2512 * (3 x 8 bytes setup packets size) + (16 bytes clock crossing margin)
2513 *
2514 * Then calculate the max packet limit as below.
2515 */
2516 size -= (3 * 8) + 16;
2517 if (size < 0)
2518 size = 0;
2519 else
2520 size /= 3;
2521
2522 usb_ep_set_maxpacket_limit(&dep->endpoint, size);
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002523 dep->endpoint.max_streams = 15;
2524 dep->endpoint.ops = &dwc3_gadget_ep_ops;
2525 list_add_tail(&dep->endpoint.ep_list,
2526 &dwc->gadget.ep_list);
2527 dep->endpoint.caps.type_iso = true;
2528 dep->endpoint.caps.type_bulk = true;
2529 dep->endpoint.caps.type_int = true;
2530
2531 return dwc3_alloc_trb_pool(dep);
2532}
2533
2534static int dwc3_gadget_init_endpoint(struct dwc3 *dwc, u8 epnum)
Felipe Balbi72246da2011-08-19 18:10:58 +03002535{
2536 struct dwc3_ep *dep;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002537 bool direction = epnum & 1;
2538 int ret;
2539 u8 num = epnum >> 1;
2540
2541 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
2542 if (!dep)
2543 return -ENOMEM;
2544
2545 dep->dwc = dwc;
2546 dep->number = epnum;
2547 dep->direction = direction;
2548 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
2549 dwc->eps[epnum] = dep;
Thinh Nguyend92021f2018-11-14 22:56:54 -08002550 dep->combo_num = 0;
2551 dep->start_cmd_status = 0;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002552
2553 snprintf(dep->name, sizeof(dep->name), "ep%u%s", num,
2554 direction ? "in" : "out");
2555
2556 dep->endpoint.name = dep->name;
2557
2558 if (!(dep->number > 1)) {
2559 dep->endpoint.desc = &dwc3_gadget_ep0_desc;
2560 dep->endpoint.comp_desc = NULL;
2561 }
2562
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002563 if (num == 0)
2564 ret = dwc3_gadget_init_control_endpoint(dep);
2565 else if (direction)
2566 ret = dwc3_gadget_init_in_endpoint(dep);
2567 else
2568 ret = dwc3_gadget_init_out_endpoint(dep);
2569
2570 if (ret)
2571 return ret;
2572
2573 dep->endpoint.caps.dir_in = direction;
2574 dep->endpoint.caps.dir_out = !direction;
2575
2576 INIT_LIST_HEAD(&dep->pending_list);
2577 INIT_LIST_HEAD(&dep->started_list);
Felipe Balbid5443bb2018-08-01 13:53:29 +03002578 INIT_LIST_HEAD(&dep->cancelled_list);
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002579
2580 return 0;
2581}
2582
2583static int dwc3_gadget_init_endpoints(struct dwc3 *dwc, u8 total)
2584{
Bryan O'Donoghue47d39462017-01-31 20:58:10 +00002585 u8 epnum;
Felipe Balbi72246da2011-08-19 18:10:58 +03002586
Bryan O'Donoghuef3bcfc72017-01-31 20:58:11 +00002587 INIT_LIST_HEAD(&dwc->gadget.ep_list);
2588
Andy Shevchenko46b780d2017-06-12 15:11:25 +03002589 for (epnum = 0; epnum < total; epnum++) {
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002590 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002591
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002592 ret = dwc3_gadget_init_endpoint(dwc, epnum);
2593 if (ret)
2594 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002595 }
2596
2597 return 0;
2598}
2599
2600static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
2601{
2602 struct dwc3_ep *dep;
2603 u8 epnum;
2604
2605 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2606 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002607 if (!dep)
2608 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05302609 /*
2610 * Physical endpoints 0 and 1 are special; they form the
2611 * bi-directional USB endpoint 0.
2612 *
2613 * For those two physical endpoints, we don't allocate a TRB
2614 * pool nor do we add them the endpoints list. Due to that, we
2615 * shouldn't do these two operations otherwise we would end up
2616 * with all sorts of bugs when removing dwc3.ko.
2617 */
2618 if (epnum != 0 && epnum != 1) {
2619 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002620 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05302621 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002622
2623 kfree(dep);
2624 }
2625}
2626
Felipe Balbi72246da2011-08-19 18:10:58 +03002627/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02002628
Felipe Balbi8f608e82018-03-27 10:53:29 +03002629static int dwc3_gadget_ep_reclaim_completed_trb(struct dwc3_ep *dep,
2630 struct dwc3_request *req, struct dwc3_trb *trb,
2631 const struct dwc3_event_depevt *event, int status, int chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302632{
2633 unsigned int count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302634
Felipe Balbidc55c672016-08-12 13:20:32 +03002635 dwc3_ep_inc_deq(dep);
Felipe Balbia9c3ca52016-10-05 14:24:37 +03002636
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002637 trace_dwc3_complete_trb(dep, trb);
Felipe Balbi09fe1f82018-08-01 13:32:07 +03002638 req->num_trbs--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002639
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002640 /*
2641 * If we're in the middle of series of chained TRBs and we
2642 * receive a short transfer along the way, DWC3 will skip
2643 * through all TRBs including the last TRB in the chain (the
2644 * where CHN bit is zero. DWC3 will also avoid clearing HWO
2645 * bit and SW has to do it manually.
2646 *
2647 * We're going to do that here to avoid problems of HW trying
2648 * to use bogus TRBs for transfers.
2649 */
2650 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
2651 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2652
Felipe Balbic6267a52017-01-05 14:58:46 +02002653 /*
Thinh Nguyen6abfa0f2018-11-15 19:03:27 -08002654 * For isochronous transfers, the first TRB in a service interval must
2655 * have the Isoc-First type. Track and report its interval frame number.
2656 */
2657 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
2658 (trb->ctrl & DWC3_TRBCTL_ISOCHRONOUS_FIRST)) {
2659 unsigned int frame_number;
2660
2661 frame_number = DWC3_TRB_CTRL_GET_SID_SOFN(trb->ctrl);
2662 frame_number &= ~(dep->interval - 1);
2663 req->request.frame_number = frame_number;
2664 }
2665
2666 /*
Felipe Balbic6267a52017-01-05 14:58:46 +02002667 * If we're dealing with unaligned size OUT transfer, we will be left
2668 * with one TRB pending in the ring. We need to manually clear HWO bit
2669 * from that TRB.
2670 */
Felipe Balbi1a22ec62018-08-01 13:15:05 +03002671
2672 if (req->needs_extra_trb && !(trb->ctrl & DWC3_TRB_CTRL_CHN)) {
Felipe Balbic6267a52017-01-05 14:58:46 +02002673 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2674 return 1;
2675 }
2676
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302677 count = trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbie62c5bc52016-10-25 13:47:21 +03002678 req->remaining += count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302679
Felipe Balbi35b27192017-03-08 13:56:37 +02002680 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
2681 return 1;
2682
Felipe Balbid80fe1b2018-04-06 11:04:21 +03002683 if (event->status & DEPEVT_STATUS_SHORT && !chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302684 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002685
Anurag Kumar Vulisha5ee85892020-01-27 19:30:46 +00002686 if ((trb->ctrl & DWC3_TRB_CTRL_IOC) ||
2687 (trb->ctrl & DWC3_TRB_CTRL_LST))
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302688 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002689
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302690 return 0;
2691}
2692
Felipe Balbid3692952018-03-29 13:32:10 +03002693static int dwc3_gadget_ep_reclaim_trb_sg(struct dwc3_ep *dep,
2694 struct dwc3_request *req, const struct dwc3_event_depevt *event,
2695 int status)
2696{
2697 struct dwc3_trb *trb = &dep->trb_pool[dep->trb_dequeue];
2698 struct scatterlist *sg = req->sg;
2699 struct scatterlist *s;
2700 unsigned int pending = req->num_pending_sgs;
2701 unsigned int i;
2702 int ret = 0;
2703
2704 for_each_sg(sg, s, pending, i) {
2705 trb = &dep->trb_pool[dep->trb_dequeue];
2706
Felipe Balbid3692952018-03-29 13:32:10 +03002707 req->sg = sg_next(s);
2708 req->num_pending_sgs--;
2709
2710 ret = dwc3_gadget_ep_reclaim_completed_trb(dep, req,
2711 trb, event, status, true);
2712 if (ret)
2713 break;
2714 }
2715
2716 return ret;
2717}
2718
2719static int dwc3_gadget_ep_reclaim_trb_linear(struct dwc3_ep *dep,
2720 struct dwc3_request *req, const struct dwc3_event_depevt *event,
2721 int status)
2722{
2723 struct dwc3_trb *trb = &dep->trb_pool[dep->trb_dequeue];
2724
2725 return dwc3_gadget_ep_reclaim_completed_trb(dep, req, trb,
2726 event, status, false);
2727}
2728
Felipe Balbie0c42ce2018-04-06 15:37:30 +03002729static bool dwc3_gadget_ep_request_completed(struct dwc3_request *req)
2730{
Thinh Nguyen49e05902020-03-31 01:40:35 -07002731 return req->num_pending_sgs == 0;
Felipe Balbie0c42ce2018-04-06 15:37:30 +03002732}
2733
Felipe Balbif38e35d2018-04-06 15:56:35 +03002734static int dwc3_gadget_ep_cleanup_completed_request(struct dwc3_ep *dep,
2735 const struct dwc3_event_depevt *event,
2736 struct dwc3_request *req, int status)
2737{
2738 int ret;
2739
2740 if (req->num_pending_sgs)
2741 ret = dwc3_gadget_ep_reclaim_trb_sg(dep, req, event,
2742 status);
2743 else
2744 ret = dwc3_gadget_ep_reclaim_trb_linear(dep, req, event,
2745 status);
2746
Felipe Balbi1a22ec62018-08-01 13:15:05 +03002747 if (req->needs_extra_trb) {
Thinh Nguyend2ee3ff2020-08-06 19:46:29 -07002748 unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
2749
Felipe Balbif38e35d2018-04-06 15:56:35 +03002750 ret = dwc3_gadget_ep_reclaim_trb_linear(dep, req, event,
2751 status);
Thinh Nguyend2ee3ff2020-08-06 19:46:29 -07002752
2753 /* Reclaim MPS padding TRB for ZLP */
2754 if (!req->direction && req->request.zero && req->request.length &&
2755 !usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
2756 (IS_ALIGNED(req->request.length, maxp)))
2757 ret = dwc3_gadget_ep_reclaim_trb_linear(dep, req, event, status);
2758
Felipe Balbi1a22ec62018-08-01 13:15:05 +03002759 req->needs_extra_trb = false;
Felipe Balbif38e35d2018-04-06 15:56:35 +03002760 }
2761
2762 req->request.actual = req->request.length - req->remaining;
2763
Thinh Nguyend9feef92020-03-31 01:40:42 -07002764 if (!dwc3_gadget_ep_request_completed(req))
Felipe Balbif38e35d2018-04-06 15:56:35 +03002765 goto out;
Felipe Balbif38e35d2018-04-06 15:56:35 +03002766
2767 dwc3_gadget_giveback(dep, req, status);
2768
2769out:
2770 return ret;
2771}
2772
Felipe Balbi12a3a4a2018-03-29 11:53:40 +03002773static void dwc3_gadget_ep_cleanup_completed_requests(struct dwc3_ep *dep,
Felipe Balbi8f608e82018-03-27 10:53:29 +03002774 const struct dwc3_event_depevt *event, int status)
Felipe Balbi72246da2011-08-19 18:10:58 +03002775{
Felipe Balbi6afbdb52018-04-06 15:49:49 +03002776 struct dwc3_request *req;
2777 struct dwc3_request *tmp;
Felipe Balbi72246da2011-08-19 18:10:58 +03002778
Felipe Balbi6afbdb52018-04-06 15:49:49 +03002779 list_for_each_entry_safe(req, tmp, &dep->started_list, list) {
Felipe Balbifee73e62018-04-06 15:50:29 +03002780 int ret;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002781
Felipe Balbif38e35d2018-04-06 15:56:35 +03002782 ret = dwc3_gadget_ep_cleanup_completed_request(dep, event,
2783 req, status);
Felipe Balbi58f02182018-03-29 12:10:31 +03002784 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03002785 break;
Felipe Balbi31162af2016-08-11 14:38:37 +03002786 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002787}
2788
Thinh Nguyend9feef92020-03-31 01:40:42 -07002789static bool dwc3_gadget_ep_should_continue(struct dwc3_ep *dep)
2790{
2791 struct dwc3_request *req;
2792
2793 if (!list_empty(&dep->pending_list))
2794 return true;
2795
2796 /*
2797 * We only need to check the first entry of the started list. We can
2798 * assume the completed requests are removed from the started list.
2799 */
2800 req = next_request(&dep->started_list);
2801 if (!req)
2802 return false;
2803
2804 return !dwc3_gadget_ep_request_completed(req);
2805}
2806
Felipe Balbiee3638b2018-03-27 11:26:53 +03002807static void dwc3_gadget_endpoint_frame_from_event(struct dwc3_ep *dep,
2808 const struct dwc3_event_depevt *event)
2809{
Felipe Balbif62afb42018-04-11 10:34:34 +03002810 dep->frame_number = event->parameters;
Felipe Balbiee3638b2018-03-27 11:26:53 +03002811}
2812
Thinh Nguyen2e6e9e42020-05-05 19:46:39 -07002813static bool dwc3_gadget_endpoint_trbs_complete(struct dwc3_ep *dep,
2814 const struct dwc3_event_depevt *event, int status)
Felipe Balbi72246da2011-08-19 18:10:58 +03002815{
Felipe Balbi8f608e82018-03-27 10:53:29 +03002816 struct dwc3 *dwc = dep->dwc;
Thinh Nguyen2e6e9e42020-05-05 19:46:39 -07002817 bool no_started_trb = true;
Felipe Balbi6d8a0192018-03-29 12:49:28 +03002818
Felipe Balbi5f2e7972018-03-29 11:10:45 +03002819 dwc3_gadget_ep_cleanup_completed_requests(dep, event, status);
Felipe Balbifae2b902011-10-14 13:00:30 +03002820
Thinh Nguyenb6842d42020-05-05 19:46:33 -07002821 if (dep->flags & DWC3_EP_END_TRANSFER_PENDING)
2822 goto out;
Felipe Balbi6d8a0192018-03-29 12:49:28 +03002823
Michael Grzeschikf5e46aa2020-07-01 20:24:53 +02002824 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
2825 list_empty(&dep->started_list) &&
2826 (list_empty(&dep->pending_list) || status == -EXDEV))
Felipe Balbifae2b902011-10-14 13:00:30 +03002827 dwc3_stop_active_transfer(dep, true, true);
Thinh Nguyend9feef92020-03-31 01:40:42 -07002828 else if (dwc3_gadget_ep_should_continue(dep))
Thinh Nguyen2e6e9e42020-05-05 19:46:39 -07002829 if (__dwc3_gadget_kick_transfer(dep) == 0)
2830 no_started_trb = false;
Felipe Balbifae2b902011-10-14 13:00:30 +03002831
Thinh Nguyenb6842d42020-05-05 19:46:33 -07002832out:
Felipe Balbifae2b902011-10-14 13:00:30 +03002833 /*
2834 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2835 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2836 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002837 if (DWC3_VER_IS_PRIOR(DWC3, 183A)) {
Felipe Balbifae2b902011-10-14 13:00:30 +03002838 u32 reg;
2839 int i;
2840
2841 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05002842 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03002843
2844 if (!(dep->flags & DWC3_EP_ENABLED))
2845 continue;
2846
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002847 if (!list_empty(&dep->started_list))
Thinh Nguyen2e6e9e42020-05-05 19:46:39 -07002848 return no_started_trb;
Felipe Balbifae2b902011-10-14 13:00:30 +03002849 }
2850
2851 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2852 reg |= dwc->u1u2;
2853 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2854
2855 dwc->u1u2 = 0;
2856 }
Thinh Nguyen2e6e9e42020-05-05 19:46:39 -07002857
2858 return no_started_trb;
2859}
2860
2861static void dwc3_gadget_endpoint_transfer_in_progress(struct dwc3_ep *dep,
2862 const struct dwc3_event_depevt *event)
2863{
2864 int status = 0;
2865
2866 if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
2867 dwc3_gadget_endpoint_frame_from_event(dep, event);
2868
2869 if (event->status & DEPEVT_STATUS_BUSERR)
2870 status = -ECONNRESET;
2871
2872 if (event->status & DEPEVT_STATUS_MISSED_ISOC)
2873 status = -EXDEV;
2874
2875 dwc3_gadget_endpoint_trbs_complete(dep, event, status);
Felipe Balbi72246da2011-08-19 18:10:58 +03002876}
2877
Thinh Nguyen3eaecd02020-05-05 19:46:51 -07002878static void dwc3_gadget_endpoint_transfer_complete(struct dwc3_ep *dep,
2879 const struct dwc3_event_depevt *event)
2880{
2881 int status = 0;
2882
2883 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
2884
2885 if (event->status & DEPEVT_STATUS_BUSERR)
2886 status = -ECONNRESET;
2887
Thinh Nguyene0d19562020-05-05 19:46:57 -07002888 if (dwc3_gadget_endpoint_trbs_complete(dep, event, status))
2889 dep->flags &= ~DWC3_EP_WAIT_TRANSFER_COMPLETE;
Felipe Balbi72246da2011-08-19 18:10:58 +03002890}
2891
Felipe Balbi8f608e82018-03-27 10:53:29 +03002892static void dwc3_gadget_endpoint_transfer_not_ready(struct dwc3_ep *dep,
2893 const struct dwc3_event_depevt *event)
Felipe Balbi32033862018-03-27 10:47:48 +03002894{
Felipe Balbiee3638b2018-03-27 11:26:53 +03002895 dwc3_gadget_endpoint_frame_from_event(dep, event);
Thinh Nguyen36f05d32020-03-29 16:13:10 -07002896
2897 /*
2898 * The XferNotReady event is generated only once before the endpoint
2899 * starts. It will be generated again when END_TRANSFER command is
2900 * issued. For some controller versions, the XferNotReady event may be
2901 * generated while the END_TRANSFER command is still in process. Ignore
2902 * it and wait for the next XferNotReady event after the command is
2903 * completed.
2904 */
2905 if (dep->flags & DWC3_EP_END_TRANSFER_PENDING)
2906 return;
2907
Felipe Balbi25abad62018-08-14 10:41:19 +03002908 (void) __dwc3_gadget_start_isoc(dep);
Felipe Balbi32033862018-03-27 10:47:48 +03002909}
2910
Thinh Nguyen140ca4c2020-05-05 19:47:09 -07002911static void dwc3_gadget_endpoint_stream_event(struct dwc3_ep *dep,
2912 const struct dwc3_event_depevt *event)
2913{
2914 struct dwc3 *dwc = dep->dwc;
2915
2916 if (event->status == DEPEVT_STREAMEVT_FOUND) {
2917 dep->flags |= DWC3_EP_FIRST_STREAM_PRIMED;
2918 goto out;
2919 }
2920
2921 /* Note: NoStream rejection event param value is 0 and not 0xFFFF */
2922 switch (event->parameters) {
2923 case DEPEVT_STREAM_PRIME:
2924 /*
2925 * If the host can properly transition the endpoint state from
2926 * idle to prime after a NoStream rejection, there's no need to
2927 * force restarting the endpoint to reinitiate the stream. To
2928 * simplify the check, assume the host follows the USB spec if
2929 * it primed the endpoint more than once.
2930 */
2931 if (dep->flags & DWC3_EP_FORCE_RESTART_STREAM) {
2932 if (dep->flags & DWC3_EP_FIRST_STREAM_PRIMED)
2933 dep->flags &= ~DWC3_EP_FORCE_RESTART_STREAM;
2934 else
2935 dep->flags |= DWC3_EP_FIRST_STREAM_PRIMED;
2936 }
2937
2938 break;
2939 case DEPEVT_STREAM_NOSTREAM:
2940 if ((dep->flags & DWC3_EP_IGNORE_NEXT_NOSTREAM) ||
2941 !(dep->flags & DWC3_EP_FORCE_RESTART_STREAM) ||
2942 !(dep->flags & DWC3_EP_WAIT_TRANSFER_COMPLETE))
2943 break;
2944
2945 /*
2946 * If the host rejects a stream due to no active stream, by the
2947 * USB and xHCI spec, the endpoint will be put back to idle
2948 * state. When the host is ready (buffer added/updated), it will
2949 * prime the endpoint to inform the usb device controller. This
2950 * triggers the device controller to issue ERDY to restart the
2951 * stream. However, some hosts don't follow this and keep the
2952 * endpoint in the idle state. No prime will come despite host
2953 * streams are updated, and the device controller will not be
2954 * triggered to generate ERDY to move the next stream data. To
2955 * workaround this and maintain compatibility with various
2956 * hosts, force to reinitate the stream until the host is ready
2957 * instead of waiting for the host to prime the endpoint.
2958 */
Thinh Nguyenb10e1c22020-05-05 19:47:15 -07002959 if (DWC3_VER_IS_WITHIN(DWC32, 100A, ANY)) {
2960 unsigned int cmd = DWC3_DGCMD_SET_ENDPOINT_PRIME;
2961
2962 dwc3_send_gadget_generic_command(dwc, cmd, dep->number);
2963 } else {
2964 dep->flags |= DWC3_EP_DELAY_START;
2965 dwc3_stop_active_transfer(dep, true, true);
2966 return;
2967 }
2968 break;
Thinh Nguyen140ca4c2020-05-05 19:47:09 -07002969 }
2970
2971out:
2972 dep->flags &= ~DWC3_EP_IGNORE_NEXT_NOSTREAM;
2973}
2974
Felipe Balbi72246da2011-08-19 18:10:58 +03002975static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2976 const struct dwc3_event_depevt *event)
2977{
2978 struct dwc3_ep *dep;
2979 u8 epnum = event->endpoint_number;
Baolin Wang76a638f2016-10-31 19:38:36 +08002980 u8 cmd;
Felipe Balbi72246da2011-08-19 18:10:58 +03002981
2982 dep = dwc->eps[epnum];
2983
Janusz Dziedzicd7fd41c2016-12-08 10:57:34 +01002984 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbi3aec9912019-01-21 13:08:44 +02002985 if (!(dep->flags & DWC3_EP_TRANSFER_STARTED))
Janusz Dziedzicd7fd41c2016-12-08 10:57:34 +01002986 return;
2987
2988 /* Handle only EPCMDCMPLT when EP disabled */
2989 if (event->endpoint_event != DWC3_DEPEVT_EPCMDCMPLT)
2990 return;
2991 }
Felipe Balbi3336abb2012-06-06 09:19:35 +03002992
Felipe Balbi72246da2011-08-19 18:10:58 +03002993 if (epnum == 0 || epnum == 1) {
2994 dwc3_ep0_interrupt(dwc, event);
2995 return;
2996 }
2997
2998 switch (event->endpoint_event) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002999 case DWC3_DEPEVT_XFERINPROGRESS:
Felipe Balbi8f608e82018-03-27 10:53:29 +03003000 dwc3_gadget_endpoint_transfer_in_progress(dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03003001 break;
3002 case DWC3_DEPEVT_XFERNOTREADY:
Felipe Balbi8f608e82018-03-27 10:53:29 +03003003 dwc3_gadget_endpoint_transfer_not_ready(dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03003004 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03003005 case DWC3_DEPEVT_EPCMDCMPLT:
Baolin Wang76a638f2016-10-31 19:38:36 +08003006 cmd = DEPEVT_PARAMETER_CMD(event->parameters);
3007
3008 if (cmd == DWC3_DEPCMD_ENDTRANSFER) {
Thinh Nguyenc58d8bf2019-12-18 18:14:44 -08003009 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
Felipe Balbi3aec9912019-01-21 13:08:44 +02003010 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
Felipe Balbifec90952018-08-01 13:56:50 +03003011 dwc3_gadget_ep_cleanup_cancelled_requests(dep);
Thinh Nguyend97c78a2020-09-02 18:43:04 -07003012
3013 if (dep->flags & DWC3_EP_PENDING_CLEAR_STALL) {
3014 struct dwc3 *dwc = dep->dwc;
3015
3016 dep->flags &= ~DWC3_EP_PENDING_CLEAR_STALL;
3017 if (dwc3_send_clear_stall_ep_cmd(dep)) {
3018 struct usb_ep *ep0 = &dwc->eps[0]->endpoint;
3019
3020 dev_err(dwc->dev, "failed to clear STALL on %s\n",
3021 dep->name);
3022 if (dwc->delayed_status)
3023 __dwc3_gadget_ep0_set_halt(ep0, 1);
3024 return;
3025 }
3026
3027 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
3028 if (dwc->delayed_status)
3029 dwc3_ep0_send_delayed_status(dwc);
3030 }
3031
Thinh Nguyenda10bcd2019-12-18 18:14:50 -08003032 if ((dep->flags & DWC3_EP_DELAY_START) &&
3033 !usb_endpoint_xfer_isoc(dep->endpoint.desc))
3034 __dwc3_gadget_kick_transfer(dep);
3035
3036 dep->flags &= ~DWC3_EP_DELAY_START;
Baolin Wang76a638f2016-10-31 19:38:36 +08003037 }
3038 break;
Felipe Balbi742a4ff2018-03-26 13:26:56 +03003039 case DWC3_DEPEVT_XFERCOMPLETE:
Thinh Nguyen3eaecd02020-05-05 19:46:51 -07003040 dwc3_gadget_endpoint_transfer_complete(dep, event);
3041 break;
3042 case DWC3_DEPEVT_STREAMEVT:
Thinh Nguyen140ca4c2020-05-05 19:47:09 -07003043 dwc3_gadget_endpoint_stream_event(dep, event);
3044 break;
Baolin Wang76a638f2016-10-31 19:38:36 +08003045 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbi72246da2011-08-19 18:10:58 +03003046 break;
3047 }
3048}
3049
3050static void dwc3_disconnect_gadget(struct dwc3 *dwc)
3051{
3052 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
3053 spin_unlock(&dwc->lock);
3054 dwc->gadget_driver->disconnect(&dwc->gadget);
3055 spin_lock(&dwc->lock);
3056 }
3057}
3058
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06003059static void dwc3_suspend_gadget(struct dwc3 *dwc)
3060{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03003061 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06003062 spin_unlock(&dwc->lock);
3063 dwc->gadget_driver->suspend(&dwc->gadget);
3064 spin_lock(&dwc->lock);
3065 }
3066}
3067
3068static void dwc3_resume_gadget(struct dwc3 *dwc)
3069{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03003070 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06003071 spin_unlock(&dwc->lock);
3072 dwc->gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06003073 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08003074 }
3075}
3076
3077static void dwc3_reset_gadget(struct dwc3 *dwc)
3078{
3079 if (!dwc->gadget_driver)
3080 return;
3081
3082 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
3083 spin_unlock(&dwc->lock);
3084 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06003085 spin_lock(&dwc->lock);
3086 }
3087}
3088
Felipe Balbic5353b22019-02-13 13:00:54 +02003089static void dwc3_stop_active_transfer(struct dwc3_ep *dep, bool force,
3090 bool interrupt)
Felipe Balbi72246da2011-08-19 18:10:58 +03003091{
Felipe Balbi72246da2011-08-19 18:10:58 +03003092 struct dwc3_gadget_ep_cmd_params params;
3093 u32 cmd;
3094 int ret;
3095
Thinh Nguyenc58d8bf2019-12-18 18:14:44 -08003096 if (!(dep->flags & DWC3_EP_TRANSFER_STARTED) ||
3097 (dep->flags & DWC3_EP_END_TRANSFER_PENDING))
Pratyush Anand3daf74d2012-06-23 02:23:08 +05303098 return;
3099
Pratyush Anand57911502012-07-06 15:19:10 +05303100 /*
3101 * NOTICE: We are violating what the Databook says about the
3102 * EndTransfer command. Ideally we would _always_ wait for the
3103 * EndTransfer Command Completion IRQ, but that's causing too
3104 * much trouble synchronizing between us and gadget driver.
3105 *
3106 * We have discussed this with the IP Provider and it was
Thinh Nguyencf2f8b62019-12-18 18:14:56 -08003107 * suggested to giveback all requests here.
Pratyush Anand57911502012-07-06 15:19:10 +05303108 *
3109 * Note also that a similar handling was tested by Synopsys
3110 * (thanks a lot Paul) and nothing bad has come out of it.
Thinh Nguyencf2f8b62019-12-18 18:14:56 -08003111 * In short, what we're doing is issuing EndTransfer with
3112 * CMDIOC bit set and delay kicking transfer until the
3113 * EndTransfer command had completed.
John Youn06281d42016-08-22 15:39:13 -07003114 *
3115 * As of IP version 3.10a of the DWC_usb3 IP, the controller
3116 * supports a mode to work around the above limitation. The
3117 * software can poll the CMDACT bit in the DEPCMD register
3118 * after issuing a EndTransfer command. This mode is enabled
3119 * by writing GUCTL2[14]. This polling is already done in the
3120 * dwc3_send_gadget_ep_cmd() function so if the mode is
3121 * enabled, the EndTransfer command will have completed upon
Thinh Nguyencf2f8b62019-12-18 18:14:56 -08003122 * returning from this function.
John Youn06281d42016-08-22 15:39:13 -07003123 *
3124 * This mode is NOT available on the DWC_usb31 IP.
Pratyush Anand57911502012-07-06 15:19:10 +05303125 */
3126
Pratyush Anand3daf74d2012-06-23 02:23:08 +05303127 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03003128 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
Felipe Balbic5353b22019-02-13 13:00:54 +02003129 cmd |= interrupt ? DWC3_DEPCMD_CMDIOC : 0;
Felipe Balbib4996a82012-06-06 12:04:13 +03003130 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05303131 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03003132 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05303133 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03003134 dep->resource_index = 0;
John Youn06281d42016-08-22 15:39:13 -07003135
Thinh Nguyen140ca4c2020-05-05 19:47:09 -07003136 /*
3137 * The END_TRANSFER command will cause the controller to generate a
3138 * NoStream Event, and it's not due to the host DP NoStream rejection.
3139 * Ignore the next NoStream event.
3140 */
3141 if (dep->stream_capable)
3142 dep->flags |= DWC3_EP_IGNORE_NEXT_NOSTREAM;
3143
Thinh Nguyend3abda52019-11-27 13:10:47 -08003144 if (!interrupt)
3145 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
Thinh Nguyenc58d8bf2019-12-18 18:14:44 -08003146 else
3147 dep->flags |= DWC3_EP_END_TRANSFER_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03003148}
3149
Felipe Balbi72246da2011-08-19 18:10:58 +03003150static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
3151{
3152 u32 epnum;
3153
3154 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
3155 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03003156 int ret;
3157
3158 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03003159 if (!dep)
3160 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03003161
3162 if (!(dep->flags & DWC3_EP_STALL))
3163 continue;
3164
3165 dep->flags &= ~DWC3_EP_STALL;
3166
John Youn50c763f2016-05-31 17:49:56 -07003167 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03003168 WARN_ON_ONCE(ret);
3169 }
3170}
3171
3172static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
3173{
Felipe Balbic4430a22012-05-24 10:30:01 +03003174 int reg;
3175
Thinh Nguyen1b6009ea2019-10-23 19:15:49 -07003176 dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RX_DET);
3177
Felipe Balbi72246da2011-08-19 18:10:58 +03003178 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3179 reg &= ~DWC3_DCTL_INITU1ENA;
Felipe Balbi72246da2011-08-19 18:10:58 +03003180 reg &= ~DWC3_DCTL_INITU2ENA;
Thinh Nguyen5b738212019-10-23 19:15:43 -07003181 dwc3_gadget_dctl_write_safe(dwc, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03003182
Felipe Balbi72246da2011-08-19 18:10:58 +03003183 dwc3_disconnect_gadget(dwc);
3184
3185 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03003186 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05003187 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbifc8bb912016-05-16 13:14:48 +03003188
3189 dwc->connected = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03003190}
3191
Felipe Balbi72246da2011-08-19 18:10:58 +03003192static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
3193{
3194 u32 reg;
3195
Felipe Balbifc8bb912016-05-16 13:14:48 +03003196 dwc->connected = true;
3197
Felipe Balbidf62df52011-10-14 15:11:49 +03003198 /*
3199 * WORKAROUND: DWC3 revisions <1.88a have an issue which
3200 * would cause a missing Disconnect Event if there's a
3201 * pending Setup Packet in the FIFO.
3202 *
3203 * There's no suggested workaround on the official Bug
3204 * report, which states that "unless the driver/application
3205 * is doing any special handling of a disconnect event,
3206 * there is no functional issue".
3207 *
3208 * Unfortunately, it turns out that we _do_ some special
3209 * handling of a disconnect event, namely complete all
3210 * pending transfers, notify gadget driver of the
3211 * disconnection, and so on.
3212 *
3213 * Our suggested workaround is to follow the Disconnect
3214 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06003215 * flag. Such flag gets set whenever we have a SETUP_PENDING
3216 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03003217 * same endpoint.
3218 *
3219 * Refers to:
3220 *
3221 * STAR#9000466709: RTL: Device : Disconnect event not
3222 * generated if setup packet pending in FIFO
3223 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003224 if (DWC3_VER_IS_PRIOR(DWC3, 188A)) {
Felipe Balbidf62df52011-10-14 15:11:49 +03003225 if (dwc->setup_packet_pending)
3226 dwc3_gadget_disconnect_interrupt(dwc);
3227 }
3228
Felipe Balbi8e744752014-11-06 14:27:53 +08003229 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03003230
3231 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3232 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
Thinh Nguyen5b738212019-10-23 19:15:43 -07003233 dwc3_gadget_dctl_write_safe(dwc, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02003234 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03003235 dwc3_clear_stall_all_ep(dwc);
3236
3237 /* Reset device address to zero */
3238 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
3239 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
3240 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03003241}
3242
Felipe Balbi72246da2011-08-19 18:10:58 +03003243static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
3244{
Felipe Balbi72246da2011-08-19 18:10:58 +03003245 struct dwc3_ep *dep;
3246 int ret;
3247 u32 reg;
3248 u8 speed;
3249
Felipe Balbi72246da2011-08-19 18:10:58 +03003250 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
3251 speed = reg & DWC3_DSTS_CONNECTSPD;
3252 dwc->speed = speed;
3253
John Youn5fb6fda2016-11-10 17:23:25 -08003254 /*
3255 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
3256 * each time on Connect Done.
3257 *
3258 * Currently we always use the reset value. If any platform
3259 * wants to set this to a different value, we need to add a
3260 * setting and update GCTL.RAMCLKSEL here.
3261 */
Felipe Balbi72246da2011-08-19 18:10:58 +03003262
3263 switch (speed) {
John Youn2da9ad72016-05-20 16:34:26 -07003264 case DWC3_DSTS_SUPERSPEED_PLUS:
John Youn75808622016-02-05 17:09:13 -08003265 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
3266 dwc->gadget.ep0->maxpacket = 512;
3267 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
3268 break;
John Youn2da9ad72016-05-20 16:34:26 -07003269 case DWC3_DSTS_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03003270 /*
3271 * WORKAROUND: DWC3 revisions <1.90a have an issue which
3272 * would cause a missing USB3 Reset event.
3273 *
3274 * In such situations, we should force a USB3 Reset
3275 * event by calling our dwc3_gadget_reset_interrupt()
3276 * routine.
3277 *
3278 * Refers to:
3279 *
3280 * STAR#9000483510: RTL: SS : USB3 reset event may
3281 * not be generated always when the link enters poll
3282 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003283 if (DWC3_VER_IS_PRIOR(DWC3, 190A))
Felipe Balbi05870c52011-10-14 14:51:38 +03003284 dwc3_gadget_reset_interrupt(dwc);
3285
Felipe Balbi72246da2011-08-19 18:10:58 +03003286 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
3287 dwc->gadget.ep0->maxpacket = 512;
3288 dwc->gadget.speed = USB_SPEED_SUPER;
3289 break;
John Youn2da9ad72016-05-20 16:34:26 -07003290 case DWC3_DSTS_HIGHSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03003291 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
3292 dwc->gadget.ep0->maxpacket = 64;
3293 dwc->gadget.speed = USB_SPEED_HIGH;
3294 break;
Roger Quadros9418ee12017-01-03 14:32:09 +02003295 case DWC3_DSTS_FULLSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03003296 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
3297 dwc->gadget.ep0->maxpacket = 64;
3298 dwc->gadget.speed = USB_SPEED_FULL;
3299 break;
John Youn2da9ad72016-05-20 16:34:26 -07003300 case DWC3_DSTS_LOWSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03003301 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
3302 dwc->gadget.ep0->maxpacket = 8;
3303 dwc->gadget.speed = USB_SPEED_LOW;
3304 break;
3305 }
3306
Thinh Nguyen61800262018-01-12 18:18:05 -08003307 dwc->eps[1]->endpoint.maxpacket = dwc->gadget.ep0->maxpacket;
3308
Pratyush Anand2b758352013-01-14 15:59:31 +05303309 /* Enable USB2 LPM Capability */
3310
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003311 if (!DWC3_VER_IS_WITHIN(DWC3, ANY, 194A) &&
John Youn2da9ad72016-05-20 16:34:26 -07003312 (speed != DWC3_DSTS_SUPERSPEED) &&
3313 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
Pratyush Anand2b758352013-01-14 15:59:31 +05303314 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
3315 reg |= DWC3_DCFG_LPM_CAP;
3316 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
3317
3318 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3319 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
3320
Thinh Nguyen16fe4f32019-08-19 18:35:58 -07003321 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold |
3322 (dwc->is_utmi_l1_suspend << 4));
Pratyush Anand2b758352013-01-14 15:59:31 +05303323
Huang Rui80caf7d2014-10-28 19:54:26 +08003324 /*
3325 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
3326 * DCFG.LPMCap is set, core responses with an ACK and the
3327 * BESL value in the LPM token is less than or equal to LPM
3328 * NYET threshold.
3329 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003330 WARN_ONCE(DWC3_VER_IS_PRIOR(DWC3, 240A) && dwc->has_lpm_erratum,
Masanari Iida9165dab2016-09-17 23:44:17 +09003331 "LPM Erratum not available on dwc3 revisions < 2.40a\n");
Huang Rui80caf7d2014-10-28 19:54:26 +08003332
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003333 if (dwc->has_lpm_erratum && !DWC3_VER_IS_PRIOR(DWC3, 240A))
Thinh Nguyen2e487d22019-04-25 13:55:30 -07003334 reg |= DWC3_DCTL_NYET_THRES(dwc->lpm_nyet_threshold);
Huang Rui80caf7d2014-10-28 19:54:26 +08003335
Thinh Nguyen5b738212019-10-23 19:15:43 -07003336 dwc3_gadget_dctl_write_safe(dwc, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06003337 } else {
3338 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3339 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
Thinh Nguyen5b738212019-10-23 19:15:43 -07003340 dwc3_gadget_dctl_write_safe(dwc, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05303341 }
3342
Felipe Balbi72246da2011-08-19 18:10:58 +03003343 dep = dwc->eps[0];
Felipe Balbia2d23f02018-04-09 12:40:48 +03003344 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_MODIFY);
Felipe Balbi72246da2011-08-19 18:10:58 +03003345 if (ret) {
3346 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
3347 return;
3348 }
3349
3350 dep = dwc->eps[1];
Felipe Balbia2d23f02018-04-09 12:40:48 +03003351 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_MODIFY);
Felipe Balbi72246da2011-08-19 18:10:58 +03003352 if (ret) {
3353 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
3354 return;
3355 }
3356
3357 /*
3358 * Configure PHY via GUSB3PIPECTLn if required.
3359 *
3360 * Update GTXFIFOSIZn
3361 *
3362 * In both cases reset values should be sufficient.
3363 */
3364}
3365
3366static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
3367{
Felipe Balbi72246da2011-08-19 18:10:58 +03003368 /*
3369 * TODO take core out of low power mode when that's
3370 * implemented.
3371 */
3372
Jiebing Liad14d4e2014-12-11 13:26:29 +08003373 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
3374 spin_unlock(&dwc->lock);
3375 dwc->gadget_driver->resume(&dwc->gadget);
3376 spin_lock(&dwc->lock);
3377 }
Felipe Balbi72246da2011-08-19 18:10:58 +03003378}
3379
3380static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
3381 unsigned int evtinfo)
3382{
Felipe Balbifae2b902011-10-14 13:00:30 +03003383 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03003384 unsigned int pwropt;
3385
3386 /*
3387 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
3388 * Hibernation mode enabled which would show up when device detects
3389 * host-initiated U3 exit.
3390 *
3391 * In that case, device will generate a Link State Change Interrupt
3392 * from U3 to RESUME which is only necessary if Hibernation is
3393 * configured in.
3394 *
3395 * There are no functional changes due to such spurious event and we
3396 * just need to ignore it.
3397 *
3398 * Refers to:
3399 *
3400 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
3401 * operational mode
3402 */
3403 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003404 if (DWC3_VER_IS_PRIOR(DWC3, 250A) &&
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03003405 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
3406 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
3407 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03003408 return;
3409 }
3410 }
Felipe Balbifae2b902011-10-14 13:00:30 +03003411
3412 /*
3413 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
3414 * on the link partner, the USB session might do multiple entry/exit
3415 * of low power states before a transfer takes place.
3416 *
3417 * Due to this problem, we might experience lower throughput. The
3418 * suggested workaround is to disable DCTL[12:9] bits if we're
3419 * transitioning from U1/U2 to U0 and enable those bits again
3420 * after a transfer completes and there are no pending transfers
3421 * on any of the enabled endpoints.
3422 *
3423 * This is the first half of that workaround.
3424 *
3425 * Refers to:
3426 *
3427 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
3428 * core send LGO_Ux entering U0
3429 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003430 if (DWC3_VER_IS_PRIOR(DWC3, 183A)) {
Felipe Balbifae2b902011-10-14 13:00:30 +03003431 if (next == DWC3_LINK_STATE_U0) {
3432 u32 u1u2;
3433 u32 reg;
3434
3435 switch (dwc->link_state) {
3436 case DWC3_LINK_STATE_U1:
3437 case DWC3_LINK_STATE_U2:
3438 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3439 u1u2 = reg & (DWC3_DCTL_INITU2ENA
3440 | DWC3_DCTL_ACCEPTU2ENA
3441 | DWC3_DCTL_INITU1ENA
3442 | DWC3_DCTL_ACCEPTU1ENA);
3443
3444 if (!dwc->u1u2)
3445 dwc->u1u2 = reg & u1u2;
3446
3447 reg &= ~u1u2;
3448
Thinh Nguyen5b738212019-10-23 19:15:43 -07003449 dwc3_gadget_dctl_write_safe(dwc, reg);
Felipe Balbifae2b902011-10-14 13:00:30 +03003450 break;
3451 default:
3452 /* do nothing */
3453 break;
3454 }
3455 }
3456 }
3457
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06003458 switch (next) {
3459 case DWC3_LINK_STATE_U1:
3460 if (dwc->speed == USB_SPEED_SUPER)
3461 dwc3_suspend_gadget(dwc);
3462 break;
3463 case DWC3_LINK_STATE_U2:
3464 case DWC3_LINK_STATE_U3:
3465 dwc3_suspend_gadget(dwc);
3466 break;
3467 case DWC3_LINK_STATE_RESUME:
3468 dwc3_resume_gadget(dwc);
3469 break;
3470 default:
3471 /* do nothing */
3472 break;
3473 }
3474
Felipe Balbie57ebc12014-04-22 13:20:12 -05003475 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03003476}
3477
Baolin Wang72704f82016-05-16 16:43:53 +08003478static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
3479 unsigned int evtinfo)
3480{
3481 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
3482
3483 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
3484 dwc3_suspend_gadget(dwc);
3485
3486 dwc->link_state = next;
3487}
3488
Felipe Balbie1dadd32014-02-25 14:47:54 -06003489static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
3490 unsigned int evtinfo)
3491{
3492 unsigned int is_ss = evtinfo & BIT(4);
3493
Felipe Balbibfad65e2017-04-19 14:59:27 +03003494 /*
Felipe Balbie1dadd32014-02-25 14:47:54 -06003495 * WORKAROUND: DWC3 revison 2.20a with hibernation support
3496 * have a known issue which can cause USB CV TD.9.23 to fail
3497 * randomly.
3498 *
3499 * Because of this issue, core could generate bogus hibernation
3500 * events which SW needs to ignore.
3501 *
3502 * Refers to:
3503 *
3504 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
3505 * Device Fallback from SuperSpeed
3506 */
3507 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
3508 return;
3509
3510 /* enter hibernation here */
3511}
3512
Felipe Balbi72246da2011-08-19 18:10:58 +03003513static void dwc3_gadget_interrupt(struct dwc3 *dwc,
3514 const struct dwc3_event_devt *event)
3515{
3516 switch (event->type) {
3517 case DWC3_DEVICE_EVENT_DISCONNECT:
3518 dwc3_gadget_disconnect_interrupt(dwc);
3519 break;
3520 case DWC3_DEVICE_EVENT_RESET:
3521 dwc3_gadget_reset_interrupt(dwc);
3522 break;
3523 case DWC3_DEVICE_EVENT_CONNECT_DONE:
3524 dwc3_gadget_conndone_interrupt(dwc);
3525 break;
3526 case DWC3_DEVICE_EVENT_WAKEUP:
3527 dwc3_gadget_wakeup_interrupt(dwc);
3528 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06003529 case DWC3_DEVICE_EVENT_HIBER_REQ:
3530 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
3531 "unexpected hibernation event\n"))
3532 break;
3533
3534 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
3535 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03003536 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
3537 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
3538 break;
3539 case DWC3_DEVICE_EVENT_EOPF:
Baolin Wang72704f82016-05-16 16:43:53 +08003540 /* It changed to be suspend event for version 2.30a and above */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003541 if (!DWC3_VER_IS_PRIOR(DWC3, 230A)) {
Baolin Wang72704f82016-05-16 16:43:53 +08003542 /*
3543 * Ignore suspend event until the gadget enters into
3544 * USB_STATE_CONFIGURED state.
3545 */
3546 if (dwc->gadget.state >= USB_STATE_CONFIGURED)
3547 dwc3_gadget_suspend_interrupt(dwc,
3548 event->event_info);
3549 }
Felipe Balbi72246da2011-08-19 18:10:58 +03003550 break;
3551 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi72246da2011-08-19 18:10:58 +03003552 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi72246da2011-08-19 18:10:58 +03003553 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi72246da2011-08-19 18:10:58 +03003554 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi72246da2011-08-19 18:10:58 +03003555 break;
3556 default:
Felipe Balbie9f2aa82015-01-27 13:49:28 -06003557 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03003558 }
3559}
3560
3561static void dwc3_process_event_entry(struct dwc3 *dwc,
3562 const union dwc3_event *event)
3563{
Felipe Balbi43c96be2016-09-26 13:23:34 +03003564 trace_dwc3_event(event->raw, dwc);
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05003565
Felipe Balbidfc5e802017-04-26 13:44:51 +03003566 if (!event->type.is_devspec)
3567 dwc3_endpoint_interrupt(dwc, &event->depevt);
3568 else if (event->type.type == DWC3_EVENT_TYPE_DEV)
Felipe Balbi72246da2011-08-19 18:10:58 +03003569 dwc3_gadget_interrupt(dwc, &event->devt);
Felipe Balbidfc5e802017-04-26 13:44:51 +03003570 else
Felipe Balbi72246da2011-08-19 18:10:58 +03003571 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
Felipe Balbi72246da2011-08-19 18:10:58 +03003572}
3573
Felipe Balbidea520a2016-03-30 09:39:34 +03003574static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbif42f2442013-06-12 21:25:08 +03003575{
Felipe Balbidea520a2016-03-30 09:39:34 +03003576 struct dwc3 *dwc = evt->dwc;
Felipe Balbif42f2442013-06-12 21:25:08 +03003577 irqreturn_t ret = IRQ_NONE;
3578 int left;
3579 u32 reg;
3580
Felipe Balbif42f2442013-06-12 21:25:08 +03003581 left = evt->count;
3582
3583 if (!(evt->flags & DWC3_EVENT_PENDING))
3584 return IRQ_NONE;
3585
3586 while (left > 0) {
3587 union dwc3_event event;
3588
John Younebbb2d52016-11-15 13:07:02 +02003589 event.raw = *(u32 *) (evt->cache + evt->lpos);
Felipe Balbif42f2442013-06-12 21:25:08 +03003590
3591 dwc3_process_event_entry(dwc, &event);
3592
3593 /*
3594 * FIXME we wrap around correctly to the next entry as
3595 * almost all entries are 4 bytes in size. There is one
3596 * entry which has 12 bytes which is a regular entry
3597 * followed by 8 bytes data. ATM I don't know how
3598 * things are organized if we get next to the a
3599 * boundary so I worry about that once we try to handle
3600 * that.
3601 */
Felipe Balbicaefe6c2016-11-15 13:05:23 +02003602 evt->lpos = (evt->lpos + 4) % evt->length;
Felipe Balbif42f2442013-06-12 21:25:08 +03003603 left -= 4;
Felipe Balbif42f2442013-06-12 21:25:08 +03003604 }
3605
3606 evt->count = 0;
3607 evt->flags &= ~DWC3_EVENT_PENDING;
3608 ret = IRQ_HANDLED;
3609
3610 /* Unmask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003611 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbif42f2442013-06-12 21:25:08 +03003612 reg &= ~DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003613 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbif42f2442013-06-12 21:25:08 +03003614
John Youncf40b862016-11-14 12:32:43 -08003615 if (dwc->imod_interval) {
3616 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
3617 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
3618 }
3619
Felipe Balbif42f2442013-06-12 21:25:08 +03003620 return ret;
3621}
3622
Felipe Balbidea520a2016-03-30 09:39:34 +03003623static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
Felipe Balbib15a7622011-06-30 16:57:15 +03003624{
Felipe Balbidea520a2016-03-30 09:39:34 +03003625 struct dwc3_event_buffer *evt = _evt;
3626 struct dwc3 *dwc = evt->dwc;
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05003627 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03003628 irqreturn_t ret = IRQ_NONE;
Felipe Balbib15a7622011-06-30 16:57:15 +03003629
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05003630 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbidea520a2016-03-30 09:39:34 +03003631 ret = dwc3_process_event_buf(evt);
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05003632 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03003633
3634 return ret;
3635}
3636
Felipe Balbidea520a2016-03-30 09:39:34 +03003637static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03003638{
Felipe Balbidea520a2016-03-30 09:39:34 +03003639 struct dwc3 *dwc = evt->dwc;
John Younebbb2d52016-11-15 13:07:02 +02003640 u32 amount;
Felipe Balbi72246da2011-08-19 18:10:58 +03003641 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03003642 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03003643
Felipe Balbifc8bb912016-05-16 13:14:48 +03003644 if (pm_runtime_suspended(dwc->dev)) {
3645 pm_runtime_get(dwc->dev);
3646 disable_irq_nosync(dwc->irq_gadget);
3647 dwc->pending_events = true;
3648 return IRQ_HANDLED;
3649 }
3650
Thinh Nguyend325a1d2017-05-11 17:26:47 -07003651 /*
3652 * With PCIe legacy interrupt, test shows that top-half irq handler can
3653 * be called again after HW interrupt deassertion. Check if bottom-half
3654 * irq event handler completes before caching new event to prevent
3655 * losing events.
3656 */
3657 if (evt->flags & DWC3_EVENT_PENDING)
3658 return IRQ_HANDLED;
3659
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003660 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
Felipe Balbi72246da2011-08-19 18:10:58 +03003661 count &= DWC3_GEVNTCOUNT_MASK;
3662 if (!count)
3663 return IRQ_NONE;
3664
Felipe Balbib15a7622011-06-30 16:57:15 +03003665 evt->count = count;
3666 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03003667
Felipe Balbie8adfc32013-06-12 21:11:14 +03003668 /* Mask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003669 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbie8adfc32013-06-12 21:11:14 +03003670 reg |= DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003671 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbie8adfc32013-06-12 21:11:14 +03003672
John Younebbb2d52016-11-15 13:07:02 +02003673 amount = min(count, evt->length - evt->lpos);
3674 memcpy(evt->cache + evt->lpos, evt->buf + evt->lpos, amount);
3675
3676 if (amount < count)
3677 memcpy(evt->cache, evt->buf, count - amount);
3678
John Youn65aca322016-11-15 13:08:59 +02003679 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), count);
3680
Felipe Balbib15a7622011-06-30 16:57:15 +03003681 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03003682}
3683
Felipe Balbidea520a2016-03-30 09:39:34 +03003684static irqreturn_t dwc3_interrupt(int irq, void *_evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03003685{
Felipe Balbidea520a2016-03-30 09:39:34 +03003686 struct dwc3_event_buffer *evt = _evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03003687
Felipe Balbidea520a2016-03-30 09:39:34 +03003688 return dwc3_check_event_buf(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +03003689}
3690
Felipe Balbi6db38122016-10-03 11:27:01 +03003691static int dwc3_gadget_get_irq(struct dwc3 *dwc)
3692{
3693 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
3694 int irq;
3695
Hans de Goedef146b40b2019-10-05 23:04:48 +02003696 irq = platform_get_irq_byname_optional(dwc3_pdev, "peripheral");
Felipe Balbi6db38122016-10-03 11:27:01 +03003697 if (irq > 0)
3698 goto out;
3699
3700 if (irq == -EPROBE_DEFER)
3701 goto out;
3702
Hans de Goedef146b40b2019-10-05 23:04:48 +02003703 irq = platform_get_irq_byname_optional(dwc3_pdev, "dwc_usb3");
Felipe Balbi6db38122016-10-03 11:27:01 +03003704 if (irq > 0)
3705 goto out;
3706
3707 if (irq == -EPROBE_DEFER)
3708 goto out;
3709
3710 irq = platform_get_irq(dwc3_pdev, 0);
3711 if (irq > 0)
3712 goto out;
3713
Felipe Balbi6db38122016-10-03 11:27:01 +03003714 if (!irq)
3715 irq = -EINVAL;
3716
3717out:
3718 return irq;
3719}
3720
Felipe Balbi72246da2011-08-19 18:10:58 +03003721/**
Felipe Balbibfad65e2017-04-19 14:59:27 +03003722 * dwc3_gadget_init - initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08003723 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03003724 *
3725 * Returns 0 on success otherwise negative errno.
3726 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05003727int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03003728{
Felipe Balbi6db38122016-10-03 11:27:01 +03003729 int ret;
3730 int irq;
Roger Quadros9522def2016-06-10 14:48:38 +03003731
Felipe Balbi6db38122016-10-03 11:27:01 +03003732 irq = dwc3_gadget_get_irq(dwc);
3733 if (irq < 0) {
3734 ret = irq;
3735 goto err0;
Roger Quadros9522def2016-06-10 14:48:38 +03003736 }
3737
3738 dwc->irq_gadget = irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03003739
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303740 dwc->ep0_trb = dma_alloc_coherent(dwc->sysdev,
3741 sizeof(*dwc->ep0_trb) * 2,
3742 &dwc->ep0_trb_addr, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03003743 if (!dwc->ep0_trb) {
3744 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
3745 ret = -ENOMEM;
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003746 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03003747 }
3748
Felipe Balbi4199c5f2017-04-07 14:09:13 +03003749 dwc->setup_buf = kzalloc(DWC3_EP0_SETUP_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03003750 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03003751 ret = -ENOMEM;
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003752 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03003753 }
3754
Felipe Balbi905dc042017-01-05 14:46:52 +02003755 dwc->bounce = dma_alloc_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE,
3756 &dwc->bounce_addr, GFP_KERNEL);
3757 if (!dwc->bounce) {
3758 ret = -ENOMEM;
Felipe Balbid6e5a542017-04-07 16:34:38 +03003759 goto err2;
Felipe Balbi905dc042017-01-05 14:46:52 +02003760 }
3761
Baolin Wangbb014732016-10-14 17:11:33 +08003762 init_completion(&dwc->ep0_in_setup);
3763
Felipe Balbi72246da2011-08-19 18:10:58 +03003764 dwc->gadget.ops = &dwc3_gadget_ops;
Felipe Balbi72246da2011-08-19 18:10:58 +03003765 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02003766 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03003767 dwc->gadget.name = "dwc3-gadget";
Thinh Nguyenc7299692019-04-25 14:28:24 -07003768 dwc->gadget.lpm_capable = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03003769
3770 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003771 * FIXME We might be setting max_speed to <SUPER, however versions
3772 * <2.20a of dwc3 have an issue with metastability (documented
3773 * elsewhere in this driver) which tells us we can't set max speed to
3774 * anything lower than SUPER.
3775 *
3776 * Because gadget.max_speed is only used by composite.c and function
3777 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
3778 * to happen so we avoid sending SuperSpeed Capability descriptor
3779 * together with our BOS descriptor as that could confuse host into
3780 * thinking we can handle super speed.
3781 *
3782 * Note that, in fact, we won't even support GetBOS requests when speed
3783 * is less than super speed because we don't have means, yet, to tell
3784 * composite.c that we are USB 2.0 + LPM ECN.
3785 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003786 if (DWC3_VER_IS_PRIOR(DWC3, 220A) &&
Roger Quadros42bf02e2017-10-31 15:11:55 +02003787 !dwc->dis_metastability_quirk)
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02003788 dev_info(dwc->dev, "changing max_speed on rev %08x\n",
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003789 dwc->revision);
3790
3791 dwc->gadget.max_speed = dwc->maximum_speed;
3792
3793 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03003794 * REVISIT: Here we should clear all pending IRQs to be
3795 * sure we're starting from a well known location.
3796 */
3797
Bryan O'Donoghuef3bcfc72017-01-31 20:58:11 +00003798 ret = dwc3_gadget_init_endpoints(dwc, dwc->num_eps);
Felipe Balbi72246da2011-08-19 18:10:58 +03003799 if (ret)
Felipe Balbid6e5a542017-04-07 16:34:38 +03003800 goto err3;
Felipe Balbi72246da2011-08-19 18:10:58 +03003801
Felipe Balbi72246da2011-08-19 18:10:58 +03003802 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
3803 if (ret) {
3804 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbid6e5a542017-04-07 16:34:38 +03003805 goto err4;
Felipe Balbi72246da2011-08-19 18:10:58 +03003806 }
3807
Roger Quadros169e3b62019-01-10 17:04:28 +02003808 dwc3_gadget_set_speed(&dwc->gadget, dwc->maximum_speed);
3809
Felipe Balbi72246da2011-08-19 18:10:58 +03003810 return 0;
Felipe Balbi4199c5f2017-04-07 14:09:13 +03003811
3812err4:
Felipe Balbid6e5a542017-04-07 16:34:38 +03003813 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03003814
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003815err3:
Felipe Balbid6e5a542017-04-07 16:34:38 +03003816 dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
3817 dwc->bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003818
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003819err2:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003820 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003821
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003822err1:
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303823 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003824 dwc->ep0_trb, dwc->ep0_trb_addr);
3825
Felipe Balbi72246da2011-08-19 18:10:58 +03003826err0:
3827 return ret;
3828}
3829
Felipe Balbi7415f172012-04-30 14:56:33 +03003830/* -------------------------------------------------------------------------- */
3831
Felipe Balbi72246da2011-08-19 18:10:58 +03003832void dwc3_gadget_exit(struct dwc3 *dwc)
3833{
Felipe Balbi72246da2011-08-19 18:10:58 +03003834 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03003835 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi905dc042017-01-05 14:46:52 +02003836 dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
Felipe Balbid6e5a542017-04-07 16:34:38 +03003837 dwc->bounce_addr);
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003838 kfree(dwc->setup_buf);
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303839 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbid6e5a542017-04-07 16:34:38 +03003840 dwc->ep0_trb, dwc->ep0_trb_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03003841}
Felipe Balbi7415f172012-04-30 14:56:33 +03003842
Felipe Balbi0b0231a2014-10-07 10:19:23 -05003843int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03003844{
Roger Quadros9772b472016-04-12 11:33:29 +03003845 if (!dwc->gadget_driver)
3846 return 0;
3847
Roger Quadros1551e352017-02-15 14:16:26 +02003848 dwc3_gadget_run_stop(dwc, false, false);
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003849 dwc3_disconnect_gadget(dwc);
3850 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003851
3852 return 0;
3853}
3854
3855int dwc3_gadget_resume(struct dwc3 *dwc)
3856{
Felipe Balbi7415f172012-04-30 14:56:33 +03003857 int ret;
3858
Roger Quadros9772b472016-04-12 11:33:29 +03003859 if (!dwc->gadget_driver)
3860 return 0;
3861
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003862 ret = __dwc3_gadget_start(dwc);
3863 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003864 goto err0;
3865
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003866 ret = dwc3_gadget_run_stop(dwc, true, false);
3867 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003868 goto err1;
3869
Felipe Balbi7415f172012-04-30 14:56:33 +03003870 return 0;
3871
3872err1:
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003873 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003874
3875err0:
3876 return ret;
3877}
Felipe Balbifc8bb912016-05-16 13:14:48 +03003878
3879void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3880{
3881 if (dwc->pending_events) {
3882 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3883 dwc->pending_events = false;
3884 enable_irq(dwc->irq_gadget);
3885 }
3886}