blob: b28b7809f5900c139e737a1434f28f4b29b6ddc2 [file] [log] [blame]
Greg Kroah-Hartman5fd54ac2017-11-03 11:28:30 +01001// SPDX-License-Identifier: GPL-2.0
Felipe Balbibfad65e2017-04-19 14:59:27 +03002/*
Felipe Balbi72246da2011-08-19 18:10:58 +03003 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
4 *
5 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03006 *
7 * Authors: Felipe Balbi <balbi@ti.com>,
8 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
Felipe Balbi72246da2011-08-19 18:10:58 +03009 */
10
11#include <linux/kernel.h>
12#include <linux/delay.h>
13#include <linux/slab.h>
14#include <linux/spinlock.h>
15#include <linux/platform_device.h>
16#include <linux/pm_runtime.h>
17#include <linux/interrupt.h>
18#include <linux/io.h>
19#include <linux/list.h>
20#include <linux/dma-mapping.h>
21
22#include <linux/usb/ch9.h>
23#include <linux/usb/gadget.h>
24
Felipe Balbi80977dc2014-08-19 16:37:22 -050025#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030026#include "core.h"
27#include "gadget.h"
28#include "io.h"
29
Felipe Balbid5370102018-08-14 10:42:43 +030030#define DWC3_ALIGN_FRAME(d, n) (((d)->frame_number + ((d)->interval * (n))) \
Felipe Balbif62afb42018-04-11 10:34:34 +030031 & ~((d)->interval - 1))
32
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020033/**
Felipe Balbibfad65e2017-04-19 14:59:27 +030034 * dwc3_gadget_set_test_mode - enables usb2 test modes
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020035 * @dwc: pointer to our context structure
36 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
37 *
Felipe Balbibfad65e2017-04-19 14:59:27 +030038 * Caller should take care of locking. This function will return 0 on
39 * success or -EINVAL if wrong Test Selector is passed.
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020040 */
41int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
42{
43 u32 reg;
44
45 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
46 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
47
48 switch (mode) {
49 case TEST_J:
50 case TEST_K:
51 case TEST_SE0_NAK:
52 case TEST_PACKET:
53 case TEST_FORCE_EN:
54 reg |= mode << 1;
55 break;
56 default:
57 return -EINVAL;
58 }
59
Thinh Nguyen5b738212019-10-23 19:15:43 -070060 dwc3_gadget_dctl_write_safe(dwc, reg);
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020061
62 return 0;
63}
64
Felipe Balbi8598bde2012-01-02 18:55:57 +020065/**
Felipe Balbibfad65e2017-04-19 14:59:27 +030066 * dwc3_gadget_get_link_state - gets current state of usb link
Paul Zimmerman911f1f82012-04-27 13:35:15 +030067 * @dwc: pointer to our context structure
68 *
69 * Caller should take care of locking. This function will
70 * return the link state on success (>= 0) or -ETIMEDOUT.
71 */
72int dwc3_gadget_get_link_state(struct dwc3 *dwc)
73{
74 u32 reg;
75
76 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
77
78 return DWC3_DSTS_USBLNKST(reg);
79}
80
81/**
Felipe Balbibfad65e2017-04-19 14:59:27 +030082 * dwc3_gadget_set_link_state - sets usb link to a particular state
Felipe Balbi8598bde2012-01-02 18:55:57 +020083 * @dwc: pointer to our context structure
84 * @state: the state to put link into
85 *
86 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080087 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 */
89int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
90{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080091 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020092 u32 reg;
93
Paul Zimmerman802fde92012-04-27 13:10:52 +030094 /*
95 * Wait until device controller is ready. Only applies to 1.94a and
96 * later RTL.
97 */
98 if (dwc->revision >= DWC3_REVISION_194A) {
99 while (--retries) {
100 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
101 if (reg & DWC3_DSTS_DCNRD)
102 udelay(5);
103 else
104 break;
105 }
106
107 if (retries <= 0)
108 return -ETIMEDOUT;
109 }
110
Felipe Balbi8598bde2012-01-02 18:55:57 +0200111 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
112 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
113
Thinh Nguyen2e708fa2019-10-23 19:15:55 -0700114 /* set no action before sending new link state change */
115 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
116
Felipe Balbi8598bde2012-01-02 18:55:57 +0200117 /* set requested state */
118 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
119 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
120
Paul Zimmerman802fde92012-04-27 13:10:52 +0300121 /*
122 * The following code is racy when called from dwc3_gadget_wakeup,
123 * and is not needed, at least on newer versions
124 */
125 if (dwc->revision >= DWC3_REVISION_194A)
126 return 0;
127
Felipe Balbi8598bde2012-01-02 18:55:57 +0200128 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300129 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200130 while (--retries) {
131 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
132
Felipe Balbi8598bde2012-01-02 18:55:57 +0200133 if (DWC3_DSTS_USBLNKST(reg) == state)
134 return 0;
135
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800136 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200137 }
138
Felipe Balbi8598bde2012-01-02 18:55:57 +0200139 return -ETIMEDOUT;
140}
141
John Youndca01192016-05-19 17:26:05 -0700142/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300143 * dwc3_ep_inc_trb - increment a trb index.
144 * @index: Pointer to the TRB index to increment.
John Youndca01192016-05-19 17:26:05 -0700145 *
146 * The index should never point to the link TRB. After incrementing,
147 * if it is point to the link TRB, wrap around to the beginning. The
148 * link TRB is always at the last TRB entry.
149 */
150static void dwc3_ep_inc_trb(u8 *index)
151{
152 (*index)++;
153 if (*index == (DWC3_TRB_NUM - 1))
154 *index = 0;
155}
156
Felipe Balbibfad65e2017-04-19 14:59:27 +0300157/**
158 * dwc3_ep_inc_enq - increment endpoint's enqueue pointer
159 * @dep: The endpoint whose enqueue pointer we're incrementing
160 */
Felipe Balbief966b92016-04-05 13:09:51 +0300161static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200162{
John Youndca01192016-05-19 17:26:05 -0700163 dwc3_ep_inc_trb(&dep->trb_enqueue);
Felipe Balbief966b92016-04-05 13:09:51 +0300164}
Felipe Balbi457e84b2012-01-18 18:04:09 +0200165
Felipe Balbibfad65e2017-04-19 14:59:27 +0300166/**
167 * dwc3_ep_inc_deq - increment endpoint's dequeue pointer
168 * @dep: The endpoint whose enqueue pointer we're incrementing
169 */
Felipe Balbief966b92016-04-05 13:09:51 +0300170static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
171{
John Youndca01192016-05-19 17:26:05 -0700172 dwc3_ep_inc_trb(&dep->trb_dequeue);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200173}
174
Wei Yongjun69102512018-03-29 02:20:10 +0000175static void dwc3_gadget_del_and_unmap_request(struct dwc3_ep *dep,
Felipe Balbic91815b2018-03-26 13:14:47 +0300176 struct dwc3_request *req, int status)
177{
178 struct dwc3 *dwc = dep->dwc;
179
Felipe Balbic91815b2018-03-26 13:14:47 +0300180 list_del(&req->list);
181 req->remaining = 0;
Jack Phambd6742242019-01-10 12:39:55 -0800182 req->needs_extra_trb = false;
Felipe Balbic91815b2018-03-26 13:14:47 +0300183
184 if (req->request.status == -EINPROGRESS)
185 req->request.status = status;
186
187 if (req->trb)
188 usb_gadget_unmap_request_by_dev(dwc->sysdev,
189 &req->request, req->direction);
190
191 req->trb = NULL;
192 trace_dwc3_gadget_giveback(req);
193
194 if (dep->number > 1)
195 pm_runtime_put(dwc->dev);
196}
197
Felipe Balbibfad65e2017-04-19 14:59:27 +0300198/**
199 * dwc3_gadget_giveback - call struct usb_request's ->complete callback
200 * @dep: The endpoint to whom the request belongs to
201 * @req: The request we're giving back
202 * @status: completion code for the request
203 *
204 * Must be called with controller's lock held and interrupts disabled. This
205 * function will unmap @req and call its ->complete() callback to notify upper
206 * layers that it has completed.
207 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300208void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
209 int status)
210{
211 struct dwc3 *dwc = dep->dwc;
212
Felipe Balbic91815b2018-03-26 13:14:47 +0300213 dwc3_gadget_del_and_unmap_request(dep, req, status);
Felipe Balbia3af5e32019-01-11 12:57:09 +0200214 req->status = DWC3_REQUEST_STATUS_COMPLETED;
Felipe Balbi72246da2011-08-19 18:10:58 +0300215
216 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200217 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300218 spin_lock(&dwc->lock);
219}
220
Felipe Balbibfad65e2017-04-19 14:59:27 +0300221/**
222 * dwc3_send_gadget_generic_command - issue a generic command for the controller
223 * @dwc: pointer to the controller context
224 * @cmd: the command to be issued
225 * @param: command parameter
226 *
227 * Caller should take care of locking. Issue @cmd with a given @param to @dwc
228 * and wait for its completion.
229 */
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500230int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300231{
232 u32 timeout = 500;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300233 int status = 0;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300234 int ret = 0;
Felipe Balbib09bb642012-04-24 16:19:11 +0300235 u32 reg;
236
237 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
238 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
239
240 do {
241 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
242 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi71f7e702016-05-23 14:16:19 +0300243 status = DWC3_DGCMD_STATUS(reg);
244 if (status)
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300245 ret = -EINVAL;
246 break;
Felipe Balbib09bb642012-04-24 16:19:11 +0300247 }
Janusz Dziedzice3aee482016-11-09 11:01:33 +0100248 } while (--timeout);
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300249
250 if (!timeout) {
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300251 ret = -ETIMEDOUT;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300252 status = -ETIMEDOUT;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300253 }
254
Felipe Balbi71f7e702016-05-23 14:16:19 +0300255 trace_dwc3_gadget_generic_cmd(cmd, param, status);
256
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300257 return ret;
Felipe Balbib09bb642012-04-24 16:19:11 +0300258}
259
Felipe Balbic36d8e92016-04-04 12:46:33 +0300260static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
261
Felipe Balbibfad65e2017-04-19 14:59:27 +0300262/**
263 * dwc3_send_gadget_ep_cmd - issue an endpoint command
264 * @dep: the endpoint to which the command is going to be issued
265 * @cmd: the command to be issued
266 * @params: parameters to the command
267 *
268 * Caller should handle locking. This function will issue @cmd with given
269 * @params to @dep and wait for its completion.
270 */
Felipe Balbi2cd47182016-04-12 16:42:43 +0300271int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
272 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi72246da2011-08-19 18:10:58 +0300273{
Felipe Balbi8897a762016-09-22 10:56:08 +0300274 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Felipe Balbi2cd47182016-04-12 16:42:43 +0300275 struct dwc3 *dwc = dep->dwc;
Vincent Pelletier8722e092017-11-30 15:31:06 +0000276 u32 timeout = 1000;
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700277 u32 saved_config = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300278 u32 reg;
279
Felipe Balbi0933df12016-05-23 14:02:33 +0300280 int cmd_status = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300281 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300282
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300283 /*
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700284 * When operating in USB 2.0 speeds (HS/FS), if GUSB2PHYCFG.ENBLSLPM or
285 * GUSB2PHYCFG.SUSPHY is set, it must be cleared before issuing an
286 * endpoint command.
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300287 *
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700288 * Save and clear both GUSB2PHYCFG.ENBLSLPM and GUSB2PHYCFG.SUSPHY
289 * settings. Restore them after the command is completed.
290 *
291 * DWC_usb3 3.30a and DWC_usb31 1.90a programming guide section 3.2.2
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300292 */
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300293 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
294 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
295 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700296 saved_config |= DWC3_GUSB2PHYCFG_SUSPHY;
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300297 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300298 }
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700299
300 if (reg & DWC3_GUSB2PHYCFG_ENBLSLPM) {
301 saved_config |= DWC3_GUSB2PHYCFG_ENBLSLPM;
302 reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
303 }
304
305 if (saved_config)
306 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300307 }
308
Felipe Balbi59999142016-09-22 12:25:28 +0300309 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
Felipe Balbic36d8e92016-04-04 12:46:33 +0300310 int needs_wakeup;
311
312 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
313 dwc->link_state == DWC3_LINK_STATE_U2 ||
314 dwc->link_state == DWC3_LINK_STATE_U3);
315
316 if (unlikely(needs_wakeup)) {
317 ret = __dwc3_gadget_wakeup(dwc);
318 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
319 ret);
320 }
321 }
322
Felipe Balbi2eb88012016-04-12 16:53:39 +0300323 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
324 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
325 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300326
Felipe Balbi8897a762016-09-22 10:56:08 +0300327 /*
328 * Synopsys Databook 2.60a states in section 6.3.2.5.6 of that if we're
329 * not relying on XferNotReady, we can make use of a special "No
330 * Response Update Transfer" command where we should clear both CmdAct
331 * and CmdIOC bits.
332 *
333 * With this, we don't need to wait for command completion and can
334 * straight away issue further commands to the endpoint.
335 *
336 * NOTICE: We're making an assumption that control endpoints will never
337 * make use of Update Transfer command. This is a safe assumption
338 * because we can never have more than one request at a time with
339 * Control Endpoints. If anybody changes that assumption, this chunk
340 * needs to be updated accordingly.
341 */
342 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_UPDATETRANSFER &&
343 !usb_endpoint_xfer_isoc(desc))
344 cmd &= ~(DWC3_DEPCMD_CMDIOC | DWC3_DEPCMD_CMDACT);
345 else
346 cmd |= DWC3_DEPCMD_CMDACT;
347
348 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd);
Felipe Balbi72246da2011-08-19 18:10:58 +0300349 do {
Felipe Balbi2eb88012016-04-12 16:53:39 +0300350 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
Felipe Balbi72246da2011-08-19 18:10:58 +0300351 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi0933df12016-05-23 14:02:33 +0300352 cmd_status = DWC3_DEPCMD_STATUS(reg);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000353
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000354 switch (cmd_status) {
355 case 0:
356 ret = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300357 break;
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000358 case DEPEVT_TRANSFER_NO_RESOURCE:
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000359 ret = -EINVAL;
360 break;
361 case DEPEVT_TRANSFER_BUS_EXPIRY:
362 /*
363 * SW issues START TRANSFER command to
364 * isochronous ep with future frame interval. If
365 * future interval time has already passed when
366 * core receives the command, it will respond
367 * with an error status of 'Bus Expiry'.
368 *
369 * Instead of always returning -EINVAL, let's
370 * give a hint to the gadget driver that this is
371 * the case by returning -EAGAIN.
372 */
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000373 ret = -EAGAIN;
374 break;
375 default:
376 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
377 }
378
Felipe Balbic0ca3242016-04-04 09:11:51 +0300379 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300380 }
Felipe Balbif6bb2252016-05-23 13:53:34 +0300381 } while (--timeout);
Felipe Balbi72246da2011-08-19 18:10:58 +0300382
Felipe Balbif6bb2252016-05-23 13:53:34 +0300383 if (timeout == 0) {
Felipe Balbif6bb2252016-05-23 13:53:34 +0300384 ret = -ETIMEDOUT;
Felipe Balbi0933df12016-05-23 14:02:33 +0300385 cmd_status = -ETIMEDOUT;
Felipe Balbif6bb2252016-05-23 13:53:34 +0300386 }
Felipe Balbic0ca3242016-04-04 09:11:51 +0300387
Felipe Balbi0933df12016-05-23 14:02:33 +0300388 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
389
Felipe Balbiacbfa6c2019-01-21 12:58:27 +0200390 if (ret == 0 && DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
391 dep->flags |= DWC3_EP_TRANSFER_STARTED;
392 dwc3_gadget_ep_get_transfer_index(dep);
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +0300393 }
394
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700395 if (saved_config) {
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300396 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700397 reg |= saved_config;
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300398 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
399 }
400
Felipe Balbic0ca3242016-04-04 09:11:51 +0300401 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300402}
403
John Youn50c763f2016-05-31 17:49:56 -0700404static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
405{
406 struct dwc3 *dwc = dep->dwc;
407 struct dwc3_gadget_ep_cmd_params params;
408 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
409
410 /*
411 * As of core revision 2.60a the recommended programming model
412 * is to set the ClearPendIN bit when issuing a Clear Stall EP
413 * command for IN endpoints. This is to prevent an issue where
414 * some (non-compliant) hosts may not send ACK TPs for pending
415 * IN transfers due to a mishandled error condition. Synopsys
416 * STAR 9000614252.
417 */
Lu Baolu5e6c88d2016-09-09 12:51:27 +0800418 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A) &&
419 (dwc->gadget.speed >= USB_SPEED_SUPER))
John Youn50c763f2016-05-31 17:49:56 -0700420 cmd |= DWC3_DEPCMD_CLEARPENDIN;
421
422 memset(&params, 0, sizeof(params));
423
Felipe Balbi2cd47182016-04-12 16:42:43 +0300424 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Youn50c763f2016-05-31 17:49:56 -0700425}
426
Felipe Balbi72246da2011-08-19 18:10:58 +0300427static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200428 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300429{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300430 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300431
432 return dep->trb_pool_dma + offset;
433}
434
435static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
436{
437 struct dwc3 *dwc = dep->dwc;
438
439 if (dep->trb_pool)
440 return 0;
441
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530442 dep->trb_pool = dma_alloc_coherent(dwc->sysdev,
Felipe Balbi72246da2011-08-19 18:10:58 +0300443 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
444 &dep->trb_pool_dma, GFP_KERNEL);
445 if (!dep->trb_pool) {
446 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
447 dep->name);
448 return -ENOMEM;
449 }
450
451 return 0;
452}
453
454static void dwc3_free_trb_pool(struct dwc3_ep *dep)
455{
456 struct dwc3 *dwc = dep->dwc;
457
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530458 dma_free_coherent(dwc->sysdev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
Felipe Balbi72246da2011-08-19 18:10:58 +0300459 dep->trb_pool, dep->trb_pool_dma);
460
461 dep->trb_pool = NULL;
462 dep->trb_pool_dma = 0;
463}
464
Felipe Balbi20d1d432018-04-09 12:49:02 +0300465static int dwc3_gadget_set_xfer_resource(struct dwc3_ep *dep)
466{
467 struct dwc3_gadget_ep_cmd_params params;
468
469 memset(&params, 0x00, sizeof(params));
470
471 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
472
473 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
474 &params);
475}
John Younc4509602016-02-16 20:10:53 -0800476
477/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300478 * dwc3_gadget_start_config - configure ep resources
John Younc4509602016-02-16 20:10:53 -0800479 * @dep: endpoint that is being enabled
480 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300481 * Issue a %DWC3_DEPCMD_DEPSTARTCFG command to @dep. After the command's
482 * completion, it will set Transfer Resource for all available endpoints.
John Younc4509602016-02-16 20:10:53 -0800483 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300484 * The assignment of transfer resources cannot perfectly follow the data book
485 * due to the fact that the controller driver does not have all knowledge of the
486 * configuration in advance. It is given this information piecemeal by the
487 * composite gadget framework after every SET_CONFIGURATION and
488 * SET_INTERFACE. Trying to follow the databook programming model in this
489 * scenario can cause errors. For two reasons:
John Younc4509602016-02-16 20:10:53 -0800490 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300491 * 1) The databook says to do %DWC3_DEPCMD_DEPSTARTCFG for every
492 * %USB_REQ_SET_CONFIGURATION and %USB_REQ_SET_INTERFACE (8.1.5). This is
493 * incorrect in the scenario of multiple interfaces.
494 *
495 * 2) The databook does not mention doing more %DWC3_DEPCMD_DEPXFERCFG for new
John Younc4509602016-02-16 20:10:53 -0800496 * endpoint on alt setting (8.1.6).
497 *
498 * The following simplified method is used instead:
499 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300500 * All hardware endpoints can be assigned a transfer resource and this setting
501 * will stay persistent until either a core reset or hibernation. So whenever we
502 * do a %DWC3_DEPCMD_DEPSTARTCFG(0) we can go ahead and do
503 * %DWC3_DEPCMD_DEPXFERCFG for every hardware endpoint as well. We are
John Younc4509602016-02-16 20:10:53 -0800504 * guaranteed that there are as many transfer resources as endpoints.
505 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300506 * This function is called for each endpoint when it is being enabled but is
507 * triggered only when called for EP0-out, which always happens first, and which
508 * should only happen in one of the above conditions.
John Younc4509602016-02-16 20:10:53 -0800509 */
Felipe Balbib07c2db2018-04-09 12:46:47 +0300510static int dwc3_gadget_start_config(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300511{
512 struct dwc3_gadget_ep_cmd_params params;
Felipe Balbib07c2db2018-04-09 12:46:47 +0300513 struct dwc3 *dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300514 u32 cmd;
John Younc4509602016-02-16 20:10:53 -0800515 int i;
516 int ret;
517
518 if (dep->number)
519 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300520
521 memset(&params, 0x00, sizeof(params));
John Younc4509602016-02-16 20:10:53 -0800522 cmd = DWC3_DEPCMD_DEPSTARTCFG;
Felipe Balbib07c2db2018-04-09 12:46:47 +0300523 dwc = dep->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300524
Felipe Balbi2cd47182016-04-12 16:42:43 +0300525 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Younc4509602016-02-16 20:10:53 -0800526 if (ret)
527 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300528
John Younc4509602016-02-16 20:10:53 -0800529 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
530 struct dwc3_ep *dep = dwc->eps[i];
531
532 if (!dep)
533 continue;
534
Felipe Balbib07c2db2018-04-09 12:46:47 +0300535 ret = dwc3_gadget_set_xfer_resource(dep);
John Younc4509602016-02-16 20:10:53 -0800536 if (ret)
537 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300538 }
539
540 return 0;
541}
542
Felipe Balbib07c2db2018-04-09 12:46:47 +0300543static int dwc3_gadget_set_ep_config(struct dwc3_ep *dep, unsigned int action)
Felipe Balbi72246da2011-08-19 18:10:58 +0300544{
John Youn39ebb052016-11-09 16:36:28 -0800545 const struct usb_ss_ep_comp_descriptor *comp_desc;
546 const struct usb_endpoint_descriptor *desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300547 struct dwc3_gadget_ep_cmd_params params;
Felipe Balbib07c2db2018-04-09 12:46:47 +0300548 struct dwc3 *dwc = dep->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300549
John Youn39ebb052016-11-09 16:36:28 -0800550 comp_desc = dep->endpoint.comp_desc;
551 desc = dep->endpoint.desc;
552
Felipe Balbi72246da2011-08-19 18:10:58 +0300553 memset(&params, 0x00, sizeof(params));
554
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300555 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900556 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
557
558 /* Burst size is only needed in SuperSpeed mode */
John Younee5cd412016-02-05 17:08:45 -0800559 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
Felipe Balbi676e3492016-04-26 10:49:07 +0300560 u32 burst = dep->endpoint.maxburst;
Felipe Balbi676e3492016-04-26 10:49:07 +0300561 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
Chanho Parkd2e9a132012-08-31 16:54:07 +0900562 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300563
Felipe Balbia2d23f02018-04-09 12:40:48 +0300564 params.param0 |= action;
565 if (action == DWC3_DEPCFG_ACTION_RESTORE)
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600566 params.param2 |= dep->saved_state;
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600567
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300568 if (usb_endpoint_xfer_control(desc))
569 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
Felipe Balbi13fa2e62016-05-30 13:40:00 +0300570
571 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
572 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300573
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200574 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300575 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
576 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300577 dep->stream_capable = true;
578 }
579
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500580 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300581 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300582
583 /*
584 * We are doing 1:1 mapping for endpoints, meaning
585 * Physical Endpoints 2 maps to Logical Endpoint 2 and
586 * so on. We consider the direction bit as part of the physical
587 * endpoint number. So USB endpoint 0x81 is 0x03.
588 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300589 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300590
591 /*
592 * We must use the lower 16 TX FIFOs even though
593 * HW might have more
594 */
595 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300596 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300597
598 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300599 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300600 dep->interval = 1 << (desc->bInterval - 1);
601 }
602
Felipe Balbi2cd47182016-04-12 16:42:43 +0300603 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300604}
605
Felipe Balbi72246da2011-08-19 18:10:58 +0300606/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300607 * __dwc3_gadget_ep_enable - initializes a hw endpoint
Felipe Balbi72246da2011-08-19 18:10:58 +0300608 * @dep: endpoint to be initialized
Felipe Balbia2d23f02018-04-09 12:40:48 +0300609 * @action: one of INIT, MODIFY or RESTORE
Felipe Balbi72246da2011-08-19 18:10:58 +0300610 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300611 * Caller should take care of locking. Execute all necessary commands to
612 * initialize a HW endpoint so it can be used by a gadget driver.
Felipe Balbi72246da2011-08-19 18:10:58 +0300613 */
Felipe Balbia2d23f02018-04-09 12:40:48 +0300614static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep, unsigned int action)
Felipe Balbi72246da2011-08-19 18:10:58 +0300615{
John Youn39ebb052016-11-09 16:36:28 -0800616 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300617 struct dwc3 *dwc = dep->dwc;
John Youn39ebb052016-11-09 16:36:28 -0800618
Felipe Balbi72246da2011-08-19 18:10:58 +0300619 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300620 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300621
622 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbib07c2db2018-04-09 12:46:47 +0300623 ret = dwc3_gadget_start_config(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300624 if (ret)
625 return ret;
626 }
627
Felipe Balbib07c2db2018-04-09 12:46:47 +0300628 ret = dwc3_gadget_set_ep_config(dep, action);
Felipe Balbi72246da2011-08-19 18:10:58 +0300629 if (ret)
630 return ret;
631
632 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200633 struct dwc3_trb *trb_st_hw;
634 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300635
Felipe Balbi72246da2011-08-19 18:10:58 +0300636 dep->type = usb_endpoint_type(desc);
637 dep->flags |= DWC3_EP_ENABLED;
638
639 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
640 reg |= DWC3_DALEPENA_EP(dep->number);
641 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
642
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300643 if (usb_endpoint_xfer_control(desc))
Felipe Balbi2870e502016-11-03 13:53:29 +0200644 goto out;
Felipe Balbi72246da2011-08-19 18:10:58 +0300645
John Youn0d257442016-05-19 17:26:08 -0700646 /* Initialize the TRB ring */
647 dep->trb_dequeue = 0;
648 dep->trb_enqueue = 0;
649 memset(dep->trb_pool, 0,
650 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
651
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300652 /* Link TRB. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300653 trb_st_hw = &dep->trb_pool[0];
654
Felipe Balbif6bafc62012-02-06 11:04:53 +0200655 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbif6bafc62012-02-06 11:04:53 +0200656 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
657 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
658 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
659 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300660 }
661
Felipe Balbia97ea992016-09-29 16:28:56 +0300662 /*
663 * Issue StartTransfer here with no-op TRB so we can always rely on No
664 * Response Update Transfer command.
665 */
Anurag Kumar Vulisha26d62b42018-12-01 16:43:27 +0530666 if ((usb_endpoint_xfer_bulk(desc) && !dep->stream_capable) ||
Felipe Balbi52fcc0b2018-03-26 13:19:43 +0300667 usb_endpoint_xfer_int(desc)) {
Felipe Balbia97ea992016-09-29 16:28:56 +0300668 struct dwc3_gadget_ep_cmd_params params;
669 struct dwc3_trb *trb;
670 dma_addr_t trb_dma;
671 u32 cmd;
672
673 memset(&params, 0, sizeof(params));
674 trb = &dep->trb_pool[0];
675 trb_dma = dwc3_trb_dma_offset(dep, trb);
676
677 params.param0 = upper_32_bits(trb_dma);
678 params.param1 = lower_32_bits(trb_dma);
679
680 cmd = DWC3_DEPCMD_STARTTRANSFER;
681
682 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
683 if (ret < 0)
684 return ret;
Felipe Balbia97ea992016-09-29 16:28:56 +0300685 }
686
Felipe Balbi2870e502016-11-03 13:53:29 +0200687out:
688 trace_dwc3_gadget_ep_enable(dep);
689
Felipe Balbi72246da2011-08-19 18:10:58 +0300690 return 0;
691}
692
Felipe Balbic5353b22019-02-13 13:00:54 +0200693static void dwc3_stop_active_transfer(struct dwc3_ep *dep, bool force,
694 bool interrupt);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200695static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300696{
697 struct dwc3_request *req;
698
Felipe Balbic5353b22019-02-13 13:00:54 +0200699 dwc3_stop_active_transfer(dep, true, false);
Felipe Balbi69450c42016-05-30 13:37:02 +0300700
Felipe Balbi0e146022016-06-21 10:32:02 +0300701 /* - giveback all requests to gadget driver */
702 while (!list_empty(&dep->started_list)) {
703 req = next_request(&dep->started_list);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200704
Felipe Balbi0e146022016-06-21 10:32:02 +0300705 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbiea53b882012-02-17 12:10:04 +0200706 }
707
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200708 while (!list_empty(&dep->pending_list)) {
709 req = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300710
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200711 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300712 }
Felipe Balbid8eca642019-10-31 11:07:13 +0200713
714 while (!list_empty(&dep->cancelled_list)) {
715 req = next_request(&dep->cancelled_list);
716
717 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
718 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300719}
720
721/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300722 * __dwc3_gadget_ep_disable - disables a hw endpoint
Felipe Balbi72246da2011-08-19 18:10:58 +0300723 * @dep: the endpoint to disable
724 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300725 * This function undoes what __dwc3_gadget_ep_enable did and also removes
726 * requests which are currently being processed by the hardware and those which
727 * are not yet scheduled.
728 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200729 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300730 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300731static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
732{
733 struct dwc3 *dwc = dep->dwc;
734 u32 reg;
735
Felipe Balbi2870e502016-11-03 13:53:29 +0200736 trace_dwc3_gadget_ep_disable(dep);
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500737
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200738 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300739
Felipe Balbi687ef982014-04-16 10:30:33 -0500740 /* make sure HW endpoint isn't stalled */
741 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500742 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500743
Felipe Balbi72246da2011-08-19 18:10:58 +0300744 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
745 reg &= ~DWC3_DALEPENA_EP(dep->number);
746 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
747
Felipe Balbi879631a2011-09-30 10:58:47 +0300748 dep->stream_capable = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300749 dep->type = 0;
Felipe Balbi3aec9912019-01-21 13:08:44 +0200750 dep->flags = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300751
John Youn39ebb052016-11-09 16:36:28 -0800752 /* Clear out the ep descriptors for non-ep0 */
753 if (dep->number > 1) {
754 dep->endpoint.comp_desc = NULL;
755 dep->endpoint.desc = NULL;
756 }
757
Felipe Balbi72246da2011-08-19 18:10:58 +0300758 return 0;
759}
760
761/* -------------------------------------------------------------------------- */
762
763static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
764 const struct usb_endpoint_descriptor *desc)
765{
766 return -EINVAL;
767}
768
769static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
770{
771 return -EINVAL;
772}
773
774/* -------------------------------------------------------------------------- */
775
776static int dwc3_gadget_ep_enable(struct usb_ep *ep,
777 const struct usb_endpoint_descriptor *desc)
778{
779 struct dwc3_ep *dep;
780 struct dwc3 *dwc;
781 unsigned long flags;
782 int ret;
783
784 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
785 pr_debug("dwc3: invalid parameters\n");
786 return -EINVAL;
787 }
788
789 if (!desc->wMaxPacketSize) {
790 pr_debug("dwc3: missing wMaxPacketSize\n");
791 return -EINVAL;
792 }
793
794 dep = to_dwc3_ep(ep);
795 dwc = dep->dwc;
796
Felipe Balbi95ca9612015-12-10 13:08:20 -0600797 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
798 "%s is already enabled\n",
799 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300800 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300801
Felipe Balbi72246da2011-08-19 18:10:58 +0300802 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbia2d23f02018-04-09 12:40:48 +0300803 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
Felipe Balbi72246da2011-08-19 18:10:58 +0300804 spin_unlock_irqrestore(&dwc->lock, flags);
805
806 return ret;
807}
808
809static int dwc3_gadget_ep_disable(struct usb_ep *ep)
810{
811 struct dwc3_ep *dep;
812 struct dwc3 *dwc;
813 unsigned long flags;
814 int ret;
815
816 if (!ep) {
817 pr_debug("dwc3: invalid parameters\n");
818 return -EINVAL;
819 }
820
821 dep = to_dwc3_ep(ep);
822 dwc = dep->dwc;
823
Felipe Balbi95ca9612015-12-10 13:08:20 -0600824 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
825 "%s is already disabled\n",
826 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300827 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300828
Felipe Balbi72246da2011-08-19 18:10:58 +0300829 spin_lock_irqsave(&dwc->lock, flags);
830 ret = __dwc3_gadget_ep_disable(dep);
831 spin_unlock_irqrestore(&dwc->lock, flags);
832
833 return ret;
834}
835
836static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
Felipe Balbi0bd0f6d2018-03-26 16:09:00 +0300837 gfp_t gfp_flags)
Felipe Balbi72246da2011-08-19 18:10:58 +0300838{
839 struct dwc3_request *req;
840 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300841
842 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900843 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300844 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300845
Felipe Balbi31a2f5a2018-05-07 15:19:31 +0300846 req->direction = dep->direction;
Felipe Balbi72246da2011-08-19 18:10:58 +0300847 req->epnum = dep->number;
848 req->dep = dep;
Felipe Balbia3af5e32019-01-11 12:57:09 +0200849 req->status = DWC3_REQUEST_STATUS_UNKNOWN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300850
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500851 trace_dwc3_alloc_request(req);
852
Felipe Balbi72246da2011-08-19 18:10:58 +0300853 return &req->request;
854}
855
856static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
857 struct usb_request *request)
858{
859 struct dwc3_request *req = to_dwc3_request(request);
860
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500861 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300862 kfree(req);
863}
864
Felipe Balbi42626912018-04-09 13:01:43 +0300865/**
866 * dwc3_ep_prev_trb - returns the previous TRB in the ring
867 * @dep: The endpoint with the TRB ring
868 * @index: The index of the current TRB in the ring
869 *
870 * Returns the TRB prior to the one pointed to by the index. If the
871 * index is 0, we will wrap backwards, skip the link TRB, and return
872 * the one just before that.
873 */
874static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
875{
876 u8 tmp = index;
877
878 if (!tmp)
879 tmp = DWC3_TRB_NUM - 1;
880
881 return &dep->trb_pool[tmp - 1];
882}
883
884static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
885{
886 struct dwc3_trb *tmp;
887 u8 trbs_left;
888
889 /*
890 * If enqueue & dequeue are equal than it is either full or empty.
891 *
892 * One way to know for sure is if the TRB right before us has HWO bit
893 * set or not. If it has, then we're definitely full and can't fit any
894 * more transfers in our ring.
895 */
896 if (dep->trb_enqueue == dep->trb_dequeue) {
897 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
898 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
899 return 0;
900
901 return DWC3_TRB_NUM - 1;
902 }
903
904 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
905 trbs_left &= (DWC3_TRB_NUM - 1);
906
907 if (dep->trb_dequeue < dep->trb_enqueue)
908 trbs_left--;
909
910 return trbs_left;
911}
Felipe Balbi2c78c022016-08-12 13:13:10 +0300912
Felipe Balbie49d3cf2017-01-05 14:40:53 +0200913static void __dwc3_prepare_one_trb(struct dwc3_ep *dep, struct dwc3_trb *trb,
914 dma_addr_t dma, unsigned length, unsigned chain, unsigned node,
915 unsigned stream_id, unsigned short_not_ok, unsigned no_interrupt)
Felipe Balbic71fc372011-11-22 11:37:34 +0200916{
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300917 struct dwc3 *dwc = dep->dwc;
918 struct usb_gadget *gadget = &dwc->gadget;
919 enum usb_device_speed speed = gadget->speed;
Felipe Balbic71fc372011-11-22 11:37:34 +0200920
Felipe Balbif6bafc62012-02-06 11:04:53 +0200921 trb->size = DWC3_TRB_SIZE_LENGTH(length);
922 trb->bpl = lower_32_bits(dma);
923 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200924
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200925 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200926 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200927 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200928 break;
929
930 case USB_ENDPOINT_XFER_ISOC:
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300931 if (!node) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530932 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300933
Manu Gautam40d829f2017-07-19 17:07:10 +0530934 /*
935 * USB Specification 2.0 Section 5.9.2 states that: "If
936 * there is only a single transaction in the microframe,
937 * only a DATA0 data packet PID is used. If there are
938 * two transactions per microframe, DATA1 is used for
939 * the first transaction data packet and DATA0 is used
940 * for the second transaction data packet. If there are
941 * three transactions per microframe, DATA2 is used for
942 * the first transaction data packet, DATA1 is used for
943 * the second, and DATA0 is used for the third."
944 *
945 * IOW, we should satisfy the following cases:
946 *
947 * 1) length <= maxpacket
948 * - DATA0
949 *
950 * 2) maxpacket < length <= (2 * maxpacket)
951 * - DATA1, DATA0
952 *
953 * 3) (2 * maxpacket) < length <= (3 * maxpacket)
954 * - DATA2, DATA1, DATA0
955 */
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300956 if (speed == USB_SPEED_HIGH) {
957 struct usb_ep *ep = &dep->endpoint;
Manu Gautamec5bb872017-12-06 12:49:04 +0530958 unsigned int mult = 2;
Manu Gautam40d829f2017-07-19 17:07:10 +0530959 unsigned int maxp = usb_endpoint_maxp(ep->desc);
960
961 if (length <= (2 * maxp))
962 mult--;
963
964 if (length <= maxp)
965 mult--;
966
967 trb->size |= DWC3_TRB_SIZE_PCM1(mult);
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300968 }
969 } else {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530970 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300971 }
Felipe Balbica4d44e2016-03-10 13:53:27 +0200972
973 /* always enable Interrupt on Missed ISOC */
974 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
Felipe Balbic71fc372011-11-22 11:37:34 +0200975 break;
976
977 case USB_ENDPOINT_XFER_BULK:
978 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200979 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +0200980 break;
981 default:
982 /*
983 * This is only possible with faulty memory because we
984 * checked it already :)
985 */
Felipe Balbi0a695d42016-10-07 11:20:01 +0300986 dev_WARN(dwc->dev, "Unknown endpoint type %d\n",
987 usb_endpoint_type(dep->endpoint.desc));
Felipe Balbic71fc372011-11-22 11:37:34 +0200988 }
989
Tejas Joglekar244add82018-12-10 16:08:13 +0530990 /*
991 * Enable Continue on Short Packet
992 * when endpoint is not a stream capable
993 */
Felipe Balbic9508c82016-10-05 14:26:23 +0300994 if (usb_endpoint_dir_out(dep->endpoint.desc)) {
Tejas Joglekar244add82018-12-10 16:08:13 +0530995 if (!dep->stream_capable)
996 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Felipe Balbif3af3652013-12-13 14:19:33 -0600997
Felipe Balbie49d3cf2017-01-05 14:40:53 +0200998 if (short_not_ok)
Felipe Balbic9508c82016-10-05 14:26:23 +0300999 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
1000 }
1001
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001002 if ((!no_interrupt && !chain) ||
Anurag Kumar Vulishab7a4fbe2018-12-01 16:43:29 +05301003 (dwc3_calc_trbs_left(dep) == 1))
Felipe Balbic9508c82016-10-05 14:26:23 +03001004 trb->ctrl |= DWC3_TRB_CTRL_IOC;
Felipe Balbica4d44e2016-03-10 13:53:27 +02001005
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301006 if (chain)
1007 trb->ctrl |= DWC3_TRB_CTRL_CHN;
1008
Ido Shayevitz16e78db2012-03-12 20:25:24 +02001009 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001010 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(stream_id);
Felipe Balbif6bafc62012-02-06 11:04:53 +02001011
1012 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001013
Anurag Kumar Vulishab7a4fbe2018-12-01 16:43:29 +05301014 dwc3_ep_inc_enq(dep);
1015
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001016 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +02001017}
1018
John Youn361572b2016-05-19 17:26:17 -07001019/**
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001020 * dwc3_prepare_one_trb - setup one TRB from one request
1021 * @dep: endpoint for which this request is prepared
1022 * @req: dwc3_request pointer
1023 * @chain: should this TRB be chained to the next?
1024 * @node: only for isochronous endpoints. First TRB needs different type.
1025 */
1026static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
1027 struct dwc3_request *req, unsigned chain, unsigned node)
1028{
1029 struct dwc3_trb *trb;
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301030 unsigned int length;
1031 dma_addr_t dma;
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001032 unsigned stream_id = req->request.stream_id;
1033 unsigned short_not_ok = req->request.short_not_ok;
1034 unsigned no_interrupt = req->request.no_interrupt;
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301035
1036 if (req->request.num_sgs > 0) {
1037 length = sg_dma_len(req->start_sg);
1038 dma = sg_dma_address(req->start_sg);
1039 } else {
1040 length = req->request.length;
1041 dma = req->request.dma;
1042 }
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001043
1044 trb = &dep->trb_pool[dep->trb_enqueue];
1045
1046 if (!req->trb) {
1047 dwc3_gadget_move_started_request(req);
1048 req->trb = trb;
1049 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001050 }
1051
Felipe Balbi09fe1f82018-08-01 13:32:07 +03001052 req->num_trbs++;
1053
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001054 __dwc3_prepare_one_trb(dep, trb, dma, length, chain, node,
1055 stream_id, short_not_ok, no_interrupt);
1056}
1057
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001058static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001059 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001060{
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301061 struct scatterlist *sg = req->start_sg;
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001062 struct scatterlist *s;
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001063 int i;
1064
Anurag Kumar Vulishac96e6722018-03-27 16:35:21 +05301065 unsigned int remaining = req->request.num_mapped_sgs
1066 - req->num_queued_sgs;
1067
1068 for_each_sg(sg, s, remaining, i) {
Felipe Balbic6267a52017-01-05 14:58:46 +02001069 unsigned int length = req->request.length;
1070 unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
1071 unsigned int rem = length % maxp;
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001072 unsigned chain = true;
1073
Pratham Pratapdad2aff2020-03-02 21:44:43 +00001074 /*
1075 * IOMMU driver is coalescing the list of sgs which shares a
1076 * page boundary into one and giving it to USB driver. With
1077 * this the number of sgs mapped is not equal to the number of
1078 * sgs passed. So mark the chain bit to false if it isthe last
1079 * mapped sg.
1080 */
1081 if (i == remaining - 1)
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001082 chain = false;
1083
Felipe Balbic6267a52017-01-05 14:58:46 +02001084 if (rem && usb_endpoint_dir_out(dep->endpoint.desc) && !chain) {
1085 struct dwc3 *dwc = dep->dwc;
1086 struct dwc3_trb *trb;
1087
Felipe Balbi1a22ec62018-08-01 13:15:05 +03001088 req->needs_extra_trb = true;
Felipe Balbic6267a52017-01-05 14:58:46 +02001089
1090 /* prepare normal TRB */
1091 dwc3_prepare_one_trb(dep, req, true, i);
1092
1093 /* Now prepare one extra TRB to align transfer size */
1094 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbi09fe1f82018-08-01 13:32:07 +03001095 req->num_trbs++;
Felipe Balbic6267a52017-01-05 14:58:46 +02001096 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr,
Felipe Balbi2fc6d4b2018-08-01 09:37:34 +03001097 maxp - rem, false, 1,
Felipe Balbic6267a52017-01-05 14:58:46 +02001098 req->request.stream_id,
1099 req->request.short_not_ok,
1100 req->request.no_interrupt);
1101 } else {
1102 dwc3_prepare_one_trb(dep, req, chain, i);
1103 }
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001104
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301105 /*
1106 * There can be a situation where all sgs in sglist are not
1107 * queued because of insufficient trb number. To handle this
1108 * case, update start_sg to next sg to be queued, so that
1109 * we have free trbs we can continue queuing from where we
1110 * previously stopped
1111 */
1112 if (chain)
1113 req->start_sg = sg_next(s);
1114
Anurag Kumar Vulishac96e6722018-03-27 16:35:21 +05301115 req->num_queued_sgs++;
1116
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001117 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001118 break;
1119 }
1120}
1121
1122static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001123 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001124{
Felipe Balbic6267a52017-01-05 14:58:46 +02001125 unsigned int length = req->request.length;
1126 unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
1127 unsigned int rem = length % maxp;
1128
Tejas Joglekar1e19cdc2019-01-22 13:26:51 +05301129 if ((!length || rem) && usb_endpoint_dir_out(dep->endpoint.desc)) {
Felipe Balbic6267a52017-01-05 14:58:46 +02001130 struct dwc3 *dwc = dep->dwc;
1131 struct dwc3_trb *trb;
1132
Felipe Balbi1a22ec62018-08-01 13:15:05 +03001133 req->needs_extra_trb = true;
Felipe Balbic6267a52017-01-05 14:58:46 +02001134
1135 /* prepare normal TRB */
1136 dwc3_prepare_one_trb(dep, req, true, 0);
1137
1138 /* Now prepare one extra TRB to align transfer size */
1139 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbi09fe1f82018-08-01 13:32:07 +03001140 req->num_trbs++;
Felipe Balbic6267a52017-01-05 14:58:46 +02001141 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr, maxp - rem,
Felipe Balbi2fc6d4b2018-08-01 09:37:34 +03001142 false, 1, req->request.stream_id,
Felipe Balbic6267a52017-01-05 14:58:46 +02001143 req->request.short_not_ok,
1144 req->request.no_interrupt);
Felipe Balbid6e5a542017-04-07 16:34:38 +03001145 } else if (req->request.zero && req->request.length &&
Thinh Nguyen4ea438d2018-07-27 18:52:41 -07001146 (IS_ALIGNED(req->request.length, maxp))) {
Felipe Balbid6e5a542017-04-07 16:34:38 +03001147 struct dwc3 *dwc = dep->dwc;
1148 struct dwc3_trb *trb;
1149
Felipe Balbi1a22ec62018-08-01 13:15:05 +03001150 req->needs_extra_trb = true;
Felipe Balbid6e5a542017-04-07 16:34:38 +03001151
1152 /* prepare normal TRB */
1153 dwc3_prepare_one_trb(dep, req, true, 0);
1154
1155 /* Now prepare one extra TRB to handle ZLP */
1156 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbi09fe1f82018-08-01 13:32:07 +03001157 req->num_trbs++;
Felipe Balbid6e5a542017-04-07 16:34:38 +03001158 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr, 0,
Felipe Balbi2fc6d4b2018-08-01 09:37:34 +03001159 false, 1, req->request.stream_id,
Felipe Balbid6e5a542017-04-07 16:34:38 +03001160 req->request.short_not_ok,
1161 req->request.no_interrupt);
Felipe Balbic6267a52017-01-05 14:58:46 +02001162 } else {
1163 dwc3_prepare_one_trb(dep, req, false, 0);
1164 }
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001165}
1166
Felipe Balbi72246da2011-08-19 18:10:58 +03001167/*
1168 * dwc3_prepare_trbs - setup TRBs from requests
1169 * @dep: endpoint for which requests are being prepared
Felipe Balbi72246da2011-08-19 18:10:58 +03001170 *
Paul Zimmerman1d046792012-02-15 18:56:56 -08001171 * The function goes through the requests list and sets up TRBs for the
1172 * transfers. The function returns once there are no more TRBs available or
1173 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +03001174 */
Felipe Balbic4233572016-05-12 14:08:34 +03001175static void dwc3_prepare_trbs(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001176{
Felipe Balbi68e823e2011-11-28 12:25:01 +02001177 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +03001178
1179 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
1180
Felipe Balbid86c5a62016-10-25 13:48:52 +03001181 /*
1182 * We can get in a situation where there's a request in the started list
1183 * but there weren't enough TRBs to fully kick it in the first time
1184 * around, so it has been waiting for more TRBs to be freed up.
1185 *
1186 * In that case, we should check if we have a request with pending_sgs
1187 * in the started list and prepare TRBs for that request first,
1188 * otherwise we will prepare TRBs completely out of order and that will
1189 * break things.
1190 */
1191 list_for_each_entry(req, &dep->started_list, list) {
1192 if (req->num_pending_sgs > 0)
1193 dwc3_prepare_one_trb_sg(dep, req);
1194
1195 if (!dwc3_calc_trbs_left(dep))
1196 return;
1197 }
1198
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001199 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
Felipe Balbicdb55b32017-05-17 13:21:14 +03001200 struct dwc3 *dwc = dep->dwc;
1201 int ret;
1202
1203 ret = usb_gadget_map_request_by_dev(dwc->sysdev, &req->request,
1204 dep->direction);
1205 if (ret)
1206 return;
1207
1208 req->sg = req->request.sg;
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301209 req->start_sg = req->sg;
Anurag Kumar Vulishac96e6722018-03-27 16:35:21 +05301210 req->num_queued_sgs = 0;
Felipe Balbicdb55b32017-05-17 13:21:14 +03001211 req->num_pending_sgs = req->request.num_mapped_sgs;
1212
Felipe Balbi1f512112016-08-12 13:17:27 +03001213 if (req->num_pending_sgs > 0)
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001214 dwc3_prepare_one_trb_sg(dep, req);
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001215 else
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001216 dwc3_prepare_one_trb_linear(dep, req);
Felipe Balbi72246da2011-08-19 18:10:58 +03001217
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001218 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001219 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03001220 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001221}
1222
Felipe Balbi7fdca762017-09-05 14:41:34 +03001223static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001224{
1225 struct dwc3_gadget_ep_cmd_params params;
1226 struct dwc3_request *req;
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001227 int starting;
Felipe Balbi72246da2011-08-19 18:10:58 +03001228 int ret;
1229 u32 cmd;
1230
Felipe Balbiccb94eb2017-09-05 14:28:46 +03001231 if (!dwc3_calc_trbs_left(dep))
1232 return 0;
1233
Felipe Balbi1912cbc2018-03-29 11:08:46 +03001234 starting = !(dep->flags & DWC3_EP_TRANSFER_STARTED);
Felipe Balbi72246da2011-08-19 18:10:58 +03001235
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001236 dwc3_prepare_trbs(dep);
1237 req = next_request(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001238 if (!req) {
1239 dep->flags |= DWC3_EP_PENDING_REQUEST;
1240 return 0;
1241 }
1242
1243 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +03001244
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001245 if (starting) {
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301246 params.param0 = upper_32_bits(req->trb_dma);
1247 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbi7fdca762017-09-05 14:41:34 +03001248 cmd = DWC3_DEPCMD_STARTTRANSFER;
1249
Anurag Kumar Vulishaa7351802018-12-01 16:43:25 +05301250 if (dep->stream_capable)
1251 cmd |= DWC3_DEPCMD_PARAM(req->request.stream_id);
1252
Felipe Balbi7fdca762017-09-05 14:41:34 +03001253 if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
1254 cmd |= DWC3_DEPCMD_PARAM(dep->frame_number);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301255 } else {
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001256 cmd = DWC3_DEPCMD_UPDATETRANSFER |
1257 DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301258 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001259
Felipe Balbi2cd47182016-04-12 16:42:43 +03001260 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001261 if (ret < 0) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001262 /*
1263 * FIXME we need to iterate over the list of requests
1264 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -08001265 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +03001266 */
Janusz Dziedzicce3fc8b2016-11-09 11:01:32 +01001267 if (req->trb)
1268 memset(req->trb, 0, sizeof(struct dwc3_trb));
Felipe Balbic91815b2018-03-26 13:14:47 +03001269 dwc3_gadget_del_and_unmap_request(dep, req, ret);
Felipe Balbi72246da2011-08-19 18:10:58 +03001270 return ret;
1271 }
1272
Felipe Balbi72246da2011-08-19 18:10:58 +03001273 return 0;
1274}
1275
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +03001276static int __dwc3_gadget_get_frame(struct dwc3 *dwc)
1277{
1278 u32 reg;
1279
1280 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1281 return DWC3_DSTS_SOFFN(reg);
1282}
1283
Thinh Nguyend92021f2018-11-14 22:56:54 -08001284/**
1285 * dwc3_gadget_start_isoc_quirk - workaround invalid frame number
1286 * @dep: isoc endpoint
1287 *
1288 * This function tests for the correct combination of BIT[15:14] from the 16-bit
1289 * microframe number reported by the XferNotReady event for the future frame
1290 * number to start the isoc transfer.
1291 *
1292 * In DWC_usb31 version 1.70a-ea06 and prior, for highspeed and fullspeed
1293 * isochronous IN, BIT[15:14] of the 16-bit microframe number reported by the
1294 * XferNotReady event are invalid. The driver uses this number to schedule the
1295 * isochronous transfer and passes it to the START TRANSFER command. Because
1296 * this number is invalid, the command may fail. If BIT[15:14] matches the
1297 * internal 16-bit microframe, the START TRANSFER command will pass and the
1298 * transfer will start at the scheduled time, if it is off by 1, the command
1299 * will still pass, but the transfer will start 2 seconds in the future. For all
1300 * other conditions, the START TRANSFER command will fail with bus-expiry.
1301 *
1302 * In order to workaround this issue, we can test for the correct combination of
1303 * BIT[15:14] by sending START TRANSFER commands with different values of
1304 * BIT[15:14]: 'b00, 'b01, 'b10, and 'b11. Each combination is 2^14 uframe apart
1305 * (or 2 seconds). 4 seconds into the future will result in a bus-expiry status.
1306 * As the result, within the 4 possible combinations for BIT[15:14], there will
1307 * be 2 successful and 2 failure START COMMAND status. One of the 2 successful
1308 * command status will result in a 2-second delay start. The smaller BIT[15:14]
1309 * value is the correct combination.
1310 *
1311 * Since there are only 4 outcomes and the results are ordered, we can simply
1312 * test 2 START TRANSFER commands with BIT[15:14] combinations 'b00 and 'b01 to
1313 * deduce the smaller successful combination.
1314 *
1315 * Let test0 = test status for combination 'b00 and test1 = test status for 'b01
1316 * of BIT[15:14]. The correct combination is as follow:
1317 *
1318 * if test0 fails and test1 passes, BIT[15:14] is 'b01
1319 * if test0 fails and test1 fails, BIT[15:14] is 'b10
1320 * if test0 passes and test1 fails, BIT[15:14] is 'b11
1321 * if test0 passes and test1 passes, BIT[15:14] is 'b00
1322 *
1323 * Synopsys STAR 9001202023: Wrong microframe number for isochronous IN
1324 * endpoints.
1325 */
Felipe Balbi25abad62018-08-14 10:41:19 +03001326static int dwc3_gadget_start_isoc_quirk(struct dwc3_ep *dep)
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301327{
Thinh Nguyend92021f2018-11-14 22:56:54 -08001328 int cmd_status = 0;
1329 bool test0;
1330 bool test1;
1331
1332 while (dep->combo_num < 2) {
1333 struct dwc3_gadget_ep_cmd_params params;
1334 u32 test_frame_number;
1335 u32 cmd;
1336
1337 /*
1338 * Check if we can start isoc transfer on the next interval or
1339 * 4 uframes in the future with BIT[15:14] as dep->combo_num
1340 */
1341 test_frame_number = dep->frame_number & 0x3fff;
1342 test_frame_number |= dep->combo_num << 14;
1343 test_frame_number += max_t(u32, 4, dep->interval);
1344
1345 params.param0 = upper_32_bits(dep->dwc->bounce_addr);
1346 params.param1 = lower_32_bits(dep->dwc->bounce_addr);
1347
1348 cmd = DWC3_DEPCMD_STARTTRANSFER;
1349 cmd |= DWC3_DEPCMD_PARAM(test_frame_number);
1350 cmd_status = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
1351
1352 /* Redo if some other failure beside bus-expiry is received */
1353 if (cmd_status && cmd_status != -EAGAIN) {
1354 dep->start_cmd_status = 0;
1355 dep->combo_num = 0;
Felipe Balbi25abad62018-08-14 10:41:19 +03001356 return 0;
Thinh Nguyend92021f2018-11-14 22:56:54 -08001357 }
1358
1359 /* Store the first test status */
1360 if (dep->combo_num == 0)
1361 dep->start_cmd_status = cmd_status;
1362
1363 dep->combo_num++;
1364
1365 /*
1366 * End the transfer if the START_TRANSFER command is successful
1367 * to wait for the next XferNotReady to test the command again
1368 */
1369 if (cmd_status == 0) {
Felipe Balbic5353b22019-02-13 13:00:54 +02001370 dwc3_stop_active_transfer(dep, true, true);
Felipe Balbi25abad62018-08-14 10:41:19 +03001371 return 0;
Thinh Nguyend92021f2018-11-14 22:56:54 -08001372 }
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301373 }
1374
Thinh Nguyend92021f2018-11-14 22:56:54 -08001375 /* test0 and test1 are both completed at this point */
1376 test0 = (dep->start_cmd_status == 0);
1377 test1 = (cmd_status == 0);
1378
1379 if (!test0 && test1)
1380 dep->combo_num = 1;
1381 else if (!test0 && !test1)
1382 dep->combo_num = 2;
1383 else if (test0 && !test1)
1384 dep->combo_num = 3;
1385 else if (test0 && test1)
1386 dep->combo_num = 0;
1387
1388 dep->frame_number &= 0x3fff;
1389 dep->frame_number |= dep->combo_num << 14;
1390 dep->frame_number += max_t(u32, 4, dep->interval);
1391
1392 /* Reinitialize test variables */
1393 dep->start_cmd_status = 0;
1394 dep->combo_num = 0;
1395
Felipe Balbi25abad62018-08-14 10:41:19 +03001396 return __dwc3_gadget_kick_transfer(dep);
Thinh Nguyend92021f2018-11-14 22:56:54 -08001397}
1398
Felipe Balbi25abad62018-08-14 10:41:19 +03001399static int __dwc3_gadget_start_isoc(struct dwc3_ep *dep)
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301400{
Thinh Nguyend92021f2018-11-14 22:56:54 -08001401 struct dwc3 *dwc = dep->dwc;
Felipe Balbid5370102018-08-14 10:42:43 +03001402 int ret;
1403 int i;
Thinh Nguyend92021f2018-11-14 22:56:54 -08001404
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301405 if (list_empty(&dep->pending_list)) {
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301406 dep->flags |= DWC3_EP_PENDING_REQUEST;
Felipe Balbi25abad62018-08-14 10:41:19 +03001407 return -EAGAIN;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301408 }
1409
Thinh Nguyend92021f2018-11-14 22:56:54 -08001410 if (!dwc->dis_start_transfer_quirk && dwc3_is_usb31(dwc) &&
1411 (dwc->revision <= DWC3_USB31_REVISION_160A ||
1412 (dwc->revision == DWC3_USB31_REVISION_170A &&
1413 dwc->version_type >= DWC31_VERSIONTYPE_EA01 &&
1414 dwc->version_type <= DWC31_VERSIONTYPE_EA06))) {
1415
Felipe Balbi25abad62018-08-14 10:41:19 +03001416 if (dwc->gadget.speed <= USB_SPEED_HIGH && dep->direction)
1417 return dwc3_gadget_start_isoc_quirk(dep);
Thinh Nguyend92021f2018-11-14 22:56:54 -08001418 }
1419
Felipe Balbid5370102018-08-14 10:42:43 +03001420 for (i = 0; i < DWC3_ISOC_MAX_RETRIES; i++) {
1421 dep->frame_number = DWC3_ALIGN_FRAME(dep, i + 1);
1422
1423 ret = __dwc3_gadget_kick_transfer(dep);
1424 if (ret != -EAGAIN)
1425 break;
1426 }
1427
1428 return ret;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301429}
1430
Felipe Balbi72246da2011-08-19 18:10:58 +03001431static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1432{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001433 struct dwc3 *dwc = dep->dwc;
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001434
Felipe Balbibb423982015-11-16 15:31:21 -06001435 if (!dep->endpoint.desc) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001436 dev_err(dwc->dev, "%s: can't queue to disabled endpoint\n",
1437 dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001438 return -ESHUTDOWN;
1439 }
1440
Felipe Balbi04fb3652017-05-17 15:57:45 +03001441 if (WARN(req->dep != dep, "request %pK belongs to '%s'\n",
1442 &req->request, req->dep->name))
Felipe Balbibb423982015-11-16 15:31:21 -06001443 return -EINVAL;
Felipe Balbibb423982015-11-16 15:31:21 -06001444
Felipe Balbib2b6d602019-01-11 12:58:52 +02001445 if (WARN(req->status < DWC3_REQUEST_STATUS_COMPLETED,
1446 "%s: request %pK already in flight\n",
1447 dep->name, &req->request))
1448 return -EINVAL;
1449
Felipe Balbifc8bb912016-05-16 13:14:48 +03001450 pm_runtime_get(dwc->dev);
1451
Felipe Balbi72246da2011-08-19 18:10:58 +03001452 req->request.actual = 0;
1453 req->request.status = -EINPROGRESS;
Felipe Balbi72246da2011-08-19 18:10:58 +03001454
Felipe Balbife84f522015-09-01 09:01:38 -05001455 trace_dwc3_ep_queue(req);
1456
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001457 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbia3af5e32019-01-11 12:57:09 +02001458 req->status = DWC3_REQUEST_STATUS_QUEUED;
Felipe Balbi72246da2011-08-19 18:10:58 +03001459
Thinh Nguyenda10bcd2019-12-18 18:14:50 -08001460 /* Start the transfer only after the END_TRANSFER is completed */
1461 if (dep->flags & DWC3_EP_END_TRANSFER_PENDING) {
1462 dep->flags |= DWC3_EP_DELAY_START;
1463 return 0;
1464 }
1465
Felipe Balbid889c232016-09-29 15:44:29 +03001466 /*
1467 * NOTICE: Isochronous endpoints should NEVER be prestarted. We must
1468 * wait for a XferNotReady event so we will know what's the current
1469 * (micro-)frame number.
1470 *
1471 * Without this trick, we are very, very likely gonna get Bus Expiry
1472 * errors which will force us issue EndTransfer command.
1473 */
1474 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbife990ce2018-03-29 13:23:53 +03001475 if (!(dep->flags & DWC3_EP_PENDING_REQUEST) &&
1476 !(dep->flags & DWC3_EP_TRANSFER_STARTED))
Roger Quadrosf1d68262017-04-21 15:58:08 +03001477 return 0;
Felipe Balbife990ce2018-03-29 13:23:53 +03001478
1479 if ((dep->flags & DWC3_EP_PENDING_REQUEST)) {
1480 if (!(dep->flags & DWC3_EP_TRANSFER_STARTED)) {
Felipe Balbi25abad62018-08-14 10:41:19 +03001481 return __dwc3_gadget_start_isoc(dep);
Felipe Balbife990ce2018-03-29 13:23:53 +03001482 }
Felipe Balbi08a36b52016-08-11 14:27:52 +03001483 }
Felipe Balbib511e5e2012-06-06 12:00:50 +03001484 }
1485
Felipe Balbi7fdca762017-09-05 14:41:34 +03001486 return __dwc3_gadget_kick_transfer(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001487}
1488
1489static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1490 gfp_t gfp_flags)
1491{
1492 struct dwc3_request *req = to_dwc3_request(request);
1493 struct dwc3_ep *dep = to_dwc3_ep(ep);
1494 struct dwc3 *dwc = dep->dwc;
1495
1496 unsigned long flags;
1497
1498 int ret;
1499
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001500 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001501 ret = __dwc3_gadget_ep_queue(dep, req);
1502 spin_unlock_irqrestore(&dwc->lock, flags);
1503
1504 return ret;
1505}
1506
Felipe Balbi7746a8d2018-08-01 13:42:29 +03001507static void dwc3_gadget_ep_skip_trbs(struct dwc3_ep *dep, struct dwc3_request *req)
1508{
1509 int i;
1510
1511 /*
1512 * If request was already started, this means we had to
1513 * stop the transfer. With that we also need to ignore
1514 * all TRBs used by the request, however TRBs can only
1515 * be modified after completion of END_TRANSFER
1516 * command. So what we do here is that we wait for
1517 * END_TRANSFER completion and only after that, we jump
1518 * over TRBs by clearing HWO and incrementing dequeue
1519 * pointer.
1520 */
1521 for (i = 0; i < req->num_trbs; i++) {
1522 struct dwc3_trb *trb;
1523
Thinh Nguyen2dedea02020-03-05 13:24:01 -08001524 trb = &dep->trb_pool[dep->trb_dequeue];
Felipe Balbi7746a8d2018-08-01 13:42:29 +03001525 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1526 dwc3_ep_inc_deq(dep);
1527 }
Thinh Nguyenc7152762019-02-12 19:39:27 -08001528
1529 req->num_trbs = 0;
Felipe Balbi7746a8d2018-08-01 13:42:29 +03001530}
1531
Felipe Balbid4f1afe2018-08-01 13:54:25 +03001532static void dwc3_gadget_ep_cleanup_cancelled_requests(struct dwc3_ep *dep)
1533{
1534 struct dwc3_request *req;
1535 struct dwc3_request *tmp;
1536
1537 list_for_each_entry_safe(req, tmp, &dep->cancelled_list, list) {
1538 dwc3_gadget_ep_skip_trbs(dep, req);
1539 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1540 }
1541}
1542
Felipe Balbi72246da2011-08-19 18:10:58 +03001543static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1544 struct usb_request *request)
1545{
1546 struct dwc3_request *req = to_dwc3_request(request);
1547 struct dwc3_request *r = NULL;
1548
1549 struct dwc3_ep *dep = to_dwc3_ep(ep);
1550 struct dwc3 *dwc = dep->dwc;
1551
1552 unsigned long flags;
1553 int ret = 0;
1554
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001555 trace_dwc3_ep_dequeue(req);
1556
Felipe Balbi72246da2011-08-19 18:10:58 +03001557 spin_lock_irqsave(&dwc->lock, flags);
1558
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001559 list_for_each_entry(r, &dep->pending_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001560 if (r == req)
1561 break;
1562 }
1563
1564 if (r != req) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001565 list_for_each_entry(r, &dep->started_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001566 if (r == req)
1567 break;
1568 }
1569 if (r == req) {
1570 /* wait until it is processed */
Felipe Balbic5353b22019-02-13 13:00:54 +02001571 dwc3_stop_active_transfer(dep, true, true);
Felipe Balbicf3113d2017-02-17 11:12:44 +02001572
Felipe Balbicf3113d2017-02-17 11:12:44 +02001573 if (!r->trb)
Mayank Rana05645362018-03-23 10:05:33 -07001574 goto out0;
Felipe Balbicf3113d2017-02-17 11:12:44 +02001575
Felipe Balbid4f1afe2018-08-01 13:54:25 +03001576 dwc3_gadget_move_cancelled_request(req);
Felipe Balbi9f455812019-01-21 13:01:16 +02001577 if (dep->flags & DWC3_EP_TRANSFER_STARTED)
1578 goto out0;
1579 else
1580 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001581 }
Felipe Balbi04fb3652017-05-17 15:57:45 +03001582 dev_err(dwc->dev, "request %pK was not queued to %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001583 request, ep->name);
1584 ret = -EINVAL;
1585 goto out0;
1586 }
1587
Felipe Balbi9f455812019-01-21 13:01:16 +02001588out1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001589 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1590
1591out0:
1592 spin_unlock_irqrestore(&dwc->lock, flags);
1593
1594 return ret;
1595}
1596
Felipe Balbi7a608552014-09-24 14:19:52 -05001597int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001598{
1599 struct dwc3_gadget_ep_cmd_params params;
1600 struct dwc3 *dwc = dep->dwc;
1601 int ret;
1602
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001603 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1604 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1605 return -EINVAL;
1606 }
1607
Felipe Balbi72246da2011-08-19 18:10:58 +03001608 memset(&params, 0x00, sizeof(params));
1609
1610 if (value) {
Felipe Balbi69450c42016-05-30 13:37:02 +03001611 struct dwc3_trb *trb;
1612
1613 unsigned transfer_in_flight;
1614 unsigned started;
1615
1616 if (dep->number > 1)
1617 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1618 else
1619 trb = &dwc->ep0_trb[dep->trb_enqueue];
1620
1621 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1622 started = !list_empty(&dep->started_list);
1623
1624 if (!protocol && ((dep->direction && transfer_in_flight) ||
1625 (!dep->direction && started))) {
Felipe Balbi7a608552014-09-24 14:19:52 -05001626 return -EAGAIN;
1627 }
1628
Felipe Balbi2cd47182016-04-12 16:42:43 +03001629 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1630 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001631 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001632 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001633 dep->name);
1634 else
1635 dep->flags |= DWC3_EP_STALL;
1636 } else {
Felipe Balbi2cd47182016-04-12 16:42:43 +03001637
John Youn50c763f2016-05-31 17:49:56 -07001638 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001639 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001640 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001641 dep->name);
1642 else
Alan Sterna535d812013-11-01 12:05:12 -04001643 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001644 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001645
Felipe Balbi72246da2011-08-19 18:10:58 +03001646 return ret;
1647}
1648
1649static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1650{
1651 struct dwc3_ep *dep = to_dwc3_ep(ep);
1652 struct dwc3 *dwc = dep->dwc;
1653
1654 unsigned long flags;
1655
1656 int ret;
1657
1658 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001659 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001660 spin_unlock_irqrestore(&dwc->lock, flags);
1661
1662 return ret;
1663}
1664
1665static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1666{
1667 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001668 struct dwc3 *dwc = dep->dwc;
1669 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001670 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001671
Paul Zimmerman249a4562012-02-24 17:32:16 -08001672 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001673 dep->flags |= DWC3_EP_WEDGE;
1674
Pratyush Anand08f0d962012-06-25 22:40:43 +05301675 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001676 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301677 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001678 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001679 spin_unlock_irqrestore(&dwc->lock, flags);
1680
1681 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001682}
1683
1684/* -------------------------------------------------------------------------- */
1685
1686static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1687 .bLength = USB_DT_ENDPOINT_SIZE,
1688 .bDescriptorType = USB_DT_ENDPOINT,
1689 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1690};
1691
1692static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1693 .enable = dwc3_gadget_ep0_enable,
1694 .disable = dwc3_gadget_ep0_disable,
1695 .alloc_request = dwc3_gadget_ep_alloc_request,
1696 .free_request = dwc3_gadget_ep_free_request,
1697 .queue = dwc3_gadget_ep0_queue,
1698 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301699 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001700 .set_wedge = dwc3_gadget_ep_set_wedge,
1701};
1702
1703static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1704 .enable = dwc3_gadget_ep_enable,
1705 .disable = dwc3_gadget_ep_disable,
1706 .alloc_request = dwc3_gadget_ep_alloc_request,
1707 .free_request = dwc3_gadget_ep_free_request,
1708 .queue = dwc3_gadget_ep_queue,
1709 .dequeue = dwc3_gadget_ep_dequeue,
1710 .set_halt = dwc3_gadget_ep_set_halt,
1711 .set_wedge = dwc3_gadget_ep_set_wedge,
1712};
1713
1714/* -------------------------------------------------------------------------- */
1715
1716static int dwc3_gadget_get_frame(struct usb_gadget *g)
1717{
1718 struct dwc3 *dwc = gadget_to_dwc(g);
Felipe Balbi72246da2011-08-19 18:10:58 +03001719
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +03001720 return __dwc3_gadget_get_frame(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001721}
1722
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001723static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001724{
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001725 int retries;
Felipe Balbi72246da2011-08-19 18:10:58 +03001726
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001727 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001728 u32 reg;
1729
Felipe Balbi72246da2011-08-19 18:10:58 +03001730 u8 link_state;
1731 u8 speed;
1732
Felipe Balbi72246da2011-08-19 18:10:58 +03001733 /*
1734 * According to the Databook Remote wakeup request should
1735 * be issued only when the device is in early suspend state.
1736 *
1737 * We can check that via USB Link State bits in DSTS register.
1738 */
1739 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1740
1741 speed = reg & DWC3_DSTS_CONNECTSPD;
John Younee5cd412016-02-05 17:08:45 -08001742 if ((speed == DWC3_DSTS_SUPERSPEED) ||
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001743 (speed == DWC3_DSTS_SUPERSPEED_PLUS))
Felipe Balbi6b742892016-05-13 10:19:42 +03001744 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001745
1746 link_state = DWC3_DSTS_USBLNKST(reg);
1747
1748 switch (link_state) {
1749 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1750 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1751 break;
1752 default:
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001753 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001754 }
1755
Felipe Balbi8598bde2012-01-02 18:55:57 +02001756 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1757 if (ret < 0) {
1758 dev_err(dwc->dev, "failed to put link in Recovery\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001759 return ret;
Felipe Balbi8598bde2012-01-02 18:55:57 +02001760 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001761
Paul Zimmerman802fde92012-04-27 13:10:52 +03001762 /* Recent versions do this automatically */
1763 if (dwc->revision < DWC3_REVISION_194A) {
1764 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001765 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001766 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1767 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1768 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001769
Paul Zimmerman1d046792012-02-15 18:56:56 -08001770 /* poll until Link State changes to ON */
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001771 retries = 20000;
Felipe Balbi72246da2011-08-19 18:10:58 +03001772
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001773 while (retries--) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001774 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1775
1776 /* in HS, means ON */
1777 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1778 break;
1779 }
1780
1781 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1782 dev_err(dwc->dev, "failed to send remote wakeup\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001783 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001784 }
1785
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001786 return 0;
1787}
1788
1789static int dwc3_gadget_wakeup(struct usb_gadget *g)
1790{
1791 struct dwc3 *dwc = gadget_to_dwc(g);
1792 unsigned long flags;
1793 int ret;
1794
1795 spin_lock_irqsave(&dwc->lock, flags);
1796 ret = __dwc3_gadget_wakeup(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001797 spin_unlock_irqrestore(&dwc->lock, flags);
1798
1799 return ret;
1800}
1801
1802static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1803 int is_selfpowered)
1804{
1805 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001806 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001807
Paul Zimmerman249a4562012-02-24 17:32:16 -08001808 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001809 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001810 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001811
1812 return 0;
1813}
1814
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001815static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001816{
1817 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001818 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001819
Felipe Balbifc8bb912016-05-16 13:14:48 +03001820 if (pm_runtime_suspended(dwc->dev))
1821 return 0;
1822
Felipe Balbi72246da2011-08-19 18:10:58 +03001823 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001824 if (is_on) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001825 if (dwc->revision <= DWC3_REVISION_187A) {
1826 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1827 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1828 }
1829
1830 if (dwc->revision >= DWC3_REVISION_194A)
1831 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1832 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001833
1834 if (dwc->has_hibernation)
1835 reg |= DWC3_DCTL_KEEP_CONNECT;
1836
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001837 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001838 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001839 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001840
1841 if (dwc->has_hibernation && !suspend)
1842 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1843
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001844 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001845 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001846
Thinh Nguyen5b738212019-10-23 19:15:43 -07001847 dwc3_gadget_dctl_write_safe(dwc, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03001848
1849 do {
1850 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
Felipe Balbib6d4e162016-06-09 16:47:05 +03001851 reg &= DWC3_DSTS_DEVCTRLHLT;
1852 } while (--timeout && !(!is_on ^ !reg));
Felipe Balbif2df6792016-06-09 16:31:34 +03001853
1854 if (!timeout)
1855 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +03001856
Pratyush Anand6f17f742012-07-02 10:21:55 +05301857 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001858}
1859
1860static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1861{
1862 struct dwc3 *dwc = gadget_to_dwc(g);
1863 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301864 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001865
1866 is_on = !!is_on;
1867
Baolin Wangbb014732016-10-14 17:11:33 +08001868 /*
1869 * Per databook, when we want to stop the gadget, if a control transfer
1870 * is still in process, complete it and get the core into setup phase.
1871 */
1872 if (!is_on && dwc->ep0state != EP0_SETUP_PHASE) {
1873 reinit_completion(&dwc->ep0_in_setup);
1874
1875 ret = wait_for_completion_timeout(&dwc->ep0_in_setup,
1876 msecs_to_jiffies(DWC3_PULL_UP_TIMEOUT));
1877 if (ret == 0) {
1878 dev_err(dwc->dev, "timed out waiting for SETUP phase\n");
1879 return -ETIMEDOUT;
1880 }
1881 }
1882
Felipe Balbi72246da2011-08-19 18:10:58 +03001883 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001884 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001885 spin_unlock_irqrestore(&dwc->lock, flags);
1886
Pratyush Anand6f17f742012-07-02 10:21:55 +05301887 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001888}
1889
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001890static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1891{
1892 u32 reg;
1893
1894 /* Enable all but Start and End of Frame IRQs */
1895 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1896 DWC3_DEVTEN_EVNTOVERFLOWEN |
1897 DWC3_DEVTEN_CMDCMPLTEN |
1898 DWC3_DEVTEN_ERRTICERREN |
1899 DWC3_DEVTEN_WKUPEVTEN |
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001900 DWC3_DEVTEN_CONNECTDONEEN |
1901 DWC3_DEVTEN_USBRSTEN |
1902 DWC3_DEVTEN_DISCONNEVTEN);
1903
Felipe Balbi799e9dc2016-09-23 11:20:40 +03001904 if (dwc->revision < DWC3_REVISION_250A)
1905 reg |= DWC3_DEVTEN_ULSTCNGEN;
1906
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001907 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1908}
1909
1910static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1911{
1912 /* mask all interrupts */
1913 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1914}
1915
1916static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03001917static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001918
Felipe Balbi4e994722016-05-13 14:09:59 +03001919/**
Felipe Balbibfad65e2017-04-19 14:59:27 +03001920 * dwc3_gadget_setup_nump - calculate and initialize NUMP field of %DWC3_DCFG
1921 * @dwc: pointer to our context structure
Felipe Balbi4e994722016-05-13 14:09:59 +03001922 *
1923 * The following looks like complex but it's actually very simple. In order to
1924 * calculate the number of packets we can burst at once on OUT transfers, we're
1925 * gonna use RxFIFO size.
1926 *
1927 * To calculate RxFIFO size we need two numbers:
1928 * MDWIDTH = size, in bits, of the internal memory bus
1929 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
1930 *
1931 * Given these two numbers, the formula is simple:
1932 *
1933 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
1934 *
1935 * 24 bytes is for 3x SETUP packets
1936 * 16 bytes is a clock domain crossing tolerance
1937 *
1938 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
1939 */
1940static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
1941{
1942 u32 ram2_depth;
1943 u32 mdwidth;
1944 u32 nump;
1945 u32 reg;
1946
1947 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
1948 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1949
1950 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
1951 nump = min_t(u32, nump, 16);
1952
1953 /* update NumP */
1954 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1955 reg &= ~DWC3_DCFG_NUMP_MASK;
1956 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
1957 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1958}
1959
Felipe Balbid7be2952016-05-04 15:49:37 +03001960static int __dwc3_gadget_start(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001961{
Felipe Balbi72246da2011-08-19 18:10:58 +03001962 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03001963 int ret = 0;
1964 u32 reg;
1965
John Youncf40b862016-11-14 12:32:43 -08001966 /*
1967 * Use IMOD if enabled via dwc->imod_interval. Otherwise, if
1968 * the core supports IMOD, disable it.
1969 */
1970 if (dwc->imod_interval) {
1971 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
1972 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
1973 } else if (dwc3_has_imod(dwc)) {
1974 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), 0);
1975 }
1976
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03001977 /*
1978 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1979 * field instead of letting dwc3 itself calculate that automatically.
1980 *
1981 * This way, we maximize the chances that we'll be able to get several
1982 * bursts of data without going through any sort of endpoint throttling.
1983 */
1984 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
Thinh Nguyen01b0e2c2018-03-16 15:34:13 -07001985 if (dwc3_is_usb31(dwc))
1986 reg &= ~DWC31_GRXTHRCFG_PKTCNTSEL;
1987 else
1988 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1989
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03001990 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1991
Felipe Balbi4e994722016-05-13 14:09:59 +03001992 dwc3_gadget_setup_nump(dwc);
1993
Felipe Balbi72246da2011-08-19 18:10:58 +03001994 /* Start with SuperSpeed Default */
1995 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1996
1997 dep = dwc->eps[0];
Felipe Balbia2d23f02018-04-09 12:40:48 +03001998 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
Felipe Balbi72246da2011-08-19 18:10:58 +03001999 if (ret) {
2000 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03002001 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03002002 }
2003
2004 dep = dwc->eps[1];
Felipe Balbia2d23f02018-04-09 12:40:48 +03002005 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
Felipe Balbi72246da2011-08-19 18:10:58 +03002006 if (ret) {
2007 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03002008 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03002009 }
2010
2011 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03002012 dwc->ep0state = EP0_SETUP_PHASE;
Zeng Tao88b1bb12018-12-26 19:22:00 +08002013 dwc->link_state = DWC3_LINK_STATE_SS_DIS;
Felipe Balbi72246da2011-08-19 18:10:58 +03002014 dwc3_ep0_out_start(dwc);
2015
Felipe Balbi8698e2a2013-02-08 15:24:04 +02002016 dwc3_gadget_enable_irq(dwc);
2017
Felipe Balbid7be2952016-05-04 15:49:37 +03002018 return 0;
2019
2020err1:
2021 __dwc3_gadget_ep_disable(dwc->eps[0]);
2022
2023err0:
2024 return ret;
2025}
2026
2027static int dwc3_gadget_start(struct usb_gadget *g,
2028 struct usb_gadget_driver *driver)
2029{
2030 struct dwc3 *dwc = gadget_to_dwc(g);
2031 unsigned long flags;
2032 int ret = 0;
2033 int irq;
2034
Roger Quadros9522def2016-06-10 14:48:38 +03002035 irq = dwc->irq_gadget;
Felipe Balbid7be2952016-05-04 15:49:37 +03002036 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
2037 IRQF_SHARED, "dwc3", dwc->ev_buf);
2038 if (ret) {
2039 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
2040 irq, ret);
2041 goto err0;
2042 }
2043
2044 spin_lock_irqsave(&dwc->lock, flags);
2045 if (dwc->gadget_driver) {
2046 dev_err(dwc->dev, "%s is already bound to %s\n",
2047 dwc->gadget.name,
2048 dwc->gadget_driver->driver.name);
2049 ret = -EBUSY;
2050 goto err1;
2051 }
2052
2053 dwc->gadget_driver = driver;
2054
Felipe Balbifc8bb912016-05-16 13:14:48 +03002055 if (pm_runtime_active(dwc->dev))
2056 __dwc3_gadget_start(dwc);
2057
Felipe Balbi72246da2011-08-19 18:10:58 +03002058 spin_unlock_irqrestore(&dwc->lock, flags);
2059
2060 return 0;
2061
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03002062err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03002063 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03002064 free_irq(irq, dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03002065
2066err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03002067 return ret;
2068}
2069
Felipe Balbid7be2952016-05-04 15:49:37 +03002070static void __dwc3_gadget_stop(struct dwc3 *dwc)
2071{
2072 dwc3_gadget_disable_irq(dwc);
2073 __dwc3_gadget_ep_disable(dwc->eps[0]);
2074 __dwc3_gadget_ep_disable(dwc->eps[1]);
2075}
2076
Felipe Balbi22835b82014-10-17 12:05:12 -05002077static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03002078{
2079 struct dwc3 *dwc = gadget_to_dwc(g);
2080 unsigned long flags;
2081
2082 spin_lock_irqsave(&dwc->lock, flags);
Baolin Wang76a638f2016-10-31 19:38:36 +08002083
2084 if (pm_runtime_suspended(dwc->dev))
2085 goto out;
2086
Felipe Balbid7be2952016-05-04 15:49:37 +03002087 __dwc3_gadget_stop(dwc);
Baolin Wang76a638f2016-10-31 19:38:36 +08002088
Baolin Wang76a638f2016-10-31 19:38:36 +08002089out:
Felipe Balbi72246da2011-08-19 18:10:58 +03002090 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03002091 spin_unlock_irqrestore(&dwc->lock, flags);
2092
Felipe Balbi3f308d12016-05-16 14:17:06 +03002093 free_irq(dwc->irq_gadget, dwc->ev_buf);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03002094
Felipe Balbi72246da2011-08-19 18:10:58 +03002095 return 0;
2096}
Paul Zimmerman802fde92012-04-27 13:10:52 +03002097
Anurag Kumar Vulisha729dcff2019-05-10 12:37:28 +05302098static void dwc3_gadget_config_params(struct usb_gadget *g,
2099 struct usb_dcd_config_params *params)
2100{
2101 struct dwc3 *dwc = gadget_to_dwc(g);
2102
Thinh Nguyen54fb5ba2019-08-19 18:36:06 -07002103 params->besl_baseline = USB_DEFAULT_BESL_UNSPECIFIED;
2104 params->besl_deep = USB_DEFAULT_BESL_UNSPECIFIED;
2105
2106 /* Recommended BESL */
2107 if (!dwc->dis_enblslpm_quirk) {
Thinh Nguyen17b63702019-08-29 18:00:16 -07002108 /*
2109 * If the recommended BESL baseline is 0 or if the BESL deep is
2110 * less than 2, Microsoft's Windows 10 host usb stack will issue
2111 * a usb reset immediately after it receives the extended BOS
2112 * descriptor and the enumeration will fail. To maintain
2113 * compatibility with the Windows' usb stack, let's set the
2114 * recommended BESL baseline to 1 and clamp the BESL deep to be
2115 * within 2 to 15.
2116 */
2117 params->besl_baseline = 1;
Thinh Nguyen54fb5ba2019-08-19 18:36:06 -07002118 if (dwc->is_utmi_l1_suspend)
Thinh Nguyen17b63702019-08-29 18:00:16 -07002119 params->besl_deep =
2120 clamp_t(u8, dwc->hird_threshold, 2, 15);
Thinh Nguyen54fb5ba2019-08-19 18:36:06 -07002121 }
2122
Anurag Kumar Vulisha729dcff2019-05-10 12:37:28 +05302123 /* U1 Device exit Latency */
2124 if (dwc->dis_u1_entry_quirk)
2125 params->bU1devExitLat = 0;
2126 else
2127 params->bU1devExitLat = DWC3_DEFAULT_U1_DEV_EXIT_LAT;
2128
2129 /* U2 Device exit Latency */
2130 if (dwc->dis_u2_entry_quirk)
2131 params->bU2DevExitLat = 0;
2132 else
2133 params->bU2DevExitLat =
2134 cpu_to_le16(DWC3_DEFAULT_U2_DEV_EXIT_LAT);
2135}
2136
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002137static void dwc3_gadget_set_speed(struct usb_gadget *g,
2138 enum usb_device_speed speed)
2139{
2140 struct dwc3 *dwc = gadget_to_dwc(g);
2141 unsigned long flags;
2142 u32 reg;
2143
2144 spin_lock_irqsave(&dwc->lock, flags);
2145 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2146 reg &= ~(DWC3_DCFG_SPEED_MASK);
2147
2148 /*
2149 * WORKAROUND: DWC3 revision < 2.20a have an issue
2150 * which would cause metastability state on Run/Stop
2151 * bit if we try to force the IP to USB2-only mode.
2152 *
2153 * Because of that, we cannot configure the IP to any
2154 * speed other than the SuperSpeed
2155 *
2156 * Refers to:
2157 *
2158 * STAR#9000525659: Clock Domain Crossing on DCTL in
2159 * USB 2.0 Mode
2160 */
Roger Quadros42bf02e2017-10-31 15:11:55 +02002161 if (dwc->revision < DWC3_REVISION_220A &&
2162 !dwc->dis_metastability_quirk) {
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002163 reg |= DWC3_DCFG_SUPERSPEED;
2164 } else {
2165 switch (speed) {
2166 case USB_SPEED_LOW:
2167 reg |= DWC3_DCFG_LOWSPEED;
2168 break;
2169 case USB_SPEED_FULL:
2170 reg |= DWC3_DCFG_FULLSPEED;
2171 break;
2172 case USB_SPEED_HIGH:
2173 reg |= DWC3_DCFG_HIGHSPEED;
2174 break;
2175 case USB_SPEED_SUPER:
2176 reg |= DWC3_DCFG_SUPERSPEED;
2177 break;
2178 case USB_SPEED_SUPER_PLUS:
Thinh Nguyen2f3090c2018-03-16 15:35:57 -07002179 if (dwc3_is_usb31(dwc))
2180 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
2181 else
2182 reg |= DWC3_DCFG_SUPERSPEED;
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002183 break;
2184 default:
2185 dev_err(dwc->dev, "invalid speed (%d)\n", speed);
2186
2187 if (dwc->revision & DWC3_REVISION_IS_DWC31)
2188 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
2189 else
2190 reg |= DWC3_DCFG_SUPERSPEED;
2191 }
2192 }
2193 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2194
2195 spin_unlock_irqrestore(&dwc->lock, flags);
2196}
2197
Felipe Balbi72246da2011-08-19 18:10:58 +03002198static const struct usb_gadget_ops dwc3_gadget_ops = {
2199 .get_frame = dwc3_gadget_get_frame,
2200 .wakeup = dwc3_gadget_wakeup,
2201 .set_selfpowered = dwc3_gadget_set_selfpowered,
2202 .pullup = dwc3_gadget_pullup,
2203 .udc_start = dwc3_gadget_start,
2204 .udc_stop = dwc3_gadget_stop,
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002205 .udc_set_speed = dwc3_gadget_set_speed,
Anurag Kumar Vulisha729dcff2019-05-10 12:37:28 +05302206 .get_config_params = dwc3_gadget_config_params,
Felipe Balbi72246da2011-08-19 18:10:58 +03002207};
2208
2209/* -------------------------------------------------------------------------- */
2210
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002211static int dwc3_gadget_init_control_endpoint(struct dwc3_ep *dep)
2212{
2213 struct dwc3 *dwc = dep->dwc;
2214
2215 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
2216 dep->endpoint.maxburst = 1;
2217 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
2218 if (!dep->direction)
2219 dwc->gadget.ep0 = &dep->endpoint;
2220
2221 dep->endpoint.caps.type_control = true;
2222
2223 return 0;
2224}
2225
2226static int dwc3_gadget_init_in_endpoint(struct dwc3_ep *dep)
2227{
2228 struct dwc3 *dwc = dep->dwc;
2229 int mdwidth;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002230 int size;
2231
2232 mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
2233 /* MDWIDTH is represented in bits, we need it in bytes */
2234 mdwidth /= 8;
2235
2236 size = dwc3_readl(dwc->regs, DWC3_GTXFIFOSIZ(dep->number >> 1));
2237 if (dwc3_is_usb31(dwc))
Thinh Nguyen586f4332020-01-31 16:59:21 -08002238 size = DWC31_GTXFIFOSIZ_TXFDEP(size);
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002239 else
Thinh Nguyen586f4332020-01-31 16:59:21 -08002240 size = DWC3_GTXFIFOSIZ_TXFDEP(size);
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002241
2242 /* FIFO Depth is in MDWDITH bytes. Multiply */
2243 size *= mdwidth;
2244
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002245 /*
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002246 * To meet performance requirement, a minimum TxFIFO size of 3x
2247 * MaxPacketSize is recommended for endpoints that support burst and a
2248 * minimum TxFIFO size of 2x MaxPacketSize for endpoints that don't
2249 * support burst. Use those numbers and we can calculate the max packet
2250 * limit as below.
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002251 */
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002252 if (dwc->maximum_speed >= USB_SPEED_SUPER)
2253 size /= 3;
2254 else
2255 size /= 2;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002256
2257 usb_ep_set_maxpacket_limit(&dep->endpoint, size);
2258
2259 dep->endpoint.max_streams = 15;
2260 dep->endpoint.ops = &dwc3_gadget_ep_ops;
2261 list_add_tail(&dep->endpoint.ep_list,
2262 &dwc->gadget.ep_list);
2263 dep->endpoint.caps.type_iso = true;
2264 dep->endpoint.caps.type_bulk = true;
2265 dep->endpoint.caps.type_int = true;
2266
2267 return dwc3_alloc_trb_pool(dep);
2268}
2269
2270static int dwc3_gadget_init_out_endpoint(struct dwc3_ep *dep)
2271{
2272 struct dwc3 *dwc = dep->dwc;
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002273 int mdwidth;
2274 int size;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002275
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002276 mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
2277
2278 /* MDWIDTH is represented in bits, convert to bytes */
2279 mdwidth /= 8;
2280
2281 /* All OUT endpoints share a single RxFIFO space */
2282 size = dwc3_readl(dwc->regs, DWC3_GRXFIFOSIZ(0));
2283 if (dwc3_is_usb31(dwc))
2284 size = DWC31_GRXFIFOSIZ_RXFDEP(size);
2285 else
2286 size = DWC3_GRXFIFOSIZ_RXFDEP(size);
2287
2288 /* FIFO depth is in MDWDITH bytes */
2289 size *= mdwidth;
2290
2291 /*
2292 * To meet performance requirement, a minimum recommended RxFIFO size
2293 * is defined as follow:
2294 * RxFIFO size >= (3 x MaxPacketSize) +
2295 * (3 x 8 bytes setup packets size) + (16 bytes clock crossing margin)
2296 *
2297 * Then calculate the max packet limit as below.
2298 */
2299 size -= (3 * 8) + 16;
2300 if (size < 0)
2301 size = 0;
2302 else
2303 size /= 3;
2304
2305 usb_ep_set_maxpacket_limit(&dep->endpoint, size);
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002306 dep->endpoint.max_streams = 15;
2307 dep->endpoint.ops = &dwc3_gadget_ep_ops;
2308 list_add_tail(&dep->endpoint.ep_list,
2309 &dwc->gadget.ep_list);
2310 dep->endpoint.caps.type_iso = true;
2311 dep->endpoint.caps.type_bulk = true;
2312 dep->endpoint.caps.type_int = true;
2313
2314 return dwc3_alloc_trb_pool(dep);
2315}
2316
2317static int dwc3_gadget_init_endpoint(struct dwc3 *dwc, u8 epnum)
Felipe Balbi72246da2011-08-19 18:10:58 +03002318{
2319 struct dwc3_ep *dep;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002320 bool direction = epnum & 1;
2321 int ret;
2322 u8 num = epnum >> 1;
2323
2324 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
2325 if (!dep)
2326 return -ENOMEM;
2327
2328 dep->dwc = dwc;
2329 dep->number = epnum;
2330 dep->direction = direction;
2331 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
2332 dwc->eps[epnum] = dep;
Thinh Nguyend92021f2018-11-14 22:56:54 -08002333 dep->combo_num = 0;
2334 dep->start_cmd_status = 0;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002335
2336 snprintf(dep->name, sizeof(dep->name), "ep%u%s", num,
2337 direction ? "in" : "out");
2338
2339 dep->endpoint.name = dep->name;
2340
2341 if (!(dep->number > 1)) {
2342 dep->endpoint.desc = &dwc3_gadget_ep0_desc;
2343 dep->endpoint.comp_desc = NULL;
2344 }
2345
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002346 if (num == 0)
2347 ret = dwc3_gadget_init_control_endpoint(dep);
2348 else if (direction)
2349 ret = dwc3_gadget_init_in_endpoint(dep);
2350 else
2351 ret = dwc3_gadget_init_out_endpoint(dep);
2352
2353 if (ret)
2354 return ret;
2355
2356 dep->endpoint.caps.dir_in = direction;
2357 dep->endpoint.caps.dir_out = !direction;
2358
2359 INIT_LIST_HEAD(&dep->pending_list);
2360 INIT_LIST_HEAD(&dep->started_list);
Felipe Balbid5443bb2018-08-01 13:53:29 +03002361 INIT_LIST_HEAD(&dep->cancelled_list);
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002362
2363 return 0;
2364}
2365
2366static int dwc3_gadget_init_endpoints(struct dwc3 *dwc, u8 total)
2367{
Bryan O'Donoghue47d39462017-01-31 20:58:10 +00002368 u8 epnum;
Felipe Balbi72246da2011-08-19 18:10:58 +03002369
Bryan O'Donoghuef3bcfc72017-01-31 20:58:11 +00002370 INIT_LIST_HEAD(&dwc->gadget.ep_list);
2371
Andy Shevchenko46b780d2017-06-12 15:11:25 +03002372 for (epnum = 0; epnum < total; epnum++) {
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002373 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002374
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002375 ret = dwc3_gadget_init_endpoint(dwc, epnum);
2376 if (ret)
2377 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002378 }
2379
2380 return 0;
2381}
2382
2383static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
2384{
2385 struct dwc3_ep *dep;
2386 u8 epnum;
2387
2388 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2389 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002390 if (!dep)
2391 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05302392 /*
2393 * Physical endpoints 0 and 1 are special; they form the
2394 * bi-directional USB endpoint 0.
2395 *
2396 * For those two physical endpoints, we don't allocate a TRB
2397 * pool nor do we add them the endpoints list. Due to that, we
2398 * shouldn't do these two operations otherwise we would end up
2399 * with all sorts of bugs when removing dwc3.ko.
2400 */
2401 if (epnum != 0 && epnum != 1) {
2402 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002403 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05302404 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002405
2406 kfree(dep);
2407 }
2408}
2409
Felipe Balbi72246da2011-08-19 18:10:58 +03002410/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02002411
Felipe Balbi8f608e82018-03-27 10:53:29 +03002412static int dwc3_gadget_ep_reclaim_completed_trb(struct dwc3_ep *dep,
2413 struct dwc3_request *req, struct dwc3_trb *trb,
2414 const struct dwc3_event_depevt *event, int status, int chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302415{
2416 unsigned int count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302417
Felipe Balbidc55c672016-08-12 13:20:32 +03002418 dwc3_ep_inc_deq(dep);
Felipe Balbia9c3ca52016-10-05 14:24:37 +03002419
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002420 trace_dwc3_complete_trb(dep, trb);
Felipe Balbi09fe1f82018-08-01 13:32:07 +03002421 req->num_trbs--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002422
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002423 /*
2424 * If we're in the middle of series of chained TRBs and we
2425 * receive a short transfer along the way, DWC3 will skip
2426 * through all TRBs including the last TRB in the chain (the
2427 * where CHN bit is zero. DWC3 will also avoid clearing HWO
2428 * bit and SW has to do it manually.
2429 *
2430 * We're going to do that here to avoid problems of HW trying
2431 * to use bogus TRBs for transfers.
2432 */
2433 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
2434 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2435
Felipe Balbic6267a52017-01-05 14:58:46 +02002436 /*
Thinh Nguyen6abfa0f2018-11-15 19:03:27 -08002437 * For isochronous transfers, the first TRB in a service interval must
2438 * have the Isoc-First type. Track and report its interval frame number.
2439 */
2440 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
2441 (trb->ctrl & DWC3_TRBCTL_ISOCHRONOUS_FIRST)) {
2442 unsigned int frame_number;
2443
2444 frame_number = DWC3_TRB_CTRL_GET_SID_SOFN(trb->ctrl);
2445 frame_number &= ~(dep->interval - 1);
2446 req->request.frame_number = frame_number;
2447 }
2448
2449 /*
Felipe Balbic6267a52017-01-05 14:58:46 +02002450 * If we're dealing with unaligned size OUT transfer, we will be left
2451 * with one TRB pending in the ring. We need to manually clear HWO bit
2452 * from that TRB.
2453 */
Felipe Balbi1a22ec62018-08-01 13:15:05 +03002454
2455 if (req->needs_extra_trb && !(trb->ctrl & DWC3_TRB_CTRL_CHN)) {
Felipe Balbic6267a52017-01-05 14:58:46 +02002456 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2457 return 1;
2458 }
2459
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302460 count = trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbie62c5bc52016-10-25 13:47:21 +03002461 req->remaining += count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302462
Felipe Balbi35b27192017-03-08 13:56:37 +02002463 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
2464 return 1;
2465
Felipe Balbid80fe1b2018-04-06 11:04:21 +03002466 if (event->status & DEPEVT_STATUS_SHORT && !chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302467 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002468
Anurag Kumar Vulisha5ee85892020-01-27 19:30:46 +00002469 if ((trb->ctrl & DWC3_TRB_CTRL_IOC) ||
2470 (trb->ctrl & DWC3_TRB_CTRL_LST))
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302471 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002472
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302473 return 0;
2474}
2475
Felipe Balbid3692952018-03-29 13:32:10 +03002476static int dwc3_gadget_ep_reclaim_trb_sg(struct dwc3_ep *dep,
2477 struct dwc3_request *req, const struct dwc3_event_depevt *event,
2478 int status)
2479{
2480 struct dwc3_trb *trb = &dep->trb_pool[dep->trb_dequeue];
2481 struct scatterlist *sg = req->sg;
2482 struct scatterlist *s;
2483 unsigned int pending = req->num_pending_sgs;
2484 unsigned int i;
2485 int ret = 0;
2486
2487 for_each_sg(sg, s, pending, i) {
2488 trb = &dep->trb_pool[dep->trb_dequeue];
2489
2490 if (trb->ctrl & DWC3_TRB_CTRL_HWO)
2491 break;
2492
2493 req->sg = sg_next(s);
2494 req->num_pending_sgs--;
2495
2496 ret = dwc3_gadget_ep_reclaim_completed_trb(dep, req,
2497 trb, event, status, true);
2498 if (ret)
2499 break;
2500 }
2501
2502 return ret;
2503}
2504
2505static int dwc3_gadget_ep_reclaim_trb_linear(struct dwc3_ep *dep,
2506 struct dwc3_request *req, const struct dwc3_event_depevt *event,
2507 int status)
2508{
2509 struct dwc3_trb *trb = &dep->trb_pool[dep->trb_dequeue];
2510
2511 return dwc3_gadget_ep_reclaim_completed_trb(dep, req, trb,
2512 event, status, false);
2513}
2514
Felipe Balbie0c42ce2018-04-06 15:37:30 +03002515static bool dwc3_gadget_ep_request_completed(struct dwc3_request *req)
2516{
Thinh Nguyenea0d7622019-12-13 18:40:45 -08002517 /*
2518 * For OUT direction, host may send less than the setup
2519 * length. Return true for all OUT requests.
2520 */
2521 if (!req->direction)
2522 return true;
2523
Felipe Balbie0c42ce2018-04-06 15:37:30 +03002524 return req->request.actual == req->request.length;
2525}
2526
Felipe Balbif38e35d2018-04-06 15:56:35 +03002527static int dwc3_gadget_ep_cleanup_completed_request(struct dwc3_ep *dep,
2528 const struct dwc3_event_depevt *event,
2529 struct dwc3_request *req, int status)
2530{
2531 int ret;
2532
2533 if (req->num_pending_sgs)
2534 ret = dwc3_gadget_ep_reclaim_trb_sg(dep, req, event,
2535 status);
2536 else
2537 ret = dwc3_gadget_ep_reclaim_trb_linear(dep, req, event,
2538 status);
2539
Felipe Balbi1a22ec62018-08-01 13:15:05 +03002540 if (req->needs_extra_trb) {
Felipe Balbif38e35d2018-04-06 15:56:35 +03002541 ret = dwc3_gadget_ep_reclaim_trb_linear(dep, req, event,
2542 status);
Felipe Balbi1a22ec62018-08-01 13:15:05 +03002543 req->needs_extra_trb = false;
Felipe Balbif38e35d2018-04-06 15:56:35 +03002544 }
2545
2546 req->request.actual = req->request.length - req->remaining;
2547
Tejas Joglekar8c7d4b72019-11-13 11:45:16 +05302548 if (!dwc3_gadget_ep_request_completed(req) ||
Felipe Balbif38e35d2018-04-06 15:56:35 +03002549 req->num_pending_sgs) {
2550 __dwc3_gadget_kick_transfer(dep);
2551 goto out;
2552 }
2553
2554 dwc3_gadget_giveback(dep, req, status);
2555
2556out:
2557 return ret;
2558}
2559
Felipe Balbi12a3a4a2018-03-29 11:53:40 +03002560static void dwc3_gadget_ep_cleanup_completed_requests(struct dwc3_ep *dep,
Felipe Balbi8f608e82018-03-27 10:53:29 +03002561 const struct dwc3_event_depevt *event, int status)
Felipe Balbi72246da2011-08-19 18:10:58 +03002562{
Felipe Balbi6afbdb52018-04-06 15:49:49 +03002563 struct dwc3_request *req;
2564 struct dwc3_request *tmp;
Felipe Balbi72246da2011-08-19 18:10:58 +03002565
Felipe Balbi6afbdb52018-04-06 15:49:49 +03002566 list_for_each_entry_safe(req, tmp, &dep->started_list, list) {
Felipe Balbifee73e62018-04-06 15:50:29 +03002567 int ret;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002568
Felipe Balbif38e35d2018-04-06 15:56:35 +03002569 ret = dwc3_gadget_ep_cleanup_completed_request(dep, event,
2570 req, status);
Felipe Balbi58f02182018-03-29 12:10:31 +03002571 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03002572 break;
Felipe Balbi31162af2016-08-11 14:38:37 +03002573 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002574}
2575
Felipe Balbiee3638b2018-03-27 11:26:53 +03002576static void dwc3_gadget_endpoint_frame_from_event(struct dwc3_ep *dep,
2577 const struct dwc3_event_depevt *event)
2578{
Felipe Balbif62afb42018-04-11 10:34:34 +03002579 dep->frame_number = event->parameters;
Felipe Balbiee3638b2018-03-27 11:26:53 +03002580}
2581
Felipe Balbi8f608e82018-03-27 10:53:29 +03002582static void dwc3_gadget_endpoint_transfer_in_progress(struct dwc3_ep *dep,
2583 const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03002584{
Felipe Balbi8f608e82018-03-27 10:53:29 +03002585 struct dwc3 *dwc = dep->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +03002586 unsigned status = 0;
Felipe Balbi6d8a0192018-03-29 12:49:28 +03002587 bool stop = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002588
Felipe Balbiee3638b2018-03-27 11:26:53 +03002589 dwc3_gadget_endpoint_frame_from_event(dep, event);
2590
Felipe Balbi72246da2011-08-19 18:10:58 +03002591 if (event->status & DEPEVT_STATUS_BUSERR)
2592 status = -ECONNRESET;
2593
Felipe Balbi6d8a0192018-03-29 12:49:28 +03002594 if (event->status & DEPEVT_STATUS_MISSED_ISOC) {
2595 status = -EXDEV;
Felipe Balbid5133202018-04-11 10:32:52 +03002596
2597 if (list_empty(&dep->started_list))
2598 stop = true;
Felipe Balbi6d8a0192018-03-29 12:49:28 +03002599 }
2600
Felipe Balbi5f2e7972018-03-29 11:10:45 +03002601 dwc3_gadget_ep_cleanup_completed_requests(dep, event, status);
Felipe Balbifae2b902011-10-14 13:00:30 +03002602
Thinh Nguyena114c4c2020-03-05 13:23:49 -08002603 if (stop)
Felipe Balbic5353b22019-02-13 13:00:54 +02002604 dwc3_stop_active_transfer(dep, true, true);
Felipe Balbi6d8a0192018-03-29 12:49:28 +03002605
Felipe Balbifae2b902011-10-14 13:00:30 +03002606 /*
2607 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2608 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2609 */
2610 if (dwc->revision < DWC3_REVISION_183A) {
2611 u32 reg;
2612 int i;
2613
2614 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05002615 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03002616
2617 if (!(dep->flags & DWC3_EP_ENABLED))
2618 continue;
2619
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002620 if (!list_empty(&dep->started_list))
Felipe Balbifae2b902011-10-14 13:00:30 +03002621 return;
2622 }
2623
2624 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2625 reg |= dwc->u1u2;
2626 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2627
2628 dwc->u1u2 = 0;
2629 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002630}
2631
Felipe Balbi8f608e82018-03-27 10:53:29 +03002632static void dwc3_gadget_endpoint_transfer_not_ready(struct dwc3_ep *dep,
2633 const struct dwc3_event_depevt *event)
Felipe Balbi32033862018-03-27 10:47:48 +03002634{
Felipe Balbiee3638b2018-03-27 11:26:53 +03002635 dwc3_gadget_endpoint_frame_from_event(dep, event);
Felipe Balbi25abad62018-08-14 10:41:19 +03002636 (void) __dwc3_gadget_start_isoc(dep);
Felipe Balbi32033862018-03-27 10:47:48 +03002637}
2638
Felipe Balbi72246da2011-08-19 18:10:58 +03002639static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2640 const struct dwc3_event_depevt *event)
2641{
2642 struct dwc3_ep *dep;
2643 u8 epnum = event->endpoint_number;
Baolin Wang76a638f2016-10-31 19:38:36 +08002644 u8 cmd;
Felipe Balbi72246da2011-08-19 18:10:58 +03002645
2646 dep = dwc->eps[epnum];
2647
Janusz Dziedzicd7fd41c2016-12-08 10:57:34 +01002648 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbi3aec9912019-01-21 13:08:44 +02002649 if (!(dep->flags & DWC3_EP_TRANSFER_STARTED))
Janusz Dziedzicd7fd41c2016-12-08 10:57:34 +01002650 return;
2651
2652 /* Handle only EPCMDCMPLT when EP disabled */
2653 if (event->endpoint_event != DWC3_DEPEVT_EPCMDCMPLT)
2654 return;
2655 }
Felipe Balbi3336abb2012-06-06 09:19:35 +03002656
Felipe Balbi72246da2011-08-19 18:10:58 +03002657 if (epnum == 0 || epnum == 1) {
2658 dwc3_ep0_interrupt(dwc, event);
2659 return;
2660 }
2661
2662 switch (event->endpoint_event) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002663 case DWC3_DEPEVT_XFERINPROGRESS:
Felipe Balbi8f608e82018-03-27 10:53:29 +03002664 dwc3_gadget_endpoint_transfer_in_progress(dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002665 break;
2666 case DWC3_DEPEVT_XFERNOTREADY:
Felipe Balbi8f608e82018-03-27 10:53:29 +03002667 dwc3_gadget_endpoint_transfer_not_ready(dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002668 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002669 case DWC3_DEPEVT_EPCMDCMPLT:
Baolin Wang76a638f2016-10-31 19:38:36 +08002670 cmd = DEPEVT_PARAMETER_CMD(event->parameters);
2671
2672 if (cmd == DWC3_DEPCMD_ENDTRANSFER) {
Thinh Nguyenc58d8bf2019-12-18 18:14:44 -08002673 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
Felipe Balbi3aec9912019-01-21 13:08:44 +02002674 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
Felipe Balbifec90952018-08-01 13:56:50 +03002675 dwc3_gadget_ep_cleanup_cancelled_requests(dep);
Thinh Nguyenda10bcd2019-12-18 18:14:50 -08002676 if ((dep->flags & DWC3_EP_DELAY_START) &&
2677 !usb_endpoint_xfer_isoc(dep->endpoint.desc))
2678 __dwc3_gadget_kick_transfer(dep);
2679
2680 dep->flags &= ~DWC3_EP_DELAY_START;
Baolin Wang76a638f2016-10-31 19:38:36 +08002681 }
2682 break;
Felipe Balbia24a6ab2018-03-27 10:41:39 +03002683 case DWC3_DEPEVT_STREAMEVT:
Felipe Balbi742a4ff2018-03-26 13:26:56 +03002684 case DWC3_DEPEVT_XFERCOMPLETE:
Baolin Wang76a638f2016-10-31 19:38:36 +08002685 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbi72246da2011-08-19 18:10:58 +03002686 break;
2687 }
2688}
2689
2690static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2691{
2692 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2693 spin_unlock(&dwc->lock);
2694 dwc->gadget_driver->disconnect(&dwc->gadget);
2695 spin_lock(&dwc->lock);
2696 }
2697}
2698
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002699static void dwc3_suspend_gadget(struct dwc3 *dwc)
2700{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002701 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002702 spin_unlock(&dwc->lock);
2703 dwc->gadget_driver->suspend(&dwc->gadget);
2704 spin_lock(&dwc->lock);
2705 }
2706}
2707
2708static void dwc3_resume_gadget(struct dwc3 *dwc)
2709{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002710 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002711 spin_unlock(&dwc->lock);
2712 dwc->gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06002713 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08002714 }
2715}
2716
2717static void dwc3_reset_gadget(struct dwc3 *dwc)
2718{
2719 if (!dwc->gadget_driver)
2720 return;
2721
2722 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2723 spin_unlock(&dwc->lock);
2724 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002725 spin_lock(&dwc->lock);
2726 }
2727}
2728
Felipe Balbic5353b22019-02-13 13:00:54 +02002729static void dwc3_stop_active_transfer(struct dwc3_ep *dep, bool force,
2730 bool interrupt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002731{
Felipe Balbi72246da2011-08-19 18:10:58 +03002732 struct dwc3_gadget_ep_cmd_params params;
2733 u32 cmd;
2734 int ret;
2735
Thinh Nguyenc58d8bf2019-12-18 18:14:44 -08002736 if (!(dep->flags & DWC3_EP_TRANSFER_STARTED) ||
2737 (dep->flags & DWC3_EP_END_TRANSFER_PENDING))
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302738 return;
2739
Pratyush Anand57911502012-07-06 15:19:10 +05302740 /*
2741 * NOTICE: We are violating what the Databook says about the
2742 * EndTransfer command. Ideally we would _always_ wait for the
2743 * EndTransfer Command Completion IRQ, but that's causing too
2744 * much trouble synchronizing between us and gadget driver.
2745 *
2746 * We have discussed this with the IP Provider and it was
Thinh Nguyencf2f8b62019-12-18 18:14:56 -08002747 * suggested to giveback all requests here.
Pratyush Anand57911502012-07-06 15:19:10 +05302748 *
2749 * Note also that a similar handling was tested by Synopsys
2750 * (thanks a lot Paul) and nothing bad has come out of it.
Thinh Nguyencf2f8b62019-12-18 18:14:56 -08002751 * In short, what we're doing is issuing EndTransfer with
2752 * CMDIOC bit set and delay kicking transfer until the
2753 * EndTransfer command had completed.
John Youn06281d42016-08-22 15:39:13 -07002754 *
2755 * As of IP version 3.10a of the DWC_usb3 IP, the controller
2756 * supports a mode to work around the above limitation. The
2757 * software can poll the CMDACT bit in the DEPCMD register
2758 * after issuing a EndTransfer command. This mode is enabled
2759 * by writing GUCTL2[14]. This polling is already done in the
2760 * dwc3_send_gadget_ep_cmd() function so if the mode is
2761 * enabled, the EndTransfer command will have completed upon
Thinh Nguyencf2f8b62019-12-18 18:14:56 -08002762 * returning from this function.
John Youn06281d42016-08-22 15:39:13 -07002763 *
2764 * This mode is NOT available on the DWC_usb31 IP.
Pratyush Anand57911502012-07-06 15:19:10 +05302765 */
2766
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302767 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002768 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
Felipe Balbic5353b22019-02-13 13:00:54 +02002769 cmd |= interrupt ? DWC3_DEPCMD_CMDIOC : 0;
Felipe Balbib4996a82012-06-06 12:04:13 +03002770 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302771 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03002772 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302773 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03002774 dep->resource_index = 0;
John Youn06281d42016-08-22 15:39:13 -07002775
Thinh Nguyend3abda52019-11-27 13:10:47 -08002776 if (!interrupt)
2777 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
Thinh Nguyenc58d8bf2019-12-18 18:14:44 -08002778 else
2779 dep->flags |= DWC3_EP_END_TRANSFER_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03002780}
2781
Felipe Balbi72246da2011-08-19 18:10:58 +03002782static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2783{
2784 u32 epnum;
2785
2786 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2787 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03002788 int ret;
2789
2790 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002791 if (!dep)
2792 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03002793
2794 if (!(dep->flags & DWC3_EP_STALL))
2795 continue;
2796
2797 dep->flags &= ~DWC3_EP_STALL;
2798
John Youn50c763f2016-05-31 17:49:56 -07002799 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002800 WARN_ON_ONCE(ret);
2801 }
2802}
2803
2804static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2805{
Felipe Balbic4430a22012-05-24 10:30:01 +03002806 int reg;
2807
Thinh Nguyen1b6009ea2019-10-23 19:15:49 -07002808 dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RX_DET);
2809
Felipe Balbi72246da2011-08-19 18:10:58 +03002810 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2811 reg &= ~DWC3_DCTL_INITU1ENA;
Felipe Balbi72246da2011-08-19 18:10:58 +03002812 reg &= ~DWC3_DCTL_INITU2ENA;
Thinh Nguyen5b738212019-10-23 19:15:43 -07002813 dwc3_gadget_dctl_write_safe(dwc, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002814
Felipe Balbi72246da2011-08-19 18:10:58 +03002815 dwc3_disconnect_gadget(dwc);
2816
2817 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03002818 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05002819 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbifc8bb912016-05-16 13:14:48 +03002820
2821 dwc->connected = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002822}
2823
Felipe Balbi72246da2011-08-19 18:10:58 +03002824static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2825{
2826 u32 reg;
2827
Felipe Balbifc8bb912016-05-16 13:14:48 +03002828 dwc->connected = true;
2829
Felipe Balbidf62df52011-10-14 15:11:49 +03002830 /*
2831 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2832 * would cause a missing Disconnect Event if there's a
2833 * pending Setup Packet in the FIFO.
2834 *
2835 * There's no suggested workaround on the official Bug
2836 * report, which states that "unless the driver/application
2837 * is doing any special handling of a disconnect event,
2838 * there is no functional issue".
2839 *
2840 * Unfortunately, it turns out that we _do_ some special
2841 * handling of a disconnect event, namely complete all
2842 * pending transfers, notify gadget driver of the
2843 * disconnection, and so on.
2844 *
2845 * Our suggested workaround is to follow the Disconnect
2846 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06002847 * flag. Such flag gets set whenever we have a SETUP_PENDING
2848 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03002849 * same endpoint.
2850 *
2851 * Refers to:
2852 *
2853 * STAR#9000466709: RTL: Device : Disconnect event not
2854 * generated if setup packet pending in FIFO
2855 */
2856 if (dwc->revision < DWC3_REVISION_188A) {
2857 if (dwc->setup_packet_pending)
2858 dwc3_gadget_disconnect_interrupt(dwc);
2859 }
2860
Felipe Balbi8e744752014-11-06 14:27:53 +08002861 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03002862
2863 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2864 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
Thinh Nguyen5b738212019-10-23 19:15:43 -07002865 dwc3_gadget_dctl_write_safe(dwc, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02002866 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002867 dwc3_clear_stall_all_ep(dwc);
2868
2869 /* Reset device address to zero */
2870 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2871 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2872 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002873}
2874
Felipe Balbi72246da2011-08-19 18:10:58 +03002875static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2876{
Felipe Balbi72246da2011-08-19 18:10:58 +03002877 struct dwc3_ep *dep;
2878 int ret;
2879 u32 reg;
2880 u8 speed;
2881
Felipe Balbi72246da2011-08-19 18:10:58 +03002882 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2883 speed = reg & DWC3_DSTS_CONNECTSPD;
2884 dwc->speed = speed;
2885
John Youn5fb6fda2016-11-10 17:23:25 -08002886 /*
2887 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2888 * each time on Connect Done.
2889 *
2890 * Currently we always use the reset value. If any platform
2891 * wants to set this to a different value, we need to add a
2892 * setting and update GCTL.RAMCLKSEL here.
2893 */
Felipe Balbi72246da2011-08-19 18:10:58 +03002894
2895 switch (speed) {
John Youn2da9ad72016-05-20 16:34:26 -07002896 case DWC3_DSTS_SUPERSPEED_PLUS:
John Youn75808622016-02-05 17:09:13 -08002897 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2898 dwc->gadget.ep0->maxpacket = 512;
2899 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2900 break;
John Youn2da9ad72016-05-20 16:34:26 -07002901 case DWC3_DSTS_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03002902 /*
2903 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2904 * would cause a missing USB3 Reset event.
2905 *
2906 * In such situations, we should force a USB3 Reset
2907 * event by calling our dwc3_gadget_reset_interrupt()
2908 * routine.
2909 *
2910 * Refers to:
2911 *
2912 * STAR#9000483510: RTL: SS : USB3 reset event may
2913 * not be generated always when the link enters poll
2914 */
2915 if (dwc->revision < DWC3_REVISION_190A)
2916 dwc3_gadget_reset_interrupt(dwc);
2917
Felipe Balbi72246da2011-08-19 18:10:58 +03002918 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2919 dwc->gadget.ep0->maxpacket = 512;
2920 dwc->gadget.speed = USB_SPEED_SUPER;
2921 break;
John Youn2da9ad72016-05-20 16:34:26 -07002922 case DWC3_DSTS_HIGHSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002923 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2924 dwc->gadget.ep0->maxpacket = 64;
2925 dwc->gadget.speed = USB_SPEED_HIGH;
2926 break;
Roger Quadros9418ee12017-01-03 14:32:09 +02002927 case DWC3_DSTS_FULLSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002928 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2929 dwc->gadget.ep0->maxpacket = 64;
2930 dwc->gadget.speed = USB_SPEED_FULL;
2931 break;
John Youn2da9ad72016-05-20 16:34:26 -07002932 case DWC3_DSTS_LOWSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002933 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2934 dwc->gadget.ep0->maxpacket = 8;
2935 dwc->gadget.speed = USB_SPEED_LOW;
2936 break;
2937 }
2938
Thinh Nguyen61800262018-01-12 18:18:05 -08002939 dwc->eps[1]->endpoint.maxpacket = dwc->gadget.ep0->maxpacket;
2940
Pratyush Anand2b758352013-01-14 15:59:31 +05302941 /* Enable USB2 LPM Capability */
2942
John Younee5cd412016-02-05 17:08:45 -08002943 if ((dwc->revision > DWC3_REVISION_194A) &&
John Youn2da9ad72016-05-20 16:34:26 -07002944 (speed != DWC3_DSTS_SUPERSPEED) &&
2945 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
Pratyush Anand2b758352013-01-14 15:59:31 +05302946 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2947 reg |= DWC3_DCFG_LPM_CAP;
2948 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2949
2950 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2951 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2952
Thinh Nguyen16fe4f32019-08-19 18:35:58 -07002953 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold |
2954 (dwc->is_utmi_l1_suspend << 4));
Pratyush Anand2b758352013-01-14 15:59:31 +05302955
Huang Rui80caf7d2014-10-28 19:54:26 +08002956 /*
2957 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2958 * DCFG.LPMCap is set, core responses with an ACK and the
2959 * BESL value in the LPM token is less than or equal to LPM
2960 * NYET threshold.
2961 */
2962 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2963 && dwc->has_lpm_erratum,
Masanari Iida9165dab2016-09-17 23:44:17 +09002964 "LPM Erratum not available on dwc3 revisions < 2.40a\n");
Huang Rui80caf7d2014-10-28 19:54:26 +08002965
2966 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
Thinh Nguyen2e487d22019-04-25 13:55:30 -07002967 reg |= DWC3_DCTL_NYET_THRES(dwc->lpm_nyet_threshold);
Huang Rui80caf7d2014-10-28 19:54:26 +08002968
Thinh Nguyen5b738212019-10-23 19:15:43 -07002969 dwc3_gadget_dctl_write_safe(dwc, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06002970 } else {
2971 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2972 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
Thinh Nguyen5b738212019-10-23 19:15:43 -07002973 dwc3_gadget_dctl_write_safe(dwc, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05302974 }
2975
Felipe Balbi72246da2011-08-19 18:10:58 +03002976 dep = dwc->eps[0];
Felipe Balbia2d23f02018-04-09 12:40:48 +03002977 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_MODIFY);
Felipe Balbi72246da2011-08-19 18:10:58 +03002978 if (ret) {
2979 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2980 return;
2981 }
2982
2983 dep = dwc->eps[1];
Felipe Balbia2d23f02018-04-09 12:40:48 +03002984 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_MODIFY);
Felipe Balbi72246da2011-08-19 18:10:58 +03002985 if (ret) {
2986 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2987 return;
2988 }
2989
2990 /*
2991 * Configure PHY via GUSB3PIPECTLn if required.
2992 *
2993 * Update GTXFIFOSIZn
2994 *
2995 * In both cases reset values should be sufficient.
2996 */
2997}
2998
2999static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
3000{
Felipe Balbi72246da2011-08-19 18:10:58 +03003001 /*
3002 * TODO take core out of low power mode when that's
3003 * implemented.
3004 */
3005
Jiebing Liad14d4e2014-12-11 13:26:29 +08003006 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
3007 spin_unlock(&dwc->lock);
3008 dwc->gadget_driver->resume(&dwc->gadget);
3009 spin_lock(&dwc->lock);
3010 }
Felipe Balbi72246da2011-08-19 18:10:58 +03003011}
3012
3013static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
3014 unsigned int evtinfo)
3015{
Felipe Balbifae2b902011-10-14 13:00:30 +03003016 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03003017 unsigned int pwropt;
3018
3019 /*
3020 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
3021 * Hibernation mode enabled which would show up when device detects
3022 * host-initiated U3 exit.
3023 *
3024 * In that case, device will generate a Link State Change Interrupt
3025 * from U3 to RESUME which is only necessary if Hibernation is
3026 * configured in.
3027 *
3028 * There are no functional changes due to such spurious event and we
3029 * just need to ignore it.
3030 *
3031 * Refers to:
3032 *
3033 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
3034 * operational mode
3035 */
3036 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
3037 if ((dwc->revision < DWC3_REVISION_250A) &&
3038 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
3039 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
3040 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03003041 return;
3042 }
3043 }
Felipe Balbifae2b902011-10-14 13:00:30 +03003044
3045 /*
3046 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
3047 * on the link partner, the USB session might do multiple entry/exit
3048 * of low power states before a transfer takes place.
3049 *
3050 * Due to this problem, we might experience lower throughput. The
3051 * suggested workaround is to disable DCTL[12:9] bits if we're
3052 * transitioning from U1/U2 to U0 and enable those bits again
3053 * after a transfer completes and there are no pending transfers
3054 * on any of the enabled endpoints.
3055 *
3056 * This is the first half of that workaround.
3057 *
3058 * Refers to:
3059 *
3060 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
3061 * core send LGO_Ux entering U0
3062 */
3063 if (dwc->revision < DWC3_REVISION_183A) {
3064 if (next == DWC3_LINK_STATE_U0) {
3065 u32 u1u2;
3066 u32 reg;
3067
3068 switch (dwc->link_state) {
3069 case DWC3_LINK_STATE_U1:
3070 case DWC3_LINK_STATE_U2:
3071 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3072 u1u2 = reg & (DWC3_DCTL_INITU2ENA
3073 | DWC3_DCTL_ACCEPTU2ENA
3074 | DWC3_DCTL_INITU1ENA
3075 | DWC3_DCTL_ACCEPTU1ENA);
3076
3077 if (!dwc->u1u2)
3078 dwc->u1u2 = reg & u1u2;
3079
3080 reg &= ~u1u2;
3081
Thinh Nguyen5b738212019-10-23 19:15:43 -07003082 dwc3_gadget_dctl_write_safe(dwc, reg);
Felipe Balbifae2b902011-10-14 13:00:30 +03003083 break;
3084 default:
3085 /* do nothing */
3086 break;
3087 }
3088 }
3089 }
3090
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06003091 switch (next) {
3092 case DWC3_LINK_STATE_U1:
3093 if (dwc->speed == USB_SPEED_SUPER)
3094 dwc3_suspend_gadget(dwc);
3095 break;
3096 case DWC3_LINK_STATE_U2:
3097 case DWC3_LINK_STATE_U3:
3098 dwc3_suspend_gadget(dwc);
3099 break;
3100 case DWC3_LINK_STATE_RESUME:
3101 dwc3_resume_gadget(dwc);
3102 break;
3103 default:
3104 /* do nothing */
3105 break;
3106 }
3107
Felipe Balbie57ebc12014-04-22 13:20:12 -05003108 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03003109}
3110
Baolin Wang72704f82016-05-16 16:43:53 +08003111static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
3112 unsigned int evtinfo)
3113{
3114 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
3115
3116 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
3117 dwc3_suspend_gadget(dwc);
3118
3119 dwc->link_state = next;
3120}
3121
Felipe Balbie1dadd32014-02-25 14:47:54 -06003122static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
3123 unsigned int evtinfo)
3124{
3125 unsigned int is_ss = evtinfo & BIT(4);
3126
Felipe Balbibfad65e2017-04-19 14:59:27 +03003127 /*
Felipe Balbie1dadd32014-02-25 14:47:54 -06003128 * WORKAROUND: DWC3 revison 2.20a with hibernation support
3129 * have a known issue which can cause USB CV TD.9.23 to fail
3130 * randomly.
3131 *
3132 * Because of this issue, core could generate bogus hibernation
3133 * events which SW needs to ignore.
3134 *
3135 * Refers to:
3136 *
3137 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
3138 * Device Fallback from SuperSpeed
3139 */
3140 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
3141 return;
3142
3143 /* enter hibernation here */
3144}
3145
Felipe Balbi72246da2011-08-19 18:10:58 +03003146static void dwc3_gadget_interrupt(struct dwc3 *dwc,
3147 const struct dwc3_event_devt *event)
3148{
3149 switch (event->type) {
3150 case DWC3_DEVICE_EVENT_DISCONNECT:
3151 dwc3_gadget_disconnect_interrupt(dwc);
3152 break;
3153 case DWC3_DEVICE_EVENT_RESET:
3154 dwc3_gadget_reset_interrupt(dwc);
3155 break;
3156 case DWC3_DEVICE_EVENT_CONNECT_DONE:
3157 dwc3_gadget_conndone_interrupt(dwc);
3158 break;
3159 case DWC3_DEVICE_EVENT_WAKEUP:
3160 dwc3_gadget_wakeup_interrupt(dwc);
3161 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06003162 case DWC3_DEVICE_EVENT_HIBER_REQ:
3163 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
3164 "unexpected hibernation event\n"))
3165 break;
3166
3167 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
3168 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03003169 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
3170 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
3171 break;
3172 case DWC3_DEVICE_EVENT_EOPF:
Baolin Wang72704f82016-05-16 16:43:53 +08003173 /* It changed to be suspend event for version 2.30a and above */
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02003174 if (dwc->revision >= DWC3_REVISION_230A) {
Baolin Wang72704f82016-05-16 16:43:53 +08003175 /*
3176 * Ignore suspend event until the gadget enters into
3177 * USB_STATE_CONFIGURED state.
3178 */
3179 if (dwc->gadget.state >= USB_STATE_CONFIGURED)
3180 dwc3_gadget_suspend_interrupt(dwc,
3181 event->event_info);
3182 }
Felipe Balbi72246da2011-08-19 18:10:58 +03003183 break;
3184 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi72246da2011-08-19 18:10:58 +03003185 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi72246da2011-08-19 18:10:58 +03003186 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi72246da2011-08-19 18:10:58 +03003187 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi72246da2011-08-19 18:10:58 +03003188 break;
3189 default:
Felipe Balbie9f2aa82015-01-27 13:49:28 -06003190 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03003191 }
3192}
3193
3194static void dwc3_process_event_entry(struct dwc3 *dwc,
3195 const union dwc3_event *event)
3196{
Felipe Balbi43c96be2016-09-26 13:23:34 +03003197 trace_dwc3_event(event->raw, dwc);
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05003198
Felipe Balbidfc5e802017-04-26 13:44:51 +03003199 if (!event->type.is_devspec)
3200 dwc3_endpoint_interrupt(dwc, &event->depevt);
3201 else if (event->type.type == DWC3_EVENT_TYPE_DEV)
Felipe Balbi72246da2011-08-19 18:10:58 +03003202 dwc3_gadget_interrupt(dwc, &event->devt);
Felipe Balbidfc5e802017-04-26 13:44:51 +03003203 else
Felipe Balbi72246da2011-08-19 18:10:58 +03003204 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
Felipe Balbi72246da2011-08-19 18:10:58 +03003205}
3206
Felipe Balbidea520a2016-03-30 09:39:34 +03003207static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbif42f2442013-06-12 21:25:08 +03003208{
Felipe Balbidea520a2016-03-30 09:39:34 +03003209 struct dwc3 *dwc = evt->dwc;
Felipe Balbif42f2442013-06-12 21:25:08 +03003210 irqreturn_t ret = IRQ_NONE;
3211 int left;
3212 u32 reg;
3213
Felipe Balbif42f2442013-06-12 21:25:08 +03003214 left = evt->count;
3215
3216 if (!(evt->flags & DWC3_EVENT_PENDING))
3217 return IRQ_NONE;
3218
3219 while (left > 0) {
3220 union dwc3_event event;
3221
John Younebbb2d52016-11-15 13:07:02 +02003222 event.raw = *(u32 *) (evt->cache + evt->lpos);
Felipe Balbif42f2442013-06-12 21:25:08 +03003223
3224 dwc3_process_event_entry(dwc, &event);
3225
3226 /*
3227 * FIXME we wrap around correctly to the next entry as
3228 * almost all entries are 4 bytes in size. There is one
3229 * entry which has 12 bytes which is a regular entry
3230 * followed by 8 bytes data. ATM I don't know how
3231 * things are organized if we get next to the a
3232 * boundary so I worry about that once we try to handle
3233 * that.
3234 */
Felipe Balbicaefe6c2016-11-15 13:05:23 +02003235 evt->lpos = (evt->lpos + 4) % evt->length;
Felipe Balbif42f2442013-06-12 21:25:08 +03003236 left -= 4;
Felipe Balbif42f2442013-06-12 21:25:08 +03003237 }
3238
3239 evt->count = 0;
3240 evt->flags &= ~DWC3_EVENT_PENDING;
3241 ret = IRQ_HANDLED;
3242
3243 /* Unmask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003244 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbif42f2442013-06-12 21:25:08 +03003245 reg &= ~DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003246 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbif42f2442013-06-12 21:25:08 +03003247
John Youncf40b862016-11-14 12:32:43 -08003248 if (dwc->imod_interval) {
3249 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
3250 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
3251 }
3252
Felipe Balbif42f2442013-06-12 21:25:08 +03003253 return ret;
3254}
3255
Felipe Balbidea520a2016-03-30 09:39:34 +03003256static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
Felipe Balbib15a7622011-06-30 16:57:15 +03003257{
Felipe Balbidea520a2016-03-30 09:39:34 +03003258 struct dwc3_event_buffer *evt = _evt;
3259 struct dwc3 *dwc = evt->dwc;
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05003260 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03003261 irqreturn_t ret = IRQ_NONE;
Felipe Balbib15a7622011-06-30 16:57:15 +03003262
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05003263 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbidea520a2016-03-30 09:39:34 +03003264 ret = dwc3_process_event_buf(evt);
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05003265 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03003266
3267 return ret;
3268}
3269
Felipe Balbidea520a2016-03-30 09:39:34 +03003270static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03003271{
Felipe Balbidea520a2016-03-30 09:39:34 +03003272 struct dwc3 *dwc = evt->dwc;
John Younebbb2d52016-11-15 13:07:02 +02003273 u32 amount;
Felipe Balbi72246da2011-08-19 18:10:58 +03003274 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03003275 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03003276
Felipe Balbifc8bb912016-05-16 13:14:48 +03003277 if (pm_runtime_suspended(dwc->dev)) {
3278 pm_runtime_get(dwc->dev);
3279 disable_irq_nosync(dwc->irq_gadget);
3280 dwc->pending_events = true;
3281 return IRQ_HANDLED;
3282 }
3283
Thinh Nguyend325a1d2017-05-11 17:26:47 -07003284 /*
3285 * With PCIe legacy interrupt, test shows that top-half irq handler can
3286 * be called again after HW interrupt deassertion. Check if bottom-half
3287 * irq event handler completes before caching new event to prevent
3288 * losing events.
3289 */
3290 if (evt->flags & DWC3_EVENT_PENDING)
3291 return IRQ_HANDLED;
3292
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003293 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
Felipe Balbi72246da2011-08-19 18:10:58 +03003294 count &= DWC3_GEVNTCOUNT_MASK;
3295 if (!count)
3296 return IRQ_NONE;
3297
Felipe Balbib15a7622011-06-30 16:57:15 +03003298 evt->count = count;
3299 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03003300
Felipe Balbie8adfc32013-06-12 21:11:14 +03003301 /* Mask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003302 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbie8adfc32013-06-12 21:11:14 +03003303 reg |= DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003304 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbie8adfc32013-06-12 21:11:14 +03003305
John Younebbb2d52016-11-15 13:07:02 +02003306 amount = min(count, evt->length - evt->lpos);
3307 memcpy(evt->cache + evt->lpos, evt->buf + evt->lpos, amount);
3308
3309 if (amount < count)
3310 memcpy(evt->cache, evt->buf, count - amount);
3311
John Youn65aca322016-11-15 13:08:59 +02003312 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), count);
3313
Felipe Balbib15a7622011-06-30 16:57:15 +03003314 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03003315}
3316
Felipe Balbidea520a2016-03-30 09:39:34 +03003317static irqreturn_t dwc3_interrupt(int irq, void *_evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03003318{
Felipe Balbidea520a2016-03-30 09:39:34 +03003319 struct dwc3_event_buffer *evt = _evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03003320
Felipe Balbidea520a2016-03-30 09:39:34 +03003321 return dwc3_check_event_buf(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +03003322}
3323
Felipe Balbi6db38122016-10-03 11:27:01 +03003324static int dwc3_gadget_get_irq(struct dwc3 *dwc)
3325{
3326 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
3327 int irq;
3328
Hans de Goedef146b40b2019-10-05 23:04:48 +02003329 irq = platform_get_irq_byname_optional(dwc3_pdev, "peripheral");
Felipe Balbi6db38122016-10-03 11:27:01 +03003330 if (irq > 0)
3331 goto out;
3332
3333 if (irq == -EPROBE_DEFER)
3334 goto out;
3335
Hans de Goedef146b40b2019-10-05 23:04:48 +02003336 irq = platform_get_irq_byname_optional(dwc3_pdev, "dwc_usb3");
Felipe Balbi6db38122016-10-03 11:27:01 +03003337 if (irq > 0)
3338 goto out;
3339
3340 if (irq == -EPROBE_DEFER)
3341 goto out;
3342
3343 irq = platform_get_irq(dwc3_pdev, 0);
3344 if (irq > 0)
3345 goto out;
3346
Felipe Balbi6db38122016-10-03 11:27:01 +03003347 if (!irq)
3348 irq = -EINVAL;
3349
3350out:
3351 return irq;
3352}
3353
Felipe Balbi72246da2011-08-19 18:10:58 +03003354/**
Felipe Balbibfad65e2017-04-19 14:59:27 +03003355 * dwc3_gadget_init - initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08003356 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03003357 *
3358 * Returns 0 on success otherwise negative errno.
3359 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05003360int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03003361{
Felipe Balbi6db38122016-10-03 11:27:01 +03003362 int ret;
3363 int irq;
Roger Quadros9522def2016-06-10 14:48:38 +03003364
Felipe Balbi6db38122016-10-03 11:27:01 +03003365 irq = dwc3_gadget_get_irq(dwc);
3366 if (irq < 0) {
3367 ret = irq;
3368 goto err0;
Roger Quadros9522def2016-06-10 14:48:38 +03003369 }
3370
3371 dwc->irq_gadget = irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03003372
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303373 dwc->ep0_trb = dma_alloc_coherent(dwc->sysdev,
3374 sizeof(*dwc->ep0_trb) * 2,
3375 &dwc->ep0_trb_addr, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03003376 if (!dwc->ep0_trb) {
3377 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
3378 ret = -ENOMEM;
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003379 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03003380 }
3381
Felipe Balbi4199c5f2017-04-07 14:09:13 +03003382 dwc->setup_buf = kzalloc(DWC3_EP0_SETUP_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03003383 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03003384 ret = -ENOMEM;
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003385 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03003386 }
3387
Felipe Balbi905dc042017-01-05 14:46:52 +02003388 dwc->bounce = dma_alloc_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE,
3389 &dwc->bounce_addr, GFP_KERNEL);
3390 if (!dwc->bounce) {
3391 ret = -ENOMEM;
Felipe Balbid6e5a542017-04-07 16:34:38 +03003392 goto err2;
Felipe Balbi905dc042017-01-05 14:46:52 +02003393 }
3394
Baolin Wangbb014732016-10-14 17:11:33 +08003395 init_completion(&dwc->ep0_in_setup);
3396
Felipe Balbi72246da2011-08-19 18:10:58 +03003397 dwc->gadget.ops = &dwc3_gadget_ops;
Felipe Balbi72246da2011-08-19 18:10:58 +03003398 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02003399 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03003400 dwc->gadget.name = "dwc3-gadget";
Thinh Nguyenc7299692019-04-25 14:28:24 -07003401 dwc->gadget.lpm_capable = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03003402
3403 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003404 * FIXME We might be setting max_speed to <SUPER, however versions
3405 * <2.20a of dwc3 have an issue with metastability (documented
3406 * elsewhere in this driver) which tells us we can't set max speed to
3407 * anything lower than SUPER.
3408 *
3409 * Because gadget.max_speed is only used by composite.c and function
3410 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
3411 * to happen so we avoid sending SuperSpeed Capability descriptor
3412 * together with our BOS descriptor as that could confuse host into
3413 * thinking we can handle super speed.
3414 *
3415 * Note that, in fact, we won't even support GetBOS requests when speed
3416 * is less than super speed because we don't have means, yet, to tell
3417 * composite.c that we are USB 2.0 + LPM ECN.
3418 */
Roger Quadros42bf02e2017-10-31 15:11:55 +02003419 if (dwc->revision < DWC3_REVISION_220A &&
3420 !dwc->dis_metastability_quirk)
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02003421 dev_info(dwc->dev, "changing max_speed on rev %08x\n",
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003422 dwc->revision);
3423
3424 dwc->gadget.max_speed = dwc->maximum_speed;
3425
3426 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03003427 * REVISIT: Here we should clear all pending IRQs to be
3428 * sure we're starting from a well known location.
3429 */
3430
Bryan O'Donoghuef3bcfc72017-01-31 20:58:11 +00003431 ret = dwc3_gadget_init_endpoints(dwc, dwc->num_eps);
Felipe Balbi72246da2011-08-19 18:10:58 +03003432 if (ret)
Felipe Balbid6e5a542017-04-07 16:34:38 +03003433 goto err3;
Felipe Balbi72246da2011-08-19 18:10:58 +03003434
Felipe Balbi72246da2011-08-19 18:10:58 +03003435 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
3436 if (ret) {
3437 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbid6e5a542017-04-07 16:34:38 +03003438 goto err4;
Felipe Balbi72246da2011-08-19 18:10:58 +03003439 }
3440
Roger Quadros169e3b62019-01-10 17:04:28 +02003441 dwc3_gadget_set_speed(&dwc->gadget, dwc->maximum_speed);
3442
Felipe Balbi72246da2011-08-19 18:10:58 +03003443 return 0;
Felipe Balbi4199c5f2017-04-07 14:09:13 +03003444
3445err4:
Felipe Balbid6e5a542017-04-07 16:34:38 +03003446 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03003447
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003448err3:
Felipe Balbid6e5a542017-04-07 16:34:38 +03003449 dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
3450 dwc->bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003451
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003452err2:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003453 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003454
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003455err1:
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303456 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003457 dwc->ep0_trb, dwc->ep0_trb_addr);
3458
Felipe Balbi72246da2011-08-19 18:10:58 +03003459err0:
3460 return ret;
3461}
3462
Felipe Balbi7415f172012-04-30 14:56:33 +03003463/* -------------------------------------------------------------------------- */
3464
Felipe Balbi72246da2011-08-19 18:10:58 +03003465void dwc3_gadget_exit(struct dwc3 *dwc)
3466{
Felipe Balbi72246da2011-08-19 18:10:58 +03003467 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03003468 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi905dc042017-01-05 14:46:52 +02003469 dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
Felipe Balbid6e5a542017-04-07 16:34:38 +03003470 dwc->bounce_addr);
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003471 kfree(dwc->setup_buf);
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303472 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbid6e5a542017-04-07 16:34:38 +03003473 dwc->ep0_trb, dwc->ep0_trb_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03003474}
Felipe Balbi7415f172012-04-30 14:56:33 +03003475
Felipe Balbi0b0231a2014-10-07 10:19:23 -05003476int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03003477{
Roger Quadros9772b472016-04-12 11:33:29 +03003478 if (!dwc->gadget_driver)
3479 return 0;
3480
Roger Quadros1551e352017-02-15 14:16:26 +02003481 dwc3_gadget_run_stop(dwc, false, false);
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003482 dwc3_disconnect_gadget(dwc);
3483 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003484
3485 return 0;
3486}
3487
3488int dwc3_gadget_resume(struct dwc3 *dwc)
3489{
Felipe Balbi7415f172012-04-30 14:56:33 +03003490 int ret;
3491
Roger Quadros9772b472016-04-12 11:33:29 +03003492 if (!dwc->gadget_driver)
3493 return 0;
3494
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003495 ret = __dwc3_gadget_start(dwc);
3496 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003497 goto err0;
3498
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003499 ret = dwc3_gadget_run_stop(dwc, true, false);
3500 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003501 goto err1;
3502
Felipe Balbi7415f172012-04-30 14:56:33 +03003503 return 0;
3504
3505err1:
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003506 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003507
3508err0:
3509 return ret;
3510}
Felipe Balbifc8bb912016-05-16 13:14:48 +03003511
3512void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3513{
3514 if (dwc->pending_events) {
3515 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3516 dwc->pending_events = false;
3517 enable_irq(dwc->irq_gadget);
3518 }
3519}