blob: c776fb7f524a41823b0dce0c45403e6789e2789d [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
Felipe Balbi80977dc2014-08-19 16:37:22 -050033#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030034#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020038/**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48{
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69}
70
Felipe Balbi8598bde2012-01-02 18:55:57 +020071/**
Paul Zimmerman911f1f82012-04-27 13:35:15 +030072 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79{
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85}
86
87/**
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080093 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020094 */
95int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080097 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020098 u32 reg;
99
Paul Zimmerman802fde92012-04-27 13:10:52 +0300100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
Felipe Balbi8598bde2012-01-02 18:55:57 +0200117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
Paul Zimmerman802fde92012-04-27 13:10:52 +0300124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
Felipe Balbi8598bde2012-01-02 18:55:57 +0200131 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300132 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
Felipe Balbi8598bde2012-01-02 18:55:57 +0200136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800139 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200140 }
141
Felipe Balbi73815282015-01-27 13:48:14 -0600142 dwc3_trace(trace_dwc3_gadget,
143 "link state change request timed out");
Felipe Balbi8598bde2012-01-02 18:55:57 +0200144
145 return -ETIMEDOUT;
146}
147
John Youndca01192016-05-19 17:26:05 -0700148/**
149 * dwc3_ep_inc_trb() - Increment a TRB index.
150 * @index - Pointer to the TRB index to increment.
151 *
152 * The index should never point to the link TRB. After incrementing,
153 * if it is point to the link TRB, wrap around to the beginning. The
154 * link TRB is always at the last TRB entry.
155 */
156static void dwc3_ep_inc_trb(u8 *index)
157{
158 (*index)++;
159 if (*index == (DWC3_TRB_NUM - 1))
160 *index = 0;
161}
162
Felipe Balbief966b92016-04-05 13:09:51 +0300163static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200164{
John Youndca01192016-05-19 17:26:05 -0700165 dwc3_ep_inc_trb(&dep->trb_enqueue);
Felipe Balbief966b92016-04-05 13:09:51 +0300166}
Felipe Balbi457e84b2012-01-18 18:04:09 +0200167
Felipe Balbief966b92016-04-05 13:09:51 +0300168static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
169{
John Youndca01192016-05-19 17:26:05 -0700170 dwc3_ep_inc_trb(&dep->trb_dequeue);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200171}
172
Felipe Balbi72246da2011-08-19 18:10:58 +0300173void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
174 int status)
175{
176 struct dwc3 *dwc = dep->dwc;
177
Felipe Balbi737f1ae2016-08-11 12:24:27 +0300178 req->started = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300179 list_del(&req->list);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200180 req->trb = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300181
182 if (req->request.status == -EINPROGRESS)
183 req->request.status = status;
184
Pratyush Anand0416e492012-08-10 13:42:16 +0530185 if (dwc->ep0_bounced && dep->number == 0)
186 dwc->ep0_bounced = false;
187 else
188 usb_gadget_unmap_request(&dwc->gadget, &req->request,
189 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300190
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500191 trace_dwc3_gadget_giveback(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300192
193 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200194 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300195 spin_lock(&dwc->lock);
Felipe Balbifc8bb912016-05-16 13:14:48 +0300196
197 if (dep->number > 1)
198 pm_runtime_put(dwc->dev);
Felipe Balbi72246da2011-08-19 18:10:58 +0300199}
200
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500201int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300202{
203 u32 timeout = 500;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300204 int status = 0;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300205 int ret = 0;
Felipe Balbib09bb642012-04-24 16:19:11 +0300206 u32 reg;
207
208 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
209 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
210
211 do {
212 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
213 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi71f7e702016-05-23 14:16:19 +0300214 status = DWC3_DGCMD_STATUS(reg);
215 if (status)
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300216 ret = -EINVAL;
217 break;
Felipe Balbib09bb642012-04-24 16:19:11 +0300218 }
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300219 } while (timeout--);
220
221 if (!timeout) {
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300222 ret = -ETIMEDOUT;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300223 status = -ETIMEDOUT;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300224 }
225
Felipe Balbi71f7e702016-05-23 14:16:19 +0300226 trace_dwc3_gadget_generic_cmd(cmd, param, status);
227
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300228 return ret;
Felipe Balbib09bb642012-04-24 16:19:11 +0300229}
230
Felipe Balbic36d8e92016-04-04 12:46:33 +0300231static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
232
Felipe Balbi2cd47182016-04-12 16:42:43 +0300233int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
234 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi72246da2011-08-19 18:10:58 +0300235{
Felipe Balbi2cd47182016-04-12 16:42:43 +0300236 struct dwc3 *dwc = dep->dwc;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200237 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +0300238 u32 reg;
239
Felipe Balbi0933df12016-05-23 14:02:33 +0300240 int cmd_status = 0;
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300241 int susphy = false;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300242 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300243
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300244 /*
245 * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if
246 * we're issuing an endpoint command, we must check if
247 * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it.
248 *
249 * We will also set SUSPHY bit to what it was before returning as stated
250 * by the same section on Synopsys databook.
251 */
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300252 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
253 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
254 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
255 susphy = true;
256 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
257 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
258 }
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300259 }
260
Felipe Balbic36d8e92016-04-04 12:46:33 +0300261 if (cmd == DWC3_DEPCMD_STARTTRANSFER) {
262 int needs_wakeup;
263
264 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
265 dwc->link_state == DWC3_LINK_STATE_U2 ||
266 dwc->link_state == DWC3_LINK_STATE_U3);
267
268 if (unlikely(needs_wakeup)) {
269 ret = __dwc3_gadget_wakeup(dwc);
270 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
271 ret);
272 }
273 }
274
Felipe Balbi2eb88012016-04-12 16:53:39 +0300275 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
276 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
277 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300278
Felipe Balbi2eb88012016-04-12 16:53:39 +0300279 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd | DWC3_DEPCMD_CMDACT);
Felipe Balbi72246da2011-08-19 18:10:58 +0300280 do {
Felipe Balbi2eb88012016-04-12 16:53:39 +0300281 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
Felipe Balbi72246da2011-08-19 18:10:58 +0300282 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi0933df12016-05-23 14:02:33 +0300283 cmd_status = DWC3_DEPCMD_STATUS(reg);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000284
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000285 switch (cmd_status) {
286 case 0:
287 ret = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300288 break;
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000289 case DEPEVT_TRANSFER_NO_RESOURCE:
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000290 ret = -EINVAL;
291 break;
292 case DEPEVT_TRANSFER_BUS_EXPIRY:
293 /*
294 * SW issues START TRANSFER command to
295 * isochronous ep with future frame interval. If
296 * future interval time has already passed when
297 * core receives the command, it will respond
298 * with an error status of 'Bus Expiry'.
299 *
300 * Instead of always returning -EINVAL, let's
301 * give a hint to the gadget driver that this is
302 * the case by returning -EAGAIN.
303 */
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000304 ret = -EAGAIN;
305 break;
306 default:
307 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
308 }
309
Felipe Balbic0ca3242016-04-04 09:11:51 +0300310 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300311 }
Felipe Balbif6bb2252016-05-23 13:53:34 +0300312 } while (--timeout);
Felipe Balbi72246da2011-08-19 18:10:58 +0300313
Felipe Balbif6bb2252016-05-23 13:53:34 +0300314 if (timeout == 0) {
Felipe Balbif6bb2252016-05-23 13:53:34 +0300315 ret = -ETIMEDOUT;
Felipe Balbi0933df12016-05-23 14:02:33 +0300316 cmd_status = -ETIMEDOUT;
Felipe Balbif6bb2252016-05-23 13:53:34 +0300317 }
Felipe Balbic0ca3242016-04-04 09:11:51 +0300318
Felipe Balbi0933df12016-05-23 14:02:33 +0300319 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
320
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300321 if (unlikely(susphy)) {
322 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
323 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
324 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
325 }
326
Felipe Balbic0ca3242016-04-04 09:11:51 +0300327 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300328}
329
John Youn50c763f2016-05-31 17:49:56 -0700330static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
331{
332 struct dwc3 *dwc = dep->dwc;
333 struct dwc3_gadget_ep_cmd_params params;
334 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
335
336 /*
337 * As of core revision 2.60a the recommended programming model
338 * is to set the ClearPendIN bit when issuing a Clear Stall EP
339 * command for IN endpoints. This is to prevent an issue where
340 * some (non-compliant) hosts may not send ACK TPs for pending
341 * IN transfers due to a mishandled error condition. Synopsys
342 * STAR 9000614252.
343 */
344 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A))
345 cmd |= DWC3_DEPCMD_CLEARPENDIN;
346
347 memset(&params, 0, sizeof(params));
348
Felipe Balbi2cd47182016-04-12 16:42:43 +0300349 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Youn50c763f2016-05-31 17:49:56 -0700350}
351
Felipe Balbi72246da2011-08-19 18:10:58 +0300352static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200353 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300354{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300355 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300356
357 return dep->trb_pool_dma + offset;
358}
359
360static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
361{
362 struct dwc3 *dwc = dep->dwc;
363
364 if (dep->trb_pool)
365 return 0;
366
Felipe Balbi72246da2011-08-19 18:10:58 +0300367 dep->trb_pool = dma_alloc_coherent(dwc->dev,
368 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
369 &dep->trb_pool_dma, GFP_KERNEL);
370 if (!dep->trb_pool) {
371 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
372 dep->name);
373 return -ENOMEM;
374 }
375
376 return 0;
377}
378
379static void dwc3_free_trb_pool(struct dwc3_ep *dep)
380{
381 struct dwc3 *dwc = dep->dwc;
382
383 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
384 dep->trb_pool, dep->trb_pool_dma);
385
386 dep->trb_pool = NULL;
387 dep->trb_pool_dma = 0;
388}
389
John Younc4509602016-02-16 20:10:53 -0800390static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);
391
392/**
393 * dwc3_gadget_start_config - Configure EP resources
394 * @dwc: pointer to our controller context structure
395 * @dep: endpoint that is being enabled
396 *
397 * The assignment of transfer resources cannot perfectly follow the
398 * data book due to the fact that the controller driver does not have
399 * all knowledge of the configuration in advance. It is given this
400 * information piecemeal by the composite gadget framework after every
401 * SET_CONFIGURATION and SET_INTERFACE. Trying to follow the databook
402 * programming model in this scenario can cause errors. For two
403 * reasons:
404 *
405 * 1) The databook says to do DEPSTARTCFG for every SET_CONFIGURATION
406 * and SET_INTERFACE (8.1.5). This is incorrect in the scenario of
407 * multiple interfaces.
408 *
409 * 2) The databook does not mention doing more DEPXFERCFG for new
410 * endpoint on alt setting (8.1.6).
411 *
412 * The following simplified method is used instead:
413 *
414 * All hardware endpoints can be assigned a transfer resource and this
415 * setting will stay persistent until either a core reset or
416 * hibernation. So whenever we do a DEPSTARTCFG(0) we can go ahead and
417 * do DEPXFERCFG for every hardware endpoint as well. We are
418 * guaranteed that there are as many transfer resources as endpoints.
419 *
420 * This function is called for each endpoint when it is being enabled
421 * but is triggered only when called for EP0-out, which always happens
422 * first, and which should only happen in one of the above conditions.
423 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300424static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
425{
426 struct dwc3_gadget_ep_cmd_params params;
427 u32 cmd;
John Younc4509602016-02-16 20:10:53 -0800428 int i;
429 int ret;
430
431 if (dep->number)
432 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300433
434 memset(&params, 0x00, sizeof(params));
John Younc4509602016-02-16 20:10:53 -0800435 cmd = DWC3_DEPCMD_DEPSTARTCFG;
Felipe Balbi72246da2011-08-19 18:10:58 +0300436
Felipe Balbi2cd47182016-04-12 16:42:43 +0300437 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Younc4509602016-02-16 20:10:53 -0800438 if (ret)
439 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300440
John Younc4509602016-02-16 20:10:53 -0800441 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
442 struct dwc3_ep *dep = dwc->eps[i];
443
444 if (!dep)
445 continue;
446
447 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
448 if (ret)
449 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300450 }
451
452 return 0;
453}
454
455static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200456 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300457 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300458 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300459{
460 struct dwc3_gadget_ep_cmd_params params;
461
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300462 if (dev_WARN_ONCE(dwc->dev, modify && restore,
463 "Can't modify and restore\n"))
464 return -EINVAL;
465
Felipe Balbi72246da2011-08-19 18:10:58 +0300466 memset(&params, 0x00, sizeof(params));
467
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300468 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900469 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
470
471 /* Burst size is only needed in SuperSpeed mode */
John Younee5cd412016-02-05 17:08:45 -0800472 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
Felipe Balbi676e3492016-04-26 10:49:07 +0300473 u32 burst = dep->endpoint.maxburst;
Felipe Balbi676e3492016-04-26 10:49:07 +0300474 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
Chanho Parkd2e9a132012-08-31 16:54:07 +0900475 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300476
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300477 if (modify) {
478 params.param0 |= DWC3_DEPCFG_ACTION_MODIFY;
479 } else if (restore) {
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600480 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
481 params.param2 |= dep->saved_state;
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300482 } else {
483 params.param0 |= DWC3_DEPCFG_ACTION_INIT;
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600484 }
485
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300486 if (usb_endpoint_xfer_control(desc))
487 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
Felipe Balbi13fa2e62016-05-30 13:40:00 +0300488
489 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
490 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300491
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200492 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300493 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
494 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300495 dep->stream_capable = true;
496 }
497
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500498 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300499 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300500
501 /*
502 * We are doing 1:1 mapping for endpoints, meaning
503 * Physical Endpoints 2 maps to Logical Endpoint 2 and
504 * so on. We consider the direction bit as part of the physical
505 * endpoint number. So USB endpoint 0x81 is 0x03.
506 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300507 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300508
509 /*
510 * We must use the lower 16 TX FIFOs even though
511 * HW might have more
512 */
513 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300514 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300515
516 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300517 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300518 dep->interval = 1 << (desc->bInterval - 1);
519 }
520
Felipe Balbi2cd47182016-04-12 16:42:43 +0300521 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300522}
523
524static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
525{
526 struct dwc3_gadget_ep_cmd_params params;
527
528 memset(&params, 0x00, sizeof(params));
529
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300530 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300531
Felipe Balbi2cd47182016-04-12 16:42:43 +0300532 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
533 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300534}
535
536/**
537 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
538 * @dep: endpoint to be initialized
539 * @desc: USB Endpoint Descriptor
540 *
541 * Caller should take care of locking
542 */
543static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200544 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300545 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300546 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300547{
548 struct dwc3 *dwc = dep->dwc;
549 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300550 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300551
Felipe Balbi73815282015-01-27 13:48:14 -0600552 dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
Felipe Balbiff62d6b2013-07-12 19:09:39 +0300553
Felipe Balbi72246da2011-08-19 18:10:58 +0300554 if (!(dep->flags & DWC3_EP_ENABLED)) {
555 ret = dwc3_gadget_start_config(dwc, dep);
556 if (ret)
557 return ret;
558 }
559
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300560 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, modify,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600561 restore);
Felipe Balbi72246da2011-08-19 18:10:58 +0300562 if (ret)
563 return ret;
564
565 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200566 struct dwc3_trb *trb_st_hw;
567 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300568
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200569 dep->endpoint.desc = desc;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200570 dep->comp_desc = comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300571 dep->type = usb_endpoint_type(desc);
572 dep->flags |= DWC3_EP_ENABLED;
573
574 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
575 reg |= DWC3_DALEPENA_EP(dep->number);
576 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
577
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300578 if (usb_endpoint_xfer_control(desc))
Felipe Balbi7ab373a2016-05-23 11:27:26 +0300579 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300580
John Youn0d257442016-05-19 17:26:08 -0700581 /* Initialize the TRB ring */
582 dep->trb_dequeue = 0;
583 dep->trb_enqueue = 0;
584 memset(dep->trb_pool, 0,
585 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
586
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300587 /* Link TRB. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300588 trb_st_hw = &dep->trb_pool[0];
589
Felipe Balbif6bafc62012-02-06 11:04:53 +0200590 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbif6bafc62012-02-06 11:04:53 +0200591 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
592 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
593 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
594 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300595 }
596
597 return 0;
598}
599
Paul Zimmermanb992e682012-04-27 14:17:35 +0300600static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200601static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300602{
603 struct dwc3_request *req;
604
Felipe Balbi0e146022016-06-21 10:32:02 +0300605 dwc3_stop_active_transfer(dwc, dep->number, true);
Felipe Balbi69450c42016-05-30 13:37:02 +0300606
Felipe Balbi0e146022016-06-21 10:32:02 +0300607 /* - giveback all requests to gadget driver */
608 while (!list_empty(&dep->started_list)) {
609 req = next_request(&dep->started_list);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200610
Felipe Balbi0e146022016-06-21 10:32:02 +0300611 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbiea53b882012-02-17 12:10:04 +0200612 }
613
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200614 while (!list_empty(&dep->pending_list)) {
615 req = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300616
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200617 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300618 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300619}
620
621/**
622 * __dwc3_gadget_ep_disable - Disables a HW endpoint
623 * @dep: the endpoint to disable
624 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200625 * This function also removes requests which are currently processed ny the
626 * hardware and those which are not yet scheduled.
627 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300628 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300629static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
630{
631 struct dwc3 *dwc = dep->dwc;
632 u32 reg;
633
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500634 dwc3_trace(trace_dwc3_gadget, "Disabling %s", dep->name);
635
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200636 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300637
Felipe Balbi687ef982014-04-16 10:30:33 -0500638 /* make sure HW endpoint isn't stalled */
639 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500640 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500641
Felipe Balbi72246da2011-08-19 18:10:58 +0300642 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
643 reg &= ~DWC3_DALEPENA_EP(dep->number);
644 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
645
Felipe Balbi879631a2011-09-30 10:58:47 +0300646 dep->stream_capable = false;
Ido Shayevitzf9c56cd2012-02-08 13:56:48 +0200647 dep->endpoint.desc = NULL;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200648 dep->comp_desc = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300649 dep->type = 0;
Felipe Balbi879631a2011-09-30 10:58:47 +0300650 dep->flags = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300651
652 return 0;
653}
654
655/* -------------------------------------------------------------------------- */
656
657static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
658 const struct usb_endpoint_descriptor *desc)
659{
660 return -EINVAL;
661}
662
663static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
664{
665 return -EINVAL;
666}
667
668/* -------------------------------------------------------------------------- */
669
670static int dwc3_gadget_ep_enable(struct usb_ep *ep,
671 const struct usb_endpoint_descriptor *desc)
672{
673 struct dwc3_ep *dep;
674 struct dwc3 *dwc;
675 unsigned long flags;
676 int ret;
677
678 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
679 pr_debug("dwc3: invalid parameters\n");
680 return -EINVAL;
681 }
682
683 if (!desc->wMaxPacketSize) {
684 pr_debug("dwc3: missing wMaxPacketSize\n");
685 return -EINVAL;
686 }
687
688 dep = to_dwc3_ep(ep);
689 dwc = dep->dwc;
690
Felipe Balbi95ca9612015-12-10 13:08:20 -0600691 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
692 "%s is already enabled\n",
693 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300694 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300695
Felipe Balbi72246da2011-08-19 18:10:58 +0300696 spin_lock_irqsave(&dwc->lock, flags);
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600697 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +0300698 spin_unlock_irqrestore(&dwc->lock, flags);
699
700 return ret;
701}
702
703static int dwc3_gadget_ep_disable(struct usb_ep *ep)
704{
705 struct dwc3_ep *dep;
706 struct dwc3 *dwc;
707 unsigned long flags;
708 int ret;
709
710 if (!ep) {
711 pr_debug("dwc3: invalid parameters\n");
712 return -EINVAL;
713 }
714
715 dep = to_dwc3_ep(ep);
716 dwc = dep->dwc;
717
Felipe Balbi95ca9612015-12-10 13:08:20 -0600718 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
719 "%s is already disabled\n",
720 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300721 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300722
Felipe Balbi72246da2011-08-19 18:10:58 +0300723 spin_lock_irqsave(&dwc->lock, flags);
724 ret = __dwc3_gadget_ep_disable(dep);
725 spin_unlock_irqrestore(&dwc->lock, flags);
726
727 return ret;
728}
729
730static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
731 gfp_t gfp_flags)
732{
733 struct dwc3_request *req;
734 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300735
736 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900737 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300738 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300739
740 req->epnum = dep->number;
741 req->dep = dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300742
Felipe Balbi68d34c82016-05-30 13:34:58 +0300743 dep->allocated_requests++;
744
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500745 trace_dwc3_alloc_request(req);
746
Felipe Balbi72246da2011-08-19 18:10:58 +0300747 return &req->request;
748}
749
750static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
751 struct usb_request *request)
752{
753 struct dwc3_request *req = to_dwc3_request(request);
Felipe Balbi68d34c82016-05-30 13:34:58 +0300754 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300755
Felipe Balbi68d34c82016-05-30 13:34:58 +0300756 dep->allocated_requests--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500757 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300758 kfree(req);
759}
760
Felipe Balbic71fc372011-11-22 11:37:34 +0200761/**
762 * dwc3_prepare_one_trb - setup one TRB from one request
763 * @dep: endpoint for which this request is prepared
764 * @req: dwc3_request pointer
765 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200766static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
Felipe Balbieeb720f2011-11-28 12:46:59 +0200767 struct dwc3_request *req, dma_addr_t dma,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300768 unsigned length, unsigned chain, unsigned node)
Felipe Balbic71fc372011-11-22 11:37:34 +0200769{
Felipe Balbif6bafc62012-02-06 11:04:53 +0200770 struct dwc3_trb *trb;
Felipe Balbic71fc372011-11-22 11:37:34 +0200771
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300772 dwc3_trace(trace_dwc3_gadget, "%s: req %p dma %08llx length %d%s",
Felipe Balbieeb720f2011-11-28 12:46:59 +0200773 dep->name, req, (unsigned long long) dma,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300774 length, chain ? " chain" : "");
Pratyush Anand915e2022013-01-14 15:59:35 +0530775
Felipe Balbi4faf7552016-04-05 13:14:31 +0300776 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbic71fc372011-11-22 11:37:34 +0200777
Felipe Balbieeb720f2011-11-28 12:46:59 +0200778 if (!req->trb) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200779 dwc3_gadget_move_started_request(req);
Felipe Balbif6bafc62012-02-06 11:04:53 +0200780 req->trb = trb;
781 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Felipe Balbi4faf7552016-04-05 13:14:31 +0300782 req->first_trb_index = dep->trb_enqueue;
Felipe Balbieeb720f2011-11-28 12:46:59 +0200783 }
Felipe Balbic71fc372011-11-22 11:37:34 +0200784
Felipe Balbief966b92016-04-05 13:09:51 +0300785 dwc3_ep_inc_enq(dep);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530786
Felipe Balbif6bafc62012-02-06 11:04:53 +0200787 trb->size = DWC3_TRB_SIZE_LENGTH(length);
788 trb->bpl = lower_32_bits(dma);
789 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200790
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200791 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200792 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200793 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200794 break;
795
796 case USB_ENDPOINT_XFER_ISOC:
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530797 if (!node)
798 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
799 else
800 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbica4d44e2016-03-10 13:53:27 +0200801
802 /* always enable Interrupt on Missed ISOC */
803 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
Felipe Balbic71fc372011-11-22 11:37:34 +0200804 break;
805
806 case USB_ENDPOINT_XFER_BULK:
807 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200808 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +0200809 break;
810 default:
811 /*
812 * This is only possible with faulty memory because we
813 * checked it already :)
814 */
815 BUG();
816 }
817
Felipe Balbica4d44e2016-03-10 13:53:27 +0200818 /* always enable Continue on Short Packet */
819 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Felipe Balbif3af3652013-12-13 14:19:33 -0600820
Felipe Balbi8e7046b2016-04-06 10:01:14 +0300821 if (!req->request.no_interrupt && !chain)
Felipe Balbica4d44e2016-03-10 13:53:27 +0200822 trb->ctrl |= DWC3_TRB_CTRL_IOC | DWC3_TRB_CTRL_ISP_IMI;
823
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530824 if (chain)
825 trb->ctrl |= DWC3_TRB_CTRL_CHN;
826
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200827 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbif6bafc62012-02-06 11:04:53 +0200828 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
829
830 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500831
Felipe Balbi68d34c82016-05-30 13:34:58 +0300832 dep->queued_requests++;
833
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500834 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +0200835}
836
John Youn361572b2016-05-19 17:26:17 -0700837/**
838 * dwc3_ep_prev_trb() - Returns the previous TRB in the ring
839 * @dep: The endpoint with the TRB ring
840 * @index: The index of the current TRB in the ring
841 *
842 * Returns the TRB prior to the one pointed to by the index. If the
843 * index is 0, we will wrap backwards, skip the link TRB, and return
844 * the one just before that.
845 */
846static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
847{
Felipe Balbi45438a02016-08-11 12:26:59 +0300848 u8 tmp = index;
John Youn361572b2016-05-19 17:26:17 -0700849
Felipe Balbi45438a02016-08-11 12:26:59 +0300850 if (!tmp)
851 tmp = DWC3_TRB_NUM - 1;
852
853 return &dep->trb_pool[tmp - 1];
John Youn361572b2016-05-19 17:26:17 -0700854}
855
Felipe Balbic4233572016-05-12 14:08:34 +0300856static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
857{
858 struct dwc3_trb *tmp;
John Youn32db3d92016-05-19 17:26:12 -0700859 u8 trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300860
861 /*
862 * If enqueue & dequeue are equal than it is either full or empty.
863 *
864 * One way to know for sure is if the TRB right before us has HWO bit
865 * set or not. If it has, then we're definitely full and can't fit any
866 * more transfers in our ring.
867 */
868 if (dep->trb_enqueue == dep->trb_dequeue) {
John Youn361572b2016-05-19 17:26:17 -0700869 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
870 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
871 return 0;
Felipe Balbic4233572016-05-12 14:08:34 +0300872
873 return DWC3_TRB_NUM - 1;
874 }
875
John Youn32db3d92016-05-19 17:26:12 -0700876 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
John Youn3de2685f2016-05-23 11:32:45 -0700877 trbs_left &= (DWC3_TRB_NUM - 1);
John Youn32db3d92016-05-19 17:26:12 -0700878
John Youn7d0a0382016-05-19 17:26:15 -0700879 if (dep->trb_dequeue < dep->trb_enqueue)
880 trbs_left--;
881
John Youn32db3d92016-05-19 17:26:12 -0700882 return trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300883}
884
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300885static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300886 struct dwc3_request *req, unsigned int trbs_left)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300887{
888 struct usb_request *request = &req->request;
889 struct scatterlist *sg = request->sg;
890 struct scatterlist *s;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300891 unsigned int length;
892 dma_addr_t dma;
893 int i;
894
895 for_each_sg(sg, s, request->num_mapped_sgs, i) {
896 unsigned chain = true;
897
898 length = sg_dma_len(s);
899 dma = sg_dma_address(s);
900
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300901 if (sg_is_last(s))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300902 chain = false;
903
904 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300905 chain, i);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300906
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300907 if (!trbs_left--)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300908 break;
909 }
910}
911
912static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300913 struct dwc3_request *req, unsigned int trbs_left)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300914{
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300915 unsigned int length;
916 dma_addr_t dma;
917
918 dma = req->request.dma;
919 length = req->request.length;
920
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300921 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300922 false, 0);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300923}
924
Felipe Balbi72246da2011-08-19 18:10:58 +0300925/*
926 * dwc3_prepare_trbs - setup TRBs from requests
927 * @dep: endpoint for which requests are being prepared
Felipe Balbi72246da2011-08-19 18:10:58 +0300928 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800929 * The function goes through the requests list and sets up TRBs for the
930 * transfers. The function returns once there are no more TRBs available or
931 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +0300932 */
Felipe Balbic4233572016-05-12 14:08:34 +0300933static void dwc3_prepare_trbs(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300934{
Felipe Balbi68e823e2011-11-28 12:25:01 +0200935 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +0300936 u32 trbs_left;
937
938 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
939
Felipe Balbic4233572016-05-12 14:08:34 +0300940 trbs_left = dwc3_calc_trbs_left(dep);
John Youn89bc8562016-05-19 17:26:10 -0700941 if (!trbs_left)
942 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300943
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200944 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300945 if (req->request.num_mapped_sgs > 0)
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300946 dwc3_prepare_one_trb_sg(dep, req, trbs_left--);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300947 else
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300948 dwc3_prepare_one_trb_linear(dep, req, trbs_left--);
Felipe Balbi72246da2011-08-19 18:10:58 +0300949
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300950 if (!trbs_left)
951 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300952 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300953}
954
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300955static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param)
Felipe Balbi72246da2011-08-19 18:10:58 +0300956{
957 struct dwc3_gadget_ep_cmd_params params;
958 struct dwc3_request *req;
959 struct dwc3 *dwc = dep->dwc;
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300960 int starting;
Felipe Balbi72246da2011-08-19 18:10:58 +0300961 int ret;
962 u32 cmd;
963
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300964 starting = !(dep->flags & DWC3_EP_BUSY);
Felipe Balbi72246da2011-08-19 18:10:58 +0300965
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300966 dwc3_prepare_trbs(dep);
967 req = next_request(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300968 if (!req) {
969 dep->flags |= DWC3_EP_PENDING_REQUEST;
970 return 0;
971 }
972
973 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +0300974
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300975 if (starting) {
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530976 params.param0 = upper_32_bits(req->trb_dma);
977 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbib6b1c6d2016-05-30 13:29:35 +0300978 cmd = DWC3_DEPCMD_STARTTRANSFER |
979 DWC3_DEPCMD_PARAM(cmd_param);
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530980 } else {
Felipe Balbib6b1c6d2016-05-30 13:29:35 +0300981 cmd = DWC3_DEPCMD_UPDATETRANSFER |
982 DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530983 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300984
Felipe Balbi2cd47182016-04-12 16:42:43 +0300985 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300986 if (ret < 0) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300987 /*
988 * FIXME we need to iterate over the list of requests
989 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -0800990 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +0300991 */
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +0200992 usb_gadget_unmap_request(&dwc->gadget, &req->request,
993 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300994 list_del(&req->list);
995 return ret;
996 }
997
998 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi25b8ff62011-11-04 12:32:47 +0200999
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001000 if (starting) {
Felipe Balbi2eb88012016-04-12 16:53:39 +03001001 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
Felipe Balbib4996a82012-06-06 12:04:13 +03001002 WARN_ON_ONCE(!dep->resource_index);
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001003 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001004
Felipe Balbi72246da2011-08-19 18:10:58 +03001005 return 0;
1006}
1007
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301008static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1009 struct dwc3_ep *dep, u32 cur_uf)
1010{
1011 u32 uf;
1012
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001013 if (list_empty(&dep->pending_list)) {
Felipe Balbi73815282015-01-27 13:48:14 -06001014 dwc3_trace(trace_dwc3_gadget,
1015 "ISOC ep %s run out for requests",
1016 dep->name);
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301017 dep->flags |= DWC3_EP_PENDING_REQUEST;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301018 return;
1019 }
1020
1021 /* 4 micro frames in the future */
1022 uf = cur_uf + dep->interval * 4;
1023
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001024 __dwc3_gadget_kick_transfer(dep, uf);
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301025}
1026
1027static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1028 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1029{
1030 u32 cur_uf, mask;
1031
1032 mask = ~(dep->interval - 1);
1033 cur_uf = event->parameters & mask;
1034
1035 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1036}
1037
Felipe Balbi72246da2011-08-19 18:10:58 +03001038static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1039{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001040 struct dwc3 *dwc = dep->dwc;
1041 int ret;
1042
Felipe Balbibb423982015-11-16 15:31:21 -06001043 if (!dep->endpoint.desc) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001044 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001045 "trying to queue request %p to disabled %s",
Felipe Balbibb423982015-11-16 15:31:21 -06001046 &req->request, dep->endpoint.name);
1047 return -ESHUTDOWN;
1048 }
1049
1050 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1051 &req->request, req->dep->name)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001052 dwc3_trace(trace_dwc3_gadget, "request %p belongs to '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001053 &req->request, req->dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001054 return -EINVAL;
1055 }
1056
Felipe Balbifc8bb912016-05-16 13:14:48 +03001057 pm_runtime_get(dwc->dev);
1058
Felipe Balbi72246da2011-08-19 18:10:58 +03001059 req->request.actual = 0;
1060 req->request.status = -EINPROGRESS;
1061 req->direction = dep->direction;
1062 req->epnum = dep->number;
1063
Felipe Balbife84f522015-09-01 09:01:38 -05001064 trace_dwc3_ep_queue(req);
1065
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001066 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1067 dep->direction);
1068 if (ret)
1069 return ret;
1070
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001071 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001072
Felipe Balbib511e5e2012-06-06 12:00:50 +03001073 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbi08a36b52016-08-11 14:27:52 +03001074 dep->flags & DWC3_EP_PENDING_REQUEST) {
1075 if (list_empty(&dep->started_list)) {
1076 dwc3_stop_active_transfer(dwc, dep->number, true);
1077 dep->flags = DWC3_EP_ENABLED;
1078 }
1079 return 0;
Felipe Balbib511e5e2012-06-06 12:00:50 +03001080 }
1081
Felipe Balbi08a36b52016-08-11 14:27:52 +03001082 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbia8f32812015-09-16 10:40:07 -05001083 if (ret && ret != -EBUSY)
Felipe Balbiec5e7952015-11-16 16:04:13 -06001084 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001085 "%s: failed to kick transfers",
Felipe Balbia8f32812015-09-16 10:40:07 -05001086 dep->name);
1087 if (ret == -EBUSY)
1088 ret = 0;
1089
1090 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001091}
1092
Felipe Balbi04c03d12015-12-02 10:06:45 -06001093static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
1094 struct usb_request *request)
1095{
1096 dwc3_gadget_ep_free_request(ep, request);
1097}
1098
1099static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
1100{
1101 struct dwc3_request *req;
1102 struct usb_request *request;
1103 struct usb_ep *ep = &dep->endpoint;
1104
Felipe Balbi60cfb372016-05-24 13:45:17 +03001105 dwc3_trace(trace_dwc3_gadget, "queueing ZLP");
Felipe Balbi04c03d12015-12-02 10:06:45 -06001106 request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
1107 if (!request)
1108 return -ENOMEM;
1109
1110 request->length = 0;
1111 request->buf = dwc->zlp_buf;
1112 request->complete = __dwc3_gadget_ep_zlp_complete;
1113
1114 req = to_dwc3_request(request);
1115
1116 return __dwc3_gadget_ep_queue(dep, req);
1117}
1118
Felipe Balbi72246da2011-08-19 18:10:58 +03001119static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1120 gfp_t gfp_flags)
1121{
1122 struct dwc3_request *req = to_dwc3_request(request);
1123 struct dwc3_ep *dep = to_dwc3_ep(ep);
1124 struct dwc3 *dwc = dep->dwc;
1125
1126 unsigned long flags;
1127
1128 int ret;
1129
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001130 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001131 ret = __dwc3_gadget_ep_queue(dep, req);
Felipe Balbi04c03d12015-12-02 10:06:45 -06001132
1133 /*
1134 * Okay, here's the thing, if gadget driver has requested for a ZLP by
1135 * setting request->zero, instead of doing magic, we will just queue an
1136 * extra usb_request ourselves so that it gets handled the same way as
1137 * any other request.
1138 */
John Yound92618982015-12-22 12:23:20 -08001139 if (ret == 0 && request->zero && request->length &&
1140 (request->length % ep->maxpacket == 0))
Felipe Balbi04c03d12015-12-02 10:06:45 -06001141 ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);
1142
Felipe Balbi72246da2011-08-19 18:10:58 +03001143 spin_unlock_irqrestore(&dwc->lock, flags);
1144
1145 return ret;
1146}
1147
1148static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1149 struct usb_request *request)
1150{
1151 struct dwc3_request *req = to_dwc3_request(request);
1152 struct dwc3_request *r = NULL;
1153
1154 struct dwc3_ep *dep = to_dwc3_ep(ep);
1155 struct dwc3 *dwc = dep->dwc;
1156
1157 unsigned long flags;
1158 int ret = 0;
1159
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001160 trace_dwc3_ep_dequeue(req);
1161
Felipe Balbi72246da2011-08-19 18:10:58 +03001162 spin_lock_irqsave(&dwc->lock, flags);
1163
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001164 list_for_each_entry(r, &dep->pending_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001165 if (r == req)
1166 break;
1167 }
1168
1169 if (r != req) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001170 list_for_each_entry(r, &dep->started_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001171 if (r == req)
1172 break;
1173 }
1174 if (r == req) {
1175 /* wait until it is processed */
Paul Zimmermanb992e682012-04-27 14:17:35 +03001176 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301177 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001178 }
1179 dev_err(dwc->dev, "request %p was not queued to %s\n",
1180 request, ep->name);
1181 ret = -EINVAL;
1182 goto out0;
1183 }
1184
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301185out1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001186 /* giveback the request */
1187 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1188
1189out0:
1190 spin_unlock_irqrestore(&dwc->lock, flags);
1191
1192 return ret;
1193}
1194
Felipe Balbi7a608552014-09-24 14:19:52 -05001195int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001196{
1197 struct dwc3_gadget_ep_cmd_params params;
1198 struct dwc3 *dwc = dep->dwc;
1199 int ret;
1200
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001201 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1202 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1203 return -EINVAL;
1204 }
1205
Felipe Balbi72246da2011-08-19 18:10:58 +03001206 memset(&params, 0x00, sizeof(params));
1207
1208 if (value) {
Felipe Balbi69450c42016-05-30 13:37:02 +03001209 struct dwc3_trb *trb;
1210
1211 unsigned transfer_in_flight;
1212 unsigned started;
1213
1214 if (dep->number > 1)
1215 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1216 else
1217 trb = &dwc->ep0_trb[dep->trb_enqueue];
1218
1219 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1220 started = !list_empty(&dep->started_list);
1221
1222 if (!protocol && ((dep->direction && transfer_in_flight) ||
1223 (!dep->direction && started))) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001224 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi052ba52ef2016-04-05 15:05:05 +03001225 "%s: pending request, cannot halt",
Felipe Balbi7a608552014-09-24 14:19:52 -05001226 dep->name);
1227 return -EAGAIN;
1228 }
1229
Felipe Balbi2cd47182016-04-12 16:42:43 +03001230 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1231 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001232 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001233 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001234 dep->name);
1235 else
1236 dep->flags |= DWC3_EP_STALL;
1237 } else {
Felipe Balbi2cd47182016-04-12 16:42:43 +03001238
John Youn50c763f2016-05-31 17:49:56 -07001239 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001240 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001241 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001242 dep->name);
1243 else
Alan Sterna535d812013-11-01 12:05:12 -04001244 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001245 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001246
Felipe Balbi72246da2011-08-19 18:10:58 +03001247 return ret;
1248}
1249
1250static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1251{
1252 struct dwc3_ep *dep = to_dwc3_ep(ep);
1253 struct dwc3 *dwc = dep->dwc;
1254
1255 unsigned long flags;
1256
1257 int ret;
1258
1259 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001260 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001261 spin_unlock_irqrestore(&dwc->lock, flags);
1262
1263 return ret;
1264}
1265
1266static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1267{
1268 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001269 struct dwc3 *dwc = dep->dwc;
1270 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001271 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001272
Paul Zimmerman249a4562012-02-24 17:32:16 -08001273 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001274 dep->flags |= DWC3_EP_WEDGE;
1275
Pratyush Anand08f0d962012-06-25 22:40:43 +05301276 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001277 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301278 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001279 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001280 spin_unlock_irqrestore(&dwc->lock, flags);
1281
1282 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001283}
1284
1285/* -------------------------------------------------------------------------- */
1286
1287static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1288 .bLength = USB_DT_ENDPOINT_SIZE,
1289 .bDescriptorType = USB_DT_ENDPOINT,
1290 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1291};
1292
1293static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1294 .enable = dwc3_gadget_ep0_enable,
1295 .disable = dwc3_gadget_ep0_disable,
1296 .alloc_request = dwc3_gadget_ep_alloc_request,
1297 .free_request = dwc3_gadget_ep_free_request,
1298 .queue = dwc3_gadget_ep0_queue,
1299 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301300 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001301 .set_wedge = dwc3_gadget_ep_set_wedge,
1302};
1303
1304static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1305 .enable = dwc3_gadget_ep_enable,
1306 .disable = dwc3_gadget_ep_disable,
1307 .alloc_request = dwc3_gadget_ep_alloc_request,
1308 .free_request = dwc3_gadget_ep_free_request,
1309 .queue = dwc3_gadget_ep_queue,
1310 .dequeue = dwc3_gadget_ep_dequeue,
1311 .set_halt = dwc3_gadget_ep_set_halt,
1312 .set_wedge = dwc3_gadget_ep_set_wedge,
1313};
1314
1315/* -------------------------------------------------------------------------- */
1316
1317static int dwc3_gadget_get_frame(struct usb_gadget *g)
1318{
1319 struct dwc3 *dwc = gadget_to_dwc(g);
1320 u32 reg;
1321
1322 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1323 return DWC3_DSTS_SOFFN(reg);
1324}
1325
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001326static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001327{
Felipe Balbi72246da2011-08-19 18:10:58 +03001328 unsigned long timeout;
Felipe Balbi72246da2011-08-19 18:10:58 +03001329
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001330 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001331 u32 reg;
1332
Felipe Balbi72246da2011-08-19 18:10:58 +03001333 u8 link_state;
1334 u8 speed;
1335
Felipe Balbi72246da2011-08-19 18:10:58 +03001336 /*
1337 * According to the Databook Remote wakeup request should
1338 * be issued only when the device is in early suspend state.
1339 *
1340 * We can check that via USB Link State bits in DSTS register.
1341 */
1342 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1343
1344 speed = reg & DWC3_DSTS_CONNECTSPD;
John Younee5cd412016-02-05 17:08:45 -08001345 if ((speed == DWC3_DSTS_SUPERSPEED) ||
1346 (speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001347 dwc3_trace(trace_dwc3_gadget, "no wakeup on SuperSpeed");
Felipe Balbi6b742892016-05-13 10:19:42 +03001348 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001349 }
1350
1351 link_state = DWC3_DSTS_USBLNKST(reg);
1352
1353 switch (link_state) {
1354 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1355 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1356 break;
1357 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06001358 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001359 "can't wakeup from '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001360 dwc3_gadget_link_string(link_state));
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001361 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001362 }
1363
Felipe Balbi8598bde2012-01-02 18:55:57 +02001364 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1365 if (ret < 0) {
1366 dev_err(dwc->dev, "failed to put link in Recovery\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001367 return ret;
Felipe Balbi8598bde2012-01-02 18:55:57 +02001368 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001369
Paul Zimmerman802fde92012-04-27 13:10:52 +03001370 /* Recent versions do this automatically */
1371 if (dwc->revision < DWC3_REVISION_194A) {
1372 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001373 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001374 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1375 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1376 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001377
Paul Zimmerman1d046792012-02-15 18:56:56 -08001378 /* poll until Link State changes to ON */
Felipe Balbi72246da2011-08-19 18:10:58 +03001379 timeout = jiffies + msecs_to_jiffies(100);
1380
Paul Zimmerman1d046792012-02-15 18:56:56 -08001381 while (!time_after(jiffies, timeout)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001382 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1383
1384 /* in HS, means ON */
1385 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1386 break;
1387 }
1388
1389 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1390 dev_err(dwc->dev, "failed to send remote wakeup\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001391 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001392 }
1393
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001394 return 0;
1395}
1396
1397static int dwc3_gadget_wakeup(struct usb_gadget *g)
1398{
1399 struct dwc3 *dwc = gadget_to_dwc(g);
1400 unsigned long flags;
1401 int ret;
1402
1403 spin_lock_irqsave(&dwc->lock, flags);
1404 ret = __dwc3_gadget_wakeup(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001405 spin_unlock_irqrestore(&dwc->lock, flags);
1406
1407 return ret;
1408}
1409
1410static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1411 int is_selfpowered)
1412{
1413 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001414 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001415
Paul Zimmerman249a4562012-02-24 17:32:16 -08001416 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001417 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001418 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001419
1420 return 0;
1421}
1422
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001423static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001424{
1425 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001426 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001427
Felipe Balbifc8bb912016-05-16 13:14:48 +03001428 if (pm_runtime_suspended(dwc->dev))
1429 return 0;
1430
Felipe Balbi72246da2011-08-19 18:10:58 +03001431 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001432 if (is_on) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001433 if (dwc->revision <= DWC3_REVISION_187A) {
1434 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1435 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1436 }
1437
1438 if (dwc->revision >= DWC3_REVISION_194A)
1439 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1440 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001441
1442 if (dwc->has_hibernation)
1443 reg |= DWC3_DCTL_KEEP_CONNECT;
1444
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001445 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001446 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001447 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001448
1449 if (dwc->has_hibernation && !suspend)
1450 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1451
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001452 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001453 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001454
1455 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1456
1457 do {
1458 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
Felipe Balbib6d4e162016-06-09 16:47:05 +03001459 reg &= DWC3_DSTS_DEVCTRLHLT;
1460 } while (--timeout && !(!is_on ^ !reg));
Felipe Balbif2df6792016-06-09 16:31:34 +03001461
1462 if (!timeout)
1463 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +03001464
Felipe Balbi73815282015-01-27 13:48:14 -06001465 dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
Felipe Balbi72246da2011-08-19 18:10:58 +03001466 dwc->gadget_driver
1467 ? dwc->gadget_driver->function : "no-function",
1468 is_on ? "connect" : "disconnect");
Pratyush Anand6f17f742012-07-02 10:21:55 +05301469
1470 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001471}
1472
1473static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1474{
1475 struct dwc3 *dwc = gadget_to_dwc(g);
1476 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301477 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001478
1479 is_on = !!is_on;
1480
1481 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001482 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001483 spin_unlock_irqrestore(&dwc->lock, flags);
1484
Pratyush Anand6f17f742012-07-02 10:21:55 +05301485 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001486}
1487
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001488static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1489{
1490 u32 reg;
1491
1492 /* Enable all but Start and End of Frame IRQs */
1493 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1494 DWC3_DEVTEN_EVNTOVERFLOWEN |
1495 DWC3_DEVTEN_CMDCMPLTEN |
1496 DWC3_DEVTEN_ERRTICERREN |
1497 DWC3_DEVTEN_WKUPEVTEN |
1498 DWC3_DEVTEN_ULSTCNGEN |
1499 DWC3_DEVTEN_CONNECTDONEEN |
1500 DWC3_DEVTEN_USBRSTEN |
1501 DWC3_DEVTEN_DISCONNEVTEN);
1502
1503 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1504}
1505
1506static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1507{
1508 /* mask all interrupts */
1509 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1510}
1511
1512static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03001513static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001514
Felipe Balbi4e994722016-05-13 14:09:59 +03001515/**
1516 * dwc3_gadget_setup_nump - Calculate and initialize NUMP field of DCFG
1517 * dwc: pointer to our context structure
1518 *
1519 * The following looks like complex but it's actually very simple. In order to
1520 * calculate the number of packets we can burst at once on OUT transfers, we're
1521 * gonna use RxFIFO size.
1522 *
1523 * To calculate RxFIFO size we need two numbers:
1524 * MDWIDTH = size, in bits, of the internal memory bus
1525 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
1526 *
1527 * Given these two numbers, the formula is simple:
1528 *
1529 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
1530 *
1531 * 24 bytes is for 3x SETUP packets
1532 * 16 bytes is a clock domain crossing tolerance
1533 *
1534 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
1535 */
1536static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
1537{
1538 u32 ram2_depth;
1539 u32 mdwidth;
1540 u32 nump;
1541 u32 reg;
1542
1543 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
1544 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1545
1546 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
1547 nump = min_t(u32, nump, 16);
1548
1549 /* update NumP */
1550 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1551 reg &= ~DWC3_DCFG_NUMP_MASK;
1552 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
1553 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1554}
1555
Felipe Balbid7be2952016-05-04 15:49:37 +03001556static int __dwc3_gadget_start(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001557{
Felipe Balbi72246da2011-08-19 18:10:58 +03001558 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03001559 int ret = 0;
1560 u32 reg;
1561
Felipe Balbi72246da2011-08-19 18:10:58 +03001562 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1563 reg &= ~(DWC3_DCFG_SPEED_MASK);
Felipe Balbi07e7f472012-03-23 12:20:31 +02001564
1565 /**
1566 * WORKAROUND: DWC3 revision < 2.20a have an issue
1567 * which would cause metastability state on Run/Stop
1568 * bit if we try to force the IP to USB2-only mode.
1569 *
1570 * Because of that, we cannot configure the IP to any
1571 * speed other than the SuperSpeed
1572 *
1573 * Refers to:
1574 *
1575 * STAR#9000525659: Clock Domain Crossing on DCTL in
1576 * USB 2.0 Mode
1577 */
Felipe Balbif7e846f2013-06-30 14:29:51 +03001578 if (dwc->revision < DWC3_REVISION_220A) {
Felipe Balbi07e7f472012-03-23 12:20:31 +02001579 reg |= DWC3_DCFG_SUPERSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001580 } else {
1581 switch (dwc->maximum_speed) {
1582 case USB_SPEED_LOW:
John Youn2da9ad72016-05-20 16:34:26 -07001583 reg |= DWC3_DCFG_LOWSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001584 break;
1585 case USB_SPEED_FULL:
John Youn2da9ad72016-05-20 16:34:26 -07001586 reg |= DWC3_DCFG_FULLSPEED1;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001587 break;
1588 case USB_SPEED_HIGH:
John Youn2da9ad72016-05-20 16:34:26 -07001589 reg |= DWC3_DCFG_HIGHSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001590 break;
John Youn75808622016-02-05 17:09:13 -08001591 case USB_SPEED_SUPER_PLUS:
John Youn2da9ad72016-05-20 16:34:26 -07001592 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
John Youn75808622016-02-05 17:09:13 -08001593 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001594 default:
John Youn77966eb2016-02-19 17:31:01 -08001595 dev_err(dwc->dev, "invalid dwc->maximum_speed (%d)\n",
1596 dwc->maximum_speed);
1597 /* fall through */
1598 case USB_SPEED_SUPER:
1599 reg |= DWC3_DCFG_SUPERSPEED;
1600 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001601 }
1602 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001603 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1604
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03001605 /*
1606 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1607 * field instead of letting dwc3 itself calculate that automatically.
1608 *
1609 * This way, we maximize the chances that we'll be able to get several
1610 * bursts of data without going through any sort of endpoint throttling.
1611 */
1612 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
1613 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1614 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1615
Felipe Balbi4e994722016-05-13 14:09:59 +03001616 dwc3_gadget_setup_nump(dwc);
1617
Felipe Balbi72246da2011-08-19 18:10:58 +03001618 /* Start with SuperSpeed Default */
1619 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1620
1621 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001622 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1623 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001624 if (ret) {
1625 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001626 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001627 }
1628
1629 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001630 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1631 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001632 if (ret) {
1633 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001634 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001635 }
1636
1637 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001638 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03001639 dwc3_ep0_out_start(dwc);
1640
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001641 dwc3_gadget_enable_irq(dwc);
1642
Felipe Balbid7be2952016-05-04 15:49:37 +03001643 return 0;
1644
1645err1:
1646 __dwc3_gadget_ep_disable(dwc->eps[0]);
1647
1648err0:
1649 return ret;
1650}
1651
1652static int dwc3_gadget_start(struct usb_gadget *g,
1653 struct usb_gadget_driver *driver)
1654{
1655 struct dwc3 *dwc = gadget_to_dwc(g);
1656 unsigned long flags;
1657 int ret = 0;
1658 int irq;
1659
Roger Quadros9522def2016-06-10 14:48:38 +03001660 irq = dwc->irq_gadget;
Felipe Balbid7be2952016-05-04 15:49:37 +03001661 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
1662 IRQF_SHARED, "dwc3", dwc->ev_buf);
1663 if (ret) {
1664 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1665 irq, ret);
1666 goto err0;
1667 }
1668
1669 spin_lock_irqsave(&dwc->lock, flags);
1670 if (dwc->gadget_driver) {
1671 dev_err(dwc->dev, "%s is already bound to %s\n",
1672 dwc->gadget.name,
1673 dwc->gadget_driver->driver.name);
1674 ret = -EBUSY;
1675 goto err1;
1676 }
1677
1678 dwc->gadget_driver = driver;
1679
Felipe Balbifc8bb912016-05-16 13:14:48 +03001680 if (pm_runtime_active(dwc->dev))
1681 __dwc3_gadget_start(dwc);
1682
Felipe Balbi72246da2011-08-19 18:10:58 +03001683 spin_unlock_irqrestore(&dwc->lock, flags);
1684
1685 return 0;
1686
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001687err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001688 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001689 free_irq(irq, dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001690
1691err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03001692 return ret;
1693}
1694
Felipe Balbid7be2952016-05-04 15:49:37 +03001695static void __dwc3_gadget_stop(struct dwc3 *dwc)
1696{
Baolin Wangda1410b2016-06-20 16:19:48 +08001697 if (pm_runtime_suspended(dwc->dev))
1698 return;
1699
Felipe Balbid7be2952016-05-04 15:49:37 +03001700 dwc3_gadget_disable_irq(dwc);
1701 __dwc3_gadget_ep_disable(dwc->eps[0]);
1702 __dwc3_gadget_ep_disable(dwc->eps[1]);
1703}
1704
Felipe Balbi22835b82014-10-17 12:05:12 -05001705static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03001706{
1707 struct dwc3 *dwc = gadget_to_dwc(g);
1708 unsigned long flags;
1709
1710 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001711 __dwc3_gadget_stop(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001712 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001713 spin_unlock_irqrestore(&dwc->lock, flags);
1714
Felipe Balbi3f308d12016-05-16 14:17:06 +03001715 free_irq(dwc->irq_gadget, dwc->ev_buf);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001716
Felipe Balbi72246da2011-08-19 18:10:58 +03001717 return 0;
1718}
Paul Zimmerman802fde92012-04-27 13:10:52 +03001719
Felipe Balbi72246da2011-08-19 18:10:58 +03001720static const struct usb_gadget_ops dwc3_gadget_ops = {
1721 .get_frame = dwc3_gadget_get_frame,
1722 .wakeup = dwc3_gadget_wakeup,
1723 .set_selfpowered = dwc3_gadget_set_selfpowered,
1724 .pullup = dwc3_gadget_pullup,
1725 .udc_start = dwc3_gadget_start,
1726 .udc_stop = dwc3_gadget_stop,
1727};
1728
1729/* -------------------------------------------------------------------------- */
1730
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001731static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1732 u8 num, u32 direction)
Felipe Balbi72246da2011-08-19 18:10:58 +03001733{
1734 struct dwc3_ep *dep;
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001735 u8 i;
Felipe Balbi72246da2011-08-19 18:10:58 +03001736
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001737 for (i = 0; i < num; i++) {
John Yound07fa662016-05-23 11:32:43 -07001738 u8 epnum = (i << 1) | (direction ? 1 : 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03001739
Felipe Balbi72246da2011-08-19 18:10:58 +03001740 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +09001741 if (!dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001742 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +03001743
1744 dep->dwc = dwc;
1745 dep->number = epnum;
Felipe Balbi9aa62ae2013-07-12 19:10:59 +03001746 dep->direction = !!direction;
Felipe Balbi2eb88012016-04-12 16:53:39 +03001747 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
Felipe Balbi72246da2011-08-19 18:10:58 +03001748 dwc->eps[epnum] = dep;
1749
1750 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1751 (epnum & 1) ? "in" : "out");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001752
Felipe Balbi72246da2011-08-19 18:10:58 +03001753 dep->endpoint.name = dep->name;
Felipe Balbi74674cb2016-04-13 16:44:39 +03001754 spin_lock_init(&dep->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +03001755
Felipe Balbi73815282015-01-27 13:48:14 -06001756 dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
Felipe Balbi653df352013-07-12 19:11:57 +03001757
Felipe Balbi72246da2011-08-19 18:10:58 +03001758 if (epnum == 0 || epnum == 1) {
Robert Baldygae117e742013-12-13 12:23:38 +01001759 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
Pratyush Anand6048e4c2013-01-18 16:53:56 +05301760 dep->endpoint.maxburst = 1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001761 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1762 if (!epnum)
1763 dwc->gadget.ep0 = &dep->endpoint;
1764 } else {
1765 int ret;
1766
Robert Baldygae117e742013-12-13 12:23:38 +01001767 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
Sebastian Andrzej Siewior12d36c12011-11-03 20:27:50 +01001768 dep->endpoint.max_streams = 15;
Felipe Balbi72246da2011-08-19 18:10:58 +03001769 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1770 list_add_tail(&dep->endpoint.ep_list,
1771 &dwc->gadget.ep_list);
1772
1773 ret = dwc3_alloc_trb_pool(dep);
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001774 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001775 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001776 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001777
Robert Baldygaa474d3b2015-07-31 16:00:19 +02001778 if (epnum == 0 || epnum == 1) {
1779 dep->endpoint.caps.type_control = true;
1780 } else {
1781 dep->endpoint.caps.type_iso = true;
1782 dep->endpoint.caps.type_bulk = true;
1783 dep->endpoint.caps.type_int = true;
1784 }
1785
1786 dep->endpoint.caps.dir_in = !!direction;
1787 dep->endpoint.caps.dir_out = !direction;
1788
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001789 INIT_LIST_HEAD(&dep->pending_list);
1790 INIT_LIST_HEAD(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001791 }
1792
1793 return 0;
1794}
1795
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001796static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1797{
1798 int ret;
1799
1800 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1801
1802 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1803 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001804 dwc3_trace(trace_dwc3_gadget,
1805 "failed to allocate OUT endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001806 return ret;
1807 }
1808
1809 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1810 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001811 dwc3_trace(trace_dwc3_gadget,
1812 "failed to allocate IN endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001813 return ret;
1814 }
1815
1816 return 0;
1817}
1818
Felipe Balbi72246da2011-08-19 18:10:58 +03001819static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1820{
1821 struct dwc3_ep *dep;
1822 u8 epnum;
1823
1824 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1825 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001826 if (!dep)
1827 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05301828 /*
1829 * Physical endpoints 0 and 1 are special; they form the
1830 * bi-directional USB endpoint 0.
1831 *
1832 * For those two physical endpoints, we don't allocate a TRB
1833 * pool nor do we add them the endpoints list. Due to that, we
1834 * shouldn't do these two operations otherwise we would end up
1835 * with all sorts of bugs when removing dwc3.ko.
1836 */
1837 if (epnum != 0 && epnum != 1) {
1838 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001839 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05301840 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001841
1842 kfree(dep);
1843 }
1844}
1845
Felipe Balbi72246da2011-08-19 18:10:58 +03001846/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02001847
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301848static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
1849 struct dwc3_request *req, struct dwc3_trb *trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001850 const struct dwc3_event_depevt *event, int status,
1851 int chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301852{
1853 unsigned int count;
1854 unsigned int s_pkt = 0;
1855 unsigned int trb_status;
1856
Felipe Balbi68d34c82016-05-30 13:34:58 +03001857 dep->queued_requests--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001858 trace_dwc3_complete_trb(dep, trb);
1859
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001860 /*
1861 * If we're in the middle of series of chained TRBs and we
1862 * receive a short transfer along the way, DWC3 will skip
1863 * through all TRBs including the last TRB in the chain (the
1864 * where CHN bit is zero. DWC3 will also avoid clearing HWO
1865 * bit and SW has to do it manually.
1866 *
1867 * We're going to do that here to avoid problems of HW trying
1868 * to use bogus TRBs for transfers.
1869 */
1870 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
1871 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1872
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301873 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
Felipe Balbia0ad85a2016-08-10 18:07:46 +03001874 return 1;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001875
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301876 count = trb->size & DWC3_TRB_SIZE_MASK;
1877
1878 if (dep->direction) {
1879 if (count) {
1880 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
1881 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001882 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001883 "%s: incomplete IN transfer",
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301884 dep->name);
1885 /*
1886 * If missed isoc occurred and there is
1887 * no request queued then issue END
1888 * TRANSFER, so that core generates
1889 * next xfernotready and we will issue
1890 * a fresh START TRANSFER.
1891 * If there are still queued request
1892 * then wait, do not issue either END
1893 * or UPDATE TRANSFER, just attach next
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001894 * request in pending_list during
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301895 * giveback.If any future queued request
1896 * is successfully transferred then we
1897 * will issue UPDATE TRANSFER for all
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001898 * request in the pending_list.
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301899 */
1900 dep->flags |= DWC3_EP_MISSED_ISOC;
1901 } else {
1902 dev_err(dwc->dev, "incomplete IN transfer %s\n",
1903 dep->name);
1904 status = -ECONNRESET;
1905 }
1906 } else {
1907 dep->flags &= ~DWC3_EP_MISSED_ISOC;
1908 }
1909 } else {
1910 if (count && (event->status & DEPEVT_STATUS_SHORT))
1911 s_pkt = 1;
1912 }
1913
Felipe Balbi7c705df2016-08-10 12:35:30 +03001914 if (s_pkt && !chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301915 return 1;
1916 if ((event->status & DEPEVT_STATUS_LST) &&
1917 (trb->ctrl & (DWC3_TRB_CTRL_LST |
1918 DWC3_TRB_CTRL_HWO)))
1919 return 1;
1920 if ((event->status & DEPEVT_STATUS_IOC) &&
1921 (trb->ctrl & DWC3_TRB_CTRL_IOC))
1922 return 1;
1923 return 0;
1924}
1925
Felipe Balbi72246da2011-08-19 18:10:58 +03001926static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
1927 const struct dwc3_event_depevt *event, int status)
1928{
Felipe Balbi31162af2016-08-11 14:38:37 +03001929 struct dwc3_request *req, *n;
Felipe Balbif6bafc62012-02-06 11:04:53 +02001930 struct dwc3_trb *trb;
Felipe Balbic7de5732016-07-29 03:17:58 +03001931 int count = 0;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301932 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001933
Felipe Balbi31162af2016-08-11 14:38:37 +03001934 list_for_each_entry_safe(req, n, &dep->started_list, list) {
1935
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001936 int chain;
1937
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001938 chain = req->request.num_mapped_sgs > 0;
Felipe Balbi31162af2016-08-11 14:38:37 +03001939 if (chain) {
1940 struct scatterlist *sg = req->request.sg;
1941 struct scatterlist *s;
1942 unsigned int i;
1943
1944 for_each_sg(sg, s, req->request.num_mapped_sgs, i) {
1945 trb = &dep->trb_pool[dep->trb_dequeue];
1946 count += trb->size & DWC3_TRB_SIZE_MASK;
1947 dwc3_ep_inc_deq(dep);
1948
1949 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
1950 event, status, chain);
1951 }
1952 } else {
Felipe Balbi737f1ae2016-08-11 12:24:27 +03001953 trb = &dep->trb_pool[dep->trb_dequeue];
Felipe Balbic7de5732016-07-29 03:17:58 +03001954 count += trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbi737f1ae2016-08-11 12:24:27 +03001955 dwc3_ep_inc_deq(dep);
Felipe Balbic7de5732016-07-29 03:17:58 +03001956
Ville Syrjäläd115d702015-08-31 19:48:28 +03001957 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001958 event, status, chain);
Felipe Balbi31162af2016-08-11 14:38:37 +03001959 }
Ville Syrjäläd115d702015-08-31 19:48:28 +03001960
Felipe Balbic7de5732016-07-29 03:17:58 +03001961 /*
1962 * We assume here we will always receive the entire data block
1963 * which we should receive. Meaning, if we program RX to
1964 * receive 4K but we receive only 2K, we assume that's all we
1965 * should receive and we simply bounce the request back to the
1966 * gadget driver for further processing.
1967 */
1968 req->request.actual += req->request.length - count;
Ville Syrjäläd115d702015-08-31 19:48:28 +03001969 dwc3_gadget_giveback(dep, req, status);
1970
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301971 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001972 break;
Felipe Balbi31162af2016-08-11 14:38:37 +03001973 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001974
Felipe Balbi4cb42212016-05-18 12:37:21 +03001975 /*
1976 * Our endpoint might get disabled by another thread during
1977 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
1978 * early on so DWC3_EP_BUSY flag gets cleared
1979 */
1980 if (!dep->endpoint.desc)
1981 return 1;
1982
Pratyush Anandcdc359d2013-01-14 15:59:34 +05301983 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001984 list_empty(&dep->started_list)) {
1985 if (list_empty(&dep->pending_list)) {
Pratyush Anandcdc359d2013-01-14 15:59:34 +05301986 /*
1987 * If there is no entry in request list then do
1988 * not issue END TRANSFER now. Just set PENDING
1989 * flag, so that END TRANSFER is issued when an
1990 * entry is added into request list.
1991 */
1992 dep->flags = DWC3_EP_PENDING_REQUEST;
1993 } else {
Paul Zimmermanb992e682012-04-27 14:17:35 +03001994 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05301995 dep->flags = DWC3_EP_ENABLED;
1996 }
Pratyush Anand7efea862013-01-14 15:59:32 +05301997 return 1;
1998 }
1999
Konrad Leszczynski9cad39f2016-02-08 16:13:12 +01002000 if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
2001 if ((event->status & DEPEVT_STATUS_IOC) &&
2002 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2003 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03002004 return 1;
2005}
2006
2007static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
Jingoo Han029d97f2014-07-04 15:00:51 +09002008 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03002009{
2010 unsigned status = 0;
2011 int clean_busy;
Felipe Balbie18b7972015-05-29 10:06:38 -05002012 u32 is_xfer_complete;
2013
2014 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
Felipe Balbi72246da2011-08-19 18:10:58 +03002015
2016 if (event->status & DEPEVT_STATUS_BUSERR)
2017 status = -ECONNRESET;
2018
Paul Zimmerman1d046792012-02-15 18:56:56 -08002019 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
Felipe Balbi4cb42212016-05-18 12:37:21 +03002020 if (clean_busy && (!dep->endpoint.desc || is_xfer_complete ||
Felipe Balbie18b7972015-05-29 10:06:38 -05002021 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
Felipe Balbi72246da2011-08-19 18:10:58 +03002022 dep->flags &= ~DWC3_EP_BUSY;
Felipe Balbifae2b902011-10-14 13:00:30 +03002023
2024 /*
2025 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2026 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2027 */
2028 if (dwc->revision < DWC3_REVISION_183A) {
2029 u32 reg;
2030 int i;
2031
2032 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05002033 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03002034
2035 if (!(dep->flags & DWC3_EP_ENABLED))
2036 continue;
2037
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002038 if (!list_empty(&dep->started_list))
Felipe Balbifae2b902011-10-14 13:00:30 +03002039 return;
2040 }
2041
2042 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2043 reg |= dwc->u1u2;
2044 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2045
2046 dwc->u1u2 = 0;
2047 }
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002048
Felipe Balbi4cb42212016-05-18 12:37:21 +03002049 /*
2050 * Our endpoint might get disabled by another thread during
2051 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2052 * early on so DWC3_EP_BUSY flag gets cleared
2053 */
2054 if (!dep->endpoint.desc)
2055 return;
2056
Felipe Balbie6e709b2015-09-28 15:16:56 -05002057 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002058 int ret;
2059
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002060 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002061 if (!ret || ret == -EBUSY)
2062 return;
2063 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002064}
2065
Felipe Balbi72246da2011-08-19 18:10:58 +03002066static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2067 const struct dwc3_event_depevt *event)
2068{
2069 struct dwc3_ep *dep;
2070 u8 epnum = event->endpoint_number;
2071
2072 dep = dwc->eps[epnum];
2073
Felipe Balbi3336abb2012-06-06 09:19:35 +03002074 if (!(dep->flags & DWC3_EP_ENABLED))
2075 return;
2076
Felipe Balbi72246da2011-08-19 18:10:58 +03002077 if (epnum == 0 || epnum == 1) {
2078 dwc3_ep0_interrupt(dwc, event);
2079 return;
2080 }
2081
2082 switch (event->endpoint_event) {
2083 case DWC3_DEPEVT_XFERCOMPLETE:
Felipe Balbib4996a82012-06-06 12:04:13 +03002084 dep->resource_index = 0;
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08002085
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002086 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06002087 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002088 "%s is an Isochronous endpoint",
Felipe Balbi72246da2011-08-19 18:10:58 +03002089 dep->name);
2090 return;
2091 }
2092
Jingoo Han029d97f2014-07-04 15:00:51 +09002093 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002094 break;
2095 case DWC3_DEPEVT_XFERINPROGRESS:
Jingoo Han029d97f2014-07-04 15:00:51 +09002096 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002097 break;
2098 case DWC3_DEPEVT_XFERNOTREADY:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002099 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002100 dwc3_gadget_start_isoc(dwc, dep, event);
2101 } else {
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002102 int active;
Felipe Balbi72246da2011-08-19 18:10:58 +03002103 int ret;
2104
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002105 active = event->status & DEPEVT_STATUS_TRANSFER_ACTIVE;
2106
Felipe Balbi73815282015-01-27 13:48:14 -06002107 dwc3_trace(trace_dwc3_gadget, "%s: reason %s",
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002108 dep->name, active ? "Transfer Active"
Felipe Balbi72246da2011-08-19 18:10:58 +03002109 : "Transfer Not Active");
2110
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002111 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03002112 if (!ret || ret == -EBUSY)
2113 return;
2114
Felipe Balbiec5e7952015-11-16 16:04:13 -06002115 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002116 "%s: failed to kick transfers",
Felipe Balbi72246da2011-08-19 18:10:58 +03002117 dep->name);
2118 }
2119
2120 break;
Felipe Balbi879631a2011-09-30 10:58:47 +03002121 case DWC3_DEPEVT_STREAMEVT:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002122 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
Felipe Balbi879631a2011-09-30 10:58:47 +03002123 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2124 dep->name);
2125 return;
2126 }
2127
2128 switch (event->status) {
2129 case DEPEVT_STREAMEVT_FOUND:
Felipe Balbi73815282015-01-27 13:48:14 -06002130 dwc3_trace(trace_dwc3_gadget,
2131 "Stream %d found and started",
Felipe Balbi879631a2011-09-30 10:58:47 +03002132 event->parameters);
2133
2134 break;
2135 case DEPEVT_STREAMEVT_NOTFOUND:
2136 /* FALLTHROUGH */
2137 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06002138 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002139 "unable to find suitable stream");
Felipe Balbi879631a2011-09-30 10:58:47 +03002140 }
2141 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002142 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbi60cfb372016-05-24 13:45:17 +03002143 dwc3_trace(trace_dwc3_gadget, "%s FIFO Overrun", dep->name);
Felipe Balbi72246da2011-08-19 18:10:58 +03002144 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002145 case DWC3_DEPEVT_EPCMDCMPLT:
Felipe Balbi73815282015-01-27 13:48:14 -06002146 dwc3_trace(trace_dwc3_gadget, "Endpoint Command Complete");
Felipe Balbi72246da2011-08-19 18:10:58 +03002147 break;
2148 }
2149}
2150
2151static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2152{
2153 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2154 spin_unlock(&dwc->lock);
2155 dwc->gadget_driver->disconnect(&dwc->gadget);
2156 spin_lock(&dwc->lock);
2157 }
2158}
2159
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002160static void dwc3_suspend_gadget(struct dwc3 *dwc)
2161{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002162 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002163 spin_unlock(&dwc->lock);
2164 dwc->gadget_driver->suspend(&dwc->gadget);
2165 spin_lock(&dwc->lock);
2166 }
2167}
2168
2169static void dwc3_resume_gadget(struct dwc3 *dwc)
2170{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002171 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002172 spin_unlock(&dwc->lock);
2173 dwc->gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06002174 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08002175 }
2176}
2177
2178static void dwc3_reset_gadget(struct dwc3 *dwc)
2179{
2180 if (!dwc->gadget_driver)
2181 return;
2182
2183 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2184 spin_unlock(&dwc->lock);
2185 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002186 spin_lock(&dwc->lock);
2187 }
2188}
2189
Paul Zimmermanb992e682012-04-27 14:17:35 +03002190static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
Felipe Balbi72246da2011-08-19 18:10:58 +03002191{
2192 struct dwc3_ep *dep;
2193 struct dwc3_gadget_ep_cmd_params params;
2194 u32 cmd;
2195 int ret;
2196
2197 dep = dwc->eps[epnum];
2198
Felipe Balbib4996a82012-06-06 12:04:13 +03002199 if (!dep->resource_index)
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302200 return;
2201
Pratyush Anand57911502012-07-06 15:19:10 +05302202 /*
2203 * NOTICE: We are violating what the Databook says about the
2204 * EndTransfer command. Ideally we would _always_ wait for the
2205 * EndTransfer Command Completion IRQ, but that's causing too
2206 * much trouble synchronizing between us and gadget driver.
2207 *
2208 * We have discussed this with the IP Provider and it was
2209 * suggested to giveback all requests here, but give HW some
2210 * extra time to synchronize with the interconnect. We're using
Mickael Maisondc93b412014-12-23 17:34:43 +01002211 * an arbitrary 100us delay for that.
Pratyush Anand57911502012-07-06 15:19:10 +05302212 *
2213 * Note also that a similar handling was tested by Synopsys
2214 * (thanks a lot Paul) and nothing bad has come out of it.
2215 * In short, what we're doing is:
2216 *
2217 * - Issue EndTransfer WITH CMDIOC bit set
2218 * - Wait 100us
2219 */
2220
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302221 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002222 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2223 cmd |= DWC3_DEPCMD_CMDIOC;
Felipe Balbib4996a82012-06-06 12:04:13 +03002224 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302225 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03002226 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302227 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03002228 dep->resource_index = 0;
Felipe Balbi041d81f2012-10-04 11:58:00 +03002229 dep->flags &= ~DWC3_EP_BUSY;
Pratyush Anand57911502012-07-06 15:19:10 +05302230 udelay(100);
Felipe Balbi72246da2011-08-19 18:10:58 +03002231}
2232
2233static void dwc3_stop_active_transfers(struct dwc3 *dwc)
2234{
2235 u32 epnum;
2236
2237 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2238 struct dwc3_ep *dep;
2239
2240 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002241 if (!dep)
2242 continue;
2243
Felipe Balbi72246da2011-08-19 18:10:58 +03002244 if (!(dep->flags & DWC3_EP_ENABLED))
2245 continue;
2246
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +02002247 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002248 }
2249}
2250
2251static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2252{
2253 u32 epnum;
2254
2255 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2256 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03002257 int ret;
2258
2259 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002260 if (!dep)
2261 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03002262
2263 if (!(dep->flags & DWC3_EP_STALL))
2264 continue;
2265
2266 dep->flags &= ~DWC3_EP_STALL;
2267
John Youn50c763f2016-05-31 17:49:56 -07002268 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002269 WARN_ON_ONCE(ret);
2270 }
2271}
2272
2273static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2274{
Felipe Balbic4430a22012-05-24 10:30:01 +03002275 int reg;
2276
Felipe Balbi72246da2011-08-19 18:10:58 +03002277 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2278 reg &= ~DWC3_DCTL_INITU1ENA;
2279 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2280
2281 reg &= ~DWC3_DCTL_INITU2ENA;
2282 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002283
Felipe Balbi72246da2011-08-19 18:10:58 +03002284 dwc3_disconnect_gadget(dwc);
2285
2286 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03002287 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05002288 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbifc8bb912016-05-16 13:14:48 +03002289
2290 dwc->connected = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002291}
2292
Felipe Balbi72246da2011-08-19 18:10:58 +03002293static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2294{
2295 u32 reg;
2296
Felipe Balbifc8bb912016-05-16 13:14:48 +03002297 dwc->connected = true;
2298
Felipe Balbidf62df52011-10-14 15:11:49 +03002299 /*
2300 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2301 * would cause a missing Disconnect Event if there's a
2302 * pending Setup Packet in the FIFO.
2303 *
2304 * There's no suggested workaround on the official Bug
2305 * report, which states that "unless the driver/application
2306 * is doing any special handling of a disconnect event,
2307 * there is no functional issue".
2308 *
2309 * Unfortunately, it turns out that we _do_ some special
2310 * handling of a disconnect event, namely complete all
2311 * pending transfers, notify gadget driver of the
2312 * disconnection, and so on.
2313 *
2314 * Our suggested workaround is to follow the Disconnect
2315 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06002316 * flag. Such flag gets set whenever we have a SETUP_PENDING
2317 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03002318 * same endpoint.
2319 *
2320 * Refers to:
2321 *
2322 * STAR#9000466709: RTL: Device : Disconnect event not
2323 * generated if setup packet pending in FIFO
2324 */
2325 if (dwc->revision < DWC3_REVISION_188A) {
2326 if (dwc->setup_packet_pending)
2327 dwc3_gadget_disconnect_interrupt(dwc);
2328 }
2329
Felipe Balbi8e744752014-11-06 14:27:53 +08002330 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03002331
2332 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2333 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2334 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02002335 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002336
2337 dwc3_stop_active_transfers(dwc);
2338 dwc3_clear_stall_all_ep(dwc);
2339
2340 /* Reset device address to zero */
2341 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2342 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2343 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002344}
2345
2346static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2347{
2348 u32 reg;
2349 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2350
2351 /*
2352 * We change the clock only at SS but I dunno why I would want to do
2353 * this. Maybe it becomes part of the power saving plan.
2354 */
2355
John Younee5cd412016-02-05 17:08:45 -08002356 if ((speed != DWC3_DSTS_SUPERSPEED) &&
2357 (speed != DWC3_DSTS_SUPERSPEED_PLUS))
Felipe Balbi72246da2011-08-19 18:10:58 +03002358 return;
2359
2360 /*
2361 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2362 * each time on Connect Done.
2363 */
2364 if (!usb30_clock)
2365 return;
2366
2367 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2368 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2369 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2370}
2371
Felipe Balbi72246da2011-08-19 18:10:58 +03002372static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2373{
Felipe Balbi72246da2011-08-19 18:10:58 +03002374 struct dwc3_ep *dep;
2375 int ret;
2376 u32 reg;
2377 u8 speed;
2378
Felipe Balbi72246da2011-08-19 18:10:58 +03002379 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2380 speed = reg & DWC3_DSTS_CONNECTSPD;
2381 dwc->speed = speed;
2382
2383 dwc3_update_ram_clk_sel(dwc, speed);
2384
2385 switch (speed) {
John Youn2da9ad72016-05-20 16:34:26 -07002386 case DWC3_DSTS_SUPERSPEED_PLUS:
John Youn75808622016-02-05 17:09:13 -08002387 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2388 dwc->gadget.ep0->maxpacket = 512;
2389 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2390 break;
John Youn2da9ad72016-05-20 16:34:26 -07002391 case DWC3_DSTS_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03002392 /*
2393 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2394 * would cause a missing USB3 Reset event.
2395 *
2396 * In such situations, we should force a USB3 Reset
2397 * event by calling our dwc3_gadget_reset_interrupt()
2398 * routine.
2399 *
2400 * Refers to:
2401 *
2402 * STAR#9000483510: RTL: SS : USB3 reset event may
2403 * not be generated always when the link enters poll
2404 */
2405 if (dwc->revision < DWC3_REVISION_190A)
2406 dwc3_gadget_reset_interrupt(dwc);
2407
Felipe Balbi72246da2011-08-19 18:10:58 +03002408 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2409 dwc->gadget.ep0->maxpacket = 512;
2410 dwc->gadget.speed = USB_SPEED_SUPER;
2411 break;
John Youn2da9ad72016-05-20 16:34:26 -07002412 case DWC3_DSTS_HIGHSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002413 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2414 dwc->gadget.ep0->maxpacket = 64;
2415 dwc->gadget.speed = USB_SPEED_HIGH;
2416 break;
John Youn2da9ad72016-05-20 16:34:26 -07002417 case DWC3_DSTS_FULLSPEED2:
2418 case DWC3_DSTS_FULLSPEED1:
Felipe Balbi72246da2011-08-19 18:10:58 +03002419 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2420 dwc->gadget.ep0->maxpacket = 64;
2421 dwc->gadget.speed = USB_SPEED_FULL;
2422 break;
John Youn2da9ad72016-05-20 16:34:26 -07002423 case DWC3_DSTS_LOWSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002424 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2425 dwc->gadget.ep0->maxpacket = 8;
2426 dwc->gadget.speed = USB_SPEED_LOW;
2427 break;
2428 }
2429
Pratyush Anand2b758352013-01-14 15:59:31 +05302430 /* Enable USB2 LPM Capability */
2431
John Younee5cd412016-02-05 17:08:45 -08002432 if ((dwc->revision > DWC3_REVISION_194A) &&
John Youn2da9ad72016-05-20 16:34:26 -07002433 (speed != DWC3_DSTS_SUPERSPEED) &&
2434 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
Pratyush Anand2b758352013-01-14 15:59:31 +05302435 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2436 reg |= DWC3_DCFG_LPM_CAP;
2437 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2438
2439 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2440 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2441
Huang Rui460d0982014-10-31 11:11:18 +08002442 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
Pratyush Anand2b758352013-01-14 15:59:31 +05302443
Huang Rui80caf7d2014-10-28 19:54:26 +08002444 /*
2445 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2446 * DCFG.LPMCap is set, core responses with an ACK and the
2447 * BESL value in the LPM token is less than or equal to LPM
2448 * NYET threshold.
2449 */
2450 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2451 && dwc->has_lpm_erratum,
2452 "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
2453
2454 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2455 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2456
Pratyush Anand2b758352013-01-14 15:59:31 +05302457 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06002458 } else {
2459 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2460 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2461 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05302462 }
2463
Felipe Balbi72246da2011-08-19 18:10:58 +03002464 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002465 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2466 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002467 if (ret) {
2468 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2469 return;
2470 }
2471
2472 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002473 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2474 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002475 if (ret) {
2476 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2477 return;
2478 }
2479
2480 /*
2481 * Configure PHY via GUSB3PIPECTLn if required.
2482 *
2483 * Update GTXFIFOSIZn
2484 *
2485 * In both cases reset values should be sufficient.
2486 */
2487}
2488
2489static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2490{
Felipe Balbi72246da2011-08-19 18:10:58 +03002491 /*
2492 * TODO take core out of low power mode when that's
2493 * implemented.
2494 */
2495
Jiebing Liad14d4e2014-12-11 13:26:29 +08002496 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2497 spin_unlock(&dwc->lock);
2498 dwc->gadget_driver->resume(&dwc->gadget);
2499 spin_lock(&dwc->lock);
2500 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002501}
2502
2503static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2504 unsigned int evtinfo)
2505{
Felipe Balbifae2b902011-10-14 13:00:30 +03002506 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002507 unsigned int pwropt;
2508
2509 /*
2510 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2511 * Hibernation mode enabled which would show up when device detects
2512 * host-initiated U3 exit.
2513 *
2514 * In that case, device will generate a Link State Change Interrupt
2515 * from U3 to RESUME which is only necessary if Hibernation is
2516 * configured in.
2517 *
2518 * There are no functional changes due to such spurious event and we
2519 * just need to ignore it.
2520 *
2521 * Refers to:
2522 *
2523 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2524 * operational mode
2525 */
2526 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2527 if ((dwc->revision < DWC3_REVISION_250A) &&
2528 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2529 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2530 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi73815282015-01-27 13:48:14 -06002531 dwc3_trace(trace_dwc3_gadget,
2532 "ignoring transition U3 -> Resume");
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002533 return;
2534 }
2535 }
Felipe Balbifae2b902011-10-14 13:00:30 +03002536
2537 /*
2538 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2539 * on the link partner, the USB session might do multiple entry/exit
2540 * of low power states before a transfer takes place.
2541 *
2542 * Due to this problem, we might experience lower throughput. The
2543 * suggested workaround is to disable DCTL[12:9] bits if we're
2544 * transitioning from U1/U2 to U0 and enable those bits again
2545 * after a transfer completes and there are no pending transfers
2546 * on any of the enabled endpoints.
2547 *
2548 * This is the first half of that workaround.
2549 *
2550 * Refers to:
2551 *
2552 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2553 * core send LGO_Ux entering U0
2554 */
2555 if (dwc->revision < DWC3_REVISION_183A) {
2556 if (next == DWC3_LINK_STATE_U0) {
2557 u32 u1u2;
2558 u32 reg;
2559
2560 switch (dwc->link_state) {
2561 case DWC3_LINK_STATE_U1:
2562 case DWC3_LINK_STATE_U2:
2563 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2564 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2565 | DWC3_DCTL_ACCEPTU2ENA
2566 | DWC3_DCTL_INITU1ENA
2567 | DWC3_DCTL_ACCEPTU1ENA);
2568
2569 if (!dwc->u1u2)
2570 dwc->u1u2 = reg & u1u2;
2571
2572 reg &= ~u1u2;
2573
2574 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2575 break;
2576 default:
2577 /* do nothing */
2578 break;
2579 }
2580 }
2581 }
2582
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002583 switch (next) {
2584 case DWC3_LINK_STATE_U1:
2585 if (dwc->speed == USB_SPEED_SUPER)
2586 dwc3_suspend_gadget(dwc);
2587 break;
2588 case DWC3_LINK_STATE_U2:
2589 case DWC3_LINK_STATE_U3:
2590 dwc3_suspend_gadget(dwc);
2591 break;
2592 case DWC3_LINK_STATE_RESUME:
2593 dwc3_resume_gadget(dwc);
2594 break;
2595 default:
2596 /* do nothing */
2597 break;
2598 }
2599
Felipe Balbie57ebc12014-04-22 13:20:12 -05002600 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03002601}
2602
Baolin Wang72704f82016-05-16 16:43:53 +08002603static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
2604 unsigned int evtinfo)
2605{
2606 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
2607
2608 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
2609 dwc3_suspend_gadget(dwc);
2610
2611 dwc->link_state = next;
2612}
2613
Felipe Balbie1dadd32014-02-25 14:47:54 -06002614static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2615 unsigned int evtinfo)
2616{
2617 unsigned int is_ss = evtinfo & BIT(4);
2618
2619 /**
2620 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2621 * have a known issue which can cause USB CV TD.9.23 to fail
2622 * randomly.
2623 *
2624 * Because of this issue, core could generate bogus hibernation
2625 * events which SW needs to ignore.
2626 *
2627 * Refers to:
2628 *
2629 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2630 * Device Fallback from SuperSpeed
2631 */
2632 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2633 return;
2634
2635 /* enter hibernation here */
2636}
2637
Felipe Balbi72246da2011-08-19 18:10:58 +03002638static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2639 const struct dwc3_event_devt *event)
2640{
2641 switch (event->type) {
2642 case DWC3_DEVICE_EVENT_DISCONNECT:
2643 dwc3_gadget_disconnect_interrupt(dwc);
2644 break;
2645 case DWC3_DEVICE_EVENT_RESET:
2646 dwc3_gadget_reset_interrupt(dwc);
2647 break;
2648 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2649 dwc3_gadget_conndone_interrupt(dwc);
2650 break;
2651 case DWC3_DEVICE_EVENT_WAKEUP:
2652 dwc3_gadget_wakeup_interrupt(dwc);
2653 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06002654 case DWC3_DEVICE_EVENT_HIBER_REQ:
2655 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2656 "unexpected hibernation event\n"))
2657 break;
2658
2659 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2660 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002661 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2662 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2663 break;
2664 case DWC3_DEVICE_EVENT_EOPF:
Baolin Wang72704f82016-05-16 16:43:53 +08002665 /* It changed to be suspend event for version 2.30a and above */
2666 if (dwc->revision < DWC3_REVISION_230A) {
2667 dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
2668 } else {
2669 dwc3_trace(trace_dwc3_gadget, "U3/L1-L2 Suspend Event");
2670
2671 /*
2672 * Ignore suspend event until the gadget enters into
2673 * USB_STATE_CONFIGURED state.
2674 */
2675 if (dwc->gadget.state >= USB_STATE_CONFIGURED)
2676 dwc3_gadget_suspend_interrupt(dwc,
2677 event->event_info);
2678 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002679 break;
2680 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi73815282015-01-27 13:48:14 -06002681 dwc3_trace(trace_dwc3_gadget, "Start of Periodic Frame");
Felipe Balbi72246da2011-08-19 18:10:58 +03002682 break;
2683 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi73815282015-01-27 13:48:14 -06002684 dwc3_trace(trace_dwc3_gadget, "Erratic Error");
Felipe Balbi72246da2011-08-19 18:10:58 +03002685 break;
2686 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi73815282015-01-27 13:48:14 -06002687 dwc3_trace(trace_dwc3_gadget, "Command Complete");
Felipe Balbi72246da2011-08-19 18:10:58 +03002688 break;
2689 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi73815282015-01-27 13:48:14 -06002690 dwc3_trace(trace_dwc3_gadget, "Overflow");
Felipe Balbi72246da2011-08-19 18:10:58 +03002691 break;
2692 default:
Felipe Balbie9f2aa82015-01-27 13:49:28 -06002693 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03002694 }
2695}
2696
2697static void dwc3_process_event_entry(struct dwc3 *dwc,
2698 const union dwc3_event *event)
2699{
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002700 trace_dwc3_event(event->raw);
2701
Felipe Balbi72246da2011-08-19 18:10:58 +03002702 /* Endpoint IRQ, handle it and return early */
2703 if (event->type.is_devspec == 0) {
2704 /* depevt */
2705 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2706 }
2707
2708 switch (event->type.type) {
2709 case DWC3_EVENT_TYPE_DEV:
2710 dwc3_gadget_interrupt(dwc, &event->devt);
2711 break;
2712 /* REVISIT what to do with Carkit and I2C events ? */
2713 default:
2714 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2715 }
2716}
2717
Felipe Balbidea520a2016-03-30 09:39:34 +03002718static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbif42f2442013-06-12 21:25:08 +03002719{
Felipe Balbidea520a2016-03-30 09:39:34 +03002720 struct dwc3 *dwc = evt->dwc;
Felipe Balbif42f2442013-06-12 21:25:08 +03002721 irqreturn_t ret = IRQ_NONE;
2722 int left;
2723 u32 reg;
2724
Felipe Balbif42f2442013-06-12 21:25:08 +03002725 left = evt->count;
2726
2727 if (!(evt->flags & DWC3_EVENT_PENDING))
2728 return IRQ_NONE;
2729
2730 while (left > 0) {
2731 union dwc3_event event;
2732
2733 event.raw = *(u32 *) (evt->buf + evt->lpos);
2734
2735 dwc3_process_event_entry(dwc, &event);
2736
2737 /*
2738 * FIXME we wrap around correctly to the next entry as
2739 * almost all entries are 4 bytes in size. There is one
2740 * entry which has 12 bytes which is a regular entry
2741 * followed by 8 bytes data. ATM I don't know how
2742 * things are organized if we get next to the a
2743 * boundary so I worry about that once we try to handle
2744 * that.
2745 */
2746 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2747 left -= 4;
2748
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002749 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 4);
Felipe Balbif42f2442013-06-12 21:25:08 +03002750 }
2751
2752 evt->count = 0;
2753 evt->flags &= ~DWC3_EVENT_PENDING;
2754 ret = IRQ_HANDLED;
2755
2756 /* Unmask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002757 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbif42f2442013-06-12 21:25:08 +03002758 reg &= ~DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002759 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbif42f2442013-06-12 21:25:08 +03002760
2761 return ret;
2762}
2763
Felipe Balbidea520a2016-03-30 09:39:34 +03002764static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
Felipe Balbib15a7622011-06-30 16:57:15 +03002765{
Felipe Balbidea520a2016-03-30 09:39:34 +03002766 struct dwc3_event_buffer *evt = _evt;
2767 struct dwc3 *dwc = evt->dwc;
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05002768 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03002769 irqreturn_t ret = IRQ_NONE;
Felipe Balbib15a7622011-06-30 16:57:15 +03002770
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05002771 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbidea520a2016-03-30 09:39:34 +03002772 ret = dwc3_process_event_buf(evt);
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05002773 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03002774
2775 return ret;
2776}
2777
Felipe Balbidea520a2016-03-30 09:39:34 +03002778static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002779{
Felipe Balbidea520a2016-03-30 09:39:34 +03002780 struct dwc3 *dwc = evt->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +03002781 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03002782 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03002783
Felipe Balbifc8bb912016-05-16 13:14:48 +03002784 if (pm_runtime_suspended(dwc->dev)) {
2785 pm_runtime_get(dwc->dev);
2786 disable_irq_nosync(dwc->irq_gadget);
2787 dwc->pending_events = true;
2788 return IRQ_HANDLED;
2789 }
2790
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002791 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
Felipe Balbi72246da2011-08-19 18:10:58 +03002792 count &= DWC3_GEVNTCOUNT_MASK;
2793 if (!count)
2794 return IRQ_NONE;
2795
Felipe Balbib15a7622011-06-30 16:57:15 +03002796 evt->count = count;
2797 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03002798
Felipe Balbie8adfc32013-06-12 21:11:14 +03002799 /* Mask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002800 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbie8adfc32013-06-12 21:11:14 +03002801 reg |= DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002802 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbie8adfc32013-06-12 21:11:14 +03002803
Felipe Balbib15a7622011-06-30 16:57:15 +03002804 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03002805}
2806
Felipe Balbidea520a2016-03-30 09:39:34 +03002807static irqreturn_t dwc3_interrupt(int irq, void *_evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002808{
Felipe Balbidea520a2016-03-30 09:39:34 +03002809 struct dwc3_event_buffer *evt = _evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03002810
Felipe Balbidea520a2016-03-30 09:39:34 +03002811 return dwc3_check_event_buf(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +03002812}
2813
2814/**
2815 * dwc3_gadget_init - Initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08002816 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03002817 *
2818 * Returns 0 on success otherwise negative errno.
2819 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05002820int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03002821{
Roger Quadros9522def2016-06-10 14:48:38 +03002822 int ret, irq;
2823 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
2824
2825 irq = platform_get_irq_byname(dwc3_pdev, "peripheral");
2826 if (irq == -EPROBE_DEFER)
2827 return irq;
2828
2829 if (irq <= 0) {
2830 irq = platform_get_irq_byname(dwc3_pdev, "dwc_usb3");
2831 if (irq == -EPROBE_DEFER)
2832 return irq;
2833
2834 if (irq <= 0) {
2835 irq = platform_get_irq(dwc3_pdev, 0);
2836 if (irq <= 0) {
2837 if (irq != -EPROBE_DEFER) {
2838 dev_err(dwc->dev,
2839 "missing peripheral IRQ\n");
2840 }
2841 if (!irq)
2842 irq = -EINVAL;
2843 return irq;
2844 }
2845 }
2846 }
2847
2848 dwc->irq_gadget = irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03002849
2850 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2851 &dwc->ctrl_req_addr, GFP_KERNEL);
2852 if (!dwc->ctrl_req) {
2853 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2854 ret = -ENOMEM;
2855 goto err0;
2856 }
2857
Kishon Vijay Abraham I2abd9d52015-07-27 12:25:31 +05302858 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03002859 &dwc->ep0_trb_addr, GFP_KERNEL);
2860 if (!dwc->ep0_trb) {
2861 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2862 ret = -ENOMEM;
2863 goto err1;
2864 }
2865
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002866 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03002867 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002868 ret = -ENOMEM;
2869 goto err2;
2870 }
2871
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002872 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002873 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
2874 GFP_KERNEL);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002875 if (!dwc->ep0_bounce) {
2876 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
2877 ret = -ENOMEM;
2878 goto err3;
2879 }
2880
Felipe Balbi04c03d12015-12-02 10:06:45 -06002881 dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
2882 if (!dwc->zlp_buf) {
2883 ret = -ENOMEM;
2884 goto err4;
2885 }
2886
Felipe Balbi72246da2011-08-19 18:10:58 +03002887 dwc->gadget.ops = &dwc3_gadget_ops;
Felipe Balbi72246da2011-08-19 18:10:58 +03002888 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02002889 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002890 dwc->gadget.name = "dwc3-gadget";
Jianqiang Tang6a4290c2016-01-20 14:09:39 +08002891 dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
Felipe Balbi72246da2011-08-19 18:10:58 +03002892
2893 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06002894 * FIXME We might be setting max_speed to <SUPER, however versions
2895 * <2.20a of dwc3 have an issue with metastability (documented
2896 * elsewhere in this driver) which tells us we can't set max speed to
2897 * anything lower than SUPER.
2898 *
2899 * Because gadget.max_speed is only used by composite.c and function
2900 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
2901 * to happen so we avoid sending SuperSpeed Capability descriptor
2902 * together with our BOS descriptor as that could confuse host into
2903 * thinking we can handle super speed.
2904 *
2905 * Note that, in fact, we won't even support GetBOS requests when speed
2906 * is less than super speed because we don't have means, yet, to tell
2907 * composite.c that we are USB 2.0 + LPM ECN.
2908 */
2909 if (dwc->revision < DWC3_REVISION_220A)
2910 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002911 "Changing max_speed on rev %08x",
Ben McCauleyb9e51b22015-11-16 10:47:24 -06002912 dwc->revision);
2913
2914 dwc->gadget.max_speed = dwc->maximum_speed;
2915
2916 /*
David Cohena4b9d942013-12-09 15:55:38 -08002917 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
2918 * on ep out.
2919 */
2920 dwc->gadget.quirk_ep_out_aligned_size = true;
2921
2922 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03002923 * REVISIT: Here we should clear all pending IRQs to be
2924 * sure we're starting from a well known location.
2925 */
2926
2927 ret = dwc3_gadget_init_endpoints(dwc);
2928 if (ret)
Felipe Balbi04c03d12015-12-02 10:06:45 -06002929 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03002930
Felipe Balbi72246da2011-08-19 18:10:58 +03002931 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
2932 if (ret) {
2933 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbi04c03d12015-12-02 10:06:45 -06002934 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03002935 }
2936
2937 return 0;
2938
Felipe Balbi04c03d12015-12-02 10:06:45 -06002939err5:
2940 kfree(dwc->zlp_buf);
2941
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002942err4:
David Cohene1f80462013-09-11 17:42:47 -07002943 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002944 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2945 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002946
Felipe Balbi72246da2011-08-19 18:10:58 +03002947err3:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02002948 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03002949
2950err2:
2951 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2952 dwc->ep0_trb, dwc->ep0_trb_addr);
2953
2954err1:
2955 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2956 dwc->ctrl_req, dwc->ctrl_req_addr);
2957
2958err0:
2959 return ret;
2960}
2961
Felipe Balbi7415f172012-04-30 14:56:33 +03002962/* -------------------------------------------------------------------------- */
2963
Felipe Balbi72246da2011-08-19 18:10:58 +03002964void dwc3_gadget_exit(struct dwc3 *dwc)
2965{
Felipe Balbi72246da2011-08-19 18:10:58 +03002966 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03002967
Felipe Balbi72246da2011-08-19 18:10:58 +03002968 dwc3_gadget_free_endpoints(dwc);
2969
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002970 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2971 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002972
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02002973 kfree(dwc->setup_buf);
Felipe Balbi04c03d12015-12-02 10:06:45 -06002974 kfree(dwc->zlp_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03002975
2976 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2977 dwc->ep0_trb, dwc->ep0_trb_addr);
2978
2979 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2980 dwc->ctrl_req, dwc->ctrl_req_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03002981}
Felipe Balbi7415f172012-04-30 14:56:33 +03002982
Felipe Balbi0b0231a2014-10-07 10:19:23 -05002983int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03002984{
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03002985 int ret;
2986
Roger Quadros9772b472016-04-12 11:33:29 +03002987 if (!dwc->gadget_driver)
2988 return 0;
2989
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03002990 ret = dwc3_gadget_run_stop(dwc, false, false);
2991 if (ret < 0)
2992 return ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03002993
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03002994 dwc3_disconnect_gadget(dwc);
2995 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03002996
2997 return 0;
2998}
2999
3000int dwc3_gadget_resume(struct dwc3 *dwc)
3001{
Felipe Balbi7415f172012-04-30 14:56:33 +03003002 int ret;
3003
Roger Quadros9772b472016-04-12 11:33:29 +03003004 if (!dwc->gadget_driver)
3005 return 0;
3006
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003007 ret = __dwc3_gadget_start(dwc);
3008 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003009 goto err0;
3010
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003011 ret = dwc3_gadget_run_stop(dwc, true, false);
3012 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003013 goto err1;
3014
Felipe Balbi7415f172012-04-30 14:56:33 +03003015 return 0;
3016
3017err1:
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003018 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003019
3020err0:
3021 return ret;
3022}
Felipe Balbifc8bb912016-05-16 13:14:48 +03003023
3024void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3025{
3026 if (dwc->pending_events) {
3027 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3028 dwc->pending_events = false;
3029 enable_irq(dwc->irq_gadget);
3030 }
3031}