blob: f6275c265d41642d05d34f9f966e18de01b50ebd [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08005 select ACPI_GTDT if ACPI
Lorenzo Pieralisic6bb8f892017-06-14 17:37:12 +01006 select ACPI_IORT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00007 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Sinan Kaya521461732018-12-19 22:46:57 +00008 select ACPI_MCFG if (ACPI && PCI)
Aleksey Makarov888125a2016-09-27 23:54:14 +03009 select ACPI_SPCR_TABLE if ACPI
Jeremy Linton0ce82232018-05-11 18:58:01 -050010 select ACPI_PPTT if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -050011 select ARCH_CLOCKSOURCE_DATA
Laura Abbottec6d06e2017-01-10 13:35:50 -080012 select ARCH_HAS_DEBUG_VIRTUAL
Dan Williams21266be2015-11-19 18:19:29 -080013 select ARCH_HAS_DEVMEM_IS_ALLOWED
Christoph Hellwig886643b2018-10-08 09:12:01 +020014 select ARCH_HAS_DMA_COHERENT_TO_PFN
15 select ARCH_HAS_DMA_MMAP_PGPROT
Christoph Hellwig13bf5ce2019-03-25 15:44:06 +010016 select ARCH_HAS_DMA_PREP_COHERENT
Jon Masters38b04a72016-06-20 13:56:13 +030017 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070018 select ARCH_HAS_ELF_RANDOMIZE
Robin Murphye75bef22018-04-24 16:25:47 +010019 select ARCH_HAS_FAST_MULTIPLIER
Daniel Micay6974f0c2017-07-12 14:36:10 -070020 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080021 select ARCH_HAS_GCOV_PROFILE_ALL
Alexandre Ghiti4eb07162019-05-13 17:19:04 -070022 select ARCH_HAS_GIGANTIC_PAGE
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020023 select ARCH_HAS_KCOV
Christoph Hellwigd8ae8a32019-05-13 17:18:30 -070024 select ARCH_HAS_KEEPINITRD
Mathieu Desnoyersf1e3a122018-01-29 15:20:19 -050025 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Laurent Dufour3010a5e2018-06-07 17:06:08 -070026 select ARCH_HAS_PTE_SPECIAL
Christoph Hellwig347cb6a2019-01-07 13:36:20 -050027 select ARCH_HAS_SETUP_DMA_OPS
Daniel Borkmannd2852a22017-02-21 16:09:33 +010028 select ARCH_HAS_SET_MEMORY
Laura Abbottad21fc42017-02-06 16:31:57 -080029 select ARCH_HAS_STRICT_KERNEL_RWX
30 select ARCH_HAS_STRICT_MODULE_RWX
Christoph Hellwig886643b2018-10-08 09:12:01 +020031 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
32 select ARCH_HAS_SYNC_DMA_FOR_CPU
Mark Rutland4378a7d2018-07-11 14:56:56 +010033 select ARCH_HAS_SYSCALL_WRAPPER
Christoph Hellwigdc2acde2018-12-21 22:14:44 +010034 select ARCH_HAS_TEARDOWN_DMA_OPS if IOMMU_SUPPORT
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010035 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Stephen Boyd396a5d42017-09-27 08:51:30 -070036 select ARCH_HAVE_NMI_SAFE_CMPXCHG
Will Deacon087133a2017-10-12 13:20:50 +010037 select ARCH_INLINE_READ_LOCK if !PREEMPT
38 select ARCH_INLINE_READ_LOCK_BH if !PREEMPT
39 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPT
40 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPT
41 select ARCH_INLINE_READ_UNLOCK if !PREEMPT
42 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPT
43 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPT
44 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPT
45 select ARCH_INLINE_WRITE_LOCK if !PREEMPT
46 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPT
47 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPT
48 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPT
49 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPT
50 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPT
51 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPT
52 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPT
Will Deacon5d168962018-03-13 21:17:01 +000053 select ARCH_INLINE_SPIN_TRYLOCK if !PREEMPT
54 select ARCH_INLINE_SPIN_TRYLOCK_BH if !PREEMPT
55 select ARCH_INLINE_SPIN_LOCK if !PREEMPT
56 select ARCH_INLINE_SPIN_LOCK_BH if !PREEMPT
57 select ARCH_INLINE_SPIN_LOCK_IRQ if !PREEMPT
58 select ARCH_INLINE_SPIN_LOCK_IRQSAVE if !PREEMPT
59 select ARCH_INLINE_SPIN_UNLOCK if !PREEMPT
60 select ARCH_INLINE_SPIN_UNLOCK_BH if !PREEMPT
61 select ARCH_INLINE_SPIN_UNLOCK_IRQ if !PREEMPT
62 select ARCH_INLINE_SPIN_UNLOCK_IRQRESTORE if !PREEMPT
Mike Rapoport350e88b2019-05-13 17:22:59 -070063 select ARCH_KEEP_MEMBLOCK
Sudeep Hollac63c8702014-05-09 10:33:01 +010064 select ARCH_USE_CMPXCHG_LOCKREF
Will Deacon087133a2017-10-12 13:20:50 +010065 select ARCH_USE_QUEUED_RWLOCKS
Will Deaconc1109042018-03-13 20:45:45 +000066 select ARCH_USE_QUEUED_SPINLOCKS
Jonathan (Zhixiong) Zhangc484f252017-06-08 18:25:29 +010067 select ARCH_SUPPORTS_MEMORY_FAILURE
Peter Zijlstra4badad32014-06-06 19:53:16 +020068 select ARCH_SUPPORTS_ATOMIC_RMW
Masahiro Yamadaf3a53f72018-05-17 15:17:10 +090069 select ARCH_SUPPORTS_INT128 if GCC_VERSION >= 50000 || CC_IS_CLANG
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070070 select ARCH_SUPPORTS_NUMA_BALANCING
Will Deacon6212a512012-11-07 14:16:28 +000071 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000072 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080073 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000074 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000075 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000076 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010077 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -050078 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010079 select ARM_GIC_V3
Arnd Bergmann3ee803642016-06-15 15:47:33 -050080 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff607922015-07-31 15:46:16 +010081 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010082 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000083 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070084 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000085 select CPU_PM if (SUSPEND || CPU_IDLE)
Ard Biesheuvel7481cdd2018-08-27 13:02:44 +020086 select CRC32
Will Deacon7bc13fd2013-11-06 19:32:13 +000087 select DCACHE_WORD_ACCESS
Christoph Hellwig0c3b3172018-11-04 20:29:28 +010088 select DMA_DIRECT_REMAP
Catalin Marinasef375662015-07-07 17:15:39 +010089 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080090 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070091 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010092 select GENERIC_ARCH_TOPOLOGY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010093 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010094 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000095 select GENERIC_CPU_AUTOPROBE
Mian Yousaf Kaukab61ae1322019-04-15 16:21:29 -050096 select GENERIC_CPU_VULNERABILITIES
Mark Salterbf4b5582014-04-07 15:39:52 -070097 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010098 select GENERIC_IDLE_POLL_SETUP
Palmer Dabbelt78ae2e12018-06-22 10:01:24 -070099 select GENERIC_IRQ_MULTI_HANDLER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100100 select GENERIC_IRQ_PROBE
101 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +0100102 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +0100103 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -0700104 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100105 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +0000106 select GENERIC_STRNCPY_FROM_USER
107 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100108 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +0100109 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100110 select HARDIRQS_SW_RESEND
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100111 select HAVE_PCI
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +0800112 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +0100113 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +0100114 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +0100115 select HAVE_ARCH_BITREVERSE
Ard Biesheuvel324420b2016-02-16 13:52:35 +0100116 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +0800117 select HAVE_ARCH_JUMP_LABEL
Ard Biesheuvelc2961462018-09-18 23:51:38 -0700118 select HAVE_ARCH_JUMP_LABEL_RELATIVE
Will Deacone17d8022017-11-15 17:36:40 -0800119 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Andrey Konovalov2d4acb92018-12-28 00:31:07 -0800120 select HAVE_ARCH_KASAN_SW_TAGS if HAVE_ARCH_KASAN
Vijaya Kumar K95292472014-01-28 11:20:22 +0000121 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800122 select HAVE_ARCH_MMAP_RND_BITS
123 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
Ard Biesheuvel271ca782018-08-21 21:56:00 -0700124 select HAVE_ARCH_PREL32_RELOCATIONS
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000125 select HAVE_ARCH_SECCOMP_FILTER
Laura Abbott0b3e3362018-07-20 14:41:54 -0700126 select HAVE_ARCH_STACKLEAK
Kees Cook9e8084d2017-08-16 14:05:09 -0700127 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100128 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -0700129 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
Mark Rutlande3067862017-07-21 14:25:33 +0100130 select HAVE_ARCH_VMAP_STACK
Yang Shi8ee70872016-04-18 11:16:14 -0700131 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +0200132 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100133 select HAVE_C_RECORDMCOUNT
Steve Capper5284e1b2014-10-24 13:22:20 +0100134 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +0100135 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -0700136 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -0700137 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -0700138 select HAVE_DEBUG_KMEMLEAK
Laura Abbott6ac21042013-12-12 19:28:33 +0000139 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +0100140 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +0000141 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100142 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900143 select HAVE_FUNCTION_TRACER
144 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +0200145 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100146 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +0000147 select HAVE_IRQ_TIME_ACCOUNTING
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700148 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Stephen Boyd396a5d42017-09-27 08:51:30 -0700149 select HAVE_NMI
Mark Rutland55834a72014-02-07 17:12:45 +0000150 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100151 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100152 select HAVE_PERF_REGS
153 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400154 select HAVE_REGS_AND_STACK_ACCESS_API
Masami Hiramatsua823c352019-04-12 23:22:01 +0900155 select HAVE_FUNCTION_ARG_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -0700156 select HAVE_RCU_TABLE_FREE
Will Deacon409d5db2018-06-20 14:46:50 +0100157 select HAVE_RSEQ
Masahiro Yamadad148eac2018-06-14 19:36:45 +0900158 select HAVE_STACKPROTECTOR
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100159 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400160 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900161 select HAVE_KRETPROBES
Robin Murphy876945d2015-10-01 20:14:00 +0100162 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100163 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200164 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100165 select MODULES_USE_ELF_RELA
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200166 select NEED_DMA_MAP_STATE
Christoph Hellwig86596f02018-04-05 09:44:52 +0200167 select NEED_SG_DMA_LENGTH
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100168 select OF
169 select OF_EARLY_FLATTREE
Christoph Hellwig2eac9c22018-11-15 20:05:33 +0100170 select PCI_DOMAINS_GENERIC if PCI
Sinan Kaya521461732018-12-19 22:46:57 +0000171 select PCI_ECAM if (ACPI && PCI)
Christoph Hellwig20f1b792018-11-15 20:05:34 +0100172 select PCI_SYSCALL if PCI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000173 select POWER_RESET
174 select POWER_SUPPLY
Kees Cook4adcec12017-09-20 13:49:59 -0700175 select REFCOUNT_FULL
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100176 select SPARSE_IRQ
Christoph Hellwig09230cb2018-04-24 09:00:54 +0200177 select SWIOTLB
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700178 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000179 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100180 help
181 ARM 64-bit (AArch64) Linux support.
182
183config 64BIT
184 def_bool y
185
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100186config MMU
187 def_bool y
188
Mark Rutland030c4d22016-05-31 15:57:59 +0100189config ARM64_PAGE_SHIFT
190 int
191 default 16 if ARM64_64K_PAGES
192 default 14 if ARM64_16K_PAGES
193 default 12
194
195config ARM64_CONT_SHIFT
196 int
197 default 5 if ARM64_64K_PAGES
198 default 7 if ARM64_16K_PAGES
199 default 4
200
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800201config ARCH_MMAP_RND_BITS_MIN
202 default 14 if ARM64_64K_PAGES
203 default 16 if ARM64_16K_PAGES
204 default 18
205
206# max bits determined by the following formula:
207# VA_BITS - PAGE_SHIFT - 3
208config ARCH_MMAP_RND_BITS_MAX
209 default 19 if ARM64_VA_BITS=36
210 default 24 if ARM64_VA_BITS=39
211 default 27 if ARM64_VA_BITS=42
212 default 30 if ARM64_VA_BITS=47
213 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
214 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
215 default 33 if ARM64_VA_BITS=48
216 default 14 if ARM64_64K_PAGES
217 default 16 if ARM64_16K_PAGES
218 default 18
219
220config ARCH_MMAP_RND_COMPAT_BITS_MIN
221 default 7 if ARM64_64K_PAGES
222 default 9 if ARM64_16K_PAGES
223 default 11
224
225config ARCH_MMAP_RND_COMPAT_BITS_MAX
226 default 16
227
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700228config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100229 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100230
231config STACKTRACE_SUPPORT
232 def_bool y
233
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100234config ILLEGAL_POINTER_VALUE
235 hex
236 default 0xdead000000000000
237
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100238config LOCKDEP_SUPPORT
239 def_bool y
240
241config TRACE_IRQFLAGS_SUPPORT
242 def_bool y
243
Dave P Martin9fb74102015-07-24 16:37:48 +0100244config GENERIC_BUG
245 def_bool y
246 depends on BUG
247
248config GENERIC_BUG_RELATIVE_POINTERS
249 def_bool y
250 depends on GENERIC_BUG
251
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100252config GENERIC_HWEIGHT
253 def_bool y
254
255config GENERIC_CSUM
256 def_bool y
257
258config GENERIC_CALIBRATE_DELAY
259 def_bool y
260
Christoph Hellwigad67f5a2017-12-24 13:52:03 +0100261config ZONE_DMA32
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100262 def_bool y
263
Kirill A. Shutemove5855132017-06-06 14:31:20 +0300264config HAVE_GENERIC_GUP
Steve Capper29e56942014-10-09 15:29:25 -0700265 def_bool y
266
Robin Murphy4ab21502018-12-11 18:48:48 +0000267config ARCH_ENABLE_MEMORY_HOTPLUG
268 def_bool y
269
Will Deacon4b3dc962015-05-29 18:28:44 +0100270config SMP
271 def_bool y
272
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100273config KERNEL_MODE_NEON
274 def_bool y
275
Rob Herring92cc15f2014-04-18 17:19:59 -0500276config FIX_EARLYCON_MEM
277 def_bool y
278
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700279config PGTABLE_LEVELS
280 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100281 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700282 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
Arnd Bergmann4d08d202018-12-11 15:08:10 +0100283 default 3 if ARM64_64K_PAGES && (ARM64_VA_BITS_48 || ARM64_USER_VA_BITS_52)
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700284 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100285 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
286 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700287
Pratyush Anand9842cea2016-11-02 14:40:46 +0530288config ARCH_SUPPORTS_UPROBES
289 def_bool y
290
Ard Biesheuvel8f360942017-06-14 12:43:55 +0200291config ARCH_PROC_KCORE_TEXT
292 def_bool y
293
Olof Johansson6a377492015-07-20 12:09:16 -0700294source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100295
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100296menu "Kernel Features"
297
Andre Przywarac0a01b82014-11-14 15:54:12 +0000298menu "ARM errata workarounds via the alternatives framework"
299
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000300config ARM64_WORKAROUND_CLEAN_CACHE
Will Deaconbc15cf72019-04-29 14:21:11 +0100301 bool
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000302
Andre Przywarac0a01b82014-11-14 15:54:12 +0000303config ARM64_ERRATUM_826319
304 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
305 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000306 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000307 help
308 This option adds an alternative code sequence to work around ARM
309 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
310 AXI master interface and an L2 cache.
311
312 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
313 and is unable to accept a certain write via this interface, it will
314 not progress on read data presented on the read data channel and the
315 system can deadlock.
316
317 The workaround promotes data cache clean instructions to
318 data cache clean-and-invalidate.
319 Please note that this does not necessarily enable the workaround,
320 as it depends on the alternative framework, which will only patch
321 the kernel if an affected CPU is detected.
322
323 If unsure, say Y.
324
325config ARM64_ERRATUM_827319
326 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
327 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000328 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000329 help
330 This option adds an alternative code sequence to work around ARM
331 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
332 master interface and an L2 cache.
333
334 Under certain conditions this erratum can cause a clean line eviction
335 to occur at the same time as another transaction to the same address
336 on the AMBA 5 CHI interface, which can cause data corruption if the
337 interconnect reorders the two transactions.
338
339 The workaround promotes data cache clean instructions to
340 data cache clean-and-invalidate.
341 Please note that this does not necessarily enable the workaround,
342 as it depends on the alternative framework, which will only patch
343 the kernel if an affected CPU is detected.
344
345 If unsure, say Y.
346
347config ARM64_ERRATUM_824069
348 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
349 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000350 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000351 help
352 This option adds an alternative code sequence to work around ARM
353 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
354 to a coherent interconnect.
355
356 If a Cortex-A53 processor is executing a store or prefetch for
357 write instruction at the same time as a processor in another
358 cluster is executing a cache maintenance operation to the same
359 address, then this erratum might cause a clean cache line to be
360 incorrectly marked as dirty.
361
362 The workaround promotes data cache clean instructions to
363 data cache clean-and-invalidate.
364 Please note that this option does not necessarily enable the
365 workaround, as it depends on the alternative framework, which will
366 only patch the kernel if an affected CPU is detected.
367
368 If unsure, say Y.
369
370config ARM64_ERRATUM_819472
371 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
372 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000373 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000374 help
375 This option adds an alternative code sequence to work around ARM
376 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
377 present when it is connected to a coherent interconnect.
378
379 If the processor is executing a load and store exclusive sequence at
380 the same time as a processor in another cluster is executing a cache
381 maintenance operation to the same address, then this erratum might
382 cause data corruption.
383
384 The workaround promotes data cache clean instructions to
385 data cache clean-and-invalidate.
386 Please note that this does not necessarily enable the workaround,
387 as it depends on the alternative framework, which will only patch
388 the kernel if an affected CPU is detected.
389
390 If unsure, say Y.
391
392config ARM64_ERRATUM_832075
393 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
394 default y
395 help
396 This option adds an alternative code sequence to work around ARM
397 erratum 832075 on Cortex-A57 parts up to r1p2.
398
399 Affected Cortex-A57 parts might deadlock when exclusive load/store
400 instructions to Write-Back memory are mixed with Device loads.
401
402 The workaround is to promote device loads to use Load-Acquire
403 semantics.
404 Please note that this does not necessarily enable the workaround,
405 as it depends on the alternative framework, which will only patch
406 the kernel if an affected CPU is detected.
407
408 If unsure, say Y.
409
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000410config ARM64_ERRATUM_834220
411 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
412 depends on KVM
413 default y
414 help
415 This option adds an alternative code sequence to work around ARM
416 erratum 834220 on Cortex-A57 parts up to r1p2.
417
418 Affected Cortex-A57 parts might report a Stage 2 translation
419 fault as the result of a Stage 1 fault for load crossing a
420 page boundary when there is a permission or device memory
421 alignment fault at Stage 1 and a translation fault at Stage 2.
422
423 The workaround is to verify that the Stage 1 translation
424 doesn't generate a fault before handling the Stage 2 fault.
425 Please note that this does not necessarily enable the workaround,
426 as it depends on the alternative framework, which will only patch
427 the kernel if an affected CPU is detected.
428
429 If unsure, say Y.
430
Will Deacon905e8c52015-03-23 19:07:02 +0000431config ARM64_ERRATUM_845719
432 bool "Cortex-A53: 845719: a load might read incorrect data"
433 depends on COMPAT
434 default y
435 help
436 This option adds an alternative code sequence to work around ARM
437 erratum 845719 on Cortex-A53 parts up to r0p4.
438
439 When running a compat (AArch32) userspace on an affected Cortex-A53
440 part, a load at EL0 from a virtual address that matches the bottom 32
441 bits of the virtual address used by a recent load at (AArch64) EL1
442 might return incorrect data.
443
444 The workaround is to write the contextidr_el1 register on exception
445 return to a 32-bit task.
446 Please note that this does not necessarily enable the workaround,
447 as it depends on the alternative framework, which will only patch
448 the kernel if an affected CPU is detected.
449
450 If unsure, say Y.
451
Will Deacondf057cc2015-03-17 12:15:02 +0000452config ARM64_ERRATUM_843419
453 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000454 default y
Ard Biesheuvela257e022018-03-06 17:15:33 +0000455 select ARM64_MODULE_PLTS if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000456 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100457 This option links the kernel with '--fix-cortex-a53-843419' and
Ard Biesheuvela257e022018-03-06 17:15:33 +0000458 enables PLT support to replace certain ADRP instructions, which can
459 cause subsequent memory accesses to use an incorrect address on
460 Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000461
462 If unsure, say Y.
463
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100464config ARM64_ERRATUM_1024718
465 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
466 default y
467 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100468 This option adds a workaround for ARM Cortex-A55 Erratum 1024718.
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100469
470 Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect
471 update of the hardware dirty bit when the DBM/AP bits are updated
Will Deaconbc15cf72019-04-29 14:21:11 +0100472 without a break-before-make. The workaround is to disable the usage
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100473 of hardware DBM locally on the affected cores. CPUs not affected by
Will Deaconbc15cf72019-04-29 14:21:11 +0100474 this erratum will continue to use the feature.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100475
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100476 If unsure, say Y.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100477
Marc Zyngiera5325082019-05-23 11:24:50 +0100478config ARM64_ERRATUM_1418040
Marc Zyngier69893032019-04-15 13:03:54 +0100479 bool "Cortex-A76/Neoverse-N1: MRC read following MRRC read of specific Generic Timer in AArch32 might give incorrect result"
Marc Zyngier95b861a42018-09-27 17:15:34 +0100480 default y
Marc Zyngierc2b5bba2019-04-15 13:03:52 +0100481 depends on COMPAT
Marc Zyngier95b861a42018-09-27 17:15:34 +0100482 help
Will Deacon24cf2622019-05-01 15:45:36 +0100483 This option adds a workaround for ARM Cortex-A76/Neoverse-N1
Marc Zyngiera5325082019-05-23 11:24:50 +0100484 errata 1188873 and 1418040.
Marc Zyngier95b861a42018-09-27 17:15:34 +0100485
Marc Zyngiera5325082019-05-23 11:24:50 +0100486 Affected Cortex-A76/Neoverse-N1 cores (r0p0 to r3p1) could
Marc Zyngier69893032019-04-15 13:03:54 +0100487 cause register corruption when accessing the timer registers
488 from AArch32 userspace.
Marc Zyngier95b861a42018-09-27 17:15:34 +0100489
490 If unsure, say Y.
491
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000492config ARM64_ERRATUM_1165522
493 bool "Cortex-A76: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
494 default y
495 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100496 This option adds a workaround for ARM Cortex-A76 erratum 1165522.
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000497
498 Affected Cortex-A76 cores (r0p0, r1p0, r2p0) could end-up with
499 corrupted TLBs by speculating an AT instruction during a guest
500 context switch.
501
502 If unsure, say Y.
503
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000504config ARM64_ERRATUM_1286807
505 bool "Cortex-A76: Modification of the translation table for a virtual address might lead to read-after-read ordering violation"
506 default y
507 select ARM64_WORKAROUND_REPEAT_TLBI
508 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100509 This option adds a workaround for ARM Cortex-A76 erratum 1286807.
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000510
511 On the affected Cortex-A76 cores (r0p0 to r3p0), if a virtual
512 address for a cacheable mapping of a location is being
513 accessed by a core while another core is remapping the virtual
514 address to a new physical page using the recommended
515 break-before-make sequence, then under very rare circumstances
516 TLBI+DSB completes before a read using the translation being
517 invalidated has been observed by other observers. The
518 workaround repeats the TLBI+DSB operation.
519
520 If unsure, say Y.
521
Will Deacon969f5ea2019-04-29 13:03:57 +0100522config ARM64_ERRATUM_1463225
523 bool "Cortex-A76: Software Step might prevent interrupt recognition"
524 default y
525 help
526 This option adds a workaround for Arm Cortex-A76 erratum 1463225.
527
528 On the affected Cortex-A76 cores (r0p0 to r3p1), software stepping
529 of a system call instruction (SVC) can prevent recognition of
530 subsequent interrupts when software stepping is disabled in the
531 exception handler of the system call and either kernel debugging
532 is enabled or VHE is in use.
533
534 Work around the erratum by triggering a dummy step exception
535 when handling a system call from a task that is being stepped
536 in a VHE configuration of the kernel.
537
538 If unsure, say Y.
539
Robert Richter94100972015-09-21 22:58:38 +0200540config CAVIUM_ERRATUM_22375
541 bool "Cavium erratum 22375, 24313"
542 default y
543 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100544 Enable workaround for errata 22375 and 24313.
Robert Richter94100972015-09-21 22:58:38 +0200545
546 This implements two gicv3-its errata workarounds for ThunderX. Both
Will Deaconbc15cf72019-04-29 14:21:11 +0100547 with a small impact affecting only ITS table allocation.
Robert Richter94100972015-09-21 22:58:38 +0200548
549 erratum 22375: only alloc 8MB table size
550 erratum 24313: ignore memory access type
551
552 The fixes are in ITS initialization and basically ignore memory access
553 type and table size provided by the TYPER and BASER registers.
554
555 If unsure, say Y.
556
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200557config CAVIUM_ERRATUM_23144
558 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
559 depends on NUMA
560 default y
561 help
562 ITS SYNC command hang for cross node io and collections/cpu mapping.
563
564 If unsure, say Y.
565
Robert Richter6d4e11c2015-09-21 22:58:35 +0200566config CAVIUM_ERRATUM_23154
567 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
568 default y
569 help
570 The gicv3 of ThunderX requires a modified version for
571 reading the IAR status to ensure data synchronization
572 (access to icc_iar1_el1 is not sync'ed before and after).
573
574 If unsure, say Y.
575
Andrew Pinski104a0c02016-02-24 17:44:57 -0800576config CAVIUM_ERRATUM_27456
577 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
578 default y
579 help
580 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
581 instructions may cause the icache to become corrupted if it
582 contains data for a non-current ASID. The fix is to
583 invalidate the icache when changing the mm context.
584
585 If unsure, say Y.
586
David Daney690a3412017-06-09 12:49:48 +0100587config CAVIUM_ERRATUM_30115
588 bool "Cavium erratum 30115: Guest may disable interrupts in host"
589 default y
590 help
591 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
592 1.2, and T83 Pass 1.0, KVM guest execution may disable
593 interrupts in host. Trapping both GICv3 group-0 and group-1
594 accesses sidesteps the issue.
595
596 If unsure, say Y.
597
Christopher Covington38fd94b2017-02-08 15:08:37 -0500598config QCOM_FALKOR_ERRATUM_1003
599 bool "Falkor E1003: Incorrect translation due to ASID change"
600 default y
Christopher Covington38fd94b2017-02-08 15:08:37 -0500601 help
602 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
Will Deacond1777e62017-11-14 14:29:19 +0000603 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
604 in TTBR1_EL1, this situation only occurs in the entry trampoline and
605 then only for entries in the walk cache, since the leaf translation
606 is unchanged. Work around the erratum by invalidating the walk cache
607 entries for the trampoline before entering the kernel proper.
Christopher Covington38fd94b2017-02-08 15:08:37 -0500608
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000609config ARM64_WORKAROUND_REPEAT_TLBI
610 bool
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000611
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500612config QCOM_FALKOR_ERRATUM_1009
613 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
614 default y
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000615 select ARM64_WORKAROUND_REPEAT_TLBI
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500616 help
617 On Falkor v1, the CPU may prematurely complete a DSB following a
618 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
619 one more time to fix the issue.
620
621 If unsure, say Y.
622
Shanker Donthineni90922a22017-03-07 08:20:38 -0600623config QCOM_QDF2400_ERRATUM_0065
624 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
625 default y
626 help
627 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
628 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
629 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
630
631 If unsure, say Y.
632
Ard Biesheuvel558b0162017-10-17 17:55:56 +0100633config SOCIONEXT_SYNQUACER_PREITS
634 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
635 default y
636 help
637 Socionext Synquacer SoCs implement a separate h/w block to generate
638 MSI doorbell writes with non-zero values for the device ID.
639
640 If unsure, say Y.
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100641
642config HISILICON_ERRATUM_161600802
643 bool "Hip07 161600802: Erroneous redistributor VLPI base"
644 default y
645 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100646 The HiSilicon Hip07 SoC uses the wrong redistributor base
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100647 when issued ITS commands such as VMOVP and VMAPP, and requires
648 a 128kB offset to be applied to the target address in this commands.
649
650 If unsure, say Y.
Shanker Donthineni932b50c2017-12-11 16:42:32 -0600651
652config QCOM_FALKOR_ERRATUM_E1041
653 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
654 default y
655 help
656 Falkor CPU may speculatively fetch instructions from an improper
657 memory location when MMU translation is changed from SCTLR_ELn[M]=1
658 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
659
660 If unsure, say Y.
661
Zhang Lei3e321312019-02-26 18:43:41 +0000662config FUJITSU_ERRATUM_010001
663 bool "Fujitsu-A64FX erratum E#010001: Undefined fault may occur wrongly"
664 default y
665 help
Will Deaconbc15cf72019-04-29 14:21:11 +0100666 This option adds a workaround for Fujitsu-A64FX erratum E#010001.
Zhang Lei3e321312019-02-26 18:43:41 +0000667 On some variants of the Fujitsu-A64FX cores ver(1.0, 1.1), memory
668 accesses may cause undefined fault (Data abort, DFSC=0b111111).
669 This fault occurs under a specific hardware condition when a
670 load/store instruction performs an address translation using:
671 case-1 TTBR0_EL1 with TCR_EL1.NFD0 == 1.
672 case-2 TTBR0_EL2 with TCR_EL2.NFD0 == 1.
673 case-3 TTBR1_EL1 with TCR_EL1.NFD1 == 1.
674 case-4 TTBR1_EL2 with TCR_EL2.NFD1 == 1.
675
676 The workaround is to ensure these bits are clear in TCR_ELx.
Will Deaconbc15cf72019-04-29 14:21:11 +0100677 The workaround only affects the Fujitsu-A64FX.
Zhang Lei3e321312019-02-26 18:43:41 +0000678
679 If unsure, say Y.
680
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100681endmenu
682
683
684choice
685 prompt "Page size"
686 default ARM64_4K_PAGES
687 help
688 Page size (translation granule) configuration.
689
690config ARM64_4K_PAGES
691 bool "4KB"
692 help
693 This feature enables 4KB pages support.
694
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100695config ARM64_16K_PAGES
696 bool "16KB"
697 help
698 The system will use 16KB pages support. AArch32 emulation
699 requires applications compiled with 16K (or a multiple of 16K)
700 aligned segments.
701
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100702config ARM64_64K_PAGES
703 bool "64KB"
704 help
705 This feature enables 64KB pages support (4KB by default)
706 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100707 look-up. AArch32 emulation requires applications compiled
708 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100709
710endchoice
711
712choice
713 prompt "Virtual address space size"
714 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100715 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100716 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
717 help
718 Allows choosing one of multiple possible virtual address
719 space sizes. The level of translation table is determined by
720 a combination of page size and virtual address space size.
721
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100722config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100723 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100724 depends on ARM64_16K_PAGES
725
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100726config ARM64_VA_BITS_39
727 bool "39-bit"
728 depends on ARM64_4K_PAGES
729
730config ARM64_VA_BITS_42
731 bool "42-bit"
732 depends on ARM64_64K_PAGES
733
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100734config ARM64_VA_BITS_47
735 bool "47-bit"
736 depends on ARM64_16K_PAGES
737
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100738config ARM64_VA_BITS_48
739 bool "48-bit"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100740
Will Deacon68d23da2018-12-10 14:15:15 +0000741config ARM64_USER_VA_BITS_52
742 bool "52-bit (user)"
743 depends on ARM64_64K_PAGES && (ARM64_PAN || !ARM64_SW_TTBR0_PAN)
744 help
745 Enable 52-bit virtual addressing for userspace when explicitly
746 requested via a hint to mmap(). The kernel will continue to
747 use 48-bit virtual addresses for its own mappings.
748
749 NOTE: Enabling 52-bit virtual addressing in conjunction with
750 ARMv8.3 Pointer Authentication will result in the PAC being
751 reduced from 7 bits to 3 bits, which may have a significant
752 impact on its susceptibility to brute-force attacks.
753
754 If unsure, select 48-bit virtual addressing instead.
755
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100756endchoice
757
Will Deacon68d23da2018-12-10 14:15:15 +0000758config ARM64_FORCE_52BIT
759 bool "Force 52-bit virtual addresses for userspace"
760 depends on ARM64_USER_VA_BITS_52 && EXPERT
761 help
762 For systems with 52-bit userspace VAs enabled, the kernel will attempt
763 to maintain compatibility with older software by providing 48-bit VAs
764 unless a hint is supplied to mmap.
765
766 This configuration option disables the 48-bit compatibility logic, and
767 forces all userspace addresses to be 52-bit on HW that supports it. One
768 should only enable this configuration option for stress testing userspace
769 memory management code. If unsure say N here.
770
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100771config ARM64_VA_BITS
772 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100773 default 36 if ARM64_VA_BITS_36
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100774 default 39 if ARM64_VA_BITS_39
775 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100776 default 47 if ARM64_VA_BITS_47
Will Deacon68d23da2018-12-10 14:15:15 +0000777 default 48 if ARM64_VA_BITS_48 || ARM64_USER_VA_BITS_52
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100778
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000779choice
780 prompt "Physical address space size"
781 default ARM64_PA_BITS_48
782 help
783 Choose the maximum physical address range that the kernel will
784 support.
785
786config ARM64_PA_BITS_48
787 bool "48-bit"
788
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000789config ARM64_PA_BITS_52
790 bool "52-bit (ARMv8.2)"
791 depends on ARM64_64K_PAGES
792 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
793 help
794 Enable support for a 52-bit physical address space, introduced as
795 part of the ARMv8.2-LPA extension.
796
797 With this enabled, the kernel will also continue to work on CPUs that
798 do not support ARMv8.2-LPA, but with some added memory overhead (and
799 minor performance overhead).
800
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000801endchoice
802
803config ARM64_PA_BITS
804 int
805 default 48 if ARM64_PA_BITS_48
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000806 default 52 if ARM64_PA_BITS_52
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000807
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100808config CPU_BIG_ENDIAN
809 bool "Build big-endian kernel"
810 help
811 Say Y if you plan on running a kernel in big-endian mode.
812
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100813config SCHED_MC
814 bool "Multi-core scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100815 help
816 Multi-core scheduler support improves the CPU scheduler's decision
817 making when dealing with multi-core CPU chips at a cost of slightly
818 increased overhead in some places. If unsure say N here.
819
820config SCHED_SMT
821 bool "SMT scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100822 help
823 Improves the CPU scheduler's decision making when dealing with
824 MultiThreading at a cost of slightly increased overhead in some
825 places. If unsure say N here.
826
827config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000828 int "Maximum number of CPUs (2-4096)"
829 range 2 4096
Mark Rutland846a4152019-01-14 11:41:25 +0000830 default "256"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100831
832config HOTPLUG_CPU
833 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800834 select GENERIC_IRQ_MIGRATION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100835 help
836 Say Y here to experiment with turning CPUs off and on. CPUs
837 can be controlled through /sys/devices/system/cpu.
838
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700839# Common NUMA Features
840config NUMA
841 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800842 select ACPI_NUMA if ACPI
843 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700844 help
845 Enable NUMA (Non Uniform Memory Access) support.
846
847 The kernel will try to allocate memory used by a CPU on the
848 local memory of the CPU and add some more
849 NUMA awareness to the kernel.
850
851config NODES_SHIFT
852 int "Maximum NUMA Nodes (as a power of 2)"
853 range 1 10
854 default "2"
855 depends on NEED_MULTIPLE_NODES
856 help
857 Specify the maximum number of NUMA Nodes available on the target
858 system. Increases memory reserved to accommodate various tables.
859
860config USE_PERCPU_NUMA_NODE_ID
861 def_bool y
862 depends on NUMA
863
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800864config HAVE_SETUP_PER_CPU_AREA
865 def_bool y
866 depends on NUMA
867
868config NEED_PER_CPU_EMBED_FIRST_CHUNK
869 def_bool y
870 depends on NUMA
871
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000872config HOLES_IN_ZONE
873 def_bool y
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000874
Masahiro Yamada8636a1f2018-12-11 20:01:04 +0900875source "kernel/Kconfig.hz"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100876
Laura Abbott83863f22016-02-05 16:24:47 -0800877config ARCH_SUPPORTS_DEBUG_PAGEALLOC
878 def_bool y
879
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100880config ARCH_SPARSEMEM_ENABLE
881 def_bool y
882 select SPARSEMEM_VMEMMAP_ENABLE
883
884config ARCH_SPARSEMEM_DEFAULT
885 def_bool ARCH_SPARSEMEM_ENABLE
886
887config ARCH_SELECT_MEMORY_MODEL
888 def_bool ARCH_SPARSEMEM_ENABLE
889
Nikunj Kelae7d4bac2018-07-06 10:47:24 -0700890config ARCH_FLATMEM_ENABLE
Arnd Bergmann54501ac2018-07-10 17:16:27 +0200891 def_bool !NUMA
Nikunj Kelae7d4bac2018-07-06 10:47:24 -0700892
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100893config HAVE_ARCH_PFN_VALID
James Morse8a695a52018-08-31 16:19:43 +0100894 def_bool y
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100895
896config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100897 def_bool y
898 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100899
Steve Capper084bd292013-04-10 13:48:00 +0100900config SYS_SUPPORTS_HUGETLBFS
901 def_bool y
902
Steve Capper084bd292013-04-10 13:48:00 +0100903config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100904 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100905
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100906config ARCH_HAS_CACHE_LINE_SIZE
907 def_bool y
908
Yu Zhao54c8d912019-03-11 18:57:49 -0600909config ARCH_ENABLE_SPLIT_PMD_PTLOCK
910 def_bool y if PGTABLE_LEVELS > 2
911
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000912config SECCOMP
913 bool "Enable seccomp to safely compute untrusted bytecode"
914 ---help---
915 This kernel feature is useful for number crunching applications
916 that may need to compute untrusted bytecode during their
917 execution. By using pipes or other transports made available to
918 the process as file descriptors supporting the read/write
919 syscalls, it's possible to isolate those applications in
920 their own address space using seccomp. Once seccomp is
921 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
922 and the task is only allowed to execute a few safe syscalls
923 defined by each seccomp mode.
924
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000925config PARAVIRT
926 bool "Enable paravirtualization code"
927 help
928 This changes the kernel so it can modify itself when it is run
929 under a hypervisor, potentially improving performance significantly
930 over full virtualization.
931
932config PARAVIRT_TIME_ACCOUNTING
933 bool "Paravirtual steal time accounting"
934 select PARAVIRT
935 default n
936 help
937 Select this option to enable fine granularity task steal time
938 accounting. Time spent executing other tasks in parallel with
939 the current vCPU is discounted from the vCPU power. To account for
940 that, there can be a small performance impact.
941
942 If in doubt, say N here.
943
Geoff Levandd28f6df2016-06-23 17:54:48 +0000944config KEXEC
945 depends on PM_SLEEP_SMP
946 select KEXEC_CORE
947 bool "kexec system call"
948 ---help---
949 kexec is a system call that implements the ability to shutdown your
950 current kernel, and to start another kernel. It is like a reboot
951 but it is independent of the system firmware. And like a reboot
952 you can start any kernel with it, not just Linux.
953
AKASHI Takahiro3ddd9992018-11-15 14:52:48 +0900954config KEXEC_FILE
955 bool "kexec file based system call"
956 select KEXEC_CORE
957 help
958 This is new version of kexec system call. This system call is
959 file based and takes file descriptors as system call argument
960 for kernel and initramfs as opposed to list of segments as
961 accepted by previous system call.
962
AKASHI Takahiro732b7b92018-11-15 14:52:54 +0900963config KEXEC_VERIFY_SIG
964 bool "Verify kernel signature during kexec_file_load() syscall"
965 depends on KEXEC_FILE
966 help
967 Select this option to verify a signature with loaded kernel
968 image. If configured, any attempt of loading a image without
969 valid signature will fail.
970
971 In addition to that option, you need to enable signature
972 verification for the corresponding kernel image type being
973 loaded in order for this to work.
974
975config KEXEC_IMAGE_VERIFY_SIG
976 bool "Enable Image signature verification support"
977 default y
978 depends on KEXEC_VERIFY_SIG
979 depends on EFI && SIGNED_PE_FILE_VERIFICATION
980 help
981 Enable Image signature verification support.
982
983comment "Support for PE file signature verification disabled"
984 depends on KEXEC_VERIFY_SIG
985 depends on !EFI || !SIGNED_PE_FILE_VERIFICATION
986
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +0900987config CRASH_DUMP
988 bool "Build kdump crash kernel"
989 help
990 Generate crash dump after being started by kexec. This should
991 be normally only set in special crash dump kernels which are
992 loaded in the main kernel with kexec-tools into a specially
993 reserved region and then later executed after a crash by
994 kdump/kexec.
995
996 For more details see Documentation/kdump/kdump.txt
997
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000998config XEN_DOM0
999 def_bool y
1000 depends on XEN
1001
1002config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -07001003 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001004 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +00001005 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +00001006 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +00001007 help
1008 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
1009
Steve Capperd03bb142013-04-25 15:19:21 +01001010config FORCE_MAX_ZONEORDER
1011 int
1012 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001013 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +01001014 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001015 help
1016 The kernel memory allocator divides physically contiguous memory
1017 blocks into "zones", where each zone is a power of two number of
1018 pages. This option selects the largest power of two that the kernel
1019 keeps in the memory allocator. If you need to allocate very large
1020 blocks of physically contiguous memory, then you may need to
1021 increase this value.
1022
1023 This config option is actually maximum order plus one. For example,
1024 a value of 11 means that the largest free memory block is 2^10 pages.
1025
1026 We make sure that we can allocate upto a HugePage size for each configuration.
1027 Hence we have :
1028 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
1029
1030 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
1031 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +01001032
Will Deacon084eb772017-11-14 14:41:01 +00001033config UNMAP_KERNEL_AT_EL0
Will Deacon06170522017-11-14 16:19:39 +00001034 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon084eb772017-11-14 14:41:01 +00001035 default y
1036 help
Will Deacon06170522017-11-14 16:19:39 +00001037 Speculation attacks against some high-performance processors can
1038 be used to bypass MMU permission checks and leak kernel data to
1039 userspace. This can be defended against by unmapping the kernel
1040 when running in userspace, mapping it back in on exception entry
1041 via a trampoline page in the vector table.
Will Deacon084eb772017-11-14 14:41:01 +00001042
1043 If unsure, say Y.
1044
Will Deacon0f15adb2018-01-03 11:17:58 +00001045config HARDEN_BRANCH_PREDICTOR
1046 bool "Harden the branch predictor against aliasing attacks" if EXPERT
1047 default y
1048 help
1049 Speculation attacks against some high-performance processors rely on
1050 being able to manipulate the branch predictor for a victim context by
1051 executing aliasing branches in the attacker context. Such attacks
1052 can be partially mitigated against by clearing internal branch
1053 predictor state and limiting the prediction logic in some situations.
1054
1055 This config option will take CPU-specific actions to harden the
1056 branch predictor against aliasing attacks and may rely on specific
1057 instruction sequences or control bits being set by the system
1058 firmware.
1059
1060 If unsure, say Y.
1061
Marc Zyngierdee39242018-02-15 11:47:14 +00001062config HARDEN_EL2_VECTORS
1063 bool "Harden EL2 vector mapping against system register leak" if EXPERT
1064 default y
1065 help
1066 Speculation attacks against some high-performance processors can
1067 be used to leak privileged information such as the vector base
1068 register, resulting in a potential defeat of the EL2 layout
1069 randomization.
1070
1071 This config option will map the vectors to a fixed location,
1072 independent of the EL2 code mapping, so that revealing VBAR_EL2
1073 to an attacker does not give away any extra information. This
1074 only gets enabled on affected CPUs.
1075
1076 If unsure, say Y.
1077
Marc Zyngiera725e3d2018-05-29 13:11:08 +01001078config ARM64_SSBD
1079 bool "Speculative Store Bypass Disable" if EXPERT
1080 default y
1081 help
1082 This enables mitigation of the bypassing of previous stores
1083 by speculative loads.
1084
1085 If unsure, say Y.
1086
Ard Biesheuvelc55191e2018-11-07 11:36:20 +01001087config RODATA_FULL_DEFAULT_ENABLED
1088 bool "Apply r/o permissions of VM areas also to their linear aliases"
1089 default y
1090 help
1091 Apply read-only attributes of VM areas to the linear alias of
1092 the backing pages as well. This prevents code or read-only data
1093 from being modified (inadvertently or intentionally) via another
1094 mapping of the same memory page. This additional enhancement can
1095 be turned off at runtime by passing rodata=[off|on] (and turned on
1096 with rodata=full if this option is set to 'n')
1097
1098 This requires the linear region to be mapped down to pages,
1099 which may adversely affect performance in some cases.
1100
Will Deacondd523792019-04-23 14:37:24 +01001101config ARM64_SW_TTBR0_PAN
1102 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
1103 help
1104 Enabling this option prevents the kernel from accessing
1105 user-space memory directly by pointing TTBR0_EL1 to a reserved
1106 zeroed area and reserved ASID. The user access routines
1107 restore the valid TTBR0_EL1 temporarily.
1108
1109menuconfig COMPAT
1110 bool "Kernel support for 32-bit EL0"
1111 depends on ARM64_4K_PAGES || EXPERT
1112 select COMPAT_BINFMT_ELF if BINFMT_ELF
1113 select HAVE_UID16
1114 select OLD_SIGSUSPEND3
1115 select COMPAT_OLD_SIGACTION
1116 help
1117 This option enables support for a 32-bit EL0 running under a 64-bit
1118 kernel at EL1. AArch32-specific components such as system calls,
1119 the user helper functions, VFP support and the ptrace interface are
1120 handled appropriately by the kernel.
1121
1122 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1123 that you will only be able to execute AArch32 binaries that were compiled
1124 with page size aligned segments.
1125
1126 If you want to execute 32-bit userspace applications, say Y.
1127
1128if COMPAT
1129
1130config KUSER_HELPERS
1131 bool "Enable kuser helpers page for 32 bit applications"
1132 default y
1133 help
1134 Warning: disabling this option may break 32-bit user programs.
1135
1136 Provide kuser helpers to compat tasks. The kernel provides
1137 helper code to userspace in read only form at a fixed location
1138 to allow userspace to be independent of the CPU type fitted to
1139 the system. This permits binaries to be run on ARMv4 through
1140 to ARMv8 without modification.
1141
1142 See Documentation/arm/kernel_user_helpers.txt for details.
1143
1144 However, the fixed address nature of these helpers can be used
1145 by ROP (return orientated programming) authors when creating
1146 exploits.
1147
1148 If all of the binaries and libraries which run on your platform
1149 are built specifically for your platform, and make no use of
1150 these helpers, then you can turn this option off to hinder
1151 such exploits. However, in that case, if a binary or library
1152 relying on those helpers is run, it will not function correctly.
1153
1154 Say N here only if you are absolutely certain that you do not
1155 need these helpers; otherwise, the safe option is to say Y.
1156
1157
Will Deacon1b907f42014-11-20 16:51:10 +00001158menuconfig ARMV8_DEPRECATED
1159 bool "Emulate deprecated/obsolete ARMv8 instructions"
Dave Martin6cfa7cc2017-11-06 18:07:11 +00001160 depends on SYSCTL
Will Deacon1b907f42014-11-20 16:51:10 +00001161 help
1162 Legacy software support may require certain instructions
1163 that have been deprecated or obsoleted in the architecture.
1164
1165 Enable this config to enable selective emulation of these
1166 features.
1167
1168 If unsure, say Y
1169
1170if ARMV8_DEPRECATED
1171
1172config SWP_EMULATION
1173 bool "Emulate SWP/SWPB instructions"
1174 help
1175 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
1176 they are always undefined. Say Y here to enable software
1177 emulation of these instructions for userspace using LDXR/STXR.
1178
1179 In some older versions of glibc [<=2.8] SWP is used during futex
1180 trylock() operations with the assumption that the code will not
1181 be preempted. This invalid assumption may be more likely to fail
1182 with SWP emulation enabled, leading to deadlock of the user
1183 application.
1184
1185 NOTE: when accessing uncached shared regions, LDXR/STXR rely
1186 on an external transaction monitoring block called a global
1187 monitor to maintain update atomicity. If your system does not
1188 implement a global monitor, this option can cause programs that
1189 perform SWP operations to uncached memory to deadlock.
1190
1191 If unsure, say Y
1192
1193config CP15_BARRIER_EMULATION
1194 bool "Emulate CP15 Barrier instructions"
1195 help
1196 The CP15 barrier instructions - CP15ISB, CP15DSB, and
1197 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
1198 strongly recommended to use the ISB, DSB, and DMB
1199 instructions instead.
1200
1201 Say Y here to enable software emulation of these
1202 instructions for AArch32 userspace code. When this option is
1203 enabled, CP15 barrier usage is traced which can help
1204 identify software that needs updating.
1205
1206 If unsure, say Y
1207
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +00001208config SETEND_EMULATION
1209 bool "Emulate SETEND instruction"
1210 help
1211 The SETEND instruction alters the data-endianness of the
1212 AArch32 EL0, and is deprecated in ARMv8.
1213
1214 Say Y here to enable software emulation of the instruction
1215 for AArch32 userspace code.
1216
1217 Note: All the cpus on the system must have mixed endian support at EL0
1218 for this feature to be enabled. If a new CPU - which doesn't support mixed
1219 endian - is hotplugged in after this feature has been enabled, there could
1220 be unexpected results in the applications.
1221
1222 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +00001223endif
1224
Will Deacondd523792019-04-23 14:37:24 +01001225endif
Catalin Marinasba428222016-07-01 18:25:31 +01001226
Will Deacon0e4a0702015-07-27 15:54:13 +01001227menu "ARMv8.1 architectural features"
1228
1229config ARM64_HW_AFDBM
1230 bool "Support for hardware updates of the Access and Dirty page flags"
1231 default y
1232 help
1233 The ARMv8.1 architecture extensions introduce support for
1234 hardware updates of the access and dirty information in page
1235 table entries. When enabled in TCR_EL1 (HA and HD bits) on
1236 capable processors, accesses to pages with PTE_AF cleared will
1237 set this bit instead of raising an access flag fault.
1238 Similarly, writes to read-only pages with the DBM bit set will
1239 clear the read-only bit (AP[2]) instead of raising a
1240 permission fault.
1241
1242 Kernels built with this configuration option enabled continue
1243 to work on pre-ARMv8.1 hardware and the performance impact is
1244 minimal. If unsure, say Y.
1245
1246config ARM64_PAN
1247 bool "Enable support for Privileged Access Never (PAN)"
1248 default y
1249 help
1250 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1251 prevents the kernel or hypervisor from accessing user-space (EL0)
1252 memory directly.
1253
1254 Choosing this option will cause any unprotected (not using
1255 copy_to_user et al) memory access to fail with a permission fault.
1256
1257 The feature is detected at runtime, and will remain as a 'nop'
1258 instruction if the cpu does not implement the feature.
1259
1260config ARM64_LSE_ATOMICS
1261 bool "Atomic instructions"
Will Deacon7bd99b42018-05-21 19:14:22 +01001262 default y
Will Deacon0e4a0702015-07-27 15:54:13 +01001263 help
1264 As part of the Large System Extensions, ARMv8.1 introduces new
1265 atomic instructions that are designed specifically to scale in
1266 very large systems.
1267
1268 Say Y here to make use of these instructions for the in-kernel
1269 atomic routines. This incurs a small overhead on CPUs that do
1270 not support these instructions and requires the kernel to be
Will Deacon7bd99b42018-05-21 19:14:22 +01001271 built with binutils >= 2.25 in order for the new instructions
1272 to be used.
Will Deacon0e4a0702015-07-27 15:54:13 +01001273
Marc Zyngier1f364c82014-02-19 09:33:14 +00001274config ARM64_VHE
1275 bool "Enable support for Virtualization Host Extensions (VHE)"
1276 default y
1277 help
1278 Virtualization Host Extensions (VHE) allow the kernel to run
1279 directly at EL2 (instead of EL1) on processors that support
1280 it. This leads to better performance for KVM, as they reduce
1281 the cost of the world switch.
1282
1283 Selecting this option allows the VHE feature to be detected
1284 at runtime, and does not affect processors that do not
1285 implement this feature.
1286
Will Deacon0e4a0702015-07-27 15:54:13 +01001287endmenu
1288
Will Deaconf9933182016-02-26 16:30:14 +00001289menu "ARMv8.2 architectural features"
1290
James Morse57f49592016-02-05 14:58:48 +00001291config ARM64_UAO
1292 bool "Enable support for User Access Override (UAO)"
1293 default y
1294 help
1295 User Access Override (UAO; part of the ARMv8.2 Extensions)
1296 causes the 'unprivileged' variant of the load/store instructions to
Masanari Iida83fc61a2017-09-26 12:47:59 +09001297 be overridden to be privileged.
James Morse57f49592016-02-05 14:58:48 +00001298
1299 This option changes get_user() and friends to use the 'unprivileged'
1300 variant of the load/store instructions. This ensures that user-space
1301 really did have access to the supplied memory. When addr_limit is
1302 set to kernel memory the UAO bit will be set, allowing privileged
1303 access to kernel memory.
1304
1305 Choosing this option will cause copy_to_user() et al to use user-space
1306 memory permissions.
1307
1308 The feature is detected at runtime, the kernel will use the
1309 regular load/store instructions if the cpu does not implement the
1310 feature.
1311
Robin Murphyd50e0712017-07-25 11:55:42 +01001312config ARM64_PMEM
1313 bool "Enable support for persistent memory"
1314 select ARCH_HAS_PMEM_API
Robin Murphy5d7bdeb2017-07-25 11:55:43 +01001315 select ARCH_HAS_UACCESS_FLUSHCACHE
Robin Murphyd50e0712017-07-25 11:55:42 +01001316 help
1317 Say Y to enable support for the persistent memory API based on the
1318 ARMv8.2 DCPoP feature.
1319
1320 The feature is detected at runtime, and the kernel will use DC CVAC
1321 operations if DC CVAP is not supported (following the behaviour of
1322 DC CVAP itself if the system does not define a point of persistence).
1323
Xie XiuQi64c02722018-01-15 19:38:56 +00001324config ARM64_RAS_EXTN
1325 bool "Enable support for RAS CPU Extensions"
1326 default y
1327 help
1328 CPUs that support the Reliability, Availability and Serviceability
1329 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1330 errors, classify them and report them to software.
1331
1332 On CPUs with these extensions system software can use additional
1333 barriers to determine if faults are pending and read the
1334 classification from a new set of registers.
1335
1336 Selecting this feature will allow the kernel to use these barriers
1337 and access the new registers if the system supports the extension.
1338 Platform RAS features may additionally depend on firmware support.
1339
Vladimir Murzin5ffdfae2018-07-31 14:08:56 +01001340config ARM64_CNP
1341 bool "Enable support for Common Not Private (CNP) translations"
1342 default y
1343 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
1344 help
1345 Common Not Private (CNP) allows translation table entries to
1346 be shared between different PEs in the same inner shareable
1347 domain, so the hardware can use this fact to optimise the
1348 caching of such entries in the TLB.
1349
1350 Selecting this option allows the CNP feature to be detected
1351 at runtime, and does not affect PEs that do not implement
1352 this feature.
1353
Will Deaconf9933182016-02-26 16:30:14 +00001354endmenu
1355
Mark Rutland04ca3202018-12-07 18:39:30 +00001356menu "ARMv8.3 architectural features"
1357
1358config ARM64_PTR_AUTH
1359 bool "Enable support for pointer authentication"
1360 default y
Mark Rutland384b40c2019-04-23 10:12:35 +05301361 depends on !KVM || ARM64_VHE
Mark Rutland04ca3202018-12-07 18:39:30 +00001362 help
1363 Pointer authentication (part of the ARMv8.3 Extensions) provides
1364 instructions for signing and authenticating pointers against secret
1365 keys, which can be used to mitigate Return Oriented Programming (ROP)
1366 and other attacks.
1367
1368 This option enables these instructions at EL0 (i.e. for userspace).
1369
1370 Choosing this option will cause the kernel to initialise secret keys
1371 for each process at exec() time, with these keys being
1372 context-switched along with the process.
1373
1374 The feature is detected at runtime. If the feature is not present in
Mark Rutland384b40c2019-04-23 10:12:35 +05301375 hardware it will not be advertised to userspace/KVM guest nor will it
1376 be enabled. However, KVM guest also require VHE mode and hence
1377 CONFIG_ARM64_VHE=y option to use this feature.
Mark Rutland04ca3202018-12-07 18:39:30 +00001378
1379endmenu
1380
Dave Martinddd25ad2017-10-31 15:51:02 +00001381config ARM64_SVE
1382 bool "ARM Scalable Vector Extension support"
1383 default y
Dave Martin85acda32018-04-20 16:20:43 +01001384 depends on !KVM || ARM64_VHE
Dave Martinddd25ad2017-10-31 15:51:02 +00001385 help
1386 The Scalable Vector Extension (SVE) is an extension to the AArch64
1387 execution state which complements and extends the SIMD functionality
1388 of the base architecture to support much larger vectors and to enable
1389 additional vectorisation opportunities.
1390
1391 To enable use of this extension on CPUs that implement it, say Y.
1392
Dave Martin06a916f2019-04-18 18:41:38 +01001393 On CPUs that support the SVE2 extensions, this option will enable
1394 those too.
1395
Dave Martin50436942018-03-23 18:08:31 +00001396 Note that for architectural reasons, firmware _must_ implement SVE
1397 support when running on SVE capable hardware. The required support
1398 is present in:
1399
1400 * version 1.5 and later of the ARM Trusted Firmware
1401 * the AArch64 boot wrapper since commit 5e1261e08abf
1402 ("bootwrapper: SVE: Enable SVE for EL2 and below").
1403
1404 For other firmware implementations, consult the firmware documentation
1405 or vendor.
1406
1407 If you need the kernel to boot on SVE-capable hardware with broken
1408 firmware, you may need to say N here until you get your firmware
1409 fixed. Otherwise, you may experience firmware panics or lockups when
1410 booting the kernel. If unsure and you are not observing these
1411 symptoms, you should assume that it is safe to say Y.
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001412
Dave Martin85acda32018-04-20 16:20:43 +01001413 CPUs that support SVE are architecturally required to support the
1414 Virtualization Host Extensions (VHE), so the kernel makes no
1415 provision for supporting SVE alongside KVM without VHE enabled.
1416 Thus, you will need to enable CONFIG_ARM64_VHE if you want to support
1417 KVM in the same kernel image.
1418
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001419config ARM64_MODULE_PLTS
1420 bool
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001421 select HAVE_MOD_ARCH_SPECIFIC
1422
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001423config ARM64_PSEUDO_NMI
1424 bool "Support for NMI-like interrupts"
Will Deacon96a13f52019-05-24 14:15:34 +01001425 depends on BROKEN # 1556553607-46531-1-git-send-email-julien.thierry@arm.com
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001426 select CONFIG_ARM_GIC_V3
1427 help
1428 Adds support for mimicking Non-Maskable Interrupts through the use of
1429 GIC interrupt priority. This support requires version 3 or later of
Will Deaconbc15cf72019-04-29 14:21:11 +01001430 ARM GIC.
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001431
1432 This high priority configuration for interrupts needs to be
1433 explicitly enabled by setting the kernel parameter
1434 "irqchip.gicv3_pseudo_nmi" to 1.
1435
1436 If unsure, say N
1437
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001438config RELOCATABLE
1439 bool
1440 help
1441 This builds the kernel as a Position Independent Executable (PIE),
1442 which retains all relocation metadata required to relocate the
1443 kernel binary at runtime to a different virtual address than the
1444 address it was linked at.
1445 Since AArch64 uses the RELA relocation format, this requires a
1446 relocation pass at runtime even if the kernel is loaded at the
1447 same address it was linked at.
1448
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001449config RANDOMIZE_BASE
1450 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001451 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001452 select RELOCATABLE
1453 help
1454 Randomizes the virtual address at which the kernel image is
1455 loaded, as a security feature that deters exploit attempts
1456 relying on knowledge of the location of kernel internals.
1457
1458 It is the bootloader's job to provide entropy, by passing a
1459 random u64 value in /chosen/kaslr-seed at kernel entry.
1460
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001461 When booting via the UEFI stub, it will invoke the firmware's
1462 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1463 to the kernel proper. In addition, it will randomise the physical
1464 location of the kernel Image as well.
1465
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001466 If unsure, say N.
1467
1468config RANDOMIZE_MODULE_REGION_FULL
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001469 bool "Randomize the module region over a 4 GB range"
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +00001470 depends on RANDOMIZE_BASE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001471 default y
1472 help
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001473 Randomizes the location of the module region inside a 4 GB window
1474 covering the core kernel. This way, it is less likely for modules
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001475 to leak information about the location of core kernel data structures
1476 but it does imply that function calls between modules and the core
1477 kernel will need to be resolved via veneers in the module PLT.
1478
1479 When this option is not set, the module region will be randomized over
1480 a limited range that contains the [_stext, _etext] interval of the
1481 core kernel, so branch relocations are always in range.
1482
Ard Biesheuvel0a1213f2018-12-12 13:08:44 +01001483config CC_HAVE_STACKPROTECTOR_SYSREG
1484 def_bool $(cc-option,-mstack-protector-guard=sysreg -mstack-protector-guard-reg=sp_el0 -mstack-protector-guard-offset=0)
1485
1486config STACKPROTECTOR_PER_TASK
1487 def_bool y
1488 depends on STACKPROTECTOR && CC_HAVE_STACKPROTECTOR_SYSREG
1489
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001490endmenu
1491
1492menu "Boot options"
1493
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001494config ARM64_ACPI_PARKING_PROTOCOL
1495 bool "Enable support for the ARM64 ACPI parking protocol"
1496 depends on ACPI
1497 help
1498 Enable support for the ARM64 ACPI parking protocol. If disabled
1499 the kernel will not allow booting through the ARM64 ACPI parking
1500 protocol even if the corresponding data is present in the ACPI
1501 MADT table.
1502
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001503config CMDLINE
1504 string "Default kernel command string"
1505 default ""
1506 help
1507 Provide a set of default command-line options at build time by
1508 entering them here. As a minimum, you should specify the the
1509 root device (e.g. root=/dev/nfs).
1510
1511config CMDLINE_FORCE
1512 bool "Always use the default kernel command string"
1513 help
1514 Always use the default kernel command string, even if the boot
1515 loader passes other arguments to the kernel.
1516 This is useful if you cannot or don't want to change the
1517 command-line options your boot loader passes to the kernel.
1518
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001519config EFI_STUB
1520 bool
1521
Mark Salterf84d0272014-04-15 21:59:30 -04001522config EFI
1523 bool "UEFI runtime support"
1524 depends on OF && !CPU_BIG_ENDIAN
Dave Martinb472db62017-10-31 15:50:57 +00001525 depends on KERNEL_MODE_NEON
Arnd Bergmann2c870e62018-07-24 11:48:45 +02001526 select ARCH_SUPPORTS_ACPI
Mark Salterf84d0272014-04-15 21:59:30 -04001527 select LIBFDT
1528 select UCS2_STRING
1529 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001530 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001531 select EFI_STUB
1532 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001533 default y
1534 help
1535 This option provides support for runtime services provided
1536 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001537 clock, and platform reset). A UEFI stub is also provided to
1538 allow the kernel to be booted as an EFI application. This
1539 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001540
Yi Lid1ae8c02014-10-04 23:46:43 +08001541config DMI
1542 bool "Enable support for SMBIOS (DMI) tables"
1543 depends on EFI
1544 default y
1545 help
1546 This enables SMBIOS/DMI feature for systems.
1547
1548 This option is only useful on systems that have UEFI firmware.
1549 However, even with this option, the resultant kernel should
1550 continue to boot on existing non-UEFI platforms.
1551
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001552endmenu
1553
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001554config SYSVIPC_COMPAT
1555 def_bool y
1556 depends on COMPAT && SYSVIPC
1557
Anshuman Khandual4a03a052019-03-05 15:43:55 -08001558config ARCH_ENABLE_HUGEPAGE_MIGRATION
1559 def_bool y
1560 depends on HUGETLB_PAGE && MIGRATION
1561
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001562menu "Power management options"
1563
1564source "kernel/power/Kconfig"
1565
James Morse82869ac2016-04-27 17:47:12 +01001566config ARCH_HIBERNATION_POSSIBLE
1567 def_bool y
1568 depends on CPU_PM
1569
1570config ARCH_HIBERNATION_HEADER
1571 def_bool y
1572 depends on HIBERNATION
1573
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001574config ARCH_SUSPEND_POSSIBLE
1575 def_bool y
1576
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001577endmenu
1578
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001579menu "CPU Power Management"
1580
1581source "drivers/cpuidle/Kconfig"
1582
Rob Herring52e7e812014-02-24 11:27:57 +09001583source "drivers/cpufreq/Kconfig"
1584
1585endmenu
1586
Mark Salterf84d0272014-04-15 21:59:30 -04001587source "drivers/firmware/Kconfig"
1588
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001589source "drivers/acpi/Kconfig"
1590
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001591source "arch/arm64/kvm/Kconfig"
1592
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001593if CRYPTO
1594source "arch/arm64/crypto/Kconfig"
1595endif