blob: bea440ac8b0f05bf819f53872a4356d23e83fe1b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010044#include <drm/drm_atomic_helper.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010045#include <drm/drm_ioctl.h>
46#include <drm/drm_irq.h>
47#include <drm/drm_probe_helper.h>
David Howells760285e2012-10-02 18:01:07 +010048#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010049
Jani Nikuladf0566a2019-06-13 11:44:16 +030050#include "display/intel_acpi.h"
51#include "display/intel_audio.h"
52#include "display/intel_bw.h"
53#include "display/intel_cdclk.h"
Jani Nikula379bc102019-06-13 11:44:15 +030054#include "display/intel_dp.h"
Jani Nikuladf0566a2019-06-13 11:44:16 +030055#include "display/intel_fbdev.h"
Jani Nikula379bc102019-06-13 11:44:15 +030056#include "display/intel_gmbus.h"
Jani Nikuladf0566a2019-06-13 11:44:16 +030057#include "display/intel_hotplug.h"
58#include "display/intel_overlay.h"
59#include "display/intel_pipe_crc.h"
60#include "display/intel_sprite.h"
Jani Nikula379bc102019-06-13 11:44:15 +030061
Chris Wilson10be98a2019-05-28 10:29:49 +010062#include "gem/i915_gem_context.h"
Chris Wilsonafa13082019-05-28 10:29:43 +010063#include "gem/i915_gem_ioctls.h"
Chris Wilson750e76b2019-08-06 13:43:00 +010064#include "gt/intel_engine_user.h"
Tvrtko Ursulin24635c52019-06-21 08:07:41 +010065#include "gt/intel_gt.h"
Chris Wilson79ffac852019-04-24 21:07:17 +010066#include "gt/intel_gt_pm.h"
Chris Wilson112ed2d2019-04-24 18:48:39 +010067#include "gt/intel_reset.h"
Chris Wilson79ffac852019-04-24 21:07:17 +010068#include "gt/intel_workarounds.h"
Daniele Ceraolo Spurio0f261b22019-07-13 11:00:11 +010069#include "gt/uc/intel_uc.h"
Chris Wilson112ed2d2019-04-24 18:48:39 +010070
Jani Nikula2126d3e2019-05-02 18:02:43 +030071#include "i915_debugfs.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070072#include "i915_drv.h"
Jani Nikula440e2b32019-04-29 15:29:27 +030073#include "i915_irq.h"
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000074#include "i915_pmu.h"
Lionel Landwerlina446ae22018-03-06 12:28:56 +000075#include "i915_query.h"
Jani Nikula331c2012019-04-05 14:00:03 +030076#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010077#include "i915_vgpu.h"
Jani Nikula174594d2019-04-05 14:00:07 +030078#include "intel_csr.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070079#include "intel_drv.h"
Jani Nikula696173b2019-04-05 14:00:15 +030080#include "intel_pm.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070081
Kristian Høgsberg112b7152009-01-04 16:55:33 -050082static struct drm_driver driver;
83
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000084#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Janusz Krzysztofikf2db53f2019-07-12 13:24:27 +020085static unsigned int i915_probe_fail_count;
Chris Wilson0673ad42016-06-24 14:00:22 +010086
Michal Wajdeczko50d84412019-08-02 18:40:50 +000087int __i915_inject_load_error(struct drm_i915_private *i915, int err,
88 const char *func, int line)
Chris Wilson0673ad42016-06-24 14:00:22 +010089{
Janusz Krzysztofikf2db53f2019-07-12 13:24:27 +020090 if (i915_probe_fail_count >= i915_modparams.inject_load_failure)
Michal Wajdeczko50d84412019-08-02 18:40:50 +000091 return 0;
Chris Wilson0673ad42016-06-24 14:00:22 +010092
Michal Wajdeczko50d84412019-08-02 18:40:50 +000093 if (++i915_probe_fail_count < i915_modparams.inject_load_failure)
94 return 0;
Chris Wilson0673ad42016-06-24 14:00:22 +010095
Michal Wajdeczko50d84412019-08-02 18:40:50 +000096 __i915_printk(i915, KERN_INFO,
97 "Injecting failure %d at checkpoint %u [%s:%d]\n",
98 err, i915_modparams.inject_load_failure, func, line);
99 i915_modparams.inject_load_failure = 0;
100 return err;
Chris Wilson0673ad42016-06-24 14:00:22 +0100101}
Chris Wilson51c18bf2018-06-09 12:10:58 +0100102
103bool i915_error_injected(void)
104{
Janusz Krzysztofikf2db53f2019-07-12 13:24:27 +0200105 return i915_probe_fail_count && !i915_modparams.inject_load_failure;
Chris Wilson51c18bf2018-06-09 12:10:58 +0100106}
107
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000108#endif
Chris Wilson0673ad42016-06-24 14:00:22 +0100109
110#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
111#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
112 "providing the dmesg log by booting with drm.debug=0xf"
113
114void
115__i915_printk(struct drm_i915_private *dev_priv, const char *level,
116 const char *fmt, ...)
117{
118 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +0300119 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100120 bool is_error = level[1] <= KERN_ERR[1];
121 bool is_debug = level[1] == KERN_DEBUG[1];
122 struct va_format vaf;
123 va_list args;
124
125 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
126 return;
127
128 va_start(args, fmt);
129
130 vaf.fmt = fmt;
131 vaf.va = &args;
132
Chris Wilson8cff1f42018-07-09 14:48:58 +0100133 if (is_error)
134 dev_printk(level, kdev, "%pV", &vaf);
135 else
136 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
137 __builtin_return_address(0), &vaf);
138
139 va_end(args);
Chris Wilson0673ad42016-06-24 14:00:22 +0100140
141 if (is_error && !shown_bug_once) {
Chris Wilson4e8507b2018-05-06 19:31:47 +0100142 /*
143 * Ask the user to file a bug report for the error, except
144 * if they may have caused the bug by fiddling with unsafe
145 * module parameters.
146 */
147 if (!test_taint(TAINT_USER))
148 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100149 shown_bug_once = true;
150 }
Chris Wilson0673ad42016-06-24 14:00:22 +0100151}
152
Jani Nikulada6c10c22018-02-05 19:31:36 +0200153/* Map PCH device id to PCH type, or PCH_NONE if unknown. */
154static enum intel_pch
155intel_pch_type(const struct drm_i915_private *dev_priv, unsigned short id)
156{
157 switch (id) {
158 case INTEL_PCH_IBX_DEVICE_ID_TYPE:
159 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800160 WARN_ON(!IS_GEN(dev_priv, 5));
Jani Nikulada6c10c22018-02-05 19:31:36 +0200161 return PCH_IBX;
162 case INTEL_PCH_CPT_DEVICE_ID_TYPE:
163 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800164 WARN_ON(!IS_GEN(dev_priv, 6) && !IS_IVYBRIDGE(dev_priv));
Jani Nikulada6c10c22018-02-05 19:31:36 +0200165 return PCH_CPT;
166 case INTEL_PCH_PPT_DEVICE_ID_TYPE:
167 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800168 WARN_ON(!IS_GEN(dev_priv, 6) && !IS_IVYBRIDGE(dev_priv));
Jani Nikulada6c10c22018-02-05 19:31:36 +0200169 /* PantherPoint is CPT compatible */
170 return PCH_CPT;
171 case INTEL_PCH_LPT_DEVICE_ID_TYPE:
172 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
173 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
174 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
175 return PCH_LPT;
176 case INTEL_PCH_LPT_LP_DEVICE_ID_TYPE:
177 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
178 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
179 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
180 return PCH_LPT;
181 case INTEL_PCH_WPT_DEVICE_ID_TYPE:
182 DRM_DEBUG_KMS("Found WildcatPoint PCH\n");
183 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
184 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
185 /* WildcatPoint is LPT compatible */
186 return PCH_LPT;
187 case INTEL_PCH_WPT_LP_DEVICE_ID_TYPE:
188 DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n");
189 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
190 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
191 /* WildcatPoint is LPT compatible */
192 return PCH_LPT;
193 case INTEL_PCH_SPT_DEVICE_ID_TYPE:
194 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
195 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
196 return PCH_SPT;
197 case INTEL_PCH_SPT_LP_DEVICE_ID_TYPE:
198 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
199 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
200 return PCH_SPT;
201 case INTEL_PCH_KBP_DEVICE_ID_TYPE:
202 DRM_DEBUG_KMS("Found Kaby Lake PCH (KBP)\n");
203 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv) &&
204 !IS_COFFEELAKE(dev_priv));
Ville Syrjälä9ab91a32019-05-06 18:26:27 +0300205 /* KBP is SPT compatible */
206 return PCH_SPT;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200207 case INTEL_PCH_CNP_DEVICE_ID_TYPE:
208 DRM_DEBUG_KMS("Found Cannon Lake PCH (CNP)\n");
209 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
210 return PCH_CNP;
211 case INTEL_PCH_CNP_LP_DEVICE_ID_TYPE:
212 DRM_DEBUG_KMS("Found Cannon Lake LP PCH (CNP-LP)\n");
213 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
214 return PCH_CNP;
Anusha Srivatsa729ae332019-03-18 13:01:33 -0700215 case INTEL_PCH_CMP_DEVICE_ID_TYPE:
216 DRM_DEBUG_KMS("Found Comet Lake PCH (CMP)\n");
217 WARN_ON(!IS_COFFEELAKE(dev_priv));
218 /* CometPoint is CNP Compatible */
219 return PCH_CNP;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200220 case INTEL_PCH_ICP_DEVICE_ID_TYPE:
221 DRM_DEBUG_KMS("Found Ice Lake PCH\n");
222 WARN_ON(!IS_ICELAKE(dev_priv));
223 return PCH_ICP;
Matt Roperc6f7acb2019-06-14 17:42:10 -0700224 case INTEL_PCH_MCC_DEVICE_ID_TYPE:
Matt Roperfc254412019-06-21 08:18:47 -0700225 case INTEL_PCH_MCC2_DEVICE_ID_TYPE:
Matt Roperc6f7acb2019-06-14 17:42:10 -0700226 DRM_DEBUG_KMS("Found Mule Creek Canyon PCH\n");
227 WARN_ON(!IS_ELKHARTLAKE(dev_priv));
228 return PCH_MCC;
Radhakrishna Sripada7f028892019-07-11 10:30:57 -0700229 case INTEL_PCH_TGP_DEVICE_ID_TYPE:
230 DRM_DEBUG_KMS("Found Tiger Lake LP PCH\n");
231 WARN_ON(!IS_TIGERLAKE(dev_priv));
232 return PCH_TGP;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200233 default:
234 return PCH_NONE;
235 }
236}
Chris Wilson0673ad42016-06-24 14:00:22 +0100237
Jani Nikula435ad2c2018-02-05 19:31:37 +0200238static bool intel_is_virt_pch(unsigned short id,
239 unsigned short svendor, unsigned short sdevice)
240{
241 return (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
242 id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
243 (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
244 svendor == PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
245 sdevice == PCI_SUBDEVICE_ID_QEMU));
246}
247
Jani Nikula40ace642018-02-05 19:31:38 +0200248static unsigned short
249intel_virt_detect_pch(const struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100250{
Jani Nikula40ace642018-02-05 19:31:38 +0200251 unsigned short id = 0;
Robert Beckett30c964a2015-08-28 13:10:22 +0100252
253 /*
254 * In a virtualized passthrough environment we can be in a
255 * setup where the ISA bridge is not able to be passed through.
256 * In this case, a south bridge can be emulated and we have to
257 * make an educated guess as to which PCH is really there.
258 */
259
Mahesh Kumard8df6be2019-07-11 10:30:58 -0700260 if (IS_TIGERLAKE(dev_priv))
261 id = INTEL_PCH_TGP_DEVICE_ID_TYPE;
262 else if (IS_ELKHARTLAKE(dev_priv))
Matt Roperc6f7acb2019-06-14 17:42:10 -0700263 id = INTEL_PCH_MCC_DEVICE_ID_TYPE;
264 else if (IS_ICELAKE(dev_priv))
Rodrigo Vivi993298a2019-03-01 09:27:03 -0800265 id = INTEL_PCH_ICP_DEVICE_ID_TYPE;
266 else if (IS_CANNONLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
267 id = INTEL_PCH_CNP_DEVICE_ID_TYPE;
268 else if (IS_KABYLAKE(dev_priv) || IS_SKYLAKE(dev_priv))
269 id = INTEL_PCH_SPT_DEVICE_ID_TYPE;
Jani Nikula40ace642018-02-05 19:31:38 +0200270 else if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
271 id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
272 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
273 id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
Rodrigo Vivi993298a2019-03-01 09:27:03 -0800274 else if (IS_GEN(dev_priv, 6) || IS_IVYBRIDGE(dev_priv))
275 id = INTEL_PCH_CPT_DEVICE_ID_TYPE;
276 else if (IS_GEN(dev_priv, 5))
277 id = INTEL_PCH_IBX_DEVICE_ID_TYPE;
Robert Beckett30c964a2015-08-28 13:10:22 +0100278
Jani Nikula40ace642018-02-05 19:31:38 +0200279 if (id)
280 DRM_DEBUG_KMS("Assuming PCH ID %04x\n", id);
281 else
282 DRM_DEBUG_KMS("Assuming no PCH\n");
283
284 return id;
Robert Beckett30c964a2015-08-28 13:10:22 +0100285}
286
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000287static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800288{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200289 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800290
291 /*
292 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
293 * make graphics device passthrough work easy for VMM, that only
294 * need to expose ISA bridge to let driver know the real hardware
295 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800296 *
297 * In some virtualized environments (e.g. XEN), there is irrelevant
298 * ISA bridge in the system. To work reliably, we should scan trhough
299 * all the ISA bridge devices and check for the first match, instead
300 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800301 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200302 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200303 unsigned short id;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200304 enum intel_pch pch_type;
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300305
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200306 if (pch->vendor != PCI_VENDOR_ID_INTEL)
307 continue;
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700308
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200309 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200310
Jani Nikulada6c10c22018-02-05 19:31:36 +0200311 pch_type = intel_pch_type(dev_priv, id);
312 if (pch_type != PCH_NONE) {
313 dev_priv->pch_type = pch_type;
Jani Nikula40ace642018-02-05 19:31:38 +0200314 dev_priv->pch_id = id;
315 break;
Jani Nikula435ad2c2018-02-05 19:31:37 +0200316 } else if (intel_is_virt_pch(id, pch->subsystem_vendor,
Jani Nikula40ace642018-02-05 19:31:38 +0200317 pch->subsystem_device)) {
318 id = intel_virt_detect_pch(dev_priv);
Jani Nikula85b17e62018-06-08 15:33:28 +0300319 pch_type = intel_pch_type(dev_priv, id);
320
321 /* Sanity check virtual PCH id */
322 if (WARN_ON(id && pch_type == PCH_NONE))
323 id = 0;
324
Jani Nikula40ace642018-02-05 19:31:38 +0200325 dev_priv->pch_type = pch_type;
326 dev_priv->pch_id = id;
327 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800328 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800329 }
Jani Nikula07ba0a82018-06-08 15:33:30 +0300330
331 /*
332 * Use PCH_NOP (PCH but no South Display) for PCH platforms without
333 * display.
334 */
José Roberto de Souzae1bf0942018-11-30 15:20:47 -0800335 if (pch && !HAS_DISPLAY(dev_priv)) {
Jani Nikula07ba0a82018-06-08 15:33:30 +0300336 DRM_DEBUG_KMS("Display disabled, reverting to NOP PCH\n");
337 dev_priv->pch_type = PCH_NOP;
338 dev_priv->pch_id = 0;
339 }
340
Rui Guo6a9c4b32013-06-19 21:10:23 +0800341 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200342 DRM_DEBUG_KMS("No PCH found.\n");
343
344 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800345}
346
Ville Syrjälä6a20fe72018-02-07 18:48:41 +0200347static int i915_getparam_ioctl(struct drm_device *dev, void *data,
348 struct drm_file *file_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100349{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100350 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300351 struct pci_dev *pdev = dev_priv->drm.pdev;
Stuart Summersbd41ca42019-05-24 08:40:18 -0700352 const struct sseu_dev_info *sseu = &RUNTIME_INFO(dev_priv)->sseu;
Chris Wilson0673ad42016-06-24 14:00:22 +0100353 drm_i915_getparam_t *param = data;
Jani Nikulaa10f3612019-05-29 11:21:50 +0300354 int value;
Chris Wilson0673ad42016-06-24 14:00:22 +0100355
356 switch (param->param) {
357 case I915_PARAM_IRQ_ACTIVE:
358 case I915_PARAM_ALLOW_BATCHBUFFER:
359 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800360 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100361 /* Reject all old ums/dri params. */
362 return -ENODEV;
363 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300364 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100365 break;
366 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300367 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100368 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100369 case I915_PARAM_NUM_FENCES_AVAIL:
Chris Wilson0cf289b2019-06-13 08:32:54 +0100370 value = dev_priv->ggtt.num_fences;
Chris Wilson0673ad42016-06-24 14:00:22 +0100371 break;
372 case I915_PARAM_HAS_OVERLAY:
373 value = dev_priv->overlay ? 1 : 0;
374 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100375 case I915_PARAM_HAS_BSD:
Chris Wilson8a68d462019-03-05 18:03:30 +0000376 value = !!dev_priv->engine[VCS0];
Chris Wilson0673ad42016-06-24 14:00:22 +0100377 break;
378 case I915_PARAM_HAS_BLT:
Chris Wilson8a68d462019-03-05 18:03:30 +0000379 value = !!dev_priv->engine[BCS0];
Chris Wilson0673ad42016-06-24 14:00:22 +0100380 break;
381 case I915_PARAM_HAS_VEBOX:
Chris Wilson8a68d462019-03-05 18:03:30 +0000382 value = !!dev_priv->engine[VECS0];
Chris Wilson0673ad42016-06-24 14:00:22 +0100383 break;
384 case I915_PARAM_HAS_BSD2:
Chris Wilson8a68d462019-03-05 18:03:30 +0000385 value = !!dev_priv->engine[VCS1];
Chris Wilson0673ad42016-06-24 14:00:22 +0100386 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100387 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300388 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100389 break;
390 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300391 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100392 break;
393 case I915_PARAM_HAS_ALIASING_PPGTT:
Chris Wilson51d623b2019-03-14 22:38:37 +0000394 value = INTEL_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100395 break;
396 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilsone8861962019-03-01 17:09:00 +0000397 value = !!(dev_priv->caps.scheduler & I915_SCHEDULER_CAP_SEMAPHORES);
Chris Wilson0673ad42016-06-24 14:00:22 +0100398 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100399 case I915_PARAM_HAS_SECURE_BATCHES:
400 value = capable(CAP_SYS_ADMIN);
401 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100402 case I915_PARAM_CMD_PARSER_VERSION:
403 value = i915_cmd_parser_get_version(dev_priv);
404 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100405 case I915_PARAM_SUBSLICE_TOTAL:
Stuart Summers0040fd12019-05-24 08:40:21 -0700406 value = intel_sseu_subslice_total(sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100407 if (!value)
408 return -ENODEV;
409 break;
410 case I915_PARAM_EU_TOTAL:
Stuart Summersbd41ca42019-05-24 08:40:18 -0700411 value = sseu->eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100412 if (!value)
413 return -ENODEV;
414 break;
415 case I915_PARAM_HAS_GPU_RESET:
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000416 value = i915_modparams.enable_hangcheck &&
417 intel_has_gpu_reset(dev_priv);
Michel Thierry142bc7d2017-06-20 10:57:46 +0100418 if (value && intel_has_reset_engine(dev_priv))
419 value = 2;
Chris Wilson0673ad42016-06-24 14:00:22 +0100420 break;
421 case I915_PARAM_HAS_RESOURCE_STREAMER:
Lucas De Marchi08e3e212018-08-03 16:24:43 -0700422 value = 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100423 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100424 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300425 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100426 break;
427 case I915_PARAM_MIN_EU_IN_POOL:
Stuart Summersbd41ca42019-05-24 08:40:18 -0700428 value = sseu->min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100429 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800430 case I915_PARAM_HUC_STATUS:
Daniele Ceraolo Spurio8b5689d2019-07-13 11:00:12 +0100431 value = intel_huc_check_status(&dev_priv->gt.uc.huc);
Michal Wajdeczkofa265272018-03-14 20:04:29 +0000432 if (value < 0)
433 return value;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800434 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100435 case I915_PARAM_MMAP_GTT_VERSION:
436 /* Though we've started our numbering from 1, and so class all
437 * earlier versions as 0, in effect their value is undefined as
438 * the ioctl will report EINVAL for the unknown param!
439 */
440 value = i915_gem_mmap_gtt_version();
441 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000442 case I915_PARAM_HAS_SCHEDULER:
Chris Wilson3fed1802018-02-07 21:05:43 +0000443 value = dev_priv->caps.scheduler;
Chris Wilson0de91362016-11-14 20:41:01 +0000444 break;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100445
David Weinehall16162472016-09-02 13:46:17 +0300446 case I915_PARAM_MMAP_VERSION:
447 /* Remember to bump this if the version changes! */
448 case I915_PARAM_HAS_GEM:
449 case I915_PARAM_HAS_PAGEFLIPPING:
450 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
451 case I915_PARAM_HAS_RELAXED_FENCING:
452 case I915_PARAM_HAS_COHERENT_RINGS:
453 case I915_PARAM_HAS_RELAXED_DELTA:
454 case I915_PARAM_HAS_GEN7_SOL_RESET:
455 case I915_PARAM_HAS_WAIT_TIMEOUT:
456 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
457 case I915_PARAM_HAS_PINNED_BATCHES:
458 case I915_PARAM_HAS_EXEC_NO_RELOC:
459 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
460 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
461 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000462 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000463 case I915_PARAM_HAS_EXEC_FENCE:
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100464 case I915_PARAM_HAS_EXEC_CAPTURE:
Chris Wilson1a71cf22017-06-16 15:05:23 +0100465 case I915_PARAM_HAS_EXEC_BATCH_FIRST:
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +0100466 case I915_PARAM_HAS_EXEC_FENCE_ARRAY:
Chris Wilsona88b6e42019-05-21 22:11:34 +0100467 case I915_PARAM_HAS_EXEC_SUBMIT_FENCE:
David Weinehall16162472016-09-02 13:46:17 +0300468 /* For the time being all of these are always true;
469 * if some supported hardware does not have one of these
470 * features this value needs to be provided from
471 * INTEL_INFO(), a feature macro, or similar.
472 */
473 value = 1;
474 break;
Chris Wilsond2b4b972017-11-10 14:26:33 +0000475 case I915_PARAM_HAS_CONTEXT_ISOLATION:
476 value = intel_engines_has_context_isolation(dev_priv);
477 break;
Robert Bragg7fed5552017-06-13 12:22:59 +0100478 case I915_PARAM_SLICE_MASK:
Stuart Summersbd41ca42019-05-24 08:40:18 -0700479 value = sseu->slice_mask;
Robert Bragg7fed5552017-06-13 12:22:59 +0100480 if (!value)
481 return -ENODEV;
482 break;
Robert Braggf5320232017-06-13 12:23:00 +0100483 case I915_PARAM_SUBSLICE_MASK:
Jani Nikulaa10f3612019-05-29 11:21:50 +0300484 value = sseu->subslice_mask[0];
Robert Braggf5320232017-06-13 12:23:00 +0100485 if (!value)
486 return -ENODEV;
487 break;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000488 case I915_PARAM_CS_TIMESTAMP_FREQUENCY:
Jani Nikula02584042018-12-31 16:56:41 +0200489 value = 1000 * RUNTIME_INFO(dev_priv)->cs_timestamp_frequency_khz;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000490 break;
Chris Wilson900ccf32018-07-20 11:19:10 +0100491 case I915_PARAM_MMAP_GTT_COHERENT:
492 value = INTEL_INFO(dev_priv)->has_coherent_ggtt;
493 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100494 default:
495 DRM_DEBUG("Unknown parameter %d\n", param->param);
496 return -EINVAL;
497 }
498
Chris Wilsondda33002016-06-24 14:00:23 +0100499 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100500 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100501
502 return 0;
503}
504
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000505static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100506{
Sinan Kaya57b296462017-11-27 11:57:46 -0500507 int domain = pci_domain_nr(dev_priv->drm.pdev->bus);
508
509 dev_priv->bridge_dev =
510 pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
Chris Wilson0673ad42016-06-24 14:00:22 +0100511 if (!dev_priv->bridge_dev) {
512 DRM_ERROR("bridge device not found\n");
513 return -1;
514 }
515 return 0;
516}
517
518/* Allocate space for the MCH regs if needed, return nonzero on error */
519static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000520intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100521{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000522 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100523 u32 temp_lo, temp_hi = 0;
524 u64 mchbar_addr;
525 int ret;
526
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000527 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100528 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
529 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
530 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
531
532 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
533#ifdef CONFIG_PNP
534 if (mchbar_addr &&
535 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
536 return 0;
537#endif
538
539 /* Get some space for it */
540 dev_priv->mch_res.name = "i915 MCHBAR";
541 dev_priv->mch_res.flags = IORESOURCE_MEM;
542 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
543 &dev_priv->mch_res,
544 MCHBAR_SIZE, MCHBAR_SIZE,
545 PCIBIOS_MIN_MEM,
546 0, pcibios_align_resource,
547 dev_priv->bridge_dev);
548 if (ret) {
549 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
550 dev_priv->mch_res.start = 0;
551 return ret;
552 }
553
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000554 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100555 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
556 upper_32_bits(dev_priv->mch_res.start));
557
558 pci_write_config_dword(dev_priv->bridge_dev, reg,
559 lower_32_bits(dev_priv->mch_res.start));
560 return 0;
561}
562
563/* Setup MCHBAR if possible, return true if we should disable it again */
564static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000565intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100566{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000567 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100568 u32 temp;
569 bool enabled;
570
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100571 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100572 return;
573
574 dev_priv->mchbar_need_disable = false;
575
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100576 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100577 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
578 enabled = !!(temp & DEVEN_MCHBAR_EN);
579 } else {
580 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
581 enabled = temp & 1;
582 }
583
584 /* If it's already enabled, don't have to do anything */
585 if (enabled)
586 return;
587
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000588 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100589 return;
590
591 dev_priv->mchbar_need_disable = true;
592
593 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100594 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100595 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
596 temp | DEVEN_MCHBAR_EN);
597 } else {
598 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
599 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
600 }
601}
602
603static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000604intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100605{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000606 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100607
608 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100609 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100610 u32 deven_val;
611
612 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
613 &deven_val);
614 deven_val &= ~DEVEN_MCHBAR_EN;
615 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
616 deven_val);
617 } else {
618 u32 mchbar_val;
619
620 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
621 &mchbar_val);
622 mchbar_val &= ~1;
623 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
624 mchbar_val);
625 }
626 }
627
628 if (dev_priv->mch_res.start)
629 release_resource(&dev_priv->mch_res);
630}
631
632/* true = enable decode, false = disable decoder */
633static unsigned int i915_vga_set_decode(void *cookie, bool state)
634{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000635 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100636
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000637 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100638 if (state)
639 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
640 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
641 else
642 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
643}
644
Chris Wilson361f9dc2019-08-06 08:42:19 +0100645static int i915_resume_switcheroo(struct drm_i915_private *i915);
646static int i915_suspend_switcheroo(struct drm_i915_private *i915,
647 pm_message_t state);
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000648
Chris Wilson0673ad42016-06-24 14:00:22 +0100649static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
650{
Chris Wilson361f9dc2019-08-06 08:42:19 +0100651 struct drm_i915_private *i915 = pdev_to_i915(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100652 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
653
Chris Wilson361f9dc2019-08-06 08:42:19 +0100654 if (!i915) {
655 dev_err(&pdev->dev, "DRM not initialized, aborting switch.\n");
656 return;
657 }
658
Chris Wilson0673ad42016-06-24 14:00:22 +0100659 if (state == VGA_SWITCHEROO_ON) {
660 pr_info("switched on\n");
Chris Wilson361f9dc2019-08-06 08:42:19 +0100661 i915->drm.switch_power_state = DRM_SWITCH_POWER_CHANGING;
Chris Wilson0673ad42016-06-24 14:00:22 +0100662 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300663 pci_set_power_state(pdev, PCI_D0);
Chris Wilson361f9dc2019-08-06 08:42:19 +0100664 i915_resume_switcheroo(i915);
665 i915->drm.switch_power_state = DRM_SWITCH_POWER_ON;
Chris Wilson0673ad42016-06-24 14:00:22 +0100666 } else {
667 pr_info("switched off\n");
Chris Wilson361f9dc2019-08-06 08:42:19 +0100668 i915->drm.switch_power_state = DRM_SWITCH_POWER_CHANGING;
669 i915_suspend_switcheroo(i915, pmm);
670 i915->drm.switch_power_state = DRM_SWITCH_POWER_OFF;
Chris Wilson0673ad42016-06-24 14:00:22 +0100671 }
672}
673
674static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
675{
Chris Wilson361f9dc2019-08-06 08:42:19 +0100676 struct drm_i915_private *i915 = pdev_to_i915(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100677
678 /*
679 * FIXME: open_count is protected by drm_global_mutex but that would lead to
680 * locking inversion with the driver load path. And the access here is
681 * completely racy anyway. So don't bother with locking for now.
682 */
Chris Wilson361f9dc2019-08-06 08:42:19 +0100683 return i915 && i915->drm.open_count == 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100684}
685
686static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
687 .set_gpu_state = i915_switcheroo_set_state,
688 .reprobe = NULL,
689 .can_switch = i915_switcheroo_can_switch,
690};
691
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +0200692static int i915_driver_modeset_probe(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +0100693{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100694 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300695 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100696 int ret;
697
Michal Wajdeczko50d84412019-08-02 18:40:50 +0000698 if (i915_inject_probe_failure(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100699 return -ENODEV;
700
José Roberto de Souzae1bf0942018-11-30 15:20:47 -0800701 if (HAS_DISPLAY(dev_priv)) {
José Roberto de Souza8d3bf1a2018-11-07 16:16:44 -0800702 ret = drm_vblank_init(&dev_priv->drm,
703 INTEL_INFO(dev_priv)->num_pipes);
704 if (ret)
705 goto out;
706 }
707
Jani Nikula66578852017-03-10 15:27:57 +0200708 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100709
710 /* If we have > 1 VGA cards, then we need to arbitrate access
711 * to the common VGA resources.
712 *
713 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
714 * then we do not take part in VGA arbitration and the
715 * vga_client_register() fails with -ENODEV.
716 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000717 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100718 if (ret && ret != -ENODEV)
719 goto out;
720
721 intel_register_dsm_handler();
722
David Weinehall52a05c32016-08-22 13:32:44 +0300723 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100724 if (ret)
725 goto cleanup_vga_client;
726
727 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
728 intel_update_rawclk(dev_priv);
729
730 intel_power_domains_init_hw(dev_priv, false);
731
732 intel_csr_ucode_init(dev_priv);
733
734 ret = intel_irq_install(dev_priv);
735 if (ret)
736 goto cleanup_csr;
737
Jani Nikula3ce2ea62019-05-02 18:02:47 +0300738 intel_gmbus_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100739
740 /* Important: The output setup functions called by modeset_init need
741 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300742 ret = intel_modeset_init(dev);
743 if (ret)
744 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100745
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000746 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100747 if (ret)
Chris Wilson73bad7c2018-07-10 10:44:21 +0100748 goto cleanup_modeset;
Chris Wilson0673ad42016-06-24 14:00:22 +0100749
José Roberto de Souza58db08a72018-11-07 16:16:47 -0800750 intel_overlay_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100751
José Roberto de Souzae1bf0942018-11-30 15:20:47 -0800752 if (!HAS_DISPLAY(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100753 return 0;
754
755 ret = intel_fbdev_init(dev);
756 if (ret)
757 goto cleanup_gem;
758
759 /* Only enable hotplug handling once the fbdev is fully set up. */
760 intel_hpd_init(dev_priv);
761
José Roberto de Souzaa8147d02018-11-07 16:16:46 -0800762 intel_init_ipc(dev_priv);
763
Chris Wilson0673ad42016-06-24 14:00:22 +0100764 return 0;
765
766cleanup_gem:
Chris Wilson5861b012019-03-08 09:36:54 +0000767 i915_gem_suspend(dev_priv);
Janusz Krzysztofik78dae1a2019-07-12 13:24:29 +0200768 i915_gem_driver_remove(dev_priv);
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +0200769 i915_gem_driver_release(dev_priv);
Chris Wilson73bad7c2018-07-10 10:44:21 +0100770cleanup_modeset:
Janusz Krzysztofik78dae1a2019-07-12 13:24:29 +0200771 intel_modeset_driver_remove(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100772cleanup_irq:
Ville Syrjäläb318b822019-06-20 13:33:34 +0300773 intel_irq_uninstall(dev_priv);
Jani Nikula3ce2ea62019-05-02 18:02:47 +0300774 intel_gmbus_teardown(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100775cleanup_csr:
776 intel_csr_ucode_fini(dev_priv);
Janusz Krzysztofik78dae1a2019-07-12 13:24:29 +0200777 intel_power_domains_driver_remove(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300778 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100779cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300780 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100781out:
782 return ret;
783}
784
Chris Wilson0673ad42016-06-24 14:00:22 +0100785static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
786{
787 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100788 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100789 struct i915_ggtt *ggtt = &dev_priv->ggtt;
790 bool primary;
791 int ret;
792
793 ap = alloc_apertures(1);
794 if (!ap)
795 return -ENOMEM;
796
Matthew Auld73ebd502017-12-11 15:18:20 +0000797 ap->ranges[0].base = ggtt->gmadr.start;
Chris Wilson0673ad42016-06-24 14:00:22 +0100798 ap->ranges[0].size = ggtt->mappable_end;
799
800 primary =
801 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
802
Daniel Vetter44adece2016-08-10 18:52:34 +0200803 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100804
805 kfree(ap);
806
807 return ret;
808}
Chris Wilson0673ad42016-06-24 14:00:22 +0100809
Chris Wilson0673ad42016-06-24 14:00:22 +0100810static void intel_init_dpio(struct drm_i915_private *dev_priv)
811{
812 /*
813 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
814 * CHV x1 PHY (DP/HDMI D)
815 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
816 */
817 if (IS_CHERRYVIEW(dev_priv)) {
818 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
819 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
820 } else if (IS_VALLEYVIEW(dev_priv)) {
821 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
822 }
823}
824
825static int i915_workqueues_init(struct drm_i915_private *dev_priv)
826{
827 /*
828 * The i915 workqueue is primarily used for batched retirement of
829 * requests (and thus managing bo) once the task has been completed
Chris Wilsone61e0f52018-02-21 09:56:36 +0000830 * by the GPU. i915_retire_requests() is called directly when we
Chris Wilson0673ad42016-06-24 14:00:22 +0100831 * need high-priority retirement, such as waiting for an explicit
832 * bo.
833 *
834 * It is also used for periodic low-priority events, such as
835 * idle-timers and recording error state.
836 *
837 * All tasks on the workqueue are expected to acquire the dev mutex
838 * so there is no point in running more than one instance of the
839 * workqueue at any time. Use an ordered one.
840 */
841 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
842 if (dev_priv->wq == NULL)
843 goto out_err;
844
845 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
846 if (dev_priv->hotplug.dp_wq == NULL)
847 goto out_free_wq;
848
Chris Wilson0673ad42016-06-24 14:00:22 +0100849 return 0;
850
Chris Wilson0673ad42016-06-24 14:00:22 +0100851out_free_wq:
852 destroy_workqueue(dev_priv->wq);
853out_err:
854 DRM_ERROR("Failed to allocate workqueues.\n");
855
856 return -ENOMEM;
857}
858
859static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
860{
Chris Wilson0673ad42016-06-24 14:00:22 +0100861 destroy_workqueue(dev_priv->hotplug.dp_wq);
862 destroy_workqueue(dev_priv->wq);
863}
864
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300865/*
866 * We don't keep the workarounds for pre-production hardware, so we expect our
867 * driver to fail on these machines in one way or another. A little warning on
868 * dmesg may help both the user and the bug triagers.
Chris Wilson6a7a6a92017-11-17 10:26:35 +0000869 *
870 * Our policy for removing pre-production workarounds is to keep the
871 * current gen workarounds as a guide to the bring-up of the next gen
872 * (workarounds have a habit of persisting!). Anything older than that
873 * should be removed along with the complications they introduce.
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300874 */
875static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
876{
Chris Wilson248a1242017-01-30 10:44:56 +0000877 bool pre = false;
878
879 pre |= IS_HSW_EARLY_SDV(dev_priv);
880 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000881 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson1aca96c2018-11-28 13:53:25 +0000882 pre |= IS_KBL_REVID(dev_priv, 0, KBL_REVID_A0);
Chris Wilson248a1242017-01-30 10:44:56 +0000883
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000884 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300885 DRM_ERROR("This is a pre-production stepping. "
886 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000887 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
888 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300889}
890
Chris Wilson0673ad42016-06-24 14:00:22 +0100891/**
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +0200892 * i915_driver_early_probe - setup state not requiring device access
Chris Wilson0673ad42016-06-24 14:00:22 +0100893 * @dev_priv: device private
894 *
895 * Initialize everything that is a "SW-only" state, that is state not
896 * requiring accessing the device or exposing the driver via kernel internal
897 * or userspace interfaces. Example steps belonging here: lock initialization,
898 * system memory allocation, setting up device specific attributes and
899 * function hooks not requiring accessing the device.
900 */
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +0200901static int i915_driver_early_probe(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100902{
Chris Wilson0673ad42016-06-24 14:00:22 +0100903 int ret = 0;
904
Michal Wajdeczko50d84412019-08-02 18:40:50 +0000905 if (i915_inject_probe_failure(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100906 return -ENODEV;
907
Tvrtko Ursulin805446c2019-03-27 14:23:28 +0000908 intel_device_info_subplatform_init(dev_priv);
909
Daniele Ceraolo Spurio01385752019-06-19 18:00:18 -0700910 intel_uncore_init_early(&dev_priv->uncore, dev_priv);
Daniele Ceraolo Spurio6cbe88302019-04-02 13:10:31 -0700911
Chris Wilson0673ad42016-06-24 14:00:22 +0100912 spin_lock_init(&dev_priv->irq_lock);
913 spin_lock_init(&dev_priv->gpu_error.lock);
914 mutex_init(&dev_priv->backlight_lock);
Lyude317eaa92017-02-03 21:18:25 -0500915
Chris Wilson0673ad42016-06-24 14:00:22 +0100916 mutex_init(&dev_priv->sb_lock);
Chris Wilsona75d0352019-04-26 09:17:18 +0100917 pm_qos_add_request(&dev_priv->sb_qos,
918 PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
919
Chris Wilson0673ad42016-06-24 14:00:22 +0100920 mutex_init(&dev_priv->av_mutex);
921 mutex_init(&dev_priv->wm.wm_mutex);
922 mutex_init(&dev_priv->pps_mutex);
Ramalingam C9055aac2019-02-16 23:06:51 +0530923 mutex_init(&dev_priv->hdcp_comp_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100924
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100925 i915_memcpy_init_early(dev_priv);
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -0700926 intel_runtime_pm_init_early(&dev_priv->runtime_pm);
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100927
Chris Wilson0673ad42016-06-24 14:00:22 +0100928 ret = i915_workqueues_init(dev_priv);
929 if (ret < 0)
Chris Wilsonf3bcb0c2019-07-18 08:00:10 +0100930 return ret;
Chris Wilson0673ad42016-06-24 14:00:22 +0100931
Daniele Ceraolo Spurio6f760982019-07-31 17:57:08 -0700932 intel_wopcm_init_early(&dev_priv->wopcm);
933
Tvrtko Ursulin724e9562019-06-21 08:07:42 +0100934 intel_gt_init_early(&dev_priv->gt, dev_priv);
Tvrtko Ursulin24635c52019-06-21 08:07:41 +0100935
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000936 ret = i915_gem_init_early(dev_priv);
937 if (ret < 0)
938 goto err_workqueues;
939
Chris Wilson0673ad42016-06-24 14:00:22 +0100940 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000941 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100942
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000943 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100944 intel_init_dpio(dev_priv);
Imre Deakf28ec6f2018-08-06 12:58:37 +0300945 ret = intel_power_domains_init(dev_priv);
946 if (ret < 0)
Daniele Ceraolo Spurio6f760982019-07-31 17:57:08 -0700947 goto err_gem;
Chris Wilson0673ad42016-06-24 14:00:22 +0100948 intel_irq_init(dev_priv);
949 intel_init_display_hooks(dev_priv);
950 intel_init_clock_gating_hooks(dev_priv);
951 intel_init_audio_hooks(dev_priv);
David Weinehall36cdd012016-08-22 13:59:31 +0300952 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100953
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300954 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100955
956 return 0;
957
Daniele Ceraolo Spurio6f760982019-07-31 17:57:08 -0700958err_gem:
Imre Deakf28ec6f2018-08-06 12:58:37 +0300959 i915_gem_cleanup_early(dev_priv);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000960err_workqueues:
Daniele Ceraolo Spurio6cf72db2019-07-31 17:57:07 -0700961 intel_gt_driver_late_release(&dev_priv->gt);
Chris Wilson0673ad42016-06-24 14:00:22 +0100962 i915_workqueues_cleanup(dev_priv);
963 return ret;
964}
965
966/**
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +0200967 * i915_driver_late_release - cleanup the setup done in
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +0200968 * i915_driver_early_probe()
Chris Wilson0673ad42016-06-24 14:00:22 +0100969 * @dev_priv: device private
970 */
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +0200971static void i915_driver_late_release(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100972{
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300973 intel_irq_fini(dev_priv);
Imre Deakf28ec6f2018-08-06 12:58:37 +0300974 intel_power_domains_cleanup(dev_priv);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000975 i915_gem_cleanup_early(dev_priv);
Daniele Ceraolo Spurio6cf72db2019-07-31 17:57:07 -0700976 intel_gt_driver_late_release(&dev_priv->gt);
Chris Wilson0673ad42016-06-24 14:00:22 +0100977 i915_workqueues_cleanup(dev_priv);
Chris Wilsona75d0352019-04-26 09:17:18 +0100978
979 pm_qos_remove_request(&dev_priv->sb_qos);
980 mutex_destroy(&dev_priv->sb_lock);
Chris Wilson0673ad42016-06-24 14:00:22 +0100981}
982
Chris Wilson0673ad42016-06-24 14:00:22 +0100983/**
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +0200984 * i915_driver_mmio_probe - setup device MMIO
Chris Wilson0673ad42016-06-24 14:00:22 +0100985 * @dev_priv: device private
986 *
987 * Setup minimal device state necessary for MMIO accesses later in the
988 * initialization sequence. The setup here should avoid any other device-wide
989 * side effects or exposing the driver via kernel internal or user space
990 * interfaces.
991 */
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +0200992static int i915_driver_mmio_probe(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100993{
Chris Wilson0673ad42016-06-24 14:00:22 +0100994 int ret;
995
Michal Wajdeczko50d84412019-08-02 18:40:50 +0000996 if (i915_inject_probe_failure(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100997 return -ENODEV;
998
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000999 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +01001000 return -EIO;
1001
Daniele Ceraolo Spurio3de6f852019-04-02 13:10:32 -07001002 ret = intel_uncore_init_mmio(&dev_priv->uncore);
Chris Wilson0673ad42016-06-24 14:00:22 +01001003 if (ret < 0)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001004 goto err_bridge;
Chris Wilson0673ad42016-06-24 14:00:22 +01001005
Daniele Ceraolo Spurio25286aa2019-03-19 11:35:40 -07001006 /* Try to make sure MCHBAR is enabled before poking at it */
1007 intel_setup_mchbar(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001008
Oscar Mateo26376a72018-03-16 14:14:49 +02001009 intel_device_info_init_mmio(dev_priv);
1010
Daniele Ceraolo Spurio3de6f852019-04-02 13:10:32 -07001011 intel_uncore_prune_mmio_domains(&dev_priv->uncore);
Oscar Mateo26376a72018-03-16 14:14:49 +02001012
Daniele Ceraolo Spurioca7b2c12019-07-13 11:00:13 +01001013 intel_uc_init_mmio(&dev_priv->gt.uc);
Sagar Arun Kamble1fc556f2017-10-04 15:33:24 +00001014
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001015 ret = intel_engines_init_mmio(dev_priv);
1016 if (ret)
1017 goto err_uncore;
1018
Chris Wilson24145512017-01-24 11:01:35 +00001019 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001020
1021 return 0;
1022
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001023err_uncore:
Daniele Ceraolo Spurio25286aa2019-03-19 11:35:40 -07001024 intel_teardown_mchbar(dev_priv);
Daniele Ceraolo Spurio3de6f852019-04-02 13:10:32 -07001025 intel_uncore_fini_mmio(&dev_priv->uncore);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001026err_bridge:
Chris Wilson0673ad42016-06-24 14:00:22 +01001027 pci_dev_put(dev_priv->bridge_dev);
1028
1029 return ret;
1030}
1031
1032/**
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +02001033 * i915_driver_mmio_release - cleanup the setup done in i915_driver_mmio_probe()
Chris Wilson0673ad42016-06-24 14:00:22 +01001034 * @dev_priv: device private
1035 */
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02001036static void i915_driver_mmio_release(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +01001037{
Chris Wilsonf3bcb0c2019-07-18 08:00:10 +01001038 intel_engines_cleanup(dev_priv);
Daniele Ceraolo Spurio25286aa2019-03-19 11:35:40 -07001039 intel_teardown_mchbar(dev_priv);
Daniele Ceraolo Spurio3de6f852019-04-02 13:10:32 -07001040 intel_uncore_fini_mmio(&dev_priv->uncore);
Chris Wilson0673ad42016-06-24 14:00:22 +01001041 pci_dev_put(dev_priv->bridge_dev);
1042}
1043
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001044static void intel_sanitize_options(struct drm_i915_private *dev_priv)
1045{
Chuanxiao Dong67b7f332017-05-27 17:44:17 +08001046 intel_gvt_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001047}
1048
Ville Syrjäläb185a352019-03-06 22:35:51 +02001049#define DRAM_TYPE_STR(type) [INTEL_DRAM_ ## type] = #type
1050
1051static const char *intel_dram_type_str(enum intel_dram_type type)
1052{
1053 static const char * const str[] = {
1054 DRAM_TYPE_STR(UNKNOWN),
1055 DRAM_TYPE_STR(DDR3),
1056 DRAM_TYPE_STR(DDR4),
1057 DRAM_TYPE_STR(LPDDR3),
1058 DRAM_TYPE_STR(LPDDR4),
1059 };
1060
1061 if (type >= ARRAY_SIZE(str))
1062 type = INTEL_DRAM_UNKNOWN;
1063
1064 return str[type];
1065}
1066
1067#undef DRAM_TYPE_STR
1068
Ville Syrjälä54561b22019-03-06 22:35:42 +02001069static int intel_dimm_num_devices(const struct dram_dimm_info *dimm)
1070{
1071 return dimm->ranks * 64 / (dimm->width ?: 1);
1072}
1073
Ville Syrjäläea411e62019-03-06 22:35:41 +02001074/* Returns total GB for the whole DIMM */
1075static int skl_get_dimm_size(u16 val)
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301076{
Ville Syrjäläea411e62019-03-06 22:35:41 +02001077 return val & SKL_DRAM_SIZE_MASK;
1078}
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301079
Ville Syrjäläea411e62019-03-06 22:35:41 +02001080static int skl_get_dimm_width(u16 val)
1081{
1082 if (skl_get_dimm_size(val) == 0)
1083 return 0;
1084
1085 switch (val & SKL_DRAM_WIDTH_MASK) {
1086 case SKL_DRAM_WIDTH_X8:
1087 case SKL_DRAM_WIDTH_X16:
1088 case SKL_DRAM_WIDTH_X32:
1089 val = (val & SKL_DRAM_WIDTH_MASK) >> SKL_DRAM_WIDTH_SHIFT;
1090 return 8 << val;
1091 default:
1092 MISSING_CASE(val);
1093 return 0;
1094 }
1095}
1096
1097static int skl_get_dimm_ranks(u16 val)
1098{
1099 if (skl_get_dimm_size(val) == 0)
1100 return 0;
1101
1102 val = (val & SKL_DRAM_RANK_MASK) >> SKL_DRAM_RANK_SHIFT;
1103
1104 return val + 1;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301105}
1106
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001107/* Returns total GB for the whole DIMM */
1108static int cnl_get_dimm_size(u16 val)
1109{
1110 return (val & CNL_DRAM_SIZE_MASK) / 2;
1111}
1112
1113static int cnl_get_dimm_width(u16 val)
1114{
1115 if (cnl_get_dimm_size(val) == 0)
1116 return 0;
1117
1118 switch (val & CNL_DRAM_WIDTH_MASK) {
1119 case CNL_DRAM_WIDTH_X8:
1120 case CNL_DRAM_WIDTH_X16:
1121 case CNL_DRAM_WIDTH_X32:
1122 val = (val & CNL_DRAM_WIDTH_MASK) >> CNL_DRAM_WIDTH_SHIFT;
1123 return 8 << val;
1124 default:
1125 MISSING_CASE(val);
1126 return 0;
1127 }
1128}
1129
1130static int cnl_get_dimm_ranks(u16 val)
1131{
1132 if (cnl_get_dimm_size(val) == 0)
1133 return 0;
1134
1135 val = (val & CNL_DRAM_RANK_MASK) >> CNL_DRAM_RANK_SHIFT;
1136
1137 return val + 1;
1138}
1139
Mahesh Kumar86b59282018-08-31 16:39:42 +05301140static bool
Ville Syrjälä54561b22019-03-06 22:35:42 +02001141skl_is_16gb_dimm(const struct dram_dimm_info *dimm)
Mahesh Kumar86b59282018-08-31 16:39:42 +05301142{
Ville Syrjälä54561b22019-03-06 22:35:42 +02001143 /* Convert total GB to Gb per DRAM device */
1144 return 8 * dimm->size / (intel_dimm_num_devices(dimm) ?: 1) == 16;
Mahesh Kumar86b59282018-08-31 16:39:42 +05301145}
1146
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001147static void
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001148skl_dram_get_dimm_info(struct drm_i915_private *dev_priv,
1149 struct dram_dimm_info *dimm,
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001150 int channel, char dimm_name, u16 val)
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301151{
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001152 if (INTEL_GEN(dev_priv) >= 10) {
1153 dimm->size = cnl_get_dimm_size(val);
1154 dimm->width = cnl_get_dimm_width(val);
1155 dimm->ranks = cnl_get_dimm_ranks(val);
1156 } else {
1157 dimm->size = skl_get_dimm_size(val);
1158 dimm->width = skl_get_dimm_width(val);
1159 dimm->ranks = skl_get_dimm_ranks(val);
1160 }
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301161
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001162 DRM_DEBUG_KMS("CH%u DIMM %c size: %u GB, width: X%u, ranks: %u, 16Gb DIMMs: %s\n",
1163 channel, dimm_name, dimm->size, dimm->width, dimm->ranks,
1164 yesno(skl_is_16gb_dimm(dimm)));
1165}
Ville Syrjäläea411e62019-03-06 22:35:41 +02001166
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001167static int
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001168skl_dram_get_channel_info(struct drm_i915_private *dev_priv,
1169 struct dram_channel_info *ch,
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001170 int channel, u32 val)
1171{
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001172 skl_dram_get_dimm_info(dev_priv, &ch->dimm_l,
1173 channel, 'L', val & 0xffff);
1174 skl_dram_get_dimm_info(dev_priv, &ch->dimm_s,
1175 channel, 'S', val >> 16);
Ville Syrjäläea411e62019-03-06 22:35:41 +02001176
Ville Syrjälä1d559672019-03-06 22:35:48 +02001177 if (ch->dimm_l.size == 0 && ch->dimm_s.size == 0) {
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001178 DRM_DEBUG_KMS("CH%u not populated\n", channel);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301179 return -EINVAL;
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001180 }
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301181
Ville Syrjälä1d559672019-03-06 22:35:48 +02001182 if (ch->dimm_l.ranks == 2 || ch->dimm_s.ranks == 2)
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001183 ch->ranks = 2;
Ville Syrjälä1d559672019-03-06 22:35:48 +02001184 else if (ch->dimm_l.ranks == 1 && ch->dimm_s.ranks == 1)
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001185 ch->ranks = 2;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301186 else
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001187 ch->ranks = 1;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301188
Ville Syrjälä54561b22019-03-06 22:35:42 +02001189 ch->is_16gb_dimm =
Ville Syrjälä1d559672019-03-06 22:35:48 +02001190 skl_is_16gb_dimm(&ch->dimm_l) ||
1191 skl_is_16gb_dimm(&ch->dimm_s);
Mahesh Kumar86b59282018-08-31 16:39:42 +05301192
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001193 DRM_DEBUG_KMS("CH%u ranks: %u, 16Gb DIMMs: %s\n",
1194 channel, ch->ranks, yesno(ch->is_16gb_dimm));
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301195
1196 return 0;
1197}
1198
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301199static bool
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001200intel_is_dram_symmetric(const struct dram_channel_info *ch0,
1201 const struct dram_channel_info *ch1)
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301202{
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001203 return !memcmp(ch0, ch1, sizeof(*ch0)) &&
Ville Syrjälä1d559672019-03-06 22:35:48 +02001204 (ch0->dimm_s.size == 0 ||
1205 !memcmp(&ch0->dimm_l, &ch0->dimm_s, sizeof(ch0->dimm_l)));
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301206}
1207
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301208static int
1209skl_dram_get_channels_info(struct drm_i915_private *dev_priv)
1210{
1211 struct dram_info *dram_info = &dev_priv->dram_info;
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001212 struct dram_channel_info ch0 = {}, ch1 = {};
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001213 u32 val;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301214 int ret;
1215
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001216 val = I915_READ(SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN);
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001217 ret = skl_dram_get_channel_info(dev_priv, &ch0, 0, val);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301218 if (ret == 0)
1219 dram_info->num_channels++;
1220
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001221 val = I915_READ(SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN);
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001222 ret = skl_dram_get_channel_info(dev_priv, &ch1, 1, val);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301223 if (ret == 0)
1224 dram_info->num_channels++;
1225
1226 if (dram_info->num_channels == 0) {
1227 DRM_INFO("Number of memory channels is zero\n");
1228 return -EINVAL;
1229 }
1230
1231 /*
1232 * If any of the channel is single rank channel, worst case output
1233 * will be same as if single rank memory, so consider single rank
1234 * memory.
1235 */
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001236 if (ch0.ranks == 1 || ch1.ranks == 1)
1237 dram_info->ranks = 1;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301238 else
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001239 dram_info->ranks = max(ch0.ranks, ch1.ranks);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301240
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001241 if (dram_info->ranks == 0) {
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301242 DRM_INFO("couldn't get memory rank information\n");
1243 return -EINVAL;
1244 }
Mahesh Kumar86b59282018-08-31 16:39:42 +05301245
Ville Syrjälä5d6f36b2018-10-23 21:21:02 +03001246 dram_info->is_16gb_dimm = ch0.is_16gb_dimm || ch1.is_16gb_dimm;
Mahesh Kumar86b59282018-08-31 16:39:42 +05301247
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001248 dram_info->symmetric_memory = intel_is_dram_symmetric(&ch0, &ch1);
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301249
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001250 DRM_DEBUG_KMS("Memory configuration is symmetric? %s\n",
1251 yesno(dram_info->symmetric_memory));
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301252 return 0;
1253}
1254
Ville Syrjäläb185a352019-03-06 22:35:51 +02001255static enum intel_dram_type
1256skl_get_dram_type(struct drm_i915_private *dev_priv)
1257{
1258 u32 val;
1259
1260 val = I915_READ(SKL_MAD_INTER_CHANNEL_0_0_0_MCHBAR_MCMAIN);
1261
1262 switch (val & SKL_DRAM_DDR_TYPE_MASK) {
1263 case SKL_DRAM_DDR_TYPE_DDR3:
1264 return INTEL_DRAM_DDR3;
1265 case SKL_DRAM_DDR_TYPE_DDR4:
1266 return INTEL_DRAM_DDR4;
1267 case SKL_DRAM_DDR_TYPE_LPDDR3:
1268 return INTEL_DRAM_LPDDR3;
1269 case SKL_DRAM_DDR_TYPE_LPDDR4:
1270 return INTEL_DRAM_LPDDR4;
1271 default:
1272 MISSING_CASE(val);
1273 return INTEL_DRAM_UNKNOWN;
1274 }
1275}
1276
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301277static int
1278skl_get_dram_info(struct drm_i915_private *dev_priv)
1279{
1280 struct dram_info *dram_info = &dev_priv->dram_info;
1281 u32 mem_freq_khz, val;
1282 int ret;
1283
Ville Syrjäläb185a352019-03-06 22:35:51 +02001284 dram_info->type = skl_get_dram_type(dev_priv);
1285 DRM_DEBUG_KMS("DRAM type: %s\n", intel_dram_type_str(dram_info->type));
1286
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301287 ret = skl_dram_get_channels_info(dev_priv);
1288 if (ret)
1289 return ret;
1290
1291 val = I915_READ(SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU);
1292 mem_freq_khz = DIV_ROUND_UP((val & SKL_REQ_DATA_MASK) *
1293 SKL_MEMORY_FREQ_MULTIPLIER_HZ, 1000);
1294
1295 dram_info->bandwidth_kbps = dram_info->num_channels *
1296 mem_freq_khz * 8;
1297
1298 if (dram_info->bandwidth_kbps == 0) {
1299 DRM_INFO("Couldn't get system memory bandwidth\n");
1300 return -EINVAL;
1301 }
1302
1303 dram_info->valid = true;
1304 return 0;
1305}
1306
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001307/* Returns Gb per DRAM device */
1308static int bxt_get_dimm_size(u32 val)
1309{
1310 switch (val & BXT_DRAM_SIZE_MASK) {
Ville Syrjälä88603432019-03-06 22:35:44 +02001311 case BXT_DRAM_SIZE_4GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001312 return 4;
Ville Syrjälä88603432019-03-06 22:35:44 +02001313 case BXT_DRAM_SIZE_6GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001314 return 6;
Ville Syrjälä88603432019-03-06 22:35:44 +02001315 case BXT_DRAM_SIZE_8GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001316 return 8;
Ville Syrjälä88603432019-03-06 22:35:44 +02001317 case BXT_DRAM_SIZE_12GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001318 return 12;
Ville Syrjälä88603432019-03-06 22:35:44 +02001319 case BXT_DRAM_SIZE_16GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001320 return 16;
1321 default:
1322 MISSING_CASE(val);
1323 return 0;
1324 }
1325}
1326
1327static int bxt_get_dimm_width(u32 val)
1328{
1329 if (!bxt_get_dimm_size(val))
1330 return 0;
1331
1332 val = (val & BXT_DRAM_WIDTH_MASK) >> BXT_DRAM_WIDTH_SHIFT;
1333
1334 return 8 << val;
1335}
1336
1337static int bxt_get_dimm_ranks(u32 val)
1338{
1339 if (!bxt_get_dimm_size(val))
1340 return 0;
1341
1342 switch (val & BXT_DRAM_RANK_MASK) {
1343 case BXT_DRAM_RANK_SINGLE:
1344 return 1;
1345 case BXT_DRAM_RANK_DUAL:
1346 return 2;
1347 default:
1348 MISSING_CASE(val);
1349 return 0;
1350 }
1351}
1352
Ville Syrjäläb185a352019-03-06 22:35:51 +02001353static enum intel_dram_type bxt_get_dimm_type(u32 val)
1354{
1355 if (!bxt_get_dimm_size(val))
1356 return INTEL_DRAM_UNKNOWN;
1357
1358 switch (val & BXT_DRAM_TYPE_MASK) {
1359 case BXT_DRAM_TYPE_DDR3:
1360 return INTEL_DRAM_DDR3;
1361 case BXT_DRAM_TYPE_LPDDR3:
1362 return INTEL_DRAM_LPDDR3;
1363 case BXT_DRAM_TYPE_DDR4:
1364 return INTEL_DRAM_DDR4;
1365 case BXT_DRAM_TYPE_LPDDR4:
1366 return INTEL_DRAM_LPDDR4;
1367 default:
1368 MISSING_CASE(val);
1369 return INTEL_DRAM_UNKNOWN;
1370 }
1371}
1372
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001373static void bxt_get_dimm_info(struct dram_dimm_info *dimm,
1374 u32 val)
1375{
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001376 dimm->width = bxt_get_dimm_width(val);
1377 dimm->ranks = bxt_get_dimm_ranks(val);
Ville Syrjälä88603432019-03-06 22:35:44 +02001378
1379 /*
1380 * Size in register is Gb per DRAM device. Convert to total
1381 * GB to match the way we report this for non-LP platforms.
1382 */
1383 dimm->size = bxt_get_dimm_size(val) * intel_dimm_num_devices(dimm) / 8;
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001384}
1385
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301386static int
1387bxt_get_dram_info(struct drm_i915_private *dev_priv)
1388{
1389 struct dram_info *dram_info = &dev_priv->dram_info;
1390 u32 dram_channels;
1391 u32 mem_freq_khz, val;
1392 u8 num_active_channels;
1393 int i;
1394
1395 val = I915_READ(BXT_P_CR_MC_BIOS_REQ_0_0_0);
1396 mem_freq_khz = DIV_ROUND_UP((val & BXT_REQ_DATA_MASK) *
1397 BXT_MEMORY_FREQ_MULTIPLIER_HZ, 1000);
1398
1399 dram_channels = val & BXT_DRAM_CHANNEL_ACTIVE_MASK;
1400 num_active_channels = hweight32(dram_channels);
1401
1402 /* Each active bit represents 4-byte channel */
1403 dram_info->bandwidth_kbps = (mem_freq_khz * num_active_channels * 4);
1404
1405 if (dram_info->bandwidth_kbps == 0) {
1406 DRM_INFO("Couldn't get system memory bandwidth\n");
1407 return -EINVAL;
1408 }
1409
1410 /*
1411 * Now read each DUNIT8/9/10/11 to check the rank of each dimms.
1412 */
1413 for (i = BXT_D_CR_DRP0_DUNIT_START; i <= BXT_D_CR_DRP0_DUNIT_END; i++) {
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001414 struct dram_dimm_info dimm;
Ville Syrjäläb185a352019-03-06 22:35:51 +02001415 enum intel_dram_type type;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301416
1417 val = I915_READ(BXT_D_CR_DRP0_DUNIT(i));
1418 if (val == 0xFFFFFFFF)
1419 continue;
1420
1421 dram_info->num_channels++;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301422
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001423 bxt_get_dimm_info(&dimm, val);
Ville Syrjäläb185a352019-03-06 22:35:51 +02001424 type = bxt_get_dimm_type(val);
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301425
Ville Syrjäläb185a352019-03-06 22:35:51 +02001426 WARN_ON(type != INTEL_DRAM_UNKNOWN &&
1427 dram_info->type != INTEL_DRAM_UNKNOWN &&
1428 dram_info->type != type);
1429
1430 DRM_DEBUG_KMS("CH%u DIMM size: %u GB, width: X%u, ranks: %u, type: %s\n",
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001431 i - BXT_D_CR_DRP0_DUNIT_START,
Ville Syrjäläb185a352019-03-06 22:35:51 +02001432 dimm.size, dimm.width, dimm.ranks,
1433 intel_dram_type_str(type));
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301434
1435 /*
1436 * If any of the channel is single rank channel,
1437 * worst case output will be same as if single rank
1438 * memory, so consider single rank memory.
1439 */
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001440 if (dram_info->ranks == 0)
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001441 dram_info->ranks = dimm.ranks;
1442 else if (dimm.ranks == 1)
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001443 dram_info->ranks = 1;
Ville Syrjäläb185a352019-03-06 22:35:51 +02001444
1445 if (type != INTEL_DRAM_UNKNOWN)
1446 dram_info->type = type;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301447 }
1448
Ville Syrjäläb185a352019-03-06 22:35:51 +02001449 if (dram_info->type == INTEL_DRAM_UNKNOWN ||
1450 dram_info->ranks == 0) {
1451 DRM_INFO("couldn't get memory information\n");
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301452 return -EINVAL;
1453 }
1454
1455 dram_info->valid = true;
1456 return 0;
1457}
1458
1459static void
1460intel_get_dram_info(struct drm_i915_private *dev_priv)
1461{
1462 struct dram_info *dram_info = &dev_priv->dram_info;
1463 int ret;
1464
Ville Syrjälä5d6f36b2018-10-23 21:21:02 +03001465 /*
1466 * Assume 16Gb DIMMs are present until proven otherwise.
1467 * This is only used for the level 0 watermark latency
1468 * w/a which does not apply to bxt/glk.
1469 */
1470 dram_info->is_16gb_dimm = !IS_GEN9_LP(dev_priv);
1471
Ville Syrjälä331ecde2019-03-06 22:35:45 +02001472 if (INTEL_GEN(dev_priv) < 9)
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301473 return;
1474
Ville Syrjälä331ecde2019-03-06 22:35:45 +02001475 if (IS_GEN9_LP(dev_priv))
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301476 ret = bxt_get_dram_info(dev_priv);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301477 else
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001478 ret = skl_get_dram_info(dev_priv);
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301479 if (ret)
1480 return;
1481
Ville Syrjälä30a533e2019-03-06 22:35:49 +02001482 DRM_DEBUG_KMS("DRAM bandwidth: %u kBps, channels: %u\n",
1483 dram_info->bandwidth_kbps,
1484 dram_info->num_channels);
1485
Ville Syrjälä54561b22019-03-06 22:35:42 +02001486 DRM_DEBUG_KMS("DRAM ranks: %u, 16Gb DIMMs: %s\n",
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001487 dram_info->ranks, yesno(dram_info->is_16gb_dimm));
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301488}
1489
Daniele Ceraolo Spuriof6ac9932019-03-28 10:45:32 -07001490static u32 gen9_edram_size_mb(struct drm_i915_private *dev_priv, u32 cap)
1491{
1492 const unsigned int ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 };
1493 const unsigned int sets[4] = { 1, 1, 2, 2 };
1494
1495 return EDRAM_NUM_BANKS(cap) *
1496 ways[EDRAM_WAYS_IDX(cap)] *
1497 sets[EDRAM_SETS_IDX(cap)];
1498}
1499
1500static void edram_detect(struct drm_i915_private *dev_priv)
1501{
1502 u32 edram_cap = 0;
1503
1504 if (!(IS_HASWELL(dev_priv) ||
1505 IS_BROADWELL(dev_priv) ||
1506 INTEL_GEN(dev_priv) >= 9))
1507 return;
1508
1509 edram_cap = __raw_uncore_read32(&dev_priv->uncore, HSW_EDRAM_CAP);
1510
1511 /* NB: We can't write IDICR yet because we don't have gt funcs set up */
1512
1513 if (!(edram_cap & EDRAM_ENABLED))
1514 return;
1515
1516 /*
1517 * The needed capability bits for size calculation are not there with
1518 * pre gen9 so return 128MB always.
1519 */
1520 if (INTEL_GEN(dev_priv) < 9)
1521 dev_priv->edram_size_mb = 128;
1522 else
1523 dev_priv->edram_size_mb =
1524 gen9_edram_size_mb(dev_priv, edram_cap);
1525
1526 DRM_INFO("Found %uMB of eDRAM\n", dev_priv->edram_size_mb);
1527}
1528
Chris Wilson0673ad42016-06-24 14:00:22 +01001529/**
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +02001530 * i915_driver_hw_probe - setup state requiring device access
Chris Wilson0673ad42016-06-24 14:00:22 +01001531 * @dev_priv: device private
1532 *
1533 * Setup state that requires accessing the device, but doesn't require
1534 * exposing the driver via kernel internal or userspace interfaces.
1535 */
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +02001536static int i915_driver_hw_probe(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +01001537{
David Weinehall52a05c32016-08-22 13:32:44 +03001538 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001539 int ret;
1540
Michal Wajdeczko50d84412019-08-02 18:40:50 +00001541 if (i915_inject_probe_failure(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +01001542 return -ENODEV;
1543
Jani Nikula1400cc72018-12-31 16:56:43 +02001544 intel_device_info_runtime_init(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001545
Chris Wilson4bdafb92018-09-26 21:12:22 +01001546 if (HAS_PPGTT(dev_priv)) {
1547 if (intel_vgpu_active(dev_priv) &&
Chris Wilsonca6ac682019-03-14 22:38:35 +00001548 !intel_vgpu_has_full_ppgtt(dev_priv)) {
Chris Wilson4bdafb92018-09-26 21:12:22 +01001549 i915_report_error(dev_priv,
1550 "incompatible vGPU found, support for isolated ppGTT required\n");
1551 return -ENXIO;
1552 }
1553 }
1554
Chris Wilson46592892018-11-30 12:59:54 +00001555 if (HAS_EXECLISTS(dev_priv)) {
1556 /*
1557 * Older GVT emulation depends upon intercepting CSB mmio,
1558 * which we no longer use, preferring to use the HWSP cache
1559 * instead.
1560 */
1561 if (intel_vgpu_active(dev_priv) &&
1562 !intel_vgpu_has_hwsp_emulation(dev_priv)) {
1563 i915_report_error(dev_priv,
1564 "old vGPU host found, support for HWSP emulation required\n");
1565 return -ENXIO;
1566 }
1567 }
1568
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001569 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001570
Daniele Ceraolo Spuriof6ac9932019-03-28 10:45:32 -07001571 /* needs to be done before ggtt probe */
1572 edram_detect(dev_priv);
1573
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001574 i915_perf_init(dev_priv);
1575
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001576 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001577 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001578 goto err_perf;
Chris Wilson0673ad42016-06-24 14:00:22 +01001579
Chris Wilson9f172f62018-04-14 10:12:33 +01001580 /*
1581 * WARNING: Apparently we must kick fbdev drivers before vgacon,
1582 * otherwise the vga fbdev driver falls over.
1583 */
Chris Wilson0673ad42016-06-24 14:00:22 +01001584 ret = i915_kick_out_firmware_fb(dev_priv);
1585 if (ret) {
1586 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001587 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001588 }
1589
Gerd Hoffmannc6b38fb2019-03-01 10:24:59 +01001590 ret = vga_remove_vgacon(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001591 if (ret) {
1592 DRM_ERROR("failed to remove conflicting VGA console\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001593 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001594 }
1595
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001596 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001597 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001598 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001599
Tvrtko Ursulind8a44242019-06-21 08:08:06 +01001600 intel_gt_init_hw(dev_priv);
1601
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001602 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001603 if (ret) {
1604 DRM_ERROR("failed to enable GGTT\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001605 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001606 }
1607
David Weinehall52a05c32016-08-22 13:32:44 +03001608 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001609
1610 /* overlay on gen2 is broken and can't address above 1G */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08001611 if (IS_GEN(dev_priv, 2)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001612 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001613 if (ret) {
1614 DRM_ERROR("failed to set DMA mask\n");
1615
Chris Wilson9f172f62018-04-14 10:12:33 +01001616 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001617 }
1618 }
1619
Chris Wilson0673ad42016-06-24 14:00:22 +01001620 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1621 * using 32bit addressing, overwriting memory if HWS is located
1622 * above 4GB.
1623 *
1624 * The documentation also mentions an issue with undefined
1625 * behaviour if any general state is accessed within a page above 4GB,
1626 * which also needs to be handled carefully.
1627 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001628 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001629 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001630
1631 if (ret) {
1632 DRM_ERROR("failed to set DMA mask\n");
1633
Chris Wilson9f172f62018-04-14 10:12:33 +01001634 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001635 }
1636 }
1637
Chris Wilson0673ad42016-06-24 14:00:22 +01001638 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1639 PM_QOS_DEFAULT_VALUE);
1640
Daniele Ceraolo Spurio19e0a8d2019-06-19 18:00:17 -07001641 /* BIOS often leaves RC6 enabled, but disable it for hw init */
1642 intel_sanitize_gt_powersave(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001643
Tvrtko Ursulin25d140f2018-12-03 13:33:19 +00001644 intel_gt_init_workarounds(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001645
1646 /* On the 945G/GM, the chipset reports the MSI capability on the
1647 * integrated graphics even though the support isn't actually there
1648 * according to the published specs. It doesn't appear to function
1649 * correctly in testing on 945G.
1650 * This may be a side effect of MSI having been made available for PEG
1651 * and the registers being closely associated.
1652 *
1653 * According to chipset errata, on the 965GM, MSI interrupts may
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001654 * be lost or delayed, and was defeatured. MSI interrupts seem to
1655 * get lost on g4x as well, and interrupt delivery seems to stay
1656 * properly dead afterwards. So we'll just disable them for all
1657 * pre-gen5 chipsets.
Lucas De Marchi8a29c772018-05-23 11:04:35 -07001658 *
1659 * dp aux and gmbus irq on gen4 seems to be able to generate legacy
1660 * interrupts even when in MSI mode. This results in spurious
1661 * interrupt warnings if the legacy irq no. is shared with another
1662 * device. The kernel then disables that interrupt source and so
1663 * prevents the other device from working properly.
Chris Wilson0673ad42016-06-24 14:00:22 +01001664 */
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001665 if (INTEL_GEN(dev_priv) >= 5) {
David Weinehall52a05c32016-08-22 13:32:44 +03001666 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001667 DRM_DEBUG_DRIVER("can't enable MSI");
1668 }
1669
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001670 ret = intel_gvt_init(dev_priv);
1671 if (ret)
Chris Wilson7ab87ed2018-07-10 15:38:21 +01001672 goto err_msi;
1673
1674 intel_opregion_setup(dev_priv);
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301675 /*
1676 * Fill the dram structure to get the system raw bandwidth and
1677 * dram info. This will be used for memory latency calculation.
1678 */
1679 intel_get_dram_info(dev_priv);
1680
Ville Syrjäläc457d9c2019-05-24 18:36:14 +03001681 intel_bw_init_hw(dev_priv);
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001682
Chris Wilson0673ad42016-06-24 14:00:22 +01001683 return 0;
1684
Chris Wilson7ab87ed2018-07-10 15:38:21 +01001685err_msi:
1686 if (pdev->msi_enabled)
1687 pci_disable_msi(pdev);
1688 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson9f172f62018-04-14 10:12:33 +01001689err_ggtt:
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02001690 i915_ggtt_driver_release(dev_priv);
Chris Wilson9f172f62018-04-14 10:12:33 +01001691err_perf:
1692 i915_perf_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001693 return ret;
1694}
1695
1696/**
Janusz Krzysztofik78dae1a2019-07-12 13:24:29 +02001697 * i915_driver_hw_remove - cleanup the setup done in i915_driver_hw_probe()
Chris Wilson0673ad42016-06-24 14:00:22 +01001698 * @dev_priv: device private
1699 */
Janusz Krzysztofik78dae1a2019-07-12 13:24:29 +02001700static void i915_driver_hw_remove(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +01001701{
David Weinehall52a05c32016-08-22 13:32:44 +03001702 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001703
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001704 i915_perf_fini(dev_priv);
1705
David Weinehall52a05c32016-08-22 13:32:44 +03001706 if (pdev->msi_enabled)
1707 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001708
1709 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson0673ad42016-06-24 14:00:22 +01001710}
1711
1712/**
1713 * i915_driver_register - register the driver with the rest of the system
1714 * @dev_priv: device private
1715 *
1716 * Perform any steps necessary to make the driver available via kernel
1717 * internal or userspace interfaces.
1718 */
1719static void i915_driver_register(struct drm_i915_private *dev_priv)
1720{
Chris Wilson91c8a322016-07-05 10:40:23 +01001721 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001722
Chris Wilsonc29579d2019-08-06 13:42:59 +01001723 i915_gem_driver_register(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001724 i915_pmu_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001725
1726 /*
1727 * Notify a valid surface after modesetting,
1728 * when running inside a VM.
1729 */
1730 if (intel_vgpu_active(dev_priv))
1731 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1732
1733 /* Reveal our presence to userspace */
1734 if (drm_dev_register(dev, 0) == 0) {
1735 i915_debugfs_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001736 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001737
1738 /* Depends on sysfs having been initialized */
1739 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001740 } else
1741 DRM_ERROR("Failed to register driver for userspace access!\n");
1742
José Roberto de Souzae1bf0942018-11-30 15:20:47 -08001743 if (HAS_DISPLAY(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +01001744 /* Must be done after probing outputs */
1745 intel_opregion_register(dev_priv);
1746 acpi_video_register();
1747 }
1748
Lucas De Marchicf819ef2018-12-12 10:10:43 -08001749 if (IS_GEN(dev_priv, 5))
Chris Wilson0673ad42016-06-24 14:00:22 +01001750 intel_gpu_ips_init(dev_priv);
1751
Jerome Anandeef57322017-01-25 04:27:49 +05301752 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001753
1754 /*
1755 * Some ports require correctly set-up hpd registers for detection to
1756 * work properly (leading to ghost connected connector status), e.g. VGA
1757 * on gm45. Hence we can only set up the initial fbdev config after hpd
1758 * irqs are fully enabled. We do it last so that the async config
1759 * cannot run before the connectors are registered.
1760 */
1761 intel_fbdev_initial_config_async(dev);
Chris Wilson448aa912017-11-28 11:01:47 +00001762
1763 /*
1764 * We need to coordinate the hotplugs with the asynchronous fbdev
1765 * configuration, for which we use the fbdev->async_cookie.
1766 */
José Roberto de Souzae1bf0942018-11-30 15:20:47 -08001767 if (HAS_DISPLAY(dev_priv))
Chris Wilson448aa912017-11-28 11:01:47 +00001768 drm_kms_helper_poll_init(dev);
Chris Wilson07d80572018-08-16 15:37:56 +03001769
Imre Deak2cd9a682018-08-16 15:37:57 +03001770 intel_power_domains_enable(dev_priv);
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07001771 intel_runtime_pm_enable(&dev_priv->runtime_pm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001772}
1773
1774/**
1775 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1776 * @dev_priv: device private
1777 */
1778static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1779{
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07001780 intel_runtime_pm_disable(&dev_priv->runtime_pm);
Imre Deak2cd9a682018-08-16 15:37:57 +03001781 intel_power_domains_disable(dev_priv);
Chris Wilson07d80572018-08-16 15:37:56 +03001782
Daniel Vetter4f256d82017-07-15 00:46:55 +02001783 intel_fbdev_unregister(dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301784 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001785
Chris Wilson448aa912017-11-28 11:01:47 +00001786 /*
1787 * After flushing the fbdev (incl. a late async config which will
1788 * have delayed queuing of a hotplug event), then flush the hotplug
1789 * events.
1790 */
1791 drm_kms_helper_poll_fini(&dev_priv->drm);
1792
Chris Wilson0673ad42016-06-24 14:00:22 +01001793 intel_gpu_ips_teardown();
1794 acpi_video_unregister();
1795 intel_opregion_unregister(dev_priv);
1796
Robert Bragg442b8c02016-11-07 19:49:53 +00001797 i915_perf_unregister(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001798 i915_pmu_unregister(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001799
David Weinehall694c2822016-08-22 13:32:43 +03001800 i915_teardown_sysfs(dev_priv);
Janusz Krzysztofikd69990e2019-04-05 15:02:34 +02001801 drm_dev_unplug(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001802
Chris Wilsonc29579d2019-08-06 13:42:59 +01001803 i915_gem_driver_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001804}
1805
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001806static void i915_welcome_messages(struct drm_i915_private *dev_priv)
1807{
1808 if (drm_debug & DRM_UT_DRIVER) {
1809 struct drm_printer p = drm_debug_printer("i915 device info:");
1810
Tvrtko Ursulin805446c2019-03-27 14:23:28 +00001811 drm_printf(&p, "pciid=0x%04x rev=0x%02x platform=%s (subplatform=0x%x) gen=%i\n",
Jani Nikula1787a982018-12-31 16:56:45 +02001812 INTEL_DEVID(dev_priv),
1813 INTEL_REVID(dev_priv),
1814 intel_platform_name(INTEL_INFO(dev_priv)->platform),
Tvrtko Ursulin805446c2019-03-27 14:23:28 +00001815 intel_subplatform(RUNTIME_INFO(dev_priv),
1816 INTEL_INFO(dev_priv)->platform),
Jani Nikula1787a982018-12-31 16:56:45 +02001817 INTEL_GEN(dev_priv));
1818
1819 intel_device_info_dump_flags(INTEL_INFO(dev_priv), &p);
Jani Nikula02584042018-12-31 16:56:41 +02001820 intel_device_info_dump_runtime(RUNTIME_INFO(dev_priv), &p);
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001821 }
1822
1823 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1824 DRM_INFO("DRM_I915_DEBUG enabled\n");
1825 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1826 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
Imre Deak6dfc4a82018-08-16 22:34:14 +03001827 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
1828 DRM_INFO("DRM_I915_DEBUG_RUNTIME_PM enabled\n");
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001829}
1830
Chris Wilson55ac5a12018-09-05 15:09:20 +01001831static struct drm_i915_private *
1832i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent)
1833{
1834 const struct intel_device_info *match_info =
1835 (struct intel_device_info *)ent->driver_data;
1836 struct intel_device_info *device_info;
1837 struct drm_i915_private *i915;
Andi Shyti2ddcc982018-10-02 12:20:47 +03001838 int err;
Chris Wilson55ac5a12018-09-05 15:09:20 +01001839
1840 i915 = kzalloc(sizeof(*i915), GFP_KERNEL);
1841 if (!i915)
Andi Shyti2ddcc982018-10-02 12:20:47 +03001842 return ERR_PTR(-ENOMEM);
Chris Wilson55ac5a12018-09-05 15:09:20 +01001843
Andi Shyti2ddcc982018-10-02 12:20:47 +03001844 err = drm_dev_init(&i915->drm, &driver, &pdev->dev);
1845 if (err) {
Chris Wilson55ac5a12018-09-05 15:09:20 +01001846 kfree(i915);
Andi Shyti2ddcc982018-10-02 12:20:47 +03001847 return ERR_PTR(err);
Chris Wilson55ac5a12018-09-05 15:09:20 +01001848 }
1849
Chris Wilson55ac5a12018-09-05 15:09:20 +01001850 i915->drm.dev_private = i915;
Chris Wilson361f9dc2019-08-06 08:42:19 +01001851
1852 i915->drm.pdev = pdev;
1853 pci_set_drvdata(pdev, i915);
Chris Wilson55ac5a12018-09-05 15:09:20 +01001854
1855 /* Setup the write-once "constant" device info */
1856 device_info = mkwrite_device_info(i915);
1857 memcpy(device_info, match_info, sizeof(*device_info));
Jani Nikula02584042018-12-31 16:56:41 +02001858 RUNTIME_INFO(i915)->device_id = pdev->device;
Chris Wilson55ac5a12018-09-05 15:09:20 +01001859
Chris Wilson74f6e182018-09-26 11:47:07 +01001860 BUG_ON(device_info->gen > BITS_PER_TYPE(device_info->gen_mask));
Chris Wilson55ac5a12018-09-05 15:09:20 +01001861
1862 return i915;
1863}
1864
Chris Wilson31962ca2018-09-05 15:09:21 +01001865static void i915_driver_destroy(struct drm_i915_private *i915)
1866{
1867 struct pci_dev *pdev = i915->drm.pdev;
1868
1869 drm_dev_fini(&i915->drm);
1870 kfree(i915);
1871
1872 /* And make sure we never chase our dangling pointer from pci_dev */
1873 pci_set_drvdata(pdev, NULL);
1874}
1875
Chris Wilson0673ad42016-06-24 14:00:22 +01001876/**
Janusz Krzysztofikb01558e2019-07-12 13:24:26 +02001877 * i915_driver_probe - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001878 * @pdev: PCI device
1879 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001880 *
Janusz Krzysztofikb01558e2019-07-12 13:24:26 +02001881 * The driver probe routine has to do several things:
Chris Wilson0673ad42016-06-24 14:00:22 +01001882 * - drive output discovery via intel_modeset_init()
1883 * - initialize the memory manager
1884 * - allocate initial config memory
1885 * - setup the DRM framebuffer with the allocated memory
1886 */
Janusz Krzysztofikb01558e2019-07-12 13:24:26 +02001887int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001888{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001889 const struct intel_device_info *match_info =
1890 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001891 struct drm_i915_private *dev_priv;
1892 int ret;
1893
Chris Wilson55ac5a12018-09-05 15:09:20 +01001894 dev_priv = i915_driver_create(pdev, ent);
Andi Shyti2ddcc982018-10-02 12:20:47 +03001895 if (IS_ERR(dev_priv))
1896 return PTR_ERR(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001897
Ville Syrjälä1feb64c2018-09-13 16:16:22 +03001898 /* Disable nuclear pageflip by default on pre-ILK */
1899 if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
1900 dev_priv->drm.driver_features &= ~DRIVER_ATOMIC;
1901
Chris Wilson0673ad42016-06-24 14:00:22 +01001902 ret = pci_enable_device(pdev);
1903 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001904 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001905
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +02001906 ret = i915_driver_early_probe(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001907 if (ret < 0)
1908 goto out_pci_disable;
1909
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07001910 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001911
Daniele Ceraolo Spurio9e138ea2019-06-19 18:00:21 -07001912 i915_detect_vgpu(dev_priv);
1913
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +02001914 ret = i915_driver_mmio_probe(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001915 if (ret < 0)
1916 goto out_runtime_pm_put;
1917
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +02001918 ret = i915_driver_hw_probe(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001919 if (ret < 0)
1920 goto out_cleanup_mmio;
1921
Janusz Krzysztofik0b61b8b2019-07-12 13:24:30 +02001922 ret = i915_driver_modeset_probe(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001923 if (ret < 0)
Daniel Vetterbaf54382017-06-21 10:28:41 +02001924 goto out_cleanup_hw;
Chris Wilson0673ad42016-06-24 14:00:22 +01001925
1926 i915_driver_register(dev_priv);
1927
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07001928 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001929
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001930 i915_welcome_messages(dev_priv);
1931
Chris Wilson0673ad42016-06-24 14:00:22 +01001932 return 0;
1933
Chris Wilson0673ad42016-06-24 14:00:22 +01001934out_cleanup_hw:
Janusz Krzysztofik78dae1a2019-07-12 13:24:29 +02001935 i915_driver_hw_remove(dev_priv);
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02001936 i915_ggtt_driver_release(dev_priv);
Daniele Ceraolo Spurio19e0a8d2019-06-19 18:00:17 -07001937
1938 /* Paranoia: make sure we have disabled everything before we exit. */
1939 intel_sanitize_gt_powersave(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001940out_cleanup_mmio:
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02001941 i915_driver_mmio_release(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001942out_runtime_pm_put:
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07001943 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02001944 i915_driver_late_release(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001945out_pci_disable:
1946 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001947out_fini:
Janusz Krzysztofikf2db53f2019-07-12 13:24:27 +02001948 i915_probe_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilson31962ca2018-09-05 15:09:21 +01001949 i915_driver_destroy(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001950 return ret;
1951}
1952
Chris Wilson361f9dc2019-08-06 08:42:19 +01001953void i915_driver_remove(struct drm_i915_private *i915)
Chris Wilson0673ad42016-06-24 14:00:22 +01001954{
Chris Wilson361f9dc2019-08-06 08:42:19 +01001955 struct pci_dev *pdev = i915->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001956
Chris Wilson361f9dc2019-08-06 08:42:19 +01001957 disable_rpm_wakeref_asserts(&i915->runtime_pm);
Chris Wilson07d80572018-08-16 15:37:56 +03001958
Chris Wilson361f9dc2019-08-06 08:42:19 +01001959 i915_driver_unregister(i915);
Daniel Vetter99c539b2017-07-15 00:46:56 +02001960
Janusz Krzysztofik141f3762019-04-06 11:40:34 +01001961 /*
1962 * After unregistering the device to prevent any new users, cancel
1963 * all in-flight requests so that we can quickly unbind the active
1964 * resources.
1965 */
Chris Wilson361f9dc2019-08-06 08:42:19 +01001966 intel_gt_set_wedged(&i915->gt);
Janusz Krzysztofik141f3762019-04-06 11:40:34 +01001967
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00001968 /* Flush any external code that still may be under the RCU lock */
1969 synchronize_rcu();
1970
Chris Wilson361f9dc2019-08-06 08:42:19 +01001971 i915_gem_suspend(i915);
Chris Wilson0673ad42016-06-24 14:00:22 +01001972
Chris Wilson361f9dc2019-08-06 08:42:19 +01001973 drm_atomic_helper_shutdown(&i915->drm);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001974
Chris Wilson361f9dc2019-08-06 08:42:19 +01001975 intel_gvt_driver_remove(i915);
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001976
Chris Wilson361f9dc2019-08-06 08:42:19 +01001977 intel_modeset_driver_remove(&i915->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001978
Chris Wilson361f9dc2019-08-06 08:42:19 +01001979 intel_bios_driver_remove(i915);
Chris Wilson0673ad42016-06-24 14:00:22 +01001980
David Weinehall52a05c32016-08-22 13:32:44 +03001981 vga_switcheroo_unregister_client(pdev);
1982 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001983
Chris Wilson361f9dc2019-08-06 08:42:19 +01001984 intel_csr_ucode_fini(i915);
Chris Wilson0673ad42016-06-24 14:00:22 +01001985
1986 /* Free error state after interrupts are fully disabled. */
Chris Wilson361f9dc2019-08-06 08:42:19 +01001987 cancel_delayed_work_sync(&i915->gt.hangcheck.work);
1988 i915_reset_error_state(i915);
Chris Wilson0673ad42016-06-24 14:00:22 +01001989
Chris Wilson361f9dc2019-08-06 08:42:19 +01001990 i915_gem_driver_remove(i915);
Chris Wilson0673ad42016-06-24 14:00:22 +01001991
Chris Wilson361f9dc2019-08-06 08:42:19 +01001992 intel_power_domains_driver_remove(i915);
Chris Wilson0673ad42016-06-24 14:00:22 +01001993
Chris Wilson361f9dc2019-08-06 08:42:19 +01001994 i915_driver_hw_remove(i915);
Chris Wilson0673ad42016-06-24 14:00:22 +01001995
Chris Wilson361f9dc2019-08-06 08:42:19 +01001996 enable_rpm_wakeref_asserts(&i915->runtime_pm);
Chris Wilsoncad36882017-02-10 16:35:21 +00001997}
1998
1999static void i915_driver_release(struct drm_device *dev)
2000{
2001 struct drm_i915_private *dev_priv = to_i915(dev);
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07002002 struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
Chris Wilson0673ad42016-06-24 14:00:22 +01002003
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07002004 disable_rpm_wakeref_asserts(rpm);
Janusz Krzysztofik47bc28d2019-05-30 15:31:05 +02002005
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02002006 i915_gem_driver_release(dev_priv);
Janusz Krzysztofik47bc28d2019-05-30 15:31:05 +02002007
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02002008 i915_ggtt_driver_release(dev_priv);
Daniele Ceraolo Spurio19e0a8d2019-06-19 18:00:17 -07002009
2010 /* Paranoia: make sure we have disabled everything before we exit. */
2011 intel_sanitize_gt_powersave(dev_priv);
2012
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02002013 i915_driver_mmio_release(dev_priv);
Janusz Krzysztofik47bc28d2019-05-30 15:31:05 +02002014
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07002015 enable_rpm_wakeref_asserts(rpm);
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02002016 intel_runtime_pm_driver_release(rpm);
Janusz Krzysztofik47bc28d2019-05-30 15:31:05 +02002017
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02002018 i915_driver_late_release(dev_priv);
Chris Wilson31962ca2018-09-05 15:09:21 +01002019 i915_driver_destroy(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01002020}
2021
2022static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
2023{
Chris Wilson829a0af2017-06-20 12:05:45 +01002024 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01002025 int ret;
2026
Chris Wilson829a0af2017-06-20 12:05:45 +01002027 ret = i915_gem_open(i915, file);
Chris Wilson0673ad42016-06-24 14:00:22 +01002028 if (ret)
2029 return ret;
2030
2031 return 0;
2032}
2033
2034/**
2035 * i915_driver_lastclose - clean up after all DRM clients have exited
2036 * @dev: DRM device
2037 *
2038 * Take care of cleaning up after all DRM clients have exited. In the
2039 * mode setting case, we want to restore the kernel's initial mode (just
2040 * in case the last client left us in a bad state).
2041 *
2042 * Additionally, in the non-mode setting case, we'll tear down the GTT
2043 * and DMA structures, since the kernel won't be using them, and clea
2044 * up any GEM state.
2045 */
2046static void i915_driver_lastclose(struct drm_device *dev)
2047{
2048 intel_fbdev_restore_mode(dev);
2049 vga_switcheroo_process_delayed_switch();
2050}
2051
Daniel Vetter7d2ec882017-03-08 15:12:45 +01002052static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01002053{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01002054 struct drm_i915_file_private *file_priv = file->driver_priv;
2055
Chris Wilson0673ad42016-06-24 14:00:22 +01002056 mutex_lock(&dev->struct_mutex);
Chris Wilson829a0af2017-06-20 12:05:45 +01002057 i915_gem_context_close(file);
Chris Wilson0673ad42016-06-24 14:00:22 +01002058 i915_gem_release(dev, file);
2059 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01002060
2061 kfree(file_priv);
Chris Wilson515b8b72019-08-02 22:21:37 +01002062
2063 /* Catch up with all the deferred frees from "this" client */
2064 i915_gem_flush_free_objects(to_i915(dev));
Chris Wilson0673ad42016-06-24 14:00:22 +01002065}
2066
Imre Deak07f9cd02014-08-18 14:42:45 +03002067static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
2068{
Chris Wilson91c8a322016-07-05 10:40:23 +01002069 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02002070 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03002071
2072 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02002073 for_each_intel_encoder(dev, encoder)
2074 if (encoder->suspend)
2075 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03002076 drm_modeset_unlock_all(dev);
2077}
2078
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002079static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2080 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03002081static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05302082
Imre Deakbc872292015-11-18 17:32:30 +02002083static bool suspend_to_idle(struct drm_i915_private *dev_priv)
2084{
2085#if IS_ENABLED(CONFIG_ACPI_SLEEP)
2086 if (acpi_target_system_state() < ACPI_STATE_S3)
2087 return true;
2088#endif
2089 return false;
2090}
Sagar Kambleebc32822014-08-13 23:07:05 +05302091
Chris Wilson73b66f82018-05-25 10:26:29 +01002092static int i915_drm_prepare(struct drm_device *dev)
2093{
2094 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson73b66f82018-05-25 10:26:29 +01002095
2096 /*
2097 * NB intel_display_suspend() may issue new requests after we've
2098 * ostensibly marked the GPU as ready-to-sleep here. We need to
2099 * split out that work and pull it forward so that after point,
2100 * the GPU is not woken again.
2101 */
Chris Wilson5861b012019-03-08 09:36:54 +00002102 i915_gem_suspend(i915);
Chris Wilson73b66f82018-05-25 10:26:29 +01002103
Chris Wilson5861b012019-03-08 09:36:54 +00002104 return 0;
Chris Wilson73b66f82018-05-25 10:26:29 +01002105}
2106
Imre Deak5e365c32014-10-23 19:23:25 +03002107static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002108{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002109 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03002110 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07002111 pci_power_t opregion_target_state;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01002112
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002113 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Imre Deak1f814da2015-12-16 02:52:19 +02002114
Paulo Zanonic67a4702013-08-19 13:18:09 -03002115 /* We do a lot of poking in a lot of registers, make sure they work
2116 * properly. */
Imre Deak2cd9a682018-08-16 15:37:57 +03002117 intel_power_domains_disable(dev_priv);
Paulo Zanonicb107992013-01-25 16:59:15 -02002118
Dave Airlie5bcf7192010-12-07 09:20:40 +10002119 drm_kms_helper_poll_disable(dev);
2120
David Weinehall52a05c32016-08-22 13:32:44 +03002121 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002122
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02002123 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01002124
Ville Syrjälä1a4313d2018-07-05 19:43:52 +03002125 intel_dp_mst_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002126
2127 intel_runtime_pm_disable_interrupts(dev_priv);
2128 intel_hpd_cancel_work(dev_priv);
2129
2130 intel_suspend_encoders(dev_priv);
2131
Ville Syrjälä712bf362016-10-31 22:37:23 +02002132 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002133
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00002134 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002135
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00002136 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002137
Imre Deakbc872292015-11-18 17:32:30 +02002138 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilsona950adc2018-10-30 11:05:54 +00002139 intel_opregion_suspend(dev_priv, opregion_target_state);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002140
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002141 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01002142
Mika Kuoppala62d5d692014-02-25 17:11:28 +02002143 dev_priv->suspend_count++;
2144
Imre Deakf74ed082016-04-18 14:48:21 +03002145 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02002146
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002147 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Imre Deak1f814da2015-12-16 02:52:19 +02002148
Chris Wilson73b66f82018-05-25 10:26:29 +01002149 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002150}
2151
Imre Deak2cd9a682018-08-16 15:37:57 +03002152static enum i915_drm_suspend_mode
2153get_suspend_mode(struct drm_i915_private *dev_priv, bool hibernate)
2154{
2155 if (hibernate)
2156 return I915_DRM_SUSPEND_HIBERNATE;
2157
2158 if (suspend_to_idle(dev_priv))
2159 return I915_DRM_SUSPEND_IDLE;
2160
2161 return I915_DRM_SUSPEND_MEM;
2162}
2163
David Weinehallc49d13e2016-08-22 13:32:42 +03002164static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03002165{
David Weinehallc49d13e2016-08-22 13:32:42 +03002166 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03002167 struct pci_dev *pdev = dev_priv->drm.pdev;
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07002168 struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
Imre Deakc3c09c92014-10-23 19:23:15 +03002169 int ret;
2170
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07002171 disable_rpm_wakeref_asserts(rpm);
Imre Deak1f814da2015-12-16 02:52:19 +02002172
Chris Wilsonec92ad02018-05-31 09:22:46 +01002173 i915_gem_suspend_late(dev_priv);
2174
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07002175 intel_uncore_suspend(&dev_priv->uncore);
Imre Deak4c494a52016-10-13 14:34:06 +03002176
Imre Deak2cd9a682018-08-16 15:37:57 +03002177 intel_power_domains_suspend(dev_priv,
2178 get_suspend_mode(dev_priv, hibernation));
Imre Deak73dfc222015-11-17 17:33:53 +02002179
Imre Deak507e1262016-04-20 20:27:54 +03002180 ret = 0;
Anusha Srivatsa3b6ac432018-10-31 13:27:26 -07002181 if (INTEL_GEN(dev_priv) >= 11 || IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03002182 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03002183 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03002184 hsw_enable_pc8(dev_priv);
2185 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2186 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03002187
2188 if (ret) {
2189 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deak2cd9a682018-08-16 15:37:57 +03002190 intel_power_domains_resume(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03002191
Imre Deak1f814da2015-12-16 02:52:19 +02002192 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03002193 }
2194
David Weinehall52a05c32016-08-22 13:32:44 +03002195 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02002196 /*
Imre Deak54875572015-06-30 17:06:47 +03002197 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02002198 * the device even though it's already in D3 and hang the machine. So
2199 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03002200 * power down the device properly. The issue was seen on multiple old
2201 * GENs with different BIOS vendors, so having an explicit blacklist
2202 * is inpractical; apply the workaround on everything pre GEN6. The
2203 * platforms where the issue was seen:
2204 * Lenovo Thinkpad X301, X61s, X60, T60, X41
2205 * Fujitsu FSC S7110
2206 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02002207 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00002208 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03002209 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03002210
Imre Deak1f814da2015-12-16 02:52:19 +02002211out:
Daniele Ceraolo Spurio69c66352019-06-13 16:21:53 -07002212 enable_rpm_wakeref_asserts(rpm);
Chris Wilsonbd780f32019-01-14 14:21:09 +00002213 if (!dev_priv->uncore.user_forcewake.count)
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02002214 intel_runtime_pm_driver_release(rpm);
Imre Deak1f814da2015-12-16 02:52:19 +02002215
2216 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03002217}
2218
Chris Wilson361f9dc2019-08-06 08:42:19 +01002219static int
2220i915_suspend_switcheroo(struct drm_i915_private *i915, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002221{
2222 int error;
2223
Imre Deak0b14cbd2014-09-10 18:16:55 +03002224 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
2225 state.event != PM_EVENT_FREEZE))
2226 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10002227
Chris Wilson361f9dc2019-08-06 08:42:19 +01002228 if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10002229 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01002230
Chris Wilson361f9dc2019-08-06 08:42:19 +01002231 error = i915_drm_suspend(&i915->drm);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002232 if (error)
2233 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002234
Chris Wilson361f9dc2019-08-06 08:42:19 +01002235 return i915_drm_suspend_late(&i915->drm, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002236}
2237
Imre Deak5e365c32014-10-23 19:23:25 +03002238static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002239{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002240 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03002241 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002242
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002243 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01002244 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02002245
Chris Wilson12887862018-06-14 10:40:59 +01002246 i915_gem_sanitize(dev_priv);
2247
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002248 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03002249 if (ret)
2250 DRM_ERROR("failed to re-enable GGTT\n");
2251
Imre Deakf74ed082016-04-18 14:48:21 +03002252 intel_csr_ucode_resume(dev_priv);
2253
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00002254 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03002255 intel_pps_unlock_regs_wa(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01002256
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002257 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01002258
Peter Antoine364aece2015-05-11 08:50:45 +01002259 /*
2260 * Interrupts have to be enabled before any batches are run. If not the
2261 * GPU will hang. i915_gem_init_hw() will initiate batches to
2262 * update/restore the context.
2263 *
Imre Deak908764f2016-11-29 21:40:29 +02002264 * drm_mode_config_reset() needs AUX interrupts.
2265 *
Peter Antoine364aece2015-05-11 08:50:45 +01002266 * Modeset enabling in intel_modeset_init_hw() also needs working
2267 * interrupts.
2268 */
2269 intel_runtime_pm_enable_interrupts(dev_priv);
2270
Imre Deak908764f2016-11-29 21:40:29 +02002271 drm_mode_config_reset(dev);
2272
Chris Wilson37cd3302017-11-12 11:27:38 +00002273 i915_gem_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002274
Daniel Vetterd5818932015-02-23 12:03:26 +01002275 intel_modeset_init_hw(dev);
Ville Syrjälä675f7ff2017-11-16 18:02:15 +02002276 intel_init_clock_gating(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002277
2278 spin_lock_irq(&dev_priv->irq_lock);
2279 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002280 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002281 spin_unlock_irq(&dev_priv->irq_lock);
2282
Ville Syrjälä1a4313d2018-07-05 19:43:52 +03002283 intel_dp_mst_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002284
Lyudea16b7652016-03-11 10:57:01 -05002285 intel_display_resume(dev);
2286
Lyudee0b70062016-11-01 21:06:30 -04002287 drm_kms_helper_poll_enable(dev);
2288
Daniel Vetterd5818932015-02-23 12:03:26 +01002289 /*
2290 * ... but also need to make sure that hotplug processing
2291 * doesn't cause havoc. Like in the driver load code we don't
Gwan-gyeong Munc444ad72018-08-03 19:41:50 +03002292 * bother with the tiny race here where we might lose hotplug
Daniel Vetterd5818932015-02-23 12:03:26 +01002293 * notifications.
2294 * */
2295 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08002296
Chris Wilsona950adc2018-10-30 11:05:54 +00002297 intel_opregion_resume(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01002298
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002299 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07002300
Imre Deak2cd9a682018-08-16 15:37:57 +03002301 intel_power_domains_enable(dev_priv);
2302
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002303 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Imre Deak1f814da2015-12-16 02:52:19 +02002304
Chris Wilson074c6ad2014-04-09 09:19:43 +01002305 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002306}
2307
Imre Deak5e365c32014-10-23 19:23:25 +03002308static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002309{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002310 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03002311 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03002312 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03002313
Imre Deak76c4b252014-04-01 19:55:22 +03002314 /*
2315 * We have a resume ordering issue with the snd-hda driver also
2316 * requiring our device to be power up. Due to the lack of a
2317 * parent/child relationship we currently solve this with an early
2318 * resume hook.
2319 *
2320 * FIXME: This should be solved with a special hdmi sink device or
2321 * similar so that power domains can be employed.
2322 */
Imre Deak44410cd2016-04-18 14:45:54 +03002323
2324 /*
2325 * Note that we need to set the power state explicitly, since we
2326 * powered off the device during freeze and the PCI core won't power
2327 * it back up for us during thaw. Powering off the device during
2328 * freeze is not a hard requirement though, and during the
2329 * suspend/resume phases the PCI core makes sure we get here with the
2330 * device powered on. So in case we change our freeze logic and keep
2331 * the device powered we can also remove the following set power state
2332 * call.
2333 */
David Weinehall52a05c32016-08-22 13:32:44 +03002334 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03002335 if (ret) {
2336 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
Imre Deak2cd9a682018-08-16 15:37:57 +03002337 return ret;
Imre Deak44410cd2016-04-18 14:45:54 +03002338 }
2339
2340 /*
2341 * Note that pci_enable_device() first enables any parent bridge
2342 * device and only then sets the power state for this device. The
2343 * bridge enabling is a nop though, since bridge devices are resumed
2344 * first. The order of enabling power and enabling the device is
2345 * imposed by the PCI core as described above, so here we preserve the
2346 * same order for the freeze/thaw phases.
2347 *
2348 * TODO: eventually we should remove pci_disable_device() /
2349 * pci_enable_enable_device() from suspend/resume. Due to how they
2350 * depend on the device enable refcount we can't anyway depend on them
2351 * disabling/enabling the device.
2352 */
Imre Deak2cd9a682018-08-16 15:37:57 +03002353 if (pci_enable_device(pdev))
2354 return -EIO;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002355
David Weinehall52a05c32016-08-22 13:32:44 +03002356 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002357
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002358 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Imre Deak1f814da2015-12-16 02:52:19 +02002359
Wayne Boyer666a4532015-12-09 12:29:35 -08002360 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002361 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03002362 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01002363 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
2364 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03002365
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07002366 intel_uncore_resume_early(&dev_priv->uncore);
2367
Tvrtko Ursulineaf522f2019-06-21 08:07:44 +01002368 intel_gt_check_and_clear_faults(&dev_priv->gt);
Paulo Zanoniefee8332014-10-27 17:54:33 -02002369
Animesh Manna3e689282018-10-29 15:14:10 -07002370 if (INTEL_GEN(dev_priv) >= 11 || IS_GEN9_LP(dev_priv)) {
Imre Deak0f906032018-03-22 16:36:42 +02002371 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002372 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03002373 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01002374 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03002375 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02002376
Daniele Ceraolo Spurio19e0a8d2019-06-19 18:00:17 -07002377 intel_sanitize_gt_powersave(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02002378
Imre Deak2cd9a682018-08-16 15:37:57 +03002379 intel_power_domains_resume(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02002380
Chris Wilson0c916212019-06-25 14:01:10 +01002381 intel_gt_sanitize(&dev_priv->gt, true);
Chris Wilson4fdd5b42018-06-16 21:25:34 +01002382
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002383 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
Imre Deak6e35e8a2016-04-18 10:04:19 +03002384
Imre Deak36d61e62014-10-23 19:23:24 +03002385 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03002386}
2387
Chris Wilson361f9dc2019-08-06 08:42:19 +01002388static int i915_resume_switcheroo(struct drm_i915_private *i915)
Imre Deak76c4b252014-04-01 19:55:22 +03002389{
Imre Deak50a00722014-10-23 19:23:17 +03002390 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03002391
Chris Wilson361f9dc2019-08-06 08:42:19 +01002392 if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002393 return 0;
2394
Chris Wilson361f9dc2019-08-06 08:42:19 +01002395 ret = i915_drm_resume_early(&i915->drm);
Imre Deak50a00722014-10-23 19:23:17 +03002396 if (ret)
2397 return ret;
2398
Chris Wilson361f9dc2019-08-06 08:42:19 +01002399 return i915_drm_resume(&i915->drm);
Imre Deak5a175142014-10-23 19:23:18 +03002400}
2401
Chris Wilson73b66f82018-05-25 10:26:29 +01002402static int i915_pm_prepare(struct device *kdev)
2403{
Chris Wilson361f9dc2019-08-06 08:42:19 +01002404 struct drm_i915_private *i915 = kdev_to_i915(kdev);
Chris Wilson73b66f82018-05-25 10:26:29 +01002405
Chris Wilson361f9dc2019-08-06 08:42:19 +01002406 if (!i915) {
Chris Wilson73b66f82018-05-25 10:26:29 +01002407 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
2408 return -ENODEV;
2409 }
2410
Chris Wilson361f9dc2019-08-06 08:42:19 +01002411 if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
Chris Wilson73b66f82018-05-25 10:26:29 +01002412 return 0;
2413
Chris Wilson361f9dc2019-08-06 08:42:19 +01002414 return i915_drm_prepare(&i915->drm);
Chris Wilson73b66f82018-05-25 10:26:29 +01002415}
2416
David Weinehallc49d13e2016-08-22 13:32:42 +03002417static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002418{
Chris Wilson361f9dc2019-08-06 08:42:19 +01002419 struct drm_i915_private *i915 = kdev_to_i915(kdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002420
Chris Wilson361f9dc2019-08-06 08:42:19 +01002421 if (!i915) {
David Weinehallc49d13e2016-08-22 13:32:42 +03002422 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002423 return -ENODEV;
2424 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002425
Chris Wilson361f9dc2019-08-06 08:42:19 +01002426 if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10002427 return 0;
2428
Chris Wilson361f9dc2019-08-06 08:42:19 +01002429 return i915_drm_suspend(&i915->drm);
Imre Deak76c4b252014-04-01 19:55:22 +03002430}
2431
David Weinehallc49d13e2016-08-22 13:32:42 +03002432static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002433{
Chris Wilson361f9dc2019-08-06 08:42:19 +01002434 struct drm_i915_private *i915 = kdev_to_i915(kdev);
Imre Deak76c4b252014-04-01 19:55:22 +03002435
2436 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01002437 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03002438 * requiring our device to be power up. Due to the lack of a
2439 * parent/child relationship we currently solve this with an late
2440 * suspend hook.
2441 *
2442 * FIXME: This should be solved with a special hdmi sink device or
2443 * similar so that power domains can be employed.
2444 */
Chris Wilson361f9dc2019-08-06 08:42:19 +01002445 if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03002446 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002447
Chris Wilson361f9dc2019-08-06 08:42:19 +01002448 return i915_drm_suspend_late(&i915->drm, false);
Imre Deakab3be732015-03-02 13:04:41 +02002449}
2450
David Weinehallc49d13e2016-08-22 13:32:42 +03002451static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02002452{
Chris Wilson361f9dc2019-08-06 08:42:19 +01002453 struct drm_i915_private *i915 = kdev_to_i915(kdev);
Imre Deakab3be732015-03-02 13:04:41 +02002454
Chris Wilson361f9dc2019-08-06 08:42:19 +01002455 if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02002456 return 0;
2457
Chris Wilson361f9dc2019-08-06 08:42:19 +01002458 return i915_drm_suspend_late(&i915->drm, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002459}
2460
David Weinehallc49d13e2016-08-22 13:32:42 +03002461static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002462{
Chris Wilson361f9dc2019-08-06 08:42:19 +01002463 struct drm_i915_private *i915 = kdev_to_i915(kdev);
Imre Deak76c4b252014-04-01 19:55:22 +03002464
Chris Wilson361f9dc2019-08-06 08:42:19 +01002465 if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002466 return 0;
2467
Chris Wilson361f9dc2019-08-06 08:42:19 +01002468 return i915_drm_resume_early(&i915->drm);
Imre Deak76c4b252014-04-01 19:55:22 +03002469}
2470
David Weinehallc49d13e2016-08-22 13:32:42 +03002471static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002472{
Chris Wilson361f9dc2019-08-06 08:42:19 +01002473 struct drm_i915_private *i915 = kdev_to_i915(kdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002474
Chris Wilson361f9dc2019-08-06 08:42:19 +01002475 if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002476 return 0;
2477
Chris Wilson361f9dc2019-08-06 08:42:19 +01002478 return i915_drm_resume(&i915->drm);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002479}
2480
Chris Wilson1f19ac22016-05-14 07:26:32 +01002481/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03002482static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002483{
Chris Wilson361f9dc2019-08-06 08:42:19 +01002484 struct drm_i915_private *i915 = kdev_to_i915(kdev);
Chris Wilson6a800ea2016-09-21 14:51:07 +01002485 int ret;
2486
Chris Wilson361f9dc2019-08-06 08:42:19 +01002487 if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
2488 ret = i915_drm_suspend(&i915->drm);
Imre Deakdd9f31c2017-08-16 17:46:07 +03002489 if (ret)
2490 return ret;
2491 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01002492
Chris Wilson361f9dc2019-08-06 08:42:19 +01002493 ret = i915_gem_freeze(i915);
Chris Wilson6a800ea2016-09-21 14:51:07 +01002494 if (ret)
2495 return ret;
2496
2497 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002498}
2499
David Weinehallc49d13e2016-08-22 13:32:42 +03002500static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002501{
Chris Wilson361f9dc2019-08-06 08:42:19 +01002502 struct drm_i915_private *i915 = kdev_to_i915(kdev);
Chris Wilson461fb992016-05-14 07:26:33 +01002503 int ret;
2504
Chris Wilson361f9dc2019-08-06 08:42:19 +01002505 if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
2506 ret = i915_drm_suspend_late(&i915->drm, true);
Imre Deakdd9f31c2017-08-16 17:46:07 +03002507 if (ret)
2508 return ret;
2509 }
Chris Wilson461fb992016-05-14 07:26:33 +01002510
Chris Wilson361f9dc2019-08-06 08:42:19 +01002511 ret = i915_gem_freeze_late(i915);
Chris Wilson461fb992016-05-14 07:26:33 +01002512 if (ret)
2513 return ret;
2514
2515 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002516}
2517
2518/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002519static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002520{
David Weinehallc49d13e2016-08-22 13:32:42 +03002521 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002522}
2523
David Weinehallc49d13e2016-08-22 13:32:42 +03002524static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002525{
David Weinehallc49d13e2016-08-22 13:32:42 +03002526 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002527}
2528
2529/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002530static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002531{
David Weinehallc49d13e2016-08-22 13:32:42 +03002532 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002533}
2534
David Weinehallc49d13e2016-08-22 13:32:42 +03002535static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002536{
David Weinehallc49d13e2016-08-22 13:32:42 +03002537 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002538}
2539
Imre Deakddeea5b2014-05-05 15:19:56 +03002540/*
2541 * Save all Gunit registers that may be lost after a D3 and a subsequent
2542 * S0i[R123] transition. The list of registers needing a save/restore is
2543 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2544 * registers in the following way:
2545 * - Driver: saved/restored by the driver
2546 * - Punit : saved/restored by the Punit firmware
2547 * - No, w/o marking: no need to save/restore, since the register is R/O or
2548 * used internally by the HW in a way that doesn't depend
2549 * keeping the content across a suspend/resume.
2550 * - Debug : used for debugging
2551 *
2552 * We save/restore all registers marked with 'Driver', with the following
2553 * exceptions:
2554 * - Registers out of use, including also registers marked with 'Debug'.
2555 * These have no effect on the driver's operation, so we don't save/restore
2556 * them to reduce the overhead.
2557 * - Registers that are fully setup by an initialization function called from
2558 * the resume path. For example many clock gating and RPS/RC6 registers.
2559 * - Registers that provide the right functionality with their reset defaults.
2560 *
2561 * TODO: Except for registers that based on the above 3 criteria can be safely
2562 * ignored, we save/restore all others, practically treating the HW context as
2563 * a black-box for the driver. Further investigation is needed to reduce the
2564 * saved/restored registers even further, by following the same 3 criteria.
2565 */
2566static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2567{
2568 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2569 int i;
2570
2571 /* GAM 0x4000-0x4770 */
2572 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2573 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2574 s->arb_mode = I915_READ(ARB_MODE);
2575 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2576 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2577
2578 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002579 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002580
2581 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002582 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002583
2584 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2585 s->ecochk = I915_READ(GAM_ECOCHK);
2586 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2587 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2588
2589 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2590
2591 /* MBC 0x9024-0x91D0, 0x8500 */
2592 s->g3dctl = I915_READ(VLV_G3DCTL);
2593 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2594 s->mbctl = I915_READ(GEN6_MBCTL);
2595
2596 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2597 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2598 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2599 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2600 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2601 s->rstctl = I915_READ(GEN6_RSTCTL);
2602 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2603
2604 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2605 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2606 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2607 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2608 s->ecobus = I915_READ(ECOBUS);
2609 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2610 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2611 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2612 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2613 s->rcedata = I915_READ(VLV_RCEDATA);
2614 s->spare2gh = I915_READ(VLV_SPAREG2H);
2615
2616 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2617 s->gt_imr = I915_READ(GTIMR);
2618 s->gt_ier = I915_READ(GTIER);
2619 s->pm_imr = I915_READ(GEN6_PMIMR);
2620 s->pm_ier = I915_READ(GEN6_PMIER);
2621
2622 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002623 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002624
2625 /* GT SA CZ domain, 0x100000-0x138124 */
2626 s->tilectl = I915_READ(TILECTL);
2627 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2628 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2629 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2630 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2631
2632 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2633 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2634 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002635 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002636 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2637
2638 /*
2639 * Not saving any of:
2640 * DFT, 0x9800-0x9EC0
2641 * SARB, 0xB000-0xB1FC
2642 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2643 * PCI CFG
2644 */
2645}
2646
2647static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2648{
2649 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2650 u32 val;
2651 int i;
2652
2653 /* GAM 0x4000-0x4770 */
2654 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2655 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2656 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2657 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2658 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2659
2660 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002661 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002662
2663 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002664 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002665
2666 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2667 I915_WRITE(GAM_ECOCHK, s->ecochk);
2668 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2669 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2670
2671 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2672
2673 /* MBC 0x9024-0x91D0, 0x8500 */
2674 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2675 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2676 I915_WRITE(GEN6_MBCTL, s->mbctl);
2677
2678 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2679 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2680 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2681 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2682 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2683 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2684 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2685
2686 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2687 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2688 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2689 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2690 I915_WRITE(ECOBUS, s->ecobus);
2691 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2692 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2693 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2694 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2695 I915_WRITE(VLV_RCEDATA, s->rcedata);
2696 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2697
2698 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2699 I915_WRITE(GTIMR, s->gt_imr);
2700 I915_WRITE(GTIER, s->gt_ier);
2701 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2702 I915_WRITE(GEN6_PMIER, s->pm_ier);
2703
2704 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002705 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002706
2707 /* GT SA CZ domain, 0x100000-0x138124 */
2708 I915_WRITE(TILECTL, s->tilectl);
2709 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2710 /*
2711 * Preserve the GT allow wake and GFX force clock bit, they are not
2712 * be restored, as they are used to control the s0ix suspend/resume
2713 * sequence by the caller.
2714 */
2715 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2716 val &= VLV_GTLC_ALLOWWAKEREQ;
2717 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2718 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2719
2720 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2721 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2722 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2723 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2724
2725 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2726
2727 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2728 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2729 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002730 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002731 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2732}
2733
Tvrtko Ursulin5a31d302019-06-11 11:45:47 +01002734static int vlv_wait_for_pw_status(struct drm_i915_private *i915,
Chris Wilson3dd14c02017-04-21 14:58:15 +01002735 u32 mask, u32 val)
2736{
Ville Syrjälä39806c3f2019-02-04 23:16:44 +02002737 i915_reg_t reg = VLV_GTLC_PW_STATUS;
2738 u32 reg_value;
2739 int ret;
2740
Chris Wilson3dd14c02017-04-21 14:58:15 +01002741 /* The HW does not like us polling for PW_STATUS frequently, so
2742 * use the sleeping loop rather than risk the busy spin within
2743 * intel_wait_for_register().
2744 *
2745 * Transitioning between RC6 states should be at most 2ms (see
2746 * valleyview_enable_rps) so use a 3ms timeout.
2747 */
Tvrtko Ursulin5a31d302019-06-11 11:45:47 +01002748 ret = wait_for(((reg_value =
2749 intel_uncore_read_notrace(&i915->uncore, reg)) & mask)
2750 == val, 3);
Ville Syrjälä39806c3f2019-02-04 23:16:44 +02002751
2752 /* just trace the final value */
2753 trace_i915_reg_rw(false, reg, reg_value, sizeof(reg_value), true);
2754
2755 return ret;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002756}
2757
Imre Deak650ad972014-04-18 16:35:02 +03002758int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2759{
2760 u32 val;
2761 int err;
2762
Imre Deak650ad972014-04-18 16:35:02 +03002763 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2764 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2765 if (force_on)
2766 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2767 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2768
2769 if (!force_on)
2770 return 0;
2771
Daniele Ceraolo Spurio97a04e02019-03-25 14:49:39 -07002772 err = intel_wait_for_register(&dev_priv->uncore,
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002773 VLV_GTLC_SURVIVABILITY_REG,
2774 VLV_GFX_CLK_STATUS_BIT,
2775 VLV_GFX_CLK_STATUS_BIT,
2776 20);
Imre Deak650ad972014-04-18 16:35:02 +03002777 if (err)
2778 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2779 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2780
2781 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002782}
2783
Imre Deakddeea5b2014-05-05 15:19:56 +03002784static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2785{
Chris Wilson3dd14c02017-04-21 14:58:15 +01002786 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002787 u32 val;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002788 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002789
2790 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2791 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2792 if (allow)
2793 val |= VLV_GTLC_ALLOWWAKEREQ;
2794 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2795 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2796
Chris Wilson3dd14c02017-04-21 14:58:15 +01002797 mask = VLV_GTLC_ALLOWWAKEACK;
2798 val = allow ? mask : 0;
2799
2800 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002801 if (err)
2802 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002803
Imre Deakddeea5b2014-05-05 15:19:56 +03002804 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002805}
2806
Chris Wilson3dd14c02017-04-21 14:58:15 +01002807static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2808 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002809{
2810 u32 mask;
2811 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002812
2813 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2814 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002815
2816 /*
2817 * RC6 transitioning can be delayed up to 2 msec (see
2818 * valleyview_enable_rps), use 3 msec for safety.
Chris Wilsone01569a2018-04-09 10:49:05 +01002819 *
2820 * This can fail to turn off the rc6 if the GPU is stuck after a failed
2821 * reset and we are trying to force the machine to sleep.
Imre Deakddeea5b2014-05-05 15:19:56 +03002822 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002823 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Chris Wilsone01569a2018-04-09 10:49:05 +01002824 DRM_DEBUG_DRIVER("timeout waiting for GT wells to go %s\n",
2825 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002826}
2827
2828static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2829{
2830 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2831 return;
2832
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002833 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002834 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2835}
2836
Sagar Kambleebc32822014-08-13 23:07:05 +05302837static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002838{
2839 u32 mask;
2840 int err;
2841
2842 /*
2843 * Bspec defines the following GT well on flags as debug only, so
2844 * don't treat them as hard failures.
2845 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002846 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002847
2848 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2849 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2850
2851 vlv_check_no_gt_access(dev_priv);
2852
2853 err = vlv_force_gfx_clock(dev_priv, true);
2854 if (err)
2855 goto err1;
2856
2857 err = vlv_allow_gt_wake(dev_priv, false);
2858 if (err)
2859 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302860
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002861 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302862 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002863
2864 err = vlv_force_gfx_clock(dev_priv, false);
2865 if (err)
2866 goto err2;
2867
2868 return 0;
2869
2870err2:
2871 /* For safety always re-enable waking and disable gfx clock forcing */
2872 vlv_allow_gt_wake(dev_priv, true);
2873err1:
2874 vlv_force_gfx_clock(dev_priv, false);
2875
2876 return err;
2877}
2878
Sagar Kamble016970b2014-08-13 23:07:06 +05302879static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2880 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002881{
Imre Deakddeea5b2014-05-05 15:19:56 +03002882 int err;
2883 int ret;
2884
2885 /*
2886 * If any of the steps fail just try to continue, that's the best we
2887 * can do at this point. Return the first error code (which will also
2888 * leave RPM permanently disabled).
2889 */
2890 ret = vlv_force_gfx_clock(dev_priv, true);
2891
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002892 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302893 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002894
2895 err = vlv_allow_gt_wake(dev_priv, true);
2896 if (!ret)
2897 ret = err;
2898
2899 err = vlv_force_gfx_clock(dev_priv, false);
2900 if (!ret)
2901 ret = err;
2902
2903 vlv_check_no_gt_access(dev_priv);
2904
Chris Wilson7c108fd2016-10-24 13:42:18 +01002905 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002906 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002907
2908 return ret;
2909}
2910
David Weinehallc49d13e2016-08-22 13:32:42 +03002911static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002912{
Chris Wilson361f9dc2019-08-06 08:42:19 +01002913 struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
Daniele Ceraolo Spurio1bf676c2019-06-13 16:21:52 -07002914 struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002915 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002916
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002917 if (WARN_ON_ONCE(!(dev_priv->gt_pm.rc6.enabled && HAS_RC6(dev_priv))))
Imre Deakc6df39b2014-04-14 20:24:29 +03002918 return -ENODEV;
2919
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002920 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002921 return -ENODEV;
2922
Paulo Zanoni8a187452013-12-06 20:32:13 -02002923 DRM_DEBUG_KMS("Suspending device\n");
2924
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002925 disable_rpm_wakeref_asserts(rpm);
Imre Deak1f814da2015-12-16 02:52:19 +02002926
Imre Deakd6102972014-05-07 19:57:49 +03002927 /*
2928 * We are safe here against re-faults, since the fault handler takes
2929 * an RPM reference.
2930 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002931 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002932
Daniele Ceraolo Spurio9dfe3452019-07-31 17:57:09 -07002933 intel_gt_runtime_suspend(&dev_priv->gt);
Alex Daia1c41992015-09-30 09:46:37 -07002934
Imre Deak2eb52522014-11-19 15:30:05 +02002935 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002936
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07002937 intel_uncore_suspend(&dev_priv->uncore);
Hans de Goede01c799c2017-11-14 14:55:18 +01002938
Imre Deak507e1262016-04-20 20:27:54 +03002939 ret = 0;
Animesh Manna3e689282018-10-29 15:14:10 -07002940 if (INTEL_GEN(dev_priv) >= 11) {
2941 icl_display_core_uninit(dev_priv);
2942 bxt_enable_dc9(dev_priv);
2943 } else if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002944 bxt_display_core_uninit(dev_priv);
2945 bxt_enable_dc9(dev_priv);
2946 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2947 hsw_enable_pc8(dev_priv);
2948 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2949 ret = vlv_suspend_complete(dev_priv);
2950 }
2951
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002952 if (ret) {
2953 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07002954 intel_uncore_runtime_resume(&dev_priv->uncore);
Hans de Goede01c799c2017-11-14 14:55:18 +01002955
Daniel Vetterb9632912014-09-30 10:56:44 +02002956 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002957
Daniele Ceraolo Spurio9dfe3452019-07-31 17:57:09 -07002958 intel_gt_runtime_resume(&dev_priv->gt);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302959
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302960 i915_gem_restore_fences(dev_priv);
2961
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002962 enable_rpm_wakeref_asserts(rpm);
Imre Deak1f814da2015-12-16 02:52:19 +02002963
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002964 return ret;
2965 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002966
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002967 enable_rpm_wakeref_asserts(rpm);
Janusz Krzysztofik3b58a942019-07-12 13:24:28 +02002968 intel_runtime_pm_driver_release(rpm);
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002969
Daniele Ceraolo Spurio2cf7bf62019-03-25 14:49:34 -07002970 if (intel_uncore_arm_unclaimed_mmio_detection(&dev_priv->uncore))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002971 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2972
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07002973 rpm->suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002974
2975 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002976 * FIXME: We really should find a document that references the arguments
2977 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002978 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002979 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002980 /*
2981 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2982 * being detected, and the call we do at intel_runtime_resume()
2983 * won't be able to restore them. Since PCI_D3hot matches the
2984 * actual specification and appears to be working, use it.
2985 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002986 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002987 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002988 /*
2989 * current versions of firmware which depend on this opregion
2990 * notification have repurposed the D1 definition to mean
2991 * "runtime suspended" vs. what you would normally expect (D3)
2992 * to distinguish it from notifications that might be sent via
2993 * the suspend path.
2994 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002995 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002996 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002997
Daniele Ceraolo Spuriof568eee2019-03-19 11:35:35 -07002998 assert_forcewakes_inactive(&dev_priv->uncore);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002999
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02003000 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04003001 intel_hpd_poll_init(dev_priv);
3002
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03003003 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02003004 return 0;
3005}
3006
David Weinehallc49d13e2016-08-22 13:32:42 +03003007static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02003008{
Chris Wilson361f9dc2019-08-06 08:42:19 +01003009 struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
Daniele Ceraolo Spurio1bf676c2019-06-13 16:21:52 -07003010 struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
Paulo Zanoni1a5df182014-10-27 17:54:32 -02003011 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02003012
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01003013 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03003014 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02003015
3016 DRM_DEBUG_KMS("Resuming device\n");
3017
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07003018 WARN_ON_ONCE(atomic_read(&rpm->wakeref_count));
3019 disable_rpm_wakeref_asserts(rpm);
Imre Deak1f814da2015-12-16 02:52:19 +02003020
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003021 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07003022 rpm->suspended = false;
Daniele Ceraolo Spurio2cf7bf62019-03-25 14:49:34 -07003023 if (intel_uncore_unclaimed_mmio(&dev_priv->uncore))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02003024 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02003025
Animesh Manna3e689282018-10-29 15:14:10 -07003026 if (INTEL_GEN(dev_priv) >= 11) {
3027 bxt_disable_dc9(dev_priv);
3028 icl_display_core_init(dev_priv, true);
3029 if (dev_priv->csr.dmc_payload) {
3030 if (dev_priv->csr.allowed_dc_mask &
3031 DC_STATE_EN_UPTO_DC6)
3032 skl_enable_dc6(dev_priv);
3033 else if (dev_priv->csr.allowed_dc_mask &
3034 DC_STATE_EN_UPTO_DC5)
3035 gen9_enable_dc5(dev_priv);
3036 }
3037 } else if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03003038 bxt_disable_dc9(dev_priv);
3039 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03003040 if (dev_priv->csr.dmc_payload &&
3041 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
3042 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03003043 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02003044 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03003045 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02003046 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03003047 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02003048
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07003049 intel_uncore_runtime_resume(&dev_priv->uncore);
Hans de Goedebedf4d72017-11-14 14:55:17 +01003050
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05303051 intel_runtime_pm_enable_interrupts(dev_priv);
3052
Imre Deak0ab9cfe2014-04-15 16:39:45 +03003053 /*
3054 * No point of rolling back things in case of an error, as the best
3055 * we can do is to hope that things will still work (and disable RPM).
3056 */
Daniele Ceraolo Spurio9dfe3452019-07-31 17:57:09 -07003057 intel_gt_runtime_resume(&dev_priv->gt);
Chris Wilson83bf6d52017-02-03 12:57:17 +00003058 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03003059
Ville Syrjälä08d8a232015-08-27 23:56:08 +03003060 /*
3061 * On VLV/CHV display interrupts are part of the display
3062 * power well, so hpd is reinitialized from there. For
3063 * everyone else do it here.
3064 */
Wayne Boyer666a4532015-12-09 12:29:35 -08003065 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03003066 intel_hpd_init(dev_priv);
3067
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05303068 intel_enable_ipc(dev_priv);
3069
Daniele Ceraolo Spurio91026502019-06-13 16:21:51 -07003070 enable_rpm_wakeref_asserts(rpm);
Imre Deak1f814da2015-12-16 02:52:19 +02003071
Imre Deak0ab9cfe2014-04-15 16:39:45 +03003072 if (ret)
3073 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
3074 else
3075 DRM_DEBUG_KMS("Device resumed\n");
3076
3077 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02003078}
3079
Chris Wilson42f55512016-06-24 14:00:26 +01003080const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03003081 /*
3082 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
3083 * PMSG_RESUME]
3084 */
Chris Wilson73b66f82018-05-25 10:26:29 +01003085 .prepare = i915_pm_prepare,
Akshay Joshi0206e352011-08-16 15:34:10 -04003086 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03003087 .suspend_late = i915_pm_suspend_late,
3088 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04003089 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03003090
3091 /*
3092 * S4 event handlers
3093 * @freeze, @freeze_late : called (1) before creating the
3094 * hibernation image [PMSG_FREEZE] and
3095 * (2) after rebooting, before restoring
3096 * the image [PMSG_QUIESCE]
3097 * @thaw, @thaw_early : called (1) after creating the hibernation
3098 * image, before writing it [PMSG_THAW]
3099 * and (2) after failing to create or
3100 * restore the image [PMSG_RECOVER]
3101 * @poweroff, @poweroff_late: called after writing the hibernation
3102 * image, before rebooting [PMSG_HIBERNATE]
3103 * @restore, @restore_early : called after rebooting and restoring the
3104 * hibernation image [PMSG_RESTORE]
3105 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01003106 .freeze = i915_pm_freeze,
3107 .freeze_late = i915_pm_freeze_late,
3108 .thaw_early = i915_pm_thaw_early,
3109 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03003110 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02003111 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01003112 .restore_early = i915_pm_restore_early,
3113 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03003114
3115 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03003116 .runtime_suspend = intel_runtime_suspend,
3117 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08003118};
3119
Laurent Pinchart78b68552012-05-17 13:27:22 +02003120static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08003121 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08003122 .open = drm_gem_vm_open,
3123 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08003124};
3125
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003126static const struct file_operations i915_driver_fops = {
3127 .owner = THIS_MODULE,
3128 .open = drm_open,
3129 .release = drm_release,
3130 .unlocked_ioctl = drm_ioctl,
3131 .mmap = drm_gem_mmap,
3132 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003133 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003134 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003135 .llseek = noop_llseek,
3136};
3137
Chris Wilson0673ad42016-06-24 14:00:22 +01003138static int
3139i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
3140 struct drm_file *file)
3141{
3142 return -ENODEV;
3143}
3144
3145static const struct drm_ioctl_desc i915_ioctls[] = {
3146 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3147 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
3148 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
3149 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
3150 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
3151 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
Christian Königb972fff2019-04-17 13:25:24 +02003152 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003153 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3154 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
3155 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
3156 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3157 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
3158 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3159 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3160 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
3161 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
3162 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3163 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02003164 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer_ioctl, DRM_AUTH),
Christian Königb972fff2019-04-17 13:25:24 +02003165 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003166 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
3167 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
Christian Königb972fff2019-04-17 13:25:24 +02003168 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003169 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
3170 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
Christian Königb972fff2019-04-17 13:25:24 +02003171 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003172 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3173 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3174 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
3175 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
3176 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
3177 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
3178 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
3179 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
3180 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00003181 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
3182 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003183 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02003184 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
Chris Wilson0673ad42016-06-24 14:00:22 +01003185 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
Daniel Vetter0cd54b02018-04-20 08:51:57 +02003186 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER),
3187 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER),
3188 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER),
3189 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER),
Christian Königb972fff2019-04-17 13:25:24 +02003190 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_RENDER_ALLOW),
Chris Wilsonb9171542019-03-22 09:23:24 +00003191 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE_EXT, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003192 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
3193 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
3194 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
3195 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
3196 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
3197 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00003198 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01003199 DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
3200 DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Lionel Landwerlina446ae22018-03-06 12:28:56 +00003201 DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson7f3f317a2019-05-21 22:11:25 +01003202 DRM_IOCTL_DEF_DRV(I915_GEM_VM_CREATE, i915_gem_vm_create_ioctl, DRM_RENDER_ALLOW),
3203 DRM_IOCTL_DEF_DRV(I915_GEM_VM_DESTROY, i915_gem_vm_destroy_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003204};
3205
Linus Torvalds1da177e2005-04-16 15:20:36 -07003206static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00003207 /* Don't use MTRRs here; the Xserver or userspace app should
3208 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11003209 */
Eric Anholt673a3942008-07-30 12:06:12 -07003210 .driver_features =
Daniel Vetter1ff49482019-01-29 11:42:48 +01003211 DRIVER_GEM | DRIVER_PRIME |
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +01003212 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
Chris Wilsoncad36882017-02-10 16:35:21 +00003213 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07003214 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11003215 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07003216 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01003217
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003218 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01003219 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08003220 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02003221
3222 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
3223 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
3224 .gem_prime_export = i915_gem_prime_export,
3225 .gem_prime_import = i915_gem_prime_import,
3226
Ville Syrjälä7d23e592019-06-19 20:08:42 +03003227 .get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos,
3228 .get_scanout_position = i915_get_crtc_scanoutpos,
3229
Dave Airlieff72145b2011-02-07 12:16:14 +10003230 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10003231 .dumb_map_offset = i915_gem_mmap_gtt,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003232 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01003233 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003234 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11003235 .name = DRIVER_NAME,
3236 .desc = DRIVER_DESC,
3237 .date = DRIVER_DATE,
3238 .major = DRIVER_MAJOR,
3239 .minor = DRIVER_MINOR,
3240 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003241};
Chris Wilson66d9cb52017-02-13 17:15:17 +00003242
3243#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
3244#include "selftests/mock_drm.c"
3245#endif