blob: 95a2e51ecbb0885a8aa98440d694239c377372b6 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Jani Nikula1aa920e2017-08-10 15:29:44 +030028/**
29 * DOC: The i915 register macro definition style guide
30 *
31 * Follow the style described here for new macros, and while changing existing
32 * macros. Do **not** mass change existing definitions just to update the style.
33 *
34 * Layout
35 * ''''''
36 *
37 * Keep helper macros near the top. For example, _PIPE() and friends.
38 *
39 * Prefix macros that generally should not be used outside of this file with
40 * underscore '_'. For example, _PIPE() and friends, single instances of
41 * registers that are defined solely for the use by function-like macros.
42 *
43 * Avoid using the underscore prefixed macros outside of this file. There are
44 * exceptions, but keep them to a minimum.
45 *
46 * There are two basic types of register definitions: Single registers and
47 * register groups. Register groups are registers which have two or more
48 * instances, for example one per pipe, port, transcoder, etc. Register groups
49 * should be defined using function-like macros.
50 *
51 * For single registers, define the register offset first, followed by register
52 * contents.
53 *
54 * For register groups, define the register instance offsets first, prefixed
55 * with underscore, followed by a function-like macro choosing the right
56 * instance based on the parameter, followed by register contents.
57 *
58 * Define the register contents (i.e. bit and bit field macros) from most
59 * significant to least significant bit. Indent the register content macros
60 * using two extra spaces between ``#define`` and the macro name.
61 *
62 * For bit fields, define a ``_MASK`` and a ``_SHIFT`` macro. Define bit field
63 * contents so that they are already shifted in place, and can be directly
64 * OR'd. For convenience, function-like macros may be used to define bit fields,
65 * but do note that the macros may be needed to read as well as write the
66 * register contents.
67 *
68 * Define bits using ``(1 << N)`` instead of ``BIT(N)``. We may change this in
69 * the future, but this is the prevailing style. Do **not** add ``_BIT`` suffix
70 * to the name.
71 *
72 * Group the register and its contents together without blank lines, separate
73 * from other registers and their contents with one blank line.
74 *
75 * Indent macro values from macro names using TABs. Align values vertically. Use
76 * braces in macro values as needed to avoid unintended precedence after macro
77 * substitution. Use spaces in macro values according to kernel coding
78 * style. Use lower case in hexadecimal values.
79 *
80 * Naming
81 * ''''''
82 *
83 * Try to name registers according to the specs. If the register name changes in
84 * the specs from platform to another, stick to the original name.
85 *
86 * Try to re-use existing register macro definitions. Only add new macros for
87 * new register offsets, or when the register contents have changed enough to
88 * warrant a full redefinition.
89 *
90 * When a register macro changes for a new platform, prefix the new macro using
91 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
92 * prefix signifies the start platform/generation using the register.
93 *
94 * When a bit (field) macro changes or gets added for a new platform, while
95 * retaining the existing register macro, add a platform acronym or generation
96 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
97 *
98 * Examples
99 * ''''''''
100 *
101 * (Note that the values in the example are indented using spaces instead of
102 * TABs to avoid misalignment in generated documentation. Use TABs in the
103 * definitions.)::
104 *
105 * #define _FOO_A 0xf000
106 * #define _FOO_B 0xf001
107 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
108 * #define FOO_ENABLE (1 << 31)
109 * #define FOO_MODE_MASK (0xf << 16)
110 * #define FOO_MODE_SHIFT 16
111 * #define FOO_MODE_BAR (0 << 16)
112 * #define FOO_MODE_BAZ (1 << 16)
113 * #define FOO_MODE_QUX_SNB (2 << 16)
114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200119typedef struct {
120 uint32_t reg;
121} i915_reg_t;
122
123#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
124
125#define INVALID_MMIO_REG _MMIO(0)
126
127static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
128{
129 return reg.reg;
130}
131
132static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
133{
134 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
135}
136
137static inline bool i915_mmio_reg_valid(i915_reg_t reg)
138{
139 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
140}
141
Jani Nikulace646452017-01-27 17:57:06 +0200142#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
143
Chris Wilson5eddb702010-09-11 13:48:45 +0100144#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200145#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
Damien Lespiau70d21f02013-07-03 21:06:04 +0100146#define _PLANE(plane, a, b) _PIPE(plane, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200147#define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
148#define _TRANS(tran, a, b) ((a) + (tran)*((b)-(a)))
149#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300150#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200151#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
Rodrigo Vivia1986f42017-06-05 15:12:02 -0700152#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
153#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
Rodrigo Vivia927c922017-06-09 15:26:04 -0700154#define _PLL(pll, a, b) ((a) + (pll)*((b)-(a)))
155#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
Rodrigo Vivi4557c602017-06-09 15:26:05 -0700156#define _MMIO_PORT6(port, a, b, c, d, e, f) _MMIO(_PICK(port, a, b, c, d, e, f))
157#define _MMIO_PORT6_LN(port, ln, a0, a1, b, c, d, e, f) \
158 _MMIO(_PICK(port, a0, b, c, d, e, f) + (ln * (a1 - a0)))
Jani Nikulace646452017-01-27 17:57:06 +0200159#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +0200160#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300161
Damien Lespiau98533252014-12-08 17:33:51 +0000162#define _MASKED_FIELD(mask, value) ({ \
163 if (__builtin_constant_p(mask)) \
164 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
165 if (__builtin_constant_p(value)) \
166 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
167 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
168 BUILD_BUG_ON_MSG((value) & ~(mask), \
169 "Incorrect value for mask"); \
170 (mask) << 16 | (value); })
171#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
172#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
173
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000174/* Engine ID */
Damien Lespiau98533252014-12-08 17:33:51 +0000175
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000176#define RCS_HW 0
177#define VCS_HW 1
178#define BCS_HW 2
179#define VECS_HW 3
180#define VCS2_HW 4
Tvrtko Ursulin022d3092018-02-28 12:11:52 +0200181#define VCS3_HW 6
182#define VCS4_HW 7
183#define VECS2_HW 12
Daniel Vetter6b26c862012-04-24 14:04:12 +0200184
Daniele Ceraolo Spurio0908180b2017-04-10 07:34:29 -0700185/* Engine class */
186
187#define RENDER_CLASS 0
188#define VIDEO_DECODE_CLASS 1
189#define VIDEO_ENHANCEMENT_CLASS 2
190#define COPY_ENGINE_CLASS 3
191#define OTHER_CLASS 4
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +0000192#define MAX_ENGINE_CLASS 4
193
Tvrtko Ursulin022d3092018-02-28 12:11:52 +0200194#define MAX_ENGINE_INSTANCE 3
Daniele Ceraolo Spurio0908180b2017-04-10 07:34:29 -0700195
Jesse Barnes585fb112008-07-29 11:54:06 -0700196/* PCI config space */
197
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300198#define MCHBAR_I915 0x44
199#define MCHBAR_I965 0x48
200#define MCHBAR_SIZE (4 * 4096)
201
202#define DEVEN 0x54
203#define DEVEN_MCHBAR_EN (1 << 28)
204
Joonas Lahtinen40006c42016-10-12 10:18:54 +0300205/* BSM in include/drm/i915_drm.h */
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300206
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300207#define HPLLCC 0xc0 /* 85x only */
208#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700209#define GC_CLOCK_133_200 (0 << 0)
210#define GC_CLOCK_100_200 (1 << 0)
211#define GC_CLOCK_100_133 (2 << 0)
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300212#define GC_CLOCK_133_266 (3 << 0)
213#define GC_CLOCK_133_200_2 (4 << 0)
214#define GC_CLOCK_133_266_2 (5 << 0)
215#define GC_CLOCK_166_266 (6 << 0)
216#define GC_CLOCK_166_250 (7 << 0)
217
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300218#define I915_GDRST 0xc0 /* PCI config register */
219#define GRDOM_FULL (0 << 2)
220#define GRDOM_RENDER (1 << 2)
221#define GRDOM_MEDIA (3 << 2)
222#define GRDOM_MASK (3 << 2)
223#define GRDOM_RESET_STATUS (1 << 1)
224#define GRDOM_RESET_ENABLE (1 << 0)
225
Ville Syrjälä8fdded82016-12-07 19:28:12 +0200226/* BSpec only has register offset, PCI device and bit found empirically */
227#define I830_CLOCK_GATE 0xc8 /* device 0 */
228#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
229
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300230#define GCDGMBUS 0xcc
231
Jesse Barnesf97108d2010-01-29 11:27:07 -0800232#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -0700233#define GCFGC 0xf0 /* 915+ only */
234#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
235#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
Arthur Heymans62480172017-02-01 00:50:26 +0100236#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +0200237#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
238#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
239#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
240#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
241#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
242#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700243#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -0700244#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
245#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
246#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
247#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
248#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
249#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
250#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
251#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
252#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
253#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
254#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
255#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
256#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
257#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
258#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
259#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
260#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
261#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
262#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +0100263
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300264#define ASLE 0xe4
265#define ASLS 0xfc
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700266
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300267#define SWSCI 0xe8
268#define SWSCI_SCISEL (1 << 15)
269#define SWSCI_GSSCIE (1 << 0)
270
271#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
272
Jesse Barnes585fb112008-07-29 11:54:06 -0700273
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200274#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300275#define ILK_GRDOM_FULL (0<<1)
276#define ILK_GRDOM_RENDER (1<<1)
277#define ILK_GRDOM_MEDIA (3<<1)
278#define ILK_GRDOM_MASK (3<<1)
279#define ILK_GRDOM_RESET_ENABLE (1<<0)
280
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200281#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700282#define GEN6_MBC_SNPCR_SHIFT 21
283#define GEN6_MBC_SNPCR_MASK (3<<21)
284#define GEN6_MBC_SNPCR_MAX (0<<21)
285#define GEN6_MBC_SNPCR_MED (1<<21)
286#define GEN6_MBC_SNPCR_LOW (2<<21)
287#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
288
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200289#define VLV_G3DCTL _MMIO(0x9024)
290#define VLV_GSCKGCTL _MMIO(0x9028)
Imre Deak9e72b462014-05-05 15:13:55 +0300291
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200292#define GEN6_MBCTL _MMIO(0x0907c)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100293#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
294#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
295#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
296#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
297#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
298
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200299#define GEN6_GDRST _MMIO(0x941c)
Eric Anholtcff458c2010-11-18 09:31:14 +0800300#define GEN6_GRDOM_FULL (1 << 0)
301#define GEN6_GRDOM_RENDER (1 << 1)
302#define GEN6_GRDOM_MEDIA (1 << 2)
303#define GEN6_GRDOM_BLT (1 << 3)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200304#define GEN6_GRDOM_VECS (1 << 4)
Arun Siluvery6b332fa2016-04-04 18:50:56 +0100305#define GEN9_GRDOM_GUC (1 << 5)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200306#define GEN8_GRDOM_MEDIA2 (1 << 7)
Eric Anholtcff458c2010-11-18 09:31:14 +0800307
Dave Gordonbbdc070a2016-07-20 18:16:05 +0100308#define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base+0x228)
309#define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base+0x518)
310#define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base+0x220)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100311#define PP_DIR_DCLV_2G 0xffffffff
312
Dave Gordonbbdc070a2016-07-20 18:16:05 +0100313#define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8 + 4)
314#define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800315
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200316#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
Jeff McGee0cea6502015-02-13 10:27:56 -0600317#define GEN8_RPCS_ENABLE (1 << 31)
318#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
319#define GEN8_RPCS_S_CNT_SHIFT 15
320#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
321#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
322#define GEN8_RPCS_SS_CNT_SHIFT 8
323#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
324#define GEN8_RPCS_EU_MAX_SHIFT 4
325#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
326#define GEN8_RPCS_EU_MIN_SHIFT 0
327#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
328
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100329#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
330/* HSW only */
331#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
332#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
333#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
334#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
335/* HSW+ */
336#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
337#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
338#define HSW_RCS_INHIBIT (1 << 8)
339/* Gen8 */
340#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
341#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
342#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
343#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
344#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
345#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
346#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
347#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
348#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
349#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
350
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200351#define GAM_ECOCHK _MMIO(0x4090)
Damien Lespiau81e231a2015-02-09 19:33:19 +0000352#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100353#define ECOCHK_SNB_BIT (1<<10)
Nick Hoath6381b552015-07-14 14:41:15 +0100354#define ECOCHK_DIS_TLB (1<<8)
Ben Widawskye3dff582013-03-20 14:49:14 -0700355#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100356#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
357#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300358#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
359#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
360#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
361#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
362#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100363
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200364#define GAC_ECO_BITS _MMIO(0x14090)
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300365#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200366#define ECOBITS_PPGTT_CACHE64B (3<<8)
367#define ECOBITS_PPGTT_CACHE4B (0<<8)
368
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200369#define GAB_CTL _MMIO(0x24000)
Daniel Vetterbe901a52012-04-11 20:42:39 +0200370#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
371
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200372#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
Paulo Zanoni3774eb52015-08-10 14:57:32 -0300373#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
374#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
375#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
376#define GEN6_STOLEN_RESERVED_1M (0 << 4)
377#define GEN6_STOLEN_RESERVED_512K (1 << 4)
378#define GEN6_STOLEN_RESERVED_256K (2 << 4)
379#define GEN6_STOLEN_RESERVED_128K (3 << 4)
380#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
381#define GEN7_STOLEN_RESERVED_1M (0 << 5)
382#define GEN7_STOLEN_RESERVED_256K (1 << 5)
383#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
384#define GEN8_STOLEN_RESERVED_1M (0 << 7)
385#define GEN8_STOLEN_RESERVED_2M (1 << 7)
386#define GEN8_STOLEN_RESERVED_4M (2 << 7)
387#define GEN8_STOLEN_RESERVED_8M (3 << 7)
Ville Syrjälädb7fb602017-11-02 17:17:35 +0200388#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
Daniel Vetter40bae732014-09-11 13:28:08 +0200389
Jesse Barnes585fb112008-07-29 11:54:06 -0700390/* VGA stuff */
391
392#define VGA_ST01_MDA 0x3ba
393#define VGA_ST01_CGA 0x3da
394
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200395#define _VGA_MSR_WRITE _MMIO(0x3c2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700396#define VGA_MSR_WRITE 0x3c2
397#define VGA_MSR_READ 0x3cc
398#define VGA_MSR_MEM_EN (1<<1)
399#define VGA_MSR_CGA_MODE (1<<0)
400
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300401#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100402#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300403#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700404
405#define VGA_AR_INDEX 0x3c0
406#define VGA_AR_VID_EN (1<<5)
407#define VGA_AR_DATA_WRITE 0x3c0
408#define VGA_AR_DATA_READ 0x3c1
409
410#define VGA_GR_INDEX 0x3ce
411#define VGA_GR_DATA 0x3cf
412/* GR05 */
413#define VGA_GR_MEM_READ_MODE_SHIFT 3
414#define VGA_GR_MEM_READ_MODE_PLANE 1
415/* GR06 */
416#define VGA_GR_MEM_MODE_MASK 0xc
417#define VGA_GR_MEM_MODE_SHIFT 2
418#define VGA_GR_MEM_A0000_AFFFF 0
419#define VGA_GR_MEM_A0000_BFFFF 1
420#define VGA_GR_MEM_B0000_B7FFF 2
421#define VGA_GR_MEM_B0000_BFFFF 3
422
423#define VGA_DACMASK 0x3c6
424#define VGA_DACRX 0x3c7
425#define VGA_DACWX 0x3c8
426#define VGA_DACDATA 0x3c9
427
428#define VGA_CR_INDEX_MDA 0x3b4
429#define VGA_CR_DATA_MDA 0x3b5
430#define VGA_CR_INDEX_CGA 0x3d4
431#define VGA_CR_DATA_CGA 0x3d5
432
433/*
Brad Volkin351e3db2014-02-18 10:15:46 -0800434 * Instruction field definitions used by the command parser
435 */
436#define INSTR_CLIENT_SHIFT 29
Brad Volkin351e3db2014-02-18 10:15:46 -0800437#define INSTR_MI_CLIENT 0x0
438#define INSTR_BC_CLIENT 0x2
439#define INSTR_RC_CLIENT 0x3
440#define INSTR_SUBCLIENT_SHIFT 27
441#define INSTR_SUBCLIENT_MASK 0x18000000
442#define INSTR_MEDIA_SUBCLIENT 0x2
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800443#define INSTR_26_TO_24_MASK 0x7000000
444#define INSTR_26_TO_24_SHIFT 24
Brad Volkin351e3db2014-02-18 10:15:46 -0800445
446/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700447 * Memory interface instructions used by the kernel
448 */
449#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
Brad Volkind4d48032014-02-18 10:15:54 -0800450/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
451#define MI_GLOBAL_GTT (1<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -0700452
453#define MI_NOOP MI_INSTR(0, 0)
454#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
455#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200456#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700457#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
458#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
459#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
460#define MI_FLUSH MI_INSTR(0x04, 0)
461#define MI_READ_FLUSH (1 << 0)
462#define MI_EXE_FLUSH (1 << 1)
463#define MI_NO_WRITE_FLUSH (1 << 2)
464#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
465#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800466#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Ben Widawsky0e792842013-12-16 20:50:37 -0800467#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
468#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
469#define MI_ARB_ENABLE (1<<0)
470#define MI_ARB_DISABLE (0<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700471#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800472#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
473#define MI_SUSPEND_FLUSH_EN (1<<0)
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800474#define MI_SET_APPID MI_INSTR(0x0e, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400475#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200476#define MI_OVERLAY_CONTINUE (0x0<<21)
477#define MI_OVERLAY_ON (0x1<<21)
478#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700479#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500480#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700481#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500482#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200483/* IVB has funny definitions for which plane to flip. */
484#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
485#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
486#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
487#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
488#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
489#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Damien Lespiau830c81d2014-11-13 17:51:46 +0000490/* SKL ones */
491#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
492#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
493#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
494#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
495#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
496#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
497#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
498#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
499#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700500#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
Ben Widawsky0e792842013-12-16 20:50:37 -0800501#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
502#define MI_SEMAPHORE_UPDATE (1<<21)
503#define MI_SEMAPHORE_COMPARE (1<<20)
504#define MI_SEMAPHORE_REGISTER (1<<18)
505#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
506#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
507#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
508#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
509#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
510#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
511#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
512#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
513#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
514#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
515#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
516#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
Daniel Vettera028c4b2014-03-15 00:08:56 +0100517#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
518#define MI_SEMAPHORE_SYNC_MASK (3<<16)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800519#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
520#define MI_MM_SPACE_GTT (1<<8)
521#define MI_MM_SPACE_PHYSICAL (0<<8)
522#define MI_SAVE_EXT_STATE_EN (1<<3)
523#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800524#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800525#define MI_RESTORE_INHIBIT (1<<0)
Abdiel Janulgue4c436d552015-06-16 13:39:41 +0300526#define HSW_MI_RS_SAVE_STATE_EN (1<<3)
527#define HSW_MI_RS_RESTORE_STATE_EN (1<<2)
Ben Widawsky3e789982014-06-30 09:53:37 -0700528#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
529#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700530#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
531#define MI_SEMAPHORE_POLL (1<<15)
532#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
Jesse Barnes585fb112008-07-29 11:54:06 -0700533#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
Ville Syrjälä8edfbb82014-11-14 18:16:56 +0200534#define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
535#define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
536#define MI_USE_GGTT (1 << 22) /* g4x+ */
Jesse Barnes585fb112008-07-29 11:54:06 -0700537#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
538#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000539/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
540 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
541 * simply ignores the register load under certain conditions.
542 * - One can actually load arbitrary many arbitrary registers: Simply issue x
543 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
544 */
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100545#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100546#define MI_LRI_FORCE_POSTED (1<<12)
Arun Siluveryf1afe242015-08-04 16:22:20 +0100547#define MI_STORE_REGISTER_MEM MI_INSTR(0x24, 1)
548#define MI_STORE_REGISTER_MEM_GEN8 MI_INSTR(0x24, 2)
Ben Widawsky0e792842013-12-16 20:50:37 -0800549#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
Chris Wilson71a77e02011-02-02 12:13:49 +0000550#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700551#define MI_FLUSH_DW_STORE_INDEX (1<<21)
552#define MI_INVALIDATE_TLB (1<<18)
553#define MI_FLUSH_DW_OP_STOREDW (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800554#define MI_FLUSH_DW_OP_MASK (3<<14)
Brad Volkinb18b3962014-02-18 10:15:53 -0800555#define MI_FLUSH_DW_NOTIFY (1<<8)
Jesse Barnes9a289772012-10-26 09:42:42 -0700556#define MI_INVALIDATE_BSD (1<<7)
557#define MI_FLUSH_DW_USE_GTT (1<<2)
558#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Arun Siluveryf1afe242015-08-04 16:22:20 +0100559#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 1)
560#define MI_LOAD_REGISTER_MEM_GEN8 MI_INSTR(0x29, 2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700561#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100562#define MI_BATCH_NON_SECURE (1)
563/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
Ben Widawsky0e792842013-12-16 20:50:37 -0800564#define MI_BATCH_NON_SECURE_I965 (1<<8)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100565#define MI_BATCH_PPGTT_HSW (1<<8)
Ben Widawsky0e792842013-12-16 20:50:37 -0800566#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700567#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100568#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700569#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Abdiel Janulgue919032e2015-06-16 13:39:40 +0300570#define MI_BATCH_RESOURCE_STREAMER (1<<10)
Ben Widawsky0e792842013-12-16 20:50:37 -0800571
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200572#define MI_PREDICATE_SRC0 _MMIO(0x2400)
573#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
574#define MI_PREDICATE_SRC1 _MMIO(0x2408)
575#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300576
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200577#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300578#define LOWER_SLICE_ENABLED (1<<0)
579#define LOWER_SLICE_DISABLED (0<<0)
580
Jesse Barnes585fb112008-07-29 11:54:06 -0700581/*
582 * 3D instructions used by the kernel
583 */
584#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
585
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +0100586#define GEN9_MEDIA_POOL_STATE ((0x3 << 29) | (0x2 << 27) | (0x5 << 16) | 4)
587#define GEN9_MEDIA_POOL_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -0700588#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
589#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
590#define SC_UPDATE_SCISSOR (0x1<<1)
591#define SC_ENABLE_MASK (0x1<<0)
592#define SC_ENABLE (0x1<<0)
593#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
594#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
595#define SCI_YMIN_MASK (0xffff<<16)
596#define SCI_XMIN_MASK (0xffff<<0)
597#define SCI_YMAX_MASK (0xffff<<16)
598#define SCI_XMAX_MASK (0xffff<<0)
599#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
600#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
601#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
602#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
603#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
604#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
605#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
606#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
607#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100608
609#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
610#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700611#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
612#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100613#define BLT_WRITE_A (2<<20)
614#define BLT_WRITE_RGB (1<<20)
615#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
Jesse Barnes585fb112008-07-29 11:54:06 -0700616#define BLT_DEPTH_8 (0<<24)
617#define BLT_DEPTH_16_565 (1<<24)
618#define BLT_DEPTH_16_1555 (2<<24)
619#define BLT_DEPTH_32 (3<<24)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100620#define BLT_ROP_SRC_COPY (0xcc<<16)
621#define BLT_ROP_COLOR_COPY (0xf0<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700622#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
623#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
624#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
625#define ASYNC_FLIP (1<<22)
626#define DISPLAY_PLANE_A (0<<20)
627#define DISPLAY_PLANE_B (1<<20)
Ville Syrjälä68d97532015-09-18 20:03:39 +0300628#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|((len)-2))
Arun Siluvery0160f052015-06-23 15:46:57 +0100629#define PIPE_CONTROL_FLUSH_L3 (1<<27)
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200630#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Brad Volkinf0a346b2014-02-18 10:15:52 -0800631#define PIPE_CONTROL_MMIO_WRITE (1<<23)
Brad Volkin114d4f72014-02-18 10:15:55 -0800632#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
Jesse Barnes8d315282011-10-16 10:23:31 +0200633#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700634#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Chris Wilson148b83d2014-12-16 08:44:31 +0000635#define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200636#define PIPE_CONTROL_QW_WRITE (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800637#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200638#define PIPE_CONTROL_DEPTH_STALL (1<<13)
639#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200640#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200641#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
642#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
643#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
644#define PIPE_CONTROL_NOTIFY (1<<8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700645#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
Arun Siluveryc82435b2015-06-19 18:37:13 +0100646#define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5)
Jesse Barnes8d315282011-10-16 10:23:31 +0200647#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
648#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
649#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200650#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200651#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700652#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700653
Brad Volkin3a6fa982014-02-18 10:15:47 -0800654/*
655 * Commands used only by the command parser
656 */
657#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
658#define MI_ARB_CHECK MI_INSTR(0x05, 0)
659#define MI_RS_CONTROL MI_INSTR(0x06, 0)
660#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
661#define MI_PREDICATE MI_INSTR(0x0C, 0)
662#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
663#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
Brad Volkin9c640d12014-02-18 10:15:48 -0800664#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800665#define MI_URB_CLEAR MI_INSTR(0x19, 0)
666#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
667#define MI_CLFLUSH MI_INSTR(0x27, 0)
Brad Volkind4d48032014-02-18 10:15:54 -0800668#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
669#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800670#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
671#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
672#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
673#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
674#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
675
676#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
677#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
Brad Volkinf0a346b2014-02-18 10:15:52 -0800678#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
679#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800680#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
681#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
682#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
683 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
684#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
685 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
686#define GFX_OP_3DSTATE_SO_DECL_LIST \
687 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
688
689#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
690 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
691#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
692 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
693#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
694 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
695#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
696 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
697#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
698 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
699
700#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
701
702#define COLOR_BLT ((0x2<<29)|(0x40<<22))
703#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100704
705/*
Brad Volkin5947de92014-02-18 10:15:50 -0800706 * Registers used only by the command parser
707 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200708#define BCS_SWCTRL _MMIO(0x22200)
Brad Volkin5947de92014-02-18 10:15:50 -0800709
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200710#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
711#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
712#define HS_INVOCATION_COUNT _MMIO(0x2300)
713#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
714#define DS_INVOCATION_COUNT _MMIO(0x2308)
715#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
716#define IA_VERTICES_COUNT _MMIO(0x2310)
717#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
718#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
719#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
720#define VS_INVOCATION_COUNT _MMIO(0x2320)
721#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
722#define GS_INVOCATION_COUNT _MMIO(0x2328)
723#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
724#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
725#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
726#define CL_INVOCATION_COUNT _MMIO(0x2338)
727#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
728#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
729#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
730#define PS_INVOCATION_COUNT _MMIO(0x2348)
731#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
732#define PS_DEPTH_COUNT _MMIO(0x2350)
733#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800734
735/* There are the 4 64-bit counter registers, one for each stream output */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200736#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
737#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800738
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200739#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
740#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
Brad Volkin113a0472014-04-08 14:18:58 -0700741
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200742#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
743#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
744#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
745#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
746#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
747#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
Brad Volkin113a0472014-04-08 14:18:58 -0700748
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200749#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
750#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
751#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
Jordan Justen7b9748c2015-10-01 23:09:58 -0700752
Jordan Justen1b850662016-03-06 23:30:29 -0800753/* There are the 16 64-bit CS General Purpose Registers */
754#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
755#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
756
Robert Bragga9417952016-11-07 19:49:48 +0000757#define GEN7_OACONTROL _MMIO(0x2360)
Robert Braggd7965152016-11-07 19:49:52 +0000758#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
759#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
760#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
761#define GEN7_OACONTROL_TIMER_ENABLE (1<<5)
762#define GEN7_OACONTROL_FORMAT_A13 (0<<2)
763#define GEN7_OACONTROL_FORMAT_A29 (1<<2)
764#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2<<2)
765#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3<<2)
766#define GEN7_OACONTROL_FORMAT_B4_C8 (4<<2)
767#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5<<2)
768#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6<<2)
769#define GEN7_OACONTROL_FORMAT_C4_B8 (7<<2)
770#define GEN7_OACONTROL_FORMAT_SHIFT 2
771#define GEN7_OACONTROL_PER_CTX_ENABLE (1<<1)
772#define GEN7_OACONTROL_ENABLE (1<<0)
773
774#define GEN8_OACTXID _MMIO(0x2364)
775
Robert Bragg19f81df2017-06-13 12:23:03 +0100776#define GEN8_OA_DEBUG _MMIO(0x2B04)
777#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1<<5)
778#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1<<6)
779#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1<<2)
780#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1<<1)
781
Robert Braggd7965152016-11-07 19:49:52 +0000782#define GEN8_OACONTROL _MMIO(0x2B00)
783#define GEN8_OA_REPORT_FORMAT_A12 (0<<2)
784#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2<<2)
785#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5<<2)
786#define GEN8_OA_REPORT_FORMAT_C4_B8 (7<<2)
787#define GEN8_OA_REPORT_FORMAT_SHIFT 2
788#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1<<1)
789#define GEN8_OA_COUNTER_ENABLE (1<<0)
790
791#define GEN8_OACTXCONTROL _MMIO(0x2360)
792#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
793#define GEN8_OA_TIMER_PERIOD_SHIFT 2
794#define GEN8_OA_TIMER_ENABLE (1<<1)
795#define GEN8_OA_COUNTER_RESUME (1<<0)
796
797#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
798#define GEN7_OABUFFER_OVERRUN_DISABLE (1<<3)
799#define GEN7_OABUFFER_EDGE_TRIGGER (1<<2)
800#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1<<1)
801#define GEN7_OABUFFER_RESUME (1<<0)
802
Robert Bragg19f81df2017-06-13 12:23:03 +0100803#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
Robert Braggd7965152016-11-07 19:49:52 +0000804#define GEN8_OABUFFER _MMIO(0x2b14)
805
806#define GEN7_OASTATUS1 _MMIO(0x2364)
807#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
808#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1<<2)
809#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1<<1)
810#define GEN7_OASTATUS1_REPORT_LOST (1<<0)
811
812#define GEN7_OASTATUS2 _MMIO(0x2368)
813#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
814
815#define GEN8_OASTATUS _MMIO(0x2b08)
816#define GEN8_OASTATUS_OVERRUN_STATUS (1<<3)
817#define GEN8_OASTATUS_COUNTER_OVERFLOW (1<<2)
818#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1<<1)
819#define GEN8_OASTATUS_REPORT_LOST (1<<0)
820
821#define GEN8_OAHEADPTR _MMIO(0x2B0C)
Robert Bragg19f81df2017-06-13 12:23:03 +0100822#define GEN8_OAHEADPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000823#define GEN8_OATAILPTR _MMIO(0x2B10)
Robert Bragg19f81df2017-06-13 12:23:03 +0100824#define GEN8_OATAILPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000825
826#define OABUFFER_SIZE_128K (0<<3)
827#define OABUFFER_SIZE_256K (1<<3)
828#define OABUFFER_SIZE_512K (2<<3)
829#define OABUFFER_SIZE_1M (3<<3)
830#define OABUFFER_SIZE_2M (4<<3)
831#define OABUFFER_SIZE_4M (5<<3)
832#define OABUFFER_SIZE_8M (6<<3)
833#define OABUFFER_SIZE_16M (7<<3)
834
835#define OA_MEM_SELECT_GGTT (1<<0)
836
Robert Bragg19f81df2017-06-13 12:23:03 +0100837/*
838 * Flexible, Aggregate EU Counter Registers.
839 * Note: these aren't contiguous
840 */
Robert Braggd7965152016-11-07 19:49:52 +0000841#define EU_PERF_CNTL0 _MMIO(0xe458)
Robert Bragg19f81df2017-06-13 12:23:03 +0100842#define EU_PERF_CNTL1 _MMIO(0xe558)
843#define EU_PERF_CNTL2 _MMIO(0xe658)
844#define EU_PERF_CNTL3 _MMIO(0xe758)
845#define EU_PERF_CNTL4 _MMIO(0xe45c)
846#define EU_PERF_CNTL5 _MMIO(0xe55c)
847#define EU_PERF_CNTL6 _MMIO(0xe65c)
Robert Braggd7965152016-11-07 19:49:52 +0000848
Robert Braggd7965152016-11-07 19:49:52 +0000849/*
850 * OA Boolean state
851 */
852
Robert Braggd7965152016-11-07 19:49:52 +0000853#define OASTARTTRIG1 _MMIO(0x2710)
854#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
855#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
856
857#define OASTARTTRIG2 _MMIO(0x2714)
858#define OASTARTTRIG2_INVERT_A_0 (1<<0)
859#define OASTARTTRIG2_INVERT_A_1 (1<<1)
860#define OASTARTTRIG2_INVERT_A_2 (1<<2)
861#define OASTARTTRIG2_INVERT_A_3 (1<<3)
862#define OASTARTTRIG2_INVERT_A_4 (1<<4)
863#define OASTARTTRIG2_INVERT_A_5 (1<<5)
864#define OASTARTTRIG2_INVERT_A_6 (1<<6)
865#define OASTARTTRIG2_INVERT_A_7 (1<<7)
866#define OASTARTTRIG2_INVERT_A_8 (1<<8)
867#define OASTARTTRIG2_INVERT_A_9 (1<<9)
868#define OASTARTTRIG2_INVERT_A_10 (1<<10)
869#define OASTARTTRIG2_INVERT_A_11 (1<<11)
870#define OASTARTTRIG2_INVERT_A_12 (1<<12)
871#define OASTARTTRIG2_INVERT_A_13 (1<<13)
872#define OASTARTTRIG2_INVERT_A_14 (1<<14)
873#define OASTARTTRIG2_INVERT_A_15 (1<<15)
874#define OASTARTTRIG2_INVERT_B_0 (1<<16)
875#define OASTARTTRIG2_INVERT_B_1 (1<<17)
876#define OASTARTTRIG2_INVERT_B_2 (1<<18)
877#define OASTARTTRIG2_INVERT_B_3 (1<<19)
878#define OASTARTTRIG2_INVERT_C_0 (1<<20)
879#define OASTARTTRIG2_INVERT_C_1 (1<<21)
880#define OASTARTTRIG2_INVERT_D_0 (1<<22)
881#define OASTARTTRIG2_THRESHOLD_ENABLE (1<<23)
882#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1<<24)
883#define OASTARTTRIG2_EVENT_SELECT_0 (1<<28)
884#define OASTARTTRIG2_EVENT_SELECT_1 (1<<29)
885#define OASTARTTRIG2_EVENT_SELECT_2 (1<<30)
886#define OASTARTTRIG2_EVENT_SELECT_3 (1<<31)
887
888#define OASTARTTRIG3 _MMIO(0x2718)
889#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
890#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
891#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
892#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
893#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
894#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
895#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
896#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
897#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
898
899#define OASTARTTRIG4 _MMIO(0x271c)
900#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
901#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
902#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
903#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
904#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
905#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
906#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
907#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
908#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
909
910#define OASTARTTRIG5 _MMIO(0x2720)
911#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
912#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
913
914#define OASTARTTRIG6 _MMIO(0x2724)
915#define OASTARTTRIG6_INVERT_A_0 (1<<0)
916#define OASTARTTRIG6_INVERT_A_1 (1<<1)
917#define OASTARTTRIG6_INVERT_A_2 (1<<2)
918#define OASTARTTRIG6_INVERT_A_3 (1<<3)
919#define OASTARTTRIG6_INVERT_A_4 (1<<4)
920#define OASTARTTRIG6_INVERT_A_5 (1<<5)
921#define OASTARTTRIG6_INVERT_A_6 (1<<6)
922#define OASTARTTRIG6_INVERT_A_7 (1<<7)
923#define OASTARTTRIG6_INVERT_A_8 (1<<8)
924#define OASTARTTRIG6_INVERT_A_9 (1<<9)
925#define OASTARTTRIG6_INVERT_A_10 (1<<10)
926#define OASTARTTRIG6_INVERT_A_11 (1<<11)
927#define OASTARTTRIG6_INVERT_A_12 (1<<12)
928#define OASTARTTRIG6_INVERT_A_13 (1<<13)
929#define OASTARTTRIG6_INVERT_A_14 (1<<14)
930#define OASTARTTRIG6_INVERT_A_15 (1<<15)
931#define OASTARTTRIG6_INVERT_B_0 (1<<16)
932#define OASTARTTRIG6_INVERT_B_1 (1<<17)
933#define OASTARTTRIG6_INVERT_B_2 (1<<18)
934#define OASTARTTRIG6_INVERT_B_3 (1<<19)
935#define OASTARTTRIG6_INVERT_C_0 (1<<20)
936#define OASTARTTRIG6_INVERT_C_1 (1<<21)
937#define OASTARTTRIG6_INVERT_D_0 (1<<22)
938#define OASTARTTRIG6_THRESHOLD_ENABLE (1<<23)
939#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1<<24)
940#define OASTARTTRIG6_EVENT_SELECT_4 (1<<28)
941#define OASTARTTRIG6_EVENT_SELECT_5 (1<<29)
942#define OASTARTTRIG6_EVENT_SELECT_6 (1<<30)
943#define OASTARTTRIG6_EVENT_SELECT_7 (1<<31)
944
945#define OASTARTTRIG7 _MMIO(0x2728)
946#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
947#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
948#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
949#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
950#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
951#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
952#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
953#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
954#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
955
956#define OASTARTTRIG8 _MMIO(0x272c)
957#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
958#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
959#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
960#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
961#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
962#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
963#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
964#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
965#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
966
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100967#define OAREPORTTRIG1 _MMIO(0x2740)
968#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
969#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
970
971#define OAREPORTTRIG2 _MMIO(0x2744)
972#define OAREPORTTRIG2_INVERT_A_0 (1<<0)
973#define OAREPORTTRIG2_INVERT_A_1 (1<<1)
974#define OAREPORTTRIG2_INVERT_A_2 (1<<2)
975#define OAREPORTTRIG2_INVERT_A_3 (1<<3)
976#define OAREPORTTRIG2_INVERT_A_4 (1<<4)
977#define OAREPORTTRIG2_INVERT_A_5 (1<<5)
978#define OAREPORTTRIG2_INVERT_A_6 (1<<6)
979#define OAREPORTTRIG2_INVERT_A_7 (1<<7)
980#define OAREPORTTRIG2_INVERT_A_8 (1<<8)
981#define OAREPORTTRIG2_INVERT_A_9 (1<<9)
982#define OAREPORTTRIG2_INVERT_A_10 (1<<10)
983#define OAREPORTTRIG2_INVERT_A_11 (1<<11)
984#define OAREPORTTRIG2_INVERT_A_12 (1<<12)
985#define OAREPORTTRIG2_INVERT_A_13 (1<<13)
986#define OAREPORTTRIG2_INVERT_A_14 (1<<14)
987#define OAREPORTTRIG2_INVERT_A_15 (1<<15)
988#define OAREPORTTRIG2_INVERT_B_0 (1<<16)
989#define OAREPORTTRIG2_INVERT_B_1 (1<<17)
990#define OAREPORTTRIG2_INVERT_B_2 (1<<18)
991#define OAREPORTTRIG2_INVERT_B_3 (1<<19)
992#define OAREPORTTRIG2_INVERT_C_0 (1<<20)
993#define OAREPORTTRIG2_INVERT_C_1 (1<<21)
994#define OAREPORTTRIG2_INVERT_D_0 (1<<22)
995#define OAREPORTTRIG2_THRESHOLD_ENABLE (1<<23)
996#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1<<31)
997
998#define OAREPORTTRIG3 _MMIO(0x2748)
999#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
1000#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
1001#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
1002#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
1003#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
1004#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
1005#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
1006#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
1007#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
1008
1009#define OAREPORTTRIG4 _MMIO(0x274c)
1010#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
1011#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
1012#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
1013#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
1014#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
1015#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
1016#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
1017#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
1018#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
1019
1020#define OAREPORTTRIG5 _MMIO(0x2750)
1021#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
1022#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
1023
1024#define OAREPORTTRIG6 _MMIO(0x2754)
1025#define OAREPORTTRIG6_INVERT_A_0 (1<<0)
1026#define OAREPORTTRIG6_INVERT_A_1 (1<<1)
1027#define OAREPORTTRIG6_INVERT_A_2 (1<<2)
1028#define OAREPORTTRIG6_INVERT_A_3 (1<<3)
1029#define OAREPORTTRIG6_INVERT_A_4 (1<<4)
1030#define OAREPORTTRIG6_INVERT_A_5 (1<<5)
1031#define OAREPORTTRIG6_INVERT_A_6 (1<<6)
1032#define OAREPORTTRIG6_INVERT_A_7 (1<<7)
1033#define OAREPORTTRIG6_INVERT_A_8 (1<<8)
1034#define OAREPORTTRIG6_INVERT_A_9 (1<<9)
1035#define OAREPORTTRIG6_INVERT_A_10 (1<<10)
1036#define OAREPORTTRIG6_INVERT_A_11 (1<<11)
1037#define OAREPORTTRIG6_INVERT_A_12 (1<<12)
1038#define OAREPORTTRIG6_INVERT_A_13 (1<<13)
1039#define OAREPORTTRIG6_INVERT_A_14 (1<<14)
1040#define OAREPORTTRIG6_INVERT_A_15 (1<<15)
1041#define OAREPORTTRIG6_INVERT_B_0 (1<<16)
1042#define OAREPORTTRIG6_INVERT_B_1 (1<<17)
1043#define OAREPORTTRIG6_INVERT_B_2 (1<<18)
1044#define OAREPORTTRIG6_INVERT_B_3 (1<<19)
1045#define OAREPORTTRIG6_INVERT_C_0 (1<<20)
1046#define OAREPORTTRIG6_INVERT_C_1 (1<<21)
1047#define OAREPORTTRIG6_INVERT_D_0 (1<<22)
1048#define OAREPORTTRIG6_THRESHOLD_ENABLE (1<<23)
1049#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1<<31)
1050
1051#define OAREPORTTRIG7 _MMIO(0x2758)
1052#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
1053#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
1054#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
1055#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
1056#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
1057#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
1058#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
1059#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
1060#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
1061
1062#define OAREPORTTRIG8 _MMIO(0x275c)
1063#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
1064#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
1065#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
1066#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
1067#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
1068#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
1069#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
1070#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
1071#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
1072
Robert Braggd7965152016-11-07 19:49:52 +00001073/* CECX_0 */
1074#define OACEC_COMPARE_LESS_OR_EQUAL 6
1075#define OACEC_COMPARE_NOT_EQUAL 5
1076#define OACEC_COMPARE_LESS_THAN 4
1077#define OACEC_COMPARE_GREATER_OR_EQUAL 3
1078#define OACEC_COMPARE_EQUAL 2
1079#define OACEC_COMPARE_GREATER_THAN 1
1080#define OACEC_COMPARE_ANY_EQUAL 0
1081
1082#define OACEC_COMPARE_VALUE_MASK 0xffff
1083#define OACEC_COMPARE_VALUE_SHIFT 3
1084
1085#define OACEC_SELECT_NOA (0<<19)
1086#define OACEC_SELECT_PREV (1<<19)
1087#define OACEC_SELECT_BOOLEAN (2<<19)
1088
1089/* CECX_1 */
1090#define OACEC_MASK_MASK 0xffff
1091#define OACEC_CONSIDERATIONS_MASK 0xffff
1092#define OACEC_CONSIDERATIONS_SHIFT 16
1093
1094#define OACEC0_0 _MMIO(0x2770)
1095#define OACEC0_1 _MMIO(0x2774)
1096#define OACEC1_0 _MMIO(0x2778)
1097#define OACEC1_1 _MMIO(0x277c)
1098#define OACEC2_0 _MMIO(0x2780)
1099#define OACEC2_1 _MMIO(0x2784)
1100#define OACEC3_0 _MMIO(0x2788)
1101#define OACEC3_1 _MMIO(0x278c)
1102#define OACEC4_0 _MMIO(0x2790)
1103#define OACEC4_1 _MMIO(0x2794)
1104#define OACEC5_0 _MMIO(0x2798)
1105#define OACEC5_1 _MMIO(0x279c)
1106#define OACEC6_0 _MMIO(0x27a0)
1107#define OACEC6_1 _MMIO(0x27a4)
1108#define OACEC7_0 _MMIO(0x27a8)
1109#define OACEC7_1 _MMIO(0x27ac)
1110
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001111/* OA perf counters */
1112#define OA_PERFCNT1_LO _MMIO(0x91B8)
1113#define OA_PERFCNT1_HI _MMIO(0x91BC)
1114#define OA_PERFCNT2_LO _MMIO(0x91C0)
1115#define OA_PERFCNT2_HI _MMIO(0x91C4)
Lionel Landwerlin95690a02017-11-10 19:08:43 +00001116#define OA_PERFCNT3_LO _MMIO(0x91C8)
1117#define OA_PERFCNT3_HI _MMIO(0x91CC)
1118#define OA_PERFCNT4_LO _MMIO(0x91D8)
1119#define OA_PERFCNT4_HI _MMIO(0x91DC)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001120
1121#define OA_PERFMATRIX_LO _MMIO(0x91C8)
1122#define OA_PERFMATRIX_HI _MMIO(0x91CC)
1123
1124/* RPM unit config (Gen8+) */
1125#define RPM_CONFIG0 _MMIO(0x0D00)
Lionel Landwerlindab91782017-11-10 19:08:44 +00001126#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
1127#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
1128#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
1129#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
1130#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
1131#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
1132
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001133#define RPM_CONFIG1 _MMIO(0x0D04)
Lionel Landwerlin95690a02017-11-10 19:08:43 +00001134#define GEN10_GT_NOA_ENABLE (1 << 9)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001135
Lionel Landwerlindab91782017-11-10 19:08:44 +00001136/* GPM unit config (Gen9+) */
1137#define CTC_MODE _MMIO(0xA26C)
1138#define CTC_SOURCE_PARAMETER_MASK 1
1139#define CTC_SOURCE_CRYSTAL_CLOCK 0
1140#define CTC_SOURCE_DIVIDE_LOGIC 1
1141#define CTC_SHIFT_PARAMETER_SHIFT 1
1142#define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
1143
Lionel Landwerlin58885762017-11-10 19:08:42 +00001144/* RCP unit config (Gen8+) */
1145#define RCP_CONFIG _MMIO(0x0D08)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001146
Lionel Landwerlina54b19f2017-11-10 19:08:39 +00001147/* NOA (HSW) */
1148#define HSW_MBVID2_NOA0 _MMIO(0x9E80)
1149#define HSW_MBVID2_NOA1 _MMIO(0x9E84)
1150#define HSW_MBVID2_NOA2 _MMIO(0x9E88)
1151#define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
1152#define HSW_MBVID2_NOA4 _MMIO(0x9E90)
1153#define HSW_MBVID2_NOA5 _MMIO(0x9E94)
1154#define HSW_MBVID2_NOA6 _MMIO(0x9E98)
1155#define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
1156#define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
1157#define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
1158
1159#define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
1160
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001161/* NOA (Gen8+) */
1162#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
1163
1164#define MICRO_BP0_0 _MMIO(0x9800)
1165#define MICRO_BP0_2 _MMIO(0x9804)
1166#define MICRO_BP0_1 _MMIO(0x9808)
1167
1168#define MICRO_BP1_0 _MMIO(0x980C)
1169#define MICRO_BP1_2 _MMIO(0x9810)
1170#define MICRO_BP1_1 _MMIO(0x9814)
1171
1172#define MICRO_BP2_0 _MMIO(0x9818)
1173#define MICRO_BP2_2 _MMIO(0x981C)
1174#define MICRO_BP2_1 _MMIO(0x9820)
1175
1176#define MICRO_BP3_0 _MMIO(0x9824)
1177#define MICRO_BP3_2 _MMIO(0x9828)
1178#define MICRO_BP3_1 _MMIO(0x982C)
1179
1180#define MICRO_BP_TRIGGER _MMIO(0x9830)
1181#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
1182#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
1183#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
1184
1185#define GDT_CHICKEN_BITS _MMIO(0x9840)
1186#define GT_NOA_ENABLE 0x00000080
1187
1188#define NOA_DATA _MMIO(0x986C)
1189#define NOA_WRITE _MMIO(0x9888)
Kenneth Graunke180b8132014-03-25 22:52:03 -07001190
Brad Volkin220375a2014-02-18 10:15:51 -08001191#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
1192#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001193#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
Brad Volkin220375a2014-02-18 10:15:51 -08001194
Brad Volkin5947de92014-02-18 10:15:50 -08001195/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001196 * Reset registers
1197 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001198#define DEBUG_RESET_I830 _MMIO(0x6070)
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001199#define DEBUG_RESET_FULL (1<<7)
1200#define DEBUG_RESET_RENDER (1<<8)
1201#define DEBUG_RESET_DISPLAY (1<<9)
1202
Jesse Barnes57f350b2012-03-28 13:39:25 -07001203/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001204 * IOSF sideband
1205 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001206#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001207#define IOSF_DEVFN_SHIFT 24
1208#define IOSF_OPCODE_SHIFT 16
1209#define IOSF_PORT_SHIFT 8
1210#define IOSF_BYTE_ENABLES_SHIFT 4
1211#define IOSF_BAR_SHIFT 1
1212#define IOSF_SB_BUSY (1<<0)
Jani Nikula4688d452016-02-04 12:50:53 +02001213#define IOSF_PORT_BUNIT 0x03
1214#define IOSF_PORT_PUNIT 0x04
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001215#define IOSF_PORT_NC 0x11
1216#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +03001217#define IOSF_PORT_GPIO_NC 0x13
1218#define IOSF_PORT_CCK 0x14
Jani Nikula4688d452016-02-04 12:50:53 +02001219#define IOSF_PORT_DPIO_2 0x1a
1220#define IOSF_PORT_FLISDSI 0x1b
Deepak Mdfb19ed2016-02-04 18:55:15 +02001221#define IOSF_PORT_GPIO_SC 0x48
1222#define IOSF_PORT_GPIO_SUS 0xa8
Jani Nikula4688d452016-02-04 12:50:53 +02001223#define IOSF_PORT_CCU 0xa9
Jani Nikula7071af92016-03-18 13:11:15 +02001224#define CHV_IOSF_PORT_GPIO_N 0x13
1225#define CHV_IOSF_PORT_GPIO_SE 0x48
1226#define CHV_IOSF_PORT_GPIO_E 0xa8
1227#define CHV_IOSF_PORT_GPIO_SW 0xb2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001228#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
1229#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001230
Jesse Barnes30a970c2013-11-04 13:48:12 -08001231/* See configdb bunit SB addr map */
1232#define BUNIT_REG_BISOC 0x11
1233
Jesse Barnes30a970c2013-11-04 13:48:12 -08001234#define PUNIT_REG_DSPFREQ 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +03001235#define DSPFREQSTAT_SHIFT_CHV 24
1236#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1237#define DSPFREQGUAR_SHIFT_CHV 8
1238#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -08001239#define DSPFREQSTAT_SHIFT 30
1240#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1241#define DSPFREQGUAR_SHIFT 14
1242#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +02001243#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1244#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1245#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +03001246#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1247#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1248#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1249#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1250#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1251#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1252#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1253#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1254#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1255#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1256#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1257#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +02001258
Jani Nikulac3fdb9d2017-08-10 15:29:43 +03001259/*
Imre Deak438b8dc2017-07-11 23:42:30 +03001260 * i915_power_well_id:
1261 *
1262 * Platform specific IDs used to look up power wells and - except for custom
1263 * power wells - to define request/status register flag bit positions. As such
1264 * the set of IDs on a given platform must be unique and except for custom
1265 * power wells their value must stay fixed.
1266 */
1267enum i915_power_well_id {
1268 /*
Imre Deak120b56a2017-07-11 23:42:31 +03001269 * I830
1270 * - custom power well
1271 */
1272 I830_DISP_PW_PIPES = 0,
1273
1274 /*
Imre Deak438b8dc2017-07-11 23:42:30 +03001275 * VLV/CHV
1276 * - PUNIT_REG_PWRGT_CTRL (bit: id*2),
1277 * PUNIT_REG_PWRGT_STATUS (bit: id*2) (PUNIT HAS v0.8)
1278 */
Imre Deaka30180a2014-03-04 19:23:02 +02001279 PUNIT_POWER_WELL_RENDER = 0,
1280 PUNIT_POWER_WELL_MEDIA = 1,
1281 PUNIT_POWER_WELL_DISP2D = 3,
1282 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
1283 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
1284 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
1285 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
1286 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
1287 PUNIT_POWER_WELL_DPIO_RX0 = 10,
1288 PUNIT_POWER_WELL_DPIO_RX1 = 11,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03001289 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
Imre Deakf49193c2017-07-06 17:40:23 +03001290 /* - custom power well */
1291 CHV_DISP_PW_PIPE_A, /* 13 */
Imre Deaka30180a2014-03-04 19:23:02 +02001292
Imre Deak438b8dc2017-07-11 23:42:30 +03001293 /*
Imre Deakfb9248e2017-07-11 23:42:32 +03001294 * HSW/BDW
Imre Deak9c3a16c2017-08-14 18:15:30 +03001295 * - HSW_PWR_WELL_CTL_DRIVER(0) (status bit: id*2, req bit: id*2+1)
Imre Deakfb9248e2017-07-11 23:42:32 +03001296 */
1297 HSW_DISP_PW_GLOBAL = 15,
1298
1299 /*
Imre Deak438b8dc2017-07-11 23:42:30 +03001300 * GEN9+
Imre Deak9c3a16c2017-08-14 18:15:30 +03001301 * - HSW_PWR_WELL_CTL_DRIVER(0) (status bit: id*2, req bit: id*2+1)
Imre Deak438b8dc2017-07-11 23:42:30 +03001302 */
1303 SKL_DISP_PW_MISC_IO = 0,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001304 SKL_DISP_PW_DDI_A_E,
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02001305 GLK_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
Ville Syrjälä8bcd3dd2017-06-06 13:30:39 -07001306 CNL_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001307 SKL_DISP_PW_DDI_B,
1308 SKL_DISP_PW_DDI_C,
1309 SKL_DISP_PW_DDI_D,
Rodrigo Vivi9787e832018-01-29 15:22:22 -08001310 CNL_DISP_PW_DDI_F = 6,
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02001311
1312 GLK_DISP_PW_AUX_A = 8,
1313 GLK_DISP_PW_AUX_B,
1314 GLK_DISP_PW_AUX_C,
Ville Syrjälä8bcd3dd2017-06-06 13:30:39 -07001315 CNL_DISP_PW_AUX_A = GLK_DISP_PW_AUX_A,
1316 CNL_DISP_PW_AUX_B = GLK_DISP_PW_AUX_B,
1317 CNL_DISP_PW_AUX_C = GLK_DISP_PW_AUX_C,
1318 CNL_DISP_PW_AUX_D,
Rodrigo Vivia324fca2018-01-29 15:22:15 -08001319 CNL_DISP_PW_AUX_F,
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02001320
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001321 SKL_DISP_PW_1 = 14,
1322 SKL_DISP_PW_2,
Imre Deak56fcfd62015-11-04 19:24:10 +02001323
Imre Deak438b8dc2017-07-11 23:42:30 +03001324 /* - custom power wells */
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01001325 SKL_DISP_PW_DC_OFF,
Imre Deak9c8d0b82016-06-13 16:44:34 +03001326 BXT_DPIO_CMN_A,
1327 BXT_DPIO_CMN_BC,
Imre Deak438b8dc2017-07-11 23:42:30 +03001328 GLK_DPIO_CMN_C, /* 19 */
1329
1330 /*
1331 * Multiple platforms.
1332 * Must start following the highest ID of any platform.
1333 * - custom power wells
1334 */
1335 I915_DISP_PW_ALWAYS_ON = 20,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001336};
1337
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001338#define PUNIT_REG_PWRGT_CTRL 0x60
1339#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +02001340#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
1341#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
1342#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
1343#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
1344#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001345
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001346#define PUNIT_REG_GPU_LFM 0xd3
1347#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1348#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläc8e96272014-11-07 21:33:44 +02001349#define GPLLENABLE (1<<4)
Ville Syrjäläe8474402013-06-26 17:43:24 +03001350#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001351#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -04001352#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001353
1354#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1355#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1356
Deepak S095acd52015-01-17 11:05:59 +05301357#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1358#define FB_GFX_FREQ_FUSE_MASK 0xff
1359#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1360#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1361#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1362
1363#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1364#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1365
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +02001366#define PUNIT_REG_DDR_SETUP2 0x139
1367#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1368#define FORCE_DDR_LOW_FREQ (1 << 1)
1369#define FORCE_DDR_HIGH_FREQ (1 << 0)
1370
Deepak S2b6b3a02014-05-27 15:59:30 +05301371#define PUNIT_GPU_STATUS_REG 0xdb
1372#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1373#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1374#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1375#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1376
1377#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1378#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1379#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1380
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001381#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1382#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1383#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1384#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1385#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1386#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1387#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1388#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1389#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1390#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1391
Deepak S3ef62342015-04-29 08:36:24 +05301392#define VLV_TURBO_SOC_OVERRIDE 0x04
1393#define VLV_OVERRIDE_EN 1
1394#define VLV_SOC_TDP_EN (1 << 1)
1395#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1396#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
1397
ymohanmabe4fc042013-08-27 23:40:56 +03001398/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001399#define CCK_FUSE_REG 0x8
1400#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +03001401#define CCK_REG_DSI_PLL_FUSE 0x44
1402#define CCK_REG_DSI_PLL_CONTROL 0x48
1403#define DSI_PLL_VCO_EN (1 << 31)
1404#define DSI_PLL_LDO_GATE (1 << 30)
1405#define DSI_PLL_P1_POST_DIV_SHIFT 17
1406#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1407#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1408#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1409#define DSI_PLL_MUX_MASK (3 << 9)
1410#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1411#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1412#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1413#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1414#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1415#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1416#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1417#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1418#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1419#define DSI_PLL_LOCK (1 << 0)
1420#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1421#define DSI_PLL_LFSR (1 << 31)
1422#define DSI_PLL_FRACTION_EN (1 << 30)
1423#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1424#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1425#define DSI_PLL_USYNC_CNT_SHIFT 18
1426#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1427#define DSI_PLL_N1_DIV_SHIFT 16
1428#define DSI_PLL_N1_DIV_MASK (3 << 16)
1429#define DSI_PLL_M1_DIV_SHIFT 0
1430#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001431#define CCK_CZ_CLOCK_CONTROL 0x62
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001432#define CCK_GPLL_CLOCK_CONTROL 0x67
Jesse Barnes30a970c2013-11-04 13:48:12 -08001433#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä35d38d12016-03-02 17:22:16 +02001434#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
Vandana Kannan87d5d252015-09-24 23:29:17 +03001435#define CCK_TRUNK_FORCE_ON (1 << 17)
1436#define CCK_TRUNK_FORCE_OFF (1 << 16)
1437#define CCK_FREQUENCY_STATUS (0x1f << 8)
1438#define CCK_FREQUENCY_STATUS_SHIFT 8
1439#define CCK_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +03001440
Ander Conselvan de Oliveiraf38861b2016-10-06 19:22:18 +03001441/* DPIO registers */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001442#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001443
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001444#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001445#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
1446#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
1447#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001448#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001449
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001450#define DPIO_PHY(pipe) ((pipe) >> 1)
1451#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1452
Daniel Vetter598fac62013-04-18 22:01:46 +02001453/*
1454 * Per pipe/PLL DPIO regs
1455 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001456#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -07001457#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +02001458#define DPIO_POST_DIV_DAC 0
1459#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1460#define DPIO_POST_DIV_LVDS1 2
1461#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001462#define DPIO_K_SHIFT (24) /* 4 bits */
1463#define DPIO_P1_SHIFT (21) /* 3 bits */
1464#define DPIO_P2_SHIFT (16) /* 5 bits */
1465#define DPIO_N_SHIFT (12) /* 4 bits */
1466#define DPIO_ENABLE_CALIBRATION (1<<11)
1467#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1468#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001469#define _VLV_PLL_DW3_CH1 0x802c
1470#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001471
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001472#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -07001473#define DPIO_REFSEL_OVERRIDE 27
1474#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1475#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1476#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301477#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001478#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1479#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001480#define _VLV_PLL_DW5_CH1 0x8034
1481#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001482
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001483#define _VLV_PLL_DW7_CH0 0x801c
1484#define _VLV_PLL_DW7_CH1 0x803c
1485#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001486
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001487#define _VLV_PLL_DW8_CH0 0x8040
1488#define _VLV_PLL_DW8_CH1 0x8060
1489#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001490
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001491#define VLV_PLL_DW9_BCAST 0xc044
1492#define _VLV_PLL_DW9_CH0 0x8044
1493#define _VLV_PLL_DW9_CH1 0x8064
1494#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001495
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001496#define _VLV_PLL_DW10_CH0 0x8048
1497#define _VLV_PLL_DW10_CH1 0x8068
1498#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001499
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001500#define _VLV_PLL_DW11_CH0 0x804c
1501#define _VLV_PLL_DW11_CH1 0x806c
1502#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001503
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001504/* Spec for ref block start counts at DW10 */
1505#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +02001506
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001507#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001508
Daniel Vetter598fac62013-04-18 22:01:46 +02001509/*
1510 * Per DDI channel DPIO regs
1511 */
1512
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001513#define _VLV_PCS_DW0_CH0 0x8200
1514#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +02001515#define DPIO_PCS_TX_LANE2_RESET (1<<16)
1516#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001517#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
1518#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001519#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001520
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001521#define _VLV_PCS01_DW0_CH0 0x200
1522#define _VLV_PCS23_DW0_CH0 0x400
1523#define _VLV_PCS01_DW0_CH1 0x2600
1524#define _VLV_PCS23_DW0_CH1 0x2800
1525#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1526#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1527
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001528#define _VLV_PCS_DW1_CH0 0x8204
1529#define _VLV_PCS_DW1_CH1 0x8404
Ville Syrjäläd2152b22014-04-28 14:15:24 +03001530#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
Daniel Vetter598fac62013-04-18 22:01:46 +02001531#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
1532#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
1533#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
1534#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001535#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001536
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001537#define _VLV_PCS01_DW1_CH0 0x204
1538#define _VLV_PCS23_DW1_CH0 0x404
1539#define _VLV_PCS01_DW1_CH1 0x2604
1540#define _VLV_PCS23_DW1_CH1 0x2804
1541#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1542#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1543
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001544#define _VLV_PCS_DW8_CH0 0x8220
1545#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +03001546#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1547#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001548#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001549
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001550#define _VLV_PCS01_DW8_CH0 0x0220
1551#define _VLV_PCS23_DW8_CH0 0x0420
1552#define _VLV_PCS01_DW8_CH1 0x2620
1553#define _VLV_PCS23_DW8_CH1 0x2820
1554#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1555#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001556
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001557#define _VLV_PCS_DW9_CH0 0x8224
1558#define _VLV_PCS_DW9_CH1 0x8424
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001559#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
1560#define DPIO_PCS_TX2MARGIN_000 (0<<13)
1561#define DPIO_PCS_TX2MARGIN_101 (1<<13)
1562#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
1563#define DPIO_PCS_TX1MARGIN_000 (0<<10)
1564#define DPIO_PCS_TX1MARGIN_101 (1<<10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001565#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001566
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001567#define _VLV_PCS01_DW9_CH0 0x224
1568#define _VLV_PCS23_DW9_CH0 0x424
1569#define _VLV_PCS01_DW9_CH1 0x2624
1570#define _VLV_PCS23_DW9_CH1 0x2824
1571#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1572#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1573
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001574#define _CHV_PCS_DW10_CH0 0x8228
1575#define _CHV_PCS_DW10_CH1 0x8428
1576#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
1577#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001578#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
1579#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
1580#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
1581#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
1582#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
1583#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001584#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1585
Ville Syrjälä1966e592014-04-09 13:29:04 +03001586#define _VLV_PCS01_DW10_CH0 0x0228
1587#define _VLV_PCS23_DW10_CH0 0x0428
1588#define _VLV_PCS01_DW10_CH1 0x2628
1589#define _VLV_PCS23_DW10_CH1 0x2828
1590#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1591#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1592
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001593#define _VLV_PCS_DW11_CH0 0x822c
1594#define _VLV_PCS_DW11_CH1 0x842c
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001595#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001596#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
1597#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
1598#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001599#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001600
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001601#define _VLV_PCS01_DW11_CH0 0x022c
1602#define _VLV_PCS23_DW11_CH0 0x042c
1603#define _VLV_PCS01_DW11_CH1 0x262c
1604#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +03001605#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1606#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001607
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001608#define _VLV_PCS01_DW12_CH0 0x0230
1609#define _VLV_PCS23_DW12_CH0 0x0430
1610#define _VLV_PCS01_DW12_CH1 0x2630
1611#define _VLV_PCS23_DW12_CH1 0x2830
1612#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1613#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1614
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001615#define _VLV_PCS_DW12_CH0 0x8230
1616#define _VLV_PCS_DW12_CH1 0x8430
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001617#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
1618#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
1619#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
1620#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
1621#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001622#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001623
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001624#define _VLV_PCS_DW14_CH0 0x8238
1625#define _VLV_PCS_DW14_CH1 0x8438
1626#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001627
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001628#define _VLV_PCS_DW23_CH0 0x825c
1629#define _VLV_PCS_DW23_CH1 0x845c
1630#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001631
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001632#define _VLV_TX_DW2_CH0 0x8288
1633#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001634#define DPIO_SWING_MARGIN000_SHIFT 16
1635#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001636#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001637#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001638
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001639#define _VLV_TX_DW3_CH0 0x828c
1640#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001641/* The following bit for CHV phy */
1642#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001643#define DPIO_SWING_MARGIN101_SHIFT 16
1644#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001645#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1646
1647#define _VLV_TX_DW4_CH0 0x8290
1648#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001649#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1650#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001651#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1652#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001653#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1654
1655#define _VLV_TX3_DW4_CH0 0x690
1656#define _VLV_TX3_DW4_CH1 0x2a90
1657#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1658
1659#define _VLV_TX_DW5_CH0 0x8294
1660#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +02001661#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001662#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001663
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001664#define _VLV_TX_DW11_CH0 0x82ac
1665#define _VLV_TX_DW11_CH1 0x84ac
1666#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001667
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001668#define _VLV_TX_DW14_CH0 0x82b8
1669#define _VLV_TX_DW14_CH1 0x84b8
1670#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301671
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001672/* CHV dpPhy registers */
1673#define _CHV_PLL_DW0_CH0 0x8000
1674#define _CHV_PLL_DW0_CH1 0x8180
1675#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1676
1677#define _CHV_PLL_DW1_CH0 0x8004
1678#define _CHV_PLL_DW1_CH1 0x8184
1679#define DPIO_CHV_N_DIV_SHIFT 8
1680#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1681#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1682
1683#define _CHV_PLL_DW2_CH0 0x8008
1684#define _CHV_PLL_DW2_CH1 0x8188
1685#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1686
1687#define _CHV_PLL_DW3_CH0 0x800c
1688#define _CHV_PLL_DW3_CH1 0x818c
1689#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1690#define DPIO_CHV_FIRST_MOD (0 << 8)
1691#define DPIO_CHV_SECOND_MOD (1 << 8)
1692#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301693#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001694#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1695
1696#define _CHV_PLL_DW6_CH0 0x8018
1697#define _CHV_PLL_DW6_CH1 0x8198
1698#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1699#define DPIO_CHV_INT_COEFF_SHIFT 8
1700#define DPIO_CHV_PROP_COEFF_SHIFT 0
1701#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1702
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301703#define _CHV_PLL_DW8_CH0 0x8020
1704#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301705#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1706#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301707#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1708
1709#define _CHV_PLL_DW9_CH0 0x8024
1710#define _CHV_PLL_DW9_CH1 0x81A4
1711#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301712#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301713#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1714#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1715
Ville Syrjälä6669e392015-07-08 23:46:00 +03001716#define _CHV_CMN_DW0_CH0 0x8100
1717#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1718#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1719#define DPIO_ALLDL_POWERDOWN (1 << 1)
1720#define DPIO_ANYDL_POWERDOWN (1 << 0)
1721
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001722#define _CHV_CMN_DW5_CH0 0x8114
1723#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1724#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1725#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1726#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1727#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1728#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1729#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1730#define CHV_BUFLEFTENA1_MASK (3 << 22)
1731
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001732#define _CHV_CMN_DW13_CH0 0x8134
1733#define _CHV_CMN_DW0_CH1 0x8080
1734#define DPIO_CHV_S1_DIV_SHIFT 21
1735#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1736#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1737#define DPIO_CHV_K_DIV_SHIFT 4
1738#define DPIO_PLL_FREQLOCK (1 << 1)
1739#define DPIO_PLL_LOCK (1 << 0)
1740#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1741
1742#define _CHV_CMN_DW14_CH0 0x8138
1743#define _CHV_CMN_DW1_CH1 0x8084
1744#define DPIO_AFC_RECAL (1 << 14)
1745#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001746#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1747#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1748#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1749#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1750#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1751#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1752#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1753#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001754#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1755
Ville Syrjälä9197c882014-04-09 13:29:05 +03001756#define _CHV_CMN_DW19_CH0 0x814c
1757#define _CHV_CMN_DW6_CH1 0x8098
Ville Syrjälä6669e392015-07-08 23:46:00 +03001758#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1759#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001760#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
Ville Syrjälä9197c882014-04-09 13:29:05 +03001761#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001762
Ville Syrjälä9197c882014-04-09 13:29:05 +03001763#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1764
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001765#define CHV_CMN_DW28 0x8170
1766#define DPIO_CL1POWERDOWNEN (1 << 23)
1767#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
Ville Syrjäläee279212015-07-08 23:45:57 +03001768#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1769#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1770#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1771#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001772
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001773#define CHV_CMN_DW30 0x8178
Ville Syrjälä3e288782015-07-08 23:45:58 +03001774#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001775#define DPIO_LRC_BYPASS (1 << 3)
1776
1777#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1778 (lane) * 0x200 + (offset))
1779
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001780#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1781#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1782#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1783#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1784#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1785#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1786#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1787#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1788#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1789#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1790#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001791#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1792#define DPIO_FRC_LATENCY_SHFIT 8
1793#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1794#define DPIO_UPAR_SHIFT 30
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301795
1796/* BXT PHY registers */
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001797#define _BXT_PHY0_BASE 0x6C000
1798#define _BXT_PHY1_BASE 0x162000
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001799#define _BXT_PHY2_BASE 0x163000
1800#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1801 _BXT_PHY1_BASE, \
1802 _BXT_PHY2_BASE)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001803
1804#define _BXT_PHY(phy, reg) \
1805 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1806
1807#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1808 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1809 (reg_ch1) - _BXT_PHY0_BASE))
1810#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1811 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301812
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001813#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
Uma Shankar1881a422017-01-25 19:43:23 +05301814#define MIPIO_RST_CTRL (1 << 2)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301815
Imre Deake93da0a2016-06-13 16:44:37 +03001816#define _BXT_PHY_CTL_DDI_A 0x64C00
1817#define _BXT_PHY_CTL_DDI_B 0x64C10
1818#define _BXT_PHY_CTL_DDI_C 0x64C20
1819#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1820#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1821#define BXT_PHY_LANE_ENABLED (1 << 8)
1822#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1823 _BXT_PHY_CTL_DDI_B)
1824
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301825#define _PHY_CTL_FAMILY_EDP 0x64C80
1826#define _PHY_CTL_FAMILY_DDI 0x64C90
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001827#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301828#define COMMON_RESET_DIS (1 << 31)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001829#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1830 _PHY_CTL_FAMILY_EDP, \
1831 _PHY_CTL_FAMILY_DDI_C)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301832
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301833/* BXT PHY PLL registers */
1834#define _PORT_PLL_A 0x46074
1835#define _PORT_PLL_B 0x46078
1836#define _PORT_PLL_C 0x4607c
1837#define PORT_PLL_ENABLE (1 << 31)
1838#define PORT_PLL_LOCK (1 << 30)
1839#define PORT_PLL_REF_SEL (1 << 27)
Madhav Chauhanf7044dd2016-12-02 10:23:53 +02001840#define PORT_PLL_POWER_ENABLE (1 << 26)
1841#define PORT_PLL_POWER_STATE (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001842#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301843
1844#define _PORT_PLL_EBB_0_A 0x162034
1845#define _PORT_PLL_EBB_0_B 0x6C034
1846#define _PORT_PLL_EBB_0_C 0x6C340
Imre Deakaa610dc2015-06-22 23:35:52 +03001847#define PORT_PLL_P1_SHIFT 13
1848#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1849#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1850#define PORT_PLL_P2_SHIFT 8
1851#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1852#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001853#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1854 _PORT_PLL_EBB_0_B, \
1855 _PORT_PLL_EBB_0_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301856
1857#define _PORT_PLL_EBB_4_A 0x162038
1858#define _PORT_PLL_EBB_4_B 0x6C038
1859#define _PORT_PLL_EBB_4_C 0x6C344
1860#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1861#define PORT_PLL_RECALIBRATE (1 << 14)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001862#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1863 _PORT_PLL_EBB_4_B, \
1864 _PORT_PLL_EBB_4_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301865
1866#define _PORT_PLL_0_A 0x162100
1867#define _PORT_PLL_0_B 0x6C100
1868#define _PORT_PLL_0_C 0x6C380
1869/* PORT_PLL_0_A */
1870#define PORT_PLL_M2_MASK 0xFF
1871/* PORT_PLL_1_A */
Imre Deakaa610dc2015-06-22 23:35:52 +03001872#define PORT_PLL_N_SHIFT 8
1873#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1874#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301875/* PORT_PLL_2_A */
1876#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1877/* PORT_PLL_3_A */
1878#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1879/* PORT_PLL_6_A */
1880#define PORT_PLL_PROP_COEFF_MASK 0xF
1881#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1882#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1883#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1884#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1885/* PORT_PLL_8_A */
1886#define PORT_PLL_TARGET_CNT_MASK 0x3FF
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301887/* PORT_PLL_9_A */
Imre Deak05712c12015-06-18 17:25:54 +03001888#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1889#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301890/* PORT_PLL_10_A */
1891#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
Vandana Kannane6292552015-07-01 17:02:57 +05301892#define PORT_PLL_DCO_AMP_DEFAULT 15
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301893#define PORT_PLL_DCO_AMP_MASK 0x3c00
Ville Syrjälä68d97532015-09-18 20:03:39 +03001894#define PORT_PLL_DCO_AMP(x) ((x)<<10)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001895#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1896 _PORT_PLL_0_B, \
1897 _PORT_PLL_0_C)
1898#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1899 (idx) * 4)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301900
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301901/* BXT PHY common lane registers */
1902#define _PORT_CL1CM_DW0_A 0x162000
1903#define _PORT_CL1CM_DW0_BC 0x6C000
1904#define PHY_POWER_GOOD (1 << 16)
Vandana Kannanb61e7992016-03-31 23:15:54 +05301905#define PHY_RESERVED (1 << 7)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001906#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301907
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001908#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
1909#define CL_POWER_DOWN_ENABLE (1 << 4)
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001910#define SUS_CLOCK_CONFIG (3 << 0)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001911
Paulo Zanoniad186f32018-02-05 13:40:43 -02001912#define _ICL_PORT_CL_DW5_A 0x162014
1913#define _ICL_PORT_CL_DW5_B 0x6C014
1914#define ICL_PORT_CL_DW5(port) _MMIO_PORT(port, _ICL_PORT_CL_DW5_A, \
1915 _ICL_PORT_CL_DW5_B)
1916
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301917#define _PORT_CL1CM_DW9_A 0x162024
1918#define _PORT_CL1CM_DW9_BC 0x6C024
1919#define IREF0RC_OFFSET_SHIFT 8
1920#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001921#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301922
1923#define _PORT_CL1CM_DW10_A 0x162028
1924#define _PORT_CL1CM_DW10_BC 0x6C028
1925#define IREF1RC_OFFSET_SHIFT 8
1926#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001927#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301928
1929#define _PORT_CL1CM_DW28_A 0x162070
1930#define _PORT_CL1CM_DW28_BC 0x6C070
1931#define OCL1_POWER_DOWN_EN (1 << 23)
1932#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1933#define SUS_CLK_CONFIG 0x3
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001934#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301935
1936#define _PORT_CL1CM_DW30_A 0x162078
1937#define _PORT_CL1CM_DW30_BC 0x6C078
1938#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001939#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301940
Rodrigo Vivi04416102017-06-09 15:26:06 -07001941#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1942#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1943#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1944#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1945#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1946#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1947#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1948#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1949#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1950#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
1951#define CNL_PORT_PCS_DW1_GRP(port) _MMIO_PORT6(port, \
1952 _CNL_PORT_PCS_DW1_GRP_AE, \
1953 _CNL_PORT_PCS_DW1_GRP_B, \
1954 _CNL_PORT_PCS_DW1_GRP_C, \
1955 _CNL_PORT_PCS_DW1_GRP_D, \
1956 _CNL_PORT_PCS_DW1_GRP_AE, \
1957 _CNL_PORT_PCS_DW1_GRP_F)
1958#define CNL_PORT_PCS_DW1_LN0(port) _MMIO_PORT6(port, \
1959 _CNL_PORT_PCS_DW1_LN0_AE, \
1960 _CNL_PORT_PCS_DW1_LN0_B, \
1961 _CNL_PORT_PCS_DW1_LN0_C, \
1962 _CNL_PORT_PCS_DW1_LN0_D, \
1963 _CNL_PORT_PCS_DW1_LN0_AE, \
1964 _CNL_PORT_PCS_DW1_LN0_F)
1965#define COMMON_KEEPER_EN (1 << 26)
1966
1967#define _CNL_PORT_TX_DW2_GRP_AE 0x162348
1968#define _CNL_PORT_TX_DW2_GRP_B 0x1623C8
1969#define _CNL_PORT_TX_DW2_GRP_C 0x162B48
1970#define _CNL_PORT_TX_DW2_GRP_D 0x162BC8
1971#define _CNL_PORT_TX_DW2_GRP_F 0x162A48
1972#define _CNL_PORT_TX_DW2_LN0_AE 0x162448
1973#define _CNL_PORT_TX_DW2_LN0_B 0x162648
1974#define _CNL_PORT_TX_DW2_LN0_C 0x162C48
1975#define _CNL_PORT_TX_DW2_LN0_D 0x162E48
Rodrigo Vivi8f942ed2018-01-29 15:22:17 -08001976#define _CNL_PORT_TX_DW2_LN0_F 0x162848
Rodrigo Vivi04416102017-06-09 15:26:06 -07001977#define CNL_PORT_TX_DW2_GRP(port) _MMIO_PORT6(port, \
1978 _CNL_PORT_TX_DW2_GRP_AE, \
1979 _CNL_PORT_TX_DW2_GRP_B, \
1980 _CNL_PORT_TX_DW2_GRP_C, \
1981 _CNL_PORT_TX_DW2_GRP_D, \
1982 _CNL_PORT_TX_DW2_GRP_AE, \
1983 _CNL_PORT_TX_DW2_GRP_F)
1984#define CNL_PORT_TX_DW2_LN0(port) _MMIO_PORT6(port, \
1985 _CNL_PORT_TX_DW2_LN0_AE, \
1986 _CNL_PORT_TX_DW2_LN0_B, \
1987 _CNL_PORT_TX_DW2_LN0_C, \
1988 _CNL_PORT_TX_DW2_LN0_D, \
1989 _CNL_PORT_TX_DW2_LN0_AE, \
1990 _CNL_PORT_TX_DW2_LN0_F)
1991#define SWING_SEL_UPPER(x) ((x >> 3) << 15)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001992#define SWING_SEL_UPPER_MASK (1 << 15)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001993#define SWING_SEL_LOWER(x) ((x & 0x7) << 11)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001994#define SWING_SEL_LOWER_MASK (0x7 << 11)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001995#define RCOMP_SCALAR(x) ((x) << 0)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001996#define RCOMP_SCALAR_MASK (0xFF << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001997
1998#define _CNL_PORT_TX_DW4_GRP_AE 0x162350
1999#define _CNL_PORT_TX_DW4_GRP_B 0x1623D0
2000#define _CNL_PORT_TX_DW4_GRP_C 0x162B50
2001#define _CNL_PORT_TX_DW4_GRP_D 0x162BD0
2002#define _CNL_PORT_TX_DW4_GRP_F 0x162A50
2003#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
2004#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
2005#define _CNL_PORT_TX_DW4_LN0_B 0x162650
2006#define _CNL_PORT_TX_DW4_LN0_C 0x162C50
2007#define _CNL_PORT_TX_DW4_LN0_D 0x162E50
2008#define _CNL_PORT_TX_DW4_LN0_F 0x162850
2009#define CNL_PORT_TX_DW4_GRP(port) _MMIO_PORT6(port, \
2010 _CNL_PORT_TX_DW4_GRP_AE, \
2011 _CNL_PORT_TX_DW4_GRP_B, \
2012 _CNL_PORT_TX_DW4_GRP_C, \
2013 _CNL_PORT_TX_DW4_GRP_D, \
2014 _CNL_PORT_TX_DW4_GRP_AE, \
2015 _CNL_PORT_TX_DW4_GRP_F)
2016#define CNL_PORT_TX_DW4_LN(port, ln) _MMIO_PORT6_LN(port, ln, \
2017 _CNL_PORT_TX_DW4_LN0_AE, \
2018 _CNL_PORT_TX_DW4_LN1_AE, \
2019 _CNL_PORT_TX_DW4_LN0_B, \
2020 _CNL_PORT_TX_DW4_LN0_C, \
2021 _CNL_PORT_TX_DW4_LN0_D, \
2022 _CNL_PORT_TX_DW4_LN0_AE, \
2023 _CNL_PORT_TX_DW4_LN0_F)
2024#define LOADGEN_SELECT (1 << 31)
2025#define POST_CURSOR_1(x) ((x) << 12)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07002026#define POST_CURSOR_1_MASK (0x3F << 12)
Rodrigo Vivi04416102017-06-09 15:26:06 -07002027#define POST_CURSOR_2(x) ((x) << 6)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07002028#define POST_CURSOR_2_MASK (0x3F << 6)
Rodrigo Vivi04416102017-06-09 15:26:06 -07002029#define CURSOR_COEFF(x) ((x) << 0)
Navare, Manasi Dfcace3b2017-06-29 18:14:01 -07002030#define CURSOR_COEFF_MASK (0x3F << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07002031
2032#define _CNL_PORT_TX_DW5_GRP_AE 0x162354
2033#define _CNL_PORT_TX_DW5_GRP_B 0x1623D4
2034#define _CNL_PORT_TX_DW5_GRP_C 0x162B54
2035#define _CNL_PORT_TX_DW5_GRP_D 0x162BD4
2036#define _CNL_PORT_TX_DW5_GRP_F 0x162A54
2037#define _CNL_PORT_TX_DW5_LN0_AE 0x162454
2038#define _CNL_PORT_TX_DW5_LN0_B 0x162654
2039#define _CNL_PORT_TX_DW5_LN0_C 0x162C54
Mahesh Kumare1039622018-02-15 15:26:41 +05302040#define _CNL_PORT_TX_DW5_LN0_D 0x162E54
Rodrigo Vivi04416102017-06-09 15:26:06 -07002041#define _CNL_PORT_TX_DW5_LN0_F 0x162854
2042#define CNL_PORT_TX_DW5_GRP(port) _MMIO_PORT6(port, \
2043 _CNL_PORT_TX_DW5_GRP_AE, \
2044 _CNL_PORT_TX_DW5_GRP_B, \
2045 _CNL_PORT_TX_DW5_GRP_C, \
2046 _CNL_PORT_TX_DW5_GRP_D, \
2047 _CNL_PORT_TX_DW5_GRP_AE, \
2048 _CNL_PORT_TX_DW5_GRP_F)
2049#define CNL_PORT_TX_DW5_LN0(port) _MMIO_PORT6(port, \
2050 _CNL_PORT_TX_DW5_LN0_AE, \
2051 _CNL_PORT_TX_DW5_LN0_B, \
2052 _CNL_PORT_TX_DW5_LN0_C, \
2053 _CNL_PORT_TX_DW5_LN0_D, \
2054 _CNL_PORT_TX_DW5_LN0_AE, \
2055 _CNL_PORT_TX_DW5_LN0_F)
2056#define TX_TRAINING_EN (1 << 31)
2057#define TAP3_DISABLE (1 << 29)
2058#define SCALING_MODE_SEL(x) ((x) << 18)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07002059#define SCALING_MODE_SEL_MASK (0x7 << 18)
Rodrigo Vivi04416102017-06-09 15:26:06 -07002060#define RTERM_SELECT(x) ((x) << 3)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07002061#define RTERM_SELECT_MASK (0x7 << 3)
Rodrigo Vivi04416102017-06-09 15:26:06 -07002062
2063#define _CNL_PORT_TX_DW7_GRP_AE 0x16235C
2064#define _CNL_PORT_TX_DW7_GRP_B 0x1623DC
2065#define _CNL_PORT_TX_DW7_GRP_C 0x162B5C
2066#define _CNL_PORT_TX_DW7_GRP_D 0x162BDC
2067#define _CNL_PORT_TX_DW7_GRP_F 0x162A5C
2068#define _CNL_PORT_TX_DW7_LN0_AE 0x16245C
2069#define _CNL_PORT_TX_DW7_LN0_B 0x16265C
2070#define _CNL_PORT_TX_DW7_LN0_C 0x162C5C
Mahesh Kumare1039622018-02-15 15:26:41 +05302071#define _CNL_PORT_TX_DW7_LN0_D 0x162E5C
Rodrigo Vivi04416102017-06-09 15:26:06 -07002072#define _CNL_PORT_TX_DW7_LN0_F 0x16285C
2073#define CNL_PORT_TX_DW7_GRP(port) _MMIO_PORT6(port, \
2074 _CNL_PORT_TX_DW7_GRP_AE, \
2075 _CNL_PORT_TX_DW7_GRP_B, \
2076 _CNL_PORT_TX_DW7_GRP_C, \
2077 _CNL_PORT_TX_DW7_GRP_D, \
2078 _CNL_PORT_TX_DW7_GRP_AE, \
2079 _CNL_PORT_TX_DW7_GRP_F)
2080#define CNL_PORT_TX_DW7_LN0(port) _MMIO_PORT6(port, \
2081 _CNL_PORT_TX_DW7_LN0_AE, \
2082 _CNL_PORT_TX_DW7_LN0_B, \
2083 _CNL_PORT_TX_DW7_LN0_C, \
2084 _CNL_PORT_TX_DW7_LN0_D, \
2085 _CNL_PORT_TX_DW7_LN0_AE, \
2086 _CNL_PORT_TX_DW7_LN0_F)
2087#define N_SCALAR(x) ((x) << 24)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07002088#define N_SCALAR_MASK (0x7F << 24)
Rodrigo Vivi04416102017-06-09 15:26:06 -07002089
Ander Conselvan de Oliveira842d4162016-10-06 19:22:20 +03002090/* The spec defines this only for BXT PHY0, but lets assume that this
2091 * would exist for PHY1 too if it had a second channel.
2092 */
2093#define _PORT_CL2CM_DW6_A 0x162358
2094#define _PORT_CL2CM_DW6_BC 0x6C358
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002095#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302096#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
2097
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07002098#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
2099#define COMP_INIT (1 << 31)
2100#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
2101#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
2102#define PROCESS_INFO_DOT_0 (0 << 26)
2103#define PROCESS_INFO_DOT_1 (1 << 26)
2104#define PROCESS_INFO_DOT_4 (2 << 26)
2105#define PROCESS_INFO_MASK (7 << 26)
2106#define PROCESS_INFO_SHIFT 26
2107#define VOLTAGE_INFO_0_85V (0 << 24)
2108#define VOLTAGE_INFO_0_95V (1 << 24)
2109#define VOLTAGE_INFO_1_05V (2 << 24)
2110#define VOLTAGE_INFO_MASK (3 << 24)
2111#define VOLTAGE_INFO_SHIFT 24
2112#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
2113#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
2114
Paulo Zanoni62d4a5e2018-02-05 13:40:41 -02002115#define _ICL_PORT_COMP_DW0_A 0x162100
2116#define _ICL_PORT_COMP_DW0_B 0x6C100
2117#define ICL_PORT_COMP_DW0(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW0_A, \
2118 _ICL_PORT_COMP_DW0_B)
2119#define _ICL_PORT_COMP_DW1_A 0x162104
2120#define _ICL_PORT_COMP_DW1_B 0x6C104
2121#define ICL_PORT_COMP_DW1(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW1_A, \
2122 _ICL_PORT_COMP_DW1_B)
2123#define _ICL_PORT_COMP_DW3_A 0x16210C
2124#define _ICL_PORT_COMP_DW3_B 0x6C10C
2125#define ICL_PORT_COMP_DW3(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW3_A, \
2126 _ICL_PORT_COMP_DW3_B)
2127#define _ICL_PORT_COMP_DW9_A 0x162124
2128#define _ICL_PORT_COMP_DW9_B 0x6C124
2129#define ICL_PORT_COMP_DW9(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW9_A, \
2130 _ICL_PORT_COMP_DW9_B)
2131#define _ICL_PORT_COMP_DW10_A 0x162128
2132#define _ICL_PORT_COMP_DW10_B 0x6C128
2133#define ICL_PORT_COMP_DW10(port) _MMIO_PORT(port, \
2134 _ICL_PORT_COMP_DW10_A, \
2135 _ICL_PORT_COMP_DW10_B)
2136
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302137/* BXT PHY Ref registers */
2138#define _PORT_REF_DW3_A 0x16218C
2139#define _PORT_REF_DW3_BC 0x6C18C
2140#define GRC_DONE (1 << 22)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002141#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302142
2143#define _PORT_REF_DW6_A 0x162198
2144#define _PORT_REF_DW6_BC 0x6C198
Imre Deakd1e082f2016-04-01 16:02:33 +03002145#define GRC_CODE_SHIFT 24
2146#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302147#define GRC_CODE_FAST_SHIFT 16
Imre Deakd1e082f2016-04-01 16:02:33 +03002148#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302149#define GRC_CODE_SLOW_SHIFT 8
2150#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2151#define GRC_CODE_NOM_MASK 0xFF
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002152#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302153
2154#define _PORT_REF_DW8_A 0x1621A0
2155#define _PORT_REF_DW8_BC 0x6C1A0
2156#define GRC_DIS (1 << 15)
2157#define GRC_RDY_OVRD (1 << 1)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002158#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302159
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302160/* BXT PHY PCS registers */
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302161#define _PORT_PCS_DW10_LN01_A 0x162428
2162#define _PORT_PCS_DW10_LN01_B 0x6C428
2163#define _PORT_PCS_DW10_LN01_C 0x6C828
2164#define _PORT_PCS_DW10_GRP_A 0x162C28
2165#define _PORT_PCS_DW10_GRP_B 0x6CC28
2166#define _PORT_PCS_DW10_GRP_C 0x6CE28
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002167#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2168 _PORT_PCS_DW10_LN01_B, \
2169 _PORT_PCS_DW10_LN01_C)
2170#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2171 _PORT_PCS_DW10_GRP_B, \
2172 _PORT_PCS_DW10_GRP_C)
2173
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302174#define TX2_SWING_CALC_INIT (1 << 31)
2175#define TX1_SWING_CALC_INIT (1 << 30)
2176
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302177#define _PORT_PCS_DW12_LN01_A 0x162430
2178#define _PORT_PCS_DW12_LN01_B 0x6C430
2179#define _PORT_PCS_DW12_LN01_C 0x6C830
2180#define _PORT_PCS_DW12_LN23_A 0x162630
2181#define _PORT_PCS_DW12_LN23_B 0x6C630
2182#define _PORT_PCS_DW12_LN23_C 0x6CA30
2183#define _PORT_PCS_DW12_GRP_A 0x162c30
2184#define _PORT_PCS_DW12_GRP_B 0x6CC30
2185#define _PORT_PCS_DW12_GRP_C 0x6CE30
2186#define LANESTAGGER_STRAP_OVRD (1 << 6)
2187#define LANE_STAGGER_MASK 0x1F
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002188#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2189 _PORT_PCS_DW12_LN01_B, \
2190 _PORT_PCS_DW12_LN01_C)
2191#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2192 _PORT_PCS_DW12_LN23_B, \
2193 _PORT_PCS_DW12_LN23_C)
2194#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2195 _PORT_PCS_DW12_GRP_B, \
2196 _PORT_PCS_DW12_GRP_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302197
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302198/* BXT PHY TX registers */
2199#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2200 ((lane) & 1) * 0x80)
2201
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302202#define _PORT_TX_DW2_LN0_A 0x162508
2203#define _PORT_TX_DW2_LN0_B 0x6C508
2204#define _PORT_TX_DW2_LN0_C 0x6C908
2205#define _PORT_TX_DW2_GRP_A 0x162D08
2206#define _PORT_TX_DW2_GRP_B 0x6CD08
2207#define _PORT_TX_DW2_GRP_C 0x6CF08
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002208#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2209 _PORT_TX_DW2_LN0_B, \
2210 _PORT_TX_DW2_LN0_C)
2211#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2212 _PORT_TX_DW2_GRP_B, \
2213 _PORT_TX_DW2_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302214#define MARGIN_000_SHIFT 16
2215#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2216#define UNIQ_TRANS_SCALE_SHIFT 8
2217#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2218
2219#define _PORT_TX_DW3_LN0_A 0x16250C
2220#define _PORT_TX_DW3_LN0_B 0x6C50C
2221#define _PORT_TX_DW3_LN0_C 0x6C90C
2222#define _PORT_TX_DW3_GRP_A 0x162D0C
2223#define _PORT_TX_DW3_GRP_B 0x6CD0C
2224#define _PORT_TX_DW3_GRP_C 0x6CF0C
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002225#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2226 _PORT_TX_DW3_LN0_B, \
2227 _PORT_TX_DW3_LN0_C)
2228#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2229 _PORT_TX_DW3_GRP_B, \
2230 _PORT_TX_DW3_GRP_C)
Sonika Jindal9c58a042015-09-24 10:22:54 +05302231#define SCALE_DCOMP_METHOD (1 << 26)
2232#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302233
2234#define _PORT_TX_DW4_LN0_A 0x162510
2235#define _PORT_TX_DW4_LN0_B 0x6C510
2236#define _PORT_TX_DW4_LN0_C 0x6C910
2237#define _PORT_TX_DW4_GRP_A 0x162D10
2238#define _PORT_TX_DW4_GRP_B 0x6CD10
2239#define _PORT_TX_DW4_GRP_C 0x6CF10
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002240#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2241 _PORT_TX_DW4_LN0_B, \
2242 _PORT_TX_DW4_LN0_C)
2243#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2244 _PORT_TX_DW4_GRP_B, \
2245 _PORT_TX_DW4_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302246#define DEEMPH_SHIFT 24
2247#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2248
Ander Conselvan de Oliveira51b3ee32016-12-02 10:23:52 +02002249#define _PORT_TX_DW5_LN0_A 0x162514
2250#define _PORT_TX_DW5_LN0_B 0x6C514
2251#define _PORT_TX_DW5_LN0_C 0x6C914
2252#define _PORT_TX_DW5_GRP_A 0x162D14
2253#define _PORT_TX_DW5_GRP_B 0x6CD14
2254#define _PORT_TX_DW5_GRP_C 0x6CF14
2255#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2256 _PORT_TX_DW5_LN0_B, \
2257 _PORT_TX_DW5_LN0_C)
2258#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2259 _PORT_TX_DW5_GRP_B, \
2260 _PORT_TX_DW5_GRP_C)
2261#define DCC_DELAY_RANGE_1 (1 << 9)
2262#define DCC_DELAY_RANGE_2 (1 << 8)
2263
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302264#define _PORT_TX_DW14_LN0_A 0x162538
2265#define _PORT_TX_DW14_LN0_B 0x6C538
2266#define _PORT_TX_DW14_LN0_C 0x6C938
2267#define LATENCY_OPTIM_SHIFT 30
2268#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002269#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2270 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2271 _PORT_TX_DW14_LN0_C) + \
2272 _BXT_LANE_OFFSET(lane))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302273
David Weinehallf8896f52015-06-25 11:11:03 +03002274/* UAIMI scratch pad register 1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002275#define UAIMI_SPR1 _MMIO(0x4F074)
David Weinehallf8896f52015-06-25 11:11:03 +03002276/* SKL VccIO mask */
2277#define SKL_VCCIO_MASK 0x1
2278/* SKL balance leg register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002279#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
David Weinehallf8896f52015-06-25 11:11:03 +03002280/* I_boost values */
2281#define BALANCE_LEG_SHIFT(port) (8+3*(port))
2282#define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
2283/* Balance leg disable bits */
2284#define BALANCE_LEG_DISABLE_SHIFT 23
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03002285#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03002286
Jesse Barnes585fb112008-07-29 11:54:06 -07002287/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08002288 * Fence registers
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002289 * [0-7] @ 0x2000 gen2,gen3
2290 * [8-15] @ 0x3000 945,g33,pnv
2291 *
2292 * [0-15] @ 0x3000 gen4,gen5
2293 *
2294 * [0-15] @ 0x100000 gen6,vlv,chv
2295 * [0-31] @ 0x100000 gen7+
Jesse Barnesde151cf2008-11-12 10:03:55 -08002296 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002297#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002298#define I830_FENCE_START_MASK 0x07f80000
2299#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08002300#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002301#define I830_FENCE_PITCH_SHIFT 4
2302#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002303#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07002304#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002305#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002306
2307#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08002308#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002309
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002310#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2311#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002312#define I965_FENCE_PITCH_SHIFT 2
2313#define I965_FENCE_TILING_Y_SHIFT 1
2314#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002315#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08002316
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002317#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2318#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002319#define GEN6_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03002320#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07002321
Deepak S2b6b3a02014-05-27 15:59:30 +05302322
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002323/* control register for cpu gtt access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002324#define TILECTL _MMIO(0x101000)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002325#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02002326#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002327#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2328#define TILECTL_BACKSNOOP_DIS (1 << 3)
2329
Jesse Barnesde151cf2008-11-12 10:03:55 -08002330/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002331 * Instruction and interrupt control regs
2332 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002333#define PGTBL_CTL _MMIO(0x02020)
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03002334#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2335#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002336#define PGTBL_ER _MMIO(0x02024)
2337#define PRB0_BASE (0x2030-0x30)
2338#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
2339#define PRB2_BASE (0x2050-0x30) /* gen3 */
2340#define SRB0_BASE (0x2100-0x30) /* gen2 */
2341#define SRB1_BASE (0x2110-0x30) /* gen2 */
2342#define SRB2_BASE (0x2120-0x30) /* 830 */
2343#define SRB3_BASE (0x2130-0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02002344#define RENDER_RING_BASE 0x02000
2345#define BSD_RING_BASE 0x04000
2346#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08002347#define GEN8_BSD2_RING_BASE 0x1c000
Ben Widawsky1950de12013-05-28 19:22:20 -07002348#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +01002349#define BLT_RING_BASE 0x22000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002350#define RING_TAIL(base) _MMIO((base)+0x30)
2351#define RING_HEAD(base) _MMIO((base)+0x34)
2352#define RING_START(base) _MMIO((base)+0x38)
2353#define RING_CTL(base) _MMIO((base)+0x3c)
Chris Wilson62ae14b2016-10-04 21:11:25 +01002354#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002355#define RING_SYNC_0(base) _MMIO((base)+0x40)
2356#define RING_SYNC_1(base) _MMIO((base)+0x44)
2357#define RING_SYNC_2(base) _MMIO((base)+0x48)
Ben Widawsky1950de12013-05-28 19:22:20 -07002358#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2359#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2360#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2361#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2362#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2363#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2364#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2365#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2366#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2367#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2368#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2369#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002370#define GEN6_NOSYNC INVALID_MMIO_REG
2371#define RING_PSMI_CTL(base) _MMIO((base)+0x50)
2372#define RING_MAX_IDLE(base) _MMIO((base)+0x54)
2373#define RING_HWS_PGA(base) _MMIO((base)+0x80)
2374#define RING_HWS_PGA_GEN6(base) _MMIO((base)+0x2080)
2375#define RING_RESET_CTL(base) _MMIO((base)+0xd0)
Mika Kuoppala7fd2d262015-06-18 12:51:40 +03002376#define RESET_CTL_REQUEST_RESET (1 << 0)
2377#define RESET_CTL_READY_TO_RESET (1 << 1)
Imre Deak9e72b462014-05-05 15:13:55 +03002378
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002379#define HSW_GTT_CACHE_EN _MMIO(0x4024)
Ville Syrjälä6d50b062015-05-19 20:32:57 +03002380#define GTT_CACHE_EN_ALL 0xF0007FFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002381#define GEN7_WR_WATERMARK _MMIO(0x4028)
2382#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2383#define ARB_MODE _MMIO(0x4030)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002384#define ARB_MODE_SWIZZLE_SNB (1<<4)
2385#define ARB_MODE_SWIZZLE_IVB (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002386#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2387#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
Imre Deak9e72b462014-05-05 15:13:55 +03002388/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002389#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03002390#define GEN7_LRA_LIMITS_REG_NUM 13
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002391#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2392#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
Imre Deak9e72b462014-05-05 15:13:55 +03002393
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002394#define GAMTARBMODE _MMIO(0x04a08)
Ben Widawsky4afe8d32013-11-02 21:07:55 -07002395#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -07002396#define ARB_MODE_SWIZZLE_BDW (1<<1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002397#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
Chris Wilson5ac97932016-07-27 19:11:17 +01002398#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100*(engine)->hw_id)
Michel Thierryb03ec3d2017-11-13 09:36:28 -08002399#define GEN8_RING_FAULT_REG _MMIO(0x4094)
2400#define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
Ben Widawsky828c7902013-10-16 09:21:30 -07002401#define RING_FAULT_GTTSEL_MASK (1<<11)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002402#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2403#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
Ben Widawsky828c7902013-10-16 09:21:30 -07002404#define RING_FAULT_VALID (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002405#define DONE_REG _MMIO(0x40b0)
2406#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2407#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
Michal Wajdeczko1790625b2017-09-08 16:11:30 +00002408#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index)*4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002409#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2410#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2411#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
2412#define RING_ACTHD(base) _MMIO((base)+0x74)
2413#define RING_ACTHD_UDW(base) _MMIO((base)+0x5c)
2414#define RING_NOPID(base) _MMIO((base)+0x94)
2415#define RING_IMR(base) _MMIO((base)+0xa8)
2416#define RING_HWSTAM(base) _MMIO((base)+0x98)
2417#define RING_TIMESTAMP(base) _MMIO((base)+0x358)
2418#define RING_TIMESTAMP_UDW(base) _MMIO((base)+0x358 + 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002419#define TAIL_ADDR 0x001FFFF8
2420#define HEAD_WRAP_COUNT 0xFFE00000
2421#define HEAD_WRAP_ONE 0x00200000
2422#define HEAD_ADDR 0x001FFFFC
2423#define RING_NR_PAGES 0x001FF000
2424#define RING_REPORT_MASK 0x00000006
2425#define RING_REPORT_64K 0x00000002
2426#define RING_REPORT_128K 0x00000004
2427#define RING_NO_REPORT 0x00000000
2428#define RING_VALID_MASK 0x00000001
2429#define RING_VALID 0x00000001
2430#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002431#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
2432#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002433#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03002434
Arun Siluvery33136b02016-01-21 21:43:47 +00002435#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base)+0x4D0) + (i)*4)
2436#define RING_MAX_NONPRIV_SLOTS 12
2437
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002438#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
Imre Deak9e72b462014-05-05 15:13:55 +03002439
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002440#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
2441#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1<<18)
2442
Matthew Auld9a6330c2017-10-06 23:18:22 +01002443#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2444#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
2445
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002446#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
2447#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1<<28)
Rodrigo Vivi86ebb012017-08-29 16:07:51 -07002448#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1<<24)
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002449
Chris Wilson8168bd42010-11-11 17:54:52 +00002450#if 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002451#define PRB0_TAIL _MMIO(0x2030)
2452#define PRB0_HEAD _MMIO(0x2034)
2453#define PRB0_START _MMIO(0x2038)
2454#define PRB0_CTL _MMIO(0x203c)
2455#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2456#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2457#define PRB1_START _MMIO(0x2048) /* 915+ only */
2458#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00002459#endif
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002460#define IPEIR_I965 _MMIO(0x2064)
2461#define IPEHR_I965 _MMIO(0x2068)
2462#define GEN7_SC_INSTDONE _MMIO(0x7100)
2463#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2464#define GEN7_ROW_INSTDONE _MMIO(0xe164)
Ben Widawskyf9e61372016-09-20 16:54:33 +03002465#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2466#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2467#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2468#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2469#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002470#define RING_IPEIR(base) _MMIO((base)+0x64)
2471#define RING_IPEHR(base) _MMIO((base)+0x68)
Imre Deakf1d54342015-09-30 23:00:42 +03002472/*
2473 * On GEN4, only the render ring INSTDONE exists and has a different
2474 * layout than the GEN7+ version.
Imre Deakbd93a502015-09-30 23:00:43 +03002475 * The GEN2 counterpart of this register is GEN2_INSTDONE.
Imre Deakf1d54342015-09-30 23:00:42 +03002476 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002477#define RING_INSTDONE(base) _MMIO((base)+0x6c)
2478#define RING_INSTPS(base) _MMIO((base)+0x70)
2479#define RING_DMA_FADD(base) _MMIO((base)+0x78)
2480#define RING_DMA_FADD_UDW(base) _MMIO((base)+0x60) /* gen8+ */
2481#define RING_INSTPM(base) _MMIO((base)+0xc0)
2482#define RING_MI_MODE(base) _MMIO((base)+0x9c)
2483#define INSTPS _MMIO(0x2070) /* 965+ only */
2484#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2485#define ACTHD_I965 _MMIO(0x2074)
2486#define HWS_PGA _MMIO(0x2080)
Jesse Barnes585fb112008-07-29 11:54:06 -07002487#define HWS_ADDRESS_MASK 0xfffff000
2488#define HWS_START_ADDRESS_SHIFT 4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002489#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
Jesse Barnes97f5ab62009-10-08 10:16:48 -07002490#define PWRCTX_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002491#define IPEIR _MMIO(0x2088)
2492#define IPEHR _MMIO(0x208c)
2493#define GEN2_INSTDONE _MMIO(0x2090)
2494#define NOPID _MMIO(0x2094)
2495#define HWSTAM _MMIO(0x2098)
2496#define DMA_FADD_I8XX _MMIO(0x20d0)
2497#define RING_BBSTATE(base) _MMIO((base)+0x110)
Ville Syrjälä35dc3f92015-11-04 23:20:10 +02002498#define RING_BB_PPGTT (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002499#define RING_SBBADDR(base) _MMIO((base)+0x114) /* hsw+ */
2500#define RING_SBBSTATE(base) _MMIO((base)+0x118) /* hsw+ */
2501#define RING_SBBADDR_UDW(base) _MMIO((base)+0x11c) /* gen8+ */
2502#define RING_BBADDR(base) _MMIO((base)+0x140)
2503#define RING_BBADDR_UDW(base) _MMIO((base)+0x168) /* gen8+ */
2504#define RING_BB_PER_CTX_PTR(base) _MMIO((base)+0x1c0) /* gen8+ */
2505#define RING_INDIRECT_CTX(base) _MMIO((base)+0x1c4) /* gen8+ */
2506#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base)+0x1c8) /* gen8+ */
2507#define RING_CTX_TIMESTAMP(base) _MMIO((base)+0x3a8) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08002508
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002509#define ERROR_GEN6 _MMIO(0x40a0)
2510#define GEN7_ERR_INT _MMIO(0x44040)
Paulo Zanonide032bf2013-04-12 17:57:58 -03002511#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03002512#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002513#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -03002514#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002515#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -03002516#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002517#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002518#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03002519#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002520#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
Chris Wilsonf4068392010-10-27 20:36:41 +01002521
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002522#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2523#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
Oscar Mateo5a3f58d2017-12-22 14:38:49 -08002524#define FAULT_VA_HIGH_BITS (0xf << 0)
2525#define FAULT_GTT_SEL (1 << 4)
Mika Kuoppala6c826f32015-03-24 14:54:19 +02002526
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002527#define FPGA_DBG _MMIO(0x42300)
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03002528#define FPGA_DBG_RM_NOCLAIM (1<<31)
2529
Mika Kuoppala8ac3e1b2015-12-15 19:45:42 +02002530#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2531#define CLAIM_ER_CLR (1 << 31)
2532#define CLAIM_ER_OVERFLOW (1 << 16)
2533#define CLAIM_ER_CTR_MASK 0xffff
2534
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002535#define DERRMR _MMIO(0x44050)
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07002536/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +01002537#define DERRMR_PIPEA_SCANLINE (1<<0)
2538#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
2539#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
2540#define DERRMR_PIPEA_VBLANK (1<<3)
2541#define DERRMR_PIPEA_HBLANK (1<<5)
2542#define DERRMR_PIPEB_SCANLINE (1<<8)
2543#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
2544#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
2545#define DERRMR_PIPEB_VBLANK (1<<11)
2546#define DERRMR_PIPEB_HBLANK (1<<13)
2547/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
2548#define DERRMR_PIPEC_SCANLINE (1<<14)
2549#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
2550#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
2551#define DERRMR_PIPEC_VBLANK (1<<21)
2552#define DERRMR_PIPEC_HBLANK (1<<22)
2553
Chris Wilson0f3b6842013-01-15 12:05:55 +00002554
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002555/* GM45+ chicken bits -- debug workaround bits that may be required
2556 * for various sorts of correct behavior. The top 16 bits of each are
2557 * the enables for writing to the corresponding low bit.
2558 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002559#define _3D_CHICKEN _MMIO(0x2084)
Daniel Vetter42839082012-12-14 23:38:28 +01002560#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002561#define _3D_CHICKEN2 _MMIO(0x208c)
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002562/* Disables pipelining of read flushes past the SF-WIZ interface.
2563 * Required on all Ironlake steppings according to the B-Spec, but the
2564 * particular danger of not doing so is not specified.
2565 */
2566# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002567#define _3D_CHICKEN3 _MMIO(0x2090)
Jesse Barnes87f80202012-10-02 17:43:41 -05002568#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07002569#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07002570#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02002571#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
2572#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002573
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002574#define MI_MODE _MMIO(0x209c)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002575# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08002576# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00002577# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05302578# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01002579# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002580
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002581#define GEN6_GT_MODE _MMIO(0x20d0)
2582#define GEN7_GT_MODE _MMIO(0x7008)
Ville Syrjälä8d85d272014-02-04 21:59:15 +02002583#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2584#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2585#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2586#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00002587#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01002588#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002589#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2590#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07002591
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002592/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2593#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2594#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
2595
Tim Goreb1e429f2016-03-21 14:37:29 +00002596/* WaClearTdlStateAckDirtyBits */
2597#define GEN8_STATE_ACK _MMIO(0x20F0)
2598#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2599#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2600#define GEN9_STATE_ACK_TDL0 (1 << 12)
2601#define GEN9_STATE_ACK_TDL1 (1 << 13)
2602#define GEN9_STATE_ACK_TDL2 (1 << 14)
2603#define GEN9_STATE_ACK_TDL3 (1 << 15)
2604#define GEN9_SUBSLICE_TDL_ACK_BITS \
2605 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2606 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2607
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002608#define GFX_MODE _MMIO(0x2520)
2609#define GFX_MODE_GEN7 _MMIO(0x229c)
Dave Gordonbbdc070a2016-07-20 18:16:05 +01002610#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002611#define GFX_RUN_LIST_ENABLE (1<<15)
Dave Gordon4df001d2015-08-12 15:43:42 +01002612#define GFX_INTERRUPT_STEERING (1<<14)
Chris Wilsonaa83e302014-03-21 17:18:54 +00002613#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002614#define GFX_SURFACE_FAULT_ENABLE (1<<12)
2615#define GFX_REPLAY_MODE (1<<11)
2616#define GFX_PSMI_GRANULARITY (1<<10)
2617#define GFX_PPGTT_ENABLE (1<<9)
Michel Thierry2dba3232015-07-30 11:06:23 +01002618#define GEN8_GFX_PPGTT_48B (1<<7)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002619
Dave Gordon4df001d2015-08-12 15:43:42 +01002620#define GFX_FORWARD_VBLANK_MASK (3<<5)
2621#define GFX_FORWARD_VBLANK_NEVER (0<<5)
2622#define GFX_FORWARD_VBLANK_ALWAYS (1<<5)
2623#define GFX_FORWARD_VBLANK_COND (2<<5)
2624
Kelvin Gardiner225701f2018-01-30 11:49:17 -02002625#define GEN11_GFX_DISABLE_LEGACY_MODE (1<<3)
2626
Daniel Vettera7e806d2012-07-11 16:27:55 +02002627#define VLV_DISPLAY_BASE 0x180000
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05302628#define VLV_MIPI_BASE VLV_DISPLAY_BASE
Shashank Sharmac6c794a2016-03-22 12:01:50 +02002629#define BXT_MIPI_BASE 0x60000
Daniel Vettera7e806d2012-07-11 16:27:55 +02002630
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002631#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2632#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2633#define SCPD0 _MMIO(0x209c) /* 915+ only */
2634#define IER _MMIO(0x20a0)
2635#define IIR _MMIO(0x20a4)
2636#define IMR _MMIO(0x20a8)
2637#define ISR _MMIO(0x20ac)
2638#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03002639#define GINT_DIS (1<<22)
Jesse Barnes2d809572012-10-25 12:15:44 -07002640#define GCFG_DIS (1<<8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002641#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2642#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2643#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2644#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2645#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2646#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2647#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05302648#define VLV_PCBR_ADDR_SHIFT 12
2649
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002650#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002651#define EIR _MMIO(0x20b0)
2652#define EMR _MMIO(0x20b4)
2653#define ESR _MMIO(0x20b8)
Jesse Barnes63eeaf32009-06-18 16:56:52 -07002654#define GM45_ERROR_PAGE_TABLE (1<<5)
2655#define GM45_ERROR_MEM_PRIV (1<<4)
2656#define I915_ERROR_PAGE_TABLE (1<<4)
2657#define GM45_ERROR_CP_PRIV (1<<3)
2658#define I915_ERROR_MEMORY_REFRESH (1<<1)
2659#define I915_ERROR_INSTRUCTION (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002660#define INSTPM _MMIO(0x20c0)
Li Pengee980b82010-01-27 19:01:11 +08002661#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Ville Syrjälä32992542014-02-25 15:13:39 +02002662#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00002663 will not assert AGPBUSY# and will only
2664 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -08002665#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +01002666#define INSTPM_TLB_INVALIDATE (1<<9)
2667#define INSTPM_SYNC_FLUSH (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002668#define ACTHD _MMIO(0x20c8)
2669#define MEM_MODE _MMIO(0x20cc)
Ville Syrjälä10383922014-08-15 01:21:54 +03002670#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
2671#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
2672#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002673#define FW_BLC _MMIO(0x20d8)
2674#define FW_BLC2 _MMIO(0x20dc)
2675#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +08002676#define FW_BLC_SELF_EN_MASK (1<<31)
2677#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
2678#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002679#define MM_BURST_LENGTH 0x00700000
2680#define MM_FIFO_WATERMARK 0x0001F000
2681#define LM_BURST_LENGTH 0x00000700
2682#define LM_FIFO_WATERMARK 0x0000001F
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002683#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07002684
Mahesh Kumar78005492018-01-30 11:49:14 -02002685#define MBUS_ABOX_CTL _MMIO(0x45038)
2686#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2687#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2688#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2689#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2690#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2691#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2692#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2693#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2694
2695#define _PIPEA_MBUS_DBOX_CTL 0x7003C
2696#define _PIPEB_MBUS_DBOX_CTL 0x7103C
2697#define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2698 _PIPEB_MBUS_DBOX_CTL)
2699#define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2700#define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2701#define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2702#define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2703#define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2704#define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2705
2706#define MBUS_UBOX_CTL _MMIO(0x4503C)
2707#define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2708#define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2709
Keith Packard45503de2010-07-19 21:12:35 -07002710/* Make render/texture TLB fetches lower priorty than associated data
2711 * fetches. This is not turned on by default
2712 */
2713#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2714
2715/* Isoch request wait on GTT enable (Display A/B/C streams).
2716 * Make isoch requests stall on the TLB update. May cause
2717 * display underruns (test mode only)
2718 */
2719#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2720
2721/* Block grant count for isoch requests when block count is
2722 * set to a finite value.
2723 */
2724#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2725#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2726#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2727#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2728#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2729
2730/* Enable render writes to complete in C2/C3/C4 power states.
2731 * If this isn't enabled, render writes are prevented in low
2732 * power states. That seems bad to me.
2733 */
2734#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2735
2736/* This acknowledges an async flip immediately instead
2737 * of waiting for 2TLB fetches.
2738 */
2739#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2740
2741/* Enables non-sequential data reads through arbiter
2742 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002743#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07002744
2745/* Disable FSB snooping of cacheable write cycles from binner/render
2746 * command stream
2747 */
2748#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2749
2750/* Arbiter time slice for non-isoch streams */
2751#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2752#define MI_ARB_TIME_SLICE_1 (0 << 5)
2753#define MI_ARB_TIME_SLICE_2 (1 << 5)
2754#define MI_ARB_TIME_SLICE_4 (2 << 5)
2755#define MI_ARB_TIME_SLICE_6 (3 << 5)
2756#define MI_ARB_TIME_SLICE_8 (4 << 5)
2757#define MI_ARB_TIME_SLICE_10 (5 << 5)
2758#define MI_ARB_TIME_SLICE_14 (6 << 5)
2759#define MI_ARB_TIME_SLICE_16 (7 << 5)
2760
2761/* Low priority grace period page size */
2762#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2763#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2764
2765/* Disable display A/B trickle feed */
2766#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2767
2768/* Set display plane priority */
2769#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2770#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2771
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002772#define MI_STATE _MMIO(0x20e4) /* gen2 only */
Ville Syrjälä54e472a2014-02-25 15:13:40 +02002773#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2774#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2775
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002776#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +02002777#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -07002778#define CM0_IZ_OPT_DISABLE (1<<6)
2779#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +02002780#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07002781#define CM0_DEPTH_EVICT_DISABLE (1<<4)
2782#define CM0_COLOR_EVICT_DISABLE (1<<3)
2783#define CM0_DEPTH_WRITE_DISABLE (1<<1)
2784#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002785#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2786#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08002787#define GFX_FLSH_CNTL_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002788#define ECOSKPD _MMIO(0x21d0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -07002789#define ECO_GATING_CX_ONLY (1<<3)
2790#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002791
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002792#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
Akash Goel4e046322014-04-04 17:14:38 +05302793#define RC_OP_FLUSH_ENABLE (1<<0)
Chia-I Wufe27c602014-01-28 13:29:33 +08002794#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002795#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
Damien Lespiau5d708682014-03-26 18:41:51 +00002796#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
2797#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
Damien Lespiau9370cd92015-02-09 19:33:17 +00002798#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
Jesse Barnesfb046852012-03-28 13:39:26 -07002799
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002800#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002801#define GEN6_BLITTER_LOCK_SHIFT 16
2802#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
2803
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002804#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
Chris Wilson2c550182014-12-16 10:02:27 +00002805#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002806#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03002807#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002808
Robert Bragg19f81df2017-06-13 12:23:03 +01002809#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2810#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2811
Deepak S693d11c2015-01-16 20:42:16 +05302812/* Fuse readout registers for GT */
Lionel Landwerlinb8ec7592018-02-21 20:49:02 +00002813#define HSW_PAVP_FUSE1 _MMIO(0x911C)
2814#define HSW_F1_EU_DIS_SHIFT 16
2815#define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
2816#define HSW_F1_EU_DIS_10EUS 0
2817#define HSW_F1_EU_DIS_8EUS 1
2818#define HSW_F1_EU_DIS_6EUS 2
2819
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002820#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08002821#define CHV_FGT_DISABLE_SS0 (1 << 10)
2822#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05302823#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2824#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2825#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2826#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2827#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2828#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2829#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2830#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2831
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002832#define GEN8_FUSE2 _MMIO(0x9120)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002833#define GEN8_F2_SS_DIS_SHIFT 21
2834#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
Jeff McGee38732182015-02-13 10:27:54 -06002835#define GEN8_F2_S_ENA_SHIFT 25
2836#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2837
2838#define GEN9_F2_SS_DIS_SHIFT 20
2839#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2840
Ben Widawsky4e9767b2017-09-20 11:35:24 -07002841#define GEN10_F2_S_ENA_SHIFT 22
2842#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
2843#define GEN10_F2_SS_DIS_SHIFT 18
2844#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
2845
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002846#define GEN8_EU_DISABLE0 _MMIO(0x9134)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002847#define GEN8_EU_DIS0_S0_MASK 0xffffff
2848#define GEN8_EU_DIS0_S1_SHIFT 24
2849#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2850
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002851#define GEN8_EU_DISABLE1 _MMIO(0x9138)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002852#define GEN8_EU_DIS1_S1_MASK 0xffff
2853#define GEN8_EU_DIS1_S2_SHIFT 16
2854#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2855
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002856#define GEN8_EU_DISABLE2 _MMIO(0x913c)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002857#define GEN8_EU_DIS2_S2_MASK 0xff
2858
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002859#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice)*0x4)
Jeff McGee38732182015-02-13 10:27:54 -06002860
Ben Widawsky4e9767b2017-09-20 11:35:24 -07002861#define GEN10_EU_DISABLE3 _MMIO(0x9140)
2862#define GEN10_EU_DIS_SS_MASK 0xff
2863
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002864#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
Chris Wilson12f55812012-07-05 17:14:01 +01002865#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2866#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2867#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2868#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002869
Ben Widawskycc609d52013-05-28 19:22:29 -07002870/* On modern GEN architectures interrupt control consists of two sets
2871 * of registers. The first set pertains to the ring generating the
2872 * interrupt. The second control is for the functional block generating the
2873 * interrupt. These are PM, GT, DE, etc.
2874 *
2875 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2876 * GT interrupt bits, so we don't need to duplicate the defines.
2877 *
2878 * These defines should cover us well from SNB->HSW with minor exceptions
2879 * it can also work on ILK.
2880 */
2881#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2882#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2883#define GT_BLT_USER_INTERRUPT (1 << 22)
2884#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2885#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002886#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01002887#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002888#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2889#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2890#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2891#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2892#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2893#define GT_RENDER_USER_INTERRUPT (1 << 0)
2894
Ben Widawsky12638c52013-05-28 19:22:31 -07002895#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2896#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2897
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002898#define GT_PARITY_ERROR(dev_priv) \
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002899 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002900 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002901
Ben Widawskycc609d52013-05-28 19:22:29 -07002902/* These are all the "old" interrupts */
2903#define ILK_BSD_USER_INTERRUPT (1<<5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002904
2905#define I915_PM_INTERRUPT (1<<31)
2906#define I915_ISP_INTERRUPT (1<<22)
2907#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
2908#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02002909#define I915_MIPIC_INTERRUPT (1<<19)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002910#define I915_MIPIA_INTERRUPT (1<<18)
Ben Widawskycc609d52013-05-28 19:22:29 -07002911#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
2912#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002913#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
2914#define I915_MASTER_ERROR_INTERRUPT (1<<15)
Ben Widawskycc609d52013-05-28 19:22:29 -07002915#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002916#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
Ben Widawskycc609d52013-05-28 19:22:29 -07002917#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002918#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
Ben Widawskycc609d52013-05-28 19:22:29 -07002919#define I915_HWB_OOM_INTERRUPT (1<<13)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002920#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
Ben Widawskycc609d52013-05-28 19:22:29 -07002921#define I915_SYNC_STATUS_INTERRUPT (1<<12)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002922#define I915_MISC_INTERRUPT (1<<11)
Ben Widawskycc609d52013-05-28 19:22:29 -07002923#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002924#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
Ben Widawskycc609d52013-05-28 19:22:29 -07002925#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002926#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
Ben Widawskycc609d52013-05-28 19:22:29 -07002927#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002928#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002929#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
2930#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
2931#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
2932#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
2933#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002934#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
2935#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
Ben Widawskycc609d52013-05-28 19:22:29 -07002936#define I915_DEBUG_INTERRUPT (1<<2)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002937#define I915_WINVALID_INTERRUPT (1<<1)
Ben Widawskycc609d52013-05-28 19:22:29 -07002938#define I915_USER_INTERRUPT (1<<1)
2939#define I915_ASLE_INTERRUPT (1<<0)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002940#define I915_BSD_USER_INTERRUPT (1<<25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002941
Jerome Anandeef57322017-01-25 04:27:49 +05302942#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
2943#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
2944
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06002945/* DisplayPort Audio w/ LPE */
Takashi Iwai9db13e52017-02-02 11:03:48 +01002946#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
2947#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
2948
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06002949#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
2950#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
2951#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
2952#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
2953 _VLV_AUD_PORT_EN_B_DBG, \
2954 _VLV_AUD_PORT_EN_C_DBG, \
2955 _VLV_AUD_PORT_EN_D_DBG)
2956#define VLV_AMP_MUTE (1 << 1)
2957
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002958#define GEN6_BSD_RNCID _MMIO(0x12198)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002959
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002960#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002961#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08002962#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002963#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
2964#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
2965#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
2966#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08002967#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002968#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
2969#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
2970#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
2971#define GEN7_FF_VS_SCHED_HW (0x0<<12)
2972#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
2973#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
2974#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
2975#define GEN7_FF_DS_SCHED_HW (0x0<<4)
2976
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002977/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002978 * Framebuffer compression (915+ only)
2979 */
2980
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002981#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2982#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2983#define FBC_CONTROL _MMIO(0x3208)
Jesse Barnes585fb112008-07-29 11:54:06 -07002984#define FBC_CTL_EN (1<<31)
2985#define FBC_CTL_PERIODIC (1<<30)
2986#define FBC_CTL_INTERVAL_SHIFT (16)
2987#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02002988#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07002989#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002990#define FBC_CTL_FENCENO_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002991#define FBC_COMMAND _MMIO(0x320c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002992#define FBC_CMD_COMPRESS (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002993#define FBC_STATUS _MMIO(0x3210)
Jesse Barnes585fb112008-07-29 11:54:06 -07002994#define FBC_STAT_COMPRESSING (1<<31)
2995#define FBC_STAT_COMPRESSED (1<<30)
2996#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002997#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002998#define FBC_CONTROL2 _MMIO(0x3214)
Jesse Barnes585fb112008-07-29 11:54:06 -07002999#define FBC_CTL_FENCE_DBL (0<<4)
3000#define FBC_CTL_IDLE_IMM (0<<2)
3001#define FBC_CTL_IDLE_FULL (1<<2)
3002#define FBC_CTL_IDLE_LINE (2<<2)
3003#define FBC_CTL_IDLE_DEBUG (3<<2)
3004#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02003005#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003006#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
3007#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003008
3009#define FBC_LL_SIZE (1536)
3010
Mika Kuoppala44fff992016-06-07 17:19:09 +03003011#define FBC_LLC_READ_CTRL _MMIO(0x9044)
3012#define FBC_LLC_FULLY_OPEN (1<<30)
3013
Jesse Barnes74dff282009-09-14 15:39:40 -07003014/* Framebuffer compression for GM45+ */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003015#define DPFC_CB_BASE _MMIO(0x3200)
3016#define DPFC_CONTROL _MMIO(0x3208)
Jesse Barnes74dff282009-09-14 15:39:40 -07003017#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02003018#define DPFC_CTL_PLANE(plane) ((plane)<<30)
3019#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07003020#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03003021#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01003022#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07003023#define DPFC_SR_EN (1<<10)
3024#define DPFC_CTL_LIMIT_1X (0<<6)
3025#define DPFC_CTL_LIMIT_2X (1<<6)
3026#define DPFC_CTL_LIMIT_4X (2<<6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003027#define DPFC_RECOMP_CTL _MMIO(0x320c)
Jesse Barnes74dff282009-09-14 15:39:40 -07003028#define DPFC_RECOMP_STALL_EN (1<<27)
3029#define DPFC_RECOMP_STALL_WM_SHIFT (16)
3030#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
3031#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
3032#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003033#define DPFC_STATUS _MMIO(0x3210)
Jesse Barnes74dff282009-09-14 15:39:40 -07003034#define DPFC_INVAL_SEG_SHIFT (16)
3035#define DPFC_INVAL_SEG_MASK (0x07ff0000)
3036#define DPFC_COMP_SEG_SHIFT (0)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03003037#define DPFC_COMP_SEG_MASK (0x000007ff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003038#define DPFC_STATUS2 _MMIO(0x3214)
3039#define DPFC_FENCE_YOFF _MMIO(0x3218)
3040#define DPFC_CHICKEN _MMIO(0x3224)
Jesse Barnes74dff282009-09-14 15:39:40 -07003041#define DPFC_HT_MODIFY (1<<31)
3042
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003043/* Framebuffer compression for Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003044#define ILK_DPFC_CB_BASE _MMIO(0x43200)
3045#define ILK_DPFC_CONTROL _MMIO(0x43208)
Rodrigo Vivida46f932014-08-01 02:04:45 -07003046#define FBC_CTL_FALSE_COLOR (1<<10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003047/* The bit 28-8 is reserved */
3048#define DPFC_RESERVED (0x1FFFFF00)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003049#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
3050#define ILK_DPFC_STATUS _MMIO(0x43210)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03003051#define ILK_DPFC_COMP_SEG_MASK 0x7ff
3052#define IVB_FBC_STATUS2 _MMIO(0x43214)
3053#define IVB_FBC_COMP_SEG_MASK 0x7ff
3054#define BDW_FBC_COMP_SEG_MASK 0xfff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003055#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
3056#define ILK_DPFC_CHICKEN _MMIO(0x43224)
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +03003057#define ILK_DPFC_DISABLE_DUMMY0 (1<<8)
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03003058#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1<<23)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003059#define ILK_FBC_RT_BASE _MMIO(0x2128)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003060#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03003061#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003062
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003063#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003064#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04003065#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08003066
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003067
Jesse Barnes585fb112008-07-29 11:54:06 -07003068/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003069 * Framebuffer compression for Sandybridge
3070 *
3071 * The following two registers are of type GTTMMADR
3072 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003073#define SNB_DPFC_CTL_SA _MMIO(0x100100)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003074#define SNB_CPU_FENCE_ENABLE (1<<29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003075#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003076
Rodrigo Viviabe959c2013-05-06 19:37:33 -03003077/* Framebuffer compression for Ivybridge */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003078#define IVB_FBC_RT_BASE _MMIO(0x7020)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03003079
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003080#define IPS_CTL _MMIO(0x43408)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003081#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003082
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003083#define MSG_FBC_REND_STATE _MMIO(0x50380)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03003084#define FBC_REND_NUKE (1<<2)
3085#define FBC_REND_CACHE_CLEAN (1<<1)
3086
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003087/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003088 * GPIO regs
3089 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003090#define GPIOA _MMIO(0x5010)
3091#define GPIOB _MMIO(0x5014)
3092#define GPIOC _MMIO(0x5018)
3093#define GPIOD _MMIO(0x501c)
3094#define GPIOE _MMIO(0x5020)
3095#define GPIOF _MMIO(0x5024)
3096#define GPIOG _MMIO(0x5028)
3097#define GPIOH _MMIO(0x502c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003098# define GPIO_CLOCK_DIR_MASK (1 << 0)
3099# define GPIO_CLOCK_DIR_IN (0 << 1)
3100# define GPIO_CLOCK_DIR_OUT (1 << 1)
3101# define GPIO_CLOCK_VAL_MASK (1 << 2)
3102# define GPIO_CLOCK_VAL_OUT (1 << 3)
3103# define GPIO_CLOCK_VAL_IN (1 << 4)
3104# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
3105# define GPIO_DATA_DIR_MASK (1 << 8)
3106# define GPIO_DATA_DIR_IN (0 << 9)
3107# define GPIO_DATA_DIR_OUT (1 << 9)
3108# define GPIO_DATA_VAL_MASK (1 << 10)
3109# define GPIO_DATA_VAL_OUT (1 << 11)
3110# define GPIO_DATA_VAL_IN (1 << 12)
3111# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
3112
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003113#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
Sean Paul07e17a72018-01-08 14:55:41 -05003114#define GMBUS_AKSV_SELECT (1<<11)
Chris Wilsonf899fc62010-07-20 15:44:45 -07003115#define GMBUS_RATE_100KHZ (0<<8)
3116#define GMBUS_RATE_50KHZ (1<<8)
3117#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
3118#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
3119#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
Jani Nikula988c7012015-03-27 00:20:19 +02003120#define GMBUS_PIN_DISABLED 0
3121#define GMBUS_PIN_SSC 1
3122#define GMBUS_PIN_VGADDC 2
3123#define GMBUS_PIN_PANEL 3
3124#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
3125#define GMBUS_PIN_DPC 4 /* HDMIC */
3126#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
3127#define GMBUS_PIN_DPD 6 /* HDMID */
3128#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
Rodrigo Vivi3d023522017-06-02 13:06:43 -07003129#define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */
Jani Nikula4c272832015-04-01 10:58:05 +03003130#define GMBUS_PIN_2_BXT 2
3131#define GMBUS_PIN_3_BXT 3
Rodrigo Vivi3d023522017-06-02 13:06:43 -07003132#define GMBUS_PIN_4_CNP 4
Anusha Srivatsa5c749c52018-01-11 16:00:09 -02003133#define GMBUS_PIN_9_TC1_ICP 9
3134#define GMBUS_PIN_10_TC2_ICP 10
3135#define GMBUS_PIN_11_TC3_ICP 11
3136#define GMBUS_PIN_12_TC4_ICP 12
3137
3138#define GMBUS_NUM_PINS 13 /* including 0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003139#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
Chris Wilsonf899fc62010-07-20 15:44:45 -07003140#define GMBUS_SW_CLR_INT (1<<31)
3141#define GMBUS_SW_RDY (1<<30)
3142#define GMBUS_ENT (1<<29) /* enable timeout */
3143#define GMBUS_CYCLE_NONE (0<<25)
3144#define GMBUS_CYCLE_WAIT (1<<25)
3145#define GMBUS_CYCLE_INDEX (2<<25)
3146#define GMBUS_CYCLE_STOP (4<<25)
3147#define GMBUS_BYTE_COUNT_SHIFT 16
Dmitry Torokhov9535c472015-04-21 09:49:11 -07003148#define GMBUS_BYTE_COUNT_MAX 256U
Chris Wilsonf899fc62010-07-20 15:44:45 -07003149#define GMBUS_SLAVE_INDEX_SHIFT 8
3150#define GMBUS_SLAVE_ADDR_SHIFT 1
3151#define GMBUS_SLAVE_READ (1<<0)
3152#define GMBUS_SLAVE_WRITE (0<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003153#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
Chris Wilsonf899fc62010-07-20 15:44:45 -07003154#define GMBUS_INUSE (1<<15)
3155#define GMBUS_HW_WAIT_PHASE (1<<14)
3156#define GMBUS_STALL_TIMEOUT (1<<13)
3157#define GMBUS_INT (1<<12)
3158#define GMBUS_HW_RDY (1<<11)
3159#define GMBUS_SATOER (1<<10)
3160#define GMBUS_ACTIVE (1<<9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003161#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3162#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
Chris Wilsonf899fc62010-07-20 15:44:45 -07003163#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
3164#define GMBUS_NAK_EN (1<<3)
3165#define GMBUS_IDLE_EN (1<<2)
3166#define GMBUS_HW_WAIT_EN (1<<1)
3167#define GMBUS_HW_RDY_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003168#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
Chris Wilsonf899fc62010-07-20 15:44:45 -07003169#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08003170
Jesse Barnes585fb112008-07-29 11:54:06 -07003171/*
3172 * Clock control & power management
3173 */
Ville Syrjälä2d401b12014-04-09 13:29:08 +03003174#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
3175#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
3176#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003177#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07003178
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003179#define VGA0 _MMIO(0x6000)
3180#define VGA1 _MMIO(0x6004)
3181#define VGA_PD _MMIO(0x6010)
Jesse Barnes585fb112008-07-29 11:54:06 -07003182#define VGA0_PD_P2_DIV_4 (1 << 7)
3183#define VGA0_PD_P1_DIV_2 (1 << 5)
3184#define VGA0_PD_P1_SHIFT 0
3185#define VGA0_PD_P1_MASK (0x1f << 0)
3186#define VGA1_PD_P2_DIV_4 (1 << 15)
3187#define VGA1_PD_P1_DIV_2 (1 << 13)
3188#define VGA1_PD_P1_SHIFT 8
3189#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003190#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02003191#define DPLL_SDVO_HIGH_SPEED (1 << 30)
3192#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003193#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003194#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03003195#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07003196#define DPLL_VGA_MODE_DIS (1 << 28)
3197#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3198#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3199#define DPLL_MODE_MASK (3 << 26)
3200#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3201#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3202#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3203#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3204#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3205#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003206#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07003207#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02003208#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03003209#define DPLL_INTEGRATED_REF_CLK_VLV (1<<13)
3210#define DPLL_SSC_REF_CLK_CHV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02003211#define DPLL_PORTC_READY_MASK (0xf << 4)
3212#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07003213
Jesse Barnes585fb112008-07-29 11:54:06 -07003214#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003215
3216/* Additional CHV pll/phy registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003217#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003218#define DPLL_PORTD_READY_MASK (0xf)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003219#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003220#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27))
Ville Syrjäläbc284542015-05-26 20:22:38 +03003221#define PHY_LDO_DELAY_0NS 0x0
3222#define PHY_LDO_DELAY_200NS 0x1
3223#define PHY_LDO_DELAY_600NS 0x2
3224#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003225#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11))
Ville Syrjälä70722462015-04-10 18:21:28 +03003226#define PHY_CH_SU_PSR 0x1
3227#define PHY_CH_DEEP_PSR 0x7
3228#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
3229#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003230#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
Ville Syrjäläefd814b2014-06-27 19:52:13 +03003231#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
Ville Syrjälä30142272015-07-08 23:46:01 +03003232#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch))))
3233#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline))))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03003234
Jesse Barnes585fb112008-07-29 11:54:06 -07003235/*
3236 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3237 * this field (only one bit may be set).
3238 */
3239#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3240#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003241#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07003242/* i830, required in DVO non-gang */
3243#define PLL_P2_DIVIDE_BY_4 (1 << 23)
3244#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3245#define PLL_REF_INPUT_DREFCLK (0 << 13)
3246#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3247#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3248#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3249#define PLL_REF_INPUT_MASK (3 << 13)
3250#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003251/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003252# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3253# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
3254# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
3255# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3256# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3257
Jesse Barnes585fb112008-07-29 11:54:06 -07003258/*
3259 * Parallel to Serial Load Pulse phase selection.
3260 * Selects the phase for the 10X DPLL clock for the PCIe
3261 * digital display port. The range is 4 to 13; 10 or more
3262 * is just a flip delay. The default is 6
3263 */
3264#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3265#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3266/*
3267 * SDVO multiplier for 945G/GM. Not used on 965.
3268 */
3269#define SDVO_MULTIPLIER_MASK 0x000000ff
3270#define SDVO_MULTIPLIER_SHIFT_HIRES 4
3271#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003272
Ville Syrjälä2d401b12014-04-09 13:29:08 +03003273#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
3274#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
3275#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003276#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003277
Jesse Barnes585fb112008-07-29 11:54:06 -07003278/*
3279 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3280 *
3281 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3282 */
3283#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3284#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3285/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3286#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3287#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3288/*
3289 * SDVO/UDI pixel multiplier.
3290 *
3291 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3292 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3293 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3294 * dummy bytes in the datastream at an increased clock rate, with both sides of
3295 * the link knowing how many bytes are fill.
3296 *
3297 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3298 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3299 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3300 * through an SDVO command.
3301 *
3302 * This register field has values of multiplication factor minus 1, with
3303 * a maximum multiplier of 5 for SDVO.
3304 */
3305#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3306#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3307/*
3308 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3309 * This best be set to the default value (3) or the CRT won't work. No,
3310 * I don't entirely understand what this does...
3311 */
3312#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3313#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003314
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03003315#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3316
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003317#define _FPA0 0x6040
3318#define _FPA1 0x6044
3319#define _FPB0 0x6048
3320#define _FPB1 0x604c
3321#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3322#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07003323#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003324#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07003325#define FP_N_DIV_SHIFT 16
3326#define FP_M1_DIV_MASK 0x00003f00
3327#define FP_M1_DIV_SHIFT 8
3328#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003329#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07003330#define FP_M2_DIV_SHIFT 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003331#define DPLL_TEST _MMIO(0x606c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003332#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3333#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3334#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3335#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3336#define DPLLB_TEST_N_BYPASS (1 << 19)
3337#define DPLLB_TEST_M_BYPASS (1 << 18)
3338#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3339#define DPLLA_TEST_N_BYPASS (1 << 3)
3340#define DPLLA_TEST_M_BYPASS (1 << 2)
3341#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003342#define D_STATE _MMIO(0x6104)
Chris Wilsondc96e9b2010-10-01 12:05:06 +01003343#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07003344#define DSTATE_PLL_D3_OFF (1<<3)
3345#define DSTATE_GFX_CLOCK_GATING (1<<1)
3346#define DSTATE_DOT_CLOCK_GATING (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003347#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07003348# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3349# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3350# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3351# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3352# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3353# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3354# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
Ville Syrjäläad8059c2017-12-08 23:37:38 +02003355# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
Jesse Barnes652c3932009-08-17 13:31:43 -07003356# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3357# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3358# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3359# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3360# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3361# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3362# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3363# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3364# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3365# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3366# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3367# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3368# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3369# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3370# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3371# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3372# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3373# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3374# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3375# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3376# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003377/*
Jesse Barnes652c3932009-08-17 13:31:43 -07003378 * This bit must be set on the 830 to prevent hangs when turning off the
3379 * overlay scaler.
3380 */
3381# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3382# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3383# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3384# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3385# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3386
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003387#define RENCLK_GATE_D1 _MMIO(0x6204)
Jesse Barnes652c3932009-08-17 13:31:43 -07003388# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3389# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3390# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3391# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3392# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3393# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3394# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3395# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3396# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003397/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07003398# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3399# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3400# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3401# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003402/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07003403# define SV_CLOCK_GATE_DISABLE (1 << 0)
3404# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3405# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3406# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3407# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3408# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3409# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3410# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3411# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3412# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3413# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3414# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3415# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3416# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3417# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3418# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3419# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3420# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3421
3422# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003423/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07003424# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3425# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3426# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3427# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3428# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3429# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003430/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07003431# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3432# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3433# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3434# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3435# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3436# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3437# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3438# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3439# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3440# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3441# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3442# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3443# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3444# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3445# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3446# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3447# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3448# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3449# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3450
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003451#define RENCLK_GATE_D2 _MMIO(0x6208)
Jesse Barnes652c3932009-08-17 13:31:43 -07003452#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3453#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3454#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003455
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003456#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003457#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3458
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003459#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3460#define DEUC _MMIO(0x6214) /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003461
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003462#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07003463#define FW_CSPWRDWNEN (1<<15)
3464
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003465#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03003466
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003467#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003468#define CDCLK_FREQ_SHIFT 4
3469#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3470#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003471
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003472#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003473#define PFI_CREDIT_63 (9 << 28) /* chv only */
3474#define PFI_CREDIT_31 (8 << 28) /* chv only */
3475#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3476#define PFI_CREDIT_RESEND (1 << 27)
3477#define VGA_FAST_MODE_DISABLE (1 << 14)
3478
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003479#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003480
Jesse Barnes585fb112008-07-29 11:54:06 -07003481/*
3482 * Palette regs
3483 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003484#define PALETTE_A_OFFSET 0xa000
3485#define PALETTE_B_OFFSET 0xa800
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03003486#define CHV_PALETTE_C_OFFSET 0xc000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003487#define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
3488 dev_priv->info.display_mmio_offset + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003489
Eric Anholt673a3942008-07-30 12:06:12 -07003490/* MCH MMIO space */
3491
3492/*
3493 * MCHBAR mirror.
3494 *
3495 * This mirrors the MCHBAR MMIO space whose location is determined by
3496 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3497 * every way. It is not accessible from the CP register read instructions.
3498 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03003499 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3500 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07003501 */
3502#define MCHBAR_MIRROR_BASE 0x10000
3503
Yuanhan Liu13982612010-12-15 15:42:31 +08003504#define MCHBAR_MIRROR_BASE_SNB 0x140000
3505
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003506#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3507#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003508#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3509#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
Ville Syrjälädb7fb602017-11-02 17:17:35 +02003510#define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003511
Chris Wilson3ebecd02013-04-12 19:10:13 +01003512/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003513#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01003514
Ville Syrjälä646b4262014-04-25 20:14:30 +03003515/* 915-945 and GM965 MCH register controlling DRAM channel access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003516#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
Eric Anholt673a3942008-07-30 12:06:12 -07003517#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3518#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3519#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3520#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3521#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08003522#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003523#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
Daniel Vetter656bfa32014-11-20 09:26:30 +01003524#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07003525
Ville Syrjälä646b4262014-04-25 20:14:30 +03003526/* Pineview MCH register contains DDR3 setting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003527#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
Li Peng95534262010-05-18 18:58:44 +08003528#define CSHRDDR3CTL_DDR3 (1 << 2)
3529
Ville Syrjälä646b4262014-04-25 20:14:30 +03003530/* 965 MCH register controlling DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003531#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3532#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
Eric Anholt673a3942008-07-30 12:06:12 -07003533
Ville Syrjälä646b4262014-04-25 20:14:30 +03003534/* snb MCH registers for reading the DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003535#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3536#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3537#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003538#define MAD_DIMM_ECC_MASK (0x3 << 24)
3539#define MAD_DIMM_ECC_OFF (0x0 << 24)
3540#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3541#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3542#define MAD_DIMM_ECC_ON (0x3 << 24)
3543#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3544#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3545#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3546#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3547#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3548#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3549#define MAD_DIMM_A_SELECT (0x1 << 16)
3550/* DIMM sizes are in multiples of 256mb. */
3551#define MAD_DIMM_B_SIZE_SHIFT 8
3552#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3553#define MAD_DIMM_A_SIZE_SHIFT 0
3554#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3555
Ville Syrjälä646b4262014-04-25 20:14:30 +03003556/* snb MCH registers for priority tuning */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003557#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01003558#define MCH_SSKPD_WM0_MASK 0x3f
3559#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003560
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003561#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
Jesse Barnesec013e72013-08-20 10:29:23 +01003562
Keith Packardb11248d2009-06-11 22:28:56 -07003563/* Clocking configuration register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003564#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003565#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07003566#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3567#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3568#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3569#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003570#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
Keith Packardb11248d2009-06-11 22:28:56 -07003571#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003572/*
3573 * Note that on at least on ELK the below value is reported for both
3574 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3575 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3576 */
3577#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
Keith Packardb11248d2009-06-11 22:28:56 -07003578#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003579#define CLKCFG_MEM_533 (1 << 4)
3580#define CLKCFG_MEM_667 (2 << 4)
3581#define CLKCFG_MEM_800 (3 << 4)
3582#define CLKCFG_MEM_MASK (7 << 4)
3583
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003584#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3585#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
Ville Syrjälä34edce22015-05-22 11:22:33 +03003586
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003587#define TSC1 _MMIO(0x11001)
Jesse Barnesea056c12010-09-10 10:02:13 -07003588#define TSE (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003589#define TR1 _MMIO(0x11006)
3590#define TSFS _MMIO(0x11020)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003591#define TSFS_SLOPE_MASK 0x0000ff00
3592#define TSFS_SLOPE_SHIFT 8
3593#define TSFS_INTR_MASK 0x000000ff
3594
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003595#define CRSTANDVID _MMIO(0x11100)
3596#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003597#define PXVFREQ_PX_MASK 0x7f000000
3598#define PXVFREQ_PX_SHIFT 24
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003599#define VIDFREQ_BASE _MMIO(0x11110)
3600#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3601#define VIDFREQ2 _MMIO(0x11114)
3602#define VIDFREQ3 _MMIO(0x11118)
3603#define VIDFREQ4 _MMIO(0x1111c)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003604#define VIDFREQ_P0_MASK 0x1f000000
3605#define VIDFREQ_P0_SHIFT 24
3606#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3607#define VIDFREQ_P0_CSCLK_SHIFT 20
3608#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3609#define VIDFREQ_P0_CRCLK_SHIFT 16
3610#define VIDFREQ_P1_MASK 0x00001f00
3611#define VIDFREQ_P1_SHIFT 8
3612#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3613#define VIDFREQ_P1_CSCLK_SHIFT 4
3614#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003615#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3616#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003617#define INTTOEXT_MAP3_SHIFT 24
3618#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3619#define INTTOEXT_MAP2_SHIFT 16
3620#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3621#define INTTOEXT_MAP1_SHIFT 8
3622#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3623#define INTTOEXT_MAP0_SHIFT 0
3624#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003625#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003626#define MEMCTL_CMD_MASK 0xe000
3627#define MEMCTL_CMD_SHIFT 13
3628#define MEMCTL_CMD_RCLK_OFF 0
3629#define MEMCTL_CMD_RCLK_ON 1
3630#define MEMCTL_CMD_CHFREQ 2
3631#define MEMCTL_CMD_CHVID 3
3632#define MEMCTL_CMD_VMMOFF 4
3633#define MEMCTL_CMD_VMMON 5
3634#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
3635 when command complete */
3636#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3637#define MEMCTL_FREQ_SHIFT 8
3638#define MEMCTL_SFCAVM (1<<7)
3639#define MEMCTL_TGT_VID_MASK 0x007f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003640#define MEMIHYST _MMIO(0x1117c)
3641#define MEMINTREN _MMIO(0x11180) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003642#define MEMINT_RSEXIT_EN (1<<8)
3643#define MEMINT_CX_SUPR_EN (1<<7)
3644#define MEMINT_CONT_BUSY_EN (1<<6)
3645#define MEMINT_AVG_BUSY_EN (1<<5)
3646#define MEMINT_EVAL_CHG_EN (1<<4)
3647#define MEMINT_MON_IDLE_EN (1<<3)
3648#define MEMINT_UP_EVAL_EN (1<<2)
3649#define MEMINT_DOWN_EVAL_EN (1<<1)
3650#define MEMINT_SW_CMD_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003651#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003652#define MEM_RSEXIT_MASK 0xc000
3653#define MEM_RSEXIT_SHIFT 14
3654#define MEM_CONT_BUSY_MASK 0x3000
3655#define MEM_CONT_BUSY_SHIFT 12
3656#define MEM_AVG_BUSY_MASK 0x0c00
3657#define MEM_AVG_BUSY_SHIFT 10
3658#define MEM_EVAL_CHG_MASK 0x0300
3659#define MEM_EVAL_BUSY_SHIFT 8
3660#define MEM_MON_IDLE_MASK 0x00c0
3661#define MEM_MON_IDLE_SHIFT 6
3662#define MEM_UP_EVAL_MASK 0x0030
3663#define MEM_UP_EVAL_SHIFT 4
3664#define MEM_DOWN_EVAL_MASK 0x000c
3665#define MEM_DOWN_EVAL_SHIFT 2
3666#define MEM_SW_CMD_MASK 0x0003
3667#define MEM_INT_STEER_GFX 0
3668#define MEM_INT_STEER_CMR 1
3669#define MEM_INT_STEER_SMI 2
3670#define MEM_INT_STEER_SCI 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003671#define MEMINTRSTS _MMIO(0x11184)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003672#define MEMINT_RSEXIT (1<<7)
3673#define MEMINT_CONT_BUSY (1<<6)
3674#define MEMINT_AVG_BUSY (1<<5)
3675#define MEMINT_EVAL_CHG (1<<4)
3676#define MEMINT_MON_IDLE (1<<3)
3677#define MEMINT_UP_EVAL (1<<2)
3678#define MEMINT_DOWN_EVAL (1<<1)
3679#define MEMINT_SW_CMD (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003680#define MEMMODECTL _MMIO(0x11190)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003681#define MEMMODE_BOOST_EN (1<<31)
3682#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3683#define MEMMODE_BOOST_FREQ_SHIFT 24
3684#define MEMMODE_IDLE_MODE_MASK 0x00030000
3685#define MEMMODE_IDLE_MODE_SHIFT 16
3686#define MEMMODE_IDLE_MODE_EVAL 0
3687#define MEMMODE_IDLE_MODE_CONT 1
3688#define MEMMODE_HWIDLE_EN (1<<15)
3689#define MEMMODE_SWMODE_EN (1<<14)
3690#define MEMMODE_RCLK_GATE (1<<13)
3691#define MEMMODE_HW_UPDATE (1<<12)
3692#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3693#define MEMMODE_FSTART_SHIFT 8
3694#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3695#define MEMMODE_FMAX_SHIFT 4
3696#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003697#define RCBMAXAVG _MMIO(0x1119c)
3698#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003699#define SWMEMCMD_RENDER_OFF (0 << 13)
3700#define SWMEMCMD_RENDER_ON (1 << 13)
3701#define SWMEMCMD_SWFREQ (2 << 13)
3702#define SWMEMCMD_TARVID (3 << 13)
3703#define SWMEMCMD_VRM_OFF (4 << 13)
3704#define SWMEMCMD_VRM_ON (5 << 13)
3705#define CMDSTS (1<<12)
3706#define SFCAVM (1<<11)
3707#define SWFREQ_MASK 0x0380 /* P0-7 */
3708#define SWFREQ_SHIFT 7
3709#define TARVID_MASK 0x001f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003710#define MEMSTAT_CTG _MMIO(0x111a0)
3711#define RCBMINAVG _MMIO(0x111a0)
3712#define RCUPEI _MMIO(0x111b0)
3713#define RCDNEI _MMIO(0x111b4)
3714#define RSTDBYCTL _MMIO(0x111b8)
Jesse Barnes88271da2011-01-05 12:01:24 -08003715#define RS1EN (1<<31)
3716#define RS2EN (1<<30)
3717#define RS3EN (1<<29)
3718#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
3719#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
3720#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
3721#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
3722#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
3723#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
3724#define RSX_STATUS_MASK (7<<20)
3725#define RSX_STATUS_ON (0<<20)
3726#define RSX_STATUS_RC1 (1<<20)
3727#define RSX_STATUS_RC1E (2<<20)
3728#define RSX_STATUS_RS1 (3<<20)
3729#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
3730#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
3731#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
3732#define RSX_STATUS_RSVD2 (7<<20)
3733#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
3734#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
3735#define JRSC (1<<17) /* rsx coupled to cpu c-state */
3736#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
3737#define RS1CONTSAV_MASK (3<<14)
3738#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
3739#define RS1CONTSAV_RSVD (1<<14)
3740#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
3741#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
3742#define NORMSLEXLAT_MASK (3<<12)
3743#define SLOW_RS123 (0<<12)
3744#define SLOW_RS23 (1<<12)
3745#define SLOW_RS3 (2<<12)
3746#define NORMAL_RS123 (3<<12)
3747#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
3748#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3749#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
3750#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
3751#define RS_CSTATE_MASK (3<<4)
3752#define RS_CSTATE_C367_RS1 (0<<4)
3753#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
3754#define RS_CSTATE_RSVD (2<<4)
3755#define RS_CSTATE_C367_RS2 (3<<4)
3756#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
3757#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003758#define VIDCTL _MMIO(0x111c0)
3759#define VIDSTS _MMIO(0x111c8)
3760#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3761#define MEMSTAT_ILK _MMIO(0x111f8)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003762#define MEMSTAT_VID_MASK 0x7f00
3763#define MEMSTAT_VID_SHIFT 8
3764#define MEMSTAT_PSTATE_MASK 0x00f8
3765#define MEMSTAT_PSTATE_SHIFT 3
3766#define MEMSTAT_MON_ACTV (1<<2)
3767#define MEMSTAT_SRC_CTL_MASK 0x0003
3768#define MEMSTAT_SRC_CTL_CORE 0
3769#define MEMSTAT_SRC_CTL_TRB 1
3770#define MEMSTAT_SRC_CTL_THM 2
3771#define MEMSTAT_SRC_CTL_STDBY 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003772#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3773#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3774#define PMMISC _MMIO(0x11214)
Jesse Barnesea056c12010-09-10 10:02:13 -07003775#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003776#define SDEW _MMIO(0x1124c)
3777#define CSIEW0 _MMIO(0x11250)
3778#define CSIEW1 _MMIO(0x11254)
3779#define CSIEW2 _MMIO(0x11258)
3780#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3781#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3782#define MCHAFE _MMIO(0x112c0)
3783#define CSIEC _MMIO(0x112e0)
3784#define DMIEC _MMIO(0x112e4)
3785#define DDREC _MMIO(0x112e8)
3786#define PEG0EC _MMIO(0x112ec)
3787#define PEG1EC _MMIO(0x112f0)
3788#define GFXEC _MMIO(0x112f4)
3789#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3790#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3791#define ECR _MMIO(0x11600)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003792#define ECR_GPFE (1<<31)
3793#define ECR_IMONE (1<<30)
3794#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003795#define OGW0 _MMIO(0x11608)
3796#define OGW1 _MMIO(0x1160c)
3797#define EG0 _MMIO(0x11610)
3798#define EG1 _MMIO(0x11614)
3799#define EG2 _MMIO(0x11618)
3800#define EG3 _MMIO(0x1161c)
3801#define EG4 _MMIO(0x11620)
3802#define EG5 _MMIO(0x11624)
3803#define EG6 _MMIO(0x11628)
3804#define EG7 _MMIO(0x1162c)
3805#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3806#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3807#define LCFUSE02 _MMIO(0x116c0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003808#define LCFUSE_HIV_MASK 0x000000ff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003809#define CSIPLL0 _MMIO(0x12c10)
3810#define DDRMPLL1 _MMIO(0X12c20)
3811#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
Eric Anholt7d573822009-01-02 13:33:00 -08003812
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003813#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003814#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003815
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003816#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3817#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3818#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3819#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3820#define BXT_RP_STATE_CAP _MMIO(0x138170)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003821
Ville Syrjälä8a292d02016-04-20 16:43:56 +03003822/*
3823 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3824 * 8300) freezing up around GPU hangs. Looks as if even
3825 * scheduling/timer interrupts start misbehaving if the RPS
3826 * EI/thresholds are "bad", leading to a very sluggish or even
3827 * frozen machine.
3828 */
3829#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
Akash Goelde43ae92015-03-06 11:07:14 +05303830#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
Akash Goel26148bd2015-09-18 23:39:51 +05303831#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07003832#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003833 (IS_GEN9_LP(dev_priv) ? \
Akash Goel26148bd2015-09-18 23:39:51 +05303834 INTERVAL_0_833_US(us) : \
3835 INTERVAL_1_33_US(us)) : \
Akash Goelde43ae92015-03-06 11:07:14 +05303836 INTERVAL_1_28_US(us))
3837
Akash Goel52530cb2016-04-23 00:05:44 +05303838#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3839#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3840#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07003841#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003842 (IS_GEN9_LP(dev_priv) ? \
Akash Goel52530cb2016-04-23 00:05:44 +05303843 INTERVAL_0_833_TO_US(interval) : \
3844 INTERVAL_1_33_TO_US(interval)) : \
3845 INTERVAL_1_28_TO_US(interval))
3846
Jesse Barnes585fb112008-07-29 11:54:06 -07003847/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08003848 * Logical Context regs
3849 */
Chris Wilsonec62ed32017-02-07 15:24:37 +00003850#define CCID _MMIO(0x2180)
3851#define CCID_EN BIT(0)
3852#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3853#define CCID_EXTENDED_STATE_SAVE BIT(3)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003854/*
3855 * Notes on SNB/IVB/VLV context size:
3856 * - Power context is saved elsewhere (LLC or stolen)
3857 * - Ring/execlist context is saved on SNB, not on IVB
3858 * - Extended context size already includes render context size
3859 * - We always need to follow the extended context size.
3860 * SNB BSpec has comments indicating that we should use the
3861 * render context size instead if execlists are disabled, but
3862 * based on empirical testing that's just nonsense.
3863 * - Pipelined/VF state is saved on SNB/IVB respectively
3864 * - GT1 size just indicates how much of render context
3865 * doesn't need saving on GT1
3866 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003867#define CXT_SIZE _MMIO(0x21a0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003868#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3869#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3870#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3871#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3872#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003873#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07003874 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3875 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003876#define GEN7_CXT_SIZE _MMIO(0x21a8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003877#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3878#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3879#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3880#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3881#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3882#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003883#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07003884 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawsky88976442013-11-02 21:07:05 -07003885
Zhi Wangc01fc532016-06-16 08:07:02 -04003886enum {
3887 INTEL_ADVANCED_CONTEXT = 0,
3888 INTEL_LEGACY_32B_CONTEXT,
3889 INTEL_ADVANCED_AD_CONTEXT,
3890 INTEL_LEGACY_64B_CONTEXT
3891};
3892
Mika Kuoppala2355cf02017-01-27 15:03:09 +02003893enum {
3894 FAULT_AND_HANG = 0,
3895 FAULT_AND_HALT, /* Debug only */
3896 FAULT_AND_STREAM,
3897 FAULT_AND_CONTINUE /* Unsupported */
3898};
3899
3900#define GEN8_CTX_VALID (1<<0)
3901#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
3902#define GEN8_CTX_FORCE_RESTORE (1<<2)
3903#define GEN8_CTX_L3LLC_COHERENT (1<<5)
3904#define GEN8_CTX_PRIVILEGE (1<<8)
Zhi Wangc01fc532016-06-16 08:07:02 -04003905#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
Zhi Wangc01fc532016-06-16 08:07:02 -04003906
Mika Kuoppala2355cf02017-01-27 15:03:09 +02003907#define GEN8_CTX_ID_SHIFT 32
3908#define GEN8_CTX_ID_WIDTH 21
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003909
3910#define CHV_CLK_CTL1 _MMIO(0x101100)
3911#define VLV_CLK_CTL2 _MMIO(0x101104)
3912#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3913
3914/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003915 * Overlay regs
3916 */
Imre Deakd965e7ac2015-12-01 10:23:52 +02003917
3918#define OVADD _MMIO(0x30000)
3919#define DOVSTA _MMIO(0x30008)
3920#define OC_BUF (0x3<<20)
3921#define OGAMC5 _MMIO(0x30010)
3922#define OGAMC4 _MMIO(0x30014)
3923#define OGAMC3 _MMIO(0x30018)
Jesse Barnes585fb112008-07-29 11:54:06 -07003924#define OGAMC2 _MMIO(0x3001c)
3925#define OGAMC1 _MMIO(0x30020)
3926#define OGAMC0 _MMIO(0x30024)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003927
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003928/*
Shuang He8bf1e9f2013-10-15 18:55:27 +01003929 * GEN9 clock gating regs
Daniel Vetterb4437a42013-10-16 22:55:54 +02003930 */
Shuang He8bf1e9f2013-10-15 18:55:27 +01003931#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
Rodrigo Vividf49ec82017-11-10 16:03:19 -08003932#define DARBF_GATING_DIS (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07003933#define PWM2_GATING_DIS (1 << 14)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003934#define PWM1_GATING_DIS (1 << 13)
3935
Ville Syrjälä6481d5e2017-12-21 22:24:32 +02003936#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
3937#define BXT_GMBUS_GATING_DIS (1 << 14)
3938
Imre Deaked69cd42017-10-02 10:55:57 +03003939#define _CLKGATE_DIS_PSL_A 0x46520
3940#define _CLKGATE_DIS_PSL_B 0x46524
3941#define _CLKGATE_DIS_PSL_C 0x46528
3942#define DPF_GATING_DIS (1 << 10)
3943#define DPF_RAM_GATING_DIS (1 << 9)
3944#define DPFR_GATING_DIS (1 << 8)
3945
3946#define CLKGATE_DIS_PSL(pipe) \
3947 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
3948
Shuang He8bf1e9f2013-10-15 18:55:27 +01003949/*
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07003950 * GEN10 clock gating regs
3951 */
3952#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
3953#define SARBUNIT_CLKGATE_DIS (1 << 5)
Rafael Antognolli0a607972017-11-03 11:30:27 -07003954#define RCCUNIT_CLKGATE_DIS (1 << 7)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07003955
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08003956#define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
3957#define VFUNIT_CLKGATE_DIS (1 << 20)
3958
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07003959/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003960 * Display engine regs
3961 */
3962
3963/* Pipe A CRC regs */
Shuang He8bf1e9f2013-10-15 18:55:27 +01003964#define _PIPE_CRC_CTL_A 0x60050
3965#define PIPE_CRC_ENABLE (1 << 31)
3966/* ivb+ source selection */
3967#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3968#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3969#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003970/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003971#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3972#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3973#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3974/* embedded DP port on the north display block, reserved on ivb */
3975#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3976#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02003977/* vlv source selection */
3978#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3979#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3980#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3981/* with DP port the pipe source is invalid */
3982#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3983#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
3984#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
3985/* gen3+ source selection */
3986#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3987#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3988#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3989/* with DP/TV port the pipe source is invalid */
3990#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3991#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
3992#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
3993#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
3994#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
3995/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02003996#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003997
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003998#define _PIPE_CRC_RES_1_A_IVB 0x60064
3999#define _PIPE_CRC_RES_2_A_IVB 0x60068
4000#define _PIPE_CRC_RES_3_A_IVB 0x6006c
4001#define _PIPE_CRC_RES_4_A_IVB 0x60070
4002#define _PIPE_CRC_RES_5_A_IVB 0x60074
4003
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004004#define _PIPE_CRC_RES_RED_A 0x60060
4005#define _PIPE_CRC_RES_GREEN_A 0x60064
4006#define _PIPE_CRC_RES_BLUE_A 0x60068
4007#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
4008#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01004009
4010/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004011#define _PIPE_CRC_RES_1_B_IVB 0x61064
4012#define _PIPE_CRC_RES_2_B_IVB 0x61068
4013#define _PIPE_CRC_RES_3_B_IVB 0x6106c
4014#define _PIPE_CRC_RES_4_B_IVB 0x61070
4015#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01004016
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004017#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
4018#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
4019#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
4020#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
4021#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
4022#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01004023
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004024#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
4025#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
4026#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
4027#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
4028#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004029
Jesse Barnes585fb112008-07-29 11:54:06 -07004030/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004031#define _HTOTAL_A 0x60000
4032#define _HBLANK_A 0x60004
4033#define _HSYNC_A 0x60008
4034#define _VTOTAL_A 0x6000c
4035#define _VBLANK_A 0x60010
4036#define _VSYNC_A 0x60014
4037#define _PIPEASRC 0x6001c
4038#define _BCLRPAT_A 0x60020
4039#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07004040#define _PIPE_MULT_A 0x6002c
Jesse Barnes585fb112008-07-29 11:54:06 -07004041
4042/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004043#define _HTOTAL_B 0x61000
4044#define _HBLANK_B 0x61004
4045#define _HSYNC_B 0x61008
4046#define _VTOTAL_B 0x6100c
4047#define _VBLANK_B 0x61010
4048#define _VSYNC_B 0x61014
4049#define _PIPEBSRC 0x6101c
4050#define _BCLRPAT_B 0x61020
4051#define _VSYNCSHIFT_B 0x61028
Clint Taylorebb69c92014-09-30 10:30:22 -07004052#define _PIPE_MULT_B 0x6102c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004053
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004054#define TRANSCODER_A_OFFSET 0x60000
4055#define TRANSCODER_B_OFFSET 0x61000
4056#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03004057#define CHV_TRANSCODER_C_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004058#define TRANSCODER_EDP_OFFSET 0x6f000
4059
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004060#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004061 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
4062 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004063
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004064#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
4065#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
4066#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
4067#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
4068#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
4069#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
4070#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
4071#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
4072#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
4073#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
Chris Wilson5eddb702010-09-11 13:48:45 +01004074
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004075/* VLV eDP PSR registers */
4076#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
4077#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
4078#define VLV_EDP_PSR_ENABLE (1<<0)
4079#define VLV_EDP_PSR_RESET (1<<1)
4080#define VLV_EDP_PSR_MODE_MASK (7<<2)
4081#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
4082#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
4083#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
4084#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
4085#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
4086#define VLV_EDP_PSR_DBL_FRAME (1<<10)
4087#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
4088#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004089#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004090
4091#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
4092#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
4093#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
4094#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
4095#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004096#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004097
4098#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
4099#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
4100#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
4101#define VLV_EDP_PSR_CURR_STATE_MASK 7
4102#define VLV_EDP_PSR_DISABLED (0<<0)
4103#define VLV_EDP_PSR_INACTIVE (1<<0)
4104#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
4105#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
4106#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
4107#define VLV_EDP_PSR_EXIT (5<<0)
4108#define VLV_EDP_PSR_IN_TRANS (1<<7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004109#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08004110
Ben Widawskyed8546a2013-11-04 22:45:05 -08004111/* HSW+ eDP PSR registers */
Ville Syrjälä443a3892015-11-11 20:34:15 +02004112#define HSW_EDP_PSR_BASE 0x64800
4113#define BDW_EDP_PSR_BASE 0x6f800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004114#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004115#define EDP_PSR_ENABLE (1<<31)
Rodrigo Vivi82c56252014-06-12 10:16:42 -07004116#define BDW_PSR_SINGLE_FRAME (1<<30)
Jim Bride912d6412017-08-08 14:51:34 -07004117#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1<<29) /* SW can't modify */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004118#define EDP_PSR_LINK_STANDBY (1<<27)
4119#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
4120#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
4121#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
4122#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
4123#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
4124#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
4125#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
4126#define EDP_PSR_TP1_TP2_SEL (0<<11)
4127#define EDP_PSR_TP1_TP3_SEL (1<<11)
4128#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
4129#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
4130#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
4131#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
4132#define EDP_PSR_TP1_TIME_500us (0<<4)
4133#define EDP_PSR_TP1_TIME_100us (1<<4)
4134#define EDP_PSR_TP1_TIME_2500us (2<<4)
4135#define EDP_PSR_TP1_TIME_0us (3<<4)
4136#define EDP_PSR_IDLE_FRAME_SHIFT 0
4137
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004138#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
4139#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004140
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -08004141#define EDP_PSR_STATUS _MMIO(dev_priv->psr_mmio_base + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004142#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004143#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
4144#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
4145#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
4146#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
4147#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
4148#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
4149#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
4150#define EDP_PSR_STATUS_LINK_MASK (3<<26)
4151#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
4152#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
4153#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
4154#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4155#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4156#define EDP_PSR_STATUS_COUNT_SHIFT 16
4157#define EDP_PSR_STATUS_COUNT_MASK 0xf
4158#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
4159#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
4160#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
4161#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
4162#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
4163#define EDP_PSR_STATUS_IDLE_MASK 0xf
4164
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004165#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004166#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004167
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -08004168#define EDP_PSR_DEBUG _MMIO(dev_priv->psr_mmio_base + 0x60)
Nagaraju, Vathsala64332262017-01-13 06:01:24 +05304169#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1<<28)
4170#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
4171#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
4172#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
4173#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1<<16)
4174#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1<<15)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004175
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004176#define EDP_PSR2_CTL _MMIO(0x6f900)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304177#define EDP_PSR2_ENABLE (1<<31)
4178#define EDP_SU_TRACK_ENABLE (1<<30)
4179#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
4180#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
4181#define EDP_PSR2_TP2_TIME_500 (0<<8)
4182#define EDP_PSR2_TP2_TIME_100 (1<<8)
4183#define EDP_PSR2_TP2_TIME_2500 (2<<8)
4184#define EDP_PSR2_TP2_TIME_50 (3<<8)
4185#define EDP_PSR2_TP2_TIME_MASK (3<<8)
4186#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
4187#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
4188#define EDP_PSR2_IDLE_MASK 0xf
vathsala nagaraju977da082017-09-26 15:29:13 +05304189#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a)<<4)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304190
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -08004191#define EDP_PSR2_STATUS _MMIO(0x6f940)
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +05304192#define EDP_PSR2_STATUS_STATE_MASK (0xf<<28)
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05304193#define EDP_PSR2_STATUS_STATE_SHIFT 28
Jesse Barnes585fb112008-07-29 11:54:06 -07004194
4195/* VGA port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004196#define ADPA _MMIO(0x61100)
4197#define PCH_ADPA _MMIO(0xe1100)
4198#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004199
Jesse Barnes585fb112008-07-29 11:54:06 -07004200#define ADPA_DAC_ENABLE (1<<31)
4201#define ADPA_DAC_DISABLE 0
4202#define ADPA_PIPE_SELECT_MASK (1<<30)
4203#define ADPA_PIPE_A_SELECT 0
4204#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07004205#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004206/* CPT uses bits 29:30 for pch transcoder select */
4207#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
4208#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
4209#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
4210#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
4211#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
4212#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
4213#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
4214#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
4215#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
4216#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
4217#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
4218#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
4219#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
4220#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
4221#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
4222#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
4223#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
4224#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
4225#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07004226#define ADPA_USE_VGA_HVPOLARITY (1<<15)
4227#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01004228#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004229#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01004230#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07004231#define ADPA_HSYNC_CNTL_ENABLE 0
4232#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
4233#define ADPA_VSYNC_ACTIVE_LOW 0
4234#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
4235#define ADPA_HSYNC_ACTIVE_LOW 0
4236#define ADPA_DPMS_MASK (~(3<<10))
4237#define ADPA_DPMS_ON (0<<10)
4238#define ADPA_DPMS_SUSPEND (1<<10)
4239#define ADPA_DPMS_STANDBY (2<<10)
4240#define ADPA_DPMS_OFF (3<<10)
4241
Chris Wilson939fe4d2010-10-09 10:33:26 +01004242
Jesse Barnes585fb112008-07-29 11:54:06 -07004243/* Hotplug control (945+ only) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004244#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01004245#define PORTB_HOTPLUG_INT_EN (1 << 29)
4246#define PORTC_HOTPLUG_INT_EN (1 << 28)
4247#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07004248#define SDVOB_HOTPLUG_INT_EN (1 << 26)
4249#define SDVOC_HOTPLUG_INT_EN (1 << 25)
4250#define TV_HOTPLUG_INT_EN (1 << 18)
4251#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05004252#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4253 PORTC_HOTPLUG_INT_EN | \
4254 PORTD_HOTPLUG_INT_EN | \
4255 SDVOC_HOTPLUG_INT_EN | \
4256 SDVOB_HOTPLUG_INT_EN | \
4257 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07004258#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08004259#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4260/* must use period 64 on GM45 according to docs */
4261#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4262#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4263#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4264#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4265#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4266#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4267#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4268#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4269#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4270#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4271#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4272#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004273
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004274#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004275/*
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004276 * HDMI/DP bits are g4x+
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004277 *
4278 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4279 * Please check the detailed lore in the commit message for for experimental
4280 * evidence.
4281 */
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004282/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4283#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4284#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4285#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4286/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4287#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
Todd Previte232a6ee2014-01-23 00:13:41 -07004288#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004289#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01004290#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02004291#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4292#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01004293#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02004294#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4295#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01004296#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02004297#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4298#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01004299/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07004300#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4301#define TV_HOTPLUG_INT_STATUS (1 << 10)
4302#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4303#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4304#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4305#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01004306#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4307#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4308#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02004309#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4310
Chris Wilson084b6122012-05-11 18:01:33 +01004311/* SDVO is different across gen3/4 */
4312#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4313#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02004314/*
4315 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4316 * since reality corrobates that they're the same as on gen3. But keep these
4317 * bits here (and the comment!) to help any other lost wanderers back onto the
4318 * right tracks.
4319 */
Chris Wilson084b6122012-05-11 18:01:33 +01004320#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4321#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4322#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4323#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05004324#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4325 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4326 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4327 PORTB_HOTPLUG_INT_STATUS | \
4328 PORTC_HOTPLUG_INT_STATUS | \
4329 PORTD_HOTPLUG_INT_STATUS)
4330
Egbert Eiche5868a32013-02-28 04:17:12 -05004331#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4332 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4333 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4334 PORTB_HOTPLUG_INT_STATUS | \
4335 PORTC_HOTPLUG_INT_STATUS | \
4336 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07004337
Paulo Zanonic20cd312013-02-19 16:21:45 -03004338/* SDVO and HDMI port control.
4339 * The same register may be used for SDVO or HDMI */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004340#define _GEN3_SDVOB 0x61140
4341#define _GEN3_SDVOC 0x61160
4342#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4343#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004344#define GEN4_HDMIB GEN3_SDVOB
4345#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004346#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4347#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4348#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4349#define PCH_SDVOB _MMIO(0xe1140)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004350#define PCH_HDMIB PCH_SDVOB
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004351#define PCH_HDMIC _MMIO(0xe1150)
4352#define PCH_HDMID _MMIO(0xe1160)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004353
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004354#define PORT_DFT_I9XX _MMIO(0x61150)
Daniel Vetter84093602013-11-01 10:50:21 +01004355#define DC_BALANCE_RESET (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004356#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01004357#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02004358#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4359#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01004360#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4361#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4362
Paulo Zanonic20cd312013-02-19 16:21:45 -03004363/* Gen 3 SDVO bits: */
4364#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004365#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
4366#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004367#define SDVO_PIPE_B_SELECT (1 << 30)
4368#define SDVO_STALL_SELECT (1 << 29)
4369#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004370/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004371 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07004372 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07004373 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4374 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004375#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07004376#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03004377#define SDVO_PHASE_SELECT_MASK (15 << 19)
4378#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4379#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4380#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4381#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4382#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4383#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004384/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004385#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4386 SDVO_INTERRUPT_ENABLE)
4387#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4388
4389/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004390#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03004391#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004392#define SDVO_ENCODING_SDVO (0 << 10)
4393#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004394#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4395#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004396#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004397#define SDVO_AUDIO_ENABLE (1 << 6)
4398/* VSYNC/HSYNC bits new with 965, default is to be set */
4399#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4400#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4401
4402/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004403#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004404#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4405
4406/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004407#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
4408#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004409
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004410/* CHV SDVO/HDMI bits: */
4411#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
4412#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
4413
Jesse Barnes585fb112008-07-29 11:54:06 -07004414
4415/* DVO port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004416#define _DVOA 0x61120
4417#define DVOA _MMIO(_DVOA)
4418#define _DVOB 0x61140
4419#define DVOB _MMIO(_DVOB)
4420#define _DVOC 0x61160
4421#define DVOC _MMIO(_DVOC)
Jesse Barnes585fb112008-07-29 11:54:06 -07004422#define DVO_ENABLE (1 << 31)
4423#define DVO_PIPE_B_SELECT (1 << 30)
4424#define DVO_PIPE_STALL_UNUSED (0 << 28)
4425#define DVO_PIPE_STALL (1 << 28)
4426#define DVO_PIPE_STALL_TV (2 << 28)
4427#define DVO_PIPE_STALL_MASK (3 << 28)
4428#define DVO_USE_VGA_SYNC (1 << 15)
4429#define DVO_DATA_ORDER_I740 (0 << 14)
4430#define DVO_DATA_ORDER_FP (1 << 14)
4431#define DVO_VSYNC_DISABLE (1 << 11)
4432#define DVO_HSYNC_DISABLE (1 << 10)
4433#define DVO_VSYNC_TRISTATE (1 << 9)
4434#define DVO_HSYNC_TRISTATE (1 << 8)
4435#define DVO_BORDER_ENABLE (1 << 7)
4436#define DVO_DATA_ORDER_GBRG (1 << 6)
4437#define DVO_DATA_ORDER_RGGB (0 << 6)
4438#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4439#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4440#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4441#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4442#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4443#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4444#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
4445#define DVO_PRESERVE_MASK (0x7<<24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004446#define DVOA_SRCDIM _MMIO(0x61124)
4447#define DVOB_SRCDIM _MMIO(0x61144)
4448#define DVOC_SRCDIM _MMIO(0x61164)
Jesse Barnes585fb112008-07-29 11:54:06 -07004449#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4450#define DVO_SRCDIM_VERTICAL_SHIFT 0
4451
4452/* LVDS port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004453#define LVDS _MMIO(0x61180)
Jesse Barnes585fb112008-07-29 11:54:06 -07004454/*
4455 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4456 * the DPLL semantics change when the LVDS is assigned to that pipe.
4457 */
4458#define LVDS_PORT_EN (1 << 31)
4459/* Selects pipe B for LVDS data. Must be set on pre-965. */
4460#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004461#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07004462#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08004463/* LVDS dithering flag on 965/g4x platform */
4464#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08004465/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4466#define LVDS_VSYNC_POLARITY (1 << 21)
4467#define LVDS_HSYNC_POLARITY (1 << 20)
4468
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004469/* Enable border for unscaled (or aspect-scaled) display */
4470#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07004471/*
4472 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4473 * pixel.
4474 */
4475#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4476#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4477#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4478/*
4479 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4480 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4481 * on.
4482 */
4483#define LVDS_A3_POWER_MASK (3 << 6)
4484#define LVDS_A3_POWER_DOWN (0 << 6)
4485#define LVDS_A3_POWER_UP (3 << 6)
4486/*
4487 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4488 * is set.
4489 */
4490#define LVDS_CLKB_POWER_MASK (3 << 4)
4491#define LVDS_CLKB_POWER_DOWN (0 << 4)
4492#define LVDS_CLKB_POWER_UP (3 << 4)
4493/*
4494 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4495 * setting for whether we are in dual-channel mode. The B3 pair will
4496 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4497 */
4498#define LVDS_B0B3_POWER_MASK (3 << 2)
4499#define LVDS_B0B3_POWER_DOWN (0 << 2)
4500#define LVDS_B0B3_POWER_UP (3 << 2)
4501
David Härdeman3c17fe42010-09-24 21:44:32 +02004502/* Video Data Island Packet control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004503#define VIDEO_DIP_DATA _MMIO(0x61178)
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01004504/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03004505 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4506 * of the infoframe structure specified by CEA-861. */
4507#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004508#define VIDEO_DIP_VSC_DATA_SIZE 36
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004509#define VIDEO_DIP_CTL _MMIO(0x61170)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004510/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02004511#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02004512#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03004513#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004514#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02004515#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4516#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004517#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02004518#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4519#define VIDEO_DIP_SELECT_AVI (0 << 19)
4520#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
4521#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07004522#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02004523#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4524#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4525#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03004526#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004527/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004528#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4529#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004530#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004531#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4532#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004533#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02004534
Jesse Barnes585fb112008-07-29 11:54:06 -07004535/* Panel power sequencing */
Imre Deak44cb7342016-08-10 14:07:29 +03004536#define PPS_BASE 0x61200
4537#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4538#define PCH_PPS_BASE 0xC7200
4539
4540#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4541 PPS_BASE + (reg) + \
4542 (pps_idx) * 0x100)
4543
4544#define _PP_STATUS 0x61200
4545#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
4546#define PP_ON (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07004547/*
4548 * Indicates that all dependencies of the panel are on:
4549 *
4550 * - PLL enabled
4551 * - pipe enabled
4552 * - LVDS/DVOB/DVOC on
4553 */
Imre Deak44cb7342016-08-10 14:07:29 +03004554#define PP_READY (1 << 30)
4555#define PP_SEQUENCE_NONE (0 << 28)
4556#define PP_SEQUENCE_POWER_UP (1 << 28)
4557#define PP_SEQUENCE_POWER_DOWN (2 << 28)
4558#define PP_SEQUENCE_MASK (3 << 28)
4559#define PP_SEQUENCE_SHIFT 28
4560#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
4561#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07004562#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
4563#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
4564#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
4565#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
4566#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
4567#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
4568#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
4569#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
4570#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004571
4572#define _PP_CONTROL 0x61204
4573#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
4574#define PANEL_UNLOCK_REGS (0xabcd << 16)
4575#define PANEL_UNLOCK_MASK (0xffff << 16)
4576#define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
4577#define BXT_POWER_CYCLE_DELAY_SHIFT 4
4578#define EDP_FORCE_VDD (1 << 3)
4579#define EDP_BLC_ENABLE (1 << 2)
4580#define PANEL_POWER_RESET (1 << 1)
4581#define PANEL_POWER_OFF (0 << 0)
4582#define PANEL_POWER_ON (1 << 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004583
4584#define _PP_ON_DELAYS 0x61208
4585#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
Imre Deaked6143b82016-08-10 14:07:31 +03004586#define PANEL_PORT_SELECT_SHIFT 30
Imre Deak44cb7342016-08-10 14:07:29 +03004587#define PANEL_PORT_SELECT_MASK (3 << 30)
4588#define PANEL_PORT_SELECT_LVDS (0 << 30)
4589#define PANEL_PORT_SELECT_DPA (1 << 30)
4590#define PANEL_PORT_SELECT_DPC (2 << 30)
4591#define PANEL_PORT_SELECT_DPD (3 << 30)
4592#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
4593#define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
4594#define PANEL_POWER_UP_DELAY_SHIFT 16
4595#define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
4596#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4597
4598#define _PP_OFF_DELAYS 0x6120C
4599#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4600#define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
4601#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4602#define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
4603#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4604
4605#define _PP_DIVISOR 0x61210
4606#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
4607#define PP_REFERENCE_DIVIDER_MASK 0xffffff00
4608#define PP_REFERENCE_DIVIDER_SHIFT 8
4609#define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
4610#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Jesse Barnes585fb112008-07-29 11:54:06 -07004611
4612/* Panel fitting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004613#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07004614#define PFIT_ENABLE (1 << 31)
4615#define PFIT_PIPE_MASK (3 << 29)
4616#define PFIT_PIPE_SHIFT 29
4617#define VERT_INTERP_DISABLE (0 << 10)
4618#define VERT_INTERP_BILINEAR (1 << 10)
4619#define VERT_INTERP_MASK (3 << 10)
4620#define VERT_AUTO_SCALE (1 << 9)
4621#define HORIZ_INTERP_DISABLE (0 << 6)
4622#define HORIZ_INTERP_BILINEAR (1 << 6)
4623#define HORIZ_INTERP_MASK (3 << 6)
4624#define HORIZ_AUTO_SCALE (1 << 5)
4625#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004626#define PFIT_FILTER_FUZZY (0 << 24)
4627#define PFIT_SCALING_AUTO (0 << 26)
4628#define PFIT_SCALING_PROGRAMMED (1 << 26)
4629#define PFIT_SCALING_PILLAR (2 << 26)
4630#define PFIT_SCALING_LETTER (3 << 26)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004631#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004632/* Pre-965 */
4633#define PFIT_VERT_SCALE_SHIFT 20
4634#define PFIT_VERT_SCALE_MASK 0xfff00000
4635#define PFIT_HORIZ_SCALE_SHIFT 4
4636#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4637/* 965+ */
4638#define PFIT_VERT_SCALE_SHIFT_965 16
4639#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4640#define PFIT_HORIZ_SCALE_SHIFT_965 0
4641#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4642
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004643#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07004644
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004645#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
4646#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004647#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4648 _VLV_BLC_PWM_CTL2_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004649
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004650#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
4651#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004652#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4653 _VLV_BLC_PWM_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004654
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004655#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
4656#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004657#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4658 _VLV_BLC_HIST_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004659
Jesse Barnes585fb112008-07-29 11:54:06 -07004660/* Backlight control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004661#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004662#define BLM_PWM_ENABLE (1 << 31)
4663#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4664#define BLM_PIPE_SELECT (1 << 29)
4665#define BLM_PIPE_SELECT_IVB (3 << 29)
4666#define BLM_PIPE_A (0 << 29)
4667#define BLM_PIPE_B (1 << 29)
4668#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03004669#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4670#define BLM_TRANSCODER_B BLM_PIPE_B
4671#define BLM_TRANSCODER_C BLM_PIPE_C
4672#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004673#define BLM_PIPE(pipe) ((pipe) << 29)
4674#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4675#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4676#define BLM_PHASE_IN_ENABLE (1 << 25)
4677#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4678#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4679#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4680#define BLM_PHASE_IN_COUNT_SHIFT (8)
4681#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4682#define BLM_PHASE_IN_INCR_SHIFT (0)
4683#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004684#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01004685/*
4686 * This is the most significant 15 bits of the number of backlight cycles in a
4687 * complete cycle of the modulated backlight control.
4688 *
4689 * The actual value is this field multiplied by two.
4690 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004691#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4692#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4693#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004694/*
4695 * This is the number of cycles out of the backlight modulation cycle for which
4696 * the backlight is on.
4697 *
4698 * This field must be no greater than the number of cycles in the complete
4699 * backlight modulation cycle.
4700 */
4701#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4702#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02004703#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4704#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004705
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004706#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
Jani Nikula2059ac32015-06-26 14:18:56 +03004707#define BLM_HISTOGRAM_ENABLE (1 << 31)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07004708
Daniel Vetter7cf41602012-06-05 10:07:09 +02004709/* New registers for PCH-split platforms. Safe where new bits show up, the
4710 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004711#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4712#define BLC_PWM_CPU_CTL _MMIO(0x48254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004713
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004714#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004715
Daniel Vetter7cf41602012-06-05 10:07:09 +02004716/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4717 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004718#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
Daniel Vetter4b4147c2012-07-11 00:31:06 +02004719#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004720#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4721#define BLM_PCH_POLARITY (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004722#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004723
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004724#define UTIL_PIN_CTL _MMIO(0x48400)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004725#define UTIL_PIN_ENABLE (1 << 31)
4726
Sunil Kamath022e4e52015-09-30 22:34:57 +05304727#define UTIL_PIN_PIPE(x) ((x) << 29)
4728#define UTIL_PIN_PIPE_MASK (3 << 29)
4729#define UTIL_PIN_MODE_PWM (1 << 24)
4730#define UTIL_PIN_MODE_MASK (0xf << 24)
4731#define UTIL_PIN_POLARITY (1 << 22)
4732
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304733/* BXT backlight register definition. */
Sunil Kamath022e4e52015-09-30 22:34:57 +05304734#define _BXT_BLC_PWM_CTL1 0xC8250
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304735#define BXT_BLC_PWM_ENABLE (1 << 31)
4736#define BXT_BLC_PWM_POLARITY (1 << 29)
Sunil Kamath022e4e52015-09-30 22:34:57 +05304737#define _BXT_BLC_PWM_FREQ1 0xC8254
4738#define _BXT_BLC_PWM_DUTY1 0xC8258
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304739
Sunil Kamath022e4e52015-09-30 22:34:57 +05304740#define _BXT_BLC_PWM_CTL2 0xC8350
4741#define _BXT_BLC_PWM_FREQ2 0xC8354
4742#define _BXT_BLC_PWM_DUTY2 0xC8358
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304743
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004744#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304745 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004746#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304747 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004748#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304749 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304750
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004751#define PCH_GTC_CTL _MMIO(0xe7000)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004752#define PCH_GTC_ENABLE (1 << 31)
4753
Jesse Barnes585fb112008-07-29 11:54:06 -07004754/* TV port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004755#define TV_CTL _MMIO(0x68000)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004756/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07004757# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004758/* Sources the TV encoder input from pipe B instead of A. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004759# define TV_ENC_PIPEB_SELECT (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004760/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004761# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004762/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004763# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004764/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004765# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004766/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004767# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4768# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004769/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004770# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004771/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004772# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004773/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07004774# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004775/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004776# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004777/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07004778# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004779/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07004780# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004781/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004782# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004783/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07004784# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004785/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004786# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004787/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004788 * Enables a fix for the 915GM only.
4789 *
4790 * Not sure what it does.
4791 */
4792# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004793/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08004794# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07004795# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004796/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07004797# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004798/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004799# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004800/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004801# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004802/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07004803# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004804/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07004805# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004806/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004807# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004808/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004809# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004810/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07004811# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004812/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07004813# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004814/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004815 * This test mode forces the DACs to 50% of full output.
4816 *
4817 * This is used for load detection in combination with TVDAC_SENSE_MASK
4818 */
4819# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4820# define TV_TEST_MODE_MASK (7 << 0)
4821
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004822#define TV_DAC _MMIO(0x68004)
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01004823# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03004824/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004825 * Reports that DAC state change logic has reported change (RO).
4826 *
4827 * This gets cleared when TV_DAC_STATE_EN is cleared
4828*/
4829# define TVDAC_STATE_CHG (1 << 31)
4830# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004831/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004832# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004833/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004834# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004835/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004836# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004837/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004838 * Enables DAC state detection logic, for load-based TV detection.
4839 *
4840 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
4841 * to off, for load detection to work.
4842 */
4843# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004844/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004845# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004846/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004847# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004848/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004849# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004850/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07004851# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004852/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07004853# define ENC_TVDAC_SLEW_FAST (1 << 6)
4854# define DAC_A_1_3_V (0 << 4)
4855# define DAC_A_1_1_V (1 << 4)
4856# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08004857# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07004858# define DAC_B_1_3_V (0 << 2)
4859# define DAC_B_1_1_V (1 << 2)
4860# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08004861# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004862# define DAC_C_1_3_V (0 << 0)
4863# define DAC_C_1_1_V (1 << 0)
4864# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08004865# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004866
Ville Syrjälä646b4262014-04-25 20:14:30 +03004867/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004868 * CSC coefficients are stored in a floating point format with 9 bits of
4869 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
4870 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
4871 * -1 (0x3) being the only legal negative value.
4872 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004873#define TV_CSC_Y _MMIO(0x68010)
Jesse Barnes585fb112008-07-29 11:54:06 -07004874# define TV_RY_MASK 0x07ff0000
4875# define TV_RY_SHIFT 16
4876# define TV_GY_MASK 0x00000fff
4877# define TV_GY_SHIFT 0
4878
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004879#define TV_CSC_Y2 _MMIO(0x68014)
Jesse Barnes585fb112008-07-29 11:54:06 -07004880# define TV_BY_MASK 0x07ff0000
4881# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004882/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004883 * Y attenuation for component video.
4884 *
4885 * Stored in 1.9 fixed point.
4886 */
4887# define TV_AY_MASK 0x000003ff
4888# define TV_AY_SHIFT 0
4889
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004890#define TV_CSC_U _MMIO(0x68018)
Jesse Barnes585fb112008-07-29 11:54:06 -07004891# define TV_RU_MASK 0x07ff0000
4892# define TV_RU_SHIFT 16
4893# define TV_GU_MASK 0x000007ff
4894# define TV_GU_SHIFT 0
4895
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004896#define TV_CSC_U2 _MMIO(0x6801c)
Jesse Barnes585fb112008-07-29 11:54:06 -07004897# define TV_BU_MASK 0x07ff0000
4898# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004899/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004900 * U attenuation for component video.
4901 *
4902 * Stored in 1.9 fixed point.
4903 */
4904# define TV_AU_MASK 0x000003ff
4905# define TV_AU_SHIFT 0
4906
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004907#define TV_CSC_V _MMIO(0x68020)
Jesse Barnes585fb112008-07-29 11:54:06 -07004908# define TV_RV_MASK 0x0fff0000
4909# define TV_RV_SHIFT 16
4910# define TV_GV_MASK 0x000007ff
4911# define TV_GV_SHIFT 0
4912
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004913#define TV_CSC_V2 _MMIO(0x68024)
Jesse Barnes585fb112008-07-29 11:54:06 -07004914# define TV_BV_MASK 0x07ff0000
4915# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004916/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004917 * V attenuation for component video.
4918 *
4919 * Stored in 1.9 fixed point.
4920 */
4921# define TV_AV_MASK 0x000007ff
4922# define TV_AV_SHIFT 0
4923
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004924#define TV_CLR_KNOBS _MMIO(0x68028)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004925/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07004926# define TV_BRIGHTNESS_MASK 0xff000000
4927# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03004928/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07004929# define TV_CONTRAST_MASK 0x00ff0000
4930# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004931/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07004932# define TV_SATURATION_MASK 0x0000ff00
4933# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004934/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07004935# define TV_HUE_MASK 0x000000ff
4936# define TV_HUE_SHIFT 0
4937
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004938#define TV_CLR_LEVEL _MMIO(0x6802c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004939/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07004940# define TV_BLACK_LEVEL_MASK 0x01ff0000
4941# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004942/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07004943# define TV_BLANK_LEVEL_MASK 0x000001ff
4944# define TV_BLANK_LEVEL_SHIFT 0
4945
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004946#define TV_H_CTL_1 _MMIO(0x68030)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004947/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004948# define TV_HSYNC_END_MASK 0x1fff0000
4949# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004950/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07004951# define TV_HTOTAL_MASK 0x00001fff
4952# define TV_HTOTAL_SHIFT 0
4953
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004954#define TV_H_CTL_2 _MMIO(0x68034)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004955/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004956# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004957/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004958# define TV_HBURST_START_SHIFT 16
4959# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004960/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07004961# define TV_HBURST_LEN_SHIFT 0
4962# define TV_HBURST_LEN_MASK 0x0001fff
4963
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004964#define TV_H_CTL_3 _MMIO(0x68038)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004965/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07004966# define TV_HBLANK_END_SHIFT 16
4967# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004968/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07004969# define TV_HBLANK_START_SHIFT 0
4970# define TV_HBLANK_START_MASK 0x0001fff
4971
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004972#define TV_V_CTL_1 _MMIO(0x6803c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004973/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004974# define TV_NBR_END_SHIFT 16
4975# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004976/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004977# define TV_VI_END_F1_SHIFT 8
4978# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03004979/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004980# define TV_VI_END_F2_SHIFT 0
4981# define TV_VI_END_F2_MASK 0x0000003f
4982
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004983#define TV_V_CTL_2 _MMIO(0x68040)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004984/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07004985# define TV_VSYNC_LEN_MASK 0x07ff0000
4986# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004987/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07004988 * number of half lines.
4989 */
4990# define TV_VSYNC_START_F1_MASK 0x00007f00
4991# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004992/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004993 * Offset of the start of vsync in field 2, measured in one less than the
4994 * number of half lines.
4995 */
4996# define TV_VSYNC_START_F2_MASK 0x0000007f
4997# define TV_VSYNC_START_F2_SHIFT 0
4998
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004999#define TV_V_CTL_3 _MMIO(0x68044)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005000/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07005001# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005002/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07005003# define TV_VEQ_LEN_MASK 0x007f0000
5004# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005005/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07005006 * the number of half lines.
5007 */
5008# define TV_VEQ_START_F1_MASK 0x0007f00
5009# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005010/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005011 * Offset of the start of equalization in field 2, measured in one less than
5012 * the number of half lines.
5013 */
5014# define TV_VEQ_START_F2_MASK 0x000007f
5015# define TV_VEQ_START_F2_SHIFT 0
5016
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005017#define TV_V_CTL_4 _MMIO(0x68048)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005018/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005019 * Offset to start of vertical colorburst, measured in one less than the
5020 * number of lines from vertical start.
5021 */
5022# define TV_VBURST_START_F1_MASK 0x003f0000
5023# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005024/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005025 * Offset to the end of vertical colorburst, measured in one less than the
5026 * number of lines from the start of NBR.
5027 */
5028# define TV_VBURST_END_F1_MASK 0x000000ff
5029# define TV_VBURST_END_F1_SHIFT 0
5030
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005031#define TV_V_CTL_5 _MMIO(0x6804c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005032/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005033 * Offset to start of vertical colorburst, measured in one less than the
5034 * number of lines from vertical start.
5035 */
5036# define TV_VBURST_START_F2_MASK 0x003f0000
5037# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005038/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005039 * Offset to the end of vertical colorburst, measured in one less than the
5040 * number of lines from the start of NBR.
5041 */
5042# define TV_VBURST_END_F2_MASK 0x000000ff
5043# define TV_VBURST_END_F2_SHIFT 0
5044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005045#define TV_V_CTL_6 _MMIO(0x68050)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005046/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005047 * Offset to start of vertical colorburst, measured in one less than the
5048 * number of lines from vertical start.
5049 */
5050# define TV_VBURST_START_F3_MASK 0x003f0000
5051# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005052/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005053 * Offset to the end of vertical colorburst, measured in one less than the
5054 * number of lines from the start of NBR.
5055 */
5056# define TV_VBURST_END_F3_MASK 0x000000ff
5057# define TV_VBURST_END_F3_SHIFT 0
5058
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005059#define TV_V_CTL_7 _MMIO(0x68054)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005060/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005061 * Offset to start of vertical colorburst, measured in one less than the
5062 * number of lines from vertical start.
5063 */
5064# define TV_VBURST_START_F4_MASK 0x003f0000
5065# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005066/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005067 * Offset to the end of vertical colorburst, measured in one less than the
5068 * number of lines from the start of NBR.
5069 */
5070# define TV_VBURST_END_F4_MASK 0x000000ff
5071# define TV_VBURST_END_F4_SHIFT 0
5072
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005073#define TV_SC_CTL_1 _MMIO(0x68060)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005074/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005075# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005076/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005077# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005078/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005079# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005080/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005081# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005082/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005083# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005084/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005085# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005086/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07005087# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005088/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005089# define TV_BURST_LEVEL_MASK 0x00ff0000
5090# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005091/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005092# define TV_SCDDA1_INC_MASK 0x00000fff
5093# define TV_SCDDA1_INC_SHIFT 0
5094
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005095#define TV_SC_CTL_2 _MMIO(0x68064)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005096/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005097# define TV_SCDDA2_SIZE_MASK 0x7fff0000
5098# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005099/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005100# define TV_SCDDA2_INC_MASK 0x00007fff
5101# define TV_SCDDA2_INC_SHIFT 0
5102
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005103#define TV_SC_CTL_3 _MMIO(0x68068)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005104/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005105# define TV_SCDDA3_SIZE_MASK 0x7fff0000
5106# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005107/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005108# define TV_SCDDA3_INC_MASK 0x00007fff
5109# define TV_SCDDA3_INC_SHIFT 0
5110
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005111#define TV_WIN_POS _MMIO(0x68070)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005112/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07005113# define TV_XPOS_MASK 0x1fff0000
5114# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005115/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005116# define TV_YPOS_MASK 0x00000fff
5117# define TV_YPOS_SHIFT 0
5118
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005119#define TV_WIN_SIZE _MMIO(0x68074)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005120/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005121# define TV_XSIZE_MASK 0x1fff0000
5122# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005123/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005124 * Vertical size of the display window, measured in pixels.
5125 *
5126 * Must be even for interlaced modes.
5127 */
5128# define TV_YSIZE_MASK 0x00000fff
5129# define TV_YSIZE_SHIFT 0
5130
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005131#define TV_FILTER_CTL_1 _MMIO(0x68080)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005132/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005133 * Enables automatic scaling calculation.
5134 *
5135 * If set, the rest of the registers are ignored, and the calculated values can
5136 * be read back from the register.
5137 */
5138# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005139/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005140 * Disables the vertical filter.
5141 *
5142 * This is required on modes more than 1024 pixels wide */
5143# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005144/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07005145# define TV_VADAPT (1 << 28)
5146# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005147/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005148# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005149/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005150# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005151/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005152# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005153/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005154 * Sets the horizontal scaling factor.
5155 *
5156 * This should be the fractional part of the horizontal scaling factor divided
5157 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5158 *
5159 * (src width - 1) / ((oversample * dest width) - 1)
5160 */
5161# define TV_HSCALE_FRAC_MASK 0x00003fff
5162# define TV_HSCALE_FRAC_SHIFT 0
5163
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005164#define TV_FILTER_CTL_2 _MMIO(0x68084)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005165/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005166 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5167 *
5168 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5169 */
5170# define TV_VSCALE_INT_MASK 0x00038000
5171# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005172/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005173 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5174 *
5175 * \sa TV_VSCALE_INT_MASK
5176 */
5177# define TV_VSCALE_FRAC_MASK 0x00007fff
5178# define TV_VSCALE_FRAC_SHIFT 0
5179
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005180#define TV_FILTER_CTL_3 _MMIO(0x68088)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005181/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005182 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5183 *
5184 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5185 *
5186 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5187 */
5188# define TV_VSCALE_IP_INT_MASK 0x00038000
5189# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005190/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005191 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5192 *
5193 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5194 *
5195 * \sa TV_VSCALE_IP_INT_MASK
5196 */
5197# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5198# define TV_VSCALE_IP_FRAC_SHIFT 0
5199
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005200#define TV_CC_CONTROL _MMIO(0x68090)
Jesse Barnes585fb112008-07-29 11:54:06 -07005201# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005202/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005203 * Specifies which field to send the CC data in.
5204 *
5205 * CC data is usually sent in field 0.
5206 */
5207# define TV_CC_FID_MASK (1 << 27)
5208# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03005209/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005210# define TV_CC_HOFF_MASK 0x03ff0000
5211# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005212/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07005213# define TV_CC_LINE_MASK 0x0000003f
5214# define TV_CC_LINE_SHIFT 0
5215
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005216#define TV_CC_DATA _MMIO(0x68094)
Jesse Barnes585fb112008-07-29 11:54:06 -07005217# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005218/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005219# define TV_CC_DATA_2_MASK 0x007f0000
5220# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005221/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005222# define TV_CC_DATA_1_MASK 0x0000007f
5223# define TV_CC_DATA_1_SHIFT 0
5224
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005225#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5226#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5227#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5228#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
Jesse Barnes585fb112008-07-29 11:54:06 -07005229
Keith Packard040d87f2009-05-30 20:42:33 -07005230/* Display Port */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005231#define DP_A _MMIO(0x64000) /* eDP */
5232#define DP_B _MMIO(0x64100)
5233#define DP_C _MMIO(0x64200)
5234#define DP_D _MMIO(0x64300)
Keith Packard040d87f2009-05-30 20:42:33 -07005235
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005236#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5237#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5238#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
Ville Syrjäläe66eb812015-09-18 20:03:34 +03005239
Keith Packard040d87f2009-05-30 20:42:33 -07005240#define DP_PORT_EN (1 << 31)
5241#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08005242#define DP_PIPE_MASK (1 << 30)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03005243#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
5244#define DP_PIPE_MASK_CHV (3 << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08005245
Keith Packard040d87f2009-05-30 20:42:33 -07005246/* Link training mode - select a suitable mode for each stage */
5247#define DP_LINK_TRAIN_PAT_1 (0 << 28)
5248#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5249#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5250#define DP_LINK_TRAIN_OFF (3 << 28)
5251#define DP_LINK_TRAIN_MASK (3 << 28)
5252#define DP_LINK_TRAIN_SHIFT 28
Ville Syrjäläaad3d142014-06-28 02:04:25 +03005253#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
5254#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
Keith Packard040d87f2009-05-30 20:42:33 -07005255
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005256/* CPT Link training mode */
5257#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5258#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5259#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5260#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5261#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5262#define DP_LINK_TRAIN_SHIFT_CPT 8
5263
Keith Packard040d87f2009-05-30 20:42:33 -07005264/* Signal voltages. These are mostly controlled by the other end */
5265#define DP_VOLTAGE_0_4 (0 << 25)
5266#define DP_VOLTAGE_0_6 (1 << 25)
5267#define DP_VOLTAGE_0_8 (2 << 25)
5268#define DP_VOLTAGE_1_2 (3 << 25)
5269#define DP_VOLTAGE_MASK (7 << 25)
5270#define DP_VOLTAGE_SHIFT 25
5271
5272/* Signal pre-emphasis levels, like voltages, the other end tells us what
5273 * they want
5274 */
5275#define DP_PRE_EMPHASIS_0 (0 << 22)
5276#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5277#define DP_PRE_EMPHASIS_6 (2 << 22)
5278#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5279#define DP_PRE_EMPHASIS_MASK (7 << 22)
5280#define DP_PRE_EMPHASIS_SHIFT 22
5281
5282/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02005283#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07005284#define DP_PORT_WIDTH_MASK (7 << 19)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03005285#define DP_PORT_WIDTH_SHIFT 19
Keith Packard040d87f2009-05-30 20:42:33 -07005286
5287/* Mystic DPCD version 1.1 special mode */
5288#define DP_ENHANCED_FRAMING (1 << 18)
5289
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005290/* eDP */
5291#define DP_PLL_FREQ_270MHZ (0 << 16)
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02005292#define DP_PLL_FREQ_162MHZ (1 << 16)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005293#define DP_PLL_FREQ_MASK (3 << 16)
5294
Ville Syrjälä646b4262014-04-25 20:14:30 +03005295/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07005296#define DP_PORT_REVERSAL (1 << 15)
5297
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005298/* eDP */
5299#define DP_PLL_ENABLE (1 << 14)
5300
Ville Syrjälä646b4262014-04-25 20:14:30 +03005301/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07005302#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5303
5304#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005305#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07005306
Ville Syrjälä646b4262014-04-25 20:14:30 +03005307/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07005308#define DP_COLOR_RANGE_16_235 (1 << 8)
5309
Ville Syrjälä646b4262014-04-25 20:14:30 +03005310/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07005311#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5312
Ville Syrjälä646b4262014-04-25 20:14:30 +03005313/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07005314#define DP_SYNC_VS_HIGH (1 << 4)
5315#define DP_SYNC_HS_HIGH (1 << 3)
5316
Ville Syrjälä646b4262014-04-25 20:14:30 +03005317/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07005318#define DP_DETECTED (1 << 2)
5319
Ville Syrjälä646b4262014-04-25 20:14:30 +03005320/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07005321 * signal sink for DDC etc. Max packet size supported
5322 * is 20 bytes in each direction, hence the 5 fixed
5323 * data registers
5324 */
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02005325#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
5326#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
5327#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
5328#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
5329#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
5330#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005331
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02005332#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
5333#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
5334#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
5335#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
5336#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
5337#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
Keith Packard040d87f2009-05-30 20:42:33 -07005338
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02005339#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
5340#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
5341#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
5342#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
5343#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
5344#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
Keith Packard040d87f2009-05-30 20:42:33 -07005345
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02005346#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
5347#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
5348#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
5349#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
5350#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
5351#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
Ville Syrjälä750a9512015-11-11 20:34:12 +02005352
Rodrigo Vivia324fca2018-01-29 15:22:15 -08005353#define _DPF_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64510)
5354#define _DPF_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64514)
5355#define _DPF_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64518)
5356#define _DPF_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6451c)
5357#define _DPF_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64520)
5358#define _DPF_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64524)
5359
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02005360#define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5361#define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Keith Packard040d87f2009-05-30 20:42:33 -07005362
5363#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5364#define DP_AUX_CH_CTL_DONE (1 << 30)
5365#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5366#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5367#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5368#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5369#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
James Ausmus6fa228b2017-10-12 14:30:36 -07005370#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
Keith Packard040d87f2009-05-30 20:42:33 -07005371#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5372#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5373#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5374#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5375#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5376#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5377#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5378#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5379#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5380#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5381#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5382#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5383#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05305384#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5385#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5386#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
Ville Syrjälä395b2912015-09-18 20:03:40 +03005387#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
Sonika Jindale3d99842015-01-22 14:30:54 +05305388#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005389#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07005390
5391/*
5392 * Computing GMCH M and N values for the Display Port link
5393 *
5394 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5395 *
5396 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5397 *
5398 * The GMCH value is used internally
5399 *
5400 * bytes_per_pixel is the number of bytes coming out of the plane,
5401 * which is after the LUTs, so we want the bytes for our color format.
5402 * For our current usage, this is always 3, one byte for R, G and B.
5403 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02005404#define _PIPEA_DATA_M_G4X 0x70050
5405#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07005406
5407/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005408#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02005409#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005410#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07005411
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005412#define DATA_LINK_M_N_MASK (0xffffff)
5413#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07005414
Daniel Vettere3b95f12013-05-03 11:49:49 +02005415#define _PIPEA_DATA_N_G4X 0x70054
5416#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07005417#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5418
5419/*
5420 * Computing Link M and N values for the Display Port link
5421 *
5422 * Link M / N = pixel_clock / ls_clk
5423 *
5424 * (the DP spec calls pixel_clock the 'strm_clk')
5425 *
5426 * The Link value is transmitted in the Main Stream
5427 * Attributes and VB-ID.
5428 */
5429
Daniel Vettere3b95f12013-05-03 11:49:49 +02005430#define _PIPEA_LINK_M_G4X 0x70060
5431#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07005432#define PIPEA_DP_LINK_M_MASK (0xffffff)
5433
Daniel Vettere3b95f12013-05-03 11:49:49 +02005434#define _PIPEA_LINK_N_G4X 0x70064
5435#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07005436#define PIPEA_DP_LINK_N_MASK (0xffffff)
5437
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005438#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5439#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5440#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5441#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005442
Jesse Barnes585fb112008-07-29 11:54:06 -07005443/* Display & cursor control */
5444
5445/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005446#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03005447#define DSL_LINEMASK_GEN2 0x00000fff
5448#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005449#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01005450#define PIPECONF_ENABLE (1<<31)
5451#define PIPECONF_DISABLE 0
5452#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07005453#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03005454#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00005455#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01005456#define PIPECONF_SINGLE_WIDE 0
5457#define PIPECONF_PIPE_UNLOCKED 0
5458#define PIPECONF_PIPE_LOCKED (1<<25)
5459#define PIPECONF_PALETTE 0
5460#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07005461#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01005462#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005463#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01005464/* Note that pre-gen3 does not support interlaced display directly. Panel
5465 * fitting must be disabled on pre-ilk for interlaced. */
5466#define PIPECONF_PROGRESSIVE (0 << 21)
5467#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5468#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5469#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5470#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5471/* Ironlake and later have a complete new set of values for interlaced. PFIT
5472 * means panel fitter required, PF means progressive fetch, DBL means power
5473 * saving pixel doubling. */
5474#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5475#define PIPECONF_INTERLACED_ILK (3 << 21)
5476#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5477#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005478#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305479#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Jesse Barnes652c3932009-08-17 13:31:43 -07005480#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305481#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005482#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005483#define PIPECONF_BPC_MASK (0x7 << 5)
5484#define PIPECONF_8BPC (0<<5)
5485#define PIPECONF_10BPC (1<<5)
5486#define PIPECONF_6BPC (2<<5)
5487#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07005488#define PIPECONF_DITHER_EN (1<<4)
5489#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
5490#define PIPECONF_DITHER_TYPE_SP (0<<2)
5491#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
5492#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
5493#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005494#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07005495#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02005496#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07005497#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
5498#define PIPE_CRC_DONE_ENABLE (1UL<<28)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005499#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
Jesse Barnes585fb112008-07-29 11:54:06 -07005500#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005501#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07005502#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
5503#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
5504#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
5505#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02005506#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07005507#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
5508#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
5509#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02005510#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005511#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07005512#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
5513#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005514#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnes585fb112008-07-29 11:54:06 -07005515#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005516#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07005517#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02005518#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
5519#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07005520#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
5521#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005522#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07005523#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02005524#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07005525#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
5526#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
5527#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
5528#define PIPE_DPST_EVENT_STATUS (1UL<<7)
Imre Deak10c59c52014-02-10 18:42:48 +02005529#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005530#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07005531#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
5532#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02005533#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005534#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07005535#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
5536#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005537#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
Jesse Barnes585fb112008-07-29 11:54:06 -07005538#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005539#define PIPE_HBLANK_INT_STATUS (1UL<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07005540#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
5541
Imre Deak755e9012014-02-10 18:42:47 +02005542#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5543#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5544
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03005545#define PIPE_A_OFFSET 0x70000
5546#define PIPE_B_OFFSET 0x71000
5547#define PIPE_C_OFFSET 0x72000
5548#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005549/*
5550 * There's actually no pipe EDP. Some pipe registers have
5551 * simply shifted from the pipe to the transcoder, while
5552 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5553 * to access such registers in transcoder EDP.
5554 */
5555#define PIPE_EDP_OFFSET 0x7f000
5556
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005557#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005558 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
5559 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005560
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005561#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5562#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5563#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5564#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5565#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01005566
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005567#define _PIPE_MISC_A 0x70030
5568#define _PIPE_MISC_B 0x71030
Shashank Sharmab22ca992017-07-24 19:19:32 +05305569#define PIPEMISC_YUV420_ENABLE (1<<27)
5570#define PIPEMISC_YUV420_MODE_FULL_BLEND (1<<26)
5571#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1<<11)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005572#define PIPEMISC_DITHER_BPC_MASK (7<<5)
5573#define PIPEMISC_DITHER_8_BPC (0<<5)
5574#define PIPEMISC_DITHER_10_BPC (1<<5)
5575#define PIPEMISC_DITHER_6_BPC (2<<5)
5576#define PIPEMISC_DITHER_12_BPC (3<<5)
5577#define PIPEMISC_DITHER_ENABLE (1<<4)
5578#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
5579#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005580#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005581
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005582#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07005583#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005584#define PIPEB_HLINE_INT_EN (1<<28)
5585#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02005586#define SPRITED_FLIP_DONE_INT_EN (1<<26)
5587#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
5588#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03005589#define PIPE_PSR_INT_EN (1<<22)
Jesse Barnes79831172012-06-20 10:53:12 -07005590#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005591#define PIPEA_HLINE_INT_EN (1<<20)
5592#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02005593#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
5594#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005595#define PLANEA_FLIPDONE_INT_EN (1<<16)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03005596#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
5597#define PIPEC_HLINE_INT_EN (1<<12)
5598#define PIPEC_VBLANK_INT_EN (1<<11)
5599#define SPRITEF_FLIPDONE_INT_EN (1<<10)
5600#define SPRITEE_FLIPDONE_INT_EN (1<<9)
5601#define PLANEC_FLIPDONE_INT_EN (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005602
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005603#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005604#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
5605#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
5606#define PLANEC_INVALID_GTT_INT_EN (1<<25)
5607#define CURSORC_INVALID_GTT_INT_EN (1<<24)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005608#define CURSORB_INVALID_GTT_INT_EN (1<<23)
5609#define CURSORA_INVALID_GTT_INT_EN (1<<22)
5610#define SPRITED_INVALID_GTT_INT_EN (1<<21)
5611#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
5612#define PLANEB_INVALID_GTT_INT_EN (1<<19)
5613#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
5614#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
5615#define PLANEA_INVALID_GTT_INT_EN (1<<16)
5616#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005617#define DPINVGTT_EN_MASK_CHV 0xfff0000
5618#define SPRITEF_INVALID_GTT_STATUS (1<<11)
5619#define SPRITEE_INVALID_GTT_STATUS (1<<10)
5620#define PLANEC_INVALID_GTT_STATUS (1<<9)
5621#define CURSORC_INVALID_GTT_STATUS (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005622#define CURSORB_INVALID_GTT_STATUS (1<<7)
5623#define CURSORA_INVALID_GTT_STATUS (1<<6)
5624#define SPRITED_INVALID_GTT_STATUS (1<<5)
5625#define SPRITEC_INVALID_GTT_STATUS (1<<4)
5626#define PLANEB_INVALID_GTT_STATUS (1<<3)
5627#define SPRITEB_INVALID_GTT_STATUS (1<<2)
5628#define SPRITEA_INVALID_GTT_STATUS (1<<1)
5629#define PLANEA_INVALID_GTT_STATUS (1<<0)
5630#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005631#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005632
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005633#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07005634#define DSPARB_CSTART_MASK (0x7f << 7)
5635#define DSPARB_CSTART_SHIFT 7
5636#define DSPARB_BSTART_MASK (0x7f)
5637#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08005638#define DSPARB_BEND_SHIFT 9 /* on 855 */
5639#define DSPARB_AEND_SHIFT 0
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005640#define DSPARB_SPRITEA_SHIFT_VLV 0
5641#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5642#define DSPARB_SPRITEB_SHIFT_VLV 8
5643#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5644#define DSPARB_SPRITEC_SHIFT_VLV 16
5645#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5646#define DSPARB_SPRITED_SHIFT_VLV 24
5647#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005648#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005649#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5650#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5651#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5652#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5653#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5654#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5655#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5656#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5657#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5658#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5659#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5660#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005661#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005662#define DSPARB_SPRITEE_SHIFT_VLV 0
5663#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5664#define DSPARB_SPRITEF_SHIFT_VLV 8
5665#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
Ville Syrjäläb5004722015-03-05 21:19:47 +02005666
Ville Syrjälä0a560672014-06-11 16:51:18 +03005667/* pnv/gen4/g4x/vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005668#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005669#define DSPFW_SR_SHIFT 23
5670#define DSPFW_SR_MASK (0x1ff<<23)
5671#define DSPFW_CURSORB_SHIFT 16
5672#define DSPFW_CURSORB_MASK (0x3f<<16)
5673#define DSPFW_PLANEB_SHIFT 8
5674#define DSPFW_PLANEB_MASK (0x7f<<8)
5675#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
5676#define DSPFW_PLANEA_SHIFT 0
5677#define DSPFW_PLANEA_MASK (0x7f<<0)
5678#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005679#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005680#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
5681#define DSPFW_FBC_SR_SHIFT 28
5682#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
5683#define DSPFW_FBC_HPLL_SR_SHIFT 24
5684#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
5685#define DSPFW_SPRITEB_SHIFT (16)
5686#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
5687#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
5688#define DSPFW_CURSORA_SHIFT 8
5689#define DSPFW_CURSORA_MASK (0x3f<<8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02005690#define DSPFW_PLANEC_OLD_SHIFT 0
5691#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005692#define DSPFW_SPRITEA_SHIFT 0
5693#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
5694#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005695#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005696#define DSPFW_HPLL_SR_EN (1<<31)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005697#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005698#define DSPFW_CURSOR_SR_SHIFT 24
Zhao Yakuid4294342010-03-22 22:45:36 +08005699#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
5700#define DSPFW_HPLL_CURSOR_SHIFT 16
5701#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005702#define DSPFW_HPLL_SR_SHIFT 0
5703#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
5704
5705/* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005706#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005707#define DSPFW_SPRITEB_WM1_SHIFT 16
5708#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
5709#define DSPFW_CURSORA_WM1_SHIFT 8
5710#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
5711#define DSPFW_SPRITEA_WM1_SHIFT 0
5712#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005713#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005714#define DSPFW_PLANEB_WM1_SHIFT 24
5715#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
5716#define DSPFW_PLANEA_WM1_SHIFT 16
5717#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
5718#define DSPFW_CURSORB_WM1_SHIFT 8
5719#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
5720#define DSPFW_CURSOR_SR_WM1_SHIFT 0
5721#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005722#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005723#define DSPFW_SR_WM1_SHIFT 0
5724#define DSPFW_SR_WM1_MASK (0x1ff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005725#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5726#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005727#define DSPFW_SPRITED_WM1_SHIFT 24
5728#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
5729#define DSPFW_SPRITED_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02005730#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005731#define DSPFW_SPRITEC_WM1_SHIFT 8
5732#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
5733#define DSPFW_SPRITEC_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02005734#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005735#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005736#define DSPFW_SPRITEF_WM1_SHIFT 24
5737#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
5738#define DSPFW_SPRITEF_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02005739#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005740#define DSPFW_SPRITEE_WM1_SHIFT 8
5741#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
5742#define DSPFW_SPRITEE_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02005743#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005744#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005745#define DSPFW_PLANEC_WM1_SHIFT 24
5746#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
5747#define DSPFW_PLANEC_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02005748#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005749#define DSPFW_CURSORC_WM1_SHIFT 8
5750#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
5751#define DSPFW_CURSORC_SHIFT 0
5752#define DSPFW_CURSORC_MASK (0x3f<<0)
5753
5754/* vlv/chv high order bits */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005755#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005756#define DSPFW_SR_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02005757#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005758#define DSPFW_SPRITEF_HI_SHIFT 23
5759#define DSPFW_SPRITEF_HI_MASK (1<<23)
5760#define DSPFW_SPRITEE_HI_SHIFT 22
5761#define DSPFW_SPRITEE_HI_MASK (1<<22)
5762#define DSPFW_PLANEC_HI_SHIFT 21
5763#define DSPFW_PLANEC_HI_MASK (1<<21)
5764#define DSPFW_SPRITED_HI_SHIFT 20
5765#define DSPFW_SPRITED_HI_MASK (1<<20)
5766#define DSPFW_SPRITEC_HI_SHIFT 16
5767#define DSPFW_SPRITEC_HI_MASK (1<<16)
5768#define DSPFW_PLANEB_HI_SHIFT 12
5769#define DSPFW_PLANEB_HI_MASK (1<<12)
5770#define DSPFW_SPRITEB_HI_SHIFT 8
5771#define DSPFW_SPRITEB_HI_MASK (1<<8)
5772#define DSPFW_SPRITEA_HI_SHIFT 4
5773#define DSPFW_SPRITEA_HI_MASK (1<<4)
5774#define DSPFW_PLANEA_HI_SHIFT 0
5775#define DSPFW_PLANEA_HI_MASK (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005776#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005777#define DSPFW_SR_WM1_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02005778#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005779#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
5780#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
5781#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
5782#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
5783#define DSPFW_PLANEC_WM1_HI_SHIFT 21
5784#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
5785#define DSPFW_SPRITED_WM1_HI_SHIFT 20
5786#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
5787#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
5788#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
5789#define DSPFW_PLANEB_WM1_HI_SHIFT 12
5790#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
5791#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
5792#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
5793#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
5794#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
5795#define DSPFW_PLANEA_WM1_HI_SHIFT 0
5796#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08005797
Gajanan Bhat12a3c052012-03-28 13:39:30 -07005798/* drain latency register values*/
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005799#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03005800#define DDL_CURSOR_SHIFT 24
Gajanan Bhat01e184c2014-08-07 17:03:30 +05305801#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03005802#define DDL_PLANE_SHIFT 0
Ville Syrjälä341c5262015-03-05 21:19:44 +02005803#define DDL_PRECISION_HIGH (1<<7)
5804#define DDL_PRECISION_LOW (0<<7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05305805#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07005806
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005807#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02005808#define CBR_PND_DEADLINE_DISABLE (1<<31)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03005809#define CBR_PWM_CLOCK_MUX_SELECT (1<<30)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02005810
Ville Syrjäläc2317752016-03-15 16:39:56 +02005811#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
Ville Syrjälädfa311f2017-09-13 17:08:54 +03005812#define CBR_DPLLBMD_PIPE(pipe) (1<<(7+(pipe)*11)) /* pipes B and C */
Ville Syrjäläc2317752016-03-15 16:39:56 +02005813
Shaohua Li7662c8b2009-06-26 11:23:55 +08005814/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09005815#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08005816#define I915_FIFO_LINE_SIZE 64
5817#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09005818
Jesse Barnesceb04242012-03-28 13:39:22 -07005819#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09005820#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08005821#define I965_FIFO_SIZE 512
5822#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08005823#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07005824#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08005825#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09005826
Jesse Barnesceb04242012-03-28 13:39:22 -07005827#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09005828#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08005829#define I915_MAX_WM 0x3f
5830
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005831#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
5832#define PINEVIEW_FIFO_LINE_SIZE 64
5833#define PINEVIEW_MAX_WM 0x1ff
5834#define PINEVIEW_DFT_WM 0x3f
5835#define PINEVIEW_DFT_HPLLOFF_WM 0
5836#define PINEVIEW_GUARD_WM 10
5837#define PINEVIEW_CURSOR_FIFO 64
5838#define PINEVIEW_CURSOR_MAX_WM 0x3f
5839#define PINEVIEW_CURSOR_DFT_WM 0
5840#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08005841
Jesse Barnesceb04242012-03-28 13:39:22 -07005842#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08005843#define I965_CURSOR_FIFO 64
5844#define I965_CURSOR_MAX_WM 32
5845#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005846
Pradeep Bhatfae12672014-11-04 17:06:39 +00005847/* Watermark register definitions for SKL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005848#define _CUR_WM_A_0 0x70140
5849#define _CUR_WM_B_0 0x71140
5850#define _PLANE_WM_1_A_0 0x70240
5851#define _PLANE_WM_1_B_0 0x71240
5852#define _PLANE_WM_2_A_0 0x70340
5853#define _PLANE_WM_2_B_0 0x71340
5854#define _PLANE_WM_TRANS_1_A_0 0x70268
5855#define _PLANE_WM_TRANS_1_B_0 0x71268
5856#define _PLANE_WM_TRANS_2_A_0 0x70368
5857#define _PLANE_WM_TRANS_2_B_0 0x71368
5858#define _CUR_WM_TRANS_A_0 0x70168
5859#define _CUR_WM_TRANS_B_0 0x71168
Pradeep Bhatfae12672014-11-04 17:06:39 +00005860#define PLANE_WM_EN (1 << 31)
5861#define PLANE_WM_LINES_SHIFT 14
5862#define PLANE_WM_LINES_MASK 0x1f
5863#define PLANE_WM_BLOCKS_MASK 0x3ff
5864
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005865#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005866#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
5867#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005868
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005869#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
5870#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005871#define _PLANE_WM_BASE(pipe, plane) \
5872 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
5873#define PLANE_WM(pipe, plane, level) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005874 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00005875#define _PLANE_WM_TRANS_1(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005876 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005877#define _PLANE_WM_TRANS_2(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005878 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005879#define PLANE_WM_TRANS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005880 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00005881
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005882/* define the Watermark register on Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005883#define WM0_PIPEA_ILK _MMIO(0x45100)
Ville Syrjälä1996d622013-10-09 19:18:07 +03005884#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005885#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03005886#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005887#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03005888#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005889
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005890#define WM0_PIPEB_ILK _MMIO(0x45104)
5891#define WM0_PIPEC_IVB _MMIO(0x45200)
5892#define WM1_LP_ILK _MMIO(0x45108)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005893#define WM1_LP_SR_EN (1<<31)
5894#define WM1_LP_LATENCY_SHIFT 24
5895#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01005896#define WM1_LP_FBC_MASK (0xf<<20)
5897#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07005898#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03005899#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005900#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03005901#define WM1_LP_CURSOR_MASK (0xff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005902#define WM2_LP_ILK _MMIO(0x4510c)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005903#define WM2_LP_EN (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005904#define WM3_LP_ILK _MMIO(0x45110)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005905#define WM3_LP_EN (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005906#define WM1S_LP_ILK _MMIO(0x45120)
5907#define WM2S_LP_IVB _MMIO(0x45124)
5908#define WM3S_LP_IVB _MMIO(0x45128)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005909#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005910
Paulo Zanonicca32e92013-05-31 11:45:06 -03005911#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
5912 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
5913 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
5914
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005915/* Memory latency timer register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005916#define MLTR_ILK _MMIO(0x11222)
Jesse Barnesb79d4992010-12-21 13:10:23 -08005917#define MLTR_WM1_SHIFT 0
5918#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005919/* the unit of memory self-refresh latency time is 0.5us */
5920#define ILK_SRLT_MASK 0x3f
5921
Yuanhan Liu13982612010-12-15 15:42:31 +08005922
5923/* the address where we get all kinds of latency value */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005924#define SSKPD _MMIO(0x5d10)
Yuanhan Liu13982612010-12-15 15:42:31 +08005925#define SSKPD_WM_MASK 0x3f
5926#define SSKPD_WM0_SHIFT 0
5927#define SSKPD_WM1_SHIFT 8
5928#define SSKPD_WM2_SHIFT 16
5929#define SSKPD_WM3_SHIFT 24
5930
Jesse Barnes585fb112008-07-29 11:54:06 -07005931/*
5932 * The two pipe frame counter registers are not synchronized, so
5933 * reading a stable value is somewhat tricky. The following code
5934 * should work:
5935 *
5936 * do {
5937 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5938 * PIPE_FRAME_HIGH_SHIFT;
5939 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
5940 * PIPE_FRAME_LOW_SHIFT);
5941 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5942 * PIPE_FRAME_HIGH_SHIFT);
5943 * } while (high1 != high2);
5944 * frame = (high1 << 8) | low1;
5945 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03005946#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07005947#define PIPE_FRAME_HIGH_MASK 0x0000ffff
5948#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03005949#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07005950#define PIPE_FRAME_LOW_MASK 0xff000000
5951#define PIPE_FRAME_LOW_SHIFT 24
5952#define PIPE_PIXEL_MASK 0x00ffffff
5953#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08005954/* GM45+ just has to be different */
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +03005955#define _PIPEA_FRMCOUNT_G4X 0x70040
5956#define _PIPEA_FLIPCOUNT_G4X 0x70044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005957#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
5958#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
Jesse Barnes585fb112008-07-29 11:54:06 -07005959
5960/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005961#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04005962/* Old style CUR*CNTR flags (desktop 8xx) */
5963#define CURSOR_ENABLE 0x80000000
5964#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03005965#define CURSOR_STRIDE_SHIFT 28
5966#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005967#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b603912009-05-20 16:47:08 -04005968#define CURSOR_FORMAT_SHIFT 24
5969#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
5970#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
5971#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
5972#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
5973#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
5974#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
5975/* New style CUR*CNTR flags */
5976#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07005977#define CURSOR_MODE_DISABLE 0x00
Sagar Kamble4726e0b2014-03-10 17:06:23 +05305978#define CURSOR_MODE_128_32B_AX 0x02
5979#define CURSOR_MODE_256_32B_AX 0x03
Jesse Barnes585fb112008-07-29 11:54:06 -07005980#define CURSOR_MODE_64_32B_AX 0x07
Sagar Kamble4726e0b2014-03-10 17:06:23 +05305981#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
5982#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
Jesse Barnes585fb112008-07-29 11:54:06 -07005983#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Ville Syrjäläd509e282017-03-27 21:55:32 +03005984#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07005985#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä4398ad42014-10-23 07:41:34 -07005986#define CURSOR_ROTATE_180 (1<<15)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03005987#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005988#define _CURABASE 0x70084
5989#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07005990#define CURSOR_POS_MASK 0x007FF
5991#define CURSOR_POS_SIGN 0x8000
5992#define CURSOR_X_SHIFT 0
5993#define CURSOR_Y_SHIFT 16
Ville Syrjälä024faac2017-03-27 21:55:42 +03005994#define CURSIZE _MMIO(0x700a0) /* 845/865 */
5995#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
5996#define CUR_FBC_CTL_EN (1 << 31)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005997#define _CURBCNTR 0x700c0
5998#define _CURBBASE 0x700c4
5999#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07006000
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006001#define _CURBCNTR_IVB 0x71080
6002#define _CURBBASE_IVB 0x71084
6003#define _CURBPOS_IVB 0x71088
6004
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006005#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006006 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
6007 dev_priv->info.display_mmio_offset)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00006008
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006009#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
6010#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
6011#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
Ville Syrjälä024faac2017-03-27 21:55:42 +03006012#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006013
6014#define CURSOR_A_OFFSET 0x70080
6015#define CURSOR_B_OFFSET 0x700c0
6016#define CHV_CURSOR_C_OFFSET 0x700e0
6017#define IVB_CURSOR_B_OFFSET 0x71080
6018#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006019
Jesse Barnes585fb112008-07-29 11:54:06 -07006020/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006021#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07006022#define DISPLAY_PLANE_ENABLE (1<<31)
6023#define DISPLAY_PLANE_DISABLE 0
6024#define DISPPLANE_GAMMA_ENABLE (1<<30)
6025#define DISPPLANE_GAMMA_DISABLE 0
6026#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02006027#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07006028#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02006029#define DISPPLANE_BGRA555 (0x3<<26)
6030#define DISPPLANE_BGRX555 (0x4<<26)
6031#define DISPPLANE_BGRX565 (0x5<<26)
6032#define DISPPLANE_BGRX888 (0x6<<26)
6033#define DISPPLANE_BGRA888 (0x7<<26)
6034#define DISPPLANE_RGBX101010 (0x8<<26)
6035#define DISPPLANE_RGBA101010 (0x9<<26)
6036#define DISPPLANE_BGRX101010 (0xa<<26)
6037#define DISPPLANE_RGBX161616 (0xc<<26)
6038#define DISPPLANE_RGBX888 (0xe<<26)
6039#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07006040#define DISPPLANE_STEREO_ENABLE (1<<25)
6041#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006042#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08006043#define DISPPLANE_SEL_PIPE_SHIFT 24
6044#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Ville Syrjäläd509e282017-03-27 21:55:32 +03006045#define DISPPLANE_SEL_PIPE(pipe) ((pipe)<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07006046#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
6047#define DISPPLANE_SRC_KEY_DISABLE 0
6048#define DISPPLANE_LINE_DOUBLE (1<<20)
6049#define DISPPLANE_NO_LINE_DOUBLE 0
6050#define DISPPLANE_STEREO_POLARITY_FIRST 0
6051#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006052#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
6053#define DISPPLANE_ROTATE_180 (1<<15)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006054#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07006055#define DISPPLANE_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006056#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006057#define _DSPAADDR 0x70184
6058#define _DSPASTRIDE 0x70188
6059#define _DSPAPOS 0x7018C /* reserved */
6060#define _DSPASIZE 0x70190
6061#define _DSPASURF 0x7019C /* 965+ only */
6062#define _DSPATILEOFF 0x701A4 /* 965+ only */
6063#define _DSPAOFFSET 0x701A4 /* HSW */
6064#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07006065
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006066#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
6067#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
6068#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
6069#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
6070#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
6071#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
6072#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
6073#define DSPLINOFF(plane) DSPADDR(plane)
6074#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
6075#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01006076
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006077/* CHV pipe B blender and primary plane */
6078#define _CHV_BLEND_A 0x60a00
6079#define CHV_BLEND_LEGACY (0<<30)
6080#define CHV_BLEND_ANDROID (1<<30)
6081#define CHV_BLEND_MPO (2<<30)
6082#define CHV_BLEND_MASK (3<<30)
6083#define _CHV_CANVAS_A 0x60a04
6084#define _PRIMPOS_A 0x60a08
6085#define _PRIMSIZE_A 0x60a0c
6086#define _PRIMCNSTALPHA_A 0x60a10
6087#define PRIM_CONST_ALPHA_ENABLE (1<<31)
6088
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006089#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6090#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6091#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
6092#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
6093#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006094
Armin Reese446f2542012-03-30 16:20:16 -07006095/* Display/Sprite base address macros */
6096#define DISP_BASEADDR_MASK (0xfffff000)
6097#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
6098#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07006099
Ville Syrjälä85fa7922015-09-18 20:03:43 +03006100/*
6101 * VBIOS flags
6102 * gen2:
6103 * [00:06] alm,mgm
6104 * [10:16] all
6105 * [30:32] alm,mgm
6106 * gen3+:
6107 * [00:0f] all
6108 * [10:1f] all
6109 * [30:32] all
6110 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006111#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
6112#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
6113#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
6114#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07006115
6116/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006117#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
6118#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
6119#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006120#define _PIPEBFRAMEHIGH 0x71040
6121#define _PIPEBFRAMEPIXEL 0x71044
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +03006122#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
6123#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08006124
Jesse Barnes585fb112008-07-29 11:54:06 -07006125
6126/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006127#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07006128#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
6129#define DISPPLANE_ALPHA_TRANS_DISABLE 0
6130#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6131#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006132#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
6133#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
6134#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
6135#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
6136#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
6137#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
6138#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
6139#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07006140
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006141/* Sprite A control */
6142#define _DVSACNTR 0x72180
6143#define DVS_ENABLE (1<<31)
6144#define DVS_GAMMA_ENABLE (1<<30)
6145#define DVS_PIXFORMAT_MASK (3<<25)
6146#define DVS_FORMAT_YUV422 (0<<25)
6147#define DVS_FORMAT_RGBX101010 (1<<25)
6148#define DVS_FORMAT_RGBX888 (2<<25)
6149#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006150#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006151#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08006152#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006153#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
6154#define DVS_YUV_ORDER_YUYV (0<<16)
6155#define DVS_YUV_ORDER_UYVY (1<<16)
6156#define DVS_YUV_ORDER_YVYU (2<<16)
6157#define DVS_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05306158#define DVS_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006159#define DVS_DEST_KEY (1<<2)
6160#define DVS_TRICKLE_FEED_DISABLE (1<<14)
6161#define DVS_TILED (1<<10)
6162#define _DVSALINOFF 0x72184
6163#define _DVSASTRIDE 0x72188
6164#define _DVSAPOS 0x7218c
6165#define _DVSASIZE 0x72190
6166#define _DVSAKEYVAL 0x72194
6167#define _DVSAKEYMSK 0x72198
6168#define _DVSASURF 0x7219c
6169#define _DVSAKEYMAXVAL 0x721a0
6170#define _DVSATILEOFF 0x721a4
6171#define _DVSASURFLIVE 0x721ac
6172#define _DVSASCALE 0x72204
6173#define DVS_SCALE_ENABLE (1<<31)
6174#define DVS_FILTER_MASK (3<<29)
6175#define DVS_FILTER_MEDIUM (0<<29)
6176#define DVS_FILTER_ENHANCING (1<<29)
6177#define DVS_FILTER_SOFTENING (2<<29)
6178#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
6179#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
6180#define _DVSAGAMC 0x72300
6181
6182#define _DVSBCNTR 0x73180
6183#define _DVSBLINOFF 0x73184
6184#define _DVSBSTRIDE 0x73188
6185#define _DVSBPOS 0x7318c
6186#define _DVSBSIZE 0x73190
6187#define _DVSBKEYVAL 0x73194
6188#define _DVSBKEYMSK 0x73198
6189#define _DVSBSURF 0x7319c
6190#define _DVSBKEYMAXVAL 0x731a0
6191#define _DVSBTILEOFF 0x731a4
6192#define _DVSBSURFLIVE 0x731ac
6193#define _DVSBSCALE 0x73204
6194#define _DVSBGAMC 0x73300
6195
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006196#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6197#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6198#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6199#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6200#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6201#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6202#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6203#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6204#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6205#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6206#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6207#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006208
6209#define _SPRA_CTL 0x70280
6210#define SPRITE_ENABLE (1<<31)
6211#define SPRITE_GAMMA_ENABLE (1<<30)
6212#define SPRITE_PIXFORMAT_MASK (7<<25)
6213#define SPRITE_FORMAT_YUV422 (0<<25)
6214#define SPRITE_FORMAT_RGBX101010 (1<<25)
6215#define SPRITE_FORMAT_RGBX888 (2<<25)
6216#define SPRITE_FORMAT_RGBX161616 (3<<25)
6217#define SPRITE_FORMAT_YUV444 (4<<25)
6218#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006219#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006220#define SPRITE_SOURCE_KEY (1<<22)
6221#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
6222#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
6223#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
6224#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
6225#define SPRITE_YUV_ORDER_YUYV (0<<16)
6226#define SPRITE_YUV_ORDER_UYVY (1<<16)
6227#define SPRITE_YUV_ORDER_YVYU (2<<16)
6228#define SPRITE_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05306229#define SPRITE_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006230#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
6231#define SPRITE_INT_GAMMA_ENABLE (1<<13)
6232#define SPRITE_TILED (1<<10)
6233#define SPRITE_DEST_KEY (1<<2)
6234#define _SPRA_LINOFF 0x70284
6235#define _SPRA_STRIDE 0x70288
6236#define _SPRA_POS 0x7028c
6237#define _SPRA_SIZE 0x70290
6238#define _SPRA_KEYVAL 0x70294
6239#define _SPRA_KEYMSK 0x70298
6240#define _SPRA_SURF 0x7029c
6241#define _SPRA_KEYMAX 0x702a0
6242#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006243#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006244#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006245#define _SPRA_SCALE 0x70304
6246#define SPRITE_SCALE_ENABLE (1<<31)
6247#define SPRITE_FILTER_MASK (3<<29)
6248#define SPRITE_FILTER_MEDIUM (0<<29)
6249#define SPRITE_FILTER_ENHANCING (1<<29)
6250#define SPRITE_FILTER_SOFTENING (2<<29)
6251#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
6252#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
6253#define _SPRA_GAMC 0x70400
6254
6255#define _SPRB_CTL 0x71280
6256#define _SPRB_LINOFF 0x71284
6257#define _SPRB_STRIDE 0x71288
6258#define _SPRB_POS 0x7128c
6259#define _SPRB_SIZE 0x71290
6260#define _SPRB_KEYVAL 0x71294
6261#define _SPRB_KEYMSK 0x71298
6262#define _SPRB_SURF 0x7129c
6263#define _SPRB_KEYMAX 0x712a0
6264#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006265#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006266#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006267#define _SPRB_SCALE 0x71304
6268#define _SPRB_GAMC 0x71400
6269
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006270#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6271#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6272#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6273#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6274#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6275#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6276#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6277#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6278#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6279#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6280#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6281#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
6282#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
6283#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006284
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006285#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006286#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08006287#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006288#define SP_PIXFORMAT_MASK (0xf<<26)
6289#define SP_FORMAT_YUV422 (0<<26)
6290#define SP_FORMAT_BGR565 (5<<26)
6291#define SP_FORMAT_BGRX8888 (6<<26)
6292#define SP_FORMAT_BGRA8888 (7<<26)
6293#define SP_FORMAT_RGBX1010102 (8<<26)
6294#define SP_FORMAT_RGBA1010102 (9<<26)
6295#define SP_FORMAT_RGBX8888 (0xe<<26)
6296#define SP_FORMAT_RGBA8888 (0xf<<26)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006297#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006298#define SP_SOURCE_KEY (1<<22)
6299#define SP_YUV_BYTE_ORDER_MASK (3<<16)
6300#define SP_YUV_ORDER_YUYV (0<<16)
6301#define SP_YUV_ORDER_UYVY (1<<16)
6302#define SP_YUV_ORDER_YVYU (2<<16)
6303#define SP_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05306304#define SP_ROTATE_180 (1<<15)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006305#define SP_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006306#define SP_MIRROR (1<<8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006307#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6308#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6309#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6310#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6311#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6312#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6313#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6314#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6315#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6316#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006317#define SP_CONST_ALPHA_ENABLE (1<<31)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006318#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006319
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006320#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6321#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6322#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6323#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6324#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6325#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6326#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6327#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6328#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6329#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6330#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
6331#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006332
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006333#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6334 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
6335
6336#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6337#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6338#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6339#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6340#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6341#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6342#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6343#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6344#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6345#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6346#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
6347#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006348
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006349/*
6350 * CHV pipe B sprite CSC
6351 *
6352 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6353 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6354 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6355 */
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006356#define _MMIO_CHV_SPCSC(plane_id, reg) \
6357 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6358
6359#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6360#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6361#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006362#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6363#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6364
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006365#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6366#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6367#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6368#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6369#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006370#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6371#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6372
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006373#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6374#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6375#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006376#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6377#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6378
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006379#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6380#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6381#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006382#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6383#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6384
Damien Lespiau70d21f02013-07-03 21:06:04 +01006385/* Skylake plane registers */
6386
6387#define _PLANE_CTL_1_A 0x70180
6388#define _PLANE_CTL_2_A 0x70280
6389#define _PLANE_CTL_3_A 0x70380
6390#define PLANE_CTL_ENABLE (1 << 31)
James Ausmus4036c782017-11-13 10:11:28 -08006391#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
James Ausmusb5972772018-01-30 11:49:16 -02006392/*
6393 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6394 * expanded to include bit 23 as well. However, the shift-24 based values
6395 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6396 */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006397#define PLANE_CTL_FORMAT_MASK (0xf << 24)
6398#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
6399#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
6400#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
6401#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
6402#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
6403#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
6404#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
6405#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
James Ausmusb5972772018-01-30 11:49:16 -02006406#define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
James Ausmus4036c782017-11-13 10:11:28 -08006407#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006408#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
6409#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
6410#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006411#define PLANE_CTL_ORDER_BGRX (0 << 20)
6412#define PLANE_CTL_ORDER_RGBX (1 << 20)
6413#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
6414#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
6415#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
6416#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
6417#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
6418#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
6419#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
James Ausmus4036c782017-11-13 10:11:28 -08006420#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006421#define PLANE_CTL_TILED_MASK (0x7 << 10)
6422#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
6423#define PLANE_CTL_TILED_X ( 1 << 10)
6424#define PLANE_CTL_TILED_Y ( 4 << 10)
6425#define PLANE_CTL_TILED_YF ( 5 << 10)
Joonas Lahtinen5f8e3f52017-12-15 13:38:00 -08006426#define PLANE_CTL_FLIP_HORIZONTAL ( 1 << 8)
James Ausmus4036c782017-11-13 10:11:28 -08006427#define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006428#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
6429#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
6430#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01006431#define PLANE_CTL_ROTATE_MASK 0x3
6432#define PLANE_CTL_ROTATE_0 0x0
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306433#define PLANE_CTL_ROTATE_90 0x1
Sonika Jindal1447dde2014-10-04 10:53:31 +01006434#define PLANE_CTL_ROTATE_180 0x2
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306435#define PLANE_CTL_ROTATE_270 0x3
Damien Lespiau70d21f02013-07-03 21:06:04 +01006436#define _PLANE_STRIDE_1_A 0x70188
6437#define _PLANE_STRIDE_2_A 0x70288
6438#define _PLANE_STRIDE_3_A 0x70388
6439#define _PLANE_POS_1_A 0x7018c
6440#define _PLANE_POS_2_A 0x7028c
6441#define _PLANE_POS_3_A 0x7038c
6442#define _PLANE_SIZE_1_A 0x70190
6443#define _PLANE_SIZE_2_A 0x70290
6444#define _PLANE_SIZE_3_A 0x70390
6445#define _PLANE_SURF_1_A 0x7019c
6446#define _PLANE_SURF_2_A 0x7029c
6447#define _PLANE_SURF_3_A 0x7039c
6448#define _PLANE_OFFSET_1_A 0x701a4
6449#define _PLANE_OFFSET_2_A 0x702a4
6450#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006451#define _PLANE_KEYVAL_1_A 0x70194
6452#define _PLANE_KEYVAL_2_A 0x70294
6453#define _PLANE_KEYMSK_1_A 0x70198
6454#define _PLANE_KEYMSK_2_A 0x70298
6455#define _PLANE_KEYMAX_1_A 0x701a0
6456#define _PLANE_KEYMAX_2_A 0x702a0
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07006457#define _PLANE_AUX_DIST_1_A 0x701c0
6458#define _PLANE_AUX_DIST_2_A 0x702c0
6459#define _PLANE_AUX_OFFSET_1_A 0x701c4
6460#define _PLANE_AUX_OFFSET_2_A 0x702c4
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006461#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6462#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6463#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
6464#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30)
6465#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23)
6466#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
James Ausmus4036c782017-11-13 10:11:28 -08006467#define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
6468#define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
6469#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
6470#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006471#define _PLANE_BUF_CFG_1_A 0x7027c
6472#define _PLANE_BUF_CFG_2_A 0x7037c
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006473#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6474#define _PLANE_NV12_BUF_CFG_2_A 0x70378
Damien Lespiau70d21f02013-07-03 21:06:04 +01006475
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006476
Damien Lespiau70d21f02013-07-03 21:06:04 +01006477#define _PLANE_CTL_1_B 0x71180
6478#define _PLANE_CTL_2_B 0x71280
6479#define _PLANE_CTL_3_B 0x71380
6480#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6481#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6482#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6483#define PLANE_CTL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006484 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006485
6486#define _PLANE_STRIDE_1_B 0x71188
6487#define _PLANE_STRIDE_2_B 0x71288
6488#define _PLANE_STRIDE_3_B 0x71388
6489#define _PLANE_STRIDE_1(pipe) \
6490 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6491#define _PLANE_STRIDE_2(pipe) \
6492 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6493#define _PLANE_STRIDE_3(pipe) \
6494 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6495#define PLANE_STRIDE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006496 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006497
6498#define _PLANE_POS_1_B 0x7118c
6499#define _PLANE_POS_2_B 0x7128c
6500#define _PLANE_POS_3_B 0x7138c
6501#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6502#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6503#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6504#define PLANE_POS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006505 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006506
6507#define _PLANE_SIZE_1_B 0x71190
6508#define _PLANE_SIZE_2_B 0x71290
6509#define _PLANE_SIZE_3_B 0x71390
6510#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6511#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6512#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6513#define PLANE_SIZE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006514 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006515
6516#define _PLANE_SURF_1_B 0x7119c
6517#define _PLANE_SURF_2_B 0x7129c
6518#define _PLANE_SURF_3_B 0x7139c
6519#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6520#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6521#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6522#define PLANE_SURF(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006523 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006524
6525#define _PLANE_OFFSET_1_B 0x711a4
6526#define _PLANE_OFFSET_2_B 0x712a4
6527#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6528#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6529#define PLANE_OFFSET(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006530 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006531
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006532#define _PLANE_KEYVAL_1_B 0x71194
6533#define _PLANE_KEYVAL_2_B 0x71294
6534#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6535#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6536#define PLANE_KEYVAL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006537 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006538
6539#define _PLANE_KEYMSK_1_B 0x71198
6540#define _PLANE_KEYMSK_2_B 0x71298
6541#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6542#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6543#define PLANE_KEYMSK(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006544 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006545
6546#define _PLANE_KEYMAX_1_B 0x711a0
6547#define _PLANE_KEYMAX_2_B 0x712a0
6548#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6549#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6550#define PLANE_KEYMAX(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006551 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006552
Damien Lespiau8211bd52014-11-04 17:06:44 +00006553#define _PLANE_BUF_CFG_1_B 0x7127c
6554#define _PLANE_BUF_CFG_2_B 0x7137c
6555#define _PLANE_BUF_CFG_1(pipe) \
6556 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6557#define _PLANE_BUF_CFG_2(pipe) \
6558 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6559#define PLANE_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006560 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
Damien Lespiau8211bd52014-11-04 17:06:44 +00006561
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006562#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6563#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6564#define _PLANE_NV12_BUF_CFG_1(pipe) \
6565 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6566#define _PLANE_NV12_BUF_CFG_2(pipe) \
6567 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6568#define PLANE_NV12_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006569 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006570
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07006571#define _PLANE_AUX_DIST_1_B 0x711c0
6572#define _PLANE_AUX_DIST_2_B 0x712c0
6573#define _PLANE_AUX_DIST_1(pipe) \
6574 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
6575#define _PLANE_AUX_DIST_2(pipe) \
6576 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
6577#define PLANE_AUX_DIST(pipe, plane) \
6578 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
6579
6580#define _PLANE_AUX_OFFSET_1_B 0x711c4
6581#define _PLANE_AUX_OFFSET_2_B 0x712c4
6582#define _PLANE_AUX_OFFSET_1(pipe) \
6583 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
6584#define _PLANE_AUX_OFFSET_2(pipe) \
6585 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
6586#define PLANE_AUX_OFFSET(pipe, plane) \
6587 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
6588
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006589#define _PLANE_COLOR_CTL_1_B 0x711CC
6590#define _PLANE_COLOR_CTL_2_B 0x712CC
6591#define _PLANE_COLOR_CTL_3_B 0x713CC
6592#define _PLANE_COLOR_CTL_1(pipe) \
6593 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6594#define _PLANE_COLOR_CTL_2(pipe) \
6595 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6596#define PLANE_COLOR_CTL(pipe, plane) \
6597 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6598
6599#/* SKL new cursor registers */
Damien Lespiau8211bd52014-11-04 17:06:44 +00006600#define _CUR_BUF_CFG_A 0x7017c
6601#define _CUR_BUF_CFG_B 0x7117c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006602#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006603
Jesse Barnes585fb112008-07-29 11:54:06 -07006604/* VBIOS regs */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006605#define VGACNTRL _MMIO(0x71400)
Jesse Barnes585fb112008-07-29 11:54:06 -07006606# define VGA_DISP_DISABLE (1 << 31)
6607# define VGA_2X_MODE (1 << 30)
6608# define VGA_PIPE_B_SELECT (1 << 29)
6609
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006610#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02006611
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006612/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006613
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006614#define CPU_VGACNTRL _MMIO(0x41000)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006615
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006616#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006617#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6618#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6619#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6620#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6621#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6622#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6623#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6624#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6625#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6626#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006627
6628/* refresh rate hardware control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006629#define RR_HW_CTL _MMIO(0x45300)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006630#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6631#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6632
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006633#define FDI_PLL_BIOS_0 _MMIO(0x46000)
Chris Wilson021357a2010-09-07 20:54:59 +01006634#define FDI_PLL_FB_CLOCK_MASK 0xff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006635#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6636#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6637#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6638#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6639#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006640
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006641#define PCH_3DCGDIS0 _MMIO(0x46020)
Eric Anholt8956c8b2010-03-18 13:21:14 -07006642# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6643# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6644
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006645#define PCH_3DCGDIS1 _MMIO(0x46024)
Eric Anholt06f37752010-12-14 10:06:46 -08006646# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6647
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006648#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006649#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
6650#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6651#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6652
6653
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006654#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01006655#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006656#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01006657#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006658
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006659#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01006660#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006661#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01006662#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006663
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006664#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01006665#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006666#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01006667#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006668
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006669#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01006670#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006671#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01006672#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006673
6674/* PIPEB timing regs are same start from 0x61000 */
6675
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006676#define _PIPEB_DATA_M1 0x61030
6677#define _PIPEB_DATA_N1 0x61034
6678#define _PIPEB_DATA_M2 0x61038
6679#define _PIPEB_DATA_N2 0x6103c
6680#define _PIPEB_LINK_M1 0x61040
6681#define _PIPEB_LINK_N1 0x61044
6682#define _PIPEB_LINK_M2 0x61048
6683#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006684
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006685#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
6686#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
6687#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
6688#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
6689#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
6690#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
6691#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
6692#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006693
6694/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006695/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
6696#define _PFA_CTL_1 0x68080
6697#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08006698#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02006699#define PF_PIPE_SEL_MASK_IVB (3<<29)
6700#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08006701#define PF_FILTER_MASK (3<<23)
6702#define PF_FILTER_PROGRAMMED (0<<23)
6703#define PF_FILTER_MED_3x3 (1<<23)
6704#define PF_FILTER_EDGE_ENHANCE (2<<23)
6705#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006706#define _PFA_WIN_SZ 0x68074
6707#define _PFB_WIN_SZ 0x68874
6708#define _PFA_WIN_POS 0x68070
6709#define _PFB_WIN_POS 0x68870
6710#define _PFA_VSCALE 0x68084
6711#define _PFB_VSCALE 0x68884
6712#define _PFA_HSCALE 0x68090
6713#define _PFB_HSCALE 0x68890
6714
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006715#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
6716#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
6717#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
6718#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
6719#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006720
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006721#define _PSA_CTL 0x68180
6722#define _PSB_CTL 0x68980
6723#define PS_ENABLE (1<<31)
6724#define _PSA_WIN_SZ 0x68174
6725#define _PSB_WIN_SZ 0x68974
6726#define _PSA_WIN_POS 0x68170
6727#define _PSB_WIN_POS 0x68970
6728
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006729#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
6730#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
6731#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006732
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006733/*
6734 * Skylake scalers
6735 */
6736#define _PS_1A_CTRL 0x68180
6737#define _PS_2A_CTRL 0x68280
6738#define _PS_1B_CTRL 0x68980
6739#define _PS_2B_CTRL 0x68A80
6740#define _PS_1C_CTRL 0x69180
6741#define PS_SCALER_EN (1 << 31)
6742#define PS_SCALER_MODE_MASK (3 << 28)
6743#define PS_SCALER_MODE_DYN (0 << 28)
6744#define PS_SCALER_MODE_HQ (1 << 28)
6745#define PS_PLANE_SEL_MASK (7 << 25)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006746#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006747#define PS_FILTER_MASK (3 << 23)
6748#define PS_FILTER_MEDIUM (0 << 23)
6749#define PS_FILTER_EDGE_ENHANCE (2 << 23)
6750#define PS_FILTER_BILINEAR (3 << 23)
6751#define PS_VERT3TAP (1 << 21)
6752#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
6753#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
6754#define PS_PWRUP_PROGRESS (1 << 17)
6755#define PS_V_FILTER_BYPASS (1 << 8)
6756#define PS_VADAPT_EN (1 << 7)
6757#define PS_VADAPT_MODE_MASK (3 << 5)
6758#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
6759#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
6760#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
6761
6762#define _PS_PWR_GATE_1A 0x68160
6763#define _PS_PWR_GATE_2A 0x68260
6764#define _PS_PWR_GATE_1B 0x68960
6765#define _PS_PWR_GATE_2B 0x68A60
6766#define _PS_PWR_GATE_1C 0x69160
6767#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
6768#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
6769#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
6770#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
6771#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
6772#define PS_PWR_GATE_SLPEN_8 0
6773#define PS_PWR_GATE_SLPEN_16 1
6774#define PS_PWR_GATE_SLPEN_24 2
6775#define PS_PWR_GATE_SLPEN_32 3
6776
6777#define _PS_WIN_POS_1A 0x68170
6778#define _PS_WIN_POS_2A 0x68270
6779#define _PS_WIN_POS_1B 0x68970
6780#define _PS_WIN_POS_2B 0x68A70
6781#define _PS_WIN_POS_1C 0x69170
6782
6783#define _PS_WIN_SZ_1A 0x68174
6784#define _PS_WIN_SZ_2A 0x68274
6785#define _PS_WIN_SZ_1B 0x68974
6786#define _PS_WIN_SZ_2B 0x68A74
6787#define _PS_WIN_SZ_1C 0x69174
6788
6789#define _PS_VSCALE_1A 0x68184
6790#define _PS_VSCALE_2A 0x68284
6791#define _PS_VSCALE_1B 0x68984
6792#define _PS_VSCALE_2B 0x68A84
6793#define _PS_VSCALE_1C 0x69184
6794
6795#define _PS_HSCALE_1A 0x68190
6796#define _PS_HSCALE_2A 0x68290
6797#define _PS_HSCALE_1B 0x68990
6798#define _PS_HSCALE_2B 0x68A90
6799#define _PS_HSCALE_1C 0x69190
6800
6801#define _PS_VPHASE_1A 0x68188
6802#define _PS_VPHASE_2A 0x68288
6803#define _PS_VPHASE_1B 0x68988
6804#define _PS_VPHASE_2B 0x68A88
6805#define _PS_VPHASE_1C 0x69188
6806
6807#define _PS_HPHASE_1A 0x68194
6808#define _PS_HPHASE_2A 0x68294
6809#define _PS_HPHASE_1B 0x68994
6810#define _PS_HPHASE_2B 0x68A94
6811#define _PS_HPHASE_1C 0x69194
6812
6813#define _PS_ECC_STAT_1A 0x681D0
6814#define _PS_ECC_STAT_2A 0x682D0
6815#define _PS_ECC_STAT_1B 0x689D0
6816#define _PS_ECC_STAT_2B 0x68AD0
6817#define _PS_ECC_STAT_1C 0x691D0
6818
6819#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006820#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006821 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
6822 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006823#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006824 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
6825 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006826#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006827 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
6828 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006829#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006830 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
6831 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006832#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006833 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
6834 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006835#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006836 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
6837 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006838#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006839 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
6840 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006841#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006842 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
6843 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006844#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006845 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
Ville Syrjälä9bca5d02015-11-04 23:20:16 +02006846 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006847
Zhenyu Wangb9055052009-06-05 15:38:38 +08006848/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006849#define _LGC_PALETTE_A 0x4a000
6850#define _LGC_PALETTE_B 0x4a800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006851#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006852
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006853#define _GAMMA_MODE_A 0x4a480
6854#define _GAMMA_MODE_B 0x4ac80
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006855#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006856#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006857#define GAMMA_MODE_MODE_8BIT (0 << 0)
6858#define GAMMA_MODE_MODE_10BIT (1 << 0)
6859#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006860#define GAMMA_MODE_MODE_SPLIT (3 << 0)
6861
Damien Lespiau83372062015-10-30 17:53:32 +02006862/* DMC/CSR */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006863#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02006864#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
6865#define CSR_HTP_ADDR_SKL 0x00500034
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006866#define CSR_SSP_BASE _MMIO(0x8F074)
6867#define CSR_HTP_SKL _MMIO(0x8F004)
6868#define CSR_LAST_WRITE _MMIO(0x8F034)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02006869#define CSR_LAST_WRITE_VALUE 0xc003b400
6870/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
6871#define CSR_MMIO_START_RANGE 0x80000
6872#define CSR_MMIO_END_RANGE 0x8FFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006873#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
6874#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
6875#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
Damien Lespiau83372062015-10-30 17:53:32 +02006876
Zhenyu Wangb9055052009-06-05 15:38:38 +08006877/* interrupts */
6878#define DE_MASTER_IRQ_CONTROL (1 << 31)
6879#define DE_SPRITEB_FLIP_DONE (1 << 29)
6880#define DE_SPRITEA_FLIP_DONE (1 << 28)
6881#define DE_PLANEB_FLIP_DONE (1 << 27)
6882#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006883#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006884#define DE_PCU_EVENT (1 << 25)
6885#define DE_GTT_FAULT (1 << 24)
6886#define DE_POISON (1 << 23)
6887#define DE_PERFORM_COUNTER (1 << 22)
6888#define DE_PCH_EVENT (1 << 21)
6889#define DE_AUX_CHANNEL_A (1 << 20)
6890#define DE_DP_A_HOTPLUG (1 << 19)
6891#define DE_GSE (1 << 18)
6892#define DE_PIPEB_VBLANK (1 << 15)
6893#define DE_PIPEB_EVEN_FIELD (1 << 14)
6894#define DE_PIPEB_ODD_FIELD (1 << 13)
6895#define DE_PIPEB_LINE_COMPARE (1 << 12)
6896#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02006897#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006898#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
6899#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006900#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006901#define DE_PIPEA_EVEN_FIELD (1 << 6)
6902#define DE_PIPEA_ODD_FIELD (1 << 5)
6903#define DE_PIPEA_LINE_COMPARE (1 << 4)
6904#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02006905#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006906#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006907#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006908#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006909
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006910/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03006911#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006912#define DE_GSE_IVB (1<<29)
6913#define DE_PCH_EVENT_IVB (1<<28)
6914#define DE_DP_A_HOTPLUG_IVB (1<<27)
6915#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01006916#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
6917#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
6918#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006919#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006920#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006921#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01006922#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
6923#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006924#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006925#define DE_PIPEA_VBLANK_IVB (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006926#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
Paulo Zanonib5184212013-07-12 20:00:08 -03006927
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006928#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07006929#define MASTER_INTERRUPT_ENABLE (1<<31)
6930
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006931#define DEISR _MMIO(0x44000)
6932#define DEIMR _MMIO(0x44004)
6933#define DEIIR _MMIO(0x44008)
6934#define DEIER _MMIO(0x4400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006935
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006936#define GTISR _MMIO(0x44010)
6937#define GTIMR _MMIO(0x44014)
6938#define GTIIR _MMIO(0x44018)
6939#define GTIER _MMIO(0x4401c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006940
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006941#define GEN8_MASTER_IRQ _MMIO(0x44200)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006942#define GEN8_MASTER_IRQ_CONTROL (1<<31)
6943#define GEN8_PCU_IRQ (1<<30)
6944#define GEN8_DE_PCH_IRQ (1<<23)
6945#define GEN8_DE_MISC_IRQ (1<<22)
6946#define GEN8_DE_PORT_IRQ (1<<20)
6947#define GEN8_DE_PIPE_C_IRQ (1<<18)
6948#define GEN8_DE_PIPE_B_IRQ (1<<17)
6949#define GEN8_DE_PIPE_A_IRQ (1<<16)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006950#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07006951#define GEN8_GT_VECS_IRQ (1<<6)
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05306952#define GEN8_GT_GUC_IRQ (1<<5)
Ben Widawsky09610212014-05-15 20:58:08 +03006953#define GEN8_GT_PM_IRQ (1<<4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006954#define GEN8_GT_VCS2_IRQ (1<<3)
6955#define GEN8_GT_VCS1_IRQ (1<<2)
6956#define GEN8_GT_BCS_IRQ (1<<1)
6957#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006958
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006959#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
6960#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
6961#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
6962#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07006963
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05306964#define GEN9_GUC_TO_HOST_INT_EVENT (1<<31)
6965#define GEN9_GUC_EXEC_ERROR_EVENT (1<<30)
6966#define GEN9_GUC_DISPLAY_EVENT (1<<29)
6967#define GEN9_GUC_SEMA_SIGNAL_EVENT (1<<28)
6968#define GEN9_GUC_IOMMU_MSG_EVENT (1<<27)
6969#define GEN9_GUC_DB_RING_EVENT (1<<26)
6970#define GEN9_GUC_DMA_DONE_EVENT (1<<25)
6971#define GEN9_GUC_FATAL_ERROR_EVENT (1<<24)
6972#define GEN9_GUC_NOTIFICATION_EVENT (1<<23)
6973
Ben Widawskyabd58f02013-11-02 21:07:09 -07006974#define GEN8_RCS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01006975#define GEN8_BCS_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07006976#define GEN8_VCS1_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01006977#define GEN8_VCS2_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07006978#define GEN8_VECS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01006979#define GEN8_WD_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07006980
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006981#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
6982#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
6983#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
6984#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01006985#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006986#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
6987#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
6988#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
6989#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
6990#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
6991#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01006992#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006993#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
6994#define GEN8_PIPE_VSYNC (1 << 1)
6995#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de83d2014-03-20 20:45:01 +00006996#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Damien Lespiaub21249c2015-03-17 11:39:33 +02006997#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de83d2014-03-20 20:45:01 +00006998#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
6999#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
7000#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02007001#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007002#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
7003#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
7004#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007005#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
Daniel Vetter30100f22013-11-07 14:49:24 +01007006#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
7007 (GEN8_PIPE_CURSOR_FAULT | \
7008 GEN8_PIPE_SPRITE_FAULT | \
7009 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007010#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
7011 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02007012 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de83d2014-03-20 20:45:01 +00007013 GEN9_PIPE_PLANE3_FAULT | \
7014 GEN9_PIPE_PLANE2_FAULT | \
7015 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007016
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007017#define GEN8_DE_PORT_ISR _MMIO(0x44440)
7018#define GEN8_DE_PORT_IMR _MMIO(0x44444)
7019#define GEN8_DE_PORT_IIR _MMIO(0x44448)
7020#define GEN8_DE_PORT_IER _MMIO(0x4444c)
Rodrigo Vivia324fca2018-01-29 15:22:15 -08007021#define CNL_AUX_CHANNEL_F (1 << 28)
Jesse Barnes88e04702014-11-13 17:51:48 +00007022#define GEN9_AUX_CHANNEL_D (1 << 27)
7023#define GEN9_AUX_CHANNEL_C (1 << 26)
7024#define GEN9_AUX_CHANNEL_B (1 << 25)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02007025#define BXT_DE_PORT_HP_DDIC (1 << 5)
7026#define BXT_DE_PORT_HP_DDIB (1 << 4)
7027#define BXT_DE_PORT_HP_DDIA (1 << 3)
7028#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
7029 BXT_DE_PORT_HP_DDIB | \
7030 BXT_DE_PORT_HP_DDIC)
7031#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Shashank Sharma9e637432014-08-22 17:40:43 +05307032#define BXT_DE_PORT_GMBUS (1 << 1)
Daniel Vetter6d766f02013-11-07 14:49:55 +01007033#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007034
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007035#define GEN8_DE_MISC_ISR _MMIO(0x44460)
7036#define GEN8_DE_MISC_IMR _MMIO(0x44464)
7037#define GEN8_DE_MISC_IIR _MMIO(0x44468)
7038#define GEN8_DE_MISC_IER _MMIO(0x4446c)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007039#define GEN8_DE_MISC_GSE (1 << 27)
7040
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007041#define GEN8_PCU_ISR _MMIO(0x444e0)
7042#define GEN8_PCU_IMR _MMIO(0x444e4)
7043#define GEN8_PCU_IIR _MMIO(0x444e8)
7044#define GEN8_PCU_IER _MMIO(0x444ec)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007045
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007046#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
7047#define GEN11_MASTER_IRQ (1 << 31)
7048#define GEN11_PCU_IRQ (1 << 30)
7049#define GEN11_DISPLAY_IRQ (1 << 16)
7050#define GEN11_GT_DW_IRQ(x) (1 << (x))
7051#define GEN11_GT_DW1_IRQ (1 << 1)
7052#define GEN11_GT_DW0_IRQ (1 << 0)
7053
7054#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
7055#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
7056#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
7057#define GEN11_DE_PCH_IRQ (1 << 23)
7058#define GEN11_DE_MISC_IRQ (1 << 22)
7059#define GEN11_DE_PORT_IRQ (1 << 20)
7060#define GEN11_DE_PIPE_C (1 << 18)
7061#define GEN11_DE_PIPE_B (1 << 17)
7062#define GEN11_DE_PIPE_A (1 << 16)
7063
7064#define GEN11_GT_INTR_DW0 _MMIO(0x190018)
7065#define GEN11_CSME (31)
7066#define GEN11_GUNIT (28)
7067#define GEN11_GUC (25)
7068#define GEN11_WDPERF (20)
7069#define GEN11_KCR (19)
7070#define GEN11_GTPM (16)
7071#define GEN11_BCS (15)
7072#define GEN11_RCS0 (0)
7073
7074#define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
7075#define GEN11_VECS(x) (31 - (x))
7076#define GEN11_VCS(x) (x)
7077
7078#define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + (x * 4))
7079
7080#define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
7081#define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
7082#define GEN11_INTR_DATA_VALID (1 << 31)
7083#define GEN11_INTR_ENGINE_MASK (0xffff)
7084
7085#define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + (x * 4))
7086
7087#define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
7088#define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
7089
7090#define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + (x * 4))
7091
7092#define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
7093#define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
7094#define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
7095#define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
7096#define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
7097#define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
7098
7099#define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
7100#define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
7101#define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
7102#define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
7103#define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
7104#define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
7105#define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
7106#define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
7107#define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
7108
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007109#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
Eric Anholt67e92af2010-11-06 14:53:33 -07007110/* Required on all Ironlake and Sandybridge according to the B-Spec. */
7111#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007112#define ILK_DPARB_GATE (1<<22)
7113#define ILK_VSDPFD_FULL (1<<21)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007114#define FUSE_STRAP _MMIO(0x42014)
Damien Lespiaue3589902014-02-07 19:12:50 +00007115#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
7116#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
7117#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
Gabriel Feceoru8c448ca2016-01-22 13:28:45 +02007118#define IVB_PIPE_C_DISABLE (1 << 28)
Damien Lespiaue3589902014-02-07 19:12:50 +00007119#define ILK_HDCP_DISABLE (1 << 25)
7120#define ILK_eDP_A_DISABLE (1 << 24)
7121#define HSW_CDCLK_LIMIT (1 << 24)
7122#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08007123
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007124#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
Damien Lespiau231e54f2012-10-19 17:55:41 +01007125#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
7126#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
7127#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
7128#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
7129#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007130
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007131#define IVB_CHICKEN3 _MMIO(0x4200c)
Eric Anholt116ac8d2011-12-21 10:31:09 -08007132# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
7133# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
7134
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007135#define CHICKEN_PAR1_1 _MMIO(0x42080)
Ville Syrjälä93564042017-08-24 22:10:51 +03007136#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007137#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03007138#define FORCE_ARB_IDLE_PLANES (1 << 14)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007139#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
Paulo Zanoni90a88642013-05-03 17:23:45 -03007140
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007141#define CHICKEN_PAR2_1 _MMIO(0x42090)
7142#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
7143
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02007144#define CHICKEN_MISC_2 _MMIO(0x42084)
Paulo Zanoni746a5172017-07-14 14:52:28 -03007145#define CNL_COMP_PWR_DOWN (1 << 23)
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02007146#define GLK_CL2_PWR_DOWN (1 << 12)
Paulo Zanoni746a5172017-07-14 14:52:28 -03007147#define GLK_CL1_PWR_DOWN (1 << 11)
7148#define GLK_CL0_PWR_DOWN (1 << 10)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07007149
Praveen Paneri5654a162017-08-11 00:00:33 +05307150#define CHICKEN_MISC_4 _MMIO(0x4208c)
7151#define FBC_STRIDE_OVERRIDE (1 << 13)
7152#define FBC_STRIDE_MASK 0x1FFF
7153
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007154#define _CHICKEN_PIPESL_1_A 0x420b0
7155#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007156#define HSW_FBCQ_DIS (1 << 22)
7157#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007158#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007159
Nagaraju, Vathsalad86f0482017-01-13 00:31:31 +05307160#define CHICKEN_TRANS_A 0x420c0
7161#define CHICKEN_TRANS_B 0x420c4
7162#define CHICKEN_TRANS(trans) _MMIO_TRANS(trans, CHICKEN_TRANS_A, CHICKEN_TRANS_B)
Ville Syrjälä0519c102018-01-22 19:41:31 +02007163#define DDI_TRAINING_OVERRIDE_ENABLE (1<<19)
7164#define DDI_TRAINING_OVERRIDE_VALUE (1<<18)
7165#define DDIE_TRAINING_OVERRIDE_ENABLE (1<<17) /* CHICKEN_TRANS_A only */
7166#define DDIE_TRAINING_OVERRIDE_VALUE (1<<16) /* CHICKEN_TRANS_A only */
7167#define PSR2_ADD_VERTICAL_LINE_COUNT (1<<15)
7168#define PSR2_VSC_ENABLE_PROG_HEADER (1<<12)
Nagaraju, Vathsalad86f0482017-01-13 00:31:31 +05307169
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007170#define DISP_ARB_CTL _MMIO(0x45000)
Mika Kuoppala303d4ea2016-06-07 17:19:17 +03007171#define DISP_FBC_MEMORY_WAKE (1<<31)
Zhenyu Wang553bd142009-09-02 10:57:52 +08007172#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007173#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007174#define DISP_ARB_CTL2 _MMIO(0x45004)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02007175#define DISP_DATA_PARTITION_5_6 (1<<6)
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05307176#define DISP_IPC_ENABLE (1<<3)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007177#define DBUF_CTL _MMIO(0x45008)
Mahesh Kumar746edf82018-02-05 13:40:44 -02007178#define DBUF_CTL_S1 _MMIO(0x45008)
7179#define DBUF_CTL_S2 _MMIO(0x44FE8)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307180#define DBUF_POWER_REQUEST (1<<31)
7181#define DBUF_POWER_STATE (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007182#define GEN7_MSG_CTL _MMIO(0x45010)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07007183#define WAIT_FOR_PCH_RESET_ACK (1<<1)
7184#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007185#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01007186#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08007187
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03007188#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
Paulo Zanoniad186f32018-02-05 13:40:43 -02007189#define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
7190#define MASK_WAKEMEM (1 << 13)
7191#define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7)
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03007192
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007193#define SKL_DFSM _MMIO(0x51000)
Damien Lespiaua9419e82015-06-04 18:21:30 +01007194#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
7195#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
7196#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
7197#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
7198#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
Patrik Jakobssonbf4f2fb2016-01-20 15:31:20 +01007199#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
7200#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
7201#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
Damien Lespiaua9419e82015-06-04 18:21:30 +01007202
Paulo Zanoni186a2772018-02-06 17:33:46 -02007203#define SKL_DSSM _MMIO(0x51004)
7204#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
7205#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
7206#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
7207#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
7208#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
Ville Syrjälä945f2672017-06-09 15:25:58 -07007209
Arun Siluverya78536e2016-01-21 21:43:53 +00007210#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
7211#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1<<14)
7212
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007213#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00007214#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
arun.siluvery@linux.intel.com780f0ae2016-06-03 11:16:10 +01007215#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1<<10)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00007216
Arun Siluvery2c8580e2016-01-21 21:43:50 +00007217#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
arun.siluvery@linux.intel.com6bb628552016-06-06 09:52:49 +01007218#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00007219#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
Michał Winiarski5152def2017-10-03 21:34:46 +01007220#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1<<0)
7221#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
7222#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
7223#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
7224#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
7225#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00007226
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007227/* GEN7 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007228#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
Kenneth Graunked71de142012-02-08 12:53:52 -08007229# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Damien Lespiau183c6da2015-02-09 19:33:11 +00007230# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007231#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
Ville Syrjälä93564042017-08-24 22:10:51 +03007232# define GEN9_PBE_COMPRESSED_HASH_SELECTION (1<<13)
Mika Kuoppala873e8172016-07-20 14:26:13 +03007233# define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1<<12)
Mika Kuoppalaad2bdb42016-06-07 17:19:07 +03007234# define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1<<8)
Ben Widawskya75f3622013-11-02 21:07:59 -07007235# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08007236
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007237#define HIZ_CHICKEN _MMIO(0x7018)
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00007238# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
7239# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
Kenneth Graunked60de812015-01-10 18:02:22 -08007240
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007241#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
Damien Lespiau183c6da2015-02-09 19:33:11 +00007242#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
7243
Kenneth Graunkeab062632018-01-05 00:59:05 -08007244#define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
7245
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007246#define GEN7_L3SQCREG1 _MMIO(0xB010)
Ville Syrjälä031994e2014-01-22 21:32:46 +02007247#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7248
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007249#define GEN8_L3SQCREG1 _MMIO(0xB100)
Imre Deak450174f2016-05-03 15:54:21 +03007250/*
7251 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7252 * Using the formula in BSpec leads to a hang, while the formula here works
7253 * fine and matches the formulas for all other platforms. A BSpec change
7254 * request has been filed to clarify this.
7255 */
Imre Deak36579cb2016-05-03 15:54:20 +03007256#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7257#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
Oscar Mateo930a7842017-10-17 13:25:45 -07007258#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -07007259
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007260#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
Chris Wilson1af84522014-02-14 22:34:43 +00007261#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07007262#define GEN7_L3AGDIS (1<<19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007263#define GEN7_L3CNTLREG2 _MMIO(0xB020)
7264#define GEN7_L3CNTLREG3 _MMIO(0xB024)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007265
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007266#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007267#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7268
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007269#define GEN7_L3SQCREG4 _MMIO(0xb034)
Jesse Barnes61939d92012-10-02 17:43:38 -05007270#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
7271
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007272#define GEN8_L3SQCREG4 _MMIO(0xb118)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00007273#define GEN8_LQSC_RO_PERF_DIS (1<<27)
Arun Siluveryc82435b2015-06-19 18:37:13 +01007274#define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00007275
Ben Widawsky63801f22013-12-12 17:26:03 -08007276/* GEN8 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007277#define HDC_CHICKEN0 _MMIO(0x7300)
Rodrigo Viviacfb5552017-08-23 13:35:04 -07007278#define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
Imre Deak2a0ee942015-05-19 17:05:41 +03007279#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
Rodrigo Vivida096542014-09-19 20:16:27 -04007280#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
Damien Lespiau35cb6f32015-02-10 10:31:00 +00007281#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
7282#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
7283#define HDC_FORCE_NON_COHERENT (1<<4)
Damien Lespiau65ca7512015-02-09 19:33:22 +00007284#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
Ben Widawsky63801f22013-12-12 17:26:03 -08007285
Arun Siluvery3669ab62016-01-21 21:43:49 +00007286#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7287
Ben Widawsky38a39a72015-03-11 10:54:53 +02007288/* GEN9 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007289#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
Ben Widawsky38a39a72015-03-11 10:54:53 +02007290#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7291
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08007292/* WaCatErrorRejectionIssue */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007293#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08007294#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
7295
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007296#define HSW_SCRATCH1 _MMIO(0xb038)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007297#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
7298
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007299#define BDW_SCRATCH1 _MMIO(0xb11c)
Damien Lespiau77719d22015-02-09 19:33:13 +00007300#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
7301
Zhenyu Wangb9055052009-06-05 15:38:38 +08007302/* PCH */
7303
Adam Jackson23e81d62012-06-06 15:45:44 -04007304/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08007305#define SDE_AUDIO_POWER_D (1 << 27)
7306#define SDE_AUDIO_POWER_C (1 << 26)
7307#define SDE_AUDIO_POWER_B (1 << 25)
7308#define SDE_AUDIO_POWER_SHIFT (25)
7309#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7310#define SDE_GMBUS (1 << 24)
7311#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7312#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7313#define SDE_AUDIO_HDCP_MASK (3 << 22)
7314#define SDE_AUDIO_TRANSB (1 << 21)
7315#define SDE_AUDIO_TRANSA (1 << 20)
7316#define SDE_AUDIO_TRANS_MASK (3 << 20)
7317#define SDE_POISON (1 << 19)
7318/* 18 reserved */
7319#define SDE_FDI_RXB (1 << 17)
7320#define SDE_FDI_RXA (1 << 16)
7321#define SDE_FDI_MASK (3 << 16)
7322#define SDE_AUXD (1 << 15)
7323#define SDE_AUXC (1 << 14)
7324#define SDE_AUXB (1 << 13)
7325#define SDE_AUX_MASK (7 << 13)
7326/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08007327#define SDE_CRT_HOTPLUG (1 << 11)
7328#define SDE_PORTD_HOTPLUG (1 << 10)
7329#define SDE_PORTC_HOTPLUG (1 << 9)
7330#define SDE_PORTB_HOTPLUG (1 << 8)
7331#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05007332#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7333 SDE_SDVOB_HOTPLUG | \
7334 SDE_PORTB_HOTPLUG | \
7335 SDE_PORTC_HOTPLUG | \
7336 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08007337#define SDE_TRANSB_CRC_DONE (1 << 5)
7338#define SDE_TRANSB_CRC_ERR (1 << 4)
7339#define SDE_TRANSB_FIFO_UNDER (1 << 3)
7340#define SDE_TRANSA_CRC_DONE (1 << 2)
7341#define SDE_TRANSA_CRC_ERR (1 << 1)
7342#define SDE_TRANSA_FIFO_UNDER (1 << 0)
7343#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04007344
7345/* south display engine interrupt: CPT/PPT */
7346#define SDE_AUDIO_POWER_D_CPT (1 << 31)
7347#define SDE_AUDIO_POWER_C_CPT (1 << 30)
7348#define SDE_AUDIO_POWER_B_CPT (1 << 29)
7349#define SDE_AUDIO_POWER_SHIFT_CPT 29
7350#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7351#define SDE_AUXD_CPT (1 << 27)
7352#define SDE_AUXC_CPT (1 << 26)
7353#define SDE_AUXB_CPT (1 << 25)
7354#define SDE_AUX_MASK_CPT (7 << 25)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007355#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
Ville Syrjälä74c0b392015-08-27 23:56:07 +03007356#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007357#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7358#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7359#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04007360#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01007361#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01007362#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01007363 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01007364 SDE_PORTD_HOTPLUG_CPT | \
7365 SDE_PORTC_HOTPLUG_CPT | \
7366 SDE_PORTB_HOTPLUG_CPT)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007367#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7368 SDE_PORTD_HOTPLUG_CPT | \
7369 SDE_PORTC_HOTPLUG_CPT | \
Ville Syrjälä74c0b392015-08-27 23:56:07 +03007370 SDE_PORTB_HOTPLUG_CPT | \
7371 SDE_PORTA_HOTPLUG_SPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04007372#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03007373#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04007374#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7375#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7376#define SDE_FDI_RXC_CPT (1 << 8)
7377#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7378#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7379#define SDE_FDI_RXB_CPT (1 << 4)
7380#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7381#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7382#define SDE_FDI_RXA_CPT (1 << 0)
7383#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7384 SDE_AUDIO_CP_REQ_B_CPT | \
7385 SDE_AUDIO_CP_REQ_A_CPT)
7386#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7387 SDE_AUDIO_CP_CHG_B_CPT | \
7388 SDE_AUDIO_CP_CHG_A_CPT)
7389#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7390 SDE_FDI_RXB_CPT | \
7391 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007392
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007393#define SDEISR _MMIO(0xc4000)
7394#define SDEIMR _MMIO(0xc4004)
7395#define SDEIIR _MMIO(0xc4008)
7396#define SDEIER _MMIO(0xc400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007397
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007398#define SERR_INT _MMIO(0xc4040)
Paulo Zanonide032bf2013-04-12 17:57:58 -03007399#define SERR_INT_POISON (1<<31)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007400#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03007401
Zhenyu Wangb9055052009-06-05 15:38:38 +08007402/* digital port hotplug */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007403#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
Ville Syrjälä195baa02015-08-27 23:56:00 +03007404#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307405#define BXT_DDIA_HPD_INVERT (1 << 27)
Ville Syrjälä195baa02015-08-27 23:56:00 +03007406#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
7407#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
7408#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
7409#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007410#define PORTD_HOTPLUG_ENABLE (1 << 20)
7411#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
7412#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
7413#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
7414#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
7415#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
7416#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
Damien Lespiaub6965192012-12-13 16:08:59 +00007417#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
7418#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
7419#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007420#define PORTC_HOTPLUG_ENABLE (1 << 12)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307421#define BXT_DDIC_HPD_INVERT (1 << 11)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007422#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
7423#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
7424#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
7425#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
7426#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
7427#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
Damien Lespiaub6965192012-12-13 16:08:59 +00007428#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
7429#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
7430#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007431#define PORTB_HOTPLUG_ENABLE (1 << 4)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307432#define BXT_DDIB_HPD_INVERT (1 << 3)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007433#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
7434#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
7435#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
7436#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7437#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7438#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
Damien Lespiaub6965192012-12-13 16:08:59 +00007439#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7440#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7441#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307442#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7443 BXT_DDIB_HPD_INVERT | \
7444 BXT_DDIC_HPD_INVERT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007445
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007446#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007447#define PORTE_HOTPLUG_ENABLE (1 << 4)
7448#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007449#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7450#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7451#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
7452
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007453#define PCH_GPIOA _MMIO(0xc5010)
7454#define PCH_GPIOB _MMIO(0xc5014)
7455#define PCH_GPIOC _MMIO(0xc5018)
7456#define PCH_GPIOD _MMIO(0xc501c)
7457#define PCH_GPIOE _MMIO(0xc5020)
7458#define PCH_GPIOF _MMIO(0xc5024)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007459
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007460#define PCH_GMBUS0 _MMIO(0xc5100)
7461#define PCH_GMBUS1 _MMIO(0xc5104)
7462#define PCH_GMBUS2 _MMIO(0xc5108)
7463#define PCH_GMBUS3 _MMIO(0xc510c)
7464#define PCH_GMBUS4 _MMIO(0xc5110)
7465#define PCH_GMBUS5 _MMIO(0xc5120)
Eric Anholtf0217c42009-12-01 11:56:30 -08007466
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007467#define _PCH_DPLL_A 0xc6014
7468#define _PCH_DPLL_B 0xc6018
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007469#define PCH_DPLL(pll) _MMIO(pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007470
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007471#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00007472#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007473#define _PCH_FPA1 0xc6044
7474#define _PCH_FPB0 0xc6048
7475#define _PCH_FPB1 0xc604c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007476#define PCH_FP0(pll) _MMIO(pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
7477#define PCH_FP1(pll) _MMIO(pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007478
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007479#define PCH_DPLL_TEST _MMIO(0xc606c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007480
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007481#define PCH_DREF_CONTROL _MMIO(0xC6200)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007482#define DREF_CONTROL_MASK 0x7fc3
7483#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
7484#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
7485#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
7486#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
7487#define DREF_SSC_SOURCE_DISABLE (0<<11)
7488#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08007489#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007490#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
7491#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
7492#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08007493#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007494#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
7495#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08007496#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007497#define DREF_SSC4_DOWNSPREAD (0<<6)
7498#define DREF_SSC4_CENTERSPREAD (1<<6)
7499#define DREF_SSC1_DISABLE (0<<1)
7500#define DREF_SSC1_ENABLE (1<<1)
7501#define DREF_SSC4_DISABLE (0)
7502#define DREF_SSC4_ENABLE (1)
7503
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007504#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007505#define FDL_TP1_TIMER_SHIFT 12
7506#define FDL_TP1_TIMER_MASK (3<<12)
7507#define FDL_TP2_TIMER_SHIFT 10
7508#define FDL_TP2_TIMER_MASK (3<<10)
7509#define RAWCLK_FREQ_MASK 0x3ff
Rodrigo Vivi9d81a992017-06-02 13:06:41 -07007510#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
7511#define CNP_RAWCLK_DIV(div) ((div) << 16)
7512#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
7513#define CNP_RAWCLK_FRAC(frac) ((frac) << 26)
Anusha Srivatsa4ef99ab2018-01-11 16:00:06 -02007514#define ICP_RAWCLK_DEN(den) ((den) << 26)
7515#define ICP_RAWCLK_NUM(num) ((num) << 11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007516
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007517#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007518
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007519#define PCH_SSC4_PARMS _MMIO(0xc6210)
7520#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007521
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007522#define PCH_DPLL_SEL _MMIO(0xc7000)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007523#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
Daniel Vetter11887392013-06-05 13:34:09 +02007524#define TRANS_DPLLA_SEL(pipe) 0
Ville Syrjälä68d97532015-09-18 20:03:39 +03007525#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007526
Zhenyu Wangb9055052009-06-05 15:38:38 +08007527/* transcoder */
7528
Daniel Vetter275f01b22013-05-03 11:49:47 +02007529#define _PCH_TRANS_HTOTAL_A 0xe0000
7530#define TRANS_HTOTAL_SHIFT 16
7531#define TRANS_HACTIVE_SHIFT 0
7532#define _PCH_TRANS_HBLANK_A 0xe0004
7533#define TRANS_HBLANK_END_SHIFT 16
7534#define TRANS_HBLANK_START_SHIFT 0
7535#define _PCH_TRANS_HSYNC_A 0xe0008
7536#define TRANS_HSYNC_END_SHIFT 16
7537#define TRANS_HSYNC_START_SHIFT 0
7538#define _PCH_TRANS_VTOTAL_A 0xe000c
7539#define TRANS_VTOTAL_SHIFT 16
7540#define TRANS_VACTIVE_SHIFT 0
7541#define _PCH_TRANS_VBLANK_A 0xe0010
7542#define TRANS_VBLANK_END_SHIFT 16
7543#define TRANS_VBLANK_START_SHIFT 0
7544#define _PCH_TRANS_VSYNC_A 0xe0014
7545#define TRANS_VSYNC_END_SHIFT 16
7546#define TRANS_VSYNC_START_SHIFT 0
7547#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08007548
Daniel Vettere3b95f12013-05-03 11:49:49 +02007549#define _PCH_TRANSA_DATA_M1 0xe0030
7550#define _PCH_TRANSA_DATA_N1 0xe0034
7551#define _PCH_TRANSA_DATA_M2 0xe0038
7552#define _PCH_TRANSA_DATA_N2 0xe003c
7553#define _PCH_TRANSA_LINK_M1 0xe0040
7554#define _PCH_TRANSA_LINK_N1 0xe0044
7555#define _PCH_TRANSA_LINK_M2 0xe0048
7556#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08007557
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03007558/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07007559#define _VIDEO_DIP_CTL_A 0xe0200
7560#define _VIDEO_DIP_DATA_A 0xe0208
7561#define _VIDEO_DIP_GCP_A 0xe0210
Ville Syrjälä6d674152015-05-05 17:06:20 +03007562#define GCP_COLOR_INDICATION (1 << 2)
7563#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
7564#define GCP_AV_MUTE (1 << 0)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07007565
7566#define _VIDEO_DIP_CTL_B 0xe1200
7567#define _VIDEO_DIP_DATA_B 0xe1208
7568#define _VIDEO_DIP_GCP_B 0xe1210
7569
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007570#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
7571#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
7572#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07007573
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03007574/* Per-transcoder DIP controls (VLV) */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007575#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
7576#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
7577#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007578
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007579#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
7580#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
7581#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007582
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007583#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
7584#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
7585#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03007586
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007587#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007588 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007589 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007590#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007591 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007592 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007593#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007594 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007595 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007596
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007597/* Haswell DIP controls */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007598
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007599#define _HSW_VIDEO_DIP_CTL_A 0x60200
7600#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
7601#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
7602#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
7603#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
7604#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
7605#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
7606#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
7607#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
7608#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
7609#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
7610#define _HSW_VIDEO_DIP_GCP_A 0x60210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007611
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007612#define _HSW_VIDEO_DIP_CTL_B 0x61200
7613#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
7614#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
7615#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
7616#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
7617#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
7618#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
7619#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
7620#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
7621#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
7622#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
7623#define _HSW_VIDEO_DIP_GCP_B 0x61210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007624
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007625#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
7626#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
7627#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
7628#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
7629#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
7630#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007631
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007632#define _HSW_STEREO_3D_CTL_A 0x70020
7633#define S3D_ENABLE (1<<31)
7634#define _HSW_STEREO_3D_CTL_B 0x71020
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03007635
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007636#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03007637
Daniel Vetter275f01b22013-05-03 11:49:47 +02007638#define _PCH_TRANS_HTOTAL_B 0xe1000
7639#define _PCH_TRANS_HBLANK_B 0xe1004
7640#define _PCH_TRANS_HSYNC_B 0xe1008
7641#define _PCH_TRANS_VTOTAL_B 0xe100c
7642#define _PCH_TRANS_VBLANK_B 0xe1010
7643#define _PCH_TRANS_VSYNC_B 0xe1014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007644#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08007645
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007646#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
7647#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
7648#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
7649#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
7650#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
7651#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
7652#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01007653
Daniel Vettere3b95f12013-05-03 11:49:49 +02007654#define _PCH_TRANSB_DATA_M1 0xe1030
7655#define _PCH_TRANSB_DATA_N1 0xe1034
7656#define _PCH_TRANSB_DATA_M2 0xe1038
7657#define _PCH_TRANSB_DATA_N2 0xe103c
7658#define _PCH_TRANSB_LINK_M1 0xe1040
7659#define _PCH_TRANSB_LINK_N1 0xe1044
7660#define _PCH_TRANSB_LINK_M2 0xe1048
7661#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08007662
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007663#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
7664#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
7665#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
7666#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
7667#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
7668#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
7669#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
7670#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007671
Daniel Vetterab9412b2013-05-03 11:49:46 +02007672#define _PCH_TRANSACONF 0xf0008
7673#define _PCH_TRANSBCONF 0xf1008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007674#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
7675#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08007676#define TRANS_DISABLE (0<<31)
7677#define TRANS_ENABLE (1<<31)
7678#define TRANS_STATE_MASK (1<<30)
7679#define TRANS_STATE_DISABLE (0<<30)
7680#define TRANS_STATE_ENABLE (1<<30)
7681#define TRANS_FSYNC_DELAY_HB1 (0<<27)
7682#define TRANS_FSYNC_DELAY_HB2 (1<<27)
7683#define TRANS_FSYNC_DELAY_HB3 (2<<27)
7684#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02007685#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007686#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02007687#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02007688#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007689#define TRANS_8BPC (0<<5)
7690#define TRANS_10BPC (1<<5)
7691#define TRANS_6BPC (2<<5)
7692#define TRANS_12BPC (3<<5)
7693
Daniel Vetterce401412012-10-31 22:52:30 +01007694#define _TRANSA_CHICKEN1 0xf0060
7695#define _TRANSB_CHICKEN1 0xf1060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007696#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
Ville Syrjäläd1b15892015-05-05 17:06:19 +03007697#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
Daniel Vetterce401412012-10-31 22:52:30 +01007698#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07007699#define _TRANSA_CHICKEN2 0xf0064
7700#define _TRANSB_CHICKEN2 0xf1064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007701#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007702#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
7703#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
7704#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
7705#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
7706#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07007707
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007708#define SOUTH_CHICKEN1 _MMIO(0xc2000)
Jesse Barnes291427f2011-07-29 12:42:37 -07007709#define FDIA_PHASE_SYNC_SHIFT_OVR 19
7710#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02007711#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
7712#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
7713#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Rodrigo Vivi3b92e262017-09-19 14:57:03 -07007714#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
7715#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03007716#define SPT_PWM_GRANULARITY (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007717#define SOUTH_CHICKEN2 _MMIO(0xc2004)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007718#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
7719#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03007720#define LPT_PWM_GRANULARITY (1<<5)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007721#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07007722
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007723#define _FDI_RXA_CHICKEN 0xc200c
7724#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08007725#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
7726#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007727#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007728
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007729#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
Ville Syrjälä6481d5e2017-12-21 22:24:32 +02007730#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1<<31)
Jesse Barnescd664072013-10-02 10:34:19 -07007731#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07007732#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07007733#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007734#define CNP_PWM_CGE_GATING_DISABLE (1<<13)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007735#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07007736
Zhenyu Wangb9055052009-06-05 15:38:38 +08007737/* CPU: FDI_TX */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007738#define _FDI_TXA_CTL 0x60100
7739#define _FDI_TXB_CTL 0x61100
7740#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007741#define FDI_TX_DISABLE (0<<31)
7742#define FDI_TX_ENABLE (1<<31)
7743#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
7744#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
7745#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
7746#define FDI_LINK_TRAIN_NONE (3<<28)
7747#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
7748#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
7749#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
7750#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
7751#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
7752#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
7753#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
7754#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007755/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
7756 SNB has different settings. */
7757/* SNB A-stepping */
7758#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
7759#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
7760#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
7761#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
7762/* SNB B-stepping */
7763#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
7764#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
7765#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
7766#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
7767#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007768#define FDI_DP_PORT_WIDTH_SHIFT 19
7769#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
7770#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007771#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007772/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08007773#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07007774
7775/* Ivybridge has different bits for lolz */
7776#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
7777#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
7778#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
7779#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
7780
Zhenyu Wangb9055052009-06-05 15:38:38 +08007781/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07007782#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07007783#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007784#define FDI_SCRAMBLING_ENABLE (0<<7)
7785#define FDI_SCRAMBLING_DISABLE (1<<7)
7786
7787/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007788#define _FDI_RXA_CTL 0xf000c
7789#define _FDI_RXB_CTL 0xf100c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007790#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007791#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007792/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07007793#define FDI_FS_ERRC_ENABLE (1<<27)
7794#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02007795#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007796#define FDI_8BPC (0<<16)
7797#define FDI_10BPC (1<<16)
7798#define FDI_6BPC (2<<16)
7799#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00007800#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007801#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
7802#define FDI_RX_PLL_ENABLE (1<<13)
7803#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
7804#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
7805#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
7806#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
7807#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01007808#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007809/* CPT */
7810#define FDI_AUTO_TRAINING (1<<10)
7811#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
7812#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
7813#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
7814#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
7815#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007816
Paulo Zanoni04945642012-11-01 21:00:59 -02007817#define _FDI_RXA_MISC 0xf0010
7818#define _FDI_RXB_MISC 0xf1010
7819#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
7820#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
7821#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
7822#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
7823#define FDI_RX_TP1_TO_TP2_48 (2<<20)
7824#define FDI_RX_TP1_TO_TP2_64 (3<<20)
7825#define FDI_RX_FDI_DELAY_90 (0x90<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007826#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
Paulo Zanoni04945642012-11-01 21:00:59 -02007827
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007828#define _FDI_RXA_TUSIZE1 0xf0030
7829#define _FDI_RXA_TUSIZE2 0xf0038
7830#define _FDI_RXB_TUSIZE1 0xf1030
7831#define _FDI_RXB_TUSIZE2 0xf1038
7832#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
7833#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007834
7835/* FDI_RX interrupt register format */
7836#define FDI_RX_INTER_LANE_ALIGN (1<<10)
7837#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
7838#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
7839#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
7840#define FDI_RX_FS_CODE_ERR (1<<6)
7841#define FDI_RX_FE_CODE_ERR (1<<5)
7842#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
7843#define FDI_RX_HDCP_LINK_FAIL (1<<3)
7844#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
7845#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
7846#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
7847
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007848#define _FDI_RXA_IIR 0xf0014
7849#define _FDI_RXA_IMR 0xf0018
7850#define _FDI_RXB_IIR 0xf1014
7851#define _FDI_RXB_IMR 0xf1018
7852#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
7853#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007854
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007855#define FDI_PLL_CTL_1 _MMIO(0xfe000)
7856#define FDI_PLL_CTL_2 _MMIO(0xfe004)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007857
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007858#define PCH_LVDS _MMIO(0xe1180)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007859#define LVDS_DETECTED (1 << 1)
7860
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007861#define _PCH_DP_B 0xe4100
7862#define PCH_DP_B _MMIO(_PCH_DP_B)
Ville Syrjälä750a9512015-11-11 20:34:12 +02007863#define _PCH_DPB_AUX_CH_CTL 0xe4110
7864#define _PCH_DPB_AUX_CH_DATA1 0xe4114
7865#define _PCH_DPB_AUX_CH_DATA2 0xe4118
7866#define _PCH_DPB_AUX_CH_DATA3 0xe411c
7867#define _PCH_DPB_AUX_CH_DATA4 0xe4120
7868#define _PCH_DPB_AUX_CH_DATA5 0xe4124
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007869
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007870#define _PCH_DP_C 0xe4200
7871#define PCH_DP_C _MMIO(_PCH_DP_C)
Ville Syrjälä750a9512015-11-11 20:34:12 +02007872#define _PCH_DPC_AUX_CH_CTL 0xe4210
7873#define _PCH_DPC_AUX_CH_DATA1 0xe4214
7874#define _PCH_DPC_AUX_CH_DATA2 0xe4218
7875#define _PCH_DPC_AUX_CH_DATA3 0xe421c
7876#define _PCH_DPC_AUX_CH_DATA4 0xe4220
7877#define _PCH_DPC_AUX_CH_DATA5 0xe4224
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007878
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007879#define _PCH_DP_D 0xe4300
7880#define PCH_DP_D _MMIO(_PCH_DP_D)
Ville Syrjälä750a9512015-11-11 20:34:12 +02007881#define _PCH_DPD_AUX_CH_CTL 0xe4310
7882#define _PCH_DPD_AUX_CH_DATA1 0xe4314
7883#define _PCH_DPD_AUX_CH_DATA2 0xe4318
7884#define _PCH_DPD_AUX_CH_DATA3 0xe431c
7885#define _PCH_DPD_AUX_CH_DATA4 0xe4320
7886#define _PCH_DPD_AUX_CH_DATA5 0xe4324
7887
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02007888#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
7889#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007890
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007891/* CPT */
7892#define PORT_TRANS_A_SEL_CPT 0
7893#define PORT_TRANS_B_SEL_CPT (1<<29)
7894#define PORT_TRANS_C_SEL_CPT (2<<29)
7895#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07007896#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02007897#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
7898#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Ville Syrjälä71485e02014-04-09 13:28:55 +03007899#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
7900#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007901
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007902#define _TRANS_DP_CTL_A 0xe0300
7903#define _TRANS_DP_CTL_B 0xe1300
7904#define _TRANS_DP_CTL_C 0xe2300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007905#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007906#define TRANS_DP_OUTPUT_ENABLE (1<<31)
7907#define TRANS_DP_PORT_SEL_B (0<<29)
7908#define TRANS_DP_PORT_SEL_C (1<<29)
7909#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08007910#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007911#define TRANS_DP_PORT_SEL_MASK (3<<29)
Ville Syrjäläadc289d2015-05-05 17:17:30 +03007912#define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007913#define TRANS_DP_AUDIO_ONLY (1<<26)
7914#define TRANS_DP_ENH_FRAMING (1<<18)
7915#define TRANS_DP_8BPC (0<<9)
7916#define TRANS_DP_10BPC (1<<9)
7917#define TRANS_DP_6BPC (2<<9)
7918#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08007919#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007920#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
7921#define TRANS_DP_VSYNC_ACTIVE_LOW 0
7922#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
7923#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01007924#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007925
7926/* SNB eDP training params */
7927/* SNB A-stepping */
7928#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
7929#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
7930#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
7931#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
7932/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08007933#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
7934#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
7935#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
7936#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
7937#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007938#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
7939
Keith Packard1a2eb462011-11-16 16:26:07 -08007940/* IVB */
7941#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
7942#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
7943#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
7944#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
7945#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
7946#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03007947#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08007948
7949/* legacy values */
7950#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
7951#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
7952#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
7953#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
7954#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
7955
7956#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
7957
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007958#define VLV_PMWGICZ _MMIO(0x1300a4)
Imre Deak9e72b462014-05-05 15:13:55 +03007959
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05307960#define RC6_LOCATION _MMIO(0xD40)
7961#define RC6_CTX_IN_DRAM (1 << 0)
7962#define RC6_CTX_BASE _MMIO(0xD48)
7963#define RC6_CTX_BASE_MASK 0xFFFFFFF0
7964#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
7965#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
7966#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
7967#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
7968#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
7969#define IDLE_TIME_MASK 0xFFFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007970#define FORCEWAKE _MMIO(0xA18C)
7971#define FORCEWAKE_VLV _MMIO(0x1300b0)
7972#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
7973#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
7974#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
7975#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
7976#define FORCEWAKE_ACK _MMIO(0x130090)
7977#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
Imre Deak981a5ae2014-04-14 20:24:22 +03007978#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
7979#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
7980#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
7981
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007982#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
Imre Deak981a5ae2014-04-14 20:24:22 +03007983#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
7984#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
7985#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
7986#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007987#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
7988#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
7989#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
7990#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
7991#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
7992#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
7993#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
Mika Kuoppala71306302017-11-02 11:48:36 +02007994#define FORCEWAKE_KERNEL BIT(0)
7995#define FORCEWAKE_USER BIT(1)
7996#define FORCEWAKE_KERNEL_FALLBACK BIT(15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007997#define FORCEWAKE_MT_ACK _MMIO(0x130040)
7998#define ECOBUS _MMIO(0xa180)
Keith Packard8d715f02011-11-18 20:39:01 -08007999#define FORCEWAKE_MT_ENABLE (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008000#define VLV_SPAREG2H _MMIO(0xA194)
Akash Goelf2dd7572016-06-27 20:10:01 +05308001#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
8002#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
8003#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
Chris Wilson8fd26852010-12-08 18:40:43 +00008004
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008005#define GTFIFODBG _MMIO(0x120000)
Ville Syrjälä297b32e2016-04-13 21:09:30 +03008006#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
8007#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
Ville Syrjälä90f256b2013-11-14 01:59:59 +02008008#define GT_FIFO_SBDROPERR (1<<6)
8009#define GT_FIFO_BLOBDROPERR (1<<5)
8010#define GT_FIFO_SB_READ_ABORTERR (1<<4)
8011#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01008012#define GT_FIFO_OVFERR (1<<2)
8013#define GT_FIFO_IAWRERR (1<<1)
8014#define GT_FIFO_IARDERR (1<<0)
8015
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008016#define GTFIFOCTL _MMIO(0x120008)
Ville Syrjälä46520e22013-11-14 02:00:00 +02008017#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01008018#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Deepak Sa04f90a2015-04-16 08:51:28 +05308019#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
8020#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
Chris Wilson91355832011-03-04 19:22:40 +00008021
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008022#define HSW_IDICR _MMIO(0x9008)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07008023#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
Mika Kuoppala3accaf72016-04-13 17:26:43 +03008024#define HSW_EDRAM_CAP _MMIO(0x120010)
Damien Lespiau2db59d52015-02-03 14:25:14 +00008025#define EDRAM_ENABLED 0x1
Mika Kuoppalac02e85a2016-04-13 17:26:44 +03008026#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
8027#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
8028#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07008029
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008030#define GEN6_UCGCTL1 _MMIO(0x9400)
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03008031# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03008032# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02008033# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02008034# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02008035
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008036#define GEN6_UCGCTL2 _MMIO(0x9404)
Damien Lespiauf9fc42f2015-02-26 18:20:39 +00008037# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
Jesse Barnes0f846f82012-06-14 11:04:47 -07008038# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07008039# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08008040# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08008041# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08008042# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08008043
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008044#define GEN6_UCGCTL3 _MMIO(0x9408)
Robert Braggd7965152016-11-07 19:49:52 +00008045# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
Imre Deak9e72b462014-05-05 15:13:55 +03008046
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008047#define GEN7_UCGCTL4 _MMIO(0x940c)
Jesse Barnese3f33d42012-06-14 11:04:50 -07008048#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
Mika Kuoppalaeee8efb2016-06-07 17:18:53 +03008049#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1<<14)
Jesse Barnese3f33d42012-06-14 11:04:50 -07008050
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008051#define GEN6_RCGCTL1 _MMIO(0x9410)
8052#define GEN6_RCGCTL2 _MMIO(0x9414)
8053#define GEN6_RSTCTL _MMIO(0x9420)
Imre Deak9e72b462014-05-05 15:13:55 +03008054
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008055#define GEN8_UCGCTL6 _MMIO(0x9430)
Damien Lespiau9253c2e2015-02-09 19:33:10 +00008056#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02008057#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
Ben Widawsky868434c2015-03-11 10:49:32 +02008058#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02008059
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008060#define GEN6_GFXPAUSE _MMIO(0xA000)
8061#define GEN6_RPNSWREQ _MMIO(0xA008)
Chris Wilson8fd26852010-12-08 18:40:43 +00008062#define GEN6_TURBO_DISABLE (1<<31)
8063#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03008064#define HSW_FREQUENCY(x) ((x)<<24)
Akash Goelde43ae92015-03-06 11:07:14 +05308065#define GEN9_FREQUENCY(x) ((x)<<23)
Chris Wilson8fd26852010-12-08 18:40:43 +00008066#define GEN6_OFFSET(x) ((x)<<19)
8067#define GEN6_AGGRESSIVE_TURBO (0<<15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008068#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
8069#define GEN6_RC_CONTROL _MMIO(0xA090)
Chris Wilson8fd26852010-12-08 18:40:43 +00008070#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
8071#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
8072#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
8073#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
8074#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08008075#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07008076#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00008077#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
8078#define GEN6_RC_CTL_HW_ENABLE (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008079#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
8080#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
8081#define GEN6_RPSTAT1 _MMIO(0xA01C)
Jesse Barnesccab5c82011-01-18 15:49:25 -08008082#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08008083#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05308084#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08008085#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08008086#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05308087#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008088#define GEN6_RP_CONTROL _MMIO(0xA024)
Chris Wilson8fd26852010-12-08 18:40:43 +00008089#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08008090#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
8091#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
8092#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
8093#define GEN6_RP_MEDIA_HW_MODE (1<<9)
8094#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00008095#define GEN6_RP_MEDIA_IS_GFX (1<<8)
8096#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08008097#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
8098#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
8099#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01008100#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08008101#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008102#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
8103#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
8104#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
Chris Wilson7466c292016-08-15 09:49:33 +01008105#define GEN6_RP_EI_MASK 0xffffff
8106#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008107#define GEN6_RP_CUR_UP _MMIO(0xA054)
Chris Wilson7466c292016-08-15 09:49:33 +01008108#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008109#define GEN6_RP_PREV_UP _MMIO(0xA058)
8110#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
Chris Wilson7466c292016-08-15 09:49:33 +01008111#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008112#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
8113#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
8114#define GEN6_RP_UP_EI _MMIO(0xA068)
8115#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
8116#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
8117#define GEN6_RPDEUHWTC _MMIO(0xA080)
8118#define GEN6_RPDEUC _MMIO(0xA084)
8119#define GEN6_RPDEUCSW _MMIO(0xA088)
8120#define GEN6_RC_STATE _MMIO(0xA094)
Imre Deakfc619842016-06-29 19:13:55 +03008121#define RC_SW_TARGET_STATE_SHIFT 16
8122#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008123#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
8124#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
8125#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07008126#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008127#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
8128#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
8129#define GEN6_RC_SLEEP _MMIO(0xA0B0)
8130#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
8131#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
8132#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
8133#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
8134#define VLV_RCEDATA _MMIO(0xA0BC)
8135#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
8136#define GEN6_PMINTRMSK _MMIO(0xA168)
Chris Wilson655d49e2017-03-12 13:27:45 +00008137#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1<<31)
Sagar Arun Kamble9735b042017-03-07 10:22:35 +05308138#define ARAT_EXPIRED_INTRMSK (1<<9)
Imre Deakfc619842016-06-29 19:13:55 +03008139#define GEN8_MISC_CTRL0 _MMIO(0xA180)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008140#define VLV_PWRDWNUPCTL _MMIO(0xA294)
8141#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
8142#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
8143#define GEN9_PG_ENABLE _MMIO(0xA210)
Sagar Kamblea4104c52015-04-10 14:11:29 +05308144#define GEN9_RENDER_PG_ENABLE (1<<0)
8145#define GEN9_MEDIA_PG_ENABLE (1<<1)
Imre Deakfc619842016-06-29 19:13:55 +03008146#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
8147#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
8148#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
Chris Wilson8fd26852010-12-08 18:40:43 +00008149
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008150#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05308151#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
8152#define PIXEL_OVERLAP_CNT_SHIFT 30
8153
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008154#define GEN6_PMISR _MMIO(0x44020)
8155#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
8156#define GEN6_PMIIR _MMIO(0x44028)
8157#define GEN6_PMIER _MMIO(0x4402C)
Chris Wilson8fd26852010-12-08 18:40:43 +00008158#define GEN6_PM_MBOX_EVENT (1<<25)
8159#define GEN6_PM_THERMAL_EVENT (1<<24)
8160#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
8161#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
8162#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
8163#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
8164#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07008165#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07008166 GEN6_PM_RP_DOWN_THRESHOLD | \
8167 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00008168
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008169#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03008170#define GEN7_GT_SCRATCH_REG_NUM 8
8171
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008172#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
Deepak S76c3552f2014-01-30 23:08:16 +05308173#define VLV_GFX_CLK_STATUS_BIT (1<<3)
8174#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
8175
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008176#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
8177#define VLV_COUNTER_CONTROL _MMIO(0x138104)
Jesse Barnes49798eb2013-09-26 17:55:57 -07008178#define VLV_COUNT_RANGE_HIGH (1<<15)
Deepak S31685c22014-07-03 17:33:01 -04008179#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
8180#define VLV_RENDER_RC0_COUNT_EN (1<<4)
Jesse Barnes49798eb2013-09-26 17:55:57 -07008181#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
8182#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008183#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
8184#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
8185#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
Imre Deak9cc19be2014-04-14 20:24:24 +03008186
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008187#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
8188#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
8189#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
8190#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
Ben Widawskycce66a22012-03-27 18:59:38 -07008191
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008192#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
Chris Wilson8fd26852010-12-08 18:40:43 +00008193#define GEN6_PCODE_READY (1<<31)
Lyude87660502016-08-17 15:55:53 -04008194#define GEN6_PCODE_ERROR_MASK 0xFF
8195#define GEN6_PCODE_SUCCESS 0x0
8196#define GEN6_PCODE_ILLEGAL_CMD 0x1
8197#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
8198#define GEN6_PCODE_TIMEOUT 0x3
8199#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
8200#define GEN7_PCODE_TIMEOUT 0x2
8201#define GEN7_PCODE_ILLEGAL_DATA 0x3
8202#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03008203#define GEN6_PCODE_WRITE_RC6VIDS 0x4
8204#define GEN6_PCODE_READ_RC6VIDS 0x5
Damien Lespiau9043ae02015-04-30 16:39:18 +01008205#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
8206#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03008207#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
Damien Lespiau57520bc2015-04-30 16:39:19 +01008208#define GEN9_PCODE_READ_MEM_LATENCY 0x6
8209#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
8210#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
8211#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
8212#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
Sean Paulee5e5e72018-01-08 14:55:39 -05008213#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01008214#define SKL_PCODE_CDCLK_CONTROL 0x7
8215#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
8216#define SKL_CDCLK_READY_FOR_CHANGE 0x1
Damien Lespiau9043ae02015-04-30 16:39:18 +01008217#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
8218#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8219#define GEN6_READ_OC_PARAMS 0xc
Paulo Zanoni515b2392013-09-10 19:36:37 -03008220#define GEN6_PCODE_READ_D_COMP 0x10
8221#define GEN6_PCODE_WRITE_D_COMP 0x11
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308222#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
Ben Widawsky2a114cc2013-11-02 21:07:47 -07008223#define DISPLAY_IPS_CONTROL 0x19
Ville Syrjälä61843f02017-09-12 18:34:11 +03008224 /* See also IPS_CTL */
8225#define IPS_PCODE_CONTROL (1 << 30)
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03008226#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Lyude656d1b82016-08-17 15:55:54 -04008227#define GEN9_PCODE_SAGV_CONTROL 0x21
8228#define GEN9_SAGV_DISABLE 0x0
8229#define GEN9_SAGV_IS_DISABLED 0x1
8230#define GEN9_SAGV_ENABLE 0x3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008231#define GEN6_PCODE_DATA _MMIO(0x138128)
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07008232#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01008233#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008234#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
Chris Wilson8fd26852010-12-08 18:40:43 +00008235
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008236#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
Ben Widawsky4d855292011-12-12 19:34:16 -08008237#define GEN6_CORE_CPD_STATE_MASK (7<<4)
8238#define GEN6_RCn_MASK 7
8239#define GEN6_RC0 0
8240#define GEN6_RC3 2
8241#define GEN6_RC6 3
8242#define GEN6_RC7 4
8243
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008244#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02008245#define GEN8_LSLICESTAT_MASK 0x7
8246
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008247#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
8248#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
Jeff McGee5575f032015-02-27 10:22:32 -08008249#define CHV_SS_PG_ENABLE (1<<1)
8250#define CHV_EU08_PG_ENABLE (1<<9)
8251#define CHV_EU19_PG_ENABLE (1<<17)
8252#define CHV_EU210_PG_ENABLE (1<<25)
8253
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008254#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
8255#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
Jeff McGee5575f032015-02-27 10:22:32 -08008256#define CHV_EU311_PG_ENABLE (1<<1)
8257
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008258#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice)*0x4)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008259#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
8260 ((slice) % 3) * 0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008261#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Jeff McGee1c046bc2015-04-03 18:13:18 -07008262#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008263#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008264
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008265#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice)*0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008266#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
8267 ((slice) % 3) * 0x8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008268#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice)*0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008269#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
8270 ((slice) % 3) * 0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008271#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
8272#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
8273#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
8274#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
8275#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
8276#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
8277#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
8278#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
8279
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008280#define GEN7_MISCCPCTL _MMIO(0x9424)
Alex Dai33a732f2015-08-12 15:43:36 +01008281#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
8282#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2)
8283#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4)
Arun Siluvery5b88aba2015-09-08 10:31:49 +01008284#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6)
Ben Widawskye3689192012-05-25 16:56:22 -07008285
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008286#define GEN8_GARBCNTL _MMIO(0xB004)
Arun Siluvery245d9662015-08-03 20:24:56 +01008287#define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7)
8288
Ben Widawskye3689192012-05-25 16:56:22 -07008289/* IVYBRIDGE DPF */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008290#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07008291#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
8292#define GEN7_PARITY_ERROR_VALID (1<<13)
8293#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
8294#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
8295#define GEN7_PARITY_ERROR_ROW(reg) \
8296 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
8297#define GEN7_PARITY_ERROR_BANK(reg) \
8298 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
8299#define GEN7_PARITY_ERROR_SUBBANK(reg) \
8300 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
8301#define GEN7_L3CDERRST1_ENABLE (1<<7)
8302
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008303#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
Ben Widawskyb9524a12012-05-25 16:56:24 -07008304#define GEN7_L3LOG_SIZE 0x80
8305
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008306#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
8307#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
Jesse Barnes12f33822012-10-25 12:15:45 -07008308#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07008309#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Nick Hoath983b4b92015-04-10 13:12:25 +01008310#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
Jesse Barnes12f33822012-10-25 12:15:45 -07008311#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
8312
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008313#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00008314#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
Damien Lespiaue2db7072015-02-09 19:33:21 +00008315#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00008316
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008317#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
Tim Gore950b2aa2016-03-16 16:13:46 +00008318#define FLOW_CONTROL_ENABLE (1<<15)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08008319#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08008320#define STALL_DOP_GATING_DISABLE (1<<5)
Rodrigo Viviaa9f4c42017-09-06 15:03:25 -07008321#define THROTTLE_12_5 (7<<2)
Rafael Antognollia2b16582017-12-15 16:11:17 -08008322#define DISABLE_EARLY_EOT (1<<1)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08008323
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008324#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
8325#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
Jesse Barnes8ab43972012-10-25 12:15:42 -07008326#define DOP_CLOCK_GATING_DISABLE (1<<0)
Oscar Mateo2cbecff2017-08-23 12:56:31 -07008327#define PUSH_CONSTANT_DEREF_DISABLE (1<<8)
Jesse Barnes8ab43972012-10-25 12:15:42 -07008328
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008329#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07008330#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
8331
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008332#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
Robert Beckett6b6d5622015-09-08 10:31:52 +01008333#define GEN8_ST_PO_DISABLE (1<<13)
8334
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008335#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
Kenneth Graunke94411592014-12-31 16:23:00 -08008336#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
Ben Widawskyfd392b62013-11-04 22:52:39 -08008337#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Nick Hoath84241712015-02-05 10:47:20 +00008338#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
Rodrigo Vivi392572f2017-08-29 16:07:23 -07008339#define CNL_FAST_ANISO_L1_BANKING_FIX (1<<4)
Ben Widawskybf663472013-11-02 21:07:57 -07008340#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08008341
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008342#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
Ville Syrjälä93564042017-08-24 22:10:51 +03008343#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1<<8)
Nick Hoathcac23df2015-02-05 10:47:22 +00008344#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
Tim Gorebfd8ad42016-04-19 15:45:52 +01008345#define GEN9_ENABLE_GPGPU_PREEMPTION (1<<2)
Nick Hoathcac23df2015-02-05 10:47:22 +00008346
Jani Nikulac46f1112014-10-27 16:26:52 +02008347/* Audio */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008348#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02008349#define INTEL_AUDIO_DEVCL 0x808629FB
8350#define INTEL_AUDIO_DEVBLC 0x80862801
8351#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08008352
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008353#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
Jani Nikulac46f1112014-10-27 16:26:52 +02008354#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
8355#define G4X_ELDV_DEVCTG (1 << 14)
8356#define G4X_ELD_ADDR_MASK (0xf << 5)
8357#define G4X_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008358#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
Wu Fengguange0dac652011-09-05 14:25:34 +08008359
Jani Nikulac46f1112014-10-27 16:26:52 +02008360#define _IBX_HDMIW_HDMIEDID_A 0xE2050
8361#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008362#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
8363 _IBX_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008364#define _IBX_AUD_CNTL_ST_A 0xE20B4
8365#define _IBX_AUD_CNTL_ST_B 0xE21B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008366#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
8367 _IBX_AUD_CNTL_ST_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008368#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
8369#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
8370#define IBX_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008371#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
Jani Nikula82910ac2014-10-27 16:26:59 +02008372#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
8373#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08008374
Jani Nikulac46f1112014-10-27 16:26:52 +02008375#define _CPT_HDMIW_HDMIEDID_A 0xE5050
8376#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008377#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008378#define _CPT_AUD_CNTL_ST_A 0xE50B4
8379#define _CPT_AUD_CNTL_ST_B 0xE51B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008380#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
8381#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
Wu Fengguange0dac652011-09-05 14:25:34 +08008382
Jani Nikulac46f1112014-10-27 16:26:52 +02008383#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
8384#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008385#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008386#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
8387#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008388#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
8389#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008390
Eric Anholtae662d32012-01-03 09:23:29 -08008391/* These are the 4 32-bit write offset registers for each stream
8392 * output buffer. It determines the offset from the
8393 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
8394 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008395#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
Eric Anholtae662d32012-01-03 09:23:29 -08008396
Jani Nikulac46f1112014-10-27 16:26:52 +02008397#define _IBX_AUD_CONFIG_A 0xe2000
8398#define _IBX_AUD_CONFIG_B 0xe2100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008399#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008400#define _CPT_AUD_CONFIG_A 0xe5000
8401#define _CPT_AUD_CONFIG_B 0xe5100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008402#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008403#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
8404#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008405#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008406
Wu Fengguangb6daa022012-01-06 14:41:31 -06008407#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
8408#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
8409#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02008410#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06008411#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02008412#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Jani Nikula25613892016-10-10 18:04:06 +03008413#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
8414#define AUD_CONFIG_N(n) \
8415 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
8416 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
Wu Fengguangb6daa022012-01-06 14:41:31 -06008417#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03008418#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
8419#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
8420#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
8421#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
8422#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
8423#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
8424#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
8425#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
8426#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
8427#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
8428#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06008429#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
8430
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008431/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02008432#define _HSW_AUD_CONFIG_A 0x65000
8433#define _HSW_AUD_CONFIG_B 0x65100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008434#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008435
Jani Nikulac46f1112014-10-27 16:26:52 +02008436#define _HSW_AUD_MISC_CTRL_A 0x65010
8437#define _HSW_AUD_MISC_CTRL_B 0x65110
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008438#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008439
Libin Yang6014ac12016-10-25 17:54:18 +03008440#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
8441#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
8442#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
8443#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
8444#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
8445#define AUD_CONFIG_M_MASK 0xfffff
8446
Jani Nikulac46f1112014-10-27 16:26:52 +02008447#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
8448#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008449#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008450
8451/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02008452#define _HSW_AUD_DIG_CNVT_1 0x65080
8453#define _HSW_AUD_DIG_CNVT_2 0x65180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008454#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
Jani Nikulac46f1112014-10-27 16:26:52 +02008455#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008456
Jani Nikulac46f1112014-10-27 16:26:52 +02008457#define _HSW_AUD_EDID_DATA_A 0x65050
8458#define _HSW_AUD_EDID_DATA_B 0x65150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008459#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008460
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008461#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
8462#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
Jani Nikula82910ac2014-10-27 16:26:59 +02008463#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
8464#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
8465#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
8466#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008467
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008468#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
Lu, Han632f3ab2015-05-05 09:05:47 +08008469#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
8470
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03008471/* HSW Power Wells */
Imre Deak9c3a16c2017-08-14 18:15:30 +03008472#define _HSW_PWR_WELL_CTL1 0x45400
8473#define _HSW_PWR_WELL_CTL2 0x45404
8474#define _HSW_PWR_WELL_CTL3 0x45408
8475#define _HSW_PWR_WELL_CTL4 0x4540C
8476
8477/*
8478 * Each power well control register contains up to 16 (request, status) HW
8479 * flag tuples. The register index and HW flag shift is determined by the
8480 * power well ID (see i915_power_well_id). There are 4 possible sources of
8481 * power well requests each source having its own set of control registers:
8482 * BIOS, DRIVER, KVMR, DEBUG.
8483 */
8484#define _HSW_PW_REG_IDX(pw) ((pw) >> 4)
8485#define _HSW_PW_SHIFT(pw) (((pw) & 0xf) * 2)
8486/* TODO: Add all PWR_WELL_CTL registers below for new platforms */
8487#define HSW_PWR_WELL_CTL_BIOS(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
8488 _HSW_PWR_WELL_CTL1))
8489#define HSW_PWR_WELL_CTL_DRIVER(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
8490 _HSW_PWR_WELL_CTL2))
8491#define HSW_PWR_WELL_CTL_KVMR _MMIO(_HSW_PWR_WELL_CTL3)
8492#define HSW_PWR_WELL_CTL_DEBUG(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
8493 _HSW_PWR_WELL_CTL4))
8494
Imre Deak1af474f2017-07-06 17:40:34 +03008495#define HSW_PWR_WELL_CTL_REQ(pw) (1 << (_HSW_PW_SHIFT(pw) + 1))
8496#define HSW_PWR_WELL_CTL_STATE(pw) (1 << _HSW_PW_SHIFT(pw))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008497#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03008498#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
8499#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008500#define HSW_PWR_WELL_FORCE_ON (1<<19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008501#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03008502
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00008503/* SKL Fuse Status */
Imre Deakb2891eb2017-07-11 23:42:35 +03008504enum skl_power_gate {
8505 SKL_PG0,
8506 SKL_PG1,
8507 SKL_PG2,
8508};
8509
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008510#define SKL_FUSE_STATUS _MMIO(0x42000)
Imre Deakb2891eb2017-07-11 23:42:35 +03008511#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
8512/* PG0 (HW control->no power well ID), PG1..PG2 (SKL_DISP_PW1..SKL_DISP_PW2) */
8513#define SKL_PW_TO_PG(pw) ((pw) - SKL_DISP_PW_1 + SKL_PG1)
8514#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00008515
Rodrigo Vivic559c2a2018-01-23 13:52:45 -08008516#define _CNL_AUX_REG_IDX(pw) ((pw) - 9)
Lucas De Marchiddd39e42017-11-28 14:05:53 -08008517#define _CNL_AUX_ANAOVRD1_B 0x162250
8518#define _CNL_AUX_ANAOVRD1_C 0x162210
8519#define _CNL_AUX_ANAOVRD1_D 0x1622D0
Rodrigo Vivib1ae6a82018-01-29 15:22:16 -08008520#define _CNL_AUX_ANAOVRD1_F 0x162A90
Lucas De Marchiddd39e42017-11-28 14:05:53 -08008521#define CNL_AUX_ANAOVRD1(pw) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw), \
8522 _CNL_AUX_ANAOVRD1_B, \
8523 _CNL_AUX_ANAOVRD1_C, \
Rodrigo Vivib1ae6a82018-01-29 15:22:16 -08008524 _CNL_AUX_ANAOVRD1_D, \
8525 _CNL_AUX_ANAOVRD1_F))
Lucas De Marchiddd39e42017-11-28 14:05:53 -08008526#define CNL_AUX_ANAOVRD1_ENABLE (1<<16)
8527#define CNL_AUX_ANAOVRD1_LDO_BYPASS (1<<23)
8528
Sean Paulee5e5e72018-01-08 14:55:39 -05008529/* HDCP Key Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05308530#define HDCP_KEY_CONF _MMIO(0x66c00)
Sean Paulee5e5e72018-01-08 14:55:39 -05008531#define HDCP_AKSV_SEND_TRIGGER BIT(31)
8532#define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
Ramalingam Cfdddd082018-01-18 11:18:05 +05308533#define HDCP_KEY_LOAD_TRIGGER BIT(8)
Ramalingam C2834d9d2018-02-03 03:39:10 +05308534#define HDCP_KEY_STATUS _MMIO(0x66c04)
8535#define HDCP_FUSE_IN_PROGRESS BIT(7)
Sean Paulee5e5e72018-01-08 14:55:39 -05008536#define HDCP_FUSE_ERROR BIT(6)
Ramalingam C2834d9d2018-02-03 03:39:10 +05308537#define HDCP_FUSE_DONE BIT(5)
8538#define HDCP_KEY_LOAD_STATUS BIT(1)
Sean Paulee5e5e72018-01-08 14:55:39 -05008539#define HDCP_KEY_LOAD_DONE BIT(0)
Ramalingam C2834d9d2018-02-03 03:39:10 +05308540#define HDCP_AKSV_LO _MMIO(0x66c10)
8541#define HDCP_AKSV_HI _MMIO(0x66c14)
Sean Paulee5e5e72018-01-08 14:55:39 -05008542
8543/* HDCP Repeater Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05308544#define HDCP_REP_CTL _MMIO(0x66d00)
8545#define HDCP_DDIB_REP_PRESENT BIT(30)
8546#define HDCP_DDIA_REP_PRESENT BIT(29)
8547#define HDCP_DDIC_REP_PRESENT BIT(28)
8548#define HDCP_DDID_REP_PRESENT BIT(27)
8549#define HDCP_DDIF_REP_PRESENT BIT(26)
8550#define HDCP_DDIE_REP_PRESENT BIT(25)
Sean Paulee5e5e72018-01-08 14:55:39 -05008551#define HDCP_DDIB_SHA1_M0 (1 << 20)
8552#define HDCP_DDIA_SHA1_M0 (2 << 20)
8553#define HDCP_DDIC_SHA1_M0 (3 << 20)
8554#define HDCP_DDID_SHA1_M0 (4 << 20)
8555#define HDCP_DDIF_SHA1_M0 (5 << 20)
8556#define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
Ramalingam C2834d9d2018-02-03 03:39:10 +05308557#define HDCP_SHA1_BUSY BIT(16)
Sean Paulee5e5e72018-01-08 14:55:39 -05008558#define HDCP_SHA1_READY BIT(17)
8559#define HDCP_SHA1_COMPLETE BIT(18)
8560#define HDCP_SHA1_V_MATCH BIT(19)
8561#define HDCP_SHA1_TEXT_32 (1 << 1)
8562#define HDCP_SHA1_COMPLETE_HASH (2 << 1)
8563#define HDCP_SHA1_TEXT_24 (4 << 1)
8564#define HDCP_SHA1_TEXT_16 (5 << 1)
8565#define HDCP_SHA1_TEXT_8 (6 << 1)
8566#define HDCP_SHA1_TEXT_0 (7 << 1)
8567#define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
8568#define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
8569#define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
8570#define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
8571#define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
8572#define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + h * 4))
Ramalingam C2834d9d2018-02-03 03:39:10 +05308573#define HDCP_SHA_TEXT _MMIO(0x66d18)
Sean Paulee5e5e72018-01-08 14:55:39 -05008574
8575/* HDCP Auth Registers */
8576#define _PORTA_HDCP_AUTHENC 0x66800
8577#define _PORTB_HDCP_AUTHENC 0x66500
8578#define _PORTC_HDCP_AUTHENC 0x66600
8579#define _PORTD_HDCP_AUTHENC 0x66700
8580#define _PORTE_HDCP_AUTHENC 0x66A00
8581#define _PORTF_HDCP_AUTHENC 0x66900
8582#define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
8583 _PORTA_HDCP_AUTHENC, \
8584 _PORTB_HDCP_AUTHENC, \
8585 _PORTC_HDCP_AUTHENC, \
8586 _PORTD_HDCP_AUTHENC, \
8587 _PORTE_HDCP_AUTHENC, \
8588 _PORTF_HDCP_AUTHENC) + x)
Ramalingam C2834d9d2018-02-03 03:39:10 +05308589#define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
8590#define HDCP_CONF_CAPTURE_AN BIT(0)
8591#define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
8592#define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
8593#define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
8594#define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
8595#define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
8596#define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
8597#define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
8598#define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
Sean Paulee5e5e72018-01-08 14:55:39 -05008599#define HDCP_STATUS_STREAM_A_ENC BIT(31)
8600#define HDCP_STATUS_STREAM_B_ENC BIT(30)
8601#define HDCP_STATUS_STREAM_C_ENC BIT(29)
8602#define HDCP_STATUS_STREAM_D_ENC BIT(28)
8603#define HDCP_STATUS_AUTH BIT(21)
8604#define HDCP_STATUS_ENC BIT(20)
Ramalingam C2834d9d2018-02-03 03:39:10 +05308605#define HDCP_STATUS_RI_MATCH BIT(19)
8606#define HDCP_STATUS_R0_READY BIT(18)
8607#define HDCP_STATUS_AN_READY BIT(17)
Sean Paulee5e5e72018-01-08 14:55:39 -05008608#define HDCP_STATUS_CIPHER BIT(16)
8609#define HDCP_STATUS_FRAME_CNT(x) ((x >> 8) & 0xff)
8610
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03008611/* Per-pipe DDI Function Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008612#define _TRANS_DDI_FUNC_CTL_A 0x60400
8613#define _TRANS_DDI_FUNC_CTL_B 0x61400
8614#define _TRANS_DDI_FUNC_CTL_C 0x62400
8615#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008616#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02008617
Paulo Zanoniad80a812012-10-24 16:06:19 -02008618#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03008619/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02008620#define TRANS_DDI_PORT_MASK (7<<28)
Daniel Vetter26804af2014-06-25 22:01:55 +03008621#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoniad80a812012-10-24 16:06:19 -02008622#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
8623#define TRANS_DDI_PORT_NONE (0<<28)
8624#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
8625#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
8626#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
8627#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
8628#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
8629#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
8630#define TRANS_DDI_BPC_MASK (7<<20)
8631#define TRANS_DDI_BPC_8 (0<<20)
8632#define TRANS_DDI_BPC_10 (1<<20)
8633#define TRANS_DDI_BPC_6 (2<<20)
8634#define TRANS_DDI_BPC_12 (3<<20)
8635#define TRANS_DDI_PVSYNC (1<<17)
8636#define TRANS_DDI_PHSYNC (1<<16)
8637#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
8638#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
8639#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
8640#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
8641#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
Sean Paul23201752018-01-08 14:55:42 -05008642#define TRANS_DDI_HDCP_SIGNALLING (1<<9)
Dave Airlie01b887c2014-05-02 11:17:41 +10008643#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
Shashank Sharma15953632017-03-13 16:54:03 +05308644#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1<<7)
8645#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1<<6)
Paulo Zanoniad80a812012-10-24 16:06:19 -02008646#define TRANS_DDI_BFI_ENABLE (1<<4)
Shashank Sharma15953632017-03-13 16:54:03 +05308647#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1<<4)
8648#define TRANS_DDI_HDMI_SCRAMBLING (1<<0)
8649#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
8650 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
8651 | TRANS_DDI_HDMI_SCRAMBLING)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03008652
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03008653/* DisplayPort Transport Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008654#define _DP_TP_CTL_A 0x64040
8655#define _DP_TP_CTL_B 0x64140
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008656#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008657#define DP_TP_CTL_ENABLE (1<<31)
8658#define DP_TP_CTL_MODE_SST (0<<27)
8659#define DP_TP_CTL_MODE_MST (1<<27)
Dave Airlie01b887c2014-05-02 11:17:41 +10008660#define DP_TP_CTL_FORCE_ACT (1<<25)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03008661#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008662#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03008663#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
8664#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
8665#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03008666#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
8667#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008668#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03008669#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03008670
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03008671/* DisplayPort Transport Status */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008672#define _DP_TP_STATUS_A 0x64044
8673#define _DP_TP_STATUS_B 0x64144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008674#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
Dave Airlie01b887c2014-05-02 11:17:41 +10008675#define DP_TP_STATUS_IDLE_DONE (1<<25)
8676#define DP_TP_STATUS_ACT_SENT (1<<24)
8677#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
8678#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
8679#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
8680#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
8681#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03008682
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03008683/* DDI Buffer Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008684#define _DDI_BUF_CTL_A 0x64000
8685#define _DDI_BUF_CTL_B 0x64100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008686#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008687#define DDI_BUF_CTL_ENABLE (1<<31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05308688#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008689#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00008690#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008691#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008692#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02008693#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03008694#define DDI_PORT_WIDTH_MASK (7 << 1)
8695#define DDI_PORT_WIDTH_SHIFT 1
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03008696#define DDI_INIT_DISPLAY_DETECTED (1<<0)
8697
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03008698/* DDI Buffer Translations */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008699#define _DDI_BUF_TRANS_A 0x64E00
8700#define _DDI_BUF_TRANS_B 0x64E60
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008701#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
Ville Syrjäläc110ae62016-07-12 15:59:29 +03008702#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008703#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03008704
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03008705/* Sideband Interface (SBI) is programmed indirectly, via
8706 * SBI_ADDR, which contains the register offset; and SBI_DATA,
8707 * which contains the payload */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008708#define SBI_ADDR _MMIO(0xC6000)
8709#define SBI_DATA _MMIO(0xC6004)
8710#define SBI_CTL_STAT _MMIO(0xC6008)
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02008711#define SBI_CTL_DEST_ICLK (0x0<<16)
8712#define SBI_CTL_DEST_MPHY (0x1<<16)
8713#define SBI_CTL_OP_IORD (0x2<<8)
8714#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03008715#define SBI_CTL_OP_CRRD (0x6<<8)
8716#define SBI_CTL_OP_CRWR (0x7<<8)
8717#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008718#define SBI_RESPONSE_SUCCESS (0x0<<1)
8719#define SBI_BUSY (0x1<<0)
8720#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03008721
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008722/* SBI offsets */
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008723#define SBI_SSCDIVINTPHASE 0x0200
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008724#define SBI_SSCDIVINTPHASE6 0x0600
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02008725#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
8726#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f<<1)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008727#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02008728#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
8729#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f<<8)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008730#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008731#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008732#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008733#define SBI_SSCDITHPHASE 0x0204
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008734#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008735#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02008736#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008737#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008738#define SBI_SSCAUXDIV6 0x0610
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02008739#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
8740#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1<<4)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008741#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008742#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008743#define SBI_GEN0 0x1f00
8744#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008745
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03008746/* LPT PIXCLK_GATE */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008747#define PIXCLK_GATE _MMIO(0xC6020)
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03008748#define PIXCLK_GATE_UNGATE (1<<0)
8749#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03008750
Eugeni Dodonove93ea062012-03-29 12:32:32 -03008751/* SPLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008752#define SPLL_CTL _MMIO(0x46020)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03008753#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01008754#define SPLL_PLL_SSC (1<<28)
8755#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08008756#define SPLL_PLL_LCPLL (3<<28)
8757#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008758#define SPLL_PLL_FREQ_810MHz (0<<26)
8759#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08008760#define SPLL_PLL_FREQ_2700MHz (2<<26)
8761#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03008762
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03008763/* WRPLL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008764#define _WRPLL_CTL1 0x46040
8765#define _WRPLL_CTL2 0x46060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008766#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008767#define WRPLL_PLL_ENABLE (1<<31)
Daniel Vetter114fe482014-06-25 22:01:48 +03008768#define WRPLL_PLL_SSC (1<<28)
8769#define WRPLL_PLL_NON_SSC (2<<28)
8770#define WRPLL_PLL_LCPLL (3<<28)
8771#define WRPLL_PLL_REF_MASK (3<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03008772/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008773#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08008774#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008775#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08008776#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
8777#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008778#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08008779#define WRPLL_DIVIDER_FB_SHIFT 16
8780#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03008781
Eugeni Dodonovfec91812012-03-29 12:32:33 -03008782/* Port clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008783#define _PORT_CLK_SEL_A 0x46100
8784#define _PORT_CLK_SEL_B 0x46104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008785#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03008786#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
8787#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
8788#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008789#define PORT_CLK_SEL_SPLL (3<<29)
Daniel Vetter716c2e52014-06-25 22:02:02 +03008790#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03008791#define PORT_CLK_SEL_WRPLL1 (4<<29)
8792#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008793#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08008794#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03008795
Paulo Zanonibb523fc2012-10-23 18:29:56 -02008796/* Transcoder clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008797#define _TRANS_CLK_SEL_A 0x46140
8798#define _TRANS_CLK_SEL_B 0x46144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008799#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
Paulo Zanonibb523fc2012-10-23 18:29:56 -02008800/* For each transcoder, we need to select the corresponding port clock */
8801#define TRANS_CLK_SEL_DISABLED (0x0<<29)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008802#define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03008803
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03008804#define CDCLK_FREQ _MMIO(0x46200)
8805
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008806#define _TRANSA_MSA_MISC 0x60410
8807#define _TRANSB_MSA_MISC 0x61410
8808#define _TRANSC_MSA_MISC 0x62410
8809#define _TRANS_EDP_MSA_MISC 0x6f410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008810#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02008811
Paulo Zanonic9809792012-10-23 18:30:00 -02008812#define TRANS_MSA_SYNC_CLK (1<<0)
8813#define TRANS_MSA_6_BPC (0<<5)
8814#define TRANS_MSA_8_BPC (1<<5)
8815#define TRANS_MSA_10_BPC (2<<5)
8816#define TRANS_MSA_12_BPC (3<<5)
8817#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03008818
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03008819/* LCPLL Control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008820#define LCPLL_CTL _MMIO(0x130040)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03008821#define LCPLL_PLL_DISABLE (1<<31)
8822#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008823#define LCPLL_CLK_FREQ_MASK (3<<26)
8824#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07008825#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
8826#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
8827#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008828#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03008829#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03008830#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008831#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008832#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008833#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
8834
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008835/*
8836 * SKL Clocks
8837 */
8838
8839/* CDCLK_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008840#define CDCLK_CTL _MMIO(0x46000)
Paulo Zanoni186a2772018-02-06 17:33:46 -02008841#define CDCLK_FREQ_SEL_MASK (3 << 26)
8842#define CDCLK_FREQ_450_432 (0 << 26)
8843#define CDCLK_FREQ_540 (1 << 26)
8844#define CDCLK_FREQ_337_308 (2 << 26)
8845#define CDCLK_FREQ_675_617 (3 << 26)
8846#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
8847#define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
8848#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
8849#define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
8850#define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
8851#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
8852#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03008853#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
Paulo Zanoni186a2772018-02-06 17:33:46 -02008854#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
8855#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03008856#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308857
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008858/* LCPLL_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008859#define LCPLL1_CTL _MMIO(0x46010)
8860#define LCPLL2_CTL _MMIO(0x46014)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008861#define LCPLL_PLL_ENABLE (1<<31)
8862
8863/* DPLL control1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008864#define DPLL_CTRL1 _MMIO(0x6C058)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008865#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
8866#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
Damien Lespiau71cd8422015-04-30 16:39:17 +01008867#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
8868#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
8869#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008870#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
Damien Lespiau71cd8422015-04-30 16:39:17 +01008871#define DPLL_CTRL1_LINK_RATE_2700 0
8872#define DPLL_CTRL1_LINK_RATE_1350 1
8873#define DPLL_CTRL1_LINK_RATE_810 2
8874#define DPLL_CTRL1_LINK_RATE_1620 3
8875#define DPLL_CTRL1_LINK_RATE_1080 4
8876#define DPLL_CTRL1_LINK_RATE_2160 5
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008877
8878/* DPLL control2 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008879#define DPLL_CTRL2 _MMIO(0x6C05C)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008880#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008881#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
Satheeshakrishna M540e7322014-11-13 14:55:16 +00008882#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008883#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008884#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
8885
8886/* DPLL Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008887#define DPLL_STATUS _MMIO(0x6C060)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008888#define DPLL_LOCK(id) (1<<((id)*8))
8889
8890/* DPLL cfg */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008891#define _DPLL1_CFGCR1 0x6C040
8892#define _DPLL2_CFGCR1 0x6C048
8893#define _DPLL3_CFGCR1 0x6C050
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008894#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
8895#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008896#define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008897#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
8898
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008899#define _DPLL1_CFGCR2 0x6C044
8900#define _DPLL2_CFGCR2 0x6C04C
8901#define _DPLL3_CFGCR2 0x6C054
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008902#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008903#define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8)
8904#define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008905#define DPLL_CFGCR2_KDIV_MASK (3<<5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008906#define DPLL_CFGCR2_KDIV(x) ((x)<<5)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008907#define DPLL_CFGCR2_KDIV_5 (0<<5)
8908#define DPLL_CFGCR2_KDIV_2 (1<<5)
8909#define DPLL_CFGCR2_KDIV_3 (2<<5)
8910#define DPLL_CFGCR2_KDIV_1 (3<<5)
8911#define DPLL_CFGCR2_PDIV_MASK (7<<2)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008912#define DPLL_CFGCR2_PDIV(x) ((x)<<2)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008913#define DPLL_CFGCR2_PDIV_1 (0<<2)
8914#define DPLL_CFGCR2_PDIV_2 (1<<2)
8915#define DPLL_CFGCR2_PDIV_3 (2<<2)
8916#define DPLL_CFGCR2_PDIV_7 (4<<2)
8917#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
8918
Lyudeda3b8912016-02-04 10:43:21 -05008919#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008920#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00008921
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07008922/*
8923 * CNL Clocks
8924 */
8925#define DPCLKA_CFGCR0 _MMIO(0x6C200)
Rodrigo Vivi376faf82018-01-29 15:22:18 -08008926#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
8927 (port)+10))
8928#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
8929 (port)*2)
8930#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
8931#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07008932
Rodrigo Vivia927c922017-06-09 15:26:04 -07008933/* CNL PLL */
8934#define DPLL0_ENABLE 0x46010
8935#define DPLL1_ENABLE 0x46014
8936#define PLL_ENABLE (1 << 31)
8937#define PLL_LOCK (1 << 30)
8938#define PLL_POWER_ENABLE (1 << 27)
8939#define PLL_POWER_STATE (1 << 26)
8940#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
8941
8942#define _CNL_DPLL0_CFGCR0 0x6C000
8943#define _CNL_DPLL1_CFGCR0 0x6C080
8944#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
8945#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
8946#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
8947#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
8948#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
8949#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
8950#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
8951#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
8952#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
8953#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
8954#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
8955#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
Manasi Navare442aa272017-09-14 11:31:39 -07008956#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -07008957#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
8958#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
8959#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
8960
8961#define _CNL_DPLL0_CFGCR1 0x6C004
8962#define _CNL_DPLL1_CFGCR1 0x6C084
8963#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
Rodrigo Vivia9701a82017-07-06 13:52:01 -07008964#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -07008965#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
8966#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
8967#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
8968#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
8969#define DPLL_CFGCR1_KDIV_1 (1 << 6)
8970#define DPLL_CFGCR1_KDIV_2 (2 << 6)
8971#define DPLL_CFGCR1_KDIV_4 (4 << 6)
8972#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
8973#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
8974#define DPLL_CFGCR1_PDIV_2 (1 << 2)
8975#define DPLL_CFGCR1_PDIV_3 (2 << 2)
8976#define DPLL_CFGCR1_PDIV_5 (4 << 2)
8977#define DPLL_CFGCR1_PDIV_7 (8 << 2)
8978#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
8979#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
8980
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308981/* BXT display engine PLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008982#define BXT_DE_PLL_CTL _MMIO(0x6d000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308983#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
8984#define BXT_DE_PLL_RATIO_MASK 0xff
8985
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008986#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308987#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
8988#define BXT_DE_PLL_LOCK (1 << 30)
Ville Syrjälä945f2672017-06-09 15:25:58 -07008989#define CNL_CDCLK_PLL_RATIO(x) (x)
8990#define CNL_CDCLK_PLL_RATIO_MASK 0xff
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308991
A.Sunil Kamath664326f2014-11-24 13:37:44 +05308992/* GEN9 DC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008993#define DC_STATE_EN _MMIO(0x45504)
Imre Deak13ae3a02015-11-04 19:24:16 +02008994#define DC_STATE_DISABLE 0
A.Sunil Kamath664326f2014-11-24 13:37:44 +05308995#define DC_STATE_EN_UPTO_DC5 (1<<0)
8996#define DC_STATE_EN_DC9 (1<<3)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05308997#define DC_STATE_EN_UPTO_DC6 (2<<0)
8998#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
8999
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009000#define DC_STATE_DEBUG _MMIO(0x45520)
Mika Kuoppala5b076882016-02-19 12:26:04 +02009001#define DC_STATE_DEBUG_MASK_CORES (1<<0)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05309002#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
9003
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009004/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
9005 * since on HSW we can't write to it using I915_WRITE. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009006#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
9007#define D_COMP_BDW _MMIO(0x138144)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009008#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
9009#define D_COMP_COMP_FORCE (1<<8)
9010#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03009011
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03009012/* Pipe WM_LINETIME - watermark line time */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009013#define _PIPE_WM_LINETIME_A 0x45270
9014#define _PIPE_WM_LINETIME_B 0x45274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009015#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009016#define PIPE_WM_LINETIME_MASK (0x1ff)
9017#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03009018#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009019#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03009020
9021/* SFUSE_STRAP */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009022#define SFUSE_STRAP _MMIO(0xc2014)
Damien Lespiau658ac4c2014-02-10 17:19:45 +00009023#define SFUSE_STRAP_FUSE_LOCK (1<<13)
Rodrigo Vivi9d81a992017-06-02 13:06:41 -07009024#define SFUSE_STRAP_RAW_FREQUENCY (1<<8)
Damien Lespiau658ac4c2014-02-10 17:19:45 +00009025#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Ville Syrjälä65e472e2015-12-01 23:28:55 +02009026#define SFUSE_STRAP_CRT_DISABLED (1<<6)
Rodrigo Vivi9787e832018-01-29 15:22:22 -08009027#define SFUSE_STRAP_DDIF_DETECTED (1<<3)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03009028#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
9029#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
9030#define SFUSE_STRAP_DDID_DETECTED (1<<0)
9031
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009032#define WM_MISC _MMIO(0x45260)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03009033#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
9034
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009035#define WM_DBG _MMIO(0x45280)
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03009036#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
9037#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
9038#define WM_DBG_DISALLOW_SPRITE (1<<2)
9039
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02009040/* pipe CSC */
9041#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
9042#define _PIPE_A_CSC_COEFF_BY 0x49014
9043#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
9044#define _PIPE_A_CSC_COEFF_BU 0x4901c
9045#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
9046#define _PIPE_A_CSC_COEFF_BV 0x49024
9047#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03009048#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
9049#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
9050#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02009051#define _PIPE_A_CSC_PREOFF_HI 0x49030
9052#define _PIPE_A_CSC_PREOFF_ME 0x49034
9053#define _PIPE_A_CSC_PREOFF_LO 0x49038
9054#define _PIPE_A_CSC_POSTOFF_HI 0x49040
9055#define _PIPE_A_CSC_POSTOFF_ME 0x49044
9056#define _PIPE_A_CSC_POSTOFF_LO 0x49048
9057
9058#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
9059#define _PIPE_B_CSC_COEFF_BY 0x49114
9060#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
9061#define _PIPE_B_CSC_COEFF_BU 0x4911c
9062#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
9063#define _PIPE_B_CSC_COEFF_BV 0x49124
9064#define _PIPE_B_CSC_MODE 0x49128
9065#define _PIPE_B_CSC_PREOFF_HI 0x49130
9066#define _PIPE_B_CSC_PREOFF_ME 0x49134
9067#define _PIPE_B_CSC_PREOFF_LO 0x49138
9068#define _PIPE_B_CSC_POSTOFF_HI 0x49140
9069#define _PIPE_B_CSC_POSTOFF_ME 0x49144
9070#define _PIPE_B_CSC_POSTOFF_LO 0x49148
9071
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009072#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
9073#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
9074#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
9075#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
9076#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
9077#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
9078#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
9079#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
9080#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
9081#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
9082#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
9083#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
9084#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02009085
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00009086/* pipe degamma/gamma LUTs on IVB+ */
9087#define _PAL_PREC_INDEX_A 0x4A400
9088#define _PAL_PREC_INDEX_B 0x4AC00
9089#define _PAL_PREC_INDEX_C 0x4B400
9090#define PAL_PREC_10_12_BIT (0 << 31)
9091#define PAL_PREC_SPLIT_MODE (1 << 31)
9092#define PAL_PREC_AUTO_INCREMENT (1 << 15)
Ander Conselvan de Oliveira2fcb2062017-01-26 13:24:23 +02009093#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00009094#define _PAL_PREC_DATA_A 0x4A404
9095#define _PAL_PREC_DATA_B 0x4AC04
9096#define _PAL_PREC_DATA_C 0x4B404
9097#define _PAL_PREC_GC_MAX_A 0x4A410
9098#define _PAL_PREC_GC_MAX_B 0x4AC10
9099#define _PAL_PREC_GC_MAX_C 0x4B410
9100#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
9101#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
9102#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +02009103#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
9104#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
9105#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00009106
9107#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
9108#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
9109#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
9110#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
9111
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +02009112#define _PRE_CSC_GAMC_INDEX_A 0x4A484
9113#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
9114#define _PRE_CSC_GAMC_INDEX_C 0x4B484
9115#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
9116#define _PRE_CSC_GAMC_DATA_A 0x4A488
9117#define _PRE_CSC_GAMC_DATA_B 0x4AC88
9118#define _PRE_CSC_GAMC_DATA_C 0x4B488
9119
9120#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
9121#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
9122
Lionel Landwerlin29dc3732016-03-16 10:57:17 +00009123/* pipe CSC & degamma/gamma LUTs on CHV */
9124#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
9125#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
9126#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
9127#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
9128#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
9129#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
9130#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
9131#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
9132#define CGM_PIPE_MODE_GAMMA (1 << 2)
9133#define CGM_PIPE_MODE_CSC (1 << 1)
9134#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
9135
9136#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
9137#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
9138#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
9139#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
9140#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
9141#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
9142#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
9143#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
9144
9145#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
9146#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
9147#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
9148#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
9149#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
9150#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
9151#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
9152#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
9153
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009154/* MIPI DSI registers */
9155
Hans de Goede0ad4dc82017-05-18 13:06:44 +02009156#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009157#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
Jani Nikula3230bf12013-08-27 15:12:16 +03009158
Deepak Mbcc65702017-02-17 18:13:34 +05309159#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
9160#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
9161#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
9162#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
9163
Uma Shankaraec02462017-09-25 19:26:01 +05309164/* Gen4+ Timestamp and Pipe Frame time stamp registers */
9165#define GEN4_TIMESTAMP _MMIO(0x2358)
9166#define ILK_TIMESTAMP_HI _MMIO(0x70070)
9167#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
9168
Lionel Landwerlindab91782017-11-10 19:08:44 +00009169#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
9170#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
9171#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
9172#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
9173#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
9174
Uma Shankaraec02462017-09-25 19:26:01 +05309175#define _PIPE_FRMTMSTMP_A 0x70048
9176#define PIPE_FRMTMSTMP(pipe) \
9177 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
9178
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309179/* BXT MIPI clock controls */
9180#define BXT_MAX_VAR_OUTPUT_KHZ 39500
9181
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009182#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309183#define BXT_MIPI1_DIV_SHIFT 26
9184#define BXT_MIPI2_DIV_SHIFT 10
9185#define BXT_MIPI_DIV_SHIFT(port) \
9186 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
9187 BXT_MIPI2_DIV_SHIFT)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309188
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309189/* TX control divider to select actual TX clock output from (8x/var) */
Deepak M782d25c2016-02-15 22:43:57 +05309190#define BXT_MIPI1_TX_ESCLK_SHIFT 26
9191#define BXT_MIPI2_TX_ESCLK_SHIFT 10
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309192#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
9193 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
9194 BXT_MIPI2_TX_ESCLK_SHIFT)
Deepak M782d25c2016-02-15 22:43:57 +05309195#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
9196#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309197#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
9198 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
Deepak M782d25c2016-02-15 22:43:57 +05309199 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
9200#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
9201 ((val & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
9202/* RX upper control divider to select actual RX clock output from 8x */
9203#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
9204#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
9205#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
9206 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
9207 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
9208#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
9209#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
9210#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
9211 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
9212 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
9213#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
9214 ((val & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
9215/* 8/3X divider to select the actual 8/3X clock output from 8x */
9216#define BXT_MIPI1_8X_BY3_SHIFT 19
9217#define BXT_MIPI2_8X_BY3_SHIFT 3
9218#define BXT_MIPI_8X_BY3_SHIFT(port) \
9219 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
9220 BXT_MIPI2_8X_BY3_SHIFT)
9221#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
9222#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
9223#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
9224 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
9225 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
9226#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
9227 ((val & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
9228/* RX lower control divider to select actual RX clock output from 8x */
9229#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
9230#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
9231#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
9232 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
9233 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
9234#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
9235#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
9236#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
9237 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
9238 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
9239#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
9240 ((val & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
9241
9242#define RX_DIVIDER_BIT_1_2 0x3
9243#define RX_DIVIDER_BIT_3_4 0xC
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05309244
Shashank Sharmad2e08c02015-09-01 19:41:40 +05309245/* BXT MIPI mode configure */
9246#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
9247#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009248#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05309249 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
9250
9251#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
9252#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009253#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05309254 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
9255
9256#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
9257#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009258#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05309259 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
9260
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009261#define BXT_DSI_PLL_CTL _MMIO(0x161000)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309262#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
9263#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
9264#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
Deepak Mf340c2f2017-02-17 18:13:32 +05309265#define BXT_DSIC_16X_BY1 (0 << 10)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309266#define BXT_DSIC_16X_BY2 (1 << 10)
9267#define BXT_DSIC_16X_BY3 (2 << 10)
9268#define BXT_DSIC_16X_BY4 (3 << 10)
Imre Deakdb18b6a2016-03-24 12:41:40 +02009269#define BXT_DSIC_16X_MASK (3 << 10)
Deepak Mf340c2f2017-02-17 18:13:32 +05309270#define BXT_DSIA_16X_BY1 (0 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309271#define BXT_DSIA_16X_BY2 (1 << 8)
9272#define BXT_DSIA_16X_BY3 (2 << 8)
9273#define BXT_DSIA_16X_BY4 (3 << 8)
Imre Deakdb18b6a2016-03-24 12:41:40 +02009274#define BXT_DSIA_16X_MASK (3 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309275#define BXT_DSI_FREQ_SEL_SHIFT 8
9276#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
9277
9278#define BXT_DSI_PLL_RATIO_MAX 0x7D
9279#define BXT_DSI_PLL_RATIO_MIN 0x22
Deepak Mf340c2f2017-02-17 18:13:32 +05309280#define GLK_DSI_PLL_RATIO_MAX 0x6F
9281#define GLK_DSI_PLL_RATIO_MIN 0x22
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309282#define BXT_DSI_PLL_RATIO_MASK 0xFF
Deepak M61ad9922015-12-04 19:47:38 +05309283#define BXT_REF_CLOCK_KHZ 19200
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309284
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009285#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05309286#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
9287#define BXT_DSI_PLL_LOCKED (1 << 30)
9288
Jani Nikula3230bf12013-08-27 15:12:16 +03009289#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009290#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009291#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05309292
9293 /* BXT port control */
9294#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
9295#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009296#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05309297
Uma Shankar1881a422017-01-25 19:43:23 +05309298#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
9299#define STAP_SELECT (1 << 0)
9300
9301#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
9302#define HS_IO_CTRL_SELECT (1 << 0)
9303
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009304#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03009305#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
9306#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +05309307#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +03009308#define DUAL_LINK_MODE_MASK (1 << 26)
9309#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
9310#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009311#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03009312#define FLOPPED_HSTX (1 << 23)
9313#define DE_INVERT (1 << 19) /* XXX */
9314#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
9315#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
9316#define AFE_LATCHOUT (1 << 17)
9317#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009318#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
9319#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
9320#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
9321#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +03009322#define CSB_SHIFT 9
9323#define CSB_MASK (3 << 9)
9324#define CSB_20MHZ (0 << 9)
9325#define CSB_10MHZ (1 << 9)
9326#define CSB_40MHZ (2 << 9)
9327#define BANDGAP_MASK (1 << 8)
9328#define BANDGAP_PNW_CIRCUIT (0 << 8)
9329#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009330#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
9331#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
9332#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
9333#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03009334#define TEARING_EFFECT_MASK (3 << 2)
9335#define TEARING_EFFECT_OFF (0 << 2)
9336#define TEARING_EFFECT_DSI (1 << 2)
9337#define TEARING_EFFECT_GPIO (2 << 2)
9338#define LANE_CONFIGURATION_SHIFT 0
9339#define LANE_CONFIGURATION_MASK (3 << 0)
9340#define LANE_CONFIGURATION_4LANE (0 << 0)
9341#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
9342#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
9343
9344#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009345#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009346#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03009347#define TEARING_EFFECT_DELAY_SHIFT 0
9348#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
9349
9350/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309351#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +03009352
9353/* MIPI DSI Controller and D-PHY registers */
9354
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309355#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009356#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009357#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +03009358#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
9359#define ULPS_STATE_MASK (3 << 1)
9360#define ULPS_STATE_ENTER (2 << 1)
9361#define ULPS_STATE_EXIT (1 << 1)
9362#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
9363#define DEVICE_READY (1 << 0)
9364
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309365#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009366#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009367#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309368#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009369#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009370#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +03009371#define TEARING_EFFECT (1 << 31)
9372#define SPL_PKT_SENT_INTERRUPT (1 << 30)
9373#define GEN_READ_DATA_AVAIL (1 << 29)
9374#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
9375#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
9376#define RX_PROT_VIOLATION (1 << 26)
9377#define RX_INVALID_TX_LENGTH (1 << 25)
9378#define ACK_WITH_NO_ERROR (1 << 24)
9379#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
9380#define LP_RX_TIMEOUT (1 << 22)
9381#define HS_TX_TIMEOUT (1 << 21)
9382#define DPI_FIFO_UNDERRUN (1 << 20)
9383#define LOW_CONTENTION (1 << 19)
9384#define HIGH_CONTENTION (1 << 18)
9385#define TXDSI_VC_ID_INVALID (1 << 17)
9386#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
9387#define TXCHECKSUM_ERROR (1 << 15)
9388#define TXECC_MULTIBIT_ERROR (1 << 14)
9389#define TXECC_SINGLE_BIT_ERROR (1 << 13)
9390#define TXFALSE_CONTROL_ERROR (1 << 12)
9391#define RXDSI_VC_ID_INVALID (1 << 11)
9392#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
9393#define RXCHECKSUM_ERROR (1 << 9)
9394#define RXECC_MULTIBIT_ERROR (1 << 8)
9395#define RXECC_SINGLE_BIT_ERROR (1 << 7)
9396#define RXFALSE_CONTROL_ERROR (1 << 6)
9397#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
9398#define RX_LP_TX_SYNC_ERROR (1 << 4)
9399#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
9400#define RXEOT_SYNC_ERROR (1 << 2)
9401#define RXSOT_SYNC_ERROR (1 << 1)
9402#define RXSOT_ERROR (1 << 0)
9403
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309404#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009405#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009406#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +03009407#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
9408#define CMD_MODE_NOT_SUPPORTED (0 << 13)
9409#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
9410#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
9411#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
9412#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
9413#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
9414#define VID_MODE_FORMAT_MASK (0xf << 7)
9415#define VID_MODE_NOT_SUPPORTED (0 << 7)
9416#define VID_MODE_FORMAT_RGB565 (1 << 7)
Jani Nikula42c151e2016-03-16 12:21:39 +02009417#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
9418#define VID_MODE_FORMAT_RGB666 (3 << 7)
Jani Nikula3230bf12013-08-27 15:12:16 +03009419#define VID_MODE_FORMAT_RGB888 (4 << 7)
9420#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
9421#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
9422#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
9423#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
9424#define DATA_LANES_PRG_REG_SHIFT 0
9425#define DATA_LANES_PRG_REG_MASK (7 << 0)
9426
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309427#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009428#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009429#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009430#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
9431
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309432#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009433#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009434#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009435#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
9436
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309437#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009438#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009439#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009440#define TURN_AROUND_TIMEOUT_MASK 0x3f
9441
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309442#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009443#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009444#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +03009445#define DEVICE_RESET_TIMER_MASK 0xffff
9446
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309447#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009448#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009449#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +03009450#define VERTICAL_ADDRESS_SHIFT 16
9451#define VERTICAL_ADDRESS_MASK (0xffff << 16)
9452#define HORIZONTAL_ADDRESS_SHIFT 0
9453#define HORIZONTAL_ADDRESS_MASK 0xffff
9454
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309455#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009456#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009457#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03009458#define DBI_FIFO_EMPTY_HALF (0 << 0)
9459#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
9460#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
9461
9462/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309463#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009464#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009465#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009466
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309467#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009468#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009469#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009470
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309471#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009472#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009473#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009474
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309475#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009476#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009477#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009478
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309479#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009480#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009481#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009482
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309483#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009484#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009485#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009486
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309487#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009488#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009489#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009490
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309491#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009492#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009493#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309494
Jani Nikula3230bf12013-08-27 15:12:16 +03009495/* regs above are bits 15:0 */
9496
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309497#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009498#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009499#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +03009500#define DPI_LP_MODE (1 << 6)
9501#define BACKLIGHT_OFF (1 << 5)
9502#define BACKLIGHT_ON (1 << 4)
9503#define COLOR_MODE_OFF (1 << 3)
9504#define COLOR_MODE_ON (1 << 2)
9505#define TURN_ON (1 << 1)
9506#define SHUTDOWN (1 << 0)
9507
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309508#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009509#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009510#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03009511#define COMMAND_BYTE_SHIFT 0
9512#define COMMAND_BYTE_MASK (0x3f << 0)
9513
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309514#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009515#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009516#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009517#define MASTER_INIT_TIMER_SHIFT 0
9518#define MASTER_INIT_TIMER_MASK (0xffff << 0)
9519
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309520#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009521#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009522#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009523 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +03009524#define MAX_RETURN_PKT_SIZE_SHIFT 0
9525#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
9526
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309527#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009528#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009529#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009530#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
9531#define DISABLE_VIDEO_BTA (1 << 3)
9532#define IP_TG_CONFIG (1 << 2)
9533#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
9534#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
9535#define VIDEO_MODE_BURST (3 << 0)
9536
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309537#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009538#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009539#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
Jani Nikulaf90e8c32016-06-03 17:57:05 +03009540#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
9541#define BXT_DPHY_DEFEATURE_EN (1 << 8)
Jani Nikula3230bf12013-08-27 15:12:16 +03009542#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
9543#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
9544#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
9545#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
9546#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
9547#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
9548#define CLOCKSTOP (1 << 1)
9549#define EOT_DISABLE (1 << 0)
9550
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309551#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009552#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009553#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +03009554#define LP_BYTECLK_SHIFT 0
9555#define LP_BYTECLK_MASK (0xffff << 0)
9556
Deepak Mb426f982017-02-17 18:13:30 +05309557#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
9558#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
9559#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
9560
9561#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
9562#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
9563#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
9564
Jani Nikula3230bf12013-08-27 15:12:16 +03009565/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309566#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009567#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009568#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03009569
9570/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309571#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009572#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009573#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03009574
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309575#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009576#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009577#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309578#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009579#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009580#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03009581#define LONG_PACKET_WORD_COUNT_SHIFT 8
9582#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
9583#define SHORT_PACKET_PARAM_SHIFT 8
9584#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
9585#define VIRTUAL_CHANNEL_SHIFT 6
9586#define VIRTUAL_CHANNEL_MASK (3 << 6)
9587#define DATA_TYPE_SHIFT 0
Ville Syrjälä395b2912015-09-18 20:03:40 +03009588#define DATA_TYPE_MASK (0x3f << 0)
Jani Nikula3230bf12013-08-27 15:12:16 +03009589/* data type values, see include/video/mipi_display.h */
9590
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309591#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009592#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009593#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009594#define DPI_FIFO_EMPTY (1 << 28)
9595#define DBI_FIFO_EMPTY (1 << 27)
9596#define LP_CTRL_FIFO_EMPTY (1 << 26)
9597#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
9598#define LP_CTRL_FIFO_FULL (1 << 24)
9599#define HS_CTRL_FIFO_EMPTY (1 << 18)
9600#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
9601#define HS_CTRL_FIFO_FULL (1 << 16)
9602#define LP_DATA_FIFO_EMPTY (1 << 10)
9603#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
9604#define LP_DATA_FIFO_FULL (1 << 8)
9605#define HS_DATA_FIFO_EMPTY (1 << 2)
9606#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
9607#define HS_DATA_FIFO_FULL (1 << 0)
9608
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309609#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009610#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009611#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03009612#define DBI_HS_LP_MODE_MASK (1 << 0)
9613#define DBI_LP_MODE (1 << 0)
9614#define DBI_HS_MODE (0 << 0)
9615
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309616#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009617#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009618#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +03009619#define EXIT_ZERO_COUNT_SHIFT 24
9620#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
9621#define TRAIL_COUNT_SHIFT 16
9622#define TRAIL_COUNT_MASK (0x1f << 16)
9623#define CLK_ZERO_COUNT_SHIFT 8
9624#define CLK_ZERO_COUNT_MASK (0xff << 8)
9625#define PREPARE_COUNT_SHIFT 0
9626#define PREPARE_COUNT_MASK (0x3f << 0)
9627
9628/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309629#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009630#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009631#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03009632
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009633#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
9634#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
9635#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009636#define LP_HS_SSW_CNT_SHIFT 16
9637#define LP_HS_SSW_CNT_MASK (0xffff << 16)
9638#define HS_LP_PWR_SW_CNT_SHIFT 0
9639#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
9640
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309641#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009642#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009643#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +03009644#define STOP_STATE_STALL_COUNTER_SHIFT 0
9645#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
9646
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309647#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009648#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009649#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309650#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009651#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009652#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +03009653#define RX_CONTENTION_DETECTED (1 << 0)
9654
9655/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309656#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +03009657#define DBI_TYPEC_ENABLE (1 << 31)
9658#define DBI_TYPEC_WIP (1 << 30)
9659#define DBI_TYPEC_OPTION_SHIFT 28
9660#define DBI_TYPEC_OPTION_MASK (3 << 28)
9661#define DBI_TYPEC_FREQ_SHIFT 24
9662#define DBI_TYPEC_FREQ_MASK (0xf << 24)
9663#define DBI_TYPEC_OVERRIDE (1 << 8)
9664#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
9665#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
9666
9667
9668/* MIPI adapter registers */
9669
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309670#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009671#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009672#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03009673#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
9674#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
9675#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
9676#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
9677#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
9678#define READ_REQUEST_PRIORITY_SHIFT 3
9679#define READ_REQUEST_PRIORITY_MASK (3 << 3)
9680#define READ_REQUEST_PRIORITY_LOW (0 << 3)
9681#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
9682#define RGB_FLIP_TO_BGR (1 << 2)
9683
Jani Nikula6b93e9c2016-03-15 21:51:12 +02009684#define BXT_PIPE_SELECT_SHIFT 7
Shashank Sharmad2e08c02015-09-01 19:41:40 +05309685#define BXT_PIPE_SELECT_MASK (7 << 7)
Deepak M56c48972015-12-09 20:14:04 +05309686#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
Deepak M093d6802016-12-15 14:31:32 +05309687#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
9688#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
9689#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
9690#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
9691#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
9692#define GLK_LP_WAKE (1 << 22)
9693#define GLK_LP11_LOW_PWR_MODE (1 << 21)
9694#define GLK_LP00_LOW_PWR_MODE (1 << 20)
9695#define GLK_FIREWALL_ENABLE (1 << 16)
9696#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
9697#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
9698#define BXT_DSC_ENABLE (1 << 3)
9699#define BXT_RGB_FLIP (1 << 2)
9700#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
9701#define GLK_MIPIIO_ENABLE (1 << 0)
Shashank Sharmad2e08c02015-09-01 19:41:40 +05309702
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309703#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009704#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009705#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03009706#define DATA_MEM_ADDRESS_SHIFT 5
9707#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
9708#define DATA_VALID (1 << 0)
9709
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309710#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009711#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009712#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03009713#define DATA_LENGTH_SHIFT 0
9714#define DATA_LENGTH_MASK (0xfffff << 0)
9715
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309716#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009717#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009718#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03009719#define COMMAND_MEM_ADDRESS_SHIFT 5
9720#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
9721#define AUTO_PWG_ENABLE (1 << 2)
9722#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
9723#define COMMAND_VALID (1 << 0)
9724
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309725#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009726#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009727#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03009728#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
9729#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
9730
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309731#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009732#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009733#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +03009734
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309735#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009736#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009737#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +03009738#define READ_DATA_VALID(n) (1 << (n))
9739
Antti Koskipaaa57c7742014-02-04 14:22:24 +02009740/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00009741#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
9742#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02009743
Peter Antoine3bbaba02015-07-10 20:13:11 +03009744/* MOCS (Memory Object Control State) registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009745#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
Peter Antoine3bbaba02015-07-10 20:13:11 +03009746
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009747#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
9748#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
9749#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
9750#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
9751#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
Peter Antoine3bbaba02015-07-10 20:13:11 +03009752
Tim Gored5165eb2016-02-04 11:49:34 +00009753/* gamt regs */
9754#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
9755#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
9756#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
9757#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
9758#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
9759
Ville Syrjälä93564042017-08-24 22:10:51 +03009760#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
9761#define MMCD_PCLA (1 << 31)
9762#define MMCD_HOTSPOT_EN (1 << 27)
9763
Paulo Zanoniad186f32018-02-05 13:40:43 -02009764#define _ICL_PHY_MISC_A 0x64C00
9765#define _ICL_PHY_MISC_B 0x64C04
9766#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
9767 _ICL_PHY_MISC_B)
9768#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
9769
Jesse Barnes585fb112008-07-29 11:54:06 -07009770#endif /* _I915_REG_H_ */