blob: faf61f5fc0ec2a98aeccd7c661bef7fd7e52c93f [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Damien Lespiau70d21f02013-07-03 21:06:04 +010029#define _PLANE(plane, a, b) _PIPE(plane, a, b)
Paulo Zanonia5c961d2012-10-24 15:59:34 -020030#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030031#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
Ville Syrjälä2d401b12014-04-09 13:29:08 +030032#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
33 (pipe) == PIPE_B ? (b) : (c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030034
Daniel Vetter6b26c862012-04-24 14:04:12 +020035#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
36#define _MASKED_BIT_DISABLE(a) ((a) << 16)
37
Jesse Barnes585fb112008-07-29 11:54:06 -070038/* PCI config space */
39
40#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070041#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070042#define GC_CLOCK_133_200 (0 << 0)
43#define GC_CLOCK_100_200 (1 << 0)
44#define GC_CLOCK_100_133 (2 << 0)
45#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080046#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070047#define GCFGC 0xf0 /* 915+ only */
48#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
49#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
50#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +020051#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
52#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
53#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
54#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
55#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
56#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -070057#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070058#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
59#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
60#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
61#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
62#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
63#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
64#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
65#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
66#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
67#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
68#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
69#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
72#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
73#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
74#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
75#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
76#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +010077#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
78
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070079
80/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070081#define I965_GDRST 0xc0 /* PCI config register */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070082#define GRDOM_FULL (0<<2)
83#define GRDOM_RENDER (1<<2)
84#define GRDOM_MEDIA (3<<2)
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -070085#define GRDOM_MASK (3<<2)
Daniel Vetter5ccce182012-04-27 15:17:45 +020086#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -070087
Ville Syrjäläb3a3f032014-05-19 19:23:24 +030088#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
89#define ILK_GRDOM_FULL (0<<1)
90#define ILK_GRDOM_RENDER (1<<1)
91#define ILK_GRDOM_MEDIA (3<<1)
92#define ILK_GRDOM_MASK (3<<1)
93#define ILK_GRDOM_RESET_ENABLE (1<<0)
94
Jesse Barnes07b7ddd2011-08-03 11:28:44 -070095#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
96#define GEN6_MBC_SNPCR_SHIFT 21
97#define GEN6_MBC_SNPCR_MASK (3<<21)
98#define GEN6_MBC_SNPCR_MAX (0<<21)
99#define GEN6_MBC_SNPCR_MED (1<<21)
100#define GEN6_MBC_SNPCR_LOW (2<<21)
101#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
102
Imre Deak9e72b462014-05-05 15:13:55 +0300103#define VLV_G3DCTL 0x9024
104#define VLV_GSCKGCTL 0x9028
105
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100106#define GEN6_MBCTL 0x0907c
107#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
108#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
109#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
110#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
111#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
112
Eric Anholtcff458c2010-11-18 09:31:14 +0800113#define GEN6_GDRST 0x941c
114#define GEN6_GRDOM_FULL (1 << 0)
115#define GEN6_GRDOM_RENDER (1 << 1)
116#define GEN6_GRDOM_MEDIA (1 << 2)
117#define GEN6_GRDOM_BLT (1 << 3)
118
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100119#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
120#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
121#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
122#define PP_DIR_DCLV_2G 0xffffffff
123
Ben Widawsky94e409c2013-11-04 22:29:36 -0800124#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
125#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
126
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100127#define GAM_ECOCHK 0x4090
128#define ECOCHK_SNB_BIT (1<<10)
Ben Widawskye3dff582013-03-20 14:49:14 -0700129#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100130#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
131#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300132#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
133#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
134#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
135#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
136#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100137
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200138#define GAC_ECO_BITS 0x14090
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300139#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200140#define ECOBITS_PPGTT_CACHE64B (3<<8)
141#define ECOBITS_PPGTT_CACHE4B (0<<8)
142
Daniel Vetterbe901a52012-04-11 20:42:39 +0200143#define GAB_CTL 0x24000
144#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
145
Daniel Vetter40bae732014-09-11 13:28:08 +0200146#define GEN7_BIOS_RESERVED 0x1082C0
147#define GEN7_BIOS_RESERVED_1M (0 << 5)
148#define GEN7_BIOS_RESERVED_256K (1 << 5)
149#define GEN8_BIOS_RESERVED_SHIFT 7
150#define GEN7_BIOS_RESERVED_MASK 0x1
151#define GEN8_BIOS_RESERVED_MASK 0x3
152
153
Jesse Barnes585fb112008-07-29 11:54:06 -0700154/* VGA stuff */
155
156#define VGA_ST01_MDA 0x3ba
157#define VGA_ST01_CGA 0x3da
158
159#define VGA_MSR_WRITE 0x3c2
160#define VGA_MSR_READ 0x3cc
161#define VGA_MSR_MEM_EN (1<<1)
162#define VGA_MSR_CGA_MODE (1<<0)
163
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300164#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100165#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300166#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700167
168#define VGA_AR_INDEX 0x3c0
169#define VGA_AR_VID_EN (1<<5)
170#define VGA_AR_DATA_WRITE 0x3c0
171#define VGA_AR_DATA_READ 0x3c1
172
173#define VGA_GR_INDEX 0x3ce
174#define VGA_GR_DATA 0x3cf
175/* GR05 */
176#define VGA_GR_MEM_READ_MODE_SHIFT 3
177#define VGA_GR_MEM_READ_MODE_PLANE 1
178/* GR06 */
179#define VGA_GR_MEM_MODE_MASK 0xc
180#define VGA_GR_MEM_MODE_SHIFT 2
181#define VGA_GR_MEM_A0000_AFFFF 0
182#define VGA_GR_MEM_A0000_BFFFF 1
183#define VGA_GR_MEM_B0000_B7FFF 2
184#define VGA_GR_MEM_B0000_BFFFF 3
185
186#define VGA_DACMASK 0x3c6
187#define VGA_DACRX 0x3c7
188#define VGA_DACWX 0x3c8
189#define VGA_DACDATA 0x3c9
190
191#define VGA_CR_INDEX_MDA 0x3b4
192#define VGA_CR_DATA_MDA 0x3b5
193#define VGA_CR_INDEX_CGA 0x3d4
194#define VGA_CR_DATA_CGA 0x3d5
195
196/*
Brad Volkin351e3db2014-02-18 10:15:46 -0800197 * Instruction field definitions used by the command parser
198 */
199#define INSTR_CLIENT_SHIFT 29
200#define INSTR_CLIENT_MASK 0xE0000000
201#define INSTR_MI_CLIENT 0x0
202#define INSTR_BC_CLIENT 0x2
203#define INSTR_RC_CLIENT 0x3
204#define INSTR_SUBCLIENT_SHIFT 27
205#define INSTR_SUBCLIENT_MASK 0x18000000
206#define INSTR_MEDIA_SUBCLIENT 0x2
207
208/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700209 * Memory interface instructions used by the kernel
210 */
211#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
Brad Volkind4d48032014-02-18 10:15:54 -0800212/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
213#define MI_GLOBAL_GTT (1<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -0700214
215#define MI_NOOP MI_INSTR(0, 0)
216#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
217#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200218#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700219#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
220#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
221#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
222#define MI_FLUSH MI_INSTR(0x04, 0)
223#define MI_READ_FLUSH (1 << 0)
224#define MI_EXE_FLUSH (1 << 1)
225#define MI_NO_WRITE_FLUSH (1 << 2)
226#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
227#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800228#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Ben Widawsky0e792842013-12-16 20:50:37 -0800229#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
230#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
231#define MI_ARB_ENABLE (1<<0)
232#define MI_ARB_DISABLE (0<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700233#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800234#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
235#define MI_SUSPEND_FLUSH_EN (1<<0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400236#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200237#define MI_OVERLAY_CONTINUE (0x0<<21)
238#define MI_OVERLAY_ON (0x1<<21)
239#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700240#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500241#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700242#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500243#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200244/* IVB has funny definitions for which plane to flip. */
245#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
246#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
247#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
248#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
249#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
250#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Damien Lespiau830c81d2014-11-13 17:51:46 +0000251/* SKL ones */
252#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
253#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
254#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
255#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
256#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
257#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
258#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
259#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
260#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700261#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
Ben Widawsky0e792842013-12-16 20:50:37 -0800262#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
263#define MI_SEMAPHORE_UPDATE (1<<21)
264#define MI_SEMAPHORE_COMPARE (1<<20)
265#define MI_SEMAPHORE_REGISTER (1<<18)
266#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
267#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
268#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
269#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
270#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
271#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
272#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
273#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
274#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
275#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
276#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
277#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
Daniel Vettera028c4b2014-03-15 00:08:56 +0100278#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
279#define MI_SEMAPHORE_SYNC_MASK (3<<16)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800280#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
281#define MI_MM_SPACE_GTT (1<<8)
282#define MI_MM_SPACE_PHYSICAL (0<<8)
283#define MI_SAVE_EXT_STATE_EN (1<<3)
284#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800285#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800286#define MI_RESTORE_INHIBIT (1<<0)
Ben Widawsky3e789982014-06-30 09:53:37 -0700287#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
288#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700289#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
290#define MI_SEMAPHORE_POLL (1<<15)
291#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
Jesse Barnes585fb112008-07-29 11:54:06 -0700292#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
Oscar Mateo4da46e12014-07-24 17:04:27 +0100293#define MI_STORE_DWORD_IMM_GEN8 MI_INSTR(0x20, 2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700294#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
295#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
296#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000297/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
298 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
299 * simply ignores the register load under certain conditions.
300 * - One can actually load arbitrary many arbitrary registers: Simply issue x
301 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
302 */
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100303#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100304#define MI_LRI_FORCE_POSTED (1<<12)
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100305#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1)
Damien Lespiaub76bfeb2014-04-07 20:24:33 +0100306#define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800307#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
Chris Wilson71a77e02011-02-02 12:13:49 +0000308#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700309#define MI_FLUSH_DW_STORE_INDEX (1<<21)
310#define MI_INVALIDATE_TLB (1<<18)
311#define MI_FLUSH_DW_OP_STOREDW (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800312#define MI_FLUSH_DW_OP_MASK (3<<14)
Brad Volkinb18b3962014-02-18 10:15:53 -0800313#define MI_FLUSH_DW_NOTIFY (1<<8)
Jesse Barnes9a289772012-10-26 09:42:42 -0700314#define MI_INVALIDATE_BSD (1<<7)
315#define MI_FLUSH_DW_USE_GTT (1<<2)
316#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700317#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100318#define MI_BATCH_NON_SECURE (1)
319/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
Ben Widawsky0e792842013-12-16 20:50:37 -0800320#define MI_BATCH_NON_SECURE_I965 (1<<8)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100321#define MI_BATCH_PPGTT_HSW (1<<8)
Ben Widawsky0e792842013-12-16 20:50:37 -0800322#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700323#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100324#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700325#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800326
Neil Robertsf1f55cc2014-11-07 19:00:26 +0000327#define MI_PREDICATE_SRC0 (0x2400)
328#define MI_PREDICATE_SRC1 (0x2408)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300329
330#define MI_PREDICATE_RESULT_2 (0x2214)
331#define LOWER_SLICE_ENABLED (1<<0)
332#define LOWER_SLICE_DISABLED (0<<0)
333
Jesse Barnes585fb112008-07-29 11:54:06 -0700334/*
335 * 3D instructions used by the kernel
336 */
337#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
338
339#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
340#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
341#define SC_UPDATE_SCISSOR (0x1<<1)
342#define SC_ENABLE_MASK (0x1<<0)
343#define SC_ENABLE (0x1<<0)
344#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
345#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
346#define SCI_YMIN_MASK (0xffff<<16)
347#define SCI_XMIN_MASK (0xffff<<0)
348#define SCI_YMAX_MASK (0xffff<<16)
349#define SCI_XMAX_MASK (0xffff<<0)
350#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
351#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
352#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
353#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
354#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
355#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
356#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
357#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
358#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100359
360#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
361#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700362#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
363#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100364#define BLT_WRITE_A (2<<20)
365#define BLT_WRITE_RGB (1<<20)
366#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
Jesse Barnes585fb112008-07-29 11:54:06 -0700367#define BLT_DEPTH_8 (0<<24)
368#define BLT_DEPTH_16_565 (1<<24)
369#define BLT_DEPTH_16_1555 (2<<24)
370#define BLT_DEPTH_32 (3<<24)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100371#define BLT_ROP_SRC_COPY (0xcc<<16)
372#define BLT_ROP_COLOR_COPY (0xf0<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700373#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
374#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
375#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
376#define ASYNC_FLIP (1<<22)
377#define DISPLAY_PLANE_A (0<<20)
378#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200379#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200380#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Brad Volkinf0a346b2014-02-18 10:15:52 -0800381#define PIPE_CONTROL_MMIO_WRITE (1<<23)
Brad Volkin114d4f72014-02-18 10:15:55 -0800382#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
Jesse Barnes8d315282011-10-16 10:23:31 +0200383#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700384#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200385#define PIPE_CONTROL_QW_WRITE (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800386#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200387#define PIPE_CONTROL_DEPTH_STALL (1<<13)
388#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200389#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200390#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
391#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
392#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
393#define PIPE_CONTROL_NOTIFY (1<<8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700394#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
Jesse Barnes8d315282011-10-16 10:23:31 +0200395#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
396#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
397#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200398#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200399#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700400#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700401
Brad Volkin3a6fa982014-02-18 10:15:47 -0800402/*
403 * Commands used only by the command parser
404 */
405#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
406#define MI_ARB_CHECK MI_INSTR(0x05, 0)
407#define MI_RS_CONTROL MI_INSTR(0x06, 0)
408#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
409#define MI_PREDICATE MI_INSTR(0x0C, 0)
410#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
411#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
Brad Volkin9c640d12014-02-18 10:15:48 -0800412#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800413#define MI_URB_CLEAR MI_INSTR(0x19, 0)
414#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
415#define MI_CLFLUSH MI_INSTR(0x27, 0)
Brad Volkind4d48032014-02-18 10:15:54 -0800416#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
417#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800418#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
419#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
420#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
421#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
422#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
423#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
424
425#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
426#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
Brad Volkinf0a346b2014-02-18 10:15:52 -0800427#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
428#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800429#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
430#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
431#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
432 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
433#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
434 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
435#define GFX_OP_3DSTATE_SO_DECL_LIST \
436 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
437
438#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
439 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
440#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
441 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
442#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
443 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
444#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
445 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
446#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
447 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
448
449#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
450
451#define COLOR_BLT ((0x2<<29)|(0x40<<22))
452#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100453
454/*
Brad Volkin5947de92014-02-18 10:15:50 -0800455 * Registers used only by the command parser
456 */
457#define BCS_SWCTRL 0x22200
458
459#define HS_INVOCATION_COUNT 0x2300
460#define DS_INVOCATION_COUNT 0x2308
461#define IA_VERTICES_COUNT 0x2310
462#define IA_PRIMITIVES_COUNT 0x2318
463#define VS_INVOCATION_COUNT 0x2320
464#define GS_INVOCATION_COUNT 0x2328
465#define GS_PRIMITIVES_COUNT 0x2330
466#define CL_INVOCATION_COUNT 0x2338
467#define CL_PRIMITIVES_COUNT 0x2340
468#define PS_INVOCATION_COUNT 0x2348
469#define PS_DEPTH_COUNT 0x2350
470
471/* There are the 4 64-bit counter registers, one for each stream output */
472#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
473
Brad Volkin113a0472014-04-08 14:18:58 -0700474#define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
475
476#define GEN7_3DPRIM_END_OFFSET 0x2420
477#define GEN7_3DPRIM_START_VERTEX 0x2430
478#define GEN7_3DPRIM_VERTEX_COUNT 0x2434
479#define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
480#define GEN7_3DPRIM_START_INSTANCE 0x243C
481#define GEN7_3DPRIM_BASE_VERTEX 0x2440
482
Kenneth Graunke180b8132014-03-25 22:52:03 -0700483#define OACONTROL 0x2360
484
Brad Volkin220375a2014-02-18 10:15:51 -0800485#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
486#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
487#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
488 _GEN7_PIPEA_DE_LOAD_SL, \
489 _GEN7_PIPEB_DE_LOAD_SL)
490
Brad Volkin5947de92014-02-18 10:15:50 -0800491/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100492 * Reset registers
493 */
494#define DEBUG_RESET_I830 0x6070
495#define DEBUG_RESET_FULL (1<<7)
496#define DEBUG_RESET_RENDER (1<<8)
497#define DEBUG_RESET_DISPLAY (1<<9)
498
Jesse Barnes57f350b2012-03-28 13:39:25 -0700499/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300500 * IOSF sideband
501 */
502#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
503#define IOSF_DEVFN_SHIFT 24
504#define IOSF_OPCODE_SHIFT 16
505#define IOSF_PORT_SHIFT 8
506#define IOSF_BYTE_ENABLES_SHIFT 4
507#define IOSF_BAR_SHIFT 1
508#define IOSF_SB_BUSY (1<<0)
Jesse Barnesf3419152013-11-04 11:52:44 -0800509#define IOSF_PORT_BUNIT 0x3
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300510#define IOSF_PORT_PUNIT 0x4
511#define IOSF_PORT_NC 0x11
512#define IOSF_PORT_DPIO 0x12
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300513#define IOSF_PORT_DPIO_2 0x1a
Jani Nikulae9f882a2013-08-27 15:12:14 +0300514#define IOSF_PORT_GPIO_NC 0x13
515#define IOSF_PORT_CCK 0x14
516#define IOSF_PORT_CCU 0xA9
517#define IOSF_PORT_GPS_CORE 0x48
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530518#define IOSF_PORT_FLISDSI 0x1B
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300519#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
520#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
521
Jesse Barnes30a970c2013-11-04 13:48:12 -0800522/* See configdb bunit SB addr map */
523#define BUNIT_REG_BISOC 0x11
524
Jesse Barnes30a970c2013-11-04 13:48:12 -0800525#define PUNIT_REG_DSPFREQ 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +0300526#define DSPFREQSTAT_SHIFT_CHV 24
527#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
528#define DSPFREQGUAR_SHIFT_CHV 8
529#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800530#define DSPFREQSTAT_SHIFT 30
531#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
532#define DSPFREQGUAR_SHIFT 14
533#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjälä26972b02014-06-28 02:04:11 +0300534#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
535#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
536#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
537#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
538#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
539#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
540#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
541#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
542#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
543#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
544#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
545#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +0200546
547/* See the PUNIT HAS v0.8 for the below bits */
548enum punit_power_well {
549 PUNIT_POWER_WELL_RENDER = 0,
550 PUNIT_POWER_WELL_MEDIA = 1,
551 PUNIT_POWER_WELL_DISP2D = 3,
552 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
553 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
554 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
555 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
556 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
557 PUNIT_POWER_WELL_DPIO_RX0 = 10,
558 PUNIT_POWER_WELL_DPIO_RX1 = 11,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +0300559 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
Ville Syrjälä2ce147f2014-06-28 02:04:13 +0300560 /* FIXME: guesswork below */
561 PUNIT_POWER_WELL_DPIO_TX_D_LANES_01 = 13,
562 PUNIT_POWER_WELL_DPIO_TX_D_LANES_23 = 14,
563 PUNIT_POWER_WELL_DPIO_RX2 = 15,
Imre Deaka30180a2014-03-04 19:23:02 +0200564
565 PUNIT_POWER_WELL_NUM,
566};
567
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800568#define PUNIT_REG_PWRGT_CTRL 0x60
569#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +0200570#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
571#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
572#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
573#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
574#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800575
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300576#define PUNIT_REG_GPU_LFM 0xd3
577#define PUNIT_REG_GPU_FREQ_REQ 0xd4
578#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläc8e96272014-11-07 21:33:44 +0200579#define GPLLENABLE (1<<4)
Ville Syrjäläe8474402013-06-26 17:43:24 +0300580#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300581#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -0400582#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300583
584#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
585#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
586
Deepak S2b6b3a02014-05-27 15:59:30 +0530587#define PUNIT_GPU_STATUS_REG 0xdb
588#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
589#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
590#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
591#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
592
593#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
594#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
595#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
596
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300597#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
598#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
599#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
600#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
601#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
602#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
603#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
604#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
605#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
606#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
607
Deepak S31685c22014-07-03 17:33:01 -0400608#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
609#define VLV_RP_UP_EI_THRESHOLD 90
610#define VLV_RP_DOWN_EI_THRESHOLD 70
611#define VLV_INT_COUNT_FOR_DOWN_EI 5
612
ymohanmabe4fc042013-08-27 23:40:56 +0300613/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +0800614#define CCK_FUSE_REG 0x8
615#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +0300616#define CCK_REG_DSI_PLL_FUSE 0x44
617#define CCK_REG_DSI_PLL_CONTROL 0x48
618#define DSI_PLL_VCO_EN (1 << 31)
619#define DSI_PLL_LDO_GATE (1 << 30)
620#define DSI_PLL_P1_POST_DIV_SHIFT 17
621#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
622#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
623#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
624#define DSI_PLL_MUX_MASK (3 << 9)
625#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
626#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
627#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
628#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
629#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
630#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
631#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
632#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
633#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
634#define DSI_PLL_LOCK (1 << 0)
635#define CCK_REG_DSI_PLL_DIVIDER 0x4c
636#define DSI_PLL_LFSR (1 << 31)
637#define DSI_PLL_FRACTION_EN (1 << 30)
638#define DSI_PLL_FRAC_COUNTER_SHIFT 27
639#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
640#define DSI_PLL_USYNC_CNT_SHIFT 18
641#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
642#define DSI_PLL_N1_DIV_SHIFT 16
643#define DSI_PLL_N1_DIV_MASK (3 << 16)
644#define DSI_PLL_M1_DIV_SHIFT 0
645#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800646#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä9cf33db2014-06-13 13:37:48 +0300647#define DISPLAY_TRUNK_FORCE_ON (1 << 17)
648#define DISPLAY_TRUNK_FORCE_OFF (1 << 16)
649#define DISPLAY_FREQUENCY_STATUS (0x1f << 8)
650#define DISPLAY_FREQUENCY_STATUS_SHIFT 8
651#define DISPLAY_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +0300652
Ville Syrjälä0e767182014-04-25 20:14:31 +0300653/**
654 * DOC: DPIO
655 *
656 * VLV and CHV have slightly peculiar display PHYs for driving DP/HDMI
657 * ports. DPIO is the name given to such a display PHY. These PHYs
658 * don't follow the standard programming model using direct MMIO
659 * registers, and instead their registers must be accessed trough IOSF
660 * sideband. VLV has one such PHY for driving ports B and C, and CHV
661 * adds another PHY for driving port D. Each PHY responds to specific
662 * IOSF-SB port.
663 *
664 * Each display PHY is made up of one or two channels. Each channel
665 * houses a common lane part which contains the PLL and other common
666 * logic. CH0 common lane also contains the IOSF-SB logic for the
667 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
668 * must be running when any DPIO registers are accessed.
669 *
670 * In addition to having their own registers, the PHYs are also
671 * controlled through some dedicated signals from the display
672 * controller. These include PLL reference clock enable, PLL enable,
673 * and CRI clock selection, for example.
674 *
675 * Eeach channel also has two splines (also called data lanes), and
676 * each spline is made up of one Physical Access Coding Sub-Layer
677 * (PCS) block and two TX lanes. So each channel has two PCS blocks
678 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
679 * data/clock pairs depending on the output type.
680 *
681 * Additionally the PHY also contains an AUX lane with AUX blocks
682 * for each channel. This is used for DP AUX communication, but
683 * this fact isn't really relevant for the driver since AUX is
684 * controlled from the display controller side. No DPIO registers
685 * need to be accessed during AUX communication,
686 *
687 * Generally the common lane corresponds to the pipe and
Masanari Iida32197aa2014-10-20 23:53:13 +0900688 * the spline (PCS/TX) corresponds to the port.
Ville Syrjälä0e767182014-04-25 20:14:31 +0300689 *
690 * For dual channel PHY (VLV/CHV):
691 *
692 * pipe A == CMN/PLL/REF CH0
693 *
694 * pipe B == CMN/PLL/REF CH1
695 *
696 * port B == PCS/TX CH0
697 *
698 * port C == PCS/TX CH1
699 *
700 * This is especially important when we cross the streams
701 * ie. drive port B with pipe B, or port C with pipe A.
702 *
703 * For single channel PHY (CHV):
704 *
705 * pipe C == CMN/PLL/REF CH0
706 *
707 * port D == PCS/TX CH0
708 *
709 * Note: digital port B is DDI0, digital port C is DDI1,
710 * digital port D is DDI2
711 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300712/*
Ville Syrjälä0e767182014-04-25 20:14:31 +0300713 * Dual channel PHY (VLV/CHV)
714 * ---------------------------------
715 * | CH0 | CH1 |
716 * | CMN/PLL/REF | CMN/PLL/REF |
717 * |---------------|---------------| Display PHY
718 * | PCS01 | PCS23 | PCS01 | PCS23 |
719 * |-------|-------|-------|-------|
720 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
721 * ---------------------------------
722 * | DDI0 | DDI1 | DP/HDMI ports
723 * ---------------------------------
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200724 *
Ville Syrjälä0e767182014-04-25 20:14:31 +0300725 * Single channel PHY (CHV)
726 * -----------------
727 * | CH0 |
728 * | CMN/PLL/REF |
729 * |---------------| Display PHY
730 * | PCS01 | PCS23 |
731 * |-------|-------|
732 * |TX0|TX1|TX2|TX3|
733 * -----------------
734 * | DDI2 | DP/HDMI port
735 * -----------------
Jesse Barnes57f350b2012-03-28 13:39:25 -0700736 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300737#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300738
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200739#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700740#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
741#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
742#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -0700743#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700744
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800745#define DPIO_PHY(pipe) ((pipe) >> 1)
746#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
747
Daniel Vetter598fac62013-04-18 22:01:46 +0200748/*
749 * Per pipe/PLL DPIO regs
750 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800751#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -0700752#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +0200753#define DPIO_POST_DIV_DAC 0
754#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
755#define DPIO_POST_DIV_LVDS1 2
756#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700757#define DPIO_K_SHIFT (24) /* 4 bits */
758#define DPIO_P1_SHIFT (21) /* 3 bits */
759#define DPIO_P2_SHIFT (16) /* 5 bits */
760#define DPIO_N_SHIFT (12) /* 4 bits */
761#define DPIO_ENABLE_CALIBRATION (1<<11)
762#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
763#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800764#define _VLV_PLL_DW3_CH1 0x802c
765#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700766
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800767#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -0700768#define DPIO_REFSEL_OVERRIDE 27
769#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
770#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
771#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530772#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700773#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
774#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800775#define _VLV_PLL_DW5_CH1 0x8034
776#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700777
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800778#define _VLV_PLL_DW7_CH0 0x801c
779#define _VLV_PLL_DW7_CH1 0x803c
780#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700781
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800782#define _VLV_PLL_DW8_CH0 0x8040
783#define _VLV_PLL_DW8_CH1 0x8060
784#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200785
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800786#define VLV_PLL_DW9_BCAST 0xc044
787#define _VLV_PLL_DW9_CH0 0x8044
788#define _VLV_PLL_DW9_CH1 0x8064
789#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200790
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800791#define _VLV_PLL_DW10_CH0 0x8048
792#define _VLV_PLL_DW10_CH1 0x8068
793#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200794
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800795#define _VLV_PLL_DW11_CH0 0x804c
796#define _VLV_PLL_DW11_CH1 0x806c
797#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700798
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800799/* Spec for ref block start counts at DW10 */
800#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +0200801
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800802#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100803
Daniel Vetter598fac62013-04-18 22:01:46 +0200804/*
805 * Per DDI channel DPIO regs
806 */
807
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800808#define _VLV_PCS_DW0_CH0 0x8200
809#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +0200810#define DPIO_PCS_TX_LANE2_RESET (1<<16)
811#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300812#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
813#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800814#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200815
Ville Syrjälä97fd4d52014-04-09 13:29:02 +0300816#define _VLV_PCS01_DW0_CH0 0x200
817#define _VLV_PCS23_DW0_CH0 0x400
818#define _VLV_PCS01_DW0_CH1 0x2600
819#define _VLV_PCS23_DW0_CH1 0x2800
820#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
821#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
822
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800823#define _VLV_PCS_DW1_CH0 0x8204
824#define _VLV_PCS_DW1_CH1 0x8404
Ville Syrjäläd2152b22014-04-28 14:15:24 +0300825#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
Daniel Vetter598fac62013-04-18 22:01:46 +0200826#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
827#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
828#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
829#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800830#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200831
Ville Syrjälä97fd4d52014-04-09 13:29:02 +0300832#define _VLV_PCS01_DW1_CH0 0x204
833#define _VLV_PCS23_DW1_CH0 0x404
834#define _VLV_PCS01_DW1_CH1 0x2604
835#define _VLV_PCS23_DW1_CH1 0x2804
836#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
837#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
838
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800839#define _VLV_PCS_DW8_CH0 0x8220
840#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +0300841#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
842#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800843#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200844
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800845#define _VLV_PCS01_DW8_CH0 0x0220
846#define _VLV_PCS23_DW8_CH0 0x0420
847#define _VLV_PCS01_DW8_CH1 0x2620
848#define _VLV_PCS23_DW8_CH1 0x2820
849#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
850#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200851
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800852#define _VLV_PCS_DW9_CH0 0x8224
853#define _VLV_PCS_DW9_CH1 0x8424
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +0300854#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
855#define DPIO_PCS_TX2MARGIN_000 (0<<13)
856#define DPIO_PCS_TX2MARGIN_101 (1<<13)
857#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
858#define DPIO_PCS_TX1MARGIN_000 (0<<10)
859#define DPIO_PCS_TX1MARGIN_101 (1<<10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800860#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200861
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +0300862#define _VLV_PCS01_DW9_CH0 0x224
863#define _VLV_PCS23_DW9_CH0 0x424
864#define _VLV_PCS01_DW9_CH1 0x2624
865#define _VLV_PCS23_DW9_CH1 0x2824
866#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
867#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
868
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300869#define _CHV_PCS_DW10_CH0 0x8228
870#define _CHV_PCS_DW10_CH1 0x8428
871#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
872#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +0300873#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
874#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
875#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
876#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
877#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
878#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300879#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
880
Ville Syrjälä1966e592014-04-09 13:29:04 +0300881#define _VLV_PCS01_DW10_CH0 0x0228
882#define _VLV_PCS23_DW10_CH0 0x0428
883#define _VLV_PCS01_DW10_CH1 0x2628
884#define _VLV_PCS23_DW10_CH1 0x2828
885#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
886#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
887
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800888#define _VLV_PCS_DW11_CH0 0x822c
889#define _VLV_PCS_DW11_CH1 0x842c
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300890#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
891#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
892#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800893#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200894
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300895#define _VLV_PCS01_DW11_CH0 0x022c
896#define _VLV_PCS23_DW11_CH0 0x042c
897#define _VLV_PCS01_DW11_CH1 0x262c
898#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +0300899#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
900#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300901
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800902#define _VLV_PCS_DW12_CH0 0x8230
903#define _VLV_PCS_DW12_CH1 0x8430
904#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200905
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800906#define _VLV_PCS_DW14_CH0 0x8238
907#define _VLV_PCS_DW14_CH1 0x8438
908#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200909
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800910#define _VLV_PCS_DW23_CH0 0x825c
911#define _VLV_PCS_DW23_CH1 0x845c
912#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200913
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800914#define _VLV_TX_DW2_CH0 0x8288
915#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +0300916#define DPIO_SWING_MARGIN000_SHIFT 16
917#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300918#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800919#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200920
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800921#define _VLV_TX_DW3_CH0 0x828c
922#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300923/* The following bit for CHV phy */
924#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +0300925#define DPIO_SWING_MARGIN101_SHIFT 16
926#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800927#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
928
929#define _VLV_TX_DW4_CH0 0x8290
930#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300931#define DPIO_SWING_DEEMPH9P5_SHIFT 24
932#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +0300933#define DPIO_SWING_DEEMPH6P0_SHIFT 16
934#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800935#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
936
937#define _VLV_TX3_DW4_CH0 0x690
938#define _VLV_TX3_DW4_CH1 0x2a90
939#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
940
941#define _VLV_TX_DW5_CH0 0x8294
942#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +0200943#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800944#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200945
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800946#define _VLV_TX_DW11_CH0 0x82ac
947#define _VLV_TX_DW11_CH1 0x84ac
948#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200949
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800950#define _VLV_TX_DW14_CH0 0x82b8
951#define _VLV_TX_DW14_CH1 0x84b8
952#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530953
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300954/* CHV dpPhy registers */
955#define _CHV_PLL_DW0_CH0 0x8000
956#define _CHV_PLL_DW0_CH1 0x8180
957#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
958
959#define _CHV_PLL_DW1_CH0 0x8004
960#define _CHV_PLL_DW1_CH1 0x8184
961#define DPIO_CHV_N_DIV_SHIFT 8
962#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
963#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
964
965#define _CHV_PLL_DW2_CH0 0x8008
966#define _CHV_PLL_DW2_CH1 0x8188
967#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
968
969#define _CHV_PLL_DW3_CH0 0x800c
970#define _CHV_PLL_DW3_CH1 0x818c
971#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
972#define DPIO_CHV_FIRST_MOD (0 << 8)
973#define DPIO_CHV_SECOND_MOD (1 << 8)
974#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
975#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
976
977#define _CHV_PLL_DW6_CH0 0x8018
978#define _CHV_PLL_DW6_CH1 0x8198
979#define DPIO_CHV_GAIN_CTRL_SHIFT 16
980#define DPIO_CHV_INT_COEFF_SHIFT 8
981#define DPIO_CHV_PROP_COEFF_SHIFT 0
982#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
983
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +0300984#define _CHV_CMN_DW5_CH0 0x8114
985#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
986#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
987#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
988#define CHV_BUFRIGHTENA1_MASK (3 << 20)
989#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
990#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
991#define CHV_BUFLEFTENA1_FORCE (3 << 22)
992#define CHV_BUFLEFTENA1_MASK (3 << 22)
993
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300994#define _CHV_CMN_DW13_CH0 0x8134
995#define _CHV_CMN_DW0_CH1 0x8080
996#define DPIO_CHV_S1_DIV_SHIFT 21
997#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
998#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
999#define DPIO_CHV_K_DIV_SHIFT 4
1000#define DPIO_PLL_FREQLOCK (1 << 1)
1001#define DPIO_PLL_LOCK (1 << 0)
1002#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1003
1004#define _CHV_CMN_DW14_CH0 0x8138
1005#define _CHV_CMN_DW1_CH1 0x8084
1006#define DPIO_AFC_RECAL (1 << 14)
1007#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001008#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1009#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1010#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1011#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1012#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1013#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1014#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1015#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001016#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1017
Ville Syrjälä9197c882014-04-09 13:29:05 +03001018#define _CHV_CMN_DW19_CH0 0x814c
1019#define _CHV_CMN_DW6_CH1 0x8098
1020#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
1021#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1022
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001023#define CHV_CMN_DW30 0x8178
1024#define DPIO_LRC_BYPASS (1 << 3)
1025
1026#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1027 (lane) * 0x200 + (offset))
1028
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001029#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1030#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1031#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1032#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1033#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1034#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1035#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1036#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1037#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1038#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1039#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001040#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1041#define DPIO_FRC_LATENCY_SHFIT 8
1042#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1043#define DPIO_UPAR_SHIFT 30
Jesse Barnes585fb112008-07-29 11:54:06 -07001044/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08001045 * Fence registers
1046 */
1047#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -07001048#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -08001049#define I830_FENCE_START_MASK 0x07f80000
1050#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08001051#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001052#define I830_FENCE_PITCH_SHIFT 4
1053#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02001054#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07001055#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001056#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001057
1058#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08001059#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001060
1061#define FENCE_REG_965_0 0x03000
1062#define I965_FENCE_PITCH_SHIFT 2
1063#define I965_FENCE_TILING_Y_SHIFT 1
1064#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001065#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08001066
Eric Anholt4e901fd2009-10-26 16:44:17 -07001067#define FENCE_REG_SANDYBRIDGE_0 0x100000
1068#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03001069#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07001070
Deepak S2b6b3a02014-05-27 15:59:30 +05301071
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001072/* control register for cpu gtt access */
1073#define TILECTL 0x101000
1074#define TILECTL_SWZCTL (1 << 0)
1075#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1076#define TILECTL_BACKSNOOP_DIS (1 << 3)
1077
Jesse Barnesde151cf2008-11-12 10:03:55 -08001078/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001079 * Instruction and interrupt control regs
1080 */
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03001081#define PGTBL_CTL 0x02020
1082#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1083#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001084#define PGTBL_ER 0x02024
Ville Syrjälä81e7f202014-08-15 01:21:55 +03001085#define PRB0_BASE (0x2030-0x30)
1086#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1087#define PRB2_BASE (0x2050-0x30) /* gen3 */
1088#define SRB0_BASE (0x2100-0x30) /* gen2 */
1089#define SRB1_BASE (0x2110-0x30) /* gen2 */
1090#define SRB2_BASE (0x2120-0x30) /* 830 */
1091#define SRB3_BASE (0x2130-0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02001092#define RENDER_RING_BASE 0x02000
1093#define BSD_RING_BASE 0x04000
1094#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08001095#define GEN8_BSD2_RING_BASE 0x1c000
Ben Widawsky1950de12013-05-28 19:22:20 -07001096#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +01001097#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +02001098#define RING_TAIL(base) ((base)+0x30)
1099#define RING_HEAD(base) ((base)+0x34)
1100#define RING_START(base) ((base)+0x38)
1101#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001102#define RING_SYNC_0(base) ((base)+0x40)
1103#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawsky1950de12013-05-28 19:22:20 -07001104#define RING_SYNC_2(base) ((base)+0x48)
1105#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1106#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1107#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1108#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1109#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1110#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1111#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1112#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1113#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1114#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1115#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1116#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ben Widawskyad776f82013-05-28 19:22:18 -07001117#define GEN6_NOSYNC 0
Chris Wilson8fd26852010-12-08 18:40:43 +00001118#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +02001119#define RING_HWS_PGA(base) ((base)+0x80)
1120#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Imre Deak9e72b462014-05-05 15:13:55 +03001121
1122#define GEN7_WR_WATERMARK 0x4028
1123#define GEN7_GFX_PRIO_CTRL 0x402C
1124#define ARB_MODE 0x4030
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001125#define ARB_MODE_SWIZZLE_SNB (1<<4)
1126#define ARB_MODE_SWIZZLE_IVB (1<<5)
Imre Deak9e72b462014-05-05 15:13:55 +03001127#define GEN7_GFX_PEND_TLB0 0x4034
1128#define GEN7_GFX_PEND_TLB1 0x4038
1129/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
1130#define GEN7_LRA_LIMITS_BASE 0x403C
1131#define GEN7_LRA_LIMITS_REG_NUM 13
1132#define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
1133#define GEN7_GFX_MAX_REQ_COUNT 0x4074
1134
Ben Widawsky31a53362013-11-02 21:07:04 -07001135#define GAMTARBMODE 0x04a08
Ben Widawsky4afe8d32013-11-02 21:07:55 -07001136#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -07001137#define ARB_MODE_SWIZZLE_BDW (1<<1)
Eric Anholt45930102011-05-06 17:12:35 -07001138#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +01001139#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
Ben Widawsky828c7902013-10-16 09:21:30 -07001140#define RING_FAULT_GTTSEL_MASK (1<<11)
1141#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
1142#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
1143#define RING_FAULT_VALID (1<<0)
Daniel Vetter33f3f512011-12-14 13:57:39 +01001144#define DONE_REG 0x40b0
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001145#define GEN8_PRIVATE_PAT 0x40e0
Eric Anholt45930102011-05-06 17:12:35 -07001146#define BSD_HWS_PGA_GEN7 (0x04180)
1147#define BLT_HWS_PGA_GEN7 (0x04280)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001148#define VEBOX_HWS_PGA_GEN7 (0x04380)
Daniel Vetter3d281d82010-09-24 21:14:22 +02001149#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson50877442014-03-21 12:41:53 +00001150#define RING_ACTHD_UDW(base) ((base)+0x5c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001151#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +00001152#define RING_IMR(base) ((base)+0xa8)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001153#define RING_HWSTAM(base) ((base)+0x98)
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07001154#define RING_TIMESTAMP(base) ((base)+0x358)
Jesse Barnes585fb112008-07-29 11:54:06 -07001155#define TAIL_ADDR 0x001FFFF8
1156#define HEAD_WRAP_COUNT 0xFFE00000
1157#define HEAD_WRAP_ONE 0x00200000
1158#define HEAD_ADDR 0x001FFFFC
1159#define RING_NR_PAGES 0x001FF000
1160#define RING_REPORT_MASK 0x00000006
1161#define RING_REPORT_64K 0x00000002
1162#define RING_REPORT_128K 0x00000004
1163#define RING_NO_REPORT 0x00000000
1164#define RING_VALID_MASK 0x00000001
1165#define RING_VALID 0x00000001
1166#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +01001167#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1168#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001169#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03001170
1171#define GEN7_TLB_RD_ADDR 0x4700
1172
Chris Wilson8168bd42010-11-11 17:54:52 +00001173#if 0
1174#define PRB0_TAIL 0x02030
1175#define PRB0_HEAD 0x02034
1176#define PRB0_START 0x02038
1177#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -07001178#define PRB1_TAIL 0x02040 /* 915+ only */
1179#define PRB1_HEAD 0x02044 /* 915+ only */
1180#define PRB1_START 0x02048 /* 915+ only */
1181#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00001182#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001183#define IPEIR_I965 0x02064
1184#define IPEHR_I965 0x02068
1185#define INSTDONE_I965 0x0206c
Ben Widawskyd53bd482012-08-22 11:32:14 -07001186#define GEN7_INSTDONE_1 0x0206c
1187#define GEN7_SC_INSTDONE 0x07100
1188#define GEN7_SAMPLER_INSTDONE 0x0e160
1189#define GEN7_ROW_INSTDONE 0x0e164
1190#define I915_NUM_INSTDONE_REG 4
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001191#define RING_IPEIR(base) ((base)+0x64)
1192#define RING_IPEHR(base) ((base)+0x68)
1193#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001194#define RING_INSTPS(base) ((base)+0x70)
1195#define RING_DMA_FADD(base) ((base)+0x78)
Ben Widawsky13ffadd2014-04-01 16:31:07 -07001196#define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001197#define RING_INSTPM(base) ((base)+0xc0)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05301198#define RING_MI_MODE(base) ((base)+0x9c)
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001199#define INSTPS 0x02070 /* 965+ only */
1200#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001201#define ACTHD_I965 0x02074
1202#define HWS_PGA 0x02080
1203#define HWS_ADDRESS_MASK 0xfffff000
1204#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -07001205#define PWRCTXA 0x2088 /* 965GM+ only */
1206#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001207#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001208#define IPEHR 0x0208c
1209#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -07001210#define NOPID 0x02094
1211#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001212#define DMA_FADD_I8XX 0x020d0
Chris Wilson94e39e22013-10-30 09:28:22 +00001213#define RING_BBSTATE(base) ((base)+0x110)
Ville Syrjälä3dda20a2013-12-10 21:44:43 +02001214#define RING_BBADDR(base) ((base)+0x140)
1215#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08001216
Chris Wilsonf4068392010-10-27 20:36:41 +01001217#define ERROR_GEN6 0x040a0
Ben Widawsky71e172e2012-08-20 16:15:13 -07001218#define GEN7_ERR_INT 0x44040
Paulo Zanonide032bf2013-04-12 17:57:58 -03001219#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03001220#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001221#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -03001222#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001223#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -03001224#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001225#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001226#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03001227#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Daniel Vetter7336df62013-07-09 22:59:16 +02001228#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Chris Wilsonf4068392010-10-27 20:36:41 +01001229
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001230#define FPGA_DBG 0x42300
1231#define FPGA_DBG_RM_NOCLAIM (1<<31)
1232
Chris Wilson0f3b6842013-01-15 12:05:55 +00001233#define DERRMR 0x44050
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07001234/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +01001235#define DERRMR_PIPEA_SCANLINE (1<<0)
1236#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1237#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1238#define DERRMR_PIPEA_VBLANK (1<<3)
1239#define DERRMR_PIPEA_HBLANK (1<<5)
1240#define DERRMR_PIPEB_SCANLINE (1<<8)
1241#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1242#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1243#define DERRMR_PIPEB_VBLANK (1<<11)
1244#define DERRMR_PIPEB_HBLANK (1<<13)
1245/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1246#define DERRMR_PIPEC_SCANLINE (1<<14)
1247#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1248#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1249#define DERRMR_PIPEC_VBLANK (1<<21)
1250#define DERRMR_PIPEC_HBLANK (1<<22)
1251
Chris Wilson0f3b6842013-01-15 12:05:55 +00001252
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001253/* GM45+ chicken bits -- debug workaround bits that may be required
1254 * for various sorts of correct behavior. The top 16 bits of each are
1255 * the enables for writing to the corresponding low bit.
1256 */
1257#define _3D_CHICKEN 0x02084
Daniel Vetter42839082012-12-14 23:38:28 +01001258#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001259#define _3D_CHICKEN2 0x0208c
1260/* Disables pipelining of read flushes past the SF-WIZ interface.
1261 * Required on all Ironlake steppings according to the B-Spec, but the
1262 * particular danger of not doing so is not specified.
1263 */
1264# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1265#define _3D_CHICKEN3 0x02090
Jesse Barnes87f80202012-10-02 17:43:41 -05001266#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07001267#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02001268#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1269#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001270
Eric Anholt71cf39b2010-03-08 23:41:55 -08001271#define MI_MODE 0x0209c
1272# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08001273# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001274# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05301275# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01001276# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08001277
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07001278#define GEN6_GT_MODE 0x20d0
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02001279#define GEN7_GT_MODE 0x7008
Ville Syrjälä8d85d272014-02-04 21:59:15 +02001280#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1281#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1282#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1283#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
1284#define GEN6_WIZ_HASHING_MASK (GEN6_WIZ_HASHING(1, 1) << 16)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01001285#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07001286
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001287#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -07001288#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +01001289#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001290#define GFX_RUN_LIST_ENABLE (1<<15)
Chris Wilsonaa83e302014-03-21 17:18:54 +00001291#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001292#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1293#define GFX_REPLAY_MODE (1<<11)
1294#define GFX_PSMI_GRANULARITY (1<<10)
1295#define GFX_PPGTT_ENABLE (1<<9)
1296
Daniel Vettera7e806d2012-07-11 16:27:55 +02001297#define VLV_DISPLAY_BASE 0x180000
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301298#define VLV_MIPI_BASE VLV_DISPLAY_BASE
Daniel Vettera7e806d2012-07-11 16:27:55 +02001299
Imre Deak9e72b462014-05-05 15:13:55 +03001300#define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
1301#define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
Jesse Barnes585fb112008-07-29 11:54:06 -07001302#define SCPD0 0x0209c /* 915+ only */
1303#define IER 0x020a0
1304#define IIR 0x020a4
1305#define IMR 0x020a8
1306#define ISR 0x020ac
Ville Syrjälä07ec7ec2013-01-24 15:29:51 +02001307#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03001308#define GINT_DIS (1<<22)
Jesse Barnes2d809572012-10-25 12:15:44 -07001309#define GCFG_DIS (1<<8)
Imre Deak9e72b462014-05-05 15:13:55 +03001310#define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
Ville Syrjäläff763012013-01-24 15:29:52 +02001311#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
1312#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
1313#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
1314#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
1315#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001316#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05301317#define VLV_PCBR_ADDR_SHIFT 12
1318
Ville Syrjälä90a72f82013-02-19 23:16:44 +02001319#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001320#define EIR 0x020b0
1321#define EMR 0x020b4
1322#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001323#define GM45_ERROR_PAGE_TABLE (1<<5)
1324#define GM45_ERROR_MEM_PRIV (1<<4)
1325#define I915_ERROR_PAGE_TABLE (1<<4)
1326#define GM45_ERROR_CP_PRIV (1<<3)
1327#define I915_ERROR_MEMORY_REFRESH (1<<1)
1328#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001329#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +08001330#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Ville Syrjälä32992542014-02-25 15:13:39 +02001331#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00001332 will not assert AGPBUSY# and will only
1333 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -08001334#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +01001335#define INSTPM_TLB_INVALIDATE (1<<9)
1336#define INSTPM_SYNC_FLUSH (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001337#define ACTHD 0x020c8
Ville Syrjälä10383922014-08-15 01:21:54 +03001338#define MEM_MODE 0x020cc
1339#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
1340#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
1341#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001342#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +00001343#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -07001344#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +08001345#define FW_BLC_SELF_EN_MASK (1<<31)
1346#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1347#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001348#define MM_BURST_LENGTH 0x00700000
1349#define MM_FIFO_WATERMARK 0x0001F000
1350#define LM_BURST_LENGTH 0x00000700
1351#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -07001352#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07001353
1354/* Make render/texture TLB fetches lower priorty than associated data
1355 * fetches. This is not turned on by default
1356 */
1357#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1358
1359/* Isoch request wait on GTT enable (Display A/B/C streams).
1360 * Make isoch requests stall on the TLB update. May cause
1361 * display underruns (test mode only)
1362 */
1363#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1364
1365/* Block grant count for isoch requests when block count is
1366 * set to a finite value.
1367 */
1368#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1369#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1370#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1371#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1372#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1373
1374/* Enable render writes to complete in C2/C3/C4 power states.
1375 * If this isn't enabled, render writes are prevented in low
1376 * power states. That seems bad to me.
1377 */
1378#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1379
1380/* This acknowledges an async flip immediately instead
1381 * of waiting for 2TLB fetches.
1382 */
1383#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1384
1385/* Enables non-sequential data reads through arbiter
1386 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001387#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07001388
1389/* Disable FSB snooping of cacheable write cycles from binner/render
1390 * command stream
1391 */
1392#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1393
1394/* Arbiter time slice for non-isoch streams */
1395#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1396#define MI_ARB_TIME_SLICE_1 (0 << 5)
1397#define MI_ARB_TIME_SLICE_2 (1 << 5)
1398#define MI_ARB_TIME_SLICE_4 (2 << 5)
1399#define MI_ARB_TIME_SLICE_6 (3 << 5)
1400#define MI_ARB_TIME_SLICE_8 (4 << 5)
1401#define MI_ARB_TIME_SLICE_10 (5 << 5)
1402#define MI_ARB_TIME_SLICE_14 (6 << 5)
1403#define MI_ARB_TIME_SLICE_16 (7 << 5)
1404
1405/* Low priority grace period page size */
1406#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1407#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1408
1409/* Disable display A/B trickle feed */
1410#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1411
1412/* Set display plane priority */
1413#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1414#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1415
Ville Syrjälä54e472a2014-02-25 15:13:40 +02001416#define MI_STATE 0x020e4 /* gen2 only */
1417#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1418#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1419
Jesse Barnes585fb112008-07-29 11:54:06 -07001420#define CACHE_MODE_0 0x02120 /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +02001421#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001422#define CM0_IZ_OPT_DISABLE (1<<6)
1423#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +02001424#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001425#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1426#define CM0_COLOR_EVICT_DISABLE (1<<3)
1427#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1428#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1429#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001430#define GFX_FLSH_CNTL_GEN6 0x101008
1431#define GFX_FLSH_CNTL_EN (1<<0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001432#define ECOSKPD 0x021d0
1433#define ECO_GATING_CX_ONLY (1<<3)
1434#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001435
Chia-I Wufe27c602014-01-28 13:29:33 +08001436#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
Akash Goel4e046322014-04-04 17:14:38 +05301437#define RC_OP_FLUSH_ENABLE (1<<0)
Chia-I Wufe27c602014-01-28 13:29:33 +08001438#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Jesse Barnesfb046852012-03-28 13:39:26 -07001439#define CACHE_MODE_1 0x7004 /* IVB+ */
Damien Lespiau5d708682014-03-26 18:41:51 +00001440#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1441#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
Jesse Barnesfb046852012-03-28 13:39:26 -07001442
Jesse Barnes4efe0702011-01-18 11:25:41 -08001443#define GEN6_BLITTER_ECOSKPD 0x221d0
1444#define GEN6_BLITTER_LOCK_SHIFT 16
1445#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1446
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001447#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
1448#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03001449#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001450
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001451#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
Chris Wilson12f55812012-07-05 17:14:01 +01001452#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1453#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1454#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1455#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001456
Ben Widawskycc609d52013-05-28 19:22:29 -07001457/* On modern GEN architectures interrupt control consists of two sets
1458 * of registers. The first set pertains to the ring generating the
1459 * interrupt. The second control is for the functional block generating the
1460 * interrupt. These are PM, GT, DE, etc.
1461 *
1462 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1463 * GT interrupt bits, so we don't need to duplicate the defines.
1464 *
1465 * These defines should cover us well from SNB->HSW with minor exceptions
1466 * it can also work on ILK.
1467 */
1468#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1469#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1470#define GT_BLT_USER_INTERRUPT (1 << 22)
1471#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1472#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001473#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01001474#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07001475#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1476#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1477#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1478#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1479#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1480#define GT_RENDER_USER_INTERRUPT (1 << 0)
1481
Ben Widawsky12638c52013-05-28 19:22:31 -07001482#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1483#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1484
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001485#define GT_PARITY_ERROR(dev) \
1486 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Dan Carpenter45f80d52013-09-24 10:57:35 +03001487 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001488
Ben Widawskycc609d52013-05-28 19:22:29 -07001489/* These are all the "old" interrupts */
1490#define ILK_BSD_USER_INTERRUPT (1<<5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001491
1492#define I915_PM_INTERRUPT (1<<31)
1493#define I915_ISP_INTERRUPT (1<<22)
1494#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
1495#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
1496#define I915_MIPIB_INTERRUPT (1<<19)
1497#define I915_MIPIA_INTERRUPT (1<<18)
Ben Widawskycc609d52013-05-28 19:22:29 -07001498#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1499#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001500#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
1501#define I915_MASTER_ERROR_INTERRUPT (1<<15)
Ben Widawskycc609d52013-05-28 19:22:29 -07001502#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001503#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
Ben Widawskycc609d52013-05-28 19:22:29 -07001504#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001505#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
Ben Widawskycc609d52013-05-28 19:22:29 -07001506#define I915_HWB_OOM_INTERRUPT (1<<13)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001507#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
Ben Widawskycc609d52013-05-28 19:22:29 -07001508#define I915_SYNC_STATUS_INTERRUPT (1<<12)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001509#define I915_MISC_INTERRUPT (1<<11)
Ben Widawskycc609d52013-05-28 19:22:29 -07001510#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001511#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
Ben Widawskycc609d52013-05-28 19:22:29 -07001512#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001513#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
Ben Widawskycc609d52013-05-28 19:22:29 -07001514#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001515#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
Ben Widawskycc609d52013-05-28 19:22:29 -07001516#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1517#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1518#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1519#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1520#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001521#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
1522#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
Ben Widawskycc609d52013-05-28 19:22:29 -07001523#define I915_DEBUG_INTERRUPT (1<<2)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001524#define I915_WINVALID_INTERRUPT (1<<1)
Ben Widawskycc609d52013-05-28 19:22:29 -07001525#define I915_USER_INTERRUPT (1<<1)
1526#define I915_ASLE_INTERRUPT (1<<0)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001527#define I915_BSD_USER_INTERRUPT (1<<25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001528
1529#define GEN6_BSD_RNCID 0x12198
1530
Ben Widawskya1e969e2012-04-14 18:41:32 -07001531#define GEN7_FF_THREAD_MODE 0x20a0
1532#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08001533#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001534#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1535#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1536#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1537#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08001538#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001539#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1540#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1541#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1542#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1543#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1544#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1545#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1546#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1547
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001548/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001549 * Framebuffer compression (915+ only)
1550 */
1551
1552#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1553#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1554#define FBC_CONTROL 0x03208
1555#define FBC_CTL_EN (1<<31)
1556#define FBC_CTL_PERIODIC (1<<30)
1557#define FBC_CTL_INTERVAL_SHIFT (16)
1558#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02001559#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07001560#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001561#define FBC_CTL_FENCENO_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001562#define FBC_COMMAND 0x0320c
1563#define FBC_CMD_COMPRESS (1<<0)
1564#define FBC_STATUS 0x03210
1565#define FBC_STAT_COMPRESSING (1<<31)
1566#define FBC_STAT_COMPRESSED (1<<30)
1567#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001568#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001569#define FBC_CONTROL2 0x03214
1570#define FBC_CTL_FENCE_DBL (0<<4)
1571#define FBC_CTL_IDLE_IMM (0<<2)
1572#define FBC_CTL_IDLE_FULL (1<<2)
1573#define FBC_CTL_IDLE_LINE (2<<2)
1574#define FBC_CTL_IDLE_DEBUG (3<<2)
1575#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001576#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf64f1722014-01-23 16:49:17 +02001577#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
Jesse Barnes80824002009-09-10 15:28:06 -07001578#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -07001579
1580#define FBC_LL_SIZE (1536)
1581
Jesse Barnes74dff282009-09-14 15:39:40 -07001582/* Framebuffer compression for GM45+ */
1583#define DPFC_CB_BASE 0x3200
1584#define DPFC_CONTROL 0x3208
1585#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001586#define DPFC_CTL_PLANE(plane) ((plane)<<30)
1587#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07001588#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001589#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01001590#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07001591#define DPFC_SR_EN (1<<10)
1592#define DPFC_CTL_LIMIT_1X (0<<6)
1593#define DPFC_CTL_LIMIT_2X (1<<6)
1594#define DPFC_CTL_LIMIT_4X (2<<6)
1595#define DPFC_RECOMP_CTL 0x320c
1596#define DPFC_RECOMP_STALL_EN (1<<27)
1597#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1598#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1599#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1600#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1601#define DPFC_STATUS 0x3210
1602#define DPFC_INVAL_SEG_SHIFT (16)
1603#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1604#define DPFC_COMP_SEG_SHIFT (0)
1605#define DPFC_COMP_SEG_MASK (0x000003ff)
1606#define DPFC_STATUS2 0x3214
1607#define DPFC_FENCE_YOFF 0x3218
1608#define DPFC_CHICKEN 0x3224
1609#define DPFC_HT_MODIFY (1<<31)
1610
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001611/* Framebuffer compression for Ironlake */
1612#define ILK_DPFC_CB_BASE 0x43200
1613#define ILK_DPFC_CONTROL 0x43208
Rodrigo Vivida46f932014-08-01 02:04:45 -07001614#define FBC_CTL_FALSE_COLOR (1<<10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001615/* The bit 28-8 is reserved */
1616#define DPFC_RESERVED (0x1FFFFF00)
1617#define ILK_DPFC_RECOMP_CTL 0x4320c
1618#define ILK_DPFC_STATUS 0x43210
1619#define ILK_DPFC_FENCE_YOFF 0x43218
1620#define ILK_DPFC_CHICKEN 0x43224
1621#define ILK_FBC_RT_BASE 0x2128
1622#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001623#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001624
1625#define ILK_DISPLAY_CHICKEN1 0x42000
1626#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04001627#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08001628
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001629
Jesse Barnes585fb112008-07-29 11:54:06 -07001630/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001631 * Framebuffer compression for Sandybridge
1632 *
1633 * The following two registers are of type GTTMMADR
1634 */
1635#define SNB_DPFC_CTL_SA 0x100100
1636#define SNB_CPU_FENCE_ENABLE (1<<29)
1637#define DPFC_CPU_FENCE_OFFSET 0x100104
1638
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001639/* Framebuffer compression for Ivybridge */
1640#define IVB_FBC_RT_BASE 0x7020
1641
Paulo Zanoni42db64e2013-05-31 16:33:22 -03001642#define IPS_CTL 0x43408
1643#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001644
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001645#define MSG_FBC_REND_STATE 0x50380
1646#define FBC_REND_NUKE (1<<2)
1647#define FBC_REND_CACHE_CLEAN (1<<1)
1648
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001649/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001650 * GPIO regs
1651 */
1652#define GPIOA 0x5010
1653#define GPIOB 0x5014
1654#define GPIOC 0x5018
1655#define GPIOD 0x501c
1656#define GPIOE 0x5020
1657#define GPIOF 0x5024
1658#define GPIOG 0x5028
1659#define GPIOH 0x502c
1660# define GPIO_CLOCK_DIR_MASK (1 << 0)
1661# define GPIO_CLOCK_DIR_IN (0 << 1)
1662# define GPIO_CLOCK_DIR_OUT (1 << 1)
1663# define GPIO_CLOCK_VAL_MASK (1 << 2)
1664# define GPIO_CLOCK_VAL_OUT (1 << 3)
1665# define GPIO_CLOCK_VAL_IN (1 << 4)
1666# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1667# define GPIO_DATA_DIR_MASK (1 << 8)
1668# define GPIO_DATA_DIR_IN (0 << 9)
1669# define GPIO_DATA_DIR_OUT (1 << 9)
1670# define GPIO_DATA_VAL_MASK (1 << 10)
1671# define GPIO_DATA_VAL_OUT (1 << 11)
1672# define GPIO_DATA_VAL_IN (1 << 12)
1673# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1674
Chris Wilsonf899fc62010-07-20 15:44:45 -07001675#define GMBUS0 0x5100 /* clock/port select */
1676#define GMBUS_RATE_100KHZ (0<<8)
1677#define GMBUS_RATE_50KHZ (1<<8)
1678#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1679#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1680#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1681#define GMBUS_PORT_DISABLED 0
1682#define GMBUS_PORT_SSC 1
1683#define GMBUS_PORT_VGADDC 2
1684#define GMBUS_PORT_PANEL 3
Ville Syrjäläc0c35322014-04-09 13:28:52 +03001685#define GMBUS_PORT_DPD_CHV 3 /* HDMID_CHV */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001686#define GMBUS_PORT_DPC 4 /* HDMIC */
1687#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
Daniel Kurtze4fd17a2012-03-28 02:36:12 +08001688#define GMBUS_PORT_DPD 6 /* HDMID */
1689#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001690#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001691#define GMBUS1 0x5104 /* command/status */
1692#define GMBUS_SW_CLR_INT (1<<31)
1693#define GMBUS_SW_RDY (1<<30)
1694#define GMBUS_ENT (1<<29) /* enable timeout */
1695#define GMBUS_CYCLE_NONE (0<<25)
1696#define GMBUS_CYCLE_WAIT (1<<25)
1697#define GMBUS_CYCLE_INDEX (2<<25)
1698#define GMBUS_CYCLE_STOP (4<<25)
1699#define GMBUS_BYTE_COUNT_SHIFT 16
1700#define GMBUS_SLAVE_INDEX_SHIFT 8
1701#define GMBUS_SLAVE_ADDR_SHIFT 1
1702#define GMBUS_SLAVE_READ (1<<0)
1703#define GMBUS_SLAVE_WRITE (0<<0)
1704#define GMBUS2 0x5108 /* status */
1705#define GMBUS_INUSE (1<<15)
1706#define GMBUS_HW_WAIT_PHASE (1<<14)
1707#define GMBUS_STALL_TIMEOUT (1<<13)
1708#define GMBUS_INT (1<<12)
1709#define GMBUS_HW_RDY (1<<11)
1710#define GMBUS_SATOER (1<<10)
1711#define GMBUS_ACTIVE (1<<9)
1712#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1713#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1714#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1715#define GMBUS_NAK_EN (1<<3)
1716#define GMBUS_IDLE_EN (1<<2)
1717#define GMBUS_HW_WAIT_EN (1<<1)
1718#define GMBUS_HW_RDY_EN (1<<0)
1719#define GMBUS5 0x5120 /* byte index */
1720#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08001721
Jesse Barnes585fb112008-07-29 11:54:06 -07001722/*
1723 * Clock control & power management
1724 */
Ville Syrjälä2d401b12014-04-09 13:29:08 +03001725#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
1726#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
1727#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
1728#define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07001729
1730#define VGA0 0x6000
1731#define VGA1 0x6004
1732#define VGA_PD 0x6010
1733#define VGA0_PD_P2_DIV_4 (1 << 7)
1734#define VGA0_PD_P1_DIV_2 (1 << 5)
1735#define VGA0_PD_P1_SHIFT 0
1736#define VGA0_PD_P1_MASK (0x1f << 0)
1737#define VGA1_PD_P2_DIV_4 (1 << 15)
1738#define VGA1_PD_P1_DIV_2 (1 << 13)
1739#define VGA1_PD_P1_SHIFT 8
1740#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001741#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02001742#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1743#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001744#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07001745#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001746#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07001747#define DPLL_VGA_MODE_DIS (1 << 28)
1748#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1749#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1750#define DPLL_MODE_MASK (3 << 26)
1751#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1752#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1753#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1754#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1755#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1756#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001757#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001758#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02001759#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001760#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001761#define DPLL_SSC_REF_CLOCK_CHV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02001762#define DPLL_PORTC_READY_MASK (0xf << 4)
1763#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001764
Jesse Barnes585fb112008-07-29 11:54:06 -07001765#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001766
1767/* Additional CHV pll/phy registers */
1768#define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
1769#define DPLL_PORTD_READY_MASK (0xf)
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001770#define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
Ville Syrjäläefd814b2014-06-27 19:52:13 +03001771#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001772#define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
Ville Syrjäläefd814b2014-06-27 19:52:13 +03001773#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001774
Jesse Barnes585fb112008-07-29 11:54:06 -07001775/*
1776 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1777 * this field (only one bit may be set).
1778 */
1779#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1780#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001781#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07001782/* i830, required in DVO non-gang */
1783#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1784#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1785#define PLL_REF_INPUT_DREFCLK (0 << 13)
1786#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1787#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1788#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1789#define PLL_REF_INPUT_MASK (3 << 13)
1790#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001791/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08001792# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1793# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1794# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1795# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1796# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1797
Jesse Barnes585fb112008-07-29 11:54:06 -07001798/*
1799 * Parallel to Serial Load Pulse phase selection.
1800 * Selects the phase for the 10X DPLL clock for the PCIe
1801 * digital display port. The range is 4 to 13; 10 or more
1802 * is just a flip delay. The default is 6
1803 */
1804#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1805#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1806/*
1807 * SDVO multiplier for 945G/GM. Not used on 965.
1808 */
1809#define SDVO_MULTIPLIER_MASK 0x000000ff
1810#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1811#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001812
Ville Syrjälä2d401b12014-04-09 13:29:08 +03001813#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
1814#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
1815#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
1816#define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001817
Jesse Barnes585fb112008-07-29 11:54:06 -07001818/*
1819 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1820 *
1821 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1822 */
1823#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1824#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1825/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1826#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1827#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1828/*
1829 * SDVO/UDI pixel multiplier.
1830 *
1831 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1832 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1833 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1834 * dummy bytes in the datastream at an increased clock rate, with both sides of
1835 * the link knowing how many bytes are fill.
1836 *
1837 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1838 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1839 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1840 * through an SDVO command.
1841 *
1842 * This register field has values of multiplication factor minus 1, with
1843 * a maximum multiplier of 5 for SDVO.
1844 */
1845#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1846#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1847/*
1848 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1849 * This best be set to the default value (3) or the CRT won't work. No,
1850 * I don't entirely understand what this does...
1851 */
1852#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1853#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001854
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001855#define _FPA0 0x06040
1856#define _FPA1 0x06044
1857#define _FPB0 0x06048
1858#define _FPB1 0x0604c
1859#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1860#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07001861#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001862#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07001863#define FP_N_DIV_SHIFT 16
1864#define FP_M1_DIV_MASK 0x00003f00
1865#define FP_M1_DIV_SHIFT 8
1866#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001867#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07001868#define FP_M2_DIV_SHIFT 0
1869#define DPLL_TEST 0x606c
1870#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1871#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1872#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1873#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1874#define DPLLB_TEST_N_BYPASS (1 << 19)
1875#define DPLLB_TEST_M_BYPASS (1 << 18)
1876#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1877#define DPLLA_TEST_N_BYPASS (1 << 3)
1878#define DPLLA_TEST_M_BYPASS (1 << 2)
1879#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1880#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001881#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001882#define DSTATE_PLL_D3_OFF (1<<3)
1883#define DSTATE_GFX_CLOCK_GATING (1<<1)
1884#define DSTATE_DOT_CLOCK_GATING (1<<0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001885#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07001886# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1887# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1888# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1889# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1890# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1891# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1892# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1893# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1894# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1895# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1896# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1897# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1898# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1899# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1900# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1901# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1902# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1903# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1904# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1905# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1906# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1907# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1908# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1909# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1910# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1911# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1912# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1913# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03001914/*
Jesse Barnes652c3932009-08-17 13:31:43 -07001915 * This bit must be set on the 830 to prevent hangs when turning off the
1916 * overlay scaler.
1917 */
1918# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1919# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1920# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1921# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1922# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1923
1924#define RENCLK_GATE_D1 0x6204
1925# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1926# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1927# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1928# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1929# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1930# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1931# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1932# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1933# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03001934/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07001935# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1936# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1937# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1938# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03001939/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07001940# define SV_CLOCK_GATE_DISABLE (1 << 0)
1941# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1942# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1943# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1944# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1945# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1946# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1947# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1948# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1949# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1950# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1951# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1952# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1953# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1954# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1955# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1956# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1957# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1958
1959# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03001960/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07001961# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1962# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1963# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1964# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1965# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1966# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03001967/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07001968# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1969# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1970# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1971# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1972# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1973# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1974# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1975# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1976# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1977# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1978# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1979# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1980# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1981# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1982# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1983# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1984# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1985# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1986# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1987
1988#define RENCLK_GATE_D2 0x6208
1989#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1990#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1991#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03001992
1993#define VDECCLK_GATE_D 0x620C /* g4x only */
1994#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
1995
Jesse Barnes652c3932009-08-17 13:31:43 -07001996#define RAMCLK_GATE_D 0x6210 /* CRL only */
1997#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001998
Ville Syrjäläd88b2272013-01-24 15:29:48 +02001999#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07002000#define FW_CSPWRDWNEN (1<<15)
2001
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03002002#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
2003
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08002004#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
2005#define CDCLK_FREQ_SHIFT 4
2006#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2007#define CZCLK_FREQ_MASK 0xf
2008#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
2009
Jesse Barnes585fb112008-07-29 11:54:06 -07002010/*
2011 * Palette regs
2012 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002013#define PALETTE_A_OFFSET 0xa000
2014#define PALETTE_B_OFFSET 0xa800
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03002015#define CHV_PALETTE_C_OFFSET 0xc000
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002016#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
2017 dev_priv->info.display_mmio_offset)
Jesse Barnes585fb112008-07-29 11:54:06 -07002018
Eric Anholt673a3942008-07-30 12:06:12 -07002019/* MCH MMIO space */
2020
2021/*
2022 * MCHBAR mirror.
2023 *
2024 * This mirrors the MCHBAR MMIO space whose location is determined by
2025 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2026 * every way. It is not accessible from the CP register read instructions.
2027 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03002028 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2029 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07002030 */
2031#define MCHBAR_MIRROR_BASE 0x10000
2032
Yuanhan Liu13982612010-12-15 15:42:31 +08002033#define MCHBAR_MIRROR_BASE_SNB 0x140000
2034
Chris Wilson3ebecd02013-04-12 19:10:13 +01002035/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ben Widawsky153b4b952013-10-22 22:05:09 -07002036#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01002037
Ville Syrjälä646b4262014-04-25 20:14:30 +03002038/* 915-945 and GM965 MCH register controlling DRAM channel access */
Eric Anholt673a3942008-07-30 12:06:12 -07002039#define DCC 0x10200
2040#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2041#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2042#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2043#define DCC_ADDRESSING_MODE_MASK (3 << 0)
2044#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08002045#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -07002046
Ville Syrjälä646b4262014-04-25 20:14:30 +03002047/* Pineview MCH register contains DDR3 setting */
Li Peng95534262010-05-18 18:58:44 +08002048#define CSHRDDR3CTL 0x101a8
2049#define CSHRDDR3CTL_DDR3 (1 << 2)
2050
Ville Syrjälä646b4262014-04-25 20:14:30 +03002051/* 965 MCH register controlling DRAM channel configuration */
Eric Anholt673a3942008-07-30 12:06:12 -07002052#define C0DRB3 0x10206
2053#define C1DRB3 0x10606
2054
Ville Syrjälä646b4262014-04-25 20:14:30 +03002055/* snb MCH registers for reading the DRAM channel configuration */
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002056#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
2057#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
2058#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
2059#define MAD_DIMM_ECC_MASK (0x3 << 24)
2060#define MAD_DIMM_ECC_OFF (0x0 << 24)
2061#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2062#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2063#define MAD_DIMM_ECC_ON (0x3 << 24)
2064#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2065#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2066#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2067#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2068#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2069#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2070#define MAD_DIMM_A_SELECT (0x1 << 16)
2071/* DIMM sizes are in multiples of 256mb. */
2072#define MAD_DIMM_B_SIZE_SHIFT 8
2073#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2074#define MAD_DIMM_A_SIZE_SHIFT 0
2075#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2076
Ville Syrjälä646b4262014-04-25 20:14:30 +03002077/* snb MCH registers for priority tuning */
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01002078#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
2079#define MCH_SSKPD_WM0_MASK 0x3f
2080#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002081
Jesse Barnesec013e72013-08-20 10:29:23 +01002082#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
2083
Keith Packardb11248d2009-06-11 22:28:56 -07002084/* Clocking configuration register */
2085#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08002086#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07002087#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2088#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2089#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2090#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2091#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002092/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07002093#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002094#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07002095#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002096#define CLKCFG_MEM_533 (1 << 4)
2097#define CLKCFG_MEM_667 (2 << 4)
2098#define CLKCFG_MEM_800 (3 << 4)
2099#define CLKCFG_MEM_MASK (7 << 4)
2100
Jesse Barnesea056c12010-09-10 10:02:13 -07002101#define TSC1 0x11001
2102#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07002103#define TR1 0x11006
2104#define TSFS 0x11020
2105#define TSFS_SLOPE_MASK 0x0000ff00
2106#define TSFS_SLOPE_SHIFT 8
2107#define TSFS_INTR_MASK 0x000000ff
2108
Jesse Barnesf97108d2010-01-29 11:27:07 -08002109#define CRSTANDVID 0x11100
2110#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
2111#define PXVFREQ_PX_MASK 0x7f000000
2112#define PXVFREQ_PX_SHIFT 24
2113#define VIDFREQ_BASE 0x11110
2114#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2115#define VIDFREQ2 0x11114
2116#define VIDFREQ3 0x11118
2117#define VIDFREQ4 0x1111c
2118#define VIDFREQ_P0_MASK 0x1f000000
2119#define VIDFREQ_P0_SHIFT 24
2120#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2121#define VIDFREQ_P0_CSCLK_SHIFT 20
2122#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2123#define VIDFREQ_P0_CRCLK_SHIFT 16
2124#define VIDFREQ_P1_MASK 0x00001f00
2125#define VIDFREQ_P1_SHIFT 8
2126#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2127#define VIDFREQ_P1_CSCLK_SHIFT 4
2128#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
2129#define INTTOEXT_BASE_ILK 0x11300
2130#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
2131#define INTTOEXT_MAP3_SHIFT 24
2132#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2133#define INTTOEXT_MAP2_SHIFT 16
2134#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2135#define INTTOEXT_MAP1_SHIFT 8
2136#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2137#define INTTOEXT_MAP0_SHIFT 0
2138#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
2139#define MEMSWCTL 0x11170 /* Ironlake only */
2140#define MEMCTL_CMD_MASK 0xe000
2141#define MEMCTL_CMD_SHIFT 13
2142#define MEMCTL_CMD_RCLK_OFF 0
2143#define MEMCTL_CMD_RCLK_ON 1
2144#define MEMCTL_CMD_CHFREQ 2
2145#define MEMCTL_CMD_CHVID 3
2146#define MEMCTL_CMD_VMMOFF 4
2147#define MEMCTL_CMD_VMMON 5
2148#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2149 when command complete */
2150#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2151#define MEMCTL_FREQ_SHIFT 8
2152#define MEMCTL_SFCAVM (1<<7)
2153#define MEMCTL_TGT_VID_MASK 0x007f
2154#define MEMIHYST 0x1117c
2155#define MEMINTREN 0x11180 /* 16 bits */
2156#define MEMINT_RSEXIT_EN (1<<8)
2157#define MEMINT_CX_SUPR_EN (1<<7)
2158#define MEMINT_CONT_BUSY_EN (1<<6)
2159#define MEMINT_AVG_BUSY_EN (1<<5)
2160#define MEMINT_EVAL_CHG_EN (1<<4)
2161#define MEMINT_MON_IDLE_EN (1<<3)
2162#define MEMINT_UP_EVAL_EN (1<<2)
2163#define MEMINT_DOWN_EVAL_EN (1<<1)
2164#define MEMINT_SW_CMD_EN (1<<0)
2165#define MEMINTRSTR 0x11182 /* 16 bits */
2166#define MEM_RSEXIT_MASK 0xc000
2167#define MEM_RSEXIT_SHIFT 14
2168#define MEM_CONT_BUSY_MASK 0x3000
2169#define MEM_CONT_BUSY_SHIFT 12
2170#define MEM_AVG_BUSY_MASK 0x0c00
2171#define MEM_AVG_BUSY_SHIFT 10
2172#define MEM_EVAL_CHG_MASK 0x0300
2173#define MEM_EVAL_BUSY_SHIFT 8
2174#define MEM_MON_IDLE_MASK 0x00c0
2175#define MEM_MON_IDLE_SHIFT 6
2176#define MEM_UP_EVAL_MASK 0x0030
2177#define MEM_UP_EVAL_SHIFT 4
2178#define MEM_DOWN_EVAL_MASK 0x000c
2179#define MEM_DOWN_EVAL_SHIFT 2
2180#define MEM_SW_CMD_MASK 0x0003
2181#define MEM_INT_STEER_GFX 0
2182#define MEM_INT_STEER_CMR 1
2183#define MEM_INT_STEER_SMI 2
2184#define MEM_INT_STEER_SCI 3
2185#define MEMINTRSTS 0x11184
2186#define MEMINT_RSEXIT (1<<7)
2187#define MEMINT_CONT_BUSY (1<<6)
2188#define MEMINT_AVG_BUSY (1<<5)
2189#define MEMINT_EVAL_CHG (1<<4)
2190#define MEMINT_MON_IDLE (1<<3)
2191#define MEMINT_UP_EVAL (1<<2)
2192#define MEMINT_DOWN_EVAL (1<<1)
2193#define MEMINT_SW_CMD (1<<0)
2194#define MEMMODECTL 0x11190
2195#define MEMMODE_BOOST_EN (1<<31)
2196#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2197#define MEMMODE_BOOST_FREQ_SHIFT 24
2198#define MEMMODE_IDLE_MODE_MASK 0x00030000
2199#define MEMMODE_IDLE_MODE_SHIFT 16
2200#define MEMMODE_IDLE_MODE_EVAL 0
2201#define MEMMODE_IDLE_MODE_CONT 1
2202#define MEMMODE_HWIDLE_EN (1<<15)
2203#define MEMMODE_SWMODE_EN (1<<14)
2204#define MEMMODE_RCLK_GATE (1<<13)
2205#define MEMMODE_HW_UPDATE (1<<12)
2206#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2207#define MEMMODE_FSTART_SHIFT 8
2208#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2209#define MEMMODE_FMAX_SHIFT 4
2210#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
2211#define RCBMAXAVG 0x1119c
2212#define MEMSWCTL2 0x1119e /* Cantiga only */
2213#define SWMEMCMD_RENDER_OFF (0 << 13)
2214#define SWMEMCMD_RENDER_ON (1 << 13)
2215#define SWMEMCMD_SWFREQ (2 << 13)
2216#define SWMEMCMD_TARVID (3 << 13)
2217#define SWMEMCMD_VRM_OFF (4 << 13)
2218#define SWMEMCMD_VRM_ON (5 << 13)
2219#define CMDSTS (1<<12)
2220#define SFCAVM (1<<11)
2221#define SWFREQ_MASK 0x0380 /* P0-7 */
2222#define SWFREQ_SHIFT 7
2223#define TARVID_MASK 0x001f
2224#define MEMSTAT_CTG 0x111a0
2225#define RCBMINAVG 0x111a0
2226#define RCUPEI 0x111b0
2227#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08002228#define RSTDBYCTL 0x111b8
2229#define RS1EN (1<<31)
2230#define RS2EN (1<<30)
2231#define RS3EN (1<<29)
2232#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2233#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2234#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2235#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2236#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2237#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2238#define RSX_STATUS_MASK (7<<20)
2239#define RSX_STATUS_ON (0<<20)
2240#define RSX_STATUS_RC1 (1<<20)
2241#define RSX_STATUS_RC1E (2<<20)
2242#define RSX_STATUS_RS1 (3<<20)
2243#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2244#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2245#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2246#define RSX_STATUS_RSVD2 (7<<20)
2247#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2248#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2249#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2250#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2251#define RS1CONTSAV_MASK (3<<14)
2252#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2253#define RS1CONTSAV_RSVD (1<<14)
2254#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2255#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2256#define NORMSLEXLAT_MASK (3<<12)
2257#define SLOW_RS123 (0<<12)
2258#define SLOW_RS23 (1<<12)
2259#define SLOW_RS3 (2<<12)
2260#define NORMAL_RS123 (3<<12)
2261#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2262#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2263#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2264#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2265#define RS_CSTATE_MASK (3<<4)
2266#define RS_CSTATE_C367_RS1 (0<<4)
2267#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2268#define RS_CSTATE_RSVD (2<<4)
2269#define RS_CSTATE_C367_RS2 (3<<4)
2270#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2271#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002272#define VIDCTL 0x111c0
2273#define VIDSTS 0x111c8
2274#define VIDSTART 0x111cc /* 8 bits */
2275#define MEMSTAT_ILK 0x111f8
2276#define MEMSTAT_VID_MASK 0x7f00
2277#define MEMSTAT_VID_SHIFT 8
2278#define MEMSTAT_PSTATE_MASK 0x00f8
2279#define MEMSTAT_PSTATE_SHIFT 3
2280#define MEMSTAT_MON_ACTV (1<<2)
2281#define MEMSTAT_SRC_CTL_MASK 0x0003
2282#define MEMSTAT_SRC_CTL_CORE 0
2283#define MEMSTAT_SRC_CTL_TRB 1
2284#define MEMSTAT_SRC_CTL_THM 2
2285#define MEMSTAT_SRC_CTL_STDBY 3
2286#define RCPREVBSYTUPAVG 0x113b8
2287#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07002288#define PMMISC 0x11214
2289#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07002290#define SDEW 0x1124c
2291#define CSIEW0 0x11250
2292#define CSIEW1 0x11254
2293#define CSIEW2 0x11258
2294#define PEW 0x1125c
2295#define DEW 0x11270
2296#define MCHAFE 0x112c0
2297#define CSIEC 0x112e0
2298#define DMIEC 0x112e4
2299#define DDREC 0x112e8
2300#define PEG0EC 0x112ec
2301#define PEG1EC 0x112f0
2302#define GFXEC 0x112f4
2303#define RPPREVBSYTUPAVG 0x113b8
2304#define RPPREVBSYTDNAVG 0x113bc
2305#define ECR 0x11600
2306#define ECR_GPFE (1<<31)
2307#define ECR_IMONE (1<<30)
2308#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2309#define OGW0 0x11608
2310#define OGW1 0x1160c
2311#define EG0 0x11610
2312#define EG1 0x11614
2313#define EG2 0x11618
2314#define EG3 0x1161c
2315#define EG4 0x11620
2316#define EG5 0x11624
2317#define EG6 0x11628
2318#define EG7 0x1162c
2319#define PXW 0x11664
2320#define PXWL 0x11680
2321#define LCFUSE02 0x116c0
2322#define LCFUSE_HIV_MASK 0x000000ff
2323#define CSIPLL0 0x12c10
2324#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08002325#define PEG_BAND_GAP_DATA 0x14d68
2326
Chris Wilsonc4de7b02012-07-02 11:51:03 -03002327#define GEN6_GT_THREAD_STATUS_REG 0x13805c
2328#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
2329#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
2330
Ben Widawsky153b4b952013-10-22 22:05:09 -07002331#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
2332#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
2333#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002334
Jesse Barnes585fb112008-07-29 11:54:06 -07002335/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002336 * Logical Context regs
2337 */
2338#define CCID 0x2180
2339#define CCID_EN (1<<0)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002340/*
2341 * Notes on SNB/IVB/VLV context size:
2342 * - Power context is saved elsewhere (LLC or stolen)
2343 * - Ring/execlist context is saved on SNB, not on IVB
2344 * - Extended context size already includes render context size
2345 * - We always need to follow the extended context size.
2346 * SNB BSpec has comments indicating that we should use the
2347 * render context size instead if execlists are disabled, but
2348 * based on empirical testing that's just nonsense.
2349 * - Pipelined/VF state is saved on SNB/IVB respectively
2350 * - GT1 size just indicates how much of render context
2351 * doesn't need saving on GT1
2352 */
Ben Widawskyfe1cc682012-06-04 14:42:41 -07002353#define CXT_SIZE 0x21a0
2354#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
2355#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
2356#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
2357#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
2358#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002359#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07002360 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2361 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002362#define GEN7_CXT_SIZE 0x21a8
Ben Widawsky6a4ea1242012-07-18 10:10:10 -07002363#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
2364#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002365#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
2366#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
2367#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
2368#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002369#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002370 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawskya0de80a2013-06-25 21:53:40 -07002371/* Haswell does have the CXT_SIZE register however it does not appear to be
2372 * valid. Now, docs explain in dwords what is in the context object. The full
2373 * size is 70720 bytes, however, the power context and execlist context will
2374 * never be saved (power context is stored elsewhere, and execlists don't work
2375 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
2376 */
2377#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
Ben Widawsky88976442013-11-02 21:07:05 -07002378/* Same as Haswell, but 72064 bytes now. */
2379#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2380
Mika Kuoppala542a6b22014-07-09 14:55:56 +03002381#define CHV_CLK_CTL1 0x101100
Jesse Barnese454a052013-09-26 17:55:58 -07002382#define VLV_CLK_CTL2 0x101104
2383#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2384
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002385/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002386 * Overlay regs
2387 */
2388
2389#define OVADD 0x30000
2390#define DOVSTA 0x30008
2391#define OC_BUF (0x3<<20)
2392#define OGAMC5 0x30010
2393#define OGAMC4 0x30014
2394#define OGAMC3 0x30018
2395#define OGAMC2 0x3001c
2396#define OGAMC1 0x30020
2397#define OGAMC0 0x30024
2398
2399/*
2400 * Display engine regs
2401 */
2402
Shuang He8bf1e9f2013-10-15 18:55:27 +01002403/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002404#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01002405#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002406/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01002407#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2408#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2409#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002410/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002411#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2412#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2413#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2414/* embedded DP port on the north display block, reserved on ivb */
2415#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2416#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02002417/* vlv source selection */
2418#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2419#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2420#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2421/* with DP port the pipe source is invalid */
2422#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2423#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2424#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2425/* gen3+ source selection */
2426#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2427#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2428#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2429/* with DP/TV port the pipe source is invalid */
2430#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2431#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2432#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2433#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2434#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2435/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02002436#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002437
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002438#define _PIPE_CRC_RES_1_A_IVB 0x60064
2439#define _PIPE_CRC_RES_2_A_IVB 0x60068
2440#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2441#define _PIPE_CRC_RES_4_A_IVB 0x60070
2442#define _PIPE_CRC_RES_5_A_IVB 0x60074
2443
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002444#define _PIPE_CRC_RES_RED_A 0x60060
2445#define _PIPE_CRC_RES_GREEN_A 0x60064
2446#define _PIPE_CRC_RES_BLUE_A 0x60068
2447#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2448#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01002449
2450/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002451#define _PIPE_CRC_RES_1_B_IVB 0x61064
2452#define _PIPE_CRC_RES_2_B_IVB 0x61068
2453#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2454#define _PIPE_CRC_RES_4_B_IVB 0x61070
2455#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01002456
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002457#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002458#define PIPE_CRC_RES_1_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002459 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002460#define PIPE_CRC_RES_2_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002461 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002462#define PIPE_CRC_RES_3_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002463 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002464#define PIPE_CRC_RES_4_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002465 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002466#define PIPE_CRC_RES_5_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002467 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002468
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002469#define PIPE_CRC_RES_RED(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002470 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002471#define PIPE_CRC_RES_GREEN(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002472 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002473#define PIPE_CRC_RES_BLUE(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002474 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002475#define PIPE_CRC_RES_RES1_I915(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002476 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002477#define PIPE_CRC_RES_RES2_G4X(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002478 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002479
Jesse Barnes585fb112008-07-29 11:54:06 -07002480/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002481#define _HTOTAL_A 0x60000
2482#define _HBLANK_A 0x60004
2483#define _HSYNC_A 0x60008
2484#define _VTOTAL_A 0x6000c
2485#define _VBLANK_A 0x60010
2486#define _VSYNC_A 0x60014
2487#define _PIPEASRC 0x6001c
2488#define _BCLRPAT_A 0x60020
2489#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07002490#define _PIPE_MULT_A 0x6002c
Jesse Barnes585fb112008-07-29 11:54:06 -07002491
2492/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002493#define _HTOTAL_B 0x61000
2494#define _HBLANK_B 0x61004
2495#define _HSYNC_B 0x61008
2496#define _VTOTAL_B 0x6100c
2497#define _VBLANK_B 0x61010
2498#define _VSYNC_B 0x61014
2499#define _PIPEBSRC 0x6101c
2500#define _BCLRPAT_B 0x61020
2501#define _VSYNCSHIFT_B 0x61028
Clint Taylorebb69c92014-09-30 10:30:22 -07002502#define _PIPE_MULT_B 0x6102c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01002503
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002504#define TRANSCODER_A_OFFSET 0x60000
2505#define TRANSCODER_B_OFFSET 0x61000
2506#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03002507#define CHV_TRANSCODER_C_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002508#define TRANSCODER_EDP_OFFSET 0x6f000
2509
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002510#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2511 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2512 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002513
2514#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2515#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2516#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2517#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2518#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2519#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2520#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2521#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2522#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
Clint Taylorebb69c92014-09-30 10:30:22 -07002523#define PIPE_MULT(trans) _TRANSCODER2(trans, _PIPE_MULT_A)
Chris Wilson5eddb702010-09-11 13:48:45 +01002524
Ben Widawskyed8546a2013-11-04 22:45:05 -08002525/* HSW+ eDP PSR registers */
2526#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
Ben Widawsky18b59922013-09-20 09:35:30 -07002527#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002528#define EDP_PSR_ENABLE (1<<31)
Rodrigo Vivi82c56252014-06-12 10:16:42 -07002529#define BDW_PSR_SINGLE_FRAME (1<<30)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002530#define EDP_PSR_LINK_DISABLE (0<<27)
2531#define EDP_PSR_LINK_STANDBY (1<<27)
2532#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2533#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2534#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2535#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2536#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2537#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2538#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2539#define EDP_PSR_TP1_TP2_SEL (0<<11)
2540#define EDP_PSR_TP1_TP3_SEL (1<<11)
2541#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2542#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2543#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2544#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2545#define EDP_PSR_TP1_TIME_500us (0<<4)
2546#define EDP_PSR_TP1_TIME_100us (1<<4)
2547#define EDP_PSR_TP1_TIME_2500us (2<<4)
2548#define EDP_PSR_TP1_TIME_0us (3<<4)
2549#define EDP_PSR_IDLE_FRAME_SHIFT 0
2550
Ben Widawsky18b59922013-09-20 09:35:30 -07002551#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2552#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
Ben Widawsky18b59922013-09-20 09:35:30 -07002553#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
Ben Widawsky18b59922013-09-20 09:35:30 -07002554#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2555#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2556#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002557
Ben Widawsky18b59922013-09-20 09:35:30 -07002558#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002559#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002560#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2561#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2562#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2563#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2564#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2565#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2566#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2567#define EDP_PSR_STATUS_LINK_MASK (3<<26)
2568#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2569#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2570#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2571#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2572#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2573#define EDP_PSR_STATUS_COUNT_SHIFT 16
2574#define EDP_PSR_STATUS_COUNT_MASK 0xf
2575#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2576#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2577#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2578#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2579#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2580#define EDP_PSR_STATUS_IDLE_MASK 0xf
2581
Ben Widawsky18b59922013-09-20 09:35:30 -07002582#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002583#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002584
Ben Widawsky18b59922013-09-20 09:35:30 -07002585#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002586#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2587#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2588#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2589
Jesse Barnes585fb112008-07-29 11:54:06 -07002590/* VGA port control */
2591#define ADPA 0x61100
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002592#define PCH_ADPA 0xe1100
Daniel Vetter540a8952012-07-11 16:27:57 +02002593#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002594
Jesse Barnes585fb112008-07-29 11:54:06 -07002595#define ADPA_DAC_ENABLE (1<<31)
2596#define ADPA_DAC_DISABLE 0
2597#define ADPA_PIPE_SELECT_MASK (1<<30)
2598#define ADPA_PIPE_A_SELECT 0
2599#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07002600#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002601/* CPT uses bits 29:30 for pch transcoder select */
2602#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2603#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2604#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2605#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2606#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2607#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2608#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2609#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2610#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2611#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2612#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2613#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2614#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2615#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2616#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2617#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2618#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2619#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2620#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07002621#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2622#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002623#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002624#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002625#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07002626#define ADPA_HSYNC_CNTL_ENABLE 0
2627#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2628#define ADPA_VSYNC_ACTIVE_LOW 0
2629#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2630#define ADPA_HSYNC_ACTIVE_LOW 0
2631#define ADPA_DPMS_MASK (~(3<<10))
2632#define ADPA_DPMS_ON (0<<10)
2633#define ADPA_DPMS_SUSPEND (1<<10)
2634#define ADPA_DPMS_STANDBY (2<<10)
2635#define ADPA_DPMS_OFF (3<<10)
2636
Chris Wilson939fe4d2010-10-09 10:33:26 +01002637
Jesse Barnes585fb112008-07-29 11:54:06 -07002638/* Hotplug control (945+ only) */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002639#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01002640#define PORTB_HOTPLUG_INT_EN (1 << 29)
2641#define PORTC_HOTPLUG_INT_EN (1 << 28)
2642#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07002643#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2644#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2645#define TV_HOTPLUG_INT_EN (1 << 18)
2646#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05002647#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2648 PORTC_HOTPLUG_INT_EN | \
2649 PORTD_HOTPLUG_INT_EN | \
2650 SDVOC_HOTPLUG_INT_EN | \
2651 SDVOB_HOTPLUG_INT_EN | \
2652 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07002653#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08002654#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2655/* must use period 64 on GM45 according to docs */
2656#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2657#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2658#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2659#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2660#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2661#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2662#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2663#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2664#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2665#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2666#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2667#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002668
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002669#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02002670/*
2671 * HDMI/DP bits are gen4+
2672 *
2673 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2674 * Please check the detailed lore in the commit message for for experimental
2675 * evidence.
2676 */
Todd Previte232a6ee2014-01-23 00:13:41 -07002677#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
2678#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
2679#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
2680/* VLV DP/HDMI bits again match Bspec */
2681#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
2682#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
2683#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01002684#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02002685#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
2686#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01002687#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02002688#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
2689#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01002690#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02002691#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
2692#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01002693/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07002694#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2695#define TV_HOTPLUG_INT_STATUS (1 << 10)
2696#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2697#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2698#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2699#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01002700#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2701#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2702#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02002703#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2704
Chris Wilson084b6122012-05-11 18:01:33 +01002705/* SDVO is different across gen3/4 */
2706#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2707#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02002708/*
2709 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2710 * since reality corrobates that they're the same as on gen3. But keep these
2711 * bits here (and the comment!) to help any other lost wanderers back onto the
2712 * right tracks.
2713 */
Chris Wilson084b6122012-05-11 18:01:33 +01002714#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2715#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2716#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2717#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05002718#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2719 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2720 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2721 PORTB_HOTPLUG_INT_STATUS | \
2722 PORTC_HOTPLUG_INT_STATUS | \
2723 PORTD_HOTPLUG_INT_STATUS)
2724
Egbert Eiche5868a32013-02-28 04:17:12 -05002725#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2726 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2727 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2728 PORTB_HOTPLUG_INT_STATUS | \
2729 PORTC_HOTPLUG_INT_STATUS | \
2730 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07002731
Paulo Zanonic20cd312013-02-19 16:21:45 -03002732/* SDVO and HDMI port control.
2733 * The same register may be used for SDVO or HDMI */
2734#define GEN3_SDVOB 0x61140
2735#define GEN3_SDVOC 0x61160
2736#define GEN4_HDMIB GEN3_SDVOB
2737#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjälä9418c1f2014-04-09 13:28:56 +03002738#define CHV_HDMID 0x6116C
Paulo Zanonic20cd312013-02-19 16:21:45 -03002739#define PCH_SDVOB 0xe1140
2740#define PCH_HDMIB PCH_SDVOB
2741#define PCH_HDMIC 0xe1150
2742#define PCH_HDMID 0xe1160
2743
Daniel Vetter84093602013-11-01 10:50:21 +01002744#define PORT_DFT_I9XX 0x61150
2745#define DC_BALANCE_RESET (1 << 25)
Rodrigo Vivia8aab8b2014-06-05 14:28:17 -07002746#define PORT_DFT2_G4X (dev_priv->info.display_mmio_offset + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01002747#define DC_BALANCE_RESET_VLV (1 << 31)
2748#define PIPE_SCRAMBLE_RESET_MASK (0x3 << 0)
2749#define PIPE_B_SCRAMBLE_RESET (1 << 1)
2750#define PIPE_A_SCRAMBLE_RESET (1 << 0)
2751
Paulo Zanonic20cd312013-02-19 16:21:45 -03002752/* Gen 3 SDVO bits: */
2753#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002754#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2755#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002756#define SDVO_PIPE_B_SELECT (1 << 30)
2757#define SDVO_STALL_SELECT (1 << 29)
2758#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002759/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002760 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07002761 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07002762 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2763 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002764#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07002765#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03002766#define SDVO_PHASE_SELECT_MASK (15 << 19)
2767#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2768#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2769#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2770#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2771#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2772#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002773/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002774#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2775 SDVO_INTERRUPT_ENABLE)
2776#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2777
2778/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002779#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03002780#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002781#define SDVO_ENCODING_SDVO (0 << 10)
2782#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002783#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2784#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002785#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002786#define SDVO_AUDIO_ENABLE (1 << 6)
2787/* VSYNC/HSYNC bits new with 965, default is to be set */
2788#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2789#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2790
2791/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002792#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002793#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2794
2795/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002796#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2797#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002798
Chon Ming Lee44f37d12014-04-09 13:28:21 +03002799/* CHV SDVO/HDMI bits: */
2800#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
2801#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
2802
Jesse Barnes585fb112008-07-29 11:54:06 -07002803
2804/* DVO port control */
2805#define DVOA 0x61120
2806#define DVOB 0x61140
2807#define DVOC 0x61160
2808#define DVO_ENABLE (1 << 31)
2809#define DVO_PIPE_B_SELECT (1 << 30)
2810#define DVO_PIPE_STALL_UNUSED (0 << 28)
2811#define DVO_PIPE_STALL (1 << 28)
2812#define DVO_PIPE_STALL_TV (2 << 28)
2813#define DVO_PIPE_STALL_MASK (3 << 28)
2814#define DVO_USE_VGA_SYNC (1 << 15)
2815#define DVO_DATA_ORDER_I740 (0 << 14)
2816#define DVO_DATA_ORDER_FP (1 << 14)
2817#define DVO_VSYNC_DISABLE (1 << 11)
2818#define DVO_HSYNC_DISABLE (1 << 10)
2819#define DVO_VSYNC_TRISTATE (1 << 9)
2820#define DVO_HSYNC_TRISTATE (1 << 8)
2821#define DVO_BORDER_ENABLE (1 << 7)
2822#define DVO_DATA_ORDER_GBRG (1 << 6)
2823#define DVO_DATA_ORDER_RGGB (0 << 6)
2824#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2825#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2826#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2827#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2828#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2829#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2830#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2831#define DVO_PRESERVE_MASK (0x7<<24)
2832#define DVOA_SRCDIM 0x61124
2833#define DVOB_SRCDIM 0x61144
2834#define DVOC_SRCDIM 0x61164
2835#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2836#define DVO_SRCDIM_VERTICAL_SHIFT 0
2837
2838/* LVDS port control */
2839#define LVDS 0x61180
2840/*
2841 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2842 * the DPLL semantics change when the LVDS is assigned to that pipe.
2843 */
2844#define LVDS_PORT_EN (1 << 31)
2845/* Selects pipe B for LVDS data. Must be set on pre-965. */
2846#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002847#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07002848#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08002849/* LVDS dithering flag on 965/g4x platform */
2850#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08002851/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2852#define LVDS_VSYNC_POLARITY (1 << 21)
2853#define LVDS_HSYNC_POLARITY (1 << 20)
2854
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08002855/* Enable border for unscaled (or aspect-scaled) display */
2856#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07002857/*
2858 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2859 * pixel.
2860 */
2861#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2862#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2863#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2864/*
2865 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2866 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2867 * on.
2868 */
2869#define LVDS_A3_POWER_MASK (3 << 6)
2870#define LVDS_A3_POWER_DOWN (0 << 6)
2871#define LVDS_A3_POWER_UP (3 << 6)
2872/*
2873 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2874 * is set.
2875 */
2876#define LVDS_CLKB_POWER_MASK (3 << 4)
2877#define LVDS_CLKB_POWER_DOWN (0 << 4)
2878#define LVDS_CLKB_POWER_UP (3 << 4)
2879/*
2880 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2881 * setting for whether we are in dual-channel mode. The B3 pair will
2882 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2883 */
2884#define LVDS_B0B3_POWER_MASK (3 << 2)
2885#define LVDS_B0B3_POWER_DOWN (0 << 2)
2886#define LVDS_B0B3_POWER_UP (3 << 2)
2887
David Härdeman3c17fe42010-09-24 21:44:32 +02002888/* Video Data Island Packet control */
2889#define VIDEO_DIP_DATA 0x61178
Paulo Zanoniadf00b22012-09-25 13:23:34 -03002890/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2891 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2892 * of the infoframe structure specified by CEA-861. */
2893#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002894#define VIDEO_DIP_VSC_DATA_SIZE 36
David Härdeman3c17fe42010-09-24 21:44:32 +02002895#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002896/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02002897#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02002898#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03002899#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002900#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02002901#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2902#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002903#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02002904#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2905#define VIDEO_DIP_SELECT_AVI (0 << 19)
2906#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2907#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07002908#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02002909#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2910#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2911#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03002912#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002913/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002914#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2915#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002916#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002917#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2918#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002919#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02002920
Jesse Barnes585fb112008-07-29 11:54:06 -07002921/* Panel power sequencing */
2922#define PP_STATUS 0x61200
2923#define PP_ON (1 << 31)
2924/*
2925 * Indicates that all dependencies of the panel are on:
2926 *
2927 * - PLL enabled
2928 * - pipe enabled
2929 * - LVDS/DVOB/DVOC on
2930 */
2931#define PP_READY (1 << 30)
2932#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07002933#define PP_SEQUENCE_POWER_UP (1 << 28)
2934#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2935#define PP_SEQUENCE_MASK (3 << 28)
2936#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002937#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002938#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07002939#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2940#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2941#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2942#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2943#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2944#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2945#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2946#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2947#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002948#define PP_CONTROL 0x61204
2949#define POWER_TARGET_ON (1 << 0)
2950#define PP_ON_DELAYS 0x61208
2951#define PP_OFF_DELAYS 0x6120c
2952#define PP_DIVISOR 0x61210
2953
2954/* Panel fitting */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002955#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07002956#define PFIT_ENABLE (1 << 31)
2957#define PFIT_PIPE_MASK (3 << 29)
2958#define PFIT_PIPE_SHIFT 29
2959#define VERT_INTERP_DISABLE (0 << 10)
2960#define VERT_INTERP_BILINEAR (1 << 10)
2961#define VERT_INTERP_MASK (3 << 10)
2962#define VERT_AUTO_SCALE (1 << 9)
2963#define HORIZ_INTERP_DISABLE (0 << 6)
2964#define HORIZ_INTERP_BILINEAR (1 << 6)
2965#define HORIZ_INTERP_MASK (3 << 6)
2966#define HORIZ_AUTO_SCALE (1 << 5)
2967#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002968#define PFIT_FILTER_FUZZY (0 << 24)
2969#define PFIT_SCALING_AUTO (0 << 26)
2970#define PFIT_SCALING_PROGRAMMED (1 << 26)
2971#define PFIT_SCALING_PILLAR (2 << 26)
2972#define PFIT_SCALING_LETTER (3 << 26)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002973#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002974/* Pre-965 */
2975#define PFIT_VERT_SCALE_SHIFT 20
2976#define PFIT_VERT_SCALE_MASK 0xfff00000
2977#define PFIT_HORIZ_SCALE_SHIFT 4
2978#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2979/* 965+ */
2980#define PFIT_VERT_SCALE_SHIFT_965 16
2981#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2982#define PFIT_HORIZ_SCALE_SHIFT_965 0
2983#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2984
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002985#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07002986
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002987#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
2988#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002989#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
2990 _VLV_BLC_PWM_CTL2_B)
2991
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002992#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
2993#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002994#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
2995 _VLV_BLC_PWM_CTL_B)
2996
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002997#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
2998#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002999#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
3000 _VLV_BLC_HIST_CTL_B)
3001
Jesse Barnes585fb112008-07-29 11:54:06 -07003002/* Backlight control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003003#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02003004#define BLM_PWM_ENABLE (1 << 31)
3005#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
3006#define BLM_PIPE_SELECT (1 << 29)
3007#define BLM_PIPE_SELECT_IVB (3 << 29)
3008#define BLM_PIPE_A (0 << 29)
3009#define BLM_PIPE_B (1 << 29)
3010#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03003011#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
3012#define BLM_TRANSCODER_B BLM_PIPE_B
3013#define BLM_TRANSCODER_C BLM_PIPE_C
3014#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003015#define BLM_PIPE(pipe) ((pipe) << 29)
3016#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
3017#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
3018#define BLM_PHASE_IN_ENABLE (1 << 25)
3019#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
3020#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
3021#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
3022#define BLM_PHASE_IN_COUNT_SHIFT (8)
3023#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
3024#define BLM_PHASE_IN_INCR_SHIFT (0)
3025#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003026#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01003027/*
3028 * This is the most significant 15 bits of the number of backlight cycles in a
3029 * complete cycle of the modulated backlight control.
3030 *
3031 * The actual value is this field multiplied by two.
3032 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02003033#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
3034#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
3035#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003036/*
3037 * This is the number of cycles out of the backlight modulation cycle for which
3038 * the backlight is on.
3039 *
3040 * This field must be no greater than the number of cycles in the complete
3041 * backlight modulation cycle.
3042 */
3043#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
3044#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02003045#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
3046#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003047
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003048#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07003049
Daniel Vetter7cf41602012-06-05 10:07:09 +02003050/* New registers for PCH-split platforms. Safe where new bits show up, the
3051 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
3052#define BLC_PWM_CPU_CTL2 0x48250
3053#define BLC_PWM_CPU_CTL 0x48254
3054
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003055#define HSW_BLC_PWM2_CTL 0x48350
3056
Daniel Vetter7cf41602012-06-05 10:07:09 +02003057/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
3058 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
3059#define BLC_PWM_PCH_CTL1 0xc8250
Daniel Vetter4b4147c2012-07-11 00:31:06 +02003060#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003061#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
3062#define BLM_PCH_POLARITY (1 << 29)
3063#define BLC_PWM_PCH_CTL2 0xc8254
3064
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003065#define UTIL_PIN_CTL 0x48400
3066#define UTIL_PIN_ENABLE (1 << 31)
3067
3068#define PCH_GTC_CTL 0xe7000
3069#define PCH_GTC_ENABLE (1 << 31)
3070
Jesse Barnes585fb112008-07-29 11:54:06 -07003071/* TV port control */
3072#define TV_CTL 0x68000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003073/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07003074# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003075/* Sources the TV encoder input from pipe B instead of A. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003076# define TV_ENC_PIPEB_SELECT (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003077/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003078# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003079/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003080# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003081/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003082# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003083/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003084# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3085# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003086/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003087# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003088/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07003089# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003090/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07003091# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003092/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07003093# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003094/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07003095# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003096/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07003097# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003098/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003099# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003100/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07003101# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003102/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003103# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003104/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003105 * Enables a fix for the 915GM only.
3106 *
3107 * Not sure what it does.
3108 */
3109# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003110/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08003111# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07003112# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003113/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07003114# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003115/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003116# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003117/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003118# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003119/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07003120# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003121/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07003122# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003123/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07003124# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003125/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07003126# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003127/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07003128# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003129/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07003130# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003131/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003132 * This test mode forces the DACs to 50% of full output.
3133 *
3134 * This is used for load detection in combination with TVDAC_SENSE_MASK
3135 */
3136# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3137# define TV_TEST_MODE_MASK (7 << 0)
3138
3139#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01003140# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03003141/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003142 * Reports that DAC state change logic has reported change (RO).
3143 *
3144 * This gets cleared when TV_DAC_STATE_EN is cleared
3145*/
3146# define TVDAC_STATE_CHG (1 << 31)
3147# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003148/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003149# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003150/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003151# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003152/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003153# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003154/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003155 * Enables DAC state detection logic, for load-based TV detection.
3156 *
3157 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3158 * to off, for load detection to work.
3159 */
3160# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003161/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003162# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003163/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003164# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003165/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003166# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003167/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07003168# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003169/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07003170# define ENC_TVDAC_SLEW_FAST (1 << 6)
3171# define DAC_A_1_3_V (0 << 4)
3172# define DAC_A_1_1_V (1 << 4)
3173# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08003174# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003175# define DAC_B_1_3_V (0 << 2)
3176# define DAC_B_1_1_V (1 << 2)
3177# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08003178# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003179# define DAC_C_1_3_V (0 << 0)
3180# define DAC_C_1_1_V (1 << 0)
3181# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08003182# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003183
Ville Syrjälä646b4262014-04-25 20:14:30 +03003184/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003185 * CSC coefficients are stored in a floating point format with 9 bits of
3186 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3187 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3188 * -1 (0x3) being the only legal negative value.
3189 */
3190#define TV_CSC_Y 0x68010
3191# define TV_RY_MASK 0x07ff0000
3192# define TV_RY_SHIFT 16
3193# define TV_GY_MASK 0x00000fff
3194# define TV_GY_SHIFT 0
3195
3196#define TV_CSC_Y2 0x68014
3197# define TV_BY_MASK 0x07ff0000
3198# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003199/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003200 * Y attenuation for component video.
3201 *
3202 * Stored in 1.9 fixed point.
3203 */
3204# define TV_AY_MASK 0x000003ff
3205# define TV_AY_SHIFT 0
3206
3207#define TV_CSC_U 0x68018
3208# define TV_RU_MASK 0x07ff0000
3209# define TV_RU_SHIFT 16
3210# define TV_GU_MASK 0x000007ff
3211# define TV_GU_SHIFT 0
3212
3213#define TV_CSC_U2 0x6801c
3214# define TV_BU_MASK 0x07ff0000
3215# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003216/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003217 * U attenuation for component video.
3218 *
3219 * Stored in 1.9 fixed point.
3220 */
3221# define TV_AU_MASK 0x000003ff
3222# define TV_AU_SHIFT 0
3223
3224#define TV_CSC_V 0x68020
3225# define TV_RV_MASK 0x0fff0000
3226# define TV_RV_SHIFT 16
3227# define TV_GV_MASK 0x000007ff
3228# define TV_GV_SHIFT 0
3229
3230#define TV_CSC_V2 0x68024
3231# define TV_BV_MASK 0x07ff0000
3232# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003233/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003234 * V attenuation for component video.
3235 *
3236 * Stored in 1.9 fixed point.
3237 */
3238# define TV_AV_MASK 0x000007ff
3239# define TV_AV_SHIFT 0
3240
3241#define TV_CLR_KNOBS 0x68028
Ville Syrjälä646b4262014-04-25 20:14:30 +03003242/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07003243# define TV_BRIGHTNESS_MASK 0xff000000
3244# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03003245/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07003246# define TV_CONTRAST_MASK 0x00ff0000
3247# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003248/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07003249# define TV_SATURATION_MASK 0x0000ff00
3250# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003251/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07003252# define TV_HUE_MASK 0x000000ff
3253# define TV_HUE_SHIFT 0
3254
3255#define TV_CLR_LEVEL 0x6802c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003256/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07003257# define TV_BLACK_LEVEL_MASK 0x01ff0000
3258# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003259/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07003260# define TV_BLANK_LEVEL_MASK 0x000001ff
3261# define TV_BLANK_LEVEL_SHIFT 0
3262
3263#define TV_H_CTL_1 0x68030
Ville Syrjälä646b4262014-04-25 20:14:30 +03003264/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003265# define TV_HSYNC_END_MASK 0x1fff0000
3266# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003267/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07003268# define TV_HTOTAL_MASK 0x00001fff
3269# define TV_HTOTAL_SHIFT 0
3270
3271#define TV_H_CTL_2 0x68034
Ville Syrjälä646b4262014-04-25 20:14:30 +03003272/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003273# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003274/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003275# define TV_HBURST_START_SHIFT 16
3276# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003277/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07003278# define TV_HBURST_LEN_SHIFT 0
3279# define TV_HBURST_LEN_MASK 0x0001fff
3280
3281#define TV_H_CTL_3 0x68038
Ville Syrjälä646b4262014-04-25 20:14:30 +03003282/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07003283# define TV_HBLANK_END_SHIFT 16
3284# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003285/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07003286# define TV_HBLANK_START_SHIFT 0
3287# define TV_HBLANK_START_MASK 0x0001fff
3288
3289#define TV_V_CTL_1 0x6803c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003290/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003291# define TV_NBR_END_SHIFT 16
3292# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003293/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003294# define TV_VI_END_F1_SHIFT 8
3295# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03003296/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003297# define TV_VI_END_F2_SHIFT 0
3298# define TV_VI_END_F2_MASK 0x0000003f
3299
3300#define TV_V_CTL_2 0x68040
Ville Syrjälä646b4262014-04-25 20:14:30 +03003301/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07003302# define TV_VSYNC_LEN_MASK 0x07ff0000
3303# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003304/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07003305 * number of half lines.
3306 */
3307# define TV_VSYNC_START_F1_MASK 0x00007f00
3308# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003309/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003310 * Offset of the start of vsync in field 2, measured in one less than the
3311 * number of half lines.
3312 */
3313# define TV_VSYNC_START_F2_MASK 0x0000007f
3314# define TV_VSYNC_START_F2_SHIFT 0
3315
3316#define TV_V_CTL_3 0x68044
Ville Syrjälä646b4262014-04-25 20:14:30 +03003317/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07003318# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003319/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07003320# define TV_VEQ_LEN_MASK 0x007f0000
3321# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003322/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07003323 * the number of half lines.
3324 */
3325# define TV_VEQ_START_F1_MASK 0x0007f00
3326# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003327/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003328 * Offset of the start of equalization in field 2, measured in one less than
3329 * the number of half lines.
3330 */
3331# define TV_VEQ_START_F2_MASK 0x000007f
3332# define TV_VEQ_START_F2_SHIFT 0
3333
3334#define TV_V_CTL_4 0x68048
Ville Syrjälä646b4262014-04-25 20:14:30 +03003335/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003336 * Offset to start of vertical colorburst, measured in one less than the
3337 * number of lines from vertical start.
3338 */
3339# define TV_VBURST_START_F1_MASK 0x003f0000
3340# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003341/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003342 * Offset to the end of vertical colorburst, measured in one less than the
3343 * number of lines from the start of NBR.
3344 */
3345# define TV_VBURST_END_F1_MASK 0x000000ff
3346# define TV_VBURST_END_F1_SHIFT 0
3347
3348#define TV_V_CTL_5 0x6804c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003349/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003350 * Offset to start of vertical colorburst, measured in one less than the
3351 * number of lines from vertical start.
3352 */
3353# define TV_VBURST_START_F2_MASK 0x003f0000
3354# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003355/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003356 * Offset to the end of vertical colorburst, measured in one less than the
3357 * number of lines from the start of NBR.
3358 */
3359# define TV_VBURST_END_F2_MASK 0x000000ff
3360# define TV_VBURST_END_F2_SHIFT 0
3361
3362#define TV_V_CTL_6 0x68050
Ville Syrjälä646b4262014-04-25 20:14:30 +03003363/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003364 * Offset to start of vertical colorburst, measured in one less than the
3365 * number of lines from vertical start.
3366 */
3367# define TV_VBURST_START_F3_MASK 0x003f0000
3368# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003369/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003370 * Offset to the end of vertical colorburst, measured in one less than the
3371 * number of lines from the start of NBR.
3372 */
3373# define TV_VBURST_END_F3_MASK 0x000000ff
3374# define TV_VBURST_END_F3_SHIFT 0
3375
3376#define TV_V_CTL_7 0x68054
Ville Syrjälä646b4262014-04-25 20:14:30 +03003377/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003378 * Offset to start of vertical colorburst, measured in one less than the
3379 * number of lines from vertical start.
3380 */
3381# define TV_VBURST_START_F4_MASK 0x003f0000
3382# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003383/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003384 * Offset to the end of vertical colorburst, measured in one less than the
3385 * number of lines from the start of NBR.
3386 */
3387# define TV_VBURST_END_F4_MASK 0x000000ff
3388# define TV_VBURST_END_F4_SHIFT 0
3389
3390#define TV_SC_CTL_1 0x68060
Ville Syrjälä646b4262014-04-25 20:14:30 +03003391/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003392# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003393/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003394# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003395/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003396# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003397/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07003398# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003399/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07003400# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003401/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07003402# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003403/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07003404# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003405/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003406# define TV_BURST_LEVEL_MASK 0x00ff0000
3407# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003408/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003409# define TV_SCDDA1_INC_MASK 0x00000fff
3410# define TV_SCDDA1_INC_SHIFT 0
3411
3412#define TV_SC_CTL_2 0x68064
Ville Syrjälä646b4262014-04-25 20:14:30 +03003413/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003414# define TV_SCDDA2_SIZE_MASK 0x7fff0000
3415# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003416/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003417# define TV_SCDDA2_INC_MASK 0x00007fff
3418# define TV_SCDDA2_INC_SHIFT 0
3419
3420#define TV_SC_CTL_3 0x68068
Ville Syrjälä646b4262014-04-25 20:14:30 +03003421/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003422# define TV_SCDDA3_SIZE_MASK 0x7fff0000
3423# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003424/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003425# define TV_SCDDA3_INC_MASK 0x00007fff
3426# define TV_SCDDA3_INC_SHIFT 0
3427
3428#define TV_WIN_POS 0x68070
Ville Syrjälä646b4262014-04-25 20:14:30 +03003429/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07003430# define TV_XPOS_MASK 0x1fff0000
3431# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003432/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003433# define TV_YPOS_MASK 0x00000fff
3434# define TV_YPOS_SHIFT 0
3435
3436#define TV_WIN_SIZE 0x68074
Ville Syrjälä646b4262014-04-25 20:14:30 +03003437/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003438# define TV_XSIZE_MASK 0x1fff0000
3439# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003440/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003441 * Vertical size of the display window, measured in pixels.
3442 *
3443 * Must be even for interlaced modes.
3444 */
3445# define TV_YSIZE_MASK 0x00000fff
3446# define TV_YSIZE_SHIFT 0
3447
3448#define TV_FILTER_CTL_1 0x68080
Ville Syrjälä646b4262014-04-25 20:14:30 +03003449/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003450 * Enables automatic scaling calculation.
3451 *
3452 * If set, the rest of the registers are ignored, and the calculated values can
3453 * be read back from the register.
3454 */
3455# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003456/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003457 * Disables the vertical filter.
3458 *
3459 * This is required on modes more than 1024 pixels wide */
3460# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003461/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07003462# define TV_VADAPT (1 << 28)
3463# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003464/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07003465# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003466/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07003467# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003468/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07003469# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003470/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003471 * Sets the horizontal scaling factor.
3472 *
3473 * This should be the fractional part of the horizontal scaling factor divided
3474 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
3475 *
3476 * (src width - 1) / ((oversample * dest width) - 1)
3477 */
3478# define TV_HSCALE_FRAC_MASK 0x00003fff
3479# define TV_HSCALE_FRAC_SHIFT 0
3480
3481#define TV_FILTER_CTL_2 0x68084
Ville Syrjälä646b4262014-04-25 20:14:30 +03003482/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003483 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3484 *
3485 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3486 */
3487# define TV_VSCALE_INT_MASK 0x00038000
3488# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03003489/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003490 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3491 *
3492 * \sa TV_VSCALE_INT_MASK
3493 */
3494# define TV_VSCALE_FRAC_MASK 0x00007fff
3495# define TV_VSCALE_FRAC_SHIFT 0
3496
3497#define TV_FILTER_CTL_3 0x68088
Ville Syrjälä646b4262014-04-25 20:14:30 +03003498/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003499 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3500 *
3501 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3502 *
3503 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3504 */
3505# define TV_VSCALE_IP_INT_MASK 0x00038000
3506# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03003507/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003508 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3509 *
3510 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3511 *
3512 * \sa TV_VSCALE_IP_INT_MASK
3513 */
3514# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
3515# define TV_VSCALE_IP_FRAC_SHIFT 0
3516
3517#define TV_CC_CONTROL 0x68090
3518# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003519/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003520 * Specifies which field to send the CC data in.
3521 *
3522 * CC data is usually sent in field 0.
3523 */
3524# define TV_CC_FID_MASK (1 << 27)
3525# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03003526/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003527# define TV_CC_HOFF_MASK 0x03ff0000
3528# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003529/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07003530# define TV_CC_LINE_MASK 0x0000003f
3531# define TV_CC_LINE_SHIFT 0
3532
3533#define TV_CC_DATA 0x68094
3534# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003535/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003536# define TV_CC_DATA_2_MASK 0x007f0000
3537# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003538/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003539# define TV_CC_DATA_1_MASK 0x0000007f
3540# define TV_CC_DATA_1_SHIFT 0
3541
3542#define TV_H_LUMA_0 0x68100
3543#define TV_H_LUMA_59 0x681ec
3544#define TV_H_CHROMA_0 0x68200
3545#define TV_H_CHROMA_59 0x682ec
3546#define TV_V_LUMA_0 0x68300
3547#define TV_V_LUMA_42 0x683a8
3548#define TV_V_CHROMA_0 0x68400
3549#define TV_V_CHROMA_42 0x684a8
3550
Keith Packard040d87f2009-05-30 20:42:33 -07003551/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003552#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07003553#define DP_B 0x64100
3554#define DP_C 0x64200
3555#define DP_D 0x64300
3556
3557#define DP_PORT_EN (1 << 31)
3558#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003559#define DP_PIPE_MASK (1 << 30)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03003560#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
3561#define DP_PIPE_MASK_CHV (3 << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003562
Keith Packard040d87f2009-05-30 20:42:33 -07003563/* Link training mode - select a suitable mode for each stage */
3564#define DP_LINK_TRAIN_PAT_1 (0 << 28)
3565#define DP_LINK_TRAIN_PAT_2 (1 << 28)
3566#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
3567#define DP_LINK_TRAIN_OFF (3 << 28)
3568#define DP_LINK_TRAIN_MASK (3 << 28)
3569#define DP_LINK_TRAIN_SHIFT 28
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003570#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
3571#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
Keith Packard040d87f2009-05-30 20:42:33 -07003572
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003573/* CPT Link training mode */
3574#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3575#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3576#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3577#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3578#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3579#define DP_LINK_TRAIN_SHIFT_CPT 8
3580
Keith Packard040d87f2009-05-30 20:42:33 -07003581/* Signal voltages. These are mostly controlled by the other end */
3582#define DP_VOLTAGE_0_4 (0 << 25)
3583#define DP_VOLTAGE_0_6 (1 << 25)
3584#define DP_VOLTAGE_0_8 (2 << 25)
3585#define DP_VOLTAGE_1_2 (3 << 25)
3586#define DP_VOLTAGE_MASK (7 << 25)
3587#define DP_VOLTAGE_SHIFT 25
3588
3589/* Signal pre-emphasis levels, like voltages, the other end tells us what
3590 * they want
3591 */
3592#define DP_PRE_EMPHASIS_0 (0 << 22)
3593#define DP_PRE_EMPHASIS_3_5 (1 << 22)
3594#define DP_PRE_EMPHASIS_6 (2 << 22)
3595#define DP_PRE_EMPHASIS_9_5 (3 << 22)
3596#define DP_PRE_EMPHASIS_MASK (7 << 22)
3597#define DP_PRE_EMPHASIS_SHIFT 22
3598
3599/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02003600#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07003601#define DP_PORT_WIDTH_MASK (7 << 19)
3602
3603/* Mystic DPCD version 1.1 special mode */
3604#define DP_ENHANCED_FRAMING (1 << 18)
3605
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003606/* eDP */
3607#define DP_PLL_FREQ_270MHZ (0 << 16)
3608#define DP_PLL_FREQ_160MHZ (1 << 16)
3609#define DP_PLL_FREQ_MASK (3 << 16)
3610
Ville Syrjälä646b4262014-04-25 20:14:30 +03003611/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07003612#define DP_PORT_REVERSAL (1 << 15)
3613
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003614/* eDP */
3615#define DP_PLL_ENABLE (1 << 14)
3616
Ville Syrjälä646b4262014-04-25 20:14:30 +03003617/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07003618#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3619
3620#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003621#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07003622
Ville Syrjälä646b4262014-04-25 20:14:30 +03003623/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07003624#define DP_COLOR_RANGE_16_235 (1 << 8)
3625
Ville Syrjälä646b4262014-04-25 20:14:30 +03003626/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07003627#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3628
Ville Syrjälä646b4262014-04-25 20:14:30 +03003629/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07003630#define DP_SYNC_VS_HIGH (1 << 4)
3631#define DP_SYNC_HS_HIGH (1 << 3)
3632
Ville Syrjälä646b4262014-04-25 20:14:30 +03003633/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07003634#define DP_DETECTED (1 << 2)
3635
Ville Syrjälä646b4262014-04-25 20:14:30 +03003636/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07003637 * signal sink for DDC etc. Max packet size supported
3638 * is 20 bytes in each direction, hence the 5 fixed
3639 * data registers
3640 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003641#define DPA_AUX_CH_CTL 0x64010
3642#define DPA_AUX_CH_DATA1 0x64014
3643#define DPA_AUX_CH_DATA2 0x64018
3644#define DPA_AUX_CH_DATA3 0x6401c
3645#define DPA_AUX_CH_DATA4 0x64020
3646#define DPA_AUX_CH_DATA5 0x64024
3647
Keith Packard040d87f2009-05-30 20:42:33 -07003648#define DPB_AUX_CH_CTL 0x64110
3649#define DPB_AUX_CH_DATA1 0x64114
3650#define DPB_AUX_CH_DATA2 0x64118
3651#define DPB_AUX_CH_DATA3 0x6411c
3652#define DPB_AUX_CH_DATA4 0x64120
3653#define DPB_AUX_CH_DATA5 0x64124
3654
3655#define DPC_AUX_CH_CTL 0x64210
3656#define DPC_AUX_CH_DATA1 0x64214
3657#define DPC_AUX_CH_DATA2 0x64218
3658#define DPC_AUX_CH_DATA3 0x6421c
3659#define DPC_AUX_CH_DATA4 0x64220
3660#define DPC_AUX_CH_DATA5 0x64224
3661
3662#define DPD_AUX_CH_CTL 0x64310
3663#define DPD_AUX_CH_DATA1 0x64314
3664#define DPD_AUX_CH_DATA2 0x64318
3665#define DPD_AUX_CH_DATA3 0x6431c
3666#define DPD_AUX_CH_DATA4 0x64320
3667#define DPD_AUX_CH_DATA5 0x64324
3668
3669#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3670#define DP_AUX_CH_CTL_DONE (1 << 30)
3671#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3672#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3673#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3674#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3675#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3676#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3677#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3678#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3679#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3680#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3681#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3682#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3683#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3684#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3685#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3686#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3687#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3688#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3689#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00003690#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07003691
3692/*
3693 * Computing GMCH M and N values for the Display Port link
3694 *
3695 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3696 *
3697 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3698 *
3699 * The GMCH value is used internally
3700 *
3701 * bytes_per_pixel is the number of bytes coming out of the plane,
3702 * which is after the LUTs, so we want the bytes for our color format.
3703 * For our current usage, this is always 3, one byte for R, G and B.
3704 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02003705#define _PIPEA_DATA_M_G4X 0x70050
3706#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07003707
3708/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003709#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02003710#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003711#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07003712
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003713#define DATA_LINK_M_N_MASK (0xffffff)
3714#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07003715
Daniel Vettere3b95f12013-05-03 11:49:49 +02003716#define _PIPEA_DATA_N_G4X 0x70054
3717#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07003718#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3719
3720/*
3721 * Computing Link M and N values for the Display Port link
3722 *
3723 * Link M / N = pixel_clock / ls_clk
3724 *
3725 * (the DP spec calls pixel_clock the 'strm_clk')
3726 *
3727 * The Link value is transmitted in the Main Stream
3728 * Attributes and VB-ID.
3729 */
3730
Daniel Vettere3b95f12013-05-03 11:49:49 +02003731#define _PIPEA_LINK_M_G4X 0x70060
3732#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07003733#define PIPEA_DP_LINK_M_MASK (0xffffff)
3734
Daniel Vettere3b95f12013-05-03 11:49:49 +02003735#define _PIPEA_LINK_N_G4X 0x70064
3736#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07003737#define PIPEA_DP_LINK_N_MASK (0xffffff)
3738
Daniel Vettere3b95f12013-05-03 11:49:49 +02003739#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3740#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3741#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3742#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003743
Jesse Barnes585fb112008-07-29 11:54:06 -07003744/* Display & cursor control */
3745
3746/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003747#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03003748#define DSL_LINEMASK_GEN2 0x00000fff
3749#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003750#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01003751#define PIPECONF_ENABLE (1<<31)
3752#define PIPECONF_DISABLE 0
3753#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003754#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03003755#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00003756#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01003757#define PIPECONF_SINGLE_WIDE 0
3758#define PIPECONF_PIPE_UNLOCKED 0
3759#define PIPECONF_PIPE_LOCKED (1<<25)
3760#define PIPECONF_PALETTE 0
3761#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07003762#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01003763#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03003764#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01003765/* Note that pre-gen3 does not support interlaced display directly. Panel
3766 * fitting must be disabled on pre-ilk for interlaced. */
3767#define PIPECONF_PROGRESSIVE (0 << 21)
3768#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3769#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3770#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3771#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3772/* Ironlake and later have a complete new set of values for interlaced. PFIT
3773 * means panel fitter required, PF means progressive fetch, DBL means power
3774 * saving pixel doubling. */
3775#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3776#define PIPECONF_INTERLACED_ILK (3 << 21)
3777#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3778#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02003779#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05303780#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Jesse Barnes652c3932009-08-17 13:31:43 -07003781#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02003782#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003783#define PIPECONF_BPC_MASK (0x7 << 5)
3784#define PIPECONF_8BPC (0<<5)
3785#define PIPECONF_10BPC (1<<5)
3786#define PIPECONF_6BPC (2<<5)
3787#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07003788#define PIPECONF_DITHER_EN (1<<4)
3789#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3790#define PIPECONF_DITHER_TYPE_SP (0<<2)
3791#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3792#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3793#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003794#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07003795#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02003796#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003797#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3798#define PIPE_CRC_DONE_ENABLE (1UL<<28)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003799#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
Jesse Barnes585fb112008-07-29 11:54:06 -07003800#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003801#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003802#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3803#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3804#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3805#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02003806#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07003807#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3808#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3809#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02003810#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003811#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07003812#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3813#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003814#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnes585fb112008-07-29 11:54:06 -07003815#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003816#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003817#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02003818#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
3819#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07003820#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3821#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003822#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07003823#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02003824#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003825#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3826#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3827#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3828#define PIPE_DPST_EVENT_STATUS (1UL<<7)
Imre Deak10c59c52014-02-10 18:42:48 +02003829#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003830#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07003831#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3832#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02003833#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003834#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07003835#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3836#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003837#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
Jesse Barnes585fb112008-07-29 11:54:06 -07003838#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003839#define PIPE_HBLANK_INT_STATUS (1UL<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003840#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3841
Imre Deak755e9012014-02-10 18:42:47 +02003842#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
3843#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
3844
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03003845#define PIPE_A_OFFSET 0x70000
3846#define PIPE_B_OFFSET 0x71000
3847#define PIPE_C_OFFSET 0x72000
3848#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003849/*
3850 * There's actually no pipe EDP. Some pipe registers have
3851 * simply shifted from the pipe to the transcoder, while
3852 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
3853 * to access such registers in transcoder EDP.
3854 */
3855#define PIPE_EDP_OFFSET 0x7f000
3856
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003857#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
3858 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
3859 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003860
3861#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
3862#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
3863#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
3864#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
3865#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01003866
Paulo Zanoni756f85c2013-11-02 21:07:38 -07003867#define _PIPE_MISC_A 0x70030
3868#define _PIPE_MISC_B 0x71030
3869#define PIPEMISC_DITHER_BPC_MASK (7<<5)
3870#define PIPEMISC_DITHER_8_BPC (0<<5)
3871#define PIPEMISC_DITHER_10_BPC (1<<5)
3872#define PIPEMISC_DITHER_6_BPC (2<<5)
3873#define PIPEMISC_DITHER_12_BPC (3<<5)
3874#define PIPEMISC_DITHER_ENABLE (1<<4)
3875#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
3876#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003877#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07003878
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02003879#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07003880#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003881#define PIPEB_HLINE_INT_EN (1<<28)
3882#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02003883#define SPRITED_FLIP_DONE_INT_EN (1<<26)
3884#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
3885#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03003886#define PIPE_PSR_INT_EN (1<<22)
Jesse Barnes79831172012-06-20 10:53:12 -07003887#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003888#define PIPEA_HLINE_INT_EN (1<<20)
3889#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02003890#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
3891#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003892#define PLANEA_FLIPDONE_INT_EN (1<<16)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03003893#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
3894#define PIPEC_HLINE_INT_EN (1<<12)
3895#define PIPEC_VBLANK_INT_EN (1<<11)
3896#define SPRITEF_FLIPDONE_INT_EN (1<<10)
3897#define SPRITEE_FLIPDONE_INT_EN (1<<9)
3898#define PLANEC_FLIPDONE_INT_EN (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003899
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03003900#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
3901#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
3902#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
3903#define PLANEC_INVALID_GTT_INT_EN (1<<25)
3904#define CURSORC_INVALID_GTT_INT_EN (1<<24)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003905#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3906#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3907#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3908#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3909#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3910#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3911#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3912#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3913#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03003914#define DPINVGTT_EN_MASK_CHV 0xfff0000
3915#define SPRITEF_INVALID_GTT_STATUS (1<<11)
3916#define SPRITEE_INVALID_GTT_STATUS (1<<10)
3917#define PLANEC_INVALID_GTT_STATUS (1<<9)
3918#define CURSORC_INVALID_GTT_STATUS (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003919#define CURSORB_INVALID_GTT_STATUS (1<<7)
3920#define CURSORA_INVALID_GTT_STATUS (1<<6)
3921#define SPRITED_INVALID_GTT_STATUS (1<<5)
3922#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3923#define PLANEB_INVALID_GTT_STATUS (1<<3)
3924#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3925#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3926#define PLANEA_INVALID_GTT_STATUS (1<<0)
3927#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03003928#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003929
Jesse Barnes585fb112008-07-29 11:54:06 -07003930#define DSPARB 0x70030
3931#define DSPARB_CSTART_MASK (0x7f << 7)
3932#define DSPARB_CSTART_SHIFT 7
3933#define DSPARB_BSTART_MASK (0x7f)
3934#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08003935#define DSPARB_BEND_SHIFT 9 /* on 855 */
3936#define DSPARB_AEND_SHIFT 0
3937
Ville Syrjälä0a560672014-06-11 16:51:18 +03003938/* pnv/gen4/g4x/vlv/chv */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003939#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03003940#define DSPFW_SR_SHIFT 23
3941#define DSPFW_SR_MASK (0x1ff<<23)
3942#define DSPFW_CURSORB_SHIFT 16
3943#define DSPFW_CURSORB_MASK (0x3f<<16)
3944#define DSPFW_PLANEB_SHIFT 8
3945#define DSPFW_PLANEB_MASK (0x7f<<8)
3946#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
3947#define DSPFW_PLANEA_SHIFT 0
3948#define DSPFW_PLANEA_MASK (0x7f<<0)
3949#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003950#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
Ville Syrjälä0a560672014-06-11 16:51:18 +03003951#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
3952#define DSPFW_FBC_SR_SHIFT 28
3953#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
3954#define DSPFW_FBC_HPLL_SR_SHIFT 24
3955#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
3956#define DSPFW_SPRITEB_SHIFT (16)
3957#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
3958#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
3959#define DSPFW_CURSORA_SHIFT 8
3960#define DSPFW_CURSORA_MASK (0x3f<<8)
3961#define DSPFW_PLANEC_SHIFT_OLD 0
3962#define DSPFW_PLANEC_MASK_OLD (0x7f<<0) /* pre-gen4 sprite C */
3963#define DSPFW_SPRITEA_SHIFT 0
3964#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
3965#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003966#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
Ville Syrjälä0a560672014-06-11 16:51:18 +03003967#define DSPFW_HPLL_SR_EN (1<<31)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003968#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03003969#define DSPFW_CURSOR_SR_SHIFT 24
Zhao Yakuid4294342010-03-22 22:45:36 +08003970#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3971#define DSPFW_HPLL_CURSOR_SHIFT 16
3972#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03003973#define DSPFW_HPLL_SR_SHIFT 0
3974#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
3975
3976/* vlv/chv */
3977#define DSPFW4 (VLV_DISPLAY_BASE + 0x70070)
3978#define DSPFW_SPRITEB_WM1_SHIFT 16
3979#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
3980#define DSPFW_CURSORA_WM1_SHIFT 8
3981#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
3982#define DSPFW_SPRITEA_WM1_SHIFT 0
3983#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
3984#define DSPFW5 (VLV_DISPLAY_BASE + 0x70074)
3985#define DSPFW_PLANEB_WM1_SHIFT 24
3986#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
3987#define DSPFW_PLANEA_WM1_SHIFT 16
3988#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
3989#define DSPFW_CURSORB_WM1_SHIFT 8
3990#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
3991#define DSPFW_CURSOR_SR_WM1_SHIFT 0
3992#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
3993#define DSPFW6 (VLV_DISPLAY_BASE + 0x70078)
3994#define DSPFW_SR_WM1_SHIFT 0
3995#define DSPFW_SR_WM1_MASK (0x1ff<<0)
3996#define DSPFW7 (VLV_DISPLAY_BASE + 0x7007c)
3997#define DSPFW7_CHV (VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
3998#define DSPFW_SPRITED_WM1_SHIFT 24
3999#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
4000#define DSPFW_SPRITED_SHIFT 16
4001#define DSPFW_SPRITED_MASK (0xff<<16)
4002#define DSPFW_SPRITEC_WM1_SHIFT 8
4003#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
4004#define DSPFW_SPRITEC_SHIFT 0
4005#define DSPFW_SPRITEC_MASK (0xff<<0)
4006#define DSPFW8_CHV (VLV_DISPLAY_BASE + 0x700b8)
4007#define DSPFW_SPRITEF_WM1_SHIFT 24
4008#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
4009#define DSPFW_SPRITEF_SHIFT 16
4010#define DSPFW_SPRITEF_MASK (0xff<<16)
4011#define DSPFW_SPRITEE_WM1_SHIFT 8
4012#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
4013#define DSPFW_SPRITEE_SHIFT 0
4014#define DSPFW_SPRITEE_MASK (0xff<<0)
4015#define DSPFW9_CHV (VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
4016#define DSPFW_PLANEC_WM1_SHIFT 24
4017#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
4018#define DSPFW_PLANEC_SHIFT 16
4019#define DSPFW_PLANEC_MASK (0xff<<16)
4020#define DSPFW_CURSORC_WM1_SHIFT 8
4021#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
4022#define DSPFW_CURSORC_SHIFT 0
4023#define DSPFW_CURSORC_MASK (0x3f<<0)
4024
4025/* vlv/chv high order bits */
4026#define DSPHOWM (VLV_DISPLAY_BASE + 0x70064)
4027#define DSPFW_SR_HI_SHIFT 24
4028#define DSPFW_SR_HI_MASK (1<<24)
4029#define DSPFW_SPRITEF_HI_SHIFT 23
4030#define DSPFW_SPRITEF_HI_MASK (1<<23)
4031#define DSPFW_SPRITEE_HI_SHIFT 22
4032#define DSPFW_SPRITEE_HI_MASK (1<<22)
4033#define DSPFW_PLANEC_HI_SHIFT 21
4034#define DSPFW_PLANEC_HI_MASK (1<<21)
4035#define DSPFW_SPRITED_HI_SHIFT 20
4036#define DSPFW_SPRITED_HI_MASK (1<<20)
4037#define DSPFW_SPRITEC_HI_SHIFT 16
4038#define DSPFW_SPRITEC_HI_MASK (1<<16)
4039#define DSPFW_PLANEB_HI_SHIFT 12
4040#define DSPFW_PLANEB_HI_MASK (1<<12)
4041#define DSPFW_SPRITEB_HI_SHIFT 8
4042#define DSPFW_SPRITEB_HI_MASK (1<<8)
4043#define DSPFW_SPRITEA_HI_SHIFT 4
4044#define DSPFW_SPRITEA_HI_MASK (1<<4)
4045#define DSPFW_PLANEA_HI_SHIFT 0
4046#define DSPFW_PLANEA_HI_MASK (1<<0)
4047#define DSPHOWM1 (VLV_DISPLAY_BASE + 0x70068)
4048#define DSPFW_SR_WM1_HI_SHIFT 24
4049#define DSPFW_SR_WM1_HI_MASK (1<<24)
4050#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
4051#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
4052#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
4053#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
4054#define DSPFW_PLANEC_WM1_HI_SHIFT 21
4055#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
4056#define DSPFW_SPRITED_WM1_HI_SHIFT 20
4057#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
4058#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
4059#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
4060#define DSPFW_PLANEB_WM1_HI_SHIFT 12
4061#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
4062#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
4063#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
4064#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
4065#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
4066#define DSPFW_PLANEA_WM1_HI_SHIFT 0
4067#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004068
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004069/* drain latency register values*/
Rodrigo Vivi5e56ba42014-10-17 08:05:08 -07004070#define DRAIN_LATENCY_PRECISION_16 16
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004071#define DRAIN_LATENCY_PRECISION_32 32
Zhenyu Wang22c5aee2014-02-28 06:50:06 +08004072#define DRAIN_LATENCY_PRECISION_64 64
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004073#define VLV_DDL(pipe) (VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Rodrigo Vivi5e56ba42014-10-17 08:05:08 -07004074#define DDL_CURSOR_PRECISION_HIGH (1<<31)
4075#define DDL_CURSOR_PRECISION_LOW (0<<31)
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004076#define DDL_CURSOR_SHIFT 24
Rodrigo Vivi5e56ba42014-10-17 08:05:08 -07004077#define DDL_SPRITE_PRECISION_HIGH(sprite) (1<<(15+8*(sprite)))
4078#define DDL_SPRITE_PRECISION_LOW(sprite) (0<<(15+8*(sprite)))
Gajanan Bhat01e184c2014-08-07 17:03:30 +05304079#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
Rodrigo Vivi5e56ba42014-10-17 08:05:08 -07004080#define DDL_PLANE_PRECISION_HIGH (1<<7)
4081#define DDL_PLANE_PRECISION_LOW (0<<7)
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004082#define DDL_PLANE_SHIFT 0
Gajanan Bhat0948c262014-08-07 01:58:24 +05304083#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004084
Shaohua Li7662c8b2009-06-26 11:23:55 +08004085/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09004086#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08004087#define I915_FIFO_LINE_SIZE 64
4088#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09004089
Jesse Barnesceb04242012-03-28 13:39:22 -07004090#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09004091#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08004092#define I965_FIFO_SIZE 512
4093#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08004094#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004095#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004096#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09004097
Jesse Barnesceb04242012-03-28 13:39:22 -07004098#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09004099#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08004100#define I915_MAX_WM 0x3f
4101
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004102#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
4103#define PINEVIEW_FIFO_LINE_SIZE 64
4104#define PINEVIEW_MAX_WM 0x1ff
4105#define PINEVIEW_DFT_WM 0x3f
4106#define PINEVIEW_DFT_HPLLOFF_WM 0
4107#define PINEVIEW_GUARD_WM 10
4108#define PINEVIEW_CURSOR_FIFO 64
4109#define PINEVIEW_CURSOR_MAX_WM 0x3f
4110#define PINEVIEW_CURSOR_DFT_WM 0
4111#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08004112
Jesse Barnesceb04242012-03-28 13:39:22 -07004113#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004114#define I965_CURSOR_FIFO 64
4115#define I965_CURSOR_MAX_WM 32
4116#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004117
Pradeep Bhatfae12672014-11-04 17:06:39 +00004118/* Watermark register definitions for SKL */
4119#define CUR_WM_A_0 0x70140
4120#define CUR_WM_B_0 0x71140
4121#define PLANE_WM_1_A_0 0x70240
4122#define PLANE_WM_1_B_0 0x71240
4123#define PLANE_WM_2_A_0 0x70340
4124#define PLANE_WM_2_B_0 0x71340
4125#define PLANE_WM_TRANS_1_A_0 0x70268
4126#define PLANE_WM_TRANS_1_B_0 0x71268
4127#define PLANE_WM_TRANS_2_A_0 0x70368
4128#define PLANE_WM_TRANS_2_B_0 0x71368
4129#define CUR_WM_TRANS_A_0 0x70168
4130#define CUR_WM_TRANS_B_0 0x71168
4131#define PLANE_WM_EN (1 << 31)
4132#define PLANE_WM_LINES_SHIFT 14
4133#define PLANE_WM_LINES_MASK 0x1f
4134#define PLANE_WM_BLOCKS_MASK 0x3ff
4135
4136#define CUR_WM_0(pipe) _PIPE(pipe, CUR_WM_A_0, CUR_WM_B_0)
4137#define CUR_WM(pipe, level) (CUR_WM_0(pipe) + ((4) * (level)))
4138#define CUR_WM_TRANS(pipe) _PIPE(pipe, CUR_WM_TRANS_A_0, CUR_WM_TRANS_B_0)
4139
4140#define _PLANE_WM_1(pipe) _PIPE(pipe, PLANE_WM_1_A_0, PLANE_WM_1_B_0)
4141#define _PLANE_WM_2(pipe) _PIPE(pipe, PLANE_WM_2_A_0, PLANE_WM_2_B_0)
4142#define _PLANE_WM_BASE(pipe, plane) \
4143 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
4144#define PLANE_WM(pipe, plane, level) \
4145 (_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
4146#define _PLANE_WM_TRANS_1(pipe) \
4147 _PIPE(pipe, PLANE_WM_TRANS_1_A_0, PLANE_WM_TRANS_1_B_0)
4148#define _PLANE_WM_TRANS_2(pipe) \
4149 _PIPE(pipe, PLANE_WM_TRANS_2_A_0, PLANE_WM_TRANS_2_B_0)
4150#define PLANE_WM_TRANS(pipe, plane) \
4151 _PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe))
4152
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004153/* define the Watermark register on Ironlake */
4154#define WM0_PIPEA_ILK 0x45100
Ville Syrjälä1996d622013-10-09 19:18:07 +03004155#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004156#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03004157#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004158#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03004159#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004160
4161#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07004162#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004163#define WM1_LP_ILK 0x45108
4164#define WM1_LP_SR_EN (1<<31)
4165#define WM1_LP_LATENCY_SHIFT 24
4166#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01004167#define WM1_LP_FBC_MASK (0xf<<20)
4168#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07004169#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03004170#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004171#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03004172#define WM1_LP_CURSOR_MASK (0xff)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004173#define WM2_LP_ILK 0x4510c
4174#define WM2_LP_EN (1<<31)
4175#define WM3_LP_ILK 0x45110
4176#define WM3_LP_EN (1<<31)
4177#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004178#define WM2S_LP_IVB 0x45124
4179#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004180#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004181
Paulo Zanonicca32e92013-05-31 11:45:06 -03004182#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4183 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4184 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4185
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004186/* Memory latency timer register */
4187#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08004188#define MLTR_WM1_SHIFT 0
4189#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004190/* the unit of memory self-refresh latency time is 0.5us */
4191#define ILK_SRLT_MASK 0x3f
4192
Yuanhan Liu13982612010-12-15 15:42:31 +08004193
4194/* the address where we get all kinds of latency value */
4195#define SSKPD 0x5d10
4196#define SSKPD_WM_MASK 0x3f
4197#define SSKPD_WM0_SHIFT 0
4198#define SSKPD_WM1_SHIFT 8
4199#define SSKPD_WM2_SHIFT 16
4200#define SSKPD_WM3_SHIFT 24
4201
Jesse Barnes585fb112008-07-29 11:54:06 -07004202/*
4203 * The two pipe frame counter registers are not synchronized, so
4204 * reading a stable value is somewhat tricky. The following code
4205 * should work:
4206 *
4207 * do {
4208 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4209 * PIPE_FRAME_HIGH_SHIFT;
4210 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4211 * PIPE_FRAME_LOW_SHIFT);
4212 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4213 * PIPE_FRAME_HIGH_SHIFT);
4214 * } while (high1 != high2);
4215 * frame = (high1 << 8) | low1;
4216 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004217#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07004218#define PIPE_FRAME_HIGH_MASK 0x0000ffff
4219#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004220#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07004221#define PIPE_FRAME_LOW_MASK 0xff000000
4222#define PIPE_FRAME_LOW_SHIFT 24
4223#define PIPE_PIXEL_MASK 0x00ffffff
4224#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08004225/* GM45+ just has to be different */
Rafael Barbalhoeb6008a2014-03-31 18:21:29 +03004226#define _PIPEA_FRMCOUNT_GM45 0x70040
4227#define _PIPEA_FLIPCOUNT_GM45 0x70044
4228#define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03004229#define PIPE_FLIPCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07004230
4231/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004232#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04004233/* Old style CUR*CNTR flags (desktop 8xx) */
4234#define CURSOR_ENABLE 0x80000000
4235#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03004236#define CURSOR_STRIDE_SHIFT 28
4237#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004238#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b603912009-05-20 16:47:08 -04004239#define CURSOR_FORMAT_SHIFT 24
4240#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
4241#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
4242#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
4243#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
4244#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
4245#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
4246/* New style CUR*CNTR flags */
4247#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07004248#define CURSOR_MODE_DISABLE 0x00
Sagar Kamble4726e0b2014-03-10 17:06:23 +05304249#define CURSOR_MODE_128_32B_AX 0x02
4250#define CURSOR_MODE_256_32B_AX 0x03
Jesse Barnes585fb112008-07-29 11:54:06 -07004251#define CURSOR_MODE_64_32B_AX 0x07
Sagar Kamble4726e0b2014-03-10 17:06:23 +05304252#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4253#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
Jesse Barnes585fb112008-07-29 11:54:06 -07004254#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b603912009-05-20 16:47:08 -04004255#define MCURSOR_PIPE_SELECT (1 << 28)
4256#define MCURSOR_PIPE_A 0x00
4257#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07004258#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä4398ad42014-10-23 07:41:34 -07004259#define CURSOR_ROTATE_180 (1<<15)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03004260#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004261#define _CURABASE 0x70084
4262#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07004263#define CURSOR_POS_MASK 0x007FF
4264#define CURSOR_POS_SIGN 0x8000
4265#define CURSOR_X_SHIFT 0
4266#define CURSOR_Y_SHIFT 16
Jesse Barnes14b603912009-05-20 16:47:08 -04004267#define CURSIZE 0x700a0
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004268#define _CURBCNTR 0x700c0
4269#define _CURBBASE 0x700c4
4270#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07004271
Jesse Barnes65a21cd2011-10-12 11:10:21 -07004272#define _CURBCNTR_IVB 0x71080
4273#define _CURBBASE_IVB 0x71084
4274#define _CURBPOS_IVB 0x71088
4275
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004276#define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
4277 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4278 dev_priv->info.display_mmio_offset)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00004279
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004280#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4281#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4282#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
4283
4284#define CURSOR_A_OFFSET 0x70080
4285#define CURSOR_B_OFFSET 0x700c0
4286#define CHV_CURSOR_C_OFFSET 0x700e0
4287#define IVB_CURSOR_B_OFFSET 0x71080
4288#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07004289
Jesse Barnes585fb112008-07-29 11:54:06 -07004290/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004291#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07004292#define DISPLAY_PLANE_ENABLE (1<<31)
4293#define DISPLAY_PLANE_DISABLE 0
4294#define DISPPLANE_GAMMA_ENABLE (1<<30)
4295#define DISPPLANE_GAMMA_DISABLE 0
4296#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02004297#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004298#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02004299#define DISPPLANE_BGRA555 (0x3<<26)
4300#define DISPPLANE_BGRX555 (0x4<<26)
4301#define DISPPLANE_BGRX565 (0x5<<26)
4302#define DISPPLANE_BGRX888 (0x6<<26)
4303#define DISPPLANE_BGRA888 (0x7<<26)
4304#define DISPPLANE_RGBX101010 (0x8<<26)
4305#define DISPPLANE_RGBA101010 (0x9<<26)
4306#define DISPPLANE_BGRX101010 (0xa<<26)
4307#define DISPPLANE_RGBX161616 (0xc<<26)
4308#define DISPPLANE_RGBX888 (0xe<<26)
4309#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004310#define DISPPLANE_STEREO_ENABLE (1<<25)
4311#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004312#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08004313#define DISPPLANE_SEL_PIPE_SHIFT 24
4314#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07004315#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08004316#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07004317#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
4318#define DISPPLANE_SRC_KEY_DISABLE 0
4319#define DISPPLANE_LINE_DOUBLE (1<<20)
4320#define DISPPLANE_NO_LINE_DOUBLE 0
4321#define DISPPLANE_STEREO_POLARITY_FIRST 0
4322#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004323#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
4324#define DISPPLANE_ROTATE_180 (1<<15)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004325#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07004326#define DISPPLANE_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004327#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004328#define _DSPAADDR 0x70184
4329#define _DSPASTRIDE 0x70188
4330#define _DSPAPOS 0x7018C /* reserved */
4331#define _DSPASIZE 0x70190
4332#define _DSPASURF 0x7019C /* 965+ only */
4333#define _DSPATILEOFF 0x701A4 /* 965+ only */
4334#define _DSPAOFFSET 0x701A4 /* HSW */
4335#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07004336
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004337#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
4338#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
4339#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
4340#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
4341#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
4342#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
4343#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
Daniel Vettere506a0c2012-07-05 12:17:29 +02004344#define DSPLINOFF(plane) DSPADDR(plane)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004345#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
4346#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01004347
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004348/* CHV pipe B blender and primary plane */
4349#define _CHV_BLEND_A 0x60a00
4350#define CHV_BLEND_LEGACY (0<<30)
4351#define CHV_BLEND_ANDROID (1<<30)
4352#define CHV_BLEND_MPO (2<<30)
4353#define CHV_BLEND_MASK (3<<30)
4354#define _CHV_CANVAS_A 0x60a04
4355#define _PRIMPOS_A 0x60a08
4356#define _PRIMSIZE_A 0x60a0c
4357#define _PRIMCNSTALPHA_A 0x60a10
4358#define PRIM_CONST_ALPHA_ENABLE (1<<31)
4359
4360#define CHV_BLEND(pipe) _TRANSCODER2(pipe, _CHV_BLEND_A)
4361#define CHV_CANVAS(pipe) _TRANSCODER2(pipe, _CHV_CANVAS_A)
4362#define PRIMPOS(plane) _TRANSCODER2(plane, _PRIMPOS_A)
4363#define PRIMSIZE(plane) _TRANSCODER2(plane, _PRIMSIZE_A)
4364#define PRIMCNSTALPHA(plane) _TRANSCODER2(plane, _PRIMCNSTALPHA_A)
4365
Armin Reese446f2542012-03-30 16:20:16 -07004366/* Display/Sprite base address macros */
4367#define DISP_BASEADDR_MASK (0xfffff000)
4368#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
4369#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07004370
Jesse Barnes585fb112008-07-29 11:54:06 -07004371/* VBIOS flags */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004372#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
4373#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
4374#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
4375#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
4376#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
4377#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
4378#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
4379#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
4380#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
4381#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
4382#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
4383#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
4384#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
Jesse Barnes585fb112008-07-29 11:54:06 -07004385
4386/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004387#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
4388#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
4389#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004390#define _PIPEBFRAMEHIGH 0x71040
4391#define _PIPEBFRAMEPIXEL 0x71044
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004392#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
4393#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08004394
Jesse Barnes585fb112008-07-29 11:54:06 -07004395
4396/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004397#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07004398#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
4399#define DISPPLANE_ALPHA_TRANS_DISABLE 0
4400#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
4401#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004402#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
4403#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
4404#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
4405#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
4406#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
4407#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
4408#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
4409#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07004410
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004411/* Sprite A control */
4412#define _DVSACNTR 0x72180
4413#define DVS_ENABLE (1<<31)
4414#define DVS_GAMMA_ENABLE (1<<30)
4415#define DVS_PIXFORMAT_MASK (3<<25)
4416#define DVS_FORMAT_YUV422 (0<<25)
4417#define DVS_FORMAT_RGBX101010 (1<<25)
4418#define DVS_FORMAT_RGBX888 (2<<25)
4419#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004420#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004421#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08004422#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004423#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
4424#define DVS_YUV_ORDER_YUYV (0<<16)
4425#define DVS_YUV_ORDER_UYVY (1<<16)
4426#define DVS_YUV_ORDER_YVYU (2<<16)
4427#define DVS_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05304428#define DVS_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004429#define DVS_DEST_KEY (1<<2)
4430#define DVS_TRICKLE_FEED_DISABLE (1<<14)
4431#define DVS_TILED (1<<10)
4432#define _DVSALINOFF 0x72184
4433#define _DVSASTRIDE 0x72188
4434#define _DVSAPOS 0x7218c
4435#define _DVSASIZE 0x72190
4436#define _DVSAKEYVAL 0x72194
4437#define _DVSAKEYMSK 0x72198
4438#define _DVSASURF 0x7219c
4439#define _DVSAKEYMAXVAL 0x721a0
4440#define _DVSATILEOFF 0x721a4
4441#define _DVSASURFLIVE 0x721ac
4442#define _DVSASCALE 0x72204
4443#define DVS_SCALE_ENABLE (1<<31)
4444#define DVS_FILTER_MASK (3<<29)
4445#define DVS_FILTER_MEDIUM (0<<29)
4446#define DVS_FILTER_ENHANCING (1<<29)
4447#define DVS_FILTER_SOFTENING (2<<29)
4448#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4449#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
4450#define _DVSAGAMC 0x72300
4451
4452#define _DVSBCNTR 0x73180
4453#define _DVSBLINOFF 0x73184
4454#define _DVSBSTRIDE 0x73188
4455#define _DVSBPOS 0x7318c
4456#define _DVSBSIZE 0x73190
4457#define _DVSBKEYVAL 0x73194
4458#define _DVSBKEYMSK 0x73198
4459#define _DVSBSURF 0x7319c
4460#define _DVSBKEYMAXVAL 0x731a0
4461#define _DVSBTILEOFF 0x731a4
4462#define _DVSBSURFLIVE 0x731ac
4463#define _DVSBSCALE 0x73204
4464#define _DVSBGAMC 0x73300
4465
4466#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
4467#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
4468#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
4469#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
4470#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08004471#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004472#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
4473#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
4474#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08004475#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
4476#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004477#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004478
4479#define _SPRA_CTL 0x70280
4480#define SPRITE_ENABLE (1<<31)
4481#define SPRITE_GAMMA_ENABLE (1<<30)
4482#define SPRITE_PIXFORMAT_MASK (7<<25)
4483#define SPRITE_FORMAT_YUV422 (0<<25)
4484#define SPRITE_FORMAT_RGBX101010 (1<<25)
4485#define SPRITE_FORMAT_RGBX888 (2<<25)
4486#define SPRITE_FORMAT_RGBX161616 (3<<25)
4487#define SPRITE_FORMAT_YUV444 (4<<25)
4488#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004489#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004490#define SPRITE_SOURCE_KEY (1<<22)
4491#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
4492#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
4493#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
4494#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
4495#define SPRITE_YUV_ORDER_YUYV (0<<16)
4496#define SPRITE_YUV_ORDER_UYVY (1<<16)
4497#define SPRITE_YUV_ORDER_YVYU (2<<16)
4498#define SPRITE_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05304499#define SPRITE_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004500#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
4501#define SPRITE_INT_GAMMA_ENABLE (1<<13)
4502#define SPRITE_TILED (1<<10)
4503#define SPRITE_DEST_KEY (1<<2)
4504#define _SPRA_LINOFF 0x70284
4505#define _SPRA_STRIDE 0x70288
4506#define _SPRA_POS 0x7028c
4507#define _SPRA_SIZE 0x70290
4508#define _SPRA_KEYVAL 0x70294
4509#define _SPRA_KEYMSK 0x70298
4510#define _SPRA_SURF 0x7029c
4511#define _SPRA_KEYMAX 0x702a0
4512#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01004513#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004514#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004515#define _SPRA_SCALE 0x70304
4516#define SPRITE_SCALE_ENABLE (1<<31)
4517#define SPRITE_FILTER_MASK (3<<29)
4518#define SPRITE_FILTER_MEDIUM (0<<29)
4519#define SPRITE_FILTER_ENHANCING (1<<29)
4520#define SPRITE_FILTER_SOFTENING (2<<29)
4521#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4522#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
4523#define _SPRA_GAMC 0x70400
4524
4525#define _SPRB_CTL 0x71280
4526#define _SPRB_LINOFF 0x71284
4527#define _SPRB_STRIDE 0x71288
4528#define _SPRB_POS 0x7128c
4529#define _SPRB_SIZE 0x71290
4530#define _SPRB_KEYVAL 0x71294
4531#define _SPRB_KEYMSK 0x71298
4532#define _SPRB_SURF 0x7129c
4533#define _SPRB_KEYMAX 0x712a0
4534#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01004535#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004536#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004537#define _SPRB_SCALE 0x71304
4538#define _SPRB_GAMC 0x71400
4539
4540#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
4541#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
4542#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
4543#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
4544#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
4545#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
4546#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
4547#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
4548#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
4549#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
Damien Lespiauc54173a2012-10-26 18:20:11 +01004550#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004551#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
4552#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004553#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004554
Ville Syrjälä921c3b62013-06-25 14:16:35 +03004555#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004556#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08004557#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004558#define SP_PIXFORMAT_MASK (0xf<<26)
4559#define SP_FORMAT_YUV422 (0<<26)
4560#define SP_FORMAT_BGR565 (5<<26)
4561#define SP_FORMAT_BGRX8888 (6<<26)
4562#define SP_FORMAT_BGRA8888 (7<<26)
4563#define SP_FORMAT_RGBX1010102 (8<<26)
4564#define SP_FORMAT_RGBA1010102 (9<<26)
4565#define SP_FORMAT_RGBX8888 (0xe<<26)
4566#define SP_FORMAT_RGBA8888 (0xf<<26)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004567#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004568#define SP_SOURCE_KEY (1<<22)
4569#define SP_YUV_BYTE_ORDER_MASK (3<<16)
4570#define SP_YUV_ORDER_YUYV (0<<16)
4571#define SP_YUV_ORDER_UYVY (1<<16)
4572#define SP_YUV_ORDER_YVYU (2<<16)
4573#define SP_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05304574#define SP_ROTATE_180 (1<<15)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004575#define SP_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004576#define SP_MIRROR (1<<8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03004577#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
4578#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
4579#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
4580#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
4581#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
4582#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
4583#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
4584#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
4585#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
4586#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004587#define SP_CONST_ALPHA_ENABLE (1<<31)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03004588#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004589
Ville Syrjälä921c3b62013-06-25 14:16:35 +03004590#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
4591#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
4592#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
4593#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
4594#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
4595#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
4596#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
4597#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
4598#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
4599#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
4600#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
4601#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004602
4603#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
4604#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
4605#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
4606#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
4607#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
4608#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
4609#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
4610#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
4611#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
4612#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
4613#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
4614#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
4615
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03004616/*
4617 * CHV pipe B sprite CSC
4618 *
4619 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
4620 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
4621 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
4622 */
4623#define SPCSCYGOFF(sprite) (VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
4624#define SPCSCCBOFF(sprite) (VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
4625#define SPCSCCROFF(sprite) (VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
4626#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
4627#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
4628
4629#define SPCSCC01(sprite) (VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
4630#define SPCSCC23(sprite) (VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
4631#define SPCSCC45(sprite) (VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
4632#define SPCSCC67(sprite) (VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
4633#define SPCSCC8(sprite) (VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
4634#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
4635#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
4636
4637#define SPCSCYGICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
4638#define SPCSCCBICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
4639#define SPCSCCRICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
4640#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
4641#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
4642
4643#define SPCSCYGOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
4644#define SPCSCCBOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
4645#define SPCSCCROCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
4646#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
4647#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
4648
Damien Lespiau70d21f02013-07-03 21:06:04 +01004649/* Skylake plane registers */
4650
4651#define _PLANE_CTL_1_A 0x70180
4652#define _PLANE_CTL_2_A 0x70280
4653#define _PLANE_CTL_3_A 0x70380
4654#define PLANE_CTL_ENABLE (1 << 31)
4655#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
4656#define PLANE_CTL_FORMAT_MASK (0xf << 24)
4657#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
4658#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
4659#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
4660#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
4661#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
4662#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
4663#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
4664#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
4665#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00004666#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
4667#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
4668#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01004669#define PLANE_CTL_ORDER_BGRX (0 << 20)
4670#define PLANE_CTL_ORDER_RGBX (1 << 20)
4671#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
4672#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
4673#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
4674#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
4675#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
4676#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
4677#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
4678#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
4679#define PLANE_CTL_TILED_MASK (0x7 << 10)
4680#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
4681#define PLANE_CTL_TILED_X ( 1 << 10)
4682#define PLANE_CTL_TILED_Y ( 4 << 10)
4683#define PLANE_CTL_TILED_YF ( 5 << 10)
4684#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
4685#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
4686#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
4687#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01004688#define PLANE_CTL_ROTATE_MASK 0x3
4689#define PLANE_CTL_ROTATE_0 0x0
4690#define PLANE_CTL_ROTATE_180 0x2
Damien Lespiau70d21f02013-07-03 21:06:04 +01004691#define _PLANE_STRIDE_1_A 0x70188
4692#define _PLANE_STRIDE_2_A 0x70288
4693#define _PLANE_STRIDE_3_A 0x70388
4694#define _PLANE_POS_1_A 0x7018c
4695#define _PLANE_POS_2_A 0x7028c
4696#define _PLANE_POS_3_A 0x7038c
4697#define _PLANE_SIZE_1_A 0x70190
4698#define _PLANE_SIZE_2_A 0x70290
4699#define _PLANE_SIZE_3_A 0x70390
4700#define _PLANE_SURF_1_A 0x7019c
4701#define _PLANE_SURF_2_A 0x7029c
4702#define _PLANE_SURF_3_A 0x7039c
4703#define _PLANE_OFFSET_1_A 0x701a4
4704#define _PLANE_OFFSET_2_A 0x702a4
4705#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00004706#define _PLANE_KEYVAL_1_A 0x70194
4707#define _PLANE_KEYVAL_2_A 0x70294
4708#define _PLANE_KEYMSK_1_A 0x70198
4709#define _PLANE_KEYMSK_2_A 0x70298
4710#define _PLANE_KEYMAX_1_A 0x701a0
4711#define _PLANE_KEYMAX_2_A 0x702a0
Damien Lespiau8211bd52014-11-04 17:06:44 +00004712#define _PLANE_BUF_CFG_1_A 0x7027c
4713#define _PLANE_BUF_CFG_2_A 0x7037c
Damien Lespiau70d21f02013-07-03 21:06:04 +01004714
4715#define _PLANE_CTL_1_B 0x71180
4716#define _PLANE_CTL_2_B 0x71280
4717#define _PLANE_CTL_3_B 0x71380
4718#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
4719#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
4720#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
4721#define PLANE_CTL(pipe, plane) \
4722 _PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
4723
4724#define _PLANE_STRIDE_1_B 0x71188
4725#define _PLANE_STRIDE_2_B 0x71288
4726#define _PLANE_STRIDE_3_B 0x71388
4727#define _PLANE_STRIDE_1(pipe) \
4728 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
4729#define _PLANE_STRIDE_2(pipe) \
4730 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
4731#define _PLANE_STRIDE_3(pipe) \
4732 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
4733#define PLANE_STRIDE(pipe, plane) \
4734 _PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
4735
4736#define _PLANE_POS_1_B 0x7118c
4737#define _PLANE_POS_2_B 0x7128c
4738#define _PLANE_POS_3_B 0x7138c
4739#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
4740#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
4741#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
4742#define PLANE_POS(pipe, plane) \
4743 _PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
4744
4745#define _PLANE_SIZE_1_B 0x71190
4746#define _PLANE_SIZE_2_B 0x71290
4747#define _PLANE_SIZE_3_B 0x71390
4748#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
4749#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
4750#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
4751#define PLANE_SIZE(pipe, plane) \
4752 _PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
4753
4754#define _PLANE_SURF_1_B 0x7119c
4755#define _PLANE_SURF_2_B 0x7129c
4756#define _PLANE_SURF_3_B 0x7139c
4757#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
4758#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
4759#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
4760#define PLANE_SURF(pipe, plane) \
4761 _PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
4762
4763#define _PLANE_OFFSET_1_B 0x711a4
4764#define _PLANE_OFFSET_2_B 0x712a4
4765#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
4766#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
4767#define PLANE_OFFSET(pipe, plane) \
4768 _PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
4769
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00004770#define _PLANE_KEYVAL_1_B 0x71194
4771#define _PLANE_KEYVAL_2_B 0x71294
4772#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
4773#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
4774#define PLANE_KEYVAL(pipe, plane) \
4775 _PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
4776
4777#define _PLANE_KEYMSK_1_B 0x71198
4778#define _PLANE_KEYMSK_2_B 0x71298
4779#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
4780#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
4781#define PLANE_KEYMSK(pipe, plane) \
4782 _PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
4783
4784#define _PLANE_KEYMAX_1_B 0x711a0
4785#define _PLANE_KEYMAX_2_B 0x712a0
4786#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
4787#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
4788#define PLANE_KEYMAX(pipe, plane) \
4789 _PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
4790
Damien Lespiau8211bd52014-11-04 17:06:44 +00004791#define _PLANE_BUF_CFG_1_B 0x7127c
4792#define _PLANE_BUF_CFG_2_B 0x7137c
4793#define _PLANE_BUF_CFG_1(pipe) \
4794 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
4795#define _PLANE_BUF_CFG_2(pipe) \
4796 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
4797#define PLANE_BUF_CFG(pipe, plane) \
4798 _PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
4799
4800/* SKL new cursor registers */
4801#define _CUR_BUF_CFG_A 0x7017c
4802#define _CUR_BUF_CFG_B 0x7117c
4803#define CUR_BUF_CFG(pipe) _PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
4804
Jesse Barnes585fb112008-07-29 11:54:06 -07004805/* VBIOS regs */
4806#define VGACNTRL 0x71400
4807# define VGA_DISP_DISABLE (1 << 31)
4808# define VGA_2X_MODE (1 << 30)
4809# define VGA_PIPE_B_SELECT (1 << 29)
4810
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02004811#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
4812
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004813/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004814
4815#define CPU_VGACNTRL 0x41000
4816
4817#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
4818#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
4819#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
4820#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
4821#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
4822#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
4823#define DIGITAL_PORTA_NO_DETECT (0 << 0)
4824#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
4825#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
4826
4827/* refresh rate hardware control */
4828#define RR_HW_CTL 0x45300
4829#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
4830#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
4831
4832#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01004833#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08004834#define FDI_PLL_BIOS_1 0x46004
4835#define FDI_PLL_BIOS_2 0x46008
4836#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
4837#define DISPLAY_PORT_PLL_BIOS_1 0x46010
4838#define DISPLAY_PORT_PLL_BIOS_2 0x46014
4839
Eric Anholt8956c8b2010-03-18 13:21:14 -07004840#define PCH_3DCGDIS0 0x46020
4841# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
4842# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
4843
Eric Anholt06f37752010-12-14 10:06:46 -08004844#define PCH_3DCGDIS1 0x46024
4845# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
4846
Zhenyu Wangb9055052009-06-05 15:38:38 +08004847#define FDI_PLL_FREQ_CTL 0x46030
4848#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
4849#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
4850#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
4851
4852
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004853#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01004854#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004855#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01004856#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004857
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004858#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01004859#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004860#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01004861#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004862
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004863#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01004864#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004865#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01004866#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004867
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004868#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01004869#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004870#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01004871#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004872
4873/* PIPEB timing regs are same start from 0x61000 */
4874
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004875#define _PIPEB_DATA_M1 0x61030
4876#define _PIPEB_DATA_N1 0x61034
4877#define _PIPEB_DATA_M2 0x61038
4878#define _PIPEB_DATA_N2 0x6103c
4879#define _PIPEB_LINK_M1 0x61040
4880#define _PIPEB_LINK_N1 0x61044
4881#define _PIPEB_LINK_M2 0x61048
4882#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004883
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004884#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
4885#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
4886#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
4887#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
4888#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
4889#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
4890#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
4891#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004892
4893/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004894/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
4895#define _PFA_CTL_1 0x68080
4896#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08004897#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02004898#define PF_PIPE_SEL_MASK_IVB (3<<29)
4899#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08004900#define PF_FILTER_MASK (3<<23)
4901#define PF_FILTER_PROGRAMMED (0<<23)
4902#define PF_FILTER_MED_3x3 (1<<23)
4903#define PF_FILTER_EDGE_ENHANCE (2<<23)
4904#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004905#define _PFA_WIN_SZ 0x68074
4906#define _PFB_WIN_SZ 0x68874
4907#define _PFA_WIN_POS 0x68070
4908#define _PFB_WIN_POS 0x68870
4909#define _PFA_VSCALE 0x68084
4910#define _PFB_VSCALE 0x68884
4911#define _PFA_HSCALE 0x68090
4912#define _PFB_HSCALE 0x68890
4913
4914#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
4915#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
4916#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
4917#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
4918#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004919
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004920#define _PSA_CTL 0x68180
4921#define _PSB_CTL 0x68980
4922#define PS_ENABLE (1<<31)
4923#define _PSA_WIN_SZ 0x68174
4924#define _PSB_WIN_SZ 0x68974
4925#define _PSA_WIN_POS 0x68170
4926#define _PSB_WIN_POS 0x68970
4927
4928#define PS_CTL(pipe) _PIPE(pipe, _PSA_CTL, _PSB_CTL)
4929#define PS_WIN_SZ(pipe) _PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
4930#define PS_WIN_POS(pipe) _PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
4931
Zhenyu Wangb9055052009-06-05 15:38:38 +08004932/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004933#define _LGC_PALETTE_A 0x4a000
4934#define _LGC_PALETTE_B 0x4a800
4935#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004936
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004937#define _GAMMA_MODE_A 0x4a480
4938#define _GAMMA_MODE_B 0x4ac80
4939#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
4940#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02004941#define GAMMA_MODE_MODE_8BIT (0 << 0)
4942#define GAMMA_MODE_MODE_10BIT (1 << 0)
4943#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004944#define GAMMA_MODE_MODE_SPLIT (3 << 0)
4945
Zhenyu Wangb9055052009-06-05 15:38:38 +08004946/* interrupts */
4947#define DE_MASTER_IRQ_CONTROL (1 << 31)
4948#define DE_SPRITEB_FLIP_DONE (1 << 29)
4949#define DE_SPRITEA_FLIP_DONE (1 << 28)
4950#define DE_PLANEB_FLIP_DONE (1 << 27)
4951#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004952#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004953#define DE_PCU_EVENT (1 << 25)
4954#define DE_GTT_FAULT (1 << 24)
4955#define DE_POISON (1 << 23)
4956#define DE_PERFORM_COUNTER (1 << 22)
4957#define DE_PCH_EVENT (1 << 21)
4958#define DE_AUX_CHANNEL_A (1 << 20)
4959#define DE_DP_A_HOTPLUG (1 << 19)
4960#define DE_GSE (1 << 18)
4961#define DE_PIPEB_VBLANK (1 << 15)
4962#define DE_PIPEB_EVEN_FIELD (1 << 14)
4963#define DE_PIPEB_ODD_FIELD (1 << 13)
4964#define DE_PIPEB_LINE_COMPARE (1 << 12)
4965#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004966#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004967#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
4968#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004969#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004970#define DE_PIPEA_EVEN_FIELD (1 << 6)
4971#define DE_PIPEA_ODD_FIELD (1 << 5)
4972#define DE_PIPEA_LINE_COMPARE (1 << 4)
4973#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004974#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004975#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004976#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004977#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004978
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004979/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03004980#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004981#define DE_GSE_IVB (1<<29)
4982#define DE_PCH_EVENT_IVB (1<<28)
4983#define DE_DP_A_HOTPLUG_IVB (1<<27)
4984#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01004985#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
4986#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
4987#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004988#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004989#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004990#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01004991#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
4992#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004993#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004994#define DE_PIPEA_VBLANK_IVB (1<<0)
Paulo Zanonib5184212013-07-12 20:00:08 -03004995#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
4996
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07004997#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
4998#define MASTER_INTERRUPT_ENABLE (1<<31)
4999
Zhenyu Wangb9055052009-06-05 15:38:38 +08005000#define DEISR 0x44000
5001#define DEIMR 0x44004
5002#define DEIIR 0x44008
5003#define DEIER 0x4400c
5004
Zhenyu Wangb9055052009-06-05 15:38:38 +08005005#define GTISR 0x44010
5006#define GTIMR 0x44014
5007#define GTIIR 0x44018
5008#define GTIER 0x4401c
5009
Ben Widawskyabd58f02013-11-02 21:07:09 -07005010#define GEN8_MASTER_IRQ 0x44200
5011#define GEN8_MASTER_IRQ_CONTROL (1<<31)
5012#define GEN8_PCU_IRQ (1<<30)
5013#define GEN8_DE_PCH_IRQ (1<<23)
5014#define GEN8_DE_MISC_IRQ (1<<22)
5015#define GEN8_DE_PORT_IRQ (1<<20)
5016#define GEN8_DE_PIPE_C_IRQ (1<<18)
5017#define GEN8_DE_PIPE_B_IRQ (1<<17)
5018#define GEN8_DE_PIPE_A_IRQ (1<<16)
Daniel Vetterc42664c2013-11-07 11:05:40 +01005019#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
Ben Widawskyabd58f02013-11-02 21:07:09 -07005020#define GEN8_GT_VECS_IRQ (1<<6)
Ben Widawsky09610212014-05-15 20:58:08 +03005021#define GEN8_GT_PM_IRQ (1<<4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005022#define GEN8_GT_VCS2_IRQ (1<<3)
5023#define GEN8_GT_VCS1_IRQ (1<<2)
5024#define GEN8_GT_BCS_IRQ (1<<1)
5025#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005026
5027#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
5028#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
5029#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
5030#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
5031
5032#define GEN8_BCS_IRQ_SHIFT 16
5033#define GEN8_RCS_IRQ_SHIFT 0
5034#define GEN8_VCS2_IRQ_SHIFT 16
5035#define GEN8_VCS1_IRQ_SHIFT 0
5036#define GEN8_VECS_IRQ_SHIFT 0
5037
5038#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
5039#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
5040#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
5041#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01005042#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005043#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
5044#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
5045#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
5046#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
5047#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
5048#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01005049#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005050#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
5051#define GEN8_PIPE_VSYNC (1 << 1)
5052#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de83d2014-03-20 20:45:01 +00005053#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
5054#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
5055#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
5056#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
5057#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
5058#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
5059#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
5060#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + p))
Daniel Vetter30100f22013-11-07 14:49:24 +01005061#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
5062 (GEN8_PIPE_CURSOR_FAULT | \
5063 GEN8_PIPE_SPRITE_FAULT | \
5064 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de83d2014-03-20 20:45:01 +00005065#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
5066 (GEN9_PIPE_CURSOR_FAULT | \
5067 GEN9_PIPE_PLANE3_FAULT | \
5068 GEN9_PIPE_PLANE2_FAULT | \
5069 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005070
5071#define GEN8_DE_PORT_ISR 0x44440
5072#define GEN8_DE_PORT_IMR 0x44444
5073#define GEN8_DE_PORT_IIR 0x44448
5074#define GEN8_DE_PORT_IER 0x4444c
Daniel Vetter6d766f02013-11-07 14:49:55 +01005075#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Jesse Barnes88e04702014-11-13 17:51:48 +00005076#define GEN9_AUX_CHANNEL_D (1 << 27)
5077#define GEN9_AUX_CHANNEL_C (1 << 26)
5078#define GEN9_AUX_CHANNEL_B (1 << 25)
Daniel Vetter6d766f02013-11-07 14:49:55 +01005079#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005080
5081#define GEN8_DE_MISC_ISR 0x44460
5082#define GEN8_DE_MISC_IMR 0x44464
5083#define GEN8_DE_MISC_IIR 0x44468
5084#define GEN8_DE_MISC_IER 0x4446c
5085#define GEN8_DE_MISC_GSE (1 << 27)
5086
5087#define GEN8_PCU_ISR 0x444e0
5088#define GEN8_PCU_IMR 0x444e4
5089#define GEN8_PCU_IIR 0x444e8
5090#define GEN8_PCU_IER 0x444ec
5091
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005092#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07005093/* Required on all Ironlake and Sandybridge according to the B-Spec. */
5094#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005095#define ILK_DPARB_GATE (1<<22)
5096#define ILK_VSDPFD_FULL (1<<21)
Damien Lespiaue3589902014-02-07 19:12:50 +00005097#define FUSE_STRAP 0x42014
5098#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
5099#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
5100#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
5101#define ILK_HDCP_DISABLE (1 << 25)
5102#define ILK_eDP_A_DISABLE (1 << 24)
5103#define HSW_CDCLK_LIMIT (1 << 24)
5104#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08005105
Damien Lespiau231e54f2012-10-19 17:55:41 +01005106#define ILK_DSPCLK_GATE_D 0x42020
5107#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
5108#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
5109#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
5110#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
5111#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005112
Eric Anholt116ac8d2011-12-21 10:31:09 -08005113#define IVB_CHICKEN3 0x4200c
5114# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
5115# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
5116
Paulo Zanoni90a88642013-05-03 17:23:45 -03005117#define CHICKEN_PAR1_1 0x42080
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005118#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03005119#define FORCE_ARB_IDLE_PLANES (1 << 14)
5120
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005121#define _CHICKEN_PIPESL_1_A 0x420b0
5122#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02005123#define HSW_FBCQ_DIS (1 << 22)
5124#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005125#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
5126
Zhenyu Wang553bd142009-09-02 10:57:52 +08005127#define DISP_ARB_CTL 0x45000
5128#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005129#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02005130#define DISP_ARB_CTL2 0x45004
5131#define DISP_DATA_PARTITION_5_6 (1<<6)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005132#define GEN7_MSG_CTL 0x45010
5133#define WAIT_FOR_PCH_RESET_ACK (1<<1)
5134#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01005135#define HSW_NDE_RSTWRN_OPT 0x46408
5136#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08005137
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08005138/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08005139#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
5140# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Ben Widawskya75f3622013-11-02 21:07:59 -07005141#define COMMON_SLICE_CHICKEN2 0x7014
5142# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08005143
Ville Syrjälä031994e2014-01-22 21:32:46 +02005144#define GEN7_L3SQCREG1 0xB010
5145#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
5146
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08005147#define GEN7_L3CNTLREG1 0xB01C
Chris Wilson1af84522014-02-14 22:34:43 +00005148#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07005149#define GEN7_L3AGDIS (1<<19)
Brad Volkinc9224fa2014-06-17 14:10:34 -07005150#define GEN7_L3CNTLREG2 0xB020
5151#define GEN7_L3CNTLREG3 0xB024
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08005152
5153#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
5154#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
5155
Jesse Barnes61939d92012-10-02 17:43:38 -05005156#define GEN7_L3SQCREG4 0xb034
5157#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
5158
Ben Widawsky63801f22013-12-12 17:26:03 -08005159/* GEN8 chicken */
5160#define HDC_CHICKEN0 0x7300
5161#define HDC_FORCE_NON_COHERENT (1<<4)
Arun Siluvery952890092014-10-28 18:33:14 +00005162#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
Rodrigo Vivida096542014-09-19 20:16:27 -04005163#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
Ben Widawsky63801f22013-12-12 17:26:03 -08005164
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08005165/* WaCatErrorRejectionIssue */
5166#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
5167#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
5168
Francisco Jerezf3fc4882013-10-02 15:53:16 -07005169#define HSW_SCRATCH1 0xb038
5170#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
5171
Zhenyu Wangb9055052009-06-05 15:38:38 +08005172/* PCH */
5173
Adam Jackson23e81d62012-06-06 15:45:44 -04005174/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08005175#define SDE_AUDIO_POWER_D (1 << 27)
5176#define SDE_AUDIO_POWER_C (1 << 26)
5177#define SDE_AUDIO_POWER_B (1 << 25)
5178#define SDE_AUDIO_POWER_SHIFT (25)
5179#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
5180#define SDE_GMBUS (1 << 24)
5181#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
5182#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
5183#define SDE_AUDIO_HDCP_MASK (3 << 22)
5184#define SDE_AUDIO_TRANSB (1 << 21)
5185#define SDE_AUDIO_TRANSA (1 << 20)
5186#define SDE_AUDIO_TRANS_MASK (3 << 20)
5187#define SDE_POISON (1 << 19)
5188/* 18 reserved */
5189#define SDE_FDI_RXB (1 << 17)
5190#define SDE_FDI_RXA (1 << 16)
5191#define SDE_FDI_MASK (3 << 16)
5192#define SDE_AUXD (1 << 15)
5193#define SDE_AUXC (1 << 14)
5194#define SDE_AUXB (1 << 13)
5195#define SDE_AUX_MASK (7 << 13)
5196/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005197#define SDE_CRT_HOTPLUG (1 << 11)
5198#define SDE_PORTD_HOTPLUG (1 << 10)
5199#define SDE_PORTC_HOTPLUG (1 << 9)
5200#define SDE_PORTB_HOTPLUG (1 << 8)
5201#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05005202#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
5203 SDE_SDVOB_HOTPLUG | \
5204 SDE_PORTB_HOTPLUG | \
5205 SDE_PORTC_HOTPLUG | \
5206 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08005207#define SDE_TRANSB_CRC_DONE (1 << 5)
5208#define SDE_TRANSB_CRC_ERR (1 << 4)
5209#define SDE_TRANSB_FIFO_UNDER (1 << 3)
5210#define SDE_TRANSA_CRC_DONE (1 << 2)
5211#define SDE_TRANSA_CRC_ERR (1 << 1)
5212#define SDE_TRANSA_FIFO_UNDER (1 << 0)
5213#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04005214
5215/* south display engine interrupt: CPT/PPT */
5216#define SDE_AUDIO_POWER_D_CPT (1 << 31)
5217#define SDE_AUDIO_POWER_C_CPT (1 << 30)
5218#define SDE_AUDIO_POWER_B_CPT (1 << 29)
5219#define SDE_AUDIO_POWER_SHIFT_CPT 29
5220#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
5221#define SDE_AUXD_CPT (1 << 27)
5222#define SDE_AUXC_CPT (1 << 26)
5223#define SDE_AUXB_CPT (1 << 25)
5224#define SDE_AUX_MASK_CPT (7 << 25)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005225#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
5226#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
5227#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04005228#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01005229#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01005230#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01005231 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01005232 SDE_PORTD_HOTPLUG_CPT | \
5233 SDE_PORTC_HOTPLUG_CPT | \
5234 SDE_PORTB_HOTPLUG_CPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04005235#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03005236#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04005237#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
5238#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
5239#define SDE_FDI_RXC_CPT (1 << 8)
5240#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
5241#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
5242#define SDE_FDI_RXB_CPT (1 << 4)
5243#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
5244#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
5245#define SDE_FDI_RXA_CPT (1 << 0)
5246#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
5247 SDE_AUDIO_CP_REQ_B_CPT | \
5248 SDE_AUDIO_CP_REQ_A_CPT)
5249#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
5250 SDE_AUDIO_CP_CHG_B_CPT | \
5251 SDE_AUDIO_CP_CHG_A_CPT)
5252#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
5253 SDE_FDI_RXB_CPT | \
5254 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005255
5256#define SDEISR 0xc4000
5257#define SDEIMR 0xc4004
5258#define SDEIIR 0xc4008
5259#define SDEIER 0xc400c
5260
Paulo Zanoni86642812013-04-12 17:57:57 -03005261#define SERR_INT 0xc4040
Paulo Zanonide032bf2013-04-12 17:57:58 -03005262#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03005263#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
5264#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
5265#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Daniel Vetter1dd246f2013-07-10 08:30:23 +02005266#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03005267
Zhenyu Wangb9055052009-06-05 15:38:38 +08005268/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07005269#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005270#define PORTD_HOTPLUG_ENABLE (1 << 20)
5271#define PORTD_PULSE_DURATION_2ms (0)
5272#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
5273#define PORTD_PULSE_DURATION_6ms (2 << 18)
5274#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07005275#define PORTD_PULSE_DURATION_MASK (3 << 18)
Damien Lespiaub6965192012-12-13 16:08:59 +00005276#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
5277#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
5278#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
5279#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005280#define PORTC_HOTPLUG_ENABLE (1 << 12)
5281#define PORTC_PULSE_DURATION_2ms (0)
5282#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
5283#define PORTC_PULSE_DURATION_6ms (2 << 10)
5284#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07005285#define PORTC_PULSE_DURATION_MASK (3 << 10)
Damien Lespiaub6965192012-12-13 16:08:59 +00005286#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
5287#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
5288#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
5289#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005290#define PORTB_HOTPLUG_ENABLE (1 << 4)
5291#define PORTB_PULSE_DURATION_2ms (0)
5292#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
5293#define PORTB_PULSE_DURATION_6ms (2 << 2)
5294#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07005295#define PORTB_PULSE_DURATION_MASK (3 << 2)
Damien Lespiaub6965192012-12-13 16:08:59 +00005296#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
5297#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
5298#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
5299#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005300
5301#define PCH_GPIOA 0xc5010
5302#define PCH_GPIOB 0xc5014
5303#define PCH_GPIOC 0xc5018
5304#define PCH_GPIOD 0xc501c
5305#define PCH_GPIOE 0xc5020
5306#define PCH_GPIOF 0xc5024
5307
Eric Anholtf0217c42009-12-01 11:56:30 -08005308#define PCH_GMBUS0 0xc5100
5309#define PCH_GMBUS1 0xc5104
5310#define PCH_GMBUS2 0xc5108
5311#define PCH_GMBUS3 0xc510c
5312#define PCH_GMBUS4 0xc5110
5313#define PCH_GMBUS5 0xc5120
5314
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005315#define _PCH_DPLL_A 0xc6014
5316#define _PCH_DPLL_B 0xc6018
Daniel Vettere9a632a2013-06-05 13:34:13 +02005317#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005318
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005319#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00005320#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005321#define _PCH_FPA1 0xc6044
5322#define _PCH_FPB0 0xc6048
5323#define _PCH_FPB1 0xc604c
Daniel Vettere9a632a2013-06-05 13:34:13 +02005324#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
5325#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005326
5327#define PCH_DPLL_TEST 0xc606c
5328
5329#define PCH_DREF_CONTROL 0xC6200
5330#define DREF_CONTROL_MASK 0x7fc3
5331#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
5332#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
5333#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
5334#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
5335#define DREF_SSC_SOURCE_DISABLE (0<<11)
5336#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08005337#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005338#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
5339#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
5340#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08005341#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005342#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
5343#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08005344#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005345#define DREF_SSC4_DOWNSPREAD (0<<6)
5346#define DREF_SSC4_CENTERSPREAD (1<<6)
5347#define DREF_SSC1_DISABLE (0<<1)
5348#define DREF_SSC1_ENABLE (1<<1)
5349#define DREF_SSC4_DISABLE (0)
5350#define DREF_SSC4_ENABLE (1)
5351
5352#define PCH_RAWCLK_FREQ 0xc6204
5353#define FDL_TP1_TIMER_SHIFT 12
5354#define FDL_TP1_TIMER_MASK (3<<12)
5355#define FDL_TP2_TIMER_SHIFT 10
5356#define FDL_TP2_TIMER_MASK (3<<10)
5357#define RAWCLK_FREQ_MASK 0x3ff
5358
5359#define PCH_DPLL_TMR_CFG 0xc6208
5360
5361#define PCH_SSC4_PARMS 0xc6210
5362#define PCH_SSC4_AUX_PARMS 0xc6214
5363
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005364#define PCH_DPLL_SEL 0xc7000
Daniel Vetter11887392013-06-05 13:34:09 +02005365#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
5366#define TRANS_DPLLA_SEL(pipe) 0
5367#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005368
Zhenyu Wangb9055052009-06-05 15:38:38 +08005369/* transcoder */
5370
Daniel Vetter275f01b22013-05-03 11:49:47 +02005371#define _PCH_TRANS_HTOTAL_A 0xe0000
5372#define TRANS_HTOTAL_SHIFT 16
5373#define TRANS_HACTIVE_SHIFT 0
5374#define _PCH_TRANS_HBLANK_A 0xe0004
5375#define TRANS_HBLANK_END_SHIFT 16
5376#define TRANS_HBLANK_START_SHIFT 0
5377#define _PCH_TRANS_HSYNC_A 0xe0008
5378#define TRANS_HSYNC_END_SHIFT 16
5379#define TRANS_HSYNC_START_SHIFT 0
5380#define _PCH_TRANS_VTOTAL_A 0xe000c
5381#define TRANS_VTOTAL_SHIFT 16
5382#define TRANS_VACTIVE_SHIFT 0
5383#define _PCH_TRANS_VBLANK_A 0xe0010
5384#define TRANS_VBLANK_END_SHIFT 16
5385#define TRANS_VBLANK_START_SHIFT 0
5386#define _PCH_TRANS_VSYNC_A 0xe0014
5387#define TRANS_VSYNC_END_SHIFT 16
5388#define TRANS_VSYNC_START_SHIFT 0
5389#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08005390
Daniel Vettere3b95f12013-05-03 11:49:49 +02005391#define _PCH_TRANSA_DATA_M1 0xe0030
5392#define _PCH_TRANSA_DATA_N1 0xe0034
5393#define _PCH_TRANSA_DATA_M2 0xe0038
5394#define _PCH_TRANSA_DATA_N2 0xe003c
5395#define _PCH_TRANSA_LINK_M1 0xe0040
5396#define _PCH_TRANSA_LINK_N1 0xe0044
5397#define _PCH_TRANSA_LINK_M2 0xe0048
5398#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08005399
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03005400/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07005401#define _VIDEO_DIP_CTL_A 0xe0200
5402#define _VIDEO_DIP_DATA_A 0xe0208
5403#define _VIDEO_DIP_GCP_A 0xe0210
5404
5405#define _VIDEO_DIP_CTL_B 0xe1200
5406#define _VIDEO_DIP_DATA_B 0xe1208
5407#define _VIDEO_DIP_GCP_B 0xe1210
5408
5409#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
5410#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
5411#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
5412
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03005413/* Per-transcoder DIP controls (VLV) */
Ville Syrjäläb9064872013-01-24 15:29:31 +02005414#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
5415#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
5416#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07005417
Ville Syrjäläb9064872013-01-24 15:29:31 +02005418#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
5419#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
5420#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07005421
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03005422#define CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
5423#define CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
5424#define CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
5425
Shobhit Kumar90b107c2012-03-28 13:39:32 -07005426#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03005427 _PIPE3((pipe), VLV_VIDEO_DIP_CTL_A, \
5428 VLV_VIDEO_DIP_CTL_B, CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07005429#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03005430 _PIPE3((pipe), VLV_VIDEO_DIP_DATA_A, \
5431 VLV_VIDEO_DIP_DATA_B, CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07005432#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03005433 _PIPE3((pipe), VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
5434 VLV_VIDEO_DIP_GDCP_PAYLOAD_B, CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07005435
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03005436/* Haswell DIP controls */
5437#define HSW_VIDEO_DIP_CTL_A 0x60200
5438#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
5439#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
5440#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
5441#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
5442#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
5443#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
5444#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
5445#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
5446#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
5447#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
5448#define HSW_VIDEO_DIP_GCP_A 0x60210
5449
5450#define HSW_VIDEO_DIP_CTL_B 0x61200
5451#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
5452#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
5453#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
5454#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
5455#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
5456#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
5457#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
5458#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
5459#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
5460#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
5461#define HSW_VIDEO_DIP_GCP_B 0x61210
5462
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03005463#define HSW_TVIDEO_DIP_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005464 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03005465#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005466 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +01005467#define HSW_TVIDEO_DIP_VS_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005468 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03005469#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005470 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03005471#define HSW_TVIDEO_DIP_GCP(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005472 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03005473#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005474 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03005475
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03005476#define HSW_STEREO_3D_CTL_A 0x70020
5477#define S3D_ENABLE (1<<31)
5478#define HSW_STEREO_3D_CTL_B 0x71020
5479
5480#define HSW_STEREO_3D_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005481 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03005482
Daniel Vetter275f01b22013-05-03 11:49:47 +02005483#define _PCH_TRANS_HTOTAL_B 0xe1000
5484#define _PCH_TRANS_HBLANK_B 0xe1004
5485#define _PCH_TRANS_HSYNC_B 0xe1008
5486#define _PCH_TRANS_VTOTAL_B 0xe100c
5487#define _PCH_TRANS_VBLANK_B 0xe1010
5488#define _PCH_TRANS_VSYNC_B 0xe1014
5489#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08005490
Daniel Vetter275f01b22013-05-03 11:49:47 +02005491#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
5492#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
5493#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
5494#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
5495#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
5496#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
5497#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
5498 _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01005499
Daniel Vettere3b95f12013-05-03 11:49:49 +02005500#define _PCH_TRANSB_DATA_M1 0xe1030
5501#define _PCH_TRANSB_DATA_N1 0xe1034
5502#define _PCH_TRANSB_DATA_M2 0xe1038
5503#define _PCH_TRANSB_DATA_N2 0xe103c
5504#define _PCH_TRANSB_LINK_M1 0xe1040
5505#define _PCH_TRANSB_LINK_N1 0xe1044
5506#define _PCH_TRANSB_LINK_M2 0xe1048
5507#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08005508
Daniel Vettere3b95f12013-05-03 11:49:49 +02005509#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
5510#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
5511#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
5512#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
5513#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
5514#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
5515#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
5516#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005517
Daniel Vetterab9412b2013-05-03 11:49:46 +02005518#define _PCH_TRANSACONF 0xf0008
5519#define _PCH_TRANSBCONF 0xf1008
5520#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
5521#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005522#define TRANS_DISABLE (0<<31)
5523#define TRANS_ENABLE (1<<31)
5524#define TRANS_STATE_MASK (1<<30)
5525#define TRANS_STATE_DISABLE (0<<30)
5526#define TRANS_STATE_ENABLE (1<<30)
5527#define TRANS_FSYNC_DELAY_HB1 (0<<27)
5528#define TRANS_FSYNC_DELAY_HB2 (1<<27)
5529#define TRANS_FSYNC_DELAY_HB3 (2<<27)
5530#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02005531#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005532#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02005533#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02005534#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005535#define TRANS_8BPC (0<<5)
5536#define TRANS_10BPC (1<<5)
5537#define TRANS_6BPC (2<<5)
5538#define TRANS_12BPC (3<<5)
5539
Daniel Vetterce401412012-10-31 22:52:30 +01005540#define _TRANSA_CHICKEN1 0xf0060
5541#define _TRANSB_CHICKEN1 0xf1060
5542#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
5543#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07005544#define _TRANSA_CHICKEN2 0xf0064
5545#define _TRANSB_CHICKEN2 0xf1064
5546#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03005547#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
5548#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
5549#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
5550#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
5551#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07005552
Jesse Barnes291427f2011-07-29 12:42:37 -07005553#define SOUTH_CHICKEN1 0xc2000
5554#define FDIA_PHASE_SYNC_SHIFT_OVR 19
5555#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02005556#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
5557#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
5558#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jesse Barnes645c62a2011-05-11 09:49:31 -07005559#define SOUTH_CHICKEN2 0xc2004
Paulo Zanonidde86e22012-12-01 12:04:25 -02005560#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
5561#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
5562#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07005563
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005564#define _FDI_RXA_CHICKEN 0xc200c
5565#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08005566#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
5567#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005568#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005569
Jesse Barnes382b0932010-10-07 16:01:25 -07005570#define SOUTH_DSPCLK_GATE_D 0xc2020
Jesse Barnescd664072013-10-02 10:34:19 -07005571#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07005572#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07005573#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005574#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07005575
Zhenyu Wangb9055052009-06-05 15:38:38 +08005576/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005577#define _FDI_TXA_CTL 0x60100
5578#define _FDI_TXB_CTL 0x61100
5579#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005580#define FDI_TX_DISABLE (0<<31)
5581#define FDI_TX_ENABLE (1<<31)
5582#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
5583#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
5584#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
5585#define FDI_LINK_TRAIN_NONE (3<<28)
5586#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
5587#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
5588#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
5589#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
5590#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
5591#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
5592#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
5593#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005594/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
5595 SNB has different settings. */
5596/* SNB A-stepping */
5597#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5598#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5599#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5600#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5601/* SNB B-stepping */
5602#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
5603#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
5604#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
5605#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
5606#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005607#define FDI_DP_PORT_WIDTH_SHIFT 19
5608#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
5609#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005610#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005611/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005612#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07005613
5614/* Ivybridge has different bits for lolz */
5615#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
5616#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
5617#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
5618#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
5619
Zhenyu Wangb9055052009-06-05 15:38:38 +08005620/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07005621#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07005622#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005623#define FDI_SCRAMBLING_ENABLE (0<<7)
5624#define FDI_SCRAMBLING_DISABLE (1<<7)
5625
5626/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005627#define _FDI_RXA_CTL 0xf000c
5628#define _FDI_RXB_CTL 0xf100c
5629#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005630#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005631/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07005632#define FDI_FS_ERRC_ENABLE (1<<27)
5633#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02005634#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005635#define FDI_8BPC (0<<16)
5636#define FDI_10BPC (1<<16)
5637#define FDI_6BPC (2<<16)
5638#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00005639#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005640#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
5641#define FDI_RX_PLL_ENABLE (1<<13)
5642#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
5643#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
5644#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
5645#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
5646#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01005647#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005648/* CPT */
5649#define FDI_AUTO_TRAINING (1<<10)
5650#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
5651#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
5652#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
5653#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
5654#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005655
Paulo Zanoni04945642012-11-01 21:00:59 -02005656#define _FDI_RXA_MISC 0xf0010
5657#define _FDI_RXB_MISC 0xf1010
5658#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
5659#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
5660#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
5661#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
5662#define FDI_RX_TP1_TO_TP2_48 (2<<20)
5663#define FDI_RX_TP1_TO_TP2_64 (3<<20)
5664#define FDI_RX_FDI_DELAY_90 (0x90<<0)
5665#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
5666
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005667#define _FDI_RXA_TUSIZE1 0xf0030
5668#define _FDI_RXA_TUSIZE2 0xf0038
5669#define _FDI_RXB_TUSIZE1 0xf1030
5670#define _FDI_RXB_TUSIZE2 0xf1038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005671#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
5672#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005673
5674/* FDI_RX interrupt register format */
5675#define FDI_RX_INTER_LANE_ALIGN (1<<10)
5676#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
5677#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
5678#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
5679#define FDI_RX_FS_CODE_ERR (1<<6)
5680#define FDI_RX_FE_CODE_ERR (1<<5)
5681#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
5682#define FDI_RX_HDCP_LINK_FAIL (1<<3)
5683#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
5684#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
5685#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
5686
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005687#define _FDI_RXA_IIR 0xf0014
5688#define _FDI_RXA_IMR 0xf0018
5689#define _FDI_RXB_IIR 0xf1014
5690#define _FDI_RXB_IMR 0xf1018
5691#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
5692#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005693
5694#define FDI_PLL_CTL_1 0xfe000
5695#define FDI_PLL_CTL_2 0xfe004
5696
Zhenyu Wangb9055052009-06-05 15:38:38 +08005697#define PCH_LVDS 0xe1180
5698#define LVDS_DETECTED (1 << 1)
5699
Shobhit Kumar98364372012-06-15 11:55:14 -07005700/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02005701#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
5702#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
5703#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
Ville Syrjäläad933b52014-08-18 22:15:56 +03005704#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02005705#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
5706#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07005707
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02005708#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
5709#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
5710#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
5711#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
5712#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07005713
Jesse Barnes453c5422013-03-28 09:55:41 -07005714#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
5715#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
5716#define VLV_PIPE_PP_ON_DELAYS(pipe) \
5717 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
5718#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
5719 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
5720#define VLV_PIPE_PP_DIVISOR(pipe) \
5721 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
5722
Zhenyu Wangb9055052009-06-05 15:38:38 +08005723#define PCH_PP_STATUS 0xc7200
5724#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07005725#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07005726#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005727#define EDP_FORCE_VDD (1 << 3)
5728#define EDP_BLC_ENABLE (1 << 2)
5729#define PANEL_POWER_RESET (1 << 1)
5730#define PANEL_POWER_OFF (0 << 0)
5731#define PANEL_POWER_ON (1 << 0)
5732#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07005733#define PANEL_PORT_SELECT_MASK (3 << 30)
5734#define PANEL_PORT_SELECT_LVDS (0 << 30)
5735#define PANEL_PORT_SELECT_DPA (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07005736#define PANEL_PORT_SELECT_DPC (2 << 30)
5737#define PANEL_PORT_SELECT_DPD (3 << 30)
5738#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
5739#define PANEL_POWER_UP_DELAY_SHIFT 16
5740#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
5741#define PANEL_LIGHT_ON_DELAY_SHIFT 0
5742
Zhenyu Wangb9055052009-06-05 15:38:38 +08005743#define PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07005744#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
5745#define PANEL_POWER_DOWN_DELAY_SHIFT 16
5746#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
5747#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
5748
Zhenyu Wangb9055052009-06-05 15:38:38 +08005749#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07005750#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
5751#define PP_REFERENCE_DIVIDER_SHIFT 8
5752#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
5753#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005754
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005755#define PCH_DP_B 0xe4100
5756#define PCH_DPB_AUX_CH_CTL 0xe4110
5757#define PCH_DPB_AUX_CH_DATA1 0xe4114
5758#define PCH_DPB_AUX_CH_DATA2 0xe4118
5759#define PCH_DPB_AUX_CH_DATA3 0xe411c
5760#define PCH_DPB_AUX_CH_DATA4 0xe4120
5761#define PCH_DPB_AUX_CH_DATA5 0xe4124
5762
5763#define PCH_DP_C 0xe4200
5764#define PCH_DPC_AUX_CH_CTL 0xe4210
5765#define PCH_DPC_AUX_CH_DATA1 0xe4214
5766#define PCH_DPC_AUX_CH_DATA2 0xe4218
5767#define PCH_DPC_AUX_CH_DATA3 0xe421c
5768#define PCH_DPC_AUX_CH_DATA4 0xe4220
5769#define PCH_DPC_AUX_CH_DATA5 0xe4224
5770
5771#define PCH_DP_D 0xe4300
5772#define PCH_DPD_AUX_CH_CTL 0xe4310
5773#define PCH_DPD_AUX_CH_DATA1 0xe4314
5774#define PCH_DPD_AUX_CH_DATA2 0xe4318
5775#define PCH_DPD_AUX_CH_DATA3 0xe431c
5776#define PCH_DPD_AUX_CH_DATA4 0xe4320
5777#define PCH_DPD_AUX_CH_DATA5 0xe4324
5778
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005779/* CPT */
5780#define PORT_TRANS_A_SEL_CPT 0
5781#define PORT_TRANS_B_SEL_CPT (1<<29)
5782#define PORT_TRANS_C_SEL_CPT (2<<29)
5783#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07005784#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02005785#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
5786#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Ville Syrjälä71485e02014-04-09 13:28:55 +03005787#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
5788#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005789
5790#define TRANS_DP_CTL_A 0xe0300
5791#define TRANS_DP_CTL_B 0xe1300
5792#define TRANS_DP_CTL_C 0xe2300
Daniel Vetter23670b322012-11-01 09:15:30 +01005793#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005794#define TRANS_DP_OUTPUT_ENABLE (1<<31)
5795#define TRANS_DP_PORT_SEL_B (0<<29)
5796#define TRANS_DP_PORT_SEL_C (1<<29)
5797#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08005798#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005799#define TRANS_DP_PORT_SEL_MASK (3<<29)
5800#define TRANS_DP_AUDIO_ONLY (1<<26)
5801#define TRANS_DP_ENH_FRAMING (1<<18)
5802#define TRANS_DP_8BPC (0<<9)
5803#define TRANS_DP_10BPC (1<<9)
5804#define TRANS_DP_6BPC (2<<9)
5805#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08005806#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005807#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
5808#define TRANS_DP_VSYNC_ACTIVE_LOW 0
5809#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
5810#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01005811#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005812
5813/* SNB eDP training params */
5814/* SNB A-stepping */
5815#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5816#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5817#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5818#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5819/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08005820#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
5821#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
5822#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
5823#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
5824#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005825#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
5826
Keith Packard1a2eb462011-11-16 16:26:07 -08005827/* IVB */
5828#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
5829#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
5830#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
5831#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
5832#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
5833#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03005834#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08005835
5836/* legacy values */
5837#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
5838#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
5839#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
5840#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
5841#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
5842
5843#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
5844
Imre Deak9e72b462014-05-05 15:13:55 +03005845#define VLV_PMWGICZ 0x1300a4
5846
Zou Nan haicae58522010-11-09 17:17:32 +08005847#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07005848#define FORCEWAKE_VLV 0x1300b0
5849#define FORCEWAKE_ACK_VLV 0x1300b4
Jesse Barnesed5de392013-03-08 10:45:57 -08005850#define FORCEWAKE_MEDIA_VLV 0x1300b8
5851#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
Eugeni Dodonove7911c42012-07-02 11:51:04 -03005852#define FORCEWAKE_ACK_HSW 0x130044
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00005853#define FORCEWAKE_ACK 0x130090
Jesse Barnesd62b4892013-03-08 10:45:53 -08005854#define VLV_GTLC_WAKE_CTRL 0x130090
Imre Deak981a5ae2014-04-14 20:24:22 +03005855#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
5856#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
5857#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
5858
Jesse Barnesd62b4892013-03-08 10:45:53 -08005859#define VLV_GTLC_PW_STATUS 0x130094
Imre Deak981a5ae2014-04-14 20:24:22 +03005860#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
5861#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
5862#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
5863#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Keith Packard8d715f02011-11-18 20:39:01 -08005864#define FORCEWAKE_MT 0xa188 /* multi-threaded */
Zhe Wang38cff0b2014-11-04 17:07:04 +00005865#define FORCEWAKE_MEDIA_GEN9 0xa270
5866#define FORCEWAKE_RENDER_GEN9 0xa278
5867#define FORCEWAKE_BLITTER_GEN9 0xa188
5868#define FORCEWAKE_ACK_MEDIA_GEN9 0x0D88
5869#define FORCEWAKE_ACK_RENDER_GEN9 0x0D84
5870#define FORCEWAKE_ACK_BLITTER_GEN9 0x130044
Chris Wilsonc5836c22012-10-17 12:09:55 +01005871#define FORCEWAKE_KERNEL 0x1
5872#define FORCEWAKE_USER 0x2
Keith Packard8d715f02011-11-18 20:39:01 -08005873#define FORCEWAKE_MT_ACK 0x130040
5874#define ECOBUS 0xa180
5875#define FORCEWAKE_MT_ENABLE (1<<5)
Imre Deak9e72b462014-05-05 15:13:55 +03005876#define VLV_SPAREG2H 0xA194
Chris Wilson8fd26852010-12-08 18:40:43 +00005877
Ben Widawskydd202c62012-02-09 10:15:18 +01005878#define GTFIFODBG 0x120000
Ville Syrjälä90f256b2013-11-14 01:59:59 +02005879#define GT_FIFO_SBDROPERR (1<<6)
5880#define GT_FIFO_BLOBDROPERR (1<<5)
5881#define GT_FIFO_SB_READ_ABORTERR (1<<4)
5882#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01005883#define GT_FIFO_OVFERR (1<<2)
5884#define GT_FIFO_IAWRERR (1<<1)
5885#define GT_FIFO_IARDERR (1<<0)
5886
Ville Syrjälä46520e22013-11-14 02:00:00 +02005887#define GTFIFOCTL 0x120008
5888#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01005889#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00005890
Ben Widawsky05e21cc2013-07-04 11:02:04 -07005891#define HSW_IDICR 0x9008
5892#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
5893#define HSW_EDRAM_PRESENT 0x120010
5894
Daniel Vetter80e829f2012-03-31 11:21:57 +02005895#define GEN6_UCGCTL1 0x9400
Ville Syrjäläe4443e42014-04-09 13:28:41 +03005896# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02005897# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02005898# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02005899
Eric Anholt406478d2011-11-07 16:07:04 -08005900#define GEN6_UCGCTL2 0x9404
Jesse Barnes0f846f82012-06-14 11:04:47 -07005901# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07005902# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08005903# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08005904# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08005905# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08005906
Imre Deak9e72b462014-05-05 15:13:55 +03005907#define GEN6_UCGCTL3 0x9408
5908
Jesse Barnese3f33d42012-06-14 11:04:50 -07005909#define GEN7_UCGCTL4 0x940c
5910#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
5911
Imre Deak9e72b462014-05-05 15:13:55 +03005912#define GEN6_RCGCTL1 0x9410
5913#define GEN6_RCGCTL2 0x9414
5914#define GEN6_RSTCTL 0x9420
5915
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02005916#define GEN8_UCGCTL6 0x9430
5917#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
5918
Imre Deak9e72b462014-05-05 15:13:55 +03005919#define GEN6_GFXPAUSE 0xA000
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005920#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00005921#define GEN6_TURBO_DISABLE (1<<31)
5922#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03005923#define HSW_FREQUENCY(x) ((x)<<24)
Chris Wilson8fd26852010-12-08 18:40:43 +00005924#define GEN6_OFFSET(x) ((x)<<19)
5925#define GEN6_AGGRESSIVE_TURBO (0<<15)
5926#define GEN6_RC_VIDEO_FREQ 0xA00C
5927#define GEN6_RC_CONTROL 0xA090
5928#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
5929#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
5930#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
5931#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
5932#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08005933#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005934#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00005935#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
5936#define GEN6_RC_CTL_HW_ENABLE (1<<31)
5937#define GEN6_RP_DOWN_TIMEOUT 0xA010
5938#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005939#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08005940#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08005941#define HSW_CAGF_SHIFT 7
Jesse Barnesccab5c82011-01-18 15:49:25 -08005942#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08005943#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00005944#define GEN6_RP_CONTROL 0xA024
5945#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08005946#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
5947#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
5948#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
5949#define GEN6_RP_MEDIA_HW_MODE (1<<9)
5950#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00005951#define GEN6_RP_MEDIA_IS_GFX (1<<8)
5952#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08005953#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
5954#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
5955#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005956#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08005957#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00005958#define GEN6_RP_UP_THRESHOLD 0xA02C
5959#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08005960#define GEN6_RP_CUR_UP_EI 0xA050
5961#define GEN6_CURICONT_MASK 0xffffff
5962#define GEN6_RP_CUR_UP 0xA054
5963#define GEN6_CURBSYTAVG_MASK 0xffffff
5964#define GEN6_RP_PREV_UP 0xA058
5965#define GEN6_RP_CUR_DOWN_EI 0xA05C
5966#define GEN6_CURIAVG_MASK 0xffffff
5967#define GEN6_RP_CUR_DOWN 0xA060
5968#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00005969#define GEN6_RP_UP_EI 0xA068
5970#define GEN6_RP_DOWN_EI 0xA06C
5971#define GEN6_RP_IDLE_HYSTERSIS 0xA070
Imre Deak9e72b462014-05-05 15:13:55 +03005972#define GEN6_RPDEUHWTC 0xA080
5973#define GEN6_RPDEUC 0xA084
5974#define GEN6_RPDEUCSW 0xA088
Chris Wilson8fd26852010-12-08 18:40:43 +00005975#define GEN6_RC_STATE 0xA094
5976#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
5977#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
5978#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
5979#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
5980#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
5981#define GEN6_RC_SLEEP 0xA0B0
Imre Deak9e72b462014-05-05 15:13:55 +03005982#define GEN6_RCUBMABDTMR 0xA0B0
Chris Wilson8fd26852010-12-08 18:40:43 +00005983#define GEN6_RC1e_THRESHOLD 0xA0B4
5984#define GEN6_RC6_THRESHOLD 0xA0B8
5985#define GEN6_RC6p_THRESHOLD 0xA0BC
Imre Deak9e72b462014-05-05 15:13:55 +03005986#define VLV_RCEDATA 0xA0BC
Chris Wilson8fd26852010-12-08 18:40:43 +00005987#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005988#define GEN6_PMINTRMSK 0xA168
Deepak Sbaccd452014-05-15 20:58:09 +03005989#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
Imre Deak9e72b462014-05-05 15:13:55 +03005990#define VLV_PWRDWNUPCTL 0xA294
Chris Wilson8fd26852010-12-08 18:40:43 +00005991
5992#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07005993#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00005994#define GEN6_PMIIR 0x44028
5995#define GEN6_PMIER 0x4402C
5996#define GEN6_PM_MBOX_EVENT (1<<25)
5997#define GEN6_PM_THERMAL_EVENT (1<<24)
5998#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
5999#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
6000#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
6001#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
6002#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07006003#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07006004 GEN6_PM_RP_DOWN_THRESHOLD | \
6005 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00006006
Imre Deak9e72b462014-05-05 15:13:55 +03006007#define GEN7_GT_SCRATCH_BASE 0x4F100
6008#define GEN7_GT_SCRATCH_REG_NUM 8
6009
Deepak S76c3552f2014-01-30 23:08:16 +05306010#define VLV_GTLC_SURVIVABILITY_REG 0x130098
6011#define VLV_GFX_CLK_STATUS_BIT (1<<3)
6012#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
6013
Ben Widawskycce66a22012-03-27 18:59:38 -07006014#define GEN6_GT_GFX_RC6_LOCKED 0x138104
Jesse Barnes49798eb2013-09-26 17:55:57 -07006015#define VLV_COUNTER_CONTROL 0x138104
6016#define VLV_COUNT_RANGE_HIGH (1<<15)
Deepak S31685c22014-07-03 17:33:01 -04006017#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
6018#define VLV_RENDER_RC0_COUNT_EN (1<<4)
Jesse Barnes49798eb2013-09-26 17:55:57 -07006019#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
6020#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ben Widawskycce66a22012-03-27 18:59:38 -07006021#define GEN6_GT_GFX_RC6 0x138108
Imre Deak9cc19be2014-04-14 20:24:24 +03006022#define VLV_GT_RENDER_RC6 0x138108
6023#define VLV_GT_MEDIA_RC6 0x13810C
6024
Ben Widawskycce66a22012-03-27 18:59:38 -07006025#define GEN6_GT_GFX_RC6p 0x13810C
6026#define GEN6_GT_GFX_RC6pp 0x138110
Deepak S31685c22014-07-03 17:33:01 -04006027#define VLV_RENDER_C0_COUNT_REG 0x138118
6028#define VLV_MEDIA_C0_COUNT_REG 0x13811C
Ben Widawskycce66a22012-03-27 18:59:38 -07006029
Chris Wilson8fd26852010-12-08 18:40:43 +00006030#define GEN6_PCODE_MAILBOX 0x138124
6031#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08006032#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07006033#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
6034#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Ben Widawsky31643d52012-09-26 10:34:01 -07006035#define GEN6_PCODE_WRITE_RC6VIDS 0x4
6036#define GEN6_PCODE_READ_RC6VIDS 0x5
Paulo Zanoni515b2392013-09-10 19:36:37 -03006037#define GEN6_PCODE_READ_D_COMP 0x10
6038#define GEN6_PCODE_WRITE_D_COMP 0x11
Ben Widawsky7083e052013-02-01 16:41:14 -08006039#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
6040#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ben Widawsky2a114cc2013-11-02 21:07:47 -07006041#define DISPLAY_IPS_CONTROL 0x19
Chris Wilson8fd26852010-12-08 18:40:43 +00006042#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07006043#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01006044#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Damien Lespiaudddab342014-11-13 17:51:50 +00006045#define GEN6_PCODE_DATA1 0x13812C
Chris Wilson8fd26852010-12-08 18:40:43 +00006046
Pradeep Bhat2af30a52014-11-04 17:06:38 +00006047#define GEN9_PCODE_READ_MEM_LATENCY 0x6
6048#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
6049#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
6050#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
6051#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
6052
Ben Widawsky4d855292011-12-12 19:34:16 -08006053#define GEN6_GT_CORE_STATUS 0x138060
6054#define GEN6_CORE_CPD_STATE_MASK (7<<4)
6055#define GEN6_RCn_MASK 7
6056#define GEN6_RC0 0
6057#define GEN6_RC3 2
6058#define GEN6_RC6 3
6059#define GEN6_RC7 4
6060
Ben Widawskye3689192012-05-25 16:56:22 -07006061#define GEN7_MISCCPCTL (0x9424)
6062#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
6063
6064/* IVYBRIDGE DPF */
6065#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07006066#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07006067#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
6068#define GEN7_PARITY_ERROR_VALID (1<<13)
6069#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
6070#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
6071#define GEN7_PARITY_ERROR_ROW(reg) \
6072 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
6073#define GEN7_PARITY_ERROR_BANK(reg) \
6074 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
6075#define GEN7_PARITY_ERROR_SUBBANK(reg) \
6076 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
6077#define GEN7_L3CDERRST1_ENABLE (1<<7)
6078
Ben Widawskyb9524a12012-05-25 16:56:24 -07006079#define GEN7_L3LOG_BASE 0xB070
Ben Widawsky35a85ac2013-09-19 11:13:41 -07006080#define HSW_L3LOG_BASE_SLICE1 0xB270
Ben Widawskyb9524a12012-05-25 16:56:24 -07006081#define GEN7_L3LOG_SIZE 0x80
6082
Jesse Barnes12f33822012-10-25 12:15:45 -07006083#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
6084#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
6085#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07006086#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Jesse Barnes12f33822012-10-25 12:15:45 -07006087#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
6088
Damien Lespiau3ca5da42014-03-26 18:18:01 +00006089#define GEN9_HALF_SLICE_CHICKEN5 0xe188
6090#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
6091
Kenneth Graunkec8966e12014-02-26 23:59:30 -08006092#define GEN8_ROW_CHICKEN 0xe4f0
6093#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08006094#define STALL_DOP_GATING_DISABLE (1<<5)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08006095
Jesse Barnes8ab43972012-10-25 12:15:42 -07006096#define GEN7_ROW_CHICKEN2 0xe4f4
6097#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
6098#define DOP_CLOCK_GATING_DISABLE (1<<0)
6099
Francisco Jerezf3fc4882013-10-02 15:53:16 -07006100#define HSW_ROW_CHICKEN3 0xe49c
6101#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
6102
Ben Widawskyfd392b62013-11-04 22:52:39 -08006103#define HALF_SLICE_CHICKEN3 0xe184
6104#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Ben Widawskybf663472013-11-02 21:07:57 -07006105#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08006106
Jani Nikulac46f1112014-10-27 16:26:52 +02006107/* Audio */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006108#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02006109#define INTEL_AUDIO_DEVCL 0x808629FB
6110#define INTEL_AUDIO_DEVBLC 0x80862801
6111#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08006112
6113#define G4X_AUD_CNTL_ST 0x620B4
Jani Nikulac46f1112014-10-27 16:26:52 +02006114#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
6115#define G4X_ELDV_DEVCTG (1 << 14)
6116#define G4X_ELD_ADDR_MASK (0xf << 5)
6117#define G4X_ELD_ACK (1 << 4)
Wu Fengguange0dac652011-09-05 14:25:34 +08006118#define G4X_HDMIW_HDMIEDID 0x6210C
6119
Jani Nikulac46f1112014-10-27 16:26:52 +02006120#define _IBX_HDMIW_HDMIEDID_A 0xE2050
6121#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Wang Xingchao9b138a82012-08-09 16:52:18 +08006122#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006123 _IBX_HDMIW_HDMIEDID_A, \
6124 _IBX_HDMIW_HDMIEDID_B)
6125#define _IBX_AUD_CNTL_ST_A 0xE20B4
6126#define _IBX_AUD_CNTL_ST_B 0xE21B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08006127#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006128 _IBX_AUD_CNTL_ST_A, \
6129 _IBX_AUD_CNTL_ST_B)
6130#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
6131#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
6132#define IBX_ELD_ACK (1 << 4)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006133#define IBX_AUD_CNTL_ST2 0xE20C0
Jani Nikula82910ac2014-10-27 16:26:59 +02006134#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
6135#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08006136
Jani Nikulac46f1112014-10-27 16:26:52 +02006137#define _CPT_HDMIW_HDMIEDID_A 0xE5050
6138#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Wang Xingchao9b138a82012-08-09 16:52:18 +08006139#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006140 _CPT_HDMIW_HDMIEDID_A, \
6141 _CPT_HDMIW_HDMIEDID_B)
6142#define _CPT_AUD_CNTL_ST_A 0xE50B4
6143#define _CPT_AUD_CNTL_ST_B 0xE51B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08006144#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006145 _CPT_AUD_CNTL_ST_A, \
6146 _CPT_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006147#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08006148
Jani Nikulac46f1112014-10-27 16:26:52 +02006149#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
6150#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04006151#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006152 _VLV_HDMIW_HDMIEDID_A, \
6153 _VLV_HDMIW_HDMIEDID_B)
6154#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
6155#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04006156#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006157 _VLV_AUD_CNTL_ST_A, \
6158 _VLV_AUD_CNTL_ST_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04006159#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
6160
Eric Anholtae662d32012-01-03 09:23:29 -08006161/* These are the 4 32-bit write offset registers for each stream
6162 * output buffer. It determines the offset from the
6163 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
6164 */
6165#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
6166
Jani Nikulac46f1112014-10-27 16:26:52 +02006167#define _IBX_AUD_CONFIG_A 0xe2000
6168#define _IBX_AUD_CONFIG_B 0xe2100
Wang Xingchao9b138a82012-08-09 16:52:18 +08006169#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006170 _IBX_AUD_CONFIG_A, \
6171 _IBX_AUD_CONFIG_B)
6172#define _CPT_AUD_CONFIG_A 0xe5000
6173#define _CPT_AUD_CONFIG_B 0xe5100
Wang Xingchao9b138a82012-08-09 16:52:18 +08006174#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006175 _CPT_AUD_CONFIG_A, \
6176 _CPT_AUD_CONFIG_B)
6177#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
6178#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04006179#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006180 _VLV_AUD_CONFIG_A, \
6181 _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04006182
Wu Fengguangb6daa022012-01-06 14:41:31 -06006183#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
6184#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
6185#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02006186#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06006187#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02006188#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Wu Fengguangb6daa022012-01-06 14:41:31 -06006189#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03006190#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
6191#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
6192#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
6193#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
6194#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
6195#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
6196#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
6197#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
6198#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
6199#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
6200#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06006201#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
6202
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08006203/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02006204#define _HSW_AUD_CONFIG_A 0x65000
6205#define _HSW_AUD_CONFIG_B 0x65100
6206#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
6207 _HSW_AUD_CONFIG_A, \
6208 _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08006209
Jani Nikulac46f1112014-10-27 16:26:52 +02006210#define _HSW_AUD_MISC_CTRL_A 0x65010
6211#define _HSW_AUD_MISC_CTRL_B 0x65110
6212#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
6213 _HSW_AUD_MISC_CTRL_A, \
6214 _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08006215
Jani Nikulac46f1112014-10-27 16:26:52 +02006216#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
6217#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
6218#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
6219 _HSW_AUD_DIP_ELD_CTRL_ST_A, \
6220 _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08006221
6222/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02006223#define _HSW_AUD_DIG_CNVT_1 0x65080
6224#define _HSW_AUD_DIG_CNVT_2 0x65180
6225#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
6226 _HSW_AUD_DIG_CNVT_1, \
6227 _HSW_AUD_DIG_CNVT_2)
6228#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08006229
Jani Nikulac46f1112014-10-27 16:26:52 +02006230#define _HSW_AUD_EDID_DATA_A 0x65050
6231#define _HSW_AUD_EDID_DATA_B 0x65150
6232#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
6233 _HSW_AUD_EDID_DATA_A, \
6234 _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08006235
Jani Nikulac46f1112014-10-27 16:26:52 +02006236#define HSW_AUD_PIPE_CONV_CFG 0x6507c
6237#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0
Jani Nikula82910ac2014-10-27 16:26:59 +02006238#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
6239#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
6240#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
6241#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08006242
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03006243/* HSW Power Wells */
Paulo Zanonifa42e232013-01-25 16:59:11 -02006244#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
6245#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
6246#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
6247#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03006248#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
6249#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006250#define HSW_PWR_WELL_CTL5 0x45410
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03006251#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
6252#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006253#define HSW_PWR_WELL_FORCE_ON (1<<19)
6254#define HSW_PWR_WELL_CTL6 0x45414
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03006255
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03006256/* Per-pipe DDI Function Control */
Paulo Zanoniad80a812012-10-24 16:06:19 -02006257#define TRANS_DDI_FUNC_CTL_A 0x60400
6258#define TRANS_DDI_FUNC_CTL_B 0x61400
6259#define TRANS_DDI_FUNC_CTL_C 0x62400
6260#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006261#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
6262
Paulo Zanoniad80a812012-10-24 16:06:19 -02006263#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03006264/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02006265#define TRANS_DDI_PORT_MASK (7<<28)
Daniel Vetter26804af2014-06-25 22:01:55 +03006266#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoniad80a812012-10-24 16:06:19 -02006267#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
6268#define TRANS_DDI_PORT_NONE (0<<28)
6269#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
6270#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
6271#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
6272#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
6273#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
6274#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
6275#define TRANS_DDI_BPC_MASK (7<<20)
6276#define TRANS_DDI_BPC_8 (0<<20)
6277#define TRANS_DDI_BPC_10 (1<<20)
6278#define TRANS_DDI_BPC_6 (2<<20)
6279#define TRANS_DDI_BPC_12 (3<<20)
6280#define TRANS_DDI_PVSYNC (1<<17)
6281#define TRANS_DDI_PHSYNC (1<<16)
6282#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
6283#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
6284#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
6285#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
6286#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
Dave Airlie01b887c2014-05-02 11:17:41 +10006287#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
Paulo Zanoniad80a812012-10-24 16:06:19 -02006288#define TRANS_DDI_BFI_ENABLE (1<<4)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03006289
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03006290/* DisplayPort Transport Control */
6291#define DP_TP_CTL_A 0x64040
6292#define DP_TP_CTL_B 0x64140
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006293#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
6294#define DP_TP_CTL_ENABLE (1<<31)
6295#define DP_TP_CTL_MODE_SST (0<<27)
6296#define DP_TP_CTL_MODE_MST (1<<27)
Dave Airlie01b887c2014-05-02 11:17:41 +10006297#define DP_TP_CTL_FORCE_ACT (1<<25)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03006298#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006299#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03006300#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
6301#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
6302#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03006303#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
6304#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006305#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03006306#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03006307
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03006308/* DisplayPort Transport Status */
6309#define DP_TP_STATUS_A 0x64044
6310#define DP_TP_STATUS_B 0x64144
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006311#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
Dave Airlie01b887c2014-05-02 11:17:41 +10006312#define DP_TP_STATUS_IDLE_DONE (1<<25)
6313#define DP_TP_STATUS_ACT_SENT (1<<24)
6314#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
6315#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
6316#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
6317#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
6318#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03006319
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03006320/* DDI Buffer Control */
6321#define DDI_BUF_CTL_A 0x64000
6322#define DDI_BUF_CTL_B 0x64100
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006323#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
6324#define DDI_BUF_CTL_ENABLE (1<<31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05306325#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006326#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00006327#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006328#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02006329#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02006330#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03006331#define DDI_INIT_DISPLAY_DETECTED (1<<0)
6332
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03006333/* DDI Buffer Translations */
6334#define DDI_BUF_TRANS_A 0x64E00
6335#define DDI_BUF_TRANS_B 0x64E60
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006336#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03006337
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03006338/* Sideband Interface (SBI) is programmed indirectly, via
6339 * SBI_ADDR, which contains the register offset; and SBI_DATA,
6340 * which contains the payload */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006341#define SBI_ADDR 0xC6000
6342#define SBI_DATA 0xC6004
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03006343#define SBI_CTL_STAT 0xC6008
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02006344#define SBI_CTL_DEST_ICLK (0x0<<16)
6345#define SBI_CTL_DEST_MPHY (0x1<<16)
6346#define SBI_CTL_OP_IORD (0x2<<8)
6347#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03006348#define SBI_CTL_OP_CRRD (0x6<<8)
6349#define SBI_CTL_OP_CRWR (0x7<<8)
6350#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006351#define SBI_RESPONSE_SUCCESS (0x0<<1)
6352#define SBI_BUSY (0x1<<0)
6353#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03006354
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03006355/* SBI offsets */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006356#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03006357#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
6358#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
6359#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
6360#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006361#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03006362#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006363#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03006364#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02006365#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006366#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03006367#define SBI_SSCAUXDIV6 0x0610
6368#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006369#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006370#define SBI_GEN0 0x1f00
6371#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03006372
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03006373/* LPT PIXCLK_GATE */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006374#define PIXCLK_GATE 0xC6020
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03006375#define PIXCLK_GATE_UNGATE (1<<0)
6376#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03006377
Eugeni Dodonove93ea062012-03-29 12:32:32 -03006378/* SPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006379#define SPLL_CTL 0x46020
Eugeni Dodonove93ea062012-03-29 12:32:32 -03006380#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01006381#define SPLL_PLL_SSC (1<<28)
6382#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08006383#define SPLL_PLL_LCPLL (3<<28)
6384#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006385#define SPLL_PLL_FREQ_810MHz (0<<26)
6386#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08006387#define SPLL_PLL_FREQ_2700MHz (2<<26)
6388#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03006389
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03006390/* WRPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006391#define WRPLL_CTL1 0x46040
6392#define WRPLL_CTL2 0x46060
Daniel Vetterd452c5b2014-07-04 11:27:39 -03006393#define WRPLL_CTL(pll) (pll == 0 ? WRPLL_CTL1 : WRPLL_CTL2)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006394#define WRPLL_PLL_ENABLE (1<<31)
Daniel Vetter114fe482014-06-25 22:01:48 +03006395#define WRPLL_PLL_SSC (1<<28)
6396#define WRPLL_PLL_NON_SSC (2<<28)
6397#define WRPLL_PLL_LCPLL (3<<28)
6398#define WRPLL_PLL_REF_MASK (3<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03006399/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006400#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08006401#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006402#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08006403#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
6404#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006405#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08006406#define WRPLL_DIVIDER_FB_SHIFT 16
6407#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03006408
Eugeni Dodonovfec91812012-03-29 12:32:33 -03006409/* Port clock selection */
6410#define PORT_CLK_SEL_A 0x46100
6411#define PORT_CLK_SEL_B 0x46104
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006412#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03006413#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
6414#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
6415#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006416#define PORT_CLK_SEL_SPLL (3<<29)
Daniel Vetter716c2e52014-06-25 22:02:02 +03006417#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03006418#define PORT_CLK_SEL_WRPLL1 (4<<29)
6419#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03006420#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08006421#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03006422
Paulo Zanonibb523fc2012-10-23 18:29:56 -02006423/* Transcoder clock selection */
6424#define TRANS_CLK_SEL_A 0x46140
6425#define TRANS_CLK_SEL_B 0x46144
6426#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
6427/* For each transcoder, we need to select the corresponding port clock */
6428#define TRANS_CLK_SEL_DISABLED (0x0<<29)
6429#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03006430
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006431#define TRANSA_MSA_MISC 0x60410
6432#define TRANSB_MSA_MISC 0x61410
6433#define TRANSC_MSA_MISC 0x62410
6434#define TRANS_EDP_MSA_MISC 0x6f410
6435#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
6436
Paulo Zanonic9809792012-10-23 18:30:00 -02006437#define TRANS_MSA_SYNC_CLK (1<<0)
6438#define TRANS_MSA_6_BPC (0<<5)
6439#define TRANS_MSA_8_BPC (1<<5)
6440#define TRANS_MSA_10_BPC (2<<5)
6441#define TRANS_MSA_12_BPC (3<<5)
6442#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03006443
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03006444/* LCPLL Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006445#define LCPLL_CTL 0x130040
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03006446#define LCPLL_PLL_DISABLE (1<<31)
6447#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03006448#define LCPLL_CLK_FREQ_MASK (3<<26)
6449#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07006450#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
6451#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
6452#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006453#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03006454#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006455#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03006456#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006457#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
6458
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00006459/*
6460 * SKL Clocks
6461 */
6462
6463/* CDCLK_CTL */
6464#define CDCLK_CTL 0x46000
6465#define CDCLK_FREQ_SEL_MASK (3<<26)
6466#define CDCLK_FREQ_450_432 (0<<26)
6467#define CDCLK_FREQ_540 (1<<26)
6468#define CDCLK_FREQ_337_308 (2<<26)
6469#define CDCLK_FREQ_675_617 (3<<26)
6470#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
6471
6472/* LCPLL_CTL */
6473#define LCPLL1_CTL 0x46010
6474#define LCPLL2_CTL 0x46014
6475#define LCPLL_PLL_ENABLE (1<<31)
6476
6477/* DPLL control1 */
6478#define DPLL_CTRL1 0x6C058
6479#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
6480#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
6481#define DPLL_CRTL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
Satheeshakrishna M540e7322014-11-13 14:55:16 +00006482#define DPLL_CRTL1_LINK_RATE_SHIFT(id) ((id)*6+1)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00006483#define DPLL_CRTL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
6484#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
6485#define DPLL_CRTL1_LINK_RATE_2700 0
6486#define DPLL_CRTL1_LINK_RATE_1350 1
6487#define DPLL_CRTL1_LINK_RATE_810 2
6488#define DPLL_CRTL1_LINK_RATE_1620 3
6489#define DPLL_CRTL1_LINK_RATE_1080 4
6490#define DPLL_CRTL1_LINK_RATE_2160 5
6491
6492/* DPLL control2 */
6493#define DPLL_CTRL2 0x6C05C
6494#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<(port+15))
6495#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
Satheeshakrishna M540e7322014-11-13 14:55:16 +00006496#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00006497#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) (clk<<((port)*3+1))
6498#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
6499
6500/* DPLL Status */
6501#define DPLL_STATUS 0x6C060
6502#define DPLL_LOCK(id) (1<<((id)*8))
6503
6504/* DPLL cfg */
6505#define DPLL1_CFGCR1 0x6C040
6506#define DPLL2_CFGCR1 0x6C048
6507#define DPLL3_CFGCR1 0x6C050
6508#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
6509#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
6510#define DPLL_CFGCR1_DCO_FRACTION(x) (x<<9)
6511#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
6512
6513#define DPLL1_CFGCR2 0x6C044
6514#define DPLL2_CFGCR2 0x6C04C
6515#define DPLL3_CFGCR2 0x6C054
6516#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
6517#define DPLL_CFGCR2_QDIV_RATIO(x) (x<<8)
6518#define DPLL_CFGCR2_QDIV_MODE(x) (x<<7)
6519#define DPLL_CFGCR2_KDIV_MASK (3<<5)
6520#define DPLL_CFGCR2_KDIV(x) (x<<5)
6521#define DPLL_CFGCR2_KDIV_5 (0<<5)
6522#define DPLL_CFGCR2_KDIV_2 (1<<5)
6523#define DPLL_CFGCR2_KDIV_3 (2<<5)
6524#define DPLL_CFGCR2_KDIV_1 (3<<5)
6525#define DPLL_CFGCR2_PDIV_MASK (7<<2)
6526#define DPLL_CFGCR2_PDIV(x) (x<<2)
6527#define DPLL_CFGCR2_PDIV_1 (0<<2)
6528#define DPLL_CFGCR2_PDIV_2 (1<<2)
6529#define DPLL_CFGCR2_PDIV_3 (2<<2)
6530#define DPLL_CFGCR2_PDIV_7 (4<<2)
6531#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
6532
Satheeshakrishna M540e7322014-11-13 14:55:16 +00006533#define GET_CFG_CR1_REG(id) (DPLL1_CFGCR1 + (id - SKL_DPLL1) * 8)
6534#define GET_CFG_CR2_REG(id) (DPLL1_CFGCR2 + (id - SKL_DPLL1) * 8)
6535
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03006536/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
6537 * since on HSW we can't write to it using I915_WRITE. */
6538#define D_COMP_HSW (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
6539#define D_COMP_BDW 0x138144
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006540#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
6541#define D_COMP_COMP_FORCE (1<<8)
6542#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03006543
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03006544/* Pipe WM_LINETIME - watermark line time */
6545#define PIPE_WM_LINETIME_A 0x45270
6546#define PIPE_WM_LINETIME_B 0x45274
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006547#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
6548 PIPE_WM_LINETIME_B)
6549#define PIPE_WM_LINETIME_MASK (0x1ff)
6550#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03006551#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006552#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03006553
6554/* SFUSE_STRAP */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006555#define SFUSE_STRAP 0xc2014
Damien Lespiau658ac4c2014-02-10 17:19:45 +00006556#define SFUSE_STRAP_FUSE_LOCK (1<<13)
6557#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03006558#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
6559#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
6560#define SFUSE_STRAP_DDID_DETECTED (1<<0)
6561
Paulo Zanoni801bcff2013-05-31 10:08:35 -03006562#define WM_MISC 0x45260
6563#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
6564
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03006565#define WM_DBG 0x45280
6566#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
6567#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
6568#define WM_DBG_DISALLOW_SPRITE (1<<2)
6569
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006570/* pipe CSC */
6571#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
6572#define _PIPE_A_CSC_COEFF_BY 0x49014
6573#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
6574#define _PIPE_A_CSC_COEFF_BU 0x4901c
6575#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
6576#define _PIPE_A_CSC_COEFF_BV 0x49024
6577#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03006578#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
6579#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
6580#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006581#define _PIPE_A_CSC_PREOFF_HI 0x49030
6582#define _PIPE_A_CSC_PREOFF_ME 0x49034
6583#define _PIPE_A_CSC_PREOFF_LO 0x49038
6584#define _PIPE_A_CSC_POSTOFF_HI 0x49040
6585#define _PIPE_A_CSC_POSTOFF_ME 0x49044
6586#define _PIPE_A_CSC_POSTOFF_LO 0x49048
6587
6588#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
6589#define _PIPE_B_CSC_COEFF_BY 0x49114
6590#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
6591#define _PIPE_B_CSC_COEFF_BU 0x4911c
6592#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
6593#define _PIPE_B_CSC_COEFF_BV 0x49124
6594#define _PIPE_B_CSC_MODE 0x49128
6595#define _PIPE_B_CSC_PREOFF_HI 0x49130
6596#define _PIPE_B_CSC_PREOFF_ME 0x49134
6597#define _PIPE_B_CSC_PREOFF_LO 0x49138
6598#define _PIPE_B_CSC_POSTOFF_HI 0x49140
6599#define _PIPE_B_CSC_POSTOFF_ME 0x49144
6600#define _PIPE_B_CSC_POSTOFF_LO 0x49148
6601
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006602#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
6603#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
6604#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
6605#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
6606#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
6607#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
6608#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
6609#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
6610#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
6611#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
6612#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
6613#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
6614#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
6615
Jani Nikula3230bf12013-08-27 15:12:16 +03006616/* VLV MIPI registers */
6617
6618#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
6619#define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306620#define MIPI_PORT_CTRL(tc) _TRANSCODER(tc, _MIPIA_PORT_CTRL, \
6621 _MIPIB_PORT_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006622#define DPI_ENABLE (1 << 31) /* A + B */
6623#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
6624#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
6625#define DUAL_LINK_MODE_MASK (1 << 26)
6626#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
6627#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
6628#define DITHERING_ENABLE (1 << 25) /* A + B */
6629#define FLOPPED_HSTX (1 << 23)
6630#define DE_INVERT (1 << 19) /* XXX */
6631#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
6632#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
6633#define AFE_LATCHOUT (1 << 17)
6634#define LP_OUTPUT_HOLD (1 << 16)
6635#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
6636#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
6637#define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
6638#define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
6639#define CSB_SHIFT 9
6640#define CSB_MASK (3 << 9)
6641#define CSB_20MHZ (0 << 9)
6642#define CSB_10MHZ (1 << 9)
6643#define CSB_40MHZ (2 << 9)
6644#define BANDGAP_MASK (1 << 8)
6645#define BANDGAP_PNW_CIRCUIT (0 << 8)
6646#define BANDGAP_LNC_CIRCUIT (1 << 8)
6647#define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
6648#define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
6649#define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
6650#define TEARING_EFFECT_SHIFT 2 /* A + B */
6651#define TEARING_EFFECT_MASK (3 << 2)
6652#define TEARING_EFFECT_OFF (0 << 2)
6653#define TEARING_EFFECT_DSI (1 << 2)
6654#define TEARING_EFFECT_GPIO (2 << 2)
6655#define LANE_CONFIGURATION_SHIFT 0
6656#define LANE_CONFIGURATION_MASK (3 << 0)
6657#define LANE_CONFIGURATION_4LANE (0 << 0)
6658#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
6659#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
6660
6661#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
6662#define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306663#define MIPI_TEARING_CTRL(tc) _TRANSCODER(tc, \
6664 _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006665#define TEARING_EFFECT_DELAY_SHIFT 0
6666#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
6667
6668/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306669#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +03006670
6671/* MIPI DSI Controller and D-PHY registers */
6672
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306673#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
6674#define _MIPIB_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306675#define MIPI_DEVICE_READY(tc) _TRANSCODER(tc, _MIPIA_DEVICE_READY, \
6676 _MIPIB_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +03006677#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
6678#define ULPS_STATE_MASK (3 << 1)
6679#define ULPS_STATE_ENTER (2 << 1)
6680#define ULPS_STATE_EXIT (1 << 1)
6681#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
6682#define DEVICE_READY (1 << 0)
6683
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306684#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
6685#define _MIPIB_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306686#define MIPI_INTR_STAT(tc) _TRANSCODER(tc, _MIPIA_INTR_STAT, \
6687 _MIPIB_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306688#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
6689#define _MIPIB_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306690#define MIPI_INTR_EN(tc) _TRANSCODER(tc, _MIPIA_INTR_EN, \
6691 _MIPIB_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +03006692#define TEARING_EFFECT (1 << 31)
6693#define SPL_PKT_SENT_INTERRUPT (1 << 30)
6694#define GEN_READ_DATA_AVAIL (1 << 29)
6695#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
6696#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
6697#define RX_PROT_VIOLATION (1 << 26)
6698#define RX_INVALID_TX_LENGTH (1 << 25)
6699#define ACK_WITH_NO_ERROR (1 << 24)
6700#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
6701#define LP_RX_TIMEOUT (1 << 22)
6702#define HS_TX_TIMEOUT (1 << 21)
6703#define DPI_FIFO_UNDERRUN (1 << 20)
6704#define LOW_CONTENTION (1 << 19)
6705#define HIGH_CONTENTION (1 << 18)
6706#define TXDSI_VC_ID_INVALID (1 << 17)
6707#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
6708#define TXCHECKSUM_ERROR (1 << 15)
6709#define TXECC_MULTIBIT_ERROR (1 << 14)
6710#define TXECC_SINGLE_BIT_ERROR (1 << 13)
6711#define TXFALSE_CONTROL_ERROR (1 << 12)
6712#define RXDSI_VC_ID_INVALID (1 << 11)
6713#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
6714#define RXCHECKSUM_ERROR (1 << 9)
6715#define RXECC_MULTIBIT_ERROR (1 << 8)
6716#define RXECC_SINGLE_BIT_ERROR (1 << 7)
6717#define RXFALSE_CONTROL_ERROR (1 << 6)
6718#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
6719#define RX_LP_TX_SYNC_ERROR (1 << 4)
6720#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
6721#define RXEOT_SYNC_ERROR (1 << 2)
6722#define RXSOT_SYNC_ERROR (1 << 1)
6723#define RXSOT_ERROR (1 << 0)
6724
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306725#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
6726#define _MIPIB_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306727#define MIPI_DSI_FUNC_PRG(tc) _TRANSCODER(tc, _MIPIA_DSI_FUNC_PRG, \
6728 _MIPIB_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +03006729#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
6730#define CMD_MODE_NOT_SUPPORTED (0 << 13)
6731#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
6732#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
6733#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
6734#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
6735#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
6736#define VID_MODE_FORMAT_MASK (0xf << 7)
6737#define VID_MODE_NOT_SUPPORTED (0 << 7)
6738#define VID_MODE_FORMAT_RGB565 (1 << 7)
6739#define VID_MODE_FORMAT_RGB666 (2 << 7)
6740#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
6741#define VID_MODE_FORMAT_RGB888 (4 << 7)
6742#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
6743#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
6744#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
6745#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
6746#define DATA_LANES_PRG_REG_SHIFT 0
6747#define DATA_LANES_PRG_REG_MASK (7 << 0)
6748
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306749#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
6750#define _MIPIB_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306751#define MIPI_HS_TX_TIMEOUT(tc) _TRANSCODER(tc, _MIPIA_HS_TX_TIMEOUT, \
6752 _MIPIB_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006753#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
6754
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306755#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
6756#define _MIPIB_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306757#define MIPI_LP_RX_TIMEOUT(tc) _TRANSCODER(tc, _MIPIA_LP_RX_TIMEOUT, \
6758 _MIPIB_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006759#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
6760
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306761#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
6762#define _MIPIB_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306763#define MIPI_TURN_AROUND_TIMEOUT(tc) _TRANSCODER(tc, \
6764 _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006765#define TURN_AROUND_TIMEOUT_MASK 0x3f
6766
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306767#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
6768#define _MIPIB_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306769#define MIPI_DEVICE_RESET_TIMER(tc) _TRANSCODER(tc, \
6770 _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +03006771#define DEVICE_RESET_TIMER_MASK 0xffff
6772
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306773#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
6774#define _MIPIB_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306775#define MIPI_DPI_RESOLUTION(tc) _TRANSCODER(tc, _MIPIA_DPI_RESOLUTION, \
6776 _MIPIB_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +03006777#define VERTICAL_ADDRESS_SHIFT 16
6778#define VERTICAL_ADDRESS_MASK (0xffff << 16)
6779#define HORIZONTAL_ADDRESS_SHIFT 0
6780#define HORIZONTAL_ADDRESS_MASK 0xffff
6781
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306782#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
6783#define _MIPIB_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306784#define MIPI_DBI_FIFO_THROTTLE(tc) _TRANSCODER(tc, \
6785 _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03006786#define DBI_FIFO_EMPTY_HALF (0 << 0)
6787#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
6788#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
6789
6790/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306791#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
6792#define _MIPIB_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306793#define MIPI_HSYNC_PADDING_COUNT(tc) _TRANSCODER(tc, \
6794 _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006795
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306796#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
6797#define _MIPIB_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306798#define MIPI_HBP_COUNT(tc) _TRANSCODER(tc, _MIPIA_HBP_COUNT, \
6799 _MIPIB_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006800
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306801#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
6802#define _MIPIB_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306803#define MIPI_HFP_COUNT(tc) _TRANSCODER(tc, _MIPIA_HFP_COUNT, \
6804 _MIPIB_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006805
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306806#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
6807#define _MIPIB_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306808#define MIPI_HACTIVE_AREA_COUNT(tc) _TRANSCODER(tc, \
6809 _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006810
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306811#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
6812#define _MIPIB_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306813#define MIPI_VSYNC_PADDING_COUNT(tc) _TRANSCODER(tc, \
6814 _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006815
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306816#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
6817#define _MIPIB_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306818#define MIPI_VBP_COUNT(tc) _TRANSCODER(tc, _MIPIA_VBP_COUNT, \
6819 _MIPIB_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006820
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306821#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
6822#define _MIPIB_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306823#define MIPI_VFP_COUNT(tc) _TRANSCODER(tc, _MIPIA_VFP_COUNT, \
6824 _MIPIB_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006825
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306826#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
6827#define _MIPIB_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306828#define MIPI_HIGH_LOW_SWITCH_COUNT(tc) _TRANSCODER(tc, \
6829 _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306830
Jani Nikula3230bf12013-08-27 15:12:16 +03006831/* regs above are bits 15:0 */
6832
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306833#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
6834#define _MIPIB_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306835#define MIPI_DPI_CONTROL(tc) _TRANSCODER(tc, _MIPIA_DPI_CONTROL, \
6836 _MIPIB_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006837#define DPI_LP_MODE (1 << 6)
6838#define BACKLIGHT_OFF (1 << 5)
6839#define BACKLIGHT_ON (1 << 4)
6840#define COLOR_MODE_OFF (1 << 3)
6841#define COLOR_MODE_ON (1 << 2)
6842#define TURN_ON (1 << 1)
6843#define SHUTDOWN (1 << 0)
6844
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306845#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
6846#define _MIPIB_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306847#define MIPI_DPI_DATA(tc) _TRANSCODER(tc, _MIPIA_DPI_DATA, \
6848 _MIPIB_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03006849#define COMMAND_BYTE_SHIFT 0
6850#define COMMAND_BYTE_MASK (0x3f << 0)
6851
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306852#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
6853#define _MIPIB_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306854#define MIPI_INIT_COUNT(tc) _TRANSCODER(tc, _MIPIA_INIT_COUNT, \
6855 _MIPIB_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006856#define MASTER_INIT_TIMER_SHIFT 0
6857#define MASTER_INIT_TIMER_MASK (0xffff << 0)
6858
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306859#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
6860#define _MIPIB_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306861#define MIPI_MAX_RETURN_PKT_SIZE(tc) _TRANSCODER(tc, \
6862 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +03006863#define MAX_RETURN_PKT_SIZE_SHIFT 0
6864#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
6865
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306866#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
6867#define _MIPIB_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306868#define MIPI_VIDEO_MODE_FORMAT(tc) _TRANSCODER(tc, \
6869 _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006870#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
6871#define DISABLE_VIDEO_BTA (1 << 3)
6872#define IP_TG_CONFIG (1 << 2)
6873#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
6874#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
6875#define VIDEO_MODE_BURST (3 << 0)
6876
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306877#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
6878#define _MIPIB_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306879#define MIPI_EOT_DISABLE(tc) _TRANSCODER(tc, _MIPIA_EOT_DISABLE, \
6880 _MIPIB_EOT_DISABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03006881#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
6882#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
6883#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
6884#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
6885#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
6886#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
6887#define CLOCKSTOP (1 << 1)
6888#define EOT_DISABLE (1 << 0)
6889
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306890#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
6891#define _MIPIB_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306892#define MIPI_LP_BYTECLK(tc) _TRANSCODER(tc, _MIPIA_LP_BYTECLK, \
6893 _MIPIB_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +03006894#define LP_BYTECLK_SHIFT 0
6895#define LP_BYTECLK_MASK (0xffff << 0)
6896
6897/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306898#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
6899#define _MIPIB_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306900#define MIPI_LP_GEN_DATA(tc) _TRANSCODER(tc, _MIPIA_LP_GEN_DATA, \
6901 _MIPIB_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03006902
6903/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306904#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
6905#define _MIPIB_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306906#define MIPI_HS_GEN_DATA(tc) _TRANSCODER(tc, _MIPIA_HS_GEN_DATA, \
6907 _MIPIB_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03006908
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306909#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
6910#define _MIPIB_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306911#define MIPI_LP_GEN_CTRL(tc) _TRANSCODER(tc, _MIPIA_LP_GEN_CTRL, \
6912 _MIPIB_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306913#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
6914#define _MIPIB_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306915#define MIPI_HS_GEN_CTRL(tc) _TRANSCODER(tc, _MIPIA_HS_GEN_CTRL, \
6916 _MIPIB_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006917#define LONG_PACKET_WORD_COUNT_SHIFT 8
6918#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
6919#define SHORT_PACKET_PARAM_SHIFT 8
6920#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
6921#define VIRTUAL_CHANNEL_SHIFT 6
6922#define VIRTUAL_CHANNEL_MASK (3 << 6)
6923#define DATA_TYPE_SHIFT 0
6924#define DATA_TYPE_MASK (3f << 0)
6925/* data type values, see include/video/mipi_display.h */
6926
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306927#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
6928#define _MIPIB_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306929#define MIPI_GEN_FIFO_STAT(tc) _TRANSCODER(tc, _MIPIA_GEN_FIFO_STAT, \
6930 _MIPIB_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006931#define DPI_FIFO_EMPTY (1 << 28)
6932#define DBI_FIFO_EMPTY (1 << 27)
6933#define LP_CTRL_FIFO_EMPTY (1 << 26)
6934#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
6935#define LP_CTRL_FIFO_FULL (1 << 24)
6936#define HS_CTRL_FIFO_EMPTY (1 << 18)
6937#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
6938#define HS_CTRL_FIFO_FULL (1 << 16)
6939#define LP_DATA_FIFO_EMPTY (1 << 10)
6940#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
6941#define LP_DATA_FIFO_FULL (1 << 8)
6942#define HS_DATA_FIFO_EMPTY (1 << 2)
6943#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
6944#define HS_DATA_FIFO_FULL (1 << 0)
6945
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306946#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
6947#define _MIPIB_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306948#define MIPI_HS_LP_DBI_ENABLE(tc) _TRANSCODER(tc, \
6949 _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03006950#define DBI_HS_LP_MODE_MASK (1 << 0)
6951#define DBI_LP_MODE (1 << 0)
6952#define DBI_HS_MODE (0 << 0)
6953
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306954#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
6955#define _MIPIB_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306956#define MIPI_DPHY_PARAM(tc) _TRANSCODER(tc, _MIPIA_DPHY_PARAM, \
6957 _MIPIB_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +03006958#define EXIT_ZERO_COUNT_SHIFT 24
6959#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
6960#define TRAIL_COUNT_SHIFT 16
6961#define TRAIL_COUNT_MASK (0x1f << 16)
6962#define CLK_ZERO_COUNT_SHIFT 8
6963#define CLK_ZERO_COUNT_MASK (0xff << 8)
6964#define PREPARE_COUNT_SHIFT 0
6965#define PREPARE_COUNT_MASK (0x3f << 0)
6966
6967/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306968#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
6969#define _MIPIB_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306970#define MIPI_DBI_BW_CTRL(tc) _TRANSCODER(tc, _MIPIA_DBI_BW_CTRL, \
6971 _MIPIB_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006972
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306973#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
6974 + 0xb088)
6975#define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
6976 + 0xb888)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306977#define MIPI_CLK_LANE_SWITCH_TIME_CNT(tc) _TRANSCODER(tc, \
6978 _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006979#define LP_HS_SSW_CNT_SHIFT 16
6980#define LP_HS_SSW_CNT_MASK (0xffff << 16)
6981#define HS_LP_PWR_SW_CNT_SHIFT 0
6982#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
6983
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306984#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
6985#define _MIPIB_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306986#define MIPI_STOP_STATE_STALL(tc) _TRANSCODER(tc, \
6987 _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006988#define STOP_STATE_STALL_COUNTER_SHIFT 0
6989#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
6990
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306991#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
6992#define _MIPIB_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306993#define MIPI_INTR_STAT_REG_1(tc) _TRANSCODER(tc, \
6994 _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306995#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
6996#define _MIPIB_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306997#define MIPI_INTR_EN_REG_1(tc) _TRANSCODER(tc, _MIPIA_INTR_EN_REG_1, \
6998 _MIPIB_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +03006999#define RX_CONTENTION_DETECTED (1 << 0)
7000
7001/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307002#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +03007003#define DBI_TYPEC_ENABLE (1 << 31)
7004#define DBI_TYPEC_WIP (1 << 30)
7005#define DBI_TYPEC_OPTION_SHIFT 28
7006#define DBI_TYPEC_OPTION_MASK (3 << 28)
7007#define DBI_TYPEC_FREQ_SHIFT 24
7008#define DBI_TYPEC_FREQ_MASK (0xf << 24)
7009#define DBI_TYPEC_OVERRIDE (1 << 8)
7010#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
7011#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
7012
7013
7014/* MIPI adapter registers */
7015
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307016#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
7017#define _MIPIB_CTRL (dev_priv->mipi_mmio_base + 0xb904)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05307018#define MIPI_CTRL(tc) _TRANSCODER(tc, _MIPIA_CTRL, \
7019 _MIPIB_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007020#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
7021#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
7022#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
7023#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
7024#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
7025#define READ_REQUEST_PRIORITY_SHIFT 3
7026#define READ_REQUEST_PRIORITY_MASK (3 << 3)
7027#define READ_REQUEST_PRIORITY_LOW (0 << 3)
7028#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
7029#define RGB_FLIP_TO_BGR (1 << 2)
7030
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307031#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
7032#define _MIPIB_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05307033#define MIPI_DATA_ADDRESS(tc) _TRANSCODER(tc, _MIPIA_DATA_ADDRESS, \
7034 _MIPIB_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03007035#define DATA_MEM_ADDRESS_SHIFT 5
7036#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
7037#define DATA_VALID (1 << 0)
7038
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307039#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
7040#define _MIPIB_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05307041#define MIPI_DATA_LENGTH(tc) _TRANSCODER(tc, _MIPIA_DATA_LENGTH, \
7042 _MIPIB_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03007043#define DATA_LENGTH_SHIFT 0
7044#define DATA_LENGTH_MASK (0xfffff << 0)
7045
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307046#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
7047#define _MIPIB_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05307048#define MIPI_COMMAND_ADDRESS(tc) _TRANSCODER(tc, \
7049 _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03007050#define COMMAND_MEM_ADDRESS_SHIFT 5
7051#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
7052#define AUTO_PWG_ENABLE (1 << 2)
7053#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
7054#define COMMAND_VALID (1 << 0)
7055
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307056#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
7057#define _MIPIB_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05307058#define MIPI_COMMAND_LENGTH(tc) _TRANSCODER(tc, _MIPIA_COMMAND_LENGTH, \
7059 _MIPIB_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03007060#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
7061#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
7062
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307063#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
7064#define _MIPIB_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05307065#define MIPI_READ_DATA_RETURN(tc, n) \
7066 (_TRANSCODER(tc, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) \
7067 + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +03007068
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307069#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
7070#define _MIPIB_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05307071#define MIPI_READ_DATA_VALID(tc) _TRANSCODER(tc, \
7072 _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +03007073#define READ_DATA_VALID(n) (1 << (n))
7074
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007075/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00007076#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
7077#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007078
Jesse Barnes585fb112008-07-29 11:54:06 -07007079#endif /* _I915_REG_H_ */