blob: 2eff98cdcfade1e70fb63b548ea4258026207318 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Jani Nikula1aa920e2017-08-10 15:29:44 +030028/**
29 * DOC: The i915 register macro definition style guide
30 *
31 * Follow the style described here for new macros, and while changing existing
32 * macros. Do **not** mass change existing definitions just to update the style.
33 *
34 * Layout
35 * ''''''
36 *
37 * Keep helper macros near the top. For example, _PIPE() and friends.
38 *
39 * Prefix macros that generally should not be used outside of this file with
40 * underscore '_'. For example, _PIPE() and friends, single instances of
41 * registers that are defined solely for the use by function-like macros.
42 *
43 * Avoid using the underscore prefixed macros outside of this file. There are
44 * exceptions, but keep them to a minimum.
45 *
46 * There are two basic types of register definitions: Single registers and
47 * register groups. Register groups are registers which have two or more
48 * instances, for example one per pipe, port, transcoder, etc. Register groups
49 * should be defined using function-like macros.
50 *
51 * For single registers, define the register offset first, followed by register
52 * contents.
53 *
54 * For register groups, define the register instance offsets first, prefixed
55 * with underscore, followed by a function-like macro choosing the right
56 * instance based on the parameter, followed by register contents.
57 *
58 * Define the register contents (i.e. bit and bit field macros) from most
59 * significant to least significant bit. Indent the register content macros
60 * using two extra spaces between ``#define`` and the macro name.
61 *
62 * For bit fields, define a ``_MASK`` and a ``_SHIFT`` macro. Define bit field
63 * contents so that they are already shifted in place, and can be directly
64 * OR'd. For convenience, function-like macros may be used to define bit fields,
65 * but do note that the macros may be needed to read as well as write the
66 * register contents.
67 *
68 * Define bits using ``(1 << N)`` instead of ``BIT(N)``. We may change this in
69 * the future, but this is the prevailing style. Do **not** add ``_BIT`` suffix
70 * to the name.
71 *
72 * Group the register and its contents together without blank lines, separate
73 * from other registers and their contents with one blank line.
74 *
75 * Indent macro values from macro names using TABs. Align values vertically. Use
76 * braces in macro values as needed to avoid unintended precedence after macro
77 * substitution. Use spaces in macro values according to kernel coding
78 * style. Use lower case in hexadecimal values.
79 *
80 * Naming
81 * ''''''
82 *
83 * Try to name registers according to the specs. If the register name changes in
84 * the specs from platform to another, stick to the original name.
85 *
86 * Try to re-use existing register macro definitions. Only add new macros for
87 * new register offsets, or when the register contents have changed enough to
88 * warrant a full redefinition.
89 *
90 * When a register macro changes for a new platform, prefix the new macro using
91 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
92 * prefix signifies the start platform/generation using the register.
93 *
94 * When a bit (field) macro changes or gets added for a new platform, while
95 * retaining the existing register macro, add a platform acronym or generation
96 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
97 *
98 * Examples
99 * ''''''''
100 *
101 * (Note that the values in the example are indented using spaces instead of
102 * TABs to avoid misalignment in generated documentation. Use TABs in the
103 * definitions.)::
104 *
105 * #define _FOO_A 0xf000
106 * #define _FOO_B 0xf001
107 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
108 * #define FOO_ENABLE (1 << 31)
109 * #define FOO_MODE_MASK (0xf << 16)
110 * #define FOO_MODE_SHIFT 16
111 * #define FOO_MODE_BAR (0 << 16)
112 * #define FOO_MODE_BAZ (1 << 16)
113 * #define FOO_MODE_QUX_SNB (2 << 16)
114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200119typedef struct {
120 uint32_t reg;
121} i915_reg_t;
122
123#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
124
125#define INVALID_MMIO_REG _MMIO(0)
126
127static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
128{
129 return reg.reg;
130}
131
132static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
133{
134 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
135}
136
137static inline bool i915_mmio_reg_valid(i915_reg_t reg)
138{
139 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
140}
141
Jani Nikulace646452017-01-27 17:57:06 +0200142#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
143
Chris Wilson5eddb702010-09-11 13:48:45 +0100144#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200145#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
Damien Lespiau70d21f02013-07-03 21:06:04 +0100146#define _PLANE(plane, a, b) _PIPE(plane, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200147#define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
148#define _TRANS(tran, a, b) ((a) + (tran)*((b)-(a)))
149#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300150#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200151#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
Rodrigo Vivia1986f42017-06-05 15:12:02 -0700152#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
153#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
Rodrigo Vivia927c922017-06-09 15:26:04 -0700154#define _PLL(pll, a, b) ((a) + (pll)*((b)-(a)))
155#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
Rodrigo Vivi4557c602017-06-09 15:26:05 -0700156#define _MMIO_PORT6(port, a, b, c, d, e, f) _MMIO(_PICK(port, a, b, c, d, e, f))
157#define _MMIO_PORT6_LN(port, ln, a0, a1, b, c, d, e, f) \
158 _MMIO(_PICK(port, a0, b, c, d, e, f) + (ln * (a1 - a0)))
Jani Nikulace646452017-01-27 17:57:06 +0200159#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +0200160#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300161
Damien Lespiau98533252014-12-08 17:33:51 +0000162#define _MASKED_FIELD(mask, value) ({ \
163 if (__builtin_constant_p(mask)) \
164 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
165 if (__builtin_constant_p(value)) \
166 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
167 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
168 BUILD_BUG_ON_MSG((value) & ~(mask), \
169 "Incorrect value for mask"); \
170 (mask) << 16 | (value); })
171#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
172#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
173
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000174/* Engine ID */
Damien Lespiau98533252014-12-08 17:33:51 +0000175
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000176#define RCS_HW 0
177#define VCS_HW 1
178#define BCS_HW 2
179#define VECS_HW 3
180#define VCS2_HW 4
Daniel Vetter6b26c862012-04-24 14:04:12 +0200181
Daniele Ceraolo Spurio0908180b2017-04-10 07:34:29 -0700182/* Engine class */
183
184#define RENDER_CLASS 0
185#define VIDEO_DECODE_CLASS 1
186#define VIDEO_ENHANCEMENT_CLASS 2
187#define COPY_ENGINE_CLASS 3
188#define OTHER_CLASS 4
189
Jesse Barnes585fb112008-07-29 11:54:06 -0700190/* PCI config space */
191
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300192#define MCHBAR_I915 0x44
193#define MCHBAR_I965 0x48
194#define MCHBAR_SIZE (4 * 4096)
195
196#define DEVEN 0x54
197#define DEVEN_MCHBAR_EN (1 << 28)
198
Joonas Lahtinen40006c42016-10-12 10:18:54 +0300199/* BSM in include/drm/i915_drm.h */
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300200
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300201#define HPLLCC 0xc0 /* 85x only */
202#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700203#define GC_CLOCK_133_200 (0 << 0)
204#define GC_CLOCK_100_200 (1 << 0)
205#define GC_CLOCK_100_133 (2 << 0)
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300206#define GC_CLOCK_133_266 (3 << 0)
207#define GC_CLOCK_133_200_2 (4 << 0)
208#define GC_CLOCK_133_266_2 (5 << 0)
209#define GC_CLOCK_166_266 (6 << 0)
210#define GC_CLOCK_166_250 (7 << 0)
211
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300212#define I915_GDRST 0xc0 /* PCI config register */
213#define GRDOM_FULL (0 << 2)
214#define GRDOM_RENDER (1 << 2)
215#define GRDOM_MEDIA (3 << 2)
216#define GRDOM_MASK (3 << 2)
217#define GRDOM_RESET_STATUS (1 << 1)
218#define GRDOM_RESET_ENABLE (1 << 0)
219
Ville Syrjälä8fdded82016-12-07 19:28:12 +0200220/* BSpec only has register offset, PCI device and bit found empirically */
221#define I830_CLOCK_GATE 0xc8 /* device 0 */
222#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
223
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300224#define GCDGMBUS 0xcc
225
Jesse Barnesf97108d2010-01-29 11:27:07 -0800226#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -0700227#define GCFGC 0xf0 /* 915+ only */
228#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
229#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
Arthur Heymans62480172017-02-01 00:50:26 +0100230#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +0200231#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
232#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
233#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
234#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
235#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
236#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700237#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -0700238#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
239#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
240#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
241#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
242#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
243#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
244#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
245#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
246#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
247#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
248#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
249#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
250#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
251#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
252#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
253#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
254#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
255#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
256#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +0100257
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300258#define ASLE 0xe4
259#define ASLS 0xfc
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700260
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300261#define SWSCI 0xe8
262#define SWSCI_SCISEL (1 << 15)
263#define SWSCI_GSSCIE (1 << 0)
264
265#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
266
Jesse Barnes585fb112008-07-29 11:54:06 -0700267
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200268#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300269#define ILK_GRDOM_FULL (0<<1)
270#define ILK_GRDOM_RENDER (1<<1)
271#define ILK_GRDOM_MEDIA (3<<1)
272#define ILK_GRDOM_MASK (3<<1)
273#define ILK_GRDOM_RESET_ENABLE (1<<0)
274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200275#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700276#define GEN6_MBC_SNPCR_SHIFT 21
277#define GEN6_MBC_SNPCR_MASK (3<<21)
278#define GEN6_MBC_SNPCR_MAX (0<<21)
279#define GEN6_MBC_SNPCR_MED (1<<21)
280#define GEN6_MBC_SNPCR_LOW (2<<21)
281#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
282
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200283#define VLV_G3DCTL _MMIO(0x9024)
284#define VLV_GSCKGCTL _MMIO(0x9028)
Imre Deak9e72b462014-05-05 15:13:55 +0300285
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200286#define GEN6_MBCTL _MMIO(0x0907c)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100287#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
288#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
289#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
290#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
291#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
292
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200293#define GEN6_GDRST _MMIO(0x941c)
Eric Anholtcff458c2010-11-18 09:31:14 +0800294#define GEN6_GRDOM_FULL (1 << 0)
295#define GEN6_GRDOM_RENDER (1 << 1)
296#define GEN6_GRDOM_MEDIA (1 << 2)
297#define GEN6_GRDOM_BLT (1 << 3)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200298#define GEN6_GRDOM_VECS (1 << 4)
Arun Siluvery6b332fa2016-04-04 18:50:56 +0100299#define GEN9_GRDOM_GUC (1 << 5)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200300#define GEN8_GRDOM_MEDIA2 (1 << 7)
Eric Anholtcff458c2010-11-18 09:31:14 +0800301
Dave Gordonbbdc070a2016-07-20 18:16:05 +0100302#define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base+0x228)
303#define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base+0x518)
304#define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base+0x220)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100305#define PP_DIR_DCLV_2G 0xffffffff
306
Dave Gordonbbdc070a2016-07-20 18:16:05 +0100307#define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8 + 4)
308#define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800309
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200310#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
Jeff McGee0cea6502015-02-13 10:27:56 -0600311#define GEN8_RPCS_ENABLE (1 << 31)
312#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
313#define GEN8_RPCS_S_CNT_SHIFT 15
314#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
315#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
316#define GEN8_RPCS_SS_CNT_SHIFT 8
317#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
318#define GEN8_RPCS_EU_MAX_SHIFT 4
319#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
320#define GEN8_RPCS_EU_MIN_SHIFT 0
321#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
322
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100323#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
324/* HSW only */
325#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
326#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
327#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
328#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
329/* HSW+ */
330#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
331#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
332#define HSW_RCS_INHIBIT (1 << 8)
333/* Gen8 */
334#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
335#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
336#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
337#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
338#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
339#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
340#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
341#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
342#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
343#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
344
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200345#define GAM_ECOCHK _MMIO(0x4090)
Damien Lespiau81e231a2015-02-09 19:33:19 +0000346#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100347#define ECOCHK_SNB_BIT (1<<10)
Nick Hoath6381b552015-07-14 14:41:15 +0100348#define ECOCHK_DIS_TLB (1<<8)
Ben Widawskye3dff582013-03-20 14:49:14 -0700349#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100350#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
351#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300352#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
353#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
354#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
355#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
356#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100357
Mika Kuoppalab033bb62016-06-07 17:19:04 +0300358#define GEN8_CONFIG0 _MMIO(0xD00)
359#define GEN9_DEFAULT_FIXES (1 << 3 | 1 << 2 | 1 << 1)
360
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200361#define GAC_ECO_BITS _MMIO(0x14090)
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300362#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200363#define ECOBITS_PPGTT_CACHE64B (3<<8)
364#define ECOBITS_PPGTT_CACHE4B (0<<8)
365
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200366#define GAB_CTL _MMIO(0x24000)
Daniel Vetterbe901a52012-04-11 20:42:39 +0200367#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
368
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200369#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
Paulo Zanoni3774eb52015-08-10 14:57:32 -0300370#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
371#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
372#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
373#define GEN6_STOLEN_RESERVED_1M (0 << 4)
374#define GEN6_STOLEN_RESERVED_512K (1 << 4)
375#define GEN6_STOLEN_RESERVED_256K (2 << 4)
376#define GEN6_STOLEN_RESERVED_128K (3 << 4)
377#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
378#define GEN7_STOLEN_RESERVED_1M (0 << 5)
379#define GEN7_STOLEN_RESERVED_256K (1 << 5)
380#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
381#define GEN8_STOLEN_RESERVED_1M (0 << 7)
382#define GEN8_STOLEN_RESERVED_2M (1 << 7)
383#define GEN8_STOLEN_RESERVED_4M (2 << 7)
384#define GEN8_STOLEN_RESERVED_8M (3 << 7)
Daniel Vetter40bae732014-09-11 13:28:08 +0200385
Jesse Barnes585fb112008-07-29 11:54:06 -0700386/* VGA stuff */
387
388#define VGA_ST01_MDA 0x3ba
389#define VGA_ST01_CGA 0x3da
390
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200391#define _VGA_MSR_WRITE _MMIO(0x3c2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700392#define VGA_MSR_WRITE 0x3c2
393#define VGA_MSR_READ 0x3cc
394#define VGA_MSR_MEM_EN (1<<1)
395#define VGA_MSR_CGA_MODE (1<<0)
396
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300397#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100398#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300399#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700400
401#define VGA_AR_INDEX 0x3c0
402#define VGA_AR_VID_EN (1<<5)
403#define VGA_AR_DATA_WRITE 0x3c0
404#define VGA_AR_DATA_READ 0x3c1
405
406#define VGA_GR_INDEX 0x3ce
407#define VGA_GR_DATA 0x3cf
408/* GR05 */
409#define VGA_GR_MEM_READ_MODE_SHIFT 3
410#define VGA_GR_MEM_READ_MODE_PLANE 1
411/* GR06 */
412#define VGA_GR_MEM_MODE_MASK 0xc
413#define VGA_GR_MEM_MODE_SHIFT 2
414#define VGA_GR_MEM_A0000_AFFFF 0
415#define VGA_GR_MEM_A0000_BFFFF 1
416#define VGA_GR_MEM_B0000_B7FFF 2
417#define VGA_GR_MEM_B0000_BFFFF 3
418
419#define VGA_DACMASK 0x3c6
420#define VGA_DACRX 0x3c7
421#define VGA_DACWX 0x3c8
422#define VGA_DACDATA 0x3c9
423
424#define VGA_CR_INDEX_MDA 0x3b4
425#define VGA_CR_DATA_MDA 0x3b5
426#define VGA_CR_INDEX_CGA 0x3d4
427#define VGA_CR_DATA_CGA 0x3d5
428
429/*
Brad Volkin351e3db2014-02-18 10:15:46 -0800430 * Instruction field definitions used by the command parser
431 */
432#define INSTR_CLIENT_SHIFT 29
Brad Volkin351e3db2014-02-18 10:15:46 -0800433#define INSTR_MI_CLIENT 0x0
434#define INSTR_BC_CLIENT 0x2
435#define INSTR_RC_CLIENT 0x3
436#define INSTR_SUBCLIENT_SHIFT 27
437#define INSTR_SUBCLIENT_MASK 0x18000000
438#define INSTR_MEDIA_SUBCLIENT 0x2
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800439#define INSTR_26_TO_24_MASK 0x7000000
440#define INSTR_26_TO_24_SHIFT 24
Brad Volkin351e3db2014-02-18 10:15:46 -0800441
442/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700443 * Memory interface instructions used by the kernel
444 */
445#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
Brad Volkind4d48032014-02-18 10:15:54 -0800446/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
447#define MI_GLOBAL_GTT (1<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -0700448
449#define MI_NOOP MI_INSTR(0, 0)
450#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
451#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200452#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700453#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
454#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
455#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
456#define MI_FLUSH MI_INSTR(0x04, 0)
457#define MI_READ_FLUSH (1 << 0)
458#define MI_EXE_FLUSH (1 << 1)
459#define MI_NO_WRITE_FLUSH (1 << 2)
460#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
461#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800462#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Ben Widawsky0e792842013-12-16 20:50:37 -0800463#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
464#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
465#define MI_ARB_ENABLE (1<<0)
466#define MI_ARB_DISABLE (0<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700467#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800468#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
469#define MI_SUSPEND_FLUSH_EN (1<<0)
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800470#define MI_SET_APPID MI_INSTR(0x0e, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400471#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200472#define MI_OVERLAY_CONTINUE (0x0<<21)
473#define MI_OVERLAY_ON (0x1<<21)
474#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700475#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500476#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700477#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500478#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200479/* IVB has funny definitions for which plane to flip. */
480#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
481#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
482#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
483#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
484#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
485#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Damien Lespiau830c81d2014-11-13 17:51:46 +0000486/* SKL ones */
487#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
488#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
489#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
490#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
491#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
492#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
493#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
494#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
495#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700496#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
Ben Widawsky0e792842013-12-16 20:50:37 -0800497#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
498#define MI_SEMAPHORE_UPDATE (1<<21)
499#define MI_SEMAPHORE_COMPARE (1<<20)
500#define MI_SEMAPHORE_REGISTER (1<<18)
501#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
502#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
503#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
504#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
505#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
506#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
507#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
508#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
509#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
510#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
511#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
512#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
Daniel Vettera028c4b2014-03-15 00:08:56 +0100513#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
514#define MI_SEMAPHORE_SYNC_MASK (3<<16)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800515#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
516#define MI_MM_SPACE_GTT (1<<8)
517#define MI_MM_SPACE_PHYSICAL (0<<8)
518#define MI_SAVE_EXT_STATE_EN (1<<3)
519#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800520#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800521#define MI_RESTORE_INHIBIT (1<<0)
Abdiel Janulgue4c436d552015-06-16 13:39:41 +0300522#define HSW_MI_RS_SAVE_STATE_EN (1<<3)
523#define HSW_MI_RS_RESTORE_STATE_EN (1<<2)
Ben Widawsky3e789982014-06-30 09:53:37 -0700524#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
525#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700526#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
527#define MI_SEMAPHORE_POLL (1<<15)
528#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
Jesse Barnes585fb112008-07-29 11:54:06 -0700529#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
Ville Syrjälä8edfbb82014-11-14 18:16:56 +0200530#define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
531#define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
532#define MI_USE_GGTT (1 << 22) /* g4x+ */
Jesse Barnes585fb112008-07-29 11:54:06 -0700533#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
534#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000535/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
536 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
537 * simply ignores the register load under certain conditions.
538 * - One can actually load arbitrary many arbitrary registers: Simply issue x
539 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
540 */
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100541#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100542#define MI_LRI_FORCE_POSTED (1<<12)
Arun Siluveryf1afe242015-08-04 16:22:20 +0100543#define MI_STORE_REGISTER_MEM MI_INSTR(0x24, 1)
544#define MI_STORE_REGISTER_MEM_GEN8 MI_INSTR(0x24, 2)
Ben Widawsky0e792842013-12-16 20:50:37 -0800545#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
Chris Wilson71a77e02011-02-02 12:13:49 +0000546#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700547#define MI_FLUSH_DW_STORE_INDEX (1<<21)
548#define MI_INVALIDATE_TLB (1<<18)
549#define MI_FLUSH_DW_OP_STOREDW (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800550#define MI_FLUSH_DW_OP_MASK (3<<14)
Brad Volkinb18b3962014-02-18 10:15:53 -0800551#define MI_FLUSH_DW_NOTIFY (1<<8)
Jesse Barnes9a289772012-10-26 09:42:42 -0700552#define MI_INVALIDATE_BSD (1<<7)
553#define MI_FLUSH_DW_USE_GTT (1<<2)
554#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Arun Siluveryf1afe242015-08-04 16:22:20 +0100555#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 1)
556#define MI_LOAD_REGISTER_MEM_GEN8 MI_INSTR(0x29, 2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700557#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100558#define MI_BATCH_NON_SECURE (1)
559/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
Ben Widawsky0e792842013-12-16 20:50:37 -0800560#define MI_BATCH_NON_SECURE_I965 (1<<8)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100561#define MI_BATCH_PPGTT_HSW (1<<8)
Ben Widawsky0e792842013-12-16 20:50:37 -0800562#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700563#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100564#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700565#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Abdiel Janulgue919032e2015-06-16 13:39:40 +0300566#define MI_BATCH_RESOURCE_STREAMER (1<<10)
Ben Widawsky0e792842013-12-16 20:50:37 -0800567
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200568#define MI_PREDICATE_SRC0 _MMIO(0x2400)
569#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
570#define MI_PREDICATE_SRC1 _MMIO(0x2408)
571#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300572
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200573#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300574#define LOWER_SLICE_ENABLED (1<<0)
575#define LOWER_SLICE_DISABLED (0<<0)
576
Jesse Barnes585fb112008-07-29 11:54:06 -0700577/*
578 * 3D instructions used by the kernel
579 */
580#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
581
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +0100582#define GEN9_MEDIA_POOL_STATE ((0x3 << 29) | (0x2 << 27) | (0x5 << 16) | 4)
583#define GEN9_MEDIA_POOL_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -0700584#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
585#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
586#define SC_UPDATE_SCISSOR (0x1<<1)
587#define SC_ENABLE_MASK (0x1<<0)
588#define SC_ENABLE (0x1<<0)
589#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
590#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
591#define SCI_YMIN_MASK (0xffff<<16)
592#define SCI_XMIN_MASK (0xffff<<0)
593#define SCI_YMAX_MASK (0xffff<<16)
594#define SCI_XMAX_MASK (0xffff<<0)
595#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
596#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
597#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
598#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
599#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
600#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
601#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
602#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
603#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100604
605#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
606#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700607#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
608#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100609#define BLT_WRITE_A (2<<20)
610#define BLT_WRITE_RGB (1<<20)
611#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
Jesse Barnes585fb112008-07-29 11:54:06 -0700612#define BLT_DEPTH_8 (0<<24)
613#define BLT_DEPTH_16_565 (1<<24)
614#define BLT_DEPTH_16_1555 (2<<24)
615#define BLT_DEPTH_32 (3<<24)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100616#define BLT_ROP_SRC_COPY (0xcc<<16)
617#define BLT_ROP_COLOR_COPY (0xf0<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700618#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
619#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
620#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
621#define ASYNC_FLIP (1<<22)
622#define DISPLAY_PLANE_A (0<<20)
623#define DISPLAY_PLANE_B (1<<20)
Ville Syrjälä68d97532015-09-18 20:03:39 +0300624#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|((len)-2))
Arun Siluvery0160f052015-06-23 15:46:57 +0100625#define PIPE_CONTROL_FLUSH_L3 (1<<27)
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200626#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Brad Volkinf0a346b2014-02-18 10:15:52 -0800627#define PIPE_CONTROL_MMIO_WRITE (1<<23)
Brad Volkin114d4f72014-02-18 10:15:55 -0800628#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
Jesse Barnes8d315282011-10-16 10:23:31 +0200629#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700630#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Chris Wilson148b83d2014-12-16 08:44:31 +0000631#define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200632#define PIPE_CONTROL_QW_WRITE (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800633#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200634#define PIPE_CONTROL_DEPTH_STALL (1<<13)
635#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200636#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200637#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
638#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
639#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
640#define PIPE_CONTROL_NOTIFY (1<<8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700641#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
Arun Siluveryc82435b2015-06-19 18:37:13 +0100642#define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5)
Jesse Barnes8d315282011-10-16 10:23:31 +0200643#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
644#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
645#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200646#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200647#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700648#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700649
Brad Volkin3a6fa982014-02-18 10:15:47 -0800650/*
651 * Commands used only by the command parser
652 */
653#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
654#define MI_ARB_CHECK MI_INSTR(0x05, 0)
655#define MI_RS_CONTROL MI_INSTR(0x06, 0)
656#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
657#define MI_PREDICATE MI_INSTR(0x0C, 0)
658#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
659#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
Brad Volkin9c640d12014-02-18 10:15:48 -0800660#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800661#define MI_URB_CLEAR MI_INSTR(0x19, 0)
662#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
663#define MI_CLFLUSH MI_INSTR(0x27, 0)
Brad Volkind4d48032014-02-18 10:15:54 -0800664#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
665#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800666#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
667#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
668#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
669#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
670#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
671
672#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
673#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
Brad Volkinf0a346b2014-02-18 10:15:52 -0800674#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
675#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800676#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
677#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
678#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
679 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
680#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
681 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
682#define GFX_OP_3DSTATE_SO_DECL_LIST \
683 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
684
685#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
686 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
687#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
688 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
689#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
690 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
691#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
692 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
693#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
694 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
695
696#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
697
698#define COLOR_BLT ((0x2<<29)|(0x40<<22))
699#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100700
701/*
Brad Volkin5947de92014-02-18 10:15:50 -0800702 * Registers used only by the command parser
703 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200704#define BCS_SWCTRL _MMIO(0x22200)
Brad Volkin5947de92014-02-18 10:15:50 -0800705
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200706#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
707#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
708#define HS_INVOCATION_COUNT _MMIO(0x2300)
709#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
710#define DS_INVOCATION_COUNT _MMIO(0x2308)
711#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
712#define IA_VERTICES_COUNT _MMIO(0x2310)
713#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
714#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
715#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
716#define VS_INVOCATION_COUNT _MMIO(0x2320)
717#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
718#define GS_INVOCATION_COUNT _MMIO(0x2328)
719#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
720#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
721#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
722#define CL_INVOCATION_COUNT _MMIO(0x2338)
723#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
724#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
725#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
726#define PS_INVOCATION_COUNT _MMIO(0x2348)
727#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
728#define PS_DEPTH_COUNT _MMIO(0x2350)
729#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800730
731/* There are the 4 64-bit counter registers, one for each stream output */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200732#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
733#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800734
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200735#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
736#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
Brad Volkin113a0472014-04-08 14:18:58 -0700737
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200738#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
739#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
740#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
741#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
742#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
743#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
Brad Volkin113a0472014-04-08 14:18:58 -0700744
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200745#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
746#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
747#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
Jordan Justen7b9748c2015-10-01 23:09:58 -0700748
Jordan Justen1b850662016-03-06 23:30:29 -0800749/* There are the 16 64-bit CS General Purpose Registers */
750#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
751#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
752
Robert Bragga9417952016-11-07 19:49:48 +0000753#define GEN7_OACONTROL _MMIO(0x2360)
Robert Braggd7965152016-11-07 19:49:52 +0000754#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
755#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
756#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
757#define GEN7_OACONTROL_TIMER_ENABLE (1<<5)
758#define GEN7_OACONTROL_FORMAT_A13 (0<<2)
759#define GEN7_OACONTROL_FORMAT_A29 (1<<2)
760#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2<<2)
761#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3<<2)
762#define GEN7_OACONTROL_FORMAT_B4_C8 (4<<2)
763#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5<<2)
764#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6<<2)
765#define GEN7_OACONTROL_FORMAT_C4_B8 (7<<2)
766#define GEN7_OACONTROL_FORMAT_SHIFT 2
767#define GEN7_OACONTROL_PER_CTX_ENABLE (1<<1)
768#define GEN7_OACONTROL_ENABLE (1<<0)
769
770#define GEN8_OACTXID _MMIO(0x2364)
771
Robert Bragg19f81df2017-06-13 12:23:03 +0100772#define GEN8_OA_DEBUG _MMIO(0x2B04)
773#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1<<5)
774#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1<<6)
775#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1<<2)
776#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1<<1)
777
Robert Braggd7965152016-11-07 19:49:52 +0000778#define GEN8_OACONTROL _MMIO(0x2B00)
779#define GEN8_OA_REPORT_FORMAT_A12 (0<<2)
780#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2<<2)
781#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5<<2)
782#define GEN8_OA_REPORT_FORMAT_C4_B8 (7<<2)
783#define GEN8_OA_REPORT_FORMAT_SHIFT 2
784#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1<<1)
785#define GEN8_OA_COUNTER_ENABLE (1<<0)
786
787#define GEN8_OACTXCONTROL _MMIO(0x2360)
788#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
789#define GEN8_OA_TIMER_PERIOD_SHIFT 2
790#define GEN8_OA_TIMER_ENABLE (1<<1)
791#define GEN8_OA_COUNTER_RESUME (1<<0)
792
793#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
794#define GEN7_OABUFFER_OVERRUN_DISABLE (1<<3)
795#define GEN7_OABUFFER_EDGE_TRIGGER (1<<2)
796#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1<<1)
797#define GEN7_OABUFFER_RESUME (1<<0)
798
Robert Bragg19f81df2017-06-13 12:23:03 +0100799#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
Robert Braggd7965152016-11-07 19:49:52 +0000800#define GEN8_OABUFFER _MMIO(0x2b14)
801
802#define GEN7_OASTATUS1 _MMIO(0x2364)
803#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
804#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1<<2)
805#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1<<1)
806#define GEN7_OASTATUS1_REPORT_LOST (1<<0)
807
808#define GEN7_OASTATUS2 _MMIO(0x2368)
809#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
810
811#define GEN8_OASTATUS _MMIO(0x2b08)
812#define GEN8_OASTATUS_OVERRUN_STATUS (1<<3)
813#define GEN8_OASTATUS_COUNTER_OVERFLOW (1<<2)
814#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1<<1)
815#define GEN8_OASTATUS_REPORT_LOST (1<<0)
816
817#define GEN8_OAHEADPTR _MMIO(0x2B0C)
Robert Bragg19f81df2017-06-13 12:23:03 +0100818#define GEN8_OAHEADPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000819#define GEN8_OATAILPTR _MMIO(0x2B10)
Robert Bragg19f81df2017-06-13 12:23:03 +0100820#define GEN8_OATAILPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000821
822#define OABUFFER_SIZE_128K (0<<3)
823#define OABUFFER_SIZE_256K (1<<3)
824#define OABUFFER_SIZE_512K (2<<3)
825#define OABUFFER_SIZE_1M (3<<3)
826#define OABUFFER_SIZE_2M (4<<3)
827#define OABUFFER_SIZE_4M (5<<3)
828#define OABUFFER_SIZE_8M (6<<3)
829#define OABUFFER_SIZE_16M (7<<3)
830
831#define OA_MEM_SELECT_GGTT (1<<0)
832
Robert Bragg19f81df2017-06-13 12:23:03 +0100833/*
834 * Flexible, Aggregate EU Counter Registers.
835 * Note: these aren't contiguous
836 */
Robert Braggd7965152016-11-07 19:49:52 +0000837#define EU_PERF_CNTL0 _MMIO(0xe458)
Robert Bragg19f81df2017-06-13 12:23:03 +0100838#define EU_PERF_CNTL1 _MMIO(0xe558)
839#define EU_PERF_CNTL2 _MMIO(0xe658)
840#define EU_PERF_CNTL3 _MMIO(0xe758)
841#define EU_PERF_CNTL4 _MMIO(0xe45c)
842#define EU_PERF_CNTL5 _MMIO(0xe55c)
843#define EU_PERF_CNTL6 _MMIO(0xe65c)
Robert Braggd7965152016-11-07 19:49:52 +0000844
Robert Braggd7965152016-11-07 19:49:52 +0000845/*
846 * OA Boolean state
847 */
848
Robert Braggd7965152016-11-07 19:49:52 +0000849#define OASTARTTRIG1 _MMIO(0x2710)
850#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
851#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
852
853#define OASTARTTRIG2 _MMIO(0x2714)
854#define OASTARTTRIG2_INVERT_A_0 (1<<0)
855#define OASTARTTRIG2_INVERT_A_1 (1<<1)
856#define OASTARTTRIG2_INVERT_A_2 (1<<2)
857#define OASTARTTRIG2_INVERT_A_3 (1<<3)
858#define OASTARTTRIG2_INVERT_A_4 (1<<4)
859#define OASTARTTRIG2_INVERT_A_5 (1<<5)
860#define OASTARTTRIG2_INVERT_A_6 (1<<6)
861#define OASTARTTRIG2_INVERT_A_7 (1<<7)
862#define OASTARTTRIG2_INVERT_A_8 (1<<8)
863#define OASTARTTRIG2_INVERT_A_9 (1<<9)
864#define OASTARTTRIG2_INVERT_A_10 (1<<10)
865#define OASTARTTRIG2_INVERT_A_11 (1<<11)
866#define OASTARTTRIG2_INVERT_A_12 (1<<12)
867#define OASTARTTRIG2_INVERT_A_13 (1<<13)
868#define OASTARTTRIG2_INVERT_A_14 (1<<14)
869#define OASTARTTRIG2_INVERT_A_15 (1<<15)
870#define OASTARTTRIG2_INVERT_B_0 (1<<16)
871#define OASTARTTRIG2_INVERT_B_1 (1<<17)
872#define OASTARTTRIG2_INVERT_B_2 (1<<18)
873#define OASTARTTRIG2_INVERT_B_3 (1<<19)
874#define OASTARTTRIG2_INVERT_C_0 (1<<20)
875#define OASTARTTRIG2_INVERT_C_1 (1<<21)
876#define OASTARTTRIG2_INVERT_D_0 (1<<22)
877#define OASTARTTRIG2_THRESHOLD_ENABLE (1<<23)
878#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1<<24)
879#define OASTARTTRIG2_EVENT_SELECT_0 (1<<28)
880#define OASTARTTRIG2_EVENT_SELECT_1 (1<<29)
881#define OASTARTTRIG2_EVENT_SELECT_2 (1<<30)
882#define OASTARTTRIG2_EVENT_SELECT_3 (1<<31)
883
884#define OASTARTTRIG3 _MMIO(0x2718)
885#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
886#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
887#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
888#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
889#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
890#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
891#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
892#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
893#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
894
895#define OASTARTTRIG4 _MMIO(0x271c)
896#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
897#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
898#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
899#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
900#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
901#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
902#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
903#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
904#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
905
906#define OASTARTTRIG5 _MMIO(0x2720)
907#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
908#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
909
910#define OASTARTTRIG6 _MMIO(0x2724)
911#define OASTARTTRIG6_INVERT_A_0 (1<<0)
912#define OASTARTTRIG6_INVERT_A_1 (1<<1)
913#define OASTARTTRIG6_INVERT_A_2 (1<<2)
914#define OASTARTTRIG6_INVERT_A_3 (1<<3)
915#define OASTARTTRIG6_INVERT_A_4 (1<<4)
916#define OASTARTTRIG6_INVERT_A_5 (1<<5)
917#define OASTARTTRIG6_INVERT_A_6 (1<<6)
918#define OASTARTTRIG6_INVERT_A_7 (1<<7)
919#define OASTARTTRIG6_INVERT_A_8 (1<<8)
920#define OASTARTTRIG6_INVERT_A_9 (1<<9)
921#define OASTARTTRIG6_INVERT_A_10 (1<<10)
922#define OASTARTTRIG6_INVERT_A_11 (1<<11)
923#define OASTARTTRIG6_INVERT_A_12 (1<<12)
924#define OASTARTTRIG6_INVERT_A_13 (1<<13)
925#define OASTARTTRIG6_INVERT_A_14 (1<<14)
926#define OASTARTTRIG6_INVERT_A_15 (1<<15)
927#define OASTARTTRIG6_INVERT_B_0 (1<<16)
928#define OASTARTTRIG6_INVERT_B_1 (1<<17)
929#define OASTARTTRIG6_INVERT_B_2 (1<<18)
930#define OASTARTTRIG6_INVERT_B_3 (1<<19)
931#define OASTARTTRIG6_INVERT_C_0 (1<<20)
932#define OASTARTTRIG6_INVERT_C_1 (1<<21)
933#define OASTARTTRIG6_INVERT_D_0 (1<<22)
934#define OASTARTTRIG6_THRESHOLD_ENABLE (1<<23)
935#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1<<24)
936#define OASTARTTRIG6_EVENT_SELECT_4 (1<<28)
937#define OASTARTTRIG6_EVENT_SELECT_5 (1<<29)
938#define OASTARTTRIG6_EVENT_SELECT_6 (1<<30)
939#define OASTARTTRIG6_EVENT_SELECT_7 (1<<31)
940
941#define OASTARTTRIG7 _MMIO(0x2728)
942#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
943#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
944#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
945#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
946#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
947#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
948#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
949#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
950#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
951
952#define OASTARTTRIG8 _MMIO(0x272c)
953#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
954#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
955#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
956#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
957#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
958#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
959#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
960#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
961#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
962
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100963#define OAREPORTTRIG1 _MMIO(0x2740)
964#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
965#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
966
967#define OAREPORTTRIG2 _MMIO(0x2744)
968#define OAREPORTTRIG2_INVERT_A_0 (1<<0)
969#define OAREPORTTRIG2_INVERT_A_1 (1<<1)
970#define OAREPORTTRIG2_INVERT_A_2 (1<<2)
971#define OAREPORTTRIG2_INVERT_A_3 (1<<3)
972#define OAREPORTTRIG2_INVERT_A_4 (1<<4)
973#define OAREPORTTRIG2_INVERT_A_5 (1<<5)
974#define OAREPORTTRIG2_INVERT_A_6 (1<<6)
975#define OAREPORTTRIG2_INVERT_A_7 (1<<7)
976#define OAREPORTTRIG2_INVERT_A_8 (1<<8)
977#define OAREPORTTRIG2_INVERT_A_9 (1<<9)
978#define OAREPORTTRIG2_INVERT_A_10 (1<<10)
979#define OAREPORTTRIG2_INVERT_A_11 (1<<11)
980#define OAREPORTTRIG2_INVERT_A_12 (1<<12)
981#define OAREPORTTRIG2_INVERT_A_13 (1<<13)
982#define OAREPORTTRIG2_INVERT_A_14 (1<<14)
983#define OAREPORTTRIG2_INVERT_A_15 (1<<15)
984#define OAREPORTTRIG2_INVERT_B_0 (1<<16)
985#define OAREPORTTRIG2_INVERT_B_1 (1<<17)
986#define OAREPORTTRIG2_INVERT_B_2 (1<<18)
987#define OAREPORTTRIG2_INVERT_B_3 (1<<19)
988#define OAREPORTTRIG2_INVERT_C_0 (1<<20)
989#define OAREPORTTRIG2_INVERT_C_1 (1<<21)
990#define OAREPORTTRIG2_INVERT_D_0 (1<<22)
991#define OAREPORTTRIG2_THRESHOLD_ENABLE (1<<23)
992#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1<<31)
993
994#define OAREPORTTRIG3 _MMIO(0x2748)
995#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
996#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
997#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
998#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
999#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
1000#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
1001#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
1002#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
1003#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
1004
1005#define OAREPORTTRIG4 _MMIO(0x274c)
1006#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
1007#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
1008#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
1009#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
1010#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
1011#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
1012#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
1013#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
1014#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
1015
1016#define OAREPORTTRIG5 _MMIO(0x2750)
1017#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
1018#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
1019
1020#define OAREPORTTRIG6 _MMIO(0x2754)
1021#define OAREPORTTRIG6_INVERT_A_0 (1<<0)
1022#define OAREPORTTRIG6_INVERT_A_1 (1<<1)
1023#define OAREPORTTRIG6_INVERT_A_2 (1<<2)
1024#define OAREPORTTRIG6_INVERT_A_3 (1<<3)
1025#define OAREPORTTRIG6_INVERT_A_4 (1<<4)
1026#define OAREPORTTRIG6_INVERT_A_5 (1<<5)
1027#define OAREPORTTRIG6_INVERT_A_6 (1<<6)
1028#define OAREPORTTRIG6_INVERT_A_7 (1<<7)
1029#define OAREPORTTRIG6_INVERT_A_8 (1<<8)
1030#define OAREPORTTRIG6_INVERT_A_9 (1<<9)
1031#define OAREPORTTRIG6_INVERT_A_10 (1<<10)
1032#define OAREPORTTRIG6_INVERT_A_11 (1<<11)
1033#define OAREPORTTRIG6_INVERT_A_12 (1<<12)
1034#define OAREPORTTRIG6_INVERT_A_13 (1<<13)
1035#define OAREPORTTRIG6_INVERT_A_14 (1<<14)
1036#define OAREPORTTRIG6_INVERT_A_15 (1<<15)
1037#define OAREPORTTRIG6_INVERT_B_0 (1<<16)
1038#define OAREPORTTRIG6_INVERT_B_1 (1<<17)
1039#define OAREPORTTRIG6_INVERT_B_2 (1<<18)
1040#define OAREPORTTRIG6_INVERT_B_3 (1<<19)
1041#define OAREPORTTRIG6_INVERT_C_0 (1<<20)
1042#define OAREPORTTRIG6_INVERT_C_1 (1<<21)
1043#define OAREPORTTRIG6_INVERT_D_0 (1<<22)
1044#define OAREPORTTRIG6_THRESHOLD_ENABLE (1<<23)
1045#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1<<31)
1046
1047#define OAREPORTTRIG7 _MMIO(0x2758)
1048#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
1049#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
1050#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
1051#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
1052#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
1053#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
1054#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
1055#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
1056#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
1057
1058#define OAREPORTTRIG8 _MMIO(0x275c)
1059#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
1060#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
1061#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
1062#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
1063#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
1064#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
1065#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
1066#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
1067#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
1068
Robert Braggd7965152016-11-07 19:49:52 +00001069/* CECX_0 */
1070#define OACEC_COMPARE_LESS_OR_EQUAL 6
1071#define OACEC_COMPARE_NOT_EQUAL 5
1072#define OACEC_COMPARE_LESS_THAN 4
1073#define OACEC_COMPARE_GREATER_OR_EQUAL 3
1074#define OACEC_COMPARE_EQUAL 2
1075#define OACEC_COMPARE_GREATER_THAN 1
1076#define OACEC_COMPARE_ANY_EQUAL 0
1077
1078#define OACEC_COMPARE_VALUE_MASK 0xffff
1079#define OACEC_COMPARE_VALUE_SHIFT 3
1080
1081#define OACEC_SELECT_NOA (0<<19)
1082#define OACEC_SELECT_PREV (1<<19)
1083#define OACEC_SELECT_BOOLEAN (2<<19)
1084
1085/* CECX_1 */
1086#define OACEC_MASK_MASK 0xffff
1087#define OACEC_CONSIDERATIONS_MASK 0xffff
1088#define OACEC_CONSIDERATIONS_SHIFT 16
1089
1090#define OACEC0_0 _MMIO(0x2770)
1091#define OACEC0_1 _MMIO(0x2774)
1092#define OACEC1_0 _MMIO(0x2778)
1093#define OACEC1_1 _MMIO(0x277c)
1094#define OACEC2_0 _MMIO(0x2780)
1095#define OACEC2_1 _MMIO(0x2784)
1096#define OACEC3_0 _MMIO(0x2788)
1097#define OACEC3_1 _MMIO(0x278c)
1098#define OACEC4_0 _MMIO(0x2790)
1099#define OACEC4_1 _MMIO(0x2794)
1100#define OACEC5_0 _MMIO(0x2798)
1101#define OACEC5_1 _MMIO(0x279c)
1102#define OACEC6_0 _MMIO(0x27a0)
1103#define OACEC6_1 _MMIO(0x27a4)
1104#define OACEC7_0 _MMIO(0x27a8)
1105#define OACEC7_1 _MMIO(0x27ac)
1106
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001107/* OA perf counters */
1108#define OA_PERFCNT1_LO _MMIO(0x91B8)
1109#define OA_PERFCNT1_HI _MMIO(0x91BC)
1110#define OA_PERFCNT2_LO _MMIO(0x91C0)
1111#define OA_PERFCNT2_HI _MMIO(0x91C4)
1112
1113#define OA_PERFMATRIX_LO _MMIO(0x91C8)
1114#define OA_PERFMATRIX_HI _MMIO(0x91CC)
1115
1116/* RPM unit config (Gen8+) */
1117#define RPM_CONFIG0 _MMIO(0x0D00)
1118#define RPM_CONFIG1 _MMIO(0x0D04)
1119
1120/* RPC unit config (Gen8+) */
1121#define RPM_CONFIG _MMIO(0x0D08)
1122
1123/* NOA (Gen8+) */
1124#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
1125
1126#define MICRO_BP0_0 _MMIO(0x9800)
1127#define MICRO_BP0_2 _MMIO(0x9804)
1128#define MICRO_BP0_1 _MMIO(0x9808)
1129
1130#define MICRO_BP1_0 _MMIO(0x980C)
1131#define MICRO_BP1_2 _MMIO(0x9810)
1132#define MICRO_BP1_1 _MMIO(0x9814)
1133
1134#define MICRO_BP2_0 _MMIO(0x9818)
1135#define MICRO_BP2_2 _MMIO(0x981C)
1136#define MICRO_BP2_1 _MMIO(0x9820)
1137
1138#define MICRO_BP3_0 _MMIO(0x9824)
1139#define MICRO_BP3_2 _MMIO(0x9828)
1140#define MICRO_BP3_1 _MMIO(0x982C)
1141
1142#define MICRO_BP_TRIGGER _MMIO(0x9830)
1143#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
1144#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
1145#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
1146
1147#define GDT_CHICKEN_BITS _MMIO(0x9840)
1148#define GT_NOA_ENABLE 0x00000080
1149
1150#define NOA_DATA _MMIO(0x986C)
1151#define NOA_WRITE _MMIO(0x9888)
Kenneth Graunke180b8132014-03-25 22:52:03 -07001152
Brad Volkin220375a2014-02-18 10:15:51 -08001153#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
1154#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001155#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
Brad Volkin220375a2014-02-18 10:15:51 -08001156
Brad Volkin5947de92014-02-18 10:15:50 -08001157/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001158 * Reset registers
1159 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001160#define DEBUG_RESET_I830 _MMIO(0x6070)
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001161#define DEBUG_RESET_FULL (1<<7)
1162#define DEBUG_RESET_RENDER (1<<8)
1163#define DEBUG_RESET_DISPLAY (1<<9)
1164
Jesse Barnes57f350b2012-03-28 13:39:25 -07001165/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001166 * IOSF sideband
1167 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001168#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001169#define IOSF_DEVFN_SHIFT 24
1170#define IOSF_OPCODE_SHIFT 16
1171#define IOSF_PORT_SHIFT 8
1172#define IOSF_BYTE_ENABLES_SHIFT 4
1173#define IOSF_BAR_SHIFT 1
1174#define IOSF_SB_BUSY (1<<0)
Jani Nikula4688d452016-02-04 12:50:53 +02001175#define IOSF_PORT_BUNIT 0x03
1176#define IOSF_PORT_PUNIT 0x04
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001177#define IOSF_PORT_NC 0x11
1178#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +03001179#define IOSF_PORT_GPIO_NC 0x13
1180#define IOSF_PORT_CCK 0x14
Jani Nikula4688d452016-02-04 12:50:53 +02001181#define IOSF_PORT_DPIO_2 0x1a
1182#define IOSF_PORT_FLISDSI 0x1b
Deepak Mdfb19ed2016-02-04 18:55:15 +02001183#define IOSF_PORT_GPIO_SC 0x48
1184#define IOSF_PORT_GPIO_SUS 0xa8
Jani Nikula4688d452016-02-04 12:50:53 +02001185#define IOSF_PORT_CCU 0xa9
Jani Nikula7071af92016-03-18 13:11:15 +02001186#define CHV_IOSF_PORT_GPIO_N 0x13
1187#define CHV_IOSF_PORT_GPIO_SE 0x48
1188#define CHV_IOSF_PORT_GPIO_E 0xa8
1189#define CHV_IOSF_PORT_GPIO_SW 0xb2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001190#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
1191#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001192
Jesse Barnes30a970c2013-11-04 13:48:12 -08001193/* See configdb bunit SB addr map */
1194#define BUNIT_REG_BISOC 0x11
1195
Jesse Barnes30a970c2013-11-04 13:48:12 -08001196#define PUNIT_REG_DSPFREQ 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +03001197#define DSPFREQSTAT_SHIFT_CHV 24
1198#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1199#define DSPFREQGUAR_SHIFT_CHV 8
1200#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -08001201#define DSPFREQSTAT_SHIFT 30
1202#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1203#define DSPFREQGUAR_SHIFT 14
1204#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +02001205#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1206#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1207#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +03001208#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1209#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1210#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1211#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1212#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1213#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1214#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1215#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1216#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1217#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1218#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1219#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +02001220
Jani Nikulac3fdb9d2017-08-10 15:29:43 +03001221/*
Imre Deak438b8dc2017-07-11 23:42:30 +03001222 * i915_power_well_id:
1223 *
1224 * Platform specific IDs used to look up power wells and - except for custom
1225 * power wells - to define request/status register flag bit positions. As such
1226 * the set of IDs on a given platform must be unique and except for custom
1227 * power wells their value must stay fixed.
1228 */
1229enum i915_power_well_id {
1230 /*
Imre Deak120b56a2017-07-11 23:42:31 +03001231 * I830
1232 * - custom power well
1233 */
1234 I830_DISP_PW_PIPES = 0,
1235
1236 /*
Imre Deak438b8dc2017-07-11 23:42:30 +03001237 * VLV/CHV
1238 * - PUNIT_REG_PWRGT_CTRL (bit: id*2),
1239 * PUNIT_REG_PWRGT_STATUS (bit: id*2) (PUNIT HAS v0.8)
1240 */
Imre Deaka30180a2014-03-04 19:23:02 +02001241 PUNIT_POWER_WELL_RENDER = 0,
1242 PUNIT_POWER_WELL_MEDIA = 1,
1243 PUNIT_POWER_WELL_DISP2D = 3,
1244 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
1245 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
1246 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
1247 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
1248 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
1249 PUNIT_POWER_WELL_DPIO_RX0 = 10,
1250 PUNIT_POWER_WELL_DPIO_RX1 = 11,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03001251 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
Imre Deakf49193c2017-07-06 17:40:23 +03001252 /* - custom power well */
1253 CHV_DISP_PW_PIPE_A, /* 13 */
Imre Deaka30180a2014-03-04 19:23:02 +02001254
Imre Deak438b8dc2017-07-11 23:42:30 +03001255 /*
Imre Deakfb9248e2017-07-11 23:42:32 +03001256 * HSW/BDW
Imre Deak9c3a16c2017-08-14 18:15:30 +03001257 * - HSW_PWR_WELL_CTL_DRIVER(0) (status bit: id*2, req bit: id*2+1)
Imre Deakfb9248e2017-07-11 23:42:32 +03001258 */
1259 HSW_DISP_PW_GLOBAL = 15,
1260
1261 /*
Imre Deak438b8dc2017-07-11 23:42:30 +03001262 * GEN9+
Imre Deak9c3a16c2017-08-14 18:15:30 +03001263 * - HSW_PWR_WELL_CTL_DRIVER(0) (status bit: id*2, req bit: id*2+1)
Imre Deak438b8dc2017-07-11 23:42:30 +03001264 */
1265 SKL_DISP_PW_MISC_IO = 0,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001266 SKL_DISP_PW_DDI_A_E,
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02001267 GLK_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
Ville Syrjälä8bcd3dd2017-06-06 13:30:39 -07001268 CNL_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001269 SKL_DISP_PW_DDI_B,
1270 SKL_DISP_PW_DDI_C,
1271 SKL_DISP_PW_DDI_D,
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02001272
1273 GLK_DISP_PW_AUX_A = 8,
1274 GLK_DISP_PW_AUX_B,
1275 GLK_DISP_PW_AUX_C,
Ville Syrjälä8bcd3dd2017-06-06 13:30:39 -07001276 CNL_DISP_PW_AUX_A = GLK_DISP_PW_AUX_A,
1277 CNL_DISP_PW_AUX_B = GLK_DISP_PW_AUX_B,
1278 CNL_DISP_PW_AUX_C = GLK_DISP_PW_AUX_C,
1279 CNL_DISP_PW_AUX_D,
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02001280
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001281 SKL_DISP_PW_1 = 14,
1282 SKL_DISP_PW_2,
Imre Deak56fcfd62015-11-04 19:24:10 +02001283
Imre Deak438b8dc2017-07-11 23:42:30 +03001284 /* - custom power wells */
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01001285 SKL_DISP_PW_DC_OFF,
Imre Deak9c8d0b82016-06-13 16:44:34 +03001286 BXT_DPIO_CMN_A,
1287 BXT_DPIO_CMN_BC,
Imre Deak438b8dc2017-07-11 23:42:30 +03001288 GLK_DPIO_CMN_C, /* 19 */
1289
1290 /*
1291 * Multiple platforms.
1292 * Must start following the highest ID of any platform.
1293 * - custom power wells
1294 */
1295 I915_DISP_PW_ALWAYS_ON = 20,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001296};
1297
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001298#define PUNIT_REG_PWRGT_CTRL 0x60
1299#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +02001300#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
1301#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
1302#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
1303#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
1304#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001305
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001306#define PUNIT_REG_GPU_LFM 0xd3
1307#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1308#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläc8e96272014-11-07 21:33:44 +02001309#define GPLLENABLE (1<<4)
Ville Syrjäläe8474402013-06-26 17:43:24 +03001310#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001311#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -04001312#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001313
1314#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1315#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1316
Deepak S095acd52015-01-17 11:05:59 +05301317#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1318#define FB_GFX_FREQ_FUSE_MASK 0xff
1319#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1320#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1321#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1322
1323#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1324#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1325
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +02001326#define PUNIT_REG_DDR_SETUP2 0x139
1327#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1328#define FORCE_DDR_LOW_FREQ (1 << 1)
1329#define FORCE_DDR_HIGH_FREQ (1 << 0)
1330
Deepak S2b6b3a02014-05-27 15:59:30 +05301331#define PUNIT_GPU_STATUS_REG 0xdb
1332#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1333#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1334#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1335#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1336
1337#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1338#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1339#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1340
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001341#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1342#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1343#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1344#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1345#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1346#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1347#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1348#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1349#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1350#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1351
Deepak S3ef62342015-04-29 08:36:24 +05301352#define VLV_TURBO_SOC_OVERRIDE 0x04
1353#define VLV_OVERRIDE_EN 1
1354#define VLV_SOC_TDP_EN (1 << 1)
1355#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1356#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
1357
ymohanmabe4fc042013-08-27 23:40:56 +03001358/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001359#define CCK_FUSE_REG 0x8
1360#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +03001361#define CCK_REG_DSI_PLL_FUSE 0x44
1362#define CCK_REG_DSI_PLL_CONTROL 0x48
1363#define DSI_PLL_VCO_EN (1 << 31)
1364#define DSI_PLL_LDO_GATE (1 << 30)
1365#define DSI_PLL_P1_POST_DIV_SHIFT 17
1366#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1367#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1368#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1369#define DSI_PLL_MUX_MASK (3 << 9)
1370#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1371#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1372#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1373#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1374#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1375#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1376#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1377#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1378#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1379#define DSI_PLL_LOCK (1 << 0)
1380#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1381#define DSI_PLL_LFSR (1 << 31)
1382#define DSI_PLL_FRACTION_EN (1 << 30)
1383#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1384#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1385#define DSI_PLL_USYNC_CNT_SHIFT 18
1386#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1387#define DSI_PLL_N1_DIV_SHIFT 16
1388#define DSI_PLL_N1_DIV_MASK (3 << 16)
1389#define DSI_PLL_M1_DIV_SHIFT 0
1390#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001391#define CCK_CZ_CLOCK_CONTROL 0x62
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001392#define CCK_GPLL_CLOCK_CONTROL 0x67
Jesse Barnes30a970c2013-11-04 13:48:12 -08001393#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä35d38d12016-03-02 17:22:16 +02001394#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
Vandana Kannan87d5d252015-09-24 23:29:17 +03001395#define CCK_TRUNK_FORCE_ON (1 << 17)
1396#define CCK_TRUNK_FORCE_OFF (1 << 16)
1397#define CCK_FREQUENCY_STATUS (0x1f << 8)
1398#define CCK_FREQUENCY_STATUS_SHIFT 8
1399#define CCK_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +03001400
Ander Conselvan de Oliveiraf38861b2016-10-06 19:22:18 +03001401/* DPIO registers */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001402#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001403
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001404#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001405#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
1406#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
1407#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001408#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001409
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001410#define DPIO_PHY(pipe) ((pipe) >> 1)
1411#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1412
Daniel Vetter598fac62013-04-18 22:01:46 +02001413/*
1414 * Per pipe/PLL DPIO regs
1415 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001416#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -07001417#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +02001418#define DPIO_POST_DIV_DAC 0
1419#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1420#define DPIO_POST_DIV_LVDS1 2
1421#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001422#define DPIO_K_SHIFT (24) /* 4 bits */
1423#define DPIO_P1_SHIFT (21) /* 3 bits */
1424#define DPIO_P2_SHIFT (16) /* 5 bits */
1425#define DPIO_N_SHIFT (12) /* 4 bits */
1426#define DPIO_ENABLE_CALIBRATION (1<<11)
1427#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1428#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001429#define _VLV_PLL_DW3_CH1 0x802c
1430#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001431
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001432#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -07001433#define DPIO_REFSEL_OVERRIDE 27
1434#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1435#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1436#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301437#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001438#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1439#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001440#define _VLV_PLL_DW5_CH1 0x8034
1441#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001442
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001443#define _VLV_PLL_DW7_CH0 0x801c
1444#define _VLV_PLL_DW7_CH1 0x803c
1445#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001446
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001447#define _VLV_PLL_DW8_CH0 0x8040
1448#define _VLV_PLL_DW8_CH1 0x8060
1449#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001450
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001451#define VLV_PLL_DW9_BCAST 0xc044
1452#define _VLV_PLL_DW9_CH0 0x8044
1453#define _VLV_PLL_DW9_CH1 0x8064
1454#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001455
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001456#define _VLV_PLL_DW10_CH0 0x8048
1457#define _VLV_PLL_DW10_CH1 0x8068
1458#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001459
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001460#define _VLV_PLL_DW11_CH0 0x804c
1461#define _VLV_PLL_DW11_CH1 0x806c
1462#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001463
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001464/* Spec for ref block start counts at DW10 */
1465#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +02001466
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001467#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001468
Daniel Vetter598fac62013-04-18 22:01:46 +02001469/*
1470 * Per DDI channel DPIO regs
1471 */
1472
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001473#define _VLV_PCS_DW0_CH0 0x8200
1474#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +02001475#define DPIO_PCS_TX_LANE2_RESET (1<<16)
1476#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001477#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
1478#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001479#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001480
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001481#define _VLV_PCS01_DW0_CH0 0x200
1482#define _VLV_PCS23_DW0_CH0 0x400
1483#define _VLV_PCS01_DW0_CH1 0x2600
1484#define _VLV_PCS23_DW0_CH1 0x2800
1485#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1486#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1487
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001488#define _VLV_PCS_DW1_CH0 0x8204
1489#define _VLV_PCS_DW1_CH1 0x8404
Ville Syrjäläd2152b22014-04-28 14:15:24 +03001490#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
Daniel Vetter598fac62013-04-18 22:01:46 +02001491#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
1492#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
1493#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
1494#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001495#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001496
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001497#define _VLV_PCS01_DW1_CH0 0x204
1498#define _VLV_PCS23_DW1_CH0 0x404
1499#define _VLV_PCS01_DW1_CH1 0x2604
1500#define _VLV_PCS23_DW1_CH1 0x2804
1501#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1502#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1503
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001504#define _VLV_PCS_DW8_CH0 0x8220
1505#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +03001506#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1507#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001508#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001509
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001510#define _VLV_PCS01_DW8_CH0 0x0220
1511#define _VLV_PCS23_DW8_CH0 0x0420
1512#define _VLV_PCS01_DW8_CH1 0x2620
1513#define _VLV_PCS23_DW8_CH1 0x2820
1514#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1515#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001516
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001517#define _VLV_PCS_DW9_CH0 0x8224
1518#define _VLV_PCS_DW9_CH1 0x8424
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001519#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
1520#define DPIO_PCS_TX2MARGIN_000 (0<<13)
1521#define DPIO_PCS_TX2MARGIN_101 (1<<13)
1522#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
1523#define DPIO_PCS_TX1MARGIN_000 (0<<10)
1524#define DPIO_PCS_TX1MARGIN_101 (1<<10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001525#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001526
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001527#define _VLV_PCS01_DW9_CH0 0x224
1528#define _VLV_PCS23_DW9_CH0 0x424
1529#define _VLV_PCS01_DW9_CH1 0x2624
1530#define _VLV_PCS23_DW9_CH1 0x2824
1531#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1532#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1533
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001534#define _CHV_PCS_DW10_CH0 0x8228
1535#define _CHV_PCS_DW10_CH1 0x8428
1536#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
1537#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001538#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
1539#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
1540#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
1541#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
1542#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
1543#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001544#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1545
Ville Syrjälä1966e592014-04-09 13:29:04 +03001546#define _VLV_PCS01_DW10_CH0 0x0228
1547#define _VLV_PCS23_DW10_CH0 0x0428
1548#define _VLV_PCS01_DW10_CH1 0x2628
1549#define _VLV_PCS23_DW10_CH1 0x2828
1550#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1551#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1552
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001553#define _VLV_PCS_DW11_CH0 0x822c
1554#define _VLV_PCS_DW11_CH1 0x842c
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001555#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001556#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
1557#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
1558#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001559#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001560
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001561#define _VLV_PCS01_DW11_CH0 0x022c
1562#define _VLV_PCS23_DW11_CH0 0x042c
1563#define _VLV_PCS01_DW11_CH1 0x262c
1564#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +03001565#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1566#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001567
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001568#define _VLV_PCS01_DW12_CH0 0x0230
1569#define _VLV_PCS23_DW12_CH0 0x0430
1570#define _VLV_PCS01_DW12_CH1 0x2630
1571#define _VLV_PCS23_DW12_CH1 0x2830
1572#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1573#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1574
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001575#define _VLV_PCS_DW12_CH0 0x8230
1576#define _VLV_PCS_DW12_CH1 0x8430
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001577#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
1578#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
1579#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
1580#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
1581#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001582#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001583
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001584#define _VLV_PCS_DW14_CH0 0x8238
1585#define _VLV_PCS_DW14_CH1 0x8438
1586#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001587
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001588#define _VLV_PCS_DW23_CH0 0x825c
1589#define _VLV_PCS_DW23_CH1 0x845c
1590#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001591
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001592#define _VLV_TX_DW2_CH0 0x8288
1593#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001594#define DPIO_SWING_MARGIN000_SHIFT 16
1595#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001596#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001597#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001598
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001599#define _VLV_TX_DW3_CH0 0x828c
1600#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001601/* The following bit for CHV phy */
1602#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001603#define DPIO_SWING_MARGIN101_SHIFT 16
1604#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001605#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1606
1607#define _VLV_TX_DW4_CH0 0x8290
1608#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001609#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1610#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001611#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1612#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001613#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1614
1615#define _VLV_TX3_DW4_CH0 0x690
1616#define _VLV_TX3_DW4_CH1 0x2a90
1617#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1618
1619#define _VLV_TX_DW5_CH0 0x8294
1620#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +02001621#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001622#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001623
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001624#define _VLV_TX_DW11_CH0 0x82ac
1625#define _VLV_TX_DW11_CH1 0x84ac
1626#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001627
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001628#define _VLV_TX_DW14_CH0 0x82b8
1629#define _VLV_TX_DW14_CH1 0x84b8
1630#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301631
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001632/* CHV dpPhy registers */
1633#define _CHV_PLL_DW0_CH0 0x8000
1634#define _CHV_PLL_DW0_CH1 0x8180
1635#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1636
1637#define _CHV_PLL_DW1_CH0 0x8004
1638#define _CHV_PLL_DW1_CH1 0x8184
1639#define DPIO_CHV_N_DIV_SHIFT 8
1640#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1641#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1642
1643#define _CHV_PLL_DW2_CH0 0x8008
1644#define _CHV_PLL_DW2_CH1 0x8188
1645#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1646
1647#define _CHV_PLL_DW3_CH0 0x800c
1648#define _CHV_PLL_DW3_CH1 0x818c
1649#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1650#define DPIO_CHV_FIRST_MOD (0 << 8)
1651#define DPIO_CHV_SECOND_MOD (1 << 8)
1652#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301653#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001654#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1655
1656#define _CHV_PLL_DW6_CH0 0x8018
1657#define _CHV_PLL_DW6_CH1 0x8198
1658#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1659#define DPIO_CHV_INT_COEFF_SHIFT 8
1660#define DPIO_CHV_PROP_COEFF_SHIFT 0
1661#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1662
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301663#define _CHV_PLL_DW8_CH0 0x8020
1664#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301665#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1666#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301667#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1668
1669#define _CHV_PLL_DW9_CH0 0x8024
1670#define _CHV_PLL_DW9_CH1 0x81A4
1671#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301672#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301673#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1674#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1675
Ville Syrjälä6669e392015-07-08 23:46:00 +03001676#define _CHV_CMN_DW0_CH0 0x8100
1677#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1678#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1679#define DPIO_ALLDL_POWERDOWN (1 << 1)
1680#define DPIO_ANYDL_POWERDOWN (1 << 0)
1681
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001682#define _CHV_CMN_DW5_CH0 0x8114
1683#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1684#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1685#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1686#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1687#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1688#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1689#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1690#define CHV_BUFLEFTENA1_MASK (3 << 22)
1691
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001692#define _CHV_CMN_DW13_CH0 0x8134
1693#define _CHV_CMN_DW0_CH1 0x8080
1694#define DPIO_CHV_S1_DIV_SHIFT 21
1695#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1696#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1697#define DPIO_CHV_K_DIV_SHIFT 4
1698#define DPIO_PLL_FREQLOCK (1 << 1)
1699#define DPIO_PLL_LOCK (1 << 0)
1700#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1701
1702#define _CHV_CMN_DW14_CH0 0x8138
1703#define _CHV_CMN_DW1_CH1 0x8084
1704#define DPIO_AFC_RECAL (1 << 14)
1705#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001706#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1707#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1708#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1709#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1710#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1711#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1712#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1713#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001714#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1715
Ville Syrjälä9197c882014-04-09 13:29:05 +03001716#define _CHV_CMN_DW19_CH0 0x814c
1717#define _CHV_CMN_DW6_CH1 0x8098
Ville Syrjälä6669e392015-07-08 23:46:00 +03001718#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1719#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001720#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
Ville Syrjälä9197c882014-04-09 13:29:05 +03001721#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001722
Ville Syrjälä9197c882014-04-09 13:29:05 +03001723#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1724
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001725#define CHV_CMN_DW28 0x8170
1726#define DPIO_CL1POWERDOWNEN (1 << 23)
1727#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
Ville Syrjäläee279212015-07-08 23:45:57 +03001728#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1729#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1730#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1731#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001732
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001733#define CHV_CMN_DW30 0x8178
Ville Syrjälä3e288782015-07-08 23:45:58 +03001734#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001735#define DPIO_LRC_BYPASS (1 << 3)
1736
1737#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1738 (lane) * 0x200 + (offset))
1739
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001740#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1741#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1742#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1743#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1744#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1745#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1746#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1747#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1748#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1749#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1750#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001751#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1752#define DPIO_FRC_LATENCY_SHFIT 8
1753#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1754#define DPIO_UPAR_SHIFT 30
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301755
1756/* BXT PHY registers */
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001757#define _BXT_PHY0_BASE 0x6C000
1758#define _BXT_PHY1_BASE 0x162000
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001759#define _BXT_PHY2_BASE 0x163000
1760#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1761 _BXT_PHY1_BASE, \
1762 _BXT_PHY2_BASE)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001763
1764#define _BXT_PHY(phy, reg) \
1765 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1766
1767#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1768 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1769 (reg_ch1) - _BXT_PHY0_BASE))
1770#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1771 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301772
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001773#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
Uma Shankar1881a422017-01-25 19:43:23 +05301774#define MIPIO_RST_CTRL (1 << 2)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301775
Imre Deake93da0a2016-06-13 16:44:37 +03001776#define _BXT_PHY_CTL_DDI_A 0x64C00
1777#define _BXT_PHY_CTL_DDI_B 0x64C10
1778#define _BXT_PHY_CTL_DDI_C 0x64C20
1779#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1780#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1781#define BXT_PHY_LANE_ENABLED (1 << 8)
1782#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1783 _BXT_PHY_CTL_DDI_B)
1784
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301785#define _PHY_CTL_FAMILY_EDP 0x64C80
1786#define _PHY_CTL_FAMILY_DDI 0x64C90
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001787#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301788#define COMMON_RESET_DIS (1 << 31)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001789#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1790 _PHY_CTL_FAMILY_EDP, \
1791 _PHY_CTL_FAMILY_DDI_C)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301792
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301793/* BXT PHY PLL registers */
1794#define _PORT_PLL_A 0x46074
1795#define _PORT_PLL_B 0x46078
1796#define _PORT_PLL_C 0x4607c
1797#define PORT_PLL_ENABLE (1 << 31)
1798#define PORT_PLL_LOCK (1 << 30)
1799#define PORT_PLL_REF_SEL (1 << 27)
Madhav Chauhanf7044dd2016-12-02 10:23:53 +02001800#define PORT_PLL_POWER_ENABLE (1 << 26)
1801#define PORT_PLL_POWER_STATE (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001802#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301803
1804#define _PORT_PLL_EBB_0_A 0x162034
1805#define _PORT_PLL_EBB_0_B 0x6C034
1806#define _PORT_PLL_EBB_0_C 0x6C340
Imre Deakaa610dc2015-06-22 23:35:52 +03001807#define PORT_PLL_P1_SHIFT 13
1808#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1809#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1810#define PORT_PLL_P2_SHIFT 8
1811#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1812#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001813#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1814 _PORT_PLL_EBB_0_B, \
1815 _PORT_PLL_EBB_0_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301816
1817#define _PORT_PLL_EBB_4_A 0x162038
1818#define _PORT_PLL_EBB_4_B 0x6C038
1819#define _PORT_PLL_EBB_4_C 0x6C344
1820#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1821#define PORT_PLL_RECALIBRATE (1 << 14)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001822#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1823 _PORT_PLL_EBB_4_B, \
1824 _PORT_PLL_EBB_4_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301825
1826#define _PORT_PLL_0_A 0x162100
1827#define _PORT_PLL_0_B 0x6C100
1828#define _PORT_PLL_0_C 0x6C380
1829/* PORT_PLL_0_A */
1830#define PORT_PLL_M2_MASK 0xFF
1831/* PORT_PLL_1_A */
Imre Deakaa610dc2015-06-22 23:35:52 +03001832#define PORT_PLL_N_SHIFT 8
1833#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1834#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301835/* PORT_PLL_2_A */
1836#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1837/* PORT_PLL_3_A */
1838#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1839/* PORT_PLL_6_A */
1840#define PORT_PLL_PROP_COEFF_MASK 0xF
1841#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1842#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1843#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1844#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1845/* PORT_PLL_8_A */
1846#define PORT_PLL_TARGET_CNT_MASK 0x3FF
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301847/* PORT_PLL_9_A */
Imre Deak05712c12015-06-18 17:25:54 +03001848#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1849#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301850/* PORT_PLL_10_A */
1851#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
Vandana Kannane6292552015-07-01 17:02:57 +05301852#define PORT_PLL_DCO_AMP_DEFAULT 15
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301853#define PORT_PLL_DCO_AMP_MASK 0x3c00
Ville Syrjälä68d97532015-09-18 20:03:39 +03001854#define PORT_PLL_DCO_AMP(x) ((x)<<10)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001855#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1856 _PORT_PLL_0_B, \
1857 _PORT_PLL_0_C)
1858#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1859 (idx) * 4)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301860
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301861/* BXT PHY common lane registers */
1862#define _PORT_CL1CM_DW0_A 0x162000
1863#define _PORT_CL1CM_DW0_BC 0x6C000
1864#define PHY_POWER_GOOD (1 << 16)
Vandana Kannanb61e7992016-03-31 23:15:54 +05301865#define PHY_RESERVED (1 << 7)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001866#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301867
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001868#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
1869#define CL_POWER_DOWN_ENABLE (1 << 4)
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001870#define SUS_CLOCK_CONFIG (3 << 0)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001871
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301872#define _PORT_CL1CM_DW9_A 0x162024
1873#define _PORT_CL1CM_DW9_BC 0x6C024
1874#define IREF0RC_OFFSET_SHIFT 8
1875#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001876#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301877
1878#define _PORT_CL1CM_DW10_A 0x162028
1879#define _PORT_CL1CM_DW10_BC 0x6C028
1880#define IREF1RC_OFFSET_SHIFT 8
1881#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001882#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301883
1884#define _PORT_CL1CM_DW28_A 0x162070
1885#define _PORT_CL1CM_DW28_BC 0x6C070
1886#define OCL1_POWER_DOWN_EN (1 << 23)
1887#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1888#define SUS_CLK_CONFIG 0x3
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001889#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301890
1891#define _PORT_CL1CM_DW30_A 0x162078
1892#define _PORT_CL1CM_DW30_BC 0x6C078
1893#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001894#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301895
Rodrigo Vivi04416102017-06-09 15:26:06 -07001896#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1897#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1898#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1899#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1900#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1901#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1902#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1903#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1904#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1905#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
1906#define CNL_PORT_PCS_DW1_GRP(port) _MMIO_PORT6(port, \
1907 _CNL_PORT_PCS_DW1_GRP_AE, \
1908 _CNL_PORT_PCS_DW1_GRP_B, \
1909 _CNL_PORT_PCS_DW1_GRP_C, \
1910 _CNL_PORT_PCS_DW1_GRP_D, \
1911 _CNL_PORT_PCS_DW1_GRP_AE, \
1912 _CNL_PORT_PCS_DW1_GRP_F)
1913#define CNL_PORT_PCS_DW1_LN0(port) _MMIO_PORT6(port, \
1914 _CNL_PORT_PCS_DW1_LN0_AE, \
1915 _CNL_PORT_PCS_DW1_LN0_B, \
1916 _CNL_PORT_PCS_DW1_LN0_C, \
1917 _CNL_PORT_PCS_DW1_LN0_D, \
1918 _CNL_PORT_PCS_DW1_LN0_AE, \
1919 _CNL_PORT_PCS_DW1_LN0_F)
1920#define COMMON_KEEPER_EN (1 << 26)
1921
1922#define _CNL_PORT_TX_DW2_GRP_AE 0x162348
1923#define _CNL_PORT_TX_DW2_GRP_B 0x1623C8
1924#define _CNL_PORT_TX_DW2_GRP_C 0x162B48
1925#define _CNL_PORT_TX_DW2_GRP_D 0x162BC8
1926#define _CNL_PORT_TX_DW2_GRP_F 0x162A48
1927#define _CNL_PORT_TX_DW2_LN0_AE 0x162448
1928#define _CNL_PORT_TX_DW2_LN0_B 0x162648
1929#define _CNL_PORT_TX_DW2_LN0_C 0x162C48
1930#define _CNL_PORT_TX_DW2_LN0_D 0x162E48
1931#define _CNL_PORT_TX_DW2_LN0_F 0x162A48
1932#define CNL_PORT_TX_DW2_GRP(port) _MMIO_PORT6(port, \
1933 _CNL_PORT_TX_DW2_GRP_AE, \
1934 _CNL_PORT_TX_DW2_GRP_B, \
1935 _CNL_PORT_TX_DW2_GRP_C, \
1936 _CNL_PORT_TX_DW2_GRP_D, \
1937 _CNL_PORT_TX_DW2_GRP_AE, \
1938 _CNL_PORT_TX_DW2_GRP_F)
1939#define CNL_PORT_TX_DW2_LN0(port) _MMIO_PORT6(port, \
1940 _CNL_PORT_TX_DW2_LN0_AE, \
1941 _CNL_PORT_TX_DW2_LN0_B, \
1942 _CNL_PORT_TX_DW2_LN0_C, \
1943 _CNL_PORT_TX_DW2_LN0_D, \
1944 _CNL_PORT_TX_DW2_LN0_AE, \
1945 _CNL_PORT_TX_DW2_LN0_F)
1946#define SWING_SEL_UPPER(x) ((x >> 3) << 15)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001947#define SWING_SEL_UPPER_MASK (1 << 15)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001948#define SWING_SEL_LOWER(x) ((x & 0x7) << 11)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001949#define SWING_SEL_LOWER_MASK (0x7 << 11)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001950#define RCOMP_SCALAR(x) ((x) << 0)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001951#define RCOMP_SCALAR_MASK (0xFF << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001952
1953#define _CNL_PORT_TX_DW4_GRP_AE 0x162350
1954#define _CNL_PORT_TX_DW4_GRP_B 0x1623D0
1955#define _CNL_PORT_TX_DW4_GRP_C 0x162B50
1956#define _CNL_PORT_TX_DW4_GRP_D 0x162BD0
1957#define _CNL_PORT_TX_DW4_GRP_F 0x162A50
1958#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
1959#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
1960#define _CNL_PORT_TX_DW4_LN0_B 0x162650
1961#define _CNL_PORT_TX_DW4_LN0_C 0x162C50
1962#define _CNL_PORT_TX_DW4_LN0_D 0x162E50
1963#define _CNL_PORT_TX_DW4_LN0_F 0x162850
1964#define CNL_PORT_TX_DW4_GRP(port) _MMIO_PORT6(port, \
1965 _CNL_PORT_TX_DW4_GRP_AE, \
1966 _CNL_PORT_TX_DW4_GRP_B, \
1967 _CNL_PORT_TX_DW4_GRP_C, \
1968 _CNL_PORT_TX_DW4_GRP_D, \
1969 _CNL_PORT_TX_DW4_GRP_AE, \
1970 _CNL_PORT_TX_DW4_GRP_F)
1971#define CNL_PORT_TX_DW4_LN(port, ln) _MMIO_PORT6_LN(port, ln, \
1972 _CNL_PORT_TX_DW4_LN0_AE, \
1973 _CNL_PORT_TX_DW4_LN1_AE, \
1974 _CNL_PORT_TX_DW4_LN0_B, \
1975 _CNL_PORT_TX_DW4_LN0_C, \
1976 _CNL_PORT_TX_DW4_LN0_D, \
1977 _CNL_PORT_TX_DW4_LN0_AE, \
1978 _CNL_PORT_TX_DW4_LN0_F)
1979#define LOADGEN_SELECT (1 << 31)
1980#define POST_CURSOR_1(x) ((x) << 12)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001981#define POST_CURSOR_1_MASK (0x3F << 12)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001982#define POST_CURSOR_2(x) ((x) << 6)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001983#define POST_CURSOR_2_MASK (0x3F << 6)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001984#define CURSOR_COEFF(x) ((x) << 0)
Navare, Manasi Dfcace3b2017-06-29 18:14:01 -07001985#define CURSOR_COEFF_MASK (0x3F << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001986
1987#define _CNL_PORT_TX_DW5_GRP_AE 0x162354
1988#define _CNL_PORT_TX_DW5_GRP_B 0x1623D4
1989#define _CNL_PORT_TX_DW5_GRP_C 0x162B54
1990#define _CNL_PORT_TX_DW5_GRP_D 0x162BD4
1991#define _CNL_PORT_TX_DW5_GRP_F 0x162A54
1992#define _CNL_PORT_TX_DW5_LN0_AE 0x162454
1993#define _CNL_PORT_TX_DW5_LN0_B 0x162654
1994#define _CNL_PORT_TX_DW5_LN0_C 0x162C54
1995#define _CNL_PORT_TX_DW5_LN0_D 0x162ED4
1996#define _CNL_PORT_TX_DW5_LN0_F 0x162854
1997#define CNL_PORT_TX_DW5_GRP(port) _MMIO_PORT6(port, \
1998 _CNL_PORT_TX_DW5_GRP_AE, \
1999 _CNL_PORT_TX_DW5_GRP_B, \
2000 _CNL_PORT_TX_DW5_GRP_C, \
2001 _CNL_PORT_TX_DW5_GRP_D, \
2002 _CNL_PORT_TX_DW5_GRP_AE, \
2003 _CNL_PORT_TX_DW5_GRP_F)
2004#define CNL_PORT_TX_DW5_LN0(port) _MMIO_PORT6(port, \
2005 _CNL_PORT_TX_DW5_LN0_AE, \
2006 _CNL_PORT_TX_DW5_LN0_B, \
2007 _CNL_PORT_TX_DW5_LN0_C, \
2008 _CNL_PORT_TX_DW5_LN0_D, \
2009 _CNL_PORT_TX_DW5_LN0_AE, \
2010 _CNL_PORT_TX_DW5_LN0_F)
2011#define TX_TRAINING_EN (1 << 31)
2012#define TAP3_DISABLE (1 << 29)
2013#define SCALING_MODE_SEL(x) ((x) << 18)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07002014#define SCALING_MODE_SEL_MASK (0x7 << 18)
Rodrigo Vivi04416102017-06-09 15:26:06 -07002015#define RTERM_SELECT(x) ((x) << 3)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07002016#define RTERM_SELECT_MASK (0x7 << 3)
Rodrigo Vivi04416102017-06-09 15:26:06 -07002017
2018#define _CNL_PORT_TX_DW7_GRP_AE 0x16235C
2019#define _CNL_PORT_TX_DW7_GRP_B 0x1623DC
2020#define _CNL_PORT_TX_DW7_GRP_C 0x162B5C
2021#define _CNL_PORT_TX_DW7_GRP_D 0x162BDC
2022#define _CNL_PORT_TX_DW7_GRP_F 0x162A5C
2023#define _CNL_PORT_TX_DW7_LN0_AE 0x16245C
2024#define _CNL_PORT_TX_DW7_LN0_B 0x16265C
2025#define _CNL_PORT_TX_DW7_LN0_C 0x162C5C
2026#define _CNL_PORT_TX_DW7_LN0_D 0x162EDC
2027#define _CNL_PORT_TX_DW7_LN0_F 0x16285C
2028#define CNL_PORT_TX_DW7_GRP(port) _MMIO_PORT6(port, \
2029 _CNL_PORT_TX_DW7_GRP_AE, \
2030 _CNL_PORT_TX_DW7_GRP_B, \
2031 _CNL_PORT_TX_DW7_GRP_C, \
2032 _CNL_PORT_TX_DW7_GRP_D, \
2033 _CNL_PORT_TX_DW7_GRP_AE, \
2034 _CNL_PORT_TX_DW7_GRP_F)
2035#define CNL_PORT_TX_DW7_LN0(port) _MMIO_PORT6(port, \
2036 _CNL_PORT_TX_DW7_LN0_AE, \
2037 _CNL_PORT_TX_DW7_LN0_B, \
2038 _CNL_PORT_TX_DW7_LN0_C, \
2039 _CNL_PORT_TX_DW7_LN0_D, \
2040 _CNL_PORT_TX_DW7_LN0_AE, \
2041 _CNL_PORT_TX_DW7_LN0_F)
2042#define N_SCALAR(x) ((x) << 24)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07002043#define N_SCALAR_MASK (0x7F << 24)
Rodrigo Vivi04416102017-06-09 15:26:06 -07002044
Ander Conselvan de Oliveira842d4162016-10-06 19:22:20 +03002045/* The spec defines this only for BXT PHY0, but lets assume that this
2046 * would exist for PHY1 too if it had a second channel.
2047 */
2048#define _PORT_CL2CM_DW6_A 0x162358
2049#define _PORT_CL2CM_DW6_BC 0x6C358
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002050#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302051#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
2052
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07002053#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
2054#define COMP_INIT (1 << 31)
2055#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
2056#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
2057#define PROCESS_INFO_DOT_0 (0 << 26)
2058#define PROCESS_INFO_DOT_1 (1 << 26)
2059#define PROCESS_INFO_DOT_4 (2 << 26)
2060#define PROCESS_INFO_MASK (7 << 26)
2061#define PROCESS_INFO_SHIFT 26
2062#define VOLTAGE_INFO_0_85V (0 << 24)
2063#define VOLTAGE_INFO_0_95V (1 << 24)
2064#define VOLTAGE_INFO_1_05V (2 << 24)
2065#define VOLTAGE_INFO_MASK (3 << 24)
2066#define VOLTAGE_INFO_SHIFT 24
2067#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
2068#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
2069
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302070/* BXT PHY Ref registers */
2071#define _PORT_REF_DW3_A 0x16218C
2072#define _PORT_REF_DW3_BC 0x6C18C
2073#define GRC_DONE (1 << 22)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002074#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302075
2076#define _PORT_REF_DW6_A 0x162198
2077#define _PORT_REF_DW6_BC 0x6C198
Imre Deakd1e082f2016-04-01 16:02:33 +03002078#define GRC_CODE_SHIFT 24
2079#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302080#define GRC_CODE_FAST_SHIFT 16
Imre Deakd1e082f2016-04-01 16:02:33 +03002081#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302082#define GRC_CODE_SLOW_SHIFT 8
2083#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2084#define GRC_CODE_NOM_MASK 0xFF
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002085#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302086
2087#define _PORT_REF_DW8_A 0x1621A0
2088#define _PORT_REF_DW8_BC 0x6C1A0
2089#define GRC_DIS (1 << 15)
2090#define GRC_RDY_OVRD (1 << 1)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002091#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302092
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302093/* BXT PHY PCS registers */
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302094#define _PORT_PCS_DW10_LN01_A 0x162428
2095#define _PORT_PCS_DW10_LN01_B 0x6C428
2096#define _PORT_PCS_DW10_LN01_C 0x6C828
2097#define _PORT_PCS_DW10_GRP_A 0x162C28
2098#define _PORT_PCS_DW10_GRP_B 0x6CC28
2099#define _PORT_PCS_DW10_GRP_C 0x6CE28
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002100#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2101 _PORT_PCS_DW10_LN01_B, \
2102 _PORT_PCS_DW10_LN01_C)
2103#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2104 _PORT_PCS_DW10_GRP_B, \
2105 _PORT_PCS_DW10_GRP_C)
2106
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302107#define TX2_SWING_CALC_INIT (1 << 31)
2108#define TX1_SWING_CALC_INIT (1 << 30)
2109
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302110#define _PORT_PCS_DW12_LN01_A 0x162430
2111#define _PORT_PCS_DW12_LN01_B 0x6C430
2112#define _PORT_PCS_DW12_LN01_C 0x6C830
2113#define _PORT_PCS_DW12_LN23_A 0x162630
2114#define _PORT_PCS_DW12_LN23_B 0x6C630
2115#define _PORT_PCS_DW12_LN23_C 0x6CA30
2116#define _PORT_PCS_DW12_GRP_A 0x162c30
2117#define _PORT_PCS_DW12_GRP_B 0x6CC30
2118#define _PORT_PCS_DW12_GRP_C 0x6CE30
2119#define LANESTAGGER_STRAP_OVRD (1 << 6)
2120#define LANE_STAGGER_MASK 0x1F
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002121#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2122 _PORT_PCS_DW12_LN01_B, \
2123 _PORT_PCS_DW12_LN01_C)
2124#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2125 _PORT_PCS_DW12_LN23_B, \
2126 _PORT_PCS_DW12_LN23_C)
2127#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2128 _PORT_PCS_DW12_GRP_B, \
2129 _PORT_PCS_DW12_GRP_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302130
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302131/* BXT PHY TX registers */
2132#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2133 ((lane) & 1) * 0x80)
2134
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302135#define _PORT_TX_DW2_LN0_A 0x162508
2136#define _PORT_TX_DW2_LN0_B 0x6C508
2137#define _PORT_TX_DW2_LN0_C 0x6C908
2138#define _PORT_TX_DW2_GRP_A 0x162D08
2139#define _PORT_TX_DW2_GRP_B 0x6CD08
2140#define _PORT_TX_DW2_GRP_C 0x6CF08
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002141#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2142 _PORT_TX_DW2_LN0_B, \
2143 _PORT_TX_DW2_LN0_C)
2144#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2145 _PORT_TX_DW2_GRP_B, \
2146 _PORT_TX_DW2_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302147#define MARGIN_000_SHIFT 16
2148#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2149#define UNIQ_TRANS_SCALE_SHIFT 8
2150#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2151
2152#define _PORT_TX_DW3_LN0_A 0x16250C
2153#define _PORT_TX_DW3_LN0_B 0x6C50C
2154#define _PORT_TX_DW3_LN0_C 0x6C90C
2155#define _PORT_TX_DW3_GRP_A 0x162D0C
2156#define _PORT_TX_DW3_GRP_B 0x6CD0C
2157#define _PORT_TX_DW3_GRP_C 0x6CF0C
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002158#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2159 _PORT_TX_DW3_LN0_B, \
2160 _PORT_TX_DW3_LN0_C)
2161#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2162 _PORT_TX_DW3_GRP_B, \
2163 _PORT_TX_DW3_GRP_C)
Sonika Jindal9c58a042015-09-24 10:22:54 +05302164#define SCALE_DCOMP_METHOD (1 << 26)
2165#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302166
2167#define _PORT_TX_DW4_LN0_A 0x162510
2168#define _PORT_TX_DW4_LN0_B 0x6C510
2169#define _PORT_TX_DW4_LN0_C 0x6C910
2170#define _PORT_TX_DW4_GRP_A 0x162D10
2171#define _PORT_TX_DW4_GRP_B 0x6CD10
2172#define _PORT_TX_DW4_GRP_C 0x6CF10
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002173#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2174 _PORT_TX_DW4_LN0_B, \
2175 _PORT_TX_DW4_LN0_C)
2176#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2177 _PORT_TX_DW4_GRP_B, \
2178 _PORT_TX_DW4_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302179#define DEEMPH_SHIFT 24
2180#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2181
Ander Conselvan de Oliveira51b3ee32016-12-02 10:23:52 +02002182#define _PORT_TX_DW5_LN0_A 0x162514
2183#define _PORT_TX_DW5_LN0_B 0x6C514
2184#define _PORT_TX_DW5_LN0_C 0x6C914
2185#define _PORT_TX_DW5_GRP_A 0x162D14
2186#define _PORT_TX_DW5_GRP_B 0x6CD14
2187#define _PORT_TX_DW5_GRP_C 0x6CF14
2188#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2189 _PORT_TX_DW5_LN0_B, \
2190 _PORT_TX_DW5_LN0_C)
2191#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2192 _PORT_TX_DW5_GRP_B, \
2193 _PORT_TX_DW5_GRP_C)
2194#define DCC_DELAY_RANGE_1 (1 << 9)
2195#define DCC_DELAY_RANGE_2 (1 << 8)
2196
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302197#define _PORT_TX_DW14_LN0_A 0x162538
2198#define _PORT_TX_DW14_LN0_B 0x6C538
2199#define _PORT_TX_DW14_LN0_C 0x6C938
2200#define LATENCY_OPTIM_SHIFT 30
2201#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002202#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2203 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2204 _PORT_TX_DW14_LN0_C) + \
2205 _BXT_LANE_OFFSET(lane))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302206
David Weinehallf8896f52015-06-25 11:11:03 +03002207/* UAIMI scratch pad register 1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002208#define UAIMI_SPR1 _MMIO(0x4F074)
David Weinehallf8896f52015-06-25 11:11:03 +03002209/* SKL VccIO mask */
2210#define SKL_VCCIO_MASK 0x1
2211/* SKL balance leg register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002212#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
David Weinehallf8896f52015-06-25 11:11:03 +03002213/* I_boost values */
2214#define BALANCE_LEG_SHIFT(port) (8+3*(port))
2215#define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
2216/* Balance leg disable bits */
2217#define BALANCE_LEG_DISABLE_SHIFT 23
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03002218#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03002219
Jesse Barnes585fb112008-07-29 11:54:06 -07002220/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08002221 * Fence registers
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002222 * [0-7] @ 0x2000 gen2,gen3
2223 * [8-15] @ 0x3000 945,g33,pnv
2224 *
2225 * [0-15] @ 0x3000 gen4,gen5
2226 *
2227 * [0-15] @ 0x100000 gen6,vlv,chv
2228 * [0-31] @ 0x100000 gen7+
Jesse Barnesde151cf2008-11-12 10:03:55 -08002229 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002230#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002231#define I830_FENCE_START_MASK 0x07f80000
2232#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08002233#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002234#define I830_FENCE_PITCH_SHIFT 4
2235#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002236#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07002237#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002238#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002239
2240#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08002241#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002242
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002243#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2244#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002245#define I965_FENCE_PITCH_SHIFT 2
2246#define I965_FENCE_TILING_Y_SHIFT 1
2247#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002248#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08002249
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002250#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2251#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002252#define GEN6_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03002253#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07002254
Deepak S2b6b3a02014-05-27 15:59:30 +05302255
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002256/* control register for cpu gtt access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002257#define TILECTL _MMIO(0x101000)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002258#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02002259#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002260#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2261#define TILECTL_BACKSNOOP_DIS (1 << 3)
2262
Jesse Barnesde151cf2008-11-12 10:03:55 -08002263/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002264 * Instruction and interrupt control regs
2265 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002266#define PGTBL_CTL _MMIO(0x02020)
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03002267#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2268#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002269#define PGTBL_ER _MMIO(0x02024)
2270#define PRB0_BASE (0x2030-0x30)
2271#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
2272#define PRB2_BASE (0x2050-0x30) /* gen3 */
2273#define SRB0_BASE (0x2100-0x30) /* gen2 */
2274#define SRB1_BASE (0x2110-0x30) /* gen2 */
2275#define SRB2_BASE (0x2120-0x30) /* 830 */
2276#define SRB3_BASE (0x2130-0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02002277#define RENDER_RING_BASE 0x02000
2278#define BSD_RING_BASE 0x04000
2279#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08002280#define GEN8_BSD2_RING_BASE 0x1c000
Ben Widawsky1950de12013-05-28 19:22:20 -07002281#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +01002282#define BLT_RING_BASE 0x22000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002283#define RING_TAIL(base) _MMIO((base)+0x30)
2284#define RING_HEAD(base) _MMIO((base)+0x34)
2285#define RING_START(base) _MMIO((base)+0x38)
2286#define RING_CTL(base) _MMIO((base)+0x3c)
Chris Wilson62ae14b2016-10-04 21:11:25 +01002287#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002288#define RING_SYNC_0(base) _MMIO((base)+0x40)
2289#define RING_SYNC_1(base) _MMIO((base)+0x44)
2290#define RING_SYNC_2(base) _MMIO((base)+0x48)
Ben Widawsky1950de12013-05-28 19:22:20 -07002291#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2292#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2293#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2294#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2295#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2296#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2297#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2298#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2299#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2300#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2301#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2302#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002303#define GEN6_NOSYNC INVALID_MMIO_REG
2304#define RING_PSMI_CTL(base) _MMIO((base)+0x50)
2305#define RING_MAX_IDLE(base) _MMIO((base)+0x54)
2306#define RING_HWS_PGA(base) _MMIO((base)+0x80)
2307#define RING_HWS_PGA_GEN6(base) _MMIO((base)+0x2080)
2308#define RING_RESET_CTL(base) _MMIO((base)+0xd0)
Mika Kuoppala7fd2d262015-06-18 12:51:40 +03002309#define RESET_CTL_REQUEST_RESET (1 << 0)
2310#define RESET_CTL_READY_TO_RESET (1 << 1)
Imre Deak9e72b462014-05-05 15:13:55 +03002311
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002312#define HSW_GTT_CACHE_EN _MMIO(0x4024)
Ville Syrjälä6d50b062015-05-19 20:32:57 +03002313#define GTT_CACHE_EN_ALL 0xF0007FFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002314#define GEN7_WR_WATERMARK _MMIO(0x4028)
2315#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2316#define ARB_MODE _MMIO(0x4030)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002317#define ARB_MODE_SWIZZLE_SNB (1<<4)
2318#define ARB_MODE_SWIZZLE_IVB (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002319#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2320#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
Imre Deak9e72b462014-05-05 15:13:55 +03002321/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002322#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03002323#define GEN7_LRA_LIMITS_REG_NUM 13
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002324#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2325#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
Imre Deak9e72b462014-05-05 15:13:55 +03002326
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002327#define GAMTARBMODE _MMIO(0x04a08)
Ben Widawsky4afe8d32013-11-02 21:07:55 -07002328#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -07002329#define ARB_MODE_SWIZZLE_BDW (1<<1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002330#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
Chris Wilson5ac97932016-07-27 19:11:17 +01002331#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100*(engine)->hw_id)
Ben Widawsky828c7902013-10-16 09:21:30 -07002332#define RING_FAULT_GTTSEL_MASK (1<<11)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002333#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2334#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
Ben Widawsky828c7902013-10-16 09:21:30 -07002335#define RING_FAULT_VALID (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002336#define DONE_REG _MMIO(0x40b0)
2337#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2338#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
Rodrigo Vivi4e349352017-08-15 16:25:39 -07002339#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + index*4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002340#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2341#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2342#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
2343#define RING_ACTHD(base) _MMIO((base)+0x74)
2344#define RING_ACTHD_UDW(base) _MMIO((base)+0x5c)
2345#define RING_NOPID(base) _MMIO((base)+0x94)
2346#define RING_IMR(base) _MMIO((base)+0xa8)
2347#define RING_HWSTAM(base) _MMIO((base)+0x98)
2348#define RING_TIMESTAMP(base) _MMIO((base)+0x358)
2349#define RING_TIMESTAMP_UDW(base) _MMIO((base)+0x358 + 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002350#define TAIL_ADDR 0x001FFFF8
2351#define HEAD_WRAP_COUNT 0xFFE00000
2352#define HEAD_WRAP_ONE 0x00200000
2353#define HEAD_ADDR 0x001FFFFC
2354#define RING_NR_PAGES 0x001FF000
2355#define RING_REPORT_MASK 0x00000006
2356#define RING_REPORT_64K 0x00000002
2357#define RING_REPORT_128K 0x00000004
2358#define RING_NO_REPORT 0x00000000
2359#define RING_VALID_MASK 0x00000001
2360#define RING_VALID 0x00000001
2361#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002362#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
2363#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002364#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03002365
Arun Siluvery33136b02016-01-21 21:43:47 +00002366#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base)+0x4D0) + (i)*4)
2367#define RING_MAX_NONPRIV_SLOTS 12
2368
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002369#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
Imre Deak9e72b462014-05-05 15:13:55 +03002370
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002371#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
2372#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1<<18)
2373
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002374#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
2375#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1<<28)
Rodrigo Vivi86ebb012017-08-29 16:07:51 -07002376#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1<<24)
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002377
Chris Wilson8168bd42010-11-11 17:54:52 +00002378#if 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002379#define PRB0_TAIL _MMIO(0x2030)
2380#define PRB0_HEAD _MMIO(0x2034)
2381#define PRB0_START _MMIO(0x2038)
2382#define PRB0_CTL _MMIO(0x203c)
2383#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2384#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2385#define PRB1_START _MMIO(0x2048) /* 915+ only */
2386#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00002387#endif
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002388#define IPEIR_I965 _MMIO(0x2064)
2389#define IPEHR_I965 _MMIO(0x2068)
2390#define GEN7_SC_INSTDONE _MMIO(0x7100)
2391#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2392#define GEN7_ROW_INSTDONE _MMIO(0xe164)
Ben Widawskyf9e61372016-09-20 16:54:33 +03002393#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2394#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2395#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2396#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2397#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002398#define RING_IPEIR(base) _MMIO((base)+0x64)
2399#define RING_IPEHR(base) _MMIO((base)+0x68)
Imre Deakf1d54342015-09-30 23:00:42 +03002400/*
2401 * On GEN4, only the render ring INSTDONE exists and has a different
2402 * layout than the GEN7+ version.
Imre Deakbd93a502015-09-30 23:00:43 +03002403 * The GEN2 counterpart of this register is GEN2_INSTDONE.
Imre Deakf1d54342015-09-30 23:00:42 +03002404 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002405#define RING_INSTDONE(base) _MMIO((base)+0x6c)
2406#define RING_INSTPS(base) _MMIO((base)+0x70)
2407#define RING_DMA_FADD(base) _MMIO((base)+0x78)
2408#define RING_DMA_FADD_UDW(base) _MMIO((base)+0x60) /* gen8+ */
2409#define RING_INSTPM(base) _MMIO((base)+0xc0)
2410#define RING_MI_MODE(base) _MMIO((base)+0x9c)
2411#define INSTPS _MMIO(0x2070) /* 965+ only */
2412#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2413#define ACTHD_I965 _MMIO(0x2074)
2414#define HWS_PGA _MMIO(0x2080)
Jesse Barnes585fb112008-07-29 11:54:06 -07002415#define HWS_ADDRESS_MASK 0xfffff000
2416#define HWS_START_ADDRESS_SHIFT 4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002417#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
Jesse Barnes97f5ab62009-10-08 10:16:48 -07002418#define PWRCTX_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002419#define IPEIR _MMIO(0x2088)
2420#define IPEHR _MMIO(0x208c)
2421#define GEN2_INSTDONE _MMIO(0x2090)
2422#define NOPID _MMIO(0x2094)
2423#define HWSTAM _MMIO(0x2098)
2424#define DMA_FADD_I8XX _MMIO(0x20d0)
2425#define RING_BBSTATE(base) _MMIO((base)+0x110)
Ville Syrjälä35dc3f92015-11-04 23:20:10 +02002426#define RING_BB_PPGTT (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002427#define RING_SBBADDR(base) _MMIO((base)+0x114) /* hsw+ */
2428#define RING_SBBSTATE(base) _MMIO((base)+0x118) /* hsw+ */
2429#define RING_SBBADDR_UDW(base) _MMIO((base)+0x11c) /* gen8+ */
2430#define RING_BBADDR(base) _MMIO((base)+0x140)
2431#define RING_BBADDR_UDW(base) _MMIO((base)+0x168) /* gen8+ */
2432#define RING_BB_PER_CTX_PTR(base) _MMIO((base)+0x1c0) /* gen8+ */
2433#define RING_INDIRECT_CTX(base) _MMIO((base)+0x1c4) /* gen8+ */
2434#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base)+0x1c8) /* gen8+ */
2435#define RING_CTX_TIMESTAMP(base) _MMIO((base)+0x3a8) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08002436
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002437#define ERROR_GEN6 _MMIO(0x40a0)
2438#define GEN7_ERR_INT _MMIO(0x44040)
Paulo Zanonide032bf2013-04-12 17:57:58 -03002439#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03002440#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002441#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -03002442#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002443#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -03002444#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002445#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002446#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03002447#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002448#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
Chris Wilsonf4068392010-10-27 20:36:41 +01002449
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002450#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2451#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
Mika Kuoppala6c826f32015-03-24 14:54:19 +02002452
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002453#define FPGA_DBG _MMIO(0x42300)
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03002454#define FPGA_DBG_RM_NOCLAIM (1<<31)
2455
Mika Kuoppala8ac3e1b2015-12-15 19:45:42 +02002456#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2457#define CLAIM_ER_CLR (1 << 31)
2458#define CLAIM_ER_OVERFLOW (1 << 16)
2459#define CLAIM_ER_CTR_MASK 0xffff
2460
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002461#define DERRMR _MMIO(0x44050)
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07002462/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +01002463#define DERRMR_PIPEA_SCANLINE (1<<0)
2464#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
2465#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
2466#define DERRMR_PIPEA_VBLANK (1<<3)
2467#define DERRMR_PIPEA_HBLANK (1<<5)
2468#define DERRMR_PIPEB_SCANLINE (1<<8)
2469#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
2470#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
2471#define DERRMR_PIPEB_VBLANK (1<<11)
2472#define DERRMR_PIPEB_HBLANK (1<<13)
2473/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
2474#define DERRMR_PIPEC_SCANLINE (1<<14)
2475#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
2476#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
2477#define DERRMR_PIPEC_VBLANK (1<<21)
2478#define DERRMR_PIPEC_HBLANK (1<<22)
2479
Chris Wilson0f3b6842013-01-15 12:05:55 +00002480
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002481/* GM45+ chicken bits -- debug workaround bits that may be required
2482 * for various sorts of correct behavior. The top 16 bits of each are
2483 * the enables for writing to the corresponding low bit.
2484 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002485#define _3D_CHICKEN _MMIO(0x2084)
Daniel Vetter42839082012-12-14 23:38:28 +01002486#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002487#define _3D_CHICKEN2 _MMIO(0x208c)
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002488/* Disables pipelining of read flushes past the SF-WIZ interface.
2489 * Required on all Ironlake steppings according to the B-Spec, but the
2490 * particular danger of not doing so is not specified.
2491 */
2492# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002493#define _3D_CHICKEN3 _MMIO(0x2090)
Jesse Barnes87f80202012-10-02 17:43:41 -05002494#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07002495#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07002496#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02002497#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
2498#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002499
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002500#define MI_MODE _MMIO(0x209c)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002501# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08002502# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00002503# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05302504# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01002505# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002506
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002507#define GEN6_GT_MODE _MMIO(0x20d0)
2508#define GEN7_GT_MODE _MMIO(0x7008)
Ville Syrjälä8d85d272014-02-04 21:59:15 +02002509#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2510#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2511#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2512#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00002513#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01002514#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002515#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2516#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07002517
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002518/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2519#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2520#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
2521
Tim Goreb1e429f2016-03-21 14:37:29 +00002522/* WaClearTdlStateAckDirtyBits */
2523#define GEN8_STATE_ACK _MMIO(0x20F0)
2524#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2525#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2526#define GEN9_STATE_ACK_TDL0 (1 << 12)
2527#define GEN9_STATE_ACK_TDL1 (1 << 13)
2528#define GEN9_STATE_ACK_TDL2 (1 << 14)
2529#define GEN9_STATE_ACK_TDL3 (1 << 15)
2530#define GEN9_SUBSLICE_TDL_ACK_BITS \
2531 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2532 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2533
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002534#define GFX_MODE _MMIO(0x2520)
2535#define GFX_MODE_GEN7 _MMIO(0x229c)
Dave Gordonbbdc070a2016-07-20 18:16:05 +01002536#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002537#define GFX_RUN_LIST_ENABLE (1<<15)
Dave Gordon4df001d2015-08-12 15:43:42 +01002538#define GFX_INTERRUPT_STEERING (1<<14)
Chris Wilsonaa83e302014-03-21 17:18:54 +00002539#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002540#define GFX_SURFACE_FAULT_ENABLE (1<<12)
2541#define GFX_REPLAY_MODE (1<<11)
2542#define GFX_PSMI_GRANULARITY (1<<10)
2543#define GFX_PPGTT_ENABLE (1<<9)
Michel Thierry2dba3232015-07-30 11:06:23 +01002544#define GEN8_GFX_PPGTT_48B (1<<7)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002545
Dave Gordon4df001d2015-08-12 15:43:42 +01002546#define GFX_FORWARD_VBLANK_MASK (3<<5)
2547#define GFX_FORWARD_VBLANK_NEVER (0<<5)
2548#define GFX_FORWARD_VBLANK_ALWAYS (1<<5)
2549#define GFX_FORWARD_VBLANK_COND (2<<5)
2550
Daniel Vettera7e806d2012-07-11 16:27:55 +02002551#define VLV_DISPLAY_BASE 0x180000
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05302552#define VLV_MIPI_BASE VLV_DISPLAY_BASE
Shashank Sharmac6c794a2016-03-22 12:01:50 +02002553#define BXT_MIPI_BASE 0x60000
Daniel Vettera7e806d2012-07-11 16:27:55 +02002554
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002555#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2556#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2557#define SCPD0 _MMIO(0x209c) /* 915+ only */
2558#define IER _MMIO(0x20a0)
2559#define IIR _MMIO(0x20a4)
2560#define IMR _MMIO(0x20a8)
2561#define ISR _MMIO(0x20ac)
2562#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03002563#define GINT_DIS (1<<22)
Jesse Barnes2d809572012-10-25 12:15:44 -07002564#define GCFG_DIS (1<<8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002565#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2566#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2567#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2568#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2569#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2570#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2571#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05302572#define VLV_PCBR_ADDR_SHIFT 12
2573
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002574#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002575#define EIR _MMIO(0x20b0)
2576#define EMR _MMIO(0x20b4)
2577#define ESR _MMIO(0x20b8)
Jesse Barnes63eeaf32009-06-18 16:56:52 -07002578#define GM45_ERROR_PAGE_TABLE (1<<5)
2579#define GM45_ERROR_MEM_PRIV (1<<4)
2580#define I915_ERROR_PAGE_TABLE (1<<4)
2581#define GM45_ERROR_CP_PRIV (1<<3)
2582#define I915_ERROR_MEMORY_REFRESH (1<<1)
2583#define I915_ERROR_INSTRUCTION (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002584#define INSTPM _MMIO(0x20c0)
Li Pengee980b82010-01-27 19:01:11 +08002585#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Ville Syrjälä32992542014-02-25 15:13:39 +02002586#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00002587 will not assert AGPBUSY# and will only
2588 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -08002589#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +01002590#define INSTPM_TLB_INVALIDATE (1<<9)
2591#define INSTPM_SYNC_FLUSH (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002592#define ACTHD _MMIO(0x20c8)
2593#define MEM_MODE _MMIO(0x20cc)
Ville Syrjälä10383922014-08-15 01:21:54 +03002594#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
2595#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
2596#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002597#define FW_BLC _MMIO(0x20d8)
2598#define FW_BLC2 _MMIO(0x20dc)
2599#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +08002600#define FW_BLC_SELF_EN_MASK (1<<31)
2601#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
2602#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002603#define MM_BURST_LENGTH 0x00700000
2604#define MM_FIFO_WATERMARK 0x0001F000
2605#define LM_BURST_LENGTH 0x00000700
2606#define LM_FIFO_WATERMARK 0x0000001F
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002607#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07002608
2609/* Make render/texture TLB fetches lower priorty than associated data
2610 * fetches. This is not turned on by default
2611 */
2612#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2613
2614/* Isoch request wait on GTT enable (Display A/B/C streams).
2615 * Make isoch requests stall on the TLB update. May cause
2616 * display underruns (test mode only)
2617 */
2618#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2619
2620/* Block grant count for isoch requests when block count is
2621 * set to a finite value.
2622 */
2623#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2624#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2625#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2626#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2627#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2628
2629/* Enable render writes to complete in C2/C3/C4 power states.
2630 * If this isn't enabled, render writes are prevented in low
2631 * power states. That seems bad to me.
2632 */
2633#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2634
2635/* This acknowledges an async flip immediately instead
2636 * of waiting for 2TLB fetches.
2637 */
2638#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2639
2640/* Enables non-sequential data reads through arbiter
2641 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002642#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07002643
2644/* Disable FSB snooping of cacheable write cycles from binner/render
2645 * command stream
2646 */
2647#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2648
2649/* Arbiter time slice for non-isoch streams */
2650#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2651#define MI_ARB_TIME_SLICE_1 (0 << 5)
2652#define MI_ARB_TIME_SLICE_2 (1 << 5)
2653#define MI_ARB_TIME_SLICE_4 (2 << 5)
2654#define MI_ARB_TIME_SLICE_6 (3 << 5)
2655#define MI_ARB_TIME_SLICE_8 (4 << 5)
2656#define MI_ARB_TIME_SLICE_10 (5 << 5)
2657#define MI_ARB_TIME_SLICE_14 (6 << 5)
2658#define MI_ARB_TIME_SLICE_16 (7 << 5)
2659
2660/* Low priority grace period page size */
2661#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2662#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2663
2664/* Disable display A/B trickle feed */
2665#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2666
2667/* Set display plane priority */
2668#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2669#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2670
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002671#define MI_STATE _MMIO(0x20e4) /* gen2 only */
Ville Syrjälä54e472a2014-02-25 15:13:40 +02002672#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2673#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2674
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002675#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +02002676#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -07002677#define CM0_IZ_OPT_DISABLE (1<<6)
2678#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +02002679#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07002680#define CM0_DEPTH_EVICT_DISABLE (1<<4)
2681#define CM0_COLOR_EVICT_DISABLE (1<<3)
2682#define CM0_DEPTH_WRITE_DISABLE (1<<1)
2683#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002684#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2685#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08002686#define GFX_FLSH_CNTL_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002687#define ECOSKPD _MMIO(0x21d0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -07002688#define ECO_GATING_CX_ONLY (1<<3)
2689#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002690
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002691#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
Akash Goel4e046322014-04-04 17:14:38 +05302692#define RC_OP_FLUSH_ENABLE (1<<0)
Chia-I Wufe27c602014-01-28 13:29:33 +08002693#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002694#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
Damien Lespiau5d708682014-03-26 18:41:51 +00002695#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
2696#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
Damien Lespiau9370cd92015-02-09 19:33:17 +00002697#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
Jesse Barnesfb046852012-03-28 13:39:26 -07002698
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002699#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002700#define GEN6_BLITTER_LOCK_SHIFT 16
2701#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
2702
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002703#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
Chris Wilson2c550182014-12-16 10:02:27 +00002704#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002705#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03002706#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002707
Robert Bragg19f81df2017-06-13 12:23:03 +01002708#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2709#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2710
Deepak S693d11c2015-01-16 20:42:16 +05302711/* Fuse readout registers for GT */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002712#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08002713#define CHV_FGT_DISABLE_SS0 (1 << 10)
2714#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05302715#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2716#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2717#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2718#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2719#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2720#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2721#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2722#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2723
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002724#define GEN8_FUSE2 _MMIO(0x9120)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002725#define GEN8_F2_SS_DIS_SHIFT 21
2726#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
Jeff McGee38732182015-02-13 10:27:54 -06002727#define GEN8_F2_S_ENA_SHIFT 25
2728#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2729
2730#define GEN9_F2_SS_DIS_SHIFT 20
2731#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2732
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002733#define GEN8_EU_DISABLE0 _MMIO(0x9134)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002734#define GEN8_EU_DIS0_S0_MASK 0xffffff
2735#define GEN8_EU_DIS0_S1_SHIFT 24
2736#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2737
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002738#define GEN8_EU_DISABLE1 _MMIO(0x9138)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002739#define GEN8_EU_DIS1_S1_MASK 0xffff
2740#define GEN8_EU_DIS1_S2_SHIFT 16
2741#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2742
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002743#define GEN8_EU_DISABLE2 _MMIO(0x913c)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002744#define GEN8_EU_DIS2_S2_MASK 0xff
2745
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002746#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice)*0x4)
Jeff McGee38732182015-02-13 10:27:54 -06002747
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002748#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
Chris Wilson12f55812012-07-05 17:14:01 +01002749#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2750#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2751#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2752#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002753
Ben Widawskycc609d52013-05-28 19:22:29 -07002754/* On modern GEN architectures interrupt control consists of two sets
2755 * of registers. The first set pertains to the ring generating the
2756 * interrupt. The second control is for the functional block generating the
2757 * interrupt. These are PM, GT, DE, etc.
2758 *
2759 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2760 * GT interrupt bits, so we don't need to duplicate the defines.
2761 *
2762 * These defines should cover us well from SNB->HSW with minor exceptions
2763 * it can also work on ILK.
2764 */
2765#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2766#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2767#define GT_BLT_USER_INTERRUPT (1 << 22)
2768#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2769#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002770#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01002771#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002772#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2773#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2774#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2775#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2776#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2777#define GT_RENDER_USER_INTERRUPT (1 << 0)
2778
Ben Widawsky12638c52013-05-28 19:22:31 -07002779#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2780#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2781
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002782#define GT_PARITY_ERROR(dev_priv) \
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002783 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002784 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002785
Ben Widawskycc609d52013-05-28 19:22:29 -07002786/* These are all the "old" interrupts */
2787#define ILK_BSD_USER_INTERRUPT (1<<5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002788
2789#define I915_PM_INTERRUPT (1<<31)
2790#define I915_ISP_INTERRUPT (1<<22)
2791#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
2792#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02002793#define I915_MIPIC_INTERRUPT (1<<19)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002794#define I915_MIPIA_INTERRUPT (1<<18)
Ben Widawskycc609d52013-05-28 19:22:29 -07002795#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
2796#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002797#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
2798#define I915_MASTER_ERROR_INTERRUPT (1<<15)
Ben Widawskycc609d52013-05-28 19:22:29 -07002799#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002800#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
Ben Widawskycc609d52013-05-28 19:22:29 -07002801#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002802#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
Ben Widawskycc609d52013-05-28 19:22:29 -07002803#define I915_HWB_OOM_INTERRUPT (1<<13)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002804#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
Ben Widawskycc609d52013-05-28 19:22:29 -07002805#define I915_SYNC_STATUS_INTERRUPT (1<<12)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002806#define I915_MISC_INTERRUPT (1<<11)
Ben Widawskycc609d52013-05-28 19:22:29 -07002807#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002808#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
Ben Widawskycc609d52013-05-28 19:22:29 -07002809#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002810#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
Ben Widawskycc609d52013-05-28 19:22:29 -07002811#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002812#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002813#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
2814#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
2815#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
2816#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
2817#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002818#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
2819#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
Ben Widawskycc609d52013-05-28 19:22:29 -07002820#define I915_DEBUG_INTERRUPT (1<<2)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002821#define I915_WINVALID_INTERRUPT (1<<1)
Ben Widawskycc609d52013-05-28 19:22:29 -07002822#define I915_USER_INTERRUPT (1<<1)
2823#define I915_ASLE_INTERRUPT (1<<0)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002824#define I915_BSD_USER_INTERRUPT (1<<25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002825
Jerome Anandeef57322017-01-25 04:27:49 +05302826#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
2827#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
2828
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06002829/* DisplayPort Audio w/ LPE */
Takashi Iwai9db13e52017-02-02 11:03:48 +01002830#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
2831#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
2832
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06002833#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
2834#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
2835#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
2836#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
2837 _VLV_AUD_PORT_EN_B_DBG, \
2838 _VLV_AUD_PORT_EN_C_DBG, \
2839 _VLV_AUD_PORT_EN_D_DBG)
2840#define VLV_AMP_MUTE (1 << 1)
2841
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002842#define GEN6_BSD_RNCID _MMIO(0x12198)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002843
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002844#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002845#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08002846#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002847#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
2848#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
2849#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
2850#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08002851#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002852#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
2853#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
2854#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
2855#define GEN7_FF_VS_SCHED_HW (0x0<<12)
2856#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
2857#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
2858#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
2859#define GEN7_FF_DS_SCHED_HW (0x0<<4)
2860
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002861/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002862 * Framebuffer compression (915+ only)
2863 */
2864
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002865#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2866#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2867#define FBC_CONTROL _MMIO(0x3208)
Jesse Barnes585fb112008-07-29 11:54:06 -07002868#define FBC_CTL_EN (1<<31)
2869#define FBC_CTL_PERIODIC (1<<30)
2870#define FBC_CTL_INTERVAL_SHIFT (16)
2871#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02002872#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07002873#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002874#define FBC_CTL_FENCENO_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002875#define FBC_COMMAND _MMIO(0x320c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002876#define FBC_CMD_COMPRESS (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002877#define FBC_STATUS _MMIO(0x3210)
Jesse Barnes585fb112008-07-29 11:54:06 -07002878#define FBC_STAT_COMPRESSING (1<<31)
2879#define FBC_STAT_COMPRESSED (1<<30)
2880#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002881#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002882#define FBC_CONTROL2 _MMIO(0x3214)
Jesse Barnes585fb112008-07-29 11:54:06 -07002883#define FBC_CTL_FENCE_DBL (0<<4)
2884#define FBC_CTL_IDLE_IMM (0<<2)
2885#define FBC_CTL_IDLE_FULL (1<<2)
2886#define FBC_CTL_IDLE_LINE (2<<2)
2887#define FBC_CTL_IDLE_DEBUG (3<<2)
2888#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02002889#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002890#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
2891#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002892
2893#define FBC_LL_SIZE (1536)
2894
Mika Kuoppala44fff992016-06-07 17:19:09 +03002895#define FBC_LLC_READ_CTRL _MMIO(0x9044)
2896#define FBC_LLC_FULLY_OPEN (1<<30)
2897
Jesse Barnes74dff282009-09-14 15:39:40 -07002898/* Framebuffer compression for GM45+ */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002899#define DPFC_CB_BASE _MMIO(0x3200)
2900#define DPFC_CONTROL _MMIO(0x3208)
Jesse Barnes74dff282009-09-14 15:39:40 -07002901#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02002902#define DPFC_CTL_PLANE(plane) ((plane)<<30)
2903#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07002904#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002905#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01002906#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07002907#define DPFC_SR_EN (1<<10)
2908#define DPFC_CTL_LIMIT_1X (0<<6)
2909#define DPFC_CTL_LIMIT_2X (1<<6)
2910#define DPFC_CTL_LIMIT_4X (2<<6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002911#define DPFC_RECOMP_CTL _MMIO(0x320c)
Jesse Barnes74dff282009-09-14 15:39:40 -07002912#define DPFC_RECOMP_STALL_EN (1<<27)
2913#define DPFC_RECOMP_STALL_WM_SHIFT (16)
2914#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2915#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2916#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002917#define DPFC_STATUS _MMIO(0x3210)
Jesse Barnes74dff282009-09-14 15:39:40 -07002918#define DPFC_INVAL_SEG_SHIFT (16)
2919#define DPFC_INVAL_SEG_MASK (0x07ff0000)
2920#define DPFC_COMP_SEG_SHIFT (0)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03002921#define DPFC_COMP_SEG_MASK (0x000007ff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002922#define DPFC_STATUS2 _MMIO(0x3214)
2923#define DPFC_FENCE_YOFF _MMIO(0x3218)
2924#define DPFC_CHICKEN _MMIO(0x3224)
Jesse Barnes74dff282009-09-14 15:39:40 -07002925#define DPFC_HT_MODIFY (1<<31)
2926
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002927/* Framebuffer compression for Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002928#define ILK_DPFC_CB_BASE _MMIO(0x43200)
2929#define ILK_DPFC_CONTROL _MMIO(0x43208)
Rodrigo Vivida46f932014-08-01 02:04:45 -07002930#define FBC_CTL_FALSE_COLOR (1<<10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002931/* The bit 28-8 is reserved */
2932#define DPFC_RESERVED (0x1FFFFF00)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002933#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
2934#define ILK_DPFC_STATUS _MMIO(0x43210)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03002935#define ILK_DPFC_COMP_SEG_MASK 0x7ff
2936#define IVB_FBC_STATUS2 _MMIO(0x43214)
2937#define IVB_FBC_COMP_SEG_MASK 0x7ff
2938#define BDW_FBC_COMP_SEG_MASK 0xfff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002939#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
2940#define ILK_DPFC_CHICKEN _MMIO(0x43224)
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +03002941#define ILK_DPFC_DISABLE_DUMMY0 (1<<8)
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03002942#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1<<23)
Rodrigo Vivi8f067832017-09-05 12:30:13 -07002943#define GLK_SKIP_SEG_EN (1<<12)
2944#define GLK_SKIP_SEG_COUNT_MASK (3<<10)
2945#define GLK_SKIP_SEG_COUNT(x) ((x)<<10)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002946#define ILK_FBC_RT_BASE _MMIO(0x2128)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002947#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002948#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002949
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002950#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002951#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04002952#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08002953
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002954
Jesse Barnes585fb112008-07-29 11:54:06 -07002955/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002956 * Framebuffer compression for Sandybridge
2957 *
2958 * The following two registers are of type GTTMMADR
2959 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002960#define SNB_DPFC_CTL_SA _MMIO(0x100100)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002961#define SNB_CPU_FENCE_ENABLE (1<<29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002962#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002963
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002964/* Framebuffer compression for Ivybridge */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002965#define IVB_FBC_RT_BASE _MMIO(0x7020)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002966
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002967#define IPS_CTL _MMIO(0x43408)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03002968#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002969
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002970#define MSG_FBC_REND_STATE _MMIO(0x50380)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002971#define FBC_REND_NUKE (1<<2)
2972#define FBC_REND_CACHE_CLEAN (1<<1)
2973
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002974/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002975 * GPIO regs
2976 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002977#define GPIOA _MMIO(0x5010)
2978#define GPIOB _MMIO(0x5014)
2979#define GPIOC _MMIO(0x5018)
2980#define GPIOD _MMIO(0x501c)
2981#define GPIOE _MMIO(0x5020)
2982#define GPIOF _MMIO(0x5024)
2983#define GPIOG _MMIO(0x5028)
2984#define GPIOH _MMIO(0x502c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002985# define GPIO_CLOCK_DIR_MASK (1 << 0)
2986# define GPIO_CLOCK_DIR_IN (0 << 1)
2987# define GPIO_CLOCK_DIR_OUT (1 << 1)
2988# define GPIO_CLOCK_VAL_MASK (1 << 2)
2989# define GPIO_CLOCK_VAL_OUT (1 << 3)
2990# define GPIO_CLOCK_VAL_IN (1 << 4)
2991# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2992# define GPIO_DATA_DIR_MASK (1 << 8)
2993# define GPIO_DATA_DIR_IN (0 << 9)
2994# define GPIO_DATA_DIR_OUT (1 << 9)
2995# define GPIO_DATA_VAL_MASK (1 << 10)
2996# define GPIO_DATA_VAL_OUT (1 << 11)
2997# define GPIO_DATA_VAL_IN (1 << 12)
2998# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2999
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003000#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
Chris Wilsonf899fc62010-07-20 15:44:45 -07003001#define GMBUS_RATE_100KHZ (0<<8)
3002#define GMBUS_RATE_50KHZ (1<<8)
3003#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
3004#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
3005#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
Jani Nikula988c7012015-03-27 00:20:19 +02003006#define GMBUS_PIN_DISABLED 0
3007#define GMBUS_PIN_SSC 1
3008#define GMBUS_PIN_VGADDC 2
3009#define GMBUS_PIN_PANEL 3
3010#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
3011#define GMBUS_PIN_DPC 4 /* HDMIC */
3012#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
3013#define GMBUS_PIN_DPD 6 /* HDMID */
3014#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
Rodrigo Vivi3d023522017-06-02 13:06:43 -07003015#define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */
Jani Nikula4c272832015-04-01 10:58:05 +03003016#define GMBUS_PIN_2_BXT 2
3017#define GMBUS_PIN_3_BXT 3
Rodrigo Vivi3d023522017-06-02 13:06:43 -07003018#define GMBUS_PIN_4_CNP 4
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03003019#define GMBUS_NUM_PINS 7 /* including 0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003020#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
Chris Wilsonf899fc62010-07-20 15:44:45 -07003021#define GMBUS_SW_CLR_INT (1<<31)
3022#define GMBUS_SW_RDY (1<<30)
3023#define GMBUS_ENT (1<<29) /* enable timeout */
3024#define GMBUS_CYCLE_NONE (0<<25)
3025#define GMBUS_CYCLE_WAIT (1<<25)
3026#define GMBUS_CYCLE_INDEX (2<<25)
3027#define GMBUS_CYCLE_STOP (4<<25)
3028#define GMBUS_BYTE_COUNT_SHIFT 16
Dmitry Torokhov9535c472015-04-21 09:49:11 -07003029#define GMBUS_BYTE_COUNT_MAX 256U
Chris Wilsonf899fc62010-07-20 15:44:45 -07003030#define GMBUS_SLAVE_INDEX_SHIFT 8
3031#define GMBUS_SLAVE_ADDR_SHIFT 1
3032#define GMBUS_SLAVE_READ (1<<0)
3033#define GMBUS_SLAVE_WRITE (0<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003034#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
Chris Wilsonf899fc62010-07-20 15:44:45 -07003035#define GMBUS_INUSE (1<<15)
3036#define GMBUS_HW_WAIT_PHASE (1<<14)
3037#define GMBUS_STALL_TIMEOUT (1<<13)
3038#define GMBUS_INT (1<<12)
3039#define GMBUS_HW_RDY (1<<11)
3040#define GMBUS_SATOER (1<<10)
3041#define GMBUS_ACTIVE (1<<9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003042#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3043#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
Chris Wilsonf899fc62010-07-20 15:44:45 -07003044#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
3045#define GMBUS_NAK_EN (1<<3)
3046#define GMBUS_IDLE_EN (1<<2)
3047#define GMBUS_HW_WAIT_EN (1<<1)
3048#define GMBUS_HW_RDY_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003049#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
Chris Wilsonf899fc62010-07-20 15:44:45 -07003050#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08003051
Jesse Barnes585fb112008-07-29 11:54:06 -07003052/*
3053 * Clock control & power management
3054 */
Ville Syrjälä2d401b12014-04-09 13:29:08 +03003055#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
3056#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
3057#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003058#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07003059
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003060#define VGA0 _MMIO(0x6000)
3061#define VGA1 _MMIO(0x6004)
3062#define VGA_PD _MMIO(0x6010)
Jesse Barnes585fb112008-07-29 11:54:06 -07003063#define VGA0_PD_P2_DIV_4 (1 << 7)
3064#define VGA0_PD_P1_DIV_2 (1 << 5)
3065#define VGA0_PD_P1_SHIFT 0
3066#define VGA0_PD_P1_MASK (0x1f << 0)
3067#define VGA1_PD_P2_DIV_4 (1 << 15)
3068#define VGA1_PD_P1_DIV_2 (1 << 13)
3069#define VGA1_PD_P1_SHIFT 8
3070#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003071#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02003072#define DPLL_SDVO_HIGH_SPEED (1 << 30)
3073#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003074#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003075#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03003076#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07003077#define DPLL_VGA_MODE_DIS (1 << 28)
3078#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3079#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3080#define DPLL_MODE_MASK (3 << 26)
3081#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3082#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3083#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3084#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3085#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3086#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003087#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07003088#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02003089#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03003090#define DPLL_INTEGRATED_REF_CLK_VLV (1<<13)
3091#define DPLL_SSC_REF_CLK_CHV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02003092#define DPLL_PORTC_READY_MASK (0xf << 4)
3093#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07003094
Jesse Barnes585fb112008-07-29 11:54:06 -07003095#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003096
3097/* Additional CHV pll/phy registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003098#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003099#define DPLL_PORTD_READY_MASK (0xf)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003100#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003101#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27))
Ville Syrjäläbc284542015-05-26 20:22:38 +03003102#define PHY_LDO_DELAY_0NS 0x0
3103#define PHY_LDO_DELAY_200NS 0x1
3104#define PHY_LDO_DELAY_600NS 0x2
3105#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003106#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11))
Ville Syrjälä70722462015-04-10 18:21:28 +03003107#define PHY_CH_SU_PSR 0x1
3108#define PHY_CH_DEEP_PSR 0x7
3109#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
3110#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003111#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
Ville Syrjäläefd814b2014-06-27 19:52:13 +03003112#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
Ville Syrjälä30142272015-07-08 23:46:01 +03003113#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch))))
3114#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline))))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03003115
Jesse Barnes585fb112008-07-29 11:54:06 -07003116/*
3117 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3118 * this field (only one bit may be set).
3119 */
3120#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3121#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003122#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07003123/* i830, required in DVO non-gang */
3124#define PLL_P2_DIVIDE_BY_4 (1 << 23)
3125#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3126#define PLL_REF_INPUT_DREFCLK (0 << 13)
3127#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3128#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3129#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3130#define PLL_REF_INPUT_MASK (3 << 13)
3131#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003132/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003133# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3134# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
3135# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
3136# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3137# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3138
Jesse Barnes585fb112008-07-29 11:54:06 -07003139/*
3140 * Parallel to Serial Load Pulse phase selection.
3141 * Selects the phase for the 10X DPLL clock for the PCIe
3142 * digital display port. The range is 4 to 13; 10 or more
3143 * is just a flip delay. The default is 6
3144 */
3145#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3146#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3147/*
3148 * SDVO multiplier for 945G/GM. Not used on 965.
3149 */
3150#define SDVO_MULTIPLIER_MASK 0x000000ff
3151#define SDVO_MULTIPLIER_SHIFT_HIRES 4
3152#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003153
Ville Syrjälä2d401b12014-04-09 13:29:08 +03003154#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
3155#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
3156#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003157#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003158
Jesse Barnes585fb112008-07-29 11:54:06 -07003159/*
3160 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3161 *
3162 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3163 */
3164#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3165#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3166/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3167#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3168#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3169/*
3170 * SDVO/UDI pixel multiplier.
3171 *
3172 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3173 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3174 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3175 * dummy bytes in the datastream at an increased clock rate, with both sides of
3176 * the link knowing how many bytes are fill.
3177 *
3178 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3179 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3180 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3181 * through an SDVO command.
3182 *
3183 * This register field has values of multiplication factor minus 1, with
3184 * a maximum multiplier of 5 for SDVO.
3185 */
3186#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3187#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3188/*
3189 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3190 * This best be set to the default value (3) or the CRT won't work. No,
3191 * I don't entirely understand what this does...
3192 */
3193#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3194#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003195
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03003196#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3197
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003198#define _FPA0 0x6040
3199#define _FPA1 0x6044
3200#define _FPB0 0x6048
3201#define _FPB1 0x604c
3202#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3203#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07003204#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003205#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07003206#define FP_N_DIV_SHIFT 16
3207#define FP_M1_DIV_MASK 0x00003f00
3208#define FP_M1_DIV_SHIFT 8
3209#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003210#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07003211#define FP_M2_DIV_SHIFT 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003212#define DPLL_TEST _MMIO(0x606c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003213#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3214#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3215#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3216#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3217#define DPLLB_TEST_N_BYPASS (1 << 19)
3218#define DPLLB_TEST_M_BYPASS (1 << 18)
3219#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3220#define DPLLA_TEST_N_BYPASS (1 << 3)
3221#define DPLLA_TEST_M_BYPASS (1 << 2)
3222#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003223#define D_STATE _MMIO(0x6104)
Chris Wilsondc96e9b2010-10-01 12:05:06 +01003224#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07003225#define DSTATE_PLL_D3_OFF (1<<3)
3226#define DSTATE_GFX_CLOCK_GATING (1<<1)
3227#define DSTATE_DOT_CLOCK_GATING (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003228#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07003229# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3230# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3231# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3232# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3233# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3234# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3235# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
3236# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3237# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3238# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3239# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3240# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3241# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3242# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3243# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3244# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3245# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3246# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3247# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3248# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3249# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3250# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3251# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3252# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3253# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3254# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3255# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3256# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003257/*
Jesse Barnes652c3932009-08-17 13:31:43 -07003258 * This bit must be set on the 830 to prevent hangs when turning off the
3259 * overlay scaler.
3260 */
3261# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3262# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3263# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3264# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3265# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3266
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003267#define RENCLK_GATE_D1 _MMIO(0x6204)
Jesse Barnes652c3932009-08-17 13:31:43 -07003268# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3269# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3270# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3271# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3272# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3273# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3274# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3275# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3276# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003277/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07003278# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3279# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3280# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3281# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003282/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07003283# define SV_CLOCK_GATE_DISABLE (1 << 0)
3284# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3285# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3286# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3287# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3288# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3289# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3290# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3291# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3292# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3293# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3294# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3295# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3296# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3297# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3298# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3299# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3300# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3301
3302# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003303/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07003304# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3305# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3306# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3307# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3308# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3309# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003310/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07003311# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3312# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3313# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3314# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3315# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3316# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3317# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3318# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3319# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3320# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3321# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3322# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3323# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3324# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3325# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3326# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3327# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3328# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3329# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3330
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003331#define RENCLK_GATE_D2 _MMIO(0x6208)
Jesse Barnes652c3932009-08-17 13:31:43 -07003332#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3333#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3334#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003335
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003336#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003337#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3338
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003339#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3340#define DEUC _MMIO(0x6214) /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003341
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003342#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07003343#define FW_CSPWRDWNEN (1<<15)
3344
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003345#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03003346
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003347#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003348#define CDCLK_FREQ_SHIFT 4
3349#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3350#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003351
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003352#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003353#define PFI_CREDIT_63 (9 << 28) /* chv only */
3354#define PFI_CREDIT_31 (8 << 28) /* chv only */
3355#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3356#define PFI_CREDIT_RESEND (1 << 27)
3357#define VGA_FAST_MODE_DISABLE (1 << 14)
3358
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003359#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003360
Jesse Barnes585fb112008-07-29 11:54:06 -07003361/*
3362 * Palette regs
3363 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003364#define PALETTE_A_OFFSET 0xa000
3365#define PALETTE_B_OFFSET 0xa800
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03003366#define CHV_PALETTE_C_OFFSET 0xc000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003367#define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
3368 dev_priv->info.display_mmio_offset + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003369
Eric Anholt673a3942008-07-30 12:06:12 -07003370/* MCH MMIO space */
3371
3372/*
3373 * MCHBAR mirror.
3374 *
3375 * This mirrors the MCHBAR MMIO space whose location is determined by
3376 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3377 * every way. It is not accessible from the CP register read instructions.
3378 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03003379 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3380 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07003381 */
3382#define MCHBAR_MIRROR_BASE 0x10000
3383
Yuanhan Liu13982612010-12-15 15:42:31 +08003384#define MCHBAR_MIRROR_BASE_SNB 0x140000
3385
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003386#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3387#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003388#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3389#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
3390
Chris Wilson3ebecd02013-04-12 19:10:13 +01003391/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003392#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01003393
Ville Syrjälä646b4262014-04-25 20:14:30 +03003394/* 915-945 and GM965 MCH register controlling DRAM channel access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003395#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
Eric Anholt673a3942008-07-30 12:06:12 -07003396#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3397#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3398#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3399#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3400#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08003401#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003402#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
Daniel Vetter656bfa32014-11-20 09:26:30 +01003403#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07003404
Ville Syrjälä646b4262014-04-25 20:14:30 +03003405/* Pineview MCH register contains DDR3 setting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003406#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
Li Peng95534262010-05-18 18:58:44 +08003407#define CSHRDDR3CTL_DDR3 (1 << 2)
3408
Ville Syrjälä646b4262014-04-25 20:14:30 +03003409/* 965 MCH register controlling DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003410#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3411#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
Eric Anholt673a3942008-07-30 12:06:12 -07003412
Ville Syrjälä646b4262014-04-25 20:14:30 +03003413/* snb MCH registers for reading the DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003414#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3415#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3416#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003417#define MAD_DIMM_ECC_MASK (0x3 << 24)
3418#define MAD_DIMM_ECC_OFF (0x0 << 24)
3419#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3420#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3421#define MAD_DIMM_ECC_ON (0x3 << 24)
3422#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3423#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3424#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3425#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3426#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3427#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3428#define MAD_DIMM_A_SELECT (0x1 << 16)
3429/* DIMM sizes are in multiples of 256mb. */
3430#define MAD_DIMM_B_SIZE_SHIFT 8
3431#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3432#define MAD_DIMM_A_SIZE_SHIFT 0
3433#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3434
Ville Syrjälä646b4262014-04-25 20:14:30 +03003435/* snb MCH registers for priority tuning */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003436#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01003437#define MCH_SSKPD_WM0_MASK 0x3f
3438#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003439
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003440#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
Jesse Barnesec013e72013-08-20 10:29:23 +01003441
Keith Packardb11248d2009-06-11 22:28:56 -07003442/* Clocking configuration register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003443#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003444#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07003445#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3446#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3447#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3448#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003449#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
Keith Packardb11248d2009-06-11 22:28:56 -07003450#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003451/*
3452 * Note that on at least on ELK the below value is reported for both
3453 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3454 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3455 */
3456#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
Keith Packardb11248d2009-06-11 22:28:56 -07003457#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003458#define CLKCFG_MEM_533 (1 << 4)
3459#define CLKCFG_MEM_667 (2 << 4)
3460#define CLKCFG_MEM_800 (3 << 4)
3461#define CLKCFG_MEM_MASK (7 << 4)
3462
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003463#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3464#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
Ville Syrjälä34edce22015-05-22 11:22:33 +03003465
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003466#define TSC1 _MMIO(0x11001)
Jesse Barnesea056c12010-09-10 10:02:13 -07003467#define TSE (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003468#define TR1 _MMIO(0x11006)
3469#define TSFS _MMIO(0x11020)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003470#define TSFS_SLOPE_MASK 0x0000ff00
3471#define TSFS_SLOPE_SHIFT 8
3472#define TSFS_INTR_MASK 0x000000ff
3473
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003474#define CRSTANDVID _MMIO(0x11100)
3475#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003476#define PXVFREQ_PX_MASK 0x7f000000
3477#define PXVFREQ_PX_SHIFT 24
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003478#define VIDFREQ_BASE _MMIO(0x11110)
3479#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3480#define VIDFREQ2 _MMIO(0x11114)
3481#define VIDFREQ3 _MMIO(0x11118)
3482#define VIDFREQ4 _MMIO(0x1111c)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003483#define VIDFREQ_P0_MASK 0x1f000000
3484#define VIDFREQ_P0_SHIFT 24
3485#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3486#define VIDFREQ_P0_CSCLK_SHIFT 20
3487#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3488#define VIDFREQ_P0_CRCLK_SHIFT 16
3489#define VIDFREQ_P1_MASK 0x00001f00
3490#define VIDFREQ_P1_SHIFT 8
3491#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3492#define VIDFREQ_P1_CSCLK_SHIFT 4
3493#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003494#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3495#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003496#define INTTOEXT_MAP3_SHIFT 24
3497#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3498#define INTTOEXT_MAP2_SHIFT 16
3499#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3500#define INTTOEXT_MAP1_SHIFT 8
3501#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3502#define INTTOEXT_MAP0_SHIFT 0
3503#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003504#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003505#define MEMCTL_CMD_MASK 0xe000
3506#define MEMCTL_CMD_SHIFT 13
3507#define MEMCTL_CMD_RCLK_OFF 0
3508#define MEMCTL_CMD_RCLK_ON 1
3509#define MEMCTL_CMD_CHFREQ 2
3510#define MEMCTL_CMD_CHVID 3
3511#define MEMCTL_CMD_VMMOFF 4
3512#define MEMCTL_CMD_VMMON 5
3513#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
3514 when command complete */
3515#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3516#define MEMCTL_FREQ_SHIFT 8
3517#define MEMCTL_SFCAVM (1<<7)
3518#define MEMCTL_TGT_VID_MASK 0x007f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003519#define MEMIHYST _MMIO(0x1117c)
3520#define MEMINTREN _MMIO(0x11180) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003521#define MEMINT_RSEXIT_EN (1<<8)
3522#define MEMINT_CX_SUPR_EN (1<<7)
3523#define MEMINT_CONT_BUSY_EN (1<<6)
3524#define MEMINT_AVG_BUSY_EN (1<<5)
3525#define MEMINT_EVAL_CHG_EN (1<<4)
3526#define MEMINT_MON_IDLE_EN (1<<3)
3527#define MEMINT_UP_EVAL_EN (1<<2)
3528#define MEMINT_DOWN_EVAL_EN (1<<1)
3529#define MEMINT_SW_CMD_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003530#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003531#define MEM_RSEXIT_MASK 0xc000
3532#define MEM_RSEXIT_SHIFT 14
3533#define MEM_CONT_BUSY_MASK 0x3000
3534#define MEM_CONT_BUSY_SHIFT 12
3535#define MEM_AVG_BUSY_MASK 0x0c00
3536#define MEM_AVG_BUSY_SHIFT 10
3537#define MEM_EVAL_CHG_MASK 0x0300
3538#define MEM_EVAL_BUSY_SHIFT 8
3539#define MEM_MON_IDLE_MASK 0x00c0
3540#define MEM_MON_IDLE_SHIFT 6
3541#define MEM_UP_EVAL_MASK 0x0030
3542#define MEM_UP_EVAL_SHIFT 4
3543#define MEM_DOWN_EVAL_MASK 0x000c
3544#define MEM_DOWN_EVAL_SHIFT 2
3545#define MEM_SW_CMD_MASK 0x0003
3546#define MEM_INT_STEER_GFX 0
3547#define MEM_INT_STEER_CMR 1
3548#define MEM_INT_STEER_SMI 2
3549#define MEM_INT_STEER_SCI 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003550#define MEMINTRSTS _MMIO(0x11184)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003551#define MEMINT_RSEXIT (1<<7)
3552#define MEMINT_CONT_BUSY (1<<6)
3553#define MEMINT_AVG_BUSY (1<<5)
3554#define MEMINT_EVAL_CHG (1<<4)
3555#define MEMINT_MON_IDLE (1<<3)
3556#define MEMINT_UP_EVAL (1<<2)
3557#define MEMINT_DOWN_EVAL (1<<1)
3558#define MEMINT_SW_CMD (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003559#define MEMMODECTL _MMIO(0x11190)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003560#define MEMMODE_BOOST_EN (1<<31)
3561#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3562#define MEMMODE_BOOST_FREQ_SHIFT 24
3563#define MEMMODE_IDLE_MODE_MASK 0x00030000
3564#define MEMMODE_IDLE_MODE_SHIFT 16
3565#define MEMMODE_IDLE_MODE_EVAL 0
3566#define MEMMODE_IDLE_MODE_CONT 1
3567#define MEMMODE_HWIDLE_EN (1<<15)
3568#define MEMMODE_SWMODE_EN (1<<14)
3569#define MEMMODE_RCLK_GATE (1<<13)
3570#define MEMMODE_HW_UPDATE (1<<12)
3571#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3572#define MEMMODE_FSTART_SHIFT 8
3573#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3574#define MEMMODE_FMAX_SHIFT 4
3575#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003576#define RCBMAXAVG _MMIO(0x1119c)
3577#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003578#define SWMEMCMD_RENDER_OFF (0 << 13)
3579#define SWMEMCMD_RENDER_ON (1 << 13)
3580#define SWMEMCMD_SWFREQ (2 << 13)
3581#define SWMEMCMD_TARVID (3 << 13)
3582#define SWMEMCMD_VRM_OFF (4 << 13)
3583#define SWMEMCMD_VRM_ON (5 << 13)
3584#define CMDSTS (1<<12)
3585#define SFCAVM (1<<11)
3586#define SWFREQ_MASK 0x0380 /* P0-7 */
3587#define SWFREQ_SHIFT 7
3588#define TARVID_MASK 0x001f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003589#define MEMSTAT_CTG _MMIO(0x111a0)
3590#define RCBMINAVG _MMIO(0x111a0)
3591#define RCUPEI _MMIO(0x111b0)
3592#define RCDNEI _MMIO(0x111b4)
3593#define RSTDBYCTL _MMIO(0x111b8)
Jesse Barnes88271da2011-01-05 12:01:24 -08003594#define RS1EN (1<<31)
3595#define RS2EN (1<<30)
3596#define RS3EN (1<<29)
3597#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
3598#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
3599#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
3600#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
3601#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
3602#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
3603#define RSX_STATUS_MASK (7<<20)
3604#define RSX_STATUS_ON (0<<20)
3605#define RSX_STATUS_RC1 (1<<20)
3606#define RSX_STATUS_RC1E (2<<20)
3607#define RSX_STATUS_RS1 (3<<20)
3608#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
3609#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
3610#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
3611#define RSX_STATUS_RSVD2 (7<<20)
3612#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
3613#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
3614#define JRSC (1<<17) /* rsx coupled to cpu c-state */
3615#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
3616#define RS1CONTSAV_MASK (3<<14)
3617#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
3618#define RS1CONTSAV_RSVD (1<<14)
3619#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
3620#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
3621#define NORMSLEXLAT_MASK (3<<12)
3622#define SLOW_RS123 (0<<12)
3623#define SLOW_RS23 (1<<12)
3624#define SLOW_RS3 (2<<12)
3625#define NORMAL_RS123 (3<<12)
3626#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
3627#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3628#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
3629#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
3630#define RS_CSTATE_MASK (3<<4)
3631#define RS_CSTATE_C367_RS1 (0<<4)
3632#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
3633#define RS_CSTATE_RSVD (2<<4)
3634#define RS_CSTATE_C367_RS2 (3<<4)
3635#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
3636#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003637#define VIDCTL _MMIO(0x111c0)
3638#define VIDSTS _MMIO(0x111c8)
3639#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3640#define MEMSTAT_ILK _MMIO(0x111f8)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003641#define MEMSTAT_VID_MASK 0x7f00
3642#define MEMSTAT_VID_SHIFT 8
3643#define MEMSTAT_PSTATE_MASK 0x00f8
3644#define MEMSTAT_PSTATE_SHIFT 3
3645#define MEMSTAT_MON_ACTV (1<<2)
3646#define MEMSTAT_SRC_CTL_MASK 0x0003
3647#define MEMSTAT_SRC_CTL_CORE 0
3648#define MEMSTAT_SRC_CTL_TRB 1
3649#define MEMSTAT_SRC_CTL_THM 2
3650#define MEMSTAT_SRC_CTL_STDBY 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003651#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3652#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3653#define PMMISC _MMIO(0x11214)
Jesse Barnesea056c12010-09-10 10:02:13 -07003654#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003655#define SDEW _MMIO(0x1124c)
3656#define CSIEW0 _MMIO(0x11250)
3657#define CSIEW1 _MMIO(0x11254)
3658#define CSIEW2 _MMIO(0x11258)
3659#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3660#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3661#define MCHAFE _MMIO(0x112c0)
3662#define CSIEC _MMIO(0x112e0)
3663#define DMIEC _MMIO(0x112e4)
3664#define DDREC _MMIO(0x112e8)
3665#define PEG0EC _MMIO(0x112ec)
3666#define PEG1EC _MMIO(0x112f0)
3667#define GFXEC _MMIO(0x112f4)
3668#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3669#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3670#define ECR _MMIO(0x11600)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003671#define ECR_GPFE (1<<31)
3672#define ECR_IMONE (1<<30)
3673#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003674#define OGW0 _MMIO(0x11608)
3675#define OGW1 _MMIO(0x1160c)
3676#define EG0 _MMIO(0x11610)
3677#define EG1 _MMIO(0x11614)
3678#define EG2 _MMIO(0x11618)
3679#define EG3 _MMIO(0x1161c)
3680#define EG4 _MMIO(0x11620)
3681#define EG5 _MMIO(0x11624)
3682#define EG6 _MMIO(0x11628)
3683#define EG7 _MMIO(0x1162c)
3684#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3685#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3686#define LCFUSE02 _MMIO(0x116c0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003687#define LCFUSE_HIV_MASK 0x000000ff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003688#define CSIPLL0 _MMIO(0x12c10)
3689#define DDRMPLL1 _MMIO(0X12c20)
3690#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
Eric Anholt7d573822009-01-02 13:33:00 -08003691
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003692#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003693#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003694
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003695#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3696#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3697#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3698#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3699#define BXT_RP_STATE_CAP _MMIO(0x138170)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003700
Ville Syrjälä8a292d02016-04-20 16:43:56 +03003701/*
3702 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3703 * 8300) freezing up around GPU hangs. Looks as if even
3704 * scheduling/timer interrupts start misbehaving if the RPS
3705 * EI/thresholds are "bad", leading to a very sluggish or even
3706 * frozen machine.
3707 */
3708#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
Akash Goelde43ae92015-03-06 11:07:14 +05303709#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
Akash Goel26148bd2015-09-18 23:39:51 +05303710#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07003711#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003712 (IS_GEN9_LP(dev_priv) ? \
Akash Goel26148bd2015-09-18 23:39:51 +05303713 INTERVAL_0_833_US(us) : \
3714 INTERVAL_1_33_US(us)) : \
Akash Goelde43ae92015-03-06 11:07:14 +05303715 INTERVAL_1_28_US(us))
3716
Akash Goel52530cb2016-04-23 00:05:44 +05303717#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3718#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3719#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07003720#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003721 (IS_GEN9_LP(dev_priv) ? \
Akash Goel52530cb2016-04-23 00:05:44 +05303722 INTERVAL_0_833_TO_US(interval) : \
3723 INTERVAL_1_33_TO_US(interval)) : \
3724 INTERVAL_1_28_TO_US(interval))
3725
Jesse Barnes585fb112008-07-29 11:54:06 -07003726/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08003727 * Logical Context regs
3728 */
Chris Wilsonec62ed32017-02-07 15:24:37 +00003729#define CCID _MMIO(0x2180)
3730#define CCID_EN BIT(0)
3731#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3732#define CCID_EXTENDED_STATE_SAVE BIT(3)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003733/*
3734 * Notes on SNB/IVB/VLV context size:
3735 * - Power context is saved elsewhere (LLC or stolen)
3736 * - Ring/execlist context is saved on SNB, not on IVB
3737 * - Extended context size already includes render context size
3738 * - We always need to follow the extended context size.
3739 * SNB BSpec has comments indicating that we should use the
3740 * render context size instead if execlists are disabled, but
3741 * based on empirical testing that's just nonsense.
3742 * - Pipelined/VF state is saved on SNB/IVB respectively
3743 * - GT1 size just indicates how much of render context
3744 * doesn't need saving on GT1
3745 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003746#define CXT_SIZE _MMIO(0x21a0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003747#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3748#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3749#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3750#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3751#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003752#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07003753 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3754 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003755#define GEN7_CXT_SIZE _MMIO(0x21a8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003756#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3757#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3758#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3759#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3760#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3761#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003762#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07003763 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawsky88976442013-11-02 21:07:05 -07003764
Zhi Wangc01fc532016-06-16 08:07:02 -04003765enum {
3766 INTEL_ADVANCED_CONTEXT = 0,
3767 INTEL_LEGACY_32B_CONTEXT,
3768 INTEL_ADVANCED_AD_CONTEXT,
3769 INTEL_LEGACY_64B_CONTEXT
3770};
3771
Mika Kuoppala2355cf02017-01-27 15:03:09 +02003772enum {
3773 FAULT_AND_HANG = 0,
3774 FAULT_AND_HALT, /* Debug only */
3775 FAULT_AND_STREAM,
3776 FAULT_AND_CONTINUE /* Unsupported */
3777};
3778
3779#define GEN8_CTX_VALID (1<<0)
3780#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
3781#define GEN8_CTX_FORCE_RESTORE (1<<2)
3782#define GEN8_CTX_L3LLC_COHERENT (1<<5)
3783#define GEN8_CTX_PRIVILEGE (1<<8)
Zhi Wangc01fc532016-06-16 08:07:02 -04003784#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
Zhi Wangc01fc532016-06-16 08:07:02 -04003785
Mika Kuoppala2355cf02017-01-27 15:03:09 +02003786#define GEN8_CTX_ID_SHIFT 32
3787#define GEN8_CTX_ID_WIDTH 21
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003788
3789#define CHV_CLK_CTL1 _MMIO(0x101100)
3790#define VLV_CLK_CTL2 _MMIO(0x101104)
3791#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3792
3793/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003794 * Overlay regs
3795 */
Imre Deakd965e7ac2015-12-01 10:23:52 +02003796
3797#define OVADD _MMIO(0x30000)
3798#define DOVSTA _MMIO(0x30008)
3799#define OC_BUF (0x3<<20)
3800#define OGAMC5 _MMIO(0x30010)
3801#define OGAMC4 _MMIO(0x30014)
3802#define OGAMC3 _MMIO(0x30018)
Jesse Barnes585fb112008-07-29 11:54:06 -07003803#define OGAMC2 _MMIO(0x3001c)
3804#define OGAMC1 _MMIO(0x30020)
3805#define OGAMC0 _MMIO(0x30024)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003806
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003807/*
Shuang He8bf1e9f2013-10-15 18:55:27 +01003808 * GEN9 clock gating regs
Daniel Vetterb4437a42013-10-16 22:55:54 +02003809 */
Shuang He8bf1e9f2013-10-15 18:55:27 +01003810#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
3811#define PWM2_GATING_DIS (1 << 14)
3812#define PWM1_GATING_DIS (1 << 13)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003813
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003814/*
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07003815 * GEN10 clock gating regs
3816 */
3817#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
3818#define SARBUNIT_CLKGATE_DIS (1 << 5)
3819
3820/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003821 * Display engine regs
3822 */
3823
3824/* Pipe A CRC regs */
3825#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01003826#define PIPE_CRC_ENABLE (1 << 31)
3827/* ivb+ source selection */
3828#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3829#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3830#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
3831/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003832#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3833#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3834#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3835/* embedded DP port on the north display block, reserved on ivb */
3836#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3837#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02003838/* vlv source selection */
3839#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3840#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3841#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3842/* with DP port the pipe source is invalid */
3843#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3844#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
3845#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
3846/* gen3+ source selection */
3847#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3848#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3849#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3850/* with DP/TV port the pipe source is invalid */
3851#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3852#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
3853#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
3854#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
3855#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
3856/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02003857#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003858
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003859#define _PIPE_CRC_RES_1_A_IVB 0x60064
3860#define _PIPE_CRC_RES_2_A_IVB 0x60068
3861#define _PIPE_CRC_RES_3_A_IVB 0x6006c
3862#define _PIPE_CRC_RES_4_A_IVB 0x60070
3863#define _PIPE_CRC_RES_5_A_IVB 0x60074
3864
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003865#define _PIPE_CRC_RES_RED_A 0x60060
3866#define _PIPE_CRC_RES_GREEN_A 0x60064
3867#define _PIPE_CRC_RES_BLUE_A 0x60068
3868#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
3869#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01003870
3871/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003872#define _PIPE_CRC_RES_1_B_IVB 0x61064
3873#define _PIPE_CRC_RES_2_B_IVB 0x61068
3874#define _PIPE_CRC_RES_3_B_IVB 0x6106c
3875#define _PIPE_CRC_RES_4_B_IVB 0x61070
3876#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01003877
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003878#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
3879#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
3880#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
3881#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
3882#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
3883#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003884
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003885#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
3886#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
3887#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
3888#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
3889#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003890
Jesse Barnes585fb112008-07-29 11:54:06 -07003891/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003892#define _HTOTAL_A 0x60000
3893#define _HBLANK_A 0x60004
3894#define _HSYNC_A 0x60008
3895#define _VTOTAL_A 0x6000c
3896#define _VBLANK_A 0x60010
3897#define _VSYNC_A 0x60014
3898#define _PIPEASRC 0x6001c
3899#define _BCLRPAT_A 0x60020
3900#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07003901#define _PIPE_MULT_A 0x6002c
Jesse Barnes585fb112008-07-29 11:54:06 -07003902
3903/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003904#define _HTOTAL_B 0x61000
3905#define _HBLANK_B 0x61004
3906#define _HSYNC_B 0x61008
3907#define _VTOTAL_B 0x6100c
3908#define _VBLANK_B 0x61010
3909#define _VSYNC_B 0x61014
3910#define _PIPEBSRC 0x6101c
3911#define _BCLRPAT_B 0x61020
3912#define _VSYNCSHIFT_B 0x61028
Clint Taylorebb69c92014-09-30 10:30:22 -07003913#define _PIPE_MULT_B 0x6102c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003914
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003915#define TRANSCODER_A_OFFSET 0x60000
3916#define TRANSCODER_B_OFFSET 0x61000
3917#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03003918#define CHV_TRANSCODER_C_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003919#define TRANSCODER_EDP_OFFSET 0x6f000
3920
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003921#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003922 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
3923 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003924
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003925#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
3926#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
3927#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
3928#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
3929#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
3930#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
3931#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
3932#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
3933#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
3934#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
Chris Wilson5eddb702010-09-11 13:48:45 +01003935
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003936/* VLV eDP PSR registers */
3937#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
3938#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
3939#define VLV_EDP_PSR_ENABLE (1<<0)
3940#define VLV_EDP_PSR_RESET (1<<1)
3941#define VLV_EDP_PSR_MODE_MASK (7<<2)
3942#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
3943#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
3944#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
3945#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
3946#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
3947#define VLV_EDP_PSR_DBL_FRAME (1<<10)
3948#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
3949#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003950#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003951
3952#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
3953#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
3954#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
3955#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
3956#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003957#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003958
3959#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
3960#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
3961#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
3962#define VLV_EDP_PSR_CURR_STATE_MASK 7
3963#define VLV_EDP_PSR_DISABLED (0<<0)
3964#define VLV_EDP_PSR_INACTIVE (1<<0)
3965#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
3966#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
3967#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
3968#define VLV_EDP_PSR_EXIT (5<<0)
3969#define VLV_EDP_PSR_IN_TRANS (1<<7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003970#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003971
Ben Widawskyed8546a2013-11-04 22:45:05 -08003972/* HSW+ eDP PSR registers */
Ville Syrjälä443a3892015-11-11 20:34:15 +02003973#define HSW_EDP_PSR_BASE 0x64800
3974#define BDW_EDP_PSR_BASE 0x6f800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003975#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003976#define EDP_PSR_ENABLE (1<<31)
Rodrigo Vivi82c56252014-06-12 10:16:42 -07003977#define BDW_PSR_SINGLE_FRAME (1<<30)
Jim Bride912d6412017-08-08 14:51:34 -07003978#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1<<29) /* SW can't modify */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003979#define EDP_PSR_LINK_STANDBY (1<<27)
3980#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
3981#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
3982#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
3983#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
3984#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
3985#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
3986#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
3987#define EDP_PSR_TP1_TP2_SEL (0<<11)
3988#define EDP_PSR_TP1_TP3_SEL (1<<11)
3989#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
3990#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
3991#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
3992#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
3993#define EDP_PSR_TP1_TIME_500us (0<<4)
3994#define EDP_PSR_TP1_TIME_100us (1<<4)
3995#define EDP_PSR_TP1_TIME_2500us (2<<4)
3996#define EDP_PSR_TP1_TIME_0us (3<<4)
3997#define EDP_PSR_IDLE_FRAME_SHIFT 0
3998
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003999#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
4000#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004001
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004002#define EDP_PSR_STATUS_CTL _MMIO(dev_priv->psr_mmio_base + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004003#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004004#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
4005#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
4006#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
4007#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
4008#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
4009#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
4010#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
4011#define EDP_PSR_STATUS_LINK_MASK (3<<26)
4012#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
4013#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
4014#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
4015#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4016#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4017#define EDP_PSR_STATUS_COUNT_SHIFT 16
4018#define EDP_PSR_STATUS_COUNT_MASK 0xf
4019#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
4020#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
4021#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
4022#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
4023#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
4024#define EDP_PSR_STATUS_IDLE_MASK 0xf
4025
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004026#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004027#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004028
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004029#define EDP_PSR_DEBUG_CTL _MMIO(dev_priv->psr_mmio_base + 0x60)
Nagaraju, Vathsala64332262017-01-13 06:01:24 +05304030#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1<<28)
4031#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
4032#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
4033#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
4034#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1<<16)
4035#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1<<15)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004036
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004037#define EDP_PSR2_CTL _MMIO(0x6f900)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304038#define EDP_PSR2_ENABLE (1<<31)
4039#define EDP_SU_TRACK_ENABLE (1<<30)
4040#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
4041#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
4042#define EDP_PSR2_TP2_TIME_500 (0<<8)
4043#define EDP_PSR2_TP2_TIME_100 (1<<8)
4044#define EDP_PSR2_TP2_TIME_2500 (2<<8)
4045#define EDP_PSR2_TP2_TIME_50 (3<<8)
4046#define EDP_PSR2_TP2_TIME_MASK (3<<8)
4047#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
4048#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
4049#define EDP_PSR2_IDLE_MASK 0xf
Nagaraju, Vathsala64332262017-01-13 06:01:24 +05304050#define EDP_FRAMES_BEFORE_SU_ENTRY (1<<4)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304051
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +05304052#define EDP_PSR2_STATUS_CTL _MMIO(0x6f940)
4053#define EDP_PSR2_STATUS_STATE_MASK (0xf<<28)
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05304054#define EDP_PSR2_STATUS_STATE_SHIFT 28
Jesse Barnes585fb112008-07-29 11:54:06 -07004055
4056/* VGA port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004057#define ADPA _MMIO(0x61100)
4058#define PCH_ADPA _MMIO(0xe1100)
4059#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004060
Jesse Barnes585fb112008-07-29 11:54:06 -07004061#define ADPA_DAC_ENABLE (1<<31)
4062#define ADPA_DAC_DISABLE 0
4063#define ADPA_PIPE_SELECT_MASK (1<<30)
4064#define ADPA_PIPE_A_SELECT 0
4065#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07004066#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004067/* CPT uses bits 29:30 for pch transcoder select */
4068#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
4069#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
4070#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
4071#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
4072#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
4073#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
4074#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
4075#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
4076#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
4077#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
4078#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
4079#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
4080#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
4081#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
4082#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
4083#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
4084#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
4085#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
4086#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07004087#define ADPA_USE_VGA_HVPOLARITY (1<<15)
4088#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01004089#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004090#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01004091#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07004092#define ADPA_HSYNC_CNTL_ENABLE 0
4093#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
4094#define ADPA_VSYNC_ACTIVE_LOW 0
4095#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
4096#define ADPA_HSYNC_ACTIVE_LOW 0
4097#define ADPA_DPMS_MASK (~(3<<10))
4098#define ADPA_DPMS_ON (0<<10)
4099#define ADPA_DPMS_SUSPEND (1<<10)
4100#define ADPA_DPMS_STANDBY (2<<10)
4101#define ADPA_DPMS_OFF (3<<10)
4102
Chris Wilson939fe4d2010-10-09 10:33:26 +01004103
Jesse Barnes585fb112008-07-29 11:54:06 -07004104/* Hotplug control (945+ only) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004105#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01004106#define PORTB_HOTPLUG_INT_EN (1 << 29)
4107#define PORTC_HOTPLUG_INT_EN (1 << 28)
4108#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07004109#define SDVOB_HOTPLUG_INT_EN (1 << 26)
4110#define SDVOC_HOTPLUG_INT_EN (1 << 25)
4111#define TV_HOTPLUG_INT_EN (1 << 18)
4112#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05004113#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4114 PORTC_HOTPLUG_INT_EN | \
4115 PORTD_HOTPLUG_INT_EN | \
4116 SDVOC_HOTPLUG_INT_EN | \
4117 SDVOB_HOTPLUG_INT_EN | \
4118 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07004119#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08004120#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4121/* must use period 64 on GM45 according to docs */
4122#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4123#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4124#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4125#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4126#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4127#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4128#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4129#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4130#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4131#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4132#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4133#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004134
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004135#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004136/*
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004137 * HDMI/DP bits are g4x+
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004138 *
4139 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4140 * Please check the detailed lore in the commit message for for experimental
4141 * evidence.
4142 */
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004143/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4144#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4145#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4146#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4147/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4148#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
Todd Previte232a6ee2014-01-23 00:13:41 -07004149#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004150#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01004151#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02004152#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4153#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01004154#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02004155#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4156#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01004157#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02004158#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4159#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01004160/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07004161#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4162#define TV_HOTPLUG_INT_STATUS (1 << 10)
4163#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4164#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4165#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4166#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01004167#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4168#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4169#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02004170#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4171
Chris Wilson084b6122012-05-11 18:01:33 +01004172/* SDVO is different across gen3/4 */
4173#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4174#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02004175/*
4176 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4177 * since reality corrobates that they're the same as on gen3. But keep these
4178 * bits here (and the comment!) to help any other lost wanderers back onto the
4179 * right tracks.
4180 */
Chris Wilson084b6122012-05-11 18:01:33 +01004181#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4182#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4183#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4184#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05004185#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4186 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4187 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4188 PORTB_HOTPLUG_INT_STATUS | \
4189 PORTC_HOTPLUG_INT_STATUS | \
4190 PORTD_HOTPLUG_INT_STATUS)
4191
Egbert Eiche5868a32013-02-28 04:17:12 -05004192#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4193 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4194 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4195 PORTB_HOTPLUG_INT_STATUS | \
4196 PORTC_HOTPLUG_INT_STATUS | \
4197 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07004198
Paulo Zanonic20cd312013-02-19 16:21:45 -03004199/* SDVO and HDMI port control.
4200 * The same register may be used for SDVO or HDMI */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004201#define _GEN3_SDVOB 0x61140
4202#define _GEN3_SDVOC 0x61160
4203#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4204#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004205#define GEN4_HDMIB GEN3_SDVOB
4206#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004207#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4208#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4209#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4210#define PCH_SDVOB _MMIO(0xe1140)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004211#define PCH_HDMIB PCH_SDVOB
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004212#define PCH_HDMIC _MMIO(0xe1150)
4213#define PCH_HDMID _MMIO(0xe1160)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004214
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004215#define PORT_DFT_I9XX _MMIO(0x61150)
Daniel Vetter84093602013-11-01 10:50:21 +01004216#define DC_BALANCE_RESET (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004217#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01004218#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02004219#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4220#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01004221#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4222#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4223
Paulo Zanonic20cd312013-02-19 16:21:45 -03004224/* Gen 3 SDVO bits: */
4225#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004226#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
4227#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004228#define SDVO_PIPE_B_SELECT (1 << 30)
4229#define SDVO_STALL_SELECT (1 << 29)
4230#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004231/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004232 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07004233 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07004234 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4235 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004236#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07004237#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03004238#define SDVO_PHASE_SELECT_MASK (15 << 19)
4239#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4240#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4241#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4242#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4243#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4244#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004245/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004246#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4247 SDVO_INTERRUPT_ENABLE)
4248#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4249
4250/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004251#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03004252#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004253#define SDVO_ENCODING_SDVO (0 << 10)
4254#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004255#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4256#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004257#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004258#define SDVO_AUDIO_ENABLE (1 << 6)
4259/* VSYNC/HSYNC bits new with 965, default is to be set */
4260#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4261#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4262
4263/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004264#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004265#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4266
4267/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004268#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
4269#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004270
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004271/* CHV SDVO/HDMI bits: */
4272#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
4273#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
4274
Jesse Barnes585fb112008-07-29 11:54:06 -07004275
4276/* DVO port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004277#define _DVOA 0x61120
4278#define DVOA _MMIO(_DVOA)
4279#define _DVOB 0x61140
4280#define DVOB _MMIO(_DVOB)
4281#define _DVOC 0x61160
4282#define DVOC _MMIO(_DVOC)
Jesse Barnes585fb112008-07-29 11:54:06 -07004283#define DVO_ENABLE (1 << 31)
4284#define DVO_PIPE_B_SELECT (1 << 30)
4285#define DVO_PIPE_STALL_UNUSED (0 << 28)
4286#define DVO_PIPE_STALL (1 << 28)
4287#define DVO_PIPE_STALL_TV (2 << 28)
4288#define DVO_PIPE_STALL_MASK (3 << 28)
4289#define DVO_USE_VGA_SYNC (1 << 15)
4290#define DVO_DATA_ORDER_I740 (0 << 14)
4291#define DVO_DATA_ORDER_FP (1 << 14)
4292#define DVO_VSYNC_DISABLE (1 << 11)
4293#define DVO_HSYNC_DISABLE (1 << 10)
4294#define DVO_VSYNC_TRISTATE (1 << 9)
4295#define DVO_HSYNC_TRISTATE (1 << 8)
4296#define DVO_BORDER_ENABLE (1 << 7)
4297#define DVO_DATA_ORDER_GBRG (1 << 6)
4298#define DVO_DATA_ORDER_RGGB (0 << 6)
4299#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4300#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4301#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4302#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4303#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4304#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4305#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
4306#define DVO_PRESERVE_MASK (0x7<<24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004307#define DVOA_SRCDIM _MMIO(0x61124)
4308#define DVOB_SRCDIM _MMIO(0x61144)
4309#define DVOC_SRCDIM _MMIO(0x61164)
Jesse Barnes585fb112008-07-29 11:54:06 -07004310#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4311#define DVO_SRCDIM_VERTICAL_SHIFT 0
4312
4313/* LVDS port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004314#define LVDS _MMIO(0x61180)
Jesse Barnes585fb112008-07-29 11:54:06 -07004315/*
4316 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4317 * the DPLL semantics change when the LVDS is assigned to that pipe.
4318 */
4319#define LVDS_PORT_EN (1 << 31)
4320/* Selects pipe B for LVDS data. Must be set on pre-965. */
4321#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004322#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07004323#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08004324/* LVDS dithering flag on 965/g4x platform */
4325#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08004326/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4327#define LVDS_VSYNC_POLARITY (1 << 21)
4328#define LVDS_HSYNC_POLARITY (1 << 20)
4329
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004330/* Enable border for unscaled (or aspect-scaled) display */
4331#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07004332/*
4333 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4334 * pixel.
4335 */
4336#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4337#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4338#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4339/*
4340 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4341 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4342 * on.
4343 */
4344#define LVDS_A3_POWER_MASK (3 << 6)
4345#define LVDS_A3_POWER_DOWN (0 << 6)
4346#define LVDS_A3_POWER_UP (3 << 6)
4347/*
4348 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4349 * is set.
4350 */
4351#define LVDS_CLKB_POWER_MASK (3 << 4)
4352#define LVDS_CLKB_POWER_DOWN (0 << 4)
4353#define LVDS_CLKB_POWER_UP (3 << 4)
4354/*
4355 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4356 * setting for whether we are in dual-channel mode. The B3 pair will
4357 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4358 */
4359#define LVDS_B0B3_POWER_MASK (3 << 2)
4360#define LVDS_B0B3_POWER_DOWN (0 << 2)
4361#define LVDS_B0B3_POWER_UP (3 << 2)
4362
David Härdeman3c17fe42010-09-24 21:44:32 +02004363/* Video Data Island Packet control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004364#define VIDEO_DIP_DATA _MMIO(0x61178)
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01004365/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03004366 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4367 * of the infoframe structure specified by CEA-861. */
4368#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004369#define VIDEO_DIP_VSC_DATA_SIZE 36
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004370#define VIDEO_DIP_CTL _MMIO(0x61170)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004371/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02004372#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02004373#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03004374#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004375#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02004376#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4377#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004378#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02004379#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4380#define VIDEO_DIP_SELECT_AVI (0 << 19)
4381#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
4382#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07004383#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02004384#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4385#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4386#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03004387#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004388/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004389#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4390#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004391#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004392#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4393#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004394#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02004395
Jesse Barnes585fb112008-07-29 11:54:06 -07004396/* Panel power sequencing */
Imre Deak44cb7342016-08-10 14:07:29 +03004397#define PPS_BASE 0x61200
4398#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4399#define PCH_PPS_BASE 0xC7200
4400
4401#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4402 PPS_BASE + (reg) + \
4403 (pps_idx) * 0x100)
4404
4405#define _PP_STATUS 0x61200
4406#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
4407#define PP_ON (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07004408/*
4409 * Indicates that all dependencies of the panel are on:
4410 *
4411 * - PLL enabled
4412 * - pipe enabled
4413 * - LVDS/DVOB/DVOC on
4414 */
Imre Deak44cb7342016-08-10 14:07:29 +03004415#define PP_READY (1 << 30)
4416#define PP_SEQUENCE_NONE (0 << 28)
4417#define PP_SEQUENCE_POWER_UP (1 << 28)
4418#define PP_SEQUENCE_POWER_DOWN (2 << 28)
4419#define PP_SEQUENCE_MASK (3 << 28)
4420#define PP_SEQUENCE_SHIFT 28
4421#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
4422#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07004423#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
4424#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
4425#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
4426#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
4427#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
4428#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
4429#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
4430#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
4431#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004432
4433#define _PP_CONTROL 0x61204
4434#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
4435#define PANEL_UNLOCK_REGS (0xabcd << 16)
4436#define PANEL_UNLOCK_MASK (0xffff << 16)
4437#define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
4438#define BXT_POWER_CYCLE_DELAY_SHIFT 4
4439#define EDP_FORCE_VDD (1 << 3)
4440#define EDP_BLC_ENABLE (1 << 2)
4441#define PANEL_POWER_RESET (1 << 1)
4442#define PANEL_POWER_OFF (0 << 0)
4443#define PANEL_POWER_ON (1 << 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004444
4445#define _PP_ON_DELAYS 0x61208
4446#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
Imre Deaked6143b82016-08-10 14:07:31 +03004447#define PANEL_PORT_SELECT_SHIFT 30
Imre Deak44cb7342016-08-10 14:07:29 +03004448#define PANEL_PORT_SELECT_MASK (3 << 30)
4449#define PANEL_PORT_SELECT_LVDS (0 << 30)
4450#define PANEL_PORT_SELECT_DPA (1 << 30)
4451#define PANEL_PORT_SELECT_DPC (2 << 30)
4452#define PANEL_PORT_SELECT_DPD (3 << 30)
4453#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
4454#define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
4455#define PANEL_POWER_UP_DELAY_SHIFT 16
4456#define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
4457#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4458
4459#define _PP_OFF_DELAYS 0x6120C
4460#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4461#define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
4462#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4463#define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
4464#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4465
4466#define _PP_DIVISOR 0x61210
4467#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
4468#define PP_REFERENCE_DIVIDER_MASK 0xffffff00
4469#define PP_REFERENCE_DIVIDER_SHIFT 8
4470#define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
4471#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Jesse Barnes585fb112008-07-29 11:54:06 -07004472
4473/* Panel fitting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004474#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07004475#define PFIT_ENABLE (1 << 31)
4476#define PFIT_PIPE_MASK (3 << 29)
4477#define PFIT_PIPE_SHIFT 29
4478#define VERT_INTERP_DISABLE (0 << 10)
4479#define VERT_INTERP_BILINEAR (1 << 10)
4480#define VERT_INTERP_MASK (3 << 10)
4481#define VERT_AUTO_SCALE (1 << 9)
4482#define HORIZ_INTERP_DISABLE (0 << 6)
4483#define HORIZ_INTERP_BILINEAR (1 << 6)
4484#define HORIZ_INTERP_MASK (3 << 6)
4485#define HORIZ_AUTO_SCALE (1 << 5)
4486#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004487#define PFIT_FILTER_FUZZY (0 << 24)
4488#define PFIT_SCALING_AUTO (0 << 26)
4489#define PFIT_SCALING_PROGRAMMED (1 << 26)
4490#define PFIT_SCALING_PILLAR (2 << 26)
4491#define PFIT_SCALING_LETTER (3 << 26)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004492#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004493/* Pre-965 */
4494#define PFIT_VERT_SCALE_SHIFT 20
4495#define PFIT_VERT_SCALE_MASK 0xfff00000
4496#define PFIT_HORIZ_SCALE_SHIFT 4
4497#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4498/* 965+ */
4499#define PFIT_VERT_SCALE_SHIFT_965 16
4500#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4501#define PFIT_HORIZ_SCALE_SHIFT_965 0
4502#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4503
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004504#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07004505
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004506#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
4507#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004508#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4509 _VLV_BLC_PWM_CTL2_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004510
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004511#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
4512#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004513#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4514 _VLV_BLC_PWM_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004515
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004516#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
4517#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004518#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4519 _VLV_BLC_HIST_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004520
Jesse Barnes585fb112008-07-29 11:54:06 -07004521/* Backlight control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004522#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004523#define BLM_PWM_ENABLE (1 << 31)
4524#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4525#define BLM_PIPE_SELECT (1 << 29)
4526#define BLM_PIPE_SELECT_IVB (3 << 29)
4527#define BLM_PIPE_A (0 << 29)
4528#define BLM_PIPE_B (1 << 29)
4529#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03004530#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4531#define BLM_TRANSCODER_B BLM_PIPE_B
4532#define BLM_TRANSCODER_C BLM_PIPE_C
4533#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004534#define BLM_PIPE(pipe) ((pipe) << 29)
4535#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4536#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4537#define BLM_PHASE_IN_ENABLE (1 << 25)
4538#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4539#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4540#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4541#define BLM_PHASE_IN_COUNT_SHIFT (8)
4542#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4543#define BLM_PHASE_IN_INCR_SHIFT (0)
4544#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004545#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01004546/*
4547 * This is the most significant 15 bits of the number of backlight cycles in a
4548 * complete cycle of the modulated backlight control.
4549 *
4550 * The actual value is this field multiplied by two.
4551 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004552#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4553#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4554#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004555/*
4556 * This is the number of cycles out of the backlight modulation cycle for which
4557 * the backlight is on.
4558 *
4559 * This field must be no greater than the number of cycles in the complete
4560 * backlight modulation cycle.
4561 */
4562#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4563#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02004564#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4565#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004566
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004567#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
Jani Nikula2059ac32015-06-26 14:18:56 +03004568#define BLM_HISTOGRAM_ENABLE (1 << 31)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07004569
Daniel Vetter7cf41602012-06-05 10:07:09 +02004570/* New registers for PCH-split platforms. Safe where new bits show up, the
4571 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004572#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4573#define BLC_PWM_CPU_CTL _MMIO(0x48254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004574
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004575#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004576
Daniel Vetter7cf41602012-06-05 10:07:09 +02004577/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4578 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004579#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
Daniel Vetter4b4147c2012-07-11 00:31:06 +02004580#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004581#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4582#define BLM_PCH_POLARITY (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004583#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004584
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004585#define UTIL_PIN_CTL _MMIO(0x48400)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004586#define UTIL_PIN_ENABLE (1 << 31)
4587
Sunil Kamath022e4e52015-09-30 22:34:57 +05304588#define UTIL_PIN_PIPE(x) ((x) << 29)
4589#define UTIL_PIN_PIPE_MASK (3 << 29)
4590#define UTIL_PIN_MODE_PWM (1 << 24)
4591#define UTIL_PIN_MODE_MASK (0xf << 24)
4592#define UTIL_PIN_POLARITY (1 << 22)
4593
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304594/* BXT backlight register definition. */
Sunil Kamath022e4e52015-09-30 22:34:57 +05304595#define _BXT_BLC_PWM_CTL1 0xC8250
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304596#define BXT_BLC_PWM_ENABLE (1 << 31)
4597#define BXT_BLC_PWM_POLARITY (1 << 29)
Sunil Kamath022e4e52015-09-30 22:34:57 +05304598#define _BXT_BLC_PWM_FREQ1 0xC8254
4599#define _BXT_BLC_PWM_DUTY1 0xC8258
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304600
Sunil Kamath022e4e52015-09-30 22:34:57 +05304601#define _BXT_BLC_PWM_CTL2 0xC8350
4602#define _BXT_BLC_PWM_FREQ2 0xC8354
4603#define _BXT_BLC_PWM_DUTY2 0xC8358
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304604
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004605#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304606 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004607#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304608 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004609#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304610 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304611
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004612#define PCH_GTC_CTL _MMIO(0xe7000)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004613#define PCH_GTC_ENABLE (1 << 31)
4614
Jesse Barnes585fb112008-07-29 11:54:06 -07004615/* TV port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004616#define TV_CTL _MMIO(0x68000)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004617/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07004618# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004619/* Sources the TV encoder input from pipe B instead of A. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004620# define TV_ENC_PIPEB_SELECT (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004621/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004622# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004623/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004624# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004625/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004626# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004627/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004628# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4629# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004630/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004631# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004632/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004633# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004634/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07004635# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004636/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004637# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004638/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07004639# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004640/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07004641# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004642/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004643# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004644/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07004645# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004646/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004647# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004648/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004649 * Enables a fix for the 915GM only.
4650 *
4651 * Not sure what it does.
4652 */
4653# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004654/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08004655# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07004656# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004657/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07004658# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004659/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004660# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004661/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004662# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004663/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07004664# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004665/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07004666# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004667/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004668# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004669/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004670# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004671/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07004672# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004673/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07004674# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004675/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004676 * This test mode forces the DACs to 50% of full output.
4677 *
4678 * This is used for load detection in combination with TVDAC_SENSE_MASK
4679 */
4680# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4681# define TV_TEST_MODE_MASK (7 << 0)
4682
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004683#define TV_DAC _MMIO(0x68004)
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01004684# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03004685/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004686 * Reports that DAC state change logic has reported change (RO).
4687 *
4688 * This gets cleared when TV_DAC_STATE_EN is cleared
4689*/
4690# define TVDAC_STATE_CHG (1 << 31)
4691# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004692/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004693# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004694/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004695# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004696/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004697# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004698/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004699 * Enables DAC state detection logic, for load-based TV detection.
4700 *
4701 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
4702 * to off, for load detection to work.
4703 */
4704# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004705/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004706# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004707/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004708# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004709/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004710# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004711/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07004712# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004713/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07004714# define ENC_TVDAC_SLEW_FAST (1 << 6)
4715# define DAC_A_1_3_V (0 << 4)
4716# define DAC_A_1_1_V (1 << 4)
4717# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08004718# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07004719# define DAC_B_1_3_V (0 << 2)
4720# define DAC_B_1_1_V (1 << 2)
4721# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08004722# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004723# define DAC_C_1_3_V (0 << 0)
4724# define DAC_C_1_1_V (1 << 0)
4725# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08004726# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004727
Ville Syrjälä646b4262014-04-25 20:14:30 +03004728/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004729 * CSC coefficients are stored in a floating point format with 9 bits of
4730 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
4731 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
4732 * -1 (0x3) being the only legal negative value.
4733 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004734#define TV_CSC_Y _MMIO(0x68010)
Jesse Barnes585fb112008-07-29 11:54:06 -07004735# define TV_RY_MASK 0x07ff0000
4736# define TV_RY_SHIFT 16
4737# define TV_GY_MASK 0x00000fff
4738# define TV_GY_SHIFT 0
4739
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004740#define TV_CSC_Y2 _MMIO(0x68014)
Jesse Barnes585fb112008-07-29 11:54:06 -07004741# define TV_BY_MASK 0x07ff0000
4742# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004743/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004744 * Y attenuation for component video.
4745 *
4746 * Stored in 1.9 fixed point.
4747 */
4748# define TV_AY_MASK 0x000003ff
4749# define TV_AY_SHIFT 0
4750
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004751#define TV_CSC_U _MMIO(0x68018)
Jesse Barnes585fb112008-07-29 11:54:06 -07004752# define TV_RU_MASK 0x07ff0000
4753# define TV_RU_SHIFT 16
4754# define TV_GU_MASK 0x000007ff
4755# define TV_GU_SHIFT 0
4756
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004757#define TV_CSC_U2 _MMIO(0x6801c)
Jesse Barnes585fb112008-07-29 11:54:06 -07004758# define TV_BU_MASK 0x07ff0000
4759# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004760/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004761 * U attenuation for component video.
4762 *
4763 * Stored in 1.9 fixed point.
4764 */
4765# define TV_AU_MASK 0x000003ff
4766# define TV_AU_SHIFT 0
4767
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004768#define TV_CSC_V _MMIO(0x68020)
Jesse Barnes585fb112008-07-29 11:54:06 -07004769# define TV_RV_MASK 0x0fff0000
4770# define TV_RV_SHIFT 16
4771# define TV_GV_MASK 0x000007ff
4772# define TV_GV_SHIFT 0
4773
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004774#define TV_CSC_V2 _MMIO(0x68024)
Jesse Barnes585fb112008-07-29 11:54:06 -07004775# define TV_BV_MASK 0x07ff0000
4776# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004777/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004778 * V attenuation for component video.
4779 *
4780 * Stored in 1.9 fixed point.
4781 */
4782# define TV_AV_MASK 0x000007ff
4783# define TV_AV_SHIFT 0
4784
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004785#define TV_CLR_KNOBS _MMIO(0x68028)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004786/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07004787# define TV_BRIGHTNESS_MASK 0xff000000
4788# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03004789/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07004790# define TV_CONTRAST_MASK 0x00ff0000
4791# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004792/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07004793# define TV_SATURATION_MASK 0x0000ff00
4794# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004795/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07004796# define TV_HUE_MASK 0x000000ff
4797# define TV_HUE_SHIFT 0
4798
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004799#define TV_CLR_LEVEL _MMIO(0x6802c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004800/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07004801# define TV_BLACK_LEVEL_MASK 0x01ff0000
4802# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004803/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07004804# define TV_BLANK_LEVEL_MASK 0x000001ff
4805# define TV_BLANK_LEVEL_SHIFT 0
4806
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004807#define TV_H_CTL_1 _MMIO(0x68030)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004808/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004809# define TV_HSYNC_END_MASK 0x1fff0000
4810# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004811/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07004812# define TV_HTOTAL_MASK 0x00001fff
4813# define TV_HTOTAL_SHIFT 0
4814
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004815#define TV_H_CTL_2 _MMIO(0x68034)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004816/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004817# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004818/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004819# define TV_HBURST_START_SHIFT 16
4820# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004821/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07004822# define TV_HBURST_LEN_SHIFT 0
4823# define TV_HBURST_LEN_MASK 0x0001fff
4824
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004825#define TV_H_CTL_3 _MMIO(0x68038)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004826/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07004827# define TV_HBLANK_END_SHIFT 16
4828# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004829/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07004830# define TV_HBLANK_START_SHIFT 0
4831# define TV_HBLANK_START_MASK 0x0001fff
4832
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004833#define TV_V_CTL_1 _MMIO(0x6803c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004834/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004835# define TV_NBR_END_SHIFT 16
4836# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004837/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004838# define TV_VI_END_F1_SHIFT 8
4839# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03004840/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004841# define TV_VI_END_F2_SHIFT 0
4842# define TV_VI_END_F2_MASK 0x0000003f
4843
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004844#define TV_V_CTL_2 _MMIO(0x68040)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004845/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07004846# define TV_VSYNC_LEN_MASK 0x07ff0000
4847# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004848/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07004849 * number of half lines.
4850 */
4851# define TV_VSYNC_START_F1_MASK 0x00007f00
4852# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004853/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004854 * Offset of the start of vsync in field 2, measured in one less than the
4855 * number of half lines.
4856 */
4857# define TV_VSYNC_START_F2_MASK 0x0000007f
4858# define TV_VSYNC_START_F2_SHIFT 0
4859
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004860#define TV_V_CTL_3 _MMIO(0x68044)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004861/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07004862# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004863/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07004864# define TV_VEQ_LEN_MASK 0x007f0000
4865# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004866/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07004867 * the number of half lines.
4868 */
4869# define TV_VEQ_START_F1_MASK 0x0007f00
4870# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004871/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004872 * Offset of the start of equalization in field 2, measured in one less than
4873 * the number of half lines.
4874 */
4875# define TV_VEQ_START_F2_MASK 0x000007f
4876# define TV_VEQ_START_F2_SHIFT 0
4877
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004878#define TV_V_CTL_4 _MMIO(0x68048)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004879/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004880 * Offset to start of vertical colorburst, measured in one less than the
4881 * number of lines from vertical start.
4882 */
4883# define TV_VBURST_START_F1_MASK 0x003f0000
4884# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004885/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004886 * Offset to the end of vertical colorburst, measured in one less than the
4887 * number of lines from the start of NBR.
4888 */
4889# define TV_VBURST_END_F1_MASK 0x000000ff
4890# define TV_VBURST_END_F1_SHIFT 0
4891
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004892#define TV_V_CTL_5 _MMIO(0x6804c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004893/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004894 * Offset to start of vertical colorburst, measured in one less than the
4895 * number of lines from vertical start.
4896 */
4897# define TV_VBURST_START_F2_MASK 0x003f0000
4898# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004899/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004900 * Offset to the end of vertical colorburst, measured in one less than the
4901 * number of lines from the start of NBR.
4902 */
4903# define TV_VBURST_END_F2_MASK 0x000000ff
4904# define TV_VBURST_END_F2_SHIFT 0
4905
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004906#define TV_V_CTL_6 _MMIO(0x68050)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004907/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004908 * Offset to start of vertical colorburst, measured in one less than the
4909 * number of lines from vertical start.
4910 */
4911# define TV_VBURST_START_F3_MASK 0x003f0000
4912# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004913/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004914 * Offset to the end of vertical colorburst, measured in one less than the
4915 * number of lines from the start of NBR.
4916 */
4917# define TV_VBURST_END_F3_MASK 0x000000ff
4918# define TV_VBURST_END_F3_SHIFT 0
4919
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004920#define TV_V_CTL_7 _MMIO(0x68054)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004921/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004922 * Offset to start of vertical colorburst, measured in one less than the
4923 * number of lines from vertical start.
4924 */
4925# define TV_VBURST_START_F4_MASK 0x003f0000
4926# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004927/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004928 * Offset to the end of vertical colorburst, measured in one less than the
4929 * number of lines from the start of NBR.
4930 */
4931# define TV_VBURST_END_F4_MASK 0x000000ff
4932# define TV_VBURST_END_F4_SHIFT 0
4933
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004934#define TV_SC_CTL_1 _MMIO(0x68060)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004935/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004936# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004937/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004938# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004939/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004940# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004941/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004942# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004943/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004944# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004945/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004946# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004947/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07004948# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004949/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004950# define TV_BURST_LEVEL_MASK 0x00ff0000
4951# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004952/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004953# define TV_SCDDA1_INC_MASK 0x00000fff
4954# define TV_SCDDA1_INC_SHIFT 0
4955
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004956#define TV_SC_CTL_2 _MMIO(0x68064)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004957/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004958# define TV_SCDDA2_SIZE_MASK 0x7fff0000
4959# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004960/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004961# define TV_SCDDA2_INC_MASK 0x00007fff
4962# define TV_SCDDA2_INC_SHIFT 0
4963
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004964#define TV_SC_CTL_3 _MMIO(0x68068)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004965/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004966# define TV_SCDDA3_SIZE_MASK 0x7fff0000
4967# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004968/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004969# define TV_SCDDA3_INC_MASK 0x00007fff
4970# define TV_SCDDA3_INC_SHIFT 0
4971
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004972#define TV_WIN_POS _MMIO(0x68070)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004973/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07004974# define TV_XPOS_MASK 0x1fff0000
4975# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004976/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004977# define TV_YPOS_MASK 0x00000fff
4978# define TV_YPOS_SHIFT 0
4979
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004980#define TV_WIN_SIZE _MMIO(0x68074)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004981/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004982# define TV_XSIZE_MASK 0x1fff0000
4983# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004984/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004985 * Vertical size of the display window, measured in pixels.
4986 *
4987 * Must be even for interlaced modes.
4988 */
4989# define TV_YSIZE_MASK 0x00000fff
4990# define TV_YSIZE_SHIFT 0
4991
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004992#define TV_FILTER_CTL_1 _MMIO(0x68080)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004993/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004994 * Enables automatic scaling calculation.
4995 *
4996 * If set, the rest of the registers are ignored, and the calculated values can
4997 * be read back from the register.
4998 */
4999# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005000/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005001 * Disables the vertical filter.
5002 *
5003 * This is required on modes more than 1024 pixels wide */
5004# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005005/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07005006# define TV_VADAPT (1 << 28)
5007# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005008/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005009# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005010/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005011# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005012/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005013# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005014/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005015 * Sets the horizontal scaling factor.
5016 *
5017 * This should be the fractional part of the horizontal scaling factor divided
5018 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5019 *
5020 * (src width - 1) / ((oversample * dest width) - 1)
5021 */
5022# define TV_HSCALE_FRAC_MASK 0x00003fff
5023# define TV_HSCALE_FRAC_SHIFT 0
5024
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005025#define TV_FILTER_CTL_2 _MMIO(0x68084)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005026/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005027 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5028 *
5029 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5030 */
5031# define TV_VSCALE_INT_MASK 0x00038000
5032# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005033/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005034 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5035 *
5036 * \sa TV_VSCALE_INT_MASK
5037 */
5038# define TV_VSCALE_FRAC_MASK 0x00007fff
5039# define TV_VSCALE_FRAC_SHIFT 0
5040
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005041#define TV_FILTER_CTL_3 _MMIO(0x68088)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005042/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005043 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5044 *
5045 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5046 *
5047 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5048 */
5049# define TV_VSCALE_IP_INT_MASK 0x00038000
5050# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005051/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005052 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5053 *
5054 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5055 *
5056 * \sa TV_VSCALE_IP_INT_MASK
5057 */
5058# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5059# define TV_VSCALE_IP_FRAC_SHIFT 0
5060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005061#define TV_CC_CONTROL _MMIO(0x68090)
Jesse Barnes585fb112008-07-29 11:54:06 -07005062# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005063/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005064 * Specifies which field to send the CC data in.
5065 *
5066 * CC data is usually sent in field 0.
5067 */
5068# define TV_CC_FID_MASK (1 << 27)
5069# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03005070/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005071# define TV_CC_HOFF_MASK 0x03ff0000
5072# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005073/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07005074# define TV_CC_LINE_MASK 0x0000003f
5075# define TV_CC_LINE_SHIFT 0
5076
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005077#define TV_CC_DATA _MMIO(0x68094)
Jesse Barnes585fb112008-07-29 11:54:06 -07005078# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005079/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005080# define TV_CC_DATA_2_MASK 0x007f0000
5081# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005082/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005083# define TV_CC_DATA_1_MASK 0x0000007f
5084# define TV_CC_DATA_1_SHIFT 0
5085
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005086#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5087#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5088#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5089#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
Jesse Barnes585fb112008-07-29 11:54:06 -07005090
Keith Packard040d87f2009-05-30 20:42:33 -07005091/* Display Port */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005092#define DP_A _MMIO(0x64000) /* eDP */
5093#define DP_B _MMIO(0x64100)
5094#define DP_C _MMIO(0x64200)
5095#define DP_D _MMIO(0x64300)
Keith Packard040d87f2009-05-30 20:42:33 -07005096
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005097#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5098#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5099#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
Ville Syrjäläe66eb812015-09-18 20:03:34 +03005100
Keith Packard040d87f2009-05-30 20:42:33 -07005101#define DP_PORT_EN (1 << 31)
5102#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08005103#define DP_PIPE_MASK (1 << 30)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03005104#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
5105#define DP_PIPE_MASK_CHV (3 << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08005106
Keith Packard040d87f2009-05-30 20:42:33 -07005107/* Link training mode - select a suitable mode for each stage */
5108#define DP_LINK_TRAIN_PAT_1 (0 << 28)
5109#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5110#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5111#define DP_LINK_TRAIN_OFF (3 << 28)
5112#define DP_LINK_TRAIN_MASK (3 << 28)
5113#define DP_LINK_TRAIN_SHIFT 28
Ville Syrjäläaad3d142014-06-28 02:04:25 +03005114#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
5115#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
Keith Packard040d87f2009-05-30 20:42:33 -07005116
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005117/* CPT Link training mode */
5118#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5119#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5120#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5121#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5122#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5123#define DP_LINK_TRAIN_SHIFT_CPT 8
5124
Keith Packard040d87f2009-05-30 20:42:33 -07005125/* Signal voltages. These are mostly controlled by the other end */
5126#define DP_VOLTAGE_0_4 (0 << 25)
5127#define DP_VOLTAGE_0_6 (1 << 25)
5128#define DP_VOLTAGE_0_8 (2 << 25)
5129#define DP_VOLTAGE_1_2 (3 << 25)
5130#define DP_VOLTAGE_MASK (7 << 25)
5131#define DP_VOLTAGE_SHIFT 25
5132
5133/* Signal pre-emphasis levels, like voltages, the other end tells us what
5134 * they want
5135 */
5136#define DP_PRE_EMPHASIS_0 (0 << 22)
5137#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5138#define DP_PRE_EMPHASIS_6 (2 << 22)
5139#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5140#define DP_PRE_EMPHASIS_MASK (7 << 22)
5141#define DP_PRE_EMPHASIS_SHIFT 22
5142
5143/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02005144#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07005145#define DP_PORT_WIDTH_MASK (7 << 19)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03005146#define DP_PORT_WIDTH_SHIFT 19
Keith Packard040d87f2009-05-30 20:42:33 -07005147
5148/* Mystic DPCD version 1.1 special mode */
5149#define DP_ENHANCED_FRAMING (1 << 18)
5150
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005151/* eDP */
5152#define DP_PLL_FREQ_270MHZ (0 << 16)
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02005153#define DP_PLL_FREQ_162MHZ (1 << 16)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005154#define DP_PLL_FREQ_MASK (3 << 16)
5155
Ville Syrjälä646b4262014-04-25 20:14:30 +03005156/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07005157#define DP_PORT_REVERSAL (1 << 15)
5158
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005159/* eDP */
5160#define DP_PLL_ENABLE (1 << 14)
5161
Ville Syrjälä646b4262014-04-25 20:14:30 +03005162/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07005163#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5164
5165#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005166#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07005167
Ville Syrjälä646b4262014-04-25 20:14:30 +03005168/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07005169#define DP_COLOR_RANGE_16_235 (1 << 8)
5170
Ville Syrjälä646b4262014-04-25 20:14:30 +03005171/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07005172#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5173
Ville Syrjälä646b4262014-04-25 20:14:30 +03005174/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07005175#define DP_SYNC_VS_HIGH (1 << 4)
5176#define DP_SYNC_HS_HIGH (1 << 3)
5177
Ville Syrjälä646b4262014-04-25 20:14:30 +03005178/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07005179#define DP_DETECTED (1 << 2)
5180
Ville Syrjälä646b4262014-04-25 20:14:30 +03005181/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07005182 * signal sink for DDC etc. Max packet size supported
5183 * is 20 bytes in each direction, hence the 5 fixed
5184 * data registers
5185 */
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02005186#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
5187#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
5188#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
5189#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
5190#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
5191#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005192
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02005193#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
5194#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
5195#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
5196#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
5197#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
5198#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
Keith Packard040d87f2009-05-30 20:42:33 -07005199
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02005200#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
5201#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
5202#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
5203#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
5204#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
5205#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
Keith Packard040d87f2009-05-30 20:42:33 -07005206
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02005207#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
5208#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
5209#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
5210#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
5211#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
5212#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
Ville Syrjälä750a9512015-11-11 20:34:12 +02005213
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005214#define DP_AUX_CH_CTL(port) _MMIO_PORT(port, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5215#define DP_AUX_CH_DATA(port, i) _MMIO(_PORT(port, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Keith Packard040d87f2009-05-30 20:42:33 -07005216
5217#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5218#define DP_AUX_CH_CTL_DONE (1 << 30)
5219#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5220#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5221#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5222#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5223#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
5224#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
5225#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5226#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5227#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5228#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5229#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5230#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5231#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5232#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5233#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5234#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5235#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5236#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5237#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05305238#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5239#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5240#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
Ville Syrjälä395b2912015-09-18 20:03:40 +03005241#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
Sonika Jindale3d99842015-01-22 14:30:54 +05305242#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005243#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07005244
5245/*
5246 * Computing GMCH M and N values for the Display Port link
5247 *
5248 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5249 *
5250 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5251 *
5252 * The GMCH value is used internally
5253 *
5254 * bytes_per_pixel is the number of bytes coming out of the plane,
5255 * which is after the LUTs, so we want the bytes for our color format.
5256 * For our current usage, this is always 3, one byte for R, G and B.
5257 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02005258#define _PIPEA_DATA_M_G4X 0x70050
5259#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07005260
5261/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005262#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02005263#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005264#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07005265
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005266#define DATA_LINK_M_N_MASK (0xffffff)
5267#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07005268
Daniel Vettere3b95f12013-05-03 11:49:49 +02005269#define _PIPEA_DATA_N_G4X 0x70054
5270#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07005271#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5272
5273/*
5274 * Computing Link M and N values for the Display Port link
5275 *
5276 * Link M / N = pixel_clock / ls_clk
5277 *
5278 * (the DP spec calls pixel_clock the 'strm_clk')
5279 *
5280 * The Link value is transmitted in the Main Stream
5281 * Attributes and VB-ID.
5282 */
5283
Daniel Vettere3b95f12013-05-03 11:49:49 +02005284#define _PIPEA_LINK_M_G4X 0x70060
5285#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07005286#define PIPEA_DP_LINK_M_MASK (0xffffff)
5287
Daniel Vettere3b95f12013-05-03 11:49:49 +02005288#define _PIPEA_LINK_N_G4X 0x70064
5289#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07005290#define PIPEA_DP_LINK_N_MASK (0xffffff)
5291
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005292#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5293#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5294#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5295#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005296
Jesse Barnes585fb112008-07-29 11:54:06 -07005297/* Display & cursor control */
5298
5299/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005300#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03005301#define DSL_LINEMASK_GEN2 0x00000fff
5302#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005303#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01005304#define PIPECONF_ENABLE (1<<31)
5305#define PIPECONF_DISABLE 0
5306#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07005307#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03005308#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00005309#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01005310#define PIPECONF_SINGLE_WIDE 0
5311#define PIPECONF_PIPE_UNLOCKED 0
5312#define PIPECONF_PIPE_LOCKED (1<<25)
5313#define PIPECONF_PALETTE 0
5314#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07005315#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01005316#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005317#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01005318/* Note that pre-gen3 does not support interlaced display directly. Panel
5319 * fitting must be disabled on pre-ilk for interlaced. */
5320#define PIPECONF_PROGRESSIVE (0 << 21)
5321#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5322#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5323#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5324#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5325/* Ironlake and later have a complete new set of values for interlaced. PFIT
5326 * means panel fitter required, PF means progressive fetch, DBL means power
5327 * saving pixel doubling. */
5328#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5329#define PIPECONF_INTERLACED_ILK (3 << 21)
5330#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5331#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005332#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305333#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Jesse Barnes652c3932009-08-17 13:31:43 -07005334#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305335#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005336#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005337#define PIPECONF_BPC_MASK (0x7 << 5)
5338#define PIPECONF_8BPC (0<<5)
5339#define PIPECONF_10BPC (1<<5)
5340#define PIPECONF_6BPC (2<<5)
5341#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07005342#define PIPECONF_DITHER_EN (1<<4)
5343#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
5344#define PIPECONF_DITHER_TYPE_SP (0<<2)
5345#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
5346#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
5347#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005348#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07005349#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02005350#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07005351#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
5352#define PIPE_CRC_DONE_ENABLE (1UL<<28)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005353#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
Jesse Barnes585fb112008-07-29 11:54:06 -07005354#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005355#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07005356#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
5357#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
5358#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
5359#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02005360#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07005361#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
5362#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
5363#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02005364#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005365#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07005366#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
5367#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005368#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnes585fb112008-07-29 11:54:06 -07005369#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005370#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07005371#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02005372#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
5373#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07005374#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
5375#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005376#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07005377#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02005378#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07005379#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
5380#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
5381#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
5382#define PIPE_DPST_EVENT_STATUS (1UL<<7)
Imre Deak10c59c52014-02-10 18:42:48 +02005383#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005384#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07005385#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
5386#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02005387#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005388#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07005389#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
5390#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005391#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
Jesse Barnes585fb112008-07-29 11:54:06 -07005392#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03005393#define PIPE_HBLANK_INT_STATUS (1UL<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07005394#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
5395
Imre Deak755e9012014-02-10 18:42:47 +02005396#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5397#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5398
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03005399#define PIPE_A_OFFSET 0x70000
5400#define PIPE_B_OFFSET 0x71000
5401#define PIPE_C_OFFSET 0x72000
5402#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005403/*
5404 * There's actually no pipe EDP. Some pipe registers have
5405 * simply shifted from the pipe to the transcoder, while
5406 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5407 * to access such registers in transcoder EDP.
5408 */
5409#define PIPE_EDP_OFFSET 0x7f000
5410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005411#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005412 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
5413 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005414
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005415#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5416#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5417#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5418#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5419#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01005420
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005421#define _PIPE_MISC_A 0x70030
5422#define _PIPE_MISC_B 0x71030
Shashank Sharmab22ca992017-07-24 19:19:32 +05305423#define PIPEMISC_YUV420_ENABLE (1<<27)
5424#define PIPEMISC_YUV420_MODE_FULL_BLEND (1<<26)
5425#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1<<11)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005426#define PIPEMISC_DITHER_BPC_MASK (7<<5)
5427#define PIPEMISC_DITHER_8_BPC (0<<5)
5428#define PIPEMISC_DITHER_10_BPC (1<<5)
5429#define PIPEMISC_DITHER_6_BPC (2<<5)
5430#define PIPEMISC_DITHER_12_BPC (3<<5)
5431#define PIPEMISC_DITHER_ENABLE (1<<4)
5432#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
5433#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005434#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005435
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005436#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07005437#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005438#define PIPEB_HLINE_INT_EN (1<<28)
5439#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02005440#define SPRITED_FLIP_DONE_INT_EN (1<<26)
5441#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
5442#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03005443#define PIPE_PSR_INT_EN (1<<22)
Jesse Barnes79831172012-06-20 10:53:12 -07005444#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005445#define PIPEA_HLINE_INT_EN (1<<20)
5446#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02005447#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
5448#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005449#define PLANEA_FLIPDONE_INT_EN (1<<16)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03005450#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
5451#define PIPEC_HLINE_INT_EN (1<<12)
5452#define PIPEC_VBLANK_INT_EN (1<<11)
5453#define SPRITEF_FLIPDONE_INT_EN (1<<10)
5454#define SPRITEE_FLIPDONE_INT_EN (1<<9)
5455#define PLANEC_FLIPDONE_INT_EN (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005456
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005457#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005458#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
5459#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
5460#define PLANEC_INVALID_GTT_INT_EN (1<<25)
5461#define CURSORC_INVALID_GTT_INT_EN (1<<24)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005462#define CURSORB_INVALID_GTT_INT_EN (1<<23)
5463#define CURSORA_INVALID_GTT_INT_EN (1<<22)
5464#define SPRITED_INVALID_GTT_INT_EN (1<<21)
5465#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
5466#define PLANEB_INVALID_GTT_INT_EN (1<<19)
5467#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
5468#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
5469#define PLANEA_INVALID_GTT_INT_EN (1<<16)
5470#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005471#define DPINVGTT_EN_MASK_CHV 0xfff0000
5472#define SPRITEF_INVALID_GTT_STATUS (1<<11)
5473#define SPRITEE_INVALID_GTT_STATUS (1<<10)
5474#define PLANEC_INVALID_GTT_STATUS (1<<9)
5475#define CURSORC_INVALID_GTT_STATUS (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005476#define CURSORB_INVALID_GTT_STATUS (1<<7)
5477#define CURSORA_INVALID_GTT_STATUS (1<<6)
5478#define SPRITED_INVALID_GTT_STATUS (1<<5)
5479#define SPRITEC_INVALID_GTT_STATUS (1<<4)
5480#define PLANEB_INVALID_GTT_STATUS (1<<3)
5481#define SPRITEB_INVALID_GTT_STATUS (1<<2)
5482#define SPRITEA_INVALID_GTT_STATUS (1<<1)
5483#define PLANEA_INVALID_GTT_STATUS (1<<0)
5484#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005485#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005486
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005487#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07005488#define DSPARB_CSTART_MASK (0x7f << 7)
5489#define DSPARB_CSTART_SHIFT 7
5490#define DSPARB_BSTART_MASK (0x7f)
5491#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08005492#define DSPARB_BEND_SHIFT 9 /* on 855 */
5493#define DSPARB_AEND_SHIFT 0
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005494#define DSPARB_SPRITEA_SHIFT_VLV 0
5495#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5496#define DSPARB_SPRITEB_SHIFT_VLV 8
5497#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5498#define DSPARB_SPRITEC_SHIFT_VLV 16
5499#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5500#define DSPARB_SPRITED_SHIFT_VLV 24
5501#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005502#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005503#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5504#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5505#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5506#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5507#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5508#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5509#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5510#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5511#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5512#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5513#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5514#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005515#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005516#define DSPARB_SPRITEE_SHIFT_VLV 0
5517#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5518#define DSPARB_SPRITEF_SHIFT_VLV 8
5519#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
Ville Syrjäläb5004722015-03-05 21:19:47 +02005520
Ville Syrjälä0a560672014-06-11 16:51:18 +03005521/* pnv/gen4/g4x/vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005522#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005523#define DSPFW_SR_SHIFT 23
5524#define DSPFW_SR_MASK (0x1ff<<23)
5525#define DSPFW_CURSORB_SHIFT 16
5526#define DSPFW_CURSORB_MASK (0x3f<<16)
5527#define DSPFW_PLANEB_SHIFT 8
5528#define DSPFW_PLANEB_MASK (0x7f<<8)
5529#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
5530#define DSPFW_PLANEA_SHIFT 0
5531#define DSPFW_PLANEA_MASK (0x7f<<0)
5532#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005533#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005534#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
5535#define DSPFW_FBC_SR_SHIFT 28
5536#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
5537#define DSPFW_FBC_HPLL_SR_SHIFT 24
5538#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
5539#define DSPFW_SPRITEB_SHIFT (16)
5540#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
5541#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
5542#define DSPFW_CURSORA_SHIFT 8
5543#define DSPFW_CURSORA_MASK (0x3f<<8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02005544#define DSPFW_PLANEC_OLD_SHIFT 0
5545#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005546#define DSPFW_SPRITEA_SHIFT 0
5547#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
5548#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005549#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005550#define DSPFW_HPLL_SR_EN (1<<31)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005551#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005552#define DSPFW_CURSOR_SR_SHIFT 24
Zhao Yakuid4294342010-03-22 22:45:36 +08005553#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
5554#define DSPFW_HPLL_CURSOR_SHIFT 16
5555#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005556#define DSPFW_HPLL_SR_SHIFT 0
5557#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
5558
5559/* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005560#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005561#define DSPFW_SPRITEB_WM1_SHIFT 16
5562#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
5563#define DSPFW_CURSORA_WM1_SHIFT 8
5564#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
5565#define DSPFW_SPRITEA_WM1_SHIFT 0
5566#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005567#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005568#define DSPFW_PLANEB_WM1_SHIFT 24
5569#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
5570#define DSPFW_PLANEA_WM1_SHIFT 16
5571#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
5572#define DSPFW_CURSORB_WM1_SHIFT 8
5573#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
5574#define DSPFW_CURSOR_SR_WM1_SHIFT 0
5575#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005576#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005577#define DSPFW_SR_WM1_SHIFT 0
5578#define DSPFW_SR_WM1_MASK (0x1ff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005579#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5580#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005581#define DSPFW_SPRITED_WM1_SHIFT 24
5582#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
5583#define DSPFW_SPRITED_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02005584#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005585#define DSPFW_SPRITEC_WM1_SHIFT 8
5586#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
5587#define DSPFW_SPRITEC_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02005588#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005589#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005590#define DSPFW_SPRITEF_WM1_SHIFT 24
5591#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
5592#define DSPFW_SPRITEF_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02005593#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005594#define DSPFW_SPRITEE_WM1_SHIFT 8
5595#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
5596#define DSPFW_SPRITEE_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02005597#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005598#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005599#define DSPFW_PLANEC_WM1_SHIFT 24
5600#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
5601#define DSPFW_PLANEC_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02005602#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005603#define DSPFW_CURSORC_WM1_SHIFT 8
5604#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
5605#define DSPFW_CURSORC_SHIFT 0
5606#define DSPFW_CURSORC_MASK (0x3f<<0)
5607
5608/* vlv/chv high order bits */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005609#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005610#define DSPFW_SR_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02005611#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005612#define DSPFW_SPRITEF_HI_SHIFT 23
5613#define DSPFW_SPRITEF_HI_MASK (1<<23)
5614#define DSPFW_SPRITEE_HI_SHIFT 22
5615#define DSPFW_SPRITEE_HI_MASK (1<<22)
5616#define DSPFW_PLANEC_HI_SHIFT 21
5617#define DSPFW_PLANEC_HI_MASK (1<<21)
5618#define DSPFW_SPRITED_HI_SHIFT 20
5619#define DSPFW_SPRITED_HI_MASK (1<<20)
5620#define DSPFW_SPRITEC_HI_SHIFT 16
5621#define DSPFW_SPRITEC_HI_MASK (1<<16)
5622#define DSPFW_PLANEB_HI_SHIFT 12
5623#define DSPFW_PLANEB_HI_MASK (1<<12)
5624#define DSPFW_SPRITEB_HI_SHIFT 8
5625#define DSPFW_SPRITEB_HI_MASK (1<<8)
5626#define DSPFW_SPRITEA_HI_SHIFT 4
5627#define DSPFW_SPRITEA_HI_MASK (1<<4)
5628#define DSPFW_PLANEA_HI_SHIFT 0
5629#define DSPFW_PLANEA_HI_MASK (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005630#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005631#define DSPFW_SR_WM1_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02005632#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005633#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
5634#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
5635#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
5636#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
5637#define DSPFW_PLANEC_WM1_HI_SHIFT 21
5638#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
5639#define DSPFW_SPRITED_WM1_HI_SHIFT 20
5640#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
5641#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
5642#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
5643#define DSPFW_PLANEB_WM1_HI_SHIFT 12
5644#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
5645#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
5646#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
5647#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
5648#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
5649#define DSPFW_PLANEA_WM1_HI_SHIFT 0
5650#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08005651
Gajanan Bhat12a3c052012-03-28 13:39:30 -07005652/* drain latency register values*/
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005653#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03005654#define DDL_CURSOR_SHIFT 24
Gajanan Bhat01e184c2014-08-07 17:03:30 +05305655#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03005656#define DDL_PLANE_SHIFT 0
Ville Syrjälä341c5262015-03-05 21:19:44 +02005657#define DDL_PRECISION_HIGH (1<<7)
5658#define DDL_PRECISION_LOW (0<<7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05305659#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07005660
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005661#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02005662#define CBR_PND_DEADLINE_DISABLE (1<<31)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03005663#define CBR_PWM_CLOCK_MUX_SELECT (1<<30)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02005664
Ville Syrjäläc2317752016-03-15 16:39:56 +02005665#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
5666#define CBR_DPLLBMD_PIPE_C (1<<29)
5667#define CBR_DPLLBMD_PIPE_B (1<<18)
5668
Shaohua Li7662c8b2009-06-26 11:23:55 +08005669/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09005670#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08005671#define I915_FIFO_LINE_SIZE 64
5672#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09005673
Jesse Barnesceb04242012-03-28 13:39:22 -07005674#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09005675#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08005676#define I965_FIFO_SIZE 512
5677#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08005678#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07005679#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08005680#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09005681
Jesse Barnesceb04242012-03-28 13:39:22 -07005682#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09005683#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08005684#define I915_MAX_WM 0x3f
5685
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005686#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
5687#define PINEVIEW_FIFO_LINE_SIZE 64
5688#define PINEVIEW_MAX_WM 0x1ff
5689#define PINEVIEW_DFT_WM 0x3f
5690#define PINEVIEW_DFT_HPLLOFF_WM 0
5691#define PINEVIEW_GUARD_WM 10
5692#define PINEVIEW_CURSOR_FIFO 64
5693#define PINEVIEW_CURSOR_MAX_WM 0x3f
5694#define PINEVIEW_CURSOR_DFT_WM 0
5695#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08005696
Jesse Barnesceb04242012-03-28 13:39:22 -07005697#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08005698#define I965_CURSOR_FIFO 64
5699#define I965_CURSOR_MAX_WM 32
5700#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005701
Pradeep Bhatfae12672014-11-04 17:06:39 +00005702/* Watermark register definitions for SKL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005703#define _CUR_WM_A_0 0x70140
5704#define _CUR_WM_B_0 0x71140
5705#define _PLANE_WM_1_A_0 0x70240
5706#define _PLANE_WM_1_B_0 0x71240
5707#define _PLANE_WM_2_A_0 0x70340
5708#define _PLANE_WM_2_B_0 0x71340
5709#define _PLANE_WM_TRANS_1_A_0 0x70268
5710#define _PLANE_WM_TRANS_1_B_0 0x71268
5711#define _PLANE_WM_TRANS_2_A_0 0x70368
5712#define _PLANE_WM_TRANS_2_B_0 0x71368
5713#define _CUR_WM_TRANS_A_0 0x70168
5714#define _CUR_WM_TRANS_B_0 0x71168
Pradeep Bhatfae12672014-11-04 17:06:39 +00005715#define PLANE_WM_EN (1 << 31)
5716#define PLANE_WM_LINES_SHIFT 14
5717#define PLANE_WM_LINES_MASK 0x1f
5718#define PLANE_WM_BLOCKS_MASK 0x3ff
5719
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005720#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005721#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
5722#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005723
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005724#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
5725#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005726#define _PLANE_WM_BASE(pipe, plane) \
5727 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
5728#define PLANE_WM(pipe, plane, level) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005729 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00005730#define _PLANE_WM_TRANS_1(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005731 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005732#define _PLANE_WM_TRANS_2(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005733 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005734#define PLANE_WM_TRANS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005735 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00005736
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005737/* define the Watermark register on Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005738#define WM0_PIPEA_ILK _MMIO(0x45100)
Ville Syrjälä1996d622013-10-09 19:18:07 +03005739#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005740#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03005741#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005742#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03005743#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005744
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005745#define WM0_PIPEB_ILK _MMIO(0x45104)
5746#define WM0_PIPEC_IVB _MMIO(0x45200)
5747#define WM1_LP_ILK _MMIO(0x45108)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005748#define WM1_LP_SR_EN (1<<31)
5749#define WM1_LP_LATENCY_SHIFT 24
5750#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01005751#define WM1_LP_FBC_MASK (0xf<<20)
5752#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07005753#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03005754#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005755#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03005756#define WM1_LP_CURSOR_MASK (0xff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005757#define WM2_LP_ILK _MMIO(0x4510c)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005758#define WM2_LP_EN (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005759#define WM3_LP_ILK _MMIO(0x45110)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005760#define WM3_LP_EN (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005761#define WM1S_LP_ILK _MMIO(0x45120)
5762#define WM2S_LP_IVB _MMIO(0x45124)
5763#define WM3S_LP_IVB _MMIO(0x45128)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005764#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005765
Paulo Zanonicca32e92013-05-31 11:45:06 -03005766#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
5767 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
5768 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
5769
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005770/* Memory latency timer register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005771#define MLTR_ILK _MMIO(0x11222)
Jesse Barnesb79d4992010-12-21 13:10:23 -08005772#define MLTR_WM1_SHIFT 0
5773#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005774/* the unit of memory self-refresh latency time is 0.5us */
5775#define ILK_SRLT_MASK 0x3f
5776
Yuanhan Liu13982612010-12-15 15:42:31 +08005777
5778/* the address where we get all kinds of latency value */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005779#define SSKPD _MMIO(0x5d10)
Yuanhan Liu13982612010-12-15 15:42:31 +08005780#define SSKPD_WM_MASK 0x3f
5781#define SSKPD_WM0_SHIFT 0
5782#define SSKPD_WM1_SHIFT 8
5783#define SSKPD_WM2_SHIFT 16
5784#define SSKPD_WM3_SHIFT 24
5785
Jesse Barnes585fb112008-07-29 11:54:06 -07005786/*
5787 * The two pipe frame counter registers are not synchronized, so
5788 * reading a stable value is somewhat tricky. The following code
5789 * should work:
5790 *
5791 * do {
5792 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5793 * PIPE_FRAME_HIGH_SHIFT;
5794 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
5795 * PIPE_FRAME_LOW_SHIFT);
5796 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5797 * PIPE_FRAME_HIGH_SHIFT);
5798 * } while (high1 != high2);
5799 * frame = (high1 << 8) | low1;
5800 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03005801#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07005802#define PIPE_FRAME_HIGH_MASK 0x0000ffff
5803#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03005804#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07005805#define PIPE_FRAME_LOW_MASK 0xff000000
5806#define PIPE_FRAME_LOW_SHIFT 24
5807#define PIPE_PIXEL_MASK 0x00ffffff
5808#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08005809/* GM45+ just has to be different */
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +03005810#define _PIPEA_FRMCOUNT_G4X 0x70040
5811#define _PIPEA_FLIPCOUNT_G4X 0x70044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005812#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
5813#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
Jesse Barnes585fb112008-07-29 11:54:06 -07005814
5815/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005816#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04005817/* Old style CUR*CNTR flags (desktop 8xx) */
5818#define CURSOR_ENABLE 0x80000000
5819#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03005820#define CURSOR_STRIDE_SHIFT 28
5821#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005822#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b603912009-05-20 16:47:08 -04005823#define CURSOR_FORMAT_SHIFT 24
5824#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
5825#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
5826#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
5827#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
5828#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
5829#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
5830/* New style CUR*CNTR flags */
5831#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07005832#define CURSOR_MODE_DISABLE 0x00
Sagar Kamble4726e0b2014-03-10 17:06:23 +05305833#define CURSOR_MODE_128_32B_AX 0x02
5834#define CURSOR_MODE_256_32B_AX 0x03
Jesse Barnes585fb112008-07-29 11:54:06 -07005835#define CURSOR_MODE_64_32B_AX 0x07
Sagar Kamble4726e0b2014-03-10 17:06:23 +05305836#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
5837#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
Jesse Barnes585fb112008-07-29 11:54:06 -07005838#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Ville Syrjäläd509e282017-03-27 21:55:32 +03005839#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07005840#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä4398ad42014-10-23 07:41:34 -07005841#define CURSOR_ROTATE_180 (1<<15)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03005842#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005843#define _CURABASE 0x70084
5844#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07005845#define CURSOR_POS_MASK 0x007FF
5846#define CURSOR_POS_SIGN 0x8000
5847#define CURSOR_X_SHIFT 0
5848#define CURSOR_Y_SHIFT 16
Ville Syrjälä024faac2017-03-27 21:55:42 +03005849#define CURSIZE _MMIO(0x700a0) /* 845/865 */
5850#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
5851#define CUR_FBC_CTL_EN (1 << 31)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005852#define _CURBCNTR 0x700c0
5853#define _CURBBASE 0x700c4
5854#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07005855
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005856#define _CURBCNTR_IVB 0x71080
5857#define _CURBBASE_IVB 0x71084
5858#define _CURBPOS_IVB 0x71088
5859
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005860#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005861 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
5862 dev_priv->info.display_mmio_offset)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00005863
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005864#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
5865#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
5866#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
Ville Syrjälä024faac2017-03-27 21:55:42 +03005867#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005868
5869#define CURSOR_A_OFFSET 0x70080
5870#define CURSOR_B_OFFSET 0x700c0
5871#define CHV_CURSOR_C_OFFSET 0x700e0
5872#define IVB_CURSOR_B_OFFSET 0x71080
5873#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005874
Jesse Barnes585fb112008-07-29 11:54:06 -07005875/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005876#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07005877#define DISPLAY_PLANE_ENABLE (1<<31)
5878#define DISPLAY_PLANE_DISABLE 0
5879#define DISPPLANE_GAMMA_ENABLE (1<<30)
5880#define DISPPLANE_GAMMA_DISABLE 0
5881#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02005882#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07005883#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02005884#define DISPPLANE_BGRA555 (0x3<<26)
5885#define DISPPLANE_BGRX555 (0x4<<26)
5886#define DISPPLANE_BGRX565 (0x5<<26)
5887#define DISPPLANE_BGRX888 (0x6<<26)
5888#define DISPPLANE_BGRA888 (0x7<<26)
5889#define DISPPLANE_RGBX101010 (0x8<<26)
5890#define DISPPLANE_RGBA101010 (0x9<<26)
5891#define DISPPLANE_BGRX101010 (0xa<<26)
5892#define DISPPLANE_RGBX161616 (0xc<<26)
5893#define DISPPLANE_RGBX888 (0xe<<26)
5894#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07005895#define DISPPLANE_STEREO_ENABLE (1<<25)
5896#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005897#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08005898#define DISPPLANE_SEL_PIPE_SHIFT 24
5899#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Ville Syrjäläd509e282017-03-27 21:55:32 +03005900#define DISPPLANE_SEL_PIPE(pipe) ((pipe)<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07005901#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
5902#define DISPPLANE_SRC_KEY_DISABLE 0
5903#define DISPPLANE_LINE_DOUBLE (1<<20)
5904#define DISPPLANE_NO_LINE_DOUBLE 0
5905#define DISPPLANE_STEREO_POLARITY_FIRST 0
5906#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005907#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
5908#define DISPPLANE_ROTATE_180 (1<<15)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005909#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07005910#define DISPPLANE_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005911#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005912#define _DSPAADDR 0x70184
5913#define _DSPASTRIDE 0x70188
5914#define _DSPAPOS 0x7018C /* reserved */
5915#define _DSPASIZE 0x70190
5916#define _DSPASURF 0x7019C /* 965+ only */
5917#define _DSPATILEOFF 0x701A4 /* 965+ only */
5918#define _DSPAOFFSET 0x701A4 /* HSW */
5919#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07005920
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005921#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
5922#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
5923#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
5924#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
5925#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
5926#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
5927#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
5928#define DSPLINOFF(plane) DSPADDR(plane)
5929#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
5930#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01005931
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005932/* CHV pipe B blender and primary plane */
5933#define _CHV_BLEND_A 0x60a00
5934#define CHV_BLEND_LEGACY (0<<30)
5935#define CHV_BLEND_ANDROID (1<<30)
5936#define CHV_BLEND_MPO (2<<30)
5937#define CHV_BLEND_MASK (3<<30)
5938#define _CHV_CANVAS_A 0x60a04
5939#define _PRIMPOS_A 0x60a08
5940#define _PRIMSIZE_A 0x60a0c
5941#define _PRIMCNSTALPHA_A 0x60a10
5942#define PRIM_CONST_ALPHA_ENABLE (1<<31)
5943
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005944#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
5945#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
5946#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
5947#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
5948#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005949
Armin Reese446f2542012-03-30 16:20:16 -07005950/* Display/Sprite base address macros */
5951#define DISP_BASEADDR_MASK (0xfffff000)
5952#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
5953#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07005954
Ville Syrjälä85fa7922015-09-18 20:03:43 +03005955/*
5956 * VBIOS flags
5957 * gen2:
5958 * [00:06] alm,mgm
5959 * [10:16] all
5960 * [30:32] alm,mgm
5961 * gen3+:
5962 * [00:0f] all
5963 * [10:1f] all
5964 * [30:32] all
5965 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005966#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
5967#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
5968#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
5969#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07005970
5971/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005972#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
5973#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
5974#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03005975#define _PIPEBFRAMEHIGH 0x71040
5976#define _PIPEBFRAMEPIXEL 0x71044
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +03005977#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
5978#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08005979
Jesse Barnes585fb112008-07-29 11:54:06 -07005980
5981/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005982#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07005983#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
5984#define DISPPLANE_ALPHA_TRANS_DISABLE 0
5985#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
5986#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005987#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
5988#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
5989#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
5990#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
5991#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
5992#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
5993#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
5994#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07005995
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005996/* Sprite A control */
5997#define _DVSACNTR 0x72180
5998#define DVS_ENABLE (1<<31)
5999#define DVS_GAMMA_ENABLE (1<<30)
6000#define DVS_PIXFORMAT_MASK (3<<25)
6001#define DVS_FORMAT_YUV422 (0<<25)
6002#define DVS_FORMAT_RGBX101010 (1<<25)
6003#define DVS_FORMAT_RGBX888 (2<<25)
6004#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006005#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006006#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08006007#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006008#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
6009#define DVS_YUV_ORDER_YUYV (0<<16)
6010#define DVS_YUV_ORDER_UYVY (1<<16)
6011#define DVS_YUV_ORDER_YVYU (2<<16)
6012#define DVS_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05306013#define DVS_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006014#define DVS_DEST_KEY (1<<2)
6015#define DVS_TRICKLE_FEED_DISABLE (1<<14)
6016#define DVS_TILED (1<<10)
6017#define _DVSALINOFF 0x72184
6018#define _DVSASTRIDE 0x72188
6019#define _DVSAPOS 0x7218c
6020#define _DVSASIZE 0x72190
6021#define _DVSAKEYVAL 0x72194
6022#define _DVSAKEYMSK 0x72198
6023#define _DVSASURF 0x7219c
6024#define _DVSAKEYMAXVAL 0x721a0
6025#define _DVSATILEOFF 0x721a4
6026#define _DVSASURFLIVE 0x721ac
6027#define _DVSASCALE 0x72204
6028#define DVS_SCALE_ENABLE (1<<31)
6029#define DVS_FILTER_MASK (3<<29)
6030#define DVS_FILTER_MEDIUM (0<<29)
6031#define DVS_FILTER_ENHANCING (1<<29)
6032#define DVS_FILTER_SOFTENING (2<<29)
6033#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
6034#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
6035#define _DVSAGAMC 0x72300
6036
6037#define _DVSBCNTR 0x73180
6038#define _DVSBLINOFF 0x73184
6039#define _DVSBSTRIDE 0x73188
6040#define _DVSBPOS 0x7318c
6041#define _DVSBSIZE 0x73190
6042#define _DVSBKEYVAL 0x73194
6043#define _DVSBKEYMSK 0x73198
6044#define _DVSBSURF 0x7319c
6045#define _DVSBKEYMAXVAL 0x731a0
6046#define _DVSBTILEOFF 0x731a4
6047#define _DVSBSURFLIVE 0x731ac
6048#define _DVSBSCALE 0x73204
6049#define _DVSBGAMC 0x73300
6050
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006051#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6052#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6053#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6054#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6055#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6056#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6057#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6058#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6059#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6060#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6061#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6062#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006063
6064#define _SPRA_CTL 0x70280
6065#define SPRITE_ENABLE (1<<31)
6066#define SPRITE_GAMMA_ENABLE (1<<30)
6067#define SPRITE_PIXFORMAT_MASK (7<<25)
6068#define SPRITE_FORMAT_YUV422 (0<<25)
6069#define SPRITE_FORMAT_RGBX101010 (1<<25)
6070#define SPRITE_FORMAT_RGBX888 (2<<25)
6071#define SPRITE_FORMAT_RGBX161616 (3<<25)
6072#define SPRITE_FORMAT_YUV444 (4<<25)
6073#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006074#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006075#define SPRITE_SOURCE_KEY (1<<22)
6076#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
6077#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
6078#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
6079#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
6080#define SPRITE_YUV_ORDER_YUYV (0<<16)
6081#define SPRITE_YUV_ORDER_UYVY (1<<16)
6082#define SPRITE_YUV_ORDER_YVYU (2<<16)
6083#define SPRITE_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05306084#define SPRITE_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006085#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
6086#define SPRITE_INT_GAMMA_ENABLE (1<<13)
6087#define SPRITE_TILED (1<<10)
6088#define SPRITE_DEST_KEY (1<<2)
6089#define _SPRA_LINOFF 0x70284
6090#define _SPRA_STRIDE 0x70288
6091#define _SPRA_POS 0x7028c
6092#define _SPRA_SIZE 0x70290
6093#define _SPRA_KEYVAL 0x70294
6094#define _SPRA_KEYMSK 0x70298
6095#define _SPRA_SURF 0x7029c
6096#define _SPRA_KEYMAX 0x702a0
6097#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006098#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006099#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006100#define _SPRA_SCALE 0x70304
6101#define SPRITE_SCALE_ENABLE (1<<31)
6102#define SPRITE_FILTER_MASK (3<<29)
6103#define SPRITE_FILTER_MEDIUM (0<<29)
6104#define SPRITE_FILTER_ENHANCING (1<<29)
6105#define SPRITE_FILTER_SOFTENING (2<<29)
6106#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
6107#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
6108#define _SPRA_GAMC 0x70400
6109
6110#define _SPRB_CTL 0x71280
6111#define _SPRB_LINOFF 0x71284
6112#define _SPRB_STRIDE 0x71288
6113#define _SPRB_POS 0x7128c
6114#define _SPRB_SIZE 0x71290
6115#define _SPRB_KEYVAL 0x71294
6116#define _SPRB_KEYMSK 0x71298
6117#define _SPRB_SURF 0x7129c
6118#define _SPRB_KEYMAX 0x712a0
6119#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006120#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006121#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006122#define _SPRB_SCALE 0x71304
6123#define _SPRB_GAMC 0x71400
6124
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006125#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6126#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6127#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6128#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6129#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6130#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6131#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6132#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6133#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6134#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6135#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6136#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
6137#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
6138#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006139
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006140#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006141#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08006142#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006143#define SP_PIXFORMAT_MASK (0xf<<26)
6144#define SP_FORMAT_YUV422 (0<<26)
6145#define SP_FORMAT_BGR565 (5<<26)
6146#define SP_FORMAT_BGRX8888 (6<<26)
6147#define SP_FORMAT_BGRA8888 (7<<26)
6148#define SP_FORMAT_RGBX1010102 (8<<26)
6149#define SP_FORMAT_RGBA1010102 (9<<26)
6150#define SP_FORMAT_RGBX8888 (0xe<<26)
6151#define SP_FORMAT_RGBA8888 (0xf<<26)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006152#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006153#define SP_SOURCE_KEY (1<<22)
6154#define SP_YUV_BYTE_ORDER_MASK (3<<16)
6155#define SP_YUV_ORDER_YUYV (0<<16)
6156#define SP_YUV_ORDER_UYVY (1<<16)
6157#define SP_YUV_ORDER_YVYU (2<<16)
6158#define SP_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05306159#define SP_ROTATE_180 (1<<15)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006160#define SP_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006161#define SP_MIRROR (1<<8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006162#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6163#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6164#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6165#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6166#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6167#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6168#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6169#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6170#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6171#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006172#define SP_CONST_ALPHA_ENABLE (1<<31)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006173#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006174
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006175#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6176#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6177#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6178#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6179#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6180#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6181#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6182#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6183#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6184#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6185#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
6186#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006187
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006188#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6189 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
6190
6191#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6192#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6193#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6194#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6195#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6196#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6197#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6198#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6199#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6200#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6201#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
6202#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006203
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006204/*
6205 * CHV pipe B sprite CSC
6206 *
6207 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6208 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6209 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6210 */
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006211#define _MMIO_CHV_SPCSC(plane_id, reg) \
6212 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6213
6214#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6215#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6216#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006217#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6218#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6219
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006220#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6221#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6222#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6223#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6224#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006225#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6226#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6227
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006228#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6229#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6230#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006231#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6232#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6233
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006234#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6235#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6236#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006237#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6238#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6239
Damien Lespiau70d21f02013-07-03 21:06:04 +01006240/* Skylake plane registers */
6241
6242#define _PLANE_CTL_1_A 0x70180
6243#define _PLANE_CTL_2_A 0x70280
6244#define _PLANE_CTL_3_A 0x70380
6245#define PLANE_CTL_ENABLE (1 << 31)
6246#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
6247#define PLANE_CTL_FORMAT_MASK (0xf << 24)
6248#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
6249#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
6250#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
6251#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
6252#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
6253#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
6254#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
6255#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
6256#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006257#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
6258#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
6259#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006260#define PLANE_CTL_ORDER_BGRX (0 << 20)
6261#define PLANE_CTL_ORDER_RGBX (1 << 20)
6262#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
6263#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
6264#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
6265#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
6266#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
6267#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
6268#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
6269#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
6270#define PLANE_CTL_TILED_MASK (0x7 << 10)
6271#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
6272#define PLANE_CTL_TILED_X ( 1 << 10)
6273#define PLANE_CTL_TILED_Y ( 4 << 10)
6274#define PLANE_CTL_TILED_YF ( 5 << 10)
6275#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
6276#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
6277#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
6278#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01006279#define PLANE_CTL_ROTATE_MASK 0x3
6280#define PLANE_CTL_ROTATE_0 0x0
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306281#define PLANE_CTL_ROTATE_90 0x1
Sonika Jindal1447dde2014-10-04 10:53:31 +01006282#define PLANE_CTL_ROTATE_180 0x2
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306283#define PLANE_CTL_ROTATE_270 0x3
Damien Lespiau70d21f02013-07-03 21:06:04 +01006284#define _PLANE_STRIDE_1_A 0x70188
6285#define _PLANE_STRIDE_2_A 0x70288
6286#define _PLANE_STRIDE_3_A 0x70388
6287#define _PLANE_POS_1_A 0x7018c
6288#define _PLANE_POS_2_A 0x7028c
6289#define _PLANE_POS_3_A 0x7038c
6290#define _PLANE_SIZE_1_A 0x70190
6291#define _PLANE_SIZE_2_A 0x70290
6292#define _PLANE_SIZE_3_A 0x70390
6293#define _PLANE_SURF_1_A 0x7019c
6294#define _PLANE_SURF_2_A 0x7029c
6295#define _PLANE_SURF_3_A 0x7039c
6296#define _PLANE_OFFSET_1_A 0x701a4
6297#define _PLANE_OFFSET_2_A 0x702a4
6298#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006299#define _PLANE_KEYVAL_1_A 0x70194
6300#define _PLANE_KEYVAL_2_A 0x70294
6301#define _PLANE_KEYMSK_1_A 0x70198
6302#define _PLANE_KEYMSK_2_A 0x70298
6303#define _PLANE_KEYMAX_1_A 0x701a0
6304#define _PLANE_KEYMAX_2_A 0x702a0
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07006305#define _PLANE_AUX_DIST_1_A 0x701c0
6306#define _PLANE_AUX_DIST_2_A 0x702c0
6307#define _PLANE_AUX_OFFSET_1_A 0x701c4
6308#define _PLANE_AUX_OFFSET_2_A 0x702c4
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006309#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6310#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6311#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
6312#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30)
6313#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23)
6314#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006315#define _PLANE_BUF_CFG_1_A 0x7027c
6316#define _PLANE_BUF_CFG_2_A 0x7037c
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006317#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6318#define _PLANE_NV12_BUF_CFG_2_A 0x70378
Damien Lespiau70d21f02013-07-03 21:06:04 +01006319
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006320
Damien Lespiau70d21f02013-07-03 21:06:04 +01006321#define _PLANE_CTL_1_B 0x71180
6322#define _PLANE_CTL_2_B 0x71280
6323#define _PLANE_CTL_3_B 0x71380
6324#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6325#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6326#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6327#define PLANE_CTL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006328 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006329
6330#define _PLANE_STRIDE_1_B 0x71188
6331#define _PLANE_STRIDE_2_B 0x71288
6332#define _PLANE_STRIDE_3_B 0x71388
6333#define _PLANE_STRIDE_1(pipe) \
6334 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6335#define _PLANE_STRIDE_2(pipe) \
6336 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6337#define _PLANE_STRIDE_3(pipe) \
6338 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6339#define PLANE_STRIDE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006340 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006341
6342#define _PLANE_POS_1_B 0x7118c
6343#define _PLANE_POS_2_B 0x7128c
6344#define _PLANE_POS_3_B 0x7138c
6345#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6346#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6347#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6348#define PLANE_POS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006349 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006350
6351#define _PLANE_SIZE_1_B 0x71190
6352#define _PLANE_SIZE_2_B 0x71290
6353#define _PLANE_SIZE_3_B 0x71390
6354#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6355#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6356#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6357#define PLANE_SIZE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006358 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006359
6360#define _PLANE_SURF_1_B 0x7119c
6361#define _PLANE_SURF_2_B 0x7129c
6362#define _PLANE_SURF_3_B 0x7139c
6363#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6364#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6365#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6366#define PLANE_SURF(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006367 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006368
6369#define _PLANE_OFFSET_1_B 0x711a4
6370#define _PLANE_OFFSET_2_B 0x712a4
6371#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6372#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6373#define PLANE_OFFSET(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006374 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006375
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006376#define _PLANE_KEYVAL_1_B 0x71194
6377#define _PLANE_KEYVAL_2_B 0x71294
6378#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6379#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6380#define PLANE_KEYVAL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006381 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006382
6383#define _PLANE_KEYMSK_1_B 0x71198
6384#define _PLANE_KEYMSK_2_B 0x71298
6385#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6386#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6387#define PLANE_KEYMSK(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006388 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006389
6390#define _PLANE_KEYMAX_1_B 0x711a0
6391#define _PLANE_KEYMAX_2_B 0x712a0
6392#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6393#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6394#define PLANE_KEYMAX(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006395 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006396
Damien Lespiau8211bd52014-11-04 17:06:44 +00006397#define _PLANE_BUF_CFG_1_B 0x7127c
6398#define _PLANE_BUF_CFG_2_B 0x7137c
6399#define _PLANE_BUF_CFG_1(pipe) \
6400 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6401#define _PLANE_BUF_CFG_2(pipe) \
6402 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6403#define PLANE_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006404 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
Damien Lespiau8211bd52014-11-04 17:06:44 +00006405
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006406#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6407#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6408#define _PLANE_NV12_BUF_CFG_1(pipe) \
6409 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6410#define _PLANE_NV12_BUF_CFG_2(pipe) \
6411 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6412#define PLANE_NV12_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006413 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006414
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07006415#define _PLANE_AUX_DIST_1_B 0x711c0
6416#define _PLANE_AUX_DIST_2_B 0x712c0
6417#define _PLANE_AUX_DIST_1(pipe) \
6418 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
6419#define _PLANE_AUX_DIST_2(pipe) \
6420 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
6421#define PLANE_AUX_DIST(pipe, plane) \
6422 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
6423
6424#define _PLANE_AUX_OFFSET_1_B 0x711c4
6425#define _PLANE_AUX_OFFSET_2_B 0x712c4
6426#define _PLANE_AUX_OFFSET_1(pipe) \
6427 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
6428#define _PLANE_AUX_OFFSET_2(pipe) \
6429 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
6430#define PLANE_AUX_OFFSET(pipe, plane) \
6431 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
6432
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006433#define _PLANE_COLOR_CTL_1_B 0x711CC
6434#define _PLANE_COLOR_CTL_2_B 0x712CC
6435#define _PLANE_COLOR_CTL_3_B 0x713CC
6436#define _PLANE_COLOR_CTL_1(pipe) \
6437 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6438#define _PLANE_COLOR_CTL_2(pipe) \
6439 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6440#define PLANE_COLOR_CTL(pipe, plane) \
6441 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6442
6443#/* SKL new cursor registers */
Damien Lespiau8211bd52014-11-04 17:06:44 +00006444#define _CUR_BUF_CFG_A 0x7017c
6445#define _CUR_BUF_CFG_B 0x7117c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006446#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006447
Jesse Barnes585fb112008-07-29 11:54:06 -07006448/* VBIOS regs */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006449#define VGACNTRL _MMIO(0x71400)
Jesse Barnes585fb112008-07-29 11:54:06 -07006450# define VGA_DISP_DISABLE (1 << 31)
6451# define VGA_2X_MODE (1 << 30)
6452# define VGA_PIPE_B_SELECT (1 << 29)
6453
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006454#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02006455
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006456/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006457
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006458#define CPU_VGACNTRL _MMIO(0x41000)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006459
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006460#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006461#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6462#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6463#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6464#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6465#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6466#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6467#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6468#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6469#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6470#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006471
6472/* refresh rate hardware control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006473#define RR_HW_CTL _MMIO(0x45300)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006474#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6475#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6476
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006477#define FDI_PLL_BIOS_0 _MMIO(0x46000)
Chris Wilson021357a2010-09-07 20:54:59 +01006478#define FDI_PLL_FB_CLOCK_MASK 0xff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006479#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6480#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6481#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6482#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6483#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006484
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006485#define PCH_3DCGDIS0 _MMIO(0x46020)
Eric Anholt8956c8b2010-03-18 13:21:14 -07006486# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6487# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6488
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006489#define PCH_3DCGDIS1 _MMIO(0x46024)
Eric Anholt06f37752010-12-14 10:06:46 -08006490# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6491
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006492#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006493#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
6494#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6495#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6496
6497
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006498#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01006499#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006500#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01006501#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006502
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006503#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01006504#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006505#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01006506#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006507
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006508#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01006509#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006510#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01006511#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006512
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006513#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01006514#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006515#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01006516#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006517
6518/* PIPEB timing regs are same start from 0x61000 */
6519
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006520#define _PIPEB_DATA_M1 0x61030
6521#define _PIPEB_DATA_N1 0x61034
6522#define _PIPEB_DATA_M2 0x61038
6523#define _PIPEB_DATA_N2 0x6103c
6524#define _PIPEB_LINK_M1 0x61040
6525#define _PIPEB_LINK_N1 0x61044
6526#define _PIPEB_LINK_M2 0x61048
6527#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006528
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006529#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
6530#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
6531#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
6532#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
6533#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
6534#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
6535#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
6536#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006537
6538/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006539/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
6540#define _PFA_CTL_1 0x68080
6541#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08006542#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02006543#define PF_PIPE_SEL_MASK_IVB (3<<29)
6544#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08006545#define PF_FILTER_MASK (3<<23)
6546#define PF_FILTER_PROGRAMMED (0<<23)
6547#define PF_FILTER_MED_3x3 (1<<23)
6548#define PF_FILTER_EDGE_ENHANCE (2<<23)
6549#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006550#define _PFA_WIN_SZ 0x68074
6551#define _PFB_WIN_SZ 0x68874
6552#define _PFA_WIN_POS 0x68070
6553#define _PFB_WIN_POS 0x68870
6554#define _PFA_VSCALE 0x68084
6555#define _PFB_VSCALE 0x68884
6556#define _PFA_HSCALE 0x68090
6557#define _PFB_HSCALE 0x68890
6558
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006559#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
6560#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
6561#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
6562#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
6563#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006564
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006565#define _PSA_CTL 0x68180
6566#define _PSB_CTL 0x68980
6567#define PS_ENABLE (1<<31)
6568#define _PSA_WIN_SZ 0x68174
6569#define _PSB_WIN_SZ 0x68974
6570#define _PSA_WIN_POS 0x68170
6571#define _PSB_WIN_POS 0x68970
6572
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006573#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
6574#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
6575#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006576
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006577/*
6578 * Skylake scalers
6579 */
6580#define _PS_1A_CTRL 0x68180
6581#define _PS_2A_CTRL 0x68280
6582#define _PS_1B_CTRL 0x68980
6583#define _PS_2B_CTRL 0x68A80
6584#define _PS_1C_CTRL 0x69180
6585#define PS_SCALER_EN (1 << 31)
6586#define PS_SCALER_MODE_MASK (3 << 28)
6587#define PS_SCALER_MODE_DYN (0 << 28)
6588#define PS_SCALER_MODE_HQ (1 << 28)
6589#define PS_PLANE_SEL_MASK (7 << 25)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006590#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006591#define PS_FILTER_MASK (3 << 23)
6592#define PS_FILTER_MEDIUM (0 << 23)
6593#define PS_FILTER_EDGE_ENHANCE (2 << 23)
6594#define PS_FILTER_BILINEAR (3 << 23)
6595#define PS_VERT3TAP (1 << 21)
6596#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
6597#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
6598#define PS_PWRUP_PROGRESS (1 << 17)
6599#define PS_V_FILTER_BYPASS (1 << 8)
6600#define PS_VADAPT_EN (1 << 7)
6601#define PS_VADAPT_MODE_MASK (3 << 5)
6602#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
6603#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
6604#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
6605
6606#define _PS_PWR_GATE_1A 0x68160
6607#define _PS_PWR_GATE_2A 0x68260
6608#define _PS_PWR_GATE_1B 0x68960
6609#define _PS_PWR_GATE_2B 0x68A60
6610#define _PS_PWR_GATE_1C 0x69160
6611#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
6612#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
6613#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
6614#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
6615#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
6616#define PS_PWR_GATE_SLPEN_8 0
6617#define PS_PWR_GATE_SLPEN_16 1
6618#define PS_PWR_GATE_SLPEN_24 2
6619#define PS_PWR_GATE_SLPEN_32 3
6620
6621#define _PS_WIN_POS_1A 0x68170
6622#define _PS_WIN_POS_2A 0x68270
6623#define _PS_WIN_POS_1B 0x68970
6624#define _PS_WIN_POS_2B 0x68A70
6625#define _PS_WIN_POS_1C 0x69170
6626
6627#define _PS_WIN_SZ_1A 0x68174
6628#define _PS_WIN_SZ_2A 0x68274
6629#define _PS_WIN_SZ_1B 0x68974
6630#define _PS_WIN_SZ_2B 0x68A74
6631#define _PS_WIN_SZ_1C 0x69174
6632
6633#define _PS_VSCALE_1A 0x68184
6634#define _PS_VSCALE_2A 0x68284
6635#define _PS_VSCALE_1B 0x68984
6636#define _PS_VSCALE_2B 0x68A84
6637#define _PS_VSCALE_1C 0x69184
6638
6639#define _PS_HSCALE_1A 0x68190
6640#define _PS_HSCALE_2A 0x68290
6641#define _PS_HSCALE_1B 0x68990
6642#define _PS_HSCALE_2B 0x68A90
6643#define _PS_HSCALE_1C 0x69190
6644
6645#define _PS_VPHASE_1A 0x68188
6646#define _PS_VPHASE_2A 0x68288
6647#define _PS_VPHASE_1B 0x68988
6648#define _PS_VPHASE_2B 0x68A88
6649#define _PS_VPHASE_1C 0x69188
6650
6651#define _PS_HPHASE_1A 0x68194
6652#define _PS_HPHASE_2A 0x68294
6653#define _PS_HPHASE_1B 0x68994
6654#define _PS_HPHASE_2B 0x68A94
6655#define _PS_HPHASE_1C 0x69194
6656
6657#define _PS_ECC_STAT_1A 0x681D0
6658#define _PS_ECC_STAT_2A 0x682D0
6659#define _PS_ECC_STAT_1B 0x689D0
6660#define _PS_ECC_STAT_2B 0x68AD0
6661#define _PS_ECC_STAT_1C 0x691D0
6662
6663#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006664#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006665 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
6666 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006667#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006668 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
6669 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006670#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006671 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
6672 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006673#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006674 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
6675 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006676#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006677 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
6678 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006679#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006680 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
6681 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006682#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006683 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
6684 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006685#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006686 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
6687 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006688#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006689 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
Ville Syrjälä9bca5d02015-11-04 23:20:16 +02006690 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07006691
Zhenyu Wangb9055052009-06-05 15:38:38 +08006692/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006693#define _LGC_PALETTE_A 0x4a000
6694#define _LGC_PALETTE_B 0x4a800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006695#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006696
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006697#define _GAMMA_MODE_A 0x4a480
6698#define _GAMMA_MODE_B 0x4ac80
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006699#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006700#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006701#define GAMMA_MODE_MODE_8BIT (0 << 0)
6702#define GAMMA_MODE_MODE_10BIT (1 << 0)
6703#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006704#define GAMMA_MODE_MODE_SPLIT (3 << 0)
6705
Damien Lespiau83372062015-10-30 17:53:32 +02006706/* DMC/CSR */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006707#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02006708#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
6709#define CSR_HTP_ADDR_SKL 0x00500034
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006710#define CSR_SSP_BASE _MMIO(0x8F074)
6711#define CSR_HTP_SKL _MMIO(0x8F004)
6712#define CSR_LAST_WRITE _MMIO(0x8F034)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02006713#define CSR_LAST_WRITE_VALUE 0xc003b400
6714/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
6715#define CSR_MMIO_START_RANGE 0x80000
6716#define CSR_MMIO_END_RANGE 0x8FFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006717#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
6718#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
6719#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
Damien Lespiau83372062015-10-30 17:53:32 +02006720
Zhenyu Wangb9055052009-06-05 15:38:38 +08006721/* interrupts */
6722#define DE_MASTER_IRQ_CONTROL (1 << 31)
6723#define DE_SPRITEB_FLIP_DONE (1 << 29)
6724#define DE_SPRITEA_FLIP_DONE (1 << 28)
6725#define DE_PLANEB_FLIP_DONE (1 << 27)
6726#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006727#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006728#define DE_PCU_EVENT (1 << 25)
6729#define DE_GTT_FAULT (1 << 24)
6730#define DE_POISON (1 << 23)
6731#define DE_PERFORM_COUNTER (1 << 22)
6732#define DE_PCH_EVENT (1 << 21)
6733#define DE_AUX_CHANNEL_A (1 << 20)
6734#define DE_DP_A_HOTPLUG (1 << 19)
6735#define DE_GSE (1 << 18)
6736#define DE_PIPEB_VBLANK (1 << 15)
6737#define DE_PIPEB_EVEN_FIELD (1 << 14)
6738#define DE_PIPEB_ODD_FIELD (1 << 13)
6739#define DE_PIPEB_LINE_COMPARE (1 << 12)
6740#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02006741#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006742#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
6743#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006744#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006745#define DE_PIPEA_EVEN_FIELD (1 << 6)
6746#define DE_PIPEA_ODD_FIELD (1 << 5)
6747#define DE_PIPEA_LINE_COMPARE (1 << 4)
6748#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02006749#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006750#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006751#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006752#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006753
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006754/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03006755#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006756#define DE_GSE_IVB (1<<29)
6757#define DE_PCH_EVENT_IVB (1<<28)
6758#define DE_DP_A_HOTPLUG_IVB (1<<27)
6759#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01006760#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
6761#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
6762#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006763#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006764#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006765#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01006766#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
6767#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006768#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006769#define DE_PIPEA_VBLANK_IVB (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006770#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
Paulo Zanonib5184212013-07-12 20:00:08 -03006771
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006772#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07006773#define MASTER_INTERRUPT_ENABLE (1<<31)
6774
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006775#define DEISR _MMIO(0x44000)
6776#define DEIMR _MMIO(0x44004)
6777#define DEIIR _MMIO(0x44008)
6778#define DEIER _MMIO(0x4400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006779
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006780#define GTISR _MMIO(0x44010)
6781#define GTIMR _MMIO(0x44014)
6782#define GTIIR _MMIO(0x44018)
6783#define GTIER _MMIO(0x4401c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006784
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006785#define GEN8_MASTER_IRQ _MMIO(0x44200)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006786#define GEN8_MASTER_IRQ_CONTROL (1<<31)
6787#define GEN8_PCU_IRQ (1<<30)
6788#define GEN8_DE_PCH_IRQ (1<<23)
6789#define GEN8_DE_MISC_IRQ (1<<22)
6790#define GEN8_DE_PORT_IRQ (1<<20)
6791#define GEN8_DE_PIPE_C_IRQ (1<<18)
6792#define GEN8_DE_PIPE_B_IRQ (1<<17)
6793#define GEN8_DE_PIPE_A_IRQ (1<<16)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006794#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07006795#define GEN8_GT_VECS_IRQ (1<<6)
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05306796#define GEN8_GT_GUC_IRQ (1<<5)
Ben Widawsky09610212014-05-15 20:58:08 +03006797#define GEN8_GT_PM_IRQ (1<<4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006798#define GEN8_GT_VCS2_IRQ (1<<3)
6799#define GEN8_GT_VCS1_IRQ (1<<2)
6800#define GEN8_GT_BCS_IRQ (1<<1)
6801#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006802
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006803#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
6804#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
6805#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
6806#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07006807
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05306808#define GEN9_GUC_TO_HOST_INT_EVENT (1<<31)
6809#define GEN9_GUC_EXEC_ERROR_EVENT (1<<30)
6810#define GEN9_GUC_DISPLAY_EVENT (1<<29)
6811#define GEN9_GUC_SEMA_SIGNAL_EVENT (1<<28)
6812#define GEN9_GUC_IOMMU_MSG_EVENT (1<<27)
6813#define GEN9_GUC_DB_RING_EVENT (1<<26)
6814#define GEN9_GUC_DMA_DONE_EVENT (1<<25)
6815#define GEN9_GUC_FATAL_ERROR_EVENT (1<<24)
6816#define GEN9_GUC_NOTIFICATION_EVENT (1<<23)
6817
Ben Widawskyabd58f02013-11-02 21:07:09 -07006818#define GEN8_RCS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01006819#define GEN8_BCS_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07006820#define GEN8_VCS1_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01006821#define GEN8_VCS2_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07006822#define GEN8_VECS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01006823#define GEN8_WD_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07006824
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006825#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
6826#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
6827#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
6828#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01006829#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006830#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
6831#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
6832#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
6833#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
6834#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
6835#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01006836#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006837#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
6838#define GEN8_PIPE_VSYNC (1 << 1)
6839#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de83d2014-03-20 20:45:01 +00006840#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Damien Lespiaub21249c2015-03-17 11:39:33 +02006841#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de83d2014-03-20 20:45:01 +00006842#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
6843#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
6844#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02006845#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de83d2014-03-20 20:45:01 +00006846#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
6847#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
6848#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006849#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
Daniel Vetter30100f22013-11-07 14:49:24 +01006850#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
6851 (GEN8_PIPE_CURSOR_FAULT | \
6852 GEN8_PIPE_SPRITE_FAULT | \
6853 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de83d2014-03-20 20:45:01 +00006854#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
6855 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02006856 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de83d2014-03-20 20:45:01 +00006857 GEN9_PIPE_PLANE3_FAULT | \
6858 GEN9_PIPE_PLANE2_FAULT | \
6859 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006860
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006861#define GEN8_DE_PORT_ISR _MMIO(0x44440)
6862#define GEN8_DE_PORT_IMR _MMIO(0x44444)
6863#define GEN8_DE_PORT_IIR _MMIO(0x44448)
6864#define GEN8_DE_PORT_IER _MMIO(0x4444c)
Jesse Barnes88e04702014-11-13 17:51:48 +00006865#define GEN9_AUX_CHANNEL_D (1 << 27)
6866#define GEN9_AUX_CHANNEL_C (1 << 26)
6867#define GEN9_AUX_CHANNEL_B (1 << 25)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02006868#define BXT_DE_PORT_HP_DDIC (1 << 5)
6869#define BXT_DE_PORT_HP_DDIB (1 << 4)
6870#define BXT_DE_PORT_HP_DDIA (1 << 3)
6871#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
6872 BXT_DE_PORT_HP_DDIB | \
6873 BXT_DE_PORT_HP_DDIC)
6874#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Shashank Sharma9e637432014-08-22 17:40:43 +05306875#define BXT_DE_PORT_GMBUS (1 << 1)
Daniel Vetter6d766f02013-11-07 14:49:55 +01006876#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006877
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006878#define GEN8_DE_MISC_ISR _MMIO(0x44460)
6879#define GEN8_DE_MISC_IMR _MMIO(0x44464)
6880#define GEN8_DE_MISC_IIR _MMIO(0x44468)
6881#define GEN8_DE_MISC_IER _MMIO(0x4446c)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006882#define GEN8_DE_MISC_GSE (1 << 27)
6883
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006884#define GEN8_PCU_ISR _MMIO(0x444e0)
6885#define GEN8_PCU_IMR _MMIO(0x444e4)
6886#define GEN8_PCU_IIR _MMIO(0x444e8)
6887#define GEN8_PCU_IER _MMIO(0x444ec)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006888
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006889#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
Eric Anholt67e92af2010-11-06 14:53:33 -07006890/* Required on all Ironlake and Sandybridge according to the B-Spec. */
6891#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006892#define ILK_DPARB_GATE (1<<22)
6893#define ILK_VSDPFD_FULL (1<<21)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006894#define FUSE_STRAP _MMIO(0x42014)
Damien Lespiaue3589902014-02-07 19:12:50 +00006895#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
6896#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
6897#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
Gabriel Feceoru8c448ca2016-01-22 13:28:45 +02006898#define IVB_PIPE_C_DISABLE (1 << 28)
Damien Lespiaue3589902014-02-07 19:12:50 +00006899#define ILK_HDCP_DISABLE (1 << 25)
6900#define ILK_eDP_A_DISABLE (1 << 24)
6901#define HSW_CDCLK_LIMIT (1 << 24)
6902#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08006903
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006904#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
Damien Lespiau231e54f2012-10-19 17:55:41 +01006905#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
6906#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
6907#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
6908#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
6909#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006910
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006911#define IVB_CHICKEN3 _MMIO(0x4200c)
Eric Anholt116ac8d2011-12-21 10:31:09 -08006912# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
6913# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
6914
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006915#define CHICKEN_PAR1_1 _MMIO(0x42080)
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07006916#define SKL_RC_HASH_OUTSIDE (1 << 15)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006917#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03006918#define FORCE_ARB_IDLE_PLANES (1 << 14)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02006919#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
Paulo Zanoni90a88642013-05-03 17:23:45 -03006920
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03006921#define CHICKEN_PAR2_1 _MMIO(0x42090)
6922#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
6923
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02006924#define CHICKEN_MISC_2 _MMIO(0x42084)
Paulo Zanoni746a5172017-07-14 14:52:28 -03006925#define CNL_COMP_PWR_DOWN (1 << 23)
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02006926#define GLK_CL2_PWR_DOWN (1 << 12)
Paulo Zanoni746a5172017-07-14 14:52:28 -03006927#define GLK_CL1_PWR_DOWN (1 << 11)
6928#define GLK_CL0_PWR_DOWN (1 << 10)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07006929
Praveen Paneri5654a162017-08-11 00:00:33 +05306930#define CHICKEN_MISC_4 _MMIO(0x4208c)
6931#define FBC_STRIDE_OVERRIDE (1 << 13)
6932#define FBC_STRIDE_MASK 0x1FFF
6933
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006934#define _CHICKEN_PIPESL_1_A 0x420b0
6935#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02006936#define HSW_FBCQ_DIS (1 << 22)
6937#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006938#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006939
Nagaraju, Vathsalad86f0482017-01-13 00:31:31 +05306940#define CHICKEN_TRANS_A 0x420c0
6941#define CHICKEN_TRANS_B 0x420c4
6942#define CHICKEN_TRANS(trans) _MMIO_TRANS(trans, CHICKEN_TRANS_A, CHICKEN_TRANS_B)
6943#define PSR2_VSC_ENABLE_PROG_HEADER (1<<12)
6944#define PSR2_ADD_VERTICAL_LINE_COUNT (1<<15)
6945
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006946#define DISP_ARB_CTL _MMIO(0x45000)
Mika Kuoppala303d4ea2016-06-07 17:19:17 +03006947#define DISP_FBC_MEMORY_WAKE (1<<31)
Zhenyu Wang553bd142009-09-02 10:57:52 +08006948#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006949#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006950#define DISP_ARB_CTL2 _MMIO(0x45004)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006951#define DISP_DATA_PARTITION_5_6 (1<<6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006952#define DBUF_CTL _MMIO(0x45008)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306953#define DBUF_POWER_REQUEST (1<<31)
6954#define DBUF_POWER_STATE (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006955#define GEN7_MSG_CTL _MMIO(0x45010)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07006956#define WAIT_FOR_PCH_RESET_ACK (1<<1)
6957#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006958#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01006959#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08006960
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03006961#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
6962#define MASK_WAKEMEM (1<<13)
6963
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006964#define SKL_DFSM _MMIO(0x51000)
Damien Lespiaua9419e82015-06-04 18:21:30 +01006965#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
6966#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
6967#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
6968#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
6969#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
Patrik Jakobssonbf4f2fb2016-01-20 15:31:20 +01006970#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
6971#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
6972#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
Damien Lespiaua9419e82015-06-04 18:21:30 +01006973
Ville Syrjälä945f2672017-06-09 15:25:58 -07006974#define SKL_DSSM _MMIO(0x51004)
6975#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
6976
Arun Siluverya78536e2016-01-21 21:43:53 +00006977#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
6978#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1<<14)
6979
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006980#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00006981#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
arun.siluvery@linux.intel.com780f0ae2016-06-03 11:16:10 +01006982#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1<<10)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00006983
Arun Siluvery2c8580e2016-01-21 21:43:50 +00006984#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
arun.siluvery@linux.intel.com6bb628552016-06-06 09:52:49 +01006985#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00006986#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
6987
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006988/* GEN7 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006989#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
Kenneth Graunked71de142012-02-08 12:53:52 -08006990# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Damien Lespiau183c6da2015-02-09 19:33:11 +00006991# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006992#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
Mika Kuoppala873e8172016-07-20 14:26:13 +03006993# define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1<<12)
Mika Kuoppalaad2bdb42016-06-07 17:19:07 +03006994# define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1<<8)
Ben Widawskya75f3622013-11-02 21:07:59 -07006995# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08006996
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006997#define HIZ_CHICKEN _MMIO(0x7018)
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00006998# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
6999# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
Kenneth Graunked60de812015-01-10 18:02:22 -08007000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007001#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
Damien Lespiau183c6da2015-02-09 19:33:11 +00007002#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
7003
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007004#define GEN7_L3SQCREG1 _MMIO(0xB010)
Ville Syrjälä031994e2014-01-22 21:32:46 +02007005#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7006
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007007#define GEN8_L3SQCREG1 _MMIO(0xB100)
Imre Deak450174f2016-05-03 15:54:21 +03007008/*
7009 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7010 * Using the formula in BSpec leads to a hang, while the formula here works
7011 * fine and matches the formulas for all other platforms. A BSpec change
7012 * request has been filed to clarify this.
7013 */
Imre Deak36579cb2016-05-03 15:54:20 +03007014#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7015#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -07007016
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007017#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
Chris Wilson1af84522014-02-14 22:34:43 +00007018#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07007019#define GEN7_L3AGDIS (1<<19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007020#define GEN7_L3CNTLREG2 _MMIO(0xB020)
7021#define GEN7_L3CNTLREG3 _MMIO(0xB024)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007022
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007023#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007024#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7025
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007026#define GEN7_L3SQCREG4 _MMIO(0xb034)
Jesse Barnes61939d92012-10-02 17:43:38 -05007027#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
7028
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007029#define GEN8_L3SQCREG4 _MMIO(0xb118)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00007030#define GEN8_LQSC_RO_PERF_DIS (1<<27)
Arun Siluveryc82435b2015-06-19 18:37:13 +01007031#define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00007032
Ben Widawsky63801f22013-12-12 17:26:03 -08007033/* GEN8 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007034#define HDC_CHICKEN0 _MMIO(0x7300)
Rodrigo Viviacfb5552017-08-23 13:35:04 -07007035#define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
Imre Deak2a0ee942015-05-19 17:05:41 +03007036#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
Rodrigo Vivida096542014-09-19 20:16:27 -04007037#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
Damien Lespiau35cb6f32015-02-10 10:31:00 +00007038#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
7039#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
7040#define HDC_FORCE_NON_COHERENT (1<<4)
Damien Lespiau65ca7512015-02-09 19:33:22 +00007041#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
Ben Widawsky63801f22013-12-12 17:26:03 -08007042
Arun Siluvery3669ab62016-01-21 21:43:49 +00007043#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7044
Ben Widawsky38a39a72015-03-11 10:54:53 +02007045/* GEN9 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007046#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
Ben Widawsky38a39a72015-03-11 10:54:53 +02007047#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7048
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08007049/* WaCatErrorRejectionIssue */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007050#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08007051#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
7052
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007053#define HSW_SCRATCH1 _MMIO(0xb038)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007054#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
7055
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007056#define BDW_SCRATCH1 _MMIO(0xb11c)
Damien Lespiau77719d22015-02-09 19:33:13 +00007057#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
7058
Zhenyu Wangb9055052009-06-05 15:38:38 +08007059/* PCH */
7060
Adam Jackson23e81d62012-06-06 15:45:44 -04007061/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08007062#define SDE_AUDIO_POWER_D (1 << 27)
7063#define SDE_AUDIO_POWER_C (1 << 26)
7064#define SDE_AUDIO_POWER_B (1 << 25)
7065#define SDE_AUDIO_POWER_SHIFT (25)
7066#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7067#define SDE_GMBUS (1 << 24)
7068#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7069#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7070#define SDE_AUDIO_HDCP_MASK (3 << 22)
7071#define SDE_AUDIO_TRANSB (1 << 21)
7072#define SDE_AUDIO_TRANSA (1 << 20)
7073#define SDE_AUDIO_TRANS_MASK (3 << 20)
7074#define SDE_POISON (1 << 19)
7075/* 18 reserved */
7076#define SDE_FDI_RXB (1 << 17)
7077#define SDE_FDI_RXA (1 << 16)
7078#define SDE_FDI_MASK (3 << 16)
7079#define SDE_AUXD (1 << 15)
7080#define SDE_AUXC (1 << 14)
7081#define SDE_AUXB (1 << 13)
7082#define SDE_AUX_MASK (7 << 13)
7083/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08007084#define SDE_CRT_HOTPLUG (1 << 11)
7085#define SDE_PORTD_HOTPLUG (1 << 10)
7086#define SDE_PORTC_HOTPLUG (1 << 9)
7087#define SDE_PORTB_HOTPLUG (1 << 8)
7088#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05007089#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7090 SDE_SDVOB_HOTPLUG | \
7091 SDE_PORTB_HOTPLUG | \
7092 SDE_PORTC_HOTPLUG | \
7093 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08007094#define SDE_TRANSB_CRC_DONE (1 << 5)
7095#define SDE_TRANSB_CRC_ERR (1 << 4)
7096#define SDE_TRANSB_FIFO_UNDER (1 << 3)
7097#define SDE_TRANSA_CRC_DONE (1 << 2)
7098#define SDE_TRANSA_CRC_ERR (1 << 1)
7099#define SDE_TRANSA_FIFO_UNDER (1 << 0)
7100#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04007101
7102/* south display engine interrupt: CPT/PPT */
7103#define SDE_AUDIO_POWER_D_CPT (1 << 31)
7104#define SDE_AUDIO_POWER_C_CPT (1 << 30)
7105#define SDE_AUDIO_POWER_B_CPT (1 << 29)
7106#define SDE_AUDIO_POWER_SHIFT_CPT 29
7107#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7108#define SDE_AUXD_CPT (1 << 27)
7109#define SDE_AUXC_CPT (1 << 26)
7110#define SDE_AUXB_CPT (1 << 25)
7111#define SDE_AUX_MASK_CPT (7 << 25)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007112#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
Ville Syrjälä74c0b392015-08-27 23:56:07 +03007113#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007114#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7115#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7116#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04007117#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01007118#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01007119#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01007120 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01007121 SDE_PORTD_HOTPLUG_CPT | \
7122 SDE_PORTC_HOTPLUG_CPT | \
7123 SDE_PORTB_HOTPLUG_CPT)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007124#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7125 SDE_PORTD_HOTPLUG_CPT | \
7126 SDE_PORTC_HOTPLUG_CPT | \
Ville Syrjälä74c0b392015-08-27 23:56:07 +03007127 SDE_PORTB_HOTPLUG_CPT | \
7128 SDE_PORTA_HOTPLUG_SPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04007129#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03007130#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04007131#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7132#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7133#define SDE_FDI_RXC_CPT (1 << 8)
7134#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7135#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7136#define SDE_FDI_RXB_CPT (1 << 4)
7137#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7138#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7139#define SDE_FDI_RXA_CPT (1 << 0)
7140#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7141 SDE_AUDIO_CP_REQ_B_CPT | \
7142 SDE_AUDIO_CP_REQ_A_CPT)
7143#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7144 SDE_AUDIO_CP_CHG_B_CPT | \
7145 SDE_AUDIO_CP_CHG_A_CPT)
7146#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7147 SDE_FDI_RXB_CPT | \
7148 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007149
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007150#define SDEISR _MMIO(0xc4000)
7151#define SDEIMR _MMIO(0xc4004)
7152#define SDEIIR _MMIO(0xc4008)
7153#define SDEIER _MMIO(0xc400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007154
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007155#define SERR_INT _MMIO(0xc4040)
Paulo Zanonide032bf2013-04-12 17:57:58 -03007156#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03007157#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
7158#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
7159#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007160#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03007161
Zhenyu Wangb9055052009-06-05 15:38:38 +08007162/* digital port hotplug */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007163#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
Ville Syrjälä195baa02015-08-27 23:56:00 +03007164#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307165#define BXT_DDIA_HPD_INVERT (1 << 27)
Ville Syrjälä195baa02015-08-27 23:56:00 +03007166#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
7167#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
7168#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
7169#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007170#define PORTD_HOTPLUG_ENABLE (1 << 20)
7171#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
7172#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
7173#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
7174#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
7175#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
7176#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
Damien Lespiaub6965192012-12-13 16:08:59 +00007177#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
7178#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
7179#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007180#define PORTC_HOTPLUG_ENABLE (1 << 12)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307181#define BXT_DDIC_HPD_INVERT (1 << 11)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007182#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
7183#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
7184#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
7185#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
7186#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
7187#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
Damien Lespiaub6965192012-12-13 16:08:59 +00007188#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
7189#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
7190#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007191#define PORTB_HOTPLUG_ENABLE (1 << 4)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307192#define BXT_DDIB_HPD_INVERT (1 << 3)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007193#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
7194#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
7195#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
7196#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7197#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7198#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
Damien Lespiaub6965192012-12-13 16:08:59 +00007199#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7200#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7201#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307202#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7203 BXT_DDIB_HPD_INVERT | \
7204 BXT_DDIC_HPD_INVERT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007205
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007206#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007207#define PORTE_HOTPLUG_ENABLE (1 << 4)
7208#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007209#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7210#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7211#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
7212
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007213#define PCH_GPIOA _MMIO(0xc5010)
7214#define PCH_GPIOB _MMIO(0xc5014)
7215#define PCH_GPIOC _MMIO(0xc5018)
7216#define PCH_GPIOD _MMIO(0xc501c)
7217#define PCH_GPIOE _MMIO(0xc5020)
7218#define PCH_GPIOF _MMIO(0xc5024)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007219
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007220#define PCH_GMBUS0 _MMIO(0xc5100)
7221#define PCH_GMBUS1 _MMIO(0xc5104)
7222#define PCH_GMBUS2 _MMIO(0xc5108)
7223#define PCH_GMBUS3 _MMIO(0xc510c)
7224#define PCH_GMBUS4 _MMIO(0xc5110)
7225#define PCH_GMBUS5 _MMIO(0xc5120)
Eric Anholtf0217c42009-12-01 11:56:30 -08007226
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007227#define _PCH_DPLL_A 0xc6014
7228#define _PCH_DPLL_B 0xc6018
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007229#define PCH_DPLL(pll) _MMIO(pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007230
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007231#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00007232#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007233#define _PCH_FPA1 0xc6044
7234#define _PCH_FPB0 0xc6048
7235#define _PCH_FPB1 0xc604c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007236#define PCH_FP0(pll) _MMIO(pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
7237#define PCH_FP1(pll) _MMIO(pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007238
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007239#define PCH_DPLL_TEST _MMIO(0xc606c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007240
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007241#define PCH_DREF_CONTROL _MMIO(0xC6200)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007242#define DREF_CONTROL_MASK 0x7fc3
7243#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
7244#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
7245#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
7246#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
7247#define DREF_SSC_SOURCE_DISABLE (0<<11)
7248#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08007249#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007250#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
7251#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
7252#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08007253#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007254#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
7255#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08007256#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007257#define DREF_SSC4_DOWNSPREAD (0<<6)
7258#define DREF_SSC4_CENTERSPREAD (1<<6)
7259#define DREF_SSC1_DISABLE (0<<1)
7260#define DREF_SSC1_ENABLE (1<<1)
7261#define DREF_SSC4_DISABLE (0)
7262#define DREF_SSC4_ENABLE (1)
7263
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007264#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007265#define FDL_TP1_TIMER_SHIFT 12
7266#define FDL_TP1_TIMER_MASK (3<<12)
7267#define FDL_TP2_TIMER_SHIFT 10
7268#define FDL_TP2_TIMER_MASK (3<<10)
7269#define RAWCLK_FREQ_MASK 0x3ff
Rodrigo Vivi9d81a992017-06-02 13:06:41 -07007270#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
7271#define CNP_RAWCLK_DIV(div) ((div) << 16)
7272#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
7273#define CNP_RAWCLK_FRAC(frac) ((frac) << 26)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007275#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007276
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007277#define PCH_SSC4_PARMS _MMIO(0xc6210)
7278#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007279
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007280#define PCH_DPLL_SEL _MMIO(0xc7000)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007281#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
Daniel Vetter11887392013-06-05 13:34:09 +02007282#define TRANS_DPLLA_SEL(pipe) 0
Ville Syrjälä68d97532015-09-18 20:03:39 +03007283#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007284
Zhenyu Wangb9055052009-06-05 15:38:38 +08007285/* transcoder */
7286
Daniel Vetter275f01b22013-05-03 11:49:47 +02007287#define _PCH_TRANS_HTOTAL_A 0xe0000
7288#define TRANS_HTOTAL_SHIFT 16
7289#define TRANS_HACTIVE_SHIFT 0
7290#define _PCH_TRANS_HBLANK_A 0xe0004
7291#define TRANS_HBLANK_END_SHIFT 16
7292#define TRANS_HBLANK_START_SHIFT 0
7293#define _PCH_TRANS_HSYNC_A 0xe0008
7294#define TRANS_HSYNC_END_SHIFT 16
7295#define TRANS_HSYNC_START_SHIFT 0
7296#define _PCH_TRANS_VTOTAL_A 0xe000c
7297#define TRANS_VTOTAL_SHIFT 16
7298#define TRANS_VACTIVE_SHIFT 0
7299#define _PCH_TRANS_VBLANK_A 0xe0010
7300#define TRANS_VBLANK_END_SHIFT 16
7301#define TRANS_VBLANK_START_SHIFT 0
7302#define _PCH_TRANS_VSYNC_A 0xe0014
7303#define TRANS_VSYNC_END_SHIFT 16
7304#define TRANS_VSYNC_START_SHIFT 0
7305#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08007306
Daniel Vettere3b95f12013-05-03 11:49:49 +02007307#define _PCH_TRANSA_DATA_M1 0xe0030
7308#define _PCH_TRANSA_DATA_N1 0xe0034
7309#define _PCH_TRANSA_DATA_M2 0xe0038
7310#define _PCH_TRANSA_DATA_N2 0xe003c
7311#define _PCH_TRANSA_LINK_M1 0xe0040
7312#define _PCH_TRANSA_LINK_N1 0xe0044
7313#define _PCH_TRANSA_LINK_M2 0xe0048
7314#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08007315
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03007316/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07007317#define _VIDEO_DIP_CTL_A 0xe0200
7318#define _VIDEO_DIP_DATA_A 0xe0208
7319#define _VIDEO_DIP_GCP_A 0xe0210
Ville Syrjälä6d674152015-05-05 17:06:20 +03007320#define GCP_COLOR_INDICATION (1 << 2)
7321#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
7322#define GCP_AV_MUTE (1 << 0)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07007323
7324#define _VIDEO_DIP_CTL_B 0xe1200
7325#define _VIDEO_DIP_DATA_B 0xe1208
7326#define _VIDEO_DIP_GCP_B 0xe1210
7327
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007328#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
7329#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
7330#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07007331
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03007332/* Per-transcoder DIP controls (VLV) */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007333#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
7334#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
7335#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007336
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007337#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
7338#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
7339#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007340
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007341#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
7342#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
7343#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03007344
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007345#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007346 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007347 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007348#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007349 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007350 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007351#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007352 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007353 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07007354
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007355/* Haswell DIP controls */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007356
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007357#define _HSW_VIDEO_DIP_CTL_A 0x60200
7358#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
7359#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
7360#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
7361#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
7362#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
7363#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
7364#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
7365#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
7366#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
7367#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
7368#define _HSW_VIDEO_DIP_GCP_A 0x60210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007369
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007370#define _HSW_VIDEO_DIP_CTL_B 0x61200
7371#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
7372#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
7373#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
7374#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
7375#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
7376#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
7377#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
7378#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
7379#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
7380#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
7381#define _HSW_VIDEO_DIP_GCP_B 0x61210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007382
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007383#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
7384#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
7385#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
7386#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
7387#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
7388#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03007389
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007390#define _HSW_STEREO_3D_CTL_A 0x70020
7391#define S3D_ENABLE (1<<31)
7392#define _HSW_STEREO_3D_CTL_B 0x71020
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03007393
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007394#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03007395
Daniel Vetter275f01b22013-05-03 11:49:47 +02007396#define _PCH_TRANS_HTOTAL_B 0xe1000
7397#define _PCH_TRANS_HBLANK_B 0xe1004
7398#define _PCH_TRANS_HSYNC_B 0xe1008
7399#define _PCH_TRANS_VTOTAL_B 0xe100c
7400#define _PCH_TRANS_VBLANK_B 0xe1010
7401#define _PCH_TRANS_VSYNC_B 0xe1014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007402#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08007403
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007404#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
7405#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
7406#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
7407#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
7408#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
7409#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
7410#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01007411
Daniel Vettere3b95f12013-05-03 11:49:49 +02007412#define _PCH_TRANSB_DATA_M1 0xe1030
7413#define _PCH_TRANSB_DATA_N1 0xe1034
7414#define _PCH_TRANSB_DATA_M2 0xe1038
7415#define _PCH_TRANSB_DATA_N2 0xe103c
7416#define _PCH_TRANSB_LINK_M1 0xe1040
7417#define _PCH_TRANSB_LINK_N1 0xe1044
7418#define _PCH_TRANSB_LINK_M2 0xe1048
7419#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08007420
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007421#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
7422#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
7423#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
7424#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
7425#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
7426#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
7427#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
7428#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007429
Daniel Vetterab9412b2013-05-03 11:49:46 +02007430#define _PCH_TRANSACONF 0xf0008
7431#define _PCH_TRANSBCONF 0xf1008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007432#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
7433#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08007434#define TRANS_DISABLE (0<<31)
7435#define TRANS_ENABLE (1<<31)
7436#define TRANS_STATE_MASK (1<<30)
7437#define TRANS_STATE_DISABLE (0<<30)
7438#define TRANS_STATE_ENABLE (1<<30)
7439#define TRANS_FSYNC_DELAY_HB1 (0<<27)
7440#define TRANS_FSYNC_DELAY_HB2 (1<<27)
7441#define TRANS_FSYNC_DELAY_HB3 (2<<27)
7442#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02007443#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007444#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02007445#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02007446#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007447#define TRANS_8BPC (0<<5)
7448#define TRANS_10BPC (1<<5)
7449#define TRANS_6BPC (2<<5)
7450#define TRANS_12BPC (3<<5)
7451
Daniel Vetterce401412012-10-31 22:52:30 +01007452#define _TRANSA_CHICKEN1 0xf0060
7453#define _TRANSB_CHICKEN1 0xf1060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007454#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
Ville Syrjäläd1b15892015-05-05 17:06:19 +03007455#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
Daniel Vetterce401412012-10-31 22:52:30 +01007456#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07007457#define _TRANSA_CHICKEN2 0xf0064
7458#define _TRANSB_CHICKEN2 0xf1064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007459#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007460#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
7461#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
7462#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
7463#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
7464#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07007465
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007466#define SOUTH_CHICKEN1 _MMIO(0xc2000)
Jesse Barnes291427f2011-07-29 12:42:37 -07007467#define FDIA_PHASE_SYNC_SHIFT_OVR 19
7468#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02007469#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
7470#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
7471#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03007472#define SPT_PWM_GRANULARITY (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007473#define SOUTH_CHICKEN2 _MMIO(0xc2004)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007474#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
7475#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03007476#define LPT_PWM_GRANULARITY (1<<5)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007477#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07007478
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007479#define _FDI_RXA_CHICKEN 0xc200c
7480#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08007481#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
7482#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007483#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007484
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007485#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
Jesse Barnescd664072013-10-02 10:34:19 -07007486#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07007487#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07007488#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Rodrigo Vivi0a46ddd2017-08-30 21:52:23 -07007489#define CNP_PWM_CGE_GATING_DISABLE (1<<13)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007490#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07007491
Zhenyu Wangb9055052009-06-05 15:38:38 +08007492/* CPU: FDI_TX */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007493#define _FDI_TXA_CTL 0x60100
7494#define _FDI_TXB_CTL 0x61100
7495#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007496#define FDI_TX_DISABLE (0<<31)
7497#define FDI_TX_ENABLE (1<<31)
7498#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
7499#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
7500#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
7501#define FDI_LINK_TRAIN_NONE (3<<28)
7502#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
7503#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
7504#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
7505#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
7506#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
7507#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
7508#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
7509#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007510/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
7511 SNB has different settings. */
7512/* SNB A-stepping */
7513#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
7514#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
7515#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
7516#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
7517/* SNB B-stepping */
7518#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
7519#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
7520#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
7521#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
7522#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007523#define FDI_DP_PORT_WIDTH_SHIFT 19
7524#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
7525#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007526#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007527/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08007528#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07007529
7530/* Ivybridge has different bits for lolz */
7531#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
7532#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
7533#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
7534#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
7535
Zhenyu Wangb9055052009-06-05 15:38:38 +08007536/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07007537#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07007538#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007539#define FDI_SCRAMBLING_ENABLE (0<<7)
7540#define FDI_SCRAMBLING_DISABLE (1<<7)
7541
7542/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007543#define _FDI_RXA_CTL 0xf000c
7544#define _FDI_RXB_CTL 0xf100c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007545#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007546#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007547/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07007548#define FDI_FS_ERRC_ENABLE (1<<27)
7549#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02007550#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007551#define FDI_8BPC (0<<16)
7552#define FDI_10BPC (1<<16)
7553#define FDI_6BPC (2<<16)
7554#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00007555#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007556#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
7557#define FDI_RX_PLL_ENABLE (1<<13)
7558#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
7559#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
7560#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
7561#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
7562#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01007563#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007564/* CPT */
7565#define FDI_AUTO_TRAINING (1<<10)
7566#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
7567#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
7568#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
7569#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
7570#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007571
Paulo Zanoni04945642012-11-01 21:00:59 -02007572#define _FDI_RXA_MISC 0xf0010
7573#define _FDI_RXB_MISC 0xf1010
7574#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
7575#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
7576#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
7577#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
7578#define FDI_RX_TP1_TO_TP2_48 (2<<20)
7579#define FDI_RX_TP1_TO_TP2_64 (3<<20)
7580#define FDI_RX_FDI_DELAY_90 (0x90<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007581#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
Paulo Zanoni04945642012-11-01 21:00:59 -02007582
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007583#define _FDI_RXA_TUSIZE1 0xf0030
7584#define _FDI_RXA_TUSIZE2 0xf0038
7585#define _FDI_RXB_TUSIZE1 0xf1030
7586#define _FDI_RXB_TUSIZE2 0xf1038
7587#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
7588#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007589
7590/* FDI_RX interrupt register format */
7591#define FDI_RX_INTER_LANE_ALIGN (1<<10)
7592#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
7593#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
7594#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
7595#define FDI_RX_FS_CODE_ERR (1<<6)
7596#define FDI_RX_FE_CODE_ERR (1<<5)
7597#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
7598#define FDI_RX_HDCP_LINK_FAIL (1<<3)
7599#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
7600#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
7601#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
7602
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007603#define _FDI_RXA_IIR 0xf0014
7604#define _FDI_RXA_IMR 0xf0018
7605#define _FDI_RXB_IIR 0xf1014
7606#define _FDI_RXB_IMR 0xf1018
7607#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
7608#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007609
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007610#define FDI_PLL_CTL_1 _MMIO(0xfe000)
7611#define FDI_PLL_CTL_2 _MMIO(0xfe004)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007612
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007613#define PCH_LVDS _MMIO(0xe1180)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007614#define LVDS_DETECTED (1 << 1)
7615
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007616#define _PCH_DP_B 0xe4100
7617#define PCH_DP_B _MMIO(_PCH_DP_B)
Ville Syrjälä750a9512015-11-11 20:34:12 +02007618#define _PCH_DPB_AUX_CH_CTL 0xe4110
7619#define _PCH_DPB_AUX_CH_DATA1 0xe4114
7620#define _PCH_DPB_AUX_CH_DATA2 0xe4118
7621#define _PCH_DPB_AUX_CH_DATA3 0xe411c
7622#define _PCH_DPB_AUX_CH_DATA4 0xe4120
7623#define _PCH_DPB_AUX_CH_DATA5 0xe4124
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007624
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007625#define _PCH_DP_C 0xe4200
7626#define PCH_DP_C _MMIO(_PCH_DP_C)
Ville Syrjälä750a9512015-11-11 20:34:12 +02007627#define _PCH_DPC_AUX_CH_CTL 0xe4210
7628#define _PCH_DPC_AUX_CH_DATA1 0xe4214
7629#define _PCH_DPC_AUX_CH_DATA2 0xe4218
7630#define _PCH_DPC_AUX_CH_DATA3 0xe421c
7631#define _PCH_DPC_AUX_CH_DATA4 0xe4220
7632#define _PCH_DPC_AUX_CH_DATA5 0xe4224
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007633
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007634#define _PCH_DP_D 0xe4300
7635#define PCH_DP_D _MMIO(_PCH_DP_D)
Ville Syrjälä750a9512015-11-11 20:34:12 +02007636#define _PCH_DPD_AUX_CH_CTL 0xe4310
7637#define _PCH_DPD_AUX_CH_DATA1 0xe4314
7638#define _PCH_DPD_AUX_CH_DATA2 0xe4318
7639#define _PCH_DPD_AUX_CH_DATA3 0xe431c
7640#define _PCH_DPD_AUX_CH_DATA4 0xe4320
7641#define _PCH_DPD_AUX_CH_DATA5 0xe4324
7642
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007643#define PCH_DP_AUX_CH_CTL(port) _MMIO_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
7644#define PCH_DP_AUX_CH_DATA(port, i) _MMIO(_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007645
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007646/* CPT */
7647#define PORT_TRANS_A_SEL_CPT 0
7648#define PORT_TRANS_B_SEL_CPT (1<<29)
7649#define PORT_TRANS_C_SEL_CPT (2<<29)
7650#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07007651#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02007652#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
7653#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Ville Syrjälä71485e02014-04-09 13:28:55 +03007654#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
7655#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007656
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007657#define _TRANS_DP_CTL_A 0xe0300
7658#define _TRANS_DP_CTL_B 0xe1300
7659#define _TRANS_DP_CTL_C 0xe2300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007660#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007661#define TRANS_DP_OUTPUT_ENABLE (1<<31)
7662#define TRANS_DP_PORT_SEL_B (0<<29)
7663#define TRANS_DP_PORT_SEL_C (1<<29)
7664#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08007665#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007666#define TRANS_DP_PORT_SEL_MASK (3<<29)
Ville Syrjäläadc289d2015-05-05 17:17:30 +03007667#define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007668#define TRANS_DP_AUDIO_ONLY (1<<26)
7669#define TRANS_DP_ENH_FRAMING (1<<18)
7670#define TRANS_DP_8BPC (0<<9)
7671#define TRANS_DP_10BPC (1<<9)
7672#define TRANS_DP_6BPC (2<<9)
7673#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08007674#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007675#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
7676#define TRANS_DP_VSYNC_ACTIVE_LOW 0
7677#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
7678#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01007679#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007680
7681/* SNB eDP training params */
7682/* SNB A-stepping */
7683#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
7684#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
7685#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
7686#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
7687/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08007688#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
7689#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
7690#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
7691#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
7692#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007693#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
7694
Keith Packard1a2eb462011-11-16 16:26:07 -08007695/* IVB */
7696#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
7697#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
7698#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
7699#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
7700#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
7701#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03007702#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08007703
7704/* legacy values */
7705#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
7706#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
7707#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
7708#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
7709#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
7710
7711#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
7712
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007713#define VLV_PMWGICZ _MMIO(0x1300a4)
Imre Deak9e72b462014-05-05 15:13:55 +03007714
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05307715#define RC6_LOCATION _MMIO(0xD40)
7716#define RC6_CTX_IN_DRAM (1 << 0)
7717#define RC6_CTX_BASE _MMIO(0xD48)
7718#define RC6_CTX_BASE_MASK 0xFFFFFFF0
7719#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
7720#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
7721#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
7722#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
7723#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
7724#define IDLE_TIME_MASK 0xFFFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007725#define FORCEWAKE _MMIO(0xA18C)
7726#define FORCEWAKE_VLV _MMIO(0x1300b0)
7727#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
7728#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
7729#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
7730#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
7731#define FORCEWAKE_ACK _MMIO(0x130090)
7732#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
Imre Deak981a5ae2014-04-14 20:24:22 +03007733#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
7734#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
7735#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
7736
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007737#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
Imre Deak981a5ae2014-04-14 20:24:22 +03007738#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
7739#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
7740#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
7741#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007742#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
7743#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
7744#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
7745#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
7746#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
7747#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
7748#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
Chris Wilsonc5836c22012-10-17 12:09:55 +01007749#define FORCEWAKE_KERNEL 0x1
7750#define FORCEWAKE_USER 0x2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007751#define FORCEWAKE_MT_ACK _MMIO(0x130040)
7752#define ECOBUS _MMIO(0xa180)
Keith Packard8d715f02011-11-18 20:39:01 -08007753#define FORCEWAKE_MT_ENABLE (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007754#define VLV_SPAREG2H _MMIO(0xA194)
Akash Goelf2dd7572016-06-27 20:10:01 +05307755#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
7756#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
7757#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
Chris Wilson8fd26852010-12-08 18:40:43 +00007758
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007759#define GTFIFODBG _MMIO(0x120000)
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007760#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
7761#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
Ville Syrjälä90f256b2013-11-14 01:59:59 +02007762#define GT_FIFO_SBDROPERR (1<<6)
7763#define GT_FIFO_BLOBDROPERR (1<<5)
7764#define GT_FIFO_SB_READ_ABORTERR (1<<4)
7765#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01007766#define GT_FIFO_OVFERR (1<<2)
7767#define GT_FIFO_IAWRERR (1<<1)
7768#define GT_FIFO_IARDERR (1<<0)
7769
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007770#define GTFIFOCTL _MMIO(0x120008)
Ville Syrjälä46520e22013-11-14 02:00:00 +02007771#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01007772#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Deepak Sa04f90a2015-04-16 08:51:28 +05307773#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
7774#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
Chris Wilson91355832011-03-04 19:22:40 +00007775
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007776#define HSW_IDICR _MMIO(0x9008)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07007777#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
Mika Kuoppala3accaf72016-04-13 17:26:43 +03007778#define HSW_EDRAM_CAP _MMIO(0x120010)
Damien Lespiau2db59d52015-02-03 14:25:14 +00007779#define EDRAM_ENABLED 0x1
Mika Kuoppalac02e85a2016-04-13 17:26:44 +03007780#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
7781#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
7782#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07007783
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007784#define GEN6_UCGCTL1 _MMIO(0x9400)
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007785# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03007786# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02007787# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02007788# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02007789
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007790#define GEN6_UCGCTL2 _MMIO(0x9404)
Damien Lespiauf9fc42f2015-02-26 18:20:39 +00007791# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
Jesse Barnes0f846f82012-06-14 11:04:47 -07007792# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07007793# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08007794# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08007795# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08007796# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08007797
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007798#define GEN6_UCGCTL3 _MMIO(0x9408)
Robert Braggd7965152016-11-07 19:49:52 +00007799# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
Imre Deak9e72b462014-05-05 15:13:55 +03007800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007801#define GEN7_UCGCTL4 _MMIO(0x940c)
Jesse Barnese3f33d42012-06-14 11:04:50 -07007802#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
Mika Kuoppalaeee8efb2016-06-07 17:18:53 +03007803#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1<<14)
Jesse Barnese3f33d42012-06-14 11:04:50 -07007804
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007805#define GEN6_RCGCTL1 _MMIO(0x9410)
7806#define GEN6_RCGCTL2 _MMIO(0x9414)
7807#define GEN6_RSTCTL _MMIO(0x9420)
Imre Deak9e72b462014-05-05 15:13:55 +03007808
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007809#define GEN8_UCGCTL6 _MMIO(0x9430)
Damien Lespiau9253c2e2015-02-09 19:33:10 +00007810#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007811#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
Ben Widawsky868434c2015-03-11 10:49:32 +02007812#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007813
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007814#define GEN6_GFXPAUSE _MMIO(0xA000)
7815#define GEN6_RPNSWREQ _MMIO(0xA008)
Chris Wilson8fd26852010-12-08 18:40:43 +00007816#define GEN6_TURBO_DISABLE (1<<31)
7817#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03007818#define HSW_FREQUENCY(x) ((x)<<24)
Akash Goelde43ae92015-03-06 11:07:14 +05307819#define GEN9_FREQUENCY(x) ((x)<<23)
Chris Wilson8fd26852010-12-08 18:40:43 +00007820#define GEN6_OFFSET(x) ((x)<<19)
7821#define GEN6_AGGRESSIVE_TURBO (0<<15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007822#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
7823#define GEN6_RC_CONTROL _MMIO(0xA090)
Chris Wilson8fd26852010-12-08 18:40:43 +00007824#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
7825#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
7826#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
7827#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
7828#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08007829#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007830#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00007831#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
7832#define GEN6_RC_CTL_HW_ENABLE (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007833#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
7834#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
7835#define GEN6_RPSTAT1 _MMIO(0xA01C)
Jesse Barnesccab5c82011-01-18 15:49:25 -08007836#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08007837#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05307838#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08007839#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08007840#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05307841#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007842#define GEN6_RP_CONTROL _MMIO(0xA024)
Chris Wilson8fd26852010-12-08 18:40:43 +00007843#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08007844#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
7845#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
7846#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
7847#define GEN6_RP_MEDIA_HW_MODE (1<<9)
7848#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00007849#define GEN6_RP_MEDIA_IS_GFX (1<<8)
7850#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08007851#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
7852#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
7853#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01007854#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08007855#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007856#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
7857#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
7858#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
Chris Wilson7466c292016-08-15 09:49:33 +01007859#define GEN6_RP_EI_MASK 0xffffff
7860#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007861#define GEN6_RP_CUR_UP _MMIO(0xA054)
Chris Wilson7466c292016-08-15 09:49:33 +01007862#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007863#define GEN6_RP_PREV_UP _MMIO(0xA058)
7864#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
Chris Wilson7466c292016-08-15 09:49:33 +01007865#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007866#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
7867#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
7868#define GEN6_RP_UP_EI _MMIO(0xA068)
7869#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
7870#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
7871#define GEN6_RPDEUHWTC _MMIO(0xA080)
7872#define GEN6_RPDEUC _MMIO(0xA084)
7873#define GEN6_RPDEUCSW _MMIO(0xA088)
7874#define GEN6_RC_STATE _MMIO(0xA094)
Imre Deakfc619842016-06-29 19:13:55 +03007875#define RC_SW_TARGET_STATE_SHIFT 16
7876#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007877#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
7878#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
7879#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
7880#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
7881#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
7882#define GEN6_RC_SLEEP _MMIO(0xA0B0)
7883#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
7884#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
7885#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
7886#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
7887#define VLV_RCEDATA _MMIO(0xA0BC)
7888#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
7889#define GEN6_PMINTRMSK _MMIO(0xA168)
Chris Wilson655d49e2017-03-12 13:27:45 +00007890#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1<<31)
Sagar Arun Kamble9735b042017-03-07 10:22:35 +05307891#define ARAT_EXPIRED_INTRMSK (1<<9)
Imre Deakfc619842016-06-29 19:13:55 +03007892#define GEN8_MISC_CTRL0 _MMIO(0xA180)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007893#define VLV_PWRDWNUPCTL _MMIO(0xA294)
7894#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
7895#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
7896#define GEN9_PG_ENABLE _MMIO(0xA210)
Sagar Kamblea4104c52015-04-10 14:11:29 +05307897#define GEN9_RENDER_PG_ENABLE (1<<0)
7898#define GEN9_MEDIA_PG_ENABLE (1<<1)
Imre Deakfc619842016-06-29 19:13:55 +03007899#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
7900#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
7901#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
Chris Wilson8fd26852010-12-08 18:40:43 +00007902
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007903#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05307904#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
7905#define PIXEL_OVERLAP_CNT_SHIFT 30
7906
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007907#define GEN6_PMISR _MMIO(0x44020)
7908#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
7909#define GEN6_PMIIR _MMIO(0x44028)
7910#define GEN6_PMIER _MMIO(0x4402C)
Chris Wilson8fd26852010-12-08 18:40:43 +00007911#define GEN6_PM_MBOX_EVENT (1<<25)
7912#define GEN6_PM_THERMAL_EVENT (1<<24)
7913#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
7914#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
7915#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
7916#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
7917#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07007918#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07007919 GEN6_PM_RP_DOWN_THRESHOLD | \
7920 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00007921
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007922#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03007923#define GEN7_GT_SCRATCH_REG_NUM 8
7924
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007925#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
Deepak S76c3552f2014-01-30 23:08:16 +05307926#define VLV_GFX_CLK_STATUS_BIT (1<<3)
7927#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
7928
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007929#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
7930#define VLV_COUNTER_CONTROL _MMIO(0x138104)
Jesse Barnes49798eb2013-09-26 17:55:57 -07007931#define VLV_COUNT_RANGE_HIGH (1<<15)
Deepak S31685c22014-07-03 17:33:01 -04007932#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
7933#define VLV_RENDER_RC0_COUNT_EN (1<<4)
Jesse Barnes49798eb2013-09-26 17:55:57 -07007934#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
7935#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007936#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
7937#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
7938#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
Imre Deak9cc19be2014-04-14 20:24:24 +03007939
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007940#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
7941#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
7942#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
7943#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
Ben Widawskycce66a22012-03-27 18:59:38 -07007944
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007945#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
Chris Wilson8fd26852010-12-08 18:40:43 +00007946#define GEN6_PCODE_READY (1<<31)
Lyude87660502016-08-17 15:55:53 -04007947#define GEN6_PCODE_ERROR_MASK 0xFF
7948#define GEN6_PCODE_SUCCESS 0x0
7949#define GEN6_PCODE_ILLEGAL_CMD 0x1
7950#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
7951#define GEN6_PCODE_TIMEOUT 0x3
7952#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
7953#define GEN7_PCODE_TIMEOUT 0x2
7954#define GEN7_PCODE_ILLEGAL_DATA 0x3
7955#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
Ben Widawsky31643d52012-09-26 10:34:01 -07007956#define GEN6_PCODE_WRITE_RC6VIDS 0x4
7957#define GEN6_PCODE_READ_RC6VIDS 0x5
Damien Lespiau9043ae02015-04-30 16:39:18 +01007958#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
7959#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007960#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
Damien Lespiau57520bc2015-04-30 16:39:19 +01007961#define GEN9_PCODE_READ_MEM_LATENCY 0x6
7962#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
7963#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
7964#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
7965#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01007966#define SKL_PCODE_CDCLK_CONTROL 0x7
7967#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
7968#define SKL_CDCLK_READY_FOR_CHANGE 0x1
Damien Lespiau9043ae02015-04-30 16:39:18 +01007969#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
7970#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
7971#define GEN6_READ_OC_PARAMS 0xc
Paulo Zanoni515b2392013-09-10 19:36:37 -03007972#define GEN6_PCODE_READ_D_COMP 0x10
7973#define GEN6_PCODE_WRITE_D_COMP 0x11
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307974#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
Ben Widawsky2a114cc2013-11-02 21:07:47 -07007975#define DISPLAY_IPS_CONTROL 0x19
Tom O'Rourke93ee2922014-11-19 14:21:52 -08007976#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Lyude656d1b82016-08-17 15:55:54 -04007977#define GEN9_PCODE_SAGV_CONTROL 0x21
7978#define GEN9_SAGV_DISABLE 0x0
7979#define GEN9_SAGV_IS_DISABLED 0x1
7980#define GEN9_SAGV_ENABLE 0x3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007981#define GEN6_PCODE_DATA _MMIO(0x138128)
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07007982#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01007983#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007984#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
Chris Wilson8fd26852010-12-08 18:40:43 +00007985
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007986#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
Ben Widawsky4d855292011-12-12 19:34:16 -08007987#define GEN6_CORE_CPD_STATE_MASK (7<<4)
7988#define GEN6_RCn_MASK 7
7989#define GEN6_RC0 0
7990#define GEN6_RC3 2
7991#define GEN6_RC6 3
7992#define GEN6_RC7 4
7993
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007994#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02007995#define GEN8_LSLICESTAT_MASK 0x7
7996
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007997#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
7998#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
Jeff McGee5575f032015-02-27 10:22:32 -08007999#define CHV_SS_PG_ENABLE (1<<1)
8000#define CHV_EU08_PG_ENABLE (1<<9)
8001#define CHV_EU19_PG_ENABLE (1<<17)
8002#define CHV_EU210_PG_ENABLE (1<<25)
8003
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008004#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
8005#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
Jeff McGee5575f032015-02-27 10:22:32 -08008006#define CHV_EU311_PG_ENABLE (1<<1)
8007
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008008#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice)*0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008009#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Jeff McGee1c046bc2015-04-03 18:13:18 -07008010#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
Jeff McGee7f992ab2015-02-13 10:27:55 -06008011
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008012#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice)*0x8)
8013#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice)*0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008014#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
8015#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
8016#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
8017#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
8018#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
8019#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
8020#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
8021#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
8022
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008023#define GEN7_MISCCPCTL _MMIO(0x9424)
Alex Dai33a732f2015-08-12 15:43:36 +01008024#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
8025#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2)
8026#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4)
Arun Siluvery5b88aba2015-09-08 10:31:49 +01008027#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6)
Ben Widawskye3689192012-05-25 16:56:22 -07008028
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008029#define GEN8_GARBCNTL _MMIO(0xB004)
Arun Siluvery245d9662015-08-03 20:24:56 +01008030#define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7)
8031
Ben Widawskye3689192012-05-25 16:56:22 -07008032/* IVYBRIDGE DPF */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008033#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07008034#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
8035#define GEN7_PARITY_ERROR_VALID (1<<13)
8036#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
8037#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
8038#define GEN7_PARITY_ERROR_ROW(reg) \
8039 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
8040#define GEN7_PARITY_ERROR_BANK(reg) \
8041 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
8042#define GEN7_PARITY_ERROR_SUBBANK(reg) \
8043 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
8044#define GEN7_L3CDERRST1_ENABLE (1<<7)
8045
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008046#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
Ben Widawskyb9524a12012-05-25 16:56:24 -07008047#define GEN7_L3LOG_SIZE 0x80
8048
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008049#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
8050#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
Jesse Barnes12f33822012-10-25 12:15:45 -07008051#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07008052#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Nick Hoath983b4b92015-04-10 13:12:25 +01008053#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
Jesse Barnes12f33822012-10-25 12:15:45 -07008054#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
8055
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008056#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00008057#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
Damien Lespiaue2db7072015-02-09 19:33:21 +00008058#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00008059
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008060#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
Tim Gore950b2aa2016-03-16 16:13:46 +00008061#define FLOW_CONTROL_ENABLE (1<<15)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08008062#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08008063#define STALL_DOP_GATING_DISABLE (1<<5)
Rodrigo Viviaa9f4c42017-09-06 15:03:25 -07008064#define THROTTLE_12_5 (7<<2)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08008065
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008066#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
8067#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
Jesse Barnes8ab43972012-10-25 12:15:42 -07008068#define DOP_CLOCK_GATING_DISABLE (1<<0)
Oscar Mateo2cbecff2017-08-23 12:56:31 -07008069#define PUSH_CONSTANT_DEREF_DISABLE (1<<8)
Jesse Barnes8ab43972012-10-25 12:15:42 -07008070
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008071#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07008072#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
8073
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008074#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
Robert Beckett6b6d5622015-09-08 10:31:52 +01008075#define GEN8_ST_PO_DISABLE (1<<13)
8076
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008077#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
Kenneth Graunke94411592014-12-31 16:23:00 -08008078#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
Ben Widawskyfd392b62013-11-04 22:52:39 -08008079#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Nick Hoath84241712015-02-05 10:47:20 +00008080#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
Rodrigo Vivi392572f2017-08-29 16:07:23 -07008081#define CNL_FAST_ANISO_L1_BANKING_FIX (1<<4)
Ben Widawskybf663472013-11-02 21:07:57 -07008082#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08008083
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008084#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
Nick Hoathcac23df2015-02-05 10:47:22 +00008085#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
Tim Gorebfd8ad42016-04-19 15:45:52 +01008086#define GEN9_ENABLE_GPGPU_PREEMPTION (1<<2)
Nick Hoathcac23df2015-02-05 10:47:22 +00008087
Jani Nikulac46f1112014-10-27 16:26:52 +02008088/* Audio */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008089#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02008090#define INTEL_AUDIO_DEVCL 0x808629FB
8091#define INTEL_AUDIO_DEVBLC 0x80862801
8092#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08008093
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008094#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
Jani Nikulac46f1112014-10-27 16:26:52 +02008095#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
8096#define G4X_ELDV_DEVCTG (1 << 14)
8097#define G4X_ELD_ADDR_MASK (0xf << 5)
8098#define G4X_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008099#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
Wu Fengguange0dac652011-09-05 14:25:34 +08008100
Jani Nikulac46f1112014-10-27 16:26:52 +02008101#define _IBX_HDMIW_HDMIEDID_A 0xE2050
8102#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008103#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
8104 _IBX_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008105#define _IBX_AUD_CNTL_ST_A 0xE20B4
8106#define _IBX_AUD_CNTL_ST_B 0xE21B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008107#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
8108 _IBX_AUD_CNTL_ST_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008109#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
8110#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
8111#define IBX_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008112#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
Jani Nikula82910ac2014-10-27 16:26:59 +02008113#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
8114#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08008115
Jani Nikulac46f1112014-10-27 16:26:52 +02008116#define _CPT_HDMIW_HDMIEDID_A 0xE5050
8117#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008118#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008119#define _CPT_AUD_CNTL_ST_A 0xE50B4
8120#define _CPT_AUD_CNTL_ST_B 0xE51B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008121#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
8122#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
Wu Fengguange0dac652011-09-05 14:25:34 +08008123
Jani Nikulac46f1112014-10-27 16:26:52 +02008124#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
8125#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008126#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008127#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
8128#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008129#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
8130#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008131
Eric Anholtae662d32012-01-03 09:23:29 -08008132/* These are the 4 32-bit write offset registers for each stream
8133 * output buffer. It determines the offset from the
8134 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
8135 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008136#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
Eric Anholtae662d32012-01-03 09:23:29 -08008137
Jani Nikulac46f1112014-10-27 16:26:52 +02008138#define _IBX_AUD_CONFIG_A 0xe2000
8139#define _IBX_AUD_CONFIG_B 0xe2100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008140#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008141#define _CPT_AUD_CONFIG_A 0xe5000
8142#define _CPT_AUD_CONFIG_B 0xe5100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008143#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008144#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
8145#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008146#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008147
Wu Fengguangb6daa022012-01-06 14:41:31 -06008148#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
8149#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
8150#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02008151#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06008152#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02008153#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Jani Nikula25613892016-10-10 18:04:06 +03008154#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
8155#define AUD_CONFIG_N(n) \
8156 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
8157 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
Wu Fengguangb6daa022012-01-06 14:41:31 -06008158#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03008159#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
8160#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
8161#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
8162#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
8163#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
8164#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
8165#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
8166#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
8167#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
8168#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
8169#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06008170#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
8171
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008172/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02008173#define _HSW_AUD_CONFIG_A 0x65000
8174#define _HSW_AUD_CONFIG_B 0x65100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008175#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008176
Jani Nikulac46f1112014-10-27 16:26:52 +02008177#define _HSW_AUD_MISC_CTRL_A 0x65010
8178#define _HSW_AUD_MISC_CTRL_B 0x65110
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008179#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008180
Libin Yang6014ac12016-10-25 17:54:18 +03008181#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
8182#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
8183#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
8184#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
8185#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
8186#define AUD_CONFIG_M_MASK 0xfffff
8187
Jani Nikulac46f1112014-10-27 16:26:52 +02008188#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
8189#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008190#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008191
8192/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02008193#define _HSW_AUD_DIG_CNVT_1 0x65080
8194#define _HSW_AUD_DIG_CNVT_2 0x65180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008195#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
Jani Nikulac46f1112014-10-27 16:26:52 +02008196#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008197
Jani Nikulac46f1112014-10-27 16:26:52 +02008198#define _HSW_AUD_EDID_DATA_A 0x65050
8199#define _HSW_AUD_EDID_DATA_B 0x65150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008200#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008201
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008202#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
8203#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
Jani Nikula82910ac2014-10-27 16:26:59 +02008204#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
8205#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
8206#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
8207#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08008208
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008209#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
Lu, Han632f3ab2015-05-05 09:05:47 +08008210#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
8211
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03008212/* HSW Power Wells */
Imre Deak9c3a16c2017-08-14 18:15:30 +03008213#define _HSW_PWR_WELL_CTL1 0x45400
8214#define _HSW_PWR_WELL_CTL2 0x45404
8215#define _HSW_PWR_WELL_CTL3 0x45408
8216#define _HSW_PWR_WELL_CTL4 0x4540C
8217
8218/*
8219 * Each power well control register contains up to 16 (request, status) HW
8220 * flag tuples. The register index and HW flag shift is determined by the
8221 * power well ID (see i915_power_well_id). There are 4 possible sources of
8222 * power well requests each source having its own set of control registers:
8223 * BIOS, DRIVER, KVMR, DEBUG.
8224 */
8225#define _HSW_PW_REG_IDX(pw) ((pw) >> 4)
8226#define _HSW_PW_SHIFT(pw) (((pw) & 0xf) * 2)
8227/* TODO: Add all PWR_WELL_CTL registers below for new platforms */
8228#define HSW_PWR_WELL_CTL_BIOS(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
8229 _HSW_PWR_WELL_CTL1))
8230#define HSW_PWR_WELL_CTL_DRIVER(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
8231 _HSW_PWR_WELL_CTL2))
8232#define HSW_PWR_WELL_CTL_KVMR _MMIO(_HSW_PWR_WELL_CTL3)
8233#define HSW_PWR_WELL_CTL_DEBUG(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
8234 _HSW_PWR_WELL_CTL4))
8235
Imre Deak1af474f2017-07-06 17:40:34 +03008236#define HSW_PWR_WELL_CTL_REQ(pw) (1 << (_HSW_PW_SHIFT(pw) + 1))
8237#define HSW_PWR_WELL_CTL_STATE(pw) (1 << _HSW_PW_SHIFT(pw))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008238#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03008239#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
8240#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008241#define HSW_PWR_WELL_FORCE_ON (1<<19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008242#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03008243
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00008244/* SKL Fuse Status */
Imre Deakb2891eb2017-07-11 23:42:35 +03008245enum skl_power_gate {
8246 SKL_PG0,
8247 SKL_PG1,
8248 SKL_PG2,
8249};
8250
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008251#define SKL_FUSE_STATUS _MMIO(0x42000)
Imre Deakb2891eb2017-07-11 23:42:35 +03008252#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
8253/* PG0 (HW control->no power well ID), PG1..PG2 (SKL_DISP_PW1..SKL_DISP_PW2) */
8254#define SKL_PW_TO_PG(pw) ((pw) - SKL_DISP_PW_1 + SKL_PG1)
8255#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00008256
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03008257/* Per-pipe DDI Function Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008258#define _TRANS_DDI_FUNC_CTL_A 0x60400
8259#define _TRANS_DDI_FUNC_CTL_B 0x61400
8260#define _TRANS_DDI_FUNC_CTL_C 0x62400
8261#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008262#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02008263
Paulo Zanoniad80a812012-10-24 16:06:19 -02008264#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03008265/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02008266#define TRANS_DDI_PORT_MASK (7<<28)
Daniel Vetter26804af2014-06-25 22:01:55 +03008267#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoniad80a812012-10-24 16:06:19 -02008268#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
8269#define TRANS_DDI_PORT_NONE (0<<28)
8270#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
8271#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
8272#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
8273#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
8274#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
8275#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
8276#define TRANS_DDI_BPC_MASK (7<<20)
8277#define TRANS_DDI_BPC_8 (0<<20)
8278#define TRANS_DDI_BPC_10 (1<<20)
8279#define TRANS_DDI_BPC_6 (2<<20)
8280#define TRANS_DDI_BPC_12 (3<<20)
8281#define TRANS_DDI_PVSYNC (1<<17)
8282#define TRANS_DDI_PHSYNC (1<<16)
8283#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
8284#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
8285#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
8286#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
8287#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
Dave Airlie01b887c2014-05-02 11:17:41 +10008288#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
Shashank Sharma15953632017-03-13 16:54:03 +05308289#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1<<7)
8290#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1<<6)
Paulo Zanoniad80a812012-10-24 16:06:19 -02008291#define TRANS_DDI_BFI_ENABLE (1<<4)
Shashank Sharma15953632017-03-13 16:54:03 +05308292#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1<<4)
8293#define TRANS_DDI_HDMI_SCRAMBLING (1<<0)
8294#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
8295 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
8296 | TRANS_DDI_HDMI_SCRAMBLING)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03008297
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03008298/* DisplayPort Transport Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008299#define _DP_TP_CTL_A 0x64040
8300#define _DP_TP_CTL_B 0x64140
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008301#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008302#define DP_TP_CTL_ENABLE (1<<31)
8303#define DP_TP_CTL_MODE_SST (0<<27)
8304#define DP_TP_CTL_MODE_MST (1<<27)
Dave Airlie01b887c2014-05-02 11:17:41 +10008305#define DP_TP_CTL_FORCE_ACT (1<<25)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03008306#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008307#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03008308#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
8309#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
8310#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03008311#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
8312#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008313#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03008314#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03008315
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03008316/* DisplayPort Transport Status */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008317#define _DP_TP_STATUS_A 0x64044
8318#define _DP_TP_STATUS_B 0x64144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008319#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
Dave Airlie01b887c2014-05-02 11:17:41 +10008320#define DP_TP_STATUS_IDLE_DONE (1<<25)
8321#define DP_TP_STATUS_ACT_SENT (1<<24)
8322#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
8323#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
8324#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
8325#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
8326#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03008327
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03008328/* DDI Buffer Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008329#define _DDI_BUF_CTL_A 0x64000
8330#define _DDI_BUF_CTL_B 0x64100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008331#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008332#define DDI_BUF_CTL_ENABLE (1<<31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05308333#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008334#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00008335#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008336#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008337#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02008338#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03008339#define DDI_PORT_WIDTH_MASK (7 << 1)
8340#define DDI_PORT_WIDTH_SHIFT 1
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03008341#define DDI_INIT_DISPLAY_DETECTED (1<<0)
8342
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03008343/* DDI Buffer Translations */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008344#define _DDI_BUF_TRANS_A 0x64E00
8345#define _DDI_BUF_TRANS_B 0x64E60
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008346#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
Ville Syrjäläc110ae62016-07-12 15:59:29 +03008347#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008348#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03008349
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03008350/* Sideband Interface (SBI) is programmed indirectly, via
8351 * SBI_ADDR, which contains the register offset; and SBI_DATA,
8352 * which contains the payload */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008353#define SBI_ADDR _MMIO(0xC6000)
8354#define SBI_DATA _MMIO(0xC6004)
8355#define SBI_CTL_STAT _MMIO(0xC6008)
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02008356#define SBI_CTL_DEST_ICLK (0x0<<16)
8357#define SBI_CTL_DEST_MPHY (0x1<<16)
8358#define SBI_CTL_OP_IORD (0x2<<8)
8359#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03008360#define SBI_CTL_OP_CRRD (0x6<<8)
8361#define SBI_CTL_OP_CRWR (0x7<<8)
8362#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008363#define SBI_RESPONSE_SUCCESS (0x0<<1)
8364#define SBI_BUSY (0x1<<0)
8365#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03008366
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008367/* SBI offsets */
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008368#define SBI_SSCDIVINTPHASE 0x0200
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008369#define SBI_SSCDIVINTPHASE6 0x0600
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02008370#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
8371#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f<<1)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008372#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02008373#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
8374#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f<<8)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008375#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008376#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008377#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008378#define SBI_SSCDITHPHASE 0x0204
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008379#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008380#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02008381#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008382#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008383#define SBI_SSCAUXDIV6 0x0610
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02008384#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
8385#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1<<4)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008386#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008387#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008388#define SBI_GEN0 0x1f00
8389#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03008390
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03008391/* LPT PIXCLK_GATE */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008392#define PIXCLK_GATE _MMIO(0xC6020)
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03008393#define PIXCLK_GATE_UNGATE (1<<0)
8394#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03008395
Eugeni Dodonove93ea062012-03-29 12:32:32 -03008396/* SPLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008397#define SPLL_CTL _MMIO(0x46020)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03008398#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01008399#define SPLL_PLL_SSC (1<<28)
8400#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08008401#define SPLL_PLL_LCPLL (3<<28)
8402#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008403#define SPLL_PLL_FREQ_810MHz (0<<26)
8404#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08008405#define SPLL_PLL_FREQ_2700MHz (2<<26)
8406#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03008407
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03008408/* WRPLL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008409#define _WRPLL_CTL1 0x46040
8410#define _WRPLL_CTL2 0x46060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008411#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008412#define WRPLL_PLL_ENABLE (1<<31)
Daniel Vetter114fe482014-06-25 22:01:48 +03008413#define WRPLL_PLL_SSC (1<<28)
8414#define WRPLL_PLL_NON_SSC (2<<28)
8415#define WRPLL_PLL_LCPLL (3<<28)
8416#define WRPLL_PLL_REF_MASK (3<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03008417/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008418#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08008419#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008420#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08008421#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
8422#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008423#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08008424#define WRPLL_DIVIDER_FB_SHIFT 16
8425#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03008426
Eugeni Dodonovfec91812012-03-29 12:32:33 -03008427/* Port clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008428#define _PORT_CLK_SEL_A 0x46100
8429#define _PORT_CLK_SEL_B 0x46104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008430#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03008431#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
8432#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
8433#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008434#define PORT_CLK_SEL_SPLL (3<<29)
Daniel Vetter716c2e52014-06-25 22:02:02 +03008435#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03008436#define PORT_CLK_SEL_WRPLL1 (4<<29)
8437#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008438#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08008439#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03008440
Paulo Zanonibb523fc2012-10-23 18:29:56 -02008441/* Transcoder clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008442#define _TRANS_CLK_SEL_A 0x46140
8443#define _TRANS_CLK_SEL_B 0x46144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008444#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
Paulo Zanonibb523fc2012-10-23 18:29:56 -02008445/* For each transcoder, we need to select the corresponding port clock */
8446#define TRANS_CLK_SEL_DISABLED (0x0<<29)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008447#define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03008448
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03008449#define CDCLK_FREQ _MMIO(0x46200)
8450
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008451#define _TRANSA_MSA_MISC 0x60410
8452#define _TRANSB_MSA_MISC 0x61410
8453#define _TRANSC_MSA_MISC 0x62410
8454#define _TRANS_EDP_MSA_MISC 0x6f410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008455#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02008456
Paulo Zanonic9809792012-10-23 18:30:00 -02008457#define TRANS_MSA_SYNC_CLK (1<<0)
8458#define TRANS_MSA_6_BPC (0<<5)
8459#define TRANS_MSA_8_BPC (1<<5)
8460#define TRANS_MSA_10_BPC (2<<5)
8461#define TRANS_MSA_12_BPC (3<<5)
8462#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03008463
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03008464/* LCPLL Control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008465#define LCPLL_CTL _MMIO(0x130040)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03008466#define LCPLL_PLL_DISABLE (1<<31)
8467#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008468#define LCPLL_CLK_FREQ_MASK (3<<26)
8469#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07008470#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
8471#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
8472#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008473#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03008474#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03008475#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008476#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008477#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008478#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
8479
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008480/*
8481 * SKL Clocks
8482 */
8483
8484/* CDCLK_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008485#define CDCLK_CTL _MMIO(0x46000)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008486#define CDCLK_FREQ_SEL_MASK (3<<26)
8487#define CDCLK_FREQ_450_432 (0<<26)
8488#define CDCLK_FREQ_540 (1<<26)
8489#define CDCLK_FREQ_337_308 (2<<26)
8490#define CDCLK_FREQ_675_617 (3<<26)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308491#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22)
8492#define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22)
8493#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22)
8494#define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22)
8495#define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03008496#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe)<<20)
8497#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308498#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03008499#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308500
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008501/* LCPLL_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008502#define LCPLL1_CTL _MMIO(0x46010)
8503#define LCPLL2_CTL _MMIO(0x46014)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008504#define LCPLL_PLL_ENABLE (1<<31)
8505
8506/* DPLL control1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008507#define DPLL_CTRL1 _MMIO(0x6C058)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008508#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
8509#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
Damien Lespiau71cd8422015-04-30 16:39:17 +01008510#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
8511#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
8512#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008513#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
Damien Lespiau71cd8422015-04-30 16:39:17 +01008514#define DPLL_CTRL1_LINK_RATE_2700 0
8515#define DPLL_CTRL1_LINK_RATE_1350 1
8516#define DPLL_CTRL1_LINK_RATE_810 2
8517#define DPLL_CTRL1_LINK_RATE_1620 3
8518#define DPLL_CTRL1_LINK_RATE_1080 4
8519#define DPLL_CTRL1_LINK_RATE_2160 5
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008520
8521/* DPLL control2 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008522#define DPLL_CTRL2 _MMIO(0x6C05C)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008523#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008524#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
Satheeshakrishna M540e7322014-11-13 14:55:16 +00008525#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008526#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008527#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
8528
8529/* DPLL Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008530#define DPLL_STATUS _MMIO(0x6C060)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008531#define DPLL_LOCK(id) (1<<((id)*8))
8532
8533/* DPLL cfg */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008534#define _DPLL1_CFGCR1 0x6C040
8535#define _DPLL2_CFGCR1 0x6C048
8536#define _DPLL3_CFGCR1 0x6C050
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008537#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
8538#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008539#define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008540#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
8541
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008542#define _DPLL1_CFGCR2 0x6C044
8543#define _DPLL2_CFGCR2 0x6C04C
8544#define _DPLL3_CFGCR2 0x6C054
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008545#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008546#define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8)
8547#define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008548#define DPLL_CFGCR2_KDIV_MASK (3<<5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008549#define DPLL_CFGCR2_KDIV(x) ((x)<<5)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008550#define DPLL_CFGCR2_KDIV_5 (0<<5)
8551#define DPLL_CFGCR2_KDIV_2 (1<<5)
8552#define DPLL_CFGCR2_KDIV_3 (2<<5)
8553#define DPLL_CFGCR2_KDIV_1 (3<<5)
8554#define DPLL_CFGCR2_PDIV_MASK (7<<2)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008555#define DPLL_CFGCR2_PDIV(x) ((x)<<2)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008556#define DPLL_CFGCR2_PDIV_1 (0<<2)
8557#define DPLL_CFGCR2_PDIV_2 (1<<2)
8558#define DPLL_CFGCR2_PDIV_3 (2<<2)
8559#define DPLL_CFGCR2_PDIV_7 (4<<2)
8560#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
8561
Lyudeda3b8912016-02-04 10:43:21 -05008562#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008563#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00008564
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07008565/*
8566 * CNL Clocks
8567 */
8568#define DPCLKA_CFGCR0 _MMIO(0x6C200)
8569#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port)+10))
8570#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << ((port)*2))
8571#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port)*2)
8572#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << ((port)*2))
8573
Rodrigo Vivia927c922017-06-09 15:26:04 -07008574/* CNL PLL */
8575#define DPLL0_ENABLE 0x46010
8576#define DPLL1_ENABLE 0x46014
8577#define PLL_ENABLE (1 << 31)
8578#define PLL_LOCK (1 << 30)
8579#define PLL_POWER_ENABLE (1 << 27)
8580#define PLL_POWER_STATE (1 << 26)
8581#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
8582
8583#define _CNL_DPLL0_CFGCR0 0x6C000
8584#define _CNL_DPLL1_CFGCR0 0x6C080
8585#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
8586#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
8587#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
8588#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
8589#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
8590#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
8591#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
8592#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
8593#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
8594#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
8595#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
8596#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
Rodrigo Vivia9701a82017-07-06 13:52:01 -07008597#define DPLL_CFGCR0_DCO_FRAC_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -07008598#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
8599#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
8600#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
8601
8602#define _CNL_DPLL0_CFGCR1 0x6C004
8603#define _CNL_DPLL1_CFGCR1 0x6C084
8604#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
Rodrigo Vivia9701a82017-07-06 13:52:01 -07008605#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -07008606#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
8607#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
8608#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
8609#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
8610#define DPLL_CFGCR1_KDIV_1 (1 << 6)
8611#define DPLL_CFGCR1_KDIV_2 (2 << 6)
8612#define DPLL_CFGCR1_KDIV_4 (4 << 6)
8613#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
8614#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
8615#define DPLL_CFGCR1_PDIV_2 (1 << 2)
8616#define DPLL_CFGCR1_PDIV_3 (2 << 2)
8617#define DPLL_CFGCR1_PDIV_5 (4 << 2)
8618#define DPLL_CFGCR1_PDIV_7 (8 << 2)
8619#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
8620#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
8621
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308622/* BXT display engine PLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008623#define BXT_DE_PLL_CTL _MMIO(0x6d000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308624#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
8625#define BXT_DE_PLL_RATIO_MASK 0xff
8626
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008627#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308628#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
8629#define BXT_DE_PLL_LOCK (1 << 30)
Ville Syrjälä945f2672017-06-09 15:25:58 -07008630#define CNL_CDCLK_PLL_RATIO(x) (x)
8631#define CNL_CDCLK_PLL_RATIO_MASK 0xff
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308632
A.Sunil Kamath664326f2014-11-24 13:37:44 +05308633/* GEN9 DC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008634#define DC_STATE_EN _MMIO(0x45504)
Imre Deak13ae3a02015-11-04 19:24:16 +02008635#define DC_STATE_DISABLE 0
A.Sunil Kamath664326f2014-11-24 13:37:44 +05308636#define DC_STATE_EN_UPTO_DC5 (1<<0)
8637#define DC_STATE_EN_DC9 (1<<3)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05308638#define DC_STATE_EN_UPTO_DC6 (2<<0)
8639#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
8640
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008641#define DC_STATE_DEBUG _MMIO(0x45520)
Mika Kuoppala5b076882016-02-19 12:26:04 +02008642#define DC_STATE_DEBUG_MASK_CORES (1<<0)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05308643#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
8644
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008645/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
8646 * since on HSW we can't write to it using I915_WRITE. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008647#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
8648#define D_COMP_BDW _MMIO(0x138144)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008649#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
8650#define D_COMP_COMP_FORCE (1<<8)
8651#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03008652
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03008653/* Pipe WM_LINETIME - watermark line time */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008654#define _PIPE_WM_LINETIME_A 0x45270
8655#define _PIPE_WM_LINETIME_B 0x45274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008656#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008657#define PIPE_WM_LINETIME_MASK (0x1ff)
8658#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03008659#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008660#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03008661
8662/* SFUSE_STRAP */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008663#define SFUSE_STRAP _MMIO(0xc2014)
Damien Lespiau658ac4c2014-02-10 17:19:45 +00008664#define SFUSE_STRAP_FUSE_LOCK (1<<13)
Rodrigo Vivi9d81a992017-06-02 13:06:41 -07008665#define SFUSE_STRAP_RAW_FREQUENCY (1<<8)
Damien Lespiau658ac4c2014-02-10 17:19:45 +00008666#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Ville Syrjälä65e472e2015-12-01 23:28:55 +02008667#define SFUSE_STRAP_CRT_DISABLED (1<<6)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03008668#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
8669#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
8670#define SFUSE_STRAP_DDID_DETECTED (1<<0)
8671
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008672#define WM_MISC _MMIO(0x45260)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03008673#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
8674
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008675#define WM_DBG _MMIO(0x45280)
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03008676#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
8677#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
8678#define WM_DBG_DISALLOW_SPRITE (1<<2)
8679
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008680/* pipe CSC */
8681#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
8682#define _PIPE_A_CSC_COEFF_BY 0x49014
8683#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
8684#define _PIPE_A_CSC_COEFF_BU 0x4901c
8685#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
8686#define _PIPE_A_CSC_COEFF_BV 0x49024
8687#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03008688#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
8689#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
8690#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008691#define _PIPE_A_CSC_PREOFF_HI 0x49030
8692#define _PIPE_A_CSC_PREOFF_ME 0x49034
8693#define _PIPE_A_CSC_PREOFF_LO 0x49038
8694#define _PIPE_A_CSC_POSTOFF_HI 0x49040
8695#define _PIPE_A_CSC_POSTOFF_ME 0x49044
8696#define _PIPE_A_CSC_POSTOFF_LO 0x49048
8697
8698#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
8699#define _PIPE_B_CSC_COEFF_BY 0x49114
8700#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
8701#define _PIPE_B_CSC_COEFF_BU 0x4911c
8702#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
8703#define _PIPE_B_CSC_COEFF_BV 0x49124
8704#define _PIPE_B_CSC_MODE 0x49128
8705#define _PIPE_B_CSC_PREOFF_HI 0x49130
8706#define _PIPE_B_CSC_PREOFF_ME 0x49134
8707#define _PIPE_B_CSC_PREOFF_LO 0x49138
8708#define _PIPE_B_CSC_POSTOFF_HI 0x49140
8709#define _PIPE_B_CSC_POSTOFF_ME 0x49144
8710#define _PIPE_B_CSC_POSTOFF_LO 0x49148
8711
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008712#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
8713#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
8714#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
8715#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
8716#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
8717#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
8718#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
8719#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
8720#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
8721#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
8722#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
8723#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
8724#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008725
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00008726/* pipe degamma/gamma LUTs on IVB+ */
8727#define _PAL_PREC_INDEX_A 0x4A400
8728#define _PAL_PREC_INDEX_B 0x4AC00
8729#define _PAL_PREC_INDEX_C 0x4B400
8730#define PAL_PREC_10_12_BIT (0 << 31)
8731#define PAL_PREC_SPLIT_MODE (1 << 31)
8732#define PAL_PREC_AUTO_INCREMENT (1 << 15)
Ander Conselvan de Oliveira2fcb2062017-01-26 13:24:23 +02008733#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00008734#define _PAL_PREC_DATA_A 0x4A404
8735#define _PAL_PREC_DATA_B 0x4AC04
8736#define _PAL_PREC_DATA_C 0x4B404
8737#define _PAL_PREC_GC_MAX_A 0x4A410
8738#define _PAL_PREC_GC_MAX_B 0x4AC10
8739#define _PAL_PREC_GC_MAX_C 0x4B410
8740#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
8741#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
8742#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +02008743#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
8744#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
8745#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00008746
8747#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
8748#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
8749#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
8750#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
8751
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +02008752#define _PRE_CSC_GAMC_INDEX_A 0x4A484
8753#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
8754#define _PRE_CSC_GAMC_INDEX_C 0x4B484
8755#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
8756#define _PRE_CSC_GAMC_DATA_A 0x4A488
8757#define _PRE_CSC_GAMC_DATA_B 0x4AC88
8758#define _PRE_CSC_GAMC_DATA_C 0x4B488
8759
8760#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
8761#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
8762
Lionel Landwerlin29dc3732016-03-16 10:57:17 +00008763/* pipe CSC & degamma/gamma LUTs on CHV */
8764#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
8765#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
8766#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
8767#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
8768#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
8769#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
8770#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
8771#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
8772#define CGM_PIPE_MODE_GAMMA (1 << 2)
8773#define CGM_PIPE_MODE_CSC (1 << 1)
8774#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
8775
8776#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
8777#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
8778#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
8779#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
8780#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
8781#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
8782#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
8783#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
8784
8785#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
8786#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
8787#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
8788#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
8789#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
8790#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
8791#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
8792#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
8793
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008794/* MIPI DSI registers */
8795
Hans de Goede0ad4dc82017-05-18 13:06:44 +02008796#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008797#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
Jani Nikula3230bf12013-08-27 15:12:16 +03008798
Deepak Mbcc65702017-02-17 18:13:34 +05308799#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
8800#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
8801#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
8802#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
8803
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308804/* BXT MIPI clock controls */
8805#define BXT_MAX_VAR_OUTPUT_KHZ 39500
8806
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008807#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308808#define BXT_MIPI1_DIV_SHIFT 26
8809#define BXT_MIPI2_DIV_SHIFT 10
8810#define BXT_MIPI_DIV_SHIFT(port) \
8811 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
8812 BXT_MIPI2_DIV_SHIFT)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308813
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308814/* TX control divider to select actual TX clock output from (8x/var) */
Deepak M782d25c2016-02-15 22:43:57 +05308815#define BXT_MIPI1_TX_ESCLK_SHIFT 26
8816#define BXT_MIPI2_TX_ESCLK_SHIFT 10
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308817#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
8818 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
8819 BXT_MIPI2_TX_ESCLK_SHIFT)
Deepak M782d25c2016-02-15 22:43:57 +05308820#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
8821#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308822#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
8823 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
Deepak M782d25c2016-02-15 22:43:57 +05308824 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
8825#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
8826 ((val & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
8827/* RX upper control divider to select actual RX clock output from 8x */
8828#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
8829#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
8830#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
8831 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
8832 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
8833#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
8834#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
8835#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
8836 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
8837 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
8838#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
8839 ((val & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
8840/* 8/3X divider to select the actual 8/3X clock output from 8x */
8841#define BXT_MIPI1_8X_BY3_SHIFT 19
8842#define BXT_MIPI2_8X_BY3_SHIFT 3
8843#define BXT_MIPI_8X_BY3_SHIFT(port) \
8844 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
8845 BXT_MIPI2_8X_BY3_SHIFT)
8846#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
8847#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
8848#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
8849 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
8850 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
8851#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
8852 ((val & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
8853/* RX lower control divider to select actual RX clock output from 8x */
8854#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
8855#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
8856#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
8857 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
8858 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
8859#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
8860#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
8861#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
8862 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
8863 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
8864#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
8865 ((val & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
8866
8867#define RX_DIVIDER_BIT_1_2 0x3
8868#define RX_DIVIDER_BIT_3_4 0xC
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308869
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308870/* BXT MIPI mode configure */
8871#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
8872#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008873#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308874 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
8875
8876#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
8877#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008878#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308879 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
8880
8881#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
8882#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008883#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308884 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
8885
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008886#define BXT_DSI_PLL_CTL _MMIO(0x161000)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308887#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
8888#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
8889#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
Deepak Mf340c2f2017-02-17 18:13:32 +05308890#define BXT_DSIC_16X_BY1 (0 << 10)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308891#define BXT_DSIC_16X_BY2 (1 << 10)
8892#define BXT_DSIC_16X_BY3 (2 << 10)
8893#define BXT_DSIC_16X_BY4 (3 << 10)
Imre Deakdb18b6a2016-03-24 12:41:40 +02008894#define BXT_DSIC_16X_MASK (3 << 10)
Deepak Mf340c2f2017-02-17 18:13:32 +05308895#define BXT_DSIA_16X_BY1 (0 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308896#define BXT_DSIA_16X_BY2 (1 << 8)
8897#define BXT_DSIA_16X_BY3 (2 << 8)
8898#define BXT_DSIA_16X_BY4 (3 << 8)
Imre Deakdb18b6a2016-03-24 12:41:40 +02008899#define BXT_DSIA_16X_MASK (3 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308900#define BXT_DSI_FREQ_SEL_SHIFT 8
8901#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
8902
8903#define BXT_DSI_PLL_RATIO_MAX 0x7D
8904#define BXT_DSI_PLL_RATIO_MIN 0x22
Deepak Mf340c2f2017-02-17 18:13:32 +05308905#define GLK_DSI_PLL_RATIO_MAX 0x6F
8906#define GLK_DSI_PLL_RATIO_MIN 0x22
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308907#define BXT_DSI_PLL_RATIO_MASK 0xFF
Deepak M61ad9922015-12-04 19:47:38 +05308908#define BXT_REF_CLOCK_KHZ 19200
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308909
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008910#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308911#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
8912#define BXT_DSI_PLL_LOCKED (1 << 30)
8913
Jani Nikula3230bf12013-08-27 15:12:16 +03008914#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008915#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008916#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05308917
8918 /* BXT port control */
8919#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
8920#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008921#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05308922
Uma Shankar1881a422017-01-25 19:43:23 +05308923#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
8924#define STAP_SELECT (1 << 0)
8925
8926#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
8927#define HS_IO_CTRL_SELECT (1 << 0)
8928
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008929#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03008930#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
8931#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +05308932#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +03008933#define DUAL_LINK_MODE_MASK (1 << 26)
8934#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
8935#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008936#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03008937#define FLOPPED_HSTX (1 << 23)
8938#define DE_INVERT (1 << 19) /* XXX */
8939#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
8940#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
8941#define AFE_LATCHOUT (1 << 17)
8942#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008943#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
8944#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
8945#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
8946#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +03008947#define CSB_SHIFT 9
8948#define CSB_MASK (3 << 9)
8949#define CSB_20MHZ (0 << 9)
8950#define CSB_10MHZ (1 << 9)
8951#define CSB_40MHZ (2 << 9)
8952#define BANDGAP_MASK (1 << 8)
8953#define BANDGAP_PNW_CIRCUIT (0 << 8)
8954#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008955#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
8956#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
8957#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
8958#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03008959#define TEARING_EFFECT_MASK (3 << 2)
8960#define TEARING_EFFECT_OFF (0 << 2)
8961#define TEARING_EFFECT_DSI (1 << 2)
8962#define TEARING_EFFECT_GPIO (2 << 2)
8963#define LANE_CONFIGURATION_SHIFT 0
8964#define LANE_CONFIGURATION_MASK (3 << 0)
8965#define LANE_CONFIGURATION_4LANE (0 << 0)
8966#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
8967#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
8968
8969#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008970#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008971#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008972#define TEARING_EFFECT_DELAY_SHIFT 0
8973#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
8974
8975/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308976#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +03008977
8978/* MIPI DSI Controller and D-PHY registers */
8979
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308980#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008981#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008982#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +03008983#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
8984#define ULPS_STATE_MASK (3 << 1)
8985#define ULPS_STATE_ENTER (2 << 1)
8986#define ULPS_STATE_EXIT (1 << 1)
8987#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
8988#define DEVICE_READY (1 << 0)
8989
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308990#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008991#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008992#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308993#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008994#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008995#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +03008996#define TEARING_EFFECT (1 << 31)
8997#define SPL_PKT_SENT_INTERRUPT (1 << 30)
8998#define GEN_READ_DATA_AVAIL (1 << 29)
8999#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
9000#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
9001#define RX_PROT_VIOLATION (1 << 26)
9002#define RX_INVALID_TX_LENGTH (1 << 25)
9003#define ACK_WITH_NO_ERROR (1 << 24)
9004#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
9005#define LP_RX_TIMEOUT (1 << 22)
9006#define HS_TX_TIMEOUT (1 << 21)
9007#define DPI_FIFO_UNDERRUN (1 << 20)
9008#define LOW_CONTENTION (1 << 19)
9009#define HIGH_CONTENTION (1 << 18)
9010#define TXDSI_VC_ID_INVALID (1 << 17)
9011#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
9012#define TXCHECKSUM_ERROR (1 << 15)
9013#define TXECC_MULTIBIT_ERROR (1 << 14)
9014#define TXECC_SINGLE_BIT_ERROR (1 << 13)
9015#define TXFALSE_CONTROL_ERROR (1 << 12)
9016#define RXDSI_VC_ID_INVALID (1 << 11)
9017#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
9018#define RXCHECKSUM_ERROR (1 << 9)
9019#define RXECC_MULTIBIT_ERROR (1 << 8)
9020#define RXECC_SINGLE_BIT_ERROR (1 << 7)
9021#define RXFALSE_CONTROL_ERROR (1 << 6)
9022#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
9023#define RX_LP_TX_SYNC_ERROR (1 << 4)
9024#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
9025#define RXEOT_SYNC_ERROR (1 << 2)
9026#define RXSOT_SYNC_ERROR (1 << 1)
9027#define RXSOT_ERROR (1 << 0)
9028
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309029#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009030#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009031#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +03009032#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
9033#define CMD_MODE_NOT_SUPPORTED (0 << 13)
9034#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
9035#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
9036#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
9037#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
9038#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
9039#define VID_MODE_FORMAT_MASK (0xf << 7)
9040#define VID_MODE_NOT_SUPPORTED (0 << 7)
9041#define VID_MODE_FORMAT_RGB565 (1 << 7)
Jani Nikula42c151e2016-03-16 12:21:39 +02009042#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
9043#define VID_MODE_FORMAT_RGB666 (3 << 7)
Jani Nikula3230bf12013-08-27 15:12:16 +03009044#define VID_MODE_FORMAT_RGB888 (4 << 7)
9045#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
9046#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
9047#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
9048#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
9049#define DATA_LANES_PRG_REG_SHIFT 0
9050#define DATA_LANES_PRG_REG_MASK (7 << 0)
9051
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309052#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009053#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009054#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009055#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
9056
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309057#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009058#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009059#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009060#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
9061
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309062#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009063#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009064#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009065#define TURN_AROUND_TIMEOUT_MASK 0x3f
9066
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309067#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009068#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009069#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +03009070#define DEVICE_RESET_TIMER_MASK 0xffff
9071
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309072#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009073#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009074#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +03009075#define VERTICAL_ADDRESS_SHIFT 16
9076#define VERTICAL_ADDRESS_MASK (0xffff << 16)
9077#define HORIZONTAL_ADDRESS_SHIFT 0
9078#define HORIZONTAL_ADDRESS_MASK 0xffff
9079
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309080#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009081#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009082#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03009083#define DBI_FIFO_EMPTY_HALF (0 << 0)
9084#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
9085#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
9086
9087/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309088#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009089#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009090#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009091
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309092#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009093#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009094#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009095
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309096#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009097#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009098#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009099
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309100#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009101#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009102#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009103
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309104#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009105#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009106#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009107
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309108#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009109#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009110#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009111
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309112#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009113#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009114#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009115
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309116#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009117#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009118#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309119
Jani Nikula3230bf12013-08-27 15:12:16 +03009120/* regs above are bits 15:0 */
9121
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309122#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009123#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009124#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +03009125#define DPI_LP_MODE (1 << 6)
9126#define BACKLIGHT_OFF (1 << 5)
9127#define BACKLIGHT_ON (1 << 4)
9128#define COLOR_MODE_OFF (1 << 3)
9129#define COLOR_MODE_ON (1 << 2)
9130#define TURN_ON (1 << 1)
9131#define SHUTDOWN (1 << 0)
9132
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309133#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009134#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009135#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03009136#define COMMAND_BYTE_SHIFT 0
9137#define COMMAND_BYTE_MASK (0x3f << 0)
9138
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309139#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009140#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009141#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009142#define MASTER_INIT_TIMER_SHIFT 0
9143#define MASTER_INIT_TIMER_MASK (0xffff << 0)
9144
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309145#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009146#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009147#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009148 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +03009149#define MAX_RETURN_PKT_SIZE_SHIFT 0
9150#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
9151
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309152#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009153#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009154#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009155#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
9156#define DISABLE_VIDEO_BTA (1 << 3)
9157#define IP_TG_CONFIG (1 << 2)
9158#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
9159#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
9160#define VIDEO_MODE_BURST (3 << 0)
9161
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309162#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009163#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009164#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
Jani Nikulaf90e8c32016-06-03 17:57:05 +03009165#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
9166#define BXT_DPHY_DEFEATURE_EN (1 << 8)
Jani Nikula3230bf12013-08-27 15:12:16 +03009167#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
9168#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
9169#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
9170#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
9171#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
9172#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
9173#define CLOCKSTOP (1 << 1)
9174#define EOT_DISABLE (1 << 0)
9175
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309176#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009177#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009178#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +03009179#define LP_BYTECLK_SHIFT 0
9180#define LP_BYTECLK_MASK (0xffff << 0)
9181
Deepak Mb426f982017-02-17 18:13:30 +05309182#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
9183#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
9184#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
9185
9186#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
9187#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
9188#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
9189
Jani Nikula3230bf12013-08-27 15:12:16 +03009190/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309191#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009192#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009193#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03009194
9195/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309196#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009197#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009198#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03009199
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309200#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009201#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009202#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309203#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009204#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009205#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03009206#define LONG_PACKET_WORD_COUNT_SHIFT 8
9207#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
9208#define SHORT_PACKET_PARAM_SHIFT 8
9209#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
9210#define VIRTUAL_CHANNEL_SHIFT 6
9211#define VIRTUAL_CHANNEL_MASK (3 << 6)
9212#define DATA_TYPE_SHIFT 0
Ville Syrjälä395b2912015-09-18 20:03:40 +03009213#define DATA_TYPE_MASK (0x3f << 0)
Jani Nikula3230bf12013-08-27 15:12:16 +03009214/* data type values, see include/video/mipi_display.h */
9215
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309216#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009217#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009218#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009219#define DPI_FIFO_EMPTY (1 << 28)
9220#define DBI_FIFO_EMPTY (1 << 27)
9221#define LP_CTRL_FIFO_EMPTY (1 << 26)
9222#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
9223#define LP_CTRL_FIFO_FULL (1 << 24)
9224#define HS_CTRL_FIFO_EMPTY (1 << 18)
9225#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
9226#define HS_CTRL_FIFO_FULL (1 << 16)
9227#define LP_DATA_FIFO_EMPTY (1 << 10)
9228#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
9229#define LP_DATA_FIFO_FULL (1 << 8)
9230#define HS_DATA_FIFO_EMPTY (1 << 2)
9231#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
9232#define HS_DATA_FIFO_FULL (1 << 0)
9233
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309234#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009235#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009236#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03009237#define DBI_HS_LP_MODE_MASK (1 << 0)
9238#define DBI_LP_MODE (1 << 0)
9239#define DBI_HS_MODE (0 << 0)
9240
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309241#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009242#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009243#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +03009244#define EXIT_ZERO_COUNT_SHIFT 24
9245#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
9246#define TRAIL_COUNT_SHIFT 16
9247#define TRAIL_COUNT_MASK (0x1f << 16)
9248#define CLK_ZERO_COUNT_SHIFT 8
9249#define CLK_ZERO_COUNT_MASK (0xff << 8)
9250#define PREPARE_COUNT_SHIFT 0
9251#define PREPARE_COUNT_MASK (0x3f << 0)
9252
9253/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309254#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009255#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009256#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03009257
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009258#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
9259#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
9260#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03009261#define LP_HS_SSW_CNT_SHIFT 16
9262#define LP_HS_SSW_CNT_MASK (0xffff << 16)
9263#define HS_LP_PWR_SW_CNT_SHIFT 0
9264#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
9265
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309266#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009267#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009268#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +03009269#define STOP_STATE_STALL_COUNTER_SHIFT 0
9270#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
9271
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309272#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009273#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009274#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309275#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009276#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009277#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +03009278#define RX_CONTENTION_DETECTED (1 << 0)
9279
9280/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309281#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +03009282#define DBI_TYPEC_ENABLE (1 << 31)
9283#define DBI_TYPEC_WIP (1 << 30)
9284#define DBI_TYPEC_OPTION_SHIFT 28
9285#define DBI_TYPEC_OPTION_MASK (3 << 28)
9286#define DBI_TYPEC_FREQ_SHIFT 24
9287#define DBI_TYPEC_FREQ_MASK (0xf << 24)
9288#define DBI_TYPEC_OVERRIDE (1 << 8)
9289#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
9290#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
9291
9292
9293/* MIPI adapter registers */
9294
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309295#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009296#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009297#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03009298#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
9299#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
9300#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
9301#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
9302#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
9303#define READ_REQUEST_PRIORITY_SHIFT 3
9304#define READ_REQUEST_PRIORITY_MASK (3 << 3)
9305#define READ_REQUEST_PRIORITY_LOW (0 << 3)
9306#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
9307#define RGB_FLIP_TO_BGR (1 << 2)
9308
Jani Nikula6b93e9c2016-03-15 21:51:12 +02009309#define BXT_PIPE_SELECT_SHIFT 7
Shashank Sharmad2e08c02015-09-01 19:41:40 +05309310#define BXT_PIPE_SELECT_MASK (7 << 7)
Deepak M56c48972015-12-09 20:14:04 +05309311#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
Deepak M093d6802016-12-15 14:31:32 +05309312#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
9313#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
9314#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
9315#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
9316#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
9317#define GLK_LP_WAKE (1 << 22)
9318#define GLK_LP11_LOW_PWR_MODE (1 << 21)
9319#define GLK_LP00_LOW_PWR_MODE (1 << 20)
9320#define GLK_FIREWALL_ENABLE (1 << 16)
9321#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
9322#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
9323#define BXT_DSC_ENABLE (1 << 3)
9324#define BXT_RGB_FLIP (1 << 2)
9325#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
9326#define GLK_MIPIIO_ENABLE (1 << 0)
Shashank Sharmad2e08c02015-09-01 19:41:40 +05309327
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309328#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009329#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009330#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03009331#define DATA_MEM_ADDRESS_SHIFT 5
9332#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
9333#define DATA_VALID (1 << 0)
9334
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309335#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009336#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009337#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03009338#define DATA_LENGTH_SHIFT 0
9339#define DATA_LENGTH_MASK (0xfffff << 0)
9340
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309341#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009342#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009343#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03009344#define COMMAND_MEM_ADDRESS_SHIFT 5
9345#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
9346#define AUTO_PWG_ENABLE (1 << 2)
9347#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
9348#define COMMAND_VALID (1 << 0)
9349
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309350#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009351#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009352#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03009353#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
9354#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
9355
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309356#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009357#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009358#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +03009359
Shashank Sharma4ad83e92014-06-02 18:07:47 +05309360#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02009361#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009362#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +03009363#define READ_DATA_VALID(n) (1 << (n))
9364
Antti Koskipaaa57c7742014-02-04 14:22:24 +02009365/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00009366#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
9367#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02009368
Peter Antoine3bbaba02015-07-10 20:13:11 +03009369/* MOCS (Memory Object Control State) registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009370#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
Peter Antoine3bbaba02015-07-10 20:13:11 +03009371
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009372#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
9373#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
9374#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
9375#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
9376#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
Peter Antoine3bbaba02015-07-10 20:13:11 +03009377
Tim Gored5165eb2016-02-04 11:49:34 +00009378/* gamt regs */
9379#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
9380#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
9381#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
9382#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
9383#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
9384
Jesse Barnes585fb112008-07-29 11:54:06 -07009385#endif /* _I915_REG_H_ */