blob: 1fcc4c9efc00924e7ca3b45d4a35fe40df878fbd [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Jesse Barnes585fb112008-07-29 11:54:06 -070028/*
29 * The Bridge device's PCI config space has information about the
30 * fb aperture size and the amount of pre-reserved memory.
31 */
32#define INTEL_GMCH_CTRL 0x52
Dave Airlie28d52042009-09-21 14:33:58 +100033#define INTEL_GMCH_VGA_DISABLE (1 << 1)
Jesse Barnes585fb112008-07-29 11:54:06 -070034#define INTEL_GMCH_ENABLED 0x4
35#define INTEL_GMCH_MEM_MASK 0x1
36#define INTEL_GMCH_MEM_64M 0x1
37#define INTEL_GMCH_MEM_128M 0
38
Eric Anholt241fa852009-01-02 18:05:51 -080039#define INTEL_GMCH_GMS_MASK (0xf << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -070040#define INTEL_855_GMCH_GMS_DISABLED (0x0 << 4)
41#define INTEL_855_GMCH_GMS_STOLEN_1M (0x1 << 4)
42#define INTEL_855_GMCH_GMS_STOLEN_4M (0x2 << 4)
43#define INTEL_855_GMCH_GMS_STOLEN_8M (0x3 << 4)
44#define INTEL_855_GMCH_GMS_STOLEN_16M (0x4 << 4)
45#define INTEL_855_GMCH_GMS_STOLEN_32M (0x5 << 4)
46
47#define INTEL_915G_GMCH_GMS_STOLEN_48M (0x6 << 4)
48#define INTEL_915G_GMCH_GMS_STOLEN_64M (0x7 << 4)
Eric Anholt241fa852009-01-02 18:05:51 -080049#define INTEL_GMCH_GMS_STOLEN_128M (0x8 << 4)
50#define INTEL_GMCH_GMS_STOLEN_256M (0x9 << 4)
51#define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
52#define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
53#define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
54#define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -070055
Zhenyu Wang14bc4902009-11-11 01:25:25 +080056#define SNB_GMCH_CTRL 0x50
57#define SNB_GMCH_GMS_STOLEN_MASK 0xF8
58#define SNB_GMCH_GMS_STOLEN_32M (1 << 3)
59#define SNB_GMCH_GMS_STOLEN_64M (2 << 3)
60#define SNB_GMCH_GMS_STOLEN_96M (3 << 3)
61#define SNB_GMCH_GMS_STOLEN_128M (4 << 3)
62#define SNB_GMCH_GMS_STOLEN_160M (5 << 3)
63#define SNB_GMCH_GMS_STOLEN_192M (6 << 3)
64#define SNB_GMCH_GMS_STOLEN_224M (7 << 3)
65#define SNB_GMCH_GMS_STOLEN_256M (8 << 3)
66#define SNB_GMCH_GMS_STOLEN_288M (9 << 3)
67#define SNB_GMCH_GMS_STOLEN_320M (0xa << 3)
68#define SNB_GMCH_GMS_STOLEN_352M (0xb << 3)
69#define SNB_GMCH_GMS_STOLEN_384M (0xc << 3)
70#define SNB_GMCH_GMS_STOLEN_416M (0xd << 3)
71#define SNB_GMCH_GMS_STOLEN_448M (0xe << 3)
72#define SNB_GMCH_GMS_STOLEN_480M (0xf << 3)
73#define SNB_GMCH_GMS_STOLEN_512M (0x10 << 3)
74
Jesse Barnes585fb112008-07-29 11:54:06 -070075/* PCI config space */
76
77#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070078#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070079#define GC_CLOCK_133_200 (0 << 0)
80#define GC_CLOCK_100_200 (1 << 0)
81#define GC_CLOCK_100_133 (2 << 0)
82#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080083#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070084#define GCFGC 0xf0 /* 915+ only */
85#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
86#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
87#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
88#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070089#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
90#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
91#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
92#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
93#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
94#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
95#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
96#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
97#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
98#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
99#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
100#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
101#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
102#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
103#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
104#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
105#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
106#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
107#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700108#define LBB 0xf4
Ben Gamari11ed50e2009-09-14 17:48:45 -0400109#define GDRST 0xc0
110#define GDRST_FULL (0<<2)
111#define GDRST_RENDER (1<<2)
112#define GDRST_MEDIA (3<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700113
114/* VGA stuff */
115
116#define VGA_ST01_MDA 0x3ba
117#define VGA_ST01_CGA 0x3da
118
119#define VGA_MSR_WRITE 0x3c2
120#define VGA_MSR_READ 0x3cc
121#define VGA_MSR_MEM_EN (1<<1)
122#define VGA_MSR_CGA_MODE (1<<0)
123
124#define VGA_SR_INDEX 0x3c4
125#define VGA_SR_DATA 0x3c5
126
127#define VGA_AR_INDEX 0x3c0
128#define VGA_AR_VID_EN (1<<5)
129#define VGA_AR_DATA_WRITE 0x3c0
130#define VGA_AR_DATA_READ 0x3c1
131
132#define VGA_GR_INDEX 0x3ce
133#define VGA_GR_DATA 0x3cf
134/* GR05 */
135#define VGA_GR_MEM_READ_MODE_SHIFT 3
136#define VGA_GR_MEM_READ_MODE_PLANE 1
137/* GR06 */
138#define VGA_GR_MEM_MODE_MASK 0xc
139#define VGA_GR_MEM_MODE_SHIFT 2
140#define VGA_GR_MEM_A0000_AFFFF 0
141#define VGA_GR_MEM_A0000_BFFFF 1
142#define VGA_GR_MEM_B0000_B7FFF 2
143#define VGA_GR_MEM_B0000_BFFFF 3
144
145#define VGA_DACMASK 0x3c6
146#define VGA_DACRX 0x3c7
147#define VGA_DACWX 0x3c8
148#define VGA_DACDATA 0x3c9
149
150#define VGA_CR_INDEX_MDA 0x3b4
151#define VGA_CR_DATA_MDA 0x3b5
152#define VGA_CR_INDEX_CGA 0x3d4
153#define VGA_CR_DATA_CGA 0x3d5
154
155/*
156 * Memory interface instructions used by the kernel
157 */
158#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
159
160#define MI_NOOP MI_INSTR(0, 0)
161#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
162#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200163#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700164#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
165#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
166#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
167#define MI_FLUSH MI_INSTR(0x04, 0)
168#define MI_READ_FLUSH (1 << 0)
169#define MI_EXE_FLUSH (1 << 1)
170#define MI_NO_WRITE_FLUSH (1 << 2)
171#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
172#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
173#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
174#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200175#define MI_OVERLAY_FLIP MI_INSTR(0x11,0)
176#define MI_OVERLAY_CONTINUE (0x0<<21)
177#define MI_OVERLAY_ON (0x1<<21)
178#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700179#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500180#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
181#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Jesse Barnes585fb112008-07-29 11:54:06 -0700182#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
183#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
184#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
185#define MI_STORE_DWORD_INDEX_SHIFT 2
186#define MI_LOAD_REGISTER_IMM MI_INSTR(0x22, 1)
187#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
188#define MI_BATCH_NON_SECURE (1)
189#define MI_BATCH_NON_SECURE_I965 (1<<8)
190#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
191
192/*
193 * 3D instructions used by the kernel
194 */
195#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
196
197#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
198#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
199#define SC_UPDATE_SCISSOR (0x1<<1)
200#define SC_ENABLE_MASK (0x1<<0)
201#define SC_ENABLE (0x1<<0)
202#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
203#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
204#define SCI_YMIN_MASK (0xffff<<16)
205#define SCI_XMIN_MASK (0xffff<<0)
206#define SCI_YMAX_MASK (0xffff<<16)
207#define SCI_XMAX_MASK (0xffff<<0)
208#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
209#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
210#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
211#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
212#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
213#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
214#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
215#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
216#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
217#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
218#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
219#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
220#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
221#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
222#define BLT_DEPTH_8 (0<<24)
223#define BLT_DEPTH_16_565 (1<<24)
224#define BLT_DEPTH_16_1555 (2<<24)
225#define BLT_DEPTH_32 (3<<24)
226#define BLT_ROP_GXCOPY (0xcc<<16)
227#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
228#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
229#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
230#define ASYNC_FLIP (1<<22)
231#define DISPLAY_PLANE_A (0<<20)
232#define DISPLAY_PLANE_B (1<<20)
233
234/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800235 * Fence registers
236 */
237#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700238#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800239#define I830_FENCE_START_MASK 0x07f80000
240#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800241#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800242#define I830_FENCE_PITCH_SHIFT 4
243#define I830_FENCE_REG_VALID (1<<0)
Eric Anholte76a16d2009-05-26 17:44:56 -0700244#define I915_FENCE_MAX_PITCH_VAL 0x10
245#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200246#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800247
248#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800249#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800250
251#define FENCE_REG_965_0 0x03000
252#define I965_FENCE_PITCH_SHIFT 2
253#define I965_FENCE_TILING_Y_SHIFT 1
254#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200255#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800256
Eric Anholt4e901fd2009-10-26 16:44:17 -0700257#define FENCE_REG_SANDYBRIDGE_0 0x100000
258#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
259
Jesse Barnesde151cf2008-11-12 10:03:55 -0800260/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700261 * Instruction and interrupt control regs
262 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700263#define PGTBL_ER 0x02024
Jesse Barnes585fb112008-07-29 11:54:06 -0700264#define PRB0_TAIL 0x02030
265#define PRB0_HEAD 0x02034
266#define PRB0_START 0x02038
267#define PRB0_CTL 0x0203c
268#define TAIL_ADDR 0x001FFFF8
269#define HEAD_WRAP_COUNT 0xFFE00000
270#define HEAD_WRAP_ONE 0x00200000
271#define HEAD_ADDR 0x001FFFFC
272#define RING_NR_PAGES 0x001FF000
273#define RING_REPORT_MASK 0x00000006
274#define RING_REPORT_64K 0x00000002
275#define RING_REPORT_128K 0x00000004
276#define RING_NO_REPORT 0x00000000
277#define RING_VALID_MASK 0x00000001
278#define RING_VALID 0x00000001
279#define RING_INVALID 0x00000000
280#define PRB1_TAIL 0x02040 /* 915+ only */
281#define PRB1_HEAD 0x02044 /* 915+ only */
282#define PRB1_START 0x02048 /* 915+ only */
283#define PRB1_CTL 0x0204c /* 915+ only */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700284#define IPEIR_I965 0x02064
285#define IPEHR_I965 0x02068
286#define INSTDONE_I965 0x0206c
287#define INSTPS 0x02070 /* 965+ only */
288#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700289#define ACTHD_I965 0x02074
290#define HWS_PGA 0x02080
Eric Anholtf6e450a2009-11-02 12:08:22 -0800291#define HWS_PGA_GEN6 0x04080
Jesse Barnes585fb112008-07-29 11:54:06 -0700292#define HWS_ADDRESS_MASK 0xfffff000
293#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700294#define PWRCTXA 0x2088 /* 965GM+ only */
295#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700296#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700297#define IPEHR 0x0208c
298#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -0700299#define NOPID 0x02094
300#define HWSTAM 0x02098
301#define SCPD0 0x0209c /* 915+ only */
302#define IER 0x020a0
303#define IIR 0x020a4
304#define IMR 0x020a8
305#define ISR 0x020ac
306#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
307#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
308#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800309#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Jesse Barnes585fb112008-07-29 11:54:06 -0700310#define I915_HWB_OOM_INTERRUPT (1<<13)
311#define I915_SYNC_STATUS_INTERRUPT (1<<12)
312#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
313#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
314#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
315#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
316#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
317#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
318#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
319#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
320#define I915_DEBUG_INTERRUPT (1<<2)
321#define I915_USER_INTERRUPT (1<<1)
322#define I915_ASLE_INTERRUPT (1<<0)
323#define EIR 0x020b0
324#define EMR 0x020b4
325#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700326#define GM45_ERROR_PAGE_TABLE (1<<5)
327#define GM45_ERROR_MEM_PRIV (1<<4)
328#define I915_ERROR_PAGE_TABLE (1<<4)
329#define GM45_ERROR_CP_PRIV (1<<3)
330#define I915_ERROR_MEMORY_REFRESH (1<<1)
331#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700332#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +0800333#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700334#define ACTHD 0x020c8
335#define FW_BLC 0x020d8
Shaohua Li7662c8b2009-06-26 11:23:55 +0800336#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -0700337#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +0800338#define FW_BLC_SELF_EN_MASK (1<<31)
339#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
340#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800341#define MM_BURST_LENGTH 0x00700000
342#define MM_FIFO_WATERMARK 0x0001F000
343#define LM_BURST_LENGTH 0x00000700
344#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -0700345#define MI_ARB_STATE 0x020e4 /* 915+ only */
346#define CACHE_MODE_0 0x02120 /* 915+ only */
347#define CM0_MASK_SHIFT 16
348#define CM0_IZ_OPT_DISABLE (1<<6)
349#define CM0_ZR_OPT_DISABLE (1<<5)
350#define CM0_DEPTH_EVICT_DISABLE (1<<4)
351#define CM0_COLOR_EVICT_DISABLE (1<<3)
352#define CM0_DEPTH_WRITE_DISABLE (1<<1)
353#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Chris Wilson9df30792010-02-18 10:24:56 +0000354#define BB_ADDR 0x02140 /* 8 bytes */
Jesse Barnes585fb112008-07-29 11:54:06 -0700355#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
356
Jesse Barnesde151cf2008-11-12 10:03:55 -0800357
Jesse Barnes585fb112008-07-29 11:54:06 -0700358/*
359 * Framebuffer compression (915+ only)
360 */
361
362#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
363#define FBC_LL_BASE 0x03204 /* 4k page aligned */
364#define FBC_CONTROL 0x03208
365#define FBC_CTL_EN (1<<31)
366#define FBC_CTL_PERIODIC (1<<30)
367#define FBC_CTL_INTERVAL_SHIFT (16)
368#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +0200369#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700370#define FBC_CTL_STRIDE_SHIFT (5)
371#define FBC_CTL_FENCENO (1<<0)
372#define FBC_COMMAND 0x0320c
373#define FBC_CMD_COMPRESS (1<<0)
374#define FBC_STATUS 0x03210
375#define FBC_STAT_COMPRESSING (1<<31)
376#define FBC_STAT_COMPRESSED (1<<30)
377#define FBC_STAT_MODIFIED (1<<29)
378#define FBC_STAT_CURRENT_LINE (1<<0)
379#define FBC_CONTROL2 0x03214
380#define FBC_CTL_FENCE_DBL (0<<4)
381#define FBC_CTL_IDLE_IMM (0<<2)
382#define FBC_CTL_IDLE_FULL (1<<2)
383#define FBC_CTL_IDLE_LINE (2<<2)
384#define FBC_CTL_IDLE_DEBUG (3<<2)
385#define FBC_CTL_CPU_FENCE (1<<1)
386#define FBC_CTL_PLANEA (0<<0)
387#define FBC_CTL_PLANEB (1<<0)
388#define FBC_FENCE_OFF 0x0321b
Jesse Barnes80824002009-09-10 15:28:06 -0700389#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -0700390
391#define FBC_LL_SIZE (1536)
392
Jesse Barnes74dff282009-09-14 15:39:40 -0700393/* Framebuffer compression for GM45+ */
394#define DPFC_CB_BASE 0x3200
395#define DPFC_CONTROL 0x3208
396#define DPFC_CTL_EN (1<<31)
397#define DPFC_CTL_PLANEA (0<<30)
398#define DPFC_CTL_PLANEB (1<<30)
399#define DPFC_CTL_FENCE_EN (1<<29)
400#define DPFC_SR_EN (1<<10)
401#define DPFC_CTL_LIMIT_1X (0<<6)
402#define DPFC_CTL_LIMIT_2X (1<<6)
403#define DPFC_CTL_LIMIT_4X (2<<6)
404#define DPFC_RECOMP_CTL 0x320c
405#define DPFC_RECOMP_STALL_EN (1<<27)
406#define DPFC_RECOMP_STALL_WM_SHIFT (16)
407#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
408#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
409#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
410#define DPFC_STATUS 0x3210
411#define DPFC_INVAL_SEG_SHIFT (16)
412#define DPFC_INVAL_SEG_MASK (0x07ff0000)
413#define DPFC_COMP_SEG_SHIFT (0)
414#define DPFC_COMP_SEG_MASK (0x000003ff)
415#define DPFC_STATUS2 0x3214
416#define DPFC_FENCE_YOFF 0x3218
417#define DPFC_CHICKEN 0x3224
418#define DPFC_HT_MODIFY (1<<31)
419
Jesse Barnes585fb112008-07-29 11:54:06 -0700420/*
421 * GPIO regs
422 */
423#define GPIOA 0x5010
424#define GPIOB 0x5014
425#define GPIOC 0x5018
426#define GPIOD 0x501c
427#define GPIOE 0x5020
428#define GPIOF 0x5024
429#define GPIOG 0x5028
430#define GPIOH 0x502c
431# define GPIO_CLOCK_DIR_MASK (1 << 0)
432# define GPIO_CLOCK_DIR_IN (0 << 1)
433# define GPIO_CLOCK_DIR_OUT (1 << 1)
434# define GPIO_CLOCK_VAL_MASK (1 << 2)
435# define GPIO_CLOCK_VAL_OUT (1 << 3)
436# define GPIO_CLOCK_VAL_IN (1 << 4)
437# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
438# define GPIO_DATA_DIR_MASK (1 << 8)
439# define GPIO_DATA_DIR_IN (0 << 9)
440# define GPIO_DATA_DIR_OUT (1 << 9)
441# define GPIO_DATA_VAL_MASK (1 << 10)
442# define GPIO_DATA_VAL_OUT (1 << 11)
443# define GPIO_DATA_VAL_IN (1 << 12)
444# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
445
Eric Anholtf0217c42009-12-01 11:56:30 -0800446#define GMBUS0 0x5100
447#define GMBUS1 0x5104
448#define GMBUS2 0x5108
449#define GMBUS3 0x510c
450#define GMBUS4 0x5110
451#define GMBUS5 0x5120
452
Jesse Barnes585fb112008-07-29 11:54:06 -0700453/*
454 * Clock control & power management
455 */
456
457#define VGA0 0x6000
458#define VGA1 0x6004
459#define VGA_PD 0x6010
460#define VGA0_PD_P2_DIV_4 (1 << 7)
461#define VGA0_PD_P1_DIV_2 (1 << 5)
462#define VGA0_PD_P1_SHIFT 0
463#define VGA0_PD_P1_MASK (0x1f << 0)
464#define VGA1_PD_P2_DIV_4 (1 << 15)
465#define VGA1_PD_P1_DIV_2 (1 << 13)
466#define VGA1_PD_P1_SHIFT 8
467#define VGA1_PD_P1_MASK (0x1f << 8)
468#define DPLL_A 0x06014
469#define DPLL_B 0x06018
470#define DPLL_VCO_ENABLE (1 << 31)
471#define DPLL_DVO_HIGH_SPEED (1 << 30)
472#define DPLL_SYNCLOCK_ENABLE (1 << 29)
473#define DPLL_VGA_MODE_DIS (1 << 28)
474#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
475#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
476#define DPLL_MODE_MASK (3 << 26)
477#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
478#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
479#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
480#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
481#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
482#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500483#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnes585fb112008-07-29 11:54:06 -0700484
485#define I915_FIFO_UNDERRUN_STATUS (1UL<<31)
486#define I915_CRC_ERROR_ENABLE (1UL<<29)
487#define I915_CRC_DONE_ENABLE (1UL<<28)
488#define I915_GMBUS_EVENT_ENABLE (1UL<<27)
489#define I915_VSYNC_INTERRUPT_ENABLE (1UL<<25)
490#define I915_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
491#define I915_DPST_EVENT_ENABLE (1UL<<23)
492#define I915_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
493#define I915_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
494#define I915_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
495#define I915_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
496#define I915_VBLANK_INTERRUPT_ENABLE (1UL<<17)
497#define I915_OVERLAY_UPDATED_ENABLE (1UL<<16)
498#define I915_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
499#define I915_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
500#define I915_GMBUS_INTERRUPT_STATUS (1UL<<11)
501#define I915_VSYNC_INTERRUPT_STATUS (1UL<<9)
502#define I915_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
503#define I915_DPST_EVENT_STATUS (1UL<<7)
504#define I915_LEGACY_BLC_EVENT_STATUS (1UL<<6)
505#define I915_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
506#define I915_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
507#define I915_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
508#define I915_VBLANK_INTERRUPT_STATUS (1UL<<1)
509#define I915_OVERLAY_UPDATED_STATUS (1UL<<0)
510
511#define SRX_INDEX 0x3c4
512#define SRX_DATA 0x3c5
513#define SR01 1
514#define SR01_SCREEN_OFF (1<<5)
515
516#define PPCR 0x61204
517#define PPCR_ON (1<<0)
518
519#define DVOB 0x61140
520#define DVOB_ON (1<<31)
521#define DVOC 0x61160
522#define DVOC_ON (1<<31)
523#define LVDS 0x61180
524#define LVDS_ON (1<<31)
525
526#define ADPA 0x61100
527#define ADPA_DPMS_MASK (~(3<<10))
528#define ADPA_DPMS_ON (0<<10)
529#define ADPA_DPMS_SUSPEND (1<<10)
530#define ADPA_DPMS_STANDBY (2<<10)
531#define ADPA_DPMS_OFF (3<<10)
532
533#define RING_TAIL 0x00
534#define TAIL_ADDR 0x001FFFF8
535#define RING_HEAD 0x04
536#define HEAD_WRAP_COUNT 0xFFE00000
537#define HEAD_WRAP_ONE 0x00200000
538#define HEAD_ADDR 0x001FFFFC
539#define RING_START 0x08
540#define START_ADDR 0xFFFFF000
541#define RING_LEN 0x0C
542#define RING_NR_PAGES 0x001FF000
543#define RING_REPORT_MASK 0x00000006
544#define RING_REPORT_64K 0x00000002
545#define RING_REPORT_128K 0x00000004
546#define RING_NO_REPORT 0x00000000
547#define RING_VALID_MASK 0x00000001
548#define RING_VALID 0x00000001
549#define RING_INVALID 0x00000000
550
551/* Scratch pad debug 0 reg:
552 */
553#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
554/*
555 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
556 * this field (only one bit may be set).
557 */
558#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
559#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500560#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -0700561/* i830, required in DVO non-gang */
562#define PLL_P2_DIVIDE_BY_4 (1 << 23)
563#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
564#define PLL_REF_INPUT_DREFCLK (0 << 13)
565#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
566#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
567#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
568#define PLL_REF_INPUT_MASK (3 << 13)
569#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500570/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +0800571# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
572# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
573# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
574# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
575# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
576
Jesse Barnes585fb112008-07-29 11:54:06 -0700577/*
578 * Parallel to Serial Load Pulse phase selection.
579 * Selects the phase for the 10X DPLL clock for the PCIe
580 * digital display port. The range is 4 to 13; 10 or more
581 * is just a flip delay. The default is 6
582 */
583#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
584#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
585/*
586 * SDVO multiplier for 945G/GM. Not used on 965.
587 */
588#define SDVO_MULTIPLIER_MASK 0x000000ff
589#define SDVO_MULTIPLIER_SHIFT_HIRES 4
590#define SDVO_MULTIPLIER_SHIFT_VGA 0
591#define DPLL_A_MD 0x0601c /* 965+ only */
592/*
593 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
594 *
595 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
596 */
597#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
598#define DPLL_MD_UDI_DIVIDER_SHIFT 24
599/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
600#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
601#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
602/*
603 * SDVO/UDI pixel multiplier.
604 *
605 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
606 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
607 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
608 * dummy bytes in the datastream at an increased clock rate, with both sides of
609 * the link knowing how many bytes are fill.
610 *
611 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
612 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
613 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
614 * through an SDVO command.
615 *
616 * This register field has values of multiplication factor minus 1, with
617 * a maximum multiplier of 5 for SDVO.
618 */
619#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
620#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
621/*
622 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
623 * This best be set to the default value (3) or the CRT won't work. No,
624 * I don't entirely understand what this does...
625 */
626#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
627#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
628#define DPLL_B_MD 0x06020 /* 965+ only */
629#define FPA0 0x06040
630#define FPA1 0x06044
631#define FPB0 0x06048
632#define FPB1 0x0604c
633#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500634#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -0700635#define FP_N_DIV_SHIFT 16
636#define FP_M1_DIV_MASK 0x00003f00
637#define FP_M1_DIV_SHIFT 8
638#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500639#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -0700640#define FP_M2_DIV_SHIFT 0
641#define DPLL_TEST 0x606c
642#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
643#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
644#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
645#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
646#define DPLLB_TEST_N_BYPASS (1 << 19)
647#define DPLLB_TEST_M_BYPASS (1 << 18)
648#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
649#define DPLLA_TEST_N_BYPASS (1 << 3)
650#define DPLLA_TEST_M_BYPASS (1 << 2)
651#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
652#define D_STATE 0x6104
Jesse Barnes652c3932009-08-17 13:31:43 -0700653#define DSTATE_PLL_D3_OFF (1<<3)
654#define DSTATE_GFX_CLOCK_GATING (1<<1)
655#define DSTATE_DOT_CLOCK_GATING (1<<0)
656#define DSPCLK_GATE_D 0x6200
657# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
658# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
659# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
660# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
661# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
662# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
663# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
664# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
665# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
666# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
667# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
668# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
669# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
670# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
671# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
672# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
673# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
674# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
675# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
676# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
677# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
678# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
679# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
680# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
681# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
682# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
683# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
684# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
685/**
686 * This bit must be set on the 830 to prevent hangs when turning off the
687 * overlay scaler.
688 */
689# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
690# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
691# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
692# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
693# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
694
695#define RENCLK_GATE_D1 0x6204
696# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
697# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
698# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
699# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
700# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
701# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
702# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
703# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
704# define MAG_CLOCK_GATE_DISABLE (1 << 5)
705/** This bit must be unset on 855,865 */
706# define MECI_CLOCK_GATE_DISABLE (1 << 4)
707# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
708# define MEC_CLOCK_GATE_DISABLE (1 << 2)
709# define MECO_CLOCK_GATE_DISABLE (1 << 1)
710/** This bit must be set on 855,865. */
711# define SV_CLOCK_GATE_DISABLE (1 << 0)
712# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
713# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
714# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
715# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
716# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
717# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
718# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
719# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
720# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
721# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
722# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
723# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
724# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
725# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
726# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
727# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
728# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
729
730# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
731/** This bit must always be set on 965G/965GM */
732# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
733# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
734# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
735# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
736# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
737# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
738/** This bit must always be set on 965G */
739# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
740# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
741# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
742# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
743# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
744# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
745# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
746# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
747# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
748# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
749# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
750# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
751# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
752# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
753# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
754# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
755# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
756# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
757# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
758
759#define RENCLK_GATE_D2 0x6208
760#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
761#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
762#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
763#define RAMCLK_GATE_D 0x6210 /* CRL only */
764#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700765
766/*
767 * Palette regs
768 */
769
770#define PALETTE_A 0x0a000
771#define PALETTE_B 0x0a800
772
Eric Anholt673a3942008-07-30 12:06:12 -0700773/* MCH MMIO space */
774
775/*
776 * MCHBAR mirror.
777 *
778 * This mirrors the MCHBAR MMIO space whose location is determined by
779 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
780 * every way. It is not accessible from the CP register read instructions.
781 *
782 */
783#define MCHBAR_MIRROR_BASE 0x10000
784
785/** 915-945 and GM965 MCH register controlling DRAM channel access */
786#define DCC 0x10200
787#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
788#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
789#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
790#define DCC_ADDRESSING_MODE_MASK (3 << 0)
791#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -0800792#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -0700793
794/** 965 MCH register controlling DRAM channel configuration */
795#define C0DRB3 0x10206
796#define C1DRB3 0x10606
797
Keith Packardb11248d2009-06-11 22:28:56 -0700798/* Clocking configuration register */
799#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +0800800#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -0700801#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
802#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
803#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
804#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
805#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800806/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -0700807#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800808#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -0700809#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +0800810#define CLKCFG_MEM_533 (1 << 4)
811#define CLKCFG_MEM_667 (2 << 4)
812#define CLKCFG_MEM_800 (3 << 4)
813#define CLKCFG_MEM_MASK (7 << 4)
814
Jesse Barnesf97108d2010-01-29 11:27:07 -0800815#define CRSTANDVID 0x11100
816#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
817#define PXVFREQ_PX_MASK 0x7f000000
818#define PXVFREQ_PX_SHIFT 24
819#define VIDFREQ_BASE 0x11110
820#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
821#define VIDFREQ2 0x11114
822#define VIDFREQ3 0x11118
823#define VIDFREQ4 0x1111c
824#define VIDFREQ_P0_MASK 0x1f000000
825#define VIDFREQ_P0_SHIFT 24
826#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
827#define VIDFREQ_P0_CSCLK_SHIFT 20
828#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
829#define VIDFREQ_P0_CRCLK_SHIFT 16
830#define VIDFREQ_P1_MASK 0x00001f00
831#define VIDFREQ_P1_SHIFT 8
832#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
833#define VIDFREQ_P1_CSCLK_SHIFT 4
834#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
835#define INTTOEXT_BASE_ILK 0x11300
836#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
837#define INTTOEXT_MAP3_SHIFT 24
838#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
839#define INTTOEXT_MAP2_SHIFT 16
840#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
841#define INTTOEXT_MAP1_SHIFT 8
842#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
843#define INTTOEXT_MAP0_SHIFT 0
844#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
845#define MEMSWCTL 0x11170 /* Ironlake only */
846#define MEMCTL_CMD_MASK 0xe000
847#define MEMCTL_CMD_SHIFT 13
848#define MEMCTL_CMD_RCLK_OFF 0
849#define MEMCTL_CMD_RCLK_ON 1
850#define MEMCTL_CMD_CHFREQ 2
851#define MEMCTL_CMD_CHVID 3
852#define MEMCTL_CMD_VMMOFF 4
853#define MEMCTL_CMD_VMMON 5
854#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
855 when command complete */
856#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
857#define MEMCTL_FREQ_SHIFT 8
858#define MEMCTL_SFCAVM (1<<7)
859#define MEMCTL_TGT_VID_MASK 0x007f
860#define MEMIHYST 0x1117c
861#define MEMINTREN 0x11180 /* 16 bits */
862#define MEMINT_RSEXIT_EN (1<<8)
863#define MEMINT_CX_SUPR_EN (1<<7)
864#define MEMINT_CONT_BUSY_EN (1<<6)
865#define MEMINT_AVG_BUSY_EN (1<<5)
866#define MEMINT_EVAL_CHG_EN (1<<4)
867#define MEMINT_MON_IDLE_EN (1<<3)
868#define MEMINT_UP_EVAL_EN (1<<2)
869#define MEMINT_DOWN_EVAL_EN (1<<1)
870#define MEMINT_SW_CMD_EN (1<<0)
871#define MEMINTRSTR 0x11182 /* 16 bits */
872#define MEM_RSEXIT_MASK 0xc000
873#define MEM_RSEXIT_SHIFT 14
874#define MEM_CONT_BUSY_MASK 0x3000
875#define MEM_CONT_BUSY_SHIFT 12
876#define MEM_AVG_BUSY_MASK 0x0c00
877#define MEM_AVG_BUSY_SHIFT 10
878#define MEM_EVAL_CHG_MASK 0x0300
879#define MEM_EVAL_BUSY_SHIFT 8
880#define MEM_MON_IDLE_MASK 0x00c0
881#define MEM_MON_IDLE_SHIFT 6
882#define MEM_UP_EVAL_MASK 0x0030
883#define MEM_UP_EVAL_SHIFT 4
884#define MEM_DOWN_EVAL_MASK 0x000c
885#define MEM_DOWN_EVAL_SHIFT 2
886#define MEM_SW_CMD_MASK 0x0003
887#define MEM_INT_STEER_GFX 0
888#define MEM_INT_STEER_CMR 1
889#define MEM_INT_STEER_SMI 2
890#define MEM_INT_STEER_SCI 3
891#define MEMINTRSTS 0x11184
892#define MEMINT_RSEXIT (1<<7)
893#define MEMINT_CONT_BUSY (1<<6)
894#define MEMINT_AVG_BUSY (1<<5)
895#define MEMINT_EVAL_CHG (1<<4)
896#define MEMINT_MON_IDLE (1<<3)
897#define MEMINT_UP_EVAL (1<<2)
898#define MEMINT_DOWN_EVAL (1<<1)
899#define MEMINT_SW_CMD (1<<0)
900#define MEMMODECTL 0x11190
901#define MEMMODE_BOOST_EN (1<<31)
902#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
903#define MEMMODE_BOOST_FREQ_SHIFT 24
904#define MEMMODE_IDLE_MODE_MASK 0x00030000
905#define MEMMODE_IDLE_MODE_SHIFT 16
906#define MEMMODE_IDLE_MODE_EVAL 0
907#define MEMMODE_IDLE_MODE_CONT 1
908#define MEMMODE_HWIDLE_EN (1<<15)
909#define MEMMODE_SWMODE_EN (1<<14)
910#define MEMMODE_RCLK_GATE (1<<13)
911#define MEMMODE_HW_UPDATE (1<<12)
912#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
913#define MEMMODE_FSTART_SHIFT 8
914#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
915#define MEMMODE_FMAX_SHIFT 4
916#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
917#define RCBMAXAVG 0x1119c
918#define MEMSWCTL2 0x1119e /* Cantiga only */
919#define SWMEMCMD_RENDER_OFF (0 << 13)
920#define SWMEMCMD_RENDER_ON (1 << 13)
921#define SWMEMCMD_SWFREQ (2 << 13)
922#define SWMEMCMD_TARVID (3 << 13)
923#define SWMEMCMD_VRM_OFF (4 << 13)
924#define SWMEMCMD_VRM_ON (5 << 13)
925#define CMDSTS (1<<12)
926#define SFCAVM (1<<11)
927#define SWFREQ_MASK 0x0380 /* P0-7 */
928#define SWFREQ_SHIFT 7
929#define TARVID_MASK 0x001f
930#define MEMSTAT_CTG 0x111a0
931#define RCBMINAVG 0x111a0
932#define RCUPEI 0x111b0
933#define RCDNEI 0x111b4
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000934#define MCHBAR_RENDER_STANDBY 0x111b8
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700935#define RCX_SW_EXIT (1<<23)
936#define RSX_STATUS_MASK 0x00700000
Jesse Barnesf97108d2010-01-29 11:27:07 -0800937#define VIDCTL 0x111c0
938#define VIDSTS 0x111c8
939#define VIDSTART 0x111cc /* 8 bits */
940#define MEMSTAT_ILK 0x111f8
941#define MEMSTAT_VID_MASK 0x7f00
942#define MEMSTAT_VID_SHIFT 8
943#define MEMSTAT_PSTATE_MASK 0x00f8
944#define MEMSTAT_PSTATE_SHIFT 3
945#define MEMSTAT_MON_ACTV (1<<2)
946#define MEMSTAT_SRC_CTL_MASK 0x0003
947#define MEMSTAT_SRC_CTL_CORE 0
948#define MEMSTAT_SRC_CTL_TRB 1
949#define MEMSTAT_SRC_CTL_THM 2
950#define MEMSTAT_SRC_CTL_STDBY 3
951#define RCPREVBSYTUPAVG 0x113b8
952#define RCPREVBSYTDNAVG 0x113bc
Eric Anholt7d573822009-01-02 13:33:00 -0800953#define PEG_BAND_GAP_DATA 0x14d68
954
Jesse Barnes585fb112008-07-29 11:54:06 -0700955/*
956 * Overlay regs
957 */
958
959#define OVADD 0x30000
960#define DOVSTA 0x30008
961#define OC_BUF (0x3<<20)
962#define OGAMC5 0x30010
963#define OGAMC4 0x30014
964#define OGAMC3 0x30018
965#define OGAMC2 0x3001c
966#define OGAMC1 0x30020
967#define OGAMC0 0x30024
968
969/*
970 * Display engine regs
971 */
972
973/* Pipe A timing regs */
974#define HTOTAL_A 0x60000
975#define HBLANK_A 0x60004
976#define HSYNC_A 0x60008
977#define VTOTAL_A 0x6000c
978#define VBLANK_A 0x60010
979#define VSYNC_A 0x60014
980#define PIPEASRC 0x6001c
981#define BCLRPAT_A 0x60020
982
983/* Pipe B timing regs */
984#define HTOTAL_B 0x61000
985#define HBLANK_B 0x61004
986#define HSYNC_B 0x61008
987#define VTOTAL_B 0x6100c
988#define VBLANK_B 0x61010
989#define VSYNC_B 0x61014
990#define PIPEBSRC 0x6101c
991#define BCLRPAT_B 0x61020
992
993/* VGA port control */
994#define ADPA 0x61100
995#define ADPA_DAC_ENABLE (1<<31)
996#define ADPA_DAC_DISABLE 0
997#define ADPA_PIPE_SELECT_MASK (1<<30)
998#define ADPA_PIPE_A_SELECT 0
999#define ADPA_PIPE_B_SELECT (1<<30)
1000#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1001#define ADPA_SETS_HVPOLARITY 0
1002#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1003#define ADPA_VSYNC_CNTL_ENABLE 0
1004#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1005#define ADPA_HSYNC_CNTL_ENABLE 0
1006#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1007#define ADPA_VSYNC_ACTIVE_LOW 0
1008#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1009#define ADPA_HSYNC_ACTIVE_LOW 0
1010#define ADPA_DPMS_MASK (~(3<<10))
1011#define ADPA_DPMS_ON (0<<10)
1012#define ADPA_DPMS_SUSPEND (1<<10)
1013#define ADPA_DPMS_STANDBY (2<<10)
1014#define ADPA_DPMS_OFF (3<<10)
1015
1016/* Hotplug control (945+ only) */
1017#define PORT_HOTPLUG_EN 0x61110
Eric Anholt7d573822009-01-02 13:33:00 -08001018#define HDMIB_HOTPLUG_INT_EN (1 << 29)
Keith Packard040d87f2009-05-30 20:42:33 -07001019#define DPB_HOTPLUG_INT_EN (1 << 29)
Eric Anholt7d573822009-01-02 13:33:00 -08001020#define HDMIC_HOTPLUG_INT_EN (1 << 28)
Keith Packard040d87f2009-05-30 20:42:33 -07001021#define DPC_HOTPLUG_INT_EN (1 << 28)
Eric Anholt7d573822009-01-02 13:33:00 -08001022#define HDMID_HOTPLUG_INT_EN (1 << 27)
Keith Packard040d87f2009-05-30 20:42:33 -07001023#define DPD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07001024#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1025#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1026#define TV_HOTPLUG_INT_EN (1 << 18)
1027#define CRT_HOTPLUG_INT_EN (1 << 9)
1028#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08001029#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1030/* must use period 64 on GM45 according to docs */
1031#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1032#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1033#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1034#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1035#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1036#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1037#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1038#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1039#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1040#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1041#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1042#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
1043#define CRT_HOTPLUG_MASK (0x3fc) /* Bits 9-2 */
Jesse Barnes5ca58282009-03-31 14:11:15 -07001044#define CRT_FORCE_HOTPLUG_MASK 0xfffffe1f
Jesse Barnes585fb112008-07-29 11:54:06 -07001045
1046#define PORT_HOTPLUG_STAT 0x61114
Eric Anholt7d573822009-01-02 13:33:00 -08001047#define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
Keith Packard040d87f2009-05-30 20:42:33 -07001048#define DPB_HOTPLUG_INT_STATUS (1 << 29)
Eric Anholt7d573822009-01-02 13:33:00 -08001049#define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
Keith Packard040d87f2009-05-30 20:42:33 -07001050#define DPC_HOTPLUG_INT_STATUS (1 << 28)
Eric Anholt7d573822009-01-02 13:33:00 -08001051#define HDMID_HOTPLUG_INT_STATUS (1 << 27)
Keith Packard040d87f2009-05-30 20:42:33 -07001052#define DPD_HOTPLUG_INT_STATUS (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07001053#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1054#define TV_HOTPLUG_INT_STATUS (1 << 10)
1055#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1056#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1057#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1058#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1059#define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
1060#define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
1061
1062/* SDVO port control */
1063#define SDVOB 0x61140
1064#define SDVOC 0x61160
1065#define SDVO_ENABLE (1 << 31)
1066#define SDVO_PIPE_B_SELECT (1 << 30)
1067#define SDVO_STALL_SELECT (1 << 29)
1068#define SDVO_INTERRUPT_ENABLE (1 << 26)
1069/**
1070 * 915G/GM SDVO pixel multiplier.
1071 *
1072 * Programmed value is multiplier - 1, up to 5x.
1073 *
1074 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1075 */
1076#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1077#define SDVO_PORT_MULTIPLY_SHIFT 23
1078#define SDVO_PHASE_SELECT_MASK (15 << 19)
1079#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1080#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1081#define SDVOC_GANG_MODE (1 << 16)
Eric Anholt7d573822009-01-02 13:33:00 -08001082#define SDVO_ENCODING_SDVO (0x0 << 10)
1083#define SDVO_ENCODING_HDMI (0x2 << 10)
1084/** Requird for HDMI operation */
1085#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
Jesse Barnes585fb112008-07-29 11:54:06 -07001086#define SDVO_BORDER_ENABLE (1 << 7)
Eric Anholt7d573822009-01-02 13:33:00 -08001087#define SDVO_AUDIO_ENABLE (1 << 6)
1088/** New with 965, default is to be set */
1089#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1090/** New with 965, default is to be set */
1091#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
Jesse Barnes585fb112008-07-29 11:54:06 -07001092#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1093#define SDVO_DETECTED (1 << 2)
1094/* Bits to be preserved when writing */
1095#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1096#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1097
1098/* DVO port control */
1099#define DVOA 0x61120
1100#define DVOB 0x61140
1101#define DVOC 0x61160
1102#define DVO_ENABLE (1 << 31)
1103#define DVO_PIPE_B_SELECT (1 << 30)
1104#define DVO_PIPE_STALL_UNUSED (0 << 28)
1105#define DVO_PIPE_STALL (1 << 28)
1106#define DVO_PIPE_STALL_TV (2 << 28)
1107#define DVO_PIPE_STALL_MASK (3 << 28)
1108#define DVO_USE_VGA_SYNC (1 << 15)
1109#define DVO_DATA_ORDER_I740 (0 << 14)
1110#define DVO_DATA_ORDER_FP (1 << 14)
1111#define DVO_VSYNC_DISABLE (1 << 11)
1112#define DVO_HSYNC_DISABLE (1 << 10)
1113#define DVO_VSYNC_TRISTATE (1 << 9)
1114#define DVO_HSYNC_TRISTATE (1 << 8)
1115#define DVO_BORDER_ENABLE (1 << 7)
1116#define DVO_DATA_ORDER_GBRG (1 << 6)
1117#define DVO_DATA_ORDER_RGGB (0 << 6)
1118#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1119#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1120#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1121#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1122#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1123#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1124#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1125#define DVO_PRESERVE_MASK (0x7<<24)
1126#define DVOA_SRCDIM 0x61124
1127#define DVOB_SRCDIM 0x61144
1128#define DVOC_SRCDIM 0x61164
1129#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1130#define DVO_SRCDIM_VERTICAL_SHIFT 0
1131
1132/* LVDS port control */
1133#define LVDS 0x61180
1134/*
1135 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1136 * the DPLL semantics change when the LVDS is assigned to that pipe.
1137 */
1138#define LVDS_PORT_EN (1 << 31)
1139/* Selects pipe B for LVDS data. Must be set on pre-965. */
1140#define LVDS_PIPEB_SELECT (1 << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08001141/* LVDS dithering flag on 965/g4x platform */
1142#define LVDS_ENABLE_DITHER (1 << 25)
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08001143/* Enable border for unscaled (or aspect-scaled) display */
1144#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07001145/*
1146 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1147 * pixel.
1148 */
1149#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1150#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1151#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1152/*
1153 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1154 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1155 * on.
1156 */
1157#define LVDS_A3_POWER_MASK (3 << 6)
1158#define LVDS_A3_POWER_DOWN (0 << 6)
1159#define LVDS_A3_POWER_UP (3 << 6)
1160/*
1161 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1162 * is set.
1163 */
1164#define LVDS_CLKB_POWER_MASK (3 << 4)
1165#define LVDS_CLKB_POWER_DOWN (0 << 4)
1166#define LVDS_CLKB_POWER_UP (3 << 4)
1167/*
1168 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1169 * setting for whether we are in dual-channel mode. The B3 pair will
1170 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1171 */
1172#define LVDS_B0B3_POWER_MASK (3 << 2)
1173#define LVDS_B0B3_POWER_DOWN (0 << 2)
1174#define LVDS_B0B3_POWER_UP (3 << 2)
1175
1176/* Panel power sequencing */
1177#define PP_STATUS 0x61200
1178#define PP_ON (1 << 31)
1179/*
1180 * Indicates that all dependencies of the panel are on:
1181 *
1182 * - PLL enabled
1183 * - pipe enabled
1184 * - LVDS/DVOB/DVOC on
1185 */
1186#define PP_READY (1 << 30)
1187#define PP_SEQUENCE_NONE (0 << 28)
1188#define PP_SEQUENCE_ON (1 << 28)
1189#define PP_SEQUENCE_OFF (2 << 28)
1190#define PP_SEQUENCE_MASK 0x30000000
1191#define PP_CONTROL 0x61204
1192#define POWER_TARGET_ON (1 << 0)
1193#define PP_ON_DELAYS 0x61208
1194#define PP_OFF_DELAYS 0x6120c
1195#define PP_DIVISOR 0x61210
1196
1197/* Panel fitting */
1198#define PFIT_CONTROL 0x61230
1199#define PFIT_ENABLE (1 << 31)
1200#define PFIT_PIPE_MASK (3 << 29)
1201#define PFIT_PIPE_SHIFT 29
1202#define VERT_INTERP_DISABLE (0 << 10)
1203#define VERT_INTERP_BILINEAR (1 << 10)
1204#define VERT_INTERP_MASK (3 << 10)
1205#define VERT_AUTO_SCALE (1 << 9)
1206#define HORIZ_INTERP_DISABLE (0 << 6)
1207#define HORIZ_INTERP_BILINEAR (1 << 6)
1208#define HORIZ_INTERP_MASK (3 << 6)
1209#define HORIZ_AUTO_SCALE (1 << 5)
1210#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08001211#define PFIT_FILTER_FUZZY (0 << 24)
1212#define PFIT_SCALING_AUTO (0 << 26)
1213#define PFIT_SCALING_PROGRAMMED (1 << 26)
1214#define PFIT_SCALING_PILLAR (2 << 26)
1215#define PFIT_SCALING_LETTER (3 << 26)
Jesse Barnes585fb112008-07-29 11:54:06 -07001216#define PFIT_PGM_RATIOS 0x61234
1217#define PFIT_VERT_SCALE_MASK 0xfff00000
1218#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08001219/* Pre-965 */
1220#define PFIT_VERT_SCALE_SHIFT 20
1221#define PFIT_VERT_SCALE_MASK 0xfff00000
1222#define PFIT_HORIZ_SCALE_SHIFT 4
1223#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1224/* 965+ */
1225#define PFIT_VERT_SCALE_SHIFT_965 16
1226#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1227#define PFIT_HORIZ_SCALE_SHIFT_965 0
1228#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1229
Jesse Barnes585fb112008-07-29 11:54:06 -07001230#define PFIT_AUTO_RATIOS 0x61238
1231
1232/* Backlight control */
1233#define BLC_PWM_CTL 0x61254
1234#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1235#define BLC_PWM_CTL2 0x61250 /* 965+ only */
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001236#define BLM_COMBINATION_MODE (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07001237/*
1238 * This is the most significant 15 bits of the number of backlight cycles in a
1239 * complete cycle of the modulated backlight control.
1240 *
1241 * The actual value is this field multiplied by two.
1242 */
1243#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1244#define BLM_LEGACY_MODE (1 << 16)
1245/*
1246 * This is the number of cycles out of the backlight modulation cycle for which
1247 * the backlight is on.
1248 *
1249 * This field must be no greater than the number of cycles in the complete
1250 * backlight modulation cycle.
1251 */
1252#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1253#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1254
Jesse Barnes0eb96d62009-10-14 12:33:41 -07001255#define BLC_HIST_CTL 0x61260
1256
Jesse Barnes585fb112008-07-29 11:54:06 -07001257/* TV port control */
1258#define TV_CTL 0x68000
1259/** Enables the TV encoder */
1260# define TV_ENC_ENABLE (1 << 31)
1261/** Sources the TV encoder input from pipe B instead of A. */
1262# define TV_ENC_PIPEB_SELECT (1 << 30)
1263/** Outputs composite video (DAC A only) */
1264# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1265/** Outputs SVideo video (DAC B/C) */
1266# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1267/** Outputs Component video (DAC A/B/C) */
1268# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1269/** Outputs Composite and SVideo (DAC A/B/C) */
1270# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1271# define TV_TRILEVEL_SYNC (1 << 21)
1272/** Enables slow sync generation (945GM only) */
1273# define TV_SLOW_SYNC (1 << 20)
1274/** Selects 4x oversampling for 480i and 576p */
1275# define TV_OVERSAMPLE_4X (0 << 18)
1276/** Selects 2x oversampling for 720p and 1080i */
1277# define TV_OVERSAMPLE_2X (1 << 18)
1278/** Selects no oversampling for 1080p */
1279# define TV_OVERSAMPLE_NONE (2 << 18)
1280/** Selects 8x oversampling */
1281# define TV_OVERSAMPLE_8X (3 << 18)
1282/** Selects progressive mode rather than interlaced */
1283# define TV_PROGRESSIVE (1 << 17)
1284/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1285# define TV_PAL_BURST (1 << 16)
1286/** Field for setting delay of Y compared to C */
1287# define TV_YC_SKEW_MASK (7 << 12)
1288/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1289# define TV_ENC_SDP_FIX (1 << 11)
1290/**
1291 * Enables a fix for the 915GM only.
1292 *
1293 * Not sure what it does.
1294 */
1295# define TV_ENC_C0_FIX (1 << 10)
1296/** Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08001297# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001298# define TV_FUSE_STATE_MASK (3 << 4)
1299/** Read-only state that reports all features enabled */
1300# define TV_FUSE_STATE_ENABLED (0 << 4)
1301/** Read-only state that reports that Macrovision is disabled in hardware*/
1302# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1303/** Read-only state that reports that TV-out is disabled in hardware. */
1304# define TV_FUSE_STATE_DISABLED (2 << 4)
1305/** Normal operation */
1306# define TV_TEST_MODE_NORMAL (0 << 0)
1307/** Encoder test pattern 1 - combo pattern */
1308# define TV_TEST_MODE_PATTERN_1 (1 << 0)
1309/** Encoder test pattern 2 - full screen vertical 75% color bars */
1310# define TV_TEST_MODE_PATTERN_2 (2 << 0)
1311/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1312# define TV_TEST_MODE_PATTERN_3 (3 << 0)
1313/** Encoder test pattern 4 - random noise */
1314# define TV_TEST_MODE_PATTERN_4 (4 << 0)
1315/** Encoder test pattern 5 - linear color ramps */
1316# define TV_TEST_MODE_PATTERN_5 (5 << 0)
1317/**
1318 * This test mode forces the DACs to 50% of full output.
1319 *
1320 * This is used for load detection in combination with TVDAC_SENSE_MASK
1321 */
1322# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1323# define TV_TEST_MODE_MASK (7 << 0)
1324
1325#define TV_DAC 0x68004
1326/**
1327 * Reports that DAC state change logic has reported change (RO).
1328 *
1329 * This gets cleared when TV_DAC_STATE_EN is cleared
1330*/
1331# define TVDAC_STATE_CHG (1 << 31)
1332# define TVDAC_SENSE_MASK (7 << 28)
1333/** Reports that DAC A voltage is above the detect threshold */
1334# define TVDAC_A_SENSE (1 << 30)
1335/** Reports that DAC B voltage is above the detect threshold */
1336# define TVDAC_B_SENSE (1 << 29)
1337/** Reports that DAC C voltage is above the detect threshold */
1338# define TVDAC_C_SENSE (1 << 28)
1339/**
1340 * Enables DAC state detection logic, for load-based TV detection.
1341 *
1342 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1343 * to off, for load detection to work.
1344 */
1345# define TVDAC_STATE_CHG_EN (1 << 27)
1346/** Sets the DAC A sense value to high */
1347# define TVDAC_A_SENSE_CTL (1 << 26)
1348/** Sets the DAC B sense value to high */
1349# define TVDAC_B_SENSE_CTL (1 << 25)
1350/** Sets the DAC C sense value to high */
1351# define TVDAC_C_SENSE_CTL (1 << 24)
1352/** Overrides the ENC_ENABLE and DAC voltage levels */
1353# define DAC_CTL_OVERRIDE (1 << 7)
1354/** Sets the slew rate. Must be preserved in software */
1355# define ENC_TVDAC_SLEW_FAST (1 << 6)
1356# define DAC_A_1_3_V (0 << 4)
1357# define DAC_A_1_1_V (1 << 4)
1358# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08001359# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07001360# define DAC_B_1_3_V (0 << 2)
1361# define DAC_B_1_1_V (1 << 2)
1362# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08001363# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07001364# define DAC_C_1_3_V (0 << 0)
1365# define DAC_C_1_1_V (1 << 0)
1366# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08001367# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001368
1369/**
1370 * CSC coefficients are stored in a floating point format with 9 bits of
1371 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1372 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1373 * -1 (0x3) being the only legal negative value.
1374 */
1375#define TV_CSC_Y 0x68010
1376# define TV_RY_MASK 0x07ff0000
1377# define TV_RY_SHIFT 16
1378# define TV_GY_MASK 0x00000fff
1379# define TV_GY_SHIFT 0
1380
1381#define TV_CSC_Y2 0x68014
1382# define TV_BY_MASK 0x07ff0000
1383# define TV_BY_SHIFT 16
1384/**
1385 * Y attenuation for component video.
1386 *
1387 * Stored in 1.9 fixed point.
1388 */
1389# define TV_AY_MASK 0x000003ff
1390# define TV_AY_SHIFT 0
1391
1392#define TV_CSC_U 0x68018
1393# define TV_RU_MASK 0x07ff0000
1394# define TV_RU_SHIFT 16
1395# define TV_GU_MASK 0x000007ff
1396# define TV_GU_SHIFT 0
1397
1398#define TV_CSC_U2 0x6801c
1399# define TV_BU_MASK 0x07ff0000
1400# define TV_BU_SHIFT 16
1401/**
1402 * U attenuation for component video.
1403 *
1404 * Stored in 1.9 fixed point.
1405 */
1406# define TV_AU_MASK 0x000003ff
1407# define TV_AU_SHIFT 0
1408
1409#define TV_CSC_V 0x68020
1410# define TV_RV_MASK 0x0fff0000
1411# define TV_RV_SHIFT 16
1412# define TV_GV_MASK 0x000007ff
1413# define TV_GV_SHIFT 0
1414
1415#define TV_CSC_V2 0x68024
1416# define TV_BV_MASK 0x07ff0000
1417# define TV_BV_SHIFT 16
1418/**
1419 * V attenuation for component video.
1420 *
1421 * Stored in 1.9 fixed point.
1422 */
1423# define TV_AV_MASK 0x000007ff
1424# define TV_AV_SHIFT 0
1425
1426#define TV_CLR_KNOBS 0x68028
1427/** 2s-complement brightness adjustment */
1428# define TV_BRIGHTNESS_MASK 0xff000000
1429# define TV_BRIGHTNESS_SHIFT 24
1430/** Contrast adjustment, as a 2.6 unsigned floating point number */
1431# define TV_CONTRAST_MASK 0x00ff0000
1432# define TV_CONTRAST_SHIFT 16
1433/** Saturation adjustment, as a 2.6 unsigned floating point number */
1434# define TV_SATURATION_MASK 0x0000ff00
1435# define TV_SATURATION_SHIFT 8
1436/** Hue adjustment, as an integer phase angle in degrees */
1437# define TV_HUE_MASK 0x000000ff
1438# define TV_HUE_SHIFT 0
1439
1440#define TV_CLR_LEVEL 0x6802c
1441/** Controls the DAC level for black */
1442# define TV_BLACK_LEVEL_MASK 0x01ff0000
1443# define TV_BLACK_LEVEL_SHIFT 16
1444/** Controls the DAC level for blanking */
1445# define TV_BLANK_LEVEL_MASK 0x000001ff
1446# define TV_BLANK_LEVEL_SHIFT 0
1447
1448#define TV_H_CTL_1 0x68030
1449/** Number of pixels in the hsync. */
1450# define TV_HSYNC_END_MASK 0x1fff0000
1451# define TV_HSYNC_END_SHIFT 16
1452/** Total number of pixels minus one in the line (display and blanking). */
1453# define TV_HTOTAL_MASK 0x00001fff
1454# define TV_HTOTAL_SHIFT 0
1455
1456#define TV_H_CTL_2 0x68034
1457/** Enables the colorburst (needed for non-component color) */
1458# define TV_BURST_ENA (1 << 31)
1459/** Offset of the colorburst from the start of hsync, in pixels minus one. */
1460# define TV_HBURST_START_SHIFT 16
1461# define TV_HBURST_START_MASK 0x1fff0000
1462/** Length of the colorburst */
1463# define TV_HBURST_LEN_SHIFT 0
1464# define TV_HBURST_LEN_MASK 0x0001fff
1465
1466#define TV_H_CTL_3 0x68038
1467/** End of hblank, measured in pixels minus one from start of hsync */
1468# define TV_HBLANK_END_SHIFT 16
1469# define TV_HBLANK_END_MASK 0x1fff0000
1470/** Start of hblank, measured in pixels minus one from start of hsync */
1471# define TV_HBLANK_START_SHIFT 0
1472# define TV_HBLANK_START_MASK 0x0001fff
1473
1474#define TV_V_CTL_1 0x6803c
1475/** XXX */
1476# define TV_NBR_END_SHIFT 16
1477# define TV_NBR_END_MASK 0x07ff0000
1478/** XXX */
1479# define TV_VI_END_F1_SHIFT 8
1480# define TV_VI_END_F1_MASK 0x00003f00
1481/** XXX */
1482# define TV_VI_END_F2_SHIFT 0
1483# define TV_VI_END_F2_MASK 0x0000003f
1484
1485#define TV_V_CTL_2 0x68040
1486/** Length of vsync, in half lines */
1487# define TV_VSYNC_LEN_MASK 0x07ff0000
1488# define TV_VSYNC_LEN_SHIFT 16
1489/** Offset of the start of vsync in field 1, measured in one less than the
1490 * number of half lines.
1491 */
1492# define TV_VSYNC_START_F1_MASK 0x00007f00
1493# define TV_VSYNC_START_F1_SHIFT 8
1494/**
1495 * Offset of the start of vsync in field 2, measured in one less than the
1496 * number of half lines.
1497 */
1498# define TV_VSYNC_START_F2_MASK 0x0000007f
1499# define TV_VSYNC_START_F2_SHIFT 0
1500
1501#define TV_V_CTL_3 0x68044
1502/** Enables generation of the equalization signal */
1503# define TV_EQUAL_ENA (1 << 31)
1504/** Length of vsync, in half lines */
1505# define TV_VEQ_LEN_MASK 0x007f0000
1506# define TV_VEQ_LEN_SHIFT 16
1507/** Offset of the start of equalization in field 1, measured in one less than
1508 * the number of half lines.
1509 */
1510# define TV_VEQ_START_F1_MASK 0x0007f00
1511# define TV_VEQ_START_F1_SHIFT 8
1512/**
1513 * Offset of the start of equalization in field 2, measured in one less than
1514 * the number of half lines.
1515 */
1516# define TV_VEQ_START_F2_MASK 0x000007f
1517# define TV_VEQ_START_F2_SHIFT 0
1518
1519#define TV_V_CTL_4 0x68048
1520/**
1521 * Offset to start of vertical colorburst, measured in one less than the
1522 * number of lines from vertical start.
1523 */
1524# define TV_VBURST_START_F1_MASK 0x003f0000
1525# define TV_VBURST_START_F1_SHIFT 16
1526/**
1527 * Offset to the end of vertical colorburst, measured in one less than the
1528 * number of lines from the start of NBR.
1529 */
1530# define TV_VBURST_END_F1_MASK 0x000000ff
1531# define TV_VBURST_END_F1_SHIFT 0
1532
1533#define TV_V_CTL_5 0x6804c
1534/**
1535 * Offset to start of vertical colorburst, measured in one less than the
1536 * number of lines from vertical start.
1537 */
1538# define TV_VBURST_START_F2_MASK 0x003f0000
1539# define TV_VBURST_START_F2_SHIFT 16
1540/**
1541 * Offset to the end of vertical colorburst, measured in one less than the
1542 * number of lines from the start of NBR.
1543 */
1544# define TV_VBURST_END_F2_MASK 0x000000ff
1545# define TV_VBURST_END_F2_SHIFT 0
1546
1547#define TV_V_CTL_6 0x68050
1548/**
1549 * Offset to start of vertical colorburst, measured in one less than the
1550 * number of lines from vertical start.
1551 */
1552# define TV_VBURST_START_F3_MASK 0x003f0000
1553# define TV_VBURST_START_F3_SHIFT 16
1554/**
1555 * Offset to the end of vertical colorburst, measured in one less than the
1556 * number of lines from the start of NBR.
1557 */
1558# define TV_VBURST_END_F3_MASK 0x000000ff
1559# define TV_VBURST_END_F3_SHIFT 0
1560
1561#define TV_V_CTL_7 0x68054
1562/**
1563 * Offset to start of vertical colorburst, measured in one less than the
1564 * number of lines from vertical start.
1565 */
1566# define TV_VBURST_START_F4_MASK 0x003f0000
1567# define TV_VBURST_START_F4_SHIFT 16
1568/**
1569 * Offset to the end of vertical colorburst, measured in one less than the
1570 * number of lines from the start of NBR.
1571 */
1572# define TV_VBURST_END_F4_MASK 0x000000ff
1573# define TV_VBURST_END_F4_SHIFT 0
1574
1575#define TV_SC_CTL_1 0x68060
1576/** Turns on the first subcarrier phase generation DDA */
1577# define TV_SC_DDA1_EN (1 << 31)
1578/** Turns on the first subcarrier phase generation DDA */
1579# define TV_SC_DDA2_EN (1 << 30)
1580/** Turns on the first subcarrier phase generation DDA */
1581# define TV_SC_DDA3_EN (1 << 29)
1582/** Sets the subcarrier DDA to reset frequency every other field */
1583# define TV_SC_RESET_EVERY_2 (0 << 24)
1584/** Sets the subcarrier DDA to reset frequency every fourth field */
1585# define TV_SC_RESET_EVERY_4 (1 << 24)
1586/** Sets the subcarrier DDA to reset frequency every eighth field */
1587# define TV_SC_RESET_EVERY_8 (2 << 24)
1588/** Sets the subcarrier DDA to never reset the frequency */
1589# define TV_SC_RESET_NEVER (3 << 24)
1590/** Sets the peak amplitude of the colorburst.*/
1591# define TV_BURST_LEVEL_MASK 0x00ff0000
1592# define TV_BURST_LEVEL_SHIFT 16
1593/** Sets the increment of the first subcarrier phase generation DDA */
1594# define TV_SCDDA1_INC_MASK 0x00000fff
1595# define TV_SCDDA1_INC_SHIFT 0
1596
1597#define TV_SC_CTL_2 0x68064
1598/** Sets the rollover for the second subcarrier phase generation DDA */
1599# define TV_SCDDA2_SIZE_MASK 0x7fff0000
1600# define TV_SCDDA2_SIZE_SHIFT 16
1601/** Sets the increent of the second subcarrier phase generation DDA */
1602# define TV_SCDDA2_INC_MASK 0x00007fff
1603# define TV_SCDDA2_INC_SHIFT 0
1604
1605#define TV_SC_CTL_3 0x68068
1606/** Sets the rollover for the third subcarrier phase generation DDA */
1607# define TV_SCDDA3_SIZE_MASK 0x7fff0000
1608# define TV_SCDDA3_SIZE_SHIFT 16
1609/** Sets the increent of the third subcarrier phase generation DDA */
1610# define TV_SCDDA3_INC_MASK 0x00007fff
1611# define TV_SCDDA3_INC_SHIFT 0
1612
1613#define TV_WIN_POS 0x68070
1614/** X coordinate of the display from the start of horizontal active */
1615# define TV_XPOS_MASK 0x1fff0000
1616# define TV_XPOS_SHIFT 16
1617/** Y coordinate of the display from the start of vertical active (NBR) */
1618# define TV_YPOS_MASK 0x00000fff
1619# define TV_YPOS_SHIFT 0
1620
1621#define TV_WIN_SIZE 0x68074
1622/** Horizontal size of the display window, measured in pixels*/
1623# define TV_XSIZE_MASK 0x1fff0000
1624# define TV_XSIZE_SHIFT 16
1625/**
1626 * Vertical size of the display window, measured in pixels.
1627 *
1628 * Must be even for interlaced modes.
1629 */
1630# define TV_YSIZE_MASK 0x00000fff
1631# define TV_YSIZE_SHIFT 0
1632
1633#define TV_FILTER_CTL_1 0x68080
1634/**
1635 * Enables automatic scaling calculation.
1636 *
1637 * If set, the rest of the registers are ignored, and the calculated values can
1638 * be read back from the register.
1639 */
1640# define TV_AUTO_SCALE (1 << 31)
1641/**
1642 * Disables the vertical filter.
1643 *
1644 * This is required on modes more than 1024 pixels wide */
1645# define TV_V_FILTER_BYPASS (1 << 29)
1646/** Enables adaptive vertical filtering */
1647# define TV_VADAPT (1 << 28)
1648# define TV_VADAPT_MODE_MASK (3 << 26)
1649/** Selects the least adaptive vertical filtering mode */
1650# define TV_VADAPT_MODE_LEAST (0 << 26)
1651/** Selects the moderately adaptive vertical filtering mode */
1652# define TV_VADAPT_MODE_MODERATE (1 << 26)
1653/** Selects the most adaptive vertical filtering mode */
1654# define TV_VADAPT_MODE_MOST (3 << 26)
1655/**
1656 * Sets the horizontal scaling factor.
1657 *
1658 * This should be the fractional part of the horizontal scaling factor divided
1659 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
1660 *
1661 * (src width - 1) / ((oversample * dest width) - 1)
1662 */
1663# define TV_HSCALE_FRAC_MASK 0x00003fff
1664# define TV_HSCALE_FRAC_SHIFT 0
1665
1666#define TV_FILTER_CTL_2 0x68084
1667/**
1668 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1669 *
1670 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
1671 */
1672# define TV_VSCALE_INT_MASK 0x00038000
1673# define TV_VSCALE_INT_SHIFT 15
1674/**
1675 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1676 *
1677 * \sa TV_VSCALE_INT_MASK
1678 */
1679# define TV_VSCALE_FRAC_MASK 0x00007fff
1680# define TV_VSCALE_FRAC_SHIFT 0
1681
1682#define TV_FILTER_CTL_3 0x68088
1683/**
1684 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1685 *
1686 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
1687 *
1688 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1689 */
1690# define TV_VSCALE_IP_INT_MASK 0x00038000
1691# define TV_VSCALE_IP_INT_SHIFT 15
1692/**
1693 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1694 *
1695 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1696 *
1697 * \sa TV_VSCALE_IP_INT_MASK
1698 */
1699# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
1700# define TV_VSCALE_IP_FRAC_SHIFT 0
1701
1702#define TV_CC_CONTROL 0x68090
1703# define TV_CC_ENABLE (1 << 31)
1704/**
1705 * Specifies which field to send the CC data in.
1706 *
1707 * CC data is usually sent in field 0.
1708 */
1709# define TV_CC_FID_MASK (1 << 27)
1710# define TV_CC_FID_SHIFT 27
1711/** Sets the horizontal position of the CC data. Usually 135. */
1712# define TV_CC_HOFF_MASK 0x03ff0000
1713# define TV_CC_HOFF_SHIFT 16
1714/** Sets the vertical position of the CC data. Usually 21 */
1715# define TV_CC_LINE_MASK 0x0000003f
1716# define TV_CC_LINE_SHIFT 0
1717
1718#define TV_CC_DATA 0x68094
1719# define TV_CC_RDY (1 << 31)
1720/** Second word of CC data to be transmitted. */
1721# define TV_CC_DATA_2_MASK 0x007f0000
1722# define TV_CC_DATA_2_SHIFT 16
1723/** First word of CC data to be transmitted. */
1724# define TV_CC_DATA_1_MASK 0x0000007f
1725# define TV_CC_DATA_1_SHIFT 0
1726
1727#define TV_H_LUMA_0 0x68100
1728#define TV_H_LUMA_59 0x681ec
1729#define TV_H_CHROMA_0 0x68200
1730#define TV_H_CHROMA_59 0x682ec
1731#define TV_V_LUMA_0 0x68300
1732#define TV_V_LUMA_42 0x683a8
1733#define TV_V_CHROMA_0 0x68400
1734#define TV_V_CHROMA_42 0x684a8
1735
Keith Packard040d87f2009-05-30 20:42:33 -07001736/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001737#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07001738#define DP_B 0x64100
1739#define DP_C 0x64200
1740#define DP_D 0x64300
1741
1742#define DP_PORT_EN (1 << 31)
1743#define DP_PIPEB_SELECT (1 << 30)
1744
1745/* Link training mode - select a suitable mode for each stage */
1746#define DP_LINK_TRAIN_PAT_1 (0 << 28)
1747#define DP_LINK_TRAIN_PAT_2 (1 << 28)
1748#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
1749#define DP_LINK_TRAIN_OFF (3 << 28)
1750#define DP_LINK_TRAIN_MASK (3 << 28)
1751#define DP_LINK_TRAIN_SHIFT 28
1752
1753/* Signal voltages. These are mostly controlled by the other end */
1754#define DP_VOLTAGE_0_4 (0 << 25)
1755#define DP_VOLTAGE_0_6 (1 << 25)
1756#define DP_VOLTAGE_0_8 (2 << 25)
1757#define DP_VOLTAGE_1_2 (3 << 25)
1758#define DP_VOLTAGE_MASK (7 << 25)
1759#define DP_VOLTAGE_SHIFT 25
1760
1761/* Signal pre-emphasis levels, like voltages, the other end tells us what
1762 * they want
1763 */
1764#define DP_PRE_EMPHASIS_0 (0 << 22)
1765#define DP_PRE_EMPHASIS_3_5 (1 << 22)
1766#define DP_PRE_EMPHASIS_6 (2 << 22)
1767#define DP_PRE_EMPHASIS_9_5 (3 << 22)
1768#define DP_PRE_EMPHASIS_MASK (7 << 22)
1769#define DP_PRE_EMPHASIS_SHIFT 22
1770
1771/* How many wires to use. I guess 3 was too hard */
1772#define DP_PORT_WIDTH_1 (0 << 19)
1773#define DP_PORT_WIDTH_2 (1 << 19)
1774#define DP_PORT_WIDTH_4 (3 << 19)
1775#define DP_PORT_WIDTH_MASK (7 << 19)
1776
1777/* Mystic DPCD version 1.1 special mode */
1778#define DP_ENHANCED_FRAMING (1 << 18)
1779
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001780/* eDP */
1781#define DP_PLL_FREQ_270MHZ (0 << 16)
1782#define DP_PLL_FREQ_160MHZ (1 << 16)
1783#define DP_PLL_FREQ_MASK (3 << 16)
1784
Keith Packard040d87f2009-05-30 20:42:33 -07001785/** locked once port is enabled */
1786#define DP_PORT_REVERSAL (1 << 15)
1787
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001788/* eDP */
1789#define DP_PLL_ENABLE (1 << 14)
1790
Keith Packard040d87f2009-05-30 20:42:33 -07001791/** sends the clock on lane 15 of the PEG for debug */
1792#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
1793
1794#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001795#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07001796
1797/** limit RGB values to avoid confusing TVs */
1798#define DP_COLOR_RANGE_16_235 (1 << 8)
1799
1800/** Turn on the audio link */
1801#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
1802
1803/** vs and hs sync polarity */
1804#define DP_SYNC_VS_HIGH (1 << 4)
1805#define DP_SYNC_HS_HIGH (1 << 3)
1806
1807/** A fantasy */
1808#define DP_DETECTED (1 << 2)
1809
1810/** The aux channel provides a way to talk to the
1811 * signal sink for DDC etc. Max packet size supported
1812 * is 20 bytes in each direction, hence the 5 fixed
1813 * data registers
1814 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001815#define DPA_AUX_CH_CTL 0x64010
1816#define DPA_AUX_CH_DATA1 0x64014
1817#define DPA_AUX_CH_DATA2 0x64018
1818#define DPA_AUX_CH_DATA3 0x6401c
1819#define DPA_AUX_CH_DATA4 0x64020
1820#define DPA_AUX_CH_DATA5 0x64024
1821
Keith Packard040d87f2009-05-30 20:42:33 -07001822#define DPB_AUX_CH_CTL 0x64110
1823#define DPB_AUX_CH_DATA1 0x64114
1824#define DPB_AUX_CH_DATA2 0x64118
1825#define DPB_AUX_CH_DATA3 0x6411c
1826#define DPB_AUX_CH_DATA4 0x64120
1827#define DPB_AUX_CH_DATA5 0x64124
1828
1829#define DPC_AUX_CH_CTL 0x64210
1830#define DPC_AUX_CH_DATA1 0x64214
1831#define DPC_AUX_CH_DATA2 0x64218
1832#define DPC_AUX_CH_DATA3 0x6421c
1833#define DPC_AUX_CH_DATA4 0x64220
1834#define DPC_AUX_CH_DATA5 0x64224
1835
1836#define DPD_AUX_CH_CTL 0x64310
1837#define DPD_AUX_CH_DATA1 0x64314
1838#define DPD_AUX_CH_DATA2 0x64318
1839#define DPD_AUX_CH_DATA3 0x6431c
1840#define DPD_AUX_CH_DATA4 0x64320
1841#define DPD_AUX_CH_DATA5 0x64324
1842
1843#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
1844#define DP_AUX_CH_CTL_DONE (1 << 30)
1845#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
1846#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
1847#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
1848#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
1849#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
1850#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
1851#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
1852#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
1853#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
1854#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
1855#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
1856#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
1857#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
1858#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
1859#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
1860#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
1861#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
1862#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
1863#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
1864
1865/*
1866 * Computing GMCH M and N values for the Display Port link
1867 *
1868 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
1869 *
1870 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
1871 *
1872 * The GMCH value is used internally
1873 *
1874 * bytes_per_pixel is the number of bytes coming out of the plane,
1875 * which is after the LUTs, so we want the bytes for our color format.
1876 * For our current usage, this is always 3, one byte for R, G and B.
1877 */
1878#define PIPEA_GMCH_DATA_M 0x70050
1879#define PIPEB_GMCH_DATA_M 0x71050
1880
1881/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
1882#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
1883#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
1884
1885#define PIPE_GMCH_DATA_M_MASK (0xffffff)
1886
1887#define PIPEA_GMCH_DATA_N 0x70054
1888#define PIPEB_GMCH_DATA_N 0x71054
1889#define PIPE_GMCH_DATA_N_MASK (0xffffff)
1890
1891/*
1892 * Computing Link M and N values for the Display Port link
1893 *
1894 * Link M / N = pixel_clock / ls_clk
1895 *
1896 * (the DP spec calls pixel_clock the 'strm_clk')
1897 *
1898 * The Link value is transmitted in the Main Stream
1899 * Attributes and VB-ID.
1900 */
1901
1902#define PIPEA_DP_LINK_M 0x70060
1903#define PIPEB_DP_LINK_M 0x71060
1904#define PIPEA_DP_LINK_M_MASK (0xffffff)
1905
1906#define PIPEA_DP_LINK_N 0x70064
1907#define PIPEB_DP_LINK_N 0x71064
1908#define PIPEA_DP_LINK_N_MASK (0xffffff)
1909
Jesse Barnes585fb112008-07-29 11:54:06 -07001910/* Display & cursor control */
1911
Zhao Yakui898822c2010-01-04 16:29:30 +08001912/* dithering flag on Ironlake */
1913#define PIPE_ENABLE_DITHER (1 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07001914/* Pipe A */
1915#define PIPEADSL 0x70000
1916#define PIPEACONF 0x70008
1917#define PIPEACONF_ENABLE (1<<31)
1918#define PIPEACONF_DISABLE 0
1919#define PIPEACONF_DOUBLE_WIDE (1<<30)
1920#define I965_PIPECONF_ACTIVE (1<<30)
1921#define PIPEACONF_SINGLE_WIDE 0
1922#define PIPEACONF_PIPE_UNLOCKED 0
1923#define PIPEACONF_PIPE_LOCKED (1<<25)
1924#define PIPEACONF_PALETTE 0
1925#define PIPEACONF_GAMMA (1<<24)
1926#define PIPECONF_FORCE_BORDER (1<<25)
1927#define PIPECONF_PROGRESSIVE (0 << 21)
1928#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
1929#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
Jesse Barnes652c3932009-08-17 13:31:43 -07001930#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07001931#define PIPEASTAT 0x70024
1932#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
1933#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
1934#define PIPE_CRC_DONE_ENABLE (1UL<<28)
1935#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
1936#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
1937#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
1938#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
1939#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
1940#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
1941#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
1942#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
1943#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
1944#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
1945#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
1946#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
1947#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
1948#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
1949#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
1950#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
1951#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
1952#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
1953#define PIPE_DPST_EVENT_STATUS (1UL<<7)
1954#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
1955#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
1956#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
1957#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
1958#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
1959#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
1960#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
Zhenyu Wang58a27472009-09-25 08:01:28 +00001961#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
1962#define PIPE_8BPC (0 << 5)
1963#define PIPE_10BPC (1 << 5)
1964#define PIPE_6BPC (2 << 5)
1965#define PIPE_12BPC (3 << 5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001966
1967#define DSPARB 0x70030
1968#define DSPARB_CSTART_MASK (0x7f << 7)
1969#define DSPARB_CSTART_SHIFT 7
1970#define DSPARB_BSTART_MASK (0x7f)
1971#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08001972#define DSPARB_BEND_SHIFT 9 /* on 855 */
1973#define DSPARB_AEND_SHIFT 0
1974
1975#define DSPFW1 0x70034
Jesse Barnes0e442c62009-10-19 10:09:33 +09001976#define DSPFW_SR_SHIFT 23
1977#define DSPFW_CURSORB_SHIFT 16
1978#define DSPFW_PLANEB_SHIFT 8
Shaohua Li7662c8b2009-06-26 11:23:55 +08001979#define DSPFW2 0x70038
Jesse Barnes0e442c62009-10-19 10:09:33 +09001980#define DSPFW_CURSORA_MASK 0x00003f00
Zhao Yakui21bd7702010-01-13 14:10:50 +00001981#define DSPFW_CURSORA_SHIFT 8
Shaohua Li7662c8b2009-06-26 11:23:55 +08001982#define DSPFW3 0x7003c
Jesse Barnes0e442c62009-10-19 10:09:33 +09001983#define DSPFW_HPLL_SR_EN (1<<31)
1984#define DSPFW_CURSOR_SR_SHIFT 24
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001985#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001986
1987/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09001988#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08001989#define I915_FIFO_LINE_SIZE 64
1990#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09001991
1992#define G4X_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08001993#define I945_FIFO_SIZE 127 /* 945 & 965 */
1994#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07001995#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001996#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09001997
1998#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08001999#define I915_MAX_WM 0x3f
2000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002001#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2002#define PINEVIEW_FIFO_LINE_SIZE 64
2003#define PINEVIEW_MAX_WM 0x1ff
2004#define PINEVIEW_DFT_WM 0x3f
2005#define PINEVIEW_DFT_HPLLOFF_WM 0
2006#define PINEVIEW_GUARD_WM 10
2007#define PINEVIEW_CURSOR_FIFO 64
2008#define PINEVIEW_CURSOR_MAX_WM 0x3f
2009#define PINEVIEW_CURSOR_DFT_WM 0
2010#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08002011
Jesse Barnes585fb112008-07-29 11:54:06 -07002012/*
2013 * The two pipe frame counter registers are not synchronized, so
2014 * reading a stable value is somewhat tricky. The following code
2015 * should work:
2016 *
2017 * do {
2018 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2019 * PIPE_FRAME_HIGH_SHIFT;
2020 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2021 * PIPE_FRAME_LOW_SHIFT);
2022 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2023 * PIPE_FRAME_HIGH_SHIFT);
2024 * } while (high1 != high2);
2025 * frame = (high1 << 8) | low1;
2026 */
2027#define PIPEAFRAMEHIGH 0x70040
2028#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2029#define PIPE_FRAME_HIGH_SHIFT 0
2030#define PIPEAFRAMEPIXEL 0x70044
2031#define PIPE_FRAME_LOW_MASK 0xff000000
2032#define PIPE_FRAME_LOW_SHIFT 24
2033#define PIPE_PIXEL_MASK 0x00ffffff
2034#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08002035/* GM45+ just has to be different */
2036#define PIPEA_FRMCOUNT_GM45 0x70040
2037#define PIPEA_FLIPCOUNT_GM45 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07002038
2039/* Cursor A & B regs */
2040#define CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04002041/* Old style CUR*CNTR flags (desktop 8xx) */
2042#define CURSOR_ENABLE 0x80000000
2043#define CURSOR_GAMMA_ENABLE 0x40000000
2044#define CURSOR_STRIDE_MASK 0x30000000
2045#define CURSOR_FORMAT_SHIFT 24
2046#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2047#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2048#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2049#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2050#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2051#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2052/* New style CUR*CNTR flags */
2053#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07002054#define CURSOR_MODE_DISABLE 0x00
2055#define CURSOR_MODE_64_32B_AX 0x07
2056#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b603912009-05-20 16:47:08 -04002057#define MCURSOR_PIPE_SELECT (1 << 28)
2058#define MCURSOR_PIPE_A 0x00
2059#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07002060#define MCURSOR_GAMMA_ENABLE (1 << 26)
2061#define CURABASE 0x70084
2062#define CURAPOS 0x70088
2063#define CURSOR_POS_MASK 0x007FF
2064#define CURSOR_POS_SIGN 0x8000
2065#define CURSOR_X_SHIFT 0
2066#define CURSOR_Y_SHIFT 16
Jesse Barnes14b603912009-05-20 16:47:08 -04002067#define CURSIZE 0x700a0
Jesse Barnes585fb112008-07-29 11:54:06 -07002068#define CURBCNTR 0x700c0
2069#define CURBBASE 0x700c4
2070#define CURBPOS 0x700c8
2071
2072/* Display A control */
2073#define DSPACNTR 0x70180
2074#define DISPLAY_PLANE_ENABLE (1<<31)
2075#define DISPLAY_PLANE_DISABLE 0
2076#define DISPPLANE_GAMMA_ENABLE (1<<30)
2077#define DISPPLANE_GAMMA_DISABLE 0
2078#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2079#define DISPPLANE_8BPP (0x2<<26)
2080#define DISPPLANE_15_16BPP (0x4<<26)
2081#define DISPPLANE_16BPP (0x5<<26)
2082#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2083#define DISPPLANE_32BPP (0x7<<26)
Kristian Høgsberga4f45cf2009-10-19 14:35:30 -04002084#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002085#define DISPPLANE_STEREO_ENABLE (1<<25)
2086#define DISPPLANE_STEREO_DISABLE 0
2087#define DISPPLANE_SEL_PIPE_MASK (1<<24)
2088#define DISPPLANE_SEL_PIPE_A 0
2089#define DISPPLANE_SEL_PIPE_B (1<<24)
2090#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2091#define DISPPLANE_SRC_KEY_DISABLE 0
2092#define DISPPLANE_LINE_DOUBLE (1<<20)
2093#define DISPPLANE_NO_LINE_DOUBLE 0
2094#define DISPPLANE_STEREO_POLARITY_FIRST 0
2095#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002096#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07002097#define DISPPLANE_TILED (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002098#define DSPAADDR 0x70184
2099#define DSPASTRIDE 0x70188
2100#define DSPAPOS 0x7018C /* reserved */
2101#define DSPASIZE 0x70190
2102#define DSPASURF 0x7019C /* 965+ only */
2103#define DSPATILEOFF 0x701A4 /* 965+ only */
2104
2105/* VBIOS flags */
2106#define SWF00 0x71410
2107#define SWF01 0x71414
2108#define SWF02 0x71418
2109#define SWF03 0x7141c
2110#define SWF04 0x71420
2111#define SWF05 0x71424
2112#define SWF06 0x71428
2113#define SWF10 0x70410
2114#define SWF11 0x70414
2115#define SWF14 0x71420
2116#define SWF30 0x72414
2117#define SWF31 0x72418
2118#define SWF32 0x7241c
2119
2120/* Pipe B */
2121#define PIPEBDSL 0x71000
2122#define PIPEBCONF 0x71008
2123#define PIPEBSTAT 0x71024
2124#define PIPEBFRAMEHIGH 0x71040
2125#define PIPEBFRAMEPIXEL 0x71044
Jesse Barnes9880b7a2009-02-06 10:22:41 -08002126#define PIPEB_FRMCOUNT_GM45 0x71040
2127#define PIPEB_FLIPCOUNT_GM45 0x71044
2128
Jesse Barnes585fb112008-07-29 11:54:06 -07002129
2130/* Display B control */
2131#define DSPBCNTR 0x71180
2132#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2133#define DISPPLANE_ALPHA_TRANS_DISABLE 0
2134#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2135#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
2136#define DSPBADDR 0x71184
2137#define DSPBSTRIDE 0x71188
2138#define DSPBPOS 0x7118C
2139#define DSPBSIZE 0x71190
2140#define DSPBSURF 0x7119C
2141#define DSPBTILEOFF 0x711A4
2142
2143/* VBIOS regs */
2144#define VGACNTRL 0x71400
2145# define VGA_DISP_DISABLE (1 << 31)
2146# define VGA_2X_MODE (1 << 30)
2147# define VGA_PIPE_B_SELECT (1 << 29)
2148
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002149/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08002150
2151#define CPU_VGACNTRL 0x41000
2152
2153#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
2154#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
2155#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
2156#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
2157#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
2158#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
2159#define DIGITAL_PORTA_NO_DETECT (0 << 0)
2160#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
2161#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
2162
2163/* refresh rate hardware control */
2164#define RR_HW_CTL 0x45300
2165#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
2166#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
2167
2168#define FDI_PLL_BIOS_0 0x46000
2169#define FDI_PLL_BIOS_1 0x46004
2170#define FDI_PLL_BIOS_2 0x46008
2171#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
2172#define DISPLAY_PORT_PLL_BIOS_1 0x46010
2173#define DISPLAY_PORT_PLL_BIOS_2 0x46014
2174
2175#define FDI_PLL_FREQ_CTL 0x46030
2176#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
2177#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
2178#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
2179
2180
2181#define PIPEA_DATA_M1 0x60030
2182#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
2183#define TU_SIZE_MASK 0x7e000000
2184#define PIPEA_DATA_M1_OFFSET 0
2185#define PIPEA_DATA_N1 0x60034
2186#define PIPEA_DATA_N1_OFFSET 0
2187
2188#define PIPEA_DATA_M2 0x60038
2189#define PIPEA_DATA_M2_OFFSET 0
2190#define PIPEA_DATA_N2 0x6003c
2191#define PIPEA_DATA_N2_OFFSET 0
2192
2193#define PIPEA_LINK_M1 0x60040
2194#define PIPEA_LINK_M1_OFFSET 0
2195#define PIPEA_LINK_N1 0x60044
2196#define PIPEA_LINK_N1_OFFSET 0
2197
2198#define PIPEA_LINK_M2 0x60048
2199#define PIPEA_LINK_M2_OFFSET 0
2200#define PIPEA_LINK_N2 0x6004c
2201#define PIPEA_LINK_N2_OFFSET 0
2202
2203/* PIPEB timing regs are same start from 0x61000 */
2204
2205#define PIPEB_DATA_M1 0x61030
2206#define PIPEB_DATA_M1_OFFSET 0
2207#define PIPEB_DATA_N1 0x61034
2208#define PIPEB_DATA_N1_OFFSET 0
2209
2210#define PIPEB_DATA_M2 0x61038
2211#define PIPEB_DATA_M2_OFFSET 0
2212#define PIPEB_DATA_N2 0x6103c
2213#define PIPEB_DATA_N2_OFFSET 0
2214
2215#define PIPEB_LINK_M1 0x61040
2216#define PIPEB_LINK_M1_OFFSET 0
2217#define PIPEB_LINK_N1 0x61044
2218#define PIPEB_LINK_N1_OFFSET 0
2219
2220#define PIPEB_LINK_M2 0x61048
2221#define PIPEB_LINK_M2_OFFSET 0
2222#define PIPEB_LINK_N2 0x6104c
2223#define PIPEB_LINK_N2_OFFSET 0
2224
2225/* CPU panel fitter */
2226#define PFA_CTL_1 0x68080
2227#define PFB_CTL_1 0x68880
2228#define PF_ENABLE (1<<31)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08002229#define PF_FILTER_MASK (3<<23)
2230#define PF_FILTER_PROGRAMMED (0<<23)
2231#define PF_FILTER_MED_3x3 (1<<23)
2232#define PF_FILTER_EDGE_ENHANCE (2<<23)
2233#define PF_FILTER_EDGE_SOFTEN (3<<23)
Zhenyu Wang249c0e62009-07-24 01:00:29 +08002234#define PFA_WIN_SZ 0x68074
2235#define PFB_WIN_SZ 0x68874
Zhenyu Wang8dd81a32009-09-19 14:54:09 +08002236#define PFA_WIN_POS 0x68070
2237#define PFB_WIN_POS 0x68870
Zhenyu Wangb9055052009-06-05 15:38:38 +08002238
2239/* legacy palette */
2240#define LGC_PALETTE_A 0x4a000
2241#define LGC_PALETTE_B 0x4a800
2242
2243/* interrupts */
2244#define DE_MASTER_IRQ_CONTROL (1 << 31)
2245#define DE_SPRITEB_FLIP_DONE (1 << 29)
2246#define DE_SPRITEA_FLIP_DONE (1 << 28)
2247#define DE_PLANEB_FLIP_DONE (1 << 27)
2248#define DE_PLANEA_FLIP_DONE (1 << 26)
2249#define DE_PCU_EVENT (1 << 25)
2250#define DE_GTT_FAULT (1 << 24)
2251#define DE_POISON (1 << 23)
2252#define DE_PERFORM_COUNTER (1 << 22)
2253#define DE_PCH_EVENT (1 << 21)
2254#define DE_AUX_CHANNEL_A (1 << 20)
2255#define DE_DP_A_HOTPLUG (1 << 19)
2256#define DE_GSE (1 << 18)
2257#define DE_PIPEB_VBLANK (1 << 15)
2258#define DE_PIPEB_EVEN_FIELD (1 << 14)
2259#define DE_PIPEB_ODD_FIELD (1 << 13)
2260#define DE_PIPEB_LINE_COMPARE (1 << 12)
2261#define DE_PIPEB_VSYNC (1 << 11)
2262#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
2263#define DE_PIPEA_VBLANK (1 << 7)
2264#define DE_PIPEA_EVEN_FIELD (1 << 6)
2265#define DE_PIPEA_ODD_FIELD (1 << 5)
2266#define DE_PIPEA_LINE_COMPARE (1 << 4)
2267#define DE_PIPEA_VSYNC (1 << 3)
2268#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
2269
2270#define DEISR 0x44000
2271#define DEIMR 0x44004
2272#define DEIIR 0x44008
2273#define DEIER 0x4400c
2274
2275/* GT interrupt */
2276#define GT_SYNC_STATUS (1 << 2)
2277#define GT_USER_INTERRUPT (1 << 0)
2278
2279#define GTISR 0x44010
2280#define GTIMR 0x44014
2281#define GTIIR 0x44018
2282#define GTIER 0x4401c
2283
Zhenyu Wang553bd142009-09-02 10:57:52 +08002284#define DISP_ARB_CTL 0x45000
2285#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
2286
Zhenyu Wangb9055052009-06-05 15:38:38 +08002287/* PCH */
2288
2289/* south display engine interrupt */
2290#define SDE_CRT_HOTPLUG (1 << 11)
2291#define SDE_PORTD_HOTPLUG (1 << 10)
2292#define SDE_PORTC_HOTPLUG (1 << 9)
2293#define SDE_PORTB_HOTPLUG (1 << 8)
2294#define SDE_SDVOB_HOTPLUG (1 << 6)
Zhenyu Wangc6501562009-11-03 18:57:21 +00002295#define SDE_HOTPLUG_MASK (0xf << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002296
2297#define SDEISR 0xc4000
2298#define SDEIMR 0xc4004
2299#define SDEIIR 0xc4008
2300#define SDEIER 0xc400c
2301
2302/* digital port hotplug */
2303#define PCH_PORT_HOTPLUG 0xc4030
2304#define PORTD_HOTPLUG_ENABLE (1 << 20)
2305#define PORTD_PULSE_DURATION_2ms (0)
2306#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
2307#define PORTD_PULSE_DURATION_6ms (2 << 18)
2308#define PORTD_PULSE_DURATION_100ms (3 << 18)
2309#define PORTD_HOTPLUG_NO_DETECT (0)
2310#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
2311#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
2312#define PORTC_HOTPLUG_ENABLE (1 << 12)
2313#define PORTC_PULSE_DURATION_2ms (0)
2314#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
2315#define PORTC_PULSE_DURATION_6ms (2 << 10)
2316#define PORTC_PULSE_DURATION_100ms (3 << 10)
2317#define PORTC_HOTPLUG_NO_DETECT (0)
2318#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
2319#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
2320#define PORTB_HOTPLUG_ENABLE (1 << 4)
2321#define PORTB_PULSE_DURATION_2ms (0)
2322#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
2323#define PORTB_PULSE_DURATION_6ms (2 << 2)
2324#define PORTB_PULSE_DURATION_100ms (3 << 2)
2325#define PORTB_HOTPLUG_NO_DETECT (0)
2326#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
2327#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
2328
2329#define PCH_GPIOA 0xc5010
2330#define PCH_GPIOB 0xc5014
2331#define PCH_GPIOC 0xc5018
2332#define PCH_GPIOD 0xc501c
2333#define PCH_GPIOE 0xc5020
2334#define PCH_GPIOF 0xc5024
2335
Eric Anholtf0217c42009-12-01 11:56:30 -08002336#define PCH_GMBUS0 0xc5100
2337#define PCH_GMBUS1 0xc5104
2338#define PCH_GMBUS2 0xc5108
2339#define PCH_GMBUS3 0xc510c
2340#define PCH_GMBUS4 0xc5110
2341#define PCH_GMBUS5 0xc5120
2342
Zhenyu Wangb9055052009-06-05 15:38:38 +08002343#define PCH_DPLL_A 0xc6014
2344#define PCH_DPLL_B 0xc6018
2345
2346#define PCH_FPA0 0xc6040
2347#define PCH_FPA1 0xc6044
2348#define PCH_FPB0 0xc6048
2349#define PCH_FPB1 0xc604c
2350
2351#define PCH_DPLL_TEST 0xc606c
2352
2353#define PCH_DREF_CONTROL 0xC6200
2354#define DREF_CONTROL_MASK 0x7fc3
2355#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
2356#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
2357#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
2358#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
2359#define DREF_SSC_SOURCE_DISABLE (0<<11)
2360#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08002361#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002362#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
2363#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
2364#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08002365#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08002366#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
2367#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
2368#define DREF_SSC4_DOWNSPREAD (0<<6)
2369#define DREF_SSC4_CENTERSPREAD (1<<6)
2370#define DREF_SSC1_DISABLE (0<<1)
2371#define DREF_SSC1_ENABLE (1<<1)
2372#define DREF_SSC4_DISABLE (0)
2373#define DREF_SSC4_ENABLE (1)
2374
2375#define PCH_RAWCLK_FREQ 0xc6204
2376#define FDL_TP1_TIMER_SHIFT 12
2377#define FDL_TP1_TIMER_MASK (3<<12)
2378#define FDL_TP2_TIMER_SHIFT 10
2379#define FDL_TP2_TIMER_MASK (3<<10)
2380#define RAWCLK_FREQ_MASK 0x3ff
2381
2382#define PCH_DPLL_TMR_CFG 0xc6208
2383
2384#define PCH_SSC4_PARMS 0xc6210
2385#define PCH_SSC4_AUX_PARMS 0xc6214
2386
2387/* transcoder */
2388
2389#define TRANS_HTOTAL_A 0xe0000
2390#define TRANS_HTOTAL_SHIFT 16
2391#define TRANS_HACTIVE_SHIFT 0
2392#define TRANS_HBLANK_A 0xe0004
2393#define TRANS_HBLANK_END_SHIFT 16
2394#define TRANS_HBLANK_START_SHIFT 0
2395#define TRANS_HSYNC_A 0xe0008
2396#define TRANS_HSYNC_END_SHIFT 16
2397#define TRANS_HSYNC_START_SHIFT 0
2398#define TRANS_VTOTAL_A 0xe000c
2399#define TRANS_VTOTAL_SHIFT 16
2400#define TRANS_VACTIVE_SHIFT 0
2401#define TRANS_VBLANK_A 0xe0010
2402#define TRANS_VBLANK_END_SHIFT 16
2403#define TRANS_VBLANK_START_SHIFT 0
2404#define TRANS_VSYNC_A 0xe0014
2405#define TRANS_VSYNC_END_SHIFT 16
2406#define TRANS_VSYNC_START_SHIFT 0
2407
2408#define TRANSA_DATA_M1 0xe0030
2409#define TRANSA_DATA_N1 0xe0034
2410#define TRANSA_DATA_M2 0xe0038
2411#define TRANSA_DATA_N2 0xe003c
2412#define TRANSA_DP_LINK_M1 0xe0040
2413#define TRANSA_DP_LINK_N1 0xe0044
2414#define TRANSA_DP_LINK_M2 0xe0048
2415#define TRANSA_DP_LINK_N2 0xe004c
2416
2417#define TRANS_HTOTAL_B 0xe1000
2418#define TRANS_HBLANK_B 0xe1004
2419#define TRANS_HSYNC_B 0xe1008
2420#define TRANS_VTOTAL_B 0xe100c
2421#define TRANS_VBLANK_B 0xe1010
2422#define TRANS_VSYNC_B 0xe1014
2423
2424#define TRANSB_DATA_M1 0xe1030
2425#define TRANSB_DATA_N1 0xe1034
2426#define TRANSB_DATA_M2 0xe1038
2427#define TRANSB_DATA_N2 0xe103c
2428#define TRANSB_DP_LINK_M1 0xe1040
2429#define TRANSB_DP_LINK_N1 0xe1044
2430#define TRANSB_DP_LINK_M2 0xe1048
2431#define TRANSB_DP_LINK_N2 0xe104c
2432
2433#define TRANSACONF 0xf0008
2434#define TRANSBCONF 0xf1008
2435#define TRANS_DISABLE (0<<31)
2436#define TRANS_ENABLE (1<<31)
2437#define TRANS_STATE_MASK (1<<30)
2438#define TRANS_STATE_DISABLE (0<<30)
2439#define TRANS_STATE_ENABLE (1<<30)
2440#define TRANS_FSYNC_DELAY_HB1 (0<<27)
2441#define TRANS_FSYNC_DELAY_HB2 (1<<27)
2442#define TRANS_FSYNC_DELAY_HB3 (2<<27)
2443#define TRANS_FSYNC_DELAY_HB4 (3<<27)
2444#define TRANS_DP_AUDIO_ONLY (1<<26)
2445#define TRANS_DP_VIDEO_AUDIO (0<<26)
2446#define TRANS_PROGRESSIVE (0<<21)
2447#define TRANS_8BPC (0<<5)
2448#define TRANS_10BPC (1<<5)
2449#define TRANS_6BPC (2<<5)
2450#define TRANS_12BPC (3<<5)
2451
2452#define FDI_RXA_CHICKEN 0xc200c
2453#define FDI_RXB_CHICKEN 0xc2010
2454#define FDI_RX_PHASE_SYNC_POINTER_ENABLE (1)
2455
2456/* CPU: FDI_TX */
2457#define FDI_TXA_CTL 0x60100
2458#define FDI_TXB_CTL 0x61100
2459#define FDI_TX_DISABLE (0<<31)
2460#define FDI_TX_ENABLE (1<<31)
2461#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
2462#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
2463#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
2464#define FDI_LINK_TRAIN_NONE (3<<28)
2465#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
2466#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
2467#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
2468#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
2469#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
2470#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
2471#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
2472#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
2473#define FDI_DP_PORT_WIDTH_X1 (0<<19)
2474#define FDI_DP_PORT_WIDTH_X2 (1<<19)
2475#define FDI_DP_PORT_WIDTH_X3 (2<<19)
2476#define FDI_DP_PORT_WIDTH_X4 (3<<19)
2477#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002478/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08002479#define FDI_TX_PLL_ENABLE (1<<14)
2480/* both Tx and Rx */
2481#define FDI_SCRAMBLING_ENABLE (0<<7)
2482#define FDI_SCRAMBLING_DISABLE (1<<7)
2483
2484/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
2485#define FDI_RXA_CTL 0xf000c
2486#define FDI_RXB_CTL 0xf100c
2487#define FDI_RX_ENABLE (1<<31)
2488#define FDI_RX_DISABLE (0<<31)
2489/* train, dp width same as FDI_TX */
2490#define FDI_DP_PORT_WIDTH_X8 (7<<19)
2491#define FDI_8BPC (0<<16)
2492#define FDI_10BPC (1<<16)
2493#define FDI_6BPC (2<<16)
2494#define FDI_12BPC (3<<16)
2495#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
2496#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
2497#define FDI_RX_PLL_ENABLE (1<<13)
2498#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
2499#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
2500#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
2501#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
2502#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
2503#define FDI_SEL_RAWCLK (0<<4)
2504#define FDI_SEL_PCDCLK (1<<4)
2505
2506#define FDI_RXA_MISC 0xf0010
2507#define FDI_RXB_MISC 0xf1010
2508#define FDI_RXA_TUSIZE1 0xf0030
2509#define FDI_RXA_TUSIZE2 0xf0038
2510#define FDI_RXB_TUSIZE1 0xf1030
2511#define FDI_RXB_TUSIZE2 0xf1038
2512
2513/* FDI_RX interrupt register format */
2514#define FDI_RX_INTER_LANE_ALIGN (1<<10)
2515#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
2516#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
2517#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
2518#define FDI_RX_FS_CODE_ERR (1<<6)
2519#define FDI_RX_FE_CODE_ERR (1<<5)
2520#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
2521#define FDI_RX_HDCP_LINK_FAIL (1<<3)
2522#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
2523#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
2524#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
2525
2526#define FDI_RXA_IIR 0xf0014
2527#define FDI_RXA_IMR 0xf0018
2528#define FDI_RXB_IIR 0xf1014
2529#define FDI_RXB_IMR 0xf1018
2530
2531#define FDI_PLL_CTL_1 0xfe000
2532#define FDI_PLL_CTL_2 0xfe004
2533
2534/* CRT */
2535#define PCH_ADPA 0xe1100
2536#define ADPA_TRANS_SELECT_MASK (1<<30)
2537#define ADPA_TRANS_A_SELECT 0
2538#define ADPA_TRANS_B_SELECT (1<<30)
2539#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2540#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2541#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2542#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2543#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2544#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2545#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2546#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2547#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2548#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2549#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2550#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2551#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2552#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2553#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2554#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2555#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2556#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2557#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
2558
2559/* or SDVOB */
2560#define HDMIB 0xe1140
2561#define PORT_ENABLE (1 << 31)
2562#define TRANSCODER_A (0)
2563#define TRANSCODER_B (1 << 30)
2564#define COLOR_FORMAT_8bpc (0)
2565#define COLOR_FORMAT_12bpc (3 << 26)
2566#define SDVOB_HOTPLUG_ENABLE (1 << 23)
2567#define SDVO_ENCODING (0)
2568#define TMDS_ENCODING (2 << 10)
2569#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
2570#define SDVOB_BORDER_ENABLE (1 << 7)
2571#define AUDIO_ENABLE (1 << 6)
2572#define VSYNC_ACTIVE_HIGH (1 << 4)
2573#define HSYNC_ACTIVE_HIGH (1 << 3)
2574#define PORT_DETECTED (1 << 2)
2575
2576#define HDMIC 0xe1150
2577#define HDMID 0xe1160
2578
2579#define PCH_LVDS 0xe1180
2580#define LVDS_DETECTED (1 << 1)
2581
2582#define BLC_PWM_CPU_CTL2 0x48250
2583#define PWM_ENABLE (1 << 31)
2584#define PWM_PIPE_A (0 << 29)
2585#define PWM_PIPE_B (1 << 29)
2586#define BLC_PWM_CPU_CTL 0x48254
2587
2588#define BLC_PWM_PCH_CTL1 0xc8250
2589#define PWM_PCH_ENABLE (1 << 31)
2590#define PWM_POLARITY_ACTIVE_LOW (1 << 29)
2591#define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
2592#define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
2593#define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
2594
2595#define BLC_PWM_PCH_CTL2 0xc8254
2596
2597#define PCH_PP_STATUS 0xc7200
2598#define PCH_PP_CONTROL 0xc7204
2599#define EDP_FORCE_VDD (1 << 3)
2600#define EDP_BLC_ENABLE (1 << 2)
2601#define PANEL_POWER_RESET (1 << 1)
2602#define PANEL_POWER_OFF (0 << 0)
2603#define PANEL_POWER_ON (1 << 0)
2604#define PCH_PP_ON_DELAYS 0xc7208
2605#define EDP_PANEL (1 << 30)
2606#define PCH_PP_OFF_DELAYS 0xc720c
2607#define PCH_PP_DIVISOR 0xc7210
2608
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002609#define PCH_DP_B 0xe4100
2610#define PCH_DPB_AUX_CH_CTL 0xe4110
2611#define PCH_DPB_AUX_CH_DATA1 0xe4114
2612#define PCH_DPB_AUX_CH_DATA2 0xe4118
2613#define PCH_DPB_AUX_CH_DATA3 0xe411c
2614#define PCH_DPB_AUX_CH_DATA4 0xe4120
2615#define PCH_DPB_AUX_CH_DATA5 0xe4124
2616
2617#define PCH_DP_C 0xe4200
2618#define PCH_DPC_AUX_CH_CTL 0xe4210
2619#define PCH_DPC_AUX_CH_DATA1 0xe4214
2620#define PCH_DPC_AUX_CH_DATA2 0xe4218
2621#define PCH_DPC_AUX_CH_DATA3 0xe421c
2622#define PCH_DPC_AUX_CH_DATA4 0xe4220
2623#define PCH_DPC_AUX_CH_DATA5 0xe4224
2624
2625#define PCH_DP_D 0xe4300
2626#define PCH_DPD_AUX_CH_CTL 0xe4310
2627#define PCH_DPD_AUX_CH_DATA1 0xe4314
2628#define PCH_DPD_AUX_CH_DATA2 0xe4318
2629#define PCH_DPD_AUX_CH_DATA3 0xe431c
2630#define PCH_DPD_AUX_CH_DATA4 0xe4320
2631#define PCH_DPD_AUX_CH_DATA5 0xe4324
2632
Jesse Barnes585fb112008-07-29 11:54:06 -07002633#endif /* _I915_REG_H_ */