blob: 085db1b089c17ac62ee0631b645989dfc39f27d7 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Paulo Zanonia5c961d2012-10-24 15:59:34 -020029#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
Chris Wilson5eddb702010-09-11 13:48:45 +010030
Eugeni Dodonov2b139522012-03-29 12:32:22 -030031#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
32
Daniel Vetter6b26c862012-04-24 14:04:12 +020033#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
34#define _MASKED_BIT_DISABLE(a) ((a) << 16)
35
Jesse Barnes585fb112008-07-29 11:54:06 -070036/* PCI config space */
37
38#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070039#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070040#define GC_CLOCK_133_200 (0 << 0)
41#define GC_CLOCK_100_200 (1 << 0)
42#define GC_CLOCK_100_133 (2 << 0)
43#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080044#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070045#define GCFGC 0xf0 /* 915+ only */
46#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
47#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
48#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +020049#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
50#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
51#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
52#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
53#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
54#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -070055#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070056#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
57#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
58#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
59#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
60#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
61#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
62#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
63#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
64#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
65#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
66#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
67#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
68#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
69#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
70#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
71#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
72#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
73#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
74#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +010075#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
76
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070077
78/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070079#define I965_GDRST 0xc0 /* PCI config register */
80#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070081#define GRDOM_FULL (0<<2)
82#define GRDOM_RENDER (1<<2)
83#define GRDOM_MEDIA (3<<2)
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -070084#define GRDOM_MASK (3<<2)
Daniel Vetter5ccce182012-04-27 15:17:45 +020085#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -070086
Jesse Barnes07b7ddd2011-08-03 11:28:44 -070087#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
88#define GEN6_MBC_SNPCR_SHIFT 21
89#define GEN6_MBC_SNPCR_MASK (3<<21)
90#define GEN6_MBC_SNPCR_MAX (0<<21)
91#define GEN6_MBC_SNPCR_MED (1<<21)
92#define GEN6_MBC_SNPCR_LOW (2<<21)
93#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
94
Daniel Vetter5eb719c2012-02-09 17:15:48 +010095#define GEN6_MBCTL 0x0907c
96#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
97#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
98#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
99#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
100#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
101
Eric Anholtcff458c2010-11-18 09:31:14 +0800102#define GEN6_GDRST 0x941c
103#define GEN6_GRDOM_FULL (1 << 0)
104#define GEN6_GRDOM_RENDER (1 << 1)
105#define GEN6_GRDOM_MEDIA (1 << 2)
106#define GEN6_GRDOM_BLT (1 << 3)
107
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100108#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
109#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
110#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
111#define PP_DIR_DCLV_2G 0xffffffff
112
Ben Widawsky94e409c2013-11-04 22:29:36 -0800113#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
114#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
115
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100116#define GAM_ECOCHK 0x4090
117#define ECOCHK_SNB_BIT (1<<10)
Ben Widawskye3dff582013-03-20 14:49:14 -0700118#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100119#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
120#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300121#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
122#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
123#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
124#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
125#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100126
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200127#define GAC_ECO_BITS 0x14090
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300128#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200129#define ECOBITS_PPGTT_CACHE64B (3<<8)
130#define ECOBITS_PPGTT_CACHE4B (0<<8)
131
Daniel Vetterbe901a52012-04-11 20:42:39 +0200132#define GAB_CTL 0x24000
133#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
134
Jesse Barnes585fb112008-07-29 11:54:06 -0700135/* VGA stuff */
136
137#define VGA_ST01_MDA 0x3ba
138#define VGA_ST01_CGA 0x3da
139
140#define VGA_MSR_WRITE 0x3c2
141#define VGA_MSR_READ 0x3cc
142#define VGA_MSR_MEM_EN (1<<1)
143#define VGA_MSR_CGA_MODE (1<<0)
144
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300145#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100146#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300147#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700148
149#define VGA_AR_INDEX 0x3c0
150#define VGA_AR_VID_EN (1<<5)
151#define VGA_AR_DATA_WRITE 0x3c0
152#define VGA_AR_DATA_READ 0x3c1
153
154#define VGA_GR_INDEX 0x3ce
155#define VGA_GR_DATA 0x3cf
156/* GR05 */
157#define VGA_GR_MEM_READ_MODE_SHIFT 3
158#define VGA_GR_MEM_READ_MODE_PLANE 1
159/* GR06 */
160#define VGA_GR_MEM_MODE_MASK 0xc
161#define VGA_GR_MEM_MODE_SHIFT 2
162#define VGA_GR_MEM_A0000_AFFFF 0
163#define VGA_GR_MEM_A0000_BFFFF 1
164#define VGA_GR_MEM_B0000_B7FFF 2
165#define VGA_GR_MEM_B0000_BFFFF 3
166
167#define VGA_DACMASK 0x3c6
168#define VGA_DACRX 0x3c7
169#define VGA_DACWX 0x3c8
170#define VGA_DACDATA 0x3c9
171
172#define VGA_CR_INDEX_MDA 0x3b4
173#define VGA_CR_DATA_MDA 0x3b5
174#define VGA_CR_INDEX_CGA 0x3d4
175#define VGA_CR_DATA_CGA 0x3d5
176
177/*
Brad Volkin351e3db2014-02-18 10:15:46 -0800178 * Instruction field definitions used by the command parser
179 */
180#define INSTR_CLIENT_SHIFT 29
181#define INSTR_CLIENT_MASK 0xE0000000
182#define INSTR_MI_CLIENT 0x0
183#define INSTR_BC_CLIENT 0x2
184#define INSTR_RC_CLIENT 0x3
185#define INSTR_SUBCLIENT_SHIFT 27
186#define INSTR_SUBCLIENT_MASK 0x18000000
187#define INSTR_MEDIA_SUBCLIENT 0x2
188
189/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700190 * Memory interface instructions used by the kernel
191 */
192#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
193
194#define MI_NOOP MI_INSTR(0, 0)
195#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
196#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200197#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700198#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
199#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
200#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
201#define MI_FLUSH MI_INSTR(0x04, 0)
202#define MI_READ_FLUSH (1 << 0)
203#define MI_EXE_FLUSH (1 << 1)
204#define MI_NO_WRITE_FLUSH (1 << 2)
205#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
206#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800207#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Ben Widawsky0e792842013-12-16 20:50:37 -0800208#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
209#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
210#define MI_ARB_ENABLE (1<<0)
211#define MI_ARB_DISABLE (0<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700212#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800213#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
214#define MI_SUSPEND_FLUSH_EN (1<<0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400215#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200216#define MI_OVERLAY_CONTINUE (0x0<<21)
217#define MI_OVERLAY_ON (0x1<<21)
218#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700219#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500220#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700221#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500222#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200223/* IVB has funny definitions for which plane to flip. */
224#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
225#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
226#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
227#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
228#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
229#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Ben Widawsky0e792842013-12-16 20:50:37 -0800230#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
231#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
232#define MI_SEMAPHORE_UPDATE (1<<21)
233#define MI_SEMAPHORE_COMPARE (1<<20)
234#define MI_SEMAPHORE_REGISTER (1<<18)
235#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
236#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
237#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
238#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
239#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
240#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
241#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
242#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
243#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
244#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
245#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
246#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
Daniel Vettera028c4b2014-03-15 00:08:56 +0100247#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
248#define MI_SEMAPHORE_SYNC_MASK (3<<16)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800249#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
250#define MI_MM_SPACE_GTT (1<<8)
251#define MI_MM_SPACE_PHYSICAL (0<<8)
252#define MI_SAVE_EXT_STATE_EN (1<<3)
253#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800254#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800255#define MI_RESTORE_INHIBIT (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700256#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
257#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
258#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
259#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000260/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
261 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
262 * simply ignores the register load under certain conditions.
263 * - One can actually load arbitrary many arbitrary registers: Simply issue x
264 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
265 */
266#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
Chris Wilsonffe74d72013-08-26 20:58:12 +0100267#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*x-1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800268#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
Chris Wilson71a77e02011-02-02 12:13:49 +0000269#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700270#define MI_FLUSH_DW_STORE_INDEX (1<<21)
271#define MI_INVALIDATE_TLB (1<<18)
272#define MI_FLUSH_DW_OP_STOREDW (1<<14)
273#define MI_INVALIDATE_BSD (1<<7)
274#define MI_FLUSH_DW_USE_GTT (1<<2)
275#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700276#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100277#define MI_BATCH_NON_SECURE (1)
278/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
Ben Widawsky0e792842013-12-16 20:50:37 -0800279#define MI_BATCH_NON_SECURE_I965 (1<<8)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100280#define MI_BATCH_PPGTT_HSW (1<<8)
Ben Widawsky0e792842013-12-16 20:50:37 -0800281#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700282#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100283#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700284#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800285
Rodrigo Vivi94353732013-08-28 16:45:46 -0300286
287#define MI_PREDICATE_RESULT_2 (0x2214)
288#define LOWER_SLICE_ENABLED (1<<0)
289#define LOWER_SLICE_DISABLED (0<<0)
290
Jesse Barnes585fb112008-07-29 11:54:06 -0700291/*
292 * 3D instructions used by the kernel
293 */
294#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
295
296#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
297#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
298#define SC_UPDATE_SCISSOR (0x1<<1)
299#define SC_ENABLE_MASK (0x1<<0)
300#define SC_ENABLE (0x1<<0)
301#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
302#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
303#define SCI_YMIN_MASK (0xffff<<16)
304#define SCI_XMIN_MASK (0xffff<<0)
305#define SCI_YMAX_MASK (0xffff<<16)
306#define SCI_XMAX_MASK (0xffff<<0)
307#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
308#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
309#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
310#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
311#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
312#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
313#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
314#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
315#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
316#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
317#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
318#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
319#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
320#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
321#define BLT_DEPTH_8 (0<<24)
322#define BLT_DEPTH_16_565 (1<<24)
323#define BLT_DEPTH_16_1555 (2<<24)
324#define BLT_DEPTH_32 (3<<24)
325#define BLT_ROP_GXCOPY (0xcc<<16)
326#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
327#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
328#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
329#define ASYNC_FLIP (1<<22)
330#define DISPLAY_PLANE_A (0<<20)
331#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200332#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200333#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Jesse Barnes8d315282011-10-16 10:23:31 +0200334#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700335#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200336#define PIPE_CONTROL_QW_WRITE (1<<14)
337#define PIPE_CONTROL_DEPTH_STALL (1<<13)
338#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200339#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200340#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
341#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
342#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
343#define PIPE_CONTROL_NOTIFY (1<<8)
Jesse Barnes8d315282011-10-16 10:23:31 +0200344#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
345#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
346#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200347#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200348#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700349#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700350
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100351
352/*
353 * Reset registers
354 */
355#define DEBUG_RESET_I830 0x6070
356#define DEBUG_RESET_FULL (1<<7)
357#define DEBUG_RESET_RENDER (1<<8)
358#define DEBUG_RESET_DISPLAY (1<<9)
359
Jesse Barnes57f350b2012-03-28 13:39:25 -0700360/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300361 * IOSF sideband
362 */
363#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
364#define IOSF_DEVFN_SHIFT 24
365#define IOSF_OPCODE_SHIFT 16
366#define IOSF_PORT_SHIFT 8
367#define IOSF_BYTE_ENABLES_SHIFT 4
368#define IOSF_BAR_SHIFT 1
369#define IOSF_SB_BUSY (1<<0)
Jesse Barnesf3419152013-11-04 11:52:44 -0800370#define IOSF_PORT_BUNIT 0x3
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300371#define IOSF_PORT_PUNIT 0x4
372#define IOSF_PORT_NC 0x11
373#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +0300374#define IOSF_PORT_GPIO_NC 0x13
375#define IOSF_PORT_CCK 0x14
376#define IOSF_PORT_CCU 0xA9
377#define IOSF_PORT_GPS_CORE 0x48
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530378#define IOSF_PORT_FLISDSI 0x1B
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300379#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
380#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
381
Jesse Barnes30a970c2013-11-04 13:48:12 -0800382/* See configdb bunit SB addr map */
383#define BUNIT_REG_BISOC 0x11
384
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300385#define PUNIT_OPCODE_REG_READ 6
386#define PUNIT_OPCODE_REG_WRITE 7
387
Jesse Barnes30a970c2013-11-04 13:48:12 -0800388#define PUNIT_REG_DSPFREQ 0x36
389#define DSPFREQSTAT_SHIFT 30
390#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
391#define DSPFREQGUAR_SHIFT 14
392#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Imre Deaka30180a2014-03-04 19:23:02 +0200393
394/* See the PUNIT HAS v0.8 for the below bits */
395enum punit_power_well {
396 PUNIT_POWER_WELL_RENDER = 0,
397 PUNIT_POWER_WELL_MEDIA = 1,
398 PUNIT_POWER_WELL_DISP2D = 3,
399 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
400 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
401 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
402 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
403 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
404 PUNIT_POWER_WELL_DPIO_RX0 = 10,
405 PUNIT_POWER_WELL_DPIO_RX1 = 11,
406
407 PUNIT_POWER_WELL_NUM,
408};
409
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800410#define PUNIT_REG_PWRGT_CTRL 0x60
411#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +0200412#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
413#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
414#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
415#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
416#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800417
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300418#define PUNIT_REG_GPU_LFM 0xd3
419#define PUNIT_REG_GPU_FREQ_REQ 0xd4
420#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläe8474402013-06-26 17:43:24 +0300421#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300422#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
423
424#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
425#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
426
427#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
428#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
429#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
430#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
431#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
432#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
433#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
434#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
435#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
436#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
437
ymohanmabe4fc042013-08-27 23:40:56 +0300438/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +0800439#define CCK_FUSE_REG 0x8
440#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +0300441#define CCK_REG_DSI_PLL_FUSE 0x44
442#define CCK_REG_DSI_PLL_CONTROL 0x48
443#define DSI_PLL_VCO_EN (1 << 31)
444#define DSI_PLL_LDO_GATE (1 << 30)
445#define DSI_PLL_P1_POST_DIV_SHIFT 17
446#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
447#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
448#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
449#define DSI_PLL_MUX_MASK (3 << 9)
450#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
451#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
452#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
453#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
454#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
455#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
456#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
457#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
458#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
459#define DSI_PLL_LOCK (1 << 0)
460#define CCK_REG_DSI_PLL_DIVIDER 0x4c
461#define DSI_PLL_LFSR (1 << 31)
462#define DSI_PLL_FRACTION_EN (1 << 30)
463#define DSI_PLL_FRAC_COUNTER_SHIFT 27
464#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
465#define DSI_PLL_USYNC_CNT_SHIFT 18
466#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
467#define DSI_PLL_N1_DIV_SHIFT 16
468#define DSI_PLL_N1_DIV_MASK (3 << 16)
469#define DSI_PLL_M1_DIV_SHIFT 0
470#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800471#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
ymohanmabe4fc042013-08-27 23:40:56 +0300472
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300473/*
474 * DPIO - a special bus for various display related registers to hide behind
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200475 *
476 * DPIO is VLV only.
Daniel Vetter598fac62013-04-18 22:01:46 +0200477 *
478 * Note: digital port B is DDI0, digital pot C is DDI1
Jesse Barnes57f350b2012-03-28 13:39:25 -0700479 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300480#define DPIO_DEVFN 0
481#define DPIO_OPCODE_REG_WRITE 1
482#define DPIO_OPCODE_REG_READ 0
483
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200484#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700485#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
486#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
487#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -0700488#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700489
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800490#define DPIO_PHY(pipe) ((pipe) >> 1)
491#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
492
Daniel Vetter598fac62013-04-18 22:01:46 +0200493/*
494 * Per pipe/PLL DPIO regs
495 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800496#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -0700497#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +0200498#define DPIO_POST_DIV_DAC 0
499#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
500#define DPIO_POST_DIV_LVDS1 2
501#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700502#define DPIO_K_SHIFT (24) /* 4 bits */
503#define DPIO_P1_SHIFT (21) /* 3 bits */
504#define DPIO_P2_SHIFT (16) /* 5 bits */
505#define DPIO_N_SHIFT (12) /* 4 bits */
506#define DPIO_ENABLE_CALIBRATION (1<<11)
507#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
508#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800509#define _VLV_PLL_DW3_CH1 0x802c
510#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700511
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800512#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -0700513#define DPIO_REFSEL_OVERRIDE 27
514#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
515#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
516#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530517#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700518#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
519#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800520#define _VLV_PLL_DW5_CH1 0x8034
521#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700522
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800523#define _VLV_PLL_DW7_CH0 0x801c
524#define _VLV_PLL_DW7_CH1 0x803c
525#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700526
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800527#define _VLV_PLL_DW8_CH0 0x8040
528#define _VLV_PLL_DW8_CH1 0x8060
529#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200530
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800531#define VLV_PLL_DW9_BCAST 0xc044
532#define _VLV_PLL_DW9_CH0 0x8044
533#define _VLV_PLL_DW9_CH1 0x8064
534#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200535
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800536#define _VLV_PLL_DW10_CH0 0x8048
537#define _VLV_PLL_DW10_CH1 0x8068
538#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200539
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800540#define _VLV_PLL_DW11_CH0 0x804c
541#define _VLV_PLL_DW11_CH1 0x806c
542#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700543
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800544/* Spec for ref block start counts at DW10 */
545#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +0200546
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800547#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100548
Daniel Vetter598fac62013-04-18 22:01:46 +0200549/*
550 * Per DDI channel DPIO regs
551 */
552
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800553#define _VLV_PCS_DW0_CH0 0x8200
554#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +0200555#define DPIO_PCS_TX_LANE2_RESET (1<<16)
556#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800557#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200558
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800559#define _VLV_PCS_DW1_CH0 0x8204
560#define _VLV_PCS_DW1_CH1 0x8404
Daniel Vetter598fac62013-04-18 22:01:46 +0200561#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
562#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
563#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
564#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800565#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200566
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800567#define _VLV_PCS_DW8_CH0 0x8220
568#define _VLV_PCS_DW8_CH1 0x8420
569#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200570
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800571#define _VLV_PCS01_DW8_CH0 0x0220
572#define _VLV_PCS23_DW8_CH0 0x0420
573#define _VLV_PCS01_DW8_CH1 0x2620
574#define _VLV_PCS23_DW8_CH1 0x2820
575#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
576#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200577
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800578#define _VLV_PCS_DW9_CH0 0x8224
579#define _VLV_PCS_DW9_CH1 0x8424
580#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200581
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800582#define _VLV_PCS_DW11_CH0 0x822c
583#define _VLV_PCS_DW11_CH1 0x842c
584#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200585
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800586#define _VLV_PCS_DW12_CH0 0x8230
587#define _VLV_PCS_DW12_CH1 0x8430
588#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200589
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800590#define _VLV_PCS_DW14_CH0 0x8238
591#define _VLV_PCS_DW14_CH1 0x8438
592#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200593
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800594#define _VLV_PCS_DW23_CH0 0x825c
595#define _VLV_PCS_DW23_CH1 0x845c
596#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200597
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800598#define _VLV_TX_DW2_CH0 0x8288
599#define _VLV_TX_DW2_CH1 0x8488
600#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200601
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800602#define _VLV_TX_DW3_CH0 0x828c
603#define _VLV_TX_DW3_CH1 0x848c
604#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
605
606#define _VLV_TX_DW4_CH0 0x8290
607#define _VLV_TX_DW4_CH1 0x8490
608#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
609
610#define _VLV_TX3_DW4_CH0 0x690
611#define _VLV_TX3_DW4_CH1 0x2a90
612#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
613
614#define _VLV_TX_DW5_CH0 0x8294
615#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +0200616#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800617#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200618
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800619#define _VLV_TX_DW11_CH0 0x82ac
620#define _VLV_TX_DW11_CH1 0x84ac
621#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200622
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800623#define _VLV_TX_DW14_CH0 0x82b8
624#define _VLV_TX_DW14_CH1 0x84b8
625#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530626
Jesse Barnes585fb112008-07-29 11:54:06 -0700627/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800628 * Fence registers
629 */
630#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700631#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800632#define I830_FENCE_START_MASK 0x07f80000
633#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800634#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800635#define I830_FENCE_PITCH_SHIFT 4
636#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200637#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -0700638#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200639#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800640
641#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800642#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800643
644#define FENCE_REG_965_0 0x03000
645#define I965_FENCE_PITCH_SHIFT 2
646#define I965_FENCE_TILING_Y_SHIFT 1
647#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200648#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800649
Eric Anholt4e901fd2009-10-26 16:44:17 -0700650#define FENCE_REG_SANDYBRIDGE_0 0x100000
651#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +0300652#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -0700653
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100654/* control register for cpu gtt access */
655#define TILECTL 0x101000
656#define TILECTL_SWZCTL (1 << 0)
657#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
658#define TILECTL_BACKSNOOP_DIS (1 << 3)
659
Jesse Barnesde151cf2008-11-12 10:03:55 -0800660/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700661 * Instruction and interrupt control regs
662 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700663#define PGTBL_ER 0x02024
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200664#define RENDER_RING_BASE 0x02000
665#define BSD_RING_BASE 0x04000
666#define GEN6_BSD_RING_BASE 0x12000
Ben Widawsky1950de12013-05-28 19:22:20 -0700667#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +0100668#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +0200669#define RING_TAIL(base) ((base)+0x30)
670#define RING_HEAD(base) ((base)+0x34)
671#define RING_START(base) ((base)+0x38)
672#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000673#define RING_SYNC_0(base) ((base)+0x40)
674#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawsky1950de12013-05-28 19:22:20 -0700675#define RING_SYNC_2(base) ((base)+0x48)
676#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
677#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
678#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
679#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
680#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
681#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
682#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
683#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
684#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
685#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
686#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
687#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ben Widawskyad776f82013-05-28 19:22:18 -0700688#define GEN6_NOSYNC 0
Chris Wilson8fd26852010-12-08 18:40:43 +0000689#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200690#define RING_HWS_PGA(base) ((base)+0x80)
691#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100692#define ARB_MODE 0x04030
693#define ARB_MODE_SWIZZLE_SNB (1<<4)
694#define ARB_MODE_SWIZZLE_IVB (1<<5)
Ben Widawsky31a53362013-11-02 21:07:04 -0700695#define GAMTARBMODE 0x04a08
Ben Widawsky4afe8d32013-11-02 21:07:55 -0700696#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -0700697#define ARB_MODE_SWIZZLE_BDW (1<<1)
Eric Anholt45930102011-05-06 17:12:35 -0700698#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100699#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
Ben Widawsky828c7902013-10-16 09:21:30 -0700700#define RING_FAULT_GTTSEL_MASK (1<<11)
701#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
702#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
703#define RING_FAULT_VALID (1<<0)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100704#define DONE_REG 0x40b0
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800705#define GEN8_PRIVATE_PAT 0x40e0
Eric Anholt45930102011-05-06 17:12:35 -0700706#define BSD_HWS_PGA_GEN7 (0x04180)
707#define BLT_HWS_PGA_GEN7 (0x04280)
Ben Widawsky9a8a2212013-05-28 19:22:23 -0700708#define VEBOX_HWS_PGA_GEN7 (0x04380)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200709#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson50877442014-03-21 12:41:53 +0000710#define RING_ACTHD_UDW(base) ((base)+0x5c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000711#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +0000712#define RING_IMR(base) ((base)+0xa8)
Ben Widawskyc0c7bab2012-07-12 11:01:05 -0700713#define RING_TIMESTAMP(base) ((base)+0x358)
Jesse Barnes585fb112008-07-29 11:54:06 -0700714#define TAIL_ADDR 0x001FFFF8
715#define HEAD_WRAP_COUNT 0xFFE00000
716#define HEAD_WRAP_ONE 0x00200000
717#define HEAD_ADDR 0x001FFFFC
718#define RING_NR_PAGES 0x001FF000
719#define RING_REPORT_MASK 0x00000006
720#define RING_REPORT_64K 0x00000002
721#define RING_REPORT_128K 0x00000004
722#define RING_NO_REPORT 0x00000000
723#define RING_VALID_MASK 0x00000001
724#define RING_VALID 0x00000001
725#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +0100726#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
727#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000728#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Chris Wilson8168bd42010-11-11 17:54:52 +0000729#if 0
730#define PRB0_TAIL 0x02030
731#define PRB0_HEAD 0x02034
732#define PRB0_START 0x02038
733#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -0700734#define PRB1_TAIL 0x02040 /* 915+ only */
735#define PRB1_HEAD 0x02044 /* 915+ only */
736#define PRB1_START 0x02048 /* 915+ only */
737#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +0000738#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700739#define IPEIR_I965 0x02064
740#define IPEHR_I965 0x02068
741#define INSTDONE_I965 0x0206c
Ben Widawskyd53bd482012-08-22 11:32:14 -0700742#define GEN7_INSTDONE_1 0x0206c
743#define GEN7_SC_INSTDONE 0x07100
744#define GEN7_SAMPLER_INSTDONE 0x0e160
745#define GEN7_ROW_INSTDONE 0x0e164
746#define I915_NUM_INSTDONE_REG 4
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100747#define RING_IPEIR(base) ((base)+0x64)
748#define RING_IPEHR(base) ((base)+0x68)
749#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100750#define RING_INSTPS(base) ((base)+0x70)
751#define RING_DMA_FADD(base) ((base)+0x78)
752#define RING_INSTPM(base) ((base)+0xc0)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +0530753#define RING_MI_MODE(base) ((base)+0x9c)
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700754#define INSTPS 0x02070 /* 965+ only */
755#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700756#define ACTHD_I965 0x02074
757#define HWS_PGA 0x02080
758#define HWS_ADDRESS_MASK 0xfffff000
759#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700760#define PWRCTXA 0x2088 /* 965GM+ only */
761#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700762#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700763#define IPEHR 0x0208c
764#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -0700765#define NOPID 0x02094
766#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +0200767#define DMA_FADD_I8XX 0x020d0
Chris Wilson94e39e22013-10-30 09:28:22 +0000768#define RING_BBSTATE(base) ((base)+0x110)
Ville Syrjälä3dda20a2013-12-10 21:44:43 +0200769#define RING_BBADDR(base) ((base)+0x140)
770#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -0800771
Chris Wilsonf4068392010-10-27 20:36:41 +0100772#define ERROR_GEN6 0x040a0
Ben Widawsky71e172e2012-08-20 16:15:13 -0700773#define GEN7_ERR_INT 0x44040
Paulo Zanonide032bf2013-04-12 17:57:58 -0300774#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -0300775#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +0100776#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -0300777#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +0100778#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -0300779#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +0100780#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Daniel Vetter5a69b892013-10-16 22:55:52 +0200781#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -0300782#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Daniel Vetter7336df62013-07-09 22:59:16 +0200783#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Chris Wilsonf4068392010-10-27 20:36:41 +0100784
Paulo Zanoni3f1e1092013-02-18 19:00:21 -0300785#define FPGA_DBG 0x42300
786#define FPGA_DBG_RM_NOCLAIM (1<<31)
787
Chris Wilson0f3b6842013-01-15 12:05:55 +0000788#define DERRMR 0x44050
Ben Widawsky4e0bbc32013-11-02 21:07:07 -0700789/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +0100790#define DERRMR_PIPEA_SCANLINE (1<<0)
791#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
792#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
793#define DERRMR_PIPEA_VBLANK (1<<3)
794#define DERRMR_PIPEA_HBLANK (1<<5)
795#define DERRMR_PIPEB_SCANLINE (1<<8)
796#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
797#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
798#define DERRMR_PIPEB_VBLANK (1<<11)
799#define DERRMR_PIPEB_HBLANK (1<<13)
800/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
801#define DERRMR_PIPEC_SCANLINE (1<<14)
802#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
803#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
804#define DERRMR_PIPEC_VBLANK (1<<21)
805#define DERRMR_PIPEC_HBLANK (1<<22)
806
Chris Wilson0f3b6842013-01-15 12:05:55 +0000807
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700808/* GM45+ chicken bits -- debug workaround bits that may be required
809 * for various sorts of correct behavior. The top 16 bits of each are
810 * the enables for writing to the corresponding low bit.
811 */
812#define _3D_CHICKEN 0x02084
Daniel Vetter42839082012-12-14 23:38:28 +0100813#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700814#define _3D_CHICKEN2 0x0208c
815/* Disables pipelining of read flushes past the SF-WIZ interface.
816 * Required on all Ironlake steppings according to the B-Spec, but the
817 * particular danger of not doing so is not specified.
818 */
819# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
820#define _3D_CHICKEN3 0x02090
Jesse Barnes87f80202012-10-02 17:43:41 -0500821#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -0700822#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +0200823#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
824#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700825
Eric Anholt71cf39b2010-03-08 23:41:55 -0800826#define MI_MODE 0x0209c
827# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -0800828# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000829# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +0530830# define MODE_IDLE (1 << 9)
Eric Anholt71cf39b2010-03-08 23:41:55 -0800831
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700832#define GEN6_GT_MODE 0x20d0
Ville Syrjäläa607c1a2014-02-04 21:59:19 +0200833#define GEN7_GT_MODE 0x7008
Ville Syrjälä8d85d272014-02-04 21:59:15 +0200834#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
835#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
836#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
837#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
838#define GEN6_WIZ_HASHING_MASK (GEN6_WIZ_HASHING(1, 1) << 16)
Daniel Vetter6547fbd2012-12-14 23:38:29 +0100839#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700840
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000841#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -0700842#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100843#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000844#define GFX_RUN_LIST_ENABLE (1<<15)
Chris Wilsonaa83e302014-03-21 17:18:54 +0000845#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000846#define GFX_SURFACE_FAULT_ENABLE (1<<12)
847#define GFX_REPLAY_MODE (1<<11)
848#define GFX_PSMI_GRANULARITY (1<<10)
849#define GFX_PPGTT_ENABLE (1<<9)
850
Daniel Vettera7e806d2012-07-11 16:27:55 +0200851#define VLV_DISPLAY_BASE 0x180000
852
Jesse Barnes585fb112008-07-29 11:54:06 -0700853#define SCPD0 0x0209c /* 915+ only */
854#define IER 0x020a0
855#define IIR 0x020a4
856#define IMR 0x020a8
857#define ISR 0x020ac
Ville Syrjälä07ec7ec2013-01-24 15:29:51 +0200858#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
Jesse Barnes2d809572012-10-25 12:15:44 -0700859#define GCFG_DIS (1<<8)
Ville Syrjäläff763012013-01-24 15:29:52 +0200860#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
861#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
862#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
863#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
864#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
Jesse Barnesc9cddff2013-05-08 10:45:13 -0700865#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
Ville Syrjälä90a72f82013-02-19 23:16:44 +0200866#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700867#define EIR 0x020b0
868#define EMR 0x020b4
869#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700870#define GM45_ERROR_PAGE_TABLE (1<<5)
871#define GM45_ERROR_MEM_PRIV (1<<4)
872#define I915_ERROR_PAGE_TABLE (1<<4)
873#define GM45_ERROR_CP_PRIV (1<<3)
874#define I915_ERROR_MEMORY_REFRESH (1<<1)
875#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700876#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +0800877#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Chris Wilson8692d00e2011-02-05 10:08:21 +0000878#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
879 will not assert AGPBUSY# and will only
880 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -0800881#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +0100882#define INSTPM_TLB_INVALIDATE (1<<9)
883#define INSTPM_SYNC_FLUSH (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700884#define ACTHD 0x020c8
885#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +0000886#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -0700887#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +0800888#define FW_BLC_SELF_EN_MASK (1<<31)
889#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
890#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800891#define MM_BURST_LENGTH 0x00700000
892#define MM_FIFO_WATERMARK 0x0001F000
893#define LM_BURST_LENGTH 0x00000700
894#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -0700895#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -0700896
897/* Make render/texture TLB fetches lower priorty than associated data
898 * fetches. This is not turned on by default
899 */
900#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
901
902/* Isoch request wait on GTT enable (Display A/B/C streams).
903 * Make isoch requests stall on the TLB update. May cause
904 * display underruns (test mode only)
905 */
906#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
907
908/* Block grant count for isoch requests when block count is
909 * set to a finite value.
910 */
911#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
912#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
913#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
914#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
915#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
916
917/* Enable render writes to complete in C2/C3/C4 power states.
918 * If this isn't enabled, render writes are prevented in low
919 * power states. That seems bad to me.
920 */
921#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
922
923/* This acknowledges an async flip immediately instead
924 * of waiting for 2TLB fetches.
925 */
926#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
927
928/* Enables non-sequential data reads through arbiter
929 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400930#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -0700931
932/* Disable FSB snooping of cacheable write cycles from binner/render
933 * command stream
934 */
935#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
936
937/* Arbiter time slice for non-isoch streams */
938#define MI_ARB_TIME_SLICE_MASK (7 << 5)
939#define MI_ARB_TIME_SLICE_1 (0 << 5)
940#define MI_ARB_TIME_SLICE_2 (1 << 5)
941#define MI_ARB_TIME_SLICE_4 (2 << 5)
942#define MI_ARB_TIME_SLICE_6 (3 << 5)
943#define MI_ARB_TIME_SLICE_8 (4 << 5)
944#define MI_ARB_TIME_SLICE_10 (5 << 5)
945#define MI_ARB_TIME_SLICE_14 (6 << 5)
946#define MI_ARB_TIME_SLICE_16 (7 << 5)
947
948/* Low priority grace period page size */
949#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
950#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
951
952/* Disable display A/B trickle feed */
953#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
954
955/* Set display plane priority */
956#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
957#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
958
Jesse Barnes585fb112008-07-29 11:54:06 -0700959#define CACHE_MODE_0 0x02120 /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +0200960#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -0700961#define CM0_IZ_OPT_DISABLE (1<<6)
962#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +0200963#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700964#define CM0_DEPTH_EVICT_DISABLE (1<<4)
965#define CM0_COLOR_EVICT_DISABLE (1<<3)
966#define CM0_DEPTH_WRITE_DISABLE (1<<1)
967#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
968#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Ben Widawsky0f9b91c2012-11-04 09:21:30 -0800969#define GFX_FLSH_CNTL_GEN6 0x101008
970#define GFX_FLSH_CNTL_EN (1<<0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700971#define ECOSKPD 0x021d0
972#define ECO_GATING_CX_ONLY (1<<3)
973#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700974
Chia-I Wufe27c602014-01-28 13:29:33 +0800975#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
976#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Jesse Barnesfb046852012-03-28 13:39:26 -0700977#define CACHE_MODE_1 0x7004 /* IVB+ */
Damien Lespiau5d708682014-03-26 18:41:51 +0000978#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
979#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
Jesse Barnesfb046852012-03-28 13:39:26 -0700980
Jesse Barnes4efe0702011-01-18 11:25:41 -0800981#define GEN6_BLITTER_ECOSKPD 0x221d0
982#define GEN6_BLITTER_LOCK_SHIFT 16
983#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
984
Ville Syrjälä295e8bb2014-02-27 21:59:01 +0200985#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
986#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
987
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100988#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
Chris Wilson12f55812012-07-05 17:14:01 +0100989#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
990#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
991#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
992#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100993
Ben Widawskycc609d52013-05-28 19:22:29 -0700994/* On modern GEN architectures interrupt control consists of two sets
995 * of registers. The first set pertains to the ring generating the
996 * interrupt. The second control is for the functional block generating the
997 * interrupt. These are PM, GT, DE, etc.
998 *
999 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1000 * GT interrupt bits, so we don't need to duplicate the defines.
1001 *
1002 * These defines should cover us well from SNB->HSW with minor exceptions
1003 * it can also work on ILK.
1004 */
1005#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1006#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1007#define GT_BLT_USER_INTERRUPT (1 << 22)
1008#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1009#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001010#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Ben Widawskycc609d52013-05-28 19:22:29 -07001011#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1012#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1013#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1014#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1015#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1016#define GT_RENDER_USER_INTERRUPT (1 << 0)
1017
Ben Widawsky12638c52013-05-28 19:22:31 -07001018#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1019#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1020
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001021#define GT_PARITY_ERROR(dev) \
1022 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Dan Carpenter45f80d52013-09-24 10:57:35 +03001023 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001024
Ben Widawskycc609d52013-05-28 19:22:29 -07001025/* These are all the "old" interrupts */
1026#define ILK_BSD_USER_INTERRUPT (1<<5)
1027#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1028#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
1029#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
1030#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
1031#define I915_HWB_OOM_INTERRUPT (1<<13)
1032#define I915_SYNC_STATUS_INTERRUPT (1<<12)
1033#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
1034#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
1035#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
1036#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1037#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1038#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1039#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1040#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
1041#define I915_DEBUG_INTERRUPT (1<<2)
1042#define I915_USER_INTERRUPT (1<<1)
1043#define I915_ASLE_INTERRUPT (1<<0)
1044#define I915_BSD_USER_INTERRUPT (1 << 25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001045
1046#define GEN6_BSD_RNCID 0x12198
1047
Ben Widawskya1e969e2012-04-14 18:41:32 -07001048#define GEN7_FF_THREAD_MODE 0x20a0
1049#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08001050#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001051#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1052#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1053#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1054#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08001055#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001056#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1057#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1058#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1059#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1060#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1061#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1062#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1063#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1064
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001065/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001066 * Framebuffer compression (915+ only)
1067 */
1068
1069#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1070#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1071#define FBC_CONTROL 0x03208
1072#define FBC_CTL_EN (1<<31)
1073#define FBC_CTL_PERIODIC (1<<30)
1074#define FBC_CTL_INTERVAL_SHIFT (16)
1075#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02001076#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07001077#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001078#define FBC_CTL_FENCENO_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001079#define FBC_COMMAND 0x0320c
1080#define FBC_CMD_COMPRESS (1<<0)
1081#define FBC_STATUS 0x03210
1082#define FBC_STAT_COMPRESSING (1<<31)
1083#define FBC_STAT_COMPRESSED (1<<30)
1084#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001085#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001086#define FBC_CONTROL2 0x03214
1087#define FBC_CTL_FENCE_DBL (0<<4)
1088#define FBC_CTL_IDLE_IMM (0<<2)
1089#define FBC_CTL_IDLE_FULL (1<<2)
1090#define FBC_CTL_IDLE_LINE (2<<2)
1091#define FBC_CTL_IDLE_DEBUG (3<<2)
1092#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001093#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf64f1722014-01-23 16:49:17 +02001094#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
Jesse Barnes80824002009-09-10 15:28:06 -07001095#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -07001096
1097#define FBC_LL_SIZE (1536)
1098
Jesse Barnes74dff282009-09-14 15:39:40 -07001099/* Framebuffer compression for GM45+ */
1100#define DPFC_CB_BASE 0x3200
1101#define DPFC_CONTROL 0x3208
1102#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001103#define DPFC_CTL_PLANE(plane) ((plane)<<30)
1104#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07001105#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001106#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01001107#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07001108#define DPFC_SR_EN (1<<10)
1109#define DPFC_CTL_LIMIT_1X (0<<6)
1110#define DPFC_CTL_LIMIT_2X (1<<6)
1111#define DPFC_CTL_LIMIT_4X (2<<6)
1112#define DPFC_RECOMP_CTL 0x320c
1113#define DPFC_RECOMP_STALL_EN (1<<27)
1114#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1115#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1116#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1117#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1118#define DPFC_STATUS 0x3210
1119#define DPFC_INVAL_SEG_SHIFT (16)
1120#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1121#define DPFC_COMP_SEG_SHIFT (0)
1122#define DPFC_COMP_SEG_MASK (0x000003ff)
1123#define DPFC_STATUS2 0x3214
1124#define DPFC_FENCE_YOFF 0x3218
1125#define DPFC_CHICKEN 0x3224
1126#define DPFC_HT_MODIFY (1<<31)
1127
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001128/* Framebuffer compression for Ironlake */
1129#define ILK_DPFC_CB_BASE 0x43200
1130#define ILK_DPFC_CONTROL 0x43208
1131/* The bit 28-8 is reserved */
1132#define DPFC_RESERVED (0x1FFFFF00)
1133#define ILK_DPFC_RECOMP_CTL 0x4320c
1134#define ILK_DPFC_STATUS 0x43210
1135#define ILK_DPFC_FENCE_YOFF 0x43218
1136#define ILK_DPFC_CHICKEN 0x43224
1137#define ILK_FBC_RT_BASE 0x2128
1138#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001139#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001140
1141#define ILK_DISPLAY_CHICKEN1 0x42000
1142#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04001143#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08001144
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001145
Jesse Barnes585fb112008-07-29 11:54:06 -07001146/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001147 * Framebuffer compression for Sandybridge
1148 *
1149 * The following two registers are of type GTTMMADR
1150 */
1151#define SNB_DPFC_CTL_SA 0x100100
1152#define SNB_CPU_FENCE_ENABLE (1<<29)
1153#define DPFC_CPU_FENCE_OFFSET 0x100104
1154
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001155/* Framebuffer compression for Ivybridge */
1156#define IVB_FBC_RT_BASE 0x7020
1157
Paulo Zanoni42db64e2013-05-31 16:33:22 -03001158#define IPS_CTL 0x43408
1159#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001160
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001161#define MSG_FBC_REND_STATE 0x50380
1162#define FBC_REND_NUKE (1<<2)
1163#define FBC_REND_CACHE_CLEAN (1<<1)
1164
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001165/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001166 * GPIO regs
1167 */
1168#define GPIOA 0x5010
1169#define GPIOB 0x5014
1170#define GPIOC 0x5018
1171#define GPIOD 0x501c
1172#define GPIOE 0x5020
1173#define GPIOF 0x5024
1174#define GPIOG 0x5028
1175#define GPIOH 0x502c
1176# define GPIO_CLOCK_DIR_MASK (1 << 0)
1177# define GPIO_CLOCK_DIR_IN (0 << 1)
1178# define GPIO_CLOCK_DIR_OUT (1 << 1)
1179# define GPIO_CLOCK_VAL_MASK (1 << 2)
1180# define GPIO_CLOCK_VAL_OUT (1 << 3)
1181# define GPIO_CLOCK_VAL_IN (1 << 4)
1182# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1183# define GPIO_DATA_DIR_MASK (1 << 8)
1184# define GPIO_DATA_DIR_IN (0 << 9)
1185# define GPIO_DATA_DIR_OUT (1 << 9)
1186# define GPIO_DATA_VAL_MASK (1 << 10)
1187# define GPIO_DATA_VAL_OUT (1 << 11)
1188# define GPIO_DATA_VAL_IN (1 << 12)
1189# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1190
Chris Wilsonf899fc62010-07-20 15:44:45 -07001191#define GMBUS0 0x5100 /* clock/port select */
1192#define GMBUS_RATE_100KHZ (0<<8)
1193#define GMBUS_RATE_50KHZ (1<<8)
1194#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1195#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1196#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1197#define GMBUS_PORT_DISABLED 0
1198#define GMBUS_PORT_SSC 1
1199#define GMBUS_PORT_VGADDC 2
1200#define GMBUS_PORT_PANEL 3
1201#define GMBUS_PORT_DPC 4 /* HDMIC */
1202#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
Daniel Kurtze4fd17a2012-03-28 02:36:12 +08001203#define GMBUS_PORT_DPD 6 /* HDMID */
1204#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001205#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001206#define GMBUS1 0x5104 /* command/status */
1207#define GMBUS_SW_CLR_INT (1<<31)
1208#define GMBUS_SW_RDY (1<<30)
1209#define GMBUS_ENT (1<<29) /* enable timeout */
1210#define GMBUS_CYCLE_NONE (0<<25)
1211#define GMBUS_CYCLE_WAIT (1<<25)
1212#define GMBUS_CYCLE_INDEX (2<<25)
1213#define GMBUS_CYCLE_STOP (4<<25)
1214#define GMBUS_BYTE_COUNT_SHIFT 16
1215#define GMBUS_SLAVE_INDEX_SHIFT 8
1216#define GMBUS_SLAVE_ADDR_SHIFT 1
1217#define GMBUS_SLAVE_READ (1<<0)
1218#define GMBUS_SLAVE_WRITE (0<<0)
1219#define GMBUS2 0x5108 /* status */
1220#define GMBUS_INUSE (1<<15)
1221#define GMBUS_HW_WAIT_PHASE (1<<14)
1222#define GMBUS_STALL_TIMEOUT (1<<13)
1223#define GMBUS_INT (1<<12)
1224#define GMBUS_HW_RDY (1<<11)
1225#define GMBUS_SATOER (1<<10)
1226#define GMBUS_ACTIVE (1<<9)
1227#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1228#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1229#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1230#define GMBUS_NAK_EN (1<<3)
1231#define GMBUS_IDLE_EN (1<<2)
1232#define GMBUS_HW_WAIT_EN (1<<1)
1233#define GMBUS_HW_RDY_EN (1<<0)
1234#define GMBUS5 0x5120 /* byte index */
1235#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08001236
Jesse Barnes585fb112008-07-29 11:54:06 -07001237/*
1238 * Clock control & power management
1239 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001240#define DPLL_A_OFFSET 0x6014
1241#define DPLL_B_OFFSET 0x6018
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001242#define DPLL(pipe) (dev_priv->info.dpll_offsets[pipe] + \
1243 dev_priv->info.display_mmio_offset)
Jesse Barnes585fb112008-07-29 11:54:06 -07001244
1245#define VGA0 0x6000
1246#define VGA1 0x6004
1247#define VGA_PD 0x6010
1248#define VGA0_PD_P2_DIV_4 (1 << 7)
1249#define VGA0_PD_P1_DIV_2 (1 << 5)
1250#define VGA0_PD_P1_SHIFT 0
1251#define VGA0_PD_P1_MASK (0x1f << 0)
1252#define VGA1_PD_P2_DIV_4 (1 << 15)
1253#define VGA1_PD_P1_DIV_2 (1 << 13)
1254#define VGA1_PD_P1_SHIFT 8
1255#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001256#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02001257#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1258#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001259#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07001260#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001261#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07001262#define DPLL_VGA_MODE_DIS (1 << 28)
1263#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1264#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1265#define DPLL_MODE_MASK (3 << 26)
1266#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1267#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1268#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1269#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1270#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1271#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001272#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001273#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02001274#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001275#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02001276#define DPLL_PORTC_READY_MASK (0xf << 4)
1277#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001278
Jesse Barnes585fb112008-07-29 11:54:06 -07001279#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
1280/*
1281 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1282 * this field (only one bit may be set).
1283 */
1284#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1285#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001286#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07001287/* i830, required in DVO non-gang */
1288#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1289#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1290#define PLL_REF_INPUT_DREFCLK (0 << 13)
1291#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1292#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1293#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1294#define PLL_REF_INPUT_MASK (3 << 13)
1295#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001296/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08001297# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1298# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1299# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1300# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1301# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1302
Jesse Barnes585fb112008-07-29 11:54:06 -07001303/*
1304 * Parallel to Serial Load Pulse phase selection.
1305 * Selects the phase for the 10X DPLL clock for the PCIe
1306 * digital display port. The range is 4 to 13; 10 or more
1307 * is just a flip delay. The default is 6
1308 */
1309#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1310#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1311/*
1312 * SDVO multiplier for 945G/GM. Not used on 965.
1313 */
1314#define SDVO_MULTIPLIER_MASK 0x000000ff
1315#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1316#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001317
1318#define DPLL_A_MD_OFFSET 0x601c /* 965+ only */
1319#define DPLL_B_MD_OFFSET 0x6020 /* 965+ only */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001320#define DPLL_MD(pipe) (dev_priv->info.dpll_md_offsets[pipe] + \
1321 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001322
Jesse Barnes585fb112008-07-29 11:54:06 -07001323/*
1324 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1325 *
1326 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1327 */
1328#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1329#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1330/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1331#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1332#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1333/*
1334 * SDVO/UDI pixel multiplier.
1335 *
1336 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1337 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1338 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1339 * dummy bytes in the datastream at an increased clock rate, with both sides of
1340 * the link knowing how many bytes are fill.
1341 *
1342 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1343 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1344 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1345 * through an SDVO command.
1346 *
1347 * This register field has values of multiplication factor minus 1, with
1348 * a maximum multiplier of 5 for SDVO.
1349 */
1350#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1351#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1352/*
1353 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1354 * This best be set to the default value (3) or the CRT won't work. No,
1355 * I don't entirely understand what this does...
1356 */
1357#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1358#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001359
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001360#define _FPA0 0x06040
1361#define _FPA1 0x06044
1362#define _FPB0 0x06048
1363#define _FPB1 0x0604c
1364#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1365#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07001366#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001367#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07001368#define FP_N_DIV_SHIFT 16
1369#define FP_M1_DIV_MASK 0x00003f00
1370#define FP_M1_DIV_SHIFT 8
1371#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001372#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07001373#define FP_M2_DIV_SHIFT 0
1374#define DPLL_TEST 0x606c
1375#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1376#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1377#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1378#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1379#define DPLLB_TEST_N_BYPASS (1 << 19)
1380#define DPLLB_TEST_M_BYPASS (1 << 18)
1381#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1382#define DPLLA_TEST_N_BYPASS (1 << 3)
1383#define DPLLA_TEST_M_BYPASS (1 << 2)
1384#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1385#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001386#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001387#define DSTATE_PLL_D3_OFF (1<<3)
1388#define DSTATE_GFX_CLOCK_GATING (1<<1)
1389#define DSTATE_DOT_CLOCK_GATING (1<<0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001390#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07001391# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1392# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1393# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1394# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1395# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1396# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1397# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1398# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1399# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1400# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1401# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1402# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1403# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1404# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1405# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1406# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1407# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1408# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1409# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1410# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1411# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1412# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1413# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1414# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1415# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1416# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1417# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1418# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1419/**
1420 * This bit must be set on the 830 to prevent hangs when turning off the
1421 * overlay scaler.
1422 */
1423# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1424# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1425# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1426# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1427# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1428
1429#define RENCLK_GATE_D1 0x6204
1430# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1431# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1432# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1433# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1434# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1435# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1436# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1437# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1438# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1439/** This bit must be unset on 855,865 */
1440# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1441# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1442# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1443# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1444/** This bit must be set on 855,865. */
1445# define SV_CLOCK_GATE_DISABLE (1 << 0)
1446# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1447# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1448# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1449# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1450# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1451# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1452# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1453# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1454# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1455# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1456# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1457# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1458# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1459# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1460# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1461# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1462# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1463
1464# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1465/** This bit must always be set on 965G/965GM */
1466# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1467# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1468# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1469# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1470# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1471# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1472/** This bit must always be set on 965G */
1473# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1474# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1475# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1476# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1477# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1478# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1479# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1480# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1481# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1482# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1483# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1484# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1485# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1486# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1487# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1488# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1489# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1490# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1491# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1492
1493#define RENCLK_GATE_D2 0x6208
1494#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1495#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1496#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1497#define RAMCLK_GATE_D 0x6210 /* CRL only */
1498#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001499
Ville Syrjäläd88b2272013-01-24 15:29:48 +02001500#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07001501#define FW_CSPWRDWNEN (1<<15)
1502
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03001503#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
1504
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001505#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
1506#define CDCLK_FREQ_SHIFT 4
1507#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
1508#define CZCLK_FREQ_MASK 0xf
1509#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
1510
Jesse Barnes585fb112008-07-29 11:54:06 -07001511/*
1512 * Palette regs
1513 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001514#define PALETTE_A_OFFSET 0xa000
1515#define PALETTE_B_OFFSET 0xa800
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001516#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
1517 dev_priv->info.display_mmio_offset)
Jesse Barnes585fb112008-07-29 11:54:06 -07001518
Eric Anholt673a3942008-07-30 12:06:12 -07001519/* MCH MMIO space */
1520
1521/*
1522 * MCHBAR mirror.
1523 *
1524 * This mirrors the MCHBAR MMIO space whose location is determined by
1525 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1526 * every way. It is not accessible from the CP register read instructions.
1527 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03001528 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
1529 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07001530 */
1531#define MCHBAR_MIRROR_BASE 0x10000
1532
Yuanhan Liu13982612010-12-15 15:42:31 +08001533#define MCHBAR_MIRROR_BASE_SNB 0x140000
1534
Chris Wilson3ebecd02013-04-12 19:10:13 +01001535/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ben Widawsky153b4b952013-10-22 22:05:09 -07001536#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01001537
Eric Anholt673a3942008-07-30 12:06:12 -07001538/** 915-945 and GM965 MCH register controlling DRAM channel access */
1539#define DCC 0x10200
1540#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1541#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1542#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1543#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1544#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08001545#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -07001546
Li Peng95534262010-05-18 18:58:44 +08001547/** Pineview MCH register contains DDR3 setting */
1548#define CSHRDDR3CTL 0x101a8
1549#define CSHRDDR3CTL_DDR3 (1 << 2)
1550
Eric Anholt673a3942008-07-30 12:06:12 -07001551/** 965 MCH register controlling DRAM channel configuration */
1552#define C0DRB3 0x10206
1553#define C1DRB3 0x10606
1554
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001555/** snb MCH registers for reading the DRAM channel configuration */
1556#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1557#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1558#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1559#define MAD_DIMM_ECC_MASK (0x3 << 24)
1560#define MAD_DIMM_ECC_OFF (0x0 << 24)
1561#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1562#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1563#define MAD_DIMM_ECC_ON (0x3 << 24)
1564#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1565#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1566#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1567#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1568#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1569#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1570#define MAD_DIMM_A_SELECT (0x1 << 16)
1571/* DIMM sizes are in multiples of 256mb. */
1572#define MAD_DIMM_B_SIZE_SHIFT 8
1573#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1574#define MAD_DIMM_A_SIZE_SHIFT 0
1575#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1576
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01001577/** snb MCH registers for priority tuning */
1578#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1579#define MCH_SSKPD_WM0_MASK 0x3f
1580#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001581
Jesse Barnesec013e72013-08-20 10:29:23 +01001582#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
1583
Keith Packardb11248d2009-06-11 22:28:56 -07001584/* Clocking configuration register */
1585#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08001586#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07001587#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1588#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1589#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1590#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1591#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001592/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07001593#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001594#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07001595#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001596#define CLKCFG_MEM_533 (1 << 4)
1597#define CLKCFG_MEM_667 (2 << 4)
1598#define CLKCFG_MEM_800 (3 << 4)
1599#define CLKCFG_MEM_MASK (7 << 4)
1600
Jesse Barnesea056c12010-09-10 10:02:13 -07001601#define TSC1 0x11001
1602#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001603#define TR1 0x11006
1604#define TSFS 0x11020
1605#define TSFS_SLOPE_MASK 0x0000ff00
1606#define TSFS_SLOPE_SHIFT 8
1607#define TSFS_INTR_MASK 0x000000ff
1608
Jesse Barnesf97108d2010-01-29 11:27:07 -08001609#define CRSTANDVID 0x11100
1610#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1611#define PXVFREQ_PX_MASK 0x7f000000
1612#define PXVFREQ_PX_SHIFT 24
1613#define VIDFREQ_BASE 0x11110
1614#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1615#define VIDFREQ2 0x11114
1616#define VIDFREQ3 0x11118
1617#define VIDFREQ4 0x1111c
1618#define VIDFREQ_P0_MASK 0x1f000000
1619#define VIDFREQ_P0_SHIFT 24
1620#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1621#define VIDFREQ_P0_CSCLK_SHIFT 20
1622#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1623#define VIDFREQ_P0_CRCLK_SHIFT 16
1624#define VIDFREQ_P1_MASK 0x00001f00
1625#define VIDFREQ_P1_SHIFT 8
1626#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1627#define VIDFREQ_P1_CSCLK_SHIFT 4
1628#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1629#define INTTOEXT_BASE_ILK 0x11300
1630#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1631#define INTTOEXT_MAP3_SHIFT 24
1632#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1633#define INTTOEXT_MAP2_SHIFT 16
1634#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1635#define INTTOEXT_MAP1_SHIFT 8
1636#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1637#define INTTOEXT_MAP0_SHIFT 0
1638#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1639#define MEMSWCTL 0x11170 /* Ironlake only */
1640#define MEMCTL_CMD_MASK 0xe000
1641#define MEMCTL_CMD_SHIFT 13
1642#define MEMCTL_CMD_RCLK_OFF 0
1643#define MEMCTL_CMD_RCLK_ON 1
1644#define MEMCTL_CMD_CHFREQ 2
1645#define MEMCTL_CMD_CHVID 3
1646#define MEMCTL_CMD_VMMOFF 4
1647#define MEMCTL_CMD_VMMON 5
1648#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1649 when command complete */
1650#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1651#define MEMCTL_FREQ_SHIFT 8
1652#define MEMCTL_SFCAVM (1<<7)
1653#define MEMCTL_TGT_VID_MASK 0x007f
1654#define MEMIHYST 0x1117c
1655#define MEMINTREN 0x11180 /* 16 bits */
1656#define MEMINT_RSEXIT_EN (1<<8)
1657#define MEMINT_CX_SUPR_EN (1<<7)
1658#define MEMINT_CONT_BUSY_EN (1<<6)
1659#define MEMINT_AVG_BUSY_EN (1<<5)
1660#define MEMINT_EVAL_CHG_EN (1<<4)
1661#define MEMINT_MON_IDLE_EN (1<<3)
1662#define MEMINT_UP_EVAL_EN (1<<2)
1663#define MEMINT_DOWN_EVAL_EN (1<<1)
1664#define MEMINT_SW_CMD_EN (1<<0)
1665#define MEMINTRSTR 0x11182 /* 16 bits */
1666#define MEM_RSEXIT_MASK 0xc000
1667#define MEM_RSEXIT_SHIFT 14
1668#define MEM_CONT_BUSY_MASK 0x3000
1669#define MEM_CONT_BUSY_SHIFT 12
1670#define MEM_AVG_BUSY_MASK 0x0c00
1671#define MEM_AVG_BUSY_SHIFT 10
1672#define MEM_EVAL_CHG_MASK 0x0300
1673#define MEM_EVAL_BUSY_SHIFT 8
1674#define MEM_MON_IDLE_MASK 0x00c0
1675#define MEM_MON_IDLE_SHIFT 6
1676#define MEM_UP_EVAL_MASK 0x0030
1677#define MEM_UP_EVAL_SHIFT 4
1678#define MEM_DOWN_EVAL_MASK 0x000c
1679#define MEM_DOWN_EVAL_SHIFT 2
1680#define MEM_SW_CMD_MASK 0x0003
1681#define MEM_INT_STEER_GFX 0
1682#define MEM_INT_STEER_CMR 1
1683#define MEM_INT_STEER_SMI 2
1684#define MEM_INT_STEER_SCI 3
1685#define MEMINTRSTS 0x11184
1686#define MEMINT_RSEXIT (1<<7)
1687#define MEMINT_CONT_BUSY (1<<6)
1688#define MEMINT_AVG_BUSY (1<<5)
1689#define MEMINT_EVAL_CHG (1<<4)
1690#define MEMINT_MON_IDLE (1<<3)
1691#define MEMINT_UP_EVAL (1<<2)
1692#define MEMINT_DOWN_EVAL (1<<1)
1693#define MEMINT_SW_CMD (1<<0)
1694#define MEMMODECTL 0x11190
1695#define MEMMODE_BOOST_EN (1<<31)
1696#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1697#define MEMMODE_BOOST_FREQ_SHIFT 24
1698#define MEMMODE_IDLE_MODE_MASK 0x00030000
1699#define MEMMODE_IDLE_MODE_SHIFT 16
1700#define MEMMODE_IDLE_MODE_EVAL 0
1701#define MEMMODE_IDLE_MODE_CONT 1
1702#define MEMMODE_HWIDLE_EN (1<<15)
1703#define MEMMODE_SWMODE_EN (1<<14)
1704#define MEMMODE_RCLK_GATE (1<<13)
1705#define MEMMODE_HW_UPDATE (1<<12)
1706#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1707#define MEMMODE_FSTART_SHIFT 8
1708#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1709#define MEMMODE_FMAX_SHIFT 4
1710#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1711#define RCBMAXAVG 0x1119c
1712#define MEMSWCTL2 0x1119e /* Cantiga only */
1713#define SWMEMCMD_RENDER_OFF (0 << 13)
1714#define SWMEMCMD_RENDER_ON (1 << 13)
1715#define SWMEMCMD_SWFREQ (2 << 13)
1716#define SWMEMCMD_TARVID (3 << 13)
1717#define SWMEMCMD_VRM_OFF (4 << 13)
1718#define SWMEMCMD_VRM_ON (5 << 13)
1719#define CMDSTS (1<<12)
1720#define SFCAVM (1<<11)
1721#define SWFREQ_MASK 0x0380 /* P0-7 */
1722#define SWFREQ_SHIFT 7
1723#define TARVID_MASK 0x001f
1724#define MEMSTAT_CTG 0x111a0
1725#define RCBMINAVG 0x111a0
1726#define RCUPEI 0x111b0
1727#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08001728#define RSTDBYCTL 0x111b8
1729#define RS1EN (1<<31)
1730#define RS2EN (1<<30)
1731#define RS3EN (1<<29)
1732#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1733#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1734#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1735#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1736#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1737#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1738#define RSX_STATUS_MASK (7<<20)
1739#define RSX_STATUS_ON (0<<20)
1740#define RSX_STATUS_RC1 (1<<20)
1741#define RSX_STATUS_RC1E (2<<20)
1742#define RSX_STATUS_RS1 (3<<20)
1743#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1744#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1745#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1746#define RSX_STATUS_RSVD2 (7<<20)
1747#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1748#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1749#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1750#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1751#define RS1CONTSAV_MASK (3<<14)
1752#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1753#define RS1CONTSAV_RSVD (1<<14)
1754#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1755#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1756#define NORMSLEXLAT_MASK (3<<12)
1757#define SLOW_RS123 (0<<12)
1758#define SLOW_RS23 (1<<12)
1759#define SLOW_RS3 (2<<12)
1760#define NORMAL_RS123 (3<<12)
1761#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1762#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1763#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1764#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1765#define RS_CSTATE_MASK (3<<4)
1766#define RS_CSTATE_C367_RS1 (0<<4)
1767#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1768#define RS_CSTATE_RSVD (2<<4)
1769#define RS_CSTATE_C367_RS2 (3<<4)
1770#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1771#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08001772#define VIDCTL 0x111c0
1773#define VIDSTS 0x111c8
1774#define VIDSTART 0x111cc /* 8 bits */
1775#define MEMSTAT_ILK 0x111f8
1776#define MEMSTAT_VID_MASK 0x7f00
1777#define MEMSTAT_VID_SHIFT 8
1778#define MEMSTAT_PSTATE_MASK 0x00f8
1779#define MEMSTAT_PSTATE_SHIFT 3
1780#define MEMSTAT_MON_ACTV (1<<2)
1781#define MEMSTAT_SRC_CTL_MASK 0x0003
1782#define MEMSTAT_SRC_CTL_CORE 0
1783#define MEMSTAT_SRC_CTL_TRB 1
1784#define MEMSTAT_SRC_CTL_THM 2
1785#define MEMSTAT_SRC_CTL_STDBY 3
1786#define RCPREVBSYTUPAVG 0x113b8
1787#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07001788#define PMMISC 0x11214
1789#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07001790#define SDEW 0x1124c
1791#define CSIEW0 0x11250
1792#define CSIEW1 0x11254
1793#define CSIEW2 0x11258
1794#define PEW 0x1125c
1795#define DEW 0x11270
1796#define MCHAFE 0x112c0
1797#define CSIEC 0x112e0
1798#define DMIEC 0x112e4
1799#define DDREC 0x112e8
1800#define PEG0EC 0x112ec
1801#define PEG1EC 0x112f0
1802#define GFXEC 0x112f4
1803#define RPPREVBSYTUPAVG 0x113b8
1804#define RPPREVBSYTDNAVG 0x113bc
1805#define ECR 0x11600
1806#define ECR_GPFE (1<<31)
1807#define ECR_IMONE (1<<30)
1808#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1809#define OGW0 0x11608
1810#define OGW1 0x1160c
1811#define EG0 0x11610
1812#define EG1 0x11614
1813#define EG2 0x11618
1814#define EG3 0x1161c
1815#define EG4 0x11620
1816#define EG5 0x11624
1817#define EG6 0x11628
1818#define EG7 0x1162c
1819#define PXW 0x11664
1820#define PXWL 0x11680
1821#define LCFUSE02 0x116c0
1822#define LCFUSE_HIV_MASK 0x000000ff
1823#define CSIPLL0 0x12c10
1824#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08001825#define PEG_BAND_GAP_DATA 0x14d68
1826
Chris Wilsonc4de7b02012-07-02 11:51:03 -03001827#define GEN6_GT_THREAD_STATUS_REG 0x13805c
1828#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1829#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1830
Ben Widawsky153b4b952013-10-22 22:05:09 -07001831#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
1832#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
1833#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001834
Jesse Barnes585fb112008-07-29 11:54:06 -07001835/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001836 * Logical Context regs
1837 */
1838#define CCID 0x2180
1839#define CCID_EN (1<<0)
Ville Syrjäläe8016052013-08-22 19:23:13 +03001840/*
1841 * Notes on SNB/IVB/VLV context size:
1842 * - Power context is saved elsewhere (LLC or stolen)
1843 * - Ring/execlist context is saved on SNB, not on IVB
1844 * - Extended context size already includes render context size
1845 * - We always need to follow the extended context size.
1846 * SNB BSpec has comments indicating that we should use the
1847 * render context size instead if execlists are disabled, but
1848 * based on empirical testing that's just nonsense.
1849 * - Pipelined/VF state is saved on SNB/IVB respectively
1850 * - GT1 size just indicates how much of render context
1851 * doesn't need saving on GT1
1852 */
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001853#define CXT_SIZE 0x21a0
1854#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1855#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1856#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1857#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1858#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03001859#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001860 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1861 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001862#define GEN7_CXT_SIZE 0x21a8
Ben Widawsky6a4ea1242012-07-18 10:10:10 -07001863#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
1864#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001865#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1866#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1867#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1868#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03001869#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001870 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawskya0de80a2013-06-25 21:53:40 -07001871/* Haswell does have the CXT_SIZE register however it does not appear to be
1872 * valid. Now, docs explain in dwords what is in the context object. The full
1873 * size is 70720 bytes, however, the power context and execlist context will
1874 * never be saved (power context is stored elsewhere, and execlists don't work
1875 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
1876 */
1877#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
Ben Widawsky88976442013-11-02 21:07:05 -07001878/* Same as Haswell, but 72064 bytes now. */
1879#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
1880
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001881
Jesse Barnese454a052013-09-26 17:55:58 -07001882#define VLV_CLK_CTL2 0x101104
1883#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
1884
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001885/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001886 * Overlay regs
1887 */
1888
1889#define OVADD 0x30000
1890#define DOVSTA 0x30008
1891#define OC_BUF (0x3<<20)
1892#define OGAMC5 0x30010
1893#define OGAMC4 0x30014
1894#define OGAMC3 0x30018
1895#define OGAMC2 0x3001c
1896#define OGAMC1 0x30020
1897#define OGAMC0 0x30024
1898
1899/*
1900 * Display engine regs
1901 */
1902
Shuang He8bf1e9f2013-10-15 18:55:27 +01001903/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001904#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01001905#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02001906/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01001907#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
1908#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
1909#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02001910/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02001911#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
1912#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
1913#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
1914/* embedded DP port on the north display block, reserved on ivb */
1915#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
1916#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02001917/* vlv source selection */
1918#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
1919#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
1920#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
1921/* with DP port the pipe source is invalid */
1922#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
1923#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
1924#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
1925/* gen3+ source selection */
1926#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
1927#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
1928#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
1929/* with DP/TV port the pipe source is invalid */
1930#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
1931#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
1932#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
1933#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
1934#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
1935/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02001936#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02001937
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02001938#define _PIPE_CRC_RES_1_A_IVB 0x60064
1939#define _PIPE_CRC_RES_2_A_IVB 0x60068
1940#define _PIPE_CRC_RES_3_A_IVB 0x6006c
1941#define _PIPE_CRC_RES_4_A_IVB 0x60070
1942#define _PIPE_CRC_RES_5_A_IVB 0x60074
1943
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001944#define _PIPE_CRC_RES_RED_A 0x60060
1945#define _PIPE_CRC_RES_GREEN_A 0x60064
1946#define _PIPE_CRC_RES_BLUE_A 0x60068
1947#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
1948#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01001949
1950/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02001951#define _PIPE_CRC_RES_1_B_IVB 0x61064
1952#define _PIPE_CRC_RES_2_B_IVB 0x61068
1953#define _PIPE_CRC_RES_3_B_IVB 0x6106c
1954#define _PIPE_CRC_RES_4_B_IVB 0x61070
1955#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01001956
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001957#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001958#define PIPE_CRC_RES_1_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001959 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001960#define PIPE_CRC_RES_2_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001961 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001962#define PIPE_CRC_RES_3_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001963 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001964#define PIPE_CRC_RES_4_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001965 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001966#define PIPE_CRC_RES_5_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001967 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001968
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001969#define PIPE_CRC_RES_RED(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001970 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001971#define PIPE_CRC_RES_GREEN(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001972 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001973#define PIPE_CRC_RES_BLUE(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001974 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001975#define PIPE_CRC_RES_RES1_I915(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001976 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001977#define PIPE_CRC_RES_RES2_G4X(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001978 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02001979
Jesse Barnes585fb112008-07-29 11:54:06 -07001980/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001981#define _HTOTAL_A 0x60000
1982#define _HBLANK_A 0x60004
1983#define _HSYNC_A 0x60008
1984#define _VTOTAL_A 0x6000c
1985#define _VBLANK_A 0x60010
1986#define _VSYNC_A 0x60014
1987#define _PIPEASRC 0x6001c
1988#define _BCLRPAT_A 0x60020
1989#define _VSYNCSHIFT_A 0x60028
Jesse Barnes585fb112008-07-29 11:54:06 -07001990
1991/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001992#define _HTOTAL_B 0x61000
1993#define _HBLANK_B 0x61004
1994#define _HSYNC_B 0x61008
1995#define _VTOTAL_B 0x6100c
1996#define _VBLANK_B 0x61010
1997#define _VSYNC_B 0x61014
1998#define _PIPEBSRC 0x6101c
1999#define _BCLRPAT_B 0x61020
2000#define _VSYNCSHIFT_B 0x61028
Daniel Vetter0529a0d2012-01-28 14:49:24 +01002001
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002002#define TRANSCODER_A_OFFSET 0x60000
2003#define TRANSCODER_B_OFFSET 0x61000
2004#define TRANSCODER_C_OFFSET 0x62000
2005#define TRANSCODER_EDP_OFFSET 0x6f000
2006
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002007#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2008 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2009 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002010
2011#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2012#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2013#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2014#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2015#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2016#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2017#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2018#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2019#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002020
Ben Widawskyed8546a2013-11-04 22:45:05 -08002021/* HSW+ eDP PSR registers */
2022#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
Ben Widawsky18b59922013-09-20 09:35:30 -07002023#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002024#define EDP_PSR_ENABLE (1<<31)
2025#define EDP_PSR_LINK_DISABLE (0<<27)
2026#define EDP_PSR_LINK_STANDBY (1<<27)
2027#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2028#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2029#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2030#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2031#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2032#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2033#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2034#define EDP_PSR_TP1_TP2_SEL (0<<11)
2035#define EDP_PSR_TP1_TP3_SEL (1<<11)
2036#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2037#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2038#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2039#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2040#define EDP_PSR_TP1_TIME_500us (0<<4)
2041#define EDP_PSR_TP1_TIME_100us (1<<4)
2042#define EDP_PSR_TP1_TIME_2500us (2<<4)
2043#define EDP_PSR_TP1_TIME_0us (3<<4)
2044#define EDP_PSR_IDLE_FRAME_SHIFT 0
2045
Ben Widawsky18b59922013-09-20 09:35:30 -07002046#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2047#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002048#define EDP_PSR_DPCD_COMMAND 0x80060000
Ben Widawsky18b59922013-09-20 09:35:30 -07002049#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002050#define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
Ben Widawsky18b59922013-09-20 09:35:30 -07002051#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2052#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2053#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002054
Ben Widawsky18b59922013-09-20 09:35:30 -07002055#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002056#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002057#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2058#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2059#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2060#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2061#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2062#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2063#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2064#define EDP_PSR_STATUS_LINK_MASK (3<<26)
2065#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2066#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2067#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2068#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2069#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2070#define EDP_PSR_STATUS_COUNT_SHIFT 16
2071#define EDP_PSR_STATUS_COUNT_MASK 0xf
2072#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2073#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2074#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2075#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2076#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2077#define EDP_PSR_STATUS_IDLE_MASK 0xf
2078
Ben Widawsky18b59922013-09-20 09:35:30 -07002079#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002080#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002081
Ben Widawsky18b59922013-09-20 09:35:30 -07002082#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002083#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2084#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2085#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2086
Jesse Barnes585fb112008-07-29 11:54:06 -07002087/* VGA port control */
2088#define ADPA 0x61100
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002089#define PCH_ADPA 0xe1100
Daniel Vetter540a8952012-07-11 16:27:57 +02002090#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002091
Jesse Barnes585fb112008-07-29 11:54:06 -07002092#define ADPA_DAC_ENABLE (1<<31)
2093#define ADPA_DAC_DISABLE 0
2094#define ADPA_PIPE_SELECT_MASK (1<<30)
2095#define ADPA_PIPE_A_SELECT 0
2096#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07002097#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002098/* CPT uses bits 29:30 for pch transcoder select */
2099#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2100#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2101#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2102#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2103#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2104#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2105#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2106#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2107#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2108#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2109#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2110#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2111#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2112#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2113#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2114#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2115#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2116#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2117#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07002118#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2119#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002120#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002121#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002122#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07002123#define ADPA_HSYNC_CNTL_ENABLE 0
2124#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2125#define ADPA_VSYNC_ACTIVE_LOW 0
2126#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2127#define ADPA_HSYNC_ACTIVE_LOW 0
2128#define ADPA_DPMS_MASK (~(3<<10))
2129#define ADPA_DPMS_ON (0<<10)
2130#define ADPA_DPMS_SUSPEND (1<<10)
2131#define ADPA_DPMS_STANDBY (2<<10)
2132#define ADPA_DPMS_OFF (3<<10)
2133
Chris Wilson939fe4d2010-10-09 10:33:26 +01002134
Jesse Barnes585fb112008-07-29 11:54:06 -07002135/* Hotplug control (945+ only) */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002136#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01002137#define PORTB_HOTPLUG_INT_EN (1 << 29)
2138#define PORTC_HOTPLUG_INT_EN (1 << 28)
2139#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07002140#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2141#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2142#define TV_HOTPLUG_INT_EN (1 << 18)
2143#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05002144#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2145 PORTC_HOTPLUG_INT_EN | \
2146 PORTD_HOTPLUG_INT_EN | \
2147 SDVOC_HOTPLUG_INT_EN | \
2148 SDVOB_HOTPLUG_INT_EN | \
2149 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07002150#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08002151#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2152/* must use period 64 on GM45 according to docs */
2153#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2154#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2155#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2156#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2157#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2158#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2159#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2160#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2161#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2162#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2163#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2164#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002165
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002166#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02002167/*
2168 * HDMI/DP bits are gen4+
2169 *
2170 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2171 * Please check the detailed lore in the commit message for for experimental
2172 * evidence.
2173 */
Todd Previte232a6ee2014-01-23 00:13:41 -07002174#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
2175#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
2176#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
2177/* VLV DP/HDMI bits again match Bspec */
2178#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
2179#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
2180#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01002181#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
2182#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
2183#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01002184/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07002185#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2186#define TV_HOTPLUG_INT_STATUS (1 << 10)
2187#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2188#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2189#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2190#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01002191#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2192#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2193#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02002194#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2195
Chris Wilson084b6122012-05-11 18:01:33 +01002196/* SDVO is different across gen3/4 */
2197#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2198#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02002199/*
2200 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2201 * since reality corrobates that they're the same as on gen3. But keep these
2202 * bits here (and the comment!) to help any other lost wanderers back onto the
2203 * right tracks.
2204 */
Chris Wilson084b6122012-05-11 18:01:33 +01002205#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2206#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2207#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2208#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05002209#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2210 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2211 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2212 PORTB_HOTPLUG_INT_STATUS | \
2213 PORTC_HOTPLUG_INT_STATUS | \
2214 PORTD_HOTPLUG_INT_STATUS)
2215
Egbert Eiche5868a32013-02-28 04:17:12 -05002216#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2217 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2218 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2219 PORTB_HOTPLUG_INT_STATUS | \
2220 PORTC_HOTPLUG_INT_STATUS | \
2221 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07002222
Paulo Zanonic20cd312013-02-19 16:21:45 -03002223/* SDVO and HDMI port control.
2224 * The same register may be used for SDVO or HDMI */
2225#define GEN3_SDVOB 0x61140
2226#define GEN3_SDVOC 0x61160
2227#define GEN4_HDMIB GEN3_SDVOB
2228#define GEN4_HDMIC GEN3_SDVOC
2229#define PCH_SDVOB 0xe1140
2230#define PCH_HDMIB PCH_SDVOB
2231#define PCH_HDMIC 0xe1150
2232#define PCH_HDMID 0xe1160
2233
Daniel Vetter84093602013-11-01 10:50:21 +01002234#define PORT_DFT_I9XX 0x61150
2235#define DC_BALANCE_RESET (1 << 25)
2236#define PORT_DFT2_G4X 0x61154
2237#define DC_BALANCE_RESET_VLV (1 << 31)
2238#define PIPE_SCRAMBLE_RESET_MASK (0x3 << 0)
2239#define PIPE_B_SCRAMBLE_RESET (1 << 1)
2240#define PIPE_A_SCRAMBLE_RESET (1 << 0)
2241
Paulo Zanonic20cd312013-02-19 16:21:45 -03002242/* Gen 3 SDVO bits: */
2243#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002244#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2245#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002246#define SDVO_PIPE_B_SELECT (1 << 30)
2247#define SDVO_STALL_SELECT (1 << 29)
2248#define SDVO_INTERRUPT_ENABLE (1 << 26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002249/**
2250 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07002251 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07002252 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2253 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002254#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07002255#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03002256#define SDVO_PHASE_SELECT_MASK (15 << 19)
2257#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2258#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2259#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2260#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2261#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2262#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002263/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002264#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2265 SDVO_INTERRUPT_ENABLE)
2266#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2267
2268/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002269#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03002270#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002271#define SDVO_ENCODING_SDVO (0 << 10)
2272#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002273#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2274#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002275#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002276#define SDVO_AUDIO_ENABLE (1 << 6)
2277/* VSYNC/HSYNC bits new with 965, default is to be set */
2278#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2279#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2280
2281/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002282#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002283#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2284
2285/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002286#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2287#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002288
Jesse Barnes585fb112008-07-29 11:54:06 -07002289
2290/* DVO port control */
2291#define DVOA 0x61120
2292#define DVOB 0x61140
2293#define DVOC 0x61160
2294#define DVO_ENABLE (1 << 31)
2295#define DVO_PIPE_B_SELECT (1 << 30)
2296#define DVO_PIPE_STALL_UNUSED (0 << 28)
2297#define DVO_PIPE_STALL (1 << 28)
2298#define DVO_PIPE_STALL_TV (2 << 28)
2299#define DVO_PIPE_STALL_MASK (3 << 28)
2300#define DVO_USE_VGA_SYNC (1 << 15)
2301#define DVO_DATA_ORDER_I740 (0 << 14)
2302#define DVO_DATA_ORDER_FP (1 << 14)
2303#define DVO_VSYNC_DISABLE (1 << 11)
2304#define DVO_HSYNC_DISABLE (1 << 10)
2305#define DVO_VSYNC_TRISTATE (1 << 9)
2306#define DVO_HSYNC_TRISTATE (1 << 8)
2307#define DVO_BORDER_ENABLE (1 << 7)
2308#define DVO_DATA_ORDER_GBRG (1 << 6)
2309#define DVO_DATA_ORDER_RGGB (0 << 6)
2310#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2311#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2312#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2313#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2314#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2315#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2316#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2317#define DVO_PRESERVE_MASK (0x7<<24)
2318#define DVOA_SRCDIM 0x61124
2319#define DVOB_SRCDIM 0x61144
2320#define DVOC_SRCDIM 0x61164
2321#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2322#define DVO_SRCDIM_VERTICAL_SHIFT 0
2323
2324/* LVDS port control */
2325#define LVDS 0x61180
2326/*
2327 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2328 * the DPLL semantics change when the LVDS is assigned to that pipe.
2329 */
2330#define LVDS_PORT_EN (1 << 31)
2331/* Selects pipe B for LVDS data. Must be set on pre-965. */
2332#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002333#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07002334#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08002335/* LVDS dithering flag on 965/g4x platform */
2336#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08002337/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2338#define LVDS_VSYNC_POLARITY (1 << 21)
2339#define LVDS_HSYNC_POLARITY (1 << 20)
2340
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08002341/* Enable border for unscaled (or aspect-scaled) display */
2342#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07002343/*
2344 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2345 * pixel.
2346 */
2347#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2348#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2349#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2350/*
2351 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2352 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2353 * on.
2354 */
2355#define LVDS_A3_POWER_MASK (3 << 6)
2356#define LVDS_A3_POWER_DOWN (0 << 6)
2357#define LVDS_A3_POWER_UP (3 << 6)
2358/*
2359 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2360 * is set.
2361 */
2362#define LVDS_CLKB_POWER_MASK (3 << 4)
2363#define LVDS_CLKB_POWER_DOWN (0 << 4)
2364#define LVDS_CLKB_POWER_UP (3 << 4)
2365/*
2366 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2367 * setting for whether we are in dual-channel mode. The B3 pair will
2368 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2369 */
2370#define LVDS_B0B3_POWER_MASK (3 << 2)
2371#define LVDS_B0B3_POWER_DOWN (0 << 2)
2372#define LVDS_B0B3_POWER_UP (3 << 2)
2373
David Härdeman3c17fe42010-09-24 21:44:32 +02002374/* Video Data Island Packet control */
2375#define VIDEO_DIP_DATA 0x61178
Paulo Zanoniadf00b22012-09-25 13:23:34 -03002376/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2377 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2378 * of the infoframe structure specified by CEA-861. */
2379#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002380#define VIDEO_DIP_VSC_DATA_SIZE 36
David Härdeman3c17fe42010-09-24 21:44:32 +02002381#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002382/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02002383#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02002384#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03002385#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002386#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02002387#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2388#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002389#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02002390#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2391#define VIDEO_DIP_SELECT_AVI (0 << 19)
2392#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2393#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07002394#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02002395#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2396#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2397#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03002398#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002399/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002400#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2401#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002402#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002403#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2404#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002405#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02002406
Jesse Barnes585fb112008-07-29 11:54:06 -07002407/* Panel power sequencing */
2408#define PP_STATUS 0x61200
2409#define PP_ON (1 << 31)
2410/*
2411 * Indicates that all dependencies of the panel are on:
2412 *
2413 * - PLL enabled
2414 * - pipe enabled
2415 * - LVDS/DVOB/DVOC on
2416 */
2417#define PP_READY (1 << 30)
2418#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07002419#define PP_SEQUENCE_POWER_UP (1 << 28)
2420#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2421#define PP_SEQUENCE_MASK (3 << 28)
2422#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002423#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002424#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07002425#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2426#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2427#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2428#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2429#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2430#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2431#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2432#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2433#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002434#define PP_CONTROL 0x61204
2435#define POWER_TARGET_ON (1 << 0)
2436#define PP_ON_DELAYS 0x61208
2437#define PP_OFF_DELAYS 0x6120c
2438#define PP_DIVISOR 0x61210
2439
2440/* Panel fitting */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002441#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07002442#define PFIT_ENABLE (1 << 31)
2443#define PFIT_PIPE_MASK (3 << 29)
2444#define PFIT_PIPE_SHIFT 29
2445#define VERT_INTERP_DISABLE (0 << 10)
2446#define VERT_INTERP_BILINEAR (1 << 10)
2447#define VERT_INTERP_MASK (3 << 10)
2448#define VERT_AUTO_SCALE (1 << 9)
2449#define HORIZ_INTERP_DISABLE (0 << 6)
2450#define HORIZ_INTERP_BILINEAR (1 << 6)
2451#define HORIZ_INTERP_MASK (3 << 6)
2452#define HORIZ_AUTO_SCALE (1 << 5)
2453#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002454#define PFIT_FILTER_FUZZY (0 << 24)
2455#define PFIT_SCALING_AUTO (0 << 26)
2456#define PFIT_SCALING_PROGRAMMED (1 << 26)
2457#define PFIT_SCALING_PILLAR (2 << 26)
2458#define PFIT_SCALING_LETTER (3 << 26)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002459#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002460/* Pre-965 */
2461#define PFIT_VERT_SCALE_SHIFT 20
2462#define PFIT_VERT_SCALE_MASK 0xfff00000
2463#define PFIT_HORIZ_SCALE_SHIFT 4
2464#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2465/* 965+ */
2466#define PFIT_VERT_SCALE_SHIFT_965 16
2467#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2468#define PFIT_HORIZ_SCALE_SHIFT_965 0
2469#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2470
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002471#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07002472
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002473#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
2474#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002475#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
2476 _VLV_BLC_PWM_CTL2_B)
2477
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002478#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
2479#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002480#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
2481 _VLV_BLC_PWM_CTL_B)
2482
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002483#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
2484#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002485#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
2486 _VLV_BLC_HIST_CTL_B)
2487
Jesse Barnes585fb112008-07-29 11:54:06 -07002488/* Backlight control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002489#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002490#define BLM_PWM_ENABLE (1 << 31)
2491#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2492#define BLM_PIPE_SELECT (1 << 29)
2493#define BLM_PIPE_SELECT_IVB (3 << 29)
2494#define BLM_PIPE_A (0 << 29)
2495#define BLM_PIPE_B (1 << 29)
2496#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03002497#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2498#define BLM_TRANSCODER_B BLM_PIPE_B
2499#define BLM_TRANSCODER_C BLM_PIPE_C
2500#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002501#define BLM_PIPE(pipe) ((pipe) << 29)
2502#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2503#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2504#define BLM_PHASE_IN_ENABLE (1 << 25)
2505#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2506#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2507#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2508#define BLM_PHASE_IN_COUNT_SHIFT (8)
2509#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2510#define BLM_PHASE_IN_INCR_SHIFT (0)
2511#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002512#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01002513/*
2514 * This is the most significant 15 bits of the number of backlight cycles in a
2515 * complete cycle of the modulated backlight control.
2516 *
2517 * The actual value is this field multiplied by two.
2518 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002519#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2520#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2521#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002522/*
2523 * This is the number of cycles out of the backlight modulation cycle for which
2524 * the backlight is on.
2525 *
2526 * This field must be no greater than the number of cycles in the complete
2527 * backlight modulation cycle.
2528 */
2529#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2530#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02002531#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2532#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002533
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002534#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07002535
Daniel Vetter7cf41602012-06-05 10:07:09 +02002536/* New registers for PCH-split platforms. Safe where new bits show up, the
2537 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2538#define BLC_PWM_CPU_CTL2 0x48250
2539#define BLC_PWM_CPU_CTL 0x48254
2540
Paulo Zanonibe256dc2013-07-23 11:19:26 -03002541#define HSW_BLC_PWM2_CTL 0x48350
2542
Daniel Vetter7cf41602012-06-05 10:07:09 +02002543/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2544 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2545#define BLC_PWM_PCH_CTL1 0xc8250
Daniel Vetter4b4147c2012-07-11 00:31:06 +02002546#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002547#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2548#define BLM_PCH_POLARITY (1 << 29)
2549#define BLC_PWM_PCH_CTL2 0xc8254
2550
Paulo Zanonibe256dc2013-07-23 11:19:26 -03002551#define UTIL_PIN_CTL 0x48400
2552#define UTIL_PIN_ENABLE (1 << 31)
2553
2554#define PCH_GTC_CTL 0xe7000
2555#define PCH_GTC_ENABLE (1 << 31)
2556
Jesse Barnes585fb112008-07-29 11:54:06 -07002557/* TV port control */
2558#define TV_CTL 0x68000
2559/** Enables the TV encoder */
2560# define TV_ENC_ENABLE (1 << 31)
2561/** Sources the TV encoder input from pipe B instead of A. */
2562# define TV_ENC_PIPEB_SELECT (1 << 30)
2563/** Outputs composite video (DAC A only) */
2564# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
2565/** Outputs SVideo video (DAC B/C) */
2566# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
2567/** Outputs Component video (DAC A/B/C) */
2568# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
2569/** Outputs Composite and SVideo (DAC A/B/C) */
2570# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2571# define TV_TRILEVEL_SYNC (1 << 21)
2572/** Enables slow sync generation (945GM only) */
2573# define TV_SLOW_SYNC (1 << 20)
2574/** Selects 4x oversampling for 480i and 576p */
2575# define TV_OVERSAMPLE_4X (0 << 18)
2576/** Selects 2x oversampling for 720p and 1080i */
2577# define TV_OVERSAMPLE_2X (1 << 18)
2578/** Selects no oversampling for 1080p */
2579# define TV_OVERSAMPLE_NONE (2 << 18)
2580/** Selects 8x oversampling */
2581# define TV_OVERSAMPLE_8X (3 << 18)
2582/** Selects progressive mode rather than interlaced */
2583# define TV_PROGRESSIVE (1 << 17)
2584/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
2585# define TV_PAL_BURST (1 << 16)
2586/** Field for setting delay of Y compared to C */
2587# define TV_YC_SKEW_MASK (7 << 12)
2588/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2589# define TV_ENC_SDP_FIX (1 << 11)
2590/**
2591 * Enables a fix for the 915GM only.
2592 *
2593 * Not sure what it does.
2594 */
2595# define TV_ENC_C0_FIX (1 << 10)
2596/** Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08002597# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002598# define TV_FUSE_STATE_MASK (3 << 4)
2599/** Read-only state that reports all features enabled */
2600# define TV_FUSE_STATE_ENABLED (0 << 4)
2601/** Read-only state that reports that Macrovision is disabled in hardware*/
2602# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2603/** Read-only state that reports that TV-out is disabled in hardware. */
2604# define TV_FUSE_STATE_DISABLED (2 << 4)
2605/** Normal operation */
2606# define TV_TEST_MODE_NORMAL (0 << 0)
2607/** Encoder test pattern 1 - combo pattern */
2608# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2609/** Encoder test pattern 2 - full screen vertical 75% color bars */
2610# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2611/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2612# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2613/** Encoder test pattern 4 - random noise */
2614# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2615/** Encoder test pattern 5 - linear color ramps */
2616# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2617/**
2618 * This test mode forces the DACs to 50% of full output.
2619 *
2620 * This is used for load detection in combination with TVDAC_SENSE_MASK
2621 */
2622# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2623# define TV_TEST_MODE_MASK (7 << 0)
2624
2625#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01002626# define TV_DAC_SAVE 0x00ffff00
Jesse Barnes585fb112008-07-29 11:54:06 -07002627/**
2628 * Reports that DAC state change logic has reported change (RO).
2629 *
2630 * This gets cleared when TV_DAC_STATE_EN is cleared
2631*/
2632# define TVDAC_STATE_CHG (1 << 31)
2633# define TVDAC_SENSE_MASK (7 << 28)
2634/** Reports that DAC A voltage is above the detect threshold */
2635# define TVDAC_A_SENSE (1 << 30)
2636/** Reports that DAC B voltage is above the detect threshold */
2637# define TVDAC_B_SENSE (1 << 29)
2638/** Reports that DAC C voltage is above the detect threshold */
2639# define TVDAC_C_SENSE (1 << 28)
2640/**
2641 * Enables DAC state detection logic, for load-based TV detection.
2642 *
2643 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2644 * to off, for load detection to work.
2645 */
2646# define TVDAC_STATE_CHG_EN (1 << 27)
2647/** Sets the DAC A sense value to high */
2648# define TVDAC_A_SENSE_CTL (1 << 26)
2649/** Sets the DAC B sense value to high */
2650# define TVDAC_B_SENSE_CTL (1 << 25)
2651/** Sets the DAC C sense value to high */
2652# define TVDAC_C_SENSE_CTL (1 << 24)
2653/** Overrides the ENC_ENABLE and DAC voltage levels */
2654# define DAC_CTL_OVERRIDE (1 << 7)
2655/** Sets the slew rate. Must be preserved in software */
2656# define ENC_TVDAC_SLEW_FAST (1 << 6)
2657# define DAC_A_1_3_V (0 << 4)
2658# define DAC_A_1_1_V (1 << 4)
2659# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08002660# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002661# define DAC_B_1_3_V (0 << 2)
2662# define DAC_B_1_1_V (1 << 2)
2663# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08002664# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002665# define DAC_C_1_3_V (0 << 0)
2666# define DAC_C_1_1_V (1 << 0)
2667# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08002668# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002669
2670/**
2671 * CSC coefficients are stored in a floating point format with 9 bits of
2672 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2673 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2674 * -1 (0x3) being the only legal negative value.
2675 */
2676#define TV_CSC_Y 0x68010
2677# define TV_RY_MASK 0x07ff0000
2678# define TV_RY_SHIFT 16
2679# define TV_GY_MASK 0x00000fff
2680# define TV_GY_SHIFT 0
2681
2682#define TV_CSC_Y2 0x68014
2683# define TV_BY_MASK 0x07ff0000
2684# define TV_BY_SHIFT 16
2685/**
2686 * Y attenuation for component video.
2687 *
2688 * Stored in 1.9 fixed point.
2689 */
2690# define TV_AY_MASK 0x000003ff
2691# define TV_AY_SHIFT 0
2692
2693#define TV_CSC_U 0x68018
2694# define TV_RU_MASK 0x07ff0000
2695# define TV_RU_SHIFT 16
2696# define TV_GU_MASK 0x000007ff
2697# define TV_GU_SHIFT 0
2698
2699#define TV_CSC_U2 0x6801c
2700# define TV_BU_MASK 0x07ff0000
2701# define TV_BU_SHIFT 16
2702/**
2703 * U attenuation for component video.
2704 *
2705 * Stored in 1.9 fixed point.
2706 */
2707# define TV_AU_MASK 0x000003ff
2708# define TV_AU_SHIFT 0
2709
2710#define TV_CSC_V 0x68020
2711# define TV_RV_MASK 0x0fff0000
2712# define TV_RV_SHIFT 16
2713# define TV_GV_MASK 0x000007ff
2714# define TV_GV_SHIFT 0
2715
2716#define TV_CSC_V2 0x68024
2717# define TV_BV_MASK 0x07ff0000
2718# define TV_BV_SHIFT 16
2719/**
2720 * V attenuation for component video.
2721 *
2722 * Stored in 1.9 fixed point.
2723 */
2724# define TV_AV_MASK 0x000007ff
2725# define TV_AV_SHIFT 0
2726
2727#define TV_CLR_KNOBS 0x68028
2728/** 2s-complement brightness adjustment */
2729# define TV_BRIGHTNESS_MASK 0xff000000
2730# define TV_BRIGHTNESS_SHIFT 24
2731/** Contrast adjustment, as a 2.6 unsigned floating point number */
2732# define TV_CONTRAST_MASK 0x00ff0000
2733# define TV_CONTRAST_SHIFT 16
2734/** Saturation adjustment, as a 2.6 unsigned floating point number */
2735# define TV_SATURATION_MASK 0x0000ff00
2736# define TV_SATURATION_SHIFT 8
2737/** Hue adjustment, as an integer phase angle in degrees */
2738# define TV_HUE_MASK 0x000000ff
2739# define TV_HUE_SHIFT 0
2740
2741#define TV_CLR_LEVEL 0x6802c
2742/** Controls the DAC level for black */
2743# define TV_BLACK_LEVEL_MASK 0x01ff0000
2744# define TV_BLACK_LEVEL_SHIFT 16
2745/** Controls the DAC level for blanking */
2746# define TV_BLANK_LEVEL_MASK 0x000001ff
2747# define TV_BLANK_LEVEL_SHIFT 0
2748
2749#define TV_H_CTL_1 0x68030
2750/** Number of pixels in the hsync. */
2751# define TV_HSYNC_END_MASK 0x1fff0000
2752# define TV_HSYNC_END_SHIFT 16
2753/** Total number of pixels minus one in the line (display and blanking). */
2754# define TV_HTOTAL_MASK 0x00001fff
2755# define TV_HTOTAL_SHIFT 0
2756
2757#define TV_H_CTL_2 0x68034
2758/** Enables the colorburst (needed for non-component color) */
2759# define TV_BURST_ENA (1 << 31)
2760/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2761# define TV_HBURST_START_SHIFT 16
2762# define TV_HBURST_START_MASK 0x1fff0000
2763/** Length of the colorburst */
2764# define TV_HBURST_LEN_SHIFT 0
2765# define TV_HBURST_LEN_MASK 0x0001fff
2766
2767#define TV_H_CTL_3 0x68038
2768/** End of hblank, measured in pixels minus one from start of hsync */
2769# define TV_HBLANK_END_SHIFT 16
2770# define TV_HBLANK_END_MASK 0x1fff0000
2771/** Start of hblank, measured in pixels minus one from start of hsync */
2772# define TV_HBLANK_START_SHIFT 0
2773# define TV_HBLANK_START_MASK 0x0001fff
2774
2775#define TV_V_CTL_1 0x6803c
2776/** XXX */
2777# define TV_NBR_END_SHIFT 16
2778# define TV_NBR_END_MASK 0x07ff0000
2779/** XXX */
2780# define TV_VI_END_F1_SHIFT 8
2781# define TV_VI_END_F1_MASK 0x00003f00
2782/** XXX */
2783# define TV_VI_END_F2_SHIFT 0
2784# define TV_VI_END_F2_MASK 0x0000003f
2785
2786#define TV_V_CTL_2 0x68040
2787/** Length of vsync, in half lines */
2788# define TV_VSYNC_LEN_MASK 0x07ff0000
2789# define TV_VSYNC_LEN_SHIFT 16
2790/** Offset of the start of vsync in field 1, measured in one less than the
2791 * number of half lines.
2792 */
2793# define TV_VSYNC_START_F1_MASK 0x00007f00
2794# define TV_VSYNC_START_F1_SHIFT 8
2795/**
2796 * Offset of the start of vsync in field 2, measured in one less than the
2797 * number of half lines.
2798 */
2799# define TV_VSYNC_START_F2_MASK 0x0000007f
2800# define TV_VSYNC_START_F2_SHIFT 0
2801
2802#define TV_V_CTL_3 0x68044
2803/** Enables generation of the equalization signal */
2804# define TV_EQUAL_ENA (1 << 31)
2805/** Length of vsync, in half lines */
2806# define TV_VEQ_LEN_MASK 0x007f0000
2807# define TV_VEQ_LEN_SHIFT 16
2808/** Offset of the start of equalization in field 1, measured in one less than
2809 * the number of half lines.
2810 */
2811# define TV_VEQ_START_F1_MASK 0x0007f00
2812# define TV_VEQ_START_F1_SHIFT 8
2813/**
2814 * Offset of the start of equalization in field 2, measured in one less than
2815 * the number of half lines.
2816 */
2817# define TV_VEQ_START_F2_MASK 0x000007f
2818# define TV_VEQ_START_F2_SHIFT 0
2819
2820#define TV_V_CTL_4 0x68048
2821/**
2822 * Offset to start of vertical colorburst, measured in one less than the
2823 * number of lines from vertical start.
2824 */
2825# define TV_VBURST_START_F1_MASK 0x003f0000
2826# define TV_VBURST_START_F1_SHIFT 16
2827/**
2828 * Offset to the end of vertical colorburst, measured in one less than the
2829 * number of lines from the start of NBR.
2830 */
2831# define TV_VBURST_END_F1_MASK 0x000000ff
2832# define TV_VBURST_END_F1_SHIFT 0
2833
2834#define TV_V_CTL_5 0x6804c
2835/**
2836 * Offset to start of vertical colorburst, measured in one less than the
2837 * number of lines from vertical start.
2838 */
2839# define TV_VBURST_START_F2_MASK 0x003f0000
2840# define TV_VBURST_START_F2_SHIFT 16
2841/**
2842 * Offset to the end of vertical colorburst, measured in one less than the
2843 * number of lines from the start of NBR.
2844 */
2845# define TV_VBURST_END_F2_MASK 0x000000ff
2846# define TV_VBURST_END_F2_SHIFT 0
2847
2848#define TV_V_CTL_6 0x68050
2849/**
2850 * Offset to start of vertical colorburst, measured in one less than the
2851 * number of lines from vertical start.
2852 */
2853# define TV_VBURST_START_F3_MASK 0x003f0000
2854# define TV_VBURST_START_F3_SHIFT 16
2855/**
2856 * Offset to the end of vertical colorburst, measured in one less than the
2857 * number of lines from the start of NBR.
2858 */
2859# define TV_VBURST_END_F3_MASK 0x000000ff
2860# define TV_VBURST_END_F3_SHIFT 0
2861
2862#define TV_V_CTL_7 0x68054
2863/**
2864 * Offset to start of vertical colorburst, measured in one less than the
2865 * number of lines from vertical start.
2866 */
2867# define TV_VBURST_START_F4_MASK 0x003f0000
2868# define TV_VBURST_START_F4_SHIFT 16
2869/**
2870 * Offset to the end of vertical colorburst, measured in one less than the
2871 * number of lines from the start of NBR.
2872 */
2873# define TV_VBURST_END_F4_MASK 0x000000ff
2874# define TV_VBURST_END_F4_SHIFT 0
2875
2876#define TV_SC_CTL_1 0x68060
2877/** Turns on the first subcarrier phase generation DDA */
2878# define TV_SC_DDA1_EN (1 << 31)
2879/** Turns on the first subcarrier phase generation DDA */
2880# define TV_SC_DDA2_EN (1 << 30)
2881/** Turns on the first subcarrier phase generation DDA */
2882# define TV_SC_DDA3_EN (1 << 29)
2883/** Sets the subcarrier DDA to reset frequency every other field */
2884# define TV_SC_RESET_EVERY_2 (0 << 24)
2885/** Sets the subcarrier DDA to reset frequency every fourth field */
2886# define TV_SC_RESET_EVERY_4 (1 << 24)
2887/** Sets the subcarrier DDA to reset frequency every eighth field */
2888# define TV_SC_RESET_EVERY_8 (2 << 24)
2889/** Sets the subcarrier DDA to never reset the frequency */
2890# define TV_SC_RESET_NEVER (3 << 24)
2891/** Sets the peak amplitude of the colorburst.*/
2892# define TV_BURST_LEVEL_MASK 0x00ff0000
2893# define TV_BURST_LEVEL_SHIFT 16
2894/** Sets the increment of the first subcarrier phase generation DDA */
2895# define TV_SCDDA1_INC_MASK 0x00000fff
2896# define TV_SCDDA1_INC_SHIFT 0
2897
2898#define TV_SC_CTL_2 0x68064
2899/** Sets the rollover for the second subcarrier phase generation DDA */
2900# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2901# define TV_SCDDA2_SIZE_SHIFT 16
2902/** Sets the increent of the second subcarrier phase generation DDA */
2903# define TV_SCDDA2_INC_MASK 0x00007fff
2904# define TV_SCDDA2_INC_SHIFT 0
2905
2906#define TV_SC_CTL_3 0x68068
2907/** Sets the rollover for the third subcarrier phase generation DDA */
2908# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2909# define TV_SCDDA3_SIZE_SHIFT 16
2910/** Sets the increent of the third subcarrier phase generation DDA */
2911# define TV_SCDDA3_INC_MASK 0x00007fff
2912# define TV_SCDDA3_INC_SHIFT 0
2913
2914#define TV_WIN_POS 0x68070
2915/** X coordinate of the display from the start of horizontal active */
2916# define TV_XPOS_MASK 0x1fff0000
2917# define TV_XPOS_SHIFT 16
2918/** Y coordinate of the display from the start of vertical active (NBR) */
2919# define TV_YPOS_MASK 0x00000fff
2920# define TV_YPOS_SHIFT 0
2921
2922#define TV_WIN_SIZE 0x68074
2923/** Horizontal size of the display window, measured in pixels*/
2924# define TV_XSIZE_MASK 0x1fff0000
2925# define TV_XSIZE_SHIFT 16
2926/**
2927 * Vertical size of the display window, measured in pixels.
2928 *
2929 * Must be even for interlaced modes.
2930 */
2931# define TV_YSIZE_MASK 0x00000fff
2932# define TV_YSIZE_SHIFT 0
2933
2934#define TV_FILTER_CTL_1 0x68080
2935/**
2936 * Enables automatic scaling calculation.
2937 *
2938 * If set, the rest of the registers are ignored, and the calculated values can
2939 * be read back from the register.
2940 */
2941# define TV_AUTO_SCALE (1 << 31)
2942/**
2943 * Disables the vertical filter.
2944 *
2945 * This is required on modes more than 1024 pixels wide */
2946# define TV_V_FILTER_BYPASS (1 << 29)
2947/** Enables adaptive vertical filtering */
2948# define TV_VADAPT (1 << 28)
2949# define TV_VADAPT_MODE_MASK (3 << 26)
2950/** Selects the least adaptive vertical filtering mode */
2951# define TV_VADAPT_MODE_LEAST (0 << 26)
2952/** Selects the moderately adaptive vertical filtering mode */
2953# define TV_VADAPT_MODE_MODERATE (1 << 26)
2954/** Selects the most adaptive vertical filtering mode */
2955# define TV_VADAPT_MODE_MOST (3 << 26)
2956/**
2957 * Sets the horizontal scaling factor.
2958 *
2959 * This should be the fractional part of the horizontal scaling factor divided
2960 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2961 *
2962 * (src width - 1) / ((oversample * dest width) - 1)
2963 */
2964# define TV_HSCALE_FRAC_MASK 0x00003fff
2965# define TV_HSCALE_FRAC_SHIFT 0
2966
2967#define TV_FILTER_CTL_2 0x68084
2968/**
2969 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2970 *
2971 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2972 */
2973# define TV_VSCALE_INT_MASK 0x00038000
2974# define TV_VSCALE_INT_SHIFT 15
2975/**
2976 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2977 *
2978 * \sa TV_VSCALE_INT_MASK
2979 */
2980# define TV_VSCALE_FRAC_MASK 0x00007fff
2981# define TV_VSCALE_FRAC_SHIFT 0
2982
2983#define TV_FILTER_CTL_3 0x68088
2984/**
2985 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2986 *
2987 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2988 *
2989 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2990 */
2991# define TV_VSCALE_IP_INT_MASK 0x00038000
2992# define TV_VSCALE_IP_INT_SHIFT 15
2993/**
2994 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2995 *
2996 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2997 *
2998 * \sa TV_VSCALE_IP_INT_MASK
2999 */
3000# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
3001# define TV_VSCALE_IP_FRAC_SHIFT 0
3002
3003#define TV_CC_CONTROL 0x68090
3004# define TV_CC_ENABLE (1 << 31)
3005/**
3006 * Specifies which field to send the CC data in.
3007 *
3008 * CC data is usually sent in field 0.
3009 */
3010# define TV_CC_FID_MASK (1 << 27)
3011# define TV_CC_FID_SHIFT 27
3012/** Sets the horizontal position of the CC data. Usually 135. */
3013# define TV_CC_HOFF_MASK 0x03ff0000
3014# define TV_CC_HOFF_SHIFT 16
3015/** Sets the vertical position of the CC data. Usually 21 */
3016# define TV_CC_LINE_MASK 0x0000003f
3017# define TV_CC_LINE_SHIFT 0
3018
3019#define TV_CC_DATA 0x68094
3020# define TV_CC_RDY (1 << 31)
3021/** Second word of CC data to be transmitted. */
3022# define TV_CC_DATA_2_MASK 0x007f0000
3023# define TV_CC_DATA_2_SHIFT 16
3024/** First word of CC data to be transmitted. */
3025# define TV_CC_DATA_1_MASK 0x0000007f
3026# define TV_CC_DATA_1_SHIFT 0
3027
3028#define TV_H_LUMA_0 0x68100
3029#define TV_H_LUMA_59 0x681ec
3030#define TV_H_CHROMA_0 0x68200
3031#define TV_H_CHROMA_59 0x682ec
3032#define TV_V_LUMA_0 0x68300
3033#define TV_V_LUMA_42 0x683a8
3034#define TV_V_CHROMA_0 0x68400
3035#define TV_V_CHROMA_42 0x684a8
3036
Keith Packard040d87f2009-05-30 20:42:33 -07003037/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003038#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07003039#define DP_B 0x64100
3040#define DP_C 0x64200
3041#define DP_D 0x64300
3042
3043#define DP_PORT_EN (1 << 31)
3044#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003045#define DP_PIPE_MASK (1 << 30)
3046
Keith Packard040d87f2009-05-30 20:42:33 -07003047/* Link training mode - select a suitable mode for each stage */
3048#define DP_LINK_TRAIN_PAT_1 (0 << 28)
3049#define DP_LINK_TRAIN_PAT_2 (1 << 28)
3050#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
3051#define DP_LINK_TRAIN_OFF (3 << 28)
3052#define DP_LINK_TRAIN_MASK (3 << 28)
3053#define DP_LINK_TRAIN_SHIFT 28
3054
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003055/* CPT Link training mode */
3056#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3057#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3058#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3059#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3060#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3061#define DP_LINK_TRAIN_SHIFT_CPT 8
3062
Keith Packard040d87f2009-05-30 20:42:33 -07003063/* Signal voltages. These are mostly controlled by the other end */
3064#define DP_VOLTAGE_0_4 (0 << 25)
3065#define DP_VOLTAGE_0_6 (1 << 25)
3066#define DP_VOLTAGE_0_8 (2 << 25)
3067#define DP_VOLTAGE_1_2 (3 << 25)
3068#define DP_VOLTAGE_MASK (7 << 25)
3069#define DP_VOLTAGE_SHIFT 25
3070
3071/* Signal pre-emphasis levels, like voltages, the other end tells us what
3072 * they want
3073 */
3074#define DP_PRE_EMPHASIS_0 (0 << 22)
3075#define DP_PRE_EMPHASIS_3_5 (1 << 22)
3076#define DP_PRE_EMPHASIS_6 (2 << 22)
3077#define DP_PRE_EMPHASIS_9_5 (3 << 22)
3078#define DP_PRE_EMPHASIS_MASK (7 << 22)
3079#define DP_PRE_EMPHASIS_SHIFT 22
3080
3081/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02003082#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07003083#define DP_PORT_WIDTH_MASK (7 << 19)
3084
3085/* Mystic DPCD version 1.1 special mode */
3086#define DP_ENHANCED_FRAMING (1 << 18)
3087
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003088/* eDP */
3089#define DP_PLL_FREQ_270MHZ (0 << 16)
3090#define DP_PLL_FREQ_160MHZ (1 << 16)
3091#define DP_PLL_FREQ_MASK (3 << 16)
3092
Keith Packard040d87f2009-05-30 20:42:33 -07003093/** locked once port is enabled */
3094#define DP_PORT_REVERSAL (1 << 15)
3095
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003096/* eDP */
3097#define DP_PLL_ENABLE (1 << 14)
3098
Keith Packard040d87f2009-05-30 20:42:33 -07003099/** sends the clock on lane 15 of the PEG for debug */
3100#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3101
3102#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003103#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07003104
3105/** limit RGB values to avoid confusing TVs */
3106#define DP_COLOR_RANGE_16_235 (1 << 8)
3107
3108/** Turn on the audio link */
3109#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3110
3111/** vs and hs sync polarity */
3112#define DP_SYNC_VS_HIGH (1 << 4)
3113#define DP_SYNC_HS_HIGH (1 << 3)
3114
3115/** A fantasy */
3116#define DP_DETECTED (1 << 2)
3117
3118/** The aux channel provides a way to talk to the
3119 * signal sink for DDC etc. Max packet size supported
3120 * is 20 bytes in each direction, hence the 5 fixed
3121 * data registers
3122 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003123#define DPA_AUX_CH_CTL 0x64010
3124#define DPA_AUX_CH_DATA1 0x64014
3125#define DPA_AUX_CH_DATA2 0x64018
3126#define DPA_AUX_CH_DATA3 0x6401c
3127#define DPA_AUX_CH_DATA4 0x64020
3128#define DPA_AUX_CH_DATA5 0x64024
3129
Keith Packard040d87f2009-05-30 20:42:33 -07003130#define DPB_AUX_CH_CTL 0x64110
3131#define DPB_AUX_CH_DATA1 0x64114
3132#define DPB_AUX_CH_DATA2 0x64118
3133#define DPB_AUX_CH_DATA3 0x6411c
3134#define DPB_AUX_CH_DATA4 0x64120
3135#define DPB_AUX_CH_DATA5 0x64124
3136
3137#define DPC_AUX_CH_CTL 0x64210
3138#define DPC_AUX_CH_DATA1 0x64214
3139#define DPC_AUX_CH_DATA2 0x64218
3140#define DPC_AUX_CH_DATA3 0x6421c
3141#define DPC_AUX_CH_DATA4 0x64220
3142#define DPC_AUX_CH_DATA5 0x64224
3143
3144#define DPD_AUX_CH_CTL 0x64310
3145#define DPD_AUX_CH_DATA1 0x64314
3146#define DPD_AUX_CH_DATA2 0x64318
3147#define DPD_AUX_CH_DATA3 0x6431c
3148#define DPD_AUX_CH_DATA4 0x64320
3149#define DPD_AUX_CH_DATA5 0x64324
3150
3151#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3152#define DP_AUX_CH_CTL_DONE (1 << 30)
3153#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3154#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3155#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3156#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3157#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3158#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3159#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3160#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3161#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3162#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3163#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3164#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3165#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3166#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3167#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3168#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3169#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3170#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3171#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
3172
3173/*
3174 * Computing GMCH M and N values for the Display Port link
3175 *
3176 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3177 *
3178 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3179 *
3180 * The GMCH value is used internally
3181 *
3182 * bytes_per_pixel is the number of bytes coming out of the plane,
3183 * which is after the LUTs, so we want the bytes for our color format.
3184 * For our current usage, this is always 3, one byte for R, G and B.
3185 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02003186#define _PIPEA_DATA_M_G4X 0x70050
3187#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07003188
3189/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003190#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02003191#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003192#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07003193
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003194#define DATA_LINK_M_N_MASK (0xffffff)
3195#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07003196
Daniel Vettere3b95f12013-05-03 11:49:49 +02003197#define _PIPEA_DATA_N_G4X 0x70054
3198#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07003199#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3200
3201/*
3202 * Computing Link M and N values for the Display Port link
3203 *
3204 * Link M / N = pixel_clock / ls_clk
3205 *
3206 * (the DP spec calls pixel_clock the 'strm_clk')
3207 *
3208 * The Link value is transmitted in the Main Stream
3209 * Attributes and VB-ID.
3210 */
3211
Daniel Vettere3b95f12013-05-03 11:49:49 +02003212#define _PIPEA_LINK_M_G4X 0x70060
3213#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07003214#define PIPEA_DP_LINK_M_MASK (0xffffff)
3215
Daniel Vettere3b95f12013-05-03 11:49:49 +02003216#define _PIPEA_LINK_N_G4X 0x70064
3217#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07003218#define PIPEA_DP_LINK_N_MASK (0xffffff)
3219
Daniel Vettere3b95f12013-05-03 11:49:49 +02003220#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3221#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3222#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3223#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003224
Jesse Barnes585fb112008-07-29 11:54:06 -07003225/* Display & cursor control */
3226
3227/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003228#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03003229#define DSL_LINEMASK_GEN2 0x00000fff
3230#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003231#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01003232#define PIPECONF_ENABLE (1<<31)
3233#define PIPECONF_DISABLE 0
3234#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003235#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03003236#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00003237#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01003238#define PIPECONF_SINGLE_WIDE 0
3239#define PIPECONF_PIPE_UNLOCKED 0
3240#define PIPECONF_PIPE_LOCKED (1<<25)
3241#define PIPECONF_PALETTE 0
3242#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07003243#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01003244#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03003245#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01003246/* Note that pre-gen3 does not support interlaced display directly. Panel
3247 * fitting must be disabled on pre-ilk for interlaced. */
3248#define PIPECONF_PROGRESSIVE (0 << 21)
3249#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3250#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3251#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3252#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3253/* Ironlake and later have a complete new set of values for interlaced. PFIT
3254 * means panel fitter required, PF means progressive fetch, DBL means power
3255 * saving pixel doubling. */
3256#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3257#define PIPECONF_INTERLACED_ILK (3 << 21)
3258#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3259#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02003260#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Jesse Barnes652c3932009-08-17 13:31:43 -07003261#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02003262#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003263#define PIPECONF_BPC_MASK (0x7 << 5)
3264#define PIPECONF_8BPC (0<<5)
3265#define PIPECONF_10BPC (1<<5)
3266#define PIPECONF_6BPC (2<<5)
3267#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07003268#define PIPECONF_DITHER_EN (1<<4)
3269#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3270#define PIPECONF_DITHER_TYPE_SP (0<<2)
3271#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3272#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3273#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003274#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07003275#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02003276#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003277#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3278#define PIPE_CRC_DONE_ENABLE (1UL<<28)
3279#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003280#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003281#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3282#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3283#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3284#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02003285#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07003286#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3287#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3288#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02003289#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07003290#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3291#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
3292#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003293#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003294#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02003295#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
3296#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07003297#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3298#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
3299#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02003300#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003301#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3302#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3303#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3304#define PIPE_DPST_EVENT_STATUS (1UL<<7)
3305#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Imre Deak10c59c52014-02-10 18:42:48 +02003306#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07003307#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3308#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02003309#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07003310#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3311#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
3312#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
3313#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3314
Imre Deak755e9012014-02-10 18:42:47 +02003315#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
3316#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
3317
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003318#define PIPE_A_OFFSET 0x70000
3319#define PIPE_B_OFFSET 0x71000
3320#define PIPE_C_OFFSET 0x72000
3321/*
3322 * There's actually no pipe EDP. Some pipe registers have
3323 * simply shifted from the pipe to the transcoder, while
3324 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
3325 * to access such registers in transcoder EDP.
3326 */
3327#define PIPE_EDP_OFFSET 0x7f000
3328
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003329#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
3330 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
3331 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003332
3333#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
3334#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
3335#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
3336#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
3337#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01003338
Paulo Zanoni756f85c2013-11-02 21:07:38 -07003339#define _PIPE_MISC_A 0x70030
3340#define _PIPE_MISC_B 0x71030
3341#define PIPEMISC_DITHER_BPC_MASK (7<<5)
3342#define PIPEMISC_DITHER_8_BPC (0<<5)
3343#define PIPEMISC_DITHER_10_BPC (1<<5)
3344#define PIPEMISC_DITHER_6_BPC (2<<5)
3345#define PIPEMISC_DITHER_12_BPC (3<<5)
3346#define PIPEMISC_DITHER_ENABLE (1<<4)
3347#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
3348#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003349#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07003350
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02003351#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07003352#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003353#define PIPEB_HLINE_INT_EN (1<<28)
3354#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02003355#define SPRITED_FLIP_DONE_INT_EN (1<<26)
3356#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
3357#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Jesse Barnes79831172012-06-20 10:53:12 -07003358#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003359#define PIPEA_HLINE_INT_EN (1<<20)
3360#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02003361#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
3362#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003363#define PLANEA_FLIPDONE_INT_EN (1<<16)
3364
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02003365#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV only */
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003366#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3367#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3368#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3369#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3370#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3371#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3372#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3373#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3374#define DPINVGTT_EN_MASK 0xff0000
3375#define CURSORB_INVALID_GTT_STATUS (1<<7)
3376#define CURSORA_INVALID_GTT_STATUS (1<<6)
3377#define SPRITED_INVALID_GTT_STATUS (1<<5)
3378#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3379#define PLANEB_INVALID_GTT_STATUS (1<<3)
3380#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3381#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3382#define PLANEA_INVALID_GTT_STATUS (1<<0)
3383#define DPINVGTT_STATUS_MASK 0xff
3384
Jesse Barnes585fb112008-07-29 11:54:06 -07003385#define DSPARB 0x70030
3386#define DSPARB_CSTART_MASK (0x7f << 7)
3387#define DSPARB_CSTART_SHIFT 7
3388#define DSPARB_BSTART_MASK (0x7f)
3389#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08003390#define DSPARB_BEND_SHIFT 9 /* on 855 */
3391#define DSPARB_AEND_SHIFT 0
3392
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003393#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003394#define DSPFW_SR_SHIFT 23
Akshay Joshi0206e352011-08-16 15:34:10 -04003395#define DSPFW_SR_MASK (0x1ff<<23)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003396#define DSPFW_CURSORB_SHIFT 16
Zhao Yakuid4294342010-03-22 22:45:36 +08003397#define DSPFW_CURSORB_MASK (0x3f<<16)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003398#define DSPFW_PLANEB_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08003399#define DSPFW_PLANEB_MASK (0x7f<<8)
3400#define DSPFW_PLANEA_MASK (0x7f)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003401#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003402#define DSPFW_CURSORA_MASK 0x00003f00
Zhao Yakui21bd7702010-01-13 14:10:50 +00003403#define DSPFW_CURSORA_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08003404#define DSPFW_PLANEC_MASK (0x7f)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003405#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003406#define DSPFW_HPLL_SR_EN (1<<31)
3407#define DSPFW_CURSOR_SR_SHIFT 24
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003408#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Zhao Yakuid4294342010-03-22 22:45:36 +08003409#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3410#define DSPFW_HPLL_CURSOR_SHIFT 16
3411#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
3412#define DSPFW_HPLL_SR_MASK (0x1ff)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003413#define DSPFW4 (dev_priv->info.display_mmio_offset + 0x70070)
3414#define DSPFW7 (dev_priv->info.display_mmio_offset + 0x7007c)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003415
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003416/* drain latency register values*/
3417#define DRAIN_LATENCY_PRECISION_32 32
3418#define DRAIN_LATENCY_PRECISION_16 16
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02003419#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003420#define DDL_CURSORA_PRECISION_32 (1<<31)
3421#define DDL_CURSORA_PRECISION_16 (0<<31)
3422#define DDL_CURSORA_SHIFT 24
3423#define DDL_PLANEA_PRECISION_32 (1<<7)
3424#define DDL_PLANEA_PRECISION_16 (0<<7)
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02003425#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003426#define DDL_CURSORB_PRECISION_32 (1<<31)
3427#define DDL_CURSORB_PRECISION_16 (0<<31)
3428#define DDL_CURSORB_SHIFT 24
3429#define DDL_PLANEB_PRECISION_32 (1<<7)
3430#define DDL_PLANEB_PRECISION_16 (0<<7)
3431
Shaohua Li7662c8b2009-06-26 11:23:55 +08003432/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09003433#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08003434#define I915_FIFO_LINE_SIZE 64
3435#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09003436
Jesse Barnesceb04242012-03-28 13:39:22 -07003437#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09003438#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08003439#define I965_FIFO_SIZE 512
3440#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08003441#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003442#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003443#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09003444
Jesse Barnesceb04242012-03-28 13:39:22 -07003445#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09003446#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08003447#define I915_MAX_WM 0x3f
3448
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003449#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
3450#define PINEVIEW_FIFO_LINE_SIZE 64
3451#define PINEVIEW_MAX_WM 0x1ff
3452#define PINEVIEW_DFT_WM 0x3f
3453#define PINEVIEW_DFT_HPLLOFF_WM 0
3454#define PINEVIEW_GUARD_WM 10
3455#define PINEVIEW_CURSOR_FIFO 64
3456#define PINEVIEW_CURSOR_MAX_WM 0x3f
3457#define PINEVIEW_CURSOR_DFT_WM 0
3458#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08003459
Jesse Barnesceb04242012-03-28 13:39:22 -07003460#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003461#define I965_CURSOR_FIFO 64
3462#define I965_CURSOR_MAX_WM 32
3463#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003464
3465/* define the Watermark register on Ironlake */
3466#define WM0_PIPEA_ILK 0x45100
Ville Syrjälä1996d622013-10-09 19:18:07 +03003467#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003468#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03003469#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003470#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03003471#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003472
3473#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07003474#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003475#define WM1_LP_ILK 0x45108
3476#define WM1_LP_SR_EN (1<<31)
3477#define WM1_LP_LATENCY_SHIFT 24
3478#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01003479#define WM1_LP_FBC_MASK (0xf<<20)
3480#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07003481#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03003482#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003483#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03003484#define WM1_LP_CURSOR_MASK (0xff)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003485#define WM2_LP_ILK 0x4510c
3486#define WM2_LP_EN (1<<31)
3487#define WM3_LP_ILK 0x45110
3488#define WM3_LP_EN (1<<31)
3489#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003490#define WM2S_LP_IVB 0x45124
3491#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003492#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003493
Paulo Zanonicca32e92013-05-31 11:45:06 -03003494#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
3495 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
3496 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
3497
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003498/* Memory latency timer register */
3499#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08003500#define MLTR_WM1_SHIFT 0
3501#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003502/* the unit of memory self-refresh latency time is 0.5us */
3503#define ILK_SRLT_MASK 0x3f
3504
Yuanhan Liu13982612010-12-15 15:42:31 +08003505
3506/* the address where we get all kinds of latency value */
3507#define SSKPD 0x5d10
3508#define SSKPD_WM_MASK 0x3f
3509#define SSKPD_WM0_SHIFT 0
3510#define SSKPD_WM1_SHIFT 8
3511#define SSKPD_WM2_SHIFT 16
3512#define SSKPD_WM3_SHIFT 24
3513
Jesse Barnes585fb112008-07-29 11:54:06 -07003514/*
3515 * The two pipe frame counter registers are not synchronized, so
3516 * reading a stable value is somewhat tricky. The following code
3517 * should work:
3518 *
3519 * do {
3520 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3521 * PIPE_FRAME_HIGH_SHIFT;
3522 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3523 * PIPE_FRAME_LOW_SHIFT);
3524 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3525 * PIPE_FRAME_HIGH_SHIFT);
3526 * } while (high1 != high2);
3527 * frame = (high1 << 8) | low1;
3528 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003529#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07003530#define PIPE_FRAME_HIGH_MASK 0x0000ffff
3531#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003532#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07003533#define PIPE_FRAME_LOW_MASK 0xff000000
3534#define PIPE_FRAME_LOW_SHIFT 24
3535#define PIPE_PIXEL_MASK 0x00ffffff
3536#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003537/* GM45+ just has to be different */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003538#define _PIPEA_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x70040)
3539#define _PIPEA_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x70044)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003540#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07003541
3542/* Cursor A & B regs */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003543#define _CURACNTR (dev_priv->info.display_mmio_offset + 0x70080)
Jesse Barnes14b603912009-05-20 16:47:08 -04003544/* Old style CUR*CNTR flags (desktop 8xx) */
3545#define CURSOR_ENABLE 0x80000000
3546#define CURSOR_GAMMA_ENABLE 0x40000000
3547#define CURSOR_STRIDE_MASK 0x30000000
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003548#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b603912009-05-20 16:47:08 -04003549#define CURSOR_FORMAT_SHIFT 24
3550#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
3551#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
3552#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
3553#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
3554#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
3555#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
3556/* New style CUR*CNTR flags */
3557#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07003558#define CURSOR_MODE_DISABLE 0x00
Sagar Kamble4726e0b2014-03-10 17:06:23 +05303559#define CURSOR_MODE_128_32B_AX 0x02
3560#define CURSOR_MODE_256_32B_AX 0x03
Jesse Barnes585fb112008-07-29 11:54:06 -07003561#define CURSOR_MODE_64_32B_AX 0x07
Sagar Kamble4726e0b2014-03-10 17:06:23 +05303562#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
3563#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
Jesse Barnes585fb112008-07-29 11:54:06 -07003564#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b603912009-05-20 16:47:08 -04003565#define MCURSOR_PIPE_SELECT (1 << 28)
3566#define MCURSOR_PIPE_A 0x00
3567#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07003568#define MCURSOR_GAMMA_ENABLE (1 << 26)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03003569#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003570#define _CURABASE (dev_priv->info.display_mmio_offset + 0x70084)
3571#define _CURAPOS (dev_priv->info.display_mmio_offset + 0x70088)
Jesse Barnes585fb112008-07-29 11:54:06 -07003572#define CURSOR_POS_MASK 0x007FF
3573#define CURSOR_POS_SIGN 0x8000
3574#define CURSOR_X_SHIFT 0
3575#define CURSOR_Y_SHIFT 16
Jesse Barnes14b603912009-05-20 16:47:08 -04003576#define CURSIZE 0x700a0
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003577#define _CURBCNTR (dev_priv->info.display_mmio_offset + 0x700c0)
3578#define _CURBBASE (dev_priv->info.display_mmio_offset + 0x700c4)
3579#define _CURBPOS (dev_priv->info.display_mmio_offset + 0x700c8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003580
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003581#define _CURBCNTR_IVB 0x71080
3582#define _CURBBASE_IVB 0x71084
3583#define _CURBPOS_IVB 0x71088
3584
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003585#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
3586#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
3587#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003588
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003589#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
3590#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
3591#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
3592
Jesse Barnes585fb112008-07-29 11:54:06 -07003593/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003594#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07003595#define DISPLAY_PLANE_ENABLE (1<<31)
3596#define DISPLAY_PLANE_DISABLE 0
3597#define DISPPLANE_GAMMA_ENABLE (1<<30)
3598#define DISPPLANE_GAMMA_DISABLE 0
3599#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003600#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003601#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003602#define DISPPLANE_BGRA555 (0x3<<26)
3603#define DISPPLANE_BGRX555 (0x4<<26)
3604#define DISPPLANE_BGRX565 (0x5<<26)
3605#define DISPPLANE_BGRX888 (0x6<<26)
3606#define DISPPLANE_BGRA888 (0x7<<26)
3607#define DISPPLANE_RGBX101010 (0x8<<26)
3608#define DISPPLANE_RGBA101010 (0x9<<26)
3609#define DISPPLANE_BGRX101010 (0xa<<26)
3610#define DISPPLANE_RGBX161616 (0xc<<26)
3611#define DISPPLANE_RGBX888 (0xe<<26)
3612#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003613#define DISPPLANE_STEREO_ENABLE (1<<25)
3614#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003615#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08003616#define DISPPLANE_SEL_PIPE_SHIFT 24
3617#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003618#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08003619#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003620#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3621#define DISPPLANE_SRC_KEY_DISABLE 0
3622#define DISPPLANE_LINE_DOUBLE (1<<20)
3623#define DISPPLANE_NO_LINE_DOUBLE 0
3624#define DISPPLANE_STEREO_POLARITY_FIRST 0
3625#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003626#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07003627#define DISPPLANE_TILED (1<<10)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003628#define _DSPAADDR 0x70184
3629#define _DSPASTRIDE 0x70188
3630#define _DSPAPOS 0x7018C /* reserved */
3631#define _DSPASIZE 0x70190
3632#define _DSPASURF 0x7019C /* 965+ only */
3633#define _DSPATILEOFF 0x701A4 /* 965+ only */
3634#define _DSPAOFFSET 0x701A4 /* HSW */
3635#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07003636
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003637#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
3638#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
3639#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
3640#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
3641#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
3642#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
3643#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
Daniel Vettere506a0c2012-07-05 12:17:29 +02003644#define DSPLINOFF(plane) DSPADDR(plane)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003645#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
3646#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01003647
Armin Reese446f2542012-03-30 16:20:16 -07003648/* Display/Sprite base address macros */
3649#define DISP_BASEADDR_MASK (0xfffff000)
3650#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3651#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07003652
Jesse Barnes585fb112008-07-29 11:54:06 -07003653/* VBIOS flags */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003654#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
3655#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
3656#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
3657#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
3658#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
3659#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
3660#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
3661#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
3662#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
3663#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
3664#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
3665#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
3666#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003667
3668/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003669#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
3670#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
3671#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003672#define _PIPEBFRAMEHIGH 0x71040
3673#define _PIPEBFRAMEPIXEL 0x71044
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003674#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
3675#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003676
Jesse Barnes585fb112008-07-29 11:54:06 -07003677
3678/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003679#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003680#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3681#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3682#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3683#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003684#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
3685#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
3686#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
3687#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
3688#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
3689#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
3690#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
3691#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003692
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003693/* Sprite A control */
3694#define _DVSACNTR 0x72180
3695#define DVS_ENABLE (1<<31)
3696#define DVS_GAMMA_ENABLE (1<<30)
3697#define DVS_PIXFORMAT_MASK (3<<25)
3698#define DVS_FORMAT_YUV422 (0<<25)
3699#define DVS_FORMAT_RGBX101010 (1<<25)
3700#define DVS_FORMAT_RGBX888 (2<<25)
3701#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003702#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003703#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08003704#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003705#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3706#define DVS_YUV_ORDER_YUYV (0<<16)
3707#define DVS_YUV_ORDER_UYVY (1<<16)
3708#define DVS_YUV_ORDER_YVYU (2<<16)
3709#define DVS_YUV_ORDER_VYUY (3<<16)
3710#define DVS_DEST_KEY (1<<2)
3711#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3712#define DVS_TILED (1<<10)
3713#define _DVSALINOFF 0x72184
3714#define _DVSASTRIDE 0x72188
3715#define _DVSAPOS 0x7218c
3716#define _DVSASIZE 0x72190
3717#define _DVSAKEYVAL 0x72194
3718#define _DVSAKEYMSK 0x72198
3719#define _DVSASURF 0x7219c
3720#define _DVSAKEYMAXVAL 0x721a0
3721#define _DVSATILEOFF 0x721a4
3722#define _DVSASURFLIVE 0x721ac
3723#define _DVSASCALE 0x72204
3724#define DVS_SCALE_ENABLE (1<<31)
3725#define DVS_FILTER_MASK (3<<29)
3726#define DVS_FILTER_MEDIUM (0<<29)
3727#define DVS_FILTER_ENHANCING (1<<29)
3728#define DVS_FILTER_SOFTENING (2<<29)
3729#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3730#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3731#define _DVSAGAMC 0x72300
3732
3733#define _DVSBCNTR 0x73180
3734#define _DVSBLINOFF 0x73184
3735#define _DVSBSTRIDE 0x73188
3736#define _DVSBPOS 0x7318c
3737#define _DVSBSIZE 0x73190
3738#define _DVSBKEYVAL 0x73194
3739#define _DVSBKEYMSK 0x73198
3740#define _DVSBSURF 0x7319c
3741#define _DVSBKEYMAXVAL 0x731a0
3742#define _DVSBTILEOFF 0x731a4
3743#define _DVSBSURFLIVE 0x731ac
3744#define _DVSBSCALE 0x73204
3745#define _DVSBGAMC 0x73300
3746
3747#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3748#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3749#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3750#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3751#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003752#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003753#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3754#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3755#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003756#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3757#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003758#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003759
3760#define _SPRA_CTL 0x70280
3761#define SPRITE_ENABLE (1<<31)
3762#define SPRITE_GAMMA_ENABLE (1<<30)
3763#define SPRITE_PIXFORMAT_MASK (7<<25)
3764#define SPRITE_FORMAT_YUV422 (0<<25)
3765#define SPRITE_FORMAT_RGBX101010 (1<<25)
3766#define SPRITE_FORMAT_RGBX888 (2<<25)
3767#define SPRITE_FORMAT_RGBX161616 (3<<25)
3768#define SPRITE_FORMAT_YUV444 (4<<25)
3769#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003770#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003771#define SPRITE_SOURCE_KEY (1<<22)
3772#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3773#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3774#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3775#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3776#define SPRITE_YUV_ORDER_YUYV (0<<16)
3777#define SPRITE_YUV_ORDER_UYVY (1<<16)
3778#define SPRITE_YUV_ORDER_YVYU (2<<16)
3779#define SPRITE_YUV_ORDER_VYUY (3<<16)
3780#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3781#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3782#define SPRITE_TILED (1<<10)
3783#define SPRITE_DEST_KEY (1<<2)
3784#define _SPRA_LINOFF 0x70284
3785#define _SPRA_STRIDE 0x70288
3786#define _SPRA_POS 0x7028c
3787#define _SPRA_SIZE 0x70290
3788#define _SPRA_KEYVAL 0x70294
3789#define _SPRA_KEYMSK 0x70298
3790#define _SPRA_SURF 0x7029c
3791#define _SPRA_KEYMAX 0x702a0
3792#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003793#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003794#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003795#define _SPRA_SCALE 0x70304
3796#define SPRITE_SCALE_ENABLE (1<<31)
3797#define SPRITE_FILTER_MASK (3<<29)
3798#define SPRITE_FILTER_MEDIUM (0<<29)
3799#define SPRITE_FILTER_ENHANCING (1<<29)
3800#define SPRITE_FILTER_SOFTENING (2<<29)
3801#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3802#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3803#define _SPRA_GAMC 0x70400
3804
3805#define _SPRB_CTL 0x71280
3806#define _SPRB_LINOFF 0x71284
3807#define _SPRB_STRIDE 0x71288
3808#define _SPRB_POS 0x7128c
3809#define _SPRB_SIZE 0x71290
3810#define _SPRB_KEYVAL 0x71294
3811#define _SPRB_KEYMSK 0x71298
3812#define _SPRB_SURF 0x7129c
3813#define _SPRB_KEYMAX 0x712a0
3814#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003815#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003816#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003817#define _SPRB_SCALE 0x71304
3818#define _SPRB_GAMC 0x71400
3819
3820#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3821#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3822#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3823#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3824#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3825#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3826#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3827#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3828#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3829#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
Damien Lespiauc54173a2012-10-26 18:20:11 +01003830#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003831#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3832#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003833#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003834
Ville Syrjälä921c3b62013-06-25 14:16:35 +03003835#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003836#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08003837#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003838#define SP_PIXFORMAT_MASK (0xf<<26)
3839#define SP_FORMAT_YUV422 (0<<26)
3840#define SP_FORMAT_BGR565 (5<<26)
3841#define SP_FORMAT_BGRX8888 (6<<26)
3842#define SP_FORMAT_BGRA8888 (7<<26)
3843#define SP_FORMAT_RGBX1010102 (8<<26)
3844#define SP_FORMAT_RGBA1010102 (9<<26)
3845#define SP_FORMAT_RGBX8888 (0xe<<26)
3846#define SP_FORMAT_RGBA8888 (0xf<<26)
3847#define SP_SOURCE_KEY (1<<22)
3848#define SP_YUV_BYTE_ORDER_MASK (3<<16)
3849#define SP_YUV_ORDER_YUYV (0<<16)
3850#define SP_YUV_ORDER_UYVY (1<<16)
3851#define SP_YUV_ORDER_YVYU (2<<16)
3852#define SP_YUV_ORDER_VYUY (3<<16)
3853#define SP_TILED (1<<10)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03003854#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
3855#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
3856#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
3857#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
3858#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
3859#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
3860#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
3861#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
3862#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
3863#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
3864#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003865
Ville Syrjälä921c3b62013-06-25 14:16:35 +03003866#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
3867#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
3868#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
3869#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
3870#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
3871#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
3872#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
3873#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
3874#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
3875#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
3876#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
3877#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003878
3879#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
3880#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
3881#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
3882#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
3883#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
3884#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
3885#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
3886#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
3887#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
3888#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
3889#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
3890#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
3891
Jesse Barnes585fb112008-07-29 11:54:06 -07003892/* VBIOS regs */
3893#define VGACNTRL 0x71400
3894# define VGA_DISP_DISABLE (1 << 31)
3895# define VGA_2X_MODE (1 << 30)
3896# define VGA_PIPE_B_SELECT (1 << 29)
3897
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003898#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
3899
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003900/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003901
3902#define CPU_VGACNTRL 0x41000
3903
3904#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3905#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3906#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3907#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3908#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3909#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3910#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3911#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3912#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3913
3914/* refresh rate hardware control */
3915#define RR_HW_CTL 0x45300
3916#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3917#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3918
3919#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01003920#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08003921#define FDI_PLL_BIOS_1 0x46004
3922#define FDI_PLL_BIOS_2 0x46008
3923#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3924#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3925#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3926
Eric Anholt8956c8b2010-03-18 13:21:14 -07003927#define PCH_3DCGDIS0 0x46020
3928# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3929# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3930
Eric Anholt06f37752010-12-14 10:06:46 -08003931#define PCH_3DCGDIS1 0x46024
3932# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3933
Zhenyu Wangb9055052009-06-05 15:38:38 +08003934#define FDI_PLL_FREQ_CTL 0x46030
3935#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3936#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3937#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3938
3939
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003940#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01003941#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003942#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01003943#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003944
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003945#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01003946#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003947#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01003948#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003949
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003950#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01003951#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003952#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01003953#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003954
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003955#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01003956#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003957#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01003958#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003959
3960/* PIPEB timing regs are same start from 0x61000 */
3961
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003962#define _PIPEB_DATA_M1 0x61030
3963#define _PIPEB_DATA_N1 0x61034
3964#define _PIPEB_DATA_M2 0x61038
3965#define _PIPEB_DATA_N2 0x6103c
3966#define _PIPEB_LINK_M1 0x61040
3967#define _PIPEB_LINK_N1 0x61044
3968#define _PIPEB_LINK_M2 0x61048
3969#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003970
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003971#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
3972#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
3973#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
3974#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
3975#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
3976#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
3977#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
3978#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003979
3980/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003981/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3982#define _PFA_CTL_1 0x68080
3983#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08003984#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02003985#define PF_PIPE_SEL_MASK_IVB (3<<29)
3986#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08003987#define PF_FILTER_MASK (3<<23)
3988#define PF_FILTER_PROGRAMMED (0<<23)
3989#define PF_FILTER_MED_3x3 (1<<23)
3990#define PF_FILTER_EDGE_ENHANCE (2<<23)
3991#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003992#define _PFA_WIN_SZ 0x68074
3993#define _PFB_WIN_SZ 0x68874
3994#define _PFA_WIN_POS 0x68070
3995#define _PFB_WIN_POS 0x68870
3996#define _PFA_VSCALE 0x68084
3997#define _PFB_VSCALE 0x68884
3998#define _PFA_HSCALE 0x68090
3999#define _PFB_HSCALE 0x68890
4000
4001#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
4002#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
4003#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
4004#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
4005#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004006
4007/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004008#define _LGC_PALETTE_A 0x4a000
4009#define _LGC_PALETTE_B 0x4a800
4010#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004011
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004012#define _GAMMA_MODE_A 0x4a480
4013#define _GAMMA_MODE_B 0x4ac80
4014#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
4015#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02004016#define GAMMA_MODE_MODE_8BIT (0 << 0)
4017#define GAMMA_MODE_MODE_10BIT (1 << 0)
4018#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004019#define GAMMA_MODE_MODE_SPLIT (3 << 0)
4020
Zhenyu Wangb9055052009-06-05 15:38:38 +08004021/* interrupts */
4022#define DE_MASTER_IRQ_CONTROL (1 << 31)
4023#define DE_SPRITEB_FLIP_DONE (1 << 29)
4024#define DE_SPRITEA_FLIP_DONE (1 << 28)
4025#define DE_PLANEB_FLIP_DONE (1 << 27)
4026#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004027#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004028#define DE_PCU_EVENT (1 << 25)
4029#define DE_GTT_FAULT (1 << 24)
4030#define DE_POISON (1 << 23)
4031#define DE_PERFORM_COUNTER (1 << 22)
4032#define DE_PCH_EVENT (1 << 21)
4033#define DE_AUX_CHANNEL_A (1 << 20)
4034#define DE_DP_A_HOTPLUG (1 << 19)
4035#define DE_GSE (1 << 18)
4036#define DE_PIPEB_VBLANK (1 << 15)
4037#define DE_PIPEB_EVEN_FIELD (1 << 14)
4038#define DE_PIPEB_ODD_FIELD (1 << 13)
4039#define DE_PIPEB_LINE_COMPARE (1 << 12)
4040#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004041#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004042#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
4043#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004044#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004045#define DE_PIPEA_EVEN_FIELD (1 << 6)
4046#define DE_PIPEA_ODD_FIELD (1 << 5)
4047#define DE_PIPEA_LINE_COMPARE (1 << 4)
4048#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004049#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004050#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004051#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004052#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004053
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004054/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03004055#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004056#define DE_GSE_IVB (1<<29)
4057#define DE_PCH_EVENT_IVB (1<<28)
4058#define DE_DP_A_HOTPLUG_IVB (1<<27)
4059#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01004060#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
4061#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
4062#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004063#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004064#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004065#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01004066#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
4067#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004068#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004069#define DE_PIPEA_VBLANK_IVB (1<<0)
Paulo Zanonib5184212013-07-12 20:00:08 -03004070#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
4071
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07004072#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
4073#define MASTER_INTERRUPT_ENABLE (1<<31)
4074
Zhenyu Wangb9055052009-06-05 15:38:38 +08004075#define DEISR 0x44000
4076#define DEIMR 0x44004
4077#define DEIIR 0x44008
4078#define DEIER 0x4400c
4079
Zhenyu Wangb9055052009-06-05 15:38:38 +08004080#define GTISR 0x44010
4081#define GTIMR 0x44014
4082#define GTIIR 0x44018
4083#define GTIER 0x4401c
4084
Ben Widawskyabd58f02013-11-02 21:07:09 -07004085#define GEN8_MASTER_IRQ 0x44200
4086#define GEN8_MASTER_IRQ_CONTROL (1<<31)
4087#define GEN8_PCU_IRQ (1<<30)
4088#define GEN8_DE_PCH_IRQ (1<<23)
4089#define GEN8_DE_MISC_IRQ (1<<22)
4090#define GEN8_DE_PORT_IRQ (1<<20)
4091#define GEN8_DE_PIPE_C_IRQ (1<<18)
4092#define GEN8_DE_PIPE_B_IRQ (1<<17)
4093#define GEN8_DE_PIPE_A_IRQ (1<<16)
Daniel Vetterc42664c2013-11-07 11:05:40 +01004094#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
Ben Widawskyabd58f02013-11-02 21:07:09 -07004095#define GEN8_GT_VECS_IRQ (1<<6)
4096#define GEN8_GT_VCS2_IRQ (1<<3)
4097#define GEN8_GT_VCS1_IRQ (1<<2)
4098#define GEN8_GT_BCS_IRQ (1<<1)
4099#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004100
4101#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
4102#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
4103#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
4104#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
4105
4106#define GEN8_BCS_IRQ_SHIFT 16
4107#define GEN8_RCS_IRQ_SHIFT 0
4108#define GEN8_VCS2_IRQ_SHIFT 16
4109#define GEN8_VCS1_IRQ_SHIFT 0
4110#define GEN8_VECS_IRQ_SHIFT 0
4111
4112#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
4113#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
4114#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
4115#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01004116#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004117#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
4118#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
4119#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
4120#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
4121#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
4122#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
4123#define GEN8_PIPE_FLIP_DONE (1 << 4)
4124#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
4125#define GEN8_PIPE_VSYNC (1 << 1)
4126#define GEN8_PIPE_VBLANK (1 << 0)
Daniel Vetter30100f22013-11-07 14:49:24 +01004127#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
4128 (GEN8_PIPE_CURSOR_FAULT | \
4129 GEN8_PIPE_SPRITE_FAULT | \
4130 GEN8_PIPE_PRIMARY_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004131
4132#define GEN8_DE_PORT_ISR 0x44440
4133#define GEN8_DE_PORT_IMR 0x44444
4134#define GEN8_DE_PORT_IIR 0x44448
4135#define GEN8_DE_PORT_IER 0x4444c
Daniel Vetter6d766f02013-11-07 14:49:55 +01004136#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
4137#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004138
4139#define GEN8_DE_MISC_ISR 0x44460
4140#define GEN8_DE_MISC_IMR 0x44464
4141#define GEN8_DE_MISC_IIR 0x44468
4142#define GEN8_DE_MISC_IER 0x4446c
4143#define GEN8_DE_MISC_GSE (1 << 27)
4144
4145#define GEN8_PCU_ISR 0x444e0
4146#define GEN8_PCU_IMR 0x444e4
4147#define GEN8_PCU_IIR 0x444e8
4148#define GEN8_PCU_IER 0x444ec
4149
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004150#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07004151/* Required on all Ironlake and Sandybridge according to the B-Spec. */
4152#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004153#define ILK_DPARB_GATE (1<<22)
4154#define ILK_VSDPFD_FULL (1<<21)
Damien Lespiaue3589902014-02-07 19:12:50 +00004155#define FUSE_STRAP 0x42014
4156#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
4157#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
4158#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
4159#define ILK_HDCP_DISABLE (1 << 25)
4160#define ILK_eDP_A_DISABLE (1 << 24)
4161#define HSW_CDCLK_LIMIT (1 << 24)
4162#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08004163
Damien Lespiau231e54f2012-10-19 17:55:41 +01004164#define ILK_DSPCLK_GATE_D 0x42020
4165#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
4166#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
4167#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
4168#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
4169#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004170
Eric Anholt116ac8d2011-12-21 10:31:09 -08004171#define IVB_CHICKEN3 0x4200c
4172# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
4173# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
4174
Paulo Zanoni90a88642013-05-03 17:23:45 -03004175#define CHICKEN_PAR1_1 0x42080
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004176#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03004177#define FORCE_ARB_IDLE_PLANES (1 << 14)
4178
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004179#define _CHICKEN_PIPESL_1_A 0x420b0
4180#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02004181#define HSW_FBCQ_DIS (1 << 22)
4182#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004183#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
4184
Zhenyu Wang553bd142009-09-02 10:57:52 +08004185#define DISP_ARB_CTL 0x45000
4186#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004187#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004188#define DISP_ARB_CTL2 0x45004
4189#define DISP_DATA_PARTITION_5_6 (1<<6)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004190#define GEN7_MSG_CTL 0x45010
4191#define WAIT_FOR_PCH_RESET_ACK (1<<1)
4192#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004193#define HSW_NDE_RSTWRN_OPT 0x46408
4194#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08004195
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004196/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08004197#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
4198# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Ben Widawskya75f3622013-11-02 21:07:59 -07004199#define COMMON_SLICE_CHICKEN2 0x7014
4200# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08004201
Ville Syrjälä031994e2014-01-22 21:32:46 +02004202#define GEN7_L3SQCREG1 0xB010
4203#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
4204
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004205#define GEN7_L3CNTLREG1 0xB01C
Chris Wilson1af84522014-02-14 22:34:43 +00004206#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07004207#define GEN7_L3AGDIS (1<<19)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004208
4209#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
4210#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
4211
Jesse Barnes61939d92012-10-02 17:43:38 -05004212#define GEN7_L3SQCREG4 0xb034
4213#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
4214
Ben Widawsky63801f22013-12-12 17:26:03 -08004215/* GEN8 chicken */
4216#define HDC_CHICKEN0 0x7300
4217#define HDC_FORCE_NON_COHERENT (1<<4)
4218
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08004219/* WaCatErrorRejectionIssue */
4220#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
4221#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
4222
Francisco Jerezf3fc4882013-10-02 15:53:16 -07004223#define HSW_SCRATCH1 0xb038
4224#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
4225
Zhenyu Wangb9055052009-06-05 15:38:38 +08004226/* PCH */
4227
Adam Jackson23e81d62012-06-06 15:45:44 -04004228/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08004229#define SDE_AUDIO_POWER_D (1 << 27)
4230#define SDE_AUDIO_POWER_C (1 << 26)
4231#define SDE_AUDIO_POWER_B (1 << 25)
4232#define SDE_AUDIO_POWER_SHIFT (25)
4233#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
4234#define SDE_GMBUS (1 << 24)
4235#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
4236#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
4237#define SDE_AUDIO_HDCP_MASK (3 << 22)
4238#define SDE_AUDIO_TRANSB (1 << 21)
4239#define SDE_AUDIO_TRANSA (1 << 20)
4240#define SDE_AUDIO_TRANS_MASK (3 << 20)
4241#define SDE_POISON (1 << 19)
4242/* 18 reserved */
4243#define SDE_FDI_RXB (1 << 17)
4244#define SDE_FDI_RXA (1 << 16)
4245#define SDE_FDI_MASK (3 << 16)
4246#define SDE_AUXD (1 << 15)
4247#define SDE_AUXC (1 << 14)
4248#define SDE_AUXB (1 << 13)
4249#define SDE_AUX_MASK (7 << 13)
4250/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004251#define SDE_CRT_HOTPLUG (1 << 11)
4252#define SDE_PORTD_HOTPLUG (1 << 10)
4253#define SDE_PORTC_HOTPLUG (1 << 9)
4254#define SDE_PORTB_HOTPLUG (1 << 8)
4255#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05004256#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
4257 SDE_SDVOB_HOTPLUG | \
4258 SDE_PORTB_HOTPLUG | \
4259 SDE_PORTC_HOTPLUG | \
4260 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08004261#define SDE_TRANSB_CRC_DONE (1 << 5)
4262#define SDE_TRANSB_CRC_ERR (1 << 4)
4263#define SDE_TRANSB_FIFO_UNDER (1 << 3)
4264#define SDE_TRANSA_CRC_DONE (1 << 2)
4265#define SDE_TRANSA_CRC_ERR (1 << 1)
4266#define SDE_TRANSA_FIFO_UNDER (1 << 0)
4267#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04004268
4269/* south display engine interrupt: CPT/PPT */
4270#define SDE_AUDIO_POWER_D_CPT (1 << 31)
4271#define SDE_AUDIO_POWER_C_CPT (1 << 30)
4272#define SDE_AUDIO_POWER_B_CPT (1 << 29)
4273#define SDE_AUDIO_POWER_SHIFT_CPT 29
4274#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
4275#define SDE_AUXD_CPT (1 << 27)
4276#define SDE_AUXC_CPT (1 << 26)
4277#define SDE_AUXB_CPT (1 << 25)
4278#define SDE_AUX_MASK_CPT (7 << 25)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004279#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
4280#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
4281#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04004282#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01004283#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01004284#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01004285 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01004286 SDE_PORTD_HOTPLUG_CPT | \
4287 SDE_PORTC_HOTPLUG_CPT | \
4288 SDE_PORTB_HOTPLUG_CPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04004289#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03004290#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04004291#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
4292#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
4293#define SDE_FDI_RXC_CPT (1 << 8)
4294#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
4295#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
4296#define SDE_FDI_RXB_CPT (1 << 4)
4297#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
4298#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
4299#define SDE_FDI_RXA_CPT (1 << 0)
4300#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
4301 SDE_AUDIO_CP_REQ_B_CPT | \
4302 SDE_AUDIO_CP_REQ_A_CPT)
4303#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
4304 SDE_AUDIO_CP_CHG_B_CPT | \
4305 SDE_AUDIO_CP_CHG_A_CPT)
4306#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
4307 SDE_FDI_RXB_CPT | \
4308 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004309
4310#define SDEISR 0xc4000
4311#define SDEIMR 0xc4004
4312#define SDEIIR 0xc4008
4313#define SDEIER 0xc400c
4314
Paulo Zanoni86642812013-04-12 17:57:57 -03004315#define SERR_INT 0xc4040
Paulo Zanonide032bf2013-04-12 17:57:58 -03004316#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03004317#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
4318#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
4319#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Daniel Vetter1dd246f2013-07-10 08:30:23 +02004320#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03004321
Zhenyu Wangb9055052009-06-05 15:38:38 +08004322/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07004323#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004324#define PORTD_HOTPLUG_ENABLE (1 << 20)
4325#define PORTD_PULSE_DURATION_2ms (0)
4326#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
4327#define PORTD_PULSE_DURATION_6ms (2 << 18)
4328#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07004329#define PORTD_PULSE_DURATION_MASK (3 << 18)
Damien Lespiaub6965192012-12-13 16:08:59 +00004330#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
4331#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
4332#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
4333#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004334#define PORTC_HOTPLUG_ENABLE (1 << 12)
4335#define PORTC_PULSE_DURATION_2ms (0)
4336#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
4337#define PORTC_PULSE_DURATION_6ms (2 << 10)
4338#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07004339#define PORTC_PULSE_DURATION_MASK (3 << 10)
Damien Lespiaub6965192012-12-13 16:08:59 +00004340#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
4341#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
4342#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
4343#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004344#define PORTB_HOTPLUG_ENABLE (1 << 4)
4345#define PORTB_PULSE_DURATION_2ms (0)
4346#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
4347#define PORTB_PULSE_DURATION_6ms (2 << 2)
4348#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07004349#define PORTB_PULSE_DURATION_MASK (3 << 2)
Damien Lespiaub6965192012-12-13 16:08:59 +00004350#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
4351#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
4352#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
4353#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004354
4355#define PCH_GPIOA 0xc5010
4356#define PCH_GPIOB 0xc5014
4357#define PCH_GPIOC 0xc5018
4358#define PCH_GPIOD 0xc501c
4359#define PCH_GPIOE 0xc5020
4360#define PCH_GPIOF 0xc5024
4361
Eric Anholtf0217c42009-12-01 11:56:30 -08004362#define PCH_GMBUS0 0xc5100
4363#define PCH_GMBUS1 0xc5104
4364#define PCH_GMBUS2 0xc5108
4365#define PCH_GMBUS3 0xc510c
4366#define PCH_GMBUS4 0xc5110
4367#define PCH_GMBUS5 0xc5120
4368
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004369#define _PCH_DPLL_A 0xc6014
4370#define _PCH_DPLL_B 0xc6018
Daniel Vettere9a632a2013-06-05 13:34:13 +02004371#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004372
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004373#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00004374#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004375#define _PCH_FPA1 0xc6044
4376#define _PCH_FPB0 0xc6048
4377#define _PCH_FPB1 0xc604c
Daniel Vettere9a632a2013-06-05 13:34:13 +02004378#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
4379#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004380
4381#define PCH_DPLL_TEST 0xc606c
4382
4383#define PCH_DREF_CONTROL 0xC6200
4384#define DREF_CONTROL_MASK 0x7fc3
4385#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
4386#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
4387#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
4388#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
4389#define DREF_SSC_SOURCE_DISABLE (0<<11)
4390#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08004391#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004392#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
4393#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
4394#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08004395#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004396#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
4397#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08004398#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004399#define DREF_SSC4_DOWNSPREAD (0<<6)
4400#define DREF_SSC4_CENTERSPREAD (1<<6)
4401#define DREF_SSC1_DISABLE (0<<1)
4402#define DREF_SSC1_ENABLE (1<<1)
4403#define DREF_SSC4_DISABLE (0)
4404#define DREF_SSC4_ENABLE (1)
4405
4406#define PCH_RAWCLK_FREQ 0xc6204
4407#define FDL_TP1_TIMER_SHIFT 12
4408#define FDL_TP1_TIMER_MASK (3<<12)
4409#define FDL_TP2_TIMER_SHIFT 10
4410#define FDL_TP2_TIMER_MASK (3<<10)
4411#define RAWCLK_FREQ_MASK 0x3ff
4412
4413#define PCH_DPLL_TMR_CFG 0xc6208
4414
4415#define PCH_SSC4_PARMS 0xc6210
4416#define PCH_SSC4_AUX_PARMS 0xc6214
4417
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004418#define PCH_DPLL_SEL 0xc7000
Daniel Vetter11887392013-06-05 13:34:09 +02004419#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
4420#define TRANS_DPLLA_SEL(pipe) 0
4421#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004422
Zhenyu Wangb9055052009-06-05 15:38:38 +08004423/* transcoder */
4424
Daniel Vetter275f01b22013-05-03 11:49:47 +02004425#define _PCH_TRANS_HTOTAL_A 0xe0000
4426#define TRANS_HTOTAL_SHIFT 16
4427#define TRANS_HACTIVE_SHIFT 0
4428#define _PCH_TRANS_HBLANK_A 0xe0004
4429#define TRANS_HBLANK_END_SHIFT 16
4430#define TRANS_HBLANK_START_SHIFT 0
4431#define _PCH_TRANS_HSYNC_A 0xe0008
4432#define TRANS_HSYNC_END_SHIFT 16
4433#define TRANS_HSYNC_START_SHIFT 0
4434#define _PCH_TRANS_VTOTAL_A 0xe000c
4435#define TRANS_VTOTAL_SHIFT 16
4436#define TRANS_VACTIVE_SHIFT 0
4437#define _PCH_TRANS_VBLANK_A 0xe0010
4438#define TRANS_VBLANK_END_SHIFT 16
4439#define TRANS_VBLANK_START_SHIFT 0
4440#define _PCH_TRANS_VSYNC_A 0xe0014
4441#define TRANS_VSYNC_END_SHIFT 16
4442#define TRANS_VSYNC_START_SHIFT 0
4443#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08004444
Daniel Vettere3b95f12013-05-03 11:49:49 +02004445#define _PCH_TRANSA_DATA_M1 0xe0030
4446#define _PCH_TRANSA_DATA_N1 0xe0034
4447#define _PCH_TRANSA_DATA_M2 0xe0038
4448#define _PCH_TRANSA_DATA_N2 0xe003c
4449#define _PCH_TRANSA_LINK_M1 0xe0040
4450#define _PCH_TRANSA_LINK_N1 0xe0044
4451#define _PCH_TRANSA_LINK_M2 0xe0048
4452#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004453
Jesse Barnesb055c8f2011-07-08 11:31:57 -07004454/* Per-transcoder DIP controls */
4455
4456#define _VIDEO_DIP_CTL_A 0xe0200
4457#define _VIDEO_DIP_DATA_A 0xe0208
4458#define _VIDEO_DIP_GCP_A 0xe0210
4459
4460#define _VIDEO_DIP_CTL_B 0xe1200
4461#define _VIDEO_DIP_DATA_B 0xe1208
4462#define _VIDEO_DIP_GCP_B 0xe1210
4463
4464#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
4465#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
4466#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
4467
Ville Syrjäläb9064872013-01-24 15:29:31 +02004468#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
4469#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
4470#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07004471
Ville Syrjäläb9064872013-01-24 15:29:31 +02004472#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
4473#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
4474#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07004475
4476#define VLV_TVIDEO_DIP_CTL(pipe) \
4477 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
4478#define VLV_TVIDEO_DIP_DATA(pipe) \
4479 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
4480#define VLV_TVIDEO_DIP_GCP(pipe) \
4481 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
4482
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03004483/* Haswell DIP controls */
4484#define HSW_VIDEO_DIP_CTL_A 0x60200
4485#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
4486#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
4487#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
4488#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
4489#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
4490#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
4491#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
4492#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
4493#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
4494#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
4495#define HSW_VIDEO_DIP_GCP_A 0x60210
4496
4497#define HSW_VIDEO_DIP_CTL_B 0x61200
4498#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
4499#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
4500#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
4501#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
4502#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
4503#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
4504#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
4505#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
4506#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
4507#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
4508#define HSW_VIDEO_DIP_GCP_B 0x61210
4509
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004510#define HSW_TVIDEO_DIP_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004511 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004512#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004513 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +01004514#define HSW_TVIDEO_DIP_VS_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004515 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004516#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004517 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004518#define HSW_TVIDEO_DIP_GCP(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004519 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004520#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004521 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03004522
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03004523#define HSW_STEREO_3D_CTL_A 0x70020
4524#define S3D_ENABLE (1<<31)
4525#define HSW_STEREO_3D_CTL_B 0x71020
4526
4527#define HSW_STEREO_3D_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004528 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03004529
Daniel Vetter275f01b22013-05-03 11:49:47 +02004530#define _PCH_TRANS_HTOTAL_B 0xe1000
4531#define _PCH_TRANS_HBLANK_B 0xe1004
4532#define _PCH_TRANS_HSYNC_B 0xe1008
4533#define _PCH_TRANS_VTOTAL_B 0xe100c
4534#define _PCH_TRANS_VBLANK_B 0xe1010
4535#define _PCH_TRANS_VSYNC_B 0xe1014
4536#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08004537
Daniel Vetter275f01b22013-05-03 11:49:47 +02004538#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
4539#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
4540#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
4541#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
4542#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
4543#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
4544#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
4545 _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01004546
Daniel Vettere3b95f12013-05-03 11:49:49 +02004547#define _PCH_TRANSB_DATA_M1 0xe1030
4548#define _PCH_TRANSB_DATA_N1 0xe1034
4549#define _PCH_TRANSB_DATA_M2 0xe1038
4550#define _PCH_TRANSB_DATA_N2 0xe103c
4551#define _PCH_TRANSB_LINK_M1 0xe1040
4552#define _PCH_TRANSB_LINK_N1 0xe1044
4553#define _PCH_TRANSB_LINK_M2 0xe1048
4554#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004555
Daniel Vettere3b95f12013-05-03 11:49:49 +02004556#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
4557#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
4558#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
4559#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
4560#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
4561#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
4562#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
4563#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004564
Daniel Vetterab9412b2013-05-03 11:49:46 +02004565#define _PCH_TRANSACONF 0xf0008
4566#define _PCH_TRANSBCONF 0xf1008
4567#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
4568#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004569#define TRANS_DISABLE (0<<31)
4570#define TRANS_ENABLE (1<<31)
4571#define TRANS_STATE_MASK (1<<30)
4572#define TRANS_STATE_DISABLE (0<<30)
4573#define TRANS_STATE_ENABLE (1<<30)
4574#define TRANS_FSYNC_DELAY_HB1 (0<<27)
4575#define TRANS_FSYNC_DELAY_HB2 (1<<27)
4576#define TRANS_FSYNC_DELAY_HB3 (2<<27)
4577#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02004578#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004579#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02004580#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02004581#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004582#define TRANS_8BPC (0<<5)
4583#define TRANS_10BPC (1<<5)
4584#define TRANS_6BPC (2<<5)
4585#define TRANS_12BPC (3<<5)
4586
Daniel Vetterce401412012-10-31 22:52:30 +01004587#define _TRANSA_CHICKEN1 0xf0060
4588#define _TRANSB_CHICKEN1 0xf1060
4589#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
4590#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07004591#define _TRANSA_CHICKEN2 0xf0064
4592#define _TRANSB_CHICKEN2 0xf1064
4593#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03004594#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
4595#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
4596#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
4597#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
4598#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07004599
Jesse Barnes291427f2011-07-29 12:42:37 -07004600#define SOUTH_CHICKEN1 0xc2000
4601#define FDIA_PHASE_SYNC_SHIFT_OVR 19
4602#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02004603#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
4604#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
4605#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jesse Barnes645c62a2011-05-11 09:49:31 -07004606#define SOUTH_CHICKEN2 0xc2004
Paulo Zanonidde86e22012-12-01 12:04:25 -02004607#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
4608#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
4609#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07004610
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004611#define _FDI_RXA_CHICKEN 0xc200c
4612#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004613#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
4614#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004615#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004616
Jesse Barnes382b0932010-10-07 16:01:25 -07004617#define SOUTH_DSPCLK_GATE_D 0xc2020
Jesse Barnescd664072013-10-02 10:34:19 -07004618#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07004619#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07004620#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02004621#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07004622
Zhenyu Wangb9055052009-06-05 15:38:38 +08004623/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004624#define _FDI_TXA_CTL 0x60100
4625#define _FDI_TXB_CTL 0x61100
4626#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004627#define FDI_TX_DISABLE (0<<31)
4628#define FDI_TX_ENABLE (1<<31)
4629#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
4630#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
4631#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
4632#define FDI_LINK_TRAIN_NONE (3<<28)
4633#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
4634#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
4635#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
4636#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
4637#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
4638#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
4639#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
4640#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004641/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
4642 SNB has different settings. */
4643/* SNB A-stepping */
4644#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4645#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4646#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4647#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4648/* SNB B-stepping */
4649#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
4650#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
4651#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
4652#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
4653#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004654#define FDI_DP_PORT_WIDTH_SHIFT 19
4655#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
4656#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004657#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004658/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004659#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07004660
4661/* Ivybridge has different bits for lolz */
4662#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
4663#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
4664#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
4665#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
4666
Zhenyu Wangb9055052009-06-05 15:38:38 +08004667/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07004668#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07004669#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004670#define FDI_SCRAMBLING_ENABLE (0<<7)
4671#define FDI_SCRAMBLING_DISABLE (1<<7)
4672
4673/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004674#define _FDI_RXA_CTL 0xf000c
4675#define _FDI_RXB_CTL 0xf100c
4676#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004677#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004678/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07004679#define FDI_FS_ERRC_ENABLE (1<<27)
4680#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02004681#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004682#define FDI_8BPC (0<<16)
4683#define FDI_10BPC (1<<16)
4684#define FDI_6BPC (2<<16)
4685#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00004686#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004687#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
4688#define FDI_RX_PLL_ENABLE (1<<13)
4689#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
4690#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
4691#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
4692#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
4693#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01004694#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004695/* CPT */
4696#define FDI_AUTO_TRAINING (1<<10)
4697#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
4698#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
4699#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
4700#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
4701#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004702
Paulo Zanoni04945642012-11-01 21:00:59 -02004703#define _FDI_RXA_MISC 0xf0010
4704#define _FDI_RXB_MISC 0xf1010
4705#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
4706#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
4707#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
4708#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
4709#define FDI_RX_TP1_TO_TP2_48 (2<<20)
4710#define FDI_RX_TP1_TO_TP2_64 (3<<20)
4711#define FDI_RX_FDI_DELAY_90 (0x90<<0)
4712#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
4713
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004714#define _FDI_RXA_TUSIZE1 0xf0030
4715#define _FDI_RXA_TUSIZE2 0xf0038
4716#define _FDI_RXB_TUSIZE1 0xf1030
4717#define _FDI_RXB_TUSIZE2 0xf1038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004718#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
4719#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004720
4721/* FDI_RX interrupt register format */
4722#define FDI_RX_INTER_LANE_ALIGN (1<<10)
4723#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
4724#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
4725#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
4726#define FDI_RX_FS_CODE_ERR (1<<6)
4727#define FDI_RX_FE_CODE_ERR (1<<5)
4728#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
4729#define FDI_RX_HDCP_LINK_FAIL (1<<3)
4730#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
4731#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
4732#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
4733
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004734#define _FDI_RXA_IIR 0xf0014
4735#define _FDI_RXA_IMR 0xf0018
4736#define _FDI_RXB_IIR 0xf1014
4737#define _FDI_RXB_IMR 0xf1018
4738#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
4739#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004740
4741#define FDI_PLL_CTL_1 0xfe000
4742#define FDI_PLL_CTL_2 0xfe004
4743
Zhenyu Wangb9055052009-06-05 15:38:38 +08004744#define PCH_LVDS 0xe1180
4745#define LVDS_DETECTED (1 << 1)
4746
Shobhit Kumar98364372012-06-15 11:55:14 -07004747/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004748#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
4749#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
4750#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004751#define PANEL_PORT_SELECT_DPB_VLV (1 << 30)
4752#define PANEL_PORT_SELECT_DPC_VLV (2 << 30)
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004753#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
4754#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07004755
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004756#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
4757#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
4758#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
4759#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
4760#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07004761
Jesse Barnes453c5422013-03-28 09:55:41 -07004762#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
4763#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
4764#define VLV_PIPE_PP_ON_DELAYS(pipe) \
4765 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
4766#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
4767 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
4768#define VLV_PIPE_PP_DIVISOR(pipe) \
4769 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
4770
Zhenyu Wangb9055052009-06-05 15:38:38 +08004771#define PCH_PP_STATUS 0xc7200
4772#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07004773#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07004774#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004775#define EDP_FORCE_VDD (1 << 3)
4776#define EDP_BLC_ENABLE (1 << 2)
4777#define PANEL_POWER_RESET (1 << 1)
4778#define PANEL_POWER_OFF (0 << 0)
4779#define PANEL_POWER_ON (1 << 0)
4780#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07004781#define PANEL_PORT_SELECT_MASK (3 << 30)
4782#define PANEL_PORT_SELECT_LVDS (0 << 30)
4783#define PANEL_PORT_SELECT_DPA (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07004784#define PANEL_PORT_SELECT_DPC (2 << 30)
4785#define PANEL_PORT_SELECT_DPD (3 << 30)
4786#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
4787#define PANEL_POWER_UP_DELAY_SHIFT 16
4788#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
4789#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4790
Zhenyu Wangb9055052009-06-05 15:38:38 +08004791#define PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07004792#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
4793#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4794#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4795#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4796
Zhenyu Wangb9055052009-06-05 15:38:38 +08004797#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07004798#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
4799#define PP_REFERENCE_DIVIDER_SHIFT 8
4800#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
4801#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004802
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004803#define PCH_DP_B 0xe4100
4804#define PCH_DPB_AUX_CH_CTL 0xe4110
4805#define PCH_DPB_AUX_CH_DATA1 0xe4114
4806#define PCH_DPB_AUX_CH_DATA2 0xe4118
4807#define PCH_DPB_AUX_CH_DATA3 0xe411c
4808#define PCH_DPB_AUX_CH_DATA4 0xe4120
4809#define PCH_DPB_AUX_CH_DATA5 0xe4124
4810
4811#define PCH_DP_C 0xe4200
4812#define PCH_DPC_AUX_CH_CTL 0xe4210
4813#define PCH_DPC_AUX_CH_DATA1 0xe4214
4814#define PCH_DPC_AUX_CH_DATA2 0xe4218
4815#define PCH_DPC_AUX_CH_DATA3 0xe421c
4816#define PCH_DPC_AUX_CH_DATA4 0xe4220
4817#define PCH_DPC_AUX_CH_DATA5 0xe4224
4818
4819#define PCH_DP_D 0xe4300
4820#define PCH_DPD_AUX_CH_CTL 0xe4310
4821#define PCH_DPD_AUX_CH_DATA1 0xe4314
4822#define PCH_DPD_AUX_CH_DATA2 0xe4318
4823#define PCH_DPD_AUX_CH_DATA3 0xe431c
4824#define PCH_DPD_AUX_CH_DATA4 0xe4320
4825#define PCH_DPD_AUX_CH_DATA5 0xe4324
4826
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004827/* CPT */
4828#define PORT_TRANS_A_SEL_CPT 0
4829#define PORT_TRANS_B_SEL_CPT (1<<29)
4830#define PORT_TRANS_C_SEL_CPT (2<<29)
4831#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07004832#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02004833#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
4834#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004835
4836#define TRANS_DP_CTL_A 0xe0300
4837#define TRANS_DP_CTL_B 0xe1300
4838#define TRANS_DP_CTL_C 0xe2300
Daniel Vetter23670b322012-11-01 09:15:30 +01004839#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004840#define TRANS_DP_OUTPUT_ENABLE (1<<31)
4841#define TRANS_DP_PORT_SEL_B (0<<29)
4842#define TRANS_DP_PORT_SEL_C (1<<29)
4843#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08004844#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004845#define TRANS_DP_PORT_SEL_MASK (3<<29)
4846#define TRANS_DP_AUDIO_ONLY (1<<26)
4847#define TRANS_DP_ENH_FRAMING (1<<18)
4848#define TRANS_DP_8BPC (0<<9)
4849#define TRANS_DP_10BPC (1<<9)
4850#define TRANS_DP_6BPC (2<<9)
4851#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08004852#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004853#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4854#define TRANS_DP_VSYNC_ACTIVE_LOW 0
4855#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4856#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01004857#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004858
4859/* SNB eDP training params */
4860/* SNB A-stepping */
4861#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4862#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4863#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4864#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4865/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08004866#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4867#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4868#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4869#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4870#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004871#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4872
Keith Packard1a2eb462011-11-16 16:26:07 -08004873/* IVB */
4874#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4875#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4876#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4877#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4878#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4879#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03004880#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08004881
4882/* legacy values */
4883#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4884#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4885#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4886#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4887#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4888
4889#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4890
Zou Nan haicae58522010-11-09 17:17:32 +08004891#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07004892#define FORCEWAKE_VLV 0x1300b0
4893#define FORCEWAKE_ACK_VLV 0x1300b4
Jesse Barnesed5de392013-03-08 10:45:57 -08004894#define FORCEWAKE_MEDIA_VLV 0x1300b8
4895#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
Eugeni Dodonove7911c42012-07-02 11:51:04 -03004896#define FORCEWAKE_ACK_HSW 0x130044
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00004897#define FORCEWAKE_ACK 0x130090
Jesse Barnesd62b4892013-03-08 10:45:53 -08004898#define VLV_GTLC_WAKE_CTRL 0x130090
4899#define VLV_GTLC_PW_STATUS 0x130094
Deepak S669ab5a2014-01-10 15:18:26 +05304900#define VLV_GTLC_PW_RENDER_STATUS_MASK 0x80
4901#define VLV_GTLC_PW_MEDIA_STATUS_MASK 0x20
Keith Packard8d715f02011-11-18 20:39:01 -08004902#define FORCEWAKE_MT 0xa188 /* multi-threaded */
Chris Wilsonc5836c22012-10-17 12:09:55 +01004903#define FORCEWAKE_KERNEL 0x1
4904#define FORCEWAKE_USER 0x2
Keith Packard8d715f02011-11-18 20:39:01 -08004905#define FORCEWAKE_MT_ACK 0x130040
4906#define ECOBUS 0xa180
4907#define FORCEWAKE_MT_ENABLE (1<<5)
Chris Wilson8fd26852010-12-08 18:40:43 +00004908
Ben Widawskydd202c62012-02-09 10:15:18 +01004909#define GTFIFODBG 0x120000
Ville Syrjälä90f256b2013-11-14 01:59:59 +02004910#define GT_FIFO_SBDROPERR (1<<6)
4911#define GT_FIFO_BLOBDROPERR (1<<5)
4912#define GT_FIFO_SB_READ_ABORTERR (1<<4)
4913#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01004914#define GT_FIFO_OVFERR (1<<2)
4915#define GT_FIFO_IAWRERR (1<<1)
4916#define GT_FIFO_IARDERR (1<<0)
4917
Ville Syrjälä46520e22013-11-14 02:00:00 +02004918#define GTFIFOCTL 0x120008
4919#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01004920#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00004921
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004922#define HSW_IDICR 0x9008
4923#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
4924#define HSW_EDRAM_PRESENT 0x120010
4925
Daniel Vetter80e829f2012-03-31 11:21:57 +02004926#define GEN6_UCGCTL1 0x9400
4927# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02004928# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02004929
Eric Anholt406478d2011-11-07 16:07:04 -08004930#define GEN6_UCGCTL2 0x9404
Jesse Barnes0f846f82012-06-14 11:04:47 -07004931# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07004932# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08004933# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08004934# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08004935# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08004936
Jesse Barnese3f33d42012-06-14 11:04:50 -07004937#define GEN7_UCGCTL4 0x940c
4938#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
4939
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02004940#define GEN8_UCGCTL6 0x9430
4941#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
4942
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004943#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00004944#define GEN6_TURBO_DISABLE (1<<31)
4945#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03004946#define HSW_FREQUENCY(x) ((x)<<24)
Chris Wilson8fd26852010-12-08 18:40:43 +00004947#define GEN6_OFFSET(x) ((x)<<19)
4948#define GEN6_AGGRESSIVE_TURBO (0<<15)
4949#define GEN6_RC_VIDEO_FREQ 0xA00C
4950#define GEN6_RC_CONTROL 0xA090
4951#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
4952#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
4953#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
4954#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
4955#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08004956#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07004957#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00004958#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
4959#define GEN6_RC_CTL_HW_ENABLE (1<<31)
4960#define GEN6_RP_DOWN_TIMEOUT 0xA010
4961#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004962#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08004963#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08004964#define HSW_CAGF_SHIFT 7
Jesse Barnesccab5c82011-01-18 15:49:25 -08004965#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08004966#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00004967#define GEN6_RP_CONTROL 0xA024
4968#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08004969#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
4970#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
4971#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
4972#define GEN6_RP_MEDIA_HW_MODE (1<<9)
4973#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00004974#define GEN6_RP_MEDIA_IS_GFX (1<<8)
4975#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08004976#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
4977#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
4978#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004979#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08004980#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00004981#define GEN6_RP_UP_THRESHOLD 0xA02C
4982#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08004983#define GEN6_RP_CUR_UP_EI 0xA050
4984#define GEN6_CURICONT_MASK 0xffffff
4985#define GEN6_RP_CUR_UP 0xA054
4986#define GEN6_CURBSYTAVG_MASK 0xffffff
4987#define GEN6_RP_PREV_UP 0xA058
4988#define GEN6_RP_CUR_DOWN_EI 0xA05C
4989#define GEN6_CURIAVG_MASK 0xffffff
4990#define GEN6_RP_CUR_DOWN 0xA060
4991#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00004992#define GEN6_RP_UP_EI 0xA068
4993#define GEN6_RP_DOWN_EI 0xA06C
4994#define GEN6_RP_IDLE_HYSTERSIS 0xA070
4995#define GEN6_RC_STATE 0xA094
4996#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
4997#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
4998#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
4999#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
5000#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
5001#define GEN6_RC_SLEEP 0xA0B0
5002#define GEN6_RC1e_THRESHOLD 0xA0B4
5003#define GEN6_RC6_THRESHOLD 0xA0B8
5004#define GEN6_RC6p_THRESHOLD 0xA0BC
5005#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005006#define GEN6_PMINTRMSK 0xA168
Chris Wilson8fd26852010-12-08 18:40:43 +00005007
5008#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07005009#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00005010#define GEN6_PMIIR 0x44028
5011#define GEN6_PMIER 0x4402C
5012#define GEN6_PM_MBOX_EVENT (1<<25)
5013#define GEN6_PM_THERMAL_EVENT (1<<24)
5014#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
5015#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
5016#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
5017#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
5018#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07005019#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07005020 GEN6_PM_RP_DOWN_THRESHOLD | \
5021 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00005022
Deepak S76c3552f2014-01-30 23:08:16 +05305023#define VLV_GTLC_SURVIVABILITY_REG 0x130098
5024#define VLV_GFX_CLK_STATUS_BIT (1<<3)
5025#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
5026
Ben Widawskycce66a22012-03-27 18:59:38 -07005027#define GEN6_GT_GFX_RC6_LOCKED 0x138104
Jesse Barnes49798eb2013-09-26 17:55:57 -07005028#define VLV_COUNTER_CONTROL 0x138104
5029#define VLV_COUNT_RANGE_HIGH (1<<15)
5030#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
5031#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ben Widawskycce66a22012-03-27 18:59:38 -07005032#define GEN6_GT_GFX_RC6 0x138108
5033#define GEN6_GT_GFX_RC6p 0x13810C
5034#define GEN6_GT_GFX_RC6pp 0x138110
5035
Chris Wilson8fd26852010-12-08 18:40:43 +00005036#define GEN6_PCODE_MAILBOX 0x138124
5037#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08005038#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005039#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
5040#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Ben Widawsky31643d52012-09-26 10:34:01 -07005041#define GEN6_PCODE_WRITE_RC6VIDS 0x4
5042#define GEN6_PCODE_READ_RC6VIDS 0x5
Paulo Zanoni515b2392013-09-10 19:36:37 -03005043#define GEN6_PCODE_READ_D_COMP 0x10
5044#define GEN6_PCODE_WRITE_D_COMP 0x11
Ben Widawsky7083e052013-02-01 16:41:14 -08005045#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
5046#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005047#define DISPLAY_IPS_CONTROL 0x19
Chris Wilson8fd26852010-12-08 18:40:43 +00005048#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005049#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01005050#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Chris Wilson8fd26852010-12-08 18:40:43 +00005051
Ben Widawsky4d855292011-12-12 19:34:16 -08005052#define GEN6_GT_CORE_STATUS 0x138060
5053#define GEN6_CORE_CPD_STATE_MASK (7<<4)
5054#define GEN6_RCn_MASK 7
5055#define GEN6_RC0 0
5056#define GEN6_RC3 2
5057#define GEN6_RC6 3
5058#define GEN6_RC7 4
5059
Ben Widawskye3689192012-05-25 16:56:22 -07005060#define GEN7_MISCCPCTL (0x9424)
5061#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
5062
5063/* IVYBRIDGE DPF */
5064#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07005065#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07005066#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
5067#define GEN7_PARITY_ERROR_VALID (1<<13)
5068#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
5069#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
5070#define GEN7_PARITY_ERROR_ROW(reg) \
5071 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
5072#define GEN7_PARITY_ERROR_BANK(reg) \
5073 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
5074#define GEN7_PARITY_ERROR_SUBBANK(reg) \
5075 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5076#define GEN7_L3CDERRST1_ENABLE (1<<7)
5077
Ben Widawskyb9524a12012-05-25 16:56:24 -07005078#define GEN7_L3LOG_BASE 0xB070
Ben Widawsky35a85ac2013-09-19 11:13:41 -07005079#define HSW_L3LOG_BASE_SLICE1 0xB270
Ben Widawskyb9524a12012-05-25 16:56:24 -07005080#define GEN7_L3LOG_SIZE 0x80
5081
Jesse Barnes12f33822012-10-25 12:15:45 -07005082#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
5083#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
5084#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07005085#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Jesse Barnes12f33822012-10-25 12:15:45 -07005086#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
5087
Kenneth Graunkec8966e12014-02-26 23:59:30 -08005088#define GEN8_ROW_CHICKEN 0xe4f0
5089#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08005090#define STALL_DOP_GATING_DISABLE (1<<5)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08005091
Jesse Barnes8ab43972012-10-25 12:15:42 -07005092#define GEN7_ROW_CHICKEN2 0xe4f4
5093#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
5094#define DOP_CLOCK_GATING_DISABLE (1<<0)
5095
Francisco Jerezf3fc4882013-10-02 15:53:16 -07005096#define HSW_ROW_CHICKEN3 0xe49c
5097#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
5098
Ben Widawskyfd392b62013-11-04 22:52:39 -08005099#define HALF_SLICE_CHICKEN3 0xe184
5100#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Ben Widawskybf663472013-11-02 21:07:57 -07005101#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08005102
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005103#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
Wu Fengguange0dac652011-09-05 14:25:34 +08005104#define INTEL_AUDIO_DEVCL 0x808629FB
5105#define INTEL_AUDIO_DEVBLC 0x80862801
5106#define INTEL_AUDIO_DEVCTG 0x80862802
5107
5108#define G4X_AUD_CNTL_ST 0x620B4
5109#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
5110#define G4X_ELDV_DEVCTG (1 << 14)
5111#define G4X_ELD_ADDR (0xf << 5)
5112#define G4X_ELD_ACK (1 << 4)
5113#define G4X_HDMIW_HDMIEDID 0x6210C
5114
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005115#define IBX_HDMIW_HDMIEDID_A 0xE2050
Wang Xingchao9b138a82012-08-09 16:52:18 +08005116#define IBX_HDMIW_HDMIEDID_B 0xE2150
5117#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5118 IBX_HDMIW_HDMIEDID_A, \
5119 IBX_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005120#define IBX_AUD_CNTL_ST_A 0xE20B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08005121#define IBX_AUD_CNTL_ST_B 0xE21B4
5122#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5123 IBX_AUD_CNTL_ST_A, \
5124 IBX_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005125#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
5126#define IBX_ELD_ADDRESS (0x1f << 5)
5127#define IBX_ELD_ACK (1 << 4)
5128#define IBX_AUD_CNTL_ST2 0xE20C0
5129#define IBX_ELD_VALIDB (1 << 0)
5130#define IBX_CP_READYB (1 << 1)
Wu Fengguange0dac652011-09-05 14:25:34 +08005131
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005132#define CPT_HDMIW_HDMIEDID_A 0xE5050
Wang Xingchao9b138a82012-08-09 16:52:18 +08005133#define CPT_HDMIW_HDMIEDID_B 0xE5150
5134#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5135 CPT_HDMIW_HDMIEDID_A, \
5136 CPT_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005137#define CPT_AUD_CNTL_ST_A 0xE50B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08005138#define CPT_AUD_CNTL_ST_B 0xE51B4
5139#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5140 CPT_AUD_CNTL_ST_A, \
5141 CPT_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005142#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08005143
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04005144#define VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
5145#define VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
5146#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5147 VLV_HDMIW_HDMIEDID_A, \
5148 VLV_HDMIW_HDMIEDID_B)
5149#define VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
5150#define VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
5151#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5152 VLV_AUD_CNTL_ST_A, \
5153 VLV_AUD_CNTL_ST_B)
5154#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
5155
Eric Anholtae662d32012-01-03 09:23:29 -08005156/* These are the 4 32-bit write offset registers for each stream
5157 * output buffer. It determines the offset from the
5158 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
5159 */
5160#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
5161
Wu Fengguangb6daa022012-01-06 14:41:31 -06005162#define IBX_AUD_CONFIG_A 0xe2000
Wang Xingchao9b138a82012-08-09 16:52:18 +08005163#define IBX_AUD_CONFIG_B 0xe2100
5164#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
5165 IBX_AUD_CONFIG_A, \
5166 IBX_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06005167#define CPT_AUD_CONFIG_A 0xe5000
Wang Xingchao9b138a82012-08-09 16:52:18 +08005168#define CPT_AUD_CONFIG_B 0xe5100
5169#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
5170 CPT_AUD_CONFIG_A, \
5171 CPT_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04005172#define VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
5173#define VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
5174#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
5175 VLV_AUD_CONFIG_A, \
5176 VLV_AUD_CONFIG_B)
5177
Wu Fengguangb6daa022012-01-06 14:41:31 -06005178#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
5179#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
5180#define AUD_CONFIG_UPPER_N_SHIFT 20
5181#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
5182#define AUD_CONFIG_LOWER_N_SHIFT 4
5183#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
5184#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03005185#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
5186#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
5187#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
5188#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
5189#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
5190#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
5191#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
5192#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
5193#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
5194#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
5195#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06005196#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
5197
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08005198/* HSW Audio */
5199#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
5200#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
5201#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
5202 HSW_AUD_CONFIG_A, \
5203 HSW_AUD_CONFIG_B)
5204
5205#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
5206#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
5207#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
5208 HSW_AUD_MISC_CTRL_A, \
5209 HSW_AUD_MISC_CTRL_B)
5210
5211#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
5212#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
5213#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
5214 HSW_AUD_DIP_ELD_CTRL_ST_A, \
5215 HSW_AUD_DIP_ELD_CTRL_ST_B)
5216
5217/* Audio Digital Converter */
5218#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
5219#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
5220#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
5221 HSW_AUD_DIG_CNVT_1, \
5222 HSW_AUD_DIG_CNVT_2)
Wang Xingchao9b138a82012-08-09 16:52:18 +08005223#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08005224
5225#define HSW_AUD_EDID_DATA_A 0x65050
5226#define HSW_AUD_EDID_DATA_B 0x65150
5227#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
5228 HSW_AUD_EDID_DATA_A, \
5229 HSW_AUD_EDID_DATA_B)
5230
5231#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
5232#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
5233#define AUDIO_INACTIVE_C (1<<11)
5234#define AUDIO_INACTIVE_B (1<<7)
5235#define AUDIO_INACTIVE_A (1<<3)
5236#define AUDIO_OUTPUT_ENABLE_A (1<<2)
5237#define AUDIO_OUTPUT_ENABLE_B (1<<6)
5238#define AUDIO_OUTPUT_ENABLE_C (1<<10)
5239#define AUDIO_ELD_VALID_A (1<<0)
5240#define AUDIO_ELD_VALID_B (1<<4)
5241#define AUDIO_ELD_VALID_C (1<<8)
5242#define AUDIO_CP_READY_A (1<<1)
5243#define AUDIO_CP_READY_B (1<<5)
5244#define AUDIO_CP_READY_C (1<<9)
5245
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005246/* HSW Power Wells */
Paulo Zanonifa42e232013-01-25 16:59:11 -02005247#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
5248#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
5249#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
5250#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03005251#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
5252#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005253#define HSW_PWR_WELL_CTL5 0x45410
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005254#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
5255#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005256#define HSW_PWR_WELL_FORCE_ON (1<<19)
5257#define HSW_PWR_WELL_CTL6 0x45414
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005258
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005259/* Per-pipe DDI Function Control */
Paulo Zanoniad80a812012-10-24 16:06:19 -02005260#define TRANS_DDI_FUNC_CTL_A 0x60400
5261#define TRANS_DDI_FUNC_CTL_B 0x61400
5262#define TRANS_DDI_FUNC_CTL_C 0x62400
5263#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005264#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
5265
Paulo Zanoniad80a812012-10-24 16:06:19 -02005266#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005267/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02005268#define TRANS_DDI_PORT_MASK (7<<28)
5269#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
5270#define TRANS_DDI_PORT_NONE (0<<28)
5271#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
5272#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
5273#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
5274#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
5275#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
5276#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
5277#define TRANS_DDI_BPC_MASK (7<<20)
5278#define TRANS_DDI_BPC_8 (0<<20)
5279#define TRANS_DDI_BPC_10 (1<<20)
5280#define TRANS_DDI_BPC_6 (2<<20)
5281#define TRANS_DDI_BPC_12 (3<<20)
5282#define TRANS_DDI_PVSYNC (1<<17)
5283#define TRANS_DDI_PHSYNC (1<<16)
5284#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
5285#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
5286#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
5287#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
5288#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
5289#define TRANS_DDI_BFI_ENABLE (1<<4)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005290
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005291/* DisplayPort Transport Control */
5292#define DP_TP_CTL_A 0x64040
5293#define DP_TP_CTL_B 0x64140
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005294#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
5295#define DP_TP_CTL_ENABLE (1<<31)
5296#define DP_TP_CTL_MODE_SST (0<<27)
5297#define DP_TP_CTL_MODE_MST (1<<27)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005298#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005299#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005300#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
5301#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
5302#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005303#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
5304#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005305#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005306#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005307
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03005308/* DisplayPort Transport Status */
5309#define DP_TP_STATUS_A 0x64044
5310#define DP_TP_STATUS_B 0x64144
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005311#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005312#define DP_TP_STATUS_IDLE_DONE (1<<25)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03005313#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
5314
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005315/* DDI Buffer Control */
5316#define DDI_BUF_CTL_A 0x64000
5317#define DDI_BUF_CTL_B 0x64100
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005318#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
5319#define DDI_BUF_CTL_ENABLE (1<<31)
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07005320/* Haswell */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005321#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005322#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005323#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005324#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005325#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005326#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005327#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
5328#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005329#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07005330/* Broadwell */
5331#define DDI_BUF_EMP_400MV_0DB_BDW (0<<24) /* Sel0 */
5332#define DDI_BUF_EMP_400MV_3_5DB_BDW (1<<24) /* Sel1 */
5333#define DDI_BUF_EMP_400MV_6DB_BDW (2<<24) /* Sel2 */
5334#define DDI_BUF_EMP_600MV_0DB_BDW (3<<24) /* Sel3 */
5335#define DDI_BUF_EMP_600MV_3_5DB_BDW (4<<24) /* Sel4 */
5336#define DDI_BUF_EMP_600MV_6DB_BDW (5<<24) /* Sel5 */
5337#define DDI_BUF_EMP_800MV_0DB_BDW (6<<24) /* Sel6 */
5338#define DDI_BUF_EMP_800MV_3_5DB_BDW (7<<24) /* Sel7 */
5339#define DDI_BUF_EMP_1200MV_0DB_BDW (8<<24) /* Sel8 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005340#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00005341#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005342#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02005343#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02005344#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005345#define DDI_INIT_DISPLAY_DETECTED (1<<0)
5346
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03005347/* DDI Buffer Translations */
5348#define DDI_BUF_TRANS_A 0x64E00
5349#define DDI_BUF_TRANS_B 0x64E60
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005350#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03005351
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005352/* Sideband Interface (SBI) is programmed indirectly, via
5353 * SBI_ADDR, which contains the register offset; and SBI_DATA,
5354 * which contains the payload */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005355#define SBI_ADDR 0xC6000
5356#define SBI_DATA 0xC6004
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005357#define SBI_CTL_STAT 0xC6008
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02005358#define SBI_CTL_DEST_ICLK (0x0<<16)
5359#define SBI_CTL_DEST_MPHY (0x1<<16)
5360#define SBI_CTL_OP_IORD (0x2<<8)
5361#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005362#define SBI_CTL_OP_CRRD (0x6<<8)
5363#define SBI_CTL_OP_CRWR (0x7<<8)
5364#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005365#define SBI_RESPONSE_SUCCESS (0x0<<1)
5366#define SBI_BUSY (0x1<<0)
5367#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005368
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005369/* SBI offsets */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005370#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005371#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
5372#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
5373#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
5374#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005375#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005376#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005377#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005378#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02005379#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005380#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005381#define SBI_SSCAUXDIV6 0x0610
5382#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005383#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005384#define SBI_GEN0 0x1f00
5385#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005386
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005387/* LPT PIXCLK_GATE */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005388#define PIXCLK_GATE 0xC6020
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03005389#define PIXCLK_GATE_UNGATE (1<<0)
5390#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005391
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005392/* SPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005393#define SPLL_CTL 0x46020
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005394#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01005395#define SPLL_PLL_SSC (1<<28)
5396#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08005397#define SPLL_PLL_LCPLL (3<<28)
5398#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005399#define SPLL_PLL_FREQ_810MHz (0<<26)
5400#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08005401#define SPLL_PLL_FREQ_2700MHz (2<<26)
5402#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005403
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005404/* WRPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005405#define WRPLL_CTL1 0x46040
5406#define WRPLL_CTL2 0x46060
5407#define WRPLL_PLL_ENABLE (1<<31)
5408#define WRPLL_PLL_SELECT_SSC (0x01<<28)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01005409#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005410#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03005411/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005412#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08005413#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005414#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08005415#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
5416#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005417#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08005418#define WRPLL_DIVIDER_FB_SHIFT 16
5419#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005420
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005421/* Port clock selection */
5422#define PORT_CLK_SEL_A 0x46100
5423#define PORT_CLK_SEL_B 0x46104
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005424#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005425#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
5426#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
5427#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005428#define PORT_CLK_SEL_SPLL (3<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005429#define PORT_CLK_SEL_WRPLL1 (4<<29)
5430#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005431#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08005432#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005433
Paulo Zanonibb523fc2012-10-23 18:29:56 -02005434/* Transcoder clock selection */
5435#define TRANS_CLK_SEL_A 0x46140
5436#define TRANS_CLK_SEL_B 0x46144
5437#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
5438/* For each transcoder, we need to select the corresponding port clock */
5439#define TRANS_CLK_SEL_DISABLED (0x0<<29)
5440#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005441
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005442#define TRANSA_MSA_MISC 0x60410
5443#define TRANSB_MSA_MISC 0x61410
5444#define TRANSC_MSA_MISC 0x62410
5445#define TRANS_EDP_MSA_MISC 0x6f410
5446#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
5447
Paulo Zanonic9809792012-10-23 18:30:00 -02005448#define TRANS_MSA_SYNC_CLK (1<<0)
5449#define TRANS_MSA_6_BPC (0<<5)
5450#define TRANS_MSA_8_BPC (1<<5)
5451#define TRANS_MSA_10_BPC (2<<5)
5452#define TRANS_MSA_12_BPC (3<<5)
5453#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03005454
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005455/* LCPLL Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005456#define LCPLL_CTL 0x130040
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005457#define LCPLL_PLL_DISABLE (1<<31)
5458#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03005459#define LCPLL_CLK_FREQ_MASK (3<<26)
5460#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07005461#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
5462#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
5463#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005464#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005465#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005466#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03005467#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005468#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
5469
5470#define D_COMP (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
5471#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
5472#define D_COMP_COMP_FORCE (1<<8)
5473#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005474
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03005475/* Pipe WM_LINETIME - watermark line time */
5476#define PIPE_WM_LINETIME_A 0x45270
5477#define PIPE_WM_LINETIME_B 0x45274
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005478#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
5479 PIPE_WM_LINETIME_B)
5480#define PIPE_WM_LINETIME_MASK (0x1ff)
5481#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03005482#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005483#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03005484
5485/* SFUSE_STRAP */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005486#define SFUSE_STRAP 0xc2014
Damien Lespiau658ac4c2014-02-10 17:19:45 +00005487#define SFUSE_STRAP_FUSE_LOCK (1<<13)
5488#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03005489#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
5490#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
5491#define SFUSE_STRAP_DDID_DETECTED (1<<0)
5492
Paulo Zanoni801bcff2013-05-31 10:08:35 -03005493#define WM_MISC 0x45260
5494#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
5495
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03005496#define WM_DBG 0x45280
5497#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
5498#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
5499#define WM_DBG_DISALLOW_SPRITE (1<<2)
5500
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005501/* pipe CSC */
5502#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
5503#define _PIPE_A_CSC_COEFF_BY 0x49014
5504#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
5505#define _PIPE_A_CSC_COEFF_BU 0x4901c
5506#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
5507#define _PIPE_A_CSC_COEFF_BV 0x49024
5508#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03005509#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
5510#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
5511#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005512#define _PIPE_A_CSC_PREOFF_HI 0x49030
5513#define _PIPE_A_CSC_PREOFF_ME 0x49034
5514#define _PIPE_A_CSC_PREOFF_LO 0x49038
5515#define _PIPE_A_CSC_POSTOFF_HI 0x49040
5516#define _PIPE_A_CSC_POSTOFF_ME 0x49044
5517#define _PIPE_A_CSC_POSTOFF_LO 0x49048
5518
5519#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
5520#define _PIPE_B_CSC_COEFF_BY 0x49114
5521#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
5522#define _PIPE_B_CSC_COEFF_BU 0x4911c
5523#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
5524#define _PIPE_B_CSC_COEFF_BV 0x49124
5525#define _PIPE_B_CSC_MODE 0x49128
5526#define _PIPE_B_CSC_PREOFF_HI 0x49130
5527#define _PIPE_B_CSC_PREOFF_ME 0x49134
5528#define _PIPE_B_CSC_PREOFF_LO 0x49138
5529#define _PIPE_B_CSC_POSTOFF_HI 0x49140
5530#define _PIPE_B_CSC_POSTOFF_ME 0x49144
5531#define _PIPE_B_CSC_POSTOFF_LO 0x49148
5532
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005533#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
5534#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
5535#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
5536#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
5537#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
5538#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
5539#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
5540#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
5541#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
5542#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
5543#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
5544#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
5545#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
5546
Jani Nikula3230bf12013-08-27 15:12:16 +03005547/* VLV MIPI registers */
5548
5549#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
5550#define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
5551#define MIPI_PORT_CTRL(pipe) _PIPE(pipe, _MIPIA_PORT_CTRL, _MIPIB_PORT_CTRL)
5552#define DPI_ENABLE (1 << 31) /* A + B */
5553#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
5554#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
5555#define DUAL_LINK_MODE_MASK (1 << 26)
5556#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
5557#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
5558#define DITHERING_ENABLE (1 << 25) /* A + B */
5559#define FLOPPED_HSTX (1 << 23)
5560#define DE_INVERT (1 << 19) /* XXX */
5561#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
5562#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
5563#define AFE_LATCHOUT (1 << 17)
5564#define LP_OUTPUT_HOLD (1 << 16)
5565#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
5566#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
5567#define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
5568#define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
5569#define CSB_SHIFT 9
5570#define CSB_MASK (3 << 9)
5571#define CSB_20MHZ (0 << 9)
5572#define CSB_10MHZ (1 << 9)
5573#define CSB_40MHZ (2 << 9)
5574#define BANDGAP_MASK (1 << 8)
5575#define BANDGAP_PNW_CIRCUIT (0 << 8)
5576#define BANDGAP_LNC_CIRCUIT (1 << 8)
5577#define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
5578#define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
5579#define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
5580#define TEARING_EFFECT_SHIFT 2 /* A + B */
5581#define TEARING_EFFECT_MASK (3 << 2)
5582#define TEARING_EFFECT_OFF (0 << 2)
5583#define TEARING_EFFECT_DSI (1 << 2)
5584#define TEARING_EFFECT_GPIO (2 << 2)
5585#define LANE_CONFIGURATION_SHIFT 0
5586#define LANE_CONFIGURATION_MASK (3 << 0)
5587#define LANE_CONFIGURATION_4LANE (0 << 0)
5588#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
5589#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
5590
5591#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
5592#define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
5593#define MIPI_TEARING_CTRL(pipe) _PIPE(pipe, _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
5594#define TEARING_EFFECT_DELAY_SHIFT 0
5595#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
5596
5597/* XXX: all bits reserved */
5598#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
5599
5600/* MIPI DSI Controller and D-PHY registers */
5601
5602#define _MIPIA_DEVICE_READY (VLV_DISPLAY_BASE + 0xb000)
5603#define _MIPIB_DEVICE_READY (VLV_DISPLAY_BASE + 0xb800)
5604#define MIPI_DEVICE_READY(pipe) _PIPE(pipe, _MIPIA_DEVICE_READY, _MIPIB_DEVICE_READY)
5605#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
5606#define ULPS_STATE_MASK (3 << 1)
5607#define ULPS_STATE_ENTER (2 << 1)
5608#define ULPS_STATE_EXIT (1 << 1)
5609#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
5610#define DEVICE_READY (1 << 0)
5611
5612#define _MIPIA_INTR_STAT (VLV_DISPLAY_BASE + 0xb004)
5613#define _MIPIB_INTR_STAT (VLV_DISPLAY_BASE + 0xb804)
5614#define MIPI_INTR_STAT(pipe) _PIPE(pipe, _MIPIA_INTR_STAT, _MIPIB_INTR_STAT)
5615#define _MIPIA_INTR_EN (VLV_DISPLAY_BASE + 0xb008)
5616#define _MIPIB_INTR_EN (VLV_DISPLAY_BASE + 0xb808)
5617#define MIPI_INTR_EN(pipe) _PIPE(pipe, _MIPIA_INTR_EN, _MIPIB_INTR_EN)
5618#define TEARING_EFFECT (1 << 31)
5619#define SPL_PKT_SENT_INTERRUPT (1 << 30)
5620#define GEN_READ_DATA_AVAIL (1 << 29)
5621#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
5622#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
5623#define RX_PROT_VIOLATION (1 << 26)
5624#define RX_INVALID_TX_LENGTH (1 << 25)
5625#define ACK_WITH_NO_ERROR (1 << 24)
5626#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
5627#define LP_RX_TIMEOUT (1 << 22)
5628#define HS_TX_TIMEOUT (1 << 21)
5629#define DPI_FIFO_UNDERRUN (1 << 20)
5630#define LOW_CONTENTION (1 << 19)
5631#define HIGH_CONTENTION (1 << 18)
5632#define TXDSI_VC_ID_INVALID (1 << 17)
5633#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
5634#define TXCHECKSUM_ERROR (1 << 15)
5635#define TXECC_MULTIBIT_ERROR (1 << 14)
5636#define TXECC_SINGLE_BIT_ERROR (1 << 13)
5637#define TXFALSE_CONTROL_ERROR (1 << 12)
5638#define RXDSI_VC_ID_INVALID (1 << 11)
5639#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
5640#define RXCHECKSUM_ERROR (1 << 9)
5641#define RXECC_MULTIBIT_ERROR (1 << 8)
5642#define RXECC_SINGLE_BIT_ERROR (1 << 7)
5643#define RXFALSE_CONTROL_ERROR (1 << 6)
5644#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
5645#define RX_LP_TX_SYNC_ERROR (1 << 4)
5646#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
5647#define RXEOT_SYNC_ERROR (1 << 2)
5648#define RXSOT_SYNC_ERROR (1 << 1)
5649#define RXSOT_ERROR (1 << 0)
5650
5651#define _MIPIA_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb00c)
5652#define _MIPIB_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb80c)
5653#define MIPI_DSI_FUNC_PRG(pipe) _PIPE(pipe, _MIPIA_DSI_FUNC_PRG, _MIPIB_DSI_FUNC_PRG)
5654#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
5655#define CMD_MODE_NOT_SUPPORTED (0 << 13)
5656#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
5657#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
5658#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
5659#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
5660#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
5661#define VID_MODE_FORMAT_MASK (0xf << 7)
5662#define VID_MODE_NOT_SUPPORTED (0 << 7)
5663#define VID_MODE_FORMAT_RGB565 (1 << 7)
5664#define VID_MODE_FORMAT_RGB666 (2 << 7)
5665#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
5666#define VID_MODE_FORMAT_RGB888 (4 << 7)
5667#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
5668#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
5669#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
5670#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
5671#define DATA_LANES_PRG_REG_SHIFT 0
5672#define DATA_LANES_PRG_REG_MASK (7 << 0)
5673
5674#define _MIPIA_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb010)
5675#define _MIPIB_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb810)
5676#define MIPI_HS_TX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_HS_TX_TIMEOUT, _MIPIB_HS_TX_TIMEOUT)
5677#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
5678
5679#define _MIPIA_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb014)
5680#define _MIPIB_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb814)
5681#define MIPI_LP_RX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_LP_RX_TIMEOUT, _MIPIB_LP_RX_TIMEOUT)
5682#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
5683
5684#define _MIPIA_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb018)
5685#define _MIPIB_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb818)
5686#define MIPI_TURN_AROUND_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
5687#define TURN_AROUND_TIMEOUT_MASK 0x3f
5688
5689#define _MIPIA_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb01c)
5690#define _MIPIB_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb81c)
5691#define MIPI_DEVICE_RESET_TIMER(pipe) _PIPE(pipe, _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
5692#define DEVICE_RESET_TIMER_MASK 0xffff
5693
5694#define _MIPIA_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb020)
5695#define _MIPIB_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb820)
5696#define MIPI_DPI_RESOLUTION(pipe) _PIPE(pipe, _MIPIA_DPI_RESOLUTION, _MIPIB_DPI_RESOLUTION)
5697#define VERTICAL_ADDRESS_SHIFT 16
5698#define VERTICAL_ADDRESS_MASK (0xffff << 16)
5699#define HORIZONTAL_ADDRESS_SHIFT 0
5700#define HORIZONTAL_ADDRESS_MASK 0xffff
5701
5702#define _MIPIA_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb024)
5703#define _MIPIB_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb824)
5704#define MIPI_DBI_FIFO_THROTTLE(pipe) _PIPE(pipe, _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
5705#define DBI_FIFO_EMPTY_HALF (0 << 0)
5706#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
5707#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
5708
5709/* regs below are bits 15:0 */
5710#define _MIPIA_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb028)
5711#define _MIPIB_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb828)
5712#define MIPI_HSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
5713
5714#define _MIPIA_HBP_COUNT (VLV_DISPLAY_BASE + 0xb02c)
5715#define _MIPIB_HBP_COUNT (VLV_DISPLAY_BASE + 0xb82c)
5716#define MIPI_HBP_COUNT(pipe) _PIPE(pipe, _MIPIA_HBP_COUNT, _MIPIB_HBP_COUNT)
5717
5718#define _MIPIA_HFP_COUNT (VLV_DISPLAY_BASE + 0xb030)
5719#define _MIPIB_HFP_COUNT (VLV_DISPLAY_BASE + 0xb830)
5720#define MIPI_HFP_COUNT(pipe) _PIPE(pipe, _MIPIA_HFP_COUNT, _MIPIB_HFP_COUNT)
5721
5722#define _MIPIA_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb034)
5723#define _MIPIB_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb834)
5724#define MIPI_HACTIVE_AREA_COUNT(pipe) _PIPE(pipe, _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
5725
5726#define _MIPIA_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb038)
5727#define _MIPIB_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb838)
5728#define MIPI_VSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
5729
5730#define _MIPIA_VBP_COUNT (VLV_DISPLAY_BASE + 0xb03c)
5731#define _MIPIB_VBP_COUNT (VLV_DISPLAY_BASE + 0xb83c)
5732#define MIPI_VBP_COUNT(pipe) _PIPE(pipe, _MIPIA_VBP_COUNT, _MIPIB_VBP_COUNT)
5733
5734#define _MIPIA_VFP_COUNT (VLV_DISPLAY_BASE + 0xb040)
5735#define _MIPIB_VFP_COUNT (VLV_DISPLAY_BASE + 0xb840)
5736#define MIPI_VFP_COUNT(pipe) _PIPE(pipe, _MIPIA_VFP_COUNT, _MIPIB_VFP_COUNT)
5737
5738#define _MIPIA_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb044)
5739#define _MIPIB_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb844)
5740#define MIPI_HIGH_LOW_SWITCH_COUNT(pipe) _PIPE(pipe, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
5741/* regs above are bits 15:0 */
5742
5743#define _MIPIA_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb048)
5744#define _MIPIB_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb848)
5745#define MIPI_DPI_CONTROL(pipe) _PIPE(pipe, _MIPIA_DPI_CONTROL, _MIPIB_DPI_CONTROL)
5746#define DPI_LP_MODE (1 << 6)
5747#define BACKLIGHT_OFF (1 << 5)
5748#define BACKLIGHT_ON (1 << 4)
5749#define COLOR_MODE_OFF (1 << 3)
5750#define COLOR_MODE_ON (1 << 2)
5751#define TURN_ON (1 << 1)
5752#define SHUTDOWN (1 << 0)
5753
5754#define _MIPIA_DPI_DATA (VLV_DISPLAY_BASE + 0xb04c)
5755#define _MIPIB_DPI_DATA (VLV_DISPLAY_BASE + 0xb84c)
5756#define MIPI_DPI_DATA(pipe) _PIPE(pipe, _MIPIA_DPI_DATA, _MIPIB_DPI_DATA)
5757#define COMMAND_BYTE_SHIFT 0
5758#define COMMAND_BYTE_MASK (0x3f << 0)
5759
5760#define _MIPIA_INIT_COUNT (VLV_DISPLAY_BASE + 0xb050)
5761#define _MIPIB_INIT_COUNT (VLV_DISPLAY_BASE + 0xb850)
5762#define MIPI_INIT_COUNT(pipe) _PIPE(pipe, _MIPIA_INIT_COUNT, _MIPIB_INIT_COUNT)
5763#define MASTER_INIT_TIMER_SHIFT 0
5764#define MASTER_INIT_TIMER_MASK (0xffff << 0)
5765
5766#define _MIPIA_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb054)
5767#define _MIPIB_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb854)
5768#define MIPI_MAX_RETURN_PKT_SIZE(pipe) _PIPE(pipe, _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
5769#define MAX_RETURN_PKT_SIZE_SHIFT 0
5770#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
5771
5772#define _MIPIA_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb058)
5773#define _MIPIB_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb858)
5774#define MIPI_VIDEO_MODE_FORMAT(pipe) _PIPE(pipe, _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
5775#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
5776#define DISABLE_VIDEO_BTA (1 << 3)
5777#define IP_TG_CONFIG (1 << 2)
5778#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
5779#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
5780#define VIDEO_MODE_BURST (3 << 0)
5781
5782#define _MIPIA_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb05c)
5783#define _MIPIB_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb85c)
5784#define MIPI_EOT_DISABLE(pipe) _PIPE(pipe, _MIPIA_EOT_DISABLE, _MIPIB_EOT_DISABLE)
5785#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
5786#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
5787#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
5788#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
5789#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
5790#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
5791#define CLOCKSTOP (1 << 1)
5792#define EOT_DISABLE (1 << 0)
5793
5794#define _MIPIA_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb060)
5795#define _MIPIB_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb860)
5796#define MIPI_LP_BYTECLK(pipe) _PIPE(pipe, _MIPIA_LP_BYTECLK, _MIPIB_LP_BYTECLK)
5797#define LP_BYTECLK_SHIFT 0
5798#define LP_BYTECLK_MASK (0xffff << 0)
5799
5800/* bits 31:0 */
5801#define _MIPIA_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb064)
5802#define _MIPIB_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb864)
5803#define MIPI_LP_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_LP_GEN_DATA, _MIPIB_LP_GEN_DATA)
5804
5805/* bits 31:0 */
5806#define _MIPIA_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb068)
5807#define _MIPIB_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb868)
5808#define MIPI_HS_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_HS_GEN_DATA, _MIPIB_HS_GEN_DATA)
5809
5810#define _MIPIA_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb06c)
5811#define _MIPIB_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb86c)
5812#define MIPI_LP_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_LP_GEN_CTRL, _MIPIB_LP_GEN_CTRL)
5813#define _MIPIA_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb070)
5814#define _MIPIB_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb870)
5815#define MIPI_HS_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_HS_GEN_CTRL, _MIPIB_HS_GEN_CTRL)
5816#define LONG_PACKET_WORD_COUNT_SHIFT 8
5817#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
5818#define SHORT_PACKET_PARAM_SHIFT 8
5819#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
5820#define VIRTUAL_CHANNEL_SHIFT 6
5821#define VIRTUAL_CHANNEL_MASK (3 << 6)
5822#define DATA_TYPE_SHIFT 0
5823#define DATA_TYPE_MASK (3f << 0)
5824/* data type values, see include/video/mipi_display.h */
5825
5826#define _MIPIA_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb074)
5827#define _MIPIB_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb874)
5828#define MIPI_GEN_FIFO_STAT(pipe) _PIPE(pipe, _MIPIA_GEN_FIFO_STAT, _MIPIB_GEN_FIFO_STAT)
5829#define DPI_FIFO_EMPTY (1 << 28)
5830#define DBI_FIFO_EMPTY (1 << 27)
5831#define LP_CTRL_FIFO_EMPTY (1 << 26)
5832#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
5833#define LP_CTRL_FIFO_FULL (1 << 24)
5834#define HS_CTRL_FIFO_EMPTY (1 << 18)
5835#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
5836#define HS_CTRL_FIFO_FULL (1 << 16)
5837#define LP_DATA_FIFO_EMPTY (1 << 10)
5838#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
5839#define LP_DATA_FIFO_FULL (1 << 8)
5840#define HS_DATA_FIFO_EMPTY (1 << 2)
5841#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
5842#define HS_DATA_FIFO_FULL (1 << 0)
5843
5844#define _MIPIA_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb078)
5845#define _MIPIB_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb878)
5846#define MIPI_HS_LP_DBI_ENABLE(pipe) _PIPE(pipe, _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
5847#define DBI_HS_LP_MODE_MASK (1 << 0)
5848#define DBI_LP_MODE (1 << 0)
5849#define DBI_HS_MODE (0 << 0)
5850
5851#define _MIPIA_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb080)
5852#define _MIPIB_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb880)
5853#define MIPI_DPHY_PARAM(pipe) _PIPE(pipe, _MIPIA_DPHY_PARAM, _MIPIB_DPHY_PARAM)
5854#define EXIT_ZERO_COUNT_SHIFT 24
5855#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
5856#define TRAIL_COUNT_SHIFT 16
5857#define TRAIL_COUNT_MASK (0x1f << 16)
5858#define CLK_ZERO_COUNT_SHIFT 8
5859#define CLK_ZERO_COUNT_MASK (0xff << 8)
5860#define PREPARE_COUNT_SHIFT 0
5861#define PREPARE_COUNT_MASK (0x3f << 0)
5862
5863/* bits 31:0 */
5864#define _MIPIA_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb084)
5865#define _MIPIB_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb884)
5866#define MIPI_DBI_BW_CTRL(pipe) _PIPE(pipe, _MIPIA_DBI_BW_CTRL, _MIPIB_DBI_BW_CTRL)
5867
5868#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb088)
5869#define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb888)
5870#define MIPI_CLK_LANE_SWITCH_TIME_CNT(pipe) _PIPE(pipe, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
5871#define LP_HS_SSW_CNT_SHIFT 16
5872#define LP_HS_SSW_CNT_MASK (0xffff << 16)
5873#define HS_LP_PWR_SW_CNT_SHIFT 0
5874#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
5875
5876#define _MIPIA_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb08c)
5877#define _MIPIB_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb88c)
5878#define MIPI_STOP_STATE_STALL(pipe) _PIPE(pipe, _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
5879#define STOP_STATE_STALL_COUNTER_SHIFT 0
5880#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
5881
5882#define _MIPIA_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb090)
5883#define _MIPIB_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb890)
5884#define MIPI_INTR_STAT_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
5885#define _MIPIA_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb094)
5886#define _MIPIB_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb894)
5887#define MIPI_INTR_EN_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_EN_REG_1, _MIPIB_INTR_EN_REG_1)
5888#define RX_CONTENTION_DETECTED (1 << 0)
5889
5890/* XXX: only pipe A ?!? */
5891#define MIPIA_DBI_TYPEC_CTRL (VLV_DISPLAY_BASE + 0xb100)
5892#define DBI_TYPEC_ENABLE (1 << 31)
5893#define DBI_TYPEC_WIP (1 << 30)
5894#define DBI_TYPEC_OPTION_SHIFT 28
5895#define DBI_TYPEC_OPTION_MASK (3 << 28)
5896#define DBI_TYPEC_FREQ_SHIFT 24
5897#define DBI_TYPEC_FREQ_MASK (0xf << 24)
5898#define DBI_TYPEC_OVERRIDE (1 << 8)
5899#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
5900#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
5901
5902
5903/* MIPI adapter registers */
5904
5905#define _MIPIA_CTRL (VLV_DISPLAY_BASE + 0xb104)
5906#define _MIPIB_CTRL (VLV_DISPLAY_BASE + 0xb904)
5907#define MIPI_CTRL(pipe) _PIPE(pipe, _MIPIA_CTRL, _MIPIB_CTRL)
5908#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
5909#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
5910#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
5911#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
5912#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
5913#define READ_REQUEST_PRIORITY_SHIFT 3
5914#define READ_REQUEST_PRIORITY_MASK (3 << 3)
5915#define READ_REQUEST_PRIORITY_LOW (0 << 3)
5916#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
5917#define RGB_FLIP_TO_BGR (1 << 2)
5918
5919#define _MIPIA_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb108)
5920#define _MIPIB_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb908)
5921#define MIPI_DATA_ADDRESS(pipe) _PIPE(pipe, _MIPIA_DATA_ADDRESS, _MIPIB_DATA_ADDRESS)
5922#define DATA_MEM_ADDRESS_SHIFT 5
5923#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
5924#define DATA_VALID (1 << 0)
5925
5926#define _MIPIA_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb10c)
5927#define _MIPIB_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb90c)
5928#define MIPI_DATA_LENGTH(pipe) _PIPE(pipe, _MIPIA_DATA_LENGTH, _MIPIB_DATA_LENGTH)
5929#define DATA_LENGTH_SHIFT 0
5930#define DATA_LENGTH_MASK (0xfffff << 0)
5931
5932#define _MIPIA_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb110)
5933#define _MIPIB_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb910)
5934#define MIPI_COMMAND_ADDRESS(pipe) _PIPE(pipe, _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
5935#define COMMAND_MEM_ADDRESS_SHIFT 5
5936#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
5937#define AUTO_PWG_ENABLE (1 << 2)
5938#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
5939#define COMMAND_VALID (1 << 0)
5940
5941#define _MIPIA_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb114)
5942#define _MIPIB_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb914)
5943#define MIPI_COMMAND_LENGTH(pipe) _PIPE(pipe, _MIPIA_COMMAND_LENGTH, _MIPIB_COMMAND_LENGTH)
5944#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
5945#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
5946
5947#define _MIPIA_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb118)
5948#define _MIPIB_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb918)
5949#define MIPI_READ_DATA_RETURN(pipe, n) \
5950 (_PIPE(pipe, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
5951
5952#define _MIPIA_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb138)
5953#define _MIPIB_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb938)
5954#define MIPI_READ_DATA_VALID(pipe) _PIPE(pipe, _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
5955#define READ_DATA_VALID(n) (1 << (n))
5956
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005957/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005958#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
5959#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
5960#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
5961#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
5962#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
5963#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005964
Jesse Barnes585fb112008-07-29 11:54:06 -07005965#endif /* _I915_REG_H_ */