Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 1 | /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. |
| 2 | * All Rights Reserved. |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the |
| 6 | * "Software"), to deal in the Software without restriction, including |
| 7 | * without limitation the rights to use, copy, modify, merge, publish, |
| 8 | * distribute, sub license, and/or sell copies of the Software, and to |
| 9 | * permit persons to whom the Software is furnished to do so, subject to |
| 10 | * the following conditions: |
| 11 | * |
| 12 | * The above copyright notice and this permission notice (including the |
| 13 | * next paragraph) shall be included in all copies or substantial portions |
| 14 | * of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS |
| 17 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 18 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. |
| 19 | * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR |
| 20 | * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, |
| 21 | * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE |
| 22 | * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 23 | */ |
| 24 | |
| 25 | #ifndef _I915_REG_H_ |
| 26 | #define _I915_REG_H_ |
| 27 | |
Jani Nikula | 78b36b1 | 2019-03-15 15:56:19 +0200 | [diff] [blame] | 28 | #include <linux/bitfield.h> |
Jani Nikula | 09b434d | 2019-03-15 15:56:18 +0200 | [diff] [blame] | 29 | #include <linux/bits.h> |
| 30 | |
Jani Nikula | 1aa920e | 2017-08-10 15:29:44 +0300 | [diff] [blame] | 31 | /** |
| 32 | * DOC: The i915 register macro definition style guide |
| 33 | * |
| 34 | * Follow the style described here for new macros, and while changing existing |
| 35 | * macros. Do **not** mass change existing definitions just to update the style. |
| 36 | * |
| 37 | * Layout |
Jonathan Corbet | 551bd33 | 2019-05-23 10:06:46 -0600 | [diff] [blame] | 38 | * ~~~~~~ |
Jani Nikula | 1aa920e | 2017-08-10 15:29:44 +0300 | [diff] [blame] | 39 | * |
| 40 | * Keep helper macros near the top. For example, _PIPE() and friends. |
| 41 | * |
| 42 | * Prefix macros that generally should not be used outside of this file with |
| 43 | * underscore '_'. For example, _PIPE() and friends, single instances of |
| 44 | * registers that are defined solely for the use by function-like macros. |
| 45 | * |
| 46 | * Avoid using the underscore prefixed macros outside of this file. There are |
| 47 | * exceptions, but keep them to a minimum. |
| 48 | * |
| 49 | * There are two basic types of register definitions: Single registers and |
| 50 | * register groups. Register groups are registers which have two or more |
| 51 | * instances, for example one per pipe, port, transcoder, etc. Register groups |
| 52 | * should be defined using function-like macros. |
| 53 | * |
| 54 | * For single registers, define the register offset first, followed by register |
| 55 | * contents. |
| 56 | * |
| 57 | * For register groups, define the register instance offsets first, prefixed |
| 58 | * with underscore, followed by a function-like macro choosing the right |
| 59 | * instance based on the parameter, followed by register contents. |
| 60 | * |
| 61 | * Define the register contents (i.e. bit and bit field macros) from most |
| 62 | * significant to least significant bit. Indent the register content macros |
| 63 | * using two extra spaces between ``#define`` and the macro name. |
| 64 | * |
Jani Nikula | baa09e7 | 2019-03-15 15:56:20 +0200 | [diff] [blame] | 65 | * Define bit fields using ``REG_GENMASK(h, l)``. Define bit field contents |
| 66 | * using ``REG_FIELD_PREP(mask, value)``. This will define the values already |
| 67 | * shifted in place, so they can be directly OR'd together. For convenience, |
| 68 | * function-like macros may be used to define bit fields, but do note that the |
| 69 | * macros may be needed to read as well as write the register contents. |
Jani Nikula | 1aa920e | 2017-08-10 15:29:44 +0300 | [diff] [blame] | 70 | * |
Jani Nikula | 09b434d | 2019-03-15 15:56:18 +0200 | [diff] [blame] | 71 | * Define bits using ``REG_BIT(N)``. Do **not** add ``_BIT`` suffix to the name. |
Jani Nikula | 1aa920e | 2017-08-10 15:29:44 +0300 | [diff] [blame] | 72 | * |
| 73 | * Group the register and its contents together without blank lines, separate |
| 74 | * from other registers and their contents with one blank line. |
| 75 | * |
| 76 | * Indent macro values from macro names using TABs. Align values vertically. Use |
| 77 | * braces in macro values as needed to avoid unintended precedence after macro |
| 78 | * substitution. Use spaces in macro values according to kernel coding |
| 79 | * style. Use lower case in hexadecimal values. |
| 80 | * |
| 81 | * Naming |
Jonathan Corbet | 551bd33 | 2019-05-23 10:06:46 -0600 | [diff] [blame] | 82 | * ~~~~~~ |
Jani Nikula | 1aa920e | 2017-08-10 15:29:44 +0300 | [diff] [blame] | 83 | * |
| 84 | * Try to name registers according to the specs. If the register name changes in |
| 85 | * the specs from platform to another, stick to the original name. |
| 86 | * |
| 87 | * Try to re-use existing register macro definitions. Only add new macros for |
| 88 | * new register offsets, or when the register contents have changed enough to |
| 89 | * warrant a full redefinition. |
| 90 | * |
| 91 | * When a register macro changes for a new platform, prefix the new macro using |
| 92 | * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The |
| 93 | * prefix signifies the start platform/generation using the register. |
| 94 | * |
| 95 | * When a bit (field) macro changes or gets added for a new platform, while |
| 96 | * retaining the existing register macro, add a platform acronym or generation |
| 97 | * suffix to the name. For example, ``_SKL`` or ``_GEN8``. |
| 98 | * |
| 99 | * Examples |
Jonathan Corbet | 551bd33 | 2019-05-23 10:06:46 -0600 | [diff] [blame] | 100 | * ~~~~~~~~ |
Jani Nikula | 1aa920e | 2017-08-10 15:29:44 +0300 | [diff] [blame] | 101 | * |
| 102 | * (Note that the values in the example are indented using spaces instead of |
| 103 | * TABs to avoid misalignment in generated documentation. Use TABs in the |
| 104 | * definitions.):: |
| 105 | * |
| 106 | * #define _FOO_A 0xf000 |
| 107 | * #define _FOO_B 0xf001 |
| 108 | * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B) |
Jani Nikula | 09b434d | 2019-03-15 15:56:18 +0200 | [diff] [blame] | 109 | * #define FOO_ENABLE REG_BIT(31) |
| 110 | * #define FOO_MODE_MASK REG_GENMASK(19, 16) |
Jani Nikula | baa09e7 | 2019-03-15 15:56:20 +0200 | [diff] [blame] | 111 | * #define FOO_MODE_BAR REG_FIELD_PREP(FOO_MODE_MASK, 0) |
| 112 | * #define FOO_MODE_BAZ REG_FIELD_PREP(FOO_MODE_MASK, 1) |
| 113 | * #define FOO_MODE_QUX_SNB REG_FIELD_PREP(FOO_MODE_MASK, 2) |
Jani Nikula | 1aa920e | 2017-08-10 15:29:44 +0300 | [diff] [blame] | 114 | * |
| 115 | * #define BAR _MMIO(0xb000) |
| 116 | * #define GEN8_BAR _MMIO(0xb888) |
| 117 | */ |
| 118 | |
Jani Nikula | 09b434d | 2019-03-15 15:56:18 +0200 | [diff] [blame] | 119 | /** |
| 120 | * REG_BIT() - Prepare a u32 bit value |
| 121 | * @__n: 0-based bit number |
| 122 | * |
| 123 | * Local wrapper for BIT() to force u32, with compile time checks. |
| 124 | * |
| 125 | * @return: Value with bit @__n set. |
| 126 | */ |
| 127 | #define REG_BIT(__n) \ |
| 128 | ((u32)(BIT(__n) + \ |
Jani Nikula | 591d4dc | 2019-05-24 21:52:53 +0300 | [diff] [blame] | 129 | BUILD_BUG_ON_ZERO(__is_constexpr(__n) && \ |
Jani Nikula | 09b434d | 2019-03-15 15:56:18 +0200 | [diff] [blame] | 130 | ((__n) < 0 || (__n) > 31)))) |
| 131 | |
| 132 | /** |
| 133 | * REG_GENMASK() - Prepare a continuous u32 bitmask |
| 134 | * @__high: 0-based high bit |
| 135 | * @__low: 0-based low bit |
| 136 | * |
| 137 | * Local wrapper for GENMASK() to force u32, with compile time checks. |
| 138 | * |
| 139 | * @return: Continuous bitmask from @__high to @__low, inclusive. |
| 140 | */ |
| 141 | #define REG_GENMASK(__high, __low) \ |
| 142 | ((u32)(GENMASK(__high, __low) + \ |
Jani Nikula | 591d4dc | 2019-05-24 21:52:53 +0300 | [diff] [blame] | 143 | BUILD_BUG_ON_ZERO(__is_constexpr(__high) && \ |
| 144 | __is_constexpr(__low) && \ |
Jani Nikula | 09b434d | 2019-03-15 15:56:18 +0200 | [diff] [blame] | 145 | ((__low) < 0 || (__high) > 31 || (__low) > (__high))))) |
| 146 | |
Jani Nikula | baa09e7 | 2019-03-15 15:56:20 +0200 | [diff] [blame] | 147 | /* |
| 148 | * Local integer constant expression version of is_power_of_2(). |
| 149 | */ |
| 150 | #define IS_POWER_OF_2(__x) ((__x) && (((__x) & ((__x) - 1)) == 0)) |
| 151 | |
Jani Nikula | 78b36b1 | 2019-03-15 15:56:19 +0200 | [diff] [blame] | 152 | /** |
| 153 | * REG_FIELD_PREP() - Prepare a u32 bitfield value |
| 154 | * @__mask: shifted mask defining the field's length and position |
| 155 | * @__val: value to put in the field |
Jani Nikula | affa22b | 2019-06-05 12:56:57 +0300 | [diff] [blame] | 156 | * |
Jani Nikula | baa09e7 | 2019-03-15 15:56:20 +0200 | [diff] [blame] | 157 | * Local copy of FIELD_PREP() to generate an integer constant expression, force |
| 158 | * u32 and for consistency with REG_FIELD_GET(), REG_BIT() and REG_GENMASK(). |
Jani Nikula | 78b36b1 | 2019-03-15 15:56:19 +0200 | [diff] [blame] | 159 | * |
| 160 | * @return: @__val masked and shifted into the field defined by @__mask. |
| 161 | */ |
Jani Nikula | baa09e7 | 2019-03-15 15:56:20 +0200 | [diff] [blame] | 162 | #define REG_FIELD_PREP(__mask, __val) \ |
| 163 | ((u32)((((typeof(__mask))(__val) << __bf_shf(__mask)) & (__mask)) + \ |
Chris Wilson | ab7529f | 2019-03-20 15:40:21 +0000 | [diff] [blame] | 164 | BUILD_BUG_ON_ZERO(!__is_constexpr(__mask)) + \ |
Jani Nikula | baa09e7 | 2019-03-15 15:56:20 +0200 | [diff] [blame] | 165 | BUILD_BUG_ON_ZERO((__mask) == 0 || (__mask) > U32_MAX) + \ |
| 166 | BUILD_BUG_ON_ZERO(!IS_POWER_OF_2((__mask) + (1ULL << __bf_shf(__mask)))) + \ |
Chris Wilson | ab7529f | 2019-03-20 15:40:21 +0000 | [diff] [blame] | 167 | BUILD_BUG_ON_ZERO(__builtin_choose_expr(__is_constexpr(__val), (~((__mask) >> __bf_shf(__mask)) & (__val)), 0)))) |
Jani Nikula | 78b36b1 | 2019-03-15 15:56:19 +0200 | [diff] [blame] | 168 | |
| 169 | /** |
| 170 | * REG_FIELD_GET() - Extract a u32 bitfield value |
| 171 | * @__mask: shifted mask defining the field's length and position |
| 172 | * @__val: value to extract the bitfield value from |
| 173 | * |
| 174 | * Local wrapper for FIELD_GET() to force u32 and for consistency with |
| 175 | * REG_FIELD_PREP(), REG_BIT() and REG_GENMASK(). |
| 176 | * |
| 177 | * @return: Masked and shifted value of the field defined by @__mask in @__val. |
| 178 | */ |
| 179 | #define REG_FIELD_GET(__mask, __val) ((u32)FIELD_GET(__mask, __val)) |
| 180 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 181 | typedef struct { |
Jani Nikula | 739f3ab | 2019-01-16 11:15:19 +0200 | [diff] [blame] | 182 | u32 reg; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 183 | } i915_reg_t; |
| 184 | |
| 185 | #define _MMIO(r) ((const i915_reg_t){ .reg = (r) }) |
| 186 | |
| 187 | #define INVALID_MMIO_REG _MMIO(0) |
| 188 | |
Jani Nikula | 739f3ab | 2019-01-16 11:15:19 +0200 | [diff] [blame] | 189 | static inline u32 i915_mmio_reg_offset(i915_reg_t reg) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 190 | { |
| 191 | return reg.reg; |
| 192 | } |
| 193 | |
| 194 | static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b) |
| 195 | { |
| 196 | return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b); |
| 197 | } |
| 198 | |
| 199 | static inline bool i915_mmio_reg_valid(i915_reg_t reg) |
| 200 | { |
| 201 | return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG); |
| 202 | } |
| 203 | |
Jani Nikula | ed5eb1b | 2018-12-31 16:56:42 +0200 | [diff] [blame] | 204 | #define VLV_DISPLAY_BASE 0x180000 |
| 205 | #define VLV_MIPI_BASE VLV_DISPLAY_BASE |
| 206 | #define BXT_MIPI_BASE 0x60000 |
| 207 | |
| 208 | #define DISPLAY_MMIO_BASE(dev_priv) (INTEL_INFO(dev_priv)->display_mmio_offset) |
| 209 | |
Jani Nikula | e67005e | 2018-06-29 13:20:39 +0300 | [diff] [blame] | 210 | /* |
| 211 | * Given the first two numbers __a and __b of arbitrarily many evenly spaced |
| 212 | * numbers, pick the 0-based __index'th value. |
| 213 | * |
| 214 | * Always prefer this over _PICK() if the numbers are evenly spaced. |
| 215 | */ |
| 216 | #define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a))) |
| 217 | |
| 218 | /* |
| 219 | * Given the arbitrary numbers in varargs, pick the 0-based __index'th number. |
| 220 | * |
| 221 | * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced. |
| 222 | */ |
Jani Nikula | ce64645 | 2017-01-27 17:57:06 +0200 | [diff] [blame] | 223 | #define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index]) |
| 224 | |
Jani Nikula | e67005e | 2018-06-29 13:20:39 +0300 | [diff] [blame] | 225 | /* |
| 226 | * Named helper wrappers around _PICK_EVEN() and _PICK(). |
| 227 | */ |
Jani Nikula | 8d97b4a | 2018-10-31 13:04:52 +0200 | [diff] [blame] | 228 | #define _PIPE(pipe, a, b) _PICK_EVEN(pipe, a, b) |
| 229 | #define _PLANE(plane, a, b) _PICK_EVEN(plane, a, b) |
| 230 | #define _TRANS(tran, a, b) _PICK_EVEN(tran, a, b) |
| 231 | #define _PORT(port, a, b) _PICK_EVEN(port, a, b) |
| 232 | #define _PLL(pll, a, b) _PICK_EVEN(pll, a, b) |
| 233 | |
| 234 | #define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b)) |
| 235 | #define _MMIO_PLANE(plane, a, b) _MMIO(_PLANE(plane, a, b)) |
| 236 | #define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b)) |
| 237 | #define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b)) |
| 238 | #define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b)) |
| 239 | |
| 240 | #define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__) |
| 241 | |
| 242 | #define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c)) |
| 243 | #define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c)) |
| 244 | #define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c)) |
Lucas De Marchi | 36ca533 | 2019-07-11 10:31:14 -0700 | [diff] [blame] | 245 | #define _MMIO_PLL3(pll, a, b, c) _MMIO(_PICK(pll, a, b, c)) |
Eugeni Dodonov | 2b13952 | 2012-03-29 12:32:22 -0300 | [diff] [blame] | 246 | |
Jani Nikula | a7c0149 | 2018-10-31 13:04:53 +0200 | [diff] [blame] | 247 | /* |
| 248 | * Device info offset array based helpers for groups of registers with unevenly |
| 249 | * spaced base offsets. |
| 250 | */ |
Jani Nikula | a0f04cc | 2018-12-31 16:56:44 +0200 | [diff] [blame] | 251 | #define _MMIO_PIPE2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->pipe_offsets[pipe] - \ |
| 252 | INTEL_INFO(dev_priv)->pipe_offsets[PIPE_A] + (reg) + \ |
Jani Nikula | ed5eb1b | 2018-12-31 16:56:42 +0200 | [diff] [blame] | 253 | DISPLAY_MMIO_BASE(dev_priv)) |
José Roberto de Souza | 270b999 | 2019-07-30 15:47:51 -0700 | [diff] [blame] | 254 | #define _TRANS2(tran, reg) (INTEL_INFO(dev_priv)->trans_offsets[(tran)] - \ |
| 255 | INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_A] + (reg) + \ |
| 256 | DISPLAY_MMIO_BASE(dev_priv)) |
| 257 | #define _MMIO_TRANS2(tran, reg) _MMIO(_TRANS2(tran, reg)) |
Jani Nikula | a0f04cc | 2018-12-31 16:56:44 +0200 | [diff] [blame] | 258 | #define _CURSOR2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->cursor_offsets[(pipe)] - \ |
| 259 | INTEL_INFO(dev_priv)->cursor_offsets[PIPE_A] + (reg) + \ |
Jani Nikula | ed5eb1b | 2018-12-31 16:56:42 +0200 | [diff] [blame] | 260 | DISPLAY_MMIO_BASE(dev_priv)) |
Jani Nikula | a7c0149 | 2018-10-31 13:04:53 +0200 | [diff] [blame] | 261 | |
Chris Wilson | 5ee4a7a | 2018-06-18 10:41:50 +0100 | [diff] [blame] | 262 | #define __MASKED_FIELD(mask, value) ((mask) << 16 | (value)) |
Damien Lespiau | 9853325 | 2014-12-08 17:33:51 +0000 | [diff] [blame] | 263 | #define _MASKED_FIELD(mask, value) ({ \ |
| 264 | if (__builtin_constant_p(mask)) \ |
| 265 | BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \ |
| 266 | if (__builtin_constant_p(value)) \ |
| 267 | BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \ |
| 268 | if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \ |
| 269 | BUILD_BUG_ON_MSG((value) & ~(mask), \ |
| 270 | "Incorrect value for mask"); \ |
Chris Wilson | 5ee4a7a | 2018-06-18 10:41:50 +0100 | [diff] [blame] | 271 | __MASKED_FIELD(mask, value); }) |
Damien Lespiau | 9853325 | 2014-12-08 17:33:51 +0000 | [diff] [blame] | 272 | #define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); }) |
| 273 | #define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0)) |
| 274 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 275 | /* PCI config space */ |
| 276 | |
Joonas Lahtinen | e10fa55 | 2016-04-15 12:03:39 +0300 | [diff] [blame] | 277 | #define MCHBAR_I915 0x44 |
| 278 | #define MCHBAR_I965 0x48 |
| 279 | #define MCHBAR_SIZE (4 * 4096) |
| 280 | |
| 281 | #define DEVEN 0x54 |
| 282 | #define DEVEN_MCHBAR_EN (1 << 28) |
| 283 | |
Joonas Lahtinen | 40006c4 | 2016-10-12 10:18:54 +0300 | [diff] [blame] | 284 | /* BSM in include/drm/i915_drm.h */ |
Joonas Lahtinen | e10fa55 | 2016-04-15 12:03:39 +0300 | [diff] [blame] | 285 | |
Ville Syrjälä | 1b1d271 | 2015-05-22 11:22:31 +0300 | [diff] [blame] | 286 | #define HPLLCC 0xc0 /* 85x only */ |
| 287 | #define GC_CLOCK_CONTROL_MASK (0x7 << 0) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 288 | #define GC_CLOCK_133_200 (0 << 0) |
| 289 | #define GC_CLOCK_100_200 (1 << 0) |
| 290 | #define GC_CLOCK_100_133 (2 << 0) |
Ville Syrjälä | 1b1d271 | 2015-05-22 11:22:31 +0300 | [diff] [blame] | 291 | #define GC_CLOCK_133_266 (3 << 0) |
| 292 | #define GC_CLOCK_133_200_2 (4 << 0) |
| 293 | #define GC_CLOCK_133_266_2 (5 << 0) |
| 294 | #define GC_CLOCK_166_266 (6 << 0) |
| 295 | #define GC_CLOCK_166_250 (7 << 0) |
| 296 | |
Joonas Lahtinen | e10fa55 | 2016-04-15 12:03:39 +0300 | [diff] [blame] | 297 | #define I915_GDRST 0xc0 /* PCI config register */ |
| 298 | #define GRDOM_FULL (0 << 2) |
| 299 | #define GRDOM_RENDER (1 << 2) |
| 300 | #define GRDOM_MEDIA (3 << 2) |
| 301 | #define GRDOM_MASK (3 << 2) |
| 302 | #define GRDOM_RESET_STATUS (1 << 1) |
| 303 | #define GRDOM_RESET_ENABLE (1 << 0) |
| 304 | |
Ville Syrjälä | 8fdded8 | 2016-12-07 19:28:12 +0200 | [diff] [blame] | 305 | /* BSpec only has register offset, PCI device and bit found empirically */ |
| 306 | #define I830_CLOCK_GATE 0xc8 /* device 0 */ |
| 307 | #define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2) |
| 308 | |
Joonas Lahtinen | e10fa55 | 2016-04-15 12:03:39 +0300 | [diff] [blame] | 309 | #define GCDGMBUS 0xcc |
| 310 | |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 311 | #define GCFGC2 0xda |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 312 | #define GCFGC 0xf0 /* 915+ only */ |
| 313 | #define GC_LOW_FREQUENCY_ENABLE (1 << 7) |
| 314 | #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4) |
Arthur Heymans | 6248017 | 2017-02-01 00:50:26 +0100 | [diff] [blame] | 315 | #define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4) |
Daniel Vetter | 257a7ff | 2013-07-26 08:35:42 +0200 | [diff] [blame] | 316 | #define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4) |
| 317 | #define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4) |
| 318 | #define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4) |
| 319 | #define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4) |
| 320 | #define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4) |
| 321 | #define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 322 | #define GC_DISPLAY_CLOCK_MASK (7 << 4) |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 323 | #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0) |
| 324 | #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0) |
| 325 | #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0) |
| 326 | #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0) |
| 327 | #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0) |
| 328 | #define I965_GC_RENDER_CLOCK_MASK (0xf << 0) |
| 329 | #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0) |
| 330 | #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0) |
| 331 | #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0) |
| 332 | #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0) |
| 333 | #define I945_GC_RENDER_CLOCK_MASK (7 << 0) |
| 334 | #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0) |
| 335 | #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0) |
| 336 | #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0) |
| 337 | #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0) |
| 338 | #define I915_GC_RENDER_CLOCK_MASK (7 << 0) |
| 339 | #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0) |
| 340 | #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0) |
| 341 | #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0) |
Daniel Vetter | 7f1bdbc | 2014-01-16 16:42:54 +0100 | [diff] [blame] | 342 | |
Joonas Lahtinen | e10fa55 | 2016-04-15 12:03:39 +0300 | [diff] [blame] | 343 | #define ASLE 0xe4 |
| 344 | #define ASLS 0xfc |
Kenneth Graunke | eeccdca | 2010-09-11 01:24:50 -0700 | [diff] [blame] | 345 | |
Joonas Lahtinen | e10fa55 | 2016-04-15 12:03:39 +0300 | [diff] [blame] | 346 | #define SWSCI 0xe8 |
| 347 | #define SWSCI_SCISEL (1 << 15) |
| 348 | #define SWSCI_GSSCIE (1 << 0) |
| 349 | |
| 350 | #define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */ |
| 351 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 352 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 353 | #define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 354 | #define ILK_GRDOM_FULL (0 << 1) |
| 355 | #define ILK_GRDOM_RENDER (1 << 1) |
| 356 | #define ILK_GRDOM_MEDIA (3 << 1) |
| 357 | #define ILK_GRDOM_MASK (3 << 1) |
| 358 | #define ILK_GRDOM_RESET_ENABLE (1 << 0) |
Ville Syrjälä | b3a3f03 | 2014-05-19 19:23:24 +0300 | [diff] [blame] | 359 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 360 | #define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */ |
Jesse Barnes | 07b7ddd | 2011-08-03 11:28:44 -0700 | [diff] [blame] | 361 | #define GEN6_MBC_SNPCR_SHIFT 21 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 362 | #define GEN6_MBC_SNPCR_MASK (3 << 21) |
| 363 | #define GEN6_MBC_SNPCR_MAX (0 << 21) |
| 364 | #define GEN6_MBC_SNPCR_MED (1 << 21) |
| 365 | #define GEN6_MBC_SNPCR_LOW (2 << 21) |
| 366 | #define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */ |
Jesse Barnes | 07b7ddd | 2011-08-03 11:28:44 -0700 | [diff] [blame] | 367 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 368 | #define VLV_G3DCTL _MMIO(0x9024) |
| 369 | #define VLV_GSCKGCTL _MMIO(0x9028) |
Imre Deak | 9e72b46 | 2014-05-05 15:13:55 +0300 | [diff] [blame] | 370 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 371 | #define GEN6_MBCTL _MMIO(0x0907c) |
Daniel Vetter | 5eb719c | 2012-02-09 17:15:48 +0100 | [diff] [blame] | 372 | #define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4) |
| 373 | #define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3) |
| 374 | #define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2) |
| 375 | #define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1) |
| 376 | #define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0) |
| 377 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 378 | #define GEN6_GDRST _MMIO(0x941c) |
Eric Anholt | cff458c | 2010-11-18 09:31:14 +0800 | [diff] [blame] | 379 | #define GEN6_GRDOM_FULL (1 << 0) |
| 380 | #define GEN6_GRDOM_RENDER (1 << 1) |
| 381 | #define GEN6_GRDOM_MEDIA (1 << 2) |
| 382 | #define GEN6_GRDOM_BLT (1 << 3) |
Mika Kuoppala | ee4b6fa | 2016-03-16 17:54:00 +0200 | [diff] [blame] | 383 | #define GEN6_GRDOM_VECS (1 << 4) |
Arun Siluvery | 6b332fa | 2016-04-04 18:50:56 +0100 | [diff] [blame] | 384 | #define GEN9_GRDOM_GUC (1 << 5) |
Mika Kuoppala | ee4b6fa | 2016-03-16 17:54:00 +0200 | [diff] [blame] | 385 | #define GEN8_GRDOM_MEDIA2 (1 << 7) |
Michel Thierry | e34b034 | 2018-04-05 17:00:48 +0300 | [diff] [blame] | 386 | /* GEN11 changed all bit defs except for FULL & RENDER */ |
| 387 | #define GEN11_GRDOM_FULL GEN6_GRDOM_FULL |
| 388 | #define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER |
| 389 | #define GEN11_GRDOM_BLT (1 << 2) |
| 390 | #define GEN11_GRDOM_GUC (1 << 3) |
| 391 | #define GEN11_GRDOM_MEDIA (1 << 5) |
| 392 | #define GEN11_GRDOM_MEDIA2 (1 << 6) |
| 393 | #define GEN11_GRDOM_MEDIA3 (1 << 7) |
| 394 | #define GEN11_GRDOM_MEDIA4 (1 << 8) |
| 395 | #define GEN11_GRDOM_VECS (1 << 13) |
| 396 | #define GEN11_GRDOM_VECS2 (1 << 14) |
Oscar Mateo | f513ac7 | 2018-12-13 09:15:22 +0000 | [diff] [blame] | 397 | #define GEN11_GRDOM_SFC0 (1 << 17) |
| 398 | #define GEN11_GRDOM_SFC1 (1 << 18) |
| 399 | |
| 400 | #define GEN11_VCS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << ((instance) >> 1)) |
| 401 | #define GEN11_VECS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << (instance)) |
| 402 | |
| 403 | #define GEN11_VCS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x88C) |
| 404 | #define GEN11_VCS_SFC_FORCED_LOCK_BIT (1 << 0) |
| 405 | #define GEN11_VCS_SFC_LOCK_STATUS(engine) _MMIO((engine)->mmio_base + 0x890) |
| 406 | #define GEN11_VCS_SFC_USAGE_BIT (1 << 0) |
| 407 | #define GEN11_VCS_SFC_LOCK_ACK_BIT (1 << 1) |
| 408 | |
| 409 | #define GEN11_VECS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x201C) |
| 410 | #define GEN11_VECS_SFC_FORCED_LOCK_BIT (1 << 0) |
| 411 | #define GEN11_VECS_SFC_LOCK_ACK(engine) _MMIO((engine)->mmio_base + 0x2018) |
| 412 | #define GEN11_VECS_SFC_LOCK_ACK_BIT (1 << 0) |
| 413 | #define GEN11_VECS_SFC_USAGE(engine) _MMIO((engine)->mmio_base + 0x2014) |
| 414 | #define GEN11_VECS_SFC_USAGE_BIT (1 << 0) |
Eric Anholt | cff458c | 2010-11-18 09:31:14 +0800 | [diff] [blame] | 415 | |
Daniele Ceraolo Spurio | baba6e5 | 2019-03-25 14:49:40 -0700 | [diff] [blame] | 416 | #define RING_PP_DIR_BASE(base) _MMIO((base) + 0x228) |
| 417 | #define RING_PP_DIR_BASE_READ(base) _MMIO((base) + 0x518) |
| 418 | #define RING_PP_DIR_DCLV(base) _MMIO((base) + 0x220) |
Daniel Vetter | 5eb719c | 2012-02-09 17:15:48 +0100 | [diff] [blame] | 419 | #define PP_DIR_DCLV_2G 0xffffffff |
| 420 | |
Chris Wilson | 6d42572 | 2019-04-05 13:38:31 +0100 | [diff] [blame] | 421 | #define GEN8_RING_PDP_UDW(base, n) _MMIO((base) + 0x270 + (n) * 8 + 4) |
| 422 | #define GEN8_RING_PDP_LDW(base, n) _MMIO((base) + 0x270 + (n) * 8) |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 423 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 424 | #define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8) |
Jeff McGee | 0cea650 | 2015-02-13 10:27:56 -0600 | [diff] [blame] | 425 | #define GEN8_RPCS_ENABLE (1 << 31) |
| 426 | #define GEN8_RPCS_S_CNT_ENABLE (1 << 18) |
| 427 | #define GEN8_RPCS_S_CNT_SHIFT 15 |
| 428 | #define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT) |
Tvrtko Ursulin | b212f0a | 2018-09-03 12:30:07 +0100 | [diff] [blame] | 429 | #define GEN11_RPCS_S_CNT_SHIFT 12 |
| 430 | #define GEN11_RPCS_S_CNT_MASK (0x3f << GEN11_RPCS_S_CNT_SHIFT) |
Jeff McGee | 0cea650 | 2015-02-13 10:27:56 -0600 | [diff] [blame] | 431 | #define GEN8_RPCS_SS_CNT_ENABLE (1 << 11) |
| 432 | #define GEN8_RPCS_SS_CNT_SHIFT 8 |
| 433 | #define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT) |
| 434 | #define GEN8_RPCS_EU_MAX_SHIFT 4 |
| 435 | #define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT) |
| 436 | #define GEN8_RPCS_EU_MIN_SHIFT 0 |
| 437 | #define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT) |
| 438 | |
Lionel Landwerlin | f89823c | 2017-08-03 18:05:50 +0100 | [diff] [blame] | 439 | #define WAIT_FOR_RC6_EXIT _MMIO(0x20CC) |
| 440 | /* HSW only */ |
| 441 | #define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2 |
| 442 | #define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT) |
| 443 | #define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4 |
| 444 | #define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT) |
| 445 | /* HSW+ */ |
| 446 | #define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0) |
| 447 | #define HSW_RCS_CONTEXT_ENABLE (1 << 7) |
| 448 | #define HSW_RCS_INHIBIT (1 << 8) |
| 449 | /* Gen8 */ |
| 450 | #define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4 |
| 451 | #define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT) |
| 452 | #define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4 |
| 453 | #define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT) |
| 454 | #define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6) |
| 455 | #define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9 |
| 456 | #define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT) |
| 457 | #define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11 |
| 458 | #define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT) |
| 459 | #define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13) |
| 460 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 461 | #define GAM_ECOCHK _MMIO(0x4090) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 462 | #define BDW_DISABLE_HDC_INVALIDATION (1 << 25) |
| 463 | #define ECOCHK_SNB_BIT (1 << 10) |
| 464 | #define ECOCHK_DIS_TLB (1 << 8) |
| 465 | #define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6) |
| 466 | #define ECOCHK_PPGTT_CACHE64B (0x3 << 3) |
| 467 | #define ECOCHK_PPGTT_CACHE4B (0x0 << 3) |
| 468 | #define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4) |
| 469 | #define ECOCHK_PPGTT_LLC_IVB (0x1 << 3) |
| 470 | #define ECOCHK_PPGTT_UC_HSW (0x1 << 3) |
| 471 | #define ECOCHK_PPGTT_WT_HSW (0x2 << 3) |
| 472 | #define ECOCHK_PPGTT_WB_HSW (0x3 << 3) |
Daniel Vetter | 5eb719c | 2012-02-09 17:15:48 +0100 | [diff] [blame] | 473 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 474 | #define GAC_ECO_BITS _MMIO(0x14090) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 475 | #define ECOBITS_SNB_BIT (1 << 13) |
| 476 | #define ECOBITS_PPGTT_CACHE64B (3 << 8) |
| 477 | #define ECOBITS_PPGTT_CACHE4B (0 << 8) |
Daniel Vetter | 48ecfa1 | 2012-04-11 20:42:40 +0200 | [diff] [blame] | 478 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 479 | #define GAB_CTL _MMIO(0x24000) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 480 | #define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8) |
Daniel Vetter | be901a5 | 2012-04-11 20:42:39 +0200 | [diff] [blame] | 481 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 482 | #define GEN6_STOLEN_RESERVED _MMIO(0x1082C0) |
Paulo Zanoni | 3774eb5 | 2015-08-10 14:57:32 -0300 | [diff] [blame] | 483 | #define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20) |
| 484 | #define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18) |
| 485 | #define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4) |
| 486 | #define GEN6_STOLEN_RESERVED_1M (0 << 4) |
| 487 | #define GEN6_STOLEN_RESERVED_512K (1 << 4) |
| 488 | #define GEN6_STOLEN_RESERVED_256K (2 << 4) |
| 489 | #define GEN6_STOLEN_RESERVED_128K (3 << 4) |
| 490 | #define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5) |
| 491 | #define GEN7_STOLEN_RESERVED_1M (0 << 5) |
| 492 | #define GEN7_STOLEN_RESERVED_256K (1 << 5) |
| 493 | #define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7) |
| 494 | #define GEN8_STOLEN_RESERVED_1M (0 << 7) |
| 495 | #define GEN8_STOLEN_RESERVED_2M (1 << 7) |
| 496 | #define GEN8_STOLEN_RESERVED_4M (2 << 7) |
| 497 | #define GEN8_STOLEN_RESERVED_8M (3 << 7) |
Ville Syrjälä | db7fb60 | 2017-11-02 17:17:35 +0200 | [diff] [blame] | 498 | #define GEN6_STOLEN_RESERVED_ENABLE (1 << 0) |
Paulo Zanoni | 185441e | 2018-05-04 13:32:52 -0700 | [diff] [blame] | 499 | #define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20) |
Daniel Vetter | 40bae73 | 2014-09-11 13:28:08 +0200 | [diff] [blame] | 500 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 501 | /* VGA stuff */ |
| 502 | |
| 503 | #define VGA_ST01_MDA 0x3ba |
| 504 | #define VGA_ST01_CGA 0x3da |
| 505 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 506 | #define _VGA_MSR_WRITE _MMIO(0x3c2) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 507 | #define VGA_MSR_WRITE 0x3c2 |
| 508 | #define VGA_MSR_READ 0x3cc |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 509 | #define VGA_MSR_MEM_EN (1 << 1) |
| 510 | #define VGA_MSR_CGA_MODE (1 << 0) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 511 | |
Ville Syrjälä | 5434fd9 | 2013-06-06 13:09:32 +0300 | [diff] [blame] | 512 | #define VGA_SR_INDEX 0x3c4 |
Daniel Vetter | f930ddd | 2012-11-21 15:55:21 +0100 | [diff] [blame] | 513 | #define SR01 1 |
Ville Syrjälä | 5434fd9 | 2013-06-06 13:09:32 +0300 | [diff] [blame] | 514 | #define VGA_SR_DATA 0x3c5 |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 515 | |
| 516 | #define VGA_AR_INDEX 0x3c0 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 517 | #define VGA_AR_VID_EN (1 << 5) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 518 | #define VGA_AR_DATA_WRITE 0x3c0 |
| 519 | #define VGA_AR_DATA_READ 0x3c1 |
| 520 | |
| 521 | #define VGA_GR_INDEX 0x3ce |
| 522 | #define VGA_GR_DATA 0x3cf |
| 523 | /* GR05 */ |
| 524 | #define VGA_GR_MEM_READ_MODE_SHIFT 3 |
| 525 | #define VGA_GR_MEM_READ_MODE_PLANE 1 |
| 526 | /* GR06 */ |
| 527 | #define VGA_GR_MEM_MODE_MASK 0xc |
| 528 | #define VGA_GR_MEM_MODE_SHIFT 2 |
| 529 | #define VGA_GR_MEM_A0000_AFFFF 0 |
| 530 | #define VGA_GR_MEM_A0000_BFFFF 1 |
| 531 | #define VGA_GR_MEM_B0000_B7FFF 2 |
| 532 | #define VGA_GR_MEM_B0000_BFFFF 3 |
| 533 | |
| 534 | #define VGA_DACMASK 0x3c6 |
| 535 | #define VGA_DACRX 0x3c7 |
| 536 | #define VGA_DACWX 0x3c8 |
| 537 | #define VGA_DACDATA 0x3c9 |
| 538 | |
| 539 | #define VGA_CR_INDEX_MDA 0x3b4 |
| 540 | #define VGA_CR_DATA_MDA 0x3b5 |
| 541 | #define VGA_CR_INDEX_CGA 0x3d4 |
| 542 | #define VGA_CR_DATA_CGA 0x3d5 |
| 543 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 544 | #define MI_PREDICATE_SRC0 _MMIO(0x2400) |
| 545 | #define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4) |
| 546 | #define MI_PREDICATE_SRC1 _MMIO(0x2408) |
| 547 | #define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4) |
Rodrigo Vivi | 9435373 | 2013-08-28 16:45:46 -0300 | [diff] [blame] | 548 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 549 | #define MI_PREDICATE_RESULT_2 _MMIO(0x2214) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 550 | #define LOWER_SLICE_ENABLED (1 << 0) |
| 551 | #define LOWER_SLICE_DISABLED (0 << 0) |
Rodrigo Vivi | 9435373 | 2013-08-28 16:45:46 -0300 | [diff] [blame] | 552 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 553 | /* |
Brad Volkin | 5947de9 | 2014-02-18 10:15:50 -0800 | [diff] [blame] | 554 | * Registers used only by the command parser |
| 555 | */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 556 | #define BCS_SWCTRL _MMIO(0x22200) |
Brad Volkin | 5947de9 | 2014-02-18 10:15:50 -0800 | [diff] [blame] | 557 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 558 | #define GPGPU_THREADS_DISPATCHED _MMIO(0x2290) |
| 559 | #define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4) |
| 560 | #define HS_INVOCATION_COUNT _MMIO(0x2300) |
| 561 | #define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4) |
| 562 | #define DS_INVOCATION_COUNT _MMIO(0x2308) |
| 563 | #define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4) |
| 564 | #define IA_VERTICES_COUNT _MMIO(0x2310) |
| 565 | #define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4) |
| 566 | #define IA_PRIMITIVES_COUNT _MMIO(0x2318) |
| 567 | #define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4) |
| 568 | #define VS_INVOCATION_COUNT _MMIO(0x2320) |
| 569 | #define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4) |
| 570 | #define GS_INVOCATION_COUNT _MMIO(0x2328) |
| 571 | #define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4) |
| 572 | #define GS_PRIMITIVES_COUNT _MMIO(0x2330) |
| 573 | #define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4) |
| 574 | #define CL_INVOCATION_COUNT _MMIO(0x2338) |
| 575 | #define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4) |
| 576 | #define CL_PRIMITIVES_COUNT _MMIO(0x2340) |
| 577 | #define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4) |
| 578 | #define PS_INVOCATION_COUNT _MMIO(0x2348) |
| 579 | #define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4) |
| 580 | #define PS_DEPTH_COUNT _MMIO(0x2350) |
| 581 | #define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4) |
Brad Volkin | 5947de9 | 2014-02-18 10:15:50 -0800 | [diff] [blame] | 582 | |
| 583 | /* There are the 4 64-bit counter registers, one for each stream output */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 584 | #define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8) |
| 585 | #define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4) |
Brad Volkin | 5947de9 | 2014-02-18 10:15:50 -0800 | [diff] [blame] | 586 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 587 | #define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8) |
| 588 | #define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4) |
Brad Volkin | 113a047 | 2014-04-08 14:18:58 -0700 | [diff] [blame] | 589 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 590 | #define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420) |
| 591 | #define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430) |
| 592 | #define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434) |
| 593 | #define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438) |
| 594 | #define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C) |
| 595 | #define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440) |
Brad Volkin | 113a047 | 2014-04-08 14:18:58 -0700 | [diff] [blame] | 596 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 597 | #define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500) |
| 598 | #define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504) |
| 599 | #define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508) |
Jordan Justen | 7b9748c | 2015-10-01 23:09:58 -0700 | [diff] [blame] | 600 | |
Jordan Justen | 1b85066 | 2016-03-06 23:30:29 -0800 | [diff] [blame] | 601 | /* There are the 16 64-bit CS General Purpose Registers */ |
| 602 | #define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8) |
| 603 | #define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4) |
| 604 | |
Robert Bragg | a941795 | 2016-11-07 19:49:48 +0000 | [diff] [blame] | 605 | #define GEN7_OACONTROL _MMIO(0x2360) |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 606 | #define GEN7_OACONTROL_CTX_MASK 0xFFFFF000 |
| 607 | #define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F |
| 608 | #define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 609 | #define GEN7_OACONTROL_TIMER_ENABLE (1 << 5) |
| 610 | #define GEN7_OACONTROL_FORMAT_A13 (0 << 2) |
| 611 | #define GEN7_OACONTROL_FORMAT_A29 (1 << 2) |
| 612 | #define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2 << 2) |
| 613 | #define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3 << 2) |
| 614 | #define GEN7_OACONTROL_FORMAT_B4_C8 (4 << 2) |
| 615 | #define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5 << 2) |
| 616 | #define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6 << 2) |
| 617 | #define GEN7_OACONTROL_FORMAT_C4_B8 (7 << 2) |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 618 | #define GEN7_OACONTROL_FORMAT_SHIFT 2 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 619 | #define GEN7_OACONTROL_PER_CTX_ENABLE (1 << 1) |
| 620 | #define GEN7_OACONTROL_ENABLE (1 << 0) |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 621 | |
| 622 | #define GEN8_OACTXID _MMIO(0x2364) |
| 623 | |
Robert Bragg | 19f81df | 2017-06-13 12:23:03 +0100 | [diff] [blame] | 624 | #define GEN8_OA_DEBUG _MMIO(0x2B04) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 625 | #define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5) |
| 626 | #define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6) |
| 627 | #define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2) |
| 628 | #define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1) |
Robert Bragg | 19f81df | 2017-06-13 12:23:03 +0100 | [diff] [blame] | 629 | |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 630 | #define GEN8_OACONTROL _MMIO(0x2B00) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 631 | #define GEN8_OA_REPORT_FORMAT_A12 (0 << 2) |
| 632 | #define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2 << 2) |
| 633 | #define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5 << 2) |
| 634 | #define GEN8_OA_REPORT_FORMAT_C4_B8 (7 << 2) |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 635 | #define GEN8_OA_REPORT_FORMAT_SHIFT 2 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 636 | #define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1 << 1) |
| 637 | #define GEN8_OA_COUNTER_ENABLE (1 << 0) |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 638 | |
| 639 | #define GEN8_OACTXCONTROL _MMIO(0x2360) |
| 640 | #define GEN8_OA_TIMER_PERIOD_MASK 0x3F |
| 641 | #define GEN8_OA_TIMER_PERIOD_SHIFT 2 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 642 | #define GEN8_OA_TIMER_ENABLE (1 << 1) |
| 643 | #define GEN8_OA_COUNTER_RESUME (1 << 0) |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 644 | |
| 645 | #define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 646 | #define GEN7_OABUFFER_OVERRUN_DISABLE (1 << 3) |
| 647 | #define GEN7_OABUFFER_EDGE_TRIGGER (1 << 2) |
| 648 | #define GEN7_OABUFFER_STOP_RESUME_ENABLE (1 << 1) |
| 649 | #define GEN7_OABUFFER_RESUME (1 << 0) |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 650 | |
Robert Bragg | 19f81df | 2017-06-13 12:23:03 +0100 | [diff] [blame] | 651 | #define GEN8_OABUFFER_UDW _MMIO(0x23b4) |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 652 | #define GEN8_OABUFFER _MMIO(0x2b14) |
Lionel Landwerlin | b82ed43 | 2018-03-26 10:08:26 +0100 | [diff] [blame] | 653 | #define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */ |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 654 | |
| 655 | #define GEN7_OASTATUS1 _MMIO(0x2364) |
| 656 | #define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 657 | #define GEN7_OASTATUS1_COUNTER_OVERFLOW (1 << 2) |
| 658 | #define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1 << 1) |
| 659 | #define GEN7_OASTATUS1_REPORT_LOST (1 << 0) |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 660 | |
| 661 | #define GEN7_OASTATUS2 _MMIO(0x2368) |
Lionel Landwerlin | b82ed43 | 2018-03-26 10:08:26 +0100 | [diff] [blame] | 662 | #define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0 |
| 663 | #define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */ |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 664 | |
| 665 | #define GEN8_OASTATUS _MMIO(0x2b08) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 666 | #define GEN8_OASTATUS_OVERRUN_STATUS (1 << 3) |
| 667 | #define GEN8_OASTATUS_COUNTER_OVERFLOW (1 << 2) |
| 668 | #define GEN8_OASTATUS_OABUFFER_OVERFLOW (1 << 1) |
| 669 | #define GEN8_OASTATUS_REPORT_LOST (1 << 0) |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 670 | |
| 671 | #define GEN8_OAHEADPTR _MMIO(0x2B0C) |
Robert Bragg | 19f81df | 2017-06-13 12:23:03 +0100 | [diff] [blame] | 672 | #define GEN8_OAHEADPTR_MASK 0xffffffc0 |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 673 | #define GEN8_OATAILPTR _MMIO(0x2B10) |
Robert Bragg | 19f81df | 2017-06-13 12:23:03 +0100 | [diff] [blame] | 674 | #define GEN8_OATAILPTR_MASK 0xffffffc0 |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 675 | |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 676 | #define OABUFFER_SIZE_128K (0 << 3) |
| 677 | #define OABUFFER_SIZE_256K (1 << 3) |
| 678 | #define OABUFFER_SIZE_512K (2 << 3) |
| 679 | #define OABUFFER_SIZE_1M (3 << 3) |
| 680 | #define OABUFFER_SIZE_2M (4 << 3) |
| 681 | #define OABUFFER_SIZE_4M (5 << 3) |
| 682 | #define OABUFFER_SIZE_8M (6 << 3) |
| 683 | #define OABUFFER_SIZE_16M (7 << 3) |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 684 | |
Robert Bragg | 19f81df | 2017-06-13 12:23:03 +0100 | [diff] [blame] | 685 | /* |
| 686 | * Flexible, Aggregate EU Counter Registers. |
| 687 | * Note: these aren't contiguous |
| 688 | */ |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 689 | #define EU_PERF_CNTL0 _MMIO(0xe458) |
Robert Bragg | 19f81df | 2017-06-13 12:23:03 +0100 | [diff] [blame] | 690 | #define EU_PERF_CNTL1 _MMIO(0xe558) |
| 691 | #define EU_PERF_CNTL2 _MMIO(0xe658) |
| 692 | #define EU_PERF_CNTL3 _MMIO(0xe758) |
| 693 | #define EU_PERF_CNTL4 _MMIO(0xe45c) |
| 694 | #define EU_PERF_CNTL5 _MMIO(0xe55c) |
| 695 | #define EU_PERF_CNTL6 _MMIO(0xe65c) |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 696 | |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 697 | /* |
| 698 | * OA Boolean state |
| 699 | */ |
| 700 | |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 701 | #define OASTARTTRIG1 _MMIO(0x2710) |
| 702 | #define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000 |
| 703 | #define OASTARTTRIG1_THRESHOLD_MASK 0xffff |
| 704 | |
| 705 | #define OASTARTTRIG2 _MMIO(0x2714) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 706 | #define OASTARTTRIG2_INVERT_A_0 (1 << 0) |
| 707 | #define OASTARTTRIG2_INVERT_A_1 (1 << 1) |
| 708 | #define OASTARTTRIG2_INVERT_A_2 (1 << 2) |
| 709 | #define OASTARTTRIG2_INVERT_A_3 (1 << 3) |
| 710 | #define OASTARTTRIG2_INVERT_A_4 (1 << 4) |
| 711 | #define OASTARTTRIG2_INVERT_A_5 (1 << 5) |
| 712 | #define OASTARTTRIG2_INVERT_A_6 (1 << 6) |
| 713 | #define OASTARTTRIG2_INVERT_A_7 (1 << 7) |
| 714 | #define OASTARTTRIG2_INVERT_A_8 (1 << 8) |
| 715 | #define OASTARTTRIG2_INVERT_A_9 (1 << 9) |
| 716 | #define OASTARTTRIG2_INVERT_A_10 (1 << 10) |
| 717 | #define OASTARTTRIG2_INVERT_A_11 (1 << 11) |
| 718 | #define OASTARTTRIG2_INVERT_A_12 (1 << 12) |
| 719 | #define OASTARTTRIG2_INVERT_A_13 (1 << 13) |
| 720 | #define OASTARTTRIG2_INVERT_A_14 (1 << 14) |
| 721 | #define OASTARTTRIG2_INVERT_A_15 (1 << 15) |
| 722 | #define OASTARTTRIG2_INVERT_B_0 (1 << 16) |
| 723 | #define OASTARTTRIG2_INVERT_B_1 (1 << 17) |
| 724 | #define OASTARTTRIG2_INVERT_B_2 (1 << 18) |
| 725 | #define OASTARTTRIG2_INVERT_B_3 (1 << 19) |
| 726 | #define OASTARTTRIG2_INVERT_C_0 (1 << 20) |
| 727 | #define OASTARTTRIG2_INVERT_C_1 (1 << 21) |
| 728 | #define OASTARTTRIG2_INVERT_D_0 (1 << 22) |
| 729 | #define OASTARTTRIG2_THRESHOLD_ENABLE (1 << 23) |
| 730 | #define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1 << 24) |
| 731 | #define OASTARTTRIG2_EVENT_SELECT_0 (1 << 28) |
| 732 | #define OASTARTTRIG2_EVENT_SELECT_1 (1 << 29) |
| 733 | #define OASTARTTRIG2_EVENT_SELECT_2 (1 << 30) |
| 734 | #define OASTARTTRIG2_EVENT_SELECT_3 (1 << 31) |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 735 | |
| 736 | #define OASTARTTRIG3 _MMIO(0x2718) |
| 737 | #define OASTARTTRIG3_NOA_SELECT_MASK 0xf |
| 738 | #define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0 |
| 739 | #define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4 |
| 740 | #define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8 |
| 741 | #define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12 |
| 742 | #define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16 |
| 743 | #define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20 |
| 744 | #define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24 |
| 745 | #define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28 |
| 746 | |
| 747 | #define OASTARTTRIG4 _MMIO(0x271c) |
| 748 | #define OASTARTTRIG4_NOA_SELECT_MASK 0xf |
| 749 | #define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0 |
| 750 | #define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4 |
| 751 | #define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8 |
| 752 | #define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12 |
| 753 | #define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16 |
| 754 | #define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20 |
| 755 | #define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24 |
| 756 | #define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28 |
| 757 | |
| 758 | #define OASTARTTRIG5 _MMIO(0x2720) |
| 759 | #define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000 |
| 760 | #define OASTARTTRIG5_THRESHOLD_MASK 0xffff |
| 761 | |
| 762 | #define OASTARTTRIG6 _MMIO(0x2724) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 763 | #define OASTARTTRIG6_INVERT_A_0 (1 << 0) |
| 764 | #define OASTARTTRIG6_INVERT_A_1 (1 << 1) |
| 765 | #define OASTARTTRIG6_INVERT_A_2 (1 << 2) |
| 766 | #define OASTARTTRIG6_INVERT_A_3 (1 << 3) |
| 767 | #define OASTARTTRIG6_INVERT_A_4 (1 << 4) |
| 768 | #define OASTARTTRIG6_INVERT_A_5 (1 << 5) |
| 769 | #define OASTARTTRIG6_INVERT_A_6 (1 << 6) |
| 770 | #define OASTARTTRIG6_INVERT_A_7 (1 << 7) |
| 771 | #define OASTARTTRIG6_INVERT_A_8 (1 << 8) |
| 772 | #define OASTARTTRIG6_INVERT_A_9 (1 << 9) |
| 773 | #define OASTARTTRIG6_INVERT_A_10 (1 << 10) |
| 774 | #define OASTARTTRIG6_INVERT_A_11 (1 << 11) |
| 775 | #define OASTARTTRIG6_INVERT_A_12 (1 << 12) |
| 776 | #define OASTARTTRIG6_INVERT_A_13 (1 << 13) |
| 777 | #define OASTARTTRIG6_INVERT_A_14 (1 << 14) |
| 778 | #define OASTARTTRIG6_INVERT_A_15 (1 << 15) |
| 779 | #define OASTARTTRIG6_INVERT_B_0 (1 << 16) |
| 780 | #define OASTARTTRIG6_INVERT_B_1 (1 << 17) |
| 781 | #define OASTARTTRIG6_INVERT_B_2 (1 << 18) |
| 782 | #define OASTARTTRIG6_INVERT_B_3 (1 << 19) |
| 783 | #define OASTARTTRIG6_INVERT_C_0 (1 << 20) |
| 784 | #define OASTARTTRIG6_INVERT_C_1 (1 << 21) |
| 785 | #define OASTARTTRIG6_INVERT_D_0 (1 << 22) |
| 786 | #define OASTARTTRIG6_THRESHOLD_ENABLE (1 << 23) |
| 787 | #define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1 << 24) |
| 788 | #define OASTARTTRIG6_EVENT_SELECT_4 (1 << 28) |
| 789 | #define OASTARTTRIG6_EVENT_SELECT_5 (1 << 29) |
| 790 | #define OASTARTTRIG6_EVENT_SELECT_6 (1 << 30) |
| 791 | #define OASTARTTRIG6_EVENT_SELECT_7 (1 << 31) |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 792 | |
| 793 | #define OASTARTTRIG7 _MMIO(0x2728) |
| 794 | #define OASTARTTRIG7_NOA_SELECT_MASK 0xf |
| 795 | #define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0 |
| 796 | #define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4 |
| 797 | #define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8 |
| 798 | #define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12 |
| 799 | #define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16 |
| 800 | #define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20 |
| 801 | #define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24 |
| 802 | #define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28 |
| 803 | |
| 804 | #define OASTARTTRIG8 _MMIO(0x272c) |
| 805 | #define OASTARTTRIG8_NOA_SELECT_MASK 0xf |
| 806 | #define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0 |
| 807 | #define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4 |
| 808 | #define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8 |
| 809 | #define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12 |
| 810 | #define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16 |
| 811 | #define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20 |
| 812 | #define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24 |
| 813 | #define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28 |
| 814 | |
Lionel Landwerlin | 7853d92 | 2017-08-03 17:58:11 +0100 | [diff] [blame] | 815 | #define OAREPORTTRIG1 _MMIO(0x2740) |
| 816 | #define OAREPORTTRIG1_THRESHOLD_MASK 0xffff |
| 817 | #define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */ |
| 818 | |
| 819 | #define OAREPORTTRIG2 _MMIO(0x2744) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 820 | #define OAREPORTTRIG2_INVERT_A_0 (1 << 0) |
| 821 | #define OAREPORTTRIG2_INVERT_A_1 (1 << 1) |
| 822 | #define OAREPORTTRIG2_INVERT_A_2 (1 << 2) |
| 823 | #define OAREPORTTRIG2_INVERT_A_3 (1 << 3) |
| 824 | #define OAREPORTTRIG2_INVERT_A_4 (1 << 4) |
| 825 | #define OAREPORTTRIG2_INVERT_A_5 (1 << 5) |
| 826 | #define OAREPORTTRIG2_INVERT_A_6 (1 << 6) |
| 827 | #define OAREPORTTRIG2_INVERT_A_7 (1 << 7) |
| 828 | #define OAREPORTTRIG2_INVERT_A_8 (1 << 8) |
| 829 | #define OAREPORTTRIG2_INVERT_A_9 (1 << 9) |
| 830 | #define OAREPORTTRIG2_INVERT_A_10 (1 << 10) |
| 831 | #define OAREPORTTRIG2_INVERT_A_11 (1 << 11) |
| 832 | #define OAREPORTTRIG2_INVERT_A_12 (1 << 12) |
| 833 | #define OAREPORTTRIG2_INVERT_A_13 (1 << 13) |
| 834 | #define OAREPORTTRIG2_INVERT_A_14 (1 << 14) |
| 835 | #define OAREPORTTRIG2_INVERT_A_15 (1 << 15) |
| 836 | #define OAREPORTTRIG2_INVERT_B_0 (1 << 16) |
| 837 | #define OAREPORTTRIG2_INVERT_B_1 (1 << 17) |
| 838 | #define OAREPORTTRIG2_INVERT_B_2 (1 << 18) |
| 839 | #define OAREPORTTRIG2_INVERT_B_3 (1 << 19) |
| 840 | #define OAREPORTTRIG2_INVERT_C_0 (1 << 20) |
| 841 | #define OAREPORTTRIG2_INVERT_C_1 (1 << 21) |
| 842 | #define OAREPORTTRIG2_INVERT_D_0 (1 << 22) |
| 843 | #define OAREPORTTRIG2_THRESHOLD_ENABLE (1 << 23) |
| 844 | #define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31) |
Lionel Landwerlin | 7853d92 | 2017-08-03 17:58:11 +0100 | [diff] [blame] | 845 | |
| 846 | #define OAREPORTTRIG3 _MMIO(0x2748) |
| 847 | #define OAREPORTTRIG3_NOA_SELECT_MASK 0xf |
| 848 | #define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0 |
| 849 | #define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4 |
| 850 | #define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8 |
| 851 | #define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12 |
| 852 | #define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16 |
| 853 | #define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20 |
| 854 | #define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24 |
| 855 | #define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28 |
| 856 | |
| 857 | #define OAREPORTTRIG4 _MMIO(0x274c) |
| 858 | #define OAREPORTTRIG4_NOA_SELECT_MASK 0xf |
| 859 | #define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0 |
| 860 | #define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4 |
| 861 | #define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8 |
| 862 | #define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12 |
| 863 | #define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16 |
| 864 | #define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20 |
| 865 | #define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24 |
| 866 | #define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28 |
| 867 | |
| 868 | #define OAREPORTTRIG5 _MMIO(0x2750) |
| 869 | #define OAREPORTTRIG5_THRESHOLD_MASK 0xffff |
| 870 | #define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */ |
| 871 | |
| 872 | #define OAREPORTTRIG6 _MMIO(0x2754) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 873 | #define OAREPORTTRIG6_INVERT_A_0 (1 << 0) |
| 874 | #define OAREPORTTRIG6_INVERT_A_1 (1 << 1) |
| 875 | #define OAREPORTTRIG6_INVERT_A_2 (1 << 2) |
| 876 | #define OAREPORTTRIG6_INVERT_A_3 (1 << 3) |
| 877 | #define OAREPORTTRIG6_INVERT_A_4 (1 << 4) |
| 878 | #define OAREPORTTRIG6_INVERT_A_5 (1 << 5) |
| 879 | #define OAREPORTTRIG6_INVERT_A_6 (1 << 6) |
| 880 | #define OAREPORTTRIG6_INVERT_A_7 (1 << 7) |
| 881 | #define OAREPORTTRIG6_INVERT_A_8 (1 << 8) |
| 882 | #define OAREPORTTRIG6_INVERT_A_9 (1 << 9) |
| 883 | #define OAREPORTTRIG6_INVERT_A_10 (1 << 10) |
| 884 | #define OAREPORTTRIG6_INVERT_A_11 (1 << 11) |
| 885 | #define OAREPORTTRIG6_INVERT_A_12 (1 << 12) |
| 886 | #define OAREPORTTRIG6_INVERT_A_13 (1 << 13) |
| 887 | #define OAREPORTTRIG6_INVERT_A_14 (1 << 14) |
| 888 | #define OAREPORTTRIG6_INVERT_A_15 (1 << 15) |
| 889 | #define OAREPORTTRIG6_INVERT_B_0 (1 << 16) |
| 890 | #define OAREPORTTRIG6_INVERT_B_1 (1 << 17) |
| 891 | #define OAREPORTTRIG6_INVERT_B_2 (1 << 18) |
| 892 | #define OAREPORTTRIG6_INVERT_B_3 (1 << 19) |
| 893 | #define OAREPORTTRIG6_INVERT_C_0 (1 << 20) |
| 894 | #define OAREPORTTRIG6_INVERT_C_1 (1 << 21) |
| 895 | #define OAREPORTTRIG6_INVERT_D_0 (1 << 22) |
| 896 | #define OAREPORTTRIG6_THRESHOLD_ENABLE (1 << 23) |
| 897 | #define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31) |
Lionel Landwerlin | 7853d92 | 2017-08-03 17:58:11 +0100 | [diff] [blame] | 898 | |
| 899 | #define OAREPORTTRIG7 _MMIO(0x2758) |
| 900 | #define OAREPORTTRIG7_NOA_SELECT_MASK 0xf |
| 901 | #define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0 |
| 902 | #define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4 |
| 903 | #define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8 |
| 904 | #define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12 |
| 905 | #define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16 |
| 906 | #define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20 |
| 907 | #define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24 |
| 908 | #define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28 |
| 909 | |
| 910 | #define OAREPORTTRIG8 _MMIO(0x275c) |
| 911 | #define OAREPORTTRIG8_NOA_SELECT_MASK 0xf |
| 912 | #define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0 |
| 913 | #define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4 |
| 914 | #define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8 |
| 915 | #define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12 |
| 916 | #define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16 |
| 917 | #define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20 |
| 918 | #define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24 |
| 919 | #define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28 |
| 920 | |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 921 | /* CECX_0 */ |
| 922 | #define OACEC_COMPARE_LESS_OR_EQUAL 6 |
| 923 | #define OACEC_COMPARE_NOT_EQUAL 5 |
| 924 | #define OACEC_COMPARE_LESS_THAN 4 |
| 925 | #define OACEC_COMPARE_GREATER_OR_EQUAL 3 |
| 926 | #define OACEC_COMPARE_EQUAL 2 |
| 927 | #define OACEC_COMPARE_GREATER_THAN 1 |
| 928 | #define OACEC_COMPARE_ANY_EQUAL 0 |
| 929 | |
| 930 | #define OACEC_COMPARE_VALUE_MASK 0xffff |
| 931 | #define OACEC_COMPARE_VALUE_SHIFT 3 |
| 932 | |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 933 | #define OACEC_SELECT_NOA (0 << 19) |
| 934 | #define OACEC_SELECT_PREV (1 << 19) |
| 935 | #define OACEC_SELECT_BOOLEAN (2 << 19) |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 936 | |
| 937 | /* CECX_1 */ |
| 938 | #define OACEC_MASK_MASK 0xffff |
| 939 | #define OACEC_CONSIDERATIONS_MASK 0xffff |
| 940 | #define OACEC_CONSIDERATIONS_SHIFT 16 |
| 941 | |
| 942 | #define OACEC0_0 _MMIO(0x2770) |
| 943 | #define OACEC0_1 _MMIO(0x2774) |
| 944 | #define OACEC1_0 _MMIO(0x2778) |
| 945 | #define OACEC1_1 _MMIO(0x277c) |
| 946 | #define OACEC2_0 _MMIO(0x2780) |
| 947 | #define OACEC2_1 _MMIO(0x2784) |
| 948 | #define OACEC3_0 _MMIO(0x2788) |
| 949 | #define OACEC3_1 _MMIO(0x278c) |
| 950 | #define OACEC4_0 _MMIO(0x2790) |
| 951 | #define OACEC4_1 _MMIO(0x2794) |
| 952 | #define OACEC5_0 _MMIO(0x2798) |
| 953 | #define OACEC5_1 _MMIO(0x279c) |
| 954 | #define OACEC6_0 _MMIO(0x27a0) |
| 955 | #define OACEC6_1 _MMIO(0x27a4) |
| 956 | #define OACEC7_0 _MMIO(0x27a8) |
| 957 | #define OACEC7_1 _MMIO(0x27ac) |
| 958 | |
Lionel Landwerlin | f89823c | 2017-08-03 18:05:50 +0100 | [diff] [blame] | 959 | /* OA perf counters */ |
| 960 | #define OA_PERFCNT1_LO _MMIO(0x91B8) |
| 961 | #define OA_PERFCNT1_HI _MMIO(0x91BC) |
| 962 | #define OA_PERFCNT2_LO _MMIO(0x91C0) |
| 963 | #define OA_PERFCNT2_HI _MMIO(0x91C4) |
Lionel Landwerlin | 95690a0 | 2017-11-10 19:08:43 +0000 | [diff] [blame] | 964 | #define OA_PERFCNT3_LO _MMIO(0x91C8) |
| 965 | #define OA_PERFCNT3_HI _MMIO(0x91CC) |
| 966 | #define OA_PERFCNT4_LO _MMIO(0x91D8) |
| 967 | #define OA_PERFCNT4_HI _MMIO(0x91DC) |
Lionel Landwerlin | f89823c | 2017-08-03 18:05:50 +0100 | [diff] [blame] | 968 | |
| 969 | #define OA_PERFMATRIX_LO _MMIO(0x91C8) |
| 970 | #define OA_PERFMATRIX_HI _MMIO(0x91CC) |
| 971 | |
| 972 | /* RPM unit config (Gen8+) */ |
| 973 | #define RPM_CONFIG0 _MMIO(0x0D00) |
Lionel Landwerlin | dab9178 | 2017-11-10 19:08:44 +0000 | [diff] [blame] | 974 | #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3 |
| 975 | #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT) |
| 976 | #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0 |
| 977 | #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1 |
Paulo Zanoni | d775a7b | 2018-01-09 21:28:35 -0200 | [diff] [blame] | 978 | #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3 |
| 979 | #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT) |
| 980 | #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0 |
| 981 | #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1 |
| 982 | #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2 |
| 983 | #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3 |
Lionel Landwerlin | dab9178 | 2017-11-10 19:08:44 +0000 | [diff] [blame] | 984 | #define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1 |
| 985 | #define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT) |
| 986 | |
Lionel Landwerlin | f89823c | 2017-08-03 18:05:50 +0100 | [diff] [blame] | 987 | #define RPM_CONFIG1 _MMIO(0x0D04) |
Lionel Landwerlin | 95690a0 | 2017-11-10 19:08:43 +0000 | [diff] [blame] | 988 | #define GEN10_GT_NOA_ENABLE (1 << 9) |
Lionel Landwerlin | f89823c | 2017-08-03 18:05:50 +0100 | [diff] [blame] | 989 | |
Lionel Landwerlin | dab9178 | 2017-11-10 19:08:44 +0000 | [diff] [blame] | 990 | /* GPM unit config (Gen9+) */ |
| 991 | #define CTC_MODE _MMIO(0xA26C) |
| 992 | #define CTC_SOURCE_PARAMETER_MASK 1 |
| 993 | #define CTC_SOURCE_CRYSTAL_CLOCK 0 |
| 994 | #define CTC_SOURCE_DIVIDE_LOGIC 1 |
| 995 | #define CTC_SHIFT_PARAMETER_SHIFT 1 |
| 996 | #define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT) |
| 997 | |
Lionel Landwerlin | 5888576 | 2017-11-10 19:08:42 +0000 | [diff] [blame] | 998 | /* RCP unit config (Gen8+) */ |
| 999 | #define RCP_CONFIG _MMIO(0x0D08) |
Lionel Landwerlin | f89823c | 2017-08-03 18:05:50 +0100 | [diff] [blame] | 1000 | |
Lionel Landwerlin | a54b19f | 2017-11-10 19:08:39 +0000 | [diff] [blame] | 1001 | /* NOA (HSW) */ |
| 1002 | #define HSW_MBVID2_NOA0 _MMIO(0x9E80) |
| 1003 | #define HSW_MBVID2_NOA1 _MMIO(0x9E84) |
| 1004 | #define HSW_MBVID2_NOA2 _MMIO(0x9E88) |
| 1005 | #define HSW_MBVID2_NOA3 _MMIO(0x9E8C) |
| 1006 | #define HSW_MBVID2_NOA4 _MMIO(0x9E90) |
| 1007 | #define HSW_MBVID2_NOA5 _MMIO(0x9E94) |
| 1008 | #define HSW_MBVID2_NOA6 _MMIO(0x9E98) |
| 1009 | #define HSW_MBVID2_NOA7 _MMIO(0x9E9C) |
| 1010 | #define HSW_MBVID2_NOA8 _MMIO(0x9EA0) |
| 1011 | #define HSW_MBVID2_NOA9 _MMIO(0x9EA4) |
| 1012 | |
| 1013 | #define HSW_MBVID2_MISR0 _MMIO(0x9EC0) |
| 1014 | |
Lionel Landwerlin | f89823c | 2017-08-03 18:05:50 +0100 | [diff] [blame] | 1015 | /* NOA (Gen8+) */ |
| 1016 | #define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4) |
| 1017 | |
| 1018 | #define MICRO_BP0_0 _MMIO(0x9800) |
| 1019 | #define MICRO_BP0_2 _MMIO(0x9804) |
| 1020 | #define MICRO_BP0_1 _MMIO(0x9808) |
| 1021 | |
| 1022 | #define MICRO_BP1_0 _MMIO(0x980C) |
| 1023 | #define MICRO_BP1_2 _MMIO(0x9810) |
| 1024 | #define MICRO_BP1_1 _MMIO(0x9814) |
| 1025 | |
| 1026 | #define MICRO_BP2_0 _MMIO(0x9818) |
| 1027 | #define MICRO_BP2_2 _MMIO(0x981C) |
| 1028 | #define MICRO_BP2_1 _MMIO(0x9820) |
| 1029 | |
| 1030 | #define MICRO_BP3_0 _MMIO(0x9824) |
| 1031 | #define MICRO_BP3_2 _MMIO(0x9828) |
| 1032 | #define MICRO_BP3_1 _MMIO(0x982C) |
| 1033 | |
| 1034 | #define MICRO_BP_TRIGGER _MMIO(0x9830) |
| 1035 | #define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834) |
| 1036 | #define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838) |
| 1037 | #define MICRO_BP_FIRED_ARMED _MMIO(0x983C) |
| 1038 | |
| 1039 | #define GDT_CHICKEN_BITS _MMIO(0x9840) |
| 1040 | #define GT_NOA_ENABLE 0x00000080 |
| 1041 | |
| 1042 | #define NOA_DATA _MMIO(0x986C) |
| 1043 | #define NOA_WRITE _MMIO(0x9888) |
Lionel Landwerlin | bf210f6 | 2019-06-02 01:58:45 +0300 | [diff] [blame] | 1044 | #define GEN10_NOA_WRITE_HIGH _MMIO(0x9884) |
Kenneth Graunke | 180b813 | 2014-03-25 22:52:03 -0700 | [diff] [blame] | 1045 | |
Brad Volkin | 220375a | 2014-02-18 10:15:51 -0800 | [diff] [blame] | 1046 | #define _GEN7_PIPEA_DE_LOAD_SL 0x70068 |
| 1047 | #define _GEN7_PIPEB_DE_LOAD_SL 0x71068 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1048 | #define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL) |
Brad Volkin | 220375a | 2014-02-18 10:15:51 -0800 | [diff] [blame] | 1049 | |
Brad Volkin | 5947de9 | 2014-02-18 10:15:50 -0800 | [diff] [blame] | 1050 | /* |
Chris Wilson | dc96e9b | 2010-10-01 12:05:06 +0100 | [diff] [blame] | 1051 | * Reset registers |
| 1052 | */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1053 | #define DEBUG_RESET_I830 _MMIO(0x6070) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 1054 | #define DEBUG_RESET_FULL (1 << 7) |
| 1055 | #define DEBUG_RESET_RENDER (1 << 8) |
| 1056 | #define DEBUG_RESET_DISPLAY (1 << 9) |
Chris Wilson | dc96e9b | 2010-10-01 12:05:06 +0100 | [diff] [blame] | 1057 | |
Jesse Barnes | 57f350b | 2012-03-28 13:39:25 -0700 | [diff] [blame] | 1058 | /* |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 1059 | * IOSF sideband |
| 1060 | */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1061 | #define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100) |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 1062 | #define IOSF_DEVFN_SHIFT 24 |
| 1063 | #define IOSF_OPCODE_SHIFT 16 |
| 1064 | #define IOSF_PORT_SHIFT 8 |
| 1065 | #define IOSF_BYTE_ENABLES_SHIFT 4 |
| 1066 | #define IOSF_BAR_SHIFT 1 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 1067 | #define IOSF_SB_BUSY (1 << 0) |
Jani Nikula | 4688d45 | 2016-02-04 12:50:53 +0200 | [diff] [blame] | 1068 | #define IOSF_PORT_BUNIT 0x03 |
| 1069 | #define IOSF_PORT_PUNIT 0x04 |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 1070 | #define IOSF_PORT_NC 0x11 |
| 1071 | #define IOSF_PORT_DPIO 0x12 |
Jani Nikula | e9f882a | 2013-08-27 15:12:14 +0300 | [diff] [blame] | 1072 | #define IOSF_PORT_GPIO_NC 0x13 |
| 1073 | #define IOSF_PORT_CCK 0x14 |
Jani Nikula | 4688d45 | 2016-02-04 12:50:53 +0200 | [diff] [blame] | 1074 | #define IOSF_PORT_DPIO_2 0x1a |
| 1075 | #define IOSF_PORT_FLISDSI 0x1b |
Deepak M | dfb19ed | 2016-02-04 18:55:15 +0200 | [diff] [blame] | 1076 | #define IOSF_PORT_GPIO_SC 0x48 |
| 1077 | #define IOSF_PORT_GPIO_SUS 0xa8 |
Jani Nikula | 4688d45 | 2016-02-04 12:50:53 +0200 | [diff] [blame] | 1078 | #define IOSF_PORT_CCU 0xa9 |
Jani Nikula | 7071af9 | 2016-03-18 13:11:15 +0200 | [diff] [blame] | 1079 | #define CHV_IOSF_PORT_GPIO_N 0x13 |
| 1080 | #define CHV_IOSF_PORT_GPIO_SE 0x48 |
| 1081 | #define CHV_IOSF_PORT_GPIO_E 0xa8 |
| 1082 | #define CHV_IOSF_PORT_GPIO_SW 0xb2 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1083 | #define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104) |
| 1084 | #define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108) |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 1085 | |
Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 1086 | /* See configdb bunit SB addr map */ |
| 1087 | #define BUNIT_REG_BISOC 0x11 |
| 1088 | |
Ville Syrjälä | 5e0b6697 | 2018-11-29 19:55:04 +0200 | [diff] [blame] | 1089 | /* PUNIT_REG_*SSPM0 */ |
| 1090 | #define _SSPM0_SSC(val) ((val) << 0) |
| 1091 | #define SSPM0_SSC_MASK _SSPM0_SSC(0x3) |
| 1092 | #define SSPM0_SSC_PWR_ON _SSPM0_SSC(0x0) |
| 1093 | #define SSPM0_SSC_CLK_GATE _SSPM0_SSC(0x1) |
| 1094 | #define SSPM0_SSC_RESET _SSPM0_SSC(0x2) |
| 1095 | #define SSPM0_SSC_PWR_GATE _SSPM0_SSC(0x3) |
| 1096 | #define _SSPM0_SSS(val) ((val) << 24) |
| 1097 | #define SSPM0_SSS_MASK _SSPM0_SSS(0x3) |
| 1098 | #define SSPM0_SSS_PWR_ON _SSPM0_SSS(0x0) |
| 1099 | #define SSPM0_SSS_CLK_GATE _SSPM0_SSS(0x1) |
| 1100 | #define SSPM0_SSS_RESET _SSPM0_SSS(0x2) |
| 1101 | #define SSPM0_SSS_PWR_GATE _SSPM0_SSS(0x3) |
| 1102 | |
| 1103 | /* PUNIT_REG_*SSPM1 */ |
| 1104 | #define SSPM1_FREQSTAT_SHIFT 24 |
| 1105 | #define SSPM1_FREQSTAT_MASK (0x1f << SSPM1_FREQSTAT_SHIFT) |
| 1106 | #define SSPM1_FREQGUAR_SHIFT 8 |
| 1107 | #define SSPM1_FREQGUAR_MASK (0x1f << SSPM1_FREQGUAR_SHIFT) |
| 1108 | #define SSPM1_FREQ_SHIFT 0 |
| 1109 | #define SSPM1_FREQ_MASK (0x1f << SSPM1_FREQ_SHIFT) |
| 1110 | |
| 1111 | #define PUNIT_REG_VEDSSPM0 0x32 |
| 1112 | #define PUNIT_REG_VEDSSPM1 0x33 |
| 1113 | |
Ville Syrjälä | c11b813 | 2018-11-29 19:55:03 +0200 | [diff] [blame] | 1114 | #define PUNIT_REG_DSPSSPM 0x36 |
Ville Syrjälä | 383c5a6 | 2014-06-28 02:03:57 +0300 | [diff] [blame] | 1115 | #define DSPFREQSTAT_SHIFT_CHV 24 |
| 1116 | #define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV) |
| 1117 | #define DSPFREQGUAR_SHIFT_CHV 8 |
| 1118 | #define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV) |
Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 1119 | #define DSPFREQSTAT_SHIFT 30 |
| 1120 | #define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT) |
| 1121 | #define DSPFREQGUAR_SHIFT 14 |
| 1122 | #define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT) |
Ville Syrjälä | cfb4141 | 2015-03-05 21:19:51 +0200 | [diff] [blame] | 1123 | #define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */ |
| 1124 | #define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */ |
| 1125 | #define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */ |
Ville Syrjälä | 26972b0 | 2014-06-28 02:04:11 +0300 | [diff] [blame] | 1126 | #define _DP_SSC(val, pipe) ((val) << (2 * (pipe))) |
| 1127 | #define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe)) |
| 1128 | #define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe)) |
| 1129 | #define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe)) |
| 1130 | #define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe)) |
| 1131 | #define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe)) |
| 1132 | #define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16)) |
| 1133 | #define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe)) |
| 1134 | #define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe)) |
| 1135 | #define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe)) |
| 1136 | #define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe)) |
| 1137 | #define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe)) |
Imre Deak | a30180a | 2014-03-04 19:23:02 +0200 | [diff] [blame] | 1138 | |
Ville Syrjälä | 5e0b6697 | 2018-11-29 19:55:04 +0200 | [diff] [blame] | 1139 | #define PUNIT_REG_ISPSSPM0 0x39 |
| 1140 | #define PUNIT_REG_ISPSSPM1 0x3a |
| 1141 | |
Chon Ming Lee | 02f4c9e | 2013-10-03 23:16:17 +0800 | [diff] [blame] | 1142 | #define PUNIT_REG_PWRGT_CTRL 0x60 |
| 1143 | #define PUNIT_REG_PWRGT_STATUS 0x61 |
Imre Deak | d13dd05 | 2018-08-06 12:58:38 +0300 | [diff] [blame] | 1144 | #define PUNIT_PWRGT_MASK(pw_idx) (3 << ((pw_idx) * 2)) |
| 1145 | #define PUNIT_PWRGT_PWR_ON(pw_idx) (0 << ((pw_idx) * 2)) |
| 1146 | #define PUNIT_PWRGT_CLK_GATE(pw_idx) (1 << ((pw_idx) * 2)) |
| 1147 | #define PUNIT_PWRGT_RESET(pw_idx) (2 << ((pw_idx) * 2)) |
| 1148 | #define PUNIT_PWRGT_PWR_GATE(pw_idx) (3 << ((pw_idx) * 2)) |
| 1149 | |
| 1150 | #define PUNIT_PWGT_IDX_RENDER 0 |
| 1151 | #define PUNIT_PWGT_IDX_MEDIA 1 |
| 1152 | #define PUNIT_PWGT_IDX_DISP2D 3 |
| 1153 | #define PUNIT_PWGT_IDX_DPIO_CMN_BC 5 |
| 1154 | #define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_01 6 |
| 1155 | #define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_23 7 |
| 1156 | #define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_01 8 |
| 1157 | #define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_23 9 |
| 1158 | #define PUNIT_PWGT_IDX_DPIO_RX0 10 |
| 1159 | #define PUNIT_PWGT_IDX_DPIO_RX1 11 |
| 1160 | #define PUNIT_PWGT_IDX_DPIO_CMN_D 12 |
Chon Ming Lee | 02f4c9e | 2013-10-03 23:16:17 +0800 | [diff] [blame] | 1161 | |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 1162 | #define PUNIT_REG_GPU_LFM 0xd3 |
| 1163 | #define PUNIT_REG_GPU_FREQ_REQ 0xd4 |
| 1164 | #define PUNIT_REG_GPU_FREQ_STS 0xd8 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 1165 | #define GPLLENABLE (1 << 4) |
| 1166 | #define GENFREQSTATUS (1 << 0) |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 1167 | #define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc |
Deepak S | 31685c2 | 2014-07-03 17:33:01 -0400 | [diff] [blame] | 1168 | #define PUNIT_REG_CZ_TIMESTAMP 0xce |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 1169 | |
| 1170 | #define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */ |
| 1171 | #define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */ |
| 1172 | |
Deepak S | 095acd5 | 2015-01-17 11:05:59 +0530 | [diff] [blame] | 1173 | #define FB_GFX_FMAX_AT_VMAX_FUSE 0x136 |
| 1174 | #define FB_GFX_FREQ_FUSE_MASK 0xff |
| 1175 | #define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24 |
| 1176 | #define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16 |
| 1177 | #define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8 |
| 1178 | |
| 1179 | #define FB_GFX_FMIN_AT_VMIN_FUSE 0x137 |
| 1180 | #define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8 |
| 1181 | |
Ville Syrjälä | fc1ac8d | 2015-03-05 21:19:52 +0200 | [diff] [blame] | 1182 | #define PUNIT_REG_DDR_SETUP2 0x139 |
| 1183 | #define FORCE_DDR_FREQ_REQ_ACK (1 << 8) |
| 1184 | #define FORCE_DDR_LOW_FREQ (1 << 1) |
| 1185 | #define FORCE_DDR_HIGH_FREQ (1 << 0) |
| 1186 | |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 1187 | #define PUNIT_GPU_STATUS_REG 0xdb |
| 1188 | #define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16 |
| 1189 | #define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff |
| 1190 | #define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8 |
| 1191 | #define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff |
| 1192 | |
| 1193 | #define PUNIT_GPU_DUTYCYCLE_REG 0xdf |
| 1194 | #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8 |
| 1195 | #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff |
| 1196 | |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 1197 | #define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c |
| 1198 | #define FB_GFX_MAX_FREQ_FUSE_SHIFT 3 |
| 1199 | #define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8 |
| 1200 | #define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11 |
| 1201 | #define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800 |
| 1202 | #define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34 |
| 1203 | #define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007 |
| 1204 | #define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30 |
| 1205 | #define FB_FMAX_VMIN_FREQ_LO_SHIFT 27 |
| 1206 | #define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000 |
| 1207 | |
Paulo Zanoni | af7187b | 2018-06-12 16:56:53 -0700 | [diff] [blame] | 1208 | #define VLV_TURBO_SOC_OVERRIDE 0x04 |
| 1209 | #define VLV_OVERRIDE_EN 1 |
| 1210 | #define VLV_SOC_TDP_EN (1 << 1) |
| 1211 | #define VLV_BIAS_CPU_125_SOC_875 (6 << 2) |
| 1212 | #define CHV_BIAS_CPU_50_SOC_50 (3 << 2) |
Deepak S | 3ef6234 | 2015-04-29 08:36:24 +0530 | [diff] [blame] | 1213 | |
ymohanma | be4fc04 | 2013-08-27 23:40:56 +0300 | [diff] [blame] | 1214 | /* vlv2 north clock has */ |
Chon Ming Lee | 24eb2d5 | 2013-09-27 15:31:00 +0800 | [diff] [blame] | 1215 | #define CCK_FUSE_REG 0x8 |
| 1216 | #define CCK_FUSE_HPLL_FREQ_MASK 0x3 |
ymohanma | be4fc04 | 2013-08-27 23:40:56 +0300 | [diff] [blame] | 1217 | #define CCK_REG_DSI_PLL_FUSE 0x44 |
| 1218 | #define CCK_REG_DSI_PLL_CONTROL 0x48 |
| 1219 | #define DSI_PLL_VCO_EN (1 << 31) |
| 1220 | #define DSI_PLL_LDO_GATE (1 << 30) |
| 1221 | #define DSI_PLL_P1_POST_DIV_SHIFT 17 |
| 1222 | #define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17) |
| 1223 | #define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13) |
| 1224 | #define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12) |
| 1225 | #define DSI_PLL_MUX_MASK (3 << 9) |
| 1226 | #define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10) |
| 1227 | #define DSI_PLL_MUX_DSI0_CCK (1 << 10) |
| 1228 | #define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9) |
| 1229 | #define DSI_PLL_MUX_DSI1_CCK (1 << 9) |
| 1230 | #define DSI_PLL_CLK_GATE_MASK (0xf << 5) |
| 1231 | #define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8) |
| 1232 | #define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7) |
| 1233 | #define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6) |
| 1234 | #define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5) |
| 1235 | #define DSI_PLL_LOCK (1 << 0) |
| 1236 | #define CCK_REG_DSI_PLL_DIVIDER 0x4c |
| 1237 | #define DSI_PLL_LFSR (1 << 31) |
| 1238 | #define DSI_PLL_FRACTION_EN (1 << 30) |
| 1239 | #define DSI_PLL_FRAC_COUNTER_SHIFT 27 |
| 1240 | #define DSI_PLL_FRAC_COUNTER_MASK (7 << 27) |
| 1241 | #define DSI_PLL_USYNC_CNT_SHIFT 18 |
| 1242 | #define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18) |
| 1243 | #define DSI_PLL_N1_DIV_SHIFT 16 |
| 1244 | #define DSI_PLL_N1_DIV_MASK (3 << 16) |
| 1245 | #define DSI_PLL_M1_DIV_SHIFT 0 |
| 1246 | #define DSI_PLL_M1_DIV_MASK (0x1ff << 0) |
Ville Syrjälä | bfa7df0 | 2015-09-24 23:29:18 +0300 | [diff] [blame] | 1247 | #define CCK_CZ_CLOCK_CONTROL 0x62 |
Ville Syrjälä | c30fec6 | 2016-03-04 21:43:02 +0200 | [diff] [blame] | 1248 | #define CCK_GPLL_CLOCK_CONTROL 0x67 |
Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 1249 | #define CCK_DISPLAY_CLOCK_CONTROL 0x6b |
Ville Syrjälä | 35d38d1 | 2016-03-02 17:22:16 +0200 | [diff] [blame] | 1250 | #define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c |
Vandana Kannan | 87d5d25 | 2015-09-24 23:29:17 +0300 | [diff] [blame] | 1251 | #define CCK_TRUNK_FORCE_ON (1 << 17) |
| 1252 | #define CCK_TRUNK_FORCE_OFF (1 << 16) |
| 1253 | #define CCK_FREQUENCY_STATUS (0x1f << 8) |
| 1254 | #define CCK_FREQUENCY_STATUS_SHIFT 8 |
| 1255 | #define CCK_FREQUENCY_VALUES (0x1f << 0) |
ymohanma | be4fc04 | 2013-08-27 23:40:56 +0300 | [diff] [blame] | 1256 | |
Ander Conselvan de Oliveira | f38861b | 2016-10-06 19:22:18 +0300 | [diff] [blame] | 1257 | /* DPIO registers */ |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 1258 | #define DPIO_DEVFN 0 |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 1259 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1260 | #define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 1261 | #define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */ |
| 1262 | #define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */ |
| 1263 | #define DPIO_SFR_BYPASS (1 << 1) |
| 1264 | #define DPIO_CMNRST (1 << 0) |
Jesse Barnes | 57f350b | 2012-03-28 13:39:25 -0700 | [diff] [blame] | 1265 | |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 1266 | #define DPIO_PHY(pipe) ((pipe) >> 1) |
| 1267 | #define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy]) |
| 1268 | |
Daniel Vetter | 598fac6 | 2013-04-18 22:01:46 +0200 | [diff] [blame] | 1269 | /* |
| 1270 | * Per pipe/PLL DPIO regs |
| 1271 | */ |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1272 | #define _VLV_PLL_DW3_CH0 0x800c |
Jesse Barnes | 57f350b | 2012-03-28 13:39:25 -0700 | [diff] [blame] | 1273 | #define DPIO_POST_DIV_SHIFT (28) /* 3 bits */ |
Daniel Vetter | 598fac6 | 2013-04-18 22:01:46 +0200 | [diff] [blame] | 1274 | #define DPIO_POST_DIV_DAC 0 |
| 1275 | #define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */ |
| 1276 | #define DPIO_POST_DIV_LVDS1 2 |
| 1277 | #define DPIO_POST_DIV_LVDS2 3 |
Jesse Barnes | 57f350b | 2012-03-28 13:39:25 -0700 | [diff] [blame] | 1278 | #define DPIO_K_SHIFT (24) /* 4 bits */ |
| 1279 | #define DPIO_P1_SHIFT (21) /* 3 bits */ |
| 1280 | #define DPIO_P2_SHIFT (16) /* 5 bits */ |
| 1281 | #define DPIO_N_SHIFT (12) /* 4 bits */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 1282 | #define DPIO_ENABLE_CALIBRATION (1 << 11) |
Jesse Barnes | 57f350b | 2012-03-28 13:39:25 -0700 | [diff] [blame] | 1283 | #define DPIO_M1DIV_SHIFT (8) /* 3 bits */ |
| 1284 | #define DPIO_M2DIV_MASK 0xff |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1285 | #define _VLV_PLL_DW3_CH1 0x802c |
| 1286 | #define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1) |
Jesse Barnes | 57f350b | 2012-03-28 13:39:25 -0700 | [diff] [blame] | 1287 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1288 | #define _VLV_PLL_DW5_CH0 0x8014 |
Jesse Barnes | 57f350b | 2012-03-28 13:39:25 -0700 | [diff] [blame] | 1289 | #define DPIO_REFSEL_OVERRIDE 27 |
| 1290 | #define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */ |
| 1291 | #define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */ |
| 1292 | #define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */ |
Vijay Purushothaman | b56747a | 2012-09-27 19:13:03 +0530 | [diff] [blame] | 1293 | #define DPIO_PLL_REFCLK_SEL_MASK 3 |
Jesse Barnes | 57f350b | 2012-03-28 13:39:25 -0700 | [diff] [blame] | 1294 | #define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */ |
| 1295 | #define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */ |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1296 | #define _VLV_PLL_DW5_CH1 0x8034 |
| 1297 | #define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1) |
Jesse Barnes | 57f350b | 2012-03-28 13:39:25 -0700 | [diff] [blame] | 1298 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1299 | #define _VLV_PLL_DW7_CH0 0x801c |
| 1300 | #define _VLV_PLL_DW7_CH1 0x803c |
| 1301 | #define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1) |
Jesse Barnes | 57f350b | 2012-03-28 13:39:25 -0700 | [diff] [blame] | 1302 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1303 | #define _VLV_PLL_DW8_CH0 0x8040 |
| 1304 | #define _VLV_PLL_DW8_CH1 0x8060 |
| 1305 | #define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1) |
Daniel Vetter | 598fac6 | 2013-04-18 22:01:46 +0200 | [diff] [blame] | 1306 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1307 | #define VLV_PLL_DW9_BCAST 0xc044 |
| 1308 | #define _VLV_PLL_DW9_CH0 0x8044 |
| 1309 | #define _VLV_PLL_DW9_CH1 0x8064 |
| 1310 | #define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1) |
Daniel Vetter | 598fac6 | 2013-04-18 22:01:46 +0200 | [diff] [blame] | 1311 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1312 | #define _VLV_PLL_DW10_CH0 0x8048 |
| 1313 | #define _VLV_PLL_DW10_CH1 0x8068 |
| 1314 | #define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1) |
Daniel Vetter | 598fac6 | 2013-04-18 22:01:46 +0200 | [diff] [blame] | 1315 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1316 | #define _VLV_PLL_DW11_CH0 0x804c |
| 1317 | #define _VLV_PLL_DW11_CH1 0x806c |
| 1318 | #define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1) |
Jesse Barnes | 57f350b | 2012-03-28 13:39:25 -0700 | [diff] [blame] | 1319 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1320 | /* Spec for ref block start counts at DW10 */ |
| 1321 | #define VLV_REF_DW13 0x80ac |
Daniel Vetter | 598fac6 | 2013-04-18 22:01:46 +0200 | [diff] [blame] | 1322 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1323 | #define VLV_CMN_DW0 0x8100 |
Chris Wilson | dc96e9b | 2010-10-01 12:05:06 +0100 | [diff] [blame] | 1324 | |
Daniel Vetter | 598fac6 | 2013-04-18 22:01:46 +0200 | [diff] [blame] | 1325 | /* |
| 1326 | * Per DDI channel DPIO regs |
| 1327 | */ |
| 1328 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1329 | #define _VLV_PCS_DW0_CH0 0x8200 |
| 1330 | #define _VLV_PCS_DW0_CH1 0x8400 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 1331 | #define DPIO_PCS_TX_LANE2_RESET (1 << 16) |
| 1332 | #define DPIO_PCS_TX_LANE1_RESET (1 << 7) |
| 1333 | #define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4) |
| 1334 | #define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3) |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1335 | #define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1) |
Daniel Vetter | 598fac6 | 2013-04-18 22:01:46 +0200 | [diff] [blame] | 1336 | |
Ville Syrjälä | 97fd4d5 | 2014-04-09 13:29:02 +0300 | [diff] [blame] | 1337 | #define _VLV_PCS01_DW0_CH0 0x200 |
| 1338 | #define _VLV_PCS23_DW0_CH0 0x400 |
| 1339 | #define _VLV_PCS01_DW0_CH1 0x2600 |
| 1340 | #define _VLV_PCS23_DW0_CH1 0x2800 |
| 1341 | #define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1) |
| 1342 | #define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1) |
| 1343 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1344 | #define _VLV_PCS_DW1_CH0 0x8204 |
| 1345 | #define _VLV_PCS_DW1_CH1 0x8404 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 1346 | #define CHV_PCS_REQ_SOFTRESET_EN (1 << 23) |
| 1347 | #define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22) |
| 1348 | #define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21) |
Daniel Vetter | 598fac6 | 2013-04-18 22:01:46 +0200 | [diff] [blame] | 1349 | #define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 1350 | #define DPIO_PCS_CLK_SOFT_RESET (1 << 5) |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1351 | #define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1) |
Daniel Vetter | 598fac6 | 2013-04-18 22:01:46 +0200 | [diff] [blame] | 1352 | |
Ville Syrjälä | 97fd4d5 | 2014-04-09 13:29:02 +0300 | [diff] [blame] | 1353 | #define _VLV_PCS01_DW1_CH0 0x204 |
| 1354 | #define _VLV_PCS23_DW1_CH0 0x404 |
| 1355 | #define _VLV_PCS01_DW1_CH1 0x2604 |
| 1356 | #define _VLV_PCS23_DW1_CH1 0x2804 |
| 1357 | #define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1) |
| 1358 | #define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1) |
| 1359 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1360 | #define _VLV_PCS_DW8_CH0 0x8220 |
| 1361 | #define _VLV_PCS_DW8_CH1 0x8420 |
Ville Syrjälä | 9197c88 | 2014-04-09 13:29:05 +0300 | [diff] [blame] | 1362 | #define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20) |
| 1363 | #define CHV_PCS_USEDCLKCHANNEL (1 << 21) |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1364 | #define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1) |
Daniel Vetter | 598fac6 | 2013-04-18 22:01:46 +0200 | [diff] [blame] | 1365 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1366 | #define _VLV_PCS01_DW8_CH0 0x0220 |
| 1367 | #define _VLV_PCS23_DW8_CH0 0x0420 |
| 1368 | #define _VLV_PCS01_DW8_CH1 0x2620 |
| 1369 | #define _VLV_PCS23_DW8_CH1 0x2820 |
| 1370 | #define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1) |
| 1371 | #define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1) |
Daniel Vetter | 598fac6 | 2013-04-18 22:01:46 +0200 | [diff] [blame] | 1372 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1373 | #define _VLV_PCS_DW9_CH0 0x8224 |
| 1374 | #define _VLV_PCS_DW9_CH1 0x8424 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 1375 | #define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13) |
| 1376 | #define DPIO_PCS_TX2MARGIN_000 (0 << 13) |
| 1377 | #define DPIO_PCS_TX2MARGIN_101 (1 << 13) |
| 1378 | #define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10) |
| 1379 | #define DPIO_PCS_TX1MARGIN_000 (0 << 10) |
| 1380 | #define DPIO_PCS_TX1MARGIN_101 (1 << 10) |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1381 | #define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1) |
Daniel Vetter | 598fac6 | 2013-04-18 22:01:46 +0200 | [diff] [blame] | 1382 | |
Ville Syrjälä | a02ef3c | 2014-08-18 14:42:45 +0300 | [diff] [blame] | 1383 | #define _VLV_PCS01_DW9_CH0 0x224 |
| 1384 | #define _VLV_PCS23_DW9_CH0 0x424 |
| 1385 | #define _VLV_PCS01_DW9_CH1 0x2624 |
| 1386 | #define _VLV_PCS23_DW9_CH1 0x2824 |
| 1387 | #define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1) |
| 1388 | #define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1) |
| 1389 | |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1390 | #define _CHV_PCS_DW10_CH0 0x8228 |
| 1391 | #define _CHV_PCS_DW10_CH1 0x8428 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 1392 | #define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30) |
| 1393 | #define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31) |
| 1394 | #define DPIO_PCS_TX2DEEMP_MASK (0xf << 24) |
| 1395 | #define DPIO_PCS_TX2DEEMP_9P5 (0 << 24) |
| 1396 | #define DPIO_PCS_TX2DEEMP_6P0 (2 << 24) |
| 1397 | #define DPIO_PCS_TX1DEEMP_MASK (0xf << 16) |
| 1398 | #define DPIO_PCS_TX1DEEMP_9P5 (0 << 16) |
| 1399 | #define DPIO_PCS_TX1DEEMP_6P0 (2 << 16) |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1400 | #define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1) |
| 1401 | |
Ville Syrjälä | 1966e59 | 2014-04-09 13:29:04 +0300 | [diff] [blame] | 1402 | #define _VLV_PCS01_DW10_CH0 0x0228 |
| 1403 | #define _VLV_PCS23_DW10_CH0 0x0428 |
| 1404 | #define _VLV_PCS01_DW10_CH1 0x2628 |
| 1405 | #define _VLV_PCS23_DW10_CH1 0x2828 |
| 1406 | #define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1) |
| 1407 | #define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1) |
| 1408 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1409 | #define _VLV_PCS_DW11_CH0 0x822c |
| 1410 | #define _VLV_PCS_DW11_CH1 0x842c |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 1411 | #define DPIO_TX2_STAGGER_MASK(x) ((x) << 24) |
| 1412 | #define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3) |
| 1413 | #define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1) |
| 1414 | #define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0) |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1415 | #define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1) |
Daniel Vetter | 598fac6 | 2013-04-18 22:01:46 +0200 | [diff] [blame] | 1416 | |
Ville Syrjälä | 570e2a7 | 2014-08-18 14:42:46 +0300 | [diff] [blame] | 1417 | #define _VLV_PCS01_DW11_CH0 0x022c |
| 1418 | #define _VLV_PCS23_DW11_CH0 0x042c |
| 1419 | #define _VLV_PCS01_DW11_CH1 0x262c |
| 1420 | #define _VLV_PCS23_DW11_CH1 0x282c |
Ville Syrjälä | 142d2ec | 2014-10-16 20:52:32 +0300 | [diff] [blame] | 1421 | #define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1) |
| 1422 | #define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1) |
Ville Syrjälä | 570e2a7 | 2014-08-18 14:42:46 +0300 | [diff] [blame] | 1423 | |
Ville Syrjälä | 2e523e9 | 2015-04-10 18:21:27 +0300 | [diff] [blame] | 1424 | #define _VLV_PCS01_DW12_CH0 0x0230 |
| 1425 | #define _VLV_PCS23_DW12_CH0 0x0430 |
| 1426 | #define _VLV_PCS01_DW12_CH1 0x2630 |
| 1427 | #define _VLV_PCS23_DW12_CH1 0x2830 |
| 1428 | #define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1) |
| 1429 | #define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1) |
| 1430 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1431 | #define _VLV_PCS_DW12_CH0 0x8230 |
| 1432 | #define _VLV_PCS_DW12_CH1 0x8430 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 1433 | #define DPIO_TX2_STAGGER_MULT(x) ((x) << 20) |
| 1434 | #define DPIO_TX1_STAGGER_MULT(x) ((x) << 16) |
| 1435 | #define DPIO_TX1_STAGGER_MASK(x) ((x) << 8) |
| 1436 | #define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6) |
| 1437 | #define DPIO_LANESTAGGER_STRAP(x) ((x) << 0) |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1438 | #define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1) |
Daniel Vetter | 598fac6 | 2013-04-18 22:01:46 +0200 | [diff] [blame] | 1439 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1440 | #define _VLV_PCS_DW14_CH0 0x8238 |
| 1441 | #define _VLV_PCS_DW14_CH1 0x8438 |
| 1442 | #define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1) |
Daniel Vetter | 598fac6 | 2013-04-18 22:01:46 +0200 | [diff] [blame] | 1443 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1444 | #define _VLV_PCS_DW23_CH0 0x825c |
| 1445 | #define _VLV_PCS_DW23_CH1 0x845c |
| 1446 | #define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1) |
Daniel Vetter | 598fac6 | 2013-04-18 22:01:46 +0200 | [diff] [blame] | 1447 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1448 | #define _VLV_TX_DW2_CH0 0x8288 |
| 1449 | #define _VLV_TX_DW2_CH1 0x8488 |
Ville Syrjälä | 1fb4450 | 2014-06-28 02:04:03 +0300 | [diff] [blame] | 1450 | #define DPIO_SWING_MARGIN000_SHIFT 16 |
| 1451 | #define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT) |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1452 | #define DPIO_UNIQ_TRANS_SCALE_SHIFT 8 |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1453 | #define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1) |
Daniel Vetter | 598fac6 | 2013-04-18 22:01:46 +0200 | [diff] [blame] | 1454 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1455 | #define _VLV_TX_DW3_CH0 0x828c |
| 1456 | #define _VLV_TX_DW3_CH1 0x848c |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1457 | /* The following bit for CHV phy */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 1458 | #define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27) |
Ville Syrjälä | 1fb4450 | 2014-06-28 02:04:03 +0300 | [diff] [blame] | 1459 | #define DPIO_SWING_MARGIN101_SHIFT 16 |
| 1460 | #define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT) |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1461 | #define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1) |
| 1462 | |
| 1463 | #define _VLV_TX_DW4_CH0 0x8290 |
| 1464 | #define _VLV_TX_DW4_CH1 0x8490 |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1465 | #define DPIO_SWING_DEEMPH9P5_SHIFT 24 |
| 1466 | #define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT) |
Ville Syrjälä | 1fb4450 | 2014-06-28 02:04:03 +0300 | [diff] [blame] | 1467 | #define DPIO_SWING_DEEMPH6P0_SHIFT 16 |
| 1468 | #define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT) |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1469 | #define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1) |
| 1470 | |
| 1471 | #define _VLV_TX3_DW4_CH0 0x690 |
| 1472 | #define _VLV_TX3_DW4_CH1 0x2a90 |
| 1473 | #define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1) |
| 1474 | |
| 1475 | #define _VLV_TX_DW5_CH0 0x8294 |
| 1476 | #define _VLV_TX_DW5_CH1 0x8494 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 1477 | #define DPIO_TX_OCALINIT_EN (1 << 31) |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1478 | #define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1) |
Daniel Vetter | 598fac6 | 2013-04-18 22:01:46 +0200 | [diff] [blame] | 1479 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1480 | #define _VLV_TX_DW11_CH0 0x82ac |
| 1481 | #define _VLV_TX_DW11_CH1 0x84ac |
| 1482 | #define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1) |
Daniel Vetter | 598fac6 | 2013-04-18 22:01:46 +0200 | [diff] [blame] | 1483 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 1484 | #define _VLV_TX_DW14_CH0 0x82b8 |
| 1485 | #define _VLV_TX_DW14_CH1 0x84b8 |
| 1486 | #define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1) |
Vijay Purushothaman | b56747a | 2012-09-27 19:13:03 +0530 | [diff] [blame] | 1487 | |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1488 | /* CHV dpPhy registers */ |
| 1489 | #define _CHV_PLL_DW0_CH0 0x8000 |
| 1490 | #define _CHV_PLL_DW0_CH1 0x8180 |
| 1491 | #define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1) |
| 1492 | |
| 1493 | #define _CHV_PLL_DW1_CH0 0x8004 |
| 1494 | #define _CHV_PLL_DW1_CH1 0x8184 |
| 1495 | #define DPIO_CHV_N_DIV_SHIFT 8 |
| 1496 | #define DPIO_CHV_M1_DIV_BY_2 (0 << 0) |
| 1497 | #define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1) |
| 1498 | |
| 1499 | #define _CHV_PLL_DW2_CH0 0x8008 |
| 1500 | #define _CHV_PLL_DW2_CH1 0x8188 |
| 1501 | #define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1) |
| 1502 | |
| 1503 | #define _CHV_PLL_DW3_CH0 0x800c |
| 1504 | #define _CHV_PLL_DW3_CH1 0x818c |
| 1505 | #define DPIO_CHV_FRAC_DIV_EN (1 << 16) |
| 1506 | #define DPIO_CHV_FIRST_MOD (0 << 8) |
| 1507 | #define DPIO_CHV_SECOND_MOD (1 << 8) |
| 1508 | #define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0 |
Vijay Purushothaman | a945ce7e | 2015-03-05 19:30:57 +0530 | [diff] [blame] | 1509 | #define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0) |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1510 | #define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1) |
| 1511 | |
| 1512 | #define _CHV_PLL_DW6_CH0 0x8018 |
| 1513 | #define _CHV_PLL_DW6_CH1 0x8198 |
| 1514 | #define DPIO_CHV_GAIN_CTRL_SHIFT 16 |
| 1515 | #define DPIO_CHV_INT_COEFF_SHIFT 8 |
| 1516 | #define DPIO_CHV_PROP_COEFF_SHIFT 0 |
| 1517 | #define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1) |
| 1518 | |
Vijay Purushothaman | d3eee4b | 2015-02-16 15:07:58 +0530 | [diff] [blame] | 1519 | #define _CHV_PLL_DW8_CH0 0x8020 |
| 1520 | #define _CHV_PLL_DW8_CH1 0x81A0 |
Vijay Purushothaman | 9cbe40c | 2015-03-05 19:33:08 +0530 | [diff] [blame] | 1521 | #define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0 |
| 1522 | #define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0) |
Vijay Purushothaman | d3eee4b | 2015-02-16 15:07:58 +0530 | [diff] [blame] | 1523 | #define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1) |
| 1524 | |
| 1525 | #define _CHV_PLL_DW9_CH0 0x8024 |
| 1526 | #define _CHV_PLL_DW9_CH1 0x81A4 |
| 1527 | #define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */ |
Vijay Purushothaman | de3a0fd | 2015-03-05 19:32:06 +0530 | [diff] [blame] | 1528 | #define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1) |
Vijay Purushothaman | d3eee4b | 2015-02-16 15:07:58 +0530 | [diff] [blame] | 1529 | #define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */ |
| 1530 | #define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1) |
| 1531 | |
Ville Syrjälä | 6669e39 | 2015-07-08 23:46:00 +0300 | [diff] [blame] | 1532 | #define _CHV_CMN_DW0_CH0 0x8100 |
| 1533 | #define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19 |
| 1534 | #define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18 |
| 1535 | #define DPIO_ALLDL_POWERDOWN (1 << 1) |
| 1536 | #define DPIO_ANYDL_POWERDOWN (1 << 0) |
| 1537 | |
Ville Syrjälä | b9e5ac3 | 2014-05-27 16:30:18 +0300 | [diff] [blame] | 1538 | #define _CHV_CMN_DW5_CH0 0x8114 |
| 1539 | #define CHV_BUFRIGHTENA1_DISABLE (0 << 20) |
| 1540 | #define CHV_BUFRIGHTENA1_NORMAL (1 << 20) |
| 1541 | #define CHV_BUFRIGHTENA1_FORCE (3 << 20) |
| 1542 | #define CHV_BUFRIGHTENA1_MASK (3 << 20) |
| 1543 | #define CHV_BUFLEFTENA1_DISABLE (0 << 22) |
| 1544 | #define CHV_BUFLEFTENA1_NORMAL (1 << 22) |
| 1545 | #define CHV_BUFLEFTENA1_FORCE (3 << 22) |
| 1546 | #define CHV_BUFLEFTENA1_MASK (3 << 22) |
| 1547 | |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1548 | #define _CHV_CMN_DW13_CH0 0x8134 |
| 1549 | #define _CHV_CMN_DW0_CH1 0x8080 |
| 1550 | #define DPIO_CHV_S1_DIV_SHIFT 21 |
| 1551 | #define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */ |
| 1552 | #define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */ |
| 1553 | #define DPIO_CHV_K_DIV_SHIFT 4 |
| 1554 | #define DPIO_PLL_FREQLOCK (1 << 1) |
| 1555 | #define DPIO_PLL_LOCK (1 << 0) |
| 1556 | #define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1) |
| 1557 | |
| 1558 | #define _CHV_CMN_DW14_CH0 0x8138 |
| 1559 | #define _CHV_CMN_DW1_CH1 0x8084 |
| 1560 | #define DPIO_AFC_RECAL (1 << 14) |
| 1561 | #define DPIO_DCLKP_EN (1 << 13) |
Ville Syrjälä | b9e5ac3 | 2014-05-27 16:30:18 +0300 | [diff] [blame] | 1562 | #define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */ |
| 1563 | #define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */ |
| 1564 | #define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */ |
| 1565 | #define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */ |
| 1566 | #define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */ |
| 1567 | #define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */ |
| 1568 | #define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */ |
| 1569 | #define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */ |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1570 | #define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1) |
| 1571 | |
Ville Syrjälä | 9197c88 | 2014-04-09 13:29:05 +0300 | [diff] [blame] | 1572 | #define _CHV_CMN_DW19_CH0 0x814c |
| 1573 | #define _CHV_CMN_DW6_CH1 0x8098 |
Ville Syrjälä | 6669e39 | 2015-07-08 23:46:00 +0300 | [diff] [blame] | 1574 | #define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */ |
| 1575 | #define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */ |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 1576 | #define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */ |
Ville Syrjälä | 9197c88 | 2014-04-09 13:29:05 +0300 | [diff] [blame] | 1577 | #define CHV_CMN_USEDCLKCHANNEL (1 << 13) |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 1578 | |
Ville Syrjälä | 9197c88 | 2014-04-09 13:29:05 +0300 | [diff] [blame] | 1579 | #define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1) |
| 1580 | |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 1581 | #define CHV_CMN_DW28 0x8170 |
| 1582 | #define DPIO_CL1POWERDOWNEN (1 << 23) |
| 1583 | #define DPIO_DYNPWRDOWNEN_CH0 (1 << 22) |
Ville Syrjälä | ee27921 | 2015-07-08 23:45:57 +0300 | [diff] [blame] | 1584 | #define DPIO_SUS_CLK_CONFIG_ON (0 << 0) |
| 1585 | #define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0) |
| 1586 | #define DPIO_SUS_CLK_CONFIG_GATE (2 << 0) |
| 1587 | #define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0) |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 1588 | |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1589 | #define CHV_CMN_DW30 0x8178 |
Ville Syrjälä | 3e28878 | 2015-07-08 23:45:58 +0300 | [diff] [blame] | 1590 | #define DPIO_CL2_LDOFUSE_PWRENB (1 << 6) |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1591 | #define DPIO_LRC_BYPASS (1 << 3) |
| 1592 | |
| 1593 | #define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \ |
| 1594 | (lane) * 0x200 + (offset)) |
| 1595 | |
Ville Syrjälä | f72df8d | 2014-04-09 13:29:03 +0300 | [diff] [blame] | 1596 | #define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80) |
| 1597 | #define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84) |
| 1598 | #define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88) |
| 1599 | #define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c) |
| 1600 | #define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90) |
| 1601 | #define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94) |
| 1602 | #define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98) |
| 1603 | #define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c) |
| 1604 | #define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0) |
| 1605 | #define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4) |
| 1606 | #define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8) |
Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1607 | #define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac) |
| 1608 | #define DPIO_FRC_LATENCY_SHFIT 8 |
| 1609 | #define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8) |
| 1610 | #define DPIO_UPAR_SHIFT 30 |
Vandana Kannan | 5c6706e | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 1611 | |
| 1612 | /* BXT PHY registers */ |
Ander Conselvan de Oliveira | ed37892 | 2016-10-19 10:59:00 +0300 | [diff] [blame] | 1613 | #define _BXT_PHY0_BASE 0x6C000 |
| 1614 | #define _BXT_PHY1_BASE 0x162000 |
Ander Conselvan de Oliveira | 0a116ce | 2016-12-02 10:23:51 +0200 | [diff] [blame] | 1615 | #define _BXT_PHY2_BASE 0x163000 |
| 1616 | #define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \ |
| 1617 | _BXT_PHY1_BASE, \ |
| 1618 | _BXT_PHY2_BASE) |
Ander Conselvan de Oliveira | ed37892 | 2016-10-19 10:59:00 +0300 | [diff] [blame] | 1619 | |
| 1620 | #define _BXT_PHY(phy, reg) \ |
| 1621 | _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg)) |
| 1622 | |
| 1623 | #define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \ |
| 1624 | (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \ |
| 1625 | (reg_ch1) - _BXT_PHY0_BASE)) |
| 1626 | #define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \ |
| 1627 | _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1)) |
Vandana Kannan | 5c6706e | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 1628 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1629 | #define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090) |
Uma Shankar | 1881a42 | 2017-01-25 19:43:23 +0530 | [diff] [blame] | 1630 | #define MIPIO_RST_CTRL (1 << 2) |
Vandana Kannan | 5c6706e | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 1631 | |
Imre Deak | e93da0a | 2016-06-13 16:44:37 +0300 | [diff] [blame] | 1632 | #define _BXT_PHY_CTL_DDI_A 0x64C00 |
| 1633 | #define _BXT_PHY_CTL_DDI_B 0x64C10 |
| 1634 | #define _BXT_PHY_CTL_DDI_C 0x64C20 |
| 1635 | #define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10) |
| 1636 | #define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9) |
| 1637 | #define BXT_PHY_LANE_ENABLED (1 << 8) |
| 1638 | #define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \ |
| 1639 | _BXT_PHY_CTL_DDI_B) |
| 1640 | |
Vandana Kannan | 5c6706e | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 1641 | #define _PHY_CTL_FAMILY_EDP 0x64C80 |
| 1642 | #define _PHY_CTL_FAMILY_DDI 0x64C90 |
Ander Conselvan de Oliveira | 0a116ce | 2016-12-02 10:23:51 +0200 | [diff] [blame] | 1643 | #define _PHY_CTL_FAMILY_DDI_C 0x64CA0 |
Vandana Kannan | 5c6706e | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 1644 | #define COMMON_RESET_DIS (1 << 31) |
Ander Conselvan de Oliveira | 0a116ce | 2016-12-02 10:23:51 +0200 | [diff] [blame] | 1645 | #define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \ |
| 1646 | _PHY_CTL_FAMILY_EDP, \ |
| 1647 | _PHY_CTL_FAMILY_DDI_C) |
Vandana Kannan | 5c6706e | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 1648 | |
Satheeshakrishna M | dfb8240 | 2014-08-22 09:49:09 +0530 | [diff] [blame] | 1649 | /* BXT PHY PLL registers */ |
| 1650 | #define _PORT_PLL_A 0x46074 |
| 1651 | #define _PORT_PLL_B 0x46078 |
| 1652 | #define _PORT_PLL_C 0x4607c |
| 1653 | #define PORT_PLL_ENABLE (1 << 31) |
| 1654 | #define PORT_PLL_LOCK (1 << 30) |
| 1655 | #define PORT_PLL_REF_SEL (1 << 27) |
Madhav Chauhan | f7044dd | 2016-12-02 10:23:53 +0200 | [diff] [blame] | 1656 | #define PORT_PLL_POWER_ENABLE (1 << 26) |
| 1657 | #define PORT_PLL_POWER_STATE (1 << 25) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1658 | #define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B) |
Satheeshakrishna M | dfb8240 | 2014-08-22 09:49:09 +0530 | [diff] [blame] | 1659 | |
| 1660 | #define _PORT_PLL_EBB_0_A 0x162034 |
| 1661 | #define _PORT_PLL_EBB_0_B 0x6C034 |
| 1662 | #define _PORT_PLL_EBB_0_C 0x6C340 |
Imre Deak | aa610dc | 2015-06-22 23:35:52 +0300 | [diff] [blame] | 1663 | #define PORT_PLL_P1_SHIFT 13 |
| 1664 | #define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT) |
| 1665 | #define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT) |
| 1666 | #define PORT_PLL_P2_SHIFT 8 |
| 1667 | #define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT) |
| 1668 | #define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT) |
Ander Conselvan de Oliveira | ed37892 | 2016-10-19 10:59:00 +0300 | [diff] [blame] | 1669 | #define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ |
| 1670 | _PORT_PLL_EBB_0_B, \ |
| 1671 | _PORT_PLL_EBB_0_C) |
Satheeshakrishna M | dfb8240 | 2014-08-22 09:49:09 +0530 | [diff] [blame] | 1672 | |
| 1673 | #define _PORT_PLL_EBB_4_A 0x162038 |
| 1674 | #define _PORT_PLL_EBB_4_B 0x6C038 |
| 1675 | #define _PORT_PLL_EBB_4_C 0x6C344 |
| 1676 | #define PORT_PLL_10BIT_CLK_ENABLE (1 << 13) |
| 1677 | #define PORT_PLL_RECALIBRATE (1 << 14) |
Ander Conselvan de Oliveira | ed37892 | 2016-10-19 10:59:00 +0300 | [diff] [blame] | 1678 | #define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ |
| 1679 | _PORT_PLL_EBB_4_B, \ |
| 1680 | _PORT_PLL_EBB_4_C) |
Satheeshakrishna M | dfb8240 | 2014-08-22 09:49:09 +0530 | [diff] [blame] | 1681 | |
| 1682 | #define _PORT_PLL_0_A 0x162100 |
| 1683 | #define _PORT_PLL_0_B 0x6C100 |
| 1684 | #define _PORT_PLL_0_C 0x6C380 |
| 1685 | /* PORT_PLL_0_A */ |
| 1686 | #define PORT_PLL_M2_MASK 0xFF |
| 1687 | /* PORT_PLL_1_A */ |
Imre Deak | aa610dc | 2015-06-22 23:35:52 +0300 | [diff] [blame] | 1688 | #define PORT_PLL_N_SHIFT 8 |
| 1689 | #define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT) |
| 1690 | #define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT) |
Satheeshakrishna M | dfb8240 | 2014-08-22 09:49:09 +0530 | [diff] [blame] | 1691 | /* PORT_PLL_2_A */ |
| 1692 | #define PORT_PLL_M2_FRAC_MASK 0x3FFFFF |
| 1693 | /* PORT_PLL_3_A */ |
| 1694 | #define PORT_PLL_M2_FRAC_ENABLE (1 << 16) |
| 1695 | /* PORT_PLL_6_A */ |
| 1696 | #define PORT_PLL_PROP_COEFF_MASK 0xF |
| 1697 | #define PORT_PLL_INT_COEFF_MASK (0x1F << 8) |
| 1698 | #define PORT_PLL_INT_COEFF(x) ((x) << 8) |
| 1699 | #define PORT_PLL_GAIN_CTL_MASK (0x07 << 16) |
| 1700 | #define PORT_PLL_GAIN_CTL(x) ((x) << 16) |
| 1701 | /* PORT_PLL_8_A */ |
| 1702 | #define PORT_PLL_TARGET_CNT_MASK 0x3FF |
Vandana Kannan | b6dc71f | 2015-05-13 12:18:52 +0530 | [diff] [blame] | 1703 | /* PORT_PLL_9_A */ |
Imre Deak | 05712c1 | 2015-06-18 17:25:54 +0300 | [diff] [blame] | 1704 | #define PORT_PLL_LOCK_THRESHOLD_SHIFT 1 |
| 1705 | #define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT) |
Vandana Kannan | b6dc71f | 2015-05-13 12:18:52 +0530 | [diff] [blame] | 1706 | /* PORT_PLL_10_A */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 1707 | #define PORT_PLL_DCO_AMP_OVR_EN_H (1 << 27) |
Vandana Kannan | e629255 | 2015-07-01 17:02:57 +0530 | [diff] [blame] | 1708 | #define PORT_PLL_DCO_AMP_DEFAULT 15 |
Vandana Kannan | b6dc71f | 2015-05-13 12:18:52 +0530 | [diff] [blame] | 1709 | #define PORT_PLL_DCO_AMP_MASK 0x3c00 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 1710 | #define PORT_PLL_DCO_AMP(x) ((x) << 10) |
Ander Conselvan de Oliveira | ed37892 | 2016-10-19 10:59:00 +0300 | [diff] [blame] | 1711 | #define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \ |
| 1712 | _PORT_PLL_0_B, \ |
| 1713 | _PORT_PLL_0_C) |
| 1714 | #define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \ |
| 1715 | (idx) * 4) |
Satheeshakrishna M | dfb8240 | 2014-08-22 09:49:09 +0530 | [diff] [blame] | 1716 | |
Vandana Kannan | 5c6706e | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 1717 | /* BXT PHY common lane registers */ |
| 1718 | #define _PORT_CL1CM_DW0_A 0x162000 |
| 1719 | #define _PORT_CL1CM_DW0_BC 0x6C000 |
| 1720 | #define PHY_POWER_GOOD (1 << 16) |
Vandana Kannan | b61e799 | 2016-03-31 23:15:54 +0530 | [diff] [blame] | 1721 | #define PHY_RESERVED (1 << 7) |
Ander Conselvan de Oliveira | ed37892 | 2016-10-19 10:59:00 +0300 | [diff] [blame] | 1722 | #define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC) |
Vandana Kannan | 5c6706e | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 1723 | |
Mahesh Kumar | d72e84c | 2018-10-12 16:47:17 -0700 | [diff] [blame] | 1724 | #define _PORT_CL1CM_DW9_A 0x162024 |
| 1725 | #define _PORT_CL1CM_DW9_BC 0x6C024 |
| 1726 | #define IREF0RC_OFFSET_SHIFT 8 |
| 1727 | #define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT) |
| 1728 | #define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC) |
Ville Syrjälä | d8d4a51 | 2017-06-09 15:26:00 -0700 | [diff] [blame] | 1729 | |
Mahesh Kumar | d72e84c | 2018-10-12 16:47:17 -0700 | [diff] [blame] | 1730 | #define _PORT_CL1CM_DW10_A 0x162028 |
| 1731 | #define _PORT_CL1CM_DW10_BC 0x6C028 |
| 1732 | #define IREF1RC_OFFSET_SHIFT 8 |
| 1733 | #define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT) |
| 1734 | #define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC) |
| 1735 | |
| 1736 | #define _PORT_CL1CM_DW28_A 0x162070 |
| 1737 | #define _PORT_CL1CM_DW28_BC 0x6C070 |
| 1738 | #define OCL1_POWER_DOWN_EN (1 << 23) |
| 1739 | #define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22) |
| 1740 | #define SUS_CLK_CONFIG 0x3 |
| 1741 | #define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC) |
| 1742 | |
| 1743 | #define _PORT_CL1CM_DW30_A 0x162078 |
| 1744 | #define _PORT_CL1CM_DW30_BC 0x6C078 |
| 1745 | #define OCL2_LDOFUSE_PWR_DIS (1 << 6) |
| 1746 | #define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC) |
| 1747 | |
| 1748 | /* |
| 1749 | * CNL/ICL Port/COMBO-PHY Registers |
| 1750 | */ |
Lucas De Marchi | 4e53840 | 2018-10-15 19:35:17 -0700 | [diff] [blame] | 1751 | #define _ICL_COMBOPHY_A 0x162000 |
| 1752 | #define _ICL_COMBOPHY_B 0x6C000 |
Matt Roper | 0e93316 | 2019-06-25 17:03:49 -0700 | [diff] [blame] | 1753 | #define _EHL_COMBOPHY_C 0x160000 |
Matt Roper | dc867bc | 2019-07-09 11:39:32 -0700 | [diff] [blame] | 1754 | #define _ICL_COMBOPHY(phy) _PICK(phy, _ICL_COMBOPHY_A, \ |
Matt Roper | 0e93316 | 2019-06-25 17:03:49 -0700 | [diff] [blame] | 1755 | _ICL_COMBOPHY_B, \ |
| 1756 | _EHL_COMBOPHY_C) |
Lucas De Marchi | 4e53840 | 2018-10-15 19:35:17 -0700 | [diff] [blame] | 1757 | |
Mahesh Kumar | d72e84c | 2018-10-12 16:47:17 -0700 | [diff] [blame] | 1758 | /* CNL/ICL Port CL_DW registers */ |
Matt Roper | dc867bc | 2019-07-09 11:39:32 -0700 | [diff] [blame] | 1759 | #define _ICL_PORT_CL_DW(dw, phy) (_ICL_COMBOPHY(phy) + \ |
Lucas De Marchi | 4e53840 | 2018-10-15 19:35:17 -0700 | [diff] [blame] | 1760 | 4 * (dw)) |
| 1761 | |
| 1762 | #define CNL_PORT_CL1CM_DW5 _MMIO(0x162014) |
Matt Roper | dc867bc | 2019-07-09 11:39:32 -0700 | [diff] [blame] | 1763 | #define ICL_PORT_CL_DW5(phy) _MMIO(_ICL_PORT_CL_DW(5, phy)) |
Mahesh Kumar | d72e84c | 2018-10-12 16:47:17 -0700 | [diff] [blame] | 1764 | #define CL_POWER_DOWN_ENABLE (1 << 4) |
| 1765 | #define SUS_CLOCK_CONFIG (3 << 0) |
Paulo Zanoni | ad186f3 | 2018-02-05 13:40:43 -0200 | [diff] [blame] | 1766 | |
Matt Roper | dc867bc | 2019-07-09 11:39:32 -0700 | [diff] [blame] | 1767 | #define ICL_PORT_CL_DW10(phy) _MMIO(_ICL_PORT_CL_DW(10, phy)) |
Madhav Chauhan | 166869b | 2018-07-05 19:19:36 +0530 | [diff] [blame] | 1768 | #define PG_SEQ_DELAY_OVERRIDE_MASK (3 << 25) |
| 1769 | #define PG_SEQ_DELAY_OVERRIDE_SHIFT 25 |
| 1770 | #define PG_SEQ_DELAY_OVERRIDE_ENABLE (1 << 24) |
| 1771 | #define PWR_UP_ALL_LANES (0x0 << 4) |
| 1772 | #define PWR_DOWN_LN_3_2_1 (0xe << 4) |
| 1773 | #define PWR_DOWN_LN_3_2 (0xc << 4) |
| 1774 | #define PWR_DOWN_LN_3 (0x8 << 4) |
| 1775 | #define PWR_DOWN_LN_2_1_0 (0x7 << 4) |
| 1776 | #define PWR_DOWN_LN_1_0 (0x3 << 4) |
Madhav Chauhan | 166869b | 2018-07-05 19:19:36 +0530 | [diff] [blame] | 1777 | #define PWR_DOWN_LN_3_1 (0xa << 4) |
| 1778 | #define PWR_DOWN_LN_3_1_0 (0xb << 4) |
| 1779 | #define PWR_DOWN_LN_MASK (0xf << 4) |
| 1780 | #define PWR_DOWN_LN_SHIFT 4 |
| 1781 | |
Matt Roper | dc867bc | 2019-07-09 11:39:32 -0700 | [diff] [blame] | 1782 | #define ICL_PORT_CL_DW12(phy) _MMIO(_ICL_PORT_CL_DW(12, phy)) |
Imre Deak | 67ca07e | 2018-06-26 17:22:32 +0300 | [diff] [blame] | 1783 | #define ICL_LANE_ENABLE_AUX (1 << 0) |
Imre Deak | 67ca07e | 2018-06-26 17:22:32 +0300 | [diff] [blame] | 1784 | |
Mahesh Kumar | d72e84c | 2018-10-12 16:47:17 -0700 | [diff] [blame] | 1785 | /* CNL/ICL Port COMP_DW registers */ |
Lucas De Marchi | 4e53840 | 2018-10-15 19:35:17 -0700 | [diff] [blame] | 1786 | #define _ICL_PORT_COMP 0x100 |
Matt Roper | dc867bc | 2019-07-09 11:39:32 -0700 | [diff] [blame] | 1787 | #define _ICL_PORT_COMP_DW(dw, phy) (_ICL_COMBOPHY(phy) + \ |
Lucas De Marchi | 4e53840 | 2018-10-15 19:35:17 -0700 | [diff] [blame] | 1788 | _ICL_PORT_COMP + 4 * (dw)) |
| 1789 | |
Mahesh Kumar | d72e84c | 2018-10-12 16:47:17 -0700 | [diff] [blame] | 1790 | #define CNL_PORT_COMP_DW0 _MMIO(0x162100) |
Matt Roper | dc867bc | 2019-07-09 11:39:32 -0700 | [diff] [blame] | 1791 | #define ICL_PORT_COMP_DW0(phy) _MMIO(_ICL_PORT_COMP_DW(0, phy)) |
Mahesh Kumar | d72e84c | 2018-10-12 16:47:17 -0700 | [diff] [blame] | 1792 | #define COMP_INIT (1 << 31) |
Vandana Kannan | 5c6706e | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 1793 | |
Mahesh Kumar | d72e84c | 2018-10-12 16:47:17 -0700 | [diff] [blame] | 1794 | #define CNL_PORT_COMP_DW1 _MMIO(0x162104) |
Matt Roper | dc867bc | 2019-07-09 11:39:32 -0700 | [diff] [blame] | 1795 | #define ICL_PORT_COMP_DW1(phy) _MMIO(_ICL_PORT_COMP_DW(1, phy)) |
Lucas De Marchi | 4e53840 | 2018-10-15 19:35:17 -0700 | [diff] [blame] | 1796 | |
Mahesh Kumar | d72e84c | 2018-10-12 16:47:17 -0700 | [diff] [blame] | 1797 | #define CNL_PORT_COMP_DW3 _MMIO(0x16210c) |
Matt Roper | dc867bc | 2019-07-09 11:39:32 -0700 | [diff] [blame] | 1798 | #define ICL_PORT_COMP_DW3(phy) _MMIO(_ICL_PORT_COMP_DW(3, phy)) |
Mahesh Kumar | d72e84c | 2018-10-12 16:47:17 -0700 | [diff] [blame] | 1799 | #define PROCESS_INFO_DOT_0 (0 << 26) |
| 1800 | #define PROCESS_INFO_DOT_1 (1 << 26) |
| 1801 | #define PROCESS_INFO_DOT_4 (2 << 26) |
| 1802 | #define PROCESS_INFO_MASK (7 << 26) |
| 1803 | #define PROCESS_INFO_SHIFT 26 |
| 1804 | #define VOLTAGE_INFO_0_85V (0 << 24) |
| 1805 | #define VOLTAGE_INFO_0_95V (1 << 24) |
| 1806 | #define VOLTAGE_INFO_1_05V (2 << 24) |
| 1807 | #define VOLTAGE_INFO_MASK (3 << 24) |
| 1808 | #define VOLTAGE_INFO_SHIFT 24 |
Vandana Kannan | 5c6706e | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 1809 | |
Matt Roper | dc867bc | 2019-07-09 11:39:32 -0700 | [diff] [blame] | 1810 | #define ICL_PORT_COMP_DW8(phy) _MMIO(_ICL_PORT_COMP_DW(8, phy)) |
Imre Deak | 4361cca | 2019-05-24 20:35:32 +0300 | [diff] [blame] | 1811 | #define IREFGEN (1 << 24) |
| 1812 | |
Mahesh Kumar | d72e84c | 2018-10-12 16:47:17 -0700 | [diff] [blame] | 1813 | #define CNL_PORT_COMP_DW9 _MMIO(0x162124) |
Matt Roper | dc867bc | 2019-07-09 11:39:32 -0700 | [diff] [blame] | 1814 | #define ICL_PORT_COMP_DW9(phy) _MMIO(_ICL_PORT_COMP_DW(9, phy)) |
Mahesh Kumar | d72e84c | 2018-10-12 16:47:17 -0700 | [diff] [blame] | 1815 | |
| 1816 | #define CNL_PORT_COMP_DW10 _MMIO(0x162128) |
Matt Roper | dc867bc | 2019-07-09 11:39:32 -0700 | [diff] [blame] | 1817 | #define ICL_PORT_COMP_DW10(phy) _MMIO(_ICL_PORT_COMP_DW(10, phy)) |
Mahesh Kumar | d72e84c | 2018-10-12 16:47:17 -0700 | [diff] [blame] | 1818 | |
| 1819 | /* CNL/ICL Port PCS registers */ |
Rodrigo Vivi | 0441610 | 2017-06-09 15:26:06 -0700 | [diff] [blame] | 1820 | #define _CNL_PORT_PCS_DW1_GRP_AE 0x162304 |
| 1821 | #define _CNL_PORT_PCS_DW1_GRP_B 0x162384 |
| 1822 | #define _CNL_PORT_PCS_DW1_GRP_C 0x162B04 |
| 1823 | #define _CNL_PORT_PCS_DW1_GRP_D 0x162B84 |
| 1824 | #define _CNL_PORT_PCS_DW1_GRP_F 0x162A04 |
| 1825 | #define _CNL_PORT_PCS_DW1_LN0_AE 0x162404 |
| 1826 | #define _CNL_PORT_PCS_DW1_LN0_B 0x162604 |
| 1827 | #define _CNL_PORT_PCS_DW1_LN0_C 0x162C04 |
| 1828 | #define _CNL_PORT_PCS_DW1_LN0_D 0x162E04 |
| 1829 | #define _CNL_PORT_PCS_DW1_LN0_F 0x162804 |
Matt Roper | dc867bc | 2019-07-09 11:39:32 -0700 | [diff] [blame] | 1830 | #define CNL_PORT_PCS_DW1_GRP(phy) _MMIO(_PICK(phy, \ |
Rodrigo Vivi | 0441610 | 2017-06-09 15:26:06 -0700 | [diff] [blame] | 1831 | _CNL_PORT_PCS_DW1_GRP_AE, \ |
| 1832 | _CNL_PORT_PCS_DW1_GRP_B, \ |
| 1833 | _CNL_PORT_PCS_DW1_GRP_C, \ |
| 1834 | _CNL_PORT_PCS_DW1_GRP_D, \ |
| 1835 | _CNL_PORT_PCS_DW1_GRP_AE, \ |
Mahesh Kumar | da9cb11 | 2018-03-14 13:36:53 +0530 | [diff] [blame] | 1836 | _CNL_PORT_PCS_DW1_GRP_F)) |
Matt Roper | dc867bc | 2019-07-09 11:39:32 -0700 | [diff] [blame] | 1837 | #define CNL_PORT_PCS_DW1_LN0(phy) _MMIO(_PICK(phy, \ |
Rodrigo Vivi | 0441610 | 2017-06-09 15:26:06 -0700 | [diff] [blame] | 1838 | _CNL_PORT_PCS_DW1_LN0_AE, \ |
| 1839 | _CNL_PORT_PCS_DW1_LN0_B, \ |
| 1840 | _CNL_PORT_PCS_DW1_LN0_C, \ |
| 1841 | _CNL_PORT_PCS_DW1_LN0_D, \ |
| 1842 | _CNL_PORT_PCS_DW1_LN0_AE, \ |
Mahesh Kumar | da9cb11 | 2018-03-14 13:36:53 +0530 | [diff] [blame] | 1843 | _CNL_PORT_PCS_DW1_LN0_F)) |
Madhav Chauhan | d61d1b3 | 2018-07-05 19:19:38 +0530 | [diff] [blame] | 1844 | |
Lucas De Marchi | 4e53840 | 2018-10-15 19:35:17 -0700 | [diff] [blame] | 1845 | #define _ICL_PORT_PCS_AUX 0x300 |
| 1846 | #define _ICL_PORT_PCS_GRP 0x600 |
| 1847 | #define _ICL_PORT_PCS_LN(ln) (0x800 + (ln) * 0x100) |
Matt Roper | dc867bc | 2019-07-09 11:39:32 -0700 | [diff] [blame] | 1848 | #define _ICL_PORT_PCS_DW_AUX(dw, phy) (_ICL_COMBOPHY(phy) + \ |
Lucas De Marchi | 4e53840 | 2018-10-15 19:35:17 -0700 | [diff] [blame] | 1849 | _ICL_PORT_PCS_AUX + 4 * (dw)) |
Matt Roper | dc867bc | 2019-07-09 11:39:32 -0700 | [diff] [blame] | 1850 | #define _ICL_PORT_PCS_DW_GRP(dw, phy) (_ICL_COMBOPHY(phy) + \ |
Lucas De Marchi | 4e53840 | 2018-10-15 19:35:17 -0700 | [diff] [blame] | 1851 | _ICL_PORT_PCS_GRP + 4 * (dw)) |
Matt Roper | dc867bc | 2019-07-09 11:39:32 -0700 | [diff] [blame] | 1852 | #define _ICL_PORT_PCS_DW_LN(dw, ln, phy) (_ICL_COMBOPHY(phy) + \ |
Lucas De Marchi | 4e53840 | 2018-10-15 19:35:17 -0700 | [diff] [blame] | 1853 | _ICL_PORT_PCS_LN(ln) + 4 * (dw)) |
Matt Roper | dc867bc | 2019-07-09 11:39:32 -0700 | [diff] [blame] | 1854 | #define ICL_PORT_PCS_DW1_AUX(phy) _MMIO(_ICL_PORT_PCS_DW_AUX(1, phy)) |
| 1855 | #define ICL_PORT_PCS_DW1_GRP(phy) _MMIO(_ICL_PORT_PCS_DW_GRP(1, phy)) |
| 1856 | #define ICL_PORT_PCS_DW1_LN0(phy) _MMIO(_ICL_PORT_PCS_DW_LN(1, 0, phy)) |
Rodrigo Vivi | 0441610 | 2017-06-09 15:26:06 -0700 | [diff] [blame] | 1857 | #define COMMON_KEEPER_EN (1 << 26) |
Vandita Kulkarni | 6a7bafe | 2019-06-19 16:31:33 -0700 | [diff] [blame] | 1858 | #define LATENCY_OPTIM_MASK (0x3 << 2) |
| 1859 | #define LATENCY_OPTIM_VAL(x) ((x) << 2) |
Rodrigo Vivi | 0441610 | 2017-06-09 15:26:06 -0700 | [diff] [blame] | 1860 | |
Mahesh Kumar | d72e84c | 2018-10-12 16:47:17 -0700 | [diff] [blame] | 1861 | /* CNL/ICL Port TX registers */ |
Mahesh Kumar | 4635b57 | 2018-03-14 13:36:52 +0530 | [diff] [blame] | 1862 | #define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340 |
| 1863 | #define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0 |
| 1864 | #define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40 |
| 1865 | #define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0 |
| 1866 | #define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40 |
| 1867 | #define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440 |
| 1868 | #define _CNL_PORT_TX_B_LN0_OFFSET 0x162640 |
| 1869 | #define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40 |
| 1870 | #define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40 |
| 1871 | #define _CNL_PORT_TX_F_LN0_OFFSET 0x162840 |
Aditya Swarup | b14c06e | 2019-01-10 15:08:44 -0800 | [diff] [blame] | 1872 | #define _CNL_PORT_TX_DW_GRP(dw, port) (_PICK((port), \ |
Mahesh Kumar | 4635b57 | 2018-03-14 13:36:52 +0530 | [diff] [blame] | 1873 | _CNL_PORT_TX_AE_GRP_OFFSET, \ |
| 1874 | _CNL_PORT_TX_B_GRP_OFFSET, \ |
| 1875 | _CNL_PORT_TX_B_GRP_OFFSET, \ |
| 1876 | _CNL_PORT_TX_D_GRP_OFFSET, \ |
| 1877 | _CNL_PORT_TX_AE_GRP_OFFSET, \ |
| 1878 | _CNL_PORT_TX_F_GRP_OFFSET) + \ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 1879 | 4 * (dw)) |
Aditya Swarup | b14c06e | 2019-01-10 15:08:44 -0800 | [diff] [blame] | 1880 | #define _CNL_PORT_TX_DW_LN0(dw, port) (_PICK((port), \ |
Mahesh Kumar | 4635b57 | 2018-03-14 13:36:52 +0530 | [diff] [blame] | 1881 | _CNL_PORT_TX_AE_LN0_OFFSET, \ |
| 1882 | _CNL_PORT_TX_B_LN0_OFFSET, \ |
| 1883 | _CNL_PORT_TX_B_LN0_OFFSET, \ |
| 1884 | _CNL_PORT_TX_D_LN0_OFFSET, \ |
| 1885 | _CNL_PORT_TX_AE_LN0_OFFSET, \ |
| 1886 | _CNL_PORT_TX_F_LN0_OFFSET) + \ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 1887 | 4 * (dw)) |
Mahesh Kumar | 4635b57 | 2018-03-14 13:36:52 +0530 | [diff] [blame] | 1888 | |
Lucas De Marchi | 4e53840 | 2018-10-15 19:35:17 -0700 | [diff] [blame] | 1889 | #define _ICL_PORT_TX_AUX 0x380 |
| 1890 | #define _ICL_PORT_TX_GRP 0x680 |
| 1891 | #define _ICL_PORT_TX_LN(ln) (0x880 + (ln) * 0x100) |
| 1892 | |
Matt Roper | dc867bc | 2019-07-09 11:39:32 -0700 | [diff] [blame] | 1893 | #define _ICL_PORT_TX_DW_AUX(dw, phy) (_ICL_COMBOPHY(phy) + \ |
Lucas De Marchi | 4e53840 | 2018-10-15 19:35:17 -0700 | [diff] [blame] | 1894 | _ICL_PORT_TX_AUX + 4 * (dw)) |
Matt Roper | dc867bc | 2019-07-09 11:39:32 -0700 | [diff] [blame] | 1895 | #define _ICL_PORT_TX_DW_GRP(dw, phy) (_ICL_COMBOPHY(phy) + \ |
Lucas De Marchi | 4e53840 | 2018-10-15 19:35:17 -0700 | [diff] [blame] | 1896 | _ICL_PORT_TX_GRP + 4 * (dw)) |
Matt Roper | dc867bc | 2019-07-09 11:39:32 -0700 | [diff] [blame] | 1897 | #define _ICL_PORT_TX_DW_LN(dw, ln, phy) (_ICL_COMBOPHY(phy) + \ |
Lucas De Marchi | 4e53840 | 2018-10-15 19:35:17 -0700 | [diff] [blame] | 1898 | _ICL_PORT_TX_LN(ln) + 4 * (dw)) |
| 1899 | |
| 1900 | #define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(2, port)) |
| 1901 | #define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(2, port)) |
Matt Roper | dc867bc | 2019-07-09 11:39:32 -0700 | [diff] [blame] | 1902 | #define ICL_PORT_TX_DW2_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(2, phy)) |
| 1903 | #define ICL_PORT_TX_DW2_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(2, phy)) |
| 1904 | #define ICL_PORT_TX_DW2_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(2, 0, phy)) |
Paulo Zanoni | 7487508 | 2018-03-23 12:58:53 -0700 | [diff] [blame] | 1905 | #define SWING_SEL_UPPER(x) (((x) >> 3) << 15) |
Rodrigo Vivi | 1f588ae | 2017-06-19 11:39:32 -0700 | [diff] [blame] | 1906 | #define SWING_SEL_UPPER_MASK (1 << 15) |
Paulo Zanoni | 7487508 | 2018-03-23 12:58:53 -0700 | [diff] [blame] | 1907 | #define SWING_SEL_LOWER(x) (((x) & 0x7) << 11) |
Rodrigo Vivi | 1f588ae | 2017-06-19 11:39:32 -0700 | [diff] [blame] | 1908 | #define SWING_SEL_LOWER_MASK (0x7 << 11) |
Madhav Chauhan | d61d1b3 | 2018-07-05 19:19:38 +0530 | [diff] [blame] | 1909 | #define FRC_LATENCY_OPTIM_MASK (0x7 << 8) |
| 1910 | #define FRC_LATENCY_OPTIM_VAL(x) ((x) << 8) |
Rodrigo Vivi | 0441610 | 2017-06-09 15:26:06 -0700 | [diff] [blame] | 1911 | #define RCOMP_SCALAR(x) ((x) << 0) |
Rodrigo Vivi | 1f588ae | 2017-06-19 11:39:32 -0700 | [diff] [blame] | 1912 | #define RCOMP_SCALAR_MASK (0xFF << 0) |
Rodrigo Vivi | 0441610 | 2017-06-09 15:26:06 -0700 | [diff] [blame] | 1913 | |
Rodrigo Vivi | 0441610 | 2017-06-09 15:26:06 -0700 | [diff] [blame] | 1914 | #define _CNL_PORT_TX_DW4_LN0_AE 0x162450 |
| 1915 | #define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0 |
Aditya Swarup | b14c06e | 2019-01-10 15:08:44 -0800 | [diff] [blame] | 1916 | #define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(4, (port))) |
| 1917 | #define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port))) |
Aditya Swarup | 9194e42 | 2019-01-28 14:00:11 -0800 | [diff] [blame] | 1918 | #define CNL_PORT_TX_DW4_LN(ln, port) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)) + \ |
Paulo Zanoni | 9e8789e | 2018-06-12 16:56:54 -0700 | [diff] [blame] | 1919 | ((ln) * (_CNL_PORT_TX_DW4_LN1_AE - \ |
Mahesh Kumar | 4635b57 | 2018-03-14 13:36:52 +0530 | [diff] [blame] | 1920 | _CNL_PORT_TX_DW4_LN0_AE))) |
Matt Roper | dc867bc | 2019-07-09 11:39:32 -0700 | [diff] [blame] | 1921 | #define ICL_PORT_TX_DW4_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(4, phy)) |
| 1922 | #define ICL_PORT_TX_DW4_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(4, phy)) |
| 1923 | #define ICL_PORT_TX_DW4_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(4, 0, phy)) |
| 1924 | #define ICL_PORT_TX_DW4_LN(ln, phy) _MMIO(_ICL_PORT_TX_DW_LN(4, ln, phy)) |
Rodrigo Vivi | 0441610 | 2017-06-09 15:26:06 -0700 | [diff] [blame] | 1925 | #define LOADGEN_SELECT (1 << 31) |
| 1926 | #define POST_CURSOR_1(x) ((x) << 12) |
Rodrigo Vivi | 1f588ae | 2017-06-19 11:39:32 -0700 | [diff] [blame] | 1927 | #define POST_CURSOR_1_MASK (0x3F << 12) |
Rodrigo Vivi | 0441610 | 2017-06-09 15:26:06 -0700 | [diff] [blame] | 1928 | #define POST_CURSOR_2(x) ((x) << 6) |
Rodrigo Vivi | 1f588ae | 2017-06-19 11:39:32 -0700 | [diff] [blame] | 1929 | #define POST_CURSOR_2_MASK (0x3F << 6) |
Rodrigo Vivi | 0441610 | 2017-06-09 15:26:06 -0700 | [diff] [blame] | 1930 | #define CURSOR_COEFF(x) ((x) << 0) |
Navare, Manasi D | fcace3b | 2017-06-29 18:14:01 -0700 | [diff] [blame] | 1931 | #define CURSOR_COEFF_MASK (0x3F << 0) |
Rodrigo Vivi | 0441610 | 2017-06-09 15:26:06 -0700 | [diff] [blame] | 1932 | |
Lucas De Marchi | 4e53840 | 2018-10-15 19:35:17 -0700 | [diff] [blame] | 1933 | #define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(5, port)) |
| 1934 | #define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(5, port)) |
Matt Roper | dc867bc | 2019-07-09 11:39:32 -0700 | [diff] [blame] | 1935 | #define ICL_PORT_TX_DW5_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(5, phy)) |
| 1936 | #define ICL_PORT_TX_DW5_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(5, phy)) |
| 1937 | #define ICL_PORT_TX_DW5_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(5, 0, phy)) |
Rodrigo Vivi | 0441610 | 2017-06-09 15:26:06 -0700 | [diff] [blame] | 1938 | #define TX_TRAINING_EN (1 << 31) |
Manasi Navare | 5bb975d | 2018-03-23 10:24:13 -0700 | [diff] [blame] | 1939 | #define TAP2_DISABLE (1 << 30) |
Rodrigo Vivi | 0441610 | 2017-06-09 15:26:06 -0700 | [diff] [blame] | 1940 | #define TAP3_DISABLE (1 << 29) |
| 1941 | #define SCALING_MODE_SEL(x) ((x) << 18) |
Rodrigo Vivi | 1f588ae | 2017-06-19 11:39:32 -0700 | [diff] [blame] | 1942 | #define SCALING_MODE_SEL_MASK (0x7 << 18) |
Rodrigo Vivi | 0441610 | 2017-06-09 15:26:06 -0700 | [diff] [blame] | 1943 | #define RTERM_SELECT(x) ((x) << 3) |
Rodrigo Vivi | 1f588ae | 2017-06-19 11:39:32 -0700 | [diff] [blame] | 1944 | #define RTERM_SELECT_MASK (0x7 << 3) |
Rodrigo Vivi | 0441610 | 2017-06-09 15:26:06 -0700 | [diff] [blame] | 1945 | |
Aditya Swarup | b14c06e | 2019-01-10 15:08:44 -0800 | [diff] [blame] | 1946 | #define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(7, (port))) |
| 1947 | #define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(7, (port))) |
Matt Roper | dc867bc | 2019-07-09 11:39:32 -0700 | [diff] [blame] | 1948 | #define ICL_PORT_TX_DW7_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(7, phy)) |
| 1949 | #define ICL_PORT_TX_DW7_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(7, phy)) |
| 1950 | #define ICL_PORT_TX_DW7_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(7, 0, phy)) |
| 1951 | #define ICL_PORT_TX_DW7_LN(ln, phy) _MMIO(_ICL_PORT_TX_DW_LN(7, ln, phy)) |
Rodrigo Vivi | 0441610 | 2017-06-09 15:26:06 -0700 | [diff] [blame] | 1952 | #define N_SCALAR(x) ((x) << 24) |
Rodrigo Vivi | 1f588ae | 2017-06-19 11:39:32 -0700 | [diff] [blame] | 1953 | #define N_SCALAR_MASK (0x7F << 24) |
Rodrigo Vivi | 0441610 | 2017-06-09 15:26:06 -0700 | [diff] [blame] | 1954 | |
José Roberto de Souza | 683d672 | 2019-06-19 16:31:34 -0700 | [diff] [blame] | 1955 | #define _ICL_DPHY_CHKN_REG 0x194 |
| 1956 | #define ICL_DPHY_CHKN(port) _MMIO(_ICL_COMBOPHY(port) + _ICL_DPHY_CHKN_REG) |
| 1957 | #define ICL_DPHY_CHKN_AFE_OVER_PPI_STRAP REG_BIT(7) |
| 1958 | |
Aditya Swarup | 58106b7 | 2019-01-28 14:00:12 -0800 | [diff] [blame] | 1959 | #define MG_PHY_PORT_LN(ln, port, ln0p1, ln0p2, ln1p1) \ |
Manasi Navare | c92f47b | 2018-03-23 10:24:15 -0700 | [diff] [blame] | 1960 | _MMIO(_PORT((port) - PORT_C, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1))) |
| 1961 | |
Manasi Navare | a38bb30 | 2018-07-13 12:43:13 -0700 | [diff] [blame] | 1962 | #define MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C |
| 1963 | #define MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C |
| 1964 | #define MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C |
| 1965 | #define MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C |
| 1966 | #define MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C |
| 1967 | #define MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C |
| 1968 | #define MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C |
| 1969 | #define MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C |
Aditya Swarup | 58106b7 | 2019-01-28 14:00:12 -0800 | [diff] [blame] | 1970 | #define MG_TX1_LINK_PARAMS(ln, port) \ |
| 1971 | MG_PHY_PORT_LN(ln, port, MG_TX_LINK_PARAMS_TX1LN0_PORT1, \ |
Manasi Navare | a38bb30 | 2018-07-13 12:43:13 -0700 | [diff] [blame] | 1972 | MG_TX_LINK_PARAMS_TX1LN0_PORT2, \ |
| 1973 | MG_TX_LINK_PARAMS_TX1LN1_PORT1) |
Manasi Navare | c92f47b | 2018-03-23 10:24:15 -0700 | [diff] [blame] | 1974 | |
Manasi Navare | a38bb30 | 2018-07-13 12:43:13 -0700 | [diff] [blame] | 1975 | #define MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC |
| 1976 | #define MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC |
| 1977 | #define MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC |
| 1978 | #define MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC |
| 1979 | #define MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC |
| 1980 | #define MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC |
| 1981 | #define MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC |
| 1982 | #define MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC |
Aditya Swarup | 58106b7 | 2019-01-28 14:00:12 -0800 | [diff] [blame] | 1983 | #define MG_TX2_LINK_PARAMS(ln, port) \ |
| 1984 | MG_PHY_PORT_LN(ln, port, MG_TX_LINK_PARAMS_TX2LN0_PORT1, \ |
Manasi Navare | a38bb30 | 2018-07-13 12:43:13 -0700 | [diff] [blame] | 1985 | MG_TX_LINK_PARAMS_TX2LN0_PORT2, \ |
| 1986 | MG_TX_LINK_PARAMS_TX2LN1_PORT1) |
| 1987 | #define CRI_USE_FS32 (1 << 5) |
Manasi Navare | c92f47b | 2018-03-23 10:24:15 -0700 | [diff] [blame] | 1988 | |
Manasi Navare | a38bb30 | 2018-07-13 12:43:13 -0700 | [diff] [blame] | 1989 | #define MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C |
| 1990 | #define MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C |
| 1991 | #define MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C |
| 1992 | #define MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C |
| 1993 | #define MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C |
| 1994 | #define MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C |
| 1995 | #define MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C |
| 1996 | #define MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C |
Aditya Swarup | 58106b7 | 2019-01-28 14:00:12 -0800 | [diff] [blame] | 1997 | #define MG_TX1_PISO_READLOAD(ln, port) \ |
| 1998 | MG_PHY_PORT_LN(ln, port, MG_TX_PISO_READLOAD_TX1LN0_PORT1, \ |
Manasi Navare | a38bb30 | 2018-07-13 12:43:13 -0700 | [diff] [blame] | 1999 | MG_TX_PISO_READLOAD_TX1LN0_PORT2, \ |
| 2000 | MG_TX_PISO_READLOAD_TX1LN1_PORT1) |
Manasi Navare | c92f47b | 2018-03-23 10:24:15 -0700 | [diff] [blame] | 2001 | |
Manasi Navare | a38bb30 | 2018-07-13 12:43:13 -0700 | [diff] [blame] | 2002 | #define MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC |
| 2003 | #define MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC |
| 2004 | #define MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC |
| 2005 | #define MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC |
| 2006 | #define MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC |
| 2007 | #define MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC |
| 2008 | #define MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC |
| 2009 | #define MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC |
Aditya Swarup | 58106b7 | 2019-01-28 14:00:12 -0800 | [diff] [blame] | 2010 | #define MG_TX2_PISO_READLOAD(ln, port) \ |
| 2011 | MG_PHY_PORT_LN(ln, port, MG_TX_PISO_READLOAD_TX2LN0_PORT1, \ |
Manasi Navare | a38bb30 | 2018-07-13 12:43:13 -0700 | [diff] [blame] | 2012 | MG_TX_PISO_READLOAD_TX2LN0_PORT2, \ |
| 2013 | MG_TX_PISO_READLOAD_TX2LN1_PORT1) |
| 2014 | #define CRI_CALCINIT (1 << 1) |
Manasi Navare | c92f47b | 2018-03-23 10:24:15 -0700 | [diff] [blame] | 2015 | |
Manasi Navare | a38bb30 | 2018-07-13 12:43:13 -0700 | [diff] [blame] | 2016 | #define MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148 |
| 2017 | #define MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548 |
| 2018 | #define MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148 |
| 2019 | #define MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548 |
| 2020 | #define MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148 |
| 2021 | #define MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548 |
| 2022 | #define MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148 |
| 2023 | #define MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548 |
Aditya Swarup | 58106b7 | 2019-01-28 14:00:12 -0800 | [diff] [blame] | 2024 | #define MG_TX1_SWINGCTRL(ln, port) \ |
| 2025 | MG_PHY_PORT_LN(ln, port, MG_TX_SWINGCTRL_TX1LN0_PORT1, \ |
Manasi Navare | a38bb30 | 2018-07-13 12:43:13 -0700 | [diff] [blame] | 2026 | MG_TX_SWINGCTRL_TX1LN0_PORT2, \ |
| 2027 | MG_TX_SWINGCTRL_TX1LN1_PORT1) |
Manasi Navare | c92f47b | 2018-03-23 10:24:15 -0700 | [diff] [blame] | 2028 | |
Manasi Navare | a38bb30 | 2018-07-13 12:43:13 -0700 | [diff] [blame] | 2029 | #define MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8 |
| 2030 | #define MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8 |
| 2031 | #define MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8 |
| 2032 | #define MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8 |
| 2033 | #define MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8 |
| 2034 | #define MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8 |
| 2035 | #define MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8 |
| 2036 | #define MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8 |
Aditya Swarup | 58106b7 | 2019-01-28 14:00:12 -0800 | [diff] [blame] | 2037 | #define MG_TX2_SWINGCTRL(ln, port) \ |
| 2038 | MG_PHY_PORT_LN(ln, port, MG_TX_SWINGCTRL_TX2LN0_PORT1, \ |
Manasi Navare | a38bb30 | 2018-07-13 12:43:13 -0700 | [diff] [blame] | 2039 | MG_TX_SWINGCTRL_TX2LN0_PORT2, \ |
| 2040 | MG_TX_SWINGCTRL_TX2LN1_PORT1) |
| 2041 | #define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0) |
| 2042 | #define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0) |
Manasi Navare | c92f47b | 2018-03-23 10:24:15 -0700 | [diff] [blame] | 2043 | |
Manasi Navare | a38bb30 | 2018-07-13 12:43:13 -0700 | [diff] [blame] | 2044 | #define MG_TX_DRVCTRL_TX1LN0_TXPORT1 0x168144 |
| 2045 | #define MG_TX_DRVCTRL_TX1LN1_TXPORT1 0x168544 |
| 2046 | #define MG_TX_DRVCTRL_TX1LN0_TXPORT2 0x169144 |
| 2047 | #define MG_TX_DRVCTRL_TX1LN1_TXPORT2 0x169544 |
| 2048 | #define MG_TX_DRVCTRL_TX1LN0_TXPORT3 0x16A144 |
| 2049 | #define MG_TX_DRVCTRL_TX1LN1_TXPORT3 0x16A544 |
| 2050 | #define MG_TX_DRVCTRL_TX1LN0_TXPORT4 0x16B144 |
| 2051 | #define MG_TX_DRVCTRL_TX1LN1_TXPORT4 0x16B544 |
Aditya Swarup | 58106b7 | 2019-01-28 14:00:12 -0800 | [diff] [blame] | 2052 | #define MG_TX1_DRVCTRL(ln, port) \ |
| 2053 | MG_PHY_PORT_LN(ln, port, MG_TX_DRVCTRL_TX1LN0_TXPORT1, \ |
Manasi Navare | a38bb30 | 2018-07-13 12:43:13 -0700 | [diff] [blame] | 2054 | MG_TX_DRVCTRL_TX1LN0_TXPORT2, \ |
| 2055 | MG_TX_DRVCTRL_TX1LN1_TXPORT1) |
Manasi Navare | c92f47b | 2018-03-23 10:24:15 -0700 | [diff] [blame] | 2056 | |
Manasi Navare | a38bb30 | 2018-07-13 12:43:13 -0700 | [diff] [blame] | 2057 | #define MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4 |
| 2058 | #define MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4 |
| 2059 | #define MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4 |
| 2060 | #define MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4 |
| 2061 | #define MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4 |
| 2062 | #define MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4 |
| 2063 | #define MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4 |
| 2064 | #define MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4 |
Aditya Swarup | 58106b7 | 2019-01-28 14:00:12 -0800 | [diff] [blame] | 2065 | #define MG_TX2_DRVCTRL(ln, port) \ |
| 2066 | MG_PHY_PORT_LN(ln, port, MG_TX_DRVCTRL_TX2LN0_PORT1, \ |
Manasi Navare | a38bb30 | 2018-07-13 12:43:13 -0700 | [diff] [blame] | 2067 | MG_TX_DRVCTRL_TX2LN0_PORT2, \ |
| 2068 | MG_TX_DRVCTRL_TX2LN1_PORT1) |
| 2069 | #define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24) |
| 2070 | #define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24) |
| 2071 | #define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22) |
| 2072 | #define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16) |
| 2073 | #define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16) |
| 2074 | #define CRI_LOADGEN_SEL(x) ((x) << 12) |
| 2075 | #define CRI_LOADGEN_SEL_MASK (0x3 << 12) |
| 2076 | |
| 2077 | #define MG_CLKHUB_LN0_PORT1 0x16839C |
| 2078 | #define MG_CLKHUB_LN1_PORT1 0x16879C |
| 2079 | #define MG_CLKHUB_LN0_PORT2 0x16939C |
| 2080 | #define MG_CLKHUB_LN1_PORT2 0x16979C |
| 2081 | #define MG_CLKHUB_LN0_PORT3 0x16A39C |
| 2082 | #define MG_CLKHUB_LN1_PORT3 0x16A79C |
| 2083 | #define MG_CLKHUB_LN0_PORT4 0x16B39C |
| 2084 | #define MG_CLKHUB_LN1_PORT4 0x16B79C |
Aditya Swarup | 58106b7 | 2019-01-28 14:00:12 -0800 | [diff] [blame] | 2085 | #define MG_CLKHUB(ln, port) \ |
| 2086 | MG_PHY_PORT_LN(ln, port, MG_CLKHUB_LN0_PORT1, \ |
Manasi Navare | a38bb30 | 2018-07-13 12:43:13 -0700 | [diff] [blame] | 2087 | MG_CLKHUB_LN0_PORT2, \ |
| 2088 | MG_CLKHUB_LN1_PORT1) |
| 2089 | #define CFG_LOW_RATE_LKREN_EN (1 << 11) |
| 2090 | |
| 2091 | #define MG_TX_DCC_TX1LN0_PORT1 0x168110 |
| 2092 | #define MG_TX_DCC_TX1LN1_PORT1 0x168510 |
| 2093 | #define MG_TX_DCC_TX1LN0_PORT2 0x169110 |
| 2094 | #define MG_TX_DCC_TX1LN1_PORT2 0x169510 |
| 2095 | #define MG_TX_DCC_TX1LN0_PORT3 0x16A110 |
| 2096 | #define MG_TX_DCC_TX1LN1_PORT3 0x16A510 |
| 2097 | #define MG_TX_DCC_TX1LN0_PORT4 0x16B110 |
| 2098 | #define MG_TX_DCC_TX1LN1_PORT4 0x16B510 |
Aditya Swarup | 58106b7 | 2019-01-28 14:00:12 -0800 | [diff] [blame] | 2099 | #define MG_TX1_DCC(ln, port) \ |
| 2100 | MG_PHY_PORT_LN(ln, port, MG_TX_DCC_TX1LN0_PORT1, \ |
Manasi Navare | a38bb30 | 2018-07-13 12:43:13 -0700 | [diff] [blame] | 2101 | MG_TX_DCC_TX1LN0_PORT2, \ |
| 2102 | MG_TX_DCC_TX1LN1_PORT1) |
| 2103 | #define MG_TX_DCC_TX2LN0_PORT1 0x168090 |
| 2104 | #define MG_TX_DCC_TX2LN1_PORT1 0x168490 |
| 2105 | #define MG_TX_DCC_TX2LN0_PORT2 0x169090 |
| 2106 | #define MG_TX_DCC_TX2LN1_PORT2 0x169490 |
| 2107 | #define MG_TX_DCC_TX2LN0_PORT3 0x16A090 |
| 2108 | #define MG_TX_DCC_TX2LN1_PORT3 0x16A490 |
| 2109 | #define MG_TX_DCC_TX2LN0_PORT4 0x16B090 |
| 2110 | #define MG_TX_DCC_TX2LN1_PORT4 0x16B490 |
Aditya Swarup | 58106b7 | 2019-01-28 14:00:12 -0800 | [diff] [blame] | 2111 | #define MG_TX2_DCC(ln, port) \ |
| 2112 | MG_PHY_PORT_LN(ln, port, MG_TX_DCC_TX2LN0_PORT1, \ |
Manasi Navare | a38bb30 | 2018-07-13 12:43:13 -0700 | [diff] [blame] | 2113 | MG_TX_DCC_TX2LN0_PORT2, \ |
| 2114 | MG_TX_DCC_TX2LN1_PORT1) |
| 2115 | #define CFG_AMI_CK_DIV_OVERRIDE_VAL(x) ((x) << 25) |
| 2116 | #define CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK (0x3 << 25) |
| 2117 | #define CFG_AMI_CK_DIV_OVERRIDE_EN (1 << 24) |
Manasi Navare | c92f47b | 2018-03-23 10:24:15 -0700 | [diff] [blame] | 2118 | |
Paulo Zanoni | 340a44b | 2018-07-24 17:28:12 -0700 | [diff] [blame] | 2119 | #define MG_DP_MODE_LN0_ACU_PORT1 0x1683A0 |
| 2120 | #define MG_DP_MODE_LN1_ACU_PORT1 0x1687A0 |
| 2121 | #define MG_DP_MODE_LN0_ACU_PORT2 0x1693A0 |
| 2122 | #define MG_DP_MODE_LN1_ACU_PORT2 0x1697A0 |
| 2123 | #define MG_DP_MODE_LN0_ACU_PORT3 0x16A3A0 |
| 2124 | #define MG_DP_MODE_LN1_ACU_PORT3 0x16A7A0 |
| 2125 | #define MG_DP_MODE_LN0_ACU_PORT4 0x16B3A0 |
| 2126 | #define MG_DP_MODE_LN1_ACU_PORT4 0x16B7A0 |
Aditya Swarup | 58106b7 | 2019-01-28 14:00:12 -0800 | [diff] [blame] | 2127 | #define MG_DP_MODE(ln, port) \ |
| 2128 | MG_PHY_PORT_LN(ln, port, MG_DP_MODE_LN0_ACU_PORT1, \ |
Paulo Zanoni | 340a44b | 2018-07-24 17:28:12 -0700 | [diff] [blame] | 2129 | MG_DP_MODE_LN0_ACU_PORT2, \ |
| 2130 | MG_DP_MODE_LN1_ACU_PORT1) |
| 2131 | #define MG_DP_MODE_CFG_DP_X2_MODE (1 << 7) |
| 2132 | #define MG_DP_MODE_CFG_DP_X1_MODE (1 << 6) |
Paulo Zanoni | bc334d9 | 2018-07-24 17:28:13 -0700 | [diff] [blame] | 2133 | #define MG_DP_MODE_CFG_TR2PWR_GATING (1 << 5) |
| 2134 | #define MG_DP_MODE_CFG_TRPWR_GATING (1 << 4) |
| 2135 | #define MG_DP_MODE_CFG_CLNPWR_GATING (1 << 3) |
| 2136 | #define MG_DP_MODE_CFG_DIGPWR_GATING (1 << 2) |
| 2137 | #define MG_DP_MODE_CFG_GAONPWR_GATING (1 << 1) |
| 2138 | |
| 2139 | #define MG_MISC_SUS0_PORT1 0x168814 |
| 2140 | #define MG_MISC_SUS0_PORT2 0x169814 |
| 2141 | #define MG_MISC_SUS0_PORT3 0x16A814 |
| 2142 | #define MG_MISC_SUS0_PORT4 0x16B814 |
| 2143 | #define MG_MISC_SUS0(tc_port) \ |
| 2144 | _MMIO(_PORT(tc_port, MG_MISC_SUS0_PORT1, MG_MISC_SUS0_PORT2)) |
| 2145 | #define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE_MASK (3 << 14) |
| 2146 | #define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE(x) ((x) << 14) |
| 2147 | #define MG_MISC_SUS0_CFG_TR2PWR_GATING (1 << 12) |
| 2148 | #define MG_MISC_SUS0_CFG_CL2PWR_GATING (1 << 11) |
| 2149 | #define MG_MISC_SUS0_CFG_GAONPWR_GATING (1 << 10) |
| 2150 | #define MG_MISC_SUS0_CFG_TRPWR_GATING (1 << 7) |
| 2151 | #define MG_MISC_SUS0_CFG_CL1PWR_GATING (1 << 6) |
| 2152 | #define MG_MISC_SUS0_CFG_DGPWR_GATING (1 << 5) |
Paulo Zanoni | 340a44b | 2018-07-24 17:28:12 -0700 | [diff] [blame] | 2153 | |
Ander Conselvan de Oliveira | 842d416 | 2016-10-06 19:22:20 +0300 | [diff] [blame] | 2154 | /* The spec defines this only for BXT PHY0, but lets assume that this |
| 2155 | * would exist for PHY1 too if it had a second channel. |
| 2156 | */ |
| 2157 | #define _PORT_CL2CM_DW6_A 0x162358 |
| 2158 | #define _PORT_CL2CM_DW6_BC 0x6C358 |
Ander Conselvan de Oliveira | ed37892 | 2016-10-19 10:59:00 +0300 | [diff] [blame] | 2159 | #define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC) |
Vandana Kannan | 5c6706e | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 2160 | #define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28) |
| 2161 | |
Anusha Srivatsa | a6576a8 | 2018-11-01 11:55:57 -0700 | [diff] [blame] | 2162 | #define FIA1_BASE 0x163000 |
Anusha Srivatsa | 0caf625 | 2019-07-11 22:57:05 -0700 | [diff] [blame] | 2163 | #define FIA2_BASE 0x16E000 |
| 2164 | #define FIA3_BASE 0x16F000 |
| 2165 | #define _FIA(fia) _PICK((fia), FIA1_BASE, FIA2_BASE, FIA3_BASE) |
| 2166 | #define _MMIO_FIA(fia, off) _MMIO(_FIA(fia) + (off)) |
Anusha Srivatsa | a6576a8 | 2018-11-01 11:55:57 -0700 | [diff] [blame] | 2167 | |
Manasi Navare | a2bc69a | 2018-05-25 12:03:52 -0700 | [diff] [blame] | 2168 | /* ICL PHY DFLEX registers */ |
Anusha Srivatsa | 0caf625 | 2019-07-11 22:57:05 -0700 | [diff] [blame] | 2169 | #define PORT_TX_DFLEXDPMLE1(fia) _MMIO_FIA((fia), 0x008C0) |
Manasi Navare | b4335ec | 2018-10-23 12:12:47 -0700 | [diff] [blame] | 2170 | #define DFLEXDPMLE1_DPMLETC_MASK(tc_port) (0xf << (4 * (tc_port))) |
| 2171 | #define DFLEXDPMLE1_DPMLETC_ML0(tc_port) (1 << (4 * (tc_port))) |
| 2172 | #define DFLEXDPMLE1_DPMLETC_ML1_0(tc_port) (3 << (4 * (tc_port))) |
| 2173 | #define DFLEXDPMLE1_DPMLETC_ML3(tc_port) (8 << (4 * (tc_port))) |
| 2174 | #define DFLEXDPMLE1_DPMLETC_ML3_2(tc_port) (12 << (4 * (tc_port))) |
| 2175 | #define DFLEXDPMLE1_DPMLETC_ML3_0(tc_port) (15 << (4 * (tc_port))) |
Manasi Navare | a2bc69a | 2018-05-25 12:03:52 -0700 | [diff] [blame] | 2176 | |
Vandana Kannan | 5c6706e | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 2177 | /* BXT PHY Ref registers */ |
| 2178 | #define _PORT_REF_DW3_A 0x16218C |
| 2179 | #define _PORT_REF_DW3_BC 0x6C18C |
| 2180 | #define GRC_DONE (1 << 22) |
Ander Conselvan de Oliveira | ed37892 | 2016-10-19 10:59:00 +0300 | [diff] [blame] | 2181 | #define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC) |
Vandana Kannan | 5c6706e | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 2182 | |
| 2183 | #define _PORT_REF_DW6_A 0x162198 |
| 2184 | #define _PORT_REF_DW6_BC 0x6C198 |
Imre Deak | d1e082f | 2016-04-01 16:02:33 +0300 | [diff] [blame] | 2185 | #define GRC_CODE_SHIFT 24 |
| 2186 | #define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT) |
Vandana Kannan | 5c6706e | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 2187 | #define GRC_CODE_FAST_SHIFT 16 |
Imre Deak | d1e082f | 2016-04-01 16:02:33 +0300 | [diff] [blame] | 2188 | #define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT) |
Vandana Kannan | 5c6706e | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 2189 | #define GRC_CODE_SLOW_SHIFT 8 |
| 2190 | #define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT) |
| 2191 | #define GRC_CODE_NOM_MASK 0xFF |
Ander Conselvan de Oliveira | ed37892 | 2016-10-19 10:59:00 +0300 | [diff] [blame] | 2192 | #define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC) |
Vandana Kannan | 5c6706e | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 2193 | |
| 2194 | #define _PORT_REF_DW8_A 0x1621A0 |
| 2195 | #define _PORT_REF_DW8_BC 0x6C1A0 |
| 2196 | #define GRC_DIS (1 << 15) |
| 2197 | #define GRC_RDY_OVRD (1 << 1) |
Ander Conselvan de Oliveira | ed37892 | 2016-10-19 10:59:00 +0300 | [diff] [blame] | 2198 | #define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC) |
Vandana Kannan | 5c6706e | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 2199 | |
Satheeshakrishna M | dfb8240 | 2014-08-22 09:49:09 +0530 | [diff] [blame] | 2200 | /* BXT PHY PCS registers */ |
Vandana Kannan | 96fb9f9 | 2014-11-18 15:45:27 +0530 | [diff] [blame] | 2201 | #define _PORT_PCS_DW10_LN01_A 0x162428 |
| 2202 | #define _PORT_PCS_DW10_LN01_B 0x6C428 |
| 2203 | #define _PORT_PCS_DW10_LN01_C 0x6C828 |
| 2204 | #define _PORT_PCS_DW10_GRP_A 0x162C28 |
| 2205 | #define _PORT_PCS_DW10_GRP_B 0x6CC28 |
| 2206 | #define _PORT_PCS_DW10_GRP_C 0x6CE28 |
Ander Conselvan de Oliveira | ed37892 | 2016-10-19 10:59:00 +0300 | [diff] [blame] | 2207 | #define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ |
| 2208 | _PORT_PCS_DW10_LN01_B, \ |
| 2209 | _PORT_PCS_DW10_LN01_C) |
| 2210 | #define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ |
| 2211 | _PORT_PCS_DW10_GRP_B, \ |
| 2212 | _PORT_PCS_DW10_GRP_C) |
| 2213 | |
Vandana Kannan | 96fb9f9 | 2014-11-18 15:45:27 +0530 | [diff] [blame] | 2214 | #define TX2_SWING_CALC_INIT (1 << 31) |
| 2215 | #define TX1_SWING_CALC_INIT (1 << 30) |
| 2216 | |
Satheeshakrishna M | dfb8240 | 2014-08-22 09:49:09 +0530 | [diff] [blame] | 2217 | #define _PORT_PCS_DW12_LN01_A 0x162430 |
| 2218 | #define _PORT_PCS_DW12_LN01_B 0x6C430 |
| 2219 | #define _PORT_PCS_DW12_LN01_C 0x6C830 |
| 2220 | #define _PORT_PCS_DW12_LN23_A 0x162630 |
| 2221 | #define _PORT_PCS_DW12_LN23_B 0x6C630 |
| 2222 | #define _PORT_PCS_DW12_LN23_C 0x6CA30 |
| 2223 | #define _PORT_PCS_DW12_GRP_A 0x162c30 |
| 2224 | #define _PORT_PCS_DW12_GRP_B 0x6CC30 |
| 2225 | #define _PORT_PCS_DW12_GRP_C 0x6CE30 |
| 2226 | #define LANESTAGGER_STRAP_OVRD (1 << 6) |
| 2227 | #define LANE_STAGGER_MASK 0x1F |
Ander Conselvan de Oliveira | ed37892 | 2016-10-19 10:59:00 +0300 | [diff] [blame] | 2228 | #define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ |
| 2229 | _PORT_PCS_DW12_LN01_B, \ |
| 2230 | _PORT_PCS_DW12_LN01_C) |
| 2231 | #define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ |
| 2232 | _PORT_PCS_DW12_LN23_B, \ |
| 2233 | _PORT_PCS_DW12_LN23_C) |
| 2234 | #define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ |
| 2235 | _PORT_PCS_DW12_GRP_B, \ |
| 2236 | _PORT_PCS_DW12_GRP_C) |
Satheeshakrishna M | dfb8240 | 2014-08-22 09:49:09 +0530 | [diff] [blame] | 2237 | |
Vandana Kannan | 5c6706e | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 2238 | /* BXT PHY TX registers */ |
| 2239 | #define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \ |
| 2240 | ((lane) & 1) * 0x80) |
| 2241 | |
Vandana Kannan | 96fb9f9 | 2014-11-18 15:45:27 +0530 | [diff] [blame] | 2242 | #define _PORT_TX_DW2_LN0_A 0x162508 |
| 2243 | #define _PORT_TX_DW2_LN0_B 0x6C508 |
| 2244 | #define _PORT_TX_DW2_LN0_C 0x6C908 |
| 2245 | #define _PORT_TX_DW2_GRP_A 0x162D08 |
| 2246 | #define _PORT_TX_DW2_GRP_B 0x6CD08 |
| 2247 | #define _PORT_TX_DW2_GRP_C 0x6CF08 |
Ander Conselvan de Oliveira | ed37892 | 2016-10-19 10:59:00 +0300 | [diff] [blame] | 2248 | #define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ |
| 2249 | _PORT_TX_DW2_LN0_B, \ |
| 2250 | _PORT_TX_DW2_LN0_C) |
| 2251 | #define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ |
| 2252 | _PORT_TX_DW2_GRP_B, \ |
| 2253 | _PORT_TX_DW2_GRP_C) |
Vandana Kannan | 96fb9f9 | 2014-11-18 15:45:27 +0530 | [diff] [blame] | 2254 | #define MARGIN_000_SHIFT 16 |
| 2255 | #define MARGIN_000 (0xFF << MARGIN_000_SHIFT) |
| 2256 | #define UNIQ_TRANS_SCALE_SHIFT 8 |
| 2257 | #define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT) |
| 2258 | |
| 2259 | #define _PORT_TX_DW3_LN0_A 0x16250C |
| 2260 | #define _PORT_TX_DW3_LN0_B 0x6C50C |
| 2261 | #define _PORT_TX_DW3_LN0_C 0x6C90C |
| 2262 | #define _PORT_TX_DW3_GRP_A 0x162D0C |
| 2263 | #define _PORT_TX_DW3_GRP_B 0x6CD0C |
| 2264 | #define _PORT_TX_DW3_GRP_C 0x6CF0C |
Ander Conselvan de Oliveira | ed37892 | 2016-10-19 10:59:00 +0300 | [diff] [blame] | 2265 | #define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ |
| 2266 | _PORT_TX_DW3_LN0_B, \ |
| 2267 | _PORT_TX_DW3_LN0_C) |
| 2268 | #define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ |
| 2269 | _PORT_TX_DW3_GRP_B, \ |
| 2270 | _PORT_TX_DW3_GRP_C) |
Sonika Jindal | 9c58a04 | 2015-09-24 10:22:54 +0530 | [diff] [blame] | 2271 | #define SCALE_DCOMP_METHOD (1 << 26) |
| 2272 | #define UNIQUE_TRANGE_EN_METHOD (1 << 27) |
Vandana Kannan | 96fb9f9 | 2014-11-18 15:45:27 +0530 | [diff] [blame] | 2273 | |
| 2274 | #define _PORT_TX_DW4_LN0_A 0x162510 |
| 2275 | #define _PORT_TX_DW4_LN0_B 0x6C510 |
| 2276 | #define _PORT_TX_DW4_LN0_C 0x6C910 |
| 2277 | #define _PORT_TX_DW4_GRP_A 0x162D10 |
| 2278 | #define _PORT_TX_DW4_GRP_B 0x6CD10 |
| 2279 | #define _PORT_TX_DW4_GRP_C 0x6CF10 |
Ander Conselvan de Oliveira | ed37892 | 2016-10-19 10:59:00 +0300 | [diff] [blame] | 2280 | #define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ |
| 2281 | _PORT_TX_DW4_LN0_B, \ |
| 2282 | _PORT_TX_DW4_LN0_C) |
| 2283 | #define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ |
| 2284 | _PORT_TX_DW4_GRP_B, \ |
| 2285 | _PORT_TX_DW4_GRP_C) |
Vandana Kannan | 96fb9f9 | 2014-11-18 15:45:27 +0530 | [diff] [blame] | 2286 | #define DEEMPH_SHIFT 24 |
| 2287 | #define DE_EMPHASIS (0xFF << DEEMPH_SHIFT) |
| 2288 | |
Ander Conselvan de Oliveira | 51b3ee3 | 2016-12-02 10:23:52 +0200 | [diff] [blame] | 2289 | #define _PORT_TX_DW5_LN0_A 0x162514 |
| 2290 | #define _PORT_TX_DW5_LN0_B 0x6C514 |
| 2291 | #define _PORT_TX_DW5_LN0_C 0x6C914 |
| 2292 | #define _PORT_TX_DW5_GRP_A 0x162D14 |
| 2293 | #define _PORT_TX_DW5_GRP_B 0x6CD14 |
| 2294 | #define _PORT_TX_DW5_GRP_C 0x6CF14 |
| 2295 | #define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ |
| 2296 | _PORT_TX_DW5_LN0_B, \ |
| 2297 | _PORT_TX_DW5_LN0_C) |
| 2298 | #define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ |
| 2299 | _PORT_TX_DW5_GRP_B, \ |
| 2300 | _PORT_TX_DW5_GRP_C) |
| 2301 | #define DCC_DELAY_RANGE_1 (1 << 9) |
| 2302 | #define DCC_DELAY_RANGE_2 (1 << 8) |
| 2303 | |
Vandana Kannan | 5c6706e | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 2304 | #define _PORT_TX_DW14_LN0_A 0x162538 |
| 2305 | #define _PORT_TX_DW14_LN0_B 0x6C538 |
| 2306 | #define _PORT_TX_DW14_LN0_C 0x6C938 |
| 2307 | #define LATENCY_OPTIM_SHIFT 30 |
| 2308 | #define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT) |
Ander Conselvan de Oliveira | ed37892 | 2016-10-19 10:59:00 +0300 | [diff] [blame] | 2309 | #define BXT_PORT_TX_DW14_LN(phy, ch, lane) \ |
| 2310 | _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \ |
| 2311 | _PORT_TX_DW14_LN0_C) + \ |
| 2312 | _BXT_LANE_OFFSET(lane)) |
Vandana Kannan | 5c6706e | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 2313 | |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 2314 | /* UAIMI scratch pad register 1 */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2315 | #define UAIMI_SPR1 _MMIO(0x4F074) |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 2316 | /* SKL VccIO mask */ |
| 2317 | #define SKL_VCCIO_MASK 0x1 |
| 2318 | /* SKL balance leg register */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2319 | #define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C) |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 2320 | /* I_boost values */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2321 | #define BALANCE_LEG_SHIFT(port) (8 + 3 * (port)) |
| 2322 | #define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port))) |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 2323 | /* Balance leg disable bits */ |
| 2324 | #define BALANCE_LEG_DISABLE_SHIFT 23 |
Ville Syrjälä | a7d8dbc | 2016-07-12 15:59:28 +0300 | [diff] [blame] | 2325 | #define BALANCE_LEG_DISABLE(port) (1 << (23 + (port))) |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 2326 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 2327 | /* |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2328 | * Fence registers |
Ville Syrjälä | eecf613 | 2015-09-21 18:05:14 +0300 | [diff] [blame] | 2329 | * [0-7] @ 0x2000 gen2,gen3 |
| 2330 | * [8-15] @ 0x3000 945,g33,pnv |
| 2331 | * |
| 2332 | * [0-15] @ 0x3000 gen4,gen5 |
| 2333 | * |
| 2334 | * [0-15] @ 0x100000 gen6,vlv,chv |
| 2335 | * [0-31] @ 0x100000 gen7+ |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2336 | */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2337 | #define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2338 | #define I830_FENCE_START_MASK 0x07f80000 |
| 2339 | #define I830_FENCE_TILING_Y_SHIFT 12 |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 2340 | #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2341 | #define I830_FENCE_PITCH_SHIFT 4 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2342 | #define I830_FENCE_REG_VALID (1 << 0) |
Daniel Vetter | c36a2a6 | 2010-04-17 15:12:03 +0200 | [diff] [blame] | 2343 | #define I915_FENCE_MAX_PITCH_VAL 4 |
Eric Anholt | e76a16d | 2009-05-26 17:44:56 -0700 | [diff] [blame] | 2344 | #define I830_FENCE_MAX_PITCH_VAL 6 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2345 | #define I830_FENCE_MAX_SIZE_VAL (1 << 8) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2346 | |
| 2347 | #define I915_FENCE_START_MASK 0x0ff00000 |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 2348 | #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2349 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2350 | #define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8) |
| 2351 | #define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2352 | #define I965_FENCE_PITCH_SHIFT 2 |
| 2353 | #define I965_FENCE_TILING_Y_SHIFT 1 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2354 | #define I965_FENCE_REG_VALID (1 << 0) |
Daniel Vetter | 8d7773a | 2009-03-29 14:09:41 +0200 | [diff] [blame] | 2355 | #define I965_FENCE_MAX_PITCH_VAL 0x0400 |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2356 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2357 | #define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8) |
| 2358 | #define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4) |
Ville Syrjälä | eecf613 | 2015-09-21 18:05:14 +0300 | [diff] [blame] | 2359 | #define GEN6_FENCE_PITCH_SHIFT 32 |
Ville Syrjälä | 3a06247 | 2013-04-09 11:45:05 +0300 | [diff] [blame] | 2360 | #define GEN7_FENCE_MAX_PITCH_VAL 0x0800 |
Eric Anholt | 4e901fd | 2009-10-26 16:44:17 -0700 | [diff] [blame] | 2361 | |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 2362 | |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 2363 | /* control register for cpu gtt access */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2364 | #define TILECTL _MMIO(0x101000) |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 2365 | #define TILECTL_SWZCTL (1 << 0) |
Robert Beckett | e3a2905 | 2015-03-11 10:28:25 +0200 | [diff] [blame] | 2366 | #define TILECTL_TLBPF (1 << 1) |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 2367 | #define TILECTL_TLB_PREFETCH_DIS (1 << 2) |
| 2368 | #define TILECTL_BACKSNOOP_DIS (1 << 3) |
| 2369 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2370 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 2371 | * Instruction and interrupt control regs |
| 2372 | */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2373 | #define PGTBL_CTL _MMIO(0x02020) |
Ville Syrjälä | f1e1c21 | 2014-06-05 20:02:59 +0300 | [diff] [blame] | 2374 | #define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */ |
| 2375 | #define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2376 | #define PGTBL_ER _MMIO(0x02024) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2377 | #define PRB0_BASE (0x2030 - 0x30) |
| 2378 | #define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */ |
| 2379 | #define PRB2_BASE (0x2050 - 0x30) /* gen3 */ |
| 2380 | #define SRB0_BASE (0x2100 - 0x30) /* gen2 */ |
| 2381 | #define SRB1_BASE (0x2110 - 0x30) /* gen2 */ |
| 2382 | #define SRB2_BASE (0x2120 - 0x30) /* 830 */ |
| 2383 | #define SRB3_BASE (0x2130 - 0x30) /* 830 */ |
Daniel Vetter | 333e9fe | 2010-08-02 16:24:01 +0200 | [diff] [blame] | 2384 | #define RENDER_RING_BASE 0x02000 |
| 2385 | #define BSD_RING_BASE 0x04000 |
| 2386 | #define GEN6_BSD_RING_BASE 0x12000 |
Zhao Yakui | 845f74a | 2014-04-17 10:37:37 +0800 | [diff] [blame] | 2387 | #define GEN8_BSD2_RING_BASE 0x1c000 |
Oscar Mateo | 5f79e7c | 2018-03-02 18:14:57 +0200 | [diff] [blame] | 2388 | #define GEN11_BSD_RING_BASE 0x1c0000 |
| 2389 | #define GEN11_BSD2_RING_BASE 0x1c4000 |
| 2390 | #define GEN11_BSD3_RING_BASE 0x1d0000 |
| 2391 | #define GEN11_BSD4_RING_BASE 0x1d4000 |
Ben Widawsky | 1950de1 | 2013-05-28 19:22:20 -0700 | [diff] [blame] | 2392 | #define VEBOX_RING_BASE 0x1a000 |
Oscar Mateo | 5f79e7c | 2018-03-02 18:14:57 +0200 | [diff] [blame] | 2393 | #define GEN11_VEBOX_RING_BASE 0x1c8000 |
| 2394 | #define GEN11_VEBOX2_RING_BASE 0x1d8000 |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 2395 | #define BLT_RING_BASE 0x22000 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2396 | #define RING_TAIL(base) _MMIO((base) + 0x30) |
| 2397 | #define RING_HEAD(base) _MMIO((base) + 0x34) |
| 2398 | #define RING_START(base) _MMIO((base) + 0x38) |
| 2399 | #define RING_CTL(base) _MMIO((base) + 0x3c) |
Chris Wilson | 62ae14b | 2016-10-04 21:11:25 +0100 | [diff] [blame] | 2400 | #define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2401 | #define RING_SYNC_0(base) _MMIO((base) + 0x40) |
| 2402 | #define RING_SYNC_1(base) _MMIO((base) + 0x44) |
| 2403 | #define RING_SYNC_2(base) _MMIO((base) + 0x48) |
Ben Widawsky | 1950de1 | 2013-05-28 19:22:20 -0700 | [diff] [blame] | 2404 | #define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE)) |
| 2405 | #define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE)) |
| 2406 | #define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE)) |
| 2407 | #define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE)) |
| 2408 | #define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE)) |
| 2409 | #define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE)) |
| 2410 | #define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE)) |
| 2411 | #define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE)) |
| 2412 | #define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE)) |
| 2413 | #define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE)) |
| 2414 | #define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE)) |
| 2415 | #define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE)) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2416 | #define GEN6_NOSYNC INVALID_MMIO_REG |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2417 | #define RING_PSMI_CTL(base) _MMIO((base) + 0x50) |
| 2418 | #define RING_MAX_IDLE(base) _MMIO((base) + 0x54) |
| 2419 | #define RING_HWS_PGA(base) _MMIO((base) + 0x80) |
| 2420 | #define RING_HWS_PGA_GEN6(base) _MMIO((base) + 0x2080) |
| 2421 | #define RING_RESET_CTL(base) _MMIO((base) + 0xd0) |
Mika Kuoppala | 5ce5f61 | 2019-04-12 19:53:53 +0300 | [diff] [blame] | 2422 | #define RESET_CTL_CAT_ERROR REG_BIT(2) |
| 2423 | #define RESET_CTL_READY_TO_RESET REG_BIT(1) |
| 2424 | #define RESET_CTL_REQUEST_RESET REG_BIT(0) |
| 2425 | |
Mika Kuoppala | 39e7823 | 2018-06-07 20:24:44 +0300 | [diff] [blame] | 2426 | #define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c) |
Imre Deak | 9e72b46 | 2014-05-05 15:13:55 +0300 | [diff] [blame] | 2427 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2428 | #define HSW_GTT_CACHE_EN _MMIO(0x4024) |
Ville Syrjälä | 6d50b06 | 2015-05-19 20:32:57 +0300 | [diff] [blame] | 2429 | #define GTT_CACHE_EN_ALL 0xF0007FFF |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2430 | #define GEN7_WR_WATERMARK _MMIO(0x4028) |
| 2431 | #define GEN7_GFX_PRIO_CTRL _MMIO(0x402C) |
| 2432 | #define ARB_MODE _MMIO(0x4030) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2433 | #define ARB_MODE_SWIZZLE_SNB (1 << 4) |
| 2434 | #define ARB_MODE_SWIZZLE_IVB (1 << 5) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2435 | #define GEN7_GFX_PEND_TLB0 _MMIO(0x4034) |
| 2436 | #define GEN7_GFX_PEND_TLB1 _MMIO(0x4038) |
Imre Deak | 9e72b46 | 2014-05-05 15:13:55 +0300 | [diff] [blame] | 2437 | /* L3, CVS, ZTLB, RCC, CASC LRA min, max values */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2438 | #define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4) |
Imre Deak | 9e72b46 | 2014-05-05 15:13:55 +0300 | [diff] [blame] | 2439 | #define GEN7_LRA_LIMITS_REG_NUM 13 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2440 | #define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070) |
| 2441 | #define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074) |
Imre Deak | 9e72b46 | 2014-05-05 15:13:55 +0300 | [diff] [blame] | 2442 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2443 | #define GAMTARBMODE _MMIO(0x04a08) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2444 | #define ARB_MODE_BWGTLB_DISABLE (1 << 9) |
| 2445 | #define ARB_MODE_SWIZZLE_BDW (1 << 1) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2446 | #define RENDER_HWS_PGA_GEN7 _MMIO(0x04080) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2447 | #define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100 * (engine)->hw_id) |
Michel Thierry | b03ec3d | 2017-11-13 09:36:28 -0800 | [diff] [blame] | 2448 | #define GEN8_RING_FAULT_REG _MMIO(0x4094) |
Lucas De Marchi | 91b59cd | 2019-07-30 11:04:03 -0700 | [diff] [blame] | 2449 | #define GEN12_RING_FAULT_REG _MMIO(0xcec4) |
Michel Thierry | b03ec3d | 2017-11-13 09:36:28 -0800 | [diff] [blame] | 2450 | #define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2451 | #define RING_FAULT_GTTSEL_MASK (1 << 11) |
Ville Syrjälä | 68d9753 | 2015-09-18 20:03:39 +0300 | [diff] [blame] | 2452 | #define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff) |
| 2453 | #define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2454 | #define RING_FAULT_VALID (1 << 0) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2455 | #define DONE_REG _MMIO(0x40b0) |
| 2456 | #define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0) |
| 2457 | #define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2458 | #define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4) |
Michel Thierry | b41e63d | 2019-08-17 02:38:54 -0700 | [diff] [blame] | 2459 | #define GEN12_PAT_INDEX(index) _MMIO(0x4800 + (index) * 4) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2460 | #define BSD_HWS_PGA_GEN7 _MMIO(0x04180) |
| 2461 | #define BLT_HWS_PGA_GEN7 _MMIO(0x04280) |
| 2462 | #define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2463 | #define RING_ACTHD(base) _MMIO((base) + 0x74) |
| 2464 | #define RING_ACTHD_UDW(base) _MMIO((base) + 0x5c) |
| 2465 | #define RING_NOPID(base) _MMIO((base) + 0x94) |
| 2466 | #define RING_IMR(base) _MMIO((base) + 0xa8) |
| 2467 | #define RING_HWSTAM(base) _MMIO((base) + 0x98) |
| 2468 | #define RING_TIMESTAMP(base) _MMIO((base) + 0x358) |
| 2469 | #define RING_TIMESTAMP_UDW(base) _MMIO((base) + 0x358 + 4) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 2470 | #define TAIL_ADDR 0x001FFFF8 |
| 2471 | #define HEAD_WRAP_COUNT 0xFFE00000 |
| 2472 | #define HEAD_WRAP_ONE 0x00200000 |
| 2473 | #define HEAD_ADDR 0x001FFFFC |
| 2474 | #define RING_NR_PAGES 0x001FF000 |
| 2475 | #define RING_REPORT_MASK 0x00000006 |
| 2476 | #define RING_REPORT_64K 0x00000002 |
| 2477 | #define RING_REPORT_128K 0x00000004 |
| 2478 | #define RING_NO_REPORT 0x00000000 |
| 2479 | #define RING_VALID_MASK 0x00000001 |
| 2480 | #define RING_VALID 0x00000001 |
| 2481 | #define RING_INVALID 0x00000000 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2482 | #define RING_WAIT_I8XX (1 << 0) /* gen2, PRBx_HEAD */ |
| 2483 | #define RING_WAIT (1 << 11) /* gen3+, PRBx_CTL */ |
| 2484 | #define RING_WAIT_SEMAPHORE (1 << 10) /* gen6+ */ |
Imre Deak | 9e72b46 | 2014-05-05 15:13:55 +0300 | [diff] [blame] | 2485 | |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2486 | #define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4) |
John Harrison | 1e2b7f4 | 2019-07-12 00:07:43 -0700 | [diff] [blame] | 2487 | #define RING_FORCE_TO_NONPRIV_ACCESS_RW (0 << 28) /* CFL+ & Gen11+ */ |
| 2488 | #define RING_FORCE_TO_NONPRIV_ACCESS_RD (1 << 28) |
| 2489 | #define RING_FORCE_TO_NONPRIV_ACCESS_WR (2 << 28) |
| 2490 | #define RING_FORCE_TO_NONPRIV_ACCESS_INVALID (3 << 28) |
| 2491 | #define RING_FORCE_TO_NONPRIV_ACCESS_MASK (3 << 28) |
John Harrison | 5380d0b | 2019-06-17 18:01:05 -0700 | [diff] [blame] | 2492 | #define RING_FORCE_TO_NONPRIV_RANGE_1 (0 << 0) /* CFL+ & Gen11+ */ |
| 2493 | #define RING_FORCE_TO_NONPRIV_RANGE_4 (1 << 0) |
| 2494 | #define RING_FORCE_TO_NONPRIV_RANGE_16 (2 << 0) |
| 2495 | #define RING_FORCE_TO_NONPRIV_RANGE_64 (3 << 0) |
John Harrison | 1e2b7f4 | 2019-07-12 00:07:43 -0700 | [diff] [blame] | 2496 | #define RING_FORCE_TO_NONPRIV_RANGE_MASK (3 << 0) |
| 2497 | #define RING_FORCE_TO_NONPRIV_MASK_VALID \ |
| 2498 | (RING_FORCE_TO_NONPRIV_RANGE_MASK \ |
| 2499 | | RING_FORCE_TO_NONPRIV_ACCESS_MASK) |
Arun Siluvery | 33136b0 | 2016-01-21 21:43:47 +0000 | [diff] [blame] | 2500 | #define RING_MAX_NONPRIV_SLOTS 12 |
| 2501 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2502 | #define GEN7_TLB_RD_ADDR _MMIO(0x4700) |
Imre Deak | 9e72b46 | 2014-05-05 15:13:55 +0300 | [diff] [blame] | 2503 | |
Mika Kuoppala | 4ba9c1f | 2016-07-20 14:26:12 +0300 | [diff] [blame] | 2504 | #define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2505 | #define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18) |
Mika Kuoppala | 4ba9c1f | 2016-07-20 14:26:12 +0300 | [diff] [blame] | 2506 | |
Matthew Auld | 9a6330c | 2017-10-06 23:18:22 +0100 | [diff] [blame] | 2507 | #define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080) |
| 2508 | #define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF |
Mika Kuoppala | 85f04aa | 2018-11-09 16:53:32 +0200 | [diff] [blame] | 2509 | #define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7) |
Matthew Auld | 9a6330c | 2017-10-06 23:18:22 +0100 | [diff] [blame] | 2510 | |
Mika Kuoppala | c0b730d | 2016-06-07 17:19:06 +0300 | [diff] [blame] | 2511 | #define GAMT_CHKN_BIT_REG _MMIO(0x4ab8) |
Oscar Mateo | 4ece66b | 2018-05-25 15:05:39 -0700 | [diff] [blame] | 2512 | #define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31) |
| 2513 | #define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28) |
| 2514 | #define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24) |
Mika Kuoppala | c0b730d | 2016-06-07 17:19:06 +0300 | [diff] [blame] | 2515 | |
Chris Wilson | 8168bd4 | 2010-11-11 17:54:52 +0000 | [diff] [blame] | 2516 | #if 0 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2517 | #define PRB0_TAIL _MMIO(0x2030) |
| 2518 | #define PRB0_HEAD _MMIO(0x2034) |
| 2519 | #define PRB0_START _MMIO(0x2038) |
| 2520 | #define PRB0_CTL _MMIO(0x203c) |
| 2521 | #define PRB1_TAIL _MMIO(0x2040) /* 915+ only */ |
| 2522 | #define PRB1_HEAD _MMIO(0x2044) /* 915+ only */ |
| 2523 | #define PRB1_START _MMIO(0x2048) /* 915+ only */ |
| 2524 | #define PRB1_CTL _MMIO(0x204c) /* 915+ only */ |
Chris Wilson | 8168bd4 | 2010-11-11 17:54:52 +0000 | [diff] [blame] | 2525 | #endif |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2526 | #define IPEIR_I965 _MMIO(0x2064) |
| 2527 | #define IPEHR_I965 _MMIO(0x2068) |
| 2528 | #define GEN7_SC_INSTDONE _MMIO(0x7100) |
| 2529 | #define GEN7_SAMPLER_INSTDONE _MMIO(0xe160) |
| 2530 | #define GEN7_ROW_INSTDONE _MMIO(0xe164) |
Ben Widawsky | f9e6137 | 2016-09-20 16:54:33 +0300 | [diff] [blame] | 2531 | #define GEN8_MCR_SELECTOR _MMIO(0xfdc) |
| 2532 | #define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26) |
| 2533 | #define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3) |
| 2534 | #define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24) |
| 2535 | #define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3) |
Kelvin Gardiner | d3d5792 | 2018-03-16 14:14:51 +0200 | [diff] [blame] | 2536 | #define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27) |
| 2537 | #define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf) |
| 2538 | #define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24) |
| 2539 | #define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2540 | #define RING_IPEIR(base) _MMIO((base) + 0x64) |
| 2541 | #define RING_IPEHR(base) _MMIO((base) + 0x68) |
Imre Deak | f1d5434 | 2015-09-30 23:00:42 +0300 | [diff] [blame] | 2542 | /* |
| 2543 | * On GEN4, only the render ring INSTDONE exists and has a different |
| 2544 | * layout than the GEN7+ version. |
Imre Deak | bd93a50 | 2015-09-30 23:00:43 +0300 | [diff] [blame] | 2545 | * The GEN2 counterpart of this register is GEN2_INSTDONE. |
Imre Deak | f1d5434 | 2015-09-30 23:00:42 +0300 | [diff] [blame] | 2546 | */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2547 | #define RING_INSTDONE(base) _MMIO((base) + 0x6c) |
| 2548 | #define RING_INSTPS(base) _MMIO((base) + 0x70) |
| 2549 | #define RING_DMA_FADD(base) _MMIO((base) + 0x78) |
| 2550 | #define RING_DMA_FADD_UDW(base) _MMIO((base) + 0x60) /* gen8+ */ |
| 2551 | #define RING_INSTPM(base) _MMIO((base) + 0xc0) |
| 2552 | #define RING_MI_MODE(base) _MMIO((base) + 0x9c) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2553 | #define INSTPS _MMIO(0x2070) /* 965+ only */ |
| 2554 | #define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */ |
| 2555 | #define ACTHD_I965 _MMIO(0x2074) |
| 2556 | #define HWS_PGA _MMIO(0x2080) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 2557 | #define HWS_ADDRESS_MASK 0xfffff000 |
| 2558 | #define HWS_START_ADDRESS_SHIFT 4 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2559 | #define PWRCTXA _MMIO(0x2088) /* 965GM+ only */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2560 | #define PWRCTX_EN (1 << 0) |
Daniele Ceraolo Spurio | baba6e5 | 2019-03-25 14:49:40 -0700 | [diff] [blame] | 2561 | #define IPEIR(base) _MMIO((base) + 0x88) |
| 2562 | #define IPEHR(base) _MMIO((base) + 0x8c) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2563 | #define GEN2_INSTDONE _MMIO(0x2090) |
| 2564 | #define NOPID _MMIO(0x2094) |
| 2565 | #define HWSTAM _MMIO(0x2098) |
Daniele Ceraolo Spurio | baba6e5 | 2019-03-25 14:49:40 -0700 | [diff] [blame] | 2566 | #define DMA_FADD_I8XX(base) _MMIO((base) + 0xd0) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2567 | #define RING_BBSTATE(base) _MMIO((base) + 0x110) |
Ville Syrjälä | 35dc3f9 | 2015-11-04 23:20:10 +0200 | [diff] [blame] | 2568 | #define RING_BB_PPGTT (1 << 5) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2569 | #define RING_SBBADDR(base) _MMIO((base) + 0x114) /* hsw+ */ |
| 2570 | #define RING_SBBSTATE(base) _MMIO((base) + 0x118) /* hsw+ */ |
| 2571 | #define RING_SBBADDR_UDW(base) _MMIO((base) + 0x11c) /* gen8+ */ |
| 2572 | #define RING_BBADDR(base) _MMIO((base) + 0x140) |
| 2573 | #define RING_BBADDR_UDW(base) _MMIO((base) + 0x168) /* gen8+ */ |
| 2574 | #define RING_BB_PER_CTX_PTR(base) _MMIO((base) + 0x1c0) /* gen8+ */ |
| 2575 | #define RING_INDIRECT_CTX(base) _MMIO((base) + 0x1c4) /* gen8+ */ |
| 2576 | #define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base) + 0x1c8) /* gen8+ */ |
| 2577 | #define RING_CTX_TIMESTAMP(base) _MMIO((base) + 0x3a8) /* gen8+ */ |
Eric Anholt | 71cf39b | 2010-03-08 23:41:55 -0800 | [diff] [blame] | 2578 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2579 | #define ERROR_GEN6 _MMIO(0x40a0) |
| 2580 | #define GEN7_ERR_INT _MMIO(0x44040) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2581 | #define ERR_INT_POISON (1 << 31) |
| 2582 | #define ERR_INT_MMIO_UNCLAIMED (1 << 13) |
| 2583 | #define ERR_INT_PIPE_CRC_DONE_C (1 << 8) |
| 2584 | #define ERR_INT_FIFO_UNDERRUN_C (1 << 6) |
| 2585 | #define ERR_INT_PIPE_CRC_DONE_B (1 << 5) |
| 2586 | #define ERR_INT_FIFO_UNDERRUN_B (1 << 3) |
| 2587 | #define ERR_INT_PIPE_CRC_DONE_A (1 << 2) |
| 2588 | #define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3)) |
| 2589 | #define ERR_INT_FIFO_UNDERRUN_A (1 << 0) |
| 2590 | #define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3)) |
Chris Wilson | f406839 | 2010-10-27 20:36:41 +0100 | [diff] [blame] | 2591 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2592 | #define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10) |
| 2593 | #define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14) |
Lucas De Marchi | 91b59cd | 2019-07-30 11:04:03 -0700 | [diff] [blame] | 2594 | #define GEN12_FAULT_TLB_DATA0 _MMIO(0xceb8) |
| 2595 | #define GEN12_FAULT_TLB_DATA1 _MMIO(0xcebc) |
Oscar Mateo | 5a3f58d | 2017-12-22 14:38:49 -0800 | [diff] [blame] | 2596 | #define FAULT_VA_HIGH_BITS (0xf << 0) |
| 2597 | #define FAULT_GTT_SEL (1 << 4) |
Mika Kuoppala | 6c826f3 | 2015-03-24 14:54:19 +0200 | [diff] [blame] | 2598 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2599 | #define FPGA_DBG _MMIO(0x42300) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2600 | #define FPGA_DBG_RM_NOCLAIM (1 << 31) |
Paulo Zanoni | 3f1e109 | 2013-02-18 19:00:21 -0300 | [diff] [blame] | 2601 | |
Mika Kuoppala | 8ac3e1b | 2015-12-15 19:45:42 +0200 | [diff] [blame] | 2602 | #define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028) |
| 2603 | #define CLAIM_ER_CLR (1 << 31) |
| 2604 | #define CLAIM_ER_OVERFLOW (1 << 16) |
| 2605 | #define CLAIM_ER_CTR_MASK 0xffff |
| 2606 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2607 | #define DERRMR _MMIO(0x44050) |
Ben Widawsky | 4e0bbc3 | 2013-11-02 21:07:07 -0700 | [diff] [blame] | 2608 | /* Note that HBLANK events are reserved on bdw+ */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2609 | #define DERRMR_PIPEA_SCANLINE (1 << 0) |
| 2610 | #define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1) |
| 2611 | #define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2) |
| 2612 | #define DERRMR_PIPEA_VBLANK (1 << 3) |
| 2613 | #define DERRMR_PIPEA_HBLANK (1 << 5) |
Paulo Zanoni | af7187b | 2018-06-12 16:56:53 -0700 | [diff] [blame] | 2614 | #define DERRMR_PIPEB_SCANLINE (1 << 8) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2615 | #define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9) |
| 2616 | #define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10) |
| 2617 | #define DERRMR_PIPEB_VBLANK (1 << 11) |
| 2618 | #define DERRMR_PIPEB_HBLANK (1 << 13) |
Chris Wilson | ffe74d7 | 2013-08-26 20:58:12 +0100 | [diff] [blame] | 2619 | /* Note that PIPEC is not a simple translation of PIPEA/PIPEB */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2620 | #define DERRMR_PIPEC_SCANLINE (1 << 14) |
| 2621 | #define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15) |
| 2622 | #define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20) |
| 2623 | #define DERRMR_PIPEC_VBLANK (1 << 21) |
| 2624 | #define DERRMR_PIPEC_HBLANK (1 << 22) |
Chris Wilson | ffe74d7 | 2013-08-26 20:58:12 +0100 | [diff] [blame] | 2625 | |
Chris Wilson | 0f3b684 | 2013-01-15 12:05:55 +0000 | [diff] [blame] | 2626 | |
Eric Anholt | de6e2ea | 2010-11-06 14:53:32 -0700 | [diff] [blame] | 2627 | /* GM45+ chicken bits -- debug workaround bits that may be required |
| 2628 | * for various sorts of correct behavior. The top 16 bits of each are |
| 2629 | * the enables for writing to the corresponding low bit. |
| 2630 | */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2631 | #define _3D_CHICKEN _MMIO(0x2084) |
Daniel Vetter | 4283908 | 2012-12-14 23:38:28 +0100 | [diff] [blame] | 2632 | #define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2633 | #define _3D_CHICKEN2 _MMIO(0x208c) |
Kenneth Graunke | b77422f | 2018-06-15 20:06:05 +0100 | [diff] [blame] | 2634 | |
| 2635 | #define FF_SLICE_CHICKEN _MMIO(0x2088) |
| 2636 | #define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1) |
| 2637 | |
Eric Anholt | de6e2ea | 2010-11-06 14:53:32 -0700 | [diff] [blame] | 2638 | /* Disables pipelining of read flushes past the SF-WIZ interface. |
| 2639 | * Required on all Ironlake steppings according to the B-Spec, but the |
| 2640 | * particular danger of not doing so is not specified. |
| 2641 | */ |
| 2642 | # define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2643 | #define _3D_CHICKEN3 _MMIO(0x2090) |
Kenneth Graunke | b77422f | 2018-06-15 20:06:05 +0100 | [diff] [blame] | 2644 | #define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12) |
Jesse Barnes | 87f8020 | 2012-10-02 17:43:41 -0500 | [diff] [blame] | 2645 | #define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10) |
Rodrigo Vivi | 1a25db6 | 2017-08-15 16:16:51 -0700 | [diff] [blame] | 2646 | #define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5) |
Kenneth Graunke | 26b6e44 | 2012-10-07 08:51:07 -0700 | [diff] [blame] | 2647 | #define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2648 | #define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */ |
Ville Syrjälä | e927ecd | 2014-02-04 21:59:18 +0200 | [diff] [blame] | 2649 | #define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */ |
Eric Anholt | de6e2ea | 2010-11-06 14:53:32 -0700 | [diff] [blame] | 2650 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2651 | #define MI_MODE _MMIO(0x209c) |
Eric Anholt | 71cf39b | 2010-03-08 23:41:55 -0800 | [diff] [blame] | 2652 | # define VS_TIMER_DISPATCH (1 << 6) |
Eric Anholt | fc74d8e | 2012-01-19 10:50:06 -0800 | [diff] [blame] | 2653 | # define MI_FLUSH_ENABLE (1 << 12) |
Chris Wilson | 1c8c38c | 2013-01-20 16:11:20 +0000 | [diff] [blame] | 2654 | # define ASYNC_FLIP_PERF_DISABLE (1 << 14) |
Naresh Kumar Kachhi | e9fea57 | 2014-03-12 16:39:41 +0530 | [diff] [blame] | 2655 | # define MODE_IDLE (1 << 9) |
Chris Wilson | 9991ae7 | 2014-04-02 16:36:07 +0100 | [diff] [blame] | 2656 | # define STOP_RING (1 << 8) |
Eric Anholt | 71cf39b | 2010-03-08 23:41:55 -0800 | [diff] [blame] | 2657 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2658 | #define GEN6_GT_MODE _MMIO(0x20d0) |
| 2659 | #define GEN7_GT_MODE _MMIO(0x7008) |
Ville Syrjälä | 8d85d27 | 2014-02-04 21:59:15 +0200 | [diff] [blame] | 2660 | #define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7)) |
| 2661 | #define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0) |
| 2662 | #define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1) |
| 2663 | #define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0) |
Damien Lespiau | 9853325 | 2014-12-08 17:33:51 +0000 | [diff] [blame] | 2664 | #define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1) |
Daniel Vetter | 6547fbd | 2012-12-14 23:38:29 +0100 | [diff] [blame] | 2665 | #define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5) |
Ville Syrjälä | 68d9753 | 2015-09-18 20:03:39 +0300 | [diff] [blame] | 2666 | #define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2)) |
| 2667 | #define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2)) |
Ben Widawsky | f8f2ac9 | 2012-10-03 19:34:24 -0700 | [diff] [blame] | 2668 | |
Tim Gore | a8ab5ed | 2016-06-13 12:15:01 +0100 | [diff] [blame] | 2669 | /* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */ |
| 2670 | #define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4) |
| 2671 | #define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2) |
Radhakrishna Sripada | 622b3f6 | 2018-10-30 01:45:01 -0700 | [diff] [blame] | 2672 | #define GEN11_ENABLE_32_PLANE_MODE (1 << 7) |
Tim Gore | a8ab5ed | 2016-06-13 12:15:01 +0100 | [diff] [blame] | 2673 | |
Tim Gore | b1e429f | 2016-03-21 14:37:29 +0000 | [diff] [blame] | 2674 | /* WaClearTdlStateAckDirtyBits */ |
| 2675 | #define GEN8_STATE_ACK _MMIO(0x20F0) |
| 2676 | #define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8) |
| 2677 | #define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100) |
| 2678 | #define GEN9_STATE_ACK_TDL0 (1 << 12) |
| 2679 | #define GEN9_STATE_ACK_TDL1 (1 << 13) |
| 2680 | #define GEN9_STATE_ACK_TDL2 (1 << 14) |
| 2681 | #define GEN9_STATE_ACK_TDL3 (1 << 15) |
| 2682 | #define GEN9_SUBSLICE_TDL_ACK_BITS \ |
| 2683 | (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \ |
| 2684 | GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0) |
| 2685 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2686 | #define GFX_MODE _MMIO(0x2520) |
| 2687 | #define GFX_MODE_GEN7 _MMIO(0x229c) |
Tvrtko Ursulin | dbc6518 | 2019-06-07 09:45:20 +0100 | [diff] [blame] | 2688 | #define RING_MODE_GEN7(base) _MMIO((base) + 0x29c) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2689 | #define GFX_RUN_LIST_ENABLE (1 << 15) |
| 2690 | #define GFX_INTERRUPT_STEERING (1 << 14) |
| 2691 | #define GFX_TLB_INVALIDATE_EXPLICIT (1 << 13) |
| 2692 | #define GFX_SURFACE_FAULT_ENABLE (1 << 12) |
| 2693 | #define GFX_REPLAY_MODE (1 << 11) |
| 2694 | #define GFX_PSMI_GRANULARITY (1 << 10) |
| 2695 | #define GFX_PPGTT_ENABLE (1 << 9) |
| 2696 | #define GEN8_GFX_PPGTT_48B (1 << 7) |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2697 | |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2698 | #define GFX_FORWARD_VBLANK_MASK (3 << 5) |
| 2699 | #define GFX_FORWARD_VBLANK_NEVER (0 << 5) |
| 2700 | #define GFX_FORWARD_VBLANK_ALWAYS (1 << 5) |
| 2701 | #define GFX_FORWARD_VBLANK_COND (2 << 5) |
Dave Gordon | 4df001d | 2015-08-12 15:43:42 +0100 | [diff] [blame] | 2702 | |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2703 | #define GEN11_GFX_DISABLE_LEGACY_MODE (1 << 3) |
Kelvin Gardiner | 225701f | 2018-01-30 11:49:17 -0200 | [diff] [blame] | 2704 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2705 | #define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030) |
| 2706 | #define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034) |
| 2707 | #define SCPD0 _MMIO(0x209c) /* 915+ only */ |
Paulo Zanoni | 9d9523d | 2019-04-10 16:53:42 -0700 | [diff] [blame] | 2708 | #define GEN2_IER _MMIO(0x20a0) |
| 2709 | #define GEN2_IIR _MMIO(0x20a4) |
| 2710 | #define GEN2_IMR _MMIO(0x20a8) |
| 2711 | #define GEN2_ISR _MMIO(0x20ac) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2712 | #define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2713 | #define GINT_DIS (1 << 22) |
| 2714 | #define GCFG_DIS (1 << 8) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2715 | #define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064) |
| 2716 | #define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084) |
| 2717 | #define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0) |
| 2718 | #define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4) |
| 2719 | #define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8) |
| 2720 | #define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac) |
| 2721 | #define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120) |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 2722 | #define VLV_PCBR_ADDR_SHIFT 12 |
| 2723 | |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2724 | #define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2725 | #define EIR _MMIO(0x20b0) |
| 2726 | #define EMR _MMIO(0x20b4) |
| 2727 | #define ESR _MMIO(0x20b8) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2728 | #define GM45_ERROR_PAGE_TABLE (1 << 5) |
| 2729 | #define GM45_ERROR_MEM_PRIV (1 << 4) |
| 2730 | #define I915_ERROR_PAGE_TABLE (1 << 4) |
| 2731 | #define GM45_ERROR_CP_PRIV (1 << 3) |
| 2732 | #define I915_ERROR_MEMORY_REFRESH (1 << 1) |
| 2733 | #define I915_ERROR_INSTRUCTION (1 << 0) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2734 | #define INSTPM _MMIO(0x20c0) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2735 | #define INSTPM_SELF_EN (1 << 12) /* 915GM only */ |
| 2736 | #define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts |
Chris Wilson | 8692d00e | 2011-02-05 10:08:21 +0000 | [diff] [blame] | 2737 | will not assert AGPBUSY# and will only |
| 2738 | be delivered when out of C3. */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2739 | #define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */ |
| 2740 | #define INSTPM_TLB_INVALIDATE (1 << 9) |
| 2741 | #define INSTPM_SYNC_FLUSH (1 << 5) |
Daniele Ceraolo Spurio | baba6e5 | 2019-03-25 14:49:40 -0700 | [diff] [blame] | 2742 | #define ACTHD(base) _MMIO((base) + 0xc8) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2743 | #define MEM_MODE _MMIO(0x20cc) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2744 | #define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */ |
| 2745 | #define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */ |
| 2746 | #define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2747 | #define FW_BLC _MMIO(0x20d8) |
| 2748 | #define FW_BLC2 _MMIO(0x20dc) |
| 2749 | #define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2750 | #define FW_BLC_SELF_EN_MASK (1 << 31) |
| 2751 | #define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */ |
| 2752 | #define FW_BLC_SELF_EN (1 << 15) /* 945 only */ |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 2753 | #define MM_BURST_LENGTH 0x00700000 |
| 2754 | #define MM_FIFO_WATERMARK 0x0001F000 |
| 2755 | #define LM_BURST_LENGTH 0x00000700 |
| 2756 | #define LM_FIFO_WATERMARK 0x0000001F |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2757 | #define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */ |
Keith Packard | 45503de | 2010-07-19 21:12:35 -0700 | [diff] [blame] | 2758 | |
Mahesh Kumar | 7800549 | 2018-01-30 11:49:14 -0200 | [diff] [blame] | 2759 | #define MBUS_ABOX_CTL _MMIO(0x45038) |
| 2760 | #define MBUS_ABOX_BW_CREDIT_MASK (3 << 20) |
| 2761 | #define MBUS_ABOX_BW_CREDIT(x) ((x) << 20) |
| 2762 | #define MBUS_ABOX_B_CREDIT_MASK (0xF << 16) |
| 2763 | #define MBUS_ABOX_B_CREDIT(x) ((x) << 16) |
| 2764 | #define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8) |
| 2765 | #define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8) |
| 2766 | #define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0) |
| 2767 | #define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0) |
| 2768 | |
| 2769 | #define _PIPEA_MBUS_DBOX_CTL 0x7003C |
| 2770 | #define _PIPEB_MBUS_DBOX_CTL 0x7103C |
| 2771 | #define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \ |
| 2772 | _PIPEB_MBUS_DBOX_CTL) |
| 2773 | #define MBUS_DBOX_BW_CREDIT_MASK (3 << 14) |
| 2774 | #define MBUS_DBOX_BW_CREDIT(x) ((x) << 14) |
| 2775 | #define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8) |
| 2776 | #define MBUS_DBOX_B_CREDIT(x) ((x) << 8) |
| 2777 | #define MBUS_DBOX_A_CREDIT_MASK (0xF << 0) |
| 2778 | #define MBUS_DBOX_A_CREDIT(x) ((x) << 0) |
| 2779 | |
| 2780 | #define MBUS_UBOX_CTL _MMIO(0x4503C) |
| 2781 | #define MBUS_BBOX_CTL_S1 _MMIO(0x45040) |
| 2782 | #define MBUS_BBOX_CTL_S2 _MMIO(0x45044) |
| 2783 | |
Keith Packard | 45503de | 2010-07-19 21:12:35 -0700 | [diff] [blame] | 2784 | /* Make render/texture TLB fetches lower priorty than associated data |
| 2785 | * fetches. This is not turned on by default |
| 2786 | */ |
| 2787 | #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15) |
| 2788 | |
| 2789 | /* Isoch request wait on GTT enable (Display A/B/C streams). |
| 2790 | * Make isoch requests stall on the TLB update. May cause |
| 2791 | * display underruns (test mode only) |
| 2792 | */ |
| 2793 | #define MI_ARB_ISOCH_WAIT_GTT (1 << 14) |
| 2794 | |
| 2795 | /* Block grant count for isoch requests when block count is |
| 2796 | * set to a finite value. |
| 2797 | */ |
| 2798 | #define MI_ARB_BLOCK_GRANT_MASK (3 << 12) |
| 2799 | #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */ |
| 2800 | #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */ |
| 2801 | #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */ |
| 2802 | #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */ |
| 2803 | |
| 2804 | /* Enable render writes to complete in C2/C3/C4 power states. |
| 2805 | * If this isn't enabled, render writes are prevented in low |
| 2806 | * power states. That seems bad to me. |
| 2807 | */ |
| 2808 | #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11) |
| 2809 | |
| 2810 | /* This acknowledges an async flip immediately instead |
| 2811 | * of waiting for 2TLB fetches. |
| 2812 | */ |
| 2813 | #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10) |
| 2814 | |
| 2815 | /* Enables non-sequential data reads through arbiter |
| 2816 | */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2817 | #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9) |
Keith Packard | 45503de | 2010-07-19 21:12:35 -0700 | [diff] [blame] | 2818 | |
| 2819 | /* Disable FSB snooping of cacheable write cycles from binner/render |
| 2820 | * command stream |
| 2821 | */ |
| 2822 | #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8) |
| 2823 | |
| 2824 | /* Arbiter time slice for non-isoch streams */ |
| 2825 | #define MI_ARB_TIME_SLICE_MASK (7 << 5) |
| 2826 | #define MI_ARB_TIME_SLICE_1 (0 << 5) |
| 2827 | #define MI_ARB_TIME_SLICE_2 (1 << 5) |
| 2828 | #define MI_ARB_TIME_SLICE_4 (2 << 5) |
| 2829 | #define MI_ARB_TIME_SLICE_6 (3 << 5) |
| 2830 | #define MI_ARB_TIME_SLICE_8 (4 << 5) |
| 2831 | #define MI_ARB_TIME_SLICE_10 (5 << 5) |
| 2832 | #define MI_ARB_TIME_SLICE_14 (6 << 5) |
| 2833 | #define MI_ARB_TIME_SLICE_16 (7 << 5) |
| 2834 | |
| 2835 | /* Low priority grace period page size */ |
| 2836 | #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */ |
| 2837 | #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4) |
| 2838 | |
| 2839 | /* Disable display A/B trickle feed */ |
| 2840 | #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) |
| 2841 | |
| 2842 | /* Set display plane priority */ |
| 2843 | #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */ |
| 2844 | #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */ |
| 2845 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2846 | #define MI_STATE _MMIO(0x20e4) /* gen2 only */ |
Ville Syrjälä | 54e472a | 2014-02-25 15:13:40 +0200 | [diff] [blame] | 2847 | #define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */ |
| 2848 | #define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */ |
| 2849 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2850 | #define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2851 | #define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8) |
| 2852 | #define CM0_IZ_OPT_DISABLE (1 << 6) |
| 2853 | #define CM0_ZR_OPT_DISABLE (1 << 5) |
| 2854 | #define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5) |
| 2855 | #define CM0_DEPTH_EVICT_DISABLE (1 << 4) |
| 2856 | #define CM0_COLOR_EVICT_DISABLE (1 << 3) |
| 2857 | #define CM0_DEPTH_WRITE_DISABLE (1 << 1) |
| 2858 | #define CM0_RC_OP_FLUSH_DISABLE (1 << 0) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2859 | #define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */ |
| 2860 | #define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2861 | #define GFX_FLSH_CNTL_EN (1 << 0) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2862 | #define ECOSKPD _MMIO(0x21d0) |
Chris Wilson | 9ce9bdb | 2019-04-19 18:27:20 +0100 | [diff] [blame] | 2863 | #define ECO_CONSTANT_BUFFER_SR_DISABLE REG_BIT(4) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2864 | #define ECO_GATING_CX_ONLY (1 << 3) |
| 2865 | #define ECO_FLIP_DONE (1 << 0) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 2866 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2867 | #define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2868 | #define RC_OP_FLUSH_ENABLE (1 << 0) |
| 2869 | #define HIZ_RAW_STALL_OPT_DISABLE (1 << 2) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2870 | #define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2871 | #define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6) |
| 2872 | #define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6) |
| 2873 | #define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1) |
Jesse Barnes | fb04685 | 2012-03-28 13:39:26 -0700 | [diff] [blame] | 2874 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2875 | #define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0) |
Jesse Barnes | 4efe070 | 2011-01-18 11:25:41 -0800 | [diff] [blame] | 2876 | #define GEN6_BLITTER_LOCK_SHIFT 16 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2877 | #define GEN6_BLITTER_FBC_NOTIFY (1 << 3) |
Jesse Barnes | 4efe070 | 2011-01-18 11:25:41 -0800 | [diff] [blame] | 2878 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2879 | #define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050) |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 2880 | #define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0) |
Ville Syrjälä | 295e8bb | 2014-02-27 21:59:01 +0200 | [diff] [blame] | 2881 | #define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2882 | #define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1 << 10) |
Ville Syrjälä | 295e8bb | 2014-02-27 21:59:01 +0200 | [diff] [blame] | 2883 | |
Robert Bragg | 19f81df | 2017-06-13 12:23:03 +0100 | [diff] [blame] | 2884 | #define GEN6_RCS_PWR_FSM _MMIO(0x22ac) |
| 2885 | #define GEN9_RCS_FE_FSM2 _MMIO(0x22a4) |
| 2886 | |
Talha Nassar | 0b904c8 | 2019-01-31 17:08:44 -0800 | [diff] [blame] | 2887 | #define GEN10_CACHE_MODE_SS _MMIO(0xe420) |
| 2888 | #define FLOAT_BLEND_OPTIMIZATION_ENABLE (1 << 4) |
| 2889 | |
Deepak S | 693d11c | 2015-01-16 20:42:16 +0530 | [diff] [blame] | 2890 | /* Fuse readout registers for GT */ |
Lionel Landwerlin | b8ec759 | 2018-02-21 20:49:02 +0000 | [diff] [blame] | 2891 | #define HSW_PAVP_FUSE1 _MMIO(0x911C) |
| 2892 | #define HSW_F1_EU_DIS_SHIFT 16 |
| 2893 | #define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT) |
| 2894 | #define HSW_F1_EU_DIS_10EUS 0 |
| 2895 | #define HSW_F1_EU_DIS_8EUS 1 |
| 2896 | #define HSW_F1_EU_DIS_6EUS 2 |
| 2897 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2898 | #define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168) |
Jeff McGee | c93043a | 2015-02-27 12:12:28 -0800 | [diff] [blame] | 2899 | #define CHV_FGT_DISABLE_SS0 (1 << 10) |
| 2900 | #define CHV_FGT_DISABLE_SS1 (1 << 11) |
Deepak S | 693d11c | 2015-01-16 20:42:16 +0530 | [diff] [blame] | 2901 | #define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16 |
| 2902 | #define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT) |
| 2903 | #define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20 |
| 2904 | #define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT) |
| 2905 | #define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24 |
| 2906 | #define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT) |
| 2907 | #define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28 |
| 2908 | #define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT) |
| 2909 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2910 | #define GEN8_FUSE2 _MMIO(0x9120) |
Łukasz Daniluk | 91bedd3 | 2015-09-25 11:54:58 +0200 | [diff] [blame] | 2911 | #define GEN8_F2_SS_DIS_SHIFT 21 |
| 2912 | #define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT) |
Jeff McGee | 3873218 | 2015-02-13 10:27:54 -0600 | [diff] [blame] | 2913 | #define GEN8_F2_S_ENA_SHIFT 25 |
| 2914 | #define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT) |
| 2915 | |
| 2916 | #define GEN9_F2_SS_DIS_SHIFT 20 |
| 2917 | #define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT) |
| 2918 | |
Ben Widawsky | 4e9767b | 2017-09-20 11:35:24 -0700 | [diff] [blame] | 2919 | #define GEN10_F2_S_ENA_SHIFT 22 |
| 2920 | #define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT) |
| 2921 | #define GEN10_F2_SS_DIS_SHIFT 18 |
| 2922 | #define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT) |
| 2923 | |
Yunwei Zhang | fe864b7 | 2018-05-18 15:41:25 -0700 | [diff] [blame] | 2924 | #define GEN10_MIRROR_FUSE3 _MMIO(0x9118) |
| 2925 | #define GEN10_L3BANK_PAIR_COUNT 4 |
| 2926 | #define GEN10_L3BANK_MASK 0x0F |
| 2927 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2928 | #define GEN8_EU_DISABLE0 _MMIO(0x9134) |
Łukasz Daniluk | 91bedd3 | 2015-09-25 11:54:58 +0200 | [diff] [blame] | 2929 | #define GEN8_EU_DIS0_S0_MASK 0xffffff |
| 2930 | #define GEN8_EU_DIS0_S1_SHIFT 24 |
| 2931 | #define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT) |
| 2932 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2933 | #define GEN8_EU_DISABLE1 _MMIO(0x9138) |
Łukasz Daniluk | 91bedd3 | 2015-09-25 11:54:58 +0200 | [diff] [blame] | 2934 | #define GEN8_EU_DIS1_S1_MASK 0xffff |
| 2935 | #define GEN8_EU_DIS1_S2_SHIFT 16 |
| 2936 | #define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT) |
| 2937 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2938 | #define GEN8_EU_DISABLE2 _MMIO(0x913c) |
Łukasz Daniluk | 91bedd3 | 2015-09-25 11:54:58 +0200 | [diff] [blame] | 2939 | #define GEN8_EU_DIS2_S2_MASK 0xff |
| 2940 | |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2941 | #define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4) |
Jeff McGee | 3873218 | 2015-02-13 10:27:54 -0600 | [diff] [blame] | 2942 | |
Ben Widawsky | 4e9767b | 2017-09-20 11:35:24 -0700 | [diff] [blame] | 2943 | #define GEN10_EU_DISABLE3 _MMIO(0x9140) |
| 2944 | #define GEN10_EU_DIS_SS_MASK 0xff |
| 2945 | |
Oscar Mateo | 26376a7 | 2018-03-16 14:14:49 +0200 | [diff] [blame] | 2946 | #define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140) |
| 2947 | #define GEN11_GT_VDBOX_DISABLE_MASK 0xff |
| 2948 | #define GEN11_GT_VEBOX_DISABLE_SHIFT 16 |
José Roberto de Souza | 547fcf9 | 2019-03-26 16:02:23 -0700 | [diff] [blame] | 2949 | #define GEN11_GT_VEBOX_DISABLE_MASK (0x0f << GEN11_GT_VEBOX_DISABLE_SHIFT) |
Oscar Mateo | 26376a7 | 2018-03-16 14:14:49 +0200 | [diff] [blame] | 2950 | |
Kelvin Gardiner | 8b5eb5e | 2018-03-20 12:45:21 -0700 | [diff] [blame] | 2951 | #define GEN11_EU_DISABLE _MMIO(0x9134) |
| 2952 | #define GEN11_EU_DIS_MASK 0xFF |
| 2953 | |
| 2954 | #define GEN11_GT_SLICE_ENABLE _MMIO(0x9138) |
| 2955 | #define GEN11_GT_S_ENA_MASK 0xFF |
| 2956 | |
| 2957 | #define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C) |
| 2958 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2959 | #define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050) |
Chris Wilson | 12f5581 | 2012-07-05 17:14:01 +0100 | [diff] [blame] | 2960 | #define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0) |
| 2961 | #define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2) |
| 2962 | #define GEN6_BSD_SLEEP_INDICATOR (1 << 3) |
| 2963 | #define GEN6_BSD_GO_INDICATOR (1 << 4) |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 2964 | |
Ben Widawsky | cc609d5 | 2013-05-28 19:22:29 -0700 | [diff] [blame] | 2965 | /* On modern GEN architectures interrupt control consists of two sets |
| 2966 | * of registers. The first set pertains to the ring generating the |
| 2967 | * interrupt. The second control is for the functional block generating the |
| 2968 | * interrupt. These are PM, GT, DE, etc. |
| 2969 | * |
| 2970 | * Luckily *knocks on wood* all the ring interrupt bits match up with the |
| 2971 | * GT interrupt bits, so we don't need to duplicate the defines. |
| 2972 | * |
| 2973 | * These defines should cover us well from SNB->HSW with minor exceptions |
| 2974 | * it can also work on ILK. |
| 2975 | */ |
| 2976 | #define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26) |
| 2977 | #define GT_BLT_CS_ERROR_INTERRUPT (1 << 25) |
| 2978 | #define GT_BLT_USER_INTERRUPT (1 << 22) |
| 2979 | #define GT_BSD_CS_ERROR_INTERRUPT (1 << 15) |
| 2980 | #define GT_BSD_USER_INTERRUPT (1 << 12) |
Ben Widawsky | 35a85ac | 2013-09-19 11:13:41 -0700 | [diff] [blame] | 2981 | #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */ |
Oscar Mateo | 73d477f | 2014-07-24 17:04:31 +0100 | [diff] [blame] | 2982 | #define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8) |
Ben Widawsky | cc609d5 | 2013-05-28 19:22:29 -0700 | [diff] [blame] | 2983 | #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */ |
| 2984 | #define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4) |
| 2985 | #define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3) |
| 2986 | #define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2) |
| 2987 | #define GT_RENDER_DEBUG_INTERRUPT (1 << 1) |
| 2988 | #define GT_RENDER_USER_INTERRUPT (1 << 0) |
| 2989 | |
Ben Widawsky | 12638c5 | 2013-05-28 19:22:31 -0700 | [diff] [blame] | 2990 | #define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */ |
| 2991 | #define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */ |
| 2992 | |
Tvrtko Ursulin | 772c2a5 | 2016-10-13 11:03:01 +0100 | [diff] [blame] | 2993 | #define GT_PARITY_ERROR(dev_priv) \ |
Ben Widawsky | 35a85ac | 2013-09-19 11:13:41 -0700 | [diff] [blame] | 2994 | (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \ |
Tvrtko Ursulin | 772c2a5 | 2016-10-13 11:03:01 +0100 | [diff] [blame] | 2995 | (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0)) |
Ben Widawsky | 35a85ac | 2013-09-19 11:13:41 -0700 | [diff] [blame] | 2996 | |
Ben Widawsky | cc609d5 | 2013-05-28 19:22:29 -0700 | [diff] [blame] | 2997 | /* These are all the "old" interrupts */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 2998 | #define ILK_BSD_USER_INTERRUPT (1 << 5) |
Ville Syrjälä | fac12f6 | 2014-04-09 13:28:06 +0300 | [diff] [blame] | 2999 | |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3000 | #define I915_PM_INTERRUPT (1 << 31) |
| 3001 | #define I915_ISP_INTERRUPT (1 << 22) |
| 3002 | #define I915_LPE_PIPE_B_INTERRUPT (1 << 21) |
| 3003 | #define I915_LPE_PIPE_A_INTERRUPT (1 << 20) |
| 3004 | #define I915_MIPIC_INTERRUPT (1 << 19) |
| 3005 | #define I915_MIPIA_INTERRUPT (1 << 18) |
| 3006 | #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18) |
| 3007 | #define I915_DISPLAY_PORT_INTERRUPT (1 << 17) |
| 3008 | #define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16) |
| 3009 | #define I915_MASTER_ERROR_INTERRUPT (1 << 15) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3010 | #define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14) |
| 3011 | #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */ |
| 3012 | #define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13) |
| 3013 | #define I915_HWB_OOM_INTERRUPT (1 << 13) |
| 3014 | #define I915_LPE_PIPE_C_INTERRUPT (1 << 12) |
| 3015 | #define I915_SYNC_STATUS_INTERRUPT (1 << 12) |
| 3016 | #define I915_MISC_INTERRUPT (1 << 11) |
| 3017 | #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11) |
| 3018 | #define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10) |
| 3019 | #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10) |
| 3020 | #define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9) |
| 3021 | #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9) |
| 3022 | #define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8) |
| 3023 | #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8) |
| 3024 | #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7) |
| 3025 | #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6) |
| 3026 | #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5) |
| 3027 | #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4) |
| 3028 | #define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3) |
| 3029 | #define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2) |
| 3030 | #define I915_DEBUG_INTERRUPT (1 << 2) |
| 3031 | #define I915_WINVALID_INTERRUPT (1 << 1) |
| 3032 | #define I915_USER_INTERRUPT (1 << 1) |
| 3033 | #define I915_ASLE_INTERRUPT (1 << 0) |
| 3034 | #define I915_BSD_USER_INTERRUPT (1 << 25) |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 3035 | |
Jerome Anand | eef5732 | 2017-01-25 04:27:49 +0530 | [diff] [blame] | 3036 | #define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000) |
| 3037 | #define I915_HDMI_LPE_AUDIO_SIZE 0x1000 |
| 3038 | |
Pierre-Louis Bossart | d5d8c3a | 2017-01-31 14:16:49 -0600 | [diff] [blame] | 3039 | /* DisplayPort Audio w/ LPE */ |
Takashi Iwai | 9db13e5 | 2017-02-02 11:03:48 +0100 | [diff] [blame] | 3040 | #define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38) |
| 3041 | #define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0) |
| 3042 | |
Pierre-Louis Bossart | d5d8c3a | 2017-01-31 14:16:49 -0600 | [diff] [blame] | 3043 | #define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20) |
| 3044 | #define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30) |
| 3045 | #define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34) |
| 3046 | #define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \ |
| 3047 | _VLV_AUD_PORT_EN_B_DBG, \ |
| 3048 | _VLV_AUD_PORT_EN_C_DBG, \ |
| 3049 | _VLV_AUD_PORT_EN_D_DBG) |
| 3050 | #define VLV_AMP_MUTE (1 << 1) |
| 3051 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3052 | #define GEN6_BSD_RNCID _MMIO(0x12198) |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 3053 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3054 | #define GEN7_FF_THREAD_MODE _MMIO(0x20a0) |
Ben Widawsky | a1e969e | 2012-04-14 18:41:32 -0700 | [diff] [blame] | 3055 | #define GEN7_FF_SCHED_MASK 0x0077070 |
Ben Widawsky | ab57fff | 2013-12-12 15:28:04 -0800 | [diff] [blame] | 3056 | #define GEN8_FF_DS_REF_CNT_FFME (1 << 19) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3057 | #define GEN7_FF_TS_SCHED_HS1 (0x5 << 16) |
| 3058 | #define GEN7_FF_TS_SCHED_HS0 (0x3 << 16) |
| 3059 | #define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16) |
| 3060 | #define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */ |
Ben Widawsky | 41c0b3a | 2013-01-26 11:52:00 -0800 | [diff] [blame] | 3061 | #define GEN7_FF_VS_REF_CNT_FFME (1 << 15) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3062 | #define GEN7_FF_VS_SCHED_HS1 (0x5 << 12) |
| 3063 | #define GEN7_FF_VS_SCHED_HS0 (0x3 << 12) |
| 3064 | #define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */ |
| 3065 | #define GEN7_FF_VS_SCHED_HW (0x0 << 12) |
| 3066 | #define GEN7_FF_DS_SCHED_HS1 (0x5 << 4) |
| 3067 | #define GEN7_FF_DS_SCHED_HS0 (0x3 << 4) |
| 3068 | #define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */ |
| 3069 | #define GEN7_FF_DS_SCHED_HW (0x0 << 4) |
Ben Widawsky | a1e969e | 2012-04-14 18:41:32 -0700 | [diff] [blame] | 3070 | |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 3071 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3072 | * Framebuffer compression (915+ only) |
| 3073 | */ |
| 3074 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3075 | #define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */ |
| 3076 | #define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */ |
| 3077 | #define FBC_CONTROL _MMIO(0x3208) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3078 | #define FBC_CTL_EN (1 << 31) |
| 3079 | #define FBC_CTL_PERIODIC (1 << 30) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3080 | #define FBC_CTL_INTERVAL_SHIFT (16) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3081 | #define FBC_CTL_UNCOMPRESSIBLE (1 << 14) |
| 3082 | #define FBC_CTL_C3_IDLE (1 << 13) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3083 | #define FBC_CTL_STRIDE_SHIFT (5) |
Ville Syrjälä | 82f3449 | 2013-11-28 17:29:55 +0200 | [diff] [blame] | 3084 | #define FBC_CTL_FENCENO_SHIFT (0) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3085 | #define FBC_COMMAND _MMIO(0x320c) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3086 | #define FBC_CMD_COMPRESS (1 << 0) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3087 | #define FBC_STATUS _MMIO(0x3210) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3088 | #define FBC_STAT_COMPRESSING (1 << 31) |
| 3089 | #define FBC_STAT_COMPRESSED (1 << 30) |
| 3090 | #define FBC_STAT_MODIFIED (1 << 29) |
Ville Syrjälä | 82f3449 | 2013-11-28 17:29:55 +0200 | [diff] [blame] | 3091 | #define FBC_STAT_CURRENT_LINE_SHIFT (0) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3092 | #define FBC_CONTROL2 _MMIO(0x3214) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3093 | #define FBC_CTL_FENCE_DBL (0 << 4) |
| 3094 | #define FBC_CTL_IDLE_IMM (0 << 2) |
| 3095 | #define FBC_CTL_IDLE_FULL (1 << 2) |
| 3096 | #define FBC_CTL_IDLE_LINE (2 << 2) |
| 3097 | #define FBC_CTL_IDLE_DEBUG (3 << 2) |
| 3098 | #define FBC_CTL_CPU_FENCE (1 << 1) |
| 3099 | #define FBC_CTL_PLANE(plane) ((plane) << 0) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3100 | #define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */ |
| 3101 | #define FBC_TAG(i) _MMIO(0x3300 + (i) * 4) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3102 | |
| 3103 | #define FBC_LL_SIZE (1536) |
| 3104 | |
Mika Kuoppala | 44fff99 | 2016-06-07 17:19:09 +0300 | [diff] [blame] | 3105 | #define FBC_LLC_READ_CTRL _MMIO(0x9044) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3106 | #define FBC_LLC_FULLY_OPEN (1 << 30) |
Mika Kuoppala | 44fff99 | 2016-06-07 17:19:09 +0300 | [diff] [blame] | 3107 | |
Jesse Barnes | 74dff28 | 2009-09-14 15:39:40 -0700 | [diff] [blame] | 3108 | /* Framebuffer compression for GM45+ */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3109 | #define DPFC_CB_BASE _MMIO(0x3200) |
| 3110 | #define DPFC_CONTROL _MMIO(0x3208) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3111 | #define DPFC_CTL_EN (1 << 31) |
| 3112 | #define DPFC_CTL_PLANE(plane) ((plane) << 30) |
| 3113 | #define IVB_DPFC_CTL_PLANE(plane) ((plane) << 29) |
| 3114 | #define DPFC_CTL_FENCE_EN (1 << 29) |
| 3115 | #define IVB_DPFC_CTL_FENCE_EN (1 << 28) |
| 3116 | #define DPFC_CTL_PERSISTENT_MODE (1 << 25) |
| 3117 | #define DPFC_SR_EN (1 << 10) |
| 3118 | #define DPFC_CTL_LIMIT_1X (0 << 6) |
| 3119 | #define DPFC_CTL_LIMIT_2X (1 << 6) |
| 3120 | #define DPFC_CTL_LIMIT_4X (2 << 6) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3121 | #define DPFC_RECOMP_CTL _MMIO(0x320c) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3122 | #define DPFC_RECOMP_STALL_EN (1 << 27) |
Jesse Barnes | 74dff28 | 2009-09-14 15:39:40 -0700 | [diff] [blame] | 3123 | #define DPFC_RECOMP_STALL_WM_SHIFT (16) |
| 3124 | #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000) |
| 3125 | #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0) |
| 3126 | #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3127 | #define DPFC_STATUS _MMIO(0x3210) |
Jesse Barnes | 74dff28 | 2009-09-14 15:39:40 -0700 | [diff] [blame] | 3128 | #define DPFC_INVAL_SEG_SHIFT (16) |
| 3129 | #define DPFC_INVAL_SEG_MASK (0x07ff0000) |
| 3130 | #define DPFC_COMP_SEG_SHIFT (0) |
Ville Syrjälä | 3fd5d1e | 2017-06-06 15:43:18 +0300 | [diff] [blame] | 3131 | #define DPFC_COMP_SEG_MASK (0x000007ff) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3132 | #define DPFC_STATUS2 _MMIO(0x3214) |
| 3133 | #define DPFC_FENCE_YOFF _MMIO(0x3218) |
| 3134 | #define DPFC_CHICKEN _MMIO(0x3224) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3135 | #define DPFC_HT_MODIFY (1 << 31) |
Jesse Barnes | 74dff28 | 2009-09-14 15:39:40 -0700 | [diff] [blame] | 3136 | |
Zhao Yakui | b52eb4d | 2010-06-12 14:32:27 +0800 | [diff] [blame] | 3137 | /* Framebuffer compression for Ironlake */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3138 | #define ILK_DPFC_CB_BASE _MMIO(0x43200) |
| 3139 | #define ILK_DPFC_CONTROL _MMIO(0x43208) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3140 | #define FBC_CTL_FALSE_COLOR (1 << 10) |
Zhao Yakui | b52eb4d | 2010-06-12 14:32:27 +0800 | [diff] [blame] | 3141 | /* The bit 28-8 is reserved */ |
| 3142 | #define DPFC_RESERVED (0x1FFFFF00) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3143 | #define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c) |
| 3144 | #define ILK_DPFC_STATUS _MMIO(0x43210) |
Ville Syrjälä | 3fd5d1e | 2017-06-06 15:43:18 +0300 | [diff] [blame] | 3145 | #define ILK_DPFC_COMP_SEG_MASK 0x7ff |
| 3146 | #define IVB_FBC_STATUS2 _MMIO(0x43214) |
| 3147 | #define IVB_FBC_COMP_SEG_MASK 0x7ff |
| 3148 | #define BDW_FBC_COMP_SEG_MASK 0xfff |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3149 | #define ILK_DPFC_FENCE_YOFF _MMIO(0x43218) |
| 3150 | #define ILK_DPFC_CHICKEN _MMIO(0x43224) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3151 | #define ILK_DPFC_DISABLE_DUMMY0 (1 << 8) |
Matt Roper | cc49abc | 2019-06-12 11:36:31 -0700 | [diff] [blame] | 3152 | #define ILK_DPFC_CHICKEN_COMP_DUMMY_PIXEL (1 << 14) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3153 | #define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1 << 23) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3154 | #define ILK_FBC_RT_BASE _MMIO(0x2128) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3155 | #define ILK_FBC_RT_VALID (1 << 0) |
| 3156 | #define SNB_FBC_FRONT_BUFFER (1 << 1) |
Zhao Yakui | b52eb4d | 2010-06-12 14:32:27 +0800 | [diff] [blame] | 3157 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3158 | #define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3159 | #define ILK_FBCQ_DIS (1 << 22) |
| 3160 | #define ILK_PABSTRETCH_DIS (1 << 21) |
Yuanhan Liu | 1398261 | 2010-12-15 15:42:31 +0800 | [diff] [blame] | 3161 | |
Zhao Yakui | b52eb4d | 2010-06-12 14:32:27 +0800 | [diff] [blame] | 3162 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3163 | /* |
Yuanhan Liu | 9c04f01 | 2010-12-15 15:42:32 +0800 | [diff] [blame] | 3164 | * Framebuffer compression for Sandybridge |
| 3165 | * |
| 3166 | * The following two registers are of type GTTMMADR |
| 3167 | */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3168 | #define SNB_DPFC_CTL_SA _MMIO(0x100100) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3169 | #define SNB_CPU_FENCE_ENABLE (1 << 29) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3170 | #define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104) |
Yuanhan Liu | 9c04f01 | 2010-12-15 15:42:32 +0800 | [diff] [blame] | 3171 | |
Rodrigo Vivi | abe959c | 2013-05-06 19:37:33 -0300 | [diff] [blame] | 3172 | /* Framebuffer compression for Ivybridge */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3173 | #define IVB_FBC_RT_BASE _MMIO(0x7020) |
Rodrigo Vivi | abe959c | 2013-05-06 19:37:33 -0300 | [diff] [blame] | 3174 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3175 | #define IPS_CTL _MMIO(0x43408) |
Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 3176 | #define IPS_ENABLE (1 << 31) |
Yuanhan Liu | 9c04f01 | 2010-12-15 15:42:32 +0800 | [diff] [blame] | 3177 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3178 | #define MSG_FBC_REND_STATE _MMIO(0x50380) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3179 | #define FBC_REND_NUKE (1 << 2) |
| 3180 | #define FBC_REND_CACHE_CLEAN (1 << 1) |
Rodrigo Vivi | fd3da6c | 2013-06-06 16:58:16 -0300 | [diff] [blame] | 3181 | |
Yuanhan Liu | 9c04f01 | 2010-12-15 15:42:32 +0800 | [diff] [blame] | 3182 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3183 | * GPIO regs |
| 3184 | */ |
Lucas De Marchi | dce8887 | 2018-07-27 12:36:47 -0700 | [diff] [blame] | 3185 | #define GPIO(gpio) _MMIO(dev_priv->gpio_mmio_base + 0x5010 + \ |
| 3186 | 4 * (gpio)) |
| 3187 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3188 | # define GPIO_CLOCK_DIR_MASK (1 << 0) |
| 3189 | # define GPIO_CLOCK_DIR_IN (0 << 1) |
| 3190 | # define GPIO_CLOCK_DIR_OUT (1 << 1) |
| 3191 | # define GPIO_CLOCK_VAL_MASK (1 << 2) |
| 3192 | # define GPIO_CLOCK_VAL_OUT (1 << 3) |
| 3193 | # define GPIO_CLOCK_VAL_IN (1 << 4) |
| 3194 | # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5) |
| 3195 | # define GPIO_DATA_DIR_MASK (1 << 8) |
| 3196 | # define GPIO_DATA_DIR_IN (0 << 9) |
| 3197 | # define GPIO_DATA_DIR_OUT (1 << 9) |
| 3198 | # define GPIO_DATA_VAL_MASK (1 << 10) |
| 3199 | # define GPIO_DATA_VAL_OUT (1 << 11) |
| 3200 | # define GPIO_DATA_VAL_IN (1 << 12) |
| 3201 | # define GPIO_DATA_PULLUP_DISABLE (1 << 13) |
| 3202 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3203 | #define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3204 | #define GMBUS_AKSV_SELECT (1 << 11) |
| 3205 | #define GMBUS_RATE_100KHZ (0 << 8) |
| 3206 | #define GMBUS_RATE_50KHZ (1 << 8) |
| 3207 | #define GMBUS_RATE_400KHZ (2 << 8) /* reserved on Pineview */ |
| 3208 | #define GMBUS_RATE_1MHZ (3 << 8) /* reserved on Pineview */ |
| 3209 | #define GMBUS_HOLD_EXT (1 << 7) /* 300ns hold time, rsvd on Pineview */ |
Ramalingam C | d5dc0f4 | 2018-06-28 19:04:49 +0530 | [diff] [blame] | 3210 | #define GMBUS_BYTE_CNT_OVERRIDE (1 << 6) |
Anusha Srivatsa | 5c749c5 | 2018-01-11 16:00:09 -0200 | [diff] [blame] | 3211 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3212 | #define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3213 | #define GMBUS_SW_CLR_INT (1 << 31) |
| 3214 | #define GMBUS_SW_RDY (1 << 30) |
| 3215 | #define GMBUS_ENT (1 << 29) /* enable timeout */ |
| 3216 | #define GMBUS_CYCLE_NONE (0 << 25) |
| 3217 | #define GMBUS_CYCLE_WAIT (1 << 25) |
| 3218 | #define GMBUS_CYCLE_INDEX (2 << 25) |
| 3219 | #define GMBUS_CYCLE_STOP (4 << 25) |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 3220 | #define GMBUS_BYTE_COUNT_SHIFT 16 |
Dmitry Torokhov | 9535c47 | 2015-04-21 09:49:11 -0700 | [diff] [blame] | 3221 | #define GMBUS_BYTE_COUNT_MAX 256U |
Ramalingam C | 73675cf | 2018-06-28 19:04:48 +0530 | [diff] [blame] | 3222 | #define GEN9_GMBUS_BYTE_COUNT_MAX 511U |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 3223 | #define GMBUS_SLAVE_INDEX_SHIFT 8 |
| 3224 | #define GMBUS_SLAVE_ADDR_SHIFT 1 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3225 | #define GMBUS_SLAVE_READ (1 << 0) |
| 3226 | #define GMBUS_SLAVE_WRITE (0 << 0) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3227 | #define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3228 | #define GMBUS_INUSE (1 << 15) |
| 3229 | #define GMBUS_HW_WAIT_PHASE (1 << 14) |
| 3230 | #define GMBUS_STALL_TIMEOUT (1 << 13) |
| 3231 | #define GMBUS_INT (1 << 12) |
| 3232 | #define GMBUS_HW_RDY (1 << 11) |
| 3233 | #define GMBUS_SATOER (1 << 10) |
| 3234 | #define GMBUS_ACTIVE (1 << 9) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3235 | #define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */ |
| 3236 | #define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3237 | #define GMBUS_SLAVE_TIMEOUT_EN (1 << 4) |
| 3238 | #define GMBUS_NAK_EN (1 << 3) |
| 3239 | #define GMBUS_IDLE_EN (1 << 2) |
| 3240 | #define GMBUS_HW_WAIT_EN (1 << 1) |
| 3241 | #define GMBUS_HW_RDY_EN (1 << 0) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3242 | #define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3243 | #define GMBUS_2BYTE_INDEX_EN (1 << 31) |
Eric Anholt | f0217c4 | 2009-12-01 11:56:30 -0800 | [diff] [blame] | 3244 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3245 | /* |
| 3246 | * Clock control & power management |
| 3247 | */ |
Jani Nikula | ed5eb1b | 2018-12-31 16:56:42 +0200 | [diff] [blame] | 3248 | #define _DPLL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x6014) |
| 3249 | #define _DPLL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x6018) |
| 3250 | #define _CHV_DPLL_C (DISPLAY_MMIO_BASE(dev_priv) + 0x6030) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3251 | #define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3252 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3253 | #define VGA0 _MMIO(0x6000) |
| 3254 | #define VGA1 _MMIO(0x6004) |
| 3255 | #define VGA_PD _MMIO(0x6010) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3256 | #define VGA0_PD_P2_DIV_4 (1 << 7) |
| 3257 | #define VGA0_PD_P1_DIV_2 (1 << 5) |
| 3258 | #define VGA0_PD_P1_SHIFT 0 |
| 3259 | #define VGA0_PD_P1_MASK (0x1f << 0) |
| 3260 | #define VGA1_PD_P2_DIV_4 (1 << 15) |
| 3261 | #define VGA1_PD_P1_DIV_2 (1 << 13) |
| 3262 | #define VGA1_PD_P1_SHIFT 8 |
| 3263 | #define VGA1_PD_P1_MASK (0x1f << 8) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3264 | #define DPLL_VCO_ENABLE (1 << 31) |
Daniel Vetter | 4a33e48 | 2013-07-06 12:52:05 +0200 | [diff] [blame] | 3265 | #define DPLL_SDVO_HIGH_SPEED (1 << 30) |
| 3266 | #define DPLL_DVO_2X_MODE (1 << 30) |
Jesse Barnes | 25eb05fc | 2012-03-28 13:39:23 -0700 | [diff] [blame] | 3267 | #define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3268 | #define DPLL_SYNCLOCK_ENABLE (1 << 29) |
Ville Syrjälä | 60bfe44 | 2015-06-29 15:25:49 +0300 | [diff] [blame] | 3269 | #define DPLL_REF_CLK_ENABLE_VLV (1 << 29) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3270 | #define DPLL_VGA_MODE_DIS (1 << 28) |
| 3271 | #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */ |
| 3272 | #define DPLLB_MODE_LVDS (2 << 26) /* i915 */ |
| 3273 | #define DPLL_MODE_MASK (3 << 26) |
| 3274 | #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */ |
| 3275 | #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */ |
| 3276 | #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */ |
| 3277 | #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */ |
| 3278 | #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */ |
| 3279 | #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */ |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 3280 | #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3281 | #define DPLL_LOCK_VLV (1 << 15) |
| 3282 | #define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14) |
| 3283 | #define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13) |
| 3284 | #define DPLL_SSC_REF_CLK_CHV (1 << 13) |
Daniel Vetter | 598fac6 | 2013-04-18 22:01:46 +0200 | [diff] [blame] | 3285 | #define DPLL_PORTC_READY_MASK (0xf << 4) |
| 3286 | #define DPLL_PORTB_READY_MASK (0xf) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3287 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3288 | #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000 |
Chon Ming Lee | 00fc31b | 2014-04-09 13:28:15 +0300 | [diff] [blame] | 3289 | |
| 3290 | /* Additional CHV pll/phy registers */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3291 | #define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240) |
Chon Ming Lee | 00fc31b | 2014-04-09 13:28:15 +0300 | [diff] [blame] | 3292 | #define DPLL_PORTD_READY_MASK (0xf) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3293 | #define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3294 | #define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27)) |
Ville Syrjälä | bc28454 | 2015-05-26 20:22:38 +0300 | [diff] [blame] | 3295 | #define PHY_LDO_DELAY_0NS 0x0 |
| 3296 | #define PHY_LDO_DELAY_200NS 0x1 |
| 3297 | #define PHY_LDO_DELAY_600NS 0x2 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3298 | #define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23)) |
| 3299 | #define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11)) |
Ville Syrjälä | 7072246 | 2015-04-10 18:21:28 +0300 | [diff] [blame] | 3300 | #define PHY_CH_SU_PSR 0x1 |
| 3301 | #define PHY_CH_DEEP_PSR 0x7 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3302 | #define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2)) |
Ville Syrjälä | 7072246 | 2015-04-10 18:21:28 +0300 | [diff] [blame] | 3303 | #define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy)) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3304 | #define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3305 | #define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30)) |
| 3306 | #define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch)))) |
| 3307 | #define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline)))) |
Chon Ming Lee | 076ed3b | 2014-04-09 13:28:17 +0300 | [diff] [blame] | 3308 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3309 | /* |
| 3310 | * The i830 generation, in LVDS mode, defines P1 as the bit number set within |
| 3311 | * this field (only one bit may be set). |
| 3312 | */ |
| 3313 | #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000 |
| 3314 | #define DPLL_FPA01_P1_POST_DIV_SHIFT 16 |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 3315 | #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15 |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3316 | /* i830, required in DVO non-gang */ |
| 3317 | #define PLL_P2_DIVIDE_BY_4 (1 << 23) |
| 3318 | #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */ |
| 3319 | #define PLL_REF_INPUT_DREFCLK (0 << 13) |
| 3320 | #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */ |
| 3321 | #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */ |
| 3322 | #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13) |
| 3323 | #define PLL_REF_INPUT_MASK (3 << 13) |
| 3324 | #define PLL_LOAD_PULSE_PHASE_SHIFT 9 |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 3325 | /* Ironlake */ |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 3326 | # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9 |
| 3327 | # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3328 | # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 3329 | # define DPLL_FPA1_P1_POST_DIV_SHIFT 0 |
| 3330 | # define DPLL_FPA1_P1_POST_DIV_MASK 0xff |
| 3331 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3332 | /* |
| 3333 | * Parallel to Serial Load Pulse phase selection. |
| 3334 | * Selects the phase for the 10X DPLL clock for the PCIe |
| 3335 | * digital display port. The range is 4 to 13; 10 or more |
| 3336 | * is just a flip delay. The default is 6 |
| 3337 | */ |
| 3338 | #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT) |
| 3339 | #define DISPLAY_RATE_SELECT_FPA1 (1 << 8) |
| 3340 | /* |
| 3341 | * SDVO multiplier for 945G/GM. Not used on 965. |
| 3342 | */ |
| 3343 | #define SDVO_MULTIPLIER_MASK 0x000000ff |
| 3344 | #define SDVO_MULTIPLIER_SHIFT_HIRES 4 |
| 3345 | #define SDVO_MULTIPLIER_SHIFT_VGA 0 |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 3346 | |
Jani Nikula | ed5eb1b | 2018-12-31 16:56:42 +0200 | [diff] [blame] | 3347 | #define _DPLL_A_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x601c) |
| 3348 | #define _DPLL_B_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x6020) |
| 3349 | #define _CHV_DPLL_C_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x603c) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3350 | #define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD) |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 3351 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3352 | /* |
| 3353 | * UDI pixel divider, controlling how many pixels are stuffed into a packet. |
| 3354 | * |
| 3355 | * Value is pixels minus 1. Must be set to 1 pixel for SDVO. |
| 3356 | */ |
| 3357 | #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000 |
| 3358 | #define DPLL_MD_UDI_DIVIDER_SHIFT 24 |
| 3359 | /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */ |
| 3360 | #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000 |
| 3361 | #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16 |
| 3362 | /* |
| 3363 | * SDVO/UDI pixel multiplier. |
| 3364 | * |
| 3365 | * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus |
| 3366 | * clock rate is 10 times the DPLL clock. At low resolution/refresh rate |
| 3367 | * modes, the bus rate would be below the limits, so SDVO allows for stuffing |
| 3368 | * dummy bytes in the datastream at an increased clock rate, with both sides of |
| 3369 | * the link knowing how many bytes are fill. |
| 3370 | * |
| 3371 | * So, for a mode with a dotclock of 65Mhz, we would want to double the clock |
| 3372 | * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be |
| 3373 | * set to 130Mhz, and the SDVO multiplier set to 2x in this register and |
| 3374 | * through an SDVO command. |
| 3375 | * |
| 3376 | * This register field has values of multiplication factor minus 1, with |
| 3377 | * a maximum multiplier of 5 for SDVO. |
| 3378 | */ |
| 3379 | #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00 |
| 3380 | #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8 |
| 3381 | /* |
| 3382 | * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK. |
| 3383 | * This best be set to the default value (3) or the CRT won't work. No, |
| 3384 | * I don't entirely understand what this does... |
| 3385 | */ |
| 3386 | #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f |
| 3387 | #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0 |
Jesse Barnes | 25eb05fc | 2012-03-28 13:39:23 -0700 | [diff] [blame] | 3388 | |
Ville Syrjälä | 19ab4ed | 2016-04-27 17:43:22 +0300 | [diff] [blame] | 3389 | #define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024) |
| 3390 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3391 | #define _FPA0 0x6040 |
| 3392 | #define _FPA1 0x6044 |
| 3393 | #define _FPB0 0x6048 |
| 3394 | #define _FPB1 0x604c |
| 3395 | #define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0) |
| 3396 | #define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3397 | #define FP_N_DIV_MASK 0x003f0000 |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 3398 | #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000 |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3399 | #define FP_N_DIV_SHIFT 16 |
| 3400 | #define FP_M1_DIV_MASK 0x00003f00 |
| 3401 | #define FP_M1_DIV_SHIFT 8 |
| 3402 | #define FP_M2_DIV_MASK 0x0000003f |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 3403 | #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3404 | #define FP_M2_DIV_SHIFT 0 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3405 | #define DPLL_TEST _MMIO(0x606c) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3406 | #define DPLLB_TEST_SDVO_DIV_1 (0 << 22) |
| 3407 | #define DPLLB_TEST_SDVO_DIV_2 (1 << 22) |
| 3408 | #define DPLLB_TEST_SDVO_DIV_4 (2 << 22) |
| 3409 | #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22) |
| 3410 | #define DPLLB_TEST_N_BYPASS (1 << 19) |
| 3411 | #define DPLLB_TEST_M_BYPASS (1 << 18) |
| 3412 | #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16) |
| 3413 | #define DPLLA_TEST_N_BYPASS (1 << 3) |
| 3414 | #define DPLLA_TEST_M_BYPASS (1 << 2) |
| 3415 | #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3416 | #define D_STATE _MMIO(0x6104) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3417 | #define DSTATE_GFX_RESET_I830 (1 << 6) |
| 3418 | #define DSTATE_PLL_D3_OFF (1 << 3) |
| 3419 | #define DSTATE_GFX_CLOCK_GATING (1 << 1) |
| 3420 | #define DSTATE_DOT_CLOCK_GATING (1 << 0) |
Jani Nikula | ed5eb1b | 2018-12-31 16:56:42 +0200 | [diff] [blame] | 3421 | #define DSPCLK_GATE_D _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x6200) |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 3422 | # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */ |
| 3423 | # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */ |
| 3424 | # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */ |
| 3425 | # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */ |
| 3426 | # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */ |
| 3427 | # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */ |
| 3428 | # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */ |
Ville Syrjälä | ad8059c | 2017-12-08 23:37:38 +0200 | [diff] [blame] | 3429 | # define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */ |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 3430 | # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */ |
| 3431 | # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */ |
| 3432 | # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */ |
| 3433 | # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */ |
| 3434 | # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */ |
| 3435 | # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */ |
| 3436 | # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */ |
| 3437 | # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */ |
| 3438 | # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */ |
| 3439 | # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */ |
| 3440 | # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */ |
| 3441 | # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */ |
| 3442 | # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11) |
| 3443 | # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10) |
| 3444 | # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9) |
| 3445 | # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8) |
| 3446 | # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */ |
| 3447 | # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */ |
| 3448 | # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */ |
| 3449 | # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5) |
| 3450 | # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 3451 | /* |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 3452 | * This bit must be set on the 830 to prevent hangs when turning off the |
| 3453 | * overlay scaler. |
| 3454 | */ |
| 3455 | # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3) |
| 3456 | # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2) |
| 3457 | # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1) |
| 3458 | # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */ |
| 3459 | # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */ |
| 3460 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3461 | #define RENCLK_GATE_D1 _MMIO(0x6204) |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 3462 | # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */ |
| 3463 | # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */ |
| 3464 | # define PC_FE_CLOCK_GATE_DISABLE (1 << 11) |
| 3465 | # define PC_BE_CLOCK_GATE_DISABLE (1 << 10) |
| 3466 | # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9) |
| 3467 | # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8) |
| 3468 | # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7) |
| 3469 | # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6) |
| 3470 | # define MAG_CLOCK_GATE_DISABLE (1 << 5) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 3471 | /* This bit must be unset on 855,865 */ |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 3472 | # define MECI_CLOCK_GATE_DISABLE (1 << 4) |
| 3473 | # define DCMP_CLOCK_GATE_DISABLE (1 << 3) |
| 3474 | # define MEC_CLOCK_GATE_DISABLE (1 << 2) |
| 3475 | # define MECO_CLOCK_GATE_DISABLE (1 << 1) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 3476 | /* This bit must be set on 855,865. */ |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 3477 | # define SV_CLOCK_GATE_DISABLE (1 << 0) |
| 3478 | # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16) |
| 3479 | # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15) |
| 3480 | # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14) |
| 3481 | # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13) |
| 3482 | # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12) |
| 3483 | # define I915_WM_CLOCK_GATE_DISABLE (1 << 11) |
| 3484 | # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10) |
| 3485 | # define I915_PI_CLOCK_GATE_DISABLE (1 << 9) |
| 3486 | # define I915_DI_CLOCK_GATE_DISABLE (1 << 8) |
| 3487 | # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7) |
| 3488 | # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6) |
| 3489 | # define I915_SC_CLOCK_GATE_DISABLE (1 << 5) |
| 3490 | # define I915_FL_CLOCK_GATE_DISABLE (1 << 4) |
| 3491 | # define I915_DM_CLOCK_GATE_DISABLE (1 << 3) |
| 3492 | # define I915_PS_CLOCK_GATE_DISABLE (1 << 2) |
| 3493 | # define I915_CC_CLOCK_GATE_DISABLE (1 << 1) |
| 3494 | # define I915_BY_CLOCK_GATE_DISABLE (1 << 0) |
| 3495 | |
| 3496 | # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 3497 | /* This bit must always be set on 965G/965GM */ |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 3498 | # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29) |
| 3499 | # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28) |
| 3500 | # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27) |
| 3501 | # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26) |
| 3502 | # define I965_GW_CLOCK_GATE_DISABLE (1 << 25) |
| 3503 | # define I965_TD_CLOCK_GATE_DISABLE (1 << 24) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 3504 | /* This bit must always be set on 965G */ |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 3505 | # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23) |
| 3506 | # define I965_IC_CLOCK_GATE_DISABLE (1 << 22) |
| 3507 | # define I965_EU_CLOCK_GATE_DISABLE (1 << 21) |
| 3508 | # define I965_IF_CLOCK_GATE_DISABLE (1 << 20) |
| 3509 | # define I965_TC_CLOCK_GATE_DISABLE (1 << 19) |
| 3510 | # define I965_SO_CLOCK_GATE_DISABLE (1 << 17) |
| 3511 | # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16) |
| 3512 | # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15) |
| 3513 | # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14) |
| 3514 | # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13) |
| 3515 | # define I965_EM_CLOCK_GATE_DISABLE (1 << 12) |
| 3516 | # define I965_UC_CLOCK_GATE_DISABLE (1 << 11) |
| 3517 | # define I965_SI_CLOCK_GATE_DISABLE (1 << 6) |
| 3518 | # define I965_MT_CLOCK_GATE_DISABLE (1 << 5) |
| 3519 | # define I965_PL_CLOCK_GATE_DISABLE (1 << 4) |
| 3520 | # define I965_DG_CLOCK_GATE_DISABLE (1 << 3) |
| 3521 | # define I965_QC_CLOCK_GATE_DISABLE (1 << 2) |
| 3522 | # define I965_FT_CLOCK_GATE_DISABLE (1 << 1) |
| 3523 | # define I965_DM_CLOCK_GATE_DISABLE (1 << 0) |
| 3524 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3525 | #define RENCLK_GATE_D2 _MMIO(0x6208) |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 3526 | #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9) |
| 3527 | #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7) |
| 3528 | #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6) |
Ville Syrjälä | fa4f53c | 2014-05-19 19:23:27 +0300 | [diff] [blame] | 3529 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3530 | #define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */ |
Ville Syrjälä | fa4f53c | 2014-05-19 19:23:27 +0300 | [diff] [blame] | 3531 | #define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4) |
| 3532 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3533 | #define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */ |
| 3534 | #define DEUC _MMIO(0x6214) /* CRL only */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3535 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3536 | #define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3537 | #define FW_CSPWRDWNEN (1 << 15) |
Jesse Barnes | ceb0424 | 2012-03-28 13:39:22 -0700 | [diff] [blame] | 3538 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3539 | #define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504) |
Ville Syrjälä | e0d8d59 | 2013-06-12 22:11:18 +0300 | [diff] [blame] | 3540 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3541 | #define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508) |
Chon Ming Lee | 24eb2d5 | 2013-09-27 15:31:00 +0800 | [diff] [blame] | 3542 | #define CDCLK_FREQ_SHIFT 4 |
| 3543 | #define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT) |
| 3544 | #define CZCLK_FREQ_MASK 0xf |
Vidya Srinivas | 1e69cd7 | 2015-03-05 21:19:50 +0200 | [diff] [blame] | 3545 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3546 | #define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C) |
Vidya Srinivas | 1e69cd7 | 2015-03-05 21:19:50 +0200 | [diff] [blame] | 3547 | #define PFI_CREDIT_63 (9 << 28) /* chv only */ |
| 3548 | #define PFI_CREDIT_31 (8 << 28) /* chv only */ |
| 3549 | #define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */ |
| 3550 | #define PFI_CREDIT_RESEND (1 << 27) |
| 3551 | #define VGA_FAST_MODE_DISABLE (1 << 14) |
| 3552 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3553 | #define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510) |
Chon Ming Lee | 24eb2d5 | 2013-09-27 15:31:00 +0800 | [diff] [blame] | 3554 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3555 | /* |
| 3556 | * Palette regs |
| 3557 | */ |
Jani Nikula | 74c1e826 | 2018-10-31 13:04:50 +0200 | [diff] [blame] | 3558 | #define _PALETTE_A 0xa000 |
| 3559 | #define _PALETTE_B 0xa800 |
| 3560 | #define _CHV_PALETTE_C 0xc000 |
Jani Nikula | ed5eb1b | 2018-12-31 16:56:42 +0200 | [diff] [blame] | 3561 | #define PALETTE(pipe, i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + \ |
Jani Nikula | 74c1e826 | 2018-10-31 13:04:50 +0200 | [diff] [blame] | 3562 | _PICK((pipe), _PALETTE_A, \ |
| 3563 | _PALETTE_B, _CHV_PALETTE_C) + \ |
| 3564 | (i) * 4) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3565 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3566 | /* MCH MMIO space */ |
| 3567 | |
| 3568 | /* |
| 3569 | * MCHBAR mirror. |
| 3570 | * |
| 3571 | * This mirrors the MCHBAR MMIO space whose location is determined by |
| 3572 | * device 0 function 0's pci config register 0x44 or 0x48 and matches it in |
| 3573 | * every way. It is not accessible from the CP register read instructions. |
| 3574 | * |
Paulo Zanoni | 515b239 | 2013-09-10 19:36:37 -0300 | [diff] [blame] | 3575 | * Starting from Haswell, you can't write registers using the MCHBAR mirror, |
| 3576 | * just read. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3577 | */ |
| 3578 | #define MCHBAR_MIRROR_BASE 0x10000 |
| 3579 | |
Yuanhan Liu | 1398261 | 2010-12-15 15:42:31 +0800 | [diff] [blame] | 3580 | #define MCHBAR_MIRROR_BASE_SNB 0x140000 |
| 3581 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3582 | #define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34) |
| 3583 | #define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48) |
Ville Syrjälä | 7d316ae | 2015-09-16 21:28:50 +0300 | [diff] [blame] | 3584 | #define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16) |
| 3585 | #define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4) |
Ville Syrjälä | db7fb60 | 2017-11-02 17:17:35 +0200 | [diff] [blame] | 3586 | #define G4X_STOLEN_RESERVED_ENABLE (1 << 0) |
Ville Syrjälä | 7d316ae | 2015-09-16 21:28:50 +0300 | [diff] [blame] | 3587 | |
Chris Wilson | 3ebecd0 | 2013-04-12 19:10:13 +0100 | [diff] [blame] | 3588 | /* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3589 | #define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04) |
Chris Wilson | 3ebecd0 | 2013-04-12 19:10:13 +0100 | [diff] [blame] | 3590 | |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 3591 | /* 915-945 and GM965 MCH register controlling DRAM channel access */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3592 | #define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3593 | #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0) |
| 3594 | #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0) |
| 3595 | #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0) |
| 3596 | #define DCC_ADDRESSING_MODE_MASK (3 << 0) |
| 3597 | #define DCC_CHANNEL_XOR_DISABLE (1 << 10) |
Eric Anholt | a7f014f | 2008-11-25 14:02:05 -0800 | [diff] [blame] | 3598 | #define DCC_CHANNEL_XOR_BIT_17 (1 << 9) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3599 | #define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204) |
Daniel Vetter | 656bfa3 | 2014-11-20 09:26:30 +0100 | [diff] [blame] | 3600 | #define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3601 | |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 3602 | /* Pineview MCH register contains DDR3 setting */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3603 | #define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8) |
Li Peng | 9553426 | 2010-05-18 18:58:44 +0800 | [diff] [blame] | 3604 | #define CSHRDDR3CTL_DDR3 (1 << 2) |
| 3605 | |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 3606 | /* 965 MCH register controlling DRAM channel configuration */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3607 | #define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206) |
| 3608 | #define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3609 | |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 3610 | /* snb MCH registers for reading the DRAM channel configuration */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3611 | #define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004) |
| 3612 | #define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008) |
| 3613 | #define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C) |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 3614 | #define MAD_DIMM_ECC_MASK (0x3 << 24) |
| 3615 | #define MAD_DIMM_ECC_OFF (0x0 << 24) |
| 3616 | #define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24) |
| 3617 | #define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24) |
| 3618 | #define MAD_DIMM_ECC_ON (0x3 << 24) |
| 3619 | #define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22) |
| 3620 | #define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21) |
| 3621 | #define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */ |
| 3622 | #define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */ |
| 3623 | #define MAD_DIMM_B_DUAL_RANK (0x1 << 18) |
| 3624 | #define MAD_DIMM_A_DUAL_RANK (0x1 << 17) |
| 3625 | #define MAD_DIMM_A_SELECT (0x1 << 16) |
| 3626 | /* DIMM sizes are in multiples of 256mb. */ |
| 3627 | #define MAD_DIMM_B_SIZE_SHIFT 8 |
| 3628 | #define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT) |
| 3629 | #define MAD_DIMM_A_SIZE_SHIFT 0 |
| 3630 | #define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT) |
| 3631 | |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 3632 | /* snb MCH registers for priority tuning */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3633 | #define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10) |
Daniel Vetter | 1d7aaa0 | 2013-02-09 21:03:42 +0100 | [diff] [blame] | 3634 | #define MCH_SSKPD_WM0_MASK 0x3f |
| 3635 | #define MCH_SSKPD_WM0_VAL 0xc |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 3636 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3637 | #define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c) |
Jesse Barnes | ec013e7 | 2013-08-20 10:29:23 +0100 | [diff] [blame] | 3638 | |
Keith Packard | b11248d | 2009-06-11 22:28:56 -0700 | [diff] [blame] | 3639 | /* Clocking configuration register */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3640 | #define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00) |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 3641 | #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */ |
Keith Packard | b11248d | 2009-06-11 22:28:56 -0700 | [diff] [blame] | 3642 | #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */ |
| 3643 | #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */ |
| 3644 | #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */ |
| 3645 | #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */ |
Ville Syrjälä | 6f38123 | 2017-05-04 21:15:30 +0300 | [diff] [blame] | 3646 | #define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */ |
Keith Packard | b11248d | 2009-06-11 22:28:56 -0700 | [diff] [blame] | 3647 | #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */ |
Ville Syrjälä | 6f38123 | 2017-05-04 21:15:30 +0300 | [diff] [blame] | 3648 | /* |
| 3649 | * Note that on at least on ELK the below value is reported for both |
| 3650 | * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet |
| 3651 | * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz. |
| 3652 | */ |
| 3653 | #define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */ |
Keith Packard | b11248d | 2009-06-11 22:28:56 -0700 | [diff] [blame] | 3654 | #define CLKCFG_FSB_MASK (7 << 0) |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 3655 | #define CLKCFG_MEM_533 (1 << 4) |
| 3656 | #define CLKCFG_MEM_667 (2 << 4) |
| 3657 | #define CLKCFG_MEM_800 (3 << 4) |
| 3658 | #define CLKCFG_MEM_MASK (7 << 4) |
| 3659 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3660 | #define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38) |
| 3661 | #define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f) |
Ville Syrjälä | 34edce2 | 2015-05-22 11:22:33 +0300 | [diff] [blame] | 3662 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3663 | #define TSC1 _MMIO(0x11001) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3664 | #define TSE (1 << 0) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3665 | #define TR1 _MMIO(0x11006) |
| 3666 | #define TSFS _MMIO(0x11020) |
Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 3667 | #define TSFS_SLOPE_MASK 0x0000ff00 |
| 3668 | #define TSFS_SLOPE_SHIFT 8 |
| 3669 | #define TSFS_INTR_MASK 0x000000ff |
| 3670 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3671 | #define CRSTANDVID _MMIO(0x11100) |
| 3672 | #define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */ |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 3673 | #define PXVFREQ_PX_MASK 0x7f000000 |
| 3674 | #define PXVFREQ_PX_SHIFT 24 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3675 | #define VIDFREQ_BASE _MMIO(0x11110) |
| 3676 | #define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */ |
| 3677 | #define VIDFREQ2 _MMIO(0x11114) |
| 3678 | #define VIDFREQ3 _MMIO(0x11118) |
| 3679 | #define VIDFREQ4 _MMIO(0x1111c) |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 3680 | #define VIDFREQ_P0_MASK 0x1f000000 |
| 3681 | #define VIDFREQ_P0_SHIFT 24 |
| 3682 | #define VIDFREQ_P0_CSCLK_MASK 0x00f00000 |
| 3683 | #define VIDFREQ_P0_CSCLK_SHIFT 20 |
| 3684 | #define VIDFREQ_P0_CRCLK_MASK 0x000f0000 |
| 3685 | #define VIDFREQ_P0_CRCLK_SHIFT 16 |
| 3686 | #define VIDFREQ_P1_MASK 0x00001f00 |
| 3687 | #define VIDFREQ_P1_SHIFT 8 |
| 3688 | #define VIDFREQ_P1_CSCLK_MASK 0x000000f0 |
| 3689 | #define VIDFREQ_P1_CSCLK_SHIFT 4 |
| 3690 | #define VIDFREQ_P1_CRCLK_MASK 0x0000000f |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3691 | #define INTTOEXT_BASE_ILK _MMIO(0x11300) |
| 3692 | #define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */ |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 3693 | #define INTTOEXT_MAP3_SHIFT 24 |
| 3694 | #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT) |
| 3695 | #define INTTOEXT_MAP2_SHIFT 16 |
| 3696 | #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT) |
| 3697 | #define INTTOEXT_MAP1_SHIFT 8 |
| 3698 | #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT) |
| 3699 | #define INTTOEXT_MAP0_SHIFT 0 |
| 3700 | #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3701 | #define MEMSWCTL _MMIO(0x11170) /* Ironlake only */ |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 3702 | #define MEMCTL_CMD_MASK 0xe000 |
| 3703 | #define MEMCTL_CMD_SHIFT 13 |
| 3704 | #define MEMCTL_CMD_RCLK_OFF 0 |
| 3705 | #define MEMCTL_CMD_RCLK_ON 1 |
| 3706 | #define MEMCTL_CMD_CHFREQ 2 |
| 3707 | #define MEMCTL_CMD_CHVID 3 |
| 3708 | #define MEMCTL_CMD_VMMOFF 4 |
| 3709 | #define MEMCTL_CMD_VMMON 5 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3710 | #define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 3711 | when command complete */ |
| 3712 | #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */ |
| 3713 | #define MEMCTL_FREQ_SHIFT 8 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3714 | #define MEMCTL_SFCAVM (1 << 7) |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 3715 | #define MEMCTL_TGT_VID_MASK 0x007f |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3716 | #define MEMIHYST _MMIO(0x1117c) |
| 3717 | #define MEMINTREN _MMIO(0x11180) /* 16 bits */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3718 | #define MEMINT_RSEXIT_EN (1 << 8) |
| 3719 | #define MEMINT_CX_SUPR_EN (1 << 7) |
| 3720 | #define MEMINT_CONT_BUSY_EN (1 << 6) |
| 3721 | #define MEMINT_AVG_BUSY_EN (1 << 5) |
| 3722 | #define MEMINT_EVAL_CHG_EN (1 << 4) |
| 3723 | #define MEMINT_MON_IDLE_EN (1 << 3) |
| 3724 | #define MEMINT_UP_EVAL_EN (1 << 2) |
| 3725 | #define MEMINT_DOWN_EVAL_EN (1 << 1) |
| 3726 | #define MEMINT_SW_CMD_EN (1 << 0) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3727 | #define MEMINTRSTR _MMIO(0x11182) /* 16 bits */ |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 3728 | #define MEM_RSEXIT_MASK 0xc000 |
| 3729 | #define MEM_RSEXIT_SHIFT 14 |
| 3730 | #define MEM_CONT_BUSY_MASK 0x3000 |
| 3731 | #define MEM_CONT_BUSY_SHIFT 12 |
| 3732 | #define MEM_AVG_BUSY_MASK 0x0c00 |
| 3733 | #define MEM_AVG_BUSY_SHIFT 10 |
| 3734 | #define MEM_EVAL_CHG_MASK 0x0300 |
| 3735 | #define MEM_EVAL_BUSY_SHIFT 8 |
| 3736 | #define MEM_MON_IDLE_MASK 0x00c0 |
| 3737 | #define MEM_MON_IDLE_SHIFT 6 |
| 3738 | #define MEM_UP_EVAL_MASK 0x0030 |
| 3739 | #define MEM_UP_EVAL_SHIFT 4 |
| 3740 | #define MEM_DOWN_EVAL_MASK 0x000c |
| 3741 | #define MEM_DOWN_EVAL_SHIFT 2 |
| 3742 | #define MEM_SW_CMD_MASK 0x0003 |
| 3743 | #define MEM_INT_STEER_GFX 0 |
| 3744 | #define MEM_INT_STEER_CMR 1 |
| 3745 | #define MEM_INT_STEER_SMI 2 |
| 3746 | #define MEM_INT_STEER_SCI 3 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3747 | #define MEMINTRSTS _MMIO(0x11184) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3748 | #define MEMINT_RSEXIT (1 << 7) |
| 3749 | #define MEMINT_CONT_BUSY (1 << 6) |
| 3750 | #define MEMINT_AVG_BUSY (1 << 5) |
| 3751 | #define MEMINT_EVAL_CHG (1 << 4) |
| 3752 | #define MEMINT_MON_IDLE (1 << 3) |
| 3753 | #define MEMINT_UP_EVAL (1 << 2) |
| 3754 | #define MEMINT_DOWN_EVAL (1 << 1) |
| 3755 | #define MEMINT_SW_CMD (1 << 0) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3756 | #define MEMMODECTL _MMIO(0x11190) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3757 | #define MEMMODE_BOOST_EN (1 << 31) |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 3758 | #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */ |
| 3759 | #define MEMMODE_BOOST_FREQ_SHIFT 24 |
| 3760 | #define MEMMODE_IDLE_MODE_MASK 0x00030000 |
| 3761 | #define MEMMODE_IDLE_MODE_SHIFT 16 |
| 3762 | #define MEMMODE_IDLE_MODE_EVAL 0 |
| 3763 | #define MEMMODE_IDLE_MODE_CONT 1 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3764 | #define MEMMODE_HWIDLE_EN (1 << 15) |
| 3765 | #define MEMMODE_SWMODE_EN (1 << 14) |
| 3766 | #define MEMMODE_RCLK_GATE (1 << 13) |
| 3767 | #define MEMMODE_HW_UPDATE (1 << 12) |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 3768 | #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */ |
| 3769 | #define MEMMODE_FSTART_SHIFT 8 |
| 3770 | #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */ |
| 3771 | #define MEMMODE_FMAX_SHIFT 4 |
| 3772 | #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3773 | #define RCBMAXAVG _MMIO(0x1119c) |
| 3774 | #define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */ |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 3775 | #define SWMEMCMD_RENDER_OFF (0 << 13) |
| 3776 | #define SWMEMCMD_RENDER_ON (1 << 13) |
| 3777 | #define SWMEMCMD_SWFREQ (2 << 13) |
| 3778 | #define SWMEMCMD_TARVID (3 << 13) |
| 3779 | #define SWMEMCMD_VRM_OFF (4 << 13) |
| 3780 | #define SWMEMCMD_VRM_ON (5 << 13) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3781 | #define CMDSTS (1 << 12) |
| 3782 | #define SFCAVM (1 << 11) |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 3783 | #define SWFREQ_MASK 0x0380 /* P0-7 */ |
| 3784 | #define SWFREQ_SHIFT 7 |
| 3785 | #define TARVID_MASK 0x001f |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3786 | #define MEMSTAT_CTG _MMIO(0x111a0) |
| 3787 | #define RCBMINAVG _MMIO(0x111a0) |
| 3788 | #define RCUPEI _MMIO(0x111b0) |
| 3789 | #define RCDNEI _MMIO(0x111b4) |
| 3790 | #define RSTDBYCTL _MMIO(0x111b8) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3791 | #define RS1EN (1 << 31) |
| 3792 | #define RS2EN (1 << 30) |
| 3793 | #define RS3EN (1 << 29) |
| 3794 | #define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */ |
| 3795 | #define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */ |
| 3796 | #define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */ |
| 3797 | #define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */ |
| 3798 | #define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */ |
| 3799 | #define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */ |
| 3800 | #define RSX_STATUS_MASK (7 << 20) |
| 3801 | #define RSX_STATUS_ON (0 << 20) |
| 3802 | #define RSX_STATUS_RC1 (1 << 20) |
| 3803 | #define RSX_STATUS_RC1E (2 << 20) |
| 3804 | #define RSX_STATUS_RS1 (3 << 20) |
| 3805 | #define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */ |
| 3806 | #define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */ |
| 3807 | #define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */ |
| 3808 | #define RSX_STATUS_RSVD2 (7 << 20) |
| 3809 | #define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */ |
| 3810 | #define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */ |
| 3811 | #define JRSC (1 << 17) /* rsx coupled to cpu c-state */ |
| 3812 | #define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */ |
| 3813 | #define RS1CONTSAV_MASK (3 << 14) |
| 3814 | #define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */ |
| 3815 | #define RS1CONTSAV_RSVD (1 << 14) |
| 3816 | #define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */ |
| 3817 | #define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */ |
| 3818 | #define NORMSLEXLAT_MASK (3 << 12) |
| 3819 | #define SLOW_RS123 (0 << 12) |
| 3820 | #define SLOW_RS23 (1 << 12) |
| 3821 | #define SLOW_RS3 (2 << 12) |
| 3822 | #define NORMAL_RS123 (3 << 12) |
| 3823 | #define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */ |
| 3824 | #define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */ |
| 3825 | #define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */ |
| 3826 | #define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */ |
| 3827 | #define RS_CSTATE_MASK (3 << 4) |
| 3828 | #define RS_CSTATE_C367_RS1 (0 << 4) |
| 3829 | #define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4) |
| 3830 | #define RS_CSTATE_RSVD (2 << 4) |
| 3831 | #define RS_CSTATE_C367_RS2 (3 << 4) |
| 3832 | #define REDSAVES (1 << 3) /* no context save if was idle during rs0 */ |
| 3833 | #define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3834 | #define VIDCTL _MMIO(0x111c0) |
| 3835 | #define VIDSTS _MMIO(0x111c8) |
| 3836 | #define VIDSTART _MMIO(0x111cc) /* 8 bits */ |
| 3837 | #define MEMSTAT_ILK _MMIO(0x111f8) |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 3838 | #define MEMSTAT_VID_MASK 0x7f00 |
| 3839 | #define MEMSTAT_VID_SHIFT 8 |
| 3840 | #define MEMSTAT_PSTATE_MASK 0x00f8 |
| 3841 | #define MEMSTAT_PSTATE_SHIFT 3 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3842 | #define MEMSTAT_MON_ACTV (1 << 2) |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 3843 | #define MEMSTAT_SRC_CTL_MASK 0x0003 |
| 3844 | #define MEMSTAT_SRC_CTL_CORE 0 |
| 3845 | #define MEMSTAT_SRC_CTL_TRB 1 |
| 3846 | #define MEMSTAT_SRC_CTL_THM 2 |
| 3847 | #define MEMSTAT_SRC_CTL_STDBY 3 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3848 | #define RCPREVBSYTUPAVG _MMIO(0x113b8) |
| 3849 | #define RCPREVBSYTDNAVG _MMIO(0x113bc) |
| 3850 | #define PMMISC _MMIO(0x11214) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3851 | #define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3852 | #define SDEW _MMIO(0x1124c) |
| 3853 | #define CSIEW0 _MMIO(0x11250) |
| 3854 | #define CSIEW1 _MMIO(0x11254) |
| 3855 | #define CSIEW2 _MMIO(0x11258) |
| 3856 | #define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */ |
| 3857 | #define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */ |
| 3858 | #define MCHAFE _MMIO(0x112c0) |
| 3859 | #define CSIEC _MMIO(0x112e0) |
| 3860 | #define DMIEC _MMIO(0x112e4) |
| 3861 | #define DDREC _MMIO(0x112e8) |
| 3862 | #define PEG0EC _MMIO(0x112ec) |
| 3863 | #define PEG1EC _MMIO(0x112f0) |
| 3864 | #define GFXEC _MMIO(0x112f4) |
| 3865 | #define RPPREVBSYTUPAVG _MMIO(0x113b8) |
| 3866 | #define RPPREVBSYTDNAVG _MMIO(0x113bc) |
| 3867 | #define ECR _MMIO(0x11600) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3868 | #define ECR_GPFE (1 << 31) |
| 3869 | #define ECR_IMONE (1 << 30) |
Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 3870 | #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3871 | #define OGW0 _MMIO(0x11608) |
| 3872 | #define OGW1 _MMIO(0x1160c) |
| 3873 | #define EG0 _MMIO(0x11610) |
| 3874 | #define EG1 _MMIO(0x11614) |
| 3875 | #define EG2 _MMIO(0x11618) |
| 3876 | #define EG3 _MMIO(0x1161c) |
| 3877 | #define EG4 _MMIO(0x11620) |
| 3878 | #define EG5 _MMIO(0x11624) |
| 3879 | #define EG6 _MMIO(0x11628) |
| 3880 | #define EG7 _MMIO(0x1162c) |
| 3881 | #define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */ |
| 3882 | #define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */ |
| 3883 | #define LCFUSE02 _MMIO(0x116c0) |
Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 3884 | #define LCFUSE_HIV_MASK 0x000000ff |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3885 | #define CSIPLL0 _MMIO(0x12c10) |
| 3886 | #define DDRMPLL1 _MMIO(0X12c20) |
| 3887 | #define PEG_BAND_GAP_DATA _MMIO(0x14d68) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 3888 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3889 | #define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c) |
Chris Wilson | c4de7b0 | 2012-07-02 11:51:03 -0300 | [diff] [blame] | 3890 | #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7 |
Chris Wilson | c4de7b0 | 2012-07-02 11:51:03 -0300 | [diff] [blame] | 3891 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3892 | #define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948) |
| 3893 | #define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070) |
| 3894 | #define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994) |
| 3895 | #define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998) |
| 3896 | #define BXT_RP_STATE_CAP _MMIO(0x138170) |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 3897 | |
Ville Syrjälä | 8a292d0 | 2016-04-20 16:43:56 +0300 | [diff] [blame] | 3898 | /* |
| 3899 | * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS |
| 3900 | * 8300) freezing up around GPU hangs. Looks as if even |
| 3901 | * scheduling/timer interrupts start misbehaving if the RPS |
| 3902 | * EI/thresholds are "bad", leading to a very sluggish or even |
| 3903 | * frozen machine. |
| 3904 | */ |
| 3905 | #define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25) |
Akash Goel | de43ae9 | 2015-03-06 11:07:14 +0530 | [diff] [blame] | 3906 | #define INTERVAL_1_33_US(us) (((us) * 3) >> 2) |
Akash Goel | 26148bd | 2015-09-18 23:39:51 +0530 | [diff] [blame] | 3907 | #define INTERVAL_0_833_US(us) (((us) * 6) / 5) |
Rodrigo Vivi | 35ceabf | 2017-07-06 13:41:13 -0700 | [diff] [blame] | 3908 | #define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \ |
Ander Conselvan de Oliveira | cc3f90f | 2016-12-02 10:23:49 +0200 | [diff] [blame] | 3909 | (IS_GEN9_LP(dev_priv) ? \ |
Akash Goel | 26148bd | 2015-09-18 23:39:51 +0530 | [diff] [blame] | 3910 | INTERVAL_0_833_US(us) : \ |
| 3911 | INTERVAL_1_33_US(us)) : \ |
Akash Goel | de43ae9 | 2015-03-06 11:07:14 +0530 | [diff] [blame] | 3912 | INTERVAL_1_28_US(us)) |
| 3913 | |
Akash Goel | 52530cb | 2016-04-23 00:05:44 +0530 | [diff] [blame] | 3914 | #define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100) |
| 3915 | #define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3) |
| 3916 | #define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6) |
Rodrigo Vivi | 35ceabf | 2017-07-06 13:41:13 -0700 | [diff] [blame] | 3917 | #define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \ |
Ander Conselvan de Oliveira | cc3f90f | 2016-12-02 10:23:49 +0200 | [diff] [blame] | 3918 | (IS_GEN9_LP(dev_priv) ? \ |
Akash Goel | 52530cb | 2016-04-23 00:05:44 +0530 | [diff] [blame] | 3919 | INTERVAL_0_833_TO_US(interval) : \ |
| 3920 | INTERVAL_1_33_TO_US(interval)) : \ |
| 3921 | INTERVAL_1_28_TO_US(interval)) |
| 3922 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3923 | /* |
Zou Nan hai | aa40d6b | 2010-06-25 13:40:23 +0800 | [diff] [blame] | 3924 | * Logical Context regs |
| 3925 | */ |
Daniele Ceraolo Spurio | baba6e5 | 2019-03-25 14:49:40 -0700 | [diff] [blame] | 3926 | #define CCID(base) _MMIO((base) + 0x180) |
Chris Wilson | ec62ed3 | 2017-02-07 15:24:37 +0000 | [diff] [blame] | 3927 | #define CCID_EN BIT(0) |
| 3928 | #define CCID_EXTENDED_STATE_RESTORE BIT(2) |
| 3929 | #define CCID_EXTENDED_STATE_SAVE BIT(3) |
Ville Syrjälä | e801605 | 2013-08-22 19:23:13 +0300 | [diff] [blame] | 3930 | /* |
| 3931 | * Notes on SNB/IVB/VLV context size: |
| 3932 | * - Power context is saved elsewhere (LLC or stolen) |
| 3933 | * - Ring/execlist context is saved on SNB, not on IVB |
| 3934 | * - Extended context size already includes render context size |
| 3935 | * - We always need to follow the extended context size. |
| 3936 | * SNB BSpec has comments indicating that we should use the |
| 3937 | * render context size instead if execlists are disabled, but |
| 3938 | * based on empirical testing that's just nonsense. |
| 3939 | * - Pipelined/VF state is saved on SNB/IVB respectively |
| 3940 | * - GT1 size just indicates how much of render context |
| 3941 | * doesn't need saving on GT1 |
| 3942 | */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3943 | #define CXT_SIZE _MMIO(0x21a0) |
Ville Syrjälä | 68d9753 | 2015-09-18 20:03:39 +0300 | [diff] [blame] | 3944 | #define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f) |
| 3945 | #define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f) |
| 3946 | #define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f) |
| 3947 | #define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f) |
| 3948 | #define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f) |
Ville Syrjälä | e801605 | 2013-08-22 19:23:13 +0300 | [diff] [blame] | 3949 | #define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \ |
Ben Widawsky | fe1cc68 | 2012-06-04 14:42:41 -0700 | [diff] [blame] | 3950 | GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \ |
| 3951 | GEN6_CXT_PIPELINE_SIZE(cxt_reg)) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3952 | #define GEN7_CXT_SIZE _MMIO(0x21a8) |
Ville Syrjälä | 68d9753 | 2015-09-18 20:03:39 +0300 | [diff] [blame] | 3953 | #define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f) |
| 3954 | #define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7) |
| 3955 | #define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f) |
| 3956 | #define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f) |
| 3957 | #define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7) |
| 3958 | #define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f) |
Ville Syrjälä | e801605 | 2013-08-22 19:23:13 +0300 | [diff] [blame] | 3959 | #define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \ |
Ben Widawsky | 4f91dd6 | 2012-07-18 10:10:09 -0700 | [diff] [blame] | 3960 | GEN7_CXT_VFSTATE_SIZE(ctx_reg)) |
Ben Widawsky | 8897644 | 2013-11-02 21:07:05 -0700 | [diff] [blame] | 3961 | |
Zhi Wang | c01fc53 | 2016-06-16 08:07:02 -0400 | [diff] [blame] | 3962 | enum { |
| 3963 | INTEL_ADVANCED_CONTEXT = 0, |
| 3964 | INTEL_LEGACY_32B_CONTEXT, |
| 3965 | INTEL_ADVANCED_AD_CONTEXT, |
| 3966 | INTEL_LEGACY_64B_CONTEXT |
| 3967 | }; |
| 3968 | |
Mika Kuoppala | 2355cf0 | 2017-01-27 15:03:09 +0200 | [diff] [blame] | 3969 | enum { |
| 3970 | FAULT_AND_HANG = 0, |
| 3971 | FAULT_AND_HALT, /* Debug only */ |
| 3972 | FAULT_AND_STREAM, |
| 3973 | FAULT_AND_CONTINUE /* Unsupported */ |
| 3974 | }; |
| 3975 | |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 3976 | #define GEN8_CTX_VALID (1 << 0) |
| 3977 | #define GEN8_CTX_FORCE_PD_RESTORE (1 << 1) |
| 3978 | #define GEN8_CTX_FORCE_RESTORE (1 << 2) |
| 3979 | #define GEN8_CTX_L3LLC_COHERENT (1 << 5) |
| 3980 | #define GEN8_CTX_PRIVILEGE (1 << 8) |
Zhi Wang | c01fc53 | 2016-06-16 08:07:02 -0400 | [diff] [blame] | 3981 | #define GEN8_CTX_ADDRESSING_MODE_SHIFT 3 |
Zhi Wang | c01fc53 | 2016-06-16 08:07:02 -0400 | [diff] [blame] | 3982 | |
Mika Kuoppala | 2355cf0 | 2017-01-27 15:03:09 +0200 | [diff] [blame] | 3983 | #define GEN8_CTX_ID_SHIFT 32 |
| 3984 | #define GEN8_CTX_ID_WIDTH 21 |
Daniele Ceraolo Spurio | ac52da6 | 2018-03-02 18:14:58 +0200 | [diff] [blame] | 3985 | #define GEN11_SW_CTX_ID_SHIFT 37 |
| 3986 | #define GEN11_SW_CTX_ID_WIDTH 11 |
| 3987 | #define GEN11_ENGINE_CLASS_SHIFT 61 |
| 3988 | #define GEN11_ENGINE_CLASS_WIDTH 3 |
| 3989 | #define GEN11_ENGINE_INSTANCE_SHIFT 48 |
| 3990 | #define GEN11_ENGINE_INSTANCE_WIDTH 6 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3991 | |
| 3992 | #define CHV_CLK_CTL1 _MMIO(0x101100) |
| 3993 | #define VLV_CLK_CTL2 _MMIO(0x101104) |
| 3994 | #define CLK_CTL2_CZCOUNT_30NS_SHIFT 28 |
| 3995 | |
| 3996 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 3997 | * Overlay regs |
| 3998 | */ |
Imre Deak | d965e7ac | 2015-12-01 10:23:52 +0200 | [diff] [blame] | 3999 | |
| 4000 | #define OVADD _MMIO(0x30000) |
| 4001 | #define DOVSTA _MMIO(0x30008) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 4002 | #define OC_BUF (0x3 << 20) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4003 | #define OGAMC5 _MMIO(0x30010) |
| 4004 | #define OGAMC4 _MMIO(0x30014) |
| 4005 | #define OGAMC3 _MMIO(0x30018) |
| 4006 | #define OGAMC2 _MMIO(0x3001c) |
| 4007 | #define OGAMC1 _MMIO(0x30020) |
| 4008 | #define OGAMC0 _MMIO(0x30024) |
| 4009 | |
| 4010 | /* |
Imre Deak | d965e7ac | 2015-12-01 10:23:52 +0200 | [diff] [blame] | 4011 | * GEN9 clock gating regs |
| 4012 | */ |
| 4013 | #define GEN9_CLKGATE_DIS_0 _MMIO(0x46530) |
Rodrigo Vivi | df49ec8 | 2017-11-10 16:03:19 -0800 | [diff] [blame] | 4014 | #define DARBF_GATING_DIS (1 << 27) |
Imre Deak | d965e7ac | 2015-12-01 10:23:52 +0200 | [diff] [blame] | 4015 | #define PWM2_GATING_DIS (1 << 14) |
| 4016 | #define PWM1_GATING_DIS (1 << 13) |
| 4017 | |
Ville Syrjälä | 6481d5e | 2017-12-21 22:24:32 +0200 | [diff] [blame] | 4018 | #define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C) |
| 4019 | #define BXT_GMBUS_GATING_DIS (1 << 14) |
| 4020 | |
Imre Deak | ed69cd4 | 2017-10-02 10:55:57 +0300 | [diff] [blame] | 4021 | #define _CLKGATE_DIS_PSL_A 0x46520 |
| 4022 | #define _CLKGATE_DIS_PSL_B 0x46524 |
| 4023 | #define _CLKGATE_DIS_PSL_C 0x46528 |
Vidya Srinivas | c4a4efa | 2018-04-09 09:11:09 +0530 | [diff] [blame] | 4024 | #define DUPS1_GATING_DIS (1 << 15) |
| 4025 | #define DUPS2_GATING_DIS (1 << 19) |
| 4026 | #define DUPS3_GATING_DIS (1 << 23) |
Imre Deak | ed69cd4 | 2017-10-02 10:55:57 +0300 | [diff] [blame] | 4027 | #define DPF_GATING_DIS (1 << 10) |
| 4028 | #define DPF_RAM_GATING_DIS (1 << 9) |
| 4029 | #define DPFR_GATING_DIS (1 << 8) |
| 4030 | |
| 4031 | #define CLKGATE_DIS_PSL(pipe) \ |
| 4032 | _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B) |
| 4033 | |
Imre Deak | d965e7ac | 2015-12-01 10:23:52 +0200 | [diff] [blame] | 4034 | /* |
Rodrigo Vivi | 90007bc | 2017-08-15 16:16:48 -0700 | [diff] [blame] | 4035 | * GEN10 clock gating regs |
| 4036 | */ |
| 4037 | #define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4) |
| 4038 | #define SARBUNIT_CLKGATE_DIS (1 << 5) |
Rafael Antognolli | 0a60797 | 2017-11-03 11:30:27 -0700 | [diff] [blame] | 4039 | #define RCCUNIT_CLKGATE_DIS (1 << 7) |
Oscar Mateo | 0a437d4 | 2018-05-08 14:29:31 -0700 | [diff] [blame] | 4040 | #define MSCUNIT_CLKGATE_DIS (1 << 10) |
Rodrigo Vivi | 90007bc | 2017-08-15 16:16:48 -0700 | [diff] [blame] | 4041 | |
Rodrigo Vivi | a4713c5 | 2018-03-07 14:09:12 -0800 | [diff] [blame] | 4042 | #define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524) |
| 4043 | #define GWUNIT_CLKGATE_DIS (1 << 16) |
| 4044 | |
Rafael Antognolli | 01ab0f9 | 2017-12-15 16:11:16 -0800 | [diff] [blame] | 4045 | #define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434) |
| 4046 | #define VFUNIT_CLKGATE_DIS (1 << 20) |
| 4047 | |
Oscar Mateo | 5ba700c | 2018-05-08 14:29:34 -0700 | [diff] [blame] | 4048 | #define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560) |
| 4049 | #define CGPSF_CLKGATE_DIS (1 << 3) |
| 4050 | |
Rodrigo Vivi | 90007bc | 2017-08-15 16:16:48 -0700 | [diff] [blame] | 4051 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4052 | * Display engine regs |
| 4053 | */ |
| 4054 | |
Shuang He | 8bf1e9f | 2013-10-15 18:55:27 +0100 | [diff] [blame] | 4055 | /* Pipe A CRC regs */ |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 4056 | #define _PIPE_CRC_CTL_A 0x60050 |
Shuang He | 8bf1e9f | 2013-10-15 18:55:27 +0100 | [diff] [blame] | 4057 | #define PIPE_CRC_ENABLE (1 << 31) |
Ville Syrjälä | 207a815 | 2019-02-14 21:22:19 +0200 | [diff] [blame] | 4058 | /* skl+ source selection */ |
| 4059 | #define PIPE_CRC_SOURCE_PLANE_1_SKL (0 << 28) |
| 4060 | #define PIPE_CRC_SOURCE_PLANE_2_SKL (2 << 28) |
| 4061 | #define PIPE_CRC_SOURCE_DMUX_SKL (4 << 28) |
| 4062 | #define PIPE_CRC_SOURCE_PLANE_3_SKL (6 << 28) |
| 4063 | #define PIPE_CRC_SOURCE_PLANE_4_SKL (7 << 28) |
| 4064 | #define PIPE_CRC_SOURCE_PLANE_5_SKL (5 << 28) |
| 4065 | #define PIPE_CRC_SOURCE_PLANE_6_SKL (3 << 28) |
| 4066 | #define PIPE_CRC_SOURCE_PLANE_7_SKL (1 << 28) |
Daniel Vetter | b4437a4 | 2013-10-16 22:55:54 +0200 | [diff] [blame] | 4067 | /* ivb+ source selection */ |
Shuang He | 8bf1e9f | 2013-10-15 18:55:27 +0100 | [diff] [blame] | 4068 | #define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29) |
| 4069 | #define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29) |
| 4070 | #define PIPE_CRC_SOURCE_PF_IVB (2 << 29) |
Daniel Vetter | b4437a4 | 2013-10-16 22:55:54 +0200 | [diff] [blame] | 4071 | /* ilk+ source selection */ |
Daniel Vetter | 5a6b5c8 | 2013-10-16 22:55:47 +0200 | [diff] [blame] | 4072 | #define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28) |
| 4073 | #define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28) |
| 4074 | #define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28) |
| 4075 | /* embedded DP port on the north display block, reserved on ivb */ |
| 4076 | #define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28) |
| 4077 | #define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */ |
Daniel Vetter | b4437a4 | 2013-10-16 22:55:54 +0200 | [diff] [blame] | 4078 | /* vlv source selection */ |
| 4079 | #define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27) |
| 4080 | #define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27) |
| 4081 | #define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27) |
| 4082 | /* with DP port the pipe source is invalid */ |
| 4083 | #define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27) |
| 4084 | #define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27) |
| 4085 | #define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27) |
| 4086 | /* gen3+ source selection */ |
| 4087 | #define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28) |
| 4088 | #define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28) |
| 4089 | #define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28) |
| 4090 | /* with DP/TV port the pipe source is invalid */ |
| 4091 | #define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28) |
| 4092 | #define PIPE_CRC_SOURCE_TV_PRE (4 << 28) |
| 4093 | #define PIPE_CRC_SOURCE_TV_POST (5 << 28) |
| 4094 | #define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28) |
| 4095 | #define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28) |
| 4096 | /* gen2 doesn't have source selection bits */ |
Daniel Vetter | 52f843f | 2013-10-21 17:26:38 +0200 | [diff] [blame] | 4097 | #define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30) |
Daniel Vetter | b4437a4 | 2013-10-16 22:55:54 +0200 | [diff] [blame] | 4098 | |
Daniel Vetter | 5a6b5c8 | 2013-10-16 22:55:47 +0200 | [diff] [blame] | 4099 | #define _PIPE_CRC_RES_1_A_IVB 0x60064 |
| 4100 | #define _PIPE_CRC_RES_2_A_IVB 0x60068 |
| 4101 | #define _PIPE_CRC_RES_3_A_IVB 0x6006c |
| 4102 | #define _PIPE_CRC_RES_4_A_IVB 0x60070 |
| 4103 | #define _PIPE_CRC_RES_5_A_IVB 0x60074 |
| 4104 | |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 4105 | #define _PIPE_CRC_RES_RED_A 0x60060 |
| 4106 | #define _PIPE_CRC_RES_GREEN_A 0x60064 |
| 4107 | #define _PIPE_CRC_RES_BLUE_A 0x60068 |
| 4108 | #define _PIPE_CRC_RES_RES1_A_I915 0x6006c |
| 4109 | #define _PIPE_CRC_RES_RES2_A_G4X 0x60080 |
Shuang He | 8bf1e9f | 2013-10-15 18:55:27 +0100 | [diff] [blame] | 4110 | |
| 4111 | /* Pipe B CRC regs */ |
Daniel Vetter | 5a6b5c8 | 2013-10-16 22:55:47 +0200 | [diff] [blame] | 4112 | #define _PIPE_CRC_RES_1_B_IVB 0x61064 |
| 4113 | #define _PIPE_CRC_RES_2_B_IVB 0x61068 |
| 4114 | #define _PIPE_CRC_RES_3_B_IVB 0x6106c |
| 4115 | #define _PIPE_CRC_RES_4_B_IVB 0x61070 |
| 4116 | #define _PIPE_CRC_RES_5_B_IVB 0x61074 |
Shuang He | 8bf1e9f | 2013-10-15 18:55:27 +0100 | [diff] [blame] | 4117 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4118 | #define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A) |
| 4119 | #define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB) |
| 4120 | #define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB) |
| 4121 | #define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB) |
| 4122 | #define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB) |
| 4123 | #define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB) |
Shuang He | 8bf1e9f | 2013-10-15 18:55:27 +0100 | [diff] [blame] | 4124 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4125 | #define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A) |
| 4126 | #define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A) |
| 4127 | #define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A) |
| 4128 | #define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915) |
| 4129 | #define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X) |
Daniel Vetter | 5a6b5c8 | 2013-10-16 22:55:47 +0200 | [diff] [blame] | 4130 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4131 | /* Pipe A timing regs */ |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 4132 | #define _HTOTAL_A 0x60000 |
| 4133 | #define _HBLANK_A 0x60004 |
| 4134 | #define _HSYNC_A 0x60008 |
| 4135 | #define _VTOTAL_A 0x6000c |
| 4136 | #define _VBLANK_A 0x60010 |
| 4137 | #define _VSYNC_A 0x60014 |
| 4138 | #define _PIPEASRC 0x6001c |
| 4139 | #define _BCLRPAT_A 0x60020 |
| 4140 | #define _VSYNCSHIFT_A 0x60028 |
Clint Taylor | ebb69c9 | 2014-09-30 10:30:22 -0700 | [diff] [blame] | 4141 | #define _PIPE_MULT_A 0x6002c |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4142 | |
| 4143 | /* Pipe B timing regs */ |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 4144 | #define _HTOTAL_B 0x61000 |
| 4145 | #define _HBLANK_B 0x61004 |
| 4146 | #define _HSYNC_B 0x61008 |
| 4147 | #define _VTOTAL_B 0x6100c |
| 4148 | #define _VBLANK_B 0x61010 |
| 4149 | #define _VSYNC_B 0x61014 |
| 4150 | #define _PIPEBSRC 0x6101c |
| 4151 | #define _BCLRPAT_B 0x61020 |
| 4152 | #define _VSYNCSHIFT_B 0x61028 |
Clint Taylor | ebb69c9 | 2014-09-30 10:30:22 -0700 | [diff] [blame] | 4153 | #define _PIPE_MULT_B 0x6102c |
Daniel Vetter | 0529a0d | 2012-01-28 14:49:24 +0100 | [diff] [blame] | 4154 | |
Madhav Chauhan | 7b56caf | 2018-10-15 17:28:02 +0300 | [diff] [blame] | 4155 | /* DSI 0 timing regs */ |
| 4156 | #define _HTOTAL_DSI0 0x6b000 |
| 4157 | #define _HSYNC_DSI0 0x6b008 |
| 4158 | #define _VTOTAL_DSI0 0x6b00c |
| 4159 | #define _VSYNC_DSI0 0x6b014 |
| 4160 | #define _VSYNCSHIFT_DSI0 0x6b028 |
| 4161 | |
| 4162 | /* DSI 1 timing regs */ |
| 4163 | #define _HTOTAL_DSI1 0x6b800 |
| 4164 | #define _HSYNC_DSI1 0x6b808 |
| 4165 | #define _VTOTAL_DSI1 0x6b80c |
| 4166 | #define _VSYNC_DSI1 0x6b814 |
| 4167 | #define _VSYNCSHIFT_DSI1 0x6b828 |
| 4168 | |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 4169 | #define TRANSCODER_A_OFFSET 0x60000 |
| 4170 | #define TRANSCODER_B_OFFSET 0x61000 |
| 4171 | #define TRANSCODER_C_OFFSET 0x62000 |
Rafael Barbalho | 84fd4f4 | 2014-04-28 14:00:42 +0300 | [diff] [blame] | 4172 | #define CHV_TRANSCODER_C_OFFSET 0x63000 |
Lucas De Marchi | f1f1d4f | 2019-07-11 10:30:55 -0700 | [diff] [blame] | 4173 | #define TRANSCODER_D_OFFSET 0x63000 |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 4174 | #define TRANSCODER_EDP_OFFSET 0x6f000 |
Madhav Chauhan | 49edbd4 | 2018-10-15 17:28:00 +0300 | [diff] [blame] | 4175 | #define TRANSCODER_DSI0_OFFSET 0x6b000 |
| 4176 | #define TRANSCODER_DSI1_OFFSET 0x6b800 |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 4177 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4178 | #define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A) |
| 4179 | #define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A) |
| 4180 | #define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A) |
| 4181 | #define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A) |
| 4182 | #define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A) |
| 4183 | #define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A) |
| 4184 | #define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A) |
| 4185 | #define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A) |
| 4186 | #define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC) |
| 4187 | #define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4188 | |
José Roberto de Souza | 4ab4fa1 | 2019-08-20 15:33:23 -0700 | [diff] [blame] | 4189 | /* |
| 4190 | * HSW+ eDP PSR registers |
| 4191 | * |
| 4192 | * HSW PSR registers are relative to DDIA(_DDI_BUF_CTL_A + 0x800) with just one |
| 4193 | * instance of it |
| 4194 | */ |
| 4195 | #define _HSW_EDP_PSR_BASE 0x64800 |
| 4196 | #define _SRD_CTL_A 0x60800 |
| 4197 | #define _SRD_CTL_EDP 0x6f800 |
| 4198 | #define _PSR_ADJ(tran, reg) (_TRANS2(tran, reg) - dev_priv->hsw_psr_mmio_adjust) |
| 4199 | #define EDP_PSR_CTL(tran) _MMIO(_PSR_ADJ(tran, _SRD_CTL_A)) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 4200 | #define EDP_PSR_ENABLE (1 << 31) |
| 4201 | #define BDW_PSR_SINGLE_FRAME (1 << 30) |
| 4202 | #define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */ |
| 4203 | #define EDP_PSR_LINK_STANDBY (1 << 27) |
| 4204 | #define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25) |
| 4205 | #define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25) |
| 4206 | #define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25) |
| 4207 | #define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25) |
| 4208 | #define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25) |
Rodrigo Vivi | 2b28bb1 | 2013-07-11 18:44:58 -0300 | [diff] [blame] | 4209 | #define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 4210 | #define EDP_PSR_SKIP_AUX_EXIT (1 << 12) |
| 4211 | #define EDP_PSR_TP1_TP2_SEL (0 << 11) |
| 4212 | #define EDP_PSR_TP1_TP3_SEL (1 << 11) |
José Roberto de Souza | 00c8f19 | 2018-06-26 13:16:44 -0700 | [diff] [blame] | 4213 | #define EDP_PSR_CRC_ENABLE (1 << 10) /* BDW+ */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 4214 | #define EDP_PSR_TP2_TP3_TIME_500us (0 << 8) |
| 4215 | #define EDP_PSR_TP2_TP3_TIME_100us (1 << 8) |
| 4216 | #define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8) |
| 4217 | #define EDP_PSR_TP2_TP3_TIME_0us (3 << 8) |
José Roberto de Souza | 8a9a560 | 2019-03-12 12:57:43 -0700 | [diff] [blame] | 4218 | #define EDP_PSR_TP4_TIME_0US (3 << 6) /* ICL+ */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 4219 | #define EDP_PSR_TP1_TIME_500us (0 << 4) |
| 4220 | #define EDP_PSR_TP1_TIME_100us (1 << 4) |
| 4221 | #define EDP_PSR_TP1_TIME_2500us (2 << 4) |
| 4222 | #define EDP_PSR_TP1_TIME_0us (3 << 4) |
Rodrigo Vivi | 2b28bb1 | 2013-07-11 18:44:58 -0300 | [diff] [blame] | 4223 | #define EDP_PSR_IDLE_FRAME_SHIFT 0 |
| 4224 | |
Daniel Vetter | fc34044 | 2018-04-05 15:00:23 -0700 | [diff] [blame] | 4225 | /* Bspec claims those aren't shifted but stay at 0x64800 */ |
| 4226 | #define EDP_PSR_IMR _MMIO(0x64834) |
| 4227 | #define EDP_PSR_IIR _MMIO(0x64838) |
Imre Deak | c087180 | 2018-11-20 11:23:24 +0200 | [diff] [blame] | 4228 | #define EDP_PSR_ERROR(shift) (1 << ((shift) + 2)) |
| 4229 | #define EDP_PSR_POST_EXIT(shift) (1 << ((shift) + 1)) |
| 4230 | #define EDP_PSR_PRE_ENTRY(shift) (1 << (shift)) |
| 4231 | #define EDP_PSR_TRANSCODER_C_SHIFT 24 |
| 4232 | #define EDP_PSR_TRANSCODER_B_SHIFT 16 |
| 4233 | #define EDP_PSR_TRANSCODER_A_SHIFT 8 |
| 4234 | #define EDP_PSR_TRANSCODER_EDP_SHIFT 0 |
Daniel Vetter | fc34044 | 2018-04-05 15:00:23 -0700 | [diff] [blame] | 4235 | |
José Roberto de Souza | 4ab4fa1 | 2019-08-20 15:33:23 -0700 | [diff] [blame] | 4236 | #define _SRD_AUX_CTL_A 0x60810 |
| 4237 | #define _SRD_AUX_CTL_EDP 0x6f810 |
| 4238 | #define EDP_PSR_AUX_CTL(tran) _MMIO(_PSR_ADJ(tran, _SRD_AUX_CTL_A)) |
Dhinakaran Pandiyan | d544e91 | 2018-03-12 20:46:46 -0700 | [diff] [blame] | 4239 | #define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26) |
| 4240 | #define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20) |
| 4241 | #define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16) |
| 4242 | #define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11) |
| 4243 | #define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff) |
| 4244 | |
José Roberto de Souza | 4ab4fa1 | 2019-08-20 15:33:23 -0700 | [diff] [blame] | 4245 | #define _SRD_AUX_DATA_A 0x60814 |
| 4246 | #define _SRD_AUX_DATA_EDP 0x6f814 |
| 4247 | #define EDP_PSR_AUX_DATA(tran, i) _MMIO(_PSR_ADJ(tran, _SRD_AUX_DATA_A) + (i) + 4) /* 5 registers */ |
Rodrigo Vivi | 2b28bb1 | 2013-07-11 18:44:58 -0300 | [diff] [blame] | 4248 | |
José Roberto de Souza | 4ab4fa1 | 2019-08-20 15:33:23 -0700 | [diff] [blame] | 4249 | #define _SRD_STATUS_A 0x60840 |
| 4250 | #define _SRD_STATUS_EDP 0x6f840 |
| 4251 | #define EDP_PSR_STATUS(tran) _MMIO(_PSR_ADJ(tran, _SRD_STATUS_A)) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 4252 | #define EDP_PSR_STATUS_STATE_MASK (7 << 29) |
Vathsala Nagaraju | 00b0629 | 2018-06-27 13:38:30 +0530 | [diff] [blame] | 4253 | #define EDP_PSR_STATUS_STATE_SHIFT 29 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 4254 | #define EDP_PSR_STATUS_STATE_IDLE (0 << 29) |
| 4255 | #define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29) |
| 4256 | #define EDP_PSR_STATUS_STATE_SRDENT (2 << 29) |
| 4257 | #define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29) |
| 4258 | #define EDP_PSR_STATUS_STATE_BUFON (4 << 29) |
| 4259 | #define EDP_PSR_STATUS_STATE_AUXACK (5 << 29) |
| 4260 | #define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29) |
| 4261 | #define EDP_PSR_STATUS_LINK_MASK (3 << 26) |
| 4262 | #define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26) |
| 4263 | #define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26) |
| 4264 | #define EDP_PSR_STATUS_LINK_STANDBY (2 << 26) |
Rodrigo Vivi | e91fd8c | 2013-07-11 18:44:59 -0300 | [diff] [blame] | 4265 | #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20 |
| 4266 | #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f |
| 4267 | #define EDP_PSR_STATUS_COUNT_SHIFT 16 |
| 4268 | #define EDP_PSR_STATUS_COUNT_MASK 0xf |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 4269 | #define EDP_PSR_STATUS_AUX_ERROR (1 << 15) |
| 4270 | #define EDP_PSR_STATUS_AUX_SENDING (1 << 12) |
| 4271 | #define EDP_PSR_STATUS_SENDING_IDLE (1 << 9) |
| 4272 | #define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8) |
| 4273 | #define EDP_PSR_STATUS_SENDING_TP1 (1 << 4) |
Rodrigo Vivi | e91fd8c | 2013-07-11 18:44:59 -0300 | [diff] [blame] | 4274 | #define EDP_PSR_STATUS_IDLE_MASK 0xf |
| 4275 | |
José Roberto de Souza | 4ab4fa1 | 2019-08-20 15:33:23 -0700 | [diff] [blame] | 4276 | #define _SRD_PERF_CNT_A 0x60844 |
| 4277 | #define _SRD_PERF_CNT_EDP 0x6f844 |
| 4278 | #define EDP_PSR_PERF_CNT(tran) _MMIO(_PSR_ADJ(tran, _SRD_PERF_CNT_A)) |
Rodrigo Vivi | e91fd8c | 2013-07-11 18:44:59 -0300 | [diff] [blame] | 4279 | #define EDP_PSR_PERF_CNT_MASK 0xffffff |
Rodrigo Vivi | 2b28bb1 | 2013-07-11 18:44:58 -0300 | [diff] [blame] | 4280 | |
José Roberto de Souza | 4ab4fa1 | 2019-08-20 15:33:23 -0700 | [diff] [blame] | 4281 | /* PSR_MASK on SKL+ */ |
| 4282 | #define _SRD_DEBUG_A 0x60860 |
| 4283 | #define _SRD_DEBUG_EDP 0x6f860 |
| 4284 | #define EDP_PSR_DEBUG(tran) _MMIO(_PSR_ADJ(tran, _SRD_DEBUG_A)) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 4285 | #define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28) |
| 4286 | #define EDP_PSR_DEBUG_MASK_LPSP (1 << 27) |
| 4287 | #define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26) |
| 4288 | #define EDP_PSR_DEBUG_MASK_HPD (1 << 25) |
José Roberto de Souza | fc6ff9d | 2018-10-03 13:50:26 -0700 | [diff] [blame] | 4289 | #define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16) /* Reserved in ICL+ */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 4290 | #define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */ |
Rodrigo Vivi | 2b28bb1 | 2013-07-11 18:44:58 -0300 | [diff] [blame] | 4291 | |
José Roberto de Souza | 4ab4fa1 | 2019-08-20 15:33:23 -0700 | [diff] [blame] | 4292 | #define _PSR2_CTL_A 0x60900 |
| 4293 | #define _PSR2_CTL_EDP 0x6f900 |
| 4294 | #define EDP_PSR2_CTL(tran) _MMIO_TRANS2(tran, _PSR2_CTL_A) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 4295 | #define EDP_PSR2_ENABLE (1 << 31) |
| 4296 | #define EDP_SU_TRACK_ENABLE (1 << 30) |
| 4297 | #define EDP_Y_COORDINATE_VALID (1 << 26) /* GLK and CNL+ */ |
| 4298 | #define EDP_Y_COORDINATE_ENABLE (1 << 25) /* GLK and CNL+ */ |
| 4299 | #define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20) |
| 4300 | #define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20) |
| 4301 | #define EDP_PSR2_TP2_TIME_500us (0 << 8) |
| 4302 | #define EDP_PSR2_TP2_TIME_100us (1 << 8) |
| 4303 | #define EDP_PSR2_TP2_TIME_2500us (2 << 8) |
| 4304 | #define EDP_PSR2_TP2_TIME_50us (3 << 8) |
| 4305 | #define EDP_PSR2_TP2_TIME_MASK (3 << 8) |
Sonika Jindal | 474d1ec | 2015-04-02 11:02:44 +0530 | [diff] [blame] | 4306 | #define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 4307 | #define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4) |
| 4308 | #define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4) |
José Roberto de Souza | fe36181 | 2018-03-28 15:30:43 -0700 | [diff] [blame] | 4309 | #define EDP_PSR2_IDLE_FRAME_MASK 0xf |
| 4310 | #define EDP_PSR2_IDLE_FRAME_SHIFT 0 |
Sonika Jindal | 474d1ec | 2015-04-02 11:02:44 +0530 | [diff] [blame] | 4311 | |
José Roberto de Souza | bc18b4d | 2018-04-25 14:23:32 -0700 | [diff] [blame] | 4312 | #define _PSR_EVENT_TRANS_A 0x60848 |
| 4313 | #define _PSR_EVENT_TRANS_B 0x61848 |
| 4314 | #define _PSR_EVENT_TRANS_C 0x62848 |
| 4315 | #define _PSR_EVENT_TRANS_D 0x63848 |
José Roberto de Souza | 4ab4fa1 | 2019-08-20 15:33:23 -0700 | [diff] [blame] | 4316 | #define _PSR_EVENT_TRANS_EDP 0x6f848 |
| 4317 | #define PSR_EVENT(tran) _MMIO_TRANS2(tran, _PSR_EVENT_TRANS_A) |
José Roberto de Souza | bc18b4d | 2018-04-25 14:23:32 -0700 | [diff] [blame] | 4318 | #define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17) |
| 4319 | #define PSR_EVENT_PSR2_DISABLED (1 << 16) |
| 4320 | #define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15) |
| 4321 | #define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14) |
| 4322 | #define PSR_EVENT_GRAPHICS_RESET (1 << 12) |
| 4323 | #define PSR_EVENT_PCH_INTERRUPT (1 << 11) |
| 4324 | #define PSR_EVENT_MEMORY_UP (1 << 10) |
| 4325 | #define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9) |
| 4326 | #define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8) |
| 4327 | #define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6) |
José Roberto de Souza | fc6ff9d | 2018-10-03 13:50:26 -0700 | [diff] [blame] | 4328 | #define PSR_EVENT_REGISTER_UPDATE (1 << 5) /* Reserved in ICL+ */ |
José Roberto de Souza | bc18b4d | 2018-04-25 14:23:32 -0700 | [diff] [blame] | 4329 | #define PSR_EVENT_HDCP_ENABLE (1 << 4) |
| 4330 | #define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3) |
| 4331 | #define PSR_EVENT_VBI_ENABLE (1 << 2) |
| 4332 | #define PSR_EVENT_LPSP_MODE_EXIT (1 << 1) |
| 4333 | #define PSR_EVENT_PSR_DISABLE (1 << 0) |
| 4334 | |
José Roberto de Souza | 4ab4fa1 | 2019-08-20 15:33:23 -0700 | [diff] [blame] | 4335 | #define _PSR2_STATUS_A 0x60940 |
| 4336 | #define _PSR2_STATUS_EDP 0x6f940 |
| 4337 | #define EDP_PSR2_STATUS(tran) _MMIO_TRANS2(tran, _PSR2_STATUS_A) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 4338 | #define EDP_PSR2_STATUS_STATE_MASK (0xf << 28) |
Nagaraju, Vathsala | 6ba1f9e | 2017-01-06 22:02:32 +0530 | [diff] [blame] | 4339 | #define EDP_PSR2_STATUS_STATE_SHIFT 28 |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4340 | |
José Roberto de Souza | 4ab4fa1 | 2019-08-20 15:33:23 -0700 | [diff] [blame] | 4341 | #define _PSR2_SU_STATUS_A 0x60914 |
| 4342 | #define _PSR2_SU_STATUS_EDP 0x6f914 |
| 4343 | #define _PSR2_SU_STATUS(tran, index) _MMIO(_TRANS2(tran, _PSR2_SU_STATUS_A) + (index) * 4) |
| 4344 | #define PSR2_SU_STATUS(tran, frame) (_PSR2_SU_STATUS(tran, (frame) / 3)) |
José Roberto de Souza | cc8853f | 2019-01-17 12:55:47 -0800 | [diff] [blame] | 4345 | #define PSR2_SU_STATUS_SHIFT(frame) (((frame) % 3) * 10) |
| 4346 | #define PSR2_SU_STATUS_MASK(frame) (0x3ff << PSR2_SU_STATUS_SHIFT(frame)) |
| 4347 | #define PSR2_SU_STATUS_FRAMES 8 |
| 4348 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4349 | /* VGA port control */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4350 | #define ADPA _MMIO(0x61100) |
| 4351 | #define PCH_ADPA _MMIO(0xe1100) |
| 4352 | #define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100) |
Daniel Vetter | ebc0fd8 | 2012-07-11 16:27:56 +0200 | [diff] [blame] | 4353 | |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 4354 | #define ADPA_DAC_ENABLE (1 << 31) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4355 | #define ADPA_DAC_DISABLE 0 |
Ville Syrjälä | 6102a8e | 2018-05-14 20:24:19 +0300 | [diff] [blame] | 4356 | #define ADPA_PIPE_SEL_SHIFT 30 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 4357 | #define ADPA_PIPE_SEL_MASK (1 << 30) |
Ville Syrjälä | 6102a8e | 2018-05-14 20:24:19 +0300 | [diff] [blame] | 4358 | #define ADPA_PIPE_SEL(pipe) ((pipe) << 30) |
| 4359 | #define ADPA_PIPE_SEL_SHIFT_CPT 29 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 4360 | #define ADPA_PIPE_SEL_MASK_CPT (3 << 29) |
Ville Syrjälä | 6102a8e | 2018-05-14 20:24:19 +0300 | [diff] [blame] | 4361 | #define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29) |
Daniel Vetter | ebc0fd8 | 2012-07-11 16:27:56 +0200 | [diff] [blame] | 4362 | #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 4363 | #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24) |
| 4364 | #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24) |
| 4365 | #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24) |
| 4366 | #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24) |
| 4367 | #define ADPA_CRT_HOTPLUG_ENABLE (1 << 23) |
| 4368 | #define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22) |
| 4369 | #define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22) |
| 4370 | #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21) |
| 4371 | #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21) |
| 4372 | #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20) |
| 4373 | #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20) |
| 4374 | #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18) |
| 4375 | #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18) |
| 4376 | #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18) |
| 4377 | #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18) |
| 4378 | #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17) |
| 4379 | #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17) |
| 4380 | #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16) |
| 4381 | #define ADPA_USE_VGA_HVPOLARITY (1 << 15) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4382 | #define ADPA_SETS_HVPOLARITY 0 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 4383 | #define ADPA_VSYNC_CNTL_DISABLE (1 << 10) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4384 | #define ADPA_VSYNC_CNTL_ENABLE 0 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 4385 | #define ADPA_HSYNC_CNTL_DISABLE (1 << 11) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4386 | #define ADPA_HSYNC_CNTL_ENABLE 0 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 4387 | #define ADPA_VSYNC_ACTIVE_HIGH (1 << 4) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4388 | #define ADPA_VSYNC_ACTIVE_LOW 0 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 4389 | #define ADPA_HSYNC_ACTIVE_HIGH (1 << 3) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4390 | #define ADPA_HSYNC_ACTIVE_LOW 0 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 4391 | #define ADPA_DPMS_MASK (~(3 << 10)) |
| 4392 | #define ADPA_DPMS_ON (0 << 10) |
| 4393 | #define ADPA_DPMS_SUSPEND (1 << 10) |
| 4394 | #define ADPA_DPMS_STANDBY (2 << 10) |
| 4395 | #define ADPA_DPMS_OFF (3 << 10) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4396 | |
Chris Wilson | 939fe4d | 2010-10-09 10:33:26 +0100 | [diff] [blame] | 4397 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4398 | /* Hotplug control (945+ only) */ |
Jani Nikula | ed5eb1b | 2018-12-31 16:56:42 +0200 | [diff] [blame] | 4399 | #define PORT_HOTPLUG_EN _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61110) |
Daniel Vetter | 26739f1 | 2013-02-07 12:42:32 +0100 | [diff] [blame] | 4400 | #define PORTB_HOTPLUG_INT_EN (1 << 29) |
| 4401 | #define PORTC_HOTPLUG_INT_EN (1 << 28) |
| 4402 | #define PORTD_HOTPLUG_INT_EN (1 << 27) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4403 | #define SDVOB_HOTPLUG_INT_EN (1 << 26) |
| 4404 | #define SDVOC_HOTPLUG_INT_EN (1 << 25) |
| 4405 | #define TV_HOTPLUG_INT_EN (1 << 18) |
| 4406 | #define CRT_HOTPLUG_INT_EN (1 << 9) |
Egbert Eich | e5868a3 | 2013-02-28 04:17:12 -0500 | [diff] [blame] | 4407 | #define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \ |
| 4408 | PORTC_HOTPLUG_INT_EN | \ |
| 4409 | PORTD_HOTPLUG_INT_EN | \ |
| 4410 | SDVOC_HOTPLUG_INT_EN | \ |
| 4411 | SDVOB_HOTPLUG_INT_EN | \ |
| 4412 | CRT_HOTPLUG_INT_EN) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4413 | #define CRT_HOTPLUG_FORCE_DETECT (1 << 3) |
Zhao Yakui | 771cb08 | 2009-03-03 18:07:52 +0800 | [diff] [blame] | 4414 | #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8) |
| 4415 | /* must use period 64 on GM45 according to docs */ |
| 4416 | #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8) |
| 4417 | #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7) |
| 4418 | #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7) |
| 4419 | #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5) |
| 4420 | #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5) |
| 4421 | #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5) |
| 4422 | #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5) |
| 4423 | #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5) |
| 4424 | #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4) |
| 4425 | #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4) |
| 4426 | #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2) |
| 4427 | #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4428 | |
Jani Nikula | ed5eb1b | 2018-12-31 16:56:42 +0200 | [diff] [blame] | 4429 | #define PORT_HOTPLUG_STAT _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61114) |
Daniel Vetter | 0ce99f7 | 2013-07-26 11:27:49 +0200 | [diff] [blame] | 4430 | /* |
Ville Syrjälä | 0780cd3 | 2016-02-10 19:59:05 +0200 | [diff] [blame] | 4431 | * HDMI/DP bits are g4x+ |
Daniel Vetter | 0ce99f7 | 2013-07-26 11:27:49 +0200 | [diff] [blame] | 4432 | * |
| 4433 | * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused. |
| 4434 | * Please check the detailed lore in the commit message for for experimental |
| 4435 | * evidence. |
| 4436 | */ |
Ville Syrjälä | 0780cd3 | 2016-02-10 19:59:05 +0200 | [diff] [blame] | 4437 | /* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */ |
| 4438 | #define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29) |
| 4439 | #define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28) |
| 4440 | #define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27) |
| 4441 | /* G4X/VLV/CHV DP/HDMI bits again match Bspec */ |
| 4442 | #define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27) |
Todd Previte | 232a6ee | 2014-01-23 00:13:41 -0700 | [diff] [blame] | 4443 | #define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28) |
Ville Syrjälä | 0780cd3 | 2016-02-10 19:59:05 +0200 | [diff] [blame] | 4444 | #define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29) |
Daniel Vetter | 26739f1 | 2013-02-07 12:42:32 +0100 | [diff] [blame] | 4445 | #define PORTD_HOTPLUG_INT_STATUS (3 << 21) |
Daniel Vetter | a211b49 | 2014-06-05 09:36:23 +0200 | [diff] [blame] | 4446 | #define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21) |
| 4447 | #define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21) |
Daniel Vetter | 26739f1 | 2013-02-07 12:42:32 +0100 | [diff] [blame] | 4448 | #define PORTC_HOTPLUG_INT_STATUS (3 << 19) |
Daniel Vetter | a211b49 | 2014-06-05 09:36:23 +0200 | [diff] [blame] | 4449 | #define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19) |
| 4450 | #define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19) |
Daniel Vetter | 26739f1 | 2013-02-07 12:42:32 +0100 | [diff] [blame] | 4451 | #define PORTB_HOTPLUG_INT_STATUS (3 << 17) |
Daniel Vetter | a211b49 | 2014-06-05 09:36:23 +0200 | [diff] [blame] | 4452 | #define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17) |
| 4453 | #define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17) |
Chris Wilson | 084b612 | 2012-05-11 18:01:33 +0100 | [diff] [blame] | 4454 | /* CRT/TV common between gen3+ */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4455 | #define CRT_HOTPLUG_INT_STATUS (1 << 11) |
| 4456 | #define TV_HOTPLUG_INT_STATUS (1 << 10) |
| 4457 | #define CRT_HOTPLUG_MONITOR_MASK (3 << 8) |
| 4458 | #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8) |
| 4459 | #define CRT_HOTPLUG_MONITOR_MONO (2 << 8) |
| 4460 | #define CRT_HOTPLUG_MONITOR_NONE (0 << 8) |
Daniel Vetter | 4aeebd7 | 2013-10-31 09:53:36 +0100 | [diff] [blame] | 4461 | #define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6) |
| 4462 | #define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5) |
| 4463 | #define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4) |
Imre Deak | bfbdb42 | 2014-01-16 19:56:53 +0200 | [diff] [blame] | 4464 | #define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4) |
| 4465 | |
Chris Wilson | 084b612 | 2012-05-11 18:01:33 +0100 | [diff] [blame] | 4466 | /* SDVO is different across gen3/4 */ |
| 4467 | #define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3) |
| 4468 | #define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2) |
Daniel Vetter | 4f7fd70 | 2013-06-24 21:33:28 +0200 | [diff] [blame] | 4469 | /* |
| 4470 | * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm, |
| 4471 | * since reality corrobates that they're the same as on gen3. But keep these |
| 4472 | * bits here (and the comment!) to help any other lost wanderers back onto the |
| 4473 | * right tracks. |
| 4474 | */ |
Chris Wilson | 084b612 | 2012-05-11 18:01:33 +0100 | [diff] [blame] | 4475 | #define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4) |
| 4476 | #define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2) |
| 4477 | #define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7) |
| 4478 | #define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6) |
Egbert Eich | e5868a3 | 2013-02-28 04:17:12 -0500 | [diff] [blame] | 4479 | #define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \ |
| 4480 | SDVOB_HOTPLUG_INT_STATUS_G4X | \ |
| 4481 | SDVOC_HOTPLUG_INT_STATUS_G4X | \ |
| 4482 | PORTB_HOTPLUG_INT_STATUS | \ |
| 4483 | PORTC_HOTPLUG_INT_STATUS | \ |
| 4484 | PORTD_HOTPLUG_INT_STATUS) |
| 4485 | |
Egbert Eich | e5868a3 | 2013-02-28 04:17:12 -0500 | [diff] [blame] | 4486 | #define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \ |
| 4487 | SDVOB_HOTPLUG_INT_STATUS_I915 | \ |
| 4488 | SDVOC_HOTPLUG_INT_STATUS_I915 | \ |
| 4489 | PORTB_HOTPLUG_INT_STATUS | \ |
| 4490 | PORTC_HOTPLUG_INT_STATUS | \ |
| 4491 | PORTD_HOTPLUG_INT_STATUS) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4492 | |
Paulo Zanoni | c20cd31 | 2013-02-19 16:21:45 -0300 | [diff] [blame] | 4493 | /* SDVO and HDMI port control. |
| 4494 | * The same register may be used for SDVO or HDMI */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4495 | #define _GEN3_SDVOB 0x61140 |
| 4496 | #define _GEN3_SDVOC 0x61160 |
| 4497 | #define GEN3_SDVOB _MMIO(_GEN3_SDVOB) |
| 4498 | #define GEN3_SDVOC _MMIO(_GEN3_SDVOC) |
Paulo Zanoni | c20cd31 | 2013-02-19 16:21:45 -0300 | [diff] [blame] | 4499 | #define GEN4_HDMIB GEN3_SDVOB |
| 4500 | #define GEN4_HDMIC GEN3_SDVOC |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4501 | #define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140) |
| 4502 | #define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160) |
| 4503 | #define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C) |
| 4504 | #define PCH_SDVOB _MMIO(0xe1140) |
Paulo Zanoni | c20cd31 | 2013-02-19 16:21:45 -0300 | [diff] [blame] | 4505 | #define PCH_HDMIB PCH_SDVOB |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4506 | #define PCH_HDMIC _MMIO(0xe1150) |
| 4507 | #define PCH_HDMID _MMIO(0xe1160) |
Paulo Zanoni | c20cd31 | 2013-02-19 16:21:45 -0300 | [diff] [blame] | 4508 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4509 | #define PORT_DFT_I9XX _MMIO(0x61150) |
Daniel Vetter | 8409360 | 2013-11-01 10:50:21 +0100 | [diff] [blame] | 4510 | #define DC_BALANCE_RESET (1 << 25) |
Jani Nikula | ed5eb1b | 2018-12-31 16:56:42 +0200 | [diff] [blame] | 4511 | #define PORT_DFT2_G4X _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61154) |
Daniel Vetter | 8409360 | 2013-11-01 10:50:21 +0100 | [diff] [blame] | 4512 | #define DC_BALANCE_RESET_VLV (1 << 31) |
Ville Syrjälä | eb73667 | 2014-12-09 21:28:28 +0200 | [diff] [blame] | 4513 | #define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0)) |
| 4514 | #define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */ |
Daniel Vetter | 8409360 | 2013-11-01 10:50:21 +0100 | [diff] [blame] | 4515 | #define PIPE_B_SCRAMBLE_RESET (1 << 1) |
| 4516 | #define PIPE_A_SCRAMBLE_RESET (1 << 0) |
| 4517 | |
Paulo Zanoni | c20cd31 | 2013-02-19 16:21:45 -0300 | [diff] [blame] | 4518 | /* Gen 3 SDVO bits: */ |
| 4519 | #define SDVO_ENABLE (1 << 31) |
Ville Syrjälä | 7620346 | 2018-05-14 20:24:21 +0300 | [diff] [blame] | 4520 | #define SDVO_PIPE_SEL_SHIFT 30 |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 4521 | #define SDVO_PIPE_SEL_MASK (1 << 30) |
Ville Syrjälä | 7620346 | 2018-05-14 20:24:21 +0300 | [diff] [blame] | 4522 | #define SDVO_PIPE_SEL(pipe) ((pipe) << 30) |
Paulo Zanoni | c20cd31 | 2013-02-19 16:21:45 -0300 | [diff] [blame] | 4523 | #define SDVO_STALL_SELECT (1 << 29) |
| 4524 | #define SDVO_INTERRUPT_ENABLE (1 << 26) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 4525 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4526 | * 915G/GM SDVO pixel multiplier. |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4527 | * Programmed value is multiplier - 1, up to 5x. |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4528 | * \sa DPLL_MD_UDI_MULTIPLIER_MASK |
| 4529 | */ |
Paulo Zanoni | c20cd31 | 2013-02-19 16:21:45 -0300 | [diff] [blame] | 4530 | #define SDVO_PORT_MULTIPLY_MASK (7 << 23) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4531 | #define SDVO_PORT_MULTIPLY_SHIFT 23 |
Paulo Zanoni | c20cd31 | 2013-02-19 16:21:45 -0300 | [diff] [blame] | 4532 | #define SDVO_PHASE_SELECT_MASK (15 << 19) |
| 4533 | #define SDVO_PHASE_SELECT_DEFAULT (6 << 19) |
| 4534 | #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18) |
| 4535 | #define SDVOC_GANG_MODE (1 << 16) /* Port C only */ |
| 4536 | #define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */ |
| 4537 | #define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */ |
| 4538 | #define SDVO_DETECTED (1 << 2) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4539 | /* Bits to be preserved when writing */ |
Paulo Zanoni | c20cd31 | 2013-02-19 16:21:45 -0300 | [diff] [blame] | 4540 | #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \ |
| 4541 | SDVO_INTERRUPT_ENABLE) |
| 4542 | #define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE) |
| 4543 | |
| 4544 | /* Gen 4 SDVO/HDMI bits: */ |
Paulo Zanoni | 4f3a8bc | 2013-02-19 16:21:47 -0300 | [diff] [blame] | 4545 | #define SDVO_COLOR_FORMAT_8bpc (0 << 26) |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 4546 | #define SDVO_COLOR_FORMAT_MASK (7 << 26) |
Paulo Zanoni | c20cd31 | 2013-02-19 16:21:45 -0300 | [diff] [blame] | 4547 | #define SDVO_ENCODING_SDVO (0 << 10) |
| 4548 | #define SDVO_ENCODING_HDMI (2 << 10) |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 4549 | #define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */ |
| 4550 | #define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */ |
Paulo Zanoni | 4f3a8bc | 2013-02-19 16:21:47 -0300 | [diff] [blame] | 4551 | #define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */ |
Ville Syrjälä | dd6090f | 2019-04-09 17:40:50 +0300 | [diff] [blame] | 4552 | #define HDMI_AUDIO_ENABLE (1 << 6) /* HDMI only */ |
Paulo Zanoni | c20cd31 | 2013-02-19 16:21:45 -0300 | [diff] [blame] | 4553 | /* VSYNC/HSYNC bits new with 965, default is to be set */ |
| 4554 | #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4) |
| 4555 | #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3) |
| 4556 | |
| 4557 | /* Gen 5 (IBX) SDVO/HDMI bits: */ |
Paulo Zanoni | 4f3a8bc | 2013-02-19 16:21:47 -0300 | [diff] [blame] | 4558 | #define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */ |
Paulo Zanoni | c20cd31 | 2013-02-19 16:21:45 -0300 | [diff] [blame] | 4559 | #define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */ |
| 4560 | |
| 4561 | /* Gen 6 (CPT) SDVO/HDMI bits: */ |
Ville Syrjälä | 7620346 | 2018-05-14 20:24:21 +0300 | [diff] [blame] | 4562 | #define SDVO_PIPE_SEL_SHIFT_CPT 29 |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 4563 | #define SDVO_PIPE_SEL_MASK_CPT (3 << 29) |
Ville Syrjälä | 7620346 | 2018-05-14 20:24:21 +0300 | [diff] [blame] | 4564 | #define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29) |
Paulo Zanoni | c20cd31 | 2013-02-19 16:21:45 -0300 | [diff] [blame] | 4565 | |
Chon Ming Lee | 44f37d1 | 2014-04-09 13:28:21 +0300 | [diff] [blame] | 4566 | /* CHV SDVO/HDMI bits: */ |
Ville Syrjälä | 7620346 | 2018-05-14 20:24:21 +0300 | [diff] [blame] | 4567 | #define SDVO_PIPE_SEL_SHIFT_CHV 24 |
Chon Ming Lee | 44f37d1 | 2014-04-09 13:28:21 +0300 | [diff] [blame] | 4568 | #define SDVO_PIPE_SEL_MASK_CHV (3 << 24) |
Ville Syrjälä | 7620346 | 2018-05-14 20:24:21 +0300 | [diff] [blame] | 4569 | #define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24) |
Chon Ming Lee | 44f37d1 | 2014-04-09 13:28:21 +0300 | [diff] [blame] | 4570 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4571 | |
| 4572 | /* DVO port control */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4573 | #define _DVOA 0x61120 |
| 4574 | #define DVOA _MMIO(_DVOA) |
| 4575 | #define _DVOB 0x61140 |
| 4576 | #define DVOB _MMIO(_DVOB) |
| 4577 | #define _DVOC 0x61160 |
| 4578 | #define DVOC _MMIO(_DVOC) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4579 | #define DVO_ENABLE (1 << 31) |
Ville Syrjälä | b45a258 | 2018-05-14 20:24:23 +0300 | [diff] [blame] | 4580 | #define DVO_PIPE_SEL_SHIFT 30 |
| 4581 | #define DVO_PIPE_SEL_MASK (1 << 30) |
| 4582 | #define DVO_PIPE_SEL(pipe) ((pipe) << 30) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4583 | #define DVO_PIPE_STALL_UNUSED (0 << 28) |
| 4584 | #define DVO_PIPE_STALL (1 << 28) |
| 4585 | #define DVO_PIPE_STALL_TV (2 << 28) |
| 4586 | #define DVO_PIPE_STALL_MASK (3 << 28) |
| 4587 | #define DVO_USE_VGA_SYNC (1 << 15) |
| 4588 | #define DVO_DATA_ORDER_I740 (0 << 14) |
| 4589 | #define DVO_DATA_ORDER_FP (1 << 14) |
| 4590 | #define DVO_VSYNC_DISABLE (1 << 11) |
| 4591 | #define DVO_HSYNC_DISABLE (1 << 10) |
| 4592 | #define DVO_VSYNC_TRISTATE (1 << 9) |
| 4593 | #define DVO_HSYNC_TRISTATE (1 << 8) |
| 4594 | #define DVO_BORDER_ENABLE (1 << 7) |
| 4595 | #define DVO_DATA_ORDER_GBRG (1 << 6) |
| 4596 | #define DVO_DATA_ORDER_RGGB (0 << 6) |
| 4597 | #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6) |
| 4598 | #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6) |
| 4599 | #define DVO_VSYNC_ACTIVE_HIGH (1 << 4) |
| 4600 | #define DVO_HSYNC_ACTIVE_HIGH (1 << 3) |
| 4601 | #define DVO_BLANK_ACTIVE_HIGH (1 << 2) |
| 4602 | #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */ |
| 4603 | #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 4604 | #define DVO_PRESERVE_MASK (0x7 << 24) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4605 | #define DVOA_SRCDIM _MMIO(0x61124) |
| 4606 | #define DVOB_SRCDIM _MMIO(0x61144) |
| 4607 | #define DVOC_SRCDIM _MMIO(0x61164) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4608 | #define DVO_SRCDIM_HORIZONTAL_SHIFT 12 |
| 4609 | #define DVO_SRCDIM_VERTICAL_SHIFT 0 |
| 4610 | |
| 4611 | /* LVDS port control */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4612 | #define LVDS _MMIO(0x61180) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4613 | /* |
| 4614 | * Enables the LVDS port. This bit must be set before DPLLs are enabled, as |
| 4615 | * the DPLL semantics change when the LVDS is assigned to that pipe. |
| 4616 | */ |
| 4617 | #define LVDS_PORT_EN (1 << 31) |
| 4618 | /* Selects pipe B for LVDS data. Must be set on pre-965. */ |
Ville Syrjälä | a44628b | 2018-05-14 21:28:27 +0300 | [diff] [blame] | 4619 | #define LVDS_PIPE_SEL_SHIFT 30 |
| 4620 | #define LVDS_PIPE_SEL_MASK (1 << 30) |
| 4621 | #define LVDS_PIPE_SEL(pipe) ((pipe) << 30) |
| 4622 | #define LVDS_PIPE_SEL_SHIFT_CPT 29 |
| 4623 | #define LVDS_PIPE_SEL_MASK_CPT (3 << 29) |
| 4624 | #define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29) |
Zhao Yakui | 898822c | 2010-01-04 16:29:30 +0800 | [diff] [blame] | 4625 | /* LVDS dithering flag on 965/g4x platform */ |
| 4626 | #define LVDS_ENABLE_DITHER (1 << 25) |
Bryan Freed | aa9b500 | 2011-01-12 13:43:19 -0800 | [diff] [blame] | 4627 | /* LVDS sync polarity flags. Set to invert (i.e. negative) */ |
| 4628 | #define LVDS_VSYNC_POLARITY (1 << 21) |
| 4629 | #define LVDS_HSYNC_POLARITY (1 << 20) |
| 4630 | |
Zhao Yakui | a3e17eb | 2009-10-10 10:42:37 +0800 | [diff] [blame] | 4631 | /* Enable border for unscaled (or aspect-scaled) display */ |
| 4632 | #define LVDS_BORDER_ENABLE (1 << 15) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4633 | /* |
| 4634 | * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per |
| 4635 | * pixel. |
| 4636 | */ |
| 4637 | #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8) |
| 4638 | #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8) |
| 4639 | #define LVDS_A0A2_CLKA_POWER_UP (3 << 8) |
| 4640 | /* |
| 4641 | * Controls the A3 data pair, which contains the additional LSBs for 24 bit |
| 4642 | * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be |
| 4643 | * on. |
| 4644 | */ |
| 4645 | #define LVDS_A3_POWER_MASK (3 << 6) |
| 4646 | #define LVDS_A3_POWER_DOWN (0 << 6) |
| 4647 | #define LVDS_A3_POWER_UP (3 << 6) |
| 4648 | /* |
| 4649 | * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP |
| 4650 | * is set. |
| 4651 | */ |
| 4652 | #define LVDS_CLKB_POWER_MASK (3 << 4) |
| 4653 | #define LVDS_CLKB_POWER_DOWN (0 << 4) |
| 4654 | #define LVDS_CLKB_POWER_UP (3 << 4) |
| 4655 | /* |
| 4656 | * Controls the B0-B3 data pairs. This must be set to match the DPLL p2 |
| 4657 | * setting for whether we are in dual-channel mode. The B3 pair will |
| 4658 | * additionally only be powered up when LVDS_A3_POWER_UP is set. |
| 4659 | */ |
| 4660 | #define LVDS_B0B3_POWER_MASK (3 << 2) |
| 4661 | #define LVDS_B0B3_POWER_DOWN (0 << 2) |
| 4662 | #define LVDS_B0B3_POWER_UP (3 << 2) |
| 4663 | |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 4664 | /* Video Data Island Packet control */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4665 | #define VIDEO_DIP_DATA _MMIO(0x61178) |
Yannick Guerrini | fd0753c | 2015-02-28 17:20:41 +0100 | [diff] [blame] | 4666 | /* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC |
Paulo Zanoni | adf00b2 | 2012-09-25 13:23:34 -0300 | [diff] [blame] | 4667 | * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte |
| 4668 | * of the infoframe structure specified by CEA-861. */ |
| 4669 | #define VIDEO_DIP_DATA_SIZE 32 |
Rodrigo Vivi | 2b28bb1 | 2013-07-11 18:44:58 -0300 | [diff] [blame] | 4670 | #define VIDEO_DIP_VSC_DATA_SIZE 36 |
Manasi Navare | 4c61483 | 2018-11-28 12:26:20 -0800 | [diff] [blame] | 4671 | #define VIDEO_DIP_PPS_DATA_SIZE 132 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4672 | #define VIDEO_DIP_CTL _MMIO(0x61170) |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 4673 | /* Pre HSW: */ |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 4674 | #define VIDEO_DIP_ENABLE (1 << 31) |
Ville Syrjälä | 822cdc5 | 2014-01-23 23:15:34 +0200 | [diff] [blame] | 4675 | #define VIDEO_DIP_PORT(port) ((port) << 29) |
Paulo Zanoni | 3e6e639 | 2012-05-04 17:18:19 -0300 | [diff] [blame] | 4676 | #define VIDEO_DIP_PORT_MASK (3 << 29) |
Ville Syrjälä | 5cb3c1a | 2019-02-25 19:40:58 +0200 | [diff] [blame] | 4677 | #define VIDEO_DIP_ENABLE_GCP (1 << 25) /* ilk+ */ |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 4678 | #define VIDEO_DIP_ENABLE_AVI (1 << 21) |
| 4679 | #define VIDEO_DIP_ENABLE_VENDOR (2 << 21) |
Ville Syrjälä | 5cb3c1a | 2019-02-25 19:40:58 +0200 | [diff] [blame] | 4680 | #define VIDEO_DIP_ENABLE_GAMUT (4 << 21) /* ilk+ */ |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 4681 | #define VIDEO_DIP_ENABLE_SPD (8 << 21) |
| 4682 | #define VIDEO_DIP_SELECT_AVI (0 << 19) |
| 4683 | #define VIDEO_DIP_SELECT_VENDOR (1 << 19) |
Ville Syrjälä | 5cb3c1a | 2019-02-25 19:40:58 +0200 | [diff] [blame] | 4684 | #define VIDEO_DIP_SELECT_GAMUT (2 << 19) |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 4685 | #define VIDEO_DIP_SELECT_SPD (3 << 19) |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 4686 | #define VIDEO_DIP_SELECT_MASK (3 << 19) |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 4687 | #define VIDEO_DIP_FREQ_ONCE (0 << 16) |
| 4688 | #define VIDEO_DIP_FREQ_VSYNC (1 << 16) |
| 4689 | #define VIDEO_DIP_FREQ_2VSYNC (2 << 16) |
Paulo Zanoni | 60c5ea2 | 2012-05-04 17:18:22 -0300 | [diff] [blame] | 4690 | #define VIDEO_DIP_FREQ_MASK (3 << 16) |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 4691 | /* HSW and later: */ |
Ville Syrjälä | 44b42eb | 2019-05-17 21:52:25 +0530 | [diff] [blame] | 4692 | #define VIDEO_DIP_ENABLE_DRM_GLK (1 << 28) |
Dhinakaran Pandiyan | a670be3 | 2018-10-05 11:56:43 -0700 | [diff] [blame] | 4693 | #define PSR_VSC_BIT_7_SET (1 << 27) |
| 4694 | #define VSC_SELECT_MASK (0x3 << 25) |
| 4695 | #define VSC_SELECT_SHIFT 25 |
| 4696 | #define VSC_DIP_HW_HEA_DATA (0 << 25) |
| 4697 | #define VSC_DIP_HW_HEA_SW_DATA (1 << 25) |
| 4698 | #define VSC_DIP_HW_DATA_SW_HEA (2 << 25) |
| 4699 | #define VSC_DIP_SW_HEA_DATA (3 << 25) |
| 4700 | #define VDIP_ENABLE_PPS (1 << 24) |
Paulo Zanoni | 0dd87d2 | 2012-05-28 16:42:53 -0300 | [diff] [blame] | 4701 | #define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20) |
| 4702 | #define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16) |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 4703 | #define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12) |
Paulo Zanoni | 0dd87d2 | 2012-05-28 16:42:53 -0300 | [diff] [blame] | 4704 | #define VIDEO_DIP_ENABLE_VS_HSW (1 << 8) |
| 4705 | #define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4) |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 4706 | #define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0) |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 4707 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4708 | /* Panel power sequencing */ |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 4709 | #define PPS_BASE 0x61200 |
| 4710 | #define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE) |
| 4711 | #define PCH_PPS_BASE 0xC7200 |
| 4712 | |
| 4713 | #define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \ |
| 4714 | PPS_BASE + (reg) + \ |
| 4715 | (pps_idx) * 0x100) |
| 4716 | |
| 4717 | #define _PP_STATUS 0x61200 |
| 4718 | #define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS) |
Jani Nikula | 09b434d | 2019-03-15 15:56:18 +0200 | [diff] [blame] | 4719 | #define PP_ON REG_BIT(31) |
Madhav Chauhan | f4ff212 | 2018-11-29 16:12:30 +0200 | [diff] [blame] | 4720 | |
| 4721 | #define _PP_CONTROL_1 0xc7204 |
| 4722 | #define _PP_CONTROL_2 0xc7304 |
| 4723 | #define ICP_PP_CONTROL(x) _MMIO(((x) == 1) ? _PP_CONTROL_1 : \ |
| 4724 | _PP_CONTROL_2) |
Jani Nikula | 09b434d | 2019-03-15 15:56:18 +0200 | [diff] [blame] | 4725 | #define POWER_CYCLE_DELAY_MASK REG_GENMASK(8, 4) |
Jani Nikula | 09b434d | 2019-03-15 15:56:18 +0200 | [diff] [blame] | 4726 | #define VDD_OVERRIDE_FORCE REG_BIT(3) |
| 4727 | #define BACKLIGHT_ENABLE REG_BIT(2) |
| 4728 | #define PWR_DOWN_ON_RESET REG_BIT(1) |
| 4729 | #define PWR_STATE_TARGET REG_BIT(0) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4730 | /* |
| 4731 | * Indicates that all dependencies of the panel are on: |
| 4732 | * |
| 4733 | * - PLL enabled |
| 4734 | * - pipe enabled |
| 4735 | * - LVDS/DVOB/DVOC on |
| 4736 | */ |
Jani Nikula | 09b434d | 2019-03-15 15:56:18 +0200 | [diff] [blame] | 4737 | #define PP_READY REG_BIT(30) |
| 4738 | #define PP_SEQUENCE_MASK REG_GENMASK(29, 28) |
Jani Nikula | baa09e7 | 2019-03-15 15:56:20 +0200 | [diff] [blame] | 4739 | #define PP_SEQUENCE_NONE REG_FIELD_PREP(PP_SEQUENCE_MASK, 0) |
| 4740 | #define PP_SEQUENCE_POWER_UP REG_FIELD_PREP(PP_SEQUENCE_MASK, 1) |
| 4741 | #define PP_SEQUENCE_POWER_DOWN REG_FIELD_PREP(PP_SEQUENCE_MASK, 2) |
Jani Nikula | 09b434d | 2019-03-15 15:56:18 +0200 | [diff] [blame] | 4742 | #define PP_CYCLE_DELAY_ACTIVE REG_BIT(27) |
| 4743 | #define PP_SEQUENCE_STATE_MASK REG_GENMASK(3, 0) |
Jani Nikula | baa09e7 | 2019-03-15 15:56:20 +0200 | [diff] [blame] | 4744 | #define PP_SEQUENCE_STATE_OFF_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x0) |
| 4745 | #define PP_SEQUENCE_STATE_OFF_S0_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x1) |
| 4746 | #define PP_SEQUENCE_STATE_OFF_S0_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x2) |
| 4747 | #define PP_SEQUENCE_STATE_OFF_S0_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x3) |
| 4748 | #define PP_SEQUENCE_STATE_ON_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x8) |
| 4749 | #define PP_SEQUENCE_STATE_ON_S1_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x9) |
| 4750 | #define PP_SEQUENCE_STATE_ON_S1_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xa) |
| 4751 | #define PP_SEQUENCE_STATE_ON_S1_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xb) |
| 4752 | #define PP_SEQUENCE_STATE_RESET REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xf) |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 4753 | |
| 4754 | #define _PP_CONTROL 0x61204 |
| 4755 | #define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL) |
Jani Nikula | 09b434d | 2019-03-15 15:56:18 +0200 | [diff] [blame] | 4756 | #define PANEL_UNLOCK_MASK REG_GENMASK(31, 16) |
Jani Nikula | baa09e7 | 2019-03-15 15:56:20 +0200 | [diff] [blame] | 4757 | #define PANEL_UNLOCK_REGS REG_FIELD_PREP(PANEL_UNLOCK_MASK, 0xabcd) |
Jani Nikula | 09b434d | 2019-03-15 15:56:18 +0200 | [diff] [blame] | 4758 | #define BXT_POWER_CYCLE_DELAY_MASK REG_GENMASK(8, 4) |
Jani Nikula | 09b434d | 2019-03-15 15:56:18 +0200 | [diff] [blame] | 4759 | #define EDP_FORCE_VDD REG_BIT(3) |
| 4760 | #define EDP_BLC_ENABLE REG_BIT(2) |
| 4761 | #define PANEL_POWER_RESET REG_BIT(1) |
| 4762 | #define PANEL_POWER_ON REG_BIT(0) |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 4763 | |
| 4764 | #define _PP_ON_DELAYS 0x61208 |
| 4765 | #define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS) |
Jani Nikula | 09b434d | 2019-03-15 15:56:18 +0200 | [diff] [blame] | 4766 | #define PANEL_PORT_SELECT_MASK REG_GENMASK(31, 30) |
Jani Nikula | baa09e7 | 2019-03-15 15:56:20 +0200 | [diff] [blame] | 4767 | #define PANEL_PORT_SELECT_LVDS REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 0) |
| 4768 | #define PANEL_PORT_SELECT_DPA REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 1) |
| 4769 | #define PANEL_PORT_SELECT_DPC REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 2) |
| 4770 | #define PANEL_PORT_SELECT_DPD REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 3) |
| 4771 | #define PANEL_PORT_SELECT_VLV(port) REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, port) |
Jani Nikula | 09b434d | 2019-03-15 15:56:18 +0200 | [diff] [blame] | 4772 | #define PANEL_POWER_UP_DELAY_MASK REG_GENMASK(28, 16) |
Jani Nikula | 09b434d | 2019-03-15 15:56:18 +0200 | [diff] [blame] | 4773 | #define PANEL_LIGHT_ON_DELAY_MASK REG_GENMASK(12, 0) |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 4774 | |
| 4775 | #define _PP_OFF_DELAYS 0x6120C |
| 4776 | #define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS) |
Jani Nikula | 09b434d | 2019-03-15 15:56:18 +0200 | [diff] [blame] | 4777 | #define PANEL_POWER_DOWN_DELAY_MASK REG_GENMASK(28, 16) |
Jani Nikula | 09b434d | 2019-03-15 15:56:18 +0200 | [diff] [blame] | 4778 | #define PANEL_LIGHT_OFF_DELAY_MASK REG_GENMASK(12, 0) |
Imre Deak | 44cb734 | 2016-08-10 14:07:29 +0300 | [diff] [blame] | 4779 | |
| 4780 | #define _PP_DIVISOR 0x61210 |
| 4781 | #define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR) |
Jani Nikula | 09b434d | 2019-03-15 15:56:18 +0200 | [diff] [blame] | 4782 | #define PP_REFERENCE_DIVIDER_MASK REG_GENMASK(31, 8) |
Jani Nikula | 09b434d | 2019-03-15 15:56:18 +0200 | [diff] [blame] | 4783 | #define PANEL_POWER_CYCLE_DELAY_MASK REG_GENMASK(4, 0) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4784 | |
| 4785 | /* Panel fitting */ |
Jani Nikula | ed5eb1b | 2018-12-31 16:56:42 +0200 | [diff] [blame] | 4786 | #define PFIT_CONTROL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61230) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4787 | #define PFIT_ENABLE (1 << 31) |
| 4788 | #define PFIT_PIPE_MASK (3 << 29) |
| 4789 | #define PFIT_PIPE_SHIFT 29 |
| 4790 | #define VERT_INTERP_DISABLE (0 << 10) |
| 4791 | #define VERT_INTERP_BILINEAR (1 << 10) |
| 4792 | #define VERT_INTERP_MASK (3 << 10) |
| 4793 | #define VERT_AUTO_SCALE (1 << 9) |
| 4794 | #define HORIZ_INTERP_DISABLE (0 << 6) |
| 4795 | #define HORIZ_INTERP_BILINEAR (1 << 6) |
| 4796 | #define HORIZ_INTERP_MASK (3 << 6) |
| 4797 | #define HORIZ_AUTO_SCALE (1 << 5) |
| 4798 | #define PANEL_8TO6_DITHER_ENABLE (1 << 3) |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 4799 | #define PFIT_FILTER_FUZZY (0 << 24) |
| 4800 | #define PFIT_SCALING_AUTO (0 << 26) |
| 4801 | #define PFIT_SCALING_PROGRAMMED (1 << 26) |
| 4802 | #define PFIT_SCALING_PILLAR (2 << 26) |
| 4803 | #define PFIT_SCALING_LETTER (3 << 26) |
Jani Nikula | ed5eb1b | 2018-12-31 16:56:42 +0200 | [diff] [blame] | 4804 | #define PFIT_PGM_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61234) |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 4805 | /* Pre-965 */ |
| 4806 | #define PFIT_VERT_SCALE_SHIFT 20 |
| 4807 | #define PFIT_VERT_SCALE_MASK 0xfff00000 |
| 4808 | #define PFIT_HORIZ_SCALE_SHIFT 4 |
| 4809 | #define PFIT_HORIZ_SCALE_MASK 0x0000fff0 |
| 4810 | /* 965+ */ |
| 4811 | #define PFIT_VERT_SCALE_SHIFT_965 16 |
| 4812 | #define PFIT_VERT_SCALE_MASK_965 0x1fff0000 |
| 4813 | #define PFIT_HORIZ_SCALE_SHIFT_965 0 |
| 4814 | #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff |
| 4815 | |
Jani Nikula | ed5eb1b | 2018-12-31 16:56:42 +0200 | [diff] [blame] | 4816 | #define PFIT_AUTO_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61238) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4817 | |
Jani Nikula | ed5eb1b | 2018-12-31 16:56:42 +0200 | [diff] [blame] | 4818 | #define _VLV_BLC_PWM_CTL2_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61250) |
| 4819 | #define _VLV_BLC_PWM_CTL2_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61350) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4820 | #define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \ |
| 4821 | _VLV_BLC_PWM_CTL2_B) |
Jesse Barnes | 07bf139 | 2013-10-31 18:55:50 +0200 | [diff] [blame] | 4822 | |
Jani Nikula | ed5eb1b | 2018-12-31 16:56:42 +0200 | [diff] [blame] | 4823 | #define _VLV_BLC_PWM_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61254) |
| 4824 | #define _VLV_BLC_PWM_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61354) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4825 | #define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \ |
| 4826 | _VLV_BLC_PWM_CTL_B) |
Jesse Barnes | 07bf139 | 2013-10-31 18:55:50 +0200 | [diff] [blame] | 4827 | |
Jani Nikula | ed5eb1b | 2018-12-31 16:56:42 +0200 | [diff] [blame] | 4828 | #define _VLV_BLC_HIST_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61260) |
| 4829 | #define _VLV_BLC_HIST_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61360) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4830 | #define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \ |
| 4831 | _VLV_BLC_HIST_CTL_B) |
Jesse Barnes | 07bf139 | 2013-10-31 18:55:50 +0200 | [diff] [blame] | 4832 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4833 | /* Backlight control */ |
Jani Nikula | ed5eb1b | 2018-12-31 16:56:42 +0200 | [diff] [blame] | 4834 | #define BLC_PWM_CTL2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61250) /* 965+ only */ |
Daniel Vetter | 7cf4160 | 2012-06-05 10:07:09 +0200 | [diff] [blame] | 4835 | #define BLM_PWM_ENABLE (1 << 31) |
| 4836 | #define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */ |
| 4837 | #define BLM_PIPE_SELECT (1 << 29) |
| 4838 | #define BLM_PIPE_SELECT_IVB (3 << 29) |
| 4839 | #define BLM_PIPE_A (0 << 29) |
| 4840 | #define BLM_PIPE_B (1 << 29) |
| 4841 | #define BLM_PIPE_C (2 << 29) /* ivb + */ |
Jani Nikula | 35ffda4 | 2013-04-25 16:49:25 +0300 | [diff] [blame] | 4842 | #define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */ |
| 4843 | #define BLM_TRANSCODER_B BLM_PIPE_B |
| 4844 | #define BLM_TRANSCODER_C BLM_PIPE_C |
| 4845 | #define BLM_TRANSCODER_EDP (3 << 29) |
Daniel Vetter | 7cf4160 | 2012-06-05 10:07:09 +0200 | [diff] [blame] | 4846 | #define BLM_PIPE(pipe) ((pipe) << 29) |
| 4847 | #define BLM_POLARITY_I965 (1 << 28) /* gen4 only */ |
| 4848 | #define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26) |
| 4849 | #define BLM_PHASE_IN_ENABLE (1 << 25) |
| 4850 | #define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24) |
| 4851 | #define BLM_PHASE_IN_TIME_BASE_SHIFT (16) |
| 4852 | #define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16) |
| 4853 | #define BLM_PHASE_IN_COUNT_SHIFT (8) |
| 4854 | #define BLM_PHASE_IN_COUNT_MASK (0xff << 8) |
| 4855 | #define BLM_PHASE_IN_INCR_SHIFT (0) |
| 4856 | #define BLM_PHASE_IN_INCR_MASK (0xff << 0) |
Jani Nikula | ed5eb1b | 2018-12-31 16:56:42 +0200 | [diff] [blame] | 4857 | #define BLC_PWM_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61254) |
Takashi Iwai | ba3820a | 2011-03-10 14:02:12 +0100 | [diff] [blame] | 4858 | /* |
| 4859 | * This is the most significant 15 bits of the number of backlight cycles in a |
| 4860 | * complete cycle of the modulated backlight control. |
| 4861 | * |
| 4862 | * The actual value is this field multiplied by two. |
| 4863 | */ |
Daniel Vetter | 7cf4160 | 2012-06-05 10:07:09 +0200 | [diff] [blame] | 4864 | #define BACKLIGHT_MODULATION_FREQ_SHIFT (17) |
| 4865 | #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17) |
| 4866 | #define BLM_LEGACY_MODE (1 << 16) /* gen2 only */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4867 | /* |
| 4868 | * This is the number of cycles out of the backlight modulation cycle for which |
| 4869 | * the backlight is on. |
| 4870 | * |
| 4871 | * This field must be no greater than the number of cycles in the complete |
| 4872 | * backlight modulation cycle. |
| 4873 | */ |
| 4874 | #define BACKLIGHT_DUTY_CYCLE_SHIFT (0) |
| 4875 | #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff) |
Daniel Vetter | 534b5a5 | 2012-06-05 10:07:08 +0200 | [diff] [blame] | 4876 | #define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe) |
| 4877 | #define BLM_POLARITY_PNV (1 << 0) /* pnv only */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4878 | |
Jani Nikula | ed5eb1b | 2018-12-31 16:56:42 +0200 | [diff] [blame] | 4879 | #define BLC_HIST_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61260) |
Jani Nikula | 2059ac3 | 2015-06-26 14:18:56 +0300 | [diff] [blame] | 4880 | #define BLM_HISTOGRAM_ENABLE (1 << 31) |
Jesse Barnes | 0eb96d6 | 2009-10-14 12:33:41 -0700 | [diff] [blame] | 4881 | |
Daniel Vetter | 7cf4160 | 2012-06-05 10:07:09 +0200 | [diff] [blame] | 4882 | /* New registers for PCH-split platforms. Safe where new bits show up, the |
| 4883 | * register layout machtes with gen4 BLC_PWM_CTL[12]. */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4884 | #define BLC_PWM_CPU_CTL2 _MMIO(0x48250) |
| 4885 | #define BLC_PWM_CPU_CTL _MMIO(0x48254) |
Daniel Vetter | 7cf4160 | 2012-06-05 10:07:09 +0200 | [diff] [blame] | 4886 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4887 | #define HSW_BLC_PWM2_CTL _MMIO(0x48350) |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 4888 | |
Daniel Vetter | 7cf4160 | 2012-06-05 10:07:09 +0200 | [diff] [blame] | 4889 | /* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is |
| 4890 | * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4891 | #define BLC_PWM_PCH_CTL1 _MMIO(0xc8250) |
Daniel Vetter | 4b4147c | 2012-07-11 00:31:06 +0200 | [diff] [blame] | 4892 | #define BLM_PCH_PWM_ENABLE (1 << 31) |
Daniel Vetter | 7cf4160 | 2012-06-05 10:07:09 +0200 | [diff] [blame] | 4893 | #define BLM_PCH_OVERRIDE_ENABLE (1 << 30) |
| 4894 | #define BLM_PCH_POLARITY (1 << 29) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4895 | #define BLC_PWM_PCH_CTL2 _MMIO(0xc8254) |
Daniel Vetter | 7cf4160 | 2012-06-05 10:07:09 +0200 | [diff] [blame] | 4896 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4897 | #define UTIL_PIN_CTL _MMIO(0x48400) |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 4898 | #define UTIL_PIN_ENABLE (1 << 31) |
| 4899 | |
Sunil Kamath | 022e4e5 | 2015-09-30 22:34:57 +0530 | [diff] [blame] | 4900 | #define UTIL_PIN_PIPE(x) ((x) << 29) |
| 4901 | #define UTIL_PIN_PIPE_MASK (3 << 29) |
| 4902 | #define UTIL_PIN_MODE_PWM (1 << 24) |
| 4903 | #define UTIL_PIN_MODE_MASK (0xf << 24) |
| 4904 | #define UTIL_PIN_POLARITY (1 << 22) |
| 4905 | |
Vandana Kannan | 0fb890c | 2015-05-05 14:51:56 +0530 | [diff] [blame] | 4906 | /* BXT backlight register definition. */ |
Sunil Kamath | 022e4e5 | 2015-09-30 22:34:57 +0530 | [diff] [blame] | 4907 | #define _BXT_BLC_PWM_CTL1 0xC8250 |
Vandana Kannan | 0fb890c | 2015-05-05 14:51:56 +0530 | [diff] [blame] | 4908 | #define BXT_BLC_PWM_ENABLE (1 << 31) |
| 4909 | #define BXT_BLC_PWM_POLARITY (1 << 29) |
Sunil Kamath | 022e4e5 | 2015-09-30 22:34:57 +0530 | [diff] [blame] | 4910 | #define _BXT_BLC_PWM_FREQ1 0xC8254 |
| 4911 | #define _BXT_BLC_PWM_DUTY1 0xC8258 |
Vandana Kannan | 0fb890c | 2015-05-05 14:51:56 +0530 | [diff] [blame] | 4912 | |
Sunil Kamath | 022e4e5 | 2015-09-30 22:34:57 +0530 | [diff] [blame] | 4913 | #define _BXT_BLC_PWM_CTL2 0xC8350 |
| 4914 | #define _BXT_BLC_PWM_FREQ2 0xC8354 |
| 4915 | #define _BXT_BLC_PWM_DUTY2 0xC8358 |
Vandana Kannan | 0fb890c | 2015-05-05 14:51:56 +0530 | [diff] [blame] | 4916 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4917 | #define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \ |
Sunil Kamath | 022e4e5 | 2015-09-30 22:34:57 +0530 | [diff] [blame] | 4918 | _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4919 | #define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \ |
Sunil Kamath | 022e4e5 | 2015-09-30 22:34:57 +0530 | [diff] [blame] | 4920 | _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4921 | #define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \ |
Sunil Kamath | 022e4e5 | 2015-09-30 22:34:57 +0530 | [diff] [blame] | 4922 | _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2) |
Vandana Kannan | 0fb890c | 2015-05-05 14:51:56 +0530 | [diff] [blame] | 4923 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4924 | #define PCH_GTC_CTL _MMIO(0xe7000) |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 4925 | #define PCH_GTC_ENABLE (1 << 31) |
| 4926 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4927 | /* TV port control */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4928 | #define TV_CTL _MMIO(0x68000) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 4929 | /* Enables the TV encoder */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4930 | # define TV_ENC_ENABLE (1 << 31) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 4931 | /* Sources the TV encoder input from pipe B instead of A. */ |
Ville Syrjälä | 4add0f6 | 2018-05-14 20:24:22 +0300 | [diff] [blame] | 4932 | # define TV_ENC_PIPE_SEL_SHIFT 30 |
| 4933 | # define TV_ENC_PIPE_SEL_MASK (1 << 30) |
| 4934 | # define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 4935 | /* Outputs composite video (DAC A only) */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4936 | # define TV_ENC_OUTPUT_COMPOSITE (0 << 28) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 4937 | /* Outputs SVideo video (DAC B/C) */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4938 | # define TV_ENC_OUTPUT_SVIDEO (1 << 28) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 4939 | /* Outputs Component video (DAC A/B/C) */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4940 | # define TV_ENC_OUTPUT_COMPONENT (2 << 28) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 4941 | /* Outputs Composite and SVideo (DAC A/B/C) */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4942 | # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28) |
| 4943 | # define TV_TRILEVEL_SYNC (1 << 21) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 4944 | /* Enables slow sync generation (945GM only) */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4945 | # define TV_SLOW_SYNC (1 << 20) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 4946 | /* Selects 4x oversampling for 480i and 576p */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4947 | # define TV_OVERSAMPLE_4X (0 << 18) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 4948 | /* Selects 2x oversampling for 720p and 1080i */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4949 | # define TV_OVERSAMPLE_2X (1 << 18) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 4950 | /* Selects no oversampling for 1080p */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4951 | # define TV_OVERSAMPLE_NONE (2 << 18) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 4952 | /* Selects 8x oversampling */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4953 | # define TV_OVERSAMPLE_8X (3 << 18) |
Ville Syrjälä | e3bb355 | 2018-11-12 18:59:58 +0200 | [diff] [blame] | 4954 | # define TV_OVERSAMPLE_MASK (3 << 18) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 4955 | /* Selects progressive mode rather than interlaced */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4956 | # define TV_PROGRESSIVE (1 << 17) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 4957 | /* Sets the colorburst to PAL mode. Required for non-M PAL modes. */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4958 | # define TV_PAL_BURST (1 << 16) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 4959 | /* Field for setting delay of Y compared to C */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4960 | # define TV_YC_SKEW_MASK (7 << 12) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 4961 | /* Enables a fix for 480p/576p standard definition modes on the 915GM only */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4962 | # define TV_ENC_SDP_FIX (1 << 11) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 4963 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4964 | * Enables a fix for the 915GM only. |
| 4965 | * |
| 4966 | * Not sure what it does. |
| 4967 | */ |
| 4968 | # define TV_ENC_C0_FIX (1 << 10) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 4969 | /* Bits that must be preserved by software */ |
Zhenyu Wang | d2d9f23 | 2009-03-04 19:36:02 +0800 | [diff] [blame] | 4970 | # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4971 | # define TV_FUSE_STATE_MASK (3 << 4) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 4972 | /* Read-only state that reports all features enabled */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4973 | # define TV_FUSE_STATE_ENABLED (0 << 4) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 4974 | /* Read-only state that reports that Macrovision is disabled in hardware*/ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4975 | # define TV_FUSE_STATE_NO_MACROVISION (1 << 4) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 4976 | /* Read-only state that reports that TV-out is disabled in hardware. */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4977 | # define TV_FUSE_STATE_DISABLED (2 << 4) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 4978 | /* Normal operation */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4979 | # define TV_TEST_MODE_NORMAL (0 << 0) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 4980 | /* Encoder test pattern 1 - combo pattern */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4981 | # define TV_TEST_MODE_PATTERN_1 (1 << 0) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 4982 | /* Encoder test pattern 2 - full screen vertical 75% color bars */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4983 | # define TV_TEST_MODE_PATTERN_2 (2 << 0) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 4984 | /* Encoder test pattern 3 - full screen horizontal 75% color bars */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4985 | # define TV_TEST_MODE_PATTERN_3 (3 << 0) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 4986 | /* Encoder test pattern 4 - random noise */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4987 | # define TV_TEST_MODE_PATTERN_4 (4 << 0) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 4988 | /* Encoder test pattern 5 - linear color ramps */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4989 | # define TV_TEST_MODE_PATTERN_5 (5 << 0) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 4990 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 4991 | * This test mode forces the DACs to 50% of full output. |
| 4992 | * |
| 4993 | * This is used for load detection in combination with TVDAC_SENSE_MASK |
| 4994 | */ |
| 4995 | # define TV_TEST_MODE_MONITOR_DETECT (7 << 0) |
| 4996 | # define TV_TEST_MODE_MASK (7 << 0) |
| 4997 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 4998 | #define TV_DAC _MMIO(0x68004) |
Chris Wilson | b8ed2a4 | 2010-09-05 00:43:42 +0100 | [diff] [blame] | 4999 | # define TV_DAC_SAVE 0x00ffff00 |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5000 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5001 | * Reports that DAC state change logic has reported change (RO). |
| 5002 | * |
| 5003 | * This gets cleared when TV_DAC_STATE_EN is cleared |
| 5004 | */ |
| 5005 | # define TVDAC_STATE_CHG (1 << 31) |
| 5006 | # define TVDAC_SENSE_MASK (7 << 28) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5007 | /* Reports that DAC A voltage is above the detect threshold */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5008 | # define TVDAC_A_SENSE (1 << 30) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5009 | /* Reports that DAC B voltage is above the detect threshold */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5010 | # define TVDAC_B_SENSE (1 << 29) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5011 | /* Reports that DAC C voltage is above the detect threshold */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5012 | # define TVDAC_C_SENSE (1 << 28) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5013 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5014 | * Enables DAC state detection logic, for load-based TV detection. |
| 5015 | * |
| 5016 | * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set |
| 5017 | * to off, for load detection to work. |
| 5018 | */ |
| 5019 | # define TVDAC_STATE_CHG_EN (1 << 27) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5020 | /* Sets the DAC A sense value to high */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5021 | # define TVDAC_A_SENSE_CTL (1 << 26) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5022 | /* Sets the DAC B sense value to high */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5023 | # define TVDAC_B_SENSE_CTL (1 << 25) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5024 | /* Sets the DAC C sense value to high */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5025 | # define TVDAC_C_SENSE_CTL (1 << 24) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5026 | /* Overrides the ENC_ENABLE and DAC voltage levels */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5027 | # define DAC_CTL_OVERRIDE (1 << 7) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5028 | /* Sets the slew rate. Must be preserved in software */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5029 | # define ENC_TVDAC_SLEW_FAST (1 << 6) |
| 5030 | # define DAC_A_1_3_V (0 << 4) |
| 5031 | # define DAC_A_1_1_V (1 << 4) |
| 5032 | # define DAC_A_0_7_V (2 << 4) |
Ma Ling | cb66c69 | 2009-05-31 16:58:32 +0800 | [diff] [blame] | 5033 | # define DAC_A_MASK (3 << 4) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5034 | # define DAC_B_1_3_V (0 << 2) |
| 5035 | # define DAC_B_1_1_V (1 << 2) |
| 5036 | # define DAC_B_0_7_V (2 << 2) |
Ma Ling | cb66c69 | 2009-05-31 16:58:32 +0800 | [diff] [blame] | 5037 | # define DAC_B_MASK (3 << 2) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5038 | # define DAC_C_1_3_V (0 << 0) |
| 5039 | # define DAC_C_1_1_V (1 << 0) |
| 5040 | # define DAC_C_0_7_V (2 << 0) |
Ma Ling | cb66c69 | 2009-05-31 16:58:32 +0800 | [diff] [blame] | 5041 | # define DAC_C_MASK (3 << 0) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5042 | |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5043 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5044 | * CSC coefficients are stored in a floating point format with 9 bits of |
| 5045 | * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n, |
| 5046 | * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with |
| 5047 | * -1 (0x3) being the only legal negative value. |
| 5048 | */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5049 | #define TV_CSC_Y _MMIO(0x68010) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5050 | # define TV_RY_MASK 0x07ff0000 |
| 5051 | # define TV_RY_SHIFT 16 |
| 5052 | # define TV_GY_MASK 0x00000fff |
| 5053 | # define TV_GY_SHIFT 0 |
| 5054 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5055 | #define TV_CSC_Y2 _MMIO(0x68014) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5056 | # define TV_BY_MASK 0x07ff0000 |
| 5057 | # define TV_BY_SHIFT 16 |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5058 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5059 | * Y attenuation for component video. |
| 5060 | * |
| 5061 | * Stored in 1.9 fixed point. |
| 5062 | */ |
| 5063 | # define TV_AY_MASK 0x000003ff |
| 5064 | # define TV_AY_SHIFT 0 |
| 5065 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5066 | #define TV_CSC_U _MMIO(0x68018) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5067 | # define TV_RU_MASK 0x07ff0000 |
| 5068 | # define TV_RU_SHIFT 16 |
| 5069 | # define TV_GU_MASK 0x000007ff |
| 5070 | # define TV_GU_SHIFT 0 |
| 5071 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5072 | #define TV_CSC_U2 _MMIO(0x6801c) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5073 | # define TV_BU_MASK 0x07ff0000 |
| 5074 | # define TV_BU_SHIFT 16 |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5075 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5076 | * U attenuation for component video. |
| 5077 | * |
| 5078 | * Stored in 1.9 fixed point. |
| 5079 | */ |
| 5080 | # define TV_AU_MASK 0x000003ff |
| 5081 | # define TV_AU_SHIFT 0 |
| 5082 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5083 | #define TV_CSC_V _MMIO(0x68020) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5084 | # define TV_RV_MASK 0x0fff0000 |
| 5085 | # define TV_RV_SHIFT 16 |
| 5086 | # define TV_GV_MASK 0x000007ff |
| 5087 | # define TV_GV_SHIFT 0 |
| 5088 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5089 | #define TV_CSC_V2 _MMIO(0x68024) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5090 | # define TV_BV_MASK 0x07ff0000 |
| 5091 | # define TV_BV_SHIFT 16 |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5092 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5093 | * V attenuation for component video. |
| 5094 | * |
| 5095 | * Stored in 1.9 fixed point. |
| 5096 | */ |
| 5097 | # define TV_AV_MASK 0x000007ff |
| 5098 | # define TV_AV_SHIFT 0 |
| 5099 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5100 | #define TV_CLR_KNOBS _MMIO(0x68028) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5101 | /* 2s-complement brightness adjustment */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5102 | # define TV_BRIGHTNESS_MASK 0xff000000 |
| 5103 | # define TV_BRIGHTNESS_SHIFT 24 |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5104 | /* Contrast adjustment, as a 2.6 unsigned floating point number */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5105 | # define TV_CONTRAST_MASK 0x00ff0000 |
| 5106 | # define TV_CONTRAST_SHIFT 16 |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5107 | /* Saturation adjustment, as a 2.6 unsigned floating point number */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5108 | # define TV_SATURATION_MASK 0x0000ff00 |
| 5109 | # define TV_SATURATION_SHIFT 8 |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5110 | /* Hue adjustment, as an integer phase angle in degrees */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5111 | # define TV_HUE_MASK 0x000000ff |
| 5112 | # define TV_HUE_SHIFT 0 |
| 5113 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5114 | #define TV_CLR_LEVEL _MMIO(0x6802c) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5115 | /* Controls the DAC level for black */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5116 | # define TV_BLACK_LEVEL_MASK 0x01ff0000 |
| 5117 | # define TV_BLACK_LEVEL_SHIFT 16 |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5118 | /* Controls the DAC level for blanking */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5119 | # define TV_BLANK_LEVEL_MASK 0x000001ff |
| 5120 | # define TV_BLANK_LEVEL_SHIFT 0 |
| 5121 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5122 | #define TV_H_CTL_1 _MMIO(0x68030) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5123 | /* Number of pixels in the hsync. */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5124 | # define TV_HSYNC_END_MASK 0x1fff0000 |
| 5125 | # define TV_HSYNC_END_SHIFT 16 |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5126 | /* Total number of pixels minus one in the line (display and blanking). */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5127 | # define TV_HTOTAL_MASK 0x00001fff |
| 5128 | # define TV_HTOTAL_SHIFT 0 |
| 5129 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5130 | #define TV_H_CTL_2 _MMIO(0x68034) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5131 | /* Enables the colorburst (needed for non-component color) */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5132 | # define TV_BURST_ENA (1 << 31) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5133 | /* Offset of the colorburst from the start of hsync, in pixels minus one. */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5134 | # define TV_HBURST_START_SHIFT 16 |
| 5135 | # define TV_HBURST_START_MASK 0x1fff0000 |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5136 | /* Length of the colorburst */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5137 | # define TV_HBURST_LEN_SHIFT 0 |
| 5138 | # define TV_HBURST_LEN_MASK 0x0001fff |
| 5139 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5140 | #define TV_H_CTL_3 _MMIO(0x68038) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5141 | /* End of hblank, measured in pixels minus one from start of hsync */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5142 | # define TV_HBLANK_END_SHIFT 16 |
| 5143 | # define TV_HBLANK_END_MASK 0x1fff0000 |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5144 | /* Start of hblank, measured in pixels minus one from start of hsync */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5145 | # define TV_HBLANK_START_SHIFT 0 |
| 5146 | # define TV_HBLANK_START_MASK 0x0001fff |
| 5147 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5148 | #define TV_V_CTL_1 _MMIO(0x6803c) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5149 | /* XXX */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5150 | # define TV_NBR_END_SHIFT 16 |
| 5151 | # define TV_NBR_END_MASK 0x07ff0000 |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5152 | /* XXX */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5153 | # define TV_VI_END_F1_SHIFT 8 |
| 5154 | # define TV_VI_END_F1_MASK 0x00003f00 |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5155 | /* XXX */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5156 | # define TV_VI_END_F2_SHIFT 0 |
| 5157 | # define TV_VI_END_F2_MASK 0x0000003f |
| 5158 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5159 | #define TV_V_CTL_2 _MMIO(0x68040) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5160 | /* Length of vsync, in half lines */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5161 | # define TV_VSYNC_LEN_MASK 0x07ff0000 |
| 5162 | # define TV_VSYNC_LEN_SHIFT 16 |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5163 | /* Offset of the start of vsync in field 1, measured in one less than the |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5164 | * number of half lines. |
| 5165 | */ |
| 5166 | # define TV_VSYNC_START_F1_MASK 0x00007f00 |
| 5167 | # define TV_VSYNC_START_F1_SHIFT 8 |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5168 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5169 | * Offset of the start of vsync in field 2, measured in one less than the |
| 5170 | * number of half lines. |
| 5171 | */ |
| 5172 | # define TV_VSYNC_START_F2_MASK 0x0000007f |
| 5173 | # define TV_VSYNC_START_F2_SHIFT 0 |
| 5174 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5175 | #define TV_V_CTL_3 _MMIO(0x68044) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5176 | /* Enables generation of the equalization signal */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5177 | # define TV_EQUAL_ENA (1 << 31) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5178 | /* Length of vsync, in half lines */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5179 | # define TV_VEQ_LEN_MASK 0x007f0000 |
| 5180 | # define TV_VEQ_LEN_SHIFT 16 |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5181 | /* Offset of the start of equalization in field 1, measured in one less than |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5182 | * the number of half lines. |
| 5183 | */ |
| 5184 | # define TV_VEQ_START_F1_MASK 0x0007f00 |
| 5185 | # define TV_VEQ_START_F1_SHIFT 8 |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5186 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5187 | * Offset of the start of equalization in field 2, measured in one less than |
| 5188 | * the number of half lines. |
| 5189 | */ |
| 5190 | # define TV_VEQ_START_F2_MASK 0x000007f |
| 5191 | # define TV_VEQ_START_F2_SHIFT 0 |
| 5192 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5193 | #define TV_V_CTL_4 _MMIO(0x68048) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5194 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5195 | * Offset to start of vertical colorburst, measured in one less than the |
| 5196 | * number of lines from vertical start. |
| 5197 | */ |
| 5198 | # define TV_VBURST_START_F1_MASK 0x003f0000 |
| 5199 | # define TV_VBURST_START_F1_SHIFT 16 |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5200 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5201 | * Offset to the end of vertical colorburst, measured in one less than the |
| 5202 | * number of lines from the start of NBR. |
| 5203 | */ |
| 5204 | # define TV_VBURST_END_F1_MASK 0x000000ff |
| 5205 | # define TV_VBURST_END_F1_SHIFT 0 |
| 5206 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5207 | #define TV_V_CTL_5 _MMIO(0x6804c) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5208 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5209 | * Offset to start of vertical colorburst, measured in one less than the |
| 5210 | * number of lines from vertical start. |
| 5211 | */ |
| 5212 | # define TV_VBURST_START_F2_MASK 0x003f0000 |
| 5213 | # define TV_VBURST_START_F2_SHIFT 16 |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5214 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5215 | * Offset to the end of vertical colorburst, measured in one less than the |
| 5216 | * number of lines from the start of NBR. |
| 5217 | */ |
| 5218 | # define TV_VBURST_END_F2_MASK 0x000000ff |
| 5219 | # define TV_VBURST_END_F2_SHIFT 0 |
| 5220 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5221 | #define TV_V_CTL_6 _MMIO(0x68050) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5222 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5223 | * Offset to start of vertical colorburst, measured in one less than the |
| 5224 | * number of lines from vertical start. |
| 5225 | */ |
| 5226 | # define TV_VBURST_START_F3_MASK 0x003f0000 |
| 5227 | # define TV_VBURST_START_F3_SHIFT 16 |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5228 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5229 | * Offset to the end of vertical colorburst, measured in one less than the |
| 5230 | * number of lines from the start of NBR. |
| 5231 | */ |
| 5232 | # define TV_VBURST_END_F3_MASK 0x000000ff |
| 5233 | # define TV_VBURST_END_F3_SHIFT 0 |
| 5234 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5235 | #define TV_V_CTL_7 _MMIO(0x68054) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5236 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5237 | * Offset to start of vertical colorburst, measured in one less than the |
| 5238 | * number of lines from vertical start. |
| 5239 | */ |
| 5240 | # define TV_VBURST_START_F4_MASK 0x003f0000 |
| 5241 | # define TV_VBURST_START_F4_SHIFT 16 |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5242 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5243 | * Offset to the end of vertical colorburst, measured in one less than the |
| 5244 | * number of lines from the start of NBR. |
| 5245 | */ |
| 5246 | # define TV_VBURST_END_F4_MASK 0x000000ff |
| 5247 | # define TV_VBURST_END_F4_SHIFT 0 |
| 5248 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5249 | #define TV_SC_CTL_1 _MMIO(0x68060) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5250 | /* Turns on the first subcarrier phase generation DDA */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5251 | # define TV_SC_DDA1_EN (1 << 31) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5252 | /* Turns on the first subcarrier phase generation DDA */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5253 | # define TV_SC_DDA2_EN (1 << 30) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5254 | /* Turns on the first subcarrier phase generation DDA */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5255 | # define TV_SC_DDA3_EN (1 << 29) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5256 | /* Sets the subcarrier DDA to reset frequency every other field */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5257 | # define TV_SC_RESET_EVERY_2 (0 << 24) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5258 | /* Sets the subcarrier DDA to reset frequency every fourth field */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5259 | # define TV_SC_RESET_EVERY_4 (1 << 24) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5260 | /* Sets the subcarrier DDA to reset frequency every eighth field */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5261 | # define TV_SC_RESET_EVERY_8 (2 << 24) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5262 | /* Sets the subcarrier DDA to never reset the frequency */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5263 | # define TV_SC_RESET_NEVER (3 << 24) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5264 | /* Sets the peak amplitude of the colorburst.*/ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5265 | # define TV_BURST_LEVEL_MASK 0x00ff0000 |
| 5266 | # define TV_BURST_LEVEL_SHIFT 16 |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5267 | /* Sets the increment of the first subcarrier phase generation DDA */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5268 | # define TV_SCDDA1_INC_MASK 0x00000fff |
| 5269 | # define TV_SCDDA1_INC_SHIFT 0 |
| 5270 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5271 | #define TV_SC_CTL_2 _MMIO(0x68064) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5272 | /* Sets the rollover for the second subcarrier phase generation DDA */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5273 | # define TV_SCDDA2_SIZE_MASK 0x7fff0000 |
| 5274 | # define TV_SCDDA2_SIZE_SHIFT 16 |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5275 | /* Sets the increent of the second subcarrier phase generation DDA */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5276 | # define TV_SCDDA2_INC_MASK 0x00007fff |
| 5277 | # define TV_SCDDA2_INC_SHIFT 0 |
| 5278 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5279 | #define TV_SC_CTL_3 _MMIO(0x68068) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5280 | /* Sets the rollover for the third subcarrier phase generation DDA */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5281 | # define TV_SCDDA3_SIZE_MASK 0x7fff0000 |
| 5282 | # define TV_SCDDA3_SIZE_SHIFT 16 |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5283 | /* Sets the increent of the third subcarrier phase generation DDA */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5284 | # define TV_SCDDA3_INC_MASK 0x00007fff |
| 5285 | # define TV_SCDDA3_INC_SHIFT 0 |
| 5286 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5287 | #define TV_WIN_POS _MMIO(0x68070) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5288 | /* X coordinate of the display from the start of horizontal active */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5289 | # define TV_XPOS_MASK 0x1fff0000 |
| 5290 | # define TV_XPOS_SHIFT 16 |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5291 | /* Y coordinate of the display from the start of vertical active (NBR) */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5292 | # define TV_YPOS_MASK 0x00000fff |
| 5293 | # define TV_YPOS_SHIFT 0 |
| 5294 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5295 | #define TV_WIN_SIZE _MMIO(0x68074) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5296 | /* Horizontal size of the display window, measured in pixels*/ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5297 | # define TV_XSIZE_MASK 0x1fff0000 |
| 5298 | # define TV_XSIZE_SHIFT 16 |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5299 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5300 | * Vertical size of the display window, measured in pixels. |
| 5301 | * |
| 5302 | * Must be even for interlaced modes. |
| 5303 | */ |
| 5304 | # define TV_YSIZE_MASK 0x00000fff |
| 5305 | # define TV_YSIZE_SHIFT 0 |
| 5306 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5307 | #define TV_FILTER_CTL_1 _MMIO(0x68080) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5308 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5309 | * Enables automatic scaling calculation. |
| 5310 | * |
| 5311 | * If set, the rest of the registers are ignored, and the calculated values can |
| 5312 | * be read back from the register. |
| 5313 | */ |
| 5314 | # define TV_AUTO_SCALE (1 << 31) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5315 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5316 | * Disables the vertical filter. |
| 5317 | * |
| 5318 | * This is required on modes more than 1024 pixels wide */ |
| 5319 | # define TV_V_FILTER_BYPASS (1 << 29) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5320 | /* Enables adaptive vertical filtering */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5321 | # define TV_VADAPT (1 << 28) |
| 5322 | # define TV_VADAPT_MODE_MASK (3 << 26) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5323 | /* Selects the least adaptive vertical filtering mode */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5324 | # define TV_VADAPT_MODE_LEAST (0 << 26) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5325 | /* Selects the moderately adaptive vertical filtering mode */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5326 | # define TV_VADAPT_MODE_MODERATE (1 << 26) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5327 | /* Selects the most adaptive vertical filtering mode */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5328 | # define TV_VADAPT_MODE_MOST (3 << 26) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5329 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5330 | * Sets the horizontal scaling factor. |
| 5331 | * |
| 5332 | * This should be the fractional part of the horizontal scaling factor divided |
| 5333 | * by the oversampling rate. TV_HSCALE should be less than 1, and set to: |
| 5334 | * |
| 5335 | * (src width - 1) / ((oversample * dest width) - 1) |
| 5336 | */ |
| 5337 | # define TV_HSCALE_FRAC_MASK 0x00003fff |
| 5338 | # define TV_HSCALE_FRAC_SHIFT 0 |
| 5339 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5340 | #define TV_FILTER_CTL_2 _MMIO(0x68084) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5341 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5342 | * Sets the integer part of the 3.15 fixed-point vertical scaling factor. |
| 5343 | * |
| 5344 | * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1) |
| 5345 | */ |
| 5346 | # define TV_VSCALE_INT_MASK 0x00038000 |
| 5347 | # define TV_VSCALE_INT_SHIFT 15 |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5348 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5349 | * Sets the fractional part of the 3.15 fixed-point vertical scaling factor. |
| 5350 | * |
| 5351 | * \sa TV_VSCALE_INT_MASK |
| 5352 | */ |
| 5353 | # define TV_VSCALE_FRAC_MASK 0x00007fff |
| 5354 | # define TV_VSCALE_FRAC_SHIFT 0 |
| 5355 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5356 | #define TV_FILTER_CTL_3 _MMIO(0x68088) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5357 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5358 | * Sets the integer part of the 3.15 fixed-point vertical scaling factor. |
| 5359 | * |
| 5360 | * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1)) |
| 5361 | * |
| 5362 | * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes. |
| 5363 | */ |
| 5364 | # define TV_VSCALE_IP_INT_MASK 0x00038000 |
| 5365 | # define TV_VSCALE_IP_INT_SHIFT 15 |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5366 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5367 | * Sets the fractional part of the 3.15 fixed-point vertical scaling factor. |
| 5368 | * |
| 5369 | * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes. |
| 5370 | * |
| 5371 | * \sa TV_VSCALE_IP_INT_MASK |
| 5372 | */ |
| 5373 | # define TV_VSCALE_IP_FRAC_MASK 0x00007fff |
| 5374 | # define TV_VSCALE_IP_FRAC_SHIFT 0 |
| 5375 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5376 | #define TV_CC_CONTROL _MMIO(0x68090) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5377 | # define TV_CC_ENABLE (1 << 31) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5378 | /* |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5379 | * Specifies which field to send the CC data in. |
| 5380 | * |
| 5381 | * CC data is usually sent in field 0. |
| 5382 | */ |
| 5383 | # define TV_CC_FID_MASK (1 << 27) |
| 5384 | # define TV_CC_FID_SHIFT 27 |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5385 | /* Sets the horizontal position of the CC data. Usually 135. */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5386 | # define TV_CC_HOFF_MASK 0x03ff0000 |
| 5387 | # define TV_CC_HOFF_SHIFT 16 |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5388 | /* Sets the vertical position of the CC data. Usually 21 */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5389 | # define TV_CC_LINE_MASK 0x0000003f |
| 5390 | # define TV_CC_LINE_SHIFT 0 |
| 5391 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5392 | #define TV_CC_DATA _MMIO(0x68094) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5393 | # define TV_CC_RDY (1 << 31) |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5394 | /* Second word of CC data to be transmitted. */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5395 | # define TV_CC_DATA_2_MASK 0x007f0000 |
| 5396 | # define TV_CC_DATA_2_SHIFT 16 |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5397 | /* First word of CC data to be transmitted. */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5398 | # define TV_CC_DATA_1_MASK 0x0000007f |
| 5399 | # define TV_CC_DATA_1_SHIFT 0 |
| 5400 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5401 | #define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */ |
| 5402 | #define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */ |
| 5403 | #define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */ |
| 5404 | #define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */ |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5405 | |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 5406 | /* Display Port */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5407 | #define DP_A _MMIO(0x64000) /* eDP */ |
| 5408 | #define DP_B _MMIO(0x64100) |
| 5409 | #define DP_C _MMIO(0x64200) |
| 5410 | #define DP_D _MMIO(0x64300) |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 5411 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5412 | #define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100) |
| 5413 | #define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200) |
| 5414 | #define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300) |
Ville Syrjälä | e66eb81 | 2015-09-18 20:03:34 +0300 | [diff] [blame] | 5415 | |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 5416 | #define DP_PORT_EN (1 << 31) |
Ville Syrjälä | 59b74c4 | 2018-05-18 18:29:28 +0300 | [diff] [blame] | 5417 | #define DP_PIPE_SEL_SHIFT 30 |
| 5418 | #define DP_PIPE_SEL_MASK (1 << 30) |
| 5419 | #define DP_PIPE_SEL(pipe) ((pipe) << 30) |
| 5420 | #define DP_PIPE_SEL_SHIFT_IVB 29 |
| 5421 | #define DP_PIPE_SEL_MASK_IVB (3 << 29) |
| 5422 | #define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29) |
| 5423 | #define DP_PIPE_SEL_SHIFT_CHV 16 |
| 5424 | #define DP_PIPE_SEL_MASK_CHV (3 << 16) |
| 5425 | #define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16) |
Jesse Barnes | 47a05ec | 2011-02-07 13:46:40 -0800 | [diff] [blame] | 5426 | |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 5427 | /* Link training mode - select a suitable mode for each stage */ |
| 5428 | #define DP_LINK_TRAIN_PAT_1 (0 << 28) |
| 5429 | #define DP_LINK_TRAIN_PAT_2 (1 << 28) |
| 5430 | #define DP_LINK_TRAIN_PAT_IDLE (2 << 28) |
| 5431 | #define DP_LINK_TRAIN_OFF (3 << 28) |
| 5432 | #define DP_LINK_TRAIN_MASK (3 << 28) |
| 5433 | #define DP_LINK_TRAIN_SHIFT 28 |
| 5434 | |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 5435 | /* CPT Link training mode */ |
| 5436 | #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8) |
| 5437 | #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8) |
| 5438 | #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8) |
| 5439 | #define DP_LINK_TRAIN_OFF_CPT (3 << 8) |
| 5440 | #define DP_LINK_TRAIN_MASK_CPT (7 << 8) |
| 5441 | #define DP_LINK_TRAIN_SHIFT_CPT 8 |
| 5442 | |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 5443 | /* Signal voltages. These are mostly controlled by the other end */ |
| 5444 | #define DP_VOLTAGE_0_4 (0 << 25) |
| 5445 | #define DP_VOLTAGE_0_6 (1 << 25) |
| 5446 | #define DP_VOLTAGE_0_8 (2 << 25) |
| 5447 | #define DP_VOLTAGE_1_2 (3 << 25) |
| 5448 | #define DP_VOLTAGE_MASK (7 << 25) |
| 5449 | #define DP_VOLTAGE_SHIFT 25 |
| 5450 | |
| 5451 | /* Signal pre-emphasis levels, like voltages, the other end tells us what |
| 5452 | * they want |
| 5453 | */ |
| 5454 | #define DP_PRE_EMPHASIS_0 (0 << 22) |
| 5455 | #define DP_PRE_EMPHASIS_3_5 (1 << 22) |
| 5456 | #define DP_PRE_EMPHASIS_6 (2 << 22) |
| 5457 | #define DP_PRE_EMPHASIS_9_5 (3 << 22) |
| 5458 | #define DP_PRE_EMPHASIS_MASK (7 << 22) |
| 5459 | #define DP_PRE_EMPHASIS_SHIFT 22 |
| 5460 | |
| 5461 | /* How many wires to use. I guess 3 was too hard */ |
Daniel Vetter | 17aa6be | 2013-04-30 14:01:40 +0200 | [diff] [blame] | 5462 | #define DP_PORT_WIDTH(width) (((width) - 1) << 19) |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 5463 | #define DP_PORT_WIDTH_MASK (7 << 19) |
Ville Syrjälä | 90a6b7b | 2015-07-06 16:39:15 +0300 | [diff] [blame] | 5464 | #define DP_PORT_WIDTH_SHIFT 19 |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 5465 | |
| 5466 | /* Mystic DPCD version 1.1 special mode */ |
| 5467 | #define DP_ENHANCED_FRAMING (1 << 18) |
| 5468 | |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 5469 | /* eDP */ |
| 5470 | #define DP_PLL_FREQ_270MHZ (0 << 16) |
Ville Syrjälä | b377e0d | 2015-10-29 21:25:59 +0200 | [diff] [blame] | 5471 | #define DP_PLL_FREQ_162MHZ (1 << 16) |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 5472 | #define DP_PLL_FREQ_MASK (3 << 16) |
| 5473 | |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5474 | /* locked once port is enabled */ |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 5475 | #define DP_PORT_REVERSAL (1 << 15) |
| 5476 | |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 5477 | /* eDP */ |
| 5478 | #define DP_PLL_ENABLE (1 << 14) |
| 5479 | |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5480 | /* sends the clock on lane 15 of the PEG for debug */ |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 5481 | #define DP_CLOCK_OUTPUT_ENABLE (1 << 13) |
| 5482 | |
| 5483 | #define DP_SCRAMBLING_DISABLE (1 << 12) |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 5484 | #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7) |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 5485 | |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5486 | /* limit RGB values to avoid confusing TVs */ |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 5487 | #define DP_COLOR_RANGE_16_235 (1 << 8) |
| 5488 | |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5489 | /* Turn on the audio link */ |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 5490 | #define DP_AUDIO_OUTPUT_ENABLE (1 << 6) |
| 5491 | |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5492 | /* vs and hs sync polarity */ |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 5493 | #define DP_SYNC_VS_HIGH (1 << 4) |
| 5494 | #define DP_SYNC_HS_HIGH (1 << 3) |
| 5495 | |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5496 | /* A fantasy */ |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 5497 | #define DP_DETECTED (1 << 2) |
| 5498 | |
Ville Syrjälä | 646b426 | 2014-04-25 20:14:30 +0300 | [diff] [blame] | 5499 | /* The aux channel provides a way to talk to the |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 5500 | * signal sink for DDC etc. Max packet size supported |
| 5501 | * is 20 bytes in each direction, hence the 5 fixed |
| 5502 | * data registers |
| 5503 | */ |
Jani Nikula | ed5eb1b | 2018-12-31 16:56:42 +0200 | [diff] [blame] | 5504 | #define _DPA_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64010) |
| 5505 | #define _DPA_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64014) |
| 5506 | #define _DPA_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64018) |
| 5507 | #define _DPA_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6401c) |
| 5508 | #define _DPA_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64020) |
| 5509 | #define _DPA_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64024) |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 5510 | |
Jani Nikula | ed5eb1b | 2018-12-31 16:56:42 +0200 | [diff] [blame] | 5511 | #define _DPB_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64110) |
| 5512 | #define _DPB_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64114) |
| 5513 | #define _DPB_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64118) |
| 5514 | #define _DPB_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6411c) |
| 5515 | #define _DPB_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64120) |
| 5516 | #define _DPB_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64124) |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 5517 | |
Jani Nikula | ed5eb1b | 2018-12-31 16:56:42 +0200 | [diff] [blame] | 5518 | #define _DPC_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64210) |
| 5519 | #define _DPC_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64214) |
| 5520 | #define _DPC_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64218) |
| 5521 | #define _DPC_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6421c) |
| 5522 | #define _DPC_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64220) |
| 5523 | #define _DPC_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64224) |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 5524 | |
Jani Nikula | ed5eb1b | 2018-12-31 16:56:42 +0200 | [diff] [blame] | 5525 | #define _DPD_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64310) |
| 5526 | #define _DPD_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64314) |
| 5527 | #define _DPD_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64318) |
| 5528 | #define _DPD_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6431c) |
| 5529 | #define _DPD_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64320) |
| 5530 | #define _DPD_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64324) |
Ville Syrjälä | 750a951 | 2015-11-11 20:34:12 +0200 | [diff] [blame] | 5531 | |
Jani Nikula | ed5eb1b | 2018-12-31 16:56:42 +0200 | [diff] [blame] | 5532 | #define _DPE_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64410) |
| 5533 | #define _DPE_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64414) |
| 5534 | #define _DPE_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64418) |
| 5535 | #define _DPE_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6441c) |
| 5536 | #define _DPE_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64420) |
| 5537 | #define _DPE_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64424) |
James Ausmus | bb187e9 | 2018-06-11 17:25:12 -0700 | [diff] [blame] | 5538 | |
Jani Nikula | ed5eb1b | 2018-12-31 16:56:42 +0200 | [diff] [blame] | 5539 | #define _DPF_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64510) |
| 5540 | #define _DPF_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64514) |
| 5541 | #define _DPF_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64518) |
| 5542 | #define _DPF_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6451c) |
| 5543 | #define _DPF_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64520) |
| 5544 | #define _DPF_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64524) |
Rodrigo Vivi | a324fca | 2018-01-29 15:22:15 -0800 | [diff] [blame] | 5545 | |
Ville Syrjälä | bdabdb6 | 2018-02-22 20:10:30 +0200 | [diff] [blame] | 5546 | #define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL) |
| 5547 | #define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */ |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 5548 | |
| 5549 | #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31) |
| 5550 | #define DP_AUX_CH_CTL_DONE (1 << 30) |
| 5551 | #define DP_AUX_CH_CTL_INTERRUPT (1 << 29) |
| 5552 | #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28) |
| 5553 | #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26) |
| 5554 | #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26) |
| 5555 | #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26) |
James Ausmus | 6fa228b | 2017-10-12 14:30:36 -0700 | [diff] [blame] | 5556 | #define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */ |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 5557 | #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26) |
| 5558 | #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25) |
| 5559 | #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20) |
| 5560 | #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20 |
| 5561 | #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16) |
| 5562 | #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16 |
| 5563 | #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15) |
| 5564 | #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14) |
| 5565 | #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13) |
| 5566 | #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12) |
| 5567 | #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11) |
| 5568 | #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff) |
| 5569 | #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0 |
Sonika Jindal | e3d9984 | 2015-01-22 14:30:54 +0530 | [diff] [blame] | 5570 | #define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14) |
| 5571 | #define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13) |
| 5572 | #define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12) |
Anusha Srivatsa | 6f211ed | 2018-07-26 16:35:15 -0700 | [diff] [blame] | 5573 | #define DP_AUX_CH_CTL_TBT_IO (1 << 11) |
Ville Syrjälä | 395b291 | 2015-09-18 20:03:40 +0300 | [diff] [blame] | 5574 | #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5) |
Sonika Jindal | e3d9984 | 2015-01-22 14:30:54 +0530 | [diff] [blame] | 5575 | #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5) |
Damien Lespiau | b9ca5fa | 2014-01-20 16:01:00 +0000 | [diff] [blame] | 5576 | #define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1) |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 5577 | |
| 5578 | /* |
| 5579 | * Computing GMCH M and N values for the Display Port link |
| 5580 | * |
| 5581 | * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes |
| 5582 | * |
| 5583 | * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz) |
| 5584 | * |
| 5585 | * The GMCH value is used internally |
| 5586 | * |
| 5587 | * bytes_per_pixel is the number of bytes coming out of the plane, |
| 5588 | * which is after the LUTs, so we want the bytes for our color format. |
| 5589 | * For our current usage, this is always 3, one byte for R, G and B. |
| 5590 | */ |
Daniel Vetter | e3b95f1 | 2013-05-03 11:49:49 +0200 | [diff] [blame] | 5591 | #define _PIPEA_DATA_M_G4X 0x70050 |
| 5592 | #define _PIPEB_DATA_M_G4X 0x71050 |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 5593 | |
| 5594 | /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5595 | #define TU_SIZE(x) (((x) - 1) << 25) /* default size 64 */ |
Daniel Vetter | 7241920 | 2013-04-04 13:28:53 +0200 | [diff] [blame] | 5596 | #define TU_SIZE_SHIFT 25 |
Ville Syrjälä | a65851a | 2013-04-23 15:03:34 +0300 | [diff] [blame] | 5597 | #define TU_SIZE_MASK (0x3f << 25) |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 5598 | |
Ville Syrjälä | a65851a | 2013-04-23 15:03:34 +0300 | [diff] [blame] | 5599 | #define DATA_LINK_M_N_MASK (0xffffff) |
| 5600 | #define DATA_LINK_N_MAX (0x800000) |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 5601 | |
Daniel Vetter | e3b95f1 | 2013-05-03 11:49:49 +0200 | [diff] [blame] | 5602 | #define _PIPEA_DATA_N_G4X 0x70054 |
| 5603 | #define _PIPEB_DATA_N_G4X 0x71054 |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 5604 | #define PIPE_GMCH_DATA_N_MASK (0xffffff) |
| 5605 | |
| 5606 | /* |
| 5607 | * Computing Link M and N values for the Display Port link |
| 5608 | * |
| 5609 | * Link M / N = pixel_clock / ls_clk |
| 5610 | * |
| 5611 | * (the DP spec calls pixel_clock the 'strm_clk') |
| 5612 | * |
| 5613 | * The Link value is transmitted in the Main Stream |
| 5614 | * Attributes and VB-ID. |
| 5615 | */ |
| 5616 | |
Daniel Vetter | e3b95f1 | 2013-05-03 11:49:49 +0200 | [diff] [blame] | 5617 | #define _PIPEA_LINK_M_G4X 0x70060 |
| 5618 | #define _PIPEB_LINK_M_G4X 0x71060 |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 5619 | #define PIPEA_DP_LINK_M_MASK (0xffffff) |
| 5620 | |
Daniel Vetter | e3b95f1 | 2013-05-03 11:49:49 +0200 | [diff] [blame] | 5621 | #define _PIPEA_LINK_N_G4X 0x70064 |
| 5622 | #define _PIPEB_LINK_N_G4X 0x71064 |
Keith Packard | 040d87f | 2009-05-30 20:42:33 -0700 | [diff] [blame] | 5623 | #define PIPEA_DP_LINK_N_MASK (0xffffff) |
| 5624 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5625 | #define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X) |
| 5626 | #define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X) |
| 5627 | #define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X) |
| 5628 | #define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X) |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 5629 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5630 | /* Display & cursor control */ |
| 5631 | |
| 5632 | /* Pipe A */ |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 5633 | #define _PIPEADSL 0x70000 |
Paulo Zanoni | 837ba00 | 2012-05-04 17:18:14 -0300 | [diff] [blame] | 5634 | #define DSL_LINEMASK_GEN2 0x00000fff |
| 5635 | #define DSL_LINEMASK_GEN3 0x00001fff |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 5636 | #define _PIPEACONF 0x70008 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5637 | #define PIPECONF_ENABLE (1 << 31) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 5638 | #define PIPECONF_DISABLE 0 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5639 | #define PIPECONF_DOUBLE_WIDE (1 << 30) |
| 5640 | #define I965_PIPECONF_ACTIVE (1 << 30) |
| 5641 | #define PIPECONF_DSI_PLL_LOCKED (1 << 29) /* vlv & pipe A only */ |
| 5642 | #define PIPECONF_FRAME_START_DELAY_MASK (3 << 27) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 5643 | #define PIPECONF_SINGLE_WIDE 0 |
| 5644 | #define PIPECONF_PIPE_UNLOCKED 0 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5645 | #define PIPECONF_PIPE_LOCKED (1 << 25) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5646 | #define PIPECONF_FORCE_BORDER (1 << 25) |
Ville Syrjälä | 9d5441d | 2019-02-07 22:21:40 +0200 | [diff] [blame] | 5647 | #define PIPECONF_GAMMA_MODE_MASK_I9XX (1 << 24) /* gmch */ |
| 5648 | #define PIPECONF_GAMMA_MODE_MASK_ILK (3 << 24) /* ilk-ivb */ |
| 5649 | #define PIPECONF_GAMMA_MODE_8BIT (0 << 24) /* gmch,ilk-ivb */ |
| 5650 | #define PIPECONF_GAMMA_MODE_10BIT (1 << 24) /* gmch,ilk-ivb */ |
| 5651 | #define PIPECONF_GAMMA_MODE_12BIT (2 << 24) /* ilk-ivb */ |
| 5652 | #define PIPECONF_GAMMA_MODE_SPLIT (3 << 24) /* ivb */ |
| 5653 | #define PIPECONF_GAMMA_MODE(x) ((x) << 24) /* pass in GAMMA_MODE_MODE_* */ |
| 5654 | #define PIPECONF_GAMMA_MODE_SHIFT 24 |
Christian Schmidt | 59df7b1 | 2011-12-19 20:03:33 +0100 | [diff] [blame] | 5655 | #define PIPECONF_INTERLACE_MASK (7 << 21) |
Paulo Zanoni | ee2b0b3 | 2012-10-05 12:05:57 -0300 | [diff] [blame] | 5656 | #define PIPECONF_INTERLACE_MASK_HSW (3 << 21) |
Daniel Vetter | d442ae1 | 2012-01-28 14:49:19 +0100 | [diff] [blame] | 5657 | /* Note that pre-gen3 does not support interlaced display directly. Panel |
| 5658 | * fitting must be disabled on pre-ilk for interlaced. */ |
| 5659 | #define PIPECONF_PROGRESSIVE (0 << 21) |
| 5660 | #define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */ |
| 5661 | #define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */ |
| 5662 | #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21) |
| 5663 | #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */ |
| 5664 | /* Ironlake and later have a complete new set of values for interlaced. PFIT |
| 5665 | * means panel fitter required, PF means progressive fetch, DBL means power |
| 5666 | * saving pixel doubling. */ |
| 5667 | #define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21) |
| 5668 | #define PIPECONF_INTERLACED_ILK (3 << 21) |
| 5669 | #define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */ |
| 5670 | #define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */ |
Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 5671 | #define PIPECONF_INTERLACE_MODE_MASK (7 << 21) |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5672 | #define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5673 | #define PIPECONF_CXSR_DOWNCLOCK (1 << 16) |
Vandana Kannan | 6fa7aec | 2015-02-13 15:33:01 +0530 | [diff] [blame] | 5674 | #define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14) |
Ville Syrjälä | 3685a8f | 2013-01-17 16:31:28 +0200 | [diff] [blame] | 5675 | #define PIPECONF_COLOR_RANGE_SELECT (1 << 13) |
Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 5676 | #define PIPECONF_BPC_MASK (0x7 << 5) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5677 | #define PIPECONF_8BPC (0 << 5) |
| 5678 | #define PIPECONF_10BPC (1 << 5) |
| 5679 | #define PIPECONF_6BPC (2 << 5) |
| 5680 | #define PIPECONF_12BPC (3 << 5) |
| 5681 | #define PIPECONF_DITHER_EN (1 << 4) |
Jesse Barnes | 4f0d1af | 2010-09-07 14:48:05 -0700 | [diff] [blame] | 5682 | #define PIPECONF_DITHER_TYPE_MASK (0x0000000c) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5683 | #define PIPECONF_DITHER_TYPE_SP (0 << 2) |
| 5684 | #define PIPECONF_DITHER_TYPE_ST1 (1 << 2) |
| 5685 | #define PIPECONF_DITHER_TYPE_ST2 (2 << 2) |
| 5686 | #define PIPECONF_DITHER_TYPE_TEMP (3 << 2) |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 5687 | #define _PIPEASTAT 0x70024 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5688 | #define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31) |
| 5689 | #define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30) |
| 5690 | #define PIPE_CRC_ERROR_ENABLE (1UL << 29) |
| 5691 | #define PIPE_CRC_DONE_ENABLE (1UL << 28) |
| 5692 | #define PERF_COUNTER2_INTERRUPT_EN (1UL << 27) |
| 5693 | #define PIPE_GMBUS_EVENT_ENABLE (1UL << 27) |
| 5694 | #define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26) |
| 5695 | #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26) |
| 5696 | #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25) |
| 5697 | #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24) |
| 5698 | #define PIPE_DPST_EVENT_ENABLE (1UL << 23) |
| 5699 | #define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22) |
| 5700 | #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22) |
| 5701 | #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21) |
| 5702 | #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20) |
| 5703 | #define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19) |
| 5704 | #define PERF_COUNTER_INTERRUPT_EN (1UL << 19) |
| 5705 | #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */ |
| 5706 | #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */ |
| 5707 | #define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17) |
| 5708 | #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17) |
| 5709 | #define PIPEA_HBLANK_INT_EN_VLV (1UL << 16) |
| 5710 | #define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16) |
| 5711 | #define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15) |
| 5712 | #define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14) |
| 5713 | #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13) |
| 5714 | #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12) |
| 5715 | #define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11) |
| 5716 | #define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11) |
| 5717 | #define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10) |
| 5718 | #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10) |
| 5719 | #define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9) |
| 5720 | #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8) |
| 5721 | #define PIPE_DPST_EVENT_STATUS (1UL << 7) |
| 5722 | #define PIPE_A_PSR_STATUS_VLV (1UL << 6) |
| 5723 | #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6) |
| 5724 | #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5) |
| 5725 | #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4) |
| 5726 | #define PIPE_B_PSR_STATUS_VLV (1UL << 3) |
| 5727 | #define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3) |
| 5728 | #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */ |
| 5729 | #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */ |
| 5730 | #define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1) |
| 5731 | #define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1) |
| 5732 | #define PIPE_HBLANK_INT_STATUS (1UL << 0) |
| 5733 | #define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5734 | |
Imre Deak | 755e901 | 2014-02-10 18:42:47 +0200 | [diff] [blame] | 5735 | #define PIPESTAT_INT_ENABLE_MASK 0x7fff0000 |
| 5736 | #define PIPESTAT_INT_STATUS_MASK 0x0000ffff |
| 5737 | |
Rafael Barbalho | 84fd4f4 | 2014-04-28 14:00:42 +0300 | [diff] [blame] | 5738 | #define PIPE_A_OFFSET 0x70000 |
| 5739 | #define PIPE_B_OFFSET 0x71000 |
| 5740 | #define PIPE_C_OFFSET 0x72000 |
Lucas De Marchi | f1f1d4f | 2019-07-11 10:30:55 -0700 | [diff] [blame] | 5741 | #define PIPE_D_OFFSET 0x73000 |
Rafael Barbalho | 84fd4f4 | 2014-04-28 14:00:42 +0300 | [diff] [blame] | 5742 | #define CHV_PIPE_C_OFFSET 0x74000 |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 5743 | /* |
| 5744 | * There's actually no pipe EDP. Some pipe registers have |
| 5745 | * simply shifted from the pipe to the transcoder, while |
| 5746 | * keeping their original offset. Thus we need PIPE_EDP_OFFSET |
| 5747 | * to access such registers in transcoder EDP. |
| 5748 | */ |
| 5749 | #define PIPE_EDP_OFFSET 0x7f000 |
| 5750 | |
Madhav Chauhan | 372610f | 2018-10-15 17:28:04 +0300 | [diff] [blame] | 5751 | /* ICL DSI 0 and 1 */ |
| 5752 | #define PIPE_DSI0_OFFSET 0x7b000 |
| 5753 | #define PIPE_DSI1_OFFSET 0x7b800 |
| 5754 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5755 | #define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF) |
| 5756 | #define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL) |
| 5757 | #define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH) |
| 5758 | #define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL) |
| 5759 | #define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 5760 | |
Ville Syrjälä | e262568 | 2019-04-01 23:02:29 +0300 | [diff] [blame] | 5761 | #define _PIPEAGCMAX 0x70010 |
| 5762 | #define _PIPEBGCMAX 0x71010 |
| 5763 | #define PIPEGCMAX(pipe, i) _MMIO_PIPE2(pipe, _PIPEAGCMAX + (i) * 4) |
| 5764 | |
Paulo Zanoni | 756f85c | 2013-11-02 21:07:38 -0700 | [diff] [blame] | 5765 | #define _PIPE_MISC_A 0x70030 |
| 5766 | #define _PIPE_MISC_B 0x71030 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5767 | #define PIPEMISC_YUV420_ENABLE (1 << 27) |
| 5768 | #define PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26) |
Ville Syrjälä | 09b2581 | 2019-04-12 21:30:09 +0300 | [diff] [blame] | 5769 | #define PIPEMISC_HDR_MODE_PRECISION (1 << 23) /* icl+ */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5770 | #define PIPEMISC_OUTPUT_COLORSPACE_YUV (1 << 11) |
| 5771 | #define PIPEMISC_DITHER_BPC_MASK (7 << 5) |
| 5772 | #define PIPEMISC_DITHER_8_BPC (0 << 5) |
| 5773 | #define PIPEMISC_DITHER_10_BPC (1 << 5) |
| 5774 | #define PIPEMISC_DITHER_6_BPC (2 << 5) |
| 5775 | #define PIPEMISC_DITHER_12_BPC (3 << 5) |
| 5776 | #define PIPEMISC_DITHER_ENABLE (1 << 4) |
| 5777 | #define PIPEMISC_DITHER_TYPE_MASK (3 << 2) |
| 5778 | #define PIPEMISC_DITHER_TYPE_SP (0 << 2) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5779 | #define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A) |
Paulo Zanoni | 756f85c | 2013-11-02 21:07:38 -0700 | [diff] [blame] | 5780 | |
Matt Roper | c055030 | 2019-01-30 10:51:20 -0800 | [diff] [blame] | 5781 | /* Skylake+ pipe bottom (background) color */ |
| 5782 | #define _SKL_BOTTOM_COLOR_A 0x70034 |
| 5783 | #define SKL_BOTTOM_COLOR_GAMMA_ENABLE (1 << 31) |
| 5784 | #define SKL_BOTTOM_COLOR_CSC_ENABLE (1 << 30) |
| 5785 | #define SKL_BOTTOM_COLOR(pipe) _MMIO_PIPE2(pipe, _SKL_BOTTOM_COLOR_A) |
| 5786 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5787 | #define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5788 | #define PIPEB_LINE_COMPARE_INT_EN (1 << 29) |
| 5789 | #define PIPEB_HLINE_INT_EN (1 << 28) |
| 5790 | #define PIPEB_VBLANK_INT_EN (1 << 27) |
| 5791 | #define SPRITED_FLIP_DONE_INT_EN (1 << 26) |
| 5792 | #define SPRITEC_FLIP_DONE_INT_EN (1 << 25) |
| 5793 | #define PLANEB_FLIP_DONE_INT_EN (1 << 24) |
| 5794 | #define PIPE_PSR_INT_EN (1 << 22) |
| 5795 | #define PIPEA_LINE_COMPARE_INT_EN (1 << 21) |
| 5796 | #define PIPEA_HLINE_INT_EN (1 << 20) |
| 5797 | #define PIPEA_VBLANK_INT_EN (1 << 19) |
| 5798 | #define SPRITEB_FLIP_DONE_INT_EN (1 << 18) |
| 5799 | #define SPRITEA_FLIP_DONE_INT_EN (1 << 17) |
| 5800 | #define PLANEA_FLIPDONE_INT_EN (1 << 16) |
| 5801 | #define PIPEC_LINE_COMPARE_INT_EN (1 << 13) |
| 5802 | #define PIPEC_HLINE_INT_EN (1 << 12) |
| 5803 | #define PIPEC_VBLANK_INT_EN (1 << 11) |
| 5804 | #define SPRITEF_FLIPDONE_INT_EN (1 << 10) |
| 5805 | #define SPRITEE_FLIPDONE_INT_EN (1 << 9) |
| 5806 | #define PLANEC_FLIPDONE_INT_EN (1 << 8) |
Jesse Barnes | c46ce4d | 2012-03-28 13:39:24 -0700 | [diff] [blame] | 5807 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5808 | #define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5809 | #define SPRITEF_INVALID_GTT_INT_EN (1 << 27) |
| 5810 | #define SPRITEE_INVALID_GTT_INT_EN (1 << 26) |
| 5811 | #define PLANEC_INVALID_GTT_INT_EN (1 << 25) |
| 5812 | #define CURSORC_INVALID_GTT_INT_EN (1 << 24) |
| 5813 | #define CURSORB_INVALID_GTT_INT_EN (1 << 23) |
| 5814 | #define CURSORA_INVALID_GTT_INT_EN (1 << 22) |
| 5815 | #define SPRITED_INVALID_GTT_INT_EN (1 << 21) |
| 5816 | #define SPRITEC_INVALID_GTT_INT_EN (1 << 20) |
| 5817 | #define PLANEB_INVALID_GTT_INT_EN (1 << 19) |
| 5818 | #define SPRITEB_INVALID_GTT_INT_EN (1 << 18) |
| 5819 | #define SPRITEA_INVALID_GTT_INT_EN (1 << 17) |
| 5820 | #define PLANEA_INVALID_GTT_INT_EN (1 << 16) |
Jesse Barnes | c46ce4d | 2012-03-28 13:39:24 -0700 | [diff] [blame] | 5821 | #define DPINVGTT_EN_MASK 0xff0000 |
Ville Syrjälä | bf67a6f | 2014-05-02 11:35:51 +0300 | [diff] [blame] | 5822 | #define DPINVGTT_EN_MASK_CHV 0xfff0000 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5823 | #define SPRITEF_INVALID_GTT_STATUS (1 << 11) |
| 5824 | #define SPRITEE_INVALID_GTT_STATUS (1 << 10) |
| 5825 | #define PLANEC_INVALID_GTT_STATUS (1 << 9) |
| 5826 | #define CURSORC_INVALID_GTT_STATUS (1 << 8) |
| 5827 | #define CURSORB_INVALID_GTT_STATUS (1 << 7) |
| 5828 | #define CURSORA_INVALID_GTT_STATUS (1 << 6) |
| 5829 | #define SPRITED_INVALID_GTT_STATUS (1 << 5) |
| 5830 | #define SPRITEC_INVALID_GTT_STATUS (1 << 4) |
| 5831 | #define PLANEB_INVALID_GTT_STATUS (1 << 3) |
| 5832 | #define SPRITEB_INVALID_GTT_STATUS (1 << 2) |
| 5833 | #define SPRITEA_INVALID_GTT_STATUS (1 << 1) |
| 5834 | #define PLANEA_INVALID_GTT_STATUS (1 << 0) |
Jesse Barnes | c46ce4d | 2012-03-28 13:39:24 -0700 | [diff] [blame] | 5835 | #define DPINVGTT_STATUS_MASK 0xff |
Ville Syrjälä | bf67a6f | 2014-05-02 11:35:51 +0300 | [diff] [blame] | 5836 | #define DPINVGTT_STATUS_MASK_CHV 0xfff |
Jesse Barnes | c46ce4d | 2012-03-28 13:39:24 -0700 | [diff] [blame] | 5837 | |
Jani Nikula | ed5eb1b | 2018-12-31 16:56:42 +0200 | [diff] [blame] | 5838 | #define DSPARB _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70030) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 5839 | #define DSPARB_CSTART_MASK (0x7f << 7) |
| 5840 | #define DSPARB_CSTART_SHIFT 7 |
| 5841 | #define DSPARB_BSTART_MASK (0x7f) |
| 5842 | #define DSPARB_BSTART_SHIFT 0 |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 5843 | #define DSPARB_BEND_SHIFT 9 /* on 855 */ |
| 5844 | #define DSPARB_AEND_SHIFT 0 |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 5845 | #define DSPARB_SPRITEA_SHIFT_VLV 0 |
| 5846 | #define DSPARB_SPRITEA_MASK_VLV (0xff << 0) |
| 5847 | #define DSPARB_SPRITEB_SHIFT_VLV 8 |
| 5848 | #define DSPARB_SPRITEB_MASK_VLV (0xff << 8) |
| 5849 | #define DSPARB_SPRITEC_SHIFT_VLV 16 |
| 5850 | #define DSPARB_SPRITEC_MASK_VLV (0xff << 16) |
| 5851 | #define DSPARB_SPRITED_SHIFT_VLV 24 |
| 5852 | #define DSPARB_SPRITED_MASK_VLV (0xff << 24) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5853 | #define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */ |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 5854 | #define DSPARB_SPRITEA_HI_SHIFT_VLV 0 |
| 5855 | #define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0) |
| 5856 | #define DSPARB_SPRITEB_HI_SHIFT_VLV 4 |
| 5857 | #define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4) |
| 5858 | #define DSPARB_SPRITEC_HI_SHIFT_VLV 8 |
| 5859 | #define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8) |
| 5860 | #define DSPARB_SPRITED_HI_SHIFT_VLV 12 |
| 5861 | #define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12) |
| 5862 | #define DSPARB_SPRITEE_HI_SHIFT_VLV 16 |
| 5863 | #define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16) |
| 5864 | #define DSPARB_SPRITEF_HI_SHIFT_VLV 20 |
| 5865 | #define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5866 | #define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */ |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 5867 | #define DSPARB_SPRITEE_SHIFT_VLV 0 |
| 5868 | #define DSPARB_SPRITEE_MASK_VLV (0xff << 0) |
| 5869 | #define DSPARB_SPRITEF_SHIFT_VLV 8 |
| 5870 | #define DSPARB_SPRITEF_MASK_VLV (0xff << 8) |
Ville Syrjälä | b500472 | 2015-03-05 21:19:47 +0200 | [diff] [blame] | 5871 | |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5872 | /* pnv/gen4/g4x/vlv/chv */ |
Jani Nikula | ed5eb1b | 2018-12-31 16:56:42 +0200 | [diff] [blame] | 5873 | #define DSPFW1 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70034) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5874 | #define DSPFW_SR_SHIFT 23 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5875 | #define DSPFW_SR_MASK (0x1ff << 23) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5876 | #define DSPFW_CURSORB_SHIFT 16 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5877 | #define DSPFW_CURSORB_MASK (0x3f << 16) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5878 | #define DSPFW_PLANEB_SHIFT 8 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5879 | #define DSPFW_PLANEB_MASK (0x7f << 8) |
| 5880 | #define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */ |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5881 | #define DSPFW_PLANEA_SHIFT 0 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5882 | #define DSPFW_PLANEA_MASK (0x7f << 0) |
| 5883 | #define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */ |
Jani Nikula | ed5eb1b | 2018-12-31 16:56:42 +0200 | [diff] [blame] | 5884 | #define DSPFW2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70038) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5885 | #define DSPFW_FBC_SR_EN (1 << 31) /* g4x */ |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5886 | #define DSPFW_FBC_SR_SHIFT 28 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5887 | #define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */ |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5888 | #define DSPFW_FBC_HPLL_SR_SHIFT 24 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5889 | #define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */ |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5890 | #define DSPFW_SPRITEB_SHIFT (16) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5891 | #define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */ |
| 5892 | #define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */ |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5893 | #define DSPFW_CURSORA_SHIFT 8 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5894 | #define DSPFW_CURSORA_MASK (0x3f << 8) |
Ville Syrjälä | f499896 | 2015-03-10 17:02:21 +0200 | [diff] [blame] | 5895 | #define DSPFW_PLANEC_OLD_SHIFT 0 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5896 | #define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */ |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5897 | #define DSPFW_SPRITEA_SHIFT 0 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5898 | #define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */ |
| 5899 | #define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */ |
Jani Nikula | ed5eb1b | 2018-12-31 16:56:42 +0200 | [diff] [blame] | 5900 | #define DSPFW3 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x7003c) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5901 | #define DSPFW_HPLL_SR_EN (1 << 31) |
| 5902 | #define PINEVIEW_SELF_REFRESH_EN (1 << 30) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5903 | #define DSPFW_CURSOR_SR_SHIFT 24 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5904 | #define DSPFW_CURSOR_SR_MASK (0x3f << 24) |
Zhao Yakui | d429434 | 2010-03-22 22:45:36 +0800 | [diff] [blame] | 5905 | #define DSPFW_HPLL_CURSOR_SHIFT 16 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5906 | #define DSPFW_HPLL_CURSOR_MASK (0x3f << 16) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5907 | #define DSPFW_HPLL_SR_SHIFT 0 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5908 | #define DSPFW_HPLL_SR_MASK (0x1ff << 0) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5909 | |
| 5910 | /* vlv/chv */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5911 | #define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5912 | #define DSPFW_SPRITEB_WM1_SHIFT 16 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5913 | #define DSPFW_SPRITEB_WM1_MASK (0xff << 16) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5914 | #define DSPFW_CURSORA_WM1_SHIFT 8 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5915 | #define DSPFW_CURSORA_WM1_MASK (0x3f << 8) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5916 | #define DSPFW_SPRITEA_WM1_SHIFT 0 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5917 | #define DSPFW_SPRITEA_WM1_MASK (0xff << 0) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5918 | #define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5919 | #define DSPFW_PLANEB_WM1_SHIFT 24 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5920 | #define DSPFW_PLANEB_WM1_MASK (0xff << 24) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5921 | #define DSPFW_PLANEA_WM1_SHIFT 16 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5922 | #define DSPFW_PLANEA_WM1_MASK (0xff << 16) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5923 | #define DSPFW_CURSORB_WM1_SHIFT 8 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5924 | #define DSPFW_CURSORB_WM1_MASK (0x3f << 8) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5925 | #define DSPFW_CURSOR_SR_WM1_SHIFT 0 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5926 | #define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5927 | #define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5928 | #define DSPFW_SR_WM1_SHIFT 0 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5929 | #define DSPFW_SR_WM1_MASK (0x1ff << 0) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5930 | #define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c) |
| 5931 | #define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */ |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5932 | #define DSPFW_SPRITED_WM1_SHIFT 24 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5933 | #define DSPFW_SPRITED_WM1_MASK (0xff << 24) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5934 | #define DSPFW_SPRITED_SHIFT 16 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5935 | #define DSPFW_SPRITED_MASK_VLV (0xff << 16) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5936 | #define DSPFW_SPRITEC_WM1_SHIFT 8 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5937 | #define DSPFW_SPRITEC_WM1_MASK (0xff << 8) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5938 | #define DSPFW_SPRITEC_SHIFT 0 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5939 | #define DSPFW_SPRITEC_MASK_VLV (0xff << 0) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5940 | #define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5941 | #define DSPFW_SPRITEF_WM1_SHIFT 24 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5942 | #define DSPFW_SPRITEF_WM1_MASK (0xff << 24) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5943 | #define DSPFW_SPRITEF_SHIFT 16 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5944 | #define DSPFW_SPRITEF_MASK_VLV (0xff << 16) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5945 | #define DSPFW_SPRITEE_WM1_SHIFT 8 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5946 | #define DSPFW_SPRITEE_WM1_MASK (0xff << 8) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5947 | #define DSPFW_SPRITEE_SHIFT 0 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5948 | #define DSPFW_SPRITEE_MASK_VLV (0xff << 0) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5949 | #define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */ |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5950 | #define DSPFW_PLANEC_WM1_SHIFT 24 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5951 | #define DSPFW_PLANEC_WM1_MASK (0xff << 24) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5952 | #define DSPFW_PLANEC_SHIFT 16 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5953 | #define DSPFW_PLANEC_MASK_VLV (0xff << 16) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5954 | #define DSPFW_CURSORC_WM1_SHIFT 8 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5955 | #define DSPFW_CURSORC_WM1_MASK (0x3f << 16) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5956 | #define DSPFW_CURSORC_SHIFT 0 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5957 | #define DSPFW_CURSORC_MASK (0x3f << 0) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5958 | |
| 5959 | /* vlv/chv high order bits */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5960 | #define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5961 | #define DSPFW_SR_HI_SHIFT 24 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5962 | #define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */ |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5963 | #define DSPFW_SPRITEF_HI_SHIFT 23 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5964 | #define DSPFW_SPRITEF_HI_MASK (1 << 23) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5965 | #define DSPFW_SPRITEE_HI_SHIFT 22 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5966 | #define DSPFW_SPRITEE_HI_MASK (1 << 22) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5967 | #define DSPFW_PLANEC_HI_SHIFT 21 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5968 | #define DSPFW_PLANEC_HI_MASK (1 << 21) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5969 | #define DSPFW_SPRITED_HI_SHIFT 20 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5970 | #define DSPFW_SPRITED_HI_MASK (1 << 20) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5971 | #define DSPFW_SPRITEC_HI_SHIFT 16 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5972 | #define DSPFW_SPRITEC_HI_MASK (1 << 16) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5973 | #define DSPFW_PLANEB_HI_SHIFT 12 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5974 | #define DSPFW_PLANEB_HI_MASK (1 << 12) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5975 | #define DSPFW_SPRITEB_HI_SHIFT 8 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5976 | #define DSPFW_SPRITEB_HI_MASK (1 << 8) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5977 | #define DSPFW_SPRITEA_HI_SHIFT 4 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5978 | #define DSPFW_SPRITEA_HI_MASK (1 << 4) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5979 | #define DSPFW_PLANEA_HI_SHIFT 0 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5980 | #define DSPFW_PLANEA_HI_MASK (1 << 0) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5981 | #define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5982 | #define DSPFW_SR_WM1_HI_SHIFT 24 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5983 | #define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */ |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5984 | #define DSPFW_SPRITEF_WM1_HI_SHIFT 23 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5985 | #define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5986 | #define DSPFW_SPRITEE_WM1_HI_SHIFT 22 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5987 | #define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5988 | #define DSPFW_PLANEC_WM1_HI_SHIFT 21 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5989 | #define DSPFW_PLANEC_WM1_HI_MASK (1 << 21) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5990 | #define DSPFW_SPRITED_WM1_HI_SHIFT 20 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5991 | #define DSPFW_SPRITED_WM1_HI_MASK (1 << 20) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5992 | #define DSPFW_SPRITEC_WM1_HI_SHIFT 16 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5993 | #define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5994 | #define DSPFW_PLANEB_WM1_HI_SHIFT 12 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5995 | #define DSPFW_PLANEB_WM1_HI_MASK (1 << 12) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5996 | #define DSPFW_SPRITEB_WM1_HI_SHIFT 8 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5997 | #define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 5998 | #define DSPFW_SPRITEA_WM1_HI_SHIFT 4 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 5999 | #define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4) |
Ville Syrjälä | 0a56067 | 2014-06-11 16:51:18 +0300 | [diff] [blame] | 6000 | #define DSPFW_PLANEA_WM1_HI_SHIFT 0 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6001 | #define DSPFW_PLANEA_WM1_HI_MASK (1 << 0) |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 6002 | |
Gajanan Bhat | 12a3c05 | 2012-03-28 13:39:30 -0700 | [diff] [blame] | 6003 | /* drain latency register values*/ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6004 | #define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe)) |
Ville Syrjälä | 1abc4dc | 2014-06-26 17:02:37 +0300 | [diff] [blame] | 6005 | #define DDL_CURSOR_SHIFT 24 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6006 | #define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite)) |
Ville Syrjälä | 1abc4dc | 2014-06-26 17:02:37 +0300 | [diff] [blame] | 6007 | #define DDL_PLANE_SHIFT 0 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6008 | #define DDL_PRECISION_HIGH (1 << 7) |
| 6009 | #define DDL_PRECISION_LOW (0 << 7) |
Gajanan Bhat | 0948c26 | 2014-08-07 01:58:24 +0530 | [diff] [blame] | 6010 | #define DRAIN_LATENCY_MASK 0x7f |
Gajanan Bhat | 12a3c05 | 2012-03-28 13:39:30 -0700 | [diff] [blame] | 6011 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6012 | #define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6013 | #define CBR_PND_DEADLINE_DISABLE (1 << 31) |
| 6014 | #define CBR_PWM_CLOCK_MUX_SELECT (1 << 30) |
Ville Syrjälä | c6beb13 | 2015-03-05 21:19:48 +0200 | [diff] [blame] | 6015 | |
Ville Syrjälä | c231775 | 2016-03-15 16:39:56 +0200 | [diff] [blame] | 6016 | #define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6017 | #define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */ |
Ville Syrjälä | c231775 | 2016-03-15 16:39:56 +0200 | [diff] [blame] | 6018 | |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 6019 | /* FIFO watermark sizes etc */ |
Jesse Barnes | 0e442c6 | 2009-10-19 10:09:33 +0900 | [diff] [blame] | 6020 | #define G4X_FIFO_LINE_SIZE 64 |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 6021 | #define I915_FIFO_LINE_SIZE 64 |
| 6022 | #define I830_FIFO_LINE_SIZE 32 |
Jesse Barnes | 0e442c6 | 2009-10-19 10:09:33 +0900 | [diff] [blame] | 6023 | |
Jesse Barnes | ceb0424 | 2012-03-28 13:39:22 -0700 | [diff] [blame] | 6024 | #define VALLEYVIEW_FIFO_SIZE 255 |
Jesse Barnes | 0e442c6 | 2009-10-19 10:09:33 +0900 | [diff] [blame] | 6025 | #define G4X_FIFO_SIZE 127 |
Zhao Yakui | 1b07e04 | 2010-06-12 14:32:24 +0800 | [diff] [blame] | 6026 | #define I965_FIFO_SIZE 512 |
| 6027 | #define I945_FIFO_SIZE 127 |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 6028 | #define I915_FIFO_SIZE 95 |
Jesse Barnes | dff33cf | 2009-07-14 10:15:56 -0700 | [diff] [blame] | 6029 | #define I855GM_FIFO_SIZE 127 /* In cachelines */ |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 6030 | #define I830_FIFO_SIZE 95 |
Jesse Barnes | 0e442c6 | 2009-10-19 10:09:33 +0900 | [diff] [blame] | 6031 | |
Jesse Barnes | ceb0424 | 2012-03-28 13:39:22 -0700 | [diff] [blame] | 6032 | #define VALLEYVIEW_MAX_WM 0xff |
Jesse Barnes | 0e442c6 | 2009-10-19 10:09:33 +0900 | [diff] [blame] | 6033 | #define G4X_MAX_WM 0x3f |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 6034 | #define I915_MAX_WM 0x3f |
| 6035 | |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 6036 | #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */ |
| 6037 | #define PINEVIEW_FIFO_LINE_SIZE 64 |
| 6038 | #define PINEVIEW_MAX_WM 0x1ff |
| 6039 | #define PINEVIEW_DFT_WM 0x3f |
| 6040 | #define PINEVIEW_DFT_HPLLOFF_WM 0 |
| 6041 | #define PINEVIEW_GUARD_WM 10 |
| 6042 | #define PINEVIEW_CURSOR_FIFO 64 |
| 6043 | #define PINEVIEW_CURSOR_MAX_WM 0x3f |
| 6044 | #define PINEVIEW_CURSOR_DFT_WM 0 |
| 6045 | #define PINEVIEW_CURSOR_GUARD_WM 5 |
Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 6046 | |
Jesse Barnes | ceb0424 | 2012-03-28 13:39:22 -0700 | [diff] [blame] | 6047 | #define VALLEYVIEW_CURSOR_MAX_WM 64 |
Zhao Yakui | 4fe5e61 | 2010-06-12 14:32:25 +0800 | [diff] [blame] | 6048 | #define I965_CURSOR_FIFO 64 |
| 6049 | #define I965_CURSOR_MAX_WM 32 |
| 6050 | #define I965_CURSOR_DFT_WM 8 |
Zhenyu Wang | 7f8a856 | 2010-04-01 13:07:53 +0800 | [diff] [blame] | 6051 | |
Pradeep Bhat | fae1267 | 2014-11-04 17:06:39 +0000 | [diff] [blame] | 6052 | /* Watermark register definitions for SKL */ |
Ville Syrjälä | 086f8e8 | 2015-11-04 23:20:01 +0200 | [diff] [blame] | 6053 | #define _CUR_WM_A_0 0x70140 |
| 6054 | #define _CUR_WM_B_0 0x71140 |
| 6055 | #define _PLANE_WM_1_A_0 0x70240 |
| 6056 | #define _PLANE_WM_1_B_0 0x71240 |
| 6057 | #define _PLANE_WM_2_A_0 0x70340 |
| 6058 | #define _PLANE_WM_2_B_0 0x71340 |
| 6059 | #define _PLANE_WM_TRANS_1_A_0 0x70268 |
| 6060 | #define _PLANE_WM_TRANS_1_B_0 0x71268 |
| 6061 | #define _PLANE_WM_TRANS_2_A_0 0x70368 |
| 6062 | #define _PLANE_WM_TRANS_2_B_0 0x71368 |
| 6063 | #define _CUR_WM_TRANS_A_0 0x70168 |
| 6064 | #define _CUR_WM_TRANS_B_0 0x71168 |
Pradeep Bhat | fae1267 | 2014-11-04 17:06:39 +0000 | [diff] [blame] | 6065 | #define PLANE_WM_EN (1 << 31) |
Ville Syrjälä | 2ed8e1f | 2019-02-13 18:54:23 +0200 | [diff] [blame] | 6066 | #define PLANE_WM_IGNORE_LINES (1 << 30) |
Pradeep Bhat | fae1267 | 2014-11-04 17:06:39 +0000 | [diff] [blame] | 6067 | #define PLANE_WM_LINES_SHIFT 14 |
| 6068 | #define PLANE_WM_LINES_MASK 0x1f |
Ville Syrjälä | c7e716b | 2019-02-05 22:50:55 +0200 | [diff] [blame] | 6069 | #define PLANE_WM_BLOCKS_MASK 0x7ff /* skl+: 10 bits, icl+ 11 bits */ |
Pradeep Bhat | fae1267 | 2014-11-04 17:06:39 +0000 | [diff] [blame] | 6070 | |
Ville Syrjälä | 086f8e8 | 2015-11-04 23:20:01 +0200 | [diff] [blame] | 6071 | #define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6072 | #define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level))) |
| 6073 | #define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0) |
Pradeep Bhat | fae1267 | 2014-11-04 17:06:39 +0000 | [diff] [blame] | 6074 | |
Ville Syrjälä | 086f8e8 | 2015-11-04 23:20:01 +0200 | [diff] [blame] | 6075 | #define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0) |
| 6076 | #define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0) |
Pradeep Bhat | fae1267 | 2014-11-04 17:06:39 +0000 | [diff] [blame] | 6077 | #define _PLANE_WM_BASE(pipe, plane) \ |
| 6078 | _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe)) |
| 6079 | #define PLANE_WM(pipe, plane, level) \ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6080 | _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level))) |
Pradeep Bhat | fae1267 | 2014-11-04 17:06:39 +0000 | [diff] [blame] | 6081 | #define _PLANE_WM_TRANS_1(pipe) \ |
Ville Syrjälä | 086f8e8 | 2015-11-04 23:20:01 +0200 | [diff] [blame] | 6082 | _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0) |
Pradeep Bhat | fae1267 | 2014-11-04 17:06:39 +0000 | [diff] [blame] | 6083 | #define _PLANE_WM_TRANS_2(pipe) \ |
Ville Syrjälä | 086f8e8 | 2015-11-04 23:20:01 +0200 | [diff] [blame] | 6084 | _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0) |
Pradeep Bhat | fae1267 | 2014-11-04 17:06:39 +0000 | [diff] [blame] | 6085 | #define PLANE_WM_TRANS(pipe, plane) \ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6086 | _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe))) |
Pradeep Bhat | fae1267 | 2014-11-04 17:06:39 +0000 | [diff] [blame] | 6087 | |
Zhenyu Wang | 7f8a856 | 2010-04-01 13:07:53 +0800 | [diff] [blame] | 6088 | /* define the Watermark register on Ironlake */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6089 | #define WM0_PIPEA_ILK _MMIO(0x45100) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6090 | #define WM0_PIPE_PLANE_MASK (0xffff << 16) |
Zhenyu Wang | 7f8a856 | 2010-04-01 13:07:53 +0800 | [diff] [blame] | 6091 | #define WM0_PIPE_PLANE_SHIFT 16 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6092 | #define WM0_PIPE_SPRITE_MASK (0xff << 8) |
Zhenyu Wang | 7f8a856 | 2010-04-01 13:07:53 +0800 | [diff] [blame] | 6093 | #define WM0_PIPE_SPRITE_SHIFT 8 |
Ville Syrjälä | 1996d62 | 2013-10-09 19:18:07 +0300 | [diff] [blame] | 6094 | #define WM0_PIPE_CURSOR_MASK (0xff) |
Zhenyu Wang | 7f8a856 | 2010-04-01 13:07:53 +0800 | [diff] [blame] | 6095 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6096 | #define WM0_PIPEB_ILK _MMIO(0x45104) |
| 6097 | #define WM0_PIPEC_IVB _MMIO(0x45200) |
| 6098 | #define WM1_LP_ILK _MMIO(0x45108) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6099 | #define WM1_LP_SR_EN (1 << 31) |
Zhenyu Wang | 7f8a856 | 2010-04-01 13:07:53 +0800 | [diff] [blame] | 6100 | #define WM1_LP_LATENCY_SHIFT 24 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6101 | #define WM1_LP_LATENCY_MASK (0x7f << 24) |
| 6102 | #define WM1_LP_FBC_MASK (0xf << 20) |
Chris Wilson | 4ed765f | 2010-09-11 10:46:47 +0100 | [diff] [blame] | 6103 | #define WM1_LP_FBC_SHIFT 20 |
Ville Syrjälä | 416f472 | 2013-11-02 21:07:46 -0700 | [diff] [blame] | 6104 | #define WM1_LP_FBC_SHIFT_BDW 19 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6105 | #define WM1_LP_SR_MASK (0x7ff << 8) |
Zhenyu Wang | 7f8a856 | 2010-04-01 13:07:53 +0800 | [diff] [blame] | 6106 | #define WM1_LP_SR_SHIFT 8 |
Ville Syrjälä | 1996d62 | 2013-10-09 19:18:07 +0300 | [diff] [blame] | 6107 | #define WM1_LP_CURSOR_MASK (0xff) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6108 | #define WM2_LP_ILK _MMIO(0x4510c) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6109 | #define WM2_LP_EN (1 << 31) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6110 | #define WM3_LP_ILK _MMIO(0x45110) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6111 | #define WM3_LP_EN (1 << 31) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6112 | #define WM1S_LP_ILK _MMIO(0x45120) |
| 6113 | #define WM2S_LP_IVB _MMIO(0x45124) |
| 6114 | #define WM3S_LP_IVB _MMIO(0x45128) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6115 | #define WM1S_LP_EN (1 << 31) |
Zhenyu Wang | 7f8a856 | 2010-04-01 13:07:53 +0800 | [diff] [blame] | 6116 | |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 6117 | #define HSW_WM_LP_VAL(lat, fbc, pri, cur) \ |
| 6118 | (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \ |
| 6119 | ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur)) |
| 6120 | |
Zhenyu Wang | 7f8a856 | 2010-04-01 13:07:53 +0800 | [diff] [blame] | 6121 | /* Memory latency timer register */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6122 | #define MLTR_ILK _MMIO(0x11222) |
Jesse Barnes | b79d499 | 2010-12-21 13:10:23 -0800 | [diff] [blame] | 6123 | #define MLTR_WM1_SHIFT 0 |
| 6124 | #define MLTR_WM2_SHIFT 8 |
Zhenyu Wang | 7f8a856 | 2010-04-01 13:07:53 +0800 | [diff] [blame] | 6125 | /* the unit of memory self-refresh latency time is 0.5us */ |
| 6126 | #define ILK_SRLT_MASK 0x3f |
| 6127 | |
Yuanhan Liu | 1398261 | 2010-12-15 15:42:31 +0800 | [diff] [blame] | 6128 | |
| 6129 | /* the address where we get all kinds of latency value */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6130 | #define SSKPD _MMIO(0x5d10) |
Yuanhan Liu | 1398261 | 2010-12-15 15:42:31 +0800 | [diff] [blame] | 6131 | #define SSKPD_WM_MASK 0x3f |
| 6132 | #define SSKPD_WM0_SHIFT 0 |
| 6133 | #define SSKPD_WM1_SHIFT 8 |
| 6134 | #define SSKPD_WM2_SHIFT 16 |
| 6135 | #define SSKPD_WM3_SHIFT 24 |
| 6136 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 6137 | /* |
| 6138 | * The two pipe frame counter registers are not synchronized, so |
| 6139 | * reading a stable value is somewhat tricky. The following code |
| 6140 | * should work: |
| 6141 | * |
| 6142 | * do { |
| 6143 | * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >> |
| 6144 | * PIPE_FRAME_HIGH_SHIFT; |
| 6145 | * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >> |
| 6146 | * PIPE_FRAME_LOW_SHIFT); |
| 6147 | * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >> |
| 6148 | * PIPE_FRAME_HIGH_SHIFT); |
| 6149 | * } while (high1 != high2); |
| 6150 | * frame = (high1 << 8) | low1; |
| 6151 | */ |
Ville Syrjälä | 25a2e2d | 2013-10-11 22:24:41 +0300 | [diff] [blame] | 6152 | #define _PIPEAFRAMEHIGH 0x70040 |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 6153 | #define PIPE_FRAME_HIGH_MASK 0x0000ffff |
| 6154 | #define PIPE_FRAME_HIGH_SHIFT 0 |
Ville Syrjälä | 25a2e2d | 2013-10-11 22:24:41 +0300 | [diff] [blame] | 6155 | #define _PIPEAFRAMEPIXEL 0x70044 |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 6156 | #define PIPE_FRAME_LOW_MASK 0xff000000 |
| 6157 | #define PIPE_FRAME_LOW_SHIFT 24 |
| 6158 | #define PIPE_PIXEL_MASK 0x00ffffff |
| 6159 | #define PIPE_PIXEL_SHIFT 0 |
Jesse Barnes | 9880b7a | 2009-02-06 10:22:41 -0800 | [diff] [blame] | 6160 | /* GM45+ just has to be different */ |
Ville Syrjälä | fd8f507c | 2015-09-18 20:03:42 +0300 | [diff] [blame] | 6161 | #define _PIPEA_FRMCOUNT_G4X 0x70040 |
| 6162 | #define _PIPEA_FLIPCOUNT_G4X 0x70044 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6163 | #define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X) |
| 6164 | #define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 6165 | |
| 6166 | /* Cursor A & B regs */ |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 6167 | #define _CURACNTR 0x70080 |
Jesse Barnes | 14b60391 | 2009-05-20 16:47:08 -0400 | [diff] [blame] | 6168 | /* Old style CUR*CNTR flags (desktop 8xx) */ |
| 6169 | #define CURSOR_ENABLE 0x80000000 |
| 6170 | #define CURSOR_GAMMA_ENABLE 0x40000000 |
Ville Syrjälä | dc41c15 | 2014-08-13 11:57:05 +0300 | [diff] [blame] | 6171 | #define CURSOR_STRIDE_SHIFT 28 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6172 | #define CURSOR_STRIDE(x) ((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */ |
Jesse Barnes | 14b60391 | 2009-05-20 16:47:08 -0400 | [diff] [blame] | 6173 | #define CURSOR_FORMAT_SHIFT 24 |
| 6174 | #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT) |
| 6175 | #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT) |
| 6176 | #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT) |
| 6177 | #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT) |
| 6178 | #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT) |
| 6179 | #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT) |
| 6180 | /* New style CUR*CNTR flags */ |
Ville Syrjälä | b99b9ec | 2018-01-31 16:37:09 +0200 | [diff] [blame] | 6181 | #define MCURSOR_MODE 0x27 |
| 6182 | #define MCURSOR_MODE_DISABLE 0x00 |
| 6183 | #define MCURSOR_MODE_128_32B_AX 0x02 |
| 6184 | #define MCURSOR_MODE_256_32B_AX 0x03 |
| 6185 | #define MCURSOR_MODE_64_32B_AX 0x07 |
| 6186 | #define MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX) |
| 6187 | #define MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX) |
| 6188 | #define MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX) |
Ville Syrjälä | eade6c8 | 2018-01-30 22:38:03 +0200 | [diff] [blame] | 6189 | #define MCURSOR_PIPE_SELECT_MASK (0x3 << 28) |
| 6190 | #define MCURSOR_PIPE_SELECT_SHIFT 28 |
Ville Syrjälä | d509e28 | 2017-03-27 21:55:32 +0300 | [diff] [blame] | 6191 | #define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 6192 | #define MCURSOR_GAMMA_ENABLE (1 << 26) |
Ville Syrjälä | 8271b2e | 2019-02-07 22:21:42 +0200 | [diff] [blame] | 6193 | #define MCURSOR_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6194 | #define MCURSOR_ROTATE_180 (1 << 15) |
Ville Syrjälä | b99b9ec | 2018-01-31 16:37:09 +0200 | [diff] [blame] | 6195 | #define MCURSOR_TRICKLE_FEED_DISABLE (1 << 14) |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 6196 | #define _CURABASE 0x70084 |
| 6197 | #define _CURAPOS 0x70088 |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 6198 | #define CURSOR_POS_MASK 0x007FF |
| 6199 | #define CURSOR_POS_SIGN 0x8000 |
| 6200 | #define CURSOR_X_SHIFT 0 |
| 6201 | #define CURSOR_Y_SHIFT 16 |
Ville Syrjälä | 024faac | 2017-03-27 21:55:42 +0300 | [diff] [blame] | 6202 | #define CURSIZE _MMIO(0x700a0) /* 845/865 */ |
| 6203 | #define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */ |
| 6204 | #define CUR_FBC_CTL_EN (1 << 31) |
Rodrigo Vivi | a8ada06 | 2018-03-12 14:05:28 -0700 | [diff] [blame] | 6205 | #define _CURASURFLIVE 0x700ac /* g4x+ */ |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 6206 | #define _CURBCNTR 0x700c0 |
| 6207 | #define _CURBBASE 0x700c4 |
| 6208 | #define _CURBPOS 0x700c8 |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 6209 | |
Jesse Barnes | 65a21cd | 2011-10-12 11:10:21 -0700 | [diff] [blame] | 6210 | #define _CURBCNTR_IVB 0x71080 |
| 6211 | #define _CURBBASE_IVB 0x71084 |
| 6212 | #define _CURBPOS_IVB 0x71088 |
| 6213 | |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 6214 | #define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR) |
| 6215 | #define CURBASE(pipe) _CURSOR2(pipe, _CURABASE) |
| 6216 | #define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS) |
Ville Syrjälä | 024faac | 2017-03-27 21:55:42 +0300 | [diff] [blame] | 6217 | #define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A) |
Rodrigo Vivi | a8ada06 | 2018-03-12 14:05:28 -0700 | [diff] [blame] | 6218 | #define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE) |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 6219 | |
| 6220 | #define CURSOR_A_OFFSET 0x70080 |
| 6221 | #define CURSOR_B_OFFSET 0x700c0 |
| 6222 | #define CHV_CURSOR_C_OFFSET 0x700e0 |
| 6223 | #define IVB_CURSOR_B_OFFSET 0x71080 |
| 6224 | #define IVB_CURSOR_C_OFFSET 0x72080 |
Jesse Barnes | 65a21cd | 2011-10-12 11:10:21 -0700 | [diff] [blame] | 6225 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 6226 | /* Display A control */ |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 6227 | #define _DSPACNTR 0x70180 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6228 | #define DISPLAY_PLANE_ENABLE (1 << 31) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 6229 | #define DISPLAY_PLANE_DISABLE 0 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6230 | #define DISPPLANE_GAMMA_ENABLE (1 << 30) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 6231 | #define DISPPLANE_GAMMA_DISABLE 0 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6232 | #define DISPPLANE_PIXFORMAT_MASK (0xf << 26) |
| 6233 | #define DISPPLANE_YUV422 (0x0 << 26) |
| 6234 | #define DISPPLANE_8BPP (0x2 << 26) |
| 6235 | #define DISPPLANE_BGRA555 (0x3 << 26) |
| 6236 | #define DISPPLANE_BGRX555 (0x4 << 26) |
| 6237 | #define DISPPLANE_BGRX565 (0x5 << 26) |
| 6238 | #define DISPPLANE_BGRX888 (0x6 << 26) |
| 6239 | #define DISPPLANE_BGRA888 (0x7 << 26) |
| 6240 | #define DISPPLANE_RGBX101010 (0x8 << 26) |
| 6241 | #define DISPPLANE_RGBA101010 (0x9 << 26) |
| 6242 | #define DISPPLANE_BGRX101010 (0xa << 26) |
| 6243 | #define DISPPLANE_RGBX161616 (0xc << 26) |
| 6244 | #define DISPPLANE_RGBX888 (0xe << 26) |
| 6245 | #define DISPPLANE_RGBA888 (0xf << 26) |
| 6246 | #define DISPPLANE_STEREO_ENABLE (1 << 25) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 6247 | #define DISPPLANE_STEREO_DISABLE 0 |
Ville Syrjälä | 8271b2e | 2019-02-07 22:21:42 +0200 | [diff] [blame] | 6248 | #define DISPPLANE_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */ |
Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 6249 | #define DISPPLANE_SEL_PIPE_SHIFT 24 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6250 | #define DISPPLANE_SEL_PIPE_MASK (3 << DISPPLANE_SEL_PIPE_SHIFT) |
| 6251 | #define DISPPLANE_SEL_PIPE(pipe) ((pipe) << DISPPLANE_SEL_PIPE_SHIFT) |
| 6252 | #define DISPPLANE_SRC_KEY_ENABLE (1 << 22) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 6253 | #define DISPPLANE_SRC_KEY_DISABLE 0 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6254 | #define DISPPLANE_LINE_DOUBLE (1 << 20) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 6255 | #define DISPPLANE_NO_LINE_DOUBLE 0 |
| 6256 | #define DISPPLANE_STEREO_POLARITY_FIRST 0 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6257 | #define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18) |
| 6258 | #define DISPPLANE_ALPHA_PREMULTIPLY (1 << 16) /* CHV pipe B */ |
| 6259 | #define DISPPLANE_ROTATE_180 (1 << 15) |
| 6260 | #define DISPPLANE_TRICKLE_FEED_DISABLE (1 << 14) /* Ironlake */ |
| 6261 | #define DISPPLANE_TILED (1 << 10) |
| 6262 | #define DISPPLANE_MIRROR (1 << 8) /* CHV pipe B */ |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 6263 | #define _DSPAADDR 0x70184 |
| 6264 | #define _DSPASTRIDE 0x70188 |
| 6265 | #define _DSPAPOS 0x7018C /* reserved */ |
| 6266 | #define _DSPASIZE 0x70190 |
| 6267 | #define _DSPASURF 0x7019C /* 965+ only */ |
| 6268 | #define _DSPATILEOFF 0x701A4 /* 965+ only */ |
| 6269 | #define _DSPAOFFSET 0x701A4 /* HSW */ |
| 6270 | #define _DSPASURFLIVE 0x701AC |
Ville Syrjälä | 94e1572 | 2019-07-03 23:08:21 +0300 | [diff] [blame] | 6271 | #define _DSPAGAMC 0x701E0 |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 6272 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6273 | #define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR) |
| 6274 | #define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR) |
| 6275 | #define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE) |
| 6276 | #define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS) |
| 6277 | #define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE) |
| 6278 | #define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF) |
| 6279 | #define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF) |
| 6280 | #define DSPLINOFF(plane) DSPADDR(plane) |
| 6281 | #define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET) |
| 6282 | #define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE) |
Ville Syrjälä | 94e1572 | 2019-07-03 23:08:21 +0300 | [diff] [blame] | 6283 | #define DSPGAMC(plane, i) _MMIO(_PIPE2(plane, _DSPAGAMC) + (5 - (i)) * 4) /* plane C only, 6 x u0.8 */ |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 6284 | |
Ville Syrjälä | c14b048 | 2014-10-16 20:52:34 +0300 | [diff] [blame] | 6285 | /* CHV pipe B blender and primary plane */ |
| 6286 | #define _CHV_BLEND_A 0x60a00 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6287 | #define CHV_BLEND_LEGACY (0 << 30) |
| 6288 | #define CHV_BLEND_ANDROID (1 << 30) |
| 6289 | #define CHV_BLEND_MPO (2 << 30) |
| 6290 | #define CHV_BLEND_MASK (3 << 30) |
Ville Syrjälä | c14b048 | 2014-10-16 20:52:34 +0300 | [diff] [blame] | 6291 | #define _CHV_CANVAS_A 0x60a04 |
| 6292 | #define _PRIMPOS_A 0x60a08 |
| 6293 | #define _PRIMSIZE_A 0x60a0c |
| 6294 | #define _PRIMCNSTALPHA_A 0x60a10 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6295 | #define PRIM_CONST_ALPHA_ENABLE (1 << 31) |
Ville Syrjälä | c14b048 | 2014-10-16 20:52:34 +0300 | [diff] [blame] | 6296 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6297 | #define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A) |
| 6298 | #define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A) |
| 6299 | #define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A) |
| 6300 | #define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A) |
| 6301 | #define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A) |
Ville Syrjälä | c14b048 | 2014-10-16 20:52:34 +0300 | [diff] [blame] | 6302 | |
Armin Reese | 446f254 | 2012-03-30 16:20:16 -0700 | [diff] [blame] | 6303 | /* Display/Sprite base address macros */ |
| 6304 | #define DISP_BASEADDR_MASK (0xfffff000) |
Paulo Zanoni | 9e8789e | 2018-06-12 16:56:54 -0700 | [diff] [blame] | 6305 | #define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK) |
| 6306 | #define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK) |
Armin Reese | 446f254 | 2012-03-30 16:20:16 -0700 | [diff] [blame] | 6307 | |
Ville Syrjälä | 85fa792 | 2015-09-18 20:03:43 +0300 | [diff] [blame] | 6308 | /* |
| 6309 | * VBIOS flags |
| 6310 | * gen2: |
| 6311 | * [00:06] alm,mgm |
| 6312 | * [10:16] all |
| 6313 | * [30:32] alm,mgm |
| 6314 | * gen3+: |
| 6315 | * [00:0f] all |
| 6316 | * [10:1f] all |
| 6317 | * [30:32] all |
| 6318 | */ |
Jani Nikula | ed5eb1b | 2018-12-31 16:56:42 +0200 | [diff] [blame] | 6319 | #define SWF0(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70410 + (i) * 4) |
| 6320 | #define SWF1(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x71410 + (i) * 4) |
| 6321 | #define SWF3(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x72414 + (i) * 4) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6322 | #define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 6323 | |
| 6324 | /* Pipe B */ |
Jani Nikula | ed5eb1b | 2018-12-31 16:56:42 +0200 | [diff] [blame] | 6325 | #define _PIPEBDSL (DISPLAY_MMIO_BASE(dev_priv) + 0x71000) |
| 6326 | #define _PIPEBCONF (DISPLAY_MMIO_BASE(dev_priv) + 0x71008) |
| 6327 | #define _PIPEBSTAT (DISPLAY_MMIO_BASE(dev_priv) + 0x71024) |
Ville Syrjälä | 25a2e2d | 2013-10-11 22:24:41 +0300 | [diff] [blame] | 6328 | #define _PIPEBFRAMEHIGH 0x71040 |
| 6329 | #define _PIPEBFRAMEPIXEL 0x71044 |
Jani Nikula | ed5eb1b | 2018-12-31 16:56:42 +0200 | [diff] [blame] | 6330 | #define _PIPEB_FRMCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71040) |
| 6331 | #define _PIPEB_FLIPCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71044) |
Jesse Barnes | 9880b7a | 2009-02-06 10:22:41 -0800 | [diff] [blame] | 6332 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 6333 | |
| 6334 | /* Display B control */ |
Jani Nikula | ed5eb1b | 2018-12-31 16:56:42 +0200 | [diff] [blame] | 6335 | #define _DSPBCNTR (DISPLAY_MMIO_BASE(dev_priv) + 0x71180) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6336 | #define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 6337 | #define DISPPLANE_ALPHA_TRANS_DISABLE 0 |
| 6338 | #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0 |
| 6339 | #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1) |
Jani Nikula | ed5eb1b | 2018-12-31 16:56:42 +0200 | [diff] [blame] | 6340 | #define _DSPBADDR (DISPLAY_MMIO_BASE(dev_priv) + 0x71184) |
| 6341 | #define _DSPBSTRIDE (DISPLAY_MMIO_BASE(dev_priv) + 0x71188) |
| 6342 | #define _DSPBPOS (DISPLAY_MMIO_BASE(dev_priv) + 0x7118C) |
| 6343 | #define _DSPBSIZE (DISPLAY_MMIO_BASE(dev_priv) + 0x71190) |
| 6344 | #define _DSPBSURF (DISPLAY_MMIO_BASE(dev_priv) + 0x7119C) |
| 6345 | #define _DSPBTILEOFF (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4) |
| 6346 | #define _DSPBOFFSET (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4) |
| 6347 | #define _DSPBSURFLIVE (DISPLAY_MMIO_BASE(dev_priv) + 0x711AC) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 6348 | |
Madhav Chauhan | 372610f | 2018-10-15 17:28:04 +0300 | [diff] [blame] | 6349 | /* ICL DSI 0 and 1 */ |
| 6350 | #define _PIPEDSI0CONF 0x7b008 |
| 6351 | #define _PIPEDSI1CONF 0x7b808 |
| 6352 | |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 6353 | /* Sprite A control */ |
| 6354 | #define _DVSACNTR 0x72180 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6355 | #define DVS_ENABLE (1 << 31) |
| 6356 | #define DVS_GAMMA_ENABLE (1 << 30) |
| 6357 | #define DVS_YUV_RANGE_CORRECTION_DISABLE (1 << 27) |
| 6358 | #define DVS_PIXFORMAT_MASK (3 << 25) |
| 6359 | #define DVS_FORMAT_YUV422 (0 << 25) |
| 6360 | #define DVS_FORMAT_RGBX101010 (1 << 25) |
| 6361 | #define DVS_FORMAT_RGBX888 (2 << 25) |
| 6362 | #define DVS_FORMAT_RGBX161616 (3 << 25) |
| 6363 | #define DVS_PIPE_CSC_ENABLE (1 << 24) |
| 6364 | #define DVS_SOURCE_KEY (1 << 22) |
| 6365 | #define DVS_RGB_ORDER_XBGR (1 << 20) |
| 6366 | #define DVS_YUV_FORMAT_BT709 (1 << 18) |
| 6367 | #define DVS_YUV_BYTE_ORDER_MASK (3 << 16) |
| 6368 | #define DVS_YUV_ORDER_YUYV (0 << 16) |
| 6369 | #define DVS_YUV_ORDER_UYVY (1 << 16) |
| 6370 | #define DVS_YUV_ORDER_YVYU (2 << 16) |
| 6371 | #define DVS_YUV_ORDER_VYUY (3 << 16) |
| 6372 | #define DVS_ROTATE_180 (1 << 15) |
| 6373 | #define DVS_DEST_KEY (1 << 2) |
| 6374 | #define DVS_TRICKLE_FEED_DISABLE (1 << 14) |
| 6375 | #define DVS_TILED (1 << 10) |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 6376 | #define _DVSALINOFF 0x72184 |
| 6377 | #define _DVSASTRIDE 0x72188 |
| 6378 | #define _DVSAPOS 0x7218c |
| 6379 | #define _DVSASIZE 0x72190 |
| 6380 | #define _DVSAKEYVAL 0x72194 |
| 6381 | #define _DVSAKEYMSK 0x72198 |
| 6382 | #define _DVSASURF 0x7219c |
| 6383 | #define _DVSAKEYMAXVAL 0x721a0 |
| 6384 | #define _DVSATILEOFF 0x721a4 |
| 6385 | #define _DVSASURFLIVE 0x721ac |
Ville Syrjälä | 94e1572 | 2019-07-03 23:08:21 +0300 | [diff] [blame] | 6386 | #define _DVSAGAMC_G4X 0x721e0 /* g4x */ |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 6387 | #define _DVSASCALE 0x72204 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6388 | #define DVS_SCALE_ENABLE (1 << 31) |
| 6389 | #define DVS_FILTER_MASK (3 << 29) |
| 6390 | #define DVS_FILTER_MEDIUM (0 << 29) |
| 6391 | #define DVS_FILTER_ENHANCING (1 << 29) |
| 6392 | #define DVS_FILTER_SOFTENING (2 << 29) |
| 6393 | #define DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */ |
| 6394 | #define DVS_VERTICAL_OFFSET_ENABLE (1 << 27) |
Ville Syrjälä | 94e1572 | 2019-07-03 23:08:21 +0300 | [diff] [blame] | 6395 | #define _DVSAGAMC_ILK 0x72300 /* ilk/snb */ |
| 6396 | #define _DVSAGAMCMAX_ILK 0x72340 /* ilk/snb */ |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 6397 | |
| 6398 | #define _DVSBCNTR 0x73180 |
| 6399 | #define _DVSBLINOFF 0x73184 |
| 6400 | #define _DVSBSTRIDE 0x73188 |
| 6401 | #define _DVSBPOS 0x7318c |
| 6402 | #define _DVSBSIZE 0x73190 |
| 6403 | #define _DVSBKEYVAL 0x73194 |
| 6404 | #define _DVSBKEYMSK 0x73198 |
| 6405 | #define _DVSBSURF 0x7319c |
| 6406 | #define _DVSBKEYMAXVAL 0x731a0 |
| 6407 | #define _DVSBTILEOFF 0x731a4 |
| 6408 | #define _DVSBSURFLIVE 0x731ac |
Ville Syrjälä | 94e1572 | 2019-07-03 23:08:21 +0300 | [diff] [blame] | 6409 | #define _DVSBGAMC_G4X 0x731e0 /* g4x */ |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 6410 | #define _DVSBSCALE 0x73204 |
Ville Syrjälä | 94e1572 | 2019-07-03 23:08:21 +0300 | [diff] [blame] | 6411 | #define _DVSBGAMC_ILK 0x73300 /* ilk/snb */ |
| 6412 | #define _DVSBGAMCMAX_ILK 0x73340 /* ilk/snb */ |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 6413 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6414 | #define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR) |
| 6415 | #define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF) |
| 6416 | #define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE) |
| 6417 | #define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS) |
| 6418 | #define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF) |
| 6419 | #define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL) |
| 6420 | #define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE) |
| 6421 | #define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE) |
| 6422 | #define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF) |
| 6423 | #define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL) |
| 6424 | #define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK) |
| 6425 | #define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE) |
Ville Syrjälä | 94e1572 | 2019-07-03 23:08:21 +0300 | [diff] [blame] | 6426 | #define DVSGAMC_G4X(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_G4X, _DVSBGAMC_G4X) + (5 - (i)) * 4) /* 6 x u0.8 */ |
| 6427 | #define DVSGAMC_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_ILK, _DVSBGAMC_ILK) + (i) * 4) /* 16 x u0.10 */ |
| 6428 | #define DVSGAMCMAX_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMCMAX_ILK, _DVSBGAMCMAX_ILK) + (i) * 4) /* 3 x u1.10 */ |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 6429 | |
| 6430 | #define _SPRA_CTL 0x70280 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6431 | #define SPRITE_ENABLE (1 << 31) |
| 6432 | #define SPRITE_GAMMA_ENABLE (1 << 30) |
| 6433 | #define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1 << 28) |
| 6434 | #define SPRITE_PIXFORMAT_MASK (7 << 25) |
| 6435 | #define SPRITE_FORMAT_YUV422 (0 << 25) |
| 6436 | #define SPRITE_FORMAT_RGBX101010 (1 << 25) |
| 6437 | #define SPRITE_FORMAT_RGBX888 (2 << 25) |
| 6438 | #define SPRITE_FORMAT_RGBX161616 (3 << 25) |
| 6439 | #define SPRITE_FORMAT_YUV444 (4 << 25) |
| 6440 | #define SPRITE_FORMAT_XR_BGR101010 (5 << 25) /* Extended range */ |
| 6441 | #define SPRITE_PIPE_CSC_ENABLE (1 << 24) |
| 6442 | #define SPRITE_SOURCE_KEY (1 << 22) |
| 6443 | #define SPRITE_RGB_ORDER_RGBX (1 << 20) /* only for 888 and 161616 */ |
| 6444 | #define SPRITE_YUV_TO_RGB_CSC_DISABLE (1 << 19) |
| 6445 | #define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) /* 0 is BT601 */ |
| 6446 | #define SPRITE_YUV_BYTE_ORDER_MASK (3 << 16) |
| 6447 | #define SPRITE_YUV_ORDER_YUYV (0 << 16) |
| 6448 | #define SPRITE_YUV_ORDER_UYVY (1 << 16) |
| 6449 | #define SPRITE_YUV_ORDER_YVYU (2 << 16) |
| 6450 | #define SPRITE_YUV_ORDER_VYUY (3 << 16) |
| 6451 | #define SPRITE_ROTATE_180 (1 << 15) |
| 6452 | #define SPRITE_TRICKLE_FEED_DISABLE (1 << 14) |
Ville Syrjälä | 423ee8e | 2019-07-03 23:08:20 +0300 | [diff] [blame] | 6453 | #define SPRITE_INT_GAMMA_DISABLE (1 << 13) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6454 | #define SPRITE_TILED (1 << 10) |
| 6455 | #define SPRITE_DEST_KEY (1 << 2) |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 6456 | #define _SPRA_LINOFF 0x70284 |
| 6457 | #define _SPRA_STRIDE 0x70288 |
| 6458 | #define _SPRA_POS 0x7028c |
| 6459 | #define _SPRA_SIZE 0x70290 |
| 6460 | #define _SPRA_KEYVAL 0x70294 |
| 6461 | #define _SPRA_KEYMSK 0x70298 |
| 6462 | #define _SPRA_SURF 0x7029c |
| 6463 | #define _SPRA_KEYMAX 0x702a0 |
| 6464 | #define _SPRA_TILEOFF 0x702a4 |
Damien Lespiau | c54173a | 2012-10-26 18:20:11 +0100 | [diff] [blame] | 6465 | #define _SPRA_OFFSET 0x702a4 |
Ville Syrjälä | 32ae46bf | 2012-11-01 19:26:45 +0200 | [diff] [blame] | 6466 | #define _SPRA_SURFLIVE 0x702ac |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 6467 | #define _SPRA_SCALE 0x70304 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6468 | #define SPRITE_SCALE_ENABLE (1 << 31) |
| 6469 | #define SPRITE_FILTER_MASK (3 << 29) |
| 6470 | #define SPRITE_FILTER_MEDIUM (0 << 29) |
| 6471 | #define SPRITE_FILTER_ENHANCING (1 << 29) |
| 6472 | #define SPRITE_FILTER_SOFTENING (2 << 29) |
| 6473 | #define SPRITE_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */ |
| 6474 | #define SPRITE_VERTICAL_OFFSET_ENABLE (1 << 27) |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 6475 | #define _SPRA_GAMC 0x70400 |
Ville Syrjälä | 94e1572 | 2019-07-03 23:08:21 +0300 | [diff] [blame] | 6476 | #define _SPRA_GAMC16 0x70440 |
| 6477 | #define _SPRA_GAMC17 0x7044c |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 6478 | |
| 6479 | #define _SPRB_CTL 0x71280 |
| 6480 | #define _SPRB_LINOFF 0x71284 |
| 6481 | #define _SPRB_STRIDE 0x71288 |
| 6482 | #define _SPRB_POS 0x7128c |
| 6483 | #define _SPRB_SIZE 0x71290 |
| 6484 | #define _SPRB_KEYVAL 0x71294 |
| 6485 | #define _SPRB_KEYMSK 0x71298 |
| 6486 | #define _SPRB_SURF 0x7129c |
| 6487 | #define _SPRB_KEYMAX 0x712a0 |
| 6488 | #define _SPRB_TILEOFF 0x712a4 |
Damien Lespiau | c54173a | 2012-10-26 18:20:11 +0100 | [diff] [blame] | 6489 | #define _SPRB_OFFSET 0x712a4 |
Ville Syrjälä | 32ae46bf | 2012-11-01 19:26:45 +0200 | [diff] [blame] | 6490 | #define _SPRB_SURFLIVE 0x712ac |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 6491 | #define _SPRB_SCALE 0x71304 |
| 6492 | #define _SPRB_GAMC 0x71400 |
Ville Syrjälä | 94e1572 | 2019-07-03 23:08:21 +0300 | [diff] [blame] | 6493 | #define _SPRB_GAMC16 0x71440 |
| 6494 | #define _SPRB_GAMC17 0x7144c |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 6495 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6496 | #define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL) |
| 6497 | #define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF) |
| 6498 | #define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE) |
| 6499 | #define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS) |
| 6500 | #define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE) |
| 6501 | #define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL) |
| 6502 | #define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK) |
| 6503 | #define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF) |
| 6504 | #define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX) |
| 6505 | #define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF) |
| 6506 | #define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET) |
| 6507 | #define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE) |
Ville Syrjälä | 94e1572 | 2019-07-03 23:08:21 +0300 | [diff] [blame] | 6508 | #define SPRGAMC(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC) + (i) * 4) /* 16 x u0.10 */ |
| 6509 | #define SPRGAMC16(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC16, _SPRB_GAMC16) + (i) * 4) /* 3 x u1.10 */ |
| 6510 | #define SPRGAMC17(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC17, _SPRB_GAMC17) + (i) * 4) /* 3 x u2.10 */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6511 | #define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE) |
Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 6512 | |
Ville Syrjälä | 921c3b6 | 2013-06-25 14:16:35 +0300 | [diff] [blame] | 6513 | #define _SPACNTR (VLV_DISPLAY_BASE + 0x72180) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6514 | #define SP_ENABLE (1 << 31) |
| 6515 | #define SP_GAMMA_ENABLE (1 << 30) |
| 6516 | #define SP_PIXFORMAT_MASK (0xf << 26) |
| 6517 | #define SP_FORMAT_YUV422 (0 << 26) |
| 6518 | #define SP_FORMAT_BGR565 (5 << 26) |
| 6519 | #define SP_FORMAT_BGRX8888 (6 << 26) |
| 6520 | #define SP_FORMAT_BGRA8888 (7 << 26) |
| 6521 | #define SP_FORMAT_RGBX1010102 (8 << 26) |
| 6522 | #define SP_FORMAT_RGBA1010102 (9 << 26) |
| 6523 | #define SP_FORMAT_RGBX8888 (0xe << 26) |
| 6524 | #define SP_FORMAT_RGBA8888 (0xf << 26) |
| 6525 | #define SP_ALPHA_PREMULTIPLY (1 << 23) /* CHV pipe B */ |
| 6526 | #define SP_SOURCE_KEY (1 << 22) |
| 6527 | #define SP_YUV_FORMAT_BT709 (1 << 18) |
| 6528 | #define SP_YUV_BYTE_ORDER_MASK (3 << 16) |
| 6529 | #define SP_YUV_ORDER_YUYV (0 << 16) |
| 6530 | #define SP_YUV_ORDER_UYVY (1 << 16) |
| 6531 | #define SP_YUV_ORDER_YVYU (2 << 16) |
| 6532 | #define SP_YUV_ORDER_VYUY (3 << 16) |
| 6533 | #define SP_ROTATE_180 (1 << 15) |
| 6534 | #define SP_TILED (1 << 10) |
| 6535 | #define SP_MIRROR (1 << 8) /* CHV pipe B */ |
Ville Syrjälä | 921c3b6 | 2013-06-25 14:16:35 +0300 | [diff] [blame] | 6536 | #define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184) |
| 6537 | #define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188) |
| 6538 | #define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c) |
| 6539 | #define _SPASIZE (VLV_DISPLAY_BASE + 0x72190) |
| 6540 | #define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194) |
| 6541 | #define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198) |
| 6542 | #define _SPASURF (VLV_DISPLAY_BASE + 0x7219c) |
| 6543 | #define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0) |
| 6544 | #define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4) |
| 6545 | #define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6546 | #define SP_CONST_ALPHA_ENABLE (1 << 31) |
Ville Syrjälä | 5deae91 | 2018-02-14 21:23:23 +0200 | [diff] [blame] | 6547 | #define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0) |
| 6548 | #define SP_CONTRAST(x) ((x) << 18) /* u3.6 */ |
| 6549 | #define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */ |
| 6550 | #define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4) |
| 6551 | #define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */ |
| 6552 | #define SP_SH_COS(x) (x) /* u3.7 */ |
Ville Syrjälä | 94e1572 | 2019-07-03 23:08:21 +0300 | [diff] [blame] | 6553 | #define _SPAGAMC (VLV_DISPLAY_BASE + 0x721e0) |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 6554 | |
Ville Syrjälä | 921c3b6 | 2013-06-25 14:16:35 +0300 | [diff] [blame] | 6555 | #define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280) |
| 6556 | #define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284) |
| 6557 | #define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288) |
| 6558 | #define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c) |
| 6559 | #define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290) |
| 6560 | #define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294) |
| 6561 | #define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298) |
| 6562 | #define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c) |
| 6563 | #define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0) |
| 6564 | #define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4) |
| 6565 | #define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8) |
Ville Syrjälä | 5deae91 | 2018-02-14 21:23:23 +0200 | [diff] [blame] | 6566 | #define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0) |
| 6567 | #define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4) |
Ville Syrjälä | 94e1572 | 2019-07-03 23:08:21 +0300 | [diff] [blame] | 6568 | #define _SPBGAMC (VLV_DISPLAY_BASE + 0x722e0) |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 6569 | |
Ville Syrjälä | 94e1572 | 2019-07-03 23:08:21 +0300 | [diff] [blame] | 6570 | #define _VLV_SPR(pipe, plane_id, reg_a, reg_b) \ |
| 6571 | _PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b)) |
Ville Syrjälä | 83c04a6 | 2016-11-22 18:02:00 +0200 | [diff] [blame] | 6572 | #define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \ |
Ville Syrjälä | 94e1572 | 2019-07-03 23:08:21 +0300 | [diff] [blame] | 6573 | _MMIO(_VLV_SPR((pipe), (plane_id), (reg_a), (reg_b))) |
Ville Syrjälä | 83c04a6 | 2016-11-22 18:02:00 +0200 | [diff] [blame] | 6574 | |
| 6575 | #define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR) |
| 6576 | #define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF) |
| 6577 | #define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE) |
| 6578 | #define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS) |
| 6579 | #define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE) |
| 6580 | #define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL) |
| 6581 | #define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK) |
| 6582 | #define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF) |
| 6583 | #define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL) |
| 6584 | #define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF) |
| 6585 | #define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA) |
Ville Syrjälä | 5deae91 | 2018-02-14 21:23:23 +0200 | [diff] [blame] | 6586 | #define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0) |
| 6587 | #define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1) |
Ville Syrjälä | 94e1572 | 2019-07-03 23:08:21 +0300 | [diff] [blame] | 6588 | #define SPGAMC(pipe, plane_id, i) _MMIO(_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC) + (5 - (i)) * 4) /* 6 x u0.10 */ |
Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 6589 | |
Ville Syrjälä | 6ca2aeb | 2014-10-20 19:47:53 +0300 | [diff] [blame] | 6590 | /* |
| 6591 | * CHV pipe B sprite CSC |
| 6592 | * |
| 6593 | * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff| |
| 6594 | * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff| |
| 6595 | * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff| |
| 6596 | */ |
Ville Syrjälä | 83c04a6 | 2016-11-22 18:02:00 +0200 | [diff] [blame] | 6597 | #define _MMIO_CHV_SPCSC(plane_id, reg) \ |
| 6598 | _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg)) |
| 6599 | |
| 6600 | #define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900) |
| 6601 | #define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904) |
| 6602 | #define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908) |
Ville Syrjälä | 6ca2aeb | 2014-10-20 19:47:53 +0300 | [diff] [blame] | 6603 | #define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */ |
| 6604 | #define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */ |
| 6605 | |
Ville Syrjälä | 83c04a6 | 2016-11-22 18:02:00 +0200 | [diff] [blame] | 6606 | #define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c) |
| 6607 | #define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910) |
| 6608 | #define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914) |
| 6609 | #define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918) |
| 6610 | #define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c) |
Ville Syrjälä | 6ca2aeb | 2014-10-20 19:47:53 +0300 | [diff] [blame] | 6611 | #define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */ |
| 6612 | #define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */ |
| 6613 | |
Ville Syrjälä | 83c04a6 | 2016-11-22 18:02:00 +0200 | [diff] [blame] | 6614 | #define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920) |
| 6615 | #define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924) |
| 6616 | #define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928) |
Ville Syrjälä | 6ca2aeb | 2014-10-20 19:47:53 +0300 | [diff] [blame] | 6617 | #define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */ |
| 6618 | #define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */ |
| 6619 | |
Ville Syrjälä | 83c04a6 | 2016-11-22 18:02:00 +0200 | [diff] [blame] | 6620 | #define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c) |
| 6621 | #define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930) |
| 6622 | #define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934) |
Ville Syrjälä | 6ca2aeb | 2014-10-20 19:47:53 +0300 | [diff] [blame] | 6623 | #define SPCSC_OMAX(x) ((x) << 16) /* u10 */ |
| 6624 | #define SPCSC_OMIN(x) ((x) << 0) /* u10 */ |
| 6625 | |
Damien Lespiau | 70d21f0 | 2013-07-03 21:06:04 +0100 | [diff] [blame] | 6626 | /* Skylake plane registers */ |
| 6627 | |
| 6628 | #define _PLANE_CTL_1_A 0x70180 |
| 6629 | #define _PLANE_CTL_2_A 0x70280 |
| 6630 | #define _PLANE_CTL_3_A 0x70380 |
| 6631 | #define PLANE_CTL_ENABLE (1 << 31) |
James Ausmus | 4036c78 | 2017-11-13 10:11:28 -0800 | [diff] [blame] | 6632 | #define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */ |
Ville Syrjälä | c8624ed | 2018-02-14 21:23:27 +0200 | [diff] [blame] | 6633 | #define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28) |
James Ausmus | b597277 | 2018-01-30 11:49:16 -0200 | [diff] [blame] | 6634 | /* |
| 6635 | * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition |
| 6636 | * expanded to include bit 23 as well. However, the shift-24 based values |
| 6637 | * correctly map to the same formats in ICL, as long as bit 23 is set to 0 |
| 6638 | */ |
Damien Lespiau | 70d21f0 | 2013-07-03 21:06:04 +0100 | [diff] [blame] | 6639 | #define PLANE_CTL_FORMAT_MASK (0xf << 24) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6640 | #define PLANE_CTL_FORMAT_YUV422 (0 << 24) |
| 6641 | #define PLANE_CTL_FORMAT_NV12 (1 << 24) |
| 6642 | #define PLANE_CTL_FORMAT_XRGB_2101010 (2 << 24) |
Juha-Pekka Heikkila | e131221 | 2019-03-04 17:26:30 +0530 | [diff] [blame] | 6643 | #define PLANE_CTL_FORMAT_P010 (3 << 24) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6644 | #define PLANE_CTL_FORMAT_XRGB_8888 (4 << 24) |
Juha-Pekka Heikkila | e131221 | 2019-03-04 17:26:30 +0530 | [diff] [blame] | 6645 | #define PLANE_CTL_FORMAT_P012 (5 << 24) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6646 | #define PLANE_CTL_FORMAT_XRGB_16161616F (6 << 24) |
Juha-Pekka Heikkila | e131221 | 2019-03-04 17:26:30 +0530 | [diff] [blame] | 6647 | #define PLANE_CTL_FORMAT_P016 (7 << 24) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6648 | #define PLANE_CTL_FORMAT_AYUV (8 << 24) |
| 6649 | #define PLANE_CTL_FORMAT_INDEXED (12 << 24) |
| 6650 | #define PLANE_CTL_FORMAT_RGB_565 (14 << 24) |
James Ausmus | b597277 | 2018-01-30 11:49:16 -0200 | [diff] [blame] | 6651 | #define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23) |
James Ausmus | 4036c78 | 2017-11-13 10:11:28 -0800 | [diff] [blame] | 6652 | #define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */ |
Swati Sharma | 696fa00 | 2019-03-04 17:26:34 +0530 | [diff] [blame] | 6653 | #define PLANE_CTL_FORMAT_Y210 (1 << 23) |
| 6654 | #define PLANE_CTL_FORMAT_Y212 (3 << 23) |
| 6655 | #define PLANE_CTL_FORMAT_Y216 (5 << 23) |
| 6656 | #define PLANE_CTL_FORMAT_Y410 (7 << 23) |
| 6657 | #define PLANE_CTL_FORMAT_Y412 (9 << 23) |
| 6658 | #define PLANE_CTL_FORMAT_Y416 (0xb << 23) |
Damien Lespiau | dc2a41b | 2013-12-04 00:49:41 +0000 | [diff] [blame] | 6659 | #define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6660 | #define PLANE_CTL_KEY_ENABLE_SOURCE (1 << 21) |
| 6661 | #define PLANE_CTL_KEY_ENABLE_DESTINATION (2 << 21) |
Damien Lespiau | 70d21f0 | 2013-07-03 21:06:04 +0100 | [diff] [blame] | 6662 | #define PLANE_CTL_ORDER_BGRX (0 << 20) |
| 6663 | #define PLANE_CTL_ORDER_RGBX (1 << 20) |
Maarten Lankhorst | 1e364f9 | 2018-10-18 13:51:33 +0200 | [diff] [blame] | 6664 | #define PLANE_CTL_YUV420_Y_PLANE (1 << 19) |
Ville Syrjälä | b0f5c0b | 2018-02-14 21:23:25 +0200 | [diff] [blame] | 6665 | #define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) |
Damien Lespiau | 70d21f0 | 2013-07-03 21:06:04 +0100 | [diff] [blame] | 6666 | #define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6667 | #define PLANE_CTL_YUV422_YUYV (0 << 16) |
| 6668 | #define PLANE_CTL_YUV422_UYVY (1 << 16) |
| 6669 | #define PLANE_CTL_YUV422_YVYU (2 << 16) |
| 6670 | #define PLANE_CTL_YUV422_VYUY (3 << 16) |
Dhinakaran Pandiyan | 53867b4 | 2018-08-21 18:50:53 -0700 | [diff] [blame] | 6671 | #define PLANE_CTL_RENDER_DECOMPRESSION_ENABLE (1 << 15) |
Damien Lespiau | 70d21f0 | 2013-07-03 21:06:04 +0100 | [diff] [blame] | 6672 | #define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14) |
James Ausmus | 4036c78 | 2017-11-13 10:11:28 -0800 | [diff] [blame] | 6673 | #define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */ |
Damien Lespiau | 70d21f0 | 2013-07-03 21:06:04 +0100 | [diff] [blame] | 6674 | #define PLANE_CTL_TILED_MASK (0x7 << 10) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6675 | #define PLANE_CTL_TILED_LINEAR (0 << 10) |
| 6676 | #define PLANE_CTL_TILED_X (1 << 10) |
| 6677 | #define PLANE_CTL_TILED_Y (4 << 10) |
| 6678 | #define PLANE_CTL_TILED_YF (5 << 10) |
| 6679 | #define PLANE_CTL_FLIP_HORIZONTAL (1 << 8) |
James Ausmus | 4036c78 | 2017-11-13 10:11:28 -0800 | [diff] [blame] | 6680 | #define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6681 | #define PLANE_CTL_ALPHA_DISABLE (0 << 4) |
| 6682 | #define PLANE_CTL_ALPHA_SW_PREMULTIPLY (2 << 4) |
| 6683 | #define PLANE_CTL_ALPHA_HW_PREMULTIPLY (3 << 4) |
Sonika Jindal | 1447dde | 2014-10-04 10:53:31 +0100 | [diff] [blame] | 6684 | #define PLANE_CTL_ROTATE_MASK 0x3 |
| 6685 | #define PLANE_CTL_ROTATE_0 0x0 |
Sonika Jindal | 3b7a511 | 2015-04-10 14:37:29 +0530 | [diff] [blame] | 6686 | #define PLANE_CTL_ROTATE_90 0x1 |
Sonika Jindal | 1447dde | 2014-10-04 10:53:31 +0100 | [diff] [blame] | 6687 | #define PLANE_CTL_ROTATE_180 0x2 |
Sonika Jindal | 3b7a511 | 2015-04-10 14:37:29 +0530 | [diff] [blame] | 6688 | #define PLANE_CTL_ROTATE_270 0x3 |
Damien Lespiau | 70d21f0 | 2013-07-03 21:06:04 +0100 | [diff] [blame] | 6689 | #define _PLANE_STRIDE_1_A 0x70188 |
| 6690 | #define _PLANE_STRIDE_2_A 0x70288 |
| 6691 | #define _PLANE_STRIDE_3_A 0x70388 |
| 6692 | #define _PLANE_POS_1_A 0x7018c |
| 6693 | #define _PLANE_POS_2_A 0x7028c |
| 6694 | #define _PLANE_POS_3_A 0x7038c |
| 6695 | #define _PLANE_SIZE_1_A 0x70190 |
| 6696 | #define _PLANE_SIZE_2_A 0x70290 |
| 6697 | #define _PLANE_SIZE_3_A 0x70390 |
| 6698 | #define _PLANE_SURF_1_A 0x7019c |
| 6699 | #define _PLANE_SURF_2_A 0x7029c |
| 6700 | #define _PLANE_SURF_3_A 0x7039c |
| 6701 | #define _PLANE_OFFSET_1_A 0x701a4 |
| 6702 | #define _PLANE_OFFSET_2_A 0x702a4 |
| 6703 | #define _PLANE_OFFSET_3_A 0x703a4 |
Damien Lespiau | dc2a41b | 2013-12-04 00:49:41 +0000 | [diff] [blame] | 6704 | #define _PLANE_KEYVAL_1_A 0x70194 |
| 6705 | #define _PLANE_KEYVAL_2_A 0x70294 |
| 6706 | #define _PLANE_KEYMSK_1_A 0x70198 |
| 6707 | #define _PLANE_KEYMSK_2_A 0x70298 |
Maarten Lankhorst | b208152 | 2018-08-15 12:34:05 +0200 | [diff] [blame] | 6708 | #define PLANE_KEYMSK_ALPHA_ENABLE (1 << 31) |
Damien Lespiau | dc2a41b | 2013-12-04 00:49:41 +0000 | [diff] [blame] | 6709 | #define _PLANE_KEYMAX_1_A 0x701a0 |
| 6710 | #define _PLANE_KEYMAX_2_A 0x702a0 |
Ville Syrjälä | 7b012bd | 2018-11-07 20:41:38 +0200 | [diff] [blame] | 6711 | #define PLANE_KEYMAX_ALPHA(a) ((a) << 24) |
Ville Syrjälä | 2e2adb0 | 2017-08-01 09:58:13 -0700 | [diff] [blame] | 6712 | #define _PLANE_AUX_DIST_1_A 0x701c0 |
| 6713 | #define _PLANE_AUX_DIST_2_A 0x702c0 |
| 6714 | #define _PLANE_AUX_OFFSET_1_A 0x701c4 |
| 6715 | #define _PLANE_AUX_OFFSET_2_A 0x702c4 |
Maarten Lankhorst | cb2458b | 2018-10-18 13:51:32 +0200 | [diff] [blame] | 6716 | #define _PLANE_CUS_CTL_1_A 0x701c8 |
| 6717 | #define _PLANE_CUS_CTL_2_A 0x702c8 |
| 6718 | #define PLANE_CUS_ENABLE (1 << 31) |
| 6719 | #define PLANE_CUS_PLANE_6 (0 << 30) |
| 6720 | #define PLANE_CUS_PLANE_7 (1 << 30) |
| 6721 | #define PLANE_CUS_HPHASE_SIGN_NEGATIVE (1 << 19) |
| 6722 | #define PLANE_CUS_HPHASE_0 (0 << 16) |
| 6723 | #define PLANE_CUS_HPHASE_0_25 (1 << 16) |
| 6724 | #define PLANE_CUS_HPHASE_0_5 (2 << 16) |
| 6725 | #define PLANE_CUS_VPHASE_SIGN_NEGATIVE (1 << 15) |
| 6726 | #define PLANE_CUS_VPHASE_0 (0 << 12) |
| 6727 | #define PLANE_CUS_VPHASE_0_25 (1 << 12) |
| 6728 | #define PLANE_CUS_VPHASE_0_5 (2 << 12) |
Ander Conselvan de Oliveira | 47f9ea8 | 2017-01-26 13:24:22 +0200 | [diff] [blame] | 6729 | #define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */ |
| 6730 | #define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */ |
| 6731 | #define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */ |
James Ausmus | 077ef1f | 2018-03-28 14:57:56 -0700 | [diff] [blame] | 6732 | #define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */ |
Ville Syrjälä | c8624ed | 2018-02-14 21:23:27 +0200 | [diff] [blame] | 6733 | #define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28) |
Uma Shankar | 6a255da | 2018-11-02 00:40:19 +0530 | [diff] [blame] | 6734 | #define PLANE_COLOR_INPUT_CSC_ENABLE (1 << 20) /* ICL+ */ |
James Ausmus | 077ef1f | 2018-03-28 14:57:56 -0700 | [diff] [blame] | 6735 | #define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */ |
Ville Syrjälä | 38f24f2 | 2018-02-14 21:23:24 +0200 | [diff] [blame] | 6736 | #define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17) |
| 6737 | #define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709 (1 << 17) |
| 6738 | #define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17) |
| 6739 | #define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17) |
| 6740 | #define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17) |
Ander Conselvan de Oliveira | 47f9ea8 | 2017-01-26 13:24:22 +0200 | [diff] [blame] | 6741 | #define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13) |
James Ausmus | 4036c78 | 2017-11-13 10:11:28 -0800 | [diff] [blame] | 6742 | #define PLANE_COLOR_ALPHA_MASK (0x3 << 4) |
| 6743 | #define PLANE_COLOR_ALPHA_DISABLE (0 << 4) |
| 6744 | #define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4) |
| 6745 | #define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4) |
Damien Lespiau | 8211bd5 | 2014-11-04 17:06:44 +0000 | [diff] [blame] | 6746 | #define _PLANE_BUF_CFG_1_A 0x7027c |
| 6747 | #define _PLANE_BUF_CFG_2_A 0x7037c |
Chandra Konduru | 2cd601c | 2015-04-27 15:47:37 -0700 | [diff] [blame] | 6748 | #define _PLANE_NV12_BUF_CFG_1_A 0x70278 |
| 6749 | #define _PLANE_NV12_BUF_CFG_2_A 0x70378 |
Damien Lespiau | 70d21f0 | 2013-07-03 21:06:04 +0100 | [diff] [blame] | 6750 | |
Uma Shankar | 6a255da | 2018-11-02 00:40:19 +0530 | [diff] [blame] | 6751 | /* Input CSC Register Definitions */ |
| 6752 | #define _PLANE_INPUT_CSC_RY_GY_1_A 0x701E0 |
| 6753 | #define _PLANE_INPUT_CSC_RY_GY_2_A 0x702E0 |
| 6754 | |
| 6755 | #define _PLANE_INPUT_CSC_RY_GY_1_B 0x711E0 |
| 6756 | #define _PLANE_INPUT_CSC_RY_GY_2_B 0x712E0 |
| 6757 | |
| 6758 | #define _PLANE_INPUT_CSC_RY_GY_1(pipe) \ |
| 6759 | _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_1_A, \ |
| 6760 | _PLANE_INPUT_CSC_RY_GY_1_B) |
| 6761 | #define _PLANE_INPUT_CSC_RY_GY_2(pipe) \ |
| 6762 | _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_2_A, \ |
| 6763 | _PLANE_INPUT_CSC_RY_GY_2_B) |
| 6764 | |
| 6765 | #define PLANE_INPUT_CSC_COEFF(pipe, plane, index) \ |
| 6766 | _MMIO_PLANE(plane, _PLANE_INPUT_CSC_RY_GY_1(pipe) + (index) * 4, \ |
| 6767 | _PLANE_INPUT_CSC_RY_GY_2(pipe) + (index) * 4) |
| 6768 | |
| 6769 | #define _PLANE_INPUT_CSC_PREOFF_HI_1_A 0x701F8 |
| 6770 | #define _PLANE_INPUT_CSC_PREOFF_HI_2_A 0x702F8 |
| 6771 | |
| 6772 | #define _PLANE_INPUT_CSC_PREOFF_HI_1_B 0x711F8 |
| 6773 | #define _PLANE_INPUT_CSC_PREOFF_HI_2_B 0x712F8 |
| 6774 | |
| 6775 | #define _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) \ |
| 6776 | _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_1_A, \ |
| 6777 | _PLANE_INPUT_CSC_PREOFF_HI_1_B) |
| 6778 | #define _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) \ |
| 6779 | _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_2_A, \ |
| 6780 | _PLANE_INPUT_CSC_PREOFF_HI_2_B) |
| 6781 | #define PLANE_INPUT_CSC_PREOFF(pipe, plane, index) \ |
| 6782 | _MMIO_PLANE(plane, _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) + (index) * 4, \ |
| 6783 | _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) + (index) * 4) |
| 6784 | |
| 6785 | #define _PLANE_INPUT_CSC_POSTOFF_HI_1_A 0x70204 |
| 6786 | #define _PLANE_INPUT_CSC_POSTOFF_HI_2_A 0x70304 |
| 6787 | |
| 6788 | #define _PLANE_INPUT_CSC_POSTOFF_HI_1_B 0x71204 |
| 6789 | #define _PLANE_INPUT_CSC_POSTOFF_HI_2_B 0x71304 |
| 6790 | |
| 6791 | #define _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) \ |
| 6792 | _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_1_A, \ |
| 6793 | _PLANE_INPUT_CSC_POSTOFF_HI_1_B) |
| 6794 | #define _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) \ |
| 6795 | _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_2_A, \ |
| 6796 | _PLANE_INPUT_CSC_POSTOFF_HI_2_B) |
| 6797 | #define PLANE_INPUT_CSC_POSTOFF(pipe, plane, index) \ |
| 6798 | _MMIO_PLANE(plane, _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) + (index) * 4, \ |
| 6799 | _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) + (index) * 4) |
Ander Conselvan de Oliveira | 47f9ea8 | 2017-01-26 13:24:22 +0200 | [diff] [blame] | 6800 | |
Damien Lespiau | 70d21f0 | 2013-07-03 21:06:04 +0100 | [diff] [blame] | 6801 | #define _PLANE_CTL_1_B 0x71180 |
| 6802 | #define _PLANE_CTL_2_B 0x71280 |
| 6803 | #define _PLANE_CTL_3_B 0x71380 |
| 6804 | #define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B) |
| 6805 | #define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B) |
| 6806 | #define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B) |
| 6807 | #define PLANE_CTL(pipe, plane) \ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6808 | _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe)) |
Damien Lespiau | 70d21f0 | 2013-07-03 21:06:04 +0100 | [diff] [blame] | 6809 | |
| 6810 | #define _PLANE_STRIDE_1_B 0x71188 |
| 6811 | #define _PLANE_STRIDE_2_B 0x71288 |
| 6812 | #define _PLANE_STRIDE_3_B 0x71388 |
| 6813 | #define _PLANE_STRIDE_1(pipe) \ |
| 6814 | _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B) |
| 6815 | #define _PLANE_STRIDE_2(pipe) \ |
| 6816 | _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B) |
| 6817 | #define _PLANE_STRIDE_3(pipe) \ |
| 6818 | _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B) |
| 6819 | #define PLANE_STRIDE(pipe, plane) \ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6820 | _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe)) |
Damien Lespiau | 70d21f0 | 2013-07-03 21:06:04 +0100 | [diff] [blame] | 6821 | |
| 6822 | #define _PLANE_POS_1_B 0x7118c |
| 6823 | #define _PLANE_POS_2_B 0x7128c |
| 6824 | #define _PLANE_POS_3_B 0x7138c |
| 6825 | #define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B) |
| 6826 | #define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B) |
| 6827 | #define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B) |
| 6828 | #define PLANE_POS(pipe, plane) \ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6829 | _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe)) |
Damien Lespiau | 70d21f0 | 2013-07-03 21:06:04 +0100 | [diff] [blame] | 6830 | |
| 6831 | #define _PLANE_SIZE_1_B 0x71190 |
| 6832 | #define _PLANE_SIZE_2_B 0x71290 |
| 6833 | #define _PLANE_SIZE_3_B 0x71390 |
| 6834 | #define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B) |
| 6835 | #define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B) |
| 6836 | #define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B) |
| 6837 | #define PLANE_SIZE(pipe, plane) \ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6838 | _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe)) |
Damien Lespiau | 70d21f0 | 2013-07-03 21:06:04 +0100 | [diff] [blame] | 6839 | |
| 6840 | #define _PLANE_SURF_1_B 0x7119c |
| 6841 | #define _PLANE_SURF_2_B 0x7129c |
| 6842 | #define _PLANE_SURF_3_B 0x7139c |
| 6843 | #define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B) |
| 6844 | #define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B) |
| 6845 | #define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B) |
| 6846 | #define PLANE_SURF(pipe, plane) \ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6847 | _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe)) |
Damien Lespiau | 70d21f0 | 2013-07-03 21:06:04 +0100 | [diff] [blame] | 6848 | |
| 6849 | #define _PLANE_OFFSET_1_B 0x711a4 |
| 6850 | #define _PLANE_OFFSET_2_B 0x712a4 |
| 6851 | #define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B) |
| 6852 | #define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B) |
| 6853 | #define PLANE_OFFSET(pipe, plane) \ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6854 | _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe)) |
Damien Lespiau | 70d21f0 | 2013-07-03 21:06:04 +0100 | [diff] [blame] | 6855 | |
Damien Lespiau | dc2a41b | 2013-12-04 00:49:41 +0000 | [diff] [blame] | 6856 | #define _PLANE_KEYVAL_1_B 0x71194 |
| 6857 | #define _PLANE_KEYVAL_2_B 0x71294 |
| 6858 | #define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B) |
| 6859 | #define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B) |
| 6860 | #define PLANE_KEYVAL(pipe, plane) \ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6861 | _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe)) |
Damien Lespiau | dc2a41b | 2013-12-04 00:49:41 +0000 | [diff] [blame] | 6862 | |
| 6863 | #define _PLANE_KEYMSK_1_B 0x71198 |
| 6864 | #define _PLANE_KEYMSK_2_B 0x71298 |
| 6865 | #define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B) |
| 6866 | #define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B) |
| 6867 | #define PLANE_KEYMSK(pipe, plane) \ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6868 | _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe)) |
Damien Lespiau | dc2a41b | 2013-12-04 00:49:41 +0000 | [diff] [blame] | 6869 | |
| 6870 | #define _PLANE_KEYMAX_1_B 0x711a0 |
| 6871 | #define _PLANE_KEYMAX_2_B 0x712a0 |
| 6872 | #define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B) |
| 6873 | #define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B) |
| 6874 | #define PLANE_KEYMAX(pipe, plane) \ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6875 | _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe)) |
Damien Lespiau | dc2a41b | 2013-12-04 00:49:41 +0000 | [diff] [blame] | 6876 | |
Damien Lespiau | 8211bd5 | 2014-11-04 17:06:44 +0000 | [diff] [blame] | 6877 | #define _PLANE_BUF_CFG_1_B 0x7127c |
| 6878 | #define _PLANE_BUF_CFG_2_B 0x7137c |
Ville Syrjälä | d7e449a | 2019-02-05 22:50:56 +0200 | [diff] [blame] | 6879 | #define DDB_ENTRY_MASK 0x7FF /* skl+: 10 bits, icl+ 11 bits */ |
Mahesh Kumar | 37cde11 | 2018-04-26 19:55:17 +0530 | [diff] [blame] | 6880 | #define DDB_ENTRY_END_SHIFT 16 |
Damien Lespiau | 8211bd5 | 2014-11-04 17:06:44 +0000 | [diff] [blame] | 6881 | #define _PLANE_BUF_CFG_1(pipe) \ |
| 6882 | _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B) |
| 6883 | #define _PLANE_BUF_CFG_2(pipe) \ |
| 6884 | _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B) |
| 6885 | #define PLANE_BUF_CFG(pipe, plane) \ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6886 | _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe)) |
Damien Lespiau | 8211bd5 | 2014-11-04 17:06:44 +0000 | [diff] [blame] | 6887 | |
Chandra Konduru | 2cd601c | 2015-04-27 15:47:37 -0700 | [diff] [blame] | 6888 | #define _PLANE_NV12_BUF_CFG_1_B 0x71278 |
| 6889 | #define _PLANE_NV12_BUF_CFG_2_B 0x71378 |
| 6890 | #define _PLANE_NV12_BUF_CFG_1(pipe) \ |
| 6891 | _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B) |
| 6892 | #define _PLANE_NV12_BUF_CFG_2(pipe) \ |
| 6893 | _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B) |
| 6894 | #define PLANE_NV12_BUF_CFG(pipe, plane) \ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6895 | _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe)) |
Chandra Konduru | 2cd601c | 2015-04-27 15:47:37 -0700 | [diff] [blame] | 6896 | |
Ville Syrjälä | 2e2adb0 | 2017-08-01 09:58:13 -0700 | [diff] [blame] | 6897 | #define _PLANE_AUX_DIST_1_B 0x711c0 |
| 6898 | #define _PLANE_AUX_DIST_2_B 0x712c0 |
| 6899 | #define _PLANE_AUX_DIST_1(pipe) \ |
| 6900 | _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B) |
| 6901 | #define _PLANE_AUX_DIST_2(pipe) \ |
| 6902 | _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B) |
| 6903 | #define PLANE_AUX_DIST(pipe, plane) \ |
| 6904 | _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe)) |
| 6905 | |
| 6906 | #define _PLANE_AUX_OFFSET_1_B 0x711c4 |
| 6907 | #define _PLANE_AUX_OFFSET_2_B 0x712c4 |
| 6908 | #define _PLANE_AUX_OFFSET_1(pipe) \ |
| 6909 | _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B) |
| 6910 | #define _PLANE_AUX_OFFSET_2(pipe) \ |
| 6911 | _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B) |
| 6912 | #define PLANE_AUX_OFFSET(pipe, plane) \ |
| 6913 | _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe)) |
| 6914 | |
Maarten Lankhorst | cb2458b | 2018-10-18 13:51:32 +0200 | [diff] [blame] | 6915 | #define _PLANE_CUS_CTL_1_B 0x711c8 |
| 6916 | #define _PLANE_CUS_CTL_2_B 0x712c8 |
| 6917 | #define _PLANE_CUS_CTL_1(pipe) \ |
| 6918 | _PIPE(pipe, _PLANE_CUS_CTL_1_A, _PLANE_CUS_CTL_1_B) |
| 6919 | #define _PLANE_CUS_CTL_2(pipe) \ |
| 6920 | _PIPE(pipe, _PLANE_CUS_CTL_2_A, _PLANE_CUS_CTL_2_B) |
| 6921 | #define PLANE_CUS_CTL(pipe, plane) \ |
| 6922 | _MMIO_PLANE(plane, _PLANE_CUS_CTL_1(pipe), _PLANE_CUS_CTL_2(pipe)) |
| 6923 | |
Ander Conselvan de Oliveira | 47f9ea8 | 2017-01-26 13:24:22 +0200 | [diff] [blame] | 6924 | #define _PLANE_COLOR_CTL_1_B 0x711CC |
| 6925 | #define _PLANE_COLOR_CTL_2_B 0x712CC |
| 6926 | #define _PLANE_COLOR_CTL_3_B 0x713CC |
| 6927 | #define _PLANE_COLOR_CTL_1(pipe) \ |
| 6928 | _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B) |
| 6929 | #define _PLANE_COLOR_CTL_2(pipe) \ |
| 6930 | _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B) |
| 6931 | #define PLANE_COLOR_CTL(pipe, plane) \ |
| 6932 | _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe)) |
| 6933 | |
| 6934 | #/* SKL new cursor registers */ |
Damien Lespiau | 8211bd5 | 2014-11-04 17:06:44 +0000 | [diff] [blame] | 6935 | #define _CUR_BUF_CFG_A 0x7017c |
| 6936 | #define _CUR_BUF_CFG_B 0x7117c |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6937 | #define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B) |
Damien Lespiau | 8211bd5 | 2014-11-04 17:06:44 +0000 | [diff] [blame] | 6938 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 6939 | /* VBIOS regs */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6940 | #define VGACNTRL _MMIO(0x71400) |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 6941 | # define VGA_DISP_DISABLE (1 << 31) |
| 6942 | # define VGA_2X_MODE (1 << 30) |
| 6943 | # define VGA_PIPE_B_SELECT (1 << 29) |
| 6944 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6945 | #define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400) |
Ville Syrjälä | 766aa1c | 2013-01-25 21:44:46 +0200 | [diff] [blame] | 6946 | |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 6947 | /* Ironlake */ |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 6948 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6949 | #define CPU_VGACNTRL _MMIO(0x41000) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 6950 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6951 | #define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030) |
Ville Syrjälä | 40bfd7a | 2015-08-27 23:55:56 +0300 | [diff] [blame] | 6952 | #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4) |
| 6953 | #define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */ |
| 6954 | #define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */ |
| 6955 | #define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */ |
| 6956 | #define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */ |
| 6957 | #define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */ |
| 6958 | #define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0) |
| 6959 | #define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0) |
| 6960 | #define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0) |
| 6961 | #define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 6962 | |
| 6963 | /* refresh rate hardware control */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6964 | #define RR_HW_CTL _MMIO(0x45300) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 6965 | #define RR_HW_LOW_POWER_FRAMES_MASK 0xff |
| 6966 | #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00 |
| 6967 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6968 | #define FDI_PLL_BIOS_0 _MMIO(0x46000) |
Chris Wilson | 021357a | 2010-09-07 20:54:59 +0100 | [diff] [blame] | 6969 | #define FDI_PLL_FB_CLOCK_MASK 0xff |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6970 | #define FDI_PLL_BIOS_1 _MMIO(0x46004) |
| 6971 | #define FDI_PLL_BIOS_2 _MMIO(0x46008) |
| 6972 | #define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c) |
| 6973 | #define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010) |
| 6974 | #define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 6975 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6976 | #define PCH_3DCGDIS0 _MMIO(0x46020) |
Eric Anholt | 8956c8b | 2010-03-18 13:21:14 -0700 | [diff] [blame] | 6977 | # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18) |
| 6978 | # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1) |
| 6979 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6980 | #define PCH_3DCGDIS1 _MMIO(0x46024) |
Eric Anholt | 06f3775 | 2010-12-14 10:06:46 -0800 | [diff] [blame] | 6981 | # define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11) |
| 6982 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 6983 | #define FDI_PLL_FREQ_CTL _MMIO(0x46030) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 6984 | #define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 6985 | #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00 |
| 6986 | #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff |
| 6987 | |
| 6988 | |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 6989 | #define _PIPEA_DATA_M1 0x60030 |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 6990 | #define PIPE_DATA_M1_OFFSET 0 |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 6991 | #define _PIPEA_DATA_N1 0x60034 |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 6992 | #define PIPE_DATA_N1_OFFSET 0 |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 6993 | |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 6994 | #define _PIPEA_DATA_M2 0x60038 |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 6995 | #define PIPE_DATA_M2_OFFSET 0 |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 6996 | #define _PIPEA_DATA_N2 0x6003c |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 6997 | #define PIPE_DATA_N2_OFFSET 0 |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 6998 | |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 6999 | #define _PIPEA_LINK_M1 0x60040 |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 7000 | #define PIPE_LINK_M1_OFFSET 0 |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 7001 | #define _PIPEA_LINK_N1 0x60044 |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 7002 | #define PIPE_LINK_N1_OFFSET 0 |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 7003 | |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 7004 | #define _PIPEA_LINK_M2 0x60048 |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 7005 | #define PIPE_LINK_M2_OFFSET 0 |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 7006 | #define _PIPEA_LINK_N2 0x6004c |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 7007 | #define PIPE_LINK_N2_OFFSET 0 |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 7008 | |
| 7009 | /* PIPEB timing regs are same start from 0x61000 */ |
| 7010 | |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 7011 | #define _PIPEB_DATA_M1 0x61030 |
| 7012 | #define _PIPEB_DATA_N1 0x61034 |
| 7013 | #define _PIPEB_DATA_M2 0x61038 |
| 7014 | #define _PIPEB_DATA_N2 0x6103c |
| 7015 | #define _PIPEB_LINK_M1 0x61040 |
| 7016 | #define _PIPEB_LINK_N1 0x61044 |
| 7017 | #define _PIPEB_LINK_M2 0x61048 |
| 7018 | #define _PIPEB_LINK_N2 0x6104c |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 7019 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7020 | #define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1) |
| 7021 | #define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1) |
| 7022 | #define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2) |
| 7023 | #define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2) |
| 7024 | #define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1) |
| 7025 | #define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1) |
| 7026 | #define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2) |
| 7027 | #define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 7028 | |
| 7029 | /* CPU panel fitter */ |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 7030 | /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */ |
| 7031 | #define _PFA_CTL_1 0x68080 |
| 7032 | #define _PFB_CTL_1 0x68880 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 7033 | #define PF_ENABLE (1 << 31) |
| 7034 | #define PF_PIPE_SEL_MASK_IVB (3 << 29) |
| 7035 | #define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29) |
| 7036 | #define PF_FILTER_MASK (3 << 23) |
| 7037 | #define PF_FILTER_PROGRAMMED (0 << 23) |
| 7038 | #define PF_FILTER_MED_3x3 (1 << 23) |
| 7039 | #define PF_FILTER_EDGE_ENHANCE (2 << 23) |
| 7040 | #define PF_FILTER_EDGE_SOFTEN (3 << 23) |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 7041 | #define _PFA_WIN_SZ 0x68074 |
| 7042 | #define _PFB_WIN_SZ 0x68874 |
| 7043 | #define _PFA_WIN_POS 0x68070 |
| 7044 | #define _PFB_WIN_POS 0x68870 |
| 7045 | #define _PFA_VSCALE 0x68084 |
| 7046 | #define _PFB_VSCALE 0x68884 |
| 7047 | #define _PFA_HSCALE 0x68090 |
| 7048 | #define _PFB_HSCALE 0x68890 |
| 7049 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7050 | #define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1) |
| 7051 | #define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ) |
| 7052 | #define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS) |
| 7053 | #define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE) |
| 7054 | #define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 7055 | |
Jesse Barnes | bd2e244 | 2014-11-13 17:51:47 +0000 | [diff] [blame] | 7056 | #define _PSA_CTL 0x68180 |
| 7057 | #define _PSB_CTL 0x68980 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 7058 | #define PS_ENABLE (1 << 31) |
Jesse Barnes | bd2e244 | 2014-11-13 17:51:47 +0000 | [diff] [blame] | 7059 | #define _PSA_WIN_SZ 0x68174 |
| 7060 | #define _PSB_WIN_SZ 0x68974 |
| 7061 | #define _PSA_WIN_POS 0x68170 |
| 7062 | #define _PSB_WIN_POS 0x68970 |
| 7063 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7064 | #define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL) |
| 7065 | #define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ) |
| 7066 | #define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS) |
Jesse Barnes | bd2e244 | 2014-11-13 17:51:47 +0000 | [diff] [blame] | 7067 | |
Chandra Konduru | 1c9a2d4a | 2015-04-07 15:28:35 -0700 | [diff] [blame] | 7068 | /* |
| 7069 | * Skylake scalers |
| 7070 | */ |
| 7071 | #define _PS_1A_CTRL 0x68180 |
| 7072 | #define _PS_2A_CTRL 0x68280 |
| 7073 | #define _PS_1B_CTRL 0x68980 |
| 7074 | #define _PS_2B_CTRL 0x68A80 |
| 7075 | #define _PS_1C_CTRL 0x69180 |
| 7076 | #define PS_SCALER_EN (1 << 31) |
Maarten Lankhorst | 0aaf29b | 2018-09-21 16:44:37 +0200 | [diff] [blame] | 7077 | #define SKL_PS_SCALER_MODE_MASK (3 << 28) |
| 7078 | #define SKL_PS_SCALER_MODE_DYN (0 << 28) |
| 7079 | #define SKL_PS_SCALER_MODE_HQ (1 << 28) |
Chandra Konduru | e6e1948 | 2018-04-09 09:11:11 +0530 | [diff] [blame] | 7080 | #define SKL_PS_SCALER_MODE_NV12 (2 << 28) |
| 7081 | #define PS_SCALER_MODE_PLANAR (1 << 29) |
Maarten Lankhorst | b1554e2 | 2018-10-18 13:51:31 +0200 | [diff] [blame] | 7082 | #define PS_SCALER_MODE_NORMAL (0 << 29) |
Chandra Konduru | 1c9a2d4a | 2015-04-07 15:28:35 -0700 | [diff] [blame] | 7083 | #define PS_PLANE_SEL_MASK (7 << 25) |
Ville Syrjälä | 68d9753 | 2015-09-18 20:03:39 +0300 | [diff] [blame] | 7084 | #define PS_PLANE_SEL(plane) (((plane) + 1) << 25) |
Chandra Konduru | 1c9a2d4a | 2015-04-07 15:28:35 -0700 | [diff] [blame] | 7085 | #define PS_FILTER_MASK (3 << 23) |
| 7086 | #define PS_FILTER_MEDIUM (0 << 23) |
| 7087 | #define PS_FILTER_EDGE_ENHANCE (2 << 23) |
| 7088 | #define PS_FILTER_BILINEAR (3 << 23) |
| 7089 | #define PS_VERT3TAP (1 << 21) |
| 7090 | #define PS_VERT_INT_INVERT_FIELD1 (0 << 20) |
| 7091 | #define PS_VERT_INT_INVERT_FIELD0 (1 << 20) |
| 7092 | #define PS_PWRUP_PROGRESS (1 << 17) |
| 7093 | #define PS_V_FILTER_BYPASS (1 << 8) |
| 7094 | #define PS_VADAPT_EN (1 << 7) |
| 7095 | #define PS_VADAPT_MODE_MASK (3 << 5) |
| 7096 | #define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5) |
| 7097 | #define PS_VADAPT_MODE_MOD_ADAPT (1 << 5) |
| 7098 | #define PS_VADAPT_MODE_MOST_ADAPT (3 << 5) |
Maarten Lankhorst | b1554e2 | 2018-10-18 13:51:31 +0200 | [diff] [blame] | 7099 | #define PS_PLANE_Y_SEL_MASK (7 << 5) |
| 7100 | #define PS_PLANE_Y_SEL(plane) (((plane) + 1) << 5) |
Chandra Konduru | 1c9a2d4a | 2015-04-07 15:28:35 -0700 | [diff] [blame] | 7101 | |
| 7102 | #define _PS_PWR_GATE_1A 0x68160 |
| 7103 | #define _PS_PWR_GATE_2A 0x68260 |
| 7104 | #define _PS_PWR_GATE_1B 0x68960 |
| 7105 | #define _PS_PWR_GATE_2B 0x68A60 |
| 7106 | #define _PS_PWR_GATE_1C 0x69160 |
| 7107 | #define PS_PWR_GATE_DIS_OVERRIDE (1 << 31) |
| 7108 | #define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3) |
| 7109 | #define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3) |
| 7110 | #define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3) |
| 7111 | #define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3) |
| 7112 | #define PS_PWR_GATE_SLPEN_8 0 |
| 7113 | #define PS_PWR_GATE_SLPEN_16 1 |
| 7114 | #define PS_PWR_GATE_SLPEN_24 2 |
| 7115 | #define PS_PWR_GATE_SLPEN_32 3 |
| 7116 | |
| 7117 | #define _PS_WIN_POS_1A 0x68170 |
| 7118 | #define _PS_WIN_POS_2A 0x68270 |
| 7119 | #define _PS_WIN_POS_1B 0x68970 |
| 7120 | #define _PS_WIN_POS_2B 0x68A70 |
| 7121 | #define _PS_WIN_POS_1C 0x69170 |
| 7122 | |
| 7123 | #define _PS_WIN_SZ_1A 0x68174 |
| 7124 | #define _PS_WIN_SZ_2A 0x68274 |
| 7125 | #define _PS_WIN_SZ_1B 0x68974 |
| 7126 | #define _PS_WIN_SZ_2B 0x68A74 |
| 7127 | #define _PS_WIN_SZ_1C 0x69174 |
| 7128 | |
| 7129 | #define _PS_VSCALE_1A 0x68184 |
| 7130 | #define _PS_VSCALE_2A 0x68284 |
| 7131 | #define _PS_VSCALE_1B 0x68984 |
| 7132 | #define _PS_VSCALE_2B 0x68A84 |
| 7133 | #define _PS_VSCALE_1C 0x69184 |
| 7134 | |
| 7135 | #define _PS_HSCALE_1A 0x68190 |
| 7136 | #define _PS_HSCALE_2A 0x68290 |
| 7137 | #define _PS_HSCALE_1B 0x68990 |
| 7138 | #define _PS_HSCALE_2B 0x68A90 |
| 7139 | #define _PS_HSCALE_1C 0x69190 |
| 7140 | |
| 7141 | #define _PS_VPHASE_1A 0x68188 |
| 7142 | #define _PS_VPHASE_2A 0x68288 |
| 7143 | #define _PS_VPHASE_1B 0x68988 |
| 7144 | #define _PS_VPHASE_2B 0x68A88 |
| 7145 | #define _PS_VPHASE_1C 0x69188 |
Ville Syrjälä | 0a59952 | 2018-05-21 21:56:13 +0300 | [diff] [blame] | 7146 | #define PS_Y_PHASE(x) ((x) << 16) |
| 7147 | #define PS_UV_RGB_PHASE(x) ((x) << 0) |
| 7148 | #define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */ |
| 7149 | #define PS_PHASE_TRIP (1 << 0) |
Chandra Konduru | 1c9a2d4a | 2015-04-07 15:28:35 -0700 | [diff] [blame] | 7150 | |
| 7151 | #define _PS_HPHASE_1A 0x68194 |
| 7152 | #define _PS_HPHASE_2A 0x68294 |
| 7153 | #define _PS_HPHASE_1B 0x68994 |
| 7154 | #define _PS_HPHASE_2B 0x68A94 |
| 7155 | #define _PS_HPHASE_1C 0x69194 |
| 7156 | |
| 7157 | #define _PS_ECC_STAT_1A 0x681D0 |
| 7158 | #define _PS_ECC_STAT_2A 0x682D0 |
| 7159 | #define _PS_ECC_STAT_1B 0x689D0 |
| 7160 | #define _PS_ECC_STAT_2B 0x68AD0 |
| 7161 | #define _PS_ECC_STAT_1C 0x691D0 |
| 7162 | |
Jani Nikula | e67005e | 2018-06-29 13:20:39 +0300 | [diff] [blame] | 7163 | #define _ID(id, a, b) _PICK_EVEN(id, a, b) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7164 | #define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \ |
Chandra Konduru | 1c9a2d4a | 2015-04-07 15:28:35 -0700 | [diff] [blame] | 7165 | _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \ |
| 7166 | _ID(id, _PS_1B_CTRL, _PS_2B_CTRL)) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7167 | #define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \ |
Chandra Konduru | 1c9a2d4a | 2015-04-07 15:28:35 -0700 | [diff] [blame] | 7168 | _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \ |
| 7169 | _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B)) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7170 | #define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \ |
Chandra Konduru | 1c9a2d4a | 2015-04-07 15:28:35 -0700 | [diff] [blame] | 7171 | _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \ |
| 7172 | _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B)) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7173 | #define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \ |
Chandra Konduru | 1c9a2d4a | 2015-04-07 15:28:35 -0700 | [diff] [blame] | 7174 | _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \ |
| 7175 | _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B)) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7176 | #define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \ |
Chandra Konduru | 1c9a2d4a | 2015-04-07 15:28:35 -0700 | [diff] [blame] | 7177 | _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \ |
| 7178 | _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B)) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7179 | #define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \ |
Chandra Konduru | 1c9a2d4a | 2015-04-07 15:28:35 -0700 | [diff] [blame] | 7180 | _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \ |
| 7181 | _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B)) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7182 | #define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \ |
Chandra Konduru | 1c9a2d4a | 2015-04-07 15:28:35 -0700 | [diff] [blame] | 7183 | _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \ |
| 7184 | _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B)) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7185 | #define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \ |
Chandra Konduru | 1c9a2d4a | 2015-04-07 15:28:35 -0700 | [diff] [blame] | 7186 | _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \ |
| 7187 | _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B)) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7188 | #define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \ |
Chandra Konduru | 1c9a2d4a | 2015-04-07 15:28:35 -0700 | [diff] [blame] | 7189 | _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \ |
Ville Syrjälä | 9bca5d0 | 2015-11-04 23:20:16 +0200 | [diff] [blame] | 7190 | _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B)) |
Chandra Konduru | 1c9a2d4a | 2015-04-07 15:28:35 -0700 | [diff] [blame] | 7191 | |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 7192 | /* legacy palette */ |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 7193 | #define _LGC_PALETTE_A 0x4a000 |
| 7194 | #define _LGC_PALETTE_B 0x4a800 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7195 | #define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 7196 | |
Ville Syrjälä | 514462c | 2019-04-01 23:02:28 +0300 | [diff] [blame] | 7197 | /* ilk/snb precision palette */ |
| 7198 | #define _PREC_PALETTE_A 0x4b000 |
| 7199 | #define _PREC_PALETTE_B 0x4c000 |
| 7200 | #define PREC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _PREC_PALETTE_A, _PREC_PALETTE_B) + (i) * 4) |
| 7201 | |
| 7202 | #define _PREC_PIPEAGCMAX 0x4d000 |
| 7203 | #define _PREC_PIPEBGCMAX 0x4d010 |
| 7204 | #define PREC_PIPEGCMAX(pipe, i) _MMIO(_PIPE(pipe, _PIPEAGCMAX, _PIPEBGCMAX) + (i) * 4) |
| 7205 | |
Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 7206 | #define _GAMMA_MODE_A 0x4a480 |
| 7207 | #define _GAMMA_MODE_B 0x4ac80 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7208 | #define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B) |
Uma Shankar | 13717ce | 2019-02-11 19:20:22 +0530 | [diff] [blame] | 7209 | #define PRE_CSC_GAMMA_ENABLE (1 << 31) |
| 7210 | #define POST_CSC_GAMMA_ENABLE (1 << 30) |
Ville Syrjälä | 5bda1ac | 2019-04-01 23:02:26 +0300 | [diff] [blame] | 7211 | #define GAMMA_MODE_MODE_MASK (3 << 0) |
Uma Shankar | 13717ce | 2019-02-11 19:20:22 +0530 | [diff] [blame] | 7212 | #define GAMMA_MODE_MODE_8BIT (0 << 0) |
| 7213 | #define GAMMA_MODE_MODE_10BIT (1 << 0) |
| 7214 | #define GAMMA_MODE_MODE_12BIT (2 << 0) |
Uma Shankar | 377c70e | 2019-06-12 12:14:58 +0530 | [diff] [blame] | 7215 | #define GAMMA_MODE_MODE_SPLIT (3 << 0) /* ivb-bdw */ |
| 7216 | #define GAMMA_MODE_MODE_12BIT_MULTI_SEGMENTED (3 << 0) /* icl + */ |
Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 7217 | |
Damien Lespiau | 8337206 | 2015-10-30 17:53:32 +0200 | [diff] [blame] | 7218 | /* DMC/CSR */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7219 | #define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4) |
Mika Kuoppala | 6fb403d | 2015-10-30 17:54:47 +0200 | [diff] [blame] | 7220 | #define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0 |
| 7221 | #define CSR_HTP_ADDR_SKL 0x00500034 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7222 | #define CSR_SSP_BASE _MMIO(0x8F074) |
| 7223 | #define CSR_HTP_SKL _MMIO(0x8F004) |
| 7224 | #define CSR_LAST_WRITE _MMIO(0x8F034) |
Mika Kuoppala | 6fb403d | 2015-10-30 17:54:47 +0200 | [diff] [blame] | 7225 | #define CSR_LAST_WRITE_VALUE 0xc003b400 |
| 7226 | /* MMIO address range for CSR program (0x80000 - 0x82FFF) */ |
| 7227 | #define CSR_MMIO_START_RANGE 0x80000 |
| 7228 | #define CSR_MMIO_END_RANGE 0x8FFFF |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7229 | #define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030) |
| 7230 | #define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C) |
| 7231 | #define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038) |
José Roberto de Souza | 5d57106 | 2019-07-25 17:24:10 -0700 | [diff] [blame] | 7232 | #define TGL_DMC_DEBUG_DC5_COUNT _MMIO(0x101084) |
| 7233 | #define TGL_DMC_DEBUG_DC6_COUNT _MMIO(0x101088) |
Damien Lespiau | 8337206 | 2015-10-30 17:53:32 +0200 | [diff] [blame] | 7234 | |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 7235 | /* interrupts */ |
| 7236 | #define DE_MASTER_IRQ_CONTROL (1 << 31) |
| 7237 | #define DE_SPRITEB_FLIP_DONE (1 << 29) |
| 7238 | #define DE_SPRITEA_FLIP_DONE (1 << 28) |
| 7239 | #define DE_PLANEB_FLIP_DONE (1 << 27) |
| 7240 | #define DE_PLANEA_FLIP_DONE (1 << 26) |
Daniel Vetter | 40da17c2 | 2013-10-21 18:04:36 +0200 | [diff] [blame] | 7241 | #define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane))) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 7242 | #define DE_PCU_EVENT (1 << 25) |
| 7243 | #define DE_GTT_FAULT (1 << 24) |
| 7244 | #define DE_POISON (1 << 23) |
| 7245 | #define DE_PERFORM_COUNTER (1 << 22) |
| 7246 | #define DE_PCH_EVENT (1 << 21) |
| 7247 | #define DE_AUX_CHANNEL_A (1 << 20) |
| 7248 | #define DE_DP_A_HOTPLUG (1 << 19) |
| 7249 | #define DE_GSE (1 << 18) |
| 7250 | #define DE_PIPEB_VBLANK (1 << 15) |
| 7251 | #define DE_PIPEB_EVEN_FIELD (1 << 14) |
| 7252 | #define DE_PIPEB_ODD_FIELD (1 << 13) |
| 7253 | #define DE_PIPEB_LINE_COMPARE (1 << 12) |
| 7254 | #define DE_PIPEB_VSYNC (1 << 11) |
Daniel Vetter | 5b3a856 | 2013-10-16 22:55:48 +0200 | [diff] [blame] | 7255 | #define DE_PIPEB_CRC_DONE (1 << 10) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 7256 | #define DE_PIPEB_FIFO_UNDERRUN (1 << 8) |
| 7257 | #define DE_PIPEA_VBLANK (1 << 7) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 7258 | #define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe))) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 7259 | #define DE_PIPEA_EVEN_FIELD (1 << 6) |
| 7260 | #define DE_PIPEA_ODD_FIELD (1 << 5) |
| 7261 | #define DE_PIPEA_LINE_COMPARE (1 << 4) |
| 7262 | #define DE_PIPEA_VSYNC (1 << 3) |
Daniel Vetter | 5b3a856 | 2013-10-16 22:55:48 +0200 | [diff] [blame] | 7263 | #define DE_PIPEA_CRC_DONE (1 << 2) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 7264 | #define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe))) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 7265 | #define DE_PIPEA_FIFO_UNDERRUN (1 << 0) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 7266 | #define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe))) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 7267 | |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 7268 | /* More Ivybridge lolz */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 7269 | #define DE_ERR_INT_IVB (1 << 30) |
| 7270 | #define DE_GSE_IVB (1 << 29) |
| 7271 | #define DE_PCH_EVENT_IVB (1 << 28) |
| 7272 | #define DE_DP_A_HOTPLUG_IVB (1 << 27) |
| 7273 | #define DE_AUX_CHANNEL_A_IVB (1 << 26) |
| 7274 | #define DE_EDP_PSR_INT_HSW (1 << 19) |
| 7275 | #define DE_SPRITEC_FLIP_DONE_IVB (1 << 14) |
| 7276 | #define DE_PLANEC_FLIP_DONE_IVB (1 << 13) |
| 7277 | #define DE_PIPEC_VBLANK_IVB (1 << 10) |
| 7278 | #define DE_SPRITEB_FLIP_DONE_IVB (1 << 9) |
| 7279 | #define DE_PLANEB_FLIP_DONE_IVB (1 << 8) |
| 7280 | #define DE_PIPEB_VBLANK_IVB (1 << 5) |
| 7281 | #define DE_SPRITEA_FLIP_DONE_IVB (1 << 4) |
| 7282 | #define DE_PLANEA_FLIP_DONE_IVB (1 << 3) |
| 7283 | #define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane))) |
| 7284 | #define DE_PIPEA_VBLANK_IVB (1 << 0) |
Ville Syrjälä | 68d9753 | 2015-09-18 20:03:39 +0300 | [diff] [blame] | 7285 | #define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5)) |
Paulo Zanoni | b518421 | 2013-07-12 20:00:08 -0300 | [diff] [blame] | 7286 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7287 | #define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 7288 | #define MASTER_INTERRUPT_ENABLE (1 << 31) |
Jesse Barnes | 7eea1dd | 2012-03-22 14:38:44 -0700 | [diff] [blame] | 7289 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7290 | #define DEISR _MMIO(0x44000) |
| 7291 | #define DEIMR _MMIO(0x44004) |
| 7292 | #define DEIIR _MMIO(0x44008) |
| 7293 | #define DEIER _MMIO(0x4400c) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 7294 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7295 | #define GTISR _MMIO(0x44010) |
| 7296 | #define GTIMR _MMIO(0x44014) |
| 7297 | #define GTIIR _MMIO(0x44018) |
| 7298 | #define GTIER _MMIO(0x4401c) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 7299 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7300 | #define GEN8_MASTER_IRQ _MMIO(0x44200) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 7301 | #define GEN8_MASTER_IRQ_CONTROL (1 << 31) |
| 7302 | #define GEN8_PCU_IRQ (1 << 30) |
| 7303 | #define GEN8_DE_PCH_IRQ (1 << 23) |
| 7304 | #define GEN8_DE_MISC_IRQ (1 << 22) |
| 7305 | #define GEN8_DE_PORT_IRQ (1 << 20) |
| 7306 | #define GEN8_DE_PIPE_C_IRQ (1 << 18) |
| 7307 | #define GEN8_DE_PIPE_B_IRQ (1 << 17) |
| 7308 | #define GEN8_DE_PIPE_A_IRQ (1 << 16) |
| 7309 | #define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe))) |
| 7310 | #define GEN8_GT_VECS_IRQ (1 << 6) |
| 7311 | #define GEN8_GT_GUC_IRQ (1 << 5) |
| 7312 | #define GEN8_GT_PM_IRQ (1 << 4) |
Chris Wilson | 8a68d46 | 2019-03-05 18:03:30 +0000 | [diff] [blame] | 7313 | #define GEN8_GT_VCS1_IRQ (1 << 3) /* NB: VCS2 in bspec! */ |
| 7314 | #define GEN8_GT_VCS0_IRQ (1 << 2) /* NB: VCS1 in bpsec! */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 7315 | #define GEN8_GT_BCS_IRQ (1 << 1) |
| 7316 | #define GEN8_GT_RCS_IRQ (1 << 0) |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 7317 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7318 | #define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which))) |
| 7319 | #define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which))) |
| 7320 | #define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which))) |
| 7321 | #define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which))) |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 7322 | |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 7323 | #define GEN8_RCS_IRQ_SHIFT 0 |
Dave Gordon | 4df001d | 2015-08-12 15:43:42 +0100 | [diff] [blame] | 7324 | #define GEN8_BCS_IRQ_SHIFT 16 |
Chris Wilson | 8a68d46 | 2019-03-05 18:03:30 +0000 | [diff] [blame] | 7325 | #define GEN8_VCS0_IRQ_SHIFT 0 /* NB: VCS1 in bspec! */ |
| 7326 | #define GEN8_VCS1_IRQ_SHIFT 16 /* NB: VCS2 in bpsec! */ |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 7327 | #define GEN8_VECS_IRQ_SHIFT 0 |
Dave Gordon | 4df001d | 2015-08-12 15:43:42 +0100 | [diff] [blame] | 7328 | #define GEN8_WD_IRQ_SHIFT 16 |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 7329 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7330 | #define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe))) |
| 7331 | #define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe))) |
| 7332 | #define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe))) |
| 7333 | #define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe))) |
Daniel Vetter | 38d83c96 | 2013-11-07 11:05:46 +0100 | [diff] [blame] | 7334 | #define GEN8_PIPE_FIFO_UNDERRUN (1 << 31) |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 7335 | #define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29) |
| 7336 | #define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28) |
| 7337 | #define GEN8_PIPE_CURSOR_FAULT (1 << 10) |
| 7338 | #define GEN8_PIPE_SPRITE_FAULT (1 << 9) |
| 7339 | #define GEN8_PIPE_PRIMARY_FAULT (1 << 8) |
| 7340 | #define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5) |
Damien Lespiau | d0e1f1c | 2014-04-08 01:22:44 +0100 | [diff] [blame] | 7341 | #define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4) |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 7342 | #define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2) |
| 7343 | #define GEN8_PIPE_VSYNC (1 << 1) |
| 7344 | #define GEN8_PIPE_VBLANK (1 << 0) |
Damien Lespiau | 770de83d | 2014-03-20 20:45:01 +0000 | [diff] [blame] | 7345 | #define GEN9_PIPE_CURSOR_FAULT (1 << 11) |
Damien Lespiau | b21249c | 2015-03-17 11:39:33 +0200 | [diff] [blame] | 7346 | #define GEN9_PIPE_PLANE4_FAULT (1 << 10) |
Damien Lespiau | 770de83d | 2014-03-20 20:45:01 +0000 | [diff] [blame] | 7347 | #define GEN9_PIPE_PLANE3_FAULT (1 << 9) |
| 7348 | #define GEN9_PIPE_PLANE2_FAULT (1 << 8) |
| 7349 | #define GEN9_PIPE_PLANE1_FAULT (1 << 7) |
Damien Lespiau | b21249c | 2015-03-17 11:39:33 +0200 | [diff] [blame] | 7350 | #define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6) |
Damien Lespiau | 770de83d | 2014-03-20 20:45:01 +0000 | [diff] [blame] | 7351 | #define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5) |
| 7352 | #define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4) |
| 7353 | #define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3) |
Ville Syrjälä | 68d9753 | 2015-09-18 20:03:39 +0300 | [diff] [blame] | 7354 | #define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p))) |
Daniel Vetter | 30100f2 | 2013-11-07 14:49:24 +0100 | [diff] [blame] | 7355 | #define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \ |
| 7356 | (GEN8_PIPE_CURSOR_FAULT | \ |
| 7357 | GEN8_PIPE_SPRITE_FAULT | \ |
| 7358 | GEN8_PIPE_PRIMARY_FAULT) |
Damien Lespiau | 770de83d | 2014-03-20 20:45:01 +0000 | [diff] [blame] | 7359 | #define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \ |
| 7360 | (GEN9_PIPE_CURSOR_FAULT | \ |
Damien Lespiau | b21249c | 2015-03-17 11:39:33 +0200 | [diff] [blame] | 7361 | GEN9_PIPE_PLANE4_FAULT | \ |
Damien Lespiau | 770de83d | 2014-03-20 20:45:01 +0000 | [diff] [blame] | 7362 | GEN9_PIPE_PLANE3_FAULT | \ |
| 7363 | GEN9_PIPE_PLANE2_FAULT | \ |
| 7364 | GEN9_PIPE_PLANE1_FAULT) |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 7365 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7366 | #define GEN8_DE_PORT_ISR _MMIO(0x44440) |
| 7367 | #define GEN8_DE_PORT_IMR _MMIO(0x44444) |
| 7368 | #define GEN8_DE_PORT_IIR _MMIO(0x44448) |
| 7369 | #define GEN8_DE_PORT_IER _MMIO(0x4444c) |
James Ausmus | bb187e9 | 2018-06-11 17:25:12 -0700 | [diff] [blame] | 7370 | #define ICL_AUX_CHANNEL_E (1 << 29) |
Rodrigo Vivi | a324fca | 2018-01-29 15:22:15 -0800 | [diff] [blame] | 7371 | #define CNL_AUX_CHANNEL_F (1 << 28) |
Jesse Barnes | 88e0470 | 2014-11-13 17:51:48 +0000 | [diff] [blame] | 7372 | #define GEN9_AUX_CHANNEL_D (1 << 27) |
| 7373 | #define GEN9_AUX_CHANNEL_C (1 << 26) |
| 7374 | #define GEN9_AUX_CHANNEL_B (1 << 25) |
Shashank Sharma | e0a20ad | 2015-03-27 14:54:14 +0200 | [diff] [blame] | 7375 | #define BXT_DE_PORT_HP_DDIC (1 << 5) |
| 7376 | #define BXT_DE_PORT_HP_DDIB (1 << 4) |
| 7377 | #define BXT_DE_PORT_HP_DDIA (1 << 3) |
| 7378 | #define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \ |
| 7379 | BXT_DE_PORT_HP_DDIB | \ |
| 7380 | BXT_DE_PORT_HP_DDIC) |
| 7381 | #define GEN8_PORT_DP_A_HOTPLUG (1 << 3) |
Shashank Sharma | 9e63743 | 2014-08-22 17:40:43 +0530 | [diff] [blame] | 7382 | #define BXT_DE_PORT_GMBUS (1 << 1) |
Daniel Vetter | 6d766f0 | 2013-11-07 14:49:55 +0100 | [diff] [blame] | 7383 | #define GEN8_AUX_CHANNEL_A (1 << 0) |
Lucas De Marchi | 55523360 | 2019-07-25 16:48:13 -0700 | [diff] [blame] | 7384 | #define TGL_DE_PORT_AUX_DDIC (1 << 2) |
| 7385 | #define TGL_DE_PORT_AUX_DDIB (1 << 1) |
| 7386 | #define TGL_DE_PORT_AUX_DDIA (1 << 0) |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 7387 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7388 | #define GEN8_DE_MISC_ISR _MMIO(0x44460) |
| 7389 | #define GEN8_DE_MISC_IMR _MMIO(0x44464) |
| 7390 | #define GEN8_DE_MISC_IIR _MMIO(0x44468) |
| 7391 | #define GEN8_DE_MISC_IER _MMIO(0x4446c) |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 7392 | #define GEN8_DE_MISC_GSE (1 << 27) |
Ville Syrjälä | e04f7ec | 2018-04-03 14:24:18 -0700 | [diff] [blame] | 7393 | #define GEN8_DE_EDP_PSR (1 << 19) |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 7394 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7395 | #define GEN8_PCU_ISR _MMIO(0x444e0) |
| 7396 | #define GEN8_PCU_IMR _MMIO(0x444e4) |
| 7397 | #define GEN8_PCU_IIR _MMIO(0x444e8) |
| 7398 | #define GEN8_PCU_IER _MMIO(0x444ec) |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 7399 | |
Dhinakaran Pandiyan | df0d28c | 2018-06-15 17:05:28 -0700 | [diff] [blame] | 7400 | #define GEN11_GU_MISC_ISR _MMIO(0x444f0) |
| 7401 | #define GEN11_GU_MISC_IMR _MMIO(0x444f4) |
| 7402 | #define GEN11_GU_MISC_IIR _MMIO(0x444f8) |
| 7403 | #define GEN11_GU_MISC_IER _MMIO(0x444fc) |
| 7404 | #define GEN11_GU_MISC_GSE (1 << 27) |
| 7405 | |
Tvrtko Ursulin | a6358dd | 2018-01-09 21:23:13 -0200 | [diff] [blame] | 7406 | #define GEN11_GFX_MSTR_IRQ _MMIO(0x190010) |
| 7407 | #define GEN11_MASTER_IRQ (1 << 31) |
| 7408 | #define GEN11_PCU_IRQ (1 << 30) |
Dhinakaran Pandiyan | df0d28c | 2018-06-15 17:05:28 -0700 | [diff] [blame] | 7409 | #define GEN11_GU_MISC_IRQ (1 << 29) |
Tvrtko Ursulin | a6358dd | 2018-01-09 21:23:13 -0200 | [diff] [blame] | 7410 | #define GEN11_DISPLAY_IRQ (1 << 16) |
| 7411 | #define GEN11_GT_DW_IRQ(x) (1 << (x)) |
| 7412 | #define GEN11_GT_DW1_IRQ (1 << 1) |
| 7413 | #define GEN11_GT_DW0_IRQ (1 << 0) |
| 7414 | |
| 7415 | #define GEN11_DISPLAY_INT_CTL _MMIO(0x44200) |
| 7416 | #define GEN11_DISPLAY_IRQ_ENABLE (1 << 31) |
| 7417 | #define GEN11_AUDIO_CODEC_IRQ (1 << 24) |
| 7418 | #define GEN11_DE_PCH_IRQ (1 << 23) |
| 7419 | #define GEN11_DE_MISC_IRQ (1 << 22) |
Dhinakaran Pandiyan | 121e758 | 2018-06-15 17:05:29 -0700 | [diff] [blame] | 7420 | #define GEN11_DE_HPD_IRQ (1 << 21) |
Tvrtko Ursulin | a6358dd | 2018-01-09 21:23:13 -0200 | [diff] [blame] | 7421 | #define GEN11_DE_PORT_IRQ (1 << 20) |
| 7422 | #define GEN11_DE_PIPE_C (1 << 18) |
| 7423 | #define GEN11_DE_PIPE_B (1 << 17) |
| 7424 | #define GEN11_DE_PIPE_A (1 << 16) |
| 7425 | |
Dhinakaran Pandiyan | 121e758 | 2018-06-15 17:05:29 -0700 | [diff] [blame] | 7426 | #define GEN11_DE_HPD_ISR _MMIO(0x44470) |
| 7427 | #define GEN11_DE_HPD_IMR _MMIO(0x44474) |
| 7428 | #define GEN11_DE_HPD_IIR _MMIO(0x44478) |
| 7429 | #define GEN11_DE_HPD_IER _MMIO(0x4447c) |
José Roberto de Souza | 48ef15d | 2019-07-25 16:48:12 -0700 | [diff] [blame] | 7430 | #define GEN12_TC6_HOTPLUG (1 << 21) |
| 7431 | #define GEN12_TC5_HOTPLUG (1 << 20) |
Dhinakaran Pandiyan | 121e758 | 2018-06-15 17:05:29 -0700 | [diff] [blame] | 7432 | #define GEN11_TC4_HOTPLUG (1 << 19) |
| 7433 | #define GEN11_TC3_HOTPLUG (1 << 18) |
| 7434 | #define GEN11_TC2_HOTPLUG (1 << 17) |
| 7435 | #define GEN11_TC1_HOTPLUG (1 << 16) |
Paulo Zanoni | b9fcdda | 2018-07-25 12:59:27 -0700 | [diff] [blame] | 7436 | #define GEN11_TC_HOTPLUG(tc_port) (1 << ((tc_port) + 16)) |
José Roberto de Souza | 48ef15d | 2019-07-25 16:48:12 -0700 | [diff] [blame] | 7437 | #define GEN11_DE_TC_HOTPLUG_MASK (GEN12_TC6_HOTPLUG | \ |
| 7438 | GEN12_TC5_HOTPLUG | \ |
| 7439 | GEN11_TC4_HOTPLUG | \ |
Dhinakaran Pandiyan | 121e758 | 2018-06-15 17:05:29 -0700 | [diff] [blame] | 7440 | GEN11_TC3_HOTPLUG | \ |
| 7441 | GEN11_TC2_HOTPLUG | \ |
| 7442 | GEN11_TC1_HOTPLUG) |
José Roberto de Souza | 48ef15d | 2019-07-25 16:48:12 -0700 | [diff] [blame] | 7443 | #define GEN12_TBT6_HOTPLUG (1 << 5) |
| 7444 | #define GEN12_TBT5_HOTPLUG (1 << 4) |
Dhinakaran Pandiyan | b796b97 | 2018-06-15 17:05:30 -0700 | [diff] [blame] | 7445 | #define GEN11_TBT4_HOTPLUG (1 << 3) |
| 7446 | #define GEN11_TBT3_HOTPLUG (1 << 2) |
| 7447 | #define GEN11_TBT2_HOTPLUG (1 << 1) |
| 7448 | #define GEN11_TBT1_HOTPLUG (1 << 0) |
Paulo Zanoni | b9fcdda | 2018-07-25 12:59:27 -0700 | [diff] [blame] | 7449 | #define GEN11_TBT_HOTPLUG(tc_port) (1 << (tc_port)) |
José Roberto de Souza | 48ef15d | 2019-07-25 16:48:12 -0700 | [diff] [blame] | 7450 | #define GEN11_DE_TBT_HOTPLUG_MASK (GEN12_TBT6_HOTPLUG | \ |
| 7451 | GEN12_TBT5_HOTPLUG | \ |
| 7452 | GEN11_TBT4_HOTPLUG | \ |
Dhinakaran Pandiyan | b796b97 | 2018-06-15 17:05:30 -0700 | [diff] [blame] | 7453 | GEN11_TBT3_HOTPLUG | \ |
| 7454 | GEN11_TBT2_HOTPLUG | \ |
| 7455 | GEN11_TBT1_HOTPLUG) |
Dhinakaran Pandiyan | 121e758 | 2018-06-15 17:05:29 -0700 | [diff] [blame] | 7456 | |
Dhinakaran Pandiyan | b796b97 | 2018-06-15 17:05:30 -0700 | [diff] [blame] | 7457 | #define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030) |
Dhinakaran Pandiyan | 121e758 | 2018-06-15 17:05:29 -0700 | [diff] [blame] | 7458 | #define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038) |
| 7459 | #define GEN11_HOTPLUG_CTL_ENABLE(tc_port) (8 << (tc_port) * 4) |
| 7460 | #define GEN11_HOTPLUG_CTL_LONG_DETECT(tc_port) (2 << (tc_port) * 4) |
| 7461 | #define GEN11_HOTPLUG_CTL_SHORT_DETECT(tc_port) (1 << (tc_port) * 4) |
| 7462 | #define GEN11_HOTPLUG_CTL_NO_DETECT(tc_port) (0 << (tc_port) * 4) |
| 7463 | |
Tvrtko Ursulin | a6358dd | 2018-01-09 21:23:13 -0200 | [diff] [blame] | 7464 | #define GEN11_GT_INTR_DW0 _MMIO(0x190018) |
| 7465 | #define GEN11_CSME (31) |
| 7466 | #define GEN11_GUNIT (28) |
| 7467 | #define GEN11_GUC (25) |
| 7468 | #define GEN11_WDPERF (20) |
| 7469 | #define GEN11_KCR (19) |
| 7470 | #define GEN11_GTPM (16) |
| 7471 | #define GEN11_BCS (15) |
| 7472 | #define GEN11_RCS0 (0) |
| 7473 | |
| 7474 | #define GEN11_GT_INTR_DW1 _MMIO(0x19001c) |
| 7475 | #define GEN11_VECS(x) (31 - (x)) |
| 7476 | #define GEN11_VCS(x) (x) |
| 7477 | |
Paulo Zanoni | 9e8789e | 2018-06-12 16:56:54 -0700 | [diff] [blame] | 7478 | #define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4)) |
Tvrtko Ursulin | a6358dd | 2018-01-09 21:23:13 -0200 | [diff] [blame] | 7479 | |
| 7480 | #define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060) |
| 7481 | #define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064) |
| 7482 | #define GEN11_INTR_DATA_VALID (1 << 31) |
Mika Kuoppala | f744dbc | 2018-04-06 12:31:45 +0300 | [diff] [blame] | 7483 | #define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16) |
| 7484 | #define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20) |
| 7485 | #define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff) |
Daniele Ceraolo Spurio | 3d7b303 | 2019-08-15 18:23:39 -0700 | [diff] [blame] | 7486 | /* irq instances for OTHER_CLASS */ |
| 7487 | #define OTHER_GUC_INSTANCE 0 |
| 7488 | #define OTHER_GTPM_INSTANCE 1 |
Tvrtko Ursulin | a6358dd | 2018-01-09 21:23:13 -0200 | [diff] [blame] | 7489 | |
Paulo Zanoni | 9e8789e | 2018-06-12 16:56:54 -0700 | [diff] [blame] | 7490 | #define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4)) |
Tvrtko Ursulin | a6358dd | 2018-01-09 21:23:13 -0200 | [diff] [blame] | 7491 | |
| 7492 | #define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070) |
| 7493 | #define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074) |
| 7494 | |
Paulo Zanoni | 9e8789e | 2018-06-12 16:56:54 -0700 | [diff] [blame] | 7495 | #define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4)) |
Tvrtko Ursulin | a6358dd | 2018-01-09 21:23:13 -0200 | [diff] [blame] | 7496 | |
| 7497 | #define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030) |
| 7498 | #define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034) |
| 7499 | #define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038) |
| 7500 | #define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c) |
| 7501 | #define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040) |
| 7502 | #define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044) |
| 7503 | |
| 7504 | #define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090) |
| 7505 | #define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0) |
| 7506 | #define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8) |
| 7507 | #define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac) |
| 7508 | #define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0) |
| 7509 | #define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8) |
| 7510 | #define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec) |
| 7511 | #define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0) |
| 7512 | #define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4) |
| 7513 | |
Oscar Mateo | 54c52a8 | 2019-05-27 18:36:08 +0000 | [diff] [blame] | 7514 | #define ENGINE1_MASK REG_GENMASK(31, 16) |
| 7515 | #define ENGINE0_MASK REG_GENMASK(15, 0) |
| 7516 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7517 | #define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004) |
Eric Anholt | 67e92af | 2010-11-06 14:53:33 -0700 | [diff] [blame] | 7518 | /* Required on all Ironlake and Sandybridge according to the B-Spec. */ |
| 7519 | #define ILK_ELPIN_409_SELECT (1 << 25) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 7520 | #define ILK_DPARB_GATE (1 << 22) |
| 7521 | #define ILK_VSDPFD_FULL (1 << 21) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7522 | #define FUSE_STRAP _MMIO(0x42014) |
Damien Lespiau | e358990 | 2014-02-07 19:12:50 +0000 | [diff] [blame] | 7523 | #define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31) |
| 7524 | #define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30) |
| 7525 | #define ILK_DISPLAY_DEBUG_DISABLE (1 << 29) |
Gabriel Feceoru | 8c448ca | 2016-01-22 13:28:45 +0200 | [diff] [blame] | 7526 | #define IVB_PIPE_C_DISABLE (1 << 28) |
Damien Lespiau | e358990 | 2014-02-07 19:12:50 +0000 | [diff] [blame] | 7527 | #define ILK_HDCP_DISABLE (1 << 25) |
| 7528 | #define ILK_eDP_A_DISABLE (1 << 24) |
| 7529 | #define HSW_CDCLK_LIMIT (1 << 24) |
| 7530 | #define ILK_DESKTOP (1 << 23) |
Ville Syrjälä | b16c7ed | 2019-06-04 23:09:29 +0300 | [diff] [blame] | 7531 | #define HSW_CPU_SSC_ENABLE (1 << 21) |
Yuanhan Liu | 1398261 | 2010-12-15 15:42:31 +0800 | [diff] [blame] | 7532 | |
Ville Syrjälä | 8676178 | 2019-06-04 23:09:33 +0300 | [diff] [blame] | 7533 | #define FUSE_STRAP3 _MMIO(0x42020) |
| 7534 | #define HSW_REF_CLK_SELECT (1 << 1) |
| 7535 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7536 | #define ILK_DSPCLK_GATE_D _MMIO(0x42020) |
Damien Lespiau | 231e54f | 2012-10-19 17:55:41 +0100 | [diff] [blame] | 7537 | #define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) |
| 7538 | #define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9) |
| 7539 | #define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8) |
| 7540 | #define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7) |
| 7541 | #define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5) |
Zhenyu Wang | 7f8a856 | 2010-04-01 13:07:53 +0800 | [diff] [blame] | 7542 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7543 | #define IVB_CHICKEN3 _MMIO(0x4200c) |
Eric Anholt | 116ac8d | 2011-12-21 10:31:09 -0800 | [diff] [blame] | 7544 | # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5) |
| 7545 | # define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2) |
| 7546 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7547 | #define CHICKEN_PAR1_1 _MMIO(0x42080) |
Ville Syrjälä | 9356404 | 2017-08-24 22:10:51 +0300 | [diff] [blame] | 7548 | #define SKL_DE_COMPRESSED_HASH_MODE (1 << 15) |
Ben Widawsky | fe4ab3c | 2013-11-02 21:07:54 -0700 | [diff] [blame] | 7549 | #define DPA_MASK_VBLANK_SRD (1 << 15) |
Paulo Zanoni | 90a8864 | 2013-05-03 17:23:45 -0300 | [diff] [blame] | 7550 | #define FORCE_ARB_IDLE_PLANES (1 << 14) |
Daniel Vetter | dc00b6a | 2016-05-19 09:14:20 +0200 | [diff] [blame] | 7551 | #define SKL_EDP_PSR_FIX_RDWRAP (1 << 3) |
Paulo Zanoni | 90a8864 | 2013-05-03 17:23:45 -0300 | [diff] [blame] | 7552 | |
Mika Kuoppala | 17e0adf | 2016-06-07 17:19:02 +0300 | [diff] [blame] | 7553 | #define CHICKEN_PAR2_1 _MMIO(0x42090) |
| 7554 | #define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14) |
| 7555 | |
Ander Conselvan de Oliveira | f4f4b59 | 2017-02-22 08:34:29 +0200 | [diff] [blame] | 7556 | #define CHICKEN_MISC_2 _MMIO(0x42084) |
Paulo Zanoni | 746a517 | 2017-07-14 14:52:28 -0300 | [diff] [blame] | 7557 | #define CNL_COMP_PWR_DOWN (1 << 23) |
Ander Conselvan de Oliveira | f4f4b59 | 2017-02-22 08:34:29 +0200 | [diff] [blame] | 7558 | #define GLK_CL2_PWR_DOWN (1 << 12) |
Paulo Zanoni | 746a517 | 2017-07-14 14:52:28 -0300 | [diff] [blame] | 7559 | #define GLK_CL1_PWR_DOWN (1 << 11) |
| 7560 | #define GLK_CL0_PWR_DOWN (1 << 10) |
Ville Syrjälä | d8d4a51 | 2017-06-09 15:26:00 -0700 | [diff] [blame] | 7561 | |
Praveen Paneri | 5654a16 | 2017-08-11 00:00:33 +0530 | [diff] [blame] | 7562 | #define CHICKEN_MISC_4 _MMIO(0x4208c) |
| 7563 | #define FBC_STRIDE_OVERRIDE (1 << 13) |
| 7564 | #define FBC_STRIDE_MASK 0x1FFF |
| 7565 | |
Ben Widawsky | fe4ab3c | 2013-11-02 21:07:54 -0700 | [diff] [blame] | 7566 | #define _CHICKEN_PIPESL_1_A 0x420b0 |
| 7567 | #define _CHICKEN_PIPESL_1_B 0x420b4 |
Ville Syrjälä | 8f670bb | 2014-03-05 13:05:47 +0200 | [diff] [blame] | 7568 | #define HSW_FBCQ_DIS (1 << 22) |
| 7569 | #define BDW_DPRS_MASK_VBLANK_SRD (1 << 0) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7570 | #define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B) |
Ben Widawsky | fe4ab3c | 2013-11-02 21:07:54 -0700 | [diff] [blame] | 7571 | |
Imre Deak | 8f19b40 | 2018-11-19 20:00:21 +0200 | [diff] [blame] | 7572 | #define CHICKEN_TRANS_A _MMIO(0x420c0) |
| 7573 | #define CHICKEN_TRANS_B _MMIO(0x420c4) |
| 7574 | #define CHICKEN_TRANS_C _MMIO(0x420c8) |
| 7575 | #define CHICKEN_TRANS_EDP _MMIO(0x420cc) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 7576 | #define VSC_DATA_SEL_SOFTWARE_CONTROL (1 << 25) /* GLK and CNL+ */ |
| 7577 | #define DDI_TRAINING_OVERRIDE_ENABLE (1 << 19) |
| 7578 | #define DDI_TRAINING_OVERRIDE_VALUE (1 << 18) |
| 7579 | #define DDIE_TRAINING_OVERRIDE_ENABLE (1 << 17) /* CHICKEN_TRANS_A only */ |
| 7580 | #define DDIE_TRAINING_OVERRIDE_VALUE (1 << 16) /* CHICKEN_TRANS_A only */ |
| 7581 | #define PSR2_ADD_VERTICAL_LINE_COUNT (1 << 15) |
| 7582 | #define PSR2_VSC_ENABLE_PROG_HEADER (1 << 12) |
Nagaraju, Vathsala | d86f048 | 2017-01-13 00:31:31 +0530 | [diff] [blame] | 7583 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7584 | #define DISP_ARB_CTL _MMIO(0x45000) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 7585 | #define DISP_FBC_MEMORY_WAKE (1 << 31) |
| 7586 | #define DISP_TILE_SURFACE_SWIZZLING (1 << 13) |
| 7587 | #define DISP_FBC_WM_DIS (1 << 15) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7588 | #define DISP_ARB_CTL2 _MMIO(0x45004) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 7589 | #define DISP_DATA_PARTITION_5_6 (1 << 6) |
| 7590 | #define DISP_IPC_ENABLE (1 << 3) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7591 | #define DBUF_CTL _MMIO(0x45008) |
Mahesh Kumar | 746edf8 | 2018-02-05 13:40:44 -0200 | [diff] [blame] | 7592 | #define DBUF_CTL_S1 _MMIO(0x45008) |
| 7593 | #define DBUF_CTL_S2 _MMIO(0x44FE8) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 7594 | #define DBUF_POWER_REQUEST (1 << 31) |
| 7595 | #define DBUF_POWER_STATE (1 << 30) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7596 | #define GEN7_MSG_CTL _MMIO(0x45010) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 7597 | #define WAIT_FOR_PCH_RESET_ACK (1 << 1) |
| 7598 | #define WAIT_FOR_PCH_FLR_ACK (1 << 0) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7599 | #define HSW_NDE_RSTWRN_OPT _MMIO(0x46408) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 7600 | #define RESET_PCH_HANDSHAKE_ENABLE (1 << 4) |
Zhenyu Wang | 553bd14 | 2009-09-02 10:57:52 +0800 | [diff] [blame] | 7601 | |
Mika Kuoppala | 590e8ff | 2016-06-07 17:19:13 +0300 | [diff] [blame] | 7602 | #define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430) |
Paulo Zanoni | ad186f3 | 2018-02-05 13:40:43 -0200 | [diff] [blame] | 7603 | #define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30) |
| 7604 | #define MASK_WAKEMEM (1 << 13) |
| 7605 | #define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7) |
Mika Kuoppala | 590e8ff | 2016-06-07 17:19:13 +0300 | [diff] [blame] | 7606 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7607 | #define SKL_DFSM _MMIO(0x51000) |
Damien Lespiau | a9419e8 | 2015-06-04 18:21:30 +0100 | [diff] [blame] | 7608 | #define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23) |
| 7609 | #define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23) |
| 7610 | #define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23) |
| 7611 | #define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23) |
| 7612 | #define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23) |
Patrik Jakobsson | bf4f2fb | 2016-01-20 15:31:20 +0100 | [diff] [blame] | 7613 | #define SKL_DFSM_PIPE_A_DISABLE (1 << 30) |
| 7614 | #define SKL_DFSM_PIPE_B_DISABLE (1 << 21) |
| 7615 | #define SKL_DFSM_PIPE_C_DISABLE (1 << 28) |
José Roberto de Souza | 7ff0fca | 2019-07-11 10:31:00 -0700 | [diff] [blame] | 7616 | #define TGL_DFSM_PIPE_D_DISABLE (1 << 22) |
Damien Lespiau | a9419e8 | 2015-06-04 18:21:30 +0100 | [diff] [blame] | 7617 | |
Paulo Zanoni | 186a277 | 2018-02-06 17:33:46 -0200 | [diff] [blame] | 7618 | #define SKL_DSSM _MMIO(0x51004) |
| 7619 | #define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31) |
| 7620 | #define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29) |
| 7621 | #define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29) |
| 7622 | #define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29) |
| 7623 | #define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29) |
Ville Syrjälä | 945f267 | 2017-06-09 15:25:58 -0700 | [diff] [blame] | 7624 | |
Arun Siluvery | a78536e | 2016-01-21 21:43:53 +0000 | [diff] [blame] | 7625 | #define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 7626 | #define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14) |
Arun Siluvery | a78536e | 2016-01-21 21:43:53 +0000 | [diff] [blame] | 7627 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7628 | #define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 7629 | #define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8) |
| 7630 | #define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10) |
Damien Lespiau | 2caa3b2 | 2015-02-09 19:33:20 +0000 | [diff] [blame] | 7631 | |
Arun Siluvery | 2c8580e | 2016-01-21 21:43:50 +0000 | [diff] [blame] | 7632 | #define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec) |
arun.siluvery@linux.intel.com | 6bb62855 | 2016-06-06 09:52:49 +0100 | [diff] [blame] | 7633 | #define GEN9_CTX_PREEMPT_REG _MMIO(0x2248) |
Arun Siluvery | e0f3fa0 | 2016-01-21 21:43:48 +0000 | [diff] [blame] | 7634 | #define GEN8_CS_CHICKEN1 _MMIO(0x2580) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 7635 | #define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0) |
Michał Winiarski | 5152def | 2017-10-03 21:34:46 +0100 | [diff] [blame] | 7636 | #define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1)) |
| 7637 | #define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0) |
| 7638 | #define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1) |
| 7639 | #define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0) |
| 7640 | #define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1) |
Arun Siluvery | e0f3fa0 | 2016-01-21 21:43:48 +0000 | [diff] [blame] | 7641 | |
Eugeni Dodonov | e4e0c05 | 2012-02-08 12:53:50 -0800 | [diff] [blame] | 7642 | /* GEN7 chicken */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7643 | #define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010) |
Oscar Mateo | b1f8882 | 2018-05-25 15:05:31 -0700 | [diff] [blame] | 7644 | #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1 << 10) | (1 << 26)) |
| 7645 | #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14) |
| 7646 | |
| 7647 | #define COMMON_SLICE_CHICKEN2 _MMIO(0x7014) |
| 7648 | #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13) |
| 7649 | #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12) |
| 7650 | #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8) |
| 7651 | #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0) |
| 7652 | |
Tvrtko Ursulin | cbe3e1d | 2019-05-20 12:04:42 +0100 | [diff] [blame] | 7653 | #define GEN8_L3CNTLREG _MMIO(0x7034) |
| 7654 | #define GEN8_ERRDETBCTRL (1 << 9) |
| 7655 | |
Oscar Mateo | b1f8882 | 2018-05-25 15:05:31 -0700 | [diff] [blame] | 7656 | #define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304) |
| 7657 | #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC (1 << 11) |
Kenneth Graunke | d71de14 | 2012-02-08 12:53:52 -0800 | [diff] [blame] | 7658 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7659 | #define HIZ_CHICKEN _MMIO(0x7018) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 7660 | # define CHV_HZ_8X8_MODE_IN_1X (1 << 15) |
| 7661 | # define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1 << 3) |
Kenneth Graunke | d60de81 | 2015-01-10 18:02:22 -0800 | [diff] [blame] | 7662 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7663 | #define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 7664 | #define DISABLE_PIXEL_MASK_CAMMING (1 << 14) |
Damien Lespiau | 183c6da | 2015-02-09 19:33:11 +0000 | [diff] [blame] | 7665 | |
Kenneth Graunke | ab06263 | 2018-01-05 00:59:05 -0800 | [diff] [blame] | 7666 | #define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c) |
Oscar Mateo | f63c7b4 | 2018-05-25 15:05:30 -0700 | [diff] [blame] | 7667 | #define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11) |
Kenneth Graunke | ab06263 | 2018-01-05 00:59:05 -0800 | [diff] [blame] | 7668 | |
Radhakrishna Sripada | 0c7d2ae | 2018-10-04 11:29:38 -0700 | [diff] [blame] | 7669 | #define GEN7_SARCHKMD _MMIO(0xB000) |
| 7670 | #define GEN7_DISABLE_DEMAND_PREFETCH (1 << 31) |
Anuj Phogat | 71ffd49 | 2018-10-04 11:29:39 -0700 | [diff] [blame] | 7671 | #define GEN7_DISABLE_SAMPLER_PREFETCH (1 << 30) |
Radhakrishna Sripada | 0c7d2ae | 2018-10-04 11:29:38 -0700 | [diff] [blame] | 7672 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7673 | #define GEN7_L3SQCREG1 _MMIO(0xB010) |
Ville Syrjälä | 031994e | 2014-01-22 21:32:46 +0200 | [diff] [blame] | 7674 | #define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000 |
| 7675 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7676 | #define GEN8_L3SQCREG1 _MMIO(0xB100) |
Imre Deak | 450174f | 2016-05-03 15:54:21 +0300 | [diff] [blame] | 7677 | /* |
| 7678 | * Note that on CHV the following has an off-by-one error wrt. to BSpec. |
| 7679 | * Using the formula in BSpec leads to a hang, while the formula here works |
| 7680 | * fine and matches the formulas for all other platforms. A BSpec change |
| 7681 | * request has been filed to clarify this. |
| 7682 | */ |
Imre Deak | 36579cb | 2016-05-03 15:54:20 +0300 | [diff] [blame] | 7683 | #define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19) |
| 7684 | #define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14) |
Oscar Mateo | 930a784 | 2017-10-17 13:25:45 -0700 | [diff] [blame] | 7685 | #define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14)) |
Rodrigo Vivi | 51ce4db | 2015-03-31 16:03:21 -0700 | [diff] [blame] | 7686 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7687 | #define GEN7_L3CNTLREG1 _MMIO(0xB01C) |
Chris Wilson | 1af8452 | 2014-02-14 22:34:43 +0000 | [diff] [blame] | 7688 | #define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 7689 | #define GEN7_L3AGDIS (1 << 19) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7690 | #define GEN7_L3CNTLREG2 _MMIO(0xB020) |
| 7691 | #define GEN7_L3CNTLREG3 _MMIO(0xB024) |
Eugeni Dodonov | e4e0c05 | 2012-02-08 12:53:50 -0800 | [diff] [blame] | 7692 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7693 | #define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030) |
Oscar Mateo | 5215eef | 2018-05-08 14:29:33 -0700 | [diff] [blame] | 7694 | #define GEN7_WA_L3_CHICKEN_MODE 0x20000000 |
| 7695 | #define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114) |
| 7696 | #define GEN11_I2M_WRITE_DISABLE (1 << 28) |
Eugeni Dodonov | e4e0c05 | 2012-02-08 12:53:50 -0800 | [diff] [blame] | 7697 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7698 | #define GEN7_L3SQCREG4 _MMIO(0xb034) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 7699 | #define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27) |
Jesse Barnes | 61939d9 | 2012-10-02 17:43:38 -0500 | [diff] [blame] | 7700 | |
Tvrtko Ursulin | b83a309 | 2019-07-17 19:06:24 +0100 | [diff] [blame] | 7701 | #define GEN11_SCRATCH2 _MMIO(0xb140) |
| 7702 | #define GEN11_COHERENT_PARTIAL_WRITE_MERGE_ENABLE (1 << 19) |
| 7703 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7704 | #define GEN8_L3SQCREG4 _MMIO(0xb118) |
Oscar Mateo | 5246ae4 | 2018-05-08 14:29:28 -0700 | [diff] [blame] | 7705 | #define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6) |
| 7706 | #define GEN8_LQSC_RO_PERF_DIS (1 << 27) |
| 7707 | #define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21) |
Damien Lespiau | 8bc0ccf | 2015-02-09 19:33:18 +0000 | [diff] [blame] | 7708 | |
Ben Widawsky | 63801f2 | 2013-12-12 17:26:03 -0800 | [diff] [blame] | 7709 | /* GEN8 chicken */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7710 | #define HDC_CHICKEN0 _MMIO(0x7300) |
Rodrigo Vivi | acfb555 | 2017-08-23 13:35:04 -0700 | [diff] [blame] | 7711 | #define CNL_HDC_CHICKEN0 _MMIO(0xE5F0) |
Oscar Mateo | cc38cae | 2018-05-08 14:29:23 -0700 | [diff] [blame] | 7712 | #define ICL_HDC_MODE _MMIO(0xE5F4) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 7713 | #define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15) |
| 7714 | #define HDC_FENCE_DEST_SLM_DISABLE (1 << 14) |
| 7715 | #define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11) |
| 7716 | #define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5) |
| 7717 | #define HDC_FORCE_NON_COHERENT (1 << 4) |
| 7718 | #define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10) |
Ben Widawsky | 63801f2 | 2013-12-12 17:26:03 -0800 | [diff] [blame] | 7719 | |
Arun Siluvery | 3669ab6 | 2016-01-21 21:43:49 +0000 | [diff] [blame] | 7720 | #define GEN8_HDC_CHICKEN1 _MMIO(0x7304) |
| 7721 | |
Ben Widawsky | 38a39a7 | 2015-03-11 10:54:53 +0200 | [diff] [blame] | 7722 | /* GEN9 chicken */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7723 | #define SLICE_ECO_CHICKEN0 _MMIO(0x7308) |
Ben Widawsky | 38a39a7 | 2015-03-11 10:54:53 +0200 | [diff] [blame] | 7724 | #define PIXEL_MASK_CAMMING_DISABLE (1 << 14) |
| 7725 | |
Michel Thierry | 0c79f9c | 2018-05-10 13:07:08 -0700 | [diff] [blame] | 7726 | #define GEN9_WM_CHICKEN3 _MMIO(0x5588) |
| 7727 | #define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9) |
| 7728 | |
Eugeni Dodonov | db099c8 | 2012-02-08 12:53:51 -0800 | [diff] [blame] | 7729 | /* WaCatErrorRejectionIssue */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7730 | #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 7731 | #define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11) |
Eugeni Dodonov | db099c8 | 2012-02-08 12:53:51 -0800 | [diff] [blame] | 7732 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7733 | #define HSW_SCRATCH1 _MMIO(0xb038) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 7734 | #define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27) |
Francisco Jerez | f3fc488 | 2013-10-02 15:53:16 -0700 | [diff] [blame] | 7735 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7736 | #define BDW_SCRATCH1 _MMIO(0xb11c) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 7737 | #define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2) |
Damien Lespiau | 77719d2 | 2015-02-09 19:33:13 +0000 | [diff] [blame] | 7738 | |
Vandita Kulkarni | e16a375 | 2018-06-21 20:43:56 +0530 | [diff] [blame] | 7739 | /*GEN11 chicken */ |
Aditya Swarup | 26eeea1 | 2019-03-06 18:14:12 -0800 | [diff] [blame] | 7740 | #define _PIPEA_CHICKEN 0x70038 |
| 7741 | #define _PIPEB_CHICKEN 0x71038 |
| 7742 | #define _PIPEC_CHICKEN 0x72038 |
| 7743 | #define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\ |
| 7744 | _PIPEB_CHICKEN) |
| 7745 | #define PIXEL_ROUNDING_TRUNC_FB_PASSTHRU (1 << 15) |
| 7746 | #define PER_PIXEL_ALPHA_BYPASS_EN (1 << 7) |
Vandita Kulkarni | e16a375 | 2018-06-21 20:43:56 +0530 | [diff] [blame] | 7747 | |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 7748 | /* PCH */ |
| 7749 | |
Lucas De Marchi | dce8887 | 2018-07-27 12:36:47 -0700 | [diff] [blame] | 7750 | #define PCH_DISPLAY_BASE 0xc0000u |
| 7751 | |
Adam Jackson | 23e81d6 | 2012-06-06 15:45:44 -0400 | [diff] [blame] | 7752 | /* south display engine interrupt: IBX */ |
Jesse Barnes | 776ad80 | 2011-01-04 15:09:39 -0800 | [diff] [blame] | 7753 | #define SDE_AUDIO_POWER_D (1 << 27) |
| 7754 | #define SDE_AUDIO_POWER_C (1 << 26) |
| 7755 | #define SDE_AUDIO_POWER_B (1 << 25) |
| 7756 | #define SDE_AUDIO_POWER_SHIFT (25) |
| 7757 | #define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT) |
| 7758 | #define SDE_GMBUS (1 << 24) |
| 7759 | #define SDE_AUDIO_HDCP_TRANSB (1 << 23) |
| 7760 | #define SDE_AUDIO_HDCP_TRANSA (1 << 22) |
| 7761 | #define SDE_AUDIO_HDCP_MASK (3 << 22) |
| 7762 | #define SDE_AUDIO_TRANSB (1 << 21) |
| 7763 | #define SDE_AUDIO_TRANSA (1 << 20) |
| 7764 | #define SDE_AUDIO_TRANS_MASK (3 << 20) |
| 7765 | #define SDE_POISON (1 << 19) |
| 7766 | /* 18 reserved */ |
| 7767 | #define SDE_FDI_RXB (1 << 17) |
| 7768 | #define SDE_FDI_RXA (1 << 16) |
| 7769 | #define SDE_FDI_MASK (3 << 16) |
| 7770 | #define SDE_AUXD (1 << 15) |
| 7771 | #define SDE_AUXC (1 << 14) |
| 7772 | #define SDE_AUXB (1 << 13) |
| 7773 | #define SDE_AUX_MASK (7 << 13) |
| 7774 | /* 12 reserved */ |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 7775 | #define SDE_CRT_HOTPLUG (1 << 11) |
| 7776 | #define SDE_PORTD_HOTPLUG (1 << 10) |
| 7777 | #define SDE_PORTC_HOTPLUG (1 << 9) |
| 7778 | #define SDE_PORTB_HOTPLUG (1 << 8) |
| 7779 | #define SDE_SDVOB_HOTPLUG (1 << 6) |
Egbert Eich | e5868a3 | 2013-02-28 04:17:12 -0500 | [diff] [blame] | 7780 | #define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \ |
| 7781 | SDE_SDVOB_HOTPLUG | \ |
| 7782 | SDE_PORTB_HOTPLUG | \ |
| 7783 | SDE_PORTC_HOTPLUG | \ |
| 7784 | SDE_PORTD_HOTPLUG) |
Jesse Barnes | 776ad80 | 2011-01-04 15:09:39 -0800 | [diff] [blame] | 7785 | #define SDE_TRANSB_CRC_DONE (1 << 5) |
| 7786 | #define SDE_TRANSB_CRC_ERR (1 << 4) |
| 7787 | #define SDE_TRANSB_FIFO_UNDER (1 << 3) |
| 7788 | #define SDE_TRANSA_CRC_DONE (1 << 2) |
| 7789 | #define SDE_TRANSA_CRC_ERR (1 << 1) |
| 7790 | #define SDE_TRANSA_FIFO_UNDER (1 << 0) |
| 7791 | #define SDE_TRANS_MASK (0x3f) |
Adam Jackson | 23e81d6 | 2012-06-06 15:45:44 -0400 | [diff] [blame] | 7792 | |
Anusha Srivatsa | 3160422 | 2018-06-26 13:52:23 -0700 | [diff] [blame] | 7793 | /* south display engine interrupt: CPT - CNP */ |
Adam Jackson | 23e81d6 | 2012-06-06 15:45:44 -0400 | [diff] [blame] | 7794 | #define SDE_AUDIO_POWER_D_CPT (1 << 31) |
| 7795 | #define SDE_AUDIO_POWER_C_CPT (1 << 30) |
| 7796 | #define SDE_AUDIO_POWER_B_CPT (1 << 29) |
| 7797 | #define SDE_AUDIO_POWER_SHIFT_CPT 29 |
| 7798 | #define SDE_AUDIO_POWER_MASK_CPT (7 << 29) |
| 7799 | #define SDE_AUXD_CPT (1 << 27) |
| 7800 | #define SDE_AUXC_CPT (1 << 26) |
| 7801 | #define SDE_AUXB_CPT (1 << 25) |
| 7802 | #define SDE_AUX_MASK_CPT (7 << 25) |
Xiong Zhang | 26951ca | 2015-08-17 15:55:50 +0800 | [diff] [blame] | 7803 | #define SDE_PORTE_HOTPLUG_SPT (1 << 25) |
Ville Syrjälä | 74c0b39 | 2015-08-27 23:56:07 +0300 | [diff] [blame] | 7804 | #define SDE_PORTA_HOTPLUG_SPT (1 << 24) |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 7805 | #define SDE_PORTD_HOTPLUG_CPT (1 << 23) |
| 7806 | #define SDE_PORTC_HOTPLUG_CPT (1 << 22) |
| 7807 | #define SDE_PORTB_HOTPLUG_CPT (1 << 21) |
Adam Jackson | 23e81d6 | 2012-06-06 15:45:44 -0400 | [diff] [blame] | 7808 | #define SDE_CRT_HOTPLUG_CPT (1 << 19) |
Daniel Vetter | 73c352a | 2013-03-26 22:38:43 +0100 | [diff] [blame] | 7809 | #define SDE_SDVOB_HOTPLUG_CPT (1 << 18) |
Yuanhan Liu | 2d7b836 | 2010-10-08 10:21:06 +0100 | [diff] [blame] | 7810 | #define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \ |
Daniel Vetter | 73c352a | 2013-03-26 22:38:43 +0100 | [diff] [blame] | 7811 | SDE_SDVOB_HOTPLUG_CPT | \ |
Yuanhan Liu | 2d7b836 | 2010-10-08 10:21:06 +0100 | [diff] [blame] | 7812 | SDE_PORTD_HOTPLUG_CPT | \ |
| 7813 | SDE_PORTC_HOTPLUG_CPT | \ |
| 7814 | SDE_PORTB_HOTPLUG_CPT) |
Xiong Zhang | 26951ca | 2015-08-17 15:55:50 +0800 | [diff] [blame] | 7815 | #define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \ |
| 7816 | SDE_PORTD_HOTPLUG_CPT | \ |
| 7817 | SDE_PORTC_HOTPLUG_CPT | \ |
Ville Syrjälä | 74c0b39 | 2015-08-27 23:56:07 +0300 | [diff] [blame] | 7818 | SDE_PORTB_HOTPLUG_CPT | \ |
| 7819 | SDE_PORTA_HOTPLUG_SPT) |
Adam Jackson | 23e81d6 | 2012-06-06 15:45:44 -0400 | [diff] [blame] | 7820 | #define SDE_GMBUS_CPT (1 << 17) |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 7821 | #define SDE_ERROR_CPT (1 << 16) |
Adam Jackson | 23e81d6 | 2012-06-06 15:45:44 -0400 | [diff] [blame] | 7822 | #define SDE_AUDIO_CP_REQ_C_CPT (1 << 10) |
| 7823 | #define SDE_AUDIO_CP_CHG_C_CPT (1 << 9) |
| 7824 | #define SDE_FDI_RXC_CPT (1 << 8) |
| 7825 | #define SDE_AUDIO_CP_REQ_B_CPT (1 << 6) |
| 7826 | #define SDE_AUDIO_CP_CHG_B_CPT (1 << 5) |
| 7827 | #define SDE_FDI_RXB_CPT (1 << 4) |
| 7828 | #define SDE_AUDIO_CP_REQ_A_CPT (1 << 2) |
| 7829 | #define SDE_AUDIO_CP_CHG_A_CPT (1 << 1) |
| 7830 | #define SDE_FDI_RXA_CPT (1 << 0) |
| 7831 | #define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \ |
| 7832 | SDE_AUDIO_CP_REQ_B_CPT | \ |
| 7833 | SDE_AUDIO_CP_REQ_A_CPT) |
| 7834 | #define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \ |
| 7835 | SDE_AUDIO_CP_CHG_B_CPT | \ |
| 7836 | SDE_AUDIO_CP_CHG_A_CPT) |
| 7837 | #define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \ |
| 7838 | SDE_FDI_RXB_CPT | \ |
| 7839 | SDE_FDI_RXA_CPT) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 7840 | |
Lucas De Marchi | 52dfdba | 2019-07-25 16:48:11 -0700 | [diff] [blame] | 7841 | /* south display engine interrupt: ICP/TGP */ |
| 7842 | #define SDE_TC6_HOTPLUG_TGP (1 << 29) |
| 7843 | #define SDE_TC5_HOTPLUG_TGP (1 << 28) |
Anusha Srivatsa | 3160422 | 2018-06-26 13:52:23 -0700 | [diff] [blame] | 7844 | #define SDE_TC4_HOTPLUG_ICP (1 << 27) |
| 7845 | #define SDE_TC3_HOTPLUG_ICP (1 << 26) |
| 7846 | #define SDE_TC2_HOTPLUG_ICP (1 << 25) |
| 7847 | #define SDE_TC1_HOTPLUG_ICP (1 << 24) |
| 7848 | #define SDE_GMBUS_ICP (1 << 23) |
Lucas De Marchi | 52dfdba | 2019-07-25 16:48:11 -0700 | [diff] [blame] | 7849 | #define SDE_DDIC_HOTPLUG_TGP (1 << 18) |
Anusha Srivatsa | 3160422 | 2018-06-26 13:52:23 -0700 | [diff] [blame] | 7850 | #define SDE_DDIB_HOTPLUG_ICP (1 << 17) |
| 7851 | #define SDE_DDIA_HOTPLUG_ICP (1 << 16) |
Paulo Zanoni | b9fcdda | 2018-07-25 12:59:27 -0700 | [diff] [blame] | 7852 | #define SDE_TC_HOTPLUG_ICP(tc_port) (1 << ((tc_port) + 24)) |
| 7853 | #define SDE_DDI_HOTPLUG_ICP(port) (1 << ((port) + 16)) |
Anusha Srivatsa | 3160422 | 2018-06-26 13:52:23 -0700 | [diff] [blame] | 7854 | #define SDE_DDI_MASK_ICP (SDE_DDIB_HOTPLUG_ICP | \ |
| 7855 | SDE_DDIA_HOTPLUG_ICP) |
| 7856 | #define SDE_TC_MASK_ICP (SDE_TC4_HOTPLUG_ICP | \ |
| 7857 | SDE_TC3_HOTPLUG_ICP | \ |
| 7858 | SDE_TC2_HOTPLUG_ICP | \ |
| 7859 | SDE_TC1_HOTPLUG_ICP) |
Lucas De Marchi | 52dfdba | 2019-07-25 16:48:11 -0700 | [diff] [blame] | 7860 | #define SDE_DDI_MASK_TGP (SDE_DDIC_HOTPLUG_TGP | \ |
| 7861 | SDE_DDI_MASK_ICP) |
| 7862 | #define SDE_TC_MASK_TGP (SDE_TC6_HOTPLUG_TGP | \ |
| 7863 | SDE_TC5_HOTPLUG_TGP | \ |
| 7864 | SDE_TC_MASK_ICP) |
Anusha Srivatsa | 3160422 | 2018-06-26 13:52:23 -0700 | [diff] [blame] | 7865 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7866 | #define SDEISR _MMIO(0xc4000) |
| 7867 | #define SDEIMR _MMIO(0xc4004) |
| 7868 | #define SDEIIR _MMIO(0xc4008) |
| 7869 | #define SDEIER _MMIO(0xc400c) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 7870 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7871 | #define SERR_INT _MMIO(0xc4040) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 7872 | #define SERR_INT_POISON (1 << 31) |
| 7873 | #define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3)) |
Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 7874 | |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 7875 | /* digital port hotplug */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7876 | #define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */ |
Ville Syrjälä | 195baa0 | 2015-08-27 23:56:00 +0300 | [diff] [blame] | 7877 | #define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */ |
Shubhangi Shrivastava | d252bf6 | 2016-03-31 16:11:47 +0530 | [diff] [blame] | 7878 | #define BXT_DDIA_HPD_INVERT (1 << 27) |
Ville Syrjälä | 195baa0 | 2015-08-27 23:56:00 +0300 | [diff] [blame] | 7879 | #define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */ |
| 7880 | #define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */ |
| 7881 | #define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */ |
| 7882 | #define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */ |
Ville Syrjälä | 40bfd7a | 2015-08-27 23:55:56 +0300 | [diff] [blame] | 7883 | #define PORTD_HOTPLUG_ENABLE (1 << 20) |
| 7884 | #define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */ |
| 7885 | #define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */ |
| 7886 | #define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */ |
| 7887 | #define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */ |
| 7888 | #define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */ |
| 7889 | #define PORTD_HOTPLUG_STATUS_MASK (3 << 16) |
Damien Lespiau | b696519 | 2012-12-13 16:08:59 +0000 | [diff] [blame] | 7890 | #define PORTD_HOTPLUG_NO_DETECT (0 << 16) |
| 7891 | #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16) |
| 7892 | #define PORTD_HOTPLUG_LONG_DETECT (2 << 16) |
Ville Syrjälä | 40bfd7a | 2015-08-27 23:55:56 +0300 | [diff] [blame] | 7893 | #define PORTC_HOTPLUG_ENABLE (1 << 12) |
Shubhangi Shrivastava | d252bf6 | 2016-03-31 16:11:47 +0530 | [diff] [blame] | 7894 | #define BXT_DDIC_HPD_INVERT (1 << 11) |
Ville Syrjälä | 40bfd7a | 2015-08-27 23:55:56 +0300 | [diff] [blame] | 7895 | #define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */ |
| 7896 | #define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */ |
| 7897 | #define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */ |
| 7898 | #define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */ |
| 7899 | #define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */ |
| 7900 | #define PORTC_HOTPLUG_STATUS_MASK (3 << 8) |
Damien Lespiau | b696519 | 2012-12-13 16:08:59 +0000 | [diff] [blame] | 7901 | #define PORTC_HOTPLUG_NO_DETECT (0 << 8) |
| 7902 | #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8) |
| 7903 | #define PORTC_HOTPLUG_LONG_DETECT (2 << 8) |
Ville Syrjälä | 40bfd7a | 2015-08-27 23:55:56 +0300 | [diff] [blame] | 7904 | #define PORTB_HOTPLUG_ENABLE (1 << 4) |
Shubhangi Shrivastava | d252bf6 | 2016-03-31 16:11:47 +0530 | [diff] [blame] | 7905 | #define BXT_DDIB_HPD_INVERT (1 << 3) |
Ville Syrjälä | 40bfd7a | 2015-08-27 23:55:56 +0300 | [diff] [blame] | 7906 | #define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */ |
| 7907 | #define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */ |
| 7908 | #define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */ |
| 7909 | #define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */ |
| 7910 | #define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */ |
| 7911 | #define PORTB_HOTPLUG_STATUS_MASK (3 << 0) |
Damien Lespiau | b696519 | 2012-12-13 16:08:59 +0000 | [diff] [blame] | 7912 | #define PORTB_HOTPLUG_NO_DETECT (0 << 0) |
| 7913 | #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0) |
| 7914 | #define PORTB_HOTPLUG_LONG_DETECT (2 << 0) |
Shubhangi Shrivastava | d252bf6 | 2016-03-31 16:11:47 +0530 | [diff] [blame] | 7915 | #define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \ |
| 7916 | BXT_DDIB_HPD_INVERT | \ |
| 7917 | BXT_DDIC_HPD_INVERT) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 7918 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 7919 | #define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */ |
Ville Syrjälä | 40bfd7a | 2015-08-27 23:55:56 +0300 | [diff] [blame] | 7920 | #define PORTE_HOTPLUG_ENABLE (1 << 4) |
| 7921 | #define PORTE_HOTPLUG_STATUS_MASK (3 << 0) |
Xiong Zhang | 26951ca | 2015-08-17 15:55:50 +0800 | [diff] [blame] | 7922 | #define PORTE_HOTPLUG_NO_DETECT (0 << 0) |
| 7923 | #define PORTE_HOTPLUG_SHORT_DETECT (1 << 0) |
| 7924 | #define PORTE_HOTPLUG_LONG_DETECT (2 << 0) |
| 7925 | |
Anusha Srivatsa | 3160422 | 2018-06-26 13:52:23 -0700 | [diff] [blame] | 7926 | /* This register is a reuse of PCH_PORT_HOTPLUG register. The |
| 7927 | * functionality covered in PCH_PORT_HOTPLUG is split into |
| 7928 | * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC. |
| 7929 | */ |
| 7930 | |
| 7931 | #define SHOTPLUG_CTL_DDI _MMIO(0xc4030) |
Lucas De Marchi | 52dfdba | 2019-07-25 16:48:11 -0700 | [diff] [blame] | 7932 | #define TGP_DDIC_HPD_ENABLE (1 << 11) |
| 7933 | #define TGP_DDIC_HPD_STATUS_MASK (3 << 8) |
| 7934 | #define TGP_DDIC_HPD_NO_DETECT (0 << 8) |
| 7935 | #define TGP_DDIC_HPD_SHORT_DETECT (1 << 8) |
| 7936 | #define TGP_DDIC_HPD_LONG_DETECT (2 << 8) |
| 7937 | #define TGP_DDIC_HPD_SHORT_LONG_DETECT (3 << 8) |
Anusha Srivatsa | 3160422 | 2018-06-26 13:52:23 -0700 | [diff] [blame] | 7938 | #define ICP_DDIB_HPD_ENABLE (1 << 7) |
| 7939 | #define ICP_DDIB_HPD_STATUS_MASK (3 << 4) |
| 7940 | #define ICP_DDIB_HPD_NO_DETECT (0 << 4) |
| 7941 | #define ICP_DDIB_HPD_SHORT_DETECT (1 << 4) |
| 7942 | #define ICP_DDIB_HPD_LONG_DETECT (2 << 4) |
| 7943 | #define ICP_DDIB_HPD_SHORT_LONG_DETECT (3 << 4) |
| 7944 | #define ICP_DDIA_HPD_ENABLE (1 << 3) |
Madhav Chauhan | 05f2f03 | 2018-11-29 16:12:29 +0200 | [diff] [blame] | 7945 | #define ICP_DDIA_HPD_OP_DRIVE_1 (1 << 2) |
Anusha Srivatsa | 3160422 | 2018-06-26 13:52:23 -0700 | [diff] [blame] | 7946 | #define ICP_DDIA_HPD_STATUS_MASK (3 << 0) |
| 7947 | #define ICP_DDIA_HPD_NO_DETECT (0 << 0) |
| 7948 | #define ICP_DDIA_HPD_SHORT_DETECT (1 << 0) |
| 7949 | #define ICP_DDIA_HPD_LONG_DETECT (2 << 0) |
| 7950 | #define ICP_DDIA_HPD_SHORT_LONG_DETECT (3 << 0) |
| 7951 | |
| 7952 | #define SHOTPLUG_CTL_TC _MMIO(0xc4034) |
| 7953 | #define ICP_TC_HPD_ENABLE(tc_port) (8 << (tc_port) * 4) |
Anusha Srivatsa | c7d2959 | 2018-07-17 14:11:01 -0700 | [diff] [blame] | 7954 | /* Icelake DSC Rate Control Range Parameter Registers */ |
| 7955 | #define DSCA_RC_RANGE_PARAMETERS_0 _MMIO(0x6B240) |
| 7956 | #define DSCA_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6B240 + 4) |
| 7957 | #define DSCC_RC_RANGE_PARAMETERS_0 _MMIO(0x6BA40) |
| 7958 | #define DSCC_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6BA40 + 4) |
| 7959 | #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB (0x78208) |
| 7960 | #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB (0x78208 + 4) |
| 7961 | #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB (0x78308) |
| 7962 | #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB (0x78308 + 4) |
| 7963 | #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC (0x78408) |
| 7964 | #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC (0x78408 + 4) |
| 7965 | #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC (0x78508) |
| 7966 | #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC (0x78508 + 4) |
| 7967 | #define ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 7968 | _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB, \ |
| 7969 | _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC) |
| 7970 | #define ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 7971 | _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB, \ |
| 7972 | _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC) |
| 7973 | #define ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 7974 | _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB, \ |
| 7975 | _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC) |
| 7976 | #define ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 7977 | _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB, \ |
| 7978 | _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC) |
| 7979 | #define RC_BPG_OFFSET_SHIFT 10 |
| 7980 | #define RC_MAX_QP_SHIFT 5 |
| 7981 | #define RC_MIN_QP_SHIFT 0 |
| 7982 | |
| 7983 | #define DSCA_RC_RANGE_PARAMETERS_1 _MMIO(0x6B248) |
| 7984 | #define DSCA_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6B248 + 4) |
| 7985 | #define DSCC_RC_RANGE_PARAMETERS_1 _MMIO(0x6BA48) |
| 7986 | #define DSCC_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6BA48 + 4) |
| 7987 | #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB (0x78210) |
| 7988 | #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB (0x78210 + 4) |
| 7989 | #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB (0x78310) |
| 7990 | #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB (0x78310 + 4) |
| 7991 | #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC (0x78410) |
| 7992 | #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC (0x78410 + 4) |
| 7993 | #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC (0x78510) |
| 7994 | #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC (0x78510 + 4) |
| 7995 | #define ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 7996 | _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB, \ |
| 7997 | _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC) |
| 7998 | #define ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 7999 | _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB, \ |
| 8000 | _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC) |
| 8001 | #define ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 8002 | _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB, \ |
| 8003 | _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC) |
| 8004 | #define ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 8005 | _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB, \ |
| 8006 | _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC) |
| 8007 | |
| 8008 | #define DSCA_RC_RANGE_PARAMETERS_2 _MMIO(0x6B250) |
| 8009 | #define DSCA_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6B250 + 4) |
| 8010 | #define DSCC_RC_RANGE_PARAMETERS_2 _MMIO(0x6BA50) |
| 8011 | #define DSCC_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6BA50 + 4) |
| 8012 | #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB (0x78218) |
| 8013 | #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB (0x78218 + 4) |
| 8014 | #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB (0x78318) |
| 8015 | #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB (0x78318 + 4) |
| 8016 | #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC (0x78418) |
| 8017 | #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC (0x78418 + 4) |
| 8018 | #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC (0x78518) |
| 8019 | #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC (0x78518 + 4) |
| 8020 | #define ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 8021 | _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB, \ |
| 8022 | _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC) |
| 8023 | #define ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 8024 | _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB, \ |
| 8025 | _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC) |
| 8026 | #define ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 8027 | _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB, \ |
| 8028 | _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC) |
| 8029 | #define ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 8030 | _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB, \ |
| 8031 | _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC) |
| 8032 | |
| 8033 | #define DSCA_RC_RANGE_PARAMETERS_3 _MMIO(0x6B258) |
| 8034 | #define DSCA_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6B258 + 4) |
| 8035 | #define DSCC_RC_RANGE_PARAMETERS_3 _MMIO(0x6BA58) |
| 8036 | #define DSCC_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6BA58 + 4) |
| 8037 | #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB (0x78220) |
| 8038 | #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB (0x78220 + 4) |
| 8039 | #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB (0x78320) |
| 8040 | #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB (0x78320 + 4) |
| 8041 | #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC (0x78420) |
| 8042 | #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC (0x78420 + 4) |
| 8043 | #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC (0x78520) |
| 8044 | #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC (0x78520 + 4) |
| 8045 | #define ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 8046 | _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB, \ |
| 8047 | _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC) |
| 8048 | #define ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 8049 | _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB, \ |
| 8050 | _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC) |
| 8051 | #define ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 8052 | _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB, \ |
| 8053 | _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC) |
| 8054 | #define ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 8055 | _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB, \ |
| 8056 | _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC) |
| 8057 | |
Anusha Srivatsa | 3160422 | 2018-06-26 13:52:23 -0700 | [diff] [blame] | 8058 | #define ICP_TC_HPD_LONG_DETECT(tc_port) (2 << (tc_port) * 4) |
| 8059 | #define ICP_TC_HPD_SHORT_DETECT(tc_port) (1 << (tc_port) * 4) |
| 8060 | |
Lucas De Marchi | 52dfdba | 2019-07-25 16:48:11 -0700 | [diff] [blame] | 8061 | #define ICP_DDI_HPD_ENABLE_MASK (ICP_DDIB_HPD_ENABLE | \ |
| 8062 | ICP_DDIA_HPD_ENABLE) |
| 8063 | #define ICP_TC_HPD_ENABLE_MASK (ICP_TC_HPD_ENABLE(PORT_TC4) | \ |
| 8064 | ICP_TC_HPD_ENABLE(PORT_TC3) | \ |
| 8065 | ICP_TC_HPD_ENABLE(PORT_TC2) | \ |
| 8066 | ICP_TC_HPD_ENABLE(PORT_TC1)) |
| 8067 | #define TGP_DDI_HPD_ENABLE_MASK (TGP_DDIC_HPD_ENABLE | \ |
| 8068 | ICP_DDI_HPD_ENABLE_MASK) |
| 8069 | #define TGP_TC_HPD_ENABLE_MASK (ICP_TC_HPD_ENABLE(PORT_TC6) | \ |
| 8070 | ICP_TC_HPD_ENABLE(PORT_TC5) | \ |
| 8071 | ICP_TC_HPD_ENABLE_MASK) |
| 8072 | |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 8073 | #define _PCH_DPLL_A 0xc6014 |
| 8074 | #define _PCH_DPLL_B 0xc6018 |
Paulo Zanoni | 9e8789e | 2018-06-12 16:56:54 -0700 | [diff] [blame] | 8075 | #define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 8076 | |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 8077 | #define _PCH_FPA0 0xc6040 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8078 | #define FP_CB_TUNE (0x3 << 22) |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 8079 | #define _PCH_FPA1 0xc6044 |
| 8080 | #define _PCH_FPB0 0xc6048 |
| 8081 | #define _PCH_FPB1 0xc604c |
Paulo Zanoni | 9e8789e | 2018-06-12 16:56:54 -0700 | [diff] [blame] | 8082 | #define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0) |
| 8083 | #define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 8084 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8085 | #define PCH_DPLL_TEST _MMIO(0xc606c) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 8086 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8087 | #define PCH_DREF_CONTROL _MMIO(0xC6200) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 8088 | #define DREF_CONTROL_MASK 0x7fc3 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8089 | #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13) |
| 8090 | #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13) |
| 8091 | #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13) |
| 8092 | #define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13) |
| 8093 | #define DREF_SSC_SOURCE_DISABLE (0 << 11) |
| 8094 | #define DREF_SSC_SOURCE_ENABLE (2 << 11) |
| 8095 | #define DREF_SSC_SOURCE_MASK (3 << 11) |
| 8096 | #define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9) |
| 8097 | #define DREF_NONSPREAD_CK505_ENABLE (1 << 9) |
| 8098 | #define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9) |
| 8099 | #define DREF_NONSPREAD_SOURCE_MASK (3 << 9) |
| 8100 | #define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7) |
| 8101 | #define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7) |
| 8102 | #define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7) |
| 8103 | #define DREF_SSC4_DOWNSPREAD (0 << 6) |
| 8104 | #define DREF_SSC4_CENTERSPREAD (1 << 6) |
| 8105 | #define DREF_SSC1_DISABLE (0 << 1) |
| 8106 | #define DREF_SSC1_ENABLE (1 << 1) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 8107 | #define DREF_SSC4_DISABLE (0) |
| 8108 | #define DREF_SSC4_ENABLE (1) |
| 8109 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8110 | #define PCH_RAWCLK_FREQ _MMIO(0xc6204) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 8111 | #define FDL_TP1_TIMER_SHIFT 12 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8112 | #define FDL_TP1_TIMER_MASK (3 << 12) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 8113 | #define FDL_TP2_TIMER_SHIFT 10 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8114 | #define FDL_TP2_TIMER_MASK (3 << 10) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 8115 | #define RAWCLK_FREQ_MASK 0x3ff |
Rodrigo Vivi | 9d81a99 | 2017-06-02 13:06:41 -0700 | [diff] [blame] | 8116 | #define CNP_RAWCLK_DIV_MASK (0x3ff << 16) |
| 8117 | #define CNP_RAWCLK_DIV(div) ((div) << 16) |
| 8118 | #define CNP_RAWCLK_FRAC_MASK (0xf << 26) |
Paulo Zanoni | 228a5cf | 2018-11-12 15:23:12 -0800 | [diff] [blame] | 8119 | #define CNP_RAWCLK_DEN(den) ((den) << 26) |
Anusha Srivatsa | 4ef99ab | 2018-01-11 16:00:06 -0200 | [diff] [blame] | 8120 | #define ICP_RAWCLK_NUM(num) ((num) << 11) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 8121 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8122 | #define PCH_DPLL_TMR_CFG _MMIO(0xc6208) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 8123 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8124 | #define PCH_SSC4_PARMS _MMIO(0xc6210) |
| 8125 | #define PCH_SSC4_AUX_PARMS _MMIO(0xc6214) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 8126 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8127 | #define PCH_DPLL_SEL _MMIO(0xc7000) |
Ville Syrjälä | 68d9753 | 2015-09-18 20:03:39 +0300 | [diff] [blame] | 8128 | #define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4)) |
Daniel Vetter | 1188739 | 2013-06-05 13:34:09 +0200 | [diff] [blame] | 8129 | #define TRANS_DPLLA_SEL(pipe) 0 |
Ville Syrjälä | 68d9753 | 2015-09-18 20:03:39 +0300 | [diff] [blame] | 8130 | #define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3)) |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 8131 | |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 8132 | /* transcoder */ |
| 8133 | |
Daniel Vetter | 275f01b2 | 2013-05-03 11:49:47 +0200 | [diff] [blame] | 8134 | #define _PCH_TRANS_HTOTAL_A 0xe0000 |
| 8135 | #define TRANS_HTOTAL_SHIFT 16 |
| 8136 | #define TRANS_HACTIVE_SHIFT 0 |
| 8137 | #define _PCH_TRANS_HBLANK_A 0xe0004 |
| 8138 | #define TRANS_HBLANK_END_SHIFT 16 |
| 8139 | #define TRANS_HBLANK_START_SHIFT 0 |
| 8140 | #define _PCH_TRANS_HSYNC_A 0xe0008 |
| 8141 | #define TRANS_HSYNC_END_SHIFT 16 |
| 8142 | #define TRANS_HSYNC_START_SHIFT 0 |
| 8143 | #define _PCH_TRANS_VTOTAL_A 0xe000c |
| 8144 | #define TRANS_VTOTAL_SHIFT 16 |
| 8145 | #define TRANS_VACTIVE_SHIFT 0 |
| 8146 | #define _PCH_TRANS_VBLANK_A 0xe0010 |
| 8147 | #define TRANS_VBLANK_END_SHIFT 16 |
| 8148 | #define TRANS_VBLANK_START_SHIFT 0 |
| 8149 | #define _PCH_TRANS_VSYNC_A 0xe0014 |
Paulo Zanoni | af7187b | 2018-06-12 16:56:53 -0700 | [diff] [blame] | 8150 | #define TRANS_VSYNC_END_SHIFT 16 |
Daniel Vetter | 275f01b2 | 2013-05-03 11:49:47 +0200 | [diff] [blame] | 8151 | #define TRANS_VSYNC_START_SHIFT 0 |
| 8152 | #define _PCH_TRANS_VSYNCSHIFT_A 0xe0028 |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 8153 | |
Daniel Vetter | e3b95f1 | 2013-05-03 11:49:49 +0200 | [diff] [blame] | 8154 | #define _PCH_TRANSA_DATA_M1 0xe0030 |
| 8155 | #define _PCH_TRANSA_DATA_N1 0xe0034 |
| 8156 | #define _PCH_TRANSA_DATA_M2 0xe0038 |
| 8157 | #define _PCH_TRANSA_DATA_N2 0xe003c |
| 8158 | #define _PCH_TRANSA_LINK_M1 0xe0040 |
| 8159 | #define _PCH_TRANSA_LINK_N1 0xe0044 |
| 8160 | #define _PCH_TRANSA_LINK_M2 0xe0048 |
| 8161 | #define _PCH_TRANSA_LINK_N2 0xe004c |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 8162 | |
Ville Syrjälä | 2dcbc34 | 2014-04-09 13:29:09 +0300 | [diff] [blame] | 8163 | /* Per-transcoder DIP controls (PCH) */ |
Jesse Barnes | b055c8f | 2011-07-08 11:31:57 -0700 | [diff] [blame] | 8164 | #define _VIDEO_DIP_CTL_A 0xe0200 |
| 8165 | #define _VIDEO_DIP_DATA_A 0xe0208 |
| 8166 | #define _VIDEO_DIP_GCP_A 0xe0210 |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 8167 | #define GCP_COLOR_INDICATION (1 << 2) |
| 8168 | #define GCP_DEFAULT_PHASE_ENABLE (1 << 1) |
| 8169 | #define GCP_AV_MUTE (1 << 0) |
Jesse Barnes | b055c8f | 2011-07-08 11:31:57 -0700 | [diff] [blame] | 8170 | |
| 8171 | #define _VIDEO_DIP_CTL_B 0xe1200 |
| 8172 | #define _VIDEO_DIP_DATA_B 0xe1208 |
| 8173 | #define _VIDEO_DIP_GCP_B 0xe1210 |
| 8174 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8175 | #define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B) |
| 8176 | #define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B) |
| 8177 | #define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B) |
Jesse Barnes | b055c8f | 2011-07-08 11:31:57 -0700 | [diff] [blame] | 8178 | |
Ville Syrjälä | 2dcbc34 | 2014-04-09 13:29:09 +0300 | [diff] [blame] | 8179 | /* Per-transcoder DIP controls (VLV) */ |
Ville Syrjälä | 086f8e8 | 2015-11-04 23:20:01 +0200 | [diff] [blame] | 8180 | #define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200) |
| 8181 | #define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208) |
| 8182 | #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210) |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 8183 | |
Ville Syrjälä | 086f8e8 | 2015-11-04 23:20:01 +0200 | [diff] [blame] | 8184 | #define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170) |
| 8185 | #define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174) |
| 8186 | #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178) |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 8187 | |
Ville Syrjälä | 086f8e8 | 2015-11-04 23:20:01 +0200 | [diff] [blame] | 8188 | #define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0) |
| 8189 | #define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4) |
| 8190 | #define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8) |
Ville Syrjälä | 2dcbc34 | 2014-04-09 13:29:09 +0300 | [diff] [blame] | 8191 | |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 8192 | #define VLV_TVIDEO_DIP_CTL(pipe) \ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8193 | _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \ |
Ville Syrjälä | 086f8e8 | 2015-11-04 23:20:01 +0200 | [diff] [blame] | 8194 | _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C) |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 8195 | #define VLV_TVIDEO_DIP_DATA(pipe) \ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8196 | _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \ |
Ville Syrjälä | 086f8e8 | 2015-11-04 23:20:01 +0200 | [diff] [blame] | 8197 | _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C) |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 8198 | #define VLV_TVIDEO_DIP_GCP(pipe) \ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8199 | _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \ |
Ville Syrjälä | 086f8e8 | 2015-11-04 23:20:01 +0200 | [diff] [blame] | 8200 | _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C) |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 8201 | |
Eugeni Dodonov | 8c5f5f7 | 2012-05-10 10:18:02 -0300 | [diff] [blame] | 8202 | /* Haswell DIP controls */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8203 | |
Ville Syrjälä | 086f8e8 | 2015-11-04 23:20:01 +0200 | [diff] [blame] | 8204 | #define _HSW_VIDEO_DIP_CTL_A 0x60200 |
| 8205 | #define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220 |
| 8206 | #define _HSW_VIDEO_DIP_VS_DATA_A 0x60260 |
| 8207 | #define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0 |
| 8208 | #define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0 |
| 8209 | #define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320 |
Ville Syrjälä | 44b42eb | 2019-05-17 21:52:25 +0530 | [diff] [blame] | 8210 | #define _GLK_VIDEO_DIP_DRM_DATA_A 0x60440 |
Ville Syrjälä | 086f8e8 | 2015-11-04 23:20:01 +0200 | [diff] [blame] | 8211 | #define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240 |
| 8212 | #define _HSW_VIDEO_DIP_VS_ECC_A 0x60280 |
| 8213 | #define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0 |
| 8214 | #define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300 |
| 8215 | #define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344 |
| 8216 | #define _HSW_VIDEO_DIP_GCP_A 0x60210 |
Eugeni Dodonov | 8c5f5f7 | 2012-05-10 10:18:02 -0300 | [diff] [blame] | 8217 | |
Ville Syrjälä | 086f8e8 | 2015-11-04 23:20:01 +0200 | [diff] [blame] | 8218 | #define _HSW_VIDEO_DIP_CTL_B 0x61200 |
| 8219 | #define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220 |
| 8220 | #define _HSW_VIDEO_DIP_VS_DATA_B 0x61260 |
| 8221 | #define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0 |
| 8222 | #define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0 |
| 8223 | #define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320 |
Ville Syrjälä | 44b42eb | 2019-05-17 21:52:25 +0530 | [diff] [blame] | 8224 | #define _GLK_VIDEO_DIP_DRM_DATA_B 0x61440 |
Ville Syrjälä | 086f8e8 | 2015-11-04 23:20:01 +0200 | [diff] [blame] | 8225 | #define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240 |
| 8226 | #define _HSW_VIDEO_DIP_VS_ECC_B 0x61280 |
| 8227 | #define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0 |
| 8228 | #define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300 |
| 8229 | #define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344 |
| 8230 | #define _HSW_VIDEO_DIP_GCP_B 0x61210 |
Eugeni Dodonov | 8c5f5f7 | 2012-05-10 10:18:02 -0300 | [diff] [blame] | 8231 | |
Anusha Srivatsa | 7af2be6 | 2018-07-17 14:10:58 -0700 | [diff] [blame] | 8232 | /* Icelake PPS_DATA and _ECC DIP Registers. |
| 8233 | * These are available for transcoders B,C and eDP. |
| 8234 | * Adding the _A so as to reuse the _MMIO_TRANS2 |
| 8235 | * definition, with which it offsets to the right location. |
| 8236 | */ |
| 8237 | |
| 8238 | #define _ICL_VIDEO_DIP_PPS_DATA_A 0x60350 |
| 8239 | #define _ICL_VIDEO_DIP_PPS_DATA_B 0x61350 |
| 8240 | #define _ICL_VIDEO_DIP_PPS_ECC_A 0x603D4 |
| 8241 | #define _ICL_VIDEO_DIP_PPS_ECC_B 0x613D4 |
| 8242 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8243 | #define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A) |
Ville Syrjälä | 5cb3c1a | 2019-02-25 19:40:58 +0200 | [diff] [blame] | 8244 | #define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8245 | #define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4) |
| 8246 | #define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4) |
| 8247 | #define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4) |
Ville Syrjälä | 5cb3c1a | 2019-02-25 19:40:58 +0200 | [diff] [blame] | 8248 | #define HSW_TVIDEO_DIP_GMP_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GMP_DATA_A + (i) * 4) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8249 | #define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4) |
Ville Syrjälä | 44b42eb | 2019-05-17 21:52:25 +0530 | [diff] [blame] | 8250 | #define GLK_TVIDEO_DIP_DRM_DATA(trans, i) _MMIO_TRANS2(trans, _GLK_VIDEO_DIP_DRM_DATA_A + (i) * 4) |
Anusha Srivatsa | 7af2be6 | 2018-07-17 14:10:58 -0700 | [diff] [blame] | 8251 | #define ICL_VIDEO_DIP_PPS_DATA(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4) |
| 8252 | #define ICL_VIDEO_DIP_PPS_ECC(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4) |
Eugeni Dodonov | 8c5f5f7 | 2012-05-10 10:18:02 -0300 | [diff] [blame] | 8253 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8254 | #define _HSW_STEREO_3D_CTL_A 0x70020 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8255 | #define S3D_ENABLE (1 << 31) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8256 | #define _HSW_STEREO_3D_CTL_B 0x71020 |
Rodrigo Vivi | 3f51e47 | 2013-07-11 18:45:00 -0300 | [diff] [blame] | 8257 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8258 | #define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A) |
Rodrigo Vivi | 3f51e47 | 2013-07-11 18:45:00 -0300 | [diff] [blame] | 8259 | |
Daniel Vetter | 275f01b2 | 2013-05-03 11:49:47 +0200 | [diff] [blame] | 8260 | #define _PCH_TRANS_HTOTAL_B 0xe1000 |
| 8261 | #define _PCH_TRANS_HBLANK_B 0xe1004 |
| 8262 | #define _PCH_TRANS_HSYNC_B 0xe1008 |
| 8263 | #define _PCH_TRANS_VTOTAL_B 0xe100c |
| 8264 | #define _PCH_TRANS_VBLANK_B 0xe1010 |
| 8265 | #define _PCH_TRANS_VSYNC_B 0xe1014 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8266 | #define _PCH_TRANS_VSYNCSHIFT_B 0xe1028 |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 8267 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8268 | #define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B) |
| 8269 | #define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B) |
| 8270 | #define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B) |
| 8271 | #define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B) |
| 8272 | #define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B) |
| 8273 | #define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B) |
| 8274 | #define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B) |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 8275 | |
Daniel Vetter | e3b95f1 | 2013-05-03 11:49:49 +0200 | [diff] [blame] | 8276 | #define _PCH_TRANSB_DATA_M1 0xe1030 |
| 8277 | #define _PCH_TRANSB_DATA_N1 0xe1034 |
| 8278 | #define _PCH_TRANSB_DATA_M2 0xe1038 |
| 8279 | #define _PCH_TRANSB_DATA_N2 0xe103c |
| 8280 | #define _PCH_TRANSB_LINK_M1 0xe1040 |
| 8281 | #define _PCH_TRANSB_LINK_N1 0xe1044 |
| 8282 | #define _PCH_TRANSB_LINK_M2 0xe1048 |
| 8283 | #define _PCH_TRANSB_LINK_N2 0xe104c |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 8284 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8285 | #define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1) |
| 8286 | #define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1) |
| 8287 | #define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2) |
| 8288 | #define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2) |
| 8289 | #define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1) |
| 8290 | #define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1) |
| 8291 | #define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2) |
| 8292 | #define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2) |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 8293 | |
Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 8294 | #define _PCH_TRANSACONF 0xf0008 |
| 8295 | #define _PCH_TRANSBCONF 0xf1008 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8296 | #define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF) |
| 8297 | #define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8298 | #define TRANS_DISABLE (0 << 31) |
| 8299 | #define TRANS_ENABLE (1 << 31) |
| 8300 | #define TRANS_STATE_MASK (1 << 30) |
| 8301 | #define TRANS_STATE_DISABLE (0 << 30) |
| 8302 | #define TRANS_STATE_ENABLE (1 << 30) |
| 8303 | #define TRANS_FSYNC_DELAY_HB1 (0 << 27) |
| 8304 | #define TRANS_FSYNC_DELAY_HB2 (1 << 27) |
| 8305 | #define TRANS_FSYNC_DELAY_HB3 (2 << 27) |
| 8306 | #define TRANS_FSYNC_DELAY_HB4 (3 << 27) |
| 8307 | #define TRANS_INTERLACE_MASK (7 << 21) |
| 8308 | #define TRANS_PROGRESSIVE (0 << 21) |
| 8309 | #define TRANS_INTERLACED (3 << 21) |
| 8310 | #define TRANS_LEGACY_INTERLACED_ILK (2 << 21) |
| 8311 | #define TRANS_8BPC (0 << 5) |
| 8312 | #define TRANS_10BPC (1 << 5) |
| 8313 | #define TRANS_6BPC (2 << 5) |
| 8314 | #define TRANS_12BPC (3 << 5) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 8315 | |
Daniel Vetter | ce40141 | 2012-10-31 22:52:30 +0100 | [diff] [blame] | 8316 | #define _TRANSA_CHICKEN1 0xf0060 |
| 8317 | #define _TRANSB_CHICKEN1 0xf1060 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8318 | #define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8319 | #define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10) |
| 8320 | #define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4) |
Jesse Barnes | 3bcf603 | 2011-07-27 11:51:40 -0700 | [diff] [blame] | 8321 | #define _TRANSA_CHICKEN2 0xf0064 |
| 8322 | #define _TRANSB_CHICKEN2 0xf1064 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8323 | #define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8324 | #define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31) |
| 8325 | #define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29) |
| 8326 | #define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27) |
| 8327 | #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26) |
| 8328 | #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25) |
Jesse Barnes | 3bcf603 | 2011-07-27 11:51:40 -0700 | [diff] [blame] | 8329 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8330 | #define SOUTH_CHICKEN1 _MMIO(0xc2000) |
Jesse Barnes | 291427f | 2011-07-29 12:42:37 -0700 | [diff] [blame] | 8331 | #define FDIA_PHASE_SYNC_SHIFT_OVR 19 |
| 8332 | #define FDIA_PHASE_SYNC_SHIFT_EN 18 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8333 | #define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2))) |
| 8334 | #define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2))) |
Daniel Vetter | 01a415f | 2012-10-27 15:58:40 +0200 | [diff] [blame] | 8335 | #define FDI_BC_BIFURCATION_SELECT (1 << 12) |
Rodrigo Vivi | 3b92e26 | 2017-09-19 14:57:03 -0700 | [diff] [blame] | 8336 | #define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8) |
| 8337 | #define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8338 | #define SPT_PWM_GRANULARITY (1 << 0) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8339 | #define SOUTH_CHICKEN2 _MMIO(0xc2004) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8340 | #define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13) |
| 8341 | #define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12) |
| 8342 | #define LPT_PWM_GRANULARITY (1 << 5) |
| 8343 | #define DPLS_EDP_PPS_FIX_DIS (1 << 0) |
Jesse Barnes | 645c62a | 2011-05-11 09:49:31 -0700 | [diff] [blame] | 8344 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8345 | #define _FDI_RXA_CHICKEN 0xc200c |
| 8346 | #define _FDI_RXB_CHICKEN 0xc2010 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8347 | #define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1) |
| 8348 | #define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8349 | #define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 8350 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8351 | #define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8352 | #define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31) |
| 8353 | #define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30) |
| 8354 | #define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29) |
| 8355 | #define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14) |
| 8356 | #define CNP_PWM_CGE_GATING_DISABLE (1 << 13) |
| 8357 | #define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12) |
Jesse Barnes | 382b093 | 2010-10-07 16:01:25 -0700 | [diff] [blame] | 8358 | |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 8359 | /* CPU: FDI_TX */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8360 | #define _FDI_TXA_CTL 0x60100 |
| 8361 | #define _FDI_TXB_CTL 0x61100 |
| 8362 | #define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8363 | #define FDI_TX_DISABLE (0 << 31) |
| 8364 | #define FDI_TX_ENABLE (1 << 31) |
| 8365 | #define FDI_LINK_TRAIN_PATTERN_1 (0 << 28) |
| 8366 | #define FDI_LINK_TRAIN_PATTERN_2 (1 << 28) |
| 8367 | #define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28) |
| 8368 | #define FDI_LINK_TRAIN_NONE (3 << 28) |
| 8369 | #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25) |
| 8370 | #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25) |
| 8371 | #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25) |
| 8372 | #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25) |
| 8373 | #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22) |
| 8374 | #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22) |
| 8375 | #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22) |
| 8376 | #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22) |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 8377 | /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level. |
| 8378 | SNB has different settings. */ |
| 8379 | /* SNB A-stepping */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8380 | #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22) |
| 8381 | #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22) |
| 8382 | #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22) |
| 8383 | #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22) |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 8384 | /* SNB B-stepping */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8385 | #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22) |
| 8386 | #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22) |
| 8387 | #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22) |
| 8388 | #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22) |
| 8389 | #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22) |
Daniel Vetter | 627eb5a | 2013-04-29 19:33:42 +0200 | [diff] [blame] | 8390 | #define FDI_DP_PORT_WIDTH_SHIFT 19 |
| 8391 | #define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT) |
| 8392 | #define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8393 | #define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18) |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 8394 | /* Ironlake: hardwired to 1 */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8395 | #define FDI_TX_PLL_ENABLE (1 << 14) |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 8396 | |
| 8397 | /* Ivybridge has different bits for lolz */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8398 | #define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8) |
| 8399 | #define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8) |
| 8400 | #define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8) |
| 8401 | #define FDI_LINK_TRAIN_NONE_IVB (3 << 8) |
Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 8402 | |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 8403 | /* both Tx and Rx */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8404 | #define FDI_COMPOSITE_SYNC (1 << 11) |
| 8405 | #define FDI_LINK_TRAIN_AUTO (1 << 10) |
| 8406 | #define FDI_SCRAMBLING_ENABLE (0 << 7) |
| 8407 | #define FDI_SCRAMBLING_DISABLE (1 << 7) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 8408 | |
| 8409 | /* FDI_RX, FDI_X is hard-wired to Transcoder_X */ |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 8410 | #define _FDI_RXA_CTL 0xf000c |
| 8411 | #define _FDI_RXB_CTL 0xf100c |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8412 | #define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8413 | #define FDI_RX_ENABLE (1 << 31) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 8414 | /* train, dp width same as FDI_TX */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8415 | #define FDI_FS_ERRC_ENABLE (1 << 27) |
| 8416 | #define FDI_FE_ERRC_ENABLE (1 << 26) |
| 8417 | #define FDI_RX_POLARITY_REVERSED_LPT (1 << 16) |
| 8418 | #define FDI_8BPC (0 << 16) |
| 8419 | #define FDI_10BPC (1 << 16) |
| 8420 | #define FDI_6BPC (2 << 16) |
| 8421 | #define FDI_12BPC (3 << 16) |
| 8422 | #define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15) |
| 8423 | #define FDI_DMI_LINK_REVERSE_MASK (1 << 14) |
| 8424 | #define FDI_RX_PLL_ENABLE (1 << 13) |
| 8425 | #define FDI_FS_ERR_CORRECT_ENABLE (1 << 11) |
| 8426 | #define FDI_FE_ERR_CORRECT_ENABLE (1 << 10) |
| 8427 | #define FDI_FS_ERR_REPORT_ENABLE (1 << 9) |
| 8428 | #define FDI_FE_ERR_REPORT_ENABLE (1 << 8) |
| 8429 | #define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6) |
| 8430 | #define FDI_PCDCLK (1 << 4) |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 8431 | /* CPT */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8432 | #define FDI_AUTO_TRAINING (1 << 10) |
| 8433 | #define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8) |
| 8434 | #define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8) |
| 8435 | #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8) |
| 8436 | #define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8) |
| 8437 | #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 8438 | |
Paulo Zanoni | 0494564 | 2012-11-01 21:00:59 -0200 | [diff] [blame] | 8439 | #define _FDI_RXA_MISC 0xf0010 |
| 8440 | #define _FDI_RXB_MISC 0xf1010 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8441 | #define FDI_RX_PWRDN_LANE1_MASK (3 << 26) |
| 8442 | #define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26) |
| 8443 | #define FDI_RX_PWRDN_LANE0_MASK (3 << 24) |
| 8444 | #define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24) |
| 8445 | #define FDI_RX_TP1_TO_TP2_48 (2 << 20) |
| 8446 | #define FDI_RX_TP1_TO_TP2_64 (3 << 20) |
| 8447 | #define FDI_RX_FDI_DELAY_90 (0x90 << 0) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8448 | #define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC) |
Paulo Zanoni | 0494564 | 2012-11-01 21:00:59 -0200 | [diff] [blame] | 8449 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8450 | #define _FDI_RXA_TUSIZE1 0xf0030 |
| 8451 | #define _FDI_RXA_TUSIZE2 0xf0038 |
| 8452 | #define _FDI_RXB_TUSIZE1 0xf1030 |
| 8453 | #define _FDI_RXB_TUSIZE2 0xf1038 |
| 8454 | #define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1) |
| 8455 | #define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 8456 | |
| 8457 | /* FDI_RX interrupt register format */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8458 | #define FDI_RX_INTER_LANE_ALIGN (1 << 10) |
| 8459 | #define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */ |
| 8460 | #define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */ |
| 8461 | #define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7) |
| 8462 | #define FDI_RX_FS_CODE_ERR (1 << 6) |
| 8463 | #define FDI_RX_FE_CODE_ERR (1 << 5) |
| 8464 | #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4) |
| 8465 | #define FDI_RX_HDCP_LINK_FAIL (1 << 3) |
| 8466 | #define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2) |
| 8467 | #define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1) |
| 8468 | #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 8469 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8470 | #define _FDI_RXA_IIR 0xf0014 |
| 8471 | #define _FDI_RXA_IMR 0xf0018 |
| 8472 | #define _FDI_RXB_IIR 0xf1014 |
| 8473 | #define _FDI_RXB_IMR 0xf1018 |
| 8474 | #define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR) |
| 8475 | #define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 8476 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8477 | #define FDI_PLL_CTL_1 _MMIO(0xfe000) |
| 8478 | #define FDI_PLL_CTL_2 _MMIO(0xfe004) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 8479 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8480 | #define PCH_LVDS _MMIO(0xe1180) |
Zhenyu Wang | b905505 | 2009-06-05 15:38:38 +0800 | [diff] [blame] | 8481 | #define LVDS_DETECTED (1 << 1) |
| 8482 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8483 | #define _PCH_DP_B 0xe4100 |
| 8484 | #define PCH_DP_B _MMIO(_PCH_DP_B) |
Ville Syrjälä | 750a951 | 2015-11-11 20:34:12 +0200 | [diff] [blame] | 8485 | #define _PCH_DPB_AUX_CH_CTL 0xe4110 |
| 8486 | #define _PCH_DPB_AUX_CH_DATA1 0xe4114 |
| 8487 | #define _PCH_DPB_AUX_CH_DATA2 0xe4118 |
| 8488 | #define _PCH_DPB_AUX_CH_DATA3 0xe411c |
| 8489 | #define _PCH_DPB_AUX_CH_DATA4 0xe4120 |
| 8490 | #define _PCH_DPB_AUX_CH_DATA5 0xe4124 |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 8491 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8492 | #define _PCH_DP_C 0xe4200 |
| 8493 | #define PCH_DP_C _MMIO(_PCH_DP_C) |
Ville Syrjälä | 750a951 | 2015-11-11 20:34:12 +0200 | [diff] [blame] | 8494 | #define _PCH_DPC_AUX_CH_CTL 0xe4210 |
| 8495 | #define _PCH_DPC_AUX_CH_DATA1 0xe4214 |
| 8496 | #define _PCH_DPC_AUX_CH_DATA2 0xe4218 |
| 8497 | #define _PCH_DPC_AUX_CH_DATA3 0xe421c |
| 8498 | #define _PCH_DPC_AUX_CH_DATA4 0xe4220 |
| 8499 | #define _PCH_DPC_AUX_CH_DATA5 0xe4224 |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 8500 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8501 | #define _PCH_DP_D 0xe4300 |
| 8502 | #define PCH_DP_D _MMIO(_PCH_DP_D) |
Ville Syrjälä | 750a951 | 2015-11-11 20:34:12 +0200 | [diff] [blame] | 8503 | #define _PCH_DPD_AUX_CH_CTL 0xe4310 |
| 8504 | #define _PCH_DPD_AUX_CH_DATA1 0xe4314 |
| 8505 | #define _PCH_DPD_AUX_CH_DATA2 0xe4318 |
| 8506 | #define _PCH_DPD_AUX_CH_DATA3 0xe431c |
| 8507 | #define _PCH_DPD_AUX_CH_DATA4 0xe4320 |
| 8508 | #define _PCH_DPD_AUX_CH_DATA5 0xe4324 |
| 8509 | |
Ville Syrjälä | bdabdb6 | 2018-02-22 20:10:30 +0200 | [diff] [blame] | 8510 | #define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL) |
| 8511 | #define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */ |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 8512 | |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 8513 | /* CPT */ |
Ville Syrjälä | 086f8e8 | 2015-11-04 23:20:01 +0200 | [diff] [blame] | 8514 | #define _TRANS_DP_CTL_A 0xe0300 |
| 8515 | #define _TRANS_DP_CTL_B 0xe1300 |
| 8516 | #define _TRANS_DP_CTL_C 0xe2300 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8517 | #define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8518 | #define TRANS_DP_OUTPUT_ENABLE (1 << 31) |
Ville Syrjälä | f67dc6d | 2018-05-18 18:29:26 +0300 | [diff] [blame] | 8519 | #define TRANS_DP_PORT_SEL_MASK (3 << 29) |
| 8520 | #define TRANS_DP_PORT_SEL_NONE (3 << 29) |
| 8521 | #define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8522 | #define TRANS_DP_AUDIO_ONLY (1 << 26) |
| 8523 | #define TRANS_DP_ENH_FRAMING (1 << 18) |
| 8524 | #define TRANS_DP_8BPC (0 << 9) |
| 8525 | #define TRANS_DP_10BPC (1 << 9) |
| 8526 | #define TRANS_DP_6BPC (2 << 9) |
| 8527 | #define TRANS_DP_12BPC (3 << 9) |
| 8528 | #define TRANS_DP_BPC_MASK (3 << 9) |
| 8529 | #define TRANS_DP_VSYNC_ACTIVE_HIGH (1 << 4) |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 8530 | #define TRANS_DP_VSYNC_ACTIVE_LOW 0 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8531 | #define TRANS_DP_HSYNC_ACTIVE_HIGH (1 << 3) |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 8532 | #define TRANS_DP_HSYNC_ACTIVE_LOW 0 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8533 | #define TRANS_DP_SYNC_MASK (3 << 3) |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 8534 | |
| 8535 | /* SNB eDP training params */ |
| 8536 | /* SNB A-stepping */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8537 | #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22) |
| 8538 | #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22) |
| 8539 | #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22) |
| 8540 | #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22) |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 8541 | /* SNB B-stepping */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8542 | #define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22) |
| 8543 | #define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22) |
| 8544 | #define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22) |
| 8545 | #define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22) |
| 8546 | #define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22) |
| 8547 | #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22) |
Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 8548 | |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 8549 | /* IVB */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8550 | #define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22) |
| 8551 | #define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22) |
| 8552 | #define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22) |
| 8553 | #define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22) |
| 8554 | #define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22) |
| 8555 | #define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22) |
| 8556 | #define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22) |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 8557 | |
| 8558 | /* legacy values */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8559 | #define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22) |
| 8560 | #define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22) |
| 8561 | #define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22) |
| 8562 | #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22) |
| 8563 | #define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22) |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 8564 | |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8565 | #define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22) |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 8566 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8567 | #define VLV_PMWGICZ _MMIO(0x1300a4) |
Imre Deak | 9e72b46 | 2014-05-05 15:13:55 +0300 | [diff] [blame] | 8568 | |
Sagar Arun Kamble | 274008e | 2016-02-06 00:13:29 +0530 | [diff] [blame] | 8569 | #define RC6_LOCATION _MMIO(0xD40) |
| 8570 | #define RC6_CTX_IN_DRAM (1 << 0) |
| 8571 | #define RC6_CTX_BASE _MMIO(0xD48) |
| 8572 | #define RC6_CTX_BASE_MASK 0xFFFFFFF0 |
| 8573 | #define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054) |
| 8574 | #define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054) |
| 8575 | #define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054) |
| 8576 | #define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054) |
| 8577 | #define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054) |
| 8578 | #define IDLE_TIME_MASK 0xFFFFF |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8579 | #define FORCEWAKE _MMIO(0xA18C) |
| 8580 | #define FORCEWAKE_VLV _MMIO(0x1300b0) |
| 8581 | #define FORCEWAKE_ACK_VLV _MMIO(0x1300b4) |
| 8582 | #define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8) |
| 8583 | #define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc) |
| 8584 | #define FORCEWAKE_ACK_HSW _MMIO(0x130044) |
| 8585 | #define FORCEWAKE_ACK _MMIO(0x130090) |
| 8586 | #define VLV_GTLC_WAKE_CTRL _MMIO(0x130090) |
Imre Deak | 981a5ae | 2014-04-14 20:24:22 +0300 | [diff] [blame] | 8587 | #define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25) |
| 8588 | #define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24) |
| 8589 | #define VLV_GTLC_ALLOWWAKEREQ (1 << 0) |
| 8590 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8591 | #define VLV_GTLC_PW_STATUS _MMIO(0x130094) |
Imre Deak | 981a5ae | 2014-04-14 20:24:22 +0300 | [diff] [blame] | 8592 | #define VLV_GTLC_ALLOWWAKEACK (1 << 0) |
| 8593 | #define VLV_GTLC_ALLOWWAKEERR (1 << 1) |
| 8594 | #define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5) |
| 8595 | #define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8596 | #define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */ |
| 8597 | #define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270) |
Daniele Ceraolo Spurio | a89a70a | 2018-03-02 18:15:01 +0200 | [diff] [blame] | 8598 | #define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4) |
| 8599 | #define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8600 | #define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278) |
| 8601 | #define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188) |
| 8602 | #define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88) |
Daniele Ceraolo Spurio | a89a70a | 2018-03-02 18:15:01 +0200 | [diff] [blame] | 8603 | #define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4) |
| 8604 | #define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8605 | #define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84) |
| 8606 | #define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044) |
Mika Kuoppala | 7130630 | 2017-11-02 11:48:36 +0200 | [diff] [blame] | 8607 | #define FORCEWAKE_KERNEL BIT(0) |
| 8608 | #define FORCEWAKE_USER BIT(1) |
| 8609 | #define FORCEWAKE_KERNEL_FALLBACK BIT(15) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8610 | #define FORCEWAKE_MT_ACK _MMIO(0x130040) |
| 8611 | #define ECOBUS _MMIO(0xa180) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8612 | #define FORCEWAKE_MT_ENABLE (1 << 5) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8613 | #define VLV_SPAREG2H _MMIO(0xA194) |
Akash Goel | f2dd757 | 2016-06-27 20:10:01 +0530 | [diff] [blame] | 8614 | #define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0) |
| 8615 | #define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0) |
| 8616 | #define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1) |
Chris Wilson | 8fd2685 | 2010-12-08 18:40:43 +0000 | [diff] [blame] | 8617 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8618 | #define GTFIFODBG _MMIO(0x120000) |
Ville Syrjälä | 297b32e | 2016-04-13 21:09:30 +0300 | [diff] [blame] | 8619 | #define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20) |
| 8620 | #define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8621 | #define GT_FIFO_SBDROPERR (1 << 6) |
| 8622 | #define GT_FIFO_BLOBDROPERR (1 << 5) |
| 8623 | #define GT_FIFO_SB_READ_ABORTERR (1 << 4) |
| 8624 | #define GT_FIFO_DROPERR (1 << 3) |
| 8625 | #define GT_FIFO_OVFERR (1 << 2) |
| 8626 | #define GT_FIFO_IAWRERR (1 << 1) |
| 8627 | #define GT_FIFO_IARDERR (1 << 0) |
Ben Widawsky | dd202c6 | 2012-02-09 10:15:18 +0100 | [diff] [blame] | 8628 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8629 | #define GTFIFOCTL _MMIO(0x120008) |
Ville Syrjälä | 46520e2 | 2013-11-14 02:00:00 +0200 | [diff] [blame] | 8630 | #define GT_FIFO_FREE_ENTRIES_MASK 0x7f |
Chris Wilson | 95736720 | 2011-05-12 22:17:09 +0100 | [diff] [blame] | 8631 | #define GT_FIFO_NUM_RESERVED_ENTRIES 20 |
Deepak S | a04f90a | 2015-04-16 08:51:28 +0530 | [diff] [blame] | 8632 | #define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12) |
| 8633 | #define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11) |
Chris Wilson | 9135583 | 2011-03-04 19:22:40 +0000 | [diff] [blame] | 8634 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8635 | #define HSW_IDICR _MMIO(0x9008) |
Ben Widawsky | 05e21cc | 2013-07-04 11:02:04 -0700 | [diff] [blame] | 8636 | #define IDIHASHMSK(x) (((x) & 0x3f) << 16) |
Mika Kuoppala | 3accaf7 | 2016-04-13 17:26:43 +0300 | [diff] [blame] | 8637 | #define HSW_EDRAM_CAP _MMIO(0x120010) |
Damien Lespiau | 2db59d5 | 2015-02-03 14:25:14 +0000 | [diff] [blame] | 8638 | #define EDRAM_ENABLED 0x1 |
Mika Kuoppala | c02e85a | 2016-04-13 17:26:44 +0300 | [diff] [blame] | 8639 | #define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf) |
| 8640 | #define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7) |
| 8641 | #define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3) |
Ben Widawsky | 05e21cc | 2013-07-04 11:02:04 -0700 | [diff] [blame] | 8642 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8643 | #define GEN6_UCGCTL1 _MMIO(0x9400) |
Mika Kuoppala | 8aeb7f6 | 2016-06-07 17:19:05 +0300 | [diff] [blame] | 8644 | # define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22) |
Ville Syrjälä | e4443e4 | 2014-04-09 13:28:41 +0300 | [diff] [blame] | 8645 | # define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16) |
Daniel Vetter | 80e829f | 2012-03-31 11:21:57 +0200 | [diff] [blame] | 8646 | # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5) |
Daniel Vetter | de4a8bd | 2012-04-11 20:42:38 +0200 | [diff] [blame] | 8647 | # define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7) |
Daniel Vetter | 80e829f | 2012-03-31 11:21:57 +0200 | [diff] [blame] | 8648 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8649 | #define GEN6_UCGCTL2 _MMIO(0x9404) |
Damien Lespiau | f9fc42f | 2015-02-26 18:20:39 +0000 | [diff] [blame] | 8650 | # define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31) |
Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 8651 | # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30) |
Jesse Barnes | 6edaa7f | 2012-06-14 11:04:49 -0700 | [diff] [blame] | 8652 | # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22) |
Eugeni Dodonov | eae66b5 | 2012-02-08 12:53:49 -0800 | [diff] [blame] | 8653 | # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13) |
Eric Anholt | 406478d | 2011-11-07 16:07:04 -0800 | [diff] [blame] | 8654 | # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12) |
Eric Anholt | 9ca1d10 | 2011-11-07 16:07:05 -0800 | [diff] [blame] | 8655 | # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11) |
Eric Anholt | 406478d | 2011-11-07 16:07:04 -0800 | [diff] [blame] | 8656 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8657 | #define GEN6_UCGCTL3 _MMIO(0x9408) |
Robert Bragg | d796515 | 2016-11-07 19:49:52 +0000 | [diff] [blame] | 8658 | # define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20) |
Imre Deak | 9e72b46 | 2014-05-05 15:13:55 +0300 | [diff] [blame] | 8659 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8660 | #define GEN7_UCGCTL4 _MMIO(0x940c) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8661 | #define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25) |
| 8662 | #define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14) |
Jesse Barnes | e3f33d4 | 2012-06-14 11:04:50 -0700 | [diff] [blame] | 8663 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8664 | #define GEN6_RCGCTL1 _MMIO(0x9410) |
| 8665 | #define GEN6_RCGCTL2 _MMIO(0x9414) |
| 8666 | #define GEN6_RSTCTL _MMIO(0x9420) |
Imre Deak | 9e72b46 | 2014-05-05 15:13:55 +0300 | [diff] [blame] | 8667 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8668 | #define GEN8_UCGCTL6 _MMIO(0x9430) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8669 | #define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24) |
| 8670 | #define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14) |
| 8671 | #define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28) |
Ville Syrjälä | 4f1ca9e | 2014-02-27 21:59:02 +0200 | [diff] [blame] | 8672 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8673 | #define GEN6_GFXPAUSE _MMIO(0xA000) |
| 8674 | #define GEN6_RPNSWREQ _MMIO(0xA008) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8675 | #define GEN6_TURBO_DISABLE (1 << 31) |
| 8676 | #define GEN6_FREQUENCY(x) ((x) << 25) |
| 8677 | #define HSW_FREQUENCY(x) ((x) << 24) |
| 8678 | #define GEN9_FREQUENCY(x) ((x) << 23) |
| 8679 | #define GEN6_OFFSET(x) ((x) << 19) |
| 8680 | #define GEN6_AGGRESSIVE_TURBO (0 << 15) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8681 | #define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C) |
| 8682 | #define GEN6_RC_CONTROL _MMIO(0xA090) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8683 | #define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16) |
| 8684 | #define GEN6_RC_CTL_RC6p_ENABLE (1 << 17) |
| 8685 | #define GEN6_RC_CTL_RC6_ENABLE (1 << 18) |
| 8686 | #define GEN6_RC_CTL_RC1e_ENABLE (1 << 20) |
| 8687 | #define GEN6_RC_CTL_RC7_ENABLE (1 << 22) |
| 8688 | #define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24) |
| 8689 | #define GEN7_RC_CTL_TO_MODE (1 << 28) |
| 8690 | #define GEN6_RC_CTL_EI_MODE(x) ((x) << 27) |
| 8691 | #define GEN6_RC_CTL_HW_ENABLE (1 << 31) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8692 | #define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010) |
| 8693 | #define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014) |
| 8694 | #define GEN6_RPSTAT1 _MMIO(0xA01C) |
Jesse Barnes | ccab5c8 | 2011-01-18 15:49:25 -0800 | [diff] [blame] | 8695 | #define GEN6_CAGF_SHIFT 8 |
Ben Widawsky | f82855d | 2013-01-29 12:00:15 -0800 | [diff] [blame] | 8696 | #define HSW_CAGF_SHIFT 7 |
Akash Goel | de43ae9 | 2015-03-06 11:07:14 +0530 | [diff] [blame] | 8697 | #define GEN9_CAGF_SHIFT 23 |
Jesse Barnes | ccab5c8 | 2011-01-18 15:49:25 -0800 | [diff] [blame] | 8698 | #define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT) |
Ben Widawsky | f82855d | 2013-01-29 12:00:15 -0800 | [diff] [blame] | 8699 | #define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT) |
Akash Goel | de43ae9 | 2015-03-06 11:07:14 +0530 | [diff] [blame] | 8700 | #define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8701 | #define GEN6_RP_CONTROL _MMIO(0xA024) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8702 | #define GEN6_RP_MEDIA_TURBO (1 << 11) |
| 8703 | #define GEN6_RP_MEDIA_MODE_MASK (3 << 9) |
| 8704 | #define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9) |
| 8705 | #define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9) |
| 8706 | #define GEN6_RP_MEDIA_HW_MODE (1 << 9) |
| 8707 | #define GEN6_RP_MEDIA_SW_MODE (0 << 9) |
| 8708 | #define GEN6_RP_MEDIA_IS_GFX (1 << 8) |
| 8709 | #define GEN6_RP_ENABLE (1 << 7) |
| 8710 | #define GEN6_RP_UP_IDLE_MIN (0x1 << 3) |
| 8711 | #define GEN6_RP_UP_BUSY_AVG (0x2 << 3) |
| 8712 | #define GEN6_RP_UP_BUSY_CONT (0x4 << 3) |
| 8713 | #define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0) |
| 8714 | #define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8715 | #define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C) |
| 8716 | #define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030) |
| 8717 | #define GEN6_RP_CUR_UP_EI _MMIO(0xA050) |
Chris Wilson | 7466c29 | 2016-08-15 09:49:33 +0100 | [diff] [blame] | 8718 | #define GEN6_RP_EI_MASK 0xffffff |
| 8719 | #define GEN6_CURICONT_MASK GEN6_RP_EI_MASK |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8720 | #define GEN6_RP_CUR_UP _MMIO(0xA054) |
Chris Wilson | 7466c29 | 2016-08-15 09:49:33 +0100 | [diff] [blame] | 8721 | #define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8722 | #define GEN6_RP_PREV_UP _MMIO(0xA058) |
| 8723 | #define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C) |
Chris Wilson | 7466c29 | 2016-08-15 09:49:33 +0100 | [diff] [blame] | 8724 | #define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8725 | #define GEN6_RP_CUR_DOWN _MMIO(0xA060) |
| 8726 | #define GEN6_RP_PREV_DOWN _MMIO(0xA064) |
| 8727 | #define GEN6_RP_UP_EI _MMIO(0xA068) |
| 8728 | #define GEN6_RP_DOWN_EI _MMIO(0xA06C) |
| 8729 | #define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070) |
| 8730 | #define GEN6_RPDEUHWTC _MMIO(0xA080) |
| 8731 | #define GEN6_RPDEUC _MMIO(0xA084) |
| 8732 | #define GEN6_RPDEUCSW _MMIO(0xA088) |
| 8733 | #define GEN6_RC_STATE _MMIO(0xA094) |
Imre Deak | fc61984 | 2016-06-29 19:13:55 +0300 | [diff] [blame] | 8734 | #define RC_SW_TARGET_STATE_SHIFT 16 |
| 8735 | #define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8736 | #define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098) |
| 8737 | #define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C) |
| 8738 | #define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0) |
Rodrigo Vivi | 0aab201 | 2017-10-23 15:46:12 -0700 | [diff] [blame] | 8739 | #define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8740 | #define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8) |
| 8741 | #define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC) |
| 8742 | #define GEN6_RC_SLEEP _MMIO(0xA0B0) |
| 8743 | #define GEN6_RCUBMABDTMR _MMIO(0xA0B0) |
| 8744 | #define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4) |
| 8745 | #define GEN6_RC6_THRESHOLD _MMIO(0xA0B8) |
| 8746 | #define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC) |
| 8747 | #define VLV_RCEDATA _MMIO(0xA0BC) |
| 8748 | #define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0) |
| 8749 | #define GEN6_PMINTRMSK _MMIO(0xA168) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8750 | #define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31) |
| 8751 | #define ARAT_EXPIRED_INTRMSK (1 << 9) |
Imre Deak | fc61984 | 2016-06-29 19:13:55 +0300 | [diff] [blame] | 8752 | #define GEN8_MISC_CTRL0 _MMIO(0xA180) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8753 | #define VLV_PWRDWNUPCTL _MMIO(0xA294) |
| 8754 | #define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4) |
| 8755 | #define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8) |
| 8756 | #define GEN9_PG_ENABLE _MMIO(0xA210) |
Mika Kuoppala | 2ea7414 | 2019-04-10 13:59:19 +0300 | [diff] [blame] | 8757 | #define GEN9_RENDER_PG_ENABLE REG_BIT(0) |
| 8758 | #define GEN9_MEDIA_PG_ENABLE REG_BIT(1) |
| 8759 | #define GEN11_MEDIA_SAMPLER_PG_ENABLE REG_BIT(2) |
Imre Deak | fc61984 | 2016-06-29 19:13:55 +0300 | [diff] [blame] | 8760 | #define GEN8_PUSHBUS_CONTROL _MMIO(0xA248) |
| 8761 | #define GEN8_PUSHBUS_ENABLE _MMIO(0xA250) |
| 8762 | #define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C) |
Chris Wilson | 8fd2685 | 2010-12-08 18:40:43 +0000 | [diff] [blame] | 8763 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8764 | #define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C) |
Gaurav K Singh | a9da9bc | 2014-12-05 14:13:41 +0530 | [diff] [blame] | 8765 | #define PIXEL_OVERLAP_CNT_MASK (3 << 30) |
| 8766 | #define PIXEL_OVERLAP_CNT_SHIFT 30 |
| 8767 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8768 | #define GEN6_PMISR _MMIO(0x44020) |
| 8769 | #define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */ |
| 8770 | #define GEN6_PMIIR _MMIO(0x44028) |
| 8771 | #define GEN6_PMIER _MMIO(0x4402C) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8772 | #define GEN6_PM_MBOX_EVENT (1 << 25) |
| 8773 | #define GEN6_PM_THERMAL_EVENT (1 << 24) |
Mika Kuoppala | 917dc6b | 2019-04-10 13:59:22 +0300 | [diff] [blame] | 8774 | |
| 8775 | /* |
| 8776 | * For Gen11 these are in the upper word of the GPM_WGBOXPERF |
| 8777 | * registers. Shifting is handled on accessing the imr and ier. |
| 8778 | */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8779 | #define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6) |
| 8780 | #define GEN6_PM_RP_UP_THRESHOLD (1 << 5) |
| 8781 | #define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4) |
| 8782 | #define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2) |
| 8783 | #define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1) |
Chris Wilson | 4668f69 | 2018-08-02 11:06:30 +0100 | [diff] [blame] | 8784 | #define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_EI_EXPIRED | \ |
| 8785 | GEN6_PM_RP_UP_THRESHOLD | \ |
| 8786 | GEN6_PM_RP_DOWN_EI_EXPIRED | \ |
| 8787 | GEN6_PM_RP_DOWN_THRESHOLD | \ |
Ben Widawsky | 4912d04 | 2011-04-25 11:25:20 -0700 | [diff] [blame] | 8788 | GEN6_PM_RP_DOWN_TIMEOUT) |
Chris Wilson | 8fd2685 | 2010-12-08 18:40:43 +0000 | [diff] [blame] | 8789 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8790 | #define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4) |
Imre Deak | 9e72b46 | 2014-05-05 15:13:55 +0300 | [diff] [blame] | 8791 | #define GEN7_GT_SCRATCH_REG_NUM 8 |
| 8792 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8793 | #define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8794 | #define VLV_GFX_CLK_STATUS_BIT (1 << 3) |
| 8795 | #define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2) |
Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 8796 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8797 | #define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104) |
| 8798 | #define VLV_COUNTER_CONTROL _MMIO(0x138104) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8799 | #define VLV_COUNT_RANGE_HIGH (1 << 15) |
| 8800 | #define VLV_MEDIA_RC0_COUNT_EN (1 << 5) |
| 8801 | #define VLV_RENDER_RC0_COUNT_EN (1 << 4) |
| 8802 | #define VLV_MEDIA_RC6_COUNT_EN (1 << 1) |
| 8803 | #define VLV_RENDER_RC6_COUNT_EN (1 << 0) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8804 | #define GEN6_GT_GFX_RC6 _MMIO(0x138108) |
| 8805 | #define VLV_GT_RENDER_RC6 _MMIO(0x138108) |
| 8806 | #define VLV_GT_MEDIA_RC6 _MMIO(0x13810C) |
Imre Deak | 9cc19be | 2014-04-14 20:24:24 +0300 | [diff] [blame] | 8807 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8808 | #define GEN6_GT_GFX_RC6p _MMIO(0x13810C) |
| 8809 | #define GEN6_GT_GFX_RC6pp _MMIO(0x138110) |
| 8810 | #define VLV_RENDER_C0_COUNT _MMIO(0x138118) |
| 8811 | #define VLV_MEDIA_C0_COUNT _MMIO(0x13811C) |
Ben Widawsky | cce66a2 | 2012-03-27 18:59:38 -0700 | [diff] [blame] | 8812 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8813 | #define GEN6_PCODE_MAILBOX _MMIO(0x138124) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8814 | #define GEN6_PCODE_READY (1 << 31) |
Lyude | 8766050 | 2016-08-17 15:55:53 -0400 | [diff] [blame] | 8815 | #define GEN6_PCODE_ERROR_MASK 0xFF |
| 8816 | #define GEN6_PCODE_SUCCESS 0x0 |
| 8817 | #define GEN6_PCODE_ILLEGAL_CMD 0x1 |
| 8818 | #define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2 |
| 8819 | #define GEN6_PCODE_TIMEOUT 0x3 |
| 8820 | #define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF |
| 8821 | #define GEN7_PCODE_TIMEOUT 0x2 |
| 8822 | #define GEN7_PCODE_ILLEGAL_DATA 0x3 |
| 8823 | #define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10 |
Ville Syrjälä | 3e8ddd9 | 2017-09-12 18:34:10 +0300 | [diff] [blame] | 8824 | #define GEN6_PCODE_WRITE_RC6VIDS 0x4 |
| 8825 | #define GEN6_PCODE_READ_RC6VIDS 0x5 |
Damien Lespiau | 9043ae0 | 2015-04-30 16:39:18 +0100 | [diff] [blame] | 8826 | #define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5) |
| 8827 | #define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245) |
Ville Syrjälä | b432e5c | 2015-06-03 15:45:13 +0300 | [diff] [blame] | 8828 | #define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18 |
Damien Lespiau | 57520bc | 2015-04-30 16:39:19 +0100 | [diff] [blame] | 8829 | #define GEN9_PCODE_READ_MEM_LATENCY 0x6 |
| 8830 | #define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF |
| 8831 | #define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8 |
| 8832 | #define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16 |
| 8833 | #define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24 |
Sean Paul | ee5e5e7 | 2018-01-08 14:55:39 -0500 | [diff] [blame] | 8834 | #define SKL_PCODE_LOAD_HDCP_KEYS 0x5 |
Damien Lespiau | 5d96d8a | 2015-05-21 16:37:48 +0100 | [diff] [blame] | 8835 | #define SKL_PCODE_CDCLK_CONTROL 0x7 |
| 8836 | #define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3 |
| 8837 | #define SKL_CDCLK_READY_FOR_CHANGE 0x1 |
Damien Lespiau | 9043ae0 | 2015-04-30 16:39:18 +0100 | [diff] [blame] | 8838 | #define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8 |
| 8839 | #define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9 |
| 8840 | #define GEN6_READ_OC_PARAMS 0xc |
Ville Syrjälä | c457d9c | 2019-05-24 18:36:14 +0300 | [diff] [blame] | 8841 | #define ICL_PCODE_MEM_SUBSYSYSTEM_INFO 0xd |
| 8842 | #define ICL_PCODE_MEM_SS_READ_GLOBAL_INFO (0x0 << 8) |
| 8843 | #define ICL_PCODE_MEM_SS_READ_QGV_POINT_INFO(point) (((point) << 16) | (0x1 << 8)) |
Paulo Zanoni | 515b239 | 2013-09-10 19:36:37 -0300 | [diff] [blame] | 8844 | #define GEN6_PCODE_READ_D_COMP 0x10 |
| 8845 | #define GEN6_PCODE_WRITE_D_COMP 0x11 |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 8846 | #define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17 |
Ben Widawsky | 2a114cc | 2013-11-02 21:07:47 -0700 | [diff] [blame] | 8847 | #define DISPLAY_IPS_CONTROL 0x19 |
Ville Syrjälä | 61843f0 | 2017-09-12 18:34:11 +0300 | [diff] [blame] | 8848 | /* See also IPS_CTL */ |
| 8849 | #define IPS_PCODE_CONTROL (1 << 30) |
Ville Syrjälä | 3e8ddd9 | 2017-09-12 18:34:10 +0300 | [diff] [blame] | 8850 | #define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A |
Lyude | 656d1b8 | 2016-08-17 15:55:54 -0400 | [diff] [blame] | 8851 | #define GEN9_PCODE_SAGV_CONTROL 0x21 |
| 8852 | #define GEN9_SAGV_DISABLE 0x0 |
| 8853 | #define GEN9_SAGV_IS_DISABLED 0x1 |
| 8854 | #define GEN9_SAGV_ENABLE 0x3 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8855 | #define GEN6_PCODE_DATA _MMIO(0x138128) |
Jesse Barnes | 23b2f8b | 2011-06-28 13:04:16 -0700 | [diff] [blame] | 8856 | #define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8 |
Chris Wilson | 3ebecd0 | 2013-04-12 19:10:13 +0100 | [diff] [blame] | 8857 | #define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8858 | #define GEN6_PCODE_DATA1 _MMIO(0x13812C) |
Chris Wilson | 8fd2685 | 2010-12-08 18:40:43 +0000 | [diff] [blame] | 8859 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8860 | #define GEN6_GT_CORE_STATUS _MMIO(0x138060) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8861 | #define GEN6_CORE_CPD_STATE_MASK (7 << 4) |
Ben Widawsky | 4d85529 | 2011-12-12 19:34:16 -0800 | [diff] [blame] | 8862 | #define GEN6_RCn_MASK 7 |
| 8863 | #define GEN6_RC0 0 |
| 8864 | #define GEN6_RC3 2 |
| 8865 | #define GEN6_RC6 3 |
| 8866 | #define GEN6_RC7 4 |
| 8867 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8868 | #define GEN8_GT_SLICE_INFO _MMIO(0x138064) |
Łukasz Daniluk | 91bedd3 | 2015-09-25 11:54:58 +0200 | [diff] [blame] | 8869 | #define GEN8_LSLICESTAT_MASK 0x7 |
| 8870 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8871 | #define CHV_POWER_SS0_SIG1 _MMIO(0xa720) |
| 8872 | #define CHV_POWER_SS1_SIG1 _MMIO(0xa728) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8873 | #define CHV_SS_PG_ENABLE (1 << 1) |
| 8874 | #define CHV_EU08_PG_ENABLE (1 << 9) |
| 8875 | #define CHV_EU19_PG_ENABLE (1 << 17) |
| 8876 | #define CHV_EU210_PG_ENABLE (1 << 25) |
Jeff McGee | 5575f03 | 2015-02-27 10:22:32 -0800 | [diff] [blame] | 8877 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8878 | #define CHV_POWER_SS0_SIG2 _MMIO(0xa724) |
| 8879 | #define CHV_POWER_SS1_SIG2 _MMIO(0xa72c) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8880 | #define CHV_EU311_PG_ENABLE (1 << 1) |
Jeff McGee | 5575f03 | 2015-02-27 10:22:32 -0800 | [diff] [blame] | 8881 | |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8882 | #define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4) |
Rodrigo Vivi | f8c3dcf | 2017-10-25 17:15:46 -0700 | [diff] [blame] | 8883 | #define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \ |
| 8884 | ((slice) % 3) * 0x4) |
Jeff McGee | 7f992ab | 2015-02-13 10:27:55 -0600 | [diff] [blame] | 8885 | #define GEN9_PGCTL_SLICE_ACK (1 << 0) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8886 | #define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2)) |
Rodrigo Vivi | f8c3dcf | 2017-10-25 17:15:46 -0700 | [diff] [blame] | 8887 | #define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F) |
Jeff McGee | 7f992ab | 2015-02-13 10:27:55 -0600 | [diff] [blame] | 8888 | |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8889 | #define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8) |
Rodrigo Vivi | f8c3dcf | 2017-10-25 17:15:46 -0700 | [diff] [blame] | 8890 | #define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \ |
| 8891 | ((slice) % 3) * 0x8) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8892 | #define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8) |
Rodrigo Vivi | f8c3dcf | 2017-10-25 17:15:46 -0700 | [diff] [blame] | 8893 | #define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \ |
| 8894 | ((slice) % 3) * 0x8) |
Jeff McGee | 7f992ab | 2015-02-13 10:27:55 -0600 | [diff] [blame] | 8895 | #define GEN9_PGCTL_SSA_EU08_ACK (1 << 0) |
| 8896 | #define GEN9_PGCTL_SSA_EU19_ACK (1 << 2) |
| 8897 | #define GEN9_PGCTL_SSA_EU210_ACK (1 << 4) |
| 8898 | #define GEN9_PGCTL_SSA_EU311_ACK (1 << 6) |
| 8899 | #define GEN9_PGCTL_SSB_EU08_ACK (1 << 8) |
| 8900 | #define GEN9_PGCTL_SSB_EU19_ACK (1 << 10) |
| 8901 | #define GEN9_PGCTL_SSB_EU210_ACK (1 << 12) |
| 8902 | #define GEN9_PGCTL_SSB_EU311_ACK (1 << 14) |
| 8903 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8904 | #define GEN7_MISCCPCTL _MMIO(0x9424) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8905 | #define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0) |
| 8906 | #define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2) |
| 8907 | #define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4) |
| 8908 | #define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6) |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 8909 | |
Oscar Mateo | 5bcebe7 | 2018-05-08 14:29:25 -0700 | [diff] [blame] | 8910 | #define GEN8_GARBCNTL _MMIO(0xB004) |
| 8911 | #define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7) |
| 8912 | #define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22) |
Oscar Mateo | d41bab6 | 2018-05-08 14:29:26 -0700 | [diff] [blame] | 8913 | #define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0) |
| 8914 | #define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0) |
| 8915 | |
| 8916 | #define GEN11_GLBLINVL _MMIO(0xB404) |
| 8917 | #define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5) |
| 8918 | #define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5) |
Arun Siluvery | 245d966 | 2015-08-03 20:24:56 +0100 | [diff] [blame] | 8919 | |
Oscar Mateo | d65dc3e | 2018-05-08 14:29:24 -0700 | [diff] [blame] | 8920 | #define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550) |
| 8921 | #define DFR_DISABLE (1 << 9) |
| 8922 | |
Oscar Mateo | f4a3571 | 2018-05-08 14:29:27 -0700 | [diff] [blame] | 8923 | #define GEN11_GACB_PERF_CTRL _MMIO(0x4B80) |
| 8924 | #define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0) |
| 8925 | #define GEN11_HASH_CTRL_BIT0 (1 << 0) |
| 8926 | #define GEN11_HASH_CTRL_BIT4 (1 << 12) |
| 8927 | |
Oscar Mateo | 6b967dc | 2018-05-08 14:29:29 -0700 | [diff] [blame] | 8928 | #define GEN11_LSN_UNSLCVC _MMIO(0xB43C) |
| 8929 | #define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9) |
| 8930 | #define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7) |
| 8931 | |
Oscar Mateo | f57f937 | 2018-10-30 01:45:04 -0700 | [diff] [blame] | 8932 | #define GEN10_SAMPLER_MODE _MMIO(0xE18C) |
Dongwon Kim | 397049a | 2019-04-25 06:50:05 +0100 | [diff] [blame] | 8933 | #define GEN11_SAMPLER_ENABLE_HEADLESS_MSG REG_BIT(5) |
Oscar Mateo | f57f937 | 2018-10-30 01:45:04 -0700 | [diff] [blame] | 8934 | |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 8935 | /* IVYBRIDGE DPF */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8936 | #define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8937 | #define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14) |
| 8938 | #define GEN7_PARITY_ERROR_VALID (1 << 13) |
| 8939 | #define GEN7_L3CDERRST1_BANK_MASK (3 << 11) |
| 8940 | #define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8) |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 8941 | #define GEN7_PARITY_ERROR_ROW(reg) \ |
Paulo Zanoni | 9e8789e | 2018-06-12 16:56:54 -0700 | [diff] [blame] | 8942 | (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14) |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 8943 | #define GEN7_PARITY_ERROR_BANK(reg) \ |
Paulo Zanoni | 9e8789e | 2018-06-12 16:56:54 -0700 | [diff] [blame] | 8944 | (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11) |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 8945 | #define GEN7_PARITY_ERROR_SUBBANK(reg) \ |
Paulo Zanoni | 9e8789e | 2018-06-12 16:56:54 -0700 | [diff] [blame] | 8946 | (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8947 | #define GEN7_L3CDERRST1_ENABLE (1 << 7) |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 8948 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8949 | #define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4) |
Ben Widawsky | b9524a1 | 2012-05-25 16:56:24 -0700 | [diff] [blame] | 8950 | #define GEN7_L3LOG_SIZE 0x80 |
| 8951 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8952 | #define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */ |
| 8953 | #define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8954 | #define GEN7_MAX_PS_THREAD_DEP (8 << 12) |
| 8955 | #define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10) |
| 8956 | #define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4) |
| 8957 | #define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3) |
Jesse Barnes | 12f3382 | 2012-10-25 12:15:45 -0700 | [diff] [blame] | 8958 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8959 | #define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8960 | #define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5) |
| 8961 | #define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3) |
Damien Lespiau | 3ca5da4 | 2014-03-26 18:18:01 +0000 | [diff] [blame] | 8962 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8963 | #define GEN8_ROW_CHICKEN _MMIO(0xe4f0) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8964 | #define FLOW_CONTROL_ENABLE (1 << 15) |
| 8965 | #define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1 << 8) |
| 8966 | #define STALL_DOP_GATING_DISABLE (1 << 5) |
| 8967 | #define THROTTLE_12_5 (7 << 2) |
| 8968 | #define DISABLE_EARLY_EOT (1 << 1) |
Kenneth Graunke | c8966e1 | 2014-02-26 23:59:30 -0800 | [diff] [blame] | 8969 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8970 | #define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4) |
| 8971 | #define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4) |
Oscar Mateo | 3c7ab27 | 2018-05-25 15:05:29 -0700 | [diff] [blame] | 8972 | #define DOP_CLOCK_GATING_DISABLE (1 << 0) |
| 8973 | #define PUSH_CONSTANT_DEREF_DISABLE (1 << 8) |
| 8974 | #define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1) |
Jesse Barnes | 8ab4397 | 2012-10-25 12:15:42 -0700 | [diff] [blame] | 8975 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8976 | #define HSW_ROW_CHICKEN3 _MMIO(0xe49c) |
Francisco Jerez | f3fc488 | 2013-10-02 15:53:16 -0700 | [diff] [blame] | 8977 | #define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6) |
| 8978 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8979 | #define HALF_SLICE_CHICKEN2 _MMIO(0xe180) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8980 | #define GEN8_ST_PO_DISABLE (1 << 13) |
Robert Beckett | 6b6d562 | 2015-09-08 10:31:52 +0100 | [diff] [blame] | 8981 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8982 | #define HALF_SLICE_CHICKEN3 _MMIO(0xe184) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8983 | #define HSW_SAMPLE_C_PERFORMANCE (1 << 9) |
| 8984 | #define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8) |
| 8985 | #define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5) |
| 8986 | #define CNL_FAST_ANISO_L1_BANKING_FIX (1 << 4) |
| 8987 | #define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1) |
Ben Widawsky | fd392b6 | 2013-11-04 22:52:39 -0800 | [diff] [blame] | 8988 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 8989 | #define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 8990 | #define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1 << 8) |
| 8991 | #define GEN9_ENABLE_YV12_BUGFIX (1 << 4) |
| 8992 | #define GEN9_ENABLE_GPGPU_PREEMPTION (1 << 2) |
Nick Hoath | cac23df | 2015-02-05 10:47:22 +0000 | [diff] [blame] | 8993 | |
Jani Nikula | c46f111 | 2014-10-27 16:26:52 +0200 | [diff] [blame] | 8994 | /* Audio */ |
Jani Nikula | ed5eb1b | 2018-12-31 16:56:42 +0200 | [diff] [blame] | 8995 | #define G4X_AUD_VID_DID _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x62020) |
Jani Nikula | c46f111 | 2014-10-27 16:26:52 +0200 | [diff] [blame] | 8996 | #define INTEL_AUDIO_DEVCL 0x808629FB |
| 8997 | #define INTEL_AUDIO_DEVBLC 0x80862801 |
| 8998 | #define INTEL_AUDIO_DEVCTG 0x80862802 |
Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 8999 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9000 | #define G4X_AUD_CNTL_ST _MMIO(0x620B4) |
Jani Nikula | c46f111 | 2014-10-27 16:26:52 +0200 | [diff] [blame] | 9001 | #define G4X_ELDV_DEVCL_DEVBLC (1 << 13) |
| 9002 | #define G4X_ELDV_DEVCTG (1 << 14) |
| 9003 | #define G4X_ELD_ADDR_MASK (0xf << 5) |
| 9004 | #define G4X_ELD_ACK (1 << 4) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9005 | #define G4X_HDMIW_HDMIEDID _MMIO(0x6210C) |
Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 9006 | |
Jani Nikula | c46f111 | 2014-10-27 16:26:52 +0200 | [diff] [blame] | 9007 | #define _IBX_HDMIW_HDMIEDID_A 0xE2050 |
| 9008 | #define _IBX_HDMIW_HDMIEDID_B 0xE2150 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9009 | #define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \ |
| 9010 | _IBX_HDMIW_HDMIEDID_B) |
Jani Nikula | c46f111 | 2014-10-27 16:26:52 +0200 | [diff] [blame] | 9011 | #define _IBX_AUD_CNTL_ST_A 0xE20B4 |
| 9012 | #define _IBX_AUD_CNTL_ST_B 0xE21B4 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9013 | #define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \ |
| 9014 | _IBX_AUD_CNTL_ST_B) |
Jani Nikula | c46f111 | 2014-10-27 16:26:52 +0200 | [diff] [blame] | 9015 | #define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10) |
| 9016 | #define IBX_ELD_ADDRESS_MASK (0x1f << 5) |
| 9017 | #define IBX_ELD_ACK (1 << 4) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9018 | #define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0) |
Jani Nikula | 82910ac | 2014-10-27 16:26:59 +0200 | [diff] [blame] | 9019 | #define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4)) |
| 9020 | #define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4)) |
Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 9021 | |
Jani Nikula | c46f111 | 2014-10-27 16:26:52 +0200 | [diff] [blame] | 9022 | #define _CPT_HDMIW_HDMIEDID_A 0xE5050 |
| 9023 | #define _CPT_HDMIW_HDMIEDID_B 0xE5150 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9024 | #define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B) |
Jani Nikula | c46f111 | 2014-10-27 16:26:52 +0200 | [diff] [blame] | 9025 | #define _CPT_AUD_CNTL_ST_A 0xE50B4 |
| 9026 | #define _CPT_AUD_CNTL_ST_B 0xE51B4 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9027 | #define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B) |
| 9028 | #define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0) |
Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 9029 | |
Jani Nikula | c46f111 | 2014-10-27 16:26:52 +0200 | [diff] [blame] | 9030 | #define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050) |
| 9031 | #define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9032 | #define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B) |
Jani Nikula | c46f111 | 2014-10-27 16:26:52 +0200 | [diff] [blame] | 9033 | #define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4) |
| 9034 | #define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9035 | #define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B) |
| 9036 | #define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0) |
Mengdong Lin | 9ca2fe7 | 2013-11-01 00:17:03 -0400 | [diff] [blame] | 9037 | |
Eric Anholt | ae662d3 | 2012-01-03 09:23:29 -0800 | [diff] [blame] | 9038 | /* These are the 4 32-bit write offset registers for each stream |
| 9039 | * output buffer. It determines the offset from the |
| 9040 | * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to. |
| 9041 | */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9042 | #define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4) |
Eric Anholt | ae662d3 | 2012-01-03 09:23:29 -0800 | [diff] [blame] | 9043 | |
Jani Nikula | c46f111 | 2014-10-27 16:26:52 +0200 | [diff] [blame] | 9044 | #define _IBX_AUD_CONFIG_A 0xe2000 |
| 9045 | #define _IBX_AUD_CONFIG_B 0xe2100 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9046 | #define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B) |
Jani Nikula | c46f111 | 2014-10-27 16:26:52 +0200 | [diff] [blame] | 9047 | #define _CPT_AUD_CONFIG_A 0xe5000 |
| 9048 | #define _CPT_AUD_CONFIG_B 0xe5100 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9049 | #define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B) |
Jani Nikula | c46f111 | 2014-10-27 16:26:52 +0200 | [diff] [blame] | 9050 | #define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000) |
| 9051 | #define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9052 | #define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B) |
Mengdong Lin | 9ca2fe7 | 2013-11-01 00:17:03 -0400 | [diff] [blame] | 9053 | |
Wu Fengguang | b6daa02 | 2012-01-06 14:41:31 -0600 | [diff] [blame] | 9054 | #define AUD_CONFIG_N_VALUE_INDEX (1 << 29) |
| 9055 | #define AUD_CONFIG_N_PROG_ENABLE (1 << 28) |
| 9056 | #define AUD_CONFIG_UPPER_N_SHIFT 20 |
Jani Nikula | c46f111 | 2014-10-27 16:26:52 +0200 | [diff] [blame] | 9057 | #define AUD_CONFIG_UPPER_N_MASK (0xff << 20) |
Wu Fengguang | b6daa02 | 2012-01-06 14:41:31 -0600 | [diff] [blame] | 9058 | #define AUD_CONFIG_LOWER_N_SHIFT 4 |
Jani Nikula | c46f111 | 2014-10-27 16:26:52 +0200 | [diff] [blame] | 9059 | #define AUD_CONFIG_LOWER_N_MASK (0xfff << 4) |
Jani Nikula | 2561389 | 2016-10-10 18:04:06 +0300 | [diff] [blame] | 9060 | #define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK) |
| 9061 | #define AUD_CONFIG_N(n) \ |
| 9062 | (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \ |
| 9063 | (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT)) |
Wu Fengguang | b6daa02 | 2012-01-06 14:41:31 -0600 | [diff] [blame] | 9064 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16 |
Jani Nikula | 1a91510 | 2013-10-16 12:34:48 +0300 | [diff] [blame] | 9065 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16) |
| 9066 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16) |
| 9067 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16) |
| 9068 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16) |
| 9069 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16) |
| 9070 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16) |
| 9071 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16) |
| 9072 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16) |
| 9073 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16) |
| 9074 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16) |
| 9075 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16) |
Wu Fengguang | b6daa02 | 2012-01-06 14:41:31 -0600 | [diff] [blame] | 9076 | #define AUD_CONFIG_DISABLE_NCTS (1 << 3) |
| 9077 | |
Wang Xingchao | 9a78b6c | 2012-08-09 16:52:15 +0800 | [diff] [blame] | 9078 | /* HSW Audio */ |
Jani Nikula | c46f111 | 2014-10-27 16:26:52 +0200 | [diff] [blame] | 9079 | #define _HSW_AUD_CONFIG_A 0x65000 |
| 9080 | #define _HSW_AUD_CONFIG_B 0x65100 |
Ville Syrjälä | 3904fb7 | 2019-04-30 17:29:01 +0300 | [diff] [blame] | 9081 | #define HSW_AUD_CFG(trans) _MMIO_TRANS(trans, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B) |
Wang Xingchao | 9a78b6c | 2012-08-09 16:52:15 +0800 | [diff] [blame] | 9082 | |
Jani Nikula | c46f111 | 2014-10-27 16:26:52 +0200 | [diff] [blame] | 9083 | #define _HSW_AUD_MISC_CTRL_A 0x65010 |
| 9084 | #define _HSW_AUD_MISC_CTRL_B 0x65110 |
Ville Syrjälä | 3904fb7 | 2019-04-30 17:29:01 +0300 | [diff] [blame] | 9085 | #define HSW_AUD_MISC_CTRL(trans) _MMIO_TRANS(trans, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B) |
Wang Xingchao | 9a78b6c | 2012-08-09 16:52:15 +0800 | [diff] [blame] | 9086 | |
Libin Yang | 6014ac1 | 2016-10-25 17:54:18 +0300 | [diff] [blame] | 9087 | #define _HSW_AUD_M_CTS_ENABLE_A 0x65028 |
| 9088 | #define _HSW_AUD_M_CTS_ENABLE_B 0x65128 |
Ville Syrjälä | 3904fb7 | 2019-04-30 17:29:01 +0300 | [diff] [blame] | 9089 | #define HSW_AUD_M_CTS_ENABLE(trans) _MMIO_TRANS(trans, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B) |
Libin Yang | 6014ac1 | 2016-10-25 17:54:18 +0300 | [diff] [blame] | 9090 | #define AUD_M_CTS_M_VALUE_INDEX (1 << 21) |
| 9091 | #define AUD_M_CTS_M_PROG_ENABLE (1 << 20) |
| 9092 | #define AUD_CONFIG_M_MASK 0xfffff |
| 9093 | |
Jani Nikula | c46f111 | 2014-10-27 16:26:52 +0200 | [diff] [blame] | 9094 | #define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 |
| 9095 | #define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 |
Ville Syrjälä | 3904fb7 | 2019-04-30 17:29:01 +0300 | [diff] [blame] | 9096 | #define HSW_AUD_DIP_ELD_CTRL(trans) _MMIO_TRANS(trans, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B) |
Wang Xingchao | 9a78b6c | 2012-08-09 16:52:15 +0800 | [diff] [blame] | 9097 | |
| 9098 | /* Audio Digital Converter */ |
Jani Nikula | c46f111 | 2014-10-27 16:26:52 +0200 | [diff] [blame] | 9099 | #define _HSW_AUD_DIG_CNVT_1 0x65080 |
| 9100 | #define _HSW_AUD_DIG_CNVT_2 0x65180 |
Ville Syrjälä | 3904fb7 | 2019-04-30 17:29:01 +0300 | [diff] [blame] | 9101 | #define AUD_DIG_CNVT(trans) _MMIO_TRANS(trans, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2) |
Jani Nikula | c46f111 | 2014-10-27 16:26:52 +0200 | [diff] [blame] | 9102 | #define DIP_PORT_SEL_MASK 0x3 |
Wang Xingchao | 9a78b6c | 2012-08-09 16:52:15 +0800 | [diff] [blame] | 9103 | |
Jani Nikula | c46f111 | 2014-10-27 16:26:52 +0200 | [diff] [blame] | 9104 | #define _HSW_AUD_EDID_DATA_A 0x65050 |
| 9105 | #define _HSW_AUD_EDID_DATA_B 0x65150 |
Ville Syrjälä | 3904fb7 | 2019-04-30 17:29:01 +0300 | [diff] [blame] | 9106 | #define HSW_AUD_EDID_DATA(trans) _MMIO_TRANS(trans, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B) |
Wang Xingchao | 9a78b6c | 2012-08-09 16:52:15 +0800 | [diff] [blame] | 9107 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9108 | #define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c) |
| 9109 | #define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0) |
Jani Nikula | 82910ac | 2014-10-27 16:26:59 +0200 | [diff] [blame] | 9110 | #define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4)) |
| 9111 | #define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4)) |
| 9112 | #define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4)) |
| 9113 | #define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4)) |
Wang Xingchao | 9a78b6c | 2012-08-09 16:52:15 +0800 | [diff] [blame] | 9114 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9115 | #define HSW_AUD_CHICKENBIT _MMIO(0x65f10) |
Lu, Han | 632f3ab | 2015-05-05 09:05:47 +0800 | [diff] [blame] | 9116 | #define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15) |
| 9117 | |
Imre Deak | 9c3a16c | 2017-08-14 18:15:30 +0300 | [diff] [blame] | 9118 | /* |
Imre Deak | 75e3968 | 2018-08-06 12:58:39 +0300 | [diff] [blame] | 9119 | * HSW - ICL power wells |
| 9120 | * |
| 9121 | * Platforms have up to 3 power well control register sets, each set |
| 9122 | * controlling up to 16 power wells via a request/status HW flag tuple: |
| 9123 | * - main (HSW_PWR_WELL_CTL[1-4]) |
| 9124 | * - AUX (ICL_PWR_WELL_CTL_AUX[1-4]) |
| 9125 | * - DDI (ICL_PWR_WELL_CTL_DDI[1-4]) |
| 9126 | * Each control register set consists of up to 4 registers used by different |
| 9127 | * sources that can request a power well to be enabled: |
| 9128 | * - BIOS (HSW_PWR_WELL_CTL1/ICL_PWR_WELL_CTL_AUX1/ICL_PWR_WELL_CTL_DDI1) |
| 9129 | * - DRIVER (HSW_PWR_WELL_CTL2/ICL_PWR_WELL_CTL_AUX2/ICL_PWR_WELL_CTL_DDI2) |
| 9130 | * - KVMR (HSW_PWR_WELL_CTL3) (only in the main register set) |
| 9131 | * - DEBUG (HSW_PWR_WELL_CTL4/ICL_PWR_WELL_CTL_AUX4/ICL_PWR_WELL_CTL_DDI4) |
Imre Deak | 9c3a16c | 2017-08-14 18:15:30 +0300 | [diff] [blame] | 9132 | */ |
Imre Deak | 75e3968 | 2018-08-06 12:58:39 +0300 | [diff] [blame] | 9133 | #define HSW_PWR_WELL_CTL1 _MMIO(0x45400) |
| 9134 | #define HSW_PWR_WELL_CTL2 _MMIO(0x45404) |
| 9135 | #define HSW_PWR_WELL_CTL3 _MMIO(0x45408) |
| 9136 | #define HSW_PWR_WELL_CTL4 _MMIO(0x4540C) |
| 9137 | #define HSW_PWR_WELL_CTL_REQ(pw_idx) (0x2 << ((pw_idx) * 2)) |
| 9138 | #define HSW_PWR_WELL_CTL_STATE(pw_idx) (0x1 << ((pw_idx) * 2)) |
Imre Deak | 9c3a16c | 2017-08-14 18:15:30 +0300 | [diff] [blame] | 9139 | |
Imre Deak | 75e3968 | 2018-08-06 12:58:39 +0300 | [diff] [blame] | 9140 | /* HSW/BDW power well */ |
| 9141 | #define HSW_PW_CTL_IDX_GLOBAL 15 |
| 9142 | |
| 9143 | /* SKL/BXT/GLK/CNL power wells */ |
| 9144 | #define SKL_PW_CTL_IDX_PW_2 15 |
| 9145 | #define SKL_PW_CTL_IDX_PW_1 14 |
| 9146 | #define CNL_PW_CTL_IDX_AUX_F 12 |
| 9147 | #define CNL_PW_CTL_IDX_AUX_D 11 |
| 9148 | #define GLK_PW_CTL_IDX_AUX_C 10 |
| 9149 | #define GLK_PW_CTL_IDX_AUX_B 9 |
| 9150 | #define GLK_PW_CTL_IDX_AUX_A 8 |
| 9151 | #define CNL_PW_CTL_IDX_DDI_F 6 |
| 9152 | #define SKL_PW_CTL_IDX_DDI_D 4 |
| 9153 | #define SKL_PW_CTL_IDX_DDI_C 3 |
| 9154 | #define SKL_PW_CTL_IDX_DDI_B 2 |
| 9155 | #define SKL_PW_CTL_IDX_DDI_A_E 1 |
| 9156 | #define GLK_PW_CTL_IDX_DDI_A 1 |
| 9157 | #define SKL_PW_CTL_IDX_MISC_IO 0 |
| 9158 | |
Imre Deak | 656409b | 2019-07-11 10:31:02 -0700 | [diff] [blame] | 9159 | /* ICL/TGL - power wells */ |
Mika Kahola | 1db27a7 | 2019-07-11 10:31:03 -0700 | [diff] [blame] | 9160 | #define TGL_PW_CTL_IDX_PW_5 4 |
Imre Deak | 75e3968 | 2018-08-06 12:58:39 +0300 | [diff] [blame] | 9161 | #define ICL_PW_CTL_IDX_PW_4 3 |
| 9162 | #define ICL_PW_CTL_IDX_PW_3 2 |
| 9163 | #define ICL_PW_CTL_IDX_PW_2 1 |
| 9164 | #define ICL_PW_CTL_IDX_PW_1 0 |
| 9165 | |
| 9166 | #define ICL_PWR_WELL_CTL_AUX1 _MMIO(0x45440) |
| 9167 | #define ICL_PWR_WELL_CTL_AUX2 _MMIO(0x45444) |
| 9168 | #define ICL_PWR_WELL_CTL_AUX4 _MMIO(0x4544C) |
Imre Deak | 656409b | 2019-07-11 10:31:02 -0700 | [diff] [blame] | 9169 | #define TGL_PW_CTL_IDX_AUX_TBT6 14 |
| 9170 | #define TGL_PW_CTL_IDX_AUX_TBT5 13 |
| 9171 | #define TGL_PW_CTL_IDX_AUX_TBT4 12 |
Imre Deak | 75e3968 | 2018-08-06 12:58:39 +0300 | [diff] [blame] | 9172 | #define ICL_PW_CTL_IDX_AUX_TBT4 11 |
Imre Deak | 656409b | 2019-07-11 10:31:02 -0700 | [diff] [blame] | 9173 | #define TGL_PW_CTL_IDX_AUX_TBT3 11 |
Imre Deak | 75e3968 | 2018-08-06 12:58:39 +0300 | [diff] [blame] | 9174 | #define ICL_PW_CTL_IDX_AUX_TBT3 10 |
Imre Deak | 656409b | 2019-07-11 10:31:02 -0700 | [diff] [blame] | 9175 | #define TGL_PW_CTL_IDX_AUX_TBT2 10 |
Imre Deak | 75e3968 | 2018-08-06 12:58:39 +0300 | [diff] [blame] | 9176 | #define ICL_PW_CTL_IDX_AUX_TBT2 9 |
Imre Deak | 656409b | 2019-07-11 10:31:02 -0700 | [diff] [blame] | 9177 | #define TGL_PW_CTL_IDX_AUX_TBT1 9 |
Imre Deak | 75e3968 | 2018-08-06 12:58:39 +0300 | [diff] [blame] | 9178 | #define ICL_PW_CTL_IDX_AUX_TBT1 8 |
Imre Deak | 656409b | 2019-07-11 10:31:02 -0700 | [diff] [blame] | 9179 | #define TGL_PW_CTL_IDX_AUX_TC6 8 |
| 9180 | #define TGL_PW_CTL_IDX_AUX_TC5 7 |
| 9181 | #define TGL_PW_CTL_IDX_AUX_TC4 6 |
Imre Deak | 75e3968 | 2018-08-06 12:58:39 +0300 | [diff] [blame] | 9182 | #define ICL_PW_CTL_IDX_AUX_F 5 |
Imre Deak | 656409b | 2019-07-11 10:31:02 -0700 | [diff] [blame] | 9183 | #define TGL_PW_CTL_IDX_AUX_TC3 5 |
Imre Deak | 75e3968 | 2018-08-06 12:58:39 +0300 | [diff] [blame] | 9184 | #define ICL_PW_CTL_IDX_AUX_E 4 |
Imre Deak | 656409b | 2019-07-11 10:31:02 -0700 | [diff] [blame] | 9185 | #define TGL_PW_CTL_IDX_AUX_TC2 4 |
Imre Deak | 75e3968 | 2018-08-06 12:58:39 +0300 | [diff] [blame] | 9186 | #define ICL_PW_CTL_IDX_AUX_D 3 |
Imre Deak | 656409b | 2019-07-11 10:31:02 -0700 | [diff] [blame] | 9187 | #define TGL_PW_CTL_IDX_AUX_TC1 3 |
Imre Deak | 75e3968 | 2018-08-06 12:58:39 +0300 | [diff] [blame] | 9188 | #define ICL_PW_CTL_IDX_AUX_C 2 |
| 9189 | #define ICL_PW_CTL_IDX_AUX_B 1 |
| 9190 | #define ICL_PW_CTL_IDX_AUX_A 0 |
| 9191 | |
| 9192 | #define ICL_PWR_WELL_CTL_DDI1 _MMIO(0x45450) |
| 9193 | #define ICL_PWR_WELL_CTL_DDI2 _MMIO(0x45454) |
| 9194 | #define ICL_PWR_WELL_CTL_DDI4 _MMIO(0x4545C) |
Imre Deak | 656409b | 2019-07-11 10:31:02 -0700 | [diff] [blame] | 9195 | #define TGL_PW_CTL_IDX_DDI_TC6 8 |
| 9196 | #define TGL_PW_CTL_IDX_DDI_TC5 7 |
| 9197 | #define TGL_PW_CTL_IDX_DDI_TC4 6 |
Imre Deak | 75e3968 | 2018-08-06 12:58:39 +0300 | [diff] [blame] | 9198 | #define ICL_PW_CTL_IDX_DDI_F 5 |
Imre Deak | 656409b | 2019-07-11 10:31:02 -0700 | [diff] [blame] | 9199 | #define TGL_PW_CTL_IDX_DDI_TC3 5 |
Imre Deak | 75e3968 | 2018-08-06 12:58:39 +0300 | [diff] [blame] | 9200 | #define ICL_PW_CTL_IDX_DDI_E 4 |
Imre Deak | 656409b | 2019-07-11 10:31:02 -0700 | [diff] [blame] | 9201 | #define TGL_PW_CTL_IDX_DDI_TC2 4 |
Imre Deak | 75e3968 | 2018-08-06 12:58:39 +0300 | [diff] [blame] | 9202 | #define ICL_PW_CTL_IDX_DDI_D 3 |
Imre Deak | 656409b | 2019-07-11 10:31:02 -0700 | [diff] [blame] | 9203 | #define TGL_PW_CTL_IDX_DDI_TC1 3 |
Imre Deak | 75e3968 | 2018-08-06 12:58:39 +0300 | [diff] [blame] | 9204 | #define ICL_PW_CTL_IDX_DDI_C 2 |
| 9205 | #define ICL_PW_CTL_IDX_DDI_B 1 |
| 9206 | #define ICL_PW_CTL_IDX_DDI_A 0 |
| 9207 | |
| 9208 | /* HSW - power well misc debug registers */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9209 | #define HSW_PWR_WELL_CTL5 _MMIO(0x45410) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9210 | #define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31) |
| 9211 | #define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20) |
| 9212 | #define HSW_PWR_WELL_FORCE_ON (1 << 19) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9213 | #define HSW_PWR_WELL_CTL6 _MMIO(0x45414) |
Eugeni Dodonov | 9eb3a75 | 2012-03-29 12:32:21 -0300 | [diff] [blame] | 9214 | |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 9215 | /* SKL Fuse Status */ |
Imre Deak | b2891eb | 2017-07-11 23:42:35 +0300 | [diff] [blame] | 9216 | enum skl_power_gate { |
| 9217 | SKL_PG0, |
| 9218 | SKL_PG1, |
| 9219 | SKL_PG2, |
Imre Deak | 1a260e1 | 2018-08-06 12:58:43 +0300 | [diff] [blame] | 9220 | ICL_PG3, |
| 9221 | ICL_PG4, |
Imre Deak | b2891eb | 2017-07-11 23:42:35 +0300 | [diff] [blame] | 9222 | }; |
| 9223 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9224 | #define SKL_FUSE_STATUS _MMIO(0x42000) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9225 | #define SKL_FUSE_DOWNLOAD_STATUS (1 << 31) |
Imre Deak | 75e3968 | 2018-08-06 12:58:39 +0300 | [diff] [blame] | 9226 | /* |
| 9227 | * PG0 is HW controlled, so doesn't have a corresponding power well control knob |
| 9228 | * SKL_DISP_PW1_IDX..SKL_DISP_PW2_IDX -> PG1..PG2 |
| 9229 | */ |
| 9230 | #define SKL_PW_CTL_IDX_TO_PG(pw_idx) \ |
| 9231 | ((pw_idx) - SKL_PW_CTL_IDX_PW_1 + SKL_PG1) |
| 9232 | /* |
| 9233 | * PG0 is HW controlled, so doesn't have a corresponding power well control knob |
| 9234 | * ICL_DISP_PW1_IDX..ICL_DISP_PW4_IDX -> PG1..PG4 |
| 9235 | */ |
| 9236 | #define ICL_PW_CTL_IDX_TO_PG(pw_idx) \ |
| 9237 | ((pw_idx) - ICL_PW_CTL_IDX_PW_1 + SKL_PG1) |
Imre Deak | b2891eb | 2017-07-11 23:42:35 +0300 | [diff] [blame] | 9238 | #define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg))) |
Satheeshakrishna M | 94dd513 | 2015-02-04 13:57:44 +0000 | [diff] [blame] | 9239 | |
Imre Deak | 75e3968 | 2018-08-06 12:58:39 +0300 | [diff] [blame] | 9240 | #define _CNL_AUX_REG_IDX(pw_idx) ((pw_idx) - GLK_PW_CTL_IDX_AUX_B) |
Lucas De Marchi | ddd39e4 | 2017-11-28 14:05:53 -0800 | [diff] [blame] | 9241 | #define _CNL_AUX_ANAOVRD1_B 0x162250 |
| 9242 | #define _CNL_AUX_ANAOVRD1_C 0x162210 |
| 9243 | #define _CNL_AUX_ANAOVRD1_D 0x1622D0 |
Rodrigo Vivi | b1ae6a8 | 2018-01-29 15:22:16 -0800 | [diff] [blame] | 9244 | #define _CNL_AUX_ANAOVRD1_F 0x162A90 |
Imre Deak | 75e3968 | 2018-08-06 12:58:39 +0300 | [diff] [blame] | 9245 | #define CNL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw_idx), \ |
Lucas De Marchi | ddd39e4 | 2017-11-28 14:05:53 -0800 | [diff] [blame] | 9246 | _CNL_AUX_ANAOVRD1_B, \ |
| 9247 | _CNL_AUX_ANAOVRD1_C, \ |
Rodrigo Vivi | b1ae6a8 | 2018-01-29 15:22:16 -0800 | [diff] [blame] | 9248 | _CNL_AUX_ANAOVRD1_D, \ |
| 9249 | _CNL_AUX_ANAOVRD1_F)) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9250 | #define CNL_AUX_ANAOVRD1_ENABLE (1 << 16) |
| 9251 | #define CNL_AUX_ANAOVRD1_LDO_BYPASS (1 << 23) |
Lucas De Marchi | ddd39e4 | 2017-11-28 14:05:53 -0800 | [diff] [blame] | 9252 | |
Lucas De Marchi | ffd7e32 | 2018-10-12 14:57:58 -0700 | [diff] [blame] | 9253 | #define _ICL_AUX_REG_IDX(pw_idx) ((pw_idx) - ICL_PW_CTL_IDX_AUX_A) |
| 9254 | #define _ICL_AUX_ANAOVRD1_A 0x162398 |
| 9255 | #define _ICL_AUX_ANAOVRD1_B 0x6C398 |
Lucas De Marchi | deea06b | 2019-07-11 14:35:17 -0700 | [diff] [blame] | 9256 | #define _TGL_AUX_ANAOVRD1_C 0x160398 |
Lucas De Marchi | ffd7e32 | 2018-10-12 14:57:58 -0700 | [diff] [blame] | 9257 | #define ICL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_ICL_AUX_REG_IDX(pw_idx), \ |
| 9258 | _ICL_AUX_ANAOVRD1_A, \ |
Lucas De Marchi | deea06b | 2019-07-11 14:35:17 -0700 | [diff] [blame] | 9259 | _ICL_AUX_ANAOVRD1_B, \ |
| 9260 | _TGL_AUX_ANAOVRD1_C)) |
Lucas De Marchi | ffd7e32 | 2018-10-12 14:57:58 -0700 | [diff] [blame] | 9261 | #define ICL_AUX_ANAOVRD1_LDO_BYPASS (1 << 7) |
| 9262 | #define ICL_AUX_ANAOVRD1_ENABLE (1 << 0) |
| 9263 | |
Sean Paul | ee5e5e7 | 2018-01-08 14:55:39 -0500 | [diff] [blame] | 9264 | /* HDCP Key Registers */ |
Ramalingam C | 2834d9d | 2018-02-03 03:39:10 +0530 | [diff] [blame] | 9265 | #define HDCP_KEY_CONF _MMIO(0x66c00) |
Sean Paul | ee5e5e7 | 2018-01-08 14:55:39 -0500 | [diff] [blame] | 9266 | #define HDCP_AKSV_SEND_TRIGGER BIT(31) |
| 9267 | #define HDCP_CLEAR_KEYS_TRIGGER BIT(30) |
Ramalingam C | fdddd08 | 2018-01-18 11:18:05 +0530 | [diff] [blame] | 9268 | #define HDCP_KEY_LOAD_TRIGGER BIT(8) |
Ramalingam C | 2834d9d | 2018-02-03 03:39:10 +0530 | [diff] [blame] | 9269 | #define HDCP_KEY_STATUS _MMIO(0x66c04) |
| 9270 | #define HDCP_FUSE_IN_PROGRESS BIT(7) |
Sean Paul | ee5e5e7 | 2018-01-08 14:55:39 -0500 | [diff] [blame] | 9271 | #define HDCP_FUSE_ERROR BIT(6) |
Ramalingam C | 2834d9d | 2018-02-03 03:39:10 +0530 | [diff] [blame] | 9272 | #define HDCP_FUSE_DONE BIT(5) |
| 9273 | #define HDCP_KEY_LOAD_STATUS BIT(1) |
Sean Paul | ee5e5e7 | 2018-01-08 14:55:39 -0500 | [diff] [blame] | 9274 | #define HDCP_KEY_LOAD_DONE BIT(0) |
Ramalingam C | 2834d9d | 2018-02-03 03:39:10 +0530 | [diff] [blame] | 9275 | #define HDCP_AKSV_LO _MMIO(0x66c10) |
| 9276 | #define HDCP_AKSV_HI _MMIO(0x66c14) |
Sean Paul | ee5e5e7 | 2018-01-08 14:55:39 -0500 | [diff] [blame] | 9277 | |
| 9278 | /* HDCP Repeater Registers */ |
Ramalingam C | 2834d9d | 2018-02-03 03:39:10 +0530 | [diff] [blame] | 9279 | #define HDCP_REP_CTL _MMIO(0x66d00) |
| 9280 | #define HDCP_DDIB_REP_PRESENT BIT(30) |
| 9281 | #define HDCP_DDIA_REP_PRESENT BIT(29) |
| 9282 | #define HDCP_DDIC_REP_PRESENT BIT(28) |
| 9283 | #define HDCP_DDID_REP_PRESENT BIT(27) |
| 9284 | #define HDCP_DDIF_REP_PRESENT BIT(26) |
| 9285 | #define HDCP_DDIE_REP_PRESENT BIT(25) |
Sean Paul | ee5e5e7 | 2018-01-08 14:55:39 -0500 | [diff] [blame] | 9286 | #define HDCP_DDIB_SHA1_M0 (1 << 20) |
| 9287 | #define HDCP_DDIA_SHA1_M0 (2 << 20) |
| 9288 | #define HDCP_DDIC_SHA1_M0 (3 << 20) |
| 9289 | #define HDCP_DDID_SHA1_M0 (4 << 20) |
| 9290 | #define HDCP_DDIF_SHA1_M0 (5 << 20) |
| 9291 | #define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */ |
Ramalingam C | 2834d9d | 2018-02-03 03:39:10 +0530 | [diff] [blame] | 9292 | #define HDCP_SHA1_BUSY BIT(16) |
Sean Paul | ee5e5e7 | 2018-01-08 14:55:39 -0500 | [diff] [blame] | 9293 | #define HDCP_SHA1_READY BIT(17) |
| 9294 | #define HDCP_SHA1_COMPLETE BIT(18) |
| 9295 | #define HDCP_SHA1_V_MATCH BIT(19) |
| 9296 | #define HDCP_SHA1_TEXT_32 (1 << 1) |
| 9297 | #define HDCP_SHA1_COMPLETE_HASH (2 << 1) |
| 9298 | #define HDCP_SHA1_TEXT_24 (4 << 1) |
| 9299 | #define HDCP_SHA1_TEXT_16 (5 << 1) |
| 9300 | #define HDCP_SHA1_TEXT_8 (6 << 1) |
| 9301 | #define HDCP_SHA1_TEXT_0 (7 << 1) |
| 9302 | #define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04) |
| 9303 | #define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08) |
| 9304 | #define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C) |
| 9305 | #define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10) |
| 9306 | #define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14) |
Paulo Zanoni | 9e8789e | 2018-06-12 16:56:54 -0700 | [diff] [blame] | 9307 | #define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + (h) * 4)) |
Ramalingam C | 2834d9d | 2018-02-03 03:39:10 +0530 | [diff] [blame] | 9308 | #define HDCP_SHA_TEXT _MMIO(0x66d18) |
Sean Paul | ee5e5e7 | 2018-01-08 14:55:39 -0500 | [diff] [blame] | 9309 | |
| 9310 | /* HDCP Auth Registers */ |
| 9311 | #define _PORTA_HDCP_AUTHENC 0x66800 |
| 9312 | #define _PORTB_HDCP_AUTHENC 0x66500 |
| 9313 | #define _PORTC_HDCP_AUTHENC 0x66600 |
| 9314 | #define _PORTD_HDCP_AUTHENC 0x66700 |
| 9315 | #define _PORTE_HDCP_AUTHENC 0x66A00 |
| 9316 | #define _PORTF_HDCP_AUTHENC 0x66900 |
| 9317 | #define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \ |
| 9318 | _PORTA_HDCP_AUTHENC, \ |
| 9319 | _PORTB_HDCP_AUTHENC, \ |
| 9320 | _PORTC_HDCP_AUTHENC, \ |
| 9321 | _PORTD_HDCP_AUTHENC, \ |
| 9322 | _PORTE_HDCP_AUTHENC, \ |
Paulo Zanoni | 9e8789e | 2018-06-12 16:56:54 -0700 | [diff] [blame] | 9323 | _PORTF_HDCP_AUTHENC) + (x)) |
Ramalingam C | 2834d9d | 2018-02-03 03:39:10 +0530 | [diff] [blame] | 9324 | #define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0) |
| 9325 | #define HDCP_CONF_CAPTURE_AN BIT(0) |
| 9326 | #define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0)) |
| 9327 | #define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4) |
| 9328 | #define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8) |
| 9329 | #define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC) |
| 9330 | #define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10) |
| 9331 | #define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14) |
| 9332 | #define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18) |
| 9333 | #define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C) |
Sean Paul | ee5e5e7 | 2018-01-08 14:55:39 -0500 | [diff] [blame] | 9334 | #define HDCP_STATUS_STREAM_A_ENC BIT(31) |
| 9335 | #define HDCP_STATUS_STREAM_B_ENC BIT(30) |
| 9336 | #define HDCP_STATUS_STREAM_C_ENC BIT(29) |
| 9337 | #define HDCP_STATUS_STREAM_D_ENC BIT(28) |
| 9338 | #define HDCP_STATUS_AUTH BIT(21) |
| 9339 | #define HDCP_STATUS_ENC BIT(20) |
Ramalingam C | 2834d9d | 2018-02-03 03:39:10 +0530 | [diff] [blame] | 9340 | #define HDCP_STATUS_RI_MATCH BIT(19) |
| 9341 | #define HDCP_STATUS_R0_READY BIT(18) |
| 9342 | #define HDCP_STATUS_AN_READY BIT(17) |
Sean Paul | ee5e5e7 | 2018-01-08 14:55:39 -0500 | [diff] [blame] | 9343 | #define HDCP_STATUS_CIPHER BIT(16) |
Paulo Zanoni | 9e8789e | 2018-06-12 16:56:54 -0700 | [diff] [blame] | 9344 | #define HDCP_STATUS_FRAME_CNT(x) (((x) >> 8) & 0xff) |
Sean Paul | ee5e5e7 | 2018-01-08 14:55:39 -0500 | [diff] [blame] | 9345 | |
Ramalingam C | 3ab0a6e | 2018-10-29 15:15:51 +0530 | [diff] [blame] | 9346 | /* HDCP2.2 Registers */ |
| 9347 | #define _PORTA_HDCP2_BASE 0x66800 |
| 9348 | #define _PORTB_HDCP2_BASE 0x66500 |
| 9349 | #define _PORTC_HDCP2_BASE 0x66600 |
| 9350 | #define _PORTD_HDCP2_BASE 0x66700 |
| 9351 | #define _PORTE_HDCP2_BASE 0x66A00 |
| 9352 | #define _PORTF_HDCP2_BASE 0x66900 |
| 9353 | #define _PORT_HDCP2_BASE(port, x) _MMIO(_PICK((port), \ |
| 9354 | _PORTA_HDCP2_BASE, \ |
| 9355 | _PORTB_HDCP2_BASE, \ |
| 9356 | _PORTC_HDCP2_BASE, \ |
| 9357 | _PORTD_HDCP2_BASE, \ |
| 9358 | _PORTE_HDCP2_BASE, \ |
| 9359 | _PORTF_HDCP2_BASE) + (x)) |
| 9360 | |
| 9361 | #define HDCP2_AUTH_DDI(port) _PORT_HDCP2_BASE(port, 0x98) |
| 9362 | #define AUTH_LINK_AUTHENTICATED BIT(31) |
| 9363 | #define AUTH_LINK_TYPE BIT(30) |
| 9364 | #define AUTH_FORCE_CLR_INPUTCTR BIT(19) |
| 9365 | #define AUTH_CLR_KEYS BIT(18) |
| 9366 | |
| 9367 | #define HDCP2_CTL_DDI(port) _PORT_HDCP2_BASE(port, 0xB0) |
| 9368 | #define CTL_LINK_ENCRYPTION_REQ BIT(31) |
| 9369 | |
| 9370 | #define HDCP2_STATUS_DDI(port) _PORT_HDCP2_BASE(port, 0xB4) |
| 9371 | #define STREAM_ENCRYPTION_STATUS_A BIT(31) |
| 9372 | #define STREAM_ENCRYPTION_STATUS_B BIT(30) |
| 9373 | #define STREAM_ENCRYPTION_STATUS_C BIT(29) |
| 9374 | #define LINK_TYPE_STATUS BIT(22) |
| 9375 | #define LINK_AUTH_STATUS BIT(21) |
| 9376 | #define LINK_ENCRYPTION_STATUS BIT(20) |
| 9377 | |
Eugeni Dodonov | e7e104c | 2012-03-29 12:32:23 -0300 | [diff] [blame] | 9378 | /* Per-pipe DDI Function Control */ |
Ville Syrjälä | 086f8e8 | 2015-11-04 23:20:01 +0200 | [diff] [blame] | 9379 | #define _TRANS_DDI_FUNC_CTL_A 0x60400 |
| 9380 | #define _TRANS_DDI_FUNC_CTL_B 0x61400 |
| 9381 | #define _TRANS_DDI_FUNC_CTL_C 0x62400 |
Lucas De Marchi | f1f1d4f | 2019-07-11 10:30:55 -0700 | [diff] [blame] | 9382 | #define _TRANS_DDI_FUNC_CTL_D 0x63400 |
Ville Syrjälä | 086f8e8 | 2015-11-04 23:20:01 +0200 | [diff] [blame] | 9383 | #define _TRANS_DDI_FUNC_CTL_EDP 0x6F400 |
Madhav Chauhan | 49edbd4 | 2018-10-15 17:28:00 +0300 | [diff] [blame] | 9384 | #define _TRANS_DDI_FUNC_CTL_DSI0 0x6b400 |
| 9385 | #define _TRANS_DDI_FUNC_CTL_DSI1 0x6bc00 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9386 | #define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A) |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 9387 | |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9388 | #define TRANS_DDI_FUNC_ENABLE (1 << 31) |
Eugeni Dodonov | e7e104c | 2012-03-29 12:32:23 -0300 | [diff] [blame] | 9389 | /* Those bits are ignored by pipe EDP since it can only connect to DDI A */ |
Daniel Vetter | 26804af | 2014-06-25 22:01:55 +0300 | [diff] [blame] | 9390 | #define TRANS_DDI_PORT_SHIFT 28 |
Mahesh Kumar | df16b63 | 2019-07-12 18:09:20 -0700 | [diff] [blame] | 9391 | #define TGL_TRANS_DDI_PORT_SHIFT 27 |
| 9392 | #define TRANS_DDI_PORT_MASK (7 << TRANS_DDI_PORT_SHIFT) |
| 9393 | #define TGL_TRANS_DDI_PORT_MASK (0xf << TGL_TRANS_DDI_PORT_SHIFT) |
| 9394 | #define TRANS_DDI_SELECT_PORT(x) ((x) << TRANS_DDI_PORT_SHIFT) |
| 9395 | #define TGL_TRANS_DDI_SELECT_PORT(x) (((x) + 1) << TGL_TRANS_DDI_PORT_SHIFT) |
José Roberto de Souza | 9749a5b | 2019-08-07 17:49:35 -0700 | [diff] [blame] | 9396 | #define TRANS_DDI_FUNC_CTL_VAL_TO_PORT(val) (((val) & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT) |
José Roberto de Souza | 1cdd870 | 2019-08-12 10:54:05 -0700 | [diff] [blame] | 9397 | #define TGL_TRANS_DDI_FUNC_CTL_VAL_TO_PORT(val) ((((val) & TGL_TRANS_DDI_PORT_MASK) >> TGL_TRANS_DDI_PORT_SHIFT) - 1) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9398 | #define TRANS_DDI_MODE_SELECT_MASK (7 << 24) |
| 9399 | #define TRANS_DDI_MODE_SELECT_HDMI (0 << 24) |
| 9400 | #define TRANS_DDI_MODE_SELECT_DVI (1 << 24) |
| 9401 | #define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24) |
| 9402 | #define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24) |
| 9403 | #define TRANS_DDI_MODE_SELECT_FDI (4 << 24) |
| 9404 | #define TRANS_DDI_BPC_MASK (7 << 20) |
| 9405 | #define TRANS_DDI_BPC_8 (0 << 20) |
| 9406 | #define TRANS_DDI_BPC_10 (1 << 20) |
| 9407 | #define TRANS_DDI_BPC_6 (2 << 20) |
| 9408 | #define TRANS_DDI_BPC_12 (3 << 20) |
| 9409 | #define TRANS_DDI_PVSYNC (1 << 17) |
| 9410 | #define TRANS_DDI_PHSYNC (1 << 16) |
| 9411 | #define TRANS_DDI_EDP_INPUT_MASK (7 << 12) |
| 9412 | #define TRANS_DDI_EDP_INPUT_A_ON (0 << 12) |
| 9413 | #define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12) |
| 9414 | #define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12) |
| 9415 | #define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12) |
| 9416 | #define TRANS_DDI_HDCP_SIGNALLING (1 << 9) |
| 9417 | #define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8) |
| 9418 | #define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7) |
| 9419 | #define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6) |
| 9420 | #define TRANS_DDI_BFI_ENABLE (1 << 4) |
| 9421 | #define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4) |
| 9422 | #define TRANS_DDI_HDMI_SCRAMBLING (1 << 0) |
Shashank Sharma | 1595363 | 2017-03-13 16:54:03 +0530 | [diff] [blame] | 9423 | #define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \ |
| 9424 | | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \ |
| 9425 | | TRANS_DDI_HDMI_SCRAMBLING) |
Eugeni Dodonov | e7e104c | 2012-03-29 12:32:23 -0300 | [diff] [blame] | 9426 | |
Madhav Chauhan | 49edbd4 | 2018-10-15 17:28:00 +0300 | [diff] [blame] | 9427 | #define _TRANS_DDI_FUNC_CTL2_A 0x60404 |
| 9428 | #define _TRANS_DDI_FUNC_CTL2_B 0x61404 |
| 9429 | #define _TRANS_DDI_FUNC_CTL2_C 0x62404 |
| 9430 | #define _TRANS_DDI_FUNC_CTL2_EDP 0x6f404 |
| 9431 | #define _TRANS_DDI_FUNC_CTL2_DSI0 0x6b404 |
| 9432 | #define _TRANS_DDI_FUNC_CTL2_DSI1 0x6bc04 |
| 9433 | #define TRANS_DDI_FUNC_CTL2(tran) _MMIO_TRANS2(tran, \ |
| 9434 | _TRANS_DDI_FUNC_CTL2_A) |
| 9435 | #define PORT_SYNC_MODE_ENABLE (1 << 4) |
Manasi Navare | 7264aeb | 2019-03-19 15:18:47 -0700 | [diff] [blame] | 9436 | #define PORT_SYNC_MODE_MASTER_SELECT(x) ((x) << 0) |
Madhav Chauhan | 49edbd4 | 2018-10-15 17:28:00 +0300 | [diff] [blame] | 9437 | #define PORT_SYNC_MODE_MASTER_SELECT_MASK (0x7 << 0) |
| 9438 | #define PORT_SYNC_MODE_MASTER_SELECT_SHIFT 0 |
| 9439 | |
Eugeni Dodonov | 0e87f66 | 2012-03-29 12:32:24 -0300 | [diff] [blame] | 9440 | /* DisplayPort Transport Control */ |
Ville Syrjälä | 086f8e8 | 2015-11-04 23:20:01 +0200 | [diff] [blame] | 9441 | #define _DP_TP_CTL_A 0x64040 |
| 9442 | #define _DP_TP_CTL_B 0x64140 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9443 | #define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9444 | #define DP_TP_CTL_ENABLE (1 << 31) |
Anusha Srivatsa | 5c44b93 | 2018-11-28 12:26:27 -0800 | [diff] [blame] | 9445 | #define DP_TP_CTL_FEC_ENABLE (1 << 30) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9446 | #define DP_TP_CTL_MODE_SST (0 << 27) |
| 9447 | #define DP_TP_CTL_MODE_MST (1 << 27) |
| 9448 | #define DP_TP_CTL_FORCE_ACT (1 << 25) |
| 9449 | #define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18) |
| 9450 | #define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15) |
| 9451 | #define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8) |
| 9452 | #define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8) |
| 9453 | #define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8) |
| 9454 | #define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8) |
| 9455 | #define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8) |
| 9456 | #define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8) |
| 9457 | #define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8) |
| 9458 | #define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7) |
Eugeni Dodonov | 0e87f66 | 2012-03-29 12:32:24 -0300 | [diff] [blame] | 9459 | |
Eugeni Dodonov | e411b2c | 2012-03-29 12:32:25 -0300 | [diff] [blame] | 9460 | /* DisplayPort Transport Status */ |
Ville Syrjälä | 086f8e8 | 2015-11-04 23:20:01 +0200 | [diff] [blame] | 9461 | #define _DP_TP_STATUS_A 0x64044 |
| 9462 | #define _DP_TP_STATUS_B 0x64144 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9463 | #define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B) |
Anusha Srivatsa | 5c44b93 | 2018-11-28 12:26:27 -0800 | [diff] [blame] | 9464 | #define DP_TP_STATUS_FEC_ENABLE_LIVE (1 << 28) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9465 | #define DP_TP_STATUS_IDLE_DONE (1 << 25) |
| 9466 | #define DP_TP_STATUS_ACT_SENT (1 << 24) |
| 9467 | #define DP_TP_STATUS_MODE_STATUS_MST (1 << 23) |
| 9468 | #define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12) |
Dave Airlie | 01b887c | 2014-05-02 11:17:41 +1000 | [diff] [blame] | 9469 | #define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8) |
| 9470 | #define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4) |
| 9471 | #define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0) |
Eugeni Dodonov | e411b2c | 2012-03-29 12:32:25 -0300 | [diff] [blame] | 9472 | |
Eugeni Dodonov | 03f896a | 2012-03-29 12:32:26 -0300 | [diff] [blame] | 9473 | /* DDI Buffer Control */ |
Ville Syrjälä | 086f8e8 | 2015-11-04 23:20:01 +0200 | [diff] [blame] | 9474 | #define _DDI_BUF_CTL_A 0x64000 |
| 9475 | #define _DDI_BUF_CTL_B 0x64100 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9476 | #define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9477 | #define DDI_BUF_CTL_ENABLE (1 << 31) |
Sonika Jindal | c5fe6a0 | 2014-08-11 08:57:36 +0530 | [diff] [blame] | 9478 | #define DDI_BUF_TRANS_SELECT(n) ((n) << 24) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9479 | #define DDI_BUF_EMP_MASK (0xf << 24) |
| 9480 | #define DDI_BUF_PORT_REVERSAL (1 << 16) |
| 9481 | #define DDI_BUF_IS_IDLE (1 << 7) |
| 9482 | #define DDI_A_4_LANES (1 << 4) |
Daniel Vetter | 17aa6be | 2013-04-30 14:01:40 +0200 | [diff] [blame] | 9483 | #define DDI_PORT_WIDTH(width) (((width) - 1) << 1) |
Ville Syrjälä | 90a6b7b | 2015-07-06 16:39:15 +0300 | [diff] [blame] | 9484 | #define DDI_PORT_WIDTH_MASK (7 << 1) |
| 9485 | #define DDI_PORT_WIDTH_SHIFT 1 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9486 | #define DDI_INIT_DISPLAY_DETECTED (1 << 0) |
Eugeni Dodonov | 03f896a | 2012-03-29 12:32:26 -0300 | [diff] [blame] | 9487 | |
Eugeni Dodonov | bb879a4 | 2012-03-29 12:32:27 -0300 | [diff] [blame] | 9488 | /* DDI Buffer Translations */ |
Ville Syrjälä | 086f8e8 | 2015-11-04 23:20:01 +0200 | [diff] [blame] | 9489 | #define _DDI_BUF_TRANS_A 0x64E00 |
| 9490 | #define _DDI_BUF_TRANS_B 0x64E60 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9491 | #define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8) |
Ville Syrjälä | c110ae6 | 2016-07-12 15:59:29 +0300 | [diff] [blame] | 9492 | #define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9493 | #define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4) |
Eugeni Dodonov | bb879a4 | 2012-03-29 12:32:27 -0300 | [diff] [blame] | 9494 | |
Eugeni Dodonov | 7501a4d | 2012-03-29 12:32:29 -0300 | [diff] [blame] | 9495 | /* Sideband Interface (SBI) is programmed indirectly, via |
| 9496 | * SBI_ADDR, which contains the register offset; and SBI_DATA, |
| 9497 | * which contains the payload */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9498 | #define SBI_ADDR _MMIO(0xC6000) |
| 9499 | #define SBI_DATA _MMIO(0xC6004) |
| 9500 | #define SBI_CTL_STAT _MMIO(0xC6008) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9501 | #define SBI_CTL_DEST_ICLK (0x0 << 16) |
| 9502 | #define SBI_CTL_DEST_MPHY (0x1 << 16) |
| 9503 | #define SBI_CTL_OP_IORD (0x2 << 8) |
| 9504 | #define SBI_CTL_OP_IOWR (0x3 << 8) |
| 9505 | #define SBI_CTL_OP_CRRD (0x6 << 8) |
| 9506 | #define SBI_CTL_OP_CRWR (0x7 << 8) |
| 9507 | #define SBI_RESPONSE_FAIL (0x1 << 1) |
| 9508 | #define SBI_RESPONSE_SUCCESS (0x0 << 1) |
| 9509 | #define SBI_BUSY (0x1 << 0) |
| 9510 | #define SBI_READY (0x0 << 0) |
Eugeni Dodonov | 52f025e | 2012-03-29 12:32:31 -0300 | [diff] [blame] | 9511 | |
Eugeni Dodonov | ccf1c86 | 2012-03-29 12:32:34 -0300 | [diff] [blame] | 9512 | /* SBI offsets */ |
Ville Syrjälä | f7be2c2 | 2015-12-04 22:19:39 +0200 | [diff] [blame] | 9513 | #define SBI_SSCDIVINTPHASE 0x0200 |
Paulo Zanoni | 5e49cea | 2012-08-08 14:15:31 -0300 | [diff] [blame] | 9514 | #define SBI_SSCDIVINTPHASE6 0x0600 |
Ville Syrjälä | 8802e5b | 2016-02-17 21:41:12 +0200 | [diff] [blame] | 9515 | #define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9516 | #define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1) |
| 9517 | #define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1) |
Ville Syrjälä | 8802e5b | 2016-02-17 21:41:12 +0200 | [diff] [blame] | 9518 | #define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9519 | #define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8) |
| 9520 | #define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8) |
| 9521 | #define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15) |
| 9522 | #define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0) |
Ville Syrjälä | f7be2c2 | 2015-12-04 22:19:39 +0200 | [diff] [blame] | 9523 | #define SBI_SSCDITHPHASE 0x0204 |
Paulo Zanoni | 5e49cea | 2012-08-08 14:15:31 -0300 | [diff] [blame] | 9524 | #define SBI_SSCCTL 0x020c |
Eugeni Dodonov | ccf1c86 | 2012-03-29 12:32:34 -0300 | [diff] [blame] | 9525 | #define SBI_SSCCTL6 0x060C |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9526 | #define SBI_SSCCTL_PATHALT (1 << 3) |
| 9527 | #define SBI_SSCCTL_DISABLE (1 << 0) |
Eugeni Dodonov | ccf1c86 | 2012-03-29 12:32:34 -0300 | [diff] [blame] | 9528 | #define SBI_SSCAUXDIV6 0x0610 |
Ville Syrjälä | 8802e5b | 2016-02-17 21:41:12 +0200 | [diff] [blame] | 9529 | #define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9530 | #define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4) |
| 9531 | #define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4) |
Paulo Zanoni | 5e49cea | 2012-08-08 14:15:31 -0300 | [diff] [blame] | 9532 | #define SBI_DBUFF0 0x2a00 |
Paulo Zanoni | 2fa86a1 | 2013-07-23 11:19:24 -0300 | [diff] [blame] | 9533 | #define SBI_GEN0 0x1f00 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9534 | #define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0) |
Eugeni Dodonov | ccf1c86 | 2012-03-29 12:32:34 -0300 | [diff] [blame] | 9535 | |
Eugeni Dodonov | 52f025e | 2012-03-29 12:32:31 -0300 | [diff] [blame] | 9536 | /* LPT PIXCLK_GATE */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9537 | #define PIXCLK_GATE _MMIO(0xC6020) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9538 | #define PIXCLK_GATE_UNGATE (1 << 0) |
| 9539 | #define PIXCLK_GATE_GATE (0 << 0) |
Eugeni Dodonov | 52f025e | 2012-03-29 12:32:31 -0300 | [diff] [blame] | 9540 | |
Eugeni Dodonov | e93ea06 | 2012-03-29 12:32:32 -0300 | [diff] [blame] | 9541 | /* SPLL */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9542 | #define SPLL_CTL _MMIO(0x46020) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9543 | #define SPLL_PLL_ENABLE (1 << 31) |
Ville Syrjälä | 4a95e36 | 2019-06-10 16:36:09 +0300 | [diff] [blame] | 9544 | #define SPLL_REF_BCLK (0 << 28) |
| 9545 | #define SPLL_REF_MUXED_SSC (1 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */ |
| 9546 | #define SPLL_REF_NON_SSC_HSW (2 << 28) |
| 9547 | #define SPLL_REF_PCH_SSC_BDW (2 << 28) |
| 9548 | #define SPLL_REF_LCPLL (3 << 28) |
| 9549 | #define SPLL_REF_MASK (3 << 28) |
| 9550 | #define SPLL_FREQ_810MHz (0 << 26) |
| 9551 | #define SPLL_FREQ_1350MHz (1 << 26) |
| 9552 | #define SPLL_FREQ_2700MHz (2 << 26) |
| 9553 | #define SPLL_FREQ_MASK (3 << 26) |
Eugeni Dodonov | e93ea06 | 2012-03-29 12:32:32 -0300 | [diff] [blame] | 9554 | |
Eugeni Dodonov | 4dffc40 | 2012-03-29 12:32:36 -0300 | [diff] [blame] | 9555 | /* WRPLL */ |
Ville Syrjälä | 086f8e8 | 2015-11-04 23:20:01 +0200 | [diff] [blame] | 9556 | #define _WRPLL_CTL1 0x46040 |
| 9557 | #define _WRPLL_CTL2 0x46060 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9558 | #define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9559 | #define WRPLL_PLL_ENABLE (1 << 31) |
Ville Syrjälä | 4a95e36 | 2019-06-10 16:36:09 +0300 | [diff] [blame] | 9560 | #define WRPLL_REF_BCLK (0 << 28) |
| 9561 | #define WRPLL_REF_PCH_SSC (1 << 28) |
| 9562 | #define WRPLL_REF_MUXED_SSC_BDW (2 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */ |
| 9563 | #define WRPLL_REF_SPECIAL_HSW (2 << 28) /* muxed SSC (ULT), non-SSC (non-ULT) */ |
| 9564 | #define WRPLL_REF_LCPLL (3 << 28) |
| 9565 | #define WRPLL_REF_MASK (3 << 28) |
Eugeni Dodonov | ef4d084 | 2012-04-13 17:08:38 -0300 | [diff] [blame] | 9566 | /* WRPLL divider programming */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9567 | #define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0) |
Jesse Barnes | 1157855 | 2014-01-21 12:42:10 -0800 | [diff] [blame] | 9568 | #define WRPLL_DIVIDER_REF_MASK (0xff) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9569 | #define WRPLL_DIVIDER_POST(x) ((x) << 8) |
| 9570 | #define WRPLL_DIVIDER_POST_MASK (0x3f << 8) |
Jesse Barnes | 1157855 | 2014-01-21 12:42:10 -0800 | [diff] [blame] | 9571 | #define WRPLL_DIVIDER_POST_SHIFT 8 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9572 | #define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16) |
Jesse Barnes | 1157855 | 2014-01-21 12:42:10 -0800 | [diff] [blame] | 9573 | #define WRPLL_DIVIDER_FB_SHIFT 16 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9574 | #define WRPLL_DIVIDER_FB_MASK (0xff << 16) |
Eugeni Dodonov | 4dffc40 | 2012-03-29 12:32:36 -0300 | [diff] [blame] | 9575 | |
Eugeni Dodonov | fec9181 | 2012-03-29 12:32:33 -0300 | [diff] [blame] | 9576 | /* Port clock selection */ |
Ville Syrjälä | 086f8e8 | 2015-11-04 23:20:01 +0200 | [diff] [blame] | 9577 | #define _PORT_CLK_SEL_A 0x46100 |
| 9578 | #define _PORT_CLK_SEL_B 0x46104 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9579 | #define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9580 | #define PORT_CLK_SEL_LCPLL_2700 (0 << 29) |
| 9581 | #define PORT_CLK_SEL_LCPLL_1350 (1 << 29) |
| 9582 | #define PORT_CLK_SEL_LCPLL_810 (2 << 29) |
| 9583 | #define PORT_CLK_SEL_SPLL (3 << 29) |
| 9584 | #define PORT_CLK_SEL_WRPLL(pll) (((pll) + 4) << 29) |
| 9585 | #define PORT_CLK_SEL_WRPLL1 (4 << 29) |
| 9586 | #define PORT_CLK_SEL_WRPLL2 (5 << 29) |
| 9587 | #define PORT_CLK_SEL_NONE (7 << 29) |
| 9588 | #define PORT_CLK_SEL_MASK (7 << 29) |
Eugeni Dodonov | fec9181 | 2012-03-29 12:32:33 -0300 | [diff] [blame] | 9589 | |
Paulo Zanoni | 78b60ce | 2018-03-28 14:57:57 -0700 | [diff] [blame] | 9590 | /* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */ |
| 9591 | #define DDI_CLK_SEL(port) PORT_CLK_SEL(port) |
| 9592 | #define DDI_CLK_SEL_NONE (0x0 << 28) |
| 9593 | #define DDI_CLK_SEL_MG (0x8 << 28) |
Paulo Zanoni | 1fa11ee | 2018-05-21 17:25:48 -0700 | [diff] [blame] | 9594 | #define DDI_CLK_SEL_TBT_162 (0xC << 28) |
| 9595 | #define DDI_CLK_SEL_TBT_270 (0xD << 28) |
| 9596 | #define DDI_CLK_SEL_TBT_540 (0xE << 28) |
| 9597 | #define DDI_CLK_SEL_TBT_810 (0xF << 28) |
Paulo Zanoni | 78b60ce | 2018-03-28 14:57:57 -0700 | [diff] [blame] | 9598 | #define DDI_CLK_SEL_MASK (0xF << 28) |
| 9599 | |
Paulo Zanoni | bb523fc | 2012-10-23 18:29:56 -0200 | [diff] [blame] | 9600 | /* Transcoder clock selection */ |
Ville Syrjälä | 086f8e8 | 2015-11-04 23:20:01 +0200 | [diff] [blame] | 9601 | #define _TRANS_CLK_SEL_A 0x46140 |
| 9602 | #define _TRANS_CLK_SEL_B 0x46144 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9603 | #define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B) |
Paulo Zanoni | bb523fc | 2012-10-23 18:29:56 -0200 | [diff] [blame] | 9604 | /* For each transcoder, we need to select the corresponding port clock */ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9605 | #define TRANS_CLK_SEL_DISABLED (0x0 << 29) |
| 9606 | #define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29) |
Mahesh Kumar | df16b63 | 2019-07-12 18:09:20 -0700 | [diff] [blame] | 9607 | #define TGL_TRANS_CLK_SEL_DISABLED (0x0 << 28) |
| 9608 | #define TGL_TRANS_CLK_SEL_PORT(x) (((x) + 1) << 28) |
| 9609 | |
Eugeni Dodonov | fec9181 | 2012-03-29 12:32:33 -0300 | [diff] [blame] | 9610 | |
Ville Syrjälä | 7f1052a | 2016-04-26 19:46:32 +0300 | [diff] [blame] | 9611 | #define CDCLK_FREQ _MMIO(0x46200) |
| 9612 | |
Ville Syrjälä | 086f8e8 | 2015-11-04 23:20:01 +0200 | [diff] [blame] | 9613 | #define _TRANSA_MSA_MISC 0x60410 |
| 9614 | #define _TRANSB_MSA_MISC 0x61410 |
| 9615 | #define _TRANSC_MSA_MISC 0x62410 |
| 9616 | #define _TRANS_EDP_MSA_MISC 0x6f410 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9617 | #define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC) |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 9618 | |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9619 | #define TRANS_MSA_SYNC_CLK (1 << 0) |
Shashank Sharma | 668b6c1 | 2018-10-12 11:53:14 +0530 | [diff] [blame] | 9620 | #define TRANS_MSA_SAMPLING_444 (2 << 1) |
| 9621 | #define TRANS_MSA_CLRSP_YCBCR (2 << 3) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9622 | #define TRANS_MSA_6_BPC (0 << 5) |
| 9623 | #define TRANS_MSA_8_BPC (1 << 5) |
| 9624 | #define TRANS_MSA_10_BPC (2 << 5) |
| 9625 | #define TRANS_MSA_12_BPC (3 << 5) |
| 9626 | #define TRANS_MSA_16_BPC (4 << 5) |
Jani Nikula | dc5977d | 2018-08-14 09:00:01 +0300 | [diff] [blame] | 9627 | #define TRANS_MSA_CEA_RANGE (1 << 3) |
Gwan-gyeong Mun | ec4401d | 2019-05-21 15:17:19 +0300 | [diff] [blame] | 9628 | #define TRANS_MSA_USE_VSC_SDP (1 << 14) |
Paulo Zanoni | dae8479 | 2012-10-15 15:51:30 -0300 | [diff] [blame] | 9629 | |
Eugeni Dodonov | 90e8d31 | 2012-03-29 12:32:35 -0300 | [diff] [blame] | 9630 | /* LCPLL Control */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9631 | #define LCPLL_CTL _MMIO(0x130040) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9632 | #define LCPLL_PLL_DISABLE (1 << 31) |
| 9633 | #define LCPLL_PLL_LOCK (1 << 30) |
Ville Syrjälä | 4a95e36 | 2019-06-10 16:36:09 +0300 | [diff] [blame] | 9634 | #define LCPLL_REF_NON_SSC (0 << 28) |
| 9635 | #define LCPLL_REF_BCLK (2 << 28) |
| 9636 | #define LCPLL_REF_PCH_SSC (3 << 28) |
| 9637 | #define LCPLL_REF_MASK (3 << 28) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9638 | #define LCPLL_CLK_FREQ_MASK (3 << 26) |
| 9639 | #define LCPLL_CLK_FREQ_450 (0 << 26) |
| 9640 | #define LCPLL_CLK_FREQ_54O_BDW (1 << 26) |
| 9641 | #define LCPLL_CLK_FREQ_337_5_BDW (2 << 26) |
| 9642 | #define LCPLL_CLK_FREQ_675_BDW (3 << 26) |
| 9643 | #define LCPLL_CD_CLOCK_DISABLE (1 << 25) |
| 9644 | #define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24) |
| 9645 | #define LCPLL_CD2X_CLOCK_DISABLE (1 << 23) |
| 9646 | #define LCPLL_POWER_DOWN_ALLOW (1 << 22) |
| 9647 | #define LCPLL_CD_SOURCE_FCLK (1 << 21) |
| 9648 | #define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19) |
Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 9649 | |
Satheeshakrishna M | 326ac39b | 2014-11-13 14:55:13 +0000 | [diff] [blame] | 9650 | /* |
| 9651 | * SKL Clocks |
| 9652 | */ |
| 9653 | |
| 9654 | /* CDCLK_CTL */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9655 | #define CDCLK_CTL _MMIO(0x46000) |
Paulo Zanoni | 186a277 | 2018-02-06 17:33:46 -0200 | [diff] [blame] | 9656 | #define CDCLK_FREQ_SEL_MASK (3 << 26) |
| 9657 | #define CDCLK_FREQ_450_432 (0 << 26) |
| 9658 | #define CDCLK_FREQ_540 (1 << 26) |
| 9659 | #define CDCLK_FREQ_337_308 (2 << 26) |
| 9660 | #define CDCLK_FREQ_675_617 (3 << 26) |
| 9661 | #define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22) |
| 9662 | #define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22) |
| 9663 | #define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22) |
| 9664 | #define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22) |
| 9665 | #define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22) |
| 9666 | #define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20) |
| 9667 | #define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19) |
Ville Syrjälä | 7fe6275 | 2016-05-11 22:44:51 +0300 | [diff] [blame] | 9668 | #define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3) |
Paulo Zanoni | 186a277 | 2018-02-06 17:33:46 -0200 | [diff] [blame] | 9669 | #define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19) |
| 9670 | #define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16) |
Ville Syrjälä | 7fe6275 | 2016-05-11 22:44:51 +0300 | [diff] [blame] | 9671 | #define CDCLK_FREQ_DECIMAL_MASK (0x7ff) |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 9672 | |
Satheeshakrishna M | 326ac39b | 2014-11-13 14:55:13 +0000 | [diff] [blame] | 9673 | /* LCPLL_CTL */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9674 | #define LCPLL1_CTL _MMIO(0x46010) |
| 9675 | #define LCPLL2_CTL _MMIO(0x46014) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9676 | #define LCPLL_PLL_ENABLE (1 << 31) |
Satheeshakrishna M | 326ac39b | 2014-11-13 14:55:13 +0000 | [diff] [blame] | 9677 | |
| 9678 | /* DPLL control1 */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9679 | #define DPLL_CTRL1 _MMIO(0x6C058) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9680 | #define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5)) |
| 9681 | #define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4)) |
| 9682 | #define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1)) |
| 9683 | #define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1) |
| 9684 | #define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1)) |
| 9685 | #define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6)) |
Damien Lespiau | 71cd842 | 2015-04-30 16:39:17 +0100 | [diff] [blame] | 9686 | #define DPLL_CTRL1_LINK_RATE_2700 0 |
| 9687 | #define DPLL_CTRL1_LINK_RATE_1350 1 |
| 9688 | #define DPLL_CTRL1_LINK_RATE_810 2 |
| 9689 | #define DPLL_CTRL1_LINK_RATE_1620 3 |
| 9690 | #define DPLL_CTRL1_LINK_RATE_1080 4 |
| 9691 | #define DPLL_CTRL1_LINK_RATE_2160 5 |
Satheeshakrishna M | 326ac39b | 2014-11-13 14:55:13 +0000 | [diff] [blame] | 9692 | |
| 9693 | /* DPLL control2 */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9694 | #define DPLL_CTRL2 _MMIO(0x6C05C) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9695 | #define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15)) |
| 9696 | #define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1)) |
| 9697 | #define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1) |
| 9698 | #define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1)) |
| 9699 | #define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3)) |
Satheeshakrishna M | 326ac39b | 2014-11-13 14:55:13 +0000 | [diff] [blame] | 9700 | |
| 9701 | /* DPLL Status */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9702 | #define DPLL_STATUS _MMIO(0x6C060) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9703 | #define DPLL_LOCK(id) (1 << ((id) * 8)) |
Satheeshakrishna M | 326ac39b | 2014-11-13 14:55:13 +0000 | [diff] [blame] | 9704 | |
| 9705 | /* DPLL cfg */ |
Ville Syrjälä | 086f8e8 | 2015-11-04 23:20:01 +0200 | [diff] [blame] | 9706 | #define _DPLL1_CFGCR1 0x6C040 |
| 9707 | #define _DPLL2_CFGCR1 0x6C048 |
| 9708 | #define _DPLL3_CFGCR1 0x6C050 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9709 | #define DPLL_CFGCR1_FREQ_ENABLE (1 << 31) |
| 9710 | #define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9) |
| 9711 | #define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9) |
Satheeshakrishna M | 326ac39b | 2014-11-13 14:55:13 +0000 | [diff] [blame] | 9712 | #define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff) |
| 9713 | |
Ville Syrjälä | 086f8e8 | 2015-11-04 23:20:01 +0200 | [diff] [blame] | 9714 | #define _DPLL1_CFGCR2 0x6C044 |
| 9715 | #define _DPLL2_CFGCR2 0x6C04C |
| 9716 | #define _DPLL3_CFGCR2 0x6C054 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9717 | #define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8) |
| 9718 | #define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8) |
| 9719 | #define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7) |
| 9720 | #define DPLL_CFGCR2_KDIV_MASK (3 << 5) |
| 9721 | #define DPLL_CFGCR2_KDIV(x) ((x) << 5) |
| 9722 | #define DPLL_CFGCR2_KDIV_5 (0 << 5) |
| 9723 | #define DPLL_CFGCR2_KDIV_2 (1 << 5) |
| 9724 | #define DPLL_CFGCR2_KDIV_3 (2 << 5) |
| 9725 | #define DPLL_CFGCR2_KDIV_1 (3 << 5) |
| 9726 | #define DPLL_CFGCR2_PDIV_MASK (7 << 2) |
| 9727 | #define DPLL_CFGCR2_PDIV(x) ((x) << 2) |
| 9728 | #define DPLL_CFGCR2_PDIV_1 (0 << 2) |
| 9729 | #define DPLL_CFGCR2_PDIV_2 (1 << 2) |
| 9730 | #define DPLL_CFGCR2_PDIV_3 (2 << 2) |
| 9731 | #define DPLL_CFGCR2_PDIV_7 (4 << 2) |
Satheeshakrishna M | 326ac39b | 2014-11-13 14:55:13 +0000 | [diff] [blame] | 9732 | #define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3) |
| 9733 | |
Lyude | da3b891 | 2016-02-04 10:43:21 -0500 | [diff] [blame] | 9734 | #define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9735 | #define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2) |
Satheeshakrishna M | 540e732 | 2014-11-13 14:55:16 +0000 | [diff] [blame] | 9736 | |
Rodrigo Vivi | 555e38d | 2017-06-09 15:26:02 -0700 | [diff] [blame] | 9737 | /* |
| 9738 | * CNL Clocks |
| 9739 | */ |
| 9740 | #define DPCLKA_CFGCR0 _MMIO(0x6C200) |
Rodrigo Vivi | 376faf8 | 2018-01-29 15:22:18 -0800 | [diff] [blame] | 9741 | #define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9742 | (port) + 10)) |
Rodrigo Vivi | 376faf8 | 2018-01-29 15:22:18 -0800 | [diff] [blame] | 9743 | #define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \ |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 9744 | (port) * 2) |
Rodrigo Vivi | 376faf8 | 2018-01-29 15:22:18 -0800 | [diff] [blame] | 9745 | #define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port)) |
| 9746 | #define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port)) |
Rodrigo Vivi | 555e38d | 2017-06-09 15:26:02 -0700 | [diff] [blame] | 9747 | |
Matt Roper | befa372 | 2019-07-09 11:39:31 -0700 | [diff] [blame] | 9748 | #define ICL_DPCLKA_CFGCR0 _MMIO(0x164280) |
| 9749 | #define ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy) (1 << _PICK(phy, 10, 11, 24)) |
Mahesh Kumar | aaf70b9 | 2019-07-12 18:09:21 -0700 | [diff] [blame] | 9750 | #define ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port) (1 << ((tc_port) < PORT_TC4 ? \ |
| 9751 | (tc_port) + 12 : \ |
| 9752 | (tc_port) - PORT_TC4 + 21)) |
Matt Roper | befa372 | 2019-07-09 11:39:31 -0700 | [diff] [blame] | 9753 | #define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy) ((phy) * 2) |
| 9754 | #define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) (3 << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy)) |
| 9755 | #define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy) ((pll) << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy)) |
| 9756 | |
Rodrigo Vivi | a927c92 | 2017-06-09 15:26:04 -0700 | [diff] [blame] | 9757 | /* CNL PLL */ |
| 9758 | #define DPLL0_ENABLE 0x46010 |
| 9759 | #define DPLL1_ENABLE 0x46014 |
| 9760 | #define PLL_ENABLE (1 << 31) |
| 9761 | #define PLL_LOCK (1 << 30) |
| 9762 | #define PLL_POWER_ENABLE (1 << 27) |
| 9763 | #define PLL_POWER_STATE (1 << 26) |
| 9764 | #define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE) |
| 9765 | |
Paulo Zanoni | 1fa11ee | 2018-05-21 17:25:48 -0700 | [diff] [blame] | 9766 | #define TBT_PLL_ENABLE _MMIO(0x46020) |
| 9767 | |
Paulo Zanoni | 78b60ce | 2018-03-28 14:57:57 -0700 | [diff] [blame] | 9768 | #define _MG_PLL1_ENABLE 0x46030 |
| 9769 | #define _MG_PLL2_ENABLE 0x46034 |
| 9770 | #define _MG_PLL3_ENABLE 0x46038 |
| 9771 | #define _MG_PLL4_ENABLE 0x4603C |
| 9772 | /* Bits are the same as DPLL0_ENABLE */ |
Lucas De Marchi | 584fca1 | 2019-01-25 14:24:41 -0800 | [diff] [blame] | 9773 | #define MG_PLL_ENABLE(tc_port) _MMIO_PORT((tc_port), _MG_PLL1_ENABLE, \ |
Paulo Zanoni | 78b60ce | 2018-03-28 14:57:57 -0700 | [diff] [blame] | 9774 | _MG_PLL2_ENABLE) |
| 9775 | |
| 9776 | #define _MG_REFCLKIN_CTL_PORT1 0x16892C |
| 9777 | #define _MG_REFCLKIN_CTL_PORT2 0x16992C |
| 9778 | #define _MG_REFCLKIN_CTL_PORT3 0x16A92C |
| 9779 | #define _MG_REFCLKIN_CTL_PORT4 0x16B92C |
| 9780 | #define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8) |
Imre Deak | bd99ce0 | 2018-06-19 19:41:15 +0300 | [diff] [blame] | 9781 | #define MG_REFCLKIN_CTL_OD_2_MUX_MASK (0x7 << 8) |
Lucas De Marchi | 584fca1 | 2019-01-25 14:24:41 -0800 | [diff] [blame] | 9782 | #define MG_REFCLKIN_CTL(tc_port) _MMIO_PORT((tc_port), \ |
| 9783 | _MG_REFCLKIN_CTL_PORT1, \ |
| 9784 | _MG_REFCLKIN_CTL_PORT2) |
Paulo Zanoni | 78b60ce | 2018-03-28 14:57:57 -0700 | [diff] [blame] | 9785 | |
| 9786 | #define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8 |
| 9787 | #define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8 |
| 9788 | #define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8 |
| 9789 | #define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8 |
| 9790 | #define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16) |
Imre Deak | bd99ce0 | 2018-06-19 19:41:15 +0300 | [diff] [blame] | 9791 | #define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK (0xff << 16) |
Paulo Zanoni | 78b60ce | 2018-03-28 14:57:57 -0700 | [diff] [blame] | 9792 | #define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8) |
Imre Deak | bd99ce0 | 2018-06-19 19:41:15 +0300 | [diff] [blame] | 9793 | #define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK (0xff << 8) |
Lucas De Marchi | 584fca1 | 2019-01-25 14:24:41 -0800 | [diff] [blame] | 9794 | #define MG_CLKTOP2_CORECLKCTL1(tc_port) _MMIO_PORT((tc_port), \ |
| 9795 | _MG_CLKTOP2_CORECLKCTL1_PORT1, \ |
| 9796 | _MG_CLKTOP2_CORECLKCTL1_PORT2) |
Paulo Zanoni | 78b60ce | 2018-03-28 14:57:57 -0700 | [diff] [blame] | 9797 | |
| 9798 | #define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4 |
| 9799 | #define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4 |
| 9800 | #define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4 |
| 9801 | #define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4 |
| 9802 | #define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16) |
Imre Deak | bd99ce0 | 2018-06-19 19:41:15 +0300 | [diff] [blame] | 9803 | #define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK (0x1 << 16) |
Paulo Zanoni | 78b60ce | 2018-03-28 14:57:57 -0700 | [diff] [blame] | 9804 | #define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14) |
Imre Deak | bd99ce0 | 2018-06-19 19:41:15 +0300 | [diff] [blame] | 9805 | #define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK (0x3 << 14) |
Imre Deak | bd99ce0 | 2018-06-19 19:41:15 +0300 | [diff] [blame] | 9806 | #define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK (0x3 << 12) |
Manasi Navare | bcaad53 | 2018-08-17 14:52:08 -0700 | [diff] [blame] | 9807 | #define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_2 (0 << 12) |
| 9808 | #define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_3 (1 << 12) |
| 9809 | #define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_5 (2 << 12) |
| 9810 | #define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_7 (3 << 12) |
Paulo Zanoni | 78b60ce | 2018-03-28 14:57:57 -0700 | [diff] [blame] | 9811 | #define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8) |
Manasi Navare | 7b19f54 | 2018-08-17 14:52:09 -0700 | [diff] [blame] | 9812 | #define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_SHIFT 8 |
Imre Deak | bd99ce0 | 2018-06-19 19:41:15 +0300 | [diff] [blame] | 9813 | #define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK (0xf << 8) |
Lucas De Marchi | 584fca1 | 2019-01-25 14:24:41 -0800 | [diff] [blame] | 9814 | #define MG_CLKTOP2_HSCLKCTL(tc_port) _MMIO_PORT((tc_port), \ |
| 9815 | _MG_CLKTOP2_HSCLKCTL_PORT1, \ |
| 9816 | _MG_CLKTOP2_HSCLKCTL_PORT2) |
Paulo Zanoni | 78b60ce | 2018-03-28 14:57:57 -0700 | [diff] [blame] | 9817 | |
| 9818 | #define _MG_PLL_DIV0_PORT1 0x168A00 |
| 9819 | #define _MG_PLL_DIV0_PORT2 0x169A00 |
| 9820 | #define _MG_PLL_DIV0_PORT3 0x16AA00 |
| 9821 | #define _MG_PLL_DIV0_PORT4 0x16BA00 |
| 9822 | #define MG_PLL_DIV0_FRACNEN_H (1 << 30) |
Manasi Navare | 7b19f54 | 2018-08-17 14:52:09 -0700 | [diff] [blame] | 9823 | #define MG_PLL_DIV0_FBDIV_FRAC_MASK (0x3fffff << 8) |
| 9824 | #define MG_PLL_DIV0_FBDIV_FRAC_SHIFT 8 |
Paulo Zanoni | 78b60ce | 2018-03-28 14:57:57 -0700 | [diff] [blame] | 9825 | #define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8) |
Manasi Navare | 7b19f54 | 2018-08-17 14:52:09 -0700 | [diff] [blame] | 9826 | #define MG_PLL_DIV0_FBDIV_INT_MASK (0xff << 0) |
Paulo Zanoni | 78b60ce | 2018-03-28 14:57:57 -0700 | [diff] [blame] | 9827 | #define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0) |
Lucas De Marchi | 584fca1 | 2019-01-25 14:24:41 -0800 | [diff] [blame] | 9828 | #define MG_PLL_DIV0(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV0_PORT1, \ |
| 9829 | _MG_PLL_DIV0_PORT2) |
Paulo Zanoni | 78b60ce | 2018-03-28 14:57:57 -0700 | [diff] [blame] | 9830 | |
| 9831 | #define _MG_PLL_DIV1_PORT1 0x168A04 |
| 9832 | #define _MG_PLL_DIV1_PORT2 0x169A04 |
| 9833 | #define _MG_PLL_DIV1_PORT3 0x16AA04 |
| 9834 | #define _MG_PLL_DIV1_PORT4 0x16BA04 |
| 9835 | #define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16) |
| 9836 | #define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12) |
| 9837 | #define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12) |
| 9838 | #define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12) |
| 9839 | #define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12) |
| 9840 | #define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4) |
Manasi Navare | 7b19f54 | 2018-08-17 14:52:09 -0700 | [diff] [blame] | 9841 | #define MG_PLL_DIV1_FBPREDIV_MASK (0xf << 0) |
Paulo Zanoni | 78b60ce | 2018-03-28 14:57:57 -0700 | [diff] [blame] | 9842 | #define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0) |
Lucas De Marchi | 584fca1 | 2019-01-25 14:24:41 -0800 | [diff] [blame] | 9843 | #define MG_PLL_DIV1(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV1_PORT1, \ |
| 9844 | _MG_PLL_DIV1_PORT2) |
Paulo Zanoni | 78b60ce | 2018-03-28 14:57:57 -0700 | [diff] [blame] | 9845 | |
| 9846 | #define _MG_PLL_LF_PORT1 0x168A08 |
| 9847 | #define _MG_PLL_LF_PORT2 0x169A08 |
| 9848 | #define _MG_PLL_LF_PORT3 0x16AA08 |
| 9849 | #define _MG_PLL_LF_PORT4 0x16BA08 |
| 9850 | #define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24) |
| 9851 | #define MG_PLL_LF_AFCCNTSEL_256 (0 << 20) |
| 9852 | #define MG_PLL_LF_AFCCNTSEL_512 (1 << 20) |
| 9853 | #define MG_PLL_LF_GAINCTRL(x) ((x) << 16) |
| 9854 | #define MG_PLL_LF_INT_COEFF(x) ((x) << 8) |
| 9855 | #define MG_PLL_LF_PROP_COEFF(x) ((x) << 0) |
Lucas De Marchi | 584fca1 | 2019-01-25 14:24:41 -0800 | [diff] [blame] | 9856 | #define MG_PLL_LF(tc_port) _MMIO_PORT((tc_port), _MG_PLL_LF_PORT1, \ |
| 9857 | _MG_PLL_LF_PORT2) |
Paulo Zanoni | 78b60ce | 2018-03-28 14:57:57 -0700 | [diff] [blame] | 9858 | |
| 9859 | #define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C |
| 9860 | #define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C |
| 9861 | #define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C |
| 9862 | #define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C |
| 9863 | #define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18) |
| 9864 | #define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16) |
| 9865 | #define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11) |
| 9866 | #define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10) |
| 9867 | #define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8) |
| 9868 | #define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0) |
Lucas De Marchi | 584fca1 | 2019-01-25 14:24:41 -0800 | [diff] [blame] | 9869 | #define MG_PLL_FRAC_LOCK(tc_port) _MMIO_PORT((tc_port), \ |
| 9870 | _MG_PLL_FRAC_LOCK_PORT1, \ |
| 9871 | _MG_PLL_FRAC_LOCK_PORT2) |
Paulo Zanoni | 78b60ce | 2018-03-28 14:57:57 -0700 | [diff] [blame] | 9872 | |
| 9873 | #define _MG_PLL_SSC_PORT1 0x168A10 |
| 9874 | #define _MG_PLL_SSC_PORT2 0x169A10 |
| 9875 | #define _MG_PLL_SSC_PORT3 0x16AA10 |
| 9876 | #define _MG_PLL_SSC_PORT4 0x16BA10 |
| 9877 | #define MG_PLL_SSC_EN (1 << 28) |
| 9878 | #define MG_PLL_SSC_TYPE(x) ((x) << 26) |
| 9879 | #define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16) |
| 9880 | #define MG_PLL_SSC_STEPNUM(x) ((x) << 10) |
| 9881 | #define MG_PLL_SSC_FLLEN (1 << 9) |
| 9882 | #define MG_PLL_SSC_STEPSIZE(x) ((x) << 0) |
Lucas De Marchi | 584fca1 | 2019-01-25 14:24:41 -0800 | [diff] [blame] | 9883 | #define MG_PLL_SSC(tc_port) _MMIO_PORT((tc_port), _MG_PLL_SSC_PORT1, \ |
| 9884 | _MG_PLL_SSC_PORT2) |
Paulo Zanoni | 78b60ce | 2018-03-28 14:57:57 -0700 | [diff] [blame] | 9885 | |
| 9886 | #define _MG_PLL_BIAS_PORT1 0x168A14 |
| 9887 | #define _MG_PLL_BIAS_PORT2 0x169A14 |
| 9888 | #define _MG_PLL_BIAS_PORT3 0x16AA14 |
| 9889 | #define _MG_PLL_BIAS_PORT4 0x16BA14 |
| 9890 | #define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30) |
Imre Deak | bd99ce0 | 2018-06-19 19:41:15 +0300 | [diff] [blame] | 9891 | #define MG_PLL_BIAS_BIAS_GB_SEL_MASK (0x3 << 30) |
Paulo Zanoni | 78b60ce | 2018-03-28 14:57:57 -0700 | [diff] [blame] | 9892 | #define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24) |
Imre Deak | bd99ce0 | 2018-06-19 19:41:15 +0300 | [diff] [blame] | 9893 | #define MG_PLL_BIAS_INIT_DCOAMP_MASK (0x3f << 24) |
Paulo Zanoni | 78b60ce | 2018-03-28 14:57:57 -0700 | [diff] [blame] | 9894 | #define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16) |
Imre Deak | bd99ce0 | 2018-06-19 19:41:15 +0300 | [diff] [blame] | 9895 | #define MG_PLL_BIAS_BIAS_BONUS_MASK (0xff << 16) |
Paulo Zanoni | 78b60ce | 2018-03-28 14:57:57 -0700 | [diff] [blame] | 9896 | #define MG_PLL_BIAS_BIASCAL_EN (1 << 15) |
| 9897 | #define MG_PLL_BIAS_CTRIM(x) ((x) << 8) |
Imre Deak | bd99ce0 | 2018-06-19 19:41:15 +0300 | [diff] [blame] | 9898 | #define MG_PLL_BIAS_CTRIM_MASK (0x1f << 8) |
Paulo Zanoni | 78b60ce | 2018-03-28 14:57:57 -0700 | [diff] [blame] | 9899 | #define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5) |
Imre Deak | bd99ce0 | 2018-06-19 19:41:15 +0300 | [diff] [blame] | 9900 | #define MG_PLL_BIAS_VREF_RDAC_MASK (0x7 << 5) |
Paulo Zanoni | 78b60ce | 2018-03-28 14:57:57 -0700 | [diff] [blame] | 9901 | #define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0) |
Imre Deak | bd99ce0 | 2018-06-19 19:41:15 +0300 | [diff] [blame] | 9902 | #define MG_PLL_BIAS_IREFTRIM_MASK (0x1f << 0) |
Lucas De Marchi | 584fca1 | 2019-01-25 14:24:41 -0800 | [diff] [blame] | 9903 | #define MG_PLL_BIAS(tc_port) _MMIO_PORT((tc_port), _MG_PLL_BIAS_PORT1, \ |
| 9904 | _MG_PLL_BIAS_PORT2) |
Paulo Zanoni | 78b60ce | 2018-03-28 14:57:57 -0700 | [diff] [blame] | 9905 | |
| 9906 | #define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18 |
| 9907 | #define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18 |
| 9908 | #define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18 |
| 9909 | #define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18 |
| 9910 | #define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27) |
| 9911 | #define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17) |
| 9912 | #define MG_PLL_TDC_COLDST_COLDSTART (1 << 16) |
| 9913 | #define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2) |
| 9914 | #define MG_PLL_TDC_TDCSEL(x) ((x) << 0) |
Lucas De Marchi | 584fca1 | 2019-01-25 14:24:41 -0800 | [diff] [blame] | 9915 | #define MG_PLL_TDC_COLDST_BIAS(tc_port) _MMIO_PORT((tc_port), \ |
| 9916 | _MG_PLL_TDC_COLDST_BIAS_PORT1, \ |
| 9917 | _MG_PLL_TDC_COLDST_BIAS_PORT2) |
Paulo Zanoni | 78b60ce | 2018-03-28 14:57:57 -0700 | [diff] [blame] | 9918 | |
Rodrigo Vivi | a927c92 | 2017-06-09 15:26:04 -0700 | [diff] [blame] | 9919 | #define _CNL_DPLL0_CFGCR0 0x6C000 |
| 9920 | #define _CNL_DPLL1_CFGCR0 0x6C080 |
| 9921 | #define DPLL_CFGCR0_HDMI_MODE (1 << 30) |
| 9922 | #define DPLL_CFGCR0_SSC_ENABLE (1 << 29) |
Paulo Zanoni | 78b60ce | 2018-03-28 14:57:57 -0700 | [diff] [blame] | 9923 | #define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25) |
Rodrigo Vivi | a927c92 | 2017-06-09 15:26:04 -0700 | [diff] [blame] | 9924 | #define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25) |
| 9925 | #define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25) |
| 9926 | #define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25) |
| 9927 | #define DPLL_CFGCR0_LINK_RATE_810 (2 << 25) |
| 9928 | #define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25) |
| 9929 | #define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25) |
| 9930 | #define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25) |
| 9931 | #define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25) |
| 9932 | #define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25) |
| 9933 | #define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10) |
Manasi Navare | 442aa27 | 2017-09-14 11:31:39 -0700 | [diff] [blame] | 9934 | #define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10) |
Rodrigo Vivi | a927c92 | 2017-06-09 15:26:04 -0700 | [diff] [blame] | 9935 | #define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10) |
| 9936 | #define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff) |
| 9937 | #define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0) |
| 9938 | |
| 9939 | #define _CNL_DPLL0_CFGCR1 0x6C004 |
| 9940 | #define _CNL_DPLL1_CFGCR1 0x6C084 |
| 9941 | #define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10) |
Rodrigo Vivi | a9701a8 | 2017-07-06 13:52:01 -0700 | [diff] [blame] | 9942 | #define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10) |
Rodrigo Vivi | a927c92 | 2017-06-09 15:26:04 -0700 | [diff] [blame] | 9943 | #define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10) |
Manasi Navare | 51c83cf | 2018-05-23 15:44:44 -0700 | [diff] [blame] | 9944 | #define DPLL_CFGCR1_QDIV_MODE_SHIFT (9) |
Rodrigo Vivi | a927c92 | 2017-06-09 15:26:04 -0700 | [diff] [blame] | 9945 | #define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9) |
| 9946 | #define DPLL_CFGCR1_KDIV_MASK (7 << 6) |
Manasi Navare | 51c83cf | 2018-05-23 15:44:44 -0700 | [diff] [blame] | 9947 | #define DPLL_CFGCR1_KDIV_SHIFT (6) |
Rodrigo Vivi | a927c92 | 2017-06-09 15:26:04 -0700 | [diff] [blame] | 9948 | #define DPLL_CFGCR1_KDIV(x) ((x) << 6) |
| 9949 | #define DPLL_CFGCR1_KDIV_1 (1 << 6) |
| 9950 | #define DPLL_CFGCR1_KDIV_2 (2 << 6) |
Ville Syrjälä | 2ee7fd1 | 2019-02-07 19:32:28 +0200 | [diff] [blame] | 9951 | #define DPLL_CFGCR1_KDIV_3 (4 << 6) |
Rodrigo Vivi | a927c92 | 2017-06-09 15:26:04 -0700 | [diff] [blame] | 9952 | #define DPLL_CFGCR1_PDIV_MASK (0xf << 2) |
Manasi Navare | 51c83cf | 2018-05-23 15:44:44 -0700 | [diff] [blame] | 9953 | #define DPLL_CFGCR1_PDIV_SHIFT (2) |
Rodrigo Vivi | a927c92 | 2017-06-09 15:26:04 -0700 | [diff] [blame] | 9954 | #define DPLL_CFGCR1_PDIV(x) ((x) << 2) |
| 9955 | #define DPLL_CFGCR1_PDIV_2 (1 << 2) |
| 9956 | #define DPLL_CFGCR1_PDIV_3 (2 << 2) |
| 9957 | #define DPLL_CFGCR1_PDIV_5 (4 << 2) |
| 9958 | #define DPLL_CFGCR1_PDIV_7 (8 << 2) |
| 9959 | #define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0) |
Paulo Zanoni | 78b60ce | 2018-03-28 14:57:57 -0700 | [diff] [blame] | 9960 | #define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0) |
José Roberto de Souza | a1c5f15 | 2019-07-11 10:31:15 -0700 | [diff] [blame] | 9961 | #define TGL_DPLL_CFGCR1_CFSELOVRD_NORMAL_XTAL (0 << 0) |
Rodrigo Vivi | a927c92 | 2017-06-09 15:26:04 -0700 | [diff] [blame] | 9962 | #define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1) |
| 9963 | |
Paulo Zanoni | 78b60ce | 2018-03-28 14:57:57 -0700 | [diff] [blame] | 9964 | #define _ICL_DPLL0_CFGCR0 0x164000 |
| 9965 | #define _ICL_DPLL1_CFGCR0 0x164080 |
| 9966 | #define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \ |
| 9967 | _ICL_DPLL1_CFGCR0) |
| 9968 | |
| 9969 | #define _ICL_DPLL0_CFGCR1 0x164004 |
| 9970 | #define _ICL_DPLL1_CFGCR1 0x164084 |
| 9971 | #define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \ |
| 9972 | _ICL_DPLL1_CFGCR1) |
| 9973 | |
Lucas De Marchi | 36ca533 | 2019-07-11 10:31:14 -0700 | [diff] [blame] | 9974 | #define _TGL_DPLL0_CFGCR0 0x164284 |
| 9975 | #define _TGL_DPLL1_CFGCR0 0x16428C |
| 9976 | /* TODO: add DPLL4 */ |
| 9977 | #define _TGL_TBTPLL_CFGCR0 0x16429C |
| 9978 | #define TGL_DPLL_CFGCR0(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR0, \ |
| 9979 | _TGL_DPLL1_CFGCR0, \ |
| 9980 | _TGL_TBTPLL_CFGCR0) |
| 9981 | |
| 9982 | #define _TGL_DPLL0_CFGCR1 0x164288 |
| 9983 | #define _TGL_DPLL1_CFGCR1 0x164290 |
| 9984 | /* TODO: add DPLL4 */ |
| 9985 | #define _TGL_TBTPLL_CFGCR1 0x1642A0 |
| 9986 | #define TGL_DPLL_CFGCR1(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR1, \ |
| 9987 | _TGL_DPLL1_CFGCR1, \ |
| 9988 | _TGL_TBTPLL_CFGCR1) |
| 9989 | |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 9990 | /* BXT display engine PLL */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9991 | #define BXT_DE_PLL_CTL _MMIO(0x6d000) |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 9992 | #define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */ |
| 9993 | #define BXT_DE_PLL_RATIO_MASK 0xff |
| 9994 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 9995 | #define BXT_DE_PLL_ENABLE _MMIO(0x46070) |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 9996 | #define BXT_DE_PLL_PLL_ENABLE (1 << 31) |
| 9997 | #define BXT_DE_PLL_LOCK (1 << 30) |
Ville Syrjälä | 945f267 | 2017-06-09 15:25:58 -0700 | [diff] [blame] | 9998 | #define CNL_CDCLK_PLL_RATIO(x) (x) |
| 9999 | #define CNL_CDCLK_PLL_RATIO_MASK 0xff |
Vandana Kannan | f8437dd1 | 2014-11-24 13:37:39 +0530 | [diff] [blame] | 10000 | |
A.Sunil Kamath | 664326f | 2014-11-24 13:37:44 +0530 | [diff] [blame] | 10001 | /* GEN9 DC */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10002 | #define DC_STATE_EN _MMIO(0x45504) |
Imre Deak | 13ae3a0 | 2015-11-04 19:24:16 +0200 | [diff] [blame] | 10003 | #define DC_STATE_DISABLE 0 |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 10004 | #define DC_STATE_EN_UPTO_DC5 (1 << 0) |
| 10005 | #define DC_STATE_EN_DC9 (1 << 3) |
| 10006 | #define DC_STATE_EN_UPTO_DC6 (2 << 0) |
A.Sunil Kamath | 6b457d3 | 2015-04-16 14:22:09 +0530 | [diff] [blame] | 10007 | #define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3 |
| 10008 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10009 | #define DC_STATE_DEBUG _MMIO(0x45520) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 10010 | #define DC_STATE_DEBUG_MASK_CORES (1 << 0) |
| 10011 | #define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1) |
A.Sunil Kamath | 6b457d3 | 2015-04-16 14:22:09 +0530 | [diff] [blame] | 10012 | |
Mahesh Kumar | cbfa59d | 2018-08-24 15:02:21 +0530 | [diff] [blame] | 10013 | #define BXT_P_CR_MC_BIOS_REQ_0_0_0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7114) |
| 10014 | #define BXT_REQ_DATA_MASK 0x3F |
| 10015 | #define BXT_DRAM_CHANNEL_ACTIVE_SHIFT 12 |
| 10016 | #define BXT_DRAM_CHANNEL_ACTIVE_MASK (0xF << 12) |
| 10017 | #define BXT_MEMORY_FREQ_MULTIPLIER_HZ 133333333 |
| 10018 | |
| 10019 | #define BXT_D_CR_DRP0_DUNIT8 0x1000 |
| 10020 | #define BXT_D_CR_DRP0_DUNIT9 0x1200 |
| 10021 | #define BXT_D_CR_DRP0_DUNIT_START 8 |
| 10022 | #define BXT_D_CR_DRP0_DUNIT_END 11 |
| 10023 | #define BXT_D_CR_DRP0_DUNIT(x) _MMIO(MCHBAR_MIRROR_BASE_SNB + \ |
| 10024 | _PICK_EVEN((x) - 8, BXT_D_CR_DRP0_DUNIT8,\ |
| 10025 | BXT_D_CR_DRP0_DUNIT9)) |
| 10026 | #define BXT_DRAM_RANK_MASK 0x3 |
| 10027 | #define BXT_DRAM_RANK_SINGLE 0x1 |
| 10028 | #define BXT_DRAM_RANK_DUAL 0x3 |
| 10029 | #define BXT_DRAM_WIDTH_MASK (0x3 << 4) |
| 10030 | #define BXT_DRAM_WIDTH_SHIFT 4 |
| 10031 | #define BXT_DRAM_WIDTH_X8 (0x0 << 4) |
| 10032 | #define BXT_DRAM_WIDTH_X16 (0x1 << 4) |
| 10033 | #define BXT_DRAM_WIDTH_X32 (0x2 << 4) |
| 10034 | #define BXT_DRAM_WIDTH_X64 (0x3 << 4) |
| 10035 | #define BXT_DRAM_SIZE_MASK (0x7 << 6) |
| 10036 | #define BXT_DRAM_SIZE_SHIFT 6 |
Ville Syrjälä | 8860343 | 2019-03-06 22:35:44 +0200 | [diff] [blame] | 10037 | #define BXT_DRAM_SIZE_4GBIT (0x0 << 6) |
| 10038 | #define BXT_DRAM_SIZE_6GBIT (0x1 << 6) |
| 10039 | #define BXT_DRAM_SIZE_8GBIT (0x2 << 6) |
| 10040 | #define BXT_DRAM_SIZE_12GBIT (0x3 << 6) |
| 10041 | #define BXT_DRAM_SIZE_16GBIT (0x4 << 6) |
Ville Syrjälä | b185a35 | 2019-03-06 22:35:51 +0200 | [diff] [blame] | 10042 | #define BXT_DRAM_TYPE_MASK (0x7 << 22) |
| 10043 | #define BXT_DRAM_TYPE_SHIFT 22 |
| 10044 | #define BXT_DRAM_TYPE_DDR3 (0x0 << 22) |
| 10045 | #define BXT_DRAM_TYPE_LPDDR3 (0x1 << 22) |
| 10046 | #define BXT_DRAM_TYPE_LPDDR4 (0x2 << 22) |
| 10047 | #define BXT_DRAM_TYPE_DDR4 (0x4 << 22) |
Mahesh Kumar | cbfa59d | 2018-08-24 15:02:21 +0530 | [diff] [blame] | 10048 | |
Mahesh Kumar | 5771caf | 2018-08-24 15:02:22 +0530 | [diff] [blame] | 10049 | #define SKL_MEMORY_FREQ_MULTIPLIER_HZ 266666666 |
| 10050 | #define SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5E04) |
| 10051 | #define SKL_REQ_DATA_MASK (0xF << 0) |
| 10052 | |
Ville Syrjälä | b185a35 | 2019-03-06 22:35:51 +0200 | [diff] [blame] | 10053 | #define SKL_MAD_INTER_CHANNEL_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5000) |
| 10054 | #define SKL_DRAM_DDR_TYPE_MASK (0x3 << 0) |
| 10055 | #define SKL_DRAM_DDR_TYPE_DDR4 (0 << 0) |
| 10056 | #define SKL_DRAM_DDR_TYPE_DDR3 (1 << 0) |
| 10057 | #define SKL_DRAM_DDR_TYPE_LPDDR3 (2 << 0) |
| 10058 | #define SKL_DRAM_DDR_TYPE_LPDDR4 (3 << 0) |
| 10059 | |
Mahesh Kumar | 5771caf | 2018-08-24 15:02:22 +0530 | [diff] [blame] | 10060 | #define SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C) |
| 10061 | #define SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5010) |
| 10062 | #define SKL_DRAM_S_SHIFT 16 |
| 10063 | #define SKL_DRAM_SIZE_MASK 0x3F |
| 10064 | #define SKL_DRAM_WIDTH_MASK (0x3 << 8) |
| 10065 | #define SKL_DRAM_WIDTH_SHIFT 8 |
| 10066 | #define SKL_DRAM_WIDTH_X8 (0x0 << 8) |
| 10067 | #define SKL_DRAM_WIDTH_X16 (0x1 << 8) |
| 10068 | #define SKL_DRAM_WIDTH_X32 (0x2 << 8) |
| 10069 | #define SKL_DRAM_RANK_MASK (0x1 << 10) |
| 10070 | #define SKL_DRAM_RANK_SHIFT 10 |
Ville Syrjälä | 6d9c1e9 | 2019-03-06 22:35:50 +0200 | [diff] [blame] | 10071 | #define SKL_DRAM_RANK_1 (0x0 << 10) |
| 10072 | #define SKL_DRAM_RANK_2 (0x1 << 10) |
| 10073 | #define SKL_DRAM_RANK_MASK (0x1 << 10) |
| 10074 | #define CNL_DRAM_SIZE_MASK 0x7F |
| 10075 | #define CNL_DRAM_WIDTH_MASK (0x3 << 7) |
| 10076 | #define CNL_DRAM_WIDTH_SHIFT 7 |
| 10077 | #define CNL_DRAM_WIDTH_X8 (0x0 << 7) |
| 10078 | #define CNL_DRAM_WIDTH_X16 (0x1 << 7) |
| 10079 | #define CNL_DRAM_WIDTH_X32 (0x2 << 7) |
| 10080 | #define CNL_DRAM_RANK_MASK (0x3 << 9) |
| 10081 | #define CNL_DRAM_RANK_SHIFT 9 |
| 10082 | #define CNL_DRAM_RANK_1 (0x0 << 9) |
| 10083 | #define CNL_DRAM_RANK_2 (0x1 << 9) |
| 10084 | #define CNL_DRAM_RANK_3 (0x2 << 9) |
| 10085 | #define CNL_DRAM_RANK_4 (0x3 << 9) |
Mahesh Kumar | 5771caf | 2018-08-24 15:02:22 +0530 | [diff] [blame] | 10086 | |
Paulo Zanoni | 9ccd5ae | 2014-07-04 11:59:58 -0300 | [diff] [blame] | 10087 | /* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register, |
| 10088 | * since on HSW we can't write to it using I915_WRITE. */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10089 | #define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C) |
| 10090 | #define D_COMP_BDW _MMIO(0x138144) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 10091 | #define D_COMP_RCOMP_IN_PROGRESS (1 << 9) |
| 10092 | #define D_COMP_COMP_FORCE (1 << 8) |
| 10093 | #define D_COMP_COMP_DISABLE (1 << 0) |
Eugeni Dodonov | 90e8d31 | 2012-03-29 12:32:35 -0300 | [diff] [blame] | 10094 | |
Eugeni Dodonov | 69e94b7 | 2012-03-29 12:32:37 -0300 | [diff] [blame] | 10095 | /* Pipe WM_LINETIME - watermark line time */ |
Ville Syrjälä | 086f8e8 | 2015-11-04 23:20:01 +0200 | [diff] [blame] | 10096 | #define _PIPE_WM_LINETIME_A 0x45270 |
| 10097 | #define _PIPE_WM_LINETIME_B 0x45274 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10098 | #define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B) |
Paulo Zanoni | 5e49cea | 2012-08-08 14:15:31 -0300 | [diff] [blame] | 10099 | #define PIPE_WM_LINETIME_MASK (0x1ff) |
| 10100 | #define PIPE_WM_LINETIME_TIME(x) ((x)) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 10101 | #define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff << 16) |
| 10102 | #define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x) << 16) |
Eugeni Dodonov | 96d6e35 | 2012-03-29 12:32:38 -0300 | [diff] [blame] | 10103 | |
| 10104 | /* SFUSE_STRAP */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10105 | #define SFUSE_STRAP _MMIO(0xc2014) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 10106 | #define SFUSE_STRAP_FUSE_LOCK (1 << 13) |
| 10107 | #define SFUSE_STRAP_RAW_FREQUENCY (1 << 8) |
| 10108 | #define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7) |
| 10109 | #define SFUSE_STRAP_CRT_DISABLED (1 << 6) |
| 10110 | #define SFUSE_STRAP_DDIF_DETECTED (1 << 3) |
| 10111 | #define SFUSE_STRAP_DDIB_DETECTED (1 << 2) |
| 10112 | #define SFUSE_STRAP_DDIC_DETECTED (1 << 1) |
| 10113 | #define SFUSE_STRAP_DDID_DETECTED (1 << 0) |
Eugeni Dodonov | 96d6e35 | 2012-03-29 12:32:38 -0300 | [diff] [blame] | 10114 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10115 | #define WM_MISC _MMIO(0x45260) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 10116 | #define WM_MISC_DATA_PARTITION_5_6 (1 << 0) |
| 10117 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10118 | #define WM_DBG _MMIO(0x45280) |
Paulo Zanoni | 5ee8ee8 | 2018-06-18 11:09:43 -0700 | [diff] [blame] | 10119 | #define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0) |
| 10120 | #define WM_DBG_DISALLOW_MAXFIFO (1 << 1) |
| 10121 | #define WM_DBG_DISALLOW_SPRITE (1 << 2) |
Eugeni Dodonov | 1544d9d | 2012-07-02 11:51:10 -0300 | [diff] [blame] | 10122 | |
Ville Syrjälä | 86d3efc | 2013-01-18 19:11:38 +0200 | [diff] [blame] | 10123 | /* pipe CSC */ |
| 10124 | #define _PIPE_A_CSC_COEFF_RY_GY 0x49010 |
| 10125 | #define _PIPE_A_CSC_COEFF_BY 0x49014 |
| 10126 | #define _PIPE_A_CSC_COEFF_RU_GU 0x49018 |
| 10127 | #define _PIPE_A_CSC_COEFF_BU 0x4901c |
| 10128 | #define _PIPE_A_CSC_COEFF_RV_GV 0x49020 |
| 10129 | #define _PIPE_A_CSC_COEFF_BV 0x49024 |
Uma Shankar | 255fcfb | 2019-02-11 19:20:23 +0530 | [diff] [blame] | 10130 | |
Ville Syrjälä | 86d3efc | 2013-01-18 19:11:38 +0200 | [diff] [blame] | 10131 | #define _PIPE_A_CSC_MODE 0x49028 |
Uma Shankar | 255fcfb | 2019-02-11 19:20:23 +0530 | [diff] [blame] | 10132 | #define ICL_CSC_ENABLE (1 << 31) |
Uma Shankar | a91de58 | 2019-02-11 19:20:24 +0530 | [diff] [blame] | 10133 | #define ICL_OUTPUT_CSC_ENABLE (1 << 30) |
Uma Shankar | 255fcfb | 2019-02-11 19:20:23 +0530 | [diff] [blame] | 10134 | #define CSC_BLACK_SCREEN_OFFSET (1 << 2) |
| 10135 | #define CSC_POSITION_BEFORE_GAMMA (1 << 1) |
| 10136 | #define CSC_MODE_YUV_TO_RGB (1 << 0) |
| 10137 | |
Ville Syrjälä | 86d3efc | 2013-01-18 19:11:38 +0200 | [diff] [blame] | 10138 | #define _PIPE_A_CSC_PREOFF_HI 0x49030 |
| 10139 | #define _PIPE_A_CSC_PREOFF_ME 0x49034 |
| 10140 | #define _PIPE_A_CSC_PREOFF_LO 0x49038 |
| 10141 | #define _PIPE_A_CSC_POSTOFF_HI 0x49040 |
| 10142 | #define _PIPE_A_CSC_POSTOFF_ME 0x49044 |
| 10143 | #define _PIPE_A_CSC_POSTOFF_LO 0x49048 |
| 10144 | |
| 10145 | #define _PIPE_B_CSC_COEFF_RY_GY 0x49110 |
| 10146 | #define _PIPE_B_CSC_COEFF_BY 0x49114 |
| 10147 | #define _PIPE_B_CSC_COEFF_RU_GU 0x49118 |
| 10148 | #define _PIPE_B_CSC_COEFF_BU 0x4911c |
| 10149 | #define _PIPE_B_CSC_COEFF_RV_GV 0x49120 |
| 10150 | #define _PIPE_B_CSC_COEFF_BV 0x49124 |
| 10151 | #define _PIPE_B_CSC_MODE 0x49128 |
| 10152 | #define _PIPE_B_CSC_PREOFF_HI 0x49130 |
| 10153 | #define _PIPE_B_CSC_PREOFF_ME 0x49134 |
| 10154 | #define _PIPE_B_CSC_PREOFF_LO 0x49138 |
| 10155 | #define _PIPE_B_CSC_POSTOFF_HI 0x49140 |
| 10156 | #define _PIPE_B_CSC_POSTOFF_ME 0x49144 |
| 10157 | #define _PIPE_B_CSC_POSTOFF_LO 0x49148 |
| 10158 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10159 | #define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY) |
| 10160 | #define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY) |
| 10161 | #define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU) |
| 10162 | #define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU) |
| 10163 | #define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV) |
| 10164 | #define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV) |
| 10165 | #define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE) |
| 10166 | #define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI) |
| 10167 | #define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME) |
| 10168 | #define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO) |
| 10169 | #define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI) |
| 10170 | #define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME) |
| 10171 | #define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO) |
Ville Syrjälä | 86d3efc | 2013-01-18 19:11:38 +0200 | [diff] [blame] | 10172 | |
Uma Shankar | a91de58 | 2019-02-11 19:20:24 +0530 | [diff] [blame] | 10173 | /* Pipe Output CSC */ |
| 10174 | #define _PIPE_A_OUTPUT_CSC_COEFF_RY_GY 0x49050 |
| 10175 | #define _PIPE_A_OUTPUT_CSC_COEFF_BY 0x49054 |
| 10176 | #define _PIPE_A_OUTPUT_CSC_COEFF_RU_GU 0x49058 |
| 10177 | #define _PIPE_A_OUTPUT_CSC_COEFF_BU 0x4905c |
| 10178 | #define _PIPE_A_OUTPUT_CSC_COEFF_RV_GV 0x49060 |
| 10179 | #define _PIPE_A_OUTPUT_CSC_COEFF_BV 0x49064 |
| 10180 | #define _PIPE_A_OUTPUT_CSC_PREOFF_HI 0x49068 |
| 10181 | #define _PIPE_A_OUTPUT_CSC_PREOFF_ME 0x4906c |
| 10182 | #define _PIPE_A_OUTPUT_CSC_PREOFF_LO 0x49070 |
| 10183 | #define _PIPE_A_OUTPUT_CSC_POSTOFF_HI 0x49074 |
| 10184 | #define _PIPE_A_OUTPUT_CSC_POSTOFF_ME 0x49078 |
| 10185 | #define _PIPE_A_OUTPUT_CSC_POSTOFF_LO 0x4907c |
| 10186 | |
| 10187 | #define _PIPE_B_OUTPUT_CSC_COEFF_RY_GY 0x49150 |
| 10188 | #define _PIPE_B_OUTPUT_CSC_COEFF_BY 0x49154 |
| 10189 | #define _PIPE_B_OUTPUT_CSC_COEFF_RU_GU 0x49158 |
| 10190 | #define _PIPE_B_OUTPUT_CSC_COEFF_BU 0x4915c |
| 10191 | #define _PIPE_B_OUTPUT_CSC_COEFF_RV_GV 0x49160 |
| 10192 | #define _PIPE_B_OUTPUT_CSC_COEFF_BV 0x49164 |
| 10193 | #define _PIPE_B_OUTPUT_CSC_PREOFF_HI 0x49168 |
| 10194 | #define _PIPE_B_OUTPUT_CSC_PREOFF_ME 0x4916c |
| 10195 | #define _PIPE_B_OUTPUT_CSC_PREOFF_LO 0x49170 |
| 10196 | #define _PIPE_B_OUTPUT_CSC_POSTOFF_HI 0x49174 |
| 10197 | #define _PIPE_B_OUTPUT_CSC_POSTOFF_ME 0x49178 |
| 10198 | #define _PIPE_B_OUTPUT_CSC_POSTOFF_LO 0x4917c |
| 10199 | |
| 10200 | #define PIPE_CSC_OUTPUT_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe,\ |
| 10201 | _PIPE_A_OUTPUT_CSC_COEFF_RY_GY,\ |
| 10202 | _PIPE_B_OUTPUT_CSC_COEFF_RY_GY) |
| 10203 | #define PIPE_CSC_OUTPUT_COEFF_BY(pipe) _MMIO_PIPE(pipe, \ |
| 10204 | _PIPE_A_OUTPUT_CSC_COEFF_BY, \ |
| 10205 | _PIPE_B_OUTPUT_CSC_COEFF_BY) |
| 10206 | #define PIPE_CSC_OUTPUT_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, \ |
| 10207 | _PIPE_A_OUTPUT_CSC_COEFF_RU_GU, \ |
| 10208 | _PIPE_B_OUTPUT_CSC_COEFF_RU_GU) |
| 10209 | #define PIPE_CSC_OUTPUT_COEFF_BU(pipe) _MMIO_PIPE(pipe, \ |
| 10210 | _PIPE_A_OUTPUT_CSC_COEFF_BU, \ |
| 10211 | _PIPE_B_OUTPUT_CSC_COEFF_BU) |
| 10212 | #define PIPE_CSC_OUTPUT_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, \ |
| 10213 | _PIPE_A_OUTPUT_CSC_COEFF_RV_GV, \ |
| 10214 | _PIPE_B_OUTPUT_CSC_COEFF_RV_GV) |
| 10215 | #define PIPE_CSC_OUTPUT_COEFF_BV(pipe) _MMIO_PIPE(pipe, \ |
| 10216 | _PIPE_A_OUTPUT_CSC_COEFF_BV, \ |
| 10217 | _PIPE_B_OUTPUT_CSC_COEFF_BV) |
| 10218 | #define PIPE_CSC_OUTPUT_PREOFF_HI(pipe) _MMIO_PIPE(pipe, \ |
| 10219 | _PIPE_A_OUTPUT_CSC_PREOFF_HI, \ |
| 10220 | _PIPE_B_OUTPUT_CSC_PREOFF_HI) |
| 10221 | #define PIPE_CSC_OUTPUT_PREOFF_ME(pipe) _MMIO_PIPE(pipe, \ |
| 10222 | _PIPE_A_OUTPUT_CSC_PREOFF_ME, \ |
| 10223 | _PIPE_B_OUTPUT_CSC_PREOFF_ME) |
| 10224 | #define PIPE_CSC_OUTPUT_PREOFF_LO(pipe) _MMIO_PIPE(pipe, \ |
| 10225 | _PIPE_A_OUTPUT_CSC_PREOFF_LO, \ |
| 10226 | _PIPE_B_OUTPUT_CSC_PREOFF_LO) |
| 10227 | #define PIPE_CSC_OUTPUT_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, \ |
| 10228 | _PIPE_A_OUTPUT_CSC_POSTOFF_HI, \ |
| 10229 | _PIPE_B_OUTPUT_CSC_POSTOFF_HI) |
| 10230 | #define PIPE_CSC_OUTPUT_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, \ |
| 10231 | _PIPE_A_OUTPUT_CSC_POSTOFF_ME, \ |
| 10232 | _PIPE_B_OUTPUT_CSC_POSTOFF_ME) |
| 10233 | #define PIPE_CSC_OUTPUT_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, \ |
| 10234 | _PIPE_A_OUTPUT_CSC_POSTOFF_LO, \ |
| 10235 | _PIPE_B_OUTPUT_CSC_POSTOFF_LO) |
| 10236 | |
Lionel Landwerlin | 82cf435 | 2016-03-16 10:57:16 +0000 | [diff] [blame] | 10237 | /* pipe degamma/gamma LUTs on IVB+ */ |
| 10238 | #define _PAL_PREC_INDEX_A 0x4A400 |
| 10239 | #define _PAL_PREC_INDEX_B 0x4AC00 |
| 10240 | #define _PAL_PREC_INDEX_C 0x4B400 |
| 10241 | #define PAL_PREC_10_12_BIT (0 << 31) |
| 10242 | #define PAL_PREC_SPLIT_MODE (1 << 31) |
| 10243 | #define PAL_PREC_AUTO_INCREMENT (1 << 15) |
Ander Conselvan de Oliveira | 2fcb206 | 2017-01-26 13:24:23 +0200 | [diff] [blame] | 10244 | #define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0) |
Ville Syrjälä | 5bda1ac | 2019-04-01 23:02:26 +0300 | [diff] [blame] | 10245 | #define PAL_PREC_INDEX_VALUE(x) ((x) << 0) |
Lionel Landwerlin | 82cf435 | 2016-03-16 10:57:16 +0000 | [diff] [blame] | 10246 | #define _PAL_PREC_DATA_A 0x4A404 |
| 10247 | #define _PAL_PREC_DATA_B 0x4AC04 |
| 10248 | #define _PAL_PREC_DATA_C 0x4B404 |
| 10249 | #define _PAL_PREC_GC_MAX_A 0x4A410 |
| 10250 | #define _PAL_PREC_GC_MAX_B 0x4AC10 |
| 10251 | #define _PAL_PREC_GC_MAX_C 0x4B410 |
| 10252 | #define _PAL_PREC_EXT_GC_MAX_A 0x4A420 |
| 10253 | #define _PAL_PREC_EXT_GC_MAX_B 0x4AC20 |
| 10254 | #define _PAL_PREC_EXT_GC_MAX_C 0x4B420 |
Ander Conselvan de Oliveira | 9751baf | 2017-01-27 11:02:30 +0200 | [diff] [blame] | 10255 | #define _PAL_PREC_EXT2_GC_MAX_A 0x4A430 |
| 10256 | #define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30 |
| 10257 | #define _PAL_PREC_EXT2_GC_MAX_C 0x4B430 |
Lionel Landwerlin | 82cf435 | 2016-03-16 10:57:16 +0000 | [diff] [blame] | 10258 | |
| 10259 | #define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B) |
| 10260 | #define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B) |
| 10261 | #define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4) |
| 10262 | #define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4) |
Uma Shankar | 502da13 | 2019-03-29 19:59:16 +0530 | [diff] [blame] | 10263 | #define PREC_PAL_EXT2_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT2_GC_MAX_A, _PAL_PREC_EXT2_GC_MAX_B) + (i) * 4) |
Lionel Landwerlin | 82cf435 | 2016-03-16 10:57:16 +0000 | [diff] [blame] | 10264 | |
Ander Conselvan de Oliveira | 9751baf | 2017-01-27 11:02:30 +0200 | [diff] [blame] | 10265 | #define _PRE_CSC_GAMC_INDEX_A 0x4A484 |
| 10266 | #define _PRE_CSC_GAMC_INDEX_B 0x4AC84 |
| 10267 | #define _PRE_CSC_GAMC_INDEX_C 0x4B484 |
| 10268 | #define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10) |
| 10269 | #define _PRE_CSC_GAMC_DATA_A 0x4A488 |
| 10270 | #define _PRE_CSC_GAMC_DATA_B 0x4AC88 |
| 10271 | #define _PRE_CSC_GAMC_DATA_C 0x4B488 |
| 10272 | |
| 10273 | #define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B) |
| 10274 | #define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B) |
| 10275 | |
Uma Shankar | 377c70e | 2019-06-12 12:14:58 +0530 | [diff] [blame] | 10276 | /* ICL Multi segmented gamma */ |
| 10277 | #define _PAL_PREC_MULTI_SEG_INDEX_A 0x4A408 |
| 10278 | #define _PAL_PREC_MULTI_SEG_INDEX_B 0x4AC08 |
| 10279 | #define PAL_PREC_MULTI_SEGMENT_AUTO_INCREMENT REG_BIT(15) |
| 10280 | #define PAL_PREC_MULTI_SEGMENT_INDEX_VALUE_MASK REG_GENMASK(4, 0) |
| 10281 | |
| 10282 | #define _PAL_PREC_MULTI_SEG_DATA_A 0x4A40C |
| 10283 | #define _PAL_PREC_MULTI_SEG_DATA_B 0x4AC0C |
| 10284 | |
| 10285 | #define PREC_PAL_MULTI_SEG_INDEX(pipe) _MMIO_PIPE(pipe, \ |
| 10286 | _PAL_PREC_MULTI_SEG_INDEX_A, \ |
| 10287 | _PAL_PREC_MULTI_SEG_INDEX_B) |
| 10288 | #define PREC_PAL_MULTI_SEG_DATA(pipe) _MMIO_PIPE(pipe, \ |
| 10289 | _PAL_PREC_MULTI_SEG_DATA_A, \ |
| 10290 | _PAL_PREC_MULTI_SEG_DATA_B) |
| 10291 | |
Lionel Landwerlin | 29dc373 | 2016-03-16 10:57:17 +0000 | [diff] [blame] | 10292 | /* pipe CSC & degamma/gamma LUTs on CHV */ |
| 10293 | #define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900) |
| 10294 | #define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904) |
| 10295 | #define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908) |
| 10296 | #define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C) |
| 10297 | #define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910) |
| 10298 | #define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000) |
| 10299 | #define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000) |
| 10300 | #define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00) |
| 10301 | #define CGM_PIPE_MODE_GAMMA (1 << 2) |
| 10302 | #define CGM_PIPE_MODE_CSC (1 << 1) |
| 10303 | #define CGM_PIPE_MODE_DEGAMMA (1 << 0) |
| 10304 | |
| 10305 | #define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900) |
| 10306 | #define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904) |
| 10307 | #define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908) |
| 10308 | #define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C) |
| 10309 | #define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910) |
| 10310 | #define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000) |
| 10311 | #define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000) |
| 10312 | #define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00) |
| 10313 | |
| 10314 | #define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01) |
| 10315 | #define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23) |
| 10316 | #define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45) |
| 10317 | #define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67) |
| 10318 | #define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8) |
| 10319 | #define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4) |
| 10320 | #define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4) |
| 10321 | #define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE) |
| 10322 | |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10323 | /* MIPI DSI registers */ |
| 10324 | |
Hans de Goede | 0ad4dc8 | 2017-05-18 13:06:44 +0200 | [diff] [blame] | 10325 | #define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10326 | #define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c)) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10327 | |
Madhav Chauhan | 292272e | 2018-10-15 17:27:57 +0300 | [diff] [blame] | 10328 | /* Gen11 DSI */ |
| 10329 | #define _MMIO_DSI(tc, dsi0, dsi1) _MMIO_TRANS((tc) - TRANSCODER_DSI_0, \ |
| 10330 | dsi0, dsi1) |
| 10331 | |
Deepak M | bcc6570 | 2017-02-17 18:13:34 +0530 | [diff] [blame] | 10332 | #define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004) |
| 10333 | #define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF |
| 10334 | #define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008) |
| 10335 | #define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF |
| 10336 | |
Madhav Chauhan | 27efd25 | 2018-07-05 18:31:48 +0530 | [diff] [blame] | 10337 | #define _ICL_DSI_ESC_CLK_DIV0 0x6b090 |
| 10338 | #define _ICL_DSI_ESC_CLK_DIV1 0x6b890 |
| 10339 | #define ICL_DSI_ESC_CLK_DIV(port) _MMIO_PORT((port), \ |
| 10340 | _ICL_DSI_ESC_CLK_DIV0, \ |
| 10341 | _ICL_DSI_ESC_CLK_DIV1) |
| 10342 | #define _ICL_DPHY_ESC_CLK_DIV0 0x162190 |
| 10343 | #define _ICL_DPHY_ESC_CLK_DIV1 0x6C190 |
| 10344 | #define ICL_DPHY_ESC_CLK_DIV(port) _MMIO_PORT((port), \ |
| 10345 | _ICL_DPHY_ESC_CLK_DIV0, \ |
| 10346 | _ICL_DPHY_ESC_CLK_DIV1) |
| 10347 | #define ICL_BYTE_CLK_PER_ESC_CLK_MASK (0x1f << 16) |
| 10348 | #define ICL_BYTE_CLK_PER_ESC_CLK_SHIFT 16 |
| 10349 | #define ICL_ESC_CLK_DIV_MASK 0x1ff |
| 10350 | #define ICL_ESC_CLK_DIV_SHIFT 0 |
Madhav Chauhan | fcfe0bd | 2018-07-05 19:19:33 +0530 | [diff] [blame] | 10351 | #define DSI_MAX_ESC_CLK 20000 /* in KHz */ |
Madhav Chauhan | 27efd25 | 2018-07-05 18:31:48 +0530 | [diff] [blame] | 10352 | |
Uma Shankar | aec0246 | 2017-09-25 19:26:01 +0530 | [diff] [blame] | 10353 | /* Gen4+ Timestamp and Pipe Frame time stamp registers */ |
| 10354 | #define GEN4_TIMESTAMP _MMIO(0x2358) |
| 10355 | #define ILK_TIMESTAMP_HI _MMIO(0x70070) |
| 10356 | #define IVB_TIMESTAMP_CTR _MMIO(0x44070) |
| 10357 | |
Lionel Landwerlin | dab9178 | 2017-11-10 19:08:44 +0000 | [diff] [blame] | 10358 | #define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074) |
| 10359 | #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0 |
| 10360 | #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff |
| 10361 | #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12 |
| 10362 | #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12) |
| 10363 | |
Uma Shankar | aec0246 | 2017-09-25 19:26:01 +0530 | [diff] [blame] | 10364 | #define _PIPE_FRMTMSTMP_A 0x70048 |
| 10365 | #define PIPE_FRMTMSTMP(pipe) \ |
| 10366 | _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A) |
| 10367 | |
Shashank Sharma | 11b8e4f | 2015-09-23 23:27:17 +0530 | [diff] [blame] | 10368 | /* BXT MIPI clock controls */ |
| 10369 | #define BXT_MAX_VAR_OUTPUT_KHZ 39500 |
| 10370 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10371 | #define BXT_MIPI_CLOCK_CTL _MMIO(0x46090) |
Shashank Sharma | 11b8e4f | 2015-09-23 23:27:17 +0530 | [diff] [blame] | 10372 | #define BXT_MIPI1_DIV_SHIFT 26 |
| 10373 | #define BXT_MIPI2_DIV_SHIFT 10 |
| 10374 | #define BXT_MIPI_DIV_SHIFT(port) \ |
| 10375 | _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \ |
| 10376 | BXT_MIPI2_DIV_SHIFT) |
Shashank Sharma | 11b8e4f | 2015-09-23 23:27:17 +0530 | [diff] [blame] | 10377 | |
Shashank Sharma | 11b8e4f | 2015-09-23 23:27:17 +0530 | [diff] [blame] | 10378 | /* TX control divider to select actual TX clock output from (8x/var) */ |
Deepak M | 782d25c | 2016-02-15 22:43:57 +0530 | [diff] [blame] | 10379 | #define BXT_MIPI1_TX_ESCLK_SHIFT 26 |
| 10380 | #define BXT_MIPI2_TX_ESCLK_SHIFT 10 |
Shashank Sharma | 11b8e4f | 2015-09-23 23:27:17 +0530 | [diff] [blame] | 10381 | #define BXT_MIPI_TX_ESCLK_SHIFT(port) \ |
| 10382 | _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \ |
| 10383 | BXT_MIPI2_TX_ESCLK_SHIFT) |
Deepak M | 782d25c | 2016-02-15 22:43:57 +0530 | [diff] [blame] | 10384 | #define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26) |
| 10385 | #define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10) |
Shashank Sharma | 11b8e4f | 2015-09-23 23:27:17 +0530 | [diff] [blame] | 10386 | #define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \ |
| 10387 | _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \ |
Deepak M | 782d25c | 2016-02-15 22:43:57 +0530 | [diff] [blame] | 10388 | BXT_MIPI2_TX_ESCLK_FIXDIV_MASK) |
| 10389 | #define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \ |
Paulo Zanoni | 9e8789e | 2018-06-12 16:56:54 -0700 | [diff] [blame] | 10390 | (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port)) |
Deepak M | 782d25c | 2016-02-15 22:43:57 +0530 | [diff] [blame] | 10391 | /* RX upper control divider to select actual RX clock output from 8x */ |
| 10392 | #define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21 |
| 10393 | #define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5 |
| 10394 | #define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \ |
| 10395 | _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \ |
| 10396 | BXT_MIPI2_RX_ESCLK_UPPER_SHIFT) |
| 10397 | #define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21) |
| 10398 | #define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5) |
| 10399 | #define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \ |
| 10400 | _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \ |
| 10401 | BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK) |
| 10402 | #define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \ |
Paulo Zanoni | 9e8789e | 2018-06-12 16:56:54 -0700 | [diff] [blame] | 10403 | (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port)) |
Deepak M | 782d25c | 2016-02-15 22:43:57 +0530 | [diff] [blame] | 10404 | /* 8/3X divider to select the actual 8/3X clock output from 8x */ |
| 10405 | #define BXT_MIPI1_8X_BY3_SHIFT 19 |
| 10406 | #define BXT_MIPI2_8X_BY3_SHIFT 3 |
| 10407 | #define BXT_MIPI_8X_BY3_SHIFT(port) \ |
| 10408 | _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \ |
| 10409 | BXT_MIPI2_8X_BY3_SHIFT) |
| 10410 | #define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19) |
| 10411 | #define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3) |
| 10412 | #define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \ |
| 10413 | _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \ |
| 10414 | BXT_MIPI2_8X_BY3_DIVIDER_MASK) |
| 10415 | #define BXT_MIPI_8X_BY3_DIVIDER(port, val) \ |
Paulo Zanoni | 9e8789e | 2018-06-12 16:56:54 -0700 | [diff] [blame] | 10416 | (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port)) |
Deepak M | 782d25c | 2016-02-15 22:43:57 +0530 | [diff] [blame] | 10417 | /* RX lower control divider to select actual RX clock output from 8x */ |
| 10418 | #define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16 |
| 10419 | #define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0 |
| 10420 | #define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \ |
| 10421 | _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \ |
| 10422 | BXT_MIPI2_RX_ESCLK_LOWER_SHIFT) |
| 10423 | #define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16) |
| 10424 | #define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0) |
| 10425 | #define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \ |
| 10426 | _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \ |
| 10427 | BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK) |
| 10428 | #define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \ |
Paulo Zanoni | 9e8789e | 2018-06-12 16:56:54 -0700 | [diff] [blame] | 10429 | (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port)) |
Deepak M | 782d25c | 2016-02-15 22:43:57 +0530 | [diff] [blame] | 10430 | |
| 10431 | #define RX_DIVIDER_BIT_1_2 0x3 |
| 10432 | #define RX_DIVIDER_BIT_3_4 0xC |
Shashank Sharma | 11b8e4f | 2015-09-23 23:27:17 +0530 | [diff] [blame] | 10433 | |
Shashank Sharma | d2e08c0 | 2015-09-01 19:41:40 +0530 | [diff] [blame] | 10434 | /* BXT MIPI mode configure */ |
| 10435 | #define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8 |
| 10436 | #define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10437 | #define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \ |
Shashank Sharma | d2e08c0 | 2015-09-01 19:41:40 +0530 | [diff] [blame] | 10438 | _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE) |
| 10439 | |
| 10440 | #define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC |
| 10441 | #define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10442 | #define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \ |
Shashank Sharma | d2e08c0 | 2015-09-01 19:41:40 +0530 | [diff] [blame] | 10443 | _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE) |
| 10444 | |
| 10445 | #define _BXT_MIPIA_TRANS_VTOTAL 0x6B100 |
| 10446 | #define _BXT_MIPIC_TRANS_VTOTAL 0x6B900 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10447 | #define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \ |
Shashank Sharma | d2e08c0 | 2015-09-01 19:41:40 +0530 | [diff] [blame] | 10448 | _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL) |
| 10449 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10450 | #define BXT_DSI_PLL_CTL _MMIO(0x161000) |
Shashank Sharma | cfe01a5 | 2015-09-01 19:41:38 +0530 | [diff] [blame] | 10451 | #define BXT_DSI_PLL_PVD_RATIO_SHIFT 16 |
| 10452 | #define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT) |
| 10453 | #define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT) |
Deepak M | f340c2f | 2017-02-17 18:13:32 +0530 | [diff] [blame] | 10454 | #define BXT_DSIC_16X_BY1 (0 << 10) |
Shashank Sharma | cfe01a5 | 2015-09-01 19:41:38 +0530 | [diff] [blame] | 10455 | #define BXT_DSIC_16X_BY2 (1 << 10) |
| 10456 | #define BXT_DSIC_16X_BY3 (2 << 10) |
| 10457 | #define BXT_DSIC_16X_BY4 (3 << 10) |
Imre Deak | db18b6a | 2016-03-24 12:41:40 +0200 | [diff] [blame] | 10458 | #define BXT_DSIC_16X_MASK (3 << 10) |
Deepak M | f340c2f | 2017-02-17 18:13:32 +0530 | [diff] [blame] | 10459 | #define BXT_DSIA_16X_BY1 (0 << 8) |
Shashank Sharma | cfe01a5 | 2015-09-01 19:41:38 +0530 | [diff] [blame] | 10460 | #define BXT_DSIA_16X_BY2 (1 << 8) |
| 10461 | #define BXT_DSIA_16X_BY3 (2 << 8) |
| 10462 | #define BXT_DSIA_16X_BY4 (3 << 8) |
Imre Deak | db18b6a | 2016-03-24 12:41:40 +0200 | [diff] [blame] | 10463 | #define BXT_DSIA_16X_MASK (3 << 8) |
Shashank Sharma | cfe01a5 | 2015-09-01 19:41:38 +0530 | [diff] [blame] | 10464 | #define BXT_DSI_FREQ_SEL_SHIFT 8 |
| 10465 | #define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT) |
| 10466 | |
| 10467 | #define BXT_DSI_PLL_RATIO_MAX 0x7D |
| 10468 | #define BXT_DSI_PLL_RATIO_MIN 0x22 |
Deepak M | f340c2f | 2017-02-17 18:13:32 +0530 | [diff] [blame] | 10469 | #define GLK_DSI_PLL_RATIO_MAX 0x6F |
| 10470 | #define GLK_DSI_PLL_RATIO_MIN 0x22 |
Shashank Sharma | cfe01a5 | 2015-09-01 19:41:38 +0530 | [diff] [blame] | 10471 | #define BXT_DSI_PLL_RATIO_MASK 0xFF |
Deepak M | 61ad992 | 2015-12-04 19:47:38 +0530 | [diff] [blame] | 10472 | #define BXT_REF_CLOCK_KHZ 19200 |
Shashank Sharma | cfe01a5 | 2015-09-01 19:41:38 +0530 | [diff] [blame] | 10473 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10474 | #define BXT_DSI_PLL_ENABLE _MMIO(0x46080) |
Shashank Sharma | cfe01a5 | 2015-09-01 19:41:38 +0530 | [diff] [blame] | 10475 | #define BXT_DSI_PLL_DO_ENABLE (1 << 31) |
| 10476 | #define BXT_DSI_PLL_LOCKED (1 << 30) |
| 10477 | |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10478 | #define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10479 | #define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10480 | #define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL) |
Shashank Sharma | 37ab081 | 2015-09-01 19:41:42 +0530 | [diff] [blame] | 10481 | |
| 10482 | /* BXT port control */ |
| 10483 | #define _BXT_MIPIA_PORT_CTRL 0x6B0C0 |
| 10484 | #define _BXT_MIPIC_PORT_CTRL 0x6B8C0 |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10485 | #define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL) |
Shashank Sharma | 37ab081 | 2015-09-01 19:41:42 +0530 | [diff] [blame] | 10486 | |
Madhav Chauhan | 21652f3 | 2018-07-05 19:19:34 +0530 | [diff] [blame] | 10487 | /* ICL DSI MODE control */ |
| 10488 | #define _ICL_DSI_IO_MODECTL_0 0x6B094 |
| 10489 | #define _ICL_DSI_IO_MODECTL_1 0x6B894 |
| 10490 | #define ICL_DSI_IO_MODECTL(port) _MMIO_PORT(port, \ |
| 10491 | _ICL_DSI_IO_MODECTL_0, \ |
| 10492 | _ICL_DSI_IO_MODECTL_1) |
| 10493 | #define COMBO_PHY_MODE_DSI (1 << 0) |
| 10494 | |
Anusha Srivatsa | 8b1b558 | 2018-10-30 13:56:35 +0200 | [diff] [blame] | 10495 | /* Display Stream Splitter Control */ |
| 10496 | #define DSS_CTL1 _MMIO(0x67400) |
| 10497 | #define SPLITTER_ENABLE (1 << 31) |
| 10498 | #define JOINER_ENABLE (1 << 30) |
| 10499 | #define DUAL_LINK_MODE_INTERLEAVE (1 << 24) |
| 10500 | #define DUAL_LINK_MODE_FRONTBACK (0 << 24) |
| 10501 | #define OVERLAP_PIXELS_MASK (0xf << 16) |
| 10502 | #define OVERLAP_PIXELS(pixels) ((pixels) << 16) |
| 10503 | #define LEFT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0) |
| 10504 | #define LEFT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0) |
Anusha Srivatsa | 18cde29 | 2018-11-01 14:42:16 -0700 | [diff] [blame] | 10505 | #define MAX_DL_BUFFER_TARGET_DEPTH 0x5a0 |
Anusha Srivatsa | 8b1b558 | 2018-10-30 13:56:35 +0200 | [diff] [blame] | 10506 | |
| 10507 | #define DSS_CTL2 _MMIO(0x67404) |
| 10508 | #define LEFT_BRANCH_VDSC_ENABLE (1 << 31) |
| 10509 | #define RIGHT_BRANCH_VDSC_ENABLE (1 << 15) |
| 10510 | #define RIGHT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0) |
| 10511 | #define RIGHT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0) |
| 10512 | |
Anusha Srivatsa | 18cde29 | 2018-11-01 14:42:16 -0700 | [diff] [blame] | 10513 | #define _ICL_PIPE_DSS_CTL1_PB 0x78200 |
| 10514 | #define _ICL_PIPE_DSS_CTL1_PC 0x78400 |
| 10515 | #define ICL_PIPE_DSS_CTL1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 10516 | _ICL_PIPE_DSS_CTL1_PB, \ |
| 10517 | _ICL_PIPE_DSS_CTL1_PC) |
Anusha Srivatsa | 8b1b558 | 2018-10-30 13:56:35 +0200 | [diff] [blame] | 10518 | #define BIG_JOINER_ENABLE (1 << 29) |
| 10519 | #define MASTER_BIG_JOINER_ENABLE (1 << 28) |
| 10520 | #define VGA_CENTERING_ENABLE (1 << 27) |
| 10521 | |
Anusha Srivatsa | 18cde29 | 2018-11-01 14:42:16 -0700 | [diff] [blame] | 10522 | #define _ICL_PIPE_DSS_CTL2_PB 0x78204 |
| 10523 | #define _ICL_PIPE_DSS_CTL2_PC 0x78404 |
| 10524 | #define ICL_PIPE_DSS_CTL2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 10525 | _ICL_PIPE_DSS_CTL2_PB, \ |
| 10526 | _ICL_PIPE_DSS_CTL2_PC) |
Anusha Srivatsa | 8b1b558 | 2018-10-30 13:56:35 +0200 | [diff] [blame] | 10527 | |
Uma Shankar | 1881a42 | 2017-01-25 19:43:23 +0530 | [diff] [blame] | 10528 | #define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020) |
| 10529 | #define STAP_SELECT (1 << 0) |
| 10530 | |
| 10531 | #define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054) |
| 10532 | #define HS_IO_CTRL_SELECT (1 << 0) |
| 10533 | |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10534 | #define DPI_ENABLE (1 << 31) /* A + C */ |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10535 | #define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27 |
| 10536 | #define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27) |
Gaurav K Singh | 369602d | 2014-12-05 14:09:28 +0530 | [diff] [blame] | 10537 | #define DUAL_LINK_MODE_SHIFT 26 |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10538 | #define DUAL_LINK_MODE_MASK (1 << 26) |
| 10539 | #define DUAL_LINK_MODE_FRONT_BACK (0 << 26) |
| 10540 | #define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10541 | #define DITHERING_ENABLE (1 << 25) /* A + C */ |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10542 | #define FLOPPED_HSTX (1 << 23) |
| 10543 | #define DE_INVERT (1 << 19) /* XXX */ |
| 10544 | #define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18 |
| 10545 | #define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18) |
| 10546 | #define AFE_LATCHOUT (1 << 17) |
| 10547 | #define LP_OUTPUT_HOLD (1 << 16) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10548 | #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15 |
| 10549 | #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15) |
| 10550 | #define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11 |
| 10551 | #define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10552 | #define CSB_SHIFT 9 |
| 10553 | #define CSB_MASK (3 << 9) |
| 10554 | #define CSB_20MHZ (0 << 9) |
| 10555 | #define CSB_10MHZ (1 << 9) |
| 10556 | #define CSB_40MHZ (2 << 9) |
| 10557 | #define BANDGAP_MASK (1 << 8) |
| 10558 | #define BANDGAP_PNW_CIRCUIT (0 << 8) |
| 10559 | #define BANDGAP_LNC_CIRCUIT (1 << 8) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10560 | #define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5 |
| 10561 | #define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5) |
| 10562 | #define TEARING_EFFECT_DELAY (1 << 4) /* A + C */ |
| 10563 | #define TEARING_EFFECT_SHIFT 2 /* A + C */ |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10564 | #define TEARING_EFFECT_MASK (3 << 2) |
| 10565 | #define TEARING_EFFECT_OFF (0 << 2) |
| 10566 | #define TEARING_EFFECT_DSI (1 << 2) |
| 10567 | #define TEARING_EFFECT_GPIO (2 << 2) |
| 10568 | #define LANE_CONFIGURATION_SHIFT 0 |
| 10569 | #define LANE_CONFIGURATION_MASK (3 << 0) |
| 10570 | #define LANE_CONFIGURATION_4LANE (0 << 0) |
| 10571 | #define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0) |
| 10572 | #define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0) |
| 10573 | |
| 10574 | #define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10575 | #define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10576 | #define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10577 | #define TEARING_EFFECT_DELAY_SHIFT 0 |
| 10578 | #define TEARING_EFFECT_DELAY_MASK (0xffff << 0) |
| 10579 | |
| 10580 | /* XXX: all bits reserved */ |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 10581 | #define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10582 | |
| 10583 | /* MIPI DSI Controller and D-PHY registers */ |
| 10584 | |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 10585 | #define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10586 | #define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10587 | #define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10588 | #define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */ |
| 10589 | #define ULPS_STATE_MASK (3 << 1) |
| 10590 | #define ULPS_STATE_ENTER (2 << 1) |
| 10591 | #define ULPS_STATE_EXIT (1 << 1) |
| 10592 | #define ULPS_STATE_NORMAL_OPERATION (0 << 1) |
| 10593 | #define DEVICE_READY (1 << 0) |
| 10594 | |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 10595 | #define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10596 | #define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10597 | #define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT) |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 10598 | #define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10599 | #define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10600 | #define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10601 | #define TEARING_EFFECT (1 << 31) |
| 10602 | #define SPL_PKT_SENT_INTERRUPT (1 << 30) |
| 10603 | #define GEN_READ_DATA_AVAIL (1 << 29) |
| 10604 | #define LP_GENERIC_WR_FIFO_FULL (1 << 28) |
| 10605 | #define HS_GENERIC_WR_FIFO_FULL (1 << 27) |
| 10606 | #define RX_PROT_VIOLATION (1 << 26) |
| 10607 | #define RX_INVALID_TX_LENGTH (1 << 25) |
| 10608 | #define ACK_WITH_NO_ERROR (1 << 24) |
| 10609 | #define TURN_AROUND_ACK_TIMEOUT (1 << 23) |
| 10610 | #define LP_RX_TIMEOUT (1 << 22) |
| 10611 | #define HS_TX_TIMEOUT (1 << 21) |
| 10612 | #define DPI_FIFO_UNDERRUN (1 << 20) |
| 10613 | #define LOW_CONTENTION (1 << 19) |
| 10614 | #define HIGH_CONTENTION (1 << 18) |
| 10615 | #define TXDSI_VC_ID_INVALID (1 << 17) |
| 10616 | #define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16) |
| 10617 | #define TXCHECKSUM_ERROR (1 << 15) |
| 10618 | #define TXECC_MULTIBIT_ERROR (1 << 14) |
| 10619 | #define TXECC_SINGLE_BIT_ERROR (1 << 13) |
| 10620 | #define TXFALSE_CONTROL_ERROR (1 << 12) |
| 10621 | #define RXDSI_VC_ID_INVALID (1 << 11) |
| 10622 | #define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10) |
| 10623 | #define RXCHECKSUM_ERROR (1 << 9) |
| 10624 | #define RXECC_MULTIBIT_ERROR (1 << 8) |
| 10625 | #define RXECC_SINGLE_BIT_ERROR (1 << 7) |
| 10626 | #define RXFALSE_CONTROL_ERROR (1 << 6) |
| 10627 | #define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5) |
| 10628 | #define RX_LP_TX_SYNC_ERROR (1 << 4) |
| 10629 | #define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3) |
| 10630 | #define RXEOT_SYNC_ERROR (1 << 2) |
| 10631 | #define RXSOT_SYNC_ERROR (1 << 1) |
| 10632 | #define RXSOT_ERROR (1 << 0) |
| 10633 | |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 10634 | #define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10635 | #define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10636 | #define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10637 | #define CMD_MODE_DATA_WIDTH_MASK (7 << 13) |
| 10638 | #define CMD_MODE_NOT_SUPPORTED (0 << 13) |
| 10639 | #define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13) |
| 10640 | #define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13) |
| 10641 | #define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13) |
| 10642 | #define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13) |
| 10643 | #define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13) |
| 10644 | #define VID_MODE_FORMAT_MASK (0xf << 7) |
| 10645 | #define VID_MODE_NOT_SUPPORTED (0 << 7) |
| 10646 | #define VID_MODE_FORMAT_RGB565 (1 << 7) |
Jani Nikula | 42c151e | 2016-03-16 12:21:39 +0200 | [diff] [blame] | 10647 | #define VID_MODE_FORMAT_RGB666_PACKED (2 << 7) |
| 10648 | #define VID_MODE_FORMAT_RGB666 (3 << 7) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10649 | #define VID_MODE_FORMAT_RGB888 (4 << 7) |
| 10650 | #define CMD_MODE_CHANNEL_NUMBER_SHIFT 5 |
| 10651 | #define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5) |
| 10652 | #define VID_MODE_CHANNEL_NUMBER_SHIFT 3 |
| 10653 | #define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3) |
| 10654 | #define DATA_LANES_PRG_REG_SHIFT 0 |
| 10655 | #define DATA_LANES_PRG_REG_MASK (7 << 0) |
| 10656 | |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 10657 | #define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10658 | #define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10659 | #define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10660 | #define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff |
| 10661 | |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 10662 | #define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10663 | #define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10664 | #define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10665 | #define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff |
| 10666 | |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 10667 | #define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10668 | #define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10669 | #define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10670 | #define TURN_AROUND_TIMEOUT_MASK 0x3f |
| 10671 | |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 10672 | #define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10673 | #define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10674 | #define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10675 | #define DEVICE_RESET_TIMER_MASK 0xffff |
| 10676 | |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 10677 | #define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10678 | #define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10679 | #define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10680 | #define VERTICAL_ADDRESS_SHIFT 16 |
| 10681 | #define VERTICAL_ADDRESS_MASK (0xffff << 16) |
| 10682 | #define HORIZONTAL_ADDRESS_SHIFT 0 |
| 10683 | #define HORIZONTAL_ADDRESS_MASK 0xffff |
| 10684 | |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 10685 | #define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10686 | #define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10687 | #define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10688 | #define DBI_FIFO_EMPTY_HALF (0 << 0) |
| 10689 | #define DBI_FIFO_EMPTY_QUARTER (1 << 0) |
| 10690 | #define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0) |
| 10691 | |
| 10692 | /* regs below are bits 15:0 */ |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 10693 | #define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10694 | #define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10695 | #define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10696 | |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 10697 | #define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10698 | #define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10699 | #define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10700 | |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 10701 | #define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10702 | #define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10703 | #define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10704 | |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 10705 | #define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10706 | #define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10707 | #define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10708 | |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 10709 | #define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10710 | #define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10711 | #define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10712 | |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 10713 | #define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10714 | #define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10715 | #define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10716 | |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 10717 | #define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10718 | #define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10719 | #define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10720 | |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 10721 | #define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10722 | #define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10723 | #define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT) |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 10724 | |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10725 | /* regs above are bits 15:0 */ |
| 10726 | |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 10727 | #define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10728 | #define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10729 | #define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10730 | #define DPI_LP_MODE (1 << 6) |
| 10731 | #define BACKLIGHT_OFF (1 << 5) |
| 10732 | #define BACKLIGHT_ON (1 << 4) |
| 10733 | #define COLOR_MODE_OFF (1 << 3) |
| 10734 | #define COLOR_MODE_ON (1 << 2) |
| 10735 | #define TURN_ON (1 << 1) |
| 10736 | #define SHUTDOWN (1 << 0) |
| 10737 | |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 10738 | #define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10739 | #define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10740 | #define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10741 | #define COMMAND_BYTE_SHIFT 0 |
| 10742 | #define COMMAND_BYTE_MASK (0x3f << 0) |
| 10743 | |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 10744 | #define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10745 | #define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10746 | #define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10747 | #define MASTER_INIT_TIMER_SHIFT 0 |
| 10748 | #define MASTER_INIT_TIMER_MASK (0xffff << 0) |
| 10749 | |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 10750 | #define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10751 | #define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10752 | #define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \ |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10753 | _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10754 | #define MAX_RETURN_PKT_SIZE_SHIFT 0 |
| 10755 | #define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0) |
| 10756 | |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 10757 | #define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10758 | #define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10759 | #define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10760 | #define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4) |
| 10761 | #define DISABLE_VIDEO_BTA (1 << 3) |
| 10762 | #define IP_TG_CONFIG (1 << 2) |
| 10763 | #define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0) |
| 10764 | #define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0) |
| 10765 | #define VIDEO_MODE_BURST (3 << 0) |
| 10766 | |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 10767 | #define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10768 | #define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10769 | #define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE) |
Jani Nikula | f90e8c3 | 2016-06-03 17:57:05 +0300 | [diff] [blame] | 10770 | #define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9) |
| 10771 | #define BXT_DPHY_DEFEATURE_EN (1 << 8) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10772 | #define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7) |
| 10773 | #define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6) |
| 10774 | #define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5) |
| 10775 | #define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4) |
| 10776 | #define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3) |
| 10777 | #define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2) |
| 10778 | #define CLOCKSTOP (1 << 1) |
| 10779 | #define EOT_DISABLE (1 << 0) |
| 10780 | |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 10781 | #define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10782 | #define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10783 | #define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10784 | #define LP_BYTECLK_SHIFT 0 |
| 10785 | #define LP_BYTECLK_MASK (0xffff << 0) |
| 10786 | |
Deepak M | b426f98 | 2017-02-17 18:13:30 +0530 | [diff] [blame] | 10787 | #define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4) |
| 10788 | #define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4) |
| 10789 | #define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT) |
| 10790 | |
| 10791 | #define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098) |
| 10792 | #define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898) |
| 10793 | #define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING) |
| 10794 | |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10795 | /* bits 31:0 */ |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 10796 | #define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10797 | #define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10798 | #define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10799 | |
| 10800 | /* bits 31:0 */ |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 10801 | #define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10802 | #define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10803 | #define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10804 | |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 10805 | #define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10806 | #define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10807 | #define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL) |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 10808 | #define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10809 | #define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10810 | #define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10811 | #define LONG_PACKET_WORD_COUNT_SHIFT 8 |
| 10812 | #define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8) |
| 10813 | #define SHORT_PACKET_PARAM_SHIFT 8 |
| 10814 | #define SHORT_PACKET_PARAM_MASK (0xffff << 8) |
| 10815 | #define VIRTUAL_CHANNEL_SHIFT 6 |
| 10816 | #define VIRTUAL_CHANNEL_MASK (3 << 6) |
| 10817 | #define DATA_TYPE_SHIFT 0 |
Ville Syrjälä | 395b291 | 2015-09-18 20:03:40 +0300 | [diff] [blame] | 10818 | #define DATA_TYPE_MASK (0x3f << 0) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10819 | /* data type values, see include/video/mipi_display.h */ |
| 10820 | |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 10821 | #define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10822 | #define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10823 | #define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10824 | #define DPI_FIFO_EMPTY (1 << 28) |
| 10825 | #define DBI_FIFO_EMPTY (1 << 27) |
| 10826 | #define LP_CTRL_FIFO_EMPTY (1 << 26) |
| 10827 | #define LP_CTRL_FIFO_HALF_EMPTY (1 << 25) |
| 10828 | #define LP_CTRL_FIFO_FULL (1 << 24) |
| 10829 | #define HS_CTRL_FIFO_EMPTY (1 << 18) |
| 10830 | #define HS_CTRL_FIFO_HALF_EMPTY (1 << 17) |
| 10831 | #define HS_CTRL_FIFO_FULL (1 << 16) |
| 10832 | #define LP_DATA_FIFO_EMPTY (1 << 10) |
| 10833 | #define LP_DATA_FIFO_HALF_EMPTY (1 << 9) |
| 10834 | #define LP_DATA_FIFO_FULL (1 << 8) |
| 10835 | #define HS_DATA_FIFO_EMPTY (1 << 2) |
| 10836 | #define HS_DATA_FIFO_HALF_EMPTY (1 << 1) |
| 10837 | #define HS_DATA_FIFO_FULL (1 << 0) |
| 10838 | |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 10839 | #define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10840 | #define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10841 | #define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10842 | #define DBI_HS_LP_MODE_MASK (1 << 0) |
| 10843 | #define DBI_LP_MODE (1 << 0) |
| 10844 | #define DBI_HS_MODE (0 << 0) |
| 10845 | |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 10846 | #define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 10847 | #define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 10848 | #define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 10849 | #define EXIT_ZERO_COUNT_SHIFT 24 |
| 10850 | #define EXIT_ZERO_COUNT_MASK (0x3f << 24) |
| 10851 | #define TRAIL_COUNT_SHIFT 16 |
| 10852 | #define TRAIL_COUNT_MASK (0x1f << 16) |
| 10853 | #define CLK_ZERO_COUNT_SHIFT 8 |
| 10854 | #define CLK_ZERO_COUNT_MASK (0xff << 8) |
| 10855 | #define PREPARE_COUNT_SHIFT 0 |
| 10856 | #define PREPARE_COUNT_MASK (0x3f << 0) |
| 10857 | |
Madhav Chauhan | 146cdf3 | 2018-07-10 15:10:05 +0530 | [diff] [blame] | 10858 | #define _ICL_DSI_T_INIT_MASTER_0 0x6b088 |
| 10859 | #define _ICL_DSI_T_INIT_MASTER_1 0x6b888 |
| 10860 | #define ICL_DSI_T_INIT_MASTER(port) _MMIO_PORT(port, \ |
| 10861 | _ICL_DSI_T_INIT_MASTER_0,\ |
| 10862 | _ICL_DSI_T_INIT_MASTER_1) |
| 10863 | |
Madhav Chauhan | 33868a9 | 2018-09-16 16:23:28 +0530 | [diff] [blame] | 10864 | #define _DPHY_CLK_TIMING_PARAM_0 0x162180 |
| 10865 | #define _DPHY_CLK_TIMING_PARAM_1 0x6c180 |
| 10866 | #define DPHY_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \ |
| 10867 | _DPHY_CLK_TIMING_PARAM_0,\ |
| 10868 | _DPHY_CLK_TIMING_PARAM_1) |
| 10869 | #define _DSI_CLK_TIMING_PARAM_0 0x6b080 |
| 10870 | #define _DSI_CLK_TIMING_PARAM_1 0x6b880 |
| 10871 | #define DSI_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \ |
| 10872 | _DSI_CLK_TIMING_PARAM_0,\ |
| 10873 | _DSI_CLK_TIMING_PARAM_1) |
| 10874 | #define CLK_PREPARE_OVERRIDE (1 << 31) |
| 10875 | #define CLK_PREPARE(x) ((x) << 28) |
| 10876 | #define CLK_PREPARE_MASK (0x7 << 28) |
| 10877 | #define CLK_PREPARE_SHIFT 28 |
| 10878 | #define CLK_ZERO_OVERRIDE (1 << 27) |
| 10879 | #define CLK_ZERO(x) ((x) << 20) |
| 10880 | #define CLK_ZERO_MASK (0xf << 20) |
| 10881 | #define CLK_ZERO_SHIFT 20 |
| 10882 | #define CLK_PRE_OVERRIDE (1 << 19) |
| 10883 | #define CLK_PRE(x) ((x) << 16) |
| 10884 | #define CLK_PRE_MASK (0x3 << 16) |
| 10885 | #define CLK_PRE_SHIFT 16 |
| 10886 | #define CLK_POST_OVERRIDE (1 << 15) |
| 10887 | #define CLK_POST(x) ((x) << 8) |
| 10888 | #define CLK_POST_MASK (0x7 << 8) |
| 10889 | #define CLK_POST_SHIFT 8 |
| 10890 | #define CLK_TRAIL_OVERRIDE (1 << 7) |
| 10891 | #define CLK_TRAIL(x) ((x) << 0) |
| 10892 | #define CLK_TRAIL_MASK (0xf << 0) |
| 10893 | #define CLK_TRAIL_SHIFT 0 |
| 10894 | |
| 10895 | #define _DPHY_DATA_TIMING_PARAM_0 0x162184 |
| 10896 | #define _DPHY_DATA_TIMING_PARAM_1 0x6c184 |
| 10897 | #define DPHY_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \ |
| 10898 | _DPHY_DATA_TIMING_PARAM_0,\ |
| 10899 | _DPHY_DATA_TIMING_PARAM_1) |
| 10900 | #define _DSI_DATA_TIMING_PARAM_0 0x6B084 |
| 10901 | #define _DSI_DATA_TIMING_PARAM_1 0x6B884 |
| 10902 | #define DSI_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \ |
| 10903 | _DSI_DATA_TIMING_PARAM_0,\ |
| 10904 | _DSI_DATA_TIMING_PARAM_1) |
| 10905 | #define HS_PREPARE_OVERRIDE (1 << 31) |
| 10906 | #define HS_PREPARE(x) ((x) << 24) |
| 10907 | #define HS_PREPARE_MASK (0x7 << 24) |
| 10908 | #define HS_PREPARE_SHIFT 24 |
| 10909 | #define HS_ZERO_OVERRIDE (1 << 23) |
| 10910 | #define HS_ZERO(x) ((x) << 16) |
| 10911 | #define HS_ZERO_MASK (0xf << 16) |
| 10912 | #define HS_ZERO_SHIFT 16 |
| 10913 | #define HS_TRAIL_OVERRIDE (1 << 15) |
| 10914 | #define HS_TRAIL(x) ((x) << 8) |
| 10915 | #define HS_TRAIL_MASK (0x7 << 8) |
| 10916 | #define HS_TRAIL_SHIFT 8 |
| 10917 | #define HS_EXIT_OVERRIDE (1 << 7) |
| 10918 | #define HS_EXIT(x) ((x) << 0) |
| 10919 | #define HS_EXIT_MASK (0x7 << 0) |
| 10920 | #define HS_EXIT_SHIFT 0 |
| 10921 | |
Madhav Chauhan | 35c37ad | 2018-09-16 16:23:30 +0530 | [diff] [blame] | 10922 | #define _DPHY_TA_TIMING_PARAM_0 0x162188 |
| 10923 | #define _DPHY_TA_TIMING_PARAM_1 0x6c188 |
| 10924 | #define DPHY_TA_TIMING_PARAM(port) _MMIO_PORT(port, \ |
| 10925 | _DPHY_TA_TIMING_PARAM_0,\ |
| 10926 | _DPHY_TA_TIMING_PARAM_1) |
| 10927 | #define _DSI_TA_TIMING_PARAM_0 0x6b098 |
| 10928 | #define _DSI_TA_TIMING_PARAM_1 0x6b898 |
| 10929 | #define DSI_TA_TIMING_PARAM(port) _MMIO_PORT(port, \ |
| 10930 | _DSI_TA_TIMING_PARAM_0,\ |
| 10931 | _DSI_TA_TIMING_PARAM_1) |
| 10932 | #define TA_SURE_OVERRIDE (1 << 31) |
| 10933 | #define TA_SURE(x) ((x) << 16) |
| 10934 | #define TA_SURE_MASK (0x1f << 16) |
| 10935 | #define TA_SURE_SHIFT 16 |
| 10936 | #define TA_GO_OVERRIDE (1 << 15) |
| 10937 | #define TA_GO(x) ((x) << 8) |
| 10938 | #define TA_GO_MASK (0xf << 8) |
| 10939 | #define TA_GO_SHIFT 8 |
| 10940 | #define TA_GET_OVERRIDE (1 << 7) |
| 10941 | #define TA_GET(x) ((x) << 0) |
| 10942 | #define TA_GET_MASK (0xf << 0) |
| 10943 | #define TA_GET_SHIFT 0 |
| 10944 | |
Madhav Chauhan | 5ffce25 | 2018-10-15 17:27:58 +0300 | [diff] [blame] | 10945 | /* DSI transcoder configuration */ |
| 10946 | #define _DSI_TRANS_FUNC_CONF_0 0x6b030 |
| 10947 | #define _DSI_TRANS_FUNC_CONF_1 0x6b830 |
| 10948 | #define DSI_TRANS_FUNC_CONF(tc) _MMIO_DSI(tc, \ |
| 10949 | _DSI_TRANS_FUNC_CONF_0,\ |
| 10950 | _DSI_TRANS_FUNC_CONF_1) |
| 10951 | #define OP_MODE_MASK (0x3 << 28) |
| 10952 | #define OP_MODE_SHIFT 28 |
| 10953 | #define CMD_MODE_NO_GATE (0x0 << 28) |
| 10954 | #define CMD_MODE_TE_GATE (0x1 << 28) |
| 10955 | #define VIDEO_MODE_SYNC_EVENT (0x2 << 28) |
| 10956 | #define VIDEO_MODE_SYNC_PULSE (0x3 << 28) |
| 10957 | #define LINK_READY (1 << 20) |
| 10958 | #define PIX_FMT_MASK (0x3 << 16) |
| 10959 | #define PIX_FMT_SHIFT 16 |
| 10960 | #define PIX_FMT_RGB565 (0x0 << 16) |
| 10961 | #define PIX_FMT_RGB666_PACKED (0x1 << 16) |
| 10962 | #define PIX_FMT_RGB666_LOOSE (0x2 << 16) |
| 10963 | #define PIX_FMT_RGB888 (0x3 << 16) |
| 10964 | #define PIX_FMT_RGB101010 (0x4 << 16) |
| 10965 | #define PIX_FMT_RGB121212 (0x5 << 16) |
| 10966 | #define PIX_FMT_COMPRESSED (0x6 << 16) |
| 10967 | #define BGR_TRANSMISSION (1 << 15) |
| 10968 | #define PIX_VIRT_CHAN(x) ((x) << 12) |
| 10969 | #define PIX_VIRT_CHAN_MASK (0x3 << 12) |
| 10970 | #define PIX_VIRT_CHAN_SHIFT 12 |
| 10971 | #define PIX_BUF_THRESHOLD_MASK (0x3 << 10) |
| 10972 | #define PIX_BUF_THRESHOLD_SHIFT 10 |
| 10973 | #define PIX_BUF_THRESHOLD_1_4 (0x0 << 10) |
| 10974 | #define PIX_BUF_THRESHOLD_1_2 (0x1 << 10) |
| 10975 | #define PIX_BUF_THRESHOLD_3_4 (0x2 << 10) |
| 10976 | #define PIX_BUF_THRESHOLD_FULL (0x3 << 10) |
| 10977 | #define CONTINUOUS_CLK_MASK (0x3 << 8) |
| 10978 | #define CONTINUOUS_CLK_SHIFT 8 |
| 10979 | #define CLK_ENTER_LP_AFTER_DATA (0x0 << 8) |
| 10980 | #define CLK_HS_OR_LP (0x2 << 8) |
| 10981 | #define CLK_HS_CONTINUOUS (0x3 << 8) |
| 10982 | #define LINK_CALIBRATION_MASK (0x3 << 4) |
| 10983 | #define LINK_CALIBRATION_SHIFT 4 |
| 10984 | #define CALIBRATION_DISABLED (0x0 << 4) |
| 10985 | #define CALIBRATION_ENABLED_INITIAL_ONLY (0x2 << 4) |
| 10986 | #define CALIBRATION_ENABLED_INITIAL_PERIODIC (0x3 << 4) |
Vandita Kulkarni | 32d38e6 | 2019-07-30 13:06:48 +0530 | [diff] [blame] | 10987 | #define BLANKING_PACKET_ENABLE (1 << 2) |
Madhav Chauhan | 5ffce25 | 2018-10-15 17:27:58 +0300 | [diff] [blame] | 10988 | #define S3D_ORIENTATION_LANDSCAPE (1 << 1) |
| 10989 | #define EOTP_DISABLED (1 << 0) |
| 10990 | |
Madhav Chauhan | 60230aa | 2018-10-15 17:28:06 +0300 | [diff] [blame] | 10991 | #define _DSI_CMD_RXCTL_0 0x6b0d4 |
| 10992 | #define _DSI_CMD_RXCTL_1 0x6b8d4 |
| 10993 | #define DSI_CMD_RXCTL(tc) _MMIO_DSI(tc, \ |
| 10994 | _DSI_CMD_RXCTL_0,\ |
| 10995 | _DSI_CMD_RXCTL_1) |
| 10996 | #define READ_UNLOADS_DW (1 << 16) |
| 10997 | #define RECEIVED_UNASSIGNED_TRIGGER (1 << 15) |
| 10998 | #define RECEIVED_ACKNOWLEDGE_TRIGGER (1 << 14) |
| 10999 | #define RECEIVED_TEAR_EFFECT_TRIGGER (1 << 13) |
| 11000 | #define RECEIVED_RESET_TRIGGER (1 << 12) |
| 11001 | #define RECEIVED_PAYLOAD_WAS_LOST (1 << 11) |
| 11002 | #define RECEIVED_CRC_WAS_LOST (1 << 10) |
| 11003 | #define NUMBER_RX_PLOAD_DW_MASK (0xff << 0) |
| 11004 | #define NUMBER_RX_PLOAD_DW_SHIFT 0 |
| 11005 | |
| 11006 | #define _DSI_CMD_TXCTL_0 0x6b0d0 |
| 11007 | #define _DSI_CMD_TXCTL_1 0x6b8d0 |
| 11008 | #define DSI_CMD_TXCTL(tc) _MMIO_DSI(tc, \ |
| 11009 | _DSI_CMD_TXCTL_0,\ |
| 11010 | _DSI_CMD_TXCTL_1) |
| 11011 | #define KEEP_LINK_IN_HS (1 << 24) |
| 11012 | #define FREE_HEADER_CREDIT_MASK (0x1f << 8) |
| 11013 | #define FREE_HEADER_CREDIT_SHIFT 0x8 |
| 11014 | #define FREE_PLOAD_CREDIT_MASK (0xff << 0) |
| 11015 | #define FREE_PLOAD_CREDIT_SHIFT 0 |
| 11016 | #define MAX_HEADER_CREDIT 0x10 |
| 11017 | #define MAX_PLOAD_CREDIT 0x40 |
| 11018 | |
Madhav Chauhan | 808517e | 2018-10-30 13:56:26 +0200 | [diff] [blame] | 11019 | #define _DSI_CMD_TXHDR_0 0x6b100 |
| 11020 | #define _DSI_CMD_TXHDR_1 0x6b900 |
| 11021 | #define DSI_CMD_TXHDR(tc) _MMIO_DSI(tc, \ |
| 11022 | _DSI_CMD_TXHDR_0,\ |
| 11023 | _DSI_CMD_TXHDR_1) |
| 11024 | #define PAYLOAD_PRESENT (1 << 31) |
| 11025 | #define LP_DATA_TRANSFER (1 << 30) |
| 11026 | #define VBLANK_FENCE (1 << 29) |
| 11027 | #define PARAM_WC_MASK (0xffff << 8) |
| 11028 | #define PARAM_WC_LOWER_SHIFT 8 |
| 11029 | #define PARAM_WC_UPPER_SHIFT 16 |
| 11030 | #define VC_MASK (0x3 << 6) |
| 11031 | #define VC_SHIFT 6 |
| 11032 | #define DT_MASK (0x3f << 0) |
| 11033 | #define DT_SHIFT 0 |
| 11034 | |
| 11035 | #define _DSI_CMD_TXPYLD_0 0x6b104 |
| 11036 | #define _DSI_CMD_TXPYLD_1 0x6b904 |
| 11037 | #define DSI_CMD_TXPYLD(tc) _MMIO_DSI(tc, \ |
| 11038 | _DSI_CMD_TXPYLD_0,\ |
| 11039 | _DSI_CMD_TXPYLD_1) |
| 11040 | |
Madhav Chauhan | 60230aa | 2018-10-15 17:28:06 +0300 | [diff] [blame] | 11041 | #define _DSI_LP_MSG_0 0x6b0d8 |
| 11042 | #define _DSI_LP_MSG_1 0x6b8d8 |
| 11043 | #define DSI_LP_MSG(tc) _MMIO_DSI(tc, \ |
| 11044 | _DSI_LP_MSG_0,\ |
| 11045 | _DSI_LP_MSG_1) |
| 11046 | #define LPTX_IN_PROGRESS (1 << 17) |
| 11047 | #define LINK_IN_ULPS (1 << 16) |
| 11048 | #define LINK_ULPS_TYPE_LP11 (1 << 8) |
| 11049 | #define LINK_ENTER_ULPS (1 << 0) |
| 11050 | |
Madhav Chauhan | 8bffd20 | 2018-10-30 13:56:21 +0200 | [diff] [blame] | 11051 | /* DSI timeout registers */ |
| 11052 | #define _DSI_HSTX_TO_0 0x6b044 |
| 11053 | #define _DSI_HSTX_TO_1 0x6b844 |
| 11054 | #define DSI_HSTX_TO(tc) _MMIO_DSI(tc, \ |
| 11055 | _DSI_HSTX_TO_0,\ |
| 11056 | _DSI_HSTX_TO_1) |
| 11057 | #define HSTX_TIMEOUT_VALUE_MASK (0xffff << 16) |
| 11058 | #define HSTX_TIMEOUT_VALUE_SHIFT 16 |
| 11059 | #define HSTX_TIMEOUT_VALUE(x) ((x) << 16) |
| 11060 | #define HSTX_TIMED_OUT (1 << 0) |
| 11061 | |
| 11062 | #define _DSI_LPRX_HOST_TO_0 0x6b048 |
| 11063 | #define _DSI_LPRX_HOST_TO_1 0x6b848 |
| 11064 | #define DSI_LPRX_HOST_TO(tc) _MMIO_DSI(tc, \ |
| 11065 | _DSI_LPRX_HOST_TO_0,\ |
| 11066 | _DSI_LPRX_HOST_TO_1) |
| 11067 | #define LPRX_TIMED_OUT (1 << 16) |
| 11068 | #define LPRX_TIMEOUT_VALUE_MASK (0xffff << 0) |
| 11069 | #define LPRX_TIMEOUT_VALUE_SHIFT 0 |
| 11070 | #define LPRX_TIMEOUT_VALUE(x) ((x) << 0) |
| 11071 | |
| 11072 | #define _DSI_PWAIT_TO_0 0x6b040 |
| 11073 | #define _DSI_PWAIT_TO_1 0x6b840 |
| 11074 | #define DSI_PWAIT_TO(tc) _MMIO_DSI(tc, \ |
| 11075 | _DSI_PWAIT_TO_0,\ |
| 11076 | _DSI_PWAIT_TO_1) |
| 11077 | #define PRESET_TIMEOUT_VALUE_MASK (0xffff << 16) |
| 11078 | #define PRESET_TIMEOUT_VALUE_SHIFT 16 |
| 11079 | #define PRESET_TIMEOUT_VALUE(x) ((x) << 16) |
| 11080 | #define PRESPONSE_TIMEOUT_VALUE_MASK (0xffff << 0) |
| 11081 | #define PRESPONSE_TIMEOUT_VALUE_SHIFT 0 |
| 11082 | #define PRESPONSE_TIMEOUT_VALUE(x) ((x) << 0) |
| 11083 | |
| 11084 | #define _DSI_TA_TO_0 0x6b04c |
| 11085 | #define _DSI_TA_TO_1 0x6b84c |
| 11086 | #define DSI_TA_TO(tc) _MMIO_DSI(tc, \ |
| 11087 | _DSI_TA_TO_0,\ |
| 11088 | _DSI_TA_TO_1) |
| 11089 | #define TA_TIMED_OUT (1 << 16) |
| 11090 | #define TA_TIMEOUT_VALUE_MASK (0xffff << 0) |
| 11091 | #define TA_TIMEOUT_VALUE_SHIFT 0 |
| 11092 | #define TA_TIMEOUT_VALUE(x) ((x) << 0) |
| 11093 | |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 11094 | /* bits 31:0 */ |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 11095 | #define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 11096 | #define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 11097 | #define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 11098 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 11099 | #define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088) |
| 11100 | #define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888) |
| 11101 | #define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 11102 | #define LP_HS_SSW_CNT_SHIFT 16 |
| 11103 | #define LP_HS_SSW_CNT_MASK (0xffff << 16) |
| 11104 | #define HS_LP_PWR_SW_CNT_SHIFT 0 |
| 11105 | #define HS_LP_PWR_SW_CNT_MASK (0xffff << 0) |
| 11106 | |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 11107 | #define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 11108 | #define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 11109 | #define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 11110 | #define STOP_STATE_STALL_COUNTER_SHIFT 0 |
| 11111 | #define STOP_STATE_STALL_COUNTER_MASK (0xff << 0) |
| 11112 | |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 11113 | #define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 11114 | #define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 11115 | #define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1) |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 11116 | #define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 11117 | #define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 11118 | #define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 11119 | #define RX_CONTENTION_DETECTED (1 << 0) |
| 11120 | |
| 11121 | /* XXX: only pipe A ?!? */ |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 11122 | #define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 11123 | #define DBI_TYPEC_ENABLE (1 << 31) |
| 11124 | #define DBI_TYPEC_WIP (1 << 30) |
| 11125 | #define DBI_TYPEC_OPTION_SHIFT 28 |
| 11126 | #define DBI_TYPEC_OPTION_MASK (3 << 28) |
| 11127 | #define DBI_TYPEC_FREQ_SHIFT 24 |
| 11128 | #define DBI_TYPEC_FREQ_MASK (0xf << 24) |
| 11129 | #define DBI_TYPEC_OVERRIDE (1 << 8) |
| 11130 | #define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0 |
| 11131 | #define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0) |
| 11132 | |
| 11133 | |
| 11134 | /* MIPI adapter registers */ |
| 11135 | |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 11136 | #define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 11137 | #define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 11138 | #define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 11139 | #define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */ |
| 11140 | #define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5) |
| 11141 | #define ESCAPE_CLOCK_DIVIDER_1 (0 << 5) |
| 11142 | #define ESCAPE_CLOCK_DIVIDER_2 (1 << 5) |
| 11143 | #define ESCAPE_CLOCK_DIVIDER_4 (2 << 5) |
| 11144 | #define READ_REQUEST_PRIORITY_SHIFT 3 |
| 11145 | #define READ_REQUEST_PRIORITY_MASK (3 << 3) |
| 11146 | #define READ_REQUEST_PRIORITY_LOW (0 << 3) |
| 11147 | #define READ_REQUEST_PRIORITY_HIGH (3 << 3) |
| 11148 | #define RGB_FLIP_TO_BGR (1 << 2) |
| 11149 | |
Jani Nikula | 6b93e9c | 2016-03-15 21:51:12 +0200 | [diff] [blame] | 11150 | #define BXT_PIPE_SELECT_SHIFT 7 |
Shashank Sharma | d2e08c0 | 2015-09-01 19:41:40 +0530 | [diff] [blame] | 11151 | #define BXT_PIPE_SELECT_MASK (7 << 7) |
Deepak M | 56c4897 | 2015-12-09 20:14:04 +0530 | [diff] [blame] | 11152 | #define BXT_PIPE_SELECT(pipe) ((pipe) << 7) |
Deepak M | 093d680 | 2016-12-15 14:31:32 +0530 | [diff] [blame] | 11153 | #define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */ |
| 11154 | #define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */ |
| 11155 | #define GLK_MIPIIO_RESET_RELEASED (1 << 28) |
| 11156 | #define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */ |
| 11157 | #define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */ |
| 11158 | #define GLK_LP_WAKE (1 << 22) |
| 11159 | #define GLK_LP11_LOW_PWR_MODE (1 << 21) |
| 11160 | #define GLK_LP00_LOW_PWR_MODE (1 << 20) |
| 11161 | #define GLK_FIREWALL_ENABLE (1 << 16) |
| 11162 | #define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10) |
| 11163 | #define BXT_PIXEL_OVERLAP_CNT_SHIFT 10 |
| 11164 | #define BXT_DSC_ENABLE (1 << 3) |
| 11165 | #define BXT_RGB_FLIP (1 << 2) |
| 11166 | #define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */ |
| 11167 | #define GLK_MIPIIO_ENABLE (1 << 0) |
Shashank Sharma | d2e08c0 | 2015-09-01 19:41:40 +0530 | [diff] [blame] | 11168 | |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 11169 | #define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 11170 | #define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 11171 | #define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 11172 | #define DATA_MEM_ADDRESS_SHIFT 5 |
| 11173 | #define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5) |
| 11174 | #define DATA_VALID (1 << 0) |
| 11175 | |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 11176 | #define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 11177 | #define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 11178 | #define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 11179 | #define DATA_LENGTH_SHIFT 0 |
| 11180 | #define DATA_LENGTH_MASK (0xfffff << 0) |
| 11181 | |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 11182 | #define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 11183 | #define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 11184 | #define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 11185 | #define COMMAND_MEM_ADDRESS_SHIFT 5 |
| 11186 | #define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5) |
| 11187 | #define AUTO_PWG_ENABLE (1 << 2) |
| 11188 | #define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1) |
| 11189 | #define COMMAND_VALID (1 << 0) |
| 11190 | |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 11191 | #define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 11192 | #define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 11193 | #define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 11194 | #define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */ |
| 11195 | #define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n))) |
| 11196 | |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 11197 | #define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 11198 | #define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 11199 | #define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */ |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 11200 | |
Shashank Sharma | 4ad83e9 | 2014-06-02 18:07:47 +0530 | [diff] [blame] | 11201 | #define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138) |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 11202 | #define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938) |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 11203 | #define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID) |
Jani Nikula | 3230bf1 | 2013-08-27 15:12:16 +0300 | [diff] [blame] | 11204 | #define READ_DATA_VALID(n) (1 << (n)) |
| 11205 | |
Peter Antoine | 3bbaba0 | 2015-07-10 20:13:11 +0300 | [diff] [blame] | 11206 | /* MOCS (Memory Object Control State) registers */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 11207 | #define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */ |
Peter Antoine | 3bbaba0 | 2015-07-10 20:13:11 +0300 | [diff] [blame] | 11208 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 11209 | #define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */ |
| 11210 | #define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */ |
| 11211 | #define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */ |
| 11212 | #define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */ |
| 11213 | #define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */ |
Tomasz Lis | 74ba22e | 2018-05-02 15:31:42 -0700 | [diff] [blame] | 11214 | /* Media decoder 2 MOCS registers */ |
| 11215 | #define GEN11_MFX2_MOCS(i) _MMIO(0x10000 + (i) * 4) |
Peter Antoine | 3bbaba0 | 2015-07-10 20:13:11 +0300 | [diff] [blame] | 11216 | |
Oscar Mateo | 73f4e8a | 2018-05-08 14:29:35 -0700 | [diff] [blame] | 11217 | #define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0) |
| 11218 | #define PMFLUSHDONE_LNICRSDROP (1 << 20) |
| 11219 | #define PMFLUSH_GAPL3UNBLOCK (1 << 21) |
| 11220 | #define PMFLUSHDONE_LNEBLK (1 << 22) |
| 11221 | |
Michel Thierry | a7a7a0e | 2019-07-30 11:04:06 -0700 | [diff] [blame] | 11222 | #define GEN12_GLOBAL_MOCS(i) _MMIO(0x4000 + (i) * 4) /* Global MOCS regs */ |
| 11223 | |
Tim Gore | d5165eb | 2016-02-04 11:49:34 +0000 | [diff] [blame] | 11224 | /* gamt regs */ |
| 11225 | #define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4) |
| 11226 | #define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */ |
| 11227 | #define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */ |
| 11228 | #define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */ |
| 11229 | #define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */ |
| 11230 | |
Ville Syrjälä | 9356404 | 2017-08-24 22:10:51 +0300 | [diff] [blame] | 11231 | #define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */ |
| 11232 | #define MMCD_PCLA (1 << 31) |
| 11233 | #define MMCD_HOTSPOT_EN (1 << 27) |
| 11234 | |
Paulo Zanoni | ad186f3 | 2018-02-05 13:40:43 -0200 | [diff] [blame] | 11235 | #define _ICL_PHY_MISC_A 0x64C00 |
| 11236 | #define _ICL_PHY_MISC_B 0x64C04 |
| 11237 | #define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \ |
| 11238 | _ICL_PHY_MISC_B) |
Matt Roper | bdeb18d | 2019-06-18 10:51:31 -0700 | [diff] [blame] | 11239 | #define ICL_PHY_MISC_MUX_DDID (1 << 28) |
Paulo Zanoni | ad186f3 | 2018-02-05 13:40:43 -0200 | [diff] [blame] | 11240 | #define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23) |
| 11241 | |
Anusha Srivatsa | 2efbb2f | 2018-07-17 14:10:59 -0700 | [diff] [blame] | 11242 | /* Icelake Display Stream Compression Registers */ |
Anusha Srivatsa | 6f15a7d | 2018-07-20 14:42:42 -0700 | [diff] [blame] | 11243 | #define DSCA_PICTURE_PARAMETER_SET_0 _MMIO(0x6B200) |
| 11244 | #define DSCC_PICTURE_PARAMETER_SET_0 _MMIO(0x6BA00) |
Anusha Srivatsa | 2efbb2f | 2018-07-17 14:10:59 -0700 | [diff] [blame] | 11245 | #define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB 0x78270 |
| 11246 | #define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB 0x78370 |
| 11247 | #define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC 0x78470 |
| 11248 | #define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC 0x78570 |
| 11249 | #define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11250 | _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \ |
| 11251 | _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC) |
| 11252 | #define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11253 | _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \ |
| 11254 | _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC) |
| 11255 | #define DSC_VBR_ENABLE (1 << 19) |
| 11256 | #define DSC_422_ENABLE (1 << 18) |
| 11257 | #define DSC_COLOR_SPACE_CONVERSION (1 << 17) |
| 11258 | #define DSC_BLOCK_PREDICTION (1 << 16) |
| 11259 | #define DSC_LINE_BUF_DEPTH_SHIFT 12 |
| 11260 | #define DSC_BPC_SHIFT 8 |
| 11261 | #define DSC_VER_MIN_SHIFT 4 |
| 11262 | #define DSC_VER_MAJ (0x1 << 0) |
| 11263 | |
Anusha Srivatsa | 6f15a7d | 2018-07-20 14:42:42 -0700 | [diff] [blame] | 11264 | #define DSCA_PICTURE_PARAMETER_SET_1 _MMIO(0x6B204) |
| 11265 | #define DSCC_PICTURE_PARAMETER_SET_1 _MMIO(0x6BA04) |
Anusha Srivatsa | 2efbb2f | 2018-07-17 14:10:59 -0700 | [diff] [blame] | 11266 | #define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB 0x78274 |
| 11267 | #define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB 0x78374 |
| 11268 | #define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC 0x78474 |
| 11269 | #define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC 0x78574 |
| 11270 | #define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11271 | _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \ |
| 11272 | _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC) |
| 11273 | #define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11274 | _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \ |
| 11275 | _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC) |
| 11276 | #define DSC_BPP(bpp) ((bpp) << 0) |
| 11277 | |
Anusha Srivatsa | 6f15a7d | 2018-07-20 14:42:42 -0700 | [diff] [blame] | 11278 | #define DSCA_PICTURE_PARAMETER_SET_2 _MMIO(0x6B208) |
| 11279 | #define DSCC_PICTURE_PARAMETER_SET_2 _MMIO(0x6BA08) |
Anusha Srivatsa | 2efbb2f | 2018-07-17 14:10:59 -0700 | [diff] [blame] | 11280 | #define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB 0x78278 |
| 11281 | #define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB 0x78378 |
| 11282 | #define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC 0x78478 |
| 11283 | #define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC 0x78578 |
| 11284 | #define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11285 | _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \ |
| 11286 | _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC) |
| 11287 | #define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11288 | _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \ |
| 11289 | _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC) |
| 11290 | #define DSC_PIC_WIDTH(pic_width) ((pic_width) << 16) |
| 11291 | #define DSC_PIC_HEIGHT(pic_height) ((pic_height) << 0) |
| 11292 | |
Anusha Srivatsa | 6f15a7d | 2018-07-20 14:42:42 -0700 | [diff] [blame] | 11293 | #define DSCA_PICTURE_PARAMETER_SET_3 _MMIO(0x6B20C) |
| 11294 | #define DSCC_PICTURE_PARAMETER_SET_3 _MMIO(0x6BA0C) |
Anusha Srivatsa | 2efbb2f | 2018-07-17 14:10:59 -0700 | [diff] [blame] | 11295 | #define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB 0x7827C |
| 11296 | #define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB 0x7837C |
| 11297 | #define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC 0x7847C |
| 11298 | #define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC 0x7857C |
| 11299 | #define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11300 | _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \ |
| 11301 | _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC) |
| 11302 | #define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11303 | _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \ |
| 11304 | _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC) |
| 11305 | #define DSC_SLICE_WIDTH(slice_width) ((slice_width) << 16) |
| 11306 | #define DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0) |
| 11307 | |
Anusha Srivatsa | 6f15a7d | 2018-07-20 14:42:42 -0700 | [diff] [blame] | 11308 | #define DSCA_PICTURE_PARAMETER_SET_4 _MMIO(0x6B210) |
| 11309 | #define DSCC_PICTURE_PARAMETER_SET_4 _MMIO(0x6BA10) |
Anusha Srivatsa | 2efbb2f | 2018-07-17 14:10:59 -0700 | [diff] [blame] | 11310 | #define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB 0x78280 |
| 11311 | #define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB 0x78380 |
| 11312 | #define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC 0x78480 |
| 11313 | #define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC 0x78580 |
| 11314 | #define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11315 | _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \ |
| 11316 | _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC) |
| 11317 | #define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
Manasi Navare | 5df5239 | 2018-08-23 18:48:07 -0700 | [diff] [blame] | 11318 | _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB, \ |
Anusha Srivatsa | 2efbb2f | 2018-07-17 14:10:59 -0700 | [diff] [blame] | 11319 | _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC) |
| 11320 | #define DSC_INITIAL_DEC_DELAY(dec_delay) ((dec_delay) << 16) |
| 11321 | #define DSC_INITIAL_XMIT_DELAY(xmit_delay) ((xmit_delay) << 0) |
| 11322 | |
Anusha Srivatsa | 6f15a7d | 2018-07-20 14:42:42 -0700 | [diff] [blame] | 11323 | #define DSCA_PICTURE_PARAMETER_SET_5 _MMIO(0x6B214) |
| 11324 | #define DSCC_PICTURE_PARAMETER_SET_5 _MMIO(0x6BA14) |
Anusha Srivatsa | 2efbb2f | 2018-07-17 14:10:59 -0700 | [diff] [blame] | 11325 | #define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB 0x78284 |
| 11326 | #define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB 0x78384 |
| 11327 | #define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC 0x78484 |
| 11328 | #define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC 0x78584 |
| 11329 | #define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11330 | _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \ |
| 11331 | _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC) |
| 11332 | #define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
Manasi Navare | 5df5239 | 2018-08-23 18:48:07 -0700 | [diff] [blame] | 11333 | _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB, \ |
Anusha Srivatsa | 2efbb2f | 2018-07-17 14:10:59 -0700 | [diff] [blame] | 11334 | _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC) |
Anusha Srivatsa | 6f15a7d | 2018-07-20 14:42:42 -0700 | [diff] [blame] | 11335 | #define DSC_SCALE_DEC_INT(scale_dec) ((scale_dec) << 16) |
Anusha Srivatsa | 2efbb2f | 2018-07-17 14:10:59 -0700 | [diff] [blame] | 11336 | #define DSC_SCALE_INC_INT(scale_inc) ((scale_inc) << 0) |
| 11337 | |
Anusha Srivatsa | 6f15a7d | 2018-07-20 14:42:42 -0700 | [diff] [blame] | 11338 | #define DSCA_PICTURE_PARAMETER_SET_6 _MMIO(0x6B218) |
| 11339 | #define DSCC_PICTURE_PARAMETER_SET_6 _MMIO(0x6BA18) |
Anusha Srivatsa | 2efbb2f | 2018-07-17 14:10:59 -0700 | [diff] [blame] | 11340 | #define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB 0x78288 |
| 11341 | #define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB 0x78388 |
| 11342 | #define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC 0x78488 |
| 11343 | #define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC 0x78588 |
| 11344 | #define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11345 | _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \ |
| 11346 | _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC) |
| 11347 | #define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11348 | _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \ |
| 11349 | _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC) |
Anusha Srivatsa | 6f15a7d | 2018-07-20 14:42:42 -0700 | [diff] [blame] | 11350 | #define DSC_FLATNESS_MAX_QP(max_qp) ((max_qp) << 24) |
| 11351 | #define DSC_FLATNESS_MIN_QP(min_qp) ((min_qp) << 16) |
Anusha Srivatsa | 2efbb2f | 2018-07-17 14:10:59 -0700 | [diff] [blame] | 11352 | #define DSC_FIRST_LINE_BPG_OFFSET(offset) ((offset) << 8) |
| 11353 | #define DSC_INITIAL_SCALE_VALUE(value) ((value) << 0) |
| 11354 | |
Anusha Srivatsa | 6f15a7d | 2018-07-20 14:42:42 -0700 | [diff] [blame] | 11355 | #define DSCA_PICTURE_PARAMETER_SET_7 _MMIO(0x6B21C) |
| 11356 | #define DSCC_PICTURE_PARAMETER_SET_7 _MMIO(0x6BA1C) |
Anusha Srivatsa | 2efbb2f | 2018-07-17 14:10:59 -0700 | [diff] [blame] | 11357 | #define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB 0x7828C |
| 11358 | #define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB 0x7838C |
| 11359 | #define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC 0x7848C |
| 11360 | #define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC 0x7858C |
| 11361 | #define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11362 | _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \ |
| 11363 | _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC) |
| 11364 | #define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11365 | _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \ |
| 11366 | _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC) |
| 11367 | #define DSC_NFL_BPG_OFFSET(bpg_offset) ((bpg_offset) << 16) |
| 11368 | #define DSC_SLICE_BPG_OFFSET(bpg_offset) ((bpg_offset) << 0) |
| 11369 | |
Anusha Srivatsa | 6f15a7d | 2018-07-20 14:42:42 -0700 | [diff] [blame] | 11370 | #define DSCA_PICTURE_PARAMETER_SET_8 _MMIO(0x6B220) |
| 11371 | #define DSCC_PICTURE_PARAMETER_SET_8 _MMIO(0x6BA20) |
Anusha Srivatsa | 2efbb2f | 2018-07-17 14:10:59 -0700 | [diff] [blame] | 11372 | #define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB 0x78290 |
| 11373 | #define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB 0x78390 |
| 11374 | #define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC 0x78490 |
| 11375 | #define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC 0x78590 |
| 11376 | #define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11377 | _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \ |
| 11378 | _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC) |
| 11379 | #define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11380 | _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \ |
| 11381 | _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC) |
| 11382 | #define DSC_INITIAL_OFFSET(initial_offset) ((initial_offset) << 16) |
| 11383 | #define DSC_FINAL_OFFSET(final_offset) ((final_offset) << 0) |
| 11384 | |
Anusha Srivatsa | 6f15a7d | 2018-07-20 14:42:42 -0700 | [diff] [blame] | 11385 | #define DSCA_PICTURE_PARAMETER_SET_9 _MMIO(0x6B224) |
| 11386 | #define DSCC_PICTURE_PARAMETER_SET_9 _MMIO(0x6BA24) |
Anusha Srivatsa | 2efbb2f | 2018-07-17 14:10:59 -0700 | [diff] [blame] | 11387 | #define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB 0x78294 |
| 11388 | #define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB 0x78394 |
| 11389 | #define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC 0x78494 |
| 11390 | #define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC 0x78594 |
| 11391 | #define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11392 | _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \ |
| 11393 | _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC) |
| 11394 | #define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11395 | _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \ |
| 11396 | _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC) |
| 11397 | #define DSC_RC_EDGE_FACTOR(rc_edge_fact) ((rc_edge_fact) << 16) |
| 11398 | #define DSC_RC_MODEL_SIZE(rc_model_size) ((rc_model_size) << 0) |
| 11399 | |
Anusha Srivatsa | 6f15a7d | 2018-07-20 14:42:42 -0700 | [diff] [blame] | 11400 | #define DSCA_PICTURE_PARAMETER_SET_10 _MMIO(0x6B228) |
| 11401 | #define DSCC_PICTURE_PARAMETER_SET_10 _MMIO(0x6BA28) |
Anusha Srivatsa | 2efbb2f | 2018-07-17 14:10:59 -0700 | [diff] [blame] | 11402 | #define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB 0x78298 |
| 11403 | #define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB 0x78398 |
| 11404 | #define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC 0x78498 |
| 11405 | #define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC 0x78598 |
| 11406 | #define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11407 | _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \ |
| 11408 | _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC) |
| 11409 | #define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11410 | _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \ |
| 11411 | _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC) |
| 11412 | #define DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low) ((rc_tgt_off_low) << 20) |
| 11413 | #define DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high) ((rc_tgt_off_high) << 16) |
| 11414 | #define DSC_RC_QUANT_INC_LIMIT1(lim) ((lim) << 8) |
| 11415 | #define DSC_RC_QUANT_INC_LIMIT0(lim) ((lim) << 0) |
| 11416 | |
Anusha Srivatsa | 6f15a7d | 2018-07-20 14:42:42 -0700 | [diff] [blame] | 11417 | #define DSCA_PICTURE_PARAMETER_SET_11 _MMIO(0x6B22C) |
| 11418 | #define DSCC_PICTURE_PARAMETER_SET_11 _MMIO(0x6BA2C) |
Anusha Srivatsa | 2efbb2f | 2018-07-17 14:10:59 -0700 | [diff] [blame] | 11419 | #define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB 0x7829C |
| 11420 | #define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB 0x7839C |
| 11421 | #define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC 0x7849C |
| 11422 | #define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC 0x7859C |
| 11423 | #define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11424 | _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \ |
| 11425 | _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC) |
| 11426 | #define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11427 | _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \ |
| 11428 | _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC) |
| 11429 | |
Anusha Srivatsa | 6f15a7d | 2018-07-20 14:42:42 -0700 | [diff] [blame] | 11430 | #define DSCA_PICTURE_PARAMETER_SET_12 _MMIO(0x6B260) |
| 11431 | #define DSCC_PICTURE_PARAMETER_SET_12 _MMIO(0x6BA60) |
Anusha Srivatsa | 2efbb2f | 2018-07-17 14:10:59 -0700 | [diff] [blame] | 11432 | #define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB 0x782A0 |
| 11433 | #define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB 0x783A0 |
| 11434 | #define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC 0x784A0 |
| 11435 | #define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC 0x785A0 |
| 11436 | #define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11437 | _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \ |
| 11438 | _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC) |
| 11439 | #define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11440 | _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \ |
| 11441 | _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC) |
| 11442 | |
Anusha Srivatsa | 6f15a7d | 2018-07-20 14:42:42 -0700 | [diff] [blame] | 11443 | #define DSCA_PICTURE_PARAMETER_SET_13 _MMIO(0x6B264) |
| 11444 | #define DSCC_PICTURE_PARAMETER_SET_13 _MMIO(0x6BA64) |
Anusha Srivatsa | 2efbb2f | 2018-07-17 14:10:59 -0700 | [diff] [blame] | 11445 | #define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB 0x782A4 |
| 11446 | #define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB 0x783A4 |
| 11447 | #define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC 0x784A4 |
| 11448 | #define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC 0x785A4 |
| 11449 | #define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11450 | _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \ |
| 11451 | _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC) |
| 11452 | #define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11453 | _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \ |
| 11454 | _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC) |
| 11455 | |
Anusha Srivatsa | 6f15a7d | 2018-07-20 14:42:42 -0700 | [diff] [blame] | 11456 | #define DSCA_PICTURE_PARAMETER_SET_14 _MMIO(0x6B268) |
| 11457 | #define DSCC_PICTURE_PARAMETER_SET_14 _MMIO(0x6BA68) |
Anusha Srivatsa | 2efbb2f | 2018-07-17 14:10:59 -0700 | [diff] [blame] | 11458 | #define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB 0x782A8 |
| 11459 | #define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB 0x783A8 |
| 11460 | #define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC 0x784A8 |
| 11461 | #define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC 0x785A8 |
| 11462 | #define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11463 | _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \ |
| 11464 | _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC) |
| 11465 | #define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11466 | _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \ |
| 11467 | _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC) |
| 11468 | |
Anusha Srivatsa | 6f15a7d | 2018-07-20 14:42:42 -0700 | [diff] [blame] | 11469 | #define DSCA_PICTURE_PARAMETER_SET_15 _MMIO(0x6B26C) |
| 11470 | #define DSCC_PICTURE_PARAMETER_SET_15 _MMIO(0x6BA6C) |
Anusha Srivatsa | 2efbb2f | 2018-07-17 14:10:59 -0700 | [diff] [blame] | 11471 | #define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB 0x782AC |
| 11472 | #define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB 0x783AC |
| 11473 | #define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC 0x784AC |
| 11474 | #define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC 0x785AC |
| 11475 | #define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11476 | _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \ |
| 11477 | _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC) |
| 11478 | #define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11479 | _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \ |
| 11480 | _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC) |
| 11481 | |
Anusha Srivatsa | 6f15a7d | 2018-07-20 14:42:42 -0700 | [diff] [blame] | 11482 | #define DSCA_PICTURE_PARAMETER_SET_16 _MMIO(0x6B270) |
| 11483 | #define DSCC_PICTURE_PARAMETER_SET_16 _MMIO(0x6BA70) |
Anusha Srivatsa | 2efbb2f | 2018-07-17 14:10:59 -0700 | [diff] [blame] | 11484 | #define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB 0x782B0 |
| 11485 | #define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB 0x783B0 |
| 11486 | #define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC 0x784B0 |
| 11487 | #define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC 0x785B0 |
| 11488 | #define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11489 | _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \ |
| 11490 | _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC) |
| 11491 | #define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11492 | _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \ |
| 11493 | _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC) |
Anusha Srivatsa | 35b876d | 2018-10-30 17:19:17 -0700 | [diff] [blame] | 11494 | #define DSC_SLICE_ROW_PER_FRAME(slice_row_per_frame) ((slice_row_per_frame) << 20) |
Anusha Srivatsa | 2efbb2f | 2018-07-17 14:10:59 -0700 | [diff] [blame] | 11495 | #define DSC_SLICE_PER_LINE(slice_per_line) ((slice_per_line) << 16) |
Anusha Srivatsa | 6f15a7d | 2018-07-20 14:42:42 -0700 | [diff] [blame] | 11496 | #define DSC_SLICE_CHUNK_SIZE(slice_chunk_size) ((slice_chunk_size) << 0) |
Anusha Srivatsa | 2efbb2f | 2018-07-17 14:10:59 -0700 | [diff] [blame] | 11497 | |
Anusha Srivatsa | dbda511 | 2018-07-17 14:11:00 -0700 | [diff] [blame] | 11498 | /* Icelake Rate Control Buffer Threshold Registers */ |
| 11499 | #define DSCA_RC_BUF_THRESH_0 _MMIO(0x6B230) |
| 11500 | #define DSCA_RC_BUF_THRESH_0_UDW _MMIO(0x6B230 + 4) |
| 11501 | #define DSCC_RC_BUF_THRESH_0 _MMIO(0x6BA30) |
| 11502 | #define DSCC_RC_BUF_THRESH_0_UDW _MMIO(0x6BA30 + 4) |
| 11503 | #define _ICL_DSC0_RC_BUF_THRESH_0_PB (0x78254) |
| 11504 | #define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB (0x78254 + 4) |
| 11505 | #define _ICL_DSC1_RC_BUF_THRESH_0_PB (0x78354) |
| 11506 | #define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB (0x78354 + 4) |
| 11507 | #define _ICL_DSC0_RC_BUF_THRESH_0_PC (0x78454) |
| 11508 | #define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC (0x78454 + 4) |
| 11509 | #define _ICL_DSC1_RC_BUF_THRESH_0_PC (0x78554) |
| 11510 | #define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC (0x78554 + 4) |
| 11511 | #define ICL_DSC0_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11512 | _ICL_DSC0_RC_BUF_THRESH_0_PB, \ |
| 11513 | _ICL_DSC0_RC_BUF_THRESH_0_PC) |
| 11514 | #define ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11515 | _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB, \ |
| 11516 | _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC) |
| 11517 | #define ICL_DSC1_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11518 | _ICL_DSC1_RC_BUF_THRESH_0_PB, \ |
| 11519 | _ICL_DSC1_RC_BUF_THRESH_0_PC) |
| 11520 | #define ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11521 | _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB, \ |
| 11522 | _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC) |
| 11523 | |
| 11524 | #define DSCA_RC_BUF_THRESH_1 _MMIO(0x6B238) |
| 11525 | #define DSCA_RC_BUF_THRESH_1_UDW _MMIO(0x6B238 + 4) |
| 11526 | #define DSCC_RC_BUF_THRESH_1 _MMIO(0x6BA38) |
| 11527 | #define DSCC_RC_BUF_THRESH_1_UDW _MMIO(0x6BA38 + 4) |
| 11528 | #define _ICL_DSC0_RC_BUF_THRESH_1_PB (0x7825C) |
| 11529 | #define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB (0x7825C + 4) |
| 11530 | #define _ICL_DSC1_RC_BUF_THRESH_1_PB (0x7835C) |
| 11531 | #define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB (0x7835C + 4) |
| 11532 | #define _ICL_DSC0_RC_BUF_THRESH_1_PC (0x7845C) |
| 11533 | #define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC (0x7845C + 4) |
| 11534 | #define _ICL_DSC1_RC_BUF_THRESH_1_PC (0x7855C) |
| 11535 | #define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC (0x7855C + 4) |
| 11536 | #define ICL_DSC0_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11537 | _ICL_DSC0_RC_BUF_THRESH_1_PB, \ |
| 11538 | _ICL_DSC0_RC_BUF_THRESH_1_PC) |
| 11539 | #define ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11540 | _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB, \ |
| 11541 | _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC) |
| 11542 | #define ICL_DSC1_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11543 | _ICL_DSC1_RC_BUF_THRESH_1_PB, \ |
| 11544 | _ICL_DSC1_RC_BUF_THRESH_1_PC) |
| 11545 | #define ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \ |
| 11546 | _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB, \ |
| 11547 | _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC) |
| 11548 | |
Anusha Srivatsa | 0caf625 | 2019-07-11 22:57:05 -0700 | [diff] [blame] | 11549 | #define PORT_TX_DFLEXDPSP(fia) _MMIO_FIA((fia), 0x008A0) |
| 11550 | #define MODULAR_FIA_MASK (1 << 4) |
Paulo Zanoni | b9fcdda | 2018-07-25 12:59:27 -0700 | [diff] [blame] | 11551 | #define TC_LIVE_STATE_TBT(tc_port) (1 << ((tc_port) * 8 + 6)) |
| 11552 | #define TC_LIVE_STATE_TC(tc_port) (1 << ((tc_port) * 8 + 5)) |
Animesh Manna | db7295c | 2018-07-24 17:28:11 -0700 | [diff] [blame] | 11553 | #define DP_LANE_ASSIGNMENT_SHIFT(tc_port) ((tc_port) * 8) |
| 11554 | #define DP_LANE_ASSIGNMENT_MASK(tc_port) (0xf << ((tc_port) * 8)) |
| 11555 | #define DP_LANE_ASSIGNMENT(tc_port, x) ((x) << ((tc_port) * 8)) |
Paulo Zanoni | b9fcdda | 2018-07-25 12:59:27 -0700 | [diff] [blame] | 11556 | |
Anusha Srivatsa | 0caf625 | 2019-07-11 22:57:05 -0700 | [diff] [blame] | 11557 | #define PORT_TX_DFLEXDPPMS(fia) _MMIO_FIA((fia), 0x00890) |
Paulo Zanoni | 39d1e234 | 2018-08-01 10:34:41 -0700 | [diff] [blame] | 11558 | #define DP_PHY_MODE_STATUS_COMPLETED(tc_port) (1 << (tc_port)) |
| 11559 | |
Anusha Srivatsa | 0caf625 | 2019-07-11 22:57:05 -0700 | [diff] [blame] | 11560 | #define PORT_TX_DFLEXDPCSSS(fia) _MMIO_FIA((fia), 0x00894) |
Paulo Zanoni | 39d1e234 | 2018-08-01 10:34:41 -0700 | [diff] [blame] | 11561 | #define DP_PHY_MODE_STATUS_NOT_SAFE(tc_port) (1 << (tc_port)) |
| 11562 | |
Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 11563 | #endif /* _I915_REG_H_ */ |