blob: a092b34c269d68b4a5d3f8cee89fda33f56afcf8 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Jani Nikula78b36b12019-03-15 15:56:19 +020028#include <linux/bitfield.h>
Jani Nikula09b434d2019-03-15 15:56:18 +020029#include <linux/bits.h>
30
Jani Nikula1aa920e2017-08-10 15:29:44 +030031/**
32 * DOC: The i915 register macro definition style guide
33 *
34 * Follow the style described here for new macros, and while changing existing
35 * macros. Do **not** mass change existing definitions just to update the style.
36 *
37 * Layout
Jonathan Corbet551bd332019-05-23 10:06:46 -060038 * ~~~~~~
Jani Nikula1aa920e2017-08-10 15:29:44 +030039 *
40 * Keep helper macros near the top. For example, _PIPE() and friends.
41 *
42 * Prefix macros that generally should not be used outside of this file with
43 * underscore '_'. For example, _PIPE() and friends, single instances of
44 * registers that are defined solely for the use by function-like macros.
45 *
46 * Avoid using the underscore prefixed macros outside of this file. There are
47 * exceptions, but keep them to a minimum.
48 *
49 * There are two basic types of register definitions: Single registers and
50 * register groups. Register groups are registers which have two or more
51 * instances, for example one per pipe, port, transcoder, etc. Register groups
52 * should be defined using function-like macros.
53 *
54 * For single registers, define the register offset first, followed by register
55 * contents.
56 *
57 * For register groups, define the register instance offsets first, prefixed
58 * with underscore, followed by a function-like macro choosing the right
59 * instance based on the parameter, followed by register contents.
60 *
61 * Define the register contents (i.e. bit and bit field macros) from most
62 * significant to least significant bit. Indent the register content macros
63 * using two extra spaces between ``#define`` and the macro name.
64 *
Jani Nikulabaa09e72019-03-15 15:56:20 +020065 * Define bit fields using ``REG_GENMASK(h, l)``. Define bit field contents
66 * using ``REG_FIELD_PREP(mask, value)``. This will define the values already
67 * shifted in place, so they can be directly OR'd together. For convenience,
68 * function-like macros may be used to define bit fields, but do note that the
69 * macros may be needed to read as well as write the register contents.
Jani Nikula1aa920e2017-08-10 15:29:44 +030070 *
Jani Nikula09b434d2019-03-15 15:56:18 +020071 * Define bits using ``REG_BIT(N)``. Do **not** add ``_BIT`` suffix to the name.
Jani Nikula1aa920e2017-08-10 15:29:44 +030072 *
73 * Group the register and its contents together without blank lines, separate
74 * from other registers and their contents with one blank line.
75 *
76 * Indent macro values from macro names using TABs. Align values vertically. Use
77 * braces in macro values as needed to avoid unintended precedence after macro
78 * substitution. Use spaces in macro values according to kernel coding
79 * style. Use lower case in hexadecimal values.
80 *
81 * Naming
Jonathan Corbet551bd332019-05-23 10:06:46 -060082 * ~~~~~~
Jani Nikula1aa920e2017-08-10 15:29:44 +030083 *
84 * Try to name registers according to the specs. If the register name changes in
85 * the specs from platform to another, stick to the original name.
86 *
87 * Try to re-use existing register macro definitions. Only add new macros for
88 * new register offsets, or when the register contents have changed enough to
89 * warrant a full redefinition.
90 *
91 * When a register macro changes for a new platform, prefix the new macro using
92 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
93 * prefix signifies the start platform/generation using the register.
94 *
95 * When a bit (field) macro changes or gets added for a new platform, while
96 * retaining the existing register macro, add a platform acronym or generation
97 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
98 *
99 * Examples
Jonathan Corbet551bd332019-05-23 10:06:46 -0600100 * ~~~~~~~~
Jani Nikula1aa920e2017-08-10 15:29:44 +0300101 *
102 * (Note that the values in the example are indented using spaces instead of
103 * TABs to avoid misalignment in generated documentation. Use TABs in the
104 * definitions.)::
105 *
106 * #define _FOO_A 0xf000
107 * #define _FOO_B 0xf001
108 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
Jani Nikula09b434d2019-03-15 15:56:18 +0200109 * #define FOO_ENABLE REG_BIT(31)
110 * #define FOO_MODE_MASK REG_GENMASK(19, 16)
Jani Nikulabaa09e72019-03-15 15:56:20 +0200111 * #define FOO_MODE_BAR REG_FIELD_PREP(FOO_MODE_MASK, 0)
112 * #define FOO_MODE_BAZ REG_FIELD_PREP(FOO_MODE_MASK, 1)
113 * #define FOO_MODE_QUX_SNB REG_FIELD_PREP(FOO_MODE_MASK, 2)
Jani Nikula1aa920e2017-08-10 15:29:44 +0300114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
Jani Nikula09b434d2019-03-15 15:56:18 +0200119/**
120 * REG_BIT() - Prepare a u32 bit value
121 * @__n: 0-based bit number
122 *
123 * Local wrapper for BIT() to force u32, with compile time checks.
124 *
125 * @return: Value with bit @__n set.
126 */
127#define REG_BIT(__n) \
128 ((u32)(BIT(__n) + \
Jani Nikula591d4dc2019-05-24 21:52:53 +0300129 BUILD_BUG_ON_ZERO(__is_constexpr(__n) && \
Jani Nikula09b434d2019-03-15 15:56:18 +0200130 ((__n) < 0 || (__n) > 31))))
131
132/**
133 * REG_GENMASK() - Prepare a continuous u32 bitmask
134 * @__high: 0-based high bit
135 * @__low: 0-based low bit
136 *
137 * Local wrapper for GENMASK() to force u32, with compile time checks.
138 *
139 * @return: Continuous bitmask from @__high to @__low, inclusive.
140 */
141#define REG_GENMASK(__high, __low) \
142 ((u32)(GENMASK(__high, __low) + \
Jani Nikula591d4dc2019-05-24 21:52:53 +0300143 BUILD_BUG_ON_ZERO(__is_constexpr(__high) && \
144 __is_constexpr(__low) && \
Jani Nikula09b434d2019-03-15 15:56:18 +0200145 ((__low) < 0 || (__high) > 31 || (__low) > (__high)))))
146
Jani Nikulabaa09e72019-03-15 15:56:20 +0200147/*
148 * Local integer constant expression version of is_power_of_2().
149 */
150#define IS_POWER_OF_2(__x) ((__x) && (((__x) & ((__x) - 1)) == 0))
151
Jani Nikula78b36b12019-03-15 15:56:19 +0200152/**
153 * REG_FIELD_PREP() - Prepare a u32 bitfield value
154 * @__mask: shifted mask defining the field's length and position
155 * @__val: value to put in the field
Jani Nikulaaffa22b2019-06-05 12:56:57 +0300156 *
Jani Nikulabaa09e72019-03-15 15:56:20 +0200157 * Local copy of FIELD_PREP() to generate an integer constant expression, force
158 * u32 and for consistency with REG_FIELD_GET(), REG_BIT() and REG_GENMASK().
Jani Nikula78b36b12019-03-15 15:56:19 +0200159 *
160 * @return: @__val masked and shifted into the field defined by @__mask.
161 */
Jani Nikulabaa09e72019-03-15 15:56:20 +0200162#define REG_FIELD_PREP(__mask, __val) \
163 ((u32)((((typeof(__mask))(__val) << __bf_shf(__mask)) & (__mask)) + \
Chris Wilsonab7529f2019-03-20 15:40:21 +0000164 BUILD_BUG_ON_ZERO(!__is_constexpr(__mask)) + \
Jani Nikulabaa09e72019-03-15 15:56:20 +0200165 BUILD_BUG_ON_ZERO((__mask) == 0 || (__mask) > U32_MAX) + \
166 BUILD_BUG_ON_ZERO(!IS_POWER_OF_2((__mask) + (1ULL << __bf_shf(__mask)))) + \
Chris Wilsonab7529f2019-03-20 15:40:21 +0000167 BUILD_BUG_ON_ZERO(__builtin_choose_expr(__is_constexpr(__val), (~((__mask) >> __bf_shf(__mask)) & (__val)), 0))))
Jani Nikula78b36b12019-03-15 15:56:19 +0200168
169/**
170 * REG_FIELD_GET() - Extract a u32 bitfield value
171 * @__mask: shifted mask defining the field's length and position
172 * @__val: value to extract the bitfield value from
173 *
174 * Local wrapper for FIELD_GET() to force u32 and for consistency with
175 * REG_FIELD_PREP(), REG_BIT() and REG_GENMASK().
176 *
177 * @return: Masked and shifted value of the field defined by @__mask in @__val.
178 */
179#define REG_FIELD_GET(__mask, __val) ((u32)FIELD_GET(__mask, __val))
180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200181typedef struct {
Jani Nikula739f3ab2019-01-16 11:15:19 +0200182 u32 reg;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200183} i915_reg_t;
184
185#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
186
187#define INVALID_MMIO_REG _MMIO(0)
188
Jani Nikula739f3ab2019-01-16 11:15:19 +0200189static inline u32 i915_mmio_reg_offset(i915_reg_t reg)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200190{
191 return reg.reg;
192}
193
194static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
195{
196 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
197}
198
199static inline bool i915_mmio_reg_valid(i915_reg_t reg)
200{
201 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
202}
203
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200204#define VLV_DISPLAY_BASE 0x180000
205#define VLV_MIPI_BASE VLV_DISPLAY_BASE
206#define BXT_MIPI_BASE 0x60000
207
208#define DISPLAY_MMIO_BASE(dev_priv) (INTEL_INFO(dev_priv)->display_mmio_offset)
209
Jani Nikulae67005e2018-06-29 13:20:39 +0300210/*
211 * Given the first two numbers __a and __b of arbitrarily many evenly spaced
212 * numbers, pick the 0-based __index'th value.
213 *
214 * Always prefer this over _PICK() if the numbers are evenly spaced.
215 */
216#define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a)))
217
218/*
219 * Given the arbitrary numbers in varargs, pick the 0-based __index'th number.
220 *
221 * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced.
222 */
Jani Nikulace646452017-01-27 17:57:06 +0200223#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
224
Jani Nikulae67005e2018-06-29 13:20:39 +0300225/*
226 * Named helper wrappers around _PICK_EVEN() and _PICK().
227 */
Jani Nikula8d97b4a2018-10-31 13:04:52 +0200228#define _PIPE(pipe, a, b) _PICK_EVEN(pipe, a, b)
229#define _PLANE(plane, a, b) _PICK_EVEN(plane, a, b)
230#define _TRANS(tran, a, b) _PICK_EVEN(tran, a, b)
231#define _PORT(port, a, b) _PICK_EVEN(port, a, b)
232#define _PLL(pll, a, b) _PICK_EVEN(pll, a, b)
233
234#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
235#define _MMIO_PLANE(plane, a, b) _MMIO(_PLANE(plane, a, b))
236#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
237#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
238#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
239
240#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
241
242#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
243#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
244#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
Lucas De Marchi36ca5332019-07-11 10:31:14 -0700245#define _MMIO_PLL3(pll, a, b, c) _MMIO(_PICK(pll, a, b, c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300246
Jani Nikulaa7c01492018-10-31 13:04:53 +0200247/*
248 * Device info offset array based helpers for groups of registers with unevenly
249 * spaced base offsets.
250 */
Jani Nikulaa0f04cc2018-12-31 16:56:44 +0200251#define _MMIO_PIPE2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->pipe_offsets[pipe] - \
252 INTEL_INFO(dev_priv)->pipe_offsets[PIPE_A] + (reg) + \
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200253 DISPLAY_MMIO_BASE(dev_priv))
José Roberto de Souza270b9992019-07-30 15:47:51 -0700254#define _TRANS2(tran, reg) (INTEL_INFO(dev_priv)->trans_offsets[(tran)] - \
255 INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_A] + (reg) + \
256 DISPLAY_MMIO_BASE(dev_priv))
257#define _MMIO_TRANS2(tran, reg) _MMIO(_TRANS2(tran, reg))
Jani Nikulaa0f04cc2018-12-31 16:56:44 +0200258#define _CURSOR2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->cursor_offsets[(pipe)] - \
259 INTEL_INFO(dev_priv)->cursor_offsets[PIPE_A] + (reg) + \
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200260 DISPLAY_MMIO_BASE(dev_priv))
Jani Nikulaa7c01492018-10-31 13:04:53 +0200261
Chris Wilson5ee4a7a2018-06-18 10:41:50 +0100262#define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
Damien Lespiau98533252014-12-08 17:33:51 +0000263#define _MASKED_FIELD(mask, value) ({ \
264 if (__builtin_constant_p(mask)) \
265 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
266 if (__builtin_constant_p(value)) \
267 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
268 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
269 BUILD_BUG_ON_MSG((value) & ~(mask), \
270 "Incorrect value for mask"); \
Chris Wilson5ee4a7a2018-06-18 10:41:50 +0100271 __MASKED_FIELD(mask, value); })
Damien Lespiau98533252014-12-08 17:33:51 +0000272#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
273#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
274
Jesse Barnes585fb112008-07-29 11:54:06 -0700275/* PCI config space */
276
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300277#define MCHBAR_I915 0x44
278#define MCHBAR_I965 0x48
279#define MCHBAR_SIZE (4 * 4096)
280
281#define DEVEN 0x54
282#define DEVEN_MCHBAR_EN (1 << 28)
283
Joonas Lahtinen40006c42016-10-12 10:18:54 +0300284/* BSM in include/drm/i915_drm.h */
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300285
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300286#define HPLLCC 0xc0 /* 85x only */
287#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700288#define GC_CLOCK_133_200 (0 << 0)
289#define GC_CLOCK_100_200 (1 << 0)
290#define GC_CLOCK_100_133 (2 << 0)
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300291#define GC_CLOCK_133_266 (3 << 0)
292#define GC_CLOCK_133_200_2 (4 << 0)
293#define GC_CLOCK_133_266_2 (5 << 0)
294#define GC_CLOCK_166_266 (6 << 0)
295#define GC_CLOCK_166_250 (7 << 0)
296
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300297#define I915_GDRST 0xc0 /* PCI config register */
298#define GRDOM_FULL (0 << 2)
299#define GRDOM_RENDER (1 << 2)
300#define GRDOM_MEDIA (3 << 2)
301#define GRDOM_MASK (3 << 2)
302#define GRDOM_RESET_STATUS (1 << 1)
303#define GRDOM_RESET_ENABLE (1 << 0)
304
Ville Syrjälä8fdded82016-12-07 19:28:12 +0200305/* BSpec only has register offset, PCI device and bit found empirically */
306#define I830_CLOCK_GATE 0xc8 /* device 0 */
307#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
308
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300309#define GCDGMBUS 0xcc
310
Jesse Barnesf97108d2010-01-29 11:27:07 -0800311#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -0700312#define GCFGC 0xf0 /* 915+ only */
313#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
314#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
Arthur Heymans62480172017-02-01 00:50:26 +0100315#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +0200316#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
317#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
318#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
319#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
320#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
321#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700322#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -0700323#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
324#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
325#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
326#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
327#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
328#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
329#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
330#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
331#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
332#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
333#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
334#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
335#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
336#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
337#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
338#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
339#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
340#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
341#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +0100342
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300343#define ASLE 0xe4
344#define ASLS 0xfc
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700345
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300346#define SWSCI 0xe8
347#define SWSCI_SCISEL (1 << 15)
348#define SWSCI_GSSCIE (1 << 0)
349
350#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
351
Jesse Barnes585fb112008-07-29 11:54:06 -0700352
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200353#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700354#define ILK_GRDOM_FULL (0 << 1)
355#define ILK_GRDOM_RENDER (1 << 1)
356#define ILK_GRDOM_MEDIA (3 << 1)
357#define ILK_GRDOM_MASK (3 << 1)
358#define ILK_GRDOM_RESET_ENABLE (1 << 0)
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300359
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200360#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700361#define GEN6_MBC_SNPCR_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700362#define GEN6_MBC_SNPCR_MASK (3 << 21)
363#define GEN6_MBC_SNPCR_MAX (0 << 21)
364#define GEN6_MBC_SNPCR_MED (1 << 21)
365#define GEN6_MBC_SNPCR_LOW (2 << 21)
366#define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700367
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200368#define VLV_G3DCTL _MMIO(0x9024)
369#define VLV_GSCKGCTL _MMIO(0x9028)
Imre Deak9e72b462014-05-05 15:13:55 +0300370
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200371#define GEN6_MBCTL _MMIO(0x0907c)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100372#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
373#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
374#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
375#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
376#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
377
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200378#define GEN6_GDRST _MMIO(0x941c)
Eric Anholtcff458c2010-11-18 09:31:14 +0800379#define GEN6_GRDOM_FULL (1 << 0)
380#define GEN6_GRDOM_RENDER (1 << 1)
381#define GEN6_GRDOM_MEDIA (1 << 2)
382#define GEN6_GRDOM_BLT (1 << 3)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200383#define GEN6_GRDOM_VECS (1 << 4)
Arun Siluvery6b332fa2016-04-04 18:50:56 +0100384#define GEN9_GRDOM_GUC (1 << 5)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200385#define GEN8_GRDOM_MEDIA2 (1 << 7)
Michel Thierrye34b0342018-04-05 17:00:48 +0300386/* GEN11 changed all bit defs except for FULL & RENDER */
387#define GEN11_GRDOM_FULL GEN6_GRDOM_FULL
388#define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER
389#define GEN11_GRDOM_BLT (1 << 2)
390#define GEN11_GRDOM_GUC (1 << 3)
391#define GEN11_GRDOM_MEDIA (1 << 5)
392#define GEN11_GRDOM_MEDIA2 (1 << 6)
393#define GEN11_GRDOM_MEDIA3 (1 << 7)
394#define GEN11_GRDOM_MEDIA4 (1 << 8)
395#define GEN11_GRDOM_VECS (1 << 13)
396#define GEN11_GRDOM_VECS2 (1 << 14)
Oscar Mateof513ac72018-12-13 09:15:22 +0000397#define GEN11_GRDOM_SFC0 (1 << 17)
398#define GEN11_GRDOM_SFC1 (1 << 18)
399
400#define GEN11_VCS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << ((instance) >> 1))
401#define GEN11_VECS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << (instance))
402
403#define GEN11_VCS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x88C)
404#define GEN11_VCS_SFC_FORCED_LOCK_BIT (1 << 0)
405#define GEN11_VCS_SFC_LOCK_STATUS(engine) _MMIO((engine)->mmio_base + 0x890)
406#define GEN11_VCS_SFC_USAGE_BIT (1 << 0)
407#define GEN11_VCS_SFC_LOCK_ACK_BIT (1 << 1)
408
409#define GEN11_VECS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x201C)
410#define GEN11_VECS_SFC_FORCED_LOCK_BIT (1 << 0)
411#define GEN11_VECS_SFC_LOCK_ACK(engine) _MMIO((engine)->mmio_base + 0x2018)
412#define GEN11_VECS_SFC_LOCK_ACK_BIT (1 << 0)
413#define GEN11_VECS_SFC_USAGE(engine) _MMIO((engine)->mmio_base + 0x2014)
414#define GEN11_VECS_SFC_USAGE_BIT (1 << 0)
Eric Anholtcff458c2010-11-18 09:31:14 +0800415
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -0700416#define RING_PP_DIR_BASE(base) _MMIO((base) + 0x228)
417#define RING_PP_DIR_BASE_READ(base) _MMIO((base) + 0x518)
418#define RING_PP_DIR_DCLV(base) _MMIO((base) + 0x220)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100419#define PP_DIR_DCLV_2G 0xffffffff
420
Chris Wilson6d425722019-04-05 13:38:31 +0100421#define GEN8_RING_PDP_UDW(base, n) _MMIO((base) + 0x270 + (n) * 8 + 4)
422#define GEN8_RING_PDP_LDW(base, n) _MMIO((base) + 0x270 + (n) * 8)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800423
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200424#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
Jeff McGee0cea6502015-02-13 10:27:56 -0600425#define GEN8_RPCS_ENABLE (1 << 31)
426#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
427#define GEN8_RPCS_S_CNT_SHIFT 15
428#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +0100429#define GEN11_RPCS_S_CNT_SHIFT 12
430#define GEN11_RPCS_S_CNT_MASK (0x3f << GEN11_RPCS_S_CNT_SHIFT)
Jeff McGee0cea6502015-02-13 10:27:56 -0600431#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
432#define GEN8_RPCS_SS_CNT_SHIFT 8
433#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
434#define GEN8_RPCS_EU_MAX_SHIFT 4
435#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
436#define GEN8_RPCS_EU_MIN_SHIFT 0
437#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
438
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100439#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
440/* HSW only */
441#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
442#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
443#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
444#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
445/* HSW+ */
446#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
447#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
448#define HSW_RCS_INHIBIT (1 << 8)
449/* Gen8 */
450#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
451#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
452#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
453#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
454#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
455#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
456#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
457#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
458#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
459#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
460
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200461#define GAM_ECOCHK _MMIO(0x4090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700462#define BDW_DISABLE_HDC_INVALIDATION (1 << 25)
463#define ECOCHK_SNB_BIT (1 << 10)
464#define ECOCHK_DIS_TLB (1 << 8)
465#define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6)
466#define ECOCHK_PPGTT_CACHE64B (0x3 << 3)
467#define ECOCHK_PPGTT_CACHE4B (0x0 << 3)
468#define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4)
469#define ECOCHK_PPGTT_LLC_IVB (0x1 << 3)
470#define ECOCHK_PPGTT_UC_HSW (0x1 << 3)
471#define ECOCHK_PPGTT_WT_HSW (0x2 << 3)
472#define ECOCHK_PPGTT_WB_HSW (0x3 << 3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100473
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200474#define GAC_ECO_BITS _MMIO(0x14090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700475#define ECOBITS_SNB_BIT (1 << 13)
476#define ECOBITS_PPGTT_CACHE64B (3 << 8)
477#define ECOBITS_PPGTT_CACHE4B (0 << 8)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200478
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200479#define GAB_CTL _MMIO(0x24000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700480#define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8)
Daniel Vetterbe901a52012-04-11 20:42:39 +0200481
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200482#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
Paulo Zanoni3774eb52015-08-10 14:57:32 -0300483#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
484#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
485#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
486#define GEN6_STOLEN_RESERVED_1M (0 << 4)
487#define GEN6_STOLEN_RESERVED_512K (1 << 4)
488#define GEN6_STOLEN_RESERVED_256K (2 << 4)
489#define GEN6_STOLEN_RESERVED_128K (3 << 4)
490#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
491#define GEN7_STOLEN_RESERVED_1M (0 << 5)
492#define GEN7_STOLEN_RESERVED_256K (1 << 5)
493#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
494#define GEN8_STOLEN_RESERVED_1M (0 << 7)
495#define GEN8_STOLEN_RESERVED_2M (1 << 7)
496#define GEN8_STOLEN_RESERVED_4M (2 << 7)
497#define GEN8_STOLEN_RESERVED_8M (3 << 7)
Ville Syrjälädb7fb602017-11-02 17:17:35 +0200498#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
Paulo Zanoni185441e2018-05-04 13:32:52 -0700499#define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20)
Daniel Vetter40bae732014-09-11 13:28:08 +0200500
Jesse Barnes585fb112008-07-29 11:54:06 -0700501/* VGA stuff */
502
503#define VGA_ST01_MDA 0x3ba
504#define VGA_ST01_CGA 0x3da
505
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200506#define _VGA_MSR_WRITE _MMIO(0x3c2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700507#define VGA_MSR_WRITE 0x3c2
508#define VGA_MSR_READ 0x3cc
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700509#define VGA_MSR_MEM_EN (1 << 1)
510#define VGA_MSR_CGA_MODE (1 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700511
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300512#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100513#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300514#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700515
516#define VGA_AR_INDEX 0x3c0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700517#define VGA_AR_VID_EN (1 << 5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700518#define VGA_AR_DATA_WRITE 0x3c0
519#define VGA_AR_DATA_READ 0x3c1
520
521#define VGA_GR_INDEX 0x3ce
522#define VGA_GR_DATA 0x3cf
523/* GR05 */
524#define VGA_GR_MEM_READ_MODE_SHIFT 3
525#define VGA_GR_MEM_READ_MODE_PLANE 1
526/* GR06 */
527#define VGA_GR_MEM_MODE_MASK 0xc
528#define VGA_GR_MEM_MODE_SHIFT 2
529#define VGA_GR_MEM_A0000_AFFFF 0
530#define VGA_GR_MEM_A0000_BFFFF 1
531#define VGA_GR_MEM_B0000_B7FFF 2
532#define VGA_GR_MEM_B0000_BFFFF 3
533
534#define VGA_DACMASK 0x3c6
535#define VGA_DACRX 0x3c7
536#define VGA_DACWX 0x3c8
537#define VGA_DACDATA 0x3c9
538
539#define VGA_CR_INDEX_MDA 0x3b4
540#define VGA_CR_DATA_MDA 0x3b5
541#define VGA_CR_INDEX_CGA 0x3d4
542#define VGA_CR_DATA_CGA 0x3d5
543
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200544#define MI_PREDICATE_SRC0 _MMIO(0x2400)
545#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
546#define MI_PREDICATE_SRC1 _MMIO(0x2408)
547#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300548
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200549#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700550#define LOWER_SLICE_ENABLED (1 << 0)
551#define LOWER_SLICE_DISABLED (0 << 0)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300552
Jesse Barnes585fb112008-07-29 11:54:06 -0700553/*
Brad Volkin5947de92014-02-18 10:15:50 -0800554 * Registers used only by the command parser
555 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200556#define BCS_SWCTRL _MMIO(0x22200)
Brad Volkin5947de92014-02-18 10:15:50 -0800557
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200558#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
559#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
560#define HS_INVOCATION_COUNT _MMIO(0x2300)
561#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
562#define DS_INVOCATION_COUNT _MMIO(0x2308)
563#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
564#define IA_VERTICES_COUNT _MMIO(0x2310)
565#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
566#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
567#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
568#define VS_INVOCATION_COUNT _MMIO(0x2320)
569#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
570#define GS_INVOCATION_COUNT _MMIO(0x2328)
571#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
572#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
573#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
574#define CL_INVOCATION_COUNT _MMIO(0x2338)
575#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
576#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
577#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
578#define PS_INVOCATION_COUNT _MMIO(0x2348)
579#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
580#define PS_DEPTH_COUNT _MMIO(0x2350)
581#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800582
583/* There are the 4 64-bit counter registers, one for each stream output */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200584#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
585#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800586
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200587#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
588#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
Brad Volkin113a0472014-04-08 14:18:58 -0700589
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200590#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
591#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
592#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
593#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
594#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
595#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
Brad Volkin113a0472014-04-08 14:18:58 -0700596
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200597#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
598#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
599#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
Jordan Justen7b9748c2015-10-01 23:09:58 -0700600
Jordan Justen1b850662016-03-06 23:30:29 -0800601/* There are the 16 64-bit CS General Purpose Registers */
602#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
603#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
604
Robert Bragga9417952016-11-07 19:49:48 +0000605#define GEN7_OACONTROL _MMIO(0x2360)
Robert Braggd7965152016-11-07 19:49:52 +0000606#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
607#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
608#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700609#define GEN7_OACONTROL_TIMER_ENABLE (1 << 5)
610#define GEN7_OACONTROL_FORMAT_A13 (0 << 2)
611#define GEN7_OACONTROL_FORMAT_A29 (1 << 2)
612#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2 << 2)
613#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3 << 2)
614#define GEN7_OACONTROL_FORMAT_B4_C8 (4 << 2)
615#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5 << 2)
616#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6 << 2)
617#define GEN7_OACONTROL_FORMAT_C4_B8 (7 << 2)
Robert Braggd7965152016-11-07 19:49:52 +0000618#define GEN7_OACONTROL_FORMAT_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700619#define GEN7_OACONTROL_PER_CTX_ENABLE (1 << 1)
620#define GEN7_OACONTROL_ENABLE (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000621
622#define GEN8_OACTXID _MMIO(0x2364)
623
Robert Bragg19f81df2017-06-13 12:23:03 +0100624#define GEN8_OA_DEBUG _MMIO(0x2B04)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700625#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
626#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
627#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
628#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
Robert Bragg19f81df2017-06-13 12:23:03 +0100629
Robert Braggd7965152016-11-07 19:49:52 +0000630#define GEN8_OACONTROL _MMIO(0x2B00)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700631#define GEN8_OA_REPORT_FORMAT_A12 (0 << 2)
632#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2 << 2)
633#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5 << 2)
634#define GEN8_OA_REPORT_FORMAT_C4_B8 (7 << 2)
Robert Braggd7965152016-11-07 19:49:52 +0000635#define GEN8_OA_REPORT_FORMAT_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700636#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1 << 1)
637#define GEN8_OA_COUNTER_ENABLE (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000638
639#define GEN8_OACTXCONTROL _MMIO(0x2360)
640#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
641#define GEN8_OA_TIMER_PERIOD_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700642#define GEN8_OA_TIMER_ENABLE (1 << 1)
643#define GEN8_OA_COUNTER_RESUME (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000644
645#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700646#define GEN7_OABUFFER_OVERRUN_DISABLE (1 << 3)
647#define GEN7_OABUFFER_EDGE_TRIGGER (1 << 2)
648#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1 << 1)
649#define GEN7_OABUFFER_RESUME (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000650
Robert Bragg19f81df2017-06-13 12:23:03 +0100651#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
Robert Braggd7965152016-11-07 19:49:52 +0000652#define GEN8_OABUFFER _MMIO(0x2b14)
Lionel Landwerlinb82ed432018-03-26 10:08:26 +0100653#define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
Robert Braggd7965152016-11-07 19:49:52 +0000654
655#define GEN7_OASTATUS1 _MMIO(0x2364)
656#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700657#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1 << 2)
658#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1 << 1)
659#define GEN7_OASTATUS1_REPORT_LOST (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000660
661#define GEN7_OASTATUS2 _MMIO(0x2368)
Lionel Landwerlinb82ed432018-03-26 10:08:26 +0100662#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
663#define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
Robert Braggd7965152016-11-07 19:49:52 +0000664
665#define GEN8_OASTATUS _MMIO(0x2b08)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700666#define GEN8_OASTATUS_OVERRUN_STATUS (1 << 3)
667#define GEN8_OASTATUS_COUNTER_OVERFLOW (1 << 2)
668#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1 << 1)
669#define GEN8_OASTATUS_REPORT_LOST (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000670
671#define GEN8_OAHEADPTR _MMIO(0x2B0C)
Robert Bragg19f81df2017-06-13 12:23:03 +0100672#define GEN8_OAHEADPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000673#define GEN8_OATAILPTR _MMIO(0x2B10)
Robert Bragg19f81df2017-06-13 12:23:03 +0100674#define GEN8_OATAILPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000675
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700676#define OABUFFER_SIZE_128K (0 << 3)
677#define OABUFFER_SIZE_256K (1 << 3)
678#define OABUFFER_SIZE_512K (2 << 3)
679#define OABUFFER_SIZE_1M (3 << 3)
680#define OABUFFER_SIZE_2M (4 << 3)
681#define OABUFFER_SIZE_4M (5 << 3)
682#define OABUFFER_SIZE_8M (6 << 3)
683#define OABUFFER_SIZE_16M (7 << 3)
Robert Braggd7965152016-11-07 19:49:52 +0000684
Robert Bragg19f81df2017-06-13 12:23:03 +0100685/*
686 * Flexible, Aggregate EU Counter Registers.
687 * Note: these aren't contiguous
688 */
Robert Braggd7965152016-11-07 19:49:52 +0000689#define EU_PERF_CNTL0 _MMIO(0xe458)
Robert Bragg19f81df2017-06-13 12:23:03 +0100690#define EU_PERF_CNTL1 _MMIO(0xe558)
691#define EU_PERF_CNTL2 _MMIO(0xe658)
692#define EU_PERF_CNTL3 _MMIO(0xe758)
693#define EU_PERF_CNTL4 _MMIO(0xe45c)
694#define EU_PERF_CNTL5 _MMIO(0xe55c)
695#define EU_PERF_CNTL6 _MMIO(0xe65c)
Robert Braggd7965152016-11-07 19:49:52 +0000696
Robert Braggd7965152016-11-07 19:49:52 +0000697/*
698 * OA Boolean state
699 */
700
Robert Braggd7965152016-11-07 19:49:52 +0000701#define OASTARTTRIG1 _MMIO(0x2710)
702#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
703#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
704
705#define OASTARTTRIG2 _MMIO(0x2714)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700706#define OASTARTTRIG2_INVERT_A_0 (1 << 0)
707#define OASTARTTRIG2_INVERT_A_1 (1 << 1)
708#define OASTARTTRIG2_INVERT_A_2 (1 << 2)
709#define OASTARTTRIG2_INVERT_A_3 (1 << 3)
710#define OASTARTTRIG2_INVERT_A_4 (1 << 4)
711#define OASTARTTRIG2_INVERT_A_5 (1 << 5)
712#define OASTARTTRIG2_INVERT_A_6 (1 << 6)
713#define OASTARTTRIG2_INVERT_A_7 (1 << 7)
714#define OASTARTTRIG2_INVERT_A_8 (1 << 8)
715#define OASTARTTRIG2_INVERT_A_9 (1 << 9)
716#define OASTARTTRIG2_INVERT_A_10 (1 << 10)
717#define OASTARTTRIG2_INVERT_A_11 (1 << 11)
718#define OASTARTTRIG2_INVERT_A_12 (1 << 12)
719#define OASTARTTRIG2_INVERT_A_13 (1 << 13)
720#define OASTARTTRIG2_INVERT_A_14 (1 << 14)
721#define OASTARTTRIG2_INVERT_A_15 (1 << 15)
722#define OASTARTTRIG2_INVERT_B_0 (1 << 16)
723#define OASTARTTRIG2_INVERT_B_1 (1 << 17)
724#define OASTARTTRIG2_INVERT_B_2 (1 << 18)
725#define OASTARTTRIG2_INVERT_B_3 (1 << 19)
726#define OASTARTTRIG2_INVERT_C_0 (1 << 20)
727#define OASTARTTRIG2_INVERT_C_1 (1 << 21)
728#define OASTARTTRIG2_INVERT_D_0 (1 << 22)
729#define OASTARTTRIG2_THRESHOLD_ENABLE (1 << 23)
730#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1 << 24)
731#define OASTARTTRIG2_EVENT_SELECT_0 (1 << 28)
732#define OASTARTTRIG2_EVENT_SELECT_1 (1 << 29)
733#define OASTARTTRIG2_EVENT_SELECT_2 (1 << 30)
734#define OASTARTTRIG2_EVENT_SELECT_3 (1 << 31)
Robert Braggd7965152016-11-07 19:49:52 +0000735
736#define OASTARTTRIG3 _MMIO(0x2718)
737#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
738#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
739#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
740#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
741#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
742#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
743#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
744#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
745#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
746
747#define OASTARTTRIG4 _MMIO(0x271c)
748#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
749#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
750#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
751#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
752#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
753#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
754#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
755#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
756#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
757
758#define OASTARTTRIG5 _MMIO(0x2720)
759#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
760#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
761
762#define OASTARTTRIG6 _MMIO(0x2724)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700763#define OASTARTTRIG6_INVERT_A_0 (1 << 0)
764#define OASTARTTRIG6_INVERT_A_1 (1 << 1)
765#define OASTARTTRIG6_INVERT_A_2 (1 << 2)
766#define OASTARTTRIG6_INVERT_A_3 (1 << 3)
767#define OASTARTTRIG6_INVERT_A_4 (1 << 4)
768#define OASTARTTRIG6_INVERT_A_5 (1 << 5)
769#define OASTARTTRIG6_INVERT_A_6 (1 << 6)
770#define OASTARTTRIG6_INVERT_A_7 (1 << 7)
771#define OASTARTTRIG6_INVERT_A_8 (1 << 8)
772#define OASTARTTRIG6_INVERT_A_9 (1 << 9)
773#define OASTARTTRIG6_INVERT_A_10 (1 << 10)
774#define OASTARTTRIG6_INVERT_A_11 (1 << 11)
775#define OASTARTTRIG6_INVERT_A_12 (1 << 12)
776#define OASTARTTRIG6_INVERT_A_13 (1 << 13)
777#define OASTARTTRIG6_INVERT_A_14 (1 << 14)
778#define OASTARTTRIG6_INVERT_A_15 (1 << 15)
779#define OASTARTTRIG6_INVERT_B_0 (1 << 16)
780#define OASTARTTRIG6_INVERT_B_1 (1 << 17)
781#define OASTARTTRIG6_INVERT_B_2 (1 << 18)
782#define OASTARTTRIG6_INVERT_B_3 (1 << 19)
783#define OASTARTTRIG6_INVERT_C_0 (1 << 20)
784#define OASTARTTRIG6_INVERT_C_1 (1 << 21)
785#define OASTARTTRIG6_INVERT_D_0 (1 << 22)
786#define OASTARTTRIG6_THRESHOLD_ENABLE (1 << 23)
787#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1 << 24)
788#define OASTARTTRIG6_EVENT_SELECT_4 (1 << 28)
789#define OASTARTTRIG6_EVENT_SELECT_5 (1 << 29)
790#define OASTARTTRIG6_EVENT_SELECT_6 (1 << 30)
791#define OASTARTTRIG6_EVENT_SELECT_7 (1 << 31)
Robert Braggd7965152016-11-07 19:49:52 +0000792
793#define OASTARTTRIG7 _MMIO(0x2728)
794#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
795#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
796#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
797#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
798#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
799#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
800#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
801#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
802#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
803
804#define OASTARTTRIG8 _MMIO(0x272c)
805#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
806#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
807#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
808#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
809#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
810#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
811#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
812#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
813#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
814
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100815#define OAREPORTTRIG1 _MMIO(0x2740)
816#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
817#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
818
819#define OAREPORTTRIG2 _MMIO(0x2744)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700820#define OAREPORTTRIG2_INVERT_A_0 (1 << 0)
821#define OAREPORTTRIG2_INVERT_A_1 (1 << 1)
822#define OAREPORTTRIG2_INVERT_A_2 (1 << 2)
823#define OAREPORTTRIG2_INVERT_A_3 (1 << 3)
824#define OAREPORTTRIG2_INVERT_A_4 (1 << 4)
825#define OAREPORTTRIG2_INVERT_A_5 (1 << 5)
826#define OAREPORTTRIG2_INVERT_A_6 (1 << 6)
827#define OAREPORTTRIG2_INVERT_A_7 (1 << 7)
828#define OAREPORTTRIG2_INVERT_A_8 (1 << 8)
829#define OAREPORTTRIG2_INVERT_A_9 (1 << 9)
830#define OAREPORTTRIG2_INVERT_A_10 (1 << 10)
831#define OAREPORTTRIG2_INVERT_A_11 (1 << 11)
832#define OAREPORTTRIG2_INVERT_A_12 (1 << 12)
833#define OAREPORTTRIG2_INVERT_A_13 (1 << 13)
834#define OAREPORTTRIG2_INVERT_A_14 (1 << 14)
835#define OAREPORTTRIG2_INVERT_A_15 (1 << 15)
836#define OAREPORTTRIG2_INVERT_B_0 (1 << 16)
837#define OAREPORTTRIG2_INVERT_B_1 (1 << 17)
838#define OAREPORTTRIG2_INVERT_B_2 (1 << 18)
839#define OAREPORTTRIG2_INVERT_B_3 (1 << 19)
840#define OAREPORTTRIG2_INVERT_C_0 (1 << 20)
841#define OAREPORTTRIG2_INVERT_C_1 (1 << 21)
842#define OAREPORTTRIG2_INVERT_D_0 (1 << 22)
843#define OAREPORTTRIG2_THRESHOLD_ENABLE (1 << 23)
844#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31)
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100845
846#define OAREPORTTRIG3 _MMIO(0x2748)
847#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
848#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
849#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
850#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
851#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
852#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
853#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
854#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
855#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
856
857#define OAREPORTTRIG4 _MMIO(0x274c)
858#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
859#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
860#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
861#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
862#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
863#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
864#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
865#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
866#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
867
868#define OAREPORTTRIG5 _MMIO(0x2750)
869#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
870#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
871
872#define OAREPORTTRIG6 _MMIO(0x2754)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700873#define OAREPORTTRIG6_INVERT_A_0 (1 << 0)
874#define OAREPORTTRIG6_INVERT_A_1 (1 << 1)
875#define OAREPORTTRIG6_INVERT_A_2 (1 << 2)
876#define OAREPORTTRIG6_INVERT_A_3 (1 << 3)
877#define OAREPORTTRIG6_INVERT_A_4 (1 << 4)
878#define OAREPORTTRIG6_INVERT_A_5 (1 << 5)
879#define OAREPORTTRIG6_INVERT_A_6 (1 << 6)
880#define OAREPORTTRIG6_INVERT_A_7 (1 << 7)
881#define OAREPORTTRIG6_INVERT_A_8 (1 << 8)
882#define OAREPORTTRIG6_INVERT_A_9 (1 << 9)
883#define OAREPORTTRIG6_INVERT_A_10 (1 << 10)
884#define OAREPORTTRIG6_INVERT_A_11 (1 << 11)
885#define OAREPORTTRIG6_INVERT_A_12 (1 << 12)
886#define OAREPORTTRIG6_INVERT_A_13 (1 << 13)
887#define OAREPORTTRIG6_INVERT_A_14 (1 << 14)
888#define OAREPORTTRIG6_INVERT_A_15 (1 << 15)
889#define OAREPORTTRIG6_INVERT_B_0 (1 << 16)
890#define OAREPORTTRIG6_INVERT_B_1 (1 << 17)
891#define OAREPORTTRIG6_INVERT_B_2 (1 << 18)
892#define OAREPORTTRIG6_INVERT_B_3 (1 << 19)
893#define OAREPORTTRIG6_INVERT_C_0 (1 << 20)
894#define OAREPORTTRIG6_INVERT_C_1 (1 << 21)
895#define OAREPORTTRIG6_INVERT_D_0 (1 << 22)
896#define OAREPORTTRIG6_THRESHOLD_ENABLE (1 << 23)
897#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31)
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100898
899#define OAREPORTTRIG7 _MMIO(0x2758)
900#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
901#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
902#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
903#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
904#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
905#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
906#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
907#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
908#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
909
910#define OAREPORTTRIG8 _MMIO(0x275c)
911#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
912#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
913#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
914#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
915#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
916#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
917#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
918#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
919#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
920
Robert Braggd7965152016-11-07 19:49:52 +0000921/* CECX_0 */
922#define OACEC_COMPARE_LESS_OR_EQUAL 6
923#define OACEC_COMPARE_NOT_EQUAL 5
924#define OACEC_COMPARE_LESS_THAN 4
925#define OACEC_COMPARE_GREATER_OR_EQUAL 3
926#define OACEC_COMPARE_EQUAL 2
927#define OACEC_COMPARE_GREATER_THAN 1
928#define OACEC_COMPARE_ANY_EQUAL 0
929
930#define OACEC_COMPARE_VALUE_MASK 0xffff
931#define OACEC_COMPARE_VALUE_SHIFT 3
932
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700933#define OACEC_SELECT_NOA (0 << 19)
934#define OACEC_SELECT_PREV (1 << 19)
935#define OACEC_SELECT_BOOLEAN (2 << 19)
Robert Braggd7965152016-11-07 19:49:52 +0000936
937/* CECX_1 */
938#define OACEC_MASK_MASK 0xffff
939#define OACEC_CONSIDERATIONS_MASK 0xffff
940#define OACEC_CONSIDERATIONS_SHIFT 16
941
942#define OACEC0_0 _MMIO(0x2770)
943#define OACEC0_1 _MMIO(0x2774)
944#define OACEC1_0 _MMIO(0x2778)
945#define OACEC1_1 _MMIO(0x277c)
946#define OACEC2_0 _MMIO(0x2780)
947#define OACEC2_1 _MMIO(0x2784)
948#define OACEC3_0 _MMIO(0x2788)
949#define OACEC3_1 _MMIO(0x278c)
950#define OACEC4_0 _MMIO(0x2790)
951#define OACEC4_1 _MMIO(0x2794)
952#define OACEC5_0 _MMIO(0x2798)
953#define OACEC5_1 _MMIO(0x279c)
954#define OACEC6_0 _MMIO(0x27a0)
955#define OACEC6_1 _MMIO(0x27a4)
956#define OACEC7_0 _MMIO(0x27a8)
957#define OACEC7_1 _MMIO(0x27ac)
958
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100959/* OA perf counters */
960#define OA_PERFCNT1_LO _MMIO(0x91B8)
961#define OA_PERFCNT1_HI _MMIO(0x91BC)
962#define OA_PERFCNT2_LO _MMIO(0x91C0)
963#define OA_PERFCNT2_HI _MMIO(0x91C4)
Lionel Landwerlin95690a02017-11-10 19:08:43 +0000964#define OA_PERFCNT3_LO _MMIO(0x91C8)
965#define OA_PERFCNT3_HI _MMIO(0x91CC)
966#define OA_PERFCNT4_LO _MMIO(0x91D8)
967#define OA_PERFCNT4_HI _MMIO(0x91DC)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100968
969#define OA_PERFMATRIX_LO _MMIO(0x91C8)
970#define OA_PERFMATRIX_HI _MMIO(0x91CC)
971
972/* RPM unit config (Gen8+) */
973#define RPM_CONFIG0 _MMIO(0x0D00)
Lionel Landwerlindab91782017-11-10 19:08:44 +0000974#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
975#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
976#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
977#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
Paulo Zanonid775a7b2018-01-09 21:28:35 -0200978#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
979#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
980#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0
981#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1
982#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2
983#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3
Lionel Landwerlindab91782017-11-10 19:08:44 +0000984#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
985#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
986
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100987#define RPM_CONFIG1 _MMIO(0x0D04)
Lionel Landwerlin95690a02017-11-10 19:08:43 +0000988#define GEN10_GT_NOA_ENABLE (1 << 9)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100989
Lionel Landwerlindab91782017-11-10 19:08:44 +0000990/* GPM unit config (Gen9+) */
991#define CTC_MODE _MMIO(0xA26C)
992#define CTC_SOURCE_PARAMETER_MASK 1
993#define CTC_SOURCE_CRYSTAL_CLOCK 0
994#define CTC_SOURCE_DIVIDE_LOGIC 1
995#define CTC_SHIFT_PARAMETER_SHIFT 1
996#define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
997
Lionel Landwerlin58885762017-11-10 19:08:42 +0000998/* RCP unit config (Gen8+) */
999#define RCP_CONFIG _MMIO(0x0D08)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001000
Lionel Landwerlina54b19f2017-11-10 19:08:39 +00001001/* NOA (HSW) */
1002#define HSW_MBVID2_NOA0 _MMIO(0x9E80)
1003#define HSW_MBVID2_NOA1 _MMIO(0x9E84)
1004#define HSW_MBVID2_NOA2 _MMIO(0x9E88)
1005#define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
1006#define HSW_MBVID2_NOA4 _MMIO(0x9E90)
1007#define HSW_MBVID2_NOA5 _MMIO(0x9E94)
1008#define HSW_MBVID2_NOA6 _MMIO(0x9E98)
1009#define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
1010#define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
1011#define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
1012
1013#define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
1014
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001015/* NOA (Gen8+) */
1016#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
1017
1018#define MICRO_BP0_0 _MMIO(0x9800)
1019#define MICRO_BP0_2 _MMIO(0x9804)
1020#define MICRO_BP0_1 _MMIO(0x9808)
1021
1022#define MICRO_BP1_0 _MMIO(0x980C)
1023#define MICRO_BP1_2 _MMIO(0x9810)
1024#define MICRO_BP1_1 _MMIO(0x9814)
1025
1026#define MICRO_BP2_0 _MMIO(0x9818)
1027#define MICRO_BP2_2 _MMIO(0x981C)
1028#define MICRO_BP2_1 _MMIO(0x9820)
1029
1030#define MICRO_BP3_0 _MMIO(0x9824)
1031#define MICRO_BP3_2 _MMIO(0x9828)
1032#define MICRO_BP3_1 _MMIO(0x982C)
1033
1034#define MICRO_BP_TRIGGER _MMIO(0x9830)
1035#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
1036#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
1037#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
1038
1039#define GDT_CHICKEN_BITS _MMIO(0x9840)
1040#define GT_NOA_ENABLE 0x00000080
1041
1042#define NOA_DATA _MMIO(0x986C)
1043#define NOA_WRITE _MMIO(0x9888)
Lionel Landwerlinbf210f62019-06-02 01:58:45 +03001044#define GEN10_NOA_WRITE_HIGH _MMIO(0x9884)
Kenneth Graunke180b8132014-03-25 22:52:03 -07001045
Brad Volkin220375a2014-02-18 10:15:51 -08001046#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
1047#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001048#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
Brad Volkin220375a2014-02-18 10:15:51 -08001049
Brad Volkin5947de92014-02-18 10:15:50 -08001050/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001051 * Reset registers
1052 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001053#define DEBUG_RESET_I830 _MMIO(0x6070)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001054#define DEBUG_RESET_FULL (1 << 7)
1055#define DEBUG_RESET_RENDER (1 << 8)
1056#define DEBUG_RESET_DISPLAY (1 << 9)
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001057
Jesse Barnes57f350b2012-03-28 13:39:25 -07001058/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001059 * IOSF sideband
1060 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001061#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001062#define IOSF_DEVFN_SHIFT 24
1063#define IOSF_OPCODE_SHIFT 16
1064#define IOSF_PORT_SHIFT 8
1065#define IOSF_BYTE_ENABLES_SHIFT 4
1066#define IOSF_BAR_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001067#define IOSF_SB_BUSY (1 << 0)
Jani Nikula4688d452016-02-04 12:50:53 +02001068#define IOSF_PORT_BUNIT 0x03
1069#define IOSF_PORT_PUNIT 0x04
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001070#define IOSF_PORT_NC 0x11
1071#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +03001072#define IOSF_PORT_GPIO_NC 0x13
1073#define IOSF_PORT_CCK 0x14
Jani Nikula4688d452016-02-04 12:50:53 +02001074#define IOSF_PORT_DPIO_2 0x1a
1075#define IOSF_PORT_FLISDSI 0x1b
Deepak Mdfb19ed2016-02-04 18:55:15 +02001076#define IOSF_PORT_GPIO_SC 0x48
1077#define IOSF_PORT_GPIO_SUS 0xa8
Jani Nikula4688d452016-02-04 12:50:53 +02001078#define IOSF_PORT_CCU 0xa9
Jani Nikula7071af92016-03-18 13:11:15 +02001079#define CHV_IOSF_PORT_GPIO_N 0x13
1080#define CHV_IOSF_PORT_GPIO_SE 0x48
1081#define CHV_IOSF_PORT_GPIO_E 0xa8
1082#define CHV_IOSF_PORT_GPIO_SW 0xb2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001083#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
1084#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001085
Jesse Barnes30a970c2013-11-04 13:48:12 -08001086/* See configdb bunit SB addr map */
1087#define BUNIT_REG_BISOC 0x11
1088
Ville Syrjälä5e0b66972018-11-29 19:55:04 +02001089/* PUNIT_REG_*SSPM0 */
1090#define _SSPM0_SSC(val) ((val) << 0)
1091#define SSPM0_SSC_MASK _SSPM0_SSC(0x3)
1092#define SSPM0_SSC_PWR_ON _SSPM0_SSC(0x0)
1093#define SSPM0_SSC_CLK_GATE _SSPM0_SSC(0x1)
1094#define SSPM0_SSC_RESET _SSPM0_SSC(0x2)
1095#define SSPM0_SSC_PWR_GATE _SSPM0_SSC(0x3)
1096#define _SSPM0_SSS(val) ((val) << 24)
1097#define SSPM0_SSS_MASK _SSPM0_SSS(0x3)
1098#define SSPM0_SSS_PWR_ON _SSPM0_SSS(0x0)
1099#define SSPM0_SSS_CLK_GATE _SSPM0_SSS(0x1)
1100#define SSPM0_SSS_RESET _SSPM0_SSS(0x2)
1101#define SSPM0_SSS_PWR_GATE _SSPM0_SSS(0x3)
1102
1103/* PUNIT_REG_*SSPM1 */
1104#define SSPM1_FREQSTAT_SHIFT 24
1105#define SSPM1_FREQSTAT_MASK (0x1f << SSPM1_FREQSTAT_SHIFT)
1106#define SSPM1_FREQGUAR_SHIFT 8
1107#define SSPM1_FREQGUAR_MASK (0x1f << SSPM1_FREQGUAR_SHIFT)
1108#define SSPM1_FREQ_SHIFT 0
1109#define SSPM1_FREQ_MASK (0x1f << SSPM1_FREQ_SHIFT)
1110
1111#define PUNIT_REG_VEDSSPM0 0x32
1112#define PUNIT_REG_VEDSSPM1 0x33
1113
Ville Syrjäläc11b8132018-11-29 19:55:03 +02001114#define PUNIT_REG_DSPSSPM 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +03001115#define DSPFREQSTAT_SHIFT_CHV 24
1116#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1117#define DSPFREQGUAR_SHIFT_CHV 8
1118#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -08001119#define DSPFREQSTAT_SHIFT 30
1120#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1121#define DSPFREQGUAR_SHIFT 14
1122#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +02001123#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1124#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1125#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +03001126#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1127#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1128#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1129#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1130#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1131#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1132#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1133#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1134#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1135#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1136#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1137#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +02001138
Ville Syrjälä5e0b66972018-11-29 19:55:04 +02001139#define PUNIT_REG_ISPSSPM0 0x39
1140#define PUNIT_REG_ISPSSPM1 0x3a
1141
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001142#define PUNIT_REG_PWRGT_CTRL 0x60
1143#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deakd13dd052018-08-06 12:58:38 +03001144#define PUNIT_PWRGT_MASK(pw_idx) (3 << ((pw_idx) * 2))
1145#define PUNIT_PWRGT_PWR_ON(pw_idx) (0 << ((pw_idx) * 2))
1146#define PUNIT_PWRGT_CLK_GATE(pw_idx) (1 << ((pw_idx) * 2))
1147#define PUNIT_PWRGT_RESET(pw_idx) (2 << ((pw_idx) * 2))
1148#define PUNIT_PWRGT_PWR_GATE(pw_idx) (3 << ((pw_idx) * 2))
1149
1150#define PUNIT_PWGT_IDX_RENDER 0
1151#define PUNIT_PWGT_IDX_MEDIA 1
1152#define PUNIT_PWGT_IDX_DISP2D 3
1153#define PUNIT_PWGT_IDX_DPIO_CMN_BC 5
1154#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_01 6
1155#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_23 7
1156#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_01 8
1157#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_23 9
1158#define PUNIT_PWGT_IDX_DPIO_RX0 10
1159#define PUNIT_PWGT_IDX_DPIO_RX1 11
1160#define PUNIT_PWGT_IDX_DPIO_CMN_D 12
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001161
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001162#define PUNIT_REG_GPU_LFM 0xd3
1163#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1164#define PUNIT_REG_GPU_FREQ_STS 0xd8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001165#define GPLLENABLE (1 << 4)
1166#define GENFREQSTATUS (1 << 0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001167#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -04001168#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001169
1170#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1171#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1172
Deepak S095acd52015-01-17 11:05:59 +05301173#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1174#define FB_GFX_FREQ_FUSE_MASK 0xff
1175#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1176#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1177#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1178
1179#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1180#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1181
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +02001182#define PUNIT_REG_DDR_SETUP2 0x139
1183#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1184#define FORCE_DDR_LOW_FREQ (1 << 1)
1185#define FORCE_DDR_HIGH_FREQ (1 << 0)
1186
Deepak S2b6b3a02014-05-27 15:59:30 +05301187#define PUNIT_GPU_STATUS_REG 0xdb
1188#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1189#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1190#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1191#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1192
1193#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1194#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1195#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1196
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001197#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1198#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1199#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1200#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1201#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1202#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1203#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1204#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1205#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1206#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1207
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07001208#define VLV_TURBO_SOC_OVERRIDE 0x04
1209#define VLV_OVERRIDE_EN 1
1210#define VLV_SOC_TDP_EN (1 << 1)
1211#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1212#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
Deepak S3ef62342015-04-29 08:36:24 +05301213
ymohanmabe4fc042013-08-27 23:40:56 +03001214/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001215#define CCK_FUSE_REG 0x8
1216#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +03001217#define CCK_REG_DSI_PLL_FUSE 0x44
1218#define CCK_REG_DSI_PLL_CONTROL 0x48
1219#define DSI_PLL_VCO_EN (1 << 31)
1220#define DSI_PLL_LDO_GATE (1 << 30)
1221#define DSI_PLL_P1_POST_DIV_SHIFT 17
1222#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1223#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1224#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1225#define DSI_PLL_MUX_MASK (3 << 9)
1226#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1227#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1228#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1229#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1230#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1231#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1232#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1233#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1234#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1235#define DSI_PLL_LOCK (1 << 0)
1236#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1237#define DSI_PLL_LFSR (1 << 31)
1238#define DSI_PLL_FRACTION_EN (1 << 30)
1239#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1240#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1241#define DSI_PLL_USYNC_CNT_SHIFT 18
1242#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1243#define DSI_PLL_N1_DIV_SHIFT 16
1244#define DSI_PLL_N1_DIV_MASK (3 << 16)
1245#define DSI_PLL_M1_DIV_SHIFT 0
1246#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001247#define CCK_CZ_CLOCK_CONTROL 0x62
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001248#define CCK_GPLL_CLOCK_CONTROL 0x67
Jesse Barnes30a970c2013-11-04 13:48:12 -08001249#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä35d38d12016-03-02 17:22:16 +02001250#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
Vandana Kannan87d5d252015-09-24 23:29:17 +03001251#define CCK_TRUNK_FORCE_ON (1 << 17)
1252#define CCK_TRUNK_FORCE_OFF (1 << 16)
1253#define CCK_FREQUENCY_STATUS (0x1f << 8)
1254#define CCK_FREQUENCY_STATUS_SHIFT 8
1255#define CCK_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +03001256
Ander Conselvan de Oliveiraf38861b2016-10-06 19:22:18 +03001257/* DPIO registers */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001258#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001259
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001260#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001261#define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */
1262#define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */
1263#define DPIO_SFR_BYPASS (1 << 1)
1264#define DPIO_CMNRST (1 << 0)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001265
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001266#define DPIO_PHY(pipe) ((pipe) >> 1)
1267#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1268
Daniel Vetter598fac62013-04-18 22:01:46 +02001269/*
1270 * Per pipe/PLL DPIO regs
1271 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001272#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -07001273#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +02001274#define DPIO_POST_DIV_DAC 0
1275#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1276#define DPIO_POST_DIV_LVDS1 2
1277#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001278#define DPIO_K_SHIFT (24) /* 4 bits */
1279#define DPIO_P1_SHIFT (21) /* 3 bits */
1280#define DPIO_P2_SHIFT (16) /* 5 bits */
1281#define DPIO_N_SHIFT (12) /* 4 bits */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001282#define DPIO_ENABLE_CALIBRATION (1 << 11)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001283#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1284#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001285#define _VLV_PLL_DW3_CH1 0x802c
1286#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001287
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001288#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -07001289#define DPIO_REFSEL_OVERRIDE 27
1290#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1291#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1292#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301293#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001294#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1295#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001296#define _VLV_PLL_DW5_CH1 0x8034
1297#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001298
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001299#define _VLV_PLL_DW7_CH0 0x801c
1300#define _VLV_PLL_DW7_CH1 0x803c
1301#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001302
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001303#define _VLV_PLL_DW8_CH0 0x8040
1304#define _VLV_PLL_DW8_CH1 0x8060
1305#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001306
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001307#define VLV_PLL_DW9_BCAST 0xc044
1308#define _VLV_PLL_DW9_CH0 0x8044
1309#define _VLV_PLL_DW9_CH1 0x8064
1310#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001311
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001312#define _VLV_PLL_DW10_CH0 0x8048
1313#define _VLV_PLL_DW10_CH1 0x8068
1314#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001315
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001316#define _VLV_PLL_DW11_CH0 0x804c
1317#define _VLV_PLL_DW11_CH1 0x806c
1318#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001319
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001320/* Spec for ref block start counts at DW10 */
1321#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +02001322
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001323#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001324
Daniel Vetter598fac62013-04-18 22:01:46 +02001325/*
1326 * Per DDI channel DPIO regs
1327 */
1328
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001329#define _VLV_PCS_DW0_CH0 0x8200
1330#define _VLV_PCS_DW0_CH1 0x8400
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001331#define DPIO_PCS_TX_LANE2_RESET (1 << 16)
1332#define DPIO_PCS_TX_LANE1_RESET (1 << 7)
1333#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4)
1334#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001335#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001336
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001337#define _VLV_PCS01_DW0_CH0 0x200
1338#define _VLV_PCS23_DW0_CH0 0x400
1339#define _VLV_PCS01_DW0_CH1 0x2600
1340#define _VLV_PCS23_DW0_CH1 0x2800
1341#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1342#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1343
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001344#define _VLV_PCS_DW1_CH0 0x8204
1345#define _VLV_PCS_DW1_CH1 0x8404
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001346#define CHV_PCS_REQ_SOFTRESET_EN (1 << 23)
1347#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
1348#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
Daniel Vetter598fac62013-04-18 22:01:46 +02001349#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001350#define DPIO_PCS_CLK_SOFT_RESET (1 << 5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001351#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001352
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001353#define _VLV_PCS01_DW1_CH0 0x204
1354#define _VLV_PCS23_DW1_CH0 0x404
1355#define _VLV_PCS01_DW1_CH1 0x2604
1356#define _VLV_PCS23_DW1_CH1 0x2804
1357#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1358#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1359
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001360#define _VLV_PCS_DW8_CH0 0x8220
1361#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +03001362#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1363#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001364#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001365
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001366#define _VLV_PCS01_DW8_CH0 0x0220
1367#define _VLV_PCS23_DW8_CH0 0x0420
1368#define _VLV_PCS01_DW8_CH1 0x2620
1369#define _VLV_PCS23_DW8_CH1 0x2820
1370#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1371#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001372
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001373#define _VLV_PCS_DW9_CH0 0x8224
1374#define _VLV_PCS_DW9_CH1 0x8424
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001375#define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13)
1376#define DPIO_PCS_TX2MARGIN_000 (0 << 13)
1377#define DPIO_PCS_TX2MARGIN_101 (1 << 13)
1378#define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10)
1379#define DPIO_PCS_TX1MARGIN_000 (0 << 10)
1380#define DPIO_PCS_TX1MARGIN_101 (1 << 10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001381#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001382
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001383#define _VLV_PCS01_DW9_CH0 0x224
1384#define _VLV_PCS23_DW9_CH0 0x424
1385#define _VLV_PCS01_DW9_CH1 0x2624
1386#define _VLV_PCS23_DW9_CH1 0x2824
1387#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1388#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1389
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001390#define _CHV_PCS_DW10_CH0 0x8228
1391#define _CHV_PCS_DW10_CH1 0x8428
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001392#define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30)
1393#define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31)
1394#define DPIO_PCS_TX2DEEMP_MASK (0xf << 24)
1395#define DPIO_PCS_TX2DEEMP_9P5 (0 << 24)
1396#define DPIO_PCS_TX2DEEMP_6P0 (2 << 24)
1397#define DPIO_PCS_TX1DEEMP_MASK (0xf << 16)
1398#define DPIO_PCS_TX1DEEMP_9P5 (0 << 16)
1399#define DPIO_PCS_TX1DEEMP_6P0 (2 << 16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001400#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1401
Ville Syrjälä1966e592014-04-09 13:29:04 +03001402#define _VLV_PCS01_DW10_CH0 0x0228
1403#define _VLV_PCS23_DW10_CH0 0x0428
1404#define _VLV_PCS01_DW10_CH1 0x2628
1405#define _VLV_PCS23_DW10_CH1 0x2828
1406#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1407#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1408
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001409#define _VLV_PCS_DW11_CH0 0x822c
1410#define _VLV_PCS_DW11_CH1 0x842c
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001411#define DPIO_TX2_STAGGER_MASK(x) ((x) << 24)
1412#define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3)
1413#define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1)
1414#define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001415#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001416
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001417#define _VLV_PCS01_DW11_CH0 0x022c
1418#define _VLV_PCS23_DW11_CH0 0x042c
1419#define _VLV_PCS01_DW11_CH1 0x262c
1420#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +03001421#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1422#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001423
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001424#define _VLV_PCS01_DW12_CH0 0x0230
1425#define _VLV_PCS23_DW12_CH0 0x0430
1426#define _VLV_PCS01_DW12_CH1 0x2630
1427#define _VLV_PCS23_DW12_CH1 0x2830
1428#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1429#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1430
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001431#define _VLV_PCS_DW12_CH0 0x8230
1432#define _VLV_PCS_DW12_CH1 0x8430
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001433#define DPIO_TX2_STAGGER_MULT(x) ((x) << 20)
1434#define DPIO_TX1_STAGGER_MULT(x) ((x) << 16)
1435#define DPIO_TX1_STAGGER_MASK(x) ((x) << 8)
1436#define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6)
1437#define DPIO_LANESTAGGER_STRAP(x) ((x) << 0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001438#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001439
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001440#define _VLV_PCS_DW14_CH0 0x8238
1441#define _VLV_PCS_DW14_CH1 0x8438
1442#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001443
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001444#define _VLV_PCS_DW23_CH0 0x825c
1445#define _VLV_PCS_DW23_CH1 0x845c
1446#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001447
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001448#define _VLV_TX_DW2_CH0 0x8288
1449#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001450#define DPIO_SWING_MARGIN000_SHIFT 16
1451#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001452#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001453#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001454
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001455#define _VLV_TX_DW3_CH0 0x828c
1456#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001457/* The following bit for CHV phy */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001458#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001459#define DPIO_SWING_MARGIN101_SHIFT 16
1460#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001461#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1462
1463#define _VLV_TX_DW4_CH0 0x8290
1464#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001465#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1466#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001467#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1468#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001469#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1470
1471#define _VLV_TX3_DW4_CH0 0x690
1472#define _VLV_TX3_DW4_CH1 0x2a90
1473#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1474
1475#define _VLV_TX_DW5_CH0 0x8294
1476#define _VLV_TX_DW5_CH1 0x8494
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001477#define DPIO_TX_OCALINIT_EN (1 << 31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001478#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001479
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001480#define _VLV_TX_DW11_CH0 0x82ac
1481#define _VLV_TX_DW11_CH1 0x84ac
1482#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001483
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001484#define _VLV_TX_DW14_CH0 0x82b8
1485#define _VLV_TX_DW14_CH1 0x84b8
1486#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301487
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001488/* CHV dpPhy registers */
1489#define _CHV_PLL_DW0_CH0 0x8000
1490#define _CHV_PLL_DW0_CH1 0x8180
1491#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1492
1493#define _CHV_PLL_DW1_CH0 0x8004
1494#define _CHV_PLL_DW1_CH1 0x8184
1495#define DPIO_CHV_N_DIV_SHIFT 8
1496#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1497#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1498
1499#define _CHV_PLL_DW2_CH0 0x8008
1500#define _CHV_PLL_DW2_CH1 0x8188
1501#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1502
1503#define _CHV_PLL_DW3_CH0 0x800c
1504#define _CHV_PLL_DW3_CH1 0x818c
1505#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1506#define DPIO_CHV_FIRST_MOD (0 << 8)
1507#define DPIO_CHV_SECOND_MOD (1 << 8)
1508#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301509#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001510#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1511
1512#define _CHV_PLL_DW6_CH0 0x8018
1513#define _CHV_PLL_DW6_CH1 0x8198
1514#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1515#define DPIO_CHV_INT_COEFF_SHIFT 8
1516#define DPIO_CHV_PROP_COEFF_SHIFT 0
1517#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1518
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301519#define _CHV_PLL_DW8_CH0 0x8020
1520#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301521#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1522#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301523#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1524
1525#define _CHV_PLL_DW9_CH0 0x8024
1526#define _CHV_PLL_DW9_CH1 0x81A4
1527#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301528#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301529#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1530#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1531
Ville Syrjälä6669e392015-07-08 23:46:00 +03001532#define _CHV_CMN_DW0_CH0 0x8100
1533#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1534#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1535#define DPIO_ALLDL_POWERDOWN (1 << 1)
1536#define DPIO_ANYDL_POWERDOWN (1 << 0)
1537
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001538#define _CHV_CMN_DW5_CH0 0x8114
1539#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1540#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1541#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1542#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1543#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1544#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1545#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1546#define CHV_BUFLEFTENA1_MASK (3 << 22)
1547
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001548#define _CHV_CMN_DW13_CH0 0x8134
1549#define _CHV_CMN_DW0_CH1 0x8080
1550#define DPIO_CHV_S1_DIV_SHIFT 21
1551#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1552#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1553#define DPIO_CHV_K_DIV_SHIFT 4
1554#define DPIO_PLL_FREQLOCK (1 << 1)
1555#define DPIO_PLL_LOCK (1 << 0)
1556#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1557
1558#define _CHV_CMN_DW14_CH0 0x8138
1559#define _CHV_CMN_DW1_CH1 0x8084
1560#define DPIO_AFC_RECAL (1 << 14)
1561#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001562#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1563#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1564#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1565#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1566#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1567#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1568#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1569#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001570#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1571
Ville Syrjälä9197c882014-04-09 13:29:05 +03001572#define _CHV_CMN_DW19_CH0 0x814c
1573#define _CHV_CMN_DW6_CH1 0x8098
Ville Syrjälä6669e392015-07-08 23:46:00 +03001574#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1575#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001576#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
Ville Syrjälä9197c882014-04-09 13:29:05 +03001577#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001578
Ville Syrjälä9197c882014-04-09 13:29:05 +03001579#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1580
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001581#define CHV_CMN_DW28 0x8170
1582#define DPIO_CL1POWERDOWNEN (1 << 23)
1583#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
Ville Syrjäläee279212015-07-08 23:45:57 +03001584#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1585#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1586#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1587#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001588
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001589#define CHV_CMN_DW30 0x8178
Ville Syrjälä3e288782015-07-08 23:45:58 +03001590#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001591#define DPIO_LRC_BYPASS (1 << 3)
1592
1593#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1594 (lane) * 0x200 + (offset))
1595
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001596#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1597#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1598#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1599#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1600#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1601#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1602#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1603#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1604#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1605#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1606#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001607#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1608#define DPIO_FRC_LATENCY_SHFIT 8
1609#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1610#define DPIO_UPAR_SHIFT 30
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301611
1612/* BXT PHY registers */
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001613#define _BXT_PHY0_BASE 0x6C000
1614#define _BXT_PHY1_BASE 0x162000
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001615#define _BXT_PHY2_BASE 0x163000
1616#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1617 _BXT_PHY1_BASE, \
1618 _BXT_PHY2_BASE)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001619
1620#define _BXT_PHY(phy, reg) \
1621 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1622
1623#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1624 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1625 (reg_ch1) - _BXT_PHY0_BASE))
1626#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1627 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301628
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001629#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
Uma Shankar1881a422017-01-25 19:43:23 +05301630#define MIPIO_RST_CTRL (1 << 2)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301631
Imre Deake93da0a2016-06-13 16:44:37 +03001632#define _BXT_PHY_CTL_DDI_A 0x64C00
1633#define _BXT_PHY_CTL_DDI_B 0x64C10
1634#define _BXT_PHY_CTL_DDI_C 0x64C20
1635#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1636#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1637#define BXT_PHY_LANE_ENABLED (1 << 8)
1638#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1639 _BXT_PHY_CTL_DDI_B)
1640
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301641#define _PHY_CTL_FAMILY_EDP 0x64C80
1642#define _PHY_CTL_FAMILY_DDI 0x64C90
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001643#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301644#define COMMON_RESET_DIS (1 << 31)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001645#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1646 _PHY_CTL_FAMILY_EDP, \
1647 _PHY_CTL_FAMILY_DDI_C)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301648
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301649/* BXT PHY PLL registers */
1650#define _PORT_PLL_A 0x46074
1651#define _PORT_PLL_B 0x46078
1652#define _PORT_PLL_C 0x4607c
1653#define PORT_PLL_ENABLE (1 << 31)
1654#define PORT_PLL_LOCK (1 << 30)
1655#define PORT_PLL_REF_SEL (1 << 27)
Madhav Chauhanf7044dd2016-12-02 10:23:53 +02001656#define PORT_PLL_POWER_ENABLE (1 << 26)
1657#define PORT_PLL_POWER_STATE (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001658#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301659
1660#define _PORT_PLL_EBB_0_A 0x162034
1661#define _PORT_PLL_EBB_0_B 0x6C034
1662#define _PORT_PLL_EBB_0_C 0x6C340
Imre Deakaa610dc2015-06-22 23:35:52 +03001663#define PORT_PLL_P1_SHIFT 13
1664#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1665#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1666#define PORT_PLL_P2_SHIFT 8
1667#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1668#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001669#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1670 _PORT_PLL_EBB_0_B, \
1671 _PORT_PLL_EBB_0_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301672
1673#define _PORT_PLL_EBB_4_A 0x162038
1674#define _PORT_PLL_EBB_4_B 0x6C038
1675#define _PORT_PLL_EBB_4_C 0x6C344
1676#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1677#define PORT_PLL_RECALIBRATE (1 << 14)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001678#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1679 _PORT_PLL_EBB_4_B, \
1680 _PORT_PLL_EBB_4_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301681
1682#define _PORT_PLL_0_A 0x162100
1683#define _PORT_PLL_0_B 0x6C100
1684#define _PORT_PLL_0_C 0x6C380
1685/* PORT_PLL_0_A */
1686#define PORT_PLL_M2_MASK 0xFF
1687/* PORT_PLL_1_A */
Imre Deakaa610dc2015-06-22 23:35:52 +03001688#define PORT_PLL_N_SHIFT 8
1689#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1690#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301691/* PORT_PLL_2_A */
1692#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1693/* PORT_PLL_3_A */
1694#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1695/* PORT_PLL_6_A */
1696#define PORT_PLL_PROP_COEFF_MASK 0xF
1697#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1698#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1699#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1700#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1701/* PORT_PLL_8_A */
1702#define PORT_PLL_TARGET_CNT_MASK 0x3FF
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301703/* PORT_PLL_9_A */
Imre Deak05712c12015-06-18 17:25:54 +03001704#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1705#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301706/* PORT_PLL_10_A */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001707#define PORT_PLL_DCO_AMP_OVR_EN_H (1 << 27)
Vandana Kannane6292552015-07-01 17:02:57 +05301708#define PORT_PLL_DCO_AMP_DEFAULT 15
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301709#define PORT_PLL_DCO_AMP_MASK 0x3c00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001710#define PORT_PLL_DCO_AMP(x) ((x) << 10)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001711#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1712 _PORT_PLL_0_B, \
1713 _PORT_PLL_0_C)
1714#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1715 (idx) * 4)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301716
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301717/* BXT PHY common lane registers */
1718#define _PORT_CL1CM_DW0_A 0x162000
1719#define _PORT_CL1CM_DW0_BC 0x6C000
1720#define PHY_POWER_GOOD (1 << 16)
Vandana Kannanb61e7992016-03-31 23:15:54 +05301721#define PHY_RESERVED (1 << 7)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001722#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301723
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001724#define _PORT_CL1CM_DW9_A 0x162024
1725#define _PORT_CL1CM_DW9_BC 0x6C024
1726#define IREF0RC_OFFSET_SHIFT 8
1727#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1728#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001729
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001730#define _PORT_CL1CM_DW10_A 0x162028
1731#define _PORT_CL1CM_DW10_BC 0x6C028
1732#define IREF1RC_OFFSET_SHIFT 8
1733#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1734#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
1735
1736#define _PORT_CL1CM_DW28_A 0x162070
1737#define _PORT_CL1CM_DW28_BC 0x6C070
1738#define OCL1_POWER_DOWN_EN (1 << 23)
1739#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1740#define SUS_CLK_CONFIG 0x3
1741#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
1742
1743#define _PORT_CL1CM_DW30_A 0x162078
1744#define _PORT_CL1CM_DW30_BC 0x6C078
1745#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1746#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
1747
1748/*
1749 * CNL/ICL Port/COMBO-PHY Registers
1750 */
Lucas De Marchi4e538402018-10-15 19:35:17 -07001751#define _ICL_COMBOPHY_A 0x162000
1752#define _ICL_COMBOPHY_B 0x6C000
Matt Roper0e933162019-06-25 17:03:49 -07001753#define _EHL_COMBOPHY_C 0x160000
Matt Roperdc867bc2019-07-09 11:39:32 -07001754#define _ICL_COMBOPHY(phy) _PICK(phy, _ICL_COMBOPHY_A, \
Matt Roper0e933162019-06-25 17:03:49 -07001755 _ICL_COMBOPHY_B, \
1756 _EHL_COMBOPHY_C)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001757
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001758/* CNL/ICL Port CL_DW registers */
Matt Roperdc867bc2019-07-09 11:39:32 -07001759#define _ICL_PORT_CL_DW(dw, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001760 4 * (dw))
1761
1762#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
Matt Roperdc867bc2019-07-09 11:39:32 -07001763#define ICL_PORT_CL_DW5(phy) _MMIO(_ICL_PORT_CL_DW(5, phy))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001764#define CL_POWER_DOWN_ENABLE (1 << 4)
1765#define SUS_CLOCK_CONFIG (3 << 0)
Paulo Zanoniad186f32018-02-05 13:40:43 -02001766
Matt Roperdc867bc2019-07-09 11:39:32 -07001767#define ICL_PORT_CL_DW10(phy) _MMIO(_ICL_PORT_CL_DW(10, phy))
Madhav Chauhan166869b2018-07-05 19:19:36 +05301768#define PG_SEQ_DELAY_OVERRIDE_MASK (3 << 25)
1769#define PG_SEQ_DELAY_OVERRIDE_SHIFT 25
1770#define PG_SEQ_DELAY_OVERRIDE_ENABLE (1 << 24)
1771#define PWR_UP_ALL_LANES (0x0 << 4)
1772#define PWR_DOWN_LN_3_2_1 (0xe << 4)
1773#define PWR_DOWN_LN_3_2 (0xc << 4)
1774#define PWR_DOWN_LN_3 (0x8 << 4)
1775#define PWR_DOWN_LN_2_1_0 (0x7 << 4)
1776#define PWR_DOWN_LN_1_0 (0x3 << 4)
Madhav Chauhan166869b2018-07-05 19:19:36 +05301777#define PWR_DOWN_LN_3_1 (0xa << 4)
1778#define PWR_DOWN_LN_3_1_0 (0xb << 4)
1779#define PWR_DOWN_LN_MASK (0xf << 4)
1780#define PWR_DOWN_LN_SHIFT 4
1781
Matt Roperdc867bc2019-07-09 11:39:32 -07001782#define ICL_PORT_CL_DW12(phy) _MMIO(_ICL_PORT_CL_DW(12, phy))
Imre Deak67ca07e2018-06-26 17:22:32 +03001783#define ICL_LANE_ENABLE_AUX (1 << 0)
Imre Deak67ca07e2018-06-26 17:22:32 +03001784
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001785/* CNL/ICL Port COMP_DW registers */
Lucas De Marchi4e538402018-10-15 19:35:17 -07001786#define _ICL_PORT_COMP 0x100
Matt Roperdc867bc2019-07-09 11:39:32 -07001787#define _ICL_PORT_COMP_DW(dw, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001788 _ICL_PORT_COMP + 4 * (dw))
1789
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001790#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
Matt Roperdc867bc2019-07-09 11:39:32 -07001791#define ICL_PORT_COMP_DW0(phy) _MMIO(_ICL_PORT_COMP_DW(0, phy))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001792#define COMP_INIT (1 << 31)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301793
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001794#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
Matt Roperdc867bc2019-07-09 11:39:32 -07001795#define ICL_PORT_COMP_DW1(phy) _MMIO(_ICL_PORT_COMP_DW(1, phy))
Lucas De Marchi4e538402018-10-15 19:35:17 -07001796
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001797#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
Matt Roperdc867bc2019-07-09 11:39:32 -07001798#define ICL_PORT_COMP_DW3(phy) _MMIO(_ICL_PORT_COMP_DW(3, phy))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001799#define PROCESS_INFO_DOT_0 (0 << 26)
1800#define PROCESS_INFO_DOT_1 (1 << 26)
1801#define PROCESS_INFO_DOT_4 (2 << 26)
1802#define PROCESS_INFO_MASK (7 << 26)
1803#define PROCESS_INFO_SHIFT 26
1804#define VOLTAGE_INFO_0_85V (0 << 24)
1805#define VOLTAGE_INFO_0_95V (1 << 24)
1806#define VOLTAGE_INFO_1_05V (2 << 24)
1807#define VOLTAGE_INFO_MASK (3 << 24)
1808#define VOLTAGE_INFO_SHIFT 24
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301809
Matt Roperdc867bc2019-07-09 11:39:32 -07001810#define ICL_PORT_COMP_DW8(phy) _MMIO(_ICL_PORT_COMP_DW(8, phy))
Imre Deak4361cca2019-05-24 20:35:32 +03001811#define IREFGEN (1 << 24)
1812
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001813#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
Matt Roperdc867bc2019-07-09 11:39:32 -07001814#define ICL_PORT_COMP_DW9(phy) _MMIO(_ICL_PORT_COMP_DW(9, phy))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001815
1816#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
Matt Roperdc867bc2019-07-09 11:39:32 -07001817#define ICL_PORT_COMP_DW10(phy) _MMIO(_ICL_PORT_COMP_DW(10, phy))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001818
1819/* CNL/ICL Port PCS registers */
Rodrigo Vivi04416102017-06-09 15:26:06 -07001820#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1821#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1822#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1823#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1824#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1825#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1826#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1827#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1828#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1829#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
Matt Roperdc867bc2019-07-09 11:39:32 -07001830#define CNL_PORT_PCS_DW1_GRP(phy) _MMIO(_PICK(phy, \
Rodrigo Vivi04416102017-06-09 15:26:06 -07001831 _CNL_PORT_PCS_DW1_GRP_AE, \
1832 _CNL_PORT_PCS_DW1_GRP_B, \
1833 _CNL_PORT_PCS_DW1_GRP_C, \
1834 _CNL_PORT_PCS_DW1_GRP_D, \
1835 _CNL_PORT_PCS_DW1_GRP_AE, \
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301836 _CNL_PORT_PCS_DW1_GRP_F))
Matt Roperdc867bc2019-07-09 11:39:32 -07001837#define CNL_PORT_PCS_DW1_LN0(phy) _MMIO(_PICK(phy, \
Rodrigo Vivi04416102017-06-09 15:26:06 -07001838 _CNL_PORT_PCS_DW1_LN0_AE, \
1839 _CNL_PORT_PCS_DW1_LN0_B, \
1840 _CNL_PORT_PCS_DW1_LN0_C, \
1841 _CNL_PORT_PCS_DW1_LN0_D, \
1842 _CNL_PORT_PCS_DW1_LN0_AE, \
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301843 _CNL_PORT_PCS_DW1_LN0_F))
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301844
Lucas De Marchi4e538402018-10-15 19:35:17 -07001845#define _ICL_PORT_PCS_AUX 0x300
1846#define _ICL_PORT_PCS_GRP 0x600
1847#define _ICL_PORT_PCS_LN(ln) (0x800 + (ln) * 0x100)
Matt Roperdc867bc2019-07-09 11:39:32 -07001848#define _ICL_PORT_PCS_DW_AUX(dw, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001849 _ICL_PORT_PCS_AUX + 4 * (dw))
Matt Roperdc867bc2019-07-09 11:39:32 -07001850#define _ICL_PORT_PCS_DW_GRP(dw, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001851 _ICL_PORT_PCS_GRP + 4 * (dw))
Matt Roperdc867bc2019-07-09 11:39:32 -07001852#define _ICL_PORT_PCS_DW_LN(dw, ln, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001853 _ICL_PORT_PCS_LN(ln) + 4 * (dw))
Matt Roperdc867bc2019-07-09 11:39:32 -07001854#define ICL_PORT_PCS_DW1_AUX(phy) _MMIO(_ICL_PORT_PCS_DW_AUX(1, phy))
1855#define ICL_PORT_PCS_DW1_GRP(phy) _MMIO(_ICL_PORT_PCS_DW_GRP(1, phy))
1856#define ICL_PORT_PCS_DW1_LN0(phy) _MMIO(_ICL_PORT_PCS_DW_LN(1, 0, phy))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001857#define COMMON_KEEPER_EN (1 << 26)
Vandita Kulkarni6a7bafe2019-06-19 16:31:33 -07001858#define LATENCY_OPTIM_MASK (0x3 << 2)
1859#define LATENCY_OPTIM_VAL(x) ((x) << 2)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001860
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001861/* CNL/ICL Port TX registers */
Mahesh Kumar4635b572018-03-14 13:36:52 +05301862#define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340
1863#define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0
1864#define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40
1865#define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0
1866#define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40
1867#define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440
1868#define _CNL_PORT_TX_B_LN0_OFFSET 0x162640
1869#define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40
1870#define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40
1871#define _CNL_PORT_TX_F_LN0_OFFSET 0x162840
Aditya Swarupb14c06e2019-01-10 15:08:44 -08001872#define _CNL_PORT_TX_DW_GRP(dw, port) (_PICK((port), \
Mahesh Kumar4635b572018-03-14 13:36:52 +05301873 _CNL_PORT_TX_AE_GRP_OFFSET, \
1874 _CNL_PORT_TX_B_GRP_OFFSET, \
1875 _CNL_PORT_TX_B_GRP_OFFSET, \
1876 _CNL_PORT_TX_D_GRP_OFFSET, \
1877 _CNL_PORT_TX_AE_GRP_OFFSET, \
1878 _CNL_PORT_TX_F_GRP_OFFSET) + \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001879 4 * (dw))
Aditya Swarupb14c06e2019-01-10 15:08:44 -08001880#define _CNL_PORT_TX_DW_LN0(dw, port) (_PICK((port), \
Mahesh Kumar4635b572018-03-14 13:36:52 +05301881 _CNL_PORT_TX_AE_LN0_OFFSET, \
1882 _CNL_PORT_TX_B_LN0_OFFSET, \
1883 _CNL_PORT_TX_B_LN0_OFFSET, \
1884 _CNL_PORT_TX_D_LN0_OFFSET, \
1885 _CNL_PORT_TX_AE_LN0_OFFSET, \
1886 _CNL_PORT_TX_F_LN0_OFFSET) + \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001887 4 * (dw))
Mahesh Kumar4635b572018-03-14 13:36:52 +05301888
Lucas De Marchi4e538402018-10-15 19:35:17 -07001889#define _ICL_PORT_TX_AUX 0x380
1890#define _ICL_PORT_TX_GRP 0x680
1891#define _ICL_PORT_TX_LN(ln) (0x880 + (ln) * 0x100)
1892
Matt Roperdc867bc2019-07-09 11:39:32 -07001893#define _ICL_PORT_TX_DW_AUX(dw, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001894 _ICL_PORT_TX_AUX + 4 * (dw))
Matt Roperdc867bc2019-07-09 11:39:32 -07001895#define _ICL_PORT_TX_DW_GRP(dw, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001896 _ICL_PORT_TX_GRP + 4 * (dw))
Matt Roperdc867bc2019-07-09 11:39:32 -07001897#define _ICL_PORT_TX_DW_LN(dw, ln, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001898 _ICL_PORT_TX_LN(ln) + 4 * (dw))
1899
1900#define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(2, port))
1901#define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(2, port))
Matt Roperdc867bc2019-07-09 11:39:32 -07001902#define ICL_PORT_TX_DW2_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(2, phy))
1903#define ICL_PORT_TX_DW2_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(2, phy))
1904#define ICL_PORT_TX_DW2_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(2, 0, phy))
Paulo Zanoni74875082018-03-23 12:58:53 -07001905#define SWING_SEL_UPPER(x) (((x) >> 3) << 15)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001906#define SWING_SEL_UPPER_MASK (1 << 15)
Paulo Zanoni74875082018-03-23 12:58:53 -07001907#define SWING_SEL_LOWER(x) (((x) & 0x7) << 11)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001908#define SWING_SEL_LOWER_MASK (0x7 << 11)
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301909#define FRC_LATENCY_OPTIM_MASK (0x7 << 8)
1910#define FRC_LATENCY_OPTIM_VAL(x) ((x) << 8)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001911#define RCOMP_SCALAR(x) ((x) << 0)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001912#define RCOMP_SCALAR_MASK (0xFF << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001913
Rodrigo Vivi04416102017-06-09 15:26:06 -07001914#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
1915#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
Aditya Swarupb14c06e2019-01-10 15:08:44 -08001916#define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(4, (port)))
1917#define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)))
Aditya Swarup9194e422019-01-28 14:00:11 -08001918#define CNL_PORT_TX_DW4_LN(ln, port) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)) + \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07001919 ((ln) * (_CNL_PORT_TX_DW4_LN1_AE - \
Mahesh Kumar4635b572018-03-14 13:36:52 +05301920 _CNL_PORT_TX_DW4_LN0_AE)))
Matt Roperdc867bc2019-07-09 11:39:32 -07001921#define ICL_PORT_TX_DW4_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(4, phy))
1922#define ICL_PORT_TX_DW4_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(4, phy))
1923#define ICL_PORT_TX_DW4_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(4, 0, phy))
1924#define ICL_PORT_TX_DW4_LN(ln, phy) _MMIO(_ICL_PORT_TX_DW_LN(4, ln, phy))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001925#define LOADGEN_SELECT (1 << 31)
1926#define POST_CURSOR_1(x) ((x) << 12)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001927#define POST_CURSOR_1_MASK (0x3F << 12)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001928#define POST_CURSOR_2(x) ((x) << 6)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001929#define POST_CURSOR_2_MASK (0x3F << 6)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001930#define CURSOR_COEFF(x) ((x) << 0)
Navare, Manasi Dfcace3b2017-06-29 18:14:01 -07001931#define CURSOR_COEFF_MASK (0x3F << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001932
Lucas De Marchi4e538402018-10-15 19:35:17 -07001933#define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(5, port))
1934#define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(5, port))
Matt Roperdc867bc2019-07-09 11:39:32 -07001935#define ICL_PORT_TX_DW5_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(5, phy))
1936#define ICL_PORT_TX_DW5_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(5, phy))
1937#define ICL_PORT_TX_DW5_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(5, 0, phy))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001938#define TX_TRAINING_EN (1 << 31)
Manasi Navare5bb975d2018-03-23 10:24:13 -07001939#define TAP2_DISABLE (1 << 30)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001940#define TAP3_DISABLE (1 << 29)
1941#define SCALING_MODE_SEL(x) ((x) << 18)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001942#define SCALING_MODE_SEL_MASK (0x7 << 18)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001943#define RTERM_SELECT(x) ((x) << 3)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001944#define RTERM_SELECT_MASK (0x7 << 3)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001945
Aditya Swarupb14c06e2019-01-10 15:08:44 -08001946#define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(7, (port)))
1947#define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(7, (port)))
Matt Roperdc867bc2019-07-09 11:39:32 -07001948#define ICL_PORT_TX_DW7_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(7, phy))
1949#define ICL_PORT_TX_DW7_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(7, phy))
1950#define ICL_PORT_TX_DW7_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(7, 0, phy))
1951#define ICL_PORT_TX_DW7_LN(ln, phy) _MMIO(_ICL_PORT_TX_DW_LN(7, ln, phy))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001952#define N_SCALAR(x) ((x) << 24)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001953#define N_SCALAR_MASK (0x7F << 24)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001954
José Roberto de Souza683d6722019-06-19 16:31:34 -07001955#define _ICL_DPHY_CHKN_REG 0x194
1956#define ICL_DPHY_CHKN(port) _MMIO(_ICL_COMBOPHY(port) + _ICL_DPHY_CHKN_REG)
1957#define ICL_DPHY_CHKN_AFE_OVER_PPI_STRAP REG_BIT(7)
1958
Aditya Swarup58106b72019-01-28 14:00:12 -08001959#define MG_PHY_PORT_LN(ln, port, ln0p1, ln0p2, ln1p1) \
Manasi Navarec92f47b2018-03-23 10:24:15 -07001960 _MMIO(_PORT((port) - PORT_C, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
1961
Manasi Navarea38bb302018-07-13 12:43:13 -07001962#define MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C
1963#define MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C
1964#define MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C
1965#define MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C
1966#define MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C
1967#define MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C
1968#define MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C
1969#define MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C
Aditya Swarup58106b72019-01-28 14:00:12 -08001970#define MG_TX1_LINK_PARAMS(ln, port) \
1971 MG_PHY_PORT_LN(ln, port, MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07001972 MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
1973 MG_TX_LINK_PARAMS_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001974
Manasi Navarea38bb302018-07-13 12:43:13 -07001975#define MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC
1976#define MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC
1977#define MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC
1978#define MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC
1979#define MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC
1980#define MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC
1981#define MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC
1982#define MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC
Aditya Swarup58106b72019-01-28 14:00:12 -08001983#define MG_TX2_LINK_PARAMS(ln, port) \
1984 MG_PHY_PORT_LN(ln, port, MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07001985 MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
1986 MG_TX_LINK_PARAMS_TX2LN1_PORT1)
1987#define CRI_USE_FS32 (1 << 5)
Manasi Navarec92f47b2018-03-23 10:24:15 -07001988
Manasi Navarea38bb302018-07-13 12:43:13 -07001989#define MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C
1990#define MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C
1991#define MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C
1992#define MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C
1993#define MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C
1994#define MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C
1995#define MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C
1996#define MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C
Aditya Swarup58106b72019-01-28 14:00:12 -08001997#define MG_TX1_PISO_READLOAD(ln, port) \
1998 MG_PHY_PORT_LN(ln, port, MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07001999 MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
2000 MG_TX_PISO_READLOAD_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002001
Manasi Navarea38bb302018-07-13 12:43:13 -07002002#define MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC
2003#define MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC
2004#define MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC
2005#define MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC
2006#define MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC
2007#define MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC
2008#define MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC
2009#define MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC
Aditya Swarup58106b72019-01-28 14:00:12 -08002010#define MG_TX2_PISO_READLOAD(ln, port) \
2011 MG_PHY_PORT_LN(ln, port, MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002012 MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
2013 MG_TX_PISO_READLOAD_TX2LN1_PORT1)
2014#define CRI_CALCINIT (1 << 1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002015
Manasi Navarea38bb302018-07-13 12:43:13 -07002016#define MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148
2017#define MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548
2018#define MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148
2019#define MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548
2020#define MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148
2021#define MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548
2022#define MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148
2023#define MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548
Aditya Swarup58106b72019-01-28 14:00:12 -08002024#define MG_TX1_SWINGCTRL(ln, port) \
2025 MG_PHY_PORT_LN(ln, port, MG_TX_SWINGCTRL_TX1LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002026 MG_TX_SWINGCTRL_TX1LN0_PORT2, \
2027 MG_TX_SWINGCTRL_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002028
Manasi Navarea38bb302018-07-13 12:43:13 -07002029#define MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8
2030#define MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8
2031#define MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8
2032#define MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8
2033#define MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8
2034#define MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8
2035#define MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8
2036#define MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8
Aditya Swarup58106b72019-01-28 14:00:12 -08002037#define MG_TX2_SWINGCTRL(ln, port) \
2038 MG_PHY_PORT_LN(ln, port, MG_TX_SWINGCTRL_TX2LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002039 MG_TX_SWINGCTRL_TX2LN0_PORT2, \
2040 MG_TX_SWINGCTRL_TX2LN1_PORT1)
2041#define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0)
2042#define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002043
Manasi Navarea38bb302018-07-13 12:43:13 -07002044#define MG_TX_DRVCTRL_TX1LN0_TXPORT1 0x168144
2045#define MG_TX_DRVCTRL_TX1LN1_TXPORT1 0x168544
2046#define MG_TX_DRVCTRL_TX1LN0_TXPORT2 0x169144
2047#define MG_TX_DRVCTRL_TX1LN1_TXPORT2 0x169544
2048#define MG_TX_DRVCTRL_TX1LN0_TXPORT3 0x16A144
2049#define MG_TX_DRVCTRL_TX1LN1_TXPORT3 0x16A544
2050#define MG_TX_DRVCTRL_TX1LN0_TXPORT4 0x16B144
2051#define MG_TX_DRVCTRL_TX1LN1_TXPORT4 0x16B544
Aditya Swarup58106b72019-01-28 14:00:12 -08002052#define MG_TX1_DRVCTRL(ln, port) \
2053 MG_PHY_PORT_LN(ln, port, MG_TX_DRVCTRL_TX1LN0_TXPORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002054 MG_TX_DRVCTRL_TX1LN0_TXPORT2, \
2055 MG_TX_DRVCTRL_TX1LN1_TXPORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002056
Manasi Navarea38bb302018-07-13 12:43:13 -07002057#define MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4
2058#define MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4
2059#define MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4
2060#define MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4
2061#define MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4
2062#define MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4
2063#define MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4
2064#define MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4
Aditya Swarup58106b72019-01-28 14:00:12 -08002065#define MG_TX2_DRVCTRL(ln, port) \
2066 MG_PHY_PORT_LN(ln, port, MG_TX_DRVCTRL_TX2LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002067 MG_TX_DRVCTRL_TX2LN0_PORT2, \
2068 MG_TX_DRVCTRL_TX2LN1_PORT1)
2069#define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24)
2070#define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24)
2071#define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22)
2072#define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16)
2073#define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16)
2074#define CRI_LOADGEN_SEL(x) ((x) << 12)
2075#define CRI_LOADGEN_SEL_MASK (0x3 << 12)
2076
2077#define MG_CLKHUB_LN0_PORT1 0x16839C
2078#define MG_CLKHUB_LN1_PORT1 0x16879C
2079#define MG_CLKHUB_LN0_PORT2 0x16939C
2080#define MG_CLKHUB_LN1_PORT2 0x16979C
2081#define MG_CLKHUB_LN0_PORT3 0x16A39C
2082#define MG_CLKHUB_LN1_PORT3 0x16A79C
2083#define MG_CLKHUB_LN0_PORT4 0x16B39C
2084#define MG_CLKHUB_LN1_PORT4 0x16B79C
Aditya Swarup58106b72019-01-28 14:00:12 -08002085#define MG_CLKHUB(ln, port) \
2086 MG_PHY_PORT_LN(ln, port, MG_CLKHUB_LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002087 MG_CLKHUB_LN0_PORT2, \
2088 MG_CLKHUB_LN1_PORT1)
2089#define CFG_LOW_RATE_LKREN_EN (1 << 11)
2090
2091#define MG_TX_DCC_TX1LN0_PORT1 0x168110
2092#define MG_TX_DCC_TX1LN1_PORT1 0x168510
2093#define MG_TX_DCC_TX1LN0_PORT2 0x169110
2094#define MG_TX_DCC_TX1LN1_PORT2 0x169510
2095#define MG_TX_DCC_TX1LN0_PORT3 0x16A110
2096#define MG_TX_DCC_TX1LN1_PORT3 0x16A510
2097#define MG_TX_DCC_TX1LN0_PORT4 0x16B110
2098#define MG_TX_DCC_TX1LN1_PORT4 0x16B510
Aditya Swarup58106b72019-01-28 14:00:12 -08002099#define MG_TX1_DCC(ln, port) \
2100 MG_PHY_PORT_LN(ln, port, MG_TX_DCC_TX1LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002101 MG_TX_DCC_TX1LN0_PORT2, \
2102 MG_TX_DCC_TX1LN1_PORT1)
2103#define MG_TX_DCC_TX2LN0_PORT1 0x168090
2104#define MG_TX_DCC_TX2LN1_PORT1 0x168490
2105#define MG_TX_DCC_TX2LN0_PORT2 0x169090
2106#define MG_TX_DCC_TX2LN1_PORT2 0x169490
2107#define MG_TX_DCC_TX2LN0_PORT3 0x16A090
2108#define MG_TX_DCC_TX2LN1_PORT3 0x16A490
2109#define MG_TX_DCC_TX2LN0_PORT4 0x16B090
2110#define MG_TX_DCC_TX2LN1_PORT4 0x16B490
Aditya Swarup58106b72019-01-28 14:00:12 -08002111#define MG_TX2_DCC(ln, port) \
2112 MG_PHY_PORT_LN(ln, port, MG_TX_DCC_TX2LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002113 MG_TX_DCC_TX2LN0_PORT2, \
2114 MG_TX_DCC_TX2LN1_PORT1)
2115#define CFG_AMI_CK_DIV_OVERRIDE_VAL(x) ((x) << 25)
2116#define CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK (0x3 << 25)
2117#define CFG_AMI_CK_DIV_OVERRIDE_EN (1 << 24)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002118
Paulo Zanoni340a44b2018-07-24 17:28:12 -07002119#define MG_DP_MODE_LN0_ACU_PORT1 0x1683A0
2120#define MG_DP_MODE_LN1_ACU_PORT1 0x1687A0
2121#define MG_DP_MODE_LN0_ACU_PORT2 0x1693A0
2122#define MG_DP_MODE_LN1_ACU_PORT2 0x1697A0
2123#define MG_DP_MODE_LN0_ACU_PORT3 0x16A3A0
2124#define MG_DP_MODE_LN1_ACU_PORT3 0x16A7A0
2125#define MG_DP_MODE_LN0_ACU_PORT4 0x16B3A0
2126#define MG_DP_MODE_LN1_ACU_PORT4 0x16B7A0
Aditya Swarup58106b72019-01-28 14:00:12 -08002127#define MG_DP_MODE(ln, port) \
2128 MG_PHY_PORT_LN(ln, port, MG_DP_MODE_LN0_ACU_PORT1, \
Paulo Zanoni340a44b2018-07-24 17:28:12 -07002129 MG_DP_MODE_LN0_ACU_PORT2, \
2130 MG_DP_MODE_LN1_ACU_PORT1)
2131#define MG_DP_MODE_CFG_DP_X2_MODE (1 << 7)
2132#define MG_DP_MODE_CFG_DP_X1_MODE (1 << 6)
Paulo Zanonibc334d92018-07-24 17:28:13 -07002133#define MG_DP_MODE_CFG_TR2PWR_GATING (1 << 5)
2134#define MG_DP_MODE_CFG_TRPWR_GATING (1 << 4)
2135#define MG_DP_MODE_CFG_CLNPWR_GATING (1 << 3)
2136#define MG_DP_MODE_CFG_DIGPWR_GATING (1 << 2)
2137#define MG_DP_MODE_CFG_GAONPWR_GATING (1 << 1)
2138
2139#define MG_MISC_SUS0_PORT1 0x168814
2140#define MG_MISC_SUS0_PORT2 0x169814
2141#define MG_MISC_SUS0_PORT3 0x16A814
2142#define MG_MISC_SUS0_PORT4 0x16B814
2143#define MG_MISC_SUS0(tc_port) \
2144 _MMIO(_PORT(tc_port, MG_MISC_SUS0_PORT1, MG_MISC_SUS0_PORT2))
2145#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE_MASK (3 << 14)
2146#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE(x) ((x) << 14)
2147#define MG_MISC_SUS0_CFG_TR2PWR_GATING (1 << 12)
2148#define MG_MISC_SUS0_CFG_CL2PWR_GATING (1 << 11)
2149#define MG_MISC_SUS0_CFG_GAONPWR_GATING (1 << 10)
2150#define MG_MISC_SUS0_CFG_TRPWR_GATING (1 << 7)
2151#define MG_MISC_SUS0_CFG_CL1PWR_GATING (1 << 6)
2152#define MG_MISC_SUS0_CFG_DGPWR_GATING (1 << 5)
Paulo Zanoni340a44b2018-07-24 17:28:12 -07002153
Ander Conselvan de Oliveira842d4162016-10-06 19:22:20 +03002154/* The spec defines this only for BXT PHY0, but lets assume that this
2155 * would exist for PHY1 too if it had a second channel.
2156 */
2157#define _PORT_CL2CM_DW6_A 0x162358
2158#define _PORT_CL2CM_DW6_BC 0x6C358
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002159#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302160#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
2161
Anusha Srivatsaa6576a82018-11-01 11:55:57 -07002162#define FIA1_BASE 0x163000
Anusha Srivatsa0caf6252019-07-11 22:57:05 -07002163#define FIA2_BASE 0x16E000
2164#define FIA3_BASE 0x16F000
2165#define _FIA(fia) _PICK((fia), FIA1_BASE, FIA2_BASE, FIA3_BASE)
2166#define _MMIO_FIA(fia, off) _MMIO(_FIA(fia) + (off))
Anusha Srivatsaa6576a82018-11-01 11:55:57 -07002167
Manasi Navarea2bc69a2018-05-25 12:03:52 -07002168/* ICL PHY DFLEX registers */
Anusha Srivatsa0caf6252019-07-11 22:57:05 -07002169#define PORT_TX_DFLEXDPMLE1(fia) _MMIO_FIA((fia), 0x008C0)
Manasi Navareb4335ec2018-10-23 12:12:47 -07002170#define DFLEXDPMLE1_DPMLETC_MASK(tc_port) (0xf << (4 * (tc_port)))
2171#define DFLEXDPMLE1_DPMLETC_ML0(tc_port) (1 << (4 * (tc_port)))
2172#define DFLEXDPMLE1_DPMLETC_ML1_0(tc_port) (3 << (4 * (tc_port)))
2173#define DFLEXDPMLE1_DPMLETC_ML3(tc_port) (8 << (4 * (tc_port)))
2174#define DFLEXDPMLE1_DPMLETC_ML3_2(tc_port) (12 << (4 * (tc_port)))
2175#define DFLEXDPMLE1_DPMLETC_ML3_0(tc_port) (15 << (4 * (tc_port)))
Manasi Navarea2bc69a2018-05-25 12:03:52 -07002176
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302177/* BXT PHY Ref registers */
2178#define _PORT_REF_DW3_A 0x16218C
2179#define _PORT_REF_DW3_BC 0x6C18C
2180#define GRC_DONE (1 << 22)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002181#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302182
2183#define _PORT_REF_DW6_A 0x162198
2184#define _PORT_REF_DW6_BC 0x6C198
Imre Deakd1e082f2016-04-01 16:02:33 +03002185#define GRC_CODE_SHIFT 24
2186#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302187#define GRC_CODE_FAST_SHIFT 16
Imre Deakd1e082f2016-04-01 16:02:33 +03002188#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302189#define GRC_CODE_SLOW_SHIFT 8
2190#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2191#define GRC_CODE_NOM_MASK 0xFF
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002192#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302193
2194#define _PORT_REF_DW8_A 0x1621A0
2195#define _PORT_REF_DW8_BC 0x6C1A0
2196#define GRC_DIS (1 << 15)
2197#define GRC_RDY_OVRD (1 << 1)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002198#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302199
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302200/* BXT PHY PCS registers */
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302201#define _PORT_PCS_DW10_LN01_A 0x162428
2202#define _PORT_PCS_DW10_LN01_B 0x6C428
2203#define _PORT_PCS_DW10_LN01_C 0x6C828
2204#define _PORT_PCS_DW10_GRP_A 0x162C28
2205#define _PORT_PCS_DW10_GRP_B 0x6CC28
2206#define _PORT_PCS_DW10_GRP_C 0x6CE28
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002207#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2208 _PORT_PCS_DW10_LN01_B, \
2209 _PORT_PCS_DW10_LN01_C)
2210#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2211 _PORT_PCS_DW10_GRP_B, \
2212 _PORT_PCS_DW10_GRP_C)
2213
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302214#define TX2_SWING_CALC_INIT (1 << 31)
2215#define TX1_SWING_CALC_INIT (1 << 30)
2216
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302217#define _PORT_PCS_DW12_LN01_A 0x162430
2218#define _PORT_PCS_DW12_LN01_B 0x6C430
2219#define _PORT_PCS_DW12_LN01_C 0x6C830
2220#define _PORT_PCS_DW12_LN23_A 0x162630
2221#define _PORT_PCS_DW12_LN23_B 0x6C630
2222#define _PORT_PCS_DW12_LN23_C 0x6CA30
2223#define _PORT_PCS_DW12_GRP_A 0x162c30
2224#define _PORT_PCS_DW12_GRP_B 0x6CC30
2225#define _PORT_PCS_DW12_GRP_C 0x6CE30
2226#define LANESTAGGER_STRAP_OVRD (1 << 6)
2227#define LANE_STAGGER_MASK 0x1F
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002228#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2229 _PORT_PCS_DW12_LN01_B, \
2230 _PORT_PCS_DW12_LN01_C)
2231#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2232 _PORT_PCS_DW12_LN23_B, \
2233 _PORT_PCS_DW12_LN23_C)
2234#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2235 _PORT_PCS_DW12_GRP_B, \
2236 _PORT_PCS_DW12_GRP_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302237
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302238/* BXT PHY TX registers */
2239#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2240 ((lane) & 1) * 0x80)
2241
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302242#define _PORT_TX_DW2_LN0_A 0x162508
2243#define _PORT_TX_DW2_LN0_B 0x6C508
2244#define _PORT_TX_DW2_LN0_C 0x6C908
2245#define _PORT_TX_DW2_GRP_A 0x162D08
2246#define _PORT_TX_DW2_GRP_B 0x6CD08
2247#define _PORT_TX_DW2_GRP_C 0x6CF08
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002248#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2249 _PORT_TX_DW2_LN0_B, \
2250 _PORT_TX_DW2_LN0_C)
2251#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2252 _PORT_TX_DW2_GRP_B, \
2253 _PORT_TX_DW2_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302254#define MARGIN_000_SHIFT 16
2255#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2256#define UNIQ_TRANS_SCALE_SHIFT 8
2257#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2258
2259#define _PORT_TX_DW3_LN0_A 0x16250C
2260#define _PORT_TX_DW3_LN0_B 0x6C50C
2261#define _PORT_TX_DW3_LN0_C 0x6C90C
2262#define _PORT_TX_DW3_GRP_A 0x162D0C
2263#define _PORT_TX_DW3_GRP_B 0x6CD0C
2264#define _PORT_TX_DW3_GRP_C 0x6CF0C
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002265#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2266 _PORT_TX_DW3_LN0_B, \
2267 _PORT_TX_DW3_LN0_C)
2268#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2269 _PORT_TX_DW3_GRP_B, \
2270 _PORT_TX_DW3_GRP_C)
Sonika Jindal9c58a042015-09-24 10:22:54 +05302271#define SCALE_DCOMP_METHOD (1 << 26)
2272#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302273
2274#define _PORT_TX_DW4_LN0_A 0x162510
2275#define _PORT_TX_DW4_LN0_B 0x6C510
2276#define _PORT_TX_DW4_LN0_C 0x6C910
2277#define _PORT_TX_DW4_GRP_A 0x162D10
2278#define _PORT_TX_DW4_GRP_B 0x6CD10
2279#define _PORT_TX_DW4_GRP_C 0x6CF10
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002280#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2281 _PORT_TX_DW4_LN0_B, \
2282 _PORT_TX_DW4_LN0_C)
2283#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2284 _PORT_TX_DW4_GRP_B, \
2285 _PORT_TX_DW4_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302286#define DEEMPH_SHIFT 24
2287#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2288
Ander Conselvan de Oliveira51b3ee32016-12-02 10:23:52 +02002289#define _PORT_TX_DW5_LN0_A 0x162514
2290#define _PORT_TX_DW5_LN0_B 0x6C514
2291#define _PORT_TX_DW5_LN0_C 0x6C914
2292#define _PORT_TX_DW5_GRP_A 0x162D14
2293#define _PORT_TX_DW5_GRP_B 0x6CD14
2294#define _PORT_TX_DW5_GRP_C 0x6CF14
2295#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2296 _PORT_TX_DW5_LN0_B, \
2297 _PORT_TX_DW5_LN0_C)
2298#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2299 _PORT_TX_DW5_GRP_B, \
2300 _PORT_TX_DW5_GRP_C)
2301#define DCC_DELAY_RANGE_1 (1 << 9)
2302#define DCC_DELAY_RANGE_2 (1 << 8)
2303
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302304#define _PORT_TX_DW14_LN0_A 0x162538
2305#define _PORT_TX_DW14_LN0_B 0x6C538
2306#define _PORT_TX_DW14_LN0_C 0x6C938
2307#define LATENCY_OPTIM_SHIFT 30
2308#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002309#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2310 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2311 _PORT_TX_DW14_LN0_C) + \
2312 _BXT_LANE_OFFSET(lane))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302313
David Weinehallf8896f52015-06-25 11:11:03 +03002314/* UAIMI scratch pad register 1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002315#define UAIMI_SPR1 _MMIO(0x4F074)
David Weinehallf8896f52015-06-25 11:11:03 +03002316/* SKL VccIO mask */
2317#define SKL_VCCIO_MASK 0x1
2318/* SKL balance leg register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002319#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
David Weinehallf8896f52015-06-25 11:11:03 +03002320/* I_boost values */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002321#define BALANCE_LEG_SHIFT(port) (8 + 3 * (port))
2322#define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03002323/* Balance leg disable bits */
2324#define BALANCE_LEG_DISABLE_SHIFT 23
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03002325#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03002326
Jesse Barnes585fb112008-07-29 11:54:06 -07002327/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08002328 * Fence registers
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002329 * [0-7] @ 0x2000 gen2,gen3
2330 * [8-15] @ 0x3000 945,g33,pnv
2331 *
2332 * [0-15] @ 0x3000 gen4,gen5
2333 *
2334 * [0-15] @ 0x100000 gen6,vlv,chv
2335 * [0-31] @ 0x100000 gen7+
Jesse Barnesde151cf2008-11-12 10:03:55 -08002336 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002337#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002338#define I830_FENCE_START_MASK 0x07f80000
2339#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08002340#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002341#define I830_FENCE_PITCH_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002342#define I830_FENCE_REG_VALID (1 << 0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002343#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07002344#define I830_FENCE_MAX_PITCH_VAL 6
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002345#define I830_FENCE_MAX_SIZE_VAL (1 << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002346
2347#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08002348#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002349
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002350#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2351#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002352#define I965_FENCE_PITCH_SHIFT 2
2353#define I965_FENCE_TILING_Y_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002354#define I965_FENCE_REG_VALID (1 << 0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002355#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08002356
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002357#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2358#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002359#define GEN6_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03002360#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07002361
Deepak S2b6b3a02014-05-27 15:59:30 +05302362
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002363/* control register for cpu gtt access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002364#define TILECTL _MMIO(0x101000)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002365#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02002366#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002367#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2368#define TILECTL_BACKSNOOP_DIS (1 << 3)
2369
Jesse Barnesde151cf2008-11-12 10:03:55 -08002370/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002371 * Instruction and interrupt control regs
2372 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002373#define PGTBL_CTL _MMIO(0x02020)
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03002374#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2375#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002376#define PGTBL_ER _MMIO(0x02024)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002377#define PRB0_BASE (0x2030 - 0x30)
2378#define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */
2379#define PRB2_BASE (0x2050 - 0x30) /* gen3 */
2380#define SRB0_BASE (0x2100 - 0x30) /* gen2 */
2381#define SRB1_BASE (0x2110 - 0x30) /* gen2 */
2382#define SRB2_BASE (0x2120 - 0x30) /* 830 */
2383#define SRB3_BASE (0x2130 - 0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02002384#define RENDER_RING_BASE 0x02000
2385#define BSD_RING_BASE 0x04000
2386#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08002387#define GEN8_BSD2_RING_BASE 0x1c000
Oscar Mateo5f79e7c2018-03-02 18:14:57 +02002388#define GEN11_BSD_RING_BASE 0x1c0000
2389#define GEN11_BSD2_RING_BASE 0x1c4000
2390#define GEN11_BSD3_RING_BASE 0x1d0000
2391#define GEN11_BSD4_RING_BASE 0x1d4000
Ben Widawsky1950de12013-05-28 19:22:20 -07002392#define VEBOX_RING_BASE 0x1a000
Oscar Mateo5f79e7c2018-03-02 18:14:57 +02002393#define GEN11_VEBOX_RING_BASE 0x1c8000
2394#define GEN11_VEBOX2_RING_BASE 0x1d8000
Chris Wilson549f7362010-10-19 11:19:32 +01002395#define BLT_RING_BASE 0x22000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002396#define RING_TAIL(base) _MMIO((base) + 0x30)
2397#define RING_HEAD(base) _MMIO((base) + 0x34)
2398#define RING_START(base) _MMIO((base) + 0x38)
2399#define RING_CTL(base) _MMIO((base) + 0x3c)
Chris Wilson62ae14b2016-10-04 21:11:25 +01002400#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002401#define RING_SYNC_0(base) _MMIO((base) + 0x40)
2402#define RING_SYNC_1(base) _MMIO((base) + 0x44)
2403#define RING_SYNC_2(base) _MMIO((base) + 0x48)
Ben Widawsky1950de12013-05-28 19:22:20 -07002404#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2405#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2406#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2407#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2408#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2409#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2410#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2411#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2412#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2413#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2414#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2415#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002416#define GEN6_NOSYNC INVALID_MMIO_REG
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002417#define RING_PSMI_CTL(base) _MMIO((base) + 0x50)
2418#define RING_MAX_IDLE(base) _MMIO((base) + 0x54)
2419#define RING_HWS_PGA(base) _MMIO((base) + 0x80)
2420#define RING_HWS_PGA_GEN6(base) _MMIO((base) + 0x2080)
2421#define RING_RESET_CTL(base) _MMIO((base) + 0xd0)
Mika Kuoppala5ce5f612019-04-12 19:53:53 +03002422#define RESET_CTL_CAT_ERROR REG_BIT(2)
2423#define RESET_CTL_READY_TO_RESET REG_BIT(1)
2424#define RESET_CTL_REQUEST_RESET REG_BIT(0)
2425
Mika Kuoppala39e78232018-06-07 20:24:44 +03002426#define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c)
Imre Deak9e72b462014-05-05 15:13:55 +03002427
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002428#define HSW_GTT_CACHE_EN _MMIO(0x4024)
Ville Syrjälä6d50b062015-05-19 20:32:57 +03002429#define GTT_CACHE_EN_ALL 0xF0007FFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002430#define GEN7_WR_WATERMARK _MMIO(0x4028)
2431#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2432#define ARB_MODE _MMIO(0x4030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002433#define ARB_MODE_SWIZZLE_SNB (1 << 4)
2434#define ARB_MODE_SWIZZLE_IVB (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002435#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2436#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
Imre Deak9e72b462014-05-05 15:13:55 +03002437/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002438#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03002439#define GEN7_LRA_LIMITS_REG_NUM 13
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002440#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2441#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
Imre Deak9e72b462014-05-05 15:13:55 +03002442
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002443#define GAMTARBMODE _MMIO(0x04a08)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002444#define ARB_MODE_BWGTLB_DISABLE (1 << 9)
2445#define ARB_MODE_SWIZZLE_BDW (1 << 1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002446#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002447#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100 * (engine)->hw_id)
Michel Thierryb03ec3d2017-11-13 09:36:28 -08002448#define GEN8_RING_FAULT_REG _MMIO(0x4094)
Lucas De Marchi91b59cd2019-07-30 11:04:03 -07002449#define GEN12_RING_FAULT_REG _MMIO(0xcec4)
Michel Thierryb03ec3d2017-11-13 09:36:28 -08002450#define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002451#define RING_FAULT_GTTSEL_MASK (1 << 11)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002452#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2453#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002454#define RING_FAULT_VALID (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002455#define DONE_REG _MMIO(0x40b0)
2456#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2457#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002458#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4)
Michel Thierryb41e63d2019-08-17 02:38:54 -07002459#define GEN12_PAT_INDEX(index) _MMIO(0x4800 + (index) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002460#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2461#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2462#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002463#define RING_ACTHD(base) _MMIO((base) + 0x74)
2464#define RING_ACTHD_UDW(base) _MMIO((base) + 0x5c)
2465#define RING_NOPID(base) _MMIO((base) + 0x94)
2466#define RING_IMR(base) _MMIO((base) + 0xa8)
2467#define RING_HWSTAM(base) _MMIO((base) + 0x98)
2468#define RING_TIMESTAMP(base) _MMIO((base) + 0x358)
2469#define RING_TIMESTAMP_UDW(base) _MMIO((base) + 0x358 + 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002470#define TAIL_ADDR 0x001FFFF8
2471#define HEAD_WRAP_COUNT 0xFFE00000
2472#define HEAD_WRAP_ONE 0x00200000
2473#define HEAD_ADDR 0x001FFFFC
2474#define RING_NR_PAGES 0x001FF000
2475#define RING_REPORT_MASK 0x00000006
2476#define RING_REPORT_64K 0x00000002
2477#define RING_REPORT_128K 0x00000004
2478#define RING_NO_REPORT 0x00000000
2479#define RING_VALID_MASK 0x00000001
2480#define RING_VALID 0x00000001
2481#define RING_INVALID 0x00000000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002482#define RING_WAIT_I8XX (1 << 0) /* gen2, PRBx_HEAD */
2483#define RING_WAIT (1 << 11) /* gen3+, PRBx_CTL */
2484#define RING_WAIT_SEMAPHORE (1 << 10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03002485
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002486#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4)
John Harrison1e2b7f42019-07-12 00:07:43 -07002487#define RING_FORCE_TO_NONPRIV_ACCESS_RW (0 << 28) /* CFL+ & Gen11+ */
2488#define RING_FORCE_TO_NONPRIV_ACCESS_RD (1 << 28)
2489#define RING_FORCE_TO_NONPRIV_ACCESS_WR (2 << 28)
2490#define RING_FORCE_TO_NONPRIV_ACCESS_INVALID (3 << 28)
2491#define RING_FORCE_TO_NONPRIV_ACCESS_MASK (3 << 28)
John Harrison5380d0b2019-06-17 18:01:05 -07002492#define RING_FORCE_TO_NONPRIV_RANGE_1 (0 << 0) /* CFL+ & Gen11+ */
2493#define RING_FORCE_TO_NONPRIV_RANGE_4 (1 << 0)
2494#define RING_FORCE_TO_NONPRIV_RANGE_16 (2 << 0)
2495#define RING_FORCE_TO_NONPRIV_RANGE_64 (3 << 0)
John Harrison1e2b7f42019-07-12 00:07:43 -07002496#define RING_FORCE_TO_NONPRIV_RANGE_MASK (3 << 0)
2497#define RING_FORCE_TO_NONPRIV_MASK_VALID \
2498 (RING_FORCE_TO_NONPRIV_RANGE_MASK \
2499 | RING_FORCE_TO_NONPRIV_ACCESS_MASK)
Arun Siluvery33136b02016-01-21 21:43:47 +00002500#define RING_MAX_NONPRIV_SLOTS 12
2501
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002502#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
Imre Deak9e72b462014-05-05 15:13:55 +03002503
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002504#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002505#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18)
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002506
Matthew Auld9a6330c2017-10-06 23:18:22 +01002507#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2508#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
Mika Kuoppala85f04aa2018-11-09 16:53:32 +02002509#define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7)
Matthew Auld9a6330c2017-10-06 23:18:22 +01002510
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002511#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
Oscar Mateo4ece66b2018-05-25 15:05:39 -07002512#define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31)
2513#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28)
2514#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24)
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002515
Chris Wilson8168bd42010-11-11 17:54:52 +00002516#if 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002517#define PRB0_TAIL _MMIO(0x2030)
2518#define PRB0_HEAD _MMIO(0x2034)
2519#define PRB0_START _MMIO(0x2038)
2520#define PRB0_CTL _MMIO(0x203c)
2521#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2522#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2523#define PRB1_START _MMIO(0x2048) /* 915+ only */
2524#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00002525#endif
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002526#define IPEIR_I965 _MMIO(0x2064)
2527#define IPEHR_I965 _MMIO(0x2068)
2528#define GEN7_SC_INSTDONE _MMIO(0x7100)
2529#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2530#define GEN7_ROW_INSTDONE _MMIO(0xe164)
Ben Widawskyf9e61372016-09-20 16:54:33 +03002531#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2532#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2533#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2534#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2535#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
Kelvin Gardinerd3d57922018-03-16 14:14:51 +02002536#define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2537#define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2538#define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2539#define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002540#define RING_IPEIR(base) _MMIO((base) + 0x64)
2541#define RING_IPEHR(base) _MMIO((base) + 0x68)
Imre Deakf1d54342015-09-30 23:00:42 +03002542/*
2543 * On GEN4, only the render ring INSTDONE exists and has a different
2544 * layout than the GEN7+ version.
Imre Deakbd93a502015-09-30 23:00:43 +03002545 * The GEN2 counterpart of this register is GEN2_INSTDONE.
Imre Deakf1d54342015-09-30 23:00:42 +03002546 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002547#define RING_INSTDONE(base) _MMIO((base) + 0x6c)
2548#define RING_INSTPS(base) _MMIO((base) + 0x70)
2549#define RING_DMA_FADD(base) _MMIO((base) + 0x78)
2550#define RING_DMA_FADD_UDW(base) _MMIO((base) + 0x60) /* gen8+ */
2551#define RING_INSTPM(base) _MMIO((base) + 0xc0)
2552#define RING_MI_MODE(base) _MMIO((base) + 0x9c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002553#define INSTPS _MMIO(0x2070) /* 965+ only */
2554#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2555#define ACTHD_I965 _MMIO(0x2074)
2556#define HWS_PGA _MMIO(0x2080)
Jesse Barnes585fb112008-07-29 11:54:06 -07002557#define HWS_ADDRESS_MASK 0xfffff000
2558#define HWS_START_ADDRESS_SHIFT 4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002559#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002560#define PWRCTX_EN (1 << 0)
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002561#define IPEIR(base) _MMIO((base) + 0x88)
2562#define IPEHR(base) _MMIO((base) + 0x8c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002563#define GEN2_INSTDONE _MMIO(0x2090)
2564#define NOPID _MMIO(0x2094)
2565#define HWSTAM _MMIO(0x2098)
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002566#define DMA_FADD_I8XX(base) _MMIO((base) + 0xd0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002567#define RING_BBSTATE(base) _MMIO((base) + 0x110)
Ville Syrjälä35dc3f92015-11-04 23:20:10 +02002568#define RING_BB_PPGTT (1 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002569#define RING_SBBADDR(base) _MMIO((base) + 0x114) /* hsw+ */
2570#define RING_SBBSTATE(base) _MMIO((base) + 0x118) /* hsw+ */
2571#define RING_SBBADDR_UDW(base) _MMIO((base) + 0x11c) /* gen8+ */
2572#define RING_BBADDR(base) _MMIO((base) + 0x140)
2573#define RING_BBADDR_UDW(base) _MMIO((base) + 0x168) /* gen8+ */
2574#define RING_BB_PER_CTX_PTR(base) _MMIO((base) + 0x1c0) /* gen8+ */
2575#define RING_INDIRECT_CTX(base) _MMIO((base) + 0x1c4) /* gen8+ */
2576#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base) + 0x1c8) /* gen8+ */
2577#define RING_CTX_TIMESTAMP(base) _MMIO((base) + 0x3a8) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08002578
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002579#define ERROR_GEN6 _MMIO(0x40a0)
2580#define GEN7_ERR_INT _MMIO(0x44040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002581#define ERR_INT_POISON (1 << 31)
2582#define ERR_INT_MMIO_UNCLAIMED (1 << 13)
2583#define ERR_INT_PIPE_CRC_DONE_C (1 << 8)
2584#define ERR_INT_FIFO_UNDERRUN_C (1 << 6)
2585#define ERR_INT_PIPE_CRC_DONE_B (1 << 5)
2586#define ERR_INT_FIFO_UNDERRUN_B (1 << 3)
2587#define ERR_INT_PIPE_CRC_DONE_A (1 << 2)
2588#define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3))
2589#define ERR_INT_FIFO_UNDERRUN_A (1 << 0)
2590#define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
Chris Wilsonf4068392010-10-27 20:36:41 +01002591
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002592#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2593#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
Lucas De Marchi91b59cd2019-07-30 11:04:03 -07002594#define GEN12_FAULT_TLB_DATA0 _MMIO(0xceb8)
2595#define GEN12_FAULT_TLB_DATA1 _MMIO(0xcebc)
Oscar Mateo5a3f58d2017-12-22 14:38:49 -08002596#define FAULT_VA_HIGH_BITS (0xf << 0)
2597#define FAULT_GTT_SEL (1 << 4)
Mika Kuoppala6c826f32015-03-24 14:54:19 +02002598
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002599#define FPGA_DBG _MMIO(0x42300)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002600#define FPGA_DBG_RM_NOCLAIM (1 << 31)
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03002601
Mika Kuoppala8ac3e1b2015-12-15 19:45:42 +02002602#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2603#define CLAIM_ER_CLR (1 << 31)
2604#define CLAIM_ER_OVERFLOW (1 << 16)
2605#define CLAIM_ER_CTR_MASK 0xffff
2606
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002607#define DERRMR _MMIO(0x44050)
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07002608/* Note that HBLANK events are reserved on bdw+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002609#define DERRMR_PIPEA_SCANLINE (1 << 0)
2610#define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1)
2611#define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2)
2612#define DERRMR_PIPEA_VBLANK (1 << 3)
2613#define DERRMR_PIPEA_HBLANK (1 << 5)
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07002614#define DERRMR_PIPEB_SCANLINE (1 << 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002615#define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9)
2616#define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10)
2617#define DERRMR_PIPEB_VBLANK (1 << 11)
2618#define DERRMR_PIPEB_HBLANK (1 << 13)
Chris Wilsonffe74d72013-08-26 20:58:12 +01002619/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002620#define DERRMR_PIPEC_SCANLINE (1 << 14)
2621#define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15)
2622#define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20)
2623#define DERRMR_PIPEC_VBLANK (1 << 21)
2624#define DERRMR_PIPEC_HBLANK (1 << 22)
Chris Wilsonffe74d72013-08-26 20:58:12 +01002625
Chris Wilson0f3b6842013-01-15 12:05:55 +00002626
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002627/* GM45+ chicken bits -- debug workaround bits that may be required
2628 * for various sorts of correct behavior. The top 16 bits of each are
2629 * the enables for writing to the corresponding low bit.
2630 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002631#define _3D_CHICKEN _MMIO(0x2084)
Daniel Vetter42839082012-12-14 23:38:28 +01002632#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002633#define _3D_CHICKEN2 _MMIO(0x208c)
Kenneth Graunkeb77422f2018-06-15 20:06:05 +01002634
2635#define FF_SLICE_CHICKEN _MMIO(0x2088)
2636#define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1)
2637
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002638/* Disables pipelining of read flushes past the SF-WIZ interface.
2639 * Required on all Ironlake steppings according to the B-Spec, but the
2640 * particular danger of not doing so is not specified.
2641 */
2642# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002643#define _3D_CHICKEN3 _MMIO(0x2090)
Kenneth Graunkeb77422f2018-06-15 20:06:05 +01002644#define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12)
Jesse Barnes87f80202012-10-02 17:43:41 -05002645#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07002646#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07002647#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002648#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02002649#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002650
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002651#define MI_MODE _MMIO(0x209c)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002652# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08002653# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00002654# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05302655# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01002656# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002657
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002658#define GEN6_GT_MODE _MMIO(0x20d0)
2659#define GEN7_GT_MODE _MMIO(0x7008)
Ville Syrjälä8d85d272014-02-04 21:59:15 +02002660#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2661#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2662#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2663#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00002664#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01002665#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002666#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2667#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07002668
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002669/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2670#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2671#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
Radhakrishna Sripada622b3f62018-10-30 01:45:01 -07002672#define GEN11_ENABLE_32_PLANE_MODE (1 << 7)
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002673
Tim Goreb1e429f2016-03-21 14:37:29 +00002674/* WaClearTdlStateAckDirtyBits */
2675#define GEN8_STATE_ACK _MMIO(0x20F0)
2676#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2677#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2678#define GEN9_STATE_ACK_TDL0 (1 << 12)
2679#define GEN9_STATE_ACK_TDL1 (1 << 13)
2680#define GEN9_STATE_ACK_TDL2 (1 << 14)
2681#define GEN9_STATE_ACK_TDL3 (1 << 15)
2682#define GEN9_SUBSLICE_TDL_ACK_BITS \
2683 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2684 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2685
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002686#define GFX_MODE _MMIO(0x2520)
2687#define GFX_MODE_GEN7 _MMIO(0x229c)
Tvrtko Ursulindbc65182019-06-07 09:45:20 +01002688#define RING_MODE_GEN7(base) _MMIO((base) + 0x29c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002689#define GFX_RUN_LIST_ENABLE (1 << 15)
2690#define GFX_INTERRUPT_STEERING (1 << 14)
2691#define GFX_TLB_INVALIDATE_EXPLICIT (1 << 13)
2692#define GFX_SURFACE_FAULT_ENABLE (1 << 12)
2693#define GFX_REPLAY_MODE (1 << 11)
2694#define GFX_PSMI_GRANULARITY (1 << 10)
2695#define GFX_PPGTT_ENABLE (1 << 9)
2696#define GEN8_GFX_PPGTT_48B (1 << 7)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002697
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002698#define GFX_FORWARD_VBLANK_MASK (3 << 5)
2699#define GFX_FORWARD_VBLANK_NEVER (0 << 5)
2700#define GFX_FORWARD_VBLANK_ALWAYS (1 << 5)
2701#define GFX_FORWARD_VBLANK_COND (2 << 5)
Dave Gordon4df001d2015-08-12 15:43:42 +01002702
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002703#define GEN11_GFX_DISABLE_LEGACY_MODE (1 << 3)
Kelvin Gardiner225701f2018-01-30 11:49:17 -02002704
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002705#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2706#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2707#define SCPD0 _MMIO(0x209c) /* 915+ only */
Paulo Zanoni9d9523d2019-04-10 16:53:42 -07002708#define GEN2_IER _MMIO(0x20a0)
2709#define GEN2_IIR _MMIO(0x20a4)
2710#define GEN2_IMR _MMIO(0x20a8)
2711#define GEN2_ISR _MMIO(0x20ac)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002712#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002713#define GINT_DIS (1 << 22)
2714#define GCFG_DIS (1 << 8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002715#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2716#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2717#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2718#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2719#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2720#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2721#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05302722#define VLV_PCBR_ADDR_SHIFT 12
2723
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002724#define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002725#define EIR _MMIO(0x20b0)
2726#define EMR _MMIO(0x20b4)
2727#define ESR _MMIO(0x20b8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002728#define GM45_ERROR_PAGE_TABLE (1 << 5)
2729#define GM45_ERROR_MEM_PRIV (1 << 4)
2730#define I915_ERROR_PAGE_TABLE (1 << 4)
2731#define GM45_ERROR_CP_PRIV (1 << 3)
2732#define I915_ERROR_MEMORY_REFRESH (1 << 1)
2733#define I915_ERROR_INSTRUCTION (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002734#define INSTPM _MMIO(0x20c0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002735#define INSTPM_SELF_EN (1 << 12) /* 915GM only */
2736#define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00002737 will not assert AGPBUSY# and will only
2738 be delivered when out of C3. */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002739#define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */
2740#define INSTPM_TLB_INVALIDATE (1 << 9)
2741#define INSTPM_SYNC_FLUSH (1 << 5)
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002742#define ACTHD(base) _MMIO((base) + 0xc8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002743#define MEM_MODE _MMIO(0x20cc)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002744#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
2745#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
2746#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002747#define FW_BLC _MMIO(0x20d8)
2748#define FW_BLC2 _MMIO(0x20dc)
2749#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002750#define FW_BLC_SELF_EN_MASK (1 << 31)
2751#define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */
2752#define FW_BLC_SELF_EN (1 << 15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002753#define MM_BURST_LENGTH 0x00700000
2754#define MM_FIFO_WATERMARK 0x0001F000
2755#define LM_BURST_LENGTH 0x00000700
2756#define LM_FIFO_WATERMARK 0x0000001F
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002757#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07002758
Mahesh Kumar78005492018-01-30 11:49:14 -02002759#define MBUS_ABOX_CTL _MMIO(0x45038)
2760#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2761#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2762#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2763#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2764#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2765#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2766#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2767#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2768
2769#define _PIPEA_MBUS_DBOX_CTL 0x7003C
2770#define _PIPEB_MBUS_DBOX_CTL 0x7103C
2771#define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2772 _PIPEB_MBUS_DBOX_CTL)
2773#define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2774#define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2775#define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2776#define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2777#define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2778#define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2779
2780#define MBUS_UBOX_CTL _MMIO(0x4503C)
2781#define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2782#define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2783
Keith Packard45503de2010-07-19 21:12:35 -07002784/* Make render/texture TLB fetches lower priorty than associated data
2785 * fetches. This is not turned on by default
2786 */
2787#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2788
2789/* Isoch request wait on GTT enable (Display A/B/C streams).
2790 * Make isoch requests stall on the TLB update. May cause
2791 * display underruns (test mode only)
2792 */
2793#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2794
2795/* Block grant count for isoch requests when block count is
2796 * set to a finite value.
2797 */
2798#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2799#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2800#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2801#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2802#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2803
2804/* Enable render writes to complete in C2/C3/C4 power states.
2805 * If this isn't enabled, render writes are prevented in low
2806 * power states. That seems bad to me.
2807 */
2808#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2809
2810/* This acknowledges an async flip immediately instead
2811 * of waiting for 2TLB fetches.
2812 */
2813#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2814
2815/* Enables non-sequential data reads through arbiter
2816 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002817#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07002818
2819/* Disable FSB snooping of cacheable write cycles from binner/render
2820 * command stream
2821 */
2822#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2823
2824/* Arbiter time slice for non-isoch streams */
2825#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2826#define MI_ARB_TIME_SLICE_1 (0 << 5)
2827#define MI_ARB_TIME_SLICE_2 (1 << 5)
2828#define MI_ARB_TIME_SLICE_4 (2 << 5)
2829#define MI_ARB_TIME_SLICE_6 (3 << 5)
2830#define MI_ARB_TIME_SLICE_8 (4 << 5)
2831#define MI_ARB_TIME_SLICE_10 (5 << 5)
2832#define MI_ARB_TIME_SLICE_14 (6 << 5)
2833#define MI_ARB_TIME_SLICE_16 (7 << 5)
2834
2835/* Low priority grace period page size */
2836#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2837#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2838
2839/* Disable display A/B trickle feed */
2840#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2841
2842/* Set display plane priority */
2843#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2844#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2845
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002846#define MI_STATE _MMIO(0x20e4) /* gen2 only */
Ville Syrjälä54e472a2014-02-25 15:13:40 +02002847#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2848#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2849
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002850#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002851#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
2852#define CM0_IZ_OPT_DISABLE (1 << 6)
2853#define CM0_ZR_OPT_DISABLE (1 << 5)
2854#define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5)
2855#define CM0_DEPTH_EVICT_DISABLE (1 << 4)
2856#define CM0_COLOR_EVICT_DISABLE (1 << 3)
2857#define CM0_DEPTH_WRITE_DISABLE (1 << 1)
2858#define CM0_RC_OP_FLUSH_DISABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002859#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2860#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002861#define GFX_FLSH_CNTL_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002862#define ECOSKPD _MMIO(0x21d0)
Chris Wilson9ce9bdb2019-04-19 18:27:20 +01002863#define ECO_CONSTANT_BUFFER_SR_DISABLE REG_BIT(4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002864#define ECO_GATING_CX_ONLY (1 << 3)
2865#define ECO_FLIP_DONE (1 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002866
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002867#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002868#define RC_OP_FLUSH_ENABLE (1 << 0)
2869#define HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002870#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002871#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6)
2872#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6)
2873#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1)
Jesse Barnesfb046852012-03-28 13:39:26 -07002874
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002875#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002876#define GEN6_BLITTER_LOCK_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002877#define GEN6_BLITTER_FBC_NOTIFY (1 << 3)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002878
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002879#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
Chris Wilson2c550182014-12-16 10:02:27 +00002880#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002881#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002882#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1 << 10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002883
Robert Bragg19f81df2017-06-13 12:23:03 +01002884#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2885#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2886
Talha Nassar0b904c82019-01-31 17:08:44 -08002887#define GEN10_CACHE_MODE_SS _MMIO(0xe420)
2888#define FLOAT_BLEND_OPTIMIZATION_ENABLE (1 << 4)
2889
Deepak S693d11c2015-01-16 20:42:16 +05302890/* Fuse readout registers for GT */
Lionel Landwerlinb8ec7592018-02-21 20:49:02 +00002891#define HSW_PAVP_FUSE1 _MMIO(0x911C)
2892#define HSW_F1_EU_DIS_SHIFT 16
2893#define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
2894#define HSW_F1_EU_DIS_10EUS 0
2895#define HSW_F1_EU_DIS_8EUS 1
2896#define HSW_F1_EU_DIS_6EUS 2
2897
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002898#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08002899#define CHV_FGT_DISABLE_SS0 (1 << 10)
2900#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05302901#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2902#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2903#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2904#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2905#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2906#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2907#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2908#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2909
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002910#define GEN8_FUSE2 _MMIO(0x9120)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002911#define GEN8_F2_SS_DIS_SHIFT 21
2912#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
Jeff McGee38732182015-02-13 10:27:54 -06002913#define GEN8_F2_S_ENA_SHIFT 25
2914#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2915
2916#define GEN9_F2_SS_DIS_SHIFT 20
2917#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2918
Ben Widawsky4e9767b2017-09-20 11:35:24 -07002919#define GEN10_F2_S_ENA_SHIFT 22
2920#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
2921#define GEN10_F2_SS_DIS_SHIFT 18
2922#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
2923
Yunwei Zhangfe864b72018-05-18 15:41:25 -07002924#define GEN10_MIRROR_FUSE3 _MMIO(0x9118)
2925#define GEN10_L3BANK_PAIR_COUNT 4
2926#define GEN10_L3BANK_MASK 0x0F
2927
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002928#define GEN8_EU_DISABLE0 _MMIO(0x9134)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002929#define GEN8_EU_DIS0_S0_MASK 0xffffff
2930#define GEN8_EU_DIS0_S1_SHIFT 24
2931#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2932
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002933#define GEN8_EU_DISABLE1 _MMIO(0x9138)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002934#define GEN8_EU_DIS1_S1_MASK 0xffff
2935#define GEN8_EU_DIS1_S2_SHIFT 16
2936#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2937
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002938#define GEN8_EU_DISABLE2 _MMIO(0x913c)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002939#define GEN8_EU_DIS2_S2_MASK 0xff
2940
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002941#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4)
Jeff McGee38732182015-02-13 10:27:54 -06002942
Ben Widawsky4e9767b2017-09-20 11:35:24 -07002943#define GEN10_EU_DISABLE3 _MMIO(0x9140)
2944#define GEN10_EU_DIS_SS_MASK 0xff
2945
Oscar Mateo26376a72018-03-16 14:14:49 +02002946#define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
2947#define GEN11_GT_VDBOX_DISABLE_MASK 0xff
2948#define GEN11_GT_VEBOX_DISABLE_SHIFT 16
José Roberto de Souza547fcf92019-03-26 16:02:23 -07002949#define GEN11_GT_VEBOX_DISABLE_MASK (0x0f << GEN11_GT_VEBOX_DISABLE_SHIFT)
Oscar Mateo26376a72018-03-16 14:14:49 +02002950
Kelvin Gardiner8b5eb5e2018-03-20 12:45:21 -07002951#define GEN11_EU_DISABLE _MMIO(0x9134)
2952#define GEN11_EU_DIS_MASK 0xFF
2953
2954#define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
2955#define GEN11_GT_S_ENA_MASK 0xFF
2956
2957#define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
2958
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002959#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
Chris Wilson12f55812012-07-05 17:14:01 +01002960#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2961#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2962#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2963#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002964
Ben Widawskycc609d52013-05-28 19:22:29 -07002965/* On modern GEN architectures interrupt control consists of two sets
2966 * of registers. The first set pertains to the ring generating the
2967 * interrupt. The second control is for the functional block generating the
2968 * interrupt. These are PM, GT, DE, etc.
2969 *
2970 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2971 * GT interrupt bits, so we don't need to duplicate the defines.
2972 *
2973 * These defines should cover us well from SNB->HSW with minor exceptions
2974 * it can also work on ILK.
2975 */
2976#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2977#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2978#define GT_BLT_USER_INTERRUPT (1 << 22)
2979#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2980#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002981#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01002982#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002983#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2984#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2985#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2986#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2987#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2988#define GT_RENDER_USER_INTERRUPT (1 << 0)
2989
Ben Widawsky12638c52013-05-28 19:22:31 -07002990#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2991#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2992
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002993#define GT_PARITY_ERROR(dev_priv) \
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002994 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002995 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002996
Ben Widawskycc609d52013-05-28 19:22:29 -07002997/* These are all the "old" interrupts */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002998#define ILK_BSD_USER_INTERRUPT (1 << 5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002999
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003000#define I915_PM_INTERRUPT (1 << 31)
3001#define I915_ISP_INTERRUPT (1 << 22)
3002#define I915_LPE_PIPE_B_INTERRUPT (1 << 21)
3003#define I915_LPE_PIPE_A_INTERRUPT (1 << 20)
3004#define I915_MIPIC_INTERRUPT (1 << 19)
3005#define I915_MIPIA_INTERRUPT (1 << 18)
3006#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18)
3007#define I915_DISPLAY_PORT_INTERRUPT (1 << 17)
3008#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16)
3009#define I915_MASTER_ERROR_INTERRUPT (1 << 15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003010#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14)
3011#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */
3012#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13)
3013#define I915_HWB_OOM_INTERRUPT (1 << 13)
3014#define I915_LPE_PIPE_C_INTERRUPT (1 << 12)
3015#define I915_SYNC_STATUS_INTERRUPT (1 << 12)
3016#define I915_MISC_INTERRUPT (1 << 11)
3017#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11)
3018#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10)
3019#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10)
3020#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9)
3021#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9)
3022#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8)
3023#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8)
3024#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7)
3025#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6)
3026#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5)
3027#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4)
3028#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3)
3029#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2)
3030#define I915_DEBUG_INTERRUPT (1 << 2)
3031#define I915_WINVALID_INTERRUPT (1 << 1)
3032#define I915_USER_INTERRUPT (1 << 1)
3033#define I915_ASLE_INTERRUPT (1 << 0)
3034#define I915_BSD_USER_INTERRUPT (1 << 25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01003035
Jerome Anandeef57322017-01-25 04:27:49 +05303036#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
3037#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
3038
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06003039/* DisplayPort Audio w/ LPE */
Takashi Iwai9db13e52017-02-02 11:03:48 +01003040#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
3041#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
3042
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06003043#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
3044#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
3045#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
3046#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
3047 _VLV_AUD_PORT_EN_B_DBG, \
3048 _VLV_AUD_PORT_EN_C_DBG, \
3049 _VLV_AUD_PORT_EN_D_DBG)
3050#define VLV_AMP_MUTE (1 << 1)
3051
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003052#define GEN6_BSD_RNCID _MMIO(0x12198)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01003053
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003054#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
Ben Widawskya1e969e2012-04-14 18:41:32 -07003055#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08003056#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003057#define GEN7_FF_TS_SCHED_HS1 (0x5 << 16)
3058#define GEN7_FF_TS_SCHED_HS0 (0x3 << 16)
3059#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
3060#define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08003061#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003062#define GEN7_FF_VS_SCHED_HS1 (0x5 << 12)
3063#define GEN7_FF_VS_SCHED_HS0 (0x3 << 12)
3064#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
3065#define GEN7_FF_VS_SCHED_HW (0x0 << 12)
3066#define GEN7_FF_DS_SCHED_HS1 (0x5 << 4)
3067#define GEN7_FF_DS_SCHED_HS0 (0x3 << 4)
3068#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */
3069#define GEN7_FF_DS_SCHED_HW (0x0 << 4)
Ben Widawskya1e969e2012-04-14 18:41:32 -07003070
Xiang, Haihao881f47b2010-09-19 14:40:43 +01003071/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003072 * Framebuffer compression (915+ only)
3073 */
3074
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003075#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
3076#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
3077#define FBC_CONTROL _MMIO(0x3208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003078#define FBC_CTL_EN (1 << 31)
3079#define FBC_CTL_PERIODIC (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003080#define FBC_CTL_INTERVAL_SHIFT (16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003081#define FBC_CTL_UNCOMPRESSIBLE (1 << 14)
3082#define FBC_CTL_C3_IDLE (1 << 13)
Jesse Barnes585fb112008-07-29 11:54:06 -07003083#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02003084#define FBC_CTL_FENCENO_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003085#define FBC_COMMAND _MMIO(0x320c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003086#define FBC_CMD_COMPRESS (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003087#define FBC_STATUS _MMIO(0x3210)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003088#define FBC_STAT_COMPRESSING (1 << 31)
3089#define FBC_STAT_COMPRESSED (1 << 30)
3090#define FBC_STAT_MODIFIED (1 << 29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02003091#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003092#define FBC_CONTROL2 _MMIO(0x3214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003093#define FBC_CTL_FENCE_DBL (0 << 4)
3094#define FBC_CTL_IDLE_IMM (0 << 2)
3095#define FBC_CTL_IDLE_FULL (1 << 2)
3096#define FBC_CTL_IDLE_LINE (2 << 2)
3097#define FBC_CTL_IDLE_DEBUG (3 << 2)
3098#define FBC_CTL_CPU_FENCE (1 << 1)
3099#define FBC_CTL_PLANE(plane) ((plane) << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003100#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
3101#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003102
3103#define FBC_LL_SIZE (1536)
3104
Mika Kuoppala44fff992016-06-07 17:19:09 +03003105#define FBC_LLC_READ_CTRL _MMIO(0x9044)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003106#define FBC_LLC_FULLY_OPEN (1 << 30)
Mika Kuoppala44fff992016-06-07 17:19:09 +03003107
Jesse Barnes74dff282009-09-14 15:39:40 -07003108/* Framebuffer compression for GM45+ */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003109#define DPFC_CB_BASE _MMIO(0x3200)
3110#define DPFC_CONTROL _MMIO(0x3208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003111#define DPFC_CTL_EN (1 << 31)
3112#define DPFC_CTL_PLANE(plane) ((plane) << 30)
3113#define IVB_DPFC_CTL_PLANE(plane) ((plane) << 29)
3114#define DPFC_CTL_FENCE_EN (1 << 29)
3115#define IVB_DPFC_CTL_FENCE_EN (1 << 28)
3116#define DPFC_CTL_PERSISTENT_MODE (1 << 25)
3117#define DPFC_SR_EN (1 << 10)
3118#define DPFC_CTL_LIMIT_1X (0 << 6)
3119#define DPFC_CTL_LIMIT_2X (1 << 6)
3120#define DPFC_CTL_LIMIT_4X (2 << 6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003121#define DPFC_RECOMP_CTL _MMIO(0x320c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003122#define DPFC_RECOMP_STALL_EN (1 << 27)
Jesse Barnes74dff282009-09-14 15:39:40 -07003123#define DPFC_RECOMP_STALL_WM_SHIFT (16)
3124#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
3125#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
3126#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003127#define DPFC_STATUS _MMIO(0x3210)
Jesse Barnes74dff282009-09-14 15:39:40 -07003128#define DPFC_INVAL_SEG_SHIFT (16)
3129#define DPFC_INVAL_SEG_MASK (0x07ff0000)
3130#define DPFC_COMP_SEG_SHIFT (0)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03003131#define DPFC_COMP_SEG_MASK (0x000007ff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003132#define DPFC_STATUS2 _MMIO(0x3214)
3133#define DPFC_FENCE_YOFF _MMIO(0x3218)
3134#define DPFC_CHICKEN _MMIO(0x3224)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003135#define DPFC_HT_MODIFY (1 << 31)
Jesse Barnes74dff282009-09-14 15:39:40 -07003136
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003137/* Framebuffer compression for Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003138#define ILK_DPFC_CB_BASE _MMIO(0x43200)
3139#define ILK_DPFC_CONTROL _MMIO(0x43208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003140#define FBC_CTL_FALSE_COLOR (1 << 10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003141/* The bit 28-8 is reserved */
3142#define DPFC_RESERVED (0x1FFFFF00)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003143#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
3144#define ILK_DPFC_STATUS _MMIO(0x43210)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03003145#define ILK_DPFC_COMP_SEG_MASK 0x7ff
3146#define IVB_FBC_STATUS2 _MMIO(0x43214)
3147#define IVB_FBC_COMP_SEG_MASK 0x7ff
3148#define BDW_FBC_COMP_SEG_MASK 0xfff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003149#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
3150#define ILK_DPFC_CHICKEN _MMIO(0x43224)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003151#define ILK_DPFC_DISABLE_DUMMY0 (1 << 8)
Matt Ropercc49abc2019-06-12 11:36:31 -07003152#define ILK_DPFC_CHICKEN_COMP_DUMMY_PIXEL (1 << 14)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003153#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1 << 23)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003154#define ILK_FBC_RT_BASE _MMIO(0x2128)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003155#define ILK_FBC_RT_VALID (1 << 0)
3156#define SNB_FBC_FRONT_BUFFER (1 << 1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003157
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003158#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003159#define ILK_FBCQ_DIS (1 << 22)
3160#define ILK_PABSTRETCH_DIS (1 << 21)
Yuanhan Liu13982612010-12-15 15:42:31 +08003161
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003162
Jesse Barnes585fb112008-07-29 11:54:06 -07003163/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003164 * Framebuffer compression for Sandybridge
3165 *
3166 * The following two registers are of type GTTMMADR
3167 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003168#define SNB_DPFC_CTL_SA _MMIO(0x100100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003169#define SNB_CPU_FENCE_ENABLE (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003170#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003171
Rodrigo Viviabe959c2013-05-06 19:37:33 -03003172/* Framebuffer compression for Ivybridge */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003173#define IVB_FBC_RT_BASE _MMIO(0x7020)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03003174
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003175#define IPS_CTL _MMIO(0x43408)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003176#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003177
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003178#define MSG_FBC_REND_STATE _MMIO(0x50380)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003179#define FBC_REND_NUKE (1 << 2)
3180#define FBC_REND_CACHE_CLEAN (1 << 1)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03003181
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003182/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003183 * GPIO regs
3184 */
Lucas De Marchidce88872018-07-27 12:36:47 -07003185#define GPIO(gpio) _MMIO(dev_priv->gpio_mmio_base + 0x5010 + \
3186 4 * (gpio))
3187
Jesse Barnes585fb112008-07-29 11:54:06 -07003188# define GPIO_CLOCK_DIR_MASK (1 << 0)
3189# define GPIO_CLOCK_DIR_IN (0 << 1)
3190# define GPIO_CLOCK_DIR_OUT (1 << 1)
3191# define GPIO_CLOCK_VAL_MASK (1 << 2)
3192# define GPIO_CLOCK_VAL_OUT (1 << 3)
3193# define GPIO_CLOCK_VAL_IN (1 << 4)
3194# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
3195# define GPIO_DATA_DIR_MASK (1 << 8)
3196# define GPIO_DATA_DIR_IN (0 << 9)
3197# define GPIO_DATA_DIR_OUT (1 << 9)
3198# define GPIO_DATA_VAL_MASK (1 << 10)
3199# define GPIO_DATA_VAL_OUT (1 << 11)
3200# define GPIO_DATA_VAL_IN (1 << 12)
3201# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
3202
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003203#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003204#define GMBUS_AKSV_SELECT (1 << 11)
3205#define GMBUS_RATE_100KHZ (0 << 8)
3206#define GMBUS_RATE_50KHZ (1 << 8)
3207#define GMBUS_RATE_400KHZ (2 << 8) /* reserved on Pineview */
3208#define GMBUS_RATE_1MHZ (3 << 8) /* reserved on Pineview */
3209#define GMBUS_HOLD_EXT (1 << 7) /* 300ns hold time, rsvd on Pineview */
Ramalingam Cd5dc0f42018-06-28 19:04:49 +05303210#define GMBUS_BYTE_CNT_OVERRIDE (1 << 6)
Anusha Srivatsa5c749c52018-01-11 16:00:09 -02003211
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003212#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003213#define GMBUS_SW_CLR_INT (1 << 31)
3214#define GMBUS_SW_RDY (1 << 30)
3215#define GMBUS_ENT (1 << 29) /* enable timeout */
3216#define GMBUS_CYCLE_NONE (0 << 25)
3217#define GMBUS_CYCLE_WAIT (1 << 25)
3218#define GMBUS_CYCLE_INDEX (2 << 25)
3219#define GMBUS_CYCLE_STOP (4 << 25)
Chris Wilsonf899fc62010-07-20 15:44:45 -07003220#define GMBUS_BYTE_COUNT_SHIFT 16
Dmitry Torokhov9535c472015-04-21 09:49:11 -07003221#define GMBUS_BYTE_COUNT_MAX 256U
Ramalingam C73675cf2018-06-28 19:04:48 +05303222#define GEN9_GMBUS_BYTE_COUNT_MAX 511U
Chris Wilsonf899fc62010-07-20 15:44:45 -07003223#define GMBUS_SLAVE_INDEX_SHIFT 8
3224#define GMBUS_SLAVE_ADDR_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003225#define GMBUS_SLAVE_READ (1 << 0)
3226#define GMBUS_SLAVE_WRITE (0 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003227#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003228#define GMBUS_INUSE (1 << 15)
3229#define GMBUS_HW_WAIT_PHASE (1 << 14)
3230#define GMBUS_STALL_TIMEOUT (1 << 13)
3231#define GMBUS_INT (1 << 12)
3232#define GMBUS_HW_RDY (1 << 11)
3233#define GMBUS_SATOER (1 << 10)
3234#define GMBUS_ACTIVE (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003235#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3236#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003237#define GMBUS_SLAVE_TIMEOUT_EN (1 << 4)
3238#define GMBUS_NAK_EN (1 << 3)
3239#define GMBUS_IDLE_EN (1 << 2)
3240#define GMBUS_HW_WAIT_EN (1 << 1)
3241#define GMBUS_HW_RDY_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003242#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003243#define GMBUS_2BYTE_INDEX_EN (1 << 31)
Eric Anholtf0217c42009-12-01 11:56:30 -08003244
Jesse Barnes585fb112008-07-29 11:54:06 -07003245/*
3246 * Clock control & power management
3247 */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003248#define _DPLL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x6014)
3249#define _DPLL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x6018)
3250#define _CHV_DPLL_C (DISPLAY_MMIO_BASE(dev_priv) + 0x6030)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003251#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07003252
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003253#define VGA0 _MMIO(0x6000)
3254#define VGA1 _MMIO(0x6004)
3255#define VGA_PD _MMIO(0x6010)
Jesse Barnes585fb112008-07-29 11:54:06 -07003256#define VGA0_PD_P2_DIV_4 (1 << 7)
3257#define VGA0_PD_P1_DIV_2 (1 << 5)
3258#define VGA0_PD_P1_SHIFT 0
3259#define VGA0_PD_P1_MASK (0x1f << 0)
3260#define VGA1_PD_P2_DIV_4 (1 << 15)
3261#define VGA1_PD_P1_DIV_2 (1 << 13)
3262#define VGA1_PD_P1_SHIFT 8
3263#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003264#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02003265#define DPLL_SDVO_HIGH_SPEED (1 << 30)
3266#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003267#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003268#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03003269#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07003270#define DPLL_VGA_MODE_DIS (1 << 28)
3271#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3272#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3273#define DPLL_MODE_MASK (3 << 26)
3274#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3275#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3276#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3277#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3278#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3279#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003280#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003281#define DPLL_LOCK_VLV (1 << 15)
3282#define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
3283#define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13)
3284#define DPLL_SSC_REF_CLK_CHV (1 << 13)
Daniel Vetter598fac62013-04-18 22:01:46 +02003285#define DPLL_PORTC_READY_MASK (0xf << 4)
3286#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07003287
Jesse Barnes585fb112008-07-29 11:54:06 -07003288#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003289
3290/* Additional CHV pll/phy registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003291#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003292#define DPLL_PORTD_READY_MASK (0xf)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003293#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003294#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27))
Ville Syrjäläbc284542015-05-26 20:22:38 +03003295#define PHY_LDO_DELAY_0NS 0x0
3296#define PHY_LDO_DELAY_200NS 0x1
3297#define PHY_LDO_DELAY_600NS 0x2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003298#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23))
3299#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
Ville Syrjälä70722462015-04-10 18:21:28 +03003300#define PHY_CH_SU_PSR 0x1
3301#define PHY_CH_DEEP_PSR 0x7
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003302#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2))
Ville Syrjälä70722462015-04-10 18:21:28 +03003303#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003304#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003305#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
3306#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch))))
3307#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03003308
Jesse Barnes585fb112008-07-29 11:54:06 -07003309/*
3310 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3311 * this field (only one bit may be set).
3312 */
3313#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3314#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003315#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07003316/* i830, required in DVO non-gang */
3317#define PLL_P2_DIVIDE_BY_4 (1 << 23)
3318#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3319#define PLL_REF_INPUT_DREFCLK (0 << 13)
3320#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3321#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3322#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3323#define PLL_REF_INPUT_MASK (3 << 13)
3324#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003325/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003326# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3327# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003328# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003329# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3330# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3331
Jesse Barnes585fb112008-07-29 11:54:06 -07003332/*
3333 * Parallel to Serial Load Pulse phase selection.
3334 * Selects the phase for the 10X DPLL clock for the PCIe
3335 * digital display port. The range is 4 to 13; 10 or more
3336 * is just a flip delay. The default is 6
3337 */
3338#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3339#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3340/*
3341 * SDVO multiplier for 945G/GM. Not used on 965.
3342 */
3343#define SDVO_MULTIPLIER_MASK 0x000000ff
3344#define SDVO_MULTIPLIER_SHIFT_HIRES 4
3345#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003346
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003347#define _DPLL_A_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x601c)
3348#define _DPLL_B_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x6020)
3349#define _CHV_DPLL_C_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x603c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003350#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003351
Jesse Barnes585fb112008-07-29 11:54:06 -07003352/*
3353 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3354 *
3355 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3356 */
3357#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3358#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3359/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3360#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3361#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3362/*
3363 * SDVO/UDI pixel multiplier.
3364 *
3365 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3366 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3367 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3368 * dummy bytes in the datastream at an increased clock rate, with both sides of
3369 * the link knowing how many bytes are fill.
3370 *
3371 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3372 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3373 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3374 * through an SDVO command.
3375 *
3376 * This register field has values of multiplication factor minus 1, with
3377 * a maximum multiplier of 5 for SDVO.
3378 */
3379#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3380#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3381/*
3382 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3383 * This best be set to the default value (3) or the CRT won't work. No,
3384 * I don't entirely understand what this does...
3385 */
3386#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3387#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003388
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03003389#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3390
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003391#define _FPA0 0x6040
3392#define _FPA1 0x6044
3393#define _FPB0 0x6048
3394#define _FPB1 0x604c
3395#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3396#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07003397#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003398#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07003399#define FP_N_DIV_SHIFT 16
3400#define FP_M1_DIV_MASK 0x00003f00
3401#define FP_M1_DIV_SHIFT 8
3402#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003403#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07003404#define FP_M2_DIV_SHIFT 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003405#define DPLL_TEST _MMIO(0x606c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003406#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3407#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3408#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3409#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3410#define DPLLB_TEST_N_BYPASS (1 << 19)
3411#define DPLLB_TEST_M_BYPASS (1 << 18)
3412#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3413#define DPLLA_TEST_N_BYPASS (1 << 3)
3414#define DPLLA_TEST_M_BYPASS (1 << 2)
3415#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003416#define D_STATE _MMIO(0x6104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003417#define DSTATE_GFX_RESET_I830 (1 << 6)
3418#define DSTATE_PLL_D3_OFF (1 << 3)
3419#define DSTATE_GFX_CLOCK_GATING (1 << 1)
3420#define DSTATE_DOT_CLOCK_GATING (1 << 0)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003421#define DSPCLK_GATE_D _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07003422# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3423# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3424# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3425# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3426# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3427# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3428# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
Ville Syrjäläad8059c2017-12-08 23:37:38 +02003429# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
Jesse Barnes652c3932009-08-17 13:31:43 -07003430# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3431# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3432# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3433# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3434# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3435# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3436# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3437# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3438# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3439# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3440# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3441# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3442# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3443# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3444# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3445# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3446# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3447# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3448# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3449# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3450# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003451/*
Jesse Barnes652c3932009-08-17 13:31:43 -07003452 * This bit must be set on the 830 to prevent hangs when turning off the
3453 * overlay scaler.
3454 */
3455# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3456# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3457# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3458# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3459# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3460
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003461#define RENCLK_GATE_D1 _MMIO(0x6204)
Jesse Barnes652c3932009-08-17 13:31:43 -07003462# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3463# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3464# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3465# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3466# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3467# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3468# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3469# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3470# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003471/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07003472# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3473# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3474# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3475# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003476/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07003477# define SV_CLOCK_GATE_DISABLE (1 << 0)
3478# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3479# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3480# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3481# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3482# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3483# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3484# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3485# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3486# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3487# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3488# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3489# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3490# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3491# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3492# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3493# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3494# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3495
3496# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003497/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07003498# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3499# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3500# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3501# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3502# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3503# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003504/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07003505# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3506# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3507# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3508# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3509# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3510# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3511# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3512# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3513# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3514# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3515# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3516# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3517# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3518# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3519# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3520# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3521# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3522# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3523# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3524
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003525#define RENCLK_GATE_D2 _MMIO(0x6208)
Jesse Barnes652c3932009-08-17 13:31:43 -07003526#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3527#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3528#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003529
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003530#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003531#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3532
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003533#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3534#define DEUC _MMIO(0x6214) /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003535
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003536#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003537#define FW_CSPWRDWNEN (1 << 15)
Jesse Barnesceb04242012-03-28 13:39:22 -07003538
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003539#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03003540
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003541#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003542#define CDCLK_FREQ_SHIFT 4
3543#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3544#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003545
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003546#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003547#define PFI_CREDIT_63 (9 << 28) /* chv only */
3548#define PFI_CREDIT_31 (8 << 28) /* chv only */
3549#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3550#define PFI_CREDIT_RESEND (1 << 27)
3551#define VGA_FAST_MODE_DISABLE (1 << 14)
3552
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003553#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003554
Jesse Barnes585fb112008-07-29 11:54:06 -07003555/*
3556 * Palette regs
3557 */
Jani Nikula74c1e8262018-10-31 13:04:50 +02003558#define _PALETTE_A 0xa000
3559#define _PALETTE_B 0xa800
3560#define _CHV_PALETTE_C 0xc000
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003561#define PALETTE(pipe, i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + \
Jani Nikula74c1e8262018-10-31 13:04:50 +02003562 _PICK((pipe), _PALETTE_A, \
3563 _PALETTE_B, _CHV_PALETTE_C) + \
3564 (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003565
Eric Anholt673a3942008-07-30 12:06:12 -07003566/* MCH MMIO space */
3567
3568/*
3569 * MCHBAR mirror.
3570 *
3571 * This mirrors the MCHBAR MMIO space whose location is determined by
3572 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3573 * every way. It is not accessible from the CP register read instructions.
3574 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03003575 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3576 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07003577 */
3578#define MCHBAR_MIRROR_BASE 0x10000
3579
Yuanhan Liu13982612010-12-15 15:42:31 +08003580#define MCHBAR_MIRROR_BASE_SNB 0x140000
3581
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003582#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3583#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003584#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3585#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
Ville Syrjälädb7fb602017-11-02 17:17:35 +02003586#define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003587
Chris Wilson3ebecd02013-04-12 19:10:13 +01003588/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003589#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01003590
Ville Syrjälä646b4262014-04-25 20:14:30 +03003591/* 915-945 and GM965 MCH register controlling DRAM channel access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003592#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
Eric Anholt673a3942008-07-30 12:06:12 -07003593#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3594#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3595#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3596#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3597#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08003598#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003599#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
Daniel Vetter656bfa32014-11-20 09:26:30 +01003600#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07003601
Ville Syrjälä646b4262014-04-25 20:14:30 +03003602/* Pineview MCH register contains DDR3 setting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003603#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
Li Peng95534262010-05-18 18:58:44 +08003604#define CSHRDDR3CTL_DDR3 (1 << 2)
3605
Ville Syrjälä646b4262014-04-25 20:14:30 +03003606/* 965 MCH register controlling DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003607#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3608#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
Eric Anholt673a3942008-07-30 12:06:12 -07003609
Ville Syrjälä646b4262014-04-25 20:14:30 +03003610/* snb MCH registers for reading the DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003611#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3612#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3613#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003614#define MAD_DIMM_ECC_MASK (0x3 << 24)
3615#define MAD_DIMM_ECC_OFF (0x0 << 24)
3616#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3617#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3618#define MAD_DIMM_ECC_ON (0x3 << 24)
3619#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3620#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3621#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3622#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3623#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3624#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3625#define MAD_DIMM_A_SELECT (0x1 << 16)
3626/* DIMM sizes are in multiples of 256mb. */
3627#define MAD_DIMM_B_SIZE_SHIFT 8
3628#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3629#define MAD_DIMM_A_SIZE_SHIFT 0
3630#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3631
Ville Syrjälä646b4262014-04-25 20:14:30 +03003632/* snb MCH registers for priority tuning */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003633#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01003634#define MCH_SSKPD_WM0_MASK 0x3f
3635#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003636
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003637#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
Jesse Barnesec013e72013-08-20 10:29:23 +01003638
Keith Packardb11248d2009-06-11 22:28:56 -07003639/* Clocking configuration register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003640#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003641#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07003642#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3643#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3644#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3645#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003646#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
Keith Packardb11248d2009-06-11 22:28:56 -07003647#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003648/*
3649 * Note that on at least on ELK the below value is reported for both
3650 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3651 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3652 */
3653#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
Keith Packardb11248d2009-06-11 22:28:56 -07003654#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003655#define CLKCFG_MEM_533 (1 << 4)
3656#define CLKCFG_MEM_667 (2 << 4)
3657#define CLKCFG_MEM_800 (3 << 4)
3658#define CLKCFG_MEM_MASK (7 << 4)
3659
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003660#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3661#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
Ville Syrjälä34edce22015-05-22 11:22:33 +03003662
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003663#define TSC1 _MMIO(0x11001)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003664#define TSE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003665#define TR1 _MMIO(0x11006)
3666#define TSFS _MMIO(0x11020)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003667#define TSFS_SLOPE_MASK 0x0000ff00
3668#define TSFS_SLOPE_SHIFT 8
3669#define TSFS_INTR_MASK 0x000000ff
3670
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003671#define CRSTANDVID _MMIO(0x11100)
3672#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003673#define PXVFREQ_PX_MASK 0x7f000000
3674#define PXVFREQ_PX_SHIFT 24
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003675#define VIDFREQ_BASE _MMIO(0x11110)
3676#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3677#define VIDFREQ2 _MMIO(0x11114)
3678#define VIDFREQ3 _MMIO(0x11118)
3679#define VIDFREQ4 _MMIO(0x1111c)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003680#define VIDFREQ_P0_MASK 0x1f000000
3681#define VIDFREQ_P0_SHIFT 24
3682#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3683#define VIDFREQ_P0_CSCLK_SHIFT 20
3684#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3685#define VIDFREQ_P0_CRCLK_SHIFT 16
3686#define VIDFREQ_P1_MASK 0x00001f00
3687#define VIDFREQ_P1_SHIFT 8
3688#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3689#define VIDFREQ_P1_CSCLK_SHIFT 4
3690#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003691#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3692#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003693#define INTTOEXT_MAP3_SHIFT 24
3694#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3695#define INTTOEXT_MAP2_SHIFT 16
3696#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3697#define INTTOEXT_MAP1_SHIFT 8
3698#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3699#define INTTOEXT_MAP0_SHIFT 0
3700#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003701#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003702#define MEMCTL_CMD_MASK 0xe000
3703#define MEMCTL_CMD_SHIFT 13
3704#define MEMCTL_CMD_RCLK_OFF 0
3705#define MEMCTL_CMD_RCLK_ON 1
3706#define MEMCTL_CMD_CHFREQ 2
3707#define MEMCTL_CMD_CHVID 3
3708#define MEMCTL_CMD_VMMOFF 4
3709#define MEMCTL_CMD_VMMON 5
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003710#define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears
Jesse Barnesf97108d2010-01-29 11:27:07 -08003711 when command complete */
3712#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3713#define MEMCTL_FREQ_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003714#define MEMCTL_SFCAVM (1 << 7)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003715#define MEMCTL_TGT_VID_MASK 0x007f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003716#define MEMIHYST _MMIO(0x1117c)
3717#define MEMINTREN _MMIO(0x11180) /* 16 bits */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003718#define MEMINT_RSEXIT_EN (1 << 8)
3719#define MEMINT_CX_SUPR_EN (1 << 7)
3720#define MEMINT_CONT_BUSY_EN (1 << 6)
3721#define MEMINT_AVG_BUSY_EN (1 << 5)
3722#define MEMINT_EVAL_CHG_EN (1 << 4)
3723#define MEMINT_MON_IDLE_EN (1 << 3)
3724#define MEMINT_UP_EVAL_EN (1 << 2)
3725#define MEMINT_DOWN_EVAL_EN (1 << 1)
3726#define MEMINT_SW_CMD_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003727#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003728#define MEM_RSEXIT_MASK 0xc000
3729#define MEM_RSEXIT_SHIFT 14
3730#define MEM_CONT_BUSY_MASK 0x3000
3731#define MEM_CONT_BUSY_SHIFT 12
3732#define MEM_AVG_BUSY_MASK 0x0c00
3733#define MEM_AVG_BUSY_SHIFT 10
3734#define MEM_EVAL_CHG_MASK 0x0300
3735#define MEM_EVAL_BUSY_SHIFT 8
3736#define MEM_MON_IDLE_MASK 0x00c0
3737#define MEM_MON_IDLE_SHIFT 6
3738#define MEM_UP_EVAL_MASK 0x0030
3739#define MEM_UP_EVAL_SHIFT 4
3740#define MEM_DOWN_EVAL_MASK 0x000c
3741#define MEM_DOWN_EVAL_SHIFT 2
3742#define MEM_SW_CMD_MASK 0x0003
3743#define MEM_INT_STEER_GFX 0
3744#define MEM_INT_STEER_CMR 1
3745#define MEM_INT_STEER_SMI 2
3746#define MEM_INT_STEER_SCI 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003747#define MEMINTRSTS _MMIO(0x11184)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003748#define MEMINT_RSEXIT (1 << 7)
3749#define MEMINT_CONT_BUSY (1 << 6)
3750#define MEMINT_AVG_BUSY (1 << 5)
3751#define MEMINT_EVAL_CHG (1 << 4)
3752#define MEMINT_MON_IDLE (1 << 3)
3753#define MEMINT_UP_EVAL (1 << 2)
3754#define MEMINT_DOWN_EVAL (1 << 1)
3755#define MEMINT_SW_CMD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003756#define MEMMODECTL _MMIO(0x11190)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003757#define MEMMODE_BOOST_EN (1 << 31)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003758#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3759#define MEMMODE_BOOST_FREQ_SHIFT 24
3760#define MEMMODE_IDLE_MODE_MASK 0x00030000
3761#define MEMMODE_IDLE_MODE_SHIFT 16
3762#define MEMMODE_IDLE_MODE_EVAL 0
3763#define MEMMODE_IDLE_MODE_CONT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003764#define MEMMODE_HWIDLE_EN (1 << 15)
3765#define MEMMODE_SWMODE_EN (1 << 14)
3766#define MEMMODE_RCLK_GATE (1 << 13)
3767#define MEMMODE_HW_UPDATE (1 << 12)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003768#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3769#define MEMMODE_FSTART_SHIFT 8
3770#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3771#define MEMMODE_FMAX_SHIFT 4
3772#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003773#define RCBMAXAVG _MMIO(0x1119c)
3774#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003775#define SWMEMCMD_RENDER_OFF (0 << 13)
3776#define SWMEMCMD_RENDER_ON (1 << 13)
3777#define SWMEMCMD_SWFREQ (2 << 13)
3778#define SWMEMCMD_TARVID (3 << 13)
3779#define SWMEMCMD_VRM_OFF (4 << 13)
3780#define SWMEMCMD_VRM_ON (5 << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003781#define CMDSTS (1 << 12)
3782#define SFCAVM (1 << 11)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003783#define SWFREQ_MASK 0x0380 /* P0-7 */
3784#define SWFREQ_SHIFT 7
3785#define TARVID_MASK 0x001f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003786#define MEMSTAT_CTG _MMIO(0x111a0)
3787#define RCBMINAVG _MMIO(0x111a0)
3788#define RCUPEI _MMIO(0x111b0)
3789#define RCDNEI _MMIO(0x111b4)
3790#define RSTDBYCTL _MMIO(0x111b8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003791#define RS1EN (1 << 31)
3792#define RS2EN (1 << 30)
3793#define RS3EN (1 << 29)
3794#define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */
3795#define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */
3796#define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */
3797#define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */
3798#define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */
3799#define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */
3800#define RSX_STATUS_MASK (7 << 20)
3801#define RSX_STATUS_ON (0 << 20)
3802#define RSX_STATUS_RC1 (1 << 20)
3803#define RSX_STATUS_RC1E (2 << 20)
3804#define RSX_STATUS_RS1 (3 << 20)
3805#define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */
3806#define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */
3807#define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */
3808#define RSX_STATUS_RSVD2 (7 << 20)
3809#define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */
3810#define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */
3811#define JRSC (1 << 17) /* rsx coupled to cpu c-state */
3812#define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */
3813#define RS1CONTSAV_MASK (3 << 14)
3814#define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */
3815#define RS1CONTSAV_RSVD (1 << 14)
3816#define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */
3817#define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */
3818#define NORMSLEXLAT_MASK (3 << 12)
3819#define SLOW_RS123 (0 << 12)
3820#define SLOW_RS23 (1 << 12)
3821#define SLOW_RS3 (2 << 12)
3822#define NORMAL_RS123 (3 << 12)
3823#define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */
3824#define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3825#define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */
3826#define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */
3827#define RS_CSTATE_MASK (3 << 4)
3828#define RS_CSTATE_C367_RS1 (0 << 4)
3829#define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
3830#define RS_CSTATE_RSVD (2 << 4)
3831#define RS_CSTATE_C367_RS2 (3 << 4)
3832#define REDSAVES (1 << 3) /* no context save if was idle during rs0 */
3833#define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003834#define VIDCTL _MMIO(0x111c0)
3835#define VIDSTS _MMIO(0x111c8)
3836#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3837#define MEMSTAT_ILK _MMIO(0x111f8)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003838#define MEMSTAT_VID_MASK 0x7f00
3839#define MEMSTAT_VID_SHIFT 8
3840#define MEMSTAT_PSTATE_MASK 0x00f8
3841#define MEMSTAT_PSTATE_SHIFT 3
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003842#define MEMSTAT_MON_ACTV (1 << 2)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003843#define MEMSTAT_SRC_CTL_MASK 0x0003
3844#define MEMSTAT_SRC_CTL_CORE 0
3845#define MEMSTAT_SRC_CTL_TRB 1
3846#define MEMSTAT_SRC_CTL_THM 2
3847#define MEMSTAT_SRC_CTL_STDBY 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003848#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3849#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3850#define PMMISC _MMIO(0x11214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003851#define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003852#define SDEW _MMIO(0x1124c)
3853#define CSIEW0 _MMIO(0x11250)
3854#define CSIEW1 _MMIO(0x11254)
3855#define CSIEW2 _MMIO(0x11258)
3856#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3857#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3858#define MCHAFE _MMIO(0x112c0)
3859#define CSIEC _MMIO(0x112e0)
3860#define DMIEC _MMIO(0x112e4)
3861#define DDREC _MMIO(0x112e8)
3862#define PEG0EC _MMIO(0x112ec)
3863#define PEG1EC _MMIO(0x112f0)
3864#define GFXEC _MMIO(0x112f4)
3865#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3866#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3867#define ECR _MMIO(0x11600)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003868#define ECR_GPFE (1 << 31)
3869#define ECR_IMONE (1 << 30)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003870#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003871#define OGW0 _MMIO(0x11608)
3872#define OGW1 _MMIO(0x1160c)
3873#define EG0 _MMIO(0x11610)
3874#define EG1 _MMIO(0x11614)
3875#define EG2 _MMIO(0x11618)
3876#define EG3 _MMIO(0x1161c)
3877#define EG4 _MMIO(0x11620)
3878#define EG5 _MMIO(0x11624)
3879#define EG6 _MMIO(0x11628)
3880#define EG7 _MMIO(0x1162c)
3881#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3882#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3883#define LCFUSE02 _MMIO(0x116c0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003884#define LCFUSE_HIV_MASK 0x000000ff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003885#define CSIPLL0 _MMIO(0x12c10)
3886#define DDRMPLL1 _MMIO(0X12c20)
3887#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
Eric Anholt7d573822009-01-02 13:33:00 -08003888
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003889#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003890#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003891
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003892#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3893#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3894#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3895#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3896#define BXT_RP_STATE_CAP _MMIO(0x138170)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003897
Ville Syrjälä8a292d02016-04-20 16:43:56 +03003898/*
3899 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3900 * 8300) freezing up around GPU hangs. Looks as if even
3901 * scheduling/timer interrupts start misbehaving if the RPS
3902 * EI/thresholds are "bad", leading to a very sluggish or even
3903 * frozen machine.
3904 */
3905#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
Akash Goelde43ae92015-03-06 11:07:14 +05303906#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
Akash Goel26148bd2015-09-18 23:39:51 +05303907#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07003908#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003909 (IS_GEN9_LP(dev_priv) ? \
Akash Goel26148bd2015-09-18 23:39:51 +05303910 INTERVAL_0_833_US(us) : \
3911 INTERVAL_1_33_US(us)) : \
Akash Goelde43ae92015-03-06 11:07:14 +05303912 INTERVAL_1_28_US(us))
3913
Akash Goel52530cb2016-04-23 00:05:44 +05303914#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3915#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3916#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07003917#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003918 (IS_GEN9_LP(dev_priv) ? \
Akash Goel52530cb2016-04-23 00:05:44 +05303919 INTERVAL_0_833_TO_US(interval) : \
3920 INTERVAL_1_33_TO_US(interval)) : \
3921 INTERVAL_1_28_TO_US(interval))
3922
Jesse Barnes585fb112008-07-29 11:54:06 -07003923/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08003924 * Logical Context regs
3925 */
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07003926#define CCID(base) _MMIO((base) + 0x180)
Chris Wilsonec62ed32017-02-07 15:24:37 +00003927#define CCID_EN BIT(0)
3928#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3929#define CCID_EXTENDED_STATE_SAVE BIT(3)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003930/*
3931 * Notes on SNB/IVB/VLV context size:
3932 * - Power context is saved elsewhere (LLC or stolen)
3933 * - Ring/execlist context is saved on SNB, not on IVB
3934 * - Extended context size already includes render context size
3935 * - We always need to follow the extended context size.
3936 * SNB BSpec has comments indicating that we should use the
3937 * render context size instead if execlists are disabled, but
3938 * based on empirical testing that's just nonsense.
3939 * - Pipelined/VF state is saved on SNB/IVB respectively
3940 * - GT1 size just indicates how much of render context
3941 * doesn't need saving on GT1
3942 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003943#define CXT_SIZE _MMIO(0x21a0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003944#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3945#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3946#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3947#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3948#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003949#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07003950 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3951 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003952#define GEN7_CXT_SIZE _MMIO(0x21a8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003953#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3954#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3955#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3956#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3957#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3958#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003959#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07003960 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawsky88976442013-11-02 21:07:05 -07003961
Zhi Wangc01fc532016-06-16 08:07:02 -04003962enum {
3963 INTEL_ADVANCED_CONTEXT = 0,
3964 INTEL_LEGACY_32B_CONTEXT,
3965 INTEL_ADVANCED_AD_CONTEXT,
3966 INTEL_LEGACY_64B_CONTEXT
3967};
3968
Mika Kuoppala2355cf02017-01-27 15:03:09 +02003969enum {
3970 FAULT_AND_HANG = 0,
3971 FAULT_AND_HALT, /* Debug only */
3972 FAULT_AND_STREAM,
3973 FAULT_AND_CONTINUE /* Unsupported */
3974};
3975
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003976#define GEN8_CTX_VALID (1 << 0)
3977#define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
3978#define GEN8_CTX_FORCE_RESTORE (1 << 2)
3979#define GEN8_CTX_L3LLC_COHERENT (1 << 5)
3980#define GEN8_CTX_PRIVILEGE (1 << 8)
Zhi Wangc01fc532016-06-16 08:07:02 -04003981#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
Zhi Wangc01fc532016-06-16 08:07:02 -04003982
Mika Kuoppala2355cf02017-01-27 15:03:09 +02003983#define GEN8_CTX_ID_SHIFT 32
3984#define GEN8_CTX_ID_WIDTH 21
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +02003985#define GEN11_SW_CTX_ID_SHIFT 37
3986#define GEN11_SW_CTX_ID_WIDTH 11
3987#define GEN11_ENGINE_CLASS_SHIFT 61
3988#define GEN11_ENGINE_CLASS_WIDTH 3
3989#define GEN11_ENGINE_INSTANCE_SHIFT 48
3990#define GEN11_ENGINE_INSTANCE_WIDTH 6
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003991
3992#define CHV_CLK_CTL1 _MMIO(0x101100)
3993#define VLV_CLK_CTL2 _MMIO(0x101104)
3994#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3995
3996/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003997 * Overlay regs
3998 */
Imre Deakd965e7ac2015-12-01 10:23:52 +02003999
4000#define OVADD _MMIO(0x30000)
4001#define DOVSTA _MMIO(0x30008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004002#define OC_BUF (0x3 << 20)
Jesse Barnes585fb112008-07-29 11:54:06 -07004003#define OGAMC5 _MMIO(0x30010)
4004#define OGAMC4 _MMIO(0x30014)
4005#define OGAMC3 _MMIO(0x30018)
4006#define OGAMC2 _MMIO(0x3001c)
4007#define OGAMC1 _MMIO(0x30020)
4008#define OGAMC0 _MMIO(0x30024)
4009
4010/*
Imre Deakd965e7ac2015-12-01 10:23:52 +02004011 * GEN9 clock gating regs
4012 */
4013#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
Rodrigo Vividf49ec82017-11-10 16:03:19 -08004014#define DARBF_GATING_DIS (1 << 27)
Imre Deakd965e7ac2015-12-01 10:23:52 +02004015#define PWM2_GATING_DIS (1 << 14)
4016#define PWM1_GATING_DIS (1 << 13)
4017
Ville Syrjälä6481d5e2017-12-21 22:24:32 +02004018#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
4019#define BXT_GMBUS_GATING_DIS (1 << 14)
4020
Imre Deaked69cd42017-10-02 10:55:57 +03004021#define _CLKGATE_DIS_PSL_A 0x46520
4022#define _CLKGATE_DIS_PSL_B 0x46524
4023#define _CLKGATE_DIS_PSL_C 0x46528
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +05304024#define DUPS1_GATING_DIS (1 << 15)
4025#define DUPS2_GATING_DIS (1 << 19)
4026#define DUPS3_GATING_DIS (1 << 23)
Imre Deaked69cd42017-10-02 10:55:57 +03004027#define DPF_GATING_DIS (1 << 10)
4028#define DPF_RAM_GATING_DIS (1 << 9)
4029#define DPFR_GATING_DIS (1 << 8)
4030
4031#define CLKGATE_DIS_PSL(pipe) \
4032 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
4033
Imre Deakd965e7ac2015-12-01 10:23:52 +02004034/*
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07004035 * GEN10 clock gating regs
4036 */
4037#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
4038#define SARBUNIT_CLKGATE_DIS (1 << 5)
Rafael Antognolli0a607972017-11-03 11:30:27 -07004039#define RCCUNIT_CLKGATE_DIS (1 << 7)
Oscar Mateo0a437d42018-05-08 14:29:31 -07004040#define MSCUNIT_CLKGATE_DIS (1 << 10)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07004041
Rodrigo Vivia4713c52018-03-07 14:09:12 -08004042#define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
4043#define GWUNIT_CLKGATE_DIS (1 << 16)
4044
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08004045#define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
4046#define VFUNIT_CLKGATE_DIS (1 << 20)
4047
Oscar Mateo5ba700c2018-05-08 14:29:34 -07004048#define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560)
4049#define CGPSF_CLKGATE_DIS (1 << 3)
4050
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07004051/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004052 * Display engine regs
4053 */
4054
Shuang He8bf1e9f2013-10-15 18:55:27 +01004055/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004056#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01004057#define PIPE_CRC_ENABLE (1 << 31)
Ville Syrjälä207a8152019-02-14 21:22:19 +02004058/* skl+ source selection */
4059#define PIPE_CRC_SOURCE_PLANE_1_SKL (0 << 28)
4060#define PIPE_CRC_SOURCE_PLANE_2_SKL (2 << 28)
4061#define PIPE_CRC_SOURCE_DMUX_SKL (4 << 28)
4062#define PIPE_CRC_SOURCE_PLANE_3_SKL (6 << 28)
4063#define PIPE_CRC_SOURCE_PLANE_4_SKL (7 << 28)
4064#define PIPE_CRC_SOURCE_PLANE_5_SKL (5 << 28)
4065#define PIPE_CRC_SOURCE_PLANE_6_SKL (3 << 28)
4066#define PIPE_CRC_SOURCE_PLANE_7_SKL (1 << 28)
Daniel Vetterb4437a42013-10-16 22:55:54 +02004067/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01004068#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
4069#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
4070#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02004071/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004072#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
4073#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
4074#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
4075/* embedded DP port on the north display block, reserved on ivb */
4076#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
4077#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02004078/* vlv source selection */
4079#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
4080#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
4081#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
4082/* with DP port the pipe source is invalid */
4083#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
4084#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
4085#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
4086/* gen3+ source selection */
4087#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
4088#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
4089#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
4090/* with DP/TV port the pipe source is invalid */
4091#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
4092#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
4093#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
4094#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
4095#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
4096/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02004097#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02004098
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004099#define _PIPE_CRC_RES_1_A_IVB 0x60064
4100#define _PIPE_CRC_RES_2_A_IVB 0x60068
4101#define _PIPE_CRC_RES_3_A_IVB 0x6006c
4102#define _PIPE_CRC_RES_4_A_IVB 0x60070
4103#define _PIPE_CRC_RES_5_A_IVB 0x60074
4104
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004105#define _PIPE_CRC_RES_RED_A 0x60060
4106#define _PIPE_CRC_RES_GREEN_A 0x60064
4107#define _PIPE_CRC_RES_BLUE_A 0x60068
4108#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
4109#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01004110
4111/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004112#define _PIPE_CRC_RES_1_B_IVB 0x61064
4113#define _PIPE_CRC_RES_2_B_IVB 0x61068
4114#define _PIPE_CRC_RES_3_B_IVB 0x6106c
4115#define _PIPE_CRC_RES_4_B_IVB 0x61070
4116#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01004117
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004118#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
4119#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
4120#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
4121#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
4122#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
4123#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01004124
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004125#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
4126#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
4127#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
4128#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
4129#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004130
Jesse Barnes585fb112008-07-29 11:54:06 -07004131/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004132#define _HTOTAL_A 0x60000
4133#define _HBLANK_A 0x60004
4134#define _HSYNC_A 0x60008
4135#define _VTOTAL_A 0x6000c
4136#define _VBLANK_A 0x60010
4137#define _VSYNC_A 0x60014
4138#define _PIPEASRC 0x6001c
4139#define _BCLRPAT_A 0x60020
4140#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07004141#define _PIPE_MULT_A 0x6002c
Jesse Barnes585fb112008-07-29 11:54:06 -07004142
4143/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004144#define _HTOTAL_B 0x61000
4145#define _HBLANK_B 0x61004
4146#define _HSYNC_B 0x61008
4147#define _VTOTAL_B 0x6100c
4148#define _VBLANK_B 0x61010
4149#define _VSYNC_B 0x61014
4150#define _PIPEBSRC 0x6101c
4151#define _BCLRPAT_B 0x61020
4152#define _VSYNCSHIFT_B 0x61028
Clint Taylorebb69c92014-09-30 10:30:22 -07004153#define _PIPE_MULT_B 0x6102c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004154
Madhav Chauhan7b56caf2018-10-15 17:28:02 +03004155/* DSI 0 timing regs */
4156#define _HTOTAL_DSI0 0x6b000
4157#define _HSYNC_DSI0 0x6b008
4158#define _VTOTAL_DSI0 0x6b00c
4159#define _VSYNC_DSI0 0x6b014
4160#define _VSYNCSHIFT_DSI0 0x6b028
4161
4162/* DSI 1 timing regs */
4163#define _HTOTAL_DSI1 0x6b800
4164#define _HSYNC_DSI1 0x6b808
4165#define _VTOTAL_DSI1 0x6b80c
4166#define _VSYNC_DSI1 0x6b814
4167#define _VSYNCSHIFT_DSI1 0x6b828
4168
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004169#define TRANSCODER_A_OFFSET 0x60000
4170#define TRANSCODER_B_OFFSET 0x61000
4171#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03004172#define CHV_TRANSCODER_C_OFFSET 0x63000
Lucas De Marchif1f1d4f2019-07-11 10:30:55 -07004173#define TRANSCODER_D_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004174#define TRANSCODER_EDP_OFFSET 0x6f000
Madhav Chauhan49edbd42018-10-15 17:28:00 +03004175#define TRANSCODER_DSI0_OFFSET 0x6b000
4176#define TRANSCODER_DSI1_OFFSET 0x6b800
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004177
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004178#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
4179#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
4180#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
4181#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
4182#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
4183#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
4184#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
4185#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
4186#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
4187#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
Chris Wilson5eddb702010-09-11 13:48:45 +01004188
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004189/*
4190 * HSW+ eDP PSR registers
4191 *
4192 * HSW PSR registers are relative to DDIA(_DDI_BUF_CTL_A + 0x800) with just one
4193 * instance of it
4194 */
4195#define _HSW_EDP_PSR_BASE 0x64800
4196#define _SRD_CTL_A 0x60800
4197#define _SRD_CTL_EDP 0x6f800
4198#define _PSR_ADJ(tran, reg) (_TRANS2(tran, reg) - dev_priv->hsw_psr_mmio_adjust)
4199#define EDP_PSR_CTL(tran) _MMIO(_PSR_ADJ(tran, _SRD_CTL_A))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004200#define EDP_PSR_ENABLE (1 << 31)
4201#define BDW_PSR_SINGLE_FRAME (1 << 30)
4202#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */
4203#define EDP_PSR_LINK_STANDBY (1 << 27)
4204#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25)
4205#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25)
4206#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25)
4207#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25)
4208#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004209#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004210#define EDP_PSR_SKIP_AUX_EXIT (1 << 12)
4211#define EDP_PSR_TP1_TP2_SEL (0 << 11)
4212#define EDP_PSR_TP1_TP3_SEL (1 << 11)
José Roberto de Souza00c8f192018-06-26 13:16:44 -07004213#define EDP_PSR_CRC_ENABLE (1 << 10) /* BDW+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004214#define EDP_PSR_TP2_TP3_TIME_500us (0 << 8)
4215#define EDP_PSR_TP2_TP3_TIME_100us (1 << 8)
4216#define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8)
4217#define EDP_PSR_TP2_TP3_TIME_0us (3 << 8)
José Roberto de Souza8a9a5602019-03-12 12:57:43 -07004218#define EDP_PSR_TP4_TIME_0US (3 << 6) /* ICL+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004219#define EDP_PSR_TP1_TIME_500us (0 << 4)
4220#define EDP_PSR_TP1_TIME_100us (1 << 4)
4221#define EDP_PSR_TP1_TIME_2500us (2 << 4)
4222#define EDP_PSR_TP1_TIME_0us (3 << 4)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004223#define EDP_PSR_IDLE_FRAME_SHIFT 0
4224
Daniel Vetterfc340442018-04-05 15:00:23 -07004225/* Bspec claims those aren't shifted but stay at 0x64800 */
4226#define EDP_PSR_IMR _MMIO(0x64834)
4227#define EDP_PSR_IIR _MMIO(0x64838)
Imre Deakc0871802018-11-20 11:23:24 +02004228#define EDP_PSR_ERROR(shift) (1 << ((shift) + 2))
4229#define EDP_PSR_POST_EXIT(shift) (1 << ((shift) + 1))
4230#define EDP_PSR_PRE_ENTRY(shift) (1 << (shift))
4231#define EDP_PSR_TRANSCODER_C_SHIFT 24
4232#define EDP_PSR_TRANSCODER_B_SHIFT 16
4233#define EDP_PSR_TRANSCODER_A_SHIFT 8
4234#define EDP_PSR_TRANSCODER_EDP_SHIFT 0
Daniel Vetterfc340442018-04-05 15:00:23 -07004235
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004236#define _SRD_AUX_CTL_A 0x60810
4237#define _SRD_AUX_CTL_EDP 0x6f810
4238#define EDP_PSR_AUX_CTL(tran) _MMIO(_PSR_ADJ(tran, _SRD_AUX_CTL_A))
Dhinakaran Pandiyand544e912018-03-12 20:46:46 -07004239#define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26)
4240#define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4241#define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16)
4242#define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11)
4243#define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4244
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004245#define _SRD_AUX_DATA_A 0x60814
4246#define _SRD_AUX_DATA_EDP 0x6f814
4247#define EDP_PSR_AUX_DATA(tran, i) _MMIO(_PSR_ADJ(tran, _SRD_AUX_DATA_A) + (i) + 4) /* 5 registers */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004248
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004249#define _SRD_STATUS_A 0x60840
4250#define _SRD_STATUS_EDP 0x6f840
4251#define EDP_PSR_STATUS(tran) _MMIO(_PSR_ADJ(tran, _SRD_STATUS_A))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004252#define EDP_PSR_STATUS_STATE_MASK (7 << 29)
Vathsala Nagaraju00b06292018-06-27 13:38:30 +05304253#define EDP_PSR_STATUS_STATE_SHIFT 29
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004254#define EDP_PSR_STATUS_STATE_IDLE (0 << 29)
4255#define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29)
4256#define EDP_PSR_STATUS_STATE_SRDENT (2 << 29)
4257#define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29)
4258#define EDP_PSR_STATUS_STATE_BUFON (4 << 29)
4259#define EDP_PSR_STATUS_STATE_AUXACK (5 << 29)
4260#define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29)
4261#define EDP_PSR_STATUS_LINK_MASK (3 << 26)
4262#define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26)
4263#define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26)
4264#define EDP_PSR_STATUS_LINK_STANDBY (2 << 26)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004265#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4266#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4267#define EDP_PSR_STATUS_COUNT_SHIFT 16
4268#define EDP_PSR_STATUS_COUNT_MASK 0xf
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004269#define EDP_PSR_STATUS_AUX_ERROR (1 << 15)
4270#define EDP_PSR_STATUS_AUX_SENDING (1 << 12)
4271#define EDP_PSR_STATUS_SENDING_IDLE (1 << 9)
4272#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8)
4273#define EDP_PSR_STATUS_SENDING_TP1 (1 << 4)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004274#define EDP_PSR_STATUS_IDLE_MASK 0xf
4275
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004276#define _SRD_PERF_CNT_A 0x60844
4277#define _SRD_PERF_CNT_EDP 0x6f844
4278#define EDP_PSR_PERF_CNT(tran) _MMIO(_PSR_ADJ(tran, _SRD_PERF_CNT_A))
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004279#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004280
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004281/* PSR_MASK on SKL+ */
4282#define _SRD_DEBUG_A 0x60860
4283#define _SRD_DEBUG_EDP 0x6f860
4284#define EDP_PSR_DEBUG(tran) _MMIO(_PSR_ADJ(tran, _SRD_DEBUG_A))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004285#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28)
4286#define EDP_PSR_DEBUG_MASK_LPSP (1 << 27)
4287#define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26)
4288#define EDP_PSR_DEBUG_MASK_HPD (1 << 25)
José Roberto de Souzafc6ff9d2018-10-03 13:50:26 -07004289#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16) /* Reserved in ICL+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004290#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004291
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004292#define _PSR2_CTL_A 0x60900
4293#define _PSR2_CTL_EDP 0x6f900
4294#define EDP_PSR2_CTL(tran) _MMIO_TRANS2(tran, _PSR2_CTL_A)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004295#define EDP_PSR2_ENABLE (1 << 31)
4296#define EDP_SU_TRACK_ENABLE (1 << 30)
4297#define EDP_Y_COORDINATE_VALID (1 << 26) /* GLK and CNL+ */
4298#define EDP_Y_COORDINATE_ENABLE (1 << 25) /* GLK and CNL+ */
4299#define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20)
4300#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20)
4301#define EDP_PSR2_TP2_TIME_500us (0 << 8)
4302#define EDP_PSR2_TP2_TIME_100us (1 << 8)
4303#define EDP_PSR2_TP2_TIME_2500us (2 << 8)
4304#define EDP_PSR2_TP2_TIME_50us (3 << 8)
4305#define EDP_PSR2_TP2_TIME_MASK (3 << 8)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304306#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004307#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4)
4308#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4)
José Roberto de Souzafe361812018-03-28 15:30:43 -07004309#define EDP_PSR2_IDLE_FRAME_MASK 0xf
4310#define EDP_PSR2_IDLE_FRAME_SHIFT 0
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304311
José Roberto de Souzabc18b4d2018-04-25 14:23:32 -07004312#define _PSR_EVENT_TRANS_A 0x60848
4313#define _PSR_EVENT_TRANS_B 0x61848
4314#define _PSR_EVENT_TRANS_C 0x62848
4315#define _PSR_EVENT_TRANS_D 0x63848
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004316#define _PSR_EVENT_TRANS_EDP 0x6f848
4317#define PSR_EVENT(tran) _MMIO_TRANS2(tran, _PSR_EVENT_TRANS_A)
José Roberto de Souzabc18b4d2018-04-25 14:23:32 -07004318#define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17)
4319#define PSR_EVENT_PSR2_DISABLED (1 << 16)
4320#define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15)
4321#define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14)
4322#define PSR_EVENT_GRAPHICS_RESET (1 << 12)
4323#define PSR_EVENT_PCH_INTERRUPT (1 << 11)
4324#define PSR_EVENT_MEMORY_UP (1 << 10)
4325#define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9)
4326#define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8)
4327#define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6)
José Roberto de Souzafc6ff9d2018-10-03 13:50:26 -07004328#define PSR_EVENT_REGISTER_UPDATE (1 << 5) /* Reserved in ICL+ */
José Roberto de Souzabc18b4d2018-04-25 14:23:32 -07004329#define PSR_EVENT_HDCP_ENABLE (1 << 4)
4330#define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3)
4331#define PSR_EVENT_VBI_ENABLE (1 << 2)
4332#define PSR_EVENT_LPSP_MODE_EXIT (1 << 1)
4333#define PSR_EVENT_PSR_DISABLE (1 << 0)
4334
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004335#define _PSR2_STATUS_A 0x60940
4336#define _PSR2_STATUS_EDP 0x6f940
4337#define EDP_PSR2_STATUS(tran) _MMIO_TRANS2(tran, _PSR2_STATUS_A)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004338#define EDP_PSR2_STATUS_STATE_MASK (0xf << 28)
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05304339#define EDP_PSR2_STATUS_STATE_SHIFT 28
Jesse Barnes585fb112008-07-29 11:54:06 -07004340
José Roberto de Souza4ab4fa12019-08-20 15:33:23 -07004341#define _PSR2_SU_STATUS_A 0x60914
4342#define _PSR2_SU_STATUS_EDP 0x6f914
4343#define _PSR2_SU_STATUS(tran, index) _MMIO(_TRANS2(tran, _PSR2_SU_STATUS_A) + (index) * 4)
4344#define PSR2_SU_STATUS(tran, frame) (_PSR2_SU_STATUS(tran, (frame) / 3))
José Roberto de Souzacc8853f2019-01-17 12:55:47 -08004345#define PSR2_SU_STATUS_SHIFT(frame) (((frame) % 3) * 10)
4346#define PSR2_SU_STATUS_MASK(frame) (0x3ff << PSR2_SU_STATUS_SHIFT(frame))
4347#define PSR2_SU_STATUS_FRAMES 8
4348
Jesse Barnes585fb112008-07-29 11:54:06 -07004349/* VGA port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004350#define ADPA _MMIO(0x61100)
4351#define PCH_ADPA _MMIO(0xe1100)
4352#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004353
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004354#define ADPA_DAC_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07004355#define ADPA_DAC_DISABLE 0
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004356#define ADPA_PIPE_SEL_SHIFT 30
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004357#define ADPA_PIPE_SEL_MASK (1 << 30)
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004358#define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
4359#define ADPA_PIPE_SEL_SHIFT_CPT 29
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004360#define ADPA_PIPE_SEL_MASK_CPT (3 << 29)
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004361#define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004362#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004363#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24)
4364#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24)
4365#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
4366#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24)
4367#define ADPA_CRT_HOTPLUG_ENABLE (1 << 23)
4368#define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22)
4369#define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22)
4370#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21)
4371#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21)
4372#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20)
4373#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20)
4374#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18)
4375#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18)
4376#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18)
4377#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18)
4378#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17)
4379#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17)
4380#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
4381#define ADPA_USE_VGA_HVPOLARITY (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07004382#define ADPA_SETS_HVPOLARITY 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004383#define ADPA_VSYNC_CNTL_DISABLE (1 << 10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004384#define ADPA_VSYNC_CNTL_ENABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004385#define ADPA_HSYNC_CNTL_DISABLE (1 << 11)
Jesse Barnes585fb112008-07-29 11:54:06 -07004386#define ADPA_HSYNC_CNTL_ENABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004387#define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07004388#define ADPA_VSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004389#define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
Jesse Barnes585fb112008-07-29 11:54:06 -07004390#define ADPA_HSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004391#define ADPA_DPMS_MASK (~(3 << 10))
4392#define ADPA_DPMS_ON (0 << 10)
4393#define ADPA_DPMS_SUSPEND (1 << 10)
4394#define ADPA_DPMS_STANDBY (2 << 10)
4395#define ADPA_DPMS_OFF (3 << 10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004396
Chris Wilson939fe4d2010-10-09 10:33:26 +01004397
Jesse Barnes585fb112008-07-29 11:54:06 -07004398/* Hotplug control (945+ only) */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004399#define PORT_HOTPLUG_EN _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01004400#define PORTB_HOTPLUG_INT_EN (1 << 29)
4401#define PORTC_HOTPLUG_INT_EN (1 << 28)
4402#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07004403#define SDVOB_HOTPLUG_INT_EN (1 << 26)
4404#define SDVOC_HOTPLUG_INT_EN (1 << 25)
4405#define TV_HOTPLUG_INT_EN (1 << 18)
4406#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05004407#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4408 PORTC_HOTPLUG_INT_EN | \
4409 PORTD_HOTPLUG_INT_EN | \
4410 SDVOC_HOTPLUG_INT_EN | \
4411 SDVOB_HOTPLUG_INT_EN | \
4412 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07004413#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08004414#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4415/* must use period 64 on GM45 according to docs */
4416#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4417#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4418#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4419#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4420#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4421#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4422#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4423#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4424#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4425#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4426#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4427#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004428
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004429#define PORT_HOTPLUG_STAT _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004430/*
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004431 * HDMI/DP bits are g4x+
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004432 *
4433 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4434 * Please check the detailed lore in the commit message for for experimental
4435 * evidence.
4436 */
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004437/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4438#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4439#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4440#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4441/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4442#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
Todd Previte232a6ee2014-01-23 00:13:41 -07004443#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004444#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01004445#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02004446#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4447#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01004448#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02004449#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4450#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01004451#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02004452#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4453#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01004454/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07004455#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4456#define TV_HOTPLUG_INT_STATUS (1 << 10)
4457#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4458#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4459#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4460#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01004461#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4462#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4463#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02004464#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4465
Chris Wilson084b6122012-05-11 18:01:33 +01004466/* SDVO is different across gen3/4 */
4467#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4468#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02004469/*
4470 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4471 * since reality corrobates that they're the same as on gen3. But keep these
4472 * bits here (and the comment!) to help any other lost wanderers back onto the
4473 * right tracks.
4474 */
Chris Wilson084b6122012-05-11 18:01:33 +01004475#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4476#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4477#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4478#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05004479#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4480 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4481 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4482 PORTB_HOTPLUG_INT_STATUS | \
4483 PORTC_HOTPLUG_INT_STATUS | \
4484 PORTD_HOTPLUG_INT_STATUS)
4485
Egbert Eiche5868a32013-02-28 04:17:12 -05004486#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4487 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4488 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4489 PORTB_HOTPLUG_INT_STATUS | \
4490 PORTC_HOTPLUG_INT_STATUS | \
4491 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07004492
Paulo Zanonic20cd312013-02-19 16:21:45 -03004493/* SDVO and HDMI port control.
4494 * The same register may be used for SDVO or HDMI */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004495#define _GEN3_SDVOB 0x61140
4496#define _GEN3_SDVOC 0x61160
4497#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4498#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004499#define GEN4_HDMIB GEN3_SDVOB
4500#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004501#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4502#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4503#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4504#define PCH_SDVOB _MMIO(0xe1140)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004505#define PCH_HDMIB PCH_SDVOB
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004506#define PCH_HDMIC _MMIO(0xe1150)
4507#define PCH_HDMID _MMIO(0xe1160)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004508
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004509#define PORT_DFT_I9XX _MMIO(0x61150)
Daniel Vetter84093602013-11-01 10:50:21 +01004510#define DC_BALANCE_RESET (1 << 25)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004511#define PORT_DFT2_G4X _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01004512#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02004513#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4514#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01004515#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4516#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4517
Paulo Zanonic20cd312013-02-19 16:21:45 -03004518/* Gen 3 SDVO bits: */
4519#define SDVO_ENABLE (1 << 31)
Ville Syrjälä76203462018-05-14 20:24:21 +03004520#define SDVO_PIPE_SEL_SHIFT 30
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004521#define SDVO_PIPE_SEL_MASK (1 << 30)
Ville Syrjälä76203462018-05-14 20:24:21 +03004522#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004523#define SDVO_STALL_SELECT (1 << 29)
4524#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004525/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004526 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07004527 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07004528 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4529 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004530#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07004531#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03004532#define SDVO_PHASE_SELECT_MASK (15 << 19)
4533#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4534#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4535#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4536#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4537#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4538#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004539/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004540#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4541 SDVO_INTERRUPT_ENABLE)
4542#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4543
4544/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004545#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03004546#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004547#define SDVO_ENCODING_SDVO (0 << 10)
4548#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004549#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4550#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004551#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Ville Syrjälädd6090f2019-04-09 17:40:50 +03004552#define HDMI_AUDIO_ENABLE (1 << 6) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004553/* VSYNC/HSYNC bits new with 965, default is to be set */
4554#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4555#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4556
4557/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004558#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004559#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4560
4561/* Gen 6 (CPT) SDVO/HDMI bits: */
Ville Syrjälä76203462018-05-14 20:24:21 +03004562#define SDVO_PIPE_SEL_SHIFT_CPT 29
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004563#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Ville Syrjälä76203462018-05-14 20:24:21 +03004564#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004565
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004566/* CHV SDVO/HDMI bits: */
Ville Syrjälä76203462018-05-14 20:24:21 +03004567#define SDVO_PIPE_SEL_SHIFT_CHV 24
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004568#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
Ville Syrjälä76203462018-05-14 20:24:21 +03004569#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004570
Jesse Barnes585fb112008-07-29 11:54:06 -07004571
4572/* DVO port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004573#define _DVOA 0x61120
4574#define DVOA _MMIO(_DVOA)
4575#define _DVOB 0x61140
4576#define DVOB _MMIO(_DVOB)
4577#define _DVOC 0x61160
4578#define DVOC _MMIO(_DVOC)
Jesse Barnes585fb112008-07-29 11:54:06 -07004579#define DVO_ENABLE (1 << 31)
Ville Syrjäläb45a2582018-05-14 20:24:23 +03004580#define DVO_PIPE_SEL_SHIFT 30
4581#define DVO_PIPE_SEL_MASK (1 << 30)
4582#define DVO_PIPE_SEL(pipe) ((pipe) << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004583#define DVO_PIPE_STALL_UNUSED (0 << 28)
4584#define DVO_PIPE_STALL (1 << 28)
4585#define DVO_PIPE_STALL_TV (2 << 28)
4586#define DVO_PIPE_STALL_MASK (3 << 28)
4587#define DVO_USE_VGA_SYNC (1 << 15)
4588#define DVO_DATA_ORDER_I740 (0 << 14)
4589#define DVO_DATA_ORDER_FP (1 << 14)
4590#define DVO_VSYNC_DISABLE (1 << 11)
4591#define DVO_HSYNC_DISABLE (1 << 10)
4592#define DVO_VSYNC_TRISTATE (1 << 9)
4593#define DVO_HSYNC_TRISTATE (1 << 8)
4594#define DVO_BORDER_ENABLE (1 << 7)
4595#define DVO_DATA_ORDER_GBRG (1 << 6)
4596#define DVO_DATA_ORDER_RGGB (0 << 6)
4597#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4598#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4599#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4600#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4601#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4602#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4603#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004604#define DVO_PRESERVE_MASK (0x7 << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004605#define DVOA_SRCDIM _MMIO(0x61124)
4606#define DVOB_SRCDIM _MMIO(0x61144)
4607#define DVOC_SRCDIM _MMIO(0x61164)
Jesse Barnes585fb112008-07-29 11:54:06 -07004608#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4609#define DVO_SRCDIM_VERTICAL_SHIFT 0
4610
4611/* LVDS port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004612#define LVDS _MMIO(0x61180)
Jesse Barnes585fb112008-07-29 11:54:06 -07004613/*
4614 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4615 * the DPLL semantics change when the LVDS is assigned to that pipe.
4616 */
4617#define LVDS_PORT_EN (1 << 31)
4618/* Selects pipe B for LVDS data. Must be set on pre-965. */
Ville Syrjäläa44628b2018-05-14 21:28:27 +03004619#define LVDS_PIPE_SEL_SHIFT 30
4620#define LVDS_PIPE_SEL_MASK (1 << 30)
4621#define LVDS_PIPE_SEL(pipe) ((pipe) << 30)
4622#define LVDS_PIPE_SEL_SHIFT_CPT 29
4623#define LVDS_PIPE_SEL_MASK_CPT (3 << 29)
4624#define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Zhao Yakui898822c2010-01-04 16:29:30 +08004625/* LVDS dithering flag on 965/g4x platform */
4626#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08004627/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4628#define LVDS_VSYNC_POLARITY (1 << 21)
4629#define LVDS_HSYNC_POLARITY (1 << 20)
4630
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004631/* Enable border for unscaled (or aspect-scaled) display */
4632#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07004633/*
4634 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4635 * pixel.
4636 */
4637#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4638#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4639#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4640/*
4641 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4642 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4643 * on.
4644 */
4645#define LVDS_A3_POWER_MASK (3 << 6)
4646#define LVDS_A3_POWER_DOWN (0 << 6)
4647#define LVDS_A3_POWER_UP (3 << 6)
4648/*
4649 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4650 * is set.
4651 */
4652#define LVDS_CLKB_POWER_MASK (3 << 4)
4653#define LVDS_CLKB_POWER_DOWN (0 << 4)
4654#define LVDS_CLKB_POWER_UP (3 << 4)
4655/*
4656 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4657 * setting for whether we are in dual-channel mode. The B3 pair will
4658 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4659 */
4660#define LVDS_B0B3_POWER_MASK (3 << 2)
4661#define LVDS_B0B3_POWER_DOWN (0 << 2)
4662#define LVDS_B0B3_POWER_UP (3 << 2)
4663
David Härdeman3c17fe42010-09-24 21:44:32 +02004664/* Video Data Island Packet control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004665#define VIDEO_DIP_DATA _MMIO(0x61178)
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01004666/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03004667 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4668 * of the infoframe structure specified by CEA-861. */
4669#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004670#define VIDEO_DIP_VSC_DATA_SIZE 36
Manasi Navare4c614832018-11-28 12:26:20 -08004671#define VIDEO_DIP_PPS_DATA_SIZE 132
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004672#define VIDEO_DIP_CTL _MMIO(0x61170)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004673/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02004674#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02004675#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03004676#define VIDEO_DIP_PORT_MASK (3 << 29)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02004677#define VIDEO_DIP_ENABLE_GCP (1 << 25) /* ilk+ */
David Härdeman3c17fe42010-09-24 21:44:32 +02004678#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4679#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02004680#define VIDEO_DIP_ENABLE_GAMUT (4 << 21) /* ilk+ */
David Härdeman3c17fe42010-09-24 21:44:32 +02004681#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4682#define VIDEO_DIP_SELECT_AVI (0 << 19)
4683#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02004684#define VIDEO_DIP_SELECT_GAMUT (2 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02004685#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07004686#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02004687#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4688#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4689#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03004690#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004691/* HSW and later: */
Ville Syrjälä44b42eb2019-05-17 21:52:25 +05304692#define VIDEO_DIP_ENABLE_DRM_GLK (1 << 28)
Dhinakaran Pandiyana670be32018-10-05 11:56:43 -07004693#define PSR_VSC_BIT_7_SET (1 << 27)
4694#define VSC_SELECT_MASK (0x3 << 25)
4695#define VSC_SELECT_SHIFT 25
4696#define VSC_DIP_HW_HEA_DATA (0 << 25)
4697#define VSC_DIP_HW_HEA_SW_DATA (1 << 25)
4698#define VSC_DIP_HW_DATA_SW_HEA (2 << 25)
4699#define VSC_DIP_SW_HEA_DATA (3 << 25)
4700#define VDIP_ENABLE_PPS (1 << 24)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004701#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4702#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004703#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004704#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4705#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004706#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02004707
Jesse Barnes585fb112008-07-29 11:54:06 -07004708/* Panel power sequencing */
Imre Deak44cb7342016-08-10 14:07:29 +03004709#define PPS_BASE 0x61200
4710#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4711#define PCH_PPS_BASE 0xC7200
4712
4713#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4714 PPS_BASE + (reg) + \
4715 (pps_idx) * 0x100)
4716
4717#define _PP_STATUS 0x61200
4718#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
Jani Nikula09b434d2019-03-15 15:56:18 +02004719#define PP_ON REG_BIT(31)
Madhav Chauhanf4ff2122018-11-29 16:12:30 +02004720
4721#define _PP_CONTROL_1 0xc7204
4722#define _PP_CONTROL_2 0xc7304
4723#define ICP_PP_CONTROL(x) _MMIO(((x) == 1) ? _PP_CONTROL_1 : \
4724 _PP_CONTROL_2)
Jani Nikula09b434d2019-03-15 15:56:18 +02004725#define POWER_CYCLE_DELAY_MASK REG_GENMASK(8, 4)
Jani Nikula09b434d2019-03-15 15:56:18 +02004726#define VDD_OVERRIDE_FORCE REG_BIT(3)
4727#define BACKLIGHT_ENABLE REG_BIT(2)
4728#define PWR_DOWN_ON_RESET REG_BIT(1)
4729#define PWR_STATE_TARGET REG_BIT(0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004730/*
4731 * Indicates that all dependencies of the panel are on:
4732 *
4733 * - PLL enabled
4734 * - pipe enabled
4735 * - LVDS/DVOB/DVOC on
4736 */
Jani Nikula09b434d2019-03-15 15:56:18 +02004737#define PP_READY REG_BIT(30)
4738#define PP_SEQUENCE_MASK REG_GENMASK(29, 28)
Jani Nikulabaa09e72019-03-15 15:56:20 +02004739#define PP_SEQUENCE_NONE REG_FIELD_PREP(PP_SEQUENCE_MASK, 0)
4740#define PP_SEQUENCE_POWER_UP REG_FIELD_PREP(PP_SEQUENCE_MASK, 1)
4741#define PP_SEQUENCE_POWER_DOWN REG_FIELD_PREP(PP_SEQUENCE_MASK, 2)
Jani Nikula09b434d2019-03-15 15:56:18 +02004742#define PP_CYCLE_DELAY_ACTIVE REG_BIT(27)
4743#define PP_SEQUENCE_STATE_MASK REG_GENMASK(3, 0)
Jani Nikulabaa09e72019-03-15 15:56:20 +02004744#define PP_SEQUENCE_STATE_OFF_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x0)
4745#define PP_SEQUENCE_STATE_OFF_S0_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x1)
4746#define PP_SEQUENCE_STATE_OFF_S0_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x2)
4747#define PP_SEQUENCE_STATE_OFF_S0_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x3)
4748#define PP_SEQUENCE_STATE_ON_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x8)
4749#define PP_SEQUENCE_STATE_ON_S1_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x9)
4750#define PP_SEQUENCE_STATE_ON_S1_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xa)
4751#define PP_SEQUENCE_STATE_ON_S1_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xb)
4752#define PP_SEQUENCE_STATE_RESET REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xf)
Imre Deak44cb7342016-08-10 14:07:29 +03004753
4754#define _PP_CONTROL 0x61204
4755#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
Jani Nikula09b434d2019-03-15 15:56:18 +02004756#define PANEL_UNLOCK_MASK REG_GENMASK(31, 16)
Jani Nikulabaa09e72019-03-15 15:56:20 +02004757#define PANEL_UNLOCK_REGS REG_FIELD_PREP(PANEL_UNLOCK_MASK, 0xabcd)
Jani Nikula09b434d2019-03-15 15:56:18 +02004758#define BXT_POWER_CYCLE_DELAY_MASK REG_GENMASK(8, 4)
Jani Nikula09b434d2019-03-15 15:56:18 +02004759#define EDP_FORCE_VDD REG_BIT(3)
4760#define EDP_BLC_ENABLE REG_BIT(2)
4761#define PANEL_POWER_RESET REG_BIT(1)
4762#define PANEL_POWER_ON REG_BIT(0)
Imre Deak44cb7342016-08-10 14:07:29 +03004763
4764#define _PP_ON_DELAYS 0x61208
4765#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
Jani Nikula09b434d2019-03-15 15:56:18 +02004766#define PANEL_PORT_SELECT_MASK REG_GENMASK(31, 30)
Jani Nikulabaa09e72019-03-15 15:56:20 +02004767#define PANEL_PORT_SELECT_LVDS REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 0)
4768#define PANEL_PORT_SELECT_DPA REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 1)
4769#define PANEL_PORT_SELECT_DPC REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 2)
4770#define PANEL_PORT_SELECT_DPD REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 3)
4771#define PANEL_PORT_SELECT_VLV(port) REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, port)
Jani Nikula09b434d2019-03-15 15:56:18 +02004772#define PANEL_POWER_UP_DELAY_MASK REG_GENMASK(28, 16)
Jani Nikula09b434d2019-03-15 15:56:18 +02004773#define PANEL_LIGHT_ON_DELAY_MASK REG_GENMASK(12, 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004774
4775#define _PP_OFF_DELAYS 0x6120C
4776#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
Jani Nikula09b434d2019-03-15 15:56:18 +02004777#define PANEL_POWER_DOWN_DELAY_MASK REG_GENMASK(28, 16)
Jani Nikula09b434d2019-03-15 15:56:18 +02004778#define PANEL_LIGHT_OFF_DELAY_MASK REG_GENMASK(12, 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004779
4780#define _PP_DIVISOR 0x61210
4781#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
Jani Nikula09b434d2019-03-15 15:56:18 +02004782#define PP_REFERENCE_DIVIDER_MASK REG_GENMASK(31, 8)
Jani Nikula09b434d2019-03-15 15:56:18 +02004783#define PANEL_POWER_CYCLE_DELAY_MASK REG_GENMASK(4, 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004784
4785/* Panel fitting */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004786#define PFIT_CONTROL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07004787#define PFIT_ENABLE (1 << 31)
4788#define PFIT_PIPE_MASK (3 << 29)
4789#define PFIT_PIPE_SHIFT 29
4790#define VERT_INTERP_DISABLE (0 << 10)
4791#define VERT_INTERP_BILINEAR (1 << 10)
4792#define VERT_INTERP_MASK (3 << 10)
4793#define VERT_AUTO_SCALE (1 << 9)
4794#define HORIZ_INTERP_DISABLE (0 << 6)
4795#define HORIZ_INTERP_BILINEAR (1 << 6)
4796#define HORIZ_INTERP_MASK (3 << 6)
4797#define HORIZ_AUTO_SCALE (1 << 5)
4798#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004799#define PFIT_FILTER_FUZZY (0 << 24)
4800#define PFIT_SCALING_AUTO (0 << 26)
4801#define PFIT_SCALING_PROGRAMMED (1 << 26)
4802#define PFIT_SCALING_PILLAR (2 << 26)
4803#define PFIT_SCALING_LETTER (3 << 26)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004804#define PFIT_PGM_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004805/* Pre-965 */
4806#define PFIT_VERT_SCALE_SHIFT 20
4807#define PFIT_VERT_SCALE_MASK 0xfff00000
4808#define PFIT_HORIZ_SCALE_SHIFT 4
4809#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4810/* 965+ */
4811#define PFIT_VERT_SCALE_SHIFT_965 16
4812#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4813#define PFIT_HORIZ_SCALE_SHIFT_965 0
4814#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4815
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004816#define PFIT_AUTO_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07004817
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004818#define _VLV_BLC_PWM_CTL2_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61250)
4819#define _VLV_BLC_PWM_CTL2_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61350)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004820#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4821 _VLV_BLC_PWM_CTL2_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004822
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004823#define _VLV_BLC_PWM_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
4824#define _VLV_BLC_PWM_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61354)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004825#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4826 _VLV_BLC_PWM_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004827
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004828#define _VLV_BLC_HIST_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
4829#define _VLV_BLC_HIST_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61360)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004830#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4831 _VLV_BLC_HIST_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004832
Jesse Barnes585fb112008-07-29 11:54:06 -07004833/* Backlight control */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004834#define BLC_PWM_CTL2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004835#define BLM_PWM_ENABLE (1 << 31)
4836#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4837#define BLM_PIPE_SELECT (1 << 29)
4838#define BLM_PIPE_SELECT_IVB (3 << 29)
4839#define BLM_PIPE_A (0 << 29)
4840#define BLM_PIPE_B (1 << 29)
4841#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03004842#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4843#define BLM_TRANSCODER_B BLM_PIPE_B
4844#define BLM_TRANSCODER_C BLM_PIPE_C
4845#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004846#define BLM_PIPE(pipe) ((pipe) << 29)
4847#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4848#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4849#define BLM_PHASE_IN_ENABLE (1 << 25)
4850#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4851#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4852#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4853#define BLM_PHASE_IN_COUNT_SHIFT (8)
4854#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4855#define BLM_PHASE_IN_INCR_SHIFT (0)
4856#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004857#define BLC_PWM_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01004858/*
4859 * This is the most significant 15 bits of the number of backlight cycles in a
4860 * complete cycle of the modulated backlight control.
4861 *
4862 * The actual value is this field multiplied by two.
4863 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004864#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4865#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4866#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004867/*
4868 * This is the number of cycles out of the backlight modulation cycle for which
4869 * the backlight is on.
4870 *
4871 * This field must be no greater than the number of cycles in the complete
4872 * backlight modulation cycle.
4873 */
4874#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4875#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02004876#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4877#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004878
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004879#define BLC_HIST_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
Jani Nikula2059ac32015-06-26 14:18:56 +03004880#define BLM_HISTOGRAM_ENABLE (1 << 31)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07004881
Daniel Vetter7cf41602012-06-05 10:07:09 +02004882/* New registers for PCH-split platforms. Safe where new bits show up, the
4883 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004884#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4885#define BLC_PWM_CPU_CTL _MMIO(0x48254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004886
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004887#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004888
Daniel Vetter7cf41602012-06-05 10:07:09 +02004889/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4890 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004891#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
Daniel Vetter4b4147c2012-07-11 00:31:06 +02004892#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004893#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4894#define BLM_PCH_POLARITY (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004895#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004896
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004897#define UTIL_PIN_CTL _MMIO(0x48400)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004898#define UTIL_PIN_ENABLE (1 << 31)
4899
Sunil Kamath022e4e52015-09-30 22:34:57 +05304900#define UTIL_PIN_PIPE(x) ((x) << 29)
4901#define UTIL_PIN_PIPE_MASK (3 << 29)
4902#define UTIL_PIN_MODE_PWM (1 << 24)
4903#define UTIL_PIN_MODE_MASK (0xf << 24)
4904#define UTIL_PIN_POLARITY (1 << 22)
4905
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304906/* BXT backlight register definition. */
Sunil Kamath022e4e52015-09-30 22:34:57 +05304907#define _BXT_BLC_PWM_CTL1 0xC8250
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304908#define BXT_BLC_PWM_ENABLE (1 << 31)
4909#define BXT_BLC_PWM_POLARITY (1 << 29)
Sunil Kamath022e4e52015-09-30 22:34:57 +05304910#define _BXT_BLC_PWM_FREQ1 0xC8254
4911#define _BXT_BLC_PWM_DUTY1 0xC8258
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304912
Sunil Kamath022e4e52015-09-30 22:34:57 +05304913#define _BXT_BLC_PWM_CTL2 0xC8350
4914#define _BXT_BLC_PWM_FREQ2 0xC8354
4915#define _BXT_BLC_PWM_DUTY2 0xC8358
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304916
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004917#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304918 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004919#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304920 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004921#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304922 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304923
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004924#define PCH_GTC_CTL _MMIO(0xe7000)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004925#define PCH_GTC_ENABLE (1 << 31)
4926
Jesse Barnes585fb112008-07-29 11:54:06 -07004927/* TV port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004928#define TV_CTL _MMIO(0x68000)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004929/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07004930# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004931/* Sources the TV encoder input from pipe B instead of A. */
Ville Syrjälä4add0f62018-05-14 20:24:22 +03004932# define TV_ENC_PIPE_SEL_SHIFT 30
4933# define TV_ENC_PIPE_SEL_MASK (1 << 30)
4934# define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004935/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004936# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004937/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004938# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004939/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004940# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004941/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004942# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4943# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004944/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004945# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004946/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004947# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004948/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07004949# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004950/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004951# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004952/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07004953# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjäläe3bb3552018-11-12 18:59:58 +02004954# define TV_OVERSAMPLE_MASK (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004955/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07004956# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004957/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004958# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004959/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07004960# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004961/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004962# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004963/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004964 * Enables a fix for the 915GM only.
4965 *
4966 * Not sure what it does.
4967 */
4968# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004969/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08004970# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07004971# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004972/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07004973# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004974/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004975# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004976/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004977# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004978/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07004979# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004980/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07004981# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004982/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004983# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004984/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004985# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004986/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07004987# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004988/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07004989# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004990/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004991 * This test mode forces the DACs to 50% of full output.
4992 *
4993 * This is used for load detection in combination with TVDAC_SENSE_MASK
4994 */
4995# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4996# define TV_TEST_MODE_MASK (7 << 0)
4997
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004998#define TV_DAC _MMIO(0x68004)
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01004999# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03005000/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005001 * Reports that DAC state change logic has reported change (RO).
5002 *
5003 * This gets cleared when TV_DAC_STATE_EN is cleared
5004*/
5005# define TVDAC_STATE_CHG (1 << 31)
5006# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005007/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07005008# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005009/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07005010# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005011/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07005012# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005013/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005014 * Enables DAC state detection logic, for load-based TV detection.
5015 *
5016 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
5017 * to off, for load detection to work.
5018 */
5019# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005020/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07005021# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005022/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07005023# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005024/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07005025# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005026/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07005027# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005028/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07005029# define ENC_TVDAC_SLEW_FAST (1 << 6)
5030# define DAC_A_1_3_V (0 << 4)
5031# define DAC_A_1_1_V (1 << 4)
5032# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08005033# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07005034# define DAC_B_1_3_V (0 << 2)
5035# define DAC_B_1_1_V (1 << 2)
5036# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08005037# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07005038# define DAC_C_1_3_V (0 << 0)
5039# define DAC_C_1_1_V (1 << 0)
5040# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08005041# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07005042
Ville Syrjälä646b4262014-04-25 20:14:30 +03005043/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005044 * CSC coefficients are stored in a floating point format with 9 bits of
5045 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
5046 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
5047 * -1 (0x3) being the only legal negative value.
5048 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005049#define TV_CSC_Y _MMIO(0x68010)
Jesse Barnes585fb112008-07-29 11:54:06 -07005050# define TV_RY_MASK 0x07ff0000
5051# define TV_RY_SHIFT 16
5052# define TV_GY_MASK 0x00000fff
5053# define TV_GY_SHIFT 0
5054
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005055#define TV_CSC_Y2 _MMIO(0x68014)
Jesse Barnes585fb112008-07-29 11:54:06 -07005056# define TV_BY_MASK 0x07ff0000
5057# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005058/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005059 * Y attenuation for component video.
5060 *
5061 * Stored in 1.9 fixed point.
5062 */
5063# define TV_AY_MASK 0x000003ff
5064# define TV_AY_SHIFT 0
5065
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005066#define TV_CSC_U _MMIO(0x68018)
Jesse Barnes585fb112008-07-29 11:54:06 -07005067# define TV_RU_MASK 0x07ff0000
5068# define TV_RU_SHIFT 16
5069# define TV_GU_MASK 0x000007ff
5070# define TV_GU_SHIFT 0
5071
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005072#define TV_CSC_U2 _MMIO(0x6801c)
Jesse Barnes585fb112008-07-29 11:54:06 -07005073# define TV_BU_MASK 0x07ff0000
5074# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005075/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005076 * U attenuation for component video.
5077 *
5078 * Stored in 1.9 fixed point.
5079 */
5080# define TV_AU_MASK 0x000003ff
5081# define TV_AU_SHIFT 0
5082
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005083#define TV_CSC_V _MMIO(0x68020)
Jesse Barnes585fb112008-07-29 11:54:06 -07005084# define TV_RV_MASK 0x0fff0000
5085# define TV_RV_SHIFT 16
5086# define TV_GV_MASK 0x000007ff
5087# define TV_GV_SHIFT 0
5088
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005089#define TV_CSC_V2 _MMIO(0x68024)
Jesse Barnes585fb112008-07-29 11:54:06 -07005090# define TV_BV_MASK 0x07ff0000
5091# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005092/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005093 * V attenuation for component video.
5094 *
5095 * Stored in 1.9 fixed point.
5096 */
5097# define TV_AV_MASK 0x000007ff
5098# define TV_AV_SHIFT 0
5099
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005100#define TV_CLR_KNOBS _MMIO(0x68028)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005101/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07005102# define TV_BRIGHTNESS_MASK 0xff000000
5103# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03005104/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07005105# define TV_CONTRAST_MASK 0x00ff0000
5106# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005107/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07005108# define TV_SATURATION_MASK 0x0000ff00
5109# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005110/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07005111# define TV_HUE_MASK 0x000000ff
5112# define TV_HUE_SHIFT 0
5113
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005114#define TV_CLR_LEVEL _MMIO(0x6802c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005115/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07005116# define TV_BLACK_LEVEL_MASK 0x01ff0000
5117# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005118/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07005119# define TV_BLANK_LEVEL_MASK 0x000001ff
5120# define TV_BLANK_LEVEL_SHIFT 0
5121
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005122#define TV_H_CTL_1 _MMIO(0x68030)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005123/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005124# define TV_HSYNC_END_MASK 0x1fff0000
5125# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005126/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07005127# define TV_HTOTAL_MASK 0x00001fff
5128# define TV_HTOTAL_SHIFT 0
5129
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005130#define TV_H_CTL_2 _MMIO(0x68034)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005131/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005132# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005133/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005134# define TV_HBURST_START_SHIFT 16
5135# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005136/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07005137# define TV_HBURST_LEN_SHIFT 0
5138# define TV_HBURST_LEN_MASK 0x0001fff
5139
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005140#define TV_H_CTL_3 _MMIO(0x68038)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005141/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07005142# define TV_HBLANK_END_SHIFT 16
5143# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005144/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07005145# define TV_HBLANK_START_SHIFT 0
5146# define TV_HBLANK_START_MASK 0x0001fff
5147
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005148#define TV_V_CTL_1 _MMIO(0x6803c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005149/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005150# define TV_NBR_END_SHIFT 16
5151# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005152/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005153# define TV_VI_END_F1_SHIFT 8
5154# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03005155/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005156# define TV_VI_END_F2_SHIFT 0
5157# define TV_VI_END_F2_MASK 0x0000003f
5158
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005159#define TV_V_CTL_2 _MMIO(0x68040)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005160/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07005161# define TV_VSYNC_LEN_MASK 0x07ff0000
5162# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005163/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07005164 * number of half lines.
5165 */
5166# define TV_VSYNC_START_F1_MASK 0x00007f00
5167# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005168/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005169 * Offset of the start of vsync in field 2, measured in one less than the
5170 * number of half lines.
5171 */
5172# define TV_VSYNC_START_F2_MASK 0x0000007f
5173# define TV_VSYNC_START_F2_SHIFT 0
5174
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005175#define TV_V_CTL_3 _MMIO(0x68044)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005176/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07005177# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005178/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07005179# define TV_VEQ_LEN_MASK 0x007f0000
5180# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005181/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07005182 * the number of half lines.
5183 */
5184# define TV_VEQ_START_F1_MASK 0x0007f00
5185# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005186/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005187 * Offset of the start of equalization in field 2, measured in one less than
5188 * the number of half lines.
5189 */
5190# define TV_VEQ_START_F2_MASK 0x000007f
5191# define TV_VEQ_START_F2_SHIFT 0
5192
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005193#define TV_V_CTL_4 _MMIO(0x68048)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005194/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005195 * Offset to start of vertical colorburst, measured in one less than the
5196 * number of lines from vertical start.
5197 */
5198# define TV_VBURST_START_F1_MASK 0x003f0000
5199# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005200/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005201 * Offset to the end of vertical colorburst, measured in one less than the
5202 * number of lines from the start of NBR.
5203 */
5204# define TV_VBURST_END_F1_MASK 0x000000ff
5205# define TV_VBURST_END_F1_SHIFT 0
5206
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005207#define TV_V_CTL_5 _MMIO(0x6804c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005208/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005209 * Offset to start of vertical colorburst, measured in one less than the
5210 * number of lines from vertical start.
5211 */
5212# define TV_VBURST_START_F2_MASK 0x003f0000
5213# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005214/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005215 * Offset to the end of vertical colorburst, measured in one less than the
5216 * number of lines from the start of NBR.
5217 */
5218# define TV_VBURST_END_F2_MASK 0x000000ff
5219# define TV_VBURST_END_F2_SHIFT 0
5220
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005221#define TV_V_CTL_6 _MMIO(0x68050)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005222/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005223 * Offset to start of vertical colorburst, measured in one less than the
5224 * number of lines from vertical start.
5225 */
5226# define TV_VBURST_START_F3_MASK 0x003f0000
5227# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005228/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005229 * Offset to the end of vertical colorburst, measured in one less than the
5230 * number of lines from the start of NBR.
5231 */
5232# define TV_VBURST_END_F3_MASK 0x000000ff
5233# define TV_VBURST_END_F3_SHIFT 0
5234
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005235#define TV_V_CTL_7 _MMIO(0x68054)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005236/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005237 * Offset to start of vertical colorburst, measured in one less than the
5238 * number of lines from vertical start.
5239 */
5240# define TV_VBURST_START_F4_MASK 0x003f0000
5241# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005242/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005243 * Offset to the end of vertical colorburst, measured in one less than the
5244 * number of lines from the start of NBR.
5245 */
5246# define TV_VBURST_END_F4_MASK 0x000000ff
5247# define TV_VBURST_END_F4_SHIFT 0
5248
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005249#define TV_SC_CTL_1 _MMIO(0x68060)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005250/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005251# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005252/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005253# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005254/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005255# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005256/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005257# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005258/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005259# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005260/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005261# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005262/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07005263# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005264/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005265# define TV_BURST_LEVEL_MASK 0x00ff0000
5266# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005267/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005268# define TV_SCDDA1_INC_MASK 0x00000fff
5269# define TV_SCDDA1_INC_SHIFT 0
5270
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005271#define TV_SC_CTL_2 _MMIO(0x68064)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005272/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005273# define TV_SCDDA2_SIZE_MASK 0x7fff0000
5274# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005275/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005276# define TV_SCDDA2_INC_MASK 0x00007fff
5277# define TV_SCDDA2_INC_SHIFT 0
5278
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005279#define TV_SC_CTL_3 _MMIO(0x68068)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005280/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005281# define TV_SCDDA3_SIZE_MASK 0x7fff0000
5282# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005283/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005284# define TV_SCDDA3_INC_MASK 0x00007fff
5285# define TV_SCDDA3_INC_SHIFT 0
5286
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005287#define TV_WIN_POS _MMIO(0x68070)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005288/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07005289# define TV_XPOS_MASK 0x1fff0000
5290# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005291/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005292# define TV_YPOS_MASK 0x00000fff
5293# define TV_YPOS_SHIFT 0
5294
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005295#define TV_WIN_SIZE _MMIO(0x68074)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005296/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005297# define TV_XSIZE_MASK 0x1fff0000
5298# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005299/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005300 * Vertical size of the display window, measured in pixels.
5301 *
5302 * Must be even for interlaced modes.
5303 */
5304# define TV_YSIZE_MASK 0x00000fff
5305# define TV_YSIZE_SHIFT 0
5306
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005307#define TV_FILTER_CTL_1 _MMIO(0x68080)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005308/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005309 * Enables automatic scaling calculation.
5310 *
5311 * If set, the rest of the registers are ignored, and the calculated values can
5312 * be read back from the register.
5313 */
5314# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005315/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005316 * Disables the vertical filter.
5317 *
5318 * This is required on modes more than 1024 pixels wide */
5319# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005320/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07005321# define TV_VADAPT (1 << 28)
5322# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005323/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005324# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005325/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005326# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005327/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005328# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005329/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005330 * Sets the horizontal scaling factor.
5331 *
5332 * This should be the fractional part of the horizontal scaling factor divided
5333 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5334 *
5335 * (src width - 1) / ((oversample * dest width) - 1)
5336 */
5337# define TV_HSCALE_FRAC_MASK 0x00003fff
5338# define TV_HSCALE_FRAC_SHIFT 0
5339
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005340#define TV_FILTER_CTL_2 _MMIO(0x68084)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005341/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005342 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5343 *
5344 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5345 */
5346# define TV_VSCALE_INT_MASK 0x00038000
5347# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005348/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005349 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5350 *
5351 * \sa TV_VSCALE_INT_MASK
5352 */
5353# define TV_VSCALE_FRAC_MASK 0x00007fff
5354# define TV_VSCALE_FRAC_SHIFT 0
5355
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005356#define TV_FILTER_CTL_3 _MMIO(0x68088)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005357/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005358 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5359 *
5360 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5361 *
5362 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5363 */
5364# define TV_VSCALE_IP_INT_MASK 0x00038000
5365# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005366/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005367 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5368 *
5369 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5370 *
5371 * \sa TV_VSCALE_IP_INT_MASK
5372 */
5373# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5374# define TV_VSCALE_IP_FRAC_SHIFT 0
5375
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005376#define TV_CC_CONTROL _MMIO(0x68090)
Jesse Barnes585fb112008-07-29 11:54:06 -07005377# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005378/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005379 * Specifies which field to send the CC data in.
5380 *
5381 * CC data is usually sent in field 0.
5382 */
5383# define TV_CC_FID_MASK (1 << 27)
5384# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03005385/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005386# define TV_CC_HOFF_MASK 0x03ff0000
5387# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005388/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07005389# define TV_CC_LINE_MASK 0x0000003f
5390# define TV_CC_LINE_SHIFT 0
5391
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005392#define TV_CC_DATA _MMIO(0x68094)
Jesse Barnes585fb112008-07-29 11:54:06 -07005393# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005394/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005395# define TV_CC_DATA_2_MASK 0x007f0000
5396# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005397/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005398# define TV_CC_DATA_1_MASK 0x0000007f
5399# define TV_CC_DATA_1_SHIFT 0
5400
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005401#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5402#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5403#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5404#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
Jesse Barnes585fb112008-07-29 11:54:06 -07005405
Keith Packard040d87f2009-05-30 20:42:33 -07005406/* Display Port */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005407#define DP_A _MMIO(0x64000) /* eDP */
5408#define DP_B _MMIO(0x64100)
5409#define DP_C _MMIO(0x64200)
5410#define DP_D _MMIO(0x64300)
Keith Packard040d87f2009-05-30 20:42:33 -07005411
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005412#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5413#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5414#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
Ville Syrjäläe66eb812015-09-18 20:03:34 +03005415
Keith Packard040d87f2009-05-30 20:42:33 -07005416#define DP_PORT_EN (1 << 31)
Ville Syrjälä59b74c42018-05-18 18:29:28 +03005417#define DP_PIPE_SEL_SHIFT 30
5418#define DP_PIPE_SEL_MASK (1 << 30)
5419#define DP_PIPE_SEL(pipe) ((pipe) << 30)
5420#define DP_PIPE_SEL_SHIFT_IVB 29
5421#define DP_PIPE_SEL_MASK_IVB (3 << 29)
5422#define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
5423#define DP_PIPE_SEL_SHIFT_CHV 16
5424#define DP_PIPE_SEL_MASK_CHV (3 << 16)
5425#define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08005426
Keith Packard040d87f2009-05-30 20:42:33 -07005427/* Link training mode - select a suitable mode for each stage */
5428#define DP_LINK_TRAIN_PAT_1 (0 << 28)
5429#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5430#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5431#define DP_LINK_TRAIN_OFF (3 << 28)
5432#define DP_LINK_TRAIN_MASK (3 << 28)
5433#define DP_LINK_TRAIN_SHIFT 28
5434
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005435/* CPT Link training mode */
5436#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5437#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5438#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5439#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5440#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5441#define DP_LINK_TRAIN_SHIFT_CPT 8
5442
Keith Packard040d87f2009-05-30 20:42:33 -07005443/* Signal voltages. These are mostly controlled by the other end */
5444#define DP_VOLTAGE_0_4 (0 << 25)
5445#define DP_VOLTAGE_0_6 (1 << 25)
5446#define DP_VOLTAGE_0_8 (2 << 25)
5447#define DP_VOLTAGE_1_2 (3 << 25)
5448#define DP_VOLTAGE_MASK (7 << 25)
5449#define DP_VOLTAGE_SHIFT 25
5450
5451/* Signal pre-emphasis levels, like voltages, the other end tells us what
5452 * they want
5453 */
5454#define DP_PRE_EMPHASIS_0 (0 << 22)
5455#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5456#define DP_PRE_EMPHASIS_6 (2 << 22)
5457#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5458#define DP_PRE_EMPHASIS_MASK (7 << 22)
5459#define DP_PRE_EMPHASIS_SHIFT 22
5460
5461/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02005462#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07005463#define DP_PORT_WIDTH_MASK (7 << 19)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03005464#define DP_PORT_WIDTH_SHIFT 19
Keith Packard040d87f2009-05-30 20:42:33 -07005465
5466/* Mystic DPCD version 1.1 special mode */
5467#define DP_ENHANCED_FRAMING (1 << 18)
5468
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005469/* eDP */
5470#define DP_PLL_FREQ_270MHZ (0 << 16)
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02005471#define DP_PLL_FREQ_162MHZ (1 << 16)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005472#define DP_PLL_FREQ_MASK (3 << 16)
5473
Ville Syrjälä646b4262014-04-25 20:14:30 +03005474/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07005475#define DP_PORT_REVERSAL (1 << 15)
5476
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005477/* eDP */
5478#define DP_PLL_ENABLE (1 << 14)
5479
Ville Syrjälä646b4262014-04-25 20:14:30 +03005480/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07005481#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5482
5483#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005484#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07005485
Ville Syrjälä646b4262014-04-25 20:14:30 +03005486/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07005487#define DP_COLOR_RANGE_16_235 (1 << 8)
5488
Ville Syrjälä646b4262014-04-25 20:14:30 +03005489/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07005490#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5491
Ville Syrjälä646b4262014-04-25 20:14:30 +03005492/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07005493#define DP_SYNC_VS_HIGH (1 << 4)
5494#define DP_SYNC_HS_HIGH (1 << 3)
5495
Ville Syrjälä646b4262014-04-25 20:14:30 +03005496/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07005497#define DP_DETECTED (1 << 2)
5498
Ville Syrjälä646b4262014-04-25 20:14:30 +03005499/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07005500 * signal sink for DDC etc. Max packet size supported
5501 * is 20 bytes in each direction, hence the 5 fixed
5502 * data registers
5503 */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005504#define _DPA_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64010)
5505#define _DPA_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64014)
5506#define _DPA_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64018)
5507#define _DPA_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6401c)
5508#define _DPA_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64020)
5509#define _DPA_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64024)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005510
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005511#define _DPB_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64110)
5512#define _DPB_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64114)
5513#define _DPB_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64118)
5514#define _DPB_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6411c)
5515#define _DPB_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64120)
5516#define _DPB_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64124)
Keith Packard040d87f2009-05-30 20:42:33 -07005517
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005518#define _DPC_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64210)
5519#define _DPC_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64214)
5520#define _DPC_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64218)
5521#define _DPC_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6421c)
5522#define _DPC_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64220)
5523#define _DPC_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64224)
Keith Packard040d87f2009-05-30 20:42:33 -07005524
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005525#define _DPD_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64310)
5526#define _DPD_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64314)
5527#define _DPD_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64318)
5528#define _DPD_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6431c)
5529#define _DPD_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64320)
5530#define _DPD_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64324)
Ville Syrjälä750a9512015-11-11 20:34:12 +02005531
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005532#define _DPE_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64410)
5533#define _DPE_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64414)
5534#define _DPE_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64418)
5535#define _DPE_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6441c)
5536#define _DPE_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64420)
5537#define _DPE_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64424)
James Ausmusbb187e92018-06-11 17:25:12 -07005538
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005539#define _DPF_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64510)
5540#define _DPF_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64514)
5541#define _DPF_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64518)
5542#define _DPF_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6451c)
5543#define _DPF_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64520)
5544#define _DPF_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64524)
Rodrigo Vivia324fca2018-01-29 15:22:15 -08005545
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02005546#define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5547#define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Keith Packard040d87f2009-05-30 20:42:33 -07005548
5549#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5550#define DP_AUX_CH_CTL_DONE (1 << 30)
5551#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5552#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5553#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5554#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5555#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
James Ausmus6fa228b2017-10-12 14:30:36 -07005556#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
Keith Packard040d87f2009-05-30 20:42:33 -07005557#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5558#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5559#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5560#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5561#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5562#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5563#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5564#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5565#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5566#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5567#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5568#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5569#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05305570#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5571#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5572#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
Anusha Srivatsa6f211ed2018-07-26 16:35:15 -07005573#define DP_AUX_CH_CTL_TBT_IO (1 << 11)
Ville Syrjälä395b2912015-09-18 20:03:40 +03005574#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
Sonika Jindale3d99842015-01-22 14:30:54 +05305575#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005576#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07005577
5578/*
5579 * Computing GMCH M and N values for the Display Port link
5580 *
5581 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5582 *
5583 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5584 *
5585 * The GMCH value is used internally
5586 *
5587 * bytes_per_pixel is the number of bytes coming out of the plane,
5588 * which is after the LUTs, so we want the bytes for our color format.
5589 * For our current usage, this is always 3, one byte for R, G and B.
5590 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02005591#define _PIPEA_DATA_M_G4X 0x70050
5592#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07005593
5594/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005595#define TU_SIZE(x) (((x) - 1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02005596#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005597#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07005598
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005599#define DATA_LINK_M_N_MASK (0xffffff)
5600#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07005601
Daniel Vettere3b95f12013-05-03 11:49:49 +02005602#define _PIPEA_DATA_N_G4X 0x70054
5603#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07005604#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5605
5606/*
5607 * Computing Link M and N values for the Display Port link
5608 *
5609 * Link M / N = pixel_clock / ls_clk
5610 *
5611 * (the DP spec calls pixel_clock the 'strm_clk')
5612 *
5613 * The Link value is transmitted in the Main Stream
5614 * Attributes and VB-ID.
5615 */
5616
Daniel Vettere3b95f12013-05-03 11:49:49 +02005617#define _PIPEA_LINK_M_G4X 0x70060
5618#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07005619#define PIPEA_DP_LINK_M_MASK (0xffffff)
5620
Daniel Vettere3b95f12013-05-03 11:49:49 +02005621#define _PIPEA_LINK_N_G4X 0x70064
5622#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07005623#define PIPEA_DP_LINK_N_MASK (0xffffff)
5624
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005625#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5626#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5627#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5628#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005629
Jesse Barnes585fb112008-07-29 11:54:06 -07005630/* Display & cursor control */
5631
5632/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005633#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03005634#define DSL_LINEMASK_GEN2 0x00000fff
5635#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005636#define _PIPEACONF 0x70008
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005637#define PIPECONF_ENABLE (1 << 31)
Chris Wilson5eddb702010-09-11 13:48:45 +01005638#define PIPECONF_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005639#define PIPECONF_DOUBLE_WIDE (1 << 30)
5640#define I965_PIPECONF_ACTIVE (1 << 30)
5641#define PIPECONF_DSI_PLL_LOCKED (1 << 29) /* vlv & pipe A only */
5642#define PIPECONF_FRAME_START_DELAY_MASK (3 << 27)
Chris Wilson5eddb702010-09-11 13:48:45 +01005643#define PIPECONF_SINGLE_WIDE 0
5644#define PIPECONF_PIPE_UNLOCKED 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005645#define PIPECONF_PIPE_LOCKED (1 << 25)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005646#define PIPECONF_FORCE_BORDER (1 << 25)
Ville Syrjälä9d5441d2019-02-07 22:21:40 +02005647#define PIPECONF_GAMMA_MODE_MASK_I9XX (1 << 24) /* gmch */
5648#define PIPECONF_GAMMA_MODE_MASK_ILK (3 << 24) /* ilk-ivb */
5649#define PIPECONF_GAMMA_MODE_8BIT (0 << 24) /* gmch,ilk-ivb */
5650#define PIPECONF_GAMMA_MODE_10BIT (1 << 24) /* gmch,ilk-ivb */
5651#define PIPECONF_GAMMA_MODE_12BIT (2 << 24) /* ilk-ivb */
5652#define PIPECONF_GAMMA_MODE_SPLIT (3 << 24) /* ivb */
5653#define PIPECONF_GAMMA_MODE(x) ((x) << 24) /* pass in GAMMA_MODE_MODE_* */
5654#define PIPECONF_GAMMA_MODE_SHIFT 24
Christian Schmidt59df7b12011-12-19 20:03:33 +01005655#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005656#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01005657/* Note that pre-gen3 does not support interlaced display directly. Panel
5658 * fitting must be disabled on pre-ilk for interlaced. */
5659#define PIPECONF_PROGRESSIVE (0 << 21)
5660#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5661#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5662#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5663#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5664/* Ironlake and later have a complete new set of values for interlaced. PFIT
5665 * means panel fitter required, PF means progressive fetch, DBL means power
5666 * saving pixel doubling. */
5667#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5668#define PIPECONF_INTERLACED_ILK (3 << 21)
5669#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5670#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005671#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305672#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005673#define PIPECONF_CXSR_DOWNCLOCK (1 << 16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305674#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005675#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005676#define PIPECONF_BPC_MASK (0x7 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005677#define PIPECONF_8BPC (0 << 5)
5678#define PIPECONF_10BPC (1 << 5)
5679#define PIPECONF_6BPC (2 << 5)
5680#define PIPECONF_12BPC (3 << 5)
5681#define PIPECONF_DITHER_EN (1 << 4)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07005682#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005683#define PIPECONF_DITHER_TYPE_SP (0 << 2)
5684#define PIPECONF_DITHER_TYPE_ST1 (1 << 2)
5685#define PIPECONF_DITHER_TYPE_ST2 (2 << 2)
5686#define PIPECONF_DITHER_TYPE_TEMP (3 << 2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005687#define _PIPEASTAT 0x70024
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005688#define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31)
5689#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30)
5690#define PIPE_CRC_ERROR_ENABLE (1UL << 29)
5691#define PIPE_CRC_DONE_ENABLE (1UL << 28)
5692#define PERF_COUNTER2_INTERRUPT_EN (1UL << 27)
5693#define PIPE_GMBUS_EVENT_ENABLE (1UL << 27)
5694#define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26)
5695#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26)
5696#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25)
5697#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24)
5698#define PIPE_DPST_EVENT_ENABLE (1UL << 23)
5699#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22)
5700#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22)
5701#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21)
5702#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20)
5703#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19)
5704#define PERF_COUNTER_INTERRUPT_EN (1UL << 19)
5705#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */
5706#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */
5707#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17)
5708#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
5709#define PIPEA_HBLANK_INT_EN_VLV (1UL << 16)
5710#define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16)
5711#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15)
5712#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14)
5713#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13)
5714#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12)
5715#define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11)
5716#define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11)
5717#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10)
5718#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
5719#define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9)
5720#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8)
5721#define PIPE_DPST_EVENT_STATUS (1UL << 7)
5722#define PIPE_A_PSR_STATUS_VLV (1UL << 6)
5723#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6)
5724#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5)
5725#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4)
5726#define PIPE_B_PSR_STATUS_VLV (1UL << 3)
5727#define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3)
5728#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */
5729#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */
5730#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1)
5731#define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
5732#define PIPE_HBLANK_INT_STATUS (1UL << 0)
5733#define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07005734
Imre Deak755e9012014-02-10 18:42:47 +02005735#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5736#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5737
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03005738#define PIPE_A_OFFSET 0x70000
5739#define PIPE_B_OFFSET 0x71000
5740#define PIPE_C_OFFSET 0x72000
Lucas De Marchif1f1d4f2019-07-11 10:30:55 -07005741#define PIPE_D_OFFSET 0x73000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03005742#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005743/*
5744 * There's actually no pipe EDP. Some pipe registers have
5745 * simply shifted from the pipe to the transcoder, while
5746 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5747 * to access such registers in transcoder EDP.
5748 */
5749#define PIPE_EDP_OFFSET 0x7f000
5750
Madhav Chauhan372610f2018-10-15 17:28:04 +03005751/* ICL DSI 0 and 1 */
5752#define PIPE_DSI0_OFFSET 0x7b000
5753#define PIPE_DSI1_OFFSET 0x7b800
5754
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005755#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5756#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5757#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5758#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5759#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01005760
Ville Syrjäläe2625682019-04-01 23:02:29 +03005761#define _PIPEAGCMAX 0x70010
5762#define _PIPEBGCMAX 0x71010
5763#define PIPEGCMAX(pipe, i) _MMIO_PIPE2(pipe, _PIPEAGCMAX + (i) * 4)
5764
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005765#define _PIPE_MISC_A 0x70030
5766#define _PIPE_MISC_B 0x71030
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005767#define PIPEMISC_YUV420_ENABLE (1 << 27)
5768#define PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26)
Ville Syrjälä09b25812019-04-12 21:30:09 +03005769#define PIPEMISC_HDR_MODE_PRECISION (1 << 23) /* icl+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005770#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1 << 11)
5771#define PIPEMISC_DITHER_BPC_MASK (7 << 5)
5772#define PIPEMISC_DITHER_8_BPC (0 << 5)
5773#define PIPEMISC_DITHER_10_BPC (1 << 5)
5774#define PIPEMISC_DITHER_6_BPC (2 << 5)
5775#define PIPEMISC_DITHER_12_BPC (3 << 5)
5776#define PIPEMISC_DITHER_ENABLE (1 << 4)
5777#define PIPEMISC_DITHER_TYPE_MASK (3 << 2)
5778#define PIPEMISC_DITHER_TYPE_SP (0 << 2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005779#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005780
Matt Roperc0550302019-01-30 10:51:20 -08005781/* Skylake+ pipe bottom (background) color */
5782#define _SKL_BOTTOM_COLOR_A 0x70034
5783#define SKL_BOTTOM_COLOR_GAMMA_ENABLE (1 << 31)
5784#define SKL_BOTTOM_COLOR_CSC_ENABLE (1 << 30)
5785#define SKL_BOTTOM_COLOR(pipe) _MMIO_PIPE2(pipe, _SKL_BOTTOM_COLOR_A)
5786
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005787#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005788#define PIPEB_LINE_COMPARE_INT_EN (1 << 29)
5789#define PIPEB_HLINE_INT_EN (1 << 28)
5790#define PIPEB_VBLANK_INT_EN (1 << 27)
5791#define SPRITED_FLIP_DONE_INT_EN (1 << 26)
5792#define SPRITEC_FLIP_DONE_INT_EN (1 << 25)
5793#define PLANEB_FLIP_DONE_INT_EN (1 << 24)
5794#define PIPE_PSR_INT_EN (1 << 22)
5795#define PIPEA_LINE_COMPARE_INT_EN (1 << 21)
5796#define PIPEA_HLINE_INT_EN (1 << 20)
5797#define PIPEA_VBLANK_INT_EN (1 << 19)
5798#define SPRITEB_FLIP_DONE_INT_EN (1 << 18)
5799#define SPRITEA_FLIP_DONE_INT_EN (1 << 17)
5800#define PLANEA_FLIPDONE_INT_EN (1 << 16)
5801#define PIPEC_LINE_COMPARE_INT_EN (1 << 13)
5802#define PIPEC_HLINE_INT_EN (1 << 12)
5803#define PIPEC_VBLANK_INT_EN (1 << 11)
5804#define SPRITEF_FLIPDONE_INT_EN (1 << 10)
5805#define SPRITEE_FLIPDONE_INT_EN (1 << 9)
5806#define PLANEC_FLIPDONE_INT_EN (1 << 8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005807
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005808#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005809#define SPRITEF_INVALID_GTT_INT_EN (1 << 27)
5810#define SPRITEE_INVALID_GTT_INT_EN (1 << 26)
5811#define PLANEC_INVALID_GTT_INT_EN (1 << 25)
5812#define CURSORC_INVALID_GTT_INT_EN (1 << 24)
5813#define CURSORB_INVALID_GTT_INT_EN (1 << 23)
5814#define CURSORA_INVALID_GTT_INT_EN (1 << 22)
5815#define SPRITED_INVALID_GTT_INT_EN (1 << 21)
5816#define SPRITEC_INVALID_GTT_INT_EN (1 << 20)
5817#define PLANEB_INVALID_GTT_INT_EN (1 << 19)
5818#define SPRITEB_INVALID_GTT_INT_EN (1 << 18)
5819#define SPRITEA_INVALID_GTT_INT_EN (1 << 17)
5820#define PLANEA_INVALID_GTT_INT_EN (1 << 16)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005821#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005822#define DPINVGTT_EN_MASK_CHV 0xfff0000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005823#define SPRITEF_INVALID_GTT_STATUS (1 << 11)
5824#define SPRITEE_INVALID_GTT_STATUS (1 << 10)
5825#define PLANEC_INVALID_GTT_STATUS (1 << 9)
5826#define CURSORC_INVALID_GTT_STATUS (1 << 8)
5827#define CURSORB_INVALID_GTT_STATUS (1 << 7)
5828#define CURSORA_INVALID_GTT_STATUS (1 << 6)
5829#define SPRITED_INVALID_GTT_STATUS (1 << 5)
5830#define SPRITEC_INVALID_GTT_STATUS (1 << 4)
5831#define PLANEB_INVALID_GTT_STATUS (1 << 3)
5832#define SPRITEB_INVALID_GTT_STATUS (1 << 2)
5833#define SPRITEA_INVALID_GTT_STATUS (1 << 1)
5834#define PLANEA_INVALID_GTT_STATUS (1 << 0)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005835#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005836#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005837
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005838#define DSPARB _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07005839#define DSPARB_CSTART_MASK (0x7f << 7)
5840#define DSPARB_CSTART_SHIFT 7
5841#define DSPARB_BSTART_MASK (0x7f)
5842#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08005843#define DSPARB_BEND_SHIFT 9 /* on 855 */
5844#define DSPARB_AEND_SHIFT 0
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005845#define DSPARB_SPRITEA_SHIFT_VLV 0
5846#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5847#define DSPARB_SPRITEB_SHIFT_VLV 8
5848#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5849#define DSPARB_SPRITEC_SHIFT_VLV 16
5850#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5851#define DSPARB_SPRITED_SHIFT_VLV 24
5852#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005853#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005854#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5855#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5856#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5857#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5858#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5859#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5860#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5861#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5862#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5863#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5864#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5865#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005866#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005867#define DSPARB_SPRITEE_SHIFT_VLV 0
5868#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5869#define DSPARB_SPRITEF_SHIFT_VLV 8
5870#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
Ville Syrjäläb5004722015-03-05 21:19:47 +02005871
Ville Syrjälä0a560672014-06-11 16:51:18 +03005872/* pnv/gen4/g4x/vlv/chv */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005873#define DSPFW1 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005874#define DSPFW_SR_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005875#define DSPFW_SR_MASK (0x1ff << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005876#define DSPFW_CURSORB_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005877#define DSPFW_CURSORB_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005878#define DSPFW_PLANEB_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005879#define DSPFW_PLANEB_MASK (0x7f << 8)
5880#define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005881#define DSPFW_PLANEA_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005882#define DSPFW_PLANEA_MASK (0x7f << 0)
5883#define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005884#define DSPFW2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70038)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005885#define DSPFW_FBC_SR_EN (1 << 31) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005886#define DSPFW_FBC_SR_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005887#define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005888#define DSPFW_FBC_HPLL_SR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005889#define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005890#define DSPFW_SPRITEB_SHIFT (16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005891#define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */
5892#define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005893#define DSPFW_CURSORA_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005894#define DSPFW_CURSORA_MASK (0x3f << 8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02005895#define DSPFW_PLANEC_OLD_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005896#define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005897#define DSPFW_SPRITEA_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005898#define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */
5899#define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005900#define DSPFW3 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x7003c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005901#define DSPFW_HPLL_SR_EN (1 << 31)
5902#define PINEVIEW_SELF_REFRESH_EN (1 << 30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005903#define DSPFW_CURSOR_SR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005904#define DSPFW_CURSOR_SR_MASK (0x3f << 24)
Zhao Yakuid4294342010-03-22 22:45:36 +08005905#define DSPFW_HPLL_CURSOR_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005906#define DSPFW_HPLL_CURSOR_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005907#define DSPFW_HPLL_SR_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005908#define DSPFW_HPLL_SR_MASK (0x1ff << 0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005909
5910/* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005911#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005912#define DSPFW_SPRITEB_WM1_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005913#define DSPFW_SPRITEB_WM1_MASK (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005914#define DSPFW_CURSORA_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005915#define DSPFW_CURSORA_WM1_MASK (0x3f << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005916#define DSPFW_SPRITEA_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005917#define DSPFW_SPRITEA_WM1_MASK (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005918#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005919#define DSPFW_PLANEB_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005920#define DSPFW_PLANEB_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005921#define DSPFW_PLANEA_WM1_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005922#define DSPFW_PLANEA_WM1_MASK (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005923#define DSPFW_CURSORB_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005924#define DSPFW_CURSORB_WM1_MASK (0x3f << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005925#define DSPFW_CURSOR_SR_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005926#define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005927#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005928#define DSPFW_SR_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005929#define DSPFW_SR_WM1_MASK (0x1ff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005930#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5931#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005932#define DSPFW_SPRITED_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005933#define DSPFW_SPRITED_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005934#define DSPFW_SPRITED_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005935#define DSPFW_SPRITED_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005936#define DSPFW_SPRITEC_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005937#define DSPFW_SPRITEC_WM1_MASK (0xff << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005938#define DSPFW_SPRITEC_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005939#define DSPFW_SPRITEC_MASK_VLV (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005940#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005941#define DSPFW_SPRITEF_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005942#define DSPFW_SPRITEF_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005943#define DSPFW_SPRITEF_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005944#define DSPFW_SPRITEF_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005945#define DSPFW_SPRITEE_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005946#define DSPFW_SPRITEE_WM1_MASK (0xff << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005947#define DSPFW_SPRITEE_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005948#define DSPFW_SPRITEE_MASK_VLV (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005949#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005950#define DSPFW_PLANEC_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005951#define DSPFW_PLANEC_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005952#define DSPFW_PLANEC_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005953#define DSPFW_PLANEC_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005954#define DSPFW_CURSORC_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005955#define DSPFW_CURSORC_WM1_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005956#define DSPFW_CURSORC_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005957#define DSPFW_CURSORC_MASK (0x3f << 0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005958
5959/* vlv/chv high order bits */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005960#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005961#define DSPFW_SR_HI_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005962#define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005963#define DSPFW_SPRITEF_HI_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005964#define DSPFW_SPRITEF_HI_MASK (1 << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005965#define DSPFW_SPRITEE_HI_SHIFT 22
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005966#define DSPFW_SPRITEE_HI_MASK (1 << 22)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005967#define DSPFW_PLANEC_HI_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005968#define DSPFW_PLANEC_HI_MASK (1 << 21)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005969#define DSPFW_SPRITED_HI_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005970#define DSPFW_SPRITED_HI_MASK (1 << 20)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005971#define DSPFW_SPRITEC_HI_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005972#define DSPFW_SPRITEC_HI_MASK (1 << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005973#define DSPFW_PLANEB_HI_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005974#define DSPFW_PLANEB_HI_MASK (1 << 12)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005975#define DSPFW_SPRITEB_HI_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005976#define DSPFW_SPRITEB_HI_MASK (1 << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005977#define DSPFW_SPRITEA_HI_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005978#define DSPFW_SPRITEA_HI_MASK (1 << 4)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005979#define DSPFW_PLANEA_HI_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005980#define DSPFW_PLANEA_HI_MASK (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005981#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005982#define DSPFW_SR_WM1_HI_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005983#define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005984#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005985#define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005986#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005987#define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005988#define DSPFW_PLANEC_WM1_HI_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005989#define DSPFW_PLANEC_WM1_HI_MASK (1 << 21)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005990#define DSPFW_SPRITED_WM1_HI_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005991#define DSPFW_SPRITED_WM1_HI_MASK (1 << 20)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005992#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005993#define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005994#define DSPFW_PLANEB_WM1_HI_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005995#define DSPFW_PLANEB_WM1_HI_MASK (1 << 12)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005996#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005997#define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005998#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005999#define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006000#define DSPFW_PLANEA_WM1_HI_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006001#define DSPFW_PLANEA_WM1_HI_MASK (1 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08006002
Gajanan Bhat12a3c052012-03-28 13:39:30 -07006003/* drain latency register values*/
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006004#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03006005#define DDL_CURSOR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006006#define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03006007#define DDL_PLANE_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006008#define DDL_PRECISION_HIGH (1 << 7)
6009#define DDL_PRECISION_LOW (0 << 7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05306010#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07006011
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006012#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006013#define CBR_PND_DEADLINE_DISABLE (1 << 31)
6014#define CBR_PWM_CLOCK_MUX_SELECT (1 << 30)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02006015
Ville Syrjäläc2317752016-03-15 16:39:56 +02006016#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006017#define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */
Ville Syrjäläc2317752016-03-15 16:39:56 +02006018
Shaohua Li7662c8b2009-06-26 11:23:55 +08006019/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09006020#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08006021#define I915_FIFO_LINE_SIZE 64
6022#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09006023
Jesse Barnesceb04242012-03-28 13:39:22 -07006024#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09006025#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08006026#define I965_FIFO_SIZE 512
6027#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08006028#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07006029#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08006030#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09006031
Jesse Barnesceb04242012-03-28 13:39:22 -07006032#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09006033#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08006034#define I915_MAX_WM 0x3f
6035
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006036#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
6037#define PINEVIEW_FIFO_LINE_SIZE 64
6038#define PINEVIEW_MAX_WM 0x1ff
6039#define PINEVIEW_DFT_WM 0x3f
6040#define PINEVIEW_DFT_HPLLOFF_WM 0
6041#define PINEVIEW_GUARD_WM 10
6042#define PINEVIEW_CURSOR_FIFO 64
6043#define PINEVIEW_CURSOR_MAX_WM 0x3f
6044#define PINEVIEW_CURSOR_DFT_WM 0
6045#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08006046
Jesse Barnesceb04242012-03-28 13:39:22 -07006047#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08006048#define I965_CURSOR_FIFO 64
6049#define I965_CURSOR_MAX_WM 32
6050#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006051
Pradeep Bhatfae12672014-11-04 17:06:39 +00006052/* Watermark register definitions for SKL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006053#define _CUR_WM_A_0 0x70140
6054#define _CUR_WM_B_0 0x71140
6055#define _PLANE_WM_1_A_0 0x70240
6056#define _PLANE_WM_1_B_0 0x71240
6057#define _PLANE_WM_2_A_0 0x70340
6058#define _PLANE_WM_2_B_0 0x71340
6059#define _PLANE_WM_TRANS_1_A_0 0x70268
6060#define _PLANE_WM_TRANS_1_B_0 0x71268
6061#define _PLANE_WM_TRANS_2_A_0 0x70368
6062#define _PLANE_WM_TRANS_2_B_0 0x71368
6063#define _CUR_WM_TRANS_A_0 0x70168
6064#define _CUR_WM_TRANS_B_0 0x71168
Pradeep Bhatfae12672014-11-04 17:06:39 +00006065#define PLANE_WM_EN (1 << 31)
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02006066#define PLANE_WM_IGNORE_LINES (1 << 30)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006067#define PLANE_WM_LINES_SHIFT 14
6068#define PLANE_WM_LINES_MASK 0x1f
Ville Syrjäläc7e716b2019-02-05 22:50:55 +02006069#define PLANE_WM_BLOCKS_MASK 0x7ff /* skl+: 10 bits, icl+ 11 bits */
Pradeep Bhatfae12672014-11-04 17:06:39 +00006070
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006071#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006072#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
6073#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006074
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006075#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
6076#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006077#define _PLANE_WM_BASE(pipe, plane) \
6078 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
6079#define PLANE_WM(pipe, plane, level) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006080 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00006081#define _PLANE_WM_TRANS_1(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006082 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006083#define _PLANE_WM_TRANS_2(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006084 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006085#define PLANE_WM_TRANS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006086 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00006087
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006088/* define the Watermark register on Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006089#define WM0_PIPEA_ILK _MMIO(0x45100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006090#define WM0_PIPE_PLANE_MASK (0xffff << 16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006091#define WM0_PIPE_PLANE_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006092#define WM0_PIPE_SPRITE_MASK (0xff << 8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006093#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03006094#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006095
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006096#define WM0_PIPEB_ILK _MMIO(0x45104)
6097#define WM0_PIPEC_IVB _MMIO(0x45200)
6098#define WM1_LP_ILK _MMIO(0x45108)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006099#define WM1_LP_SR_EN (1 << 31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006100#define WM1_LP_LATENCY_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006101#define WM1_LP_LATENCY_MASK (0x7f << 24)
6102#define WM1_LP_FBC_MASK (0xf << 20)
Chris Wilson4ed765f2010-09-11 10:46:47 +01006103#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07006104#define WM1_LP_FBC_SHIFT_BDW 19
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006105#define WM1_LP_SR_MASK (0x7ff << 8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006106#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03006107#define WM1_LP_CURSOR_MASK (0xff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006108#define WM2_LP_ILK _MMIO(0x4510c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006109#define WM2_LP_EN (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006110#define WM3_LP_ILK _MMIO(0x45110)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006111#define WM3_LP_EN (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006112#define WM1S_LP_ILK _MMIO(0x45120)
6113#define WM2S_LP_IVB _MMIO(0x45124)
6114#define WM3S_LP_IVB _MMIO(0x45128)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006115#define WM1S_LP_EN (1 << 31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006116
Paulo Zanonicca32e92013-05-31 11:45:06 -03006117#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
6118 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
6119 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
6120
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006121/* Memory latency timer register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006122#define MLTR_ILK _MMIO(0x11222)
Jesse Barnesb79d4992010-12-21 13:10:23 -08006123#define MLTR_WM1_SHIFT 0
6124#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006125/* the unit of memory self-refresh latency time is 0.5us */
6126#define ILK_SRLT_MASK 0x3f
6127
Yuanhan Liu13982612010-12-15 15:42:31 +08006128
6129/* the address where we get all kinds of latency value */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006130#define SSKPD _MMIO(0x5d10)
Yuanhan Liu13982612010-12-15 15:42:31 +08006131#define SSKPD_WM_MASK 0x3f
6132#define SSKPD_WM0_SHIFT 0
6133#define SSKPD_WM1_SHIFT 8
6134#define SSKPD_WM2_SHIFT 16
6135#define SSKPD_WM3_SHIFT 24
6136
Jesse Barnes585fb112008-07-29 11:54:06 -07006137/*
6138 * The two pipe frame counter registers are not synchronized, so
6139 * reading a stable value is somewhat tricky. The following code
6140 * should work:
6141 *
6142 * do {
6143 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6144 * PIPE_FRAME_HIGH_SHIFT;
6145 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
6146 * PIPE_FRAME_LOW_SHIFT);
6147 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6148 * PIPE_FRAME_HIGH_SHIFT);
6149 * } while (high1 != high2);
6150 * frame = (high1 << 8) | low1;
6151 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006152#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07006153#define PIPE_FRAME_HIGH_MASK 0x0000ffff
6154#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006155#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07006156#define PIPE_FRAME_LOW_MASK 0xff000000
6157#define PIPE_FRAME_LOW_SHIFT 24
6158#define PIPE_PIXEL_MASK 0x00ffffff
6159#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08006160/* GM45+ just has to be different */
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +03006161#define _PIPEA_FRMCOUNT_G4X 0x70040
6162#define _PIPEA_FLIPCOUNT_G4X 0x70044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006163#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
6164#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
Jesse Barnes585fb112008-07-29 11:54:06 -07006165
6166/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006167#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04006168/* Old style CUR*CNTR flags (desktop 8xx) */
6169#define CURSOR_ENABLE 0x80000000
6170#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03006171#define CURSOR_STRIDE_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006172#define CURSOR_STRIDE(x) ((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Jesse Barnes14b603912009-05-20 16:47:08 -04006173#define CURSOR_FORMAT_SHIFT 24
6174#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
6175#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
6176#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
6177#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
6178#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
6179#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
6180/* New style CUR*CNTR flags */
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02006181#define MCURSOR_MODE 0x27
6182#define MCURSOR_MODE_DISABLE 0x00
6183#define MCURSOR_MODE_128_32B_AX 0x02
6184#define MCURSOR_MODE_256_32B_AX 0x03
6185#define MCURSOR_MODE_64_32B_AX 0x07
6186#define MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX)
6187#define MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX)
6188#define MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX)
Ville Syrjäläeade6c82018-01-30 22:38:03 +02006189#define MCURSOR_PIPE_SELECT_MASK (0x3 << 28)
6190#define MCURSOR_PIPE_SELECT_SHIFT 28
Ville Syrjäläd509e282017-03-27 21:55:32 +03006191#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07006192#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä8271b2e2019-02-07 22:21:42 +02006193#define MCURSOR_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006194#define MCURSOR_ROTATE_180 (1 << 15)
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02006195#define MCURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006196#define _CURABASE 0x70084
6197#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07006198#define CURSOR_POS_MASK 0x007FF
6199#define CURSOR_POS_SIGN 0x8000
6200#define CURSOR_X_SHIFT 0
6201#define CURSOR_Y_SHIFT 16
Ville Syrjälä024faac2017-03-27 21:55:42 +03006202#define CURSIZE _MMIO(0x700a0) /* 845/865 */
6203#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
6204#define CUR_FBC_CTL_EN (1 << 31)
Rodrigo Vivia8ada062018-03-12 14:05:28 -07006205#define _CURASURFLIVE 0x700ac /* g4x+ */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006206#define _CURBCNTR 0x700c0
6207#define _CURBBASE 0x700c4
6208#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07006209
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006210#define _CURBCNTR_IVB 0x71080
6211#define _CURBBASE_IVB 0x71084
6212#define _CURBPOS_IVB 0x71088
6213
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006214#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
6215#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
6216#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
Ville Syrjälä024faac2017-03-27 21:55:42 +03006217#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
Rodrigo Vivia8ada062018-03-12 14:05:28 -07006218#define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006219
6220#define CURSOR_A_OFFSET 0x70080
6221#define CURSOR_B_OFFSET 0x700c0
6222#define CHV_CURSOR_C_OFFSET 0x700e0
6223#define IVB_CURSOR_B_OFFSET 0x71080
6224#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006225
Jesse Barnes585fb112008-07-29 11:54:06 -07006226/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006227#define _DSPACNTR 0x70180
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006228#define DISPLAY_PLANE_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07006229#define DISPLAY_PLANE_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006230#define DISPPLANE_GAMMA_ENABLE (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07006231#define DISPPLANE_GAMMA_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006232#define DISPPLANE_PIXFORMAT_MASK (0xf << 26)
6233#define DISPPLANE_YUV422 (0x0 << 26)
6234#define DISPPLANE_8BPP (0x2 << 26)
6235#define DISPPLANE_BGRA555 (0x3 << 26)
6236#define DISPPLANE_BGRX555 (0x4 << 26)
6237#define DISPPLANE_BGRX565 (0x5 << 26)
6238#define DISPPLANE_BGRX888 (0x6 << 26)
6239#define DISPPLANE_BGRA888 (0x7 << 26)
6240#define DISPPLANE_RGBX101010 (0x8 << 26)
6241#define DISPPLANE_RGBA101010 (0x9 << 26)
6242#define DISPPLANE_BGRX101010 (0xa << 26)
6243#define DISPPLANE_RGBX161616 (0xc << 26)
6244#define DISPPLANE_RGBX888 (0xe << 26)
6245#define DISPPLANE_RGBA888 (0xf << 26)
6246#define DISPPLANE_STEREO_ENABLE (1 << 25)
Jesse Barnes585fb112008-07-29 11:54:06 -07006247#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä8271b2e2019-02-07 22:21:42 +02006248#define DISPPLANE_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
Jesse Barnesb24e7172011-01-04 15:09:30 -08006249#define DISPPLANE_SEL_PIPE_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006250#define DISPPLANE_SEL_PIPE_MASK (3 << DISPPLANE_SEL_PIPE_SHIFT)
6251#define DISPPLANE_SEL_PIPE(pipe) ((pipe) << DISPPLANE_SEL_PIPE_SHIFT)
6252#define DISPPLANE_SRC_KEY_ENABLE (1 << 22)
Jesse Barnes585fb112008-07-29 11:54:06 -07006253#define DISPPLANE_SRC_KEY_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006254#define DISPPLANE_LINE_DOUBLE (1 << 20)
Jesse Barnes585fb112008-07-29 11:54:06 -07006255#define DISPPLANE_NO_LINE_DOUBLE 0
6256#define DISPPLANE_STEREO_POLARITY_FIRST 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006257#define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18)
6258#define DISPPLANE_ALPHA_PREMULTIPLY (1 << 16) /* CHV pipe B */
6259#define DISPPLANE_ROTATE_180 (1 << 15)
6260#define DISPPLANE_TRICKLE_FEED_DISABLE (1 << 14) /* Ironlake */
6261#define DISPPLANE_TILED (1 << 10)
6262#define DISPPLANE_MIRROR (1 << 8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006263#define _DSPAADDR 0x70184
6264#define _DSPASTRIDE 0x70188
6265#define _DSPAPOS 0x7018C /* reserved */
6266#define _DSPASIZE 0x70190
6267#define _DSPASURF 0x7019C /* 965+ only */
6268#define _DSPATILEOFF 0x701A4 /* 965+ only */
6269#define _DSPAOFFSET 0x701A4 /* HSW */
6270#define _DSPASURFLIVE 0x701AC
Ville Syrjälä94e15722019-07-03 23:08:21 +03006271#define _DSPAGAMC 0x701E0
Jesse Barnes585fb112008-07-29 11:54:06 -07006272
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006273#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
6274#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
6275#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
6276#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
6277#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
6278#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
6279#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
6280#define DSPLINOFF(plane) DSPADDR(plane)
6281#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
6282#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006283#define DSPGAMC(plane, i) _MMIO(_PIPE2(plane, _DSPAGAMC) + (5 - (i)) * 4) /* plane C only, 6 x u0.8 */
Chris Wilson5eddb702010-09-11 13:48:45 +01006284
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006285/* CHV pipe B blender and primary plane */
6286#define _CHV_BLEND_A 0x60a00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006287#define CHV_BLEND_LEGACY (0 << 30)
6288#define CHV_BLEND_ANDROID (1 << 30)
6289#define CHV_BLEND_MPO (2 << 30)
6290#define CHV_BLEND_MASK (3 << 30)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006291#define _CHV_CANVAS_A 0x60a04
6292#define _PRIMPOS_A 0x60a08
6293#define _PRIMSIZE_A 0x60a0c
6294#define _PRIMCNSTALPHA_A 0x60a10
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006295#define PRIM_CONST_ALPHA_ENABLE (1 << 31)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006296
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006297#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6298#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6299#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
6300#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
6301#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006302
Armin Reese446f2542012-03-30 16:20:16 -07006303/* Display/Sprite base address macros */
6304#define DISP_BASEADDR_MASK (0xfffff000)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07006305#define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK)
6306#define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07006307
Ville Syrjälä85fa7922015-09-18 20:03:43 +03006308/*
6309 * VBIOS flags
6310 * gen2:
6311 * [00:06] alm,mgm
6312 * [10:16] all
6313 * [30:32] alm,mgm
6314 * gen3+:
6315 * [00:0f] all
6316 * [10:1f] all
6317 * [30:32] all
6318 */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006319#define SWF0(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70410 + (i) * 4)
6320#define SWF1(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x71410 + (i) * 4)
6321#define SWF3(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x72414 + (i) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006322#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07006323
6324/* Pipe B */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006325#define _PIPEBDSL (DISPLAY_MMIO_BASE(dev_priv) + 0x71000)
6326#define _PIPEBCONF (DISPLAY_MMIO_BASE(dev_priv) + 0x71008)
6327#define _PIPEBSTAT (DISPLAY_MMIO_BASE(dev_priv) + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006328#define _PIPEBFRAMEHIGH 0x71040
6329#define _PIPEBFRAMEPIXEL 0x71044
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006330#define _PIPEB_FRMCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71040)
6331#define _PIPEB_FLIPCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08006332
Jesse Barnes585fb112008-07-29 11:54:06 -07006333
6334/* Display B control */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006335#define _DSPBCNTR (DISPLAY_MMIO_BASE(dev_priv) + 0x71180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006336#define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07006337#define DISPPLANE_ALPHA_TRANS_DISABLE 0
6338#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6339#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006340#define _DSPBADDR (DISPLAY_MMIO_BASE(dev_priv) + 0x71184)
6341#define _DSPBSTRIDE (DISPLAY_MMIO_BASE(dev_priv) + 0x71188)
6342#define _DSPBPOS (DISPLAY_MMIO_BASE(dev_priv) + 0x7118C)
6343#define _DSPBSIZE (DISPLAY_MMIO_BASE(dev_priv) + 0x71190)
6344#define _DSPBSURF (DISPLAY_MMIO_BASE(dev_priv) + 0x7119C)
6345#define _DSPBTILEOFF (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6346#define _DSPBOFFSET (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6347#define _DSPBSURFLIVE (DISPLAY_MMIO_BASE(dev_priv) + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07006348
Madhav Chauhan372610f2018-10-15 17:28:04 +03006349/* ICL DSI 0 and 1 */
6350#define _PIPEDSI0CONF 0x7b008
6351#define _PIPEDSI1CONF 0x7b808
6352
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006353/* Sprite A control */
6354#define _DVSACNTR 0x72180
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006355#define DVS_ENABLE (1 << 31)
6356#define DVS_GAMMA_ENABLE (1 << 30)
6357#define DVS_YUV_RANGE_CORRECTION_DISABLE (1 << 27)
6358#define DVS_PIXFORMAT_MASK (3 << 25)
6359#define DVS_FORMAT_YUV422 (0 << 25)
6360#define DVS_FORMAT_RGBX101010 (1 << 25)
6361#define DVS_FORMAT_RGBX888 (2 << 25)
6362#define DVS_FORMAT_RGBX161616 (3 << 25)
6363#define DVS_PIPE_CSC_ENABLE (1 << 24)
6364#define DVS_SOURCE_KEY (1 << 22)
6365#define DVS_RGB_ORDER_XBGR (1 << 20)
6366#define DVS_YUV_FORMAT_BT709 (1 << 18)
6367#define DVS_YUV_BYTE_ORDER_MASK (3 << 16)
6368#define DVS_YUV_ORDER_YUYV (0 << 16)
6369#define DVS_YUV_ORDER_UYVY (1 << 16)
6370#define DVS_YUV_ORDER_YVYU (2 << 16)
6371#define DVS_YUV_ORDER_VYUY (3 << 16)
6372#define DVS_ROTATE_180 (1 << 15)
6373#define DVS_DEST_KEY (1 << 2)
6374#define DVS_TRICKLE_FEED_DISABLE (1 << 14)
6375#define DVS_TILED (1 << 10)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006376#define _DVSALINOFF 0x72184
6377#define _DVSASTRIDE 0x72188
6378#define _DVSAPOS 0x7218c
6379#define _DVSASIZE 0x72190
6380#define _DVSAKEYVAL 0x72194
6381#define _DVSAKEYMSK 0x72198
6382#define _DVSASURF 0x7219c
6383#define _DVSAKEYMAXVAL 0x721a0
6384#define _DVSATILEOFF 0x721a4
6385#define _DVSASURFLIVE 0x721ac
Ville Syrjälä94e15722019-07-03 23:08:21 +03006386#define _DVSAGAMC_G4X 0x721e0 /* g4x */
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006387#define _DVSASCALE 0x72204
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006388#define DVS_SCALE_ENABLE (1 << 31)
6389#define DVS_FILTER_MASK (3 << 29)
6390#define DVS_FILTER_MEDIUM (0 << 29)
6391#define DVS_FILTER_ENHANCING (1 << 29)
6392#define DVS_FILTER_SOFTENING (2 << 29)
6393#define DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6394#define DVS_VERTICAL_OFFSET_ENABLE (1 << 27)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006395#define _DVSAGAMC_ILK 0x72300 /* ilk/snb */
6396#define _DVSAGAMCMAX_ILK 0x72340 /* ilk/snb */
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006397
6398#define _DVSBCNTR 0x73180
6399#define _DVSBLINOFF 0x73184
6400#define _DVSBSTRIDE 0x73188
6401#define _DVSBPOS 0x7318c
6402#define _DVSBSIZE 0x73190
6403#define _DVSBKEYVAL 0x73194
6404#define _DVSBKEYMSK 0x73198
6405#define _DVSBSURF 0x7319c
6406#define _DVSBKEYMAXVAL 0x731a0
6407#define _DVSBTILEOFF 0x731a4
6408#define _DVSBSURFLIVE 0x731ac
Ville Syrjälä94e15722019-07-03 23:08:21 +03006409#define _DVSBGAMC_G4X 0x731e0 /* g4x */
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006410#define _DVSBSCALE 0x73204
Ville Syrjälä94e15722019-07-03 23:08:21 +03006411#define _DVSBGAMC_ILK 0x73300 /* ilk/snb */
6412#define _DVSBGAMCMAX_ILK 0x73340 /* ilk/snb */
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006413
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006414#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6415#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6416#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6417#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6418#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6419#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6420#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6421#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6422#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6423#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6424#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6425#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006426#define DVSGAMC_G4X(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_G4X, _DVSBGAMC_G4X) + (5 - (i)) * 4) /* 6 x u0.8 */
6427#define DVSGAMC_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_ILK, _DVSBGAMC_ILK) + (i) * 4) /* 16 x u0.10 */
6428#define DVSGAMCMAX_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMCMAX_ILK, _DVSBGAMCMAX_ILK) + (i) * 4) /* 3 x u1.10 */
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006429
6430#define _SPRA_CTL 0x70280
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006431#define SPRITE_ENABLE (1 << 31)
6432#define SPRITE_GAMMA_ENABLE (1 << 30)
6433#define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6434#define SPRITE_PIXFORMAT_MASK (7 << 25)
6435#define SPRITE_FORMAT_YUV422 (0 << 25)
6436#define SPRITE_FORMAT_RGBX101010 (1 << 25)
6437#define SPRITE_FORMAT_RGBX888 (2 << 25)
6438#define SPRITE_FORMAT_RGBX161616 (3 << 25)
6439#define SPRITE_FORMAT_YUV444 (4 << 25)
6440#define SPRITE_FORMAT_XR_BGR101010 (5 << 25) /* Extended range */
6441#define SPRITE_PIPE_CSC_ENABLE (1 << 24)
6442#define SPRITE_SOURCE_KEY (1 << 22)
6443#define SPRITE_RGB_ORDER_RGBX (1 << 20) /* only for 888 and 161616 */
6444#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1 << 19)
6445#define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) /* 0 is BT601 */
6446#define SPRITE_YUV_BYTE_ORDER_MASK (3 << 16)
6447#define SPRITE_YUV_ORDER_YUYV (0 << 16)
6448#define SPRITE_YUV_ORDER_UYVY (1 << 16)
6449#define SPRITE_YUV_ORDER_YVYU (2 << 16)
6450#define SPRITE_YUV_ORDER_VYUY (3 << 16)
6451#define SPRITE_ROTATE_180 (1 << 15)
6452#define SPRITE_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä423ee8e2019-07-03 23:08:20 +03006453#define SPRITE_INT_GAMMA_DISABLE (1 << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006454#define SPRITE_TILED (1 << 10)
6455#define SPRITE_DEST_KEY (1 << 2)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006456#define _SPRA_LINOFF 0x70284
6457#define _SPRA_STRIDE 0x70288
6458#define _SPRA_POS 0x7028c
6459#define _SPRA_SIZE 0x70290
6460#define _SPRA_KEYVAL 0x70294
6461#define _SPRA_KEYMSK 0x70298
6462#define _SPRA_SURF 0x7029c
6463#define _SPRA_KEYMAX 0x702a0
6464#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006465#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006466#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006467#define _SPRA_SCALE 0x70304
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006468#define SPRITE_SCALE_ENABLE (1 << 31)
6469#define SPRITE_FILTER_MASK (3 << 29)
6470#define SPRITE_FILTER_MEDIUM (0 << 29)
6471#define SPRITE_FILTER_ENHANCING (1 << 29)
6472#define SPRITE_FILTER_SOFTENING (2 << 29)
6473#define SPRITE_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6474#define SPRITE_VERTICAL_OFFSET_ENABLE (1 << 27)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006475#define _SPRA_GAMC 0x70400
Ville Syrjälä94e15722019-07-03 23:08:21 +03006476#define _SPRA_GAMC16 0x70440
6477#define _SPRA_GAMC17 0x7044c
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006478
6479#define _SPRB_CTL 0x71280
6480#define _SPRB_LINOFF 0x71284
6481#define _SPRB_STRIDE 0x71288
6482#define _SPRB_POS 0x7128c
6483#define _SPRB_SIZE 0x71290
6484#define _SPRB_KEYVAL 0x71294
6485#define _SPRB_KEYMSK 0x71298
6486#define _SPRB_SURF 0x7129c
6487#define _SPRB_KEYMAX 0x712a0
6488#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006489#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006490#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006491#define _SPRB_SCALE 0x71304
6492#define _SPRB_GAMC 0x71400
Ville Syrjälä94e15722019-07-03 23:08:21 +03006493#define _SPRB_GAMC16 0x71440
6494#define _SPRB_GAMC17 0x7144c
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006495
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006496#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6497#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6498#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6499#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6500#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6501#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6502#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6503#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6504#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6505#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6506#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6507#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006508#define SPRGAMC(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC) + (i) * 4) /* 16 x u0.10 */
6509#define SPRGAMC16(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC16, _SPRB_GAMC16) + (i) * 4) /* 3 x u1.10 */
6510#define SPRGAMC17(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC17, _SPRB_GAMC17) + (i) * 4) /* 3 x u2.10 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006511#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006512
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006513#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006514#define SP_ENABLE (1 << 31)
6515#define SP_GAMMA_ENABLE (1 << 30)
6516#define SP_PIXFORMAT_MASK (0xf << 26)
6517#define SP_FORMAT_YUV422 (0 << 26)
6518#define SP_FORMAT_BGR565 (5 << 26)
6519#define SP_FORMAT_BGRX8888 (6 << 26)
6520#define SP_FORMAT_BGRA8888 (7 << 26)
6521#define SP_FORMAT_RGBX1010102 (8 << 26)
6522#define SP_FORMAT_RGBA1010102 (9 << 26)
6523#define SP_FORMAT_RGBX8888 (0xe << 26)
6524#define SP_FORMAT_RGBA8888 (0xf << 26)
6525#define SP_ALPHA_PREMULTIPLY (1 << 23) /* CHV pipe B */
6526#define SP_SOURCE_KEY (1 << 22)
6527#define SP_YUV_FORMAT_BT709 (1 << 18)
6528#define SP_YUV_BYTE_ORDER_MASK (3 << 16)
6529#define SP_YUV_ORDER_YUYV (0 << 16)
6530#define SP_YUV_ORDER_UYVY (1 << 16)
6531#define SP_YUV_ORDER_YVYU (2 << 16)
6532#define SP_YUV_ORDER_VYUY (3 << 16)
6533#define SP_ROTATE_180 (1 << 15)
6534#define SP_TILED (1 << 10)
6535#define SP_MIRROR (1 << 8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006536#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6537#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6538#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6539#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6540#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6541#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6542#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6543#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6544#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6545#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006546#define SP_CONST_ALPHA_ENABLE (1 << 31)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006547#define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
6548#define SP_CONTRAST(x) ((x) << 18) /* u3.6 */
6549#define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */
6550#define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
6551#define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */
6552#define SP_SH_COS(x) (x) /* u3.7 */
Ville Syrjälä94e15722019-07-03 23:08:21 +03006553#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721e0)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006554
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006555#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6556#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6557#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6558#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6559#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6560#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6561#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6562#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6563#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6564#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6565#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006566#define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
6567#define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006568#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722e0)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006569
Ville Syrjälä94e15722019-07-03 23:08:21 +03006570#define _VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6571 _PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006572#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
Ville Syrjälä94e15722019-07-03 23:08:21 +03006573 _MMIO(_VLV_SPR((pipe), (plane_id), (reg_a), (reg_b)))
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006574
6575#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6576#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6577#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6578#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6579#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6580#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6581#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6582#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6583#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6584#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6585#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006586#define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
6587#define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006588#define SPGAMC(pipe, plane_id, i) _MMIO(_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC) + (5 - (i)) * 4) /* 6 x u0.10 */
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006589
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006590/*
6591 * CHV pipe B sprite CSC
6592 *
6593 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6594 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6595 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6596 */
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006597#define _MMIO_CHV_SPCSC(plane_id, reg) \
6598 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6599
6600#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6601#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6602#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006603#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6604#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6605
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006606#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6607#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6608#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6609#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6610#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006611#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6612#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6613
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006614#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6615#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6616#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006617#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6618#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6619
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006620#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6621#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6622#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006623#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6624#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6625
Damien Lespiau70d21f02013-07-03 21:06:04 +01006626/* Skylake plane registers */
6627
6628#define _PLANE_CTL_1_A 0x70180
6629#define _PLANE_CTL_2_A 0x70280
6630#define _PLANE_CTL_3_A 0x70380
6631#define PLANE_CTL_ENABLE (1 << 31)
James Ausmus4036c782017-11-13 10:11:28 -08006632#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02006633#define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
James Ausmusb5972772018-01-30 11:49:16 -02006634/*
6635 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6636 * expanded to include bit 23 as well. However, the shift-24 based values
6637 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6638 */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006639#define PLANE_CTL_FORMAT_MASK (0xf << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006640#define PLANE_CTL_FORMAT_YUV422 (0 << 24)
6641#define PLANE_CTL_FORMAT_NV12 (1 << 24)
6642#define PLANE_CTL_FORMAT_XRGB_2101010 (2 << 24)
Juha-Pekka Heikkilae1312212019-03-04 17:26:30 +05306643#define PLANE_CTL_FORMAT_P010 (3 << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006644#define PLANE_CTL_FORMAT_XRGB_8888 (4 << 24)
Juha-Pekka Heikkilae1312212019-03-04 17:26:30 +05306645#define PLANE_CTL_FORMAT_P012 (5 << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006646#define PLANE_CTL_FORMAT_XRGB_16161616F (6 << 24)
Juha-Pekka Heikkilae1312212019-03-04 17:26:30 +05306647#define PLANE_CTL_FORMAT_P016 (7 << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006648#define PLANE_CTL_FORMAT_AYUV (8 << 24)
6649#define PLANE_CTL_FORMAT_INDEXED (12 << 24)
6650#define PLANE_CTL_FORMAT_RGB_565 (14 << 24)
James Ausmusb5972772018-01-30 11:49:16 -02006651#define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
James Ausmus4036c782017-11-13 10:11:28 -08006652#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
Swati Sharma696fa002019-03-04 17:26:34 +05306653#define PLANE_CTL_FORMAT_Y210 (1 << 23)
6654#define PLANE_CTL_FORMAT_Y212 (3 << 23)
6655#define PLANE_CTL_FORMAT_Y216 (5 << 23)
6656#define PLANE_CTL_FORMAT_Y410 (7 << 23)
6657#define PLANE_CTL_FORMAT_Y412 (9 << 23)
6658#define PLANE_CTL_FORMAT_Y416 (0xb << 23)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006659#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006660#define PLANE_CTL_KEY_ENABLE_SOURCE (1 << 21)
6661#define PLANE_CTL_KEY_ENABLE_DESTINATION (2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006662#define PLANE_CTL_ORDER_BGRX (0 << 20)
6663#define PLANE_CTL_ORDER_RGBX (1 << 20)
Maarten Lankhorst1e364f92018-10-18 13:51:33 +02006664#define PLANE_CTL_YUV420_Y_PLANE (1 << 19)
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02006665#define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006666#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006667#define PLANE_CTL_YUV422_YUYV (0 << 16)
6668#define PLANE_CTL_YUV422_UYVY (1 << 16)
6669#define PLANE_CTL_YUV422_YVYU (2 << 16)
6670#define PLANE_CTL_YUV422_VYUY (3 << 16)
Dhinakaran Pandiyan53867b42018-08-21 18:50:53 -07006671#define PLANE_CTL_RENDER_DECOMPRESSION_ENABLE (1 << 15)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006672#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
James Ausmus4036c782017-11-13 10:11:28 -08006673#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006674#define PLANE_CTL_TILED_MASK (0x7 << 10)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006675#define PLANE_CTL_TILED_LINEAR (0 << 10)
6676#define PLANE_CTL_TILED_X (1 << 10)
6677#define PLANE_CTL_TILED_Y (4 << 10)
6678#define PLANE_CTL_TILED_YF (5 << 10)
6679#define PLANE_CTL_FLIP_HORIZONTAL (1 << 8)
James Ausmus4036c782017-11-13 10:11:28 -08006680#define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006681#define PLANE_CTL_ALPHA_DISABLE (0 << 4)
6682#define PLANE_CTL_ALPHA_SW_PREMULTIPLY (2 << 4)
6683#define PLANE_CTL_ALPHA_HW_PREMULTIPLY (3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01006684#define PLANE_CTL_ROTATE_MASK 0x3
6685#define PLANE_CTL_ROTATE_0 0x0
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306686#define PLANE_CTL_ROTATE_90 0x1
Sonika Jindal1447dde2014-10-04 10:53:31 +01006687#define PLANE_CTL_ROTATE_180 0x2
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306688#define PLANE_CTL_ROTATE_270 0x3
Damien Lespiau70d21f02013-07-03 21:06:04 +01006689#define _PLANE_STRIDE_1_A 0x70188
6690#define _PLANE_STRIDE_2_A 0x70288
6691#define _PLANE_STRIDE_3_A 0x70388
6692#define _PLANE_POS_1_A 0x7018c
6693#define _PLANE_POS_2_A 0x7028c
6694#define _PLANE_POS_3_A 0x7038c
6695#define _PLANE_SIZE_1_A 0x70190
6696#define _PLANE_SIZE_2_A 0x70290
6697#define _PLANE_SIZE_3_A 0x70390
6698#define _PLANE_SURF_1_A 0x7019c
6699#define _PLANE_SURF_2_A 0x7029c
6700#define _PLANE_SURF_3_A 0x7039c
6701#define _PLANE_OFFSET_1_A 0x701a4
6702#define _PLANE_OFFSET_2_A 0x702a4
6703#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006704#define _PLANE_KEYVAL_1_A 0x70194
6705#define _PLANE_KEYVAL_2_A 0x70294
6706#define _PLANE_KEYMSK_1_A 0x70198
6707#define _PLANE_KEYMSK_2_A 0x70298
Maarten Lankhorstb2081522018-08-15 12:34:05 +02006708#define PLANE_KEYMSK_ALPHA_ENABLE (1 << 31)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006709#define _PLANE_KEYMAX_1_A 0x701a0
6710#define _PLANE_KEYMAX_2_A 0x702a0
Ville Syrjälä7b012bd2018-11-07 20:41:38 +02006711#define PLANE_KEYMAX_ALPHA(a) ((a) << 24)
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07006712#define _PLANE_AUX_DIST_1_A 0x701c0
6713#define _PLANE_AUX_DIST_2_A 0x702c0
6714#define _PLANE_AUX_OFFSET_1_A 0x701c4
6715#define _PLANE_AUX_OFFSET_2_A 0x702c4
Maarten Lankhorstcb2458b2018-10-18 13:51:32 +02006716#define _PLANE_CUS_CTL_1_A 0x701c8
6717#define _PLANE_CUS_CTL_2_A 0x702c8
6718#define PLANE_CUS_ENABLE (1 << 31)
6719#define PLANE_CUS_PLANE_6 (0 << 30)
6720#define PLANE_CUS_PLANE_7 (1 << 30)
6721#define PLANE_CUS_HPHASE_SIGN_NEGATIVE (1 << 19)
6722#define PLANE_CUS_HPHASE_0 (0 << 16)
6723#define PLANE_CUS_HPHASE_0_25 (1 << 16)
6724#define PLANE_CUS_HPHASE_0_5 (2 << 16)
6725#define PLANE_CUS_VPHASE_SIGN_NEGATIVE (1 << 15)
6726#define PLANE_CUS_VPHASE_0 (0 << 12)
6727#define PLANE_CUS_VPHASE_0_25 (1 << 12)
6728#define PLANE_CUS_VPHASE_0_5 (2 << 12)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006729#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6730#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6731#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
James Ausmus077ef1f2018-03-28 14:57:56 -07006732#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02006733#define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
Uma Shankar6a255da2018-11-02 00:40:19 +05306734#define PLANE_COLOR_INPUT_CSC_ENABLE (1 << 20) /* ICL+ */
James Ausmus077ef1f2018-03-28 14:57:56 -07006735#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */
Ville Syrjälä38f24f22018-02-14 21:23:24 +02006736#define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17)
6737#define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709 (1 << 17)
6738#define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17)
6739#define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17)
6740#define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006741#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
James Ausmus4036c782017-11-13 10:11:28 -08006742#define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
6743#define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
6744#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
6745#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006746#define _PLANE_BUF_CFG_1_A 0x7027c
6747#define _PLANE_BUF_CFG_2_A 0x7037c
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006748#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6749#define _PLANE_NV12_BUF_CFG_2_A 0x70378
Damien Lespiau70d21f02013-07-03 21:06:04 +01006750
Uma Shankar6a255da2018-11-02 00:40:19 +05306751/* Input CSC Register Definitions */
6752#define _PLANE_INPUT_CSC_RY_GY_1_A 0x701E0
6753#define _PLANE_INPUT_CSC_RY_GY_2_A 0x702E0
6754
6755#define _PLANE_INPUT_CSC_RY_GY_1_B 0x711E0
6756#define _PLANE_INPUT_CSC_RY_GY_2_B 0x712E0
6757
6758#define _PLANE_INPUT_CSC_RY_GY_1(pipe) \
6759 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_1_A, \
6760 _PLANE_INPUT_CSC_RY_GY_1_B)
6761#define _PLANE_INPUT_CSC_RY_GY_2(pipe) \
6762 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_2_A, \
6763 _PLANE_INPUT_CSC_RY_GY_2_B)
6764
6765#define PLANE_INPUT_CSC_COEFF(pipe, plane, index) \
6766 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_RY_GY_1(pipe) + (index) * 4, \
6767 _PLANE_INPUT_CSC_RY_GY_2(pipe) + (index) * 4)
6768
6769#define _PLANE_INPUT_CSC_PREOFF_HI_1_A 0x701F8
6770#define _PLANE_INPUT_CSC_PREOFF_HI_2_A 0x702F8
6771
6772#define _PLANE_INPUT_CSC_PREOFF_HI_1_B 0x711F8
6773#define _PLANE_INPUT_CSC_PREOFF_HI_2_B 0x712F8
6774
6775#define _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) \
6776 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_1_A, \
6777 _PLANE_INPUT_CSC_PREOFF_HI_1_B)
6778#define _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) \
6779 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_2_A, \
6780 _PLANE_INPUT_CSC_PREOFF_HI_2_B)
6781#define PLANE_INPUT_CSC_PREOFF(pipe, plane, index) \
6782 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) + (index) * 4, \
6783 _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) + (index) * 4)
6784
6785#define _PLANE_INPUT_CSC_POSTOFF_HI_1_A 0x70204
6786#define _PLANE_INPUT_CSC_POSTOFF_HI_2_A 0x70304
6787
6788#define _PLANE_INPUT_CSC_POSTOFF_HI_1_B 0x71204
6789#define _PLANE_INPUT_CSC_POSTOFF_HI_2_B 0x71304
6790
6791#define _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) \
6792 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_1_A, \
6793 _PLANE_INPUT_CSC_POSTOFF_HI_1_B)
6794#define _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) \
6795 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_2_A, \
6796 _PLANE_INPUT_CSC_POSTOFF_HI_2_B)
6797#define PLANE_INPUT_CSC_POSTOFF(pipe, plane, index) \
6798 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) + (index) * 4, \
6799 _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) + (index) * 4)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006800
Damien Lespiau70d21f02013-07-03 21:06:04 +01006801#define _PLANE_CTL_1_B 0x71180
6802#define _PLANE_CTL_2_B 0x71280
6803#define _PLANE_CTL_3_B 0x71380
6804#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6805#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6806#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6807#define PLANE_CTL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006808 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006809
6810#define _PLANE_STRIDE_1_B 0x71188
6811#define _PLANE_STRIDE_2_B 0x71288
6812#define _PLANE_STRIDE_3_B 0x71388
6813#define _PLANE_STRIDE_1(pipe) \
6814 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6815#define _PLANE_STRIDE_2(pipe) \
6816 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6817#define _PLANE_STRIDE_3(pipe) \
6818 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6819#define PLANE_STRIDE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006820 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006821
6822#define _PLANE_POS_1_B 0x7118c
6823#define _PLANE_POS_2_B 0x7128c
6824#define _PLANE_POS_3_B 0x7138c
6825#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6826#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6827#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6828#define PLANE_POS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006829 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006830
6831#define _PLANE_SIZE_1_B 0x71190
6832#define _PLANE_SIZE_2_B 0x71290
6833#define _PLANE_SIZE_3_B 0x71390
6834#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6835#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6836#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6837#define PLANE_SIZE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006838 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006839
6840#define _PLANE_SURF_1_B 0x7119c
6841#define _PLANE_SURF_2_B 0x7129c
6842#define _PLANE_SURF_3_B 0x7139c
6843#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6844#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6845#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6846#define PLANE_SURF(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006847 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006848
6849#define _PLANE_OFFSET_1_B 0x711a4
6850#define _PLANE_OFFSET_2_B 0x712a4
6851#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6852#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6853#define PLANE_OFFSET(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006854 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006855
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006856#define _PLANE_KEYVAL_1_B 0x71194
6857#define _PLANE_KEYVAL_2_B 0x71294
6858#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6859#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6860#define PLANE_KEYVAL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006861 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006862
6863#define _PLANE_KEYMSK_1_B 0x71198
6864#define _PLANE_KEYMSK_2_B 0x71298
6865#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6866#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6867#define PLANE_KEYMSK(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006868 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006869
6870#define _PLANE_KEYMAX_1_B 0x711a0
6871#define _PLANE_KEYMAX_2_B 0x712a0
6872#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6873#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6874#define PLANE_KEYMAX(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006875 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006876
Damien Lespiau8211bd52014-11-04 17:06:44 +00006877#define _PLANE_BUF_CFG_1_B 0x7127c
6878#define _PLANE_BUF_CFG_2_B 0x7137c
Ville Syrjäläd7e449a2019-02-05 22:50:56 +02006879#define DDB_ENTRY_MASK 0x7FF /* skl+: 10 bits, icl+ 11 bits */
Mahesh Kumar37cde112018-04-26 19:55:17 +05306880#define DDB_ENTRY_END_SHIFT 16
Damien Lespiau8211bd52014-11-04 17:06:44 +00006881#define _PLANE_BUF_CFG_1(pipe) \
6882 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6883#define _PLANE_BUF_CFG_2(pipe) \
6884 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6885#define PLANE_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006886 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
Damien Lespiau8211bd52014-11-04 17:06:44 +00006887
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006888#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6889#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6890#define _PLANE_NV12_BUF_CFG_1(pipe) \
6891 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6892#define _PLANE_NV12_BUF_CFG_2(pipe) \
6893 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6894#define PLANE_NV12_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006895 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006896
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07006897#define _PLANE_AUX_DIST_1_B 0x711c0
6898#define _PLANE_AUX_DIST_2_B 0x712c0
6899#define _PLANE_AUX_DIST_1(pipe) \
6900 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
6901#define _PLANE_AUX_DIST_2(pipe) \
6902 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
6903#define PLANE_AUX_DIST(pipe, plane) \
6904 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
6905
6906#define _PLANE_AUX_OFFSET_1_B 0x711c4
6907#define _PLANE_AUX_OFFSET_2_B 0x712c4
6908#define _PLANE_AUX_OFFSET_1(pipe) \
6909 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
6910#define _PLANE_AUX_OFFSET_2(pipe) \
6911 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
6912#define PLANE_AUX_OFFSET(pipe, plane) \
6913 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
6914
Maarten Lankhorstcb2458b2018-10-18 13:51:32 +02006915#define _PLANE_CUS_CTL_1_B 0x711c8
6916#define _PLANE_CUS_CTL_2_B 0x712c8
6917#define _PLANE_CUS_CTL_1(pipe) \
6918 _PIPE(pipe, _PLANE_CUS_CTL_1_A, _PLANE_CUS_CTL_1_B)
6919#define _PLANE_CUS_CTL_2(pipe) \
6920 _PIPE(pipe, _PLANE_CUS_CTL_2_A, _PLANE_CUS_CTL_2_B)
6921#define PLANE_CUS_CTL(pipe, plane) \
6922 _MMIO_PLANE(plane, _PLANE_CUS_CTL_1(pipe), _PLANE_CUS_CTL_2(pipe))
6923
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006924#define _PLANE_COLOR_CTL_1_B 0x711CC
6925#define _PLANE_COLOR_CTL_2_B 0x712CC
6926#define _PLANE_COLOR_CTL_3_B 0x713CC
6927#define _PLANE_COLOR_CTL_1(pipe) \
6928 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6929#define _PLANE_COLOR_CTL_2(pipe) \
6930 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6931#define PLANE_COLOR_CTL(pipe, plane) \
6932 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6933
6934#/* SKL new cursor registers */
Damien Lespiau8211bd52014-11-04 17:06:44 +00006935#define _CUR_BUF_CFG_A 0x7017c
6936#define _CUR_BUF_CFG_B 0x7117c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006937#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006938
Jesse Barnes585fb112008-07-29 11:54:06 -07006939/* VBIOS regs */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006940#define VGACNTRL _MMIO(0x71400)
Jesse Barnes585fb112008-07-29 11:54:06 -07006941# define VGA_DISP_DISABLE (1 << 31)
6942# define VGA_2X_MODE (1 << 30)
6943# define VGA_PIPE_B_SELECT (1 << 29)
6944
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006945#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02006946
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006947/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006948
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006949#define CPU_VGACNTRL _MMIO(0x41000)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006950
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006951#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006952#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6953#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6954#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6955#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6956#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6957#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6958#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6959#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6960#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6961#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006962
6963/* refresh rate hardware control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006964#define RR_HW_CTL _MMIO(0x45300)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006965#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6966#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6967
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006968#define FDI_PLL_BIOS_0 _MMIO(0x46000)
Chris Wilson021357a2010-09-07 20:54:59 +01006969#define FDI_PLL_FB_CLOCK_MASK 0xff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006970#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6971#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6972#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6973#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6974#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006975
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006976#define PCH_3DCGDIS0 _MMIO(0x46020)
Eric Anholt8956c8b2010-03-18 13:21:14 -07006977# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6978# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6979
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006980#define PCH_3DCGDIS1 _MMIO(0x46024)
Eric Anholt06f37752010-12-14 10:06:46 -08006981# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6982
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006983#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006984#define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006985#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6986#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6987
6988
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006989#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01006990#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006991#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01006992#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006993
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006994#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01006995#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006996#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01006997#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006998
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006999#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01007000#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007001#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01007002#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08007003
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007004#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01007005#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007006#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01007007#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08007008
7009/* PIPEB timing regs are same start from 0x61000 */
7010
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007011#define _PIPEB_DATA_M1 0x61030
7012#define _PIPEB_DATA_N1 0x61034
7013#define _PIPEB_DATA_M2 0x61038
7014#define _PIPEB_DATA_N2 0x6103c
7015#define _PIPEB_LINK_M1 0x61040
7016#define _PIPEB_LINK_N1 0x61044
7017#define _PIPEB_LINK_M2 0x61048
7018#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08007019
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007020#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
7021#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
7022#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
7023#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
7024#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
7025#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
7026#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
7027#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007028
7029/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007030/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
7031#define _PFA_CTL_1 0x68080
7032#define _PFB_CTL_1 0x68880
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007033#define PF_ENABLE (1 << 31)
7034#define PF_PIPE_SEL_MASK_IVB (3 << 29)
7035#define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29)
7036#define PF_FILTER_MASK (3 << 23)
7037#define PF_FILTER_PROGRAMMED (0 << 23)
7038#define PF_FILTER_MED_3x3 (1 << 23)
7039#define PF_FILTER_EDGE_ENHANCE (2 << 23)
7040#define PF_FILTER_EDGE_SOFTEN (3 << 23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007041#define _PFA_WIN_SZ 0x68074
7042#define _PFB_WIN_SZ 0x68874
7043#define _PFA_WIN_POS 0x68070
7044#define _PFB_WIN_POS 0x68870
7045#define _PFA_VSCALE 0x68084
7046#define _PFB_VSCALE 0x68884
7047#define _PFA_HSCALE 0x68090
7048#define _PFB_HSCALE 0x68890
7049
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007050#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
7051#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
7052#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
7053#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
7054#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007055
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007056#define _PSA_CTL 0x68180
7057#define _PSB_CTL 0x68980
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007058#define PS_ENABLE (1 << 31)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007059#define _PSA_WIN_SZ 0x68174
7060#define _PSB_WIN_SZ 0x68974
7061#define _PSA_WIN_POS 0x68170
7062#define _PSB_WIN_POS 0x68970
7063
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007064#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
7065#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
7066#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007067
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007068/*
7069 * Skylake scalers
7070 */
7071#define _PS_1A_CTRL 0x68180
7072#define _PS_2A_CTRL 0x68280
7073#define _PS_1B_CTRL 0x68980
7074#define _PS_2B_CTRL 0x68A80
7075#define _PS_1C_CTRL 0x69180
7076#define PS_SCALER_EN (1 << 31)
Maarten Lankhorst0aaf29b2018-09-21 16:44:37 +02007077#define SKL_PS_SCALER_MODE_MASK (3 << 28)
7078#define SKL_PS_SCALER_MODE_DYN (0 << 28)
7079#define SKL_PS_SCALER_MODE_HQ (1 << 28)
Chandra Kondurue6e19482018-04-09 09:11:11 +05307080#define SKL_PS_SCALER_MODE_NV12 (2 << 28)
7081#define PS_SCALER_MODE_PLANAR (1 << 29)
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02007082#define PS_SCALER_MODE_NORMAL (0 << 29)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007083#define PS_PLANE_SEL_MASK (7 << 25)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007084#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007085#define PS_FILTER_MASK (3 << 23)
7086#define PS_FILTER_MEDIUM (0 << 23)
7087#define PS_FILTER_EDGE_ENHANCE (2 << 23)
7088#define PS_FILTER_BILINEAR (3 << 23)
7089#define PS_VERT3TAP (1 << 21)
7090#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
7091#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
7092#define PS_PWRUP_PROGRESS (1 << 17)
7093#define PS_V_FILTER_BYPASS (1 << 8)
7094#define PS_VADAPT_EN (1 << 7)
7095#define PS_VADAPT_MODE_MASK (3 << 5)
7096#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
7097#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
7098#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02007099#define PS_PLANE_Y_SEL_MASK (7 << 5)
7100#define PS_PLANE_Y_SEL(plane) (((plane) + 1) << 5)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007101
7102#define _PS_PWR_GATE_1A 0x68160
7103#define _PS_PWR_GATE_2A 0x68260
7104#define _PS_PWR_GATE_1B 0x68960
7105#define _PS_PWR_GATE_2B 0x68A60
7106#define _PS_PWR_GATE_1C 0x69160
7107#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
7108#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
7109#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
7110#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
7111#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
7112#define PS_PWR_GATE_SLPEN_8 0
7113#define PS_PWR_GATE_SLPEN_16 1
7114#define PS_PWR_GATE_SLPEN_24 2
7115#define PS_PWR_GATE_SLPEN_32 3
7116
7117#define _PS_WIN_POS_1A 0x68170
7118#define _PS_WIN_POS_2A 0x68270
7119#define _PS_WIN_POS_1B 0x68970
7120#define _PS_WIN_POS_2B 0x68A70
7121#define _PS_WIN_POS_1C 0x69170
7122
7123#define _PS_WIN_SZ_1A 0x68174
7124#define _PS_WIN_SZ_2A 0x68274
7125#define _PS_WIN_SZ_1B 0x68974
7126#define _PS_WIN_SZ_2B 0x68A74
7127#define _PS_WIN_SZ_1C 0x69174
7128
7129#define _PS_VSCALE_1A 0x68184
7130#define _PS_VSCALE_2A 0x68284
7131#define _PS_VSCALE_1B 0x68984
7132#define _PS_VSCALE_2B 0x68A84
7133#define _PS_VSCALE_1C 0x69184
7134
7135#define _PS_HSCALE_1A 0x68190
7136#define _PS_HSCALE_2A 0x68290
7137#define _PS_HSCALE_1B 0x68990
7138#define _PS_HSCALE_2B 0x68A90
7139#define _PS_HSCALE_1C 0x69190
7140
7141#define _PS_VPHASE_1A 0x68188
7142#define _PS_VPHASE_2A 0x68288
7143#define _PS_VPHASE_1B 0x68988
7144#define _PS_VPHASE_2B 0x68A88
7145#define _PS_VPHASE_1C 0x69188
Ville Syrjälä0a599522018-05-21 21:56:13 +03007146#define PS_Y_PHASE(x) ((x) << 16)
7147#define PS_UV_RGB_PHASE(x) ((x) << 0)
7148#define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
7149#define PS_PHASE_TRIP (1 << 0)
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007150
7151#define _PS_HPHASE_1A 0x68194
7152#define _PS_HPHASE_2A 0x68294
7153#define _PS_HPHASE_1B 0x68994
7154#define _PS_HPHASE_2B 0x68A94
7155#define _PS_HPHASE_1C 0x69194
7156
7157#define _PS_ECC_STAT_1A 0x681D0
7158#define _PS_ECC_STAT_2A 0x682D0
7159#define _PS_ECC_STAT_1B 0x689D0
7160#define _PS_ECC_STAT_2B 0x68AD0
7161#define _PS_ECC_STAT_1C 0x691D0
7162
Jani Nikulae67005e2018-06-29 13:20:39 +03007163#define _ID(id, a, b) _PICK_EVEN(id, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007164#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007165 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
7166 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007167#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007168 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
7169 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007170#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007171 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
7172 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007173#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007174 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
7175 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007176#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007177 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
7178 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007179#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007180 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
7181 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007182#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007183 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
7184 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007185#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007186 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
7187 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007188#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007189 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
Ville Syrjälä9bca5d02015-11-04 23:20:16 +02007190 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07007191
Zhenyu Wangb9055052009-06-05 15:38:38 +08007192/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007193#define _LGC_PALETTE_A 0x4a000
7194#define _LGC_PALETTE_B 0x4a800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007195#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007196
Ville Syrjälä514462c2019-04-01 23:02:28 +03007197/* ilk/snb precision palette */
7198#define _PREC_PALETTE_A 0x4b000
7199#define _PREC_PALETTE_B 0x4c000
7200#define PREC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _PREC_PALETTE_A, _PREC_PALETTE_B) + (i) * 4)
7201
7202#define _PREC_PIPEAGCMAX 0x4d000
7203#define _PREC_PIPEBGCMAX 0x4d010
7204#define PREC_PIPEGCMAX(pipe, i) _MMIO(_PIPE(pipe, _PIPEAGCMAX, _PIPEBGCMAX) + (i) * 4)
7205
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007206#define _GAMMA_MODE_A 0x4a480
7207#define _GAMMA_MODE_B 0x4ac80
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007208#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
Uma Shankar13717ce2019-02-11 19:20:22 +05307209#define PRE_CSC_GAMMA_ENABLE (1 << 31)
7210#define POST_CSC_GAMMA_ENABLE (1 << 30)
Ville Syrjälä5bda1ac2019-04-01 23:02:26 +03007211#define GAMMA_MODE_MODE_MASK (3 << 0)
Uma Shankar13717ce2019-02-11 19:20:22 +05307212#define GAMMA_MODE_MODE_8BIT (0 << 0)
7213#define GAMMA_MODE_MODE_10BIT (1 << 0)
7214#define GAMMA_MODE_MODE_12BIT (2 << 0)
Uma Shankar377c70e2019-06-12 12:14:58 +05307215#define GAMMA_MODE_MODE_SPLIT (3 << 0) /* ivb-bdw */
7216#define GAMMA_MODE_MODE_12BIT_MULTI_SEGMENTED (3 << 0) /* icl + */
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007217
Damien Lespiau83372062015-10-30 17:53:32 +02007218/* DMC/CSR */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007219#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02007220#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
7221#define CSR_HTP_ADDR_SKL 0x00500034
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007222#define CSR_SSP_BASE _MMIO(0x8F074)
7223#define CSR_HTP_SKL _MMIO(0x8F004)
7224#define CSR_LAST_WRITE _MMIO(0x8F034)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02007225#define CSR_LAST_WRITE_VALUE 0xc003b400
7226/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
7227#define CSR_MMIO_START_RANGE 0x80000
7228#define CSR_MMIO_END_RANGE 0x8FFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007229#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
7230#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
7231#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
José Roberto de Souza5d571062019-07-25 17:24:10 -07007232#define TGL_DMC_DEBUG_DC5_COUNT _MMIO(0x101084)
7233#define TGL_DMC_DEBUG_DC6_COUNT _MMIO(0x101088)
Damien Lespiau83372062015-10-30 17:53:32 +02007234
Zhenyu Wangb9055052009-06-05 15:38:38 +08007235/* interrupts */
7236#define DE_MASTER_IRQ_CONTROL (1 << 31)
7237#define DE_SPRITEB_FLIP_DONE (1 << 29)
7238#define DE_SPRITEA_FLIP_DONE (1 << 28)
7239#define DE_PLANEB_FLIP_DONE (1 << 27)
7240#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02007241#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007242#define DE_PCU_EVENT (1 << 25)
7243#define DE_GTT_FAULT (1 << 24)
7244#define DE_POISON (1 << 23)
7245#define DE_PERFORM_COUNTER (1 << 22)
7246#define DE_PCH_EVENT (1 << 21)
7247#define DE_AUX_CHANNEL_A (1 << 20)
7248#define DE_DP_A_HOTPLUG (1 << 19)
7249#define DE_GSE (1 << 18)
7250#define DE_PIPEB_VBLANK (1 << 15)
7251#define DE_PIPEB_EVEN_FIELD (1 << 14)
7252#define DE_PIPEB_ODD_FIELD (1 << 13)
7253#define DE_PIPEB_LINE_COMPARE (1 << 12)
7254#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02007255#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007256#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
7257#define DE_PIPEA_VBLANK (1 << 7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007258#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007259#define DE_PIPEA_EVEN_FIELD (1 << 6)
7260#define DE_PIPEA_ODD_FIELD (1 << 5)
7261#define DE_PIPEA_LINE_COMPARE (1 << 4)
7262#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02007263#define DE_PIPEA_CRC_DONE (1 << 2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007264#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007265#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007266#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007267
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07007268/* More Ivybridge lolz */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007269#define DE_ERR_INT_IVB (1 << 30)
7270#define DE_GSE_IVB (1 << 29)
7271#define DE_PCH_EVENT_IVB (1 << 28)
7272#define DE_DP_A_HOTPLUG_IVB (1 << 27)
7273#define DE_AUX_CHANNEL_A_IVB (1 << 26)
7274#define DE_EDP_PSR_INT_HSW (1 << 19)
7275#define DE_SPRITEC_FLIP_DONE_IVB (1 << 14)
7276#define DE_PLANEC_FLIP_DONE_IVB (1 << 13)
7277#define DE_PIPEC_VBLANK_IVB (1 << 10)
7278#define DE_SPRITEB_FLIP_DONE_IVB (1 << 9)
7279#define DE_PLANEB_FLIP_DONE_IVB (1 << 8)
7280#define DE_PIPEB_VBLANK_IVB (1 << 5)
7281#define DE_SPRITEA_FLIP_DONE_IVB (1 << 4)
7282#define DE_PLANEA_FLIP_DONE_IVB (1 << 3)
7283#define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane)))
7284#define DE_PIPEA_VBLANK_IVB (1 << 0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007285#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
Paulo Zanonib5184212013-07-12 20:00:08 -03007286
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007287#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007288#define MASTER_INTERRUPT_ENABLE (1 << 31)
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07007289
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007290#define DEISR _MMIO(0x44000)
7291#define DEIMR _MMIO(0x44004)
7292#define DEIIR _MMIO(0x44008)
7293#define DEIER _MMIO(0x4400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007294
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007295#define GTISR _MMIO(0x44010)
7296#define GTIMR _MMIO(0x44014)
7297#define GTIIR _MMIO(0x44018)
7298#define GTIER _MMIO(0x4401c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007299
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007300#define GEN8_MASTER_IRQ _MMIO(0x44200)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007301#define GEN8_MASTER_IRQ_CONTROL (1 << 31)
7302#define GEN8_PCU_IRQ (1 << 30)
7303#define GEN8_DE_PCH_IRQ (1 << 23)
7304#define GEN8_DE_MISC_IRQ (1 << 22)
7305#define GEN8_DE_PORT_IRQ (1 << 20)
7306#define GEN8_DE_PIPE_C_IRQ (1 << 18)
7307#define GEN8_DE_PIPE_B_IRQ (1 << 17)
7308#define GEN8_DE_PIPE_A_IRQ (1 << 16)
7309#define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe)))
7310#define GEN8_GT_VECS_IRQ (1 << 6)
7311#define GEN8_GT_GUC_IRQ (1 << 5)
7312#define GEN8_GT_PM_IRQ (1 << 4)
Chris Wilson8a68d462019-03-05 18:03:30 +00007313#define GEN8_GT_VCS1_IRQ (1 << 3) /* NB: VCS2 in bspec! */
7314#define GEN8_GT_VCS0_IRQ (1 << 2) /* NB: VCS1 in bpsec! */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007315#define GEN8_GT_BCS_IRQ (1 << 1)
7316#define GEN8_GT_RCS_IRQ (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007317
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007318#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
7319#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
7320#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
7321#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07007322
Ben Widawskyabd58f02013-11-02 21:07:09 -07007323#define GEN8_RCS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007324#define GEN8_BCS_IRQ_SHIFT 16
Chris Wilson8a68d462019-03-05 18:03:30 +00007325#define GEN8_VCS0_IRQ_SHIFT 0 /* NB: VCS1 in bspec! */
7326#define GEN8_VCS1_IRQ_SHIFT 16 /* NB: VCS2 in bpsec! */
Ben Widawskyabd58f02013-11-02 21:07:09 -07007327#define GEN8_VECS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007328#define GEN8_WD_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07007329
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007330#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
7331#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
7332#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
7333#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01007334#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007335#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
7336#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
7337#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
7338#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
7339#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
7340#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01007341#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007342#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
7343#define GEN8_PIPE_VSYNC (1 << 1)
7344#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007345#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Damien Lespiaub21249c2015-03-17 11:39:33 +02007346#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007347#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
7348#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
7349#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02007350#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007351#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
7352#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
7353#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007354#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
Daniel Vetter30100f22013-11-07 14:49:24 +01007355#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
7356 (GEN8_PIPE_CURSOR_FAULT | \
7357 GEN8_PIPE_SPRITE_FAULT | \
7358 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de83d2014-03-20 20:45:01 +00007359#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
7360 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02007361 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de83d2014-03-20 20:45:01 +00007362 GEN9_PIPE_PLANE3_FAULT | \
7363 GEN9_PIPE_PLANE2_FAULT | \
7364 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007365
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007366#define GEN8_DE_PORT_ISR _MMIO(0x44440)
7367#define GEN8_DE_PORT_IMR _MMIO(0x44444)
7368#define GEN8_DE_PORT_IIR _MMIO(0x44448)
7369#define GEN8_DE_PORT_IER _MMIO(0x4444c)
James Ausmusbb187e92018-06-11 17:25:12 -07007370#define ICL_AUX_CHANNEL_E (1 << 29)
Rodrigo Vivia324fca2018-01-29 15:22:15 -08007371#define CNL_AUX_CHANNEL_F (1 << 28)
Jesse Barnes88e04702014-11-13 17:51:48 +00007372#define GEN9_AUX_CHANNEL_D (1 << 27)
7373#define GEN9_AUX_CHANNEL_C (1 << 26)
7374#define GEN9_AUX_CHANNEL_B (1 << 25)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02007375#define BXT_DE_PORT_HP_DDIC (1 << 5)
7376#define BXT_DE_PORT_HP_DDIB (1 << 4)
7377#define BXT_DE_PORT_HP_DDIA (1 << 3)
7378#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
7379 BXT_DE_PORT_HP_DDIB | \
7380 BXT_DE_PORT_HP_DDIC)
7381#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Shashank Sharma9e637432014-08-22 17:40:43 +05307382#define BXT_DE_PORT_GMBUS (1 << 1)
Daniel Vetter6d766f02013-11-07 14:49:55 +01007383#define GEN8_AUX_CHANNEL_A (1 << 0)
Lucas De Marchi555233602019-07-25 16:48:13 -07007384#define TGL_DE_PORT_AUX_DDIC (1 << 2)
7385#define TGL_DE_PORT_AUX_DDIB (1 << 1)
7386#define TGL_DE_PORT_AUX_DDIA (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007387
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007388#define GEN8_DE_MISC_ISR _MMIO(0x44460)
7389#define GEN8_DE_MISC_IMR _MMIO(0x44464)
7390#define GEN8_DE_MISC_IIR _MMIO(0x44468)
7391#define GEN8_DE_MISC_IER _MMIO(0x4446c)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007392#define GEN8_DE_MISC_GSE (1 << 27)
Ville Syrjäläe04f7ec2018-04-03 14:24:18 -07007393#define GEN8_DE_EDP_PSR (1 << 19)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007394
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007395#define GEN8_PCU_ISR _MMIO(0x444e0)
7396#define GEN8_PCU_IMR _MMIO(0x444e4)
7397#define GEN8_PCU_IIR _MMIO(0x444e8)
7398#define GEN8_PCU_IER _MMIO(0x444ec)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007399
Dhinakaran Pandiyandf0d28c2018-06-15 17:05:28 -07007400#define GEN11_GU_MISC_ISR _MMIO(0x444f0)
7401#define GEN11_GU_MISC_IMR _MMIO(0x444f4)
7402#define GEN11_GU_MISC_IIR _MMIO(0x444f8)
7403#define GEN11_GU_MISC_IER _MMIO(0x444fc)
7404#define GEN11_GU_MISC_GSE (1 << 27)
7405
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007406#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
7407#define GEN11_MASTER_IRQ (1 << 31)
7408#define GEN11_PCU_IRQ (1 << 30)
Dhinakaran Pandiyandf0d28c2018-06-15 17:05:28 -07007409#define GEN11_GU_MISC_IRQ (1 << 29)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007410#define GEN11_DISPLAY_IRQ (1 << 16)
7411#define GEN11_GT_DW_IRQ(x) (1 << (x))
7412#define GEN11_GT_DW1_IRQ (1 << 1)
7413#define GEN11_GT_DW0_IRQ (1 << 0)
7414
7415#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
7416#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
7417#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
7418#define GEN11_DE_PCH_IRQ (1 << 23)
7419#define GEN11_DE_MISC_IRQ (1 << 22)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007420#define GEN11_DE_HPD_IRQ (1 << 21)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007421#define GEN11_DE_PORT_IRQ (1 << 20)
7422#define GEN11_DE_PIPE_C (1 << 18)
7423#define GEN11_DE_PIPE_B (1 << 17)
7424#define GEN11_DE_PIPE_A (1 << 16)
7425
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007426#define GEN11_DE_HPD_ISR _MMIO(0x44470)
7427#define GEN11_DE_HPD_IMR _MMIO(0x44474)
7428#define GEN11_DE_HPD_IIR _MMIO(0x44478)
7429#define GEN11_DE_HPD_IER _MMIO(0x4447c)
José Roberto de Souza48ef15d2019-07-25 16:48:12 -07007430#define GEN12_TC6_HOTPLUG (1 << 21)
7431#define GEN12_TC5_HOTPLUG (1 << 20)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007432#define GEN11_TC4_HOTPLUG (1 << 19)
7433#define GEN11_TC3_HOTPLUG (1 << 18)
7434#define GEN11_TC2_HOTPLUG (1 << 17)
7435#define GEN11_TC1_HOTPLUG (1 << 16)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -07007436#define GEN11_TC_HOTPLUG(tc_port) (1 << ((tc_port) + 16))
José Roberto de Souza48ef15d2019-07-25 16:48:12 -07007437#define GEN11_DE_TC_HOTPLUG_MASK (GEN12_TC6_HOTPLUG | \
7438 GEN12_TC5_HOTPLUG | \
7439 GEN11_TC4_HOTPLUG | \
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007440 GEN11_TC3_HOTPLUG | \
7441 GEN11_TC2_HOTPLUG | \
7442 GEN11_TC1_HOTPLUG)
José Roberto de Souza48ef15d2019-07-25 16:48:12 -07007443#define GEN12_TBT6_HOTPLUG (1 << 5)
7444#define GEN12_TBT5_HOTPLUG (1 << 4)
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007445#define GEN11_TBT4_HOTPLUG (1 << 3)
7446#define GEN11_TBT3_HOTPLUG (1 << 2)
7447#define GEN11_TBT2_HOTPLUG (1 << 1)
7448#define GEN11_TBT1_HOTPLUG (1 << 0)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -07007449#define GEN11_TBT_HOTPLUG(tc_port) (1 << (tc_port))
José Roberto de Souza48ef15d2019-07-25 16:48:12 -07007450#define GEN11_DE_TBT_HOTPLUG_MASK (GEN12_TBT6_HOTPLUG | \
7451 GEN12_TBT5_HOTPLUG | \
7452 GEN11_TBT4_HOTPLUG | \
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007453 GEN11_TBT3_HOTPLUG | \
7454 GEN11_TBT2_HOTPLUG | \
7455 GEN11_TBT1_HOTPLUG)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007456
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007457#define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007458#define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038)
7459#define GEN11_HOTPLUG_CTL_ENABLE(tc_port) (8 << (tc_port) * 4)
7460#define GEN11_HOTPLUG_CTL_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7461#define GEN11_HOTPLUG_CTL_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7462#define GEN11_HOTPLUG_CTL_NO_DETECT(tc_port) (0 << (tc_port) * 4)
7463
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007464#define GEN11_GT_INTR_DW0 _MMIO(0x190018)
7465#define GEN11_CSME (31)
7466#define GEN11_GUNIT (28)
7467#define GEN11_GUC (25)
7468#define GEN11_WDPERF (20)
7469#define GEN11_KCR (19)
7470#define GEN11_GTPM (16)
7471#define GEN11_BCS (15)
7472#define GEN11_RCS0 (0)
7473
7474#define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
7475#define GEN11_VECS(x) (31 - (x))
7476#define GEN11_VCS(x) (x)
7477
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007478#define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007479
7480#define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
7481#define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
7482#define GEN11_INTR_DATA_VALID (1 << 31)
Mika Kuoppalaf744dbc2018-04-06 12:31:45 +03007483#define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16)
7484#define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20)
7485#define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff)
Daniele Ceraolo Spurio3d7b3032019-08-15 18:23:39 -07007486/* irq instances for OTHER_CLASS */
7487#define OTHER_GUC_INSTANCE 0
7488#define OTHER_GTPM_INSTANCE 1
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007489
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007490#define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007491
7492#define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
7493#define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
7494
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007495#define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007496
7497#define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
7498#define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
7499#define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
7500#define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
7501#define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
7502#define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
7503
7504#define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
7505#define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
7506#define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
7507#define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
7508#define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
7509#define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
7510#define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
7511#define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
7512#define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
7513
Oscar Mateo54c52a82019-05-27 18:36:08 +00007514#define ENGINE1_MASK REG_GENMASK(31, 16)
7515#define ENGINE0_MASK REG_GENMASK(15, 0)
7516
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007517#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
Eric Anholt67e92af2010-11-06 14:53:33 -07007518/* Required on all Ironlake and Sandybridge according to the B-Spec. */
7519#define ILK_ELPIN_409_SELECT (1 << 25)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007520#define ILK_DPARB_GATE (1 << 22)
7521#define ILK_VSDPFD_FULL (1 << 21)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007522#define FUSE_STRAP _MMIO(0x42014)
Damien Lespiaue3589902014-02-07 19:12:50 +00007523#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
7524#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
7525#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
Gabriel Feceoru8c448ca2016-01-22 13:28:45 +02007526#define IVB_PIPE_C_DISABLE (1 << 28)
Damien Lespiaue3589902014-02-07 19:12:50 +00007527#define ILK_HDCP_DISABLE (1 << 25)
7528#define ILK_eDP_A_DISABLE (1 << 24)
7529#define HSW_CDCLK_LIMIT (1 << 24)
7530#define ILK_DESKTOP (1 << 23)
Ville Syrjäläb16c7ed2019-06-04 23:09:29 +03007531#define HSW_CPU_SSC_ENABLE (1 << 21)
Yuanhan Liu13982612010-12-15 15:42:31 +08007532
Ville Syrjälä86761782019-06-04 23:09:33 +03007533#define FUSE_STRAP3 _MMIO(0x42020)
7534#define HSW_REF_CLK_SELECT (1 << 1)
7535
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007536#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
Damien Lespiau231e54f2012-10-19 17:55:41 +01007537#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
7538#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
7539#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
7540#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
7541#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007542
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007543#define IVB_CHICKEN3 _MMIO(0x4200c)
Eric Anholt116ac8d2011-12-21 10:31:09 -08007544# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
7545# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
7546
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007547#define CHICKEN_PAR1_1 _MMIO(0x42080)
Ville Syrjälä93564042017-08-24 22:10:51 +03007548#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007549#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03007550#define FORCE_ARB_IDLE_PLANES (1 << 14)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007551#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
Paulo Zanoni90a88642013-05-03 17:23:45 -03007552
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007553#define CHICKEN_PAR2_1 _MMIO(0x42090)
7554#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
7555
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02007556#define CHICKEN_MISC_2 _MMIO(0x42084)
Paulo Zanoni746a5172017-07-14 14:52:28 -03007557#define CNL_COMP_PWR_DOWN (1 << 23)
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02007558#define GLK_CL2_PWR_DOWN (1 << 12)
Paulo Zanoni746a5172017-07-14 14:52:28 -03007559#define GLK_CL1_PWR_DOWN (1 << 11)
7560#define GLK_CL0_PWR_DOWN (1 << 10)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07007561
Praveen Paneri5654a162017-08-11 00:00:33 +05307562#define CHICKEN_MISC_4 _MMIO(0x4208c)
7563#define FBC_STRIDE_OVERRIDE (1 << 13)
7564#define FBC_STRIDE_MASK 0x1FFF
7565
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007566#define _CHICKEN_PIPESL_1_A 0x420b0
7567#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007568#define HSW_FBCQ_DIS (1 << 22)
7569#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007570#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007571
Imre Deak8f19b402018-11-19 20:00:21 +02007572#define CHICKEN_TRANS_A _MMIO(0x420c0)
7573#define CHICKEN_TRANS_B _MMIO(0x420c4)
7574#define CHICKEN_TRANS_C _MMIO(0x420c8)
7575#define CHICKEN_TRANS_EDP _MMIO(0x420cc)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007576#define VSC_DATA_SEL_SOFTWARE_CONTROL (1 << 25) /* GLK and CNL+ */
7577#define DDI_TRAINING_OVERRIDE_ENABLE (1 << 19)
7578#define DDI_TRAINING_OVERRIDE_VALUE (1 << 18)
7579#define DDIE_TRAINING_OVERRIDE_ENABLE (1 << 17) /* CHICKEN_TRANS_A only */
7580#define DDIE_TRAINING_OVERRIDE_VALUE (1 << 16) /* CHICKEN_TRANS_A only */
7581#define PSR2_ADD_VERTICAL_LINE_COUNT (1 << 15)
7582#define PSR2_VSC_ENABLE_PROG_HEADER (1 << 12)
Nagaraju, Vathsalad86f0482017-01-13 00:31:31 +05307583
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007584#define DISP_ARB_CTL _MMIO(0x45000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007585#define DISP_FBC_MEMORY_WAKE (1 << 31)
7586#define DISP_TILE_SURFACE_SWIZZLING (1 << 13)
7587#define DISP_FBC_WM_DIS (1 << 15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007588#define DISP_ARB_CTL2 _MMIO(0x45004)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007589#define DISP_DATA_PARTITION_5_6 (1 << 6)
7590#define DISP_IPC_ENABLE (1 << 3)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007591#define DBUF_CTL _MMIO(0x45008)
Mahesh Kumar746edf82018-02-05 13:40:44 -02007592#define DBUF_CTL_S1 _MMIO(0x45008)
7593#define DBUF_CTL_S2 _MMIO(0x44FE8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007594#define DBUF_POWER_REQUEST (1 << 31)
7595#define DBUF_POWER_STATE (1 << 30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007596#define GEN7_MSG_CTL _MMIO(0x45010)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007597#define WAIT_FOR_PCH_RESET_ACK (1 << 1)
7598#define WAIT_FOR_PCH_FLR_ACK (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007599#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007600#define RESET_PCH_HANDSHAKE_ENABLE (1 << 4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08007601
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03007602#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
Paulo Zanoniad186f32018-02-05 13:40:43 -02007603#define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
7604#define MASK_WAKEMEM (1 << 13)
7605#define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7)
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03007606
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007607#define SKL_DFSM _MMIO(0x51000)
Damien Lespiaua9419e82015-06-04 18:21:30 +01007608#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
7609#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
7610#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
7611#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
7612#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
Patrik Jakobssonbf4f2fb2016-01-20 15:31:20 +01007613#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
7614#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
7615#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
José Roberto de Souza7ff0fca2019-07-11 10:31:00 -07007616#define TGL_DFSM_PIPE_D_DISABLE (1 << 22)
Damien Lespiaua9419e82015-06-04 18:21:30 +01007617
Paulo Zanoni186a2772018-02-06 17:33:46 -02007618#define SKL_DSSM _MMIO(0x51004)
7619#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
7620#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
7621#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
7622#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
7623#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
Ville Syrjälä945f2672017-06-09 15:25:58 -07007624
Arun Siluverya78536e2016-01-21 21:43:53 +00007625#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007626#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14)
Arun Siluverya78536e2016-01-21 21:43:53 +00007627
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007628#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007629#define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8)
7630#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00007631
Arun Siluvery2c8580e2016-01-21 21:43:50 +00007632#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
arun.siluvery@linux.intel.com6bb628552016-06-06 09:52:49 +01007633#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00007634#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007635#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0)
Michał Winiarski5152def2017-10-03 21:34:46 +01007636#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
7637#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
7638#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
7639#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
7640#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00007641
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007642/* GEN7 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007643#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
Oscar Mateob1f88822018-05-25 15:05:31 -07007644 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1 << 10) | (1 << 26))
7645 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14)
7646
7647#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
7648 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13)
7649 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12)
7650 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8)
7651 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0)
7652
Tvrtko Ursulincbe3e1d2019-05-20 12:04:42 +01007653#define GEN8_L3CNTLREG _MMIO(0x7034)
7654 #define GEN8_ERRDETBCTRL (1 << 9)
7655
Oscar Mateob1f88822018-05-25 15:05:31 -07007656#define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304)
7657 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC (1 << 11)
Kenneth Graunked71de142012-02-08 12:53:52 -08007658
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007659#define HIZ_CHICKEN _MMIO(0x7018)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007660# define CHV_HZ_8X8_MODE_IN_1X (1 << 15)
7661# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1 << 3)
Kenneth Graunked60de812015-01-10 18:02:22 -08007662
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007663#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007664#define DISABLE_PIXEL_MASK_CAMMING (1 << 14)
Damien Lespiau183c6da2015-02-09 19:33:11 +00007665
Kenneth Graunkeab062632018-01-05 00:59:05 -08007666#define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
Oscar Mateof63c7b42018-05-25 15:05:30 -07007667#define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11)
Kenneth Graunkeab062632018-01-05 00:59:05 -08007668
Radhakrishna Sripada0c7d2ae2018-10-04 11:29:38 -07007669#define GEN7_SARCHKMD _MMIO(0xB000)
7670#define GEN7_DISABLE_DEMAND_PREFETCH (1 << 31)
Anuj Phogat71ffd492018-10-04 11:29:39 -07007671#define GEN7_DISABLE_SAMPLER_PREFETCH (1 << 30)
Radhakrishna Sripada0c7d2ae2018-10-04 11:29:38 -07007672
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007673#define GEN7_L3SQCREG1 _MMIO(0xB010)
Ville Syrjälä031994e2014-01-22 21:32:46 +02007674#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7675
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007676#define GEN8_L3SQCREG1 _MMIO(0xB100)
Imre Deak450174f2016-05-03 15:54:21 +03007677/*
7678 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7679 * Using the formula in BSpec leads to a hang, while the formula here works
7680 * fine and matches the formulas for all other platforms. A BSpec change
7681 * request has been filed to clarify this.
7682 */
Imre Deak36579cb2016-05-03 15:54:20 +03007683#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7684#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
Oscar Mateo930a7842017-10-17 13:25:45 -07007685#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -07007686
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007687#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
Chris Wilson1af84522014-02-14 22:34:43 +00007688#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007689#define GEN7_L3AGDIS (1 << 19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007690#define GEN7_L3CNTLREG2 _MMIO(0xB020)
7691#define GEN7_L3CNTLREG3 _MMIO(0xB024)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007692
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007693#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
Oscar Mateo5215eef2018-05-08 14:29:33 -07007694#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7695#define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114)
7696#define GEN11_I2M_WRITE_DISABLE (1 << 28)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007697
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007698#define GEN7_L3SQCREG4 _MMIO(0xb034)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007699#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27)
Jesse Barnes61939d92012-10-02 17:43:38 -05007700
Tvrtko Ursulinb83a3092019-07-17 19:06:24 +01007701#define GEN11_SCRATCH2 _MMIO(0xb140)
7702#define GEN11_COHERENT_PARTIAL_WRITE_MERGE_ENABLE (1 << 19)
7703
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007704#define GEN8_L3SQCREG4 _MMIO(0xb118)
Oscar Mateo5246ae42018-05-08 14:29:28 -07007705#define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6)
7706#define GEN8_LQSC_RO_PERF_DIS (1 << 27)
7707#define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00007708
Ben Widawsky63801f22013-12-12 17:26:03 -08007709/* GEN8 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007710#define HDC_CHICKEN0 _MMIO(0x7300)
Rodrigo Viviacfb5552017-08-23 13:35:04 -07007711#define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
Oscar Mateocc38cae2018-05-08 14:29:23 -07007712#define ICL_HDC_MODE _MMIO(0xE5F4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007713#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15)
7714#define HDC_FENCE_DEST_SLM_DISABLE (1 << 14)
7715#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11)
7716#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5)
7717#define HDC_FORCE_NON_COHERENT (1 << 4)
7718#define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10)
Ben Widawsky63801f22013-12-12 17:26:03 -08007719
Arun Siluvery3669ab62016-01-21 21:43:49 +00007720#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7721
Ben Widawsky38a39a72015-03-11 10:54:53 +02007722/* GEN9 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007723#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
Ben Widawsky38a39a72015-03-11 10:54:53 +02007724#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7725
Michel Thierry0c79f9c2018-05-10 13:07:08 -07007726#define GEN9_WM_CHICKEN3 _MMIO(0x5588)
7727#define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9)
7728
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08007729/* WaCatErrorRejectionIssue */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007730#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007731#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11)
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08007732
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007733#define HSW_SCRATCH1 _MMIO(0xb038)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007734#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007735
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007736#define BDW_SCRATCH1 _MMIO(0xb11c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007737#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2)
Damien Lespiau77719d22015-02-09 19:33:13 +00007738
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05307739/*GEN11 chicken */
Aditya Swarup26eeea12019-03-06 18:14:12 -08007740#define _PIPEA_CHICKEN 0x70038
7741#define _PIPEB_CHICKEN 0x71038
7742#define _PIPEC_CHICKEN 0x72038
7743#define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
7744 _PIPEB_CHICKEN)
7745#define PIXEL_ROUNDING_TRUNC_FB_PASSTHRU (1 << 15)
7746#define PER_PIXEL_ALPHA_BYPASS_EN (1 << 7)
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05307747
Zhenyu Wangb9055052009-06-05 15:38:38 +08007748/* PCH */
7749
Lucas De Marchidce88872018-07-27 12:36:47 -07007750#define PCH_DISPLAY_BASE 0xc0000u
7751
Adam Jackson23e81d62012-06-06 15:45:44 -04007752/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08007753#define SDE_AUDIO_POWER_D (1 << 27)
7754#define SDE_AUDIO_POWER_C (1 << 26)
7755#define SDE_AUDIO_POWER_B (1 << 25)
7756#define SDE_AUDIO_POWER_SHIFT (25)
7757#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7758#define SDE_GMBUS (1 << 24)
7759#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7760#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7761#define SDE_AUDIO_HDCP_MASK (3 << 22)
7762#define SDE_AUDIO_TRANSB (1 << 21)
7763#define SDE_AUDIO_TRANSA (1 << 20)
7764#define SDE_AUDIO_TRANS_MASK (3 << 20)
7765#define SDE_POISON (1 << 19)
7766/* 18 reserved */
7767#define SDE_FDI_RXB (1 << 17)
7768#define SDE_FDI_RXA (1 << 16)
7769#define SDE_FDI_MASK (3 << 16)
7770#define SDE_AUXD (1 << 15)
7771#define SDE_AUXC (1 << 14)
7772#define SDE_AUXB (1 << 13)
7773#define SDE_AUX_MASK (7 << 13)
7774/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08007775#define SDE_CRT_HOTPLUG (1 << 11)
7776#define SDE_PORTD_HOTPLUG (1 << 10)
7777#define SDE_PORTC_HOTPLUG (1 << 9)
7778#define SDE_PORTB_HOTPLUG (1 << 8)
7779#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05007780#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7781 SDE_SDVOB_HOTPLUG | \
7782 SDE_PORTB_HOTPLUG | \
7783 SDE_PORTC_HOTPLUG | \
7784 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08007785#define SDE_TRANSB_CRC_DONE (1 << 5)
7786#define SDE_TRANSB_CRC_ERR (1 << 4)
7787#define SDE_TRANSB_FIFO_UNDER (1 << 3)
7788#define SDE_TRANSA_CRC_DONE (1 << 2)
7789#define SDE_TRANSA_CRC_ERR (1 << 1)
7790#define SDE_TRANSA_FIFO_UNDER (1 << 0)
7791#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04007792
Anusha Srivatsa31604222018-06-26 13:52:23 -07007793/* south display engine interrupt: CPT - CNP */
Adam Jackson23e81d62012-06-06 15:45:44 -04007794#define SDE_AUDIO_POWER_D_CPT (1 << 31)
7795#define SDE_AUDIO_POWER_C_CPT (1 << 30)
7796#define SDE_AUDIO_POWER_B_CPT (1 << 29)
7797#define SDE_AUDIO_POWER_SHIFT_CPT 29
7798#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7799#define SDE_AUXD_CPT (1 << 27)
7800#define SDE_AUXC_CPT (1 << 26)
7801#define SDE_AUXB_CPT (1 << 25)
7802#define SDE_AUX_MASK_CPT (7 << 25)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007803#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
Ville Syrjälä74c0b392015-08-27 23:56:07 +03007804#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007805#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7806#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7807#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04007808#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01007809#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01007810#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01007811 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01007812 SDE_PORTD_HOTPLUG_CPT | \
7813 SDE_PORTC_HOTPLUG_CPT | \
7814 SDE_PORTB_HOTPLUG_CPT)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007815#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7816 SDE_PORTD_HOTPLUG_CPT | \
7817 SDE_PORTC_HOTPLUG_CPT | \
Ville Syrjälä74c0b392015-08-27 23:56:07 +03007818 SDE_PORTB_HOTPLUG_CPT | \
7819 SDE_PORTA_HOTPLUG_SPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04007820#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03007821#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04007822#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7823#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7824#define SDE_FDI_RXC_CPT (1 << 8)
7825#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7826#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7827#define SDE_FDI_RXB_CPT (1 << 4)
7828#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7829#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7830#define SDE_FDI_RXA_CPT (1 << 0)
7831#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7832 SDE_AUDIO_CP_REQ_B_CPT | \
7833 SDE_AUDIO_CP_REQ_A_CPT)
7834#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7835 SDE_AUDIO_CP_CHG_B_CPT | \
7836 SDE_AUDIO_CP_CHG_A_CPT)
7837#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7838 SDE_FDI_RXB_CPT | \
7839 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007840
Lucas De Marchi52dfdba2019-07-25 16:48:11 -07007841/* south display engine interrupt: ICP/TGP */
7842#define SDE_TC6_HOTPLUG_TGP (1 << 29)
7843#define SDE_TC5_HOTPLUG_TGP (1 << 28)
Anusha Srivatsa31604222018-06-26 13:52:23 -07007844#define SDE_TC4_HOTPLUG_ICP (1 << 27)
7845#define SDE_TC3_HOTPLUG_ICP (1 << 26)
7846#define SDE_TC2_HOTPLUG_ICP (1 << 25)
7847#define SDE_TC1_HOTPLUG_ICP (1 << 24)
7848#define SDE_GMBUS_ICP (1 << 23)
Lucas De Marchi52dfdba2019-07-25 16:48:11 -07007849#define SDE_DDIC_HOTPLUG_TGP (1 << 18)
Anusha Srivatsa31604222018-06-26 13:52:23 -07007850#define SDE_DDIB_HOTPLUG_ICP (1 << 17)
7851#define SDE_DDIA_HOTPLUG_ICP (1 << 16)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -07007852#define SDE_TC_HOTPLUG_ICP(tc_port) (1 << ((tc_port) + 24))
7853#define SDE_DDI_HOTPLUG_ICP(port) (1 << ((port) + 16))
Anusha Srivatsa31604222018-06-26 13:52:23 -07007854#define SDE_DDI_MASK_ICP (SDE_DDIB_HOTPLUG_ICP | \
7855 SDE_DDIA_HOTPLUG_ICP)
7856#define SDE_TC_MASK_ICP (SDE_TC4_HOTPLUG_ICP | \
7857 SDE_TC3_HOTPLUG_ICP | \
7858 SDE_TC2_HOTPLUG_ICP | \
7859 SDE_TC1_HOTPLUG_ICP)
Lucas De Marchi52dfdba2019-07-25 16:48:11 -07007860#define SDE_DDI_MASK_TGP (SDE_DDIC_HOTPLUG_TGP | \
7861 SDE_DDI_MASK_ICP)
7862#define SDE_TC_MASK_TGP (SDE_TC6_HOTPLUG_TGP | \
7863 SDE_TC5_HOTPLUG_TGP | \
7864 SDE_TC_MASK_ICP)
Anusha Srivatsa31604222018-06-26 13:52:23 -07007865
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007866#define SDEISR _MMIO(0xc4000)
7867#define SDEIMR _MMIO(0xc4004)
7868#define SDEIIR _MMIO(0xc4008)
7869#define SDEIER _MMIO(0xc400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007870
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007871#define SERR_INT _MMIO(0xc4040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007872#define SERR_INT_POISON (1 << 31)
7873#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
Paulo Zanoni86642812013-04-12 17:57:57 -03007874
Zhenyu Wangb9055052009-06-05 15:38:38 +08007875/* digital port hotplug */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007876#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
Ville Syrjälä195baa02015-08-27 23:56:00 +03007877#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307878#define BXT_DDIA_HPD_INVERT (1 << 27)
Ville Syrjälä195baa02015-08-27 23:56:00 +03007879#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
7880#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
7881#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
7882#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007883#define PORTD_HOTPLUG_ENABLE (1 << 20)
7884#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
7885#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
7886#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
7887#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
7888#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
7889#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
Damien Lespiaub6965192012-12-13 16:08:59 +00007890#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
7891#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
7892#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007893#define PORTC_HOTPLUG_ENABLE (1 << 12)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307894#define BXT_DDIC_HPD_INVERT (1 << 11)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007895#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
7896#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
7897#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
7898#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
7899#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
7900#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
Damien Lespiaub6965192012-12-13 16:08:59 +00007901#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
7902#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
7903#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007904#define PORTB_HOTPLUG_ENABLE (1 << 4)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307905#define BXT_DDIB_HPD_INVERT (1 << 3)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007906#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
7907#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
7908#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
7909#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7910#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7911#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
Damien Lespiaub6965192012-12-13 16:08:59 +00007912#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7913#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7914#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307915#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7916 BXT_DDIB_HPD_INVERT | \
7917 BXT_DDIC_HPD_INVERT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007918
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007919#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007920#define PORTE_HOTPLUG_ENABLE (1 << 4)
7921#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007922#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7923#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7924#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
7925
Anusha Srivatsa31604222018-06-26 13:52:23 -07007926/* This register is a reuse of PCH_PORT_HOTPLUG register. The
7927 * functionality covered in PCH_PORT_HOTPLUG is split into
7928 * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
7929 */
7930
7931#define SHOTPLUG_CTL_DDI _MMIO(0xc4030)
Lucas De Marchi52dfdba2019-07-25 16:48:11 -07007932#define TGP_DDIC_HPD_ENABLE (1 << 11)
7933#define TGP_DDIC_HPD_STATUS_MASK (3 << 8)
7934#define TGP_DDIC_HPD_NO_DETECT (0 << 8)
7935#define TGP_DDIC_HPD_SHORT_DETECT (1 << 8)
7936#define TGP_DDIC_HPD_LONG_DETECT (2 << 8)
7937#define TGP_DDIC_HPD_SHORT_LONG_DETECT (3 << 8)
Anusha Srivatsa31604222018-06-26 13:52:23 -07007938#define ICP_DDIB_HPD_ENABLE (1 << 7)
7939#define ICP_DDIB_HPD_STATUS_MASK (3 << 4)
7940#define ICP_DDIB_HPD_NO_DETECT (0 << 4)
7941#define ICP_DDIB_HPD_SHORT_DETECT (1 << 4)
7942#define ICP_DDIB_HPD_LONG_DETECT (2 << 4)
7943#define ICP_DDIB_HPD_SHORT_LONG_DETECT (3 << 4)
7944#define ICP_DDIA_HPD_ENABLE (1 << 3)
Madhav Chauhan05f2f032018-11-29 16:12:29 +02007945#define ICP_DDIA_HPD_OP_DRIVE_1 (1 << 2)
Anusha Srivatsa31604222018-06-26 13:52:23 -07007946#define ICP_DDIA_HPD_STATUS_MASK (3 << 0)
7947#define ICP_DDIA_HPD_NO_DETECT (0 << 0)
7948#define ICP_DDIA_HPD_SHORT_DETECT (1 << 0)
7949#define ICP_DDIA_HPD_LONG_DETECT (2 << 0)
7950#define ICP_DDIA_HPD_SHORT_LONG_DETECT (3 << 0)
7951
7952#define SHOTPLUG_CTL_TC _MMIO(0xc4034)
7953#define ICP_TC_HPD_ENABLE(tc_port) (8 << (tc_port) * 4)
Anusha Srivatsac7d29592018-07-17 14:11:01 -07007954/* Icelake DSC Rate Control Range Parameter Registers */
7955#define DSCA_RC_RANGE_PARAMETERS_0 _MMIO(0x6B240)
7956#define DSCA_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6B240 + 4)
7957#define DSCC_RC_RANGE_PARAMETERS_0 _MMIO(0x6BA40)
7958#define DSCC_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6BA40 + 4)
7959#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB (0x78208)
7960#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB (0x78208 + 4)
7961#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB (0x78308)
7962#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB (0x78308 + 4)
7963#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC (0x78408)
7964#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC (0x78408 + 4)
7965#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC (0x78508)
7966#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC (0x78508 + 4)
7967#define ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7968 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB, \
7969 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC)
7970#define ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7971 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB, \
7972 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC)
7973#define ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7974 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB, \
7975 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC)
7976#define ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7977 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB, \
7978 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC)
7979#define RC_BPG_OFFSET_SHIFT 10
7980#define RC_MAX_QP_SHIFT 5
7981#define RC_MIN_QP_SHIFT 0
7982
7983#define DSCA_RC_RANGE_PARAMETERS_1 _MMIO(0x6B248)
7984#define DSCA_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6B248 + 4)
7985#define DSCC_RC_RANGE_PARAMETERS_1 _MMIO(0x6BA48)
7986#define DSCC_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6BA48 + 4)
7987#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB (0x78210)
7988#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB (0x78210 + 4)
7989#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB (0x78310)
7990#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB (0x78310 + 4)
7991#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC (0x78410)
7992#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC (0x78410 + 4)
7993#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC (0x78510)
7994#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC (0x78510 + 4)
7995#define ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7996 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB, \
7997 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC)
7998#define ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7999 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB, \
8000 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC)
8001#define ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8002 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB, \
8003 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC)
8004#define ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8005 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB, \
8006 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC)
8007
8008#define DSCA_RC_RANGE_PARAMETERS_2 _MMIO(0x6B250)
8009#define DSCA_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6B250 + 4)
8010#define DSCC_RC_RANGE_PARAMETERS_2 _MMIO(0x6BA50)
8011#define DSCC_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6BA50 + 4)
8012#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB (0x78218)
8013#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB (0x78218 + 4)
8014#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB (0x78318)
8015#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB (0x78318 + 4)
8016#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC (0x78418)
8017#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC (0x78418 + 4)
8018#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC (0x78518)
8019#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC (0x78518 + 4)
8020#define ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8021 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB, \
8022 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC)
8023#define ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8024 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB, \
8025 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC)
8026#define ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8027 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB, \
8028 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC)
8029#define ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8030 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB, \
8031 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC)
8032
8033#define DSCA_RC_RANGE_PARAMETERS_3 _MMIO(0x6B258)
8034#define DSCA_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6B258 + 4)
8035#define DSCC_RC_RANGE_PARAMETERS_3 _MMIO(0x6BA58)
8036#define DSCC_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6BA58 + 4)
8037#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB (0x78220)
8038#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB (0x78220 + 4)
8039#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB (0x78320)
8040#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB (0x78320 + 4)
8041#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC (0x78420)
8042#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC (0x78420 + 4)
8043#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC (0x78520)
8044#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC (0x78520 + 4)
8045#define ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8046 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB, \
8047 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC)
8048#define ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8049 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB, \
8050 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC)
8051#define ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8052 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB, \
8053 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC)
8054#define ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8055 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB, \
8056 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC)
8057
Anusha Srivatsa31604222018-06-26 13:52:23 -07008058#define ICP_TC_HPD_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
8059#define ICP_TC_HPD_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
8060
Lucas De Marchi52dfdba2019-07-25 16:48:11 -07008061#define ICP_DDI_HPD_ENABLE_MASK (ICP_DDIB_HPD_ENABLE | \
8062 ICP_DDIA_HPD_ENABLE)
8063#define ICP_TC_HPD_ENABLE_MASK (ICP_TC_HPD_ENABLE(PORT_TC4) | \
8064 ICP_TC_HPD_ENABLE(PORT_TC3) | \
8065 ICP_TC_HPD_ENABLE(PORT_TC2) | \
8066 ICP_TC_HPD_ENABLE(PORT_TC1))
8067#define TGP_DDI_HPD_ENABLE_MASK (TGP_DDIC_HPD_ENABLE | \
8068 ICP_DDI_HPD_ENABLE_MASK)
8069#define TGP_TC_HPD_ENABLE_MASK (ICP_TC_HPD_ENABLE(PORT_TC6) | \
8070 ICP_TC_HPD_ENABLE(PORT_TC5) | \
8071 ICP_TC_HPD_ENABLE_MASK)
8072
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008073#define _PCH_DPLL_A 0xc6014
8074#define _PCH_DPLL_B 0xc6018
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008075#define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008076
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008077#define _PCH_FPA0 0xc6040
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008078#define FP_CB_TUNE (0x3 << 22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008079#define _PCH_FPA1 0xc6044
8080#define _PCH_FPB0 0xc6048
8081#define _PCH_FPB1 0xc604c
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008082#define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
8083#define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008084
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008085#define PCH_DPLL_TEST _MMIO(0xc606c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008086
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008087#define PCH_DREF_CONTROL _MMIO(0xC6200)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008088#define DREF_CONTROL_MASK 0x7fc3
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008089#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13)
8090#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13)
8091#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13)
8092#define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13)
8093#define DREF_SSC_SOURCE_DISABLE (0 << 11)
8094#define DREF_SSC_SOURCE_ENABLE (2 << 11)
8095#define DREF_SSC_SOURCE_MASK (3 << 11)
8096#define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9)
8097#define DREF_NONSPREAD_CK505_ENABLE (1 << 9)
8098#define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9)
8099#define DREF_NONSPREAD_SOURCE_MASK (3 << 9)
8100#define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7)
8101#define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7)
8102#define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7)
8103#define DREF_SSC4_DOWNSPREAD (0 << 6)
8104#define DREF_SSC4_CENTERSPREAD (1 << 6)
8105#define DREF_SSC1_DISABLE (0 << 1)
8106#define DREF_SSC1_ENABLE (1 << 1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008107#define DREF_SSC4_DISABLE (0)
8108#define DREF_SSC4_ENABLE (1)
8109
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008110#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008111#define FDL_TP1_TIMER_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008112#define FDL_TP1_TIMER_MASK (3 << 12)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008113#define FDL_TP2_TIMER_SHIFT 10
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008114#define FDL_TP2_TIMER_MASK (3 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008115#define RAWCLK_FREQ_MASK 0x3ff
Rodrigo Vivi9d81a992017-06-02 13:06:41 -07008116#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
8117#define CNP_RAWCLK_DIV(div) ((div) << 16)
8118#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
Paulo Zanoni228a5cf2018-11-12 15:23:12 -08008119#define CNP_RAWCLK_DEN(den) ((den) << 26)
Anusha Srivatsa4ef99ab2018-01-11 16:00:06 -02008120#define ICP_RAWCLK_NUM(num) ((num) << 11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008121
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008122#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008123
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008124#define PCH_SSC4_PARMS _MMIO(0xc6210)
8125#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008126
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008127#define PCH_DPLL_SEL _MMIO(0xc7000)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008128#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
Daniel Vetter11887392013-06-05 13:34:09 +02008129#define TRANS_DPLLA_SEL(pipe) 0
Ville Syrjälä68d97532015-09-18 20:03:39 +03008130#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008131
Zhenyu Wangb9055052009-06-05 15:38:38 +08008132/* transcoder */
8133
Daniel Vetter275f01b22013-05-03 11:49:47 +02008134#define _PCH_TRANS_HTOTAL_A 0xe0000
8135#define TRANS_HTOTAL_SHIFT 16
8136#define TRANS_HACTIVE_SHIFT 0
8137#define _PCH_TRANS_HBLANK_A 0xe0004
8138#define TRANS_HBLANK_END_SHIFT 16
8139#define TRANS_HBLANK_START_SHIFT 0
8140#define _PCH_TRANS_HSYNC_A 0xe0008
8141#define TRANS_HSYNC_END_SHIFT 16
8142#define TRANS_HSYNC_START_SHIFT 0
8143#define _PCH_TRANS_VTOTAL_A 0xe000c
8144#define TRANS_VTOTAL_SHIFT 16
8145#define TRANS_VACTIVE_SHIFT 0
8146#define _PCH_TRANS_VBLANK_A 0xe0010
8147#define TRANS_VBLANK_END_SHIFT 16
8148#define TRANS_VBLANK_START_SHIFT 0
8149#define _PCH_TRANS_VSYNC_A 0xe0014
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07008150#define TRANS_VSYNC_END_SHIFT 16
Daniel Vetter275f01b22013-05-03 11:49:47 +02008151#define TRANS_VSYNC_START_SHIFT 0
8152#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08008153
Daniel Vettere3b95f12013-05-03 11:49:49 +02008154#define _PCH_TRANSA_DATA_M1 0xe0030
8155#define _PCH_TRANSA_DATA_N1 0xe0034
8156#define _PCH_TRANSA_DATA_M2 0xe0038
8157#define _PCH_TRANSA_DATA_N2 0xe003c
8158#define _PCH_TRANSA_LINK_M1 0xe0040
8159#define _PCH_TRANSA_LINK_N1 0xe0044
8160#define _PCH_TRANSA_LINK_M2 0xe0048
8161#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08008162
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03008163/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07008164#define _VIDEO_DIP_CTL_A 0xe0200
8165#define _VIDEO_DIP_DATA_A 0xe0208
8166#define _VIDEO_DIP_GCP_A 0xe0210
Ville Syrjälä6d674152015-05-05 17:06:20 +03008167#define GCP_COLOR_INDICATION (1 << 2)
8168#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
8169#define GCP_AV_MUTE (1 << 0)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07008170
8171#define _VIDEO_DIP_CTL_B 0xe1200
8172#define _VIDEO_DIP_DATA_B 0xe1208
8173#define _VIDEO_DIP_GCP_B 0xe1210
8174
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008175#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
8176#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
8177#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07008178
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03008179/* Per-transcoder DIP controls (VLV) */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008180#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
8181#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
8182#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008183
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008184#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
8185#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
8186#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008187
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008188#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
8189#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
8190#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03008191
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008192#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008193 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008194 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008195#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008196 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008197 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008198#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008199 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008200 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008201
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008202/* Haswell DIP controls */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008203
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008204#define _HSW_VIDEO_DIP_CTL_A 0x60200
8205#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
8206#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
8207#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
8208#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
8209#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
Ville Syrjälä44b42eb2019-05-17 21:52:25 +05308210#define _GLK_VIDEO_DIP_DRM_DATA_A 0x60440
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008211#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
8212#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
8213#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
8214#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
8215#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
8216#define _HSW_VIDEO_DIP_GCP_A 0x60210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008217
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008218#define _HSW_VIDEO_DIP_CTL_B 0x61200
8219#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
8220#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
8221#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
8222#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
8223#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
Ville Syrjälä44b42eb2019-05-17 21:52:25 +05308224#define _GLK_VIDEO_DIP_DRM_DATA_B 0x61440
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008225#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
8226#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
8227#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
8228#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
8229#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
8230#define _HSW_VIDEO_DIP_GCP_B 0x61210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008231
Anusha Srivatsa7af2be62018-07-17 14:10:58 -07008232/* Icelake PPS_DATA and _ECC DIP Registers.
8233 * These are available for transcoders B,C and eDP.
8234 * Adding the _A so as to reuse the _MMIO_TRANS2
8235 * definition, with which it offsets to the right location.
8236 */
8237
8238#define _ICL_VIDEO_DIP_PPS_DATA_A 0x60350
8239#define _ICL_VIDEO_DIP_PPS_DATA_B 0x61350
8240#define _ICL_VIDEO_DIP_PPS_ECC_A 0x603D4
8241#define _ICL_VIDEO_DIP_PPS_ECC_B 0x613D4
8242
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008243#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02008244#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008245#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
8246#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
8247#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02008248#define HSW_TVIDEO_DIP_GMP_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GMP_DATA_A + (i) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008249#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
Ville Syrjälä44b42eb2019-05-17 21:52:25 +05308250#define GLK_TVIDEO_DIP_DRM_DATA(trans, i) _MMIO_TRANS2(trans, _GLK_VIDEO_DIP_DRM_DATA_A + (i) * 4)
Anusha Srivatsa7af2be62018-07-17 14:10:58 -07008251#define ICL_VIDEO_DIP_PPS_DATA(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
8252#define ICL_VIDEO_DIP_PPS_ECC(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008253
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008254#define _HSW_STEREO_3D_CTL_A 0x70020
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008255#define S3D_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008256#define _HSW_STEREO_3D_CTL_B 0x71020
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03008257
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008258#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03008259
Daniel Vetter275f01b22013-05-03 11:49:47 +02008260#define _PCH_TRANS_HTOTAL_B 0xe1000
8261#define _PCH_TRANS_HBLANK_B 0xe1004
8262#define _PCH_TRANS_HSYNC_B 0xe1008
8263#define _PCH_TRANS_VTOTAL_B 0xe100c
8264#define _PCH_TRANS_VBLANK_B 0xe1010
8265#define _PCH_TRANS_VSYNC_B 0xe1014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008266#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08008267
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008268#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
8269#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
8270#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
8271#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
8272#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
8273#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
8274#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01008275
Daniel Vettere3b95f12013-05-03 11:49:49 +02008276#define _PCH_TRANSB_DATA_M1 0xe1030
8277#define _PCH_TRANSB_DATA_N1 0xe1034
8278#define _PCH_TRANSB_DATA_M2 0xe1038
8279#define _PCH_TRANSB_DATA_N2 0xe103c
8280#define _PCH_TRANSB_LINK_M1 0xe1040
8281#define _PCH_TRANSB_LINK_N1 0xe1044
8282#define _PCH_TRANSB_LINK_M2 0xe1048
8283#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08008284
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008285#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
8286#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
8287#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
8288#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
8289#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
8290#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
8291#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
8292#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008293
Daniel Vetterab9412b2013-05-03 11:49:46 +02008294#define _PCH_TRANSACONF 0xf0008
8295#define _PCH_TRANSBCONF 0xf1008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008296#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
8297#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008298#define TRANS_DISABLE (0 << 31)
8299#define TRANS_ENABLE (1 << 31)
8300#define TRANS_STATE_MASK (1 << 30)
8301#define TRANS_STATE_DISABLE (0 << 30)
8302#define TRANS_STATE_ENABLE (1 << 30)
8303#define TRANS_FSYNC_DELAY_HB1 (0 << 27)
8304#define TRANS_FSYNC_DELAY_HB2 (1 << 27)
8305#define TRANS_FSYNC_DELAY_HB3 (2 << 27)
8306#define TRANS_FSYNC_DELAY_HB4 (3 << 27)
8307#define TRANS_INTERLACE_MASK (7 << 21)
8308#define TRANS_PROGRESSIVE (0 << 21)
8309#define TRANS_INTERLACED (3 << 21)
8310#define TRANS_LEGACY_INTERLACED_ILK (2 << 21)
8311#define TRANS_8BPC (0 << 5)
8312#define TRANS_10BPC (1 << 5)
8313#define TRANS_6BPC (2 << 5)
8314#define TRANS_12BPC (3 << 5)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008315
Daniel Vetterce401412012-10-31 22:52:30 +01008316#define _TRANSA_CHICKEN1 0xf0060
8317#define _TRANSB_CHICKEN1 0xf1060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008318#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008319#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10)
8320#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008321#define _TRANSA_CHICKEN2 0xf0064
8322#define _TRANSB_CHICKEN2 0xf1064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008323#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008324#define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31)
8325#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29)
8326#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27)
8327#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26)
8328#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008329
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008330#define SOUTH_CHICKEN1 _MMIO(0xc2000)
Jesse Barnes291427f2011-07-29 12:42:37 -07008331#define FDIA_PHASE_SYNC_SHIFT_OVR 19
8332#define FDIA_PHASE_SYNC_SHIFT_EN 18
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008333#define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
8334#define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
Daniel Vetter01a415f2012-10-27 15:58:40 +02008335#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Rodrigo Vivi3b92e262017-09-19 14:57:03 -07008336#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
8337#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008338#define SPT_PWM_GRANULARITY (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008339#define SOUTH_CHICKEN2 _MMIO(0xc2004)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008340#define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13)
8341#define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12)
8342#define LPT_PWM_GRANULARITY (1 << 5)
8343#define DPLS_EDP_PPS_FIX_DIS (1 << 0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07008344
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008345#define _FDI_RXA_CHICKEN 0xc200c
8346#define _FDI_RXB_CHICKEN 0xc2010
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008347#define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1)
8348#define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008349#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008350
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008351#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008352#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
8353#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
8354#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
8355#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
8356#define CNP_PWM_CGE_GATING_DISABLE (1 << 13)
8357#define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12)
Jesse Barnes382b0932010-10-07 16:01:25 -07008358
Zhenyu Wangb9055052009-06-05 15:38:38 +08008359/* CPU: FDI_TX */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008360#define _FDI_TXA_CTL 0x60100
8361#define _FDI_TXB_CTL 0x61100
8362#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008363#define FDI_TX_DISABLE (0 << 31)
8364#define FDI_TX_ENABLE (1 << 31)
8365#define FDI_LINK_TRAIN_PATTERN_1 (0 << 28)
8366#define FDI_LINK_TRAIN_PATTERN_2 (1 << 28)
8367#define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28)
8368#define FDI_LINK_TRAIN_NONE (3 << 28)
8369#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25)
8370#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25)
8371#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25)
8372#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25)
8373#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
8374#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
8375#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22)
8376#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008377/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
8378 SNB has different settings. */
8379/* SNB A-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008380#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8381#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8382#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8383#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008384/* SNB B-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008385#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22)
8386#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22)
8387#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22)
8388#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22)
8389#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008390#define FDI_DP_PORT_WIDTH_SHIFT 19
8391#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
8392#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008393#define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008394/* Ironlake: hardwired to 1 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008395#define FDI_TX_PLL_ENABLE (1 << 14)
Jesse Barnes357555c2011-04-28 15:09:55 -07008396
8397/* Ivybridge has different bits for lolz */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008398#define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8)
8399#define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8)
8400#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8)
8401#define FDI_LINK_TRAIN_NONE_IVB (3 << 8)
Jesse Barnes357555c2011-04-28 15:09:55 -07008402
Zhenyu Wangb9055052009-06-05 15:38:38 +08008403/* both Tx and Rx */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008404#define FDI_COMPOSITE_SYNC (1 << 11)
8405#define FDI_LINK_TRAIN_AUTO (1 << 10)
8406#define FDI_SCRAMBLING_ENABLE (0 << 7)
8407#define FDI_SCRAMBLING_DISABLE (1 << 7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008408
8409/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008410#define _FDI_RXA_CTL 0xf000c
8411#define _FDI_RXB_CTL 0xf100c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008412#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008413#define FDI_RX_ENABLE (1 << 31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008414/* train, dp width same as FDI_TX */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008415#define FDI_FS_ERRC_ENABLE (1 << 27)
8416#define FDI_FE_ERRC_ENABLE (1 << 26)
8417#define FDI_RX_POLARITY_REVERSED_LPT (1 << 16)
8418#define FDI_8BPC (0 << 16)
8419#define FDI_10BPC (1 << 16)
8420#define FDI_6BPC (2 << 16)
8421#define FDI_12BPC (3 << 16)
8422#define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15)
8423#define FDI_DMI_LINK_REVERSE_MASK (1 << 14)
8424#define FDI_RX_PLL_ENABLE (1 << 13)
8425#define FDI_FS_ERR_CORRECT_ENABLE (1 << 11)
8426#define FDI_FE_ERR_CORRECT_ENABLE (1 << 10)
8427#define FDI_FS_ERR_REPORT_ENABLE (1 << 9)
8428#define FDI_FE_ERR_REPORT_ENABLE (1 << 8)
8429#define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6)
8430#define FDI_PCDCLK (1 << 4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008431/* CPT */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008432#define FDI_AUTO_TRAINING (1 << 10)
8433#define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8)
8434#define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8)
8435#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8)
8436#define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8)
8437#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008438
Paulo Zanoni04945642012-11-01 21:00:59 -02008439#define _FDI_RXA_MISC 0xf0010
8440#define _FDI_RXB_MISC 0xf1010
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008441#define FDI_RX_PWRDN_LANE1_MASK (3 << 26)
8442#define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26)
8443#define FDI_RX_PWRDN_LANE0_MASK (3 << 24)
8444#define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24)
8445#define FDI_RX_TP1_TO_TP2_48 (2 << 20)
8446#define FDI_RX_TP1_TO_TP2_64 (3 << 20)
8447#define FDI_RX_FDI_DELAY_90 (0x90 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008448#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
Paulo Zanoni04945642012-11-01 21:00:59 -02008449
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008450#define _FDI_RXA_TUSIZE1 0xf0030
8451#define _FDI_RXA_TUSIZE2 0xf0038
8452#define _FDI_RXB_TUSIZE1 0xf1030
8453#define _FDI_RXB_TUSIZE2 0xf1038
8454#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
8455#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008456
8457/* FDI_RX interrupt register format */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008458#define FDI_RX_INTER_LANE_ALIGN (1 << 10)
8459#define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */
8460#define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */
8461#define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7)
8462#define FDI_RX_FS_CODE_ERR (1 << 6)
8463#define FDI_RX_FE_CODE_ERR (1 << 5)
8464#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4)
8465#define FDI_RX_HDCP_LINK_FAIL (1 << 3)
8466#define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2)
8467#define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1)
8468#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008469
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008470#define _FDI_RXA_IIR 0xf0014
8471#define _FDI_RXA_IMR 0xf0018
8472#define _FDI_RXB_IIR 0xf1014
8473#define _FDI_RXB_IMR 0xf1018
8474#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
8475#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008476
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008477#define FDI_PLL_CTL_1 _MMIO(0xfe000)
8478#define FDI_PLL_CTL_2 _MMIO(0xfe004)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008479
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008480#define PCH_LVDS _MMIO(0xe1180)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008481#define LVDS_DETECTED (1 << 1)
8482
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008483#define _PCH_DP_B 0xe4100
8484#define PCH_DP_B _MMIO(_PCH_DP_B)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008485#define _PCH_DPB_AUX_CH_CTL 0xe4110
8486#define _PCH_DPB_AUX_CH_DATA1 0xe4114
8487#define _PCH_DPB_AUX_CH_DATA2 0xe4118
8488#define _PCH_DPB_AUX_CH_DATA3 0xe411c
8489#define _PCH_DPB_AUX_CH_DATA4 0xe4120
8490#define _PCH_DPB_AUX_CH_DATA5 0xe4124
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008491
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008492#define _PCH_DP_C 0xe4200
8493#define PCH_DP_C _MMIO(_PCH_DP_C)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008494#define _PCH_DPC_AUX_CH_CTL 0xe4210
8495#define _PCH_DPC_AUX_CH_DATA1 0xe4214
8496#define _PCH_DPC_AUX_CH_DATA2 0xe4218
8497#define _PCH_DPC_AUX_CH_DATA3 0xe421c
8498#define _PCH_DPC_AUX_CH_DATA4 0xe4220
8499#define _PCH_DPC_AUX_CH_DATA5 0xe4224
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008500
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008501#define _PCH_DP_D 0xe4300
8502#define PCH_DP_D _MMIO(_PCH_DP_D)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008503#define _PCH_DPD_AUX_CH_CTL 0xe4310
8504#define _PCH_DPD_AUX_CH_DATA1 0xe4314
8505#define _PCH_DPD_AUX_CH_DATA2 0xe4318
8506#define _PCH_DPD_AUX_CH_DATA3 0xe431c
8507#define _PCH_DPD_AUX_CH_DATA4 0xe4320
8508#define _PCH_DPD_AUX_CH_DATA5 0xe4324
8509
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02008510#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
8511#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008512
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008513/* CPT */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008514#define _TRANS_DP_CTL_A 0xe0300
8515#define _TRANS_DP_CTL_B 0xe1300
8516#define _TRANS_DP_CTL_C 0xe2300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008517#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008518#define TRANS_DP_OUTPUT_ENABLE (1 << 31)
Ville Syrjäläf67dc6d2018-05-18 18:29:26 +03008519#define TRANS_DP_PORT_SEL_MASK (3 << 29)
8520#define TRANS_DP_PORT_SEL_NONE (3 << 29)
8521#define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008522#define TRANS_DP_AUDIO_ONLY (1 << 26)
8523#define TRANS_DP_ENH_FRAMING (1 << 18)
8524#define TRANS_DP_8BPC (0 << 9)
8525#define TRANS_DP_10BPC (1 << 9)
8526#define TRANS_DP_6BPC (2 << 9)
8527#define TRANS_DP_12BPC (3 << 9)
8528#define TRANS_DP_BPC_MASK (3 << 9)
8529#define TRANS_DP_VSYNC_ACTIVE_HIGH (1 << 4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008530#define TRANS_DP_VSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008531#define TRANS_DP_HSYNC_ACTIVE_HIGH (1 << 3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008532#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008533#define TRANS_DP_SYNC_MASK (3 << 3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008534
8535/* SNB eDP training params */
8536/* SNB A-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008537#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8538#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8539#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8540#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008541/* SNB B-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008542#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22)
8543#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22)
8544#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22)
8545#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22)
8546#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22)
8547#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008548
Keith Packard1a2eb462011-11-16 16:26:07 -08008549/* IVB */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008550#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22)
8551#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22)
8552#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22)
8553#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22)
8554#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22)
8555#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22)
8556#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008557
8558/* legacy values */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008559#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22)
8560#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22)
8561#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22)
8562#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22)
8563#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008564
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008565#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008566
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008567#define VLV_PMWGICZ _MMIO(0x1300a4)
Imre Deak9e72b462014-05-05 15:13:55 +03008568
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05308569#define RC6_LOCATION _MMIO(0xD40)
8570#define RC6_CTX_IN_DRAM (1 << 0)
8571#define RC6_CTX_BASE _MMIO(0xD48)
8572#define RC6_CTX_BASE_MASK 0xFFFFFFF0
8573#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
8574#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
8575#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
8576#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
8577#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
8578#define IDLE_TIME_MASK 0xFFFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008579#define FORCEWAKE _MMIO(0xA18C)
8580#define FORCEWAKE_VLV _MMIO(0x1300b0)
8581#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
8582#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
8583#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
8584#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
8585#define FORCEWAKE_ACK _MMIO(0x130090)
8586#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
Imre Deak981a5ae2014-04-14 20:24:22 +03008587#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
8588#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
8589#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
8590
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008591#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
Imre Deak981a5ae2014-04-14 20:24:22 +03008592#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
8593#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
8594#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
8595#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008596#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
8597#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
Daniele Ceraolo Spurioa89a70a2018-03-02 18:15:01 +02008598#define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
8599#define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008600#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
8601#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
8602#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
Daniele Ceraolo Spurioa89a70a2018-03-02 18:15:01 +02008603#define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
8604#define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008605#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
8606#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
Mika Kuoppala71306302017-11-02 11:48:36 +02008607#define FORCEWAKE_KERNEL BIT(0)
8608#define FORCEWAKE_USER BIT(1)
8609#define FORCEWAKE_KERNEL_FALLBACK BIT(15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008610#define FORCEWAKE_MT_ACK _MMIO(0x130040)
8611#define ECOBUS _MMIO(0xa180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008612#define FORCEWAKE_MT_ENABLE (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008613#define VLV_SPAREG2H _MMIO(0xA194)
Akash Goelf2dd7572016-06-27 20:10:01 +05308614#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
8615#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
8616#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
Chris Wilson8fd26852010-12-08 18:40:43 +00008617
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008618#define GTFIFODBG _MMIO(0x120000)
Ville Syrjälä297b32e2016-04-13 21:09:30 +03008619#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
8620#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008621#define GT_FIFO_SBDROPERR (1 << 6)
8622#define GT_FIFO_BLOBDROPERR (1 << 5)
8623#define GT_FIFO_SB_READ_ABORTERR (1 << 4)
8624#define GT_FIFO_DROPERR (1 << 3)
8625#define GT_FIFO_OVFERR (1 << 2)
8626#define GT_FIFO_IAWRERR (1 << 1)
8627#define GT_FIFO_IARDERR (1 << 0)
Ben Widawskydd202c62012-02-09 10:15:18 +01008628
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008629#define GTFIFOCTL _MMIO(0x120008)
Ville Syrjälä46520e22013-11-14 02:00:00 +02008630#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01008631#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Deepak Sa04f90a2015-04-16 08:51:28 +05308632#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
8633#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
Chris Wilson91355832011-03-04 19:22:40 +00008634
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008635#define HSW_IDICR _MMIO(0x9008)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07008636#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
Mika Kuoppala3accaf72016-04-13 17:26:43 +03008637#define HSW_EDRAM_CAP _MMIO(0x120010)
Damien Lespiau2db59d52015-02-03 14:25:14 +00008638#define EDRAM_ENABLED 0x1
Mika Kuoppalac02e85a2016-04-13 17:26:44 +03008639#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
8640#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
8641#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07008642
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008643#define GEN6_UCGCTL1 _MMIO(0x9400)
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03008644# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03008645# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02008646# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02008647# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02008648
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008649#define GEN6_UCGCTL2 _MMIO(0x9404)
Damien Lespiauf9fc42f2015-02-26 18:20:39 +00008650# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
Jesse Barnes0f846f82012-06-14 11:04:47 -07008651# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07008652# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08008653# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08008654# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08008655# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08008656
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008657#define GEN6_UCGCTL3 _MMIO(0x9408)
Robert Braggd7965152016-11-07 19:49:52 +00008658# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
Imre Deak9e72b462014-05-05 15:13:55 +03008659
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008660#define GEN7_UCGCTL4 _MMIO(0x940c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008661#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25)
8662#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14)
Jesse Barnese3f33d42012-06-14 11:04:50 -07008663
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008664#define GEN6_RCGCTL1 _MMIO(0x9410)
8665#define GEN6_RCGCTL2 _MMIO(0x9414)
8666#define GEN6_RSTCTL _MMIO(0x9420)
Imre Deak9e72b462014-05-05 15:13:55 +03008667
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008668#define GEN8_UCGCTL6 _MMIO(0x9430)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008669#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24)
8670#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14)
8671#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02008672
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008673#define GEN6_GFXPAUSE _MMIO(0xA000)
8674#define GEN6_RPNSWREQ _MMIO(0xA008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008675#define GEN6_TURBO_DISABLE (1 << 31)
8676#define GEN6_FREQUENCY(x) ((x) << 25)
8677#define HSW_FREQUENCY(x) ((x) << 24)
8678#define GEN9_FREQUENCY(x) ((x) << 23)
8679#define GEN6_OFFSET(x) ((x) << 19)
8680#define GEN6_AGGRESSIVE_TURBO (0 << 15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008681#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
8682#define GEN6_RC_CONTROL _MMIO(0xA090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008683#define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16)
8684#define GEN6_RC_CTL_RC6p_ENABLE (1 << 17)
8685#define GEN6_RC_CTL_RC6_ENABLE (1 << 18)
8686#define GEN6_RC_CTL_RC1e_ENABLE (1 << 20)
8687#define GEN6_RC_CTL_RC7_ENABLE (1 << 22)
8688#define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24)
8689#define GEN7_RC_CTL_TO_MODE (1 << 28)
8690#define GEN6_RC_CTL_EI_MODE(x) ((x) << 27)
8691#define GEN6_RC_CTL_HW_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008692#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
8693#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
8694#define GEN6_RPSTAT1 _MMIO(0xA01C)
Jesse Barnesccab5c82011-01-18 15:49:25 -08008695#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08008696#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05308697#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08008698#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08008699#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05308700#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008701#define GEN6_RP_CONTROL _MMIO(0xA024)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008702#define GEN6_RP_MEDIA_TURBO (1 << 11)
8703#define GEN6_RP_MEDIA_MODE_MASK (3 << 9)
8704#define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9)
8705#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9)
8706#define GEN6_RP_MEDIA_HW_MODE (1 << 9)
8707#define GEN6_RP_MEDIA_SW_MODE (0 << 9)
8708#define GEN6_RP_MEDIA_IS_GFX (1 << 8)
8709#define GEN6_RP_ENABLE (1 << 7)
8710#define GEN6_RP_UP_IDLE_MIN (0x1 << 3)
8711#define GEN6_RP_UP_BUSY_AVG (0x2 << 3)
8712#define GEN6_RP_UP_BUSY_CONT (0x4 << 3)
8713#define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0)
8714#define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008715#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
8716#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
8717#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
Chris Wilson7466c292016-08-15 09:49:33 +01008718#define GEN6_RP_EI_MASK 0xffffff
8719#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008720#define GEN6_RP_CUR_UP _MMIO(0xA054)
Chris Wilson7466c292016-08-15 09:49:33 +01008721#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008722#define GEN6_RP_PREV_UP _MMIO(0xA058)
8723#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
Chris Wilson7466c292016-08-15 09:49:33 +01008724#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008725#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
8726#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
8727#define GEN6_RP_UP_EI _MMIO(0xA068)
8728#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
8729#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
8730#define GEN6_RPDEUHWTC _MMIO(0xA080)
8731#define GEN6_RPDEUC _MMIO(0xA084)
8732#define GEN6_RPDEUCSW _MMIO(0xA088)
8733#define GEN6_RC_STATE _MMIO(0xA094)
Imre Deakfc619842016-06-29 19:13:55 +03008734#define RC_SW_TARGET_STATE_SHIFT 16
8735#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008736#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
8737#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
8738#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07008739#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008740#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
8741#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
8742#define GEN6_RC_SLEEP _MMIO(0xA0B0)
8743#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
8744#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
8745#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
8746#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
8747#define VLV_RCEDATA _MMIO(0xA0BC)
8748#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
8749#define GEN6_PMINTRMSK _MMIO(0xA168)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008750#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31)
8751#define ARAT_EXPIRED_INTRMSK (1 << 9)
Imre Deakfc619842016-06-29 19:13:55 +03008752#define GEN8_MISC_CTRL0 _MMIO(0xA180)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008753#define VLV_PWRDWNUPCTL _MMIO(0xA294)
8754#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
8755#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
8756#define GEN9_PG_ENABLE _MMIO(0xA210)
Mika Kuoppala2ea74142019-04-10 13:59:19 +03008757#define GEN9_RENDER_PG_ENABLE REG_BIT(0)
8758#define GEN9_MEDIA_PG_ENABLE REG_BIT(1)
8759#define GEN11_MEDIA_SAMPLER_PG_ENABLE REG_BIT(2)
Imre Deakfc619842016-06-29 19:13:55 +03008760#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
8761#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
8762#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
Chris Wilson8fd26852010-12-08 18:40:43 +00008763
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008764#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05308765#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
8766#define PIXEL_OVERLAP_CNT_SHIFT 30
8767
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008768#define GEN6_PMISR _MMIO(0x44020)
8769#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
8770#define GEN6_PMIIR _MMIO(0x44028)
8771#define GEN6_PMIER _MMIO(0x4402C)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008772#define GEN6_PM_MBOX_EVENT (1 << 25)
8773#define GEN6_PM_THERMAL_EVENT (1 << 24)
Mika Kuoppala917dc6b2019-04-10 13:59:22 +03008774
8775/*
8776 * For Gen11 these are in the upper word of the GPM_WGBOXPERF
8777 * registers. Shifting is handled on accessing the imr and ier.
8778 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008779#define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6)
8780#define GEN6_PM_RP_UP_THRESHOLD (1 << 5)
8781#define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4)
8782#define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2)
8783#define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1)
Chris Wilson4668f692018-08-02 11:06:30 +01008784#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_EI_EXPIRED | \
8785 GEN6_PM_RP_UP_THRESHOLD | \
8786 GEN6_PM_RP_DOWN_EI_EXPIRED | \
8787 GEN6_PM_RP_DOWN_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07008788 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00008789
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008790#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03008791#define GEN7_GT_SCRATCH_REG_NUM 8
8792
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008793#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008794#define VLV_GFX_CLK_STATUS_BIT (1 << 3)
8795#define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2)
Deepak S76c3552f2014-01-30 23:08:16 +05308796
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008797#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
8798#define VLV_COUNTER_CONTROL _MMIO(0x138104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008799#define VLV_COUNT_RANGE_HIGH (1 << 15)
8800#define VLV_MEDIA_RC0_COUNT_EN (1 << 5)
8801#define VLV_RENDER_RC0_COUNT_EN (1 << 4)
8802#define VLV_MEDIA_RC6_COUNT_EN (1 << 1)
8803#define VLV_RENDER_RC6_COUNT_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008804#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
8805#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
8806#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
Imre Deak9cc19be2014-04-14 20:24:24 +03008807
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008808#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
8809#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
8810#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
8811#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
Ben Widawskycce66a22012-03-27 18:59:38 -07008812
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008813#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008814#define GEN6_PCODE_READY (1 << 31)
Lyude87660502016-08-17 15:55:53 -04008815#define GEN6_PCODE_ERROR_MASK 0xFF
8816#define GEN6_PCODE_SUCCESS 0x0
8817#define GEN6_PCODE_ILLEGAL_CMD 0x1
8818#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
8819#define GEN6_PCODE_TIMEOUT 0x3
8820#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
8821#define GEN7_PCODE_TIMEOUT 0x2
8822#define GEN7_PCODE_ILLEGAL_DATA 0x3
8823#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03008824#define GEN6_PCODE_WRITE_RC6VIDS 0x4
8825#define GEN6_PCODE_READ_RC6VIDS 0x5
Damien Lespiau9043ae02015-04-30 16:39:18 +01008826#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
8827#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03008828#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
Damien Lespiau57520bc2015-04-30 16:39:19 +01008829#define GEN9_PCODE_READ_MEM_LATENCY 0x6
8830#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
8831#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
8832#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
8833#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
Sean Paulee5e5e72018-01-08 14:55:39 -05008834#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01008835#define SKL_PCODE_CDCLK_CONTROL 0x7
8836#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
8837#define SKL_CDCLK_READY_FOR_CHANGE 0x1
Damien Lespiau9043ae02015-04-30 16:39:18 +01008838#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
8839#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8840#define GEN6_READ_OC_PARAMS 0xc
Ville Syrjäläc457d9c2019-05-24 18:36:14 +03008841#define ICL_PCODE_MEM_SUBSYSYSTEM_INFO 0xd
8842#define ICL_PCODE_MEM_SS_READ_GLOBAL_INFO (0x0 << 8)
8843#define ICL_PCODE_MEM_SS_READ_QGV_POINT_INFO(point) (((point) << 16) | (0x1 << 8))
Paulo Zanoni515b2392013-09-10 19:36:37 -03008844#define GEN6_PCODE_READ_D_COMP 0x10
8845#define GEN6_PCODE_WRITE_D_COMP 0x11
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308846#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
Ben Widawsky2a114cc2013-11-02 21:07:47 -07008847#define DISPLAY_IPS_CONTROL 0x19
Ville Syrjälä61843f02017-09-12 18:34:11 +03008848 /* See also IPS_CTL */
8849#define IPS_PCODE_CONTROL (1 << 30)
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03008850#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Lyude656d1b82016-08-17 15:55:54 -04008851#define GEN9_PCODE_SAGV_CONTROL 0x21
8852#define GEN9_SAGV_DISABLE 0x0
8853#define GEN9_SAGV_IS_DISABLED 0x1
8854#define GEN9_SAGV_ENABLE 0x3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008855#define GEN6_PCODE_DATA _MMIO(0x138128)
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07008856#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01008857#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008858#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
Chris Wilson8fd26852010-12-08 18:40:43 +00008859
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008860#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008861#define GEN6_CORE_CPD_STATE_MASK (7 << 4)
Ben Widawsky4d855292011-12-12 19:34:16 -08008862#define GEN6_RCn_MASK 7
8863#define GEN6_RC0 0
8864#define GEN6_RC3 2
8865#define GEN6_RC6 3
8866#define GEN6_RC7 4
8867
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008868#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02008869#define GEN8_LSLICESTAT_MASK 0x7
8870
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008871#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
8872#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008873#define CHV_SS_PG_ENABLE (1 << 1)
8874#define CHV_EU08_PG_ENABLE (1 << 9)
8875#define CHV_EU19_PG_ENABLE (1 << 17)
8876#define CHV_EU210_PG_ENABLE (1 << 25)
Jeff McGee5575f032015-02-27 10:22:32 -08008877
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008878#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
8879#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008880#define CHV_EU311_PG_ENABLE (1 << 1)
Jeff McGee5575f032015-02-27 10:22:32 -08008881
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008882#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008883#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
8884 ((slice) % 3) * 0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008885#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008886#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2))
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008887#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008888
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008889#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008890#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
8891 ((slice) % 3) * 0x8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008892#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008893#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
8894 ((slice) % 3) * 0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008895#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
8896#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
8897#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
8898#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
8899#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
8900#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
8901#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
8902#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
8903
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008904#define GEN7_MISCCPCTL _MMIO(0x9424)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008905#define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0)
8906#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2)
8907#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4)
8908#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6)
Ben Widawskye3689192012-05-25 16:56:22 -07008909
Oscar Mateo5bcebe72018-05-08 14:29:25 -07008910#define GEN8_GARBCNTL _MMIO(0xB004)
8911#define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7)
8912#define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22)
Oscar Mateod41bab62018-05-08 14:29:26 -07008913#define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0)
8914#define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0)
8915
8916#define GEN11_GLBLINVL _MMIO(0xB404)
8917#define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5)
8918#define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5)
Arun Siluvery245d9662015-08-03 20:24:56 +01008919
Oscar Mateod65dc3e2018-05-08 14:29:24 -07008920#define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550)
8921#define DFR_DISABLE (1 << 9)
8922
Oscar Mateof4a35712018-05-08 14:29:27 -07008923#define GEN11_GACB_PERF_CTRL _MMIO(0x4B80)
8924#define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0)
8925#define GEN11_HASH_CTRL_BIT0 (1 << 0)
8926#define GEN11_HASH_CTRL_BIT4 (1 << 12)
8927
Oscar Mateo6b967dc2018-05-08 14:29:29 -07008928#define GEN11_LSN_UNSLCVC _MMIO(0xB43C)
8929#define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9)
8930#define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7)
8931
Oscar Mateof57f9372018-10-30 01:45:04 -07008932#define GEN10_SAMPLER_MODE _MMIO(0xE18C)
Dongwon Kim397049a2019-04-25 06:50:05 +01008933#define GEN11_SAMPLER_ENABLE_HEADLESS_MSG REG_BIT(5)
Oscar Mateof57f9372018-10-30 01:45:04 -07008934
Ben Widawskye3689192012-05-25 16:56:22 -07008935/* IVYBRIDGE DPF */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008936#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008937#define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14)
8938#define GEN7_PARITY_ERROR_VALID (1 << 13)
8939#define GEN7_L3CDERRST1_BANK_MASK (3 << 11)
8940#define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8)
Ben Widawskye3689192012-05-25 16:56:22 -07008941#define GEN7_PARITY_ERROR_ROW(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008942 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
Ben Widawskye3689192012-05-25 16:56:22 -07008943#define GEN7_PARITY_ERROR_BANK(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008944 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
Ben Widawskye3689192012-05-25 16:56:22 -07008945#define GEN7_PARITY_ERROR_SUBBANK(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008946 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008947#define GEN7_L3CDERRST1_ENABLE (1 << 7)
Ben Widawskye3689192012-05-25 16:56:22 -07008948
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008949#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
Ben Widawskyb9524a12012-05-25 16:56:24 -07008950#define GEN7_L3LOG_SIZE 0x80
8951
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008952#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
8953#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008954#define GEN7_MAX_PS_THREAD_DEP (8 << 12)
8955#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10)
8956#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4)
8957#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3)
Jesse Barnes12f33822012-10-25 12:15:45 -07008958
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008959#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008960#define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5)
8961#define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00008962
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008963#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008964#define FLOW_CONTROL_ENABLE (1 << 15)
8965#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1 << 8)
8966#define STALL_DOP_GATING_DISABLE (1 << 5)
8967#define THROTTLE_12_5 (7 << 2)
8968#define DISABLE_EARLY_EOT (1 << 1)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08008969
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008970#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
8971#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
Oscar Mateo3c7ab272018-05-25 15:05:29 -07008972#define DOP_CLOCK_GATING_DISABLE (1 << 0)
8973#define PUSH_CONSTANT_DEREF_DISABLE (1 << 8)
8974#define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1)
Jesse Barnes8ab43972012-10-25 12:15:42 -07008975
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008976#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07008977#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
8978
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008979#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008980#define GEN8_ST_PO_DISABLE (1 << 13)
Robert Beckett6b6d5622015-09-08 10:31:52 +01008981
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008982#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008983#define HSW_SAMPLE_C_PERFORMANCE (1 << 9)
8984#define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8)
8985#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5)
8986#define CNL_FAST_ANISO_L1_BANKING_FIX (1 << 4)
8987#define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08008988
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008989#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008990#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1 << 8)
8991#define GEN9_ENABLE_YV12_BUGFIX (1 << 4)
8992#define GEN9_ENABLE_GPGPU_PREEMPTION (1 << 2)
Nick Hoathcac23df2015-02-05 10:47:22 +00008993
Jani Nikulac46f1112014-10-27 16:26:52 +02008994/* Audio */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02008995#define G4X_AUD_VID_DID _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02008996#define INTEL_AUDIO_DEVCL 0x808629FB
8997#define INTEL_AUDIO_DEVBLC 0x80862801
8998#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08008999
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009000#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
Jani Nikulac46f1112014-10-27 16:26:52 +02009001#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
9002#define G4X_ELDV_DEVCTG (1 << 14)
9003#define G4X_ELD_ADDR_MASK (0xf << 5)
9004#define G4X_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009005#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
Wu Fengguange0dac652011-09-05 14:25:34 +08009006
Jani Nikulac46f1112014-10-27 16:26:52 +02009007#define _IBX_HDMIW_HDMIEDID_A 0xE2050
9008#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009009#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
9010 _IBX_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009011#define _IBX_AUD_CNTL_ST_A 0xE20B4
9012#define _IBX_AUD_CNTL_ST_B 0xE21B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009013#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
9014 _IBX_AUD_CNTL_ST_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009015#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
9016#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
9017#define IBX_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009018#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
Jani Nikula82910ac2014-10-27 16:26:59 +02009019#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
9020#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08009021
Jani Nikulac46f1112014-10-27 16:26:52 +02009022#define _CPT_HDMIW_HDMIEDID_A 0xE5050
9023#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009024#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009025#define _CPT_AUD_CNTL_ST_A 0xE50B4
9026#define _CPT_AUD_CNTL_ST_B 0xE51B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009027#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
9028#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
Wu Fengguange0dac652011-09-05 14:25:34 +08009029
Jani Nikulac46f1112014-10-27 16:26:52 +02009030#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
9031#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009032#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009033#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
9034#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009035#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
9036#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04009037
Eric Anholtae662d32012-01-03 09:23:29 -08009038/* These are the 4 32-bit write offset registers for each stream
9039 * output buffer. It determines the offset from the
9040 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
9041 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009042#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
Eric Anholtae662d32012-01-03 09:23:29 -08009043
Jani Nikulac46f1112014-10-27 16:26:52 +02009044#define _IBX_AUD_CONFIG_A 0xe2000
9045#define _IBX_AUD_CONFIG_B 0xe2100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009046#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009047#define _CPT_AUD_CONFIG_A 0xe5000
9048#define _CPT_AUD_CONFIG_B 0xe5100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009049#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009050#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
9051#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009052#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04009053
Wu Fengguangb6daa022012-01-06 14:41:31 -06009054#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
9055#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
9056#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02009057#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06009058#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02009059#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Jani Nikula25613892016-10-10 18:04:06 +03009060#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
9061#define AUD_CONFIG_N(n) \
9062 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
9063 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
Wu Fengguangb6daa022012-01-06 14:41:31 -06009064#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03009065#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
9066#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
9067#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
9068#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
9069#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
9070#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
9071#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
9072#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
9073#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
9074#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
9075#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06009076#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
9077
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009078/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02009079#define _HSW_AUD_CONFIG_A 0x65000
9080#define _HSW_AUD_CONFIG_B 0x65100
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009081#define HSW_AUD_CFG(trans) _MMIO_TRANS(trans, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009082
Jani Nikulac46f1112014-10-27 16:26:52 +02009083#define _HSW_AUD_MISC_CTRL_A 0x65010
9084#define _HSW_AUD_MISC_CTRL_B 0x65110
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009085#define HSW_AUD_MISC_CTRL(trans) _MMIO_TRANS(trans, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009086
Libin Yang6014ac12016-10-25 17:54:18 +03009087#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
9088#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009089#define HSW_AUD_M_CTS_ENABLE(trans) _MMIO_TRANS(trans, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
Libin Yang6014ac12016-10-25 17:54:18 +03009090#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
9091#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
9092#define AUD_CONFIG_M_MASK 0xfffff
9093
Jani Nikulac46f1112014-10-27 16:26:52 +02009094#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
9095#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009096#define HSW_AUD_DIP_ELD_CTRL(trans) _MMIO_TRANS(trans, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009097
9098/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02009099#define _HSW_AUD_DIG_CNVT_1 0x65080
9100#define _HSW_AUD_DIG_CNVT_2 0x65180
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009101#define AUD_DIG_CNVT(trans) _MMIO_TRANS(trans, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
Jani Nikulac46f1112014-10-27 16:26:52 +02009102#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009103
Jani Nikulac46f1112014-10-27 16:26:52 +02009104#define _HSW_AUD_EDID_DATA_A 0x65050
9105#define _HSW_AUD_EDID_DATA_B 0x65150
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009106#define HSW_AUD_EDID_DATA(trans) _MMIO_TRANS(trans, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009107
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009108#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
9109#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
Jani Nikula82910ac2014-10-27 16:26:59 +02009110#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
9111#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
9112#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
9113#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009114
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009115#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
Lu, Han632f3ab2015-05-05 09:05:47 +08009116#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
9117
Imre Deak9c3a16c2017-08-14 18:15:30 +03009118/*
Imre Deak75e39682018-08-06 12:58:39 +03009119 * HSW - ICL power wells
9120 *
9121 * Platforms have up to 3 power well control register sets, each set
9122 * controlling up to 16 power wells via a request/status HW flag tuple:
9123 * - main (HSW_PWR_WELL_CTL[1-4])
9124 * - AUX (ICL_PWR_WELL_CTL_AUX[1-4])
9125 * - DDI (ICL_PWR_WELL_CTL_DDI[1-4])
9126 * Each control register set consists of up to 4 registers used by different
9127 * sources that can request a power well to be enabled:
9128 * - BIOS (HSW_PWR_WELL_CTL1/ICL_PWR_WELL_CTL_AUX1/ICL_PWR_WELL_CTL_DDI1)
9129 * - DRIVER (HSW_PWR_WELL_CTL2/ICL_PWR_WELL_CTL_AUX2/ICL_PWR_WELL_CTL_DDI2)
9130 * - KVMR (HSW_PWR_WELL_CTL3) (only in the main register set)
9131 * - DEBUG (HSW_PWR_WELL_CTL4/ICL_PWR_WELL_CTL_AUX4/ICL_PWR_WELL_CTL_DDI4)
Imre Deak9c3a16c2017-08-14 18:15:30 +03009132 */
Imre Deak75e39682018-08-06 12:58:39 +03009133#define HSW_PWR_WELL_CTL1 _MMIO(0x45400)
9134#define HSW_PWR_WELL_CTL2 _MMIO(0x45404)
9135#define HSW_PWR_WELL_CTL3 _MMIO(0x45408)
9136#define HSW_PWR_WELL_CTL4 _MMIO(0x4540C)
9137#define HSW_PWR_WELL_CTL_REQ(pw_idx) (0x2 << ((pw_idx) * 2))
9138#define HSW_PWR_WELL_CTL_STATE(pw_idx) (0x1 << ((pw_idx) * 2))
Imre Deak9c3a16c2017-08-14 18:15:30 +03009139
Imre Deak75e39682018-08-06 12:58:39 +03009140/* HSW/BDW power well */
9141#define HSW_PW_CTL_IDX_GLOBAL 15
9142
9143/* SKL/BXT/GLK/CNL power wells */
9144#define SKL_PW_CTL_IDX_PW_2 15
9145#define SKL_PW_CTL_IDX_PW_1 14
9146#define CNL_PW_CTL_IDX_AUX_F 12
9147#define CNL_PW_CTL_IDX_AUX_D 11
9148#define GLK_PW_CTL_IDX_AUX_C 10
9149#define GLK_PW_CTL_IDX_AUX_B 9
9150#define GLK_PW_CTL_IDX_AUX_A 8
9151#define CNL_PW_CTL_IDX_DDI_F 6
9152#define SKL_PW_CTL_IDX_DDI_D 4
9153#define SKL_PW_CTL_IDX_DDI_C 3
9154#define SKL_PW_CTL_IDX_DDI_B 2
9155#define SKL_PW_CTL_IDX_DDI_A_E 1
9156#define GLK_PW_CTL_IDX_DDI_A 1
9157#define SKL_PW_CTL_IDX_MISC_IO 0
9158
Imre Deak656409b2019-07-11 10:31:02 -07009159/* ICL/TGL - power wells */
Mika Kahola1db27a72019-07-11 10:31:03 -07009160#define TGL_PW_CTL_IDX_PW_5 4
Imre Deak75e39682018-08-06 12:58:39 +03009161#define ICL_PW_CTL_IDX_PW_4 3
9162#define ICL_PW_CTL_IDX_PW_3 2
9163#define ICL_PW_CTL_IDX_PW_2 1
9164#define ICL_PW_CTL_IDX_PW_1 0
9165
9166#define ICL_PWR_WELL_CTL_AUX1 _MMIO(0x45440)
9167#define ICL_PWR_WELL_CTL_AUX2 _MMIO(0x45444)
9168#define ICL_PWR_WELL_CTL_AUX4 _MMIO(0x4544C)
Imre Deak656409b2019-07-11 10:31:02 -07009169#define TGL_PW_CTL_IDX_AUX_TBT6 14
9170#define TGL_PW_CTL_IDX_AUX_TBT5 13
9171#define TGL_PW_CTL_IDX_AUX_TBT4 12
Imre Deak75e39682018-08-06 12:58:39 +03009172#define ICL_PW_CTL_IDX_AUX_TBT4 11
Imre Deak656409b2019-07-11 10:31:02 -07009173#define TGL_PW_CTL_IDX_AUX_TBT3 11
Imre Deak75e39682018-08-06 12:58:39 +03009174#define ICL_PW_CTL_IDX_AUX_TBT3 10
Imre Deak656409b2019-07-11 10:31:02 -07009175#define TGL_PW_CTL_IDX_AUX_TBT2 10
Imre Deak75e39682018-08-06 12:58:39 +03009176#define ICL_PW_CTL_IDX_AUX_TBT2 9
Imre Deak656409b2019-07-11 10:31:02 -07009177#define TGL_PW_CTL_IDX_AUX_TBT1 9
Imre Deak75e39682018-08-06 12:58:39 +03009178#define ICL_PW_CTL_IDX_AUX_TBT1 8
Imre Deak656409b2019-07-11 10:31:02 -07009179#define TGL_PW_CTL_IDX_AUX_TC6 8
9180#define TGL_PW_CTL_IDX_AUX_TC5 7
9181#define TGL_PW_CTL_IDX_AUX_TC4 6
Imre Deak75e39682018-08-06 12:58:39 +03009182#define ICL_PW_CTL_IDX_AUX_F 5
Imre Deak656409b2019-07-11 10:31:02 -07009183#define TGL_PW_CTL_IDX_AUX_TC3 5
Imre Deak75e39682018-08-06 12:58:39 +03009184#define ICL_PW_CTL_IDX_AUX_E 4
Imre Deak656409b2019-07-11 10:31:02 -07009185#define TGL_PW_CTL_IDX_AUX_TC2 4
Imre Deak75e39682018-08-06 12:58:39 +03009186#define ICL_PW_CTL_IDX_AUX_D 3
Imre Deak656409b2019-07-11 10:31:02 -07009187#define TGL_PW_CTL_IDX_AUX_TC1 3
Imre Deak75e39682018-08-06 12:58:39 +03009188#define ICL_PW_CTL_IDX_AUX_C 2
9189#define ICL_PW_CTL_IDX_AUX_B 1
9190#define ICL_PW_CTL_IDX_AUX_A 0
9191
9192#define ICL_PWR_WELL_CTL_DDI1 _MMIO(0x45450)
9193#define ICL_PWR_WELL_CTL_DDI2 _MMIO(0x45454)
9194#define ICL_PWR_WELL_CTL_DDI4 _MMIO(0x4545C)
Imre Deak656409b2019-07-11 10:31:02 -07009195#define TGL_PW_CTL_IDX_DDI_TC6 8
9196#define TGL_PW_CTL_IDX_DDI_TC5 7
9197#define TGL_PW_CTL_IDX_DDI_TC4 6
Imre Deak75e39682018-08-06 12:58:39 +03009198#define ICL_PW_CTL_IDX_DDI_F 5
Imre Deak656409b2019-07-11 10:31:02 -07009199#define TGL_PW_CTL_IDX_DDI_TC3 5
Imre Deak75e39682018-08-06 12:58:39 +03009200#define ICL_PW_CTL_IDX_DDI_E 4
Imre Deak656409b2019-07-11 10:31:02 -07009201#define TGL_PW_CTL_IDX_DDI_TC2 4
Imre Deak75e39682018-08-06 12:58:39 +03009202#define ICL_PW_CTL_IDX_DDI_D 3
Imre Deak656409b2019-07-11 10:31:02 -07009203#define TGL_PW_CTL_IDX_DDI_TC1 3
Imre Deak75e39682018-08-06 12:58:39 +03009204#define ICL_PW_CTL_IDX_DDI_C 2
9205#define ICL_PW_CTL_IDX_DDI_B 1
9206#define ICL_PW_CTL_IDX_DDI_A 0
9207
9208/* HSW - power well misc debug registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009209#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009210#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31)
9211#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20)
9212#define HSW_PWR_WELL_FORCE_ON (1 << 19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009213#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03009214
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00009215/* SKL Fuse Status */
Imre Deakb2891eb2017-07-11 23:42:35 +03009216enum skl_power_gate {
9217 SKL_PG0,
9218 SKL_PG1,
9219 SKL_PG2,
Imre Deak1a260e12018-08-06 12:58:43 +03009220 ICL_PG3,
9221 ICL_PG4,
Imre Deakb2891eb2017-07-11 23:42:35 +03009222};
9223
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009224#define SKL_FUSE_STATUS _MMIO(0x42000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009225#define SKL_FUSE_DOWNLOAD_STATUS (1 << 31)
Imre Deak75e39682018-08-06 12:58:39 +03009226/*
9227 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9228 * SKL_DISP_PW1_IDX..SKL_DISP_PW2_IDX -> PG1..PG2
9229 */
9230#define SKL_PW_CTL_IDX_TO_PG(pw_idx) \
9231 ((pw_idx) - SKL_PW_CTL_IDX_PW_1 + SKL_PG1)
9232/*
9233 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9234 * ICL_DISP_PW1_IDX..ICL_DISP_PW4_IDX -> PG1..PG4
9235 */
9236#define ICL_PW_CTL_IDX_TO_PG(pw_idx) \
9237 ((pw_idx) - ICL_PW_CTL_IDX_PW_1 + SKL_PG1)
Imre Deakb2891eb2017-07-11 23:42:35 +03009238#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00009239
Imre Deak75e39682018-08-06 12:58:39 +03009240#define _CNL_AUX_REG_IDX(pw_idx) ((pw_idx) - GLK_PW_CTL_IDX_AUX_B)
Lucas De Marchiddd39e42017-11-28 14:05:53 -08009241#define _CNL_AUX_ANAOVRD1_B 0x162250
9242#define _CNL_AUX_ANAOVRD1_C 0x162210
9243#define _CNL_AUX_ANAOVRD1_D 0x1622D0
Rodrigo Vivib1ae6a82018-01-29 15:22:16 -08009244#define _CNL_AUX_ANAOVRD1_F 0x162A90
Imre Deak75e39682018-08-06 12:58:39 +03009245#define CNL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw_idx), \
Lucas De Marchiddd39e42017-11-28 14:05:53 -08009246 _CNL_AUX_ANAOVRD1_B, \
9247 _CNL_AUX_ANAOVRD1_C, \
Rodrigo Vivib1ae6a82018-01-29 15:22:16 -08009248 _CNL_AUX_ANAOVRD1_D, \
9249 _CNL_AUX_ANAOVRD1_F))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009250#define CNL_AUX_ANAOVRD1_ENABLE (1 << 16)
9251#define CNL_AUX_ANAOVRD1_LDO_BYPASS (1 << 23)
Lucas De Marchiddd39e42017-11-28 14:05:53 -08009252
Lucas De Marchiffd7e322018-10-12 14:57:58 -07009253#define _ICL_AUX_REG_IDX(pw_idx) ((pw_idx) - ICL_PW_CTL_IDX_AUX_A)
9254#define _ICL_AUX_ANAOVRD1_A 0x162398
9255#define _ICL_AUX_ANAOVRD1_B 0x6C398
Lucas De Marchideea06b2019-07-11 14:35:17 -07009256#define _TGL_AUX_ANAOVRD1_C 0x160398
Lucas De Marchiffd7e322018-10-12 14:57:58 -07009257#define ICL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_ICL_AUX_REG_IDX(pw_idx), \
9258 _ICL_AUX_ANAOVRD1_A, \
Lucas De Marchideea06b2019-07-11 14:35:17 -07009259 _ICL_AUX_ANAOVRD1_B, \
9260 _TGL_AUX_ANAOVRD1_C))
Lucas De Marchiffd7e322018-10-12 14:57:58 -07009261#define ICL_AUX_ANAOVRD1_LDO_BYPASS (1 << 7)
9262#define ICL_AUX_ANAOVRD1_ENABLE (1 << 0)
9263
Sean Paulee5e5e72018-01-08 14:55:39 -05009264/* HDCP Key Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05309265#define HDCP_KEY_CONF _MMIO(0x66c00)
Sean Paulee5e5e72018-01-08 14:55:39 -05009266#define HDCP_AKSV_SEND_TRIGGER BIT(31)
9267#define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
Ramalingam Cfdddd082018-01-18 11:18:05 +05309268#define HDCP_KEY_LOAD_TRIGGER BIT(8)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309269#define HDCP_KEY_STATUS _MMIO(0x66c04)
9270#define HDCP_FUSE_IN_PROGRESS BIT(7)
Sean Paulee5e5e72018-01-08 14:55:39 -05009271#define HDCP_FUSE_ERROR BIT(6)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309272#define HDCP_FUSE_DONE BIT(5)
9273#define HDCP_KEY_LOAD_STATUS BIT(1)
Sean Paulee5e5e72018-01-08 14:55:39 -05009274#define HDCP_KEY_LOAD_DONE BIT(0)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309275#define HDCP_AKSV_LO _MMIO(0x66c10)
9276#define HDCP_AKSV_HI _MMIO(0x66c14)
Sean Paulee5e5e72018-01-08 14:55:39 -05009277
9278/* HDCP Repeater Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05309279#define HDCP_REP_CTL _MMIO(0x66d00)
9280#define HDCP_DDIB_REP_PRESENT BIT(30)
9281#define HDCP_DDIA_REP_PRESENT BIT(29)
9282#define HDCP_DDIC_REP_PRESENT BIT(28)
9283#define HDCP_DDID_REP_PRESENT BIT(27)
9284#define HDCP_DDIF_REP_PRESENT BIT(26)
9285#define HDCP_DDIE_REP_PRESENT BIT(25)
Sean Paulee5e5e72018-01-08 14:55:39 -05009286#define HDCP_DDIB_SHA1_M0 (1 << 20)
9287#define HDCP_DDIA_SHA1_M0 (2 << 20)
9288#define HDCP_DDIC_SHA1_M0 (3 << 20)
9289#define HDCP_DDID_SHA1_M0 (4 << 20)
9290#define HDCP_DDIF_SHA1_M0 (5 << 20)
9291#define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
Ramalingam C2834d9d2018-02-03 03:39:10 +05309292#define HDCP_SHA1_BUSY BIT(16)
Sean Paulee5e5e72018-01-08 14:55:39 -05009293#define HDCP_SHA1_READY BIT(17)
9294#define HDCP_SHA1_COMPLETE BIT(18)
9295#define HDCP_SHA1_V_MATCH BIT(19)
9296#define HDCP_SHA1_TEXT_32 (1 << 1)
9297#define HDCP_SHA1_COMPLETE_HASH (2 << 1)
9298#define HDCP_SHA1_TEXT_24 (4 << 1)
9299#define HDCP_SHA1_TEXT_16 (5 << 1)
9300#define HDCP_SHA1_TEXT_8 (6 << 1)
9301#define HDCP_SHA1_TEXT_0 (7 << 1)
9302#define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
9303#define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
9304#define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
9305#define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
9306#define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009307#define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + (h) * 4))
Ramalingam C2834d9d2018-02-03 03:39:10 +05309308#define HDCP_SHA_TEXT _MMIO(0x66d18)
Sean Paulee5e5e72018-01-08 14:55:39 -05009309
9310/* HDCP Auth Registers */
9311#define _PORTA_HDCP_AUTHENC 0x66800
9312#define _PORTB_HDCP_AUTHENC 0x66500
9313#define _PORTC_HDCP_AUTHENC 0x66600
9314#define _PORTD_HDCP_AUTHENC 0x66700
9315#define _PORTE_HDCP_AUTHENC 0x66A00
9316#define _PORTF_HDCP_AUTHENC 0x66900
9317#define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
9318 _PORTA_HDCP_AUTHENC, \
9319 _PORTB_HDCP_AUTHENC, \
9320 _PORTC_HDCP_AUTHENC, \
9321 _PORTD_HDCP_AUTHENC, \
9322 _PORTE_HDCP_AUTHENC, \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009323 _PORTF_HDCP_AUTHENC) + (x))
Ramalingam C2834d9d2018-02-03 03:39:10 +05309324#define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
9325#define HDCP_CONF_CAPTURE_AN BIT(0)
9326#define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
9327#define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
9328#define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
9329#define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
9330#define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
9331#define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
9332#define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
9333#define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
Sean Paulee5e5e72018-01-08 14:55:39 -05009334#define HDCP_STATUS_STREAM_A_ENC BIT(31)
9335#define HDCP_STATUS_STREAM_B_ENC BIT(30)
9336#define HDCP_STATUS_STREAM_C_ENC BIT(29)
9337#define HDCP_STATUS_STREAM_D_ENC BIT(28)
9338#define HDCP_STATUS_AUTH BIT(21)
9339#define HDCP_STATUS_ENC BIT(20)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309340#define HDCP_STATUS_RI_MATCH BIT(19)
9341#define HDCP_STATUS_R0_READY BIT(18)
9342#define HDCP_STATUS_AN_READY BIT(17)
Sean Paulee5e5e72018-01-08 14:55:39 -05009343#define HDCP_STATUS_CIPHER BIT(16)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009344#define HDCP_STATUS_FRAME_CNT(x) (((x) >> 8) & 0xff)
Sean Paulee5e5e72018-01-08 14:55:39 -05009345
Ramalingam C3ab0a6e2018-10-29 15:15:51 +05309346/* HDCP2.2 Registers */
9347#define _PORTA_HDCP2_BASE 0x66800
9348#define _PORTB_HDCP2_BASE 0x66500
9349#define _PORTC_HDCP2_BASE 0x66600
9350#define _PORTD_HDCP2_BASE 0x66700
9351#define _PORTE_HDCP2_BASE 0x66A00
9352#define _PORTF_HDCP2_BASE 0x66900
9353#define _PORT_HDCP2_BASE(port, x) _MMIO(_PICK((port), \
9354 _PORTA_HDCP2_BASE, \
9355 _PORTB_HDCP2_BASE, \
9356 _PORTC_HDCP2_BASE, \
9357 _PORTD_HDCP2_BASE, \
9358 _PORTE_HDCP2_BASE, \
9359 _PORTF_HDCP2_BASE) + (x))
9360
9361#define HDCP2_AUTH_DDI(port) _PORT_HDCP2_BASE(port, 0x98)
9362#define AUTH_LINK_AUTHENTICATED BIT(31)
9363#define AUTH_LINK_TYPE BIT(30)
9364#define AUTH_FORCE_CLR_INPUTCTR BIT(19)
9365#define AUTH_CLR_KEYS BIT(18)
9366
9367#define HDCP2_CTL_DDI(port) _PORT_HDCP2_BASE(port, 0xB0)
9368#define CTL_LINK_ENCRYPTION_REQ BIT(31)
9369
9370#define HDCP2_STATUS_DDI(port) _PORT_HDCP2_BASE(port, 0xB4)
9371#define STREAM_ENCRYPTION_STATUS_A BIT(31)
9372#define STREAM_ENCRYPTION_STATUS_B BIT(30)
9373#define STREAM_ENCRYPTION_STATUS_C BIT(29)
9374#define LINK_TYPE_STATUS BIT(22)
9375#define LINK_AUTH_STATUS BIT(21)
9376#define LINK_ENCRYPTION_STATUS BIT(20)
9377
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03009378/* Per-pipe DDI Function Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009379#define _TRANS_DDI_FUNC_CTL_A 0x60400
9380#define _TRANS_DDI_FUNC_CTL_B 0x61400
9381#define _TRANS_DDI_FUNC_CTL_C 0x62400
Lucas De Marchif1f1d4f2019-07-11 10:30:55 -07009382#define _TRANS_DDI_FUNC_CTL_D 0x63400
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009383#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
Madhav Chauhan49edbd42018-10-15 17:28:00 +03009384#define _TRANS_DDI_FUNC_CTL_DSI0 0x6b400
9385#define _TRANS_DDI_FUNC_CTL_DSI1 0x6bc00
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009386#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02009387
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009388#define TRANS_DDI_FUNC_ENABLE (1 << 31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03009389/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Daniel Vetter26804af2014-06-25 22:01:55 +03009390#define TRANS_DDI_PORT_SHIFT 28
Mahesh Kumardf16b632019-07-12 18:09:20 -07009391#define TGL_TRANS_DDI_PORT_SHIFT 27
9392#define TRANS_DDI_PORT_MASK (7 << TRANS_DDI_PORT_SHIFT)
9393#define TGL_TRANS_DDI_PORT_MASK (0xf << TGL_TRANS_DDI_PORT_SHIFT)
9394#define TRANS_DDI_SELECT_PORT(x) ((x) << TRANS_DDI_PORT_SHIFT)
9395#define TGL_TRANS_DDI_SELECT_PORT(x) (((x) + 1) << TGL_TRANS_DDI_PORT_SHIFT)
José Roberto de Souza9749a5b2019-08-07 17:49:35 -07009396#define TRANS_DDI_FUNC_CTL_VAL_TO_PORT(val) (((val) & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT)
José Roberto de Souza1cdd8702019-08-12 10:54:05 -07009397#define TGL_TRANS_DDI_FUNC_CTL_VAL_TO_PORT(val) ((((val) & TGL_TRANS_DDI_PORT_MASK) >> TGL_TRANS_DDI_PORT_SHIFT) - 1)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009398#define TRANS_DDI_MODE_SELECT_MASK (7 << 24)
9399#define TRANS_DDI_MODE_SELECT_HDMI (0 << 24)
9400#define TRANS_DDI_MODE_SELECT_DVI (1 << 24)
9401#define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24)
9402#define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24)
9403#define TRANS_DDI_MODE_SELECT_FDI (4 << 24)
9404#define TRANS_DDI_BPC_MASK (7 << 20)
9405#define TRANS_DDI_BPC_8 (0 << 20)
9406#define TRANS_DDI_BPC_10 (1 << 20)
9407#define TRANS_DDI_BPC_6 (2 << 20)
9408#define TRANS_DDI_BPC_12 (3 << 20)
9409#define TRANS_DDI_PVSYNC (1 << 17)
9410#define TRANS_DDI_PHSYNC (1 << 16)
9411#define TRANS_DDI_EDP_INPUT_MASK (7 << 12)
9412#define TRANS_DDI_EDP_INPUT_A_ON (0 << 12)
9413#define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12)
9414#define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12)
9415#define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12)
9416#define TRANS_DDI_HDCP_SIGNALLING (1 << 9)
9417#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8)
9418#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
9419#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
9420#define TRANS_DDI_BFI_ENABLE (1 << 4)
9421#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4)
9422#define TRANS_DDI_HDMI_SCRAMBLING (1 << 0)
Shashank Sharma15953632017-03-13 16:54:03 +05309423#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
9424 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
9425 | TRANS_DDI_HDMI_SCRAMBLING)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03009426
Madhav Chauhan49edbd42018-10-15 17:28:00 +03009427#define _TRANS_DDI_FUNC_CTL2_A 0x60404
9428#define _TRANS_DDI_FUNC_CTL2_B 0x61404
9429#define _TRANS_DDI_FUNC_CTL2_C 0x62404
9430#define _TRANS_DDI_FUNC_CTL2_EDP 0x6f404
9431#define _TRANS_DDI_FUNC_CTL2_DSI0 0x6b404
9432#define _TRANS_DDI_FUNC_CTL2_DSI1 0x6bc04
9433#define TRANS_DDI_FUNC_CTL2(tran) _MMIO_TRANS2(tran, \
9434 _TRANS_DDI_FUNC_CTL2_A)
9435#define PORT_SYNC_MODE_ENABLE (1 << 4)
Manasi Navare7264aeb2019-03-19 15:18:47 -07009436#define PORT_SYNC_MODE_MASTER_SELECT(x) ((x) << 0)
Madhav Chauhan49edbd42018-10-15 17:28:00 +03009437#define PORT_SYNC_MODE_MASTER_SELECT_MASK (0x7 << 0)
9438#define PORT_SYNC_MODE_MASTER_SELECT_SHIFT 0
9439
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03009440/* DisplayPort Transport Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009441#define _DP_TP_CTL_A 0x64040
9442#define _DP_TP_CTL_B 0x64140
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009443#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009444#define DP_TP_CTL_ENABLE (1 << 31)
Anusha Srivatsa5c44b932018-11-28 12:26:27 -08009445#define DP_TP_CTL_FEC_ENABLE (1 << 30)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009446#define DP_TP_CTL_MODE_SST (0 << 27)
9447#define DP_TP_CTL_MODE_MST (1 << 27)
9448#define DP_TP_CTL_FORCE_ACT (1 << 25)
9449#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18)
9450#define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15)
9451#define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8)
9452#define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8)
9453#define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8)
9454#define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8)
9455#define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8)
9456#define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8)
9457#define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8)
9458#define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03009459
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03009460/* DisplayPort Transport Status */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009461#define _DP_TP_STATUS_A 0x64044
9462#define _DP_TP_STATUS_B 0x64144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009463#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
Anusha Srivatsa5c44b932018-11-28 12:26:27 -08009464#define DP_TP_STATUS_FEC_ENABLE_LIVE (1 << 28)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009465#define DP_TP_STATUS_IDLE_DONE (1 << 25)
9466#define DP_TP_STATUS_ACT_SENT (1 << 24)
9467#define DP_TP_STATUS_MODE_STATUS_MST (1 << 23)
9468#define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12)
Dave Airlie01b887c2014-05-02 11:17:41 +10009469#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
9470#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
9471#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03009472
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03009473/* DDI Buffer Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009474#define _DDI_BUF_CTL_A 0x64000
9475#define _DDI_BUF_CTL_B 0x64100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009476#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009477#define DDI_BUF_CTL_ENABLE (1 << 31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05309478#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009479#define DDI_BUF_EMP_MASK (0xf << 24)
9480#define DDI_BUF_PORT_REVERSAL (1 << 16)
9481#define DDI_BUF_IS_IDLE (1 << 7)
9482#define DDI_A_4_LANES (1 << 4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02009483#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03009484#define DDI_PORT_WIDTH_MASK (7 << 1)
9485#define DDI_PORT_WIDTH_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009486#define DDI_INIT_DISPLAY_DETECTED (1 << 0)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03009487
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03009488/* DDI Buffer Translations */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009489#define _DDI_BUF_TRANS_A 0x64E00
9490#define _DDI_BUF_TRANS_B 0x64E60
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009491#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
Ville Syrjäläc110ae62016-07-12 15:59:29 +03009492#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009493#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03009494
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03009495/* Sideband Interface (SBI) is programmed indirectly, via
9496 * SBI_ADDR, which contains the register offset; and SBI_DATA,
9497 * which contains the payload */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009498#define SBI_ADDR _MMIO(0xC6000)
9499#define SBI_DATA _MMIO(0xC6004)
9500#define SBI_CTL_STAT _MMIO(0xC6008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009501#define SBI_CTL_DEST_ICLK (0x0 << 16)
9502#define SBI_CTL_DEST_MPHY (0x1 << 16)
9503#define SBI_CTL_OP_IORD (0x2 << 8)
9504#define SBI_CTL_OP_IOWR (0x3 << 8)
9505#define SBI_CTL_OP_CRRD (0x6 << 8)
9506#define SBI_CTL_OP_CRWR (0x7 << 8)
9507#define SBI_RESPONSE_FAIL (0x1 << 1)
9508#define SBI_RESPONSE_SUCCESS (0x0 << 1)
9509#define SBI_BUSY (0x1 << 0)
9510#define SBI_READY (0x0 << 0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009511
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009512/* SBI offsets */
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009513#define SBI_SSCDIVINTPHASE 0x0200
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009514#define SBI_SSCDIVINTPHASE6 0x0600
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009515#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009516#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1)
9517#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1)
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009518#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009519#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8)
9520#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8)
9521#define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15)
9522#define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0)
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009523#define SBI_SSCDITHPHASE 0x0204
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009524#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009525#define SBI_SSCCTL6 0x060C
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009526#define SBI_SSCCTL_PATHALT (1 << 3)
9527#define SBI_SSCCTL_DISABLE (1 << 0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009528#define SBI_SSCAUXDIV6 0x0610
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009529#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009530#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4)
9531#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009532#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009533#define SBI_GEN0 0x1f00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009534#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009535
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009536/* LPT PIXCLK_GATE */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009537#define PIXCLK_GATE _MMIO(0xC6020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009538#define PIXCLK_GATE_UNGATE (1 << 0)
9539#define PIXCLK_GATE_GATE (0 << 0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009540
Eugeni Dodonove93ea062012-03-29 12:32:32 -03009541/* SPLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009542#define SPLL_CTL _MMIO(0x46020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009543#define SPLL_PLL_ENABLE (1 << 31)
Ville Syrjälä4a95e362019-06-10 16:36:09 +03009544#define SPLL_REF_BCLK (0 << 28)
9545#define SPLL_REF_MUXED_SSC (1 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
9546#define SPLL_REF_NON_SSC_HSW (2 << 28)
9547#define SPLL_REF_PCH_SSC_BDW (2 << 28)
9548#define SPLL_REF_LCPLL (3 << 28)
9549#define SPLL_REF_MASK (3 << 28)
9550#define SPLL_FREQ_810MHz (0 << 26)
9551#define SPLL_FREQ_1350MHz (1 << 26)
9552#define SPLL_FREQ_2700MHz (2 << 26)
9553#define SPLL_FREQ_MASK (3 << 26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03009554
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03009555/* WRPLL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009556#define _WRPLL_CTL1 0x46040
9557#define _WRPLL_CTL2 0x46060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009558#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009559#define WRPLL_PLL_ENABLE (1 << 31)
Ville Syrjälä4a95e362019-06-10 16:36:09 +03009560#define WRPLL_REF_BCLK (0 << 28)
9561#define WRPLL_REF_PCH_SSC (1 << 28)
9562#define WRPLL_REF_MUXED_SSC_BDW (2 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
9563#define WRPLL_REF_SPECIAL_HSW (2 << 28) /* muxed SSC (ULT), non-SSC (non-ULT) */
9564#define WRPLL_REF_LCPLL (3 << 28)
9565#define WRPLL_REF_MASK (3 << 28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03009566/* WRPLL divider programming */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009567#define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0)
Jesse Barnes11578552014-01-21 12:42:10 -08009568#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009569#define WRPLL_DIVIDER_POST(x) ((x) << 8)
9570#define WRPLL_DIVIDER_POST_MASK (0x3f << 8)
Jesse Barnes11578552014-01-21 12:42:10 -08009571#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009572#define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16)
Jesse Barnes11578552014-01-21 12:42:10 -08009573#define WRPLL_DIVIDER_FB_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009574#define WRPLL_DIVIDER_FB_MASK (0xff << 16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03009575
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009576/* Port clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009577#define _PORT_CLK_SEL_A 0x46100
9578#define _PORT_CLK_SEL_B 0x46104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009579#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009580#define PORT_CLK_SEL_LCPLL_2700 (0 << 29)
9581#define PORT_CLK_SEL_LCPLL_1350 (1 << 29)
9582#define PORT_CLK_SEL_LCPLL_810 (2 << 29)
9583#define PORT_CLK_SEL_SPLL (3 << 29)
9584#define PORT_CLK_SEL_WRPLL(pll) (((pll) + 4) << 29)
9585#define PORT_CLK_SEL_WRPLL1 (4 << 29)
9586#define PORT_CLK_SEL_WRPLL2 (5 << 29)
9587#define PORT_CLK_SEL_NONE (7 << 29)
9588#define PORT_CLK_SEL_MASK (7 << 29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009589
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009590/* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
9591#define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
9592#define DDI_CLK_SEL_NONE (0x0 << 28)
9593#define DDI_CLK_SEL_MG (0x8 << 28)
Paulo Zanoni1fa11ee2018-05-21 17:25:48 -07009594#define DDI_CLK_SEL_TBT_162 (0xC << 28)
9595#define DDI_CLK_SEL_TBT_270 (0xD << 28)
9596#define DDI_CLK_SEL_TBT_540 (0xE << 28)
9597#define DDI_CLK_SEL_TBT_810 (0xF << 28)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009598#define DDI_CLK_SEL_MASK (0xF << 28)
9599
Paulo Zanonibb523fc2012-10-23 18:29:56 -02009600/* Transcoder clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009601#define _TRANS_CLK_SEL_A 0x46140
9602#define _TRANS_CLK_SEL_B 0x46144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009603#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
Paulo Zanonibb523fc2012-10-23 18:29:56 -02009604/* For each transcoder, we need to select the corresponding port clock */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009605#define TRANS_CLK_SEL_DISABLED (0x0 << 29)
9606#define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29)
Mahesh Kumardf16b632019-07-12 18:09:20 -07009607#define TGL_TRANS_CLK_SEL_DISABLED (0x0 << 28)
9608#define TGL_TRANS_CLK_SEL_PORT(x) (((x) + 1) << 28)
9609
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009610
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03009611#define CDCLK_FREQ _MMIO(0x46200)
9612
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009613#define _TRANSA_MSA_MISC 0x60410
9614#define _TRANSB_MSA_MISC 0x61410
9615#define _TRANSC_MSA_MISC 0x62410
9616#define _TRANS_EDP_MSA_MISC 0x6f410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009617#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02009618
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009619#define TRANS_MSA_SYNC_CLK (1 << 0)
Shashank Sharma668b6c12018-10-12 11:53:14 +05309620#define TRANS_MSA_SAMPLING_444 (2 << 1)
9621#define TRANS_MSA_CLRSP_YCBCR (2 << 3)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009622#define TRANS_MSA_6_BPC (0 << 5)
9623#define TRANS_MSA_8_BPC (1 << 5)
9624#define TRANS_MSA_10_BPC (2 << 5)
9625#define TRANS_MSA_12_BPC (3 << 5)
9626#define TRANS_MSA_16_BPC (4 << 5)
Jani Nikuladc5977d2018-08-14 09:00:01 +03009627#define TRANS_MSA_CEA_RANGE (1 << 3)
Gwan-gyeong Munec4401d2019-05-21 15:17:19 +03009628#define TRANS_MSA_USE_VSC_SDP (1 << 14)
Paulo Zanonidae84792012-10-15 15:51:30 -03009629
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03009630/* LCPLL Control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009631#define LCPLL_CTL _MMIO(0x130040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009632#define LCPLL_PLL_DISABLE (1 << 31)
9633#define LCPLL_PLL_LOCK (1 << 30)
Ville Syrjälä4a95e362019-06-10 16:36:09 +03009634#define LCPLL_REF_NON_SSC (0 << 28)
9635#define LCPLL_REF_BCLK (2 << 28)
9636#define LCPLL_REF_PCH_SSC (3 << 28)
9637#define LCPLL_REF_MASK (3 << 28)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009638#define LCPLL_CLK_FREQ_MASK (3 << 26)
9639#define LCPLL_CLK_FREQ_450 (0 << 26)
9640#define LCPLL_CLK_FREQ_54O_BDW (1 << 26)
9641#define LCPLL_CLK_FREQ_337_5_BDW (2 << 26)
9642#define LCPLL_CLK_FREQ_675_BDW (3 << 26)
9643#define LCPLL_CD_CLOCK_DISABLE (1 << 25)
9644#define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24)
9645#define LCPLL_CD2X_CLOCK_DISABLE (1 << 23)
9646#define LCPLL_POWER_DOWN_ALLOW (1 << 22)
9647#define LCPLL_CD_SOURCE_FCLK (1 << 21)
9648#define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009649
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009650/*
9651 * SKL Clocks
9652 */
9653
9654/* CDCLK_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009655#define CDCLK_CTL _MMIO(0x46000)
Paulo Zanoni186a2772018-02-06 17:33:46 -02009656#define CDCLK_FREQ_SEL_MASK (3 << 26)
9657#define CDCLK_FREQ_450_432 (0 << 26)
9658#define CDCLK_FREQ_540 (1 << 26)
9659#define CDCLK_FREQ_337_308 (2 << 26)
9660#define CDCLK_FREQ_675_617 (3 << 26)
9661#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
9662#define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
9663#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
9664#define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
9665#define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
9666#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
9667#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03009668#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
Paulo Zanoni186a2772018-02-06 17:33:46 -02009669#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
9670#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03009671#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309672
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009673/* LCPLL_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009674#define LCPLL1_CTL _MMIO(0x46010)
9675#define LCPLL2_CTL _MMIO(0x46014)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009676#define LCPLL_PLL_ENABLE (1 << 31)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009677
9678/* DPLL control1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009679#define DPLL_CTRL1 _MMIO(0x6C058)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009680#define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5))
9681#define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4))
9682#define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1))
9683#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1)
9684#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1))
9685#define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6))
Damien Lespiau71cd8422015-04-30 16:39:17 +01009686#define DPLL_CTRL1_LINK_RATE_2700 0
9687#define DPLL_CTRL1_LINK_RATE_1350 1
9688#define DPLL_CTRL1_LINK_RATE_810 2
9689#define DPLL_CTRL1_LINK_RATE_1620 3
9690#define DPLL_CTRL1_LINK_RATE_1080 4
9691#define DPLL_CTRL1_LINK_RATE_2160 5
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009692
9693/* DPLL control2 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009694#define DPLL_CTRL2 _MMIO(0x6C05C)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009695#define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15))
9696#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1))
9697#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1)
9698#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1))
9699#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009700
9701/* DPLL Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009702#define DPLL_STATUS _MMIO(0x6C060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009703#define DPLL_LOCK(id) (1 << ((id) * 8))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009704
9705/* DPLL cfg */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009706#define _DPLL1_CFGCR1 0x6C040
9707#define _DPLL2_CFGCR1 0x6C048
9708#define _DPLL3_CFGCR1 0x6C050
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009709#define DPLL_CFGCR1_FREQ_ENABLE (1 << 31)
9710#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9)
9711#define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009712#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
9713
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009714#define _DPLL1_CFGCR2 0x6C044
9715#define _DPLL2_CFGCR2 0x6C04C
9716#define _DPLL3_CFGCR2 0x6C054
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009717#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8)
9718#define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8)
9719#define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7)
9720#define DPLL_CFGCR2_KDIV_MASK (3 << 5)
9721#define DPLL_CFGCR2_KDIV(x) ((x) << 5)
9722#define DPLL_CFGCR2_KDIV_5 (0 << 5)
9723#define DPLL_CFGCR2_KDIV_2 (1 << 5)
9724#define DPLL_CFGCR2_KDIV_3 (2 << 5)
9725#define DPLL_CFGCR2_KDIV_1 (3 << 5)
9726#define DPLL_CFGCR2_PDIV_MASK (7 << 2)
9727#define DPLL_CFGCR2_PDIV(x) ((x) << 2)
9728#define DPLL_CFGCR2_PDIV_1 (0 << 2)
9729#define DPLL_CFGCR2_PDIV_2 (1 << 2)
9730#define DPLL_CFGCR2_PDIV_3 (2 << 2)
9731#define DPLL_CFGCR2_PDIV_7 (4 << 2)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009732#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
9733
Lyudeda3b8912016-02-04 10:43:21 -05009734#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009735#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00009736
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07009737/*
9738 * CNL Clocks
9739 */
9740#define DPCLKA_CFGCR0 _MMIO(0x6C200)
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009741#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009742 (port) + 10))
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009743#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009744 (port) * 2)
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009745#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
9746#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07009747
Matt Roperbefa3722019-07-09 11:39:31 -07009748#define ICL_DPCLKA_CFGCR0 _MMIO(0x164280)
9749#define ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy) (1 << _PICK(phy, 10, 11, 24))
Mahesh Kumaraaf70b92019-07-12 18:09:21 -07009750#define ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port) (1 << ((tc_port) < PORT_TC4 ? \
9751 (tc_port) + 12 : \
9752 (tc_port) - PORT_TC4 + 21))
Matt Roperbefa3722019-07-09 11:39:31 -07009753#define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy) ((phy) * 2)
9754#define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) (3 << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
9755#define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy) ((pll) << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
9756
Rodrigo Vivia927c922017-06-09 15:26:04 -07009757/* CNL PLL */
9758#define DPLL0_ENABLE 0x46010
9759#define DPLL1_ENABLE 0x46014
9760#define PLL_ENABLE (1 << 31)
9761#define PLL_LOCK (1 << 30)
9762#define PLL_POWER_ENABLE (1 << 27)
9763#define PLL_POWER_STATE (1 << 26)
9764#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
9765
Paulo Zanoni1fa11ee2018-05-21 17:25:48 -07009766#define TBT_PLL_ENABLE _MMIO(0x46020)
9767
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009768#define _MG_PLL1_ENABLE 0x46030
9769#define _MG_PLL2_ENABLE 0x46034
9770#define _MG_PLL3_ENABLE 0x46038
9771#define _MG_PLL4_ENABLE 0x4603C
9772/* Bits are the same as DPLL0_ENABLE */
Lucas De Marchi584fca12019-01-25 14:24:41 -08009773#define MG_PLL_ENABLE(tc_port) _MMIO_PORT((tc_port), _MG_PLL1_ENABLE, \
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009774 _MG_PLL2_ENABLE)
9775
9776#define _MG_REFCLKIN_CTL_PORT1 0x16892C
9777#define _MG_REFCLKIN_CTL_PORT2 0x16992C
9778#define _MG_REFCLKIN_CTL_PORT3 0x16A92C
9779#define _MG_REFCLKIN_CTL_PORT4 0x16B92C
9780#define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009781#define MG_REFCLKIN_CTL_OD_2_MUX_MASK (0x7 << 8)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009782#define MG_REFCLKIN_CTL(tc_port) _MMIO_PORT((tc_port), \
9783 _MG_REFCLKIN_CTL_PORT1, \
9784 _MG_REFCLKIN_CTL_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009785
9786#define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8
9787#define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8
9788#define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8
9789#define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8
9790#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009791#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK (0xff << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009792#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009793#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK (0xff << 8)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009794#define MG_CLKTOP2_CORECLKCTL1(tc_port) _MMIO_PORT((tc_port), \
9795 _MG_CLKTOP2_CORECLKCTL1_PORT1, \
9796 _MG_CLKTOP2_CORECLKCTL1_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009797
9798#define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4
9799#define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4
9800#define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4
9801#define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4
9802#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009803#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK (0x1 << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009804#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14)
Imre Deakbd99ce02018-06-19 19:41:15 +03009805#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK (0x3 << 14)
Imre Deakbd99ce02018-06-19 19:41:15 +03009806#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK (0x3 << 12)
Manasi Navarebcaad532018-08-17 14:52:08 -07009807#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_2 (0 << 12)
9808#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_3 (1 << 12)
9809#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_5 (2 << 12)
9810#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_7 (3 << 12)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009811#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8)
Manasi Navare7b19f542018-08-17 14:52:09 -07009812#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_SHIFT 8
Imre Deakbd99ce02018-06-19 19:41:15 +03009813#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK (0xf << 8)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009814#define MG_CLKTOP2_HSCLKCTL(tc_port) _MMIO_PORT((tc_port), \
9815 _MG_CLKTOP2_HSCLKCTL_PORT1, \
9816 _MG_CLKTOP2_HSCLKCTL_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009817
9818#define _MG_PLL_DIV0_PORT1 0x168A00
9819#define _MG_PLL_DIV0_PORT2 0x169A00
9820#define _MG_PLL_DIV0_PORT3 0x16AA00
9821#define _MG_PLL_DIV0_PORT4 0x16BA00
9822#define MG_PLL_DIV0_FRACNEN_H (1 << 30)
Manasi Navare7b19f542018-08-17 14:52:09 -07009823#define MG_PLL_DIV0_FBDIV_FRAC_MASK (0x3fffff << 8)
9824#define MG_PLL_DIV0_FBDIV_FRAC_SHIFT 8
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009825#define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8)
Manasi Navare7b19f542018-08-17 14:52:09 -07009826#define MG_PLL_DIV0_FBDIV_INT_MASK (0xff << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009827#define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009828#define MG_PLL_DIV0(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV0_PORT1, \
9829 _MG_PLL_DIV0_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009830
9831#define _MG_PLL_DIV1_PORT1 0x168A04
9832#define _MG_PLL_DIV1_PORT2 0x169A04
9833#define _MG_PLL_DIV1_PORT3 0x16AA04
9834#define _MG_PLL_DIV1_PORT4 0x16BA04
9835#define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16)
9836#define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12)
9837#define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12)
9838#define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12)
9839#define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12)
9840#define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4)
Manasi Navare7b19f542018-08-17 14:52:09 -07009841#define MG_PLL_DIV1_FBPREDIV_MASK (0xf << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009842#define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009843#define MG_PLL_DIV1(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV1_PORT1, \
9844 _MG_PLL_DIV1_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009845
9846#define _MG_PLL_LF_PORT1 0x168A08
9847#define _MG_PLL_LF_PORT2 0x169A08
9848#define _MG_PLL_LF_PORT3 0x16AA08
9849#define _MG_PLL_LF_PORT4 0x16BA08
9850#define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24)
9851#define MG_PLL_LF_AFCCNTSEL_256 (0 << 20)
9852#define MG_PLL_LF_AFCCNTSEL_512 (1 << 20)
9853#define MG_PLL_LF_GAINCTRL(x) ((x) << 16)
9854#define MG_PLL_LF_INT_COEFF(x) ((x) << 8)
9855#define MG_PLL_LF_PROP_COEFF(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009856#define MG_PLL_LF(tc_port) _MMIO_PORT((tc_port), _MG_PLL_LF_PORT1, \
9857 _MG_PLL_LF_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009858
9859#define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C
9860#define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C
9861#define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C
9862#define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C
9863#define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18)
9864#define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16)
9865#define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11)
9866#define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10)
9867#define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8)
9868#define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009869#define MG_PLL_FRAC_LOCK(tc_port) _MMIO_PORT((tc_port), \
9870 _MG_PLL_FRAC_LOCK_PORT1, \
9871 _MG_PLL_FRAC_LOCK_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009872
9873#define _MG_PLL_SSC_PORT1 0x168A10
9874#define _MG_PLL_SSC_PORT2 0x169A10
9875#define _MG_PLL_SSC_PORT3 0x16AA10
9876#define _MG_PLL_SSC_PORT4 0x16BA10
9877#define MG_PLL_SSC_EN (1 << 28)
9878#define MG_PLL_SSC_TYPE(x) ((x) << 26)
9879#define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16)
9880#define MG_PLL_SSC_STEPNUM(x) ((x) << 10)
9881#define MG_PLL_SSC_FLLEN (1 << 9)
9882#define MG_PLL_SSC_STEPSIZE(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009883#define MG_PLL_SSC(tc_port) _MMIO_PORT((tc_port), _MG_PLL_SSC_PORT1, \
9884 _MG_PLL_SSC_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009885
9886#define _MG_PLL_BIAS_PORT1 0x168A14
9887#define _MG_PLL_BIAS_PORT2 0x169A14
9888#define _MG_PLL_BIAS_PORT3 0x16AA14
9889#define _MG_PLL_BIAS_PORT4 0x16BA14
9890#define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30)
Imre Deakbd99ce02018-06-19 19:41:15 +03009891#define MG_PLL_BIAS_BIAS_GB_SEL_MASK (0x3 << 30)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009892#define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24)
Imre Deakbd99ce02018-06-19 19:41:15 +03009893#define MG_PLL_BIAS_INIT_DCOAMP_MASK (0x3f << 24)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009894#define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009895#define MG_PLL_BIAS_BIAS_BONUS_MASK (0xff << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009896#define MG_PLL_BIAS_BIASCAL_EN (1 << 15)
9897#define MG_PLL_BIAS_CTRIM(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009898#define MG_PLL_BIAS_CTRIM_MASK (0x1f << 8)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009899#define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5)
Imre Deakbd99ce02018-06-19 19:41:15 +03009900#define MG_PLL_BIAS_VREF_RDAC_MASK (0x7 << 5)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009901#define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0)
Imre Deakbd99ce02018-06-19 19:41:15 +03009902#define MG_PLL_BIAS_IREFTRIM_MASK (0x1f << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009903#define MG_PLL_BIAS(tc_port) _MMIO_PORT((tc_port), _MG_PLL_BIAS_PORT1, \
9904 _MG_PLL_BIAS_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009905
9906#define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18
9907#define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18
9908#define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18
9909#define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18
9910#define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27)
9911#define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17)
9912#define MG_PLL_TDC_COLDST_COLDSTART (1 << 16)
9913#define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2)
9914#define MG_PLL_TDC_TDCSEL(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009915#define MG_PLL_TDC_COLDST_BIAS(tc_port) _MMIO_PORT((tc_port), \
9916 _MG_PLL_TDC_COLDST_BIAS_PORT1, \
9917 _MG_PLL_TDC_COLDST_BIAS_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009918
Rodrigo Vivia927c922017-06-09 15:26:04 -07009919#define _CNL_DPLL0_CFGCR0 0x6C000
9920#define _CNL_DPLL1_CFGCR0 0x6C080
9921#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
9922#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009923#define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009924#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
9925#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
9926#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
9927#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
9928#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
9929#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
9930#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
9931#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
9932#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
9933#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
Manasi Navare442aa272017-09-14 11:31:39 -07009934#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009935#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
9936#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
9937#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
9938
9939#define _CNL_DPLL0_CFGCR1 0x6C004
9940#define _CNL_DPLL1_CFGCR1 0x6C084
9941#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
Rodrigo Vivia9701a82017-07-06 13:52:01 -07009942#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009943#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009944#define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009945#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
9946#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009947#define DPLL_CFGCR1_KDIV_SHIFT (6)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009948#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
9949#define DPLL_CFGCR1_KDIV_1 (1 << 6)
9950#define DPLL_CFGCR1_KDIV_2 (2 << 6)
Ville Syrjälä2ee7fd12019-02-07 19:32:28 +02009951#define DPLL_CFGCR1_KDIV_3 (4 << 6)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009952#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009953#define DPLL_CFGCR1_PDIV_SHIFT (2)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009954#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
9955#define DPLL_CFGCR1_PDIV_2 (1 << 2)
9956#define DPLL_CFGCR1_PDIV_3 (2 << 2)
9957#define DPLL_CFGCR1_PDIV_5 (4 << 2)
9958#define DPLL_CFGCR1_PDIV_7 (8 << 2)
9959#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009960#define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
José Roberto de Souzaa1c5f152019-07-11 10:31:15 -07009961#define TGL_DPLL_CFGCR1_CFSELOVRD_NORMAL_XTAL (0 << 0)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009962#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
9963
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009964#define _ICL_DPLL0_CFGCR0 0x164000
9965#define _ICL_DPLL1_CFGCR0 0x164080
9966#define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
9967 _ICL_DPLL1_CFGCR0)
9968
9969#define _ICL_DPLL0_CFGCR1 0x164004
9970#define _ICL_DPLL1_CFGCR1 0x164084
9971#define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
9972 _ICL_DPLL1_CFGCR1)
9973
Lucas De Marchi36ca5332019-07-11 10:31:14 -07009974#define _TGL_DPLL0_CFGCR0 0x164284
9975#define _TGL_DPLL1_CFGCR0 0x16428C
9976/* TODO: add DPLL4 */
9977#define _TGL_TBTPLL_CFGCR0 0x16429C
9978#define TGL_DPLL_CFGCR0(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR0, \
9979 _TGL_DPLL1_CFGCR0, \
9980 _TGL_TBTPLL_CFGCR0)
9981
9982#define _TGL_DPLL0_CFGCR1 0x164288
9983#define _TGL_DPLL1_CFGCR1 0x164290
9984/* TODO: add DPLL4 */
9985#define _TGL_TBTPLL_CFGCR1 0x1642A0
9986#define TGL_DPLL_CFGCR1(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR1, \
9987 _TGL_DPLL1_CFGCR1, \
9988 _TGL_TBTPLL_CFGCR1)
9989
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309990/* BXT display engine PLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009991#define BXT_DE_PLL_CTL _MMIO(0x6d000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309992#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
9993#define BXT_DE_PLL_RATIO_MASK 0xff
9994
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009995#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309996#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
9997#define BXT_DE_PLL_LOCK (1 << 30)
Ville Syrjälä945f2672017-06-09 15:25:58 -07009998#define CNL_CDCLK_PLL_RATIO(x) (x)
9999#define CNL_CDCLK_PLL_RATIO_MASK 0xff
Vandana Kannanf8437dd12014-11-24 13:37:39 +053010000
A.Sunil Kamath664326f2014-11-24 13:37:44 +053010001/* GEN9 DC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010002#define DC_STATE_EN _MMIO(0x45504)
Imre Deak13ae3a02015-11-04 19:24:16 +020010003#define DC_STATE_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010004#define DC_STATE_EN_UPTO_DC5 (1 << 0)
10005#define DC_STATE_EN_DC9 (1 << 3)
10006#define DC_STATE_EN_UPTO_DC6 (2 << 0)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +053010007#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
10008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010009#define DC_STATE_DEBUG _MMIO(0x45520)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010010#define DC_STATE_DEBUG_MASK_CORES (1 << 0)
10011#define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +053010012
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +053010013#define BXT_P_CR_MC_BIOS_REQ_0_0_0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7114)
10014#define BXT_REQ_DATA_MASK 0x3F
10015#define BXT_DRAM_CHANNEL_ACTIVE_SHIFT 12
10016#define BXT_DRAM_CHANNEL_ACTIVE_MASK (0xF << 12)
10017#define BXT_MEMORY_FREQ_MULTIPLIER_HZ 133333333
10018
10019#define BXT_D_CR_DRP0_DUNIT8 0x1000
10020#define BXT_D_CR_DRP0_DUNIT9 0x1200
10021#define BXT_D_CR_DRP0_DUNIT_START 8
10022#define BXT_D_CR_DRP0_DUNIT_END 11
10023#define BXT_D_CR_DRP0_DUNIT(x) _MMIO(MCHBAR_MIRROR_BASE_SNB + \
10024 _PICK_EVEN((x) - 8, BXT_D_CR_DRP0_DUNIT8,\
10025 BXT_D_CR_DRP0_DUNIT9))
10026#define BXT_DRAM_RANK_MASK 0x3
10027#define BXT_DRAM_RANK_SINGLE 0x1
10028#define BXT_DRAM_RANK_DUAL 0x3
10029#define BXT_DRAM_WIDTH_MASK (0x3 << 4)
10030#define BXT_DRAM_WIDTH_SHIFT 4
10031#define BXT_DRAM_WIDTH_X8 (0x0 << 4)
10032#define BXT_DRAM_WIDTH_X16 (0x1 << 4)
10033#define BXT_DRAM_WIDTH_X32 (0x2 << 4)
10034#define BXT_DRAM_WIDTH_X64 (0x3 << 4)
10035#define BXT_DRAM_SIZE_MASK (0x7 << 6)
10036#define BXT_DRAM_SIZE_SHIFT 6
Ville Syrjälä88603432019-03-06 22:35:44 +020010037#define BXT_DRAM_SIZE_4GBIT (0x0 << 6)
10038#define BXT_DRAM_SIZE_6GBIT (0x1 << 6)
10039#define BXT_DRAM_SIZE_8GBIT (0x2 << 6)
10040#define BXT_DRAM_SIZE_12GBIT (0x3 << 6)
10041#define BXT_DRAM_SIZE_16GBIT (0x4 << 6)
Ville Syrjäläb185a352019-03-06 22:35:51 +020010042#define BXT_DRAM_TYPE_MASK (0x7 << 22)
10043#define BXT_DRAM_TYPE_SHIFT 22
10044#define BXT_DRAM_TYPE_DDR3 (0x0 << 22)
10045#define BXT_DRAM_TYPE_LPDDR3 (0x1 << 22)
10046#define BXT_DRAM_TYPE_LPDDR4 (0x2 << 22)
10047#define BXT_DRAM_TYPE_DDR4 (0x4 << 22)
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +053010048
Mahesh Kumar5771caf2018-08-24 15:02:22 +053010049#define SKL_MEMORY_FREQ_MULTIPLIER_HZ 266666666
10050#define SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5E04)
10051#define SKL_REQ_DATA_MASK (0xF << 0)
10052
Ville Syrjäläb185a352019-03-06 22:35:51 +020010053#define SKL_MAD_INTER_CHANNEL_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5000)
10054#define SKL_DRAM_DDR_TYPE_MASK (0x3 << 0)
10055#define SKL_DRAM_DDR_TYPE_DDR4 (0 << 0)
10056#define SKL_DRAM_DDR_TYPE_DDR3 (1 << 0)
10057#define SKL_DRAM_DDR_TYPE_LPDDR3 (2 << 0)
10058#define SKL_DRAM_DDR_TYPE_LPDDR4 (3 << 0)
10059
Mahesh Kumar5771caf2018-08-24 15:02:22 +053010060#define SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
10061#define SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5010)
10062#define SKL_DRAM_S_SHIFT 16
10063#define SKL_DRAM_SIZE_MASK 0x3F
10064#define SKL_DRAM_WIDTH_MASK (0x3 << 8)
10065#define SKL_DRAM_WIDTH_SHIFT 8
10066#define SKL_DRAM_WIDTH_X8 (0x0 << 8)
10067#define SKL_DRAM_WIDTH_X16 (0x1 << 8)
10068#define SKL_DRAM_WIDTH_X32 (0x2 << 8)
10069#define SKL_DRAM_RANK_MASK (0x1 << 10)
10070#define SKL_DRAM_RANK_SHIFT 10
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +020010071#define SKL_DRAM_RANK_1 (0x0 << 10)
10072#define SKL_DRAM_RANK_2 (0x1 << 10)
10073#define SKL_DRAM_RANK_MASK (0x1 << 10)
10074#define CNL_DRAM_SIZE_MASK 0x7F
10075#define CNL_DRAM_WIDTH_MASK (0x3 << 7)
10076#define CNL_DRAM_WIDTH_SHIFT 7
10077#define CNL_DRAM_WIDTH_X8 (0x0 << 7)
10078#define CNL_DRAM_WIDTH_X16 (0x1 << 7)
10079#define CNL_DRAM_WIDTH_X32 (0x2 << 7)
10080#define CNL_DRAM_RANK_MASK (0x3 << 9)
10081#define CNL_DRAM_RANK_SHIFT 9
10082#define CNL_DRAM_RANK_1 (0x0 << 9)
10083#define CNL_DRAM_RANK_2 (0x1 << 9)
10084#define CNL_DRAM_RANK_3 (0x2 << 9)
10085#define CNL_DRAM_RANK_4 (0x3 << 9)
Mahesh Kumar5771caf2018-08-24 15:02:22 +053010086
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010087/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
10088 * since on HSW we can't write to it using I915_WRITE. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010089#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
10090#define D_COMP_BDW _MMIO(0x138144)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010091#define D_COMP_RCOMP_IN_PROGRESS (1 << 9)
10092#define D_COMP_COMP_FORCE (1 << 8)
10093#define D_COMP_COMP_DISABLE (1 << 0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -030010094
Eugeni Dodonov69e94b72012-03-29 12:32:37 -030010095/* Pipe WM_LINETIME - watermark line time */
Ville Syrjälä086f8e82015-11-04 23:20:01 +020010096#define _PIPE_WM_LINETIME_A 0x45270
10097#define _PIPE_WM_LINETIME_B 0x45274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010098#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -030010099#define PIPE_WM_LINETIME_MASK (0x1ff)
10100#define PIPE_WM_LINETIME_TIME(x) ((x))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010101#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff << 16)
10102#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x) << 16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -030010103
10104/* SFUSE_STRAP */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010105#define SFUSE_STRAP _MMIO(0xc2014)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010106#define SFUSE_STRAP_FUSE_LOCK (1 << 13)
10107#define SFUSE_STRAP_RAW_FREQUENCY (1 << 8)
10108#define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7)
10109#define SFUSE_STRAP_CRT_DISABLED (1 << 6)
10110#define SFUSE_STRAP_DDIF_DETECTED (1 << 3)
10111#define SFUSE_STRAP_DDIB_DETECTED (1 << 2)
10112#define SFUSE_STRAP_DDIC_DETECTED (1 << 1)
10113#define SFUSE_STRAP_DDID_DETECTED (1 << 0)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -030010114
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010115#define WM_MISC _MMIO(0x45260)
Paulo Zanoni801bcff2013-05-31 10:08:35 -030010116#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
10117
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010118#define WM_DBG _MMIO(0x45280)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010119#define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0)
10120#define WM_DBG_DISALLOW_MAXFIFO (1 << 1)
10121#define WM_DBG_DISALLOW_SPRITE (1 << 2)
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -030010122
Ville Syrjälä86d3efc2013-01-18 19:11:38 +020010123/* pipe CSC */
10124#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
10125#define _PIPE_A_CSC_COEFF_BY 0x49014
10126#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
10127#define _PIPE_A_CSC_COEFF_BU 0x4901c
10128#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
10129#define _PIPE_A_CSC_COEFF_BV 0x49024
Uma Shankar255fcfb2019-02-11 19:20:23 +053010130
Ville Syrjälä86d3efc2013-01-18 19:11:38 +020010131#define _PIPE_A_CSC_MODE 0x49028
Uma Shankar255fcfb2019-02-11 19:20:23 +053010132#define ICL_CSC_ENABLE (1 << 31)
Uma Shankara91de582019-02-11 19:20:24 +053010133#define ICL_OUTPUT_CSC_ENABLE (1 << 30)
Uma Shankar255fcfb2019-02-11 19:20:23 +053010134#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
10135#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
10136#define CSC_MODE_YUV_TO_RGB (1 << 0)
10137
Ville Syrjälä86d3efc2013-01-18 19:11:38 +020010138#define _PIPE_A_CSC_PREOFF_HI 0x49030
10139#define _PIPE_A_CSC_PREOFF_ME 0x49034
10140#define _PIPE_A_CSC_PREOFF_LO 0x49038
10141#define _PIPE_A_CSC_POSTOFF_HI 0x49040
10142#define _PIPE_A_CSC_POSTOFF_ME 0x49044
10143#define _PIPE_A_CSC_POSTOFF_LO 0x49048
10144
10145#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
10146#define _PIPE_B_CSC_COEFF_BY 0x49114
10147#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
10148#define _PIPE_B_CSC_COEFF_BU 0x4911c
10149#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
10150#define _PIPE_B_CSC_COEFF_BV 0x49124
10151#define _PIPE_B_CSC_MODE 0x49128
10152#define _PIPE_B_CSC_PREOFF_HI 0x49130
10153#define _PIPE_B_CSC_PREOFF_ME 0x49134
10154#define _PIPE_B_CSC_PREOFF_LO 0x49138
10155#define _PIPE_B_CSC_POSTOFF_HI 0x49140
10156#define _PIPE_B_CSC_POSTOFF_ME 0x49144
10157#define _PIPE_B_CSC_POSTOFF_LO 0x49148
10158
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010159#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
10160#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
10161#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
10162#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
10163#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
10164#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
10165#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
10166#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
10167#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
10168#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
10169#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
10170#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
10171#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +020010172
Uma Shankara91de582019-02-11 19:20:24 +053010173/* Pipe Output CSC */
10174#define _PIPE_A_OUTPUT_CSC_COEFF_RY_GY 0x49050
10175#define _PIPE_A_OUTPUT_CSC_COEFF_BY 0x49054
10176#define _PIPE_A_OUTPUT_CSC_COEFF_RU_GU 0x49058
10177#define _PIPE_A_OUTPUT_CSC_COEFF_BU 0x4905c
10178#define _PIPE_A_OUTPUT_CSC_COEFF_RV_GV 0x49060
10179#define _PIPE_A_OUTPUT_CSC_COEFF_BV 0x49064
10180#define _PIPE_A_OUTPUT_CSC_PREOFF_HI 0x49068
10181#define _PIPE_A_OUTPUT_CSC_PREOFF_ME 0x4906c
10182#define _PIPE_A_OUTPUT_CSC_PREOFF_LO 0x49070
10183#define _PIPE_A_OUTPUT_CSC_POSTOFF_HI 0x49074
10184#define _PIPE_A_OUTPUT_CSC_POSTOFF_ME 0x49078
10185#define _PIPE_A_OUTPUT_CSC_POSTOFF_LO 0x4907c
10186
10187#define _PIPE_B_OUTPUT_CSC_COEFF_RY_GY 0x49150
10188#define _PIPE_B_OUTPUT_CSC_COEFF_BY 0x49154
10189#define _PIPE_B_OUTPUT_CSC_COEFF_RU_GU 0x49158
10190#define _PIPE_B_OUTPUT_CSC_COEFF_BU 0x4915c
10191#define _PIPE_B_OUTPUT_CSC_COEFF_RV_GV 0x49160
10192#define _PIPE_B_OUTPUT_CSC_COEFF_BV 0x49164
10193#define _PIPE_B_OUTPUT_CSC_PREOFF_HI 0x49168
10194#define _PIPE_B_OUTPUT_CSC_PREOFF_ME 0x4916c
10195#define _PIPE_B_OUTPUT_CSC_PREOFF_LO 0x49170
10196#define _PIPE_B_OUTPUT_CSC_POSTOFF_HI 0x49174
10197#define _PIPE_B_OUTPUT_CSC_POSTOFF_ME 0x49178
10198#define _PIPE_B_OUTPUT_CSC_POSTOFF_LO 0x4917c
10199
10200#define PIPE_CSC_OUTPUT_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe,\
10201 _PIPE_A_OUTPUT_CSC_COEFF_RY_GY,\
10202 _PIPE_B_OUTPUT_CSC_COEFF_RY_GY)
10203#define PIPE_CSC_OUTPUT_COEFF_BY(pipe) _MMIO_PIPE(pipe, \
10204 _PIPE_A_OUTPUT_CSC_COEFF_BY, \
10205 _PIPE_B_OUTPUT_CSC_COEFF_BY)
10206#define PIPE_CSC_OUTPUT_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, \
10207 _PIPE_A_OUTPUT_CSC_COEFF_RU_GU, \
10208 _PIPE_B_OUTPUT_CSC_COEFF_RU_GU)
10209#define PIPE_CSC_OUTPUT_COEFF_BU(pipe) _MMIO_PIPE(pipe, \
10210 _PIPE_A_OUTPUT_CSC_COEFF_BU, \
10211 _PIPE_B_OUTPUT_CSC_COEFF_BU)
10212#define PIPE_CSC_OUTPUT_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, \
10213 _PIPE_A_OUTPUT_CSC_COEFF_RV_GV, \
10214 _PIPE_B_OUTPUT_CSC_COEFF_RV_GV)
10215#define PIPE_CSC_OUTPUT_COEFF_BV(pipe) _MMIO_PIPE(pipe, \
10216 _PIPE_A_OUTPUT_CSC_COEFF_BV, \
10217 _PIPE_B_OUTPUT_CSC_COEFF_BV)
10218#define PIPE_CSC_OUTPUT_PREOFF_HI(pipe) _MMIO_PIPE(pipe, \
10219 _PIPE_A_OUTPUT_CSC_PREOFF_HI, \
10220 _PIPE_B_OUTPUT_CSC_PREOFF_HI)
10221#define PIPE_CSC_OUTPUT_PREOFF_ME(pipe) _MMIO_PIPE(pipe, \
10222 _PIPE_A_OUTPUT_CSC_PREOFF_ME, \
10223 _PIPE_B_OUTPUT_CSC_PREOFF_ME)
10224#define PIPE_CSC_OUTPUT_PREOFF_LO(pipe) _MMIO_PIPE(pipe, \
10225 _PIPE_A_OUTPUT_CSC_PREOFF_LO, \
10226 _PIPE_B_OUTPUT_CSC_PREOFF_LO)
10227#define PIPE_CSC_OUTPUT_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, \
10228 _PIPE_A_OUTPUT_CSC_POSTOFF_HI, \
10229 _PIPE_B_OUTPUT_CSC_POSTOFF_HI)
10230#define PIPE_CSC_OUTPUT_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, \
10231 _PIPE_A_OUTPUT_CSC_POSTOFF_ME, \
10232 _PIPE_B_OUTPUT_CSC_POSTOFF_ME)
10233#define PIPE_CSC_OUTPUT_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, \
10234 _PIPE_A_OUTPUT_CSC_POSTOFF_LO, \
10235 _PIPE_B_OUTPUT_CSC_POSTOFF_LO)
10236
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010237/* pipe degamma/gamma LUTs on IVB+ */
10238#define _PAL_PREC_INDEX_A 0x4A400
10239#define _PAL_PREC_INDEX_B 0x4AC00
10240#define _PAL_PREC_INDEX_C 0x4B400
10241#define PAL_PREC_10_12_BIT (0 << 31)
10242#define PAL_PREC_SPLIT_MODE (1 << 31)
10243#define PAL_PREC_AUTO_INCREMENT (1 << 15)
Ander Conselvan de Oliveira2fcb2062017-01-26 13:24:23 +020010244#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
Ville Syrjälä5bda1ac2019-04-01 23:02:26 +030010245#define PAL_PREC_INDEX_VALUE(x) ((x) << 0)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010246#define _PAL_PREC_DATA_A 0x4A404
10247#define _PAL_PREC_DATA_B 0x4AC04
10248#define _PAL_PREC_DATA_C 0x4B404
10249#define _PAL_PREC_GC_MAX_A 0x4A410
10250#define _PAL_PREC_GC_MAX_B 0x4AC10
10251#define _PAL_PREC_GC_MAX_C 0x4B410
10252#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
10253#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
10254#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +020010255#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
10256#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
10257#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010258
10259#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
10260#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
10261#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
10262#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
Uma Shankar502da132019-03-29 19:59:16 +053010263#define PREC_PAL_EXT2_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT2_GC_MAX_A, _PAL_PREC_EXT2_GC_MAX_B) + (i) * 4)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010264
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +020010265#define _PRE_CSC_GAMC_INDEX_A 0x4A484
10266#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
10267#define _PRE_CSC_GAMC_INDEX_C 0x4B484
10268#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
10269#define _PRE_CSC_GAMC_DATA_A 0x4A488
10270#define _PRE_CSC_GAMC_DATA_B 0x4AC88
10271#define _PRE_CSC_GAMC_DATA_C 0x4B488
10272
10273#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
10274#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
10275
Uma Shankar377c70e2019-06-12 12:14:58 +053010276/* ICL Multi segmented gamma */
10277#define _PAL_PREC_MULTI_SEG_INDEX_A 0x4A408
10278#define _PAL_PREC_MULTI_SEG_INDEX_B 0x4AC08
10279#define PAL_PREC_MULTI_SEGMENT_AUTO_INCREMENT REG_BIT(15)
10280#define PAL_PREC_MULTI_SEGMENT_INDEX_VALUE_MASK REG_GENMASK(4, 0)
10281
10282#define _PAL_PREC_MULTI_SEG_DATA_A 0x4A40C
10283#define _PAL_PREC_MULTI_SEG_DATA_B 0x4AC0C
10284
10285#define PREC_PAL_MULTI_SEG_INDEX(pipe) _MMIO_PIPE(pipe, \
10286 _PAL_PREC_MULTI_SEG_INDEX_A, \
10287 _PAL_PREC_MULTI_SEG_INDEX_B)
10288#define PREC_PAL_MULTI_SEG_DATA(pipe) _MMIO_PIPE(pipe, \
10289 _PAL_PREC_MULTI_SEG_DATA_A, \
10290 _PAL_PREC_MULTI_SEG_DATA_B)
10291
Lionel Landwerlin29dc3732016-03-16 10:57:17 +000010292/* pipe CSC & degamma/gamma LUTs on CHV */
10293#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
10294#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
10295#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
10296#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
10297#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
10298#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
10299#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
10300#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
10301#define CGM_PIPE_MODE_GAMMA (1 << 2)
10302#define CGM_PIPE_MODE_CSC (1 << 1)
10303#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
10304
10305#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
10306#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
10307#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
10308#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
10309#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
10310#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
10311#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
10312#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
10313
10314#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
10315#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
10316#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
10317#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
10318#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
10319#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
10320#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
10321#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
10322
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010323/* MIPI DSI registers */
10324
Hans de Goede0ad4dc82017-05-18 13:06:44 +020010325#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010326#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
Jani Nikula3230bf12013-08-27 15:12:16 +030010327
Madhav Chauhan292272e2018-10-15 17:27:57 +030010328/* Gen11 DSI */
10329#define _MMIO_DSI(tc, dsi0, dsi1) _MMIO_TRANS((tc) - TRANSCODER_DSI_0, \
10330 dsi0, dsi1)
10331
Deepak Mbcc65702017-02-17 18:13:34 +053010332#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
10333#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
10334#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
10335#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
10336
Madhav Chauhan27efd252018-07-05 18:31:48 +053010337#define _ICL_DSI_ESC_CLK_DIV0 0x6b090
10338#define _ICL_DSI_ESC_CLK_DIV1 0x6b890
10339#define ICL_DSI_ESC_CLK_DIV(port) _MMIO_PORT((port), \
10340 _ICL_DSI_ESC_CLK_DIV0, \
10341 _ICL_DSI_ESC_CLK_DIV1)
10342#define _ICL_DPHY_ESC_CLK_DIV0 0x162190
10343#define _ICL_DPHY_ESC_CLK_DIV1 0x6C190
10344#define ICL_DPHY_ESC_CLK_DIV(port) _MMIO_PORT((port), \
10345 _ICL_DPHY_ESC_CLK_DIV0, \
10346 _ICL_DPHY_ESC_CLK_DIV1)
10347#define ICL_BYTE_CLK_PER_ESC_CLK_MASK (0x1f << 16)
10348#define ICL_BYTE_CLK_PER_ESC_CLK_SHIFT 16
10349#define ICL_ESC_CLK_DIV_MASK 0x1ff
10350#define ICL_ESC_CLK_DIV_SHIFT 0
Madhav Chauhanfcfe0bd2018-07-05 19:19:33 +053010351#define DSI_MAX_ESC_CLK 20000 /* in KHz */
Madhav Chauhan27efd252018-07-05 18:31:48 +053010352
Uma Shankaraec02462017-09-25 19:26:01 +053010353/* Gen4+ Timestamp and Pipe Frame time stamp registers */
10354#define GEN4_TIMESTAMP _MMIO(0x2358)
10355#define ILK_TIMESTAMP_HI _MMIO(0x70070)
10356#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
10357
Lionel Landwerlindab91782017-11-10 19:08:44 +000010358#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
10359#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
10360#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
10361#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
10362#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
10363
Uma Shankaraec02462017-09-25 19:26:01 +053010364#define _PIPE_FRMTMSTMP_A 0x70048
10365#define PIPE_FRMTMSTMP(pipe) \
10366 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
10367
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010368/* BXT MIPI clock controls */
10369#define BXT_MAX_VAR_OUTPUT_KHZ 39500
10370
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010371#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010372#define BXT_MIPI1_DIV_SHIFT 26
10373#define BXT_MIPI2_DIV_SHIFT 10
10374#define BXT_MIPI_DIV_SHIFT(port) \
10375 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
10376 BXT_MIPI2_DIV_SHIFT)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010377
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010378/* TX control divider to select actual TX clock output from (8x/var) */
Deepak M782d25c2016-02-15 22:43:57 +053010379#define BXT_MIPI1_TX_ESCLK_SHIFT 26
10380#define BXT_MIPI2_TX_ESCLK_SHIFT 10
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010381#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
10382 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
10383 BXT_MIPI2_TX_ESCLK_SHIFT)
Deepak M782d25c2016-02-15 22:43:57 +053010384#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
10385#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010386#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
10387 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
Deepak M782d25c2016-02-15 22:43:57 +053010388 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
10389#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010390 (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010391/* RX upper control divider to select actual RX clock output from 8x */
10392#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
10393#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
10394#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
10395 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
10396 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
10397#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
10398#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
10399#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
10400 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
10401 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
10402#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010403 (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010404/* 8/3X divider to select the actual 8/3X clock output from 8x */
10405#define BXT_MIPI1_8X_BY3_SHIFT 19
10406#define BXT_MIPI2_8X_BY3_SHIFT 3
10407#define BXT_MIPI_8X_BY3_SHIFT(port) \
10408 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
10409 BXT_MIPI2_8X_BY3_SHIFT)
10410#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
10411#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
10412#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
10413 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
10414 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
10415#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010416 (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010417/* RX lower control divider to select actual RX clock output from 8x */
10418#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
10419#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
10420#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
10421 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
10422 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
10423#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
10424#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
10425#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
10426 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
10427 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
10428#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010429 (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010430
10431#define RX_DIVIDER_BIT_1_2 0x3
10432#define RX_DIVIDER_BIT_3_4 0xC
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010433
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010434/* BXT MIPI mode configure */
10435#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
10436#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010437#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010438 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
10439
10440#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
10441#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010442#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010443 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
10444
10445#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
10446#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010447#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010448 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
10449
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010450#define BXT_DSI_PLL_CTL _MMIO(0x161000)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010451#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
10452#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
10453#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
Deepak Mf340c2f2017-02-17 18:13:32 +053010454#define BXT_DSIC_16X_BY1 (0 << 10)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010455#define BXT_DSIC_16X_BY2 (1 << 10)
10456#define BXT_DSIC_16X_BY3 (2 << 10)
10457#define BXT_DSIC_16X_BY4 (3 << 10)
Imre Deakdb18b6a2016-03-24 12:41:40 +020010458#define BXT_DSIC_16X_MASK (3 << 10)
Deepak Mf340c2f2017-02-17 18:13:32 +053010459#define BXT_DSIA_16X_BY1 (0 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010460#define BXT_DSIA_16X_BY2 (1 << 8)
10461#define BXT_DSIA_16X_BY3 (2 << 8)
10462#define BXT_DSIA_16X_BY4 (3 << 8)
Imre Deakdb18b6a2016-03-24 12:41:40 +020010463#define BXT_DSIA_16X_MASK (3 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010464#define BXT_DSI_FREQ_SEL_SHIFT 8
10465#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
10466
10467#define BXT_DSI_PLL_RATIO_MAX 0x7D
10468#define BXT_DSI_PLL_RATIO_MIN 0x22
Deepak Mf340c2f2017-02-17 18:13:32 +053010469#define GLK_DSI_PLL_RATIO_MAX 0x6F
10470#define GLK_DSI_PLL_RATIO_MIN 0x22
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010471#define BXT_DSI_PLL_RATIO_MASK 0xFF
Deepak M61ad9922015-12-04 19:47:38 +053010472#define BXT_REF_CLOCK_KHZ 19200
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010473
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010474#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010475#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
10476#define BXT_DSI_PLL_LOCKED (1 << 30)
10477
Jani Nikula3230bf12013-08-27 15:12:16 +030010478#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010479#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010480#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +053010481
10482 /* BXT port control */
10483#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
10484#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010485#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +053010486
Madhav Chauhan21652f32018-07-05 19:19:34 +053010487/* ICL DSI MODE control */
10488#define _ICL_DSI_IO_MODECTL_0 0x6B094
10489#define _ICL_DSI_IO_MODECTL_1 0x6B894
10490#define ICL_DSI_IO_MODECTL(port) _MMIO_PORT(port, \
10491 _ICL_DSI_IO_MODECTL_0, \
10492 _ICL_DSI_IO_MODECTL_1)
10493#define COMBO_PHY_MODE_DSI (1 << 0)
10494
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010495/* Display Stream Splitter Control */
10496#define DSS_CTL1 _MMIO(0x67400)
10497#define SPLITTER_ENABLE (1 << 31)
10498#define JOINER_ENABLE (1 << 30)
10499#define DUAL_LINK_MODE_INTERLEAVE (1 << 24)
10500#define DUAL_LINK_MODE_FRONTBACK (0 << 24)
10501#define OVERLAP_PIXELS_MASK (0xf << 16)
10502#define OVERLAP_PIXELS(pixels) ((pixels) << 16)
10503#define LEFT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10504#define LEFT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
Anusha Srivatsa18cde292018-11-01 14:42:16 -070010505#define MAX_DL_BUFFER_TARGET_DEPTH 0x5a0
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010506
10507#define DSS_CTL2 _MMIO(0x67404)
10508#define LEFT_BRANCH_VDSC_ENABLE (1 << 31)
10509#define RIGHT_BRANCH_VDSC_ENABLE (1 << 15)
10510#define RIGHT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10511#define RIGHT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
10512
Anusha Srivatsa18cde292018-11-01 14:42:16 -070010513#define _ICL_PIPE_DSS_CTL1_PB 0x78200
10514#define _ICL_PIPE_DSS_CTL1_PC 0x78400
10515#define ICL_PIPE_DSS_CTL1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10516 _ICL_PIPE_DSS_CTL1_PB, \
10517 _ICL_PIPE_DSS_CTL1_PC)
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010518#define BIG_JOINER_ENABLE (1 << 29)
10519#define MASTER_BIG_JOINER_ENABLE (1 << 28)
10520#define VGA_CENTERING_ENABLE (1 << 27)
10521
Anusha Srivatsa18cde292018-11-01 14:42:16 -070010522#define _ICL_PIPE_DSS_CTL2_PB 0x78204
10523#define _ICL_PIPE_DSS_CTL2_PC 0x78404
10524#define ICL_PIPE_DSS_CTL2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10525 _ICL_PIPE_DSS_CTL2_PB, \
10526 _ICL_PIPE_DSS_CTL2_PC)
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010527
Uma Shankar1881a422017-01-25 19:43:23 +053010528#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
10529#define STAP_SELECT (1 << 0)
10530
10531#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
10532#define HS_IO_CTRL_SELECT (1 << 0)
10533
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010534#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030010535#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
10536#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +053010537#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +030010538#define DUAL_LINK_MODE_MASK (1 << 26)
10539#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
10540#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010541#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030010542#define FLOPPED_HSTX (1 << 23)
10543#define DE_INVERT (1 << 19) /* XXX */
10544#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
10545#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
10546#define AFE_LATCHOUT (1 << 17)
10547#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010548#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
10549#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
10550#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
10551#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +030010552#define CSB_SHIFT 9
10553#define CSB_MASK (3 << 9)
10554#define CSB_20MHZ (0 << 9)
10555#define CSB_10MHZ (1 << 9)
10556#define CSB_40MHZ (2 << 9)
10557#define BANDGAP_MASK (1 << 8)
10558#define BANDGAP_PNW_CIRCUIT (0 << 8)
10559#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010560#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
10561#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
10562#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
10563#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030010564#define TEARING_EFFECT_MASK (3 << 2)
10565#define TEARING_EFFECT_OFF (0 << 2)
10566#define TEARING_EFFECT_DSI (1 << 2)
10567#define TEARING_EFFECT_GPIO (2 << 2)
10568#define LANE_CONFIGURATION_SHIFT 0
10569#define LANE_CONFIGURATION_MASK (3 << 0)
10570#define LANE_CONFIGURATION_4LANE (0 << 0)
10571#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
10572#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
10573
10574#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010575#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010576#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010577#define TEARING_EFFECT_DELAY_SHIFT 0
10578#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
10579
10580/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010581#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +030010582
10583/* MIPI DSI Controller and D-PHY registers */
10584
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010585#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010586#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010587#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +030010588#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
10589#define ULPS_STATE_MASK (3 << 1)
10590#define ULPS_STATE_ENTER (2 << 1)
10591#define ULPS_STATE_EXIT (1 << 1)
10592#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
10593#define DEVICE_READY (1 << 0)
10594
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010595#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010596#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010597#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010598#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010599#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010600#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +030010601#define TEARING_EFFECT (1 << 31)
10602#define SPL_PKT_SENT_INTERRUPT (1 << 30)
10603#define GEN_READ_DATA_AVAIL (1 << 29)
10604#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
10605#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
10606#define RX_PROT_VIOLATION (1 << 26)
10607#define RX_INVALID_TX_LENGTH (1 << 25)
10608#define ACK_WITH_NO_ERROR (1 << 24)
10609#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
10610#define LP_RX_TIMEOUT (1 << 22)
10611#define HS_TX_TIMEOUT (1 << 21)
10612#define DPI_FIFO_UNDERRUN (1 << 20)
10613#define LOW_CONTENTION (1 << 19)
10614#define HIGH_CONTENTION (1 << 18)
10615#define TXDSI_VC_ID_INVALID (1 << 17)
10616#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
10617#define TXCHECKSUM_ERROR (1 << 15)
10618#define TXECC_MULTIBIT_ERROR (1 << 14)
10619#define TXECC_SINGLE_BIT_ERROR (1 << 13)
10620#define TXFALSE_CONTROL_ERROR (1 << 12)
10621#define RXDSI_VC_ID_INVALID (1 << 11)
10622#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
10623#define RXCHECKSUM_ERROR (1 << 9)
10624#define RXECC_MULTIBIT_ERROR (1 << 8)
10625#define RXECC_SINGLE_BIT_ERROR (1 << 7)
10626#define RXFALSE_CONTROL_ERROR (1 << 6)
10627#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
10628#define RX_LP_TX_SYNC_ERROR (1 << 4)
10629#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
10630#define RXEOT_SYNC_ERROR (1 << 2)
10631#define RXSOT_SYNC_ERROR (1 << 1)
10632#define RXSOT_ERROR (1 << 0)
10633
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010634#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010635#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010636#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +030010637#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
10638#define CMD_MODE_NOT_SUPPORTED (0 << 13)
10639#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
10640#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
10641#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
10642#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
10643#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
10644#define VID_MODE_FORMAT_MASK (0xf << 7)
10645#define VID_MODE_NOT_SUPPORTED (0 << 7)
10646#define VID_MODE_FORMAT_RGB565 (1 << 7)
Jani Nikula42c151e2016-03-16 12:21:39 +020010647#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
10648#define VID_MODE_FORMAT_RGB666 (3 << 7)
Jani Nikula3230bf12013-08-27 15:12:16 +030010649#define VID_MODE_FORMAT_RGB888 (4 << 7)
10650#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
10651#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
10652#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
10653#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
10654#define DATA_LANES_PRG_REG_SHIFT 0
10655#define DATA_LANES_PRG_REG_MASK (7 << 0)
10656
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010657#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010658#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010659#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010660#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
10661
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010662#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010663#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010664#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010665#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
10666
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010667#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010668#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010669#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010670#define TURN_AROUND_TIMEOUT_MASK 0x3f
10671
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010672#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010673#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010674#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +030010675#define DEVICE_RESET_TIMER_MASK 0xffff
10676
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010677#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010678#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010679#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +030010680#define VERTICAL_ADDRESS_SHIFT 16
10681#define VERTICAL_ADDRESS_MASK (0xffff << 16)
10682#define HORIZONTAL_ADDRESS_SHIFT 0
10683#define HORIZONTAL_ADDRESS_MASK 0xffff
10684
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010685#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010686#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010687#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +030010688#define DBI_FIFO_EMPTY_HALF (0 << 0)
10689#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
10690#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
10691
10692/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010693#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010694#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010695#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010696
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010697#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010698#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010699#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010700
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010701#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010702#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010703#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010704
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010705#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010706#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010707#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010708
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010709#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010710#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010711#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010712
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010713#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010714#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010715#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010716
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010717#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010718#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010719#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010720
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010721#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010722#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010723#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010724
Jani Nikula3230bf12013-08-27 15:12:16 +030010725/* regs above are bits 15:0 */
10726
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010727#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010728#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010729#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010730#define DPI_LP_MODE (1 << 6)
10731#define BACKLIGHT_OFF (1 << 5)
10732#define BACKLIGHT_ON (1 << 4)
10733#define COLOR_MODE_OFF (1 << 3)
10734#define COLOR_MODE_ON (1 << 2)
10735#define TURN_ON (1 << 1)
10736#define SHUTDOWN (1 << 0)
10737
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010738#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010739#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010740#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030010741#define COMMAND_BYTE_SHIFT 0
10742#define COMMAND_BYTE_MASK (0x3f << 0)
10743
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010744#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010745#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010746#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010747#define MASTER_INIT_TIMER_SHIFT 0
10748#define MASTER_INIT_TIMER_MASK (0xffff << 0)
10749
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010750#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010751#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010752#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010753 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +030010754#define MAX_RETURN_PKT_SIZE_SHIFT 0
10755#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
10756
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010757#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010758#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010759#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010760#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
10761#define DISABLE_VIDEO_BTA (1 << 3)
10762#define IP_TG_CONFIG (1 << 2)
10763#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
10764#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
10765#define VIDEO_MODE_BURST (3 << 0)
10766
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010767#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010768#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010769#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
Jani Nikulaf90e8c32016-06-03 17:57:05 +030010770#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
10771#define BXT_DPHY_DEFEATURE_EN (1 << 8)
Jani Nikula3230bf12013-08-27 15:12:16 +030010772#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
10773#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
10774#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
10775#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
10776#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
10777#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
10778#define CLOCKSTOP (1 << 1)
10779#define EOT_DISABLE (1 << 0)
10780
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010781#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010782#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010783#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +030010784#define LP_BYTECLK_SHIFT 0
10785#define LP_BYTECLK_MASK (0xffff << 0)
10786
Deepak Mb426f982017-02-17 18:13:30 +053010787#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
10788#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
10789#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
10790
10791#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
10792#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
10793#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
10794
Jani Nikula3230bf12013-08-27 15:12:16 +030010795/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010796#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010797#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010798#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030010799
10800/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010801#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010802#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010803#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030010804
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010805#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010806#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010807#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010808#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010809#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010810#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010811#define LONG_PACKET_WORD_COUNT_SHIFT 8
10812#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
10813#define SHORT_PACKET_PARAM_SHIFT 8
10814#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
10815#define VIRTUAL_CHANNEL_SHIFT 6
10816#define VIRTUAL_CHANNEL_MASK (3 << 6)
10817#define DATA_TYPE_SHIFT 0
Ville Syrjälä395b2912015-09-18 20:03:40 +030010818#define DATA_TYPE_MASK (0x3f << 0)
Jani Nikula3230bf12013-08-27 15:12:16 +030010819/* data type values, see include/video/mipi_display.h */
10820
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010821#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010822#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010823#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010824#define DPI_FIFO_EMPTY (1 << 28)
10825#define DBI_FIFO_EMPTY (1 << 27)
10826#define LP_CTRL_FIFO_EMPTY (1 << 26)
10827#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
10828#define LP_CTRL_FIFO_FULL (1 << 24)
10829#define HS_CTRL_FIFO_EMPTY (1 << 18)
10830#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
10831#define HS_CTRL_FIFO_FULL (1 << 16)
10832#define LP_DATA_FIFO_EMPTY (1 << 10)
10833#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
10834#define LP_DATA_FIFO_FULL (1 << 8)
10835#define HS_DATA_FIFO_EMPTY (1 << 2)
10836#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
10837#define HS_DATA_FIFO_FULL (1 << 0)
10838
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010839#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010840#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010841#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +030010842#define DBI_HS_LP_MODE_MASK (1 << 0)
10843#define DBI_LP_MODE (1 << 0)
10844#define DBI_HS_MODE (0 << 0)
10845
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010846#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010847#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010848#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +030010849#define EXIT_ZERO_COUNT_SHIFT 24
10850#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
10851#define TRAIL_COUNT_SHIFT 16
10852#define TRAIL_COUNT_MASK (0x1f << 16)
10853#define CLK_ZERO_COUNT_SHIFT 8
10854#define CLK_ZERO_COUNT_MASK (0xff << 8)
10855#define PREPARE_COUNT_SHIFT 0
10856#define PREPARE_COUNT_MASK (0x3f << 0)
10857
Madhav Chauhan146cdf32018-07-10 15:10:05 +053010858#define _ICL_DSI_T_INIT_MASTER_0 0x6b088
10859#define _ICL_DSI_T_INIT_MASTER_1 0x6b888
10860#define ICL_DSI_T_INIT_MASTER(port) _MMIO_PORT(port, \
10861 _ICL_DSI_T_INIT_MASTER_0,\
10862 _ICL_DSI_T_INIT_MASTER_1)
10863
Madhav Chauhan33868a92018-09-16 16:23:28 +053010864#define _DPHY_CLK_TIMING_PARAM_0 0x162180
10865#define _DPHY_CLK_TIMING_PARAM_1 0x6c180
10866#define DPHY_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
10867 _DPHY_CLK_TIMING_PARAM_0,\
10868 _DPHY_CLK_TIMING_PARAM_1)
10869#define _DSI_CLK_TIMING_PARAM_0 0x6b080
10870#define _DSI_CLK_TIMING_PARAM_1 0x6b880
10871#define DSI_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
10872 _DSI_CLK_TIMING_PARAM_0,\
10873 _DSI_CLK_TIMING_PARAM_1)
10874#define CLK_PREPARE_OVERRIDE (1 << 31)
10875#define CLK_PREPARE(x) ((x) << 28)
10876#define CLK_PREPARE_MASK (0x7 << 28)
10877#define CLK_PREPARE_SHIFT 28
10878#define CLK_ZERO_OVERRIDE (1 << 27)
10879#define CLK_ZERO(x) ((x) << 20)
10880#define CLK_ZERO_MASK (0xf << 20)
10881#define CLK_ZERO_SHIFT 20
10882#define CLK_PRE_OVERRIDE (1 << 19)
10883#define CLK_PRE(x) ((x) << 16)
10884#define CLK_PRE_MASK (0x3 << 16)
10885#define CLK_PRE_SHIFT 16
10886#define CLK_POST_OVERRIDE (1 << 15)
10887#define CLK_POST(x) ((x) << 8)
10888#define CLK_POST_MASK (0x7 << 8)
10889#define CLK_POST_SHIFT 8
10890#define CLK_TRAIL_OVERRIDE (1 << 7)
10891#define CLK_TRAIL(x) ((x) << 0)
10892#define CLK_TRAIL_MASK (0xf << 0)
10893#define CLK_TRAIL_SHIFT 0
10894
10895#define _DPHY_DATA_TIMING_PARAM_0 0x162184
10896#define _DPHY_DATA_TIMING_PARAM_1 0x6c184
10897#define DPHY_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
10898 _DPHY_DATA_TIMING_PARAM_0,\
10899 _DPHY_DATA_TIMING_PARAM_1)
10900#define _DSI_DATA_TIMING_PARAM_0 0x6B084
10901#define _DSI_DATA_TIMING_PARAM_1 0x6B884
10902#define DSI_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
10903 _DSI_DATA_TIMING_PARAM_0,\
10904 _DSI_DATA_TIMING_PARAM_1)
10905#define HS_PREPARE_OVERRIDE (1 << 31)
10906#define HS_PREPARE(x) ((x) << 24)
10907#define HS_PREPARE_MASK (0x7 << 24)
10908#define HS_PREPARE_SHIFT 24
10909#define HS_ZERO_OVERRIDE (1 << 23)
10910#define HS_ZERO(x) ((x) << 16)
10911#define HS_ZERO_MASK (0xf << 16)
10912#define HS_ZERO_SHIFT 16
10913#define HS_TRAIL_OVERRIDE (1 << 15)
10914#define HS_TRAIL(x) ((x) << 8)
10915#define HS_TRAIL_MASK (0x7 << 8)
10916#define HS_TRAIL_SHIFT 8
10917#define HS_EXIT_OVERRIDE (1 << 7)
10918#define HS_EXIT(x) ((x) << 0)
10919#define HS_EXIT_MASK (0x7 << 0)
10920#define HS_EXIT_SHIFT 0
10921
Madhav Chauhan35c37ad2018-09-16 16:23:30 +053010922#define _DPHY_TA_TIMING_PARAM_0 0x162188
10923#define _DPHY_TA_TIMING_PARAM_1 0x6c188
10924#define DPHY_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
10925 _DPHY_TA_TIMING_PARAM_0,\
10926 _DPHY_TA_TIMING_PARAM_1)
10927#define _DSI_TA_TIMING_PARAM_0 0x6b098
10928#define _DSI_TA_TIMING_PARAM_1 0x6b898
10929#define DSI_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
10930 _DSI_TA_TIMING_PARAM_0,\
10931 _DSI_TA_TIMING_PARAM_1)
10932#define TA_SURE_OVERRIDE (1 << 31)
10933#define TA_SURE(x) ((x) << 16)
10934#define TA_SURE_MASK (0x1f << 16)
10935#define TA_SURE_SHIFT 16
10936#define TA_GO_OVERRIDE (1 << 15)
10937#define TA_GO(x) ((x) << 8)
10938#define TA_GO_MASK (0xf << 8)
10939#define TA_GO_SHIFT 8
10940#define TA_GET_OVERRIDE (1 << 7)
10941#define TA_GET(x) ((x) << 0)
10942#define TA_GET_MASK (0xf << 0)
10943#define TA_GET_SHIFT 0
10944
Madhav Chauhan5ffce252018-10-15 17:27:58 +030010945/* DSI transcoder configuration */
10946#define _DSI_TRANS_FUNC_CONF_0 0x6b030
10947#define _DSI_TRANS_FUNC_CONF_1 0x6b830
10948#define DSI_TRANS_FUNC_CONF(tc) _MMIO_DSI(tc, \
10949 _DSI_TRANS_FUNC_CONF_0,\
10950 _DSI_TRANS_FUNC_CONF_1)
10951#define OP_MODE_MASK (0x3 << 28)
10952#define OP_MODE_SHIFT 28
10953#define CMD_MODE_NO_GATE (0x0 << 28)
10954#define CMD_MODE_TE_GATE (0x1 << 28)
10955#define VIDEO_MODE_SYNC_EVENT (0x2 << 28)
10956#define VIDEO_MODE_SYNC_PULSE (0x3 << 28)
10957#define LINK_READY (1 << 20)
10958#define PIX_FMT_MASK (0x3 << 16)
10959#define PIX_FMT_SHIFT 16
10960#define PIX_FMT_RGB565 (0x0 << 16)
10961#define PIX_FMT_RGB666_PACKED (0x1 << 16)
10962#define PIX_FMT_RGB666_LOOSE (0x2 << 16)
10963#define PIX_FMT_RGB888 (0x3 << 16)
10964#define PIX_FMT_RGB101010 (0x4 << 16)
10965#define PIX_FMT_RGB121212 (0x5 << 16)
10966#define PIX_FMT_COMPRESSED (0x6 << 16)
10967#define BGR_TRANSMISSION (1 << 15)
10968#define PIX_VIRT_CHAN(x) ((x) << 12)
10969#define PIX_VIRT_CHAN_MASK (0x3 << 12)
10970#define PIX_VIRT_CHAN_SHIFT 12
10971#define PIX_BUF_THRESHOLD_MASK (0x3 << 10)
10972#define PIX_BUF_THRESHOLD_SHIFT 10
10973#define PIX_BUF_THRESHOLD_1_4 (0x0 << 10)
10974#define PIX_BUF_THRESHOLD_1_2 (0x1 << 10)
10975#define PIX_BUF_THRESHOLD_3_4 (0x2 << 10)
10976#define PIX_BUF_THRESHOLD_FULL (0x3 << 10)
10977#define CONTINUOUS_CLK_MASK (0x3 << 8)
10978#define CONTINUOUS_CLK_SHIFT 8
10979#define CLK_ENTER_LP_AFTER_DATA (0x0 << 8)
10980#define CLK_HS_OR_LP (0x2 << 8)
10981#define CLK_HS_CONTINUOUS (0x3 << 8)
10982#define LINK_CALIBRATION_MASK (0x3 << 4)
10983#define LINK_CALIBRATION_SHIFT 4
10984#define CALIBRATION_DISABLED (0x0 << 4)
10985#define CALIBRATION_ENABLED_INITIAL_ONLY (0x2 << 4)
10986#define CALIBRATION_ENABLED_INITIAL_PERIODIC (0x3 << 4)
Vandita Kulkarni32d38e62019-07-30 13:06:48 +053010987#define BLANKING_PACKET_ENABLE (1 << 2)
Madhav Chauhan5ffce252018-10-15 17:27:58 +030010988#define S3D_ORIENTATION_LANDSCAPE (1 << 1)
10989#define EOTP_DISABLED (1 << 0)
10990
Madhav Chauhan60230aa2018-10-15 17:28:06 +030010991#define _DSI_CMD_RXCTL_0 0x6b0d4
10992#define _DSI_CMD_RXCTL_1 0x6b8d4
10993#define DSI_CMD_RXCTL(tc) _MMIO_DSI(tc, \
10994 _DSI_CMD_RXCTL_0,\
10995 _DSI_CMD_RXCTL_1)
10996#define READ_UNLOADS_DW (1 << 16)
10997#define RECEIVED_UNASSIGNED_TRIGGER (1 << 15)
10998#define RECEIVED_ACKNOWLEDGE_TRIGGER (1 << 14)
10999#define RECEIVED_TEAR_EFFECT_TRIGGER (1 << 13)
11000#define RECEIVED_RESET_TRIGGER (1 << 12)
11001#define RECEIVED_PAYLOAD_WAS_LOST (1 << 11)
11002#define RECEIVED_CRC_WAS_LOST (1 << 10)
11003#define NUMBER_RX_PLOAD_DW_MASK (0xff << 0)
11004#define NUMBER_RX_PLOAD_DW_SHIFT 0
11005
11006#define _DSI_CMD_TXCTL_0 0x6b0d0
11007#define _DSI_CMD_TXCTL_1 0x6b8d0
11008#define DSI_CMD_TXCTL(tc) _MMIO_DSI(tc, \
11009 _DSI_CMD_TXCTL_0,\
11010 _DSI_CMD_TXCTL_1)
11011#define KEEP_LINK_IN_HS (1 << 24)
11012#define FREE_HEADER_CREDIT_MASK (0x1f << 8)
11013#define FREE_HEADER_CREDIT_SHIFT 0x8
11014#define FREE_PLOAD_CREDIT_MASK (0xff << 0)
11015#define FREE_PLOAD_CREDIT_SHIFT 0
11016#define MAX_HEADER_CREDIT 0x10
11017#define MAX_PLOAD_CREDIT 0x40
11018
Madhav Chauhan808517e2018-10-30 13:56:26 +020011019#define _DSI_CMD_TXHDR_0 0x6b100
11020#define _DSI_CMD_TXHDR_1 0x6b900
11021#define DSI_CMD_TXHDR(tc) _MMIO_DSI(tc, \
11022 _DSI_CMD_TXHDR_0,\
11023 _DSI_CMD_TXHDR_1)
11024#define PAYLOAD_PRESENT (1 << 31)
11025#define LP_DATA_TRANSFER (1 << 30)
11026#define VBLANK_FENCE (1 << 29)
11027#define PARAM_WC_MASK (0xffff << 8)
11028#define PARAM_WC_LOWER_SHIFT 8
11029#define PARAM_WC_UPPER_SHIFT 16
11030#define VC_MASK (0x3 << 6)
11031#define VC_SHIFT 6
11032#define DT_MASK (0x3f << 0)
11033#define DT_SHIFT 0
11034
11035#define _DSI_CMD_TXPYLD_0 0x6b104
11036#define _DSI_CMD_TXPYLD_1 0x6b904
11037#define DSI_CMD_TXPYLD(tc) _MMIO_DSI(tc, \
11038 _DSI_CMD_TXPYLD_0,\
11039 _DSI_CMD_TXPYLD_1)
11040
Madhav Chauhan60230aa2018-10-15 17:28:06 +030011041#define _DSI_LP_MSG_0 0x6b0d8
11042#define _DSI_LP_MSG_1 0x6b8d8
11043#define DSI_LP_MSG(tc) _MMIO_DSI(tc, \
11044 _DSI_LP_MSG_0,\
11045 _DSI_LP_MSG_1)
11046#define LPTX_IN_PROGRESS (1 << 17)
11047#define LINK_IN_ULPS (1 << 16)
11048#define LINK_ULPS_TYPE_LP11 (1 << 8)
11049#define LINK_ENTER_ULPS (1 << 0)
11050
Madhav Chauhan8bffd202018-10-30 13:56:21 +020011051/* DSI timeout registers */
11052#define _DSI_HSTX_TO_0 0x6b044
11053#define _DSI_HSTX_TO_1 0x6b844
11054#define DSI_HSTX_TO(tc) _MMIO_DSI(tc, \
11055 _DSI_HSTX_TO_0,\
11056 _DSI_HSTX_TO_1)
11057#define HSTX_TIMEOUT_VALUE_MASK (0xffff << 16)
11058#define HSTX_TIMEOUT_VALUE_SHIFT 16
11059#define HSTX_TIMEOUT_VALUE(x) ((x) << 16)
11060#define HSTX_TIMED_OUT (1 << 0)
11061
11062#define _DSI_LPRX_HOST_TO_0 0x6b048
11063#define _DSI_LPRX_HOST_TO_1 0x6b848
11064#define DSI_LPRX_HOST_TO(tc) _MMIO_DSI(tc, \
11065 _DSI_LPRX_HOST_TO_0,\
11066 _DSI_LPRX_HOST_TO_1)
11067#define LPRX_TIMED_OUT (1 << 16)
11068#define LPRX_TIMEOUT_VALUE_MASK (0xffff << 0)
11069#define LPRX_TIMEOUT_VALUE_SHIFT 0
11070#define LPRX_TIMEOUT_VALUE(x) ((x) << 0)
11071
11072#define _DSI_PWAIT_TO_0 0x6b040
11073#define _DSI_PWAIT_TO_1 0x6b840
11074#define DSI_PWAIT_TO(tc) _MMIO_DSI(tc, \
11075 _DSI_PWAIT_TO_0,\
11076 _DSI_PWAIT_TO_1)
11077#define PRESET_TIMEOUT_VALUE_MASK (0xffff << 16)
11078#define PRESET_TIMEOUT_VALUE_SHIFT 16
11079#define PRESET_TIMEOUT_VALUE(x) ((x) << 16)
11080#define PRESPONSE_TIMEOUT_VALUE_MASK (0xffff << 0)
11081#define PRESPONSE_TIMEOUT_VALUE_SHIFT 0
11082#define PRESPONSE_TIMEOUT_VALUE(x) ((x) << 0)
11083
11084#define _DSI_TA_TO_0 0x6b04c
11085#define _DSI_TA_TO_1 0x6b84c
11086#define DSI_TA_TO(tc) _MMIO_DSI(tc, \
11087 _DSI_TA_TO_0,\
11088 _DSI_TA_TO_1)
11089#define TA_TIMED_OUT (1 << 16)
11090#define TA_TIMEOUT_VALUE_MASK (0xffff << 0)
11091#define TA_TIMEOUT_VALUE_SHIFT 0
11092#define TA_TIMEOUT_VALUE(x) ((x) << 0)
11093
Jani Nikula3230bf12013-08-27 15:12:16 +030011094/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011095#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011096#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011097#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030011098
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011099#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
11100#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
11101#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011102#define LP_HS_SSW_CNT_SHIFT 16
11103#define LP_HS_SSW_CNT_MASK (0xffff << 16)
11104#define HS_LP_PWR_SW_CNT_SHIFT 0
11105#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
11106
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011107#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011108#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011109#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +030011110#define STOP_STATE_STALL_COUNTER_SHIFT 0
11111#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
11112
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011113#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011114#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011115#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011116#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011117#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011118#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +030011119#define RX_CONTENTION_DETECTED (1 << 0)
11120
11121/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011122#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +030011123#define DBI_TYPEC_ENABLE (1 << 31)
11124#define DBI_TYPEC_WIP (1 << 30)
11125#define DBI_TYPEC_OPTION_SHIFT 28
11126#define DBI_TYPEC_OPTION_MASK (3 << 28)
11127#define DBI_TYPEC_FREQ_SHIFT 24
11128#define DBI_TYPEC_FREQ_MASK (0xf << 24)
11129#define DBI_TYPEC_OVERRIDE (1 << 8)
11130#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
11131#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
11132
11133
11134/* MIPI adapter registers */
11135
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011136#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011137#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011138#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030011139#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
11140#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
11141#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
11142#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
11143#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
11144#define READ_REQUEST_PRIORITY_SHIFT 3
11145#define READ_REQUEST_PRIORITY_MASK (3 << 3)
11146#define READ_REQUEST_PRIORITY_LOW (0 << 3)
11147#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
11148#define RGB_FLIP_TO_BGR (1 << 2)
11149
Jani Nikula6b93e9c2016-03-15 21:51:12 +020011150#define BXT_PIPE_SELECT_SHIFT 7
Shashank Sharmad2e08c02015-09-01 19:41:40 +053011151#define BXT_PIPE_SELECT_MASK (7 << 7)
Deepak M56c48972015-12-09 20:14:04 +053011152#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
Deepak M093d6802016-12-15 14:31:32 +053011153#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
11154#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
11155#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
11156#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
11157#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
11158#define GLK_LP_WAKE (1 << 22)
11159#define GLK_LP11_LOW_PWR_MODE (1 << 21)
11160#define GLK_LP00_LOW_PWR_MODE (1 << 20)
11161#define GLK_FIREWALL_ENABLE (1 << 16)
11162#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
11163#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
11164#define BXT_DSC_ENABLE (1 << 3)
11165#define BXT_RGB_FLIP (1 << 2)
11166#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
11167#define GLK_MIPIIO_ENABLE (1 << 0)
Shashank Sharmad2e08c02015-09-01 19:41:40 +053011168
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011169#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011170#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011171#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +030011172#define DATA_MEM_ADDRESS_SHIFT 5
11173#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
11174#define DATA_VALID (1 << 0)
11175
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011176#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011177#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011178#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +030011179#define DATA_LENGTH_SHIFT 0
11180#define DATA_LENGTH_MASK (0xfffff << 0)
11181
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011182#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011183#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011184#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +030011185#define COMMAND_MEM_ADDRESS_SHIFT 5
11186#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
11187#define AUTO_PWG_ENABLE (1 << 2)
11188#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
11189#define COMMAND_VALID (1 << 0)
11190
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011191#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011192#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011193#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +030011194#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
11195#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
11196
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011197#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011198#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011199#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +030011200
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011201#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011202#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011203#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +030011204#define READ_DATA_VALID(n) (1 << (n))
11205
Peter Antoine3bbaba02015-07-10 20:13:11 +030011206/* MOCS (Memory Object Control State) registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011207#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
Peter Antoine3bbaba02015-07-10 20:13:11 +030011208
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011209#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
11210#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
11211#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
11212#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
11213#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
Tomasz Lis74ba22e2018-05-02 15:31:42 -070011214/* Media decoder 2 MOCS registers */
11215#define GEN11_MFX2_MOCS(i) _MMIO(0x10000 + (i) * 4)
Peter Antoine3bbaba02015-07-10 20:13:11 +030011216
Oscar Mateo73f4e8a2018-05-08 14:29:35 -070011217#define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0)
11218#define PMFLUSHDONE_LNICRSDROP (1 << 20)
11219#define PMFLUSH_GAPL3UNBLOCK (1 << 21)
11220#define PMFLUSHDONE_LNEBLK (1 << 22)
11221
Michel Thierrya7a7a0e2019-07-30 11:04:06 -070011222#define GEN12_GLOBAL_MOCS(i) _MMIO(0x4000 + (i) * 4) /* Global MOCS regs */
11223
Tim Gored5165eb2016-02-04 11:49:34 +000011224/* gamt regs */
11225#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
11226#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
11227#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
11228#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
11229#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
11230
Ville Syrjälä93564042017-08-24 22:10:51 +030011231#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
11232#define MMCD_PCLA (1 << 31)
11233#define MMCD_HOTSPOT_EN (1 << 27)
11234
Paulo Zanoniad186f32018-02-05 13:40:43 -020011235#define _ICL_PHY_MISC_A 0x64C00
11236#define _ICL_PHY_MISC_B 0x64C04
11237#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
11238 _ICL_PHY_MISC_B)
Matt Roperbdeb18d2019-06-18 10:51:31 -070011239#define ICL_PHY_MISC_MUX_DDID (1 << 28)
Paulo Zanoniad186f32018-02-05 13:40:43 -020011240#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
11241
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011242/* Icelake Display Stream Compression Registers */
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011243#define DSCA_PICTURE_PARAMETER_SET_0 _MMIO(0x6B200)
11244#define DSCC_PICTURE_PARAMETER_SET_0 _MMIO(0x6BA00)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011245#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB 0x78270
11246#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB 0x78370
11247#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC 0x78470
11248#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC 0x78570
11249#define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11250 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \
11251 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC)
11252#define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11253 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \
11254 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC)
11255#define DSC_VBR_ENABLE (1 << 19)
11256#define DSC_422_ENABLE (1 << 18)
11257#define DSC_COLOR_SPACE_CONVERSION (1 << 17)
11258#define DSC_BLOCK_PREDICTION (1 << 16)
11259#define DSC_LINE_BUF_DEPTH_SHIFT 12
11260#define DSC_BPC_SHIFT 8
11261#define DSC_VER_MIN_SHIFT 4
11262#define DSC_VER_MAJ (0x1 << 0)
11263
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011264#define DSCA_PICTURE_PARAMETER_SET_1 _MMIO(0x6B204)
11265#define DSCC_PICTURE_PARAMETER_SET_1 _MMIO(0x6BA04)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011266#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB 0x78274
11267#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB 0x78374
11268#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC 0x78474
11269#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC 0x78574
11270#define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11271 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \
11272 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC)
11273#define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11274 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \
11275 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC)
11276#define DSC_BPP(bpp) ((bpp) << 0)
11277
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011278#define DSCA_PICTURE_PARAMETER_SET_2 _MMIO(0x6B208)
11279#define DSCC_PICTURE_PARAMETER_SET_2 _MMIO(0x6BA08)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011280#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB 0x78278
11281#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB 0x78378
11282#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC 0x78478
11283#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC 0x78578
11284#define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11285 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \
11286 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC)
11287#define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11288 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \
11289 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC)
11290#define DSC_PIC_WIDTH(pic_width) ((pic_width) << 16)
11291#define DSC_PIC_HEIGHT(pic_height) ((pic_height) << 0)
11292
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011293#define DSCA_PICTURE_PARAMETER_SET_3 _MMIO(0x6B20C)
11294#define DSCC_PICTURE_PARAMETER_SET_3 _MMIO(0x6BA0C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011295#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB 0x7827C
11296#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB 0x7837C
11297#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC 0x7847C
11298#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC 0x7857C
11299#define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11300 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \
11301 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC)
11302#define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11303 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \
11304 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC)
11305#define DSC_SLICE_WIDTH(slice_width) ((slice_width) << 16)
11306#define DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0)
11307
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011308#define DSCA_PICTURE_PARAMETER_SET_4 _MMIO(0x6B210)
11309#define DSCC_PICTURE_PARAMETER_SET_4 _MMIO(0x6BA10)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011310#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB 0x78280
11311#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB 0x78380
11312#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC 0x78480
11313#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC 0x78580
11314#define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11315 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
11316 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC)
11317#define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
Manasi Navare5df52392018-08-23 18:48:07 -070011318 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB, \
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011319 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC)
11320#define DSC_INITIAL_DEC_DELAY(dec_delay) ((dec_delay) << 16)
11321#define DSC_INITIAL_XMIT_DELAY(xmit_delay) ((xmit_delay) << 0)
11322
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011323#define DSCA_PICTURE_PARAMETER_SET_5 _MMIO(0x6B214)
11324#define DSCC_PICTURE_PARAMETER_SET_5 _MMIO(0x6BA14)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011325#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB 0x78284
11326#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB 0x78384
11327#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC 0x78484
11328#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC 0x78584
11329#define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11330 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \
11331 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC)
11332#define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
Manasi Navare5df52392018-08-23 18:48:07 -070011333 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB, \
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011334 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011335#define DSC_SCALE_DEC_INT(scale_dec) ((scale_dec) << 16)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011336#define DSC_SCALE_INC_INT(scale_inc) ((scale_inc) << 0)
11337
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011338#define DSCA_PICTURE_PARAMETER_SET_6 _MMIO(0x6B218)
11339#define DSCC_PICTURE_PARAMETER_SET_6 _MMIO(0x6BA18)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011340#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB 0x78288
11341#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB 0x78388
11342#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC 0x78488
11343#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC 0x78588
11344#define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11345 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \
11346 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC)
11347#define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11348 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \
11349 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011350#define DSC_FLATNESS_MAX_QP(max_qp) ((max_qp) << 24)
11351#define DSC_FLATNESS_MIN_QP(min_qp) ((min_qp) << 16)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011352#define DSC_FIRST_LINE_BPG_OFFSET(offset) ((offset) << 8)
11353#define DSC_INITIAL_SCALE_VALUE(value) ((value) << 0)
11354
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011355#define DSCA_PICTURE_PARAMETER_SET_7 _MMIO(0x6B21C)
11356#define DSCC_PICTURE_PARAMETER_SET_7 _MMIO(0x6BA1C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011357#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB 0x7828C
11358#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB 0x7838C
11359#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC 0x7848C
11360#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC 0x7858C
11361#define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11362 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \
11363 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC)
11364#define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11365 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \
11366 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC)
11367#define DSC_NFL_BPG_OFFSET(bpg_offset) ((bpg_offset) << 16)
11368#define DSC_SLICE_BPG_OFFSET(bpg_offset) ((bpg_offset) << 0)
11369
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011370#define DSCA_PICTURE_PARAMETER_SET_8 _MMIO(0x6B220)
11371#define DSCC_PICTURE_PARAMETER_SET_8 _MMIO(0x6BA20)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011372#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB 0x78290
11373#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB 0x78390
11374#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC 0x78490
11375#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC 0x78590
11376#define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11377 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \
11378 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC)
11379#define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11380 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \
11381 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC)
11382#define DSC_INITIAL_OFFSET(initial_offset) ((initial_offset) << 16)
11383#define DSC_FINAL_OFFSET(final_offset) ((final_offset) << 0)
11384
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011385#define DSCA_PICTURE_PARAMETER_SET_9 _MMIO(0x6B224)
11386#define DSCC_PICTURE_PARAMETER_SET_9 _MMIO(0x6BA24)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011387#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB 0x78294
11388#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB 0x78394
11389#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC 0x78494
11390#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC 0x78594
11391#define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11392 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \
11393 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC)
11394#define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11395 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \
11396 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC)
11397#define DSC_RC_EDGE_FACTOR(rc_edge_fact) ((rc_edge_fact) << 16)
11398#define DSC_RC_MODEL_SIZE(rc_model_size) ((rc_model_size) << 0)
11399
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011400#define DSCA_PICTURE_PARAMETER_SET_10 _MMIO(0x6B228)
11401#define DSCC_PICTURE_PARAMETER_SET_10 _MMIO(0x6BA28)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011402#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB 0x78298
11403#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB 0x78398
11404#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC 0x78498
11405#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC 0x78598
11406#define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11407 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \
11408 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC)
11409#define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11410 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \
11411 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC)
11412#define DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low) ((rc_tgt_off_low) << 20)
11413#define DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high) ((rc_tgt_off_high) << 16)
11414#define DSC_RC_QUANT_INC_LIMIT1(lim) ((lim) << 8)
11415#define DSC_RC_QUANT_INC_LIMIT0(lim) ((lim) << 0)
11416
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011417#define DSCA_PICTURE_PARAMETER_SET_11 _MMIO(0x6B22C)
11418#define DSCC_PICTURE_PARAMETER_SET_11 _MMIO(0x6BA2C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011419#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB 0x7829C
11420#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB 0x7839C
11421#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC 0x7849C
11422#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC 0x7859C
11423#define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11424 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \
11425 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC)
11426#define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11427 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \
11428 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC)
11429
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011430#define DSCA_PICTURE_PARAMETER_SET_12 _MMIO(0x6B260)
11431#define DSCC_PICTURE_PARAMETER_SET_12 _MMIO(0x6BA60)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011432#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB 0x782A0
11433#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB 0x783A0
11434#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC 0x784A0
11435#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC 0x785A0
11436#define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11437 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \
11438 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC)
11439#define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11440 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \
11441 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC)
11442
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011443#define DSCA_PICTURE_PARAMETER_SET_13 _MMIO(0x6B264)
11444#define DSCC_PICTURE_PARAMETER_SET_13 _MMIO(0x6BA64)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011445#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB 0x782A4
11446#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB 0x783A4
11447#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC 0x784A4
11448#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC 0x785A4
11449#define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11450 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \
11451 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC)
11452#define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11453 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \
11454 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC)
11455
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011456#define DSCA_PICTURE_PARAMETER_SET_14 _MMIO(0x6B268)
11457#define DSCC_PICTURE_PARAMETER_SET_14 _MMIO(0x6BA68)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011458#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB 0x782A8
11459#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB 0x783A8
11460#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC 0x784A8
11461#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC 0x785A8
11462#define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11463 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \
11464 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC)
11465#define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11466 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \
11467 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC)
11468
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011469#define DSCA_PICTURE_PARAMETER_SET_15 _MMIO(0x6B26C)
11470#define DSCC_PICTURE_PARAMETER_SET_15 _MMIO(0x6BA6C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011471#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB 0x782AC
11472#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB 0x783AC
11473#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC 0x784AC
11474#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC 0x785AC
11475#define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11476 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \
11477 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC)
11478#define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11479 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \
11480 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC)
11481
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011482#define DSCA_PICTURE_PARAMETER_SET_16 _MMIO(0x6B270)
11483#define DSCC_PICTURE_PARAMETER_SET_16 _MMIO(0x6BA70)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011484#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB 0x782B0
11485#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB 0x783B0
11486#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC 0x784B0
11487#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC 0x785B0
11488#define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11489 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \
11490 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC)
11491#define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11492 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \
11493 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC)
Anusha Srivatsa35b876d2018-10-30 17:19:17 -070011494#define DSC_SLICE_ROW_PER_FRAME(slice_row_per_frame) ((slice_row_per_frame) << 20)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011495#define DSC_SLICE_PER_LINE(slice_per_line) ((slice_per_line) << 16)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011496#define DSC_SLICE_CHUNK_SIZE(slice_chunk_size) ((slice_chunk_size) << 0)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011497
Anusha Srivatsadbda5112018-07-17 14:11:00 -070011498/* Icelake Rate Control Buffer Threshold Registers */
11499#define DSCA_RC_BUF_THRESH_0 _MMIO(0x6B230)
11500#define DSCA_RC_BUF_THRESH_0_UDW _MMIO(0x6B230 + 4)
11501#define DSCC_RC_BUF_THRESH_0 _MMIO(0x6BA30)
11502#define DSCC_RC_BUF_THRESH_0_UDW _MMIO(0x6BA30 + 4)
11503#define _ICL_DSC0_RC_BUF_THRESH_0_PB (0x78254)
11504#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB (0x78254 + 4)
11505#define _ICL_DSC1_RC_BUF_THRESH_0_PB (0x78354)
11506#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB (0x78354 + 4)
11507#define _ICL_DSC0_RC_BUF_THRESH_0_PC (0x78454)
11508#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC (0x78454 + 4)
11509#define _ICL_DSC1_RC_BUF_THRESH_0_PC (0x78554)
11510#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC (0x78554 + 4)
11511#define ICL_DSC0_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11512 _ICL_DSC0_RC_BUF_THRESH_0_PB, \
11513 _ICL_DSC0_RC_BUF_THRESH_0_PC)
11514#define ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11515 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB, \
11516 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC)
11517#define ICL_DSC1_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11518 _ICL_DSC1_RC_BUF_THRESH_0_PB, \
11519 _ICL_DSC1_RC_BUF_THRESH_0_PC)
11520#define ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11521 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB, \
11522 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC)
11523
11524#define DSCA_RC_BUF_THRESH_1 _MMIO(0x6B238)
11525#define DSCA_RC_BUF_THRESH_1_UDW _MMIO(0x6B238 + 4)
11526#define DSCC_RC_BUF_THRESH_1 _MMIO(0x6BA38)
11527#define DSCC_RC_BUF_THRESH_1_UDW _MMIO(0x6BA38 + 4)
11528#define _ICL_DSC0_RC_BUF_THRESH_1_PB (0x7825C)
11529#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB (0x7825C + 4)
11530#define _ICL_DSC1_RC_BUF_THRESH_1_PB (0x7835C)
11531#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB (0x7835C + 4)
11532#define _ICL_DSC0_RC_BUF_THRESH_1_PC (0x7845C)
11533#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC (0x7845C + 4)
11534#define _ICL_DSC1_RC_BUF_THRESH_1_PC (0x7855C)
11535#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC (0x7855C + 4)
11536#define ICL_DSC0_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11537 _ICL_DSC0_RC_BUF_THRESH_1_PB, \
11538 _ICL_DSC0_RC_BUF_THRESH_1_PC)
11539#define ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11540 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB, \
11541 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC)
11542#define ICL_DSC1_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11543 _ICL_DSC1_RC_BUF_THRESH_1_PB, \
11544 _ICL_DSC1_RC_BUF_THRESH_1_PC)
11545#define ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11546 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB, \
11547 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC)
11548
Anusha Srivatsa0caf6252019-07-11 22:57:05 -070011549#define PORT_TX_DFLEXDPSP(fia) _MMIO_FIA((fia), 0x008A0)
11550#define MODULAR_FIA_MASK (1 << 4)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -070011551#define TC_LIVE_STATE_TBT(tc_port) (1 << ((tc_port) * 8 + 6))
11552#define TC_LIVE_STATE_TC(tc_port) (1 << ((tc_port) * 8 + 5))
Animesh Mannadb7295c2018-07-24 17:28:11 -070011553#define DP_LANE_ASSIGNMENT_SHIFT(tc_port) ((tc_port) * 8)
11554#define DP_LANE_ASSIGNMENT_MASK(tc_port) (0xf << ((tc_port) * 8))
11555#define DP_LANE_ASSIGNMENT(tc_port, x) ((x) << ((tc_port) * 8))
Paulo Zanonib9fcdda2018-07-25 12:59:27 -070011556
Anusha Srivatsa0caf6252019-07-11 22:57:05 -070011557#define PORT_TX_DFLEXDPPMS(fia) _MMIO_FIA((fia), 0x00890)
Paulo Zanoni39d1e2342018-08-01 10:34:41 -070011558#define DP_PHY_MODE_STATUS_COMPLETED(tc_port) (1 << (tc_port))
11559
Anusha Srivatsa0caf6252019-07-11 22:57:05 -070011560#define PORT_TX_DFLEXDPCSSS(fia) _MMIO_FIA((fia), 0x00894)
Paulo Zanoni39d1e2342018-08-01 10:34:41 -070011561#define DP_PHY_MODE_STATUS_NOT_SAFE(tc_port) (1 << (tc_port))
11562
Jesse Barnes585fb112008-07-29 11:54:06 -070011563#endif /* _I915_REG_H_ */