blob: b2e210b77457fbbe21dd79f59d132b7151325f5b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010046#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010047#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030050#include "i915_trace.h"
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000051#include "i915_pmu.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010052#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070053#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080054#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Kristian Høgsberg112b7152009-01-04 16:55:33 -050056static struct drm_driver driver;
57
Chris Wilson0673ad42016-06-24 14:00:22 +010058static unsigned int i915_load_fail_count;
59
60bool __i915_inject_load_failure(const char *func, int line)
61{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000062 if (i915_load_fail_count >= i915_modparams.inject_load_failure)
Chris Wilson0673ad42016-06-24 14:00:22 +010063 return false;
64
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000065 if (++i915_load_fail_count == i915_modparams.inject_load_failure) {
Chris Wilson0673ad42016-06-24 14:00:22 +010066 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000067 i915_modparams.inject_load_failure, func, line);
Chris Wilson0673ad42016-06-24 14:00:22 +010068 return true;
69 }
70
71 return false;
72}
73
74#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
75#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
76 "providing the dmesg log by booting with drm.debug=0xf"
77
78void
79__i915_printk(struct drm_i915_private *dev_priv, const char *level,
80 const char *fmt, ...)
81{
82 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030083 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010084 bool is_error = level[1] <= KERN_ERR[1];
85 bool is_debug = level[1] == KERN_DEBUG[1];
86 struct va_format vaf;
87 va_list args;
88
89 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
90 return;
91
92 va_start(args, fmt);
93
94 vaf.fmt = fmt;
95 vaf.va = &args;
96
David Weinehallc49d13e2016-08-22 13:32:42 +030097 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +010098 __builtin_return_address(0), &vaf);
99
100 if (is_error && !shown_bug_once) {
David Weinehallc49d13e2016-08-22 13:32:42 +0300101 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100102 shown_bug_once = true;
103 }
104
105 va_end(args);
106}
107
108static bool i915_error_injected(struct drm_i915_private *dev_priv)
109{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000110 return i915_modparams.inject_load_failure &&
111 i915_load_fail_count == i915_modparams.inject_load_failure;
Chris Wilson0673ad42016-06-24 14:00:22 +0100112}
113
114#define i915_load_error(dev_priv, fmt, ...) \
115 __i915_printk(dev_priv, \
116 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
117 fmt, ##__VA_ARGS__)
118
119
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100120static enum intel_pch intel_virt_detect_pch(struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100121{
122 enum intel_pch ret = PCH_NOP;
123
124 /*
125 * In a virtualized passthrough environment we can be in a
126 * setup where the ISA bridge is not able to be passed through.
127 * In this case, a south bridge can be emulated and we have to
128 * make an educated guess as to which PCH is really there.
129 */
130
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100131 if (IS_GEN5(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100132 ret = PCH_IBX;
133 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100134 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100135 ret = PCH_CPT;
Ville Syrjäläaa032132017-06-20 16:03:07 +0300136 DRM_DEBUG_KMS("Assuming CougarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100137 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100138 ret = PCH_LPT;
Xiong Zhang817aef52017-06-15 11:11:45 +0800139 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
140 dev_priv->pch_id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
141 else
142 dev_priv->pch_id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
Robert Beckett30c964a2015-08-28 13:10:22 +0100143 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100144 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100145 ret = PCH_SPT;
146 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
Rodrigo Vivi80937812017-06-08 08:49:59 -0700147 } else if (IS_COFFEELAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Rodrigo Viviacf1dba2017-06-06 13:30:31 -0700148 ret = PCH_CNP;
Rodrigo Vivi80937812017-06-08 08:49:59 -0700149 DRM_DEBUG_KMS("Assuming CannonPoint PCH\n");
Robert Beckett30c964a2015-08-28 13:10:22 +0100150 }
151
152 return ret;
153}
154
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000155static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800156{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200157 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800158
Ben Widawskyce1bb322013-04-05 13:12:44 -0700159 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
160 * (which really amounts to a PCH but no South Display).
161 */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000162 if (INTEL_INFO(dev_priv)->num_pipes == 0) {
Ben Widawskyce1bb322013-04-05 13:12:44 -0700163 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700164 return;
165 }
166
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800167 /*
168 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
169 * make graphics device passthrough work easy for VMM, that only
170 * need to expose ISA bridge to let driver know the real hardware
171 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800172 *
173 * In some virtualized environments (e.g. XEN), there is irrelevant
174 * ISA bridge in the system. To work reliably, we should scan trhough
175 * all the ISA bridge devices and check for the first match, instead
176 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800177 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200178 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800179 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200180 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300181
182 dev_priv->pch_id = id;
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700183
Jesse Barnes90711d52011-04-28 14:48:02 -0700184 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
185 dev_priv->pch_type = PCH_IBX;
186 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100187 WARN_ON(!IS_GEN5(dev_priv));
Jesse Barnes90711d52011-04-28 14:48:02 -0700188 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800189 dev_priv->pch_type = PCH_CPT;
190 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Ville Syrjäläd4cdbf02017-06-20 16:03:09 +0300191 WARN_ON(!IS_GEN6(dev_priv) &&
192 !IS_IVYBRIDGE(dev_priv));
Jesse Barnesc7925132011-04-07 12:33:56 -0700193 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
194 /* PantherPoint is CPT compatible */
195 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300196 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Ville Syrjäläd4cdbf02017-06-20 16:03:09 +0300197 WARN_ON(!IS_GEN6(dev_priv) &&
198 !IS_IVYBRIDGE(dev_priv));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300199 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
200 dev_priv->pch_type = PCH_LPT;
201 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100202 WARN_ON(!IS_HASWELL(dev_priv) &&
203 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100204 WARN_ON(IS_HSW_ULT(dev_priv) ||
205 IS_BDW_ULT(dev_priv));
Ben Widawskye76e0632013-11-07 21:40:41 -0800206 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
207 dev_priv->pch_type = PCH_LPT;
208 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100209 WARN_ON(!IS_HASWELL(dev_priv) &&
210 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100211 WARN_ON(!IS_HSW_ULT(dev_priv) &&
212 !IS_BDW_ULT(dev_priv));
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300213 } else if (id == INTEL_PCH_WPT_DEVICE_ID_TYPE) {
214 /* WildcatPoint is LPT compatible */
215 dev_priv->pch_type = PCH_LPT;
216 DRM_DEBUG_KMS("Found WildcatPoint PCH\n");
217 WARN_ON(!IS_HASWELL(dev_priv) &&
218 !IS_BROADWELL(dev_priv));
219 WARN_ON(IS_HSW_ULT(dev_priv) ||
220 IS_BDW_ULT(dev_priv));
221 } else if (id == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE) {
222 /* WildcatPoint is LPT compatible */
223 dev_priv->pch_type = PCH_LPT;
224 DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n");
225 WARN_ON(!IS_HASWELL(dev_priv) &&
226 !IS_BROADWELL(dev_priv));
227 WARN_ON(!IS_HSW_ULT(dev_priv) &&
228 !IS_BDW_ULT(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530229 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
230 dev_priv->pch_type = PCH_SPT;
231 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100232 WARN_ON(!IS_SKYLAKE(dev_priv) &&
233 !IS_KABYLAKE(dev_priv));
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300234 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530235 dev_priv->pch_type = PCH_SPT;
236 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100237 WARN_ON(!IS_SKYLAKE(dev_priv) &&
238 !IS_KABYLAKE(dev_priv));
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -0700239 } else if (id == INTEL_PCH_KBP_DEVICE_ID_TYPE) {
240 dev_priv->pch_type = PCH_KBP;
Rodrigo Vivi23247d72017-07-31 11:52:20 -0700241 DRM_DEBUG_KMS("Found Kaby Lake PCH (KBP)\n");
Jani Nikula85327742017-02-01 15:46:09 +0200242 WARN_ON(!IS_SKYLAKE(dev_priv) &&
Rodrigo Vivieb371932017-08-21 16:50:56 -0700243 !IS_KABYLAKE(dev_priv) &&
244 !IS_COFFEELAKE(dev_priv));
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -0700245 } else if (id == INTEL_PCH_CNP_DEVICE_ID_TYPE) {
246 dev_priv->pch_type = PCH_CNP;
Rodrigo Vivi23247d72017-07-31 11:52:20 -0700247 DRM_DEBUG_KMS("Found Cannon Lake PCH (CNP)\n");
Rodrigo Vivi80937812017-06-08 08:49:59 -0700248 WARN_ON(!IS_CANNONLAKE(dev_priv) &&
249 !IS_COFFEELAKE(dev_priv));
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300250 } else if (id == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE) {
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700251 dev_priv->pch_type = PCH_CNP;
Rodrigo Vivi23247d72017-07-31 11:52:20 -0700252 DRM_DEBUG_KMS("Found Cannon Lake LP PCH (CNP-LP)\n");
Rodrigo Vivi80937812017-06-08 08:49:59 -0700253 WARN_ON(!IS_CANNONLAKE(dev_priv) &&
254 !IS_COFFEELAKE(dev_priv));
Ville Syrjäläd4cdbf02017-06-20 16:03:09 +0300255 } else if (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
256 id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
257 (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
Gerd Hoffmann94bb4892016-06-13 14:38:56 +0200258 pch->subsystem_vendor ==
259 PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
260 pch->subsystem_device ==
261 PCI_SUBDEVICE_ID_QEMU)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100262 dev_priv->pch_type =
263 intel_virt_detect_pch(dev_priv);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200264 } else
265 continue;
266
Rui Guo6a9c4b32013-06-19 21:10:23 +0800267 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800268 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800269 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800270 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200271 DRM_DEBUG_KMS("No PCH found.\n");
272
273 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800274}
275
Chris Wilson0673ad42016-06-24 14:00:22 +0100276static int i915_getparam(struct drm_device *dev, void *data,
277 struct drm_file *file_priv)
278{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100279 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300280 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100281 drm_i915_getparam_t *param = data;
282 int value;
283
284 switch (param->param) {
285 case I915_PARAM_IRQ_ACTIVE:
286 case I915_PARAM_ALLOW_BATCHBUFFER:
287 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800288 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100289 /* Reject all old ums/dri params. */
290 return -ENODEV;
291 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300292 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100293 break;
294 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300295 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100296 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100297 case I915_PARAM_NUM_FENCES_AVAIL:
298 value = dev_priv->num_fence_regs;
299 break;
300 case I915_PARAM_HAS_OVERLAY:
301 value = dev_priv->overlay ? 1 : 0;
302 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100303 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530304 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100305 break;
306 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530307 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100308 break;
309 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530310 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100311 break;
312 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530313 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100314 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100315 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300316 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100317 break;
318 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300319 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100320 break;
321 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300322 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100323 break;
324 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson93c6e962017-11-20 20:55:04 +0000325 value = HAS_LEGACY_SEMAPHORES(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100326 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100327 case I915_PARAM_HAS_SECURE_BATCHES:
328 value = capable(CAP_SYS_ADMIN);
329 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100330 case I915_PARAM_CMD_PARSER_VERSION:
331 value = i915_cmd_parser_get_version(dev_priv);
332 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100333 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300334 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100335 if (!value)
336 return -ENODEV;
337 break;
338 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300339 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100340 if (!value)
341 return -ENODEV;
342 break;
343 case I915_PARAM_HAS_GPU_RESET:
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000344 value = i915_modparams.enable_hangcheck &&
345 intel_has_gpu_reset(dev_priv);
Michel Thierry142bc7d2017-06-20 10:57:46 +0100346 if (value && intel_has_reset_engine(dev_priv))
347 value = 2;
Chris Wilson0673ad42016-06-24 14:00:22 +0100348 break;
349 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300350 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100351 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100352 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300353 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100354 break;
355 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300356 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100357 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800358 case I915_PARAM_HUC_STATUS:
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530359 intel_runtime_pm_get(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800360 value = I915_READ(HUC_STATUS2) & HUC_FW_VERIFIED;
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530361 intel_runtime_pm_put(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800362 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100363 case I915_PARAM_MMAP_GTT_VERSION:
364 /* Though we've started our numbering from 1, and so class all
365 * earlier versions as 0, in effect their value is undefined as
366 * the ioctl will report EINVAL for the unknown param!
367 */
368 value = i915_gem_mmap_gtt_version();
369 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000370 case I915_PARAM_HAS_SCHEDULER:
Chris Wilsonbf64e0b2017-10-03 21:34:51 +0100371 value = 0;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100372 if (dev_priv->engine[RCS] && dev_priv->engine[RCS]->schedule) {
Chris Wilsonbf64e0b2017-10-03 21:34:51 +0100373 value |= I915_SCHEDULER_CAP_ENABLED;
Chris Wilsonac14fbd2017-10-03 21:34:53 +0100374 value |= I915_SCHEDULER_CAP_PRIORITY;
Chris Wilsonfb5c5512017-11-20 20:55:00 +0000375 if (HAS_LOGICAL_RING_PREEMPTION(dev_priv))
Chris Wilsonbeecec92017-10-03 21:34:52 +0100376 value |= I915_SCHEDULER_CAP_PREEMPTION;
377 }
Chris Wilson0de91362016-11-14 20:41:01 +0000378 break;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100379
David Weinehall16162472016-09-02 13:46:17 +0300380 case I915_PARAM_MMAP_VERSION:
381 /* Remember to bump this if the version changes! */
382 case I915_PARAM_HAS_GEM:
383 case I915_PARAM_HAS_PAGEFLIPPING:
384 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
385 case I915_PARAM_HAS_RELAXED_FENCING:
386 case I915_PARAM_HAS_COHERENT_RINGS:
387 case I915_PARAM_HAS_RELAXED_DELTA:
388 case I915_PARAM_HAS_GEN7_SOL_RESET:
389 case I915_PARAM_HAS_WAIT_TIMEOUT:
390 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
391 case I915_PARAM_HAS_PINNED_BATCHES:
392 case I915_PARAM_HAS_EXEC_NO_RELOC:
393 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
394 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
395 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000396 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000397 case I915_PARAM_HAS_EXEC_FENCE:
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100398 case I915_PARAM_HAS_EXEC_CAPTURE:
Chris Wilson1a71cf22017-06-16 15:05:23 +0100399 case I915_PARAM_HAS_EXEC_BATCH_FIRST:
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +0100400 case I915_PARAM_HAS_EXEC_FENCE_ARRAY:
David Weinehall16162472016-09-02 13:46:17 +0300401 /* For the time being all of these are always true;
402 * if some supported hardware does not have one of these
403 * features this value needs to be provided from
404 * INTEL_INFO(), a feature macro, or similar.
405 */
406 value = 1;
407 break;
Chris Wilsond2b4b972017-11-10 14:26:33 +0000408 case I915_PARAM_HAS_CONTEXT_ISOLATION:
409 value = intel_engines_has_context_isolation(dev_priv);
410 break;
Robert Bragg7fed5552017-06-13 12:22:59 +0100411 case I915_PARAM_SLICE_MASK:
412 value = INTEL_INFO(dev_priv)->sseu.slice_mask;
413 if (!value)
414 return -ENODEV;
415 break;
Robert Braggf5320232017-06-13 12:23:00 +0100416 case I915_PARAM_SUBSLICE_MASK:
417 value = INTEL_INFO(dev_priv)->sseu.subslice_mask;
418 if (!value)
419 return -ENODEV;
420 break;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000421 case I915_PARAM_CS_TIMESTAMP_FREQUENCY:
Lionel Landwerlinf577a032017-11-13 23:34:53 +0000422 value = 1000 * INTEL_INFO(dev_priv)->cs_timestamp_frequency_khz;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000423 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100424 default:
425 DRM_DEBUG("Unknown parameter %d\n", param->param);
426 return -EINVAL;
427 }
428
Chris Wilsondda33002016-06-24 14:00:23 +0100429 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100430 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100431
432 return 0;
433}
434
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000435static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100436{
Chris Wilson0673ad42016-06-24 14:00:22 +0100437 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
438 if (!dev_priv->bridge_dev) {
439 DRM_ERROR("bridge device not found\n");
440 return -1;
441 }
442 return 0;
443}
444
445/* Allocate space for the MCH regs if needed, return nonzero on error */
446static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000447intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100448{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000449 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100450 u32 temp_lo, temp_hi = 0;
451 u64 mchbar_addr;
452 int ret;
453
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000454 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100455 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
456 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
457 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
458
459 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
460#ifdef CONFIG_PNP
461 if (mchbar_addr &&
462 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
463 return 0;
464#endif
465
466 /* Get some space for it */
467 dev_priv->mch_res.name = "i915 MCHBAR";
468 dev_priv->mch_res.flags = IORESOURCE_MEM;
469 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
470 &dev_priv->mch_res,
471 MCHBAR_SIZE, MCHBAR_SIZE,
472 PCIBIOS_MIN_MEM,
473 0, pcibios_align_resource,
474 dev_priv->bridge_dev);
475 if (ret) {
476 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
477 dev_priv->mch_res.start = 0;
478 return ret;
479 }
480
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000481 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100482 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
483 upper_32_bits(dev_priv->mch_res.start));
484
485 pci_write_config_dword(dev_priv->bridge_dev, reg,
486 lower_32_bits(dev_priv->mch_res.start));
487 return 0;
488}
489
490/* Setup MCHBAR if possible, return true if we should disable it again */
491static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000492intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100493{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000494 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100495 u32 temp;
496 bool enabled;
497
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100498 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100499 return;
500
501 dev_priv->mchbar_need_disable = false;
502
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100503 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100504 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
505 enabled = !!(temp & DEVEN_MCHBAR_EN);
506 } else {
507 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
508 enabled = temp & 1;
509 }
510
511 /* If it's already enabled, don't have to do anything */
512 if (enabled)
513 return;
514
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000515 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100516 return;
517
518 dev_priv->mchbar_need_disable = true;
519
520 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100521 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100522 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
523 temp | DEVEN_MCHBAR_EN);
524 } else {
525 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
526 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
527 }
528}
529
530static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000531intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100532{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000533 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100534
535 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100536 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100537 u32 deven_val;
538
539 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
540 &deven_val);
541 deven_val &= ~DEVEN_MCHBAR_EN;
542 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
543 deven_val);
544 } else {
545 u32 mchbar_val;
546
547 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
548 &mchbar_val);
549 mchbar_val &= ~1;
550 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
551 mchbar_val);
552 }
553 }
554
555 if (dev_priv->mch_res.start)
556 release_resource(&dev_priv->mch_res);
557}
558
559/* true = enable decode, false = disable decoder */
560static unsigned int i915_vga_set_decode(void *cookie, bool state)
561{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000562 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100563
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000564 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100565 if (state)
566 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
567 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
568 else
569 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
570}
571
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000572static int i915_resume_switcheroo(struct drm_device *dev);
573static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
574
Chris Wilson0673ad42016-06-24 14:00:22 +0100575static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
576{
577 struct drm_device *dev = pci_get_drvdata(pdev);
578 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
579
580 if (state == VGA_SWITCHEROO_ON) {
581 pr_info("switched on\n");
582 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
583 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300584 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100585 i915_resume_switcheroo(dev);
586 dev->switch_power_state = DRM_SWITCH_POWER_ON;
587 } else {
588 pr_info("switched off\n");
589 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
590 i915_suspend_switcheroo(dev, pmm);
591 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
592 }
593}
594
595static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
596{
597 struct drm_device *dev = pci_get_drvdata(pdev);
598
599 /*
600 * FIXME: open_count is protected by drm_global_mutex but that would lead to
601 * locking inversion with the driver load path. And the access here is
602 * completely racy anyway. So don't bother with locking for now.
603 */
604 return dev->open_count == 0;
605}
606
607static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
608 .set_gpu_state = i915_switcheroo_set_state,
609 .reprobe = NULL,
610 .can_switch = i915_switcheroo_can_switch,
611};
612
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100613static void i915_gem_fini(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100614{
Chris Wilson3b19f162017-07-18 14:41:24 +0100615 /* Flush any outstanding unpin_work. */
616 i915_gem_drain_workqueue(dev_priv);
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100617
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100618 mutex_lock(&dev_priv->drm.struct_mutex);
Oscar Mateob8991402017-03-28 09:53:47 -0700619 intel_uc_fini_hw(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000620 i915_gem_cleanup_engines(dev_priv);
Chris Wilson829a0af2017-06-20 12:05:45 +0100621 i915_gem_contexts_fini(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100622 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100623
Chris Wilson7c781422017-10-11 15:18:57 +0100624 i915_gem_cleanup_userptr(dev_priv);
625
Chris Wilsonbdeb9782016-12-23 14:57:56 +0000626 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100627
Chris Wilson829a0af2017-06-20 12:05:45 +0100628 WARN_ON(!list_empty(&dev_priv->contexts.list));
Chris Wilson0673ad42016-06-24 14:00:22 +0100629}
630
631static int i915_load_modeset_init(struct drm_device *dev)
632{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100633 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300634 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100635 int ret;
636
637 if (i915_inject_load_failure())
638 return -ENODEV;
639
Jani Nikula66578852017-03-10 15:27:57 +0200640 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100641
642 /* If we have > 1 VGA cards, then we need to arbitrate access
643 * to the common VGA resources.
644 *
645 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
646 * then we do not take part in VGA arbitration and the
647 * vga_client_register() fails with -ENODEV.
648 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000649 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100650 if (ret && ret != -ENODEV)
651 goto out;
652
653 intel_register_dsm_handler();
654
David Weinehall52a05c32016-08-22 13:32:44 +0300655 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100656 if (ret)
657 goto cleanup_vga_client;
658
659 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
660 intel_update_rawclk(dev_priv);
661
662 intel_power_domains_init_hw(dev_priv, false);
663
664 intel_csr_ucode_init(dev_priv);
665
666 ret = intel_irq_install(dev_priv);
667 if (ret)
668 goto cleanup_csr;
669
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000670 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100671
672 /* Important: The output setup functions called by modeset_init need
673 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300674 ret = intel_modeset_init(dev);
675 if (ret)
676 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100677
Arkadiusz Hiler29ad6a32017-03-14 15:28:09 +0100678 intel_uc_init_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100679
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000680 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100681 if (ret)
Oscar Mateo3950bf32017-03-22 10:39:46 -0700682 goto cleanup_uc;
Chris Wilson0673ad42016-06-24 14:00:22 +0100683
Chris Wilsond378a3e2017-11-10 14:26:31 +0000684 intel_setup_overlay(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100685
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000686 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100687 return 0;
688
689 ret = intel_fbdev_init(dev);
690 if (ret)
691 goto cleanup_gem;
692
693 /* Only enable hotplug handling once the fbdev is fully set up. */
694 intel_hpd_init(dev_priv);
695
Chris Wilson0673ad42016-06-24 14:00:22 +0100696 return 0;
697
698cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000699 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300700 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100701 i915_gem_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -0700702cleanup_uc:
703 intel_uc_fini_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100704cleanup_irq:
Chris Wilson0673ad42016-06-24 14:00:22 +0100705 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000706 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100707cleanup_csr:
708 intel_csr_ucode_fini(dev_priv);
709 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300710 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100711cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300712 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100713out:
714 return ret;
715}
716
Chris Wilson0673ad42016-06-24 14:00:22 +0100717static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
718{
719 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100720 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100721 struct i915_ggtt *ggtt = &dev_priv->ggtt;
722 bool primary;
723 int ret;
724
725 ap = alloc_apertures(1);
726 if (!ap)
727 return -ENOMEM;
728
729 ap->ranges[0].base = ggtt->mappable_base;
730 ap->ranges[0].size = ggtt->mappable_end;
731
732 primary =
733 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
734
Daniel Vetter44adece2016-08-10 18:52:34 +0200735 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100736
737 kfree(ap);
738
739 return ret;
740}
Chris Wilson0673ad42016-06-24 14:00:22 +0100741
742#if !defined(CONFIG_VGA_CONSOLE)
743static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
744{
745 return 0;
746}
747#elif !defined(CONFIG_DUMMY_CONSOLE)
748static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
749{
750 return -ENODEV;
751}
752#else
753static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
754{
755 int ret = 0;
756
757 DRM_INFO("Replacing VGA console driver\n");
758
759 console_lock();
760 if (con_is_bound(&vga_con))
761 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
762 if (ret == 0) {
763 ret = do_unregister_con_driver(&vga_con);
764
765 /* Ignore "already unregistered". */
766 if (ret == -ENODEV)
767 ret = 0;
768 }
769 console_unlock();
770
771 return ret;
772}
773#endif
774
Chris Wilson0673ad42016-06-24 14:00:22 +0100775static void intel_init_dpio(struct drm_i915_private *dev_priv)
776{
777 /*
778 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
779 * CHV x1 PHY (DP/HDMI D)
780 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
781 */
782 if (IS_CHERRYVIEW(dev_priv)) {
783 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
784 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
785 } else if (IS_VALLEYVIEW(dev_priv)) {
786 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
787 }
788}
789
790static int i915_workqueues_init(struct drm_i915_private *dev_priv)
791{
792 /*
793 * The i915 workqueue is primarily used for batched retirement of
794 * requests (and thus managing bo) once the task has been completed
795 * by the GPU. i915_gem_retire_requests() is called directly when we
796 * need high-priority retirement, such as waiting for an explicit
797 * bo.
798 *
799 * It is also used for periodic low-priority events, such as
800 * idle-timers and recording error state.
801 *
802 * All tasks on the workqueue are expected to acquire the dev mutex
803 * so there is no point in running more than one instance of the
804 * workqueue at any time. Use an ordered one.
805 */
806 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
807 if (dev_priv->wq == NULL)
808 goto out_err;
809
810 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
811 if (dev_priv->hotplug.dp_wq == NULL)
812 goto out_free_wq;
813
Chris Wilson0673ad42016-06-24 14:00:22 +0100814 return 0;
815
Chris Wilson0673ad42016-06-24 14:00:22 +0100816out_free_wq:
817 destroy_workqueue(dev_priv->wq);
818out_err:
819 DRM_ERROR("Failed to allocate workqueues.\n");
820
821 return -ENOMEM;
822}
823
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000824static void i915_engines_cleanup(struct drm_i915_private *i915)
825{
826 struct intel_engine_cs *engine;
827 enum intel_engine_id id;
828
829 for_each_engine(engine, i915, id)
830 kfree(engine);
831}
832
Chris Wilson0673ad42016-06-24 14:00:22 +0100833static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
834{
Chris Wilson0673ad42016-06-24 14:00:22 +0100835 destroy_workqueue(dev_priv->hotplug.dp_wq);
836 destroy_workqueue(dev_priv->wq);
837}
838
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300839/*
840 * We don't keep the workarounds for pre-production hardware, so we expect our
841 * driver to fail on these machines in one way or another. A little warning on
842 * dmesg may help both the user and the bug triagers.
Chris Wilson6a7a6a92017-11-17 10:26:35 +0000843 *
844 * Our policy for removing pre-production workarounds is to keep the
845 * current gen workarounds as a guide to the bring-up of the next gen
846 * (workarounds have a habit of persisting!). Anything older than that
847 * should be removed along with the complications they introduce.
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300848 */
849static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
850{
Chris Wilson248a1242017-01-30 10:44:56 +0000851 bool pre = false;
852
853 pre |= IS_HSW_EARLY_SDV(dev_priv);
854 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000855 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson248a1242017-01-30 10:44:56 +0000856
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000857 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300858 DRM_ERROR("This is a pre-production stepping. "
859 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000860 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
861 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300862}
863
Chris Wilson0673ad42016-06-24 14:00:22 +0100864/**
865 * i915_driver_init_early - setup state not requiring device access
866 * @dev_priv: device private
867 *
868 * Initialize everything that is a "SW-only" state, that is state not
869 * requiring accessing the device or exposing the driver via kernel internal
870 * or userspace interfaces. Example steps belonging here: lock initialization,
871 * system memory allocation, setting up device specific attributes and
872 * function hooks not requiring accessing the device.
873 */
874static int i915_driver_init_early(struct drm_i915_private *dev_priv,
875 const struct pci_device_id *ent)
876{
877 const struct intel_device_info *match_info =
878 (struct intel_device_info *)ent->driver_data;
879 struct intel_device_info *device_info;
880 int ret = 0;
881
882 if (i915_inject_load_failure())
883 return -ENODEV;
884
885 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100886 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100887 memcpy(device_info, match_info, sizeof(*device_info));
888 device_info->device_id = dev_priv->drm.pdev->device;
889
Tvrtko Ursulinae7617f2017-09-27 17:41:38 +0100890 BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
891 sizeof(device_info->platform_mask) * BITS_PER_BYTE);
892 device_info->platform_mask = BIT(device_info->platform);
893
Chris Wilson0673ad42016-06-24 14:00:22 +0100894 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
895 device_info->gen_mask = BIT(device_info->gen - 1);
896
897 spin_lock_init(&dev_priv->irq_lock);
898 spin_lock_init(&dev_priv->gpu_error.lock);
899 mutex_init(&dev_priv->backlight_lock);
900 spin_lock_init(&dev_priv->uncore.lock);
Lyude317eaa92017-02-03 21:18:25 -0500901
Chris Wilson0673ad42016-06-24 14:00:22 +0100902 mutex_init(&dev_priv->sb_lock);
903 mutex_init(&dev_priv->modeset_restore_lock);
904 mutex_init(&dev_priv->av_mutex);
905 mutex_init(&dev_priv->wm.wm_mutex);
906 mutex_init(&dev_priv->pps_mutex);
907
Arkadiusz Hiler413e8fd2016-11-25 18:59:36 +0100908 intel_uc_init_early(dev_priv);
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100909 i915_memcpy_init_early(dev_priv);
910
Chris Wilson0673ad42016-06-24 14:00:22 +0100911 ret = i915_workqueues_init(dev_priv);
912 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000913 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100914
Chris Wilson0673ad42016-06-24 14:00:22 +0100915 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000916 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100917
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000918 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100919 intel_init_dpio(dev_priv);
920 intel_power_domains_init(dev_priv);
921 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200922 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100923 intel_init_display_hooks(dev_priv);
924 intel_init_clock_gating_hooks(dev_priv);
925 intel_init_audio_hooks(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000926 ret = i915_gem_load_init(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +0100927 if (ret < 0)
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300928 goto err_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100929
David Weinehall36cdd012016-08-22 13:59:31 +0300930 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100931
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100932 intel_device_info_dump(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100933
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300934 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100935
936 return 0;
937
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300938err_irq:
939 intel_irq_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100940 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000941err_engines:
942 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100943 return ret;
944}
945
946/**
947 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
948 * @dev_priv: device private
949 */
950static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
951{
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000952 i915_gem_load_cleanup(dev_priv);
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300953 intel_irq_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100954 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000955 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100956}
957
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000958static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100959{
David Weinehall52a05c32016-08-22 13:32:44 +0300960 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100961 int mmio_bar;
962 int mmio_size;
963
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100964 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100965 /*
966 * Before gen4, the registers and the GTT are behind different BARs.
967 * However, from gen4 onwards, the registers and the GTT are shared
968 * in the same BAR, so we want to restrict this ioremap from
969 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
970 * the register BAR remains the same size for all the earlier
971 * generations up to Ironlake.
972 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000973 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100974 mmio_size = 512 * 1024;
975 else
976 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300977 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100978 if (dev_priv->regs == NULL) {
979 DRM_ERROR("failed to map registers\n");
980
981 return -EIO;
982 }
983
984 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000985 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100986
987 return 0;
988}
989
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000990static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100991{
David Weinehall52a05c32016-08-22 13:32:44 +0300992 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100993
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000994 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300995 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +0100996}
997
998/**
999 * i915_driver_init_mmio - setup device MMIO
1000 * @dev_priv: device private
1001 *
1002 * Setup minimal device state necessary for MMIO accesses later in the
1003 * initialization sequence. The setup here should avoid any other device-wide
1004 * side effects or exposing the driver via kernel internal or user space
1005 * interfaces.
1006 */
1007static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
1008{
Chris Wilson0673ad42016-06-24 14:00:22 +01001009 int ret;
1010
1011 if (i915_inject_load_failure())
1012 return -ENODEV;
1013
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001014 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +01001015 return -EIO;
1016
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001017 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001018 if (ret < 0)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001019 goto err_bridge;
Chris Wilson0673ad42016-06-24 14:00:22 +01001020
1021 intel_uncore_init(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001022
Sagar Arun Kamble1fc556f2017-10-04 15:33:24 +00001023 intel_uc_init_mmio(dev_priv);
1024
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001025 ret = intel_engines_init_mmio(dev_priv);
1026 if (ret)
1027 goto err_uncore;
1028
Chris Wilson24145512017-01-24 11:01:35 +00001029 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001030
1031 return 0;
1032
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001033err_uncore:
1034 intel_uncore_fini(dev_priv);
1035err_bridge:
Chris Wilson0673ad42016-06-24 14:00:22 +01001036 pci_dev_put(dev_priv->bridge_dev);
1037
1038 return ret;
1039}
1040
1041/**
1042 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
1043 * @dev_priv: device private
1044 */
1045static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
1046{
Chris Wilson0673ad42016-06-24 14:00:22 +01001047 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001048 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001049 pci_dev_put(dev_priv->bridge_dev);
1050}
1051
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001052static void intel_sanitize_options(struct drm_i915_private *dev_priv)
1053{
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001054 /*
1055 * i915.enable_ppgtt is read-only, so do an early pass to validate the
1056 * user's requested state against the hardware/driver capabilities. We
1057 * do this now so that we can print out any log messages once rather
1058 * than every time we check intel_enable_ppgtt().
1059 */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001060 i915_modparams.enable_ppgtt =
1061 intel_sanitize_enable_ppgtt(dev_priv,
1062 i915_modparams.enable_ppgtt);
1063 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915_modparams.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +01001064
Arkadiusz Hilerd2be9f22017-03-14 15:28:10 +01001065 intel_uc_sanitize_options(dev_priv);
Chuanxiao Dong67b7f332017-05-27 17:44:17 +08001066
1067 intel_gvt_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001068}
1069
Chris Wilson0673ad42016-06-24 14:00:22 +01001070/**
1071 * i915_driver_init_hw - setup state requiring device access
1072 * @dev_priv: device private
1073 *
1074 * Setup state that requires accessing the device, but doesn't require
1075 * exposing the driver via kernel internal or userspace interfaces.
1076 */
1077static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1078{
David Weinehall52a05c32016-08-22 13:32:44 +03001079 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001080 int ret;
1081
1082 if (i915_inject_load_failure())
1083 return -ENODEV;
1084
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001085 intel_device_info_runtime_init(dev_priv);
1086
1087 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001088
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001089 i915_perf_init(dev_priv);
1090
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001091 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001092 if (ret)
1093 return ret;
1094
Chris Wilson0673ad42016-06-24 14:00:22 +01001095 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1096 * otherwise the vga fbdev driver falls over. */
1097 ret = i915_kick_out_firmware_fb(dev_priv);
1098 if (ret) {
1099 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1100 goto out_ggtt;
1101 }
1102
1103 ret = i915_kick_out_vgacon(dev_priv);
1104 if (ret) {
1105 DRM_ERROR("failed to remove conflicting VGA console\n");
1106 goto out_ggtt;
1107 }
1108
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001109 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001110 if (ret)
1111 return ret;
1112
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001113 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001114 if (ret) {
1115 DRM_ERROR("failed to enable GGTT\n");
1116 goto out_ggtt;
1117 }
1118
David Weinehall52a05c32016-08-22 13:32:44 +03001119 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001120
1121 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001122 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001123 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001124 if (ret) {
1125 DRM_ERROR("failed to set DMA mask\n");
1126
1127 goto out_ggtt;
1128 }
1129 }
1130
Chris Wilson0673ad42016-06-24 14:00:22 +01001131 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1132 * using 32bit addressing, overwriting memory if HWS is located
1133 * above 4GB.
1134 *
1135 * The documentation also mentions an issue with undefined
1136 * behaviour if any general state is accessed within a page above 4GB,
1137 * which also needs to be handled carefully.
1138 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001139 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001140 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001141
1142 if (ret) {
1143 DRM_ERROR("failed to set DMA mask\n");
1144
1145 goto out_ggtt;
1146 }
1147 }
1148
Chris Wilson0673ad42016-06-24 14:00:22 +01001149 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1150 PM_QOS_DEFAULT_VALUE);
1151
1152 intel_uncore_sanitize(dev_priv);
1153
1154 intel_opregion_setup(dev_priv);
1155
1156 i915_gem_load_init_fences(dev_priv);
1157
1158 /* On the 945G/GM, the chipset reports the MSI capability on the
1159 * integrated graphics even though the support isn't actually there
1160 * according to the published specs. It doesn't appear to function
1161 * correctly in testing on 945G.
1162 * This may be a side effect of MSI having been made available for PEG
1163 * and the registers being closely associated.
1164 *
1165 * According to chipset errata, on the 965GM, MSI interrupts may
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001166 * be lost or delayed, and was defeatured. MSI interrupts seem to
1167 * get lost on g4x as well, and interrupt delivery seems to stay
1168 * properly dead afterwards. So we'll just disable them for all
1169 * pre-gen5 chipsets.
Chris Wilson0673ad42016-06-24 14:00:22 +01001170 */
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001171 if (INTEL_GEN(dev_priv) >= 5) {
David Weinehall52a05c32016-08-22 13:32:44 +03001172 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001173 DRM_DEBUG_DRIVER("can't enable MSI");
1174 }
1175
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001176 ret = intel_gvt_init(dev_priv);
1177 if (ret)
1178 goto out_ggtt;
1179
Chris Wilson0673ad42016-06-24 14:00:22 +01001180 return 0;
1181
1182out_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001183 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001184
1185 return ret;
1186}
1187
1188/**
1189 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1190 * @dev_priv: device private
1191 */
1192static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1193{
David Weinehall52a05c32016-08-22 13:32:44 +03001194 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001195
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001196 i915_perf_fini(dev_priv);
1197
David Weinehall52a05c32016-08-22 13:32:44 +03001198 if (pdev->msi_enabled)
1199 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001200
1201 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001202 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001203}
1204
1205/**
1206 * i915_driver_register - register the driver with the rest of the system
1207 * @dev_priv: device private
1208 *
1209 * Perform any steps necessary to make the driver available via kernel
1210 * internal or userspace interfaces.
1211 */
1212static void i915_driver_register(struct drm_i915_private *dev_priv)
1213{
Chris Wilson91c8a322016-07-05 10:40:23 +01001214 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001215
Chris Wilson848b3652017-11-23 11:53:37 +00001216 i915_gem_shrinker_register(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001217 i915_pmu_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001218
1219 /*
1220 * Notify a valid surface after modesetting,
1221 * when running inside a VM.
1222 */
1223 if (intel_vgpu_active(dev_priv))
1224 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1225
1226 /* Reveal our presence to userspace */
1227 if (drm_dev_register(dev, 0) == 0) {
1228 i915_debugfs_register(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001229 i915_guc_log_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001230 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001231
1232 /* Depends on sysfs having been initialized */
1233 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001234 } else
1235 DRM_ERROR("Failed to register driver for userspace access!\n");
1236
1237 if (INTEL_INFO(dev_priv)->num_pipes) {
1238 /* Must be done after probing outputs */
1239 intel_opregion_register(dev_priv);
1240 acpi_video_register();
1241 }
1242
1243 if (IS_GEN5(dev_priv))
1244 intel_gpu_ips_init(dev_priv);
1245
Jerome Anandeef57322017-01-25 04:27:49 +05301246 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001247
1248 /*
1249 * Some ports require correctly set-up hpd registers for detection to
1250 * work properly (leading to ghost connected connector status), e.g. VGA
1251 * on gm45. Hence we can only set up the initial fbdev config after hpd
1252 * irqs are fully enabled. We do it last so that the async config
1253 * cannot run before the connectors are registered.
1254 */
1255 intel_fbdev_initial_config_async(dev);
Chris Wilson448aa912017-11-28 11:01:47 +00001256
1257 /*
1258 * We need to coordinate the hotplugs with the asynchronous fbdev
1259 * configuration, for which we use the fbdev->async_cookie.
1260 */
1261 if (INTEL_INFO(dev_priv)->num_pipes)
1262 drm_kms_helper_poll_init(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001263}
1264
1265/**
1266 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1267 * @dev_priv: device private
1268 */
1269static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1270{
Daniel Vetter4f256d82017-07-15 00:46:55 +02001271 intel_fbdev_unregister(dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301272 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001273
Chris Wilson448aa912017-11-28 11:01:47 +00001274 /*
1275 * After flushing the fbdev (incl. a late async config which will
1276 * have delayed queuing of a hotplug event), then flush the hotplug
1277 * events.
1278 */
1279 drm_kms_helper_poll_fini(&dev_priv->drm);
1280
Chris Wilson0673ad42016-06-24 14:00:22 +01001281 intel_gpu_ips_teardown();
1282 acpi_video_unregister();
1283 intel_opregion_unregister(dev_priv);
1284
Robert Bragg442b8c02016-11-07 19:49:53 +00001285 i915_perf_unregister(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001286 i915_pmu_unregister(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001287
David Weinehall694c2822016-08-22 13:32:43 +03001288 i915_teardown_sysfs(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001289 i915_guc_log_unregister(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001290 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001291
Chris Wilson848b3652017-11-23 11:53:37 +00001292 i915_gem_shrinker_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001293}
1294
1295/**
1296 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001297 * @pdev: PCI device
1298 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001299 *
1300 * The driver load routine has to do several things:
1301 * - drive output discovery via intel_modeset_init()
1302 * - initialize the memory manager
1303 * - allocate initial config memory
1304 * - setup the DRM framebuffer with the allocated memory
1305 */
Chris Wilson42f55512016-06-24 14:00:26 +01001306int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001307{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001308 const struct intel_device_info *match_info =
1309 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001310 struct drm_i915_private *dev_priv;
1311 int ret;
1312
Ville Syrjäläff4c3b72017-03-03 17:19:28 +02001313 /* Enable nuclear pageflip on ILK+ */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001314 if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001315 driver.driver_features &= ~DRIVER_ATOMIC;
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001316
Chris Wilson0673ad42016-06-24 14:00:22 +01001317 ret = -ENOMEM;
1318 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1319 if (dev_priv)
1320 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1321 if (ret) {
Tvrtko Ursulin87a67522016-12-06 19:04:13 +00001322 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
Chris Wilsoncad36882017-02-10 16:35:21 +00001323 goto out_free;
Chris Wilson0673ad42016-06-24 14:00:22 +01001324 }
1325
Chris Wilson0673ad42016-06-24 14:00:22 +01001326 dev_priv->drm.pdev = pdev;
1327 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001328
1329 ret = pci_enable_device(pdev);
1330 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001331 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001332
1333 pci_set_drvdata(pdev, &dev_priv->drm);
Imre Deakadfdf852017-05-02 15:04:09 +03001334 /*
1335 * Disable the system suspend direct complete optimization, which can
1336 * leave the device suspended skipping the driver's suspend handlers
1337 * if the device was already runtime suspended. This is needed due to
1338 * the difference in our runtime and system suspend sequence and
1339 * becaue the HDA driver may require us to enable the audio power
1340 * domain during system suspend.
1341 */
1342 pdev->dev_flags |= PCI_DEV_FLAGS_NEEDS_RESUME;
Chris Wilson0673ad42016-06-24 14:00:22 +01001343
1344 ret = i915_driver_init_early(dev_priv, ent);
1345 if (ret < 0)
1346 goto out_pci_disable;
1347
1348 intel_runtime_pm_get(dev_priv);
1349
1350 ret = i915_driver_init_mmio(dev_priv);
1351 if (ret < 0)
1352 goto out_runtime_pm_put;
1353
1354 ret = i915_driver_init_hw(dev_priv);
1355 if (ret < 0)
1356 goto out_cleanup_mmio;
1357
1358 /*
1359 * TODO: move the vblank init and parts of modeset init steps into one
1360 * of the i915_driver_init_/i915_driver_register functions according
1361 * to the role/effect of the given init step.
1362 */
1363 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001364 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001365 INTEL_INFO(dev_priv)->num_pipes);
1366 if (ret)
1367 goto out_cleanup_hw;
1368 }
1369
Chris Wilson91c8a322016-07-05 10:40:23 +01001370 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001371 if (ret < 0)
Daniel Vetterbaf54382017-06-21 10:28:41 +02001372 goto out_cleanup_hw;
Chris Wilson0673ad42016-06-24 14:00:22 +01001373
1374 i915_driver_register(dev_priv);
1375
1376 intel_runtime_pm_enable(dev_priv);
1377
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05301378 intel_init_ipc(dev_priv);
Mahesh Kumara3a89862016-12-01 21:19:34 +05301379
Chris Wilson0525a062016-10-14 14:27:07 +01001380 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1381 DRM_INFO("DRM_I915_DEBUG enabled\n");
1382 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1383 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001384
Chris Wilson0673ad42016-06-24 14:00:22 +01001385 intel_runtime_pm_put(dev_priv);
1386
1387 return 0;
1388
Chris Wilson0673ad42016-06-24 14:00:22 +01001389out_cleanup_hw:
1390 i915_driver_cleanup_hw(dev_priv);
1391out_cleanup_mmio:
1392 i915_driver_cleanup_mmio(dev_priv);
1393out_runtime_pm_put:
1394 intel_runtime_pm_put(dev_priv);
1395 i915_driver_cleanup_early(dev_priv);
1396out_pci_disable:
1397 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001398out_fini:
Chris Wilson0673ad42016-06-24 14:00:22 +01001399 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilsoncad36882017-02-10 16:35:21 +00001400 drm_dev_fini(&dev_priv->drm);
1401out_free:
1402 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001403 return ret;
1404}
1405
Chris Wilson42f55512016-06-24 14:00:26 +01001406void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001407{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001408 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001409 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001410
Daniel Vetter99c539b2017-07-15 00:46:56 +02001411 i915_driver_unregister(dev_priv);
1412
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001413 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001414 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001415
1416 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1417
Daniel Vetter18dddad2017-03-21 17:41:49 +01001418 drm_atomic_helper_shutdown(dev);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001419
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001420 intel_gvt_cleanup(dev_priv);
1421
Chris Wilson0673ad42016-06-24 14:00:22 +01001422 intel_modeset_cleanup(dev);
1423
1424 /*
1425 * free the memory space allocated for the child device
1426 * config parsed from VBT
1427 */
1428 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1429 kfree(dev_priv->vbt.child_dev);
1430 dev_priv->vbt.child_dev = NULL;
1431 dev_priv->vbt.child_dev_num = 0;
1432 }
1433 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1434 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1435 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1436 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
1437
David Weinehall52a05c32016-08-22 13:32:44 +03001438 vga_switcheroo_unregister_client(pdev);
1439 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001440
1441 intel_csr_ucode_fini(dev_priv);
1442
1443 /* Free error state after interrupts are fully disabled. */
1444 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001445 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001446
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001447 i915_gem_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -07001448 intel_uc_fini_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001449 intel_fbc_cleanup_cfb(dev_priv);
1450
1451 intel_power_domains_fini(dev_priv);
1452
1453 i915_driver_cleanup_hw(dev_priv);
1454 i915_driver_cleanup_mmio(dev_priv);
1455
1456 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Chris Wilsoncad36882017-02-10 16:35:21 +00001457}
1458
1459static void i915_driver_release(struct drm_device *dev)
1460{
1461 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001462
1463 i915_driver_cleanup_early(dev_priv);
Chris Wilsoncad36882017-02-10 16:35:21 +00001464 drm_dev_fini(&dev_priv->drm);
1465
1466 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001467}
1468
1469static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1470{
Chris Wilson829a0af2017-06-20 12:05:45 +01001471 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001472 int ret;
1473
Chris Wilson829a0af2017-06-20 12:05:45 +01001474 ret = i915_gem_open(i915, file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001475 if (ret)
1476 return ret;
1477
1478 return 0;
1479}
1480
1481/**
1482 * i915_driver_lastclose - clean up after all DRM clients have exited
1483 * @dev: DRM device
1484 *
1485 * Take care of cleaning up after all DRM clients have exited. In the
1486 * mode setting case, we want to restore the kernel's initial mode (just
1487 * in case the last client left us in a bad state).
1488 *
1489 * Additionally, in the non-mode setting case, we'll tear down the GTT
1490 * and DMA structures, since the kernel won't be using them, and clea
1491 * up any GEM state.
1492 */
1493static void i915_driver_lastclose(struct drm_device *dev)
1494{
1495 intel_fbdev_restore_mode(dev);
1496 vga_switcheroo_process_delayed_switch();
1497}
1498
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001499static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01001500{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001501 struct drm_i915_file_private *file_priv = file->driver_priv;
1502
Chris Wilson0673ad42016-06-24 14:00:22 +01001503 mutex_lock(&dev->struct_mutex);
Chris Wilson829a0af2017-06-20 12:05:45 +01001504 i915_gem_context_close(file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001505 i915_gem_release(dev, file);
1506 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01001507
1508 kfree(file_priv);
1509}
1510
Imre Deak07f9cd02014-08-18 14:42:45 +03001511static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1512{
Chris Wilson91c8a322016-07-05 10:40:23 +01001513 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001514 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001515
1516 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001517 for_each_intel_encoder(dev, encoder)
1518 if (encoder->suspend)
1519 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001520 drm_modeset_unlock_all(dev);
1521}
1522
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001523static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1524 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001525static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301526
Imre Deakbc872292015-11-18 17:32:30 +02001527static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1528{
1529#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1530 if (acpi_target_system_state() < ACPI_STATE_S3)
1531 return true;
1532#endif
1533 return false;
1534}
Sagar Kambleebc32822014-08-13 23:07:05 +05301535
Imre Deak5e365c32014-10-23 19:23:25 +03001536static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001537{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001538 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001539 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001540 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +01001541 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001542
Zhang Ruib8efb172013-02-05 15:41:53 +08001543 /* ignore lid events during suspend */
1544 mutex_lock(&dev_priv->modeset_restore_lock);
1545 dev_priv->modeset_restore = MODESET_SUSPENDED;
1546 mutex_unlock(&dev_priv->modeset_restore_lock);
1547
Imre Deak1f814da2015-12-16 02:52:19 +02001548 disable_rpm_wakeref_asserts(dev_priv);
1549
Paulo Zanonic67a4702013-08-19 13:18:09 -03001550 /* We do a lot of poking in a lot of registers, make sure they work
1551 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001552 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001553
Dave Airlie5bcf7192010-12-07 09:20:40 +10001554 drm_kms_helper_poll_disable(dev);
1555
David Weinehall52a05c32016-08-22 13:32:44 +03001556 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001557
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001558 error = i915_gem_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001559 if (error) {
David Weinehall52a05c32016-08-22 13:32:44 +03001560 dev_err(&pdev->dev,
Daniel Vetterd5818932015-02-23 12:03:26 +01001561 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +02001562 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001563 }
1564
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001565 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001566
1567 intel_dp_mst_suspend(dev);
1568
1569 intel_runtime_pm_disable_interrupts(dev_priv);
1570 intel_hpd_cancel_work(dev_priv);
1571
1572 intel_suspend_encoders(dev_priv);
1573
Ville Syrjälä712bf362016-10-31 22:37:23 +02001574 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001575
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001576 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001577
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001578 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001579
Imre Deakbc872292015-11-18 17:32:30 +02001580 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001581 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001582
Hans de Goede68f60942017-02-10 11:28:01 +01001583 intel_uncore_suspend(dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01001584 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001585
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001586 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001587
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001588 dev_priv->suspend_count++;
1589
Imre Deakf74ed082016-04-18 14:48:21 +03001590 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001591
Imre Deak1f814da2015-12-16 02:52:19 +02001592out:
1593 enable_rpm_wakeref_asserts(dev_priv);
1594
1595 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001596}
1597
David Weinehallc49d13e2016-08-22 13:32:42 +03001598static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001599{
David Weinehallc49d13e2016-08-22 13:32:42 +03001600 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001601 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakbc872292015-11-18 17:32:30 +02001602 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +03001603 int ret;
1604
Imre Deak1f814da2015-12-16 02:52:19 +02001605 disable_rpm_wakeref_asserts(dev_priv);
1606
Imre Deak4c494a52016-10-13 14:34:06 +03001607 intel_display_set_init_power(dev_priv, false);
1608
Imre Deakdd9f31c2017-08-16 17:46:07 +03001609 fw_csr = !IS_GEN9_LP(dev_priv) && !hibernation &&
Imre Deaka7c81252016-04-01 16:02:38 +03001610 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +02001611 /*
1612 * In case of firmware assisted context save/restore don't manually
1613 * deinit the power domains. This also means the CSR/DMC firmware will
1614 * stay active, it will power down any HW resources as required and
1615 * also enable deeper system power states that would be blocked if the
1616 * firmware was inactive.
1617 */
1618 if (!fw_csr)
1619 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02001620
Imre Deak507e1262016-04-20 20:27:54 +03001621 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001622 if (IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001623 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001624 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001625 hsw_enable_pc8(dev_priv);
1626 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1627 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001628
1629 if (ret) {
1630 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +02001631 if (!fw_csr)
1632 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +03001633
Imre Deak1f814da2015-12-16 02:52:19 +02001634 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001635 }
1636
David Weinehall52a05c32016-08-22 13:32:44 +03001637 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001638 /*
Imre Deak54875572015-06-30 17:06:47 +03001639 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001640 * the device even though it's already in D3 and hang the machine. So
1641 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001642 * power down the device properly. The issue was seen on multiple old
1643 * GENs with different BIOS vendors, so having an explicit blacklist
1644 * is inpractical; apply the workaround on everything pre GEN6. The
1645 * platforms where the issue was seen:
1646 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1647 * Fujitsu FSC S7110
1648 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001649 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001650 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001651 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001652
Imre Deakbc872292015-11-18 17:32:30 +02001653 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1654
Imre Deak1f814da2015-12-16 02:52:19 +02001655out:
1656 enable_rpm_wakeref_asserts(dev_priv);
1657
1658 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001659}
1660
Matthew Aulda9a251c2016-12-02 10:24:11 +00001661static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001662{
1663 int error;
1664
Chris Wilsonded8b072016-07-05 10:40:22 +01001665 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001666 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001667 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001668 return -ENODEV;
1669 }
1670
Imre Deak0b14cbd2014-09-10 18:16:55 +03001671 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1672 state.event != PM_EVENT_FREEZE))
1673 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001674
1675 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1676 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001677
Imre Deak5e365c32014-10-23 19:23:25 +03001678 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001679 if (error)
1680 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001681
Imre Deakab3be732015-03-02 13:04:41 +02001682 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001683}
1684
Imre Deak5e365c32014-10-23 19:23:25 +03001685static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001686{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001687 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001688 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001689
Imre Deak1f814da2015-12-16 02:52:19 +02001690 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001691 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001692
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001693 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001694 if (ret)
1695 DRM_ERROR("failed to re-enable GGTT\n");
1696
Imre Deakf74ed082016-04-18 14:48:21 +03001697 intel_csr_ucode_resume(dev_priv);
1698
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001699 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001700 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001701 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001702
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001703 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01001704
Peter Antoine364aece2015-05-11 08:50:45 +01001705 /*
1706 * Interrupts have to be enabled before any batches are run. If not the
1707 * GPU will hang. i915_gem_init_hw() will initiate batches to
1708 * update/restore the context.
1709 *
Imre Deak908764f2016-11-29 21:40:29 +02001710 * drm_mode_config_reset() needs AUX interrupts.
1711 *
Peter Antoine364aece2015-05-11 08:50:45 +01001712 * Modeset enabling in intel_modeset_init_hw() also needs working
1713 * interrupts.
1714 */
1715 intel_runtime_pm_enable_interrupts(dev_priv);
1716
Imre Deak908764f2016-11-29 21:40:29 +02001717 drm_mode_config_reset(dev);
1718
Chris Wilson37cd3302017-11-12 11:27:38 +00001719 i915_gem_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001720
Daniel Vetterd5818932015-02-23 12:03:26 +01001721 intel_modeset_init_hw(dev);
Ville Syrjälä675f7ff2017-11-16 18:02:15 +02001722 intel_init_clock_gating(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001723
1724 spin_lock_irq(&dev_priv->irq_lock);
1725 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001726 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001727 spin_unlock_irq(&dev_priv->irq_lock);
1728
Daniel Vetterd5818932015-02-23 12:03:26 +01001729 intel_dp_mst_resume(dev);
1730
Lyudea16b7652016-03-11 10:57:01 -05001731 intel_display_resume(dev);
1732
Lyudee0b70062016-11-01 21:06:30 -04001733 drm_kms_helper_poll_enable(dev);
1734
Daniel Vetterd5818932015-02-23 12:03:26 +01001735 /*
1736 * ... but also need to make sure that hotplug processing
1737 * doesn't cause havoc. Like in the driver load code we don't
1738 * bother with the tiny race here where we might loose hotplug
1739 * notifications.
1740 * */
1741 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001742
Chris Wilson03d92e42016-05-23 15:08:10 +01001743 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001744
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001745 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001746
Zhang Ruib8efb172013-02-05 15:41:53 +08001747 mutex_lock(&dev_priv->modeset_restore_lock);
1748 dev_priv->modeset_restore = MODESET_DONE;
1749 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001750
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001751 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001752
Imre Deak1f814da2015-12-16 02:52:19 +02001753 enable_rpm_wakeref_asserts(dev_priv);
1754
Chris Wilson074c6ad2014-04-09 09:19:43 +01001755 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001756}
1757
Imre Deak5e365c32014-10-23 19:23:25 +03001758static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001759{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001760 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001761 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001762 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001763
Imre Deak76c4b252014-04-01 19:55:22 +03001764 /*
1765 * We have a resume ordering issue with the snd-hda driver also
1766 * requiring our device to be power up. Due to the lack of a
1767 * parent/child relationship we currently solve this with an early
1768 * resume hook.
1769 *
1770 * FIXME: This should be solved with a special hdmi sink device or
1771 * similar so that power domains can be employed.
1772 */
Imre Deak44410cd2016-04-18 14:45:54 +03001773
1774 /*
1775 * Note that we need to set the power state explicitly, since we
1776 * powered off the device during freeze and the PCI core won't power
1777 * it back up for us during thaw. Powering off the device during
1778 * freeze is not a hard requirement though, and during the
1779 * suspend/resume phases the PCI core makes sure we get here with the
1780 * device powered on. So in case we change our freeze logic and keep
1781 * the device powered we can also remove the following set power state
1782 * call.
1783 */
David Weinehall52a05c32016-08-22 13:32:44 +03001784 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001785 if (ret) {
1786 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1787 goto out;
1788 }
1789
1790 /*
1791 * Note that pci_enable_device() first enables any parent bridge
1792 * device and only then sets the power state for this device. The
1793 * bridge enabling is a nop though, since bridge devices are resumed
1794 * first. The order of enabling power and enabling the device is
1795 * imposed by the PCI core as described above, so here we preserve the
1796 * same order for the freeze/thaw phases.
1797 *
1798 * TODO: eventually we should remove pci_disable_device() /
1799 * pci_enable_enable_device() from suspend/resume. Due to how they
1800 * depend on the device enable refcount we can't anyway depend on them
1801 * disabling/enabling the device.
1802 */
David Weinehall52a05c32016-08-22 13:32:44 +03001803 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001804 ret = -EIO;
1805 goto out;
1806 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001807
David Weinehall52a05c32016-08-22 13:32:44 +03001808 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001809
Imre Deak1f814da2015-12-16 02:52:19 +02001810 disable_rpm_wakeref_asserts(dev_priv);
1811
Wayne Boyer666a4532015-12-09 12:29:35 -08001812 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001813 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001814 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001815 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1816 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001817
Hans de Goede68f60942017-02-10 11:28:01 +01001818 intel_uncore_resume_early(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001819
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001820 if (IS_GEN9_LP(dev_priv)) {
Imre Deakda2f41d2016-04-20 20:27:56 +03001821 if (!dev_priv->suspended_to_idle)
1822 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001823 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001824 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001825 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001826 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001827
Chris Wilsondc979972016-05-10 14:10:04 +01001828 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001829
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001830 if (IS_GEN9_LP(dev_priv) ||
Imre Deaka7c81252016-04-01 16:02:38 +03001831 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +02001832 intel_power_domains_init_hw(dev_priv, true);
1833
Chris Wilson24145512017-01-24 11:01:35 +00001834 i915_gem_sanitize(dev_priv);
1835
Imre Deak6e35e8a2016-04-18 10:04:19 +03001836 enable_rpm_wakeref_asserts(dev_priv);
1837
Imre Deakbc872292015-11-18 17:32:30 +02001838out:
1839 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001840
1841 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001842}
1843
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00001844static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001845{
Imre Deak50a00722014-10-23 19:23:17 +03001846 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001847
Imre Deak097dd832014-10-23 19:23:19 +03001848 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1849 return 0;
1850
Imre Deak5e365c32014-10-23 19:23:25 +03001851 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001852 if (ret)
1853 return ret;
1854
Imre Deak5a175142014-10-23 19:23:18 +03001855 return i915_drm_resume(dev);
1856}
1857
Ben Gamari11ed50e2009-09-14 17:48:45 -04001858/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001859 * i915_reset - reset chip after a hang
Chris Wilson535275d2017-07-21 13:32:37 +01001860 * @i915: #drm_i915_private to reset
1861 * @flags: Instructions
Ben Gamari11ed50e2009-09-14 17:48:45 -04001862 *
Chris Wilson780f2622016-09-09 14:11:52 +01001863 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1864 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001865 *
Chris Wilson221fe792016-09-09 14:11:51 +01001866 * Caller must hold the struct_mutex.
1867 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001868 * Procedure is fairly simple:
1869 * - reset the chip using the reset reg
1870 * - re-init context state
1871 * - re-init hardware status page
1872 * - re-init ring buffer
1873 * - re-init interrupt state
1874 * - re-init display
1875 */
Chris Wilson535275d2017-07-21 13:32:37 +01001876void i915_reset(struct drm_i915_private *i915, unsigned int flags)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001877{
Chris Wilson535275d2017-07-21 13:32:37 +01001878 struct i915_gpu_error *error = &i915->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001879 int ret;
Chris Wilsonf7096d42017-12-01 12:20:11 +00001880 int i;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001881
Chris Wilsonf7096d42017-12-01 12:20:11 +00001882 might_sleep();
Chris Wilson535275d2017-07-21 13:32:37 +01001883 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001884 GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &error->flags));
Chris Wilson221fe792016-09-09 14:11:51 +01001885
Chris Wilson8c185ec2017-03-16 17:13:02 +00001886 if (!test_bit(I915_RESET_HANDOFF, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001887 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001888
Chris Wilsond98c52c2016-04-13 17:35:05 +01001889 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson535275d2017-07-21 13:32:37 +01001890 if (!i915_gem_unset_wedged(i915))
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001891 goto wakeup;
1892
Chris Wilson535275d2017-07-21 13:32:37 +01001893 if (!(flags & I915_RESET_QUIET))
1894 dev_notice(i915->drm.dev, "Resetting chip after gpu hang\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001895 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001896
Chris Wilson535275d2017-07-21 13:32:37 +01001897 disable_irq(i915->drm.irq);
1898 ret = i915_gem_reset_prepare(i915);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001899 if (ret) {
Chris Wilson107783d2017-12-05 17:27:57 +00001900 dev_err(i915->drm.dev, "GPU recovery failed\n");
Chris Wilson535275d2017-07-21 13:32:37 +01001901 intel_gpu_reset(i915, ALL_ENGINES);
Chris Wilson107783d2017-12-05 17:27:57 +00001902 goto taint;
Chris Wilson0e178ae2017-01-17 17:59:06 +02001903 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01001904
Chris Wilsonf7096d42017-12-01 12:20:11 +00001905 if (!intel_has_gpu_reset(i915)) {
1906 DRM_DEBUG_DRIVER("GPU reset disabled\n");
1907 goto error;
1908 }
1909
1910 for (i = 0; i < 3; i++) {
1911 ret = intel_gpu_reset(i915, ALL_ENGINES);
1912 if (ret == 0)
1913 break;
1914
1915 msleep(100);
1916 }
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001917 if (ret) {
Chris Wilsonf7096d42017-12-01 12:20:11 +00001918 dev_err(i915->drm.dev, "Failed to reset chip\n");
Chris Wilson107783d2017-12-05 17:27:57 +00001919 goto taint;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001920 }
1921
Chris Wilson535275d2017-07-21 13:32:37 +01001922 i915_gem_reset(i915);
1923 intel_overlay_reset(i915);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001924
Ben Gamari11ed50e2009-09-14 17:48:45 -04001925 /* Ok, now get things going again... */
1926
1927 /*
1928 * Everything depends on having the GTT running, so we need to start
Chris Wilson0db8c962017-09-06 12:14:05 +01001929 * there.
1930 */
1931 ret = i915_ggtt_enable_hw(i915);
1932 if (ret) {
1933 DRM_ERROR("Failed to re-enable GGTT following reset %d\n", ret);
1934 goto error;
1935 }
1936
1937 /*
Ben Gamari11ed50e2009-09-14 17:48:45 -04001938 * Next we need to restore the context, but we don't use those
1939 * yet either...
1940 *
1941 * Ring buffer needs to be re-initialized in the KMS case, or if X
1942 * was running at the time of the reset (i.e. we weren't VT
1943 * switched away).
1944 */
Chris Wilson535275d2017-07-21 13:32:37 +01001945 ret = i915_gem_init_hw(i915);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001946 if (ret) {
1947 DRM_ERROR("Failed hw init on reset %d\n", ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001948 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001949 }
1950
Chris Wilson535275d2017-07-21 13:32:37 +01001951 i915_queue_hangcheck(i915);
Chris Wilsonc2a126a2016-11-22 14:41:19 +00001952
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001953finish:
Chris Wilson535275d2017-07-21 13:32:37 +01001954 i915_gem_reset_finish(i915);
1955 enable_irq(i915->drm.irq);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001956
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001957wakeup:
Chris Wilson8c185ec2017-03-16 17:13:02 +00001958 clear_bit(I915_RESET_HANDOFF, &error->flags);
1959 wake_up_bit(&error->flags, I915_RESET_HANDOFF);
Chris Wilson780f2622016-09-09 14:11:52 +01001960 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001961
Chris Wilson107783d2017-12-05 17:27:57 +00001962taint:
1963 /*
1964 * History tells us that if we cannot reset the GPU now, we
1965 * never will. This then impacts everything that is run
1966 * subsequently. On failing the reset, we mark the driver
1967 * as wedged, preventing further execution on the GPU.
1968 * We also want to go one step further and add a taint to the
1969 * kernel so that any subsequent faults can be traced back to
1970 * this failure. This is important for CI, where if the
1971 * GPU/driver fails we would like to reboot and restart testing
1972 * rather than continue on into oblivion. For everyone else,
1973 * the system should still plod along, but they have been warned!
1974 */
1975 add_taint(TAINT_WARN, LOCKDEP_STILL_OK);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001976error:
Chris Wilson535275d2017-07-21 13:32:37 +01001977 i915_gem_set_wedged(i915);
1978 i915_gem_retire_requests(i915);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001979 goto finish;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001980}
1981
Michel Thierry6acbea82017-10-31 15:53:09 -07001982static inline int intel_gt_reset_engine(struct drm_i915_private *dev_priv,
1983 struct intel_engine_cs *engine)
1984{
1985 return intel_gpu_reset(dev_priv, intel_engine_flag(engine));
1986}
1987
Michel Thierry142bc7d2017-06-20 10:57:46 +01001988/**
1989 * i915_reset_engine - reset GPU engine to recover from a hang
1990 * @engine: engine to reset
Chris Wilson535275d2017-07-21 13:32:37 +01001991 * @flags: options
Michel Thierry142bc7d2017-06-20 10:57:46 +01001992 *
1993 * Reset a specific GPU engine. Useful if a hang is detected.
1994 * Returns zero on successful reset or otherwise an error code.
Michel Thierrya1ef70e2017-06-20 10:57:47 +01001995 *
1996 * Procedure is:
1997 * - identifies the request that caused the hang and it is dropped
1998 * - reset engine (which will force the engine to idle)
1999 * - re-init/configure engine
Michel Thierry142bc7d2017-06-20 10:57:46 +01002000 */
Chris Wilson535275d2017-07-21 13:32:37 +01002001int i915_reset_engine(struct intel_engine_cs *engine, unsigned int flags)
Michel Thierry142bc7d2017-06-20 10:57:46 +01002002{
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002003 struct i915_gpu_error *error = &engine->i915->gpu_error;
2004 struct drm_i915_gem_request *active_request;
2005 int ret;
2006
2007 GEM_BUG_ON(!test_bit(I915_RESET_ENGINE + engine->id, &error->flags));
2008
Chris Wilson535275d2017-07-21 13:32:37 +01002009 if (!(flags & I915_RESET_QUIET)) {
2010 dev_notice(engine->i915->drm.dev,
2011 "Resetting %s after gpu hang\n", engine->name);
2012 }
Chris Wilson73676122017-07-21 13:32:31 +01002013 error->reset_engine_count[engine->id]++;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002014
2015 active_request = i915_gem_reset_prepare_engine(engine);
2016 if (IS_ERR(active_request)) {
2017 DRM_DEBUG_DRIVER("Previous reset failed, promote to full reset\n");
2018 ret = PTR_ERR(active_request);
2019 goto out;
2020 }
2021
Michel Thierry6acbea82017-10-31 15:53:09 -07002022 if (!engine->i915->guc.execbuf_client)
2023 ret = intel_gt_reset_engine(engine->i915, engine);
2024 else
2025 ret = intel_guc_reset_engine(&engine->i915->guc, engine);
Chris Wilson0364cd12017-07-21 13:32:21 +01002026 if (ret) {
2027 /* If we fail here, we expect to fallback to a global reset */
Michel Thierry6acbea82017-10-31 15:53:09 -07002028 DRM_DEBUG_DRIVER("%sFailed to reset %s, ret=%d\n",
2029 engine->i915->guc.execbuf_client ? "GuC " : "",
Chris Wilson0364cd12017-07-21 13:32:21 +01002030 engine->name, ret);
2031 goto out;
2032 }
Chris Wilsonb4f3e162017-07-21 13:32:20 +01002033
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002034 /*
2035 * The request that caused the hang is stuck on elsp, we know the
2036 * active request and can drop it, adjust head to skip the offending
2037 * request to resume executing remaining requests in the queue.
2038 */
2039 i915_gem_reset_engine(engine, active_request);
2040
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002041 /*
2042 * The engine and its registers (and workarounds in case of render)
2043 * have been reset to their default values. Follow the init_ring
2044 * process to program RING_MODE, HWSP and re-enable submission.
2045 */
2046 ret = engine->init_hw(engine);
Michel Thierry702c8f82017-06-20 10:57:48 +01002047 if (ret)
2048 goto out;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002049
2050out:
Chris Wilson0364cd12017-07-21 13:32:21 +01002051 i915_gem_reset_finish_engine(engine);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002052 return ret;
Michel Thierry142bc7d2017-06-20 10:57:46 +01002053}
2054
David Weinehallc49d13e2016-08-22 13:32:42 +03002055static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002056{
David Weinehallc49d13e2016-08-22 13:32:42 +03002057 struct pci_dev *pdev = to_pci_dev(kdev);
2058 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002059
David Weinehallc49d13e2016-08-22 13:32:42 +03002060 if (!dev) {
2061 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002062 return -ENODEV;
2063 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002064
David Weinehallc49d13e2016-08-22 13:32:42 +03002065 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10002066 return 0;
2067
David Weinehallc49d13e2016-08-22 13:32:42 +03002068 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002069}
2070
David Weinehallc49d13e2016-08-22 13:32:42 +03002071static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002072{
David Weinehallc49d13e2016-08-22 13:32:42 +03002073 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002074
2075 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01002076 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03002077 * requiring our device to be power up. Due to the lack of a
2078 * parent/child relationship we currently solve this with an late
2079 * suspend hook.
2080 *
2081 * FIXME: This should be solved with a special hdmi sink device or
2082 * similar so that power domains can be employed.
2083 */
David Weinehallc49d13e2016-08-22 13:32:42 +03002084 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03002085 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002086
David Weinehallc49d13e2016-08-22 13:32:42 +03002087 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02002088}
2089
David Weinehallc49d13e2016-08-22 13:32:42 +03002090static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02002091{
David Weinehallc49d13e2016-08-22 13:32:42 +03002092 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02002093
David Weinehallc49d13e2016-08-22 13:32:42 +03002094 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02002095 return 0;
2096
David Weinehallc49d13e2016-08-22 13:32:42 +03002097 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002098}
2099
David Weinehallc49d13e2016-08-22 13:32:42 +03002100static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002101{
David Weinehallc49d13e2016-08-22 13:32:42 +03002102 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002103
David Weinehallc49d13e2016-08-22 13:32:42 +03002104 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002105 return 0;
2106
David Weinehallc49d13e2016-08-22 13:32:42 +03002107 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002108}
2109
David Weinehallc49d13e2016-08-22 13:32:42 +03002110static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002111{
David Weinehallc49d13e2016-08-22 13:32:42 +03002112 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002113
David Weinehallc49d13e2016-08-22 13:32:42 +03002114 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002115 return 0;
2116
David Weinehallc49d13e2016-08-22 13:32:42 +03002117 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002118}
2119
Chris Wilson1f19ac22016-05-14 07:26:32 +01002120/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03002121static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002122{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002123 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson6a800ea2016-09-21 14:51:07 +01002124 int ret;
2125
Imre Deakdd9f31c2017-08-16 17:46:07 +03002126 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2127 ret = i915_drm_suspend(dev);
2128 if (ret)
2129 return ret;
2130 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01002131
2132 ret = i915_gem_freeze(kdev_to_i915(kdev));
2133 if (ret)
2134 return ret;
2135
2136 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002137}
2138
David Weinehallc49d13e2016-08-22 13:32:42 +03002139static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002140{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002141 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson461fb992016-05-14 07:26:33 +01002142 int ret;
2143
Imre Deakdd9f31c2017-08-16 17:46:07 +03002144 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2145 ret = i915_drm_suspend_late(dev, true);
2146 if (ret)
2147 return ret;
2148 }
Chris Wilson461fb992016-05-14 07:26:33 +01002149
David Weinehallc49d13e2016-08-22 13:32:42 +03002150 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01002151 if (ret)
2152 return ret;
2153
2154 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002155}
2156
2157/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002158static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002159{
David Weinehallc49d13e2016-08-22 13:32:42 +03002160 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002161}
2162
David Weinehallc49d13e2016-08-22 13:32:42 +03002163static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002164{
David Weinehallc49d13e2016-08-22 13:32:42 +03002165 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002166}
2167
2168/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002169static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002170{
David Weinehallc49d13e2016-08-22 13:32:42 +03002171 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002172}
2173
David Weinehallc49d13e2016-08-22 13:32:42 +03002174static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002175{
David Weinehallc49d13e2016-08-22 13:32:42 +03002176 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002177}
2178
Imre Deakddeea5b2014-05-05 15:19:56 +03002179/*
2180 * Save all Gunit registers that may be lost after a D3 and a subsequent
2181 * S0i[R123] transition. The list of registers needing a save/restore is
2182 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2183 * registers in the following way:
2184 * - Driver: saved/restored by the driver
2185 * - Punit : saved/restored by the Punit firmware
2186 * - No, w/o marking: no need to save/restore, since the register is R/O or
2187 * used internally by the HW in a way that doesn't depend
2188 * keeping the content across a suspend/resume.
2189 * - Debug : used for debugging
2190 *
2191 * We save/restore all registers marked with 'Driver', with the following
2192 * exceptions:
2193 * - Registers out of use, including also registers marked with 'Debug'.
2194 * These have no effect on the driver's operation, so we don't save/restore
2195 * them to reduce the overhead.
2196 * - Registers that are fully setup by an initialization function called from
2197 * the resume path. For example many clock gating and RPS/RC6 registers.
2198 * - Registers that provide the right functionality with their reset defaults.
2199 *
2200 * TODO: Except for registers that based on the above 3 criteria can be safely
2201 * ignored, we save/restore all others, practically treating the HW context as
2202 * a black-box for the driver. Further investigation is needed to reduce the
2203 * saved/restored registers even further, by following the same 3 criteria.
2204 */
2205static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2206{
2207 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2208 int i;
2209
2210 /* GAM 0x4000-0x4770 */
2211 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2212 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2213 s->arb_mode = I915_READ(ARB_MODE);
2214 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2215 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2216
2217 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002218 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002219
2220 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002221 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002222
2223 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2224 s->ecochk = I915_READ(GAM_ECOCHK);
2225 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2226 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2227
2228 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2229
2230 /* MBC 0x9024-0x91D0, 0x8500 */
2231 s->g3dctl = I915_READ(VLV_G3DCTL);
2232 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2233 s->mbctl = I915_READ(GEN6_MBCTL);
2234
2235 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2236 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2237 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2238 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2239 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2240 s->rstctl = I915_READ(GEN6_RSTCTL);
2241 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2242
2243 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2244 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2245 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2246 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2247 s->ecobus = I915_READ(ECOBUS);
2248 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2249 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2250 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2251 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2252 s->rcedata = I915_READ(VLV_RCEDATA);
2253 s->spare2gh = I915_READ(VLV_SPAREG2H);
2254
2255 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2256 s->gt_imr = I915_READ(GTIMR);
2257 s->gt_ier = I915_READ(GTIER);
2258 s->pm_imr = I915_READ(GEN6_PMIMR);
2259 s->pm_ier = I915_READ(GEN6_PMIER);
2260
2261 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002262 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002263
2264 /* GT SA CZ domain, 0x100000-0x138124 */
2265 s->tilectl = I915_READ(TILECTL);
2266 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2267 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2268 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2269 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2270
2271 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2272 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2273 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002274 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002275 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2276
2277 /*
2278 * Not saving any of:
2279 * DFT, 0x9800-0x9EC0
2280 * SARB, 0xB000-0xB1FC
2281 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2282 * PCI CFG
2283 */
2284}
2285
2286static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2287{
2288 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2289 u32 val;
2290 int i;
2291
2292 /* GAM 0x4000-0x4770 */
2293 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2294 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2295 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2296 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2297 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2298
2299 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002300 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002301
2302 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002303 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002304
2305 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2306 I915_WRITE(GAM_ECOCHK, s->ecochk);
2307 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2308 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2309
2310 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2311
2312 /* MBC 0x9024-0x91D0, 0x8500 */
2313 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2314 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2315 I915_WRITE(GEN6_MBCTL, s->mbctl);
2316
2317 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2318 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2319 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2320 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2321 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2322 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2323 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2324
2325 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2326 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2327 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2328 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2329 I915_WRITE(ECOBUS, s->ecobus);
2330 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2331 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2332 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2333 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2334 I915_WRITE(VLV_RCEDATA, s->rcedata);
2335 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2336
2337 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2338 I915_WRITE(GTIMR, s->gt_imr);
2339 I915_WRITE(GTIER, s->gt_ier);
2340 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2341 I915_WRITE(GEN6_PMIER, s->pm_ier);
2342
2343 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002344 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002345
2346 /* GT SA CZ domain, 0x100000-0x138124 */
2347 I915_WRITE(TILECTL, s->tilectl);
2348 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2349 /*
2350 * Preserve the GT allow wake and GFX force clock bit, they are not
2351 * be restored, as they are used to control the s0ix suspend/resume
2352 * sequence by the caller.
2353 */
2354 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2355 val &= VLV_GTLC_ALLOWWAKEREQ;
2356 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2357 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2358
2359 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2360 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2361 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2362 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2363
2364 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2365
2366 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2367 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2368 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002369 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002370 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2371}
2372
Chris Wilson3dd14c02017-04-21 14:58:15 +01002373static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv,
2374 u32 mask, u32 val)
2375{
2376 /* The HW does not like us polling for PW_STATUS frequently, so
2377 * use the sleeping loop rather than risk the busy spin within
2378 * intel_wait_for_register().
2379 *
2380 * Transitioning between RC6 states should be at most 2ms (see
2381 * valleyview_enable_rps) so use a 3ms timeout.
2382 */
2383 return wait_for((I915_READ_NOTRACE(VLV_GTLC_PW_STATUS) & mask) == val,
2384 3);
2385}
2386
Imre Deak650ad972014-04-18 16:35:02 +03002387int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2388{
2389 u32 val;
2390 int err;
2391
Imre Deak650ad972014-04-18 16:35:02 +03002392 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2393 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2394 if (force_on)
2395 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2396 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2397
2398 if (!force_on)
2399 return 0;
2400
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002401 err = intel_wait_for_register(dev_priv,
2402 VLV_GTLC_SURVIVABILITY_REG,
2403 VLV_GFX_CLK_STATUS_BIT,
2404 VLV_GFX_CLK_STATUS_BIT,
2405 20);
Imre Deak650ad972014-04-18 16:35:02 +03002406 if (err)
2407 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2408 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2409
2410 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002411}
2412
Imre Deakddeea5b2014-05-05 15:19:56 +03002413static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2414{
Chris Wilson3dd14c02017-04-21 14:58:15 +01002415 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002416 u32 val;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002417 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002418
2419 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2420 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2421 if (allow)
2422 val |= VLV_GTLC_ALLOWWAKEREQ;
2423 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2424 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2425
Chris Wilson3dd14c02017-04-21 14:58:15 +01002426 mask = VLV_GTLC_ALLOWWAKEACK;
2427 val = allow ? mask : 0;
2428
2429 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002430 if (err)
2431 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002432
Imre Deakddeea5b2014-05-05 15:19:56 +03002433 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002434}
2435
Chris Wilson3dd14c02017-04-21 14:58:15 +01002436static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2437 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002438{
2439 u32 mask;
2440 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002441
2442 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2443 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002444
2445 /*
2446 * RC6 transitioning can be delayed up to 2 msec (see
2447 * valleyview_enable_rps), use 3 msec for safety.
2448 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002449 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Imre Deakddeea5b2014-05-05 15:19:56 +03002450 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002451 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002452}
2453
2454static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2455{
2456 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2457 return;
2458
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002459 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002460 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2461}
2462
Sagar Kambleebc32822014-08-13 23:07:05 +05302463static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002464{
2465 u32 mask;
2466 int err;
2467
2468 /*
2469 * Bspec defines the following GT well on flags as debug only, so
2470 * don't treat them as hard failures.
2471 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002472 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002473
2474 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2475 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2476
2477 vlv_check_no_gt_access(dev_priv);
2478
2479 err = vlv_force_gfx_clock(dev_priv, true);
2480 if (err)
2481 goto err1;
2482
2483 err = vlv_allow_gt_wake(dev_priv, false);
2484 if (err)
2485 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302486
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002487 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302488 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002489
2490 err = vlv_force_gfx_clock(dev_priv, false);
2491 if (err)
2492 goto err2;
2493
2494 return 0;
2495
2496err2:
2497 /* For safety always re-enable waking and disable gfx clock forcing */
2498 vlv_allow_gt_wake(dev_priv, true);
2499err1:
2500 vlv_force_gfx_clock(dev_priv, false);
2501
2502 return err;
2503}
2504
Sagar Kamble016970b2014-08-13 23:07:06 +05302505static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2506 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002507{
Imre Deakddeea5b2014-05-05 15:19:56 +03002508 int err;
2509 int ret;
2510
2511 /*
2512 * If any of the steps fail just try to continue, that's the best we
2513 * can do at this point. Return the first error code (which will also
2514 * leave RPM permanently disabled).
2515 */
2516 ret = vlv_force_gfx_clock(dev_priv, true);
2517
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002518 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302519 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002520
2521 err = vlv_allow_gt_wake(dev_priv, true);
2522 if (!ret)
2523 ret = err;
2524
2525 err = vlv_force_gfx_clock(dev_priv, false);
2526 if (!ret)
2527 ret = err;
2528
2529 vlv_check_no_gt_access(dev_priv);
2530
Chris Wilson7c108fd2016-10-24 13:42:18 +01002531 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002532 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002533
2534 return ret;
2535}
2536
David Weinehallc49d13e2016-08-22 13:32:42 +03002537static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002538{
David Weinehallc49d13e2016-08-22 13:32:42 +03002539 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002540 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002541 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002542 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002543
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002544 if (WARN_ON_ONCE(!(dev_priv->gt_pm.rc6.enabled && HAS_RC6(dev_priv))))
Imre Deakc6df39b2014-04-14 20:24:29 +03002545 return -ENODEV;
2546
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002547 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002548 return -ENODEV;
2549
Paulo Zanoni8a187452013-12-06 20:32:13 -02002550 DRM_DEBUG_KMS("Suspending device\n");
2551
Imre Deak1f814da2015-12-16 02:52:19 +02002552 disable_rpm_wakeref_asserts(dev_priv);
2553
Imre Deakd6102972014-05-07 19:57:49 +03002554 /*
2555 * We are safe here against re-faults, since the fault handler takes
2556 * an RPM reference.
2557 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002558 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002559
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002560 intel_guc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002561
Imre Deak2eb52522014-11-19 15:30:05 +02002562 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002563
Hans de Goede01c799c2017-11-14 14:55:18 +01002564 intel_uncore_suspend(dev_priv);
2565
Imre Deak507e1262016-04-20 20:27:54 +03002566 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002567 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002568 bxt_display_core_uninit(dev_priv);
2569 bxt_enable_dc9(dev_priv);
2570 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2571 hsw_enable_pc8(dev_priv);
2572 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2573 ret = vlv_suspend_complete(dev_priv);
2574 }
2575
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002576 if (ret) {
2577 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Hans de Goede01c799c2017-11-14 14:55:18 +01002578 intel_uncore_runtime_resume(dev_priv);
2579
Daniel Vetterb9632912014-09-30 10:56:44 +02002580 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002581
Imre Deak1f814da2015-12-16 02:52:19 +02002582 enable_rpm_wakeref_asserts(dev_priv);
2583
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002584 return ret;
2585 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002586
Imre Deak1f814da2015-12-16 02:52:19 +02002587 enable_rpm_wakeref_asserts(dev_priv);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002588 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002589
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002590 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002591 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2592
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002593 dev_priv->runtime_pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002594
2595 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002596 * FIXME: We really should find a document that references the arguments
2597 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002598 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002599 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002600 /*
2601 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2602 * being detected, and the call we do at intel_runtime_resume()
2603 * won't be able to restore them. Since PCI_D3hot matches the
2604 * actual specification and appears to be working, use it.
2605 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002606 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002607 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002608 /*
2609 * current versions of firmware which depend on this opregion
2610 * notification have repurposed the D1 definition to mean
2611 * "runtime suspended" vs. what you would normally expect (D3)
2612 * to distinguish it from notifications that might be sent via
2613 * the suspend path.
2614 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002615 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002616 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002617
Mika Kuoppala59bad942015-01-16 11:34:40 +02002618 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002619
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002620 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002621 intel_hpd_poll_init(dev_priv);
2622
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002623 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002624 return 0;
2625}
2626
David Weinehallc49d13e2016-08-22 13:32:42 +03002627static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002628{
David Weinehallc49d13e2016-08-22 13:32:42 +03002629 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002630 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002631 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002632 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002633
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002634 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002635 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002636
2637 DRM_DEBUG_KMS("Resuming device\n");
2638
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002639 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Imre Deak1f814da2015-12-16 02:52:19 +02002640 disable_rpm_wakeref_asserts(dev_priv);
2641
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002642 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002643 dev_priv->runtime_pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002644 if (intel_uncore_unclaimed_mmio(dev_priv))
2645 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002646
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002647 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002648
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002649 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002650 bxt_disable_dc9(dev_priv);
2651 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002652 if (dev_priv->csr.dmc_payload &&
2653 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2654 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002655 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002656 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002657 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002658 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002659 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002660
Hans de Goedebedf4d72017-11-14 14:55:17 +01002661 intel_uncore_runtime_resume(dev_priv);
2662
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002663 /*
2664 * No point of rolling back things in case of an error, as the best
2665 * we can do is to hope that things will still work (and disable RPM).
2666 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002667 i915_gem_init_swizzling(dev_priv);
Chris Wilson83bf6d52017-02-03 12:57:17 +00002668 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002669
Daniel Vetterb9632912014-09-30 10:56:44 +02002670 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002671
2672 /*
2673 * On VLV/CHV display interrupts are part of the display
2674 * power well, so hpd is reinitialized from there. For
2675 * everyone else do it here.
2676 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002677 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002678 intel_hpd_init(dev_priv);
2679
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05302680 intel_enable_ipc(dev_priv);
2681
Imre Deak1f814da2015-12-16 02:52:19 +02002682 enable_rpm_wakeref_asserts(dev_priv);
2683
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002684 if (ret)
2685 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2686 else
2687 DRM_DEBUG_KMS("Device resumed\n");
2688
2689 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002690}
2691
Chris Wilson42f55512016-06-24 14:00:26 +01002692const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002693 /*
2694 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2695 * PMSG_RESUME]
2696 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002697 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002698 .suspend_late = i915_pm_suspend_late,
2699 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002700 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002701
2702 /*
2703 * S4 event handlers
2704 * @freeze, @freeze_late : called (1) before creating the
2705 * hibernation image [PMSG_FREEZE] and
2706 * (2) after rebooting, before restoring
2707 * the image [PMSG_QUIESCE]
2708 * @thaw, @thaw_early : called (1) after creating the hibernation
2709 * image, before writing it [PMSG_THAW]
2710 * and (2) after failing to create or
2711 * restore the image [PMSG_RECOVER]
2712 * @poweroff, @poweroff_late: called after writing the hibernation
2713 * image, before rebooting [PMSG_HIBERNATE]
2714 * @restore, @restore_early : called after rebooting and restoring the
2715 * hibernation image [PMSG_RESTORE]
2716 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002717 .freeze = i915_pm_freeze,
2718 .freeze_late = i915_pm_freeze_late,
2719 .thaw_early = i915_pm_thaw_early,
2720 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002721 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002722 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002723 .restore_early = i915_pm_restore_early,
2724 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002725
2726 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002727 .runtime_suspend = intel_runtime_suspend,
2728 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002729};
2730
Laurent Pinchart78b68552012-05-17 13:27:22 +02002731static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002732 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002733 .open = drm_gem_vm_open,
2734 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002735};
2736
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002737static const struct file_operations i915_driver_fops = {
2738 .owner = THIS_MODULE,
2739 .open = drm_open,
2740 .release = drm_release,
2741 .unlocked_ioctl = drm_ioctl,
2742 .mmap = drm_gem_mmap,
2743 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002744 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002745 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002746 .llseek = noop_llseek,
2747};
2748
Chris Wilson0673ad42016-06-24 14:00:22 +01002749static int
2750i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2751 struct drm_file *file)
2752{
2753 return -ENODEV;
2754}
2755
2756static const struct drm_ioctl_desc i915_ioctls[] = {
2757 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2758 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2759 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2760 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2761 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2762 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2763 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
2764 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2765 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2766 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2767 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2768 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2769 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2770 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2771 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2772 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2773 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2774 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2775 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
Chris Wilsonfec04452017-01-27 09:40:08 +00002776 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002777 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2778 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2779 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2780 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2781 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2782 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2783 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2784 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2785 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2786 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2787 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2788 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2789 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2790 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2791 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00002792 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2793 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002794 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2795 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
2796 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2797 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2798 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2799 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
2800 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2801 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2802 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2803 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2804 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2805 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2806 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2807 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2808 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00002809 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01002810 DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
2811 DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002812};
2813
Linus Torvalds1da177e2005-04-16 15:20:36 -07002814static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002815 /* Don't use MTRRs here; the Xserver or userspace app should
2816 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002817 */
Eric Anholt673a3942008-07-30 12:06:12 -07002818 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002819 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +01002820 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
Chris Wilsoncad36882017-02-10 16:35:21 +00002821 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07002822 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002823 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002824 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002825
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002826 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002827 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002828 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002829
2830 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2831 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2832 .gem_prime_export = i915_gem_prime_export,
2833 .gem_prime_import = i915_gem_prime_import,
2834
Dave Airlieff72145b2011-02-07 12:16:14 +10002835 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002836 .dumb_map_offset = i915_gem_mmap_gtt,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002837 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002838 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002839 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002840 .name = DRIVER_NAME,
2841 .desc = DRIVER_DESC,
2842 .date = DRIVER_DATE,
2843 .major = DRIVER_MAJOR,
2844 .minor = DRIVER_MINOR,
2845 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002846};
Chris Wilson66d9cb52017-02-13 17:15:17 +00002847
2848#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2849#include "selftests/mock_drm.c"
2850#endif