blob: 24f915d95d8b8948d4939a2665412e37059344d8 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010044#include <drm/drm_atomic_helper.h>
Sam Ravnborgd0e93592019-01-26 13:25:24 +010045#include <drm/drm_ioctl.h>
46#include <drm/drm_irq.h>
47#include <drm/drm_probe_helper.h>
David Howells760285e2012-10-02 18:01:07 +010048#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010049
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#include "i915_drv.h"
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000051#include "i915_pmu.h"
Lionel Landwerlina446ae22018-03-06 12:28:56 +000052#include "i915_query.h"
Jani Nikula331c2012019-04-05 14:00:03 +030053#include "i915_reset.h"
54#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010055#include "i915_vgpu.h"
Jani Nikula331c2012019-04-05 14:00:03 +030056#include "intel_audio.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070057#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080058#include "intel_uc.h"
Tvrtko Ursulin094304b2018-12-03 12:50:10 +000059#include "intel_workarounds.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Kristian Høgsberg112b7152009-01-04 16:55:33 -050061static struct drm_driver driver;
62
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000063#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Chris Wilson0673ad42016-06-24 14:00:22 +010064static unsigned int i915_load_fail_count;
65
66bool __i915_inject_load_failure(const char *func, int line)
67{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000068 if (i915_load_fail_count >= i915_modparams.inject_load_failure)
Chris Wilson0673ad42016-06-24 14:00:22 +010069 return false;
70
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000071 if (++i915_load_fail_count == i915_modparams.inject_load_failure) {
Chris Wilson0673ad42016-06-24 14:00:22 +010072 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000073 i915_modparams.inject_load_failure, func, line);
Chris Wilsoncf68f0c2018-06-06 15:41:53 +010074 i915_modparams.inject_load_failure = 0;
Chris Wilson0673ad42016-06-24 14:00:22 +010075 return true;
76 }
77
78 return false;
79}
Chris Wilson51c18bf2018-06-09 12:10:58 +010080
81bool i915_error_injected(void)
82{
83 return i915_load_fail_count && !i915_modparams.inject_load_failure;
84}
85
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000086#endif
Chris Wilson0673ad42016-06-24 14:00:22 +010087
88#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
89#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
90 "providing the dmesg log by booting with drm.debug=0xf"
91
92void
93__i915_printk(struct drm_i915_private *dev_priv, const char *level,
94 const char *fmt, ...)
95{
96 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030097 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010098 bool is_error = level[1] <= KERN_ERR[1];
99 bool is_debug = level[1] == KERN_DEBUG[1];
100 struct va_format vaf;
101 va_list args;
102
103 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
104 return;
105
106 va_start(args, fmt);
107
108 vaf.fmt = fmt;
109 vaf.va = &args;
110
Chris Wilson8cff1f42018-07-09 14:48:58 +0100111 if (is_error)
112 dev_printk(level, kdev, "%pV", &vaf);
113 else
114 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
115 __builtin_return_address(0), &vaf);
116
117 va_end(args);
Chris Wilson0673ad42016-06-24 14:00:22 +0100118
119 if (is_error && !shown_bug_once) {
Chris Wilson4e8507b2018-05-06 19:31:47 +0100120 /*
121 * Ask the user to file a bug report for the error, except
122 * if they may have caused the bug by fiddling with unsafe
123 * module parameters.
124 */
125 if (!test_taint(TAINT_USER))
126 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100127 shown_bug_once = true;
128 }
Chris Wilson0673ad42016-06-24 14:00:22 +0100129}
130
Jani Nikulada6c10c22018-02-05 19:31:36 +0200131/* Map PCH device id to PCH type, or PCH_NONE if unknown. */
132static enum intel_pch
133intel_pch_type(const struct drm_i915_private *dev_priv, unsigned short id)
134{
135 switch (id) {
136 case INTEL_PCH_IBX_DEVICE_ID_TYPE:
137 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800138 WARN_ON(!IS_GEN(dev_priv, 5));
Jani Nikulada6c10c22018-02-05 19:31:36 +0200139 return PCH_IBX;
140 case INTEL_PCH_CPT_DEVICE_ID_TYPE:
141 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800142 WARN_ON(!IS_GEN(dev_priv, 6) && !IS_IVYBRIDGE(dev_priv));
Jani Nikulada6c10c22018-02-05 19:31:36 +0200143 return PCH_CPT;
144 case INTEL_PCH_PPT_DEVICE_ID_TYPE:
145 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Lucas De Marchicf819ef2018-12-12 10:10:43 -0800146 WARN_ON(!IS_GEN(dev_priv, 6) && !IS_IVYBRIDGE(dev_priv));
Jani Nikulada6c10c22018-02-05 19:31:36 +0200147 /* PantherPoint is CPT compatible */
148 return PCH_CPT;
149 case INTEL_PCH_LPT_DEVICE_ID_TYPE:
150 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
151 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
152 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
153 return PCH_LPT;
154 case INTEL_PCH_LPT_LP_DEVICE_ID_TYPE:
155 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
156 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
157 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
158 return PCH_LPT;
159 case INTEL_PCH_WPT_DEVICE_ID_TYPE:
160 DRM_DEBUG_KMS("Found WildcatPoint PCH\n");
161 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
162 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
163 /* WildcatPoint is LPT compatible */
164 return PCH_LPT;
165 case INTEL_PCH_WPT_LP_DEVICE_ID_TYPE:
166 DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n");
167 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
168 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
169 /* WildcatPoint is LPT compatible */
170 return PCH_LPT;
171 case INTEL_PCH_SPT_DEVICE_ID_TYPE:
172 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
173 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
174 return PCH_SPT;
175 case INTEL_PCH_SPT_LP_DEVICE_ID_TYPE:
176 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
177 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
178 return PCH_SPT;
179 case INTEL_PCH_KBP_DEVICE_ID_TYPE:
180 DRM_DEBUG_KMS("Found Kaby Lake PCH (KBP)\n");
181 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv) &&
182 !IS_COFFEELAKE(dev_priv));
183 return PCH_KBP;
184 case INTEL_PCH_CNP_DEVICE_ID_TYPE:
185 DRM_DEBUG_KMS("Found Cannon Lake PCH (CNP)\n");
186 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
187 return PCH_CNP;
188 case INTEL_PCH_CNP_LP_DEVICE_ID_TYPE:
189 DRM_DEBUG_KMS("Found Cannon Lake LP PCH (CNP-LP)\n");
190 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
191 return PCH_CNP;
Anusha Srivatsa729ae332019-03-18 13:01:33 -0700192 case INTEL_PCH_CMP_DEVICE_ID_TYPE:
193 DRM_DEBUG_KMS("Found Comet Lake PCH (CMP)\n");
194 WARN_ON(!IS_COFFEELAKE(dev_priv));
195 /* CometPoint is CNP Compatible */
196 return PCH_CNP;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200197 case INTEL_PCH_ICP_DEVICE_ID_TYPE:
198 DRM_DEBUG_KMS("Found Ice Lake PCH\n");
199 WARN_ON(!IS_ICELAKE(dev_priv));
200 return PCH_ICP;
201 default:
202 return PCH_NONE;
203 }
204}
Chris Wilson0673ad42016-06-24 14:00:22 +0100205
Jani Nikula435ad2c2018-02-05 19:31:37 +0200206static bool intel_is_virt_pch(unsigned short id,
207 unsigned short svendor, unsigned short sdevice)
208{
209 return (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
210 id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
211 (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
212 svendor == PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
213 sdevice == PCI_SUBDEVICE_ID_QEMU));
214}
215
Jani Nikula40ace642018-02-05 19:31:38 +0200216static unsigned short
217intel_virt_detect_pch(const struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100218{
Jani Nikula40ace642018-02-05 19:31:38 +0200219 unsigned short id = 0;
Robert Beckett30c964a2015-08-28 13:10:22 +0100220
221 /*
222 * In a virtualized passthrough environment we can be in a
223 * setup where the ISA bridge is not able to be passed through.
224 * In this case, a south bridge can be emulated and we have to
225 * make an educated guess as to which PCH is really there.
226 */
227
Rodrigo Vivi993298a2019-03-01 09:27:03 -0800228 if (IS_ICELAKE(dev_priv))
229 id = INTEL_PCH_ICP_DEVICE_ID_TYPE;
230 else if (IS_CANNONLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
231 id = INTEL_PCH_CNP_DEVICE_ID_TYPE;
232 else if (IS_KABYLAKE(dev_priv) || IS_SKYLAKE(dev_priv))
233 id = INTEL_PCH_SPT_DEVICE_ID_TYPE;
Jani Nikula40ace642018-02-05 19:31:38 +0200234 else if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
235 id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
236 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
237 id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
Rodrigo Vivi993298a2019-03-01 09:27:03 -0800238 else if (IS_GEN(dev_priv, 6) || IS_IVYBRIDGE(dev_priv))
239 id = INTEL_PCH_CPT_DEVICE_ID_TYPE;
240 else if (IS_GEN(dev_priv, 5))
241 id = INTEL_PCH_IBX_DEVICE_ID_TYPE;
Robert Beckett30c964a2015-08-28 13:10:22 +0100242
Jani Nikula40ace642018-02-05 19:31:38 +0200243 if (id)
244 DRM_DEBUG_KMS("Assuming PCH ID %04x\n", id);
245 else
246 DRM_DEBUG_KMS("Assuming no PCH\n");
247
248 return id;
Robert Beckett30c964a2015-08-28 13:10:22 +0100249}
250
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000251static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800252{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200253 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800254
255 /*
256 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
257 * make graphics device passthrough work easy for VMM, that only
258 * need to expose ISA bridge to let driver know the real hardware
259 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800260 *
261 * In some virtualized environments (e.g. XEN), there is irrelevant
262 * ISA bridge in the system. To work reliably, we should scan trhough
263 * all the ISA bridge devices and check for the first match, instead
264 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800265 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200266 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200267 unsigned short id;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200268 enum intel_pch pch_type;
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300269
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200270 if (pch->vendor != PCI_VENDOR_ID_INTEL)
271 continue;
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700272
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200273 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200274
Jani Nikulada6c10c22018-02-05 19:31:36 +0200275 pch_type = intel_pch_type(dev_priv, id);
276 if (pch_type != PCH_NONE) {
277 dev_priv->pch_type = pch_type;
Jani Nikula40ace642018-02-05 19:31:38 +0200278 dev_priv->pch_id = id;
279 break;
Jani Nikula435ad2c2018-02-05 19:31:37 +0200280 } else if (intel_is_virt_pch(id, pch->subsystem_vendor,
Jani Nikula40ace642018-02-05 19:31:38 +0200281 pch->subsystem_device)) {
282 id = intel_virt_detect_pch(dev_priv);
Jani Nikula85b17e62018-06-08 15:33:28 +0300283 pch_type = intel_pch_type(dev_priv, id);
284
285 /* Sanity check virtual PCH id */
286 if (WARN_ON(id && pch_type == PCH_NONE))
287 id = 0;
288
Jani Nikula40ace642018-02-05 19:31:38 +0200289 dev_priv->pch_type = pch_type;
290 dev_priv->pch_id = id;
291 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800292 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800293 }
Jani Nikula07ba0a82018-06-08 15:33:30 +0300294
295 /*
296 * Use PCH_NOP (PCH but no South Display) for PCH platforms without
297 * display.
298 */
José Roberto de Souzae1bf0942018-11-30 15:20:47 -0800299 if (pch && !HAS_DISPLAY(dev_priv)) {
Jani Nikula07ba0a82018-06-08 15:33:30 +0300300 DRM_DEBUG_KMS("Display disabled, reverting to NOP PCH\n");
301 dev_priv->pch_type = PCH_NOP;
302 dev_priv->pch_id = 0;
303 }
304
Rui Guo6a9c4b32013-06-19 21:10:23 +0800305 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200306 DRM_DEBUG_KMS("No PCH found.\n");
307
308 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800309}
310
Ville Syrjälä6a20fe72018-02-07 18:48:41 +0200311static int i915_getparam_ioctl(struct drm_device *dev, void *data,
312 struct drm_file *file_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100313{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100314 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300315 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100316 drm_i915_getparam_t *param = data;
317 int value;
318
319 switch (param->param) {
320 case I915_PARAM_IRQ_ACTIVE:
321 case I915_PARAM_ALLOW_BATCHBUFFER:
322 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800323 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100324 /* Reject all old ums/dri params. */
325 return -ENODEV;
326 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300327 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100328 break;
329 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300330 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100331 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100332 case I915_PARAM_NUM_FENCES_AVAIL:
333 value = dev_priv->num_fence_regs;
334 break;
335 case I915_PARAM_HAS_OVERLAY:
336 value = dev_priv->overlay ? 1 : 0;
337 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100338 case I915_PARAM_HAS_BSD:
Chris Wilson8a68d462019-03-05 18:03:30 +0000339 value = !!dev_priv->engine[VCS0];
Chris Wilson0673ad42016-06-24 14:00:22 +0100340 break;
341 case I915_PARAM_HAS_BLT:
Chris Wilson8a68d462019-03-05 18:03:30 +0000342 value = !!dev_priv->engine[BCS0];
Chris Wilson0673ad42016-06-24 14:00:22 +0100343 break;
344 case I915_PARAM_HAS_VEBOX:
Chris Wilson8a68d462019-03-05 18:03:30 +0000345 value = !!dev_priv->engine[VECS0];
Chris Wilson0673ad42016-06-24 14:00:22 +0100346 break;
347 case I915_PARAM_HAS_BSD2:
Chris Wilson8a68d462019-03-05 18:03:30 +0000348 value = !!dev_priv->engine[VCS1];
Chris Wilson0673ad42016-06-24 14:00:22 +0100349 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100350 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300351 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100352 break;
353 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300354 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100355 break;
356 case I915_PARAM_HAS_ALIASING_PPGTT:
Chris Wilson51d623b2019-03-14 22:38:37 +0000357 value = INTEL_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100358 break;
359 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilsone8861962019-03-01 17:09:00 +0000360 value = !!(dev_priv->caps.scheduler & I915_SCHEDULER_CAP_SEMAPHORES);
Chris Wilson0673ad42016-06-24 14:00:22 +0100361 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100362 case I915_PARAM_HAS_SECURE_BATCHES:
363 value = capable(CAP_SYS_ADMIN);
364 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100365 case I915_PARAM_CMD_PARSER_VERSION:
366 value = i915_cmd_parser_get_version(dev_priv);
367 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100368 case I915_PARAM_SUBSLICE_TOTAL:
Jani Nikula02584042018-12-31 16:56:41 +0200369 value = sseu_subslice_total(&RUNTIME_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100370 if (!value)
371 return -ENODEV;
372 break;
373 case I915_PARAM_EU_TOTAL:
Jani Nikula02584042018-12-31 16:56:41 +0200374 value = RUNTIME_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100375 if (!value)
376 return -ENODEV;
377 break;
378 case I915_PARAM_HAS_GPU_RESET:
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000379 value = i915_modparams.enable_hangcheck &&
380 intel_has_gpu_reset(dev_priv);
Michel Thierry142bc7d2017-06-20 10:57:46 +0100381 if (value && intel_has_reset_engine(dev_priv))
382 value = 2;
Chris Wilson0673ad42016-06-24 14:00:22 +0100383 break;
384 case I915_PARAM_HAS_RESOURCE_STREAMER:
Lucas De Marchi08e3e212018-08-03 16:24:43 -0700385 value = 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100386 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100387 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300388 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100389 break;
390 case I915_PARAM_MIN_EU_IN_POOL:
Jani Nikula02584042018-12-31 16:56:41 +0200391 value = RUNTIME_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100392 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800393 case I915_PARAM_HUC_STATUS:
Michal Wajdeczkofa265272018-03-14 20:04:29 +0000394 value = intel_huc_check_status(&dev_priv->huc);
395 if (value < 0)
396 return value;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800397 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100398 case I915_PARAM_MMAP_GTT_VERSION:
399 /* Though we've started our numbering from 1, and so class all
400 * earlier versions as 0, in effect their value is undefined as
401 * the ioctl will report EINVAL for the unknown param!
402 */
403 value = i915_gem_mmap_gtt_version();
404 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000405 case I915_PARAM_HAS_SCHEDULER:
Chris Wilson3fed1802018-02-07 21:05:43 +0000406 value = dev_priv->caps.scheduler;
Chris Wilson0de91362016-11-14 20:41:01 +0000407 break;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100408
David Weinehall16162472016-09-02 13:46:17 +0300409 case I915_PARAM_MMAP_VERSION:
410 /* Remember to bump this if the version changes! */
411 case I915_PARAM_HAS_GEM:
412 case I915_PARAM_HAS_PAGEFLIPPING:
413 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
414 case I915_PARAM_HAS_RELAXED_FENCING:
415 case I915_PARAM_HAS_COHERENT_RINGS:
416 case I915_PARAM_HAS_RELAXED_DELTA:
417 case I915_PARAM_HAS_GEN7_SOL_RESET:
418 case I915_PARAM_HAS_WAIT_TIMEOUT:
419 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
420 case I915_PARAM_HAS_PINNED_BATCHES:
421 case I915_PARAM_HAS_EXEC_NO_RELOC:
422 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
423 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
424 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000425 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000426 case I915_PARAM_HAS_EXEC_FENCE:
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100427 case I915_PARAM_HAS_EXEC_CAPTURE:
Chris Wilson1a71cf22017-06-16 15:05:23 +0100428 case I915_PARAM_HAS_EXEC_BATCH_FIRST:
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +0100429 case I915_PARAM_HAS_EXEC_FENCE_ARRAY:
David Weinehall16162472016-09-02 13:46:17 +0300430 /* For the time being all of these are always true;
431 * if some supported hardware does not have one of these
432 * features this value needs to be provided from
433 * INTEL_INFO(), a feature macro, or similar.
434 */
435 value = 1;
436 break;
Chris Wilsond2b4b972017-11-10 14:26:33 +0000437 case I915_PARAM_HAS_CONTEXT_ISOLATION:
438 value = intel_engines_has_context_isolation(dev_priv);
439 break;
Robert Bragg7fed5552017-06-13 12:22:59 +0100440 case I915_PARAM_SLICE_MASK:
Jani Nikula02584042018-12-31 16:56:41 +0200441 value = RUNTIME_INFO(dev_priv)->sseu.slice_mask;
Robert Bragg7fed5552017-06-13 12:22:59 +0100442 if (!value)
443 return -ENODEV;
444 break;
Robert Braggf5320232017-06-13 12:23:00 +0100445 case I915_PARAM_SUBSLICE_MASK:
Jani Nikula02584042018-12-31 16:56:41 +0200446 value = RUNTIME_INFO(dev_priv)->sseu.subslice_mask[0];
Robert Braggf5320232017-06-13 12:23:00 +0100447 if (!value)
448 return -ENODEV;
449 break;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000450 case I915_PARAM_CS_TIMESTAMP_FREQUENCY:
Jani Nikula02584042018-12-31 16:56:41 +0200451 value = 1000 * RUNTIME_INFO(dev_priv)->cs_timestamp_frequency_khz;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000452 break;
Chris Wilson900ccf32018-07-20 11:19:10 +0100453 case I915_PARAM_MMAP_GTT_COHERENT:
454 value = INTEL_INFO(dev_priv)->has_coherent_ggtt;
455 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100456 default:
457 DRM_DEBUG("Unknown parameter %d\n", param->param);
458 return -EINVAL;
459 }
460
Chris Wilsondda33002016-06-24 14:00:23 +0100461 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100462 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100463
464 return 0;
465}
466
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000467static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100468{
Sinan Kaya57b296462017-11-27 11:57:46 -0500469 int domain = pci_domain_nr(dev_priv->drm.pdev->bus);
470
471 dev_priv->bridge_dev =
472 pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
Chris Wilson0673ad42016-06-24 14:00:22 +0100473 if (!dev_priv->bridge_dev) {
474 DRM_ERROR("bridge device not found\n");
475 return -1;
476 }
477 return 0;
478}
479
480/* Allocate space for the MCH regs if needed, return nonzero on error */
481static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000482intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100483{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000484 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100485 u32 temp_lo, temp_hi = 0;
486 u64 mchbar_addr;
487 int ret;
488
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000489 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100490 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
491 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
492 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
493
494 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
495#ifdef CONFIG_PNP
496 if (mchbar_addr &&
497 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
498 return 0;
499#endif
500
501 /* Get some space for it */
502 dev_priv->mch_res.name = "i915 MCHBAR";
503 dev_priv->mch_res.flags = IORESOURCE_MEM;
504 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
505 &dev_priv->mch_res,
506 MCHBAR_SIZE, MCHBAR_SIZE,
507 PCIBIOS_MIN_MEM,
508 0, pcibios_align_resource,
509 dev_priv->bridge_dev);
510 if (ret) {
511 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
512 dev_priv->mch_res.start = 0;
513 return ret;
514 }
515
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000516 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100517 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
518 upper_32_bits(dev_priv->mch_res.start));
519
520 pci_write_config_dword(dev_priv->bridge_dev, reg,
521 lower_32_bits(dev_priv->mch_res.start));
522 return 0;
523}
524
525/* Setup MCHBAR if possible, return true if we should disable it again */
526static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000527intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100528{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000529 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100530 u32 temp;
531 bool enabled;
532
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100533 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100534 return;
535
536 dev_priv->mchbar_need_disable = false;
537
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100538 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100539 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
540 enabled = !!(temp & DEVEN_MCHBAR_EN);
541 } else {
542 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
543 enabled = temp & 1;
544 }
545
546 /* If it's already enabled, don't have to do anything */
547 if (enabled)
548 return;
549
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000550 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100551 return;
552
553 dev_priv->mchbar_need_disable = true;
554
555 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100556 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100557 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
558 temp | DEVEN_MCHBAR_EN);
559 } else {
560 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
561 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
562 }
563}
564
565static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000566intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100567{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000568 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100569
570 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100571 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100572 u32 deven_val;
573
574 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
575 &deven_val);
576 deven_val &= ~DEVEN_MCHBAR_EN;
577 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
578 deven_val);
579 } else {
580 u32 mchbar_val;
581
582 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
583 &mchbar_val);
584 mchbar_val &= ~1;
585 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
586 mchbar_val);
587 }
588 }
589
590 if (dev_priv->mch_res.start)
591 release_resource(&dev_priv->mch_res);
592}
593
594/* true = enable decode, false = disable decoder */
595static unsigned int i915_vga_set_decode(void *cookie, bool state)
596{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000597 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100598
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000599 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100600 if (state)
601 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
602 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
603 else
604 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
605}
606
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000607static int i915_resume_switcheroo(struct drm_device *dev);
608static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
609
Chris Wilson0673ad42016-06-24 14:00:22 +0100610static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
611{
612 struct drm_device *dev = pci_get_drvdata(pdev);
613 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
614
615 if (state == VGA_SWITCHEROO_ON) {
616 pr_info("switched on\n");
617 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
618 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300619 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100620 i915_resume_switcheroo(dev);
621 dev->switch_power_state = DRM_SWITCH_POWER_ON;
622 } else {
623 pr_info("switched off\n");
624 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
625 i915_suspend_switcheroo(dev, pmm);
626 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
627 }
628}
629
630static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
631{
632 struct drm_device *dev = pci_get_drvdata(pdev);
633
634 /*
635 * FIXME: open_count is protected by drm_global_mutex but that would lead to
636 * locking inversion with the driver load path. And the access here is
637 * completely racy anyway. So don't bother with locking for now.
638 */
639 return dev->open_count == 0;
640}
641
642static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
643 .set_gpu_state = i915_switcheroo_set_state,
644 .reprobe = NULL,
645 .can_switch = i915_switcheroo_can_switch,
646};
647
Chris Wilson0673ad42016-06-24 14:00:22 +0100648static int i915_load_modeset_init(struct drm_device *dev)
649{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100650 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300651 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100652 int ret;
653
654 if (i915_inject_load_failure())
655 return -ENODEV;
656
José Roberto de Souzae1bf0942018-11-30 15:20:47 -0800657 if (HAS_DISPLAY(dev_priv)) {
José Roberto de Souza8d3bf1a2018-11-07 16:16:44 -0800658 ret = drm_vblank_init(&dev_priv->drm,
659 INTEL_INFO(dev_priv)->num_pipes);
660 if (ret)
661 goto out;
662 }
663
Jani Nikula66578852017-03-10 15:27:57 +0200664 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100665
666 /* If we have > 1 VGA cards, then we need to arbitrate access
667 * to the common VGA resources.
668 *
669 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
670 * then we do not take part in VGA arbitration and the
671 * vga_client_register() fails with -ENODEV.
672 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000673 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100674 if (ret && ret != -ENODEV)
675 goto out;
676
677 intel_register_dsm_handler();
678
David Weinehall52a05c32016-08-22 13:32:44 +0300679 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100680 if (ret)
681 goto cleanup_vga_client;
682
683 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
684 intel_update_rawclk(dev_priv);
685
686 intel_power_domains_init_hw(dev_priv, false);
687
688 intel_csr_ucode_init(dev_priv);
689
690 ret = intel_irq_install(dev_priv);
691 if (ret)
692 goto cleanup_csr;
693
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000694 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100695
696 /* Important: The output setup functions called by modeset_init need
697 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300698 ret = intel_modeset_init(dev);
699 if (ret)
700 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100701
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000702 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100703 if (ret)
Chris Wilson73bad7c2018-07-10 10:44:21 +0100704 goto cleanup_modeset;
Chris Wilson0673ad42016-06-24 14:00:22 +0100705
José Roberto de Souza58db08a72018-11-07 16:16:47 -0800706 intel_overlay_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100707
José Roberto de Souzae1bf0942018-11-30 15:20:47 -0800708 if (!HAS_DISPLAY(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100709 return 0;
710
711 ret = intel_fbdev_init(dev);
712 if (ret)
713 goto cleanup_gem;
714
715 /* Only enable hotplug handling once the fbdev is fully set up. */
716 intel_hpd_init(dev_priv);
717
José Roberto de Souzaa8147d02018-11-07 16:16:46 -0800718 intel_init_ipc(dev_priv);
719
Chris Wilson0673ad42016-06-24 14:00:22 +0100720 return 0;
721
722cleanup_gem:
Chris Wilson5861b012019-03-08 09:36:54 +0000723 i915_gem_suspend(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100724 i915_gem_fini(dev_priv);
Chris Wilson73bad7c2018-07-10 10:44:21 +0100725cleanup_modeset:
726 intel_modeset_cleanup(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100727cleanup_irq:
Chris Wilson0673ad42016-06-24 14:00:22 +0100728 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000729 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100730cleanup_csr:
731 intel_csr_ucode_fini(dev_priv);
Imre Deak48a287e2018-08-06 12:58:35 +0300732 intel_power_domains_fini_hw(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300733 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100734cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300735 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100736out:
737 return ret;
738}
739
Chris Wilson0673ad42016-06-24 14:00:22 +0100740static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
741{
742 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100743 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100744 struct i915_ggtt *ggtt = &dev_priv->ggtt;
745 bool primary;
746 int ret;
747
748 ap = alloc_apertures(1);
749 if (!ap)
750 return -ENOMEM;
751
Matthew Auld73ebd502017-12-11 15:18:20 +0000752 ap->ranges[0].base = ggtt->gmadr.start;
Chris Wilson0673ad42016-06-24 14:00:22 +0100753 ap->ranges[0].size = ggtt->mappable_end;
754
755 primary =
756 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
757
Daniel Vetter44adece2016-08-10 18:52:34 +0200758 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100759
760 kfree(ap);
761
762 return ret;
763}
Chris Wilson0673ad42016-06-24 14:00:22 +0100764
Chris Wilson0673ad42016-06-24 14:00:22 +0100765static void intel_init_dpio(struct drm_i915_private *dev_priv)
766{
767 /*
768 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
769 * CHV x1 PHY (DP/HDMI D)
770 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
771 */
772 if (IS_CHERRYVIEW(dev_priv)) {
773 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
774 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
775 } else if (IS_VALLEYVIEW(dev_priv)) {
776 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
777 }
778}
779
780static int i915_workqueues_init(struct drm_i915_private *dev_priv)
781{
782 /*
783 * The i915 workqueue is primarily used for batched retirement of
784 * requests (and thus managing bo) once the task has been completed
Chris Wilsone61e0f52018-02-21 09:56:36 +0000785 * by the GPU. i915_retire_requests() is called directly when we
Chris Wilson0673ad42016-06-24 14:00:22 +0100786 * need high-priority retirement, such as waiting for an explicit
787 * bo.
788 *
789 * It is also used for periodic low-priority events, such as
790 * idle-timers and recording error state.
791 *
792 * All tasks on the workqueue are expected to acquire the dev mutex
793 * so there is no point in running more than one instance of the
794 * workqueue at any time. Use an ordered one.
795 */
796 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
797 if (dev_priv->wq == NULL)
798 goto out_err;
799
800 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
801 if (dev_priv->hotplug.dp_wq == NULL)
802 goto out_free_wq;
803
Chris Wilson0673ad42016-06-24 14:00:22 +0100804 return 0;
805
Chris Wilson0673ad42016-06-24 14:00:22 +0100806out_free_wq:
807 destroy_workqueue(dev_priv->wq);
808out_err:
809 DRM_ERROR("Failed to allocate workqueues.\n");
810
811 return -ENOMEM;
812}
813
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000814static void i915_engines_cleanup(struct drm_i915_private *i915)
815{
816 struct intel_engine_cs *engine;
817 enum intel_engine_id id;
818
819 for_each_engine(engine, i915, id)
820 kfree(engine);
821}
822
Chris Wilson0673ad42016-06-24 14:00:22 +0100823static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
824{
Chris Wilson0673ad42016-06-24 14:00:22 +0100825 destroy_workqueue(dev_priv->hotplug.dp_wq);
826 destroy_workqueue(dev_priv->wq);
827}
828
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300829/*
830 * We don't keep the workarounds for pre-production hardware, so we expect our
831 * driver to fail on these machines in one way or another. A little warning on
832 * dmesg may help both the user and the bug triagers.
Chris Wilson6a7a6a92017-11-17 10:26:35 +0000833 *
834 * Our policy for removing pre-production workarounds is to keep the
835 * current gen workarounds as a guide to the bring-up of the next gen
836 * (workarounds have a habit of persisting!). Anything older than that
837 * should be removed along with the complications they introduce.
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300838 */
839static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
840{
Chris Wilson248a1242017-01-30 10:44:56 +0000841 bool pre = false;
842
843 pre |= IS_HSW_EARLY_SDV(dev_priv);
844 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000845 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson1aca96c2018-11-28 13:53:25 +0000846 pre |= IS_KBL_REVID(dev_priv, 0, KBL_REVID_A0);
Chris Wilson248a1242017-01-30 10:44:56 +0000847
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000848 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300849 DRM_ERROR("This is a pre-production stepping. "
850 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000851 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
852 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300853}
854
Chris Wilson0673ad42016-06-24 14:00:22 +0100855/**
856 * i915_driver_init_early - setup state not requiring device access
857 * @dev_priv: device private
858 *
859 * Initialize everything that is a "SW-only" state, that is state not
860 * requiring accessing the device or exposing the driver via kernel internal
861 * or userspace interfaces. Example steps belonging here: lock initialization,
862 * system memory allocation, setting up device specific attributes and
863 * function hooks not requiring accessing the device.
864 */
Chris Wilson55ac5a12018-09-05 15:09:20 +0100865static int i915_driver_init_early(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100866{
Chris Wilson0673ad42016-06-24 14:00:22 +0100867 int ret = 0;
868
869 if (i915_inject_load_failure())
870 return -ENODEV;
871
Tvrtko Ursulin805446c2019-03-27 14:23:28 +0000872 intel_device_info_subplatform_init(dev_priv);
873
Daniele Ceraolo Spurio6cbe88302019-04-02 13:10:31 -0700874 intel_uncore_init_early(&dev_priv->uncore);
875
Chris Wilson0673ad42016-06-24 14:00:22 +0100876 spin_lock_init(&dev_priv->irq_lock);
877 spin_lock_init(&dev_priv->gpu_error.lock);
878 mutex_init(&dev_priv->backlight_lock);
Lyude317eaa92017-02-03 21:18:25 -0500879
Chris Wilson0673ad42016-06-24 14:00:22 +0100880 mutex_init(&dev_priv->sb_lock);
Chris Wilson0673ad42016-06-24 14:00:22 +0100881 mutex_init(&dev_priv->av_mutex);
882 mutex_init(&dev_priv->wm.wm_mutex);
883 mutex_init(&dev_priv->pps_mutex);
Ramalingam C9055aac2019-02-16 23:06:51 +0530884 mutex_init(&dev_priv->hdcp_comp_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100885
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100886 i915_memcpy_init_early(dev_priv);
Chris Wilsonbd780f32019-01-14 14:21:09 +0000887 intel_runtime_pm_init_early(dev_priv);
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100888
Chris Wilson0673ad42016-06-24 14:00:22 +0100889 ret = i915_workqueues_init(dev_priv);
890 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000891 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100892
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000893 ret = i915_gem_init_early(dev_priv);
894 if (ret < 0)
895 goto err_workqueues;
896
Chris Wilson0673ad42016-06-24 14:00:22 +0100897 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000898 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100899
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000900 intel_wopcm_init_early(&dev_priv->wopcm);
901 intel_uc_init_early(dev_priv);
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000902 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100903 intel_init_dpio(dev_priv);
Imre Deakf28ec6f2018-08-06 12:58:37 +0300904 ret = intel_power_domains_init(dev_priv);
905 if (ret < 0)
906 goto err_uc;
Chris Wilson0673ad42016-06-24 14:00:22 +0100907 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200908 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100909 intel_init_display_hooks(dev_priv);
910 intel_init_clock_gating_hooks(dev_priv);
911 intel_init_audio_hooks(dev_priv);
David Weinehall36cdd012016-08-22 13:59:31 +0300912 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100913
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300914 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100915
916 return 0;
917
Imre Deakf28ec6f2018-08-06 12:58:37 +0300918err_uc:
919 intel_uc_cleanup_early(dev_priv);
920 i915_gem_cleanup_early(dev_priv);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000921err_workqueues:
Chris Wilson0673ad42016-06-24 14:00:22 +0100922 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000923err_engines:
924 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100925 return ret;
926}
927
928/**
929 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
930 * @dev_priv: device private
931 */
932static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
933{
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300934 intel_irq_fini(dev_priv);
Imre Deakf28ec6f2018-08-06 12:58:37 +0300935 intel_power_domains_cleanup(dev_priv);
Michal Wajdeczko8c650ae2018-03-23 12:34:50 +0000936 intel_uc_cleanup_early(dev_priv);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000937 i915_gem_cleanup_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100938 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000939 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100940}
941
Chris Wilson0673ad42016-06-24 14:00:22 +0100942/**
943 * i915_driver_init_mmio - setup device MMIO
944 * @dev_priv: device private
945 *
946 * Setup minimal device state necessary for MMIO accesses later in the
947 * initialization sequence. The setup here should avoid any other device-wide
948 * side effects or exposing the driver via kernel internal or user space
949 * interfaces.
950 */
951static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
952{
Chris Wilson0673ad42016-06-24 14:00:22 +0100953 int ret;
954
955 if (i915_inject_load_failure())
956 return -ENODEV;
957
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000958 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100959 return -EIO;
960
Daniele Ceraolo Spurio3de6f852019-04-02 13:10:32 -0700961 ret = intel_uncore_init_mmio(&dev_priv->uncore);
Chris Wilson0673ad42016-06-24 14:00:22 +0100962 if (ret < 0)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300963 goto err_bridge;
Chris Wilson0673ad42016-06-24 14:00:22 +0100964
Daniele Ceraolo Spurio25286aa2019-03-19 11:35:40 -0700965 /* Try to make sure MCHBAR is enabled before poking at it */
966 intel_setup_mchbar(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300967
Oscar Mateo26376a72018-03-16 14:14:49 +0200968 intel_device_info_init_mmio(dev_priv);
969
Daniele Ceraolo Spurio3de6f852019-04-02 13:10:32 -0700970 intel_uncore_prune_mmio_domains(&dev_priv->uncore);
Oscar Mateo26376a72018-03-16 14:14:49 +0200971
Sagar Arun Kamble1fc556f2017-10-04 15:33:24 +0000972 intel_uc_init_mmio(dev_priv);
973
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300974 ret = intel_engines_init_mmio(dev_priv);
975 if (ret)
976 goto err_uncore;
977
Chris Wilson24145512017-01-24 11:01:35 +0000978 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100979
980 return 0;
981
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300982err_uncore:
Daniele Ceraolo Spurio25286aa2019-03-19 11:35:40 -0700983 intel_teardown_mchbar(dev_priv);
Daniele Ceraolo Spurio3de6f852019-04-02 13:10:32 -0700984 intel_uncore_fini_mmio(&dev_priv->uncore);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300985err_bridge:
Chris Wilson0673ad42016-06-24 14:00:22 +0100986 pci_dev_put(dev_priv->bridge_dev);
987
988 return ret;
989}
990
991/**
992 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
993 * @dev_priv: device private
994 */
995static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
996{
Daniele Ceraolo Spurio25286aa2019-03-19 11:35:40 -0700997 intel_teardown_mchbar(dev_priv);
Daniele Ceraolo Spurio3de6f852019-04-02 13:10:32 -0700998 intel_uncore_fini_mmio(&dev_priv->uncore);
Chris Wilson0673ad42016-06-24 14:00:22 +0100999 pci_dev_put(dev_priv->bridge_dev);
1000}
1001
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001002static void intel_sanitize_options(struct drm_i915_private *dev_priv)
1003{
Chuanxiao Dong67b7f332017-05-27 17:44:17 +08001004 intel_gvt_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001005}
1006
Ville Syrjäläb185a352019-03-06 22:35:51 +02001007#define DRAM_TYPE_STR(type) [INTEL_DRAM_ ## type] = #type
1008
1009static const char *intel_dram_type_str(enum intel_dram_type type)
1010{
1011 static const char * const str[] = {
1012 DRAM_TYPE_STR(UNKNOWN),
1013 DRAM_TYPE_STR(DDR3),
1014 DRAM_TYPE_STR(DDR4),
1015 DRAM_TYPE_STR(LPDDR3),
1016 DRAM_TYPE_STR(LPDDR4),
1017 };
1018
1019 if (type >= ARRAY_SIZE(str))
1020 type = INTEL_DRAM_UNKNOWN;
1021
1022 return str[type];
1023}
1024
1025#undef DRAM_TYPE_STR
1026
Ville Syrjälä54561b22019-03-06 22:35:42 +02001027static int intel_dimm_num_devices(const struct dram_dimm_info *dimm)
1028{
1029 return dimm->ranks * 64 / (dimm->width ?: 1);
1030}
1031
Ville Syrjäläea411e62019-03-06 22:35:41 +02001032/* Returns total GB for the whole DIMM */
1033static int skl_get_dimm_size(u16 val)
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301034{
Ville Syrjäläea411e62019-03-06 22:35:41 +02001035 return val & SKL_DRAM_SIZE_MASK;
1036}
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301037
Ville Syrjäläea411e62019-03-06 22:35:41 +02001038static int skl_get_dimm_width(u16 val)
1039{
1040 if (skl_get_dimm_size(val) == 0)
1041 return 0;
1042
1043 switch (val & SKL_DRAM_WIDTH_MASK) {
1044 case SKL_DRAM_WIDTH_X8:
1045 case SKL_DRAM_WIDTH_X16:
1046 case SKL_DRAM_WIDTH_X32:
1047 val = (val & SKL_DRAM_WIDTH_MASK) >> SKL_DRAM_WIDTH_SHIFT;
1048 return 8 << val;
1049 default:
1050 MISSING_CASE(val);
1051 return 0;
1052 }
1053}
1054
1055static int skl_get_dimm_ranks(u16 val)
1056{
1057 if (skl_get_dimm_size(val) == 0)
1058 return 0;
1059
1060 val = (val & SKL_DRAM_RANK_MASK) >> SKL_DRAM_RANK_SHIFT;
1061
1062 return val + 1;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301063}
1064
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001065/* Returns total GB for the whole DIMM */
1066static int cnl_get_dimm_size(u16 val)
1067{
1068 return (val & CNL_DRAM_SIZE_MASK) / 2;
1069}
1070
1071static int cnl_get_dimm_width(u16 val)
1072{
1073 if (cnl_get_dimm_size(val) == 0)
1074 return 0;
1075
1076 switch (val & CNL_DRAM_WIDTH_MASK) {
1077 case CNL_DRAM_WIDTH_X8:
1078 case CNL_DRAM_WIDTH_X16:
1079 case CNL_DRAM_WIDTH_X32:
1080 val = (val & CNL_DRAM_WIDTH_MASK) >> CNL_DRAM_WIDTH_SHIFT;
1081 return 8 << val;
1082 default:
1083 MISSING_CASE(val);
1084 return 0;
1085 }
1086}
1087
1088static int cnl_get_dimm_ranks(u16 val)
1089{
1090 if (cnl_get_dimm_size(val) == 0)
1091 return 0;
1092
1093 val = (val & CNL_DRAM_RANK_MASK) >> CNL_DRAM_RANK_SHIFT;
1094
1095 return val + 1;
1096}
1097
Mahesh Kumar86b59282018-08-31 16:39:42 +05301098static bool
Ville Syrjälä54561b22019-03-06 22:35:42 +02001099skl_is_16gb_dimm(const struct dram_dimm_info *dimm)
Mahesh Kumar86b59282018-08-31 16:39:42 +05301100{
Ville Syrjälä54561b22019-03-06 22:35:42 +02001101 /* Convert total GB to Gb per DRAM device */
1102 return 8 * dimm->size / (intel_dimm_num_devices(dimm) ?: 1) == 16;
Mahesh Kumar86b59282018-08-31 16:39:42 +05301103}
1104
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001105static void
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001106skl_dram_get_dimm_info(struct drm_i915_private *dev_priv,
1107 struct dram_dimm_info *dimm,
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001108 int channel, char dimm_name, u16 val)
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301109{
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001110 if (INTEL_GEN(dev_priv) >= 10) {
1111 dimm->size = cnl_get_dimm_size(val);
1112 dimm->width = cnl_get_dimm_width(val);
1113 dimm->ranks = cnl_get_dimm_ranks(val);
1114 } else {
1115 dimm->size = skl_get_dimm_size(val);
1116 dimm->width = skl_get_dimm_width(val);
1117 dimm->ranks = skl_get_dimm_ranks(val);
1118 }
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301119
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001120 DRM_DEBUG_KMS("CH%u DIMM %c size: %u GB, width: X%u, ranks: %u, 16Gb DIMMs: %s\n",
1121 channel, dimm_name, dimm->size, dimm->width, dimm->ranks,
1122 yesno(skl_is_16gb_dimm(dimm)));
1123}
Ville Syrjäläea411e62019-03-06 22:35:41 +02001124
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001125static int
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001126skl_dram_get_channel_info(struct drm_i915_private *dev_priv,
1127 struct dram_channel_info *ch,
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001128 int channel, u32 val)
1129{
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001130 skl_dram_get_dimm_info(dev_priv, &ch->dimm_l,
1131 channel, 'L', val & 0xffff);
1132 skl_dram_get_dimm_info(dev_priv, &ch->dimm_s,
1133 channel, 'S', val >> 16);
Ville Syrjäläea411e62019-03-06 22:35:41 +02001134
Ville Syrjälä1d559672019-03-06 22:35:48 +02001135 if (ch->dimm_l.size == 0 && ch->dimm_s.size == 0) {
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001136 DRM_DEBUG_KMS("CH%u not populated\n", channel);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301137 return -EINVAL;
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001138 }
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301139
Ville Syrjälä1d559672019-03-06 22:35:48 +02001140 if (ch->dimm_l.ranks == 2 || ch->dimm_s.ranks == 2)
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001141 ch->ranks = 2;
Ville Syrjälä1d559672019-03-06 22:35:48 +02001142 else if (ch->dimm_l.ranks == 1 && ch->dimm_s.ranks == 1)
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001143 ch->ranks = 2;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301144 else
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001145 ch->ranks = 1;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301146
Ville Syrjälä54561b22019-03-06 22:35:42 +02001147 ch->is_16gb_dimm =
Ville Syrjälä1d559672019-03-06 22:35:48 +02001148 skl_is_16gb_dimm(&ch->dimm_l) ||
1149 skl_is_16gb_dimm(&ch->dimm_s);
Mahesh Kumar86b59282018-08-31 16:39:42 +05301150
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001151 DRM_DEBUG_KMS("CH%u ranks: %u, 16Gb DIMMs: %s\n",
1152 channel, ch->ranks, yesno(ch->is_16gb_dimm));
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301153
1154 return 0;
1155}
1156
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301157static bool
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001158intel_is_dram_symmetric(const struct dram_channel_info *ch0,
1159 const struct dram_channel_info *ch1)
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301160{
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001161 return !memcmp(ch0, ch1, sizeof(*ch0)) &&
Ville Syrjälä1d559672019-03-06 22:35:48 +02001162 (ch0->dimm_s.size == 0 ||
1163 !memcmp(&ch0->dimm_l, &ch0->dimm_s, sizeof(ch0->dimm_l)));
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301164}
1165
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301166static int
1167skl_dram_get_channels_info(struct drm_i915_private *dev_priv)
1168{
1169 struct dram_info *dram_info = &dev_priv->dram_info;
Ville Syrjälä198b8dd2019-03-06 22:35:46 +02001170 struct dram_channel_info ch0 = {}, ch1 = {};
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001171 u32 val;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301172 int ret;
1173
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001174 val = I915_READ(SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN);
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001175 ret = skl_dram_get_channel_info(dev_priv, &ch0, 0, val);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301176 if (ret == 0)
1177 dram_info->num_channels++;
1178
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001179 val = I915_READ(SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN);
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001180 ret = skl_dram_get_channel_info(dev_priv, &ch1, 1, val);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301181 if (ret == 0)
1182 dram_info->num_channels++;
1183
1184 if (dram_info->num_channels == 0) {
1185 DRM_INFO("Number of memory channels is zero\n");
1186 return -EINVAL;
1187 }
1188
1189 /*
1190 * If any of the channel is single rank channel, worst case output
1191 * will be same as if single rank memory, so consider single rank
1192 * memory.
1193 */
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001194 if (ch0.ranks == 1 || ch1.ranks == 1)
1195 dram_info->ranks = 1;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301196 else
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001197 dram_info->ranks = max(ch0.ranks, ch1.ranks);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301198
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001199 if (dram_info->ranks == 0) {
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301200 DRM_INFO("couldn't get memory rank information\n");
1201 return -EINVAL;
1202 }
Mahesh Kumar86b59282018-08-31 16:39:42 +05301203
Ville Syrjälä5d6f36b2018-10-23 21:21:02 +03001204 dram_info->is_16gb_dimm = ch0.is_16gb_dimm || ch1.is_16gb_dimm;
Mahesh Kumar86b59282018-08-31 16:39:42 +05301205
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001206 dram_info->symmetric_memory = intel_is_dram_symmetric(&ch0, &ch1);
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301207
Ville Syrjäläd75434b2019-03-06 22:35:47 +02001208 DRM_DEBUG_KMS("Memory configuration is symmetric? %s\n",
1209 yesno(dram_info->symmetric_memory));
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301210 return 0;
1211}
1212
Ville Syrjäläb185a352019-03-06 22:35:51 +02001213static enum intel_dram_type
1214skl_get_dram_type(struct drm_i915_private *dev_priv)
1215{
1216 u32 val;
1217
1218 val = I915_READ(SKL_MAD_INTER_CHANNEL_0_0_0_MCHBAR_MCMAIN);
1219
1220 switch (val & SKL_DRAM_DDR_TYPE_MASK) {
1221 case SKL_DRAM_DDR_TYPE_DDR3:
1222 return INTEL_DRAM_DDR3;
1223 case SKL_DRAM_DDR_TYPE_DDR4:
1224 return INTEL_DRAM_DDR4;
1225 case SKL_DRAM_DDR_TYPE_LPDDR3:
1226 return INTEL_DRAM_LPDDR3;
1227 case SKL_DRAM_DDR_TYPE_LPDDR4:
1228 return INTEL_DRAM_LPDDR4;
1229 default:
1230 MISSING_CASE(val);
1231 return INTEL_DRAM_UNKNOWN;
1232 }
1233}
1234
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301235static int
1236skl_get_dram_info(struct drm_i915_private *dev_priv)
1237{
1238 struct dram_info *dram_info = &dev_priv->dram_info;
1239 u32 mem_freq_khz, val;
1240 int ret;
1241
Ville Syrjäläb185a352019-03-06 22:35:51 +02001242 dram_info->type = skl_get_dram_type(dev_priv);
1243 DRM_DEBUG_KMS("DRAM type: %s\n", intel_dram_type_str(dram_info->type));
1244
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301245 ret = skl_dram_get_channels_info(dev_priv);
1246 if (ret)
1247 return ret;
1248
1249 val = I915_READ(SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU);
1250 mem_freq_khz = DIV_ROUND_UP((val & SKL_REQ_DATA_MASK) *
1251 SKL_MEMORY_FREQ_MULTIPLIER_HZ, 1000);
1252
1253 dram_info->bandwidth_kbps = dram_info->num_channels *
1254 mem_freq_khz * 8;
1255
1256 if (dram_info->bandwidth_kbps == 0) {
1257 DRM_INFO("Couldn't get system memory bandwidth\n");
1258 return -EINVAL;
1259 }
1260
1261 dram_info->valid = true;
1262 return 0;
1263}
1264
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001265/* Returns Gb per DRAM device */
1266static int bxt_get_dimm_size(u32 val)
1267{
1268 switch (val & BXT_DRAM_SIZE_MASK) {
Ville Syrjälä88603432019-03-06 22:35:44 +02001269 case BXT_DRAM_SIZE_4GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001270 return 4;
Ville Syrjälä88603432019-03-06 22:35:44 +02001271 case BXT_DRAM_SIZE_6GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001272 return 6;
Ville Syrjälä88603432019-03-06 22:35:44 +02001273 case BXT_DRAM_SIZE_8GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001274 return 8;
Ville Syrjälä88603432019-03-06 22:35:44 +02001275 case BXT_DRAM_SIZE_12GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001276 return 12;
Ville Syrjälä88603432019-03-06 22:35:44 +02001277 case BXT_DRAM_SIZE_16GBIT:
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001278 return 16;
1279 default:
1280 MISSING_CASE(val);
1281 return 0;
1282 }
1283}
1284
1285static int bxt_get_dimm_width(u32 val)
1286{
1287 if (!bxt_get_dimm_size(val))
1288 return 0;
1289
1290 val = (val & BXT_DRAM_WIDTH_MASK) >> BXT_DRAM_WIDTH_SHIFT;
1291
1292 return 8 << val;
1293}
1294
1295static int bxt_get_dimm_ranks(u32 val)
1296{
1297 if (!bxt_get_dimm_size(val))
1298 return 0;
1299
1300 switch (val & BXT_DRAM_RANK_MASK) {
1301 case BXT_DRAM_RANK_SINGLE:
1302 return 1;
1303 case BXT_DRAM_RANK_DUAL:
1304 return 2;
1305 default:
1306 MISSING_CASE(val);
1307 return 0;
1308 }
1309}
1310
Ville Syrjäläb185a352019-03-06 22:35:51 +02001311static enum intel_dram_type bxt_get_dimm_type(u32 val)
1312{
1313 if (!bxt_get_dimm_size(val))
1314 return INTEL_DRAM_UNKNOWN;
1315
1316 switch (val & BXT_DRAM_TYPE_MASK) {
1317 case BXT_DRAM_TYPE_DDR3:
1318 return INTEL_DRAM_DDR3;
1319 case BXT_DRAM_TYPE_LPDDR3:
1320 return INTEL_DRAM_LPDDR3;
1321 case BXT_DRAM_TYPE_DDR4:
1322 return INTEL_DRAM_DDR4;
1323 case BXT_DRAM_TYPE_LPDDR4:
1324 return INTEL_DRAM_LPDDR4;
1325 default:
1326 MISSING_CASE(val);
1327 return INTEL_DRAM_UNKNOWN;
1328 }
1329}
1330
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001331static void bxt_get_dimm_info(struct dram_dimm_info *dimm,
1332 u32 val)
1333{
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001334 dimm->width = bxt_get_dimm_width(val);
1335 dimm->ranks = bxt_get_dimm_ranks(val);
Ville Syrjälä88603432019-03-06 22:35:44 +02001336
1337 /*
1338 * Size in register is Gb per DRAM device. Convert to total
1339 * GB to match the way we report this for non-LP platforms.
1340 */
1341 dimm->size = bxt_get_dimm_size(val) * intel_dimm_num_devices(dimm) / 8;
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001342}
1343
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301344static int
1345bxt_get_dram_info(struct drm_i915_private *dev_priv)
1346{
1347 struct dram_info *dram_info = &dev_priv->dram_info;
1348 u32 dram_channels;
1349 u32 mem_freq_khz, val;
1350 u8 num_active_channels;
1351 int i;
1352
1353 val = I915_READ(BXT_P_CR_MC_BIOS_REQ_0_0_0);
1354 mem_freq_khz = DIV_ROUND_UP((val & BXT_REQ_DATA_MASK) *
1355 BXT_MEMORY_FREQ_MULTIPLIER_HZ, 1000);
1356
1357 dram_channels = val & BXT_DRAM_CHANNEL_ACTIVE_MASK;
1358 num_active_channels = hweight32(dram_channels);
1359
1360 /* Each active bit represents 4-byte channel */
1361 dram_info->bandwidth_kbps = (mem_freq_khz * num_active_channels * 4);
1362
1363 if (dram_info->bandwidth_kbps == 0) {
1364 DRM_INFO("Couldn't get system memory bandwidth\n");
1365 return -EINVAL;
1366 }
1367
1368 /*
1369 * Now read each DUNIT8/9/10/11 to check the rank of each dimms.
1370 */
1371 for (i = BXT_D_CR_DRP0_DUNIT_START; i <= BXT_D_CR_DRP0_DUNIT_END; i++) {
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001372 struct dram_dimm_info dimm;
Ville Syrjäläb185a352019-03-06 22:35:51 +02001373 enum intel_dram_type type;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301374
1375 val = I915_READ(BXT_D_CR_DRP0_DUNIT(i));
1376 if (val == 0xFFFFFFFF)
1377 continue;
1378
1379 dram_info->num_channels++;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301380
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001381 bxt_get_dimm_info(&dimm, val);
Ville Syrjäläb185a352019-03-06 22:35:51 +02001382 type = bxt_get_dimm_type(val);
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301383
Ville Syrjäläb185a352019-03-06 22:35:51 +02001384 WARN_ON(type != INTEL_DRAM_UNKNOWN &&
1385 dram_info->type != INTEL_DRAM_UNKNOWN &&
1386 dram_info->type != type);
1387
1388 DRM_DEBUG_KMS("CH%u DIMM size: %u GB, width: X%u, ranks: %u, type: %s\n",
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001389 i - BXT_D_CR_DRP0_DUNIT_START,
Ville Syrjäläb185a352019-03-06 22:35:51 +02001390 dimm.size, dimm.width, dimm.ranks,
1391 intel_dram_type_str(type));
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301392
1393 /*
1394 * If any of the channel is single rank channel,
1395 * worst case output will be same as if single rank
1396 * memory, so consider single rank memory.
1397 */
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001398 if (dram_info->ranks == 0)
Ville Syrjäläa62819a2019-03-06 22:35:43 +02001399 dram_info->ranks = dimm.ranks;
1400 else if (dimm.ranks == 1)
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001401 dram_info->ranks = 1;
Ville Syrjäläb185a352019-03-06 22:35:51 +02001402
1403 if (type != INTEL_DRAM_UNKNOWN)
1404 dram_info->type = type;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301405 }
1406
Ville Syrjäläb185a352019-03-06 22:35:51 +02001407 if (dram_info->type == INTEL_DRAM_UNKNOWN ||
1408 dram_info->ranks == 0) {
1409 DRM_INFO("couldn't get memory information\n");
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301410 return -EINVAL;
1411 }
1412
1413 dram_info->valid = true;
1414 return 0;
1415}
1416
1417static void
1418intel_get_dram_info(struct drm_i915_private *dev_priv)
1419{
1420 struct dram_info *dram_info = &dev_priv->dram_info;
1421 int ret;
1422
Ville Syrjälä5d6f36b2018-10-23 21:21:02 +03001423 /*
1424 * Assume 16Gb DIMMs are present until proven otherwise.
1425 * This is only used for the level 0 watermark latency
1426 * w/a which does not apply to bxt/glk.
1427 */
1428 dram_info->is_16gb_dimm = !IS_GEN9_LP(dev_priv);
1429
Ville Syrjälä331ecde2019-03-06 22:35:45 +02001430 if (INTEL_GEN(dev_priv) < 9)
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301431 return;
1432
Ville Syrjälä331ecde2019-03-06 22:35:45 +02001433 if (IS_GEN9_LP(dev_priv))
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301434 ret = bxt_get_dram_info(dev_priv);
Mahesh Kumar5771caf2018-08-24 15:02:22 +05301435 else
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02001436 ret = skl_get_dram_info(dev_priv);
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301437 if (ret)
1438 return;
1439
Ville Syrjälä30a533e2019-03-06 22:35:49 +02001440 DRM_DEBUG_KMS("DRAM bandwidth: %u kBps, channels: %u\n",
1441 dram_info->bandwidth_kbps,
1442 dram_info->num_channels);
1443
Ville Syrjälä54561b22019-03-06 22:35:42 +02001444 DRM_DEBUG_KMS("DRAM ranks: %u, 16Gb DIMMs: %s\n",
Ville Syrjälä80373fb2019-03-06 22:35:40 +02001445 dram_info->ranks, yesno(dram_info->is_16gb_dimm));
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301446}
1447
Daniele Ceraolo Spuriof6ac9932019-03-28 10:45:32 -07001448static u32 gen9_edram_size_mb(struct drm_i915_private *dev_priv, u32 cap)
1449{
1450 const unsigned int ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 };
1451 const unsigned int sets[4] = { 1, 1, 2, 2 };
1452
1453 return EDRAM_NUM_BANKS(cap) *
1454 ways[EDRAM_WAYS_IDX(cap)] *
1455 sets[EDRAM_SETS_IDX(cap)];
1456}
1457
1458static void edram_detect(struct drm_i915_private *dev_priv)
1459{
1460 u32 edram_cap = 0;
1461
1462 if (!(IS_HASWELL(dev_priv) ||
1463 IS_BROADWELL(dev_priv) ||
1464 INTEL_GEN(dev_priv) >= 9))
1465 return;
1466
1467 edram_cap = __raw_uncore_read32(&dev_priv->uncore, HSW_EDRAM_CAP);
1468
1469 /* NB: We can't write IDICR yet because we don't have gt funcs set up */
1470
1471 if (!(edram_cap & EDRAM_ENABLED))
1472 return;
1473
1474 /*
1475 * The needed capability bits for size calculation are not there with
1476 * pre gen9 so return 128MB always.
1477 */
1478 if (INTEL_GEN(dev_priv) < 9)
1479 dev_priv->edram_size_mb = 128;
1480 else
1481 dev_priv->edram_size_mb =
1482 gen9_edram_size_mb(dev_priv, edram_cap);
1483
1484 DRM_INFO("Found %uMB of eDRAM\n", dev_priv->edram_size_mb);
1485}
1486
Chris Wilson0673ad42016-06-24 14:00:22 +01001487/**
1488 * i915_driver_init_hw - setup state requiring device access
1489 * @dev_priv: device private
1490 *
1491 * Setup state that requires accessing the device, but doesn't require
1492 * exposing the driver via kernel internal or userspace interfaces.
1493 */
1494static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1495{
David Weinehall52a05c32016-08-22 13:32:44 +03001496 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001497 int ret;
1498
1499 if (i915_inject_load_failure())
1500 return -ENODEV;
1501
Jani Nikula1400cc72018-12-31 16:56:43 +02001502 intel_device_info_runtime_init(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001503
Chris Wilson4bdafb92018-09-26 21:12:22 +01001504 if (HAS_PPGTT(dev_priv)) {
1505 if (intel_vgpu_active(dev_priv) &&
Chris Wilsonca6ac682019-03-14 22:38:35 +00001506 !intel_vgpu_has_full_ppgtt(dev_priv)) {
Chris Wilson4bdafb92018-09-26 21:12:22 +01001507 i915_report_error(dev_priv,
1508 "incompatible vGPU found, support for isolated ppGTT required\n");
1509 return -ENXIO;
1510 }
1511 }
1512
Chris Wilson46592892018-11-30 12:59:54 +00001513 if (HAS_EXECLISTS(dev_priv)) {
1514 /*
1515 * Older GVT emulation depends upon intercepting CSB mmio,
1516 * which we no longer use, preferring to use the HWSP cache
1517 * instead.
1518 */
1519 if (intel_vgpu_active(dev_priv) &&
1520 !intel_vgpu_has_hwsp_emulation(dev_priv)) {
1521 i915_report_error(dev_priv,
1522 "old vGPU host found, support for HWSP emulation required\n");
1523 return -ENXIO;
1524 }
1525 }
1526
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001527 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001528
Daniele Ceraolo Spuriof6ac9932019-03-28 10:45:32 -07001529 /* needs to be done before ggtt probe */
1530 edram_detect(dev_priv);
1531
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001532 i915_perf_init(dev_priv);
1533
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001534 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001535 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001536 goto err_perf;
Chris Wilson0673ad42016-06-24 14:00:22 +01001537
Chris Wilson9f172f62018-04-14 10:12:33 +01001538 /*
1539 * WARNING: Apparently we must kick fbdev drivers before vgacon,
1540 * otherwise the vga fbdev driver falls over.
1541 */
Chris Wilson0673ad42016-06-24 14:00:22 +01001542 ret = i915_kick_out_firmware_fb(dev_priv);
1543 if (ret) {
1544 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001545 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001546 }
1547
Gerd Hoffmannc6b38fb2019-03-01 10:24:59 +01001548 ret = vga_remove_vgacon(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001549 if (ret) {
1550 DRM_ERROR("failed to remove conflicting VGA console\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001551 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001552 }
1553
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001554 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001555 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001556 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001557
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001558 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001559 if (ret) {
1560 DRM_ERROR("failed to enable GGTT\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001561 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001562 }
1563
David Weinehall52a05c32016-08-22 13:32:44 +03001564 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001565
1566 /* overlay on gen2 is broken and can't address above 1G */
Lucas De Marchicf819ef2018-12-12 10:10:43 -08001567 if (IS_GEN(dev_priv, 2)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001568 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001569 if (ret) {
1570 DRM_ERROR("failed to set DMA mask\n");
1571
Chris Wilson9f172f62018-04-14 10:12:33 +01001572 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001573 }
1574 }
1575
Chris Wilson0673ad42016-06-24 14:00:22 +01001576 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1577 * using 32bit addressing, overwriting memory if HWS is located
1578 * above 4GB.
1579 *
1580 * The documentation also mentions an issue with undefined
1581 * behaviour if any general state is accessed within a page above 4GB,
1582 * which also needs to be handled carefully.
1583 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001584 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001585 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001586
1587 if (ret) {
1588 DRM_ERROR("failed to set DMA mask\n");
1589
Chris Wilson9f172f62018-04-14 10:12:33 +01001590 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001591 }
1592 }
1593
Chris Wilson0673ad42016-06-24 14:00:22 +01001594 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1595 PM_QOS_DEFAULT_VALUE);
1596
1597 intel_uncore_sanitize(dev_priv);
1598
Tvrtko Ursulin25d140f2018-12-03 13:33:19 +00001599 intel_gt_init_workarounds(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001600 i915_gem_load_init_fences(dev_priv);
1601
1602 /* On the 945G/GM, the chipset reports the MSI capability on the
1603 * integrated graphics even though the support isn't actually there
1604 * according to the published specs. It doesn't appear to function
1605 * correctly in testing on 945G.
1606 * This may be a side effect of MSI having been made available for PEG
1607 * and the registers being closely associated.
1608 *
1609 * According to chipset errata, on the 965GM, MSI interrupts may
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001610 * be lost or delayed, and was defeatured. MSI interrupts seem to
1611 * get lost on g4x as well, and interrupt delivery seems to stay
1612 * properly dead afterwards. So we'll just disable them for all
1613 * pre-gen5 chipsets.
Lucas De Marchi8a29c772018-05-23 11:04:35 -07001614 *
1615 * dp aux and gmbus irq on gen4 seems to be able to generate legacy
1616 * interrupts even when in MSI mode. This results in spurious
1617 * interrupt warnings if the legacy irq no. is shared with another
1618 * device. The kernel then disables that interrupt source and so
1619 * prevents the other device from working properly.
Chris Wilson0673ad42016-06-24 14:00:22 +01001620 */
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001621 if (INTEL_GEN(dev_priv) >= 5) {
David Weinehall52a05c32016-08-22 13:32:44 +03001622 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001623 DRM_DEBUG_DRIVER("can't enable MSI");
1624 }
1625
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001626 ret = intel_gvt_init(dev_priv);
1627 if (ret)
Chris Wilson7ab87ed2018-07-10 15:38:21 +01001628 goto err_msi;
1629
1630 intel_opregion_setup(dev_priv);
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301631 /*
1632 * Fill the dram structure to get the system raw bandwidth and
1633 * dram info. This will be used for memory latency calculation.
1634 */
1635 intel_get_dram_info(dev_priv);
1636
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001637
Chris Wilson0673ad42016-06-24 14:00:22 +01001638 return 0;
1639
Chris Wilson7ab87ed2018-07-10 15:38:21 +01001640err_msi:
1641 if (pdev->msi_enabled)
1642 pci_disable_msi(pdev);
1643 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson9f172f62018-04-14 10:12:33 +01001644err_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001645 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson9f172f62018-04-14 10:12:33 +01001646err_perf:
1647 i915_perf_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001648 return ret;
1649}
1650
1651/**
1652 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1653 * @dev_priv: device private
1654 */
1655static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1656{
David Weinehall52a05c32016-08-22 13:32:44 +03001657 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001658
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001659 i915_perf_fini(dev_priv);
1660
David Weinehall52a05c32016-08-22 13:32:44 +03001661 if (pdev->msi_enabled)
1662 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001663
1664 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001665 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001666}
1667
1668/**
1669 * i915_driver_register - register the driver with the rest of the system
1670 * @dev_priv: device private
1671 *
1672 * Perform any steps necessary to make the driver available via kernel
1673 * internal or userspace interfaces.
1674 */
1675static void i915_driver_register(struct drm_i915_private *dev_priv)
1676{
Chris Wilson91c8a322016-07-05 10:40:23 +01001677 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001678
Chris Wilson848b3652017-11-23 11:53:37 +00001679 i915_gem_shrinker_register(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001680 i915_pmu_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001681
1682 /*
1683 * Notify a valid surface after modesetting,
1684 * when running inside a VM.
1685 */
1686 if (intel_vgpu_active(dev_priv))
1687 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1688
1689 /* Reveal our presence to userspace */
1690 if (drm_dev_register(dev, 0) == 0) {
1691 i915_debugfs_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001692 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001693
1694 /* Depends on sysfs having been initialized */
1695 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001696 } else
1697 DRM_ERROR("Failed to register driver for userspace access!\n");
1698
José Roberto de Souzae1bf0942018-11-30 15:20:47 -08001699 if (HAS_DISPLAY(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +01001700 /* Must be done after probing outputs */
1701 intel_opregion_register(dev_priv);
1702 acpi_video_register();
1703 }
1704
Lucas De Marchicf819ef2018-12-12 10:10:43 -08001705 if (IS_GEN(dev_priv, 5))
Chris Wilson0673ad42016-06-24 14:00:22 +01001706 intel_gpu_ips_init(dev_priv);
1707
Jerome Anandeef57322017-01-25 04:27:49 +05301708 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001709
1710 /*
1711 * Some ports require correctly set-up hpd registers for detection to
1712 * work properly (leading to ghost connected connector status), e.g. VGA
1713 * on gm45. Hence we can only set up the initial fbdev config after hpd
1714 * irqs are fully enabled. We do it last so that the async config
1715 * cannot run before the connectors are registered.
1716 */
1717 intel_fbdev_initial_config_async(dev);
Chris Wilson448aa912017-11-28 11:01:47 +00001718
1719 /*
1720 * We need to coordinate the hotplugs with the asynchronous fbdev
1721 * configuration, for which we use the fbdev->async_cookie.
1722 */
José Roberto de Souzae1bf0942018-11-30 15:20:47 -08001723 if (HAS_DISPLAY(dev_priv))
Chris Wilson448aa912017-11-28 11:01:47 +00001724 drm_kms_helper_poll_init(dev);
Chris Wilson07d80572018-08-16 15:37:56 +03001725
Imre Deak2cd9a682018-08-16 15:37:57 +03001726 intel_power_domains_enable(dev_priv);
Chris Wilson07d80572018-08-16 15:37:56 +03001727 intel_runtime_pm_enable(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001728}
1729
1730/**
1731 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1732 * @dev_priv: device private
1733 */
1734static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1735{
Chris Wilson07d80572018-08-16 15:37:56 +03001736 intel_runtime_pm_disable(dev_priv);
Imre Deak2cd9a682018-08-16 15:37:57 +03001737 intel_power_domains_disable(dev_priv);
Chris Wilson07d80572018-08-16 15:37:56 +03001738
Daniel Vetter4f256d82017-07-15 00:46:55 +02001739 intel_fbdev_unregister(dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301740 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001741
Chris Wilson448aa912017-11-28 11:01:47 +00001742 /*
1743 * After flushing the fbdev (incl. a late async config which will
1744 * have delayed queuing of a hotplug event), then flush the hotplug
1745 * events.
1746 */
1747 drm_kms_helper_poll_fini(&dev_priv->drm);
1748
Chris Wilson0673ad42016-06-24 14:00:22 +01001749 intel_gpu_ips_teardown();
1750 acpi_video_unregister();
1751 intel_opregion_unregister(dev_priv);
1752
Robert Bragg442b8c02016-11-07 19:49:53 +00001753 i915_perf_unregister(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001754 i915_pmu_unregister(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001755
David Weinehall694c2822016-08-22 13:32:43 +03001756 i915_teardown_sysfs(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001757 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001758
Chris Wilson848b3652017-11-23 11:53:37 +00001759 i915_gem_shrinker_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001760}
1761
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001762static void i915_welcome_messages(struct drm_i915_private *dev_priv)
1763{
1764 if (drm_debug & DRM_UT_DRIVER) {
1765 struct drm_printer p = drm_debug_printer("i915 device info:");
1766
Tvrtko Ursulin805446c2019-03-27 14:23:28 +00001767 drm_printf(&p, "pciid=0x%04x rev=0x%02x platform=%s (subplatform=0x%x) gen=%i\n",
Jani Nikula1787a982018-12-31 16:56:45 +02001768 INTEL_DEVID(dev_priv),
1769 INTEL_REVID(dev_priv),
1770 intel_platform_name(INTEL_INFO(dev_priv)->platform),
Tvrtko Ursulin805446c2019-03-27 14:23:28 +00001771 intel_subplatform(RUNTIME_INFO(dev_priv),
1772 INTEL_INFO(dev_priv)->platform),
Jani Nikula1787a982018-12-31 16:56:45 +02001773 INTEL_GEN(dev_priv));
1774
1775 intel_device_info_dump_flags(INTEL_INFO(dev_priv), &p);
Jani Nikula02584042018-12-31 16:56:41 +02001776 intel_device_info_dump_runtime(RUNTIME_INFO(dev_priv), &p);
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001777 }
1778
1779 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1780 DRM_INFO("DRM_I915_DEBUG enabled\n");
1781 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1782 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
Imre Deak6dfc4a82018-08-16 22:34:14 +03001783 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
1784 DRM_INFO("DRM_I915_DEBUG_RUNTIME_PM enabled\n");
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001785}
1786
Chris Wilson55ac5a12018-09-05 15:09:20 +01001787static struct drm_i915_private *
1788i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent)
1789{
1790 const struct intel_device_info *match_info =
1791 (struct intel_device_info *)ent->driver_data;
1792 struct intel_device_info *device_info;
1793 struct drm_i915_private *i915;
Andi Shyti2ddcc982018-10-02 12:20:47 +03001794 int err;
Chris Wilson55ac5a12018-09-05 15:09:20 +01001795
1796 i915 = kzalloc(sizeof(*i915), GFP_KERNEL);
1797 if (!i915)
Andi Shyti2ddcc982018-10-02 12:20:47 +03001798 return ERR_PTR(-ENOMEM);
Chris Wilson55ac5a12018-09-05 15:09:20 +01001799
Andi Shyti2ddcc982018-10-02 12:20:47 +03001800 err = drm_dev_init(&i915->drm, &driver, &pdev->dev);
1801 if (err) {
Chris Wilson55ac5a12018-09-05 15:09:20 +01001802 kfree(i915);
Andi Shyti2ddcc982018-10-02 12:20:47 +03001803 return ERR_PTR(err);
Chris Wilson55ac5a12018-09-05 15:09:20 +01001804 }
1805
1806 i915->drm.pdev = pdev;
1807 i915->drm.dev_private = i915;
1808 pci_set_drvdata(pdev, &i915->drm);
1809
1810 /* Setup the write-once "constant" device info */
1811 device_info = mkwrite_device_info(i915);
1812 memcpy(device_info, match_info, sizeof(*device_info));
Jani Nikula02584042018-12-31 16:56:41 +02001813 RUNTIME_INFO(i915)->device_id = pdev->device;
Chris Wilson55ac5a12018-09-05 15:09:20 +01001814
Chris Wilson74f6e182018-09-26 11:47:07 +01001815 BUG_ON(device_info->gen > BITS_PER_TYPE(device_info->gen_mask));
Chris Wilson55ac5a12018-09-05 15:09:20 +01001816
1817 return i915;
1818}
1819
Chris Wilson31962ca2018-09-05 15:09:21 +01001820static void i915_driver_destroy(struct drm_i915_private *i915)
1821{
1822 struct pci_dev *pdev = i915->drm.pdev;
1823
1824 drm_dev_fini(&i915->drm);
1825 kfree(i915);
1826
1827 /* And make sure we never chase our dangling pointer from pci_dev */
1828 pci_set_drvdata(pdev, NULL);
1829}
1830
Chris Wilson0673ad42016-06-24 14:00:22 +01001831/**
1832 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001833 * @pdev: PCI device
1834 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001835 *
1836 * The driver load routine has to do several things:
1837 * - drive output discovery via intel_modeset_init()
1838 * - initialize the memory manager
1839 * - allocate initial config memory
1840 * - setup the DRM framebuffer with the allocated memory
1841 */
Chris Wilson42f55512016-06-24 14:00:26 +01001842int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001843{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001844 const struct intel_device_info *match_info =
1845 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001846 struct drm_i915_private *dev_priv;
1847 int ret;
1848
Chris Wilson55ac5a12018-09-05 15:09:20 +01001849 dev_priv = i915_driver_create(pdev, ent);
Andi Shyti2ddcc982018-10-02 12:20:47 +03001850 if (IS_ERR(dev_priv))
1851 return PTR_ERR(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001852
Ville Syrjälä1feb64c2018-09-13 16:16:22 +03001853 /* Disable nuclear pageflip by default on pre-ILK */
1854 if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
1855 dev_priv->drm.driver_features &= ~DRIVER_ATOMIC;
1856
Chris Wilson0673ad42016-06-24 14:00:22 +01001857 ret = pci_enable_device(pdev);
1858 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001859 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001860
Chris Wilson55ac5a12018-09-05 15:09:20 +01001861 ret = i915_driver_init_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001862 if (ret < 0)
1863 goto out_pci_disable;
1864
Imre Deak2cd9a682018-08-16 15:37:57 +03001865 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001866
1867 ret = i915_driver_init_mmio(dev_priv);
1868 if (ret < 0)
1869 goto out_runtime_pm_put;
1870
1871 ret = i915_driver_init_hw(dev_priv);
1872 if (ret < 0)
1873 goto out_cleanup_mmio;
1874
Chris Wilson91c8a322016-07-05 10:40:23 +01001875 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001876 if (ret < 0)
Daniel Vetterbaf54382017-06-21 10:28:41 +02001877 goto out_cleanup_hw;
Chris Wilson0673ad42016-06-24 14:00:22 +01001878
1879 i915_driver_register(dev_priv);
1880
Imre Deak2cd9a682018-08-16 15:37:57 +03001881 enable_rpm_wakeref_asserts(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001882
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001883 i915_welcome_messages(dev_priv);
1884
Chris Wilson0673ad42016-06-24 14:00:22 +01001885 return 0;
1886
Chris Wilson0673ad42016-06-24 14:00:22 +01001887out_cleanup_hw:
1888 i915_driver_cleanup_hw(dev_priv);
1889out_cleanup_mmio:
1890 i915_driver_cleanup_mmio(dev_priv);
1891out_runtime_pm_put:
Imre Deak2cd9a682018-08-16 15:37:57 +03001892 enable_rpm_wakeref_asserts(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001893 i915_driver_cleanup_early(dev_priv);
1894out_pci_disable:
1895 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001896out_fini:
Chris Wilson0673ad42016-06-24 14:00:22 +01001897 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilson31962ca2018-09-05 15:09:21 +01001898 i915_driver_destroy(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001899 return ret;
1900}
1901
Chris Wilson42f55512016-06-24 14:00:26 +01001902void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001903{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001904 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001905 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001906
Imre Deak2cd9a682018-08-16 15:37:57 +03001907 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilson07d80572018-08-16 15:37:56 +03001908
Daniel Vetter99c539b2017-07-15 00:46:56 +02001909 i915_driver_unregister(dev_priv);
1910
Janusz Krzysztofik141f3762019-04-06 11:40:34 +01001911 /*
1912 * After unregistering the device to prevent any new users, cancel
1913 * all in-flight requests so that we can quickly unbind the active
1914 * resources.
1915 */
1916 i915_gem_set_wedged(dev_priv);
1917
Chris Wilson4a8ab5e2019-01-14 14:21:29 +00001918 /* Flush any external code that still may be under the RCU lock */
1919 synchronize_rcu();
1920
Chris Wilson5861b012019-03-08 09:36:54 +00001921 i915_gem_suspend(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001922
Daniel Vetter18dddad2017-03-21 17:41:49 +01001923 drm_atomic_helper_shutdown(dev);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001924
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001925 intel_gvt_cleanup(dev_priv);
1926
Chris Wilson0673ad42016-06-24 14:00:22 +01001927 intel_modeset_cleanup(dev);
1928
Hans de Goede785f0762018-02-14 09:21:49 +01001929 intel_bios_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001930
David Weinehall52a05c32016-08-22 13:32:44 +03001931 vga_switcheroo_unregister_client(pdev);
1932 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001933
1934 intel_csr_ucode_fini(dev_priv);
1935
1936 /* Free error state after interrupts are fully disabled. */
1937 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001938 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001939
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001940 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001941
Imre Deak48a287e2018-08-06 12:58:35 +03001942 intel_power_domains_fini_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001943
1944 i915_driver_cleanup_hw(dev_priv);
1945 i915_driver_cleanup_mmio(dev_priv);
1946
Imre Deak2cd9a682018-08-16 15:37:57 +03001947 enable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonbd780f32019-01-14 14:21:09 +00001948 intel_runtime_pm_cleanup(dev_priv);
Chris Wilsoncad36882017-02-10 16:35:21 +00001949}
1950
1951static void i915_driver_release(struct drm_device *dev)
1952{
1953 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001954
1955 i915_driver_cleanup_early(dev_priv);
Chris Wilson31962ca2018-09-05 15:09:21 +01001956 i915_driver_destroy(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001957}
1958
1959static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1960{
Chris Wilson829a0af2017-06-20 12:05:45 +01001961 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001962 int ret;
1963
Chris Wilson829a0af2017-06-20 12:05:45 +01001964 ret = i915_gem_open(i915, file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001965 if (ret)
1966 return ret;
1967
1968 return 0;
1969}
1970
1971/**
1972 * i915_driver_lastclose - clean up after all DRM clients have exited
1973 * @dev: DRM device
1974 *
1975 * Take care of cleaning up after all DRM clients have exited. In the
1976 * mode setting case, we want to restore the kernel's initial mode (just
1977 * in case the last client left us in a bad state).
1978 *
1979 * Additionally, in the non-mode setting case, we'll tear down the GTT
1980 * and DMA structures, since the kernel won't be using them, and clea
1981 * up any GEM state.
1982 */
1983static void i915_driver_lastclose(struct drm_device *dev)
1984{
1985 intel_fbdev_restore_mode(dev);
1986 vga_switcheroo_process_delayed_switch();
1987}
1988
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001989static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01001990{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001991 struct drm_i915_file_private *file_priv = file->driver_priv;
1992
Chris Wilson0673ad42016-06-24 14:00:22 +01001993 mutex_lock(&dev->struct_mutex);
Chris Wilson829a0af2017-06-20 12:05:45 +01001994 i915_gem_context_close(file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001995 i915_gem_release(dev, file);
1996 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01001997
1998 kfree(file_priv);
1999}
2000
Imre Deak07f9cd02014-08-18 14:42:45 +03002001static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
2002{
Chris Wilson91c8a322016-07-05 10:40:23 +01002003 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02002004 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03002005
2006 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02002007 for_each_intel_encoder(dev, encoder)
2008 if (encoder->suspend)
2009 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03002010 drm_modeset_unlock_all(dev);
2011}
2012
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002013static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2014 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03002015static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05302016
Imre Deakbc872292015-11-18 17:32:30 +02002017static bool suspend_to_idle(struct drm_i915_private *dev_priv)
2018{
2019#if IS_ENABLED(CONFIG_ACPI_SLEEP)
2020 if (acpi_target_system_state() < ACPI_STATE_S3)
2021 return true;
2022#endif
2023 return false;
2024}
Sagar Kambleebc32822014-08-13 23:07:05 +05302025
Chris Wilson73b66f82018-05-25 10:26:29 +01002026static int i915_drm_prepare(struct drm_device *dev)
2027{
2028 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson73b66f82018-05-25 10:26:29 +01002029
2030 /*
2031 * NB intel_display_suspend() may issue new requests after we've
2032 * ostensibly marked the GPU as ready-to-sleep here. We need to
2033 * split out that work and pull it forward so that after point,
2034 * the GPU is not woken again.
2035 */
Chris Wilson5861b012019-03-08 09:36:54 +00002036 i915_gem_suspend(i915);
Chris Wilson73b66f82018-05-25 10:26:29 +01002037
Chris Wilson5861b012019-03-08 09:36:54 +00002038 return 0;
Chris Wilson73b66f82018-05-25 10:26:29 +01002039}
2040
Imre Deak5e365c32014-10-23 19:23:25 +03002041static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002042{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002043 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03002044 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07002045 pci_power_t opregion_target_state;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01002046
Imre Deak1f814da2015-12-16 02:52:19 +02002047 disable_rpm_wakeref_asserts(dev_priv);
2048
Paulo Zanonic67a4702013-08-19 13:18:09 -03002049 /* We do a lot of poking in a lot of registers, make sure they work
2050 * properly. */
Imre Deak2cd9a682018-08-16 15:37:57 +03002051 intel_power_domains_disable(dev_priv);
Paulo Zanonicb107992013-01-25 16:59:15 -02002052
Dave Airlie5bcf7192010-12-07 09:20:40 +10002053 drm_kms_helper_poll_disable(dev);
2054
David Weinehall52a05c32016-08-22 13:32:44 +03002055 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002056
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02002057 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01002058
Ville Syrjälä1a4313d2018-07-05 19:43:52 +03002059 intel_dp_mst_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002060
2061 intel_runtime_pm_disable_interrupts(dev_priv);
2062 intel_hpd_cancel_work(dev_priv);
2063
2064 intel_suspend_encoders(dev_priv);
2065
Ville Syrjälä712bf362016-10-31 22:37:23 +02002066 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002067
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00002068 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002069
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00002070 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002071
Imre Deakbc872292015-11-18 17:32:30 +02002072 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilsona950adc2018-10-30 11:05:54 +00002073 intel_opregion_suspend(dev_priv, opregion_target_state);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002074
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002075 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01002076
Mika Kuoppala62d5d692014-02-25 17:11:28 +02002077 dev_priv->suspend_count++;
2078
Imre Deakf74ed082016-04-18 14:48:21 +03002079 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02002080
Imre Deak1f814da2015-12-16 02:52:19 +02002081 enable_rpm_wakeref_asserts(dev_priv);
2082
Chris Wilson73b66f82018-05-25 10:26:29 +01002083 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002084}
2085
Imre Deak2cd9a682018-08-16 15:37:57 +03002086static enum i915_drm_suspend_mode
2087get_suspend_mode(struct drm_i915_private *dev_priv, bool hibernate)
2088{
2089 if (hibernate)
2090 return I915_DRM_SUSPEND_HIBERNATE;
2091
2092 if (suspend_to_idle(dev_priv))
2093 return I915_DRM_SUSPEND_IDLE;
2094
2095 return I915_DRM_SUSPEND_MEM;
2096}
2097
David Weinehallc49d13e2016-08-22 13:32:42 +03002098static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03002099{
David Weinehallc49d13e2016-08-22 13:32:42 +03002100 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03002101 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakc3c09c92014-10-23 19:23:15 +03002102 int ret;
2103
Imre Deak1f814da2015-12-16 02:52:19 +02002104 disable_rpm_wakeref_asserts(dev_priv);
2105
Chris Wilsonec92ad02018-05-31 09:22:46 +01002106 i915_gem_suspend_late(dev_priv);
2107
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07002108 intel_uncore_suspend(&dev_priv->uncore);
Imre Deak4c494a52016-10-13 14:34:06 +03002109
Imre Deak2cd9a682018-08-16 15:37:57 +03002110 intel_power_domains_suspend(dev_priv,
2111 get_suspend_mode(dev_priv, hibernation));
Imre Deak73dfc222015-11-17 17:33:53 +02002112
Imre Deak507e1262016-04-20 20:27:54 +03002113 ret = 0;
Anusha Srivatsa3b6ac432018-10-31 13:27:26 -07002114 if (INTEL_GEN(dev_priv) >= 11 || IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03002115 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03002116 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03002117 hsw_enable_pc8(dev_priv);
2118 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2119 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03002120
2121 if (ret) {
2122 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deak2cd9a682018-08-16 15:37:57 +03002123 intel_power_domains_resume(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03002124
Imre Deak1f814da2015-12-16 02:52:19 +02002125 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03002126 }
2127
David Weinehall52a05c32016-08-22 13:32:44 +03002128 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02002129 /*
Imre Deak54875572015-06-30 17:06:47 +03002130 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02002131 * the device even though it's already in D3 and hang the machine. So
2132 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03002133 * power down the device properly. The issue was seen on multiple old
2134 * GENs with different BIOS vendors, so having an explicit blacklist
2135 * is inpractical; apply the workaround on everything pre GEN6. The
2136 * platforms where the issue was seen:
2137 * Lenovo Thinkpad X301, X61s, X60, T60, X41
2138 * Fujitsu FSC S7110
2139 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02002140 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00002141 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03002142 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03002143
Imre Deak1f814da2015-12-16 02:52:19 +02002144out:
2145 enable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonbd780f32019-01-14 14:21:09 +00002146 if (!dev_priv->uncore.user_forcewake.count)
2147 intel_runtime_pm_cleanup(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02002148
2149 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03002150}
2151
Matthew Aulda9a251c2016-12-02 10:24:11 +00002152static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002153{
2154 int error;
2155
Chris Wilsonded8b072016-07-05 10:40:22 +01002156 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002157 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07002158 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002159 return -ENODEV;
2160 }
2161
Imre Deak0b14cbd2014-09-10 18:16:55 +03002162 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
2163 state.event != PM_EVENT_FREEZE))
2164 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10002165
2166 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2167 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01002168
Imre Deak5e365c32014-10-23 19:23:25 +03002169 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002170 if (error)
2171 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002172
Imre Deakab3be732015-03-02 13:04:41 +02002173 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002174}
2175
Imre Deak5e365c32014-10-23 19:23:25 +03002176static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002177{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002178 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03002179 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002180
Imre Deak1f814da2015-12-16 02:52:19 +02002181 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01002182 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02002183
Chris Wilson12887862018-06-14 10:40:59 +01002184 i915_gem_sanitize(dev_priv);
2185
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002186 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03002187 if (ret)
2188 DRM_ERROR("failed to re-enable GGTT\n");
2189
Imre Deakf74ed082016-04-18 14:48:21 +03002190 intel_csr_ucode_resume(dev_priv);
2191
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00002192 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03002193 intel_pps_unlock_regs_wa(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01002194
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002195 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01002196
Peter Antoine364aece2015-05-11 08:50:45 +01002197 /*
2198 * Interrupts have to be enabled before any batches are run. If not the
2199 * GPU will hang. i915_gem_init_hw() will initiate batches to
2200 * update/restore the context.
2201 *
Imre Deak908764f2016-11-29 21:40:29 +02002202 * drm_mode_config_reset() needs AUX interrupts.
2203 *
Peter Antoine364aece2015-05-11 08:50:45 +01002204 * Modeset enabling in intel_modeset_init_hw() also needs working
2205 * interrupts.
2206 */
2207 intel_runtime_pm_enable_interrupts(dev_priv);
2208
Imre Deak908764f2016-11-29 21:40:29 +02002209 drm_mode_config_reset(dev);
2210
Chris Wilson37cd3302017-11-12 11:27:38 +00002211 i915_gem_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002212
Daniel Vetterd5818932015-02-23 12:03:26 +01002213 intel_modeset_init_hw(dev);
Ville Syrjälä675f7ff2017-11-16 18:02:15 +02002214 intel_init_clock_gating(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002215
2216 spin_lock_irq(&dev_priv->irq_lock);
2217 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002218 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002219 spin_unlock_irq(&dev_priv->irq_lock);
2220
Ville Syrjälä1a4313d2018-07-05 19:43:52 +03002221 intel_dp_mst_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01002222
Lyudea16b7652016-03-11 10:57:01 -05002223 intel_display_resume(dev);
2224
Lyudee0b70062016-11-01 21:06:30 -04002225 drm_kms_helper_poll_enable(dev);
2226
Daniel Vetterd5818932015-02-23 12:03:26 +01002227 /*
2228 * ... but also need to make sure that hotplug processing
2229 * doesn't cause havoc. Like in the driver load code we don't
Gwan-gyeong Munc444ad72018-08-03 19:41:50 +03002230 * bother with the tiny race here where we might lose hotplug
Daniel Vetterd5818932015-02-23 12:03:26 +01002231 * notifications.
2232 * */
2233 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08002234
Chris Wilsona950adc2018-10-30 11:05:54 +00002235 intel_opregion_resume(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01002236
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002237 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07002238
Imre Deak2cd9a682018-08-16 15:37:57 +03002239 intel_power_domains_enable(dev_priv);
2240
Imre Deak1f814da2015-12-16 02:52:19 +02002241 enable_rpm_wakeref_asserts(dev_priv);
2242
Chris Wilson074c6ad2014-04-09 09:19:43 +01002243 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002244}
2245
Imre Deak5e365c32014-10-23 19:23:25 +03002246static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002247{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002248 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03002249 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03002250 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03002251
Imre Deak76c4b252014-04-01 19:55:22 +03002252 /*
2253 * We have a resume ordering issue with the snd-hda driver also
2254 * requiring our device to be power up. Due to the lack of a
2255 * parent/child relationship we currently solve this with an early
2256 * resume hook.
2257 *
2258 * FIXME: This should be solved with a special hdmi sink device or
2259 * similar so that power domains can be employed.
2260 */
Imre Deak44410cd2016-04-18 14:45:54 +03002261
2262 /*
2263 * Note that we need to set the power state explicitly, since we
2264 * powered off the device during freeze and the PCI core won't power
2265 * it back up for us during thaw. Powering off the device during
2266 * freeze is not a hard requirement though, and during the
2267 * suspend/resume phases the PCI core makes sure we get here with the
2268 * device powered on. So in case we change our freeze logic and keep
2269 * the device powered we can also remove the following set power state
2270 * call.
2271 */
David Weinehall52a05c32016-08-22 13:32:44 +03002272 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03002273 if (ret) {
2274 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
Imre Deak2cd9a682018-08-16 15:37:57 +03002275 return ret;
Imre Deak44410cd2016-04-18 14:45:54 +03002276 }
2277
2278 /*
2279 * Note that pci_enable_device() first enables any parent bridge
2280 * device and only then sets the power state for this device. The
2281 * bridge enabling is a nop though, since bridge devices are resumed
2282 * first. The order of enabling power and enabling the device is
2283 * imposed by the PCI core as described above, so here we preserve the
2284 * same order for the freeze/thaw phases.
2285 *
2286 * TODO: eventually we should remove pci_disable_device() /
2287 * pci_enable_enable_device() from suspend/resume. Due to how they
2288 * depend on the device enable refcount we can't anyway depend on them
2289 * disabling/enabling the device.
2290 */
Imre Deak2cd9a682018-08-16 15:37:57 +03002291 if (pci_enable_device(pdev))
2292 return -EIO;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002293
David Weinehall52a05c32016-08-22 13:32:44 +03002294 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002295
Imre Deak1f814da2015-12-16 02:52:19 +02002296 disable_rpm_wakeref_asserts(dev_priv);
2297
Wayne Boyer666a4532015-12-09 12:29:35 -08002298 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002299 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03002300 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01002301 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
2302 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03002303
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07002304 intel_uncore_resume_early(&dev_priv->uncore);
2305
2306 i915_check_and_clear_faults(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -02002307
Animesh Manna3e689282018-10-29 15:14:10 -07002308 if (INTEL_GEN(dev_priv) >= 11 || IS_GEN9_LP(dev_priv)) {
Imre Deak0f906032018-03-22 16:36:42 +02002309 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002310 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03002311 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01002312 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03002313 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02002314
Chris Wilsondc979972016-05-10 14:10:04 +01002315 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02002316
Imre Deak2cd9a682018-08-16 15:37:57 +03002317 intel_power_domains_resume(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02002318
Chris Wilson55277e12019-01-03 11:21:04 +00002319 intel_engines_sanitize(dev_priv, true);
Chris Wilson4fdd5b42018-06-16 21:25:34 +01002320
Imre Deak6e35e8a2016-04-18 10:04:19 +03002321 enable_rpm_wakeref_asserts(dev_priv);
2322
Imre Deak36d61e62014-10-23 19:23:24 +03002323 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03002324}
2325
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00002326static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03002327{
Imre Deak50a00722014-10-23 19:23:17 +03002328 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03002329
Imre Deak097dd832014-10-23 19:23:19 +03002330 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2331 return 0;
2332
Imre Deak5e365c32014-10-23 19:23:25 +03002333 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03002334 if (ret)
2335 return ret;
2336
Imre Deak5a175142014-10-23 19:23:18 +03002337 return i915_drm_resume(dev);
2338}
2339
Chris Wilson73b66f82018-05-25 10:26:29 +01002340static int i915_pm_prepare(struct device *kdev)
2341{
2342 struct pci_dev *pdev = to_pci_dev(kdev);
2343 struct drm_device *dev = pci_get_drvdata(pdev);
2344
2345 if (!dev) {
2346 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
2347 return -ENODEV;
2348 }
2349
2350 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2351 return 0;
2352
2353 return i915_drm_prepare(dev);
2354}
2355
David Weinehallc49d13e2016-08-22 13:32:42 +03002356static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002357{
David Weinehallc49d13e2016-08-22 13:32:42 +03002358 struct pci_dev *pdev = to_pci_dev(kdev);
2359 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002360
David Weinehallc49d13e2016-08-22 13:32:42 +03002361 if (!dev) {
2362 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002363 return -ENODEV;
2364 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002365
David Weinehallc49d13e2016-08-22 13:32:42 +03002366 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10002367 return 0;
2368
David Weinehallc49d13e2016-08-22 13:32:42 +03002369 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002370}
2371
David Weinehallc49d13e2016-08-22 13:32:42 +03002372static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002373{
David Weinehallc49d13e2016-08-22 13:32:42 +03002374 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002375
2376 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01002377 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03002378 * requiring our device to be power up. Due to the lack of a
2379 * parent/child relationship we currently solve this with an late
2380 * suspend hook.
2381 *
2382 * FIXME: This should be solved with a special hdmi sink device or
2383 * similar so that power domains can be employed.
2384 */
David Weinehallc49d13e2016-08-22 13:32:42 +03002385 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03002386 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002387
David Weinehallc49d13e2016-08-22 13:32:42 +03002388 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02002389}
2390
David Weinehallc49d13e2016-08-22 13:32:42 +03002391static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02002392{
David Weinehallc49d13e2016-08-22 13:32:42 +03002393 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02002394
David Weinehallc49d13e2016-08-22 13:32:42 +03002395 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02002396 return 0;
2397
David Weinehallc49d13e2016-08-22 13:32:42 +03002398 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002399}
2400
David Weinehallc49d13e2016-08-22 13:32:42 +03002401static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002402{
David Weinehallc49d13e2016-08-22 13:32:42 +03002403 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002404
David Weinehallc49d13e2016-08-22 13:32:42 +03002405 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002406 return 0;
2407
David Weinehallc49d13e2016-08-22 13:32:42 +03002408 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002409}
2410
David Weinehallc49d13e2016-08-22 13:32:42 +03002411static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002412{
David Weinehallc49d13e2016-08-22 13:32:42 +03002413 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002414
David Weinehallc49d13e2016-08-22 13:32:42 +03002415 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002416 return 0;
2417
David Weinehallc49d13e2016-08-22 13:32:42 +03002418 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002419}
2420
Chris Wilson1f19ac22016-05-14 07:26:32 +01002421/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03002422static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002423{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002424 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson6a800ea2016-09-21 14:51:07 +01002425 int ret;
2426
Imre Deakdd9f31c2017-08-16 17:46:07 +03002427 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2428 ret = i915_drm_suspend(dev);
2429 if (ret)
2430 return ret;
2431 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01002432
2433 ret = i915_gem_freeze(kdev_to_i915(kdev));
2434 if (ret)
2435 return ret;
2436
2437 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002438}
2439
David Weinehallc49d13e2016-08-22 13:32:42 +03002440static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002441{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002442 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson461fb992016-05-14 07:26:33 +01002443 int ret;
2444
Imre Deakdd9f31c2017-08-16 17:46:07 +03002445 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2446 ret = i915_drm_suspend_late(dev, true);
2447 if (ret)
2448 return ret;
2449 }
Chris Wilson461fb992016-05-14 07:26:33 +01002450
David Weinehallc49d13e2016-08-22 13:32:42 +03002451 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01002452 if (ret)
2453 return ret;
2454
2455 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002456}
2457
2458/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002459static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002460{
David Weinehallc49d13e2016-08-22 13:32:42 +03002461 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002462}
2463
David Weinehallc49d13e2016-08-22 13:32:42 +03002464static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002465{
David Weinehallc49d13e2016-08-22 13:32:42 +03002466 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002467}
2468
2469/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002470static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002471{
David Weinehallc49d13e2016-08-22 13:32:42 +03002472 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002473}
2474
David Weinehallc49d13e2016-08-22 13:32:42 +03002475static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002476{
David Weinehallc49d13e2016-08-22 13:32:42 +03002477 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002478}
2479
Imre Deakddeea5b2014-05-05 15:19:56 +03002480/*
2481 * Save all Gunit registers that may be lost after a D3 and a subsequent
2482 * S0i[R123] transition. The list of registers needing a save/restore is
2483 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2484 * registers in the following way:
2485 * - Driver: saved/restored by the driver
2486 * - Punit : saved/restored by the Punit firmware
2487 * - No, w/o marking: no need to save/restore, since the register is R/O or
2488 * used internally by the HW in a way that doesn't depend
2489 * keeping the content across a suspend/resume.
2490 * - Debug : used for debugging
2491 *
2492 * We save/restore all registers marked with 'Driver', with the following
2493 * exceptions:
2494 * - Registers out of use, including also registers marked with 'Debug'.
2495 * These have no effect on the driver's operation, so we don't save/restore
2496 * them to reduce the overhead.
2497 * - Registers that are fully setup by an initialization function called from
2498 * the resume path. For example many clock gating and RPS/RC6 registers.
2499 * - Registers that provide the right functionality with their reset defaults.
2500 *
2501 * TODO: Except for registers that based on the above 3 criteria can be safely
2502 * ignored, we save/restore all others, practically treating the HW context as
2503 * a black-box for the driver. Further investigation is needed to reduce the
2504 * saved/restored registers even further, by following the same 3 criteria.
2505 */
2506static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2507{
2508 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2509 int i;
2510
2511 /* GAM 0x4000-0x4770 */
2512 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2513 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2514 s->arb_mode = I915_READ(ARB_MODE);
2515 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2516 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2517
2518 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002519 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002520
2521 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002522 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002523
2524 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2525 s->ecochk = I915_READ(GAM_ECOCHK);
2526 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2527 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2528
2529 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2530
2531 /* MBC 0x9024-0x91D0, 0x8500 */
2532 s->g3dctl = I915_READ(VLV_G3DCTL);
2533 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2534 s->mbctl = I915_READ(GEN6_MBCTL);
2535
2536 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2537 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2538 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2539 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2540 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2541 s->rstctl = I915_READ(GEN6_RSTCTL);
2542 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2543
2544 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2545 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2546 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2547 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2548 s->ecobus = I915_READ(ECOBUS);
2549 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2550 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2551 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2552 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2553 s->rcedata = I915_READ(VLV_RCEDATA);
2554 s->spare2gh = I915_READ(VLV_SPAREG2H);
2555
2556 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2557 s->gt_imr = I915_READ(GTIMR);
2558 s->gt_ier = I915_READ(GTIER);
2559 s->pm_imr = I915_READ(GEN6_PMIMR);
2560 s->pm_ier = I915_READ(GEN6_PMIER);
2561
2562 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002563 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002564
2565 /* GT SA CZ domain, 0x100000-0x138124 */
2566 s->tilectl = I915_READ(TILECTL);
2567 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2568 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2569 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2570 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2571
2572 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2573 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2574 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002575 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002576 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2577
2578 /*
2579 * Not saving any of:
2580 * DFT, 0x9800-0x9EC0
2581 * SARB, 0xB000-0xB1FC
2582 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2583 * PCI CFG
2584 */
2585}
2586
2587static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2588{
2589 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2590 u32 val;
2591 int i;
2592
2593 /* GAM 0x4000-0x4770 */
2594 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2595 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2596 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2597 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2598 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2599
2600 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002601 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002602
2603 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002604 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002605
2606 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2607 I915_WRITE(GAM_ECOCHK, s->ecochk);
2608 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2609 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2610
2611 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2612
2613 /* MBC 0x9024-0x91D0, 0x8500 */
2614 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2615 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2616 I915_WRITE(GEN6_MBCTL, s->mbctl);
2617
2618 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2619 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2620 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2621 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2622 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2623 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2624 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2625
2626 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2627 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2628 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2629 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2630 I915_WRITE(ECOBUS, s->ecobus);
2631 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2632 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2633 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2634 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2635 I915_WRITE(VLV_RCEDATA, s->rcedata);
2636 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2637
2638 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2639 I915_WRITE(GTIMR, s->gt_imr);
2640 I915_WRITE(GTIER, s->gt_ier);
2641 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2642 I915_WRITE(GEN6_PMIER, s->pm_ier);
2643
2644 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002645 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002646
2647 /* GT SA CZ domain, 0x100000-0x138124 */
2648 I915_WRITE(TILECTL, s->tilectl);
2649 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2650 /*
2651 * Preserve the GT allow wake and GFX force clock bit, they are not
2652 * be restored, as they are used to control the s0ix suspend/resume
2653 * sequence by the caller.
2654 */
2655 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2656 val &= VLV_GTLC_ALLOWWAKEREQ;
2657 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2658 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2659
2660 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2661 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2662 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2663 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2664
2665 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2666
2667 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2668 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2669 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002670 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002671 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2672}
2673
Chris Wilson3dd14c02017-04-21 14:58:15 +01002674static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv,
2675 u32 mask, u32 val)
2676{
Ville Syrjälä39806c3f2019-02-04 23:16:44 +02002677 i915_reg_t reg = VLV_GTLC_PW_STATUS;
2678 u32 reg_value;
2679 int ret;
2680
Chris Wilson3dd14c02017-04-21 14:58:15 +01002681 /* The HW does not like us polling for PW_STATUS frequently, so
2682 * use the sleeping loop rather than risk the busy spin within
2683 * intel_wait_for_register().
2684 *
2685 * Transitioning between RC6 states should be at most 2ms (see
2686 * valleyview_enable_rps) so use a 3ms timeout.
2687 */
Ville Syrjälä39806c3f2019-02-04 23:16:44 +02002688 ret = wait_for(((reg_value = I915_READ_NOTRACE(reg)) & mask) == val, 3);
2689
2690 /* just trace the final value */
2691 trace_i915_reg_rw(false, reg, reg_value, sizeof(reg_value), true);
2692
2693 return ret;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002694}
2695
Imre Deak650ad972014-04-18 16:35:02 +03002696int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2697{
2698 u32 val;
2699 int err;
2700
Imre Deak650ad972014-04-18 16:35:02 +03002701 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2702 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2703 if (force_on)
2704 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2705 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2706
2707 if (!force_on)
2708 return 0;
2709
Daniele Ceraolo Spurio97a04e02019-03-25 14:49:39 -07002710 err = intel_wait_for_register(&dev_priv->uncore,
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002711 VLV_GTLC_SURVIVABILITY_REG,
2712 VLV_GFX_CLK_STATUS_BIT,
2713 VLV_GFX_CLK_STATUS_BIT,
2714 20);
Imre Deak650ad972014-04-18 16:35:02 +03002715 if (err)
2716 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2717 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2718
2719 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002720}
2721
Imre Deakddeea5b2014-05-05 15:19:56 +03002722static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2723{
Chris Wilson3dd14c02017-04-21 14:58:15 +01002724 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002725 u32 val;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002726 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002727
2728 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2729 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2730 if (allow)
2731 val |= VLV_GTLC_ALLOWWAKEREQ;
2732 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2733 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2734
Chris Wilson3dd14c02017-04-21 14:58:15 +01002735 mask = VLV_GTLC_ALLOWWAKEACK;
2736 val = allow ? mask : 0;
2737
2738 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002739 if (err)
2740 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002741
Imre Deakddeea5b2014-05-05 15:19:56 +03002742 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002743}
2744
Chris Wilson3dd14c02017-04-21 14:58:15 +01002745static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2746 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002747{
2748 u32 mask;
2749 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002750
2751 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2752 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002753
2754 /*
2755 * RC6 transitioning can be delayed up to 2 msec (see
2756 * valleyview_enable_rps), use 3 msec for safety.
Chris Wilsone01569a2018-04-09 10:49:05 +01002757 *
2758 * This can fail to turn off the rc6 if the GPU is stuck after a failed
2759 * reset and we are trying to force the machine to sleep.
Imre Deakddeea5b2014-05-05 15:19:56 +03002760 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002761 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Chris Wilsone01569a2018-04-09 10:49:05 +01002762 DRM_DEBUG_DRIVER("timeout waiting for GT wells to go %s\n",
2763 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002764}
2765
2766static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2767{
2768 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2769 return;
2770
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002771 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002772 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2773}
2774
Sagar Kambleebc32822014-08-13 23:07:05 +05302775static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002776{
2777 u32 mask;
2778 int err;
2779
2780 /*
2781 * Bspec defines the following GT well on flags as debug only, so
2782 * don't treat them as hard failures.
2783 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002784 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002785
2786 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2787 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2788
2789 vlv_check_no_gt_access(dev_priv);
2790
2791 err = vlv_force_gfx_clock(dev_priv, true);
2792 if (err)
2793 goto err1;
2794
2795 err = vlv_allow_gt_wake(dev_priv, false);
2796 if (err)
2797 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302798
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002799 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302800 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002801
2802 err = vlv_force_gfx_clock(dev_priv, false);
2803 if (err)
2804 goto err2;
2805
2806 return 0;
2807
2808err2:
2809 /* For safety always re-enable waking and disable gfx clock forcing */
2810 vlv_allow_gt_wake(dev_priv, true);
2811err1:
2812 vlv_force_gfx_clock(dev_priv, false);
2813
2814 return err;
2815}
2816
Sagar Kamble016970b2014-08-13 23:07:06 +05302817static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2818 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002819{
Imre Deakddeea5b2014-05-05 15:19:56 +03002820 int err;
2821 int ret;
2822
2823 /*
2824 * If any of the steps fail just try to continue, that's the best we
2825 * can do at this point. Return the first error code (which will also
2826 * leave RPM permanently disabled).
2827 */
2828 ret = vlv_force_gfx_clock(dev_priv, true);
2829
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002830 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302831 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002832
2833 err = vlv_allow_gt_wake(dev_priv, true);
2834 if (!ret)
2835 ret = err;
2836
2837 err = vlv_force_gfx_clock(dev_priv, false);
2838 if (!ret)
2839 ret = err;
2840
2841 vlv_check_no_gt_access(dev_priv);
2842
Chris Wilson7c108fd2016-10-24 13:42:18 +01002843 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002844 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002845
2846 return ret;
2847}
2848
David Weinehallc49d13e2016-08-22 13:32:42 +03002849static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002850{
David Weinehallc49d13e2016-08-22 13:32:42 +03002851 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002852 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002853 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002854 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002855
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002856 if (WARN_ON_ONCE(!(dev_priv->gt_pm.rc6.enabled && HAS_RC6(dev_priv))))
Imre Deakc6df39b2014-04-14 20:24:29 +03002857 return -ENODEV;
2858
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002859 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002860 return -ENODEV;
2861
Paulo Zanoni8a187452013-12-06 20:32:13 -02002862 DRM_DEBUG_KMS("Suspending device\n");
2863
Imre Deak1f814da2015-12-16 02:52:19 +02002864 disable_rpm_wakeref_asserts(dev_priv);
2865
Imre Deakd6102972014-05-07 19:57:49 +03002866 /*
2867 * We are safe here against re-faults, since the fault handler takes
2868 * an RPM reference.
2869 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002870 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002871
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002872 intel_uc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002873
Imre Deak2eb52522014-11-19 15:30:05 +02002874 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002875
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07002876 intel_uncore_suspend(&dev_priv->uncore);
Hans de Goede01c799c2017-11-14 14:55:18 +01002877
Imre Deak507e1262016-04-20 20:27:54 +03002878 ret = 0;
Animesh Manna3e689282018-10-29 15:14:10 -07002879 if (INTEL_GEN(dev_priv) >= 11) {
2880 icl_display_core_uninit(dev_priv);
2881 bxt_enable_dc9(dev_priv);
2882 } else if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002883 bxt_display_core_uninit(dev_priv);
2884 bxt_enable_dc9(dev_priv);
2885 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2886 hsw_enable_pc8(dev_priv);
2887 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2888 ret = vlv_suspend_complete(dev_priv);
2889 }
2890
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002891 if (ret) {
2892 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07002893 intel_uncore_runtime_resume(&dev_priv->uncore);
Hans de Goede01c799c2017-11-14 14:55:18 +01002894
Daniel Vetterb9632912014-09-30 10:56:44 +02002895 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002896
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002897 intel_uc_resume(dev_priv);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302898
2899 i915_gem_init_swizzling(dev_priv);
2900 i915_gem_restore_fences(dev_priv);
2901
Imre Deak1f814da2015-12-16 02:52:19 +02002902 enable_rpm_wakeref_asserts(dev_priv);
2903
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002904 return ret;
2905 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002906
Imre Deak1f814da2015-12-16 02:52:19 +02002907 enable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonbd780f32019-01-14 14:21:09 +00002908 intel_runtime_pm_cleanup(dev_priv);
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002909
Daniele Ceraolo Spurio2cf7bf62019-03-25 14:49:34 -07002910 if (intel_uncore_arm_unclaimed_mmio_detection(&dev_priv->uncore))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002911 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2912
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002913 dev_priv->runtime_pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002914
2915 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002916 * FIXME: We really should find a document that references the arguments
2917 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002918 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002919 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002920 /*
2921 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2922 * being detected, and the call we do at intel_runtime_resume()
2923 * won't be able to restore them. Since PCI_D3hot matches the
2924 * actual specification and appears to be working, use it.
2925 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002926 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002927 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002928 /*
2929 * current versions of firmware which depend on this opregion
2930 * notification have repurposed the D1 definition to mean
2931 * "runtime suspended" vs. what you would normally expect (D3)
2932 * to distinguish it from notifications that might be sent via
2933 * the suspend path.
2934 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002935 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002936 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002937
Daniele Ceraolo Spuriof568eee2019-03-19 11:35:35 -07002938 assert_forcewakes_inactive(&dev_priv->uncore);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002939
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002940 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002941 intel_hpd_poll_init(dev_priv);
2942
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002943 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002944 return 0;
2945}
2946
David Weinehallc49d13e2016-08-22 13:32:42 +03002947static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002948{
David Weinehallc49d13e2016-08-22 13:32:42 +03002949 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002950 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002951 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002952 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002953
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002954 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002955 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002956
2957 DRM_DEBUG_KMS("Resuming device\n");
2958
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002959 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Imre Deak1f814da2015-12-16 02:52:19 +02002960 disable_rpm_wakeref_asserts(dev_priv);
2961
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002962 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002963 dev_priv->runtime_pm.suspended = false;
Daniele Ceraolo Spurio2cf7bf62019-03-25 14:49:34 -07002964 if (intel_uncore_unclaimed_mmio(&dev_priv->uncore))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002965 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002966
Animesh Manna3e689282018-10-29 15:14:10 -07002967 if (INTEL_GEN(dev_priv) >= 11) {
2968 bxt_disable_dc9(dev_priv);
2969 icl_display_core_init(dev_priv, true);
2970 if (dev_priv->csr.dmc_payload) {
2971 if (dev_priv->csr.allowed_dc_mask &
2972 DC_STATE_EN_UPTO_DC6)
2973 skl_enable_dc6(dev_priv);
2974 else if (dev_priv->csr.allowed_dc_mask &
2975 DC_STATE_EN_UPTO_DC5)
2976 gen9_enable_dc5(dev_priv);
2977 }
2978 } else if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002979 bxt_disable_dc9(dev_priv);
2980 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002981 if (dev_priv->csr.dmc_payload &&
2982 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2983 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002984 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002985 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002986 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002987 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002988 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002989
Daniele Ceraolo Spuriof7de5022019-03-19 11:35:37 -07002990 intel_uncore_runtime_resume(&dev_priv->uncore);
Hans de Goedebedf4d72017-11-14 14:55:17 +01002991
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302992 intel_runtime_pm_enable_interrupts(dev_priv);
2993
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002994 intel_uc_resume(dev_priv);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302995
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002996 /*
2997 * No point of rolling back things in case of an error, as the best
2998 * we can do is to hope that things will still work (and disable RPM).
2999 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00003000 i915_gem_init_swizzling(dev_priv);
Chris Wilson83bf6d52017-02-03 12:57:17 +00003001 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03003002
Ville Syrjälä08d8a232015-08-27 23:56:08 +03003003 /*
3004 * On VLV/CHV display interrupts are part of the display
3005 * power well, so hpd is reinitialized from there. For
3006 * everyone else do it here.
3007 */
Wayne Boyer666a4532015-12-09 12:29:35 -08003008 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03003009 intel_hpd_init(dev_priv);
3010
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05303011 intel_enable_ipc(dev_priv);
3012
Imre Deak1f814da2015-12-16 02:52:19 +02003013 enable_rpm_wakeref_asserts(dev_priv);
3014
Imre Deak0ab9cfe2014-04-15 16:39:45 +03003015 if (ret)
3016 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
3017 else
3018 DRM_DEBUG_KMS("Device resumed\n");
3019
3020 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02003021}
3022
Chris Wilson42f55512016-06-24 14:00:26 +01003023const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03003024 /*
3025 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
3026 * PMSG_RESUME]
3027 */
Chris Wilson73b66f82018-05-25 10:26:29 +01003028 .prepare = i915_pm_prepare,
Akshay Joshi0206e352011-08-16 15:34:10 -04003029 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03003030 .suspend_late = i915_pm_suspend_late,
3031 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04003032 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03003033
3034 /*
3035 * S4 event handlers
3036 * @freeze, @freeze_late : called (1) before creating the
3037 * hibernation image [PMSG_FREEZE] and
3038 * (2) after rebooting, before restoring
3039 * the image [PMSG_QUIESCE]
3040 * @thaw, @thaw_early : called (1) after creating the hibernation
3041 * image, before writing it [PMSG_THAW]
3042 * and (2) after failing to create or
3043 * restore the image [PMSG_RECOVER]
3044 * @poweroff, @poweroff_late: called after writing the hibernation
3045 * image, before rebooting [PMSG_HIBERNATE]
3046 * @restore, @restore_early : called after rebooting and restoring the
3047 * hibernation image [PMSG_RESTORE]
3048 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01003049 .freeze = i915_pm_freeze,
3050 .freeze_late = i915_pm_freeze_late,
3051 .thaw_early = i915_pm_thaw_early,
3052 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03003053 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02003054 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01003055 .restore_early = i915_pm_restore_early,
3056 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03003057
3058 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03003059 .runtime_suspend = intel_runtime_suspend,
3060 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08003061};
3062
Laurent Pinchart78b68552012-05-17 13:27:22 +02003063static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08003064 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08003065 .open = drm_gem_vm_open,
3066 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08003067};
3068
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003069static const struct file_operations i915_driver_fops = {
3070 .owner = THIS_MODULE,
3071 .open = drm_open,
3072 .release = drm_release,
3073 .unlocked_ioctl = drm_ioctl,
3074 .mmap = drm_gem_mmap,
3075 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003076 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003077 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003078 .llseek = noop_llseek,
3079};
3080
Chris Wilson0673ad42016-06-24 14:00:22 +01003081static int
3082i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
3083 struct drm_file *file)
3084{
3085 return -ENODEV;
3086}
3087
3088static const struct drm_ioctl_desc i915_ioctls[] = {
3089 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3090 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
3091 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
3092 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
3093 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
3094 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02003095 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003096 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3097 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
3098 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
3099 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3100 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
3101 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3102 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3103 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
3104 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
3105 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3106 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02003107 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer_ioctl, DRM_AUTH),
3108 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003109 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
3110 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
3111 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
3112 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
3113 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
3114 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
3115 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3116 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3117 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
3118 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
3119 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
3120 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
3121 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
3122 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
3123 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00003124 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
3125 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003126 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02003127 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
Chris Wilson0673ad42016-06-24 14:00:22 +01003128 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
Daniel Vetter0cd54b02018-04-20 08:51:57 +02003129 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER),
3130 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER),
3131 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER),
3132 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER),
Chris Wilson0673ad42016-06-24 14:00:22 +01003133 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilsonb9171542019-03-22 09:23:24 +00003134 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE_EXT, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003135 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
3136 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
3137 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
3138 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
3139 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
3140 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00003141 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01003142 DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
3143 DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Lionel Landwerlina446ae22018-03-06 12:28:56 +00003144 DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01003145};
3146
Linus Torvalds1da177e2005-04-16 15:20:36 -07003147static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00003148 /* Don't use MTRRs here; the Xserver or userspace app should
3149 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11003150 */
Eric Anholt673a3942008-07-30 12:06:12 -07003151 .driver_features =
Daniel Vetter1ff49482019-01-29 11:42:48 +01003152 DRIVER_GEM | DRIVER_PRIME |
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +01003153 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
Chris Wilsoncad36882017-02-10 16:35:21 +00003154 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07003155 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11003156 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07003157 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01003158
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003159 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01003160 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08003161 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02003162
3163 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
3164 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
3165 .gem_prime_export = i915_gem_prime_export,
3166 .gem_prime_import = i915_gem_prime_import,
3167
Dave Airlieff72145b2011-02-07 12:16:14 +10003168 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10003169 .dumb_map_offset = i915_gem_mmap_gtt,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003170 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01003171 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07003172 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11003173 .name = DRIVER_NAME,
3174 .desc = DRIVER_DESC,
3175 .date = DRIVER_DATE,
3176 .major = DRIVER_MAJOR,
3177 .minor = DRIVER_MINOR,
3178 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003179};
Chris Wilson66d9cb52017-02-13 17:15:17 +00003180
3181#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
3182#include "selftests/mock_drm.c"
3183#endif