blob: d1ed9dfe1d304722c521dddf43cd79d17a0cd22a [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Chon Ming Leeef9348c2014-04-09 13:28:18 +030044#define DIV_ROUND_CLOSEST_ULL(ll, d) \
45 ({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
46
Daniel Vetter3dec0092010-08-20 21:40:52 +020047static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010048static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080049
Jesse Barnesf1f644d2013-06-27 00:39:25 +030050static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
51 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030052static void ironlake_pch_clock_get(struct intel_crtc *crtc,
53 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030054
Damien Lespiaue7457a92013-08-08 22:28:59 +010055static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
56 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080057static int intel_framebuffer_init(struct drm_device *dev,
58 struct intel_framebuffer *ifb,
59 struct drm_mode_fb_cmd2 *mode_cmd,
60 struct drm_i915_gem_object *obj);
Damien Lespiaue7457a92013-08-08 22:28:59 +010061
Jesse Barnes79e53942008-11-07 14:24:08 -080062typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040063 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080064} intel_range_t;
65
66typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 int dot_limit;
68 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080069} intel_p2_t;
70
Ma Lingd4906092009-03-18 20:13:27 +080071typedef struct intel_limit intel_limit_t;
72struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040073 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080075};
Jesse Barnes79e53942008-11-07 14:24:08 -080076
Daniel Vetterd2acd212012-10-20 20:57:43 +020077int
78intel_pch_rawclk(struct drm_device *dev)
79{
80 struct drm_i915_private *dev_priv = dev->dev_private;
81
82 WARN_ON(!HAS_PCH_SPLIT(dev));
83
84 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
85}
86
Chris Wilson021357a2010-09-07 20:54:59 +010087static inline u32 /* units of 100MHz */
88intel_fdi_link_freq(struct drm_device *dev)
89{
Chris Wilson8b99e682010-10-13 09:59:17 +010090 if (IS_GEN5(dev)) {
91 struct drm_i915_private *dev_priv = dev->dev_private;
92 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
93 } else
94 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010095}
96
Daniel Vetter5d536e22013-07-06 12:52:06 +020097static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040098 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +020099 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200100 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400101 .m = { .min = 96, .max = 140 },
102 .m1 = { .min = 18, .max = 26 },
103 .m2 = { .min = 6, .max = 16 },
104 .p = { .min = 4, .max = 128 },
105 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700106 .p2 = { .dot_limit = 165000,
107 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700108};
109
Daniel Vetter5d536e22013-07-06 12:52:06 +0200110static const intel_limit_t intel_limits_i8xx_dvo = {
111 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200112 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200113 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200114 .m = { .min = 96, .max = 140 },
115 .m1 = { .min = 18, .max = 26 },
116 .m2 = { .min = 6, .max = 16 },
117 .p = { .min = 4, .max = 128 },
118 .p1 = { .min = 2, .max = 33 },
119 .p2 = { .dot_limit = 165000,
120 .p2_slow = 4, .p2_fast = 4 },
121};
122
Keith Packarde4b36692009-06-05 19:22:17 -0700123static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200125 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200126 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 .m = { .min = 96, .max = 140 },
128 .m1 = { .min = 18, .max = 26 },
129 .m2 = { .min = 6, .max = 16 },
130 .p = { .min = 4, .max = 128 },
131 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700132 .p2 = { .dot_limit = 165000,
133 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700134};
Eric Anholt273e27c2011-03-30 13:01:10 -0700135
Keith Packarde4b36692009-06-05 19:22:17 -0700136static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400137 .dot = { .min = 20000, .max = 400000 },
138 .vco = { .min = 1400000, .max = 2800000 },
139 .n = { .min = 1, .max = 6 },
140 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100141 .m1 = { .min = 8, .max = 18 },
142 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400143 .p = { .min = 5, .max = 80 },
144 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700145 .p2 = { .dot_limit = 200000,
146 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700147};
148
149static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 .dot = { .min = 20000, .max = 400000 },
151 .vco = { .min = 1400000, .max = 2800000 },
152 .n = { .min = 1, .max = 6 },
153 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100154 .m1 = { .min = 8, .max = 18 },
155 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400156 .p = { .min = 7, .max = 98 },
157 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700158 .p2 = { .dot_limit = 112000,
159 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700160};
161
Eric Anholt273e27c2011-03-30 13:01:10 -0700162
Keith Packarde4b36692009-06-05 19:22:17 -0700163static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700164 .dot = { .min = 25000, .max = 270000 },
165 .vco = { .min = 1750000, .max = 3500000},
166 .n = { .min = 1, .max = 4 },
167 .m = { .min = 104, .max = 138 },
168 .m1 = { .min = 17, .max = 23 },
169 .m2 = { .min = 5, .max = 11 },
170 .p = { .min = 10, .max = 30 },
171 .p1 = { .min = 1, .max = 3},
172 .p2 = { .dot_limit = 270000,
173 .p2_slow = 10,
174 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800175 },
Keith Packarde4b36692009-06-05 19:22:17 -0700176};
177
178static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700179 .dot = { .min = 22000, .max = 400000 },
180 .vco = { .min = 1750000, .max = 3500000},
181 .n = { .min = 1, .max = 4 },
182 .m = { .min = 104, .max = 138 },
183 .m1 = { .min = 16, .max = 23 },
184 .m2 = { .min = 5, .max = 11 },
185 .p = { .min = 5, .max = 80 },
186 .p1 = { .min = 1, .max = 8},
187 .p2 = { .dot_limit = 165000,
188 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700189};
190
191static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700192 .dot = { .min = 20000, .max = 115000 },
193 .vco = { .min = 1750000, .max = 3500000 },
194 .n = { .min = 1, .max = 3 },
195 .m = { .min = 104, .max = 138 },
196 .m1 = { .min = 17, .max = 23 },
197 .m2 = { .min = 5, .max = 11 },
198 .p = { .min = 28, .max = 112 },
199 .p1 = { .min = 2, .max = 8 },
200 .p2 = { .dot_limit = 0,
201 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800202 },
Keith Packarde4b36692009-06-05 19:22:17 -0700203};
204
205static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700206 .dot = { .min = 80000, .max = 224000 },
207 .vco = { .min = 1750000, .max = 3500000 },
208 .n = { .min = 1, .max = 3 },
209 .m = { .min = 104, .max = 138 },
210 .m1 = { .min = 17, .max = 23 },
211 .m2 = { .min = 5, .max = 11 },
212 .p = { .min = 14, .max = 42 },
213 .p1 = { .min = 2, .max = 6 },
214 .p2 = { .dot_limit = 0,
215 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800216 },
Keith Packarde4b36692009-06-05 19:22:17 -0700217};
218
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500219static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .dot = { .min = 20000, .max = 400000},
221 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700222 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400223 .n = { .min = 3, .max = 6 },
224 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700225 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400226 .m1 = { .min = 0, .max = 0 },
227 .m2 = { .min = 0, .max = 254 },
228 .p = { .min = 5, .max = 80 },
229 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .p2 = { .dot_limit = 200000,
231 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700232};
233
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500234static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400235 .dot = { .min = 20000, .max = 400000 },
236 .vco = { .min = 1700000, .max = 3500000 },
237 .n = { .min = 3, .max = 6 },
238 .m = { .min = 2, .max = 256 },
239 .m1 = { .min = 0, .max = 0 },
240 .m2 = { .min = 0, .max = 254 },
241 .p = { .min = 7, .max = 112 },
242 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .p2 = { .dot_limit = 112000,
244 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700245};
246
Eric Anholt273e27c2011-03-30 13:01:10 -0700247/* Ironlake / Sandybridge
248 *
249 * We calculate clock using (register_value + 2) for N/M1/M2, so here
250 * the range value for them is (actual_value - 2).
251 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800252static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700253 .dot = { .min = 25000, .max = 350000 },
254 .vco = { .min = 1760000, .max = 3510000 },
255 .n = { .min = 1, .max = 5 },
256 .m = { .min = 79, .max = 127 },
257 .m1 = { .min = 12, .max = 22 },
258 .m2 = { .min = 5, .max = 9 },
259 .p = { .min = 5, .max = 80 },
260 .p1 = { .min = 1, .max = 8 },
261 .p2 = { .dot_limit = 225000,
262 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700263};
264
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800265static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700266 .dot = { .min = 25000, .max = 350000 },
267 .vco = { .min = 1760000, .max = 3510000 },
268 .n = { .min = 1, .max = 3 },
269 .m = { .min = 79, .max = 118 },
270 .m1 = { .min = 12, .max = 22 },
271 .m2 = { .min = 5, .max = 9 },
272 .p = { .min = 28, .max = 112 },
273 .p1 = { .min = 2, .max = 8 },
274 .p2 = { .dot_limit = 225000,
275 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800276};
277
278static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700279 .dot = { .min = 25000, .max = 350000 },
280 .vco = { .min = 1760000, .max = 3510000 },
281 .n = { .min = 1, .max = 3 },
282 .m = { .min = 79, .max = 127 },
283 .m1 = { .min = 12, .max = 22 },
284 .m2 = { .min = 5, .max = 9 },
285 .p = { .min = 14, .max = 56 },
286 .p1 = { .min = 2, .max = 8 },
287 .p2 = { .dot_limit = 225000,
288 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800289};
290
Eric Anholt273e27c2011-03-30 13:01:10 -0700291/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800292static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700293 .dot = { .min = 25000, .max = 350000 },
294 .vco = { .min = 1760000, .max = 3510000 },
295 .n = { .min = 1, .max = 2 },
296 .m = { .min = 79, .max = 126 },
297 .m1 = { .min = 12, .max = 22 },
298 .m2 = { .min = 5, .max = 9 },
299 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400300 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700301 .p2 = { .dot_limit = 225000,
302 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800303};
304
305static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700306 .dot = { .min = 25000, .max = 350000 },
307 .vco = { .min = 1760000, .max = 3510000 },
308 .n = { .min = 1, .max = 3 },
309 .m = { .min = 79, .max = 126 },
310 .m1 = { .min = 12, .max = 22 },
311 .m2 = { .min = 5, .max = 9 },
312 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400313 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700314 .p2 = { .dot_limit = 225000,
315 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800316};
317
Ville Syrjälädc730512013-09-24 21:26:30 +0300318static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300319 /*
320 * These are the data rate limits (measured in fast clocks)
321 * since those are the strictest limits we have. The fast
322 * clock and actual rate limits are more relaxed, so checking
323 * them would make no difference.
324 */
325 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200326 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700327 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700328 .m1 = { .min = 2, .max = 3 },
329 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300330 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300331 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700332};
333
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300334static const intel_limit_t intel_limits_chv = {
335 /*
336 * These are the data rate limits (measured in fast clocks)
337 * since those are the strictest limits we have. The fast
338 * clock and actual rate limits are more relaxed, so checking
339 * them would make no difference.
340 */
341 .dot = { .min = 25000 * 5, .max = 540000 * 5},
342 .vco = { .min = 4860000, .max = 6700000 },
343 .n = { .min = 1, .max = 1 },
344 .m1 = { .min = 2, .max = 2 },
345 .m2 = { .min = 24 << 22, .max = 175 << 22 },
346 .p1 = { .min = 2, .max = 4 },
347 .p2 = { .p2_slow = 1, .p2_fast = 14 },
348};
349
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300350static void vlv_clock(int refclk, intel_clock_t *clock)
351{
352 clock->m = clock->m1 * clock->m2;
353 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200354 if (WARN_ON(clock->n == 0 || clock->p == 0))
355 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300356 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
357 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300358}
359
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300360/**
361 * Returns whether any output on the specified pipe is of the specified type
362 */
363static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
364{
365 struct drm_device *dev = crtc->dev;
366 struct intel_encoder *encoder;
367
368 for_each_encoder_on_crtc(dev, crtc, encoder)
369 if (encoder->type == type)
370 return true;
371
372 return false;
373}
374
Chris Wilson1b894b52010-12-14 20:04:54 +0000375static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
376 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800377{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800378 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800379 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800380
381 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100382 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000383 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800384 limit = &intel_limits_ironlake_dual_lvds_100m;
385 else
386 limit = &intel_limits_ironlake_dual_lvds;
387 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000388 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800389 limit = &intel_limits_ironlake_single_lvds_100m;
390 else
391 limit = &intel_limits_ironlake_single_lvds;
392 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200393 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800394 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800395
396 return limit;
397}
398
Ma Ling044c7c42009-03-18 20:13:23 +0800399static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
400{
401 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800402 const intel_limit_t *limit;
403
404 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100405 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700406 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800407 else
Keith Packarde4b36692009-06-05 19:22:17 -0700408 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800409 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
410 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700411 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800412 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700413 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800414 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700415 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800416
417 return limit;
418}
419
Chris Wilson1b894b52010-12-14 20:04:54 +0000420static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800421{
422 struct drm_device *dev = crtc->dev;
423 const intel_limit_t *limit;
424
Eric Anholtbad720f2009-10-22 16:11:14 -0700425 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000426 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800427 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800428 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500429 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800430 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500431 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800432 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500433 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300434 } else if (IS_CHERRYVIEW(dev)) {
435 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700436 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300437 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100438 } else if (!IS_GEN2(dev)) {
439 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
440 limit = &intel_limits_i9xx_lvds;
441 else
442 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800443 } else {
444 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700445 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200446 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700447 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200448 else
449 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800450 }
451 return limit;
452}
453
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500454/* m1 is reserved as 0 in Pineview, n is a ring counter */
455static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800456{
Shaohua Li21778322009-02-23 15:19:16 +0800457 clock->m = clock->m2 + 2;
458 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200459 if (WARN_ON(clock->n == 0 || clock->p == 0))
460 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300461 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
462 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800463}
464
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200465static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
466{
467 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
468}
469
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200470static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800471{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200472 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200474 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
475 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300476 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
477 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800478}
479
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300480static void chv_clock(int refclk, intel_clock_t *clock)
481{
482 clock->m = clock->m1 * clock->m2;
483 clock->p = clock->p1 * clock->p2;
484 if (WARN_ON(clock->n == 0 || clock->p == 0))
485 return;
486 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
487 clock->n << 22);
488 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
489}
490
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800491#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800492/**
493 * Returns whether the given set of divisors are valid for a given refclk with
494 * the given connectors.
495 */
496
Chris Wilson1b894b52010-12-14 20:04:54 +0000497static bool intel_PLL_is_valid(struct drm_device *dev,
498 const intel_limit_t *limit,
499 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800500{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300501 if (clock->n < limit->n.min || limit->n.max < clock->n)
502 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800503 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400504 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800505 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400506 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400508 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300509
510 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
511 if (clock->m1 <= clock->m2)
512 INTELPllInvalid("m1 <= m2\n");
513
514 if (!IS_VALLEYVIEW(dev)) {
515 if (clock->p < limit->p.min || limit->p.max < clock->p)
516 INTELPllInvalid("p out of range\n");
517 if (clock->m < limit->m.min || limit->m.max < clock->m)
518 INTELPllInvalid("m out of range\n");
519 }
520
Jesse Barnes79e53942008-11-07 14:24:08 -0800521 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400522 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800523 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
524 * connector, etc., rather than just a single range.
525 */
526 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400527 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800528
529 return true;
530}
531
Ma Lingd4906092009-03-18 20:13:27 +0800532static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200533i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800534 int target, int refclk, intel_clock_t *match_clock,
535 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800536{
537 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800538 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800539 int err = target;
540
Daniel Vettera210b022012-11-26 17:22:08 +0100541 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800542 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100543 * For LVDS just rely on its current settings for dual-channel.
544 * We haven't figured out how to reliably set up different
545 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800546 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100547 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800548 clock.p2 = limit->p2.p2_fast;
549 else
550 clock.p2 = limit->p2.p2_slow;
551 } else {
552 if (target < limit->p2.dot_limit)
553 clock.p2 = limit->p2.p2_slow;
554 else
555 clock.p2 = limit->p2.p2_fast;
556 }
557
Akshay Joshi0206e352011-08-16 15:34:10 -0400558 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800559
Zhao Yakui42158662009-11-20 11:24:18 +0800560 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
561 clock.m1++) {
562 for (clock.m2 = limit->m2.min;
563 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200564 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800565 break;
566 for (clock.n = limit->n.min;
567 clock.n <= limit->n.max; clock.n++) {
568 for (clock.p1 = limit->p1.min;
569 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800570 int this_err;
571
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200572 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000573 if (!intel_PLL_is_valid(dev, limit,
574 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800575 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800576 if (match_clock &&
577 clock.p != match_clock->p)
578 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800579
580 this_err = abs(clock.dot - target);
581 if (this_err < err) {
582 *best_clock = clock;
583 err = this_err;
584 }
585 }
586 }
587 }
588 }
589
590 return (err != target);
591}
592
Ma Lingd4906092009-03-18 20:13:27 +0800593static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200594pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
595 int target, int refclk, intel_clock_t *match_clock,
596 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200597{
598 struct drm_device *dev = crtc->dev;
599 intel_clock_t clock;
600 int err = target;
601
602 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
603 /*
604 * For LVDS just rely on its current settings for dual-channel.
605 * We haven't figured out how to reliably set up different
606 * single/dual channel state, if we even can.
607 */
608 if (intel_is_dual_link_lvds(dev))
609 clock.p2 = limit->p2.p2_fast;
610 else
611 clock.p2 = limit->p2.p2_slow;
612 } else {
613 if (target < limit->p2.dot_limit)
614 clock.p2 = limit->p2.p2_slow;
615 else
616 clock.p2 = limit->p2.p2_fast;
617 }
618
619 memset(best_clock, 0, sizeof(*best_clock));
620
621 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
622 clock.m1++) {
623 for (clock.m2 = limit->m2.min;
624 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200625 for (clock.n = limit->n.min;
626 clock.n <= limit->n.max; clock.n++) {
627 for (clock.p1 = limit->p1.min;
628 clock.p1 <= limit->p1.max; clock.p1++) {
629 int this_err;
630
631 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800632 if (!intel_PLL_is_valid(dev, limit,
633 &clock))
634 continue;
635 if (match_clock &&
636 clock.p != match_clock->p)
637 continue;
638
639 this_err = abs(clock.dot - target);
640 if (this_err < err) {
641 *best_clock = clock;
642 err = this_err;
643 }
644 }
645 }
646 }
647 }
648
649 return (err != target);
650}
651
Ma Lingd4906092009-03-18 20:13:27 +0800652static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200653g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
654 int target, int refclk, intel_clock_t *match_clock,
655 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800656{
657 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800658 intel_clock_t clock;
659 int max_n;
660 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400661 /* approximately equals target * 0.00585 */
662 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800663 found = false;
664
665 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100666 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800667 clock.p2 = limit->p2.p2_fast;
668 else
669 clock.p2 = limit->p2.p2_slow;
670 } else {
671 if (target < limit->p2.dot_limit)
672 clock.p2 = limit->p2.p2_slow;
673 else
674 clock.p2 = limit->p2.p2_fast;
675 }
676
677 memset(best_clock, 0, sizeof(*best_clock));
678 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200679 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800680 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200681 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800682 for (clock.m1 = limit->m1.max;
683 clock.m1 >= limit->m1.min; clock.m1--) {
684 for (clock.m2 = limit->m2.max;
685 clock.m2 >= limit->m2.min; clock.m2--) {
686 for (clock.p1 = limit->p1.max;
687 clock.p1 >= limit->p1.min; clock.p1--) {
688 int this_err;
689
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200690 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000691 if (!intel_PLL_is_valid(dev, limit,
692 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800693 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000694
695 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800696 if (this_err < err_most) {
697 *best_clock = clock;
698 err_most = this_err;
699 max_n = clock.n;
700 found = true;
701 }
702 }
703 }
704 }
705 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800706 return found;
707}
Ma Lingd4906092009-03-18 20:13:27 +0800708
Zhenyu Wang2c072452009-06-05 15:38:42 +0800709static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200710vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
711 int target, int refclk, intel_clock_t *match_clock,
712 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700713{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300714 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300715 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300716 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300717 /* min update 19.2 MHz */
718 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300719 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700720
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300721 target *= 5; /* fast clock */
722
723 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700724
725 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300726 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300727 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300728 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300729 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300730 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700731 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300732 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300733 unsigned int ppm, diff;
734
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300735 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
736 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300737
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300738 vlv_clock(refclk, &clock);
739
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300740 if (!intel_PLL_is_valid(dev, limit,
741 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300742 continue;
743
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300744 diff = abs(clock.dot - target);
745 ppm = div_u64(1000000ULL * diff, target);
746
747 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300748 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300749 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300750 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300751 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300752
Ville Syrjäläc6861222013-09-24 21:26:21 +0300753 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300754 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300755 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300756 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700757 }
758 }
759 }
760 }
761 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700762
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300763 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700764}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700765
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300766static bool
767chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
768 int target, int refclk, intel_clock_t *match_clock,
769 intel_clock_t *best_clock)
770{
771 struct drm_device *dev = crtc->dev;
772 intel_clock_t clock;
773 uint64_t m2;
774 int found = false;
775
776 memset(best_clock, 0, sizeof(*best_clock));
777
778 /*
779 * Based on hardware doc, the n always set to 1, and m1 always
780 * set to 2. If requires to support 200Mhz refclk, we need to
781 * revisit this because n may not 1 anymore.
782 */
783 clock.n = 1, clock.m1 = 2;
784 target *= 5; /* fast clock */
785
786 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
787 for (clock.p2 = limit->p2.p2_fast;
788 clock.p2 >= limit->p2.p2_slow;
789 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
790
791 clock.p = clock.p1 * clock.p2;
792
793 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
794 clock.n) << 22, refclk * clock.m1);
795
796 if (m2 > INT_MAX/clock.m1)
797 continue;
798
799 clock.m2 = m2;
800
801 chv_clock(refclk, &clock);
802
803 if (!intel_PLL_is_valid(dev, limit, &clock))
804 continue;
805
806 /* based on hardware requirement, prefer bigger p
807 */
808 if (clock.p > best_clock->p) {
809 *best_clock = clock;
810 found = true;
811 }
812 }
813 }
814
815 return found;
816}
817
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300818bool intel_crtc_active(struct drm_crtc *crtc)
819{
820 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
821
822 /* Be paranoid as we can arrive here with only partial
823 * state retrieved from the hardware during setup.
824 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100825 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300826 * as Haswell has gained clock readout/fastboot support.
827 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000828 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300829 * properly reconstruct framebuffers.
830 */
Matt Roperf4510a22014-04-01 15:22:40 -0700831 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100832 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300833}
834
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200835enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
836 enum pipe pipe)
837{
838 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
839 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
840
Daniel Vetter3b117c82013-04-17 20:15:07 +0200841 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200842}
843
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200844static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300845{
846 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200847 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300848
849 frame = I915_READ(frame_reg);
850
851 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
Jesse Barnes93937072014-04-04 16:12:09 -0700852 WARN(1, "vblank wait timed out\n");
Paulo Zanonia928d532012-05-04 17:18:15 -0300853}
854
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700855/**
856 * intel_wait_for_vblank - wait for vblank on a given pipe
857 * @dev: drm device
858 * @pipe: pipe to wait for
859 *
860 * Wait for vblank to occur on a given pipe. Needed for various bits of
861 * mode setting code.
862 */
863void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800864{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700865 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800866 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700867
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200868 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
869 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300870 return;
871 }
872
Chris Wilson300387c2010-09-05 20:25:43 +0100873 /* Clear existing vblank status. Note this will clear any other
874 * sticky status fields as well.
875 *
876 * This races with i915_driver_irq_handler() with the result
877 * that either function could miss a vblank event. Here it is not
878 * fatal, as we will either wait upon the next vblank interrupt or
879 * timeout. Generally speaking intel_wait_for_vblank() is only
880 * called during modeset at which time the GPU should be idle and
881 * should *not* be performing page flips and thus not waiting on
882 * vblanks...
883 * Currently, the result of us stealing a vblank from the irq
884 * handler is that a single frame will be skipped during swapbuffers.
885 */
886 I915_WRITE(pipestat_reg,
887 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
888
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700889 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100890 if (wait_for(I915_READ(pipestat_reg) &
891 PIPE_VBLANK_INTERRUPT_STATUS,
892 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700893 DRM_DEBUG_KMS("vblank wait timed out\n");
894}
895
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300896static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
897{
898 struct drm_i915_private *dev_priv = dev->dev_private;
899 u32 reg = PIPEDSL(pipe);
900 u32 line1, line2;
901 u32 line_mask;
902
903 if (IS_GEN2(dev))
904 line_mask = DSL_LINEMASK_GEN2;
905 else
906 line_mask = DSL_LINEMASK_GEN3;
907
908 line1 = I915_READ(reg) & line_mask;
909 mdelay(5);
910 line2 = I915_READ(reg) & line_mask;
911
912 return line1 == line2;
913}
914
Keith Packardab7ad7f2010-10-03 00:33:06 -0700915/*
916 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700917 * @dev: drm device
918 * @pipe: pipe to wait for
919 *
920 * After disabling a pipe, we can't wait for vblank in the usual way,
921 * spinning on the vblank interrupt status bit, since we won't actually
922 * see an interrupt when the pipe is disabled.
923 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700924 * On Gen4 and above:
925 * wait for the pipe register state bit to turn off
926 *
927 * Otherwise:
928 * wait for the display line value to settle (it usually
929 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100930 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700931 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100932void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700933{
934 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200935 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
936 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700937
Keith Packardab7ad7f2010-10-03 00:33:06 -0700938 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200939 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700940
Keith Packardab7ad7f2010-10-03 00:33:06 -0700941 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100942 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
943 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200944 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700945 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700946 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300947 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200948 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700949 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800950}
951
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000952/*
953 * ibx_digital_port_connected - is the specified port connected?
954 * @dev_priv: i915 private structure
955 * @port: the port to test
956 *
957 * Returns true if @port is connected, false otherwise.
958 */
959bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
960 struct intel_digital_port *port)
961{
962 u32 bit;
963
Damien Lespiauc36346e2012-12-13 16:09:03 +0000964 if (HAS_PCH_IBX(dev_priv->dev)) {
965 switch(port->port) {
966 case PORT_B:
967 bit = SDE_PORTB_HOTPLUG;
968 break;
969 case PORT_C:
970 bit = SDE_PORTC_HOTPLUG;
971 break;
972 case PORT_D:
973 bit = SDE_PORTD_HOTPLUG;
974 break;
975 default:
976 return true;
977 }
978 } else {
979 switch(port->port) {
980 case PORT_B:
981 bit = SDE_PORTB_HOTPLUG_CPT;
982 break;
983 case PORT_C:
984 bit = SDE_PORTC_HOTPLUG_CPT;
985 break;
986 case PORT_D:
987 bit = SDE_PORTD_HOTPLUG_CPT;
988 break;
989 default:
990 return true;
991 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000992 }
993
994 return I915_READ(SDEISR) & bit;
995}
996
Jesse Barnesb24e7172011-01-04 15:09:30 -0800997static const char *state_string(bool enabled)
998{
999 return enabled ? "on" : "off";
1000}
1001
1002/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001003void assert_pll(struct drm_i915_private *dev_priv,
1004 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001005{
1006 int reg;
1007 u32 val;
1008 bool cur_state;
1009
1010 reg = DPLL(pipe);
1011 val = I915_READ(reg);
1012 cur_state = !!(val & DPLL_VCO_ENABLE);
1013 WARN(cur_state != state,
1014 "PLL state assertion failure (expected %s, current %s)\n",
1015 state_string(state), state_string(cur_state));
1016}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001017
Jani Nikula23538ef2013-08-27 15:12:22 +03001018/* XXX: the dsi pll is shared between MIPI DSI ports */
1019static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1020{
1021 u32 val;
1022 bool cur_state;
1023
1024 mutex_lock(&dev_priv->dpio_lock);
1025 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1026 mutex_unlock(&dev_priv->dpio_lock);
1027
1028 cur_state = val & DSI_PLL_VCO_EN;
1029 WARN(cur_state != state,
1030 "DSI PLL state assertion failure (expected %s, current %s)\n",
1031 state_string(state), state_string(cur_state));
1032}
1033#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1034#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1035
Daniel Vetter55607e82013-06-16 21:42:39 +02001036struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001037intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001038{
Daniel Vettere2b78262013-06-07 23:10:03 +02001039 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1040
Daniel Vettera43f6e02013-06-07 23:10:32 +02001041 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001042 return NULL;
1043
Daniel Vettera43f6e02013-06-07 23:10:32 +02001044 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001045}
1046
Jesse Barnesb24e7172011-01-04 15:09:30 -08001047/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001048void assert_shared_dpll(struct drm_i915_private *dev_priv,
1049 struct intel_shared_dpll *pll,
1050 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001051{
Jesse Barnes040484a2011-01-03 12:14:26 -08001052 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001053 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001054
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001055 if (HAS_PCH_LPT(dev_priv->dev)) {
1056 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1057 return;
1058 }
1059
Chris Wilson92b27b02012-05-20 18:10:50 +01001060 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001061 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001062 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001063
Daniel Vetter53589012013-06-05 13:34:16 +02001064 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001065 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001066 "%s assertion failure (expected %s, current %s)\n",
1067 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001068}
Jesse Barnes040484a2011-01-03 12:14:26 -08001069
1070static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1071 enum pipe pipe, bool state)
1072{
1073 int reg;
1074 u32 val;
1075 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001076 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1077 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001078
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001079 if (HAS_DDI(dev_priv->dev)) {
1080 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001081 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001082 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001083 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001084 } else {
1085 reg = FDI_TX_CTL(pipe);
1086 val = I915_READ(reg);
1087 cur_state = !!(val & FDI_TX_ENABLE);
1088 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001089 WARN(cur_state != state,
1090 "FDI TX state assertion failure (expected %s, current %s)\n",
1091 state_string(state), state_string(cur_state));
1092}
1093#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1094#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1095
1096static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1097 enum pipe pipe, bool state)
1098{
1099 int reg;
1100 u32 val;
1101 bool cur_state;
1102
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001103 reg = FDI_RX_CTL(pipe);
1104 val = I915_READ(reg);
1105 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001106 WARN(cur_state != state,
1107 "FDI RX state assertion failure (expected %s, current %s)\n",
1108 state_string(state), state_string(cur_state));
1109}
1110#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1111#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1112
1113static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1114 enum pipe pipe)
1115{
1116 int reg;
1117 u32 val;
1118
1119 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001120 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001121 return;
1122
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001123 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001124 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001125 return;
1126
Jesse Barnes040484a2011-01-03 12:14:26 -08001127 reg = FDI_TX_CTL(pipe);
1128 val = I915_READ(reg);
1129 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1130}
1131
Daniel Vetter55607e82013-06-16 21:42:39 +02001132void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1133 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001134{
1135 int reg;
1136 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001137 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001138
1139 reg = FDI_RX_CTL(pipe);
1140 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001141 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1142 WARN(cur_state != state,
1143 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1144 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001145}
1146
Jesse Barnesea0760c2011-01-04 15:09:32 -08001147static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1148 enum pipe pipe)
1149{
1150 int pp_reg, lvds_reg;
1151 u32 val;
1152 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001153 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001154
1155 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1156 pp_reg = PCH_PP_CONTROL;
1157 lvds_reg = PCH_LVDS;
1158 } else {
1159 pp_reg = PP_CONTROL;
1160 lvds_reg = LVDS;
1161 }
1162
1163 val = I915_READ(pp_reg);
1164 if (!(val & PANEL_POWER_ON) ||
1165 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1166 locked = false;
1167
1168 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1169 panel_pipe = PIPE_B;
1170
1171 WARN(panel_pipe == pipe && locked,
1172 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001173 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001174}
1175
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001176static void assert_cursor(struct drm_i915_private *dev_priv,
1177 enum pipe pipe, bool state)
1178{
1179 struct drm_device *dev = dev_priv->dev;
1180 bool cur_state;
1181
Paulo Zanonid9d82082014-02-27 16:30:56 -03001182 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001183 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001184 else if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001185 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001186 else
1187 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001188
1189 WARN(cur_state != state,
1190 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1191 pipe_name(pipe), state_string(state), state_string(cur_state));
1192}
1193#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1194#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1195
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001196void assert_pipe(struct drm_i915_private *dev_priv,
1197 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001198{
1199 int reg;
1200 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001201 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001202 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1203 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001204
Daniel Vetter8e636782012-01-22 01:36:48 +01001205 /* if we need the pipe A quirk it must be always on */
1206 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1207 state = true;
1208
Imre Deakda7e29b2014-02-18 00:02:02 +02001209 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001210 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001211 cur_state = false;
1212 } else {
1213 reg = PIPECONF(cpu_transcoder);
1214 val = I915_READ(reg);
1215 cur_state = !!(val & PIPECONF_ENABLE);
1216 }
1217
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001218 WARN(cur_state != state,
1219 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001220 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001221}
1222
Chris Wilson931872f2012-01-16 23:01:13 +00001223static void assert_plane(struct drm_i915_private *dev_priv,
1224 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001225{
1226 int reg;
1227 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001228 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001229
1230 reg = DSPCNTR(plane);
1231 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001232 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1233 WARN(cur_state != state,
1234 "plane %c assertion failure (expected %s, current %s)\n",
1235 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001236}
1237
Chris Wilson931872f2012-01-16 23:01:13 +00001238#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1239#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1240
Jesse Barnesb24e7172011-01-04 15:09:30 -08001241static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1242 enum pipe pipe)
1243{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001244 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001245 int reg, i;
1246 u32 val;
1247 int cur_pipe;
1248
Ville Syrjälä653e1022013-06-04 13:49:05 +03001249 /* Primary planes are fixed to pipes on gen4+ */
1250 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001251 reg = DSPCNTR(pipe);
1252 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001253 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001254 "plane %c assertion failure, should be disabled but not\n",
1255 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001256 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001257 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001258
Jesse Barnesb24e7172011-01-04 15:09:30 -08001259 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001260 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001261 reg = DSPCNTR(i);
1262 val = I915_READ(reg);
1263 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1264 DISPPLANE_SEL_PIPE_SHIFT;
1265 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001266 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1267 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001268 }
1269}
1270
Jesse Barnes19332d72013-03-28 09:55:38 -07001271static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1272 enum pipe pipe)
1273{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001274 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001275 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001276 u32 val;
1277
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001278 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001279 for_each_sprite(pipe, sprite) {
1280 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001281 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001282 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001283 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001284 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001285 }
1286 } else if (INTEL_INFO(dev)->gen >= 7) {
1287 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001288 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001289 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001290 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001291 plane_name(pipe), pipe_name(pipe));
1292 } else if (INTEL_INFO(dev)->gen >= 5) {
1293 reg = DVSCNTR(pipe);
1294 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001295 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001296 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1297 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001298 }
1299}
1300
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001301static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001302{
1303 u32 val;
1304 bool enabled;
1305
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001306 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001307
Jesse Barnes92f25842011-01-04 15:09:34 -08001308 val = I915_READ(PCH_DREF_CONTROL);
1309 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1310 DREF_SUPERSPREAD_SOURCE_MASK));
1311 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1312}
1313
Daniel Vetterab9412b2013-05-03 11:49:46 +02001314static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1315 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001316{
1317 int reg;
1318 u32 val;
1319 bool enabled;
1320
Daniel Vetterab9412b2013-05-03 11:49:46 +02001321 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001322 val = I915_READ(reg);
1323 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001324 WARN(enabled,
1325 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1326 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001327}
1328
Keith Packard4e634382011-08-06 10:39:45 -07001329static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1330 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001331{
1332 if ((val & DP_PORT_EN) == 0)
1333 return false;
1334
1335 if (HAS_PCH_CPT(dev_priv->dev)) {
1336 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1337 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1338 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1339 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001340 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1341 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1342 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001343 } else {
1344 if ((val & DP_PIPE_MASK) != (pipe << 30))
1345 return false;
1346 }
1347 return true;
1348}
1349
Keith Packard1519b992011-08-06 10:35:34 -07001350static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1351 enum pipe pipe, u32 val)
1352{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001353 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001354 return false;
1355
1356 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001357 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001358 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001359 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1360 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1361 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001362 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001363 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001364 return false;
1365 }
1366 return true;
1367}
1368
1369static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1370 enum pipe pipe, u32 val)
1371{
1372 if ((val & LVDS_PORT_EN) == 0)
1373 return false;
1374
1375 if (HAS_PCH_CPT(dev_priv->dev)) {
1376 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1377 return false;
1378 } else {
1379 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1380 return false;
1381 }
1382 return true;
1383}
1384
1385static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1386 enum pipe pipe, u32 val)
1387{
1388 if ((val & ADPA_DAC_ENABLE) == 0)
1389 return false;
1390 if (HAS_PCH_CPT(dev_priv->dev)) {
1391 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1392 return false;
1393 } else {
1394 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1395 return false;
1396 }
1397 return true;
1398}
1399
Jesse Barnes291906f2011-02-02 12:28:03 -08001400static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001401 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001402{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001403 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001404 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001405 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001406 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001407
Daniel Vetter75c5da22012-09-10 21:58:29 +02001408 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1409 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001410 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001411}
1412
1413static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1414 enum pipe pipe, int reg)
1415{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001416 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001417 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001418 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001419 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001420
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001421 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001422 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001423 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001424}
1425
1426static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1427 enum pipe pipe)
1428{
1429 int reg;
1430 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001431
Keith Packardf0575e92011-07-25 22:12:43 -07001432 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1433 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1434 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001435
1436 reg = PCH_ADPA;
1437 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001438 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001439 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001440 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001441
1442 reg = PCH_LVDS;
1443 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001444 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001445 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001446 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001447
Paulo Zanonie2debe92013-02-18 19:00:27 -03001448 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1449 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1450 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001451}
1452
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001453static void intel_init_dpio(struct drm_device *dev)
1454{
1455 struct drm_i915_private *dev_priv = dev->dev_private;
1456
1457 if (!IS_VALLEYVIEW(dev))
1458 return;
1459
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001460 /*
1461 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1462 * CHV x1 PHY (DP/HDMI D)
1463 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1464 */
1465 if (IS_CHERRYVIEW(dev)) {
1466 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1467 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1468 } else {
1469 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1470 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001471}
1472
1473static void intel_reset_dpio(struct drm_device *dev)
1474{
1475 struct drm_i915_private *dev_priv = dev->dev_private;
1476
1477 if (!IS_VALLEYVIEW(dev))
1478 return;
1479
Imre Deake5cbfbf2014-01-09 17:08:16 +02001480 /*
1481 * Enable the CRI clock source so we can get at the display and the
1482 * reference clock for VGA hotplug / manual detection.
1483 */
Imre Deak404faab2014-01-09 17:08:15 +02001484 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
Imre Deake5cbfbf2014-01-09 17:08:16 +02001485 DPLL_REFA_CLK_ENABLE_VLV |
Imre Deak404faab2014-01-09 17:08:15 +02001486 DPLL_INTEGRATED_CRI_CLK_VLV);
1487
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001488 if (IS_CHERRYVIEW(dev)) {
1489 enum dpio_phy phy;
1490 u32 val;
1491
1492 for (phy = DPIO_PHY0; phy < I915_NUM_PHYS_VLV; phy++) {
1493 /* Poll for phypwrgood signal */
1494 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) &
1495 PHY_POWERGOOD(phy), 1))
1496 DRM_ERROR("Display PHY %d is not power up\n", phy);
1497
1498 /*
1499 * Deassert common lane reset for PHY.
1500 *
1501 * This should only be done on init and resume from S3
1502 * with both PLLs disabled, or we risk losing DPIO and
1503 * PLL synchronization.
1504 */
1505 val = I915_READ(DISPLAY_PHY_CONTROL);
1506 I915_WRITE(DISPLAY_PHY_CONTROL,
1507 PHY_COM_LANE_RESET_DEASSERT(phy, val));
1508 }
1509
1510 } else {
1511 /*
1512 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1513 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1514 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1515 * b. The other bits such as sfr settings / modesel may all
1516 * be set to 0.
1517 *
1518 * This should only be done on init and resume from S3 with
1519 * both PLLs disabled, or we risk losing DPIO and PLL
1520 * synchronization.
1521 */
1522 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1523 }
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001524}
1525
Daniel Vetter426115c2013-07-11 22:13:42 +02001526static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001527{
Daniel Vetter426115c2013-07-11 22:13:42 +02001528 struct drm_device *dev = crtc->base.dev;
1529 struct drm_i915_private *dev_priv = dev->dev_private;
1530 int reg = DPLL(crtc->pipe);
1531 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001532
Daniel Vetter426115c2013-07-11 22:13:42 +02001533 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001534
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001535 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001536 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1537
1538 /* PLL is protected by panel, make sure we can write it */
1539 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001540 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001541
Daniel Vetter426115c2013-07-11 22:13:42 +02001542 I915_WRITE(reg, dpll);
1543 POSTING_READ(reg);
1544 udelay(150);
1545
1546 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1547 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1548
1549 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1550 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001551
1552 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001553 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001554 POSTING_READ(reg);
1555 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001556 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001557 POSTING_READ(reg);
1558 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001559 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001560 POSTING_READ(reg);
1561 udelay(150); /* wait for warmup */
1562}
1563
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001564static void chv_enable_pll(struct intel_crtc *crtc)
1565{
1566 struct drm_device *dev = crtc->base.dev;
1567 struct drm_i915_private *dev_priv = dev->dev_private;
1568 int pipe = crtc->pipe;
1569 enum dpio_channel port = vlv_pipe_to_channel(pipe);
1570 int dpll = DPLL(crtc->pipe);
1571 u32 tmp;
1572
1573 assert_pipe_disabled(dev_priv, crtc->pipe);
1574
1575 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1576
1577 mutex_lock(&dev_priv->dpio_lock);
1578
1579 /* Enable back the 10bit clock to display controller */
1580 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1581 tmp |= DPIO_DCLKP_EN;
1582 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1583
1584 /*
1585 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1586 */
1587 udelay(1);
1588
1589 /* Enable PLL */
1590 tmp = I915_READ(dpll);
1591 tmp |= DPLL_VCO_ENABLE;
1592 I915_WRITE(dpll, tmp);
1593
1594 /* Check PLL is locked */
1595 if (wait_for(((I915_READ(dpll) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1596 DRM_ERROR("PLL %d failed to lock\n", pipe);
1597
1598 /* Deassert soft data lane reset*/
1599 tmp = vlv_dpio_read(dev_priv, pipe, VLV_PCS_DW0(port));
1600 tmp |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1601 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), tmp);
1602
1603
1604 mutex_unlock(&dev_priv->dpio_lock);
1605}
1606
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001607static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001608{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001609 struct drm_device *dev = crtc->base.dev;
1610 struct drm_i915_private *dev_priv = dev->dev_private;
1611 int reg = DPLL(crtc->pipe);
1612 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001613
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001614 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001615
1616 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001617 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001618
1619 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001620 if (IS_MOBILE(dev) && !IS_I830(dev))
1621 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001622
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001623 I915_WRITE(reg, dpll);
1624
1625 /* Wait for the clocks to stabilize. */
1626 POSTING_READ(reg);
1627 udelay(150);
1628
1629 if (INTEL_INFO(dev)->gen >= 4) {
1630 I915_WRITE(DPLL_MD(crtc->pipe),
1631 crtc->config.dpll_hw_state.dpll_md);
1632 } else {
1633 /* The pixel multiplier can only be updated once the
1634 * DPLL is enabled and the clocks are stable.
1635 *
1636 * So write it again.
1637 */
1638 I915_WRITE(reg, dpll);
1639 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001640
1641 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001642 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001643 POSTING_READ(reg);
1644 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001645 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001646 POSTING_READ(reg);
1647 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001648 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001649 POSTING_READ(reg);
1650 udelay(150); /* wait for warmup */
1651}
1652
1653/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001654 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001655 * @dev_priv: i915 private structure
1656 * @pipe: pipe PLL to disable
1657 *
1658 * Disable the PLL for @pipe, making sure the pipe is off first.
1659 *
1660 * Note! This is for pre-ILK only.
1661 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001662static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001663{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001664 /* Don't disable pipe A or pipe A PLLs if needed */
1665 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1666 return;
1667
1668 /* Make sure the pipe isn't still relying on us */
1669 assert_pipe_disabled(dev_priv, pipe);
1670
Daniel Vetter50b44a42013-06-05 13:34:33 +02001671 I915_WRITE(DPLL(pipe), 0);
1672 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001673}
1674
Jesse Barnesf6071162013-10-01 10:41:38 -07001675static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1676{
1677 u32 val = 0;
1678
1679 /* Make sure the pipe isn't still relying on us */
1680 assert_pipe_disabled(dev_priv, pipe);
1681
Imre Deake5cbfbf2014-01-09 17:08:16 +02001682 /*
1683 * Leave integrated clock source and reference clock enabled for pipe B.
1684 * The latter is needed for VGA hotplug / manual detection.
1685 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001686 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001687 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001688 I915_WRITE(DPLL(pipe), val);
1689 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001690
1691}
1692
1693static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1694{
1695 int dpll = DPLL(pipe);
1696 u32 val;
1697
1698 /* Set PLL en = 0 */
1699 val = I915_READ(dpll);
1700 val &= ~DPLL_VCO_ENABLE;
1701 I915_WRITE(dpll, val);
1702
Jesse Barnesf6071162013-10-01 10:41:38 -07001703}
1704
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001705void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1706 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001707{
1708 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001709 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001710
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001711 switch (dport->port) {
1712 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001713 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001714 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001715 break;
1716 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001717 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001718 dpll_reg = DPLL(0);
1719 break;
1720 case PORT_D:
1721 port_mask = DPLL_PORTD_READY_MASK;
1722 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001723 break;
1724 default:
1725 BUG();
1726 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001727
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001728 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001729 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001730 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001731}
1732
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001733/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001734 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001735 * @dev_priv: i915 private structure
1736 * @pipe: pipe PLL to enable
1737 *
1738 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1739 * drives the transcoder clock.
1740 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001741static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001742{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001743 struct drm_device *dev = crtc->base.dev;
1744 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001745 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001746
Chris Wilson48da64a2012-05-13 20:16:12 +01001747 /* PCH PLLs only available on ILK, SNB and IVB */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001748 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001749 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001750 return;
1751
1752 if (WARN_ON(pll->refcount == 0))
1753 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001754
Daniel Vetter46edb022013-06-05 13:34:12 +02001755 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1756 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001757 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001758
Daniel Vettercdbd2312013-06-05 13:34:03 +02001759 if (pll->active++) {
1760 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001761 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001762 return;
1763 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001764 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001765
Daniel Vetter46edb022013-06-05 13:34:12 +02001766 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001767 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001768 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001769}
1770
Daniel Vettere2b78262013-06-07 23:10:03 +02001771static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001772{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001773 struct drm_device *dev = crtc->base.dev;
1774 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001775 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001776
Jesse Barnes92f25842011-01-04 15:09:34 -08001777 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001778 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001779 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001780 return;
1781
Chris Wilson48da64a2012-05-13 20:16:12 +01001782 if (WARN_ON(pll->refcount == 0))
1783 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001784
Daniel Vetter46edb022013-06-05 13:34:12 +02001785 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1786 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001787 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001788
Chris Wilson48da64a2012-05-13 20:16:12 +01001789 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001790 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001791 return;
1792 }
1793
Daniel Vettere9d69442013-06-05 13:34:15 +02001794 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001795 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001796 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001797 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001798
Daniel Vetter46edb022013-06-05 13:34:12 +02001799 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001800 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001801 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001802}
1803
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001804static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1805 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001806{
Daniel Vetter23670b322012-11-01 09:15:30 +01001807 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001808 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001809 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001810 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001811
1812 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001813 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001814
1815 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001816 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001817 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001818
1819 /* FDI must be feeding us bits for PCH ports */
1820 assert_fdi_tx_enabled(dev_priv, pipe);
1821 assert_fdi_rx_enabled(dev_priv, pipe);
1822
Daniel Vetter23670b322012-11-01 09:15:30 +01001823 if (HAS_PCH_CPT(dev)) {
1824 /* Workaround: Set the timing override bit before enabling the
1825 * pch transcoder. */
1826 reg = TRANS_CHICKEN2(pipe);
1827 val = I915_READ(reg);
1828 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1829 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001830 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001831
Daniel Vetterab9412b2013-05-03 11:49:46 +02001832 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001833 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001834 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001835
1836 if (HAS_PCH_IBX(dev_priv->dev)) {
1837 /*
1838 * make the BPC in transcoder be consistent with
1839 * that in pipeconf reg.
1840 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001841 val &= ~PIPECONF_BPC_MASK;
1842 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001843 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001844
1845 val &= ~TRANS_INTERLACE_MASK;
1846 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001847 if (HAS_PCH_IBX(dev_priv->dev) &&
1848 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1849 val |= TRANS_LEGACY_INTERLACED_ILK;
1850 else
1851 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001852 else
1853 val |= TRANS_PROGRESSIVE;
1854
Jesse Barnes040484a2011-01-03 12:14:26 -08001855 I915_WRITE(reg, val | TRANS_ENABLE);
1856 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001857 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001858}
1859
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001860static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001861 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001862{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001863 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001864
1865 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001866 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001867
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001868 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001869 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001870 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001871
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001872 /* Workaround: set timing override bit. */
1873 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001874 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001875 I915_WRITE(_TRANSA_CHICKEN2, val);
1876
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001877 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001878 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001879
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001880 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1881 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001882 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001883 else
1884 val |= TRANS_PROGRESSIVE;
1885
Daniel Vetterab9412b2013-05-03 11:49:46 +02001886 I915_WRITE(LPT_TRANSCONF, val);
1887 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001888 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001889}
1890
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001891static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1892 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001893{
Daniel Vetter23670b322012-11-01 09:15:30 +01001894 struct drm_device *dev = dev_priv->dev;
1895 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001896
1897 /* FDI relies on the transcoder */
1898 assert_fdi_tx_disabled(dev_priv, pipe);
1899 assert_fdi_rx_disabled(dev_priv, pipe);
1900
Jesse Barnes291906f2011-02-02 12:28:03 -08001901 /* Ports must be off as well */
1902 assert_pch_ports_disabled(dev_priv, pipe);
1903
Daniel Vetterab9412b2013-05-03 11:49:46 +02001904 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001905 val = I915_READ(reg);
1906 val &= ~TRANS_ENABLE;
1907 I915_WRITE(reg, val);
1908 /* wait for PCH transcoder off, transcoder state */
1909 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001910 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001911
1912 if (!HAS_PCH_IBX(dev)) {
1913 /* Workaround: Clear the timing override chicken bit again. */
1914 reg = TRANS_CHICKEN2(pipe);
1915 val = I915_READ(reg);
1916 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1917 I915_WRITE(reg, val);
1918 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001919}
1920
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001921static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001922{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001923 u32 val;
1924
Daniel Vetterab9412b2013-05-03 11:49:46 +02001925 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001926 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001927 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001928 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001929 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001930 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001931
1932 /* Workaround: clear timing override bit. */
1933 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001934 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001935 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001936}
1937
1938/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001939 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001940 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001941 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001942 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001943 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001944 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001945static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001946{
Paulo Zanoni03722642014-01-17 13:51:09 -02001947 struct drm_device *dev = crtc->base.dev;
1948 struct drm_i915_private *dev_priv = dev->dev_private;
1949 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001950 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1951 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001952 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001953 int reg;
1954 u32 val;
1955
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001956 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001957 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001958 assert_sprites_disabled(dev_priv, pipe);
1959
Paulo Zanoni681e5812012-12-06 11:12:38 -02001960 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001961 pch_transcoder = TRANSCODER_A;
1962 else
1963 pch_transcoder = pipe;
1964
Jesse Barnesb24e7172011-01-04 15:09:30 -08001965 /*
1966 * A pipe without a PLL won't actually be able to drive bits from
1967 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1968 * need the check.
1969 */
1970 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02001971 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001972 assert_dsi_pll_enabled(dev_priv);
1973 else
1974 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001975 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02001976 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001977 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001978 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001979 assert_fdi_tx_pll_enabled(dev_priv,
1980 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001981 }
1982 /* FIXME: assert CPU port conditions for SNB+ */
1983 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001984
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001985 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001986 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001987 if (val & PIPECONF_ENABLE) {
1988 WARN_ON(!(pipe == PIPE_A &&
1989 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00001990 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001991 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001992
1993 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001994 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001995}
1996
1997/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001998 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001999 * @dev_priv: i915 private structure
2000 * @pipe: pipe to disable
2001 *
2002 * Disable @pipe, making sure that various hardware specific requirements
2003 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
2004 *
2005 * @pipe should be %PIPE_A or %PIPE_B.
2006 *
2007 * Will wait until the pipe has shut down before returning.
2008 */
2009static void intel_disable_pipe(struct drm_i915_private *dev_priv,
2010 enum pipe pipe)
2011{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002012 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2013 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002014 int reg;
2015 u32 val;
2016
2017 /*
2018 * Make sure planes won't keep trying to pump pixels to us,
2019 * or we might hang the display.
2020 */
2021 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002022 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002023 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002024
2025 /* Don't disable pipe A or pipe A PLLs if needed */
2026 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2027 return;
2028
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002029 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002030 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002031 if ((val & PIPECONF_ENABLE) == 0)
2032 return;
2033
2034 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002035 intel_wait_for_pipe_off(dev_priv->dev, pipe);
2036}
2037
Keith Packardd74362c2011-07-28 14:47:14 -07002038/*
2039 * Plane regs are double buffered, going from enabled->disabled needs a
2040 * trigger in order to latch. The display address reg provides this.
2041 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002042void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2043 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002044{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002045 struct drm_device *dev = dev_priv->dev;
2046 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002047
2048 I915_WRITE(reg, I915_READ(reg));
2049 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002050}
2051
Jesse Barnesb24e7172011-01-04 15:09:30 -08002052/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002053 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002054 * @dev_priv: i915 private structure
2055 * @plane: plane to enable
2056 * @pipe: pipe being fed
2057 *
2058 * Enable @plane on @pipe, making sure that @pipe is running first.
2059 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002060static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
2061 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002062{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002063 struct intel_crtc *intel_crtc =
2064 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002065 int reg;
2066 u32 val;
2067
2068 /* If the pipe isn't enabled, we can't pump pixels and may hang */
2069 assert_pipe_enabled(dev_priv, pipe);
2070
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002071 if (intel_crtc->primary_enabled)
2072 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002073
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002074 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002075
Jesse Barnesb24e7172011-01-04 15:09:30 -08002076 reg = DSPCNTR(plane);
2077 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002078 WARN_ON(val & DISPLAY_PLANE_ENABLE);
Chris Wilson00d70b12011-03-17 07:18:29 +00002079
2080 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002081 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002082 intel_wait_for_vblank(dev_priv->dev, pipe);
2083}
2084
Jesse Barnesb24e7172011-01-04 15:09:30 -08002085/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002086 * intel_disable_primary_hw_plane - disable the primary hardware plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002087 * @dev_priv: i915 private structure
2088 * @plane: plane to disable
2089 * @pipe: pipe consuming the data
2090 *
2091 * Disable @plane; should be an independent operation.
2092 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002093static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
2094 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002095{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002096 struct intel_crtc *intel_crtc =
2097 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002098 int reg;
2099 u32 val;
2100
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002101 if (!intel_crtc->primary_enabled)
2102 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002103
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002104 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002105
Jesse Barnesb24e7172011-01-04 15:09:30 -08002106 reg = DSPCNTR(plane);
2107 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002108 WARN_ON((val & DISPLAY_PLANE_ENABLE) == 0);
Chris Wilson00d70b12011-03-17 07:18:29 +00002109
2110 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002111 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002112 intel_wait_for_vblank(dev_priv->dev, pipe);
2113}
2114
Chris Wilson693db182013-03-05 14:52:39 +00002115static bool need_vtd_wa(struct drm_device *dev)
2116{
2117#ifdef CONFIG_INTEL_IOMMU
2118 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2119 return true;
2120#endif
2121 return false;
2122}
2123
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002124static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2125{
2126 int tile_height;
2127
2128 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2129 return ALIGN(height, tile_height);
2130}
2131
Chris Wilson127bd2a2010-07-23 23:32:05 +01002132int
Chris Wilson48b956c2010-09-14 12:50:34 +01002133intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002134 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002135 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002136{
Chris Wilsonce453d82011-02-21 14:43:56 +00002137 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002138 u32 alignment;
2139 int ret;
2140
Chris Wilson05394f32010-11-08 19:18:58 +00002141 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002142 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002143 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2144 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002145 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002146 alignment = 4 * 1024;
2147 else
2148 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002149 break;
2150 case I915_TILING_X:
2151 /* pin() will align the object as required by fence */
2152 alignment = 0;
2153 break;
2154 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002155 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002156 return -EINVAL;
2157 default:
2158 BUG();
2159 }
2160
Chris Wilson693db182013-03-05 14:52:39 +00002161 /* Note that the w/a also requires 64 PTE of padding following the
2162 * bo. We currently fill all unused PTE with the shadow page and so
2163 * we should always have valid PTE following the scanout preventing
2164 * the VT-d warning.
2165 */
2166 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2167 alignment = 256 * 1024;
2168
Chris Wilsonce453d82011-02-21 14:43:56 +00002169 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002170 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002171 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002172 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002173
2174 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2175 * fence, whereas 965+ only requires a fence if using
2176 * framebuffer compression. For simplicity, we always install
2177 * a fence as the cost is not that onerous.
2178 */
Chris Wilson06d98132012-04-17 15:31:24 +01002179 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002180 if (ret)
2181 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002182
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002183 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002184
Chris Wilsonce453d82011-02-21 14:43:56 +00002185 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002186 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002187
2188err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002189 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002190err_interruptible:
2191 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002192 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002193}
2194
Chris Wilson1690e1e2011-12-14 13:57:08 +01002195void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2196{
2197 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002198 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002199}
2200
Daniel Vetterc2c75132012-07-05 12:17:30 +02002201/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2202 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002203unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2204 unsigned int tiling_mode,
2205 unsigned int cpp,
2206 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002207{
Chris Wilsonbc752862013-02-21 20:04:31 +00002208 if (tiling_mode != I915_TILING_NONE) {
2209 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002210
Chris Wilsonbc752862013-02-21 20:04:31 +00002211 tile_rows = *y / 8;
2212 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002213
Chris Wilsonbc752862013-02-21 20:04:31 +00002214 tiles = *x / (512/cpp);
2215 *x %= 512/cpp;
2216
2217 return tile_rows * pitch * 8 + tiles * 4096;
2218 } else {
2219 unsigned int offset;
2220
2221 offset = *y * pitch + *x * cpp;
2222 *y = 0;
2223 *x = (offset & 4095) / cpp;
2224 return offset & -4096;
2225 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002226}
2227
Jesse Barnes46f297f2014-03-07 08:57:48 -08002228int intel_format_to_fourcc(int format)
2229{
2230 switch (format) {
2231 case DISPPLANE_8BPP:
2232 return DRM_FORMAT_C8;
2233 case DISPPLANE_BGRX555:
2234 return DRM_FORMAT_XRGB1555;
2235 case DISPPLANE_BGRX565:
2236 return DRM_FORMAT_RGB565;
2237 default:
2238 case DISPPLANE_BGRX888:
2239 return DRM_FORMAT_XRGB8888;
2240 case DISPPLANE_RGBX888:
2241 return DRM_FORMAT_XBGR8888;
2242 case DISPPLANE_BGRX101010:
2243 return DRM_FORMAT_XRGB2101010;
2244 case DISPPLANE_RGBX101010:
2245 return DRM_FORMAT_XBGR2101010;
2246 }
2247}
2248
Jesse Barnes484b41d2014-03-07 08:57:55 -08002249static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002250 struct intel_plane_config *plane_config)
2251{
2252 struct drm_device *dev = crtc->base.dev;
2253 struct drm_i915_gem_object *obj = NULL;
2254 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2255 u32 base = plane_config->base;
2256
Chris Wilsonff2652e2014-03-10 08:07:02 +00002257 if (plane_config->size == 0)
2258 return false;
2259
Jesse Barnes46f297f2014-03-07 08:57:48 -08002260 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2261 plane_config->size);
2262 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002263 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002264
2265 if (plane_config->tiled) {
2266 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002267 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002268 }
2269
Dave Airlie66e514c2014-04-03 07:51:54 +10002270 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2271 mode_cmd.width = crtc->base.primary->fb->width;
2272 mode_cmd.height = crtc->base.primary->fb->height;
2273 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002274
2275 mutex_lock(&dev->struct_mutex);
2276
Dave Airlie66e514c2014-04-03 07:51:54 +10002277 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002278 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002279 DRM_DEBUG_KMS("intel fb init failed\n");
2280 goto out_unref_obj;
2281 }
2282
2283 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002284
2285 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2286 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002287
2288out_unref_obj:
2289 drm_gem_object_unreference(&obj->base);
2290 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002291 return false;
2292}
2293
2294static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2295 struct intel_plane_config *plane_config)
2296{
2297 struct drm_device *dev = intel_crtc->base.dev;
2298 struct drm_crtc *c;
2299 struct intel_crtc *i;
2300 struct intel_framebuffer *fb;
2301
Dave Airlie66e514c2014-04-03 07:51:54 +10002302 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002303 return;
2304
2305 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2306 return;
2307
Dave Airlie66e514c2014-04-03 07:51:54 +10002308 kfree(intel_crtc->base.primary->fb);
2309 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002310
2311 /*
2312 * Failed to alloc the obj, check to see if we should share
2313 * an fb with another CRTC instead
2314 */
2315 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
2316 i = to_intel_crtc(c);
2317
2318 if (c == &intel_crtc->base)
2319 continue;
2320
Dave Airlie66e514c2014-04-03 07:51:54 +10002321 if (!i->active || !c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002322 continue;
2323
Dave Airlie66e514c2014-04-03 07:51:54 +10002324 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002325 if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002326 drm_framebuffer_reference(c->primary->fb);
2327 intel_crtc->base.primary->fb = c->primary->fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002328 break;
2329 }
2330 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002331}
2332
Matt Roper262ca2b2014-03-18 17:22:55 -07002333static int i9xx_update_primary_plane(struct drm_crtc *crtc,
2334 struct drm_framebuffer *fb,
2335 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002336{
2337 struct drm_device *dev = crtc->dev;
2338 struct drm_i915_private *dev_priv = dev->dev_private;
2339 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2340 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002341 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002342 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002343 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002344 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002345 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002346
Jesse Barnes81255562010-08-02 12:07:50 -07002347 intel_fb = to_intel_framebuffer(fb);
2348 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002349
Chris Wilson5eddb702010-09-11 13:48:45 +01002350 reg = DSPCNTR(plane);
2351 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002352 /* Mask out pixel format bits in case we change it */
2353 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002354 switch (fb->pixel_format) {
2355 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002356 dspcntr |= DISPPLANE_8BPP;
2357 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002358 case DRM_FORMAT_XRGB1555:
2359 case DRM_FORMAT_ARGB1555:
2360 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002361 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002362 case DRM_FORMAT_RGB565:
2363 dspcntr |= DISPPLANE_BGRX565;
2364 break;
2365 case DRM_FORMAT_XRGB8888:
2366 case DRM_FORMAT_ARGB8888:
2367 dspcntr |= DISPPLANE_BGRX888;
2368 break;
2369 case DRM_FORMAT_XBGR8888:
2370 case DRM_FORMAT_ABGR8888:
2371 dspcntr |= DISPPLANE_RGBX888;
2372 break;
2373 case DRM_FORMAT_XRGB2101010:
2374 case DRM_FORMAT_ARGB2101010:
2375 dspcntr |= DISPPLANE_BGRX101010;
2376 break;
2377 case DRM_FORMAT_XBGR2101010:
2378 case DRM_FORMAT_ABGR2101010:
2379 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002380 break;
2381 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002382 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002383 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002384
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002385 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002386 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002387 dspcntr |= DISPPLANE_TILED;
2388 else
2389 dspcntr &= ~DISPPLANE_TILED;
2390 }
2391
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002392 if (IS_G4X(dev))
2393 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2394
Chris Wilson5eddb702010-09-11 13:48:45 +01002395 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002396
Daniel Vettere506a0c2012-07-05 12:17:29 +02002397 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002398
Daniel Vetterc2c75132012-07-05 12:17:30 +02002399 if (INTEL_INFO(dev)->gen >= 4) {
2400 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002401 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2402 fb->bits_per_pixel / 8,
2403 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002404 linear_offset -= intel_crtc->dspaddr_offset;
2405 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002406 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002407 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002408
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002409 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2410 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2411 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002412 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002413 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002414 I915_WRITE(DSPSURF(plane),
2415 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002416 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002417 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002418 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002419 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002420 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002421
Jesse Barnes17638cd2011-06-24 12:19:23 -07002422 return 0;
2423}
2424
Matt Roper262ca2b2014-03-18 17:22:55 -07002425static int ironlake_update_primary_plane(struct drm_crtc *crtc,
2426 struct drm_framebuffer *fb,
2427 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002428{
2429 struct drm_device *dev = crtc->dev;
2430 struct drm_i915_private *dev_priv = dev->dev_private;
2431 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2432 struct intel_framebuffer *intel_fb;
2433 struct drm_i915_gem_object *obj;
2434 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002435 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002436 u32 dspcntr;
2437 u32 reg;
2438
Jesse Barnes17638cd2011-06-24 12:19:23 -07002439 intel_fb = to_intel_framebuffer(fb);
2440 obj = intel_fb->obj;
2441
2442 reg = DSPCNTR(plane);
2443 dspcntr = I915_READ(reg);
2444 /* Mask out pixel format bits in case we change it */
2445 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002446 switch (fb->pixel_format) {
2447 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002448 dspcntr |= DISPPLANE_8BPP;
2449 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002450 case DRM_FORMAT_RGB565:
2451 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002452 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002453 case DRM_FORMAT_XRGB8888:
2454 case DRM_FORMAT_ARGB8888:
2455 dspcntr |= DISPPLANE_BGRX888;
2456 break;
2457 case DRM_FORMAT_XBGR8888:
2458 case DRM_FORMAT_ABGR8888:
2459 dspcntr |= DISPPLANE_RGBX888;
2460 break;
2461 case DRM_FORMAT_XRGB2101010:
2462 case DRM_FORMAT_ARGB2101010:
2463 dspcntr |= DISPPLANE_BGRX101010;
2464 break;
2465 case DRM_FORMAT_XBGR2101010:
2466 case DRM_FORMAT_ABGR2101010:
2467 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002468 break;
2469 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002470 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002471 }
2472
2473 if (obj->tiling_mode != I915_TILING_NONE)
2474 dspcntr |= DISPPLANE_TILED;
2475 else
2476 dspcntr &= ~DISPPLANE_TILED;
2477
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002478 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002479 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2480 else
2481 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002482
2483 I915_WRITE(reg, dspcntr);
2484
Daniel Vettere506a0c2012-07-05 12:17:29 +02002485 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002486 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002487 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2488 fb->bits_per_pixel / 8,
2489 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002490 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002491
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002492 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2493 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2494 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002495 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002496 I915_WRITE(DSPSURF(plane),
2497 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002498 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002499 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2500 } else {
2501 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2502 I915_WRITE(DSPLINOFF(plane), linear_offset);
2503 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002504 POSTING_READ(reg);
2505
2506 return 0;
2507}
2508
2509/* Assume fb object is pinned & idle & fenced and just update base pointers */
2510static int
2511intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2512 int x, int y, enum mode_set_atomic state)
2513{
2514 struct drm_device *dev = crtc->dev;
2515 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002516
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002517 if (dev_priv->display.disable_fbc)
2518 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002519 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002520
Matt Roper262ca2b2014-03-18 17:22:55 -07002521 return dev_priv->display.update_primary_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002522}
2523
Ville Syrjälä96a02912013-02-18 19:08:49 +02002524void intel_display_handle_reset(struct drm_device *dev)
2525{
2526 struct drm_i915_private *dev_priv = dev->dev_private;
2527 struct drm_crtc *crtc;
2528
2529 /*
2530 * Flips in the rings have been nuked by the reset,
2531 * so complete all pending flips so that user space
2532 * will get its events and not get stuck.
2533 *
2534 * Also update the base address of all primary
2535 * planes to the the last fb to make sure we're
2536 * showing the correct fb after a reset.
2537 *
2538 * Need to make two loops over the crtcs so that we
2539 * don't try to grab a crtc mutex before the
2540 * pending_flip_queue really got woken up.
2541 */
2542
2543 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2544 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2545 enum plane plane = intel_crtc->plane;
2546
2547 intel_prepare_page_flip(dev, plane);
2548 intel_finish_page_flip_plane(dev, plane);
2549 }
2550
2551 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2552 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2553
2554 mutex_lock(&crtc->mutex);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002555 /*
2556 * FIXME: Once we have proper support for primary planes (and
2557 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002558 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002559 */
Matt Roperf4510a22014-04-01 15:22:40 -07002560 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002561 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002562 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002563 crtc->x,
2564 crtc->y);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002565 mutex_unlock(&crtc->mutex);
2566 }
2567}
2568
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002569static int
Chris Wilson14667a42012-04-03 17:58:35 +01002570intel_finish_fb(struct drm_framebuffer *old_fb)
2571{
2572 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2573 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2574 bool was_interruptible = dev_priv->mm.interruptible;
2575 int ret;
2576
Chris Wilson14667a42012-04-03 17:58:35 +01002577 /* Big Hammer, we also need to ensure that any pending
2578 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2579 * current scanout is retired before unpinning the old
2580 * framebuffer.
2581 *
2582 * This should only fail upon a hung GPU, in which case we
2583 * can safely continue.
2584 */
2585 dev_priv->mm.interruptible = false;
2586 ret = i915_gem_object_finish_gpu(obj);
2587 dev_priv->mm.interruptible = was_interruptible;
2588
2589 return ret;
2590}
2591
Chris Wilson7d5e3792014-03-04 13:15:08 +00002592static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2593{
2594 struct drm_device *dev = crtc->dev;
2595 struct drm_i915_private *dev_priv = dev->dev_private;
2596 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2597 unsigned long flags;
2598 bool pending;
2599
2600 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2601 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2602 return false;
2603
2604 spin_lock_irqsave(&dev->event_lock, flags);
2605 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2606 spin_unlock_irqrestore(&dev->event_lock, flags);
2607
2608 return pending;
2609}
2610
Chris Wilson14667a42012-04-03 17:58:35 +01002611static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002612intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002613 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002614{
2615 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002616 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002617 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002618 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002619 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002620
Chris Wilson7d5e3792014-03-04 13:15:08 +00002621 if (intel_crtc_has_pending_flip(crtc)) {
2622 DRM_ERROR("pipe is still busy with an old pageflip\n");
2623 return -EBUSY;
2624 }
2625
Jesse Barnes79e53942008-11-07 14:24:08 -08002626 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002627 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002628 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002629 return 0;
2630 }
2631
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002632 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002633 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2634 plane_name(intel_crtc->plane),
2635 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002636 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002637 }
2638
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002639 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002640 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002641 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002642 NULL);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002643 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002644 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002645 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002646 return ret;
2647 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002648
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002649 /*
2650 * Update pipe size and adjust fitter if needed: the reason for this is
2651 * that in compute_mode_changes we check the native mode (not the pfit
2652 * mode) to see if we can flip rather than do a full mode set. In the
2653 * fastboot case, we'll flip, but if we don't update the pipesrc and
2654 * pfit state, we'll end up with a big fb scanned out into the wrong
2655 * sized surface.
2656 *
2657 * To fix this properly, we need to hoist the checks up into
2658 * compute_mode_changes (or above), check the actual pfit state and
2659 * whether the platform allows pfit disable with pipe active, and only
2660 * then update the pipesrc and pfit state, even on the flip path.
2661 */
Jani Nikulad330a952014-01-21 11:24:25 +02002662 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002663 const struct drm_display_mode *adjusted_mode =
2664 &intel_crtc->config.adjusted_mode;
2665
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002666 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002667 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2668 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002669 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002670 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2671 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2672 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2673 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2674 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2675 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002676 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2677 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002678 }
2679
Matt Roper262ca2b2014-03-18 17:22:55 -07002680 ret = dev_priv->display.update_primary_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002681 if (ret) {
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002682 mutex_lock(&dev->struct_mutex);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002683 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002684 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002685 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002686 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002687 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002688
Matt Roperf4510a22014-04-01 15:22:40 -07002689 old_fb = crtc->primary->fb;
2690 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002691 crtc->x = x;
2692 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002693
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002694 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002695 if (intel_crtc->active && old_fb != fb)
2696 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002697 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002698 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002699 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002700 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002701
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002702 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002703 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002704 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002705 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002706
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002707 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002708}
2709
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002710static void intel_fdi_normal_train(struct drm_crtc *crtc)
2711{
2712 struct drm_device *dev = crtc->dev;
2713 struct drm_i915_private *dev_priv = dev->dev_private;
2714 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2715 int pipe = intel_crtc->pipe;
2716 u32 reg, temp;
2717
2718 /* enable normal train */
2719 reg = FDI_TX_CTL(pipe);
2720 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002721 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002722 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2723 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002724 } else {
2725 temp &= ~FDI_LINK_TRAIN_NONE;
2726 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002727 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002728 I915_WRITE(reg, temp);
2729
2730 reg = FDI_RX_CTL(pipe);
2731 temp = I915_READ(reg);
2732 if (HAS_PCH_CPT(dev)) {
2733 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2734 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2735 } else {
2736 temp &= ~FDI_LINK_TRAIN_NONE;
2737 temp |= FDI_LINK_TRAIN_NONE;
2738 }
2739 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2740
2741 /* wait one idle pattern time */
2742 POSTING_READ(reg);
2743 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002744
2745 /* IVB wants error correction enabled */
2746 if (IS_IVYBRIDGE(dev))
2747 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2748 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002749}
2750
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002751static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002752{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002753 return crtc->base.enabled && crtc->active &&
2754 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002755}
2756
Daniel Vetter01a415f2012-10-27 15:58:40 +02002757static void ivb_modeset_global_resources(struct drm_device *dev)
2758{
2759 struct drm_i915_private *dev_priv = dev->dev_private;
2760 struct intel_crtc *pipe_B_crtc =
2761 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2762 struct intel_crtc *pipe_C_crtc =
2763 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2764 uint32_t temp;
2765
Daniel Vetter1e833f42013-02-19 22:31:57 +01002766 /*
2767 * When everything is off disable fdi C so that we could enable fdi B
2768 * with all lanes. Note that we don't care about enabled pipes without
2769 * an enabled pch encoder.
2770 */
2771 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2772 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002773 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2774 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2775
2776 temp = I915_READ(SOUTH_CHICKEN1);
2777 temp &= ~FDI_BC_BIFURCATION_SELECT;
2778 DRM_DEBUG_KMS("disabling fdi C rx\n");
2779 I915_WRITE(SOUTH_CHICKEN1, temp);
2780 }
2781}
2782
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002783/* The FDI link training functions for ILK/Ibexpeak. */
2784static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2785{
2786 struct drm_device *dev = crtc->dev;
2787 struct drm_i915_private *dev_priv = dev->dev_private;
2788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2789 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002790 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002791
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03002792 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002793 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002794
Adam Jacksone1a44742010-06-25 15:32:14 -04002795 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2796 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002797 reg = FDI_RX_IMR(pipe);
2798 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002799 temp &= ~FDI_RX_SYMBOL_LOCK;
2800 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002801 I915_WRITE(reg, temp);
2802 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002803 udelay(150);
2804
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002805 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002806 reg = FDI_TX_CTL(pipe);
2807 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002808 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2809 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002810 temp &= ~FDI_LINK_TRAIN_NONE;
2811 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002812 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002813
Chris Wilson5eddb702010-09-11 13:48:45 +01002814 reg = FDI_RX_CTL(pipe);
2815 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002816 temp &= ~FDI_LINK_TRAIN_NONE;
2817 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002818 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2819
2820 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002821 udelay(150);
2822
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002823 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002824 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2825 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2826 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002827
Chris Wilson5eddb702010-09-11 13:48:45 +01002828 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002829 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002830 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002831 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2832
2833 if ((temp & FDI_RX_BIT_LOCK)) {
2834 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002835 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002836 break;
2837 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002838 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002839 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002840 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002841
2842 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002843 reg = FDI_TX_CTL(pipe);
2844 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002845 temp &= ~FDI_LINK_TRAIN_NONE;
2846 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002847 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002848
Chris Wilson5eddb702010-09-11 13:48:45 +01002849 reg = FDI_RX_CTL(pipe);
2850 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002851 temp &= ~FDI_LINK_TRAIN_NONE;
2852 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002853 I915_WRITE(reg, temp);
2854
2855 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002856 udelay(150);
2857
Chris Wilson5eddb702010-09-11 13:48:45 +01002858 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002859 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002860 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002861 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2862
2863 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002864 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002865 DRM_DEBUG_KMS("FDI train 2 done.\n");
2866 break;
2867 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002868 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002869 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002870 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002871
2872 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002873
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002874}
2875
Akshay Joshi0206e352011-08-16 15:34:10 -04002876static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002877 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2878 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2879 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2880 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2881};
2882
2883/* The FDI link training functions for SNB/Cougarpoint. */
2884static void gen6_fdi_link_train(struct drm_crtc *crtc)
2885{
2886 struct drm_device *dev = crtc->dev;
2887 struct drm_i915_private *dev_priv = dev->dev_private;
2888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2889 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002890 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002891
Adam Jacksone1a44742010-06-25 15:32:14 -04002892 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2893 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002894 reg = FDI_RX_IMR(pipe);
2895 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002896 temp &= ~FDI_RX_SYMBOL_LOCK;
2897 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002898 I915_WRITE(reg, temp);
2899
2900 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002901 udelay(150);
2902
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002903 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002904 reg = FDI_TX_CTL(pipe);
2905 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002906 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2907 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002908 temp &= ~FDI_LINK_TRAIN_NONE;
2909 temp |= FDI_LINK_TRAIN_PATTERN_1;
2910 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2911 /* SNB-B */
2912 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002913 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002914
Daniel Vetterd74cf322012-10-26 10:58:13 +02002915 I915_WRITE(FDI_RX_MISC(pipe),
2916 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2917
Chris Wilson5eddb702010-09-11 13:48:45 +01002918 reg = FDI_RX_CTL(pipe);
2919 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002920 if (HAS_PCH_CPT(dev)) {
2921 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2922 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2923 } else {
2924 temp &= ~FDI_LINK_TRAIN_NONE;
2925 temp |= FDI_LINK_TRAIN_PATTERN_1;
2926 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002927 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2928
2929 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002930 udelay(150);
2931
Akshay Joshi0206e352011-08-16 15:34:10 -04002932 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002933 reg = FDI_TX_CTL(pipe);
2934 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002935 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2936 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002937 I915_WRITE(reg, temp);
2938
2939 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002940 udelay(500);
2941
Sean Paulfa37d392012-03-02 12:53:39 -05002942 for (retry = 0; retry < 5; retry++) {
2943 reg = FDI_RX_IIR(pipe);
2944 temp = I915_READ(reg);
2945 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2946 if (temp & FDI_RX_BIT_LOCK) {
2947 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2948 DRM_DEBUG_KMS("FDI train 1 done.\n");
2949 break;
2950 }
2951 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002952 }
Sean Paulfa37d392012-03-02 12:53:39 -05002953 if (retry < 5)
2954 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002955 }
2956 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002957 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002958
2959 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002960 reg = FDI_TX_CTL(pipe);
2961 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002962 temp &= ~FDI_LINK_TRAIN_NONE;
2963 temp |= FDI_LINK_TRAIN_PATTERN_2;
2964 if (IS_GEN6(dev)) {
2965 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2966 /* SNB-B */
2967 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2968 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002969 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002970
Chris Wilson5eddb702010-09-11 13:48:45 +01002971 reg = FDI_RX_CTL(pipe);
2972 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002973 if (HAS_PCH_CPT(dev)) {
2974 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2975 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2976 } else {
2977 temp &= ~FDI_LINK_TRAIN_NONE;
2978 temp |= FDI_LINK_TRAIN_PATTERN_2;
2979 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002980 I915_WRITE(reg, temp);
2981
2982 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002983 udelay(150);
2984
Akshay Joshi0206e352011-08-16 15:34:10 -04002985 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002986 reg = FDI_TX_CTL(pipe);
2987 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002988 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2989 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002990 I915_WRITE(reg, temp);
2991
2992 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002993 udelay(500);
2994
Sean Paulfa37d392012-03-02 12:53:39 -05002995 for (retry = 0; retry < 5; retry++) {
2996 reg = FDI_RX_IIR(pipe);
2997 temp = I915_READ(reg);
2998 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2999 if (temp & FDI_RX_SYMBOL_LOCK) {
3000 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3001 DRM_DEBUG_KMS("FDI train 2 done.\n");
3002 break;
3003 }
3004 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003005 }
Sean Paulfa37d392012-03-02 12:53:39 -05003006 if (retry < 5)
3007 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003008 }
3009 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003010 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003011
3012 DRM_DEBUG_KMS("FDI train done.\n");
3013}
3014
Jesse Barnes357555c2011-04-28 15:09:55 -07003015/* Manual link training for Ivy Bridge A0 parts */
3016static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3017{
3018 struct drm_device *dev = crtc->dev;
3019 struct drm_i915_private *dev_priv = dev->dev_private;
3020 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3021 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003022 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003023
3024 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3025 for train result */
3026 reg = FDI_RX_IMR(pipe);
3027 temp = I915_READ(reg);
3028 temp &= ~FDI_RX_SYMBOL_LOCK;
3029 temp &= ~FDI_RX_BIT_LOCK;
3030 I915_WRITE(reg, temp);
3031
3032 POSTING_READ(reg);
3033 udelay(150);
3034
Daniel Vetter01a415f2012-10-27 15:58:40 +02003035 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3036 I915_READ(FDI_RX_IIR(pipe)));
3037
Jesse Barnes139ccd32013-08-19 11:04:55 -07003038 /* Try each vswing and preemphasis setting twice before moving on */
3039 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3040 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003041 reg = FDI_TX_CTL(pipe);
3042 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003043 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3044 temp &= ~FDI_TX_ENABLE;
3045 I915_WRITE(reg, temp);
3046
3047 reg = FDI_RX_CTL(pipe);
3048 temp = I915_READ(reg);
3049 temp &= ~FDI_LINK_TRAIN_AUTO;
3050 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3051 temp &= ~FDI_RX_ENABLE;
3052 I915_WRITE(reg, temp);
3053
3054 /* enable CPU FDI TX and PCH FDI RX */
3055 reg = FDI_TX_CTL(pipe);
3056 temp = I915_READ(reg);
3057 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3058 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3059 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003060 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003061 temp |= snb_b_fdi_train_param[j/2];
3062 temp |= FDI_COMPOSITE_SYNC;
3063 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3064
3065 I915_WRITE(FDI_RX_MISC(pipe),
3066 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3067
3068 reg = FDI_RX_CTL(pipe);
3069 temp = I915_READ(reg);
3070 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3071 temp |= FDI_COMPOSITE_SYNC;
3072 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3073
3074 POSTING_READ(reg);
3075 udelay(1); /* should be 0.5us */
3076
3077 for (i = 0; i < 4; i++) {
3078 reg = FDI_RX_IIR(pipe);
3079 temp = I915_READ(reg);
3080 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3081
3082 if (temp & FDI_RX_BIT_LOCK ||
3083 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3084 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3085 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3086 i);
3087 break;
3088 }
3089 udelay(1); /* should be 0.5us */
3090 }
3091 if (i == 4) {
3092 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3093 continue;
3094 }
3095
3096 /* Train 2 */
3097 reg = FDI_TX_CTL(pipe);
3098 temp = I915_READ(reg);
3099 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3100 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3101 I915_WRITE(reg, temp);
3102
3103 reg = FDI_RX_CTL(pipe);
3104 temp = I915_READ(reg);
3105 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3106 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003107 I915_WRITE(reg, temp);
3108
3109 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003110 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003111
Jesse Barnes139ccd32013-08-19 11:04:55 -07003112 for (i = 0; i < 4; i++) {
3113 reg = FDI_RX_IIR(pipe);
3114 temp = I915_READ(reg);
3115 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003116
Jesse Barnes139ccd32013-08-19 11:04:55 -07003117 if (temp & FDI_RX_SYMBOL_LOCK ||
3118 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3119 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3120 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3121 i);
3122 goto train_done;
3123 }
3124 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003125 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003126 if (i == 4)
3127 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003128 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003129
Jesse Barnes139ccd32013-08-19 11:04:55 -07003130train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003131 DRM_DEBUG_KMS("FDI train done.\n");
3132}
3133
Daniel Vetter88cefb62012-08-12 19:27:14 +02003134static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003135{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003136 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003137 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003138 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003139 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003140
Jesse Barnesc64e3112010-09-10 11:27:03 -07003141
Jesse Barnes0e23b992010-09-10 11:10:00 -07003142 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003143 reg = FDI_RX_CTL(pipe);
3144 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003145 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3146 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003147 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003148 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3149
3150 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003151 udelay(200);
3152
3153 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003154 temp = I915_READ(reg);
3155 I915_WRITE(reg, temp | FDI_PCDCLK);
3156
3157 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003158 udelay(200);
3159
Paulo Zanoni20749732012-11-23 15:30:38 -02003160 /* Enable CPU FDI TX PLL, always on for Ironlake */
3161 reg = FDI_TX_CTL(pipe);
3162 temp = I915_READ(reg);
3163 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3164 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003165
Paulo Zanoni20749732012-11-23 15:30:38 -02003166 POSTING_READ(reg);
3167 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003168 }
3169}
3170
Daniel Vetter88cefb62012-08-12 19:27:14 +02003171static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3172{
3173 struct drm_device *dev = intel_crtc->base.dev;
3174 struct drm_i915_private *dev_priv = dev->dev_private;
3175 int pipe = intel_crtc->pipe;
3176 u32 reg, temp;
3177
3178 /* Switch from PCDclk to Rawclk */
3179 reg = FDI_RX_CTL(pipe);
3180 temp = I915_READ(reg);
3181 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3182
3183 /* Disable CPU FDI TX PLL */
3184 reg = FDI_TX_CTL(pipe);
3185 temp = I915_READ(reg);
3186 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3187
3188 POSTING_READ(reg);
3189 udelay(100);
3190
3191 reg = FDI_RX_CTL(pipe);
3192 temp = I915_READ(reg);
3193 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3194
3195 /* Wait for the clocks to turn off. */
3196 POSTING_READ(reg);
3197 udelay(100);
3198}
3199
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003200static void ironlake_fdi_disable(struct drm_crtc *crtc)
3201{
3202 struct drm_device *dev = crtc->dev;
3203 struct drm_i915_private *dev_priv = dev->dev_private;
3204 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3205 int pipe = intel_crtc->pipe;
3206 u32 reg, temp;
3207
3208 /* disable CPU FDI tx and PCH FDI rx */
3209 reg = FDI_TX_CTL(pipe);
3210 temp = I915_READ(reg);
3211 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3212 POSTING_READ(reg);
3213
3214 reg = FDI_RX_CTL(pipe);
3215 temp = I915_READ(reg);
3216 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003217 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003218 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3219
3220 POSTING_READ(reg);
3221 udelay(100);
3222
3223 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003224 if (HAS_PCH_IBX(dev)) {
3225 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003226 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003227
3228 /* still set train pattern 1 */
3229 reg = FDI_TX_CTL(pipe);
3230 temp = I915_READ(reg);
3231 temp &= ~FDI_LINK_TRAIN_NONE;
3232 temp |= FDI_LINK_TRAIN_PATTERN_1;
3233 I915_WRITE(reg, temp);
3234
3235 reg = FDI_RX_CTL(pipe);
3236 temp = I915_READ(reg);
3237 if (HAS_PCH_CPT(dev)) {
3238 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3239 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3240 } else {
3241 temp &= ~FDI_LINK_TRAIN_NONE;
3242 temp |= FDI_LINK_TRAIN_PATTERN_1;
3243 }
3244 /* BPC in FDI rx is consistent with that in PIPECONF */
3245 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003246 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003247 I915_WRITE(reg, temp);
3248
3249 POSTING_READ(reg);
3250 udelay(100);
3251}
3252
Chris Wilson5dce5b932014-01-20 10:17:36 +00003253bool intel_has_pending_fb_unpin(struct drm_device *dev)
3254{
3255 struct intel_crtc *crtc;
3256
3257 /* Note that we don't need to be called with mode_config.lock here
3258 * as our list of CRTC objects is static for the lifetime of the
3259 * device and so cannot disappear as we iterate. Similarly, we can
3260 * happily treat the predicates as racy, atomic checks as userspace
3261 * cannot claim and pin a new fb without at least acquring the
3262 * struct_mutex and so serialising with us.
3263 */
3264 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3265 if (atomic_read(&crtc->unpin_work_count) == 0)
3266 continue;
3267
3268 if (crtc->unpin_work)
3269 intel_wait_for_vblank(dev, crtc->pipe);
3270
3271 return true;
3272 }
3273
3274 return false;
3275}
3276
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003277static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3278{
Chris Wilson0f911282012-04-17 10:05:38 +01003279 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003280 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003281
Matt Roperf4510a22014-04-01 15:22:40 -07003282 if (crtc->primary->fb == NULL)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003283 return;
3284
Daniel Vetter2c10d572012-12-20 21:24:07 +01003285 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3286
Chris Wilson5bb61642012-09-27 21:25:58 +01003287 wait_event(dev_priv->pending_flip_queue,
3288 !intel_crtc_has_pending_flip(crtc));
3289
Chris Wilson0f911282012-04-17 10:05:38 +01003290 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07003291 intel_finish_fb(crtc->primary->fb);
Chris Wilson0f911282012-04-17 10:05:38 +01003292 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003293}
3294
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003295/* Program iCLKIP clock to the desired frequency */
3296static void lpt_program_iclkip(struct drm_crtc *crtc)
3297{
3298 struct drm_device *dev = crtc->dev;
3299 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003300 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003301 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3302 u32 temp;
3303
Daniel Vetter09153002012-12-12 14:06:44 +01003304 mutex_lock(&dev_priv->dpio_lock);
3305
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003306 /* It is necessary to ungate the pixclk gate prior to programming
3307 * the divisors, and gate it back when it is done.
3308 */
3309 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3310
3311 /* Disable SSCCTL */
3312 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003313 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3314 SBI_SSCCTL_DISABLE,
3315 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003316
3317 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003318 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003319 auxdiv = 1;
3320 divsel = 0x41;
3321 phaseinc = 0x20;
3322 } else {
3323 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003324 * but the adjusted_mode->crtc_clock in in KHz. To get the
3325 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003326 * convert the virtual clock precision to KHz here for higher
3327 * precision.
3328 */
3329 u32 iclk_virtual_root_freq = 172800 * 1000;
3330 u32 iclk_pi_range = 64;
3331 u32 desired_divisor, msb_divisor_value, pi_value;
3332
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003333 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003334 msb_divisor_value = desired_divisor / iclk_pi_range;
3335 pi_value = desired_divisor % iclk_pi_range;
3336
3337 auxdiv = 0;
3338 divsel = msb_divisor_value - 2;
3339 phaseinc = pi_value;
3340 }
3341
3342 /* This should not happen with any sane values */
3343 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3344 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3345 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3346 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3347
3348 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003349 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003350 auxdiv,
3351 divsel,
3352 phasedir,
3353 phaseinc);
3354
3355 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003356 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003357 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3358 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3359 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3360 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3361 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3362 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003363 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003364
3365 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003366 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003367 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3368 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003369 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003370
3371 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003372 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003373 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003374 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003375
3376 /* Wait for initialization time */
3377 udelay(24);
3378
3379 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003380
3381 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003382}
3383
Daniel Vetter275f01b22013-05-03 11:49:47 +02003384static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3385 enum pipe pch_transcoder)
3386{
3387 struct drm_device *dev = crtc->base.dev;
3388 struct drm_i915_private *dev_priv = dev->dev_private;
3389 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3390
3391 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3392 I915_READ(HTOTAL(cpu_transcoder)));
3393 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3394 I915_READ(HBLANK(cpu_transcoder)));
3395 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3396 I915_READ(HSYNC(cpu_transcoder)));
3397
3398 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3399 I915_READ(VTOTAL(cpu_transcoder)));
3400 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3401 I915_READ(VBLANK(cpu_transcoder)));
3402 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3403 I915_READ(VSYNC(cpu_transcoder)));
3404 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3405 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3406}
3407
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003408static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3409{
3410 struct drm_i915_private *dev_priv = dev->dev_private;
3411 uint32_t temp;
3412
3413 temp = I915_READ(SOUTH_CHICKEN1);
3414 if (temp & FDI_BC_BIFURCATION_SELECT)
3415 return;
3416
3417 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3418 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3419
3420 temp |= FDI_BC_BIFURCATION_SELECT;
3421 DRM_DEBUG_KMS("enabling fdi C rx\n");
3422 I915_WRITE(SOUTH_CHICKEN1, temp);
3423 POSTING_READ(SOUTH_CHICKEN1);
3424}
3425
3426static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3427{
3428 struct drm_device *dev = intel_crtc->base.dev;
3429 struct drm_i915_private *dev_priv = dev->dev_private;
3430
3431 switch (intel_crtc->pipe) {
3432 case PIPE_A:
3433 break;
3434 case PIPE_B:
3435 if (intel_crtc->config.fdi_lanes > 2)
3436 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3437 else
3438 cpt_enable_fdi_bc_bifurcation(dev);
3439
3440 break;
3441 case PIPE_C:
3442 cpt_enable_fdi_bc_bifurcation(dev);
3443
3444 break;
3445 default:
3446 BUG();
3447 }
3448}
3449
Jesse Barnesf67a5592011-01-05 10:31:48 -08003450/*
3451 * Enable PCH resources required for PCH ports:
3452 * - PCH PLLs
3453 * - FDI training & RX/TX
3454 * - update transcoder timings
3455 * - DP transcoding bits
3456 * - transcoder
3457 */
3458static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003459{
3460 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003461 struct drm_i915_private *dev_priv = dev->dev_private;
3462 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3463 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003464 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003465
Daniel Vetterab9412b2013-05-03 11:49:46 +02003466 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003467
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003468 if (IS_IVYBRIDGE(dev))
3469 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3470
Daniel Vettercd986ab2012-10-26 10:58:12 +02003471 /* Write the TU size bits before fdi link training, so that error
3472 * detection works. */
3473 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3474 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3475
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003476 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003477 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003478
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003479 /* We need to program the right clock selection before writing the pixel
3480 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003481 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003482 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003483
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003484 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003485 temp |= TRANS_DPLL_ENABLE(pipe);
3486 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003487 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003488 temp |= sel;
3489 else
3490 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003491 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003492 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003493
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003494 /* XXX: pch pll's can be enabled any time before we enable the PCH
3495 * transcoder, and we actually should do this to not upset any PCH
3496 * transcoder that already use the clock when we share it.
3497 *
3498 * Note that enable_shared_dpll tries to do the right thing, but
3499 * get_shared_dpll unconditionally resets the pll - we need that to have
3500 * the right LVDS enable sequence. */
3501 ironlake_enable_shared_dpll(intel_crtc);
3502
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003503 /* set transcoder timing, panel must allow it */
3504 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003505 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003506
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003507 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003508
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003509 /* For PCH DP, enable TRANS_DP_CTL */
3510 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003511 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3512 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003513 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003514 reg = TRANS_DP_CTL(pipe);
3515 temp = I915_READ(reg);
3516 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003517 TRANS_DP_SYNC_MASK |
3518 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003519 temp |= (TRANS_DP_OUTPUT_ENABLE |
3520 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003521 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003522
3523 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003524 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003525 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003526 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003527
3528 switch (intel_trans_dp_port_sel(crtc)) {
3529 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003530 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003531 break;
3532 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003533 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003534 break;
3535 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003536 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003537 break;
3538 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003539 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003540 }
3541
Chris Wilson5eddb702010-09-11 13:48:45 +01003542 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003543 }
3544
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003545 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003546}
3547
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003548static void lpt_pch_enable(struct drm_crtc *crtc)
3549{
3550 struct drm_device *dev = crtc->dev;
3551 struct drm_i915_private *dev_priv = dev->dev_private;
3552 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003553 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003554
Daniel Vetterab9412b2013-05-03 11:49:46 +02003555 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003556
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003557 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003558
Paulo Zanoni0540e482012-10-31 18:12:40 -02003559 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003560 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003561
Paulo Zanoni937bb612012-10-31 18:12:47 -02003562 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003563}
3564
Daniel Vettere2b78262013-06-07 23:10:03 +02003565static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003566{
Daniel Vettere2b78262013-06-07 23:10:03 +02003567 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003568
3569 if (pll == NULL)
3570 return;
3571
3572 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003573 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003574 return;
3575 }
3576
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003577 if (--pll->refcount == 0) {
3578 WARN_ON(pll->on);
3579 WARN_ON(pll->active);
3580 }
3581
Daniel Vettera43f6e02013-06-07 23:10:32 +02003582 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003583}
3584
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003585static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003586{
Daniel Vettere2b78262013-06-07 23:10:03 +02003587 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3588 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3589 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003590
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003591 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003592 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3593 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003594 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003595 }
3596
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003597 if (HAS_PCH_IBX(dev_priv->dev)) {
3598 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003599 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003600 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003601
Daniel Vetter46edb022013-06-05 13:34:12 +02003602 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3603 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003604
3605 goto found;
3606 }
3607
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003608 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3609 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003610
3611 /* Only want to check enabled timings first */
3612 if (pll->refcount == 0)
3613 continue;
3614
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003615 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3616 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003617 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003618 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003619 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003620
3621 goto found;
3622 }
3623 }
3624
3625 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003626 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3627 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003628 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003629 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3630 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003631 goto found;
3632 }
3633 }
3634
3635 return NULL;
3636
3637found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003638 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003639 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3640 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003641
Daniel Vettercdbd2312013-06-05 13:34:03 +02003642 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003643 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3644 sizeof(pll->hw_state));
3645
Daniel Vetter46edb022013-06-05 13:34:12 +02003646 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003647 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003648 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003649
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003650 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003651 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003652 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003653
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003654 return pll;
3655}
3656
Daniel Vettera1520312013-05-03 11:49:50 +02003657static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003658{
3659 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003660 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003661 u32 temp;
3662
3663 temp = I915_READ(dslreg);
3664 udelay(500);
3665 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003666 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003667 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003668 }
3669}
3670
Jesse Barnesb074cec2013-04-25 12:55:02 -07003671static void ironlake_pfit_enable(struct intel_crtc *crtc)
3672{
3673 struct drm_device *dev = crtc->base.dev;
3674 struct drm_i915_private *dev_priv = dev->dev_private;
3675 int pipe = crtc->pipe;
3676
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003677 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003678 /* Force use of hard-coded filter coefficients
3679 * as some pre-programmed values are broken,
3680 * e.g. x201.
3681 */
3682 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3683 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3684 PF_PIPE_SEL_IVB(pipe));
3685 else
3686 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3687 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3688 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003689 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003690}
3691
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003692static void intel_enable_planes(struct drm_crtc *crtc)
3693{
3694 struct drm_device *dev = crtc->dev;
3695 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003696 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003697 struct intel_plane *intel_plane;
3698
Matt Roperaf2b6532014-04-01 15:22:32 -07003699 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3700 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003701 if (intel_plane->pipe == pipe)
3702 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003703 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003704}
3705
3706static void intel_disable_planes(struct drm_crtc *crtc)
3707{
3708 struct drm_device *dev = crtc->dev;
3709 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003710 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003711 struct intel_plane *intel_plane;
3712
Matt Roperaf2b6532014-04-01 15:22:32 -07003713 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3714 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003715 if (intel_plane->pipe == pipe)
3716 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003717 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003718}
3719
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003720void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003721{
3722 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3723
3724 if (!crtc->config.ips_enabled)
3725 return;
3726
3727 /* We can only enable IPS after we enable a plane and wait for a vblank.
3728 * We guarantee that the plane is enabled by calling intel_enable_ips
3729 * only after intel_enable_plane. And intel_enable_plane already waits
3730 * for a vblank, so all we need to do here is to enable the IPS bit. */
3731 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003732 if (IS_BROADWELL(crtc->base.dev)) {
3733 mutex_lock(&dev_priv->rps.hw_lock);
3734 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3735 mutex_unlock(&dev_priv->rps.hw_lock);
3736 /* Quoting Art Runyan: "its not safe to expect any particular
3737 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003738 * mailbox." Moreover, the mailbox may return a bogus state,
3739 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003740 */
3741 } else {
3742 I915_WRITE(IPS_CTL, IPS_ENABLE);
3743 /* The bit only becomes 1 in the next vblank, so this wait here
3744 * is essentially intel_wait_for_vblank. If we don't have this
3745 * and don't wait for vblanks until the end of crtc_enable, then
3746 * the HW state readout code will complain that the expected
3747 * IPS_CTL value is not the one we read. */
3748 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3749 DRM_ERROR("Timed out waiting for IPS enable\n");
3750 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003751}
3752
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003753void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003754{
3755 struct drm_device *dev = crtc->base.dev;
3756 struct drm_i915_private *dev_priv = dev->dev_private;
3757
3758 if (!crtc->config.ips_enabled)
3759 return;
3760
3761 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003762 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003763 mutex_lock(&dev_priv->rps.hw_lock);
3764 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3765 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003766 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3767 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3768 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08003769 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003770 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003771 POSTING_READ(IPS_CTL);
3772 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003773
3774 /* We need to wait for a vblank before we can disable the plane. */
3775 intel_wait_for_vblank(dev, crtc->pipe);
3776}
3777
3778/** Loads the palette/gamma unit for the CRTC with the prepared values */
3779static void intel_crtc_load_lut(struct drm_crtc *crtc)
3780{
3781 struct drm_device *dev = crtc->dev;
3782 struct drm_i915_private *dev_priv = dev->dev_private;
3783 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3784 enum pipe pipe = intel_crtc->pipe;
3785 int palreg = PALETTE(pipe);
3786 int i;
3787 bool reenable_ips = false;
3788
3789 /* The clocks have to be on to load the palette. */
3790 if (!crtc->enabled || !intel_crtc->active)
3791 return;
3792
3793 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3794 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3795 assert_dsi_pll_enabled(dev_priv);
3796 else
3797 assert_pll_enabled(dev_priv, pipe);
3798 }
3799
3800 /* use legacy palette for Ironlake */
3801 if (HAS_PCH_SPLIT(dev))
3802 palreg = LGC_PALETTE(pipe);
3803
3804 /* Workaround : Do not read or write the pipe palette/gamma data while
3805 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3806 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003807 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003808 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3809 GAMMA_MODE_MODE_SPLIT)) {
3810 hsw_disable_ips(intel_crtc);
3811 reenable_ips = true;
3812 }
3813
3814 for (i = 0; i < 256; i++) {
3815 I915_WRITE(palreg + 4 * i,
3816 (intel_crtc->lut_r[i] << 16) |
3817 (intel_crtc->lut_g[i] << 8) |
3818 intel_crtc->lut_b[i]);
3819 }
3820
3821 if (reenable_ips)
3822 hsw_enable_ips(intel_crtc);
3823}
3824
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003825static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3826{
3827 if (!enable && intel_crtc->overlay) {
3828 struct drm_device *dev = intel_crtc->base.dev;
3829 struct drm_i915_private *dev_priv = dev->dev_private;
3830
3831 mutex_lock(&dev->struct_mutex);
3832 dev_priv->mm.interruptible = false;
3833 (void) intel_overlay_switch_off(intel_crtc->overlay);
3834 dev_priv->mm.interruptible = true;
3835 mutex_unlock(&dev->struct_mutex);
3836 }
3837
3838 /* Let userspace switch the overlay on again. In most cases userspace
3839 * has to recompute where to put it anyway.
3840 */
3841}
3842
3843/**
3844 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3845 * cursor plane briefly if not already running after enabling the display
3846 * plane.
3847 * This workaround avoids occasional blank screens when self refresh is
3848 * enabled.
3849 */
3850static void
3851g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3852{
3853 u32 cntl = I915_READ(CURCNTR(pipe));
3854
3855 if ((cntl & CURSOR_MODE) == 0) {
3856 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3857
3858 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3859 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3860 intel_wait_for_vblank(dev_priv->dev, pipe);
3861 I915_WRITE(CURCNTR(pipe), cntl);
3862 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3863 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3864 }
3865}
3866
3867static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003868{
3869 struct drm_device *dev = crtc->dev;
3870 struct drm_i915_private *dev_priv = dev->dev_private;
3871 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3872 int pipe = intel_crtc->pipe;
3873 int plane = intel_crtc->plane;
3874
3875 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3876 intel_enable_planes(crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003877 /* The fixup needs to happen before cursor is enabled */
3878 if (IS_G4X(dev))
3879 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003880 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003881 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003882
3883 hsw_enable_ips(intel_crtc);
3884
3885 mutex_lock(&dev->struct_mutex);
3886 intel_update_fbc(dev);
3887 mutex_unlock(&dev->struct_mutex);
3888}
3889
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003890static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003891{
3892 struct drm_device *dev = crtc->dev;
3893 struct drm_i915_private *dev_priv = dev->dev_private;
3894 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3895 int pipe = intel_crtc->pipe;
3896 int plane = intel_crtc->plane;
3897
3898 intel_crtc_wait_for_pending_flips(crtc);
3899 drm_vblank_off(dev, pipe);
3900
3901 if (dev_priv->fbc.plane == plane)
3902 intel_disable_fbc(dev);
3903
3904 hsw_disable_ips(intel_crtc);
3905
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003906 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003907 intel_crtc_update_cursor(crtc, false);
3908 intel_disable_planes(crtc);
3909 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
3910}
3911
Jesse Barnesf67a5592011-01-05 10:31:48 -08003912static void ironlake_crtc_enable(struct drm_crtc *crtc)
3913{
3914 struct drm_device *dev = crtc->dev;
3915 struct drm_i915_private *dev_priv = dev->dev_private;
3916 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003917 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003918 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003919
Daniel Vetter08a48462012-07-02 11:43:47 +02003920 WARN_ON(!crtc->enabled);
3921
Jesse Barnesf67a5592011-01-05 10:31:48 -08003922 if (intel_crtc->active)
3923 return;
3924
3925 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003926
3927 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3928 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3929
Daniel Vetterf6736a12013-06-05 13:34:30 +02003930 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003931 if (encoder->pre_enable)
3932 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003933
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003934 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003935 /* Note: FDI PLL enabling _must_ be done before we enable the
3936 * cpu pipes, hence this is separate from all the other fdi/pch
3937 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003938 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003939 } else {
3940 assert_fdi_tx_disabled(dev_priv, pipe);
3941 assert_fdi_rx_disabled(dev_priv, pipe);
3942 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003943
Jesse Barnesb074cec2013-04-25 12:55:02 -07003944 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003945
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003946 /*
3947 * On ILK+ LUT must be loaded before the pipe is running but with
3948 * clocks enabled
3949 */
3950 intel_crtc_load_lut(crtc);
3951
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003952 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003953 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003954
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003955 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003956 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003957
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003958 for_each_encoder_on_crtc(dev, crtc, encoder)
3959 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003960
3961 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003962 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003963
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003964 intel_crtc_enable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003965
Daniel Vetter6ce94102012-10-04 19:20:03 +02003966 /*
3967 * There seems to be a race in PCH platform hw (at least on some
3968 * outputs) where an enabled pipe still completes any pageflip right
3969 * away (as if the pipe is off) instead of waiting for vblank. As soon
3970 * as the first vblank happend, everything works as expected. Hence just
3971 * wait for one vblank before returning to avoid strange things
3972 * happening.
3973 */
3974 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003975}
3976
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003977/* IPS only exists on ULT machines and is tied to pipe A. */
3978static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3979{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003980 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003981}
3982
Paulo Zanonie4916942013-09-20 16:21:19 -03003983/*
3984 * This implements the workaround described in the "notes" section of the mode
3985 * set sequence documentation. When going from no pipes or single pipe to
3986 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3987 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3988 */
3989static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3990{
3991 struct drm_device *dev = crtc->base.dev;
3992 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3993
3994 /* We want to get the other_active_crtc only if there's only 1 other
3995 * active crtc. */
3996 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3997 if (!crtc_it->active || crtc_it == crtc)
3998 continue;
3999
4000 if (other_active_crtc)
4001 return;
4002
4003 other_active_crtc = crtc_it;
4004 }
4005 if (!other_active_crtc)
4006 return;
4007
4008 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4009 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4010}
4011
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004012static void haswell_crtc_enable(struct drm_crtc *crtc)
4013{
4014 struct drm_device *dev = crtc->dev;
4015 struct drm_i915_private *dev_priv = dev->dev_private;
4016 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4017 struct intel_encoder *encoder;
4018 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004019
4020 WARN_ON(!crtc->enabled);
4021
4022 if (intel_crtc->active)
4023 return;
4024
4025 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004026
4027 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4028 if (intel_crtc->config.has_pch_encoder)
4029 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4030
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004031 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02004032 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004033
4034 for_each_encoder_on_crtc(dev, crtc, encoder)
4035 if (encoder->pre_enable)
4036 encoder->pre_enable(encoder);
4037
Paulo Zanoni1f544382012-10-24 11:32:00 -02004038 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004039
Jesse Barnesb074cec2013-04-25 12:55:02 -07004040 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004041
4042 /*
4043 * On ILK+ LUT must be loaded before the pipe is running but with
4044 * clocks enabled
4045 */
4046 intel_crtc_load_lut(crtc);
4047
Paulo Zanoni1f544382012-10-24 11:32:00 -02004048 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004049 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004050
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004051 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004052 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004053
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004054 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004055 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004056
Jani Nikula8807e552013-08-30 19:40:32 +03004057 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004058 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004059 intel_opregion_notify_encoder(encoder, true);
4060 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004061
Paulo Zanonie4916942013-09-20 16:21:19 -03004062 /* If we change the relative order between pipe/planes enabling, we need
4063 * to change the workaround. */
4064 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004065 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004066}
4067
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004068static void ironlake_pfit_disable(struct intel_crtc *crtc)
4069{
4070 struct drm_device *dev = crtc->base.dev;
4071 struct drm_i915_private *dev_priv = dev->dev_private;
4072 int pipe = crtc->pipe;
4073
4074 /* To avoid upsetting the power well on haswell only disable the pfit if
4075 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004076 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004077 I915_WRITE(PF_CTL(pipe), 0);
4078 I915_WRITE(PF_WIN_POS(pipe), 0);
4079 I915_WRITE(PF_WIN_SZ(pipe), 0);
4080 }
4081}
4082
Jesse Barnes6be4a602010-09-10 10:26:01 -07004083static void ironlake_crtc_disable(struct drm_crtc *crtc)
4084{
4085 struct drm_device *dev = crtc->dev;
4086 struct drm_i915_private *dev_priv = dev->dev_private;
4087 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004088 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004089 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004090 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004091
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004092 if (!intel_crtc->active)
4093 return;
4094
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004095 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004096
Daniel Vetterea9d7582012-07-10 10:42:52 +02004097 for_each_encoder_on_crtc(dev, crtc, encoder)
4098 encoder->disable(encoder);
4099
Daniel Vetterd925c592013-06-05 13:34:04 +02004100 if (intel_crtc->config.has_pch_encoder)
4101 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4102
Jesse Barnesb24e7172011-01-04 15:09:30 -08004103 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004104
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004105 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004106
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004107 for_each_encoder_on_crtc(dev, crtc, encoder)
4108 if (encoder->post_disable)
4109 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004110
Daniel Vetterd925c592013-06-05 13:34:04 +02004111 if (intel_crtc->config.has_pch_encoder) {
4112 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004113
Daniel Vetterd925c592013-06-05 13:34:04 +02004114 ironlake_disable_pch_transcoder(dev_priv, pipe);
4115 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004116
Daniel Vetterd925c592013-06-05 13:34:04 +02004117 if (HAS_PCH_CPT(dev)) {
4118 /* disable TRANS_DP_CTL */
4119 reg = TRANS_DP_CTL(pipe);
4120 temp = I915_READ(reg);
4121 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4122 TRANS_DP_PORT_SEL_MASK);
4123 temp |= TRANS_DP_PORT_SEL_NONE;
4124 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004125
Daniel Vetterd925c592013-06-05 13:34:04 +02004126 /* disable DPLL_SEL */
4127 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004128 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004129 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004130 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004131
4132 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004133 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004134
4135 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004136 }
4137
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004138 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004139 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004140
4141 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004142 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004143 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004144}
4145
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004146static void haswell_crtc_disable(struct drm_crtc *crtc)
4147{
4148 struct drm_device *dev = crtc->dev;
4149 struct drm_i915_private *dev_priv = dev->dev_private;
4150 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4151 struct intel_encoder *encoder;
4152 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004153 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004154
4155 if (!intel_crtc->active)
4156 return;
4157
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004158 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004159
Jani Nikula8807e552013-08-30 19:40:32 +03004160 for_each_encoder_on_crtc(dev, crtc, encoder) {
4161 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004162 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004163 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004164
Paulo Zanoni86642812013-04-12 17:57:57 -03004165 if (intel_crtc->config.has_pch_encoder)
4166 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004167 intel_disable_pipe(dev_priv, pipe);
4168
Paulo Zanoniad80a812012-10-24 16:06:19 -02004169 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004170
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004171 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004172
Paulo Zanoni1f544382012-10-24 11:32:00 -02004173 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004174
4175 for_each_encoder_on_crtc(dev, crtc, encoder)
4176 if (encoder->post_disable)
4177 encoder->post_disable(encoder);
4178
Daniel Vetter88adfff2013-03-28 10:42:01 +01004179 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004180 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03004181 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004182 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004183 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004184
4185 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004186 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004187
4188 mutex_lock(&dev->struct_mutex);
4189 intel_update_fbc(dev);
4190 mutex_unlock(&dev->struct_mutex);
4191}
4192
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004193static void ironlake_crtc_off(struct drm_crtc *crtc)
4194{
4195 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004196 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004197}
4198
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004199static void haswell_crtc_off(struct drm_crtc *crtc)
4200{
4201 intel_ddi_put_crtc_pll(crtc);
4202}
4203
Jesse Barnes2dd24552013-04-25 12:55:01 -07004204static void i9xx_pfit_enable(struct intel_crtc *crtc)
4205{
4206 struct drm_device *dev = crtc->base.dev;
4207 struct drm_i915_private *dev_priv = dev->dev_private;
4208 struct intel_crtc_config *pipe_config = &crtc->config;
4209
Daniel Vetter328d8e82013-05-08 10:36:31 +02004210 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004211 return;
4212
Daniel Vetterc0b03412013-05-28 12:05:54 +02004213 /*
4214 * The panel fitter should only be adjusted whilst the pipe is disabled,
4215 * according to register description and PRM.
4216 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004217 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4218 assert_pipe_disabled(dev_priv, crtc->pipe);
4219
Jesse Barnesb074cec2013-04-25 12:55:02 -07004220 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4221 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004222
4223 /* Border color in case we don't scale up to the full screen. Black by
4224 * default, change to something else for debugging. */
4225 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004226}
4227
Imre Deak77d22dc2014-03-05 16:20:52 +02004228#define for_each_power_domain(domain, mask) \
4229 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4230 if ((1 << (domain)) & (mask))
4231
Imre Deak319be8a2014-03-04 19:22:57 +02004232enum intel_display_power_domain
4233intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004234{
Imre Deak319be8a2014-03-04 19:22:57 +02004235 struct drm_device *dev = intel_encoder->base.dev;
4236 struct intel_digital_port *intel_dig_port;
4237
4238 switch (intel_encoder->type) {
4239 case INTEL_OUTPUT_UNKNOWN:
4240 /* Only DDI platforms should ever use this output type */
4241 WARN_ON_ONCE(!HAS_DDI(dev));
4242 case INTEL_OUTPUT_DISPLAYPORT:
4243 case INTEL_OUTPUT_HDMI:
4244 case INTEL_OUTPUT_EDP:
4245 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4246 switch (intel_dig_port->port) {
4247 case PORT_A:
4248 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4249 case PORT_B:
4250 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4251 case PORT_C:
4252 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4253 case PORT_D:
4254 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4255 default:
4256 WARN_ON_ONCE(1);
4257 return POWER_DOMAIN_PORT_OTHER;
4258 }
4259 case INTEL_OUTPUT_ANALOG:
4260 return POWER_DOMAIN_PORT_CRT;
4261 case INTEL_OUTPUT_DSI:
4262 return POWER_DOMAIN_PORT_DSI;
4263 default:
4264 return POWER_DOMAIN_PORT_OTHER;
4265 }
4266}
4267
4268static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4269{
4270 struct drm_device *dev = crtc->dev;
4271 struct intel_encoder *intel_encoder;
4272 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4273 enum pipe pipe = intel_crtc->pipe;
4274 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
Imre Deak77d22dc2014-03-05 16:20:52 +02004275 unsigned long mask;
4276 enum transcoder transcoder;
4277
4278 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4279
4280 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4281 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4282 if (pfit_enabled)
4283 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4284
Imre Deak319be8a2014-03-04 19:22:57 +02004285 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4286 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4287
Imre Deak77d22dc2014-03-05 16:20:52 +02004288 return mask;
4289}
4290
4291void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4292 bool enable)
4293{
4294 if (dev_priv->power_domains.init_power_on == enable)
4295 return;
4296
4297 if (enable)
4298 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4299 else
4300 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4301
4302 dev_priv->power_domains.init_power_on = enable;
4303}
4304
4305static void modeset_update_crtc_power_domains(struct drm_device *dev)
4306{
4307 struct drm_i915_private *dev_priv = dev->dev_private;
4308 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4309 struct intel_crtc *crtc;
4310
4311 /*
4312 * First get all needed power domains, then put all unneeded, to avoid
4313 * any unnecessary toggling of the power wells.
4314 */
4315 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4316 enum intel_display_power_domain domain;
4317
4318 if (!crtc->base.enabled)
4319 continue;
4320
Imre Deak319be8a2014-03-04 19:22:57 +02004321 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004322
4323 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4324 intel_display_power_get(dev_priv, domain);
4325 }
4326
4327 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4328 enum intel_display_power_domain domain;
4329
4330 for_each_power_domain(domain, crtc->enabled_power_domains)
4331 intel_display_power_put(dev_priv, domain);
4332
4333 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4334 }
4335
4336 intel_display_set_init_power(dev_priv, false);
4337}
4338
Jesse Barnes586f49d2013-11-04 16:06:59 -08004339int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004340{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004341 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004342
Jesse Barnes586f49d2013-11-04 16:06:59 -08004343 /* Obtain SKU information */
4344 mutex_lock(&dev_priv->dpio_lock);
4345 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4346 CCK_FUSE_HPLL_FREQ_MASK;
4347 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004348
Jesse Barnes586f49d2013-11-04 16:06:59 -08004349 return vco_freq[hpll_freq];
Jesse Barnes30a970c2013-11-04 13:48:12 -08004350}
4351
4352/* Adjust CDclk dividers to allow high res or save power if possible */
4353static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4354{
4355 struct drm_i915_private *dev_priv = dev->dev_private;
4356 u32 val, cmd;
4357
Imre Deakd60c4472014-03-27 17:45:10 +02004358 WARN_ON(valleyview_cur_cdclk(dev_priv) != dev_priv->vlv_cdclk_freq);
4359 dev_priv->vlv_cdclk_freq = cdclk;
4360
Jesse Barnes30a970c2013-11-04 13:48:12 -08004361 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4362 cmd = 2;
4363 else if (cdclk == 266)
4364 cmd = 1;
4365 else
4366 cmd = 0;
4367
4368 mutex_lock(&dev_priv->rps.hw_lock);
4369 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4370 val &= ~DSPFREQGUAR_MASK;
4371 val |= (cmd << DSPFREQGUAR_SHIFT);
4372 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4373 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4374 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4375 50)) {
4376 DRM_ERROR("timed out waiting for CDclk change\n");
4377 }
4378 mutex_unlock(&dev_priv->rps.hw_lock);
4379
4380 if (cdclk == 400) {
4381 u32 divider, vco;
4382
4383 vco = valleyview_get_vco(dev_priv);
4384 divider = ((vco << 1) / cdclk) - 1;
4385
4386 mutex_lock(&dev_priv->dpio_lock);
4387 /* adjust cdclk divider */
4388 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4389 val &= ~0xf;
4390 val |= divider;
4391 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4392 mutex_unlock(&dev_priv->dpio_lock);
4393 }
4394
4395 mutex_lock(&dev_priv->dpio_lock);
4396 /* adjust self-refresh exit latency value */
4397 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4398 val &= ~0x7f;
4399
4400 /*
4401 * For high bandwidth configs, we set a higher latency in the bunit
4402 * so that the core display fetch happens in time to avoid underruns.
4403 */
4404 if (cdclk == 400)
4405 val |= 4500 / 250; /* 4.5 usec */
4406 else
4407 val |= 3000 / 250; /* 3.0 usec */
4408 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4409 mutex_unlock(&dev_priv->dpio_lock);
4410
4411 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4412 intel_i2c_reset(dev);
4413}
4414
Imre Deakd60c4472014-03-27 17:45:10 +02004415int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004416{
4417 int cur_cdclk, vco;
4418 int divider;
4419
4420 vco = valleyview_get_vco(dev_priv);
4421
4422 mutex_lock(&dev_priv->dpio_lock);
4423 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4424 mutex_unlock(&dev_priv->dpio_lock);
4425
4426 divider &= 0xf;
4427
4428 cur_cdclk = (vco << 1) / (divider + 1);
4429
4430 return cur_cdclk;
4431}
4432
4433static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4434 int max_pixclk)
4435{
Jesse Barnes30a970c2013-11-04 13:48:12 -08004436 /*
4437 * Really only a few cases to deal with, as only 4 CDclks are supported:
4438 * 200MHz
4439 * 267MHz
4440 * 320MHz
4441 * 400MHz
4442 * So we check to see whether we're above 90% of the lower bin and
4443 * adjust if needed.
4444 */
4445 if (max_pixclk > 288000) {
4446 return 400;
4447 } else if (max_pixclk > 240000) {
4448 return 320;
4449 } else
4450 return 266;
4451 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4452}
4453
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004454/* compute the max pixel clock for new configuration */
4455static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004456{
4457 struct drm_device *dev = dev_priv->dev;
4458 struct intel_crtc *intel_crtc;
4459 int max_pixclk = 0;
4460
4461 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4462 base.head) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004463 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004464 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004465 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004466 }
4467
4468 return max_pixclk;
4469}
4470
4471static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004472 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004473{
4474 struct drm_i915_private *dev_priv = dev->dev_private;
4475 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004476 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004477
Imre Deakd60c4472014-03-27 17:45:10 +02004478 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4479 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004480 return;
4481
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004482 /* disable/enable all currently active pipes while we change cdclk */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004483 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4484 base.head)
4485 if (intel_crtc->base.enabled)
4486 *prepare_pipes |= (1 << intel_crtc->pipe);
4487}
4488
4489static void valleyview_modeset_global_resources(struct drm_device *dev)
4490{
4491 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004492 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004493 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4494
Imre Deakd60c4472014-03-27 17:45:10 +02004495 if (req_cdclk != dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004496 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak77961eb2014-03-05 16:20:56 +02004497 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004498}
4499
Jesse Barnes89b667f2013-04-18 14:51:36 -07004500static void valleyview_crtc_enable(struct drm_crtc *crtc)
4501{
4502 struct drm_device *dev = crtc->dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004503 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4504 struct intel_encoder *encoder;
4505 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03004506 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004507
4508 WARN_ON(!crtc->enabled);
4509
4510 if (intel_crtc->active)
4511 return;
4512
4513 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004514
Jesse Barnes89b667f2013-04-18 14:51:36 -07004515 for_each_encoder_on_crtc(dev, crtc, encoder)
4516 if (encoder->pre_pll_enable)
4517 encoder->pre_pll_enable(encoder);
4518
Jani Nikula23538ef2013-08-27 15:12:22 +03004519 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4520
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004521 if (!is_dsi) {
4522 if (IS_CHERRYVIEW(dev))
4523 chv_enable_pll(intel_crtc);
4524 else
4525 vlv_enable_pll(intel_crtc);
4526 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004527
4528 for_each_encoder_on_crtc(dev, crtc, encoder)
4529 if (encoder->pre_enable)
4530 encoder->pre_enable(encoder);
4531
Jesse Barnes2dd24552013-04-25 12:55:01 -07004532 i9xx_pfit_enable(intel_crtc);
4533
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004534 intel_crtc_load_lut(crtc);
4535
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004536 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004537 intel_enable_pipe(intel_crtc);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004538 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004539
Jani Nikula50049452013-07-30 12:20:32 +03004540 for_each_encoder_on_crtc(dev, crtc, encoder)
4541 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004542
4543 intel_crtc_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004544}
4545
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004546static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004547{
4548 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004549 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004550 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004551 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004552
Daniel Vetter08a48462012-07-02 11:43:47 +02004553 WARN_ON(!crtc->enabled);
4554
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004555 if (intel_crtc->active)
4556 return;
4557
4558 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004559
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004560 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004561 if (encoder->pre_enable)
4562 encoder->pre_enable(encoder);
4563
Daniel Vetterf6736a12013-06-05 13:34:30 +02004564 i9xx_enable_pll(intel_crtc);
4565
Jesse Barnes2dd24552013-04-25 12:55:01 -07004566 i9xx_pfit_enable(intel_crtc);
4567
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004568 intel_crtc_load_lut(crtc);
4569
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004570 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004571 intel_enable_pipe(intel_crtc);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004572 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004573
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004574 for_each_encoder_on_crtc(dev, crtc, encoder)
4575 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004576
4577 intel_crtc_enable_planes(crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004578}
4579
Daniel Vetter87476d62013-04-11 16:29:06 +02004580static void i9xx_pfit_disable(struct intel_crtc *crtc)
4581{
4582 struct drm_device *dev = crtc->base.dev;
4583 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004584
4585 if (!crtc->config.gmch_pfit.control)
4586 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004587
4588 assert_pipe_disabled(dev_priv, crtc->pipe);
4589
Daniel Vetter328d8e82013-05-08 10:36:31 +02004590 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4591 I915_READ(PFIT_CONTROL));
4592 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004593}
4594
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004595static void i9xx_crtc_disable(struct drm_crtc *crtc)
4596{
4597 struct drm_device *dev = crtc->dev;
4598 struct drm_i915_private *dev_priv = dev->dev_private;
4599 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004600 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004601 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004602
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004603 if (!intel_crtc->active)
4604 return;
4605
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004606 intel_crtc_disable_planes(crtc);
4607
Daniel Vetterea9d7582012-07-10 10:42:52 +02004608 for_each_encoder_on_crtc(dev, crtc, encoder)
4609 encoder->disable(encoder);
4610
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004611 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004612 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004613
Daniel Vetter87476d62013-04-11 16:29:06 +02004614 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004615
Jesse Barnes89b667f2013-04-18 14:51:36 -07004616 for_each_encoder_on_crtc(dev, crtc, encoder)
4617 if (encoder->post_disable)
4618 encoder->post_disable(encoder);
4619
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03004620 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
4621 if (IS_CHERRYVIEW(dev))
4622 chv_disable_pll(dev_priv, pipe);
4623 else if (IS_VALLEYVIEW(dev))
4624 vlv_disable_pll(dev_priv, pipe);
4625 else
4626 i9xx_disable_pll(dev_priv, pipe);
4627 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004628
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004629 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004630 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004631
Chris Wilson6b383a72010-09-13 13:54:26 +01004632 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004633}
4634
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004635static void i9xx_crtc_off(struct drm_crtc *crtc)
4636{
4637}
4638
Daniel Vetter976f8a22012-07-08 22:34:21 +02004639static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4640 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004641{
4642 struct drm_device *dev = crtc->dev;
4643 struct drm_i915_master_private *master_priv;
4644 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4645 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004646
4647 if (!dev->primary->master)
4648 return;
4649
4650 master_priv = dev->primary->master->driver_priv;
4651 if (!master_priv->sarea_priv)
4652 return;
4653
Jesse Barnes79e53942008-11-07 14:24:08 -08004654 switch (pipe) {
4655 case 0:
4656 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4657 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4658 break;
4659 case 1:
4660 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4661 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4662 break;
4663 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004664 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004665 break;
4666 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004667}
4668
Daniel Vetter976f8a22012-07-08 22:34:21 +02004669/**
4670 * Sets the power management mode of the pipe and plane.
4671 */
4672void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004673{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004674 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004675 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004676 struct intel_encoder *intel_encoder;
4677 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004678
Daniel Vetter976f8a22012-07-08 22:34:21 +02004679 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4680 enable |= intel_encoder->connectors_active;
4681
4682 if (enable)
4683 dev_priv->display.crtc_enable(crtc);
4684 else
4685 dev_priv->display.crtc_disable(crtc);
4686
4687 intel_crtc_update_sarea(crtc, enable);
4688}
4689
Daniel Vetter976f8a22012-07-08 22:34:21 +02004690static void intel_crtc_disable(struct drm_crtc *crtc)
4691{
4692 struct drm_device *dev = crtc->dev;
4693 struct drm_connector *connector;
4694 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08004695 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004696
4697 /* crtc should still be enabled when we disable it. */
4698 WARN_ON(!crtc->enabled);
4699
4700 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03004701 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004702 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004703 dev_priv->display.off(crtc);
4704
Chris Wilson931872f2012-01-16 23:01:13 +00004705 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004706 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004707 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004708
Matt Roperf4510a22014-04-01 15:22:40 -07004709 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01004710 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004711 intel_unpin_fb_obj(to_intel_framebuffer(crtc->primary->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004712 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004713 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004714 }
4715
4716 /* Update computed state. */
4717 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4718 if (!connector->encoder || !connector->encoder->crtc)
4719 continue;
4720
4721 if (connector->encoder->crtc != crtc)
4722 continue;
4723
4724 connector->dpms = DRM_MODE_DPMS_OFF;
4725 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004726 }
4727}
4728
Chris Wilsonea5b2132010-08-04 13:50:23 +01004729void intel_encoder_destroy(struct drm_encoder *encoder)
4730{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004731 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004732
Chris Wilsonea5b2132010-08-04 13:50:23 +01004733 drm_encoder_cleanup(encoder);
4734 kfree(intel_encoder);
4735}
4736
Damien Lespiau92373292013-08-08 22:28:57 +01004737/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004738 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4739 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004740static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004741{
4742 if (mode == DRM_MODE_DPMS_ON) {
4743 encoder->connectors_active = true;
4744
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004745 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004746 } else {
4747 encoder->connectors_active = false;
4748
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004749 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004750 }
4751}
4752
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004753/* Cross check the actual hw state with our own modeset state tracking (and it's
4754 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004755static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004756{
4757 if (connector->get_hw_state(connector)) {
4758 struct intel_encoder *encoder = connector->encoder;
4759 struct drm_crtc *crtc;
4760 bool encoder_enabled;
4761 enum pipe pipe;
4762
4763 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4764 connector->base.base.id,
4765 drm_get_connector_name(&connector->base));
4766
4767 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4768 "wrong connector dpms state\n");
4769 WARN(connector->base.encoder != &encoder->base,
4770 "active connector not linked to encoder\n");
4771 WARN(!encoder->connectors_active,
4772 "encoder->connectors_active not set\n");
4773
4774 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4775 WARN(!encoder_enabled, "encoder not enabled\n");
4776 if (WARN_ON(!encoder->base.crtc))
4777 return;
4778
4779 crtc = encoder->base.crtc;
4780
4781 WARN(!crtc->enabled, "crtc not enabled\n");
4782 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4783 WARN(pipe != to_intel_crtc(crtc)->pipe,
4784 "encoder active on the wrong pipe\n");
4785 }
4786}
4787
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004788/* Even simpler default implementation, if there's really no special case to
4789 * consider. */
4790void intel_connector_dpms(struct drm_connector *connector, int mode)
4791{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004792 /* All the simple cases only support two dpms states. */
4793 if (mode != DRM_MODE_DPMS_ON)
4794 mode = DRM_MODE_DPMS_OFF;
4795
4796 if (mode == connector->dpms)
4797 return;
4798
4799 connector->dpms = mode;
4800
4801 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01004802 if (connector->encoder)
4803 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004804
Daniel Vetterb9805142012-08-31 17:37:33 +02004805 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004806}
4807
Daniel Vetterf0947c32012-07-02 13:10:34 +02004808/* Simple connector->get_hw_state implementation for encoders that support only
4809 * one connector and no cloning and hence the encoder state determines the state
4810 * of the connector. */
4811bool intel_connector_get_hw_state(struct intel_connector *connector)
4812{
Daniel Vetter24929352012-07-02 20:28:59 +02004813 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004814 struct intel_encoder *encoder = connector->encoder;
4815
4816 return encoder->get_hw_state(encoder, &pipe);
4817}
4818
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004819static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4820 struct intel_crtc_config *pipe_config)
4821{
4822 struct drm_i915_private *dev_priv = dev->dev_private;
4823 struct intel_crtc *pipe_B_crtc =
4824 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4825
4826 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4827 pipe_name(pipe), pipe_config->fdi_lanes);
4828 if (pipe_config->fdi_lanes > 4) {
4829 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4830 pipe_name(pipe), pipe_config->fdi_lanes);
4831 return false;
4832 }
4833
Paulo Zanonibafb6552013-11-02 21:07:44 -07004834 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004835 if (pipe_config->fdi_lanes > 2) {
4836 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4837 pipe_config->fdi_lanes);
4838 return false;
4839 } else {
4840 return true;
4841 }
4842 }
4843
4844 if (INTEL_INFO(dev)->num_pipes == 2)
4845 return true;
4846
4847 /* Ivybridge 3 pipe is really complicated */
4848 switch (pipe) {
4849 case PIPE_A:
4850 return true;
4851 case PIPE_B:
4852 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4853 pipe_config->fdi_lanes > 2) {
4854 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4855 pipe_name(pipe), pipe_config->fdi_lanes);
4856 return false;
4857 }
4858 return true;
4859 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004860 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004861 pipe_B_crtc->config.fdi_lanes <= 2) {
4862 if (pipe_config->fdi_lanes > 2) {
4863 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4864 pipe_name(pipe), pipe_config->fdi_lanes);
4865 return false;
4866 }
4867 } else {
4868 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4869 return false;
4870 }
4871 return true;
4872 default:
4873 BUG();
4874 }
4875}
4876
Daniel Vettere29c22c2013-02-21 00:00:16 +01004877#define RETRY 1
4878static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4879 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004880{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004881 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004882 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004883 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004884 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004885
Daniel Vettere29c22c2013-02-21 00:00:16 +01004886retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004887 /* FDI is a binary signal running at ~2.7GHz, encoding
4888 * each output octet as 10 bits. The actual frequency
4889 * is stored as a divider into a 100MHz clock, and the
4890 * mode pixel clock is stored in units of 1KHz.
4891 * Hence the bw of each lane in terms of the mode signal
4892 * is:
4893 */
4894 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4895
Damien Lespiau241bfc32013-09-25 16:45:37 +01004896 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004897
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004898 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004899 pipe_config->pipe_bpp);
4900
4901 pipe_config->fdi_lanes = lane;
4902
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004903 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004904 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004905
Daniel Vettere29c22c2013-02-21 00:00:16 +01004906 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4907 intel_crtc->pipe, pipe_config);
4908 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4909 pipe_config->pipe_bpp -= 2*3;
4910 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4911 pipe_config->pipe_bpp);
4912 needs_recompute = true;
4913 pipe_config->bw_constrained = true;
4914
4915 goto retry;
4916 }
4917
4918 if (needs_recompute)
4919 return RETRY;
4920
4921 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004922}
4923
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004924static void hsw_compute_ips_config(struct intel_crtc *crtc,
4925 struct intel_crtc_config *pipe_config)
4926{
Jani Nikulad330a952014-01-21 11:24:25 +02004927 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004928 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004929 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004930}
4931
Daniel Vettera43f6e02013-06-07 23:10:32 +02004932static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004933 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004934{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004935 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004936 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004937
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004938 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004939 if (INTEL_INFO(dev)->gen < 4) {
4940 struct drm_i915_private *dev_priv = dev->dev_private;
4941 int clock_limit =
4942 dev_priv->display.get_display_clock_speed(dev);
4943
4944 /*
4945 * Enable pixel doubling when the dot clock
4946 * is > 90% of the (display) core speed.
4947 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004948 * GDG double wide on either pipe,
4949 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004950 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004951 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004952 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004953 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004954 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004955 }
4956
Damien Lespiau241bfc32013-09-25 16:45:37 +01004957 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004958 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004959 }
Chris Wilson89749352010-09-12 18:25:19 +01004960
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004961 /*
4962 * Pipe horizontal size must be even in:
4963 * - DVO ganged mode
4964 * - LVDS dual channel mode
4965 * - Double wide pipe
4966 */
4967 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4968 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4969 pipe_config->pipe_src_w &= ~1;
4970
Damien Lespiau8693a822013-05-03 18:48:11 +01004971 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4972 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004973 */
4974 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4975 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004976 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004977
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004978 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004979 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004980 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004981 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4982 * for lvds. */
4983 pipe_config->pipe_bpp = 8*3;
4984 }
4985
Damien Lespiauf5adf942013-06-24 18:29:34 +01004986 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004987 hsw_compute_ips_config(crtc, pipe_config);
4988
4989 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4990 * clock survives for now. */
4991 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4992 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004993
Daniel Vetter877d48d2013-04-19 11:24:43 +02004994 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004995 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004996
Daniel Vettere29c22c2013-02-21 00:00:16 +01004997 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004998}
4999
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005000static int valleyview_get_display_clock_speed(struct drm_device *dev)
5001{
5002 return 400000; /* FIXME */
5003}
5004
Jesse Barnese70236a2009-09-21 10:42:27 -07005005static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005006{
Jesse Barnese70236a2009-09-21 10:42:27 -07005007 return 400000;
5008}
Jesse Barnes79e53942008-11-07 14:24:08 -08005009
Jesse Barnese70236a2009-09-21 10:42:27 -07005010static int i915_get_display_clock_speed(struct drm_device *dev)
5011{
5012 return 333000;
5013}
Jesse Barnes79e53942008-11-07 14:24:08 -08005014
Jesse Barnese70236a2009-09-21 10:42:27 -07005015static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5016{
5017 return 200000;
5018}
Jesse Barnes79e53942008-11-07 14:24:08 -08005019
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005020static int pnv_get_display_clock_speed(struct drm_device *dev)
5021{
5022 u16 gcfgc = 0;
5023
5024 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5025
5026 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5027 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5028 return 267000;
5029 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5030 return 333000;
5031 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5032 return 444000;
5033 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5034 return 200000;
5035 default:
5036 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5037 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5038 return 133000;
5039 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5040 return 167000;
5041 }
5042}
5043
Jesse Barnese70236a2009-09-21 10:42:27 -07005044static int i915gm_get_display_clock_speed(struct drm_device *dev)
5045{
5046 u16 gcfgc = 0;
5047
5048 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5049
5050 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005051 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005052 else {
5053 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5054 case GC_DISPLAY_CLOCK_333_MHZ:
5055 return 333000;
5056 default:
5057 case GC_DISPLAY_CLOCK_190_200_MHZ:
5058 return 190000;
5059 }
5060 }
5061}
Jesse Barnes79e53942008-11-07 14:24:08 -08005062
Jesse Barnese70236a2009-09-21 10:42:27 -07005063static int i865_get_display_clock_speed(struct drm_device *dev)
5064{
5065 return 266000;
5066}
5067
5068static int i855_get_display_clock_speed(struct drm_device *dev)
5069{
5070 u16 hpllcc = 0;
5071 /* Assume that the hardware is in the high speed state. This
5072 * should be the default.
5073 */
5074 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5075 case GC_CLOCK_133_200:
5076 case GC_CLOCK_100_200:
5077 return 200000;
5078 case GC_CLOCK_166_250:
5079 return 250000;
5080 case GC_CLOCK_100_133:
5081 return 133000;
5082 }
5083
5084 /* Shouldn't happen */
5085 return 0;
5086}
5087
5088static int i830_get_display_clock_speed(struct drm_device *dev)
5089{
5090 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005091}
5092
Zhenyu Wang2c072452009-06-05 15:38:42 +08005093static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005094intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005095{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005096 while (*num > DATA_LINK_M_N_MASK ||
5097 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005098 *num >>= 1;
5099 *den >>= 1;
5100 }
5101}
5102
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005103static void compute_m_n(unsigned int m, unsigned int n,
5104 uint32_t *ret_m, uint32_t *ret_n)
5105{
5106 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5107 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5108 intel_reduce_m_n_ratio(ret_m, ret_n);
5109}
5110
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005111void
5112intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5113 int pixel_clock, int link_clock,
5114 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005115{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005116 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005117
5118 compute_m_n(bits_per_pixel * pixel_clock,
5119 link_clock * nlanes * 8,
5120 &m_n->gmch_m, &m_n->gmch_n);
5121
5122 compute_m_n(pixel_clock, link_clock,
5123 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005124}
5125
Chris Wilsona7615032011-01-12 17:04:08 +00005126static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5127{
Jani Nikulad330a952014-01-21 11:24:25 +02005128 if (i915.panel_use_ssc >= 0)
5129 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005130 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005131 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005132}
5133
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005134static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5135{
5136 struct drm_device *dev = crtc->dev;
5137 struct drm_i915_private *dev_priv = dev->dev_private;
5138 int refclk;
5139
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005140 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005141 refclk = 100000;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005142 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005143 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005144 refclk = dev_priv->vbt.lvds_ssc_freq;
5145 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005146 } else if (!IS_GEN2(dev)) {
5147 refclk = 96000;
5148 } else {
5149 refclk = 48000;
5150 }
5151
5152 return refclk;
5153}
5154
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005155static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005156{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005157 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005158}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005159
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005160static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5161{
5162 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005163}
5164
Daniel Vetterf47709a2013-03-28 10:42:02 +01005165static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005166 intel_clock_t *reduced_clock)
5167{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005168 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005169 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005170 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005171 u32 fp, fp2 = 0;
5172
5173 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005174 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005175 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005176 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005177 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005178 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005179 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005180 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005181 }
5182
5183 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005184 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005185
Daniel Vetterf47709a2013-03-28 10:42:02 +01005186 crtc->lowfreq_avail = false;
5187 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005188 reduced_clock && i915.powersave) {
Jesse Barnesa7516a02011-12-15 12:30:37 -08005189 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005190 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005191 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005192 } else {
5193 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005194 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005195 }
5196}
5197
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005198static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5199 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005200{
5201 u32 reg_val;
5202
5203 /*
5204 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5205 * and set it to a reasonable value instead.
5206 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005207 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005208 reg_val &= 0xffffff00;
5209 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005210 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005211
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005212 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005213 reg_val &= 0x8cffffff;
5214 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005215 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005216
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005217 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005218 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005219 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005220
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005221 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005222 reg_val &= 0x00ffffff;
5223 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005224 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005225}
5226
Daniel Vetterb5518422013-05-03 11:49:48 +02005227static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5228 struct intel_link_m_n *m_n)
5229{
5230 struct drm_device *dev = crtc->base.dev;
5231 struct drm_i915_private *dev_priv = dev->dev_private;
5232 int pipe = crtc->pipe;
5233
Daniel Vettere3b95f12013-05-03 11:49:49 +02005234 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5235 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5236 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5237 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005238}
5239
5240static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5241 struct intel_link_m_n *m_n)
5242{
5243 struct drm_device *dev = crtc->base.dev;
5244 struct drm_i915_private *dev_priv = dev->dev_private;
5245 int pipe = crtc->pipe;
5246 enum transcoder transcoder = crtc->config.cpu_transcoder;
5247
5248 if (INTEL_INFO(dev)->gen >= 5) {
5249 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5250 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5251 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5252 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5253 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005254 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5255 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5256 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5257 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005258 }
5259}
5260
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005261static void intel_dp_set_m_n(struct intel_crtc *crtc)
5262{
5263 if (crtc->config.has_pch_encoder)
5264 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5265 else
5266 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5267}
5268
Daniel Vetterf47709a2013-03-28 10:42:02 +01005269static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005270{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005271 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005272 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005273 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005274 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005275 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005276 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005277
Daniel Vetter09153002012-12-12 14:06:44 +01005278 mutex_lock(&dev_priv->dpio_lock);
5279
Daniel Vetterf47709a2013-03-28 10:42:02 +01005280 bestn = crtc->config.dpll.n;
5281 bestm1 = crtc->config.dpll.m1;
5282 bestm2 = crtc->config.dpll.m2;
5283 bestp1 = crtc->config.dpll.p1;
5284 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005285
Jesse Barnes89b667f2013-04-18 14:51:36 -07005286 /* See eDP HDMI DPIO driver vbios notes doc */
5287
5288 /* PLL B needs special handling */
5289 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005290 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005291
5292 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005293 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005294
5295 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005296 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005297 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005298 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005299
5300 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005301 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005302
5303 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005304 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5305 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5306 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005307 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005308
5309 /*
5310 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5311 * but we don't support that).
5312 * Note: don't use the DAC post divider as it seems unstable.
5313 */
5314 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005315 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005316
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005317 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005318 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005319
Jesse Barnes89b667f2013-04-18 14:51:36 -07005320 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005321 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005322 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005323 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005324 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03005325 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005326 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005327 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005328 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005329
Jesse Barnes89b667f2013-04-18 14:51:36 -07005330 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5331 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5332 /* Use SSC source */
5333 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005334 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005335 0x0df40000);
5336 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005337 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005338 0x0df70000);
5339 } else { /* HDMI or VGA */
5340 /* Use bend source */
5341 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005342 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005343 0x0df70000);
5344 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005345 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005346 0x0df40000);
5347 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005348
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005349 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005350 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5351 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5352 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5353 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005354 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005355
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005356 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005357
Imre Deake5cbfbf2014-01-09 17:08:16 +02005358 /*
5359 * Enable DPIO clock input. We should never disable the reference
5360 * clock for pipe B, since VGA hotplug / manual detection depends
5361 * on it.
5362 */
Jesse Barnes89b667f2013-04-18 14:51:36 -07005363 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5364 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07005365 /* We should never disable this, set it here for state tracking */
5366 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005367 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005368 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005369 crtc->config.dpll_hw_state.dpll = dpll;
5370
Daniel Vetteref1b4602013-06-01 17:17:04 +02005371 dpll_md = (crtc->config.pixel_multiplier - 1)
5372 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005373 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5374
Daniel Vetter09153002012-12-12 14:06:44 +01005375 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005376}
5377
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005378static void chv_update_pll(struct intel_crtc *crtc)
5379{
5380 struct drm_device *dev = crtc->base.dev;
5381 struct drm_i915_private *dev_priv = dev->dev_private;
5382 int pipe = crtc->pipe;
5383 int dpll_reg = DPLL(crtc->pipe);
5384 enum dpio_channel port = vlv_pipe_to_channel(pipe);
5385 u32 val, loopfilter, intcoeff;
5386 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5387 int refclk;
5388
5389 mutex_lock(&dev_priv->dpio_lock);
5390
5391 bestn = crtc->config.dpll.n;
5392 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5393 bestm1 = crtc->config.dpll.m1;
5394 bestm2 = crtc->config.dpll.m2 >> 22;
5395 bestp1 = crtc->config.dpll.p1;
5396 bestp2 = crtc->config.dpll.p2;
5397
5398 /*
5399 * Enable Refclk and SSC
5400 */
5401 val = I915_READ(dpll_reg);
5402 val |= (DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV);
5403 I915_WRITE(dpll_reg, val);
5404
5405 /* Propagate soft reset to data lane reset */
5406 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS_DW0(port));
5407 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
5408 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), val);
5409
5410 /* Disable 10bit clock to display controller */
5411 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
5412 val &= ~DPIO_DCLKP_EN;
5413 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
5414
5415 /* p1 and p2 divider */
5416 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5417 5 << DPIO_CHV_S1_DIV_SHIFT |
5418 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5419 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5420 1 << DPIO_CHV_K_DIV_SHIFT);
5421
5422 /* Feedback post-divider - m2 */
5423 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5424
5425 /* Feedback refclk divider - n and m1 */
5426 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5427 DPIO_CHV_M1_DIV_BY_2 |
5428 1 << DPIO_CHV_N_DIV_SHIFT);
5429
5430 /* M2 fraction division */
5431 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5432
5433 /* M2 fraction division enable */
5434 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5435 DPIO_CHV_FRAC_DIV_EN |
5436 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5437
5438 /* Loop filter */
5439 refclk = i9xx_get_refclk(&crtc->base, 0);
5440 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5441 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5442 if (refclk == 100000)
5443 intcoeff = 11;
5444 else if (refclk == 38400)
5445 intcoeff = 10;
5446 else
5447 intcoeff = 9;
5448 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5449 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5450
5451 /* AFC Recal */
5452 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5453 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5454 DPIO_AFC_RECAL);
5455
5456 mutex_unlock(&dev_priv->dpio_lock);
5457}
5458
Daniel Vetterf47709a2013-03-28 10:42:02 +01005459static void i9xx_update_pll(struct intel_crtc *crtc,
5460 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005461 int num_connectors)
5462{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005463 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005464 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005465 u32 dpll;
5466 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005467 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005468
Daniel Vetterf47709a2013-03-28 10:42:02 +01005469 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305470
Daniel Vetterf47709a2013-03-28 10:42:02 +01005471 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5472 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005473
5474 dpll = DPLL_VGA_MODE_DIS;
5475
Daniel Vetterf47709a2013-03-28 10:42:02 +01005476 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005477 dpll |= DPLLB_MODE_LVDS;
5478 else
5479 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005480
Daniel Vetteref1b4602013-06-01 17:17:04 +02005481 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005482 dpll |= (crtc->config.pixel_multiplier - 1)
5483 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005484 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005485
5486 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005487 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005488
Daniel Vetterf47709a2013-03-28 10:42:02 +01005489 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005490 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005491
5492 /* compute bitmask from p1 value */
5493 if (IS_PINEVIEW(dev))
5494 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5495 else {
5496 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5497 if (IS_G4X(dev) && reduced_clock)
5498 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5499 }
5500 switch (clock->p2) {
5501 case 5:
5502 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5503 break;
5504 case 7:
5505 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5506 break;
5507 case 10:
5508 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5509 break;
5510 case 14:
5511 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5512 break;
5513 }
5514 if (INTEL_INFO(dev)->gen >= 4)
5515 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5516
Daniel Vetter09ede542013-04-30 14:01:45 +02005517 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005518 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005519 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005520 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5521 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5522 else
5523 dpll |= PLL_REF_INPUT_DREFCLK;
5524
5525 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005526 crtc->config.dpll_hw_state.dpll = dpll;
5527
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005528 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005529 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5530 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005531 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005532 }
5533}
5534
Daniel Vetterf47709a2013-03-28 10:42:02 +01005535static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005536 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005537 int num_connectors)
5538{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005539 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005540 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005541 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005542 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005543
Daniel Vetterf47709a2013-03-28 10:42:02 +01005544 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305545
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005546 dpll = DPLL_VGA_MODE_DIS;
5547
Daniel Vetterf47709a2013-03-28 10:42:02 +01005548 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005549 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5550 } else {
5551 if (clock->p1 == 2)
5552 dpll |= PLL_P1_DIVIDE_BY_TWO;
5553 else
5554 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5555 if (clock->p2 == 4)
5556 dpll |= PLL_P2_DIVIDE_BY_4;
5557 }
5558
Daniel Vetter4a33e482013-07-06 12:52:05 +02005559 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5560 dpll |= DPLL_DVO_2X_MODE;
5561
Daniel Vetterf47709a2013-03-28 10:42:02 +01005562 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005563 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5564 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5565 else
5566 dpll |= PLL_REF_INPUT_DREFCLK;
5567
5568 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005569 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005570}
5571
Daniel Vetter8a654f32013-06-01 17:16:22 +02005572static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005573{
5574 struct drm_device *dev = intel_crtc->base.dev;
5575 struct drm_i915_private *dev_priv = dev->dev_private;
5576 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005577 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005578 struct drm_display_mode *adjusted_mode =
5579 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005580 uint32_t crtc_vtotal, crtc_vblank_end;
5581 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005582
5583 /* We need to be careful not to changed the adjusted mode, for otherwise
5584 * the hw state checker will get angry at the mismatch. */
5585 crtc_vtotal = adjusted_mode->crtc_vtotal;
5586 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005587
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005588 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005589 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005590 crtc_vtotal -= 1;
5591 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005592
5593 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5594 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5595 else
5596 vsyncshift = adjusted_mode->crtc_hsync_start -
5597 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005598 if (vsyncshift < 0)
5599 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005600 }
5601
5602 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005603 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005604
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005605 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005606 (adjusted_mode->crtc_hdisplay - 1) |
5607 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005608 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005609 (adjusted_mode->crtc_hblank_start - 1) |
5610 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005611 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005612 (adjusted_mode->crtc_hsync_start - 1) |
5613 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5614
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005615 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005616 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005617 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005618 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005619 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005620 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005621 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005622 (adjusted_mode->crtc_vsync_start - 1) |
5623 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5624
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005625 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5626 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5627 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5628 * bits. */
5629 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5630 (pipe == PIPE_B || pipe == PIPE_C))
5631 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5632
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005633 /* pipesrc controls the size that is scaled from, which should
5634 * always be the user's requested size.
5635 */
5636 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005637 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5638 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005639}
5640
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005641static void intel_get_pipe_timings(struct intel_crtc *crtc,
5642 struct intel_crtc_config *pipe_config)
5643{
5644 struct drm_device *dev = crtc->base.dev;
5645 struct drm_i915_private *dev_priv = dev->dev_private;
5646 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5647 uint32_t tmp;
5648
5649 tmp = I915_READ(HTOTAL(cpu_transcoder));
5650 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5651 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5652 tmp = I915_READ(HBLANK(cpu_transcoder));
5653 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5654 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5655 tmp = I915_READ(HSYNC(cpu_transcoder));
5656 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5657 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5658
5659 tmp = I915_READ(VTOTAL(cpu_transcoder));
5660 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5661 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5662 tmp = I915_READ(VBLANK(cpu_transcoder));
5663 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5664 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5665 tmp = I915_READ(VSYNC(cpu_transcoder));
5666 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5667 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5668
5669 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5670 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5671 pipe_config->adjusted_mode.crtc_vtotal += 1;
5672 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5673 }
5674
5675 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005676 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5677 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5678
5679 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5680 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005681}
5682
Daniel Vetterf6a83282014-02-11 15:28:57 -08005683void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5684 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005685{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005686 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5687 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5688 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5689 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005690
Daniel Vetterf6a83282014-02-11 15:28:57 -08005691 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5692 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5693 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5694 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005695
Daniel Vetterf6a83282014-02-11 15:28:57 -08005696 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005697
Daniel Vetterf6a83282014-02-11 15:28:57 -08005698 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5699 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005700}
5701
Daniel Vetter84b046f2013-02-19 18:48:54 +01005702static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5703{
5704 struct drm_device *dev = intel_crtc->base.dev;
5705 struct drm_i915_private *dev_priv = dev->dev_private;
5706 uint32_t pipeconf;
5707
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005708 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005709
Daniel Vetter67c72a12013-09-24 11:46:14 +02005710 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5711 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5712 pipeconf |= PIPECONF_ENABLE;
5713
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005714 if (intel_crtc->config.double_wide)
5715 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005716
Daniel Vetterff9ce462013-04-24 14:57:17 +02005717 /* only g4x and later have fancy bpc/dither controls */
5718 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005719 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5720 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5721 pipeconf |= PIPECONF_DITHER_EN |
5722 PIPECONF_DITHER_TYPE_SP;
5723
5724 switch (intel_crtc->config.pipe_bpp) {
5725 case 18:
5726 pipeconf |= PIPECONF_6BPC;
5727 break;
5728 case 24:
5729 pipeconf |= PIPECONF_8BPC;
5730 break;
5731 case 30:
5732 pipeconf |= PIPECONF_10BPC;
5733 break;
5734 default:
5735 /* Case prevented by intel_choose_pipe_bpp_dither. */
5736 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005737 }
5738 }
5739
5740 if (HAS_PIPE_CXSR(dev)) {
5741 if (intel_crtc->lowfreq_avail) {
5742 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5743 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5744 } else {
5745 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005746 }
5747 }
5748
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02005749 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
5750 if (INTEL_INFO(dev)->gen < 4 ||
5751 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5752 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5753 else
5754 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
5755 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01005756 pipeconf |= PIPECONF_PROGRESSIVE;
5757
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005758 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5759 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005760
Daniel Vetter84b046f2013-02-19 18:48:54 +01005761 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5762 POSTING_READ(PIPECONF(intel_crtc->pipe));
5763}
5764
Eric Anholtf564048e2011-03-30 13:01:02 -07005765static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005766 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005767 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005768{
5769 struct drm_device *dev = crtc->dev;
5770 struct drm_i915_private *dev_priv = dev->dev_private;
5771 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5772 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005773 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005774 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005775 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005776 u32 dspcntr;
Daniel Vettera16af722013-04-30 14:01:44 +02005777 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005778 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005779 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005780 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005781 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005782
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005783 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005784 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005785 case INTEL_OUTPUT_LVDS:
5786 is_lvds = true;
5787 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005788 case INTEL_OUTPUT_DSI:
5789 is_dsi = true;
5790 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005791 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005792
Eric Anholtc751ce42010-03-25 11:48:48 -07005793 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005794 }
5795
Jani Nikulaf2335332013-09-13 11:03:09 +03005796 if (is_dsi)
5797 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005798
Jani Nikulaf2335332013-09-13 11:03:09 +03005799 if (!intel_crtc->config.clock_set) {
5800 refclk = i9xx_get_refclk(crtc, num_connectors);
5801
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005802 /*
5803 * Returns a set of divisors for the desired target clock with
5804 * the given refclk, or FALSE. The returned values represent
5805 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5806 * 2) / p1 / p2.
5807 */
5808 limit = intel_limit(crtc, refclk);
5809 ok = dev_priv->display.find_dpll(limit, crtc,
5810 intel_crtc->config.port_clock,
5811 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005812 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005813 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5814 return -EINVAL;
5815 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005816
Jani Nikulaf2335332013-09-13 11:03:09 +03005817 if (is_lvds && dev_priv->lvds_downclock_avail) {
5818 /*
5819 * Ensure we match the reduced clock's P to the target
5820 * clock. If the clocks don't match, we can't switch
5821 * the display clock by using the FP0/FP1. In such case
5822 * we will disable the LVDS downclock feature.
5823 */
5824 has_reduced_clock =
5825 dev_priv->display.find_dpll(limit, crtc,
5826 dev_priv->lvds_downclock,
5827 refclk, &clock,
5828 &reduced_clock);
5829 }
5830 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005831 intel_crtc->config.dpll.n = clock.n;
5832 intel_crtc->config.dpll.m1 = clock.m1;
5833 intel_crtc->config.dpll.m2 = clock.m2;
5834 intel_crtc->config.dpll.p1 = clock.p1;
5835 intel_crtc->config.dpll.p2 = clock.p2;
5836 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005837
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005838 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005839 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305840 has_reduced_clock ? &reduced_clock : NULL,
5841 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005842 } else if (IS_CHERRYVIEW(dev)) {
5843 chv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005844 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005845 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005846 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005847 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005848 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005849 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005850 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005851
Jani Nikulaf2335332013-09-13 11:03:09 +03005852skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005853 /* Set up the display plane register */
5854 dspcntr = DISPPLANE_GAMMA_ENABLE;
5855
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005856 if (!IS_VALLEYVIEW(dev)) {
5857 if (pipe == 0)
5858 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5859 else
5860 dspcntr |= DISPPLANE_SEL_PIPE_B;
5861 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005862
Ville Syrjälä2070f002014-03-31 18:21:25 +03005863 if (intel_crtc->config.has_dp_encoder)
5864 intel_dp_set_m_n(intel_crtc);
5865
Daniel Vetter8a654f32013-06-01 17:16:22 +02005866 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005867
5868 /* pipesrc and dspsize control the size that is scaled from,
5869 * which should always be the user's requested size.
5870 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005871 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005872 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5873 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005874 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005875
Daniel Vetter84b046f2013-02-19 18:48:54 +01005876 i9xx_set_pipeconf(intel_crtc);
5877
Eric Anholtf564048e2011-03-30 13:01:02 -07005878 I915_WRITE(DSPCNTR(plane), dspcntr);
5879 POSTING_READ(DSPCNTR(plane));
5880
Daniel Vetter94352cf2012-07-05 22:51:56 +02005881 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005882
Eric Anholtf564048e2011-03-30 13:01:02 -07005883 return ret;
5884}
5885
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005886static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5887 struct intel_crtc_config *pipe_config)
5888{
5889 struct drm_device *dev = crtc->base.dev;
5890 struct drm_i915_private *dev_priv = dev->dev_private;
5891 uint32_t tmp;
5892
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02005893 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5894 return;
5895
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005896 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005897 if (!(tmp & PFIT_ENABLE))
5898 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005899
Daniel Vetter06922822013-07-11 13:35:40 +02005900 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005901 if (INTEL_INFO(dev)->gen < 4) {
5902 if (crtc->pipe != PIPE_B)
5903 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005904 } else {
5905 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5906 return;
5907 }
5908
Daniel Vetter06922822013-07-11 13:35:40 +02005909 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005910 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5911 if (INTEL_INFO(dev)->gen < 5)
5912 pipe_config->gmch_pfit.lvds_border_bits =
5913 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5914}
5915
Jesse Barnesacbec812013-09-20 11:29:32 -07005916static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5917 struct intel_crtc_config *pipe_config)
5918{
5919 struct drm_device *dev = crtc->base.dev;
5920 struct drm_i915_private *dev_priv = dev->dev_private;
5921 int pipe = pipe_config->cpu_transcoder;
5922 intel_clock_t clock;
5923 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005924 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005925
5926 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005927 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07005928 mutex_unlock(&dev_priv->dpio_lock);
5929
5930 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5931 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5932 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5933 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5934 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5935
Ville Syrjäläf6466282013-10-14 14:50:31 +03005936 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07005937
Ville Syrjäläf6466282013-10-14 14:50:31 +03005938 /* clock.dot is the fast clock */
5939 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07005940}
5941
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005942static void i9xx_get_plane_config(struct intel_crtc *crtc,
5943 struct intel_plane_config *plane_config)
5944{
5945 struct drm_device *dev = crtc->base.dev;
5946 struct drm_i915_private *dev_priv = dev->dev_private;
5947 u32 val, base, offset;
5948 int pipe = crtc->pipe, plane = crtc->plane;
5949 int fourcc, pixel_format;
5950 int aligned_height;
5951
Dave Airlie66e514c2014-04-03 07:51:54 +10005952 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
5953 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005954 DRM_DEBUG_KMS("failed to alloc fb\n");
5955 return;
5956 }
5957
5958 val = I915_READ(DSPCNTR(plane));
5959
5960 if (INTEL_INFO(dev)->gen >= 4)
5961 if (val & DISPPLANE_TILED)
5962 plane_config->tiled = true;
5963
5964 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
5965 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10005966 crtc->base.primary->fb->pixel_format = fourcc;
5967 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005968 drm_format_plane_cpp(fourcc, 0) * 8;
5969
5970 if (INTEL_INFO(dev)->gen >= 4) {
5971 if (plane_config->tiled)
5972 offset = I915_READ(DSPTILEOFF(plane));
5973 else
5974 offset = I915_READ(DSPLINOFF(plane));
5975 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
5976 } else {
5977 base = I915_READ(DSPADDR(plane));
5978 }
5979 plane_config->base = base;
5980
5981 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10005982 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
5983 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005984
5985 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10005986 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005987
Dave Airlie66e514c2014-04-03 07:51:54 +10005988 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005989 plane_config->tiled);
5990
Dave Airlie66e514c2014-04-03 07:51:54 +10005991 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005992 aligned_height, PAGE_SIZE);
5993
5994 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10005995 pipe, plane, crtc->base.primary->fb->width,
5996 crtc->base.primary->fb->height,
5997 crtc->base.primary->fb->bits_per_pixel, base,
5998 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005999 plane_config->size);
6000
6001}
6002
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006003static void chv_crtc_clock_get(struct intel_crtc *crtc,
6004 struct intel_crtc_config *pipe_config)
6005{
6006 struct drm_device *dev = crtc->base.dev;
6007 struct drm_i915_private *dev_priv = dev->dev_private;
6008 int pipe = pipe_config->cpu_transcoder;
6009 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6010 intel_clock_t clock;
6011 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6012 int refclk = 100000;
6013
6014 mutex_lock(&dev_priv->dpio_lock);
6015 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6016 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6017 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6018 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6019 mutex_unlock(&dev_priv->dpio_lock);
6020
6021 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6022 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6023 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6024 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6025 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6026
6027 chv_clock(refclk, &clock);
6028
6029 /* clock.dot is the fast clock */
6030 pipe_config->port_clock = clock.dot / 5;
6031}
6032
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006033static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6034 struct intel_crtc_config *pipe_config)
6035{
6036 struct drm_device *dev = crtc->base.dev;
6037 struct drm_i915_private *dev_priv = dev->dev_private;
6038 uint32_t tmp;
6039
Imre Deakb5482bd2014-03-05 16:20:55 +02006040 if (!intel_display_power_enabled(dev_priv,
6041 POWER_DOMAIN_PIPE(crtc->pipe)))
6042 return false;
6043
Daniel Vettere143a212013-07-04 12:01:15 +02006044 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006045 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006046
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006047 tmp = I915_READ(PIPECONF(crtc->pipe));
6048 if (!(tmp & PIPECONF_ENABLE))
6049 return false;
6050
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006051 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6052 switch (tmp & PIPECONF_BPC_MASK) {
6053 case PIPECONF_6BPC:
6054 pipe_config->pipe_bpp = 18;
6055 break;
6056 case PIPECONF_8BPC:
6057 pipe_config->pipe_bpp = 24;
6058 break;
6059 case PIPECONF_10BPC:
6060 pipe_config->pipe_bpp = 30;
6061 break;
6062 default:
6063 break;
6064 }
6065 }
6066
Ville Syrjälä282740f2013-09-04 18:30:03 +03006067 if (INTEL_INFO(dev)->gen < 4)
6068 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6069
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006070 intel_get_pipe_timings(crtc, pipe_config);
6071
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006072 i9xx_get_pfit_config(crtc, pipe_config);
6073
Daniel Vetter6c49f242013-06-06 12:45:25 +02006074 if (INTEL_INFO(dev)->gen >= 4) {
6075 tmp = I915_READ(DPLL_MD(crtc->pipe));
6076 pipe_config->pixel_multiplier =
6077 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6078 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006079 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006080 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6081 tmp = I915_READ(DPLL(crtc->pipe));
6082 pipe_config->pixel_multiplier =
6083 ((tmp & SDVO_MULTIPLIER_MASK)
6084 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6085 } else {
6086 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6087 * port and will be fixed up in the encoder->get_config
6088 * function. */
6089 pipe_config->pixel_multiplier = 1;
6090 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006091 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6092 if (!IS_VALLEYVIEW(dev)) {
6093 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6094 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006095 } else {
6096 /* Mask out read-only status bits. */
6097 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6098 DPLL_PORTC_READY_MASK |
6099 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006100 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006101
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006102 if (IS_CHERRYVIEW(dev))
6103 chv_crtc_clock_get(crtc, pipe_config);
6104 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006105 vlv_crtc_clock_get(crtc, pipe_config);
6106 else
6107 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006108
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006109 return true;
6110}
6111
Paulo Zanonidde86e22012-12-01 12:04:25 -02006112static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006113{
6114 struct drm_i915_private *dev_priv = dev->dev_private;
6115 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006116 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006117 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006118 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006119 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006120 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006121 bool has_ck505 = false;
6122 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006123
6124 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07006125 list_for_each_entry(encoder, &mode_config->encoder_list,
6126 base.head) {
6127 switch (encoder->type) {
6128 case INTEL_OUTPUT_LVDS:
6129 has_panel = true;
6130 has_lvds = true;
6131 break;
6132 case INTEL_OUTPUT_EDP:
6133 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006134 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006135 has_cpu_edp = true;
6136 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006137 }
6138 }
6139
Keith Packard99eb6a02011-09-26 14:29:12 -07006140 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006141 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006142 can_ssc = has_ck505;
6143 } else {
6144 has_ck505 = false;
6145 can_ssc = true;
6146 }
6147
Imre Deak2de69052013-05-08 13:14:04 +03006148 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6149 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006150
6151 /* Ironlake: try to setup display ref clock before DPLL
6152 * enabling. This is only under driver's control after
6153 * PCH B stepping, previous chipset stepping should be
6154 * ignoring this setting.
6155 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006156 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006157
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006158 /* As we must carefully and slowly disable/enable each source in turn,
6159 * compute the final state we want first and check if we need to
6160 * make any changes at all.
6161 */
6162 final = val;
6163 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006164 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006165 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006166 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006167 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6168
6169 final &= ~DREF_SSC_SOURCE_MASK;
6170 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6171 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006172
Keith Packard199e5d72011-09-22 12:01:57 -07006173 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006174 final |= DREF_SSC_SOURCE_ENABLE;
6175
6176 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6177 final |= DREF_SSC1_ENABLE;
6178
6179 if (has_cpu_edp) {
6180 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6181 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6182 else
6183 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6184 } else
6185 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6186 } else {
6187 final |= DREF_SSC_SOURCE_DISABLE;
6188 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6189 }
6190
6191 if (final == val)
6192 return;
6193
6194 /* Always enable nonspread source */
6195 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6196
6197 if (has_ck505)
6198 val |= DREF_NONSPREAD_CK505_ENABLE;
6199 else
6200 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6201
6202 if (has_panel) {
6203 val &= ~DREF_SSC_SOURCE_MASK;
6204 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006205
Keith Packard199e5d72011-09-22 12:01:57 -07006206 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006207 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006208 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006209 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006210 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006211 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006212
6213 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006214 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006215 POSTING_READ(PCH_DREF_CONTROL);
6216 udelay(200);
6217
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006218 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006219
6220 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006221 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006222 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006223 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006224 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006225 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07006226 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006227 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006228 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006229 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006230
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006231 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006232 POSTING_READ(PCH_DREF_CONTROL);
6233 udelay(200);
6234 } else {
6235 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6236
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006237 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006238
6239 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006240 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006241
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006242 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006243 POSTING_READ(PCH_DREF_CONTROL);
6244 udelay(200);
6245
6246 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006247 val &= ~DREF_SSC_SOURCE_MASK;
6248 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006249
6250 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006251 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006252
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006253 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006254 POSTING_READ(PCH_DREF_CONTROL);
6255 udelay(200);
6256 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006257
6258 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006259}
6260
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006261static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006262{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006263 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006264
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006265 tmp = I915_READ(SOUTH_CHICKEN2);
6266 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6267 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006268
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006269 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6270 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6271 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006272
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006273 tmp = I915_READ(SOUTH_CHICKEN2);
6274 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6275 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006276
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006277 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6278 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6279 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006280}
6281
6282/* WaMPhyProgramming:hsw */
6283static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6284{
6285 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006286
6287 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6288 tmp &= ~(0xFF << 24);
6289 tmp |= (0x12 << 24);
6290 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6291
Paulo Zanonidde86e22012-12-01 12:04:25 -02006292 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6293 tmp |= (1 << 11);
6294 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6295
6296 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6297 tmp |= (1 << 11);
6298 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6299
Paulo Zanonidde86e22012-12-01 12:04:25 -02006300 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6301 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6302 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6303
6304 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6305 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6306 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6307
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006308 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6309 tmp &= ~(7 << 13);
6310 tmp |= (5 << 13);
6311 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006312
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006313 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6314 tmp &= ~(7 << 13);
6315 tmp |= (5 << 13);
6316 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006317
6318 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6319 tmp &= ~0xFF;
6320 tmp |= 0x1C;
6321 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6322
6323 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6324 tmp &= ~0xFF;
6325 tmp |= 0x1C;
6326 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6327
6328 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6329 tmp &= ~(0xFF << 16);
6330 tmp |= (0x1C << 16);
6331 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6332
6333 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6334 tmp &= ~(0xFF << 16);
6335 tmp |= (0x1C << 16);
6336 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6337
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006338 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6339 tmp |= (1 << 27);
6340 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006341
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006342 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6343 tmp |= (1 << 27);
6344 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006345
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006346 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6347 tmp &= ~(0xF << 28);
6348 tmp |= (4 << 28);
6349 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006350
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006351 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6352 tmp &= ~(0xF << 28);
6353 tmp |= (4 << 28);
6354 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006355}
6356
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006357/* Implements 3 different sequences from BSpec chapter "Display iCLK
6358 * Programming" based on the parameters passed:
6359 * - Sequence to enable CLKOUT_DP
6360 * - Sequence to enable CLKOUT_DP without spread
6361 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6362 */
6363static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6364 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006365{
6366 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006367 uint32_t reg, tmp;
6368
6369 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6370 with_spread = true;
6371 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6372 with_fdi, "LP PCH doesn't have FDI\n"))
6373 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006374
6375 mutex_lock(&dev_priv->dpio_lock);
6376
6377 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6378 tmp &= ~SBI_SSCCTL_DISABLE;
6379 tmp |= SBI_SSCCTL_PATHALT;
6380 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6381
6382 udelay(24);
6383
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006384 if (with_spread) {
6385 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6386 tmp &= ~SBI_SSCCTL_PATHALT;
6387 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006388
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006389 if (with_fdi) {
6390 lpt_reset_fdi_mphy(dev_priv);
6391 lpt_program_fdi_mphy(dev_priv);
6392 }
6393 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006394
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006395 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6396 SBI_GEN0 : SBI_DBUFF0;
6397 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6398 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6399 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006400
6401 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006402}
6403
Paulo Zanoni47701c32013-07-23 11:19:25 -03006404/* Sequence to disable CLKOUT_DP */
6405static void lpt_disable_clkout_dp(struct drm_device *dev)
6406{
6407 struct drm_i915_private *dev_priv = dev->dev_private;
6408 uint32_t reg, tmp;
6409
6410 mutex_lock(&dev_priv->dpio_lock);
6411
6412 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6413 SBI_GEN0 : SBI_DBUFF0;
6414 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6415 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6416 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6417
6418 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6419 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6420 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6421 tmp |= SBI_SSCCTL_PATHALT;
6422 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6423 udelay(32);
6424 }
6425 tmp |= SBI_SSCCTL_DISABLE;
6426 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6427 }
6428
6429 mutex_unlock(&dev_priv->dpio_lock);
6430}
6431
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006432static void lpt_init_pch_refclk(struct drm_device *dev)
6433{
6434 struct drm_mode_config *mode_config = &dev->mode_config;
6435 struct intel_encoder *encoder;
6436 bool has_vga = false;
6437
6438 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6439 switch (encoder->type) {
6440 case INTEL_OUTPUT_ANALOG:
6441 has_vga = true;
6442 break;
6443 }
6444 }
6445
Paulo Zanoni47701c32013-07-23 11:19:25 -03006446 if (has_vga)
6447 lpt_enable_clkout_dp(dev, true, true);
6448 else
6449 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006450}
6451
Paulo Zanonidde86e22012-12-01 12:04:25 -02006452/*
6453 * Initialize reference clocks when the driver loads
6454 */
6455void intel_init_pch_refclk(struct drm_device *dev)
6456{
6457 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6458 ironlake_init_pch_refclk(dev);
6459 else if (HAS_PCH_LPT(dev))
6460 lpt_init_pch_refclk(dev);
6461}
6462
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006463static int ironlake_get_refclk(struct drm_crtc *crtc)
6464{
6465 struct drm_device *dev = crtc->dev;
6466 struct drm_i915_private *dev_priv = dev->dev_private;
6467 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006468 int num_connectors = 0;
6469 bool is_lvds = false;
6470
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02006471 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006472 switch (encoder->type) {
6473 case INTEL_OUTPUT_LVDS:
6474 is_lvds = true;
6475 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006476 }
6477 num_connectors++;
6478 }
6479
6480 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006481 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006482 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006483 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006484 }
6485
6486 return 120000;
6487}
6488
Daniel Vetter6ff93602013-04-19 11:24:36 +02006489static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006490{
6491 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6492 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6493 int pipe = intel_crtc->pipe;
6494 uint32_t val;
6495
Daniel Vetter78114072013-06-13 00:54:57 +02006496 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006497
Daniel Vetter965e0c42013-03-27 00:44:57 +01006498 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006499 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006500 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006501 break;
6502 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006503 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006504 break;
6505 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006506 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006507 break;
6508 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006509 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006510 break;
6511 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006512 /* Case prevented by intel_choose_pipe_bpp_dither. */
6513 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006514 }
6515
Daniel Vetterd8b32242013-04-25 17:54:44 +02006516 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006517 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6518
Daniel Vetter6ff93602013-04-19 11:24:36 +02006519 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006520 val |= PIPECONF_INTERLACED_ILK;
6521 else
6522 val |= PIPECONF_PROGRESSIVE;
6523
Daniel Vetter50f3b012013-03-27 00:44:56 +01006524 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006525 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006526
Paulo Zanonic8203562012-09-12 10:06:29 -03006527 I915_WRITE(PIPECONF(pipe), val);
6528 POSTING_READ(PIPECONF(pipe));
6529}
6530
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006531/*
6532 * Set up the pipe CSC unit.
6533 *
6534 * Currently only full range RGB to limited range RGB conversion
6535 * is supported, but eventually this should handle various
6536 * RGB<->YCbCr scenarios as well.
6537 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006538static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006539{
6540 struct drm_device *dev = crtc->dev;
6541 struct drm_i915_private *dev_priv = dev->dev_private;
6542 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6543 int pipe = intel_crtc->pipe;
6544 uint16_t coeff = 0x7800; /* 1.0 */
6545
6546 /*
6547 * TODO: Check what kind of values actually come out of the pipe
6548 * with these coeff/postoff values and adjust to get the best
6549 * accuracy. Perhaps we even need to take the bpc value into
6550 * consideration.
6551 */
6552
Daniel Vetter50f3b012013-03-27 00:44:56 +01006553 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006554 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6555
6556 /*
6557 * GY/GU and RY/RU should be the other way around according
6558 * to BSpec, but reality doesn't agree. Just set them up in
6559 * a way that results in the correct picture.
6560 */
6561 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6562 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6563
6564 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6565 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6566
6567 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6568 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6569
6570 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6571 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6572 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6573
6574 if (INTEL_INFO(dev)->gen > 6) {
6575 uint16_t postoff = 0;
6576
Daniel Vetter50f3b012013-03-27 00:44:56 +01006577 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006578 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006579
6580 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6581 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6582 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6583
6584 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6585 } else {
6586 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6587
Daniel Vetter50f3b012013-03-27 00:44:56 +01006588 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006589 mode |= CSC_BLACK_SCREEN_OFFSET;
6590
6591 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6592 }
6593}
6594
Daniel Vetter6ff93602013-04-19 11:24:36 +02006595static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006596{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006597 struct drm_device *dev = crtc->dev;
6598 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006599 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006600 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006601 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006602 uint32_t val;
6603
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006604 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006605
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006606 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006607 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6608
Daniel Vetter6ff93602013-04-19 11:24:36 +02006609 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006610 val |= PIPECONF_INTERLACED_ILK;
6611 else
6612 val |= PIPECONF_PROGRESSIVE;
6613
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006614 I915_WRITE(PIPECONF(cpu_transcoder), val);
6615 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006616
6617 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6618 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006619
6620 if (IS_BROADWELL(dev)) {
6621 val = 0;
6622
6623 switch (intel_crtc->config.pipe_bpp) {
6624 case 18:
6625 val |= PIPEMISC_DITHER_6_BPC;
6626 break;
6627 case 24:
6628 val |= PIPEMISC_DITHER_8_BPC;
6629 break;
6630 case 30:
6631 val |= PIPEMISC_DITHER_10_BPC;
6632 break;
6633 case 36:
6634 val |= PIPEMISC_DITHER_12_BPC;
6635 break;
6636 default:
6637 /* Case prevented by pipe_config_set_bpp. */
6638 BUG();
6639 }
6640
6641 if (intel_crtc->config.dither)
6642 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6643
6644 I915_WRITE(PIPEMISC(pipe), val);
6645 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006646}
6647
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006648static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006649 intel_clock_t *clock,
6650 bool *has_reduced_clock,
6651 intel_clock_t *reduced_clock)
6652{
6653 struct drm_device *dev = crtc->dev;
6654 struct drm_i915_private *dev_priv = dev->dev_private;
6655 struct intel_encoder *intel_encoder;
6656 int refclk;
6657 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02006658 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006659
6660 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6661 switch (intel_encoder->type) {
6662 case INTEL_OUTPUT_LVDS:
6663 is_lvds = true;
6664 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006665 }
6666 }
6667
6668 refclk = ironlake_get_refclk(crtc);
6669
6670 /*
6671 * Returns a set of divisors for the desired target clock with the given
6672 * refclk, or FALSE. The returned values represent the clock equation:
6673 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6674 */
6675 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006676 ret = dev_priv->display.find_dpll(limit, crtc,
6677 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006678 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006679 if (!ret)
6680 return false;
6681
6682 if (is_lvds && dev_priv->lvds_downclock_avail) {
6683 /*
6684 * Ensure we match the reduced clock's P to the target clock.
6685 * If the clocks don't match, we can't switch the display clock
6686 * by using the FP0/FP1. In such case we will disable the LVDS
6687 * downclock feature.
6688 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006689 *has_reduced_clock =
6690 dev_priv->display.find_dpll(limit, crtc,
6691 dev_priv->lvds_downclock,
6692 refclk, clock,
6693 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006694 }
6695
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006696 return true;
6697}
6698
Paulo Zanonid4b19312012-11-29 11:29:32 -02006699int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6700{
6701 /*
6702 * Account for spread spectrum to avoid
6703 * oversubscribing the link. Max center spread
6704 * is 2.5%; use 5% for safety's sake.
6705 */
6706 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006707 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006708}
6709
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006710static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006711{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006712 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006713}
6714
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006715static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006716 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006717 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006718{
6719 struct drm_crtc *crtc = &intel_crtc->base;
6720 struct drm_device *dev = crtc->dev;
6721 struct drm_i915_private *dev_priv = dev->dev_private;
6722 struct intel_encoder *intel_encoder;
6723 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006724 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006725 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006726
6727 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6728 switch (intel_encoder->type) {
6729 case INTEL_OUTPUT_LVDS:
6730 is_lvds = true;
6731 break;
6732 case INTEL_OUTPUT_SDVO:
6733 case INTEL_OUTPUT_HDMI:
6734 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006735 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006736 }
6737
6738 num_connectors++;
6739 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006740
Chris Wilsonc1858122010-12-03 21:35:48 +00006741 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006742 factor = 21;
6743 if (is_lvds) {
6744 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006745 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006746 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006747 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006748 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006749 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006750
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006751 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006752 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006753
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006754 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6755 *fp2 |= FP_CB_TUNE;
6756
Chris Wilson5eddb702010-09-11 13:48:45 +01006757 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006758
Eric Anholta07d6782011-03-30 13:01:08 -07006759 if (is_lvds)
6760 dpll |= DPLLB_MODE_LVDS;
6761 else
6762 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006763
Daniel Vetteref1b4602013-06-01 17:17:04 +02006764 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6765 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006766
6767 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006768 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006769 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006770 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006771
Eric Anholta07d6782011-03-30 13:01:08 -07006772 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006773 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006774 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006775 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006776
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006777 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006778 case 5:
6779 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6780 break;
6781 case 7:
6782 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6783 break;
6784 case 10:
6785 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6786 break;
6787 case 14:
6788 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6789 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006790 }
6791
Daniel Vetterb4c09f32013-04-30 14:01:42 +02006792 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006793 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08006794 else
6795 dpll |= PLL_REF_INPUT_DREFCLK;
6796
Daniel Vetter959e16d2013-06-05 13:34:21 +02006797 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006798}
6799
Jesse Barnes79e53942008-11-07 14:24:08 -08006800static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08006801 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006802 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006803{
6804 struct drm_device *dev = crtc->dev;
6805 struct drm_i915_private *dev_priv = dev->dev_private;
6806 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6807 int pipe = intel_crtc->pipe;
6808 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006809 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006810 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006811 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006812 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006813 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006814 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006815 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006816 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006817
6818 for_each_encoder_on_crtc(dev, crtc, encoder) {
6819 switch (encoder->type) {
6820 case INTEL_OUTPUT_LVDS:
6821 is_lvds = true;
6822 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006823 }
6824
6825 num_connectors++;
6826 }
6827
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006828 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6829 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6830
Daniel Vetterff9a6752013-06-01 17:16:21 +02006831 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006832 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006833 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006834 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6835 return -EINVAL;
6836 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006837 /* Compat-code for transition, will disappear. */
6838 if (!intel_crtc->config.clock_set) {
6839 intel_crtc->config.dpll.n = clock.n;
6840 intel_crtc->config.dpll.m1 = clock.m1;
6841 intel_crtc->config.dpll.m2 = clock.m2;
6842 intel_crtc->config.dpll.p1 = clock.p1;
6843 intel_crtc->config.dpll.p2 = clock.p2;
6844 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006845
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006846 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006847 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006848 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006849 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006850 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006851
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006852 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006853 &fp, &reduced_clock,
6854 has_reduced_clock ? &fp2 : NULL);
6855
Daniel Vetter959e16d2013-06-05 13:34:21 +02006856 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006857 intel_crtc->config.dpll_hw_state.fp0 = fp;
6858 if (has_reduced_clock)
6859 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6860 else
6861 intel_crtc->config.dpll_hw_state.fp1 = fp;
6862
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006863 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006864 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006865 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6866 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006867 return -EINVAL;
6868 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006869 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006870 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006871
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006872 if (intel_crtc->config.has_dp_encoder)
6873 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006874
Jani Nikulad330a952014-01-21 11:24:25 +02006875 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006876 intel_crtc->lowfreq_avail = true;
6877 else
6878 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006879
Daniel Vetter8a654f32013-06-01 17:16:22 +02006880 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006881
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006882 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006883 intel_cpu_transcoder_set_m_n(intel_crtc,
6884 &intel_crtc->config.fdi_m_n);
6885 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006886
Daniel Vetter6ff93602013-04-19 11:24:36 +02006887 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006888
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006889 /* Set up the display plane register */
6890 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006891 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006892
Daniel Vetter94352cf2012-07-05 22:51:56 +02006893 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006894
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006895 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006896}
6897
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006898static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6899 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006900{
6901 struct drm_device *dev = crtc->base.dev;
6902 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006903 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006904
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006905 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6906 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6907 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6908 & ~TU_SIZE_MASK;
6909 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6910 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6911 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6912}
6913
6914static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6915 enum transcoder transcoder,
6916 struct intel_link_m_n *m_n)
6917{
6918 struct drm_device *dev = crtc->base.dev;
6919 struct drm_i915_private *dev_priv = dev->dev_private;
6920 enum pipe pipe = crtc->pipe;
6921
6922 if (INTEL_INFO(dev)->gen >= 5) {
6923 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6924 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6925 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6926 & ~TU_SIZE_MASK;
6927 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6928 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6929 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6930 } else {
6931 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6932 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6933 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6934 & ~TU_SIZE_MASK;
6935 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6936 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6937 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6938 }
6939}
6940
6941void intel_dp_get_m_n(struct intel_crtc *crtc,
6942 struct intel_crtc_config *pipe_config)
6943{
6944 if (crtc->config.has_pch_encoder)
6945 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6946 else
6947 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6948 &pipe_config->dp_m_n);
6949}
6950
Daniel Vetter72419202013-04-04 13:28:53 +02006951static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6952 struct intel_crtc_config *pipe_config)
6953{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006954 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6955 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006956}
6957
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006958static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6959 struct intel_crtc_config *pipe_config)
6960{
6961 struct drm_device *dev = crtc->base.dev;
6962 struct drm_i915_private *dev_priv = dev->dev_private;
6963 uint32_t tmp;
6964
6965 tmp = I915_READ(PF_CTL(crtc->pipe));
6966
6967 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006968 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006969 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6970 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006971
6972 /* We currently do not free assignements of panel fitters on
6973 * ivb/hsw (since we don't use the higher upscaling modes which
6974 * differentiates them) so just WARN about this case for now. */
6975 if (IS_GEN7(dev)) {
6976 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6977 PF_PIPE_SEL_IVB(crtc->pipe));
6978 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006979 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006980}
6981
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006982static void ironlake_get_plane_config(struct intel_crtc *crtc,
6983 struct intel_plane_config *plane_config)
6984{
6985 struct drm_device *dev = crtc->base.dev;
6986 struct drm_i915_private *dev_priv = dev->dev_private;
6987 u32 val, base, offset;
6988 int pipe = crtc->pipe, plane = crtc->plane;
6989 int fourcc, pixel_format;
6990 int aligned_height;
6991
Dave Airlie66e514c2014-04-03 07:51:54 +10006992 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6993 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006994 DRM_DEBUG_KMS("failed to alloc fb\n");
6995 return;
6996 }
6997
6998 val = I915_READ(DSPCNTR(plane));
6999
7000 if (INTEL_INFO(dev)->gen >= 4)
7001 if (val & DISPPLANE_TILED)
7002 plane_config->tiled = true;
7003
7004 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7005 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007006 crtc->base.primary->fb->pixel_format = fourcc;
7007 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007008 drm_format_plane_cpp(fourcc, 0) * 8;
7009
7010 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7011 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7012 offset = I915_READ(DSPOFFSET(plane));
7013 } else {
7014 if (plane_config->tiled)
7015 offset = I915_READ(DSPTILEOFF(plane));
7016 else
7017 offset = I915_READ(DSPLINOFF(plane));
7018 }
7019 plane_config->base = base;
7020
7021 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007022 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7023 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007024
7025 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007026 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007027
Dave Airlie66e514c2014-04-03 07:51:54 +10007028 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007029 plane_config->tiled);
7030
Dave Airlie66e514c2014-04-03 07:51:54 +10007031 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007032 aligned_height, PAGE_SIZE);
7033
7034 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007035 pipe, plane, crtc->base.primary->fb->width,
7036 crtc->base.primary->fb->height,
7037 crtc->base.primary->fb->bits_per_pixel, base,
7038 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007039 plane_config->size);
7040}
7041
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007042static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7043 struct intel_crtc_config *pipe_config)
7044{
7045 struct drm_device *dev = crtc->base.dev;
7046 struct drm_i915_private *dev_priv = dev->dev_private;
7047 uint32_t tmp;
7048
Daniel Vettere143a212013-07-04 12:01:15 +02007049 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007050 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007051
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007052 tmp = I915_READ(PIPECONF(crtc->pipe));
7053 if (!(tmp & PIPECONF_ENABLE))
7054 return false;
7055
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007056 switch (tmp & PIPECONF_BPC_MASK) {
7057 case PIPECONF_6BPC:
7058 pipe_config->pipe_bpp = 18;
7059 break;
7060 case PIPECONF_8BPC:
7061 pipe_config->pipe_bpp = 24;
7062 break;
7063 case PIPECONF_10BPC:
7064 pipe_config->pipe_bpp = 30;
7065 break;
7066 case PIPECONF_12BPC:
7067 pipe_config->pipe_bpp = 36;
7068 break;
7069 default:
7070 break;
7071 }
7072
Daniel Vetterab9412b2013-05-03 11:49:46 +02007073 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007074 struct intel_shared_dpll *pll;
7075
Daniel Vetter88adfff2013-03-28 10:42:01 +01007076 pipe_config->has_pch_encoder = true;
7077
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007078 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7079 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7080 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007081
7082 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007083
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007084 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007085 pipe_config->shared_dpll =
7086 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007087 } else {
7088 tmp = I915_READ(PCH_DPLL_SEL);
7089 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7090 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7091 else
7092 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7093 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007094
7095 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7096
7097 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7098 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007099
7100 tmp = pipe_config->dpll_hw_state.dpll;
7101 pipe_config->pixel_multiplier =
7102 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7103 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007104
7105 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007106 } else {
7107 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007108 }
7109
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007110 intel_get_pipe_timings(crtc, pipe_config);
7111
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007112 ironlake_get_pfit_config(crtc, pipe_config);
7113
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007114 return true;
7115}
7116
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007117static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7118{
7119 struct drm_device *dev = dev_priv->dev;
7120 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
7121 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007122
7123 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007124 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007125 pipe_name(crtc->pipe));
7126
7127 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
7128 WARN(plls->spll_refcount, "SPLL enabled\n");
7129 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
7130 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
7131 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7132 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7133 "CPU PWM1 enabled\n");
7134 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7135 "CPU PWM2 enabled\n");
7136 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7137 "PCH PWM1 enabled\n");
7138 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7139 "Utility pin enabled\n");
7140 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7141
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007142 /*
7143 * In theory we can still leave IRQs enabled, as long as only the HPD
7144 * interrupts remain enabled. We used to check for that, but since it's
7145 * gen-specific and since we only disable LCPLL after we fully disable
7146 * the interrupts, the check below should be enough.
7147 */
7148 WARN(!dev_priv->pm.irqs_disabled, "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007149}
7150
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007151static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7152{
7153 struct drm_device *dev = dev_priv->dev;
7154
7155 if (IS_HASWELL(dev)) {
7156 mutex_lock(&dev_priv->rps.hw_lock);
7157 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7158 val))
7159 DRM_ERROR("Failed to disable D_COMP\n");
7160 mutex_unlock(&dev_priv->rps.hw_lock);
7161 } else {
7162 I915_WRITE(D_COMP, val);
7163 }
7164 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007165}
7166
7167/*
7168 * This function implements pieces of two sequences from BSpec:
7169 * - Sequence for display software to disable LCPLL
7170 * - Sequence for display software to allow package C8+
7171 * The steps implemented here are just the steps that actually touch the LCPLL
7172 * register. Callers should take care of disabling all the display engine
7173 * functions, doing the mode unset, fixing interrupts, etc.
7174 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007175static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7176 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007177{
7178 uint32_t val;
7179
7180 assert_can_disable_lcpll(dev_priv);
7181
7182 val = I915_READ(LCPLL_CTL);
7183
7184 if (switch_to_fclk) {
7185 val |= LCPLL_CD_SOURCE_FCLK;
7186 I915_WRITE(LCPLL_CTL, val);
7187
7188 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7189 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7190 DRM_ERROR("Switching to FCLK failed\n");
7191
7192 val = I915_READ(LCPLL_CTL);
7193 }
7194
7195 val |= LCPLL_PLL_DISABLE;
7196 I915_WRITE(LCPLL_CTL, val);
7197 POSTING_READ(LCPLL_CTL);
7198
7199 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7200 DRM_ERROR("LCPLL still locked\n");
7201
7202 val = I915_READ(D_COMP);
7203 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007204 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007205 ndelay(100);
7206
7207 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
7208 DRM_ERROR("D_COMP RCOMP still in progress\n");
7209
7210 if (allow_power_down) {
7211 val = I915_READ(LCPLL_CTL);
7212 val |= LCPLL_POWER_DOWN_ALLOW;
7213 I915_WRITE(LCPLL_CTL, val);
7214 POSTING_READ(LCPLL_CTL);
7215 }
7216}
7217
7218/*
7219 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7220 * source.
7221 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007222static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007223{
7224 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007225 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007226
7227 val = I915_READ(LCPLL_CTL);
7228
7229 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7230 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7231 return;
7232
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007233 /*
7234 * Make sure we're not on PC8 state before disabling PC8, otherwise
7235 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7236 *
7237 * The other problem is that hsw_restore_lcpll() is called as part of
7238 * the runtime PM resume sequence, so we can't just call
7239 * gen6_gt_force_wake_get() because that function calls
7240 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7241 * while we are on the resume sequence. So to solve this problem we have
7242 * to call special forcewake code that doesn't touch runtime PM and
7243 * doesn't enable the forcewake delayed work.
7244 */
7245 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7246 if (dev_priv->uncore.forcewake_count++ == 0)
7247 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
7248 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007249
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007250 if (val & LCPLL_POWER_DOWN_ALLOW) {
7251 val &= ~LCPLL_POWER_DOWN_ALLOW;
7252 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007253 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007254 }
7255
7256 val = I915_READ(D_COMP);
7257 val |= D_COMP_COMP_FORCE;
7258 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007259 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007260
7261 val = I915_READ(LCPLL_CTL);
7262 val &= ~LCPLL_PLL_DISABLE;
7263 I915_WRITE(LCPLL_CTL, val);
7264
7265 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7266 DRM_ERROR("LCPLL not locked yet\n");
7267
7268 if (val & LCPLL_CD_SOURCE_FCLK) {
7269 val = I915_READ(LCPLL_CTL);
7270 val &= ~LCPLL_CD_SOURCE_FCLK;
7271 I915_WRITE(LCPLL_CTL, val);
7272
7273 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7274 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7275 DRM_ERROR("Switching back to LCPLL failed\n");
7276 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007277
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007278 /* See the big comment above. */
7279 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7280 if (--dev_priv->uncore.forcewake_count == 0)
7281 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7282 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007283}
7284
Paulo Zanoni765dab672014-03-07 20:08:18 -03007285/*
7286 * Package states C8 and deeper are really deep PC states that can only be
7287 * reached when all the devices on the system allow it, so even if the graphics
7288 * device allows PC8+, it doesn't mean the system will actually get to these
7289 * states. Our driver only allows PC8+ when going into runtime PM.
7290 *
7291 * The requirements for PC8+ are that all the outputs are disabled, the power
7292 * well is disabled and most interrupts are disabled, and these are also
7293 * requirements for runtime PM. When these conditions are met, we manually do
7294 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7295 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7296 * hang the machine.
7297 *
7298 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7299 * the state of some registers, so when we come back from PC8+ we need to
7300 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7301 * need to take care of the registers kept by RC6. Notice that this happens even
7302 * if we don't put the device in PCI D3 state (which is what currently happens
7303 * because of the runtime PM support).
7304 *
7305 * For more, read "Display Sequences for Package C8" on the hardware
7306 * documentation.
7307 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007308void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007309{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007310 struct drm_device *dev = dev_priv->dev;
7311 uint32_t val;
7312
Paulo Zanonic67a4702013-08-19 13:18:09 -03007313 DRM_DEBUG_KMS("Enabling package C8+\n");
7314
Paulo Zanonic67a4702013-08-19 13:18:09 -03007315 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7316 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7317 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7318 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7319 }
7320
7321 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007322 hsw_disable_lcpll(dev_priv, true, true);
7323}
7324
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007325void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007326{
7327 struct drm_device *dev = dev_priv->dev;
7328 uint32_t val;
7329
Paulo Zanonic67a4702013-08-19 13:18:09 -03007330 DRM_DEBUG_KMS("Disabling package C8+\n");
7331
7332 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007333 lpt_init_pch_refclk(dev);
7334
7335 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7336 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7337 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7338 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7339 }
7340
7341 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007342}
7343
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007344static void snb_modeset_global_resources(struct drm_device *dev)
7345{
7346 modeset_update_crtc_power_domains(dev);
7347}
7348
Imre Deak4f074122013-10-16 17:25:51 +03007349static void haswell_modeset_global_resources(struct drm_device *dev)
7350{
Paulo Zanonida723562013-12-19 11:54:51 -02007351 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007352}
7353
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007354static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007355 int x, int y,
7356 struct drm_framebuffer *fb)
7357{
7358 struct drm_device *dev = crtc->dev;
7359 struct drm_i915_private *dev_priv = dev->dev_private;
7360 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007361 int plane = intel_crtc->plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007362 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007363
Paulo Zanoni566b7342013-11-25 15:27:08 -02007364 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007365 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02007366 intel_ddi_pll_enable(intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007367
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007368 if (intel_crtc->config.has_dp_encoder)
7369 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007370
7371 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007372
Daniel Vetter8a654f32013-06-01 17:16:22 +02007373 intel_set_pipe_timings(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007374
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007375 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007376 intel_cpu_transcoder_set_m_n(intel_crtc,
7377 &intel_crtc->config.fdi_m_n);
7378 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007379
Daniel Vetter6ff93602013-04-19 11:24:36 +02007380 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007381
Daniel Vetter50f3b012013-03-27 00:44:56 +01007382 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007383
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007384 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007385 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007386 POSTING_READ(DSPCNTR(plane));
7387
7388 ret = intel_pipe_set_base(crtc, x, y, fb);
7389
Jesse Barnes79e53942008-11-07 14:24:08 -08007390 return ret;
7391}
7392
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007393static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7394 struct intel_crtc_config *pipe_config)
7395{
7396 struct drm_device *dev = crtc->base.dev;
7397 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007398 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007399 uint32_t tmp;
7400
Imre Deakb5482bd2014-03-05 16:20:55 +02007401 if (!intel_display_power_enabled(dev_priv,
7402 POWER_DOMAIN_PIPE(crtc->pipe)))
7403 return false;
7404
Daniel Vettere143a212013-07-04 12:01:15 +02007405 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007406 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7407
Daniel Vettereccb1402013-05-22 00:50:22 +02007408 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7409 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7410 enum pipe trans_edp_pipe;
7411 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7412 default:
7413 WARN(1, "unknown pipe linked to edp transcoder\n");
7414 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7415 case TRANS_DDI_EDP_INPUT_A_ON:
7416 trans_edp_pipe = PIPE_A;
7417 break;
7418 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7419 trans_edp_pipe = PIPE_B;
7420 break;
7421 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7422 trans_edp_pipe = PIPE_C;
7423 break;
7424 }
7425
7426 if (trans_edp_pipe == crtc->pipe)
7427 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7428 }
7429
Imre Deakda7e29b2014-02-18 00:02:02 +02007430 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007431 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007432 return false;
7433
Daniel Vettereccb1402013-05-22 00:50:22 +02007434 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007435 if (!(tmp & PIPECONF_ENABLE))
7436 return false;
7437
Daniel Vetter88adfff2013-03-28 10:42:01 +01007438 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03007439 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01007440 * DDI E. So just check whether this pipe is wired to DDI E and whether
7441 * the PCH transcoder is on.
7442 */
Daniel Vettereccb1402013-05-22 00:50:22 +02007443 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01007444 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02007445 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01007446 pipe_config->has_pch_encoder = true;
7447
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007448 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7449 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7450 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007451
7452 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007453 }
7454
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007455 intel_get_pipe_timings(crtc, pipe_config);
7456
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007457 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007458 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007459 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007460
Jesse Barnese59150d2014-01-07 13:30:45 -08007461 if (IS_HASWELL(dev))
7462 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7463 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007464
Daniel Vetter6c49f242013-06-06 12:45:25 +02007465 pipe_config->pixel_multiplier = 1;
7466
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007467 return true;
7468}
7469
Eric Anholtf564048e2011-03-30 13:01:02 -07007470static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07007471 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007472 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07007473{
7474 struct drm_device *dev = crtc->dev;
7475 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01007476 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07007477 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007478 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07007479 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07007480 int ret;
7481
Eric Anholt0b701d22011-03-30 13:01:03 -07007482 drm_vblank_pre_modeset(dev, pipe);
7483
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007484 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7485
Jesse Barnes79e53942008-11-07 14:24:08 -08007486 drm_vblank_post_modeset(dev, pipe);
7487
Daniel Vetter9256aa12012-10-31 19:26:13 +01007488 if (ret != 0)
7489 return ret;
7490
7491 for_each_encoder_on_crtc(dev, crtc, encoder) {
7492 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7493 encoder->base.base.id,
7494 drm_get_encoder_name(&encoder->base),
7495 mode->base.id, mode->name);
Daniel Vetter0d56bf02014-04-24 23:54:37 +02007496
7497 if (encoder->mode_set)
7498 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01007499 }
7500
7501 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007502}
7503
Jani Nikula1a915102013-10-16 12:34:48 +03007504static struct {
7505 int clock;
7506 u32 config;
7507} hdmi_audio_clock[] = {
7508 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7509 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7510 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7511 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7512 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7513 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7514 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7515 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7516 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7517 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7518};
7519
7520/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7521static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7522{
7523 int i;
7524
7525 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7526 if (mode->clock == hdmi_audio_clock[i].clock)
7527 break;
7528 }
7529
7530 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7531 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7532 i = 1;
7533 }
7534
7535 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7536 hdmi_audio_clock[i].clock,
7537 hdmi_audio_clock[i].config);
7538
7539 return hdmi_audio_clock[i].config;
7540}
7541
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007542static bool intel_eld_uptodate(struct drm_connector *connector,
7543 int reg_eldv, uint32_t bits_eldv,
7544 int reg_elda, uint32_t bits_elda,
7545 int reg_edid)
7546{
7547 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7548 uint8_t *eld = connector->eld;
7549 uint32_t i;
7550
7551 i = I915_READ(reg_eldv);
7552 i &= bits_eldv;
7553
7554 if (!eld[0])
7555 return !i;
7556
7557 if (!i)
7558 return false;
7559
7560 i = I915_READ(reg_elda);
7561 i &= ~bits_elda;
7562 I915_WRITE(reg_elda, i);
7563
7564 for (i = 0; i < eld[2]; i++)
7565 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7566 return false;
7567
7568 return true;
7569}
7570
Wu Fengguange0dac652011-09-05 14:25:34 +08007571static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007572 struct drm_crtc *crtc,
7573 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007574{
7575 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7576 uint8_t *eld = connector->eld;
7577 uint32_t eldv;
7578 uint32_t len;
7579 uint32_t i;
7580
7581 i = I915_READ(G4X_AUD_VID_DID);
7582
7583 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7584 eldv = G4X_ELDV_DEVCL_DEVBLC;
7585 else
7586 eldv = G4X_ELDV_DEVCTG;
7587
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007588 if (intel_eld_uptodate(connector,
7589 G4X_AUD_CNTL_ST, eldv,
7590 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7591 G4X_HDMIW_HDMIEDID))
7592 return;
7593
Wu Fengguange0dac652011-09-05 14:25:34 +08007594 i = I915_READ(G4X_AUD_CNTL_ST);
7595 i &= ~(eldv | G4X_ELD_ADDR);
7596 len = (i >> 9) & 0x1f; /* ELD buffer size */
7597 I915_WRITE(G4X_AUD_CNTL_ST, i);
7598
7599 if (!eld[0])
7600 return;
7601
7602 len = min_t(uint8_t, eld[2], len);
7603 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7604 for (i = 0; i < len; i++)
7605 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7606
7607 i = I915_READ(G4X_AUD_CNTL_ST);
7608 i |= eldv;
7609 I915_WRITE(G4X_AUD_CNTL_ST, i);
7610}
7611
Wang Xingchao83358c852012-08-16 22:43:37 +08007612static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007613 struct drm_crtc *crtc,
7614 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007615{
7616 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7617 uint8_t *eld = connector->eld;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007618 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08007619 uint32_t eldv;
7620 uint32_t i;
7621 int len;
7622 int pipe = to_intel_crtc(crtc)->pipe;
7623 int tmp;
7624
7625 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7626 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7627 int aud_config = HSW_AUD_CFG(pipe);
7628 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7629
Wang Xingchao83358c852012-08-16 22:43:37 +08007630 /* Audio output enable */
7631 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7632 tmp = I915_READ(aud_cntrl_st2);
7633 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7634 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02007635 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08007636
Daniel Vetterc7905792014-04-16 16:56:09 +02007637 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08007638
7639 /* Set ELD valid state */
7640 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007641 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007642 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7643 I915_WRITE(aud_cntrl_st2, tmp);
7644 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007645 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007646
7647 /* Enable HDMI mode */
7648 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007649 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007650 /* clear N_programing_enable and N_value_index */
7651 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7652 I915_WRITE(aud_config, tmp);
7653
7654 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7655
7656 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007657 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08007658
7659 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7660 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7661 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7662 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007663 } else {
7664 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7665 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007666
7667 if (intel_eld_uptodate(connector,
7668 aud_cntrl_st2, eldv,
7669 aud_cntl_st, IBX_ELD_ADDRESS,
7670 hdmiw_hdmiedid))
7671 return;
7672
7673 i = I915_READ(aud_cntrl_st2);
7674 i &= ~eldv;
7675 I915_WRITE(aud_cntrl_st2, i);
7676
7677 if (!eld[0])
7678 return;
7679
7680 i = I915_READ(aud_cntl_st);
7681 i &= ~IBX_ELD_ADDRESS;
7682 I915_WRITE(aud_cntl_st, i);
7683 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7684 DRM_DEBUG_DRIVER("port num:%d\n", i);
7685
7686 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7687 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7688 for (i = 0; i < len; i++)
7689 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7690
7691 i = I915_READ(aud_cntrl_st2);
7692 i |= eldv;
7693 I915_WRITE(aud_cntrl_st2, i);
7694
7695}
7696
Wu Fengguange0dac652011-09-05 14:25:34 +08007697static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007698 struct drm_crtc *crtc,
7699 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007700{
7701 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7702 uint8_t *eld = connector->eld;
7703 uint32_t eldv;
7704 uint32_t i;
7705 int len;
7706 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007707 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007708 int aud_cntl_st;
7709 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007710 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007711
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007712 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007713 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7714 aud_config = IBX_AUD_CFG(pipe);
7715 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007716 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007717 } else if (IS_VALLEYVIEW(connector->dev)) {
7718 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7719 aud_config = VLV_AUD_CFG(pipe);
7720 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7721 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007722 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007723 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7724 aud_config = CPT_AUD_CFG(pipe);
7725 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007726 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007727 }
7728
Wang Xingchao9b138a82012-08-09 16:52:18 +08007729 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007730
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007731 if (IS_VALLEYVIEW(connector->dev)) {
7732 struct intel_encoder *intel_encoder;
7733 struct intel_digital_port *intel_dig_port;
7734
7735 intel_encoder = intel_attached_encoder(connector);
7736 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7737 i = intel_dig_port->port;
7738 } else {
7739 i = I915_READ(aud_cntl_st);
7740 i = (i >> 29) & DIP_PORT_SEL_MASK;
7741 /* DIP_Port_Select, 0x1 = PortB */
7742 }
7743
Wu Fengguange0dac652011-09-05 14:25:34 +08007744 if (!i) {
7745 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7746 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007747 eldv = IBX_ELD_VALIDB;
7748 eldv |= IBX_ELD_VALIDB << 4;
7749 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007750 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007751 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007752 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007753 }
7754
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007755 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7756 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7757 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007758 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007759 } else {
7760 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7761 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007762
7763 if (intel_eld_uptodate(connector,
7764 aud_cntrl_st2, eldv,
7765 aud_cntl_st, IBX_ELD_ADDRESS,
7766 hdmiw_hdmiedid))
7767 return;
7768
Wu Fengguange0dac652011-09-05 14:25:34 +08007769 i = I915_READ(aud_cntrl_st2);
7770 i &= ~eldv;
7771 I915_WRITE(aud_cntrl_st2, i);
7772
7773 if (!eld[0])
7774 return;
7775
Wu Fengguange0dac652011-09-05 14:25:34 +08007776 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007777 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007778 I915_WRITE(aud_cntl_st, i);
7779
7780 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7781 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7782 for (i = 0; i < len; i++)
7783 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7784
7785 i = I915_READ(aud_cntrl_st2);
7786 i |= eldv;
7787 I915_WRITE(aud_cntrl_st2, i);
7788}
7789
7790void intel_write_eld(struct drm_encoder *encoder,
7791 struct drm_display_mode *mode)
7792{
7793 struct drm_crtc *crtc = encoder->crtc;
7794 struct drm_connector *connector;
7795 struct drm_device *dev = encoder->dev;
7796 struct drm_i915_private *dev_priv = dev->dev_private;
7797
7798 connector = drm_select_eld(encoder, mode);
7799 if (!connector)
7800 return;
7801
7802 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7803 connector->base.id,
7804 drm_get_connector_name(connector),
7805 connector->encoder->base.id,
7806 drm_get_encoder_name(connector->encoder));
7807
7808 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7809
7810 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007811 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007812}
7813
Chris Wilson560b85b2010-08-07 11:01:38 +01007814static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7815{
7816 struct drm_device *dev = crtc->dev;
7817 struct drm_i915_private *dev_priv = dev->dev_private;
7818 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7819 bool visible = base != 0;
7820 u32 cntl;
7821
7822 if (intel_crtc->cursor_visible == visible)
7823 return;
7824
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007825 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01007826 if (visible) {
7827 /* On these chipsets we can only modify the base whilst
7828 * the cursor is disabled.
7829 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007830 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01007831
7832 cntl &= ~(CURSOR_FORMAT_MASK);
7833 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7834 cntl |= CURSOR_ENABLE |
7835 CURSOR_GAMMA_ENABLE |
7836 CURSOR_FORMAT_ARGB;
7837 } else
7838 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007839 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007840
7841 intel_crtc->cursor_visible = visible;
7842}
7843
7844static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7845{
7846 struct drm_device *dev = crtc->dev;
7847 struct drm_i915_private *dev_priv = dev->dev_private;
7848 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7849 int pipe = intel_crtc->pipe;
7850 bool visible = base != 0;
7851
7852 if (intel_crtc->cursor_visible != visible) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307853 int16_t width = intel_crtc->cursor_width;
Jesse Barnes548f2452011-02-17 10:40:53 -08007854 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007855 if (base) {
7856 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307857 cntl |= MCURSOR_GAMMA_ENABLE;
7858
7859 switch (width) {
7860 case 64:
7861 cntl |= CURSOR_MODE_64_ARGB_AX;
7862 break;
7863 case 128:
7864 cntl |= CURSOR_MODE_128_ARGB_AX;
7865 break;
7866 case 256:
7867 cntl |= CURSOR_MODE_256_ARGB_AX;
7868 break;
7869 default:
7870 WARN_ON(1);
7871 return;
7872 }
Chris Wilson560b85b2010-08-07 11:01:38 +01007873 cntl |= pipe << 28; /* Connect to correct pipe */
7874 } else {
7875 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7876 cntl |= CURSOR_MODE_DISABLE;
7877 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007878 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007879
7880 intel_crtc->cursor_visible = visible;
7881 }
7882 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007883 POSTING_READ(CURCNTR(pipe));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007884 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007885 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007886}
7887
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007888static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7889{
7890 struct drm_device *dev = crtc->dev;
7891 struct drm_i915_private *dev_priv = dev->dev_private;
7892 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7893 int pipe = intel_crtc->pipe;
7894 bool visible = base != 0;
7895
7896 if (intel_crtc->cursor_visible != visible) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307897 int16_t width = intel_crtc->cursor_width;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007898 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7899 if (base) {
7900 cntl &= ~CURSOR_MODE;
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307901 cntl |= MCURSOR_GAMMA_ENABLE;
7902 switch (width) {
7903 case 64:
7904 cntl |= CURSOR_MODE_64_ARGB_AX;
7905 break;
7906 case 128:
7907 cntl |= CURSOR_MODE_128_ARGB_AX;
7908 break;
7909 case 256:
7910 cntl |= CURSOR_MODE_256_ARGB_AX;
7911 break;
7912 default:
7913 WARN_ON(1);
7914 return;
7915 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007916 } else {
7917 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7918 cntl |= CURSOR_MODE_DISABLE;
7919 }
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -07007920 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007921 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007922 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7923 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007924 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7925
7926 intel_crtc->cursor_visible = visible;
7927 }
7928 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007929 POSTING_READ(CURCNTR_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007930 I915_WRITE(CURBASE_IVB(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007931 POSTING_READ(CURBASE_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007932}
7933
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007934/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01007935static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7936 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007937{
7938 struct drm_device *dev = crtc->dev;
7939 struct drm_i915_private *dev_priv = dev->dev_private;
7940 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7941 int pipe = intel_crtc->pipe;
7942 int x = intel_crtc->cursor_x;
7943 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007944 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007945 bool visible;
7946
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007947 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007948 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007949
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007950 if (x >= intel_crtc->config.pipe_src_w)
7951 base = 0;
7952
7953 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007954 base = 0;
7955
7956 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007957 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007958 base = 0;
7959
7960 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7961 x = -x;
7962 }
7963 pos |= x << CURSOR_X_SHIFT;
7964
7965 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007966 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007967 base = 0;
7968
7969 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7970 y = -y;
7971 }
7972 pos |= y << CURSOR_Y_SHIFT;
7973
7974 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01007975 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007976 return;
7977
Paulo Zanonib3dc6852013-11-02 21:07:33 -07007978 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007979 I915_WRITE(CURPOS_IVB(pipe), pos);
7980 ivb_update_cursor(crtc, base);
7981 } else {
7982 I915_WRITE(CURPOS(pipe), pos);
7983 if (IS_845G(dev) || IS_I865G(dev))
7984 i845_update_cursor(crtc, base);
7985 else
7986 i9xx_update_cursor(crtc, base);
7987 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007988}
7989
Jesse Barnes79e53942008-11-07 14:24:08 -08007990static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00007991 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007992 uint32_t handle,
7993 uint32_t width, uint32_t height)
7994{
7995 struct drm_device *dev = crtc->dev;
7996 struct drm_i915_private *dev_priv = dev->dev_private;
7997 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007998 struct drm_i915_gem_object *obj;
Chris Wilson64f962e2014-03-26 12:38:15 +00007999 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008000 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008001 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008002
Jesse Barnes79e53942008-11-07 14:24:08 -08008003 /* if we want to turn off the cursor ignore width and height */
8004 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008005 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008006 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00008007 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10008008 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008009 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08008010 }
8011
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308012 /* Check for which cursor types we support */
8013 if (!((width == 64 && height == 64) ||
8014 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
8015 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
8016 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08008017 return -EINVAL;
8018 }
8019
Chris Wilson05394f32010-11-08 19:18:58 +00008020 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00008021 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08008022 return -ENOENT;
8023
Chris Wilson05394f32010-11-08 19:18:58 +00008024 if (obj->base.size < width * height * 4) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008025 DRM_DEBUG_KMS("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10008026 ret = -ENOMEM;
8027 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008028 }
8029
Dave Airlie71acb5e2008-12-30 20:31:46 +10008030 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008031 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008032 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008033 unsigned alignment;
8034
Chris Wilsond9e86c02010-11-10 16:40:20 +00008035 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008036 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008037 ret = -EINVAL;
8038 goto fail_locked;
8039 }
8040
Chris Wilson693db182013-03-05 14:52:39 +00008041 /* Note that the w/a also requires 2 PTE of padding following
8042 * the bo. We currently fill all unused PTE with the shadow
8043 * page and so we should always have valid PTE following the
8044 * cursor preventing the VT-d warning.
8045 */
8046 alignment = 0;
8047 if (need_vtd_wa(dev))
8048 alignment = 64*1024;
8049
8050 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008051 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008052 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008053 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008054 }
8055
Chris Wilsond9e86c02010-11-10 16:40:20 +00008056 ret = i915_gem_object_put_fence(obj);
8057 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008058 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008059 goto fail_unpin;
8060 }
8061
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008062 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008063 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008064 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00008065 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008066 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
8067 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008068 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008069 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008070 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008071 }
Chris Wilson05394f32010-11-08 19:18:58 +00008072 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008073 }
8074
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008075 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04008076 I915_WRITE(CURSIZE, (height << 12) | width);
8077
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008078 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008079 if (intel_crtc->cursor_bo) {
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008080 if (INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00008081 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10008082 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
8083 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01008084 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00008085 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008086 }
Jesse Barnes80824002009-09-10 15:28:06 -07008087
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008088 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008089
Chris Wilson64f962e2014-03-26 12:38:15 +00008090 old_width = intel_crtc->cursor_width;
8091
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008092 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008093 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008094 intel_crtc->cursor_width = width;
8095 intel_crtc->cursor_height = height;
8096
Chris Wilson64f962e2014-03-26 12:38:15 +00008097 if (intel_crtc->active) {
8098 if (old_width != width)
8099 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03008100 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00008101 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008102
Jesse Barnes79e53942008-11-07 14:24:08 -08008103 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008104fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008105 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008106fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008107 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00008108fail:
Chris Wilson05394f32010-11-08 19:18:58 +00008109 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10008110 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008111}
8112
8113static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
8114{
Jesse Barnes79e53942008-11-07 14:24:08 -08008115 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008116
Ville Syrjälä92e76c82013-10-21 19:01:58 +03008117 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
8118 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
Jesse Barnes652c3932009-08-17 13:31:43 -07008119
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03008120 if (intel_crtc->active)
8121 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08008122
8123 return 0;
8124}
8125
Jesse Barnes79e53942008-11-07 14:24:08 -08008126static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008127 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008128{
James Simmons72034252010-08-03 01:33:19 +01008129 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008130 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008131
James Simmons72034252010-08-03 01:33:19 +01008132 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008133 intel_crtc->lut_r[i] = red[i] >> 8;
8134 intel_crtc->lut_g[i] = green[i] >> 8;
8135 intel_crtc->lut_b[i] = blue[i] >> 8;
8136 }
8137
8138 intel_crtc_load_lut(crtc);
8139}
8140
Jesse Barnes79e53942008-11-07 14:24:08 -08008141/* VESA 640x480x72Hz mode to set on the pipe */
8142static struct drm_display_mode load_detect_mode = {
8143 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8144 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8145};
8146
Daniel Vettera8bb6812014-02-10 18:00:39 +01008147struct drm_framebuffer *
8148__intel_framebuffer_create(struct drm_device *dev,
8149 struct drm_mode_fb_cmd2 *mode_cmd,
8150 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008151{
8152 struct intel_framebuffer *intel_fb;
8153 int ret;
8154
8155 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8156 if (!intel_fb) {
8157 drm_gem_object_unreference_unlocked(&obj->base);
8158 return ERR_PTR(-ENOMEM);
8159 }
8160
8161 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008162 if (ret)
8163 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008164
8165 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008166err:
8167 drm_gem_object_unreference_unlocked(&obj->base);
8168 kfree(intel_fb);
8169
8170 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008171}
8172
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008173static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008174intel_framebuffer_create(struct drm_device *dev,
8175 struct drm_mode_fb_cmd2 *mode_cmd,
8176 struct drm_i915_gem_object *obj)
8177{
8178 struct drm_framebuffer *fb;
8179 int ret;
8180
8181 ret = i915_mutex_lock_interruptible(dev);
8182 if (ret)
8183 return ERR_PTR(ret);
8184 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8185 mutex_unlock(&dev->struct_mutex);
8186
8187 return fb;
8188}
8189
Chris Wilsond2dff872011-04-19 08:36:26 +01008190static u32
8191intel_framebuffer_pitch_for_width(int width, int bpp)
8192{
8193 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8194 return ALIGN(pitch, 64);
8195}
8196
8197static u32
8198intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8199{
8200 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
8201 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
8202}
8203
8204static struct drm_framebuffer *
8205intel_framebuffer_create_for_mode(struct drm_device *dev,
8206 struct drm_display_mode *mode,
8207 int depth, int bpp)
8208{
8209 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008210 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008211
8212 obj = i915_gem_alloc_object(dev,
8213 intel_framebuffer_size_for_mode(mode, bpp));
8214 if (obj == NULL)
8215 return ERR_PTR(-ENOMEM);
8216
8217 mode_cmd.width = mode->hdisplay;
8218 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008219 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8220 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008221 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008222
8223 return intel_framebuffer_create(dev, &mode_cmd, obj);
8224}
8225
8226static struct drm_framebuffer *
8227mode_fits_in_fbdev(struct drm_device *dev,
8228 struct drm_display_mode *mode)
8229{
Daniel Vetter4520f532013-10-09 09:18:51 +02008230#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008231 struct drm_i915_private *dev_priv = dev->dev_private;
8232 struct drm_i915_gem_object *obj;
8233 struct drm_framebuffer *fb;
8234
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008235 if (!dev_priv->fbdev)
8236 return NULL;
8237
8238 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008239 return NULL;
8240
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008241 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008242 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008243
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008244 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008245 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8246 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008247 return NULL;
8248
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008249 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008250 return NULL;
8251
8252 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008253#else
8254 return NULL;
8255#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008256}
8257
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008258bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008259 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01008260 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008261{
8262 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008263 struct intel_encoder *intel_encoder =
8264 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008265 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008266 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008267 struct drm_crtc *crtc = NULL;
8268 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008269 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08008270 int i = -1;
8271
Chris Wilsond2dff872011-04-19 08:36:26 +01008272 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8273 connector->base.id, drm_get_connector_name(connector),
8274 encoder->base.id, drm_get_encoder_name(encoder));
8275
Jesse Barnes79e53942008-11-07 14:24:08 -08008276 /*
8277 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008278 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008279 * - if the connector already has an assigned crtc, use it (but make
8280 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008281 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008282 * - try to find the first unused crtc that can drive this connector,
8283 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008284 */
8285
8286 /* See if we already have a CRTC for this connector */
8287 if (encoder->crtc) {
8288 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008289
Daniel Vetter7b240562012-12-12 00:35:33 +01008290 mutex_lock(&crtc->mutex);
8291
Daniel Vetter24218aa2012-08-12 19:27:11 +02008292 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008293 old->load_detect_temp = false;
8294
8295 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008296 if (connector->dpms != DRM_MODE_DPMS_ON)
8297 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008298
Chris Wilson71731882011-04-19 23:10:58 +01008299 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008300 }
8301
8302 /* Find an unused one (if possible) */
8303 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
8304 i++;
8305 if (!(encoder->possible_crtcs & (1 << i)))
8306 continue;
8307 if (!possible_crtc->enabled) {
8308 crtc = possible_crtc;
8309 break;
8310 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008311 }
8312
8313 /*
8314 * If we didn't find an unused CRTC, don't use any.
8315 */
8316 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008317 DRM_DEBUG_KMS("no pipe available for load-detect\n");
8318 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008319 }
8320
Daniel Vetter7b240562012-12-12 00:35:33 +01008321 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02008322 intel_encoder->new_crtc = to_intel_crtc(crtc);
8323 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008324
8325 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008326 intel_crtc->new_enabled = true;
8327 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008328 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008329 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008330 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008331
Chris Wilson64927112011-04-20 07:25:26 +01008332 if (!mode)
8333 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008334
Chris Wilsond2dff872011-04-19 08:36:26 +01008335 /* We need a framebuffer large enough to accommodate all accesses
8336 * that the plane may generate whilst we perform load detection.
8337 * We can not rely on the fbcon either being present (we get called
8338 * during its initialisation to detect all boot displays, or it may
8339 * not even exist) or that it is large enough to satisfy the
8340 * requested mode.
8341 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008342 fb = mode_fits_in_fbdev(dev, mode);
8343 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008344 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008345 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8346 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008347 } else
8348 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008349 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008350 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008351 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008352 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008353
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008354 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008355 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008356 if (old->release_fb)
8357 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008358 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008359 }
Chris Wilson71731882011-04-19 23:10:58 +01008360
Jesse Barnes79e53942008-11-07 14:24:08 -08008361 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008362 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008363 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008364
8365 fail:
8366 intel_crtc->new_enabled = crtc->enabled;
8367 if (intel_crtc->new_enabled)
8368 intel_crtc->new_config = &intel_crtc->config;
8369 else
8370 intel_crtc->new_config = NULL;
8371 mutex_unlock(&crtc->mutex);
8372 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008373}
8374
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008375void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01008376 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008377{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008378 struct intel_encoder *intel_encoder =
8379 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008380 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008381 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008382 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008383
Chris Wilsond2dff872011-04-19 08:36:26 +01008384 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8385 connector->base.id, drm_get_connector_name(connector),
8386 encoder->base.id, drm_get_encoder_name(encoder));
8387
Chris Wilson8261b192011-04-19 23:18:09 +01008388 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008389 to_intel_connector(connector)->new_encoder = NULL;
8390 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008391 intel_crtc->new_enabled = false;
8392 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008393 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008394
Daniel Vetter36206362012-12-10 20:42:17 +01008395 if (old->release_fb) {
8396 drm_framebuffer_unregister_private(old->release_fb);
8397 drm_framebuffer_unreference(old->release_fb);
8398 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008399
Daniel Vetter67c96402013-01-23 16:25:09 +00008400 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01008401 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008402 }
8403
Eric Anholtc751ce42010-03-25 11:48:48 -07008404 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008405 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8406 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01008407
8408 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08008409}
8410
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008411static int i9xx_pll_refclk(struct drm_device *dev,
8412 const struct intel_crtc_config *pipe_config)
8413{
8414 struct drm_i915_private *dev_priv = dev->dev_private;
8415 u32 dpll = pipe_config->dpll_hw_state.dpll;
8416
8417 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008418 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008419 else if (HAS_PCH_SPLIT(dev))
8420 return 120000;
8421 else if (!IS_GEN2(dev))
8422 return 96000;
8423 else
8424 return 48000;
8425}
8426
Jesse Barnes79e53942008-11-07 14:24:08 -08008427/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008428static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8429 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008430{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008431 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008432 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008433 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008434 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008435 u32 fp;
8436 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008437 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008438
8439 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008440 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008441 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008442 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008443
8444 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008445 if (IS_PINEVIEW(dev)) {
8446 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8447 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008448 } else {
8449 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8450 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8451 }
8452
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008453 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008454 if (IS_PINEVIEW(dev))
8455 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8456 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008457 else
8458 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008459 DPLL_FPA01_P1_POST_DIV_SHIFT);
8460
8461 switch (dpll & DPLL_MODE_MASK) {
8462 case DPLLB_MODE_DAC_SERIAL:
8463 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8464 5 : 10;
8465 break;
8466 case DPLLB_MODE_LVDS:
8467 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8468 7 : 14;
8469 break;
8470 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008471 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008472 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008473 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008474 }
8475
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008476 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008477 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008478 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008479 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008480 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008481 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008482 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008483
8484 if (is_lvds) {
8485 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8486 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008487
8488 if (lvds & LVDS_CLKB_POWER_UP)
8489 clock.p2 = 7;
8490 else
8491 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008492 } else {
8493 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8494 clock.p1 = 2;
8495 else {
8496 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8497 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8498 }
8499 if (dpll & PLL_P2_DIVIDE_BY_4)
8500 clock.p2 = 4;
8501 else
8502 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008503 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008504
8505 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008506 }
8507
Ville Syrjälä18442d02013-09-13 16:00:08 +03008508 /*
8509 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008510 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008511 * encoder's get_config() function.
8512 */
8513 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008514}
8515
Ville Syrjälä6878da02013-09-13 15:59:11 +03008516int intel_dotclock_calculate(int link_freq,
8517 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008518{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008519 /*
8520 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008521 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008522 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008523 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008524 *
8525 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008526 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008527 */
8528
Ville Syrjälä6878da02013-09-13 15:59:11 +03008529 if (!m_n->link_n)
8530 return 0;
8531
8532 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8533}
8534
Ville Syrjälä18442d02013-09-13 16:00:08 +03008535static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8536 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008537{
8538 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008539
8540 /* read out port_clock from the DPLL */
8541 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008542
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008543 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008544 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008545 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008546 * agree once we know their relationship in the encoder's
8547 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008548 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008549 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008550 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8551 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008552}
8553
8554/** Returns the currently programmed mode of the given pipe. */
8555struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8556 struct drm_crtc *crtc)
8557{
Jesse Barnes548f2452011-02-17 10:40:53 -08008558 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008559 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008560 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008561 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008562 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008563 int htot = I915_READ(HTOTAL(cpu_transcoder));
8564 int hsync = I915_READ(HSYNC(cpu_transcoder));
8565 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8566 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008567 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008568
8569 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8570 if (!mode)
8571 return NULL;
8572
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008573 /*
8574 * Construct a pipe_config sufficient for getting the clock info
8575 * back out of crtc_clock_get.
8576 *
8577 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8578 * to use a real value here instead.
8579 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008580 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008581 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008582 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8583 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8584 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008585 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8586
Ville Syrjälä773ae032013-09-23 17:48:20 +03008587 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008588 mode->hdisplay = (htot & 0xffff) + 1;
8589 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8590 mode->hsync_start = (hsync & 0xffff) + 1;
8591 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8592 mode->vdisplay = (vtot & 0xffff) + 1;
8593 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8594 mode->vsync_start = (vsync & 0xffff) + 1;
8595 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8596
8597 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008598
8599 return mode;
8600}
8601
Daniel Vetter3dec0092010-08-20 21:40:52 +02008602static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07008603{
8604 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008605 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008606 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8607 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008608 int dpll_reg = DPLL(pipe);
8609 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008610
Eric Anholtbad720f2009-10-22 16:11:14 -07008611 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008612 return;
8613
8614 if (!dev_priv->lvds_downclock_avail)
8615 return;
8616
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008617 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008618 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008619 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008620
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008621 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008622
8623 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8624 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008625 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008626
Jesse Barnes652c3932009-08-17 13:31:43 -07008627 dpll = I915_READ(dpll_reg);
8628 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008629 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008630 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008631}
8632
8633static void intel_decrease_pllclock(struct drm_crtc *crtc)
8634{
8635 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008636 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008637 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008638
Eric Anholtbad720f2009-10-22 16:11:14 -07008639 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008640 return;
8641
8642 if (!dev_priv->lvds_downclock_avail)
8643 return;
8644
8645 /*
8646 * Since this is called by a timer, we should never get here in
8647 * the manual case.
8648 */
8649 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008650 int pipe = intel_crtc->pipe;
8651 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008652 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008653
Zhao Yakui44d98a62009-10-09 11:39:40 +08008654 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008655
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008656 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008657
Chris Wilson074b5e12012-05-02 12:07:06 +01008658 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008659 dpll |= DISPLAY_RATE_SELECT_FPA1;
8660 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008661 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008662 dpll = I915_READ(dpll_reg);
8663 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008664 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008665 }
8666
8667}
8668
Chris Wilsonf047e392012-07-21 12:31:41 +01008669void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008670{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008671 struct drm_i915_private *dev_priv = dev->dev_private;
8672
Chris Wilsonf62a0072014-02-21 17:55:39 +00008673 if (dev_priv->mm.busy)
8674 return;
8675
Paulo Zanoni43694d62014-03-07 20:08:08 -03008676 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008677 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008678 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008679}
8680
8681void intel_mark_idle(struct drm_device *dev)
8682{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008683 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008684 struct drm_crtc *crtc;
8685
Chris Wilsonf62a0072014-02-21 17:55:39 +00008686 if (!dev_priv->mm.busy)
8687 return;
8688
8689 dev_priv->mm.busy = false;
8690
Jani Nikulad330a952014-01-21 11:24:25 +02008691 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008692 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008693
8694 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Matt Roperf4510a22014-04-01 15:22:40 -07008695 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008696 continue;
8697
8698 intel_decrease_pllclock(crtc);
8699 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008700
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008701 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008702 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008703
8704out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008705 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008706}
8707
Chris Wilsonc65355b2013-06-06 16:53:41 -03008708void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8709 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008710{
8711 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07008712 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07008713
Jani Nikulad330a952014-01-21 11:24:25 +02008714 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008715 return;
8716
Jesse Barnes652c3932009-08-17 13:31:43 -07008717 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Matt Roperf4510a22014-04-01 15:22:40 -07008718 if (!crtc->primary->fb)
Jesse Barnes652c3932009-08-17 13:31:43 -07008719 continue;
8720
Matt Roperf4510a22014-04-01 15:22:40 -07008721 if (to_intel_framebuffer(crtc->primary->fb)->obj != obj)
Chris Wilsonc65355b2013-06-06 16:53:41 -03008722 continue;
8723
8724 intel_increase_pllclock(crtc);
8725 if (ring && intel_fbc_enabled(dev))
8726 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008727 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008728}
8729
Jesse Barnes79e53942008-11-07 14:24:08 -08008730static void intel_crtc_destroy(struct drm_crtc *crtc)
8731{
8732 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008733 struct drm_device *dev = crtc->dev;
8734 struct intel_unpin_work *work;
8735 unsigned long flags;
8736
8737 spin_lock_irqsave(&dev->event_lock, flags);
8738 work = intel_crtc->unpin_work;
8739 intel_crtc->unpin_work = NULL;
8740 spin_unlock_irqrestore(&dev->event_lock, flags);
8741
8742 if (work) {
8743 cancel_work_sync(&work->work);
8744 kfree(work);
8745 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008746
Mika Kuoppala40ccc722013-04-23 17:27:08 +03008747 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8748
Jesse Barnes79e53942008-11-07 14:24:08 -08008749 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008750
Jesse Barnes79e53942008-11-07 14:24:08 -08008751 kfree(intel_crtc);
8752}
8753
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008754static void intel_unpin_work_fn(struct work_struct *__work)
8755{
8756 struct intel_unpin_work *work =
8757 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008758 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008759
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008760 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008761 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008762 drm_gem_object_unreference(&work->pending_flip_obj->base);
8763 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008764
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008765 intel_update_fbc(dev);
8766 mutex_unlock(&dev->struct_mutex);
8767
8768 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8769 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8770
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008771 kfree(work);
8772}
8773
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008774static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008775 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008776{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008777 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008778 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8779 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008780 unsigned long flags;
8781
8782 /* Ignore early vblank irqs */
8783 if (intel_crtc == NULL)
8784 return;
8785
8786 spin_lock_irqsave(&dev->event_lock, flags);
8787 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008788
8789 /* Ensure we don't miss a work->pending update ... */
8790 smp_rmb();
8791
8792 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008793 spin_unlock_irqrestore(&dev->event_lock, flags);
8794 return;
8795 }
8796
Chris Wilsone7d841c2012-12-03 11:36:30 +00008797 /* and that the unpin work is consistent wrt ->pending. */
8798 smp_rmb();
8799
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008800 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008801
Rob Clark45a066e2012-10-08 14:50:40 -05008802 if (work->event)
8803 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008804
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008805 drm_vblank_put(dev, intel_crtc->pipe);
8806
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008807 spin_unlock_irqrestore(&dev->event_lock, flags);
8808
Daniel Vetter2c10d572012-12-20 21:24:07 +01008809 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008810
8811 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07008812
8813 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008814}
8815
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008816void intel_finish_page_flip(struct drm_device *dev, int pipe)
8817{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008818 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008819 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8820
Mario Kleiner49b14a52010-12-09 07:00:07 +01008821 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008822}
8823
8824void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8825{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008826 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008827 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8828
Mario Kleiner49b14a52010-12-09 07:00:07 +01008829 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008830}
8831
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008832void intel_prepare_page_flip(struct drm_device *dev, int plane)
8833{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008834 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008835 struct intel_crtc *intel_crtc =
8836 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8837 unsigned long flags;
8838
Chris Wilsone7d841c2012-12-03 11:36:30 +00008839 /* NB: An MMIO update of the plane base pointer will also
8840 * generate a page-flip completion irq, i.e. every modeset
8841 * is also accompanied by a spurious intel_prepare_page_flip().
8842 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008843 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008844 if (intel_crtc->unpin_work)
8845 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008846 spin_unlock_irqrestore(&dev->event_lock, flags);
8847}
8848
Chris Wilsone7d841c2012-12-03 11:36:30 +00008849inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8850{
8851 /* Ensure that the work item is consistent when activating it ... */
8852 smp_wmb();
8853 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8854 /* and that it is marked active as soon as the irq could fire. */
8855 smp_wmb();
8856}
8857
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008858static int intel_gen2_queue_flip(struct drm_device *dev,
8859 struct drm_crtc *crtc,
8860 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008861 struct drm_i915_gem_object *obj,
8862 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008863{
8864 struct drm_i915_private *dev_priv = dev->dev_private;
8865 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008866 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008867 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008868 int ret;
8869
Daniel Vetter6d90c952012-04-26 23:28:05 +02008870 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008871 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008872 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008873
Daniel Vetter6d90c952012-04-26 23:28:05 +02008874 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008875 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008876 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008877
8878 /* Can't queue multiple flips, so wait for the previous
8879 * one to finish before executing the next.
8880 */
8881 if (intel_crtc->plane)
8882 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8883 else
8884 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008885 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8886 intel_ring_emit(ring, MI_NOOP);
8887 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8888 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8889 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008890 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008891 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00008892
8893 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008894 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008895 return 0;
8896
8897err_unpin:
8898 intel_unpin_fb_obj(obj);
8899err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008900 return ret;
8901}
8902
8903static int intel_gen3_queue_flip(struct drm_device *dev,
8904 struct drm_crtc *crtc,
8905 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008906 struct drm_i915_gem_object *obj,
8907 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008908{
8909 struct drm_i915_private *dev_priv = dev->dev_private;
8910 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008911 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008912 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008913 int ret;
8914
Daniel Vetter6d90c952012-04-26 23:28:05 +02008915 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008916 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008917 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008918
Daniel Vetter6d90c952012-04-26 23:28:05 +02008919 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008920 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008921 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008922
8923 if (intel_crtc->plane)
8924 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8925 else
8926 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008927 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8928 intel_ring_emit(ring, MI_NOOP);
8929 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8930 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8931 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008932 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008933 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008934
Chris Wilsone7d841c2012-12-03 11:36:30 +00008935 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008936 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008937 return 0;
8938
8939err_unpin:
8940 intel_unpin_fb_obj(obj);
8941err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008942 return ret;
8943}
8944
8945static int intel_gen4_queue_flip(struct drm_device *dev,
8946 struct drm_crtc *crtc,
8947 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008948 struct drm_i915_gem_object *obj,
8949 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008950{
8951 struct drm_i915_private *dev_priv = dev->dev_private;
8952 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8953 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008954 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008955 int ret;
8956
Daniel Vetter6d90c952012-04-26 23:28:05 +02008957 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008958 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008959 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008960
Daniel Vetter6d90c952012-04-26 23:28:05 +02008961 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008962 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008963 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008964
8965 /* i965+ uses the linear or tiled offsets from the
8966 * Display Registers (which do not change across a page-flip)
8967 * so we need only reprogram the base address.
8968 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008969 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8970 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8971 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008972 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008973 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008974 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008975
8976 /* XXX Enabling the panel-fitter across page-flip is so far
8977 * untested on non-native modes, so ignore it for now.
8978 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8979 */
8980 pf = 0;
8981 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008982 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008983
8984 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008985 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008986 return 0;
8987
8988err_unpin:
8989 intel_unpin_fb_obj(obj);
8990err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008991 return ret;
8992}
8993
8994static int intel_gen6_queue_flip(struct drm_device *dev,
8995 struct drm_crtc *crtc,
8996 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008997 struct drm_i915_gem_object *obj,
8998 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008999{
9000 struct drm_i915_private *dev_priv = dev->dev_private;
9001 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009002 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009003 uint32_t pf, pipesrc;
9004 int ret;
9005
Daniel Vetter6d90c952012-04-26 23:28:05 +02009006 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009007 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01009008 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009009
Daniel Vetter6d90c952012-04-26 23:28:05 +02009010 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009011 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01009012 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009013
Daniel Vetter6d90c952012-04-26 23:28:05 +02009014 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9015 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9016 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07009017 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009018
Chris Wilson99d9acd2012-04-17 20:37:00 +01009019 /* Contrary to the suggestions in the documentation,
9020 * "Enable Panel Fitter" does not seem to be required when page
9021 * flipping with a non-native mode, and worse causes a normal
9022 * modeset to fail.
9023 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9024 */
9025 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009026 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009027 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009028
9029 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009030 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009031 return 0;
9032
9033err_unpin:
9034 intel_unpin_fb_obj(obj);
9035err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009036 return ret;
9037}
9038
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009039static int intel_gen7_queue_flip(struct drm_device *dev,
9040 struct drm_crtc *crtc,
9041 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009042 struct drm_i915_gem_object *obj,
9043 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009044{
9045 struct drm_i915_private *dev_priv = dev->dev_private;
9046 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009047 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009048 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009049 int len, ret;
9050
9051 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01009052 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01009053 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009054
9055 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
9056 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01009057 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009058
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009059 switch(intel_crtc->plane) {
9060 case PLANE_A:
9061 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9062 break;
9063 case PLANE_B:
9064 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9065 break;
9066 case PLANE_C:
9067 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9068 break;
9069 default:
9070 WARN_ONCE(1, "unknown plane in flip command\n");
9071 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03009072 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009073 }
9074
Chris Wilsonffe74d72013-08-26 20:58:12 +01009075 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009076 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009077 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009078 /*
9079 * On Gen 8, SRM is now taking an extra dword to accommodate
9080 * 48bits addresses, and we need a NOOP for the batch size to
9081 * stay even.
9082 */
9083 if (IS_GEN8(dev))
9084 len += 2;
9085 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009086
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009087 /*
9088 * BSpec MI_DISPLAY_FLIP for IVB:
9089 * "The full packet must be contained within the same cache line."
9090 *
9091 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9092 * cacheline, if we ever start emitting more commands before
9093 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9094 * then do the cacheline alignment, and finally emit the
9095 * MI_DISPLAY_FLIP.
9096 */
9097 ret = intel_ring_cacheline_align(ring);
9098 if (ret)
9099 goto err_unpin;
9100
Chris Wilsonffe74d72013-08-26 20:58:12 +01009101 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009102 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01009103 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009104
Chris Wilsonffe74d72013-08-26 20:58:12 +01009105 /* Unmask the flip-done completion message. Note that the bspec says that
9106 * we should do this for both the BCS and RCS, and that we must not unmask
9107 * more than one flip event at any time (or ensure that one flip message
9108 * can be sent by waiting for flip-done prior to queueing new flips).
9109 * Experimentation says that BCS works despite DERRMR masking all
9110 * flip-done completion events and that unmasking all planes at once
9111 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9112 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9113 */
9114 if (ring->id == RCS) {
9115 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9116 intel_ring_emit(ring, DERRMR);
9117 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9118 DERRMR_PIPEB_PRI_FLIP_DONE |
9119 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009120 if (IS_GEN8(dev))
9121 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9122 MI_SRM_LRM_GLOBAL_GTT);
9123 else
9124 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9125 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009126 intel_ring_emit(ring, DERRMR);
9127 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009128 if (IS_GEN8(dev)) {
9129 intel_ring_emit(ring, 0);
9130 intel_ring_emit(ring, MI_NOOP);
9131 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009132 }
9133
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009134 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009135 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07009136 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009137 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009138
9139 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009140 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009141 return 0;
9142
9143err_unpin:
9144 intel_unpin_fb_obj(obj);
9145err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009146 return ret;
9147}
9148
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009149static int intel_default_queue_flip(struct drm_device *dev,
9150 struct drm_crtc *crtc,
9151 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009152 struct drm_i915_gem_object *obj,
9153 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009154{
9155 return -ENODEV;
9156}
9157
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009158static int intel_crtc_page_flip(struct drm_crtc *crtc,
9159 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009160 struct drm_pending_vblank_event *event,
9161 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009162{
9163 struct drm_device *dev = crtc->dev;
9164 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009165 struct drm_framebuffer *old_fb = crtc->primary->fb;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02009166 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009167 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9168 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009169 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01009170 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009171
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009172 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009173 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009174 return -EINVAL;
9175
9176 /*
9177 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9178 * Note that pitch changes could also affect these register.
9179 */
9180 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009181 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9182 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009183 return -EINVAL;
9184
Chris Wilsonf900db42014-02-20 09:26:13 +00009185 if (i915_terminally_wedged(&dev_priv->gpu_error))
9186 goto out_hang;
9187
Daniel Vetterb14c5672013-09-19 12:18:32 +02009188 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009189 if (work == NULL)
9190 return -ENOMEM;
9191
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009192 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009193 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02009194 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009195 INIT_WORK(&work->work, intel_unpin_work_fn);
9196
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009197 ret = drm_vblank_get(dev, intel_crtc->pipe);
9198 if (ret)
9199 goto free_work;
9200
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009201 /* We borrow the event spin lock for protecting unpin_work */
9202 spin_lock_irqsave(&dev->event_lock, flags);
9203 if (intel_crtc->unpin_work) {
9204 spin_unlock_irqrestore(&dev->event_lock, flags);
9205 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009206 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01009207
9208 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009209 return -EBUSY;
9210 }
9211 intel_crtc->unpin_work = work;
9212 spin_unlock_irqrestore(&dev->event_lock, flags);
9213
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009214 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9215 flush_workqueue(dev_priv->wq);
9216
Chris Wilson79158102012-05-23 11:13:58 +01009217 ret = i915_mutex_lock_interruptible(dev);
9218 if (ret)
9219 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009220
Jesse Barnes75dfca82010-02-10 15:09:44 -08009221 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009222 drm_gem_object_reference(&work->old_fb_obj->base);
9223 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009224
Matt Roperf4510a22014-04-01 15:22:40 -07009225 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009226
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009227 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009228
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01009229 work->enable_stall_check = true;
9230
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009231 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009232 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009233
Keith Packarded8d1972013-07-22 18:49:58 -07009234 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009235 if (ret)
9236 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009237
Chris Wilson7782de32011-07-08 12:22:41 +01009238 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03009239 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009240 mutex_unlock(&dev->struct_mutex);
9241
Jesse Barnese5510fa2010-07-01 16:48:37 -07009242 trace_i915_flip_request(intel_crtc->plane, obj);
9243
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009244 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009245
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009246cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009247 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009248 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009249 drm_gem_object_unreference(&work->old_fb_obj->base);
9250 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009251 mutex_unlock(&dev->struct_mutex);
9252
Chris Wilson79158102012-05-23 11:13:58 +01009253cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01009254 spin_lock_irqsave(&dev->event_lock, flags);
9255 intel_crtc->unpin_work = NULL;
9256 spin_unlock_irqrestore(&dev->event_lock, flags);
9257
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009258 drm_vblank_put(dev, intel_crtc->pipe);
9259free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009260 kfree(work);
9261
Chris Wilsonf900db42014-02-20 09:26:13 +00009262 if (ret == -EIO) {
9263out_hang:
9264 intel_crtc_wait_for_pending_flips(crtc);
9265 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9266 if (ret == 0 && event)
9267 drm_send_vblank_event(dev, intel_crtc->pipe, event);
9268 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009269 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009270}
9271
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009272static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009273 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9274 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009275};
9276
Daniel Vetter9a935852012-07-05 22:34:27 +02009277/**
9278 * intel_modeset_update_staged_output_state
9279 *
9280 * Updates the staged output configuration state, e.g. after we've read out the
9281 * current hw state.
9282 */
9283static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9284{
Ville Syrjälä76688512014-01-10 11:28:06 +02009285 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009286 struct intel_encoder *encoder;
9287 struct intel_connector *connector;
9288
9289 list_for_each_entry(connector, &dev->mode_config.connector_list,
9290 base.head) {
9291 connector->new_encoder =
9292 to_intel_encoder(connector->base.encoder);
9293 }
9294
9295 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9296 base.head) {
9297 encoder->new_crtc =
9298 to_intel_crtc(encoder->base.crtc);
9299 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009300
9301 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9302 base.head) {
9303 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009304
9305 if (crtc->new_enabled)
9306 crtc->new_config = &crtc->config;
9307 else
9308 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009309 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009310}
9311
9312/**
9313 * intel_modeset_commit_output_state
9314 *
9315 * This function copies the stage display pipe configuration to the real one.
9316 */
9317static void intel_modeset_commit_output_state(struct drm_device *dev)
9318{
Ville Syrjälä76688512014-01-10 11:28:06 +02009319 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009320 struct intel_encoder *encoder;
9321 struct intel_connector *connector;
9322
9323 list_for_each_entry(connector, &dev->mode_config.connector_list,
9324 base.head) {
9325 connector->base.encoder = &connector->new_encoder->base;
9326 }
9327
9328 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9329 base.head) {
9330 encoder->base.crtc = &encoder->new_crtc->base;
9331 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009332
9333 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9334 base.head) {
9335 crtc->base.enabled = crtc->new_enabled;
9336 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009337}
9338
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009339static void
9340connected_sink_compute_bpp(struct intel_connector * connector,
9341 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009342{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009343 int bpp = pipe_config->pipe_bpp;
9344
9345 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9346 connector->base.base.id,
9347 drm_get_connector_name(&connector->base));
9348
9349 /* Don't use an invalid EDID bpc value */
9350 if (connector->base.display_info.bpc &&
9351 connector->base.display_info.bpc * 3 < bpp) {
9352 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9353 bpp, connector->base.display_info.bpc*3);
9354 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9355 }
9356
9357 /* Clamp bpp to 8 on screens without EDID 1.4 */
9358 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9359 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9360 bpp);
9361 pipe_config->pipe_bpp = 24;
9362 }
9363}
9364
9365static int
9366compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9367 struct drm_framebuffer *fb,
9368 struct intel_crtc_config *pipe_config)
9369{
9370 struct drm_device *dev = crtc->base.dev;
9371 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009372 int bpp;
9373
Daniel Vetterd42264b2013-03-28 16:38:08 +01009374 switch (fb->pixel_format) {
9375 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009376 bpp = 8*3; /* since we go through a colormap */
9377 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009378 case DRM_FORMAT_XRGB1555:
9379 case DRM_FORMAT_ARGB1555:
9380 /* checked in intel_framebuffer_init already */
9381 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9382 return -EINVAL;
9383 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009384 bpp = 6*3; /* min is 18bpp */
9385 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009386 case DRM_FORMAT_XBGR8888:
9387 case DRM_FORMAT_ABGR8888:
9388 /* checked in intel_framebuffer_init already */
9389 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9390 return -EINVAL;
9391 case DRM_FORMAT_XRGB8888:
9392 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009393 bpp = 8*3;
9394 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009395 case DRM_FORMAT_XRGB2101010:
9396 case DRM_FORMAT_ARGB2101010:
9397 case DRM_FORMAT_XBGR2101010:
9398 case DRM_FORMAT_ABGR2101010:
9399 /* checked in intel_framebuffer_init already */
9400 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009401 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009402 bpp = 10*3;
9403 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009404 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009405 default:
9406 DRM_DEBUG_KMS("unsupported depth\n");
9407 return -EINVAL;
9408 }
9409
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009410 pipe_config->pipe_bpp = bpp;
9411
9412 /* Clamp display bpp to EDID value */
9413 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009414 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009415 if (!connector->new_encoder ||
9416 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009417 continue;
9418
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009419 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009420 }
9421
9422 return bpp;
9423}
9424
Daniel Vetter644db712013-09-19 14:53:58 +02009425static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9426{
9427 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9428 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009429 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009430 mode->crtc_hdisplay, mode->crtc_hsync_start,
9431 mode->crtc_hsync_end, mode->crtc_htotal,
9432 mode->crtc_vdisplay, mode->crtc_vsync_start,
9433 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9434}
9435
Daniel Vetterc0b03412013-05-28 12:05:54 +02009436static void intel_dump_pipe_config(struct intel_crtc *crtc,
9437 struct intel_crtc_config *pipe_config,
9438 const char *context)
9439{
9440 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9441 context, pipe_name(crtc->pipe));
9442
9443 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9444 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9445 pipe_config->pipe_bpp, pipe_config->dither);
9446 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9447 pipe_config->has_pch_encoder,
9448 pipe_config->fdi_lanes,
9449 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9450 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9451 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009452 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9453 pipe_config->has_dp_encoder,
9454 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9455 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9456 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009457 DRM_DEBUG_KMS("requested mode:\n");
9458 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9459 DRM_DEBUG_KMS("adjusted mode:\n");
9460 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009461 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009462 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009463 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9464 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009465 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9466 pipe_config->gmch_pfit.control,
9467 pipe_config->gmch_pfit.pgm_ratios,
9468 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009469 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009470 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009471 pipe_config->pch_pfit.size,
9472 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009473 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03009474 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009475}
9476
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009477static bool encoders_cloneable(const struct intel_encoder *a,
9478 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009479{
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009480 /* masks could be asymmetric, so check both ways */
9481 return a == b || (a->cloneable & (1 << b->type) &&
9482 b->cloneable & (1 << a->type));
9483}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009484
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009485static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9486 struct intel_encoder *encoder)
9487{
9488 struct drm_device *dev = crtc->base.dev;
9489 struct intel_encoder *source_encoder;
9490
9491 list_for_each_entry(source_encoder,
9492 &dev->mode_config.encoder_list, base.head) {
9493 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009494 continue;
9495
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009496 if (!encoders_cloneable(encoder, source_encoder))
9497 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009498 }
9499
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009500 return true;
9501}
9502
9503static bool check_encoder_cloning(struct intel_crtc *crtc)
9504{
9505 struct drm_device *dev = crtc->base.dev;
9506 struct intel_encoder *encoder;
9507
9508 list_for_each_entry(encoder,
9509 &dev->mode_config.encoder_list, base.head) {
9510 if (encoder->new_crtc != crtc)
9511 continue;
9512
9513 if (!check_single_encoder_cloning(crtc, encoder))
9514 return false;
9515 }
9516
9517 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009518}
9519
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009520static struct intel_crtc_config *
9521intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009522 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009523 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02009524{
9525 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02009526 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009527 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01009528 int plane_bpp, ret = -EINVAL;
9529 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02009530
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009531 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009532 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9533 return ERR_PTR(-EINVAL);
9534 }
9535
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009536 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9537 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02009538 return ERR_PTR(-ENOMEM);
9539
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009540 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9541 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009542
Daniel Vettere143a212013-07-04 12:01:15 +02009543 pipe_config->cpu_transcoder =
9544 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009545 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009546
Imre Deak2960bc92013-07-30 13:36:32 +03009547 /*
9548 * Sanitize sync polarity flags based on requested ones. If neither
9549 * positive or negative polarity is requested, treat this as meaning
9550 * negative polarity.
9551 */
9552 if (!(pipe_config->adjusted_mode.flags &
9553 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9554 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9555
9556 if (!(pipe_config->adjusted_mode.flags &
9557 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9558 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9559
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009560 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9561 * plane pixel format and any sink constraints into account. Returns the
9562 * source plane bpp so that dithering can be selected on mismatches
9563 * after encoders and crtc also have had their say. */
9564 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9565 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009566 if (plane_bpp < 0)
9567 goto fail;
9568
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03009569 /*
9570 * Determine the real pipe dimensions. Note that stereo modes can
9571 * increase the actual pipe size due to the frame doubling and
9572 * insertion of additional space for blanks between the frame. This
9573 * is stored in the crtc timings. We use the requested mode to do this
9574 * computation to clearly distinguish it from the adjusted mode, which
9575 * can be changed by the connectors in the below retry loop.
9576 */
9577 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9578 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9579 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9580
Daniel Vettere29c22c2013-02-21 00:00:16 +01009581encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02009582 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02009583 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02009584 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009585
Daniel Vetter135c81b2013-07-21 21:37:09 +02009586 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01009587 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02009588
Daniel Vetter7758a112012-07-08 19:40:39 +02009589 /* Pass our mode to the connectors and the CRTC to give them a chance to
9590 * adjust it according to limitations or connector properties, and also
9591 * a chance to reject the mode entirely.
9592 */
9593 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9594 base.head) {
9595
9596 if (&encoder->new_crtc->base != crtc)
9597 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01009598
Daniel Vetterefea6e82013-07-21 21:36:59 +02009599 if (!(encoder->compute_config(encoder, pipe_config))) {
9600 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02009601 goto fail;
9602 }
9603 }
9604
Daniel Vetterff9a6752013-06-01 17:16:21 +02009605 /* Set default port clock if not overwritten by the encoder. Needs to be
9606 * done afterwards in case the encoder adjusts the mode. */
9607 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01009608 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9609 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009610
Daniel Vettera43f6e02013-06-07 23:10:32 +02009611 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009612 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02009613 DRM_DEBUG_KMS("CRTC fixup failed\n");
9614 goto fail;
9615 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01009616
9617 if (ret == RETRY) {
9618 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9619 ret = -EINVAL;
9620 goto fail;
9621 }
9622
9623 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9624 retry = false;
9625 goto encoder_retry;
9626 }
9627
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009628 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9629 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9630 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9631
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009632 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02009633fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009634 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009635 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02009636}
9637
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009638/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9639 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9640static void
9641intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9642 unsigned *prepare_pipes, unsigned *disable_pipes)
9643{
9644 struct intel_crtc *intel_crtc;
9645 struct drm_device *dev = crtc->dev;
9646 struct intel_encoder *encoder;
9647 struct intel_connector *connector;
9648 struct drm_crtc *tmp_crtc;
9649
9650 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
9651
9652 /* Check which crtcs have changed outputs connected to them, these need
9653 * to be part of the prepare_pipes mask. We don't (yet) support global
9654 * modeset across multiple crtcs, so modeset_pipes will only have one
9655 * bit set at most. */
9656 list_for_each_entry(connector, &dev->mode_config.connector_list,
9657 base.head) {
9658 if (connector->base.encoder == &connector->new_encoder->base)
9659 continue;
9660
9661 if (connector->base.encoder) {
9662 tmp_crtc = connector->base.encoder->crtc;
9663
9664 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9665 }
9666
9667 if (connector->new_encoder)
9668 *prepare_pipes |=
9669 1 << connector->new_encoder->new_crtc->pipe;
9670 }
9671
9672 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9673 base.head) {
9674 if (encoder->base.crtc == &encoder->new_crtc->base)
9675 continue;
9676
9677 if (encoder->base.crtc) {
9678 tmp_crtc = encoder->base.crtc;
9679
9680 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9681 }
9682
9683 if (encoder->new_crtc)
9684 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
9685 }
9686
Ville Syrjälä76688512014-01-10 11:28:06 +02009687 /* Check for pipes that will be enabled/disabled ... */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009688 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9689 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009690 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009691 continue;
9692
Ville Syrjälä76688512014-01-10 11:28:06 +02009693 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009694 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +02009695 else
9696 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009697 }
9698
9699
9700 /* set_mode is also used to update properties on life display pipes. */
9701 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +02009702 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009703 *prepare_pipes |= 1 << intel_crtc->pipe;
9704
Daniel Vetterb6c51642013-04-12 18:48:43 +02009705 /*
9706 * For simplicity do a full modeset on any pipe where the output routing
9707 * changed. We could be more clever, but that would require us to be
9708 * more careful with calling the relevant encoder->mode_set functions.
9709 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009710 if (*prepare_pipes)
9711 *modeset_pipes = *prepare_pipes;
9712
9713 /* ... and mask these out. */
9714 *modeset_pipes &= ~(*disable_pipes);
9715 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02009716
9717 /*
9718 * HACK: We don't (yet) fully support global modesets. intel_set_config
9719 * obies this rule, but the modeset restore mode of
9720 * intel_modeset_setup_hw_state does not.
9721 */
9722 *modeset_pipes &= 1 << intel_crtc->pipe;
9723 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02009724
9725 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9726 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009727}
9728
Daniel Vetterea9d7582012-07-10 10:42:52 +02009729static bool intel_crtc_in_use(struct drm_crtc *crtc)
9730{
9731 struct drm_encoder *encoder;
9732 struct drm_device *dev = crtc->dev;
9733
9734 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9735 if (encoder->crtc == crtc)
9736 return true;
9737
9738 return false;
9739}
9740
9741static void
9742intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9743{
9744 struct intel_encoder *intel_encoder;
9745 struct intel_crtc *intel_crtc;
9746 struct drm_connector *connector;
9747
9748 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9749 base.head) {
9750 if (!intel_encoder->base.crtc)
9751 continue;
9752
9753 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9754
9755 if (prepare_pipes & (1 << intel_crtc->pipe))
9756 intel_encoder->connectors_active = false;
9757 }
9758
9759 intel_modeset_commit_output_state(dev);
9760
Ville Syrjälä76688512014-01-10 11:28:06 +02009761 /* Double check state. */
Daniel Vetterea9d7582012-07-10 10:42:52 +02009762 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9763 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009764 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009765 WARN_ON(intel_crtc->new_config &&
9766 intel_crtc->new_config != &intel_crtc->config);
9767 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009768 }
9769
9770 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9771 if (!connector->encoder || !connector->encoder->crtc)
9772 continue;
9773
9774 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9775
9776 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02009777 struct drm_property *dpms_property =
9778 dev->mode_config.dpms_property;
9779
Daniel Vetterea9d7582012-07-10 10:42:52 +02009780 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05009781 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02009782 dpms_property,
9783 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009784
9785 intel_encoder = to_intel_encoder(connector->encoder);
9786 intel_encoder->connectors_active = true;
9787 }
9788 }
9789
9790}
9791
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009792static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009793{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009794 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009795
9796 if (clock1 == clock2)
9797 return true;
9798
9799 if (!clock1 || !clock2)
9800 return false;
9801
9802 diff = abs(clock1 - clock2);
9803
9804 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9805 return true;
9806
9807 return false;
9808}
9809
Daniel Vetter25c5b262012-07-08 22:08:04 +02009810#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9811 list_for_each_entry((intel_crtc), \
9812 &(dev)->mode_config.crtc_list, \
9813 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02009814 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02009815
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009816static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009817intel_pipe_config_compare(struct drm_device *dev,
9818 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009819 struct intel_crtc_config *pipe_config)
9820{
Daniel Vetter66e985c2013-06-05 13:34:20 +02009821#define PIPE_CONF_CHECK_X(name) \
9822 if (current_config->name != pipe_config->name) { \
9823 DRM_ERROR("mismatch in " #name " " \
9824 "(expected 0x%08x, found 0x%08x)\n", \
9825 current_config->name, \
9826 pipe_config->name); \
9827 return false; \
9828 }
9829
Daniel Vetter08a24032013-04-19 11:25:34 +02009830#define PIPE_CONF_CHECK_I(name) \
9831 if (current_config->name != pipe_config->name) { \
9832 DRM_ERROR("mismatch in " #name " " \
9833 "(expected %i, found %i)\n", \
9834 current_config->name, \
9835 pipe_config->name); \
9836 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01009837 }
9838
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009839#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9840 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07009841 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009842 "(expected %i, found %i)\n", \
9843 current_config->name & (mask), \
9844 pipe_config->name & (mask)); \
9845 return false; \
9846 }
9847
Ville Syrjälä5e550652013-09-06 23:29:07 +03009848#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9849 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9850 DRM_ERROR("mismatch in " #name " " \
9851 "(expected %i, found %i)\n", \
9852 current_config->name, \
9853 pipe_config->name); \
9854 return false; \
9855 }
9856
Daniel Vetterbb760062013-06-06 14:55:52 +02009857#define PIPE_CONF_QUIRK(quirk) \
9858 ((current_config->quirks | pipe_config->quirks) & (quirk))
9859
Daniel Vettereccb1402013-05-22 00:50:22 +02009860 PIPE_CONF_CHECK_I(cpu_transcoder);
9861
Daniel Vetter08a24032013-04-19 11:25:34 +02009862 PIPE_CONF_CHECK_I(has_pch_encoder);
9863 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02009864 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9865 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9866 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9867 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9868 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02009869
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009870 PIPE_CONF_CHECK_I(has_dp_encoder);
9871 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9872 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9873 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9874 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9875 PIPE_CONF_CHECK_I(dp_m_n.tu);
9876
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009877 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9878 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9879 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9880 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9881 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9882 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9883
9884 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9885 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9886 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9887 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9888 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9889 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9890
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009891 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009892
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009893 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9894 DRM_MODE_FLAG_INTERLACE);
9895
Daniel Vetterbb760062013-06-06 14:55:52 +02009896 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9897 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9898 DRM_MODE_FLAG_PHSYNC);
9899 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9900 DRM_MODE_FLAG_NHSYNC);
9901 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9902 DRM_MODE_FLAG_PVSYNC);
9903 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9904 DRM_MODE_FLAG_NVSYNC);
9905 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009906
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009907 PIPE_CONF_CHECK_I(pipe_src_w);
9908 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009909
Daniel Vetter99535992014-04-13 12:00:33 +02009910 /*
9911 * FIXME: BIOS likes to set up a cloned config with lvds+external
9912 * screen. Since we don't yet re-compute the pipe config when moving
9913 * just the lvds port away to another pipe the sw tracking won't match.
9914 *
9915 * Proper atomic modesets with recomputed global state will fix this.
9916 * Until then just don't check gmch state for inherited modes.
9917 */
9918 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
9919 PIPE_CONF_CHECK_I(gmch_pfit.control);
9920 /* pfit ratios are autocomputed by the hw on gen4+ */
9921 if (INTEL_INFO(dev)->gen < 4)
9922 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9923 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
9924 }
9925
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009926 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9927 if (current_config->pch_pfit.enabled) {
9928 PIPE_CONF_CHECK_I(pch_pfit.pos);
9929 PIPE_CONF_CHECK_I(pch_pfit.size);
9930 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009931
Jesse Barnese59150d2014-01-07 13:30:45 -08009932 /* BDW+ don't expose a synchronous way to read the state */
9933 if (IS_HASWELL(dev))
9934 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009935
Ville Syrjälä282740f2013-09-04 18:30:03 +03009936 PIPE_CONF_CHECK_I(double_wide);
9937
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009938 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009939 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02009940 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009941 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9942 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009943
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009944 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9945 PIPE_CONF_CHECK_I(pipe_bpp);
9946
Jesse Barnesa9a7e982014-01-20 14:18:04 -08009947 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9948 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +03009949
Daniel Vetter66e985c2013-06-05 13:34:20 +02009950#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02009951#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009952#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03009953#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02009954#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009955
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009956 return true;
9957}
9958
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009959static void
9960check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009961{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009962 struct intel_connector *connector;
9963
9964 list_for_each_entry(connector, &dev->mode_config.connector_list,
9965 base.head) {
9966 /* This also checks the encoder/connector hw state with the
9967 * ->get_hw_state callbacks. */
9968 intel_connector_check_state(connector);
9969
9970 WARN(&connector->new_encoder->base != connector->base.encoder,
9971 "connector's staged encoder doesn't match current encoder\n");
9972 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009973}
9974
9975static void
9976check_encoder_state(struct drm_device *dev)
9977{
9978 struct intel_encoder *encoder;
9979 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009980
9981 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9982 base.head) {
9983 bool enabled = false;
9984 bool active = false;
9985 enum pipe pipe, tracked_pipe;
9986
9987 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9988 encoder->base.base.id,
9989 drm_get_encoder_name(&encoder->base));
9990
9991 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9992 "encoder's stage crtc doesn't match current crtc\n");
9993 WARN(encoder->connectors_active && !encoder->base.crtc,
9994 "encoder's active_connectors set, but no crtc\n");
9995
9996 list_for_each_entry(connector, &dev->mode_config.connector_list,
9997 base.head) {
9998 if (connector->base.encoder != &encoder->base)
9999 continue;
10000 enabled = true;
10001 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10002 active = true;
10003 }
10004 WARN(!!encoder->base.crtc != enabled,
10005 "encoder's enabled state mismatch "
10006 "(expected %i, found %i)\n",
10007 !!encoder->base.crtc, enabled);
10008 WARN(active && !encoder->base.crtc,
10009 "active encoder with no crtc\n");
10010
10011 WARN(encoder->connectors_active != active,
10012 "encoder's computed active state doesn't match tracked active state "
10013 "(expected %i, found %i)\n", active, encoder->connectors_active);
10014
10015 active = encoder->get_hw_state(encoder, &pipe);
10016 WARN(active != encoder->connectors_active,
10017 "encoder's hw state doesn't match sw tracking "
10018 "(expected %i, found %i)\n",
10019 encoder->connectors_active, active);
10020
10021 if (!encoder->base.crtc)
10022 continue;
10023
10024 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10025 WARN(active && pipe != tracked_pipe,
10026 "active encoder's pipe doesn't match"
10027 "(expected %i, found %i)\n",
10028 tracked_pipe, pipe);
10029
10030 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010031}
10032
10033static void
10034check_crtc_state(struct drm_device *dev)
10035{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010036 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010037 struct intel_crtc *crtc;
10038 struct intel_encoder *encoder;
10039 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010040
10041 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10042 base.head) {
10043 bool enabled = false;
10044 bool active = false;
10045
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010046 memset(&pipe_config, 0, sizeof(pipe_config));
10047
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010048 DRM_DEBUG_KMS("[CRTC:%d]\n",
10049 crtc->base.base.id);
10050
10051 WARN(crtc->active && !crtc->base.enabled,
10052 "active crtc, but not enabled in sw tracking\n");
10053
10054 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10055 base.head) {
10056 if (encoder->base.crtc != &crtc->base)
10057 continue;
10058 enabled = true;
10059 if (encoder->connectors_active)
10060 active = true;
10061 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010062
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010063 WARN(active != crtc->active,
10064 "crtc's computed active state doesn't match tracked active state "
10065 "(expected %i, found %i)\n", active, crtc->active);
10066 WARN(enabled != crtc->base.enabled,
10067 "crtc's computed enabled state doesn't match tracked enabled state "
10068 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10069
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010070 active = dev_priv->display.get_pipe_config(crtc,
10071 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010072
10073 /* hw state is inconsistent with the pipe A quirk */
10074 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
10075 active = crtc->active;
10076
Daniel Vetter6c49f242013-06-06 12:45:25 +020010077 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10078 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010079 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010080 if (encoder->base.crtc != &crtc->base)
10081 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010082 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010083 encoder->get_config(encoder, &pipe_config);
10084 }
10085
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010086 WARN(crtc->active != active,
10087 "crtc active state doesn't match with hw state "
10088 "(expected %i, found %i)\n", crtc->active, active);
10089
Daniel Vetterc0b03412013-05-28 12:05:54 +020010090 if (active &&
10091 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10092 WARN(1, "pipe state doesn't match!\n");
10093 intel_dump_pipe_config(crtc, &pipe_config,
10094 "[hw state]");
10095 intel_dump_pipe_config(crtc, &crtc->config,
10096 "[sw state]");
10097 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010098 }
10099}
10100
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010101static void
10102check_shared_dpll_state(struct drm_device *dev)
10103{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010104 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010105 struct intel_crtc *crtc;
10106 struct intel_dpll_hw_state dpll_hw_state;
10107 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010108
10109 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10110 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10111 int enabled_crtcs = 0, active_crtcs = 0;
10112 bool active;
10113
10114 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10115
10116 DRM_DEBUG_KMS("%s\n", pll->name);
10117
10118 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10119
10120 WARN(pll->active > pll->refcount,
10121 "more active pll users than references: %i vs %i\n",
10122 pll->active, pll->refcount);
10123 WARN(pll->active && !pll->on,
10124 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010125 WARN(pll->on && !pll->active,
10126 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010127 WARN(pll->on != active,
10128 "pll on state mismatch (expected %i, found %i)\n",
10129 pll->on, active);
10130
10131 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10132 base.head) {
10133 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10134 enabled_crtcs++;
10135 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10136 active_crtcs++;
10137 }
10138 WARN(pll->active != active_crtcs,
10139 "pll active crtcs mismatch (expected %i, found %i)\n",
10140 pll->active, active_crtcs);
10141 WARN(pll->refcount != enabled_crtcs,
10142 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10143 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010144
10145 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10146 sizeof(dpll_hw_state)),
10147 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010148 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010149}
10150
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010151void
10152intel_modeset_check_state(struct drm_device *dev)
10153{
10154 check_connector_state(dev);
10155 check_encoder_state(dev);
10156 check_crtc_state(dev);
10157 check_shared_dpll_state(dev);
10158}
10159
Ville Syrjälä18442d02013-09-13 16:00:08 +030010160void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10161 int dotclock)
10162{
10163 /*
10164 * FDI already provided one idea for the dotclock.
10165 * Yell if the encoder disagrees.
10166 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010167 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010168 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010169 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010170}
10171
Daniel Vetterf30da182013-04-11 20:22:50 +020010172static int __intel_set_mode(struct drm_crtc *crtc,
10173 struct drm_display_mode *mode,
10174 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +020010175{
10176 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010177 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010178 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010179 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010180 struct intel_crtc *intel_crtc;
10181 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010182 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010183
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010184 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010185 if (!saved_mode)
10186 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010187
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010188 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +020010189 &prepare_pipes, &disable_pipes);
10190
Tim Gardner3ac18232012-12-07 07:54:26 -070010191 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010192
Daniel Vetter25c5b262012-07-08 22:08:04 +020010193 /* Hack: Because we don't (yet) support global modeset on multiple
10194 * crtcs, we don't keep track of the new mode for more than one crtc.
10195 * Hence simply check whether any bit is set in modeset_pipes in all the
10196 * pieces of code that are not yet converted to deal with mutliple crtcs
10197 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010198 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010199 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010200 if (IS_ERR(pipe_config)) {
10201 ret = PTR_ERR(pipe_config);
10202 pipe_config = NULL;
10203
Tim Gardner3ac18232012-12-07 07:54:26 -070010204 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010205 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010206 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10207 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010208 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +020010209 }
10210
Jesse Barnes30a970c2013-11-04 13:48:12 -080010211 /*
10212 * See if the config requires any additional preparation, e.g.
10213 * to adjust global state with pipes off. We need to do this
10214 * here so we can get the modeset_pipe updated config for the new
10215 * mode set on this crtc. For other crtcs we need to use the
10216 * adjusted_mode bits in the crtc directly.
10217 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010218 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010219 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010220
Ville Syrjäläc164f832013-11-05 22:34:12 +020010221 /* may have added more to prepare_pipes than we should */
10222 prepare_pipes &= ~disable_pipes;
10223 }
10224
Daniel Vetter460da9162013-03-27 00:44:51 +010010225 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10226 intel_crtc_disable(&intel_crtc->base);
10227
Daniel Vetterea9d7582012-07-10 10:42:52 +020010228 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10229 if (intel_crtc->base.enabled)
10230 dev_priv->display.crtc_disable(&intel_crtc->base);
10231 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010232
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010233 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10234 * to set it here already despite that we pass it down the callchain.
10235 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010236 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020010237 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010238 /* mode_set/enable/disable functions rely on a correct pipe
10239 * config. */
10240 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010241 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020010242
10243 /*
10244 * Calculate and store various constants which
10245 * are later needed by vblank and swap-completion
10246 * timestamping. They are derived from true hwmode.
10247 */
10248 drm_calc_timestamping_constants(crtc,
10249 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010250 }
Daniel Vetter7758a112012-07-08 19:40:39 +020010251
Daniel Vetterea9d7582012-07-10 10:42:52 +020010252 /* Only after disabling all output pipelines that will be changed can we
10253 * update the the output configuration. */
10254 intel_modeset_update_state(dev, prepare_pipes);
10255
Daniel Vetter47fab732012-10-26 10:58:18 +020010256 if (dev_priv->display.modeset_global_resources)
10257 dev_priv->display.modeset_global_resources(dev);
10258
Daniel Vettera6778b32012-07-02 09:56:42 +020010259 /* Set up the DPLL and any encoders state that needs to adjust or depend
10260 * on the DPLL.
10261 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010262 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010263 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010264 x, y, fb);
10265 if (ret)
10266 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +020010267 }
10268
10269 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010270 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
10271 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +020010272
Daniel Vettera6778b32012-07-02 09:56:42 +020010273 /* FIXME: add subpixel order */
10274done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010275 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070010276 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010277
Tim Gardner3ac18232012-12-07 07:54:26 -070010278out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010279 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070010280 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020010281 return ret;
10282}
10283
Damien Lespiaue7457a92013-08-08 22:28:59 +010010284static int intel_set_mode(struct drm_crtc *crtc,
10285 struct drm_display_mode *mode,
10286 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020010287{
10288 int ret;
10289
10290 ret = __intel_set_mode(crtc, mode, x, y, fb);
10291
10292 if (ret == 0)
10293 intel_modeset_check_state(crtc->dev);
10294
10295 return ret;
10296}
10297
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010298void intel_crtc_restore_mode(struct drm_crtc *crtc)
10299{
Matt Roperf4510a22014-04-01 15:22:40 -070010300 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010301}
10302
Daniel Vetter25c5b262012-07-08 22:08:04 +020010303#undef for_each_intel_crtc_masked
10304
Daniel Vetterd9e55602012-07-04 22:16:09 +020010305static void intel_set_config_free(struct intel_set_config *config)
10306{
10307 if (!config)
10308 return;
10309
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010310 kfree(config->save_connector_encoders);
10311 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010312 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010313 kfree(config);
10314}
10315
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010316static int intel_set_config_save_state(struct drm_device *dev,
10317 struct intel_set_config *config)
10318{
Ville Syrjälä76688512014-01-10 11:28:06 +020010319 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010320 struct drm_encoder *encoder;
10321 struct drm_connector *connector;
10322 int count;
10323
Ville Syrjälä76688512014-01-10 11:28:06 +020010324 config->save_crtc_enabled =
10325 kcalloc(dev->mode_config.num_crtc,
10326 sizeof(bool), GFP_KERNEL);
10327 if (!config->save_crtc_enabled)
10328 return -ENOMEM;
10329
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010330 config->save_encoder_crtcs =
10331 kcalloc(dev->mode_config.num_encoder,
10332 sizeof(struct drm_crtc *), GFP_KERNEL);
10333 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010334 return -ENOMEM;
10335
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010336 config->save_connector_encoders =
10337 kcalloc(dev->mode_config.num_connector,
10338 sizeof(struct drm_encoder *), GFP_KERNEL);
10339 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010340 return -ENOMEM;
10341
10342 /* Copy data. Note that driver private data is not affected.
10343 * Should anything bad happen only the expected state is
10344 * restored, not the drivers personal bookkeeping.
10345 */
10346 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +020010347 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10348 config->save_crtc_enabled[count++] = crtc->enabled;
10349 }
10350
10351 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010352 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010353 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010354 }
10355
10356 count = 0;
10357 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010358 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010359 }
10360
10361 return 0;
10362}
10363
10364static void intel_set_config_restore_state(struct drm_device *dev,
10365 struct intel_set_config *config)
10366{
Ville Syrjälä76688512014-01-10 11:28:06 +020010367 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010368 struct intel_encoder *encoder;
10369 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010370 int count;
10371
10372 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +020010373 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10374 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010375
10376 if (crtc->new_enabled)
10377 crtc->new_config = &crtc->config;
10378 else
10379 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010380 }
10381
10382 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010383 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10384 encoder->new_crtc =
10385 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010386 }
10387
10388 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010389 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10390 connector->new_encoder =
10391 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010392 }
10393}
10394
Imre Deake3de42b2013-05-03 19:44:07 +020010395static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010010396is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020010397{
10398 int i;
10399
Chris Wilson2e57f472013-07-17 12:14:40 +010010400 if (set->num_connectors == 0)
10401 return false;
10402
10403 if (WARN_ON(set->connectors == NULL))
10404 return false;
10405
10406 for (i = 0; i < set->num_connectors; i++)
10407 if (set->connectors[i]->encoder &&
10408 set->connectors[i]->encoder->crtc == set->crtc &&
10409 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020010410 return true;
10411
10412 return false;
10413}
10414
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010415static void
10416intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10417 struct intel_set_config *config)
10418{
10419
10420 /* We should be able to check here if the fb has the same properties
10421 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010010422 if (is_crtc_connector_off(set)) {
10423 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070010424 } else if (set->crtc->primary->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010425 /* If we have no fb then treat it as a full mode set */
Matt Roperf4510a22014-04-01 15:22:40 -070010426 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010427 struct intel_crtc *intel_crtc =
10428 to_intel_crtc(set->crtc);
10429
Jani Nikulad330a952014-01-21 11:24:25 +020010430 if (intel_crtc->active && i915.fastboot) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010431 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10432 config->fb_changed = true;
10433 } else {
10434 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10435 config->mode_changed = true;
10436 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010437 } else if (set->fb == NULL) {
10438 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010010439 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070010440 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010441 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010442 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010443 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010444 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010445 }
10446
Daniel Vetter835c5872012-07-10 18:11:08 +020010447 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010448 config->fb_changed = true;
10449
10450 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10451 DRM_DEBUG_KMS("modes are different, full mode set\n");
10452 drm_mode_debug_printmodeline(&set->crtc->mode);
10453 drm_mode_debug_printmodeline(set->mode);
10454 config->mode_changed = true;
10455 }
Chris Wilsona1d95702013-08-13 18:48:47 +010010456
10457 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10458 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010459}
10460
Daniel Vetter2e431052012-07-04 22:42:15 +020010461static int
Daniel Vetter9a935852012-07-05 22:34:27 +020010462intel_modeset_stage_output_state(struct drm_device *dev,
10463 struct drm_mode_set *set,
10464 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020010465{
Daniel Vetter9a935852012-07-05 22:34:27 +020010466 struct intel_connector *connector;
10467 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020010468 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030010469 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020010470
Damien Lespiau9abdda72013-02-13 13:29:23 +000010471 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020010472 * of connectors. For paranoia, double-check this. */
10473 WARN_ON(!set->fb && (set->num_connectors != 0));
10474 WARN_ON(set->fb && (set->num_connectors == 0));
10475
Daniel Vetter9a935852012-07-05 22:34:27 +020010476 list_for_each_entry(connector, &dev->mode_config.connector_list,
10477 base.head) {
10478 /* Otherwise traverse passed in connector list and get encoders
10479 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010480 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010481 if (set->connectors[ro] == &connector->base) {
10482 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +020010483 break;
10484 }
10485 }
10486
Daniel Vetter9a935852012-07-05 22:34:27 +020010487 /* If we disable the crtc, disable all its connectors. Also, if
10488 * the connector is on the changing crtc but not on the new
10489 * connector list, disable it. */
10490 if ((!set->fb || ro == set->num_connectors) &&
10491 connector->base.encoder &&
10492 connector->base.encoder->crtc == set->crtc) {
10493 connector->new_encoder = NULL;
10494
10495 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
10496 connector->base.base.id,
10497 drm_get_connector_name(&connector->base));
10498 }
10499
10500
10501 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010502 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010503 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010504 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010505 }
10506 /* connector->new_encoder is now updated for all connectors. */
10507
10508 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020010509 list_for_each_entry(connector, &dev->mode_config.connector_list,
10510 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010511 struct drm_crtc *new_crtc;
10512
Daniel Vetter9a935852012-07-05 22:34:27 +020010513 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020010514 continue;
10515
Daniel Vetter9a935852012-07-05 22:34:27 +020010516 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020010517
10518 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010519 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020010520 new_crtc = set->crtc;
10521 }
10522
10523 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010010524 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
10525 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010526 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020010527 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010528 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
10529
10530 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
10531 connector->base.base.id,
10532 drm_get_connector_name(&connector->base),
10533 new_crtc->base.id);
10534 }
10535
10536 /* Check for any encoders that needs to be disabled. */
10537 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10538 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010539 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010540 list_for_each_entry(connector,
10541 &dev->mode_config.connector_list,
10542 base.head) {
10543 if (connector->new_encoder == encoder) {
10544 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010545 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020010546 }
10547 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010548
10549 if (num_connectors == 0)
10550 encoder->new_crtc = NULL;
10551 else if (num_connectors > 1)
10552 return -EINVAL;
10553
Daniel Vetter9a935852012-07-05 22:34:27 +020010554 /* Only now check for crtc changes so we don't miss encoders
10555 * that will be disabled. */
10556 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010557 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010558 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010559 }
10560 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010561 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010562
Ville Syrjälä76688512014-01-10 11:28:06 +020010563 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10564 base.head) {
10565 crtc->new_enabled = false;
10566
10567 list_for_each_entry(encoder,
10568 &dev->mode_config.encoder_list,
10569 base.head) {
10570 if (encoder->new_crtc == crtc) {
10571 crtc->new_enabled = true;
10572 break;
10573 }
10574 }
10575
10576 if (crtc->new_enabled != crtc->base.enabled) {
10577 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10578 crtc->new_enabled ? "en" : "dis");
10579 config->mode_changed = true;
10580 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010581
10582 if (crtc->new_enabled)
10583 crtc->new_config = &crtc->config;
10584 else
10585 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010586 }
10587
Daniel Vetter2e431052012-07-04 22:42:15 +020010588 return 0;
10589}
10590
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010591static void disable_crtc_nofb(struct intel_crtc *crtc)
10592{
10593 struct drm_device *dev = crtc->base.dev;
10594 struct intel_encoder *encoder;
10595 struct intel_connector *connector;
10596
10597 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10598 pipe_name(crtc->pipe));
10599
10600 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10601 if (connector->new_encoder &&
10602 connector->new_encoder->new_crtc == crtc)
10603 connector->new_encoder = NULL;
10604 }
10605
10606 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10607 if (encoder->new_crtc == crtc)
10608 encoder->new_crtc = NULL;
10609 }
10610
10611 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010612 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010613}
10614
Daniel Vetter2e431052012-07-04 22:42:15 +020010615static int intel_crtc_set_config(struct drm_mode_set *set)
10616{
10617 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020010618 struct drm_mode_set save_set;
10619 struct intel_set_config *config;
10620 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020010621
Daniel Vetter8d3e3752012-07-05 16:09:09 +020010622 BUG_ON(!set);
10623 BUG_ON(!set->crtc);
10624 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020010625
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010010626 /* Enforce sane interface api - has been abused by the fb helper. */
10627 BUG_ON(!set->mode && set->fb);
10628 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020010629
Daniel Vetter2e431052012-07-04 22:42:15 +020010630 if (set->fb) {
10631 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10632 set->crtc->base.id, set->fb->base.id,
10633 (int)set->num_connectors, set->x, set->y);
10634 } else {
10635 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020010636 }
10637
10638 dev = set->crtc->dev;
10639
10640 ret = -ENOMEM;
10641 config = kzalloc(sizeof(*config), GFP_KERNEL);
10642 if (!config)
10643 goto out_config;
10644
10645 ret = intel_set_config_save_state(dev, config);
10646 if (ret)
10647 goto out_config;
10648
10649 save_set.crtc = set->crtc;
10650 save_set.mode = &set->crtc->mode;
10651 save_set.x = set->crtc->x;
10652 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070010653 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020010654
10655 /* Compute whether we need a full modeset, only an fb base update or no
10656 * change at all. In the future we might also check whether only the
10657 * mode changed, e.g. for LVDS where we only change the panel fitter in
10658 * such cases. */
10659 intel_set_config_compute_mode_changes(set, config);
10660
Daniel Vetter9a935852012-07-05 22:34:27 +020010661 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020010662 if (ret)
10663 goto fail;
10664
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010665 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010666 ret = intel_set_mode(set->crtc, set->mode,
10667 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010668 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +020010669 intel_crtc_wait_for_pending_flips(set->crtc);
10670
Daniel Vetter4f660f42012-07-02 09:47:37 +020010671 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020010672 set->x, set->y, set->fb);
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010673 /*
10674 * In the fastboot case this may be our only check of the
10675 * state after boot. It would be better to only do it on
10676 * the first update, but we don't have a nice way of doing that
10677 * (and really, set_config isn't used much for high freq page
10678 * flipping, so increasing its cost here shouldn't be a big
10679 * deal).
10680 */
Jani Nikulad330a952014-01-21 11:24:25 +020010681 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010682 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020010683 }
10684
Chris Wilson2d05eae2013-05-03 17:36:25 +010010685 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020010686 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10687 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020010688fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010010689 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010690
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010691 /*
10692 * HACK: if the pipe was on, but we didn't have a framebuffer,
10693 * force the pipe off to avoid oopsing in the modeset code
10694 * due to fb==NULL. This should only happen during boot since
10695 * we don't yet reconstruct the FB from the hardware state.
10696 */
10697 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10698 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10699
Chris Wilson2d05eae2013-05-03 17:36:25 +010010700 /* Try to restore the config */
10701 if (config->mode_changed &&
10702 intel_set_mode(save_set.crtc, save_set.mode,
10703 save_set.x, save_set.y, save_set.fb))
10704 DRM_ERROR("failed to restore config after modeset failure\n");
10705 }
Daniel Vetter50f56112012-07-02 09:35:43 +020010706
Daniel Vetterd9e55602012-07-04 22:16:09 +020010707out_config:
10708 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010709 return ret;
10710}
10711
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010712static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010713 .cursor_set = intel_crtc_cursor_set,
10714 .cursor_move = intel_crtc_cursor_move,
10715 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020010716 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010717 .destroy = intel_crtc_destroy,
10718 .page_flip = intel_crtc_page_flip,
10719};
10720
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010721static void intel_cpu_pll_init(struct drm_device *dev)
10722{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010723 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010724 intel_ddi_pll_init(dev);
10725}
10726
Daniel Vetter53589012013-06-05 13:34:16 +020010727static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10728 struct intel_shared_dpll *pll,
10729 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010730{
Daniel Vetter53589012013-06-05 13:34:16 +020010731 uint32_t val;
10732
10733 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020010734 hw_state->dpll = val;
10735 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10736 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020010737
10738 return val & DPLL_VCO_ENABLE;
10739}
10740
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010741static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10742 struct intel_shared_dpll *pll)
10743{
10744 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10745 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10746}
10747
Daniel Vettere7b903d2013-06-05 13:34:14 +020010748static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10749 struct intel_shared_dpll *pll)
10750{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010751 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020010752 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020010753
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010754 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10755
10756 /* Wait for the clocks to stabilize. */
10757 POSTING_READ(PCH_DPLL(pll->id));
10758 udelay(150);
10759
10760 /* The pixel multiplier can only be updated once the
10761 * DPLL is enabled and the clocks are stable.
10762 *
10763 * So write it again.
10764 */
10765 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10766 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010767 udelay(200);
10768}
10769
10770static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10771 struct intel_shared_dpll *pll)
10772{
10773 struct drm_device *dev = dev_priv->dev;
10774 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010775
10776 /* Make sure no transcoder isn't still depending on us. */
10777 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10778 if (intel_crtc_to_shared_dpll(crtc) == pll)
10779 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10780 }
10781
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010782 I915_WRITE(PCH_DPLL(pll->id), 0);
10783 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010784 udelay(200);
10785}
10786
Daniel Vetter46edb022013-06-05 13:34:12 +020010787static char *ibx_pch_dpll_names[] = {
10788 "PCH DPLL A",
10789 "PCH DPLL B",
10790};
10791
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010792static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010793{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010794 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010795 int i;
10796
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010797 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010798
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010799 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020010800 dev_priv->shared_dplls[i].id = i;
10801 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010802 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010803 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10804 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020010805 dev_priv->shared_dplls[i].get_hw_state =
10806 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010807 }
10808}
10809
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010810static void intel_shared_dpll_init(struct drm_device *dev)
10811{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010812 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010813
10814 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10815 ibx_pch_dpll_init(dev);
10816 else
10817 dev_priv->num_shared_dpll = 0;
10818
10819 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010820}
10821
Hannes Ederb358d0a2008-12-18 21:18:47 +010010822static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080010823{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010824 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010825 struct intel_crtc *intel_crtc;
10826 int i;
10827
Daniel Vetter955382f2013-09-19 14:05:45 +020010828 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080010829 if (intel_crtc == NULL)
10830 return;
10831
10832 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10833
10834 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080010835 for (i = 0; i < 256; i++) {
10836 intel_crtc->lut_r[i] = i;
10837 intel_crtc->lut_g[i] = i;
10838 intel_crtc->lut_b[i] = i;
10839 }
10840
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020010841 /*
10842 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10843 * is hooked to plane B. Hence we want plane A feeding pipe B.
10844 */
Jesse Barnes80824002009-09-10 15:28:06 -070010845 intel_crtc->pipe = pipe;
10846 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010010847 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080010848 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010010849 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070010850 }
10851
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030010852 init_waitqueue_head(&intel_crtc->vbl_wait);
10853
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010854 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10855 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10856 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10857 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10858
Jesse Barnes79e53942008-11-07 14:24:08 -080010859 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080010860}
10861
Jesse Barnes752aa882013-10-31 18:55:49 +020010862enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10863{
10864 struct drm_encoder *encoder = connector->base.encoder;
10865
10866 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10867
10868 if (!encoder)
10869 return INVALID_PIPE;
10870
10871 return to_intel_crtc(encoder->crtc)->pipe;
10872}
10873
Carl Worth08d7b3d2009-04-29 14:43:54 -070010874int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000010875 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070010876{
Carl Worth08d7b3d2009-04-29 14:43:54 -070010877 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020010878 struct drm_mode_object *drmmode_obj;
10879 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010880
Daniel Vetter1cff8f62012-04-24 09:55:08 +020010881 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10882 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010883
Daniel Vetterc05422d2009-08-11 16:05:30 +020010884 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10885 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070010886
Daniel Vetterc05422d2009-08-11 16:05:30 +020010887 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070010888 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030010889 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010890 }
10891
Daniel Vetterc05422d2009-08-11 16:05:30 +020010892 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10893 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010894
Daniel Vetterc05422d2009-08-11 16:05:30 +020010895 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010896}
10897
Daniel Vetter66a92782012-07-12 20:08:18 +020010898static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010899{
Daniel Vetter66a92782012-07-12 20:08:18 +020010900 struct drm_device *dev = encoder->base.dev;
10901 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010902 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010903 int entry = 0;
10904
Daniel Vetter66a92782012-07-12 20:08:18 +020010905 list_for_each_entry(source_encoder,
10906 &dev->mode_config.encoder_list, base.head) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010907 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020010908 index_mask |= (1 << entry);
10909
Jesse Barnes79e53942008-11-07 14:24:08 -080010910 entry++;
10911 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010010912
Jesse Barnes79e53942008-11-07 14:24:08 -080010913 return index_mask;
10914}
10915
Chris Wilson4d302442010-12-14 19:21:29 +000010916static bool has_edp_a(struct drm_device *dev)
10917{
10918 struct drm_i915_private *dev_priv = dev->dev_private;
10919
10920 if (!IS_MOBILE(dev))
10921 return false;
10922
10923 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10924 return false;
10925
Damien Lespiaue3589902014-02-07 19:12:50 +000010926 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000010927 return false;
10928
10929 return true;
10930}
10931
Damien Lespiauba0fbca2014-01-08 14:18:23 +000010932const char *intel_output_name(int output)
10933{
10934 static const char *names[] = {
10935 [INTEL_OUTPUT_UNUSED] = "Unused",
10936 [INTEL_OUTPUT_ANALOG] = "Analog",
10937 [INTEL_OUTPUT_DVO] = "DVO",
10938 [INTEL_OUTPUT_SDVO] = "SDVO",
10939 [INTEL_OUTPUT_LVDS] = "LVDS",
10940 [INTEL_OUTPUT_TVOUT] = "TV",
10941 [INTEL_OUTPUT_HDMI] = "HDMI",
10942 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10943 [INTEL_OUTPUT_EDP] = "eDP",
10944 [INTEL_OUTPUT_DSI] = "DSI",
10945 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10946 };
10947
10948 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10949 return "Invalid";
10950
10951 return names[output];
10952}
10953
Jesse Barnes79e53942008-11-07 14:24:08 -080010954static void intel_setup_outputs(struct drm_device *dev)
10955{
Eric Anholt725e30a2009-01-22 13:01:02 -080010956 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010957 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010958 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010959
Daniel Vetterc9093352013-06-06 22:22:47 +020010960 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010961
Ville Syrjälä7895a812014-04-09 13:28:23 +030010962 if (!IS_ULT(dev) && !IS_CHERRYVIEW(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020010963 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010964
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010965 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030010966 int found;
10967
10968 /* Haswell uses DDI functions to detect digital outputs */
10969 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10970 /* DDI A only supports eDP */
10971 if (found)
10972 intel_ddi_init(dev, PORT_A);
10973
10974 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10975 * register */
10976 found = I915_READ(SFUSE_STRAP);
10977
10978 if (found & SFUSE_STRAP_DDIB_DETECTED)
10979 intel_ddi_init(dev, PORT_B);
10980 if (found & SFUSE_STRAP_DDIC_DETECTED)
10981 intel_ddi_init(dev, PORT_C);
10982 if (found & SFUSE_STRAP_DDID_DETECTED)
10983 intel_ddi_init(dev, PORT_D);
10984 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010985 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010986 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020010987
10988 if (has_edp_a(dev))
10989 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010990
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010991 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080010992 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010010993 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010994 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010995 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010996 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010997 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010998 }
10999
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011000 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011001 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011002
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011003 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011004 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011005
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011006 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011007 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011008
Daniel Vetter270b3042012-10-27 15:52:05 +020011009 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011010 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070011011 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030011012 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
11013 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
11014 PORT_B);
11015 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
11016 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
11017 }
11018
Jesse Barnes6f6005a2013-08-09 09:34:35 -070011019 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
11020 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
11021 PORT_C);
11022 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020011023 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070011024 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053011025
Jani Nikula3cfca972013-08-27 15:12:26 +030011026 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080011027 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080011028 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080011029
Paulo Zanonie2debe92013-02-18 19:00:27 -030011030 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011031 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011032 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011033 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
11034 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011035 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011036 }
Ma Ling27185ae2009-08-24 13:50:23 +080011037
Imre Deake7281ea2013-05-08 13:14:08 +030011038 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011039 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080011040 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040011041
11042 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040011043
Paulo Zanonie2debe92013-02-18 19:00:27 -030011044 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011045 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011046 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011047 }
Ma Ling27185ae2009-08-24 13:50:23 +080011048
Paulo Zanonie2debe92013-02-18 19:00:27 -030011049 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080011050
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011051 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
11052 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011053 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011054 }
Imre Deake7281ea2013-05-08 13:14:08 +030011055 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011056 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080011057 }
Ma Ling27185ae2009-08-24 13:50:23 +080011058
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011059 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030011060 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011061 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070011062 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080011063 intel_dvo_init(dev);
11064
Zhenyu Wang103a1962009-11-27 11:44:36 +080011065 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080011066 intel_tv_init(dev);
11067
Chris Wilson4ef69c72010-09-09 15:14:28 +010011068 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
11069 encoder->base.possible_crtcs = encoder->crtc_mask;
11070 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020011071 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080011072 }
Chris Wilson47356eb2011-01-11 17:06:04 +000011073
Paulo Zanonidde86e22012-12-01 12:04:25 -020011074 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020011075
11076 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011077}
11078
11079static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
11080{
11081 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080011082
Daniel Vetteref2d6332014-02-10 18:00:38 +010011083 drm_framebuffer_cleanup(fb);
11084 WARN_ON(!intel_fb->obj->framebuffer_references--);
11085 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080011086 kfree(intel_fb);
11087}
11088
11089static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000011090 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080011091 unsigned int *handle)
11092{
11093 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011094 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080011095
Chris Wilson05394f32010-11-08 19:18:58 +000011096 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080011097}
11098
11099static const struct drm_framebuffer_funcs intel_fb_funcs = {
11100 .destroy = intel_user_framebuffer_destroy,
11101 .create_handle = intel_user_framebuffer_create_handle,
11102};
11103
Daniel Vetterb5ea6422014-03-02 21:18:00 +010011104static int intel_framebuffer_init(struct drm_device *dev,
11105 struct intel_framebuffer *intel_fb,
11106 struct drm_mode_fb_cmd2 *mode_cmd,
11107 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080011108{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080011109 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010011110 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080011111 int ret;
11112
Daniel Vetterdd4916c2013-10-09 21:23:51 +020011113 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
11114
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011115 if (obj->tiling_mode == I915_TILING_Y) {
11116 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010011117 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011118 }
Chris Wilson57cd6502010-08-08 12:34:44 +010011119
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011120 if (mode_cmd->pitches[0] & 63) {
11121 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
11122 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010011123 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011124 }
Chris Wilson57cd6502010-08-08 12:34:44 +010011125
Chris Wilsona35cdaa2013-06-25 17:26:45 +010011126 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
11127 pitch_limit = 32*1024;
11128 } else if (INTEL_INFO(dev)->gen >= 4) {
11129 if (obj->tiling_mode)
11130 pitch_limit = 16*1024;
11131 else
11132 pitch_limit = 32*1024;
11133 } else if (INTEL_INFO(dev)->gen >= 3) {
11134 if (obj->tiling_mode)
11135 pitch_limit = 8*1024;
11136 else
11137 pitch_limit = 16*1024;
11138 } else
11139 /* XXX DSPC is limited to 4k tiled */
11140 pitch_limit = 8*1024;
11141
11142 if (mode_cmd->pitches[0] > pitch_limit) {
11143 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
11144 obj->tiling_mode ? "tiled" : "linear",
11145 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020011146 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011147 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020011148
11149 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011150 mode_cmd->pitches[0] != obj->stride) {
11151 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
11152 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020011153 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011154 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020011155
Ville Syrjälä57779d02012-10-31 17:50:14 +020011156 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011157 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020011158 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020011159 case DRM_FORMAT_RGB565:
11160 case DRM_FORMAT_XRGB8888:
11161 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020011162 break;
11163 case DRM_FORMAT_XRGB1555:
11164 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011165 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000011166 DRM_DEBUG("unsupported pixel format: %s\n",
11167 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020011168 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011169 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020011170 break;
11171 case DRM_FORMAT_XBGR8888:
11172 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020011173 case DRM_FORMAT_XRGB2101010:
11174 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020011175 case DRM_FORMAT_XBGR2101010:
11176 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011177 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000011178 DRM_DEBUG("unsupported pixel format: %s\n",
11179 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020011180 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011181 }
Jesse Barnesb5626742011-06-24 12:19:27 -070011182 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020011183 case DRM_FORMAT_YUYV:
11184 case DRM_FORMAT_UYVY:
11185 case DRM_FORMAT_YVYU:
11186 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011187 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000011188 DRM_DEBUG("unsupported pixel format: %s\n",
11189 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020011190 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011191 }
Chris Wilson57cd6502010-08-08 12:34:44 +010011192 break;
11193 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000011194 DRM_DEBUG("unsupported pixel format: %s\n",
11195 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010011196 return -EINVAL;
11197 }
11198
Ville Syrjälä90f9a332012-10-31 17:50:19 +020011199 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
11200 if (mode_cmd->offsets[0] != 0)
11201 return -EINVAL;
11202
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080011203 aligned_height = intel_align_height(dev, mode_cmd->height,
11204 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020011205 /* FIXME drm helper for size checks (especially planar formats)? */
11206 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
11207 return -EINVAL;
11208
Daniel Vetterc7d73f62012-12-13 23:38:38 +010011209 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
11210 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020011211 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010011212
Jesse Barnes79e53942008-11-07 14:24:08 -080011213 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
11214 if (ret) {
11215 DRM_ERROR("framebuffer init failed %d\n", ret);
11216 return ret;
11217 }
11218
Jesse Barnes79e53942008-11-07 14:24:08 -080011219 return 0;
11220}
11221
Jesse Barnes79e53942008-11-07 14:24:08 -080011222static struct drm_framebuffer *
11223intel_user_framebuffer_create(struct drm_device *dev,
11224 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011225 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080011226{
Chris Wilson05394f32010-11-08 19:18:58 +000011227 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080011228
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011229 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
11230 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000011231 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010011232 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080011233
Chris Wilsond2dff872011-04-19 08:36:26 +010011234 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080011235}
11236
Daniel Vetter4520f532013-10-09 09:18:51 +020011237#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020011238static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020011239{
11240}
11241#endif
11242
Jesse Barnes79e53942008-11-07 14:24:08 -080011243static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080011244 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020011245 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080011246};
11247
Jesse Barnese70236a2009-09-21 10:42:27 -070011248/* Set up chip specific display functions */
11249static void intel_init_display(struct drm_device *dev)
11250{
11251 struct drm_i915_private *dev_priv = dev->dev_private;
11252
Daniel Vetteree9300b2013-06-03 22:40:22 +020011253 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
11254 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030011255 else if (IS_CHERRYVIEW(dev))
11256 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020011257 else if (IS_VALLEYVIEW(dev))
11258 dev_priv->display.find_dpll = vlv_find_best_dpll;
11259 else if (IS_PINEVIEW(dev))
11260 dev_priv->display.find_dpll = pnv_find_best_dpll;
11261 else
11262 dev_priv->display.find_dpll = i9xx_find_best_dpll;
11263
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011264 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011265 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080011266 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030011267 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020011268 dev_priv->display.crtc_enable = haswell_crtc_enable;
11269 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011270 dev_priv->display.off = haswell_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011271 dev_priv->display.update_primary_plane =
11272 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030011273 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011274 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080011275 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070011276 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020011277 dev_priv->display.crtc_enable = ironlake_crtc_enable;
11278 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011279 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011280 dev_priv->display.update_primary_plane =
11281 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070011282 } else if (IS_VALLEYVIEW(dev)) {
11283 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080011284 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070011285 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
11286 dev_priv->display.crtc_enable = valleyview_crtc_enable;
11287 dev_priv->display.crtc_disable = i9xx_crtc_disable;
11288 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011289 dev_priv->display.update_primary_plane =
11290 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070011291 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011292 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080011293 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070011294 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020011295 dev_priv->display.crtc_enable = i9xx_crtc_enable;
11296 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011297 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011298 dev_priv->display.update_primary_plane =
11299 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070011300 }
Jesse Barnese70236a2009-09-21 10:42:27 -070011301
Jesse Barnese70236a2009-09-21 10:42:27 -070011302 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070011303 if (IS_VALLEYVIEW(dev))
11304 dev_priv->display.get_display_clock_speed =
11305 valleyview_get_display_clock_speed;
11306 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070011307 dev_priv->display.get_display_clock_speed =
11308 i945_get_display_clock_speed;
11309 else if (IS_I915G(dev))
11310 dev_priv->display.get_display_clock_speed =
11311 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011312 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011313 dev_priv->display.get_display_clock_speed =
11314 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011315 else if (IS_PINEVIEW(dev))
11316 dev_priv->display.get_display_clock_speed =
11317 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070011318 else if (IS_I915GM(dev))
11319 dev_priv->display.get_display_clock_speed =
11320 i915gm_get_display_clock_speed;
11321 else if (IS_I865G(dev))
11322 dev_priv->display.get_display_clock_speed =
11323 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020011324 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011325 dev_priv->display.get_display_clock_speed =
11326 i855_get_display_clock_speed;
11327 else /* 852, 830 */
11328 dev_priv->display.get_display_clock_speed =
11329 i830_get_display_clock_speed;
11330
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080011331 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010011332 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011333 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011334 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080011335 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011336 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011337 dev_priv->display.write_eld = ironlake_write_eld;
Paulo Zanoni9a952a02014-03-07 20:12:34 -030011338 dev_priv->display.modeset_global_resources =
11339 snb_modeset_global_resources;
Jesse Barnes357555c2011-04-28 15:09:55 -070011340 } else if (IS_IVYBRIDGE(dev)) {
11341 /* FIXME: detect B0+ stepping and use auto training */
11342 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011343 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020011344 dev_priv->display.modeset_global_resources =
11345 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011346 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030011347 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080011348 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020011349 dev_priv->display.modeset_global_resources =
11350 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020011351 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070011352 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080011353 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080011354 } else if (IS_VALLEYVIEW(dev)) {
11355 dev_priv->display.modeset_global_resources =
11356 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040011357 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070011358 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011359
11360 /* Default just returns -ENODEV to indicate unsupported */
11361 dev_priv->display.queue_flip = intel_default_queue_flip;
11362
11363 switch (INTEL_INFO(dev)->gen) {
11364 case 2:
11365 dev_priv->display.queue_flip = intel_gen2_queue_flip;
11366 break;
11367
11368 case 3:
11369 dev_priv->display.queue_flip = intel_gen3_queue_flip;
11370 break;
11371
11372 case 4:
11373 case 5:
11374 dev_priv->display.queue_flip = intel_gen4_queue_flip;
11375 break;
11376
11377 case 6:
11378 dev_priv->display.queue_flip = intel_gen6_queue_flip;
11379 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011380 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011381 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011382 dev_priv->display.queue_flip = intel_gen7_queue_flip;
11383 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011384 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020011385
11386 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011387}
11388
Jesse Barnesb690e962010-07-19 13:53:12 -070011389/*
11390 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
11391 * resume, or other times. This quirk makes sure that's the case for
11392 * affected systems.
11393 */
Akshay Joshi0206e352011-08-16 15:34:10 -040011394static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070011395{
11396 struct drm_i915_private *dev_priv = dev->dev_private;
11397
11398 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011399 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011400}
11401
Keith Packard435793d2011-07-12 14:56:22 -070011402/*
11403 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
11404 */
11405static void quirk_ssc_force_disable(struct drm_device *dev)
11406{
11407 struct drm_i915_private *dev_priv = dev->dev_private;
11408 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011409 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070011410}
11411
Carsten Emde4dca20e2012-03-15 15:56:26 +010011412/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010011413 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
11414 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010011415 */
11416static void quirk_invert_brightness(struct drm_device *dev)
11417{
11418 struct drm_i915_private *dev_priv = dev->dev_private;
11419 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011420 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011421}
11422
11423struct intel_quirk {
11424 int device;
11425 int subsystem_vendor;
11426 int subsystem_device;
11427 void (*hook)(struct drm_device *dev);
11428};
11429
Egbert Eich5f85f172012-10-14 15:46:38 +020011430/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
11431struct intel_dmi_quirk {
11432 void (*hook)(struct drm_device *dev);
11433 const struct dmi_system_id (*dmi_id_list)[];
11434};
11435
11436static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
11437{
11438 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
11439 return 1;
11440}
11441
11442static const struct intel_dmi_quirk intel_dmi_quirks[] = {
11443 {
11444 .dmi_id_list = &(const struct dmi_system_id[]) {
11445 {
11446 .callback = intel_dmi_reverse_brightness,
11447 .ident = "NCR Corporation",
11448 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
11449 DMI_MATCH(DMI_PRODUCT_NAME, ""),
11450 },
11451 },
11452 { } /* terminating entry */
11453 },
11454 .hook = quirk_invert_brightness,
11455 },
11456};
11457
Ben Widawskyc43b5632012-04-16 14:07:40 -070011458static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070011459 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040011460 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070011461
Jesse Barnesb690e962010-07-19 13:53:12 -070011462 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
11463 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
11464
Jesse Barnesb690e962010-07-19 13:53:12 -070011465 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
11466 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
11467
Chris Wilsona4945f92013-10-08 11:16:59 +010011468 /* 830 needs to leave pipe A & dpll A up */
Daniel Vetterdcdaed62012-08-12 21:19:34 +020011469 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070011470
11471 /* Lenovo U160 cannot use SSC on LVDS */
11472 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020011473
11474 /* Sony Vaio Y cannot use SSC on LVDS */
11475 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010011476
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010011477 /* Acer Aspire 5734Z must invert backlight brightness */
11478 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
11479
11480 /* Acer/eMachines G725 */
11481 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
11482
11483 /* Acer/eMachines e725 */
11484 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
11485
11486 /* Acer/Packard Bell NCL20 */
11487 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
11488
11489 /* Acer Aspire 4736Z */
11490 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020011491
11492 /* Acer Aspire 5336 */
11493 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070011494};
11495
11496static void intel_init_quirks(struct drm_device *dev)
11497{
11498 struct pci_dev *d = dev->pdev;
11499 int i;
11500
11501 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
11502 struct intel_quirk *q = &intel_quirks[i];
11503
11504 if (d->device == q->device &&
11505 (d->subsystem_vendor == q->subsystem_vendor ||
11506 q->subsystem_vendor == PCI_ANY_ID) &&
11507 (d->subsystem_device == q->subsystem_device ||
11508 q->subsystem_device == PCI_ANY_ID))
11509 q->hook(dev);
11510 }
Egbert Eich5f85f172012-10-14 15:46:38 +020011511 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
11512 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
11513 intel_dmi_quirks[i].hook(dev);
11514 }
Jesse Barnesb690e962010-07-19 13:53:12 -070011515}
11516
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011517/* Disable the VGA plane that we never use */
11518static void i915_disable_vga(struct drm_device *dev)
11519{
11520 struct drm_i915_private *dev_priv = dev->dev_private;
11521 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011522 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011523
Ville Syrjälä2b37c612014-01-22 21:32:38 +020011524 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011525 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070011526 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011527 sr1 = inb(VGA_SR_DATA);
11528 outb(sr1 | 1<<5, VGA_SR_DATA);
11529 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
11530 udelay(300);
11531
11532 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
11533 POSTING_READ(vga_reg);
11534}
11535
Daniel Vetterf8175862012-04-10 15:50:11 +020011536void intel_modeset_init_hw(struct drm_device *dev)
11537{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030011538 intel_prepare_ddi(dev);
11539
Daniel Vetterf8175862012-04-10 15:50:11 +020011540 intel_init_clock_gating(dev);
11541
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011542 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070011543
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011544 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020011545}
11546
Imre Deak7d708ee2013-04-17 14:04:50 +030011547void intel_modeset_suspend_hw(struct drm_device *dev)
11548{
11549 intel_suspend_hw(dev);
11550}
11551
Jesse Barnes79e53942008-11-07 14:24:08 -080011552void intel_modeset_init(struct drm_device *dev)
11553{
Jesse Barnes652c3932009-08-17 13:31:43 -070011554 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000011555 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011556 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080011557 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080011558
11559 drm_mode_config_init(dev);
11560
11561 dev->mode_config.min_width = 0;
11562 dev->mode_config.min_height = 0;
11563
Dave Airlie019d96c2011-09-29 16:20:42 +010011564 dev->mode_config.preferred_depth = 24;
11565 dev->mode_config.prefer_shadow = 1;
11566
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020011567 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080011568
Jesse Barnesb690e962010-07-19 13:53:12 -070011569 intel_init_quirks(dev);
11570
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030011571 intel_init_pm(dev);
11572
Ben Widawskye3c74752013-04-05 13:12:39 -070011573 if (INTEL_INFO(dev)->num_pipes == 0)
11574 return;
11575
Jesse Barnese70236a2009-09-21 10:42:27 -070011576 intel_init_display(dev);
11577
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011578 if (IS_GEN2(dev)) {
11579 dev->mode_config.max_width = 2048;
11580 dev->mode_config.max_height = 2048;
11581 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070011582 dev->mode_config.max_width = 4096;
11583 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080011584 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011585 dev->mode_config.max_width = 8192;
11586 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080011587 }
Damien Lespiau068be562014-03-28 14:17:49 +000011588
11589 if (IS_GEN2(dev)) {
11590 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
11591 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
11592 } else {
11593 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
11594 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
11595 }
11596
Ben Widawsky5d4545a2013-01-17 12:45:15 -080011597 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011598
Zhao Yakui28c97732009-10-09 11:39:41 +080011599 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011600 INTEL_INFO(dev)->num_pipes,
11601 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080011602
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011603 for_each_pipe(pipe) {
11604 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000011605 for_each_sprite(pipe, sprite) {
11606 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011607 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030011608 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000011609 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011610 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011611 }
11612
Jesse Barnesf42bb702013-12-16 16:34:23 -080011613 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011614 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080011615
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011616 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011617 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011618
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011619 /* Just disable it once at startup */
11620 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011621 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000011622
11623 /* Just in case the BIOS is doing something questionable. */
11624 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011625
Jesse Barnes8b687df2014-02-21 13:13:39 -080011626 mutex_lock(&dev->mode_config.mutex);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011627 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes8b687df2014-02-21 13:13:39 -080011628 mutex_unlock(&dev->mode_config.mutex);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011629
11630 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11631 base.head) {
11632 if (!crtc->active)
11633 continue;
11634
Jesse Barnes46f297f2014-03-07 08:57:48 -080011635 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080011636 * Note that reserving the BIOS fb up front prevents us
11637 * from stuffing other stolen allocations like the ring
11638 * on top. This prevents some ugliness at boot time, and
11639 * can even allow for smooth boot transitions if the BIOS
11640 * fb is large enough for the active pipe configuration.
11641 */
11642 if (dev_priv->display.get_plane_config) {
11643 dev_priv->display.get_plane_config(crtc,
11644 &crtc->plane_config);
11645 /*
11646 * If the fb is shared between multiple heads, we'll
11647 * just get the first one.
11648 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080011649 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011650 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080011651 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010011652}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080011653
Daniel Vetter24929352012-07-02 20:28:59 +020011654static void
11655intel_connector_break_all_links(struct intel_connector *connector)
11656{
11657 connector->base.dpms = DRM_MODE_DPMS_OFF;
11658 connector->base.encoder = NULL;
11659 connector->encoder->connectors_active = false;
11660 connector->encoder->base.crtc = NULL;
11661}
11662
Daniel Vetter7fad7982012-07-04 17:51:47 +020011663static void intel_enable_pipe_a(struct drm_device *dev)
11664{
11665 struct intel_connector *connector;
11666 struct drm_connector *crt = NULL;
11667 struct intel_load_detect_pipe load_detect_temp;
11668
11669 /* We can't just switch on the pipe A, we need to set things up with a
11670 * proper mode and output configuration. As a gross hack, enable pipe A
11671 * by enabling the load detect pipe once. */
11672 list_for_each_entry(connector,
11673 &dev->mode_config.connector_list,
11674 base.head) {
11675 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11676 crt = &connector->base;
11677 break;
11678 }
11679 }
11680
11681 if (!crt)
11682 return;
11683
11684 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11685 intel_release_load_detect_pipe(crt, &load_detect_temp);
11686
11687
11688}
11689
Daniel Vetterfa555832012-10-10 23:14:00 +020011690static bool
11691intel_check_plane_mapping(struct intel_crtc *crtc)
11692{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011693 struct drm_device *dev = crtc->base.dev;
11694 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011695 u32 reg, val;
11696
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011697 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020011698 return true;
11699
11700 reg = DSPCNTR(!crtc->plane);
11701 val = I915_READ(reg);
11702
11703 if ((val & DISPLAY_PLANE_ENABLE) &&
11704 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11705 return false;
11706
11707 return true;
11708}
11709
Daniel Vetter24929352012-07-02 20:28:59 +020011710static void intel_sanitize_crtc(struct intel_crtc *crtc)
11711{
11712 struct drm_device *dev = crtc->base.dev;
11713 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011714 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020011715
Daniel Vetter24929352012-07-02 20:28:59 +020011716 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020011717 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020011718 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11719
11720 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020011721 * disable the crtc (and hence change the state) if it is wrong. Note
11722 * that gen4+ has a fixed plane -> pipe mapping. */
11723 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020011724 struct intel_connector *connector;
11725 bool plane;
11726
Daniel Vetter24929352012-07-02 20:28:59 +020011727 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11728 crtc->base.base.id);
11729
11730 /* Pipe has the wrong plane attached and the plane is active.
11731 * Temporarily change the plane mapping and disable everything
11732 * ... */
11733 plane = crtc->plane;
11734 crtc->plane = !plane;
11735 dev_priv->display.crtc_disable(&crtc->base);
11736 crtc->plane = plane;
11737
11738 /* ... and break all links. */
11739 list_for_each_entry(connector, &dev->mode_config.connector_list,
11740 base.head) {
11741 if (connector->encoder->base.crtc != &crtc->base)
11742 continue;
11743
11744 intel_connector_break_all_links(connector);
11745 }
11746
11747 WARN_ON(crtc->active);
11748 crtc->base.enabled = false;
11749 }
Daniel Vetter24929352012-07-02 20:28:59 +020011750
Daniel Vetter7fad7982012-07-04 17:51:47 +020011751 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11752 crtc->pipe == PIPE_A && !crtc->active) {
11753 /* BIOS forgot to enable pipe A, this mostly happens after
11754 * resume. Force-enable the pipe to fix this, the update_dpms
11755 * call below we restore the pipe to the right state, but leave
11756 * the required bits on. */
11757 intel_enable_pipe_a(dev);
11758 }
11759
Daniel Vetter24929352012-07-02 20:28:59 +020011760 /* Adjust the state of the output pipe according to whether we
11761 * have active connectors/encoders. */
11762 intel_crtc_update_dpms(&crtc->base);
11763
11764 if (crtc->active != crtc->base.enabled) {
11765 struct intel_encoder *encoder;
11766
11767 /* This can happen either due to bugs in the get_hw_state
11768 * functions or because the pipe is force-enabled due to the
11769 * pipe A quirk. */
11770 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11771 crtc->base.base.id,
11772 crtc->base.enabled ? "enabled" : "disabled",
11773 crtc->active ? "enabled" : "disabled");
11774
11775 crtc->base.enabled = crtc->active;
11776
11777 /* Because we only establish the connector -> encoder ->
11778 * crtc links if something is active, this means the
11779 * crtc is now deactivated. Break the links. connector
11780 * -> encoder links are only establish when things are
11781 * actually up, hence no need to break them. */
11782 WARN_ON(crtc->active);
11783
11784 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11785 WARN_ON(encoder->connectors_active);
11786 encoder->base.crtc = NULL;
11787 }
11788 }
Daniel Vetter4cc31482014-03-24 00:01:41 +010011789 if (crtc->active) {
11790 /*
11791 * We start out with underrun reporting disabled to avoid races.
11792 * For correct bookkeeping mark this on active crtcs.
11793 *
11794 * No protection against concurrent access is required - at
11795 * worst a fifo underrun happens which also sets this to false.
11796 */
11797 crtc->cpu_fifo_underrun_disabled = true;
11798 crtc->pch_fifo_underrun_disabled = true;
11799 }
Daniel Vetter24929352012-07-02 20:28:59 +020011800}
11801
11802static void intel_sanitize_encoder(struct intel_encoder *encoder)
11803{
11804 struct intel_connector *connector;
11805 struct drm_device *dev = encoder->base.dev;
11806
11807 /* We need to check both for a crtc link (meaning that the
11808 * encoder is active and trying to read from a pipe) and the
11809 * pipe itself being active. */
11810 bool has_active_crtc = encoder->base.crtc &&
11811 to_intel_crtc(encoder->base.crtc)->active;
11812
11813 if (encoder->connectors_active && !has_active_crtc) {
11814 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11815 encoder->base.base.id,
11816 drm_get_encoder_name(&encoder->base));
11817
11818 /* Connector is active, but has no active pipe. This is
11819 * fallout from our resume register restoring. Disable
11820 * the encoder manually again. */
11821 if (encoder->base.crtc) {
11822 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11823 encoder->base.base.id,
11824 drm_get_encoder_name(&encoder->base));
11825 encoder->disable(encoder);
11826 }
11827
11828 /* Inconsistent output/port/pipe state happens presumably due to
11829 * a bug in one of the get_hw_state functions. Or someplace else
11830 * in our code, like the register restore mess on resume. Clamp
11831 * things to off as a safer default. */
11832 list_for_each_entry(connector,
11833 &dev->mode_config.connector_list,
11834 base.head) {
11835 if (connector->encoder != encoder)
11836 continue;
11837
11838 intel_connector_break_all_links(connector);
11839 }
11840 }
11841 /* Enabled encoders without active connectors will be fixed in
11842 * the crtc fixup. */
11843}
11844
Imre Deak04098752014-02-18 00:02:16 +020011845void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011846{
11847 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011848 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011849
Imre Deak04098752014-02-18 00:02:16 +020011850 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
11851 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11852 i915_disable_vga(dev);
11853 }
11854}
11855
11856void i915_redisable_vga(struct drm_device *dev)
11857{
11858 struct drm_i915_private *dev_priv = dev->dev_private;
11859
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011860 /* This function can be called both from intel_modeset_setup_hw_state or
11861 * at a very early point in our resume sequence, where the power well
11862 * structures are not yet restored. Since this function is at a very
11863 * paranoid "someone might have enabled VGA while we were not looking"
11864 * level, just check if the power well is enabled instead of trying to
11865 * follow the "don't touch the power well if we don't need it" policy
11866 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020011867 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011868 return;
11869
Imre Deak04098752014-02-18 00:02:16 +020011870 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011871}
11872
Ville Syrjälä98ec7732014-04-30 17:43:01 +030011873static bool primary_get_hw_state(struct intel_crtc *crtc)
11874{
11875 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
11876
11877 if (!crtc->active)
11878 return false;
11879
11880 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
11881}
11882
Daniel Vetter30e984d2013-06-05 13:34:17 +020011883static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020011884{
11885 struct drm_i915_private *dev_priv = dev->dev_private;
11886 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020011887 struct intel_crtc *crtc;
11888 struct intel_encoder *encoder;
11889 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020011890 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020011891
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011892 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11893 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010011894 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020011895
Daniel Vetter99535992014-04-13 12:00:33 +020011896 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
11897
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011898 crtc->active = dev_priv->display.get_pipe_config(crtc,
11899 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011900
11901 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030011902 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020011903
11904 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11905 crtc->base.base.id,
11906 crtc->active ? "enabled" : "disabled");
11907 }
11908
Daniel Vetter53589012013-06-05 13:34:16 +020011909 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011910 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011911 intel_ddi_setup_hw_pll_state(dev);
11912
Daniel Vetter53589012013-06-05 13:34:16 +020011913 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11914 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11915
11916 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11917 pll->active = 0;
11918 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11919 base.head) {
11920 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11921 pll->active++;
11922 }
11923 pll->refcount = pll->active;
11924
Daniel Vetter35c95372013-07-17 06:55:04 +020011925 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11926 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020011927 }
11928
Daniel Vetter24929352012-07-02 20:28:59 +020011929 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11930 base.head) {
11931 pipe = 0;
11932
11933 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011934 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11935 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011936 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011937 } else {
11938 encoder->base.crtc = NULL;
11939 }
11940
11941 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011942 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020011943 encoder->base.base.id,
11944 drm_get_encoder_name(&encoder->base),
11945 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011946 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020011947 }
11948
11949 list_for_each_entry(connector, &dev->mode_config.connector_list,
11950 base.head) {
11951 if (connector->get_hw_state(connector)) {
11952 connector->base.dpms = DRM_MODE_DPMS_ON;
11953 connector->encoder->connectors_active = true;
11954 connector->base.encoder = &connector->encoder->base;
11955 } else {
11956 connector->base.dpms = DRM_MODE_DPMS_OFF;
11957 connector->base.encoder = NULL;
11958 }
11959 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11960 connector->base.base.id,
11961 drm_get_connector_name(&connector->base),
11962 connector->base.encoder ? "enabled" : "disabled");
11963 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020011964}
11965
11966/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11967 * and i915 state tracking structures. */
11968void intel_modeset_setup_hw_state(struct drm_device *dev,
11969 bool force_restore)
11970{
11971 struct drm_i915_private *dev_priv = dev->dev_private;
11972 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011973 struct intel_crtc *crtc;
11974 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020011975 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011976
11977 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011978
Jesse Barnesbabea612013-06-26 18:57:38 +030011979 /*
11980 * Now that we have the config, copy it to each CRTC struct
11981 * Note that this could go away if we move to using crtc_config
11982 * checking everywhere.
11983 */
11984 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11985 base.head) {
Jani Nikulad330a952014-01-21 11:24:25 +020011986 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080011987 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030011988 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11989 crtc->base.base.id);
11990 drm_mode_debug_printmodeline(&crtc->base.mode);
11991 }
11992 }
11993
Daniel Vetter24929352012-07-02 20:28:59 +020011994 /* HW state is read out, now we need to sanitize this mess. */
11995 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11996 base.head) {
11997 intel_sanitize_encoder(encoder);
11998 }
11999
12000 for_each_pipe(pipe) {
12001 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
12002 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012003 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020012004 }
Daniel Vetter9a935852012-07-05 22:34:27 +020012005
Daniel Vetter35c95372013-07-17 06:55:04 +020012006 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12007 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12008
12009 if (!pll->on || pll->active)
12010 continue;
12011
12012 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
12013
12014 pll->disable(dev_priv, pll);
12015 pll->on = false;
12016 }
12017
Ville Syrjälä96f90c52013-12-05 15:51:38 +020012018 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030012019 ilk_wm_get_hw_state(dev);
12020
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012021 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030012022 i915_redisable_vga(dev);
12023
Daniel Vetterf30da182013-04-11 20:22:50 +020012024 /*
12025 * We need to use raw interfaces for restoring state to avoid
12026 * checking (bogus) intermediate states.
12027 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012028 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070012029 struct drm_crtc *crtc =
12030 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020012031
12032 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070012033 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012034 }
12035 } else {
12036 intel_modeset_update_staged_output_state(dev);
12037 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012038
12039 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010012040}
12041
12042void intel_modeset_gem_init(struct drm_device *dev)
12043{
Jesse Barnes484b41d2014-03-07 08:57:55 -080012044 struct drm_crtc *c;
12045 struct intel_framebuffer *fb;
12046
Imre Deakae484342014-03-31 15:10:44 +030012047 mutex_lock(&dev->struct_mutex);
12048 intel_init_gt_powersave(dev);
12049 mutex_unlock(&dev->struct_mutex);
12050
Chris Wilson1833b132012-05-09 11:56:28 +010012051 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020012052
12053 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080012054
12055 /*
12056 * Make sure any fbs we allocated at startup are properly
12057 * pinned & fenced. When we do the allocation it's too early
12058 * for this.
12059 */
12060 mutex_lock(&dev->struct_mutex);
12061 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
Dave Airlie66e514c2014-04-03 07:51:54 +100012062 if (!c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -080012063 continue;
12064
Dave Airlie66e514c2014-04-03 07:51:54 +100012065 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -080012066 if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
12067 DRM_ERROR("failed to pin boot fb on pipe %d\n",
12068 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100012069 drm_framebuffer_unreference(c->primary->fb);
12070 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080012071 }
12072 }
12073 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012074}
12075
Imre Deak4932e2c2014-02-11 17:12:48 +020012076void intel_connector_unregister(struct intel_connector *intel_connector)
12077{
12078 struct drm_connector *connector = &intel_connector->base;
12079
12080 intel_panel_destroy_backlight(connector);
12081 drm_sysfs_connector_remove(connector);
12082}
12083
Jesse Barnes79e53942008-11-07 14:24:08 -080012084void intel_modeset_cleanup(struct drm_device *dev)
12085{
Jesse Barnes652c3932009-08-17 13:31:43 -070012086 struct drm_i915_private *dev_priv = dev->dev_private;
12087 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030012088 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070012089
Daniel Vetterfd0c0642013-04-24 11:13:35 +020012090 /*
12091 * Interrupts and polling as the first thing to avoid creating havoc.
12092 * Too much stuff here (turning of rps, connectors, ...) would
12093 * experience fancy races otherwise.
12094 */
12095 drm_irq_uninstall(dev);
12096 cancel_work_sync(&dev_priv->hotplug_work);
12097 /*
12098 * Due to the hpd irq storm handling the hotplug work can re-arm the
12099 * poll handlers. Hence disable polling after hpd handling is shut down.
12100 */
Keith Packardf87ea762010-10-03 19:36:26 -070012101 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020012102
Jesse Barnes652c3932009-08-17 13:31:43 -070012103 mutex_lock(&dev->struct_mutex);
12104
Jesse Barnes723bfd72010-10-07 16:01:13 -070012105 intel_unregister_dsm_handler();
12106
Jesse Barnes652c3932009-08-17 13:31:43 -070012107 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
12108 /* Skip inactive CRTCs */
Matt Roperf4510a22014-04-01 15:22:40 -070012109 if (!crtc->primary->fb)
Jesse Barnes652c3932009-08-17 13:31:43 -070012110 continue;
12111
Daniel Vetter3dec0092010-08-20 21:40:52 +020012112 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070012113 }
12114
Chris Wilson973d04f2011-07-08 12:22:37 +010012115 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070012116
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012117 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000012118
Daniel Vetter930ebb42012-06-29 23:32:16 +020012119 ironlake_teardown_rc6(dev);
12120
Kristian Høgsberg69341a52009-11-11 12:19:17 -050012121 mutex_unlock(&dev->struct_mutex);
12122
Chris Wilson1630fe72011-07-08 12:22:42 +010012123 /* flush any delayed tasks or pending work */
12124 flush_scheduled_work();
12125
Jani Nikuladb31af1d2013-11-08 16:48:53 +020012126 /* destroy the backlight and sysfs files before encoders/connectors */
12127 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020012128 struct intel_connector *intel_connector;
12129
12130 intel_connector = to_intel_connector(connector);
12131 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020012132 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030012133
Jesse Barnes79e53942008-11-07 14:24:08 -080012134 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010012135
12136 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030012137
12138 mutex_lock(&dev->struct_mutex);
12139 intel_cleanup_gt_powersave(dev);
12140 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012141}
12142
Dave Airlie28d52042009-09-21 14:33:58 +100012143/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080012144 * Return which encoder is currently attached for connector.
12145 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010012146struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080012147{
Chris Wilsondf0e9242010-09-09 16:20:55 +010012148 return &intel_attached_encoder(connector)->base;
12149}
Jesse Barnes79e53942008-11-07 14:24:08 -080012150
Chris Wilsondf0e9242010-09-09 16:20:55 +010012151void intel_connector_attach_encoder(struct intel_connector *connector,
12152 struct intel_encoder *encoder)
12153{
12154 connector->encoder = encoder;
12155 drm_mode_connector_attach_encoder(&connector->base,
12156 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080012157}
Dave Airlie28d52042009-09-21 14:33:58 +100012158
12159/*
12160 * set vga decode state - true == enable VGA decode
12161 */
12162int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
12163{
12164 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000012165 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100012166 u16 gmch_ctrl;
12167
Chris Wilson75fa0412014-02-07 18:37:02 -020012168 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
12169 DRM_ERROR("failed to read control word\n");
12170 return -EIO;
12171 }
12172
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020012173 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
12174 return 0;
12175
Dave Airlie28d52042009-09-21 14:33:58 +100012176 if (state)
12177 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
12178 else
12179 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020012180
12181 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
12182 DRM_ERROR("failed to write control word\n");
12183 return -EIO;
12184 }
12185
Dave Airlie28d52042009-09-21 14:33:58 +100012186 return 0;
12187}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012188
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012189struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012190
12191 u32 power_well_driver;
12192
Chris Wilson63b66e52013-08-08 15:12:06 +020012193 int num_transcoders;
12194
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012195 struct intel_cursor_error_state {
12196 u32 control;
12197 u32 position;
12198 u32 base;
12199 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010012200 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012201
12202 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020012203 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012204 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030012205 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010012206 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012207
12208 struct intel_plane_error_state {
12209 u32 control;
12210 u32 stride;
12211 u32 size;
12212 u32 pos;
12213 u32 addr;
12214 u32 surface;
12215 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010012216 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020012217
12218 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020012219 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020012220 enum transcoder cpu_transcoder;
12221
12222 u32 conf;
12223
12224 u32 htotal;
12225 u32 hblank;
12226 u32 hsync;
12227 u32 vtotal;
12228 u32 vblank;
12229 u32 vsync;
12230 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012231};
12232
12233struct intel_display_error_state *
12234intel_display_capture_error_state(struct drm_device *dev)
12235{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012236 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012237 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020012238 int transcoders[] = {
12239 TRANSCODER_A,
12240 TRANSCODER_B,
12241 TRANSCODER_C,
12242 TRANSCODER_EDP,
12243 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012244 int i;
12245
Chris Wilson63b66e52013-08-08 15:12:06 +020012246 if (INTEL_INFO(dev)->num_pipes == 0)
12247 return NULL;
12248
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020012249 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012250 if (error == NULL)
12251 return NULL;
12252
Imre Deak190be112013-11-25 17:15:31 +020012253 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012254 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
12255
Damien Lespiau52331302012-08-15 19:23:25 +010012256 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020012257 error->pipe[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020012258 intel_display_power_enabled_sw(dev_priv,
12259 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020012260 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020012261 continue;
12262
Paulo Zanonia18c4c32013-03-06 20:03:12 -030012263 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
12264 error->cursor[i].control = I915_READ(CURCNTR(i));
12265 error->cursor[i].position = I915_READ(CURPOS(i));
12266 error->cursor[i].base = I915_READ(CURBASE(i));
12267 } else {
12268 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
12269 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
12270 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
12271 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012272
12273 error->plane[i].control = I915_READ(DSPCNTR(i));
12274 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012275 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030012276 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012277 error->plane[i].pos = I915_READ(DSPPOS(i));
12278 }
Paulo Zanonica291362013-03-06 20:03:14 -030012279 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
12280 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012281 if (INTEL_INFO(dev)->gen >= 4) {
12282 error->plane[i].surface = I915_READ(DSPSURF(i));
12283 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
12284 }
12285
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012286 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030012287
12288 if (!HAS_PCH_SPLIT(dev))
12289 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020012290 }
12291
12292 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
12293 if (HAS_DDI(dev_priv->dev))
12294 error->num_transcoders++; /* Account for eDP. */
12295
12296 for (i = 0; i < error->num_transcoders; i++) {
12297 enum transcoder cpu_transcoder = transcoders[i];
12298
Imre Deakddf9c532013-11-27 22:02:02 +020012299 error->transcoder[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020012300 intel_display_power_enabled_sw(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020012301 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020012302 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020012303 continue;
12304
Chris Wilson63b66e52013-08-08 15:12:06 +020012305 error->transcoder[i].cpu_transcoder = cpu_transcoder;
12306
12307 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
12308 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
12309 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
12310 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
12311 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
12312 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
12313 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012314 }
12315
12316 return error;
12317}
12318
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012319#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
12320
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012321void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012322intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012323 struct drm_device *dev,
12324 struct intel_display_error_state *error)
12325{
12326 int i;
12327
Chris Wilson63b66e52013-08-08 15:12:06 +020012328 if (!error)
12329 return;
12330
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012331 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020012332 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012333 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012334 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010012335 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012336 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020012337 err_printf(m, " Power: %s\n",
12338 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012339 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030012340 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012341
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012342 err_printf(m, "Plane [%d]:\n", i);
12343 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
12344 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012345 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012346 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
12347 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012348 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030012349 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012350 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012351 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012352 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
12353 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012354 }
12355
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012356 err_printf(m, "Cursor [%d]:\n", i);
12357 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
12358 err_printf(m, " POS: %08x\n", error->cursor[i].position);
12359 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012360 }
Chris Wilson63b66e52013-08-08 15:12:06 +020012361
12362 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010012363 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020012364 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020012365 err_printf(m, " Power: %s\n",
12366 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020012367 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
12368 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
12369 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
12370 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
12371 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
12372 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
12373 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
12374 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012375}