blob: 65b470baee39e003e7a8d971a9c2a057653e6c61 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Daniel Vetter3dec0092010-08-20 21:40:52 +020044static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010045static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Jesse Barnesf1f644d2013-06-27 00:39:25 +030047static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030049static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030051
Damien Lespiaue7457a92013-08-08 22:28:59 +010052static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
54
55
Jesse Barnes79e53942008-11-07 14:24:08 -080056typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040057 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080058} intel_range_t;
59
60typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040061 int dot_limit;
62 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080063} intel_p2_t;
64
Ma Lingd4906092009-03-18 20:13:27 +080065typedef struct intel_limit intel_limit_t;
66struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 intel_range_t dot, vco, n, m, m1, m2, p, p1;
68 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080069};
Jesse Barnes79e53942008-11-07 14:24:08 -080070
Daniel Vetterd2acd212012-10-20 20:57:43 +020071int
72intel_pch_rawclk(struct drm_device *dev)
73{
74 struct drm_i915_private *dev_priv = dev->dev_private;
75
76 WARN_ON(!HAS_PCH_SPLIT(dev));
77
78 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
79}
80
Chris Wilson021357a2010-09-07 20:54:59 +010081static inline u32 /* units of 100MHz */
82intel_fdi_link_freq(struct drm_device *dev)
83{
Chris Wilson8b99e682010-10-13 09:59:17 +010084 if (IS_GEN5(dev)) {
85 struct drm_i915_private *dev_priv = dev->dev_private;
86 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
87 } else
88 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010089}
90
Daniel Vetter5d536e22013-07-06 12:52:06 +020091static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040092 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +020093 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +020094 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -040095 .m = { .min = 96, .max = 140 },
96 .m1 = { .min = 18, .max = 26 },
97 .m2 = { .min = 6, .max = 16 },
98 .p = { .min = 4, .max = 128 },
99 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700100 .p2 = { .dot_limit = 165000,
101 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700102};
103
Daniel Vetter5d536e22013-07-06 12:52:06 +0200104static const intel_limit_t intel_limits_i8xx_dvo = {
105 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200106 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200107 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200108 .m = { .min = 96, .max = 140 },
109 .m1 = { .min = 18, .max = 26 },
110 .m2 = { .min = 6, .max = 16 },
111 .p = { .min = 4, .max = 128 },
112 .p1 = { .min = 2, .max = 33 },
113 .p2 = { .dot_limit = 165000,
114 .p2_slow = 4, .p2_fast = 4 },
115};
116
Keith Packarde4b36692009-06-05 19:22:17 -0700117static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200119 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200120 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 .m = { .min = 96, .max = 140 },
122 .m1 = { .min = 18, .max = 26 },
123 .m2 = { .min = 6, .max = 16 },
124 .p = { .min = 4, .max = 128 },
125 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700126 .p2 = { .dot_limit = 165000,
127 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700128};
Eric Anholt273e27c2011-03-30 13:01:10 -0700129
Keith Packarde4b36692009-06-05 19:22:17 -0700130static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 .dot = { .min = 20000, .max = 400000 },
132 .vco = { .min = 1400000, .max = 2800000 },
133 .n = { .min = 1, .max = 6 },
134 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100135 .m1 = { .min = 8, .max = 18 },
136 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400137 .p = { .min = 5, .max = 80 },
138 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700139 .p2 = { .dot_limit = 200000,
140 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700141};
142
143static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400144 .dot = { .min = 20000, .max = 400000 },
145 .vco = { .min = 1400000, .max = 2800000 },
146 .n = { .min = 1, .max = 6 },
147 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100148 .m1 = { .min = 8, .max = 18 },
149 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 .p = { .min = 7, .max = 98 },
151 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700152 .p2 = { .dot_limit = 112000,
153 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700154};
155
Eric Anholt273e27c2011-03-30 13:01:10 -0700156
Keith Packarde4b36692009-06-05 19:22:17 -0700157static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700158 .dot = { .min = 25000, .max = 270000 },
159 .vco = { .min = 1750000, .max = 3500000},
160 .n = { .min = 1, .max = 4 },
161 .m = { .min = 104, .max = 138 },
162 .m1 = { .min = 17, .max = 23 },
163 .m2 = { .min = 5, .max = 11 },
164 .p = { .min = 10, .max = 30 },
165 .p1 = { .min = 1, .max = 3},
166 .p2 = { .dot_limit = 270000,
167 .p2_slow = 10,
168 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800169 },
Keith Packarde4b36692009-06-05 19:22:17 -0700170};
171
172static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700173 .dot = { .min = 22000, .max = 400000 },
174 .vco = { .min = 1750000, .max = 3500000},
175 .n = { .min = 1, .max = 4 },
176 .m = { .min = 104, .max = 138 },
177 .m1 = { .min = 16, .max = 23 },
178 .m2 = { .min = 5, .max = 11 },
179 .p = { .min = 5, .max = 80 },
180 .p1 = { .min = 1, .max = 8},
181 .p2 = { .dot_limit = 165000,
182 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700183};
184
185static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700186 .dot = { .min = 20000, .max = 115000 },
187 .vco = { .min = 1750000, .max = 3500000 },
188 .n = { .min = 1, .max = 3 },
189 .m = { .min = 104, .max = 138 },
190 .m1 = { .min = 17, .max = 23 },
191 .m2 = { .min = 5, .max = 11 },
192 .p = { .min = 28, .max = 112 },
193 .p1 = { .min = 2, .max = 8 },
194 .p2 = { .dot_limit = 0,
195 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800196 },
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .dot = { .min = 80000, .max = 224000 },
201 .vco = { .min = 1750000, .max = 3500000 },
202 .n = { .min = 1, .max = 3 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 17, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 14, .max = 42 },
207 .p1 = { .min = 2, .max = 6 },
208 .p2 = { .dot_limit = 0,
209 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800210 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500213static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400214 .dot = { .min = 20000, .max = 400000},
215 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700216 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .n = { .min = 3, .max = 6 },
218 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .m1 = { .min = 0, .max = 0 },
221 .m2 = { .min = 0, .max = 254 },
222 .p = { .min = 5, .max = 80 },
223 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700224 .p2 = { .dot_limit = 200000,
225 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500228static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400229 .dot = { .min = 20000, .max = 400000 },
230 .vco = { .min = 1700000, .max = 3500000 },
231 .n = { .min = 3, .max = 6 },
232 .m = { .min = 2, .max = 256 },
233 .m1 = { .min = 0, .max = 0 },
234 .m2 = { .min = 0, .max = 254 },
235 .p = { .min = 7, .max = 112 },
236 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700237 .p2 = { .dot_limit = 112000,
238 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
Eric Anholt273e27c2011-03-30 13:01:10 -0700241/* Ironlake / Sandybridge
242 *
243 * We calculate clock using (register_value + 2) for N/M1/M2, so here
244 * the range value for them is (actual_value - 2).
245 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800246static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700247 .dot = { .min = 25000, .max = 350000 },
248 .vco = { .min = 1760000, .max = 3510000 },
249 .n = { .min = 1, .max = 5 },
250 .m = { .min = 79, .max = 127 },
251 .m1 = { .min = 12, .max = 22 },
252 .m2 = { .min = 5, .max = 9 },
253 .p = { .min = 5, .max = 80 },
254 .p1 = { .min = 1, .max = 8 },
255 .p2 = { .dot_limit = 225000,
256 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700257};
258
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800259static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700260 .dot = { .min = 25000, .max = 350000 },
261 .vco = { .min = 1760000, .max = 3510000 },
262 .n = { .min = 1, .max = 3 },
263 .m = { .min = 79, .max = 118 },
264 .m1 = { .min = 12, .max = 22 },
265 .m2 = { .min = 5, .max = 9 },
266 .p = { .min = 28, .max = 112 },
267 .p1 = { .min = 2, .max = 8 },
268 .p2 = { .dot_limit = 225000,
269 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800270};
271
272static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 .dot = { .min = 25000, .max = 350000 },
274 .vco = { .min = 1760000, .max = 3510000 },
275 .n = { .min = 1, .max = 3 },
276 .m = { .min = 79, .max = 127 },
277 .m1 = { .min = 12, .max = 22 },
278 .m2 = { .min = 5, .max = 9 },
279 .p = { .min = 14, .max = 56 },
280 .p1 = { .min = 2, .max = 8 },
281 .p2 = { .dot_limit = 225000,
282 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800283};
284
Eric Anholt273e27c2011-03-30 13:01:10 -0700285/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 .dot = { .min = 25000, .max = 350000 },
288 .vco = { .min = 1760000, .max = 3510000 },
289 .n = { .min = 1, .max = 2 },
290 .m = { .min = 79, .max = 126 },
291 .m1 = { .min = 12, .max = 22 },
292 .m2 = { .min = 5, .max = 9 },
293 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .p2 = { .dot_limit = 225000,
296 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800297};
298
299static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700300 .dot = { .min = 25000, .max = 350000 },
301 .vco = { .min = 1760000, .max = 3510000 },
302 .n = { .min = 1, .max = 3 },
303 .m = { .min = 79, .max = 126 },
304 .m1 = { .min = 12, .max = 22 },
305 .m2 = { .min = 5, .max = 9 },
306 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400307 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .p2 = { .dot_limit = 225000,
309 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800310};
311
Ville Syrjälädc730512013-09-24 21:26:30 +0300312static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300313 /*
314 * These are the data rate limits (measured in fast clocks)
315 * since those are the strictest limits we have. The fast
316 * clock and actual rate limits are more relaxed, so checking
317 * them would make no difference.
318 */
319 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200320 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700321 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700322 .m1 = { .min = 2, .max = 3 },
323 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300324 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300325 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700326};
327
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300328static void vlv_clock(int refclk, intel_clock_t *clock)
329{
330 clock->m = clock->m1 * clock->m2;
331 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200332 if (WARN_ON(clock->n == 0 || clock->p == 0))
333 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300334 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
335 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300336}
337
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300338/**
339 * Returns whether any output on the specified pipe is of the specified type
340 */
341static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
342{
343 struct drm_device *dev = crtc->dev;
344 struct intel_encoder *encoder;
345
346 for_each_encoder_on_crtc(dev, crtc, encoder)
347 if (encoder->type == type)
348 return true;
349
350 return false;
351}
352
Chris Wilson1b894b52010-12-14 20:04:54 +0000353static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
354 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800355{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800356 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800357 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800358
359 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100360 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000361 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800362 limit = &intel_limits_ironlake_dual_lvds_100m;
363 else
364 limit = &intel_limits_ironlake_dual_lvds;
365 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000366 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800367 limit = &intel_limits_ironlake_single_lvds_100m;
368 else
369 limit = &intel_limits_ironlake_single_lvds;
370 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200371 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800372 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800373
374 return limit;
375}
376
Ma Ling044c7c42009-03-18 20:13:23 +0800377static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
378{
379 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800380 const intel_limit_t *limit;
381
382 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100383 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700384 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800385 else
Keith Packarde4b36692009-06-05 19:22:17 -0700386 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800387 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
388 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700389 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700391 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800392 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700393 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800394
395 return limit;
396}
397
Chris Wilson1b894b52010-12-14 20:04:54 +0000398static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800399{
400 struct drm_device *dev = crtc->dev;
401 const intel_limit_t *limit;
402
Eric Anholtbad720f2009-10-22 16:11:14 -0700403 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000404 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800405 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800406 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500407 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800408 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500409 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800410 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500411 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700412 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300413 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100414 } else if (!IS_GEN2(dev)) {
415 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
416 limit = &intel_limits_i9xx_lvds;
417 else
418 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800419 } else {
420 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700421 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200422 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700423 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200424 else
425 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800426 }
427 return limit;
428}
429
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500430/* m1 is reserved as 0 in Pineview, n is a ring counter */
431static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800432{
Shaohua Li21778322009-02-23 15:19:16 +0800433 clock->m = clock->m2 + 2;
434 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200435 if (WARN_ON(clock->n == 0 || clock->p == 0))
436 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300437 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
438 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800439}
440
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200441static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
442{
443 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
444}
445
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200446static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800447{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200448 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800449 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200450 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
451 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300452 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
453 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800454}
455
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800456#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800457/**
458 * Returns whether the given set of divisors are valid for a given refclk with
459 * the given connectors.
460 */
461
Chris Wilson1b894b52010-12-14 20:04:54 +0000462static bool intel_PLL_is_valid(struct drm_device *dev,
463 const intel_limit_t *limit,
464 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800465{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300466 if (clock->n < limit->n.min || limit->n.max < clock->n)
467 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800468 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400469 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800470 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400471 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800472 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400473 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300474
475 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
476 if (clock->m1 <= clock->m2)
477 INTELPllInvalid("m1 <= m2\n");
478
479 if (!IS_VALLEYVIEW(dev)) {
480 if (clock->p < limit->p.min || limit->p.max < clock->p)
481 INTELPllInvalid("p out of range\n");
482 if (clock->m < limit->m.min || limit->m.max < clock->m)
483 INTELPllInvalid("m out of range\n");
484 }
485
Jesse Barnes79e53942008-11-07 14:24:08 -0800486 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400487 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800488 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
489 * connector, etc., rather than just a single range.
490 */
491 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400492 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800493
494 return true;
495}
496
Ma Lingd4906092009-03-18 20:13:27 +0800497static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200498i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800499 int target, int refclk, intel_clock_t *match_clock,
500 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800501{
502 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800503 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800504 int err = target;
505
Daniel Vettera210b022012-11-26 17:22:08 +0100506 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100508 * For LVDS just rely on its current settings for dual-channel.
509 * We haven't figured out how to reliably set up different
510 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800511 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100512 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800513 clock.p2 = limit->p2.p2_fast;
514 else
515 clock.p2 = limit->p2.p2_slow;
516 } else {
517 if (target < limit->p2.dot_limit)
518 clock.p2 = limit->p2.p2_slow;
519 else
520 clock.p2 = limit->p2.p2_fast;
521 }
522
Akshay Joshi0206e352011-08-16 15:34:10 -0400523 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800524
Zhao Yakui42158662009-11-20 11:24:18 +0800525 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
526 clock.m1++) {
527 for (clock.m2 = limit->m2.min;
528 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200529 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800530 break;
531 for (clock.n = limit->n.min;
532 clock.n <= limit->n.max; clock.n++) {
533 for (clock.p1 = limit->p1.min;
534 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800535 int this_err;
536
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200537 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000538 if (!intel_PLL_is_valid(dev, limit,
539 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800540 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800541 if (match_clock &&
542 clock.p != match_clock->p)
543 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800544
545 this_err = abs(clock.dot - target);
546 if (this_err < err) {
547 *best_clock = clock;
548 err = this_err;
549 }
550 }
551 }
552 }
553 }
554
555 return (err != target);
556}
557
Ma Lingd4906092009-03-18 20:13:27 +0800558static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200559pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
560 int target, int refclk, intel_clock_t *match_clock,
561 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200562{
563 struct drm_device *dev = crtc->dev;
564 intel_clock_t clock;
565 int err = target;
566
567 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
568 /*
569 * For LVDS just rely on its current settings for dual-channel.
570 * We haven't figured out how to reliably set up different
571 * single/dual channel state, if we even can.
572 */
573 if (intel_is_dual_link_lvds(dev))
574 clock.p2 = limit->p2.p2_fast;
575 else
576 clock.p2 = limit->p2.p2_slow;
577 } else {
578 if (target < limit->p2.dot_limit)
579 clock.p2 = limit->p2.p2_slow;
580 else
581 clock.p2 = limit->p2.p2_fast;
582 }
583
584 memset(best_clock, 0, sizeof(*best_clock));
585
586 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
587 clock.m1++) {
588 for (clock.m2 = limit->m2.min;
589 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200590 for (clock.n = limit->n.min;
591 clock.n <= limit->n.max; clock.n++) {
592 for (clock.p1 = limit->p1.min;
593 clock.p1 <= limit->p1.max; clock.p1++) {
594 int this_err;
595
596 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 if (!intel_PLL_is_valid(dev, limit,
598 &clock))
599 continue;
600 if (match_clock &&
601 clock.p != match_clock->p)
602 continue;
603
604 this_err = abs(clock.dot - target);
605 if (this_err < err) {
606 *best_clock = clock;
607 err = this_err;
608 }
609 }
610 }
611 }
612 }
613
614 return (err != target);
615}
616
Ma Lingd4906092009-03-18 20:13:27 +0800617static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200618g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
619 int target, int refclk, intel_clock_t *match_clock,
620 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800621{
622 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800623 intel_clock_t clock;
624 int max_n;
625 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400626 /* approximately equals target * 0.00585 */
627 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800628 found = false;
629
630 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100631 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800632 clock.p2 = limit->p2.p2_fast;
633 else
634 clock.p2 = limit->p2.p2_slow;
635 } else {
636 if (target < limit->p2.dot_limit)
637 clock.p2 = limit->p2.p2_slow;
638 else
639 clock.p2 = limit->p2.p2_fast;
640 }
641
642 memset(best_clock, 0, sizeof(*best_clock));
643 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200644 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800645 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200646 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800647 for (clock.m1 = limit->m1.max;
648 clock.m1 >= limit->m1.min; clock.m1--) {
649 for (clock.m2 = limit->m2.max;
650 clock.m2 >= limit->m2.min; clock.m2--) {
651 for (clock.p1 = limit->p1.max;
652 clock.p1 >= limit->p1.min; clock.p1--) {
653 int this_err;
654
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200655 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000656 if (!intel_PLL_is_valid(dev, limit,
657 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800658 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000659
660 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800661 if (this_err < err_most) {
662 *best_clock = clock;
663 err_most = this_err;
664 max_n = clock.n;
665 found = true;
666 }
667 }
668 }
669 }
670 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800671 return found;
672}
Ma Lingd4906092009-03-18 20:13:27 +0800673
Zhenyu Wang2c072452009-06-05 15:38:42 +0800674static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200675vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
676 int target, int refclk, intel_clock_t *match_clock,
677 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700678{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300679 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300680 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300681 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300682 /* min update 19.2 MHz */
683 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300684 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700685
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300686 target *= 5; /* fast clock */
687
688 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700689
690 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300691 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300692 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300693 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300694 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300695 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700696 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300697 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300698 unsigned int ppm, diff;
699
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300700 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
701 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300702
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300703 vlv_clock(refclk, &clock);
704
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300705 if (!intel_PLL_is_valid(dev, limit,
706 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300707 continue;
708
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300709 diff = abs(clock.dot - target);
710 ppm = div_u64(1000000ULL * diff, target);
711
712 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300713 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300714 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300715 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300716 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300717
Ville Syrjäläc6861222013-09-24 21:26:21 +0300718 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300719 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300720 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300721 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700722 }
723 }
724 }
725 }
726 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700727
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300728 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700729}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700730
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300731bool intel_crtc_active(struct drm_crtc *crtc)
732{
733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
734
735 /* Be paranoid as we can arrive here with only partial
736 * state retrieved from the hardware during setup.
737 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100738 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300739 * as Haswell has gained clock readout/fastboot support.
740 *
741 * We can ditch the crtc->fb check as soon as we can
742 * properly reconstruct framebuffers.
743 */
744 return intel_crtc->active && crtc->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100745 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300746}
747
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200748enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
749 enum pipe pipe)
750{
751 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
753
Daniel Vetter3b117c82013-04-17 20:15:07 +0200754 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200755}
756
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200757static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300758{
759 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200760 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300761
762 frame = I915_READ(frame_reg);
763
764 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
765 DRM_DEBUG_KMS("vblank wait timed out\n");
766}
767
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700768/**
769 * intel_wait_for_vblank - wait for vblank on a given pipe
770 * @dev: drm device
771 * @pipe: pipe to wait for
772 *
773 * Wait for vblank to occur on a given pipe. Needed for various bits of
774 * mode setting code.
775 */
776void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800777{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700778 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800779 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700780
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200781 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
782 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300783 return;
784 }
785
Chris Wilson300387c2010-09-05 20:25:43 +0100786 /* Clear existing vblank status. Note this will clear any other
787 * sticky status fields as well.
788 *
789 * This races with i915_driver_irq_handler() with the result
790 * that either function could miss a vblank event. Here it is not
791 * fatal, as we will either wait upon the next vblank interrupt or
792 * timeout. Generally speaking intel_wait_for_vblank() is only
793 * called during modeset at which time the GPU should be idle and
794 * should *not* be performing page flips and thus not waiting on
795 * vblanks...
796 * Currently, the result of us stealing a vblank from the irq
797 * handler is that a single frame will be skipped during swapbuffers.
798 */
799 I915_WRITE(pipestat_reg,
800 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
801
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700802 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100803 if (wait_for(I915_READ(pipestat_reg) &
804 PIPE_VBLANK_INTERRUPT_STATUS,
805 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700806 DRM_DEBUG_KMS("vblank wait timed out\n");
807}
808
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300809static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
810{
811 struct drm_i915_private *dev_priv = dev->dev_private;
812 u32 reg = PIPEDSL(pipe);
813 u32 line1, line2;
814 u32 line_mask;
815
816 if (IS_GEN2(dev))
817 line_mask = DSL_LINEMASK_GEN2;
818 else
819 line_mask = DSL_LINEMASK_GEN3;
820
821 line1 = I915_READ(reg) & line_mask;
822 mdelay(5);
823 line2 = I915_READ(reg) & line_mask;
824
825 return line1 == line2;
826}
827
Keith Packardab7ad7f2010-10-03 00:33:06 -0700828/*
829 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700830 * @dev: drm device
831 * @pipe: pipe to wait for
832 *
833 * After disabling a pipe, we can't wait for vblank in the usual way,
834 * spinning on the vblank interrupt status bit, since we won't actually
835 * see an interrupt when the pipe is disabled.
836 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700837 * On Gen4 and above:
838 * wait for the pipe register state bit to turn off
839 *
840 * Otherwise:
841 * wait for the display line value to settle (it usually
842 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100843 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700844 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100845void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700846{
847 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200848 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
849 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700850
Keith Packardab7ad7f2010-10-03 00:33:06 -0700851 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200852 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700853
Keith Packardab7ad7f2010-10-03 00:33:06 -0700854 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100855 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
856 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200857 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700858 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700859 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300860 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200861 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700862 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800863}
864
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000865/*
866 * ibx_digital_port_connected - is the specified port connected?
867 * @dev_priv: i915 private structure
868 * @port: the port to test
869 *
870 * Returns true if @port is connected, false otherwise.
871 */
872bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
873 struct intel_digital_port *port)
874{
875 u32 bit;
876
Damien Lespiauc36346e2012-12-13 16:09:03 +0000877 if (HAS_PCH_IBX(dev_priv->dev)) {
878 switch(port->port) {
879 case PORT_B:
880 bit = SDE_PORTB_HOTPLUG;
881 break;
882 case PORT_C:
883 bit = SDE_PORTC_HOTPLUG;
884 break;
885 case PORT_D:
886 bit = SDE_PORTD_HOTPLUG;
887 break;
888 default:
889 return true;
890 }
891 } else {
892 switch(port->port) {
893 case PORT_B:
894 bit = SDE_PORTB_HOTPLUG_CPT;
895 break;
896 case PORT_C:
897 bit = SDE_PORTC_HOTPLUG_CPT;
898 break;
899 case PORT_D:
900 bit = SDE_PORTD_HOTPLUG_CPT;
901 break;
902 default:
903 return true;
904 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000905 }
906
907 return I915_READ(SDEISR) & bit;
908}
909
Jesse Barnesb24e7172011-01-04 15:09:30 -0800910static const char *state_string(bool enabled)
911{
912 return enabled ? "on" : "off";
913}
914
915/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200916void assert_pll(struct drm_i915_private *dev_priv,
917 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800918{
919 int reg;
920 u32 val;
921 bool cur_state;
922
923 reg = DPLL(pipe);
924 val = I915_READ(reg);
925 cur_state = !!(val & DPLL_VCO_ENABLE);
926 WARN(cur_state != state,
927 "PLL state assertion failure (expected %s, current %s)\n",
928 state_string(state), state_string(cur_state));
929}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800930
Jani Nikula23538ef2013-08-27 15:12:22 +0300931/* XXX: the dsi pll is shared between MIPI DSI ports */
932static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
933{
934 u32 val;
935 bool cur_state;
936
937 mutex_lock(&dev_priv->dpio_lock);
938 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
939 mutex_unlock(&dev_priv->dpio_lock);
940
941 cur_state = val & DSI_PLL_VCO_EN;
942 WARN(cur_state != state,
943 "DSI PLL state assertion failure (expected %s, current %s)\n",
944 state_string(state), state_string(cur_state));
945}
946#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
947#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
948
Daniel Vetter55607e82013-06-16 21:42:39 +0200949struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200950intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800951{
Daniel Vettere2b78262013-06-07 23:10:03 +0200952 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
953
Daniel Vettera43f6e02013-06-07 23:10:32 +0200954 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200955 return NULL;
956
Daniel Vettera43f6e02013-06-07 23:10:32 +0200957 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200958}
959
Jesse Barnesb24e7172011-01-04 15:09:30 -0800960/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200961void assert_shared_dpll(struct drm_i915_private *dev_priv,
962 struct intel_shared_dpll *pll,
963 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800964{
Jesse Barnes040484a2011-01-03 12:14:26 -0800965 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200966 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800967
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300968 if (HAS_PCH_LPT(dev_priv->dev)) {
969 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
970 return;
971 }
972
Chris Wilson92b27b02012-05-20 18:10:50 +0100973 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200974 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100975 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100976
Daniel Vetter53589012013-06-05 13:34:16 +0200977 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100978 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200979 "%s assertion failure (expected %s, current %s)\n",
980 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800981}
Jesse Barnes040484a2011-01-03 12:14:26 -0800982
983static void assert_fdi_tx(struct drm_i915_private *dev_priv,
984 enum pipe pipe, bool state)
985{
986 int reg;
987 u32 val;
988 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200989 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
990 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800991
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200992 if (HAS_DDI(dev_priv->dev)) {
993 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200994 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300995 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200996 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300997 } else {
998 reg = FDI_TX_CTL(pipe);
999 val = I915_READ(reg);
1000 cur_state = !!(val & FDI_TX_ENABLE);
1001 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001002 WARN(cur_state != state,
1003 "FDI TX state assertion failure (expected %s, current %s)\n",
1004 state_string(state), state_string(cur_state));
1005}
1006#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1007#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1008
1009static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1010 enum pipe pipe, bool state)
1011{
1012 int reg;
1013 u32 val;
1014 bool cur_state;
1015
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001016 reg = FDI_RX_CTL(pipe);
1017 val = I915_READ(reg);
1018 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001019 WARN(cur_state != state,
1020 "FDI RX state assertion failure (expected %s, current %s)\n",
1021 state_string(state), state_string(cur_state));
1022}
1023#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1024#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1025
1026static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1027 enum pipe pipe)
1028{
1029 int reg;
1030 u32 val;
1031
1032 /* ILK FDI PLL is always enabled */
1033 if (dev_priv->info->gen == 5)
1034 return;
1035
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001036 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001037 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001038 return;
1039
Jesse Barnes040484a2011-01-03 12:14:26 -08001040 reg = FDI_TX_CTL(pipe);
1041 val = I915_READ(reg);
1042 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1043}
1044
Daniel Vetter55607e82013-06-16 21:42:39 +02001045void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1046 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001047{
1048 int reg;
1049 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001050 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001051
1052 reg = FDI_RX_CTL(pipe);
1053 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001054 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1055 WARN(cur_state != state,
1056 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1057 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001058}
1059
Jesse Barnesea0760c2011-01-04 15:09:32 -08001060static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1061 enum pipe pipe)
1062{
1063 int pp_reg, lvds_reg;
1064 u32 val;
1065 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001066 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001067
1068 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1069 pp_reg = PCH_PP_CONTROL;
1070 lvds_reg = PCH_LVDS;
1071 } else {
1072 pp_reg = PP_CONTROL;
1073 lvds_reg = LVDS;
1074 }
1075
1076 val = I915_READ(pp_reg);
1077 if (!(val & PANEL_POWER_ON) ||
1078 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1079 locked = false;
1080
1081 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1082 panel_pipe = PIPE_B;
1083
1084 WARN(panel_pipe == pipe && locked,
1085 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001086 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001087}
1088
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001089static void assert_cursor(struct drm_i915_private *dev_priv,
1090 enum pipe pipe, bool state)
1091{
1092 struct drm_device *dev = dev_priv->dev;
1093 bool cur_state;
1094
1095 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1096 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1097 else if (IS_845G(dev) || IS_I865G(dev))
1098 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1099 else
1100 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1101
1102 WARN(cur_state != state,
1103 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1104 pipe_name(pipe), state_string(state), state_string(cur_state));
1105}
1106#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1107#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1108
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001109void assert_pipe(struct drm_i915_private *dev_priv,
1110 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001111{
1112 int reg;
1113 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001114 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001115 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1116 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001117
Daniel Vetter8e636782012-01-22 01:36:48 +01001118 /* if we need the pipe A quirk it must be always on */
1119 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1120 state = true;
1121
Paulo Zanonib97186f2013-05-03 12:15:36 -03001122 if (!intel_display_power_enabled(dev_priv->dev,
1123 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001124 cur_state = false;
1125 } else {
1126 reg = PIPECONF(cpu_transcoder);
1127 val = I915_READ(reg);
1128 cur_state = !!(val & PIPECONF_ENABLE);
1129 }
1130
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001131 WARN(cur_state != state,
1132 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001133 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001134}
1135
Chris Wilson931872f2012-01-16 23:01:13 +00001136static void assert_plane(struct drm_i915_private *dev_priv,
1137 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001138{
1139 int reg;
1140 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001141 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001142
1143 reg = DSPCNTR(plane);
1144 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001145 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1146 WARN(cur_state != state,
1147 "plane %c assertion failure (expected %s, current %s)\n",
1148 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001149}
1150
Chris Wilson931872f2012-01-16 23:01:13 +00001151#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1152#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1153
Jesse Barnesb24e7172011-01-04 15:09:30 -08001154static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1155 enum pipe pipe)
1156{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001157 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001158 int reg, i;
1159 u32 val;
1160 int cur_pipe;
1161
Ville Syrjälä653e1022013-06-04 13:49:05 +03001162 /* Primary planes are fixed to pipes on gen4+ */
1163 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001164 reg = DSPCNTR(pipe);
1165 val = I915_READ(reg);
1166 WARN((val & DISPLAY_PLANE_ENABLE),
1167 "plane %c assertion failure, should be disabled but not\n",
1168 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001169 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001170 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001171
Jesse Barnesb24e7172011-01-04 15:09:30 -08001172 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001173 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001174 reg = DSPCNTR(i);
1175 val = I915_READ(reg);
1176 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1177 DISPPLANE_SEL_PIPE_SHIFT;
1178 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001179 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1180 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001181 }
1182}
1183
Jesse Barnes19332d72013-03-28 09:55:38 -07001184static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1185 enum pipe pipe)
1186{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001187 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001188 int reg, i;
1189 u32 val;
1190
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001191 if (IS_VALLEYVIEW(dev)) {
1192 for (i = 0; i < dev_priv->num_plane; i++) {
1193 reg = SPCNTR(pipe, i);
1194 val = I915_READ(reg);
1195 WARN((val & SP_ENABLE),
1196 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1197 sprite_name(pipe, i), pipe_name(pipe));
1198 }
1199 } else if (INTEL_INFO(dev)->gen >= 7) {
1200 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001201 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001202 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001203 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001204 plane_name(pipe), pipe_name(pipe));
1205 } else if (INTEL_INFO(dev)->gen >= 5) {
1206 reg = DVSCNTR(pipe);
1207 val = I915_READ(reg);
1208 WARN((val & DVS_ENABLE),
1209 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1210 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001211 }
1212}
1213
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001214static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001215{
1216 u32 val;
1217 bool enabled;
1218
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001219 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001220
Jesse Barnes92f25842011-01-04 15:09:34 -08001221 val = I915_READ(PCH_DREF_CONTROL);
1222 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1223 DREF_SUPERSPREAD_SOURCE_MASK));
1224 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1225}
1226
Daniel Vetterab9412b2013-05-03 11:49:46 +02001227static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1228 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001229{
1230 int reg;
1231 u32 val;
1232 bool enabled;
1233
Daniel Vetterab9412b2013-05-03 11:49:46 +02001234 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001235 val = I915_READ(reg);
1236 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001237 WARN(enabled,
1238 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1239 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001240}
1241
Keith Packard4e634382011-08-06 10:39:45 -07001242static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1243 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001244{
1245 if ((val & DP_PORT_EN) == 0)
1246 return false;
1247
1248 if (HAS_PCH_CPT(dev_priv->dev)) {
1249 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1250 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1251 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1252 return false;
1253 } else {
1254 if ((val & DP_PIPE_MASK) != (pipe << 30))
1255 return false;
1256 }
1257 return true;
1258}
1259
Keith Packard1519b992011-08-06 10:35:34 -07001260static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1261 enum pipe pipe, u32 val)
1262{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001263 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001264 return false;
1265
1266 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001267 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001268 return false;
1269 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001270 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001271 return false;
1272 }
1273 return true;
1274}
1275
1276static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1277 enum pipe pipe, u32 val)
1278{
1279 if ((val & LVDS_PORT_EN) == 0)
1280 return false;
1281
1282 if (HAS_PCH_CPT(dev_priv->dev)) {
1283 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1284 return false;
1285 } else {
1286 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1287 return false;
1288 }
1289 return true;
1290}
1291
1292static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1293 enum pipe pipe, u32 val)
1294{
1295 if ((val & ADPA_DAC_ENABLE) == 0)
1296 return false;
1297 if (HAS_PCH_CPT(dev_priv->dev)) {
1298 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1299 return false;
1300 } else {
1301 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1302 return false;
1303 }
1304 return true;
1305}
1306
Jesse Barnes291906f2011-02-02 12:28:03 -08001307static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001308 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001309{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001310 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001311 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001312 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001313 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001314
Daniel Vetter75c5da22012-09-10 21:58:29 +02001315 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1316 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001317 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001318}
1319
1320static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1321 enum pipe pipe, int reg)
1322{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001323 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001324 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001325 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001326 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001327
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001328 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001329 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001330 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001331}
1332
1333static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1334 enum pipe pipe)
1335{
1336 int reg;
1337 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001338
Keith Packardf0575e92011-07-25 22:12:43 -07001339 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1340 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1341 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001342
1343 reg = PCH_ADPA;
1344 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001345 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001346 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001347 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001348
1349 reg = PCH_LVDS;
1350 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001351 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001352 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001353 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001354
Paulo Zanonie2debe92013-02-18 19:00:27 -03001355 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1356 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1357 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001358}
1359
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001360static void intel_init_dpio(struct drm_device *dev)
1361{
1362 struct drm_i915_private *dev_priv = dev->dev_private;
1363
1364 if (!IS_VALLEYVIEW(dev))
1365 return;
1366
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001367 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001368}
1369
1370static void intel_reset_dpio(struct drm_device *dev)
1371{
1372 struct drm_i915_private *dev_priv = dev->dev_private;
1373
1374 if (!IS_VALLEYVIEW(dev))
1375 return;
1376
Imre Deake5cbfbf2014-01-09 17:08:16 +02001377 /*
1378 * Enable the CRI clock source so we can get at the display and the
1379 * reference clock for VGA hotplug / manual detection.
1380 */
Imre Deak404faab2014-01-09 17:08:15 +02001381 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
Imre Deake5cbfbf2014-01-09 17:08:16 +02001382 DPLL_REFA_CLK_ENABLE_VLV |
Imre Deak404faab2014-01-09 17:08:15 +02001383 DPLL_INTEGRATED_CRI_CLK_VLV);
1384
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001385 /*
1386 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1387 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1388 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1389 * b. The other bits such as sfr settings / modesel may all be set
1390 * to 0.
1391 *
1392 * This should only be done on init and resume from S3 with both
1393 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1394 */
1395 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1396}
1397
Daniel Vetter426115c2013-07-11 22:13:42 +02001398static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001399{
Daniel Vetter426115c2013-07-11 22:13:42 +02001400 struct drm_device *dev = crtc->base.dev;
1401 struct drm_i915_private *dev_priv = dev->dev_private;
1402 int reg = DPLL(crtc->pipe);
1403 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001404
Daniel Vetter426115c2013-07-11 22:13:42 +02001405 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001406
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001407 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001408 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1409
1410 /* PLL is protected by panel, make sure we can write it */
1411 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001412 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001413
Daniel Vetter426115c2013-07-11 22:13:42 +02001414 I915_WRITE(reg, dpll);
1415 POSTING_READ(reg);
1416 udelay(150);
1417
1418 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1419 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1420
1421 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1422 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001423
1424 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001425 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001426 POSTING_READ(reg);
1427 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001428 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001429 POSTING_READ(reg);
1430 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001431 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001432 POSTING_READ(reg);
1433 udelay(150); /* wait for warmup */
1434}
1435
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001436static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001437{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001438 struct drm_device *dev = crtc->base.dev;
1439 struct drm_i915_private *dev_priv = dev->dev_private;
1440 int reg = DPLL(crtc->pipe);
1441 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001442
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001443 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001444
1445 /* No really, not for ILK+ */
1446 BUG_ON(dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001447
1448 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001449 if (IS_MOBILE(dev) && !IS_I830(dev))
1450 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001451
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001452 I915_WRITE(reg, dpll);
1453
1454 /* Wait for the clocks to stabilize. */
1455 POSTING_READ(reg);
1456 udelay(150);
1457
1458 if (INTEL_INFO(dev)->gen >= 4) {
1459 I915_WRITE(DPLL_MD(crtc->pipe),
1460 crtc->config.dpll_hw_state.dpll_md);
1461 } else {
1462 /* The pixel multiplier can only be updated once the
1463 * DPLL is enabled and the clocks are stable.
1464 *
1465 * So write it again.
1466 */
1467 I915_WRITE(reg, dpll);
1468 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001469
1470 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001471 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001472 POSTING_READ(reg);
1473 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001474 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001475 POSTING_READ(reg);
1476 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001477 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001478 POSTING_READ(reg);
1479 udelay(150); /* wait for warmup */
1480}
1481
1482/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001483 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001484 * @dev_priv: i915 private structure
1485 * @pipe: pipe PLL to disable
1486 *
1487 * Disable the PLL for @pipe, making sure the pipe is off first.
1488 *
1489 * Note! This is for pre-ILK only.
1490 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001491static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001492{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001493 /* Don't disable pipe A or pipe A PLLs if needed */
1494 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1495 return;
1496
1497 /* Make sure the pipe isn't still relying on us */
1498 assert_pipe_disabled(dev_priv, pipe);
1499
Daniel Vetter50b44a42013-06-05 13:34:33 +02001500 I915_WRITE(DPLL(pipe), 0);
1501 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001502}
1503
Jesse Barnesf6071162013-10-01 10:41:38 -07001504static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1505{
1506 u32 val = 0;
1507
1508 /* Make sure the pipe isn't still relying on us */
1509 assert_pipe_disabled(dev_priv, pipe);
1510
Imre Deake5cbfbf2014-01-09 17:08:16 +02001511 /*
1512 * Leave integrated clock source and reference clock enabled for pipe B.
1513 * The latter is needed for VGA hotplug / manual detection.
1514 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001515 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001516 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001517 I915_WRITE(DPLL(pipe), val);
1518 POSTING_READ(DPLL(pipe));
1519}
1520
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001521void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1522 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001523{
1524 u32 port_mask;
1525
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001526 switch (dport->port) {
1527 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001528 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001529 break;
1530 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001531 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001532 break;
1533 default:
1534 BUG();
1535 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001536
1537 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1538 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Ville Syrjäläbe46ffd2013-11-29 13:21:49 +02001539 port_name(dport->port), I915_READ(DPLL(0)));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001540}
1541
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001542/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001543 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001544 * @dev_priv: i915 private structure
1545 * @pipe: pipe PLL to enable
1546 *
1547 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1548 * drives the transcoder clock.
1549 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001550static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001551{
Daniel Vettere2b78262013-06-07 23:10:03 +02001552 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1553 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001554
Chris Wilson48da64a2012-05-13 20:16:12 +01001555 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001556 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001557 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001558 return;
1559
1560 if (WARN_ON(pll->refcount == 0))
1561 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001562
Daniel Vetter46edb022013-06-05 13:34:12 +02001563 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1564 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001565 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001566
Daniel Vettercdbd2312013-06-05 13:34:03 +02001567 if (pll->active++) {
1568 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001569 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001570 return;
1571 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001572 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001573
Daniel Vetter46edb022013-06-05 13:34:12 +02001574 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001575 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001576 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001577}
1578
Daniel Vettere2b78262013-06-07 23:10:03 +02001579static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001580{
Daniel Vettere2b78262013-06-07 23:10:03 +02001581 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1582 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001583
Jesse Barnes92f25842011-01-04 15:09:34 -08001584 /* PCH only available on ILK+ */
1585 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001586 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001587 return;
1588
Chris Wilson48da64a2012-05-13 20:16:12 +01001589 if (WARN_ON(pll->refcount == 0))
1590 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001591
Daniel Vetter46edb022013-06-05 13:34:12 +02001592 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1593 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001594 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001595
Chris Wilson48da64a2012-05-13 20:16:12 +01001596 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001597 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001598 return;
1599 }
1600
Daniel Vettere9d69442013-06-05 13:34:15 +02001601 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001602 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001603 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001604 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001605
Daniel Vetter46edb022013-06-05 13:34:12 +02001606 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001607 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001608 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001609}
1610
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001611static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1612 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001613{
Daniel Vetter23670b322012-11-01 09:15:30 +01001614 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001615 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001616 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001617 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001618
1619 /* PCH only available on ILK+ */
1620 BUG_ON(dev_priv->info->gen < 5);
1621
1622 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001623 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001624 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001625
1626 /* FDI must be feeding us bits for PCH ports */
1627 assert_fdi_tx_enabled(dev_priv, pipe);
1628 assert_fdi_rx_enabled(dev_priv, pipe);
1629
Daniel Vetter23670b322012-11-01 09:15:30 +01001630 if (HAS_PCH_CPT(dev)) {
1631 /* Workaround: Set the timing override bit before enabling the
1632 * pch transcoder. */
1633 reg = TRANS_CHICKEN2(pipe);
1634 val = I915_READ(reg);
1635 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1636 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001637 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001638
Daniel Vetterab9412b2013-05-03 11:49:46 +02001639 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001640 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001641 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001642
1643 if (HAS_PCH_IBX(dev_priv->dev)) {
1644 /*
1645 * make the BPC in transcoder be consistent with
1646 * that in pipeconf reg.
1647 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001648 val &= ~PIPECONF_BPC_MASK;
1649 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001650 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001651
1652 val &= ~TRANS_INTERLACE_MASK;
1653 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001654 if (HAS_PCH_IBX(dev_priv->dev) &&
1655 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1656 val |= TRANS_LEGACY_INTERLACED_ILK;
1657 else
1658 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001659 else
1660 val |= TRANS_PROGRESSIVE;
1661
Jesse Barnes040484a2011-01-03 12:14:26 -08001662 I915_WRITE(reg, val | TRANS_ENABLE);
1663 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001664 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001665}
1666
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001667static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001668 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001669{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001670 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001671
1672 /* PCH only available on ILK+ */
1673 BUG_ON(dev_priv->info->gen < 5);
1674
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001675 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001676 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001677 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001678
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001679 /* Workaround: set timing override bit. */
1680 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001681 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001682 I915_WRITE(_TRANSA_CHICKEN2, val);
1683
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001684 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001685 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001686
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001687 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1688 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001689 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001690 else
1691 val |= TRANS_PROGRESSIVE;
1692
Daniel Vetterab9412b2013-05-03 11:49:46 +02001693 I915_WRITE(LPT_TRANSCONF, val);
1694 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001695 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001696}
1697
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001698static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1699 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001700{
Daniel Vetter23670b322012-11-01 09:15:30 +01001701 struct drm_device *dev = dev_priv->dev;
1702 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001703
1704 /* FDI relies on the transcoder */
1705 assert_fdi_tx_disabled(dev_priv, pipe);
1706 assert_fdi_rx_disabled(dev_priv, pipe);
1707
Jesse Barnes291906f2011-02-02 12:28:03 -08001708 /* Ports must be off as well */
1709 assert_pch_ports_disabled(dev_priv, pipe);
1710
Daniel Vetterab9412b2013-05-03 11:49:46 +02001711 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001712 val = I915_READ(reg);
1713 val &= ~TRANS_ENABLE;
1714 I915_WRITE(reg, val);
1715 /* wait for PCH transcoder off, transcoder state */
1716 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001717 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001718
1719 if (!HAS_PCH_IBX(dev)) {
1720 /* Workaround: Clear the timing override chicken bit again. */
1721 reg = TRANS_CHICKEN2(pipe);
1722 val = I915_READ(reg);
1723 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1724 I915_WRITE(reg, val);
1725 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001726}
1727
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001728static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001729{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001730 u32 val;
1731
Daniel Vetterab9412b2013-05-03 11:49:46 +02001732 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001733 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001734 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001735 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001736 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001737 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001738
1739 /* Workaround: clear timing override bit. */
1740 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001741 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001742 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001743}
1744
1745/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001746 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001747 * @dev_priv: i915 private structure
1748 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001749 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001750 *
1751 * Enable @pipe, making sure that various hardware specific requirements
1752 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1753 *
1754 * @pipe should be %PIPE_A or %PIPE_B.
1755 *
1756 * Will wait until the pipe is actually running (i.e. first vblank) before
1757 * returning.
1758 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001759static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03001760 bool pch_port, bool dsi)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001761{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001762 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1763 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001764 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001765 int reg;
1766 u32 val;
1767
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001768 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001769 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001770 assert_sprites_disabled(dev_priv, pipe);
1771
Paulo Zanoni681e5812012-12-06 11:12:38 -02001772 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001773 pch_transcoder = TRANSCODER_A;
1774 else
1775 pch_transcoder = pipe;
1776
Jesse Barnesb24e7172011-01-04 15:09:30 -08001777 /*
1778 * A pipe without a PLL won't actually be able to drive bits from
1779 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1780 * need the check.
1781 */
1782 if (!HAS_PCH_SPLIT(dev_priv->dev))
Jani Nikula23538ef2013-08-27 15:12:22 +03001783 if (dsi)
1784 assert_dsi_pll_enabled(dev_priv);
1785 else
1786 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001787 else {
1788 if (pch_port) {
1789 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001790 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001791 assert_fdi_tx_pll_enabled(dev_priv,
1792 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001793 }
1794 /* FIXME: assert CPU port conditions for SNB+ */
1795 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001796
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001797 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001798 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001799 if (val & PIPECONF_ENABLE)
1800 return;
1801
1802 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001803 intel_wait_for_vblank(dev_priv->dev, pipe);
1804}
1805
1806/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001807 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001808 * @dev_priv: i915 private structure
1809 * @pipe: pipe to disable
1810 *
1811 * Disable @pipe, making sure that various hardware specific requirements
1812 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1813 *
1814 * @pipe should be %PIPE_A or %PIPE_B.
1815 *
1816 * Will wait until the pipe has shut down before returning.
1817 */
1818static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1819 enum pipe pipe)
1820{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001821 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1822 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001823 int reg;
1824 u32 val;
1825
1826 /*
1827 * Make sure planes won't keep trying to pump pixels to us,
1828 * or we might hang the display.
1829 */
1830 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001831 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001832 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001833
1834 /* Don't disable pipe A or pipe A PLLs if needed */
1835 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1836 return;
1837
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001838 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001839 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001840 if ((val & PIPECONF_ENABLE) == 0)
1841 return;
1842
1843 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001844 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1845}
1846
Keith Packardd74362c2011-07-28 14:47:14 -07001847/*
1848 * Plane regs are double buffered, going from enabled->disabled needs a
1849 * trigger in order to latch. The display address reg provides this.
1850 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001851void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1852 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07001853{
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001854 u32 reg = dev_priv->info->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1855
1856 I915_WRITE(reg, I915_READ(reg));
1857 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07001858}
1859
Jesse Barnesb24e7172011-01-04 15:09:30 -08001860/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001861 * intel_enable_primary_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001862 * @dev_priv: i915 private structure
1863 * @plane: plane to enable
1864 * @pipe: pipe being fed
1865 *
1866 * Enable @plane on @pipe, making sure that @pipe is running first.
1867 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001868static void intel_enable_primary_plane(struct drm_i915_private *dev_priv,
1869 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001870{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001871 struct intel_crtc *intel_crtc =
1872 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001873 int reg;
1874 u32 val;
1875
1876 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1877 assert_pipe_enabled(dev_priv, pipe);
1878
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001879 WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001880
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001881 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001882
Jesse Barnesb24e7172011-01-04 15:09:30 -08001883 reg = DSPCNTR(plane);
1884 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001885 if (val & DISPLAY_PLANE_ENABLE)
1886 return;
1887
1888 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001889 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001890 intel_wait_for_vblank(dev_priv->dev, pipe);
1891}
1892
Jesse Barnesb24e7172011-01-04 15:09:30 -08001893/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001894 * intel_disable_primary_plane - disable the primary plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08001895 * @dev_priv: i915 private structure
1896 * @plane: plane to disable
1897 * @pipe: pipe consuming the data
1898 *
1899 * Disable @plane; should be an independent operation.
1900 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001901static void intel_disable_primary_plane(struct drm_i915_private *dev_priv,
1902 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001903{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001904 struct intel_crtc *intel_crtc =
1905 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001906 int reg;
1907 u32 val;
1908
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001909 WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001910
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001911 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001912
Jesse Barnesb24e7172011-01-04 15:09:30 -08001913 reg = DSPCNTR(plane);
1914 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001915 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1916 return;
1917
1918 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001919 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001920 intel_wait_for_vblank(dev_priv->dev, pipe);
1921}
1922
Chris Wilson693db182013-03-05 14:52:39 +00001923static bool need_vtd_wa(struct drm_device *dev)
1924{
1925#ifdef CONFIG_INTEL_IOMMU
1926 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1927 return true;
1928#endif
1929 return false;
1930}
1931
Chris Wilson127bd2a2010-07-23 23:32:05 +01001932int
Chris Wilson48b956c2010-09-14 12:50:34 +01001933intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001934 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001935 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001936{
Chris Wilsonce453d82011-02-21 14:43:56 +00001937 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001938 u32 alignment;
1939 int ret;
1940
Chris Wilson05394f32010-11-08 19:18:58 +00001941 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001942 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001943 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1944 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001945 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001946 alignment = 4 * 1024;
1947 else
1948 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001949 break;
1950 case I915_TILING_X:
1951 /* pin() will align the object as required by fence */
1952 alignment = 0;
1953 break;
1954 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02001955 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001956 return -EINVAL;
1957 default:
1958 BUG();
1959 }
1960
Chris Wilson693db182013-03-05 14:52:39 +00001961 /* Note that the w/a also requires 64 PTE of padding following the
1962 * bo. We currently fill all unused PTE with the shadow page and so
1963 * we should always have valid PTE following the scanout preventing
1964 * the VT-d warning.
1965 */
1966 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1967 alignment = 256 * 1024;
1968
Chris Wilsonce453d82011-02-21 14:43:56 +00001969 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001970 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001971 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001972 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001973
1974 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1975 * fence, whereas 965+ only requires a fence if using
1976 * framebuffer compression. For simplicity, we always install
1977 * a fence as the cost is not that onerous.
1978 */
Chris Wilson06d98132012-04-17 15:31:24 +01001979 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001980 if (ret)
1981 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001982
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001983 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001984
Chris Wilsonce453d82011-02-21 14:43:56 +00001985 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001986 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001987
1988err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01001989 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001990err_interruptible:
1991 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001992 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001993}
1994
Chris Wilson1690e1e2011-12-14 13:57:08 +01001995void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1996{
1997 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01001998 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01001999}
2000
Daniel Vetterc2c75132012-07-05 12:17:30 +02002001/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2002 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002003unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2004 unsigned int tiling_mode,
2005 unsigned int cpp,
2006 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002007{
Chris Wilsonbc752862013-02-21 20:04:31 +00002008 if (tiling_mode != I915_TILING_NONE) {
2009 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002010
Chris Wilsonbc752862013-02-21 20:04:31 +00002011 tile_rows = *y / 8;
2012 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002013
Chris Wilsonbc752862013-02-21 20:04:31 +00002014 tiles = *x / (512/cpp);
2015 *x %= 512/cpp;
2016
2017 return tile_rows * pitch * 8 + tiles * 4096;
2018 } else {
2019 unsigned int offset;
2020
2021 offset = *y * pitch + *x * cpp;
2022 *y = 0;
2023 *x = (offset & 4095) / cpp;
2024 return offset & -4096;
2025 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002026}
2027
Jesse Barnes17638cd2011-06-24 12:19:23 -07002028static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2029 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002030{
2031 struct drm_device *dev = crtc->dev;
2032 struct drm_i915_private *dev_priv = dev->dev_private;
2033 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2034 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002035 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002036 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002037 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002038 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002039 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002040
2041 switch (plane) {
2042 case 0:
2043 case 1:
2044 break;
2045 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002046 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07002047 return -EINVAL;
2048 }
2049
2050 intel_fb = to_intel_framebuffer(fb);
2051 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002052
Chris Wilson5eddb702010-09-11 13:48:45 +01002053 reg = DSPCNTR(plane);
2054 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002055 /* Mask out pixel format bits in case we change it */
2056 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002057 switch (fb->pixel_format) {
2058 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002059 dspcntr |= DISPPLANE_8BPP;
2060 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002061 case DRM_FORMAT_XRGB1555:
2062 case DRM_FORMAT_ARGB1555:
2063 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002064 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002065 case DRM_FORMAT_RGB565:
2066 dspcntr |= DISPPLANE_BGRX565;
2067 break;
2068 case DRM_FORMAT_XRGB8888:
2069 case DRM_FORMAT_ARGB8888:
2070 dspcntr |= DISPPLANE_BGRX888;
2071 break;
2072 case DRM_FORMAT_XBGR8888:
2073 case DRM_FORMAT_ABGR8888:
2074 dspcntr |= DISPPLANE_RGBX888;
2075 break;
2076 case DRM_FORMAT_XRGB2101010:
2077 case DRM_FORMAT_ARGB2101010:
2078 dspcntr |= DISPPLANE_BGRX101010;
2079 break;
2080 case DRM_FORMAT_XBGR2101010:
2081 case DRM_FORMAT_ABGR2101010:
2082 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002083 break;
2084 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002085 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002086 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002087
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002088 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002089 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002090 dspcntr |= DISPPLANE_TILED;
2091 else
2092 dspcntr &= ~DISPPLANE_TILED;
2093 }
2094
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002095 if (IS_G4X(dev))
2096 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2097
Chris Wilson5eddb702010-09-11 13:48:45 +01002098 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002099
Daniel Vettere506a0c2012-07-05 12:17:29 +02002100 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002101
Daniel Vetterc2c75132012-07-05 12:17:30 +02002102 if (INTEL_INFO(dev)->gen >= 4) {
2103 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002104 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2105 fb->bits_per_pixel / 8,
2106 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002107 linear_offset -= intel_crtc->dspaddr_offset;
2108 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002109 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002110 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002111
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002112 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2113 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2114 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002115 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002116 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002117 I915_WRITE(DSPSURF(plane),
2118 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002119 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002120 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002121 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002122 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002123 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002124
Jesse Barnes17638cd2011-06-24 12:19:23 -07002125 return 0;
2126}
2127
2128static int ironlake_update_plane(struct drm_crtc *crtc,
2129 struct drm_framebuffer *fb, int x, int y)
2130{
2131 struct drm_device *dev = crtc->dev;
2132 struct drm_i915_private *dev_priv = dev->dev_private;
2133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2134 struct intel_framebuffer *intel_fb;
2135 struct drm_i915_gem_object *obj;
2136 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002137 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002138 u32 dspcntr;
2139 u32 reg;
2140
2141 switch (plane) {
2142 case 0:
2143 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002144 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002145 break;
2146 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002147 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002148 return -EINVAL;
2149 }
2150
2151 intel_fb = to_intel_framebuffer(fb);
2152 obj = intel_fb->obj;
2153
2154 reg = DSPCNTR(plane);
2155 dspcntr = I915_READ(reg);
2156 /* Mask out pixel format bits in case we change it */
2157 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002158 switch (fb->pixel_format) {
2159 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002160 dspcntr |= DISPPLANE_8BPP;
2161 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002162 case DRM_FORMAT_RGB565:
2163 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002164 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002165 case DRM_FORMAT_XRGB8888:
2166 case DRM_FORMAT_ARGB8888:
2167 dspcntr |= DISPPLANE_BGRX888;
2168 break;
2169 case DRM_FORMAT_XBGR8888:
2170 case DRM_FORMAT_ABGR8888:
2171 dspcntr |= DISPPLANE_RGBX888;
2172 break;
2173 case DRM_FORMAT_XRGB2101010:
2174 case DRM_FORMAT_ARGB2101010:
2175 dspcntr |= DISPPLANE_BGRX101010;
2176 break;
2177 case DRM_FORMAT_XBGR2101010:
2178 case DRM_FORMAT_ABGR2101010:
2179 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002180 break;
2181 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002182 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002183 }
2184
2185 if (obj->tiling_mode != I915_TILING_NONE)
2186 dspcntr |= DISPPLANE_TILED;
2187 else
2188 dspcntr &= ~DISPPLANE_TILED;
2189
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002190 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002191 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2192 else
2193 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002194
2195 I915_WRITE(reg, dspcntr);
2196
Daniel Vettere506a0c2012-07-05 12:17:29 +02002197 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002198 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002199 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2200 fb->bits_per_pixel / 8,
2201 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002202 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002203
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002204 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2205 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2206 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002207 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002208 I915_WRITE(DSPSURF(plane),
2209 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002210 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002211 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2212 } else {
2213 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2214 I915_WRITE(DSPLINOFF(plane), linear_offset);
2215 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002216 POSTING_READ(reg);
2217
2218 return 0;
2219}
2220
2221/* Assume fb object is pinned & idle & fenced and just update base pointers */
2222static int
2223intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2224 int x, int y, enum mode_set_atomic state)
2225{
2226 struct drm_device *dev = crtc->dev;
2227 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002228
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002229 if (dev_priv->display.disable_fbc)
2230 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002231 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002232
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002233 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002234}
2235
Ville Syrjälä96a02912013-02-18 19:08:49 +02002236void intel_display_handle_reset(struct drm_device *dev)
2237{
2238 struct drm_i915_private *dev_priv = dev->dev_private;
2239 struct drm_crtc *crtc;
2240
2241 /*
2242 * Flips in the rings have been nuked by the reset,
2243 * so complete all pending flips so that user space
2244 * will get its events and not get stuck.
2245 *
2246 * Also update the base address of all primary
2247 * planes to the the last fb to make sure we're
2248 * showing the correct fb after a reset.
2249 *
2250 * Need to make two loops over the crtcs so that we
2251 * don't try to grab a crtc mutex before the
2252 * pending_flip_queue really got woken up.
2253 */
2254
2255 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2256 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2257 enum plane plane = intel_crtc->plane;
2258
2259 intel_prepare_page_flip(dev, plane);
2260 intel_finish_page_flip_plane(dev, plane);
2261 }
2262
2263 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2264 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2265
2266 mutex_lock(&crtc->mutex);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002267 /*
2268 * FIXME: Once we have proper support for primary planes (and
2269 * disabling them without disabling the entire crtc) allow again
2270 * a NULL crtc->fb.
2271 */
2272 if (intel_crtc->active && crtc->fb)
Ville Syrjälä96a02912013-02-18 19:08:49 +02002273 dev_priv->display.update_plane(crtc, crtc->fb,
2274 crtc->x, crtc->y);
2275 mutex_unlock(&crtc->mutex);
2276 }
2277}
2278
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002279static int
Chris Wilson14667a42012-04-03 17:58:35 +01002280intel_finish_fb(struct drm_framebuffer *old_fb)
2281{
2282 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2283 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2284 bool was_interruptible = dev_priv->mm.interruptible;
2285 int ret;
2286
Chris Wilson14667a42012-04-03 17:58:35 +01002287 /* Big Hammer, we also need to ensure that any pending
2288 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2289 * current scanout is retired before unpinning the old
2290 * framebuffer.
2291 *
2292 * This should only fail upon a hung GPU, in which case we
2293 * can safely continue.
2294 */
2295 dev_priv->mm.interruptible = false;
2296 ret = i915_gem_object_finish_gpu(obj);
2297 dev_priv->mm.interruptible = was_interruptible;
2298
2299 return ret;
2300}
2301
Ville Syrjälä198598d2012-10-31 17:50:24 +02002302static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2303{
2304 struct drm_device *dev = crtc->dev;
2305 struct drm_i915_master_private *master_priv;
2306 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2307
2308 if (!dev->primary->master)
2309 return;
2310
2311 master_priv = dev->primary->master->driver_priv;
2312 if (!master_priv->sarea_priv)
2313 return;
2314
2315 switch (intel_crtc->pipe) {
2316 case 0:
2317 master_priv->sarea_priv->pipeA_x = x;
2318 master_priv->sarea_priv->pipeA_y = y;
2319 break;
2320 case 1:
2321 master_priv->sarea_priv->pipeB_x = x;
2322 master_priv->sarea_priv->pipeB_y = y;
2323 break;
2324 default:
2325 break;
2326 }
2327}
2328
Chris Wilson14667a42012-04-03 17:58:35 +01002329static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002330intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002331 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002332{
2333 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002334 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002336 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002337 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002338
2339 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002340 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002341 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002342 return 0;
2343 }
2344
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002345 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002346 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2347 plane_name(intel_crtc->plane),
2348 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002349 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002350 }
2351
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002352 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002353 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002354 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002355 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002356 if (ret != 0) {
2357 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002358 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002359 return ret;
2360 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002361
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002362 /*
2363 * Update pipe size and adjust fitter if needed: the reason for this is
2364 * that in compute_mode_changes we check the native mode (not the pfit
2365 * mode) to see if we can flip rather than do a full mode set. In the
2366 * fastboot case, we'll flip, but if we don't update the pipesrc and
2367 * pfit state, we'll end up with a big fb scanned out into the wrong
2368 * sized surface.
2369 *
2370 * To fix this properly, we need to hoist the checks up into
2371 * compute_mode_changes (or above), check the actual pfit state and
2372 * whether the platform allows pfit disable with pipe active, and only
2373 * then update the pipesrc and pfit state, even on the flip path.
2374 */
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002375 if (i915_fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002376 const struct drm_display_mode *adjusted_mode =
2377 &intel_crtc->config.adjusted_mode;
2378
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002379 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002380 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2381 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002382 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002383 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2384 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2385 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2386 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2387 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2388 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002389 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2390 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002391 }
2392
Daniel Vetter94352cf2012-07-05 22:51:56 +02002393 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002394 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002395 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002396 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002397 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002398 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002399 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002400
Daniel Vetter94352cf2012-07-05 22:51:56 +02002401 old_fb = crtc->fb;
2402 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002403 crtc->x = x;
2404 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002405
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002406 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002407 if (intel_crtc->active && old_fb != fb)
2408 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002409 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002410 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002411
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002412 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002413 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002414 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002415
Ville Syrjälä198598d2012-10-31 17:50:24 +02002416 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002417
2418 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002419}
2420
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002421static void intel_fdi_normal_train(struct drm_crtc *crtc)
2422{
2423 struct drm_device *dev = crtc->dev;
2424 struct drm_i915_private *dev_priv = dev->dev_private;
2425 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2426 int pipe = intel_crtc->pipe;
2427 u32 reg, temp;
2428
2429 /* enable normal train */
2430 reg = FDI_TX_CTL(pipe);
2431 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002432 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002433 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2434 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002435 } else {
2436 temp &= ~FDI_LINK_TRAIN_NONE;
2437 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002438 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002439 I915_WRITE(reg, temp);
2440
2441 reg = FDI_RX_CTL(pipe);
2442 temp = I915_READ(reg);
2443 if (HAS_PCH_CPT(dev)) {
2444 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2445 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2446 } else {
2447 temp &= ~FDI_LINK_TRAIN_NONE;
2448 temp |= FDI_LINK_TRAIN_NONE;
2449 }
2450 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2451
2452 /* wait one idle pattern time */
2453 POSTING_READ(reg);
2454 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002455
2456 /* IVB wants error correction enabled */
2457 if (IS_IVYBRIDGE(dev))
2458 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2459 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002460}
2461
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002462static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002463{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002464 return crtc->base.enabled && crtc->active &&
2465 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002466}
2467
Daniel Vetter01a415f2012-10-27 15:58:40 +02002468static void ivb_modeset_global_resources(struct drm_device *dev)
2469{
2470 struct drm_i915_private *dev_priv = dev->dev_private;
2471 struct intel_crtc *pipe_B_crtc =
2472 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2473 struct intel_crtc *pipe_C_crtc =
2474 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2475 uint32_t temp;
2476
Daniel Vetter1e833f42013-02-19 22:31:57 +01002477 /*
2478 * When everything is off disable fdi C so that we could enable fdi B
2479 * with all lanes. Note that we don't care about enabled pipes without
2480 * an enabled pch encoder.
2481 */
2482 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2483 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002484 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2485 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2486
2487 temp = I915_READ(SOUTH_CHICKEN1);
2488 temp &= ~FDI_BC_BIFURCATION_SELECT;
2489 DRM_DEBUG_KMS("disabling fdi C rx\n");
2490 I915_WRITE(SOUTH_CHICKEN1, temp);
2491 }
2492}
2493
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002494/* The FDI link training functions for ILK/Ibexpeak. */
2495static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2496{
2497 struct drm_device *dev = crtc->dev;
2498 struct drm_i915_private *dev_priv = dev->dev_private;
2499 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2500 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002501 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002502 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002503
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002504 /* FDI needs bits from pipe & plane first */
2505 assert_pipe_enabled(dev_priv, pipe);
2506 assert_plane_enabled(dev_priv, plane);
2507
Adam Jacksone1a44742010-06-25 15:32:14 -04002508 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2509 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002510 reg = FDI_RX_IMR(pipe);
2511 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002512 temp &= ~FDI_RX_SYMBOL_LOCK;
2513 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002514 I915_WRITE(reg, temp);
2515 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002516 udelay(150);
2517
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002518 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002519 reg = FDI_TX_CTL(pipe);
2520 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002521 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2522 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002523 temp &= ~FDI_LINK_TRAIN_NONE;
2524 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002525 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002526
Chris Wilson5eddb702010-09-11 13:48:45 +01002527 reg = FDI_RX_CTL(pipe);
2528 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002529 temp &= ~FDI_LINK_TRAIN_NONE;
2530 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002531 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2532
2533 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002534 udelay(150);
2535
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002536 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002537 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2538 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2539 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002540
Chris Wilson5eddb702010-09-11 13:48:45 +01002541 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002542 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002543 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002544 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2545
2546 if ((temp & FDI_RX_BIT_LOCK)) {
2547 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002548 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002549 break;
2550 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002551 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002552 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002553 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002554
2555 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002556 reg = FDI_TX_CTL(pipe);
2557 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002558 temp &= ~FDI_LINK_TRAIN_NONE;
2559 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002560 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002561
Chris Wilson5eddb702010-09-11 13:48:45 +01002562 reg = FDI_RX_CTL(pipe);
2563 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002564 temp &= ~FDI_LINK_TRAIN_NONE;
2565 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002566 I915_WRITE(reg, temp);
2567
2568 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002569 udelay(150);
2570
Chris Wilson5eddb702010-09-11 13:48:45 +01002571 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002572 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002573 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002574 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2575
2576 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002577 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002578 DRM_DEBUG_KMS("FDI train 2 done.\n");
2579 break;
2580 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002581 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002582 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002583 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002584
2585 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002586
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002587}
2588
Akshay Joshi0206e352011-08-16 15:34:10 -04002589static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002590 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2591 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2592 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2593 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2594};
2595
2596/* The FDI link training functions for SNB/Cougarpoint. */
2597static void gen6_fdi_link_train(struct drm_crtc *crtc)
2598{
2599 struct drm_device *dev = crtc->dev;
2600 struct drm_i915_private *dev_priv = dev->dev_private;
2601 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2602 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002603 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002604
Adam Jacksone1a44742010-06-25 15:32:14 -04002605 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2606 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002607 reg = FDI_RX_IMR(pipe);
2608 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002609 temp &= ~FDI_RX_SYMBOL_LOCK;
2610 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002611 I915_WRITE(reg, temp);
2612
2613 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002614 udelay(150);
2615
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002616 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002617 reg = FDI_TX_CTL(pipe);
2618 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002619 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2620 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002621 temp &= ~FDI_LINK_TRAIN_NONE;
2622 temp |= FDI_LINK_TRAIN_PATTERN_1;
2623 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2624 /* SNB-B */
2625 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002626 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002627
Daniel Vetterd74cf322012-10-26 10:58:13 +02002628 I915_WRITE(FDI_RX_MISC(pipe),
2629 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2630
Chris Wilson5eddb702010-09-11 13:48:45 +01002631 reg = FDI_RX_CTL(pipe);
2632 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002633 if (HAS_PCH_CPT(dev)) {
2634 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2635 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2636 } else {
2637 temp &= ~FDI_LINK_TRAIN_NONE;
2638 temp |= FDI_LINK_TRAIN_PATTERN_1;
2639 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002640 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2641
2642 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002643 udelay(150);
2644
Akshay Joshi0206e352011-08-16 15:34:10 -04002645 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002646 reg = FDI_TX_CTL(pipe);
2647 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002648 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2649 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002650 I915_WRITE(reg, temp);
2651
2652 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002653 udelay(500);
2654
Sean Paulfa37d392012-03-02 12:53:39 -05002655 for (retry = 0; retry < 5; retry++) {
2656 reg = FDI_RX_IIR(pipe);
2657 temp = I915_READ(reg);
2658 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2659 if (temp & FDI_RX_BIT_LOCK) {
2660 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2661 DRM_DEBUG_KMS("FDI train 1 done.\n");
2662 break;
2663 }
2664 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002665 }
Sean Paulfa37d392012-03-02 12:53:39 -05002666 if (retry < 5)
2667 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002668 }
2669 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002670 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002671
2672 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002673 reg = FDI_TX_CTL(pipe);
2674 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002675 temp &= ~FDI_LINK_TRAIN_NONE;
2676 temp |= FDI_LINK_TRAIN_PATTERN_2;
2677 if (IS_GEN6(dev)) {
2678 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2679 /* SNB-B */
2680 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2681 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002682 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002683
Chris Wilson5eddb702010-09-11 13:48:45 +01002684 reg = FDI_RX_CTL(pipe);
2685 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002686 if (HAS_PCH_CPT(dev)) {
2687 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2688 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2689 } else {
2690 temp &= ~FDI_LINK_TRAIN_NONE;
2691 temp |= FDI_LINK_TRAIN_PATTERN_2;
2692 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002693 I915_WRITE(reg, temp);
2694
2695 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002696 udelay(150);
2697
Akshay Joshi0206e352011-08-16 15:34:10 -04002698 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002699 reg = FDI_TX_CTL(pipe);
2700 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002701 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2702 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002703 I915_WRITE(reg, temp);
2704
2705 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002706 udelay(500);
2707
Sean Paulfa37d392012-03-02 12:53:39 -05002708 for (retry = 0; retry < 5; retry++) {
2709 reg = FDI_RX_IIR(pipe);
2710 temp = I915_READ(reg);
2711 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2712 if (temp & FDI_RX_SYMBOL_LOCK) {
2713 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2714 DRM_DEBUG_KMS("FDI train 2 done.\n");
2715 break;
2716 }
2717 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002718 }
Sean Paulfa37d392012-03-02 12:53:39 -05002719 if (retry < 5)
2720 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002721 }
2722 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002723 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002724
2725 DRM_DEBUG_KMS("FDI train done.\n");
2726}
2727
Jesse Barnes357555c2011-04-28 15:09:55 -07002728/* Manual link training for Ivy Bridge A0 parts */
2729static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2730{
2731 struct drm_device *dev = crtc->dev;
2732 struct drm_i915_private *dev_priv = dev->dev_private;
2733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2734 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002735 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002736
2737 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2738 for train result */
2739 reg = FDI_RX_IMR(pipe);
2740 temp = I915_READ(reg);
2741 temp &= ~FDI_RX_SYMBOL_LOCK;
2742 temp &= ~FDI_RX_BIT_LOCK;
2743 I915_WRITE(reg, temp);
2744
2745 POSTING_READ(reg);
2746 udelay(150);
2747
Daniel Vetter01a415f2012-10-27 15:58:40 +02002748 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2749 I915_READ(FDI_RX_IIR(pipe)));
2750
Jesse Barnes139ccd32013-08-19 11:04:55 -07002751 /* Try each vswing and preemphasis setting twice before moving on */
2752 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2753 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002754 reg = FDI_TX_CTL(pipe);
2755 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002756 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2757 temp &= ~FDI_TX_ENABLE;
2758 I915_WRITE(reg, temp);
2759
2760 reg = FDI_RX_CTL(pipe);
2761 temp = I915_READ(reg);
2762 temp &= ~FDI_LINK_TRAIN_AUTO;
2763 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2764 temp &= ~FDI_RX_ENABLE;
2765 I915_WRITE(reg, temp);
2766
2767 /* enable CPU FDI TX and PCH FDI RX */
2768 reg = FDI_TX_CTL(pipe);
2769 temp = I915_READ(reg);
2770 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2771 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2772 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002773 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002774 temp |= snb_b_fdi_train_param[j/2];
2775 temp |= FDI_COMPOSITE_SYNC;
2776 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2777
2778 I915_WRITE(FDI_RX_MISC(pipe),
2779 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2780
2781 reg = FDI_RX_CTL(pipe);
2782 temp = I915_READ(reg);
2783 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2784 temp |= FDI_COMPOSITE_SYNC;
2785 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2786
2787 POSTING_READ(reg);
2788 udelay(1); /* should be 0.5us */
2789
2790 for (i = 0; i < 4; i++) {
2791 reg = FDI_RX_IIR(pipe);
2792 temp = I915_READ(reg);
2793 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2794
2795 if (temp & FDI_RX_BIT_LOCK ||
2796 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2797 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2798 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2799 i);
2800 break;
2801 }
2802 udelay(1); /* should be 0.5us */
2803 }
2804 if (i == 4) {
2805 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2806 continue;
2807 }
2808
2809 /* Train 2 */
2810 reg = FDI_TX_CTL(pipe);
2811 temp = I915_READ(reg);
2812 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2813 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2814 I915_WRITE(reg, temp);
2815
2816 reg = FDI_RX_CTL(pipe);
2817 temp = I915_READ(reg);
2818 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2819 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002820 I915_WRITE(reg, temp);
2821
2822 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002823 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002824
Jesse Barnes139ccd32013-08-19 11:04:55 -07002825 for (i = 0; i < 4; i++) {
2826 reg = FDI_RX_IIR(pipe);
2827 temp = I915_READ(reg);
2828 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002829
Jesse Barnes139ccd32013-08-19 11:04:55 -07002830 if (temp & FDI_RX_SYMBOL_LOCK ||
2831 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2832 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2833 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2834 i);
2835 goto train_done;
2836 }
2837 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002838 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002839 if (i == 4)
2840 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002841 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002842
Jesse Barnes139ccd32013-08-19 11:04:55 -07002843train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002844 DRM_DEBUG_KMS("FDI train done.\n");
2845}
2846
Daniel Vetter88cefb62012-08-12 19:27:14 +02002847static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002848{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002849 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002850 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002851 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002852 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002853
Jesse Barnesc64e3112010-09-10 11:27:03 -07002854
Jesse Barnes0e23b992010-09-10 11:10:00 -07002855 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002856 reg = FDI_RX_CTL(pipe);
2857 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002858 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2859 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002860 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002861 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2862
2863 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002864 udelay(200);
2865
2866 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002867 temp = I915_READ(reg);
2868 I915_WRITE(reg, temp | FDI_PCDCLK);
2869
2870 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002871 udelay(200);
2872
Paulo Zanoni20749732012-11-23 15:30:38 -02002873 /* Enable CPU FDI TX PLL, always on for Ironlake */
2874 reg = FDI_TX_CTL(pipe);
2875 temp = I915_READ(reg);
2876 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2877 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002878
Paulo Zanoni20749732012-11-23 15:30:38 -02002879 POSTING_READ(reg);
2880 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002881 }
2882}
2883
Daniel Vetter88cefb62012-08-12 19:27:14 +02002884static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2885{
2886 struct drm_device *dev = intel_crtc->base.dev;
2887 struct drm_i915_private *dev_priv = dev->dev_private;
2888 int pipe = intel_crtc->pipe;
2889 u32 reg, temp;
2890
2891 /* Switch from PCDclk to Rawclk */
2892 reg = FDI_RX_CTL(pipe);
2893 temp = I915_READ(reg);
2894 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2895
2896 /* Disable CPU FDI TX PLL */
2897 reg = FDI_TX_CTL(pipe);
2898 temp = I915_READ(reg);
2899 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2900
2901 POSTING_READ(reg);
2902 udelay(100);
2903
2904 reg = FDI_RX_CTL(pipe);
2905 temp = I915_READ(reg);
2906 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2907
2908 /* Wait for the clocks to turn off. */
2909 POSTING_READ(reg);
2910 udelay(100);
2911}
2912
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002913static void ironlake_fdi_disable(struct drm_crtc *crtc)
2914{
2915 struct drm_device *dev = crtc->dev;
2916 struct drm_i915_private *dev_priv = dev->dev_private;
2917 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2918 int pipe = intel_crtc->pipe;
2919 u32 reg, temp;
2920
2921 /* disable CPU FDI tx and PCH FDI rx */
2922 reg = FDI_TX_CTL(pipe);
2923 temp = I915_READ(reg);
2924 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2925 POSTING_READ(reg);
2926
2927 reg = FDI_RX_CTL(pipe);
2928 temp = I915_READ(reg);
2929 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002930 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002931 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2932
2933 POSTING_READ(reg);
2934 udelay(100);
2935
2936 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002937 if (HAS_PCH_IBX(dev)) {
2938 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002939 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002940
2941 /* still set train pattern 1 */
2942 reg = FDI_TX_CTL(pipe);
2943 temp = I915_READ(reg);
2944 temp &= ~FDI_LINK_TRAIN_NONE;
2945 temp |= FDI_LINK_TRAIN_PATTERN_1;
2946 I915_WRITE(reg, temp);
2947
2948 reg = FDI_RX_CTL(pipe);
2949 temp = I915_READ(reg);
2950 if (HAS_PCH_CPT(dev)) {
2951 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2952 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2953 } else {
2954 temp &= ~FDI_LINK_TRAIN_NONE;
2955 temp |= FDI_LINK_TRAIN_PATTERN_1;
2956 }
2957 /* BPC in FDI rx is consistent with that in PIPECONF */
2958 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002959 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002960 I915_WRITE(reg, temp);
2961
2962 POSTING_READ(reg);
2963 udelay(100);
2964}
2965
Chris Wilson5bb61642012-09-27 21:25:58 +01002966static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2967{
2968 struct drm_device *dev = crtc->dev;
2969 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002970 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002971 unsigned long flags;
2972 bool pending;
2973
Ville Syrjälä10d83732013-01-29 18:13:34 +02002974 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2975 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002976 return false;
2977
2978 spin_lock_irqsave(&dev->event_lock, flags);
2979 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2980 spin_unlock_irqrestore(&dev->event_lock, flags);
2981
2982 return pending;
2983}
2984
Chris Wilson5dce5b932014-01-20 10:17:36 +00002985bool intel_has_pending_fb_unpin(struct drm_device *dev)
2986{
2987 struct intel_crtc *crtc;
2988
2989 /* Note that we don't need to be called with mode_config.lock here
2990 * as our list of CRTC objects is static for the lifetime of the
2991 * device and so cannot disappear as we iterate. Similarly, we can
2992 * happily treat the predicates as racy, atomic checks as userspace
2993 * cannot claim and pin a new fb without at least acquring the
2994 * struct_mutex and so serialising with us.
2995 */
2996 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
2997 if (atomic_read(&crtc->unpin_work_count) == 0)
2998 continue;
2999
3000 if (crtc->unpin_work)
3001 intel_wait_for_vblank(dev, crtc->pipe);
3002
3003 return true;
3004 }
3005
3006 return false;
3007}
3008
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003009static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3010{
Chris Wilson0f911282012-04-17 10:05:38 +01003011 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003012 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003013
3014 if (crtc->fb == NULL)
3015 return;
3016
Daniel Vetter2c10d572012-12-20 21:24:07 +01003017 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3018
Chris Wilson5bb61642012-09-27 21:25:58 +01003019 wait_event(dev_priv->pending_flip_queue,
3020 !intel_crtc_has_pending_flip(crtc));
3021
Chris Wilson0f911282012-04-17 10:05:38 +01003022 mutex_lock(&dev->struct_mutex);
3023 intel_finish_fb(crtc->fb);
3024 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003025}
3026
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003027/* Program iCLKIP clock to the desired frequency */
3028static void lpt_program_iclkip(struct drm_crtc *crtc)
3029{
3030 struct drm_device *dev = crtc->dev;
3031 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003032 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003033 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3034 u32 temp;
3035
Daniel Vetter09153002012-12-12 14:06:44 +01003036 mutex_lock(&dev_priv->dpio_lock);
3037
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003038 /* It is necessary to ungate the pixclk gate prior to programming
3039 * the divisors, and gate it back when it is done.
3040 */
3041 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3042
3043 /* Disable SSCCTL */
3044 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003045 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3046 SBI_SSCCTL_DISABLE,
3047 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003048
3049 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003050 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003051 auxdiv = 1;
3052 divsel = 0x41;
3053 phaseinc = 0x20;
3054 } else {
3055 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003056 * but the adjusted_mode->crtc_clock in in KHz. To get the
3057 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003058 * convert the virtual clock precision to KHz here for higher
3059 * precision.
3060 */
3061 u32 iclk_virtual_root_freq = 172800 * 1000;
3062 u32 iclk_pi_range = 64;
3063 u32 desired_divisor, msb_divisor_value, pi_value;
3064
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003065 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003066 msb_divisor_value = desired_divisor / iclk_pi_range;
3067 pi_value = desired_divisor % iclk_pi_range;
3068
3069 auxdiv = 0;
3070 divsel = msb_divisor_value - 2;
3071 phaseinc = pi_value;
3072 }
3073
3074 /* This should not happen with any sane values */
3075 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3076 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3077 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3078 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3079
3080 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003081 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003082 auxdiv,
3083 divsel,
3084 phasedir,
3085 phaseinc);
3086
3087 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003088 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003089 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3090 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3091 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3092 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3093 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3094 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003095 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003096
3097 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003098 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003099 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3100 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003101 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003102
3103 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003104 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003105 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003106 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003107
3108 /* Wait for initialization time */
3109 udelay(24);
3110
3111 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003112
3113 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003114}
3115
Daniel Vetter275f01b22013-05-03 11:49:47 +02003116static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3117 enum pipe pch_transcoder)
3118{
3119 struct drm_device *dev = crtc->base.dev;
3120 struct drm_i915_private *dev_priv = dev->dev_private;
3121 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3122
3123 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3124 I915_READ(HTOTAL(cpu_transcoder)));
3125 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3126 I915_READ(HBLANK(cpu_transcoder)));
3127 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3128 I915_READ(HSYNC(cpu_transcoder)));
3129
3130 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3131 I915_READ(VTOTAL(cpu_transcoder)));
3132 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3133 I915_READ(VBLANK(cpu_transcoder)));
3134 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3135 I915_READ(VSYNC(cpu_transcoder)));
3136 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3137 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3138}
3139
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003140static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3141{
3142 struct drm_i915_private *dev_priv = dev->dev_private;
3143 uint32_t temp;
3144
3145 temp = I915_READ(SOUTH_CHICKEN1);
3146 if (temp & FDI_BC_BIFURCATION_SELECT)
3147 return;
3148
3149 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3150 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3151
3152 temp |= FDI_BC_BIFURCATION_SELECT;
3153 DRM_DEBUG_KMS("enabling fdi C rx\n");
3154 I915_WRITE(SOUTH_CHICKEN1, temp);
3155 POSTING_READ(SOUTH_CHICKEN1);
3156}
3157
3158static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3159{
3160 struct drm_device *dev = intel_crtc->base.dev;
3161 struct drm_i915_private *dev_priv = dev->dev_private;
3162
3163 switch (intel_crtc->pipe) {
3164 case PIPE_A:
3165 break;
3166 case PIPE_B:
3167 if (intel_crtc->config.fdi_lanes > 2)
3168 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3169 else
3170 cpt_enable_fdi_bc_bifurcation(dev);
3171
3172 break;
3173 case PIPE_C:
3174 cpt_enable_fdi_bc_bifurcation(dev);
3175
3176 break;
3177 default:
3178 BUG();
3179 }
3180}
3181
Jesse Barnesf67a5592011-01-05 10:31:48 -08003182/*
3183 * Enable PCH resources required for PCH ports:
3184 * - PCH PLLs
3185 * - FDI training & RX/TX
3186 * - update transcoder timings
3187 * - DP transcoding bits
3188 * - transcoder
3189 */
3190static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003191{
3192 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003193 struct drm_i915_private *dev_priv = dev->dev_private;
3194 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3195 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003196 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003197
Daniel Vetterab9412b2013-05-03 11:49:46 +02003198 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003199
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003200 if (IS_IVYBRIDGE(dev))
3201 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3202
Daniel Vettercd986ab2012-10-26 10:58:12 +02003203 /* Write the TU size bits before fdi link training, so that error
3204 * detection works. */
3205 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3206 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3207
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003208 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003209 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003210
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003211 /* We need to program the right clock selection before writing the pixel
3212 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003213 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003214 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003215
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003216 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003217 temp |= TRANS_DPLL_ENABLE(pipe);
3218 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003219 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003220 temp |= sel;
3221 else
3222 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003223 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003224 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003225
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003226 /* XXX: pch pll's can be enabled any time before we enable the PCH
3227 * transcoder, and we actually should do this to not upset any PCH
3228 * transcoder that already use the clock when we share it.
3229 *
3230 * Note that enable_shared_dpll tries to do the right thing, but
3231 * get_shared_dpll unconditionally resets the pll - we need that to have
3232 * the right LVDS enable sequence. */
3233 ironlake_enable_shared_dpll(intel_crtc);
3234
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003235 /* set transcoder timing, panel must allow it */
3236 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003237 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003238
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003239 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003240
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003241 /* For PCH DP, enable TRANS_DP_CTL */
3242 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003243 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3244 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003245 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003246 reg = TRANS_DP_CTL(pipe);
3247 temp = I915_READ(reg);
3248 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003249 TRANS_DP_SYNC_MASK |
3250 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003251 temp |= (TRANS_DP_OUTPUT_ENABLE |
3252 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003253 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003254
3255 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003256 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003257 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003258 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003259
3260 switch (intel_trans_dp_port_sel(crtc)) {
3261 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003262 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003263 break;
3264 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003265 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003266 break;
3267 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003268 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003269 break;
3270 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003271 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003272 }
3273
Chris Wilson5eddb702010-09-11 13:48:45 +01003274 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003275 }
3276
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003277 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003278}
3279
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003280static void lpt_pch_enable(struct drm_crtc *crtc)
3281{
3282 struct drm_device *dev = crtc->dev;
3283 struct drm_i915_private *dev_priv = dev->dev_private;
3284 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003285 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003286
Daniel Vetterab9412b2013-05-03 11:49:46 +02003287 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003288
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003289 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003290
Paulo Zanoni0540e482012-10-31 18:12:40 -02003291 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003292 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003293
Paulo Zanoni937bb612012-10-31 18:12:47 -02003294 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003295}
3296
Daniel Vettere2b78262013-06-07 23:10:03 +02003297static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003298{
Daniel Vettere2b78262013-06-07 23:10:03 +02003299 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003300
3301 if (pll == NULL)
3302 return;
3303
3304 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003305 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003306 return;
3307 }
3308
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003309 if (--pll->refcount == 0) {
3310 WARN_ON(pll->on);
3311 WARN_ON(pll->active);
3312 }
3313
Daniel Vettera43f6e02013-06-07 23:10:32 +02003314 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003315}
3316
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003317static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003318{
Daniel Vettere2b78262013-06-07 23:10:03 +02003319 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3320 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3321 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003322
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003323 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003324 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3325 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003326 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003327 }
3328
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003329 if (HAS_PCH_IBX(dev_priv->dev)) {
3330 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003331 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003332 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003333
Daniel Vetter46edb022013-06-05 13:34:12 +02003334 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3335 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003336
3337 goto found;
3338 }
3339
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003340 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3341 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003342
3343 /* Only want to check enabled timings first */
3344 if (pll->refcount == 0)
3345 continue;
3346
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003347 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3348 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003349 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003350 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003351 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003352
3353 goto found;
3354 }
3355 }
3356
3357 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003358 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3359 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003360 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003361 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3362 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003363 goto found;
3364 }
3365 }
3366
3367 return NULL;
3368
3369found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003370 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003371 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3372 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003373
Daniel Vettercdbd2312013-06-05 13:34:03 +02003374 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003375 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3376 sizeof(pll->hw_state));
3377
Daniel Vetter46edb022013-06-05 13:34:12 +02003378 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003379 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003380 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003381
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003382 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003383 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003384 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003385
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003386 return pll;
3387}
3388
Daniel Vettera1520312013-05-03 11:49:50 +02003389static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003390{
3391 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003392 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003393 u32 temp;
3394
3395 temp = I915_READ(dslreg);
3396 udelay(500);
3397 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003398 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003399 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003400 }
3401}
3402
Jesse Barnesb074cec2013-04-25 12:55:02 -07003403static void ironlake_pfit_enable(struct intel_crtc *crtc)
3404{
3405 struct drm_device *dev = crtc->base.dev;
3406 struct drm_i915_private *dev_priv = dev->dev_private;
3407 int pipe = crtc->pipe;
3408
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003409 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003410 /* Force use of hard-coded filter coefficients
3411 * as some pre-programmed values are broken,
3412 * e.g. x201.
3413 */
3414 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3415 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3416 PF_PIPE_SEL_IVB(pipe));
3417 else
3418 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3419 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3420 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003421 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003422}
3423
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003424static void intel_enable_planes(struct drm_crtc *crtc)
3425{
3426 struct drm_device *dev = crtc->dev;
3427 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3428 struct intel_plane *intel_plane;
3429
3430 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3431 if (intel_plane->pipe == pipe)
3432 intel_plane_restore(&intel_plane->base);
3433}
3434
3435static void intel_disable_planes(struct drm_crtc *crtc)
3436{
3437 struct drm_device *dev = crtc->dev;
3438 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3439 struct intel_plane *intel_plane;
3440
3441 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3442 if (intel_plane->pipe == pipe)
3443 intel_plane_disable(&intel_plane->base);
3444}
3445
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003446void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003447{
3448 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3449
3450 if (!crtc->config.ips_enabled)
3451 return;
3452
3453 /* We can only enable IPS after we enable a plane and wait for a vblank.
3454 * We guarantee that the plane is enabled by calling intel_enable_ips
3455 * only after intel_enable_plane. And intel_enable_plane already waits
3456 * for a vblank, so all we need to do here is to enable the IPS bit. */
3457 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003458 if (IS_BROADWELL(crtc->base.dev)) {
3459 mutex_lock(&dev_priv->rps.hw_lock);
3460 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3461 mutex_unlock(&dev_priv->rps.hw_lock);
3462 /* Quoting Art Runyan: "its not safe to expect any particular
3463 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003464 * mailbox." Moreover, the mailbox may return a bogus state,
3465 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003466 */
3467 } else {
3468 I915_WRITE(IPS_CTL, IPS_ENABLE);
3469 /* The bit only becomes 1 in the next vblank, so this wait here
3470 * is essentially intel_wait_for_vblank. If we don't have this
3471 * and don't wait for vblanks until the end of crtc_enable, then
3472 * the HW state readout code will complain that the expected
3473 * IPS_CTL value is not the one we read. */
3474 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3475 DRM_ERROR("Timed out waiting for IPS enable\n");
3476 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003477}
3478
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003479void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003480{
3481 struct drm_device *dev = crtc->base.dev;
3482 struct drm_i915_private *dev_priv = dev->dev_private;
3483
3484 if (!crtc->config.ips_enabled)
3485 return;
3486
3487 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003488 if (IS_BROADWELL(crtc->base.dev)) {
3489 mutex_lock(&dev_priv->rps.hw_lock);
3490 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3491 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnese59150d2014-01-07 13:30:45 -08003492 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003493 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003494 POSTING_READ(IPS_CTL);
3495 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003496
3497 /* We need to wait for a vblank before we can disable the plane. */
3498 intel_wait_for_vblank(dev, crtc->pipe);
3499}
3500
3501/** Loads the palette/gamma unit for the CRTC with the prepared values */
3502static void intel_crtc_load_lut(struct drm_crtc *crtc)
3503{
3504 struct drm_device *dev = crtc->dev;
3505 struct drm_i915_private *dev_priv = dev->dev_private;
3506 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3507 enum pipe pipe = intel_crtc->pipe;
3508 int palreg = PALETTE(pipe);
3509 int i;
3510 bool reenable_ips = false;
3511
3512 /* The clocks have to be on to load the palette. */
3513 if (!crtc->enabled || !intel_crtc->active)
3514 return;
3515
3516 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3517 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3518 assert_dsi_pll_enabled(dev_priv);
3519 else
3520 assert_pll_enabled(dev_priv, pipe);
3521 }
3522
3523 /* use legacy palette for Ironlake */
3524 if (HAS_PCH_SPLIT(dev))
3525 palreg = LGC_PALETTE(pipe);
3526
3527 /* Workaround : Do not read or write the pipe palette/gamma data while
3528 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3529 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003530 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003531 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3532 GAMMA_MODE_MODE_SPLIT)) {
3533 hsw_disable_ips(intel_crtc);
3534 reenable_ips = true;
3535 }
3536
3537 for (i = 0; i < 256; i++) {
3538 I915_WRITE(palreg + 4 * i,
3539 (intel_crtc->lut_r[i] << 16) |
3540 (intel_crtc->lut_g[i] << 8) |
3541 intel_crtc->lut_b[i]);
3542 }
3543
3544 if (reenable_ips)
3545 hsw_enable_ips(intel_crtc);
3546}
3547
Jesse Barnesf67a5592011-01-05 10:31:48 -08003548static void ironlake_crtc_enable(struct drm_crtc *crtc)
3549{
3550 struct drm_device *dev = crtc->dev;
3551 struct drm_i915_private *dev_priv = dev->dev_private;
3552 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003553 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003554 int pipe = intel_crtc->pipe;
3555 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003556
Daniel Vetter08a48462012-07-02 11:43:47 +02003557 WARN_ON(!crtc->enabled);
3558
Jesse Barnesf67a5592011-01-05 10:31:48 -08003559 if (intel_crtc->active)
3560 return;
3561
3562 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003563
3564 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3565 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3566
Daniel Vetterf6736a12013-06-05 13:34:30 +02003567 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003568 if (encoder->pre_enable)
3569 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003570
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003571 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003572 /* Note: FDI PLL enabling _must_ be done before we enable the
3573 * cpu pipes, hence this is separate from all the other fdi/pch
3574 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003575 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003576 } else {
3577 assert_fdi_tx_disabled(dev_priv, pipe);
3578 assert_fdi_rx_disabled(dev_priv, pipe);
3579 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003580
Jesse Barnesb074cec2013-04-25 12:55:02 -07003581 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003582
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003583 /*
3584 * On ILK+ LUT must be loaded before the pipe is running but with
3585 * clocks enabled
3586 */
3587 intel_crtc_load_lut(crtc);
3588
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003589 intel_update_watermarks(crtc);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003590 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003591 intel_crtc->config.has_pch_encoder, false);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003592 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003593 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003594 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003595
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003596 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003597 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003598
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003599 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003600 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003601 mutex_unlock(&dev->struct_mutex);
3602
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003603 for_each_encoder_on_crtc(dev, crtc, encoder)
3604 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003605
3606 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003607 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003608
3609 /*
3610 * There seems to be a race in PCH platform hw (at least on some
3611 * outputs) where an enabled pipe still completes any pageflip right
3612 * away (as if the pipe is off) instead of waiting for vblank. As soon
3613 * as the first vblank happend, everything works as expected. Hence just
3614 * wait for one vblank before returning to avoid strange things
3615 * happening.
3616 */
3617 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003618}
3619
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003620/* IPS only exists on ULT machines and is tied to pipe A. */
3621static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3622{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003623 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003624}
3625
Ville Syrjälädda9a662013-09-19 17:00:37 -03003626static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3627{
3628 struct drm_device *dev = crtc->dev;
3629 struct drm_i915_private *dev_priv = dev->dev_private;
3630 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3631 int pipe = intel_crtc->pipe;
3632 int plane = intel_crtc->plane;
3633
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003634 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003635 intel_enable_planes(crtc);
3636 intel_crtc_update_cursor(crtc, true);
3637
3638 hsw_enable_ips(intel_crtc);
3639
3640 mutex_lock(&dev->struct_mutex);
3641 intel_update_fbc(dev);
3642 mutex_unlock(&dev->struct_mutex);
3643}
3644
3645static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3646{
3647 struct drm_device *dev = crtc->dev;
3648 struct drm_i915_private *dev_priv = dev->dev_private;
3649 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3650 int pipe = intel_crtc->pipe;
3651 int plane = intel_crtc->plane;
3652
3653 intel_crtc_wait_for_pending_flips(crtc);
3654 drm_vblank_off(dev, pipe);
3655
3656 /* FBC must be disabled before disabling the plane on HSW. */
3657 if (dev_priv->fbc.plane == plane)
3658 intel_disable_fbc(dev);
3659
3660 hsw_disable_ips(intel_crtc);
3661
3662 intel_crtc_update_cursor(crtc, false);
3663 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003664 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003665}
3666
Paulo Zanonie4916942013-09-20 16:21:19 -03003667/*
3668 * This implements the workaround described in the "notes" section of the mode
3669 * set sequence documentation. When going from no pipes or single pipe to
3670 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3671 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3672 */
3673static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3674{
3675 struct drm_device *dev = crtc->base.dev;
3676 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3677
3678 /* We want to get the other_active_crtc only if there's only 1 other
3679 * active crtc. */
3680 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3681 if (!crtc_it->active || crtc_it == crtc)
3682 continue;
3683
3684 if (other_active_crtc)
3685 return;
3686
3687 other_active_crtc = crtc_it;
3688 }
3689 if (!other_active_crtc)
3690 return;
3691
3692 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3693 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3694}
3695
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003696static void haswell_crtc_enable(struct drm_crtc *crtc)
3697{
3698 struct drm_device *dev = crtc->dev;
3699 struct drm_i915_private *dev_priv = dev->dev_private;
3700 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3701 struct intel_encoder *encoder;
3702 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003703
3704 WARN_ON(!crtc->enabled);
3705
3706 if (intel_crtc->active)
3707 return;
3708
3709 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003710
3711 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3712 if (intel_crtc->config.has_pch_encoder)
3713 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3714
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003715 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003716 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003717
3718 for_each_encoder_on_crtc(dev, crtc, encoder)
3719 if (encoder->pre_enable)
3720 encoder->pre_enable(encoder);
3721
Paulo Zanoni1f544382012-10-24 11:32:00 -02003722 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003723
Jesse Barnesb074cec2013-04-25 12:55:02 -07003724 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003725
3726 /*
3727 * On ILK+ LUT must be loaded before the pipe is running but with
3728 * clocks enabled
3729 */
3730 intel_crtc_load_lut(crtc);
3731
Paulo Zanoni1f544382012-10-24 11:32:00 -02003732 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003733 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003734
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003735 intel_update_watermarks(crtc);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003736 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003737 intel_crtc->config.has_pch_encoder, false);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003738
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003739 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003740 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003741
Jani Nikula8807e552013-08-30 19:40:32 +03003742 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003743 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003744 intel_opregion_notify_encoder(encoder, true);
3745 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003746
Paulo Zanonie4916942013-09-20 16:21:19 -03003747 /* If we change the relative order between pipe/planes enabling, we need
3748 * to change the workaround. */
3749 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003750 haswell_crtc_enable_planes(crtc);
3751
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003752 /*
3753 * There seems to be a race in PCH platform hw (at least on some
3754 * outputs) where an enabled pipe still completes any pageflip right
3755 * away (as if the pipe is off) instead of waiting for vblank. As soon
3756 * as the first vblank happend, everything works as expected. Hence just
3757 * wait for one vblank before returning to avoid strange things
3758 * happening.
3759 */
3760 intel_wait_for_vblank(dev, intel_crtc->pipe);
3761}
3762
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003763static void ironlake_pfit_disable(struct intel_crtc *crtc)
3764{
3765 struct drm_device *dev = crtc->base.dev;
3766 struct drm_i915_private *dev_priv = dev->dev_private;
3767 int pipe = crtc->pipe;
3768
3769 /* To avoid upsetting the power well on haswell only disable the pfit if
3770 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003771 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003772 I915_WRITE(PF_CTL(pipe), 0);
3773 I915_WRITE(PF_WIN_POS(pipe), 0);
3774 I915_WRITE(PF_WIN_SZ(pipe), 0);
3775 }
3776}
3777
Jesse Barnes6be4a602010-09-10 10:26:01 -07003778static void ironlake_crtc_disable(struct drm_crtc *crtc)
3779{
3780 struct drm_device *dev = crtc->dev;
3781 struct drm_i915_private *dev_priv = dev->dev_private;
3782 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003783 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003784 int pipe = intel_crtc->pipe;
3785 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003786 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003787
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003788
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003789 if (!intel_crtc->active)
3790 return;
3791
Daniel Vetterea9d7582012-07-10 10:42:52 +02003792 for_each_encoder_on_crtc(dev, crtc, encoder)
3793 encoder->disable(encoder);
3794
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003795 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003796 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003797
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003798 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003799 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003800
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003801 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003802 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003803 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003804
Daniel Vetterd925c592013-06-05 13:34:04 +02003805 if (intel_crtc->config.has_pch_encoder)
3806 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3807
Jesse Barnesb24e7172011-01-04 15:09:30 -08003808 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003809
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003810 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003811
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003812 for_each_encoder_on_crtc(dev, crtc, encoder)
3813 if (encoder->post_disable)
3814 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003815
Daniel Vetterd925c592013-06-05 13:34:04 +02003816 if (intel_crtc->config.has_pch_encoder) {
3817 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003818
Daniel Vetterd925c592013-06-05 13:34:04 +02003819 ironlake_disable_pch_transcoder(dev_priv, pipe);
3820 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003821
Daniel Vetterd925c592013-06-05 13:34:04 +02003822 if (HAS_PCH_CPT(dev)) {
3823 /* disable TRANS_DP_CTL */
3824 reg = TRANS_DP_CTL(pipe);
3825 temp = I915_READ(reg);
3826 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3827 TRANS_DP_PORT_SEL_MASK);
3828 temp |= TRANS_DP_PORT_SEL_NONE;
3829 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003830
Daniel Vetterd925c592013-06-05 13:34:04 +02003831 /* disable DPLL_SEL */
3832 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003833 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003834 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003835 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003836
3837 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003838 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003839
3840 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003841 }
3842
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003843 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003844 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003845
3846 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003847 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003848 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003849}
3850
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003851static void haswell_crtc_disable(struct drm_crtc *crtc)
3852{
3853 struct drm_device *dev = crtc->dev;
3854 struct drm_i915_private *dev_priv = dev->dev_private;
3855 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3856 struct intel_encoder *encoder;
3857 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003858 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003859
3860 if (!intel_crtc->active)
3861 return;
3862
Ville Syrjälädda9a662013-09-19 17:00:37 -03003863 haswell_crtc_disable_planes(crtc);
3864
Jani Nikula8807e552013-08-30 19:40:32 +03003865 for_each_encoder_on_crtc(dev, crtc, encoder) {
3866 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003867 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003868 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003869
Paulo Zanoni86642812013-04-12 17:57:57 -03003870 if (intel_crtc->config.has_pch_encoder)
3871 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003872 intel_disable_pipe(dev_priv, pipe);
3873
Paulo Zanoniad80a812012-10-24 16:06:19 -02003874 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003875
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003876 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003877
Paulo Zanoni1f544382012-10-24 11:32:00 -02003878 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003879
3880 for_each_encoder_on_crtc(dev, crtc, encoder)
3881 if (encoder->post_disable)
3882 encoder->post_disable(encoder);
3883
Daniel Vetter88adfff2013-03-28 10:42:01 +01003884 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003885 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003886 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003887 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003888 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003889
3890 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003891 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003892
3893 mutex_lock(&dev->struct_mutex);
3894 intel_update_fbc(dev);
3895 mutex_unlock(&dev->struct_mutex);
3896}
3897
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003898static void ironlake_crtc_off(struct drm_crtc *crtc)
3899{
3900 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003901 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003902}
3903
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003904static void haswell_crtc_off(struct drm_crtc *crtc)
3905{
3906 intel_ddi_put_crtc_pll(crtc);
3907}
3908
Daniel Vetter02e792f2009-09-15 22:57:34 +02003909static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3910{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003911 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003912 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003913 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003914
Chris Wilson23f09ce2010-08-12 13:53:37 +01003915 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003916 dev_priv->mm.interruptible = false;
3917 (void) intel_overlay_switch_off(intel_crtc->overlay);
3918 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003919 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003920 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003921
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003922 /* Let userspace switch the overlay on again. In most cases userspace
3923 * has to recompute where to put it anyway.
3924 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003925}
3926
Egbert Eich61bc95c2013-03-04 09:24:38 -05003927/**
3928 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3929 * cursor plane briefly if not already running after enabling the display
3930 * plane.
3931 * This workaround avoids occasional blank screens when self refresh is
3932 * enabled.
3933 */
3934static void
3935g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3936{
3937 u32 cntl = I915_READ(CURCNTR(pipe));
3938
3939 if ((cntl & CURSOR_MODE) == 0) {
3940 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3941
3942 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3943 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3944 intel_wait_for_vblank(dev_priv->dev, pipe);
3945 I915_WRITE(CURCNTR(pipe), cntl);
3946 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3947 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3948 }
3949}
3950
Jesse Barnes2dd24552013-04-25 12:55:01 -07003951static void i9xx_pfit_enable(struct intel_crtc *crtc)
3952{
3953 struct drm_device *dev = crtc->base.dev;
3954 struct drm_i915_private *dev_priv = dev->dev_private;
3955 struct intel_crtc_config *pipe_config = &crtc->config;
3956
Daniel Vetter328d8e82013-05-08 10:36:31 +02003957 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003958 return;
3959
Daniel Vetterc0b03412013-05-28 12:05:54 +02003960 /*
3961 * The panel fitter should only be adjusted whilst the pipe is disabled,
3962 * according to register description and PRM.
3963 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003964 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3965 assert_pipe_disabled(dev_priv, crtc->pipe);
3966
Jesse Barnesb074cec2013-04-25 12:55:02 -07003967 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3968 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003969
3970 /* Border color in case we don't scale up to the full screen. Black by
3971 * default, change to something else for debugging. */
3972 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003973}
3974
Jesse Barnes586f49d2013-11-04 16:06:59 -08003975int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08003976{
Jesse Barnes586f49d2013-11-04 16:06:59 -08003977 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08003978
Jesse Barnes586f49d2013-11-04 16:06:59 -08003979 /* Obtain SKU information */
3980 mutex_lock(&dev_priv->dpio_lock);
3981 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
3982 CCK_FUSE_HPLL_FREQ_MASK;
3983 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08003984
Jesse Barnes586f49d2013-11-04 16:06:59 -08003985 return vco_freq[hpll_freq];
Jesse Barnes30a970c2013-11-04 13:48:12 -08003986}
3987
3988/* Adjust CDclk dividers to allow high res or save power if possible */
3989static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
3990{
3991 struct drm_i915_private *dev_priv = dev->dev_private;
3992 u32 val, cmd;
3993
3994 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
3995 cmd = 2;
3996 else if (cdclk == 266)
3997 cmd = 1;
3998 else
3999 cmd = 0;
4000
4001 mutex_lock(&dev_priv->rps.hw_lock);
4002 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4003 val &= ~DSPFREQGUAR_MASK;
4004 val |= (cmd << DSPFREQGUAR_SHIFT);
4005 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4006 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4007 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4008 50)) {
4009 DRM_ERROR("timed out waiting for CDclk change\n");
4010 }
4011 mutex_unlock(&dev_priv->rps.hw_lock);
4012
4013 if (cdclk == 400) {
4014 u32 divider, vco;
4015
4016 vco = valleyview_get_vco(dev_priv);
4017 divider = ((vco << 1) / cdclk) - 1;
4018
4019 mutex_lock(&dev_priv->dpio_lock);
4020 /* adjust cdclk divider */
4021 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4022 val &= ~0xf;
4023 val |= divider;
4024 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4025 mutex_unlock(&dev_priv->dpio_lock);
4026 }
4027
4028 mutex_lock(&dev_priv->dpio_lock);
4029 /* adjust self-refresh exit latency value */
4030 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4031 val &= ~0x7f;
4032
4033 /*
4034 * For high bandwidth configs, we set a higher latency in the bunit
4035 * so that the core display fetch happens in time to avoid underruns.
4036 */
4037 if (cdclk == 400)
4038 val |= 4500 / 250; /* 4.5 usec */
4039 else
4040 val |= 3000 / 250; /* 3.0 usec */
4041 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4042 mutex_unlock(&dev_priv->dpio_lock);
4043
4044 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4045 intel_i2c_reset(dev);
4046}
4047
4048static int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
4049{
4050 int cur_cdclk, vco;
4051 int divider;
4052
4053 vco = valleyview_get_vco(dev_priv);
4054
4055 mutex_lock(&dev_priv->dpio_lock);
4056 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4057 mutex_unlock(&dev_priv->dpio_lock);
4058
4059 divider &= 0xf;
4060
4061 cur_cdclk = (vco << 1) / (divider + 1);
4062
4063 return cur_cdclk;
4064}
4065
4066static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4067 int max_pixclk)
4068{
4069 int cur_cdclk;
4070
4071 cur_cdclk = valleyview_cur_cdclk(dev_priv);
4072
4073 /*
4074 * Really only a few cases to deal with, as only 4 CDclks are supported:
4075 * 200MHz
4076 * 267MHz
4077 * 320MHz
4078 * 400MHz
4079 * So we check to see whether we're above 90% of the lower bin and
4080 * adjust if needed.
4081 */
4082 if (max_pixclk > 288000) {
4083 return 400;
4084 } else if (max_pixclk > 240000) {
4085 return 320;
4086 } else
4087 return 266;
4088 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4089}
4090
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004091/* compute the max pixel clock for new configuration */
4092static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004093{
4094 struct drm_device *dev = dev_priv->dev;
4095 struct intel_crtc *intel_crtc;
4096 int max_pixclk = 0;
4097
4098 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4099 base.head) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004100 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004101 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004102 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004103 }
4104
4105 return max_pixclk;
4106}
4107
4108static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004109 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004110{
4111 struct drm_i915_private *dev_priv = dev->dev_private;
4112 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004113 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004114 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4115
4116 if (valleyview_calc_cdclk(dev_priv, max_pixclk) == cur_cdclk)
4117 return;
4118
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004119 /* disable/enable all currently active pipes while we change cdclk */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004120 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4121 base.head)
4122 if (intel_crtc->base.enabled)
4123 *prepare_pipes |= (1 << intel_crtc->pipe);
4124}
4125
4126static void valleyview_modeset_global_resources(struct drm_device *dev)
4127{
4128 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004129 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004130 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4131 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4132
4133 if (req_cdclk != cur_cdclk)
4134 valleyview_set_cdclk(dev, req_cdclk);
4135}
4136
Jesse Barnes89b667f2013-04-18 14:51:36 -07004137static void valleyview_crtc_enable(struct drm_crtc *crtc)
4138{
4139 struct drm_device *dev = crtc->dev;
4140 struct drm_i915_private *dev_priv = dev->dev_private;
4141 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4142 struct intel_encoder *encoder;
4143 int pipe = intel_crtc->pipe;
4144 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03004145 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004146
4147 WARN_ON(!crtc->enabled);
4148
4149 if (intel_crtc->active)
4150 return;
4151
4152 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004153
Jesse Barnes89b667f2013-04-18 14:51:36 -07004154 for_each_encoder_on_crtc(dev, crtc, encoder)
4155 if (encoder->pre_pll_enable)
4156 encoder->pre_pll_enable(encoder);
4157
Jani Nikula23538ef2013-08-27 15:12:22 +03004158 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4159
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004160 if (!is_dsi)
4161 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004162
4163 for_each_encoder_on_crtc(dev, crtc, encoder)
4164 if (encoder->pre_enable)
4165 encoder->pre_enable(encoder);
4166
Jesse Barnes2dd24552013-04-25 12:55:01 -07004167 i9xx_pfit_enable(intel_crtc);
4168
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004169 intel_crtc_load_lut(crtc);
4170
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004171 intel_update_watermarks(crtc);
Jani Nikula23538ef2013-08-27 15:12:22 +03004172 intel_enable_pipe(dev_priv, pipe, false, is_dsi);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004173 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004174 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004175 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004176 intel_crtc_update_cursor(crtc, true);
4177
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004178 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03004179
4180 for_each_encoder_on_crtc(dev, crtc, encoder)
4181 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004182}
4183
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004184static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004185{
4186 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004187 struct drm_i915_private *dev_priv = dev->dev_private;
4188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004189 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004190 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004191 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08004192
Daniel Vetter08a48462012-07-02 11:43:47 +02004193 WARN_ON(!crtc->enabled);
4194
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004195 if (intel_crtc->active)
4196 return;
4197
4198 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004199
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004200 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004201 if (encoder->pre_enable)
4202 encoder->pre_enable(encoder);
4203
Daniel Vetterf6736a12013-06-05 13:34:30 +02004204 i9xx_enable_pll(intel_crtc);
4205
Jesse Barnes2dd24552013-04-25 12:55:01 -07004206 i9xx_pfit_enable(intel_crtc);
4207
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004208 intel_crtc_load_lut(crtc);
4209
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004210 intel_update_watermarks(crtc);
Jani Nikula23538ef2013-08-27 15:12:22 +03004211 intel_enable_pipe(dev_priv, pipe, false, false);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004212 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004213 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004214 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004215 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05004216 if (IS_G4X(dev))
4217 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004218 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004219
4220 /* Give the overlay scaler a chance to enable if it's on this pipe */
4221 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004222
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004223 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004224
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004225 for_each_encoder_on_crtc(dev, crtc, encoder)
4226 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004227}
4228
Daniel Vetter87476d62013-04-11 16:29:06 +02004229static void i9xx_pfit_disable(struct intel_crtc *crtc)
4230{
4231 struct drm_device *dev = crtc->base.dev;
4232 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004233
4234 if (!crtc->config.gmch_pfit.control)
4235 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004236
4237 assert_pipe_disabled(dev_priv, crtc->pipe);
4238
Daniel Vetter328d8e82013-05-08 10:36:31 +02004239 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4240 I915_READ(PFIT_CONTROL));
4241 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004242}
4243
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004244static void i9xx_crtc_disable(struct drm_crtc *crtc)
4245{
4246 struct drm_device *dev = crtc->dev;
4247 struct drm_i915_private *dev_priv = dev->dev_private;
4248 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004249 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004250 int pipe = intel_crtc->pipe;
4251 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004252
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004253 if (!intel_crtc->active)
4254 return;
4255
Daniel Vetterea9d7582012-07-10 10:42:52 +02004256 for_each_encoder_on_crtc(dev, crtc, encoder)
4257 encoder->disable(encoder);
4258
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004259 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004260 intel_crtc_wait_for_pending_flips(crtc);
4261 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004262
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07004263 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01004264 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004265
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004266 intel_crtc_dpms_overlay(intel_crtc, false);
4267 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004268 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004269 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004270
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004271 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004272 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004273
Daniel Vetter87476d62013-04-11 16:29:06 +02004274 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004275
Jesse Barnes89b667f2013-04-18 14:51:36 -07004276 for_each_encoder_on_crtc(dev, crtc, encoder)
4277 if (encoder->post_disable)
4278 encoder->post_disable(encoder);
4279
Jesse Barnesf6071162013-10-01 10:41:38 -07004280 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4281 vlv_disable_pll(dev_priv, pipe);
4282 else if (!IS_VALLEYVIEW(dev))
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004283 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004284
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004285 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004286 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004287
Chris Wilson6b383a72010-09-13 13:54:26 +01004288 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004289}
4290
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004291static void i9xx_crtc_off(struct drm_crtc *crtc)
4292{
4293}
4294
Daniel Vetter976f8a22012-07-08 22:34:21 +02004295static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4296 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004297{
4298 struct drm_device *dev = crtc->dev;
4299 struct drm_i915_master_private *master_priv;
4300 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4301 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004302
4303 if (!dev->primary->master)
4304 return;
4305
4306 master_priv = dev->primary->master->driver_priv;
4307 if (!master_priv->sarea_priv)
4308 return;
4309
Jesse Barnes79e53942008-11-07 14:24:08 -08004310 switch (pipe) {
4311 case 0:
4312 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4313 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4314 break;
4315 case 1:
4316 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4317 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4318 break;
4319 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004320 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004321 break;
4322 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004323}
4324
Daniel Vetter976f8a22012-07-08 22:34:21 +02004325/**
4326 * Sets the power management mode of the pipe and plane.
4327 */
4328void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004329{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004330 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004331 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004332 struct intel_encoder *intel_encoder;
4333 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004334
Daniel Vetter976f8a22012-07-08 22:34:21 +02004335 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4336 enable |= intel_encoder->connectors_active;
4337
4338 if (enable)
4339 dev_priv->display.crtc_enable(crtc);
4340 else
4341 dev_priv->display.crtc_disable(crtc);
4342
4343 intel_crtc_update_sarea(crtc, enable);
4344}
4345
Daniel Vetter976f8a22012-07-08 22:34:21 +02004346static void intel_crtc_disable(struct drm_crtc *crtc)
4347{
4348 struct drm_device *dev = crtc->dev;
4349 struct drm_connector *connector;
4350 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08004351 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004352
4353 /* crtc should still be enabled when we disable it. */
4354 WARN_ON(!crtc->enabled);
4355
4356 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03004357 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004358 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004359 dev_priv->display.off(crtc);
4360
Chris Wilson931872f2012-01-16 23:01:13 +00004361 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004362 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004363 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004364
4365 if (crtc->fb) {
4366 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01004367 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004368 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004369 crtc->fb = NULL;
4370 }
4371
4372 /* Update computed state. */
4373 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4374 if (!connector->encoder || !connector->encoder->crtc)
4375 continue;
4376
4377 if (connector->encoder->crtc != crtc)
4378 continue;
4379
4380 connector->dpms = DRM_MODE_DPMS_OFF;
4381 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004382 }
4383}
4384
Chris Wilsonea5b2132010-08-04 13:50:23 +01004385void intel_encoder_destroy(struct drm_encoder *encoder)
4386{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004387 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004388
Chris Wilsonea5b2132010-08-04 13:50:23 +01004389 drm_encoder_cleanup(encoder);
4390 kfree(intel_encoder);
4391}
4392
Damien Lespiau92373292013-08-08 22:28:57 +01004393/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004394 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4395 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004396static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004397{
4398 if (mode == DRM_MODE_DPMS_ON) {
4399 encoder->connectors_active = true;
4400
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004401 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004402 } else {
4403 encoder->connectors_active = false;
4404
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004405 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004406 }
4407}
4408
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004409/* Cross check the actual hw state with our own modeset state tracking (and it's
4410 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004411static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004412{
4413 if (connector->get_hw_state(connector)) {
4414 struct intel_encoder *encoder = connector->encoder;
4415 struct drm_crtc *crtc;
4416 bool encoder_enabled;
4417 enum pipe pipe;
4418
4419 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4420 connector->base.base.id,
4421 drm_get_connector_name(&connector->base));
4422
4423 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4424 "wrong connector dpms state\n");
4425 WARN(connector->base.encoder != &encoder->base,
4426 "active connector not linked to encoder\n");
4427 WARN(!encoder->connectors_active,
4428 "encoder->connectors_active not set\n");
4429
4430 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4431 WARN(!encoder_enabled, "encoder not enabled\n");
4432 if (WARN_ON(!encoder->base.crtc))
4433 return;
4434
4435 crtc = encoder->base.crtc;
4436
4437 WARN(!crtc->enabled, "crtc not enabled\n");
4438 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4439 WARN(pipe != to_intel_crtc(crtc)->pipe,
4440 "encoder active on the wrong pipe\n");
4441 }
4442}
4443
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004444/* Even simpler default implementation, if there's really no special case to
4445 * consider. */
4446void intel_connector_dpms(struct drm_connector *connector, int mode)
4447{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004448 /* All the simple cases only support two dpms states. */
4449 if (mode != DRM_MODE_DPMS_ON)
4450 mode = DRM_MODE_DPMS_OFF;
4451
4452 if (mode == connector->dpms)
4453 return;
4454
4455 connector->dpms = mode;
4456
4457 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01004458 if (connector->encoder)
4459 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004460
Daniel Vetterb9805142012-08-31 17:37:33 +02004461 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004462}
4463
Daniel Vetterf0947c32012-07-02 13:10:34 +02004464/* Simple connector->get_hw_state implementation for encoders that support only
4465 * one connector and no cloning and hence the encoder state determines the state
4466 * of the connector. */
4467bool intel_connector_get_hw_state(struct intel_connector *connector)
4468{
Daniel Vetter24929352012-07-02 20:28:59 +02004469 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004470 struct intel_encoder *encoder = connector->encoder;
4471
4472 return encoder->get_hw_state(encoder, &pipe);
4473}
4474
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004475static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4476 struct intel_crtc_config *pipe_config)
4477{
4478 struct drm_i915_private *dev_priv = dev->dev_private;
4479 struct intel_crtc *pipe_B_crtc =
4480 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4481
4482 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4483 pipe_name(pipe), pipe_config->fdi_lanes);
4484 if (pipe_config->fdi_lanes > 4) {
4485 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4486 pipe_name(pipe), pipe_config->fdi_lanes);
4487 return false;
4488 }
4489
Paulo Zanonibafb6552013-11-02 21:07:44 -07004490 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004491 if (pipe_config->fdi_lanes > 2) {
4492 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4493 pipe_config->fdi_lanes);
4494 return false;
4495 } else {
4496 return true;
4497 }
4498 }
4499
4500 if (INTEL_INFO(dev)->num_pipes == 2)
4501 return true;
4502
4503 /* Ivybridge 3 pipe is really complicated */
4504 switch (pipe) {
4505 case PIPE_A:
4506 return true;
4507 case PIPE_B:
4508 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4509 pipe_config->fdi_lanes > 2) {
4510 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4511 pipe_name(pipe), pipe_config->fdi_lanes);
4512 return false;
4513 }
4514 return true;
4515 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004516 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004517 pipe_B_crtc->config.fdi_lanes <= 2) {
4518 if (pipe_config->fdi_lanes > 2) {
4519 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4520 pipe_name(pipe), pipe_config->fdi_lanes);
4521 return false;
4522 }
4523 } else {
4524 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4525 return false;
4526 }
4527 return true;
4528 default:
4529 BUG();
4530 }
4531}
4532
Daniel Vettere29c22c2013-02-21 00:00:16 +01004533#define RETRY 1
4534static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4535 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004536{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004537 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004538 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004539 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004540 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004541
Daniel Vettere29c22c2013-02-21 00:00:16 +01004542retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004543 /* FDI is a binary signal running at ~2.7GHz, encoding
4544 * each output octet as 10 bits. The actual frequency
4545 * is stored as a divider into a 100MHz clock, and the
4546 * mode pixel clock is stored in units of 1KHz.
4547 * Hence the bw of each lane in terms of the mode signal
4548 * is:
4549 */
4550 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4551
Damien Lespiau241bfc32013-09-25 16:45:37 +01004552 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004553
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004554 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004555 pipe_config->pipe_bpp);
4556
4557 pipe_config->fdi_lanes = lane;
4558
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004559 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004560 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004561
Daniel Vettere29c22c2013-02-21 00:00:16 +01004562 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4563 intel_crtc->pipe, pipe_config);
4564 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4565 pipe_config->pipe_bpp -= 2*3;
4566 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4567 pipe_config->pipe_bpp);
4568 needs_recompute = true;
4569 pipe_config->bw_constrained = true;
4570
4571 goto retry;
4572 }
4573
4574 if (needs_recompute)
4575 return RETRY;
4576
4577 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004578}
4579
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004580static void hsw_compute_ips_config(struct intel_crtc *crtc,
4581 struct intel_crtc_config *pipe_config)
4582{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004583 pipe_config->ips_enabled = i915_enable_ips &&
4584 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004585 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004586}
4587
Daniel Vettera43f6e02013-06-07 23:10:32 +02004588static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004589 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004590{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004591 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004592 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004593
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004594 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004595 if (INTEL_INFO(dev)->gen < 4) {
4596 struct drm_i915_private *dev_priv = dev->dev_private;
4597 int clock_limit =
4598 dev_priv->display.get_display_clock_speed(dev);
4599
4600 /*
4601 * Enable pixel doubling when the dot clock
4602 * is > 90% of the (display) core speed.
4603 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004604 * GDG double wide on either pipe,
4605 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004606 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004607 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004608 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004609 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004610 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004611 }
4612
Damien Lespiau241bfc32013-09-25 16:45:37 +01004613 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004614 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004615 }
Chris Wilson89749352010-09-12 18:25:19 +01004616
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004617 /*
4618 * Pipe horizontal size must be even in:
4619 * - DVO ganged mode
4620 * - LVDS dual channel mode
4621 * - Double wide pipe
4622 */
4623 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4624 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4625 pipe_config->pipe_src_w &= ~1;
4626
Damien Lespiau8693a822013-05-03 18:48:11 +01004627 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4628 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004629 */
4630 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4631 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004632 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004633
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004634 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004635 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004636 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004637 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4638 * for lvds. */
4639 pipe_config->pipe_bpp = 8*3;
4640 }
4641
Damien Lespiauf5adf942013-06-24 18:29:34 +01004642 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004643 hsw_compute_ips_config(crtc, pipe_config);
4644
4645 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4646 * clock survives for now. */
4647 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4648 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004649
Daniel Vetter877d48d2013-04-19 11:24:43 +02004650 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004651 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004652
Daniel Vettere29c22c2013-02-21 00:00:16 +01004653 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004654}
4655
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004656static int valleyview_get_display_clock_speed(struct drm_device *dev)
4657{
4658 return 400000; /* FIXME */
4659}
4660
Jesse Barnese70236a2009-09-21 10:42:27 -07004661static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004662{
Jesse Barnese70236a2009-09-21 10:42:27 -07004663 return 400000;
4664}
Jesse Barnes79e53942008-11-07 14:24:08 -08004665
Jesse Barnese70236a2009-09-21 10:42:27 -07004666static int i915_get_display_clock_speed(struct drm_device *dev)
4667{
4668 return 333000;
4669}
Jesse Barnes79e53942008-11-07 14:24:08 -08004670
Jesse Barnese70236a2009-09-21 10:42:27 -07004671static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4672{
4673 return 200000;
4674}
Jesse Barnes79e53942008-11-07 14:24:08 -08004675
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004676static int pnv_get_display_clock_speed(struct drm_device *dev)
4677{
4678 u16 gcfgc = 0;
4679
4680 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4681
4682 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4683 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4684 return 267000;
4685 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4686 return 333000;
4687 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4688 return 444000;
4689 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4690 return 200000;
4691 default:
4692 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4693 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4694 return 133000;
4695 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4696 return 167000;
4697 }
4698}
4699
Jesse Barnese70236a2009-09-21 10:42:27 -07004700static int i915gm_get_display_clock_speed(struct drm_device *dev)
4701{
4702 u16 gcfgc = 0;
4703
4704 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4705
4706 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004707 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004708 else {
4709 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4710 case GC_DISPLAY_CLOCK_333_MHZ:
4711 return 333000;
4712 default:
4713 case GC_DISPLAY_CLOCK_190_200_MHZ:
4714 return 190000;
4715 }
4716 }
4717}
Jesse Barnes79e53942008-11-07 14:24:08 -08004718
Jesse Barnese70236a2009-09-21 10:42:27 -07004719static int i865_get_display_clock_speed(struct drm_device *dev)
4720{
4721 return 266000;
4722}
4723
4724static int i855_get_display_clock_speed(struct drm_device *dev)
4725{
4726 u16 hpllcc = 0;
4727 /* Assume that the hardware is in the high speed state. This
4728 * should be the default.
4729 */
4730 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4731 case GC_CLOCK_133_200:
4732 case GC_CLOCK_100_200:
4733 return 200000;
4734 case GC_CLOCK_166_250:
4735 return 250000;
4736 case GC_CLOCK_100_133:
4737 return 133000;
4738 }
4739
4740 /* Shouldn't happen */
4741 return 0;
4742}
4743
4744static int i830_get_display_clock_speed(struct drm_device *dev)
4745{
4746 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004747}
4748
Zhenyu Wang2c072452009-06-05 15:38:42 +08004749static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004750intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004751{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004752 while (*num > DATA_LINK_M_N_MASK ||
4753 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004754 *num >>= 1;
4755 *den >>= 1;
4756 }
4757}
4758
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004759static void compute_m_n(unsigned int m, unsigned int n,
4760 uint32_t *ret_m, uint32_t *ret_n)
4761{
4762 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4763 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4764 intel_reduce_m_n_ratio(ret_m, ret_n);
4765}
4766
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004767void
4768intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4769 int pixel_clock, int link_clock,
4770 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004771{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004772 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004773
4774 compute_m_n(bits_per_pixel * pixel_clock,
4775 link_clock * nlanes * 8,
4776 &m_n->gmch_m, &m_n->gmch_n);
4777
4778 compute_m_n(pixel_clock, link_clock,
4779 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004780}
4781
Chris Wilsona7615032011-01-12 17:04:08 +00004782static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4783{
Keith Packard72bbe582011-09-26 16:09:45 -07004784 if (i915_panel_use_ssc >= 0)
4785 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004786 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004787 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004788}
4789
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004790static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4791{
4792 struct drm_device *dev = crtc->dev;
4793 struct drm_i915_private *dev_priv = dev->dev_private;
4794 int refclk;
4795
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004796 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02004797 refclk = 100000;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004798 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004799 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02004800 refclk = dev_priv->vbt.lvds_ssc_freq;
4801 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004802 } else if (!IS_GEN2(dev)) {
4803 refclk = 96000;
4804 } else {
4805 refclk = 48000;
4806 }
4807
4808 return refclk;
4809}
4810
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004811static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004812{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004813 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004814}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004815
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004816static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4817{
4818 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004819}
4820
Daniel Vetterf47709a2013-03-28 10:42:02 +01004821static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004822 intel_clock_t *reduced_clock)
4823{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004824 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004825 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004826 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004827 u32 fp, fp2 = 0;
4828
4829 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004830 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004831 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004832 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004833 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004834 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004835 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004836 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004837 }
4838
4839 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004840 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004841
Daniel Vetterf47709a2013-03-28 10:42:02 +01004842 crtc->lowfreq_avail = false;
4843 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004844 reduced_clock && i915_powersave) {
4845 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004846 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004847 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004848 } else {
4849 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004850 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004851 }
4852}
4853
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004854static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
4855 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07004856{
4857 u32 reg_val;
4858
4859 /*
4860 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4861 * and set it to a reasonable value instead.
4862 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004863 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004864 reg_val &= 0xffffff00;
4865 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004866 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004867
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004868 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004869 reg_val &= 0x8cffffff;
4870 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004871 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004872
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004873 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004874 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004875 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004876
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004877 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004878 reg_val &= 0x00ffffff;
4879 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004880 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004881}
4882
Daniel Vetterb5518422013-05-03 11:49:48 +02004883static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4884 struct intel_link_m_n *m_n)
4885{
4886 struct drm_device *dev = crtc->base.dev;
4887 struct drm_i915_private *dev_priv = dev->dev_private;
4888 int pipe = crtc->pipe;
4889
Daniel Vettere3b95f12013-05-03 11:49:49 +02004890 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4891 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4892 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4893 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004894}
4895
4896static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4897 struct intel_link_m_n *m_n)
4898{
4899 struct drm_device *dev = crtc->base.dev;
4900 struct drm_i915_private *dev_priv = dev->dev_private;
4901 int pipe = crtc->pipe;
4902 enum transcoder transcoder = crtc->config.cpu_transcoder;
4903
4904 if (INTEL_INFO(dev)->gen >= 5) {
4905 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4906 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4907 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4908 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4909 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004910 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4911 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4912 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4913 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004914 }
4915}
4916
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004917static void intel_dp_set_m_n(struct intel_crtc *crtc)
4918{
4919 if (crtc->config.has_pch_encoder)
4920 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4921 else
4922 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4923}
4924
Daniel Vetterf47709a2013-03-28 10:42:02 +01004925static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004926{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004927 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004928 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004929 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004930 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004931 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004932 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004933
Daniel Vetter09153002012-12-12 14:06:44 +01004934 mutex_lock(&dev_priv->dpio_lock);
4935
Daniel Vetterf47709a2013-03-28 10:42:02 +01004936 bestn = crtc->config.dpll.n;
4937 bestm1 = crtc->config.dpll.m1;
4938 bestm2 = crtc->config.dpll.m2;
4939 bestp1 = crtc->config.dpll.p1;
4940 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004941
Jesse Barnes89b667f2013-04-18 14:51:36 -07004942 /* See eDP HDMI DPIO driver vbios notes doc */
4943
4944 /* PLL B needs special handling */
4945 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004946 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004947
4948 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004949 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004950
4951 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004952 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004953 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004954 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004955
4956 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004957 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004958
4959 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004960 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4961 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4962 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004963 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004964
4965 /*
4966 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4967 * but we don't support that).
4968 * Note: don't use the DAC post divider as it seems unstable.
4969 */
4970 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004971 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004972
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004973 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004974 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004975
Jesse Barnes89b667f2013-04-18 14:51:36 -07004976 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004977 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03004978 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004979 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004980 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03004981 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004982 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004983 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004984 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004985
Jesse Barnes89b667f2013-04-18 14:51:36 -07004986 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4987 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4988 /* Use SSC source */
4989 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004990 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004991 0x0df40000);
4992 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004993 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004994 0x0df70000);
4995 } else { /* HDMI or VGA */
4996 /* Use bend source */
4997 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004998 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004999 0x0df70000);
5000 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005001 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005002 0x0df40000);
5003 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005004
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005005 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005006 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5007 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5008 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5009 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005010 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005011
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005012 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005013
Imre Deake5cbfbf2014-01-09 17:08:16 +02005014 /*
5015 * Enable DPIO clock input. We should never disable the reference
5016 * clock for pipe B, since VGA hotplug / manual detection depends
5017 * on it.
5018 */
Jesse Barnes89b667f2013-04-18 14:51:36 -07005019 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5020 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07005021 /* We should never disable this, set it here for state tracking */
5022 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005023 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005024 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005025 crtc->config.dpll_hw_state.dpll = dpll;
5026
Daniel Vetteref1b4602013-06-01 17:17:04 +02005027 dpll_md = (crtc->config.pixel_multiplier - 1)
5028 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005029 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5030
Daniel Vetterf47709a2013-03-28 10:42:02 +01005031 if (crtc->config.has_dp_encoder)
5032 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305033
Daniel Vetter09153002012-12-12 14:06:44 +01005034 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005035}
5036
Daniel Vetterf47709a2013-03-28 10:42:02 +01005037static void i9xx_update_pll(struct intel_crtc *crtc,
5038 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005039 int num_connectors)
5040{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005041 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005042 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005043 u32 dpll;
5044 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005045 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005046
Daniel Vetterf47709a2013-03-28 10:42:02 +01005047 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305048
Daniel Vetterf47709a2013-03-28 10:42:02 +01005049 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5050 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005051
5052 dpll = DPLL_VGA_MODE_DIS;
5053
Daniel Vetterf47709a2013-03-28 10:42:02 +01005054 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005055 dpll |= DPLLB_MODE_LVDS;
5056 else
5057 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005058
Daniel Vetteref1b4602013-06-01 17:17:04 +02005059 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005060 dpll |= (crtc->config.pixel_multiplier - 1)
5061 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005062 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005063
5064 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005065 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005066
Daniel Vetterf47709a2013-03-28 10:42:02 +01005067 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005068 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005069
5070 /* compute bitmask from p1 value */
5071 if (IS_PINEVIEW(dev))
5072 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5073 else {
5074 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5075 if (IS_G4X(dev) && reduced_clock)
5076 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5077 }
5078 switch (clock->p2) {
5079 case 5:
5080 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5081 break;
5082 case 7:
5083 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5084 break;
5085 case 10:
5086 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5087 break;
5088 case 14:
5089 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5090 break;
5091 }
5092 if (INTEL_INFO(dev)->gen >= 4)
5093 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5094
Daniel Vetter09ede542013-04-30 14:01:45 +02005095 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005096 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005097 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005098 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5099 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5100 else
5101 dpll |= PLL_REF_INPUT_DREFCLK;
5102
5103 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005104 crtc->config.dpll_hw_state.dpll = dpll;
5105
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005106 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005107 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5108 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005109 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005110 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005111
5112 if (crtc->config.has_dp_encoder)
5113 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005114}
5115
Daniel Vetterf47709a2013-03-28 10:42:02 +01005116static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005117 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005118 int num_connectors)
5119{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005120 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005121 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005122 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005123 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005124
Daniel Vetterf47709a2013-03-28 10:42:02 +01005125 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305126
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005127 dpll = DPLL_VGA_MODE_DIS;
5128
Daniel Vetterf47709a2013-03-28 10:42:02 +01005129 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005130 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5131 } else {
5132 if (clock->p1 == 2)
5133 dpll |= PLL_P1_DIVIDE_BY_TWO;
5134 else
5135 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5136 if (clock->p2 == 4)
5137 dpll |= PLL_P2_DIVIDE_BY_4;
5138 }
5139
Daniel Vetter4a33e482013-07-06 12:52:05 +02005140 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5141 dpll |= DPLL_DVO_2X_MODE;
5142
Daniel Vetterf47709a2013-03-28 10:42:02 +01005143 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005144 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5145 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5146 else
5147 dpll |= PLL_REF_INPUT_DREFCLK;
5148
5149 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005150 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005151}
5152
Daniel Vetter8a654f32013-06-01 17:16:22 +02005153static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005154{
5155 struct drm_device *dev = intel_crtc->base.dev;
5156 struct drm_i915_private *dev_priv = dev->dev_private;
5157 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005158 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005159 struct drm_display_mode *adjusted_mode =
5160 &intel_crtc->config.adjusted_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005161 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
5162
5163 /* We need to be careful not to changed the adjusted mode, for otherwise
5164 * the hw state checker will get angry at the mismatch. */
5165 crtc_vtotal = adjusted_mode->crtc_vtotal;
5166 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005167
5168 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5169 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005170 crtc_vtotal -= 1;
5171 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005172 vsyncshift = adjusted_mode->crtc_hsync_start
5173 - adjusted_mode->crtc_htotal / 2;
5174 } else {
5175 vsyncshift = 0;
5176 }
5177
5178 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005179 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005180
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005181 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005182 (adjusted_mode->crtc_hdisplay - 1) |
5183 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005184 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005185 (adjusted_mode->crtc_hblank_start - 1) |
5186 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005187 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005188 (adjusted_mode->crtc_hsync_start - 1) |
5189 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5190
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005191 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005192 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005193 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005194 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005195 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005196 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005197 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005198 (adjusted_mode->crtc_vsync_start - 1) |
5199 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5200
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005201 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5202 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5203 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5204 * bits. */
5205 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5206 (pipe == PIPE_B || pipe == PIPE_C))
5207 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5208
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005209 /* pipesrc controls the size that is scaled from, which should
5210 * always be the user's requested size.
5211 */
5212 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005213 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5214 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005215}
5216
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005217static void intel_get_pipe_timings(struct intel_crtc *crtc,
5218 struct intel_crtc_config *pipe_config)
5219{
5220 struct drm_device *dev = crtc->base.dev;
5221 struct drm_i915_private *dev_priv = dev->dev_private;
5222 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5223 uint32_t tmp;
5224
5225 tmp = I915_READ(HTOTAL(cpu_transcoder));
5226 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5227 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5228 tmp = I915_READ(HBLANK(cpu_transcoder));
5229 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5230 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5231 tmp = I915_READ(HSYNC(cpu_transcoder));
5232 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5233 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5234
5235 tmp = I915_READ(VTOTAL(cpu_transcoder));
5236 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5237 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5238 tmp = I915_READ(VBLANK(cpu_transcoder));
5239 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5240 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5241 tmp = I915_READ(VSYNC(cpu_transcoder));
5242 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5243 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5244
5245 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5246 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5247 pipe_config->adjusted_mode.crtc_vtotal += 1;
5248 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5249 }
5250
5251 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005252 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5253 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5254
5255 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5256 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005257}
5258
Jesse Barnesbabea612013-06-26 18:57:38 +03005259static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
5260 struct intel_crtc_config *pipe_config)
5261{
5262 struct drm_crtc *crtc = &intel_crtc->base;
5263
5264 crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5265 crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
5266 crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5267 crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
5268
5269 crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5270 crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5271 crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5272 crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
5273
5274 crtc->mode.flags = pipe_config->adjusted_mode.flags;
5275
Damien Lespiau241bfc32013-09-25 16:45:37 +01005276 crtc->mode.clock = pipe_config->adjusted_mode.crtc_clock;
Jesse Barnesbabea612013-06-26 18:57:38 +03005277 crtc->mode.flags |= pipe_config->adjusted_mode.flags;
5278}
5279
Daniel Vetter84b046f2013-02-19 18:48:54 +01005280static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5281{
5282 struct drm_device *dev = intel_crtc->base.dev;
5283 struct drm_i915_private *dev_priv = dev->dev_private;
5284 uint32_t pipeconf;
5285
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005286 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005287
Daniel Vetter67c72a12013-09-24 11:46:14 +02005288 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5289 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5290 pipeconf |= PIPECONF_ENABLE;
5291
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005292 if (intel_crtc->config.double_wide)
5293 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005294
Daniel Vetterff9ce462013-04-24 14:57:17 +02005295 /* only g4x and later have fancy bpc/dither controls */
5296 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005297 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5298 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5299 pipeconf |= PIPECONF_DITHER_EN |
5300 PIPECONF_DITHER_TYPE_SP;
5301
5302 switch (intel_crtc->config.pipe_bpp) {
5303 case 18:
5304 pipeconf |= PIPECONF_6BPC;
5305 break;
5306 case 24:
5307 pipeconf |= PIPECONF_8BPC;
5308 break;
5309 case 30:
5310 pipeconf |= PIPECONF_10BPC;
5311 break;
5312 default:
5313 /* Case prevented by intel_choose_pipe_bpp_dither. */
5314 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005315 }
5316 }
5317
5318 if (HAS_PIPE_CXSR(dev)) {
5319 if (intel_crtc->lowfreq_avail) {
5320 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5321 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5322 } else {
5323 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005324 }
5325 }
5326
Daniel Vetter84b046f2013-02-19 18:48:54 +01005327 if (!IS_GEN2(dev) &&
5328 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5329 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5330 else
5331 pipeconf |= PIPECONF_PROGRESSIVE;
5332
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005333 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5334 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005335
Daniel Vetter84b046f2013-02-19 18:48:54 +01005336 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5337 POSTING_READ(PIPECONF(intel_crtc->pipe));
5338}
5339
Eric Anholtf564048e2011-03-30 13:01:02 -07005340static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005341 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005342 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005343{
5344 struct drm_device *dev = crtc->dev;
5345 struct drm_i915_private *dev_priv = dev->dev_private;
5346 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5347 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005348 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005349 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005350 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005351 u32 dspcntr;
Daniel Vettera16af722013-04-30 14:01:44 +02005352 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005353 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005354 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005355 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005356 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005357
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005358 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005359 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005360 case INTEL_OUTPUT_LVDS:
5361 is_lvds = true;
5362 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005363 case INTEL_OUTPUT_DSI:
5364 is_dsi = true;
5365 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005366 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005367
Eric Anholtc751ce42010-03-25 11:48:48 -07005368 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005369 }
5370
Jani Nikulaf2335332013-09-13 11:03:09 +03005371 if (is_dsi)
5372 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005373
Jani Nikulaf2335332013-09-13 11:03:09 +03005374 if (!intel_crtc->config.clock_set) {
5375 refclk = i9xx_get_refclk(crtc, num_connectors);
5376
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005377 /*
5378 * Returns a set of divisors for the desired target clock with
5379 * the given refclk, or FALSE. The returned values represent
5380 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5381 * 2) / p1 / p2.
5382 */
5383 limit = intel_limit(crtc, refclk);
5384 ok = dev_priv->display.find_dpll(limit, crtc,
5385 intel_crtc->config.port_clock,
5386 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005387 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005388 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5389 return -EINVAL;
5390 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005391
Jani Nikulaf2335332013-09-13 11:03:09 +03005392 if (is_lvds && dev_priv->lvds_downclock_avail) {
5393 /*
5394 * Ensure we match the reduced clock's P to the target
5395 * clock. If the clocks don't match, we can't switch
5396 * the display clock by using the FP0/FP1. In such case
5397 * we will disable the LVDS downclock feature.
5398 */
5399 has_reduced_clock =
5400 dev_priv->display.find_dpll(limit, crtc,
5401 dev_priv->lvds_downclock,
5402 refclk, &clock,
5403 &reduced_clock);
5404 }
5405 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005406 intel_crtc->config.dpll.n = clock.n;
5407 intel_crtc->config.dpll.m1 = clock.m1;
5408 intel_crtc->config.dpll.m2 = clock.m2;
5409 intel_crtc->config.dpll.p1 = clock.p1;
5410 intel_crtc->config.dpll.p2 = clock.p2;
5411 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005412
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005413 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005414 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305415 has_reduced_clock ? &reduced_clock : NULL,
5416 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005417 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005418 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005419 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005420 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005421 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005422 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005423 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005424
Jani Nikulaf2335332013-09-13 11:03:09 +03005425skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005426 /* Set up the display plane register */
5427 dspcntr = DISPPLANE_GAMMA_ENABLE;
5428
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005429 if (!IS_VALLEYVIEW(dev)) {
5430 if (pipe == 0)
5431 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5432 else
5433 dspcntr |= DISPPLANE_SEL_PIPE_B;
5434 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005435
Daniel Vetter8a654f32013-06-01 17:16:22 +02005436 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005437
5438 /* pipesrc and dspsize control the size that is scaled from,
5439 * which should always be the user's requested size.
5440 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005441 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005442 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5443 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005444 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005445
Daniel Vetter84b046f2013-02-19 18:48:54 +01005446 i9xx_set_pipeconf(intel_crtc);
5447
Eric Anholtf564048e2011-03-30 13:01:02 -07005448 I915_WRITE(DSPCNTR(plane), dspcntr);
5449 POSTING_READ(DSPCNTR(plane));
5450
Daniel Vetter94352cf2012-07-05 22:51:56 +02005451 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005452
Eric Anholtf564048e2011-03-30 13:01:02 -07005453 return ret;
5454}
5455
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005456static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5457 struct intel_crtc_config *pipe_config)
5458{
5459 struct drm_device *dev = crtc->base.dev;
5460 struct drm_i915_private *dev_priv = dev->dev_private;
5461 uint32_t tmp;
5462
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02005463 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5464 return;
5465
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005466 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005467 if (!(tmp & PFIT_ENABLE))
5468 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005469
Daniel Vetter06922822013-07-11 13:35:40 +02005470 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005471 if (INTEL_INFO(dev)->gen < 4) {
5472 if (crtc->pipe != PIPE_B)
5473 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005474 } else {
5475 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5476 return;
5477 }
5478
Daniel Vetter06922822013-07-11 13:35:40 +02005479 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005480 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5481 if (INTEL_INFO(dev)->gen < 5)
5482 pipe_config->gmch_pfit.lvds_border_bits =
5483 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5484}
5485
Jesse Barnesacbec812013-09-20 11:29:32 -07005486static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5487 struct intel_crtc_config *pipe_config)
5488{
5489 struct drm_device *dev = crtc->base.dev;
5490 struct drm_i915_private *dev_priv = dev->dev_private;
5491 int pipe = pipe_config->cpu_transcoder;
5492 intel_clock_t clock;
5493 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005494 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005495
5496 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005497 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07005498 mutex_unlock(&dev_priv->dpio_lock);
5499
5500 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5501 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5502 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5503 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5504 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5505
Ville Syrjäläf6466282013-10-14 14:50:31 +03005506 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07005507
Ville Syrjäläf6466282013-10-14 14:50:31 +03005508 /* clock.dot is the fast clock */
5509 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07005510}
5511
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005512static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5513 struct intel_crtc_config *pipe_config)
5514{
5515 struct drm_device *dev = crtc->base.dev;
5516 struct drm_i915_private *dev_priv = dev->dev_private;
5517 uint32_t tmp;
5518
Daniel Vettere143a212013-07-04 12:01:15 +02005519 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005520 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005521
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005522 tmp = I915_READ(PIPECONF(crtc->pipe));
5523 if (!(tmp & PIPECONF_ENABLE))
5524 return false;
5525
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005526 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5527 switch (tmp & PIPECONF_BPC_MASK) {
5528 case PIPECONF_6BPC:
5529 pipe_config->pipe_bpp = 18;
5530 break;
5531 case PIPECONF_8BPC:
5532 pipe_config->pipe_bpp = 24;
5533 break;
5534 case PIPECONF_10BPC:
5535 pipe_config->pipe_bpp = 30;
5536 break;
5537 default:
5538 break;
5539 }
5540 }
5541
Ville Syrjälä282740f2013-09-04 18:30:03 +03005542 if (INTEL_INFO(dev)->gen < 4)
5543 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5544
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005545 intel_get_pipe_timings(crtc, pipe_config);
5546
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005547 i9xx_get_pfit_config(crtc, pipe_config);
5548
Daniel Vetter6c49f242013-06-06 12:45:25 +02005549 if (INTEL_INFO(dev)->gen >= 4) {
5550 tmp = I915_READ(DPLL_MD(crtc->pipe));
5551 pipe_config->pixel_multiplier =
5552 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5553 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005554 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005555 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5556 tmp = I915_READ(DPLL(crtc->pipe));
5557 pipe_config->pixel_multiplier =
5558 ((tmp & SDVO_MULTIPLIER_MASK)
5559 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5560 } else {
5561 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5562 * port and will be fixed up in the encoder->get_config
5563 * function. */
5564 pipe_config->pixel_multiplier = 1;
5565 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005566 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5567 if (!IS_VALLEYVIEW(dev)) {
5568 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5569 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005570 } else {
5571 /* Mask out read-only status bits. */
5572 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5573 DPLL_PORTC_READY_MASK |
5574 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005575 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005576
Jesse Barnesacbec812013-09-20 11:29:32 -07005577 if (IS_VALLEYVIEW(dev))
5578 vlv_crtc_clock_get(crtc, pipe_config);
5579 else
5580 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03005581
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005582 return true;
5583}
5584
Paulo Zanonidde86e22012-12-01 12:04:25 -02005585static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005586{
5587 struct drm_i915_private *dev_priv = dev->dev_private;
5588 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005589 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005590 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005591 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005592 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005593 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005594 bool has_ck505 = false;
5595 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005596
5597 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005598 list_for_each_entry(encoder, &mode_config->encoder_list,
5599 base.head) {
5600 switch (encoder->type) {
5601 case INTEL_OUTPUT_LVDS:
5602 has_panel = true;
5603 has_lvds = true;
5604 break;
5605 case INTEL_OUTPUT_EDP:
5606 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005607 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005608 has_cpu_edp = true;
5609 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005610 }
5611 }
5612
Keith Packard99eb6a02011-09-26 14:29:12 -07005613 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005614 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005615 can_ssc = has_ck505;
5616 } else {
5617 has_ck505 = false;
5618 can_ssc = true;
5619 }
5620
Imre Deak2de69052013-05-08 13:14:04 +03005621 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5622 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005623
5624 /* Ironlake: try to setup display ref clock before DPLL
5625 * enabling. This is only under driver's control after
5626 * PCH B stepping, previous chipset stepping should be
5627 * ignoring this setting.
5628 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005629 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005630
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005631 /* As we must carefully and slowly disable/enable each source in turn,
5632 * compute the final state we want first and check if we need to
5633 * make any changes at all.
5634 */
5635 final = val;
5636 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005637 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005638 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005639 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005640 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5641
5642 final &= ~DREF_SSC_SOURCE_MASK;
5643 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5644 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005645
Keith Packard199e5d72011-09-22 12:01:57 -07005646 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005647 final |= DREF_SSC_SOURCE_ENABLE;
5648
5649 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5650 final |= DREF_SSC1_ENABLE;
5651
5652 if (has_cpu_edp) {
5653 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5654 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5655 else
5656 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5657 } else
5658 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5659 } else {
5660 final |= DREF_SSC_SOURCE_DISABLE;
5661 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5662 }
5663
5664 if (final == val)
5665 return;
5666
5667 /* Always enable nonspread source */
5668 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5669
5670 if (has_ck505)
5671 val |= DREF_NONSPREAD_CK505_ENABLE;
5672 else
5673 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5674
5675 if (has_panel) {
5676 val &= ~DREF_SSC_SOURCE_MASK;
5677 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005678
Keith Packard199e5d72011-09-22 12:01:57 -07005679 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005680 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005681 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005682 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005683 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005684 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005685
5686 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005687 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005688 POSTING_READ(PCH_DREF_CONTROL);
5689 udelay(200);
5690
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005691 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005692
5693 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005694 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005695 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005696 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005697 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005698 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005699 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005700 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005701 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005702 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005703
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005704 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005705 POSTING_READ(PCH_DREF_CONTROL);
5706 udelay(200);
5707 } else {
5708 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5709
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005710 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005711
5712 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005713 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005714
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005715 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005716 POSTING_READ(PCH_DREF_CONTROL);
5717 udelay(200);
5718
5719 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005720 val &= ~DREF_SSC_SOURCE_MASK;
5721 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005722
5723 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005724 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005725
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005726 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005727 POSTING_READ(PCH_DREF_CONTROL);
5728 udelay(200);
5729 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005730
5731 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005732}
5733
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005734static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005735{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005736 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005737
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005738 tmp = I915_READ(SOUTH_CHICKEN2);
5739 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5740 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005741
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005742 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5743 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5744 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02005745
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005746 tmp = I915_READ(SOUTH_CHICKEN2);
5747 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5748 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005749
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005750 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5751 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5752 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005753}
5754
5755/* WaMPhyProgramming:hsw */
5756static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5757{
5758 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005759
5760 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5761 tmp &= ~(0xFF << 24);
5762 tmp |= (0x12 << 24);
5763 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5764
Paulo Zanonidde86e22012-12-01 12:04:25 -02005765 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5766 tmp |= (1 << 11);
5767 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5768
5769 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5770 tmp |= (1 << 11);
5771 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5772
Paulo Zanonidde86e22012-12-01 12:04:25 -02005773 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5774 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5775 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5776
5777 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5778 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5779 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5780
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005781 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5782 tmp &= ~(7 << 13);
5783 tmp |= (5 << 13);
5784 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005785
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005786 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5787 tmp &= ~(7 << 13);
5788 tmp |= (5 << 13);
5789 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005790
5791 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5792 tmp &= ~0xFF;
5793 tmp |= 0x1C;
5794 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5795
5796 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5797 tmp &= ~0xFF;
5798 tmp |= 0x1C;
5799 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5800
5801 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5802 tmp &= ~(0xFF << 16);
5803 tmp |= (0x1C << 16);
5804 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5805
5806 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5807 tmp &= ~(0xFF << 16);
5808 tmp |= (0x1C << 16);
5809 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5810
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005811 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5812 tmp |= (1 << 27);
5813 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005814
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005815 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5816 tmp |= (1 << 27);
5817 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005818
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005819 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5820 tmp &= ~(0xF << 28);
5821 tmp |= (4 << 28);
5822 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005823
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005824 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5825 tmp &= ~(0xF << 28);
5826 tmp |= (4 << 28);
5827 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005828}
5829
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005830/* Implements 3 different sequences from BSpec chapter "Display iCLK
5831 * Programming" based on the parameters passed:
5832 * - Sequence to enable CLKOUT_DP
5833 * - Sequence to enable CLKOUT_DP without spread
5834 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5835 */
5836static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5837 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005838{
5839 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005840 uint32_t reg, tmp;
5841
5842 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5843 with_spread = true;
5844 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5845 with_fdi, "LP PCH doesn't have FDI\n"))
5846 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005847
5848 mutex_lock(&dev_priv->dpio_lock);
5849
5850 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5851 tmp &= ~SBI_SSCCTL_DISABLE;
5852 tmp |= SBI_SSCCTL_PATHALT;
5853 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5854
5855 udelay(24);
5856
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005857 if (with_spread) {
5858 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5859 tmp &= ~SBI_SSCCTL_PATHALT;
5860 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005861
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005862 if (with_fdi) {
5863 lpt_reset_fdi_mphy(dev_priv);
5864 lpt_program_fdi_mphy(dev_priv);
5865 }
5866 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02005867
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005868 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5869 SBI_GEN0 : SBI_DBUFF0;
5870 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5871 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5872 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005873
5874 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005875}
5876
Paulo Zanoni47701c32013-07-23 11:19:25 -03005877/* Sequence to disable CLKOUT_DP */
5878static void lpt_disable_clkout_dp(struct drm_device *dev)
5879{
5880 struct drm_i915_private *dev_priv = dev->dev_private;
5881 uint32_t reg, tmp;
5882
5883 mutex_lock(&dev_priv->dpio_lock);
5884
5885 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5886 SBI_GEN0 : SBI_DBUFF0;
5887 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5888 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5889 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5890
5891 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5892 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5893 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5894 tmp |= SBI_SSCCTL_PATHALT;
5895 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5896 udelay(32);
5897 }
5898 tmp |= SBI_SSCCTL_DISABLE;
5899 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5900 }
5901
5902 mutex_unlock(&dev_priv->dpio_lock);
5903}
5904
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005905static void lpt_init_pch_refclk(struct drm_device *dev)
5906{
5907 struct drm_mode_config *mode_config = &dev->mode_config;
5908 struct intel_encoder *encoder;
5909 bool has_vga = false;
5910
5911 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5912 switch (encoder->type) {
5913 case INTEL_OUTPUT_ANALOG:
5914 has_vga = true;
5915 break;
5916 }
5917 }
5918
Paulo Zanoni47701c32013-07-23 11:19:25 -03005919 if (has_vga)
5920 lpt_enable_clkout_dp(dev, true, true);
5921 else
5922 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005923}
5924
Paulo Zanonidde86e22012-12-01 12:04:25 -02005925/*
5926 * Initialize reference clocks when the driver loads
5927 */
5928void intel_init_pch_refclk(struct drm_device *dev)
5929{
5930 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5931 ironlake_init_pch_refclk(dev);
5932 else if (HAS_PCH_LPT(dev))
5933 lpt_init_pch_refclk(dev);
5934}
5935
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005936static int ironlake_get_refclk(struct drm_crtc *crtc)
5937{
5938 struct drm_device *dev = crtc->dev;
5939 struct drm_i915_private *dev_priv = dev->dev_private;
5940 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005941 int num_connectors = 0;
5942 bool is_lvds = false;
5943
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005944 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005945 switch (encoder->type) {
5946 case INTEL_OUTPUT_LVDS:
5947 is_lvds = true;
5948 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005949 }
5950 num_connectors++;
5951 }
5952
5953 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005954 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005955 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005956 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005957 }
5958
5959 return 120000;
5960}
5961
Daniel Vetter6ff93602013-04-19 11:24:36 +02005962static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005963{
5964 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5965 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5966 int pipe = intel_crtc->pipe;
5967 uint32_t val;
5968
Daniel Vetter78114072013-06-13 00:54:57 +02005969 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03005970
Daniel Vetter965e0c42013-03-27 00:44:57 +01005971 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005972 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005973 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005974 break;
5975 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005976 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005977 break;
5978 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005979 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005980 break;
5981 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005982 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005983 break;
5984 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005985 /* Case prevented by intel_choose_pipe_bpp_dither. */
5986 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005987 }
5988
Daniel Vetterd8b32242013-04-25 17:54:44 +02005989 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005990 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5991
Daniel Vetter6ff93602013-04-19 11:24:36 +02005992 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005993 val |= PIPECONF_INTERLACED_ILK;
5994 else
5995 val |= PIPECONF_PROGRESSIVE;
5996
Daniel Vetter50f3b012013-03-27 00:44:56 +01005997 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005998 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005999
Paulo Zanonic8203562012-09-12 10:06:29 -03006000 I915_WRITE(PIPECONF(pipe), val);
6001 POSTING_READ(PIPECONF(pipe));
6002}
6003
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006004/*
6005 * Set up the pipe CSC unit.
6006 *
6007 * Currently only full range RGB to limited range RGB conversion
6008 * is supported, but eventually this should handle various
6009 * RGB<->YCbCr scenarios as well.
6010 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006011static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006012{
6013 struct drm_device *dev = crtc->dev;
6014 struct drm_i915_private *dev_priv = dev->dev_private;
6015 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6016 int pipe = intel_crtc->pipe;
6017 uint16_t coeff = 0x7800; /* 1.0 */
6018
6019 /*
6020 * TODO: Check what kind of values actually come out of the pipe
6021 * with these coeff/postoff values and adjust to get the best
6022 * accuracy. Perhaps we even need to take the bpc value into
6023 * consideration.
6024 */
6025
Daniel Vetter50f3b012013-03-27 00:44:56 +01006026 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006027 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6028
6029 /*
6030 * GY/GU and RY/RU should be the other way around according
6031 * to BSpec, but reality doesn't agree. Just set them up in
6032 * a way that results in the correct picture.
6033 */
6034 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6035 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6036
6037 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6038 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6039
6040 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6041 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6042
6043 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6044 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6045 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6046
6047 if (INTEL_INFO(dev)->gen > 6) {
6048 uint16_t postoff = 0;
6049
Daniel Vetter50f3b012013-03-27 00:44:56 +01006050 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006051 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006052
6053 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6054 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6055 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6056
6057 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6058 } else {
6059 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6060
Daniel Vetter50f3b012013-03-27 00:44:56 +01006061 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006062 mode |= CSC_BLACK_SCREEN_OFFSET;
6063
6064 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6065 }
6066}
6067
Daniel Vetter6ff93602013-04-19 11:24:36 +02006068static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006069{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006070 struct drm_device *dev = crtc->dev;
6071 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006072 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006073 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006074 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006075 uint32_t val;
6076
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006077 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006078
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006079 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006080 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6081
Daniel Vetter6ff93602013-04-19 11:24:36 +02006082 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006083 val |= PIPECONF_INTERLACED_ILK;
6084 else
6085 val |= PIPECONF_PROGRESSIVE;
6086
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006087 I915_WRITE(PIPECONF(cpu_transcoder), val);
6088 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006089
6090 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6091 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006092
6093 if (IS_BROADWELL(dev)) {
6094 val = 0;
6095
6096 switch (intel_crtc->config.pipe_bpp) {
6097 case 18:
6098 val |= PIPEMISC_DITHER_6_BPC;
6099 break;
6100 case 24:
6101 val |= PIPEMISC_DITHER_8_BPC;
6102 break;
6103 case 30:
6104 val |= PIPEMISC_DITHER_10_BPC;
6105 break;
6106 case 36:
6107 val |= PIPEMISC_DITHER_12_BPC;
6108 break;
6109 default:
6110 /* Case prevented by pipe_config_set_bpp. */
6111 BUG();
6112 }
6113
6114 if (intel_crtc->config.dither)
6115 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6116
6117 I915_WRITE(PIPEMISC(pipe), val);
6118 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006119}
6120
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006121static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006122 intel_clock_t *clock,
6123 bool *has_reduced_clock,
6124 intel_clock_t *reduced_clock)
6125{
6126 struct drm_device *dev = crtc->dev;
6127 struct drm_i915_private *dev_priv = dev->dev_private;
6128 struct intel_encoder *intel_encoder;
6129 int refclk;
6130 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02006131 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006132
6133 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6134 switch (intel_encoder->type) {
6135 case INTEL_OUTPUT_LVDS:
6136 is_lvds = true;
6137 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006138 }
6139 }
6140
6141 refclk = ironlake_get_refclk(crtc);
6142
6143 /*
6144 * Returns a set of divisors for the desired target clock with the given
6145 * refclk, or FALSE. The returned values represent the clock equation:
6146 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6147 */
6148 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006149 ret = dev_priv->display.find_dpll(limit, crtc,
6150 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006151 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006152 if (!ret)
6153 return false;
6154
6155 if (is_lvds && dev_priv->lvds_downclock_avail) {
6156 /*
6157 * Ensure we match the reduced clock's P to the target clock.
6158 * If the clocks don't match, we can't switch the display clock
6159 * by using the FP0/FP1. In such case we will disable the LVDS
6160 * downclock feature.
6161 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006162 *has_reduced_clock =
6163 dev_priv->display.find_dpll(limit, crtc,
6164 dev_priv->lvds_downclock,
6165 refclk, clock,
6166 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006167 }
6168
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006169 return true;
6170}
6171
Paulo Zanonid4b19312012-11-29 11:29:32 -02006172int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6173{
6174 /*
6175 * Account for spread spectrum to avoid
6176 * oversubscribing the link. Max center spread
6177 * is 2.5%; use 5% for safety's sake.
6178 */
6179 u32 bps = target_clock * bpp * 21 / 20;
6180 return bps / (link_bw * 8) + 1;
6181}
6182
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006183static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006184{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006185 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006186}
6187
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006188static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006189 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006190 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006191{
6192 struct drm_crtc *crtc = &intel_crtc->base;
6193 struct drm_device *dev = crtc->dev;
6194 struct drm_i915_private *dev_priv = dev->dev_private;
6195 struct intel_encoder *intel_encoder;
6196 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006197 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006198 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006199
6200 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6201 switch (intel_encoder->type) {
6202 case INTEL_OUTPUT_LVDS:
6203 is_lvds = true;
6204 break;
6205 case INTEL_OUTPUT_SDVO:
6206 case INTEL_OUTPUT_HDMI:
6207 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006208 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006209 }
6210
6211 num_connectors++;
6212 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006213
Chris Wilsonc1858122010-12-03 21:35:48 +00006214 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006215 factor = 21;
6216 if (is_lvds) {
6217 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006218 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006219 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006220 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006221 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006222 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006223
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006224 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006225 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006226
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006227 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6228 *fp2 |= FP_CB_TUNE;
6229
Chris Wilson5eddb702010-09-11 13:48:45 +01006230 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006231
Eric Anholta07d6782011-03-30 13:01:08 -07006232 if (is_lvds)
6233 dpll |= DPLLB_MODE_LVDS;
6234 else
6235 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006236
Daniel Vetteref1b4602013-06-01 17:17:04 +02006237 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6238 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006239
6240 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006241 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006242 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006243 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006244
Eric Anholta07d6782011-03-30 13:01:08 -07006245 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006246 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006247 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006248 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006249
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006250 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006251 case 5:
6252 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6253 break;
6254 case 7:
6255 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6256 break;
6257 case 10:
6258 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6259 break;
6260 case 14:
6261 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6262 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006263 }
6264
Daniel Vetterb4c09f32013-04-30 14:01:42 +02006265 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006266 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08006267 else
6268 dpll |= PLL_REF_INPUT_DREFCLK;
6269
Daniel Vetter959e16d2013-06-05 13:34:21 +02006270 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006271}
6272
Jesse Barnes79e53942008-11-07 14:24:08 -08006273static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08006274 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006275 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006276{
6277 struct drm_device *dev = crtc->dev;
6278 struct drm_i915_private *dev_priv = dev->dev_private;
6279 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6280 int pipe = intel_crtc->pipe;
6281 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006282 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006283 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006284 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006285 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006286 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006287 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006288 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006289 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006290
6291 for_each_encoder_on_crtc(dev, crtc, encoder) {
6292 switch (encoder->type) {
6293 case INTEL_OUTPUT_LVDS:
6294 is_lvds = true;
6295 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006296 }
6297
6298 num_connectors++;
6299 }
6300
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006301 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6302 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6303
Daniel Vetterff9a6752013-06-01 17:16:21 +02006304 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006305 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006306 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006307 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6308 return -EINVAL;
6309 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006310 /* Compat-code for transition, will disappear. */
6311 if (!intel_crtc->config.clock_set) {
6312 intel_crtc->config.dpll.n = clock.n;
6313 intel_crtc->config.dpll.m1 = clock.m1;
6314 intel_crtc->config.dpll.m2 = clock.m2;
6315 intel_crtc->config.dpll.p1 = clock.p1;
6316 intel_crtc->config.dpll.p2 = clock.p2;
6317 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006318
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006319 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006320 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006321 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006322 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006323 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006324
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006325 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006326 &fp, &reduced_clock,
6327 has_reduced_clock ? &fp2 : NULL);
6328
Daniel Vetter959e16d2013-06-05 13:34:21 +02006329 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006330 intel_crtc->config.dpll_hw_state.fp0 = fp;
6331 if (has_reduced_clock)
6332 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6333 else
6334 intel_crtc->config.dpll_hw_state.fp1 = fp;
6335
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006336 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006337 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006338 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6339 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006340 return -EINVAL;
6341 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006342 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006343 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006344
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006345 if (intel_crtc->config.has_dp_encoder)
6346 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006347
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006348 if (is_lvds && has_reduced_clock && i915_powersave)
6349 intel_crtc->lowfreq_avail = true;
6350 else
6351 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006352
Daniel Vetter8a654f32013-06-01 17:16:22 +02006353 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006354
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006355 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006356 intel_cpu_transcoder_set_m_n(intel_crtc,
6357 &intel_crtc->config.fdi_m_n);
6358 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006359
Daniel Vetter6ff93602013-04-19 11:24:36 +02006360 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006361
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006362 /* Set up the display plane register */
6363 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006364 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006365
Daniel Vetter94352cf2012-07-05 22:51:56 +02006366 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006367
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006368 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006369}
6370
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006371static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6372 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006373{
6374 struct drm_device *dev = crtc->base.dev;
6375 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006376 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006377
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006378 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6379 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6380 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6381 & ~TU_SIZE_MASK;
6382 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6383 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6384 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6385}
6386
6387static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6388 enum transcoder transcoder,
6389 struct intel_link_m_n *m_n)
6390{
6391 struct drm_device *dev = crtc->base.dev;
6392 struct drm_i915_private *dev_priv = dev->dev_private;
6393 enum pipe pipe = crtc->pipe;
6394
6395 if (INTEL_INFO(dev)->gen >= 5) {
6396 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6397 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6398 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6399 & ~TU_SIZE_MASK;
6400 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6401 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6402 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6403 } else {
6404 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6405 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6406 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6407 & ~TU_SIZE_MASK;
6408 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6409 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6410 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6411 }
6412}
6413
6414void intel_dp_get_m_n(struct intel_crtc *crtc,
6415 struct intel_crtc_config *pipe_config)
6416{
6417 if (crtc->config.has_pch_encoder)
6418 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6419 else
6420 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6421 &pipe_config->dp_m_n);
6422}
6423
Daniel Vetter72419202013-04-04 13:28:53 +02006424static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6425 struct intel_crtc_config *pipe_config)
6426{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006427 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6428 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006429}
6430
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006431static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6432 struct intel_crtc_config *pipe_config)
6433{
6434 struct drm_device *dev = crtc->base.dev;
6435 struct drm_i915_private *dev_priv = dev->dev_private;
6436 uint32_t tmp;
6437
6438 tmp = I915_READ(PF_CTL(crtc->pipe));
6439
6440 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006441 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006442 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6443 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006444
6445 /* We currently do not free assignements of panel fitters on
6446 * ivb/hsw (since we don't use the higher upscaling modes which
6447 * differentiates them) so just WARN about this case for now. */
6448 if (IS_GEN7(dev)) {
6449 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6450 PF_PIPE_SEL_IVB(crtc->pipe));
6451 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006452 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006453}
6454
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006455static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6456 struct intel_crtc_config *pipe_config)
6457{
6458 struct drm_device *dev = crtc->base.dev;
6459 struct drm_i915_private *dev_priv = dev->dev_private;
6460 uint32_t tmp;
6461
Daniel Vettere143a212013-07-04 12:01:15 +02006462 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006463 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006464
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006465 tmp = I915_READ(PIPECONF(crtc->pipe));
6466 if (!(tmp & PIPECONF_ENABLE))
6467 return false;
6468
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006469 switch (tmp & PIPECONF_BPC_MASK) {
6470 case PIPECONF_6BPC:
6471 pipe_config->pipe_bpp = 18;
6472 break;
6473 case PIPECONF_8BPC:
6474 pipe_config->pipe_bpp = 24;
6475 break;
6476 case PIPECONF_10BPC:
6477 pipe_config->pipe_bpp = 30;
6478 break;
6479 case PIPECONF_12BPC:
6480 pipe_config->pipe_bpp = 36;
6481 break;
6482 default:
6483 break;
6484 }
6485
Daniel Vetterab9412b2013-05-03 11:49:46 +02006486 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02006487 struct intel_shared_dpll *pll;
6488
Daniel Vetter88adfff2013-03-28 10:42:01 +01006489 pipe_config->has_pch_encoder = true;
6490
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006491 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6492 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6493 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006494
6495 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006496
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006497 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006498 pipe_config->shared_dpll =
6499 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006500 } else {
6501 tmp = I915_READ(PCH_DPLL_SEL);
6502 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6503 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6504 else
6505 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6506 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006507
6508 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6509
6510 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6511 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006512
6513 tmp = pipe_config->dpll_hw_state.dpll;
6514 pipe_config->pixel_multiplier =
6515 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6516 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03006517
6518 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006519 } else {
6520 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006521 }
6522
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006523 intel_get_pipe_timings(crtc, pipe_config);
6524
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006525 ironlake_get_pfit_config(crtc, pipe_config);
6526
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006527 return true;
6528}
6529
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006530static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6531{
6532 struct drm_device *dev = dev_priv->dev;
6533 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6534 struct intel_crtc *crtc;
6535 unsigned long irqflags;
Paulo Zanonibd633a72013-08-19 13:18:08 -03006536 uint32_t val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006537
6538 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
Paulo Zanoni798183c2013-12-06 20:29:01 -02006539 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006540 pipe_name(crtc->pipe));
6541
6542 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6543 WARN(plls->spll_refcount, "SPLL enabled\n");
6544 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6545 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6546 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6547 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6548 "CPU PWM1 enabled\n");
6549 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6550 "CPU PWM2 enabled\n");
6551 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6552 "PCH PWM1 enabled\n");
6553 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6554 "Utility pin enabled\n");
6555 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6556
6557 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6558 val = I915_READ(DEIMR);
Paulo Zanoni6806e632013-11-21 13:47:24 -02006559 WARN((val | DE_PCH_EVENT_IVB) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006560 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6561 val = I915_READ(SDEIMR);
Paulo Zanonibd633a72013-08-19 13:18:08 -03006562 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006563 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6564 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6565}
6566
6567/*
6568 * This function implements pieces of two sequences from BSpec:
6569 * - Sequence for display software to disable LCPLL
6570 * - Sequence for display software to allow package C8+
6571 * The steps implemented here are just the steps that actually touch the LCPLL
6572 * register. Callers should take care of disabling all the display engine
6573 * functions, doing the mode unset, fixing interrupts, etc.
6574 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006575static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6576 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006577{
6578 uint32_t val;
6579
6580 assert_can_disable_lcpll(dev_priv);
6581
6582 val = I915_READ(LCPLL_CTL);
6583
6584 if (switch_to_fclk) {
6585 val |= LCPLL_CD_SOURCE_FCLK;
6586 I915_WRITE(LCPLL_CTL, val);
6587
6588 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6589 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6590 DRM_ERROR("Switching to FCLK failed\n");
6591
6592 val = I915_READ(LCPLL_CTL);
6593 }
6594
6595 val |= LCPLL_PLL_DISABLE;
6596 I915_WRITE(LCPLL_CTL, val);
6597 POSTING_READ(LCPLL_CTL);
6598
6599 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6600 DRM_ERROR("LCPLL still locked\n");
6601
6602 val = I915_READ(D_COMP);
6603 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006604 mutex_lock(&dev_priv->rps.hw_lock);
6605 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6606 DRM_ERROR("Failed to disable D_COMP\n");
6607 mutex_unlock(&dev_priv->rps.hw_lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006608 POSTING_READ(D_COMP);
6609 ndelay(100);
6610
6611 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6612 DRM_ERROR("D_COMP RCOMP still in progress\n");
6613
6614 if (allow_power_down) {
6615 val = I915_READ(LCPLL_CTL);
6616 val |= LCPLL_POWER_DOWN_ALLOW;
6617 I915_WRITE(LCPLL_CTL, val);
6618 POSTING_READ(LCPLL_CTL);
6619 }
6620}
6621
6622/*
6623 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6624 * source.
6625 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006626static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006627{
6628 uint32_t val;
6629
6630 val = I915_READ(LCPLL_CTL);
6631
6632 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6633 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6634 return;
6635
Paulo Zanoni215733f2013-08-19 13:18:07 -03006636 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6637 * we'll hang the machine! */
Daniel Vetter0d9d3492014-01-16 22:06:30 +01006638 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03006639
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006640 if (val & LCPLL_POWER_DOWN_ALLOW) {
6641 val &= ~LCPLL_POWER_DOWN_ALLOW;
6642 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006643 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006644 }
6645
6646 val = I915_READ(D_COMP);
6647 val |= D_COMP_COMP_FORCE;
6648 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006649 mutex_lock(&dev_priv->rps.hw_lock);
6650 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6651 DRM_ERROR("Failed to enable D_COMP\n");
6652 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006653 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006654
6655 val = I915_READ(LCPLL_CTL);
6656 val &= ~LCPLL_PLL_DISABLE;
6657 I915_WRITE(LCPLL_CTL, val);
6658
6659 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6660 DRM_ERROR("LCPLL not locked yet\n");
6661
6662 if (val & LCPLL_CD_SOURCE_FCLK) {
6663 val = I915_READ(LCPLL_CTL);
6664 val &= ~LCPLL_CD_SOURCE_FCLK;
6665 I915_WRITE(LCPLL_CTL, val);
6666
6667 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6668 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6669 DRM_ERROR("Switching back to LCPLL failed\n");
6670 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03006671
Daniel Vetter0d9d3492014-01-16 22:06:30 +01006672 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006673}
6674
Paulo Zanonic67a4702013-08-19 13:18:09 -03006675void hsw_enable_pc8_work(struct work_struct *__work)
6676{
6677 struct drm_i915_private *dev_priv =
6678 container_of(to_delayed_work(__work), struct drm_i915_private,
6679 pc8.enable_work);
6680 struct drm_device *dev = dev_priv->dev;
6681 uint32_t val;
6682
Paulo Zanoni7125ecb82013-11-21 13:47:15 -02006683 WARN_ON(!HAS_PC8(dev));
6684
Paulo Zanonic67a4702013-08-19 13:18:09 -03006685 if (dev_priv->pc8.enabled)
6686 return;
6687
6688 DRM_DEBUG_KMS("Enabling package C8+\n");
6689
6690 dev_priv->pc8.enabled = true;
6691
6692 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6693 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6694 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6695 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6696 }
6697
6698 lpt_disable_clkout_dp(dev);
6699 hsw_pc8_disable_interrupts(dev);
6700 hsw_disable_lcpll(dev_priv, true, true);
Paulo Zanoni8771a7f2013-11-21 13:47:28 -02006701
6702 intel_runtime_pm_put(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006703}
6704
6705static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6706{
6707 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6708 WARN(dev_priv->pc8.disable_count < 1,
6709 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6710
6711 dev_priv->pc8.disable_count--;
6712 if (dev_priv->pc8.disable_count != 0)
6713 return;
6714
6715 schedule_delayed_work(&dev_priv->pc8.enable_work,
Paulo Zanoni90058742013-08-19 13:18:11 -03006716 msecs_to_jiffies(i915_pc8_timeout));
Paulo Zanonic67a4702013-08-19 13:18:09 -03006717}
6718
6719static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6720{
6721 struct drm_device *dev = dev_priv->dev;
6722 uint32_t val;
6723
6724 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6725 WARN(dev_priv->pc8.disable_count < 0,
6726 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6727
6728 dev_priv->pc8.disable_count++;
6729 if (dev_priv->pc8.disable_count != 1)
6730 return;
6731
Paulo Zanoni7125ecb82013-11-21 13:47:15 -02006732 WARN_ON(!HAS_PC8(dev));
6733
Paulo Zanonic67a4702013-08-19 13:18:09 -03006734 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6735 if (!dev_priv->pc8.enabled)
6736 return;
6737
6738 DRM_DEBUG_KMS("Disabling package C8+\n");
6739
Paulo Zanoni8771a7f2013-11-21 13:47:28 -02006740 intel_runtime_pm_get(dev_priv);
6741
Paulo Zanonic67a4702013-08-19 13:18:09 -03006742 hsw_restore_lcpll(dev_priv);
6743 hsw_pc8_restore_interrupts(dev);
6744 lpt_init_pch_refclk(dev);
6745
6746 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6747 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6748 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6749 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6750 }
6751
6752 intel_prepare_ddi(dev);
6753 i915_gem_init_swizzling(dev);
6754 mutex_lock(&dev_priv->rps.hw_lock);
6755 gen6_update_ring_freq(dev);
6756 mutex_unlock(&dev_priv->rps.hw_lock);
6757 dev_priv->pc8.enabled = false;
6758}
6759
6760void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6761{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006762 if (!HAS_PC8(dev_priv->dev))
6763 return;
6764
Paulo Zanonic67a4702013-08-19 13:18:09 -03006765 mutex_lock(&dev_priv->pc8.lock);
6766 __hsw_enable_package_c8(dev_priv);
6767 mutex_unlock(&dev_priv->pc8.lock);
6768}
6769
6770void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6771{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006772 if (!HAS_PC8(dev_priv->dev))
6773 return;
6774
Paulo Zanonic67a4702013-08-19 13:18:09 -03006775 mutex_lock(&dev_priv->pc8.lock);
6776 __hsw_disable_package_c8(dev_priv);
6777 mutex_unlock(&dev_priv->pc8.lock);
6778}
6779
6780static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
6781{
6782 struct drm_device *dev = dev_priv->dev;
6783 struct intel_crtc *crtc;
6784 uint32_t val;
6785
6786 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6787 if (crtc->base.enabled)
6788 return false;
6789
6790 /* This case is still possible since we have the i915.disable_power_well
6791 * parameter and also the KVMr or something else might be requesting the
6792 * power well. */
6793 val = I915_READ(HSW_PWR_WELL_DRIVER);
6794 if (val != 0) {
6795 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6796 return false;
6797 }
6798
6799 return true;
6800}
6801
6802/* Since we're called from modeset_global_resources there's no way to
6803 * symmetrically increase and decrease the refcount, so we use
6804 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6805 * or not.
6806 */
6807static void hsw_update_package_c8(struct drm_device *dev)
6808{
6809 struct drm_i915_private *dev_priv = dev->dev_private;
6810 bool allow;
6811
Chris Wilson7c6c2652013-11-18 18:32:37 -08006812 if (!HAS_PC8(dev_priv->dev))
6813 return;
6814
Paulo Zanonic67a4702013-08-19 13:18:09 -03006815 if (!i915_enable_pc8)
6816 return;
6817
6818 mutex_lock(&dev_priv->pc8.lock);
6819
6820 allow = hsw_can_enable_package_c8(dev_priv);
6821
6822 if (allow == dev_priv->pc8.requirements_met)
6823 goto done;
6824
6825 dev_priv->pc8.requirements_met = allow;
6826
6827 if (allow)
6828 __hsw_enable_package_c8(dev_priv);
6829 else
6830 __hsw_disable_package_c8(dev_priv);
6831
6832done:
6833 mutex_unlock(&dev_priv->pc8.lock);
6834}
6835
6836static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
6837{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006838 if (!HAS_PC8(dev_priv->dev))
6839 return;
6840
Chris Wilson34581222013-11-18 18:32:36 -08006841 mutex_lock(&dev_priv->pc8.lock);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006842 if (!dev_priv->pc8.gpu_idle) {
6843 dev_priv->pc8.gpu_idle = true;
Chris Wilson34581222013-11-18 18:32:36 -08006844 __hsw_enable_package_c8(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006845 }
Chris Wilson34581222013-11-18 18:32:36 -08006846 mutex_unlock(&dev_priv->pc8.lock);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006847}
6848
6849static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
6850{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006851 if (!HAS_PC8(dev_priv->dev))
6852 return;
6853
Chris Wilson34581222013-11-18 18:32:36 -08006854 mutex_lock(&dev_priv->pc8.lock);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006855 if (dev_priv->pc8.gpu_idle) {
6856 dev_priv->pc8.gpu_idle = false;
Chris Wilson34581222013-11-18 18:32:36 -08006857 __hsw_disable_package_c8(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006858 }
Chris Wilson34581222013-11-18 18:32:36 -08006859 mutex_unlock(&dev_priv->pc8.lock);
Daniel Vetter94352cf2012-07-05 22:51:56 +02006860}
Eric Anholtf564048e2011-03-30 13:01:02 -07006861
Imre Deak6efdf352013-10-16 17:25:52 +03006862#define for_each_power_domain(domain, mask) \
6863 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
6864 if ((1 << (domain)) & (mask))
6865
6866static unsigned long get_pipe_power_domains(struct drm_device *dev,
6867 enum pipe pipe, bool pfit_enabled)
6868{
6869 unsigned long mask;
6870 enum transcoder transcoder;
6871
6872 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
6873
6874 mask = BIT(POWER_DOMAIN_PIPE(pipe));
6875 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6876 if (pfit_enabled)
6877 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
6878
6879 return mask;
6880}
6881
Imre Deakbaa70702013-10-25 17:36:48 +03006882void intel_display_set_init_power(struct drm_device *dev, bool enable)
6883{
6884 struct drm_i915_private *dev_priv = dev->dev_private;
6885
6886 if (dev_priv->power_domains.init_power_on == enable)
6887 return;
6888
6889 if (enable)
6890 intel_display_power_get(dev, POWER_DOMAIN_INIT);
6891 else
6892 intel_display_power_put(dev, POWER_DOMAIN_INIT);
6893
6894 dev_priv->power_domains.init_power_on = enable;
6895}
6896
Imre Deak4f074122013-10-16 17:25:51 +03006897static void modeset_update_power_wells(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006898{
Imre Deak6efdf352013-10-16 17:25:52 +03006899 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
Jesse Barnes79e53942008-11-07 14:24:08 -08006900 struct intel_crtc *crtc;
6901
Imre Deak6efdf352013-10-16 17:25:52 +03006902 /*
6903 * First get all needed power domains, then put all unneeded, to avoid
6904 * any unnecessary toggling of the power wells.
6905 */
Jesse Barnes79e53942008-11-07 14:24:08 -08006906 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Imre Deak6efdf352013-10-16 17:25:52 +03006907 enum intel_display_power_domain domain;
6908
Jesse Barnes79e53942008-11-07 14:24:08 -08006909 if (!crtc->base.enabled)
6910 continue;
6911
Imre Deak6efdf352013-10-16 17:25:52 +03006912 pipe_domains[crtc->pipe] = get_pipe_power_domains(dev,
6913 crtc->pipe,
6914 crtc->config.pch_pfit.enabled);
6915
6916 for_each_power_domain(domain, pipe_domains[crtc->pipe])
6917 intel_display_power_get(dev, domain);
Jesse Barnes79e53942008-11-07 14:24:08 -08006918 }
6919
Imre Deak6efdf352013-10-16 17:25:52 +03006920 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6921 enum intel_display_power_domain domain;
6922
6923 for_each_power_domain(domain, crtc->enabled_power_domains)
6924 intel_display_power_put(dev, domain);
6925
6926 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
6927 }
Imre Deakbaa70702013-10-25 17:36:48 +03006928
6929 intel_display_set_init_power(dev, false);
Imre Deak4f074122013-10-16 17:25:51 +03006930}
Paulo Zanonic67a4702013-08-19 13:18:09 -03006931
Imre Deak4f074122013-10-16 17:25:51 +03006932static void haswell_modeset_global_resources(struct drm_device *dev)
6933{
6934 modeset_update_power_wells(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006935 hsw_update_package_c8(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006936}
6937
6938static int haswell_crtc_mode_set(struct drm_crtc *crtc,
6939 int x, int y,
6940 struct drm_framebuffer *fb)
6941{
6942 struct drm_device *dev = crtc->dev;
6943 struct drm_i915_private *dev_priv = dev->dev_private;
6944 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6945 int plane = intel_crtc->plane;
6946 int ret;
6947
Paulo Zanoni566b7342013-11-25 15:27:08 -02006948 if (!intel_ddi_pll_select(intel_crtc))
Chris Wilson560b85b2010-08-07 11:01:38 +01006949 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02006950 intel_ddi_pll_enable(intel_crtc);
Chris Wilson560b85b2010-08-07 11:01:38 +01006951
Chris Wilson560b85b2010-08-07 11:01:38 +01006952 if (intel_crtc->config.has_dp_encoder)
6953 intel_dp_set_m_n(intel_crtc);
6954
6955 intel_crtc->lowfreq_avail = false;
6956
6957 intel_set_pipe_timings(intel_crtc);
6958
6959 if (intel_crtc->config.has_pch_encoder) {
6960 intel_cpu_transcoder_set_m_n(intel_crtc,
6961 &intel_crtc->config.fdi_m_n);
6962 }
6963
6964 haswell_set_pipeconf(crtc);
6965
6966 intel_set_pipe_csc(crtc);
6967
6968 /* Set up the display plane register */
6969 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
6970 POSTING_READ(DSPCNTR(plane));
6971
6972 ret = intel_pipe_set_base(crtc, x, y, fb);
6973
Chris Wilson560b85b2010-08-07 11:01:38 +01006974 return ret;
6975}
6976
6977static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6978 struct intel_crtc_config *pipe_config)
6979{
6980 struct drm_device *dev = crtc->base.dev;
6981 struct drm_i915_private *dev_priv = dev->dev_private;
6982 enum intel_display_power_domain pfit_domain;
6983 uint32_t tmp;
6984
6985 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6986 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6987
6988 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6989 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6990 enum pipe trans_edp_pipe;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006991 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
Chris Wilson6b383a72010-09-13 13:54:26 +01006992 default:
6993 WARN(1, "unknown pipe linked to edp transcoder\n");
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006994 case TRANS_DDI_EDP_INPUT_A_ONOFF:
6995 case TRANS_DDI_EDP_INPUT_A_ON:
6996 trans_edp_pipe = PIPE_A;
6997 break;
6998 case TRANS_DDI_EDP_INPUT_B_ONOFF:
6999 trans_edp_pipe = PIPE_B;
7000 break;
Chris Wilson560b85b2010-08-07 11:01:38 +01007001 case TRANS_DDI_EDP_INPUT_C_ONOFF:
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007002 trans_edp_pipe = PIPE_C;
7003 break;
7004 }
7005
Chris Wilson6b383a72010-09-13 13:54:26 +01007006 if (trans_edp_pipe == crtc->pipe)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007007 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7008 }
7009
7010 if (!intel_display_power_enabled(dev,
7011 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
7012 return false;
7013
7014 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
7015 if (!(tmp & PIPECONF_ENABLE))
7016 return false;
7017
7018 /*
7019 * Haswell has only FDI/PCH transcoder A. It is which is connected to
7020 * DDI E. So just check whether this pipe is wired to DDI E and whether
7021 * the PCH transcoder is on.
7022 */
7023 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7024 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
7025 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
7026 pipe_config->has_pch_encoder = true;
7027
7028 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7029 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7030 FDI_DP_PORT_WIDTH_SHIFT) + 1;
7031
7032 ironlake_get_fdi_m_n_config(crtc, pipe_config);
7033 }
7034
Chris Wilson560b85b2010-08-07 11:01:38 +01007035 intel_get_pipe_timings(crtc, pipe_config);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007036
7037 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
7038 if (intel_display_power_enabled(dev, pfit_domain))
Chris Wilson560b85b2010-08-07 11:01:38 +01007039 ironlake_get_pfit_config(crtc, pipe_config);
7040
Jesse Barnese59150d2014-01-07 13:30:45 -08007041 if (IS_HASWELL(dev))
7042 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7043 (I915_READ(IPS_CTL) & IPS_ENABLE);
Jesse Barnes79e53942008-11-07 14:24:08 -08007044
7045 pipe_config->pixel_multiplier = 1;
Eric Anholtf564048e2011-03-30 13:01:02 -07007046
7047 return true;
7048}
7049
7050static int intel_crtc_mode_set(struct drm_crtc *crtc,
7051 int x, int y,
7052 struct drm_framebuffer *fb)
7053{
Eric Anholt0b701d22011-03-30 13:01:03 -07007054 struct drm_device *dev = crtc->dev;
7055 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01007056 struct intel_encoder *encoder;
Eric Anholtf564048e2011-03-30 13:01:02 -07007057 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007058 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholtf564048e2011-03-30 13:01:02 -07007059 int pipe = intel_crtc->pipe;
7060 int ret;
7061
Eric Anholt0b701d22011-03-30 13:01:03 -07007062 drm_vblank_pre_modeset(dev, pipe);
7063
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007064 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7065
Jesse Barnes79e53942008-11-07 14:24:08 -08007066 drm_vblank_post_modeset(dev, pipe);
7067
Daniel Vetter9256aa12012-10-31 19:26:13 +01007068 if (ret != 0)
7069 return ret;
7070
7071 for_each_encoder_on_crtc(dev, crtc, encoder) {
7072 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7073 encoder->base.base.id,
7074 drm_get_encoder_name(&encoder->base),
7075 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02007076 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01007077 }
7078
7079 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007080}
7081
Jani Nikula1a915102013-10-16 12:34:48 +03007082static struct {
7083 int clock;
7084 u32 config;
7085} hdmi_audio_clock[] = {
7086 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7087 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7088 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7089 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7090 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7091 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7092 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7093 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7094 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7095 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7096};
7097
7098/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7099static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7100{
7101 int i;
7102
7103 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7104 if (mode->clock == hdmi_audio_clock[i].clock)
7105 break;
7106 }
7107
7108 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7109 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7110 i = 1;
7111 }
7112
7113 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7114 hdmi_audio_clock[i].clock,
7115 hdmi_audio_clock[i].config);
7116
7117 return hdmi_audio_clock[i].config;
7118}
7119
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007120static bool intel_eld_uptodate(struct drm_connector *connector,
7121 int reg_eldv, uint32_t bits_eldv,
7122 int reg_elda, uint32_t bits_elda,
7123 int reg_edid)
7124{
7125 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7126 uint8_t *eld = connector->eld;
7127 uint32_t i;
7128
7129 i = I915_READ(reg_eldv);
7130 i &= bits_eldv;
7131
7132 if (!eld[0])
7133 return !i;
7134
7135 if (!i)
7136 return false;
7137
7138 i = I915_READ(reg_elda);
7139 i &= ~bits_elda;
7140 I915_WRITE(reg_elda, i);
7141
7142 for (i = 0; i < eld[2]; i++)
7143 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7144 return false;
7145
7146 return true;
7147}
7148
Wu Fengguange0dac652011-09-05 14:25:34 +08007149static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007150 struct drm_crtc *crtc,
7151 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007152{
7153 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7154 uint8_t *eld = connector->eld;
7155 uint32_t eldv;
7156 uint32_t len;
7157 uint32_t i;
7158
7159 i = I915_READ(G4X_AUD_VID_DID);
7160
7161 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7162 eldv = G4X_ELDV_DEVCL_DEVBLC;
7163 else
7164 eldv = G4X_ELDV_DEVCTG;
7165
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007166 if (intel_eld_uptodate(connector,
7167 G4X_AUD_CNTL_ST, eldv,
7168 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7169 G4X_HDMIW_HDMIEDID))
7170 return;
7171
Wu Fengguange0dac652011-09-05 14:25:34 +08007172 i = I915_READ(G4X_AUD_CNTL_ST);
7173 i &= ~(eldv | G4X_ELD_ADDR);
7174 len = (i >> 9) & 0x1f; /* ELD buffer size */
7175 I915_WRITE(G4X_AUD_CNTL_ST, i);
7176
7177 if (!eld[0])
7178 return;
7179
7180 len = min_t(uint8_t, eld[2], len);
7181 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7182 for (i = 0; i < len; i++)
7183 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7184
7185 i = I915_READ(G4X_AUD_CNTL_ST);
7186 i |= eldv;
7187 I915_WRITE(G4X_AUD_CNTL_ST, i);
7188}
7189
Wang Xingchao83358c852012-08-16 22:43:37 +08007190static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007191 struct drm_crtc *crtc,
7192 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007193{
7194 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7195 uint8_t *eld = connector->eld;
7196 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007197 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08007198 uint32_t eldv;
7199 uint32_t i;
7200 int len;
7201 int pipe = to_intel_crtc(crtc)->pipe;
7202 int tmp;
7203
7204 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7205 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7206 int aud_config = HSW_AUD_CFG(pipe);
7207 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7208
7209
7210 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
7211
7212 /* Audio output enable */
7213 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7214 tmp = I915_READ(aud_cntrl_st2);
7215 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7216 I915_WRITE(aud_cntrl_st2, tmp);
7217
7218 /* Wait for 1 vertical blank */
7219 intel_wait_for_vblank(dev, pipe);
7220
7221 /* Set ELD valid state */
7222 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007223 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007224 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7225 I915_WRITE(aud_cntrl_st2, tmp);
7226 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007227 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007228
7229 /* Enable HDMI mode */
7230 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007231 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007232 /* clear N_programing_enable and N_value_index */
7233 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7234 I915_WRITE(aud_config, tmp);
7235
7236 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7237
7238 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007239 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08007240
7241 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7242 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7243 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7244 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007245 } else {
7246 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7247 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007248
7249 if (intel_eld_uptodate(connector,
7250 aud_cntrl_st2, eldv,
7251 aud_cntl_st, IBX_ELD_ADDRESS,
7252 hdmiw_hdmiedid))
7253 return;
7254
7255 i = I915_READ(aud_cntrl_st2);
7256 i &= ~eldv;
7257 I915_WRITE(aud_cntrl_st2, i);
7258
7259 if (!eld[0])
7260 return;
7261
7262 i = I915_READ(aud_cntl_st);
7263 i &= ~IBX_ELD_ADDRESS;
7264 I915_WRITE(aud_cntl_st, i);
7265 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7266 DRM_DEBUG_DRIVER("port num:%d\n", i);
7267
7268 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7269 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7270 for (i = 0; i < len; i++)
7271 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7272
7273 i = I915_READ(aud_cntrl_st2);
7274 i |= eldv;
7275 I915_WRITE(aud_cntrl_st2, i);
7276
7277}
7278
Wu Fengguange0dac652011-09-05 14:25:34 +08007279static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007280 struct drm_crtc *crtc,
7281 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007282{
7283 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7284 uint8_t *eld = connector->eld;
7285 uint32_t eldv;
7286 uint32_t i;
7287 int len;
7288 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007289 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007290 int aud_cntl_st;
7291 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007292 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007293
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007294 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007295 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7296 aud_config = IBX_AUD_CFG(pipe);
7297 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007298 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007299 } else if (IS_VALLEYVIEW(connector->dev)) {
7300 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7301 aud_config = VLV_AUD_CFG(pipe);
7302 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7303 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007304 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007305 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7306 aud_config = CPT_AUD_CFG(pipe);
7307 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007308 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007309 }
7310
Wang Xingchao9b138a82012-08-09 16:52:18 +08007311 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007312
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007313 if (IS_VALLEYVIEW(connector->dev)) {
7314 struct intel_encoder *intel_encoder;
7315 struct intel_digital_port *intel_dig_port;
7316
7317 intel_encoder = intel_attached_encoder(connector);
7318 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7319 i = intel_dig_port->port;
7320 } else {
7321 i = I915_READ(aud_cntl_st);
7322 i = (i >> 29) & DIP_PORT_SEL_MASK;
7323 /* DIP_Port_Select, 0x1 = PortB */
7324 }
7325
Wu Fengguange0dac652011-09-05 14:25:34 +08007326 if (!i) {
7327 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7328 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007329 eldv = IBX_ELD_VALIDB;
7330 eldv |= IBX_ELD_VALIDB << 4;
7331 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007332 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007333 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007334 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007335 }
7336
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007337 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7338 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7339 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007340 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007341 } else {
7342 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7343 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007344
7345 if (intel_eld_uptodate(connector,
7346 aud_cntrl_st2, eldv,
7347 aud_cntl_st, IBX_ELD_ADDRESS,
7348 hdmiw_hdmiedid))
7349 return;
7350
Wu Fengguange0dac652011-09-05 14:25:34 +08007351 i = I915_READ(aud_cntrl_st2);
7352 i &= ~eldv;
7353 I915_WRITE(aud_cntrl_st2, i);
7354
7355 if (!eld[0])
7356 return;
7357
Wu Fengguange0dac652011-09-05 14:25:34 +08007358 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007359 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007360 I915_WRITE(aud_cntl_st, i);
7361
7362 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7363 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7364 for (i = 0; i < len; i++)
7365 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7366
7367 i = I915_READ(aud_cntrl_st2);
7368 i |= eldv;
7369 I915_WRITE(aud_cntrl_st2, i);
7370}
7371
7372void intel_write_eld(struct drm_encoder *encoder,
7373 struct drm_display_mode *mode)
7374{
7375 struct drm_crtc *crtc = encoder->crtc;
7376 struct drm_connector *connector;
7377 struct drm_device *dev = encoder->dev;
7378 struct drm_i915_private *dev_priv = dev->dev_private;
7379
7380 connector = drm_select_eld(encoder, mode);
7381 if (!connector)
7382 return;
7383
7384 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7385 connector->base.id,
7386 drm_get_connector_name(connector),
7387 connector->encoder->base.id,
7388 drm_get_encoder_name(connector->encoder));
7389
7390 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7391
7392 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007393 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007394}
7395
Jesse Barnes79e53942008-11-07 14:24:08 -08007396static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7397{
7398 struct drm_device *dev = crtc->dev;
7399 struct drm_i915_private *dev_priv = dev->dev_private;
7400 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7401 bool visible = base != 0;
7402 u32 cntl;
7403
7404 if (intel_crtc->cursor_visible == visible)
7405 return;
7406
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007407 cntl = I915_READ(_CURACNTR);
Jesse Barnes79e53942008-11-07 14:24:08 -08007408 if (visible) {
7409 /* On these chipsets we can only modify the base whilst
7410 * the cursor is disabled.
7411 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007412 I915_WRITE(_CURABASE, base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007413
7414 cntl &= ~(CURSOR_FORMAT_MASK);
7415 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7416 cntl |= CURSOR_ENABLE |
7417 CURSOR_GAMMA_ENABLE |
7418 CURSOR_FORMAT_ARGB;
7419 } else
7420 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007421 I915_WRITE(_CURACNTR, cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08007422
7423 intel_crtc->cursor_visible = visible;
7424}
7425
7426static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7427{
7428 struct drm_device *dev = crtc->dev;
7429 struct drm_i915_private *dev_priv = dev->dev_private;
7430 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7431 int pipe = intel_crtc->pipe;
7432 bool visible = base != 0;
7433
7434 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08007435 uint32_t cntl = I915_READ(CURCNTR(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007436 if (base) {
7437 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
7438 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7439 cntl |= pipe << 28; /* Connect to correct pipe */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007440 } else {
Eric Anholtbad720f2009-10-22 16:11:14 -07007441 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007442 cntl |= CURSOR_MODE_DISABLE;
7443 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007444 I915_WRITE(CURCNTR(pipe), cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08007445
7446 intel_crtc->cursor_visible = visible;
7447 }
7448 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007449 POSTING_READ(CURCNTR(pipe));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007450 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007451 POSTING_READ(CURBASE(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007452}
7453
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007454static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7455{
7456 struct drm_device *dev = crtc->dev;
7457 struct drm_i915_private *dev_priv = dev->dev_private;
7458 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7459 int pipe = intel_crtc->pipe;
7460 bool visible = base != 0;
7461
7462 if (intel_crtc->cursor_visible != visible) {
7463 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7464 if (base) {
7465 cntl &= ~CURSOR_MODE;
7466 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7467 } else {
7468 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7469 cntl |= CURSOR_MODE_DISABLE;
7470 }
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -07007471 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007472 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007473 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7474 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007475 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7476
7477 intel_crtc->cursor_visible = visible;
7478 }
7479 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007480 POSTING_READ(CURCNTR_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007481 I915_WRITE(CURBASE_IVB(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007482 POSTING_READ(CURBASE_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007483}
7484
Jesse Barnes79e53942008-11-07 14:24:08 -08007485/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007486static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7487 bool on)
7488{
7489 struct drm_device *dev = crtc->dev;
7490 struct drm_i915_private *dev_priv = dev->dev_private;
7491 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7492 int pipe = intel_crtc->pipe;
7493 int x = intel_crtc->cursor_x;
7494 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007495 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007496 bool visible;
7497
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007498 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007499 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007500
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007501 if (x >= intel_crtc->config.pipe_src_w)
7502 base = 0;
7503
7504 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007505 base = 0;
7506
7507 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007508 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007509 base = 0;
7510
7511 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7512 x = -x;
7513 }
7514 pos |= x << CURSOR_X_SHIFT;
7515
7516 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007517 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007518 base = 0;
7519
7520 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7521 y = -y;
7522 }
7523 pos |= y << CURSOR_Y_SHIFT;
7524
7525 visible = base != 0;
7526 if (!visible && !intel_crtc->cursor_visible)
7527 return;
7528
Paulo Zanonib3dc6852013-11-02 21:07:33 -07007529 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007530 I915_WRITE(CURPOS_IVB(pipe), pos);
7531 ivb_update_cursor(crtc, base);
7532 } else {
7533 I915_WRITE(CURPOS(pipe), pos);
7534 if (IS_845G(dev) || IS_I865G(dev))
7535 i845_update_cursor(crtc, base);
7536 else
7537 i9xx_update_cursor(crtc, base);
7538 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007539}
7540
Jesse Barnes79e53942008-11-07 14:24:08 -08007541static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00007542 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007543 uint32_t handle,
7544 uint32_t width, uint32_t height)
7545{
7546 struct drm_device *dev = crtc->dev;
7547 struct drm_i915_private *dev_priv = dev->dev_private;
7548 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007549 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007550 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007551 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007552
Jesse Barnes79e53942008-11-07 14:24:08 -08007553 /* if we want to turn off the cursor ignore width and height */
7554 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007555 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007556 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007557 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007558 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007559 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007560 }
7561
7562 /* Currently we only support 64x64 cursors */
7563 if (width != 64 || height != 64) {
7564 DRM_ERROR("we currently only support 64x64 cursors\n");
7565 return -EINVAL;
7566 }
7567
Chris Wilson05394f32010-11-08 19:18:58 +00007568 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007569 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007570 return -ENOENT;
7571
Chris Wilson05394f32010-11-08 19:18:58 +00007572 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007573 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007574 ret = -ENOMEM;
7575 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007576 }
7577
Dave Airlie71acb5e2008-12-30 20:31:46 +10007578 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007579 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05007580 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007581 unsigned alignment;
7582
Chris Wilsond9e86c02010-11-10 16:40:20 +00007583 if (obj->tiling_mode) {
7584 DRM_ERROR("cursor cannot be tiled\n");
7585 ret = -EINVAL;
7586 goto fail_locked;
7587 }
7588
Chris Wilson693db182013-03-05 14:52:39 +00007589 /* Note that the w/a also requires 2 PTE of padding following
7590 * the bo. We currently fill all unused PTE with the shadow
7591 * page and so we should always have valid PTE following the
7592 * cursor preventing the VT-d warning.
7593 */
7594 alignment = 0;
7595 if (need_vtd_wa(dev))
7596 alignment = 64*1024;
7597
7598 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007599 if (ret) {
7600 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007601 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007602 }
7603
Chris Wilsond9e86c02010-11-10 16:40:20 +00007604 ret = i915_gem_object_put_fence(obj);
7605 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007606 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007607 goto fail_unpin;
7608 }
7609
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007610 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007611 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007612 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007613 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007614 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7615 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007616 if (ret) {
7617 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007618 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007619 }
Chris Wilson05394f32010-11-08 19:18:58 +00007620 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007621 }
7622
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007623 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04007624 I915_WRITE(CURSIZE, (height << 12) | width);
7625
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007626 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007627 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05007628 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007629 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007630 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7631 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007632 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007633 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007634 }
Jesse Barnes80824002009-09-10 15:28:06 -07007635
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007636 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007637
7638 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007639 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007640 intel_crtc->cursor_width = width;
7641 intel_crtc->cursor_height = height;
7642
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03007643 if (intel_crtc->active)
7644 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007645
Jesse Barnes79e53942008-11-07 14:24:08 -08007646 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007647fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007648 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007649fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007650 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007651fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007652 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007653 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007654}
7655
7656static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7657{
Jesse Barnes79e53942008-11-07 14:24:08 -08007658 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007659
Ville Syrjälä92e76c82013-10-21 19:01:58 +03007660 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7661 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
Jesse Barnes652c3932009-08-17 13:31:43 -07007662
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03007663 if (intel_crtc->active)
7664 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007665
7666 return 0;
7667}
7668
Jesse Barnes79e53942008-11-07 14:24:08 -08007669static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007670 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007671{
James Simmons72034252010-08-03 01:33:19 +01007672 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007673 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007674
James Simmons72034252010-08-03 01:33:19 +01007675 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007676 intel_crtc->lut_r[i] = red[i] >> 8;
7677 intel_crtc->lut_g[i] = green[i] >> 8;
7678 intel_crtc->lut_b[i] = blue[i] >> 8;
7679 }
7680
7681 intel_crtc_load_lut(crtc);
7682}
7683
Jesse Barnes79e53942008-11-07 14:24:08 -08007684/* VESA 640x480x72Hz mode to set on the pipe */
7685static struct drm_display_mode load_detect_mode = {
7686 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7687 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7688};
7689
Chris Wilsond2dff872011-04-19 08:36:26 +01007690static struct drm_framebuffer *
7691intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007692 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01007693 struct drm_i915_gem_object *obj)
7694{
7695 struct intel_framebuffer *intel_fb;
7696 int ret;
7697
7698 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7699 if (!intel_fb) {
7700 drm_gem_object_unreference_unlocked(&obj->base);
7701 return ERR_PTR(-ENOMEM);
7702 }
7703
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007704 ret = i915_mutex_lock_interruptible(dev);
7705 if (ret)
7706 goto err;
7707
Chris Wilsond2dff872011-04-19 08:36:26 +01007708 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007709 mutex_unlock(&dev->struct_mutex);
7710 if (ret)
7711 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01007712
7713 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007714err:
7715 drm_gem_object_unreference_unlocked(&obj->base);
7716 kfree(intel_fb);
7717
7718 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01007719}
7720
7721static u32
7722intel_framebuffer_pitch_for_width(int width, int bpp)
7723{
7724 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7725 return ALIGN(pitch, 64);
7726}
7727
7728static u32
7729intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7730{
7731 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7732 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7733}
7734
7735static struct drm_framebuffer *
7736intel_framebuffer_create_for_mode(struct drm_device *dev,
7737 struct drm_display_mode *mode,
7738 int depth, int bpp)
7739{
7740 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007741 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007742
7743 obj = i915_gem_alloc_object(dev,
7744 intel_framebuffer_size_for_mode(mode, bpp));
7745 if (obj == NULL)
7746 return ERR_PTR(-ENOMEM);
7747
7748 mode_cmd.width = mode->hdisplay;
7749 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007750 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7751 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007752 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007753
7754 return intel_framebuffer_create(dev, &mode_cmd, obj);
7755}
7756
7757static struct drm_framebuffer *
7758mode_fits_in_fbdev(struct drm_device *dev,
7759 struct drm_display_mode *mode)
7760{
Daniel Vetter4520f532013-10-09 09:18:51 +02007761#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01007762 struct drm_i915_private *dev_priv = dev->dev_private;
7763 struct drm_i915_gem_object *obj;
7764 struct drm_framebuffer *fb;
7765
7766 if (dev_priv->fbdev == NULL)
7767 return NULL;
7768
7769 obj = dev_priv->fbdev->ifb.obj;
7770 if (obj == NULL)
7771 return NULL;
7772
7773 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007774 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7775 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007776 return NULL;
7777
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007778 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007779 return NULL;
7780
7781 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02007782#else
7783 return NULL;
7784#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01007785}
7786
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007787bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01007788 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007789 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007790{
7791 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007792 struct intel_encoder *intel_encoder =
7793 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08007794 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007795 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007796 struct drm_crtc *crtc = NULL;
7797 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02007798 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08007799 int i = -1;
7800
Chris Wilsond2dff872011-04-19 08:36:26 +01007801 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7802 connector->base.id, drm_get_connector_name(connector),
7803 encoder->base.id, drm_get_encoder_name(encoder));
7804
Jesse Barnes79e53942008-11-07 14:24:08 -08007805 /*
7806 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01007807 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007808 * - if the connector already has an assigned crtc, use it (but make
7809 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01007810 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007811 * - try to find the first unused crtc that can drive this connector,
7812 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08007813 */
7814
7815 /* See if we already have a CRTC for this connector */
7816 if (encoder->crtc) {
7817 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01007818
Daniel Vetter7b240562012-12-12 00:35:33 +01007819 mutex_lock(&crtc->mutex);
7820
Daniel Vetter24218aa2012-08-12 19:27:11 +02007821 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007822 old->load_detect_temp = false;
7823
7824 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007825 if (connector->dpms != DRM_MODE_DPMS_ON)
7826 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01007827
Chris Wilson71731882011-04-19 23:10:58 +01007828 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007829 }
7830
7831 /* Find an unused one (if possible) */
7832 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7833 i++;
7834 if (!(encoder->possible_crtcs & (1 << i)))
7835 continue;
7836 if (!possible_crtc->enabled) {
7837 crtc = possible_crtc;
7838 break;
7839 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007840 }
7841
7842 /*
7843 * If we didn't find an unused CRTC, don't use any.
7844 */
7845 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01007846 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7847 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007848 }
7849
Daniel Vetter7b240562012-12-12 00:35:33 +01007850 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02007851 intel_encoder->new_crtc = to_intel_crtc(crtc);
7852 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007853
7854 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007855 intel_crtc->new_enabled = true;
7856 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02007857 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007858 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01007859 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08007860
Chris Wilson64927112011-04-20 07:25:26 +01007861 if (!mode)
7862 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08007863
Chris Wilsond2dff872011-04-19 08:36:26 +01007864 /* We need a framebuffer large enough to accommodate all accesses
7865 * that the plane may generate whilst we perform load detection.
7866 * We can not rely on the fbcon either being present (we get called
7867 * during its initialisation to detect all boot displays, or it may
7868 * not even exist) or that it is large enough to satisfy the
7869 * requested mode.
7870 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02007871 fb = mode_fits_in_fbdev(dev, mode);
7872 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007873 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007874 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7875 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01007876 } else
7877 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007878 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007879 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007880 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007881 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007882
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007883 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01007884 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01007885 if (old->release_fb)
7886 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007887 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007888 }
Chris Wilson71731882011-04-19 23:10:58 +01007889
Jesse Barnes79e53942008-11-07 14:24:08 -08007890 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007891 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01007892 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007893
7894 fail:
7895 intel_crtc->new_enabled = crtc->enabled;
7896 if (intel_crtc->new_enabled)
7897 intel_crtc->new_config = &intel_crtc->config;
7898 else
7899 intel_crtc->new_config = NULL;
7900 mutex_unlock(&crtc->mutex);
7901 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007902}
7903
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007904void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01007905 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007906{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007907 struct intel_encoder *intel_encoder =
7908 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01007909 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01007910 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007911 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007912
Chris Wilsond2dff872011-04-19 08:36:26 +01007913 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7914 connector->base.id, drm_get_connector_name(connector),
7915 encoder->base.id, drm_get_encoder_name(encoder));
7916
Chris Wilson8261b192011-04-19 23:18:09 +01007917 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02007918 to_intel_connector(connector)->new_encoder = NULL;
7919 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007920 intel_crtc->new_enabled = false;
7921 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02007922 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01007923
Daniel Vetter36206362012-12-10 20:42:17 +01007924 if (old->release_fb) {
7925 drm_framebuffer_unregister_private(old->release_fb);
7926 drm_framebuffer_unreference(old->release_fb);
7927 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007928
Daniel Vetter67c96402013-01-23 16:25:09 +00007929 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01007930 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007931 }
7932
Eric Anholtc751ce42010-03-25 11:48:48 -07007933 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007934 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7935 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01007936
7937 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08007938}
7939
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007940static int i9xx_pll_refclk(struct drm_device *dev,
7941 const struct intel_crtc_config *pipe_config)
7942{
7943 struct drm_i915_private *dev_priv = dev->dev_private;
7944 u32 dpll = pipe_config->dpll_hw_state.dpll;
7945
7946 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007947 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007948 else if (HAS_PCH_SPLIT(dev))
7949 return 120000;
7950 else if (!IS_GEN2(dev))
7951 return 96000;
7952 else
7953 return 48000;
7954}
7955
Jesse Barnes79e53942008-11-07 14:24:08 -08007956/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007957static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7958 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007959{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007960 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007961 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007962 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03007963 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007964 u32 fp;
7965 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007966 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08007967
7968 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03007969 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007970 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03007971 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08007972
7973 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007974 if (IS_PINEVIEW(dev)) {
7975 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7976 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08007977 } else {
7978 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7979 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7980 }
7981
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007982 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007983 if (IS_PINEVIEW(dev))
7984 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
7985 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08007986 else
7987 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08007988 DPLL_FPA01_P1_POST_DIV_SHIFT);
7989
7990 switch (dpll & DPLL_MODE_MASK) {
7991 case DPLLB_MODE_DAC_SERIAL:
7992 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
7993 5 : 10;
7994 break;
7995 case DPLLB_MODE_LVDS:
7996 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
7997 7 : 14;
7998 break;
7999 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008000 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008001 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008002 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008003 }
8004
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008005 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008006 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008007 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008008 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008009 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008010 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008011 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008012
8013 if (is_lvds) {
8014 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8015 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008016
8017 if (lvds & LVDS_CLKB_POWER_UP)
8018 clock.p2 = 7;
8019 else
8020 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008021 } else {
8022 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8023 clock.p1 = 2;
8024 else {
8025 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8026 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8027 }
8028 if (dpll & PLL_P2_DIVIDE_BY_4)
8029 clock.p2 = 4;
8030 else
8031 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008032 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008033
8034 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008035 }
8036
Ville Syrjälä18442d02013-09-13 16:00:08 +03008037 /*
8038 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008039 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008040 * encoder's get_config() function.
8041 */
8042 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008043}
8044
Ville Syrjälä6878da02013-09-13 15:59:11 +03008045int intel_dotclock_calculate(int link_freq,
8046 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008047{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008048 /*
8049 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008050 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008051 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008052 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008053 *
8054 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008055 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008056 */
8057
Ville Syrjälä6878da02013-09-13 15:59:11 +03008058 if (!m_n->link_n)
8059 return 0;
8060
8061 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8062}
8063
Ville Syrjälä18442d02013-09-13 16:00:08 +03008064static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8065 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008066{
8067 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008068
8069 /* read out port_clock from the DPLL */
8070 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008071
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008072 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008073 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008074 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008075 * agree once we know their relationship in the encoder's
8076 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008077 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008078 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008079 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8080 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008081}
8082
8083/** Returns the currently programmed mode of the given pipe. */
8084struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8085 struct drm_crtc *crtc)
8086{
Jesse Barnes548f2452011-02-17 10:40:53 -08008087 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008088 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008089 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008090 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008091 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008092 int htot = I915_READ(HTOTAL(cpu_transcoder));
8093 int hsync = I915_READ(HSYNC(cpu_transcoder));
8094 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8095 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008096 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008097
8098 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8099 if (!mode)
8100 return NULL;
8101
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008102 /*
8103 * Construct a pipe_config sufficient for getting the clock info
8104 * back out of crtc_clock_get.
8105 *
8106 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8107 * to use a real value here instead.
8108 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008109 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008110 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008111 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8112 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8113 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008114 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8115
Ville Syrjälä773ae032013-09-23 17:48:20 +03008116 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008117 mode->hdisplay = (htot & 0xffff) + 1;
8118 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8119 mode->hsync_start = (hsync & 0xffff) + 1;
8120 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8121 mode->vdisplay = (vtot & 0xffff) + 1;
8122 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8123 mode->vsync_start = (vsync & 0xffff) + 1;
8124 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8125
8126 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008127
8128 return mode;
8129}
8130
Daniel Vetter3dec0092010-08-20 21:40:52 +02008131static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07008132{
8133 struct drm_device *dev = crtc->dev;
8134 drm_i915_private_t *dev_priv = dev->dev_private;
8135 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8136 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008137 int dpll_reg = DPLL(pipe);
8138 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008139
Eric Anholtbad720f2009-10-22 16:11:14 -07008140 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008141 return;
8142
8143 if (!dev_priv->lvds_downclock_avail)
8144 return;
8145
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008146 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008147 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008148 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008149
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008150 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008151
8152 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8153 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008154 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008155
Jesse Barnes652c3932009-08-17 13:31:43 -07008156 dpll = I915_READ(dpll_reg);
8157 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008158 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008159 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008160}
8161
8162static void intel_decrease_pllclock(struct drm_crtc *crtc)
8163{
8164 struct drm_device *dev = crtc->dev;
8165 drm_i915_private_t *dev_priv = dev->dev_private;
8166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008167
Eric Anholtbad720f2009-10-22 16:11:14 -07008168 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008169 return;
8170
8171 if (!dev_priv->lvds_downclock_avail)
8172 return;
8173
8174 /*
8175 * Since this is called by a timer, we should never get here in
8176 * the manual case.
8177 */
8178 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008179 int pipe = intel_crtc->pipe;
8180 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008181 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008182
Zhao Yakui44d98a62009-10-09 11:39:40 +08008183 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008184
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008185 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008186
Chris Wilson074b5e12012-05-02 12:07:06 +01008187 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008188 dpll |= DISPLAY_RATE_SELECT_FPA1;
8189 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008190 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008191 dpll = I915_READ(dpll_reg);
8192 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008193 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008194 }
8195
8196}
8197
Chris Wilsonf047e392012-07-21 12:31:41 +01008198void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008199{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008200 struct drm_i915_private *dev_priv = dev->dev_private;
8201
8202 hsw_package_c8_gpu_busy(dev_priv);
8203 i915_update_gfx_val(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008204}
8205
8206void intel_mark_idle(struct drm_device *dev)
8207{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008208 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008209 struct drm_crtc *crtc;
8210
Paulo Zanonic67a4702013-08-19 13:18:09 -03008211 hsw_package_c8_gpu_idle(dev_priv);
8212
Chris Wilson725a5b52013-01-08 11:02:57 +00008213 if (!i915_powersave)
8214 return;
8215
8216 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8217 if (!crtc->fb)
8218 continue;
8219
8220 intel_decrease_pllclock(crtc);
8221 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008222
8223 if (dev_priv->info->gen >= 6)
8224 gen6_rps_idle(dev->dev_private);
Chris Wilsonf047e392012-07-21 12:31:41 +01008225}
8226
Chris Wilsonc65355b2013-06-06 16:53:41 -03008227void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8228 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008229{
8230 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07008231 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07008232
8233 if (!i915_powersave)
8234 return;
8235
Jesse Barnes652c3932009-08-17 13:31:43 -07008236 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07008237 if (!crtc->fb)
8238 continue;
8239
Chris Wilsonc65355b2013-06-06 16:53:41 -03008240 if (to_intel_framebuffer(crtc->fb)->obj != obj)
8241 continue;
8242
8243 intel_increase_pllclock(crtc);
8244 if (ring && intel_fbc_enabled(dev))
8245 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008246 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008247}
8248
Jesse Barnes79e53942008-11-07 14:24:08 -08008249static void intel_crtc_destroy(struct drm_crtc *crtc)
8250{
8251 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008252 struct drm_device *dev = crtc->dev;
8253 struct intel_unpin_work *work;
8254 unsigned long flags;
8255
8256 spin_lock_irqsave(&dev->event_lock, flags);
8257 work = intel_crtc->unpin_work;
8258 intel_crtc->unpin_work = NULL;
8259 spin_unlock_irqrestore(&dev->event_lock, flags);
8260
8261 if (work) {
8262 cancel_work_sync(&work->work);
8263 kfree(work);
8264 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008265
Mika Kuoppala40ccc722013-04-23 17:27:08 +03008266 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8267
Jesse Barnes79e53942008-11-07 14:24:08 -08008268 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008269
Jesse Barnes79e53942008-11-07 14:24:08 -08008270 kfree(intel_crtc);
8271}
8272
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008273static void intel_unpin_work_fn(struct work_struct *__work)
8274{
8275 struct intel_unpin_work *work =
8276 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008277 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008278
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008279 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008280 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008281 drm_gem_object_unreference(&work->pending_flip_obj->base);
8282 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008283
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008284 intel_update_fbc(dev);
8285 mutex_unlock(&dev->struct_mutex);
8286
8287 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8288 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8289
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008290 kfree(work);
8291}
8292
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008293static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008294 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008295{
8296 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008297 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8298 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008299 unsigned long flags;
8300
8301 /* Ignore early vblank irqs */
8302 if (intel_crtc == NULL)
8303 return;
8304
8305 spin_lock_irqsave(&dev->event_lock, flags);
8306 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008307
8308 /* Ensure we don't miss a work->pending update ... */
8309 smp_rmb();
8310
8311 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008312 spin_unlock_irqrestore(&dev->event_lock, flags);
8313 return;
8314 }
8315
Chris Wilsone7d841c2012-12-03 11:36:30 +00008316 /* and that the unpin work is consistent wrt ->pending. */
8317 smp_rmb();
8318
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008319 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008320
Rob Clark45a066e2012-10-08 14:50:40 -05008321 if (work->event)
8322 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008323
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008324 drm_vblank_put(dev, intel_crtc->pipe);
8325
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008326 spin_unlock_irqrestore(&dev->event_lock, flags);
8327
Daniel Vetter2c10d572012-12-20 21:24:07 +01008328 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008329
8330 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07008331
8332 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008333}
8334
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008335void intel_finish_page_flip(struct drm_device *dev, int pipe)
8336{
8337 drm_i915_private_t *dev_priv = dev->dev_private;
8338 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8339
Mario Kleiner49b14a52010-12-09 07:00:07 +01008340 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008341}
8342
8343void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8344{
8345 drm_i915_private_t *dev_priv = dev->dev_private;
8346 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8347
Mario Kleiner49b14a52010-12-09 07:00:07 +01008348 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008349}
8350
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008351void intel_prepare_page_flip(struct drm_device *dev, int plane)
8352{
8353 drm_i915_private_t *dev_priv = dev->dev_private;
8354 struct intel_crtc *intel_crtc =
8355 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8356 unsigned long flags;
8357
Chris Wilsone7d841c2012-12-03 11:36:30 +00008358 /* NB: An MMIO update of the plane base pointer will also
8359 * generate a page-flip completion irq, i.e. every modeset
8360 * is also accompanied by a spurious intel_prepare_page_flip().
8361 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008362 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008363 if (intel_crtc->unpin_work)
8364 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008365 spin_unlock_irqrestore(&dev->event_lock, flags);
8366}
8367
Chris Wilsone7d841c2012-12-03 11:36:30 +00008368inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8369{
8370 /* Ensure that the work item is consistent when activating it ... */
8371 smp_wmb();
8372 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8373 /* and that it is marked active as soon as the irq could fire. */
8374 smp_wmb();
8375}
8376
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008377static int intel_gen2_queue_flip(struct drm_device *dev,
8378 struct drm_crtc *crtc,
8379 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008380 struct drm_i915_gem_object *obj,
8381 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008382{
8383 struct drm_i915_private *dev_priv = dev->dev_private;
8384 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008385 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008386 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008387 int ret;
8388
Daniel Vetter6d90c952012-04-26 23:28:05 +02008389 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008390 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008391 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008392
Daniel Vetter6d90c952012-04-26 23:28:05 +02008393 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008394 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008395 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008396
8397 /* Can't queue multiple flips, so wait for the previous
8398 * one to finish before executing the next.
8399 */
8400 if (intel_crtc->plane)
8401 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8402 else
8403 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008404 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8405 intel_ring_emit(ring, MI_NOOP);
8406 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8407 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8408 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008409 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008410 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00008411
8412 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008413 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008414 return 0;
8415
8416err_unpin:
8417 intel_unpin_fb_obj(obj);
8418err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008419 return ret;
8420}
8421
8422static int intel_gen3_queue_flip(struct drm_device *dev,
8423 struct drm_crtc *crtc,
8424 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008425 struct drm_i915_gem_object *obj,
8426 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008427{
8428 struct drm_i915_private *dev_priv = dev->dev_private;
8429 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008430 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008431 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008432 int ret;
8433
Daniel Vetter6d90c952012-04-26 23:28:05 +02008434 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008435 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008436 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008437
Daniel Vetter6d90c952012-04-26 23:28:05 +02008438 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008439 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008440 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008441
8442 if (intel_crtc->plane)
8443 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8444 else
8445 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008446 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8447 intel_ring_emit(ring, MI_NOOP);
8448 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8449 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8450 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008451 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008452 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008453
Chris Wilsone7d841c2012-12-03 11:36:30 +00008454 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008455 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008456 return 0;
8457
8458err_unpin:
8459 intel_unpin_fb_obj(obj);
8460err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008461 return ret;
8462}
8463
8464static int intel_gen4_queue_flip(struct drm_device *dev,
8465 struct drm_crtc *crtc,
8466 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008467 struct drm_i915_gem_object *obj,
8468 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008469{
8470 struct drm_i915_private *dev_priv = dev->dev_private;
8471 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8472 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008473 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008474 int ret;
8475
Daniel Vetter6d90c952012-04-26 23:28:05 +02008476 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008477 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008478 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008479
Daniel Vetter6d90c952012-04-26 23:28:05 +02008480 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008481 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008482 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008483
8484 /* i965+ uses the linear or tiled offsets from the
8485 * Display Registers (which do not change across a page-flip)
8486 * so we need only reprogram the base address.
8487 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008488 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8489 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8490 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008491 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008492 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008493 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008494
8495 /* XXX Enabling the panel-fitter across page-flip is so far
8496 * untested on non-native modes, so ignore it for now.
8497 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8498 */
8499 pf = 0;
8500 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008501 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008502
8503 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008504 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008505 return 0;
8506
8507err_unpin:
8508 intel_unpin_fb_obj(obj);
8509err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008510 return ret;
8511}
8512
8513static int intel_gen6_queue_flip(struct drm_device *dev,
8514 struct drm_crtc *crtc,
8515 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008516 struct drm_i915_gem_object *obj,
8517 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008518{
8519 struct drm_i915_private *dev_priv = dev->dev_private;
8520 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008521 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008522 uint32_t pf, pipesrc;
8523 int ret;
8524
Daniel Vetter6d90c952012-04-26 23:28:05 +02008525 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008526 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008527 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008528
Daniel Vetter6d90c952012-04-26 23:28:05 +02008529 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008530 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008531 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008532
Daniel Vetter6d90c952012-04-26 23:28:05 +02008533 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8534 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8535 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008536 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008537
Chris Wilson99d9acd2012-04-17 20:37:00 +01008538 /* Contrary to the suggestions in the documentation,
8539 * "Enable Panel Fitter" does not seem to be required when page
8540 * flipping with a non-native mode, and worse causes a normal
8541 * modeset to fail.
8542 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8543 */
8544 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008545 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008546 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008547
8548 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008549 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008550 return 0;
8551
8552err_unpin:
8553 intel_unpin_fb_obj(obj);
8554err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008555 return ret;
8556}
8557
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008558static int intel_gen7_queue_flip(struct drm_device *dev,
8559 struct drm_crtc *crtc,
8560 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008561 struct drm_i915_gem_object *obj,
8562 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008563{
8564 struct drm_i915_private *dev_priv = dev->dev_private;
8565 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008566 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008567 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01008568 int len, ret;
8569
8570 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01008571 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01008572 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008573
8574 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8575 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008576 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008577
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008578 switch(intel_crtc->plane) {
8579 case PLANE_A:
8580 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8581 break;
8582 case PLANE_B:
8583 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8584 break;
8585 case PLANE_C:
8586 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8587 break;
8588 default:
8589 WARN_ONCE(1, "unknown plane in flip command\n");
8590 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03008591 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008592 }
8593
Chris Wilsonffe74d72013-08-26 20:58:12 +01008594 len = 4;
8595 if (ring->id == RCS)
8596 len += 6;
8597
8598 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008599 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008600 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008601
Chris Wilsonffe74d72013-08-26 20:58:12 +01008602 /* Unmask the flip-done completion message. Note that the bspec says that
8603 * we should do this for both the BCS and RCS, and that we must not unmask
8604 * more than one flip event at any time (or ensure that one flip message
8605 * can be sent by waiting for flip-done prior to queueing new flips).
8606 * Experimentation says that BCS works despite DERRMR masking all
8607 * flip-done completion events and that unmasking all planes at once
8608 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8609 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8610 */
8611 if (ring->id == RCS) {
8612 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8613 intel_ring_emit(ring, DERRMR);
8614 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8615 DERRMR_PIPEB_PRI_FLIP_DONE |
8616 DERRMR_PIPEC_PRI_FLIP_DONE));
Ville Syrjälä22613c92013-11-29 13:13:42 +02008617 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
8618 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008619 intel_ring_emit(ring, DERRMR);
8620 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8621 }
8622
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008623 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008624 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008625 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008626 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008627
8628 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008629 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008630 return 0;
8631
8632err_unpin:
8633 intel_unpin_fb_obj(obj);
8634err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008635 return ret;
8636}
8637
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008638static int intel_default_queue_flip(struct drm_device *dev,
8639 struct drm_crtc *crtc,
8640 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008641 struct drm_i915_gem_object *obj,
8642 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008643{
8644 return -ENODEV;
8645}
8646
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008647static int intel_crtc_page_flip(struct drm_crtc *crtc,
8648 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008649 struct drm_pending_vblank_event *event,
8650 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008651{
8652 struct drm_device *dev = crtc->dev;
8653 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008654 struct drm_framebuffer *old_fb = crtc->fb;
8655 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008656 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8657 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008658 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008659 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008660
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008661 /* Can't change pixel format via MI display flips. */
8662 if (fb->pixel_format != crtc->fb->pixel_format)
8663 return -EINVAL;
8664
8665 /*
8666 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8667 * Note that pitch changes could also affect these register.
8668 */
8669 if (INTEL_INFO(dev)->gen > 3 &&
8670 (fb->offsets[0] != crtc->fb->offsets[0] ||
8671 fb->pitches[0] != crtc->fb->pitches[0]))
8672 return -EINVAL;
8673
Daniel Vetterb14c5672013-09-19 12:18:32 +02008674 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008675 if (work == NULL)
8676 return -ENOMEM;
8677
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008678 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008679 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008680 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008681 INIT_WORK(&work->work, intel_unpin_work_fn);
8682
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008683 ret = drm_vblank_get(dev, intel_crtc->pipe);
8684 if (ret)
8685 goto free_work;
8686
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008687 /* We borrow the event spin lock for protecting unpin_work */
8688 spin_lock_irqsave(&dev->event_lock, flags);
8689 if (intel_crtc->unpin_work) {
8690 spin_unlock_irqrestore(&dev->event_lock, flags);
8691 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008692 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008693
8694 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008695 return -EBUSY;
8696 }
8697 intel_crtc->unpin_work = work;
8698 spin_unlock_irqrestore(&dev->event_lock, flags);
8699
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008700 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8701 flush_workqueue(dev_priv->wq);
8702
Chris Wilson79158102012-05-23 11:13:58 +01008703 ret = i915_mutex_lock_interruptible(dev);
8704 if (ret)
8705 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008706
Jesse Barnes75dfca82010-02-10 15:09:44 -08008707 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008708 drm_gem_object_reference(&work->old_fb_obj->base);
8709 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008710
8711 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008712
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008713 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008714
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008715 work->enable_stall_check = true;
8716
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008717 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008718 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008719
Keith Packarded8d1972013-07-22 18:49:58 -07008720 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008721 if (ret)
8722 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008723
Chris Wilson7782de32011-07-08 12:22:41 +01008724 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008725 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008726 mutex_unlock(&dev->struct_mutex);
8727
Jesse Barnese5510fa2010-07-01 16:48:37 -07008728 trace_i915_flip_request(intel_crtc->plane, obj);
8729
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008730 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008731
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008732cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008733 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008734 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008735 drm_gem_object_unreference(&work->old_fb_obj->base);
8736 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008737 mutex_unlock(&dev->struct_mutex);
8738
Chris Wilson79158102012-05-23 11:13:58 +01008739cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008740 spin_lock_irqsave(&dev->event_lock, flags);
8741 intel_crtc->unpin_work = NULL;
8742 spin_unlock_irqrestore(&dev->event_lock, flags);
8743
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008744 drm_vblank_put(dev, intel_crtc->pipe);
8745free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01008746 kfree(work);
8747
8748 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008749}
8750
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008751static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008752 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8753 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008754};
8755
Daniel Vetter50f56112012-07-02 09:35:43 +02008756static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
8757 struct drm_crtc *crtc)
8758{
8759 struct drm_device *dev;
8760 struct drm_crtc *tmp;
8761 int crtc_mask = 1;
8762
8763 WARN(!crtc, "checking null crtc?\n");
8764
8765 dev = crtc->dev;
8766
8767 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
8768 if (tmp == crtc)
8769 break;
8770 crtc_mask <<= 1;
8771 }
8772
8773 if (encoder->possible_crtcs & crtc_mask)
8774 return true;
8775 return false;
8776}
8777
Daniel Vetter9a935852012-07-05 22:34:27 +02008778/**
8779 * intel_modeset_update_staged_output_state
8780 *
8781 * Updates the staged output configuration state, e.g. after we've read out the
8782 * current hw state.
8783 */
8784static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8785{
Ville Syrjälä76688512014-01-10 11:28:06 +02008786 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008787 struct intel_encoder *encoder;
8788 struct intel_connector *connector;
8789
8790 list_for_each_entry(connector, &dev->mode_config.connector_list,
8791 base.head) {
8792 connector->new_encoder =
8793 to_intel_encoder(connector->base.encoder);
8794 }
8795
8796 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8797 base.head) {
8798 encoder->new_crtc =
8799 to_intel_crtc(encoder->base.crtc);
8800 }
Ville Syrjälä76688512014-01-10 11:28:06 +02008801
8802 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8803 base.head) {
8804 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02008805
8806 if (crtc->new_enabled)
8807 crtc->new_config = &crtc->config;
8808 else
8809 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02008810 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008811}
8812
8813/**
8814 * intel_modeset_commit_output_state
8815 *
8816 * This function copies the stage display pipe configuration to the real one.
8817 */
8818static void intel_modeset_commit_output_state(struct drm_device *dev)
8819{
Ville Syrjälä76688512014-01-10 11:28:06 +02008820 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008821 struct intel_encoder *encoder;
8822 struct intel_connector *connector;
8823
8824 list_for_each_entry(connector, &dev->mode_config.connector_list,
8825 base.head) {
8826 connector->base.encoder = &connector->new_encoder->base;
8827 }
8828
8829 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8830 base.head) {
8831 encoder->base.crtc = &encoder->new_crtc->base;
8832 }
Ville Syrjälä76688512014-01-10 11:28:06 +02008833
8834 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8835 base.head) {
8836 crtc->base.enabled = crtc->new_enabled;
8837 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008838}
8839
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008840static void
8841connected_sink_compute_bpp(struct intel_connector * connector,
8842 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008843{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008844 int bpp = pipe_config->pipe_bpp;
8845
8846 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8847 connector->base.base.id,
8848 drm_get_connector_name(&connector->base));
8849
8850 /* Don't use an invalid EDID bpc value */
8851 if (connector->base.display_info.bpc &&
8852 connector->base.display_info.bpc * 3 < bpp) {
8853 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8854 bpp, connector->base.display_info.bpc*3);
8855 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
8856 }
8857
8858 /* Clamp bpp to 8 on screens without EDID 1.4 */
8859 if (connector->base.display_info.bpc == 0 && bpp > 24) {
8860 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8861 bpp);
8862 pipe_config->pipe_bpp = 24;
8863 }
8864}
8865
8866static int
8867compute_baseline_pipe_bpp(struct intel_crtc *crtc,
8868 struct drm_framebuffer *fb,
8869 struct intel_crtc_config *pipe_config)
8870{
8871 struct drm_device *dev = crtc->base.dev;
8872 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008873 int bpp;
8874
Daniel Vetterd42264b2013-03-28 16:38:08 +01008875 switch (fb->pixel_format) {
8876 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008877 bpp = 8*3; /* since we go through a colormap */
8878 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008879 case DRM_FORMAT_XRGB1555:
8880 case DRM_FORMAT_ARGB1555:
8881 /* checked in intel_framebuffer_init already */
8882 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
8883 return -EINVAL;
8884 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008885 bpp = 6*3; /* min is 18bpp */
8886 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008887 case DRM_FORMAT_XBGR8888:
8888 case DRM_FORMAT_ABGR8888:
8889 /* checked in intel_framebuffer_init already */
8890 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8891 return -EINVAL;
8892 case DRM_FORMAT_XRGB8888:
8893 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008894 bpp = 8*3;
8895 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008896 case DRM_FORMAT_XRGB2101010:
8897 case DRM_FORMAT_ARGB2101010:
8898 case DRM_FORMAT_XBGR2101010:
8899 case DRM_FORMAT_ABGR2101010:
8900 /* checked in intel_framebuffer_init already */
8901 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01008902 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008903 bpp = 10*3;
8904 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01008905 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008906 default:
8907 DRM_DEBUG_KMS("unsupported depth\n");
8908 return -EINVAL;
8909 }
8910
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008911 pipe_config->pipe_bpp = bpp;
8912
8913 /* Clamp display bpp to EDID value */
8914 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008915 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02008916 if (!connector->new_encoder ||
8917 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008918 continue;
8919
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008920 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008921 }
8922
8923 return bpp;
8924}
8925
Daniel Vetter644db712013-09-19 14:53:58 +02008926static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
8927{
8928 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
8929 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01008930 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02008931 mode->crtc_hdisplay, mode->crtc_hsync_start,
8932 mode->crtc_hsync_end, mode->crtc_htotal,
8933 mode->crtc_vdisplay, mode->crtc_vsync_start,
8934 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
8935}
8936
Daniel Vetterc0b03412013-05-28 12:05:54 +02008937static void intel_dump_pipe_config(struct intel_crtc *crtc,
8938 struct intel_crtc_config *pipe_config,
8939 const char *context)
8940{
8941 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8942 context, pipe_name(crtc->pipe));
8943
8944 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8945 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8946 pipe_config->pipe_bpp, pipe_config->dither);
8947 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8948 pipe_config->has_pch_encoder,
8949 pipe_config->fdi_lanes,
8950 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8951 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8952 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008953 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8954 pipe_config->has_dp_encoder,
8955 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
8956 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
8957 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008958 DRM_DEBUG_KMS("requested mode:\n");
8959 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8960 DRM_DEBUG_KMS("adjusted mode:\n");
8961 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02008962 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008963 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008964 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
8965 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008966 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8967 pipe_config->gmch_pfit.control,
8968 pipe_config->gmch_pfit.pgm_ratios,
8969 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008970 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02008971 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008972 pipe_config->pch_pfit.size,
8973 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008974 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008975 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008976}
8977
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008978static bool check_encoder_cloning(struct drm_crtc *crtc)
8979{
8980 int num_encoders = 0;
8981 bool uncloneable_encoders = false;
8982 struct intel_encoder *encoder;
8983
8984 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8985 base.head) {
8986 if (&encoder->new_crtc->base != crtc)
8987 continue;
8988
8989 num_encoders++;
8990 if (!encoder->cloneable)
8991 uncloneable_encoders = true;
8992 }
8993
8994 return !(num_encoders > 1 && uncloneable_encoders);
8995}
8996
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008997static struct intel_crtc_config *
8998intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008999 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009000 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02009001{
9002 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02009003 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009004 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01009005 int plane_bpp, ret = -EINVAL;
9006 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02009007
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009008 if (!check_encoder_cloning(crtc)) {
9009 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9010 return ERR_PTR(-EINVAL);
9011 }
9012
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009013 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9014 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02009015 return ERR_PTR(-ENOMEM);
9016
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009017 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9018 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009019
Daniel Vettere143a212013-07-04 12:01:15 +02009020 pipe_config->cpu_transcoder =
9021 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009022 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009023
Imre Deak2960bc92013-07-30 13:36:32 +03009024 /*
9025 * Sanitize sync polarity flags based on requested ones. If neither
9026 * positive or negative polarity is requested, treat this as meaning
9027 * negative polarity.
9028 */
9029 if (!(pipe_config->adjusted_mode.flags &
9030 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9031 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9032
9033 if (!(pipe_config->adjusted_mode.flags &
9034 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9035 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9036
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009037 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9038 * plane pixel format and any sink constraints into account. Returns the
9039 * source plane bpp so that dithering can be selected on mismatches
9040 * after encoders and crtc also have had their say. */
9041 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9042 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009043 if (plane_bpp < 0)
9044 goto fail;
9045
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03009046 /*
9047 * Determine the real pipe dimensions. Note that stereo modes can
9048 * increase the actual pipe size due to the frame doubling and
9049 * insertion of additional space for blanks between the frame. This
9050 * is stored in the crtc timings. We use the requested mode to do this
9051 * computation to clearly distinguish it from the adjusted mode, which
9052 * can be changed by the connectors in the below retry loop.
9053 */
9054 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9055 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9056 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9057
Daniel Vettere29c22c2013-02-21 00:00:16 +01009058encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02009059 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02009060 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02009061 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009062
Daniel Vetter135c81b2013-07-21 21:37:09 +02009063 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01009064 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02009065
Daniel Vetter7758a112012-07-08 19:40:39 +02009066 /* Pass our mode to the connectors and the CRTC to give them a chance to
9067 * adjust it according to limitations or connector properties, and also
9068 * a chance to reject the mode entirely.
9069 */
9070 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9071 base.head) {
9072
9073 if (&encoder->new_crtc->base != crtc)
9074 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01009075
Daniel Vetterefea6e82013-07-21 21:36:59 +02009076 if (!(encoder->compute_config(encoder, pipe_config))) {
9077 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02009078 goto fail;
9079 }
9080 }
9081
Daniel Vetterff9a6752013-06-01 17:16:21 +02009082 /* Set default port clock if not overwritten by the encoder. Needs to be
9083 * done afterwards in case the encoder adjusts the mode. */
9084 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01009085 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9086 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009087
Daniel Vettera43f6e02013-06-07 23:10:32 +02009088 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009089 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02009090 DRM_DEBUG_KMS("CRTC fixup failed\n");
9091 goto fail;
9092 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01009093
9094 if (ret == RETRY) {
9095 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9096 ret = -EINVAL;
9097 goto fail;
9098 }
9099
9100 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9101 retry = false;
9102 goto encoder_retry;
9103 }
9104
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009105 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9106 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9107 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9108
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009109 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02009110fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009111 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009112 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02009113}
9114
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009115/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9116 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9117static void
9118intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9119 unsigned *prepare_pipes, unsigned *disable_pipes)
9120{
9121 struct intel_crtc *intel_crtc;
9122 struct drm_device *dev = crtc->dev;
9123 struct intel_encoder *encoder;
9124 struct intel_connector *connector;
9125 struct drm_crtc *tmp_crtc;
9126
9127 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
9128
9129 /* Check which crtcs have changed outputs connected to them, these need
9130 * to be part of the prepare_pipes mask. We don't (yet) support global
9131 * modeset across multiple crtcs, so modeset_pipes will only have one
9132 * bit set at most. */
9133 list_for_each_entry(connector, &dev->mode_config.connector_list,
9134 base.head) {
9135 if (connector->base.encoder == &connector->new_encoder->base)
9136 continue;
9137
9138 if (connector->base.encoder) {
9139 tmp_crtc = connector->base.encoder->crtc;
9140
9141 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9142 }
9143
9144 if (connector->new_encoder)
9145 *prepare_pipes |=
9146 1 << connector->new_encoder->new_crtc->pipe;
9147 }
9148
9149 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9150 base.head) {
9151 if (encoder->base.crtc == &encoder->new_crtc->base)
9152 continue;
9153
9154 if (encoder->base.crtc) {
9155 tmp_crtc = encoder->base.crtc;
9156
9157 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9158 }
9159
9160 if (encoder->new_crtc)
9161 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
9162 }
9163
Ville Syrjälä76688512014-01-10 11:28:06 +02009164 /* Check for pipes that will be enabled/disabled ... */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009165 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9166 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009167 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009168 continue;
9169
Ville Syrjälä76688512014-01-10 11:28:06 +02009170 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009171 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +02009172 else
9173 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009174 }
9175
9176
9177 /* set_mode is also used to update properties on life display pipes. */
9178 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +02009179 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009180 *prepare_pipes |= 1 << intel_crtc->pipe;
9181
Daniel Vetterb6c51642013-04-12 18:48:43 +02009182 /*
9183 * For simplicity do a full modeset on any pipe where the output routing
9184 * changed. We could be more clever, but that would require us to be
9185 * more careful with calling the relevant encoder->mode_set functions.
9186 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009187 if (*prepare_pipes)
9188 *modeset_pipes = *prepare_pipes;
9189
9190 /* ... and mask these out. */
9191 *modeset_pipes &= ~(*disable_pipes);
9192 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02009193
9194 /*
9195 * HACK: We don't (yet) fully support global modesets. intel_set_config
9196 * obies this rule, but the modeset restore mode of
9197 * intel_modeset_setup_hw_state does not.
9198 */
9199 *modeset_pipes &= 1 << intel_crtc->pipe;
9200 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02009201
9202 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9203 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009204}
9205
Daniel Vetterea9d7582012-07-10 10:42:52 +02009206static bool intel_crtc_in_use(struct drm_crtc *crtc)
9207{
9208 struct drm_encoder *encoder;
9209 struct drm_device *dev = crtc->dev;
9210
9211 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9212 if (encoder->crtc == crtc)
9213 return true;
9214
9215 return false;
9216}
9217
9218static void
9219intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9220{
9221 struct intel_encoder *intel_encoder;
9222 struct intel_crtc *intel_crtc;
9223 struct drm_connector *connector;
9224
9225 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9226 base.head) {
9227 if (!intel_encoder->base.crtc)
9228 continue;
9229
9230 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9231
9232 if (prepare_pipes & (1 << intel_crtc->pipe))
9233 intel_encoder->connectors_active = false;
9234 }
9235
9236 intel_modeset_commit_output_state(dev);
9237
Ville Syrjälä76688512014-01-10 11:28:06 +02009238 /* Double check state. */
Daniel Vetterea9d7582012-07-10 10:42:52 +02009239 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9240 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009241 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009242 WARN_ON(intel_crtc->new_config &&
9243 intel_crtc->new_config != &intel_crtc->config);
9244 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009245 }
9246
9247 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9248 if (!connector->encoder || !connector->encoder->crtc)
9249 continue;
9250
9251 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9252
9253 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02009254 struct drm_property *dpms_property =
9255 dev->mode_config.dpms_property;
9256
Daniel Vetterea9d7582012-07-10 10:42:52 +02009257 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05009258 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02009259 dpms_property,
9260 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009261
9262 intel_encoder = to_intel_encoder(connector->encoder);
9263 intel_encoder->connectors_active = true;
9264 }
9265 }
9266
9267}
9268
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009269static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009270{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009271 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009272
9273 if (clock1 == clock2)
9274 return true;
9275
9276 if (!clock1 || !clock2)
9277 return false;
9278
9279 diff = abs(clock1 - clock2);
9280
9281 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9282 return true;
9283
9284 return false;
9285}
9286
Daniel Vetter25c5b262012-07-08 22:08:04 +02009287#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9288 list_for_each_entry((intel_crtc), \
9289 &(dev)->mode_config.crtc_list, \
9290 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02009291 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02009292
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009293static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009294intel_pipe_config_compare(struct drm_device *dev,
9295 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009296 struct intel_crtc_config *pipe_config)
9297{
Daniel Vetter66e985c2013-06-05 13:34:20 +02009298#define PIPE_CONF_CHECK_X(name) \
9299 if (current_config->name != pipe_config->name) { \
9300 DRM_ERROR("mismatch in " #name " " \
9301 "(expected 0x%08x, found 0x%08x)\n", \
9302 current_config->name, \
9303 pipe_config->name); \
9304 return false; \
9305 }
9306
Daniel Vetter08a24032013-04-19 11:25:34 +02009307#define PIPE_CONF_CHECK_I(name) \
9308 if (current_config->name != pipe_config->name) { \
9309 DRM_ERROR("mismatch in " #name " " \
9310 "(expected %i, found %i)\n", \
9311 current_config->name, \
9312 pipe_config->name); \
9313 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01009314 }
9315
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009316#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9317 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07009318 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009319 "(expected %i, found %i)\n", \
9320 current_config->name & (mask), \
9321 pipe_config->name & (mask)); \
9322 return false; \
9323 }
9324
Ville Syrjälä5e550652013-09-06 23:29:07 +03009325#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9326 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9327 DRM_ERROR("mismatch in " #name " " \
9328 "(expected %i, found %i)\n", \
9329 current_config->name, \
9330 pipe_config->name); \
9331 return false; \
9332 }
9333
Daniel Vetterbb760062013-06-06 14:55:52 +02009334#define PIPE_CONF_QUIRK(quirk) \
9335 ((current_config->quirks | pipe_config->quirks) & (quirk))
9336
Daniel Vettereccb1402013-05-22 00:50:22 +02009337 PIPE_CONF_CHECK_I(cpu_transcoder);
9338
Daniel Vetter08a24032013-04-19 11:25:34 +02009339 PIPE_CONF_CHECK_I(has_pch_encoder);
9340 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02009341 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9342 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9343 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9344 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9345 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02009346
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009347 PIPE_CONF_CHECK_I(has_dp_encoder);
9348 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9349 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9350 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9351 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9352 PIPE_CONF_CHECK_I(dp_m_n.tu);
9353
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009354 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9355 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9356 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9357 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9358 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9359 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9360
9361 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9362 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9363 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9364 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9365 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9366 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9367
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009368 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009369
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009370 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9371 DRM_MODE_FLAG_INTERLACE);
9372
Daniel Vetterbb760062013-06-06 14:55:52 +02009373 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9374 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9375 DRM_MODE_FLAG_PHSYNC);
9376 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9377 DRM_MODE_FLAG_NHSYNC);
9378 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9379 DRM_MODE_FLAG_PVSYNC);
9380 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9381 DRM_MODE_FLAG_NVSYNC);
9382 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009383
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009384 PIPE_CONF_CHECK_I(pipe_src_w);
9385 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009386
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009387 PIPE_CONF_CHECK_I(gmch_pfit.control);
9388 /* pfit ratios are autocomputed by the hw on gen4+ */
9389 if (INTEL_INFO(dev)->gen < 4)
9390 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9391 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009392 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9393 if (current_config->pch_pfit.enabled) {
9394 PIPE_CONF_CHECK_I(pch_pfit.pos);
9395 PIPE_CONF_CHECK_I(pch_pfit.size);
9396 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009397
Jesse Barnese59150d2014-01-07 13:30:45 -08009398 /* BDW+ don't expose a synchronous way to read the state */
9399 if (IS_HASWELL(dev))
9400 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009401
Ville Syrjälä282740f2013-09-04 18:30:03 +03009402 PIPE_CONF_CHECK_I(double_wide);
9403
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009404 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009405 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02009406 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009407 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9408 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009409
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009410 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9411 PIPE_CONF_CHECK_I(pipe_bpp);
9412
Jesse Barnesa9a7e982014-01-20 14:18:04 -08009413 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9414 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +03009415
Daniel Vetter66e985c2013-06-05 13:34:20 +02009416#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02009417#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009418#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03009419#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02009420#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009421
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009422 return true;
9423}
9424
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009425static void
9426check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009427{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009428 struct intel_connector *connector;
9429
9430 list_for_each_entry(connector, &dev->mode_config.connector_list,
9431 base.head) {
9432 /* This also checks the encoder/connector hw state with the
9433 * ->get_hw_state callbacks. */
9434 intel_connector_check_state(connector);
9435
9436 WARN(&connector->new_encoder->base != connector->base.encoder,
9437 "connector's staged encoder doesn't match current encoder\n");
9438 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009439}
9440
9441static void
9442check_encoder_state(struct drm_device *dev)
9443{
9444 struct intel_encoder *encoder;
9445 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009446
9447 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9448 base.head) {
9449 bool enabled = false;
9450 bool active = false;
9451 enum pipe pipe, tracked_pipe;
9452
9453 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9454 encoder->base.base.id,
9455 drm_get_encoder_name(&encoder->base));
9456
9457 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9458 "encoder's stage crtc doesn't match current crtc\n");
9459 WARN(encoder->connectors_active && !encoder->base.crtc,
9460 "encoder's active_connectors set, but no crtc\n");
9461
9462 list_for_each_entry(connector, &dev->mode_config.connector_list,
9463 base.head) {
9464 if (connector->base.encoder != &encoder->base)
9465 continue;
9466 enabled = true;
9467 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9468 active = true;
9469 }
9470 WARN(!!encoder->base.crtc != enabled,
9471 "encoder's enabled state mismatch "
9472 "(expected %i, found %i)\n",
9473 !!encoder->base.crtc, enabled);
9474 WARN(active && !encoder->base.crtc,
9475 "active encoder with no crtc\n");
9476
9477 WARN(encoder->connectors_active != active,
9478 "encoder's computed active state doesn't match tracked active state "
9479 "(expected %i, found %i)\n", active, encoder->connectors_active);
9480
9481 active = encoder->get_hw_state(encoder, &pipe);
9482 WARN(active != encoder->connectors_active,
9483 "encoder's hw state doesn't match sw tracking "
9484 "(expected %i, found %i)\n",
9485 encoder->connectors_active, active);
9486
9487 if (!encoder->base.crtc)
9488 continue;
9489
9490 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9491 WARN(active && pipe != tracked_pipe,
9492 "active encoder's pipe doesn't match"
9493 "(expected %i, found %i)\n",
9494 tracked_pipe, pipe);
9495
9496 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009497}
9498
9499static void
9500check_crtc_state(struct drm_device *dev)
9501{
9502 drm_i915_private_t *dev_priv = dev->dev_private;
9503 struct intel_crtc *crtc;
9504 struct intel_encoder *encoder;
9505 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009506
9507 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9508 base.head) {
9509 bool enabled = false;
9510 bool active = false;
9511
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009512 memset(&pipe_config, 0, sizeof(pipe_config));
9513
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009514 DRM_DEBUG_KMS("[CRTC:%d]\n",
9515 crtc->base.base.id);
9516
9517 WARN(crtc->active && !crtc->base.enabled,
9518 "active crtc, but not enabled in sw tracking\n");
9519
9520 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9521 base.head) {
9522 if (encoder->base.crtc != &crtc->base)
9523 continue;
9524 enabled = true;
9525 if (encoder->connectors_active)
9526 active = true;
9527 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009528
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009529 WARN(active != crtc->active,
9530 "crtc's computed active state doesn't match tracked active state "
9531 "(expected %i, found %i)\n", active, crtc->active);
9532 WARN(enabled != crtc->base.enabled,
9533 "crtc's computed enabled state doesn't match tracked enabled state "
9534 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9535
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009536 active = dev_priv->display.get_pipe_config(crtc,
9537 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02009538
9539 /* hw state is inconsistent with the pipe A quirk */
9540 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9541 active = crtc->active;
9542
Daniel Vetter6c49f242013-06-06 12:45:25 +02009543 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9544 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009545 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02009546 if (encoder->base.crtc != &crtc->base)
9547 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +01009548 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02009549 encoder->get_config(encoder, &pipe_config);
9550 }
9551
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009552 WARN(crtc->active != active,
9553 "crtc active state doesn't match with hw state "
9554 "(expected %i, found %i)\n", crtc->active, active);
9555
Daniel Vetterc0b03412013-05-28 12:05:54 +02009556 if (active &&
9557 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9558 WARN(1, "pipe state doesn't match!\n");
9559 intel_dump_pipe_config(crtc, &pipe_config,
9560 "[hw state]");
9561 intel_dump_pipe_config(crtc, &crtc->config,
9562 "[sw state]");
9563 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009564 }
9565}
9566
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009567static void
9568check_shared_dpll_state(struct drm_device *dev)
9569{
9570 drm_i915_private_t *dev_priv = dev->dev_private;
9571 struct intel_crtc *crtc;
9572 struct intel_dpll_hw_state dpll_hw_state;
9573 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02009574
9575 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9576 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9577 int enabled_crtcs = 0, active_crtcs = 0;
9578 bool active;
9579
9580 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9581
9582 DRM_DEBUG_KMS("%s\n", pll->name);
9583
9584 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9585
9586 WARN(pll->active > pll->refcount,
9587 "more active pll users than references: %i vs %i\n",
9588 pll->active, pll->refcount);
9589 WARN(pll->active && !pll->on,
9590 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02009591 WARN(pll->on && !pll->active,
9592 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009593 WARN(pll->on != active,
9594 "pll on state mismatch (expected %i, found %i)\n",
9595 pll->on, active);
9596
9597 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9598 base.head) {
9599 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9600 enabled_crtcs++;
9601 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9602 active_crtcs++;
9603 }
9604 WARN(pll->active != active_crtcs,
9605 "pll active crtcs mismatch (expected %i, found %i)\n",
9606 pll->active, active_crtcs);
9607 WARN(pll->refcount != enabled_crtcs,
9608 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9609 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009610
9611 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9612 sizeof(dpll_hw_state)),
9613 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009614 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009615}
9616
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009617void
9618intel_modeset_check_state(struct drm_device *dev)
9619{
9620 check_connector_state(dev);
9621 check_encoder_state(dev);
9622 check_crtc_state(dev);
9623 check_shared_dpll_state(dev);
9624}
9625
Ville Syrjälä18442d02013-09-13 16:00:08 +03009626void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9627 int dotclock)
9628{
9629 /*
9630 * FDI already provided one idea for the dotclock.
9631 * Yell if the encoder disagrees.
9632 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01009633 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009634 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01009635 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009636}
9637
Daniel Vetterf30da182013-04-11 20:22:50 +02009638static int __intel_set_mode(struct drm_crtc *crtc,
9639 struct drm_display_mode *mode,
9640 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02009641{
9642 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02009643 drm_i915_private_t *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009644 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009645 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009646 struct intel_crtc *intel_crtc;
9647 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009648 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02009649
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009650 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009651 if (!saved_mode)
9652 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +02009653
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009654 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02009655 &prepare_pipes, &disable_pipes);
9656
Tim Gardner3ac18232012-12-07 07:54:26 -07009657 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009658
Daniel Vetter25c5b262012-07-08 22:08:04 +02009659 /* Hack: Because we don't (yet) support global modeset on multiple
9660 * crtcs, we don't keep track of the new mode for more than one crtc.
9661 * Hence simply check whether any bit is set in modeset_pipes in all the
9662 * pieces of code that are not yet converted to deal with mutliple crtcs
9663 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009664 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009665 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009666 if (IS_ERR(pipe_config)) {
9667 ret = PTR_ERR(pipe_config);
9668 pipe_config = NULL;
9669
Tim Gardner3ac18232012-12-07 07:54:26 -07009670 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009671 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02009672 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9673 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009674 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +02009675 }
9676
Jesse Barnes30a970c2013-11-04 13:48:12 -08009677 /*
9678 * See if the config requires any additional preparation, e.g.
9679 * to adjust global state with pipes off. We need to do this
9680 * here so we can get the modeset_pipe updated config for the new
9681 * mode set on this crtc. For other crtcs we need to use the
9682 * adjusted_mode bits in the crtc directly.
9683 */
Ville Syrjäläc164f832013-11-05 22:34:12 +02009684 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02009685 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -08009686
Ville Syrjäläc164f832013-11-05 22:34:12 +02009687 /* may have added more to prepare_pipes than we should */
9688 prepare_pipes &= ~disable_pipes;
9689 }
9690
Daniel Vetter460da9162013-03-27 00:44:51 +01009691 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9692 intel_crtc_disable(&intel_crtc->base);
9693
Daniel Vetterea9d7582012-07-10 10:42:52 +02009694 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9695 if (intel_crtc->base.enabled)
9696 dev_priv->display.crtc_disable(&intel_crtc->base);
9697 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009698
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009699 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9700 * to set it here already despite that we pass it down the callchain.
9701 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009702 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009703 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009704 /* mode_set/enable/disable functions rely on a correct pipe
9705 * config. */
9706 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009707 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +02009708
9709 /*
9710 * Calculate and store various constants which
9711 * are later needed by vblank and swap-completion
9712 * timestamping. They are derived from true hwmode.
9713 */
9714 drm_calc_timestamping_constants(crtc,
9715 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009716 }
Daniel Vetter7758a112012-07-08 19:40:39 +02009717
Daniel Vetterea9d7582012-07-10 10:42:52 +02009718 /* Only after disabling all output pipelines that will be changed can we
9719 * update the the output configuration. */
9720 intel_modeset_update_state(dev, prepare_pipes);
9721
Daniel Vetter47fab732012-10-26 10:58:18 +02009722 if (dev_priv->display.modeset_global_resources)
9723 dev_priv->display.modeset_global_resources(dev);
9724
Daniel Vettera6778b32012-07-02 09:56:42 +02009725 /* Set up the DPLL and any encoders state that needs to adjust or depend
9726 * on the DPLL.
9727 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009728 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009729 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009730 x, y, fb);
9731 if (ret)
9732 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02009733 }
9734
9735 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009736 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9737 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02009738
Daniel Vettera6778b32012-07-02 09:56:42 +02009739 /* FIXME: add subpixel order */
9740done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009741 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -07009742 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009743
Tim Gardner3ac18232012-12-07 07:54:26 -07009744out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009745 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07009746 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02009747 return ret;
9748}
9749
Damien Lespiaue7457a92013-08-08 22:28:59 +01009750static int intel_set_mode(struct drm_crtc *crtc,
9751 struct drm_display_mode *mode,
9752 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +02009753{
9754 int ret;
9755
9756 ret = __intel_set_mode(crtc, mode, x, y, fb);
9757
9758 if (ret == 0)
9759 intel_modeset_check_state(crtc->dev);
9760
9761 return ret;
9762}
9763
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009764void intel_crtc_restore_mode(struct drm_crtc *crtc)
9765{
9766 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
9767}
9768
Daniel Vetter25c5b262012-07-08 22:08:04 +02009769#undef for_each_intel_crtc_masked
9770
Daniel Vetterd9e55602012-07-04 22:16:09 +02009771static void intel_set_config_free(struct intel_set_config *config)
9772{
9773 if (!config)
9774 return;
9775
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009776 kfree(config->save_connector_encoders);
9777 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +02009778 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +02009779 kfree(config);
9780}
9781
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009782static int intel_set_config_save_state(struct drm_device *dev,
9783 struct intel_set_config *config)
9784{
Ville Syrjälä76688512014-01-10 11:28:06 +02009785 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009786 struct drm_encoder *encoder;
9787 struct drm_connector *connector;
9788 int count;
9789
Ville Syrjälä76688512014-01-10 11:28:06 +02009790 config->save_crtc_enabled =
9791 kcalloc(dev->mode_config.num_crtc,
9792 sizeof(bool), GFP_KERNEL);
9793 if (!config->save_crtc_enabled)
9794 return -ENOMEM;
9795
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009796 config->save_encoder_crtcs =
9797 kcalloc(dev->mode_config.num_encoder,
9798 sizeof(struct drm_crtc *), GFP_KERNEL);
9799 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009800 return -ENOMEM;
9801
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009802 config->save_connector_encoders =
9803 kcalloc(dev->mode_config.num_connector,
9804 sizeof(struct drm_encoder *), GFP_KERNEL);
9805 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009806 return -ENOMEM;
9807
9808 /* Copy data. Note that driver private data is not affected.
9809 * Should anything bad happen only the expected state is
9810 * restored, not the drivers personal bookkeeping.
9811 */
9812 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +02009813 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9814 config->save_crtc_enabled[count++] = crtc->enabled;
9815 }
9816
9817 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009818 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009819 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009820 }
9821
9822 count = 0;
9823 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009824 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009825 }
9826
9827 return 0;
9828}
9829
9830static void intel_set_config_restore_state(struct drm_device *dev,
9831 struct intel_set_config *config)
9832{
Ville Syrjälä76688512014-01-10 11:28:06 +02009833 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009834 struct intel_encoder *encoder;
9835 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009836 int count;
9837
9838 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +02009839 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9840 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009841
9842 if (crtc->new_enabled)
9843 crtc->new_config = &crtc->config;
9844 else
9845 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009846 }
9847
9848 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009849 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9850 encoder->new_crtc =
9851 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009852 }
9853
9854 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009855 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
9856 connector->new_encoder =
9857 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009858 }
9859}
9860
Imre Deake3de42b2013-05-03 19:44:07 +02009861static bool
Chris Wilson2e57f472013-07-17 12:14:40 +01009862is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +02009863{
9864 int i;
9865
Chris Wilson2e57f472013-07-17 12:14:40 +01009866 if (set->num_connectors == 0)
9867 return false;
9868
9869 if (WARN_ON(set->connectors == NULL))
9870 return false;
9871
9872 for (i = 0; i < set->num_connectors; i++)
9873 if (set->connectors[i]->encoder &&
9874 set->connectors[i]->encoder->crtc == set->crtc &&
9875 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +02009876 return true;
9877
9878 return false;
9879}
9880
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009881static void
9882intel_set_config_compute_mode_changes(struct drm_mode_set *set,
9883 struct intel_set_config *config)
9884{
9885
9886 /* We should be able to check here if the fb has the same properties
9887 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +01009888 if (is_crtc_connector_off(set)) {
9889 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009890 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009891 /* If we have no fb then treat it as a full mode set */
9892 if (set->crtc->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +03009893 struct intel_crtc *intel_crtc =
9894 to_intel_crtc(set->crtc);
9895
9896 if (intel_crtc->active && i915_fastboot) {
9897 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9898 config->fb_changed = true;
9899 } else {
9900 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9901 config->mode_changed = true;
9902 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009903 } else if (set->fb == NULL) {
9904 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01009905 } else if (set->fb->pixel_format !=
9906 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009907 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009908 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009909 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009910 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009911 }
9912
Daniel Vetter835c5872012-07-10 18:11:08 +02009913 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009914 config->fb_changed = true;
9915
9916 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
9917 DRM_DEBUG_KMS("modes are different, full mode set\n");
9918 drm_mode_debug_printmodeline(&set->crtc->mode);
9919 drm_mode_debug_printmodeline(set->mode);
9920 config->mode_changed = true;
9921 }
Chris Wilsona1d95702013-08-13 18:48:47 +01009922
9923 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9924 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009925}
9926
Daniel Vetter2e431052012-07-04 22:42:15 +02009927static int
Daniel Vetter9a935852012-07-05 22:34:27 +02009928intel_modeset_stage_output_state(struct drm_device *dev,
9929 struct drm_mode_set *set,
9930 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02009931{
Daniel Vetter9a935852012-07-05 22:34:27 +02009932 struct intel_connector *connector;
9933 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +02009934 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -03009935 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02009936
Damien Lespiau9abdda72013-02-13 13:29:23 +00009937 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02009938 * of connectors. For paranoia, double-check this. */
9939 WARN_ON(!set->fb && (set->num_connectors != 0));
9940 WARN_ON(set->fb && (set->num_connectors == 0));
9941
Daniel Vetter9a935852012-07-05 22:34:27 +02009942 list_for_each_entry(connector, &dev->mode_config.connector_list,
9943 base.head) {
9944 /* Otherwise traverse passed in connector list and get encoders
9945 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009946 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009947 if (set->connectors[ro] == &connector->base) {
9948 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02009949 break;
9950 }
9951 }
9952
Daniel Vetter9a935852012-07-05 22:34:27 +02009953 /* If we disable the crtc, disable all its connectors. Also, if
9954 * the connector is on the changing crtc but not on the new
9955 * connector list, disable it. */
9956 if ((!set->fb || ro == set->num_connectors) &&
9957 connector->base.encoder &&
9958 connector->base.encoder->crtc == set->crtc) {
9959 connector->new_encoder = NULL;
9960
9961 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9962 connector->base.base.id,
9963 drm_get_connector_name(&connector->base));
9964 }
9965
9966
9967 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009968 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009969 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009970 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009971 }
9972 /* connector->new_encoder is now updated for all connectors. */
9973
9974 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +02009975 list_for_each_entry(connector, &dev->mode_config.connector_list,
9976 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009977 struct drm_crtc *new_crtc;
9978
Daniel Vetter9a935852012-07-05 22:34:27 +02009979 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02009980 continue;
9981
Daniel Vetter9a935852012-07-05 22:34:27 +02009982 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02009983
9984 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009985 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02009986 new_crtc = set->crtc;
9987 }
9988
9989 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02009990 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
9991 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009992 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02009993 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009994 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
9995
9996 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
9997 connector->base.base.id,
9998 drm_get_connector_name(&connector->base),
9999 new_crtc->base.id);
10000 }
10001
10002 /* Check for any encoders that needs to be disabled. */
10003 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10004 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010005 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010006 list_for_each_entry(connector,
10007 &dev->mode_config.connector_list,
10008 base.head) {
10009 if (connector->new_encoder == encoder) {
10010 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010011 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020010012 }
10013 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010014
10015 if (num_connectors == 0)
10016 encoder->new_crtc = NULL;
10017 else if (num_connectors > 1)
10018 return -EINVAL;
10019
Daniel Vetter9a935852012-07-05 22:34:27 +020010020 /* Only now check for crtc changes so we don't miss encoders
10021 * that will be disabled. */
10022 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010023 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010024 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010025 }
10026 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010027 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010028
Ville Syrjälä76688512014-01-10 11:28:06 +020010029 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10030 base.head) {
10031 crtc->new_enabled = false;
10032
10033 list_for_each_entry(encoder,
10034 &dev->mode_config.encoder_list,
10035 base.head) {
10036 if (encoder->new_crtc == crtc) {
10037 crtc->new_enabled = true;
10038 break;
10039 }
10040 }
10041
10042 if (crtc->new_enabled != crtc->base.enabled) {
10043 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10044 crtc->new_enabled ? "en" : "dis");
10045 config->mode_changed = true;
10046 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010047
10048 if (crtc->new_enabled)
10049 crtc->new_config = &crtc->config;
10050 else
10051 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010052 }
10053
Daniel Vetter2e431052012-07-04 22:42:15 +020010054 return 0;
10055}
10056
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010057static void disable_crtc_nofb(struct intel_crtc *crtc)
10058{
10059 struct drm_device *dev = crtc->base.dev;
10060 struct intel_encoder *encoder;
10061 struct intel_connector *connector;
10062
10063 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10064 pipe_name(crtc->pipe));
10065
10066 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10067 if (connector->new_encoder &&
10068 connector->new_encoder->new_crtc == crtc)
10069 connector->new_encoder = NULL;
10070 }
10071
10072 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10073 if (encoder->new_crtc == crtc)
10074 encoder->new_crtc = NULL;
10075 }
10076
10077 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010078 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010079}
10080
Daniel Vetter2e431052012-07-04 22:42:15 +020010081static int intel_crtc_set_config(struct drm_mode_set *set)
10082{
10083 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020010084 struct drm_mode_set save_set;
10085 struct intel_set_config *config;
10086 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020010087
Daniel Vetter8d3e3752012-07-05 16:09:09 +020010088 BUG_ON(!set);
10089 BUG_ON(!set->crtc);
10090 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020010091
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010010092 /* Enforce sane interface api - has been abused by the fb helper. */
10093 BUG_ON(!set->mode && set->fb);
10094 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020010095
Daniel Vetter2e431052012-07-04 22:42:15 +020010096 if (set->fb) {
10097 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10098 set->crtc->base.id, set->fb->base.id,
10099 (int)set->num_connectors, set->x, set->y);
10100 } else {
10101 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020010102 }
10103
10104 dev = set->crtc->dev;
10105
10106 ret = -ENOMEM;
10107 config = kzalloc(sizeof(*config), GFP_KERNEL);
10108 if (!config)
10109 goto out_config;
10110
10111 ret = intel_set_config_save_state(dev, config);
10112 if (ret)
10113 goto out_config;
10114
10115 save_set.crtc = set->crtc;
10116 save_set.mode = &set->crtc->mode;
10117 save_set.x = set->crtc->x;
10118 save_set.y = set->crtc->y;
10119 save_set.fb = set->crtc->fb;
10120
10121 /* Compute whether we need a full modeset, only an fb base update or no
10122 * change at all. In the future we might also check whether only the
10123 * mode changed, e.g. for LVDS where we only change the panel fitter in
10124 * such cases. */
10125 intel_set_config_compute_mode_changes(set, config);
10126
Daniel Vetter9a935852012-07-05 22:34:27 +020010127 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020010128 if (ret)
10129 goto fail;
10130
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010131 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010132 ret = intel_set_mode(set->crtc, set->mode,
10133 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010134 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +020010135 intel_crtc_wait_for_pending_flips(set->crtc);
10136
Daniel Vetter4f660f42012-07-02 09:47:37 +020010137 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020010138 set->x, set->y, set->fb);
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010139 /*
10140 * In the fastboot case this may be our only check of the
10141 * state after boot. It would be better to only do it on
10142 * the first update, but we don't have a nice way of doing that
10143 * (and really, set_config isn't used much for high freq page
10144 * flipping, so increasing its cost here shouldn't be a big
10145 * deal).
10146 */
10147 if (i915_fastboot && ret == 0)
10148 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020010149 }
10150
Chris Wilson2d05eae2013-05-03 17:36:25 +010010151 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020010152 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10153 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020010154fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010010155 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010156
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010157 /*
10158 * HACK: if the pipe was on, but we didn't have a framebuffer,
10159 * force the pipe off to avoid oopsing in the modeset code
10160 * due to fb==NULL. This should only happen during boot since
10161 * we don't yet reconstruct the FB from the hardware state.
10162 */
10163 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10164 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10165
Chris Wilson2d05eae2013-05-03 17:36:25 +010010166 /* Try to restore the config */
10167 if (config->mode_changed &&
10168 intel_set_mode(save_set.crtc, save_set.mode,
10169 save_set.x, save_set.y, save_set.fb))
10170 DRM_ERROR("failed to restore config after modeset failure\n");
10171 }
Daniel Vetter50f56112012-07-02 09:35:43 +020010172
Daniel Vetterd9e55602012-07-04 22:16:09 +020010173out_config:
10174 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010175 return ret;
10176}
10177
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010178static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010179 .cursor_set = intel_crtc_cursor_set,
10180 .cursor_move = intel_crtc_cursor_move,
10181 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020010182 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010183 .destroy = intel_crtc_destroy,
10184 .page_flip = intel_crtc_page_flip,
10185};
10186
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010187static void intel_cpu_pll_init(struct drm_device *dev)
10188{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010189 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010190 intel_ddi_pll_init(dev);
10191}
10192
Daniel Vetter53589012013-06-05 13:34:16 +020010193static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10194 struct intel_shared_dpll *pll,
10195 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010196{
Daniel Vetter53589012013-06-05 13:34:16 +020010197 uint32_t val;
10198
10199 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020010200 hw_state->dpll = val;
10201 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10202 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020010203
10204 return val & DPLL_VCO_ENABLE;
10205}
10206
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010207static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10208 struct intel_shared_dpll *pll)
10209{
10210 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10211 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10212}
10213
Daniel Vettere7b903d2013-06-05 13:34:14 +020010214static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10215 struct intel_shared_dpll *pll)
10216{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010217 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020010218 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020010219
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010220 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10221
10222 /* Wait for the clocks to stabilize. */
10223 POSTING_READ(PCH_DPLL(pll->id));
10224 udelay(150);
10225
10226 /* The pixel multiplier can only be updated once the
10227 * DPLL is enabled and the clocks are stable.
10228 *
10229 * So write it again.
10230 */
10231 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10232 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010233 udelay(200);
10234}
10235
10236static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10237 struct intel_shared_dpll *pll)
10238{
10239 struct drm_device *dev = dev_priv->dev;
10240 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010241
10242 /* Make sure no transcoder isn't still depending on us. */
10243 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10244 if (intel_crtc_to_shared_dpll(crtc) == pll)
10245 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10246 }
10247
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010248 I915_WRITE(PCH_DPLL(pll->id), 0);
10249 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010250 udelay(200);
10251}
10252
Daniel Vetter46edb022013-06-05 13:34:12 +020010253static char *ibx_pch_dpll_names[] = {
10254 "PCH DPLL A",
10255 "PCH DPLL B",
10256};
10257
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010258static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010259{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010260 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010261 int i;
10262
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010263 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010264
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010265 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020010266 dev_priv->shared_dplls[i].id = i;
10267 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010268 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010269 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10270 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020010271 dev_priv->shared_dplls[i].get_hw_state =
10272 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010273 }
10274}
10275
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010276static void intel_shared_dpll_init(struct drm_device *dev)
10277{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010278 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010279
10280 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10281 ibx_pch_dpll_init(dev);
10282 else
10283 dev_priv->num_shared_dpll = 0;
10284
10285 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010286}
10287
Hannes Ederb358d0a2008-12-18 21:18:47 +010010288static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080010289{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010290 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010291 struct intel_crtc *intel_crtc;
10292 int i;
10293
Daniel Vetter955382f2013-09-19 14:05:45 +020010294 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080010295 if (intel_crtc == NULL)
10296 return;
10297
10298 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10299
10300 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080010301 for (i = 0; i < 256; i++) {
10302 intel_crtc->lut_r[i] = i;
10303 intel_crtc->lut_g[i] = i;
10304 intel_crtc->lut_b[i] = i;
10305 }
10306
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020010307 /*
10308 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10309 * is hooked to plane B. Hence we want plane A feeding pipe B.
10310 */
Jesse Barnes80824002009-09-10 15:28:06 -070010311 intel_crtc->pipe = pipe;
10312 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010010313 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080010314 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010010315 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070010316 }
10317
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010318 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10319 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10320 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10321 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10322
Jesse Barnes79e53942008-11-07 14:24:08 -080010323 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080010324}
10325
Jesse Barnes752aa882013-10-31 18:55:49 +020010326enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10327{
10328 struct drm_encoder *encoder = connector->base.encoder;
10329
10330 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10331
10332 if (!encoder)
10333 return INVALID_PIPE;
10334
10335 return to_intel_crtc(encoder->crtc)->pipe;
10336}
10337
Carl Worth08d7b3d2009-04-29 14:43:54 -070010338int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000010339 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070010340{
Carl Worth08d7b3d2009-04-29 14:43:54 -070010341 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020010342 struct drm_mode_object *drmmode_obj;
10343 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010344
Daniel Vetter1cff8f62012-04-24 09:55:08 +020010345 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10346 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010347
Daniel Vetterc05422d2009-08-11 16:05:30 +020010348 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10349 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070010350
Daniel Vetterc05422d2009-08-11 16:05:30 +020010351 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070010352 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030010353 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010354 }
10355
Daniel Vetterc05422d2009-08-11 16:05:30 +020010356 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10357 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010358
Daniel Vetterc05422d2009-08-11 16:05:30 +020010359 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010360}
10361
Daniel Vetter66a92782012-07-12 20:08:18 +020010362static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010363{
Daniel Vetter66a92782012-07-12 20:08:18 +020010364 struct drm_device *dev = encoder->base.dev;
10365 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010366 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010367 int entry = 0;
10368
Daniel Vetter66a92782012-07-12 20:08:18 +020010369 list_for_each_entry(source_encoder,
10370 &dev->mode_config.encoder_list, base.head) {
10371
10372 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010373 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +020010374
10375 /* Intel hw has only one MUX where enocoders could be cloned. */
10376 if (encoder->cloneable && source_encoder->cloneable)
10377 index_mask |= (1 << entry);
10378
Jesse Barnes79e53942008-11-07 14:24:08 -080010379 entry++;
10380 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010010381
Jesse Barnes79e53942008-11-07 14:24:08 -080010382 return index_mask;
10383}
10384
Chris Wilson4d302442010-12-14 19:21:29 +000010385static bool has_edp_a(struct drm_device *dev)
10386{
10387 struct drm_i915_private *dev_priv = dev->dev_private;
10388
10389 if (!IS_MOBILE(dev))
10390 return false;
10391
10392 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10393 return false;
10394
10395 if (IS_GEN5(dev) &&
10396 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
10397 return false;
10398
10399 return true;
10400}
10401
Damien Lespiauba0fbca2014-01-08 14:18:23 +000010402const char *intel_output_name(int output)
10403{
10404 static const char *names[] = {
10405 [INTEL_OUTPUT_UNUSED] = "Unused",
10406 [INTEL_OUTPUT_ANALOG] = "Analog",
10407 [INTEL_OUTPUT_DVO] = "DVO",
10408 [INTEL_OUTPUT_SDVO] = "SDVO",
10409 [INTEL_OUTPUT_LVDS] = "LVDS",
10410 [INTEL_OUTPUT_TVOUT] = "TV",
10411 [INTEL_OUTPUT_HDMI] = "HDMI",
10412 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10413 [INTEL_OUTPUT_EDP] = "eDP",
10414 [INTEL_OUTPUT_DSI] = "DSI",
10415 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10416 };
10417
10418 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10419 return "Invalid";
10420
10421 return names[output];
10422}
10423
Jesse Barnes79e53942008-11-07 14:24:08 -080010424static void intel_setup_outputs(struct drm_device *dev)
10425{
Eric Anholt725e30a2009-01-22 13:01:02 -080010426 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010427 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010428 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010429
Daniel Vetterc9093352013-06-06 22:22:47 +020010430 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010431
Paulo Zanonic40c0f52013-04-12 18:16:53 -030010432 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020010433 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010434
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010435 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030010436 int found;
10437
10438 /* Haswell uses DDI functions to detect digital outputs */
10439 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10440 /* DDI A only supports eDP */
10441 if (found)
10442 intel_ddi_init(dev, PORT_A);
10443
10444 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10445 * register */
10446 found = I915_READ(SFUSE_STRAP);
10447
10448 if (found & SFUSE_STRAP_DDIB_DETECTED)
10449 intel_ddi_init(dev, PORT_B);
10450 if (found & SFUSE_STRAP_DDIC_DETECTED)
10451 intel_ddi_init(dev, PORT_C);
10452 if (found & SFUSE_STRAP_DDID_DETECTED)
10453 intel_ddi_init(dev, PORT_D);
10454 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010455 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010456 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020010457
10458 if (has_edp_a(dev))
10459 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010460
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010461 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080010462 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010010463 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010464 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010465 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010466 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010467 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010468 }
10469
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010470 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010471 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010472
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010473 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010474 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010475
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010476 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010477 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010478
Daniel Vetter270b3042012-10-27 15:52:05 +020010479 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010480 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070010481 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030010482 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10483 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10484 PORT_B);
10485 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10486 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10487 }
10488
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010489 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10490 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10491 PORT_C);
10492 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010493 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010494 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053010495
Jani Nikula3cfca972013-08-27 15:12:26 +030010496 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080010497 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010498 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080010499
Paulo Zanonie2debe92013-02-18 19:00:27 -030010500 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010501 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010502 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010503 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10504 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010505 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010506 }
Ma Ling27185ae2009-08-24 13:50:23 +080010507
Imre Deake7281ea2013-05-08 13:14:08 +030010508 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010509 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080010510 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010511
10512 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010513
Paulo Zanonie2debe92013-02-18 19:00:27 -030010514 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010515 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010516 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010517 }
Ma Ling27185ae2009-08-24 13:50:23 +080010518
Paulo Zanonie2debe92013-02-18 19:00:27 -030010519 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010520
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010521 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10522 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010523 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010524 }
Imre Deake7281ea2013-05-08 13:14:08 +030010525 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010526 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080010527 }
Ma Ling27185ae2009-08-24 13:50:23 +080010528
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010529 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030010530 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010531 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070010532 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010533 intel_dvo_init(dev);
10534
Zhenyu Wang103a1962009-11-27 11:44:36 +080010535 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010536 intel_tv_init(dev);
10537
Chris Wilson4ef69c72010-09-09 15:14:28 +010010538 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10539 encoder->base.possible_crtcs = encoder->crtc_mask;
10540 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020010541 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080010542 }
Chris Wilson47356eb2011-01-11 17:06:04 +000010543
Paulo Zanonidde86e22012-12-01 12:04:25 -020010544 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020010545
10546 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010547}
10548
Chris Wilsonddfe1562013-08-06 17:43:07 +010010549void intel_framebuffer_fini(struct intel_framebuffer *fb)
10550{
10551 drm_framebuffer_cleanup(&fb->base);
Daniel Vetter80075d42013-10-09 21:23:52 +020010552 WARN_ON(!fb->obj->framebuffer_references--);
Chris Wilsonddfe1562013-08-06 17:43:07 +010010553 drm_gem_object_unreference_unlocked(&fb->obj->base);
10554}
10555
Jesse Barnes79e53942008-11-07 14:24:08 -080010556static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10557{
10558 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080010559
Chris Wilsonddfe1562013-08-06 17:43:07 +010010560 intel_framebuffer_fini(intel_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080010561 kfree(intel_fb);
10562}
10563
10564static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000010565 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080010566 unsigned int *handle)
10567{
10568 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000010569 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010570
Chris Wilson05394f32010-11-08 19:18:58 +000010571 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080010572}
10573
10574static const struct drm_framebuffer_funcs intel_fb_funcs = {
10575 .destroy = intel_user_framebuffer_destroy,
10576 .create_handle = intel_user_framebuffer_create_handle,
10577};
10578
Dave Airlie38651672010-03-30 05:34:13 +000010579int intel_framebuffer_init(struct drm_device *dev,
10580 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010581 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +000010582 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080010583{
Daniel Vetter53155c02013-10-09 21:55:33 +020010584 int aligned_height, tile_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010585 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080010586 int ret;
10587
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010588 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10589
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010590 if (obj->tiling_mode == I915_TILING_Y) {
10591 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010010592 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010593 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010594
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010595 if (mode_cmd->pitches[0] & 63) {
10596 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10597 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010010598 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010599 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010600
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010601 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10602 pitch_limit = 32*1024;
10603 } else if (INTEL_INFO(dev)->gen >= 4) {
10604 if (obj->tiling_mode)
10605 pitch_limit = 16*1024;
10606 else
10607 pitch_limit = 32*1024;
10608 } else if (INTEL_INFO(dev)->gen >= 3) {
10609 if (obj->tiling_mode)
10610 pitch_limit = 8*1024;
10611 else
10612 pitch_limit = 16*1024;
10613 } else
10614 /* XXX DSPC is limited to 4k tiled */
10615 pitch_limit = 8*1024;
10616
10617 if (mode_cmd->pitches[0] > pitch_limit) {
10618 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10619 obj->tiling_mode ? "tiled" : "linear",
10620 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010621 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010622 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010623
10624 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010625 mode_cmd->pitches[0] != obj->stride) {
10626 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10627 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010628 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010629 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010630
Ville Syrjälä57779d02012-10-31 17:50:14 +020010631 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010632 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020010633 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010634 case DRM_FORMAT_RGB565:
10635 case DRM_FORMAT_XRGB8888:
10636 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010637 break;
10638 case DRM_FORMAT_XRGB1555:
10639 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010640 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010641 DRM_DEBUG("unsupported pixel format: %s\n",
10642 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010643 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010644 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020010645 break;
10646 case DRM_FORMAT_XBGR8888:
10647 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010648 case DRM_FORMAT_XRGB2101010:
10649 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010650 case DRM_FORMAT_XBGR2101010:
10651 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010652 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010653 DRM_DEBUG("unsupported pixel format: %s\n",
10654 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010655 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010656 }
Jesse Barnesb5626742011-06-24 12:19:27 -070010657 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020010658 case DRM_FORMAT_YUYV:
10659 case DRM_FORMAT_UYVY:
10660 case DRM_FORMAT_YVYU:
10661 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010662 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010663 DRM_DEBUG("unsupported pixel format: %s\n",
10664 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010665 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010666 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010667 break;
10668 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010669 DRM_DEBUG("unsupported pixel format: %s\n",
10670 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010010671 return -EINVAL;
10672 }
10673
Ville Syrjälä90f9a332012-10-31 17:50:19 +020010674 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10675 if (mode_cmd->offsets[0] != 0)
10676 return -EINVAL;
10677
Daniel Vetter53155c02013-10-09 21:55:33 +020010678 tile_height = IS_GEN2(dev) ? 16 : 8;
10679 aligned_height = ALIGN(mode_cmd->height,
10680 obj->tiling_mode ? tile_height : 1);
10681 /* FIXME drm helper for size checks (especially planar formats)? */
10682 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10683 return -EINVAL;
10684
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010685 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10686 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020010687 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010688
Jesse Barnes79e53942008-11-07 14:24:08 -080010689 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10690 if (ret) {
10691 DRM_ERROR("framebuffer init failed %d\n", ret);
10692 return ret;
10693 }
10694
Jesse Barnes79e53942008-11-07 14:24:08 -080010695 return 0;
10696}
10697
Jesse Barnes79e53942008-11-07 14:24:08 -080010698static struct drm_framebuffer *
10699intel_user_framebuffer_create(struct drm_device *dev,
10700 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010701 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080010702{
Chris Wilson05394f32010-11-08 19:18:58 +000010703 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010704
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010705 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10706 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000010707 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010010708 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080010709
Chris Wilsond2dff872011-04-19 08:36:26 +010010710 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080010711}
10712
Daniel Vetter4520f532013-10-09 09:18:51 +020010713#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020010714static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020010715{
10716}
10717#endif
10718
Jesse Barnes79e53942008-11-07 14:24:08 -080010719static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010720 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020010721 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080010722};
10723
Jesse Barnese70236a2009-09-21 10:42:27 -070010724/* Set up chip specific display functions */
10725static void intel_init_display(struct drm_device *dev)
10726{
10727 struct drm_i915_private *dev_priv = dev->dev_private;
10728
Daniel Vetteree9300b2013-06-03 22:40:22 +020010729 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10730 dev_priv->display.find_dpll = g4x_find_best_dpll;
10731 else if (IS_VALLEYVIEW(dev))
10732 dev_priv->display.find_dpll = vlv_find_best_dpll;
10733 else if (IS_PINEVIEW(dev))
10734 dev_priv->display.find_dpll = pnv_find_best_dpll;
10735 else
10736 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10737
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010738 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010739 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010740 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020010741 dev_priv->display.crtc_enable = haswell_crtc_enable;
10742 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010743 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010744 dev_priv->display.update_plane = ironlake_update_plane;
10745 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010746 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010747 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010748 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10749 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010750 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010751 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010752 } else if (IS_VALLEYVIEW(dev)) {
10753 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
10754 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10755 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10756 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10757 dev_priv->display.off = i9xx_crtc_off;
10758 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010759 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010760 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010761 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010762 dev_priv->display.crtc_enable = i9xx_crtc_enable;
10763 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010764 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010765 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010766 }
Jesse Barnese70236a2009-09-21 10:42:27 -070010767
Jesse Barnese70236a2009-09-21 10:42:27 -070010768 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070010769 if (IS_VALLEYVIEW(dev))
10770 dev_priv->display.get_display_clock_speed =
10771 valleyview_get_display_clock_speed;
10772 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070010773 dev_priv->display.get_display_clock_speed =
10774 i945_get_display_clock_speed;
10775 else if (IS_I915G(dev))
10776 dev_priv->display.get_display_clock_speed =
10777 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010778 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010779 dev_priv->display.get_display_clock_speed =
10780 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010781 else if (IS_PINEVIEW(dev))
10782 dev_priv->display.get_display_clock_speed =
10783 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070010784 else if (IS_I915GM(dev))
10785 dev_priv->display.get_display_clock_speed =
10786 i915gm_get_display_clock_speed;
10787 else if (IS_I865G(dev))
10788 dev_priv->display.get_display_clock_speed =
10789 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020010790 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010791 dev_priv->display.get_display_clock_speed =
10792 i855_get_display_clock_speed;
10793 else /* 852, 830 */
10794 dev_priv->display.get_display_clock_speed =
10795 i830_get_display_clock_speed;
10796
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080010797 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010010798 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010799 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010800 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080010801 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010802 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010803 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -070010804 } else if (IS_IVYBRIDGE(dev)) {
10805 /* FIXME: detect B0+ stepping and use auto training */
10806 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010807 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020010808 dev_priv->display.modeset_global_resources =
10809 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070010810 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030010811 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080010812 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020010813 dev_priv->display.modeset_global_resources =
10814 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020010815 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070010816 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080010817 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080010818 } else if (IS_VALLEYVIEW(dev)) {
10819 dev_priv->display.modeset_global_resources =
10820 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040010821 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070010822 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010823
10824 /* Default just returns -ENODEV to indicate unsupported */
10825 dev_priv->display.queue_flip = intel_default_queue_flip;
10826
10827 switch (INTEL_INFO(dev)->gen) {
10828 case 2:
10829 dev_priv->display.queue_flip = intel_gen2_queue_flip;
10830 break;
10831
10832 case 3:
10833 dev_priv->display.queue_flip = intel_gen3_queue_flip;
10834 break;
10835
10836 case 4:
10837 case 5:
10838 dev_priv->display.queue_flip = intel_gen4_queue_flip;
10839 break;
10840
10841 case 6:
10842 dev_priv->display.queue_flip = intel_gen6_queue_flip;
10843 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010844 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070010845 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010846 dev_priv->display.queue_flip = intel_gen7_queue_flip;
10847 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010848 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020010849
10850 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070010851}
10852
Jesse Barnesb690e962010-07-19 13:53:12 -070010853/*
10854 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
10855 * resume, or other times. This quirk makes sure that's the case for
10856 * affected systems.
10857 */
Akshay Joshi0206e352011-08-16 15:34:10 -040010858static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070010859{
10860 struct drm_i915_private *dev_priv = dev->dev_private;
10861
10862 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010863 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010864}
10865
Keith Packard435793d2011-07-12 14:56:22 -070010866/*
10867 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
10868 */
10869static void quirk_ssc_force_disable(struct drm_device *dev)
10870{
10871 struct drm_i915_private *dev_priv = dev->dev_private;
10872 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010873 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070010874}
10875
Carsten Emde4dca20e2012-03-15 15:56:26 +010010876/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010010877 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
10878 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010010879 */
10880static void quirk_invert_brightness(struct drm_device *dev)
10881{
10882 struct drm_i915_private *dev_priv = dev->dev_private;
10883 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010884 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010885}
10886
10887struct intel_quirk {
10888 int device;
10889 int subsystem_vendor;
10890 int subsystem_device;
10891 void (*hook)(struct drm_device *dev);
10892};
10893
Egbert Eich5f85f172012-10-14 15:46:38 +020010894/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
10895struct intel_dmi_quirk {
10896 void (*hook)(struct drm_device *dev);
10897 const struct dmi_system_id (*dmi_id_list)[];
10898};
10899
10900static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
10901{
10902 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
10903 return 1;
10904}
10905
10906static const struct intel_dmi_quirk intel_dmi_quirks[] = {
10907 {
10908 .dmi_id_list = &(const struct dmi_system_id[]) {
10909 {
10910 .callback = intel_dmi_reverse_brightness,
10911 .ident = "NCR Corporation",
10912 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
10913 DMI_MATCH(DMI_PRODUCT_NAME, ""),
10914 },
10915 },
10916 { } /* terminating entry */
10917 },
10918 .hook = quirk_invert_brightness,
10919 },
10920};
10921
Ben Widawskyc43b5632012-04-16 14:07:40 -070010922static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070010923 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040010924 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070010925
Jesse Barnesb690e962010-07-19 13:53:12 -070010926 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
10927 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
10928
Jesse Barnesb690e962010-07-19 13:53:12 -070010929 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
10930 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
10931
Chris Wilsona4945f92013-10-08 11:16:59 +010010932 /* 830 needs to leave pipe A & dpll A up */
Daniel Vetterdcdaed62012-08-12 21:19:34 +020010933 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070010934
10935 /* Lenovo U160 cannot use SSC on LVDS */
10936 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020010937
10938 /* Sony Vaio Y cannot use SSC on LVDS */
10939 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010010940
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010010941 /* Acer Aspire 5734Z must invert backlight brightness */
10942 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
10943
10944 /* Acer/eMachines G725 */
10945 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
10946
10947 /* Acer/eMachines e725 */
10948 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
10949
10950 /* Acer/Packard Bell NCL20 */
10951 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
10952
10953 /* Acer Aspire 4736Z */
10954 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020010955
10956 /* Acer Aspire 5336 */
10957 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070010958};
10959
10960static void intel_init_quirks(struct drm_device *dev)
10961{
10962 struct pci_dev *d = dev->pdev;
10963 int i;
10964
10965 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
10966 struct intel_quirk *q = &intel_quirks[i];
10967
10968 if (d->device == q->device &&
10969 (d->subsystem_vendor == q->subsystem_vendor ||
10970 q->subsystem_vendor == PCI_ANY_ID) &&
10971 (d->subsystem_device == q->subsystem_device ||
10972 q->subsystem_device == PCI_ANY_ID))
10973 q->hook(dev);
10974 }
Egbert Eich5f85f172012-10-14 15:46:38 +020010975 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
10976 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
10977 intel_dmi_quirks[i].hook(dev);
10978 }
Jesse Barnesb690e962010-07-19 13:53:12 -070010979}
10980
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010981/* Disable the VGA plane that we never use */
10982static void i915_disable_vga(struct drm_device *dev)
10983{
10984 struct drm_i915_private *dev_priv = dev->dev_private;
10985 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010986 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010987
10988 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070010989 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010990 sr1 = inb(VGA_SR_DATA);
10991 outb(sr1 | 1<<5, VGA_SR_DATA);
10992 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10993 udelay(300);
10994
10995 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
10996 POSTING_READ(vga_reg);
10997}
10998
Daniel Vetterf8175862012-04-10 15:50:11 +020010999void intel_modeset_init_hw(struct drm_device *dev)
11000{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030011001 intel_prepare_ddi(dev);
11002
Daniel Vetterf8175862012-04-10 15:50:11 +020011003 intel_init_clock_gating(dev);
11004
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011005 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070011006
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020011007 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011008 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020011009 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +020011010}
11011
Imre Deak7d708ee2013-04-17 14:04:50 +030011012void intel_modeset_suspend_hw(struct drm_device *dev)
11013{
11014 intel_suspend_hw(dev);
11015}
11016
Jesse Barnes79e53942008-11-07 14:24:08 -080011017void intel_modeset_init(struct drm_device *dev)
11018{
Jesse Barnes652c3932009-08-17 13:31:43 -070011019 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011020 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011021
11022 drm_mode_config_init(dev);
11023
11024 dev->mode_config.min_width = 0;
11025 dev->mode_config.min_height = 0;
11026
Dave Airlie019d96c2011-09-29 16:20:42 +010011027 dev->mode_config.preferred_depth = 24;
11028 dev->mode_config.prefer_shadow = 1;
11029
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020011030 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080011031
Jesse Barnesb690e962010-07-19 13:53:12 -070011032 intel_init_quirks(dev);
11033
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030011034 intel_init_pm(dev);
11035
Ben Widawskye3c74752013-04-05 13:12:39 -070011036 if (INTEL_INFO(dev)->num_pipes == 0)
11037 return;
11038
Jesse Barnese70236a2009-09-21 10:42:27 -070011039 intel_init_display(dev);
11040
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011041 if (IS_GEN2(dev)) {
11042 dev->mode_config.max_width = 2048;
11043 dev->mode_config.max_height = 2048;
11044 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070011045 dev->mode_config.max_width = 4096;
11046 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080011047 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011048 dev->mode_config.max_width = 8192;
11049 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080011050 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -080011051 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011052
Zhao Yakui28c97732009-10-09 11:39:41 +080011053 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011054 INTEL_INFO(dev)->num_pipes,
11055 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080011056
Damien Lespiau08e2a7d2013-07-11 20:10:54 +010011057 for_each_pipe(i) {
Jesse Barnes79e53942008-11-07 14:24:08 -080011058 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011059 for (j = 0; j < dev_priv->num_plane; j++) {
11060 ret = intel_plane_init(dev, i, j);
11061 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030011062 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
11063 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011064 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011065 }
11066
Jesse Barnesf42bb702013-12-16 16:34:23 -080011067 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011068 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080011069
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011070 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011071 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011072
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011073 /* Just disable it once at startup */
11074 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011075 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000011076
11077 /* Just in case the BIOS is doing something questionable. */
11078 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010011079}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080011080
Daniel Vetter24929352012-07-02 20:28:59 +020011081static void
11082intel_connector_break_all_links(struct intel_connector *connector)
11083{
11084 connector->base.dpms = DRM_MODE_DPMS_OFF;
11085 connector->base.encoder = NULL;
11086 connector->encoder->connectors_active = false;
11087 connector->encoder->base.crtc = NULL;
11088}
11089
Daniel Vetter7fad7982012-07-04 17:51:47 +020011090static void intel_enable_pipe_a(struct drm_device *dev)
11091{
11092 struct intel_connector *connector;
11093 struct drm_connector *crt = NULL;
11094 struct intel_load_detect_pipe load_detect_temp;
11095
11096 /* We can't just switch on the pipe A, we need to set things up with a
11097 * proper mode and output configuration. As a gross hack, enable pipe A
11098 * by enabling the load detect pipe once. */
11099 list_for_each_entry(connector,
11100 &dev->mode_config.connector_list,
11101 base.head) {
11102 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11103 crt = &connector->base;
11104 break;
11105 }
11106 }
11107
11108 if (!crt)
11109 return;
11110
11111 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11112 intel_release_load_detect_pipe(crt, &load_detect_temp);
11113
11114
11115}
11116
Daniel Vetterfa555832012-10-10 23:14:00 +020011117static bool
11118intel_check_plane_mapping(struct intel_crtc *crtc)
11119{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011120 struct drm_device *dev = crtc->base.dev;
11121 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011122 u32 reg, val;
11123
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011124 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020011125 return true;
11126
11127 reg = DSPCNTR(!crtc->plane);
11128 val = I915_READ(reg);
11129
11130 if ((val & DISPLAY_PLANE_ENABLE) &&
11131 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11132 return false;
11133
11134 return true;
11135}
11136
Daniel Vetter24929352012-07-02 20:28:59 +020011137static void intel_sanitize_crtc(struct intel_crtc *crtc)
11138{
11139 struct drm_device *dev = crtc->base.dev;
11140 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011141 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020011142
Daniel Vetter24929352012-07-02 20:28:59 +020011143 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020011144 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020011145 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11146
11147 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020011148 * disable the crtc (and hence change the state) if it is wrong. Note
11149 * that gen4+ has a fixed plane -> pipe mapping. */
11150 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020011151 struct intel_connector *connector;
11152 bool plane;
11153
Daniel Vetter24929352012-07-02 20:28:59 +020011154 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11155 crtc->base.base.id);
11156
11157 /* Pipe has the wrong plane attached and the plane is active.
11158 * Temporarily change the plane mapping and disable everything
11159 * ... */
11160 plane = crtc->plane;
11161 crtc->plane = !plane;
11162 dev_priv->display.crtc_disable(&crtc->base);
11163 crtc->plane = plane;
11164
11165 /* ... and break all links. */
11166 list_for_each_entry(connector, &dev->mode_config.connector_list,
11167 base.head) {
11168 if (connector->encoder->base.crtc != &crtc->base)
11169 continue;
11170
11171 intel_connector_break_all_links(connector);
11172 }
11173
11174 WARN_ON(crtc->active);
11175 crtc->base.enabled = false;
11176 }
Daniel Vetter24929352012-07-02 20:28:59 +020011177
Daniel Vetter7fad7982012-07-04 17:51:47 +020011178 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11179 crtc->pipe == PIPE_A && !crtc->active) {
11180 /* BIOS forgot to enable pipe A, this mostly happens after
11181 * resume. Force-enable the pipe to fix this, the update_dpms
11182 * call below we restore the pipe to the right state, but leave
11183 * the required bits on. */
11184 intel_enable_pipe_a(dev);
11185 }
11186
Daniel Vetter24929352012-07-02 20:28:59 +020011187 /* Adjust the state of the output pipe according to whether we
11188 * have active connectors/encoders. */
11189 intel_crtc_update_dpms(&crtc->base);
11190
11191 if (crtc->active != crtc->base.enabled) {
11192 struct intel_encoder *encoder;
11193
11194 /* This can happen either due to bugs in the get_hw_state
11195 * functions or because the pipe is force-enabled due to the
11196 * pipe A quirk. */
11197 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11198 crtc->base.base.id,
11199 crtc->base.enabled ? "enabled" : "disabled",
11200 crtc->active ? "enabled" : "disabled");
11201
11202 crtc->base.enabled = crtc->active;
11203
11204 /* Because we only establish the connector -> encoder ->
11205 * crtc links if something is active, this means the
11206 * crtc is now deactivated. Break the links. connector
11207 * -> encoder links are only establish when things are
11208 * actually up, hence no need to break them. */
11209 WARN_ON(crtc->active);
11210
11211 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11212 WARN_ON(encoder->connectors_active);
11213 encoder->base.crtc = NULL;
11214 }
11215 }
11216}
11217
11218static void intel_sanitize_encoder(struct intel_encoder *encoder)
11219{
11220 struct intel_connector *connector;
11221 struct drm_device *dev = encoder->base.dev;
11222
11223 /* We need to check both for a crtc link (meaning that the
11224 * encoder is active and trying to read from a pipe) and the
11225 * pipe itself being active. */
11226 bool has_active_crtc = encoder->base.crtc &&
11227 to_intel_crtc(encoder->base.crtc)->active;
11228
11229 if (encoder->connectors_active && !has_active_crtc) {
11230 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11231 encoder->base.base.id,
11232 drm_get_encoder_name(&encoder->base));
11233
11234 /* Connector is active, but has no active pipe. This is
11235 * fallout from our resume register restoring. Disable
11236 * the encoder manually again. */
11237 if (encoder->base.crtc) {
11238 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11239 encoder->base.base.id,
11240 drm_get_encoder_name(&encoder->base));
11241 encoder->disable(encoder);
11242 }
11243
11244 /* Inconsistent output/port/pipe state happens presumably due to
11245 * a bug in one of the get_hw_state functions. Or someplace else
11246 * in our code, like the register restore mess on resume. Clamp
11247 * things to off as a safer default. */
11248 list_for_each_entry(connector,
11249 &dev->mode_config.connector_list,
11250 base.head) {
11251 if (connector->encoder != encoder)
11252 continue;
11253
11254 intel_connector_break_all_links(connector);
11255 }
11256 }
11257 /* Enabled encoders without active connectors will be fixed in
11258 * the crtc fixup. */
11259}
11260
Daniel Vetter44cec742013-01-25 17:53:21 +010011261void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011262{
11263 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011264 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011265
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011266 /* This function can be called both from intel_modeset_setup_hw_state or
11267 * at a very early point in our resume sequence, where the power well
11268 * structures are not yet restored. Since this function is at a very
11269 * paranoid "someone might have enabled VGA while we were not looking"
11270 * level, just check if the power well is enabled instead of trying to
11271 * follow the "don't touch the power well if we don't need it" policy
11272 * the rest of the driver uses. */
Jesse Barnesf9e711e2013-11-25 17:15:32 +020011273 if ((IS_HASWELL(dev) || IS_BROADWELL(dev)) &&
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -030011274 (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011275 return;
11276
Ville Syrjäläe1553fa2013-10-04 20:32:25 +030011277 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011278 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +020011279 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011280 }
11281}
11282
Daniel Vetter30e984d2013-06-05 13:34:17 +020011283static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020011284{
11285 struct drm_i915_private *dev_priv = dev->dev_private;
11286 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020011287 struct intel_crtc *crtc;
11288 struct intel_encoder *encoder;
11289 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020011290 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020011291
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011292 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11293 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010011294 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020011295
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011296 crtc->active = dev_priv->display.get_pipe_config(crtc,
11297 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011298
11299 crtc->base.enabled = crtc->active;
Ville Syrjälä4c445e02013-10-09 17:24:58 +030011300 crtc->primary_enabled = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020011301
11302 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11303 crtc->base.base.id,
11304 crtc->active ? "enabled" : "disabled");
11305 }
11306
Daniel Vetter53589012013-06-05 13:34:16 +020011307 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011308 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011309 intel_ddi_setup_hw_pll_state(dev);
11310
Daniel Vetter53589012013-06-05 13:34:16 +020011311 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11312 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11313
11314 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11315 pll->active = 0;
11316 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11317 base.head) {
11318 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11319 pll->active++;
11320 }
11321 pll->refcount = pll->active;
11322
Daniel Vetter35c95372013-07-17 06:55:04 +020011323 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11324 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020011325 }
11326
Daniel Vetter24929352012-07-02 20:28:59 +020011327 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11328 base.head) {
11329 pipe = 0;
11330
11331 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011332 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11333 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011334 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011335 } else {
11336 encoder->base.crtc = NULL;
11337 }
11338
11339 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011340 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020011341 encoder->base.base.id,
11342 drm_get_encoder_name(&encoder->base),
11343 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011344 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020011345 }
11346
11347 list_for_each_entry(connector, &dev->mode_config.connector_list,
11348 base.head) {
11349 if (connector->get_hw_state(connector)) {
11350 connector->base.dpms = DRM_MODE_DPMS_ON;
11351 connector->encoder->connectors_active = true;
11352 connector->base.encoder = &connector->encoder->base;
11353 } else {
11354 connector->base.dpms = DRM_MODE_DPMS_OFF;
11355 connector->base.encoder = NULL;
11356 }
11357 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11358 connector->base.base.id,
11359 drm_get_connector_name(&connector->base),
11360 connector->base.encoder ? "enabled" : "disabled");
11361 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020011362}
11363
11364/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11365 * and i915 state tracking structures. */
11366void intel_modeset_setup_hw_state(struct drm_device *dev,
11367 bool force_restore)
11368{
11369 struct drm_i915_private *dev_priv = dev->dev_private;
11370 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011371 struct intel_crtc *crtc;
11372 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020011373 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011374
11375 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011376
Jesse Barnesbabea612013-06-26 18:57:38 +030011377 /*
11378 * Now that we have the config, copy it to each CRTC struct
11379 * Note that this could go away if we move to using crtc_config
11380 * checking everywhere.
11381 */
11382 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11383 base.head) {
11384 if (crtc->active && i915_fastboot) {
11385 intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
11386
11387 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11388 crtc->base.base.id);
11389 drm_mode_debug_printmodeline(&crtc->base.mode);
11390 }
11391 }
11392
Daniel Vetter24929352012-07-02 20:28:59 +020011393 /* HW state is read out, now we need to sanitize this mess. */
11394 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11395 base.head) {
11396 intel_sanitize_encoder(encoder);
11397 }
11398
11399 for_each_pipe(pipe) {
11400 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11401 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011402 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020011403 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011404
Daniel Vetter35c95372013-07-17 06:55:04 +020011405 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11406 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11407
11408 if (!pll->on || pll->active)
11409 continue;
11410
11411 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11412
11413 pll->disable(dev_priv, pll);
11414 pll->on = false;
11415 }
11416
Ville Syrjälä96f90c52013-12-05 15:51:38 +020011417 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030011418 ilk_wm_get_hw_state(dev);
11419
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011420 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030011421 i915_redisable_vga(dev);
11422
Daniel Vetterf30da182013-04-11 20:22:50 +020011423 /*
11424 * We need to use raw interfaces for restoring state to avoid
11425 * checking (bogus) intermediate states.
11426 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011427 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070011428 struct drm_crtc *crtc =
11429 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020011430
11431 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
11432 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011433 }
11434 } else {
11435 intel_modeset_update_staged_output_state(dev);
11436 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011437
11438 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010011439}
11440
11441void intel_modeset_gem_init(struct drm_device *dev)
11442{
Chris Wilson1833b132012-05-09 11:56:28 +010011443 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020011444
11445 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011446
Ville Syrjälä7ad228b2014-01-07 16:15:36 +020011447 mutex_lock(&dev->mode_config.mutex);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011448 intel_modeset_setup_hw_state(dev, false);
Ville Syrjälä7ad228b2014-01-07 16:15:36 +020011449 mutex_unlock(&dev->mode_config.mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080011450}
11451
11452void intel_modeset_cleanup(struct drm_device *dev)
11453{
Jesse Barnes652c3932009-08-17 13:31:43 -070011454 struct drm_i915_private *dev_priv = dev->dev_private;
11455 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030011456 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070011457
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011458 /*
11459 * Interrupts and polling as the first thing to avoid creating havoc.
11460 * Too much stuff here (turning of rps, connectors, ...) would
11461 * experience fancy races otherwise.
11462 */
11463 drm_irq_uninstall(dev);
11464 cancel_work_sync(&dev_priv->hotplug_work);
11465 /*
11466 * Due to the hpd irq storm handling the hotplug work can re-arm the
11467 * poll handlers. Hence disable polling after hpd handling is shut down.
11468 */
Keith Packardf87ea762010-10-03 19:36:26 -070011469 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011470
Jesse Barnes652c3932009-08-17 13:31:43 -070011471 mutex_lock(&dev->struct_mutex);
11472
Jesse Barnes723bfd72010-10-07 16:01:13 -070011473 intel_unregister_dsm_handler();
11474
Jesse Barnes652c3932009-08-17 13:31:43 -070011475 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11476 /* Skip inactive CRTCs */
11477 if (!crtc->fb)
11478 continue;
11479
Daniel Vetter3dec0092010-08-20 21:40:52 +020011480 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070011481 }
11482
Chris Wilson973d04f2011-07-08 12:22:37 +010011483 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011484
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011485 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000011486
Daniel Vetter930ebb42012-06-29 23:32:16 +020011487 ironlake_teardown_rc6(dev);
11488
Kristian Høgsberg69341a52009-11-11 12:19:17 -050011489 mutex_unlock(&dev->struct_mutex);
11490
Chris Wilson1630fe72011-07-08 12:22:42 +010011491 /* flush any delayed tasks or pending work */
11492 flush_scheduled_work();
11493
Jani Nikuladb31af1d2013-11-08 16:48:53 +020011494 /* destroy the backlight and sysfs files before encoders/connectors */
11495 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
11496 intel_panel_destroy_backlight(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -030011497 drm_sysfs_connector_remove(connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020011498 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030011499
Jesse Barnes79e53942008-11-07 14:24:08 -080011500 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010011501
11502 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011503}
11504
Dave Airlie28d52042009-09-21 14:33:58 +100011505/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080011506 * Return which encoder is currently attached for connector.
11507 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010011508struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080011509{
Chris Wilsondf0e9242010-09-09 16:20:55 +010011510 return &intel_attached_encoder(connector)->base;
11511}
Jesse Barnes79e53942008-11-07 14:24:08 -080011512
Chris Wilsondf0e9242010-09-09 16:20:55 +010011513void intel_connector_attach_encoder(struct intel_connector *connector,
11514 struct intel_encoder *encoder)
11515{
11516 connector->encoder = encoder;
11517 drm_mode_connector_attach_encoder(&connector->base,
11518 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080011519}
Dave Airlie28d52042009-09-21 14:33:58 +100011520
11521/*
11522 * set vga decode state - true == enable VGA decode
11523 */
11524int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11525{
11526 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000011527 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100011528 u16 gmch_ctrl;
11529
Chris Wilsona885b3c2013-12-17 14:34:50 +000011530 pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl);
Dave Airlie28d52042009-09-21 14:33:58 +100011531 if (state)
11532 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11533 else
11534 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilsona885b3c2013-12-17 14:34:50 +000011535 pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl);
Dave Airlie28d52042009-09-21 14:33:58 +100011536 return 0;
11537}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011538
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011539struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011540
11541 u32 power_well_driver;
11542
Chris Wilson63b66e52013-08-08 15:12:06 +020011543 int num_transcoders;
11544
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011545 struct intel_cursor_error_state {
11546 u32 control;
11547 u32 position;
11548 u32 base;
11549 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010011550 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011551
11552 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011553 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011554 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010011555 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011556
11557 struct intel_plane_error_state {
11558 u32 control;
11559 u32 stride;
11560 u32 size;
11561 u32 pos;
11562 u32 addr;
11563 u32 surface;
11564 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010011565 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020011566
11567 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011568 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020011569 enum transcoder cpu_transcoder;
11570
11571 u32 conf;
11572
11573 u32 htotal;
11574 u32 hblank;
11575 u32 hsync;
11576 u32 vtotal;
11577 u32 vblank;
11578 u32 vsync;
11579 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011580};
11581
11582struct intel_display_error_state *
11583intel_display_capture_error_state(struct drm_device *dev)
11584{
Akshay Joshi0206e352011-08-16 15:34:10 -040011585 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011586 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020011587 int transcoders[] = {
11588 TRANSCODER_A,
11589 TRANSCODER_B,
11590 TRANSCODER_C,
11591 TRANSCODER_EDP,
11592 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011593 int i;
11594
Chris Wilson63b66e52013-08-08 15:12:06 +020011595 if (INTEL_INFO(dev)->num_pipes == 0)
11596 return NULL;
11597
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011598 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011599 if (error == NULL)
11600 return NULL;
11601
Imre Deak190be112013-11-25 17:15:31 +020011602 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011603 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11604
Damien Lespiau52331302012-08-15 19:23:25 +010011605 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020011606 error->pipe[i].power_domain_on =
11607 intel_display_power_enabled_sw(dev, POWER_DOMAIN_PIPE(i));
11608 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011609 continue;
11610
Paulo Zanonia18c4c32013-03-06 20:03:12 -030011611 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11612 error->cursor[i].control = I915_READ(CURCNTR(i));
11613 error->cursor[i].position = I915_READ(CURPOS(i));
11614 error->cursor[i].base = I915_READ(CURBASE(i));
11615 } else {
11616 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11617 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11618 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11619 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011620
11621 error->plane[i].control = I915_READ(DSPCNTR(i));
11622 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011623 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030011624 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011625 error->plane[i].pos = I915_READ(DSPPOS(i));
11626 }
Paulo Zanonica291362013-03-06 20:03:14 -030011627 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11628 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011629 if (INTEL_INFO(dev)->gen >= 4) {
11630 error->plane[i].surface = I915_READ(DSPSURF(i));
11631 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11632 }
11633
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011634 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020011635 }
11636
11637 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11638 if (HAS_DDI(dev_priv->dev))
11639 error->num_transcoders++; /* Account for eDP. */
11640
11641 for (i = 0; i < error->num_transcoders; i++) {
11642 enum transcoder cpu_transcoder = transcoders[i];
11643
Imre Deakddf9c532013-11-27 22:02:02 +020011644 error->transcoder[i].power_domain_on =
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020011645 intel_display_power_enabled_sw(dev,
11646 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020011647 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011648 continue;
11649
Chris Wilson63b66e52013-08-08 15:12:06 +020011650 error->transcoder[i].cpu_transcoder = cpu_transcoder;
11651
11652 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
11653 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
11654 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
11655 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
11656 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
11657 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
11658 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011659 }
11660
11661 return error;
11662}
11663
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011664#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
11665
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011666void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011667intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011668 struct drm_device *dev,
11669 struct intel_display_error_state *error)
11670{
11671 int i;
11672
Chris Wilson63b66e52013-08-08 15:12:06 +020011673 if (!error)
11674 return;
11675
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011676 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020011677 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011678 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011679 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010011680 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011681 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020011682 err_printf(m, " Power: %s\n",
11683 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011684 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011685
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011686 err_printf(m, "Plane [%d]:\n", i);
11687 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
11688 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011689 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011690 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
11691 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011692 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030011693 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011694 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011695 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011696 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
11697 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011698 }
11699
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011700 err_printf(m, "Cursor [%d]:\n", i);
11701 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
11702 err_printf(m, " POS: %08x\n", error->cursor[i].position);
11703 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011704 }
Chris Wilson63b66e52013-08-08 15:12:06 +020011705
11706 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010011707 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020011708 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020011709 err_printf(m, " Power: %s\n",
11710 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020011711 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
11712 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
11713 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
11714 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
11715 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
11716 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
11717 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
11718 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011719}