blob: df603a817a98fae3a553786e7e479522ccc54ee7 [file] [log] [blame]
Greg Kroah-Hartman5fd54ac2017-11-03 11:28:30 +01001// SPDX-License-Identifier: GPL-2.0
Felipe Balbibfad65e2017-04-19 14:59:27 +03002/*
Felipe Balbi72246da2011-08-19 18:10:58 +03003 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
4 *
Alexander A. Klimov10623b82020-07-11 15:58:04 +02005 * Copyright (C) 2010-2011 Texas Instruments Incorporated - https://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03006 *
7 * Authors: Felipe Balbi <balbi@ti.com>,
8 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
Felipe Balbi72246da2011-08-19 18:10:58 +03009 */
10
11#include <linux/kernel.h>
12#include <linux/delay.h>
13#include <linux/slab.h>
14#include <linux/spinlock.h>
15#include <linux/platform_device.h>
16#include <linux/pm_runtime.h>
17#include <linux/interrupt.h>
18#include <linux/io.h>
19#include <linux/list.h>
20#include <linux/dma-mapping.h>
21
22#include <linux/usb/ch9.h>
23#include <linux/usb/gadget.h>
24
Felipe Balbi80977dc2014-08-19 16:37:22 -050025#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030026#include "core.h"
27#include "gadget.h"
28#include "io.h"
29
Felipe Balbid5370102018-08-14 10:42:43 +030030#define DWC3_ALIGN_FRAME(d, n) (((d)->frame_number + ((d)->interval * (n))) \
Felipe Balbif62afb42018-04-11 10:34:34 +030031 & ~((d)->interval - 1))
32
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020033/**
Felipe Balbibfad65e2017-04-19 14:59:27 +030034 * dwc3_gadget_set_test_mode - enables usb2 test modes
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020035 * @dwc: pointer to our context structure
36 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
37 *
Felipe Balbibfad65e2017-04-19 14:59:27 +030038 * Caller should take care of locking. This function will return 0 on
39 * success or -EINVAL if wrong Test Selector is passed.
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020040 */
41int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
42{
43 u32 reg;
44
45 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
46 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
47
48 switch (mode) {
Greg Kroah-Hartman62fb45d2020-06-18 16:42:06 +020049 case USB_TEST_J:
50 case USB_TEST_K:
51 case USB_TEST_SE0_NAK:
52 case USB_TEST_PACKET:
53 case USB_TEST_FORCE_ENABLE:
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020054 reg |= mode << 1;
55 break;
56 default:
57 return -EINVAL;
58 }
59
Thinh Nguyen5b738212019-10-23 19:15:43 -070060 dwc3_gadget_dctl_write_safe(dwc, reg);
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020061
62 return 0;
63}
64
Felipe Balbi8598bde2012-01-02 18:55:57 +020065/**
Felipe Balbibfad65e2017-04-19 14:59:27 +030066 * dwc3_gadget_get_link_state - gets current state of usb link
Paul Zimmerman911f1f82012-04-27 13:35:15 +030067 * @dwc: pointer to our context structure
68 *
69 * Caller should take care of locking. This function will
70 * return the link state on success (>= 0) or -ETIMEDOUT.
71 */
72int dwc3_gadget_get_link_state(struct dwc3 *dwc)
73{
74 u32 reg;
75
76 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
77
78 return DWC3_DSTS_USBLNKST(reg);
79}
80
81/**
Felipe Balbibfad65e2017-04-19 14:59:27 +030082 * dwc3_gadget_set_link_state - sets usb link to a particular state
Felipe Balbi8598bde2012-01-02 18:55:57 +020083 * @dwc: pointer to our context structure
84 * @state: the state to put link into
85 *
86 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080087 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 */
89int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
90{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080091 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020092 u32 reg;
93
Paul Zimmerman802fde92012-04-27 13:10:52 +030094 /*
95 * Wait until device controller is ready. Only applies to 1.94a and
96 * later RTL.
97 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -070098 if (!DWC3_VER_IS_PRIOR(DWC3, 194A)) {
Paul Zimmerman802fde92012-04-27 13:10:52 +030099 while (--retries) {
100 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
101 if (reg & DWC3_DSTS_DCNRD)
102 udelay(5);
103 else
104 break;
105 }
106
107 if (retries <= 0)
108 return -ETIMEDOUT;
109 }
110
Felipe Balbi8598bde2012-01-02 18:55:57 +0200111 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
112 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
113
Thinh Nguyen2e708fa2019-10-23 19:15:55 -0700114 /* set no action before sending new link state change */
115 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
116
Felipe Balbi8598bde2012-01-02 18:55:57 +0200117 /* set requested state */
118 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
119 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
120
Paul Zimmerman802fde92012-04-27 13:10:52 +0300121 /*
122 * The following code is racy when called from dwc3_gadget_wakeup,
123 * and is not needed, at least on newer versions
124 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -0700125 if (!DWC3_VER_IS_PRIOR(DWC3, 194A))
Paul Zimmerman802fde92012-04-27 13:10:52 +0300126 return 0;
127
Felipe Balbi8598bde2012-01-02 18:55:57 +0200128 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300129 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200130 while (--retries) {
131 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
132
Felipe Balbi8598bde2012-01-02 18:55:57 +0200133 if (DWC3_DSTS_USBLNKST(reg) == state)
134 return 0;
135
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800136 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200137 }
138
Felipe Balbi8598bde2012-01-02 18:55:57 +0200139 return -ETIMEDOUT;
140}
141
John Youndca01192016-05-19 17:26:05 -0700142/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300143 * dwc3_ep_inc_trb - increment a trb index.
144 * @index: Pointer to the TRB index to increment.
John Youndca01192016-05-19 17:26:05 -0700145 *
146 * The index should never point to the link TRB. After incrementing,
147 * if it is point to the link TRB, wrap around to the beginning. The
148 * link TRB is always at the last TRB entry.
149 */
150static void dwc3_ep_inc_trb(u8 *index)
151{
152 (*index)++;
153 if (*index == (DWC3_TRB_NUM - 1))
154 *index = 0;
155}
156
Felipe Balbibfad65e2017-04-19 14:59:27 +0300157/**
158 * dwc3_ep_inc_enq - increment endpoint's enqueue pointer
159 * @dep: The endpoint whose enqueue pointer we're incrementing
160 */
Felipe Balbief966b92016-04-05 13:09:51 +0300161static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200162{
John Youndca01192016-05-19 17:26:05 -0700163 dwc3_ep_inc_trb(&dep->trb_enqueue);
Felipe Balbief966b92016-04-05 13:09:51 +0300164}
Felipe Balbi457e84b2012-01-18 18:04:09 +0200165
Felipe Balbibfad65e2017-04-19 14:59:27 +0300166/**
167 * dwc3_ep_inc_deq - increment endpoint's dequeue pointer
168 * @dep: The endpoint whose enqueue pointer we're incrementing
169 */
Felipe Balbief966b92016-04-05 13:09:51 +0300170static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
171{
John Youndca01192016-05-19 17:26:05 -0700172 dwc3_ep_inc_trb(&dep->trb_dequeue);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200173}
174
Wei Yongjun69102512018-03-29 02:20:10 +0000175static void dwc3_gadget_del_and_unmap_request(struct dwc3_ep *dep,
Felipe Balbic91815b2018-03-26 13:14:47 +0300176 struct dwc3_request *req, int status)
177{
178 struct dwc3 *dwc = dep->dwc;
179
Felipe Balbic91815b2018-03-26 13:14:47 +0300180 list_del(&req->list);
181 req->remaining = 0;
Jack Phambd6742242019-01-10 12:39:55 -0800182 req->needs_extra_trb = false;
Felipe Balbic91815b2018-03-26 13:14:47 +0300183
184 if (req->request.status == -EINPROGRESS)
185 req->request.status = status;
186
187 if (req->trb)
188 usb_gadget_unmap_request_by_dev(dwc->sysdev,
189 &req->request, req->direction);
190
191 req->trb = NULL;
192 trace_dwc3_gadget_giveback(req);
193
194 if (dep->number > 1)
195 pm_runtime_put(dwc->dev);
196}
197
Felipe Balbibfad65e2017-04-19 14:59:27 +0300198/**
199 * dwc3_gadget_giveback - call struct usb_request's ->complete callback
200 * @dep: The endpoint to whom the request belongs to
201 * @req: The request we're giving back
202 * @status: completion code for the request
203 *
204 * Must be called with controller's lock held and interrupts disabled. This
205 * function will unmap @req and call its ->complete() callback to notify upper
206 * layers that it has completed.
207 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300208void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
209 int status)
210{
211 struct dwc3 *dwc = dep->dwc;
212
Felipe Balbic91815b2018-03-26 13:14:47 +0300213 dwc3_gadget_del_and_unmap_request(dep, req, status);
Felipe Balbia3af5e32019-01-11 12:57:09 +0200214 req->status = DWC3_REQUEST_STATUS_COMPLETED;
Felipe Balbi72246da2011-08-19 18:10:58 +0300215
216 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200217 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300218 spin_lock(&dwc->lock);
219}
220
Felipe Balbibfad65e2017-04-19 14:59:27 +0300221/**
222 * dwc3_send_gadget_generic_command - issue a generic command for the controller
223 * @dwc: pointer to the controller context
224 * @cmd: the command to be issued
225 * @param: command parameter
226 *
227 * Caller should take care of locking. Issue @cmd with a given @param to @dwc
228 * and wait for its completion.
229 */
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500230int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300231{
232 u32 timeout = 500;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300233 int status = 0;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300234 int ret = 0;
Felipe Balbib09bb642012-04-24 16:19:11 +0300235 u32 reg;
236
237 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
238 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
239
240 do {
241 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
242 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi71f7e702016-05-23 14:16:19 +0300243 status = DWC3_DGCMD_STATUS(reg);
244 if (status)
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300245 ret = -EINVAL;
246 break;
Felipe Balbib09bb642012-04-24 16:19:11 +0300247 }
Janusz Dziedzice3aee482016-11-09 11:01:33 +0100248 } while (--timeout);
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300249
250 if (!timeout) {
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300251 ret = -ETIMEDOUT;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300252 status = -ETIMEDOUT;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300253 }
254
Felipe Balbi71f7e702016-05-23 14:16:19 +0300255 trace_dwc3_gadget_generic_cmd(cmd, param, status);
256
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300257 return ret;
Felipe Balbib09bb642012-04-24 16:19:11 +0300258}
259
Felipe Balbic36d8e92016-04-04 12:46:33 +0300260static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
261
Felipe Balbibfad65e2017-04-19 14:59:27 +0300262/**
263 * dwc3_send_gadget_ep_cmd - issue an endpoint command
264 * @dep: the endpoint to which the command is going to be issued
265 * @cmd: the command to be issued
266 * @params: parameters to the command
267 *
268 * Caller should handle locking. This function will issue @cmd with given
269 * @params to @dep and wait for its completion.
270 */
Felipe Balbi2cd47182016-04-12 16:42:43 +0300271int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
272 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi72246da2011-08-19 18:10:58 +0300273{
Felipe Balbi8897a762016-09-22 10:56:08 +0300274 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Felipe Balbi2cd47182016-04-12 16:42:43 +0300275 struct dwc3 *dwc = dep->dwc;
Yu Chen1c0e69a2020-05-21 16:46:43 +0800276 u32 timeout = 5000;
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700277 u32 saved_config = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300278 u32 reg;
279
Felipe Balbi0933df12016-05-23 14:02:33 +0300280 int cmd_status = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300281 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300282
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300283 /*
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700284 * When operating in USB 2.0 speeds (HS/FS), if GUSB2PHYCFG.ENBLSLPM or
285 * GUSB2PHYCFG.SUSPHY is set, it must be cleared before issuing an
286 * endpoint command.
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300287 *
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700288 * Save and clear both GUSB2PHYCFG.ENBLSLPM and GUSB2PHYCFG.SUSPHY
289 * settings. Restore them after the command is completed.
290 *
291 * DWC_usb3 3.30a and DWC_usb31 1.90a programming guide section 3.2.2
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300292 */
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300293 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
294 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
295 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700296 saved_config |= DWC3_GUSB2PHYCFG_SUSPHY;
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300297 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300298 }
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700299
300 if (reg & DWC3_GUSB2PHYCFG_ENBLSLPM) {
301 saved_config |= DWC3_GUSB2PHYCFG_ENBLSLPM;
302 reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
303 }
304
305 if (saved_config)
306 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300307 }
308
Felipe Balbi59999142016-09-22 12:25:28 +0300309 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
Felipe Balbic36d8e92016-04-04 12:46:33 +0300310 int needs_wakeup;
311
312 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
313 dwc->link_state == DWC3_LINK_STATE_U2 ||
314 dwc->link_state == DWC3_LINK_STATE_U3);
315
316 if (unlikely(needs_wakeup)) {
317 ret = __dwc3_gadget_wakeup(dwc);
318 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
319 ret);
320 }
321 }
322
Felipe Balbi2eb88012016-04-12 16:53:39 +0300323 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
324 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
325 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300326
Felipe Balbi8897a762016-09-22 10:56:08 +0300327 /*
328 * Synopsys Databook 2.60a states in section 6.3.2.5.6 of that if we're
329 * not relying on XferNotReady, we can make use of a special "No
330 * Response Update Transfer" command where we should clear both CmdAct
331 * and CmdIOC bits.
332 *
333 * With this, we don't need to wait for command completion and can
334 * straight away issue further commands to the endpoint.
335 *
336 * NOTICE: We're making an assumption that control endpoints will never
337 * make use of Update Transfer command. This is a safe assumption
338 * because we can never have more than one request at a time with
339 * Control Endpoints. If anybody changes that assumption, this chunk
340 * needs to be updated accordingly.
341 */
342 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_UPDATETRANSFER &&
343 !usb_endpoint_xfer_isoc(desc))
344 cmd &= ~(DWC3_DEPCMD_CMDIOC | DWC3_DEPCMD_CMDACT);
345 else
346 cmd |= DWC3_DEPCMD_CMDACT;
347
348 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd);
Felipe Balbi72246da2011-08-19 18:10:58 +0300349 do {
Felipe Balbi2eb88012016-04-12 16:53:39 +0300350 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
Felipe Balbi72246da2011-08-19 18:10:58 +0300351 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi0933df12016-05-23 14:02:33 +0300352 cmd_status = DWC3_DEPCMD_STATUS(reg);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000353
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000354 switch (cmd_status) {
355 case 0:
356 ret = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300357 break;
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000358 case DEPEVT_TRANSFER_NO_RESOURCE:
Thinh Nguyenf7ac582e2020-03-29 16:13:16 -0700359 dev_WARN(dwc->dev, "No resource for %s\n",
360 dep->name);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000361 ret = -EINVAL;
362 break;
363 case DEPEVT_TRANSFER_BUS_EXPIRY:
364 /*
365 * SW issues START TRANSFER command to
366 * isochronous ep with future frame interval. If
367 * future interval time has already passed when
368 * core receives the command, it will respond
369 * with an error status of 'Bus Expiry'.
370 *
371 * Instead of always returning -EINVAL, let's
372 * give a hint to the gadget driver that this is
373 * the case by returning -EAGAIN.
374 */
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000375 ret = -EAGAIN;
376 break;
377 default:
378 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
379 }
380
Felipe Balbic0ca3242016-04-04 09:11:51 +0300381 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300382 }
Felipe Balbif6bb2252016-05-23 13:53:34 +0300383 } while (--timeout);
Felipe Balbi72246da2011-08-19 18:10:58 +0300384
Felipe Balbif6bb2252016-05-23 13:53:34 +0300385 if (timeout == 0) {
Felipe Balbif6bb2252016-05-23 13:53:34 +0300386 ret = -ETIMEDOUT;
Felipe Balbi0933df12016-05-23 14:02:33 +0300387 cmd_status = -ETIMEDOUT;
Felipe Balbif6bb2252016-05-23 13:53:34 +0300388 }
Felipe Balbic0ca3242016-04-04 09:11:51 +0300389
Felipe Balbi0933df12016-05-23 14:02:33 +0300390 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
391
Thinh Nguyen9bc33952020-03-29 16:13:04 -0700392 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
393 if (ret == 0)
394 dep->flags |= DWC3_EP_TRANSFER_STARTED;
395
396 if (ret != -ETIMEDOUT)
397 dwc3_gadget_ep_get_transfer_index(dep);
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +0300398 }
399
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700400 if (saved_config) {
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300401 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
Thinh Nguyen87dd9612018-09-11 12:42:05 -0700402 reg |= saved_config;
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300403 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
404 }
405
Felipe Balbic0ca3242016-04-04 09:11:51 +0300406 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300407}
408
John Youn50c763f2016-05-31 17:49:56 -0700409static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
410{
411 struct dwc3 *dwc = dep->dwc;
412 struct dwc3_gadget_ep_cmd_params params;
413 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
414
415 /*
416 * As of core revision 2.60a the recommended programming model
417 * is to set the ClearPendIN bit when issuing a Clear Stall EP
418 * command for IN endpoints. This is to prevent an issue where
419 * some (non-compliant) hosts may not send ACK TPs for pending
420 * IN transfers due to a mishandled error condition. Synopsys
421 * STAR 9000614252.
422 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -0700423 if (dep->direction &&
424 !DWC3_VER_IS_PRIOR(DWC3, 260A) &&
Lu Baolu5e6c88d2016-09-09 12:51:27 +0800425 (dwc->gadget.speed >= USB_SPEED_SUPER))
John Youn50c763f2016-05-31 17:49:56 -0700426 cmd |= DWC3_DEPCMD_CLEARPENDIN;
427
428 memset(&params, 0, sizeof(params));
429
Felipe Balbi2cd47182016-04-12 16:42:43 +0300430 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Youn50c763f2016-05-31 17:49:56 -0700431}
432
Felipe Balbi72246da2011-08-19 18:10:58 +0300433static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200434 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300435{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300436 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300437
438 return dep->trb_pool_dma + offset;
439}
440
441static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
442{
443 struct dwc3 *dwc = dep->dwc;
444
445 if (dep->trb_pool)
446 return 0;
447
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530448 dep->trb_pool = dma_alloc_coherent(dwc->sysdev,
Felipe Balbi72246da2011-08-19 18:10:58 +0300449 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
450 &dep->trb_pool_dma, GFP_KERNEL);
451 if (!dep->trb_pool) {
452 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
453 dep->name);
454 return -ENOMEM;
455 }
456
457 return 0;
458}
459
460static void dwc3_free_trb_pool(struct dwc3_ep *dep)
461{
462 struct dwc3 *dwc = dep->dwc;
463
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530464 dma_free_coherent(dwc->sysdev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
Felipe Balbi72246da2011-08-19 18:10:58 +0300465 dep->trb_pool, dep->trb_pool_dma);
466
467 dep->trb_pool = NULL;
468 dep->trb_pool_dma = 0;
469}
470
Felipe Balbi20d1d432018-04-09 12:49:02 +0300471static int dwc3_gadget_set_xfer_resource(struct dwc3_ep *dep)
472{
473 struct dwc3_gadget_ep_cmd_params params;
474
475 memset(&params, 0x00, sizeof(params));
476
477 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
478
479 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
480 &params);
481}
John Younc4509602016-02-16 20:10:53 -0800482
483/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300484 * dwc3_gadget_start_config - configure ep resources
John Younc4509602016-02-16 20:10:53 -0800485 * @dep: endpoint that is being enabled
486 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300487 * Issue a %DWC3_DEPCMD_DEPSTARTCFG command to @dep. After the command's
488 * completion, it will set Transfer Resource for all available endpoints.
John Younc4509602016-02-16 20:10:53 -0800489 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300490 * The assignment of transfer resources cannot perfectly follow the data book
491 * due to the fact that the controller driver does not have all knowledge of the
492 * configuration in advance. It is given this information piecemeal by the
493 * composite gadget framework after every SET_CONFIGURATION and
494 * SET_INTERFACE. Trying to follow the databook programming model in this
495 * scenario can cause errors. For two reasons:
John Younc4509602016-02-16 20:10:53 -0800496 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300497 * 1) The databook says to do %DWC3_DEPCMD_DEPSTARTCFG for every
498 * %USB_REQ_SET_CONFIGURATION and %USB_REQ_SET_INTERFACE (8.1.5). This is
499 * incorrect in the scenario of multiple interfaces.
500 *
501 * 2) The databook does not mention doing more %DWC3_DEPCMD_DEPXFERCFG for new
John Younc4509602016-02-16 20:10:53 -0800502 * endpoint on alt setting (8.1.6).
503 *
504 * The following simplified method is used instead:
505 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300506 * All hardware endpoints can be assigned a transfer resource and this setting
507 * will stay persistent until either a core reset or hibernation. So whenever we
508 * do a %DWC3_DEPCMD_DEPSTARTCFG(0) we can go ahead and do
509 * %DWC3_DEPCMD_DEPXFERCFG for every hardware endpoint as well. We are
John Younc4509602016-02-16 20:10:53 -0800510 * guaranteed that there are as many transfer resources as endpoints.
511 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300512 * This function is called for each endpoint when it is being enabled but is
513 * triggered only when called for EP0-out, which always happens first, and which
514 * should only happen in one of the above conditions.
John Younc4509602016-02-16 20:10:53 -0800515 */
Felipe Balbib07c2db2018-04-09 12:46:47 +0300516static int dwc3_gadget_start_config(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300517{
518 struct dwc3_gadget_ep_cmd_params params;
Felipe Balbib07c2db2018-04-09 12:46:47 +0300519 struct dwc3 *dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300520 u32 cmd;
John Younc4509602016-02-16 20:10:53 -0800521 int i;
522 int ret;
523
524 if (dep->number)
525 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300526
527 memset(&params, 0x00, sizeof(params));
John Younc4509602016-02-16 20:10:53 -0800528 cmd = DWC3_DEPCMD_DEPSTARTCFG;
Felipe Balbib07c2db2018-04-09 12:46:47 +0300529 dwc = dep->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300530
Felipe Balbi2cd47182016-04-12 16:42:43 +0300531 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Younc4509602016-02-16 20:10:53 -0800532 if (ret)
533 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300534
John Younc4509602016-02-16 20:10:53 -0800535 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
536 struct dwc3_ep *dep = dwc->eps[i];
537
538 if (!dep)
539 continue;
540
Felipe Balbib07c2db2018-04-09 12:46:47 +0300541 ret = dwc3_gadget_set_xfer_resource(dep);
John Younc4509602016-02-16 20:10:53 -0800542 if (ret)
543 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300544 }
545
546 return 0;
547}
548
Felipe Balbib07c2db2018-04-09 12:46:47 +0300549static int dwc3_gadget_set_ep_config(struct dwc3_ep *dep, unsigned int action)
Felipe Balbi72246da2011-08-19 18:10:58 +0300550{
John Youn39ebb052016-11-09 16:36:28 -0800551 const struct usb_ss_ep_comp_descriptor *comp_desc;
552 const struct usb_endpoint_descriptor *desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300553 struct dwc3_gadget_ep_cmd_params params;
Felipe Balbib07c2db2018-04-09 12:46:47 +0300554 struct dwc3 *dwc = dep->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300555
John Youn39ebb052016-11-09 16:36:28 -0800556 comp_desc = dep->endpoint.comp_desc;
557 desc = dep->endpoint.desc;
558
Felipe Balbi72246da2011-08-19 18:10:58 +0300559 memset(&params, 0x00, sizeof(params));
560
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300561 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900562 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
563
564 /* Burst size is only needed in SuperSpeed mode */
John Younee5cd412016-02-05 17:08:45 -0800565 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
Felipe Balbi676e3492016-04-26 10:49:07 +0300566 u32 burst = dep->endpoint.maxburst;
Felipe Balbi676e3492016-04-26 10:49:07 +0300567 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
Chanho Parkd2e9a132012-08-31 16:54:07 +0900568 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300569
Felipe Balbia2d23f02018-04-09 12:40:48 +0300570 params.param0 |= action;
571 if (action == DWC3_DEPCFG_ACTION_RESTORE)
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600572 params.param2 |= dep->saved_state;
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600573
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300574 if (usb_endpoint_xfer_control(desc))
575 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
Felipe Balbi13fa2e62016-05-30 13:40:00 +0300576
577 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
578 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300579
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200580 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300581 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
Thinh Nguyen548f8b32020-05-05 19:46:45 -0700582 | DWC3_DEPCFG_XFER_COMPLETE_EN
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300583 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300584 dep->stream_capable = true;
585 }
586
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500587 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300588 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300589
590 /*
591 * We are doing 1:1 mapping for endpoints, meaning
592 * Physical Endpoints 2 maps to Logical Endpoint 2 and
593 * so on. We consider the direction bit as part of the physical
594 * endpoint number. So USB endpoint 0x81 is 0x03.
595 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300596 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300597
598 /*
599 * We must use the lower 16 TX FIFOs even though
600 * HW might have more
601 */
602 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300603 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300604
605 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300606 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300607 dep->interval = 1 << (desc->bInterval - 1);
608 }
609
Felipe Balbi2cd47182016-04-12 16:42:43 +0300610 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300611}
612
Thinh Nguyen140ca4c2020-05-05 19:47:09 -0700613static void dwc3_stop_active_transfer(struct dwc3_ep *dep, bool force,
614 bool interrupt);
615
Felipe Balbi72246da2011-08-19 18:10:58 +0300616/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300617 * __dwc3_gadget_ep_enable - initializes a hw endpoint
Felipe Balbi72246da2011-08-19 18:10:58 +0300618 * @dep: endpoint to be initialized
Felipe Balbia2d23f02018-04-09 12:40:48 +0300619 * @action: one of INIT, MODIFY or RESTORE
Felipe Balbi72246da2011-08-19 18:10:58 +0300620 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300621 * Caller should take care of locking. Execute all necessary commands to
622 * initialize a HW endpoint so it can be used by a gadget driver.
Felipe Balbi72246da2011-08-19 18:10:58 +0300623 */
Felipe Balbia2d23f02018-04-09 12:40:48 +0300624static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep, unsigned int action)
Felipe Balbi72246da2011-08-19 18:10:58 +0300625{
John Youn39ebb052016-11-09 16:36:28 -0800626 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300627 struct dwc3 *dwc = dep->dwc;
John Youn39ebb052016-11-09 16:36:28 -0800628
Felipe Balbi72246da2011-08-19 18:10:58 +0300629 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300630 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300631
632 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbib07c2db2018-04-09 12:46:47 +0300633 ret = dwc3_gadget_start_config(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300634 if (ret)
635 return ret;
636 }
637
Felipe Balbib07c2db2018-04-09 12:46:47 +0300638 ret = dwc3_gadget_set_ep_config(dep, action);
Felipe Balbi72246da2011-08-19 18:10:58 +0300639 if (ret)
640 return ret;
641
642 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200643 struct dwc3_trb *trb_st_hw;
644 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300645
Felipe Balbi72246da2011-08-19 18:10:58 +0300646 dep->type = usb_endpoint_type(desc);
647 dep->flags |= DWC3_EP_ENABLED;
648
649 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
650 reg |= DWC3_DALEPENA_EP(dep->number);
651 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
652
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300653 if (usb_endpoint_xfer_control(desc))
Felipe Balbi2870e502016-11-03 13:53:29 +0200654 goto out;
Felipe Balbi72246da2011-08-19 18:10:58 +0300655
John Youn0d257442016-05-19 17:26:08 -0700656 /* Initialize the TRB ring */
657 dep->trb_dequeue = 0;
658 dep->trb_enqueue = 0;
659 memset(dep->trb_pool, 0,
660 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
661
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300662 /* Link TRB. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300663 trb_st_hw = &dep->trb_pool[0];
664
Felipe Balbif6bafc62012-02-06 11:04:53 +0200665 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbif6bafc62012-02-06 11:04:53 +0200666 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
667 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
668 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
669 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300670 }
671
Felipe Balbia97ea992016-09-29 16:28:56 +0300672 /*
673 * Issue StartTransfer here with no-op TRB so we can always rely on No
674 * Response Update Transfer command.
675 */
Thinh Nguyen140ca4c2020-05-05 19:47:09 -0700676 if (usb_endpoint_xfer_bulk(desc) ||
Felipe Balbi52fcc0b2018-03-26 13:19:43 +0300677 usb_endpoint_xfer_int(desc)) {
Felipe Balbia97ea992016-09-29 16:28:56 +0300678 struct dwc3_gadget_ep_cmd_params params;
679 struct dwc3_trb *trb;
680 dma_addr_t trb_dma;
681 u32 cmd;
682
683 memset(&params, 0, sizeof(params));
684 trb = &dep->trb_pool[0];
685 trb_dma = dwc3_trb_dma_offset(dep, trb);
686
687 params.param0 = upper_32_bits(trb_dma);
688 params.param1 = lower_32_bits(trb_dma);
689
690 cmd = DWC3_DEPCMD_STARTTRANSFER;
691
692 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
693 if (ret < 0)
694 return ret;
Thinh Nguyen140ca4c2020-05-05 19:47:09 -0700695
696 if (dep->stream_capable) {
697 /*
698 * For streams, at start, there maybe a race where the
699 * host primes the endpoint before the function driver
700 * queues a request to initiate a stream. In that case,
701 * the controller will not see the prime to generate the
702 * ERDY and start stream. To workaround this, issue a
703 * no-op TRB as normal, but end it immediately. As a
704 * result, when the function driver queues the request,
705 * the next START_TRANSFER command will cause the
706 * controller to generate an ERDY to initiate the
707 * stream.
708 */
709 dwc3_stop_active_transfer(dep, true, true);
710
711 /*
712 * All stream eps will reinitiate stream on NoStream
713 * rejection until we can determine that the host can
714 * prime after the first transfer.
715 */
716 dep->flags |= DWC3_EP_FORCE_RESTART_STREAM;
717 }
Felipe Balbia97ea992016-09-29 16:28:56 +0300718 }
719
Felipe Balbi2870e502016-11-03 13:53:29 +0200720out:
721 trace_dwc3_gadget_ep_enable(dep);
722
Felipe Balbi72246da2011-08-19 18:10:58 +0300723 return 0;
724}
725
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200726static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300727{
728 struct dwc3_request *req;
729
Felipe Balbic5353b22019-02-13 13:00:54 +0200730 dwc3_stop_active_transfer(dep, true, false);
Felipe Balbi69450c42016-05-30 13:37:02 +0300731
Felipe Balbi0e146022016-06-21 10:32:02 +0300732 /* - giveback all requests to gadget driver */
733 while (!list_empty(&dep->started_list)) {
734 req = next_request(&dep->started_list);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200735
Felipe Balbi0e146022016-06-21 10:32:02 +0300736 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbiea53b882012-02-17 12:10:04 +0200737 }
738
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200739 while (!list_empty(&dep->pending_list)) {
740 req = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300741
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200742 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300743 }
Felipe Balbid8eca642019-10-31 11:07:13 +0200744
745 while (!list_empty(&dep->cancelled_list)) {
746 req = next_request(&dep->cancelled_list);
747
748 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
749 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300750}
751
752/**
Felipe Balbibfad65e2017-04-19 14:59:27 +0300753 * __dwc3_gadget_ep_disable - disables a hw endpoint
Felipe Balbi72246da2011-08-19 18:10:58 +0300754 * @dep: the endpoint to disable
755 *
Felipe Balbibfad65e2017-04-19 14:59:27 +0300756 * This function undoes what __dwc3_gadget_ep_enable did and also removes
757 * requests which are currently being processed by the hardware and those which
758 * are not yet scheduled.
759 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200760 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300761 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300762static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
763{
764 struct dwc3 *dwc = dep->dwc;
765 u32 reg;
766
Felipe Balbi2870e502016-11-03 13:53:29 +0200767 trace_dwc3_gadget_ep_disable(dep);
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500768
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200769 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300770
Felipe Balbi687ef982014-04-16 10:30:33 -0500771 /* make sure HW endpoint isn't stalled */
772 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500773 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500774
Felipe Balbi72246da2011-08-19 18:10:58 +0300775 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
776 reg &= ~DWC3_DALEPENA_EP(dep->number);
777 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
778
Felipe Balbi879631a2011-09-30 10:58:47 +0300779 dep->stream_capable = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300780 dep->type = 0;
Felipe Balbi3aec9912019-01-21 13:08:44 +0200781 dep->flags = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300782
John Youn39ebb052016-11-09 16:36:28 -0800783 /* Clear out the ep descriptors for non-ep0 */
784 if (dep->number > 1) {
785 dep->endpoint.comp_desc = NULL;
786 dep->endpoint.desc = NULL;
787 }
788
Felipe Balbi72246da2011-08-19 18:10:58 +0300789 return 0;
790}
791
792/* -------------------------------------------------------------------------- */
793
794static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
795 const struct usb_endpoint_descriptor *desc)
796{
797 return -EINVAL;
798}
799
800static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
801{
802 return -EINVAL;
803}
804
805/* -------------------------------------------------------------------------- */
806
807static int dwc3_gadget_ep_enable(struct usb_ep *ep,
808 const struct usb_endpoint_descriptor *desc)
809{
810 struct dwc3_ep *dep;
811 struct dwc3 *dwc;
812 unsigned long flags;
813 int ret;
814
815 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
816 pr_debug("dwc3: invalid parameters\n");
817 return -EINVAL;
818 }
819
820 if (!desc->wMaxPacketSize) {
821 pr_debug("dwc3: missing wMaxPacketSize\n");
822 return -EINVAL;
823 }
824
825 dep = to_dwc3_ep(ep);
826 dwc = dep->dwc;
827
Felipe Balbi95ca9612015-12-10 13:08:20 -0600828 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
829 "%s is already enabled\n",
830 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300831 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300832
Felipe Balbi72246da2011-08-19 18:10:58 +0300833 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbia2d23f02018-04-09 12:40:48 +0300834 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
Felipe Balbi72246da2011-08-19 18:10:58 +0300835 spin_unlock_irqrestore(&dwc->lock, flags);
836
837 return ret;
838}
839
840static int dwc3_gadget_ep_disable(struct usb_ep *ep)
841{
842 struct dwc3_ep *dep;
843 struct dwc3 *dwc;
844 unsigned long flags;
845 int ret;
846
847 if (!ep) {
848 pr_debug("dwc3: invalid parameters\n");
849 return -EINVAL;
850 }
851
852 dep = to_dwc3_ep(ep);
853 dwc = dep->dwc;
854
Felipe Balbi95ca9612015-12-10 13:08:20 -0600855 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
856 "%s is already disabled\n",
857 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300858 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300859
Felipe Balbi72246da2011-08-19 18:10:58 +0300860 spin_lock_irqsave(&dwc->lock, flags);
861 ret = __dwc3_gadget_ep_disable(dep);
862 spin_unlock_irqrestore(&dwc->lock, flags);
863
864 return ret;
865}
866
867static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
Felipe Balbi0bd0f6d2018-03-26 16:09:00 +0300868 gfp_t gfp_flags)
Felipe Balbi72246da2011-08-19 18:10:58 +0300869{
870 struct dwc3_request *req;
871 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300872
873 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900874 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300875 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300876
Felipe Balbi31a2f5a2018-05-07 15:19:31 +0300877 req->direction = dep->direction;
Felipe Balbi72246da2011-08-19 18:10:58 +0300878 req->epnum = dep->number;
879 req->dep = dep;
Felipe Balbia3af5e32019-01-11 12:57:09 +0200880 req->status = DWC3_REQUEST_STATUS_UNKNOWN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300881
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500882 trace_dwc3_alloc_request(req);
883
Felipe Balbi72246da2011-08-19 18:10:58 +0300884 return &req->request;
885}
886
887static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
888 struct usb_request *request)
889{
890 struct dwc3_request *req = to_dwc3_request(request);
891
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500892 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300893 kfree(req);
894}
895
Felipe Balbi42626912018-04-09 13:01:43 +0300896/**
897 * dwc3_ep_prev_trb - returns the previous TRB in the ring
898 * @dep: The endpoint with the TRB ring
899 * @index: The index of the current TRB in the ring
900 *
901 * Returns the TRB prior to the one pointed to by the index. If the
902 * index is 0, we will wrap backwards, skip the link TRB, and return
903 * the one just before that.
904 */
905static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
906{
907 u8 tmp = index;
908
909 if (!tmp)
910 tmp = DWC3_TRB_NUM - 1;
911
912 return &dep->trb_pool[tmp - 1];
913}
914
915static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
916{
917 struct dwc3_trb *tmp;
918 u8 trbs_left;
919
920 /*
921 * If enqueue & dequeue are equal than it is either full or empty.
922 *
923 * One way to know for sure is if the TRB right before us has HWO bit
924 * set or not. If it has, then we're definitely full and can't fit any
925 * more transfers in our ring.
926 */
927 if (dep->trb_enqueue == dep->trb_dequeue) {
928 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
929 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
930 return 0;
931
932 return DWC3_TRB_NUM - 1;
933 }
934
935 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
936 trbs_left &= (DWC3_TRB_NUM - 1);
937
938 if (dep->trb_dequeue < dep->trb_enqueue)
939 trbs_left--;
940
941 return trbs_left;
942}
Felipe Balbi2c78c022016-08-12 13:13:10 +0300943
Felipe Balbie49d3cf2017-01-05 14:40:53 +0200944static void __dwc3_prepare_one_trb(struct dwc3_ep *dep, struct dwc3_trb *trb,
945 dma_addr_t dma, unsigned length, unsigned chain, unsigned node,
Thinh Nguyen3eaecd02020-05-05 19:46:51 -0700946 unsigned stream_id, unsigned short_not_ok,
947 unsigned no_interrupt, unsigned is_last)
Felipe Balbic71fc372011-11-22 11:37:34 +0200948{
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300949 struct dwc3 *dwc = dep->dwc;
950 struct usb_gadget *gadget = &dwc->gadget;
951 enum usb_device_speed speed = gadget->speed;
Felipe Balbic71fc372011-11-22 11:37:34 +0200952
Felipe Balbif6bafc62012-02-06 11:04:53 +0200953 trb->size = DWC3_TRB_SIZE_LENGTH(length);
954 trb->bpl = lower_32_bits(dma);
955 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200956
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200957 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200958 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200959 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200960 break;
961
962 case USB_ENDPOINT_XFER_ISOC:
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300963 if (!node) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530964 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300965
Manu Gautam40d829f2017-07-19 17:07:10 +0530966 /*
967 * USB Specification 2.0 Section 5.9.2 states that: "If
968 * there is only a single transaction in the microframe,
969 * only a DATA0 data packet PID is used. If there are
970 * two transactions per microframe, DATA1 is used for
971 * the first transaction data packet and DATA0 is used
972 * for the second transaction data packet. If there are
973 * three transactions per microframe, DATA2 is used for
974 * the first transaction data packet, DATA1 is used for
975 * the second, and DATA0 is used for the third."
976 *
977 * IOW, we should satisfy the following cases:
978 *
979 * 1) length <= maxpacket
980 * - DATA0
981 *
982 * 2) maxpacket < length <= (2 * maxpacket)
983 * - DATA1, DATA0
984 *
985 * 3) (2 * maxpacket) < length <= (3 * maxpacket)
986 * - DATA2, DATA1, DATA0
987 */
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300988 if (speed == USB_SPEED_HIGH) {
989 struct usb_ep *ep = &dep->endpoint;
Manu Gautamec5bb872017-12-06 12:49:04 +0530990 unsigned int mult = 2;
Manu Gautam40d829f2017-07-19 17:07:10 +0530991 unsigned int maxp = usb_endpoint_maxp(ep->desc);
992
993 if (length <= (2 * maxp))
994 mult--;
995
996 if (length <= maxp)
997 mult--;
998
999 trb->size |= DWC3_TRB_SIZE_PCM1(mult);
Felipe Balbi6b9018d2016-09-22 11:01:01 +03001000 }
1001 } else {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301002 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbi6b9018d2016-09-22 11:01:01 +03001003 }
Felipe Balbica4d44e2016-03-10 13:53:27 +02001004
1005 /* always enable Interrupt on Missed ISOC */
1006 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
Felipe Balbic71fc372011-11-22 11:37:34 +02001007 break;
1008
1009 case USB_ENDPOINT_XFER_BULK:
1010 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +02001011 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +02001012 break;
1013 default:
1014 /*
1015 * This is only possible with faulty memory because we
1016 * checked it already :)
1017 */
Felipe Balbi0a695d42016-10-07 11:20:01 +03001018 dev_WARN(dwc->dev, "Unknown endpoint type %d\n",
1019 usb_endpoint_type(dep->endpoint.desc));
Felipe Balbic71fc372011-11-22 11:37:34 +02001020 }
1021
Tejas Joglekar244add82018-12-10 16:08:13 +05301022 /*
1023 * Enable Continue on Short Packet
1024 * when endpoint is not a stream capable
1025 */
Felipe Balbic9508c82016-10-05 14:26:23 +03001026 if (usb_endpoint_dir_out(dep->endpoint.desc)) {
Tejas Joglekar244add82018-12-10 16:08:13 +05301027 if (!dep->stream_capable)
1028 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Felipe Balbif3af3652013-12-13 14:19:33 -06001029
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001030 if (short_not_ok)
Felipe Balbic9508c82016-10-05 14:26:23 +03001031 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
1032 }
1033
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001034 if ((!no_interrupt && !chain) ||
Anurag Kumar Vulishab7a4fbe2018-12-01 16:43:29 +05301035 (dwc3_calc_trbs_left(dep) == 1))
Felipe Balbic9508c82016-10-05 14:26:23 +03001036 trb->ctrl |= DWC3_TRB_CTRL_IOC;
Felipe Balbica4d44e2016-03-10 13:53:27 +02001037
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301038 if (chain)
1039 trb->ctrl |= DWC3_TRB_CTRL_CHN;
Thinh Nguyen3eaecd02020-05-05 19:46:51 -07001040 else if (dep->stream_capable && is_last)
1041 trb->ctrl |= DWC3_TRB_CTRL_LST;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301042
Ido Shayevitz16e78db2012-03-12 20:25:24 +02001043 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001044 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(stream_id);
Felipe Balbif6bafc62012-02-06 11:04:53 +02001045
1046 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001047
Anurag Kumar Vulishab7a4fbe2018-12-01 16:43:29 +05301048 dwc3_ep_inc_enq(dep);
1049
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001050 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +02001051}
1052
John Youn361572b2016-05-19 17:26:17 -07001053/**
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001054 * dwc3_prepare_one_trb - setup one TRB from one request
1055 * @dep: endpoint for which this request is prepared
1056 * @req: dwc3_request pointer
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001057 * @trb_length: buffer size of the TRB
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001058 * @chain: should this TRB be chained to the next?
1059 * @node: only for isochronous endpoints. First TRB needs different type.
1060 */
1061static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001062 struct dwc3_request *req, unsigned int trb_length,
1063 unsigned chain, unsigned node)
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001064{
1065 struct dwc3_trb *trb;
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301066 dma_addr_t dma;
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001067 unsigned stream_id = req->request.stream_id;
1068 unsigned short_not_ok = req->request.short_not_ok;
1069 unsigned no_interrupt = req->request.no_interrupt;
Thinh Nguyen3eaecd02020-05-05 19:46:51 -07001070 unsigned is_last = req->request.is_last;
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301071
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001072 if (req->request.num_sgs > 0)
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301073 dma = sg_dma_address(req->start_sg);
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001074 else
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301075 dma = req->request.dma;
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001076
1077 trb = &dep->trb_pool[dep->trb_enqueue];
1078
1079 if (!req->trb) {
1080 dwc3_gadget_move_started_request(req);
1081 req->trb = trb;
1082 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001083 }
1084
Felipe Balbi09fe1f82018-08-01 13:32:07 +03001085 req->num_trbs++;
1086
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001087 __dwc3_prepare_one_trb(dep, trb, dma, trb_length, chain, node,
Thinh Nguyen3eaecd02020-05-05 19:46:51 -07001088 stream_id, short_not_ok, no_interrupt, is_last);
Felipe Balbie49d3cf2017-01-05 14:40:53 +02001089}
1090
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001091static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001092 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001093{
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301094 struct scatterlist *sg = req->start_sg;
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001095 struct scatterlist *s;
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001096 int i;
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001097 unsigned int length = req->request.length;
Anurag Kumar Vulishac96e6722018-03-27 16:35:21 +05301098 unsigned int remaining = req->request.num_mapped_sgs
1099 - req->num_queued_sgs;
1100
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001101 /*
1102 * If we resume preparing the request, then get the remaining length of
1103 * the request and resume where we left off.
1104 */
1105 for_each_sg(req->request.sg, s, req->num_queued_sgs, i)
1106 length -= sg_dma_len(s);
1107
Anurag Kumar Vulishac96e6722018-03-27 16:35:21 +05301108 for_each_sg(sg, s, remaining, i) {
Felipe Balbic6267a52017-01-05 14:58:46 +02001109 unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
1110 unsigned int rem = length % maxp;
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001111 unsigned int trb_length;
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001112 unsigned chain = true;
1113
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001114 trb_length = min_t(unsigned int, length, sg_dma_len(s));
1115
1116 length -= trb_length;
1117
Pratham Pratapdad2aff2020-03-02 21:44:43 +00001118 /*
1119 * IOMMU driver is coalescing the list of sgs which shares a
1120 * page boundary into one and giving it to USB driver. With
1121 * this the number of sgs mapped is not equal to the number of
1122 * sgs passed. So mark the chain bit to false if it isthe last
1123 * mapped sg.
1124 */
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001125 if ((i == remaining - 1) || !length)
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001126 chain = false;
1127
Felipe Balbic6267a52017-01-05 14:58:46 +02001128 if (rem && usb_endpoint_dir_out(dep->endpoint.desc) && !chain) {
1129 struct dwc3 *dwc = dep->dwc;
1130 struct dwc3_trb *trb;
1131
Felipe Balbi1a22ec62018-08-01 13:15:05 +03001132 req->needs_extra_trb = true;
Felipe Balbic6267a52017-01-05 14:58:46 +02001133
1134 /* prepare normal TRB */
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001135 dwc3_prepare_one_trb(dep, req, trb_length, true, i);
Felipe Balbic6267a52017-01-05 14:58:46 +02001136
1137 /* Now prepare one extra TRB to align transfer size */
1138 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbi09fe1f82018-08-01 13:32:07 +03001139 req->num_trbs++;
Felipe Balbic6267a52017-01-05 14:58:46 +02001140 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr,
Felipe Balbi2fc6d4b2018-08-01 09:37:34 +03001141 maxp - rem, false, 1,
Felipe Balbic6267a52017-01-05 14:58:46 +02001142 req->request.stream_id,
1143 req->request.short_not_ok,
Thinh Nguyen3eaecd02020-05-05 19:46:51 -07001144 req->request.no_interrupt,
1145 req->request.is_last);
Felipe Balbic6267a52017-01-05 14:58:46 +02001146 } else {
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001147 dwc3_prepare_one_trb(dep, req, trb_length, chain, i);
Felipe Balbic6267a52017-01-05 14:58:46 +02001148 }
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001149
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301150 /*
1151 * There can be a situation where all sgs in sglist are not
1152 * queued because of insufficient trb number. To handle this
1153 * case, update start_sg to next sg to be queued, so that
1154 * we have free trbs we can continue queuing from where we
1155 * previously stopped
1156 */
1157 if (chain)
1158 req->start_sg = sg_next(s);
1159
Anurag Kumar Vulishac96e6722018-03-27 16:35:21 +05301160 req->num_queued_sgs++;
1161
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001162 /*
1163 * The number of pending SG entries may not correspond to the
1164 * number of mapped SG entries. If all the data are queued, then
1165 * don't include unused SG entries.
1166 */
1167 if (length == 0) {
1168 req->num_pending_sgs -= req->request.num_mapped_sgs - req->num_queued_sgs;
1169 break;
1170 }
1171
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001172 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001173 break;
1174 }
1175}
1176
1177static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001178 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001179{
Felipe Balbic6267a52017-01-05 14:58:46 +02001180 unsigned int length = req->request.length;
1181 unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
1182 unsigned int rem = length % maxp;
1183
Tejas Joglekar1e19cdc2019-01-22 13:26:51 +05301184 if ((!length || rem) && usb_endpoint_dir_out(dep->endpoint.desc)) {
Felipe Balbic6267a52017-01-05 14:58:46 +02001185 struct dwc3 *dwc = dep->dwc;
1186 struct dwc3_trb *trb;
1187
Felipe Balbi1a22ec62018-08-01 13:15:05 +03001188 req->needs_extra_trb = true;
Felipe Balbic6267a52017-01-05 14:58:46 +02001189
1190 /* prepare normal TRB */
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001191 dwc3_prepare_one_trb(dep, req, length, true, 0);
Felipe Balbic6267a52017-01-05 14:58:46 +02001192
1193 /* Now prepare one extra TRB to align transfer size */
1194 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbi09fe1f82018-08-01 13:32:07 +03001195 req->num_trbs++;
Felipe Balbic6267a52017-01-05 14:58:46 +02001196 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr, maxp - rem,
Felipe Balbi2fc6d4b2018-08-01 09:37:34 +03001197 false, 1, req->request.stream_id,
Felipe Balbic6267a52017-01-05 14:58:46 +02001198 req->request.short_not_ok,
Thinh Nguyen3eaecd02020-05-05 19:46:51 -07001199 req->request.no_interrupt,
1200 req->request.is_last);
Felipe Balbid6e5a542017-04-07 16:34:38 +03001201 } else if (req->request.zero && req->request.length &&
Thinh Nguyend2ee3ff2020-08-06 19:46:29 -07001202 !usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Thinh Nguyen4ea438d2018-07-27 18:52:41 -07001203 (IS_ALIGNED(req->request.length, maxp))) {
Felipe Balbid6e5a542017-04-07 16:34:38 +03001204 struct dwc3 *dwc = dep->dwc;
1205 struct dwc3_trb *trb;
1206
Felipe Balbi1a22ec62018-08-01 13:15:05 +03001207 req->needs_extra_trb = true;
Felipe Balbid6e5a542017-04-07 16:34:38 +03001208
1209 /* prepare normal TRB */
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001210 dwc3_prepare_one_trb(dep, req, length, true, 0);
Felipe Balbid6e5a542017-04-07 16:34:38 +03001211
Thinh Nguyend2ee3ff2020-08-06 19:46:29 -07001212 /* Prepare one extra TRB to handle ZLP */
Felipe Balbid6e5a542017-04-07 16:34:38 +03001213 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbi09fe1f82018-08-01 13:32:07 +03001214 req->num_trbs++;
Felipe Balbid6e5a542017-04-07 16:34:38 +03001215 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr, 0,
Thinh Nguyend2ee3ff2020-08-06 19:46:29 -07001216 !req->direction, 1, req->request.stream_id,
Felipe Balbid6e5a542017-04-07 16:34:38 +03001217 req->request.short_not_ok,
Thinh Nguyen3eaecd02020-05-05 19:46:51 -07001218 req->request.no_interrupt,
1219 req->request.is_last);
Thinh Nguyend2ee3ff2020-08-06 19:46:29 -07001220
1221 /* Prepare one more TRB to handle MPS alignment for OUT */
1222 if (!req->direction) {
1223 trb = &dep->trb_pool[dep->trb_enqueue];
1224 req->num_trbs++;
1225 __dwc3_prepare_one_trb(dep, trb, dwc->bounce_addr, maxp,
1226 false, 1, req->request.stream_id,
1227 req->request.short_not_ok,
1228 req->request.no_interrupt,
1229 req->request.is_last);
1230 }
Felipe Balbic6267a52017-01-05 14:58:46 +02001231 } else {
Thinh Nguyen5d187c02020-08-06 19:46:23 -07001232 dwc3_prepare_one_trb(dep, req, length, false, 0);
Felipe Balbic6267a52017-01-05 14:58:46 +02001233 }
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001234}
1235
Felipe Balbi72246da2011-08-19 18:10:58 +03001236/*
1237 * dwc3_prepare_trbs - setup TRBs from requests
1238 * @dep: endpoint for which requests are being prepared
Felipe Balbi72246da2011-08-19 18:10:58 +03001239 *
Paul Zimmerman1d046792012-02-15 18:56:56 -08001240 * The function goes through the requests list and sets up TRBs for the
1241 * transfers. The function returns once there are no more TRBs available or
1242 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +03001243 */
Felipe Balbic4233572016-05-12 14:08:34 +03001244static void dwc3_prepare_trbs(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001245{
Felipe Balbi68e823e2011-11-28 12:25:01 +02001246 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +03001247
1248 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
1249
Felipe Balbid86c5a62016-10-25 13:48:52 +03001250 /*
1251 * We can get in a situation where there's a request in the started list
1252 * but there weren't enough TRBs to fully kick it in the first time
1253 * around, so it has been waiting for more TRBs to be freed up.
1254 *
1255 * In that case, we should check if we have a request with pending_sgs
1256 * in the started list and prepare TRBs for that request first,
1257 * otherwise we will prepare TRBs completely out of order and that will
1258 * break things.
1259 */
1260 list_for_each_entry(req, &dep->started_list, list) {
1261 if (req->num_pending_sgs > 0)
1262 dwc3_prepare_one_trb_sg(dep, req);
1263
1264 if (!dwc3_calc_trbs_left(dep))
1265 return;
Thinh Nguyen63c7bb22020-05-15 16:40:46 -07001266
1267 /*
1268 * Don't prepare beyond a transfer. In DWC_usb32, its transfer
1269 * burst capability may try to read and use TRBs beyond the
1270 * active transfer instead of stopping.
1271 */
1272 if (dep->stream_capable && req->request.is_last)
1273 return;
Felipe Balbid86c5a62016-10-25 13:48:52 +03001274 }
1275
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001276 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
Felipe Balbicdb55b32017-05-17 13:21:14 +03001277 struct dwc3 *dwc = dep->dwc;
1278 int ret;
1279
1280 ret = usb_gadget_map_request_by_dev(dwc->sysdev, &req->request,
1281 dep->direction);
1282 if (ret)
1283 return;
1284
1285 req->sg = req->request.sg;
Anurag Kumar Vulishaa31e63b2018-03-27 16:35:20 +05301286 req->start_sg = req->sg;
Anurag Kumar Vulishac96e6722018-03-27 16:35:21 +05301287 req->num_queued_sgs = 0;
Felipe Balbicdb55b32017-05-17 13:21:14 +03001288 req->num_pending_sgs = req->request.num_mapped_sgs;
1289
Felipe Balbi1f512112016-08-12 13:17:27 +03001290 if (req->num_pending_sgs > 0)
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001291 dwc3_prepare_one_trb_sg(dep, req);
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001292 else
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001293 dwc3_prepare_one_trb_linear(dep, req);
Felipe Balbi72246da2011-08-19 18:10:58 +03001294
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001295 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001296 return;
Thinh Nguyenaefe3d22020-05-05 19:47:03 -07001297
1298 /*
1299 * Don't prepare beyond a transfer. In DWC_usb32, its transfer
1300 * burst capability may try to read and use TRBs beyond the
1301 * active transfer instead of stopping.
1302 */
1303 if (dep->stream_capable && req->request.is_last)
1304 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03001305 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001306}
1307
Thinh Nguyen8d990872020-03-29 16:12:57 -07001308static void dwc3_gadget_ep_cleanup_cancelled_requests(struct dwc3_ep *dep);
1309
Felipe Balbi7fdca762017-09-05 14:41:34 +03001310static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001311{
1312 struct dwc3_gadget_ep_cmd_params params;
1313 struct dwc3_request *req;
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001314 int starting;
Felipe Balbi72246da2011-08-19 18:10:58 +03001315 int ret;
1316 u32 cmd;
1317
Felipe Balbiccb94eb2017-09-05 14:28:46 +03001318 if (!dwc3_calc_trbs_left(dep))
1319 return 0;
1320
Felipe Balbi1912cbc2018-03-29 11:08:46 +03001321 starting = !(dep->flags & DWC3_EP_TRANSFER_STARTED);
Felipe Balbi72246da2011-08-19 18:10:58 +03001322
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001323 dwc3_prepare_trbs(dep);
1324 req = next_request(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001325 if (!req) {
1326 dep->flags |= DWC3_EP_PENDING_REQUEST;
1327 return 0;
1328 }
1329
1330 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +03001331
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001332 if (starting) {
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301333 params.param0 = upper_32_bits(req->trb_dma);
1334 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbi7fdca762017-09-05 14:41:34 +03001335 cmd = DWC3_DEPCMD_STARTTRANSFER;
1336
Anurag Kumar Vulishaa7351802018-12-01 16:43:25 +05301337 if (dep->stream_capable)
1338 cmd |= DWC3_DEPCMD_PARAM(req->request.stream_id);
1339
Felipe Balbi7fdca762017-09-05 14:41:34 +03001340 if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
1341 cmd |= DWC3_DEPCMD_PARAM(dep->frame_number);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301342 } else {
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001343 cmd = DWC3_DEPCMD_UPDATETRANSFER |
1344 DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301345 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001346
Felipe Balbi2cd47182016-04-12 16:42:43 +03001347 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001348 if (ret < 0) {
Thinh Nguyen8d990872020-03-29 16:12:57 -07001349 struct dwc3_request *tmp;
1350
1351 if (ret == -EAGAIN)
1352 return ret;
1353
1354 dwc3_stop_active_transfer(dep, true, true);
1355
1356 list_for_each_entry_safe(req, tmp, &dep->started_list, list)
1357 dwc3_gadget_move_cancelled_request(req);
1358
1359 /* If ep isn't started, then there's no end transfer pending */
1360 if (!(dep->flags & DWC3_EP_END_TRANSFER_PENDING))
1361 dwc3_gadget_ep_cleanup_cancelled_requests(dep);
1362
Felipe Balbi72246da2011-08-19 18:10:58 +03001363 return ret;
1364 }
1365
Thinh Nguyene0d19562020-05-05 19:46:57 -07001366 if (dep->stream_capable && req->request.is_last)
1367 dep->flags |= DWC3_EP_WAIT_TRANSFER_COMPLETE;
1368
Felipe Balbi72246da2011-08-19 18:10:58 +03001369 return 0;
1370}
1371
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +03001372static int __dwc3_gadget_get_frame(struct dwc3 *dwc)
1373{
1374 u32 reg;
1375
1376 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1377 return DWC3_DSTS_SOFFN(reg);
1378}
1379
Thinh Nguyend92021f2018-11-14 22:56:54 -08001380/**
1381 * dwc3_gadget_start_isoc_quirk - workaround invalid frame number
1382 * @dep: isoc endpoint
1383 *
1384 * This function tests for the correct combination of BIT[15:14] from the 16-bit
1385 * microframe number reported by the XferNotReady event for the future frame
1386 * number to start the isoc transfer.
1387 *
1388 * In DWC_usb31 version 1.70a-ea06 and prior, for highspeed and fullspeed
1389 * isochronous IN, BIT[15:14] of the 16-bit microframe number reported by the
1390 * XferNotReady event are invalid. The driver uses this number to schedule the
1391 * isochronous transfer and passes it to the START TRANSFER command. Because
1392 * this number is invalid, the command may fail. If BIT[15:14] matches the
1393 * internal 16-bit microframe, the START TRANSFER command will pass and the
1394 * transfer will start at the scheduled time, if it is off by 1, the command
1395 * will still pass, but the transfer will start 2 seconds in the future. For all
1396 * other conditions, the START TRANSFER command will fail with bus-expiry.
1397 *
1398 * In order to workaround this issue, we can test for the correct combination of
1399 * BIT[15:14] by sending START TRANSFER commands with different values of
1400 * BIT[15:14]: 'b00, 'b01, 'b10, and 'b11. Each combination is 2^14 uframe apart
1401 * (or 2 seconds). 4 seconds into the future will result in a bus-expiry status.
1402 * As the result, within the 4 possible combinations for BIT[15:14], there will
1403 * be 2 successful and 2 failure START COMMAND status. One of the 2 successful
1404 * command status will result in a 2-second delay start. The smaller BIT[15:14]
1405 * value is the correct combination.
1406 *
1407 * Since there are only 4 outcomes and the results are ordered, we can simply
1408 * test 2 START TRANSFER commands with BIT[15:14] combinations 'b00 and 'b01 to
1409 * deduce the smaller successful combination.
1410 *
1411 * Let test0 = test status for combination 'b00 and test1 = test status for 'b01
1412 * of BIT[15:14]. The correct combination is as follow:
1413 *
1414 * if test0 fails and test1 passes, BIT[15:14] is 'b01
1415 * if test0 fails and test1 fails, BIT[15:14] is 'b10
1416 * if test0 passes and test1 fails, BIT[15:14] is 'b11
1417 * if test0 passes and test1 passes, BIT[15:14] is 'b00
1418 *
1419 * Synopsys STAR 9001202023: Wrong microframe number for isochronous IN
1420 * endpoints.
1421 */
Felipe Balbi25abad62018-08-14 10:41:19 +03001422static int dwc3_gadget_start_isoc_quirk(struct dwc3_ep *dep)
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301423{
Thinh Nguyend92021f2018-11-14 22:56:54 -08001424 int cmd_status = 0;
1425 bool test0;
1426 bool test1;
1427
1428 while (dep->combo_num < 2) {
1429 struct dwc3_gadget_ep_cmd_params params;
1430 u32 test_frame_number;
1431 u32 cmd;
1432
1433 /*
1434 * Check if we can start isoc transfer on the next interval or
1435 * 4 uframes in the future with BIT[15:14] as dep->combo_num
1436 */
Michael Grzeschikca143782020-07-01 20:24:51 +02001437 test_frame_number = dep->frame_number & DWC3_FRNUMBER_MASK;
Thinh Nguyend92021f2018-11-14 22:56:54 -08001438 test_frame_number |= dep->combo_num << 14;
1439 test_frame_number += max_t(u32, 4, dep->interval);
1440
1441 params.param0 = upper_32_bits(dep->dwc->bounce_addr);
1442 params.param1 = lower_32_bits(dep->dwc->bounce_addr);
1443
1444 cmd = DWC3_DEPCMD_STARTTRANSFER;
1445 cmd |= DWC3_DEPCMD_PARAM(test_frame_number);
1446 cmd_status = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
1447
1448 /* Redo if some other failure beside bus-expiry is received */
1449 if (cmd_status && cmd_status != -EAGAIN) {
1450 dep->start_cmd_status = 0;
1451 dep->combo_num = 0;
Felipe Balbi25abad62018-08-14 10:41:19 +03001452 return 0;
Thinh Nguyend92021f2018-11-14 22:56:54 -08001453 }
1454
1455 /* Store the first test status */
1456 if (dep->combo_num == 0)
1457 dep->start_cmd_status = cmd_status;
1458
1459 dep->combo_num++;
1460
1461 /*
1462 * End the transfer if the START_TRANSFER command is successful
1463 * to wait for the next XferNotReady to test the command again
1464 */
1465 if (cmd_status == 0) {
Felipe Balbic5353b22019-02-13 13:00:54 +02001466 dwc3_stop_active_transfer(dep, true, true);
Felipe Balbi25abad62018-08-14 10:41:19 +03001467 return 0;
Thinh Nguyend92021f2018-11-14 22:56:54 -08001468 }
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301469 }
1470
Thinh Nguyend92021f2018-11-14 22:56:54 -08001471 /* test0 and test1 are both completed at this point */
1472 test0 = (dep->start_cmd_status == 0);
1473 test1 = (cmd_status == 0);
1474
1475 if (!test0 && test1)
1476 dep->combo_num = 1;
1477 else if (!test0 && !test1)
1478 dep->combo_num = 2;
1479 else if (test0 && !test1)
1480 dep->combo_num = 3;
1481 else if (test0 && test1)
1482 dep->combo_num = 0;
1483
Michael Grzeschikca143782020-07-01 20:24:51 +02001484 dep->frame_number &= DWC3_FRNUMBER_MASK;
Thinh Nguyend92021f2018-11-14 22:56:54 -08001485 dep->frame_number |= dep->combo_num << 14;
1486 dep->frame_number += max_t(u32, 4, dep->interval);
1487
1488 /* Reinitialize test variables */
1489 dep->start_cmd_status = 0;
1490 dep->combo_num = 0;
1491
Felipe Balbi25abad62018-08-14 10:41:19 +03001492 return __dwc3_gadget_kick_transfer(dep);
Thinh Nguyend92021f2018-11-14 22:56:54 -08001493}
1494
Felipe Balbi25abad62018-08-14 10:41:19 +03001495static int __dwc3_gadget_start_isoc(struct dwc3_ep *dep)
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301496{
Michael Olbrichc5a70922020-07-01 20:24:52 +02001497 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Thinh Nguyend92021f2018-11-14 22:56:54 -08001498 struct dwc3 *dwc = dep->dwc;
Felipe Balbid5370102018-08-14 10:42:43 +03001499 int ret;
1500 int i;
Thinh Nguyend92021f2018-11-14 22:56:54 -08001501
Thinh Nguyen36f05d32020-03-29 16:13:10 -07001502 if (list_empty(&dep->pending_list) &&
1503 list_empty(&dep->started_list)) {
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301504 dep->flags |= DWC3_EP_PENDING_REQUEST;
Felipe Balbi25abad62018-08-14 10:41:19 +03001505 return -EAGAIN;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301506 }
1507
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07001508 if (!dwc->dis_start_transfer_quirk &&
1509 (DWC3_VER_IS_PRIOR(DWC31, 170A) ||
1510 DWC3_VER_TYPE_IS_WITHIN(DWC31, 170A, EA01, EA06))) {
Felipe Balbi25abad62018-08-14 10:41:19 +03001511 if (dwc->gadget.speed <= USB_SPEED_HIGH && dep->direction)
1512 return dwc3_gadget_start_isoc_quirk(dep);
Thinh Nguyend92021f2018-11-14 22:56:54 -08001513 }
1514
Michael Olbrichc5a70922020-07-01 20:24:52 +02001515 if (desc->bInterval <= 14 &&
1516 dwc->gadget.speed >= USB_SPEED_HIGH) {
1517 u32 frame = __dwc3_gadget_get_frame(dwc);
1518 bool rollover = frame <
1519 (dep->frame_number & DWC3_FRNUMBER_MASK);
1520
1521 /*
1522 * frame_number is set from XferNotReady and may be already
1523 * out of date. DSTS only provides the lower 14 bit of the
1524 * current frame number. So add the upper two bits of
1525 * frame_number and handle a possible rollover.
1526 * This will provide the correct frame_number unless more than
1527 * rollover has happened since XferNotReady.
1528 */
1529
1530 dep->frame_number = (dep->frame_number & ~DWC3_FRNUMBER_MASK) |
1531 frame;
1532 if (rollover)
1533 dep->frame_number += BIT(14);
1534 }
1535
Felipe Balbid5370102018-08-14 10:42:43 +03001536 for (i = 0; i < DWC3_ISOC_MAX_RETRIES; i++) {
1537 dep->frame_number = DWC3_ALIGN_FRAME(dep, i + 1);
1538
1539 ret = __dwc3_gadget_kick_transfer(dep);
1540 if (ret != -EAGAIN)
1541 break;
1542 }
1543
Thinh Nguyen36f05d32020-03-29 16:13:10 -07001544 /*
1545 * After a number of unsuccessful start attempts due to bus-expiry
1546 * status, issue END_TRANSFER command and retry on the next XferNotReady
1547 * event.
1548 */
1549 if (ret == -EAGAIN) {
1550 struct dwc3_gadget_ep_cmd_params params;
1551 u32 cmd;
1552
1553 cmd = DWC3_DEPCMD_ENDTRANSFER |
1554 DWC3_DEPCMD_CMDIOC |
1555 DWC3_DEPCMD_PARAM(dep->resource_index);
1556
1557 dep->resource_index = 0;
1558 memset(&params, 0, sizeof(params));
1559
1560 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
1561 if (!ret)
1562 dep->flags |= DWC3_EP_END_TRANSFER_PENDING;
1563 }
1564
Felipe Balbid5370102018-08-14 10:42:43 +03001565 return ret;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301566}
1567
Felipe Balbi72246da2011-08-19 18:10:58 +03001568static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1569{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001570 struct dwc3 *dwc = dep->dwc;
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001571
Felipe Balbibb423982015-11-16 15:31:21 -06001572 if (!dep->endpoint.desc) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02001573 dev_err(dwc->dev, "%s: can't queue to disabled endpoint\n",
1574 dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001575 return -ESHUTDOWN;
1576 }
1577
Felipe Balbi04fb3652017-05-17 15:57:45 +03001578 if (WARN(req->dep != dep, "request %pK belongs to '%s'\n",
1579 &req->request, req->dep->name))
Felipe Balbibb423982015-11-16 15:31:21 -06001580 return -EINVAL;
Felipe Balbibb423982015-11-16 15:31:21 -06001581
Felipe Balbib2b6d602019-01-11 12:58:52 +02001582 if (WARN(req->status < DWC3_REQUEST_STATUS_COMPLETED,
1583 "%s: request %pK already in flight\n",
1584 dep->name, &req->request))
1585 return -EINVAL;
1586
Felipe Balbifc8bb912016-05-16 13:14:48 +03001587 pm_runtime_get(dwc->dev);
1588
Felipe Balbi72246da2011-08-19 18:10:58 +03001589 req->request.actual = 0;
1590 req->request.status = -EINPROGRESS;
Felipe Balbi72246da2011-08-19 18:10:58 +03001591
Felipe Balbife84f522015-09-01 09:01:38 -05001592 trace_dwc3_ep_queue(req);
1593
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001594 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbia3af5e32019-01-11 12:57:09 +02001595 req->status = DWC3_REQUEST_STATUS_QUEUED;
Felipe Balbi72246da2011-08-19 18:10:58 +03001596
Thinh Nguyene0d19562020-05-05 19:46:57 -07001597 if (dep->flags & DWC3_EP_WAIT_TRANSFER_COMPLETE)
1598 return 0;
1599
Thinh Nguyenda10bcd2019-12-18 18:14:50 -08001600 /* Start the transfer only after the END_TRANSFER is completed */
1601 if (dep->flags & DWC3_EP_END_TRANSFER_PENDING) {
1602 dep->flags |= DWC3_EP_DELAY_START;
1603 return 0;
1604 }
1605
Felipe Balbid889c232016-09-29 15:44:29 +03001606 /*
1607 * NOTICE: Isochronous endpoints should NEVER be prestarted. We must
1608 * wait for a XferNotReady event so we will know what's the current
1609 * (micro-)frame number.
1610 *
1611 * Without this trick, we are very, very likely gonna get Bus Expiry
1612 * errors which will force us issue EndTransfer command.
1613 */
1614 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbife990ce2018-03-29 13:23:53 +03001615 if (!(dep->flags & DWC3_EP_PENDING_REQUEST) &&
1616 !(dep->flags & DWC3_EP_TRANSFER_STARTED))
Roger Quadrosf1d68262017-04-21 15:58:08 +03001617 return 0;
Felipe Balbife990ce2018-03-29 13:23:53 +03001618
1619 if ((dep->flags & DWC3_EP_PENDING_REQUEST)) {
1620 if (!(dep->flags & DWC3_EP_TRANSFER_STARTED)) {
Felipe Balbi25abad62018-08-14 10:41:19 +03001621 return __dwc3_gadget_start_isoc(dep);
Felipe Balbife990ce2018-03-29 13:23:53 +03001622 }
Felipe Balbi08a36b52016-08-11 14:27:52 +03001623 }
Felipe Balbib511e5e2012-06-06 12:00:50 +03001624 }
1625
Felipe Balbi7fdca762017-09-05 14:41:34 +03001626 return __dwc3_gadget_kick_transfer(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001627}
1628
1629static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1630 gfp_t gfp_flags)
1631{
1632 struct dwc3_request *req = to_dwc3_request(request);
1633 struct dwc3_ep *dep = to_dwc3_ep(ep);
1634 struct dwc3 *dwc = dep->dwc;
1635
1636 unsigned long flags;
1637
1638 int ret;
1639
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001640 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001641 ret = __dwc3_gadget_ep_queue(dep, req);
1642 spin_unlock_irqrestore(&dwc->lock, flags);
1643
1644 return ret;
1645}
1646
Felipe Balbi7746a8d2018-08-01 13:42:29 +03001647static void dwc3_gadget_ep_skip_trbs(struct dwc3_ep *dep, struct dwc3_request *req)
1648{
1649 int i;
1650
Thinh Nguyencb11ea52020-03-05 13:23:55 -08001651 /* If req->trb is not set, then the request has not started */
1652 if (!req->trb)
1653 return;
1654
Felipe Balbi7746a8d2018-08-01 13:42:29 +03001655 /*
1656 * If request was already started, this means we had to
1657 * stop the transfer. With that we also need to ignore
1658 * all TRBs used by the request, however TRBs can only
1659 * be modified after completion of END_TRANSFER
1660 * command. So what we do here is that we wait for
1661 * END_TRANSFER completion and only after that, we jump
1662 * over TRBs by clearing HWO and incrementing dequeue
1663 * pointer.
1664 */
1665 for (i = 0; i < req->num_trbs; i++) {
1666 struct dwc3_trb *trb;
1667
Thinh Nguyen2dedea02020-03-05 13:24:01 -08001668 trb = &dep->trb_pool[dep->trb_dequeue];
Felipe Balbi7746a8d2018-08-01 13:42:29 +03001669 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1670 dwc3_ep_inc_deq(dep);
1671 }
Thinh Nguyenc7152762019-02-12 19:39:27 -08001672
1673 req->num_trbs = 0;
Felipe Balbi7746a8d2018-08-01 13:42:29 +03001674}
1675
Felipe Balbid4f1afe2018-08-01 13:54:25 +03001676static void dwc3_gadget_ep_cleanup_cancelled_requests(struct dwc3_ep *dep)
1677{
1678 struct dwc3_request *req;
1679 struct dwc3_request *tmp;
1680
1681 list_for_each_entry_safe(req, tmp, &dep->cancelled_list, list) {
1682 dwc3_gadget_ep_skip_trbs(dep, req);
1683 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1684 }
1685}
1686
Felipe Balbi72246da2011-08-19 18:10:58 +03001687static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1688 struct usb_request *request)
1689{
1690 struct dwc3_request *req = to_dwc3_request(request);
1691 struct dwc3_request *r = NULL;
1692
1693 struct dwc3_ep *dep = to_dwc3_ep(ep);
1694 struct dwc3 *dwc = dep->dwc;
1695
1696 unsigned long flags;
1697 int ret = 0;
1698
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001699 trace_dwc3_ep_dequeue(req);
1700
Felipe Balbi72246da2011-08-19 18:10:58 +03001701 spin_lock_irqsave(&dwc->lock, flags);
1702
Thinh Nguyena7027ca2020-03-05 13:24:08 -08001703 list_for_each_entry(r, &dep->cancelled_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001704 if (r == req)
Thinh Nguyenfcd2def2020-03-05 13:24:20 -08001705 goto out;
Felipe Balbi72246da2011-08-19 18:10:58 +03001706 }
1707
Felipe Balbi72246da2011-08-19 18:10:58 +03001708 list_for_each_entry(r, &dep->pending_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001709 if (r == req) {
Thinh Nguyenfcd2def2020-03-05 13:24:20 -08001710 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1711 goto out;
1712 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001713 }
1714
Thinh Nguyenfcd2def2020-03-05 13:24:20 -08001715 list_for_each_entry(r, &dep->started_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001716 if (r == req) {
Thinh Nguyena7027ca2020-03-05 13:24:08 -08001717 struct dwc3_request *t;
1718
Felipe Balbi72246da2011-08-19 18:10:58 +03001719 /* wait until it is processed */
Felipe Balbic5353b22019-02-13 13:00:54 +02001720 dwc3_stop_active_transfer(dep, true, true);
Felipe Balbicf3113d2017-02-17 11:12:44 +02001721
Thinh Nguyena7027ca2020-03-05 13:24:08 -08001722 /*
1723 * Remove any started request if the transfer is
1724 * cancelled.
1725 */
1726 list_for_each_entry_safe(r, t, &dep->started_list, list)
1727 dwc3_gadget_move_cancelled_request(r);
Felipe Balbicf3113d2017-02-17 11:12:44 +02001728
Thinh Nguyenfcd2def2020-03-05 13:24:20 -08001729 goto out;
Felipe Balbi72246da2011-08-19 18:10:58 +03001730 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001731 }
1732
Thinh Nguyenfcd2def2020-03-05 13:24:20 -08001733 dev_err(dwc->dev, "request %pK was not queued to %s\n",
1734 request, ep->name);
1735 ret = -EINVAL;
1736out:
Felipe Balbi72246da2011-08-19 18:10:58 +03001737 spin_unlock_irqrestore(&dwc->lock, flags);
1738
1739 return ret;
1740}
1741
Felipe Balbi7a608552014-09-24 14:19:52 -05001742int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001743{
1744 struct dwc3_gadget_ep_cmd_params params;
1745 struct dwc3 *dwc = dep->dwc;
Thinh Nguyencb11ea52020-03-05 13:23:55 -08001746 struct dwc3_request *req;
1747 struct dwc3_request *tmp;
Felipe Balbi72246da2011-08-19 18:10:58 +03001748 int ret;
1749
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001750 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1751 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1752 return -EINVAL;
1753 }
1754
Felipe Balbi72246da2011-08-19 18:10:58 +03001755 memset(&params, 0x00, sizeof(params));
1756
1757 if (value) {
Felipe Balbi69450c42016-05-30 13:37:02 +03001758 struct dwc3_trb *trb;
1759
1760 unsigned transfer_in_flight;
1761 unsigned started;
1762
1763 if (dep->number > 1)
1764 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1765 else
1766 trb = &dwc->ep0_trb[dep->trb_enqueue];
1767
1768 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1769 started = !list_empty(&dep->started_list);
1770
1771 if (!protocol && ((dep->direction && transfer_in_flight) ||
1772 (!dep->direction && started))) {
Felipe Balbi7a608552014-09-24 14:19:52 -05001773 return -EAGAIN;
1774 }
1775
Felipe Balbi2cd47182016-04-12 16:42:43 +03001776 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1777 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001778 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001779 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001780 dep->name);
1781 else
1782 dep->flags |= DWC3_EP_STALL;
1783 } else {
Thinh Nguyencb11ea52020-03-05 13:23:55 -08001784 /*
1785 * Don't issue CLEAR_STALL command to control endpoints. The
1786 * controller automatically clears the STALL when it receives
1787 * the SETUP token.
1788 */
1789 if (dep->number <= 1) {
1790 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
1791 return 0;
1792 }
Felipe Balbi2cd47182016-04-12 16:42:43 +03001793
John Youn50c763f2016-05-31 17:49:56 -07001794 ret = dwc3_send_clear_stall_ep_cmd(dep);
Thinh Nguyencb11ea52020-03-05 13:23:55 -08001795 if (ret) {
Dan Carpenter3f892042014-03-07 14:20:22 +03001796 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001797 dep->name);
Thinh Nguyencb11ea52020-03-05 13:23:55 -08001798 return ret;
1799 }
1800
1801 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
1802
1803 dwc3_stop_active_transfer(dep, true, true);
1804
1805 list_for_each_entry_safe(req, tmp, &dep->started_list, list)
1806 dwc3_gadget_move_cancelled_request(req);
1807
1808 list_for_each_entry_safe(req, tmp, &dep->pending_list, list)
1809 dwc3_gadget_move_cancelled_request(req);
1810
1811 if (!(dep->flags & DWC3_EP_END_TRANSFER_PENDING)) {
1812 dep->flags &= ~DWC3_EP_DELAY_START;
1813 dwc3_gadget_ep_cleanup_cancelled_requests(dep);
1814 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001815 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001816
Felipe Balbi72246da2011-08-19 18:10:58 +03001817 return ret;
1818}
1819
1820static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1821{
1822 struct dwc3_ep *dep = to_dwc3_ep(ep);
1823 struct dwc3 *dwc = dep->dwc;
1824
1825 unsigned long flags;
1826
1827 int ret;
1828
1829 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001830 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001831 spin_unlock_irqrestore(&dwc->lock, flags);
1832
1833 return ret;
1834}
1835
1836static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1837{
1838 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001839 struct dwc3 *dwc = dep->dwc;
1840 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001841 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001842
Paul Zimmerman249a4562012-02-24 17:32:16 -08001843 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001844 dep->flags |= DWC3_EP_WEDGE;
1845
Pratyush Anand08f0d962012-06-25 22:40:43 +05301846 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001847 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301848 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001849 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001850 spin_unlock_irqrestore(&dwc->lock, flags);
1851
1852 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001853}
1854
1855/* -------------------------------------------------------------------------- */
1856
1857static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1858 .bLength = USB_DT_ENDPOINT_SIZE,
1859 .bDescriptorType = USB_DT_ENDPOINT,
1860 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1861};
1862
1863static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1864 .enable = dwc3_gadget_ep0_enable,
1865 .disable = dwc3_gadget_ep0_disable,
1866 .alloc_request = dwc3_gadget_ep_alloc_request,
1867 .free_request = dwc3_gadget_ep_free_request,
1868 .queue = dwc3_gadget_ep0_queue,
1869 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301870 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001871 .set_wedge = dwc3_gadget_ep_set_wedge,
1872};
1873
1874static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1875 .enable = dwc3_gadget_ep_enable,
1876 .disable = dwc3_gadget_ep_disable,
1877 .alloc_request = dwc3_gadget_ep_alloc_request,
1878 .free_request = dwc3_gadget_ep_free_request,
1879 .queue = dwc3_gadget_ep_queue,
1880 .dequeue = dwc3_gadget_ep_dequeue,
1881 .set_halt = dwc3_gadget_ep_set_halt,
1882 .set_wedge = dwc3_gadget_ep_set_wedge,
1883};
1884
1885/* -------------------------------------------------------------------------- */
1886
1887static int dwc3_gadget_get_frame(struct usb_gadget *g)
1888{
1889 struct dwc3 *dwc = gadget_to_dwc(g);
Felipe Balbi72246da2011-08-19 18:10:58 +03001890
Felipe Balbi6cb2e4e32016-10-21 13:07:09 +03001891 return __dwc3_gadget_get_frame(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001892}
1893
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001894static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001895{
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001896 int retries;
Felipe Balbi72246da2011-08-19 18:10:58 +03001897
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001898 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001899 u32 reg;
1900
Felipe Balbi72246da2011-08-19 18:10:58 +03001901 u8 link_state;
Felipe Balbi72246da2011-08-19 18:10:58 +03001902
Felipe Balbi72246da2011-08-19 18:10:58 +03001903 /*
1904 * According to the Databook Remote wakeup request should
1905 * be issued only when the device is in early suspend state.
1906 *
1907 * We can check that via USB Link State bits in DSTS register.
1908 */
1909 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1910
Felipe Balbi72246da2011-08-19 18:10:58 +03001911 link_state = DWC3_DSTS_USBLNKST(reg);
1912
1913 switch (link_state) {
Thinh Nguyend0550cd2020-01-31 16:25:50 -08001914 case DWC3_LINK_STATE_RESET:
Felipe Balbi72246da2011-08-19 18:10:58 +03001915 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1916 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
Thinh Nguyend0550cd2020-01-31 16:25:50 -08001917 case DWC3_LINK_STATE_RESUME:
Felipe Balbi72246da2011-08-19 18:10:58 +03001918 break;
1919 default:
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001920 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001921 }
1922
Felipe Balbi8598bde2012-01-02 18:55:57 +02001923 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1924 if (ret < 0) {
1925 dev_err(dwc->dev, "failed to put link in Recovery\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001926 return ret;
Felipe Balbi8598bde2012-01-02 18:55:57 +02001927 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001928
Paul Zimmerman802fde92012-04-27 13:10:52 +03001929 /* Recent versions do this automatically */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07001930 if (DWC3_VER_IS_PRIOR(DWC3, 194A)) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001931 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001932 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001933 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1934 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1935 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001936
Paul Zimmerman1d046792012-02-15 18:56:56 -08001937 /* poll until Link State changes to ON */
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001938 retries = 20000;
Felipe Balbi72246da2011-08-19 18:10:58 +03001939
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001940 while (retries--) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001941 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1942
1943 /* in HS, means ON */
1944 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1945 break;
1946 }
1947
1948 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1949 dev_err(dwc->dev, "failed to send remote wakeup\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001950 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001951 }
1952
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001953 return 0;
1954}
1955
1956static int dwc3_gadget_wakeup(struct usb_gadget *g)
1957{
1958 struct dwc3 *dwc = gadget_to_dwc(g);
1959 unsigned long flags;
1960 int ret;
1961
1962 spin_lock_irqsave(&dwc->lock, flags);
1963 ret = __dwc3_gadget_wakeup(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001964 spin_unlock_irqrestore(&dwc->lock, flags);
1965
1966 return ret;
1967}
1968
1969static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1970 int is_selfpowered)
1971{
1972 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001973 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001974
Paul Zimmerman249a4562012-02-24 17:32:16 -08001975 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001976 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001977 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001978
1979 return 0;
1980}
1981
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001982static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001983{
1984 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001985 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001986
Felipe Balbifc8bb912016-05-16 13:14:48 +03001987 if (pm_runtime_suspended(dwc->dev))
1988 return 0;
1989
Felipe Balbi72246da2011-08-19 18:10:58 +03001990 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001991 if (is_on) {
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07001992 if (DWC3_VER_IS_WITHIN(DWC3, ANY, 187A)) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001993 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1994 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1995 }
1996
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07001997 if (!DWC3_VER_IS_PRIOR(DWC3, 194A))
Paul Zimmerman802fde92012-04-27 13:10:52 +03001998 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1999 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06002000
2001 if (dwc->has_hibernation)
2002 reg |= DWC3_DCTL_KEEP_CONNECT;
2003
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02002004 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02002005 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03002006 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06002007
2008 if (dwc->has_hibernation && !suspend)
2009 reg &= ~DWC3_DCTL_KEEP_CONNECT;
2010
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02002011 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02002012 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002013
Thinh Nguyen5b738212019-10-23 19:15:43 -07002014 dwc3_gadget_dctl_write_safe(dwc, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002015
2016 do {
2017 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
Felipe Balbib6d4e162016-06-09 16:47:05 +03002018 reg &= DWC3_DSTS_DEVCTRLHLT;
2019 } while (--timeout && !(!is_on ^ !reg));
Felipe Balbif2df6792016-06-09 16:31:34 +03002020
2021 if (!timeout)
2022 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +03002023
Pratyush Anand6f17f742012-07-02 10:21:55 +05302024 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03002025}
2026
2027static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
2028{
2029 struct dwc3 *dwc = gadget_to_dwc(g);
2030 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05302031 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002032
2033 is_on = !!is_on;
2034
Baolin Wangbb014732016-10-14 17:11:33 +08002035 /*
2036 * Per databook, when we want to stop the gadget, if a control transfer
2037 * is still in process, complete it and get the core into setup phase.
2038 */
2039 if (!is_on && dwc->ep0state != EP0_SETUP_PHASE) {
2040 reinit_completion(&dwc->ep0_in_setup);
2041
2042 ret = wait_for_completion_timeout(&dwc->ep0_in_setup,
2043 msecs_to_jiffies(DWC3_PULL_UP_TIMEOUT));
2044 if (ret == 0) {
2045 dev_err(dwc->dev, "timed out waiting for SETUP phase\n");
2046 return -ETIMEDOUT;
2047 }
2048 }
2049
Felipe Balbi72246da2011-08-19 18:10:58 +03002050 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06002051 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002052 spin_unlock_irqrestore(&dwc->lock, flags);
2053
Pratyush Anand6f17f742012-07-02 10:21:55 +05302054 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002055}
2056
Felipe Balbi8698e2a2013-02-08 15:24:04 +02002057static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
2058{
2059 u32 reg;
2060
2061 /* Enable all but Start and End of Frame IRQs */
2062 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
2063 DWC3_DEVTEN_EVNTOVERFLOWEN |
2064 DWC3_DEVTEN_CMDCMPLTEN |
2065 DWC3_DEVTEN_ERRTICERREN |
2066 DWC3_DEVTEN_WKUPEVTEN |
Felipe Balbi8698e2a2013-02-08 15:24:04 +02002067 DWC3_DEVTEN_CONNECTDONEEN |
2068 DWC3_DEVTEN_USBRSTEN |
2069 DWC3_DEVTEN_DISCONNEVTEN);
2070
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002071 if (DWC3_VER_IS_PRIOR(DWC3, 250A))
Felipe Balbi799e9dc2016-09-23 11:20:40 +03002072 reg |= DWC3_DEVTEN_ULSTCNGEN;
2073
Felipe Balbi8698e2a2013-02-08 15:24:04 +02002074 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
2075}
2076
2077static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
2078{
2079 /* mask all interrupts */
2080 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
2081}
2082
2083static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03002084static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02002085
Felipe Balbi4e994722016-05-13 14:09:59 +03002086/**
Felipe Balbibfad65e2017-04-19 14:59:27 +03002087 * dwc3_gadget_setup_nump - calculate and initialize NUMP field of %DWC3_DCFG
2088 * @dwc: pointer to our context structure
Felipe Balbi4e994722016-05-13 14:09:59 +03002089 *
2090 * The following looks like complex but it's actually very simple. In order to
2091 * calculate the number of packets we can burst at once on OUT transfers, we're
2092 * gonna use RxFIFO size.
2093 *
2094 * To calculate RxFIFO size we need two numbers:
2095 * MDWIDTH = size, in bits, of the internal memory bus
2096 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
2097 *
2098 * Given these two numbers, the formula is simple:
2099 *
2100 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
2101 *
2102 * 24 bytes is for 3x SETUP packets
2103 * 16 bytes is a clock domain crossing tolerance
2104 *
2105 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
2106 */
2107static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
2108{
2109 u32 ram2_depth;
2110 u32 mdwidth;
2111 u32 nump;
2112 u32 reg;
2113
2114 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
2115 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
Thinh Nguyen4244ba02020-04-11 19:20:07 -07002116 if (DWC3_IP_IS(DWC32))
2117 mdwidth += DWC3_GHWPARAMS6_MDWIDTH(dwc->hwparams.hwparams6);
Felipe Balbi4e994722016-05-13 14:09:59 +03002118
2119 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
2120 nump = min_t(u32, nump, 16);
2121
2122 /* update NumP */
2123 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2124 reg &= ~DWC3_DCFG_NUMP_MASK;
2125 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
2126 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2127}
2128
Felipe Balbid7be2952016-05-04 15:49:37 +03002129static int __dwc3_gadget_start(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03002130{
Felipe Balbi72246da2011-08-19 18:10:58 +03002131 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03002132 int ret = 0;
2133 u32 reg;
2134
John Youncf40b862016-11-14 12:32:43 -08002135 /*
2136 * Use IMOD if enabled via dwc->imod_interval. Otherwise, if
2137 * the core supports IMOD, disable it.
2138 */
2139 if (dwc->imod_interval) {
2140 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
2141 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
2142 } else if (dwc3_has_imod(dwc)) {
2143 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), 0);
2144 }
2145
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03002146 /*
2147 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
2148 * field instead of letting dwc3 itself calculate that automatically.
2149 *
2150 * This way, we maximize the chances that we'll be able to get several
2151 * bursts of data without going through any sort of endpoint throttling.
2152 */
2153 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002154 if (DWC3_IP_IS(DWC3))
Thinh Nguyen01b0e2c2018-03-16 15:34:13 -07002155 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002156 else
2157 reg &= ~DWC31_GRXTHRCFG_PKTCNTSEL;
Thinh Nguyen01b0e2c2018-03-16 15:34:13 -07002158
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03002159 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
2160
Felipe Balbi4e994722016-05-13 14:09:59 +03002161 dwc3_gadget_setup_nump(dwc);
2162
Felipe Balbi72246da2011-08-19 18:10:58 +03002163 /* Start with SuperSpeed Default */
2164 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2165
2166 dep = dwc->eps[0];
Felipe Balbia2d23f02018-04-09 12:40:48 +03002167 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
Felipe Balbi72246da2011-08-19 18:10:58 +03002168 if (ret) {
2169 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03002170 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03002171 }
2172
2173 dep = dwc->eps[1];
Felipe Balbia2d23f02018-04-09 12:40:48 +03002174 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
Felipe Balbi72246da2011-08-19 18:10:58 +03002175 if (ret) {
2176 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03002177 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03002178 }
2179
2180 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03002181 dwc->ep0state = EP0_SETUP_PHASE;
Zeng Tao88b1bb12018-12-26 19:22:00 +08002182 dwc->link_state = DWC3_LINK_STATE_SS_DIS;
Felipe Balbi72246da2011-08-19 18:10:58 +03002183 dwc3_ep0_out_start(dwc);
2184
Felipe Balbi8698e2a2013-02-08 15:24:04 +02002185 dwc3_gadget_enable_irq(dwc);
2186
Felipe Balbid7be2952016-05-04 15:49:37 +03002187 return 0;
2188
2189err1:
2190 __dwc3_gadget_ep_disable(dwc->eps[0]);
2191
2192err0:
2193 return ret;
2194}
2195
2196static int dwc3_gadget_start(struct usb_gadget *g,
2197 struct usb_gadget_driver *driver)
2198{
2199 struct dwc3 *dwc = gadget_to_dwc(g);
2200 unsigned long flags;
2201 int ret = 0;
2202 int irq;
2203
Roger Quadros9522def2016-06-10 14:48:38 +03002204 irq = dwc->irq_gadget;
Felipe Balbid7be2952016-05-04 15:49:37 +03002205 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
2206 IRQF_SHARED, "dwc3", dwc->ev_buf);
2207 if (ret) {
2208 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
2209 irq, ret);
2210 goto err0;
2211 }
2212
2213 spin_lock_irqsave(&dwc->lock, flags);
2214 if (dwc->gadget_driver) {
2215 dev_err(dwc->dev, "%s is already bound to %s\n",
2216 dwc->gadget.name,
2217 dwc->gadget_driver->driver.name);
2218 ret = -EBUSY;
2219 goto err1;
2220 }
2221
2222 dwc->gadget_driver = driver;
2223
Felipe Balbifc8bb912016-05-16 13:14:48 +03002224 if (pm_runtime_active(dwc->dev))
2225 __dwc3_gadget_start(dwc);
2226
Felipe Balbi72246da2011-08-19 18:10:58 +03002227 spin_unlock_irqrestore(&dwc->lock, flags);
2228
2229 return 0;
2230
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03002231err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03002232 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03002233 free_irq(irq, dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03002234
2235err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03002236 return ret;
2237}
2238
Felipe Balbid7be2952016-05-04 15:49:37 +03002239static void __dwc3_gadget_stop(struct dwc3 *dwc)
2240{
2241 dwc3_gadget_disable_irq(dwc);
2242 __dwc3_gadget_ep_disable(dwc->eps[0]);
2243 __dwc3_gadget_ep_disable(dwc->eps[1]);
2244}
2245
Felipe Balbi22835b82014-10-17 12:05:12 -05002246static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03002247{
2248 struct dwc3 *dwc = gadget_to_dwc(g);
2249 unsigned long flags;
2250
2251 spin_lock_irqsave(&dwc->lock, flags);
Baolin Wang76a638f2016-10-31 19:38:36 +08002252
2253 if (pm_runtime_suspended(dwc->dev))
2254 goto out;
2255
Felipe Balbid7be2952016-05-04 15:49:37 +03002256 __dwc3_gadget_stop(dwc);
Baolin Wang76a638f2016-10-31 19:38:36 +08002257
Baolin Wang76a638f2016-10-31 19:38:36 +08002258out:
Felipe Balbi72246da2011-08-19 18:10:58 +03002259 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03002260 spin_unlock_irqrestore(&dwc->lock, flags);
2261
Felipe Balbi3f308d12016-05-16 14:17:06 +03002262 free_irq(dwc->irq_gadget, dwc->ev_buf);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03002263
Felipe Balbi72246da2011-08-19 18:10:58 +03002264 return 0;
2265}
Paul Zimmerman802fde92012-04-27 13:10:52 +03002266
Anurag Kumar Vulisha729dcff2019-05-10 12:37:28 +05302267static void dwc3_gadget_config_params(struct usb_gadget *g,
2268 struct usb_dcd_config_params *params)
2269{
2270 struct dwc3 *dwc = gadget_to_dwc(g);
2271
Thinh Nguyen54fb5ba2019-08-19 18:36:06 -07002272 params->besl_baseline = USB_DEFAULT_BESL_UNSPECIFIED;
2273 params->besl_deep = USB_DEFAULT_BESL_UNSPECIFIED;
2274
2275 /* Recommended BESL */
2276 if (!dwc->dis_enblslpm_quirk) {
Thinh Nguyen17b63702019-08-29 18:00:16 -07002277 /*
2278 * If the recommended BESL baseline is 0 or if the BESL deep is
2279 * less than 2, Microsoft's Windows 10 host usb stack will issue
2280 * a usb reset immediately after it receives the extended BOS
2281 * descriptor and the enumeration will fail. To maintain
2282 * compatibility with the Windows' usb stack, let's set the
2283 * recommended BESL baseline to 1 and clamp the BESL deep to be
2284 * within 2 to 15.
2285 */
2286 params->besl_baseline = 1;
Thinh Nguyen54fb5ba2019-08-19 18:36:06 -07002287 if (dwc->is_utmi_l1_suspend)
Thinh Nguyen17b63702019-08-29 18:00:16 -07002288 params->besl_deep =
2289 clamp_t(u8, dwc->hird_threshold, 2, 15);
Thinh Nguyen54fb5ba2019-08-19 18:36:06 -07002290 }
2291
Anurag Kumar Vulisha729dcff2019-05-10 12:37:28 +05302292 /* U1 Device exit Latency */
2293 if (dwc->dis_u1_entry_quirk)
2294 params->bU1devExitLat = 0;
2295 else
2296 params->bU1devExitLat = DWC3_DEFAULT_U1_DEV_EXIT_LAT;
2297
2298 /* U2 Device exit Latency */
2299 if (dwc->dis_u2_entry_quirk)
2300 params->bU2DevExitLat = 0;
2301 else
2302 params->bU2DevExitLat =
2303 cpu_to_le16(DWC3_DEFAULT_U2_DEV_EXIT_LAT);
2304}
2305
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002306static void dwc3_gadget_set_speed(struct usb_gadget *g,
2307 enum usb_device_speed speed)
2308{
2309 struct dwc3 *dwc = gadget_to_dwc(g);
2310 unsigned long flags;
2311 u32 reg;
2312
2313 spin_lock_irqsave(&dwc->lock, flags);
2314 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2315 reg &= ~(DWC3_DCFG_SPEED_MASK);
2316
2317 /*
2318 * WORKAROUND: DWC3 revision < 2.20a have an issue
2319 * which would cause metastability state on Run/Stop
2320 * bit if we try to force the IP to USB2-only mode.
2321 *
2322 * Because of that, we cannot configure the IP to any
2323 * speed other than the SuperSpeed
2324 *
2325 * Refers to:
2326 *
2327 * STAR#9000525659: Clock Domain Crossing on DCTL in
2328 * USB 2.0 Mode
2329 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002330 if (DWC3_VER_IS_PRIOR(DWC3, 220A) &&
Roger Quadros42bf02e2017-10-31 15:11:55 +02002331 !dwc->dis_metastability_quirk) {
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002332 reg |= DWC3_DCFG_SUPERSPEED;
2333 } else {
2334 switch (speed) {
2335 case USB_SPEED_LOW:
2336 reg |= DWC3_DCFG_LOWSPEED;
2337 break;
2338 case USB_SPEED_FULL:
2339 reg |= DWC3_DCFG_FULLSPEED;
2340 break;
2341 case USB_SPEED_HIGH:
2342 reg |= DWC3_DCFG_HIGHSPEED;
2343 break;
2344 case USB_SPEED_SUPER:
2345 reg |= DWC3_DCFG_SUPERSPEED;
2346 break;
2347 case USB_SPEED_SUPER_PLUS:
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002348 if (DWC3_IP_IS(DWC3))
Thinh Nguyen2f3090c2018-03-16 15:35:57 -07002349 reg |= DWC3_DCFG_SUPERSPEED;
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002350 else
2351 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002352 break;
2353 default:
2354 dev_err(dwc->dev, "invalid speed (%d)\n", speed);
2355
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002356 if (DWC3_IP_IS(DWC3))
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002357 reg |= DWC3_DCFG_SUPERSPEED;
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002358 else
2359 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002360 }
2361 }
2362 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2363
2364 spin_unlock_irqrestore(&dwc->lock, flags);
2365}
2366
Felipe Balbi72246da2011-08-19 18:10:58 +03002367static const struct usb_gadget_ops dwc3_gadget_ops = {
2368 .get_frame = dwc3_gadget_get_frame,
2369 .wakeup = dwc3_gadget_wakeup,
2370 .set_selfpowered = dwc3_gadget_set_selfpowered,
2371 .pullup = dwc3_gadget_pullup,
2372 .udc_start = dwc3_gadget_start,
2373 .udc_stop = dwc3_gadget_stop,
Felipe Balbi7d8d0632017-06-06 16:05:23 +03002374 .udc_set_speed = dwc3_gadget_set_speed,
Anurag Kumar Vulisha729dcff2019-05-10 12:37:28 +05302375 .get_config_params = dwc3_gadget_config_params,
Felipe Balbi72246da2011-08-19 18:10:58 +03002376};
2377
2378/* -------------------------------------------------------------------------- */
2379
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002380static int dwc3_gadget_init_control_endpoint(struct dwc3_ep *dep)
2381{
2382 struct dwc3 *dwc = dep->dwc;
2383
2384 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
2385 dep->endpoint.maxburst = 1;
2386 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
2387 if (!dep->direction)
2388 dwc->gadget.ep0 = &dep->endpoint;
2389
2390 dep->endpoint.caps.type_control = true;
2391
2392 return 0;
2393}
2394
2395static int dwc3_gadget_init_in_endpoint(struct dwc3_ep *dep)
2396{
2397 struct dwc3 *dwc = dep->dwc;
2398 int mdwidth;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002399 int size;
2400
2401 mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
Thinh Nguyen4244ba02020-04-11 19:20:07 -07002402 if (DWC3_IP_IS(DWC32))
2403 mdwidth += DWC3_GHWPARAMS6_MDWIDTH(dwc->hwparams.hwparams6);
2404
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002405 /* MDWIDTH is represented in bits, we need it in bytes */
2406 mdwidth /= 8;
2407
2408 size = dwc3_readl(dwc->regs, DWC3_GTXFIFOSIZ(dep->number >> 1));
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002409 if (DWC3_IP_IS(DWC3))
Thinh Nguyen586f4332020-01-31 16:59:21 -08002410 size = DWC3_GTXFIFOSIZ_TXFDEP(size);
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002411 else
2412 size = DWC31_GTXFIFOSIZ_TXFDEP(size);
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002413
2414 /* FIFO Depth is in MDWDITH bytes. Multiply */
2415 size *= mdwidth;
2416
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002417 /*
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002418 * To meet performance requirement, a minimum TxFIFO size of 3x
2419 * MaxPacketSize is recommended for endpoints that support burst and a
2420 * minimum TxFIFO size of 2x MaxPacketSize for endpoints that don't
2421 * support burst. Use those numbers and we can calculate the max packet
2422 * limit as below.
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002423 */
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002424 if (dwc->maximum_speed >= USB_SPEED_SUPER)
2425 size /= 3;
2426 else
2427 size /= 2;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002428
2429 usb_ep_set_maxpacket_limit(&dep->endpoint, size);
2430
2431 dep->endpoint.max_streams = 15;
2432 dep->endpoint.ops = &dwc3_gadget_ep_ops;
2433 list_add_tail(&dep->endpoint.ep_list,
2434 &dwc->gadget.ep_list);
2435 dep->endpoint.caps.type_iso = true;
2436 dep->endpoint.caps.type_bulk = true;
2437 dep->endpoint.caps.type_int = true;
2438
2439 return dwc3_alloc_trb_pool(dep);
2440}
2441
2442static int dwc3_gadget_init_out_endpoint(struct dwc3_ep *dep)
2443{
2444 struct dwc3 *dwc = dep->dwc;
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002445 int mdwidth;
2446 int size;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002447
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002448 mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
Thinh Nguyen4244ba02020-04-11 19:20:07 -07002449 if (DWC3_IP_IS(DWC32))
2450 mdwidth += DWC3_GHWPARAMS6_MDWIDTH(dwc->hwparams.hwparams6);
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002451
2452 /* MDWIDTH is represented in bits, convert to bytes */
2453 mdwidth /= 8;
2454
2455 /* All OUT endpoints share a single RxFIFO space */
2456 size = dwc3_readl(dwc->regs, DWC3_GRXFIFOSIZ(0));
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002457 if (DWC3_IP_IS(DWC3))
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002458 size = DWC3_GRXFIFOSIZ_RXFDEP(size);
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002459 else
2460 size = DWC31_GRXFIFOSIZ_RXFDEP(size);
Thinh Nguyend94ea5312020-01-31 16:59:27 -08002461
2462 /* FIFO depth is in MDWDITH bytes */
2463 size *= mdwidth;
2464
2465 /*
2466 * To meet performance requirement, a minimum recommended RxFIFO size
2467 * is defined as follow:
2468 * RxFIFO size >= (3 x MaxPacketSize) +
2469 * (3 x 8 bytes setup packets size) + (16 bytes clock crossing margin)
2470 *
2471 * Then calculate the max packet limit as below.
2472 */
2473 size -= (3 * 8) + 16;
2474 if (size < 0)
2475 size = 0;
2476 else
2477 size /= 3;
2478
2479 usb_ep_set_maxpacket_limit(&dep->endpoint, size);
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002480 dep->endpoint.max_streams = 15;
2481 dep->endpoint.ops = &dwc3_gadget_ep_ops;
2482 list_add_tail(&dep->endpoint.ep_list,
2483 &dwc->gadget.ep_list);
2484 dep->endpoint.caps.type_iso = true;
2485 dep->endpoint.caps.type_bulk = true;
2486 dep->endpoint.caps.type_int = true;
2487
2488 return dwc3_alloc_trb_pool(dep);
2489}
2490
2491static int dwc3_gadget_init_endpoint(struct dwc3 *dwc, u8 epnum)
Felipe Balbi72246da2011-08-19 18:10:58 +03002492{
2493 struct dwc3_ep *dep;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002494 bool direction = epnum & 1;
2495 int ret;
2496 u8 num = epnum >> 1;
2497
2498 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
2499 if (!dep)
2500 return -ENOMEM;
2501
2502 dep->dwc = dwc;
2503 dep->number = epnum;
2504 dep->direction = direction;
2505 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
2506 dwc->eps[epnum] = dep;
Thinh Nguyend92021f2018-11-14 22:56:54 -08002507 dep->combo_num = 0;
2508 dep->start_cmd_status = 0;
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002509
2510 snprintf(dep->name, sizeof(dep->name), "ep%u%s", num,
2511 direction ? "in" : "out");
2512
2513 dep->endpoint.name = dep->name;
2514
2515 if (!(dep->number > 1)) {
2516 dep->endpoint.desc = &dwc3_gadget_ep0_desc;
2517 dep->endpoint.comp_desc = NULL;
2518 }
2519
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002520 if (num == 0)
2521 ret = dwc3_gadget_init_control_endpoint(dep);
2522 else if (direction)
2523 ret = dwc3_gadget_init_in_endpoint(dep);
2524 else
2525 ret = dwc3_gadget_init_out_endpoint(dep);
2526
2527 if (ret)
2528 return ret;
2529
2530 dep->endpoint.caps.dir_in = direction;
2531 dep->endpoint.caps.dir_out = !direction;
2532
2533 INIT_LIST_HEAD(&dep->pending_list);
2534 INIT_LIST_HEAD(&dep->started_list);
Felipe Balbid5443bb2018-08-01 13:53:29 +03002535 INIT_LIST_HEAD(&dep->cancelled_list);
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002536
2537 return 0;
2538}
2539
2540static int dwc3_gadget_init_endpoints(struct dwc3 *dwc, u8 total)
2541{
Bryan O'Donoghue47d39462017-01-31 20:58:10 +00002542 u8 epnum;
Felipe Balbi72246da2011-08-19 18:10:58 +03002543
Bryan O'Donoghuef3bcfc72017-01-31 20:58:11 +00002544 INIT_LIST_HEAD(&dwc->gadget.ep_list);
2545
Andy Shevchenko46b780d2017-06-12 15:11:25 +03002546 for (epnum = 0; epnum < total; epnum++) {
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002547 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002548
Felipe Balbi8f1c99c2018-04-09 11:06:09 +03002549 ret = dwc3_gadget_init_endpoint(dwc, epnum);
2550 if (ret)
2551 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002552 }
2553
2554 return 0;
2555}
2556
2557static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
2558{
2559 struct dwc3_ep *dep;
2560 u8 epnum;
2561
2562 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2563 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002564 if (!dep)
2565 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05302566 /*
2567 * Physical endpoints 0 and 1 are special; they form the
2568 * bi-directional USB endpoint 0.
2569 *
2570 * For those two physical endpoints, we don't allocate a TRB
2571 * pool nor do we add them the endpoints list. Due to that, we
2572 * shouldn't do these two operations otherwise we would end up
2573 * with all sorts of bugs when removing dwc3.ko.
2574 */
2575 if (epnum != 0 && epnum != 1) {
2576 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002577 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05302578 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002579
2580 kfree(dep);
2581 }
2582}
2583
Felipe Balbi72246da2011-08-19 18:10:58 +03002584/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02002585
Felipe Balbi8f608e82018-03-27 10:53:29 +03002586static int dwc3_gadget_ep_reclaim_completed_trb(struct dwc3_ep *dep,
2587 struct dwc3_request *req, struct dwc3_trb *trb,
2588 const struct dwc3_event_depevt *event, int status, int chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302589{
2590 unsigned int count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302591
Felipe Balbidc55c672016-08-12 13:20:32 +03002592 dwc3_ep_inc_deq(dep);
Felipe Balbia9c3ca52016-10-05 14:24:37 +03002593
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002594 trace_dwc3_complete_trb(dep, trb);
Felipe Balbi09fe1f82018-08-01 13:32:07 +03002595 req->num_trbs--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002596
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002597 /*
2598 * If we're in the middle of series of chained TRBs and we
2599 * receive a short transfer along the way, DWC3 will skip
2600 * through all TRBs including the last TRB in the chain (the
2601 * where CHN bit is zero. DWC3 will also avoid clearing HWO
2602 * bit and SW has to do it manually.
2603 *
2604 * We're going to do that here to avoid problems of HW trying
2605 * to use bogus TRBs for transfers.
2606 */
2607 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
2608 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2609
Felipe Balbic6267a52017-01-05 14:58:46 +02002610 /*
Thinh Nguyen6abfa0f2018-11-15 19:03:27 -08002611 * For isochronous transfers, the first TRB in a service interval must
2612 * have the Isoc-First type. Track and report its interval frame number.
2613 */
2614 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
2615 (trb->ctrl & DWC3_TRBCTL_ISOCHRONOUS_FIRST)) {
2616 unsigned int frame_number;
2617
2618 frame_number = DWC3_TRB_CTRL_GET_SID_SOFN(trb->ctrl);
2619 frame_number &= ~(dep->interval - 1);
2620 req->request.frame_number = frame_number;
2621 }
2622
2623 /*
Felipe Balbic6267a52017-01-05 14:58:46 +02002624 * If we're dealing with unaligned size OUT transfer, we will be left
2625 * with one TRB pending in the ring. We need to manually clear HWO bit
2626 * from that TRB.
2627 */
Felipe Balbi1a22ec62018-08-01 13:15:05 +03002628
2629 if (req->needs_extra_trb && !(trb->ctrl & DWC3_TRB_CTRL_CHN)) {
Felipe Balbic6267a52017-01-05 14:58:46 +02002630 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2631 return 1;
2632 }
2633
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302634 count = trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbie62c5bc52016-10-25 13:47:21 +03002635 req->remaining += count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302636
Felipe Balbi35b27192017-03-08 13:56:37 +02002637 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
2638 return 1;
2639
Felipe Balbid80fe1b2018-04-06 11:04:21 +03002640 if (event->status & DEPEVT_STATUS_SHORT && !chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302641 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002642
Anurag Kumar Vulisha5ee85892020-01-27 19:30:46 +00002643 if ((trb->ctrl & DWC3_TRB_CTRL_IOC) ||
2644 (trb->ctrl & DWC3_TRB_CTRL_LST))
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302645 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002646
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302647 return 0;
2648}
2649
Felipe Balbid3692952018-03-29 13:32:10 +03002650static int dwc3_gadget_ep_reclaim_trb_sg(struct dwc3_ep *dep,
2651 struct dwc3_request *req, const struct dwc3_event_depevt *event,
2652 int status)
2653{
2654 struct dwc3_trb *trb = &dep->trb_pool[dep->trb_dequeue];
2655 struct scatterlist *sg = req->sg;
2656 struct scatterlist *s;
2657 unsigned int pending = req->num_pending_sgs;
2658 unsigned int i;
2659 int ret = 0;
2660
2661 for_each_sg(sg, s, pending, i) {
2662 trb = &dep->trb_pool[dep->trb_dequeue];
2663
Felipe Balbid3692952018-03-29 13:32:10 +03002664 req->sg = sg_next(s);
2665 req->num_pending_sgs--;
2666
2667 ret = dwc3_gadget_ep_reclaim_completed_trb(dep, req,
2668 trb, event, status, true);
2669 if (ret)
2670 break;
2671 }
2672
2673 return ret;
2674}
2675
2676static int dwc3_gadget_ep_reclaim_trb_linear(struct dwc3_ep *dep,
2677 struct dwc3_request *req, const struct dwc3_event_depevt *event,
2678 int status)
2679{
2680 struct dwc3_trb *trb = &dep->trb_pool[dep->trb_dequeue];
2681
2682 return dwc3_gadget_ep_reclaim_completed_trb(dep, req, trb,
2683 event, status, false);
2684}
2685
Felipe Balbie0c42ce2018-04-06 15:37:30 +03002686static bool dwc3_gadget_ep_request_completed(struct dwc3_request *req)
2687{
Thinh Nguyen49e05902020-03-31 01:40:35 -07002688 return req->num_pending_sgs == 0;
Felipe Balbie0c42ce2018-04-06 15:37:30 +03002689}
2690
Felipe Balbif38e35d2018-04-06 15:56:35 +03002691static int dwc3_gadget_ep_cleanup_completed_request(struct dwc3_ep *dep,
2692 const struct dwc3_event_depevt *event,
2693 struct dwc3_request *req, int status)
2694{
2695 int ret;
2696
2697 if (req->num_pending_sgs)
2698 ret = dwc3_gadget_ep_reclaim_trb_sg(dep, req, event,
2699 status);
2700 else
2701 ret = dwc3_gadget_ep_reclaim_trb_linear(dep, req, event,
2702 status);
2703
Felipe Balbi1a22ec62018-08-01 13:15:05 +03002704 if (req->needs_extra_trb) {
Thinh Nguyend2ee3ff2020-08-06 19:46:29 -07002705 unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
2706
Felipe Balbif38e35d2018-04-06 15:56:35 +03002707 ret = dwc3_gadget_ep_reclaim_trb_linear(dep, req, event,
2708 status);
Thinh Nguyend2ee3ff2020-08-06 19:46:29 -07002709
2710 /* Reclaim MPS padding TRB for ZLP */
2711 if (!req->direction && req->request.zero && req->request.length &&
2712 !usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
2713 (IS_ALIGNED(req->request.length, maxp)))
2714 ret = dwc3_gadget_ep_reclaim_trb_linear(dep, req, event, status);
2715
Felipe Balbi1a22ec62018-08-01 13:15:05 +03002716 req->needs_extra_trb = false;
Felipe Balbif38e35d2018-04-06 15:56:35 +03002717 }
2718
2719 req->request.actual = req->request.length - req->remaining;
2720
Thinh Nguyend9feef92020-03-31 01:40:42 -07002721 if (!dwc3_gadget_ep_request_completed(req))
Felipe Balbif38e35d2018-04-06 15:56:35 +03002722 goto out;
Felipe Balbif38e35d2018-04-06 15:56:35 +03002723
2724 dwc3_gadget_giveback(dep, req, status);
2725
2726out:
2727 return ret;
2728}
2729
Felipe Balbi12a3a4a2018-03-29 11:53:40 +03002730static void dwc3_gadget_ep_cleanup_completed_requests(struct dwc3_ep *dep,
Felipe Balbi8f608e82018-03-27 10:53:29 +03002731 const struct dwc3_event_depevt *event, int status)
Felipe Balbi72246da2011-08-19 18:10:58 +03002732{
Felipe Balbi6afbdb52018-04-06 15:49:49 +03002733 struct dwc3_request *req;
2734 struct dwc3_request *tmp;
Felipe Balbi72246da2011-08-19 18:10:58 +03002735
Felipe Balbi6afbdb52018-04-06 15:49:49 +03002736 list_for_each_entry_safe(req, tmp, &dep->started_list, list) {
Felipe Balbifee73e62018-04-06 15:50:29 +03002737 int ret;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002738
Felipe Balbif38e35d2018-04-06 15:56:35 +03002739 ret = dwc3_gadget_ep_cleanup_completed_request(dep, event,
2740 req, status);
Felipe Balbi58f02182018-03-29 12:10:31 +03002741 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03002742 break;
Felipe Balbi31162af2016-08-11 14:38:37 +03002743 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002744}
2745
Thinh Nguyend9feef92020-03-31 01:40:42 -07002746static bool dwc3_gadget_ep_should_continue(struct dwc3_ep *dep)
2747{
2748 struct dwc3_request *req;
2749
2750 if (!list_empty(&dep->pending_list))
2751 return true;
2752
2753 /*
2754 * We only need to check the first entry of the started list. We can
2755 * assume the completed requests are removed from the started list.
2756 */
2757 req = next_request(&dep->started_list);
2758 if (!req)
2759 return false;
2760
2761 return !dwc3_gadget_ep_request_completed(req);
2762}
2763
Felipe Balbiee3638b2018-03-27 11:26:53 +03002764static void dwc3_gadget_endpoint_frame_from_event(struct dwc3_ep *dep,
2765 const struct dwc3_event_depevt *event)
2766{
Felipe Balbif62afb42018-04-11 10:34:34 +03002767 dep->frame_number = event->parameters;
Felipe Balbiee3638b2018-03-27 11:26:53 +03002768}
2769
Thinh Nguyen2e6e9e42020-05-05 19:46:39 -07002770static bool dwc3_gadget_endpoint_trbs_complete(struct dwc3_ep *dep,
2771 const struct dwc3_event_depevt *event, int status)
Felipe Balbi72246da2011-08-19 18:10:58 +03002772{
Felipe Balbi8f608e82018-03-27 10:53:29 +03002773 struct dwc3 *dwc = dep->dwc;
Thinh Nguyen2e6e9e42020-05-05 19:46:39 -07002774 bool no_started_trb = true;
Felipe Balbi6d8a0192018-03-29 12:49:28 +03002775
Felipe Balbi5f2e7972018-03-29 11:10:45 +03002776 dwc3_gadget_ep_cleanup_completed_requests(dep, event, status);
Felipe Balbifae2b902011-10-14 13:00:30 +03002777
Thinh Nguyenb6842d42020-05-05 19:46:33 -07002778 if (dep->flags & DWC3_EP_END_TRANSFER_PENDING)
2779 goto out;
Felipe Balbi6d8a0192018-03-29 12:49:28 +03002780
Michael Grzeschikf5e46aa2020-07-01 20:24:53 +02002781 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
2782 list_empty(&dep->started_list) &&
2783 (list_empty(&dep->pending_list) || status == -EXDEV))
Felipe Balbifae2b902011-10-14 13:00:30 +03002784 dwc3_stop_active_transfer(dep, true, true);
Thinh Nguyend9feef92020-03-31 01:40:42 -07002785 else if (dwc3_gadget_ep_should_continue(dep))
Thinh Nguyen2e6e9e42020-05-05 19:46:39 -07002786 if (__dwc3_gadget_kick_transfer(dep) == 0)
2787 no_started_trb = false;
Felipe Balbifae2b902011-10-14 13:00:30 +03002788
Thinh Nguyenb6842d42020-05-05 19:46:33 -07002789out:
Felipe Balbifae2b902011-10-14 13:00:30 +03002790 /*
2791 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2792 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2793 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07002794 if (DWC3_VER_IS_PRIOR(DWC3, 183A)) {
Felipe Balbifae2b902011-10-14 13:00:30 +03002795 u32 reg;
2796 int i;
2797
2798 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05002799 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03002800
2801 if (!(dep->flags & DWC3_EP_ENABLED))
2802 continue;
2803
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002804 if (!list_empty(&dep->started_list))
Thinh Nguyen2e6e9e42020-05-05 19:46:39 -07002805 return no_started_trb;
Felipe Balbifae2b902011-10-14 13:00:30 +03002806 }
2807
2808 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2809 reg |= dwc->u1u2;
2810 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2811
2812 dwc->u1u2 = 0;
2813 }
Thinh Nguyen2e6e9e42020-05-05 19:46:39 -07002814
2815 return no_started_trb;
2816}
2817
2818static void dwc3_gadget_endpoint_transfer_in_progress(struct dwc3_ep *dep,
2819 const struct dwc3_event_depevt *event)
2820{
2821 int status = 0;
2822
2823 if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
2824 dwc3_gadget_endpoint_frame_from_event(dep, event);
2825
2826 if (event->status & DEPEVT_STATUS_BUSERR)
2827 status = -ECONNRESET;
2828
2829 if (event->status & DEPEVT_STATUS_MISSED_ISOC)
2830 status = -EXDEV;
2831
2832 dwc3_gadget_endpoint_trbs_complete(dep, event, status);
Felipe Balbi72246da2011-08-19 18:10:58 +03002833}
2834
Thinh Nguyen3eaecd02020-05-05 19:46:51 -07002835static void dwc3_gadget_endpoint_transfer_complete(struct dwc3_ep *dep,
2836 const struct dwc3_event_depevt *event)
2837{
2838 int status = 0;
2839
2840 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
2841
2842 if (event->status & DEPEVT_STATUS_BUSERR)
2843 status = -ECONNRESET;
2844
Thinh Nguyene0d19562020-05-05 19:46:57 -07002845 if (dwc3_gadget_endpoint_trbs_complete(dep, event, status))
2846 dep->flags &= ~DWC3_EP_WAIT_TRANSFER_COMPLETE;
Felipe Balbi72246da2011-08-19 18:10:58 +03002847}
2848
Felipe Balbi8f608e82018-03-27 10:53:29 +03002849static void dwc3_gadget_endpoint_transfer_not_ready(struct dwc3_ep *dep,
2850 const struct dwc3_event_depevt *event)
Felipe Balbi32033862018-03-27 10:47:48 +03002851{
Felipe Balbiee3638b2018-03-27 11:26:53 +03002852 dwc3_gadget_endpoint_frame_from_event(dep, event);
Thinh Nguyen36f05d32020-03-29 16:13:10 -07002853
2854 /*
2855 * The XferNotReady event is generated only once before the endpoint
2856 * starts. It will be generated again when END_TRANSFER command is
2857 * issued. For some controller versions, the XferNotReady event may be
2858 * generated while the END_TRANSFER command is still in process. Ignore
2859 * it and wait for the next XferNotReady event after the command is
2860 * completed.
2861 */
2862 if (dep->flags & DWC3_EP_END_TRANSFER_PENDING)
2863 return;
2864
Felipe Balbi25abad62018-08-14 10:41:19 +03002865 (void) __dwc3_gadget_start_isoc(dep);
Felipe Balbi32033862018-03-27 10:47:48 +03002866}
2867
Thinh Nguyen140ca4c2020-05-05 19:47:09 -07002868static void dwc3_gadget_endpoint_stream_event(struct dwc3_ep *dep,
2869 const struct dwc3_event_depevt *event)
2870{
2871 struct dwc3 *dwc = dep->dwc;
2872
2873 if (event->status == DEPEVT_STREAMEVT_FOUND) {
2874 dep->flags |= DWC3_EP_FIRST_STREAM_PRIMED;
2875 goto out;
2876 }
2877
2878 /* Note: NoStream rejection event param value is 0 and not 0xFFFF */
2879 switch (event->parameters) {
2880 case DEPEVT_STREAM_PRIME:
2881 /*
2882 * If the host can properly transition the endpoint state from
2883 * idle to prime after a NoStream rejection, there's no need to
2884 * force restarting the endpoint to reinitiate the stream. To
2885 * simplify the check, assume the host follows the USB spec if
2886 * it primed the endpoint more than once.
2887 */
2888 if (dep->flags & DWC3_EP_FORCE_RESTART_STREAM) {
2889 if (dep->flags & DWC3_EP_FIRST_STREAM_PRIMED)
2890 dep->flags &= ~DWC3_EP_FORCE_RESTART_STREAM;
2891 else
2892 dep->flags |= DWC3_EP_FIRST_STREAM_PRIMED;
2893 }
2894
2895 break;
2896 case DEPEVT_STREAM_NOSTREAM:
2897 if ((dep->flags & DWC3_EP_IGNORE_NEXT_NOSTREAM) ||
2898 !(dep->flags & DWC3_EP_FORCE_RESTART_STREAM) ||
2899 !(dep->flags & DWC3_EP_WAIT_TRANSFER_COMPLETE))
2900 break;
2901
2902 /*
2903 * If the host rejects a stream due to no active stream, by the
2904 * USB and xHCI spec, the endpoint will be put back to idle
2905 * state. When the host is ready (buffer added/updated), it will
2906 * prime the endpoint to inform the usb device controller. This
2907 * triggers the device controller to issue ERDY to restart the
2908 * stream. However, some hosts don't follow this and keep the
2909 * endpoint in the idle state. No prime will come despite host
2910 * streams are updated, and the device controller will not be
2911 * triggered to generate ERDY to move the next stream data. To
2912 * workaround this and maintain compatibility with various
2913 * hosts, force to reinitate the stream until the host is ready
2914 * instead of waiting for the host to prime the endpoint.
2915 */
Thinh Nguyenb10e1c22020-05-05 19:47:15 -07002916 if (DWC3_VER_IS_WITHIN(DWC32, 100A, ANY)) {
2917 unsigned int cmd = DWC3_DGCMD_SET_ENDPOINT_PRIME;
2918
2919 dwc3_send_gadget_generic_command(dwc, cmd, dep->number);
2920 } else {
2921 dep->flags |= DWC3_EP_DELAY_START;
2922 dwc3_stop_active_transfer(dep, true, true);
2923 return;
2924 }
2925 break;
Thinh Nguyen140ca4c2020-05-05 19:47:09 -07002926 }
2927
2928out:
2929 dep->flags &= ~DWC3_EP_IGNORE_NEXT_NOSTREAM;
2930}
2931
Felipe Balbi72246da2011-08-19 18:10:58 +03002932static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2933 const struct dwc3_event_depevt *event)
2934{
2935 struct dwc3_ep *dep;
2936 u8 epnum = event->endpoint_number;
Baolin Wang76a638f2016-10-31 19:38:36 +08002937 u8 cmd;
Felipe Balbi72246da2011-08-19 18:10:58 +03002938
2939 dep = dwc->eps[epnum];
2940
Janusz Dziedzicd7fd41c2016-12-08 10:57:34 +01002941 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbi3aec9912019-01-21 13:08:44 +02002942 if (!(dep->flags & DWC3_EP_TRANSFER_STARTED))
Janusz Dziedzicd7fd41c2016-12-08 10:57:34 +01002943 return;
2944
2945 /* Handle only EPCMDCMPLT when EP disabled */
2946 if (event->endpoint_event != DWC3_DEPEVT_EPCMDCMPLT)
2947 return;
2948 }
Felipe Balbi3336abb2012-06-06 09:19:35 +03002949
Felipe Balbi72246da2011-08-19 18:10:58 +03002950 if (epnum == 0 || epnum == 1) {
2951 dwc3_ep0_interrupt(dwc, event);
2952 return;
2953 }
2954
2955 switch (event->endpoint_event) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002956 case DWC3_DEPEVT_XFERINPROGRESS:
Felipe Balbi8f608e82018-03-27 10:53:29 +03002957 dwc3_gadget_endpoint_transfer_in_progress(dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002958 break;
2959 case DWC3_DEPEVT_XFERNOTREADY:
Felipe Balbi8f608e82018-03-27 10:53:29 +03002960 dwc3_gadget_endpoint_transfer_not_ready(dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002961 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002962 case DWC3_DEPEVT_EPCMDCMPLT:
Baolin Wang76a638f2016-10-31 19:38:36 +08002963 cmd = DEPEVT_PARAMETER_CMD(event->parameters);
2964
2965 if (cmd == DWC3_DEPCMD_ENDTRANSFER) {
Thinh Nguyenc58d8bf2019-12-18 18:14:44 -08002966 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
Felipe Balbi3aec9912019-01-21 13:08:44 +02002967 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
Felipe Balbifec90952018-08-01 13:56:50 +03002968 dwc3_gadget_ep_cleanup_cancelled_requests(dep);
Thinh Nguyenda10bcd2019-12-18 18:14:50 -08002969 if ((dep->flags & DWC3_EP_DELAY_START) &&
2970 !usb_endpoint_xfer_isoc(dep->endpoint.desc))
2971 __dwc3_gadget_kick_transfer(dep);
2972
2973 dep->flags &= ~DWC3_EP_DELAY_START;
Baolin Wang76a638f2016-10-31 19:38:36 +08002974 }
2975 break;
Felipe Balbi742a4ff2018-03-26 13:26:56 +03002976 case DWC3_DEPEVT_XFERCOMPLETE:
Thinh Nguyen3eaecd02020-05-05 19:46:51 -07002977 dwc3_gadget_endpoint_transfer_complete(dep, event);
2978 break;
2979 case DWC3_DEPEVT_STREAMEVT:
Thinh Nguyen140ca4c2020-05-05 19:47:09 -07002980 dwc3_gadget_endpoint_stream_event(dep, event);
2981 break;
Baolin Wang76a638f2016-10-31 19:38:36 +08002982 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbi72246da2011-08-19 18:10:58 +03002983 break;
2984 }
2985}
2986
2987static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2988{
2989 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2990 spin_unlock(&dwc->lock);
2991 dwc->gadget_driver->disconnect(&dwc->gadget);
2992 spin_lock(&dwc->lock);
2993 }
2994}
2995
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002996static void dwc3_suspend_gadget(struct dwc3 *dwc)
2997{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002998 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002999 spin_unlock(&dwc->lock);
3000 dwc->gadget_driver->suspend(&dwc->gadget);
3001 spin_lock(&dwc->lock);
3002 }
3003}
3004
3005static void dwc3_resume_gadget(struct dwc3 *dwc)
3006{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03003007 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06003008 spin_unlock(&dwc->lock);
3009 dwc->gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06003010 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08003011 }
3012}
3013
3014static void dwc3_reset_gadget(struct dwc3 *dwc)
3015{
3016 if (!dwc->gadget_driver)
3017 return;
3018
3019 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
3020 spin_unlock(&dwc->lock);
3021 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06003022 spin_lock(&dwc->lock);
3023 }
3024}
3025
Felipe Balbic5353b22019-02-13 13:00:54 +02003026static void dwc3_stop_active_transfer(struct dwc3_ep *dep, bool force,
3027 bool interrupt)
Felipe Balbi72246da2011-08-19 18:10:58 +03003028{
Felipe Balbi72246da2011-08-19 18:10:58 +03003029 struct dwc3_gadget_ep_cmd_params params;
3030 u32 cmd;
3031 int ret;
3032
Thinh Nguyenc58d8bf2019-12-18 18:14:44 -08003033 if (!(dep->flags & DWC3_EP_TRANSFER_STARTED) ||
3034 (dep->flags & DWC3_EP_END_TRANSFER_PENDING))
Pratyush Anand3daf74d2012-06-23 02:23:08 +05303035 return;
3036
Pratyush Anand57911502012-07-06 15:19:10 +05303037 /*
3038 * NOTICE: We are violating what the Databook says about the
3039 * EndTransfer command. Ideally we would _always_ wait for the
3040 * EndTransfer Command Completion IRQ, but that's causing too
3041 * much trouble synchronizing between us and gadget driver.
3042 *
3043 * We have discussed this with the IP Provider and it was
Thinh Nguyencf2f8b62019-12-18 18:14:56 -08003044 * suggested to giveback all requests here.
Pratyush Anand57911502012-07-06 15:19:10 +05303045 *
3046 * Note also that a similar handling was tested by Synopsys
3047 * (thanks a lot Paul) and nothing bad has come out of it.
Thinh Nguyencf2f8b62019-12-18 18:14:56 -08003048 * In short, what we're doing is issuing EndTransfer with
3049 * CMDIOC bit set and delay kicking transfer until the
3050 * EndTransfer command had completed.
John Youn06281d42016-08-22 15:39:13 -07003051 *
3052 * As of IP version 3.10a of the DWC_usb3 IP, the controller
3053 * supports a mode to work around the above limitation. The
3054 * software can poll the CMDACT bit in the DEPCMD register
3055 * after issuing a EndTransfer command. This mode is enabled
3056 * by writing GUCTL2[14]. This polling is already done in the
3057 * dwc3_send_gadget_ep_cmd() function so if the mode is
3058 * enabled, the EndTransfer command will have completed upon
Thinh Nguyencf2f8b62019-12-18 18:14:56 -08003059 * returning from this function.
John Youn06281d42016-08-22 15:39:13 -07003060 *
3061 * This mode is NOT available on the DWC_usb31 IP.
Pratyush Anand57911502012-07-06 15:19:10 +05303062 */
3063
Pratyush Anand3daf74d2012-06-23 02:23:08 +05303064 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03003065 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
Felipe Balbic5353b22019-02-13 13:00:54 +02003066 cmd |= interrupt ? DWC3_DEPCMD_CMDIOC : 0;
Felipe Balbib4996a82012-06-06 12:04:13 +03003067 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05303068 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03003069 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05303070 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03003071 dep->resource_index = 0;
John Youn06281d42016-08-22 15:39:13 -07003072
Thinh Nguyen140ca4c2020-05-05 19:47:09 -07003073 /*
3074 * The END_TRANSFER command will cause the controller to generate a
3075 * NoStream Event, and it's not due to the host DP NoStream rejection.
3076 * Ignore the next NoStream event.
3077 */
3078 if (dep->stream_capable)
3079 dep->flags |= DWC3_EP_IGNORE_NEXT_NOSTREAM;
3080
Thinh Nguyend3abda52019-11-27 13:10:47 -08003081 if (!interrupt)
3082 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
Thinh Nguyenc58d8bf2019-12-18 18:14:44 -08003083 else
3084 dep->flags |= DWC3_EP_END_TRANSFER_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03003085}
3086
Felipe Balbi72246da2011-08-19 18:10:58 +03003087static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
3088{
3089 u32 epnum;
3090
3091 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
3092 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03003093 int ret;
3094
3095 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03003096 if (!dep)
3097 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03003098
3099 if (!(dep->flags & DWC3_EP_STALL))
3100 continue;
3101
3102 dep->flags &= ~DWC3_EP_STALL;
3103
John Youn50c763f2016-05-31 17:49:56 -07003104 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03003105 WARN_ON_ONCE(ret);
3106 }
3107}
3108
3109static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
3110{
Felipe Balbic4430a22012-05-24 10:30:01 +03003111 int reg;
3112
Thinh Nguyen1b6009ea2019-10-23 19:15:49 -07003113 dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RX_DET);
3114
Felipe Balbi72246da2011-08-19 18:10:58 +03003115 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3116 reg &= ~DWC3_DCTL_INITU1ENA;
Felipe Balbi72246da2011-08-19 18:10:58 +03003117 reg &= ~DWC3_DCTL_INITU2ENA;
Thinh Nguyen5b738212019-10-23 19:15:43 -07003118 dwc3_gadget_dctl_write_safe(dwc, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03003119
Felipe Balbi72246da2011-08-19 18:10:58 +03003120 dwc3_disconnect_gadget(dwc);
3121
3122 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03003123 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05003124 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbifc8bb912016-05-16 13:14:48 +03003125
3126 dwc->connected = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03003127}
3128
Felipe Balbi72246da2011-08-19 18:10:58 +03003129static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
3130{
3131 u32 reg;
3132
Felipe Balbifc8bb912016-05-16 13:14:48 +03003133 dwc->connected = true;
3134
Felipe Balbidf62df52011-10-14 15:11:49 +03003135 /*
3136 * WORKAROUND: DWC3 revisions <1.88a have an issue which
3137 * would cause a missing Disconnect Event if there's a
3138 * pending Setup Packet in the FIFO.
3139 *
3140 * There's no suggested workaround on the official Bug
3141 * report, which states that "unless the driver/application
3142 * is doing any special handling of a disconnect event,
3143 * there is no functional issue".
3144 *
3145 * Unfortunately, it turns out that we _do_ some special
3146 * handling of a disconnect event, namely complete all
3147 * pending transfers, notify gadget driver of the
3148 * disconnection, and so on.
3149 *
3150 * Our suggested workaround is to follow the Disconnect
3151 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06003152 * flag. Such flag gets set whenever we have a SETUP_PENDING
3153 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03003154 * same endpoint.
3155 *
3156 * Refers to:
3157 *
3158 * STAR#9000466709: RTL: Device : Disconnect event not
3159 * generated if setup packet pending in FIFO
3160 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003161 if (DWC3_VER_IS_PRIOR(DWC3, 188A)) {
Felipe Balbidf62df52011-10-14 15:11:49 +03003162 if (dwc->setup_packet_pending)
3163 dwc3_gadget_disconnect_interrupt(dwc);
3164 }
3165
Felipe Balbi8e744752014-11-06 14:27:53 +08003166 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03003167
3168 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3169 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
Thinh Nguyen5b738212019-10-23 19:15:43 -07003170 dwc3_gadget_dctl_write_safe(dwc, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02003171 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03003172 dwc3_clear_stall_all_ep(dwc);
3173
3174 /* Reset device address to zero */
3175 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
3176 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
3177 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03003178}
3179
Felipe Balbi72246da2011-08-19 18:10:58 +03003180static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
3181{
Felipe Balbi72246da2011-08-19 18:10:58 +03003182 struct dwc3_ep *dep;
3183 int ret;
3184 u32 reg;
3185 u8 speed;
3186
Felipe Balbi72246da2011-08-19 18:10:58 +03003187 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
3188 speed = reg & DWC3_DSTS_CONNECTSPD;
3189 dwc->speed = speed;
3190
John Youn5fb6fda2016-11-10 17:23:25 -08003191 /*
3192 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
3193 * each time on Connect Done.
3194 *
3195 * Currently we always use the reset value. If any platform
3196 * wants to set this to a different value, we need to add a
3197 * setting and update GCTL.RAMCLKSEL here.
3198 */
Felipe Balbi72246da2011-08-19 18:10:58 +03003199
3200 switch (speed) {
John Youn2da9ad72016-05-20 16:34:26 -07003201 case DWC3_DSTS_SUPERSPEED_PLUS:
John Youn75808622016-02-05 17:09:13 -08003202 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
3203 dwc->gadget.ep0->maxpacket = 512;
3204 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
3205 break;
John Youn2da9ad72016-05-20 16:34:26 -07003206 case DWC3_DSTS_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03003207 /*
3208 * WORKAROUND: DWC3 revisions <1.90a have an issue which
3209 * would cause a missing USB3 Reset event.
3210 *
3211 * In such situations, we should force a USB3 Reset
3212 * event by calling our dwc3_gadget_reset_interrupt()
3213 * routine.
3214 *
3215 * Refers to:
3216 *
3217 * STAR#9000483510: RTL: SS : USB3 reset event may
3218 * not be generated always when the link enters poll
3219 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003220 if (DWC3_VER_IS_PRIOR(DWC3, 190A))
Felipe Balbi05870c52011-10-14 14:51:38 +03003221 dwc3_gadget_reset_interrupt(dwc);
3222
Felipe Balbi72246da2011-08-19 18:10:58 +03003223 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
3224 dwc->gadget.ep0->maxpacket = 512;
3225 dwc->gadget.speed = USB_SPEED_SUPER;
3226 break;
John Youn2da9ad72016-05-20 16:34:26 -07003227 case DWC3_DSTS_HIGHSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03003228 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
3229 dwc->gadget.ep0->maxpacket = 64;
3230 dwc->gadget.speed = USB_SPEED_HIGH;
3231 break;
Roger Quadros9418ee12017-01-03 14:32:09 +02003232 case DWC3_DSTS_FULLSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03003233 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
3234 dwc->gadget.ep0->maxpacket = 64;
3235 dwc->gadget.speed = USB_SPEED_FULL;
3236 break;
John Youn2da9ad72016-05-20 16:34:26 -07003237 case DWC3_DSTS_LOWSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03003238 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
3239 dwc->gadget.ep0->maxpacket = 8;
3240 dwc->gadget.speed = USB_SPEED_LOW;
3241 break;
3242 }
3243
Thinh Nguyen61800262018-01-12 18:18:05 -08003244 dwc->eps[1]->endpoint.maxpacket = dwc->gadget.ep0->maxpacket;
3245
Pratyush Anand2b758352013-01-14 15:59:31 +05303246 /* Enable USB2 LPM Capability */
3247
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003248 if (!DWC3_VER_IS_WITHIN(DWC3, ANY, 194A) &&
John Youn2da9ad72016-05-20 16:34:26 -07003249 (speed != DWC3_DSTS_SUPERSPEED) &&
3250 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
Pratyush Anand2b758352013-01-14 15:59:31 +05303251 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
3252 reg |= DWC3_DCFG_LPM_CAP;
3253 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
3254
3255 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3256 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
3257
Thinh Nguyen16fe4f32019-08-19 18:35:58 -07003258 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold |
3259 (dwc->is_utmi_l1_suspend << 4));
Pratyush Anand2b758352013-01-14 15:59:31 +05303260
Huang Rui80caf7d2014-10-28 19:54:26 +08003261 /*
3262 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
3263 * DCFG.LPMCap is set, core responses with an ACK and the
3264 * BESL value in the LPM token is less than or equal to LPM
3265 * NYET threshold.
3266 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003267 WARN_ONCE(DWC3_VER_IS_PRIOR(DWC3, 240A) && dwc->has_lpm_erratum,
Masanari Iida9165dab2016-09-17 23:44:17 +09003268 "LPM Erratum not available on dwc3 revisions < 2.40a\n");
Huang Rui80caf7d2014-10-28 19:54:26 +08003269
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003270 if (dwc->has_lpm_erratum && !DWC3_VER_IS_PRIOR(DWC3, 240A))
Thinh Nguyen2e487d22019-04-25 13:55:30 -07003271 reg |= DWC3_DCTL_NYET_THRES(dwc->lpm_nyet_threshold);
Huang Rui80caf7d2014-10-28 19:54:26 +08003272
Thinh Nguyen5b738212019-10-23 19:15:43 -07003273 dwc3_gadget_dctl_write_safe(dwc, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06003274 } else {
3275 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3276 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
Thinh Nguyen5b738212019-10-23 19:15:43 -07003277 dwc3_gadget_dctl_write_safe(dwc, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05303278 }
3279
Felipe Balbi72246da2011-08-19 18:10:58 +03003280 dep = dwc->eps[0];
Felipe Balbia2d23f02018-04-09 12:40:48 +03003281 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_MODIFY);
Felipe Balbi72246da2011-08-19 18:10:58 +03003282 if (ret) {
3283 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
3284 return;
3285 }
3286
3287 dep = dwc->eps[1];
Felipe Balbia2d23f02018-04-09 12:40:48 +03003288 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_MODIFY);
Felipe Balbi72246da2011-08-19 18:10:58 +03003289 if (ret) {
3290 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
3291 return;
3292 }
3293
3294 /*
3295 * Configure PHY via GUSB3PIPECTLn if required.
3296 *
3297 * Update GTXFIFOSIZn
3298 *
3299 * In both cases reset values should be sufficient.
3300 */
3301}
3302
3303static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
3304{
Felipe Balbi72246da2011-08-19 18:10:58 +03003305 /*
3306 * TODO take core out of low power mode when that's
3307 * implemented.
3308 */
3309
Jiebing Liad14d4e2014-12-11 13:26:29 +08003310 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
3311 spin_unlock(&dwc->lock);
3312 dwc->gadget_driver->resume(&dwc->gadget);
3313 spin_lock(&dwc->lock);
3314 }
Felipe Balbi72246da2011-08-19 18:10:58 +03003315}
3316
3317static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
3318 unsigned int evtinfo)
3319{
Felipe Balbifae2b902011-10-14 13:00:30 +03003320 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03003321 unsigned int pwropt;
3322
3323 /*
3324 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
3325 * Hibernation mode enabled which would show up when device detects
3326 * host-initiated U3 exit.
3327 *
3328 * In that case, device will generate a Link State Change Interrupt
3329 * from U3 to RESUME which is only necessary if Hibernation is
3330 * configured in.
3331 *
3332 * There are no functional changes due to such spurious event and we
3333 * just need to ignore it.
3334 *
3335 * Refers to:
3336 *
3337 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
3338 * operational mode
3339 */
3340 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003341 if (DWC3_VER_IS_PRIOR(DWC3, 250A) &&
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03003342 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
3343 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
3344 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03003345 return;
3346 }
3347 }
Felipe Balbifae2b902011-10-14 13:00:30 +03003348
3349 /*
3350 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
3351 * on the link partner, the USB session might do multiple entry/exit
3352 * of low power states before a transfer takes place.
3353 *
3354 * Due to this problem, we might experience lower throughput. The
3355 * suggested workaround is to disable DCTL[12:9] bits if we're
3356 * transitioning from U1/U2 to U0 and enable those bits again
3357 * after a transfer completes and there are no pending transfers
3358 * on any of the enabled endpoints.
3359 *
3360 * This is the first half of that workaround.
3361 *
3362 * Refers to:
3363 *
3364 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
3365 * core send LGO_Ux entering U0
3366 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003367 if (DWC3_VER_IS_PRIOR(DWC3, 183A)) {
Felipe Balbifae2b902011-10-14 13:00:30 +03003368 if (next == DWC3_LINK_STATE_U0) {
3369 u32 u1u2;
3370 u32 reg;
3371
3372 switch (dwc->link_state) {
3373 case DWC3_LINK_STATE_U1:
3374 case DWC3_LINK_STATE_U2:
3375 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3376 u1u2 = reg & (DWC3_DCTL_INITU2ENA
3377 | DWC3_DCTL_ACCEPTU2ENA
3378 | DWC3_DCTL_INITU1ENA
3379 | DWC3_DCTL_ACCEPTU1ENA);
3380
3381 if (!dwc->u1u2)
3382 dwc->u1u2 = reg & u1u2;
3383
3384 reg &= ~u1u2;
3385
Thinh Nguyen5b738212019-10-23 19:15:43 -07003386 dwc3_gadget_dctl_write_safe(dwc, reg);
Felipe Balbifae2b902011-10-14 13:00:30 +03003387 break;
3388 default:
3389 /* do nothing */
3390 break;
3391 }
3392 }
3393 }
3394
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06003395 switch (next) {
3396 case DWC3_LINK_STATE_U1:
3397 if (dwc->speed == USB_SPEED_SUPER)
3398 dwc3_suspend_gadget(dwc);
3399 break;
3400 case DWC3_LINK_STATE_U2:
3401 case DWC3_LINK_STATE_U3:
3402 dwc3_suspend_gadget(dwc);
3403 break;
3404 case DWC3_LINK_STATE_RESUME:
3405 dwc3_resume_gadget(dwc);
3406 break;
3407 default:
3408 /* do nothing */
3409 break;
3410 }
3411
Felipe Balbie57ebc12014-04-22 13:20:12 -05003412 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03003413}
3414
Baolin Wang72704f82016-05-16 16:43:53 +08003415static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
3416 unsigned int evtinfo)
3417{
3418 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
3419
3420 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
3421 dwc3_suspend_gadget(dwc);
3422
3423 dwc->link_state = next;
3424}
3425
Felipe Balbie1dadd32014-02-25 14:47:54 -06003426static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
3427 unsigned int evtinfo)
3428{
3429 unsigned int is_ss = evtinfo & BIT(4);
3430
Felipe Balbibfad65e2017-04-19 14:59:27 +03003431 /*
Felipe Balbie1dadd32014-02-25 14:47:54 -06003432 * WORKAROUND: DWC3 revison 2.20a with hibernation support
3433 * have a known issue which can cause USB CV TD.9.23 to fail
3434 * randomly.
3435 *
3436 * Because of this issue, core could generate bogus hibernation
3437 * events which SW needs to ignore.
3438 *
3439 * Refers to:
3440 *
3441 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
3442 * Device Fallback from SuperSpeed
3443 */
3444 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
3445 return;
3446
3447 /* enter hibernation here */
3448}
3449
Felipe Balbi72246da2011-08-19 18:10:58 +03003450static void dwc3_gadget_interrupt(struct dwc3 *dwc,
3451 const struct dwc3_event_devt *event)
3452{
3453 switch (event->type) {
3454 case DWC3_DEVICE_EVENT_DISCONNECT:
3455 dwc3_gadget_disconnect_interrupt(dwc);
3456 break;
3457 case DWC3_DEVICE_EVENT_RESET:
3458 dwc3_gadget_reset_interrupt(dwc);
3459 break;
3460 case DWC3_DEVICE_EVENT_CONNECT_DONE:
3461 dwc3_gadget_conndone_interrupt(dwc);
3462 break;
3463 case DWC3_DEVICE_EVENT_WAKEUP:
3464 dwc3_gadget_wakeup_interrupt(dwc);
3465 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06003466 case DWC3_DEVICE_EVENT_HIBER_REQ:
3467 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
3468 "unexpected hibernation event\n"))
3469 break;
3470
3471 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
3472 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03003473 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
3474 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
3475 break;
3476 case DWC3_DEVICE_EVENT_EOPF:
Baolin Wang72704f82016-05-16 16:43:53 +08003477 /* It changed to be suspend event for version 2.30a and above */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003478 if (!DWC3_VER_IS_PRIOR(DWC3, 230A)) {
Baolin Wang72704f82016-05-16 16:43:53 +08003479 /*
3480 * Ignore suspend event until the gadget enters into
3481 * USB_STATE_CONFIGURED state.
3482 */
3483 if (dwc->gadget.state >= USB_STATE_CONFIGURED)
3484 dwc3_gadget_suspend_interrupt(dwc,
3485 event->event_info);
3486 }
Felipe Balbi72246da2011-08-19 18:10:58 +03003487 break;
3488 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi72246da2011-08-19 18:10:58 +03003489 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi72246da2011-08-19 18:10:58 +03003490 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi72246da2011-08-19 18:10:58 +03003491 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi72246da2011-08-19 18:10:58 +03003492 break;
3493 default:
Felipe Balbie9f2aa82015-01-27 13:49:28 -06003494 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03003495 }
3496}
3497
3498static void dwc3_process_event_entry(struct dwc3 *dwc,
3499 const union dwc3_event *event)
3500{
Felipe Balbi43c96be2016-09-26 13:23:34 +03003501 trace_dwc3_event(event->raw, dwc);
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05003502
Felipe Balbidfc5e802017-04-26 13:44:51 +03003503 if (!event->type.is_devspec)
3504 dwc3_endpoint_interrupt(dwc, &event->depevt);
3505 else if (event->type.type == DWC3_EVENT_TYPE_DEV)
Felipe Balbi72246da2011-08-19 18:10:58 +03003506 dwc3_gadget_interrupt(dwc, &event->devt);
Felipe Balbidfc5e802017-04-26 13:44:51 +03003507 else
Felipe Balbi72246da2011-08-19 18:10:58 +03003508 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
Felipe Balbi72246da2011-08-19 18:10:58 +03003509}
3510
Felipe Balbidea520a2016-03-30 09:39:34 +03003511static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbif42f2442013-06-12 21:25:08 +03003512{
Felipe Balbidea520a2016-03-30 09:39:34 +03003513 struct dwc3 *dwc = evt->dwc;
Felipe Balbif42f2442013-06-12 21:25:08 +03003514 irqreturn_t ret = IRQ_NONE;
3515 int left;
3516 u32 reg;
3517
Felipe Balbif42f2442013-06-12 21:25:08 +03003518 left = evt->count;
3519
3520 if (!(evt->flags & DWC3_EVENT_PENDING))
3521 return IRQ_NONE;
3522
3523 while (left > 0) {
3524 union dwc3_event event;
3525
John Younebbb2d52016-11-15 13:07:02 +02003526 event.raw = *(u32 *) (evt->cache + evt->lpos);
Felipe Balbif42f2442013-06-12 21:25:08 +03003527
3528 dwc3_process_event_entry(dwc, &event);
3529
3530 /*
3531 * FIXME we wrap around correctly to the next entry as
3532 * almost all entries are 4 bytes in size. There is one
3533 * entry which has 12 bytes which is a regular entry
3534 * followed by 8 bytes data. ATM I don't know how
3535 * things are organized if we get next to the a
3536 * boundary so I worry about that once we try to handle
3537 * that.
3538 */
Felipe Balbicaefe6c2016-11-15 13:05:23 +02003539 evt->lpos = (evt->lpos + 4) % evt->length;
Felipe Balbif42f2442013-06-12 21:25:08 +03003540 left -= 4;
Felipe Balbif42f2442013-06-12 21:25:08 +03003541 }
3542
3543 evt->count = 0;
3544 evt->flags &= ~DWC3_EVENT_PENDING;
3545 ret = IRQ_HANDLED;
3546
3547 /* Unmask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003548 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbif42f2442013-06-12 21:25:08 +03003549 reg &= ~DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003550 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbif42f2442013-06-12 21:25:08 +03003551
John Youncf40b862016-11-14 12:32:43 -08003552 if (dwc->imod_interval) {
3553 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
3554 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
3555 }
3556
Felipe Balbif42f2442013-06-12 21:25:08 +03003557 return ret;
3558}
3559
Felipe Balbidea520a2016-03-30 09:39:34 +03003560static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
Felipe Balbib15a7622011-06-30 16:57:15 +03003561{
Felipe Balbidea520a2016-03-30 09:39:34 +03003562 struct dwc3_event_buffer *evt = _evt;
3563 struct dwc3 *dwc = evt->dwc;
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05003564 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03003565 irqreturn_t ret = IRQ_NONE;
Felipe Balbib15a7622011-06-30 16:57:15 +03003566
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05003567 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbidea520a2016-03-30 09:39:34 +03003568 ret = dwc3_process_event_buf(evt);
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05003569 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03003570
3571 return ret;
3572}
3573
Felipe Balbidea520a2016-03-30 09:39:34 +03003574static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03003575{
Felipe Balbidea520a2016-03-30 09:39:34 +03003576 struct dwc3 *dwc = evt->dwc;
John Younebbb2d52016-11-15 13:07:02 +02003577 u32 amount;
Felipe Balbi72246da2011-08-19 18:10:58 +03003578 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03003579 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03003580
Felipe Balbifc8bb912016-05-16 13:14:48 +03003581 if (pm_runtime_suspended(dwc->dev)) {
3582 pm_runtime_get(dwc->dev);
3583 disable_irq_nosync(dwc->irq_gadget);
3584 dwc->pending_events = true;
3585 return IRQ_HANDLED;
3586 }
3587
Thinh Nguyend325a1d2017-05-11 17:26:47 -07003588 /*
3589 * With PCIe legacy interrupt, test shows that top-half irq handler can
3590 * be called again after HW interrupt deassertion. Check if bottom-half
3591 * irq event handler completes before caching new event to prevent
3592 * losing events.
3593 */
3594 if (evt->flags & DWC3_EVENT_PENDING)
3595 return IRQ_HANDLED;
3596
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003597 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
Felipe Balbi72246da2011-08-19 18:10:58 +03003598 count &= DWC3_GEVNTCOUNT_MASK;
3599 if (!count)
3600 return IRQ_NONE;
3601
Felipe Balbib15a7622011-06-30 16:57:15 +03003602 evt->count = count;
3603 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03003604
Felipe Balbie8adfc32013-06-12 21:11:14 +03003605 /* Mask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003606 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbie8adfc32013-06-12 21:11:14 +03003607 reg |= DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03003608 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbie8adfc32013-06-12 21:11:14 +03003609
John Younebbb2d52016-11-15 13:07:02 +02003610 amount = min(count, evt->length - evt->lpos);
3611 memcpy(evt->cache + evt->lpos, evt->buf + evt->lpos, amount);
3612
3613 if (amount < count)
3614 memcpy(evt->cache, evt->buf, count - amount);
3615
John Youn65aca322016-11-15 13:08:59 +02003616 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), count);
3617
Felipe Balbib15a7622011-06-30 16:57:15 +03003618 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03003619}
3620
Felipe Balbidea520a2016-03-30 09:39:34 +03003621static irqreturn_t dwc3_interrupt(int irq, void *_evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03003622{
Felipe Balbidea520a2016-03-30 09:39:34 +03003623 struct dwc3_event_buffer *evt = _evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03003624
Felipe Balbidea520a2016-03-30 09:39:34 +03003625 return dwc3_check_event_buf(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +03003626}
3627
Felipe Balbi6db38122016-10-03 11:27:01 +03003628static int dwc3_gadget_get_irq(struct dwc3 *dwc)
3629{
3630 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
3631 int irq;
3632
Hans de Goedef146b40b2019-10-05 23:04:48 +02003633 irq = platform_get_irq_byname_optional(dwc3_pdev, "peripheral");
Felipe Balbi6db38122016-10-03 11:27:01 +03003634 if (irq > 0)
3635 goto out;
3636
3637 if (irq == -EPROBE_DEFER)
3638 goto out;
3639
Hans de Goedef146b40b2019-10-05 23:04:48 +02003640 irq = platform_get_irq_byname_optional(dwc3_pdev, "dwc_usb3");
Felipe Balbi6db38122016-10-03 11:27:01 +03003641 if (irq > 0)
3642 goto out;
3643
3644 if (irq == -EPROBE_DEFER)
3645 goto out;
3646
3647 irq = platform_get_irq(dwc3_pdev, 0);
3648 if (irq > 0)
3649 goto out;
3650
Felipe Balbi6db38122016-10-03 11:27:01 +03003651 if (!irq)
3652 irq = -EINVAL;
3653
3654out:
3655 return irq;
3656}
3657
Felipe Balbi72246da2011-08-19 18:10:58 +03003658/**
Felipe Balbibfad65e2017-04-19 14:59:27 +03003659 * dwc3_gadget_init - initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08003660 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03003661 *
3662 * Returns 0 on success otherwise negative errno.
3663 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05003664int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03003665{
Felipe Balbi6db38122016-10-03 11:27:01 +03003666 int ret;
3667 int irq;
Roger Quadros9522def2016-06-10 14:48:38 +03003668
Felipe Balbi6db38122016-10-03 11:27:01 +03003669 irq = dwc3_gadget_get_irq(dwc);
3670 if (irq < 0) {
3671 ret = irq;
3672 goto err0;
Roger Quadros9522def2016-06-10 14:48:38 +03003673 }
3674
3675 dwc->irq_gadget = irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03003676
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303677 dwc->ep0_trb = dma_alloc_coherent(dwc->sysdev,
3678 sizeof(*dwc->ep0_trb) * 2,
3679 &dwc->ep0_trb_addr, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03003680 if (!dwc->ep0_trb) {
3681 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
3682 ret = -ENOMEM;
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003683 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03003684 }
3685
Felipe Balbi4199c5f2017-04-07 14:09:13 +03003686 dwc->setup_buf = kzalloc(DWC3_EP0_SETUP_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03003687 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03003688 ret = -ENOMEM;
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003689 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03003690 }
3691
Felipe Balbi905dc042017-01-05 14:46:52 +02003692 dwc->bounce = dma_alloc_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE,
3693 &dwc->bounce_addr, GFP_KERNEL);
3694 if (!dwc->bounce) {
3695 ret = -ENOMEM;
Felipe Balbid6e5a542017-04-07 16:34:38 +03003696 goto err2;
Felipe Balbi905dc042017-01-05 14:46:52 +02003697 }
3698
Baolin Wangbb014732016-10-14 17:11:33 +08003699 init_completion(&dwc->ep0_in_setup);
3700
Felipe Balbi72246da2011-08-19 18:10:58 +03003701 dwc->gadget.ops = &dwc3_gadget_ops;
Felipe Balbi72246da2011-08-19 18:10:58 +03003702 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02003703 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03003704 dwc->gadget.name = "dwc3-gadget";
Thinh Nguyenc7299692019-04-25 14:28:24 -07003705 dwc->gadget.lpm_capable = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03003706
3707 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003708 * FIXME We might be setting max_speed to <SUPER, however versions
3709 * <2.20a of dwc3 have an issue with metastability (documented
3710 * elsewhere in this driver) which tells us we can't set max speed to
3711 * anything lower than SUPER.
3712 *
3713 * Because gadget.max_speed is only used by composite.c and function
3714 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
3715 * to happen so we avoid sending SuperSpeed Capability descriptor
3716 * together with our BOS descriptor as that could confuse host into
3717 * thinking we can handle super speed.
3718 *
3719 * Note that, in fact, we won't even support GetBOS requests when speed
3720 * is less than super speed because we don't have means, yet, to tell
3721 * composite.c that we are USB 2.0 + LPM ECN.
3722 */
Thinh Nguyen9af21dd2020-04-11 19:20:01 -07003723 if (DWC3_VER_IS_PRIOR(DWC3, 220A) &&
Roger Quadros42bf02e2017-10-31 15:11:55 +02003724 !dwc->dis_metastability_quirk)
Felipe Balbi5eb30ce2016-11-03 14:07:51 +02003725 dev_info(dwc->dev, "changing max_speed on rev %08x\n",
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003726 dwc->revision);
3727
3728 dwc->gadget.max_speed = dwc->maximum_speed;
3729
3730 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03003731 * REVISIT: Here we should clear all pending IRQs to be
3732 * sure we're starting from a well known location.
3733 */
3734
Bryan O'Donoghuef3bcfc72017-01-31 20:58:11 +00003735 ret = dwc3_gadget_init_endpoints(dwc, dwc->num_eps);
Felipe Balbi72246da2011-08-19 18:10:58 +03003736 if (ret)
Felipe Balbid6e5a542017-04-07 16:34:38 +03003737 goto err3;
Felipe Balbi72246da2011-08-19 18:10:58 +03003738
Felipe Balbi72246da2011-08-19 18:10:58 +03003739 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
3740 if (ret) {
3741 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbid6e5a542017-04-07 16:34:38 +03003742 goto err4;
Felipe Balbi72246da2011-08-19 18:10:58 +03003743 }
3744
Roger Quadros169e3b62019-01-10 17:04:28 +02003745 dwc3_gadget_set_speed(&dwc->gadget, dwc->maximum_speed);
3746
Felipe Balbi72246da2011-08-19 18:10:58 +03003747 return 0;
Felipe Balbi4199c5f2017-04-07 14:09:13 +03003748
3749err4:
Felipe Balbid6e5a542017-04-07 16:34:38 +03003750 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03003751
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003752err3:
Felipe Balbid6e5a542017-04-07 16:34:38 +03003753 dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
3754 dwc->bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003755
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003756err2:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003757 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003758
Felipe Balbi7d5e6502017-04-07 13:34:21 +03003759err1:
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303760 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003761 dwc->ep0_trb, dwc->ep0_trb_addr);
3762
Felipe Balbi72246da2011-08-19 18:10:58 +03003763err0:
3764 return ret;
3765}
3766
Felipe Balbi7415f172012-04-30 14:56:33 +03003767/* -------------------------------------------------------------------------- */
3768
Felipe Balbi72246da2011-08-19 18:10:58 +03003769void dwc3_gadget_exit(struct dwc3 *dwc)
3770{
Felipe Balbi72246da2011-08-19 18:10:58 +03003771 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03003772 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi905dc042017-01-05 14:46:52 +02003773 dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
Felipe Balbid6e5a542017-04-07 16:34:38 +03003774 dwc->bounce_addr);
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003775 kfree(dwc->setup_buf);
Arnd Bergmannd64ff402016-11-17 17:13:47 +05303776 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbid6e5a542017-04-07 16:34:38 +03003777 dwc->ep0_trb, dwc->ep0_trb_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03003778}
Felipe Balbi7415f172012-04-30 14:56:33 +03003779
Felipe Balbi0b0231a2014-10-07 10:19:23 -05003780int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03003781{
Roger Quadros9772b472016-04-12 11:33:29 +03003782 if (!dwc->gadget_driver)
3783 return 0;
3784
Roger Quadros1551e352017-02-15 14:16:26 +02003785 dwc3_gadget_run_stop(dwc, false, false);
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003786 dwc3_disconnect_gadget(dwc);
3787 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003788
3789 return 0;
3790}
3791
3792int dwc3_gadget_resume(struct dwc3 *dwc)
3793{
Felipe Balbi7415f172012-04-30 14:56:33 +03003794 int ret;
3795
Roger Quadros9772b472016-04-12 11:33:29 +03003796 if (!dwc->gadget_driver)
3797 return 0;
3798
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003799 ret = __dwc3_gadget_start(dwc);
3800 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003801 goto err0;
3802
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003803 ret = dwc3_gadget_run_stop(dwc, true, false);
3804 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003805 goto err1;
3806
Felipe Balbi7415f172012-04-30 14:56:33 +03003807 return 0;
3808
3809err1:
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003810 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003811
3812err0:
3813 return ret;
3814}
Felipe Balbifc8bb912016-05-16 13:14:48 +03003815
3816void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3817{
3818 if (dwc->pending_events) {
3819 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3820 dwc->pending_events = false;
3821 enable_irq(dwc->irq_gadget);
3822 }
3823}