blob: 9283f60341329fadb2ca5122bafb1be90e233a9c [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Daniel Vetter3dec0092010-08-20 21:40:52 +020044static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010045static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Jesse Barnesf1f644d2013-06-27 00:39:25 +030047static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030049static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030051
Damien Lespiaue7457a92013-08-08 22:28:59 +010052static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080054static int intel_framebuffer_init(struct drm_device *dev,
55 struct intel_framebuffer *ifb,
56 struct drm_mode_fb_cmd2 *mode_cmd,
57 struct drm_i915_gem_object *obj);
Damien Lespiaue7457a92013-08-08 22:28:59 +010058
Jesse Barnes79e53942008-11-07 14:24:08 -080059typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080061} intel_range_t;
62
63typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040064 int dot_limit;
65 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080066} intel_p2_t;
67
Ma Lingd4906092009-03-18 20:13:27 +080068typedef struct intel_limit intel_limit_t;
69struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040070 intel_range_t dot, vco, n, m, m1, m2, p, p1;
71 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080072};
Jesse Barnes79e53942008-11-07 14:24:08 -080073
Daniel Vetterd2acd212012-10-20 20:57:43 +020074int
75intel_pch_rawclk(struct drm_device *dev)
76{
77 struct drm_i915_private *dev_priv = dev->dev_private;
78
79 WARN_ON(!HAS_PCH_SPLIT(dev));
80
81 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
82}
83
Chris Wilson021357a2010-09-07 20:54:59 +010084static inline u32 /* units of 100MHz */
85intel_fdi_link_freq(struct drm_device *dev)
86{
Chris Wilson8b99e682010-10-13 09:59:17 +010087 if (IS_GEN5(dev)) {
88 struct drm_i915_private *dev_priv = dev->dev_private;
89 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
90 } else
91 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010092}
93
Daniel Vetter5d536e22013-07-06 12:52:06 +020094static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040095 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +020096 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +020097 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -040098 .m = { .min = 96, .max = 140 },
99 .m1 = { .min = 18, .max = 26 },
100 .m2 = { .min = 6, .max = 16 },
101 .p = { .min = 4, .max = 128 },
102 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700103 .p2 = { .dot_limit = 165000,
104 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700105};
106
Daniel Vetter5d536e22013-07-06 12:52:06 +0200107static const intel_limit_t intel_limits_i8xx_dvo = {
108 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200109 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200110 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200111 .m = { .min = 96, .max = 140 },
112 .m1 = { .min = 18, .max = 26 },
113 .m2 = { .min = 6, .max = 16 },
114 .p = { .min = 4, .max = 128 },
115 .p1 = { .min = 2, .max = 33 },
116 .p2 = { .dot_limit = 165000,
117 .p2_slow = 4, .p2_fast = 4 },
118};
119
Keith Packarde4b36692009-06-05 19:22:17 -0700120static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200122 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200123 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 .m = { .min = 96, .max = 140 },
125 .m1 = { .min = 18, .max = 26 },
126 .m2 = { .min = 6, .max = 16 },
127 .p = { .min = 4, .max = 128 },
128 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700129 .p2 = { .dot_limit = 165000,
130 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700131};
Eric Anholt273e27c2011-03-30 13:01:10 -0700132
Keith Packarde4b36692009-06-05 19:22:17 -0700133static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400134 .dot = { .min = 20000, .max = 400000 },
135 .vco = { .min = 1400000, .max = 2800000 },
136 .n = { .min = 1, .max = 6 },
137 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100138 .m1 = { .min = 8, .max = 18 },
139 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400140 .p = { .min = 5, .max = 80 },
141 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700142 .p2 = { .dot_limit = 200000,
143 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700144};
145
146static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400147 .dot = { .min = 20000, .max = 400000 },
148 .vco = { .min = 1400000, .max = 2800000 },
149 .n = { .min = 1, .max = 6 },
150 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100151 .m1 = { .min = 8, .max = 18 },
152 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400153 .p = { .min = 7, .max = 98 },
154 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700155 .p2 = { .dot_limit = 112000,
156 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700157};
158
Eric Anholt273e27c2011-03-30 13:01:10 -0700159
Keith Packarde4b36692009-06-05 19:22:17 -0700160static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700161 .dot = { .min = 25000, .max = 270000 },
162 .vco = { .min = 1750000, .max = 3500000},
163 .n = { .min = 1, .max = 4 },
164 .m = { .min = 104, .max = 138 },
165 .m1 = { .min = 17, .max = 23 },
166 .m2 = { .min = 5, .max = 11 },
167 .p = { .min = 10, .max = 30 },
168 .p1 = { .min = 1, .max = 3},
169 .p2 = { .dot_limit = 270000,
170 .p2_slow = 10,
171 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800172 },
Keith Packarde4b36692009-06-05 19:22:17 -0700173};
174
175static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700176 .dot = { .min = 22000, .max = 400000 },
177 .vco = { .min = 1750000, .max = 3500000},
178 .n = { .min = 1, .max = 4 },
179 .m = { .min = 104, .max = 138 },
180 .m1 = { .min = 16, .max = 23 },
181 .m2 = { .min = 5, .max = 11 },
182 .p = { .min = 5, .max = 80 },
183 .p1 = { .min = 1, .max = 8},
184 .p2 = { .dot_limit = 165000,
185 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700186};
187
188static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700189 .dot = { .min = 20000, .max = 115000 },
190 .vco = { .min = 1750000, .max = 3500000 },
191 .n = { .min = 1, .max = 3 },
192 .m = { .min = 104, .max = 138 },
193 .m1 = { .min = 17, .max = 23 },
194 .m2 = { .min = 5, .max = 11 },
195 .p = { .min = 28, .max = 112 },
196 .p1 = { .min = 2, .max = 8 },
197 .p2 = { .dot_limit = 0,
198 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800199 },
Keith Packarde4b36692009-06-05 19:22:17 -0700200};
201
202static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700203 .dot = { .min = 80000, .max = 224000 },
204 .vco = { .min = 1750000, .max = 3500000 },
205 .n = { .min = 1, .max = 3 },
206 .m = { .min = 104, .max = 138 },
207 .m1 = { .min = 17, .max = 23 },
208 .m2 = { .min = 5, .max = 11 },
209 .p = { .min = 14, .max = 42 },
210 .p1 = { .min = 2, .max = 6 },
211 .p2 = { .dot_limit = 0,
212 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800213 },
Keith Packarde4b36692009-06-05 19:22:17 -0700214};
215
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500216static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .dot = { .min = 20000, .max = 400000},
218 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .n = { .min = 3, .max = 6 },
221 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700222 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400223 .m1 = { .min = 0, .max = 0 },
224 .m2 = { .min = 0, .max = 254 },
225 .p = { .min = 5, .max = 80 },
226 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700227 .p2 = { .dot_limit = 200000,
228 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700229};
230
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500231static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400232 .dot = { .min = 20000, .max = 400000 },
233 .vco = { .min = 1700000, .max = 3500000 },
234 .n = { .min = 3, .max = 6 },
235 .m = { .min = 2, .max = 256 },
236 .m1 = { .min = 0, .max = 0 },
237 .m2 = { .min = 0, .max = 254 },
238 .p = { .min = 7, .max = 112 },
239 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700240 .p2 = { .dot_limit = 112000,
241 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700242};
243
Eric Anholt273e27c2011-03-30 13:01:10 -0700244/* Ironlake / Sandybridge
245 *
246 * We calculate clock using (register_value + 2) for N/M1/M2, so here
247 * the range value for them is (actual_value - 2).
248 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800249static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700250 .dot = { .min = 25000, .max = 350000 },
251 .vco = { .min = 1760000, .max = 3510000 },
252 .n = { .min = 1, .max = 5 },
253 .m = { .min = 79, .max = 127 },
254 .m1 = { .min = 12, .max = 22 },
255 .m2 = { .min = 5, .max = 9 },
256 .p = { .min = 5, .max = 80 },
257 .p1 = { .min = 1, .max = 8 },
258 .p2 = { .dot_limit = 225000,
259 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700260};
261
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800262static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700263 .dot = { .min = 25000, .max = 350000 },
264 .vco = { .min = 1760000, .max = 3510000 },
265 .n = { .min = 1, .max = 3 },
266 .m = { .min = 79, .max = 118 },
267 .m1 = { .min = 12, .max = 22 },
268 .m2 = { .min = 5, .max = 9 },
269 .p = { .min = 28, .max = 112 },
270 .p1 = { .min = 2, .max = 8 },
271 .p2 = { .dot_limit = 225000,
272 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800273};
274
275static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 .dot = { .min = 25000, .max = 350000 },
277 .vco = { .min = 1760000, .max = 3510000 },
278 .n = { .min = 1, .max = 3 },
279 .m = { .min = 79, .max = 127 },
280 .m1 = { .min = 12, .max = 22 },
281 .m2 = { .min = 5, .max = 9 },
282 .p = { .min = 14, .max = 56 },
283 .p1 = { .min = 2, .max = 8 },
284 .p2 = { .dot_limit = 225000,
285 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286};
287
Eric Anholt273e27c2011-03-30 13:01:10 -0700288/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800289static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700290 .dot = { .min = 25000, .max = 350000 },
291 .vco = { .min = 1760000, .max = 3510000 },
292 .n = { .min = 1, .max = 2 },
293 .m = { .min = 79, .max = 126 },
294 .m1 = { .min = 12, .max = 22 },
295 .m2 = { .min = 5, .max = 9 },
296 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400297 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .p2 = { .dot_limit = 225000,
299 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800300};
301
302static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 3 },
306 .m = { .min = 79, .max = 126 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400310 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800313};
314
Ville Syrjälädc730512013-09-24 21:26:30 +0300315static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300316 /*
317 * These are the data rate limits (measured in fast clocks)
318 * since those are the strictest limits we have. The fast
319 * clock and actual rate limits are more relaxed, so checking
320 * them would make no difference.
321 */
322 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200323 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700324 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700325 .m1 = { .min = 2, .max = 3 },
326 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300327 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300328 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700329};
330
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300331static void vlv_clock(int refclk, intel_clock_t *clock)
332{
333 clock->m = clock->m1 * clock->m2;
334 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200335 if (WARN_ON(clock->n == 0 || clock->p == 0))
336 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300337 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
338 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300339}
340
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300341/**
342 * Returns whether any output on the specified pipe is of the specified type
343 */
344static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
345{
346 struct drm_device *dev = crtc->dev;
347 struct intel_encoder *encoder;
348
349 for_each_encoder_on_crtc(dev, crtc, encoder)
350 if (encoder->type == type)
351 return true;
352
353 return false;
354}
355
Chris Wilson1b894b52010-12-14 20:04:54 +0000356static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
357 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800358{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800359 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800360 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800361
362 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100363 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000364 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800365 limit = &intel_limits_ironlake_dual_lvds_100m;
366 else
367 limit = &intel_limits_ironlake_dual_lvds;
368 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000369 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800370 limit = &intel_limits_ironlake_single_lvds_100m;
371 else
372 limit = &intel_limits_ironlake_single_lvds;
373 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200374 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800375 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800376
377 return limit;
378}
379
Ma Ling044c7c42009-03-18 20:13:23 +0800380static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
381{
382 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800383 const intel_limit_t *limit;
384
385 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100386 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700387 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800388 else
Keith Packarde4b36692009-06-05 19:22:17 -0700389 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
391 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700392 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800393 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700394 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800395 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700396 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800397
398 return limit;
399}
400
Chris Wilson1b894b52010-12-14 20:04:54 +0000401static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800402{
403 struct drm_device *dev = crtc->dev;
404 const intel_limit_t *limit;
405
Eric Anholtbad720f2009-10-22 16:11:14 -0700406 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000407 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800408 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800409 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500410 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800411 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500412 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800413 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500414 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700415 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300416 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100417 } else if (!IS_GEN2(dev)) {
418 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
419 limit = &intel_limits_i9xx_lvds;
420 else
421 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800422 } else {
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700424 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200425 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700426 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200427 else
428 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800429 }
430 return limit;
431}
432
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500433/* m1 is reserved as 0 in Pineview, n is a ring counter */
434static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800435{
Shaohua Li21778322009-02-23 15:19:16 +0800436 clock->m = clock->m2 + 2;
437 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200438 if (WARN_ON(clock->n == 0 || clock->p == 0))
439 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300440 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
441 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800442}
443
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200444static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
445{
446 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
447}
448
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200449static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800450{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200451 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800452 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200453 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
454 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300455 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
456 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800457}
458
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800459#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800460/**
461 * Returns whether the given set of divisors are valid for a given refclk with
462 * the given connectors.
463 */
464
Chris Wilson1b894b52010-12-14 20:04:54 +0000465static bool intel_PLL_is_valid(struct drm_device *dev,
466 const intel_limit_t *limit,
467 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800468{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300469 if (clock->n < limit->n.min || limit->n.max < clock->n)
470 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800471 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400472 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400474 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800475 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400476 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300477
478 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
479 if (clock->m1 <= clock->m2)
480 INTELPllInvalid("m1 <= m2\n");
481
482 if (!IS_VALLEYVIEW(dev)) {
483 if (clock->p < limit->p.min || limit->p.max < clock->p)
484 INTELPllInvalid("p out of range\n");
485 if (clock->m < limit->m.min || limit->m.max < clock->m)
486 INTELPllInvalid("m out of range\n");
487 }
488
Jesse Barnes79e53942008-11-07 14:24:08 -0800489 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400490 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800491 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
492 * connector, etc., rather than just a single range.
493 */
494 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400495 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800496
497 return true;
498}
499
Ma Lingd4906092009-03-18 20:13:27 +0800500static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200501i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800502 int target, int refclk, intel_clock_t *match_clock,
503 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800504{
505 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800506 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 int err = target;
508
Daniel Vettera210b022012-11-26 17:22:08 +0100509 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800510 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100511 * For LVDS just rely on its current settings for dual-channel.
512 * We haven't figured out how to reliably set up different
513 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800514 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100515 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800516 clock.p2 = limit->p2.p2_fast;
517 else
518 clock.p2 = limit->p2.p2_slow;
519 } else {
520 if (target < limit->p2.dot_limit)
521 clock.p2 = limit->p2.p2_slow;
522 else
523 clock.p2 = limit->p2.p2_fast;
524 }
525
Akshay Joshi0206e352011-08-16 15:34:10 -0400526 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800527
Zhao Yakui42158662009-11-20 11:24:18 +0800528 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
529 clock.m1++) {
530 for (clock.m2 = limit->m2.min;
531 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200532 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800533 break;
534 for (clock.n = limit->n.min;
535 clock.n <= limit->n.max; clock.n++) {
536 for (clock.p1 = limit->p1.min;
537 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800538 int this_err;
539
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200540 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000541 if (!intel_PLL_is_valid(dev, limit,
542 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800543 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800544 if (match_clock &&
545 clock.p != match_clock->p)
546 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800547
548 this_err = abs(clock.dot - target);
549 if (this_err < err) {
550 *best_clock = clock;
551 err = this_err;
552 }
553 }
554 }
555 }
556 }
557
558 return (err != target);
559}
560
Ma Lingd4906092009-03-18 20:13:27 +0800561static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200562pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
563 int target, int refclk, intel_clock_t *match_clock,
564 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200565{
566 struct drm_device *dev = crtc->dev;
567 intel_clock_t clock;
568 int err = target;
569
570 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
571 /*
572 * For LVDS just rely on its current settings for dual-channel.
573 * We haven't figured out how to reliably set up different
574 * single/dual channel state, if we even can.
575 */
576 if (intel_is_dual_link_lvds(dev))
577 clock.p2 = limit->p2.p2_fast;
578 else
579 clock.p2 = limit->p2.p2_slow;
580 } else {
581 if (target < limit->p2.dot_limit)
582 clock.p2 = limit->p2.p2_slow;
583 else
584 clock.p2 = limit->p2.p2_fast;
585 }
586
587 memset(best_clock, 0, sizeof(*best_clock));
588
589 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
590 clock.m1++) {
591 for (clock.m2 = limit->m2.min;
592 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200593 for (clock.n = limit->n.min;
594 clock.n <= limit->n.max; clock.n++) {
595 for (clock.p1 = limit->p1.min;
596 clock.p1 <= limit->p1.max; clock.p1++) {
597 int this_err;
598
599 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800600 if (!intel_PLL_is_valid(dev, limit,
601 &clock))
602 continue;
603 if (match_clock &&
604 clock.p != match_clock->p)
605 continue;
606
607 this_err = abs(clock.dot - target);
608 if (this_err < err) {
609 *best_clock = clock;
610 err = this_err;
611 }
612 }
613 }
614 }
615 }
616
617 return (err != target);
618}
619
Ma Lingd4906092009-03-18 20:13:27 +0800620static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200621g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
622 int target, int refclk, intel_clock_t *match_clock,
623 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800624{
625 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800626 intel_clock_t clock;
627 int max_n;
628 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400629 /* approximately equals target * 0.00585 */
630 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800631 found = false;
632
633 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100634 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800635 clock.p2 = limit->p2.p2_fast;
636 else
637 clock.p2 = limit->p2.p2_slow;
638 } else {
639 if (target < limit->p2.dot_limit)
640 clock.p2 = limit->p2.p2_slow;
641 else
642 clock.p2 = limit->p2.p2_fast;
643 }
644
645 memset(best_clock, 0, sizeof(*best_clock));
646 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200647 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800648 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200649 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800650 for (clock.m1 = limit->m1.max;
651 clock.m1 >= limit->m1.min; clock.m1--) {
652 for (clock.m2 = limit->m2.max;
653 clock.m2 >= limit->m2.min; clock.m2--) {
654 for (clock.p1 = limit->p1.max;
655 clock.p1 >= limit->p1.min; clock.p1--) {
656 int this_err;
657
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200658 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000659 if (!intel_PLL_is_valid(dev, limit,
660 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800661 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000662
663 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800664 if (this_err < err_most) {
665 *best_clock = clock;
666 err_most = this_err;
667 max_n = clock.n;
668 found = true;
669 }
670 }
671 }
672 }
673 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800674 return found;
675}
Ma Lingd4906092009-03-18 20:13:27 +0800676
Zhenyu Wang2c072452009-06-05 15:38:42 +0800677static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200678vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
679 int target, int refclk, intel_clock_t *match_clock,
680 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700681{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300682 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300683 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300684 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300685 /* min update 19.2 MHz */
686 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300687 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700688
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300689 target *= 5; /* fast clock */
690
691 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700692
693 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300694 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300695 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300696 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300697 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300698 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700699 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300700 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300701 unsigned int ppm, diff;
702
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300703 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
704 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300705
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300706 vlv_clock(refclk, &clock);
707
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300708 if (!intel_PLL_is_valid(dev, limit,
709 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300710 continue;
711
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300712 diff = abs(clock.dot - target);
713 ppm = div_u64(1000000ULL * diff, target);
714
715 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300716 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300717 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300718 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300719 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300720
Ville Syrjäläc6861222013-09-24 21:26:21 +0300721 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300722 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300723 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300724 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700725 }
726 }
727 }
728 }
729 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700730
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300731 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700732}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700733
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300734bool intel_crtc_active(struct drm_crtc *crtc)
735{
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
738 /* Be paranoid as we can arrive here with only partial
739 * state retrieved from the hardware during setup.
740 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100741 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300742 * as Haswell has gained clock readout/fastboot support.
743 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000744 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300745 * properly reconstruct framebuffers.
746 */
Matt Roperf4510a22014-04-01 15:22:40 -0700747 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100748 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300749}
750
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200751enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
752 enum pipe pipe)
753{
754 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756
Daniel Vetter3b117c82013-04-17 20:15:07 +0200757 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200758}
759
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200760static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300761{
762 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200763 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300764
765 frame = I915_READ(frame_reg);
766
767 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
Jesse Barnes93937072014-04-04 16:12:09 -0700768 WARN(1, "vblank wait timed out\n");
Paulo Zanonia928d532012-05-04 17:18:15 -0300769}
770
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700771/**
772 * intel_wait_for_vblank - wait for vblank on a given pipe
773 * @dev: drm device
774 * @pipe: pipe to wait for
775 *
776 * Wait for vblank to occur on a given pipe. Needed for various bits of
777 * mode setting code.
778 */
779void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800780{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700781 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800782 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700783
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200784 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
785 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300786 return;
787 }
788
Chris Wilson300387c2010-09-05 20:25:43 +0100789 /* Clear existing vblank status. Note this will clear any other
790 * sticky status fields as well.
791 *
792 * This races with i915_driver_irq_handler() with the result
793 * that either function could miss a vblank event. Here it is not
794 * fatal, as we will either wait upon the next vblank interrupt or
795 * timeout. Generally speaking intel_wait_for_vblank() is only
796 * called during modeset at which time the GPU should be idle and
797 * should *not* be performing page flips and thus not waiting on
798 * vblanks...
799 * Currently, the result of us stealing a vblank from the irq
800 * handler is that a single frame will be skipped during swapbuffers.
801 */
802 I915_WRITE(pipestat_reg,
803 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
804
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700805 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100806 if (wait_for(I915_READ(pipestat_reg) &
807 PIPE_VBLANK_INTERRUPT_STATUS,
808 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700809 DRM_DEBUG_KMS("vblank wait timed out\n");
810}
811
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300812static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
813{
814 struct drm_i915_private *dev_priv = dev->dev_private;
815 u32 reg = PIPEDSL(pipe);
816 u32 line1, line2;
817 u32 line_mask;
818
819 if (IS_GEN2(dev))
820 line_mask = DSL_LINEMASK_GEN2;
821 else
822 line_mask = DSL_LINEMASK_GEN3;
823
824 line1 = I915_READ(reg) & line_mask;
825 mdelay(5);
826 line2 = I915_READ(reg) & line_mask;
827
828 return line1 == line2;
829}
830
Keith Packardab7ad7f2010-10-03 00:33:06 -0700831/*
832 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700833 * @dev: drm device
834 * @pipe: pipe to wait for
835 *
836 * After disabling a pipe, we can't wait for vblank in the usual way,
837 * spinning on the vblank interrupt status bit, since we won't actually
838 * see an interrupt when the pipe is disabled.
839 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700840 * On Gen4 and above:
841 * wait for the pipe register state bit to turn off
842 *
843 * Otherwise:
844 * wait for the display line value to settle (it usually
845 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100846 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700847 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100848void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700849{
850 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200851 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
852 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700853
Keith Packardab7ad7f2010-10-03 00:33:06 -0700854 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200855 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700856
Keith Packardab7ad7f2010-10-03 00:33:06 -0700857 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100858 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
859 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200860 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700861 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700862 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300863 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200864 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700865 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800866}
867
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000868/*
869 * ibx_digital_port_connected - is the specified port connected?
870 * @dev_priv: i915 private structure
871 * @port: the port to test
872 *
873 * Returns true if @port is connected, false otherwise.
874 */
875bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
876 struct intel_digital_port *port)
877{
878 u32 bit;
879
Damien Lespiauc36346e2012-12-13 16:09:03 +0000880 if (HAS_PCH_IBX(dev_priv->dev)) {
881 switch(port->port) {
882 case PORT_B:
883 bit = SDE_PORTB_HOTPLUG;
884 break;
885 case PORT_C:
886 bit = SDE_PORTC_HOTPLUG;
887 break;
888 case PORT_D:
889 bit = SDE_PORTD_HOTPLUG;
890 break;
891 default:
892 return true;
893 }
894 } else {
895 switch(port->port) {
896 case PORT_B:
897 bit = SDE_PORTB_HOTPLUG_CPT;
898 break;
899 case PORT_C:
900 bit = SDE_PORTC_HOTPLUG_CPT;
901 break;
902 case PORT_D:
903 bit = SDE_PORTD_HOTPLUG_CPT;
904 break;
905 default:
906 return true;
907 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000908 }
909
910 return I915_READ(SDEISR) & bit;
911}
912
Jesse Barnesb24e7172011-01-04 15:09:30 -0800913static const char *state_string(bool enabled)
914{
915 return enabled ? "on" : "off";
916}
917
918/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200919void assert_pll(struct drm_i915_private *dev_priv,
920 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800921{
922 int reg;
923 u32 val;
924 bool cur_state;
925
926 reg = DPLL(pipe);
927 val = I915_READ(reg);
928 cur_state = !!(val & DPLL_VCO_ENABLE);
929 WARN(cur_state != state,
930 "PLL state assertion failure (expected %s, current %s)\n",
931 state_string(state), state_string(cur_state));
932}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800933
Jani Nikula23538ef2013-08-27 15:12:22 +0300934/* XXX: the dsi pll is shared between MIPI DSI ports */
935static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
936{
937 u32 val;
938 bool cur_state;
939
940 mutex_lock(&dev_priv->dpio_lock);
941 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
942 mutex_unlock(&dev_priv->dpio_lock);
943
944 cur_state = val & DSI_PLL_VCO_EN;
945 WARN(cur_state != state,
946 "DSI PLL state assertion failure (expected %s, current %s)\n",
947 state_string(state), state_string(cur_state));
948}
949#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
950#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
951
Daniel Vetter55607e82013-06-16 21:42:39 +0200952struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200953intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800954{
Daniel Vettere2b78262013-06-07 23:10:03 +0200955 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
956
Daniel Vettera43f6e02013-06-07 23:10:32 +0200957 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200958 return NULL;
959
Daniel Vettera43f6e02013-06-07 23:10:32 +0200960 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200961}
962
Jesse Barnesb24e7172011-01-04 15:09:30 -0800963/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200964void assert_shared_dpll(struct drm_i915_private *dev_priv,
965 struct intel_shared_dpll *pll,
966 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800967{
Jesse Barnes040484a2011-01-03 12:14:26 -0800968 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200969 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800970
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300971 if (HAS_PCH_LPT(dev_priv->dev)) {
972 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
973 return;
974 }
975
Chris Wilson92b27b02012-05-20 18:10:50 +0100976 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200977 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100978 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100979
Daniel Vetter53589012013-06-05 13:34:16 +0200980 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100981 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200982 "%s assertion failure (expected %s, current %s)\n",
983 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800984}
Jesse Barnes040484a2011-01-03 12:14:26 -0800985
986static void assert_fdi_tx(struct drm_i915_private *dev_priv,
987 enum pipe pipe, bool state)
988{
989 int reg;
990 u32 val;
991 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200992 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
993 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800994
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200995 if (HAS_DDI(dev_priv->dev)) {
996 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200997 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300998 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200999 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001000 } else {
1001 reg = FDI_TX_CTL(pipe);
1002 val = I915_READ(reg);
1003 cur_state = !!(val & FDI_TX_ENABLE);
1004 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001005 WARN(cur_state != state,
1006 "FDI TX state assertion failure (expected %s, current %s)\n",
1007 state_string(state), state_string(cur_state));
1008}
1009#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1010#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1011
1012static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1013 enum pipe pipe, bool state)
1014{
1015 int reg;
1016 u32 val;
1017 bool cur_state;
1018
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001019 reg = FDI_RX_CTL(pipe);
1020 val = I915_READ(reg);
1021 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001022 WARN(cur_state != state,
1023 "FDI RX state assertion failure (expected %s, current %s)\n",
1024 state_string(state), state_string(cur_state));
1025}
1026#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1027#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1028
1029static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1030 enum pipe pipe)
1031{
1032 int reg;
1033 u32 val;
1034
1035 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001036 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001037 return;
1038
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001039 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001040 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001041 return;
1042
Jesse Barnes040484a2011-01-03 12:14:26 -08001043 reg = FDI_TX_CTL(pipe);
1044 val = I915_READ(reg);
1045 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1046}
1047
Daniel Vetter55607e82013-06-16 21:42:39 +02001048void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1049 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001050{
1051 int reg;
1052 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001053 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001054
1055 reg = FDI_RX_CTL(pipe);
1056 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001057 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1058 WARN(cur_state != state,
1059 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1060 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001061}
1062
Jesse Barnesea0760c2011-01-04 15:09:32 -08001063static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1064 enum pipe pipe)
1065{
1066 int pp_reg, lvds_reg;
1067 u32 val;
1068 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001069 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001070
1071 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1072 pp_reg = PCH_PP_CONTROL;
1073 lvds_reg = PCH_LVDS;
1074 } else {
1075 pp_reg = PP_CONTROL;
1076 lvds_reg = LVDS;
1077 }
1078
1079 val = I915_READ(pp_reg);
1080 if (!(val & PANEL_POWER_ON) ||
1081 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1082 locked = false;
1083
1084 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1085 panel_pipe = PIPE_B;
1086
1087 WARN(panel_pipe == pipe && locked,
1088 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001089 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001090}
1091
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001092static void assert_cursor(struct drm_i915_private *dev_priv,
1093 enum pipe pipe, bool state)
1094{
1095 struct drm_device *dev = dev_priv->dev;
1096 bool cur_state;
1097
Paulo Zanonid9d82082014-02-27 16:30:56 -03001098 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001099 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001100 else if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001101 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001102 else
1103 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001104
1105 WARN(cur_state != state,
1106 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1107 pipe_name(pipe), state_string(state), state_string(cur_state));
1108}
1109#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1110#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1111
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001112void assert_pipe(struct drm_i915_private *dev_priv,
1113 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001114{
1115 int reg;
1116 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001117 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1119 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001120
Daniel Vetter8e636782012-01-22 01:36:48 +01001121 /* if we need the pipe A quirk it must be always on */
1122 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1123 state = true;
1124
Imre Deakda7e29b2014-02-18 00:02:02 +02001125 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001126 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001127 cur_state = false;
1128 } else {
1129 reg = PIPECONF(cpu_transcoder);
1130 val = I915_READ(reg);
1131 cur_state = !!(val & PIPECONF_ENABLE);
1132 }
1133
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001134 WARN(cur_state != state,
1135 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001136 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001137}
1138
Chris Wilson931872f2012-01-16 23:01:13 +00001139static void assert_plane(struct drm_i915_private *dev_priv,
1140 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001141{
1142 int reg;
1143 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001144 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001145
1146 reg = DSPCNTR(plane);
1147 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001148 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1149 WARN(cur_state != state,
1150 "plane %c assertion failure (expected %s, current %s)\n",
1151 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001152}
1153
Chris Wilson931872f2012-01-16 23:01:13 +00001154#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1155#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1156
Jesse Barnesb24e7172011-01-04 15:09:30 -08001157static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1158 enum pipe pipe)
1159{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001160 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001161 int reg, i;
1162 u32 val;
1163 int cur_pipe;
1164
Ville Syrjälä653e1022013-06-04 13:49:05 +03001165 /* Primary planes are fixed to pipes on gen4+ */
1166 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001167 reg = DSPCNTR(pipe);
1168 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001169 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001170 "plane %c assertion failure, should be disabled but not\n",
1171 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001172 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001173 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001174
Jesse Barnesb24e7172011-01-04 15:09:30 -08001175 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001176 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001177 reg = DSPCNTR(i);
1178 val = I915_READ(reg);
1179 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1180 DISPPLANE_SEL_PIPE_SHIFT;
1181 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001182 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1183 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001184 }
1185}
1186
Jesse Barnes19332d72013-03-28 09:55:38 -07001187static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1188 enum pipe pipe)
1189{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001190 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001191 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001192 u32 val;
1193
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001194 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001195 for_each_sprite(pipe, sprite) {
1196 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001197 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001198 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001199 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001200 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001201 }
1202 } else if (INTEL_INFO(dev)->gen >= 7) {
1203 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001204 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001205 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001206 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001207 plane_name(pipe), pipe_name(pipe));
1208 } else if (INTEL_INFO(dev)->gen >= 5) {
1209 reg = DVSCNTR(pipe);
1210 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001211 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001212 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1213 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001214 }
1215}
1216
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001217static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001218{
1219 u32 val;
1220 bool enabled;
1221
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001222 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001223
Jesse Barnes92f25842011-01-04 15:09:34 -08001224 val = I915_READ(PCH_DREF_CONTROL);
1225 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1226 DREF_SUPERSPREAD_SOURCE_MASK));
1227 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1228}
1229
Daniel Vetterab9412b2013-05-03 11:49:46 +02001230static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1231 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001232{
1233 int reg;
1234 u32 val;
1235 bool enabled;
1236
Daniel Vetterab9412b2013-05-03 11:49:46 +02001237 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001238 val = I915_READ(reg);
1239 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001240 WARN(enabled,
1241 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1242 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001243}
1244
Keith Packard4e634382011-08-06 10:39:45 -07001245static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001247{
1248 if ((val & DP_PORT_EN) == 0)
1249 return false;
1250
1251 if (HAS_PCH_CPT(dev_priv->dev)) {
1252 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1253 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1254 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1255 return false;
1256 } else {
1257 if ((val & DP_PIPE_MASK) != (pipe << 30))
1258 return false;
1259 }
1260 return true;
1261}
1262
Keith Packard1519b992011-08-06 10:35:34 -07001263static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1264 enum pipe pipe, u32 val)
1265{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001266 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001267 return false;
1268
1269 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001270 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001271 return false;
1272 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001273 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001274 return false;
1275 }
1276 return true;
1277}
1278
1279static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1280 enum pipe pipe, u32 val)
1281{
1282 if ((val & LVDS_PORT_EN) == 0)
1283 return false;
1284
1285 if (HAS_PCH_CPT(dev_priv->dev)) {
1286 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1287 return false;
1288 } else {
1289 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1290 return false;
1291 }
1292 return true;
1293}
1294
1295static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe, u32 val)
1297{
1298 if ((val & ADPA_DAC_ENABLE) == 0)
1299 return false;
1300 if (HAS_PCH_CPT(dev_priv->dev)) {
1301 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1302 return false;
1303 } else {
1304 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1305 return false;
1306 }
1307 return true;
1308}
1309
Jesse Barnes291906f2011-02-02 12:28:03 -08001310static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001311 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001312{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001313 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001314 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001315 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001316 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001317
Daniel Vetter75c5da22012-09-10 21:58:29 +02001318 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1319 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001320 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001321}
1322
1323static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1324 enum pipe pipe, int reg)
1325{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001326 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001327 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001328 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001329 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001330
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001331 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001332 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001333 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001334}
1335
1336static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1337 enum pipe pipe)
1338{
1339 int reg;
1340 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001341
Keith Packardf0575e92011-07-25 22:12:43 -07001342 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1343 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1344 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001345
1346 reg = PCH_ADPA;
1347 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001348 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001349 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001350 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001351
1352 reg = PCH_LVDS;
1353 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001354 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001355 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001356 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001357
Paulo Zanonie2debe92013-02-18 19:00:27 -03001358 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1359 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1360 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001361}
1362
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001363static void intel_init_dpio(struct drm_device *dev)
1364{
1365 struct drm_i915_private *dev_priv = dev->dev_private;
1366
1367 if (!IS_VALLEYVIEW(dev))
1368 return;
1369
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001370 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001371}
1372
1373static void intel_reset_dpio(struct drm_device *dev)
1374{
1375 struct drm_i915_private *dev_priv = dev->dev_private;
1376
1377 if (!IS_VALLEYVIEW(dev))
1378 return;
1379
Imre Deake5cbfbf2014-01-09 17:08:16 +02001380 /*
1381 * Enable the CRI clock source so we can get at the display and the
1382 * reference clock for VGA hotplug / manual detection.
1383 */
Imre Deak404faab2014-01-09 17:08:15 +02001384 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
Imre Deake5cbfbf2014-01-09 17:08:16 +02001385 DPLL_REFA_CLK_ENABLE_VLV |
Imre Deak404faab2014-01-09 17:08:15 +02001386 DPLL_INTEGRATED_CRI_CLK_VLV);
1387
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001388 /*
1389 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1390 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1391 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1392 * b. The other bits such as sfr settings / modesel may all be set
1393 * to 0.
1394 *
1395 * This should only be done on init and resume from S3 with both
1396 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1397 */
1398 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1399}
1400
Daniel Vetter426115c2013-07-11 22:13:42 +02001401static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001402{
Daniel Vetter426115c2013-07-11 22:13:42 +02001403 struct drm_device *dev = crtc->base.dev;
1404 struct drm_i915_private *dev_priv = dev->dev_private;
1405 int reg = DPLL(crtc->pipe);
1406 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001407
Daniel Vetter426115c2013-07-11 22:13:42 +02001408 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001409
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001410 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001411 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1412
1413 /* PLL is protected by panel, make sure we can write it */
1414 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001415 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001416
Daniel Vetter426115c2013-07-11 22:13:42 +02001417 I915_WRITE(reg, dpll);
1418 POSTING_READ(reg);
1419 udelay(150);
1420
1421 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1422 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1423
1424 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1425 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001426
1427 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001428 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001429 POSTING_READ(reg);
1430 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001431 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001432 POSTING_READ(reg);
1433 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001434 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001435 POSTING_READ(reg);
1436 udelay(150); /* wait for warmup */
1437}
1438
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001439static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001440{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001441 struct drm_device *dev = crtc->base.dev;
1442 struct drm_i915_private *dev_priv = dev->dev_private;
1443 int reg = DPLL(crtc->pipe);
1444 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001445
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001446 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001447
1448 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001449 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001450
1451 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001452 if (IS_MOBILE(dev) && !IS_I830(dev))
1453 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001454
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001455 I915_WRITE(reg, dpll);
1456
1457 /* Wait for the clocks to stabilize. */
1458 POSTING_READ(reg);
1459 udelay(150);
1460
1461 if (INTEL_INFO(dev)->gen >= 4) {
1462 I915_WRITE(DPLL_MD(crtc->pipe),
1463 crtc->config.dpll_hw_state.dpll_md);
1464 } else {
1465 /* The pixel multiplier can only be updated once the
1466 * DPLL is enabled and the clocks are stable.
1467 *
1468 * So write it again.
1469 */
1470 I915_WRITE(reg, dpll);
1471 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001472
1473 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001474 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001475 POSTING_READ(reg);
1476 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001477 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001478 POSTING_READ(reg);
1479 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001480 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001481 POSTING_READ(reg);
1482 udelay(150); /* wait for warmup */
1483}
1484
1485/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001486 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001487 * @dev_priv: i915 private structure
1488 * @pipe: pipe PLL to disable
1489 *
1490 * Disable the PLL for @pipe, making sure the pipe is off first.
1491 *
1492 * Note! This is for pre-ILK only.
1493 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001494static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001495{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001496 /* Don't disable pipe A or pipe A PLLs if needed */
1497 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1498 return;
1499
1500 /* Make sure the pipe isn't still relying on us */
1501 assert_pipe_disabled(dev_priv, pipe);
1502
Daniel Vetter50b44a42013-06-05 13:34:33 +02001503 I915_WRITE(DPLL(pipe), 0);
1504 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001505}
1506
Jesse Barnesf6071162013-10-01 10:41:38 -07001507static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1508{
1509 u32 val = 0;
1510
1511 /* Make sure the pipe isn't still relying on us */
1512 assert_pipe_disabled(dev_priv, pipe);
1513
Imre Deake5cbfbf2014-01-09 17:08:16 +02001514 /*
1515 * Leave integrated clock source and reference clock enabled for pipe B.
1516 * The latter is needed for VGA hotplug / manual detection.
1517 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001518 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001519 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001520 I915_WRITE(DPLL(pipe), val);
1521 POSTING_READ(DPLL(pipe));
1522}
1523
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001524void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1525 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001526{
1527 u32 port_mask;
1528
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001529 switch (dport->port) {
1530 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001531 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001532 break;
1533 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001534 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001535 break;
1536 default:
1537 BUG();
1538 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001539
1540 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1541 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Ville Syrjäläbe46ffd2013-11-29 13:21:49 +02001542 port_name(dport->port), I915_READ(DPLL(0)));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001543}
1544
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001545/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001546 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001547 * @dev_priv: i915 private structure
1548 * @pipe: pipe PLL to enable
1549 *
1550 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1551 * drives the transcoder clock.
1552 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001553static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001554{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001555 struct drm_device *dev = crtc->base.dev;
1556 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001557 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001558
Chris Wilson48da64a2012-05-13 20:16:12 +01001559 /* PCH PLLs only available on ILK, SNB and IVB */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001560 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001561 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001562 return;
1563
1564 if (WARN_ON(pll->refcount == 0))
1565 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001566
Daniel Vetter46edb022013-06-05 13:34:12 +02001567 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1568 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001569 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001570
Daniel Vettercdbd2312013-06-05 13:34:03 +02001571 if (pll->active++) {
1572 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001573 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001574 return;
1575 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001576 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001577
Daniel Vetter46edb022013-06-05 13:34:12 +02001578 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001579 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001580 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001581}
1582
Daniel Vettere2b78262013-06-07 23:10:03 +02001583static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001584{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001585 struct drm_device *dev = crtc->base.dev;
1586 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001587 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001588
Jesse Barnes92f25842011-01-04 15:09:34 -08001589 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001590 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001591 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001592 return;
1593
Chris Wilson48da64a2012-05-13 20:16:12 +01001594 if (WARN_ON(pll->refcount == 0))
1595 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001596
Daniel Vetter46edb022013-06-05 13:34:12 +02001597 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1598 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001599 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001600
Chris Wilson48da64a2012-05-13 20:16:12 +01001601 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001602 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001603 return;
1604 }
1605
Daniel Vettere9d69442013-06-05 13:34:15 +02001606 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001607 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001608 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001609 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001610
Daniel Vetter46edb022013-06-05 13:34:12 +02001611 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001612 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001613 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001614}
1615
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001616static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1617 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001618{
Daniel Vetter23670b322012-11-01 09:15:30 +01001619 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001620 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001622 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001623
1624 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001625 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001626
1627 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001628 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001629 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001630
1631 /* FDI must be feeding us bits for PCH ports */
1632 assert_fdi_tx_enabled(dev_priv, pipe);
1633 assert_fdi_rx_enabled(dev_priv, pipe);
1634
Daniel Vetter23670b322012-11-01 09:15:30 +01001635 if (HAS_PCH_CPT(dev)) {
1636 /* Workaround: Set the timing override bit before enabling the
1637 * pch transcoder. */
1638 reg = TRANS_CHICKEN2(pipe);
1639 val = I915_READ(reg);
1640 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1641 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001642 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001643
Daniel Vetterab9412b2013-05-03 11:49:46 +02001644 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001645 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001646 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001647
1648 if (HAS_PCH_IBX(dev_priv->dev)) {
1649 /*
1650 * make the BPC in transcoder be consistent with
1651 * that in pipeconf reg.
1652 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001653 val &= ~PIPECONF_BPC_MASK;
1654 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001655 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001656
1657 val &= ~TRANS_INTERLACE_MASK;
1658 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001659 if (HAS_PCH_IBX(dev_priv->dev) &&
1660 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1661 val |= TRANS_LEGACY_INTERLACED_ILK;
1662 else
1663 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001664 else
1665 val |= TRANS_PROGRESSIVE;
1666
Jesse Barnes040484a2011-01-03 12:14:26 -08001667 I915_WRITE(reg, val | TRANS_ENABLE);
1668 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001669 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001670}
1671
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001672static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001673 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001674{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001675 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001676
1677 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001678 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001679
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001680 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001681 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001682 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001683
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001684 /* Workaround: set timing override bit. */
1685 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001686 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001687 I915_WRITE(_TRANSA_CHICKEN2, val);
1688
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001689 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001690 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001691
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001692 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1693 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001694 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001695 else
1696 val |= TRANS_PROGRESSIVE;
1697
Daniel Vetterab9412b2013-05-03 11:49:46 +02001698 I915_WRITE(LPT_TRANSCONF, val);
1699 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001700 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001701}
1702
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001703static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1704 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001705{
Daniel Vetter23670b322012-11-01 09:15:30 +01001706 struct drm_device *dev = dev_priv->dev;
1707 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001708
1709 /* FDI relies on the transcoder */
1710 assert_fdi_tx_disabled(dev_priv, pipe);
1711 assert_fdi_rx_disabled(dev_priv, pipe);
1712
Jesse Barnes291906f2011-02-02 12:28:03 -08001713 /* Ports must be off as well */
1714 assert_pch_ports_disabled(dev_priv, pipe);
1715
Daniel Vetterab9412b2013-05-03 11:49:46 +02001716 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001717 val = I915_READ(reg);
1718 val &= ~TRANS_ENABLE;
1719 I915_WRITE(reg, val);
1720 /* wait for PCH transcoder off, transcoder state */
1721 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001722 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001723
1724 if (!HAS_PCH_IBX(dev)) {
1725 /* Workaround: Clear the timing override chicken bit again. */
1726 reg = TRANS_CHICKEN2(pipe);
1727 val = I915_READ(reg);
1728 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1729 I915_WRITE(reg, val);
1730 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001731}
1732
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001733static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001734{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001735 u32 val;
1736
Daniel Vetterab9412b2013-05-03 11:49:46 +02001737 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001738 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001739 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001740 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001741 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001742 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001743
1744 /* Workaround: clear timing override bit. */
1745 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001746 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001747 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001748}
1749
1750/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001751 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001752 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001753 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001754 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001755 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001756 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001757static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001758{
Paulo Zanoni03722642014-01-17 13:51:09 -02001759 struct drm_device *dev = crtc->base.dev;
1760 struct drm_i915_private *dev_priv = dev->dev_private;
1761 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001762 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1763 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001764 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001765 int reg;
1766 u32 val;
1767
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001768 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001769 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001770 assert_sprites_disabled(dev_priv, pipe);
1771
Paulo Zanoni681e5812012-12-06 11:12:38 -02001772 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001773 pch_transcoder = TRANSCODER_A;
1774 else
1775 pch_transcoder = pipe;
1776
Jesse Barnesb24e7172011-01-04 15:09:30 -08001777 /*
1778 * A pipe without a PLL won't actually be able to drive bits from
1779 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1780 * need the check.
1781 */
1782 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02001783 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001784 assert_dsi_pll_enabled(dev_priv);
1785 else
1786 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001787 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02001788 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001789 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001790 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001791 assert_fdi_tx_pll_enabled(dev_priv,
1792 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001793 }
1794 /* FIXME: assert CPU port conditions for SNB+ */
1795 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001796
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001797 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001798 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001799 if (val & PIPECONF_ENABLE) {
1800 WARN_ON(!(pipe == PIPE_A &&
1801 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00001802 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001803 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001804
1805 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001806 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001807}
1808
1809/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001810 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001811 * @dev_priv: i915 private structure
1812 * @pipe: pipe to disable
1813 *
1814 * Disable @pipe, making sure that various hardware specific requirements
1815 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1816 *
1817 * @pipe should be %PIPE_A or %PIPE_B.
1818 *
1819 * Will wait until the pipe has shut down before returning.
1820 */
1821static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1822 enum pipe pipe)
1823{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001824 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1825 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001826 int reg;
1827 u32 val;
1828
1829 /*
1830 * Make sure planes won't keep trying to pump pixels to us,
1831 * or we might hang the display.
1832 */
1833 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001834 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001835 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001836
1837 /* Don't disable pipe A or pipe A PLLs if needed */
1838 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1839 return;
1840
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001841 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001842 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001843 if ((val & PIPECONF_ENABLE) == 0)
1844 return;
1845
1846 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001847 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1848}
1849
Keith Packardd74362c2011-07-28 14:47:14 -07001850/*
1851 * Plane regs are double buffered, going from enabled->disabled needs a
1852 * trigger in order to latch. The display address reg provides this.
1853 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001854void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1855 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07001856{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001857 struct drm_device *dev = dev_priv->dev;
1858 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001859
1860 I915_WRITE(reg, I915_READ(reg));
1861 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07001862}
1863
Jesse Barnesb24e7172011-01-04 15:09:30 -08001864/**
Matt Roper262ca2b2014-03-18 17:22:55 -07001865 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001866 * @dev_priv: i915 private structure
1867 * @plane: plane to enable
1868 * @pipe: pipe being fed
1869 *
1870 * Enable @plane on @pipe, making sure that @pipe is running first.
1871 */
Matt Roper262ca2b2014-03-18 17:22:55 -07001872static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
1873 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001874{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001875 struct intel_crtc *intel_crtc =
1876 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001877 int reg;
1878 u32 val;
1879
1880 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1881 assert_pipe_enabled(dev_priv, pipe);
1882
Ville Syrjälä98ec7732014-04-30 17:43:01 +03001883 if (intel_crtc->primary_enabled)
1884 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03001885
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001886 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001887
Jesse Barnesb24e7172011-01-04 15:09:30 -08001888 reg = DSPCNTR(plane);
1889 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03001890 WARN_ON(val & DISPLAY_PLANE_ENABLE);
Chris Wilson00d70b12011-03-17 07:18:29 +00001891
1892 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001893 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001894 intel_wait_for_vblank(dev_priv->dev, pipe);
1895}
1896
Jesse Barnesb24e7172011-01-04 15:09:30 -08001897/**
Matt Roper262ca2b2014-03-18 17:22:55 -07001898 * intel_disable_primary_hw_plane - disable the primary hardware plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08001899 * @dev_priv: i915 private structure
1900 * @plane: plane to disable
1901 * @pipe: pipe consuming the data
1902 *
1903 * Disable @plane; should be an independent operation.
1904 */
Matt Roper262ca2b2014-03-18 17:22:55 -07001905static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
1906 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001907{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001908 struct intel_crtc *intel_crtc =
1909 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001910 int reg;
1911 u32 val;
1912
Ville Syrjälä98ec7732014-04-30 17:43:01 +03001913 if (!intel_crtc->primary_enabled)
1914 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03001915
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001916 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001917
Jesse Barnesb24e7172011-01-04 15:09:30 -08001918 reg = DSPCNTR(plane);
1919 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03001920 WARN_ON((val & DISPLAY_PLANE_ENABLE) == 0);
Chris Wilson00d70b12011-03-17 07:18:29 +00001921
1922 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001923 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001924 intel_wait_for_vblank(dev_priv->dev, pipe);
1925}
1926
Chris Wilson693db182013-03-05 14:52:39 +00001927static bool need_vtd_wa(struct drm_device *dev)
1928{
1929#ifdef CONFIG_INTEL_IOMMU
1930 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1931 return true;
1932#endif
1933 return false;
1934}
1935
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001936static int intel_align_height(struct drm_device *dev, int height, bool tiled)
1937{
1938 int tile_height;
1939
1940 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
1941 return ALIGN(height, tile_height);
1942}
1943
Chris Wilson127bd2a2010-07-23 23:32:05 +01001944int
Chris Wilson48b956c2010-09-14 12:50:34 +01001945intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001946 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001947 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001948{
Chris Wilsonce453d82011-02-21 14:43:56 +00001949 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001950 u32 alignment;
1951 int ret;
1952
Chris Wilson05394f32010-11-08 19:18:58 +00001953 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001954 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001955 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1956 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001957 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001958 alignment = 4 * 1024;
1959 else
1960 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001961 break;
1962 case I915_TILING_X:
1963 /* pin() will align the object as required by fence */
1964 alignment = 0;
1965 break;
1966 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02001967 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001968 return -EINVAL;
1969 default:
1970 BUG();
1971 }
1972
Chris Wilson693db182013-03-05 14:52:39 +00001973 /* Note that the w/a also requires 64 PTE of padding following the
1974 * bo. We currently fill all unused PTE with the shadow page and so
1975 * we should always have valid PTE following the scanout preventing
1976 * the VT-d warning.
1977 */
1978 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1979 alignment = 256 * 1024;
1980
Chris Wilsonce453d82011-02-21 14:43:56 +00001981 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001982 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001983 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001984 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001985
1986 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1987 * fence, whereas 965+ only requires a fence if using
1988 * framebuffer compression. For simplicity, we always install
1989 * a fence as the cost is not that onerous.
1990 */
Chris Wilson06d98132012-04-17 15:31:24 +01001991 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001992 if (ret)
1993 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001994
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001995 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001996
Chris Wilsonce453d82011-02-21 14:43:56 +00001997 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001998 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001999
2000err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002001 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002002err_interruptible:
2003 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002004 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002005}
2006
Chris Wilson1690e1e2011-12-14 13:57:08 +01002007void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2008{
2009 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002010 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002011}
2012
Daniel Vetterc2c75132012-07-05 12:17:30 +02002013/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2014 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002015unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2016 unsigned int tiling_mode,
2017 unsigned int cpp,
2018 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002019{
Chris Wilsonbc752862013-02-21 20:04:31 +00002020 if (tiling_mode != I915_TILING_NONE) {
2021 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002022
Chris Wilsonbc752862013-02-21 20:04:31 +00002023 tile_rows = *y / 8;
2024 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002025
Chris Wilsonbc752862013-02-21 20:04:31 +00002026 tiles = *x / (512/cpp);
2027 *x %= 512/cpp;
2028
2029 return tile_rows * pitch * 8 + tiles * 4096;
2030 } else {
2031 unsigned int offset;
2032
2033 offset = *y * pitch + *x * cpp;
2034 *y = 0;
2035 *x = (offset & 4095) / cpp;
2036 return offset & -4096;
2037 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002038}
2039
Jesse Barnes46f297f2014-03-07 08:57:48 -08002040int intel_format_to_fourcc(int format)
2041{
2042 switch (format) {
2043 case DISPPLANE_8BPP:
2044 return DRM_FORMAT_C8;
2045 case DISPPLANE_BGRX555:
2046 return DRM_FORMAT_XRGB1555;
2047 case DISPPLANE_BGRX565:
2048 return DRM_FORMAT_RGB565;
2049 default:
2050 case DISPPLANE_BGRX888:
2051 return DRM_FORMAT_XRGB8888;
2052 case DISPPLANE_RGBX888:
2053 return DRM_FORMAT_XBGR8888;
2054 case DISPPLANE_BGRX101010:
2055 return DRM_FORMAT_XRGB2101010;
2056 case DISPPLANE_RGBX101010:
2057 return DRM_FORMAT_XBGR2101010;
2058 }
2059}
2060
Jesse Barnes484b41d2014-03-07 08:57:55 -08002061static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002062 struct intel_plane_config *plane_config)
2063{
2064 struct drm_device *dev = crtc->base.dev;
2065 struct drm_i915_gem_object *obj = NULL;
2066 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2067 u32 base = plane_config->base;
2068
Chris Wilsonff2652e2014-03-10 08:07:02 +00002069 if (plane_config->size == 0)
2070 return false;
2071
Jesse Barnes46f297f2014-03-07 08:57:48 -08002072 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2073 plane_config->size);
2074 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002075 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002076
2077 if (plane_config->tiled) {
2078 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002079 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002080 }
2081
Dave Airlie66e514c2014-04-03 07:51:54 +10002082 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2083 mode_cmd.width = crtc->base.primary->fb->width;
2084 mode_cmd.height = crtc->base.primary->fb->height;
2085 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002086
2087 mutex_lock(&dev->struct_mutex);
2088
Dave Airlie66e514c2014-04-03 07:51:54 +10002089 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002090 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002091 DRM_DEBUG_KMS("intel fb init failed\n");
2092 goto out_unref_obj;
2093 }
2094
2095 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002096
2097 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2098 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002099
2100out_unref_obj:
2101 drm_gem_object_unreference(&obj->base);
2102 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002103 return false;
2104}
2105
2106static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2107 struct intel_plane_config *plane_config)
2108{
2109 struct drm_device *dev = intel_crtc->base.dev;
2110 struct drm_crtc *c;
2111 struct intel_crtc *i;
2112 struct intel_framebuffer *fb;
2113
Dave Airlie66e514c2014-04-03 07:51:54 +10002114 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002115 return;
2116
2117 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2118 return;
2119
Dave Airlie66e514c2014-04-03 07:51:54 +10002120 kfree(intel_crtc->base.primary->fb);
2121 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002122
2123 /*
2124 * Failed to alloc the obj, check to see if we should share
2125 * an fb with another CRTC instead
2126 */
2127 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
2128 i = to_intel_crtc(c);
2129
2130 if (c == &intel_crtc->base)
2131 continue;
2132
Dave Airlie66e514c2014-04-03 07:51:54 +10002133 if (!i->active || !c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002134 continue;
2135
Dave Airlie66e514c2014-04-03 07:51:54 +10002136 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002137 if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002138 drm_framebuffer_reference(c->primary->fb);
2139 intel_crtc->base.primary->fb = c->primary->fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002140 break;
2141 }
2142 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002143}
2144
Matt Roper262ca2b2014-03-18 17:22:55 -07002145static int i9xx_update_primary_plane(struct drm_crtc *crtc,
2146 struct drm_framebuffer *fb,
2147 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002148{
2149 struct drm_device *dev = crtc->dev;
2150 struct drm_i915_private *dev_priv = dev->dev_private;
2151 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2152 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002153 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002154 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002155 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002156 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002157 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002158
Jesse Barnes81255562010-08-02 12:07:50 -07002159 intel_fb = to_intel_framebuffer(fb);
2160 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002161
Chris Wilson5eddb702010-09-11 13:48:45 +01002162 reg = DSPCNTR(plane);
2163 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002164 /* Mask out pixel format bits in case we change it */
2165 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002166 switch (fb->pixel_format) {
2167 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002168 dspcntr |= DISPPLANE_8BPP;
2169 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002170 case DRM_FORMAT_XRGB1555:
2171 case DRM_FORMAT_ARGB1555:
2172 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002173 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002174 case DRM_FORMAT_RGB565:
2175 dspcntr |= DISPPLANE_BGRX565;
2176 break;
2177 case DRM_FORMAT_XRGB8888:
2178 case DRM_FORMAT_ARGB8888:
2179 dspcntr |= DISPPLANE_BGRX888;
2180 break;
2181 case DRM_FORMAT_XBGR8888:
2182 case DRM_FORMAT_ABGR8888:
2183 dspcntr |= DISPPLANE_RGBX888;
2184 break;
2185 case DRM_FORMAT_XRGB2101010:
2186 case DRM_FORMAT_ARGB2101010:
2187 dspcntr |= DISPPLANE_BGRX101010;
2188 break;
2189 case DRM_FORMAT_XBGR2101010:
2190 case DRM_FORMAT_ABGR2101010:
2191 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002192 break;
2193 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002194 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002195 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002196
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002197 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002198 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002199 dspcntr |= DISPPLANE_TILED;
2200 else
2201 dspcntr &= ~DISPPLANE_TILED;
2202 }
2203
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002204 if (IS_G4X(dev))
2205 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2206
Chris Wilson5eddb702010-09-11 13:48:45 +01002207 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002208
Daniel Vettere506a0c2012-07-05 12:17:29 +02002209 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002210
Daniel Vetterc2c75132012-07-05 12:17:30 +02002211 if (INTEL_INFO(dev)->gen >= 4) {
2212 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002213 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2214 fb->bits_per_pixel / 8,
2215 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002216 linear_offset -= intel_crtc->dspaddr_offset;
2217 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002218 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002219 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002220
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002221 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2222 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2223 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002224 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002225 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002226 I915_WRITE(DSPSURF(plane),
2227 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002228 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002229 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002230 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002231 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002232 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002233
Jesse Barnes17638cd2011-06-24 12:19:23 -07002234 return 0;
2235}
2236
Matt Roper262ca2b2014-03-18 17:22:55 -07002237static int ironlake_update_primary_plane(struct drm_crtc *crtc,
2238 struct drm_framebuffer *fb,
2239 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002240{
2241 struct drm_device *dev = crtc->dev;
2242 struct drm_i915_private *dev_priv = dev->dev_private;
2243 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2244 struct intel_framebuffer *intel_fb;
2245 struct drm_i915_gem_object *obj;
2246 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002247 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002248 u32 dspcntr;
2249 u32 reg;
2250
Jesse Barnes17638cd2011-06-24 12:19:23 -07002251 intel_fb = to_intel_framebuffer(fb);
2252 obj = intel_fb->obj;
2253
2254 reg = DSPCNTR(plane);
2255 dspcntr = I915_READ(reg);
2256 /* Mask out pixel format bits in case we change it */
2257 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002258 switch (fb->pixel_format) {
2259 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002260 dspcntr |= DISPPLANE_8BPP;
2261 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002262 case DRM_FORMAT_RGB565:
2263 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002264 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002265 case DRM_FORMAT_XRGB8888:
2266 case DRM_FORMAT_ARGB8888:
2267 dspcntr |= DISPPLANE_BGRX888;
2268 break;
2269 case DRM_FORMAT_XBGR8888:
2270 case DRM_FORMAT_ABGR8888:
2271 dspcntr |= DISPPLANE_RGBX888;
2272 break;
2273 case DRM_FORMAT_XRGB2101010:
2274 case DRM_FORMAT_ARGB2101010:
2275 dspcntr |= DISPPLANE_BGRX101010;
2276 break;
2277 case DRM_FORMAT_XBGR2101010:
2278 case DRM_FORMAT_ABGR2101010:
2279 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002280 break;
2281 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002282 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002283 }
2284
2285 if (obj->tiling_mode != I915_TILING_NONE)
2286 dspcntr |= DISPPLANE_TILED;
2287 else
2288 dspcntr &= ~DISPPLANE_TILED;
2289
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002290 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002291 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2292 else
2293 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002294
2295 I915_WRITE(reg, dspcntr);
2296
Daniel Vettere506a0c2012-07-05 12:17:29 +02002297 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002298 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002299 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2300 fb->bits_per_pixel / 8,
2301 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002302 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002303
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002304 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2305 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2306 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002307 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002308 I915_WRITE(DSPSURF(plane),
2309 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002310 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002311 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2312 } else {
2313 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2314 I915_WRITE(DSPLINOFF(plane), linear_offset);
2315 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002316 POSTING_READ(reg);
2317
2318 return 0;
2319}
2320
2321/* Assume fb object is pinned & idle & fenced and just update base pointers */
2322static int
2323intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2324 int x, int y, enum mode_set_atomic state)
2325{
2326 struct drm_device *dev = crtc->dev;
2327 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002328
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002329 if (dev_priv->display.disable_fbc)
2330 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002331 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002332
Matt Roper262ca2b2014-03-18 17:22:55 -07002333 return dev_priv->display.update_primary_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002334}
2335
Ville Syrjälä96a02912013-02-18 19:08:49 +02002336void intel_display_handle_reset(struct drm_device *dev)
2337{
2338 struct drm_i915_private *dev_priv = dev->dev_private;
2339 struct drm_crtc *crtc;
2340
2341 /*
2342 * Flips in the rings have been nuked by the reset,
2343 * so complete all pending flips so that user space
2344 * will get its events and not get stuck.
2345 *
2346 * Also update the base address of all primary
2347 * planes to the the last fb to make sure we're
2348 * showing the correct fb after a reset.
2349 *
2350 * Need to make two loops over the crtcs so that we
2351 * don't try to grab a crtc mutex before the
2352 * pending_flip_queue really got woken up.
2353 */
2354
2355 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2356 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2357 enum plane plane = intel_crtc->plane;
2358
2359 intel_prepare_page_flip(dev, plane);
2360 intel_finish_page_flip_plane(dev, plane);
2361 }
2362
2363 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2364 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2365
2366 mutex_lock(&crtc->mutex);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002367 /*
2368 * FIXME: Once we have proper support for primary planes (and
2369 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002370 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002371 */
Matt Roperf4510a22014-04-01 15:22:40 -07002372 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002373 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002374 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002375 crtc->x,
2376 crtc->y);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002377 mutex_unlock(&crtc->mutex);
2378 }
2379}
2380
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002381static int
Chris Wilson14667a42012-04-03 17:58:35 +01002382intel_finish_fb(struct drm_framebuffer *old_fb)
2383{
2384 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2385 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2386 bool was_interruptible = dev_priv->mm.interruptible;
2387 int ret;
2388
Chris Wilson14667a42012-04-03 17:58:35 +01002389 /* Big Hammer, we also need to ensure that any pending
2390 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2391 * current scanout is retired before unpinning the old
2392 * framebuffer.
2393 *
2394 * This should only fail upon a hung GPU, in which case we
2395 * can safely continue.
2396 */
2397 dev_priv->mm.interruptible = false;
2398 ret = i915_gem_object_finish_gpu(obj);
2399 dev_priv->mm.interruptible = was_interruptible;
2400
2401 return ret;
2402}
2403
Chris Wilson7d5e3792014-03-04 13:15:08 +00002404static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2405{
2406 struct drm_device *dev = crtc->dev;
2407 struct drm_i915_private *dev_priv = dev->dev_private;
2408 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2409 unsigned long flags;
2410 bool pending;
2411
2412 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2413 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2414 return false;
2415
2416 spin_lock_irqsave(&dev->event_lock, flags);
2417 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2418 spin_unlock_irqrestore(&dev->event_lock, flags);
2419
2420 return pending;
2421}
2422
Chris Wilson14667a42012-04-03 17:58:35 +01002423static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002424intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002425 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002426{
2427 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002428 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002429 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002430 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002431 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002432
Chris Wilson7d5e3792014-03-04 13:15:08 +00002433 if (intel_crtc_has_pending_flip(crtc)) {
2434 DRM_ERROR("pipe is still busy with an old pageflip\n");
2435 return -EBUSY;
2436 }
2437
Jesse Barnes79e53942008-11-07 14:24:08 -08002438 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002439 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002440 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002441 return 0;
2442 }
2443
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002444 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002445 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2446 plane_name(intel_crtc->plane),
2447 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002448 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002449 }
2450
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002451 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002452 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002453 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002454 NULL);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002455 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002456 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002457 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002458 return ret;
2459 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002460
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002461 /*
2462 * Update pipe size and adjust fitter if needed: the reason for this is
2463 * that in compute_mode_changes we check the native mode (not the pfit
2464 * mode) to see if we can flip rather than do a full mode set. In the
2465 * fastboot case, we'll flip, but if we don't update the pipesrc and
2466 * pfit state, we'll end up with a big fb scanned out into the wrong
2467 * sized surface.
2468 *
2469 * To fix this properly, we need to hoist the checks up into
2470 * compute_mode_changes (or above), check the actual pfit state and
2471 * whether the platform allows pfit disable with pipe active, and only
2472 * then update the pipesrc and pfit state, even on the flip path.
2473 */
Jani Nikulad330a952014-01-21 11:24:25 +02002474 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002475 const struct drm_display_mode *adjusted_mode =
2476 &intel_crtc->config.adjusted_mode;
2477
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002478 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002479 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2480 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002481 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002482 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2483 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2484 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2485 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2486 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2487 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002488 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2489 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002490 }
2491
Matt Roper262ca2b2014-03-18 17:22:55 -07002492 ret = dev_priv->display.update_primary_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002493 if (ret) {
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002494 mutex_lock(&dev->struct_mutex);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002495 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002496 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002497 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002498 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002499 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002500
Matt Roperf4510a22014-04-01 15:22:40 -07002501 old_fb = crtc->primary->fb;
2502 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002503 crtc->x = x;
2504 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002505
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002506 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002507 if (intel_crtc->active && old_fb != fb)
2508 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002509 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002510 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002511 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002512 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002513
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002514 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002515 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002516 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002517 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002518
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002519 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002520}
2521
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002522static void intel_fdi_normal_train(struct drm_crtc *crtc)
2523{
2524 struct drm_device *dev = crtc->dev;
2525 struct drm_i915_private *dev_priv = dev->dev_private;
2526 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2527 int pipe = intel_crtc->pipe;
2528 u32 reg, temp;
2529
2530 /* enable normal train */
2531 reg = FDI_TX_CTL(pipe);
2532 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002533 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002534 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2535 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002536 } else {
2537 temp &= ~FDI_LINK_TRAIN_NONE;
2538 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002539 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002540 I915_WRITE(reg, temp);
2541
2542 reg = FDI_RX_CTL(pipe);
2543 temp = I915_READ(reg);
2544 if (HAS_PCH_CPT(dev)) {
2545 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2546 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2547 } else {
2548 temp &= ~FDI_LINK_TRAIN_NONE;
2549 temp |= FDI_LINK_TRAIN_NONE;
2550 }
2551 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2552
2553 /* wait one idle pattern time */
2554 POSTING_READ(reg);
2555 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002556
2557 /* IVB wants error correction enabled */
2558 if (IS_IVYBRIDGE(dev))
2559 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2560 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002561}
2562
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002563static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002564{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002565 return crtc->base.enabled && crtc->active &&
2566 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002567}
2568
Daniel Vetter01a415f2012-10-27 15:58:40 +02002569static void ivb_modeset_global_resources(struct drm_device *dev)
2570{
2571 struct drm_i915_private *dev_priv = dev->dev_private;
2572 struct intel_crtc *pipe_B_crtc =
2573 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2574 struct intel_crtc *pipe_C_crtc =
2575 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2576 uint32_t temp;
2577
Daniel Vetter1e833f42013-02-19 22:31:57 +01002578 /*
2579 * When everything is off disable fdi C so that we could enable fdi B
2580 * with all lanes. Note that we don't care about enabled pipes without
2581 * an enabled pch encoder.
2582 */
2583 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2584 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002585 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2586 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2587
2588 temp = I915_READ(SOUTH_CHICKEN1);
2589 temp &= ~FDI_BC_BIFURCATION_SELECT;
2590 DRM_DEBUG_KMS("disabling fdi C rx\n");
2591 I915_WRITE(SOUTH_CHICKEN1, temp);
2592 }
2593}
2594
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002595/* The FDI link training functions for ILK/Ibexpeak. */
2596static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2597{
2598 struct drm_device *dev = crtc->dev;
2599 struct drm_i915_private *dev_priv = dev->dev_private;
2600 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2601 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002602 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002603
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03002604 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002605 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002606
Adam Jacksone1a44742010-06-25 15:32:14 -04002607 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2608 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002609 reg = FDI_RX_IMR(pipe);
2610 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002611 temp &= ~FDI_RX_SYMBOL_LOCK;
2612 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002613 I915_WRITE(reg, temp);
2614 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002615 udelay(150);
2616
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002617 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002618 reg = FDI_TX_CTL(pipe);
2619 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002620 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2621 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002622 temp &= ~FDI_LINK_TRAIN_NONE;
2623 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002624 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002625
Chris Wilson5eddb702010-09-11 13:48:45 +01002626 reg = FDI_RX_CTL(pipe);
2627 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002628 temp &= ~FDI_LINK_TRAIN_NONE;
2629 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002630 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2631
2632 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002633 udelay(150);
2634
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002635 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002636 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2637 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2638 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002639
Chris Wilson5eddb702010-09-11 13:48:45 +01002640 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002641 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002642 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002643 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2644
2645 if ((temp & FDI_RX_BIT_LOCK)) {
2646 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002647 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002648 break;
2649 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002650 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002651 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002652 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002653
2654 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002655 reg = FDI_TX_CTL(pipe);
2656 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002657 temp &= ~FDI_LINK_TRAIN_NONE;
2658 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002659 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002660
Chris Wilson5eddb702010-09-11 13:48:45 +01002661 reg = FDI_RX_CTL(pipe);
2662 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002663 temp &= ~FDI_LINK_TRAIN_NONE;
2664 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002665 I915_WRITE(reg, temp);
2666
2667 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002668 udelay(150);
2669
Chris Wilson5eddb702010-09-11 13:48:45 +01002670 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002671 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002672 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002673 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2674
2675 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002676 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002677 DRM_DEBUG_KMS("FDI train 2 done.\n");
2678 break;
2679 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002680 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002681 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002682 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002683
2684 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002685
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002686}
2687
Akshay Joshi0206e352011-08-16 15:34:10 -04002688static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002689 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2690 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2691 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2692 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2693};
2694
2695/* The FDI link training functions for SNB/Cougarpoint. */
2696static void gen6_fdi_link_train(struct drm_crtc *crtc)
2697{
2698 struct drm_device *dev = crtc->dev;
2699 struct drm_i915_private *dev_priv = dev->dev_private;
2700 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2701 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002702 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002703
Adam Jacksone1a44742010-06-25 15:32:14 -04002704 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2705 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002706 reg = FDI_RX_IMR(pipe);
2707 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002708 temp &= ~FDI_RX_SYMBOL_LOCK;
2709 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002710 I915_WRITE(reg, temp);
2711
2712 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002713 udelay(150);
2714
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002715 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002716 reg = FDI_TX_CTL(pipe);
2717 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002718 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2719 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002720 temp &= ~FDI_LINK_TRAIN_NONE;
2721 temp |= FDI_LINK_TRAIN_PATTERN_1;
2722 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2723 /* SNB-B */
2724 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002725 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002726
Daniel Vetterd74cf322012-10-26 10:58:13 +02002727 I915_WRITE(FDI_RX_MISC(pipe),
2728 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2729
Chris Wilson5eddb702010-09-11 13:48:45 +01002730 reg = FDI_RX_CTL(pipe);
2731 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002732 if (HAS_PCH_CPT(dev)) {
2733 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2734 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2735 } else {
2736 temp &= ~FDI_LINK_TRAIN_NONE;
2737 temp |= FDI_LINK_TRAIN_PATTERN_1;
2738 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002739 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2740
2741 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002742 udelay(150);
2743
Akshay Joshi0206e352011-08-16 15:34:10 -04002744 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002745 reg = FDI_TX_CTL(pipe);
2746 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002747 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2748 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002749 I915_WRITE(reg, temp);
2750
2751 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002752 udelay(500);
2753
Sean Paulfa37d392012-03-02 12:53:39 -05002754 for (retry = 0; retry < 5; retry++) {
2755 reg = FDI_RX_IIR(pipe);
2756 temp = I915_READ(reg);
2757 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2758 if (temp & FDI_RX_BIT_LOCK) {
2759 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2760 DRM_DEBUG_KMS("FDI train 1 done.\n");
2761 break;
2762 }
2763 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002764 }
Sean Paulfa37d392012-03-02 12:53:39 -05002765 if (retry < 5)
2766 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002767 }
2768 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002769 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002770
2771 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002772 reg = FDI_TX_CTL(pipe);
2773 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002774 temp &= ~FDI_LINK_TRAIN_NONE;
2775 temp |= FDI_LINK_TRAIN_PATTERN_2;
2776 if (IS_GEN6(dev)) {
2777 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2778 /* SNB-B */
2779 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2780 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002781 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002782
Chris Wilson5eddb702010-09-11 13:48:45 +01002783 reg = FDI_RX_CTL(pipe);
2784 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002785 if (HAS_PCH_CPT(dev)) {
2786 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2787 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2788 } else {
2789 temp &= ~FDI_LINK_TRAIN_NONE;
2790 temp |= FDI_LINK_TRAIN_PATTERN_2;
2791 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002792 I915_WRITE(reg, temp);
2793
2794 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002795 udelay(150);
2796
Akshay Joshi0206e352011-08-16 15:34:10 -04002797 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002798 reg = FDI_TX_CTL(pipe);
2799 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002800 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2801 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002802 I915_WRITE(reg, temp);
2803
2804 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002805 udelay(500);
2806
Sean Paulfa37d392012-03-02 12:53:39 -05002807 for (retry = 0; retry < 5; retry++) {
2808 reg = FDI_RX_IIR(pipe);
2809 temp = I915_READ(reg);
2810 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2811 if (temp & FDI_RX_SYMBOL_LOCK) {
2812 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2813 DRM_DEBUG_KMS("FDI train 2 done.\n");
2814 break;
2815 }
2816 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002817 }
Sean Paulfa37d392012-03-02 12:53:39 -05002818 if (retry < 5)
2819 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002820 }
2821 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002822 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002823
2824 DRM_DEBUG_KMS("FDI train done.\n");
2825}
2826
Jesse Barnes357555c2011-04-28 15:09:55 -07002827/* Manual link training for Ivy Bridge A0 parts */
2828static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2829{
2830 struct drm_device *dev = crtc->dev;
2831 struct drm_i915_private *dev_priv = dev->dev_private;
2832 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2833 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002834 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002835
2836 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2837 for train result */
2838 reg = FDI_RX_IMR(pipe);
2839 temp = I915_READ(reg);
2840 temp &= ~FDI_RX_SYMBOL_LOCK;
2841 temp &= ~FDI_RX_BIT_LOCK;
2842 I915_WRITE(reg, temp);
2843
2844 POSTING_READ(reg);
2845 udelay(150);
2846
Daniel Vetter01a415f2012-10-27 15:58:40 +02002847 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2848 I915_READ(FDI_RX_IIR(pipe)));
2849
Jesse Barnes139ccd32013-08-19 11:04:55 -07002850 /* Try each vswing and preemphasis setting twice before moving on */
2851 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2852 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002853 reg = FDI_TX_CTL(pipe);
2854 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002855 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2856 temp &= ~FDI_TX_ENABLE;
2857 I915_WRITE(reg, temp);
2858
2859 reg = FDI_RX_CTL(pipe);
2860 temp = I915_READ(reg);
2861 temp &= ~FDI_LINK_TRAIN_AUTO;
2862 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2863 temp &= ~FDI_RX_ENABLE;
2864 I915_WRITE(reg, temp);
2865
2866 /* enable CPU FDI TX and PCH FDI RX */
2867 reg = FDI_TX_CTL(pipe);
2868 temp = I915_READ(reg);
2869 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2870 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2871 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002872 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002873 temp |= snb_b_fdi_train_param[j/2];
2874 temp |= FDI_COMPOSITE_SYNC;
2875 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2876
2877 I915_WRITE(FDI_RX_MISC(pipe),
2878 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2879
2880 reg = FDI_RX_CTL(pipe);
2881 temp = I915_READ(reg);
2882 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2883 temp |= FDI_COMPOSITE_SYNC;
2884 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2885
2886 POSTING_READ(reg);
2887 udelay(1); /* should be 0.5us */
2888
2889 for (i = 0; i < 4; i++) {
2890 reg = FDI_RX_IIR(pipe);
2891 temp = I915_READ(reg);
2892 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2893
2894 if (temp & FDI_RX_BIT_LOCK ||
2895 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2896 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2897 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2898 i);
2899 break;
2900 }
2901 udelay(1); /* should be 0.5us */
2902 }
2903 if (i == 4) {
2904 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2905 continue;
2906 }
2907
2908 /* Train 2 */
2909 reg = FDI_TX_CTL(pipe);
2910 temp = I915_READ(reg);
2911 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2912 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2913 I915_WRITE(reg, temp);
2914
2915 reg = FDI_RX_CTL(pipe);
2916 temp = I915_READ(reg);
2917 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2918 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002919 I915_WRITE(reg, temp);
2920
2921 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002922 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002923
Jesse Barnes139ccd32013-08-19 11:04:55 -07002924 for (i = 0; i < 4; i++) {
2925 reg = FDI_RX_IIR(pipe);
2926 temp = I915_READ(reg);
2927 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002928
Jesse Barnes139ccd32013-08-19 11:04:55 -07002929 if (temp & FDI_RX_SYMBOL_LOCK ||
2930 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2931 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2932 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2933 i);
2934 goto train_done;
2935 }
2936 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002937 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002938 if (i == 4)
2939 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002940 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002941
Jesse Barnes139ccd32013-08-19 11:04:55 -07002942train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002943 DRM_DEBUG_KMS("FDI train done.\n");
2944}
2945
Daniel Vetter88cefb62012-08-12 19:27:14 +02002946static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002947{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002948 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002949 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002950 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002951 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002952
Jesse Barnesc64e3112010-09-10 11:27:03 -07002953
Jesse Barnes0e23b992010-09-10 11:10:00 -07002954 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002955 reg = FDI_RX_CTL(pipe);
2956 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002957 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2958 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002959 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002960 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2961
2962 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002963 udelay(200);
2964
2965 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002966 temp = I915_READ(reg);
2967 I915_WRITE(reg, temp | FDI_PCDCLK);
2968
2969 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002970 udelay(200);
2971
Paulo Zanoni20749732012-11-23 15:30:38 -02002972 /* Enable CPU FDI TX PLL, always on for Ironlake */
2973 reg = FDI_TX_CTL(pipe);
2974 temp = I915_READ(reg);
2975 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2976 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002977
Paulo Zanoni20749732012-11-23 15:30:38 -02002978 POSTING_READ(reg);
2979 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002980 }
2981}
2982
Daniel Vetter88cefb62012-08-12 19:27:14 +02002983static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2984{
2985 struct drm_device *dev = intel_crtc->base.dev;
2986 struct drm_i915_private *dev_priv = dev->dev_private;
2987 int pipe = intel_crtc->pipe;
2988 u32 reg, temp;
2989
2990 /* Switch from PCDclk to Rawclk */
2991 reg = FDI_RX_CTL(pipe);
2992 temp = I915_READ(reg);
2993 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2994
2995 /* Disable CPU FDI TX PLL */
2996 reg = FDI_TX_CTL(pipe);
2997 temp = I915_READ(reg);
2998 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2999
3000 POSTING_READ(reg);
3001 udelay(100);
3002
3003 reg = FDI_RX_CTL(pipe);
3004 temp = I915_READ(reg);
3005 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3006
3007 /* Wait for the clocks to turn off. */
3008 POSTING_READ(reg);
3009 udelay(100);
3010}
3011
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003012static void ironlake_fdi_disable(struct drm_crtc *crtc)
3013{
3014 struct drm_device *dev = crtc->dev;
3015 struct drm_i915_private *dev_priv = dev->dev_private;
3016 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3017 int pipe = intel_crtc->pipe;
3018 u32 reg, temp;
3019
3020 /* disable CPU FDI tx and PCH FDI rx */
3021 reg = FDI_TX_CTL(pipe);
3022 temp = I915_READ(reg);
3023 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3024 POSTING_READ(reg);
3025
3026 reg = FDI_RX_CTL(pipe);
3027 temp = I915_READ(reg);
3028 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003029 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003030 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3031
3032 POSTING_READ(reg);
3033 udelay(100);
3034
3035 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003036 if (HAS_PCH_IBX(dev)) {
3037 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003038 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003039
3040 /* still set train pattern 1 */
3041 reg = FDI_TX_CTL(pipe);
3042 temp = I915_READ(reg);
3043 temp &= ~FDI_LINK_TRAIN_NONE;
3044 temp |= FDI_LINK_TRAIN_PATTERN_1;
3045 I915_WRITE(reg, temp);
3046
3047 reg = FDI_RX_CTL(pipe);
3048 temp = I915_READ(reg);
3049 if (HAS_PCH_CPT(dev)) {
3050 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3051 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3052 } else {
3053 temp &= ~FDI_LINK_TRAIN_NONE;
3054 temp |= FDI_LINK_TRAIN_PATTERN_1;
3055 }
3056 /* BPC in FDI rx is consistent with that in PIPECONF */
3057 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003058 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003059 I915_WRITE(reg, temp);
3060
3061 POSTING_READ(reg);
3062 udelay(100);
3063}
3064
Chris Wilson5dce5b932014-01-20 10:17:36 +00003065bool intel_has_pending_fb_unpin(struct drm_device *dev)
3066{
3067 struct intel_crtc *crtc;
3068
3069 /* Note that we don't need to be called with mode_config.lock here
3070 * as our list of CRTC objects is static for the lifetime of the
3071 * device and so cannot disappear as we iterate. Similarly, we can
3072 * happily treat the predicates as racy, atomic checks as userspace
3073 * cannot claim and pin a new fb without at least acquring the
3074 * struct_mutex and so serialising with us.
3075 */
3076 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3077 if (atomic_read(&crtc->unpin_work_count) == 0)
3078 continue;
3079
3080 if (crtc->unpin_work)
3081 intel_wait_for_vblank(dev, crtc->pipe);
3082
3083 return true;
3084 }
3085
3086 return false;
3087}
3088
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003089static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3090{
Chris Wilson0f911282012-04-17 10:05:38 +01003091 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003092 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003093
Matt Roperf4510a22014-04-01 15:22:40 -07003094 if (crtc->primary->fb == NULL)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003095 return;
3096
Daniel Vetter2c10d572012-12-20 21:24:07 +01003097 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3098
Chris Wilson5bb61642012-09-27 21:25:58 +01003099 wait_event(dev_priv->pending_flip_queue,
3100 !intel_crtc_has_pending_flip(crtc));
3101
Chris Wilson0f911282012-04-17 10:05:38 +01003102 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07003103 intel_finish_fb(crtc->primary->fb);
Chris Wilson0f911282012-04-17 10:05:38 +01003104 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003105}
3106
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003107/* Program iCLKIP clock to the desired frequency */
3108static void lpt_program_iclkip(struct drm_crtc *crtc)
3109{
3110 struct drm_device *dev = crtc->dev;
3111 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003112 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003113 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3114 u32 temp;
3115
Daniel Vetter09153002012-12-12 14:06:44 +01003116 mutex_lock(&dev_priv->dpio_lock);
3117
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003118 /* It is necessary to ungate the pixclk gate prior to programming
3119 * the divisors, and gate it back when it is done.
3120 */
3121 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3122
3123 /* Disable SSCCTL */
3124 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003125 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3126 SBI_SSCCTL_DISABLE,
3127 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003128
3129 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003130 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003131 auxdiv = 1;
3132 divsel = 0x41;
3133 phaseinc = 0x20;
3134 } else {
3135 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003136 * but the adjusted_mode->crtc_clock in in KHz. To get the
3137 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003138 * convert the virtual clock precision to KHz here for higher
3139 * precision.
3140 */
3141 u32 iclk_virtual_root_freq = 172800 * 1000;
3142 u32 iclk_pi_range = 64;
3143 u32 desired_divisor, msb_divisor_value, pi_value;
3144
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003145 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003146 msb_divisor_value = desired_divisor / iclk_pi_range;
3147 pi_value = desired_divisor % iclk_pi_range;
3148
3149 auxdiv = 0;
3150 divsel = msb_divisor_value - 2;
3151 phaseinc = pi_value;
3152 }
3153
3154 /* This should not happen with any sane values */
3155 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3156 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3157 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3158 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3159
3160 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003161 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003162 auxdiv,
3163 divsel,
3164 phasedir,
3165 phaseinc);
3166
3167 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003168 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003169 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3170 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3171 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3172 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3173 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3174 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003175 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003176
3177 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003178 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003179 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3180 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003181 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003182
3183 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003184 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003185 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003186 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003187
3188 /* Wait for initialization time */
3189 udelay(24);
3190
3191 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003192
3193 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003194}
3195
Daniel Vetter275f01b22013-05-03 11:49:47 +02003196static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3197 enum pipe pch_transcoder)
3198{
3199 struct drm_device *dev = crtc->base.dev;
3200 struct drm_i915_private *dev_priv = dev->dev_private;
3201 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3202
3203 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3204 I915_READ(HTOTAL(cpu_transcoder)));
3205 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3206 I915_READ(HBLANK(cpu_transcoder)));
3207 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3208 I915_READ(HSYNC(cpu_transcoder)));
3209
3210 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3211 I915_READ(VTOTAL(cpu_transcoder)));
3212 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3213 I915_READ(VBLANK(cpu_transcoder)));
3214 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3215 I915_READ(VSYNC(cpu_transcoder)));
3216 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3217 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3218}
3219
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003220static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3221{
3222 struct drm_i915_private *dev_priv = dev->dev_private;
3223 uint32_t temp;
3224
3225 temp = I915_READ(SOUTH_CHICKEN1);
3226 if (temp & FDI_BC_BIFURCATION_SELECT)
3227 return;
3228
3229 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3230 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3231
3232 temp |= FDI_BC_BIFURCATION_SELECT;
3233 DRM_DEBUG_KMS("enabling fdi C rx\n");
3234 I915_WRITE(SOUTH_CHICKEN1, temp);
3235 POSTING_READ(SOUTH_CHICKEN1);
3236}
3237
3238static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3239{
3240 struct drm_device *dev = intel_crtc->base.dev;
3241 struct drm_i915_private *dev_priv = dev->dev_private;
3242
3243 switch (intel_crtc->pipe) {
3244 case PIPE_A:
3245 break;
3246 case PIPE_B:
3247 if (intel_crtc->config.fdi_lanes > 2)
3248 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3249 else
3250 cpt_enable_fdi_bc_bifurcation(dev);
3251
3252 break;
3253 case PIPE_C:
3254 cpt_enable_fdi_bc_bifurcation(dev);
3255
3256 break;
3257 default:
3258 BUG();
3259 }
3260}
3261
Jesse Barnesf67a5592011-01-05 10:31:48 -08003262/*
3263 * Enable PCH resources required for PCH ports:
3264 * - PCH PLLs
3265 * - FDI training & RX/TX
3266 * - update transcoder timings
3267 * - DP transcoding bits
3268 * - transcoder
3269 */
3270static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003271{
3272 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003273 struct drm_i915_private *dev_priv = dev->dev_private;
3274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3275 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003276 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003277
Daniel Vetterab9412b2013-05-03 11:49:46 +02003278 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003279
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003280 if (IS_IVYBRIDGE(dev))
3281 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3282
Daniel Vettercd986ab2012-10-26 10:58:12 +02003283 /* Write the TU size bits before fdi link training, so that error
3284 * detection works. */
3285 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3286 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3287
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003288 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003289 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003290
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003291 /* We need to program the right clock selection before writing the pixel
3292 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003293 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003294 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003295
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003296 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003297 temp |= TRANS_DPLL_ENABLE(pipe);
3298 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003299 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003300 temp |= sel;
3301 else
3302 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003303 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003304 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003305
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003306 /* XXX: pch pll's can be enabled any time before we enable the PCH
3307 * transcoder, and we actually should do this to not upset any PCH
3308 * transcoder that already use the clock when we share it.
3309 *
3310 * Note that enable_shared_dpll tries to do the right thing, but
3311 * get_shared_dpll unconditionally resets the pll - we need that to have
3312 * the right LVDS enable sequence. */
3313 ironlake_enable_shared_dpll(intel_crtc);
3314
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003315 /* set transcoder timing, panel must allow it */
3316 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003317 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003318
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003319 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003320
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003321 /* For PCH DP, enable TRANS_DP_CTL */
3322 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003323 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3324 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003325 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003326 reg = TRANS_DP_CTL(pipe);
3327 temp = I915_READ(reg);
3328 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003329 TRANS_DP_SYNC_MASK |
3330 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003331 temp |= (TRANS_DP_OUTPUT_ENABLE |
3332 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003333 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003334
3335 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003336 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003337 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003338 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003339
3340 switch (intel_trans_dp_port_sel(crtc)) {
3341 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003342 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003343 break;
3344 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003345 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003346 break;
3347 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003348 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003349 break;
3350 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003351 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003352 }
3353
Chris Wilson5eddb702010-09-11 13:48:45 +01003354 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003355 }
3356
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003357 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003358}
3359
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003360static void lpt_pch_enable(struct drm_crtc *crtc)
3361{
3362 struct drm_device *dev = crtc->dev;
3363 struct drm_i915_private *dev_priv = dev->dev_private;
3364 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003365 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003366
Daniel Vetterab9412b2013-05-03 11:49:46 +02003367 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003368
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003369 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003370
Paulo Zanoni0540e482012-10-31 18:12:40 -02003371 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003372 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003373
Paulo Zanoni937bb612012-10-31 18:12:47 -02003374 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003375}
3376
Daniel Vettere2b78262013-06-07 23:10:03 +02003377static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003378{
Daniel Vettere2b78262013-06-07 23:10:03 +02003379 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003380
3381 if (pll == NULL)
3382 return;
3383
3384 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003385 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003386 return;
3387 }
3388
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003389 if (--pll->refcount == 0) {
3390 WARN_ON(pll->on);
3391 WARN_ON(pll->active);
3392 }
3393
Daniel Vettera43f6e02013-06-07 23:10:32 +02003394 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003395}
3396
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003397static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003398{
Daniel Vettere2b78262013-06-07 23:10:03 +02003399 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3400 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3401 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003402
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003403 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003404 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3405 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003406 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003407 }
3408
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003409 if (HAS_PCH_IBX(dev_priv->dev)) {
3410 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003411 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003412 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003413
Daniel Vetter46edb022013-06-05 13:34:12 +02003414 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3415 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003416
3417 goto found;
3418 }
3419
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003420 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3421 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003422
3423 /* Only want to check enabled timings first */
3424 if (pll->refcount == 0)
3425 continue;
3426
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003427 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3428 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003429 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003430 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003431 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003432
3433 goto found;
3434 }
3435 }
3436
3437 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003438 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3439 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003440 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003441 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3442 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003443 goto found;
3444 }
3445 }
3446
3447 return NULL;
3448
3449found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003450 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003451 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3452 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003453
Daniel Vettercdbd2312013-06-05 13:34:03 +02003454 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003455 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3456 sizeof(pll->hw_state));
3457
Daniel Vetter46edb022013-06-05 13:34:12 +02003458 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003459 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003460 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003461
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003462 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003463 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003464 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003465
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003466 return pll;
3467}
3468
Daniel Vettera1520312013-05-03 11:49:50 +02003469static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003470{
3471 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003472 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003473 u32 temp;
3474
3475 temp = I915_READ(dslreg);
3476 udelay(500);
3477 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003478 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003479 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003480 }
3481}
3482
Jesse Barnesb074cec2013-04-25 12:55:02 -07003483static void ironlake_pfit_enable(struct intel_crtc *crtc)
3484{
3485 struct drm_device *dev = crtc->base.dev;
3486 struct drm_i915_private *dev_priv = dev->dev_private;
3487 int pipe = crtc->pipe;
3488
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003489 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003490 /* Force use of hard-coded filter coefficients
3491 * as some pre-programmed values are broken,
3492 * e.g. x201.
3493 */
3494 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3495 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3496 PF_PIPE_SEL_IVB(pipe));
3497 else
3498 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3499 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3500 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003501 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003502}
3503
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003504static void intel_enable_planes(struct drm_crtc *crtc)
3505{
3506 struct drm_device *dev = crtc->dev;
3507 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003508 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003509 struct intel_plane *intel_plane;
3510
Matt Roperaf2b6532014-04-01 15:22:32 -07003511 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3512 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003513 if (intel_plane->pipe == pipe)
3514 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003515 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003516}
3517
3518static void intel_disable_planes(struct drm_crtc *crtc)
3519{
3520 struct drm_device *dev = crtc->dev;
3521 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003522 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003523 struct intel_plane *intel_plane;
3524
Matt Roperaf2b6532014-04-01 15:22:32 -07003525 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3526 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003527 if (intel_plane->pipe == pipe)
3528 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003529 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003530}
3531
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003532void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003533{
3534 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3535
3536 if (!crtc->config.ips_enabled)
3537 return;
3538
3539 /* We can only enable IPS after we enable a plane and wait for a vblank.
3540 * We guarantee that the plane is enabled by calling intel_enable_ips
3541 * only after intel_enable_plane. And intel_enable_plane already waits
3542 * for a vblank, so all we need to do here is to enable the IPS bit. */
3543 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003544 if (IS_BROADWELL(crtc->base.dev)) {
3545 mutex_lock(&dev_priv->rps.hw_lock);
3546 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3547 mutex_unlock(&dev_priv->rps.hw_lock);
3548 /* Quoting Art Runyan: "its not safe to expect any particular
3549 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003550 * mailbox." Moreover, the mailbox may return a bogus state,
3551 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003552 */
3553 } else {
3554 I915_WRITE(IPS_CTL, IPS_ENABLE);
3555 /* The bit only becomes 1 in the next vblank, so this wait here
3556 * is essentially intel_wait_for_vblank. If we don't have this
3557 * and don't wait for vblanks until the end of crtc_enable, then
3558 * the HW state readout code will complain that the expected
3559 * IPS_CTL value is not the one we read. */
3560 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3561 DRM_ERROR("Timed out waiting for IPS enable\n");
3562 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003563}
3564
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003565void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003566{
3567 struct drm_device *dev = crtc->base.dev;
3568 struct drm_i915_private *dev_priv = dev->dev_private;
3569
3570 if (!crtc->config.ips_enabled)
3571 return;
3572
3573 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003574 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003575 mutex_lock(&dev_priv->rps.hw_lock);
3576 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3577 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003578 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3579 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3580 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08003581 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003582 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003583 POSTING_READ(IPS_CTL);
3584 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003585
3586 /* We need to wait for a vblank before we can disable the plane. */
3587 intel_wait_for_vblank(dev, crtc->pipe);
3588}
3589
3590/** Loads the palette/gamma unit for the CRTC with the prepared values */
3591static void intel_crtc_load_lut(struct drm_crtc *crtc)
3592{
3593 struct drm_device *dev = crtc->dev;
3594 struct drm_i915_private *dev_priv = dev->dev_private;
3595 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3596 enum pipe pipe = intel_crtc->pipe;
3597 int palreg = PALETTE(pipe);
3598 int i;
3599 bool reenable_ips = false;
3600
3601 /* The clocks have to be on to load the palette. */
3602 if (!crtc->enabled || !intel_crtc->active)
3603 return;
3604
3605 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3606 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3607 assert_dsi_pll_enabled(dev_priv);
3608 else
3609 assert_pll_enabled(dev_priv, pipe);
3610 }
3611
3612 /* use legacy palette for Ironlake */
3613 if (HAS_PCH_SPLIT(dev))
3614 palreg = LGC_PALETTE(pipe);
3615
3616 /* Workaround : Do not read or write the pipe palette/gamma data while
3617 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3618 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003619 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003620 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3621 GAMMA_MODE_MODE_SPLIT)) {
3622 hsw_disable_ips(intel_crtc);
3623 reenable_ips = true;
3624 }
3625
3626 for (i = 0; i < 256; i++) {
3627 I915_WRITE(palreg + 4 * i,
3628 (intel_crtc->lut_r[i] << 16) |
3629 (intel_crtc->lut_g[i] << 8) |
3630 intel_crtc->lut_b[i]);
3631 }
3632
3633 if (reenable_ips)
3634 hsw_enable_ips(intel_crtc);
3635}
3636
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003637static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3638{
3639 if (!enable && intel_crtc->overlay) {
3640 struct drm_device *dev = intel_crtc->base.dev;
3641 struct drm_i915_private *dev_priv = dev->dev_private;
3642
3643 mutex_lock(&dev->struct_mutex);
3644 dev_priv->mm.interruptible = false;
3645 (void) intel_overlay_switch_off(intel_crtc->overlay);
3646 dev_priv->mm.interruptible = true;
3647 mutex_unlock(&dev->struct_mutex);
3648 }
3649
3650 /* Let userspace switch the overlay on again. In most cases userspace
3651 * has to recompute where to put it anyway.
3652 */
3653}
3654
3655/**
3656 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3657 * cursor plane briefly if not already running after enabling the display
3658 * plane.
3659 * This workaround avoids occasional blank screens when self refresh is
3660 * enabled.
3661 */
3662static void
3663g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3664{
3665 u32 cntl = I915_READ(CURCNTR(pipe));
3666
3667 if ((cntl & CURSOR_MODE) == 0) {
3668 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3669
3670 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3671 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3672 intel_wait_for_vblank(dev_priv->dev, pipe);
3673 I915_WRITE(CURCNTR(pipe), cntl);
3674 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3675 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3676 }
3677}
3678
3679static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003680{
3681 struct drm_device *dev = crtc->dev;
3682 struct drm_i915_private *dev_priv = dev->dev_private;
3683 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3684 int pipe = intel_crtc->pipe;
3685 int plane = intel_crtc->plane;
3686
3687 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3688 intel_enable_planes(crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003689 /* The fixup needs to happen before cursor is enabled */
3690 if (IS_G4X(dev))
3691 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003692 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003693 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003694
3695 hsw_enable_ips(intel_crtc);
3696
3697 mutex_lock(&dev->struct_mutex);
3698 intel_update_fbc(dev);
3699 mutex_unlock(&dev->struct_mutex);
3700}
3701
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003702static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003703{
3704 struct drm_device *dev = crtc->dev;
3705 struct drm_i915_private *dev_priv = dev->dev_private;
3706 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3707 int pipe = intel_crtc->pipe;
3708 int plane = intel_crtc->plane;
3709
3710 intel_crtc_wait_for_pending_flips(crtc);
3711 drm_vblank_off(dev, pipe);
3712
3713 if (dev_priv->fbc.plane == plane)
3714 intel_disable_fbc(dev);
3715
3716 hsw_disable_ips(intel_crtc);
3717
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003718 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003719 intel_crtc_update_cursor(crtc, false);
3720 intel_disable_planes(crtc);
3721 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
3722}
3723
Jesse Barnesf67a5592011-01-05 10:31:48 -08003724static void ironlake_crtc_enable(struct drm_crtc *crtc)
3725{
3726 struct drm_device *dev = crtc->dev;
3727 struct drm_i915_private *dev_priv = dev->dev_private;
3728 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003729 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003730 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003731
Daniel Vetter08a48462012-07-02 11:43:47 +02003732 WARN_ON(!crtc->enabled);
3733
Jesse Barnesf67a5592011-01-05 10:31:48 -08003734 if (intel_crtc->active)
3735 return;
3736
3737 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003738
3739 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3740 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3741
Daniel Vetterf6736a12013-06-05 13:34:30 +02003742 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003743 if (encoder->pre_enable)
3744 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003745
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003746 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003747 /* Note: FDI PLL enabling _must_ be done before we enable the
3748 * cpu pipes, hence this is separate from all the other fdi/pch
3749 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003750 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003751 } else {
3752 assert_fdi_tx_disabled(dev_priv, pipe);
3753 assert_fdi_rx_disabled(dev_priv, pipe);
3754 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003755
Jesse Barnesb074cec2013-04-25 12:55:02 -07003756 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003757
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003758 /*
3759 * On ILK+ LUT must be loaded before the pipe is running but with
3760 * clocks enabled
3761 */
3762 intel_crtc_load_lut(crtc);
3763
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003764 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003765 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003766
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003767 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003768 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003769
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003770 for_each_encoder_on_crtc(dev, crtc, encoder)
3771 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003772
3773 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003774 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003775
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003776 intel_crtc_enable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003777
Daniel Vetter6ce94102012-10-04 19:20:03 +02003778 /*
3779 * There seems to be a race in PCH platform hw (at least on some
3780 * outputs) where an enabled pipe still completes any pageflip right
3781 * away (as if the pipe is off) instead of waiting for vblank. As soon
3782 * as the first vblank happend, everything works as expected. Hence just
3783 * wait for one vblank before returning to avoid strange things
3784 * happening.
3785 */
3786 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003787}
3788
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003789/* IPS only exists on ULT machines and is tied to pipe A. */
3790static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3791{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003792 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003793}
3794
Paulo Zanonie4916942013-09-20 16:21:19 -03003795/*
3796 * This implements the workaround described in the "notes" section of the mode
3797 * set sequence documentation. When going from no pipes or single pipe to
3798 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3799 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3800 */
3801static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3802{
3803 struct drm_device *dev = crtc->base.dev;
3804 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3805
3806 /* We want to get the other_active_crtc only if there's only 1 other
3807 * active crtc. */
3808 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3809 if (!crtc_it->active || crtc_it == crtc)
3810 continue;
3811
3812 if (other_active_crtc)
3813 return;
3814
3815 other_active_crtc = crtc_it;
3816 }
3817 if (!other_active_crtc)
3818 return;
3819
3820 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3821 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3822}
3823
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003824static void haswell_crtc_enable(struct drm_crtc *crtc)
3825{
3826 struct drm_device *dev = crtc->dev;
3827 struct drm_i915_private *dev_priv = dev->dev_private;
3828 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3829 struct intel_encoder *encoder;
3830 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003831
3832 WARN_ON(!crtc->enabled);
3833
3834 if (intel_crtc->active)
3835 return;
3836
3837 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003838
3839 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3840 if (intel_crtc->config.has_pch_encoder)
3841 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3842
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003843 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003844 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003845
3846 for_each_encoder_on_crtc(dev, crtc, encoder)
3847 if (encoder->pre_enable)
3848 encoder->pre_enable(encoder);
3849
Paulo Zanoni1f544382012-10-24 11:32:00 -02003850 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003851
Jesse Barnesb074cec2013-04-25 12:55:02 -07003852 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003853
3854 /*
3855 * On ILK+ LUT must be loaded before the pipe is running but with
3856 * clocks enabled
3857 */
3858 intel_crtc_load_lut(crtc);
3859
Paulo Zanoni1f544382012-10-24 11:32:00 -02003860 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003861 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003862
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003863 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003864 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003865
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003866 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003867 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003868
Jani Nikula8807e552013-08-30 19:40:32 +03003869 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003870 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003871 intel_opregion_notify_encoder(encoder, true);
3872 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003873
Paulo Zanonie4916942013-09-20 16:21:19 -03003874 /* If we change the relative order between pipe/planes enabling, we need
3875 * to change the workaround. */
3876 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003877 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003878}
3879
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003880static void ironlake_pfit_disable(struct intel_crtc *crtc)
3881{
3882 struct drm_device *dev = crtc->base.dev;
3883 struct drm_i915_private *dev_priv = dev->dev_private;
3884 int pipe = crtc->pipe;
3885
3886 /* To avoid upsetting the power well on haswell only disable the pfit if
3887 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003888 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003889 I915_WRITE(PF_CTL(pipe), 0);
3890 I915_WRITE(PF_WIN_POS(pipe), 0);
3891 I915_WRITE(PF_WIN_SZ(pipe), 0);
3892 }
3893}
3894
Jesse Barnes6be4a602010-09-10 10:26:01 -07003895static void ironlake_crtc_disable(struct drm_crtc *crtc)
3896{
3897 struct drm_device *dev = crtc->dev;
3898 struct drm_i915_private *dev_priv = dev->dev_private;
3899 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003900 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003901 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003902 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003903
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003904 if (!intel_crtc->active)
3905 return;
3906
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003907 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003908
Daniel Vetterea9d7582012-07-10 10:42:52 +02003909 for_each_encoder_on_crtc(dev, crtc, encoder)
3910 encoder->disable(encoder);
3911
Daniel Vetterd925c592013-06-05 13:34:04 +02003912 if (intel_crtc->config.has_pch_encoder)
3913 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3914
Jesse Barnesb24e7172011-01-04 15:09:30 -08003915 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003916
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003917 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003918
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003919 for_each_encoder_on_crtc(dev, crtc, encoder)
3920 if (encoder->post_disable)
3921 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003922
Daniel Vetterd925c592013-06-05 13:34:04 +02003923 if (intel_crtc->config.has_pch_encoder) {
3924 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003925
Daniel Vetterd925c592013-06-05 13:34:04 +02003926 ironlake_disable_pch_transcoder(dev_priv, pipe);
3927 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003928
Daniel Vetterd925c592013-06-05 13:34:04 +02003929 if (HAS_PCH_CPT(dev)) {
3930 /* disable TRANS_DP_CTL */
3931 reg = TRANS_DP_CTL(pipe);
3932 temp = I915_READ(reg);
3933 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3934 TRANS_DP_PORT_SEL_MASK);
3935 temp |= TRANS_DP_PORT_SEL_NONE;
3936 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003937
Daniel Vetterd925c592013-06-05 13:34:04 +02003938 /* disable DPLL_SEL */
3939 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003940 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003941 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003942 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003943
3944 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003945 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003946
3947 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003948 }
3949
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003950 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003951 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003952
3953 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003954 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003955 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003956}
3957
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003958static void haswell_crtc_disable(struct drm_crtc *crtc)
3959{
3960 struct drm_device *dev = crtc->dev;
3961 struct drm_i915_private *dev_priv = dev->dev_private;
3962 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3963 struct intel_encoder *encoder;
3964 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003965 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003966
3967 if (!intel_crtc->active)
3968 return;
3969
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003970 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003971
Jani Nikula8807e552013-08-30 19:40:32 +03003972 for_each_encoder_on_crtc(dev, crtc, encoder) {
3973 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003974 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003975 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003976
Paulo Zanoni86642812013-04-12 17:57:57 -03003977 if (intel_crtc->config.has_pch_encoder)
3978 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003979 intel_disable_pipe(dev_priv, pipe);
3980
Paulo Zanoniad80a812012-10-24 16:06:19 -02003981 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003982
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003983 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003984
Paulo Zanoni1f544382012-10-24 11:32:00 -02003985 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003986
3987 for_each_encoder_on_crtc(dev, crtc, encoder)
3988 if (encoder->post_disable)
3989 encoder->post_disable(encoder);
3990
Daniel Vetter88adfff2013-03-28 10:42:01 +01003991 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003992 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003993 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003994 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003995 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003996
3997 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003998 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003999
4000 mutex_lock(&dev->struct_mutex);
4001 intel_update_fbc(dev);
4002 mutex_unlock(&dev->struct_mutex);
4003}
4004
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004005static void ironlake_crtc_off(struct drm_crtc *crtc)
4006{
4007 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004008 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004009}
4010
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004011static void haswell_crtc_off(struct drm_crtc *crtc)
4012{
4013 intel_ddi_put_crtc_pll(crtc);
4014}
4015
Jesse Barnes2dd24552013-04-25 12:55:01 -07004016static void i9xx_pfit_enable(struct intel_crtc *crtc)
4017{
4018 struct drm_device *dev = crtc->base.dev;
4019 struct drm_i915_private *dev_priv = dev->dev_private;
4020 struct intel_crtc_config *pipe_config = &crtc->config;
4021
Daniel Vetter328d8e82013-05-08 10:36:31 +02004022 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004023 return;
4024
Daniel Vetterc0b03412013-05-28 12:05:54 +02004025 /*
4026 * The panel fitter should only be adjusted whilst the pipe is disabled,
4027 * according to register description and PRM.
4028 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004029 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4030 assert_pipe_disabled(dev_priv, crtc->pipe);
4031
Jesse Barnesb074cec2013-04-25 12:55:02 -07004032 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4033 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004034
4035 /* Border color in case we don't scale up to the full screen. Black by
4036 * default, change to something else for debugging. */
4037 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004038}
4039
Imre Deak77d22dc2014-03-05 16:20:52 +02004040#define for_each_power_domain(domain, mask) \
4041 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4042 if ((1 << (domain)) & (mask))
4043
Imre Deak319be8a2014-03-04 19:22:57 +02004044enum intel_display_power_domain
4045intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004046{
Imre Deak319be8a2014-03-04 19:22:57 +02004047 struct drm_device *dev = intel_encoder->base.dev;
4048 struct intel_digital_port *intel_dig_port;
4049
4050 switch (intel_encoder->type) {
4051 case INTEL_OUTPUT_UNKNOWN:
4052 /* Only DDI platforms should ever use this output type */
4053 WARN_ON_ONCE(!HAS_DDI(dev));
4054 case INTEL_OUTPUT_DISPLAYPORT:
4055 case INTEL_OUTPUT_HDMI:
4056 case INTEL_OUTPUT_EDP:
4057 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4058 switch (intel_dig_port->port) {
4059 case PORT_A:
4060 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4061 case PORT_B:
4062 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4063 case PORT_C:
4064 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4065 case PORT_D:
4066 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4067 default:
4068 WARN_ON_ONCE(1);
4069 return POWER_DOMAIN_PORT_OTHER;
4070 }
4071 case INTEL_OUTPUT_ANALOG:
4072 return POWER_DOMAIN_PORT_CRT;
4073 case INTEL_OUTPUT_DSI:
4074 return POWER_DOMAIN_PORT_DSI;
4075 default:
4076 return POWER_DOMAIN_PORT_OTHER;
4077 }
4078}
4079
4080static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4081{
4082 struct drm_device *dev = crtc->dev;
4083 struct intel_encoder *intel_encoder;
4084 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4085 enum pipe pipe = intel_crtc->pipe;
4086 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
Imre Deak77d22dc2014-03-05 16:20:52 +02004087 unsigned long mask;
4088 enum transcoder transcoder;
4089
4090 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4091
4092 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4093 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4094 if (pfit_enabled)
4095 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4096
Imre Deak319be8a2014-03-04 19:22:57 +02004097 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4098 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4099
Imre Deak77d22dc2014-03-05 16:20:52 +02004100 return mask;
4101}
4102
4103void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4104 bool enable)
4105{
4106 if (dev_priv->power_domains.init_power_on == enable)
4107 return;
4108
4109 if (enable)
4110 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4111 else
4112 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4113
4114 dev_priv->power_domains.init_power_on = enable;
4115}
4116
4117static void modeset_update_crtc_power_domains(struct drm_device *dev)
4118{
4119 struct drm_i915_private *dev_priv = dev->dev_private;
4120 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4121 struct intel_crtc *crtc;
4122
4123 /*
4124 * First get all needed power domains, then put all unneeded, to avoid
4125 * any unnecessary toggling of the power wells.
4126 */
4127 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4128 enum intel_display_power_domain domain;
4129
4130 if (!crtc->base.enabled)
4131 continue;
4132
Imre Deak319be8a2014-03-04 19:22:57 +02004133 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004134
4135 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4136 intel_display_power_get(dev_priv, domain);
4137 }
4138
4139 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4140 enum intel_display_power_domain domain;
4141
4142 for_each_power_domain(domain, crtc->enabled_power_domains)
4143 intel_display_power_put(dev_priv, domain);
4144
4145 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4146 }
4147
4148 intel_display_set_init_power(dev_priv, false);
4149}
4150
Jesse Barnes586f49d2013-11-04 16:06:59 -08004151int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004152{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004153 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004154
Jesse Barnes586f49d2013-11-04 16:06:59 -08004155 /* Obtain SKU information */
4156 mutex_lock(&dev_priv->dpio_lock);
4157 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4158 CCK_FUSE_HPLL_FREQ_MASK;
4159 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004160
Jesse Barnes586f49d2013-11-04 16:06:59 -08004161 return vco_freq[hpll_freq];
Jesse Barnes30a970c2013-11-04 13:48:12 -08004162}
4163
4164/* Adjust CDclk dividers to allow high res or save power if possible */
4165static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4166{
4167 struct drm_i915_private *dev_priv = dev->dev_private;
4168 u32 val, cmd;
4169
Imre Deakd60c4472014-03-27 17:45:10 +02004170 WARN_ON(valleyview_cur_cdclk(dev_priv) != dev_priv->vlv_cdclk_freq);
4171 dev_priv->vlv_cdclk_freq = cdclk;
4172
Jesse Barnes30a970c2013-11-04 13:48:12 -08004173 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4174 cmd = 2;
4175 else if (cdclk == 266)
4176 cmd = 1;
4177 else
4178 cmd = 0;
4179
4180 mutex_lock(&dev_priv->rps.hw_lock);
4181 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4182 val &= ~DSPFREQGUAR_MASK;
4183 val |= (cmd << DSPFREQGUAR_SHIFT);
4184 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4185 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4186 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4187 50)) {
4188 DRM_ERROR("timed out waiting for CDclk change\n");
4189 }
4190 mutex_unlock(&dev_priv->rps.hw_lock);
4191
4192 if (cdclk == 400) {
4193 u32 divider, vco;
4194
4195 vco = valleyview_get_vco(dev_priv);
4196 divider = ((vco << 1) / cdclk) - 1;
4197
4198 mutex_lock(&dev_priv->dpio_lock);
4199 /* adjust cdclk divider */
4200 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4201 val &= ~0xf;
4202 val |= divider;
4203 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4204 mutex_unlock(&dev_priv->dpio_lock);
4205 }
4206
4207 mutex_lock(&dev_priv->dpio_lock);
4208 /* adjust self-refresh exit latency value */
4209 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4210 val &= ~0x7f;
4211
4212 /*
4213 * For high bandwidth configs, we set a higher latency in the bunit
4214 * so that the core display fetch happens in time to avoid underruns.
4215 */
4216 if (cdclk == 400)
4217 val |= 4500 / 250; /* 4.5 usec */
4218 else
4219 val |= 3000 / 250; /* 3.0 usec */
4220 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4221 mutex_unlock(&dev_priv->dpio_lock);
4222
4223 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4224 intel_i2c_reset(dev);
4225}
4226
Imre Deakd60c4472014-03-27 17:45:10 +02004227int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004228{
4229 int cur_cdclk, vco;
4230 int divider;
4231
4232 vco = valleyview_get_vco(dev_priv);
4233
4234 mutex_lock(&dev_priv->dpio_lock);
4235 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4236 mutex_unlock(&dev_priv->dpio_lock);
4237
4238 divider &= 0xf;
4239
4240 cur_cdclk = (vco << 1) / (divider + 1);
4241
4242 return cur_cdclk;
4243}
4244
4245static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4246 int max_pixclk)
4247{
Jesse Barnes30a970c2013-11-04 13:48:12 -08004248 /*
4249 * Really only a few cases to deal with, as only 4 CDclks are supported:
4250 * 200MHz
4251 * 267MHz
4252 * 320MHz
4253 * 400MHz
4254 * So we check to see whether we're above 90% of the lower bin and
4255 * adjust if needed.
4256 */
4257 if (max_pixclk > 288000) {
4258 return 400;
4259 } else if (max_pixclk > 240000) {
4260 return 320;
4261 } else
4262 return 266;
4263 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4264}
4265
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004266/* compute the max pixel clock for new configuration */
4267static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004268{
4269 struct drm_device *dev = dev_priv->dev;
4270 struct intel_crtc *intel_crtc;
4271 int max_pixclk = 0;
4272
4273 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4274 base.head) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004275 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004276 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004277 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004278 }
4279
4280 return max_pixclk;
4281}
4282
4283static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004284 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004285{
4286 struct drm_i915_private *dev_priv = dev->dev_private;
4287 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004288 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004289
Imre Deakd60c4472014-03-27 17:45:10 +02004290 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4291 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004292 return;
4293
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004294 /* disable/enable all currently active pipes while we change cdclk */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004295 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4296 base.head)
4297 if (intel_crtc->base.enabled)
4298 *prepare_pipes |= (1 << intel_crtc->pipe);
4299}
4300
4301static void valleyview_modeset_global_resources(struct drm_device *dev)
4302{
4303 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004304 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004305 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4306
Imre Deakd60c4472014-03-27 17:45:10 +02004307 if (req_cdclk != dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004308 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak77961eb2014-03-05 16:20:56 +02004309 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004310}
4311
Jesse Barnes89b667f2013-04-18 14:51:36 -07004312static void valleyview_crtc_enable(struct drm_crtc *crtc)
4313{
4314 struct drm_device *dev = crtc->dev;
4315 struct drm_i915_private *dev_priv = dev->dev_private;
4316 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4317 struct intel_encoder *encoder;
4318 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03004319 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004320
4321 WARN_ON(!crtc->enabled);
4322
4323 if (intel_crtc->active)
4324 return;
4325
4326 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004327
Jesse Barnes89b667f2013-04-18 14:51:36 -07004328 for_each_encoder_on_crtc(dev, crtc, encoder)
4329 if (encoder->pre_pll_enable)
4330 encoder->pre_pll_enable(encoder);
4331
Jani Nikula23538ef2013-08-27 15:12:22 +03004332 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4333
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004334 if (!is_dsi)
4335 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004336
4337 for_each_encoder_on_crtc(dev, crtc, encoder)
4338 if (encoder->pre_enable)
4339 encoder->pre_enable(encoder);
4340
Jesse Barnes2dd24552013-04-25 12:55:01 -07004341 i9xx_pfit_enable(intel_crtc);
4342
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004343 intel_crtc_load_lut(crtc);
4344
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004345 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004346 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004347 intel_wait_for_vblank(dev_priv->dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004348 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004349
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004350 intel_crtc_enable_planes(crtc);
Jani Nikula50049452013-07-30 12:20:32 +03004351
4352 for_each_encoder_on_crtc(dev, crtc, encoder)
4353 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004354}
4355
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004356static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004357{
4358 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004359 struct drm_i915_private *dev_priv = dev->dev_private;
4360 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004361 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004362 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004363
Daniel Vetter08a48462012-07-02 11:43:47 +02004364 WARN_ON(!crtc->enabled);
4365
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004366 if (intel_crtc->active)
4367 return;
4368
4369 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004370
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004371 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004372 if (encoder->pre_enable)
4373 encoder->pre_enable(encoder);
4374
Daniel Vetterf6736a12013-06-05 13:34:30 +02004375 i9xx_enable_pll(intel_crtc);
4376
Jesse Barnes2dd24552013-04-25 12:55:01 -07004377 i9xx_pfit_enable(intel_crtc);
4378
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004379 intel_crtc_load_lut(crtc);
4380
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004381 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004382 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004383 intel_wait_for_vblank(dev_priv->dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004384 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004385
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004386 intel_crtc_enable_planes(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004387
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004388 for_each_encoder_on_crtc(dev, crtc, encoder)
4389 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004390}
4391
Daniel Vetter87476d62013-04-11 16:29:06 +02004392static void i9xx_pfit_disable(struct intel_crtc *crtc)
4393{
4394 struct drm_device *dev = crtc->base.dev;
4395 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004396
4397 if (!crtc->config.gmch_pfit.control)
4398 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004399
4400 assert_pipe_disabled(dev_priv, crtc->pipe);
4401
Daniel Vetter328d8e82013-05-08 10:36:31 +02004402 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4403 I915_READ(PFIT_CONTROL));
4404 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004405}
4406
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004407static void i9xx_crtc_disable(struct drm_crtc *crtc)
4408{
4409 struct drm_device *dev = crtc->dev;
4410 struct drm_i915_private *dev_priv = dev->dev_private;
4411 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004412 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004413 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004414
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004415 if (!intel_crtc->active)
4416 return;
4417
Daniel Vetterea9d7582012-07-10 10:42:52 +02004418 for_each_encoder_on_crtc(dev, crtc, encoder)
4419 encoder->disable(encoder);
4420
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004421 intel_crtc_disable_planes(crtc);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004422
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004423 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004424 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004425
Daniel Vetter87476d62013-04-11 16:29:06 +02004426 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004427
Jesse Barnes89b667f2013-04-18 14:51:36 -07004428 for_each_encoder_on_crtc(dev, crtc, encoder)
4429 if (encoder->post_disable)
4430 encoder->post_disable(encoder);
4431
Jesse Barnesf6071162013-10-01 10:41:38 -07004432 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4433 vlv_disable_pll(dev_priv, pipe);
4434 else if (!IS_VALLEYVIEW(dev))
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004435 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004436
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004437 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004438 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004439
Chris Wilson6b383a72010-09-13 13:54:26 +01004440 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004441}
4442
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004443static void i9xx_crtc_off(struct drm_crtc *crtc)
4444{
4445}
4446
Daniel Vetter976f8a22012-07-08 22:34:21 +02004447static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4448 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004449{
4450 struct drm_device *dev = crtc->dev;
4451 struct drm_i915_master_private *master_priv;
4452 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4453 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004454
4455 if (!dev->primary->master)
4456 return;
4457
4458 master_priv = dev->primary->master->driver_priv;
4459 if (!master_priv->sarea_priv)
4460 return;
4461
Jesse Barnes79e53942008-11-07 14:24:08 -08004462 switch (pipe) {
4463 case 0:
4464 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4465 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4466 break;
4467 case 1:
4468 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4469 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4470 break;
4471 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004472 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004473 break;
4474 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004475}
4476
Daniel Vetter976f8a22012-07-08 22:34:21 +02004477/**
4478 * Sets the power management mode of the pipe and plane.
4479 */
4480void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004481{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004482 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004483 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004484 struct intel_encoder *intel_encoder;
4485 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004486
Daniel Vetter976f8a22012-07-08 22:34:21 +02004487 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4488 enable |= intel_encoder->connectors_active;
4489
4490 if (enable)
4491 dev_priv->display.crtc_enable(crtc);
4492 else
4493 dev_priv->display.crtc_disable(crtc);
4494
4495 intel_crtc_update_sarea(crtc, enable);
4496}
4497
Daniel Vetter976f8a22012-07-08 22:34:21 +02004498static void intel_crtc_disable(struct drm_crtc *crtc)
4499{
4500 struct drm_device *dev = crtc->dev;
4501 struct drm_connector *connector;
4502 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08004503 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004504
4505 /* crtc should still be enabled when we disable it. */
4506 WARN_ON(!crtc->enabled);
4507
4508 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03004509 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004510 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004511 dev_priv->display.off(crtc);
4512
Chris Wilson931872f2012-01-16 23:01:13 +00004513 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004514 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004515 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004516
Matt Roperf4510a22014-04-01 15:22:40 -07004517 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01004518 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004519 intel_unpin_fb_obj(to_intel_framebuffer(crtc->primary->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004520 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004521 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004522 }
4523
4524 /* Update computed state. */
4525 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4526 if (!connector->encoder || !connector->encoder->crtc)
4527 continue;
4528
4529 if (connector->encoder->crtc != crtc)
4530 continue;
4531
4532 connector->dpms = DRM_MODE_DPMS_OFF;
4533 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004534 }
4535}
4536
Chris Wilsonea5b2132010-08-04 13:50:23 +01004537void intel_encoder_destroy(struct drm_encoder *encoder)
4538{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004539 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004540
Chris Wilsonea5b2132010-08-04 13:50:23 +01004541 drm_encoder_cleanup(encoder);
4542 kfree(intel_encoder);
4543}
4544
Damien Lespiau92373292013-08-08 22:28:57 +01004545/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004546 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4547 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004548static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004549{
4550 if (mode == DRM_MODE_DPMS_ON) {
4551 encoder->connectors_active = true;
4552
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004553 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004554 } else {
4555 encoder->connectors_active = false;
4556
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004557 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004558 }
4559}
4560
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004561/* Cross check the actual hw state with our own modeset state tracking (and it's
4562 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004563static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004564{
4565 if (connector->get_hw_state(connector)) {
4566 struct intel_encoder *encoder = connector->encoder;
4567 struct drm_crtc *crtc;
4568 bool encoder_enabled;
4569 enum pipe pipe;
4570
4571 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4572 connector->base.base.id,
4573 drm_get_connector_name(&connector->base));
4574
4575 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4576 "wrong connector dpms state\n");
4577 WARN(connector->base.encoder != &encoder->base,
4578 "active connector not linked to encoder\n");
4579 WARN(!encoder->connectors_active,
4580 "encoder->connectors_active not set\n");
4581
4582 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4583 WARN(!encoder_enabled, "encoder not enabled\n");
4584 if (WARN_ON(!encoder->base.crtc))
4585 return;
4586
4587 crtc = encoder->base.crtc;
4588
4589 WARN(!crtc->enabled, "crtc not enabled\n");
4590 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4591 WARN(pipe != to_intel_crtc(crtc)->pipe,
4592 "encoder active on the wrong pipe\n");
4593 }
4594}
4595
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004596/* Even simpler default implementation, if there's really no special case to
4597 * consider. */
4598void intel_connector_dpms(struct drm_connector *connector, int mode)
4599{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004600 /* All the simple cases only support two dpms states. */
4601 if (mode != DRM_MODE_DPMS_ON)
4602 mode = DRM_MODE_DPMS_OFF;
4603
4604 if (mode == connector->dpms)
4605 return;
4606
4607 connector->dpms = mode;
4608
4609 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01004610 if (connector->encoder)
4611 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004612
Daniel Vetterb9805142012-08-31 17:37:33 +02004613 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004614}
4615
Daniel Vetterf0947c32012-07-02 13:10:34 +02004616/* Simple connector->get_hw_state implementation for encoders that support only
4617 * one connector and no cloning and hence the encoder state determines the state
4618 * of the connector. */
4619bool intel_connector_get_hw_state(struct intel_connector *connector)
4620{
Daniel Vetter24929352012-07-02 20:28:59 +02004621 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004622 struct intel_encoder *encoder = connector->encoder;
4623
4624 return encoder->get_hw_state(encoder, &pipe);
4625}
4626
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004627static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4628 struct intel_crtc_config *pipe_config)
4629{
4630 struct drm_i915_private *dev_priv = dev->dev_private;
4631 struct intel_crtc *pipe_B_crtc =
4632 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4633
4634 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4635 pipe_name(pipe), pipe_config->fdi_lanes);
4636 if (pipe_config->fdi_lanes > 4) {
4637 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4638 pipe_name(pipe), pipe_config->fdi_lanes);
4639 return false;
4640 }
4641
Paulo Zanonibafb6552013-11-02 21:07:44 -07004642 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004643 if (pipe_config->fdi_lanes > 2) {
4644 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4645 pipe_config->fdi_lanes);
4646 return false;
4647 } else {
4648 return true;
4649 }
4650 }
4651
4652 if (INTEL_INFO(dev)->num_pipes == 2)
4653 return true;
4654
4655 /* Ivybridge 3 pipe is really complicated */
4656 switch (pipe) {
4657 case PIPE_A:
4658 return true;
4659 case PIPE_B:
4660 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4661 pipe_config->fdi_lanes > 2) {
4662 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4663 pipe_name(pipe), pipe_config->fdi_lanes);
4664 return false;
4665 }
4666 return true;
4667 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004668 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004669 pipe_B_crtc->config.fdi_lanes <= 2) {
4670 if (pipe_config->fdi_lanes > 2) {
4671 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4672 pipe_name(pipe), pipe_config->fdi_lanes);
4673 return false;
4674 }
4675 } else {
4676 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4677 return false;
4678 }
4679 return true;
4680 default:
4681 BUG();
4682 }
4683}
4684
Daniel Vettere29c22c2013-02-21 00:00:16 +01004685#define RETRY 1
4686static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4687 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004688{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004689 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004690 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004691 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004692 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004693
Daniel Vettere29c22c2013-02-21 00:00:16 +01004694retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004695 /* FDI is a binary signal running at ~2.7GHz, encoding
4696 * each output octet as 10 bits. The actual frequency
4697 * is stored as a divider into a 100MHz clock, and the
4698 * mode pixel clock is stored in units of 1KHz.
4699 * Hence the bw of each lane in terms of the mode signal
4700 * is:
4701 */
4702 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4703
Damien Lespiau241bfc32013-09-25 16:45:37 +01004704 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004705
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004706 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004707 pipe_config->pipe_bpp);
4708
4709 pipe_config->fdi_lanes = lane;
4710
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004711 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004712 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004713
Daniel Vettere29c22c2013-02-21 00:00:16 +01004714 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4715 intel_crtc->pipe, pipe_config);
4716 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4717 pipe_config->pipe_bpp -= 2*3;
4718 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4719 pipe_config->pipe_bpp);
4720 needs_recompute = true;
4721 pipe_config->bw_constrained = true;
4722
4723 goto retry;
4724 }
4725
4726 if (needs_recompute)
4727 return RETRY;
4728
4729 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004730}
4731
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004732static void hsw_compute_ips_config(struct intel_crtc *crtc,
4733 struct intel_crtc_config *pipe_config)
4734{
Jani Nikulad330a952014-01-21 11:24:25 +02004735 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004736 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004737 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004738}
4739
Daniel Vettera43f6e02013-06-07 23:10:32 +02004740static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004741 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004742{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004743 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004744 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004745
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004746 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004747 if (INTEL_INFO(dev)->gen < 4) {
4748 struct drm_i915_private *dev_priv = dev->dev_private;
4749 int clock_limit =
4750 dev_priv->display.get_display_clock_speed(dev);
4751
4752 /*
4753 * Enable pixel doubling when the dot clock
4754 * is > 90% of the (display) core speed.
4755 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004756 * GDG double wide on either pipe,
4757 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004758 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004759 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004760 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004761 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004762 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004763 }
4764
Damien Lespiau241bfc32013-09-25 16:45:37 +01004765 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004766 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004767 }
Chris Wilson89749352010-09-12 18:25:19 +01004768
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004769 /*
4770 * Pipe horizontal size must be even in:
4771 * - DVO ganged mode
4772 * - LVDS dual channel mode
4773 * - Double wide pipe
4774 */
4775 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4776 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4777 pipe_config->pipe_src_w &= ~1;
4778
Damien Lespiau8693a822013-05-03 18:48:11 +01004779 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4780 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004781 */
4782 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4783 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004784 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004785
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004786 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004787 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004788 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004789 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4790 * for lvds. */
4791 pipe_config->pipe_bpp = 8*3;
4792 }
4793
Damien Lespiauf5adf942013-06-24 18:29:34 +01004794 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004795 hsw_compute_ips_config(crtc, pipe_config);
4796
4797 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4798 * clock survives for now. */
4799 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4800 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004801
Daniel Vetter877d48d2013-04-19 11:24:43 +02004802 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004803 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004804
Daniel Vettere29c22c2013-02-21 00:00:16 +01004805 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004806}
4807
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004808static int valleyview_get_display_clock_speed(struct drm_device *dev)
4809{
4810 return 400000; /* FIXME */
4811}
4812
Jesse Barnese70236a2009-09-21 10:42:27 -07004813static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004814{
Jesse Barnese70236a2009-09-21 10:42:27 -07004815 return 400000;
4816}
Jesse Barnes79e53942008-11-07 14:24:08 -08004817
Jesse Barnese70236a2009-09-21 10:42:27 -07004818static int i915_get_display_clock_speed(struct drm_device *dev)
4819{
4820 return 333000;
4821}
Jesse Barnes79e53942008-11-07 14:24:08 -08004822
Jesse Barnese70236a2009-09-21 10:42:27 -07004823static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4824{
4825 return 200000;
4826}
Jesse Barnes79e53942008-11-07 14:24:08 -08004827
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004828static int pnv_get_display_clock_speed(struct drm_device *dev)
4829{
4830 u16 gcfgc = 0;
4831
4832 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4833
4834 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4835 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4836 return 267000;
4837 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4838 return 333000;
4839 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4840 return 444000;
4841 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4842 return 200000;
4843 default:
4844 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4845 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4846 return 133000;
4847 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4848 return 167000;
4849 }
4850}
4851
Jesse Barnese70236a2009-09-21 10:42:27 -07004852static int i915gm_get_display_clock_speed(struct drm_device *dev)
4853{
4854 u16 gcfgc = 0;
4855
4856 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4857
4858 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004859 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004860 else {
4861 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4862 case GC_DISPLAY_CLOCK_333_MHZ:
4863 return 333000;
4864 default:
4865 case GC_DISPLAY_CLOCK_190_200_MHZ:
4866 return 190000;
4867 }
4868 }
4869}
Jesse Barnes79e53942008-11-07 14:24:08 -08004870
Jesse Barnese70236a2009-09-21 10:42:27 -07004871static int i865_get_display_clock_speed(struct drm_device *dev)
4872{
4873 return 266000;
4874}
4875
4876static int i855_get_display_clock_speed(struct drm_device *dev)
4877{
4878 u16 hpllcc = 0;
4879 /* Assume that the hardware is in the high speed state. This
4880 * should be the default.
4881 */
4882 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4883 case GC_CLOCK_133_200:
4884 case GC_CLOCK_100_200:
4885 return 200000;
4886 case GC_CLOCK_166_250:
4887 return 250000;
4888 case GC_CLOCK_100_133:
4889 return 133000;
4890 }
4891
4892 /* Shouldn't happen */
4893 return 0;
4894}
4895
4896static int i830_get_display_clock_speed(struct drm_device *dev)
4897{
4898 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004899}
4900
Zhenyu Wang2c072452009-06-05 15:38:42 +08004901static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004902intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004903{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004904 while (*num > DATA_LINK_M_N_MASK ||
4905 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004906 *num >>= 1;
4907 *den >>= 1;
4908 }
4909}
4910
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004911static void compute_m_n(unsigned int m, unsigned int n,
4912 uint32_t *ret_m, uint32_t *ret_n)
4913{
4914 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4915 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4916 intel_reduce_m_n_ratio(ret_m, ret_n);
4917}
4918
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004919void
4920intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4921 int pixel_clock, int link_clock,
4922 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004923{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004924 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004925
4926 compute_m_n(bits_per_pixel * pixel_clock,
4927 link_clock * nlanes * 8,
4928 &m_n->gmch_m, &m_n->gmch_n);
4929
4930 compute_m_n(pixel_clock, link_clock,
4931 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004932}
4933
Chris Wilsona7615032011-01-12 17:04:08 +00004934static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4935{
Jani Nikulad330a952014-01-21 11:24:25 +02004936 if (i915.panel_use_ssc >= 0)
4937 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004938 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004939 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004940}
4941
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004942static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4943{
4944 struct drm_device *dev = crtc->dev;
4945 struct drm_i915_private *dev_priv = dev->dev_private;
4946 int refclk;
4947
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004948 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02004949 refclk = 100000;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004950 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004951 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02004952 refclk = dev_priv->vbt.lvds_ssc_freq;
4953 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004954 } else if (!IS_GEN2(dev)) {
4955 refclk = 96000;
4956 } else {
4957 refclk = 48000;
4958 }
4959
4960 return refclk;
4961}
4962
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004963static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004964{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004965 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004966}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004967
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004968static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4969{
4970 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004971}
4972
Daniel Vetterf47709a2013-03-28 10:42:02 +01004973static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004974 intel_clock_t *reduced_clock)
4975{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004976 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004977 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004978 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004979 u32 fp, fp2 = 0;
4980
4981 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004982 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004983 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004984 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004985 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004986 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004987 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004988 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004989 }
4990
4991 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004992 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004993
Daniel Vetterf47709a2013-03-28 10:42:02 +01004994 crtc->lowfreq_avail = false;
4995 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02004996 reduced_clock && i915.powersave) {
Jesse Barnesa7516a02011-12-15 12:30:37 -08004997 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004998 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004999 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005000 } else {
5001 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005002 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005003 }
5004}
5005
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005006static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5007 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005008{
5009 u32 reg_val;
5010
5011 /*
5012 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5013 * and set it to a reasonable value instead.
5014 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005015 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005016 reg_val &= 0xffffff00;
5017 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005018 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005019
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005020 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005021 reg_val &= 0x8cffffff;
5022 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005023 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005024
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005025 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005026 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005027 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005028
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005029 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005030 reg_val &= 0x00ffffff;
5031 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005032 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005033}
5034
Daniel Vetterb5518422013-05-03 11:49:48 +02005035static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5036 struct intel_link_m_n *m_n)
5037{
5038 struct drm_device *dev = crtc->base.dev;
5039 struct drm_i915_private *dev_priv = dev->dev_private;
5040 int pipe = crtc->pipe;
5041
Daniel Vettere3b95f12013-05-03 11:49:49 +02005042 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5043 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5044 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5045 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005046}
5047
5048static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5049 struct intel_link_m_n *m_n)
5050{
5051 struct drm_device *dev = crtc->base.dev;
5052 struct drm_i915_private *dev_priv = dev->dev_private;
5053 int pipe = crtc->pipe;
5054 enum transcoder transcoder = crtc->config.cpu_transcoder;
5055
5056 if (INTEL_INFO(dev)->gen >= 5) {
5057 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5058 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5059 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5060 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5061 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005062 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5063 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5064 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5065 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005066 }
5067}
5068
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005069static void intel_dp_set_m_n(struct intel_crtc *crtc)
5070{
5071 if (crtc->config.has_pch_encoder)
5072 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5073 else
5074 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5075}
5076
Daniel Vetterf47709a2013-03-28 10:42:02 +01005077static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005078{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005079 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005080 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005081 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005082 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005083 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005084 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005085
Daniel Vetter09153002012-12-12 14:06:44 +01005086 mutex_lock(&dev_priv->dpio_lock);
5087
Daniel Vetterf47709a2013-03-28 10:42:02 +01005088 bestn = crtc->config.dpll.n;
5089 bestm1 = crtc->config.dpll.m1;
5090 bestm2 = crtc->config.dpll.m2;
5091 bestp1 = crtc->config.dpll.p1;
5092 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005093
Jesse Barnes89b667f2013-04-18 14:51:36 -07005094 /* See eDP HDMI DPIO driver vbios notes doc */
5095
5096 /* PLL B needs special handling */
5097 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005098 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005099
5100 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005101 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005102
5103 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005104 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005105 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005106 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005107
5108 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005109 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005110
5111 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005112 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5113 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5114 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005115 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005116
5117 /*
5118 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5119 * but we don't support that).
5120 * Note: don't use the DAC post divider as it seems unstable.
5121 */
5122 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005123 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005124
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005125 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005126 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005127
Jesse Barnes89b667f2013-04-18 14:51:36 -07005128 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005129 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005130 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005131 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005132 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03005133 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005134 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005135 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005136 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005137
Jesse Barnes89b667f2013-04-18 14:51:36 -07005138 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5139 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5140 /* Use SSC source */
5141 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005142 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005143 0x0df40000);
5144 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005145 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005146 0x0df70000);
5147 } else { /* HDMI or VGA */
5148 /* Use bend source */
5149 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005150 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005151 0x0df70000);
5152 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005153 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005154 0x0df40000);
5155 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005156
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005157 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005158 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5159 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5160 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5161 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005162 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005163
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005164 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005165
Imre Deake5cbfbf2014-01-09 17:08:16 +02005166 /*
5167 * Enable DPIO clock input. We should never disable the reference
5168 * clock for pipe B, since VGA hotplug / manual detection depends
5169 * on it.
5170 */
Jesse Barnes89b667f2013-04-18 14:51:36 -07005171 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5172 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07005173 /* We should never disable this, set it here for state tracking */
5174 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005175 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005176 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005177 crtc->config.dpll_hw_state.dpll = dpll;
5178
Daniel Vetteref1b4602013-06-01 17:17:04 +02005179 dpll_md = (crtc->config.pixel_multiplier - 1)
5180 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005181 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5182
Daniel Vetter09153002012-12-12 14:06:44 +01005183 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005184}
5185
Daniel Vetterf47709a2013-03-28 10:42:02 +01005186static void i9xx_update_pll(struct intel_crtc *crtc,
5187 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005188 int num_connectors)
5189{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005190 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005191 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005192 u32 dpll;
5193 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005194 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005195
Daniel Vetterf47709a2013-03-28 10:42:02 +01005196 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305197
Daniel Vetterf47709a2013-03-28 10:42:02 +01005198 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5199 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005200
5201 dpll = DPLL_VGA_MODE_DIS;
5202
Daniel Vetterf47709a2013-03-28 10:42:02 +01005203 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005204 dpll |= DPLLB_MODE_LVDS;
5205 else
5206 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005207
Daniel Vetteref1b4602013-06-01 17:17:04 +02005208 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005209 dpll |= (crtc->config.pixel_multiplier - 1)
5210 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005211 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005212
5213 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005214 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005215
Daniel Vetterf47709a2013-03-28 10:42:02 +01005216 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005217 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005218
5219 /* compute bitmask from p1 value */
5220 if (IS_PINEVIEW(dev))
5221 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5222 else {
5223 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5224 if (IS_G4X(dev) && reduced_clock)
5225 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5226 }
5227 switch (clock->p2) {
5228 case 5:
5229 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5230 break;
5231 case 7:
5232 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5233 break;
5234 case 10:
5235 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5236 break;
5237 case 14:
5238 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5239 break;
5240 }
5241 if (INTEL_INFO(dev)->gen >= 4)
5242 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5243
Daniel Vetter09ede542013-04-30 14:01:45 +02005244 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005245 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005246 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005247 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5248 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5249 else
5250 dpll |= PLL_REF_INPUT_DREFCLK;
5251
5252 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005253 crtc->config.dpll_hw_state.dpll = dpll;
5254
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005255 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005256 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5257 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005258 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005259 }
5260}
5261
Daniel Vetterf47709a2013-03-28 10:42:02 +01005262static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005263 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005264 int num_connectors)
5265{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005266 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005267 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005268 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005269 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005270
Daniel Vetterf47709a2013-03-28 10:42:02 +01005271 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305272
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005273 dpll = DPLL_VGA_MODE_DIS;
5274
Daniel Vetterf47709a2013-03-28 10:42:02 +01005275 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005276 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5277 } else {
5278 if (clock->p1 == 2)
5279 dpll |= PLL_P1_DIVIDE_BY_TWO;
5280 else
5281 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5282 if (clock->p2 == 4)
5283 dpll |= PLL_P2_DIVIDE_BY_4;
5284 }
5285
Daniel Vetter4a33e482013-07-06 12:52:05 +02005286 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5287 dpll |= DPLL_DVO_2X_MODE;
5288
Daniel Vetterf47709a2013-03-28 10:42:02 +01005289 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005290 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5291 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5292 else
5293 dpll |= PLL_REF_INPUT_DREFCLK;
5294
5295 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005296 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005297}
5298
Daniel Vetter8a654f32013-06-01 17:16:22 +02005299static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005300{
5301 struct drm_device *dev = intel_crtc->base.dev;
5302 struct drm_i915_private *dev_priv = dev->dev_private;
5303 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005304 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005305 struct drm_display_mode *adjusted_mode =
5306 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005307 uint32_t crtc_vtotal, crtc_vblank_end;
5308 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005309
5310 /* We need to be careful not to changed the adjusted mode, for otherwise
5311 * the hw state checker will get angry at the mismatch. */
5312 crtc_vtotal = adjusted_mode->crtc_vtotal;
5313 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005314
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005315 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005316 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005317 crtc_vtotal -= 1;
5318 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005319
5320 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5321 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5322 else
5323 vsyncshift = adjusted_mode->crtc_hsync_start -
5324 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005325 if (vsyncshift < 0)
5326 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005327 }
5328
5329 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005330 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005331
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005332 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005333 (adjusted_mode->crtc_hdisplay - 1) |
5334 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005335 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005336 (adjusted_mode->crtc_hblank_start - 1) |
5337 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005338 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005339 (adjusted_mode->crtc_hsync_start - 1) |
5340 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5341
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005342 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005343 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005344 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005345 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005346 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005347 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005348 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005349 (adjusted_mode->crtc_vsync_start - 1) |
5350 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5351
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005352 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5353 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5354 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5355 * bits. */
5356 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5357 (pipe == PIPE_B || pipe == PIPE_C))
5358 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5359
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005360 /* pipesrc controls the size that is scaled from, which should
5361 * always be the user's requested size.
5362 */
5363 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005364 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5365 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005366}
5367
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005368static void intel_get_pipe_timings(struct intel_crtc *crtc,
5369 struct intel_crtc_config *pipe_config)
5370{
5371 struct drm_device *dev = crtc->base.dev;
5372 struct drm_i915_private *dev_priv = dev->dev_private;
5373 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5374 uint32_t tmp;
5375
5376 tmp = I915_READ(HTOTAL(cpu_transcoder));
5377 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5378 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5379 tmp = I915_READ(HBLANK(cpu_transcoder));
5380 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5381 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5382 tmp = I915_READ(HSYNC(cpu_transcoder));
5383 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5384 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5385
5386 tmp = I915_READ(VTOTAL(cpu_transcoder));
5387 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5388 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5389 tmp = I915_READ(VBLANK(cpu_transcoder));
5390 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5391 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5392 tmp = I915_READ(VSYNC(cpu_transcoder));
5393 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5394 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5395
5396 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5397 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5398 pipe_config->adjusted_mode.crtc_vtotal += 1;
5399 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5400 }
5401
5402 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005403 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5404 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5405
5406 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5407 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005408}
5409
Daniel Vetterf6a83282014-02-11 15:28:57 -08005410void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5411 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005412{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005413 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5414 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5415 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5416 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005417
Daniel Vetterf6a83282014-02-11 15:28:57 -08005418 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5419 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5420 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5421 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005422
Daniel Vetterf6a83282014-02-11 15:28:57 -08005423 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005424
Daniel Vetterf6a83282014-02-11 15:28:57 -08005425 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5426 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005427}
5428
Daniel Vetter84b046f2013-02-19 18:48:54 +01005429static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5430{
5431 struct drm_device *dev = intel_crtc->base.dev;
5432 struct drm_i915_private *dev_priv = dev->dev_private;
5433 uint32_t pipeconf;
5434
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005435 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005436
Daniel Vetter67c72a12013-09-24 11:46:14 +02005437 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5438 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5439 pipeconf |= PIPECONF_ENABLE;
5440
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005441 if (intel_crtc->config.double_wide)
5442 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005443
Daniel Vetterff9ce462013-04-24 14:57:17 +02005444 /* only g4x and later have fancy bpc/dither controls */
5445 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005446 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5447 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5448 pipeconf |= PIPECONF_DITHER_EN |
5449 PIPECONF_DITHER_TYPE_SP;
5450
5451 switch (intel_crtc->config.pipe_bpp) {
5452 case 18:
5453 pipeconf |= PIPECONF_6BPC;
5454 break;
5455 case 24:
5456 pipeconf |= PIPECONF_8BPC;
5457 break;
5458 case 30:
5459 pipeconf |= PIPECONF_10BPC;
5460 break;
5461 default:
5462 /* Case prevented by intel_choose_pipe_bpp_dither. */
5463 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005464 }
5465 }
5466
5467 if (HAS_PIPE_CXSR(dev)) {
5468 if (intel_crtc->lowfreq_avail) {
5469 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5470 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5471 } else {
5472 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005473 }
5474 }
5475
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02005476 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
5477 if (INTEL_INFO(dev)->gen < 4 ||
5478 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5479 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5480 else
5481 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
5482 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01005483 pipeconf |= PIPECONF_PROGRESSIVE;
5484
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005485 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5486 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005487
Daniel Vetter84b046f2013-02-19 18:48:54 +01005488 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5489 POSTING_READ(PIPECONF(intel_crtc->pipe));
5490}
5491
Eric Anholtf564048e2011-03-30 13:01:02 -07005492static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005493 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005494 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005495{
5496 struct drm_device *dev = crtc->dev;
5497 struct drm_i915_private *dev_priv = dev->dev_private;
5498 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5499 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005500 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005501 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005502 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005503 u32 dspcntr;
Daniel Vettera16af722013-04-30 14:01:44 +02005504 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005505 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005506 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005507 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005508 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005509
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005510 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005511 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005512 case INTEL_OUTPUT_LVDS:
5513 is_lvds = true;
5514 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005515 case INTEL_OUTPUT_DSI:
5516 is_dsi = true;
5517 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005518 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005519
Eric Anholtc751ce42010-03-25 11:48:48 -07005520 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005521 }
5522
Jani Nikulaf2335332013-09-13 11:03:09 +03005523 if (is_dsi)
5524 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005525
Jani Nikulaf2335332013-09-13 11:03:09 +03005526 if (!intel_crtc->config.clock_set) {
5527 refclk = i9xx_get_refclk(crtc, num_connectors);
5528
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005529 /*
5530 * Returns a set of divisors for the desired target clock with
5531 * the given refclk, or FALSE. The returned values represent
5532 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5533 * 2) / p1 / p2.
5534 */
5535 limit = intel_limit(crtc, refclk);
5536 ok = dev_priv->display.find_dpll(limit, crtc,
5537 intel_crtc->config.port_clock,
5538 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005539 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005540 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5541 return -EINVAL;
5542 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005543
Jani Nikulaf2335332013-09-13 11:03:09 +03005544 if (is_lvds && dev_priv->lvds_downclock_avail) {
5545 /*
5546 * Ensure we match the reduced clock's P to the target
5547 * clock. If the clocks don't match, we can't switch
5548 * the display clock by using the FP0/FP1. In such case
5549 * we will disable the LVDS downclock feature.
5550 */
5551 has_reduced_clock =
5552 dev_priv->display.find_dpll(limit, crtc,
5553 dev_priv->lvds_downclock,
5554 refclk, &clock,
5555 &reduced_clock);
5556 }
5557 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005558 intel_crtc->config.dpll.n = clock.n;
5559 intel_crtc->config.dpll.m1 = clock.m1;
5560 intel_crtc->config.dpll.m2 = clock.m2;
5561 intel_crtc->config.dpll.p1 = clock.p1;
5562 intel_crtc->config.dpll.p2 = clock.p2;
5563 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005564
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005565 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005566 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305567 has_reduced_clock ? &reduced_clock : NULL,
5568 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005569 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005570 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005571 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005572 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005573 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005574 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005575 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005576
Jani Nikulaf2335332013-09-13 11:03:09 +03005577skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005578 /* Set up the display plane register */
5579 dspcntr = DISPPLANE_GAMMA_ENABLE;
5580
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005581 if (!IS_VALLEYVIEW(dev)) {
5582 if (pipe == 0)
5583 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5584 else
5585 dspcntr |= DISPPLANE_SEL_PIPE_B;
5586 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005587
Ville Syrjälä2070f002014-03-31 18:21:25 +03005588 if (intel_crtc->config.has_dp_encoder)
5589 intel_dp_set_m_n(intel_crtc);
5590
Daniel Vetter8a654f32013-06-01 17:16:22 +02005591 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005592
5593 /* pipesrc and dspsize control the size that is scaled from,
5594 * which should always be the user's requested size.
5595 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005596 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005597 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5598 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005599 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005600
Daniel Vetter84b046f2013-02-19 18:48:54 +01005601 i9xx_set_pipeconf(intel_crtc);
5602
Eric Anholtf564048e2011-03-30 13:01:02 -07005603 I915_WRITE(DSPCNTR(plane), dspcntr);
5604 POSTING_READ(DSPCNTR(plane));
5605
Daniel Vetter94352cf2012-07-05 22:51:56 +02005606 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005607
Eric Anholtf564048e2011-03-30 13:01:02 -07005608 return ret;
5609}
5610
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005611static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5612 struct intel_crtc_config *pipe_config)
5613{
5614 struct drm_device *dev = crtc->base.dev;
5615 struct drm_i915_private *dev_priv = dev->dev_private;
5616 uint32_t tmp;
5617
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02005618 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5619 return;
5620
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005621 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005622 if (!(tmp & PFIT_ENABLE))
5623 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005624
Daniel Vetter06922822013-07-11 13:35:40 +02005625 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005626 if (INTEL_INFO(dev)->gen < 4) {
5627 if (crtc->pipe != PIPE_B)
5628 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005629 } else {
5630 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5631 return;
5632 }
5633
Daniel Vetter06922822013-07-11 13:35:40 +02005634 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005635 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5636 if (INTEL_INFO(dev)->gen < 5)
5637 pipe_config->gmch_pfit.lvds_border_bits =
5638 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5639}
5640
Jesse Barnesacbec812013-09-20 11:29:32 -07005641static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5642 struct intel_crtc_config *pipe_config)
5643{
5644 struct drm_device *dev = crtc->base.dev;
5645 struct drm_i915_private *dev_priv = dev->dev_private;
5646 int pipe = pipe_config->cpu_transcoder;
5647 intel_clock_t clock;
5648 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005649 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005650
5651 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005652 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07005653 mutex_unlock(&dev_priv->dpio_lock);
5654
5655 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5656 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5657 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5658 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5659 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5660
Ville Syrjäläf6466282013-10-14 14:50:31 +03005661 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07005662
Ville Syrjäläf6466282013-10-14 14:50:31 +03005663 /* clock.dot is the fast clock */
5664 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07005665}
5666
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005667static void i9xx_get_plane_config(struct intel_crtc *crtc,
5668 struct intel_plane_config *plane_config)
5669{
5670 struct drm_device *dev = crtc->base.dev;
5671 struct drm_i915_private *dev_priv = dev->dev_private;
5672 u32 val, base, offset;
5673 int pipe = crtc->pipe, plane = crtc->plane;
5674 int fourcc, pixel_format;
5675 int aligned_height;
5676
Dave Airlie66e514c2014-04-03 07:51:54 +10005677 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
5678 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005679 DRM_DEBUG_KMS("failed to alloc fb\n");
5680 return;
5681 }
5682
5683 val = I915_READ(DSPCNTR(plane));
5684
5685 if (INTEL_INFO(dev)->gen >= 4)
5686 if (val & DISPPLANE_TILED)
5687 plane_config->tiled = true;
5688
5689 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
5690 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10005691 crtc->base.primary->fb->pixel_format = fourcc;
5692 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005693 drm_format_plane_cpp(fourcc, 0) * 8;
5694
5695 if (INTEL_INFO(dev)->gen >= 4) {
5696 if (plane_config->tiled)
5697 offset = I915_READ(DSPTILEOFF(plane));
5698 else
5699 offset = I915_READ(DSPLINOFF(plane));
5700 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
5701 } else {
5702 base = I915_READ(DSPADDR(plane));
5703 }
5704 plane_config->base = base;
5705
5706 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10005707 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
5708 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005709
5710 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10005711 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005712
Dave Airlie66e514c2014-04-03 07:51:54 +10005713 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005714 plane_config->tiled);
5715
Dave Airlie66e514c2014-04-03 07:51:54 +10005716 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005717 aligned_height, PAGE_SIZE);
5718
5719 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10005720 pipe, plane, crtc->base.primary->fb->width,
5721 crtc->base.primary->fb->height,
5722 crtc->base.primary->fb->bits_per_pixel, base,
5723 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005724 plane_config->size);
5725
5726}
5727
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005728static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5729 struct intel_crtc_config *pipe_config)
5730{
5731 struct drm_device *dev = crtc->base.dev;
5732 struct drm_i915_private *dev_priv = dev->dev_private;
5733 uint32_t tmp;
5734
Imre Deakb5482bd2014-03-05 16:20:55 +02005735 if (!intel_display_power_enabled(dev_priv,
5736 POWER_DOMAIN_PIPE(crtc->pipe)))
5737 return false;
5738
Daniel Vettere143a212013-07-04 12:01:15 +02005739 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005740 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005741
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005742 tmp = I915_READ(PIPECONF(crtc->pipe));
5743 if (!(tmp & PIPECONF_ENABLE))
5744 return false;
5745
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005746 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5747 switch (tmp & PIPECONF_BPC_MASK) {
5748 case PIPECONF_6BPC:
5749 pipe_config->pipe_bpp = 18;
5750 break;
5751 case PIPECONF_8BPC:
5752 pipe_config->pipe_bpp = 24;
5753 break;
5754 case PIPECONF_10BPC:
5755 pipe_config->pipe_bpp = 30;
5756 break;
5757 default:
5758 break;
5759 }
5760 }
5761
Ville Syrjälä282740f2013-09-04 18:30:03 +03005762 if (INTEL_INFO(dev)->gen < 4)
5763 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5764
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005765 intel_get_pipe_timings(crtc, pipe_config);
5766
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005767 i9xx_get_pfit_config(crtc, pipe_config);
5768
Daniel Vetter6c49f242013-06-06 12:45:25 +02005769 if (INTEL_INFO(dev)->gen >= 4) {
5770 tmp = I915_READ(DPLL_MD(crtc->pipe));
5771 pipe_config->pixel_multiplier =
5772 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5773 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005774 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005775 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5776 tmp = I915_READ(DPLL(crtc->pipe));
5777 pipe_config->pixel_multiplier =
5778 ((tmp & SDVO_MULTIPLIER_MASK)
5779 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5780 } else {
5781 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5782 * port and will be fixed up in the encoder->get_config
5783 * function. */
5784 pipe_config->pixel_multiplier = 1;
5785 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005786 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5787 if (!IS_VALLEYVIEW(dev)) {
5788 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5789 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005790 } else {
5791 /* Mask out read-only status bits. */
5792 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5793 DPLL_PORTC_READY_MASK |
5794 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005795 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005796
Jesse Barnesacbec812013-09-20 11:29:32 -07005797 if (IS_VALLEYVIEW(dev))
5798 vlv_crtc_clock_get(crtc, pipe_config);
5799 else
5800 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03005801
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005802 return true;
5803}
5804
Paulo Zanonidde86e22012-12-01 12:04:25 -02005805static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005806{
5807 struct drm_i915_private *dev_priv = dev->dev_private;
5808 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005809 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005810 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005811 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005812 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005813 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005814 bool has_ck505 = false;
5815 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005816
5817 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005818 list_for_each_entry(encoder, &mode_config->encoder_list,
5819 base.head) {
5820 switch (encoder->type) {
5821 case INTEL_OUTPUT_LVDS:
5822 has_panel = true;
5823 has_lvds = true;
5824 break;
5825 case INTEL_OUTPUT_EDP:
5826 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005827 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005828 has_cpu_edp = true;
5829 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005830 }
5831 }
5832
Keith Packard99eb6a02011-09-26 14:29:12 -07005833 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005834 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005835 can_ssc = has_ck505;
5836 } else {
5837 has_ck505 = false;
5838 can_ssc = true;
5839 }
5840
Imre Deak2de69052013-05-08 13:14:04 +03005841 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5842 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005843
5844 /* Ironlake: try to setup display ref clock before DPLL
5845 * enabling. This is only under driver's control after
5846 * PCH B stepping, previous chipset stepping should be
5847 * ignoring this setting.
5848 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005849 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005850
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005851 /* As we must carefully and slowly disable/enable each source in turn,
5852 * compute the final state we want first and check if we need to
5853 * make any changes at all.
5854 */
5855 final = val;
5856 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005857 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005858 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005859 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005860 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5861
5862 final &= ~DREF_SSC_SOURCE_MASK;
5863 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5864 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005865
Keith Packard199e5d72011-09-22 12:01:57 -07005866 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005867 final |= DREF_SSC_SOURCE_ENABLE;
5868
5869 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5870 final |= DREF_SSC1_ENABLE;
5871
5872 if (has_cpu_edp) {
5873 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5874 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5875 else
5876 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5877 } else
5878 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5879 } else {
5880 final |= DREF_SSC_SOURCE_DISABLE;
5881 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5882 }
5883
5884 if (final == val)
5885 return;
5886
5887 /* Always enable nonspread source */
5888 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5889
5890 if (has_ck505)
5891 val |= DREF_NONSPREAD_CK505_ENABLE;
5892 else
5893 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5894
5895 if (has_panel) {
5896 val &= ~DREF_SSC_SOURCE_MASK;
5897 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005898
Keith Packard199e5d72011-09-22 12:01:57 -07005899 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005900 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005901 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005902 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005903 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005904 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005905
5906 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005907 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005908 POSTING_READ(PCH_DREF_CONTROL);
5909 udelay(200);
5910
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005911 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005912
5913 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005914 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005915 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005916 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005917 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005918 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005919 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005920 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005921 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005922 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005923
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005924 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005925 POSTING_READ(PCH_DREF_CONTROL);
5926 udelay(200);
5927 } else {
5928 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5929
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005930 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005931
5932 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005933 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005934
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005935 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005936 POSTING_READ(PCH_DREF_CONTROL);
5937 udelay(200);
5938
5939 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005940 val &= ~DREF_SSC_SOURCE_MASK;
5941 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005942
5943 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005944 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005945
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005946 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005947 POSTING_READ(PCH_DREF_CONTROL);
5948 udelay(200);
5949 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005950
5951 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005952}
5953
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005954static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005955{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005956 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005957
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005958 tmp = I915_READ(SOUTH_CHICKEN2);
5959 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5960 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005961
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005962 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5963 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5964 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02005965
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005966 tmp = I915_READ(SOUTH_CHICKEN2);
5967 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5968 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005969
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005970 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5971 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5972 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005973}
5974
5975/* WaMPhyProgramming:hsw */
5976static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5977{
5978 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005979
5980 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5981 tmp &= ~(0xFF << 24);
5982 tmp |= (0x12 << 24);
5983 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5984
Paulo Zanonidde86e22012-12-01 12:04:25 -02005985 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5986 tmp |= (1 << 11);
5987 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5988
5989 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5990 tmp |= (1 << 11);
5991 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5992
Paulo Zanonidde86e22012-12-01 12:04:25 -02005993 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5994 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5995 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5996
5997 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5998 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5999 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6000
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006001 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6002 tmp &= ~(7 << 13);
6003 tmp |= (5 << 13);
6004 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006005
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006006 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6007 tmp &= ~(7 << 13);
6008 tmp |= (5 << 13);
6009 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006010
6011 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6012 tmp &= ~0xFF;
6013 tmp |= 0x1C;
6014 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6015
6016 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6017 tmp &= ~0xFF;
6018 tmp |= 0x1C;
6019 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6020
6021 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6022 tmp &= ~(0xFF << 16);
6023 tmp |= (0x1C << 16);
6024 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6025
6026 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6027 tmp &= ~(0xFF << 16);
6028 tmp |= (0x1C << 16);
6029 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6030
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006031 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6032 tmp |= (1 << 27);
6033 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006034
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006035 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6036 tmp |= (1 << 27);
6037 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006038
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006039 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6040 tmp &= ~(0xF << 28);
6041 tmp |= (4 << 28);
6042 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006043
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006044 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6045 tmp &= ~(0xF << 28);
6046 tmp |= (4 << 28);
6047 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006048}
6049
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006050/* Implements 3 different sequences from BSpec chapter "Display iCLK
6051 * Programming" based on the parameters passed:
6052 * - Sequence to enable CLKOUT_DP
6053 * - Sequence to enable CLKOUT_DP without spread
6054 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6055 */
6056static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6057 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006058{
6059 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006060 uint32_t reg, tmp;
6061
6062 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6063 with_spread = true;
6064 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6065 with_fdi, "LP PCH doesn't have FDI\n"))
6066 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006067
6068 mutex_lock(&dev_priv->dpio_lock);
6069
6070 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6071 tmp &= ~SBI_SSCCTL_DISABLE;
6072 tmp |= SBI_SSCCTL_PATHALT;
6073 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6074
6075 udelay(24);
6076
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006077 if (with_spread) {
6078 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6079 tmp &= ~SBI_SSCCTL_PATHALT;
6080 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006081
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006082 if (with_fdi) {
6083 lpt_reset_fdi_mphy(dev_priv);
6084 lpt_program_fdi_mphy(dev_priv);
6085 }
6086 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006087
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006088 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6089 SBI_GEN0 : SBI_DBUFF0;
6090 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6091 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6092 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006093
6094 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006095}
6096
Paulo Zanoni47701c32013-07-23 11:19:25 -03006097/* Sequence to disable CLKOUT_DP */
6098static void lpt_disable_clkout_dp(struct drm_device *dev)
6099{
6100 struct drm_i915_private *dev_priv = dev->dev_private;
6101 uint32_t reg, tmp;
6102
6103 mutex_lock(&dev_priv->dpio_lock);
6104
6105 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6106 SBI_GEN0 : SBI_DBUFF0;
6107 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6108 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6109 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6110
6111 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6112 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6113 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6114 tmp |= SBI_SSCCTL_PATHALT;
6115 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6116 udelay(32);
6117 }
6118 tmp |= SBI_SSCCTL_DISABLE;
6119 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6120 }
6121
6122 mutex_unlock(&dev_priv->dpio_lock);
6123}
6124
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006125static void lpt_init_pch_refclk(struct drm_device *dev)
6126{
6127 struct drm_mode_config *mode_config = &dev->mode_config;
6128 struct intel_encoder *encoder;
6129 bool has_vga = false;
6130
6131 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6132 switch (encoder->type) {
6133 case INTEL_OUTPUT_ANALOG:
6134 has_vga = true;
6135 break;
6136 }
6137 }
6138
Paulo Zanoni47701c32013-07-23 11:19:25 -03006139 if (has_vga)
6140 lpt_enable_clkout_dp(dev, true, true);
6141 else
6142 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006143}
6144
Paulo Zanonidde86e22012-12-01 12:04:25 -02006145/*
6146 * Initialize reference clocks when the driver loads
6147 */
6148void intel_init_pch_refclk(struct drm_device *dev)
6149{
6150 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6151 ironlake_init_pch_refclk(dev);
6152 else if (HAS_PCH_LPT(dev))
6153 lpt_init_pch_refclk(dev);
6154}
6155
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006156static int ironlake_get_refclk(struct drm_crtc *crtc)
6157{
6158 struct drm_device *dev = crtc->dev;
6159 struct drm_i915_private *dev_priv = dev->dev_private;
6160 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006161 int num_connectors = 0;
6162 bool is_lvds = false;
6163
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02006164 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006165 switch (encoder->type) {
6166 case INTEL_OUTPUT_LVDS:
6167 is_lvds = true;
6168 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006169 }
6170 num_connectors++;
6171 }
6172
6173 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006174 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006175 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006176 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006177 }
6178
6179 return 120000;
6180}
6181
Daniel Vetter6ff93602013-04-19 11:24:36 +02006182static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006183{
6184 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6185 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6186 int pipe = intel_crtc->pipe;
6187 uint32_t val;
6188
Daniel Vetter78114072013-06-13 00:54:57 +02006189 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006190
Daniel Vetter965e0c42013-03-27 00:44:57 +01006191 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006192 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006193 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006194 break;
6195 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006196 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006197 break;
6198 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006199 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006200 break;
6201 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006202 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006203 break;
6204 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006205 /* Case prevented by intel_choose_pipe_bpp_dither. */
6206 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006207 }
6208
Daniel Vetterd8b32242013-04-25 17:54:44 +02006209 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006210 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6211
Daniel Vetter6ff93602013-04-19 11:24:36 +02006212 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006213 val |= PIPECONF_INTERLACED_ILK;
6214 else
6215 val |= PIPECONF_PROGRESSIVE;
6216
Daniel Vetter50f3b012013-03-27 00:44:56 +01006217 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006218 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006219
Paulo Zanonic8203562012-09-12 10:06:29 -03006220 I915_WRITE(PIPECONF(pipe), val);
6221 POSTING_READ(PIPECONF(pipe));
6222}
6223
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006224/*
6225 * Set up the pipe CSC unit.
6226 *
6227 * Currently only full range RGB to limited range RGB conversion
6228 * is supported, but eventually this should handle various
6229 * RGB<->YCbCr scenarios as well.
6230 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006231static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006232{
6233 struct drm_device *dev = crtc->dev;
6234 struct drm_i915_private *dev_priv = dev->dev_private;
6235 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6236 int pipe = intel_crtc->pipe;
6237 uint16_t coeff = 0x7800; /* 1.0 */
6238
6239 /*
6240 * TODO: Check what kind of values actually come out of the pipe
6241 * with these coeff/postoff values and adjust to get the best
6242 * accuracy. Perhaps we even need to take the bpc value into
6243 * consideration.
6244 */
6245
Daniel Vetter50f3b012013-03-27 00:44:56 +01006246 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006247 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6248
6249 /*
6250 * GY/GU and RY/RU should be the other way around according
6251 * to BSpec, but reality doesn't agree. Just set them up in
6252 * a way that results in the correct picture.
6253 */
6254 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6255 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6256
6257 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6258 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6259
6260 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6261 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6262
6263 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6264 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6265 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6266
6267 if (INTEL_INFO(dev)->gen > 6) {
6268 uint16_t postoff = 0;
6269
Daniel Vetter50f3b012013-03-27 00:44:56 +01006270 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006271 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006272
6273 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6274 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6275 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6276
6277 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6278 } else {
6279 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6280
Daniel Vetter50f3b012013-03-27 00:44:56 +01006281 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006282 mode |= CSC_BLACK_SCREEN_OFFSET;
6283
6284 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6285 }
6286}
6287
Daniel Vetter6ff93602013-04-19 11:24:36 +02006288static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006289{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006290 struct drm_device *dev = crtc->dev;
6291 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006292 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006293 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006294 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006295 uint32_t val;
6296
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006297 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006298
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006299 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006300 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6301
Daniel Vetter6ff93602013-04-19 11:24:36 +02006302 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006303 val |= PIPECONF_INTERLACED_ILK;
6304 else
6305 val |= PIPECONF_PROGRESSIVE;
6306
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006307 I915_WRITE(PIPECONF(cpu_transcoder), val);
6308 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006309
6310 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6311 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006312
6313 if (IS_BROADWELL(dev)) {
6314 val = 0;
6315
6316 switch (intel_crtc->config.pipe_bpp) {
6317 case 18:
6318 val |= PIPEMISC_DITHER_6_BPC;
6319 break;
6320 case 24:
6321 val |= PIPEMISC_DITHER_8_BPC;
6322 break;
6323 case 30:
6324 val |= PIPEMISC_DITHER_10_BPC;
6325 break;
6326 case 36:
6327 val |= PIPEMISC_DITHER_12_BPC;
6328 break;
6329 default:
6330 /* Case prevented by pipe_config_set_bpp. */
6331 BUG();
6332 }
6333
6334 if (intel_crtc->config.dither)
6335 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6336
6337 I915_WRITE(PIPEMISC(pipe), val);
6338 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006339}
6340
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006341static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006342 intel_clock_t *clock,
6343 bool *has_reduced_clock,
6344 intel_clock_t *reduced_clock)
6345{
6346 struct drm_device *dev = crtc->dev;
6347 struct drm_i915_private *dev_priv = dev->dev_private;
6348 struct intel_encoder *intel_encoder;
6349 int refclk;
6350 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02006351 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006352
6353 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6354 switch (intel_encoder->type) {
6355 case INTEL_OUTPUT_LVDS:
6356 is_lvds = true;
6357 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006358 }
6359 }
6360
6361 refclk = ironlake_get_refclk(crtc);
6362
6363 /*
6364 * Returns a set of divisors for the desired target clock with the given
6365 * refclk, or FALSE. The returned values represent the clock equation:
6366 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6367 */
6368 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006369 ret = dev_priv->display.find_dpll(limit, crtc,
6370 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006371 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006372 if (!ret)
6373 return false;
6374
6375 if (is_lvds && dev_priv->lvds_downclock_avail) {
6376 /*
6377 * Ensure we match the reduced clock's P to the target clock.
6378 * If the clocks don't match, we can't switch the display clock
6379 * by using the FP0/FP1. In such case we will disable the LVDS
6380 * downclock feature.
6381 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006382 *has_reduced_clock =
6383 dev_priv->display.find_dpll(limit, crtc,
6384 dev_priv->lvds_downclock,
6385 refclk, clock,
6386 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006387 }
6388
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006389 return true;
6390}
6391
Paulo Zanonid4b19312012-11-29 11:29:32 -02006392int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6393{
6394 /*
6395 * Account for spread spectrum to avoid
6396 * oversubscribing the link. Max center spread
6397 * is 2.5%; use 5% for safety's sake.
6398 */
6399 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006400 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006401}
6402
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006403static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006404{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006405 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006406}
6407
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006408static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006409 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006410 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006411{
6412 struct drm_crtc *crtc = &intel_crtc->base;
6413 struct drm_device *dev = crtc->dev;
6414 struct drm_i915_private *dev_priv = dev->dev_private;
6415 struct intel_encoder *intel_encoder;
6416 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006417 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006418 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006419
6420 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6421 switch (intel_encoder->type) {
6422 case INTEL_OUTPUT_LVDS:
6423 is_lvds = true;
6424 break;
6425 case INTEL_OUTPUT_SDVO:
6426 case INTEL_OUTPUT_HDMI:
6427 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006428 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006429 }
6430
6431 num_connectors++;
6432 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006433
Chris Wilsonc1858122010-12-03 21:35:48 +00006434 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006435 factor = 21;
6436 if (is_lvds) {
6437 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006438 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006439 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006440 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006441 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006442 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006443
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006444 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006445 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006446
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006447 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6448 *fp2 |= FP_CB_TUNE;
6449
Chris Wilson5eddb702010-09-11 13:48:45 +01006450 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006451
Eric Anholta07d6782011-03-30 13:01:08 -07006452 if (is_lvds)
6453 dpll |= DPLLB_MODE_LVDS;
6454 else
6455 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006456
Daniel Vetteref1b4602013-06-01 17:17:04 +02006457 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6458 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006459
6460 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006461 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006462 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006463 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006464
Eric Anholta07d6782011-03-30 13:01:08 -07006465 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006466 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006467 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006468 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006469
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006470 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006471 case 5:
6472 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6473 break;
6474 case 7:
6475 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6476 break;
6477 case 10:
6478 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6479 break;
6480 case 14:
6481 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6482 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006483 }
6484
Daniel Vetterb4c09f32013-04-30 14:01:42 +02006485 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006486 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08006487 else
6488 dpll |= PLL_REF_INPUT_DREFCLK;
6489
Daniel Vetter959e16d2013-06-05 13:34:21 +02006490 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006491}
6492
Jesse Barnes79e53942008-11-07 14:24:08 -08006493static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08006494 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006495 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006496{
6497 struct drm_device *dev = crtc->dev;
6498 struct drm_i915_private *dev_priv = dev->dev_private;
6499 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6500 int pipe = intel_crtc->pipe;
6501 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006502 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006503 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006504 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006505 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006506 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006507 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006508 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006509 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006510
6511 for_each_encoder_on_crtc(dev, crtc, encoder) {
6512 switch (encoder->type) {
6513 case INTEL_OUTPUT_LVDS:
6514 is_lvds = true;
6515 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006516 }
6517
6518 num_connectors++;
6519 }
6520
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006521 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6522 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6523
Daniel Vetterff9a6752013-06-01 17:16:21 +02006524 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006525 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006526 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006527 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6528 return -EINVAL;
6529 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006530 /* Compat-code for transition, will disappear. */
6531 if (!intel_crtc->config.clock_set) {
6532 intel_crtc->config.dpll.n = clock.n;
6533 intel_crtc->config.dpll.m1 = clock.m1;
6534 intel_crtc->config.dpll.m2 = clock.m2;
6535 intel_crtc->config.dpll.p1 = clock.p1;
6536 intel_crtc->config.dpll.p2 = clock.p2;
6537 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006538
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006539 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006540 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006541 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006542 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006543 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006544
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006545 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006546 &fp, &reduced_clock,
6547 has_reduced_clock ? &fp2 : NULL);
6548
Daniel Vetter959e16d2013-06-05 13:34:21 +02006549 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006550 intel_crtc->config.dpll_hw_state.fp0 = fp;
6551 if (has_reduced_clock)
6552 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6553 else
6554 intel_crtc->config.dpll_hw_state.fp1 = fp;
6555
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006556 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006557 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006558 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6559 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006560 return -EINVAL;
6561 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006562 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006563 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006564
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006565 if (intel_crtc->config.has_dp_encoder)
6566 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006567
Jani Nikulad330a952014-01-21 11:24:25 +02006568 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006569 intel_crtc->lowfreq_avail = true;
6570 else
6571 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006572
Daniel Vetter8a654f32013-06-01 17:16:22 +02006573 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006574
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006575 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006576 intel_cpu_transcoder_set_m_n(intel_crtc,
6577 &intel_crtc->config.fdi_m_n);
6578 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006579
Daniel Vetter6ff93602013-04-19 11:24:36 +02006580 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006581
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006582 /* Set up the display plane register */
6583 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006584 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006585
Daniel Vetter94352cf2012-07-05 22:51:56 +02006586 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006587
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006588 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006589}
6590
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006591static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6592 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006593{
6594 struct drm_device *dev = crtc->base.dev;
6595 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006596 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006597
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006598 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6599 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6600 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6601 & ~TU_SIZE_MASK;
6602 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6603 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6604 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6605}
6606
6607static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6608 enum transcoder transcoder,
6609 struct intel_link_m_n *m_n)
6610{
6611 struct drm_device *dev = crtc->base.dev;
6612 struct drm_i915_private *dev_priv = dev->dev_private;
6613 enum pipe pipe = crtc->pipe;
6614
6615 if (INTEL_INFO(dev)->gen >= 5) {
6616 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6617 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6618 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6619 & ~TU_SIZE_MASK;
6620 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6621 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6622 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6623 } else {
6624 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6625 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6626 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6627 & ~TU_SIZE_MASK;
6628 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6629 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6630 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6631 }
6632}
6633
6634void intel_dp_get_m_n(struct intel_crtc *crtc,
6635 struct intel_crtc_config *pipe_config)
6636{
6637 if (crtc->config.has_pch_encoder)
6638 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6639 else
6640 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6641 &pipe_config->dp_m_n);
6642}
6643
Daniel Vetter72419202013-04-04 13:28:53 +02006644static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6645 struct intel_crtc_config *pipe_config)
6646{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006647 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6648 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006649}
6650
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006651static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6652 struct intel_crtc_config *pipe_config)
6653{
6654 struct drm_device *dev = crtc->base.dev;
6655 struct drm_i915_private *dev_priv = dev->dev_private;
6656 uint32_t tmp;
6657
6658 tmp = I915_READ(PF_CTL(crtc->pipe));
6659
6660 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006661 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006662 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6663 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006664
6665 /* We currently do not free assignements of panel fitters on
6666 * ivb/hsw (since we don't use the higher upscaling modes which
6667 * differentiates them) so just WARN about this case for now. */
6668 if (IS_GEN7(dev)) {
6669 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6670 PF_PIPE_SEL_IVB(crtc->pipe));
6671 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006672 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006673}
6674
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006675static void ironlake_get_plane_config(struct intel_crtc *crtc,
6676 struct intel_plane_config *plane_config)
6677{
6678 struct drm_device *dev = crtc->base.dev;
6679 struct drm_i915_private *dev_priv = dev->dev_private;
6680 u32 val, base, offset;
6681 int pipe = crtc->pipe, plane = crtc->plane;
6682 int fourcc, pixel_format;
6683 int aligned_height;
6684
Dave Airlie66e514c2014-04-03 07:51:54 +10006685 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6686 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006687 DRM_DEBUG_KMS("failed to alloc fb\n");
6688 return;
6689 }
6690
6691 val = I915_READ(DSPCNTR(plane));
6692
6693 if (INTEL_INFO(dev)->gen >= 4)
6694 if (val & DISPPLANE_TILED)
6695 plane_config->tiled = true;
6696
6697 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6698 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006699 crtc->base.primary->fb->pixel_format = fourcc;
6700 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006701 drm_format_plane_cpp(fourcc, 0) * 8;
6702
6703 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6704 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
6705 offset = I915_READ(DSPOFFSET(plane));
6706 } else {
6707 if (plane_config->tiled)
6708 offset = I915_READ(DSPTILEOFF(plane));
6709 else
6710 offset = I915_READ(DSPLINOFF(plane));
6711 }
6712 plane_config->base = base;
6713
6714 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006715 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6716 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006717
6718 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006719 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006720
Dave Airlie66e514c2014-04-03 07:51:54 +10006721 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006722 plane_config->tiled);
6723
Dave Airlie66e514c2014-04-03 07:51:54 +10006724 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006725 aligned_height, PAGE_SIZE);
6726
6727 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006728 pipe, plane, crtc->base.primary->fb->width,
6729 crtc->base.primary->fb->height,
6730 crtc->base.primary->fb->bits_per_pixel, base,
6731 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006732 plane_config->size);
6733}
6734
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006735static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6736 struct intel_crtc_config *pipe_config)
6737{
6738 struct drm_device *dev = crtc->base.dev;
6739 struct drm_i915_private *dev_priv = dev->dev_private;
6740 uint32_t tmp;
6741
Daniel Vettere143a212013-07-04 12:01:15 +02006742 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006743 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006744
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006745 tmp = I915_READ(PIPECONF(crtc->pipe));
6746 if (!(tmp & PIPECONF_ENABLE))
6747 return false;
6748
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006749 switch (tmp & PIPECONF_BPC_MASK) {
6750 case PIPECONF_6BPC:
6751 pipe_config->pipe_bpp = 18;
6752 break;
6753 case PIPECONF_8BPC:
6754 pipe_config->pipe_bpp = 24;
6755 break;
6756 case PIPECONF_10BPC:
6757 pipe_config->pipe_bpp = 30;
6758 break;
6759 case PIPECONF_12BPC:
6760 pipe_config->pipe_bpp = 36;
6761 break;
6762 default:
6763 break;
6764 }
6765
Daniel Vetterab9412b2013-05-03 11:49:46 +02006766 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02006767 struct intel_shared_dpll *pll;
6768
Daniel Vetter88adfff2013-03-28 10:42:01 +01006769 pipe_config->has_pch_encoder = true;
6770
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006771 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6772 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6773 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006774
6775 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006776
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006777 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006778 pipe_config->shared_dpll =
6779 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006780 } else {
6781 tmp = I915_READ(PCH_DPLL_SEL);
6782 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6783 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6784 else
6785 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6786 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006787
6788 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6789
6790 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6791 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006792
6793 tmp = pipe_config->dpll_hw_state.dpll;
6794 pipe_config->pixel_multiplier =
6795 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6796 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03006797
6798 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006799 } else {
6800 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006801 }
6802
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006803 intel_get_pipe_timings(crtc, pipe_config);
6804
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006805 ironlake_get_pfit_config(crtc, pipe_config);
6806
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006807 return true;
6808}
6809
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006810static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6811{
6812 struct drm_device *dev = dev_priv->dev;
6813 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6814 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006815
6816 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
Paulo Zanoni798183c2013-12-06 20:29:01 -02006817 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006818 pipe_name(crtc->pipe));
6819
6820 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6821 WARN(plls->spll_refcount, "SPLL enabled\n");
6822 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6823 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6824 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6825 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6826 "CPU PWM1 enabled\n");
6827 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6828 "CPU PWM2 enabled\n");
6829 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6830 "PCH PWM1 enabled\n");
6831 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6832 "Utility pin enabled\n");
6833 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6834
Paulo Zanoni9926ada2014-04-01 19:39:47 -03006835 /*
6836 * In theory we can still leave IRQs enabled, as long as only the HPD
6837 * interrupts remain enabled. We used to check for that, but since it's
6838 * gen-specific and since we only disable LCPLL after we fully disable
6839 * the interrupts, the check below should be enough.
6840 */
6841 WARN(!dev_priv->pm.irqs_disabled, "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006842}
6843
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03006844static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
6845{
6846 struct drm_device *dev = dev_priv->dev;
6847
6848 if (IS_HASWELL(dev)) {
6849 mutex_lock(&dev_priv->rps.hw_lock);
6850 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
6851 val))
6852 DRM_ERROR("Failed to disable D_COMP\n");
6853 mutex_unlock(&dev_priv->rps.hw_lock);
6854 } else {
6855 I915_WRITE(D_COMP, val);
6856 }
6857 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006858}
6859
6860/*
6861 * This function implements pieces of two sequences from BSpec:
6862 * - Sequence for display software to disable LCPLL
6863 * - Sequence for display software to allow package C8+
6864 * The steps implemented here are just the steps that actually touch the LCPLL
6865 * register. Callers should take care of disabling all the display engine
6866 * functions, doing the mode unset, fixing interrupts, etc.
6867 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006868static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6869 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006870{
6871 uint32_t val;
6872
6873 assert_can_disable_lcpll(dev_priv);
6874
6875 val = I915_READ(LCPLL_CTL);
6876
6877 if (switch_to_fclk) {
6878 val |= LCPLL_CD_SOURCE_FCLK;
6879 I915_WRITE(LCPLL_CTL, val);
6880
6881 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6882 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6883 DRM_ERROR("Switching to FCLK failed\n");
6884
6885 val = I915_READ(LCPLL_CTL);
6886 }
6887
6888 val |= LCPLL_PLL_DISABLE;
6889 I915_WRITE(LCPLL_CTL, val);
6890 POSTING_READ(LCPLL_CTL);
6891
6892 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6893 DRM_ERROR("LCPLL still locked\n");
6894
6895 val = I915_READ(D_COMP);
6896 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03006897 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006898 ndelay(100);
6899
6900 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6901 DRM_ERROR("D_COMP RCOMP still in progress\n");
6902
6903 if (allow_power_down) {
6904 val = I915_READ(LCPLL_CTL);
6905 val |= LCPLL_POWER_DOWN_ALLOW;
6906 I915_WRITE(LCPLL_CTL, val);
6907 POSTING_READ(LCPLL_CTL);
6908 }
6909}
6910
6911/*
6912 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6913 * source.
6914 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006915static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006916{
6917 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03006918 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006919
6920 val = I915_READ(LCPLL_CTL);
6921
6922 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6923 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6924 return;
6925
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03006926 /*
6927 * Make sure we're not on PC8 state before disabling PC8, otherwise
6928 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
6929 *
6930 * The other problem is that hsw_restore_lcpll() is called as part of
6931 * the runtime PM resume sequence, so we can't just call
6932 * gen6_gt_force_wake_get() because that function calls
6933 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
6934 * while we are on the resume sequence. So to solve this problem we have
6935 * to call special forcewake code that doesn't touch runtime PM and
6936 * doesn't enable the forcewake delayed work.
6937 */
6938 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
6939 if (dev_priv->uncore.forcewake_count++ == 0)
6940 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
6941 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03006942
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006943 if (val & LCPLL_POWER_DOWN_ALLOW) {
6944 val &= ~LCPLL_POWER_DOWN_ALLOW;
6945 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006946 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006947 }
6948
6949 val = I915_READ(D_COMP);
6950 val |= D_COMP_COMP_FORCE;
6951 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03006952 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006953
6954 val = I915_READ(LCPLL_CTL);
6955 val &= ~LCPLL_PLL_DISABLE;
6956 I915_WRITE(LCPLL_CTL, val);
6957
6958 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6959 DRM_ERROR("LCPLL not locked yet\n");
6960
6961 if (val & LCPLL_CD_SOURCE_FCLK) {
6962 val = I915_READ(LCPLL_CTL);
6963 val &= ~LCPLL_CD_SOURCE_FCLK;
6964 I915_WRITE(LCPLL_CTL, val);
6965
6966 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6967 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6968 DRM_ERROR("Switching back to LCPLL failed\n");
6969 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03006970
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03006971 /* See the big comment above. */
6972 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
6973 if (--dev_priv->uncore.forcewake_count == 0)
6974 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
6975 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006976}
6977
Paulo Zanoni765dab672014-03-07 20:08:18 -03006978/*
6979 * Package states C8 and deeper are really deep PC states that can only be
6980 * reached when all the devices on the system allow it, so even if the graphics
6981 * device allows PC8+, it doesn't mean the system will actually get to these
6982 * states. Our driver only allows PC8+ when going into runtime PM.
6983 *
6984 * The requirements for PC8+ are that all the outputs are disabled, the power
6985 * well is disabled and most interrupts are disabled, and these are also
6986 * requirements for runtime PM. When these conditions are met, we manually do
6987 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
6988 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
6989 * hang the machine.
6990 *
6991 * When we really reach PC8 or deeper states (not just when we allow it) we lose
6992 * the state of some registers, so when we come back from PC8+ we need to
6993 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
6994 * need to take care of the registers kept by RC6. Notice that this happens even
6995 * if we don't put the device in PCI D3 state (which is what currently happens
6996 * because of the runtime PM support).
6997 *
6998 * For more, read "Display Sequences for Package C8" on the hardware
6999 * documentation.
7000 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007001void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007002{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007003 struct drm_device *dev = dev_priv->dev;
7004 uint32_t val;
7005
Paulo Zanonic67a4702013-08-19 13:18:09 -03007006 DRM_DEBUG_KMS("Enabling package C8+\n");
7007
Paulo Zanonic67a4702013-08-19 13:18:09 -03007008 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7009 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7010 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7011 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7012 }
7013
7014 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007015 hsw_disable_lcpll(dev_priv, true, true);
7016}
7017
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007018void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007019{
7020 struct drm_device *dev = dev_priv->dev;
7021 uint32_t val;
7022
Paulo Zanonic67a4702013-08-19 13:18:09 -03007023 DRM_DEBUG_KMS("Disabling package C8+\n");
7024
7025 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007026 lpt_init_pch_refclk(dev);
7027
7028 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7029 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7030 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7031 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7032 }
7033
7034 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007035}
7036
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007037static void snb_modeset_global_resources(struct drm_device *dev)
7038{
7039 modeset_update_crtc_power_domains(dev);
7040}
7041
Imre Deak4f074122013-10-16 17:25:51 +03007042static void haswell_modeset_global_resources(struct drm_device *dev)
7043{
Paulo Zanonida723562013-12-19 11:54:51 -02007044 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007045}
7046
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007047static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007048 int x, int y,
7049 struct drm_framebuffer *fb)
7050{
7051 struct drm_device *dev = crtc->dev;
7052 struct drm_i915_private *dev_priv = dev->dev_private;
7053 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007054 int plane = intel_crtc->plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007055 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007056
Paulo Zanoni566b7342013-11-25 15:27:08 -02007057 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007058 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02007059 intel_ddi_pll_enable(intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007060
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007061 if (intel_crtc->config.has_dp_encoder)
7062 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007063
7064 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007065
Daniel Vetter8a654f32013-06-01 17:16:22 +02007066 intel_set_pipe_timings(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007067
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007068 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007069 intel_cpu_transcoder_set_m_n(intel_crtc,
7070 &intel_crtc->config.fdi_m_n);
7071 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007072
Daniel Vetter6ff93602013-04-19 11:24:36 +02007073 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007074
Daniel Vetter50f3b012013-03-27 00:44:56 +01007075 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007076
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007077 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007078 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007079 POSTING_READ(DSPCNTR(plane));
7080
7081 ret = intel_pipe_set_base(crtc, x, y, fb);
7082
Jesse Barnes79e53942008-11-07 14:24:08 -08007083 return ret;
7084}
7085
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007086static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7087 struct intel_crtc_config *pipe_config)
7088{
7089 struct drm_device *dev = crtc->base.dev;
7090 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007091 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007092 uint32_t tmp;
7093
Imre Deakb5482bd2014-03-05 16:20:55 +02007094 if (!intel_display_power_enabled(dev_priv,
7095 POWER_DOMAIN_PIPE(crtc->pipe)))
7096 return false;
7097
Daniel Vettere143a212013-07-04 12:01:15 +02007098 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007099 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7100
Daniel Vettereccb1402013-05-22 00:50:22 +02007101 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7102 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7103 enum pipe trans_edp_pipe;
7104 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7105 default:
7106 WARN(1, "unknown pipe linked to edp transcoder\n");
7107 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7108 case TRANS_DDI_EDP_INPUT_A_ON:
7109 trans_edp_pipe = PIPE_A;
7110 break;
7111 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7112 trans_edp_pipe = PIPE_B;
7113 break;
7114 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7115 trans_edp_pipe = PIPE_C;
7116 break;
7117 }
7118
7119 if (trans_edp_pipe == crtc->pipe)
7120 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7121 }
7122
Imre Deakda7e29b2014-02-18 00:02:02 +02007123 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007124 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007125 return false;
7126
Daniel Vettereccb1402013-05-22 00:50:22 +02007127 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007128 if (!(tmp & PIPECONF_ENABLE))
7129 return false;
7130
Daniel Vetter88adfff2013-03-28 10:42:01 +01007131 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03007132 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01007133 * DDI E. So just check whether this pipe is wired to DDI E and whether
7134 * the PCH transcoder is on.
7135 */
Daniel Vettereccb1402013-05-22 00:50:22 +02007136 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01007137 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02007138 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01007139 pipe_config->has_pch_encoder = true;
7140
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007141 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7142 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7143 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007144
7145 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007146 }
7147
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007148 intel_get_pipe_timings(crtc, pipe_config);
7149
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007150 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007151 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007152 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007153
Jesse Barnese59150d2014-01-07 13:30:45 -08007154 if (IS_HASWELL(dev))
7155 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7156 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007157
Daniel Vetter6c49f242013-06-06 12:45:25 +02007158 pipe_config->pixel_multiplier = 1;
7159
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007160 return true;
7161}
7162
Eric Anholtf564048e2011-03-30 13:01:02 -07007163static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07007164 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007165 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07007166{
7167 struct drm_device *dev = crtc->dev;
7168 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01007169 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07007170 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007171 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07007172 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07007173 int ret;
7174
Eric Anholt0b701d22011-03-30 13:01:03 -07007175 drm_vblank_pre_modeset(dev, pipe);
7176
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007177 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7178
Jesse Barnes79e53942008-11-07 14:24:08 -08007179 drm_vblank_post_modeset(dev, pipe);
7180
Daniel Vetter9256aa12012-10-31 19:26:13 +01007181 if (ret != 0)
7182 return ret;
7183
7184 for_each_encoder_on_crtc(dev, crtc, encoder) {
7185 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7186 encoder->base.base.id,
7187 drm_get_encoder_name(&encoder->base),
7188 mode->base.id, mode->name);
Daniel Vetter0d56bf02014-04-24 23:54:37 +02007189
7190 if (encoder->mode_set)
7191 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01007192 }
7193
7194 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007195}
7196
Jani Nikula1a915102013-10-16 12:34:48 +03007197static struct {
7198 int clock;
7199 u32 config;
7200} hdmi_audio_clock[] = {
7201 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7202 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7203 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7204 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7205 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7206 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7207 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7208 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7209 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7210 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7211};
7212
7213/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7214static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7215{
7216 int i;
7217
7218 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7219 if (mode->clock == hdmi_audio_clock[i].clock)
7220 break;
7221 }
7222
7223 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7224 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7225 i = 1;
7226 }
7227
7228 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7229 hdmi_audio_clock[i].clock,
7230 hdmi_audio_clock[i].config);
7231
7232 return hdmi_audio_clock[i].config;
7233}
7234
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007235static bool intel_eld_uptodate(struct drm_connector *connector,
7236 int reg_eldv, uint32_t bits_eldv,
7237 int reg_elda, uint32_t bits_elda,
7238 int reg_edid)
7239{
7240 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7241 uint8_t *eld = connector->eld;
7242 uint32_t i;
7243
7244 i = I915_READ(reg_eldv);
7245 i &= bits_eldv;
7246
7247 if (!eld[0])
7248 return !i;
7249
7250 if (!i)
7251 return false;
7252
7253 i = I915_READ(reg_elda);
7254 i &= ~bits_elda;
7255 I915_WRITE(reg_elda, i);
7256
7257 for (i = 0; i < eld[2]; i++)
7258 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7259 return false;
7260
7261 return true;
7262}
7263
Wu Fengguange0dac652011-09-05 14:25:34 +08007264static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007265 struct drm_crtc *crtc,
7266 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007267{
7268 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7269 uint8_t *eld = connector->eld;
7270 uint32_t eldv;
7271 uint32_t len;
7272 uint32_t i;
7273
7274 i = I915_READ(G4X_AUD_VID_DID);
7275
7276 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7277 eldv = G4X_ELDV_DEVCL_DEVBLC;
7278 else
7279 eldv = G4X_ELDV_DEVCTG;
7280
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007281 if (intel_eld_uptodate(connector,
7282 G4X_AUD_CNTL_ST, eldv,
7283 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7284 G4X_HDMIW_HDMIEDID))
7285 return;
7286
Wu Fengguange0dac652011-09-05 14:25:34 +08007287 i = I915_READ(G4X_AUD_CNTL_ST);
7288 i &= ~(eldv | G4X_ELD_ADDR);
7289 len = (i >> 9) & 0x1f; /* ELD buffer size */
7290 I915_WRITE(G4X_AUD_CNTL_ST, i);
7291
7292 if (!eld[0])
7293 return;
7294
7295 len = min_t(uint8_t, eld[2], len);
7296 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7297 for (i = 0; i < len; i++)
7298 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7299
7300 i = I915_READ(G4X_AUD_CNTL_ST);
7301 i |= eldv;
7302 I915_WRITE(G4X_AUD_CNTL_ST, i);
7303}
7304
Wang Xingchao83358c852012-08-16 22:43:37 +08007305static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007306 struct drm_crtc *crtc,
7307 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007308{
7309 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7310 uint8_t *eld = connector->eld;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007311 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08007312 uint32_t eldv;
7313 uint32_t i;
7314 int len;
7315 int pipe = to_intel_crtc(crtc)->pipe;
7316 int tmp;
7317
7318 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7319 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7320 int aud_config = HSW_AUD_CFG(pipe);
7321 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7322
Wang Xingchao83358c852012-08-16 22:43:37 +08007323 /* Audio output enable */
7324 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7325 tmp = I915_READ(aud_cntrl_st2);
7326 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7327 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02007328 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08007329
Daniel Vetterc7905792014-04-16 16:56:09 +02007330 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08007331
7332 /* Set ELD valid state */
7333 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007334 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007335 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7336 I915_WRITE(aud_cntrl_st2, tmp);
7337 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007338 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007339
7340 /* Enable HDMI mode */
7341 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007342 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007343 /* clear N_programing_enable and N_value_index */
7344 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7345 I915_WRITE(aud_config, tmp);
7346
7347 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7348
7349 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007350 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08007351
7352 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7353 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7354 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7355 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007356 } else {
7357 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7358 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007359
7360 if (intel_eld_uptodate(connector,
7361 aud_cntrl_st2, eldv,
7362 aud_cntl_st, IBX_ELD_ADDRESS,
7363 hdmiw_hdmiedid))
7364 return;
7365
7366 i = I915_READ(aud_cntrl_st2);
7367 i &= ~eldv;
7368 I915_WRITE(aud_cntrl_st2, i);
7369
7370 if (!eld[0])
7371 return;
7372
7373 i = I915_READ(aud_cntl_st);
7374 i &= ~IBX_ELD_ADDRESS;
7375 I915_WRITE(aud_cntl_st, i);
7376 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7377 DRM_DEBUG_DRIVER("port num:%d\n", i);
7378
7379 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7380 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7381 for (i = 0; i < len; i++)
7382 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7383
7384 i = I915_READ(aud_cntrl_st2);
7385 i |= eldv;
7386 I915_WRITE(aud_cntrl_st2, i);
7387
7388}
7389
Wu Fengguange0dac652011-09-05 14:25:34 +08007390static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007391 struct drm_crtc *crtc,
7392 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007393{
7394 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7395 uint8_t *eld = connector->eld;
7396 uint32_t eldv;
7397 uint32_t i;
7398 int len;
7399 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007400 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007401 int aud_cntl_st;
7402 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007403 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007404
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007405 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007406 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7407 aud_config = IBX_AUD_CFG(pipe);
7408 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007409 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007410 } else if (IS_VALLEYVIEW(connector->dev)) {
7411 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7412 aud_config = VLV_AUD_CFG(pipe);
7413 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7414 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007415 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007416 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7417 aud_config = CPT_AUD_CFG(pipe);
7418 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007419 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007420 }
7421
Wang Xingchao9b138a82012-08-09 16:52:18 +08007422 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007423
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007424 if (IS_VALLEYVIEW(connector->dev)) {
7425 struct intel_encoder *intel_encoder;
7426 struct intel_digital_port *intel_dig_port;
7427
7428 intel_encoder = intel_attached_encoder(connector);
7429 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7430 i = intel_dig_port->port;
7431 } else {
7432 i = I915_READ(aud_cntl_st);
7433 i = (i >> 29) & DIP_PORT_SEL_MASK;
7434 /* DIP_Port_Select, 0x1 = PortB */
7435 }
7436
Wu Fengguange0dac652011-09-05 14:25:34 +08007437 if (!i) {
7438 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7439 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007440 eldv = IBX_ELD_VALIDB;
7441 eldv |= IBX_ELD_VALIDB << 4;
7442 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007443 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007444 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007445 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007446 }
7447
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007448 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7449 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7450 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007451 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007452 } else {
7453 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7454 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007455
7456 if (intel_eld_uptodate(connector,
7457 aud_cntrl_st2, eldv,
7458 aud_cntl_st, IBX_ELD_ADDRESS,
7459 hdmiw_hdmiedid))
7460 return;
7461
Wu Fengguange0dac652011-09-05 14:25:34 +08007462 i = I915_READ(aud_cntrl_st2);
7463 i &= ~eldv;
7464 I915_WRITE(aud_cntrl_st2, i);
7465
7466 if (!eld[0])
7467 return;
7468
Wu Fengguange0dac652011-09-05 14:25:34 +08007469 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007470 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007471 I915_WRITE(aud_cntl_st, i);
7472
7473 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7474 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7475 for (i = 0; i < len; i++)
7476 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7477
7478 i = I915_READ(aud_cntrl_st2);
7479 i |= eldv;
7480 I915_WRITE(aud_cntrl_st2, i);
7481}
7482
7483void intel_write_eld(struct drm_encoder *encoder,
7484 struct drm_display_mode *mode)
7485{
7486 struct drm_crtc *crtc = encoder->crtc;
7487 struct drm_connector *connector;
7488 struct drm_device *dev = encoder->dev;
7489 struct drm_i915_private *dev_priv = dev->dev_private;
7490
7491 connector = drm_select_eld(encoder, mode);
7492 if (!connector)
7493 return;
7494
7495 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7496 connector->base.id,
7497 drm_get_connector_name(connector),
7498 connector->encoder->base.id,
7499 drm_get_encoder_name(connector->encoder));
7500
7501 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7502
7503 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007504 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007505}
7506
Chris Wilson560b85b2010-08-07 11:01:38 +01007507static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7508{
7509 struct drm_device *dev = crtc->dev;
7510 struct drm_i915_private *dev_priv = dev->dev_private;
7511 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7512 bool visible = base != 0;
7513 u32 cntl;
7514
7515 if (intel_crtc->cursor_visible == visible)
7516 return;
7517
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007518 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01007519 if (visible) {
7520 /* On these chipsets we can only modify the base whilst
7521 * the cursor is disabled.
7522 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007523 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01007524
7525 cntl &= ~(CURSOR_FORMAT_MASK);
7526 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7527 cntl |= CURSOR_ENABLE |
7528 CURSOR_GAMMA_ENABLE |
7529 CURSOR_FORMAT_ARGB;
7530 } else
7531 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007532 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007533
7534 intel_crtc->cursor_visible = visible;
7535}
7536
7537static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7538{
7539 struct drm_device *dev = crtc->dev;
7540 struct drm_i915_private *dev_priv = dev->dev_private;
7541 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7542 int pipe = intel_crtc->pipe;
7543 bool visible = base != 0;
7544
7545 if (intel_crtc->cursor_visible != visible) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307546 int16_t width = intel_crtc->cursor_width;
Jesse Barnes548f2452011-02-17 10:40:53 -08007547 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007548 if (base) {
7549 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307550 cntl |= MCURSOR_GAMMA_ENABLE;
7551
7552 switch (width) {
7553 case 64:
7554 cntl |= CURSOR_MODE_64_ARGB_AX;
7555 break;
7556 case 128:
7557 cntl |= CURSOR_MODE_128_ARGB_AX;
7558 break;
7559 case 256:
7560 cntl |= CURSOR_MODE_256_ARGB_AX;
7561 break;
7562 default:
7563 WARN_ON(1);
7564 return;
7565 }
Chris Wilson560b85b2010-08-07 11:01:38 +01007566 cntl |= pipe << 28; /* Connect to correct pipe */
7567 } else {
7568 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7569 cntl |= CURSOR_MODE_DISABLE;
7570 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007571 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007572
7573 intel_crtc->cursor_visible = visible;
7574 }
7575 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007576 POSTING_READ(CURCNTR(pipe));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007577 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007578 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007579}
7580
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007581static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7582{
7583 struct drm_device *dev = crtc->dev;
7584 struct drm_i915_private *dev_priv = dev->dev_private;
7585 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7586 int pipe = intel_crtc->pipe;
7587 bool visible = base != 0;
7588
7589 if (intel_crtc->cursor_visible != visible) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307590 int16_t width = intel_crtc->cursor_width;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007591 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7592 if (base) {
7593 cntl &= ~CURSOR_MODE;
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307594 cntl |= MCURSOR_GAMMA_ENABLE;
7595 switch (width) {
7596 case 64:
7597 cntl |= CURSOR_MODE_64_ARGB_AX;
7598 break;
7599 case 128:
7600 cntl |= CURSOR_MODE_128_ARGB_AX;
7601 break;
7602 case 256:
7603 cntl |= CURSOR_MODE_256_ARGB_AX;
7604 break;
7605 default:
7606 WARN_ON(1);
7607 return;
7608 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007609 } else {
7610 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7611 cntl |= CURSOR_MODE_DISABLE;
7612 }
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -07007613 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007614 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007615 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7616 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007617 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7618
7619 intel_crtc->cursor_visible = visible;
7620 }
7621 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007622 POSTING_READ(CURCNTR_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007623 I915_WRITE(CURBASE_IVB(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007624 POSTING_READ(CURBASE_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007625}
7626
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007627/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01007628static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7629 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007630{
7631 struct drm_device *dev = crtc->dev;
7632 struct drm_i915_private *dev_priv = dev->dev_private;
7633 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7634 int pipe = intel_crtc->pipe;
7635 int x = intel_crtc->cursor_x;
7636 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007637 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007638 bool visible;
7639
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007640 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007641 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007642
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007643 if (x >= intel_crtc->config.pipe_src_w)
7644 base = 0;
7645
7646 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007647 base = 0;
7648
7649 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007650 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007651 base = 0;
7652
7653 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7654 x = -x;
7655 }
7656 pos |= x << CURSOR_X_SHIFT;
7657
7658 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007659 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007660 base = 0;
7661
7662 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7663 y = -y;
7664 }
7665 pos |= y << CURSOR_Y_SHIFT;
7666
7667 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01007668 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007669 return;
7670
Paulo Zanonib3dc6852013-11-02 21:07:33 -07007671 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007672 I915_WRITE(CURPOS_IVB(pipe), pos);
7673 ivb_update_cursor(crtc, base);
7674 } else {
7675 I915_WRITE(CURPOS(pipe), pos);
7676 if (IS_845G(dev) || IS_I865G(dev))
7677 i845_update_cursor(crtc, base);
7678 else
7679 i9xx_update_cursor(crtc, base);
7680 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007681}
7682
Jesse Barnes79e53942008-11-07 14:24:08 -08007683static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00007684 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007685 uint32_t handle,
7686 uint32_t width, uint32_t height)
7687{
7688 struct drm_device *dev = crtc->dev;
7689 struct drm_i915_private *dev_priv = dev->dev_private;
7690 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007691 struct drm_i915_gem_object *obj;
Chris Wilson64f962e2014-03-26 12:38:15 +00007692 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007693 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007694 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007695
Jesse Barnes79e53942008-11-07 14:24:08 -08007696 /* if we want to turn off the cursor ignore width and height */
7697 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007698 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007699 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007700 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007701 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007702 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007703 }
7704
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307705 /* Check for which cursor types we support */
7706 if (!((width == 64 && height == 64) ||
7707 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
7708 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
7709 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08007710 return -EINVAL;
7711 }
7712
Chris Wilson05394f32010-11-08 19:18:58 +00007713 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007714 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007715 return -ENOENT;
7716
Chris Wilson05394f32010-11-08 19:18:58 +00007717 if (obj->base.size < width * height * 4) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007718 DRM_DEBUG_KMS("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007719 ret = -ENOMEM;
7720 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007721 }
7722
Dave Airlie71acb5e2008-12-30 20:31:46 +10007723 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007724 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007725 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007726 unsigned alignment;
7727
Chris Wilsond9e86c02010-11-10 16:40:20 +00007728 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007729 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007730 ret = -EINVAL;
7731 goto fail_locked;
7732 }
7733
Chris Wilson693db182013-03-05 14:52:39 +00007734 /* Note that the w/a also requires 2 PTE of padding following
7735 * the bo. We currently fill all unused PTE with the shadow
7736 * page and so we should always have valid PTE following the
7737 * cursor preventing the VT-d warning.
7738 */
7739 alignment = 0;
7740 if (need_vtd_wa(dev))
7741 alignment = 64*1024;
7742
7743 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007744 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007745 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007746 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007747 }
7748
Chris Wilsond9e86c02010-11-10 16:40:20 +00007749 ret = i915_gem_object_put_fence(obj);
7750 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007751 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007752 goto fail_unpin;
7753 }
7754
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007755 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007756 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007757 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007758 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007759 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7760 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007761 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007762 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007763 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007764 }
Chris Wilson05394f32010-11-08 19:18:58 +00007765 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007766 }
7767
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007768 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04007769 I915_WRITE(CURSIZE, (height << 12) | width);
7770
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007771 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007772 if (intel_crtc->cursor_bo) {
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007773 if (INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007774 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007775 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7776 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007777 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007778 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007779 }
Jesse Barnes80824002009-09-10 15:28:06 -07007780
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007781 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007782
Chris Wilson64f962e2014-03-26 12:38:15 +00007783 old_width = intel_crtc->cursor_width;
7784
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007785 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007786 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007787 intel_crtc->cursor_width = width;
7788 intel_crtc->cursor_height = height;
7789
Chris Wilson64f962e2014-03-26 12:38:15 +00007790 if (intel_crtc->active) {
7791 if (old_width != width)
7792 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03007793 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00007794 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007795
Jesse Barnes79e53942008-11-07 14:24:08 -08007796 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007797fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007798 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007799fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007800 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007801fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007802 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007803 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007804}
7805
7806static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7807{
Jesse Barnes79e53942008-11-07 14:24:08 -08007808 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007809
Ville Syrjälä92e76c82013-10-21 19:01:58 +03007810 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7811 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
Jesse Barnes652c3932009-08-17 13:31:43 -07007812
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03007813 if (intel_crtc->active)
7814 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007815
7816 return 0;
7817}
7818
Jesse Barnes79e53942008-11-07 14:24:08 -08007819static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007820 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007821{
James Simmons72034252010-08-03 01:33:19 +01007822 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007823 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007824
James Simmons72034252010-08-03 01:33:19 +01007825 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007826 intel_crtc->lut_r[i] = red[i] >> 8;
7827 intel_crtc->lut_g[i] = green[i] >> 8;
7828 intel_crtc->lut_b[i] = blue[i] >> 8;
7829 }
7830
7831 intel_crtc_load_lut(crtc);
7832}
7833
Jesse Barnes79e53942008-11-07 14:24:08 -08007834/* VESA 640x480x72Hz mode to set on the pipe */
7835static struct drm_display_mode load_detect_mode = {
7836 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7837 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7838};
7839
Daniel Vettera8bb6812014-02-10 18:00:39 +01007840struct drm_framebuffer *
7841__intel_framebuffer_create(struct drm_device *dev,
7842 struct drm_mode_fb_cmd2 *mode_cmd,
7843 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01007844{
7845 struct intel_framebuffer *intel_fb;
7846 int ret;
7847
7848 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7849 if (!intel_fb) {
7850 drm_gem_object_unreference_unlocked(&obj->base);
7851 return ERR_PTR(-ENOMEM);
7852 }
7853
7854 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007855 if (ret)
7856 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01007857
7858 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007859err:
7860 drm_gem_object_unreference_unlocked(&obj->base);
7861 kfree(intel_fb);
7862
7863 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01007864}
7865
Daniel Vetterb5ea6422014-03-02 21:18:00 +01007866static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01007867intel_framebuffer_create(struct drm_device *dev,
7868 struct drm_mode_fb_cmd2 *mode_cmd,
7869 struct drm_i915_gem_object *obj)
7870{
7871 struct drm_framebuffer *fb;
7872 int ret;
7873
7874 ret = i915_mutex_lock_interruptible(dev);
7875 if (ret)
7876 return ERR_PTR(ret);
7877 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
7878 mutex_unlock(&dev->struct_mutex);
7879
7880 return fb;
7881}
7882
Chris Wilsond2dff872011-04-19 08:36:26 +01007883static u32
7884intel_framebuffer_pitch_for_width(int width, int bpp)
7885{
7886 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7887 return ALIGN(pitch, 64);
7888}
7889
7890static u32
7891intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7892{
7893 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7894 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7895}
7896
7897static struct drm_framebuffer *
7898intel_framebuffer_create_for_mode(struct drm_device *dev,
7899 struct drm_display_mode *mode,
7900 int depth, int bpp)
7901{
7902 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007903 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007904
7905 obj = i915_gem_alloc_object(dev,
7906 intel_framebuffer_size_for_mode(mode, bpp));
7907 if (obj == NULL)
7908 return ERR_PTR(-ENOMEM);
7909
7910 mode_cmd.width = mode->hdisplay;
7911 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007912 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7913 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007914 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007915
7916 return intel_framebuffer_create(dev, &mode_cmd, obj);
7917}
7918
7919static struct drm_framebuffer *
7920mode_fits_in_fbdev(struct drm_device *dev,
7921 struct drm_display_mode *mode)
7922{
Daniel Vetter4520f532013-10-09 09:18:51 +02007923#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01007924 struct drm_i915_private *dev_priv = dev->dev_private;
7925 struct drm_i915_gem_object *obj;
7926 struct drm_framebuffer *fb;
7927
Daniel Vetter4c0e5522014-02-14 16:35:54 +01007928 if (!dev_priv->fbdev)
7929 return NULL;
7930
7931 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01007932 return NULL;
7933
Jesse Barnes8bcd4552014-02-07 12:10:38 -08007934 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01007935 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01007936
Jesse Barnes8bcd4552014-02-07 12:10:38 -08007937 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007938 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7939 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007940 return NULL;
7941
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007942 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007943 return NULL;
7944
7945 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02007946#else
7947 return NULL;
7948#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01007949}
7950
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007951bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01007952 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007953 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007954{
7955 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007956 struct intel_encoder *intel_encoder =
7957 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08007958 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007959 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007960 struct drm_crtc *crtc = NULL;
7961 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02007962 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08007963 int i = -1;
7964
Chris Wilsond2dff872011-04-19 08:36:26 +01007965 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7966 connector->base.id, drm_get_connector_name(connector),
7967 encoder->base.id, drm_get_encoder_name(encoder));
7968
Jesse Barnes79e53942008-11-07 14:24:08 -08007969 /*
7970 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01007971 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007972 * - if the connector already has an assigned crtc, use it (but make
7973 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01007974 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007975 * - try to find the first unused crtc that can drive this connector,
7976 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08007977 */
7978
7979 /* See if we already have a CRTC for this connector */
7980 if (encoder->crtc) {
7981 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01007982
Daniel Vetter7b240562012-12-12 00:35:33 +01007983 mutex_lock(&crtc->mutex);
7984
Daniel Vetter24218aa2012-08-12 19:27:11 +02007985 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007986 old->load_detect_temp = false;
7987
7988 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007989 if (connector->dpms != DRM_MODE_DPMS_ON)
7990 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01007991
Chris Wilson71731882011-04-19 23:10:58 +01007992 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007993 }
7994
7995 /* Find an unused one (if possible) */
7996 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7997 i++;
7998 if (!(encoder->possible_crtcs & (1 << i)))
7999 continue;
8000 if (!possible_crtc->enabled) {
8001 crtc = possible_crtc;
8002 break;
8003 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008004 }
8005
8006 /*
8007 * If we didn't find an unused CRTC, don't use any.
8008 */
8009 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008010 DRM_DEBUG_KMS("no pipe available for load-detect\n");
8011 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008012 }
8013
Daniel Vetter7b240562012-12-12 00:35:33 +01008014 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02008015 intel_encoder->new_crtc = to_intel_crtc(crtc);
8016 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008017
8018 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008019 intel_crtc->new_enabled = true;
8020 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008021 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008022 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008023 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008024
Chris Wilson64927112011-04-20 07:25:26 +01008025 if (!mode)
8026 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008027
Chris Wilsond2dff872011-04-19 08:36:26 +01008028 /* We need a framebuffer large enough to accommodate all accesses
8029 * that the plane may generate whilst we perform load detection.
8030 * We can not rely on the fbcon either being present (we get called
8031 * during its initialisation to detect all boot displays, or it may
8032 * not even exist) or that it is large enough to satisfy the
8033 * requested mode.
8034 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008035 fb = mode_fits_in_fbdev(dev, mode);
8036 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008037 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008038 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8039 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008040 } else
8041 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008042 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008043 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008044 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008045 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008046
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008047 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008048 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008049 if (old->release_fb)
8050 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008051 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008052 }
Chris Wilson71731882011-04-19 23:10:58 +01008053
Jesse Barnes79e53942008-11-07 14:24:08 -08008054 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008055 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008056 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008057
8058 fail:
8059 intel_crtc->new_enabled = crtc->enabled;
8060 if (intel_crtc->new_enabled)
8061 intel_crtc->new_config = &intel_crtc->config;
8062 else
8063 intel_crtc->new_config = NULL;
8064 mutex_unlock(&crtc->mutex);
8065 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008066}
8067
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008068void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01008069 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008070{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008071 struct intel_encoder *intel_encoder =
8072 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008073 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008074 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008075 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008076
Chris Wilsond2dff872011-04-19 08:36:26 +01008077 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8078 connector->base.id, drm_get_connector_name(connector),
8079 encoder->base.id, drm_get_encoder_name(encoder));
8080
Chris Wilson8261b192011-04-19 23:18:09 +01008081 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008082 to_intel_connector(connector)->new_encoder = NULL;
8083 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008084 intel_crtc->new_enabled = false;
8085 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008086 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008087
Daniel Vetter36206362012-12-10 20:42:17 +01008088 if (old->release_fb) {
8089 drm_framebuffer_unregister_private(old->release_fb);
8090 drm_framebuffer_unreference(old->release_fb);
8091 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008092
Daniel Vetter67c96402013-01-23 16:25:09 +00008093 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01008094 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008095 }
8096
Eric Anholtc751ce42010-03-25 11:48:48 -07008097 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008098 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8099 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01008100
8101 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08008102}
8103
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008104static int i9xx_pll_refclk(struct drm_device *dev,
8105 const struct intel_crtc_config *pipe_config)
8106{
8107 struct drm_i915_private *dev_priv = dev->dev_private;
8108 u32 dpll = pipe_config->dpll_hw_state.dpll;
8109
8110 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008111 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008112 else if (HAS_PCH_SPLIT(dev))
8113 return 120000;
8114 else if (!IS_GEN2(dev))
8115 return 96000;
8116 else
8117 return 48000;
8118}
8119
Jesse Barnes79e53942008-11-07 14:24:08 -08008120/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008121static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8122 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008123{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008124 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008125 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008126 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008127 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008128 u32 fp;
8129 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008130 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008131
8132 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008133 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008134 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008135 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008136
8137 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008138 if (IS_PINEVIEW(dev)) {
8139 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8140 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008141 } else {
8142 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8143 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8144 }
8145
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008146 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008147 if (IS_PINEVIEW(dev))
8148 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8149 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008150 else
8151 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008152 DPLL_FPA01_P1_POST_DIV_SHIFT);
8153
8154 switch (dpll & DPLL_MODE_MASK) {
8155 case DPLLB_MODE_DAC_SERIAL:
8156 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8157 5 : 10;
8158 break;
8159 case DPLLB_MODE_LVDS:
8160 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8161 7 : 14;
8162 break;
8163 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008164 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008165 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008166 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008167 }
8168
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008169 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008170 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008171 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008172 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008173 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008174 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008175 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008176
8177 if (is_lvds) {
8178 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8179 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008180
8181 if (lvds & LVDS_CLKB_POWER_UP)
8182 clock.p2 = 7;
8183 else
8184 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008185 } else {
8186 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8187 clock.p1 = 2;
8188 else {
8189 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8190 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8191 }
8192 if (dpll & PLL_P2_DIVIDE_BY_4)
8193 clock.p2 = 4;
8194 else
8195 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008196 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008197
8198 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008199 }
8200
Ville Syrjälä18442d02013-09-13 16:00:08 +03008201 /*
8202 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008203 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008204 * encoder's get_config() function.
8205 */
8206 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008207}
8208
Ville Syrjälä6878da02013-09-13 15:59:11 +03008209int intel_dotclock_calculate(int link_freq,
8210 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008211{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008212 /*
8213 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008214 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008215 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008216 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008217 *
8218 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008219 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008220 */
8221
Ville Syrjälä6878da02013-09-13 15:59:11 +03008222 if (!m_n->link_n)
8223 return 0;
8224
8225 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8226}
8227
Ville Syrjälä18442d02013-09-13 16:00:08 +03008228static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8229 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008230{
8231 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008232
8233 /* read out port_clock from the DPLL */
8234 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008235
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008236 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008237 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008238 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008239 * agree once we know their relationship in the encoder's
8240 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008241 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008242 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008243 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8244 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008245}
8246
8247/** Returns the currently programmed mode of the given pipe. */
8248struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8249 struct drm_crtc *crtc)
8250{
Jesse Barnes548f2452011-02-17 10:40:53 -08008251 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008252 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008253 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008254 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008255 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008256 int htot = I915_READ(HTOTAL(cpu_transcoder));
8257 int hsync = I915_READ(HSYNC(cpu_transcoder));
8258 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8259 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008260 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008261
8262 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8263 if (!mode)
8264 return NULL;
8265
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008266 /*
8267 * Construct a pipe_config sufficient for getting the clock info
8268 * back out of crtc_clock_get.
8269 *
8270 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8271 * to use a real value here instead.
8272 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008273 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008274 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008275 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8276 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8277 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008278 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8279
Ville Syrjälä773ae032013-09-23 17:48:20 +03008280 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008281 mode->hdisplay = (htot & 0xffff) + 1;
8282 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8283 mode->hsync_start = (hsync & 0xffff) + 1;
8284 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8285 mode->vdisplay = (vtot & 0xffff) + 1;
8286 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8287 mode->vsync_start = (vsync & 0xffff) + 1;
8288 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8289
8290 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008291
8292 return mode;
8293}
8294
Daniel Vetter3dec0092010-08-20 21:40:52 +02008295static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07008296{
8297 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008298 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008299 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8300 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008301 int dpll_reg = DPLL(pipe);
8302 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008303
Eric Anholtbad720f2009-10-22 16:11:14 -07008304 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008305 return;
8306
8307 if (!dev_priv->lvds_downclock_avail)
8308 return;
8309
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008310 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008311 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008312 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008313
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008314 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008315
8316 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8317 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008318 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008319
Jesse Barnes652c3932009-08-17 13:31:43 -07008320 dpll = I915_READ(dpll_reg);
8321 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008322 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008323 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008324}
8325
8326static void intel_decrease_pllclock(struct drm_crtc *crtc)
8327{
8328 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008329 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008330 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008331
Eric Anholtbad720f2009-10-22 16:11:14 -07008332 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008333 return;
8334
8335 if (!dev_priv->lvds_downclock_avail)
8336 return;
8337
8338 /*
8339 * Since this is called by a timer, we should never get here in
8340 * the manual case.
8341 */
8342 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008343 int pipe = intel_crtc->pipe;
8344 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008345 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008346
Zhao Yakui44d98a62009-10-09 11:39:40 +08008347 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008348
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008349 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008350
Chris Wilson074b5e12012-05-02 12:07:06 +01008351 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008352 dpll |= DISPLAY_RATE_SELECT_FPA1;
8353 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008354 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008355 dpll = I915_READ(dpll_reg);
8356 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008357 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008358 }
8359
8360}
8361
Chris Wilsonf047e392012-07-21 12:31:41 +01008362void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008363{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008364 struct drm_i915_private *dev_priv = dev->dev_private;
8365
Chris Wilsonf62a0072014-02-21 17:55:39 +00008366 if (dev_priv->mm.busy)
8367 return;
8368
Paulo Zanoni43694d62014-03-07 20:08:08 -03008369 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008370 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008371 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008372}
8373
8374void intel_mark_idle(struct drm_device *dev)
8375{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008376 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008377 struct drm_crtc *crtc;
8378
Chris Wilsonf62a0072014-02-21 17:55:39 +00008379 if (!dev_priv->mm.busy)
8380 return;
8381
8382 dev_priv->mm.busy = false;
8383
Jani Nikulad330a952014-01-21 11:24:25 +02008384 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008385 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008386
8387 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Matt Roperf4510a22014-04-01 15:22:40 -07008388 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008389 continue;
8390
8391 intel_decrease_pllclock(crtc);
8392 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008393
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008394 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008395 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008396
8397out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008398 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008399}
8400
Chris Wilsonc65355b2013-06-06 16:53:41 -03008401void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8402 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008403{
8404 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07008405 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07008406
Jani Nikulad330a952014-01-21 11:24:25 +02008407 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008408 return;
8409
Jesse Barnes652c3932009-08-17 13:31:43 -07008410 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Matt Roperf4510a22014-04-01 15:22:40 -07008411 if (!crtc->primary->fb)
Jesse Barnes652c3932009-08-17 13:31:43 -07008412 continue;
8413
Matt Roperf4510a22014-04-01 15:22:40 -07008414 if (to_intel_framebuffer(crtc->primary->fb)->obj != obj)
Chris Wilsonc65355b2013-06-06 16:53:41 -03008415 continue;
8416
8417 intel_increase_pllclock(crtc);
8418 if (ring && intel_fbc_enabled(dev))
8419 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008420 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008421}
8422
Jesse Barnes79e53942008-11-07 14:24:08 -08008423static void intel_crtc_destroy(struct drm_crtc *crtc)
8424{
8425 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008426 struct drm_device *dev = crtc->dev;
8427 struct intel_unpin_work *work;
8428 unsigned long flags;
8429
8430 spin_lock_irqsave(&dev->event_lock, flags);
8431 work = intel_crtc->unpin_work;
8432 intel_crtc->unpin_work = NULL;
8433 spin_unlock_irqrestore(&dev->event_lock, flags);
8434
8435 if (work) {
8436 cancel_work_sync(&work->work);
8437 kfree(work);
8438 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008439
Mika Kuoppala40ccc722013-04-23 17:27:08 +03008440 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8441
Jesse Barnes79e53942008-11-07 14:24:08 -08008442 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008443
Jesse Barnes79e53942008-11-07 14:24:08 -08008444 kfree(intel_crtc);
8445}
8446
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008447static void intel_unpin_work_fn(struct work_struct *__work)
8448{
8449 struct intel_unpin_work *work =
8450 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008451 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008452
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008453 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008454 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008455 drm_gem_object_unreference(&work->pending_flip_obj->base);
8456 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008457
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008458 intel_update_fbc(dev);
8459 mutex_unlock(&dev->struct_mutex);
8460
8461 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8462 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8463
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008464 kfree(work);
8465}
8466
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008467static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008468 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008469{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008470 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008471 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8472 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008473 unsigned long flags;
8474
8475 /* Ignore early vblank irqs */
8476 if (intel_crtc == NULL)
8477 return;
8478
8479 spin_lock_irqsave(&dev->event_lock, flags);
8480 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008481
8482 /* Ensure we don't miss a work->pending update ... */
8483 smp_rmb();
8484
8485 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008486 spin_unlock_irqrestore(&dev->event_lock, flags);
8487 return;
8488 }
8489
Chris Wilsone7d841c2012-12-03 11:36:30 +00008490 /* and that the unpin work is consistent wrt ->pending. */
8491 smp_rmb();
8492
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008493 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008494
Rob Clark45a066e2012-10-08 14:50:40 -05008495 if (work->event)
8496 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008497
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008498 drm_vblank_put(dev, intel_crtc->pipe);
8499
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008500 spin_unlock_irqrestore(&dev->event_lock, flags);
8501
Daniel Vetter2c10d572012-12-20 21:24:07 +01008502 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008503
8504 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07008505
8506 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008507}
8508
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008509void intel_finish_page_flip(struct drm_device *dev, int pipe)
8510{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008511 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008512 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8513
Mario Kleiner49b14a52010-12-09 07:00:07 +01008514 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008515}
8516
8517void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8518{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008519 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008520 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8521
Mario Kleiner49b14a52010-12-09 07:00:07 +01008522 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008523}
8524
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008525void intel_prepare_page_flip(struct drm_device *dev, int plane)
8526{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008527 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008528 struct intel_crtc *intel_crtc =
8529 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8530 unsigned long flags;
8531
Chris Wilsone7d841c2012-12-03 11:36:30 +00008532 /* NB: An MMIO update of the plane base pointer will also
8533 * generate a page-flip completion irq, i.e. every modeset
8534 * is also accompanied by a spurious intel_prepare_page_flip().
8535 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008536 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008537 if (intel_crtc->unpin_work)
8538 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008539 spin_unlock_irqrestore(&dev->event_lock, flags);
8540}
8541
Chris Wilsone7d841c2012-12-03 11:36:30 +00008542inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8543{
8544 /* Ensure that the work item is consistent when activating it ... */
8545 smp_wmb();
8546 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8547 /* and that it is marked active as soon as the irq could fire. */
8548 smp_wmb();
8549}
8550
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008551static int intel_gen2_queue_flip(struct drm_device *dev,
8552 struct drm_crtc *crtc,
8553 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008554 struct drm_i915_gem_object *obj,
8555 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008556{
8557 struct drm_i915_private *dev_priv = dev->dev_private;
8558 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008559 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008560 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008561 int ret;
8562
Daniel Vetter6d90c952012-04-26 23:28:05 +02008563 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008564 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008565 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008566
Daniel Vetter6d90c952012-04-26 23:28:05 +02008567 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008568 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008569 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008570
8571 /* Can't queue multiple flips, so wait for the previous
8572 * one to finish before executing the next.
8573 */
8574 if (intel_crtc->plane)
8575 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8576 else
8577 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008578 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8579 intel_ring_emit(ring, MI_NOOP);
8580 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8581 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8582 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008583 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008584 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00008585
8586 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008587 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008588 return 0;
8589
8590err_unpin:
8591 intel_unpin_fb_obj(obj);
8592err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008593 return ret;
8594}
8595
8596static int intel_gen3_queue_flip(struct drm_device *dev,
8597 struct drm_crtc *crtc,
8598 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008599 struct drm_i915_gem_object *obj,
8600 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008601{
8602 struct drm_i915_private *dev_priv = dev->dev_private;
8603 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008604 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008605 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008606 int ret;
8607
Daniel Vetter6d90c952012-04-26 23:28:05 +02008608 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008609 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008610 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008611
Daniel Vetter6d90c952012-04-26 23:28:05 +02008612 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008613 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008614 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008615
8616 if (intel_crtc->plane)
8617 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8618 else
8619 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008620 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8621 intel_ring_emit(ring, MI_NOOP);
8622 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8623 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8624 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008625 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008626 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008627
Chris Wilsone7d841c2012-12-03 11:36:30 +00008628 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008629 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008630 return 0;
8631
8632err_unpin:
8633 intel_unpin_fb_obj(obj);
8634err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008635 return ret;
8636}
8637
8638static int intel_gen4_queue_flip(struct drm_device *dev,
8639 struct drm_crtc *crtc,
8640 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008641 struct drm_i915_gem_object *obj,
8642 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008643{
8644 struct drm_i915_private *dev_priv = dev->dev_private;
8645 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8646 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008647 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008648 int ret;
8649
Daniel Vetter6d90c952012-04-26 23:28:05 +02008650 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008651 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008652 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008653
Daniel Vetter6d90c952012-04-26 23:28:05 +02008654 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008655 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008656 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008657
8658 /* i965+ uses the linear or tiled offsets from the
8659 * Display Registers (which do not change across a page-flip)
8660 * so we need only reprogram the base address.
8661 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008662 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8663 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8664 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008665 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008666 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008667 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008668
8669 /* XXX Enabling the panel-fitter across page-flip is so far
8670 * untested on non-native modes, so ignore it for now.
8671 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8672 */
8673 pf = 0;
8674 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008675 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008676
8677 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008678 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008679 return 0;
8680
8681err_unpin:
8682 intel_unpin_fb_obj(obj);
8683err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008684 return ret;
8685}
8686
8687static int intel_gen6_queue_flip(struct drm_device *dev,
8688 struct drm_crtc *crtc,
8689 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008690 struct drm_i915_gem_object *obj,
8691 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008692{
8693 struct drm_i915_private *dev_priv = dev->dev_private;
8694 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008695 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008696 uint32_t pf, pipesrc;
8697 int ret;
8698
Daniel Vetter6d90c952012-04-26 23:28:05 +02008699 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008700 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008701 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008702
Daniel Vetter6d90c952012-04-26 23:28:05 +02008703 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008704 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008705 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008706
Daniel Vetter6d90c952012-04-26 23:28:05 +02008707 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8708 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8709 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008710 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008711
Chris Wilson99d9acd2012-04-17 20:37:00 +01008712 /* Contrary to the suggestions in the documentation,
8713 * "Enable Panel Fitter" does not seem to be required when page
8714 * flipping with a non-native mode, and worse causes a normal
8715 * modeset to fail.
8716 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8717 */
8718 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008719 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008720 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008721
8722 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008723 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008724 return 0;
8725
8726err_unpin:
8727 intel_unpin_fb_obj(obj);
8728err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008729 return ret;
8730}
8731
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008732static int intel_gen7_queue_flip(struct drm_device *dev,
8733 struct drm_crtc *crtc,
8734 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008735 struct drm_i915_gem_object *obj,
8736 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008737{
8738 struct drm_i915_private *dev_priv = dev->dev_private;
8739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008740 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008741 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01008742 int len, ret;
8743
8744 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01008745 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01008746 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008747
8748 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8749 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008750 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008751
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008752 switch(intel_crtc->plane) {
8753 case PLANE_A:
8754 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8755 break;
8756 case PLANE_B:
8757 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8758 break;
8759 case PLANE_C:
8760 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8761 break;
8762 default:
8763 WARN_ONCE(1, "unknown plane in flip command\n");
8764 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03008765 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008766 }
8767
Chris Wilsonffe74d72013-08-26 20:58:12 +01008768 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01008769 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01008770 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01008771 /*
8772 * On Gen 8, SRM is now taking an extra dword to accommodate
8773 * 48bits addresses, and we need a NOOP for the batch size to
8774 * stay even.
8775 */
8776 if (IS_GEN8(dev))
8777 len += 2;
8778 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01008779
Ville Syrjäläf66fab82014-02-11 19:52:06 +02008780 /*
8781 * BSpec MI_DISPLAY_FLIP for IVB:
8782 * "The full packet must be contained within the same cache line."
8783 *
8784 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
8785 * cacheline, if we ever start emitting more commands before
8786 * the MI_DISPLAY_FLIP we may need to first emit everything else,
8787 * then do the cacheline alignment, and finally emit the
8788 * MI_DISPLAY_FLIP.
8789 */
8790 ret = intel_ring_cacheline_align(ring);
8791 if (ret)
8792 goto err_unpin;
8793
Chris Wilsonffe74d72013-08-26 20:58:12 +01008794 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008795 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008796 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008797
Chris Wilsonffe74d72013-08-26 20:58:12 +01008798 /* Unmask the flip-done completion message. Note that the bspec says that
8799 * we should do this for both the BCS and RCS, and that we must not unmask
8800 * more than one flip event at any time (or ensure that one flip message
8801 * can be sent by waiting for flip-done prior to queueing new flips).
8802 * Experimentation says that BCS works despite DERRMR masking all
8803 * flip-done completion events and that unmasking all planes at once
8804 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8805 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8806 */
8807 if (ring->id == RCS) {
8808 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8809 intel_ring_emit(ring, DERRMR);
8810 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8811 DERRMR_PIPEB_PRI_FLIP_DONE |
8812 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01008813 if (IS_GEN8(dev))
8814 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
8815 MI_SRM_LRM_GLOBAL_GTT);
8816 else
8817 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
8818 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008819 intel_ring_emit(ring, DERRMR);
8820 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01008821 if (IS_GEN8(dev)) {
8822 intel_ring_emit(ring, 0);
8823 intel_ring_emit(ring, MI_NOOP);
8824 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01008825 }
8826
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008827 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008828 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008829 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008830 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008831
8832 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008833 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008834 return 0;
8835
8836err_unpin:
8837 intel_unpin_fb_obj(obj);
8838err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008839 return ret;
8840}
8841
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008842static int intel_default_queue_flip(struct drm_device *dev,
8843 struct drm_crtc *crtc,
8844 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008845 struct drm_i915_gem_object *obj,
8846 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008847{
8848 return -ENODEV;
8849}
8850
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008851static int intel_crtc_page_flip(struct drm_crtc *crtc,
8852 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008853 struct drm_pending_vblank_event *event,
8854 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008855{
8856 struct drm_device *dev = crtc->dev;
8857 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07008858 struct drm_framebuffer *old_fb = crtc->primary->fb;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008859 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008860 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8861 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008862 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008863 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008864
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008865 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07008866 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008867 return -EINVAL;
8868
8869 /*
8870 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8871 * Note that pitch changes could also affect these register.
8872 */
8873 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07008874 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
8875 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008876 return -EINVAL;
8877
Chris Wilsonf900db42014-02-20 09:26:13 +00008878 if (i915_terminally_wedged(&dev_priv->gpu_error))
8879 goto out_hang;
8880
Daniel Vetterb14c5672013-09-19 12:18:32 +02008881 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008882 if (work == NULL)
8883 return -ENOMEM;
8884
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008885 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008886 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008887 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008888 INIT_WORK(&work->work, intel_unpin_work_fn);
8889
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008890 ret = drm_vblank_get(dev, intel_crtc->pipe);
8891 if (ret)
8892 goto free_work;
8893
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008894 /* We borrow the event spin lock for protecting unpin_work */
8895 spin_lock_irqsave(&dev->event_lock, flags);
8896 if (intel_crtc->unpin_work) {
8897 spin_unlock_irqrestore(&dev->event_lock, flags);
8898 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008899 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008900
8901 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008902 return -EBUSY;
8903 }
8904 intel_crtc->unpin_work = work;
8905 spin_unlock_irqrestore(&dev->event_lock, flags);
8906
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008907 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8908 flush_workqueue(dev_priv->wq);
8909
Chris Wilson79158102012-05-23 11:13:58 +01008910 ret = i915_mutex_lock_interruptible(dev);
8911 if (ret)
8912 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008913
Jesse Barnes75dfca82010-02-10 15:09:44 -08008914 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008915 drm_gem_object_reference(&work->old_fb_obj->base);
8916 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008917
Matt Roperf4510a22014-04-01 15:22:40 -07008918 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008919
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008920 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008921
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008922 work->enable_stall_check = true;
8923
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008924 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008925 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008926
Keith Packarded8d1972013-07-22 18:49:58 -07008927 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008928 if (ret)
8929 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008930
Chris Wilson7782de32011-07-08 12:22:41 +01008931 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008932 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008933 mutex_unlock(&dev->struct_mutex);
8934
Jesse Barnese5510fa2010-07-01 16:48:37 -07008935 trace_i915_flip_request(intel_crtc->plane, obj);
8936
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008937 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008938
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008939cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008940 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07008941 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008942 drm_gem_object_unreference(&work->old_fb_obj->base);
8943 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008944 mutex_unlock(&dev->struct_mutex);
8945
Chris Wilson79158102012-05-23 11:13:58 +01008946cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008947 spin_lock_irqsave(&dev->event_lock, flags);
8948 intel_crtc->unpin_work = NULL;
8949 spin_unlock_irqrestore(&dev->event_lock, flags);
8950
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008951 drm_vblank_put(dev, intel_crtc->pipe);
8952free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01008953 kfree(work);
8954
Chris Wilsonf900db42014-02-20 09:26:13 +00008955 if (ret == -EIO) {
8956out_hang:
8957 intel_crtc_wait_for_pending_flips(crtc);
8958 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
8959 if (ret == 0 && event)
8960 drm_send_vblank_event(dev, intel_crtc->pipe, event);
8961 }
Chris Wilson96b099f2010-06-07 14:03:04 +01008962 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008963}
8964
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008965static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008966 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8967 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008968};
8969
Daniel Vetter9a935852012-07-05 22:34:27 +02008970/**
8971 * intel_modeset_update_staged_output_state
8972 *
8973 * Updates the staged output configuration state, e.g. after we've read out the
8974 * current hw state.
8975 */
8976static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8977{
Ville Syrjälä76688512014-01-10 11:28:06 +02008978 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008979 struct intel_encoder *encoder;
8980 struct intel_connector *connector;
8981
8982 list_for_each_entry(connector, &dev->mode_config.connector_list,
8983 base.head) {
8984 connector->new_encoder =
8985 to_intel_encoder(connector->base.encoder);
8986 }
8987
8988 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8989 base.head) {
8990 encoder->new_crtc =
8991 to_intel_crtc(encoder->base.crtc);
8992 }
Ville Syrjälä76688512014-01-10 11:28:06 +02008993
8994 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8995 base.head) {
8996 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02008997
8998 if (crtc->new_enabled)
8999 crtc->new_config = &crtc->config;
9000 else
9001 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009002 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009003}
9004
9005/**
9006 * intel_modeset_commit_output_state
9007 *
9008 * This function copies the stage display pipe configuration to the real one.
9009 */
9010static void intel_modeset_commit_output_state(struct drm_device *dev)
9011{
Ville Syrjälä76688512014-01-10 11:28:06 +02009012 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009013 struct intel_encoder *encoder;
9014 struct intel_connector *connector;
9015
9016 list_for_each_entry(connector, &dev->mode_config.connector_list,
9017 base.head) {
9018 connector->base.encoder = &connector->new_encoder->base;
9019 }
9020
9021 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9022 base.head) {
9023 encoder->base.crtc = &encoder->new_crtc->base;
9024 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009025
9026 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9027 base.head) {
9028 crtc->base.enabled = crtc->new_enabled;
9029 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009030}
9031
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009032static void
9033connected_sink_compute_bpp(struct intel_connector * connector,
9034 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009035{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009036 int bpp = pipe_config->pipe_bpp;
9037
9038 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9039 connector->base.base.id,
9040 drm_get_connector_name(&connector->base));
9041
9042 /* Don't use an invalid EDID bpc value */
9043 if (connector->base.display_info.bpc &&
9044 connector->base.display_info.bpc * 3 < bpp) {
9045 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9046 bpp, connector->base.display_info.bpc*3);
9047 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9048 }
9049
9050 /* Clamp bpp to 8 on screens without EDID 1.4 */
9051 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9052 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9053 bpp);
9054 pipe_config->pipe_bpp = 24;
9055 }
9056}
9057
9058static int
9059compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9060 struct drm_framebuffer *fb,
9061 struct intel_crtc_config *pipe_config)
9062{
9063 struct drm_device *dev = crtc->base.dev;
9064 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009065 int bpp;
9066
Daniel Vetterd42264b2013-03-28 16:38:08 +01009067 switch (fb->pixel_format) {
9068 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009069 bpp = 8*3; /* since we go through a colormap */
9070 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009071 case DRM_FORMAT_XRGB1555:
9072 case DRM_FORMAT_ARGB1555:
9073 /* checked in intel_framebuffer_init already */
9074 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9075 return -EINVAL;
9076 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009077 bpp = 6*3; /* min is 18bpp */
9078 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009079 case DRM_FORMAT_XBGR8888:
9080 case DRM_FORMAT_ABGR8888:
9081 /* checked in intel_framebuffer_init already */
9082 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9083 return -EINVAL;
9084 case DRM_FORMAT_XRGB8888:
9085 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009086 bpp = 8*3;
9087 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009088 case DRM_FORMAT_XRGB2101010:
9089 case DRM_FORMAT_ARGB2101010:
9090 case DRM_FORMAT_XBGR2101010:
9091 case DRM_FORMAT_ABGR2101010:
9092 /* checked in intel_framebuffer_init already */
9093 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009094 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009095 bpp = 10*3;
9096 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009097 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009098 default:
9099 DRM_DEBUG_KMS("unsupported depth\n");
9100 return -EINVAL;
9101 }
9102
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009103 pipe_config->pipe_bpp = bpp;
9104
9105 /* Clamp display bpp to EDID value */
9106 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009107 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009108 if (!connector->new_encoder ||
9109 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009110 continue;
9111
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009112 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009113 }
9114
9115 return bpp;
9116}
9117
Daniel Vetter644db712013-09-19 14:53:58 +02009118static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9119{
9120 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9121 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009122 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009123 mode->crtc_hdisplay, mode->crtc_hsync_start,
9124 mode->crtc_hsync_end, mode->crtc_htotal,
9125 mode->crtc_vdisplay, mode->crtc_vsync_start,
9126 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9127}
9128
Daniel Vetterc0b03412013-05-28 12:05:54 +02009129static void intel_dump_pipe_config(struct intel_crtc *crtc,
9130 struct intel_crtc_config *pipe_config,
9131 const char *context)
9132{
9133 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9134 context, pipe_name(crtc->pipe));
9135
9136 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9137 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9138 pipe_config->pipe_bpp, pipe_config->dither);
9139 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9140 pipe_config->has_pch_encoder,
9141 pipe_config->fdi_lanes,
9142 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9143 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9144 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009145 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9146 pipe_config->has_dp_encoder,
9147 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9148 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9149 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009150 DRM_DEBUG_KMS("requested mode:\n");
9151 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9152 DRM_DEBUG_KMS("adjusted mode:\n");
9153 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009154 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009155 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009156 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9157 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009158 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9159 pipe_config->gmch_pfit.control,
9160 pipe_config->gmch_pfit.pgm_ratios,
9161 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009162 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009163 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009164 pipe_config->pch_pfit.size,
9165 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009166 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03009167 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009168}
9169
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009170static bool encoders_cloneable(const struct intel_encoder *a,
9171 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009172{
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009173 /* masks could be asymmetric, so check both ways */
9174 return a == b || (a->cloneable & (1 << b->type) &&
9175 b->cloneable & (1 << a->type));
9176}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009177
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009178static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9179 struct intel_encoder *encoder)
9180{
9181 struct drm_device *dev = crtc->base.dev;
9182 struct intel_encoder *source_encoder;
9183
9184 list_for_each_entry(source_encoder,
9185 &dev->mode_config.encoder_list, base.head) {
9186 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009187 continue;
9188
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009189 if (!encoders_cloneable(encoder, source_encoder))
9190 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009191 }
9192
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009193 return true;
9194}
9195
9196static bool check_encoder_cloning(struct intel_crtc *crtc)
9197{
9198 struct drm_device *dev = crtc->base.dev;
9199 struct intel_encoder *encoder;
9200
9201 list_for_each_entry(encoder,
9202 &dev->mode_config.encoder_list, base.head) {
9203 if (encoder->new_crtc != crtc)
9204 continue;
9205
9206 if (!check_single_encoder_cloning(crtc, encoder))
9207 return false;
9208 }
9209
9210 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009211}
9212
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009213static struct intel_crtc_config *
9214intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009215 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009216 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02009217{
9218 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02009219 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009220 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01009221 int plane_bpp, ret = -EINVAL;
9222 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02009223
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009224 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009225 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9226 return ERR_PTR(-EINVAL);
9227 }
9228
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009229 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9230 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02009231 return ERR_PTR(-ENOMEM);
9232
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009233 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9234 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009235
Daniel Vettere143a212013-07-04 12:01:15 +02009236 pipe_config->cpu_transcoder =
9237 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009238 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009239
Imre Deak2960bc92013-07-30 13:36:32 +03009240 /*
9241 * Sanitize sync polarity flags based on requested ones. If neither
9242 * positive or negative polarity is requested, treat this as meaning
9243 * negative polarity.
9244 */
9245 if (!(pipe_config->adjusted_mode.flags &
9246 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9247 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9248
9249 if (!(pipe_config->adjusted_mode.flags &
9250 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9251 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9252
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009253 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9254 * plane pixel format and any sink constraints into account. Returns the
9255 * source plane bpp so that dithering can be selected on mismatches
9256 * after encoders and crtc also have had their say. */
9257 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9258 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009259 if (plane_bpp < 0)
9260 goto fail;
9261
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03009262 /*
9263 * Determine the real pipe dimensions. Note that stereo modes can
9264 * increase the actual pipe size due to the frame doubling and
9265 * insertion of additional space for blanks between the frame. This
9266 * is stored in the crtc timings. We use the requested mode to do this
9267 * computation to clearly distinguish it from the adjusted mode, which
9268 * can be changed by the connectors in the below retry loop.
9269 */
9270 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9271 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9272 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9273
Daniel Vettere29c22c2013-02-21 00:00:16 +01009274encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02009275 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02009276 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02009277 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009278
Daniel Vetter135c81b2013-07-21 21:37:09 +02009279 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01009280 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02009281
Daniel Vetter7758a112012-07-08 19:40:39 +02009282 /* Pass our mode to the connectors and the CRTC to give them a chance to
9283 * adjust it according to limitations or connector properties, and also
9284 * a chance to reject the mode entirely.
9285 */
9286 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9287 base.head) {
9288
9289 if (&encoder->new_crtc->base != crtc)
9290 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01009291
Daniel Vetterefea6e82013-07-21 21:36:59 +02009292 if (!(encoder->compute_config(encoder, pipe_config))) {
9293 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02009294 goto fail;
9295 }
9296 }
9297
Daniel Vetterff9a6752013-06-01 17:16:21 +02009298 /* Set default port clock if not overwritten by the encoder. Needs to be
9299 * done afterwards in case the encoder adjusts the mode. */
9300 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01009301 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9302 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009303
Daniel Vettera43f6e02013-06-07 23:10:32 +02009304 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009305 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02009306 DRM_DEBUG_KMS("CRTC fixup failed\n");
9307 goto fail;
9308 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01009309
9310 if (ret == RETRY) {
9311 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9312 ret = -EINVAL;
9313 goto fail;
9314 }
9315
9316 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9317 retry = false;
9318 goto encoder_retry;
9319 }
9320
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009321 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9322 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9323 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9324
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009325 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02009326fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009327 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009328 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02009329}
9330
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009331/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9332 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9333static void
9334intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9335 unsigned *prepare_pipes, unsigned *disable_pipes)
9336{
9337 struct intel_crtc *intel_crtc;
9338 struct drm_device *dev = crtc->dev;
9339 struct intel_encoder *encoder;
9340 struct intel_connector *connector;
9341 struct drm_crtc *tmp_crtc;
9342
9343 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
9344
9345 /* Check which crtcs have changed outputs connected to them, these need
9346 * to be part of the prepare_pipes mask. We don't (yet) support global
9347 * modeset across multiple crtcs, so modeset_pipes will only have one
9348 * bit set at most. */
9349 list_for_each_entry(connector, &dev->mode_config.connector_list,
9350 base.head) {
9351 if (connector->base.encoder == &connector->new_encoder->base)
9352 continue;
9353
9354 if (connector->base.encoder) {
9355 tmp_crtc = connector->base.encoder->crtc;
9356
9357 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9358 }
9359
9360 if (connector->new_encoder)
9361 *prepare_pipes |=
9362 1 << connector->new_encoder->new_crtc->pipe;
9363 }
9364
9365 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9366 base.head) {
9367 if (encoder->base.crtc == &encoder->new_crtc->base)
9368 continue;
9369
9370 if (encoder->base.crtc) {
9371 tmp_crtc = encoder->base.crtc;
9372
9373 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9374 }
9375
9376 if (encoder->new_crtc)
9377 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
9378 }
9379
Ville Syrjälä76688512014-01-10 11:28:06 +02009380 /* Check for pipes that will be enabled/disabled ... */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009381 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9382 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009383 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009384 continue;
9385
Ville Syrjälä76688512014-01-10 11:28:06 +02009386 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009387 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +02009388 else
9389 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009390 }
9391
9392
9393 /* set_mode is also used to update properties on life display pipes. */
9394 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +02009395 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009396 *prepare_pipes |= 1 << intel_crtc->pipe;
9397
Daniel Vetterb6c51642013-04-12 18:48:43 +02009398 /*
9399 * For simplicity do a full modeset on any pipe where the output routing
9400 * changed. We could be more clever, but that would require us to be
9401 * more careful with calling the relevant encoder->mode_set functions.
9402 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009403 if (*prepare_pipes)
9404 *modeset_pipes = *prepare_pipes;
9405
9406 /* ... and mask these out. */
9407 *modeset_pipes &= ~(*disable_pipes);
9408 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02009409
9410 /*
9411 * HACK: We don't (yet) fully support global modesets. intel_set_config
9412 * obies this rule, but the modeset restore mode of
9413 * intel_modeset_setup_hw_state does not.
9414 */
9415 *modeset_pipes &= 1 << intel_crtc->pipe;
9416 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02009417
9418 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9419 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009420}
9421
Daniel Vetterea9d7582012-07-10 10:42:52 +02009422static bool intel_crtc_in_use(struct drm_crtc *crtc)
9423{
9424 struct drm_encoder *encoder;
9425 struct drm_device *dev = crtc->dev;
9426
9427 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9428 if (encoder->crtc == crtc)
9429 return true;
9430
9431 return false;
9432}
9433
9434static void
9435intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9436{
9437 struct intel_encoder *intel_encoder;
9438 struct intel_crtc *intel_crtc;
9439 struct drm_connector *connector;
9440
9441 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9442 base.head) {
9443 if (!intel_encoder->base.crtc)
9444 continue;
9445
9446 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9447
9448 if (prepare_pipes & (1 << intel_crtc->pipe))
9449 intel_encoder->connectors_active = false;
9450 }
9451
9452 intel_modeset_commit_output_state(dev);
9453
Ville Syrjälä76688512014-01-10 11:28:06 +02009454 /* Double check state. */
Daniel Vetterea9d7582012-07-10 10:42:52 +02009455 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9456 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009457 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009458 WARN_ON(intel_crtc->new_config &&
9459 intel_crtc->new_config != &intel_crtc->config);
9460 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009461 }
9462
9463 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9464 if (!connector->encoder || !connector->encoder->crtc)
9465 continue;
9466
9467 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9468
9469 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02009470 struct drm_property *dpms_property =
9471 dev->mode_config.dpms_property;
9472
Daniel Vetterea9d7582012-07-10 10:42:52 +02009473 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05009474 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02009475 dpms_property,
9476 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009477
9478 intel_encoder = to_intel_encoder(connector->encoder);
9479 intel_encoder->connectors_active = true;
9480 }
9481 }
9482
9483}
9484
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009485static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009486{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009487 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009488
9489 if (clock1 == clock2)
9490 return true;
9491
9492 if (!clock1 || !clock2)
9493 return false;
9494
9495 diff = abs(clock1 - clock2);
9496
9497 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9498 return true;
9499
9500 return false;
9501}
9502
Daniel Vetter25c5b262012-07-08 22:08:04 +02009503#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9504 list_for_each_entry((intel_crtc), \
9505 &(dev)->mode_config.crtc_list, \
9506 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02009507 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02009508
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009509static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009510intel_pipe_config_compare(struct drm_device *dev,
9511 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009512 struct intel_crtc_config *pipe_config)
9513{
Daniel Vetter66e985c2013-06-05 13:34:20 +02009514#define PIPE_CONF_CHECK_X(name) \
9515 if (current_config->name != pipe_config->name) { \
9516 DRM_ERROR("mismatch in " #name " " \
9517 "(expected 0x%08x, found 0x%08x)\n", \
9518 current_config->name, \
9519 pipe_config->name); \
9520 return false; \
9521 }
9522
Daniel Vetter08a24032013-04-19 11:25:34 +02009523#define PIPE_CONF_CHECK_I(name) \
9524 if (current_config->name != pipe_config->name) { \
9525 DRM_ERROR("mismatch in " #name " " \
9526 "(expected %i, found %i)\n", \
9527 current_config->name, \
9528 pipe_config->name); \
9529 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01009530 }
9531
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009532#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9533 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07009534 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009535 "(expected %i, found %i)\n", \
9536 current_config->name & (mask), \
9537 pipe_config->name & (mask)); \
9538 return false; \
9539 }
9540
Ville Syrjälä5e550652013-09-06 23:29:07 +03009541#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9542 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9543 DRM_ERROR("mismatch in " #name " " \
9544 "(expected %i, found %i)\n", \
9545 current_config->name, \
9546 pipe_config->name); \
9547 return false; \
9548 }
9549
Daniel Vetterbb760062013-06-06 14:55:52 +02009550#define PIPE_CONF_QUIRK(quirk) \
9551 ((current_config->quirks | pipe_config->quirks) & (quirk))
9552
Daniel Vettereccb1402013-05-22 00:50:22 +02009553 PIPE_CONF_CHECK_I(cpu_transcoder);
9554
Daniel Vetter08a24032013-04-19 11:25:34 +02009555 PIPE_CONF_CHECK_I(has_pch_encoder);
9556 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02009557 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9558 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9559 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9560 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9561 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02009562
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009563 PIPE_CONF_CHECK_I(has_dp_encoder);
9564 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9565 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9566 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9567 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9568 PIPE_CONF_CHECK_I(dp_m_n.tu);
9569
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009570 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9571 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9572 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9573 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9574 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9575 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9576
9577 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9578 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9579 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9580 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9581 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9582 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9583
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009584 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009585
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009586 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9587 DRM_MODE_FLAG_INTERLACE);
9588
Daniel Vetterbb760062013-06-06 14:55:52 +02009589 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9590 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9591 DRM_MODE_FLAG_PHSYNC);
9592 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9593 DRM_MODE_FLAG_NHSYNC);
9594 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9595 DRM_MODE_FLAG_PVSYNC);
9596 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9597 DRM_MODE_FLAG_NVSYNC);
9598 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009599
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009600 PIPE_CONF_CHECK_I(pipe_src_w);
9601 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009602
Daniel Vetter99535992014-04-13 12:00:33 +02009603 /*
9604 * FIXME: BIOS likes to set up a cloned config with lvds+external
9605 * screen. Since we don't yet re-compute the pipe config when moving
9606 * just the lvds port away to another pipe the sw tracking won't match.
9607 *
9608 * Proper atomic modesets with recomputed global state will fix this.
9609 * Until then just don't check gmch state for inherited modes.
9610 */
9611 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
9612 PIPE_CONF_CHECK_I(gmch_pfit.control);
9613 /* pfit ratios are autocomputed by the hw on gen4+ */
9614 if (INTEL_INFO(dev)->gen < 4)
9615 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9616 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
9617 }
9618
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009619 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9620 if (current_config->pch_pfit.enabled) {
9621 PIPE_CONF_CHECK_I(pch_pfit.pos);
9622 PIPE_CONF_CHECK_I(pch_pfit.size);
9623 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009624
Jesse Barnese59150d2014-01-07 13:30:45 -08009625 /* BDW+ don't expose a synchronous way to read the state */
9626 if (IS_HASWELL(dev))
9627 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009628
Ville Syrjälä282740f2013-09-04 18:30:03 +03009629 PIPE_CONF_CHECK_I(double_wide);
9630
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009631 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009632 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02009633 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009634 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9635 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009636
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009637 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9638 PIPE_CONF_CHECK_I(pipe_bpp);
9639
Jesse Barnesa9a7e982014-01-20 14:18:04 -08009640 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9641 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +03009642
Daniel Vetter66e985c2013-06-05 13:34:20 +02009643#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02009644#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009645#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03009646#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02009647#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009648
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009649 return true;
9650}
9651
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009652static void
9653check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009654{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009655 struct intel_connector *connector;
9656
9657 list_for_each_entry(connector, &dev->mode_config.connector_list,
9658 base.head) {
9659 /* This also checks the encoder/connector hw state with the
9660 * ->get_hw_state callbacks. */
9661 intel_connector_check_state(connector);
9662
9663 WARN(&connector->new_encoder->base != connector->base.encoder,
9664 "connector's staged encoder doesn't match current encoder\n");
9665 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009666}
9667
9668static void
9669check_encoder_state(struct drm_device *dev)
9670{
9671 struct intel_encoder *encoder;
9672 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009673
9674 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9675 base.head) {
9676 bool enabled = false;
9677 bool active = false;
9678 enum pipe pipe, tracked_pipe;
9679
9680 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9681 encoder->base.base.id,
9682 drm_get_encoder_name(&encoder->base));
9683
9684 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9685 "encoder's stage crtc doesn't match current crtc\n");
9686 WARN(encoder->connectors_active && !encoder->base.crtc,
9687 "encoder's active_connectors set, but no crtc\n");
9688
9689 list_for_each_entry(connector, &dev->mode_config.connector_list,
9690 base.head) {
9691 if (connector->base.encoder != &encoder->base)
9692 continue;
9693 enabled = true;
9694 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9695 active = true;
9696 }
9697 WARN(!!encoder->base.crtc != enabled,
9698 "encoder's enabled state mismatch "
9699 "(expected %i, found %i)\n",
9700 !!encoder->base.crtc, enabled);
9701 WARN(active && !encoder->base.crtc,
9702 "active encoder with no crtc\n");
9703
9704 WARN(encoder->connectors_active != active,
9705 "encoder's computed active state doesn't match tracked active state "
9706 "(expected %i, found %i)\n", active, encoder->connectors_active);
9707
9708 active = encoder->get_hw_state(encoder, &pipe);
9709 WARN(active != encoder->connectors_active,
9710 "encoder's hw state doesn't match sw tracking "
9711 "(expected %i, found %i)\n",
9712 encoder->connectors_active, active);
9713
9714 if (!encoder->base.crtc)
9715 continue;
9716
9717 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9718 WARN(active && pipe != tracked_pipe,
9719 "active encoder's pipe doesn't match"
9720 "(expected %i, found %i)\n",
9721 tracked_pipe, pipe);
9722
9723 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009724}
9725
9726static void
9727check_crtc_state(struct drm_device *dev)
9728{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009729 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009730 struct intel_crtc *crtc;
9731 struct intel_encoder *encoder;
9732 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009733
9734 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9735 base.head) {
9736 bool enabled = false;
9737 bool active = false;
9738
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009739 memset(&pipe_config, 0, sizeof(pipe_config));
9740
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009741 DRM_DEBUG_KMS("[CRTC:%d]\n",
9742 crtc->base.base.id);
9743
9744 WARN(crtc->active && !crtc->base.enabled,
9745 "active crtc, but not enabled in sw tracking\n");
9746
9747 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9748 base.head) {
9749 if (encoder->base.crtc != &crtc->base)
9750 continue;
9751 enabled = true;
9752 if (encoder->connectors_active)
9753 active = true;
9754 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009755
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009756 WARN(active != crtc->active,
9757 "crtc's computed active state doesn't match tracked active state "
9758 "(expected %i, found %i)\n", active, crtc->active);
9759 WARN(enabled != crtc->base.enabled,
9760 "crtc's computed enabled state doesn't match tracked enabled state "
9761 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9762
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009763 active = dev_priv->display.get_pipe_config(crtc,
9764 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02009765
9766 /* hw state is inconsistent with the pipe A quirk */
9767 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9768 active = crtc->active;
9769
Daniel Vetter6c49f242013-06-06 12:45:25 +02009770 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9771 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009772 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02009773 if (encoder->base.crtc != &crtc->base)
9774 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +01009775 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02009776 encoder->get_config(encoder, &pipe_config);
9777 }
9778
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009779 WARN(crtc->active != active,
9780 "crtc active state doesn't match with hw state "
9781 "(expected %i, found %i)\n", crtc->active, active);
9782
Daniel Vetterc0b03412013-05-28 12:05:54 +02009783 if (active &&
9784 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9785 WARN(1, "pipe state doesn't match!\n");
9786 intel_dump_pipe_config(crtc, &pipe_config,
9787 "[hw state]");
9788 intel_dump_pipe_config(crtc, &crtc->config,
9789 "[sw state]");
9790 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009791 }
9792}
9793
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009794static void
9795check_shared_dpll_state(struct drm_device *dev)
9796{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009797 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009798 struct intel_crtc *crtc;
9799 struct intel_dpll_hw_state dpll_hw_state;
9800 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02009801
9802 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9803 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9804 int enabled_crtcs = 0, active_crtcs = 0;
9805 bool active;
9806
9807 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9808
9809 DRM_DEBUG_KMS("%s\n", pll->name);
9810
9811 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9812
9813 WARN(pll->active > pll->refcount,
9814 "more active pll users than references: %i vs %i\n",
9815 pll->active, pll->refcount);
9816 WARN(pll->active && !pll->on,
9817 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02009818 WARN(pll->on && !pll->active,
9819 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009820 WARN(pll->on != active,
9821 "pll on state mismatch (expected %i, found %i)\n",
9822 pll->on, active);
9823
9824 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9825 base.head) {
9826 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9827 enabled_crtcs++;
9828 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9829 active_crtcs++;
9830 }
9831 WARN(pll->active != active_crtcs,
9832 "pll active crtcs mismatch (expected %i, found %i)\n",
9833 pll->active, active_crtcs);
9834 WARN(pll->refcount != enabled_crtcs,
9835 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9836 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009837
9838 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9839 sizeof(dpll_hw_state)),
9840 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009841 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009842}
9843
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009844void
9845intel_modeset_check_state(struct drm_device *dev)
9846{
9847 check_connector_state(dev);
9848 check_encoder_state(dev);
9849 check_crtc_state(dev);
9850 check_shared_dpll_state(dev);
9851}
9852
Ville Syrjälä18442d02013-09-13 16:00:08 +03009853void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9854 int dotclock)
9855{
9856 /*
9857 * FDI already provided one idea for the dotclock.
9858 * Yell if the encoder disagrees.
9859 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01009860 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009861 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01009862 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009863}
9864
Daniel Vetterf30da182013-04-11 20:22:50 +02009865static int __intel_set_mode(struct drm_crtc *crtc,
9866 struct drm_display_mode *mode,
9867 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02009868{
9869 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03009870 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009871 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009872 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009873 struct intel_crtc *intel_crtc;
9874 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009875 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02009876
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009877 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009878 if (!saved_mode)
9879 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +02009880
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009881 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02009882 &prepare_pipes, &disable_pipes);
9883
Tim Gardner3ac18232012-12-07 07:54:26 -07009884 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009885
Daniel Vetter25c5b262012-07-08 22:08:04 +02009886 /* Hack: Because we don't (yet) support global modeset on multiple
9887 * crtcs, we don't keep track of the new mode for more than one crtc.
9888 * Hence simply check whether any bit is set in modeset_pipes in all the
9889 * pieces of code that are not yet converted to deal with mutliple crtcs
9890 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009891 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009892 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009893 if (IS_ERR(pipe_config)) {
9894 ret = PTR_ERR(pipe_config);
9895 pipe_config = NULL;
9896
Tim Gardner3ac18232012-12-07 07:54:26 -07009897 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009898 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02009899 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9900 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009901 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +02009902 }
9903
Jesse Barnes30a970c2013-11-04 13:48:12 -08009904 /*
9905 * See if the config requires any additional preparation, e.g.
9906 * to adjust global state with pipes off. We need to do this
9907 * here so we can get the modeset_pipe updated config for the new
9908 * mode set on this crtc. For other crtcs we need to use the
9909 * adjusted_mode bits in the crtc directly.
9910 */
Ville Syrjäläc164f832013-11-05 22:34:12 +02009911 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02009912 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -08009913
Ville Syrjäläc164f832013-11-05 22:34:12 +02009914 /* may have added more to prepare_pipes than we should */
9915 prepare_pipes &= ~disable_pipes;
9916 }
9917
Daniel Vetter460da9162013-03-27 00:44:51 +01009918 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9919 intel_crtc_disable(&intel_crtc->base);
9920
Daniel Vetterea9d7582012-07-10 10:42:52 +02009921 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9922 if (intel_crtc->base.enabled)
9923 dev_priv->display.crtc_disable(&intel_crtc->base);
9924 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009925
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009926 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9927 * to set it here already despite that we pass it down the callchain.
9928 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009929 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009930 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009931 /* mode_set/enable/disable functions rely on a correct pipe
9932 * config. */
9933 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009934 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +02009935
9936 /*
9937 * Calculate and store various constants which
9938 * are later needed by vblank and swap-completion
9939 * timestamping. They are derived from true hwmode.
9940 */
9941 drm_calc_timestamping_constants(crtc,
9942 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009943 }
Daniel Vetter7758a112012-07-08 19:40:39 +02009944
Daniel Vetterea9d7582012-07-10 10:42:52 +02009945 /* Only after disabling all output pipelines that will be changed can we
9946 * update the the output configuration. */
9947 intel_modeset_update_state(dev, prepare_pipes);
9948
Daniel Vetter47fab732012-10-26 10:58:18 +02009949 if (dev_priv->display.modeset_global_resources)
9950 dev_priv->display.modeset_global_resources(dev);
9951
Daniel Vettera6778b32012-07-02 09:56:42 +02009952 /* Set up the DPLL and any encoders state that needs to adjust or depend
9953 * on the DPLL.
9954 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009955 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009956 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009957 x, y, fb);
9958 if (ret)
9959 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02009960 }
9961
9962 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009963 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9964 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02009965
Daniel Vettera6778b32012-07-02 09:56:42 +02009966 /* FIXME: add subpixel order */
9967done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009968 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -07009969 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009970
Tim Gardner3ac18232012-12-07 07:54:26 -07009971out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009972 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07009973 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02009974 return ret;
9975}
9976
Damien Lespiaue7457a92013-08-08 22:28:59 +01009977static int intel_set_mode(struct drm_crtc *crtc,
9978 struct drm_display_mode *mode,
9979 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +02009980{
9981 int ret;
9982
9983 ret = __intel_set_mode(crtc, mode, x, y, fb);
9984
9985 if (ret == 0)
9986 intel_modeset_check_state(crtc->dev);
9987
9988 return ret;
9989}
9990
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009991void intel_crtc_restore_mode(struct drm_crtc *crtc)
9992{
Matt Roperf4510a22014-04-01 15:22:40 -07009993 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009994}
9995
Daniel Vetter25c5b262012-07-08 22:08:04 +02009996#undef for_each_intel_crtc_masked
9997
Daniel Vetterd9e55602012-07-04 22:16:09 +02009998static void intel_set_config_free(struct intel_set_config *config)
9999{
10000 if (!config)
10001 return;
10002
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010003 kfree(config->save_connector_encoders);
10004 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010005 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010006 kfree(config);
10007}
10008
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010009static int intel_set_config_save_state(struct drm_device *dev,
10010 struct intel_set_config *config)
10011{
Ville Syrjälä76688512014-01-10 11:28:06 +020010012 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010013 struct drm_encoder *encoder;
10014 struct drm_connector *connector;
10015 int count;
10016
Ville Syrjälä76688512014-01-10 11:28:06 +020010017 config->save_crtc_enabled =
10018 kcalloc(dev->mode_config.num_crtc,
10019 sizeof(bool), GFP_KERNEL);
10020 if (!config->save_crtc_enabled)
10021 return -ENOMEM;
10022
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010023 config->save_encoder_crtcs =
10024 kcalloc(dev->mode_config.num_encoder,
10025 sizeof(struct drm_crtc *), GFP_KERNEL);
10026 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010027 return -ENOMEM;
10028
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010029 config->save_connector_encoders =
10030 kcalloc(dev->mode_config.num_connector,
10031 sizeof(struct drm_encoder *), GFP_KERNEL);
10032 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010033 return -ENOMEM;
10034
10035 /* Copy data. Note that driver private data is not affected.
10036 * Should anything bad happen only the expected state is
10037 * restored, not the drivers personal bookkeeping.
10038 */
10039 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +020010040 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10041 config->save_crtc_enabled[count++] = crtc->enabled;
10042 }
10043
10044 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010045 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010046 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010047 }
10048
10049 count = 0;
10050 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010051 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010052 }
10053
10054 return 0;
10055}
10056
10057static void intel_set_config_restore_state(struct drm_device *dev,
10058 struct intel_set_config *config)
10059{
Ville Syrjälä76688512014-01-10 11:28:06 +020010060 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010061 struct intel_encoder *encoder;
10062 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010063 int count;
10064
10065 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +020010066 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10067 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010068
10069 if (crtc->new_enabled)
10070 crtc->new_config = &crtc->config;
10071 else
10072 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010073 }
10074
10075 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010076 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10077 encoder->new_crtc =
10078 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010079 }
10080
10081 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010082 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10083 connector->new_encoder =
10084 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010085 }
10086}
10087
Imre Deake3de42b2013-05-03 19:44:07 +020010088static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010010089is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020010090{
10091 int i;
10092
Chris Wilson2e57f472013-07-17 12:14:40 +010010093 if (set->num_connectors == 0)
10094 return false;
10095
10096 if (WARN_ON(set->connectors == NULL))
10097 return false;
10098
10099 for (i = 0; i < set->num_connectors; i++)
10100 if (set->connectors[i]->encoder &&
10101 set->connectors[i]->encoder->crtc == set->crtc &&
10102 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020010103 return true;
10104
10105 return false;
10106}
10107
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010108static void
10109intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10110 struct intel_set_config *config)
10111{
10112
10113 /* We should be able to check here if the fb has the same properties
10114 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010010115 if (is_crtc_connector_off(set)) {
10116 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070010117 } else if (set->crtc->primary->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010118 /* If we have no fb then treat it as a full mode set */
Matt Roperf4510a22014-04-01 15:22:40 -070010119 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010120 struct intel_crtc *intel_crtc =
10121 to_intel_crtc(set->crtc);
10122
Jani Nikulad330a952014-01-21 11:24:25 +020010123 if (intel_crtc->active && i915.fastboot) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010124 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10125 config->fb_changed = true;
10126 } else {
10127 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10128 config->mode_changed = true;
10129 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010130 } else if (set->fb == NULL) {
10131 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010010132 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070010133 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010134 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010135 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010136 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010137 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010138 }
10139
Daniel Vetter835c5872012-07-10 18:11:08 +020010140 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010141 config->fb_changed = true;
10142
10143 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10144 DRM_DEBUG_KMS("modes are different, full mode set\n");
10145 drm_mode_debug_printmodeline(&set->crtc->mode);
10146 drm_mode_debug_printmodeline(set->mode);
10147 config->mode_changed = true;
10148 }
Chris Wilsona1d95702013-08-13 18:48:47 +010010149
10150 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10151 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010152}
10153
Daniel Vetter2e431052012-07-04 22:42:15 +020010154static int
Daniel Vetter9a935852012-07-05 22:34:27 +020010155intel_modeset_stage_output_state(struct drm_device *dev,
10156 struct drm_mode_set *set,
10157 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020010158{
Daniel Vetter9a935852012-07-05 22:34:27 +020010159 struct intel_connector *connector;
10160 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020010161 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030010162 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020010163
Damien Lespiau9abdda72013-02-13 13:29:23 +000010164 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020010165 * of connectors. For paranoia, double-check this. */
10166 WARN_ON(!set->fb && (set->num_connectors != 0));
10167 WARN_ON(set->fb && (set->num_connectors == 0));
10168
Daniel Vetter9a935852012-07-05 22:34:27 +020010169 list_for_each_entry(connector, &dev->mode_config.connector_list,
10170 base.head) {
10171 /* Otherwise traverse passed in connector list and get encoders
10172 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010173 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010174 if (set->connectors[ro] == &connector->base) {
10175 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +020010176 break;
10177 }
10178 }
10179
Daniel Vetter9a935852012-07-05 22:34:27 +020010180 /* If we disable the crtc, disable all its connectors. Also, if
10181 * the connector is on the changing crtc but not on the new
10182 * connector list, disable it. */
10183 if ((!set->fb || ro == set->num_connectors) &&
10184 connector->base.encoder &&
10185 connector->base.encoder->crtc == set->crtc) {
10186 connector->new_encoder = NULL;
10187
10188 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
10189 connector->base.base.id,
10190 drm_get_connector_name(&connector->base));
10191 }
10192
10193
10194 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010195 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010196 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010197 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010198 }
10199 /* connector->new_encoder is now updated for all connectors. */
10200
10201 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020010202 list_for_each_entry(connector, &dev->mode_config.connector_list,
10203 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010204 struct drm_crtc *new_crtc;
10205
Daniel Vetter9a935852012-07-05 22:34:27 +020010206 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020010207 continue;
10208
Daniel Vetter9a935852012-07-05 22:34:27 +020010209 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020010210
10211 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010212 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020010213 new_crtc = set->crtc;
10214 }
10215
10216 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010010217 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
10218 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010219 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020010220 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010221 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
10222
10223 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
10224 connector->base.base.id,
10225 drm_get_connector_name(&connector->base),
10226 new_crtc->base.id);
10227 }
10228
10229 /* Check for any encoders that needs to be disabled. */
10230 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10231 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010232 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010233 list_for_each_entry(connector,
10234 &dev->mode_config.connector_list,
10235 base.head) {
10236 if (connector->new_encoder == encoder) {
10237 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010238 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020010239 }
10240 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010241
10242 if (num_connectors == 0)
10243 encoder->new_crtc = NULL;
10244 else if (num_connectors > 1)
10245 return -EINVAL;
10246
Daniel Vetter9a935852012-07-05 22:34:27 +020010247 /* Only now check for crtc changes so we don't miss encoders
10248 * that will be disabled. */
10249 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010250 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010251 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010252 }
10253 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010254 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010255
Ville Syrjälä76688512014-01-10 11:28:06 +020010256 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10257 base.head) {
10258 crtc->new_enabled = false;
10259
10260 list_for_each_entry(encoder,
10261 &dev->mode_config.encoder_list,
10262 base.head) {
10263 if (encoder->new_crtc == crtc) {
10264 crtc->new_enabled = true;
10265 break;
10266 }
10267 }
10268
10269 if (crtc->new_enabled != crtc->base.enabled) {
10270 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10271 crtc->new_enabled ? "en" : "dis");
10272 config->mode_changed = true;
10273 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010274
10275 if (crtc->new_enabled)
10276 crtc->new_config = &crtc->config;
10277 else
10278 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010279 }
10280
Daniel Vetter2e431052012-07-04 22:42:15 +020010281 return 0;
10282}
10283
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010284static void disable_crtc_nofb(struct intel_crtc *crtc)
10285{
10286 struct drm_device *dev = crtc->base.dev;
10287 struct intel_encoder *encoder;
10288 struct intel_connector *connector;
10289
10290 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10291 pipe_name(crtc->pipe));
10292
10293 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10294 if (connector->new_encoder &&
10295 connector->new_encoder->new_crtc == crtc)
10296 connector->new_encoder = NULL;
10297 }
10298
10299 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10300 if (encoder->new_crtc == crtc)
10301 encoder->new_crtc = NULL;
10302 }
10303
10304 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010305 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010306}
10307
Daniel Vetter2e431052012-07-04 22:42:15 +020010308static int intel_crtc_set_config(struct drm_mode_set *set)
10309{
10310 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020010311 struct drm_mode_set save_set;
10312 struct intel_set_config *config;
10313 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020010314
Daniel Vetter8d3e3752012-07-05 16:09:09 +020010315 BUG_ON(!set);
10316 BUG_ON(!set->crtc);
10317 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020010318
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010010319 /* Enforce sane interface api - has been abused by the fb helper. */
10320 BUG_ON(!set->mode && set->fb);
10321 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020010322
Daniel Vetter2e431052012-07-04 22:42:15 +020010323 if (set->fb) {
10324 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10325 set->crtc->base.id, set->fb->base.id,
10326 (int)set->num_connectors, set->x, set->y);
10327 } else {
10328 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020010329 }
10330
10331 dev = set->crtc->dev;
10332
10333 ret = -ENOMEM;
10334 config = kzalloc(sizeof(*config), GFP_KERNEL);
10335 if (!config)
10336 goto out_config;
10337
10338 ret = intel_set_config_save_state(dev, config);
10339 if (ret)
10340 goto out_config;
10341
10342 save_set.crtc = set->crtc;
10343 save_set.mode = &set->crtc->mode;
10344 save_set.x = set->crtc->x;
10345 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070010346 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020010347
10348 /* Compute whether we need a full modeset, only an fb base update or no
10349 * change at all. In the future we might also check whether only the
10350 * mode changed, e.g. for LVDS where we only change the panel fitter in
10351 * such cases. */
10352 intel_set_config_compute_mode_changes(set, config);
10353
Daniel Vetter9a935852012-07-05 22:34:27 +020010354 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020010355 if (ret)
10356 goto fail;
10357
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010358 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010359 ret = intel_set_mode(set->crtc, set->mode,
10360 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010361 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +020010362 intel_crtc_wait_for_pending_flips(set->crtc);
10363
Daniel Vetter4f660f42012-07-02 09:47:37 +020010364 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020010365 set->x, set->y, set->fb);
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010366 /*
10367 * In the fastboot case this may be our only check of the
10368 * state after boot. It would be better to only do it on
10369 * the first update, but we don't have a nice way of doing that
10370 * (and really, set_config isn't used much for high freq page
10371 * flipping, so increasing its cost here shouldn't be a big
10372 * deal).
10373 */
Jani Nikulad330a952014-01-21 11:24:25 +020010374 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010375 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020010376 }
10377
Chris Wilson2d05eae2013-05-03 17:36:25 +010010378 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020010379 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10380 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020010381fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010010382 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010383
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010384 /*
10385 * HACK: if the pipe was on, but we didn't have a framebuffer,
10386 * force the pipe off to avoid oopsing in the modeset code
10387 * due to fb==NULL. This should only happen during boot since
10388 * we don't yet reconstruct the FB from the hardware state.
10389 */
10390 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10391 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10392
Chris Wilson2d05eae2013-05-03 17:36:25 +010010393 /* Try to restore the config */
10394 if (config->mode_changed &&
10395 intel_set_mode(save_set.crtc, save_set.mode,
10396 save_set.x, save_set.y, save_set.fb))
10397 DRM_ERROR("failed to restore config after modeset failure\n");
10398 }
Daniel Vetter50f56112012-07-02 09:35:43 +020010399
Daniel Vetterd9e55602012-07-04 22:16:09 +020010400out_config:
10401 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010402 return ret;
10403}
10404
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010405static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010406 .cursor_set = intel_crtc_cursor_set,
10407 .cursor_move = intel_crtc_cursor_move,
10408 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020010409 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010410 .destroy = intel_crtc_destroy,
10411 .page_flip = intel_crtc_page_flip,
10412};
10413
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010414static void intel_cpu_pll_init(struct drm_device *dev)
10415{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010416 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010417 intel_ddi_pll_init(dev);
10418}
10419
Daniel Vetter53589012013-06-05 13:34:16 +020010420static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10421 struct intel_shared_dpll *pll,
10422 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010423{
Daniel Vetter53589012013-06-05 13:34:16 +020010424 uint32_t val;
10425
10426 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020010427 hw_state->dpll = val;
10428 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10429 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020010430
10431 return val & DPLL_VCO_ENABLE;
10432}
10433
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010434static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10435 struct intel_shared_dpll *pll)
10436{
10437 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10438 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10439}
10440
Daniel Vettere7b903d2013-06-05 13:34:14 +020010441static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10442 struct intel_shared_dpll *pll)
10443{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010444 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020010445 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020010446
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010447 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10448
10449 /* Wait for the clocks to stabilize. */
10450 POSTING_READ(PCH_DPLL(pll->id));
10451 udelay(150);
10452
10453 /* The pixel multiplier can only be updated once the
10454 * DPLL is enabled and the clocks are stable.
10455 *
10456 * So write it again.
10457 */
10458 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10459 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010460 udelay(200);
10461}
10462
10463static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10464 struct intel_shared_dpll *pll)
10465{
10466 struct drm_device *dev = dev_priv->dev;
10467 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010468
10469 /* Make sure no transcoder isn't still depending on us. */
10470 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10471 if (intel_crtc_to_shared_dpll(crtc) == pll)
10472 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10473 }
10474
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010475 I915_WRITE(PCH_DPLL(pll->id), 0);
10476 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010477 udelay(200);
10478}
10479
Daniel Vetter46edb022013-06-05 13:34:12 +020010480static char *ibx_pch_dpll_names[] = {
10481 "PCH DPLL A",
10482 "PCH DPLL B",
10483};
10484
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010485static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010486{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010487 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010488 int i;
10489
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010490 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010491
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010492 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020010493 dev_priv->shared_dplls[i].id = i;
10494 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010495 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010496 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10497 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020010498 dev_priv->shared_dplls[i].get_hw_state =
10499 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010500 }
10501}
10502
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010503static void intel_shared_dpll_init(struct drm_device *dev)
10504{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010505 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010506
10507 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10508 ibx_pch_dpll_init(dev);
10509 else
10510 dev_priv->num_shared_dpll = 0;
10511
10512 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010513}
10514
Hannes Ederb358d0a2008-12-18 21:18:47 +010010515static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080010516{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010517 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010518 struct intel_crtc *intel_crtc;
10519 int i;
10520
Daniel Vetter955382f2013-09-19 14:05:45 +020010521 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080010522 if (intel_crtc == NULL)
10523 return;
10524
10525 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10526
10527 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080010528 for (i = 0; i < 256; i++) {
10529 intel_crtc->lut_r[i] = i;
10530 intel_crtc->lut_g[i] = i;
10531 intel_crtc->lut_b[i] = i;
10532 }
10533
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020010534 /*
10535 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10536 * is hooked to plane B. Hence we want plane A feeding pipe B.
10537 */
Jesse Barnes80824002009-09-10 15:28:06 -070010538 intel_crtc->pipe = pipe;
10539 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010010540 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080010541 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010010542 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070010543 }
10544
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030010545 init_waitqueue_head(&intel_crtc->vbl_wait);
10546
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010547 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10548 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10549 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10550 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10551
Jesse Barnes79e53942008-11-07 14:24:08 -080010552 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080010553}
10554
Jesse Barnes752aa882013-10-31 18:55:49 +020010555enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10556{
10557 struct drm_encoder *encoder = connector->base.encoder;
10558
10559 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10560
10561 if (!encoder)
10562 return INVALID_PIPE;
10563
10564 return to_intel_crtc(encoder->crtc)->pipe;
10565}
10566
Carl Worth08d7b3d2009-04-29 14:43:54 -070010567int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000010568 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070010569{
Carl Worth08d7b3d2009-04-29 14:43:54 -070010570 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020010571 struct drm_mode_object *drmmode_obj;
10572 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010573
Daniel Vetter1cff8f62012-04-24 09:55:08 +020010574 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10575 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010576
Daniel Vetterc05422d2009-08-11 16:05:30 +020010577 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10578 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070010579
Daniel Vetterc05422d2009-08-11 16:05:30 +020010580 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070010581 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030010582 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010583 }
10584
Daniel Vetterc05422d2009-08-11 16:05:30 +020010585 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10586 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010587
Daniel Vetterc05422d2009-08-11 16:05:30 +020010588 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010589}
10590
Daniel Vetter66a92782012-07-12 20:08:18 +020010591static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010592{
Daniel Vetter66a92782012-07-12 20:08:18 +020010593 struct drm_device *dev = encoder->base.dev;
10594 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010595 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010596 int entry = 0;
10597
Daniel Vetter66a92782012-07-12 20:08:18 +020010598 list_for_each_entry(source_encoder,
10599 &dev->mode_config.encoder_list, base.head) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010600 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020010601 index_mask |= (1 << entry);
10602
Jesse Barnes79e53942008-11-07 14:24:08 -080010603 entry++;
10604 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010010605
Jesse Barnes79e53942008-11-07 14:24:08 -080010606 return index_mask;
10607}
10608
Chris Wilson4d302442010-12-14 19:21:29 +000010609static bool has_edp_a(struct drm_device *dev)
10610{
10611 struct drm_i915_private *dev_priv = dev->dev_private;
10612
10613 if (!IS_MOBILE(dev))
10614 return false;
10615
10616 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10617 return false;
10618
Damien Lespiaue3589902014-02-07 19:12:50 +000010619 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000010620 return false;
10621
10622 return true;
10623}
10624
Damien Lespiauba0fbca2014-01-08 14:18:23 +000010625const char *intel_output_name(int output)
10626{
10627 static const char *names[] = {
10628 [INTEL_OUTPUT_UNUSED] = "Unused",
10629 [INTEL_OUTPUT_ANALOG] = "Analog",
10630 [INTEL_OUTPUT_DVO] = "DVO",
10631 [INTEL_OUTPUT_SDVO] = "SDVO",
10632 [INTEL_OUTPUT_LVDS] = "LVDS",
10633 [INTEL_OUTPUT_TVOUT] = "TV",
10634 [INTEL_OUTPUT_HDMI] = "HDMI",
10635 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10636 [INTEL_OUTPUT_EDP] = "eDP",
10637 [INTEL_OUTPUT_DSI] = "DSI",
10638 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10639 };
10640
10641 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10642 return "Invalid";
10643
10644 return names[output];
10645}
10646
Jesse Barnes79e53942008-11-07 14:24:08 -080010647static void intel_setup_outputs(struct drm_device *dev)
10648{
Eric Anholt725e30a2009-01-22 13:01:02 -080010649 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010650 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010651 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010652
Daniel Vetterc9093352013-06-06 22:22:47 +020010653 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010654
Paulo Zanonic40c0f52013-04-12 18:16:53 -030010655 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020010656 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010657
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010658 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030010659 int found;
10660
10661 /* Haswell uses DDI functions to detect digital outputs */
10662 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10663 /* DDI A only supports eDP */
10664 if (found)
10665 intel_ddi_init(dev, PORT_A);
10666
10667 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10668 * register */
10669 found = I915_READ(SFUSE_STRAP);
10670
10671 if (found & SFUSE_STRAP_DDIB_DETECTED)
10672 intel_ddi_init(dev, PORT_B);
10673 if (found & SFUSE_STRAP_DDIC_DETECTED)
10674 intel_ddi_init(dev, PORT_C);
10675 if (found & SFUSE_STRAP_DDID_DETECTED)
10676 intel_ddi_init(dev, PORT_D);
10677 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010678 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010679 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020010680
10681 if (has_edp_a(dev))
10682 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010683
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010684 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080010685 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010010686 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010687 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010688 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010689 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010690 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010691 }
10692
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010693 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010694 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010695
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010696 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010697 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010698
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010699 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010700 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010701
Daniel Vetter270b3042012-10-27 15:52:05 +020010702 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010703 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070010704 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030010705 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10706 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10707 PORT_B);
10708 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10709 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10710 }
10711
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010712 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10713 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10714 PORT_C);
10715 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010716 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010717 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053010718
Jani Nikula3cfca972013-08-27 15:12:26 +030010719 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080010720 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010721 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080010722
Paulo Zanonie2debe92013-02-18 19:00:27 -030010723 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010724 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010725 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010726 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10727 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010728 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010729 }
Ma Ling27185ae2009-08-24 13:50:23 +080010730
Imre Deake7281ea2013-05-08 13:14:08 +030010731 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010732 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080010733 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010734
10735 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010736
Paulo Zanonie2debe92013-02-18 19:00:27 -030010737 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010738 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010739 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010740 }
Ma Ling27185ae2009-08-24 13:50:23 +080010741
Paulo Zanonie2debe92013-02-18 19:00:27 -030010742 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010743
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010744 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10745 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010746 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010747 }
Imre Deake7281ea2013-05-08 13:14:08 +030010748 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010749 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080010750 }
Ma Ling27185ae2009-08-24 13:50:23 +080010751
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010752 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030010753 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010754 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070010755 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010756 intel_dvo_init(dev);
10757
Zhenyu Wang103a1962009-11-27 11:44:36 +080010758 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010759 intel_tv_init(dev);
10760
Chris Wilson4ef69c72010-09-09 15:14:28 +010010761 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10762 encoder->base.possible_crtcs = encoder->crtc_mask;
10763 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020010764 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080010765 }
Chris Wilson47356eb2011-01-11 17:06:04 +000010766
Paulo Zanonidde86e22012-12-01 12:04:25 -020010767 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020010768
10769 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010770}
10771
10772static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10773{
10774 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080010775
Daniel Vetteref2d6332014-02-10 18:00:38 +010010776 drm_framebuffer_cleanup(fb);
10777 WARN_ON(!intel_fb->obj->framebuffer_references--);
10778 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010779 kfree(intel_fb);
10780}
10781
10782static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000010783 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080010784 unsigned int *handle)
10785{
10786 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000010787 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010788
Chris Wilson05394f32010-11-08 19:18:58 +000010789 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080010790}
10791
10792static const struct drm_framebuffer_funcs intel_fb_funcs = {
10793 .destroy = intel_user_framebuffer_destroy,
10794 .create_handle = intel_user_framebuffer_create_handle,
10795};
10796
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010797static int intel_framebuffer_init(struct drm_device *dev,
10798 struct intel_framebuffer *intel_fb,
10799 struct drm_mode_fb_cmd2 *mode_cmd,
10800 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080010801{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010802 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010803 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080010804 int ret;
10805
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010806 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10807
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010808 if (obj->tiling_mode == I915_TILING_Y) {
10809 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010010810 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010811 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010812
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010813 if (mode_cmd->pitches[0] & 63) {
10814 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10815 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010010816 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010817 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010818
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010819 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10820 pitch_limit = 32*1024;
10821 } else if (INTEL_INFO(dev)->gen >= 4) {
10822 if (obj->tiling_mode)
10823 pitch_limit = 16*1024;
10824 else
10825 pitch_limit = 32*1024;
10826 } else if (INTEL_INFO(dev)->gen >= 3) {
10827 if (obj->tiling_mode)
10828 pitch_limit = 8*1024;
10829 else
10830 pitch_limit = 16*1024;
10831 } else
10832 /* XXX DSPC is limited to 4k tiled */
10833 pitch_limit = 8*1024;
10834
10835 if (mode_cmd->pitches[0] > pitch_limit) {
10836 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10837 obj->tiling_mode ? "tiled" : "linear",
10838 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010839 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010840 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010841
10842 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010843 mode_cmd->pitches[0] != obj->stride) {
10844 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10845 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010846 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010847 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010848
Ville Syrjälä57779d02012-10-31 17:50:14 +020010849 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010850 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020010851 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010852 case DRM_FORMAT_RGB565:
10853 case DRM_FORMAT_XRGB8888:
10854 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010855 break;
10856 case DRM_FORMAT_XRGB1555:
10857 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010858 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010859 DRM_DEBUG("unsupported pixel format: %s\n",
10860 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010861 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010862 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020010863 break;
10864 case DRM_FORMAT_XBGR8888:
10865 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010866 case DRM_FORMAT_XRGB2101010:
10867 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010868 case DRM_FORMAT_XBGR2101010:
10869 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010870 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010871 DRM_DEBUG("unsupported pixel format: %s\n",
10872 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010873 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010874 }
Jesse Barnesb5626742011-06-24 12:19:27 -070010875 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020010876 case DRM_FORMAT_YUYV:
10877 case DRM_FORMAT_UYVY:
10878 case DRM_FORMAT_YVYU:
10879 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010880 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010881 DRM_DEBUG("unsupported pixel format: %s\n",
10882 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010883 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010884 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010885 break;
10886 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010887 DRM_DEBUG("unsupported pixel format: %s\n",
10888 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010010889 return -EINVAL;
10890 }
10891
Ville Syrjälä90f9a332012-10-31 17:50:19 +020010892 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10893 if (mode_cmd->offsets[0] != 0)
10894 return -EINVAL;
10895
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010896 aligned_height = intel_align_height(dev, mode_cmd->height,
10897 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020010898 /* FIXME drm helper for size checks (especially planar formats)? */
10899 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10900 return -EINVAL;
10901
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010902 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10903 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020010904 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010905
Jesse Barnes79e53942008-11-07 14:24:08 -080010906 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10907 if (ret) {
10908 DRM_ERROR("framebuffer init failed %d\n", ret);
10909 return ret;
10910 }
10911
Jesse Barnes79e53942008-11-07 14:24:08 -080010912 return 0;
10913}
10914
Jesse Barnes79e53942008-11-07 14:24:08 -080010915static struct drm_framebuffer *
10916intel_user_framebuffer_create(struct drm_device *dev,
10917 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010918 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080010919{
Chris Wilson05394f32010-11-08 19:18:58 +000010920 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010921
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010922 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10923 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000010924 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010010925 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080010926
Chris Wilsond2dff872011-04-19 08:36:26 +010010927 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080010928}
10929
Daniel Vetter4520f532013-10-09 09:18:51 +020010930#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020010931static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020010932{
10933}
10934#endif
10935
Jesse Barnes79e53942008-11-07 14:24:08 -080010936static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010937 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020010938 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080010939};
10940
Jesse Barnese70236a2009-09-21 10:42:27 -070010941/* Set up chip specific display functions */
10942static void intel_init_display(struct drm_device *dev)
10943{
10944 struct drm_i915_private *dev_priv = dev->dev_private;
10945
Daniel Vetteree9300b2013-06-03 22:40:22 +020010946 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10947 dev_priv->display.find_dpll = g4x_find_best_dpll;
10948 else if (IS_VALLEYVIEW(dev))
10949 dev_priv->display.find_dpll = vlv_find_best_dpll;
10950 else if (IS_PINEVIEW(dev))
10951 dev_priv->display.find_dpll = pnv_find_best_dpll;
10952 else
10953 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10954
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010955 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010956 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080010957 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010958 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020010959 dev_priv->display.crtc_enable = haswell_crtc_enable;
10960 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010961 dev_priv->display.off = haswell_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070010962 dev_priv->display.update_primary_plane =
10963 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010964 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010965 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080010966 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010967 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010968 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10969 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010970 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070010971 dev_priv->display.update_primary_plane =
10972 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010973 } else if (IS_VALLEYVIEW(dev)) {
10974 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080010975 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010976 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10977 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10978 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10979 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070010980 dev_priv->display.update_primary_plane =
10981 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010982 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010983 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080010984 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010985 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010986 dev_priv->display.crtc_enable = i9xx_crtc_enable;
10987 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010988 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070010989 dev_priv->display.update_primary_plane =
10990 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010991 }
Jesse Barnese70236a2009-09-21 10:42:27 -070010992
Jesse Barnese70236a2009-09-21 10:42:27 -070010993 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070010994 if (IS_VALLEYVIEW(dev))
10995 dev_priv->display.get_display_clock_speed =
10996 valleyview_get_display_clock_speed;
10997 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070010998 dev_priv->display.get_display_clock_speed =
10999 i945_get_display_clock_speed;
11000 else if (IS_I915G(dev))
11001 dev_priv->display.get_display_clock_speed =
11002 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011003 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011004 dev_priv->display.get_display_clock_speed =
11005 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011006 else if (IS_PINEVIEW(dev))
11007 dev_priv->display.get_display_clock_speed =
11008 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070011009 else if (IS_I915GM(dev))
11010 dev_priv->display.get_display_clock_speed =
11011 i915gm_get_display_clock_speed;
11012 else if (IS_I865G(dev))
11013 dev_priv->display.get_display_clock_speed =
11014 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020011015 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011016 dev_priv->display.get_display_clock_speed =
11017 i855_get_display_clock_speed;
11018 else /* 852, 830 */
11019 dev_priv->display.get_display_clock_speed =
11020 i830_get_display_clock_speed;
11021
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080011022 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010011023 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011024 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011025 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080011026 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011027 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011028 dev_priv->display.write_eld = ironlake_write_eld;
Paulo Zanoni9a952a02014-03-07 20:12:34 -030011029 dev_priv->display.modeset_global_resources =
11030 snb_modeset_global_resources;
Jesse Barnes357555c2011-04-28 15:09:55 -070011031 } else if (IS_IVYBRIDGE(dev)) {
11032 /* FIXME: detect B0+ stepping and use auto training */
11033 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011034 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020011035 dev_priv->display.modeset_global_resources =
11036 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011037 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030011038 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080011039 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020011040 dev_priv->display.modeset_global_resources =
11041 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020011042 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070011043 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080011044 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080011045 } else if (IS_VALLEYVIEW(dev)) {
11046 dev_priv->display.modeset_global_resources =
11047 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040011048 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070011049 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011050
11051 /* Default just returns -ENODEV to indicate unsupported */
11052 dev_priv->display.queue_flip = intel_default_queue_flip;
11053
11054 switch (INTEL_INFO(dev)->gen) {
11055 case 2:
11056 dev_priv->display.queue_flip = intel_gen2_queue_flip;
11057 break;
11058
11059 case 3:
11060 dev_priv->display.queue_flip = intel_gen3_queue_flip;
11061 break;
11062
11063 case 4:
11064 case 5:
11065 dev_priv->display.queue_flip = intel_gen4_queue_flip;
11066 break;
11067
11068 case 6:
11069 dev_priv->display.queue_flip = intel_gen6_queue_flip;
11070 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011071 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011072 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011073 dev_priv->display.queue_flip = intel_gen7_queue_flip;
11074 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011075 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020011076
11077 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011078}
11079
Jesse Barnesb690e962010-07-19 13:53:12 -070011080/*
11081 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
11082 * resume, or other times. This quirk makes sure that's the case for
11083 * affected systems.
11084 */
Akshay Joshi0206e352011-08-16 15:34:10 -040011085static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070011086{
11087 struct drm_i915_private *dev_priv = dev->dev_private;
11088
11089 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011090 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011091}
11092
Keith Packard435793d2011-07-12 14:56:22 -070011093/*
11094 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
11095 */
11096static void quirk_ssc_force_disable(struct drm_device *dev)
11097{
11098 struct drm_i915_private *dev_priv = dev->dev_private;
11099 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011100 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070011101}
11102
Carsten Emde4dca20e2012-03-15 15:56:26 +010011103/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010011104 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
11105 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010011106 */
11107static void quirk_invert_brightness(struct drm_device *dev)
11108{
11109 struct drm_i915_private *dev_priv = dev->dev_private;
11110 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011111 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011112}
11113
11114struct intel_quirk {
11115 int device;
11116 int subsystem_vendor;
11117 int subsystem_device;
11118 void (*hook)(struct drm_device *dev);
11119};
11120
Egbert Eich5f85f172012-10-14 15:46:38 +020011121/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
11122struct intel_dmi_quirk {
11123 void (*hook)(struct drm_device *dev);
11124 const struct dmi_system_id (*dmi_id_list)[];
11125};
11126
11127static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
11128{
11129 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
11130 return 1;
11131}
11132
11133static const struct intel_dmi_quirk intel_dmi_quirks[] = {
11134 {
11135 .dmi_id_list = &(const struct dmi_system_id[]) {
11136 {
11137 .callback = intel_dmi_reverse_brightness,
11138 .ident = "NCR Corporation",
11139 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
11140 DMI_MATCH(DMI_PRODUCT_NAME, ""),
11141 },
11142 },
11143 { } /* terminating entry */
11144 },
11145 .hook = quirk_invert_brightness,
11146 },
11147};
11148
Ben Widawskyc43b5632012-04-16 14:07:40 -070011149static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070011150 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040011151 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070011152
Jesse Barnesb690e962010-07-19 13:53:12 -070011153 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
11154 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
11155
Jesse Barnesb690e962010-07-19 13:53:12 -070011156 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
11157 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
11158
Chris Wilsona4945f92013-10-08 11:16:59 +010011159 /* 830 needs to leave pipe A & dpll A up */
Daniel Vetterdcdaed62012-08-12 21:19:34 +020011160 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070011161
11162 /* Lenovo U160 cannot use SSC on LVDS */
11163 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020011164
11165 /* Sony Vaio Y cannot use SSC on LVDS */
11166 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010011167
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010011168 /* Acer Aspire 5734Z must invert backlight brightness */
11169 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
11170
11171 /* Acer/eMachines G725 */
11172 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
11173
11174 /* Acer/eMachines e725 */
11175 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
11176
11177 /* Acer/Packard Bell NCL20 */
11178 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
11179
11180 /* Acer Aspire 4736Z */
11181 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020011182
11183 /* Acer Aspire 5336 */
11184 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070011185};
11186
11187static void intel_init_quirks(struct drm_device *dev)
11188{
11189 struct pci_dev *d = dev->pdev;
11190 int i;
11191
11192 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
11193 struct intel_quirk *q = &intel_quirks[i];
11194
11195 if (d->device == q->device &&
11196 (d->subsystem_vendor == q->subsystem_vendor ||
11197 q->subsystem_vendor == PCI_ANY_ID) &&
11198 (d->subsystem_device == q->subsystem_device ||
11199 q->subsystem_device == PCI_ANY_ID))
11200 q->hook(dev);
11201 }
Egbert Eich5f85f172012-10-14 15:46:38 +020011202 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
11203 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
11204 intel_dmi_quirks[i].hook(dev);
11205 }
Jesse Barnesb690e962010-07-19 13:53:12 -070011206}
11207
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011208/* Disable the VGA plane that we never use */
11209static void i915_disable_vga(struct drm_device *dev)
11210{
11211 struct drm_i915_private *dev_priv = dev->dev_private;
11212 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011213 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011214
Ville Syrjälä2b37c612014-01-22 21:32:38 +020011215 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011216 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070011217 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011218 sr1 = inb(VGA_SR_DATA);
11219 outb(sr1 | 1<<5, VGA_SR_DATA);
11220 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
11221 udelay(300);
11222
11223 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
11224 POSTING_READ(vga_reg);
11225}
11226
Daniel Vetterf8175862012-04-10 15:50:11 +020011227void intel_modeset_init_hw(struct drm_device *dev)
11228{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030011229 intel_prepare_ddi(dev);
11230
Daniel Vetterf8175862012-04-10 15:50:11 +020011231 intel_init_clock_gating(dev);
11232
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011233 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070011234
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011235 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020011236}
11237
Imre Deak7d708ee2013-04-17 14:04:50 +030011238void intel_modeset_suspend_hw(struct drm_device *dev)
11239{
11240 intel_suspend_hw(dev);
11241}
11242
Jesse Barnes79e53942008-11-07 14:24:08 -080011243void intel_modeset_init(struct drm_device *dev)
11244{
Jesse Barnes652c3932009-08-17 13:31:43 -070011245 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000011246 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011247 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080011248 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080011249
11250 drm_mode_config_init(dev);
11251
11252 dev->mode_config.min_width = 0;
11253 dev->mode_config.min_height = 0;
11254
Dave Airlie019d96c2011-09-29 16:20:42 +010011255 dev->mode_config.preferred_depth = 24;
11256 dev->mode_config.prefer_shadow = 1;
11257
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020011258 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080011259
Jesse Barnesb690e962010-07-19 13:53:12 -070011260 intel_init_quirks(dev);
11261
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030011262 intel_init_pm(dev);
11263
Ben Widawskye3c74752013-04-05 13:12:39 -070011264 if (INTEL_INFO(dev)->num_pipes == 0)
11265 return;
11266
Jesse Barnese70236a2009-09-21 10:42:27 -070011267 intel_init_display(dev);
11268
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011269 if (IS_GEN2(dev)) {
11270 dev->mode_config.max_width = 2048;
11271 dev->mode_config.max_height = 2048;
11272 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070011273 dev->mode_config.max_width = 4096;
11274 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080011275 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011276 dev->mode_config.max_width = 8192;
11277 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080011278 }
Damien Lespiau068be562014-03-28 14:17:49 +000011279
11280 if (IS_GEN2(dev)) {
11281 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
11282 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
11283 } else {
11284 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
11285 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
11286 }
11287
Ben Widawsky5d4545a2013-01-17 12:45:15 -080011288 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011289
Zhao Yakui28c97732009-10-09 11:39:41 +080011290 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011291 INTEL_INFO(dev)->num_pipes,
11292 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080011293
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011294 for_each_pipe(pipe) {
11295 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000011296 for_each_sprite(pipe, sprite) {
11297 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011298 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030011299 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000011300 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011301 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011302 }
11303
Jesse Barnesf42bb702013-12-16 16:34:23 -080011304 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011305 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080011306
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011307 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011308 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011309
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011310 /* Just disable it once at startup */
11311 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011312 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000011313
11314 /* Just in case the BIOS is doing something questionable. */
11315 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011316
Jesse Barnes8b687df2014-02-21 13:13:39 -080011317 mutex_lock(&dev->mode_config.mutex);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011318 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes8b687df2014-02-21 13:13:39 -080011319 mutex_unlock(&dev->mode_config.mutex);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011320
11321 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11322 base.head) {
11323 if (!crtc->active)
11324 continue;
11325
Jesse Barnes46f297f2014-03-07 08:57:48 -080011326 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080011327 * Note that reserving the BIOS fb up front prevents us
11328 * from stuffing other stolen allocations like the ring
11329 * on top. This prevents some ugliness at boot time, and
11330 * can even allow for smooth boot transitions if the BIOS
11331 * fb is large enough for the active pipe configuration.
11332 */
11333 if (dev_priv->display.get_plane_config) {
11334 dev_priv->display.get_plane_config(crtc,
11335 &crtc->plane_config);
11336 /*
11337 * If the fb is shared between multiple heads, we'll
11338 * just get the first one.
11339 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080011340 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011341 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080011342 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010011343}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080011344
Daniel Vetter24929352012-07-02 20:28:59 +020011345static void
11346intel_connector_break_all_links(struct intel_connector *connector)
11347{
11348 connector->base.dpms = DRM_MODE_DPMS_OFF;
11349 connector->base.encoder = NULL;
11350 connector->encoder->connectors_active = false;
11351 connector->encoder->base.crtc = NULL;
11352}
11353
Daniel Vetter7fad7982012-07-04 17:51:47 +020011354static void intel_enable_pipe_a(struct drm_device *dev)
11355{
11356 struct intel_connector *connector;
11357 struct drm_connector *crt = NULL;
11358 struct intel_load_detect_pipe load_detect_temp;
11359
11360 /* We can't just switch on the pipe A, we need to set things up with a
11361 * proper mode and output configuration. As a gross hack, enable pipe A
11362 * by enabling the load detect pipe once. */
11363 list_for_each_entry(connector,
11364 &dev->mode_config.connector_list,
11365 base.head) {
11366 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11367 crt = &connector->base;
11368 break;
11369 }
11370 }
11371
11372 if (!crt)
11373 return;
11374
11375 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11376 intel_release_load_detect_pipe(crt, &load_detect_temp);
11377
11378
11379}
11380
Daniel Vetterfa555832012-10-10 23:14:00 +020011381static bool
11382intel_check_plane_mapping(struct intel_crtc *crtc)
11383{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011384 struct drm_device *dev = crtc->base.dev;
11385 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011386 u32 reg, val;
11387
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011388 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020011389 return true;
11390
11391 reg = DSPCNTR(!crtc->plane);
11392 val = I915_READ(reg);
11393
11394 if ((val & DISPLAY_PLANE_ENABLE) &&
11395 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11396 return false;
11397
11398 return true;
11399}
11400
Daniel Vetter24929352012-07-02 20:28:59 +020011401static void intel_sanitize_crtc(struct intel_crtc *crtc)
11402{
11403 struct drm_device *dev = crtc->base.dev;
11404 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011405 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020011406
Daniel Vetter24929352012-07-02 20:28:59 +020011407 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020011408 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020011409 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11410
11411 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020011412 * disable the crtc (and hence change the state) if it is wrong. Note
11413 * that gen4+ has a fixed plane -> pipe mapping. */
11414 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020011415 struct intel_connector *connector;
11416 bool plane;
11417
Daniel Vetter24929352012-07-02 20:28:59 +020011418 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11419 crtc->base.base.id);
11420
11421 /* Pipe has the wrong plane attached and the plane is active.
11422 * Temporarily change the plane mapping and disable everything
11423 * ... */
11424 plane = crtc->plane;
11425 crtc->plane = !plane;
11426 dev_priv->display.crtc_disable(&crtc->base);
11427 crtc->plane = plane;
11428
11429 /* ... and break all links. */
11430 list_for_each_entry(connector, &dev->mode_config.connector_list,
11431 base.head) {
11432 if (connector->encoder->base.crtc != &crtc->base)
11433 continue;
11434
11435 intel_connector_break_all_links(connector);
11436 }
11437
11438 WARN_ON(crtc->active);
11439 crtc->base.enabled = false;
11440 }
Daniel Vetter24929352012-07-02 20:28:59 +020011441
Daniel Vetter7fad7982012-07-04 17:51:47 +020011442 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11443 crtc->pipe == PIPE_A && !crtc->active) {
11444 /* BIOS forgot to enable pipe A, this mostly happens after
11445 * resume. Force-enable the pipe to fix this, the update_dpms
11446 * call below we restore the pipe to the right state, but leave
11447 * the required bits on. */
11448 intel_enable_pipe_a(dev);
11449 }
11450
Daniel Vetter24929352012-07-02 20:28:59 +020011451 /* Adjust the state of the output pipe according to whether we
11452 * have active connectors/encoders. */
11453 intel_crtc_update_dpms(&crtc->base);
11454
11455 if (crtc->active != crtc->base.enabled) {
11456 struct intel_encoder *encoder;
11457
11458 /* This can happen either due to bugs in the get_hw_state
11459 * functions or because the pipe is force-enabled due to the
11460 * pipe A quirk. */
11461 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11462 crtc->base.base.id,
11463 crtc->base.enabled ? "enabled" : "disabled",
11464 crtc->active ? "enabled" : "disabled");
11465
11466 crtc->base.enabled = crtc->active;
11467
11468 /* Because we only establish the connector -> encoder ->
11469 * crtc links if something is active, this means the
11470 * crtc is now deactivated. Break the links. connector
11471 * -> encoder links are only establish when things are
11472 * actually up, hence no need to break them. */
11473 WARN_ON(crtc->active);
11474
11475 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11476 WARN_ON(encoder->connectors_active);
11477 encoder->base.crtc = NULL;
11478 }
11479 }
Daniel Vetter4cc31482014-03-24 00:01:41 +010011480 if (crtc->active) {
11481 /*
11482 * We start out with underrun reporting disabled to avoid races.
11483 * For correct bookkeeping mark this on active crtcs.
11484 *
11485 * No protection against concurrent access is required - at
11486 * worst a fifo underrun happens which also sets this to false.
11487 */
11488 crtc->cpu_fifo_underrun_disabled = true;
11489 crtc->pch_fifo_underrun_disabled = true;
11490 }
Daniel Vetter24929352012-07-02 20:28:59 +020011491}
11492
11493static void intel_sanitize_encoder(struct intel_encoder *encoder)
11494{
11495 struct intel_connector *connector;
11496 struct drm_device *dev = encoder->base.dev;
11497
11498 /* We need to check both for a crtc link (meaning that the
11499 * encoder is active and trying to read from a pipe) and the
11500 * pipe itself being active. */
11501 bool has_active_crtc = encoder->base.crtc &&
11502 to_intel_crtc(encoder->base.crtc)->active;
11503
11504 if (encoder->connectors_active && !has_active_crtc) {
11505 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11506 encoder->base.base.id,
11507 drm_get_encoder_name(&encoder->base));
11508
11509 /* Connector is active, but has no active pipe. This is
11510 * fallout from our resume register restoring. Disable
11511 * the encoder manually again. */
11512 if (encoder->base.crtc) {
11513 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11514 encoder->base.base.id,
11515 drm_get_encoder_name(&encoder->base));
11516 encoder->disable(encoder);
11517 }
11518
11519 /* Inconsistent output/port/pipe state happens presumably due to
11520 * a bug in one of the get_hw_state functions. Or someplace else
11521 * in our code, like the register restore mess on resume. Clamp
11522 * things to off as a safer default. */
11523 list_for_each_entry(connector,
11524 &dev->mode_config.connector_list,
11525 base.head) {
11526 if (connector->encoder != encoder)
11527 continue;
11528
11529 intel_connector_break_all_links(connector);
11530 }
11531 }
11532 /* Enabled encoders without active connectors will be fixed in
11533 * the crtc fixup. */
11534}
11535
Imre Deak04098752014-02-18 00:02:16 +020011536void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011537{
11538 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011539 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011540
Imre Deak04098752014-02-18 00:02:16 +020011541 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
11542 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11543 i915_disable_vga(dev);
11544 }
11545}
11546
11547void i915_redisable_vga(struct drm_device *dev)
11548{
11549 struct drm_i915_private *dev_priv = dev->dev_private;
11550
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011551 /* This function can be called both from intel_modeset_setup_hw_state or
11552 * at a very early point in our resume sequence, where the power well
11553 * structures are not yet restored. Since this function is at a very
11554 * paranoid "someone might have enabled VGA while we were not looking"
11555 * level, just check if the power well is enabled instead of trying to
11556 * follow the "don't touch the power well if we don't need it" policy
11557 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020011558 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011559 return;
11560
Imre Deak04098752014-02-18 00:02:16 +020011561 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011562}
11563
Ville Syrjälä98ec7732014-04-30 17:43:01 +030011564static bool primary_get_hw_state(struct intel_crtc *crtc)
11565{
11566 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
11567
11568 if (!crtc->active)
11569 return false;
11570
11571 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
11572}
11573
Daniel Vetter30e984d2013-06-05 13:34:17 +020011574static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020011575{
11576 struct drm_i915_private *dev_priv = dev->dev_private;
11577 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020011578 struct intel_crtc *crtc;
11579 struct intel_encoder *encoder;
11580 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020011581 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020011582
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011583 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11584 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010011585 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020011586
Daniel Vetter99535992014-04-13 12:00:33 +020011587 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
11588
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011589 crtc->active = dev_priv->display.get_pipe_config(crtc,
11590 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011591
11592 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030011593 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020011594
11595 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11596 crtc->base.base.id,
11597 crtc->active ? "enabled" : "disabled");
11598 }
11599
Daniel Vetter53589012013-06-05 13:34:16 +020011600 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011601 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011602 intel_ddi_setup_hw_pll_state(dev);
11603
Daniel Vetter53589012013-06-05 13:34:16 +020011604 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11605 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11606
11607 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11608 pll->active = 0;
11609 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11610 base.head) {
11611 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11612 pll->active++;
11613 }
11614 pll->refcount = pll->active;
11615
Daniel Vetter35c95372013-07-17 06:55:04 +020011616 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11617 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020011618 }
11619
Daniel Vetter24929352012-07-02 20:28:59 +020011620 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11621 base.head) {
11622 pipe = 0;
11623
11624 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011625 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11626 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011627 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011628 } else {
11629 encoder->base.crtc = NULL;
11630 }
11631
11632 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011633 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020011634 encoder->base.base.id,
11635 drm_get_encoder_name(&encoder->base),
11636 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011637 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020011638 }
11639
11640 list_for_each_entry(connector, &dev->mode_config.connector_list,
11641 base.head) {
11642 if (connector->get_hw_state(connector)) {
11643 connector->base.dpms = DRM_MODE_DPMS_ON;
11644 connector->encoder->connectors_active = true;
11645 connector->base.encoder = &connector->encoder->base;
11646 } else {
11647 connector->base.dpms = DRM_MODE_DPMS_OFF;
11648 connector->base.encoder = NULL;
11649 }
11650 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11651 connector->base.base.id,
11652 drm_get_connector_name(&connector->base),
11653 connector->base.encoder ? "enabled" : "disabled");
11654 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020011655}
11656
11657/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11658 * and i915 state tracking structures. */
11659void intel_modeset_setup_hw_state(struct drm_device *dev,
11660 bool force_restore)
11661{
11662 struct drm_i915_private *dev_priv = dev->dev_private;
11663 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011664 struct intel_crtc *crtc;
11665 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020011666 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011667
11668 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011669
Jesse Barnesbabea612013-06-26 18:57:38 +030011670 /*
11671 * Now that we have the config, copy it to each CRTC struct
11672 * Note that this could go away if we move to using crtc_config
11673 * checking everywhere.
11674 */
11675 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11676 base.head) {
Jani Nikulad330a952014-01-21 11:24:25 +020011677 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080011678 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030011679 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11680 crtc->base.base.id);
11681 drm_mode_debug_printmodeline(&crtc->base.mode);
11682 }
11683 }
11684
Daniel Vetter24929352012-07-02 20:28:59 +020011685 /* HW state is read out, now we need to sanitize this mess. */
11686 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11687 base.head) {
11688 intel_sanitize_encoder(encoder);
11689 }
11690
11691 for_each_pipe(pipe) {
11692 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11693 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011694 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020011695 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011696
Daniel Vetter35c95372013-07-17 06:55:04 +020011697 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11698 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11699
11700 if (!pll->on || pll->active)
11701 continue;
11702
11703 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11704
11705 pll->disable(dev_priv, pll);
11706 pll->on = false;
11707 }
11708
Ville Syrjälä96f90c52013-12-05 15:51:38 +020011709 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030011710 ilk_wm_get_hw_state(dev);
11711
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011712 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030011713 i915_redisable_vga(dev);
11714
Daniel Vetterf30da182013-04-11 20:22:50 +020011715 /*
11716 * We need to use raw interfaces for restoring state to avoid
11717 * checking (bogus) intermediate states.
11718 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011719 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070011720 struct drm_crtc *crtc =
11721 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020011722
11723 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070011724 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011725 }
11726 } else {
11727 intel_modeset_update_staged_output_state(dev);
11728 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011729
11730 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010011731}
11732
11733void intel_modeset_gem_init(struct drm_device *dev)
11734{
Jesse Barnes484b41d2014-03-07 08:57:55 -080011735 struct drm_crtc *c;
11736 struct intel_framebuffer *fb;
11737
Imre Deakae484342014-03-31 15:10:44 +030011738 mutex_lock(&dev->struct_mutex);
11739 intel_init_gt_powersave(dev);
11740 mutex_unlock(&dev->struct_mutex);
11741
Chris Wilson1833b132012-05-09 11:56:28 +010011742 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020011743
11744 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080011745
11746 /*
11747 * Make sure any fbs we allocated at startup are properly
11748 * pinned & fenced. When we do the allocation it's too early
11749 * for this.
11750 */
11751 mutex_lock(&dev->struct_mutex);
11752 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
Dave Airlie66e514c2014-04-03 07:51:54 +100011753 if (!c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -080011754 continue;
11755
Dave Airlie66e514c2014-04-03 07:51:54 +100011756 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -080011757 if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
11758 DRM_ERROR("failed to pin boot fb on pipe %d\n",
11759 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100011760 drm_framebuffer_unreference(c->primary->fb);
11761 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080011762 }
11763 }
11764 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080011765}
11766
Imre Deak4932e2c2014-02-11 17:12:48 +020011767void intel_connector_unregister(struct intel_connector *intel_connector)
11768{
11769 struct drm_connector *connector = &intel_connector->base;
11770
11771 intel_panel_destroy_backlight(connector);
11772 drm_sysfs_connector_remove(connector);
11773}
11774
Jesse Barnes79e53942008-11-07 14:24:08 -080011775void intel_modeset_cleanup(struct drm_device *dev)
11776{
Jesse Barnes652c3932009-08-17 13:31:43 -070011777 struct drm_i915_private *dev_priv = dev->dev_private;
11778 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030011779 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070011780
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011781 /*
11782 * Interrupts and polling as the first thing to avoid creating havoc.
11783 * Too much stuff here (turning of rps, connectors, ...) would
11784 * experience fancy races otherwise.
11785 */
11786 drm_irq_uninstall(dev);
11787 cancel_work_sync(&dev_priv->hotplug_work);
11788 /*
11789 * Due to the hpd irq storm handling the hotplug work can re-arm the
11790 * poll handlers. Hence disable polling after hpd handling is shut down.
11791 */
Keith Packardf87ea762010-10-03 19:36:26 -070011792 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011793
Jesse Barnes652c3932009-08-17 13:31:43 -070011794 mutex_lock(&dev->struct_mutex);
11795
Jesse Barnes723bfd72010-10-07 16:01:13 -070011796 intel_unregister_dsm_handler();
11797
Jesse Barnes652c3932009-08-17 13:31:43 -070011798 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11799 /* Skip inactive CRTCs */
Matt Roperf4510a22014-04-01 15:22:40 -070011800 if (!crtc->primary->fb)
Jesse Barnes652c3932009-08-17 13:31:43 -070011801 continue;
11802
Daniel Vetter3dec0092010-08-20 21:40:52 +020011803 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070011804 }
11805
Chris Wilson973d04f2011-07-08 12:22:37 +010011806 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011807
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011808 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000011809
Daniel Vetter930ebb42012-06-29 23:32:16 +020011810 ironlake_teardown_rc6(dev);
11811
Kristian Høgsberg69341a52009-11-11 12:19:17 -050011812 mutex_unlock(&dev->struct_mutex);
11813
Chris Wilson1630fe72011-07-08 12:22:42 +010011814 /* flush any delayed tasks or pending work */
11815 flush_scheduled_work();
11816
Jani Nikuladb31af1d2013-11-08 16:48:53 +020011817 /* destroy the backlight and sysfs files before encoders/connectors */
11818 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020011819 struct intel_connector *intel_connector;
11820
11821 intel_connector = to_intel_connector(connector);
11822 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020011823 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030011824
Jesse Barnes79e53942008-11-07 14:24:08 -080011825 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010011826
11827 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030011828
11829 mutex_lock(&dev->struct_mutex);
11830 intel_cleanup_gt_powersave(dev);
11831 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080011832}
11833
Dave Airlie28d52042009-09-21 14:33:58 +100011834/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080011835 * Return which encoder is currently attached for connector.
11836 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010011837struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080011838{
Chris Wilsondf0e9242010-09-09 16:20:55 +010011839 return &intel_attached_encoder(connector)->base;
11840}
Jesse Barnes79e53942008-11-07 14:24:08 -080011841
Chris Wilsondf0e9242010-09-09 16:20:55 +010011842void intel_connector_attach_encoder(struct intel_connector *connector,
11843 struct intel_encoder *encoder)
11844{
11845 connector->encoder = encoder;
11846 drm_mode_connector_attach_encoder(&connector->base,
11847 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080011848}
Dave Airlie28d52042009-09-21 14:33:58 +100011849
11850/*
11851 * set vga decode state - true == enable VGA decode
11852 */
11853int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11854{
11855 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000011856 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100011857 u16 gmch_ctrl;
11858
Chris Wilson75fa0412014-02-07 18:37:02 -020011859 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
11860 DRM_ERROR("failed to read control word\n");
11861 return -EIO;
11862 }
11863
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020011864 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
11865 return 0;
11866
Dave Airlie28d52042009-09-21 14:33:58 +100011867 if (state)
11868 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11869 else
11870 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020011871
11872 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
11873 DRM_ERROR("failed to write control word\n");
11874 return -EIO;
11875 }
11876
Dave Airlie28d52042009-09-21 14:33:58 +100011877 return 0;
11878}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011879
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011880struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011881
11882 u32 power_well_driver;
11883
Chris Wilson63b66e52013-08-08 15:12:06 +020011884 int num_transcoders;
11885
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011886 struct intel_cursor_error_state {
11887 u32 control;
11888 u32 position;
11889 u32 base;
11890 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010011891 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011892
11893 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011894 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011895 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030011896 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010011897 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011898
11899 struct intel_plane_error_state {
11900 u32 control;
11901 u32 stride;
11902 u32 size;
11903 u32 pos;
11904 u32 addr;
11905 u32 surface;
11906 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010011907 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020011908
11909 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011910 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020011911 enum transcoder cpu_transcoder;
11912
11913 u32 conf;
11914
11915 u32 htotal;
11916 u32 hblank;
11917 u32 hsync;
11918 u32 vtotal;
11919 u32 vblank;
11920 u32 vsync;
11921 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011922};
11923
11924struct intel_display_error_state *
11925intel_display_capture_error_state(struct drm_device *dev)
11926{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011927 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011928 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020011929 int transcoders[] = {
11930 TRANSCODER_A,
11931 TRANSCODER_B,
11932 TRANSCODER_C,
11933 TRANSCODER_EDP,
11934 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011935 int i;
11936
Chris Wilson63b66e52013-08-08 15:12:06 +020011937 if (INTEL_INFO(dev)->num_pipes == 0)
11938 return NULL;
11939
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011940 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011941 if (error == NULL)
11942 return NULL;
11943
Imre Deak190be112013-11-25 17:15:31 +020011944 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011945 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11946
Damien Lespiau52331302012-08-15 19:23:25 +010011947 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020011948 error->pipe[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020011949 intel_display_power_enabled_sw(dev_priv,
11950 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020011951 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011952 continue;
11953
Paulo Zanonia18c4c32013-03-06 20:03:12 -030011954 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11955 error->cursor[i].control = I915_READ(CURCNTR(i));
11956 error->cursor[i].position = I915_READ(CURPOS(i));
11957 error->cursor[i].base = I915_READ(CURBASE(i));
11958 } else {
11959 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11960 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11961 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11962 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011963
11964 error->plane[i].control = I915_READ(DSPCNTR(i));
11965 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011966 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030011967 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011968 error->plane[i].pos = I915_READ(DSPPOS(i));
11969 }
Paulo Zanonica291362013-03-06 20:03:14 -030011970 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11971 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011972 if (INTEL_INFO(dev)->gen >= 4) {
11973 error->plane[i].surface = I915_READ(DSPSURF(i));
11974 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11975 }
11976
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011977 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030011978
11979 if (!HAS_PCH_SPLIT(dev))
11980 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020011981 }
11982
11983 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11984 if (HAS_DDI(dev_priv->dev))
11985 error->num_transcoders++; /* Account for eDP. */
11986
11987 for (i = 0; i < error->num_transcoders; i++) {
11988 enum transcoder cpu_transcoder = transcoders[i];
11989
Imre Deakddf9c532013-11-27 22:02:02 +020011990 error->transcoder[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020011991 intel_display_power_enabled_sw(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020011992 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020011993 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011994 continue;
11995
Chris Wilson63b66e52013-08-08 15:12:06 +020011996 error->transcoder[i].cpu_transcoder = cpu_transcoder;
11997
11998 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
11999 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
12000 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
12001 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
12002 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
12003 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
12004 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012005 }
12006
12007 return error;
12008}
12009
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012010#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
12011
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012012void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012013intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012014 struct drm_device *dev,
12015 struct intel_display_error_state *error)
12016{
12017 int i;
12018
Chris Wilson63b66e52013-08-08 15:12:06 +020012019 if (!error)
12020 return;
12021
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012022 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020012023 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012024 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012025 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010012026 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012027 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020012028 err_printf(m, " Power: %s\n",
12029 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012030 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030012031 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012032
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012033 err_printf(m, "Plane [%d]:\n", i);
12034 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
12035 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012036 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012037 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
12038 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012039 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030012040 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012041 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012042 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012043 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
12044 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012045 }
12046
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012047 err_printf(m, "Cursor [%d]:\n", i);
12048 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
12049 err_printf(m, " POS: %08x\n", error->cursor[i].position);
12050 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012051 }
Chris Wilson63b66e52013-08-08 15:12:06 +020012052
12053 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010012054 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020012055 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020012056 err_printf(m, " Power: %s\n",
12057 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020012058 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
12059 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
12060 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
12061 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
12062 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
12063 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
12064 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
12065 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012066}