blob: 4af3d64cda0ef8bbc54d4906510b704a3366e149 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Chon Ming Leeef9348c2014-04-09 13:28:18 +030044#define DIV_ROUND_CLOSEST_ULL(ll, d) \
45 ({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
46
Daniel Vetter3dec0092010-08-20 21:40:52 +020047static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010048static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080049
Jesse Barnesf1f644d2013-06-27 00:39:25 +030050static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
51 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030052static void ironlake_pch_clock_get(struct intel_crtc *crtc,
53 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030054
Damien Lespiaue7457a92013-08-08 22:28:59 +010055static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
56 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080057static int intel_framebuffer_init(struct drm_device *dev,
58 struct intel_framebuffer *ifb,
59 struct drm_mode_fb_cmd2 *mode_cmd,
60 struct drm_i915_gem_object *obj);
Damien Lespiaue7457a92013-08-08 22:28:59 +010061
Jesse Barnes79e53942008-11-07 14:24:08 -080062typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040063 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080064} intel_range_t;
65
66typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 int dot_limit;
68 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080069} intel_p2_t;
70
Ma Lingd4906092009-03-18 20:13:27 +080071typedef struct intel_limit intel_limit_t;
72struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040073 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080075};
Jesse Barnes79e53942008-11-07 14:24:08 -080076
Daniel Vetterd2acd212012-10-20 20:57:43 +020077int
78intel_pch_rawclk(struct drm_device *dev)
79{
80 struct drm_i915_private *dev_priv = dev->dev_private;
81
82 WARN_ON(!HAS_PCH_SPLIT(dev));
83
84 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
85}
86
Chris Wilson021357a2010-09-07 20:54:59 +010087static inline u32 /* units of 100MHz */
88intel_fdi_link_freq(struct drm_device *dev)
89{
Chris Wilson8b99e682010-10-13 09:59:17 +010090 if (IS_GEN5(dev)) {
91 struct drm_i915_private *dev_priv = dev->dev_private;
92 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
93 } else
94 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010095}
96
Daniel Vetter5d536e22013-07-06 12:52:06 +020097static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040098 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +020099 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200100 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400101 .m = { .min = 96, .max = 140 },
102 .m1 = { .min = 18, .max = 26 },
103 .m2 = { .min = 6, .max = 16 },
104 .p = { .min = 4, .max = 128 },
105 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700106 .p2 = { .dot_limit = 165000,
107 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700108};
109
Daniel Vetter5d536e22013-07-06 12:52:06 +0200110static const intel_limit_t intel_limits_i8xx_dvo = {
111 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200112 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200113 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200114 .m = { .min = 96, .max = 140 },
115 .m1 = { .min = 18, .max = 26 },
116 .m2 = { .min = 6, .max = 16 },
117 .p = { .min = 4, .max = 128 },
118 .p1 = { .min = 2, .max = 33 },
119 .p2 = { .dot_limit = 165000,
120 .p2_slow = 4, .p2_fast = 4 },
121};
122
Keith Packarde4b36692009-06-05 19:22:17 -0700123static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200125 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200126 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 .m = { .min = 96, .max = 140 },
128 .m1 = { .min = 18, .max = 26 },
129 .m2 = { .min = 6, .max = 16 },
130 .p = { .min = 4, .max = 128 },
131 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700132 .p2 = { .dot_limit = 165000,
133 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700134};
Eric Anholt273e27c2011-03-30 13:01:10 -0700135
Keith Packarde4b36692009-06-05 19:22:17 -0700136static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400137 .dot = { .min = 20000, .max = 400000 },
138 .vco = { .min = 1400000, .max = 2800000 },
139 .n = { .min = 1, .max = 6 },
140 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100141 .m1 = { .min = 8, .max = 18 },
142 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400143 .p = { .min = 5, .max = 80 },
144 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700145 .p2 = { .dot_limit = 200000,
146 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700147};
148
149static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 .dot = { .min = 20000, .max = 400000 },
151 .vco = { .min = 1400000, .max = 2800000 },
152 .n = { .min = 1, .max = 6 },
153 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100154 .m1 = { .min = 8, .max = 18 },
155 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400156 .p = { .min = 7, .max = 98 },
157 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700158 .p2 = { .dot_limit = 112000,
159 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700160};
161
Eric Anholt273e27c2011-03-30 13:01:10 -0700162
Keith Packarde4b36692009-06-05 19:22:17 -0700163static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700164 .dot = { .min = 25000, .max = 270000 },
165 .vco = { .min = 1750000, .max = 3500000},
166 .n = { .min = 1, .max = 4 },
167 .m = { .min = 104, .max = 138 },
168 .m1 = { .min = 17, .max = 23 },
169 .m2 = { .min = 5, .max = 11 },
170 .p = { .min = 10, .max = 30 },
171 .p1 = { .min = 1, .max = 3},
172 .p2 = { .dot_limit = 270000,
173 .p2_slow = 10,
174 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800175 },
Keith Packarde4b36692009-06-05 19:22:17 -0700176};
177
178static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700179 .dot = { .min = 22000, .max = 400000 },
180 .vco = { .min = 1750000, .max = 3500000},
181 .n = { .min = 1, .max = 4 },
182 .m = { .min = 104, .max = 138 },
183 .m1 = { .min = 16, .max = 23 },
184 .m2 = { .min = 5, .max = 11 },
185 .p = { .min = 5, .max = 80 },
186 .p1 = { .min = 1, .max = 8},
187 .p2 = { .dot_limit = 165000,
188 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700189};
190
191static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700192 .dot = { .min = 20000, .max = 115000 },
193 .vco = { .min = 1750000, .max = 3500000 },
194 .n = { .min = 1, .max = 3 },
195 .m = { .min = 104, .max = 138 },
196 .m1 = { .min = 17, .max = 23 },
197 .m2 = { .min = 5, .max = 11 },
198 .p = { .min = 28, .max = 112 },
199 .p1 = { .min = 2, .max = 8 },
200 .p2 = { .dot_limit = 0,
201 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800202 },
Keith Packarde4b36692009-06-05 19:22:17 -0700203};
204
205static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700206 .dot = { .min = 80000, .max = 224000 },
207 .vco = { .min = 1750000, .max = 3500000 },
208 .n = { .min = 1, .max = 3 },
209 .m = { .min = 104, .max = 138 },
210 .m1 = { .min = 17, .max = 23 },
211 .m2 = { .min = 5, .max = 11 },
212 .p = { .min = 14, .max = 42 },
213 .p1 = { .min = 2, .max = 6 },
214 .p2 = { .dot_limit = 0,
215 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800216 },
Keith Packarde4b36692009-06-05 19:22:17 -0700217};
218
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500219static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .dot = { .min = 20000, .max = 400000},
221 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700222 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400223 .n = { .min = 3, .max = 6 },
224 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700225 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400226 .m1 = { .min = 0, .max = 0 },
227 .m2 = { .min = 0, .max = 254 },
228 .p = { .min = 5, .max = 80 },
229 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .p2 = { .dot_limit = 200000,
231 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700232};
233
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500234static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400235 .dot = { .min = 20000, .max = 400000 },
236 .vco = { .min = 1700000, .max = 3500000 },
237 .n = { .min = 3, .max = 6 },
238 .m = { .min = 2, .max = 256 },
239 .m1 = { .min = 0, .max = 0 },
240 .m2 = { .min = 0, .max = 254 },
241 .p = { .min = 7, .max = 112 },
242 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .p2 = { .dot_limit = 112000,
244 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700245};
246
Eric Anholt273e27c2011-03-30 13:01:10 -0700247/* Ironlake / Sandybridge
248 *
249 * We calculate clock using (register_value + 2) for N/M1/M2, so here
250 * the range value for them is (actual_value - 2).
251 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800252static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700253 .dot = { .min = 25000, .max = 350000 },
254 .vco = { .min = 1760000, .max = 3510000 },
255 .n = { .min = 1, .max = 5 },
256 .m = { .min = 79, .max = 127 },
257 .m1 = { .min = 12, .max = 22 },
258 .m2 = { .min = 5, .max = 9 },
259 .p = { .min = 5, .max = 80 },
260 .p1 = { .min = 1, .max = 8 },
261 .p2 = { .dot_limit = 225000,
262 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700263};
264
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800265static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700266 .dot = { .min = 25000, .max = 350000 },
267 .vco = { .min = 1760000, .max = 3510000 },
268 .n = { .min = 1, .max = 3 },
269 .m = { .min = 79, .max = 118 },
270 .m1 = { .min = 12, .max = 22 },
271 .m2 = { .min = 5, .max = 9 },
272 .p = { .min = 28, .max = 112 },
273 .p1 = { .min = 2, .max = 8 },
274 .p2 = { .dot_limit = 225000,
275 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800276};
277
278static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700279 .dot = { .min = 25000, .max = 350000 },
280 .vco = { .min = 1760000, .max = 3510000 },
281 .n = { .min = 1, .max = 3 },
282 .m = { .min = 79, .max = 127 },
283 .m1 = { .min = 12, .max = 22 },
284 .m2 = { .min = 5, .max = 9 },
285 .p = { .min = 14, .max = 56 },
286 .p1 = { .min = 2, .max = 8 },
287 .p2 = { .dot_limit = 225000,
288 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800289};
290
Eric Anholt273e27c2011-03-30 13:01:10 -0700291/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800292static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700293 .dot = { .min = 25000, .max = 350000 },
294 .vco = { .min = 1760000, .max = 3510000 },
295 .n = { .min = 1, .max = 2 },
296 .m = { .min = 79, .max = 126 },
297 .m1 = { .min = 12, .max = 22 },
298 .m2 = { .min = 5, .max = 9 },
299 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400300 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700301 .p2 = { .dot_limit = 225000,
302 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800303};
304
305static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700306 .dot = { .min = 25000, .max = 350000 },
307 .vco = { .min = 1760000, .max = 3510000 },
308 .n = { .min = 1, .max = 3 },
309 .m = { .min = 79, .max = 126 },
310 .m1 = { .min = 12, .max = 22 },
311 .m2 = { .min = 5, .max = 9 },
312 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400313 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700314 .p2 = { .dot_limit = 225000,
315 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800316};
317
Ville Syrjälädc730512013-09-24 21:26:30 +0300318static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300319 /*
320 * These are the data rate limits (measured in fast clocks)
321 * since those are the strictest limits we have. The fast
322 * clock and actual rate limits are more relaxed, so checking
323 * them would make no difference.
324 */
325 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200326 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700327 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700328 .m1 = { .min = 2, .max = 3 },
329 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300330 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300331 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700332};
333
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300334static const intel_limit_t intel_limits_chv = {
335 /*
336 * These are the data rate limits (measured in fast clocks)
337 * since those are the strictest limits we have. The fast
338 * clock and actual rate limits are more relaxed, so checking
339 * them would make no difference.
340 */
341 .dot = { .min = 25000 * 5, .max = 540000 * 5},
342 .vco = { .min = 4860000, .max = 6700000 },
343 .n = { .min = 1, .max = 1 },
344 .m1 = { .min = 2, .max = 2 },
345 .m2 = { .min = 24 << 22, .max = 175 << 22 },
346 .p1 = { .min = 2, .max = 4 },
347 .p2 = { .p2_slow = 1, .p2_fast = 14 },
348};
349
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300350static void vlv_clock(int refclk, intel_clock_t *clock)
351{
352 clock->m = clock->m1 * clock->m2;
353 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200354 if (WARN_ON(clock->n == 0 || clock->p == 0))
355 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300356 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
357 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300358}
359
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300360/**
361 * Returns whether any output on the specified pipe is of the specified type
362 */
363static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
364{
365 struct drm_device *dev = crtc->dev;
366 struct intel_encoder *encoder;
367
368 for_each_encoder_on_crtc(dev, crtc, encoder)
369 if (encoder->type == type)
370 return true;
371
372 return false;
373}
374
Chris Wilson1b894b52010-12-14 20:04:54 +0000375static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
376 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800377{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800378 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800379 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800380
381 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100382 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000383 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800384 limit = &intel_limits_ironlake_dual_lvds_100m;
385 else
386 limit = &intel_limits_ironlake_dual_lvds;
387 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000388 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800389 limit = &intel_limits_ironlake_single_lvds_100m;
390 else
391 limit = &intel_limits_ironlake_single_lvds;
392 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200393 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800394 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800395
396 return limit;
397}
398
Ma Ling044c7c42009-03-18 20:13:23 +0800399static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
400{
401 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800402 const intel_limit_t *limit;
403
404 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100405 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700406 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800407 else
Keith Packarde4b36692009-06-05 19:22:17 -0700408 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800409 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
410 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700411 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800412 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700413 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800414 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700415 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800416
417 return limit;
418}
419
Chris Wilson1b894b52010-12-14 20:04:54 +0000420static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800421{
422 struct drm_device *dev = crtc->dev;
423 const intel_limit_t *limit;
424
Eric Anholtbad720f2009-10-22 16:11:14 -0700425 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000426 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800427 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800428 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500429 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800430 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500431 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800432 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500433 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300434 } else if (IS_CHERRYVIEW(dev)) {
435 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700436 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300437 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100438 } else if (!IS_GEN2(dev)) {
439 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
440 limit = &intel_limits_i9xx_lvds;
441 else
442 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800443 } else {
444 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700445 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200446 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700447 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200448 else
449 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800450 }
451 return limit;
452}
453
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500454/* m1 is reserved as 0 in Pineview, n is a ring counter */
455static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800456{
Shaohua Li21778322009-02-23 15:19:16 +0800457 clock->m = clock->m2 + 2;
458 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200459 if (WARN_ON(clock->n == 0 || clock->p == 0))
460 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300461 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
462 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800463}
464
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200465static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
466{
467 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
468}
469
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200470static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800471{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200472 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200474 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
475 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300476 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
477 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800478}
479
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300480static void chv_clock(int refclk, intel_clock_t *clock)
481{
482 clock->m = clock->m1 * clock->m2;
483 clock->p = clock->p1 * clock->p2;
484 if (WARN_ON(clock->n == 0 || clock->p == 0))
485 return;
486 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
487 clock->n << 22);
488 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
489}
490
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800491#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800492/**
493 * Returns whether the given set of divisors are valid for a given refclk with
494 * the given connectors.
495 */
496
Chris Wilson1b894b52010-12-14 20:04:54 +0000497static bool intel_PLL_is_valid(struct drm_device *dev,
498 const intel_limit_t *limit,
499 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800500{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300501 if (clock->n < limit->n.min || limit->n.max < clock->n)
502 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800503 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400504 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800505 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400506 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400508 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300509
510 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
511 if (clock->m1 <= clock->m2)
512 INTELPllInvalid("m1 <= m2\n");
513
514 if (!IS_VALLEYVIEW(dev)) {
515 if (clock->p < limit->p.min || limit->p.max < clock->p)
516 INTELPllInvalid("p out of range\n");
517 if (clock->m < limit->m.min || limit->m.max < clock->m)
518 INTELPllInvalid("m out of range\n");
519 }
520
Jesse Barnes79e53942008-11-07 14:24:08 -0800521 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400522 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800523 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
524 * connector, etc., rather than just a single range.
525 */
526 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400527 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800528
529 return true;
530}
531
Ma Lingd4906092009-03-18 20:13:27 +0800532static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200533i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800534 int target, int refclk, intel_clock_t *match_clock,
535 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800536{
537 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800538 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800539 int err = target;
540
Daniel Vettera210b022012-11-26 17:22:08 +0100541 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800542 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100543 * For LVDS just rely on its current settings for dual-channel.
544 * We haven't figured out how to reliably set up different
545 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800546 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100547 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800548 clock.p2 = limit->p2.p2_fast;
549 else
550 clock.p2 = limit->p2.p2_slow;
551 } else {
552 if (target < limit->p2.dot_limit)
553 clock.p2 = limit->p2.p2_slow;
554 else
555 clock.p2 = limit->p2.p2_fast;
556 }
557
Akshay Joshi0206e352011-08-16 15:34:10 -0400558 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800559
Zhao Yakui42158662009-11-20 11:24:18 +0800560 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
561 clock.m1++) {
562 for (clock.m2 = limit->m2.min;
563 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200564 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800565 break;
566 for (clock.n = limit->n.min;
567 clock.n <= limit->n.max; clock.n++) {
568 for (clock.p1 = limit->p1.min;
569 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800570 int this_err;
571
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200572 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000573 if (!intel_PLL_is_valid(dev, limit,
574 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800575 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800576 if (match_clock &&
577 clock.p != match_clock->p)
578 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800579
580 this_err = abs(clock.dot - target);
581 if (this_err < err) {
582 *best_clock = clock;
583 err = this_err;
584 }
585 }
586 }
587 }
588 }
589
590 return (err != target);
591}
592
Ma Lingd4906092009-03-18 20:13:27 +0800593static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200594pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
595 int target, int refclk, intel_clock_t *match_clock,
596 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200597{
598 struct drm_device *dev = crtc->dev;
599 intel_clock_t clock;
600 int err = target;
601
602 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
603 /*
604 * For LVDS just rely on its current settings for dual-channel.
605 * We haven't figured out how to reliably set up different
606 * single/dual channel state, if we even can.
607 */
608 if (intel_is_dual_link_lvds(dev))
609 clock.p2 = limit->p2.p2_fast;
610 else
611 clock.p2 = limit->p2.p2_slow;
612 } else {
613 if (target < limit->p2.dot_limit)
614 clock.p2 = limit->p2.p2_slow;
615 else
616 clock.p2 = limit->p2.p2_fast;
617 }
618
619 memset(best_clock, 0, sizeof(*best_clock));
620
621 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
622 clock.m1++) {
623 for (clock.m2 = limit->m2.min;
624 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200625 for (clock.n = limit->n.min;
626 clock.n <= limit->n.max; clock.n++) {
627 for (clock.p1 = limit->p1.min;
628 clock.p1 <= limit->p1.max; clock.p1++) {
629 int this_err;
630
631 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800632 if (!intel_PLL_is_valid(dev, limit,
633 &clock))
634 continue;
635 if (match_clock &&
636 clock.p != match_clock->p)
637 continue;
638
639 this_err = abs(clock.dot - target);
640 if (this_err < err) {
641 *best_clock = clock;
642 err = this_err;
643 }
644 }
645 }
646 }
647 }
648
649 return (err != target);
650}
651
Ma Lingd4906092009-03-18 20:13:27 +0800652static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200653g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
654 int target, int refclk, intel_clock_t *match_clock,
655 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800656{
657 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800658 intel_clock_t clock;
659 int max_n;
660 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400661 /* approximately equals target * 0.00585 */
662 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800663 found = false;
664
665 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100666 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800667 clock.p2 = limit->p2.p2_fast;
668 else
669 clock.p2 = limit->p2.p2_slow;
670 } else {
671 if (target < limit->p2.dot_limit)
672 clock.p2 = limit->p2.p2_slow;
673 else
674 clock.p2 = limit->p2.p2_fast;
675 }
676
677 memset(best_clock, 0, sizeof(*best_clock));
678 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200679 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800680 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200681 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800682 for (clock.m1 = limit->m1.max;
683 clock.m1 >= limit->m1.min; clock.m1--) {
684 for (clock.m2 = limit->m2.max;
685 clock.m2 >= limit->m2.min; clock.m2--) {
686 for (clock.p1 = limit->p1.max;
687 clock.p1 >= limit->p1.min; clock.p1--) {
688 int this_err;
689
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200690 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000691 if (!intel_PLL_is_valid(dev, limit,
692 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800693 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000694
695 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800696 if (this_err < err_most) {
697 *best_clock = clock;
698 err_most = this_err;
699 max_n = clock.n;
700 found = true;
701 }
702 }
703 }
704 }
705 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800706 return found;
707}
Ma Lingd4906092009-03-18 20:13:27 +0800708
Zhenyu Wang2c072452009-06-05 15:38:42 +0800709static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200710vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
711 int target, int refclk, intel_clock_t *match_clock,
712 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700713{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300714 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300715 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300716 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300717 /* min update 19.2 MHz */
718 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300719 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700720
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300721 target *= 5; /* fast clock */
722
723 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700724
725 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300726 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300727 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300728 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300729 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300730 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700731 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300732 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300733 unsigned int ppm, diff;
734
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300735 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
736 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300737
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300738 vlv_clock(refclk, &clock);
739
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300740 if (!intel_PLL_is_valid(dev, limit,
741 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300742 continue;
743
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300744 diff = abs(clock.dot - target);
745 ppm = div_u64(1000000ULL * diff, target);
746
747 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300748 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300749 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300750 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300751 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300752
Ville Syrjäläc6861222013-09-24 21:26:21 +0300753 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300754 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300755 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300756 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700757 }
758 }
759 }
760 }
761 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700762
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300763 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700764}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700765
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300766static bool
767chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
768 int target, int refclk, intel_clock_t *match_clock,
769 intel_clock_t *best_clock)
770{
771 struct drm_device *dev = crtc->dev;
772 intel_clock_t clock;
773 uint64_t m2;
774 int found = false;
775
776 memset(best_clock, 0, sizeof(*best_clock));
777
778 /*
779 * Based on hardware doc, the n always set to 1, and m1 always
780 * set to 2. If requires to support 200Mhz refclk, we need to
781 * revisit this because n may not 1 anymore.
782 */
783 clock.n = 1, clock.m1 = 2;
784 target *= 5; /* fast clock */
785
786 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
787 for (clock.p2 = limit->p2.p2_fast;
788 clock.p2 >= limit->p2.p2_slow;
789 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
790
791 clock.p = clock.p1 * clock.p2;
792
793 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
794 clock.n) << 22, refclk * clock.m1);
795
796 if (m2 > INT_MAX/clock.m1)
797 continue;
798
799 clock.m2 = m2;
800
801 chv_clock(refclk, &clock);
802
803 if (!intel_PLL_is_valid(dev, limit, &clock))
804 continue;
805
806 /* based on hardware requirement, prefer bigger p
807 */
808 if (clock.p > best_clock->p) {
809 *best_clock = clock;
810 found = true;
811 }
812 }
813 }
814
815 return found;
816}
817
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300818bool intel_crtc_active(struct drm_crtc *crtc)
819{
820 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
821
822 /* Be paranoid as we can arrive here with only partial
823 * state retrieved from the hardware during setup.
824 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100825 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300826 * as Haswell has gained clock readout/fastboot support.
827 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000828 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300829 * properly reconstruct framebuffers.
830 */
Matt Roperf4510a22014-04-01 15:22:40 -0700831 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100832 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300833}
834
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200835enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
836 enum pipe pipe)
837{
838 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
839 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
840
Daniel Vetter3b117c82013-04-17 20:15:07 +0200841 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200842}
843
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200844static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300845{
846 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200847 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300848
849 frame = I915_READ(frame_reg);
850
851 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
Jesse Barnes93937072014-04-04 16:12:09 -0700852 WARN(1, "vblank wait timed out\n");
Paulo Zanonia928d532012-05-04 17:18:15 -0300853}
854
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700855/**
856 * intel_wait_for_vblank - wait for vblank on a given pipe
857 * @dev: drm device
858 * @pipe: pipe to wait for
859 *
860 * Wait for vblank to occur on a given pipe. Needed for various bits of
861 * mode setting code.
862 */
863void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800864{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700865 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800866 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700867
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200868 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
869 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300870 return;
871 }
872
Chris Wilson300387c2010-09-05 20:25:43 +0100873 /* Clear existing vblank status. Note this will clear any other
874 * sticky status fields as well.
875 *
876 * This races with i915_driver_irq_handler() with the result
877 * that either function could miss a vblank event. Here it is not
878 * fatal, as we will either wait upon the next vblank interrupt or
879 * timeout. Generally speaking intel_wait_for_vblank() is only
880 * called during modeset at which time the GPU should be idle and
881 * should *not* be performing page flips and thus not waiting on
882 * vblanks...
883 * Currently, the result of us stealing a vblank from the irq
884 * handler is that a single frame will be skipped during swapbuffers.
885 */
886 I915_WRITE(pipestat_reg,
887 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
888
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700889 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100890 if (wait_for(I915_READ(pipestat_reg) &
891 PIPE_VBLANK_INTERRUPT_STATUS,
892 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700893 DRM_DEBUG_KMS("vblank wait timed out\n");
894}
895
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300896static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
897{
898 struct drm_i915_private *dev_priv = dev->dev_private;
899 u32 reg = PIPEDSL(pipe);
900 u32 line1, line2;
901 u32 line_mask;
902
903 if (IS_GEN2(dev))
904 line_mask = DSL_LINEMASK_GEN2;
905 else
906 line_mask = DSL_LINEMASK_GEN3;
907
908 line1 = I915_READ(reg) & line_mask;
909 mdelay(5);
910 line2 = I915_READ(reg) & line_mask;
911
912 return line1 == line2;
913}
914
Keith Packardab7ad7f2010-10-03 00:33:06 -0700915/*
916 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700917 * @dev: drm device
918 * @pipe: pipe to wait for
919 *
920 * After disabling a pipe, we can't wait for vblank in the usual way,
921 * spinning on the vblank interrupt status bit, since we won't actually
922 * see an interrupt when the pipe is disabled.
923 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700924 * On Gen4 and above:
925 * wait for the pipe register state bit to turn off
926 *
927 * Otherwise:
928 * wait for the display line value to settle (it usually
929 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100930 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700931 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100932void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700933{
934 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200935 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
936 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700937
Keith Packardab7ad7f2010-10-03 00:33:06 -0700938 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200939 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700940
Keith Packardab7ad7f2010-10-03 00:33:06 -0700941 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100942 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
943 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200944 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700945 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700946 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300947 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200948 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700949 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800950}
951
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000952/*
953 * ibx_digital_port_connected - is the specified port connected?
954 * @dev_priv: i915 private structure
955 * @port: the port to test
956 *
957 * Returns true if @port is connected, false otherwise.
958 */
959bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
960 struct intel_digital_port *port)
961{
962 u32 bit;
963
Damien Lespiauc36346e2012-12-13 16:09:03 +0000964 if (HAS_PCH_IBX(dev_priv->dev)) {
965 switch(port->port) {
966 case PORT_B:
967 bit = SDE_PORTB_HOTPLUG;
968 break;
969 case PORT_C:
970 bit = SDE_PORTC_HOTPLUG;
971 break;
972 case PORT_D:
973 bit = SDE_PORTD_HOTPLUG;
974 break;
975 default:
976 return true;
977 }
978 } else {
979 switch(port->port) {
980 case PORT_B:
981 bit = SDE_PORTB_HOTPLUG_CPT;
982 break;
983 case PORT_C:
984 bit = SDE_PORTC_HOTPLUG_CPT;
985 break;
986 case PORT_D:
987 bit = SDE_PORTD_HOTPLUG_CPT;
988 break;
989 default:
990 return true;
991 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000992 }
993
994 return I915_READ(SDEISR) & bit;
995}
996
Jesse Barnesb24e7172011-01-04 15:09:30 -0800997static const char *state_string(bool enabled)
998{
999 return enabled ? "on" : "off";
1000}
1001
1002/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001003void assert_pll(struct drm_i915_private *dev_priv,
1004 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001005{
1006 int reg;
1007 u32 val;
1008 bool cur_state;
1009
1010 reg = DPLL(pipe);
1011 val = I915_READ(reg);
1012 cur_state = !!(val & DPLL_VCO_ENABLE);
1013 WARN(cur_state != state,
1014 "PLL state assertion failure (expected %s, current %s)\n",
1015 state_string(state), state_string(cur_state));
1016}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001017
Jani Nikula23538ef2013-08-27 15:12:22 +03001018/* XXX: the dsi pll is shared between MIPI DSI ports */
1019static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1020{
1021 u32 val;
1022 bool cur_state;
1023
1024 mutex_lock(&dev_priv->dpio_lock);
1025 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1026 mutex_unlock(&dev_priv->dpio_lock);
1027
1028 cur_state = val & DSI_PLL_VCO_EN;
1029 WARN(cur_state != state,
1030 "DSI PLL state assertion failure (expected %s, current %s)\n",
1031 state_string(state), state_string(cur_state));
1032}
1033#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1034#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1035
Daniel Vetter55607e82013-06-16 21:42:39 +02001036struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001037intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001038{
Daniel Vettere2b78262013-06-07 23:10:03 +02001039 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1040
Daniel Vettera43f6e02013-06-07 23:10:32 +02001041 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001042 return NULL;
1043
Daniel Vettera43f6e02013-06-07 23:10:32 +02001044 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001045}
1046
Jesse Barnesb24e7172011-01-04 15:09:30 -08001047/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001048void assert_shared_dpll(struct drm_i915_private *dev_priv,
1049 struct intel_shared_dpll *pll,
1050 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001051{
Jesse Barnes040484a2011-01-03 12:14:26 -08001052 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001053 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001054
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001055 if (HAS_PCH_LPT(dev_priv->dev)) {
1056 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1057 return;
1058 }
1059
Chris Wilson92b27b02012-05-20 18:10:50 +01001060 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001061 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001062 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001063
Daniel Vetter53589012013-06-05 13:34:16 +02001064 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001065 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001066 "%s assertion failure (expected %s, current %s)\n",
1067 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001068}
Jesse Barnes040484a2011-01-03 12:14:26 -08001069
1070static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1071 enum pipe pipe, bool state)
1072{
1073 int reg;
1074 u32 val;
1075 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001076 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1077 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001078
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001079 if (HAS_DDI(dev_priv->dev)) {
1080 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001081 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001082 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001083 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001084 } else {
1085 reg = FDI_TX_CTL(pipe);
1086 val = I915_READ(reg);
1087 cur_state = !!(val & FDI_TX_ENABLE);
1088 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001089 WARN(cur_state != state,
1090 "FDI TX state assertion failure (expected %s, current %s)\n",
1091 state_string(state), state_string(cur_state));
1092}
1093#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1094#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1095
1096static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1097 enum pipe pipe, bool state)
1098{
1099 int reg;
1100 u32 val;
1101 bool cur_state;
1102
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001103 reg = FDI_RX_CTL(pipe);
1104 val = I915_READ(reg);
1105 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001106 WARN(cur_state != state,
1107 "FDI RX state assertion failure (expected %s, current %s)\n",
1108 state_string(state), state_string(cur_state));
1109}
1110#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1111#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1112
1113static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1114 enum pipe pipe)
1115{
1116 int reg;
1117 u32 val;
1118
1119 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001120 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001121 return;
1122
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001123 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001124 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001125 return;
1126
Jesse Barnes040484a2011-01-03 12:14:26 -08001127 reg = FDI_TX_CTL(pipe);
1128 val = I915_READ(reg);
1129 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1130}
1131
Daniel Vetter55607e82013-06-16 21:42:39 +02001132void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1133 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001134{
1135 int reg;
1136 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001137 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001138
1139 reg = FDI_RX_CTL(pipe);
1140 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001141 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1142 WARN(cur_state != state,
1143 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1144 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001145}
1146
Jesse Barnesea0760c2011-01-04 15:09:32 -08001147static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1148 enum pipe pipe)
1149{
1150 int pp_reg, lvds_reg;
1151 u32 val;
1152 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001153 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001154
1155 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1156 pp_reg = PCH_PP_CONTROL;
1157 lvds_reg = PCH_LVDS;
1158 } else {
1159 pp_reg = PP_CONTROL;
1160 lvds_reg = LVDS;
1161 }
1162
1163 val = I915_READ(pp_reg);
1164 if (!(val & PANEL_POWER_ON) ||
1165 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1166 locked = false;
1167
1168 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1169 panel_pipe = PIPE_B;
1170
1171 WARN(panel_pipe == pipe && locked,
1172 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001173 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001174}
1175
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001176static void assert_cursor(struct drm_i915_private *dev_priv,
1177 enum pipe pipe, bool state)
1178{
1179 struct drm_device *dev = dev_priv->dev;
1180 bool cur_state;
1181
Paulo Zanonid9d82082014-02-27 16:30:56 -03001182 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001183 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001184 else if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001185 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001186 else
1187 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001188
1189 WARN(cur_state != state,
1190 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1191 pipe_name(pipe), state_string(state), state_string(cur_state));
1192}
1193#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1194#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1195
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001196void assert_pipe(struct drm_i915_private *dev_priv,
1197 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001198{
1199 int reg;
1200 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001201 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001202 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1203 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001204
Daniel Vetter8e636782012-01-22 01:36:48 +01001205 /* if we need the pipe A quirk it must be always on */
1206 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1207 state = true;
1208
Imre Deakda7e29b2014-02-18 00:02:02 +02001209 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001210 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001211 cur_state = false;
1212 } else {
1213 reg = PIPECONF(cpu_transcoder);
1214 val = I915_READ(reg);
1215 cur_state = !!(val & PIPECONF_ENABLE);
1216 }
1217
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001218 WARN(cur_state != state,
1219 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001220 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001221}
1222
Chris Wilson931872f2012-01-16 23:01:13 +00001223static void assert_plane(struct drm_i915_private *dev_priv,
1224 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001225{
1226 int reg;
1227 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001228 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001229
1230 reg = DSPCNTR(plane);
1231 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001232 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1233 WARN(cur_state != state,
1234 "plane %c assertion failure (expected %s, current %s)\n",
1235 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001236}
1237
Chris Wilson931872f2012-01-16 23:01:13 +00001238#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1239#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1240
Jesse Barnesb24e7172011-01-04 15:09:30 -08001241static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1242 enum pipe pipe)
1243{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001244 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001245 int reg, i;
1246 u32 val;
1247 int cur_pipe;
1248
Ville Syrjälä653e1022013-06-04 13:49:05 +03001249 /* Primary planes are fixed to pipes on gen4+ */
1250 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001251 reg = DSPCNTR(pipe);
1252 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001253 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001254 "plane %c assertion failure, should be disabled but not\n",
1255 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001256 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001257 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001258
Jesse Barnesb24e7172011-01-04 15:09:30 -08001259 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001260 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001261 reg = DSPCNTR(i);
1262 val = I915_READ(reg);
1263 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1264 DISPPLANE_SEL_PIPE_SHIFT;
1265 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001266 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1267 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001268 }
1269}
1270
Jesse Barnes19332d72013-03-28 09:55:38 -07001271static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1272 enum pipe pipe)
1273{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001274 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001275 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001276 u32 val;
1277
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001278 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001279 for_each_sprite(pipe, sprite) {
1280 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001281 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001282 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001283 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001284 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001285 }
1286 } else if (INTEL_INFO(dev)->gen >= 7) {
1287 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001288 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001289 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001290 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001291 plane_name(pipe), pipe_name(pipe));
1292 } else if (INTEL_INFO(dev)->gen >= 5) {
1293 reg = DVSCNTR(pipe);
1294 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001295 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001296 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1297 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001298 }
1299}
1300
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001301static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001302{
1303 u32 val;
1304 bool enabled;
1305
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001306 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001307
Jesse Barnes92f25842011-01-04 15:09:34 -08001308 val = I915_READ(PCH_DREF_CONTROL);
1309 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1310 DREF_SUPERSPREAD_SOURCE_MASK));
1311 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1312}
1313
Daniel Vetterab9412b2013-05-03 11:49:46 +02001314static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1315 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001316{
1317 int reg;
1318 u32 val;
1319 bool enabled;
1320
Daniel Vetterab9412b2013-05-03 11:49:46 +02001321 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001322 val = I915_READ(reg);
1323 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001324 WARN(enabled,
1325 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1326 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001327}
1328
Keith Packard4e634382011-08-06 10:39:45 -07001329static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1330 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001331{
1332 if ((val & DP_PORT_EN) == 0)
1333 return false;
1334
1335 if (HAS_PCH_CPT(dev_priv->dev)) {
1336 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1337 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1338 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1339 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001340 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1341 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1342 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001343 } else {
1344 if ((val & DP_PIPE_MASK) != (pipe << 30))
1345 return false;
1346 }
1347 return true;
1348}
1349
Keith Packard1519b992011-08-06 10:35:34 -07001350static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1351 enum pipe pipe, u32 val)
1352{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001353 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001354 return false;
1355
1356 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001357 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001358 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001359 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1360 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1361 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001362 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001363 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001364 return false;
1365 }
1366 return true;
1367}
1368
1369static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1370 enum pipe pipe, u32 val)
1371{
1372 if ((val & LVDS_PORT_EN) == 0)
1373 return false;
1374
1375 if (HAS_PCH_CPT(dev_priv->dev)) {
1376 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1377 return false;
1378 } else {
1379 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1380 return false;
1381 }
1382 return true;
1383}
1384
1385static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1386 enum pipe pipe, u32 val)
1387{
1388 if ((val & ADPA_DAC_ENABLE) == 0)
1389 return false;
1390 if (HAS_PCH_CPT(dev_priv->dev)) {
1391 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1392 return false;
1393 } else {
1394 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1395 return false;
1396 }
1397 return true;
1398}
1399
Jesse Barnes291906f2011-02-02 12:28:03 -08001400static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001401 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001402{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001403 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001404 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001405 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001406 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001407
Daniel Vetter75c5da22012-09-10 21:58:29 +02001408 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1409 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001410 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001411}
1412
1413static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1414 enum pipe pipe, int reg)
1415{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001416 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001417 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001418 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001419 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001420
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001421 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001422 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001423 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001424}
1425
1426static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1427 enum pipe pipe)
1428{
1429 int reg;
1430 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001431
Keith Packardf0575e92011-07-25 22:12:43 -07001432 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1433 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1434 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001435
1436 reg = PCH_ADPA;
1437 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001438 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001439 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001440 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001441
1442 reg = PCH_LVDS;
1443 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001444 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001445 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001446 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001447
Paulo Zanonie2debe92013-02-18 19:00:27 -03001448 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1449 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1450 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001451}
1452
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001453static void intel_init_dpio(struct drm_device *dev)
1454{
1455 struct drm_i915_private *dev_priv = dev->dev_private;
1456
1457 if (!IS_VALLEYVIEW(dev))
1458 return;
1459
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001460 /*
1461 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1462 * CHV x1 PHY (DP/HDMI D)
1463 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1464 */
1465 if (IS_CHERRYVIEW(dev)) {
1466 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1467 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1468 } else {
1469 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1470 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001471}
1472
1473static void intel_reset_dpio(struct drm_device *dev)
1474{
1475 struct drm_i915_private *dev_priv = dev->dev_private;
1476
1477 if (!IS_VALLEYVIEW(dev))
1478 return;
1479
Imre Deake5cbfbf2014-01-09 17:08:16 +02001480 /*
1481 * Enable the CRI clock source so we can get at the display and the
1482 * reference clock for VGA hotplug / manual detection.
1483 */
Imre Deak404faab2014-01-09 17:08:15 +02001484 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
Imre Deake5cbfbf2014-01-09 17:08:16 +02001485 DPLL_REFA_CLK_ENABLE_VLV |
Imre Deak404faab2014-01-09 17:08:15 +02001486 DPLL_INTEGRATED_CRI_CLK_VLV);
1487
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001488 if (IS_CHERRYVIEW(dev)) {
1489 enum dpio_phy phy;
1490 u32 val;
1491
1492 for (phy = DPIO_PHY0; phy < I915_NUM_PHYS_VLV; phy++) {
1493 /* Poll for phypwrgood signal */
1494 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) &
1495 PHY_POWERGOOD(phy), 1))
1496 DRM_ERROR("Display PHY %d is not power up\n", phy);
1497
1498 /*
1499 * Deassert common lane reset for PHY.
1500 *
1501 * This should only be done on init and resume from S3
1502 * with both PLLs disabled, or we risk losing DPIO and
1503 * PLL synchronization.
1504 */
1505 val = I915_READ(DISPLAY_PHY_CONTROL);
1506 I915_WRITE(DISPLAY_PHY_CONTROL,
1507 PHY_COM_LANE_RESET_DEASSERT(phy, val));
1508 }
1509
1510 } else {
1511 /*
1512 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1513 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1514 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1515 * b. The other bits such as sfr settings / modesel may all
1516 * be set to 0.
1517 *
1518 * This should only be done on init and resume from S3 with
1519 * both PLLs disabled, or we risk losing DPIO and PLL
1520 * synchronization.
1521 */
1522 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1523 }
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001524}
1525
Daniel Vetter426115c2013-07-11 22:13:42 +02001526static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001527{
Daniel Vetter426115c2013-07-11 22:13:42 +02001528 struct drm_device *dev = crtc->base.dev;
1529 struct drm_i915_private *dev_priv = dev->dev_private;
1530 int reg = DPLL(crtc->pipe);
1531 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001532
Daniel Vetter426115c2013-07-11 22:13:42 +02001533 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001534
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001535 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001536 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1537
1538 /* PLL is protected by panel, make sure we can write it */
1539 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001540 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001541
Daniel Vetter426115c2013-07-11 22:13:42 +02001542 I915_WRITE(reg, dpll);
1543 POSTING_READ(reg);
1544 udelay(150);
1545
1546 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1547 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1548
1549 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1550 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001551
1552 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001553 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001554 POSTING_READ(reg);
1555 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001556 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001557 POSTING_READ(reg);
1558 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001559 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001560 POSTING_READ(reg);
1561 udelay(150); /* wait for warmup */
1562}
1563
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001564static void chv_enable_pll(struct intel_crtc *crtc)
1565{
1566 struct drm_device *dev = crtc->base.dev;
1567 struct drm_i915_private *dev_priv = dev->dev_private;
1568 int pipe = crtc->pipe;
1569 enum dpio_channel port = vlv_pipe_to_channel(pipe);
1570 int dpll = DPLL(crtc->pipe);
1571 u32 tmp;
1572
1573 assert_pipe_disabled(dev_priv, crtc->pipe);
1574
1575 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1576
1577 mutex_lock(&dev_priv->dpio_lock);
1578
1579 /* Enable back the 10bit clock to display controller */
1580 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1581 tmp |= DPIO_DCLKP_EN;
1582 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1583
1584 /*
1585 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1586 */
1587 udelay(1);
1588
1589 /* Enable PLL */
1590 tmp = I915_READ(dpll);
1591 tmp |= DPLL_VCO_ENABLE;
1592 I915_WRITE(dpll, tmp);
1593
1594 /* Check PLL is locked */
1595 if (wait_for(((I915_READ(dpll) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1596 DRM_ERROR("PLL %d failed to lock\n", pipe);
1597
1598 /* Deassert soft data lane reset*/
1599 tmp = vlv_dpio_read(dev_priv, pipe, VLV_PCS_DW0(port));
1600 tmp |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1601 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), tmp);
1602
1603
1604 mutex_unlock(&dev_priv->dpio_lock);
1605}
1606
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001607static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001608{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001609 struct drm_device *dev = crtc->base.dev;
1610 struct drm_i915_private *dev_priv = dev->dev_private;
1611 int reg = DPLL(crtc->pipe);
1612 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001613
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001614 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001615
1616 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001617 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001618
1619 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001620 if (IS_MOBILE(dev) && !IS_I830(dev))
1621 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001622
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001623 I915_WRITE(reg, dpll);
1624
1625 /* Wait for the clocks to stabilize. */
1626 POSTING_READ(reg);
1627 udelay(150);
1628
1629 if (INTEL_INFO(dev)->gen >= 4) {
1630 I915_WRITE(DPLL_MD(crtc->pipe),
1631 crtc->config.dpll_hw_state.dpll_md);
1632 } else {
1633 /* The pixel multiplier can only be updated once the
1634 * DPLL is enabled and the clocks are stable.
1635 *
1636 * So write it again.
1637 */
1638 I915_WRITE(reg, dpll);
1639 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001640
1641 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001642 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001643 POSTING_READ(reg);
1644 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001645 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001646 POSTING_READ(reg);
1647 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001648 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001649 POSTING_READ(reg);
1650 udelay(150); /* wait for warmup */
1651}
1652
1653/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001654 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001655 * @dev_priv: i915 private structure
1656 * @pipe: pipe PLL to disable
1657 *
1658 * Disable the PLL for @pipe, making sure the pipe is off first.
1659 *
1660 * Note! This is for pre-ILK only.
1661 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001662static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001663{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001664 /* Don't disable pipe A or pipe A PLLs if needed */
1665 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1666 return;
1667
1668 /* Make sure the pipe isn't still relying on us */
1669 assert_pipe_disabled(dev_priv, pipe);
1670
Daniel Vetter50b44a42013-06-05 13:34:33 +02001671 I915_WRITE(DPLL(pipe), 0);
1672 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001673}
1674
Jesse Barnesf6071162013-10-01 10:41:38 -07001675static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1676{
1677 u32 val = 0;
1678
1679 /* Make sure the pipe isn't still relying on us */
1680 assert_pipe_disabled(dev_priv, pipe);
1681
Imre Deake5cbfbf2014-01-09 17:08:16 +02001682 /*
1683 * Leave integrated clock source and reference clock enabled for pipe B.
1684 * The latter is needed for VGA hotplug / manual detection.
1685 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001686 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001687 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001688 I915_WRITE(DPLL(pipe), val);
1689 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001690
1691}
1692
1693static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1694{
1695 int dpll = DPLL(pipe);
1696 u32 val;
1697
1698 /* Set PLL en = 0 */
1699 val = I915_READ(dpll);
1700 val &= ~DPLL_VCO_ENABLE;
1701 I915_WRITE(dpll, val);
1702
Jesse Barnesf6071162013-10-01 10:41:38 -07001703}
1704
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001705void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1706 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001707{
1708 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001709 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001710
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001711 switch (dport->port) {
1712 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001713 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001714 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001715 break;
1716 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001717 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001718 dpll_reg = DPLL(0);
1719 break;
1720 case PORT_D:
1721 port_mask = DPLL_PORTD_READY_MASK;
1722 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001723 break;
1724 default:
1725 BUG();
1726 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001727
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001728 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001729 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001730 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001731}
1732
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001733/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001734 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001735 * @dev_priv: i915 private structure
1736 * @pipe: pipe PLL to enable
1737 *
1738 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1739 * drives the transcoder clock.
1740 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001741static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001742{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001743 struct drm_device *dev = crtc->base.dev;
1744 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001745 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001746
Chris Wilson48da64a2012-05-13 20:16:12 +01001747 /* PCH PLLs only available on ILK, SNB and IVB */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001748 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001749 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001750 return;
1751
1752 if (WARN_ON(pll->refcount == 0))
1753 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001754
Daniel Vetter46edb022013-06-05 13:34:12 +02001755 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1756 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001757 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001758
Daniel Vettercdbd2312013-06-05 13:34:03 +02001759 if (pll->active++) {
1760 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001761 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001762 return;
1763 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001764 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001765
Daniel Vetter46edb022013-06-05 13:34:12 +02001766 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001767 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001768 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001769}
1770
Daniel Vettere2b78262013-06-07 23:10:03 +02001771static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001772{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001773 struct drm_device *dev = crtc->base.dev;
1774 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001775 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001776
Jesse Barnes92f25842011-01-04 15:09:34 -08001777 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001778 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001779 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001780 return;
1781
Chris Wilson48da64a2012-05-13 20:16:12 +01001782 if (WARN_ON(pll->refcount == 0))
1783 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001784
Daniel Vetter46edb022013-06-05 13:34:12 +02001785 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1786 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001787 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001788
Chris Wilson48da64a2012-05-13 20:16:12 +01001789 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001790 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001791 return;
1792 }
1793
Daniel Vettere9d69442013-06-05 13:34:15 +02001794 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001795 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001796 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001797 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001798
Daniel Vetter46edb022013-06-05 13:34:12 +02001799 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001800 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001801 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001802}
1803
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001804static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1805 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001806{
Daniel Vetter23670b322012-11-01 09:15:30 +01001807 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001808 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001809 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001810 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001811
1812 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001813 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001814
1815 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001816 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001817 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001818
1819 /* FDI must be feeding us bits for PCH ports */
1820 assert_fdi_tx_enabled(dev_priv, pipe);
1821 assert_fdi_rx_enabled(dev_priv, pipe);
1822
Daniel Vetter23670b322012-11-01 09:15:30 +01001823 if (HAS_PCH_CPT(dev)) {
1824 /* Workaround: Set the timing override bit before enabling the
1825 * pch transcoder. */
1826 reg = TRANS_CHICKEN2(pipe);
1827 val = I915_READ(reg);
1828 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1829 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001830 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001831
Daniel Vetterab9412b2013-05-03 11:49:46 +02001832 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001833 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001834 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001835
1836 if (HAS_PCH_IBX(dev_priv->dev)) {
1837 /*
1838 * make the BPC in transcoder be consistent with
1839 * that in pipeconf reg.
1840 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001841 val &= ~PIPECONF_BPC_MASK;
1842 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001843 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001844
1845 val &= ~TRANS_INTERLACE_MASK;
1846 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001847 if (HAS_PCH_IBX(dev_priv->dev) &&
1848 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1849 val |= TRANS_LEGACY_INTERLACED_ILK;
1850 else
1851 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001852 else
1853 val |= TRANS_PROGRESSIVE;
1854
Jesse Barnes040484a2011-01-03 12:14:26 -08001855 I915_WRITE(reg, val | TRANS_ENABLE);
1856 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001857 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001858}
1859
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001860static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001861 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001862{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001863 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001864
1865 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001866 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001867
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001868 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001869 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001870 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001871
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001872 /* Workaround: set timing override bit. */
1873 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001874 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001875 I915_WRITE(_TRANSA_CHICKEN2, val);
1876
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001877 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001878 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001879
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001880 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1881 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001882 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001883 else
1884 val |= TRANS_PROGRESSIVE;
1885
Daniel Vetterab9412b2013-05-03 11:49:46 +02001886 I915_WRITE(LPT_TRANSCONF, val);
1887 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001888 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001889}
1890
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001891static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1892 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001893{
Daniel Vetter23670b322012-11-01 09:15:30 +01001894 struct drm_device *dev = dev_priv->dev;
1895 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001896
1897 /* FDI relies on the transcoder */
1898 assert_fdi_tx_disabled(dev_priv, pipe);
1899 assert_fdi_rx_disabled(dev_priv, pipe);
1900
Jesse Barnes291906f2011-02-02 12:28:03 -08001901 /* Ports must be off as well */
1902 assert_pch_ports_disabled(dev_priv, pipe);
1903
Daniel Vetterab9412b2013-05-03 11:49:46 +02001904 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001905 val = I915_READ(reg);
1906 val &= ~TRANS_ENABLE;
1907 I915_WRITE(reg, val);
1908 /* wait for PCH transcoder off, transcoder state */
1909 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001910 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001911
1912 if (!HAS_PCH_IBX(dev)) {
1913 /* Workaround: Clear the timing override chicken bit again. */
1914 reg = TRANS_CHICKEN2(pipe);
1915 val = I915_READ(reg);
1916 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1917 I915_WRITE(reg, val);
1918 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001919}
1920
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001921static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001922{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001923 u32 val;
1924
Daniel Vetterab9412b2013-05-03 11:49:46 +02001925 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001926 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001927 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001928 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001929 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001930 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001931
1932 /* Workaround: clear timing override bit. */
1933 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001934 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001935 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001936}
1937
1938/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001939 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001940 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001941 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001942 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001943 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001944 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001945static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001946{
Paulo Zanoni03722642014-01-17 13:51:09 -02001947 struct drm_device *dev = crtc->base.dev;
1948 struct drm_i915_private *dev_priv = dev->dev_private;
1949 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001950 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1951 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001952 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001953 int reg;
1954 u32 val;
1955
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001956 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001957 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001958 assert_sprites_disabled(dev_priv, pipe);
1959
Paulo Zanoni681e5812012-12-06 11:12:38 -02001960 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001961 pch_transcoder = TRANSCODER_A;
1962 else
1963 pch_transcoder = pipe;
1964
Jesse Barnesb24e7172011-01-04 15:09:30 -08001965 /*
1966 * A pipe without a PLL won't actually be able to drive bits from
1967 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1968 * need the check.
1969 */
1970 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02001971 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001972 assert_dsi_pll_enabled(dev_priv);
1973 else
1974 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001975 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02001976 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001977 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001978 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001979 assert_fdi_tx_pll_enabled(dev_priv,
1980 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001981 }
1982 /* FIXME: assert CPU port conditions for SNB+ */
1983 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001984
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001985 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001986 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001987 if (val & PIPECONF_ENABLE) {
1988 WARN_ON(!(pipe == PIPE_A &&
1989 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00001990 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001991 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001992
1993 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001994 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001995}
1996
1997/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001998 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001999 * @dev_priv: i915 private structure
2000 * @pipe: pipe to disable
2001 *
2002 * Disable @pipe, making sure that various hardware specific requirements
2003 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
2004 *
2005 * @pipe should be %PIPE_A or %PIPE_B.
2006 *
2007 * Will wait until the pipe has shut down before returning.
2008 */
2009static void intel_disable_pipe(struct drm_i915_private *dev_priv,
2010 enum pipe pipe)
2011{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002012 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2013 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002014 int reg;
2015 u32 val;
2016
2017 /*
2018 * Make sure planes won't keep trying to pump pixels to us,
2019 * or we might hang the display.
2020 */
2021 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002022 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002023 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002024
2025 /* Don't disable pipe A or pipe A PLLs if needed */
2026 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2027 return;
2028
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002029 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002030 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002031 if ((val & PIPECONF_ENABLE) == 0)
2032 return;
2033
2034 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002035 intel_wait_for_pipe_off(dev_priv->dev, pipe);
2036}
2037
Keith Packardd74362c2011-07-28 14:47:14 -07002038/*
2039 * Plane regs are double buffered, going from enabled->disabled needs a
2040 * trigger in order to latch. The display address reg provides this.
2041 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002042void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2043 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002044{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002045 struct drm_device *dev = dev_priv->dev;
2046 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002047
2048 I915_WRITE(reg, I915_READ(reg));
2049 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002050}
2051
Jesse Barnesb24e7172011-01-04 15:09:30 -08002052/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002053 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002054 * @dev_priv: i915 private structure
2055 * @plane: plane to enable
2056 * @pipe: pipe being fed
2057 *
2058 * Enable @plane on @pipe, making sure that @pipe is running first.
2059 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002060static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
2061 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002062{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002063 struct intel_crtc *intel_crtc =
2064 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002065 int reg;
2066 u32 val;
2067
2068 /* If the pipe isn't enabled, we can't pump pixels and may hang */
2069 assert_pipe_enabled(dev_priv, pipe);
2070
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002071 if (intel_crtc->primary_enabled)
2072 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002073
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002074 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002075
Jesse Barnesb24e7172011-01-04 15:09:30 -08002076 reg = DSPCNTR(plane);
2077 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002078 WARN_ON(val & DISPLAY_PLANE_ENABLE);
Chris Wilson00d70b12011-03-17 07:18:29 +00002079
2080 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002081 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002082 intel_wait_for_vblank(dev_priv->dev, pipe);
2083}
2084
Jesse Barnesb24e7172011-01-04 15:09:30 -08002085/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002086 * intel_disable_primary_hw_plane - disable the primary hardware plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002087 * @dev_priv: i915 private structure
2088 * @plane: plane to disable
2089 * @pipe: pipe consuming the data
2090 *
2091 * Disable @plane; should be an independent operation.
2092 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002093static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
2094 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002095{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002096 struct intel_crtc *intel_crtc =
2097 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002098 int reg;
2099 u32 val;
2100
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002101 if (!intel_crtc->primary_enabled)
2102 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002103
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002104 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002105
Jesse Barnesb24e7172011-01-04 15:09:30 -08002106 reg = DSPCNTR(plane);
2107 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002108 WARN_ON((val & DISPLAY_PLANE_ENABLE) == 0);
Chris Wilson00d70b12011-03-17 07:18:29 +00002109
2110 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002111 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002112 intel_wait_for_vblank(dev_priv->dev, pipe);
2113}
2114
Chris Wilson693db182013-03-05 14:52:39 +00002115static bool need_vtd_wa(struct drm_device *dev)
2116{
2117#ifdef CONFIG_INTEL_IOMMU
2118 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2119 return true;
2120#endif
2121 return false;
2122}
2123
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002124static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2125{
2126 int tile_height;
2127
2128 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2129 return ALIGN(height, tile_height);
2130}
2131
Chris Wilson127bd2a2010-07-23 23:32:05 +01002132int
Chris Wilson48b956c2010-09-14 12:50:34 +01002133intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002134 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002135 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002136{
Chris Wilsonce453d82011-02-21 14:43:56 +00002137 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002138 u32 alignment;
2139 int ret;
2140
Chris Wilson05394f32010-11-08 19:18:58 +00002141 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002142 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002143 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2144 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002145 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002146 alignment = 4 * 1024;
2147 else
2148 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002149 break;
2150 case I915_TILING_X:
2151 /* pin() will align the object as required by fence */
2152 alignment = 0;
2153 break;
2154 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002155 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002156 return -EINVAL;
2157 default:
2158 BUG();
2159 }
2160
Chris Wilson693db182013-03-05 14:52:39 +00002161 /* Note that the w/a also requires 64 PTE of padding following the
2162 * bo. We currently fill all unused PTE with the shadow page and so
2163 * we should always have valid PTE following the scanout preventing
2164 * the VT-d warning.
2165 */
2166 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2167 alignment = 256 * 1024;
2168
Chris Wilsonce453d82011-02-21 14:43:56 +00002169 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002170 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002171 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002172 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002173
2174 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2175 * fence, whereas 965+ only requires a fence if using
2176 * framebuffer compression. For simplicity, we always install
2177 * a fence as the cost is not that onerous.
2178 */
Chris Wilson06d98132012-04-17 15:31:24 +01002179 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002180 if (ret)
2181 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002182
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002183 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002184
Chris Wilsonce453d82011-02-21 14:43:56 +00002185 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002186 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002187
2188err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002189 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002190err_interruptible:
2191 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002192 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002193}
2194
Chris Wilson1690e1e2011-12-14 13:57:08 +01002195void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2196{
2197 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002198 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002199}
2200
Daniel Vetterc2c75132012-07-05 12:17:30 +02002201/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2202 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002203unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2204 unsigned int tiling_mode,
2205 unsigned int cpp,
2206 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002207{
Chris Wilsonbc752862013-02-21 20:04:31 +00002208 if (tiling_mode != I915_TILING_NONE) {
2209 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002210
Chris Wilsonbc752862013-02-21 20:04:31 +00002211 tile_rows = *y / 8;
2212 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002213
Chris Wilsonbc752862013-02-21 20:04:31 +00002214 tiles = *x / (512/cpp);
2215 *x %= 512/cpp;
2216
2217 return tile_rows * pitch * 8 + tiles * 4096;
2218 } else {
2219 unsigned int offset;
2220
2221 offset = *y * pitch + *x * cpp;
2222 *y = 0;
2223 *x = (offset & 4095) / cpp;
2224 return offset & -4096;
2225 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002226}
2227
Jesse Barnes46f297f2014-03-07 08:57:48 -08002228int intel_format_to_fourcc(int format)
2229{
2230 switch (format) {
2231 case DISPPLANE_8BPP:
2232 return DRM_FORMAT_C8;
2233 case DISPPLANE_BGRX555:
2234 return DRM_FORMAT_XRGB1555;
2235 case DISPPLANE_BGRX565:
2236 return DRM_FORMAT_RGB565;
2237 default:
2238 case DISPPLANE_BGRX888:
2239 return DRM_FORMAT_XRGB8888;
2240 case DISPPLANE_RGBX888:
2241 return DRM_FORMAT_XBGR8888;
2242 case DISPPLANE_BGRX101010:
2243 return DRM_FORMAT_XRGB2101010;
2244 case DISPPLANE_RGBX101010:
2245 return DRM_FORMAT_XBGR2101010;
2246 }
2247}
2248
Jesse Barnes484b41d2014-03-07 08:57:55 -08002249static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002250 struct intel_plane_config *plane_config)
2251{
2252 struct drm_device *dev = crtc->base.dev;
2253 struct drm_i915_gem_object *obj = NULL;
2254 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2255 u32 base = plane_config->base;
2256
Chris Wilsonff2652e2014-03-10 08:07:02 +00002257 if (plane_config->size == 0)
2258 return false;
2259
Jesse Barnes46f297f2014-03-07 08:57:48 -08002260 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2261 plane_config->size);
2262 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002263 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002264
2265 if (plane_config->tiled) {
2266 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002267 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002268 }
2269
Dave Airlie66e514c2014-04-03 07:51:54 +10002270 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2271 mode_cmd.width = crtc->base.primary->fb->width;
2272 mode_cmd.height = crtc->base.primary->fb->height;
2273 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002274
2275 mutex_lock(&dev->struct_mutex);
2276
Dave Airlie66e514c2014-04-03 07:51:54 +10002277 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002278 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002279 DRM_DEBUG_KMS("intel fb init failed\n");
2280 goto out_unref_obj;
2281 }
2282
2283 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002284
2285 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2286 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002287
2288out_unref_obj:
2289 drm_gem_object_unreference(&obj->base);
2290 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002291 return false;
2292}
2293
2294static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2295 struct intel_plane_config *plane_config)
2296{
2297 struct drm_device *dev = intel_crtc->base.dev;
2298 struct drm_crtc *c;
2299 struct intel_crtc *i;
2300 struct intel_framebuffer *fb;
2301
Dave Airlie66e514c2014-04-03 07:51:54 +10002302 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002303 return;
2304
2305 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2306 return;
2307
Dave Airlie66e514c2014-04-03 07:51:54 +10002308 kfree(intel_crtc->base.primary->fb);
2309 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002310
2311 /*
2312 * Failed to alloc the obj, check to see if we should share
2313 * an fb with another CRTC instead
2314 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002315 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002316 i = to_intel_crtc(c);
2317
2318 if (c == &intel_crtc->base)
2319 continue;
2320
Dave Airlie66e514c2014-04-03 07:51:54 +10002321 if (!i->active || !c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002322 continue;
2323
Dave Airlie66e514c2014-04-03 07:51:54 +10002324 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002325 if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002326 drm_framebuffer_reference(c->primary->fb);
2327 intel_crtc->base.primary->fb = c->primary->fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002328 break;
2329 }
2330 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002331}
2332
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002333static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2334 struct drm_framebuffer *fb,
2335 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002336{
2337 struct drm_device *dev = crtc->dev;
2338 struct drm_i915_private *dev_priv = dev->dev_private;
2339 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2340 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002341 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002342 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002343 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002344 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002345 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002346
Jesse Barnes81255562010-08-02 12:07:50 -07002347 intel_fb = to_intel_framebuffer(fb);
2348 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002349
Chris Wilson5eddb702010-09-11 13:48:45 +01002350 reg = DSPCNTR(plane);
2351 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002352 /* Mask out pixel format bits in case we change it */
2353 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002354 switch (fb->pixel_format) {
2355 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002356 dspcntr |= DISPPLANE_8BPP;
2357 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002358 case DRM_FORMAT_XRGB1555:
2359 case DRM_FORMAT_ARGB1555:
2360 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002361 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002362 case DRM_FORMAT_RGB565:
2363 dspcntr |= DISPPLANE_BGRX565;
2364 break;
2365 case DRM_FORMAT_XRGB8888:
2366 case DRM_FORMAT_ARGB8888:
2367 dspcntr |= DISPPLANE_BGRX888;
2368 break;
2369 case DRM_FORMAT_XBGR8888:
2370 case DRM_FORMAT_ABGR8888:
2371 dspcntr |= DISPPLANE_RGBX888;
2372 break;
2373 case DRM_FORMAT_XRGB2101010:
2374 case DRM_FORMAT_ARGB2101010:
2375 dspcntr |= DISPPLANE_BGRX101010;
2376 break;
2377 case DRM_FORMAT_XBGR2101010:
2378 case DRM_FORMAT_ABGR2101010:
2379 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002380 break;
2381 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002382 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002383 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002384
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002385 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002386 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002387 dspcntr |= DISPPLANE_TILED;
2388 else
2389 dspcntr &= ~DISPPLANE_TILED;
2390 }
2391
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002392 if (IS_G4X(dev))
2393 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2394
Chris Wilson5eddb702010-09-11 13:48:45 +01002395 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002396
Daniel Vettere506a0c2012-07-05 12:17:29 +02002397 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002398
Daniel Vetterc2c75132012-07-05 12:17:30 +02002399 if (INTEL_INFO(dev)->gen >= 4) {
2400 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002401 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2402 fb->bits_per_pixel / 8,
2403 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002404 linear_offset -= intel_crtc->dspaddr_offset;
2405 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002406 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002407 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002408
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002409 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2410 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2411 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002412 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002413 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002414 I915_WRITE(DSPSURF(plane),
2415 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002416 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002417 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002418 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002419 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002420 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002421}
2422
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002423static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2424 struct drm_framebuffer *fb,
2425 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002426{
2427 struct drm_device *dev = crtc->dev;
2428 struct drm_i915_private *dev_priv = dev->dev_private;
2429 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2430 struct intel_framebuffer *intel_fb;
2431 struct drm_i915_gem_object *obj;
2432 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002433 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002434 u32 dspcntr;
2435 u32 reg;
2436
Jesse Barnes17638cd2011-06-24 12:19:23 -07002437 intel_fb = to_intel_framebuffer(fb);
2438 obj = intel_fb->obj;
2439
2440 reg = DSPCNTR(plane);
2441 dspcntr = I915_READ(reg);
2442 /* Mask out pixel format bits in case we change it */
2443 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002444 switch (fb->pixel_format) {
2445 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002446 dspcntr |= DISPPLANE_8BPP;
2447 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002448 case DRM_FORMAT_RGB565:
2449 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002450 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002451 case DRM_FORMAT_XRGB8888:
2452 case DRM_FORMAT_ARGB8888:
2453 dspcntr |= DISPPLANE_BGRX888;
2454 break;
2455 case DRM_FORMAT_XBGR8888:
2456 case DRM_FORMAT_ABGR8888:
2457 dspcntr |= DISPPLANE_RGBX888;
2458 break;
2459 case DRM_FORMAT_XRGB2101010:
2460 case DRM_FORMAT_ARGB2101010:
2461 dspcntr |= DISPPLANE_BGRX101010;
2462 break;
2463 case DRM_FORMAT_XBGR2101010:
2464 case DRM_FORMAT_ABGR2101010:
2465 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002466 break;
2467 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002468 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002469 }
2470
2471 if (obj->tiling_mode != I915_TILING_NONE)
2472 dspcntr |= DISPPLANE_TILED;
2473 else
2474 dspcntr &= ~DISPPLANE_TILED;
2475
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002476 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002477 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2478 else
2479 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002480
2481 I915_WRITE(reg, dspcntr);
2482
Daniel Vettere506a0c2012-07-05 12:17:29 +02002483 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002484 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002485 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2486 fb->bits_per_pixel / 8,
2487 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002488 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002489
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002490 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2491 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2492 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002493 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002494 I915_WRITE(DSPSURF(plane),
2495 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002496 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002497 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2498 } else {
2499 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2500 I915_WRITE(DSPLINOFF(plane), linear_offset);
2501 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002502 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002503}
2504
2505/* Assume fb object is pinned & idle & fenced and just update base pointers */
2506static int
2507intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2508 int x, int y, enum mode_set_atomic state)
2509{
2510 struct drm_device *dev = crtc->dev;
2511 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002512
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002513 if (dev_priv->display.disable_fbc)
2514 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002515 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002516
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002517 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2518
2519 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002520}
2521
Ville Syrjälä96a02912013-02-18 19:08:49 +02002522void intel_display_handle_reset(struct drm_device *dev)
2523{
2524 struct drm_i915_private *dev_priv = dev->dev_private;
2525 struct drm_crtc *crtc;
2526
2527 /*
2528 * Flips in the rings have been nuked by the reset,
2529 * so complete all pending flips so that user space
2530 * will get its events and not get stuck.
2531 *
2532 * Also update the base address of all primary
2533 * planes to the the last fb to make sure we're
2534 * showing the correct fb after a reset.
2535 *
2536 * Need to make two loops over the crtcs so that we
2537 * don't try to grab a crtc mutex before the
2538 * pending_flip_queue really got woken up.
2539 */
2540
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002541 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002542 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2543 enum plane plane = intel_crtc->plane;
2544
2545 intel_prepare_page_flip(dev, plane);
2546 intel_finish_page_flip_plane(dev, plane);
2547 }
2548
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002549 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002550 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2551
2552 mutex_lock(&crtc->mutex);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002553 /*
2554 * FIXME: Once we have proper support for primary planes (and
2555 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002556 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002557 */
Matt Roperf4510a22014-04-01 15:22:40 -07002558 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002559 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002560 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002561 crtc->x,
2562 crtc->y);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002563 mutex_unlock(&crtc->mutex);
2564 }
2565}
2566
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002567static int
Chris Wilson14667a42012-04-03 17:58:35 +01002568intel_finish_fb(struct drm_framebuffer *old_fb)
2569{
2570 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2571 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2572 bool was_interruptible = dev_priv->mm.interruptible;
2573 int ret;
2574
Chris Wilson14667a42012-04-03 17:58:35 +01002575 /* Big Hammer, we also need to ensure that any pending
2576 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2577 * current scanout is retired before unpinning the old
2578 * framebuffer.
2579 *
2580 * This should only fail upon a hung GPU, in which case we
2581 * can safely continue.
2582 */
2583 dev_priv->mm.interruptible = false;
2584 ret = i915_gem_object_finish_gpu(obj);
2585 dev_priv->mm.interruptible = was_interruptible;
2586
2587 return ret;
2588}
2589
Chris Wilson7d5e3792014-03-04 13:15:08 +00002590static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2591{
2592 struct drm_device *dev = crtc->dev;
2593 struct drm_i915_private *dev_priv = dev->dev_private;
2594 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2595 unsigned long flags;
2596 bool pending;
2597
2598 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2599 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2600 return false;
2601
2602 spin_lock_irqsave(&dev->event_lock, flags);
2603 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2604 spin_unlock_irqrestore(&dev->event_lock, flags);
2605
2606 return pending;
2607}
2608
Chris Wilson14667a42012-04-03 17:58:35 +01002609static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002610intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002611 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002612{
2613 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002614 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002615 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002616 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002617 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002618
Chris Wilson7d5e3792014-03-04 13:15:08 +00002619 if (intel_crtc_has_pending_flip(crtc)) {
2620 DRM_ERROR("pipe is still busy with an old pageflip\n");
2621 return -EBUSY;
2622 }
2623
Jesse Barnes79e53942008-11-07 14:24:08 -08002624 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002625 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002626 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002627 return 0;
2628 }
2629
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002630 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002631 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2632 plane_name(intel_crtc->plane),
2633 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002634 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002635 }
2636
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002637 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002638 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002639 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002640 NULL);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002641 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002642 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002643 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002644 return ret;
2645 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002646
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002647 /*
2648 * Update pipe size and adjust fitter if needed: the reason for this is
2649 * that in compute_mode_changes we check the native mode (not the pfit
2650 * mode) to see if we can flip rather than do a full mode set. In the
2651 * fastboot case, we'll flip, but if we don't update the pipesrc and
2652 * pfit state, we'll end up with a big fb scanned out into the wrong
2653 * sized surface.
2654 *
2655 * To fix this properly, we need to hoist the checks up into
2656 * compute_mode_changes (or above), check the actual pfit state and
2657 * whether the platform allows pfit disable with pipe active, and only
2658 * then update the pipesrc and pfit state, even on the flip path.
2659 */
Jani Nikulad330a952014-01-21 11:24:25 +02002660 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002661 const struct drm_display_mode *adjusted_mode =
2662 &intel_crtc->config.adjusted_mode;
2663
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002664 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002665 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2666 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002667 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002668 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2669 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2670 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2671 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2672 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2673 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002674 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2675 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002676 }
2677
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002678 dev_priv->display.update_primary_plane(crtc, fb, x, y);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002679
Matt Roperf4510a22014-04-01 15:22:40 -07002680 old_fb = crtc->primary->fb;
2681 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002682 crtc->x = x;
2683 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002684
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002685 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002686 if (intel_crtc->active && old_fb != fb)
2687 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002688 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002689 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002690 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002691 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002692
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002693 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002694 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002695 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002696 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002697
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002698 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002699}
2700
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002701static void intel_fdi_normal_train(struct drm_crtc *crtc)
2702{
2703 struct drm_device *dev = crtc->dev;
2704 struct drm_i915_private *dev_priv = dev->dev_private;
2705 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2706 int pipe = intel_crtc->pipe;
2707 u32 reg, temp;
2708
2709 /* enable normal train */
2710 reg = FDI_TX_CTL(pipe);
2711 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002712 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002713 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2714 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002715 } else {
2716 temp &= ~FDI_LINK_TRAIN_NONE;
2717 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002718 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002719 I915_WRITE(reg, temp);
2720
2721 reg = FDI_RX_CTL(pipe);
2722 temp = I915_READ(reg);
2723 if (HAS_PCH_CPT(dev)) {
2724 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2725 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2726 } else {
2727 temp &= ~FDI_LINK_TRAIN_NONE;
2728 temp |= FDI_LINK_TRAIN_NONE;
2729 }
2730 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2731
2732 /* wait one idle pattern time */
2733 POSTING_READ(reg);
2734 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002735
2736 /* IVB wants error correction enabled */
2737 if (IS_IVYBRIDGE(dev))
2738 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2739 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002740}
2741
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002742static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002743{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002744 return crtc->base.enabled && crtc->active &&
2745 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002746}
2747
Daniel Vetter01a415f2012-10-27 15:58:40 +02002748static void ivb_modeset_global_resources(struct drm_device *dev)
2749{
2750 struct drm_i915_private *dev_priv = dev->dev_private;
2751 struct intel_crtc *pipe_B_crtc =
2752 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2753 struct intel_crtc *pipe_C_crtc =
2754 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2755 uint32_t temp;
2756
Daniel Vetter1e833f42013-02-19 22:31:57 +01002757 /*
2758 * When everything is off disable fdi C so that we could enable fdi B
2759 * with all lanes. Note that we don't care about enabled pipes without
2760 * an enabled pch encoder.
2761 */
2762 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2763 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002764 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2765 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2766
2767 temp = I915_READ(SOUTH_CHICKEN1);
2768 temp &= ~FDI_BC_BIFURCATION_SELECT;
2769 DRM_DEBUG_KMS("disabling fdi C rx\n");
2770 I915_WRITE(SOUTH_CHICKEN1, temp);
2771 }
2772}
2773
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002774/* The FDI link training functions for ILK/Ibexpeak. */
2775static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2776{
2777 struct drm_device *dev = crtc->dev;
2778 struct drm_i915_private *dev_priv = dev->dev_private;
2779 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2780 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002781 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002782
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03002783 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002784 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002785
Adam Jacksone1a44742010-06-25 15:32:14 -04002786 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2787 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002788 reg = FDI_RX_IMR(pipe);
2789 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002790 temp &= ~FDI_RX_SYMBOL_LOCK;
2791 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002792 I915_WRITE(reg, temp);
2793 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002794 udelay(150);
2795
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002796 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002797 reg = FDI_TX_CTL(pipe);
2798 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002799 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2800 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002801 temp &= ~FDI_LINK_TRAIN_NONE;
2802 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002803 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002804
Chris Wilson5eddb702010-09-11 13:48:45 +01002805 reg = FDI_RX_CTL(pipe);
2806 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002807 temp &= ~FDI_LINK_TRAIN_NONE;
2808 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002809 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2810
2811 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002812 udelay(150);
2813
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002814 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002815 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2816 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2817 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002818
Chris Wilson5eddb702010-09-11 13:48:45 +01002819 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002820 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002821 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002822 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2823
2824 if ((temp & FDI_RX_BIT_LOCK)) {
2825 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002826 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002827 break;
2828 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002829 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002830 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002831 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002832
2833 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002834 reg = FDI_TX_CTL(pipe);
2835 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002836 temp &= ~FDI_LINK_TRAIN_NONE;
2837 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002838 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002839
Chris Wilson5eddb702010-09-11 13:48:45 +01002840 reg = FDI_RX_CTL(pipe);
2841 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002842 temp &= ~FDI_LINK_TRAIN_NONE;
2843 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002844 I915_WRITE(reg, temp);
2845
2846 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002847 udelay(150);
2848
Chris Wilson5eddb702010-09-11 13:48:45 +01002849 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002850 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002851 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002852 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2853
2854 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002855 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002856 DRM_DEBUG_KMS("FDI train 2 done.\n");
2857 break;
2858 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002859 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002860 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002861 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002862
2863 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002864
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002865}
2866
Akshay Joshi0206e352011-08-16 15:34:10 -04002867static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002868 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2869 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2870 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2871 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2872};
2873
2874/* The FDI link training functions for SNB/Cougarpoint. */
2875static void gen6_fdi_link_train(struct drm_crtc *crtc)
2876{
2877 struct drm_device *dev = crtc->dev;
2878 struct drm_i915_private *dev_priv = dev->dev_private;
2879 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2880 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002881 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002882
Adam Jacksone1a44742010-06-25 15:32:14 -04002883 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2884 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002885 reg = FDI_RX_IMR(pipe);
2886 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002887 temp &= ~FDI_RX_SYMBOL_LOCK;
2888 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002889 I915_WRITE(reg, temp);
2890
2891 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002892 udelay(150);
2893
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002894 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002895 reg = FDI_TX_CTL(pipe);
2896 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002897 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2898 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002899 temp &= ~FDI_LINK_TRAIN_NONE;
2900 temp |= FDI_LINK_TRAIN_PATTERN_1;
2901 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2902 /* SNB-B */
2903 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002904 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002905
Daniel Vetterd74cf322012-10-26 10:58:13 +02002906 I915_WRITE(FDI_RX_MISC(pipe),
2907 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2908
Chris Wilson5eddb702010-09-11 13:48:45 +01002909 reg = FDI_RX_CTL(pipe);
2910 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002911 if (HAS_PCH_CPT(dev)) {
2912 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2913 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2914 } else {
2915 temp &= ~FDI_LINK_TRAIN_NONE;
2916 temp |= FDI_LINK_TRAIN_PATTERN_1;
2917 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002918 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2919
2920 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002921 udelay(150);
2922
Akshay Joshi0206e352011-08-16 15:34:10 -04002923 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002924 reg = FDI_TX_CTL(pipe);
2925 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002926 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2927 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002928 I915_WRITE(reg, temp);
2929
2930 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002931 udelay(500);
2932
Sean Paulfa37d392012-03-02 12:53:39 -05002933 for (retry = 0; retry < 5; retry++) {
2934 reg = FDI_RX_IIR(pipe);
2935 temp = I915_READ(reg);
2936 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2937 if (temp & FDI_RX_BIT_LOCK) {
2938 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2939 DRM_DEBUG_KMS("FDI train 1 done.\n");
2940 break;
2941 }
2942 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002943 }
Sean Paulfa37d392012-03-02 12:53:39 -05002944 if (retry < 5)
2945 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002946 }
2947 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002948 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002949
2950 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002951 reg = FDI_TX_CTL(pipe);
2952 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002953 temp &= ~FDI_LINK_TRAIN_NONE;
2954 temp |= FDI_LINK_TRAIN_PATTERN_2;
2955 if (IS_GEN6(dev)) {
2956 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2957 /* SNB-B */
2958 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2959 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002960 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002961
Chris Wilson5eddb702010-09-11 13:48:45 +01002962 reg = FDI_RX_CTL(pipe);
2963 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002964 if (HAS_PCH_CPT(dev)) {
2965 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2966 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2967 } else {
2968 temp &= ~FDI_LINK_TRAIN_NONE;
2969 temp |= FDI_LINK_TRAIN_PATTERN_2;
2970 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002971 I915_WRITE(reg, temp);
2972
2973 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002974 udelay(150);
2975
Akshay Joshi0206e352011-08-16 15:34:10 -04002976 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002977 reg = FDI_TX_CTL(pipe);
2978 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002979 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2980 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002981 I915_WRITE(reg, temp);
2982
2983 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002984 udelay(500);
2985
Sean Paulfa37d392012-03-02 12:53:39 -05002986 for (retry = 0; retry < 5; retry++) {
2987 reg = FDI_RX_IIR(pipe);
2988 temp = I915_READ(reg);
2989 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2990 if (temp & FDI_RX_SYMBOL_LOCK) {
2991 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2992 DRM_DEBUG_KMS("FDI train 2 done.\n");
2993 break;
2994 }
2995 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002996 }
Sean Paulfa37d392012-03-02 12:53:39 -05002997 if (retry < 5)
2998 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002999 }
3000 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003001 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003002
3003 DRM_DEBUG_KMS("FDI train done.\n");
3004}
3005
Jesse Barnes357555c2011-04-28 15:09:55 -07003006/* Manual link training for Ivy Bridge A0 parts */
3007static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3008{
3009 struct drm_device *dev = crtc->dev;
3010 struct drm_i915_private *dev_priv = dev->dev_private;
3011 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3012 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003013 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003014
3015 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3016 for train result */
3017 reg = FDI_RX_IMR(pipe);
3018 temp = I915_READ(reg);
3019 temp &= ~FDI_RX_SYMBOL_LOCK;
3020 temp &= ~FDI_RX_BIT_LOCK;
3021 I915_WRITE(reg, temp);
3022
3023 POSTING_READ(reg);
3024 udelay(150);
3025
Daniel Vetter01a415f2012-10-27 15:58:40 +02003026 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3027 I915_READ(FDI_RX_IIR(pipe)));
3028
Jesse Barnes139ccd32013-08-19 11:04:55 -07003029 /* Try each vswing and preemphasis setting twice before moving on */
3030 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3031 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003032 reg = FDI_TX_CTL(pipe);
3033 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003034 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3035 temp &= ~FDI_TX_ENABLE;
3036 I915_WRITE(reg, temp);
3037
3038 reg = FDI_RX_CTL(pipe);
3039 temp = I915_READ(reg);
3040 temp &= ~FDI_LINK_TRAIN_AUTO;
3041 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3042 temp &= ~FDI_RX_ENABLE;
3043 I915_WRITE(reg, temp);
3044
3045 /* enable CPU FDI TX and PCH FDI RX */
3046 reg = FDI_TX_CTL(pipe);
3047 temp = I915_READ(reg);
3048 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3049 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3050 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003051 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003052 temp |= snb_b_fdi_train_param[j/2];
3053 temp |= FDI_COMPOSITE_SYNC;
3054 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3055
3056 I915_WRITE(FDI_RX_MISC(pipe),
3057 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3058
3059 reg = FDI_RX_CTL(pipe);
3060 temp = I915_READ(reg);
3061 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3062 temp |= FDI_COMPOSITE_SYNC;
3063 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3064
3065 POSTING_READ(reg);
3066 udelay(1); /* should be 0.5us */
3067
3068 for (i = 0; i < 4; i++) {
3069 reg = FDI_RX_IIR(pipe);
3070 temp = I915_READ(reg);
3071 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3072
3073 if (temp & FDI_RX_BIT_LOCK ||
3074 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3075 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3076 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3077 i);
3078 break;
3079 }
3080 udelay(1); /* should be 0.5us */
3081 }
3082 if (i == 4) {
3083 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3084 continue;
3085 }
3086
3087 /* Train 2 */
3088 reg = FDI_TX_CTL(pipe);
3089 temp = I915_READ(reg);
3090 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3091 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3092 I915_WRITE(reg, temp);
3093
3094 reg = FDI_RX_CTL(pipe);
3095 temp = I915_READ(reg);
3096 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3097 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003098 I915_WRITE(reg, temp);
3099
3100 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003101 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003102
Jesse Barnes139ccd32013-08-19 11:04:55 -07003103 for (i = 0; i < 4; i++) {
3104 reg = FDI_RX_IIR(pipe);
3105 temp = I915_READ(reg);
3106 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003107
Jesse Barnes139ccd32013-08-19 11:04:55 -07003108 if (temp & FDI_RX_SYMBOL_LOCK ||
3109 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3110 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3111 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3112 i);
3113 goto train_done;
3114 }
3115 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003116 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003117 if (i == 4)
3118 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003119 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003120
Jesse Barnes139ccd32013-08-19 11:04:55 -07003121train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003122 DRM_DEBUG_KMS("FDI train done.\n");
3123}
3124
Daniel Vetter88cefb62012-08-12 19:27:14 +02003125static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003126{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003127 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003128 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003129 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003130 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003131
Jesse Barnesc64e3112010-09-10 11:27:03 -07003132
Jesse Barnes0e23b992010-09-10 11:10:00 -07003133 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003134 reg = FDI_RX_CTL(pipe);
3135 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003136 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3137 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003138 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003139 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3140
3141 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003142 udelay(200);
3143
3144 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003145 temp = I915_READ(reg);
3146 I915_WRITE(reg, temp | FDI_PCDCLK);
3147
3148 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003149 udelay(200);
3150
Paulo Zanoni20749732012-11-23 15:30:38 -02003151 /* Enable CPU FDI TX PLL, always on for Ironlake */
3152 reg = FDI_TX_CTL(pipe);
3153 temp = I915_READ(reg);
3154 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3155 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003156
Paulo Zanoni20749732012-11-23 15:30:38 -02003157 POSTING_READ(reg);
3158 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003159 }
3160}
3161
Daniel Vetter88cefb62012-08-12 19:27:14 +02003162static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3163{
3164 struct drm_device *dev = intel_crtc->base.dev;
3165 struct drm_i915_private *dev_priv = dev->dev_private;
3166 int pipe = intel_crtc->pipe;
3167 u32 reg, temp;
3168
3169 /* Switch from PCDclk to Rawclk */
3170 reg = FDI_RX_CTL(pipe);
3171 temp = I915_READ(reg);
3172 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3173
3174 /* Disable CPU FDI TX PLL */
3175 reg = FDI_TX_CTL(pipe);
3176 temp = I915_READ(reg);
3177 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3178
3179 POSTING_READ(reg);
3180 udelay(100);
3181
3182 reg = FDI_RX_CTL(pipe);
3183 temp = I915_READ(reg);
3184 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3185
3186 /* Wait for the clocks to turn off. */
3187 POSTING_READ(reg);
3188 udelay(100);
3189}
3190
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003191static void ironlake_fdi_disable(struct drm_crtc *crtc)
3192{
3193 struct drm_device *dev = crtc->dev;
3194 struct drm_i915_private *dev_priv = dev->dev_private;
3195 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3196 int pipe = intel_crtc->pipe;
3197 u32 reg, temp;
3198
3199 /* disable CPU FDI tx and PCH FDI rx */
3200 reg = FDI_TX_CTL(pipe);
3201 temp = I915_READ(reg);
3202 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3203 POSTING_READ(reg);
3204
3205 reg = FDI_RX_CTL(pipe);
3206 temp = I915_READ(reg);
3207 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003208 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003209 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3210
3211 POSTING_READ(reg);
3212 udelay(100);
3213
3214 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003215 if (HAS_PCH_IBX(dev)) {
3216 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003217 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003218
3219 /* still set train pattern 1 */
3220 reg = FDI_TX_CTL(pipe);
3221 temp = I915_READ(reg);
3222 temp &= ~FDI_LINK_TRAIN_NONE;
3223 temp |= FDI_LINK_TRAIN_PATTERN_1;
3224 I915_WRITE(reg, temp);
3225
3226 reg = FDI_RX_CTL(pipe);
3227 temp = I915_READ(reg);
3228 if (HAS_PCH_CPT(dev)) {
3229 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3230 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3231 } else {
3232 temp &= ~FDI_LINK_TRAIN_NONE;
3233 temp |= FDI_LINK_TRAIN_PATTERN_1;
3234 }
3235 /* BPC in FDI rx is consistent with that in PIPECONF */
3236 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003237 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003238 I915_WRITE(reg, temp);
3239
3240 POSTING_READ(reg);
3241 udelay(100);
3242}
3243
Chris Wilson5dce5b932014-01-20 10:17:36 +00003244bool intel_has_pending_fb_unpin(struct drm_device *dev)
3245{
3246 struct intel_crtc *crtc;
3247
3248 /* Note that we don't need to be called with mode_config.lock here
3249 * as our list of CRTC objects is static for the lifetime of the
3250 * device and so cannot disappear as we iterate. Similarly, we can
3251 * happily treat the predicates as racy, atomic checks as userspace
3252 * cannot claim and pin a new fb without at least acquring the
3253 * struct_mutex and so serialising with us.
3254 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003255 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003256 if (atomic_read(&crtc->unpin_work_count) == 0)
3257 continue;
3258
3259 if (crtc->unpin_work)
3260 intel_wait_for_vblank(dev, crtc->pipe);
3261
3262 return true;
3263 }
3264
3265 return false;
3266}
3267
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003268static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3269{
Chris Wilson0f911282012-04-17 10:05:38 +01003270 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003271 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003272
Matt Roperf4510a22014-04-01 15:22:40 -07003273 if (crtc->primary->fb == NULL)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003274 return;
3275
Daniel Vetter2c10d572012-12-20 21:24:07 +01003276 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3277
Chris Wilson5bb61642012-09-27 21:25:58 +01003278 wait_event(dev_priv->pending_flip_queue,
3279 !intel_crtc_has_pending_flip(crtc));
3280
Chris Wilson0f911282012-04-17 10:05:38 +01003281 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07003282 intel_finish_fb(crtc->primary->fb);
Chris Wilson0f911282012-04-17 10:05:38 +01003283 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003284}
3285
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003286/* Program iCLKIP clock to the desired frequency */
3287static void lpt_program_iclkip(struct drm_crtc *crtc)
3288{
3289 struct drm_device *dev = crtc->dev;
3290 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003291 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003292 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3293 u32 temp;
3294
Daniel Vetter09153002012-12-12 14:06:44 +01003295 mutex_lock(&dev_priv->dpio_lock);
3296
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003297 /* It is necessary to ungate the pixclk gate prior to programming
3298 * the divisors, and gate it back when it is done.
3299 */
3300 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3301
3302 /* Disable SSCCTL */
3303 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003304 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3305 SBI_SSCCTL_DISABLE,
3306 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003307
3308 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003309 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003310 auxdiv = 1;
3311 divsel = 0x41;
3312 phaseinc = 0x20;
3313 } else {
3314 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003315 * but the adjusted_mode->crtc_clock in in KHz. To get the
3316 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003317 * convert the virtual clock precision to KHz here for higher
3318 * precision.
3319 */
3320 u32 iclk_virtual_root_freq = 172800 * 1000;
3321 u32 iclk_pi_range = 64;
3322 u32 desired_divisor, msb_divisor_value, pi_value;
3323
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003324 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003325 msb_divisor_value = desired_divisor / iclk_pi_range;
3326 pi_value = desired_divisor % iclk_pi_range;
3327
3328 auxdiv = 0;
3329 divsel = msb_divisor_value - 2;
3330 phaseinc = pi_value;
3331 }
3332
3333 /* This should not happen with any sane values */
3334 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3335 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3336 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3337 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3338
3339 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003340 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003341 auxdiv,
3342 divsel,
3343 phasedir,
3344 phaseinc);
3345
3346 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003347 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003348 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3349 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3350 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3351 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3352 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3353 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003354 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003355
3356 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003357 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003358 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3359 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003360 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003361
3362 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003363 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003364 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003365 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003366
3367 /* Wait for initialization time */
3368 udelay(24);
3369
3370 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003371
3372 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003373}
3374
Daniel Vetter275f01b22013-05-03 11:49:47 +02003375static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3376 enum pipe pch_transcoder)
3377{
3378 struct drm_device *dev = crtc->base.dev;
3379 struct drm_i915_private *dev_priv = dev->dev_private;
3380 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3381
3382 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3383 I915_READ(HTOTAL(cpu_transcoder)));
3384 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3385 I915_READ(HBLANK(cpu_transcoder)));
3386 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3387 I915_READ(HSYNC(cpu_transcoder)));
3388
3389 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3390 I915_READ(VTOTAL(cpu_transcoder)));
3391 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3392 I915_READ(VBLANK(cpu_transcoder)));
3393 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3394 I915_READ(VSYNC(cpu_transcoder)));
3395 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3396 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3397}
3398
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003399static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3400{
3401 struct drm_i915_private *dev_priv = dev->dev_private;
3402 uint32_t temp;
3403
3404 temp = I915_READ(SOUTH_CHICKEN1);
3405 if (temp & FDI_BC_BIFURCATION_SELECT)
3406 return;
3407
3408 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3409 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3410
3411 temp |= FDI_BC_BIFURCATION_SELECT;
3412 DRM_DEBUG_KMS("enabling fdi C rx\n");
3413 I915_WRITE(SOUTH_CHICKEN1, temp);
3414 POSTING_READ(SOUTH_CHICKEN1);
3415}
3416
3417static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3418{
3419 struct drm_device *dev = intel_crtc->base.dev;
3420 struct drm_i915_private *dev_priv = dev->dev_private;
3421
3422 switch (intel_crtc->pipe) {
3423 case PIPE_A:
3424 break;
3425 case PIPE_B:
3426 if (intel_crtc->config.fdi_lanes > 2)
3427 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3428 else
3429 cpt_enable_fdi_bc_bifurcation(dev);
3430
3431 break;
3432 case PIPE_C:
3433 cpt_enable_fdi_bc_bifurcation(dev);
3434
3435 break;
3436 default:
3437 BUG();
3438 }
3439}
3440
Jesse Barnesf67a5592011-01-05 10:31:48 -08003441/*
3442 * Enable PCH resources required for PCH ports:
3443 * - PCH PLLs
3444 * - FDI training & RX/TX
3445 * - update transcoder timings
3446 * - DP transcoding bits
3447 * - transcoder
3448 */
3449static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003450{
3451 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003452 struct drm_i915_private *dev_priv = dev->dev_private;
3453 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3454 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003455 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003456
Daniel Vetterab9412b2013-05-03 11:49:46 +02003457 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003458
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003459 if (IS_IVYBRIDGE(dev))
3460 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3461
Daniel Vettercd986ab2012-10-26 10:58:12 +02003462 /* Write the TU size bits before fdi link training, so that error
3463 * detection works. */
3464 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3465 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3466
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003467 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003468 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003469
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003470 /* We need to program the right clock selection before writing the pixel
3471 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003472 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003473 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003474
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003475 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003476 temp |= TRANS_DPLL_ENABLE(pipe);
3477 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003478 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003479 temp |= sel;
3480 else
3481 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003482 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003483 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003484
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003485 /* XXX: pch pll's can be enabled any time before we enable the PCH
3486 * transcoder, and we actually should do this to not upset any PCH
3487 * transcoder that already use the clock when we share it.
3488 *
3489 * Note that enable_shared_dpll tries to do the right thing, but
3490 * get_shared_dpll unconditionally resets the pll - we need that to have
3491 * the right LVDS enable sequence. */
3492 ironlake_enable_shared_dpll(intel_crtc);
3493
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003494 /* set transcoder timing, panel must allow it */
3495 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003496 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003497
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003498 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003499
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003500 /* For PCH DP, enable TRANS_DP_CTL */
3501 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003502 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3503 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003504 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003505 reg = TRANS_DP_CTL(pipe);
3506 temp = I915_READ(reg);
3507 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003508 TRANS_DP_SYNC_MASK |
3509 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003510 temp |= (TRANS_DP_OUTPUT_ENABLE |
3511 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003512 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003513
3514 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003515 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003516 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003517 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003518
3519 switch (intel_trans_dp_port_sel(crtc)) {
3520 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003521 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003522 break;
3523 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003524 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003525 break;
3526 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003527 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003528 break;
3529 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003530 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003531 }
3532
Chris Wilson5eddb702010-09-11 13:48:45 +01003533 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003534 }
3535
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003536 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003537}
3538
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003539static void lpt_pch_enable(struct drm_crtc *crtc)
3540{
3541 struct drm_device *dev = crtc->dev;
3542 struct drm_i915_private *dev_priv = dev->dev_private;
3543 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003544 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003545
Daniel Vetterab9412b2013-05-03 11:49:46 +02003546 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003547
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003548 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003549
Paulo Zanoni0540e482012-10-31 18:12:40 -02003550 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003551 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003552
Paulo Zanoni937bb612012-10-31 18:12:47 -02003553 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003554}
3555
Daniel Vettere2b78262013-06-07 23:10:03 +02003556static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003557{
Daniel Vettere2b78262013-06-07 23:10:03 +02003558 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003559
3560 if (pll == NULL)
3561 return;
3562
3563 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003564 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003565 return;
3566 }
3567
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003568 if (--pll->refcount == 0) {
3569 WARN_ON(pll->on);
3570 WARN_ON(pll->active);
3571 }
3572
Daniel Vettera43f6e02013-06-07 23:10:32 +02003573 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003574}
3575
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003576static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003577{
Daniel Vettere2b78262013-06-07 23:10:03 +02003578 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3579 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3580 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003581
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003582 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003583 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3584 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003585 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003586 }
3587
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003588 if (HAS_PCH_IBX(dev_priv->dev)) {
3589 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003590 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003591 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003592
Daniel Vetter46edb022013-06-05 13:34:12 +02003593 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3594 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003595
3596 goto found;
3597 }
3598
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003599 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3600 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003601
3602 /* Only want to check enabled timings first */
3603 if (pll->refcount == 0)
3604 continue;
3605
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003606 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3607 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003608 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003609 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003610 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003611
3612 goto found;
3613 }
3614 }
3615
3616 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003617 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3618 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003619 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003620 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3621 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003622 goto found;
3623 }
3624 }
3625
3626 return NULL;
3627
3628found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003629 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003630 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3631 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003632
Daniel Vettercdbd2312013-06-05 13:34:03 +02003633 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003634 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3635 sizeof(pll->hw_state));
3636
Daniel Vetter46edb022013-06-05 13:34:12 +02003637 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003638 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003639 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003640
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003641 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003642 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003643 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003644
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003645 return pll;
3646}
3647
Daniel Vettera1520312013-05-03 11:49:50 +02003648static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003649{
3650 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003651 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003652 u32 temp;
3653
3654 temp = I915_READ(dslreg);
3655 udelay(500);
3656 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003657 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003658 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003659 }
3660}
3661
Jesse Barnesb074cec2013-04-25 12:55:02 -07003662static void ironlake_pfit_enable(struct intel_crtc *crtc)
3663{
3664 struct drm_device *dev = crtc->base.dev;
3665 struct drm_i915_private *dev_priv = dev->dev_private;
3666 int pipe = crtc->pipe;
3667
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003668 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003669 /* Force use of hard-coded filter coefficients
3670 * as some pre-programmed values are broken,
3671 * e.g. x201.
3672 */
3673 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3674 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3675 PF_PIPE_SEL_IVB(pipe));
3676 else
3677 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3678 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3679 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003680 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003681}
3682
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003683static void intel_enable_planes(struct drm_crtc *crtc)
3684{
3685 struct drm_device *dev = crtc->dev;
3686 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003687 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003688 struct intel_plane *intel_plane;
3689
Matt Roperaf2b6532014-04-01 15:22:32 -07003690 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3691 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003692 if (intel_plane->pipe == pipe)
3693 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003694 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003695}
3696
3697static void intel_disable_planes(struct drm_crtc *crtc)
3698{
3699 struct drm_device *dev = crtc->dev;
3700 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003701 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003702 struct intel_plane *intel_plane;
3703
Matt Roperaf2b6532014-04-01 15:22:32 -07003704 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3705 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003706 if (intel_plane->pipe == pipe)
3707 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003708 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003709}
3710
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003711void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003712{
3713 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3714
3715 if (!crtc->config.ips_enabled)
3716 return;
3717
3718 /* We can only enable IPS after we enable a plane and wait for a vblank.
3719 * We guarantee that the plane is enabled by calling intel_enable_ips
3720 * only after intel_enable_plane. And intel_enable_plane already waits
3721 * for a vblank, so all we need to do here is to enable the IPS bit. */
3722 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003723 if (IS_BROADWELL(crtc->base.dev)) {
3724 mutex_lock(&dev_priv->rps.hw_lock);
3725 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3726 mutex_unlock(&dev_priv->rps.hw_lock);
3727 /* Quoting Art Runyan: "its not safe to expect any particular
3728 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003729 * mailbox." Moreover, the mailbox may return a bogus state,
3730 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003731 */
3732 } else {
3733 I915_WRITE(IPS_CTL, IPS_ENABLE);
3734 /* The bit only becomes 1 in the next vblank, so this wait here
3735 * is essentially intel_wait_for_vblank. If we don't have this
3736 * and don't wait for vblanks until the end of crtc_enable, then
3737 * the HW state readout code will complain that the expected
3738 * IPS_CTL value is not the one we read. */
3739 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3740 DRM_ERROR("Timed out waiting for IPS enable\n");
3741 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003742}
3743
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003744void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003745{
3746 struct drm_device *dev = crtc->base.dev;
3747 struct drm_i915_private *dev_priv = dev->dev_private;
3748
3749 if (!crtc->config.ips_enabled)
3750 return;
3751
3752 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003753 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003754 mutex_lock(&dev_priv->rps.hw_lock);
3755 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3756 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003757 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3758 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3759 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08003760 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003761 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003762 POSTING_READ(IPS_CTL);
3763 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003764
3765 /* We need to wait for a vblank before we can disable the plane. */
3766 intel_wait_for_vblank(dev, crtc->pipe);
3767}
3768
3769/** Loads the palette/gamma unit for the CRTC with the prepared values */
3770static void intel_crtc_load_lut(struct drm_crtc *crtc)
3771{
3772 struct drm_device *dev = crtc->dev;
3773 struct drm_i915_private *dev_priv = dev->dev_private;
3774 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3775 enum pipe pipe = intel_crtc->pipe;
3776 int palreg = PALETTE(pipe);
3777 int i;
3778 bool reenable_ips = false;
3779
3780 /* The clocks have to be on to load the palette. */
3781 if (!crtc->enabled || !intel_crtc->active)
3782 return;
3783
3784 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3785 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3786 assert_dsi_pll_enabled(dev_priv);
3787 else
3788 assert_pll_enabled(dev_priv, pipe);
3789 }
3790
3791 /* use legacy palette for Ironlake */
3792 if (HAS_PCH_SPLIT(dev))
3793 palreg = LGC_PALETTE(pipe);
3794
3795 /* Workaround : Do not read or write the pipe palette/gamma data while
3796 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3797 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003798 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003799 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3800 GAMMA_MODE_MODE_SPLIT)) {
3801 hsw_disable_ips(intel_crtc);
3802 reenable_ips = true;
3803 }
3804
3805 for (i = 0; i < 256; i++) {
3806 I915_WRITE(palreg + 4 * i,
3807 (intel_crtc->lut_r[i] << 16) |
3808 (intel_crtc->lut_g[i] << 8) |
3809 intel_crtc->lut_b[i]);
3810 }
3811
3812 if (reenable_ips)
3813 hsw_enable_ips(intel_crtc);
3814}
3815
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003816static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3817{
3818 if (!enable && intel_crtc->overlay) {
3819 struct drm_device *dev = intel_crtc->base.dev;
3820 struct drm_i915_private *dev_priv = dev->dev_private;
3821
3822 mutex_lock(&dev->struct_mutex);
3823 dev_priv->mm.interruptible = false;
3824 (void) intel_overlay_switch_off(intel_crtc->overlay);
3825 dev_priv->mm.interruptible = true;
3826 mutex_unlock(&dev->struct_mutex);
3827 }
3828
3829 /* Let userspace switch the overlay on again. In most cases userspace
3830 * has to recompute where to put it anyway.
3831 */
3832}
3833
3834/**
3835 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3836 * cursor plane briefly if not already running after enabling the display
3837 * plane.
3838 * This workaround avoids occasional blank screens when self refresh is
3839 * enabled.
3840 */
3841static void
3842g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3843{
3844 u32 cntl = I915_READ(CURCNTR(pipe));
3845
3846 if ((cntl & CURSOR_MODE) == 0) {
3847 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3848
3849 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3850 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3851 intel_wait_for_vblank(dev_priv->dev, pipe);
3852 I915_WRITE(CURCNTR(pipe), cntl);
3853 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3854 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3855 }
3856}
3857
3858static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003859{
3860 struct drm_device *dev = crtc->dev;
3861 struct drm_i915_private *dev_priv = dev->dev_private;
3862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3863 int pipe = intel_crtc->pipe;
3864 int plane = intel_crtc->plane;
3865
3866 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3867 intel_enable_planes(crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003868 /* The fixup needs to happen before cursor is enabled */
3869 if (IS_G4X(dev))
3870 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003871 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003872 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003873
3874 hsw_enable_ips(intel_crtc);
3875
3876 mutex_lock(&dev->struct_mutex);
3877 intel_update_fbc(dev);
Daniel Vetter71b1c372014-04-24 23:55:03 +02003878 intel_edp_psr_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003879 mutex_unlock(&dev->struct_mutex);
3880}
3881
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003882static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003883{
3884 struct drm_device *dev = crtc->dev;
3885 struct drm_i915_private *dev_priv = dev->dev_private;
3886 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3887 int pipe = intel_crtc->pipe;
3888 int plane = intel_crtc->plane;
3889
3890 intel_crtc_wait_for_pending_flips(crtc);
3891 drm_vblank_off(dev, pipe);
3892
3893 if (dev_priv->fbc.plane == plane)
3894 intel_disable_fbc(dev);
3895
3896 hsw_disable_ips(intel_crtc);
3897
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003898 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003899 intel_crtc_update_cursor(crtc, false);
3900 intel_disable_planes(crtc);
3901 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
3902}
3903
Jesse Barnesf67a5592011-01-05 10:31:48 -08003904static void ironlake_crtc_enable(struct drm_crtc *crtc)
3905{
3906 struct drm_device *dev = crtc->dev;
3907 struct drm_i915_private *dev_priv = dev->dev_private;
3908 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003909 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003910 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003911
Daniel Vetter08a48462012-07-02 11:43:47 +02003912 WARN_ON(!crtc->enabled);
3913
Jesse Barnesf67a5592011-01-05 10:31:48 -08003914 if (intel_crtc->active)
3915 return;
3916
3917 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003918
3919 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3920 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3921
Daniel Vetterf6736a12013-06-05 13:34:30 +02003922 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003923 if (encoder->pre_enable)
3924 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003925
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003926 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003927 /* Note: FDI PLL enabling _must_ be done before we enable the
3928 * cpu pipes, hence this is separate from all the other fdi/pch
3929 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003930 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003931 } else {
3932 assert_fdi_tx_disabled(dev_priv, pipe);
3933 assert_fdi_rx_disabled(dev_priv, pipe);
3934 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003935
Jesse Barnesb074cec2013-04-25 12:55:02 -07003936 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003937
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003938 /*
3939 * On ILK+ LUT must be loaded before the pipe is running but with
3940 * clocks enabled
3941 */
3942 intel_crtc_load_lut(crtc);
3943
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003944 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003945 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003946
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003947 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003948 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003949
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003950 for_each_encoder_on_crtc(dev, crtc, encoder)
3951 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003952
3953 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003954 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003955
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003956 intel_crtc_enable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003957
Daniel Vetter6ce94102012-10-04 19:20:03 +02003958 /*
3959 * There seems to be a race in PCH platform hw (at least on some
3960 * outputs) where an enabled pipe still completes any pageflip right
3961 * away (as if the pipe is off) instead of waiting for vblank. As soon
3962 * as the first vblank happend, everything works as expected. Hence just
3963 * wait for one vblank before returning to avoid strange things
3964 * happening.
3965 */
3966 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003967}
3968
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003969/* IPS only exists on ULT machines and is tied to pipe A. */
3970static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3971{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003972 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003973}
3974
Paulo Zanonie4916942013-09-20 16:21:19 -03003975/*
3976 * This implements the workaround described in the "notes" section of the mode
3977 * set sequence documentation. When going from no pipes or single pipe to
3978 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3979 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3980 */
3981static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3982{
3983 struct drm_device *dev = crtc->base.dev;
3984 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3985
3986 /* We want to get the other_active_crtc only if there's only 1 other
3987 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003988 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03003989 if (!crtc_it->active || crtc_it == crtc)
3990 continue;
3991
3992 if (other_active_crtc)
3993 return;
3994
3995 other_active_crtc = crtc_it;
3996 }
3997 if (!other_active_crtc)
3998 return;
3999
4000 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4001 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4002}
4003
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004004static void haswell_crtc_enable(struct drm_crtc *crtc)
4005{
4006 struct drm_device *dev = crtc->dev;
4007 struct drm_i915_private *dev_priv = dev->dev_private;
4008 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4009 struct intel_encoder *encoder;
4010 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004011
4012 WARN_ON(!crtc->enabled);
4013
4014 if (intel_crtc->active)
4015 return;
4016
4017 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004018
4019 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4020 if (intel_crtc->config.has_pch_encoder)
4021 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4022
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004023 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02004024 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004025
4026 for_each_encoder_on_crtc(dev, crtc, encoder)
4027 if (encoder->pre_enable)
4028 encoder->pre_enable(encoder);
4029
Paulo Zanoni1f544382012-10-24 11:32:00 -02004030 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004031
Jesse Barnesb074cec2013-04-25 12:55:02 -07004032 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004033
4034 /*
4035 * On ILK+ LUT must be loaded before the pipe is running but with
4036 * clocks enabled
4037 */
4038 intel_crtc_load_lut(crtc);
4039
Paulo Zanoni1f544382012-10-24 11:32:00 -02004040 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004041 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004042
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004043 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004044 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004045
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004046 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004047 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004048
Jani Nikula8807e552013-08-30 19:40:32 +03004049 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004050 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004051 intel_opregion_notify_encoder(encoder, true);
4052 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004053
Paulo Zanonie4916942013-09-20 16:21:19 -03004054 /* If we change the relative order between pipe/planes enabling, we need
4055 * to change the workaround. */
4056 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004057 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004058}
4059
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004060static void ironlake_pfit_disable(struct intel_crtc *crtc)
4061{
4062 struct drm_device *dev = crtc->base.dev;
4063 struct drm_i915_private *dev_priv = dev->dev_private;
4064 int pipe = crtc->pipe;
4065
4066 /* To avoid upsetting the power well on haswell only disable the pfit if
4067 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004068 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004069 I915_WRITE(PF_CTL(pipe), 0);
4070 I915_WRITE(PF_WIN_POS(pipe), 0);
4071 I915_WRITE(PF_WIN_SZ(pipe), 0);
4072 }
4073}
4074
Jesse Barnes6be4a602010-09-10 10:26:01 -07004075static void ironlake_crtc_disable(struct drm_crtc *crtc)
4076{
4077 struct drm_device *dev = crtc->dev;
4078 struct drm_i915_private *dev_priv = dev->dev_private;
4079 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004080 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004081 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004082 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004083
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004084 if (!intel_crtc->active)
4085 return;
4086
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004087 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004088
Daniel Vetterea9d7582012-07-10 10:42:52 +02004089 for_each_encoder_on_crtc(dev, crtc, encoder)
4090 encoder->disable(encoder);
4091
Daniel Vetterd925c592013-06-05 13:34:04 +02004092 if (intel_crtc->config.has_pch_encoder)
4093 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4094
Jesse Barnesb24e7172011-01-04 15:09:30 -08004095 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004096
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004097 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004098
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004099 for_each_encoder_on_crtc(dev, crtc, encoder)
4100 if (encoder->post_disable)
4101 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004102
Daniel Vetterd925c592013-06-05 13:34:04 +02004103 if (intel_crtc->config.has_pch_encoder) {
4104 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004105
Daniel Vetterd925c592013-06-05 13:34:04 +02004106 ironlake_disable_pch_transcoder(dev_priv, pipe);
4107 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004108
Daniel Vetterd925c592013-06-05 13:34:04 +02004109 if (HAS_PCH_CPT(dev)) {
4110 /* disable TRANS_DP_CTL */
4111 reg = TRANS_DP_CTL(pipe);
4112 temp = I915_READ(reg);
4113 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4114 TRANS_DP_PORT_SEL_MASK);
4115 temp |= TRANS_DP_PORT_SEL_NONE;
4116 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004117
Daniel Vetterd925c592013-06-05 13:34:04 +02004118 /* disable DPLL_SEL */
4119 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004120 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004121 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004122 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004123
4124 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004125 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004126
4127 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004128 }
4129
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004130 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004131 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004132
4133 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004134 intel_update_fbc(dev);
Daniel Vetter71b1c372014-04-24 23:55:03 +02004135 intel_edp_psr_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004136 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004137}
4138
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004139static void haswell_crtc_disable(struct drm_crtc *crtc)
4140{
4141 struct drm_device *dev = crtc->dev;
4142 struct drm_i915_private *dev_priv = dev->dev_private;
4143 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4144 struct intel_encoder *encoder;
4145 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004146 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004147
4148 if (!intel_crtc->active)
4149 return;
4150
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004151 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004152
Jani Nikula8807e552013-08-30 19:40:32 +03004153 for_each_encoder_on_crtc(dev, crtc, encoder) {
4154 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004155 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004156 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004157
Paulo Zanoni86642812013-04-12 17:57:57 -03004158 if (intel_crtc->config.has_pch_encoder)
4159 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004160 intel_disable_pipe(dev_priv, pipe);
4161
Paulo Zanoniad80a812012-10-24 16:06:19 -02004162 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004163
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004164 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004165
Paulo Zanoni1f544382012-10-24 11:32:00 -02004166 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004167
4168 for_each_encoder_on_crtc(dev, crtc, encoder)
4169 if (encoder->post_disable)
4170 encoder->post_disable(encoder);
4171
Daniel Vetter88adfff2013-03-28 10:42:01 +01004172 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004173 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03004174 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004175 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004176 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004177
4178 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004179 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004180
4181 mutex_lock(&dev->struct_mutex);
4182 intel_update_fbc(dev);
Daniel Vetter71b1c372014-04-24 23:55:03 +02004183 intel_edp_psr_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004184 mutex_unlock(&dev->struct_mutex);
4185}
4186
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004187static void ironlake_crtc_off(struct drm_crtc *crtc)
4188{
4189 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004190 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004191}
4192
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004193static void haswell_crtc_off(struct drm_crtc *crtc)
4194{
4195 intel_ddi_put_crtc_pll(crtc);
4196}
4197
Jesse Barnes2dd24552013-04-25 12:55:01 -07004198static void i9xx_pfit_enable(struct intel_crtc *crtc)
4199{
4200 struct drm_device *dev = crtc->base.dev;
4201 struct drm_i915_private *dev_priv = dev->dev_private;
4202 struct intel_crtc_config *pipe_config = &crtc->config;
4203
Daniel Vetter328d8e82013-05-08 10:36:31 +02004204 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004205 return;
4206
Daniel Vetterc0b03412013-05-28 12:05:54 +02004207 /*
4208 * The panel fitter should only be adjusted whilst the pipe is disabled,
4209 * according to register description and PRM.
4210 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004211 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4212 assert_pipe_disabled(dev_priv, crtc->pipe);
4213
Jesse Barnesb074cec2013-04-25 12:55:02 -07004214 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4215 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004216
4217 /* Border color in case we don't scale up to the full screen. Black by
4218 * default, change to something else for debugging. */
4219 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004220}
4221
Imre Deak77d22dc2014-03-05 16:20:52 +02004222#define for_each_power_domain(domain, mask) \
4223 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4224 if ((1 << (domain)) & (mask))
4225
Imre Deak319be8a2014-03-04 19:22:57 +02004226enum intel_display_power_domain
4227intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004228{
Imre Deak319be8a2014-03-04 19:22:57 +02004229 struct drm_device *dev = intel_encoder->base.dev;
4230 struct intel_digital_port *intel_dig_port;
4231
4232 switch (intel_encoder->type) {
4233 case INTEL_OUTPUT_UNKNOWN:
4234 /* Only DDI platforms should ever use this output type */
4235 WARN_ON_ONCE(!HAS_DDI(dev));
4236 case INTEL_OUTPUT_DISPLAYPORT:
4237 case INTEL_OUTPUT_HDMI:
4238 case INTEL_OUTPUT_EDP:
4239 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4240 switch (intel_dig_port->port) {
4241 case PORT_A:
4242 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4243 case PORT_B:
4244 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4245 case PORT_C:
4246 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4247 case PORT_D:
4248 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4249 default:
4250 WARN_ON_ONCE(1);
4251 return POWER_DOMAIN_PORT_OTHER;
4252 }
4253 case INTEL_OUTPUT_ANALOG:
4254 return POWER_DOMAIN_PORT_CRT;
4255 case INTEL_OUTPUT_DSI:
4256 return POWER_DOMAIN_PORT_DSI;
4257 default:
4258 return POWER_DOMAIN_PORT_OTHER;
4259 }
4260}
4261
4262static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4263{
4264 struct drm_device *dev = crtc->dev;
4265 struct intel_encoder *intel_encoder;
4266 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4267 enum pipe pipe = intel_crtc->pipe;
4268 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
Imre Deak77d22dc2014-03-05 16:20:52 +02004269 unsigned long mask;
4270 enum transcoder transcoder;
4271
4272 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4273
4274 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4275 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4276 if (pfit_enabled)
4277 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4278
Imre Deak319be8a2014-03-04 19:22:57 +02004279 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4280 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4281
Imre Deak77d22dc2014-03-05 16:20:52 +02004282 return mask;
4283}
4284
4285void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4286 bool enable)
4287{
4288 if (dev_priv->power_domains.init_power_on == enable)
4289 return;
4290
4291 if (enable)
4292 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4293 else
4294 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4295
4296 dev_priv->power_domains.init_power_on = enable;
4297}
4298
4299static void modeset_update_crtc_power_domains(struct drm_device *dev)
4300{
4301 struct drm_i915_private *dev_priv = dev->dev_private;
4302 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4303 struct intel_crtc *crtc;
4304
4305 /*
4306 * First get all needed power domains, then put all unneeded, to avoid
4307 * any unnecessary toggling of the power wells.
4308 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004309 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004310 enum intel_display_power_domain domain;
4311
4312 if (!crtc->base.enabled)
4313 continue;
4314
Imre Deak319be8a2014-03-04 19:22:57 +02004315 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004316
4317 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4318 intel_display_power_get(dev_priv, domain);
4319 }
4320
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004321 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004322 enum intel_display_power_domain domain;
4323
4324 for_each_power_domain(domain, crtc->enabled_power_domains)
4325 intel_display_power_put(dev_priv, domain);
4326
4327 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4328 }
4329
4330 intel_display_set_init_power(dev_priv, false);
4331}
4332
Jesse Barnes586f49d2013-11-04 16:06:59 -08004333int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004334{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004335 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004336
Jesse Barnes586f49d2013-11-04 16:06:59 -08004337 /* Obtain SKU information */
4338 mutex_lock(&dev_priv->dpio_lock);
4339 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4340 CCK_FUSE_HPLL_FREQ_MASK;
4341 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004342
Jesse Barnes586f49d2013-11-04 16:06:59 -08004343 return vco_freq[hpll_freq];
Jesse Barnes30a970c2013-11-04 13:48:12 -08004344}
4345
4346/* Adjust CDclk dividers to allow high res or save power if possible */
4347static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4348{
4349 struct drm_i915_private *dev_priv = dev->dev_private;
4350 u32 val, cmd;
4351
Imre Deakd60c4472014-03-27 17:45:10 +02004352 WARN_ON(valleyview_cur_cdclk(dev_priv) != dev_priv->vlv_cdclk_freq);
4353 dev_priv->vlv_cdclk_freq = cdclk;
4354
Jesse Barnes30a970c2013-11-04 13:48:12 -08004355 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4356 cmd = 2;
4357 else if (cdclk == 266)
4358 cmd = 1;
4359 else
4360 cmd = 0;
4361
4362 mutex_lock(&dev_priv->rps.hw_lock);
4363 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4364 val &= ~DSPFREQGUAR_MASK;
4365 val |= (cmd << DSPFREQGUAR_SHIFT);
4366 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4367 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4368 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4369 50)) {
4370 DRM_ERROR("timed out waiting for CDclk change\n");
4371 }
4372 mutex_unlock(&dev_priv->rps.hw_lock);
4373
4374 if (cdclk == 400) {
4375 u32 divider, vco;
4376
4377 vco = valleyview_get_vco(dev_priv);
4378 divider = ((vco << 1) / cdclk) - 1;
4379
4380 mutex_lock(&dev_priv->dpio_lock);
4381 /* adjust cdclk divider */
4382 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4383 val &= ~0xf;
4384 val |= divider;
4385 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4386 mutex_unlock(&dev_priv->dpio_lock);
4387 }
4388
4389 mutex_lock(&dev_priv->dpio_lock);
4390 /* adjust self-refresh exit latency value */
4391 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4392 val &= ~0x7f;
4393
4394 /*
4395 * For high bandwidth configs, we set a higher latency in the bunit
4396 * so that the core display fetch happens in time to avoid underruns.
4397 */
4398 if (cdclk == 400)
4399 val |= 4500 / 250; /* 4.5 usec */
4400 else
4401 val |= 3000 / 250; /* 3.0 usec */
4402 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4403 mutex_unlock(&dev_priv->dpio_lock);
4404
4405 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4406 intel_i2c_reset(dev);
4407}
4408
Imre Deakd60c4472014-03-27 17:45:10 +02004409int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004410{
4411 int cur_cdclk, vco;
4412 int divider;
4413
4414 vco = valleyview_get_vco(dev_priv);
4415
4416 mutex_lock(&dev_priv->dpio_lock);
4417 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4418 mutex_unlock(&dev_priv->dpio_lock);
4419
4420 divider &= 0xf;
4421
4422 cur_cdclk = (vco << 1) / (divider + 1);
4423
4424 return cur_cdclk;
4425}
4426
4427static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4428 int max_pixclk)
4429{
Jesse Barnes30a970c2013-11-04 13:48:12 -08004430 /*
4431 * Really only a few cases to deal with, as only 4 CDclks are supported:
4432 * 200MHz
4433 * 267MHz
4434 * 320MHz
4435 * 400MHz
4436 * So we check to see whether we're above 90% of the lower bin and
4437 * adjust if needed.
4438 */
4439 if (max_pixclk > 288000) {
4440 return 400;
4441 } else if (max_pixclk > 240000) {
4442 return 320;
4443 } else
4444 return 266;
4445 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4446}
4447
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004448/* compute the max pixel clock for new configuration */
4449static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004450{
4451 struct drm_device *dev = dev_priv->dev;
4452 struct intel_crtc *intel_crtc;
4453 int max_pixclk = 0;
4454
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004455 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004456 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004457 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004458 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004459 }
4460
4461 return max_pixclk;
4462}
4463
4464static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004465 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004466{
4467 struct drm_i915_private *dev_priv = dev->dev_private;
4468 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004469 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004470
Imre Deakd60c4472014-03-27 17:45:10 +02004471 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4472 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004473 return;
4474
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004475 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004476 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004477 if (intel_crtc->base.enabled)
4478 *prepare_pipes |= (1 << intel_crtc->pipe);
4479}
4480
4481static void valleyview_modeset_global_resources(struct drm_device *dev)
4482{
4483 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004484 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004485 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4486
Imre Deakd60c4472014-03-27 17:45:10 +02004487 if (req_cdclk != dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004488 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak77961eb2014-03-05 16:20:56 +02004489 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004490}
4491
Jesse Barnes89b667f2013-04-18 14:51:36 -07004492static void valleyview_crtc_enable(struct drm_crtc *crtc)
4493{
4494 struct drm_device *dev = crtc->dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004495 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4496 struct intel_encoder *encoder;
4497 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03004498 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004499
4500 WARN_ON(!crtc->enabled);
4501
4502 if (intel_crtc->active)
4503 return;
4504
4505 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004506
Jesse Barnes89b667f2013-04-18 14:51:36 -07004507 for_each_encoder_on_crtc(dev, crtc, encoder)
4508 if (encoder->pre_pll_enable)
4509 encoder->pre_pll_enable(encoder);
4510
Jani Nikula23538ef2013-08-27 15:12:22 +03004511 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4512
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004513 if (!is_dsi) {
4514 if (IS_CHERRYVIEW(dev))
4515 chv_enable_pll(intel_crtc);
4516 else
4517 vlv_enable_pll(intel_crtc);
4518 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004519
4520 for_each_encoder_on_crtc(dev, crtc, encoder)
4521 if (encoder->pre_enable)
4522 encoder->pre_enable(encoder);
4523
Jesse Barnes2dd24552013-04-25 12:55:01 -07004524 i9xx_pfit_enable(intel_crtc);
4525
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004526 intel_crtc_load_lut(crtc);
4527
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004528 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004529 intel_enable_pipe(intel_crtc);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004530 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004531
Jani Nikula50049452013-07-30 12:20:32 +03004532 for_each_encoder_on_crtc(dev, crtc, encoder)
4533 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004534
4535 intel_crtc_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004536}
4537
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004538static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004539{
4540 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004541 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004542 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004543 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004544
Daniel Vetter08a48462012-07-02 11:43:47 +02004545 WARN_ON(!crtc->enabled);
4546
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004547 if (intel_crtc->active)
4548 return;
4549
4550 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004551
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004552 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004553 if (encoder->pre_enable)
4554 encoder->pre_enable(encoder);
4555
Daniel Vetterf6736a12013-06-05 13:34:30 +02004556 i9xx_enable_pll(intel_crtc);
4557
Jesse Barnes2dd24552013-04-25 12:55:01 -07004558 i9xx_pfit_enable(intel_crtc);
4559
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004560 intel_crtc_load_lut(crtc);
4561
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004562 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004563 intel_enable_pipe(intel_crtc);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004564 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004565
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004566 for_each_encoder_on_crtc(dev, crtc, encoder)
4567 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004568
4569 intel_crtc_enable_planes(crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004570}
4571
Daniel Vetter87476d62013-04-11 16:29:06 +02004572static void i9xx_pfit_disable(struct intel_crtc *crtc)
4573{
4574 struct drm_device *dev = crtc->base.dev;
4575 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004576
4577 if (!crtc->config.gmch_pfit.control)
4578 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004579
4580 assert_pipe_disabled(dev_priv, crtc->pipe);
4581
Daniel Vetter328d8e82013-05-08 10:36:31 +02004582 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4583 I915_READ(PFIT_CONTROL));
4584 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004585}
4586
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004587static void i9xx_crtc_disable(struct drm_crtc *crtc)
4588{
4589 struct drm_device *dev = crtc->dev;
4590 struct drm_i915_private *dev_priv = dev->dev_private;
4591 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004592 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004593 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004594
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004595 if (!intel_crtc->active)
4596 return;
4597
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004598 intel_crtc_disable_planes(crtc);
4599
Daniel Vetterea9d7582012-07-10 10:42:52 +02004600 for_each_encoder_on_crtc(dev, crtc, encoder)
4601 encoder->disable(encoder);
4602
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004603 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004604 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004605
Daniel Vetter87476d62013-04-11 16:29:06 +02004606 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004607
Jesse Barnes89b667f2013-04-18 14:51:36 -07004608 for_each_encoder_on_crtc(dev, crtc, encoder)
4609 if (encoder->post_disable)
4610 encoder->post_disable(encoder);
4611
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03004612 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
4613 if (IS_CHERRYVIEW(dev))
4614 chv_disable_pll(dev_priv, pipe);
4615 else if (IS_VALLEYVIEW(dev))
4616 vlv_disable_pll(dev_priv, pipe);
4617 else
4618 i9xx_disable_pll(dev_priv, pipe);
4619 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004620
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004621 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004622 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004623
Daniel Vetterefa96242014-04-24 23:55:02 +02004624 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004625 intel_update_fbc(dev);
Daniel Vetter71b1c372014-04-24 23:55:03 +02004626 intel_edp_psr_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02004627 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004628}
4629
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004630static void i9xx_crtc_off(struct drm_crtc *crtc)
4631{
4632}
4633
Daniel Vetter976f8a22012-07-08 22:34:21 +02004634static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4635 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004636{
4637 struct drm_device *dev = crtc->dev;
4638 struct drm_i915_master_private *master_priv;
4639 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4640 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004641
4642 if (!dev->primary->master)
4643 return;
4644
4645 master_priv = dev->primary->master->driver_priv;
4646 if (!master_priv->sarea_priv)
4647 return;
4648
Jesse Barnes79e53942008-11-07 14:24:08 -08004649 switch (pipe) {
4650 case 0:
4651 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4652 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4653 break;
4654 case 1:
4655 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4656 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4657 break;
4658 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004659 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004660 break;
4661 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004662}
4663
Daniel Vetter976f8a22012-07-08 22:34:21 +02004664/**
4665 * Sets the power management mode of the pipe and plane.
4666 */
4667void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004668{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004669 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004670 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004671 struct intel_encoder *intel_encoder;
4672 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004673
Daniel Vetter976f8a22012-07-08 22:34:21 +02004674 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4675 enable |= intel_encoder->connectors_active;
4676
4677 if (enable)
4678 dev_priv->display.crtc_enable(crtc);
4679 else
4680 dev_priv->display.crtc_disable(crtc);
4681
4682 intel_crtc_update_sarea(crtc, enable);
4683}
4684
Daniel Vetter976f8a22012-07-08 22:34:21 +02004685static void intel_crtc_disable(struct drm_crtc *crtc)
4686{
4687 struct drm_device *dev = crtc->dev;
4688 struct drm_connector *connector;
4689 struct drm_i915_private *dev_priv = dev->dev_private;
4690
4691 /* crtc should still be enabled when we disable it. */
4692 WARN_ON(!crtc->enabled);
4693
4694 dev_priv->display.crtc_disable(crtc);
4695 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004696 dev_priv->display.off(crtc);
4697
Chris Wilson931872f2012-01-16 23:01:13 +00004698 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004699 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004700 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004701
Matt Roperf4510a22014-04-01 15:22:40 -07004702 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01004703 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004704 intel_unpin_fb_obj(to_intel_framebuffer(crtc->primary->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004705 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004706 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004707 }
4708
4709 /* Update computed state. */
4710 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4711 if (!connector->encoder || !connector->encoder->crtc)
4712 continue;
4713
4714 if (connector->encoder->crtc != crtc)
4715 continue;
4716
4717 connector->dpms = DRM_MODE_DPMS_OFF;
4718 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004719 }
4720}
4721
Chris Wilsonea5b2132010-08-04 13:50:23 +01004722void intel_encoder_destroy(struct drm_encoder *encoder)
4723{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004724 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004725
Chris Wilsonea5b2132010-08-04 13:50:23 +01004726 drm_encoder_cleanup(encoder);
4727 kfree(intel_encoder);
4728}
4729
Damien Lespiau92373292013-08-08 22:28:57 +01004730/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004731 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4732 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004733static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004734{
4735 if (mode == DRM_MODE_DPMS_ON) {
4736 encoder->connectors_active = true;
4737
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004738 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004739 } else {
4740 encoder->connectors_active = false;
4741
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004742 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004743 }
4744}
4745
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004746/* Cross check the actual hw state with our own modeset state tracking (and it's
4747 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004748static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004749{
4750 if (connector->get_hw_state(connector)) {
4751 struct intel_encoder *encoder = connector->encoder;
4752 struct drm_crtc *crtc;
4753 bool encoder_enabled;
4754 enum pipe pipe;
4755
4756 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4757 connector->base.base.id,
4758 drm_get_connector_name(&connector->base));
4759
4760 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4761 "wrong connector dpms state\n");
4762 WARN(connector->base.encoder != &encoder->base,
4763 "active connector not linked to encoder\n");
4764 WARN(!encoder->connectors_active,
4765 "encoder->connectors_active not set\n");
4766
4767 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4768 WARN(!encoder_enabled, "encoder not enabled\n");
4769 if (WARN_ON(!encoder->base.crtc))
4770 return;
4771
4772 crtc = encoder->base.crtc;
4773
4774 WARN(!crtc->enabled, "crtc not enabled\n");
4775 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4776 WARN(pipe != to_intel_crtc(crtc)->pipe,
4777 "encoder active on the wrong pipe\n");
4778 }
4779}
4780
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004781/* Even simpler default implementation, if there's really no special case to
4782 * consider. */
4783void intel_connector_dpms(struct drm_connector *connector, int mode)
4784{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004785 /* All the simple cases only support two dpms states. */
4786 if (mode != DRM_MODE_DPMS_ON)
4787 mode = DRM_MODE_DPMS_OFF;
4788
4789 if (mode == connector->dpms)
4790 return;
4791
4792 connector->dpms = mode;
4793
4794 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01004795 if (connector->encoder)
4796 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004797
Daniel Vetterb9805142012-08-31 17:37:33 +02004798 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004799}
4800
Daniel Vetterf0947c32012-07-02 13:10:34 +02004801/* Simple connector->get_hw_state implementation for encoders that support only
4802 * one connector and no cloning and hence the encoder state determines the state
4803 * of the connector. */
4804bool intel_connector_get_hw_state(struct intel_connector *connector)
4805{
Daniel Vetter24929352012-07-02 20:28:59 +02004806 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004807 struct intel_encoder *encoder = connector->encoder;
4808
4809 return encoder->get_hw_state(encoder, &pipe);
4810}
4811
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004812static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4813 struct intel_crtc_config *pipe_config)
4814{
4815 struct drm_i915_private *dev_priv = dev->dev_private;
4816 struct intel_crtc *pipe_B_crtc =
4817 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4818
4819 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4820 pipe_name(pipe), pipe_config->fdi_lanes);
4821 if (pipe_config->fdi_lanes > 4) {
4822 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4823 pipe_name(pipe), pipe_config->fdi_lanes);
4824 return false;
4825 }
4826
Paulo Zanonibafb6552013-11-02 21:07:44 -07004827 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004828 if (pipe_config->fdi_lanes > 2) {
4829 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4830 pipe_config->fdi_lanes);
4831 return false;
4832 } else {
4833 return true;
4834 }
4835 }
4836
4837 if (INTEL_INFO(dev)->num_pipes == 2)
4838 return true;
4839
4840 /* Ivybridge 3 pipe is really complicated */
4841 switch (pipe) {
4842 case PIPE_A:
4843 return true;
4844 case PIPE_B:
4845 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4846 pipe_config->fdi_lanes > 2) {
4847 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4848 pipe_name(pipe), pipe_config->fdi_lanes);
4849 return false;
4850 }
4851 return true;
4852 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004853 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004854 pipe_B_crtc->config.fdi_lanes <= 2) {
4855 if (pipe_config->fdi_lanes > 2) {
4856 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4857 pipe_name(pipe), pipe_config->fdi_lanes);
4858 return false;
4859 }
4860 } else {
4861 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4862 return false;
4863 }
4864 return true;
4865 default:
4866 BUG();
4867 }
4868}
4869
Daniel Vettere29c22c2013-02-21 00:00:16 +01004870#define RETRY 1
4871static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4872 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004873{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004874 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004875 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004876 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004877 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004878
Daniel Vettere29c22c2013-02-21 00:00:16 +01004879retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004880 /* FDI is a binary signal running at ~2.7GHz, encoding
4881 * each output octet as 10 bits. The actual frequency
4882 * is stored as a divider into a 100MHz clock, and the
4883 * mode pixel clock is stored in units of 1KHz.
4884 * Hence the bw of each lane in terms of the mode signal
4885 * is:
4886 */
4887 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4888
Damien Lespiau241bfc32013-09-25 16:45:37 +01004889 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004890
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004891 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004892 pipe_config->pipe_bpp);
4893
4894 pipe_config->fdi_lanes = lane;
4895
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004896 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004897 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004898
Daniel Vettere29c22c2013-02-21 00:00:16 +01004899 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4900 intel_crtc->pipe, pipe_config);
4901 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4902 pipe_config->pipe_bpp -= 2*3;
4903 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4904 pipe_config->pipe_bpp);
4905 needs_recompute = true;
4906 pipe_config->bw_constrained = true;
4907
4908 goto retry;
4909 }
4910
4911 if (needs_recompute)
4912 return RETRY;
4913
4914 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004915}
4916
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004917static void hsw_compute_ips_config(struct intel_crtc *crtc,
4918 struct intel_crtc_config *pipe_config)
4919{
Jani Nikulad330a952014-01-21 11:24:25 +02004920 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004921 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004922 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004923}
4924
Daniel Vettera43f6e02013-06-07 23:10:32 +02004925static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004926 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004927{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004928 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004929 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004930
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004931 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004932 if (INTEL_INFO(dev)->gen < 4) {
4933 struct drm_i915_private *dev_priv = dev->dev_private;
4934 int clock_limit =
4935 dev_priv->display.get_display_clock_speed(dev);
4936
4937 /*
4938 * Enable pixel doubling when the dot clock
4939 * is > 90% of the (display) core speed.
4940 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004941 * GDG double wide on either pipe,
4942 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004943 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004944 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004945 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004946 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004947 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004948 }
4949
Damien Lespiau241bfc32013-09-25 16:45:37 +01004950 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004951 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004952 }
Chris Wilson89749352010-09-12 18:25:19 +01004953
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004954 /*
4955 * Pipe horizontal size must be even in:
4956 * - DVO ganged mode
4957 * - LVDS dual channel mode
4958 * - Double wide pipe
4959 */
4960 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4961 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4962 pipe_config->pipe_src_w &= ~1;
4963
Damien Lespiau8693a822013-05-03 18:48:11 +01004964 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4965 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004966 */
4967 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4968 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004969 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004970
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004971 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004972 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004973 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004974 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4975 * for lvds. */
4976 pipe_config->pipe_bpp = 8*3;
4977 }
4978
Damien Lespiauf5adf942013-06-24 18:29:34 +01004979 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004980 hsw_compute_ips_config(crtc, pipe_config);
4981
4982 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4983 * clock survives for now. */
4984 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4985 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004986
Daniel Vetter877d48d2013-04-19 11:24:43 +02004987 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004988 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004989
Daniel Vettere29c22c2013-02-21 00:00:16 +01004990 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004991}
4992
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004993static int valleyview_get_display_clock_speed(struct drm_device *dev)
4994{
4995 return 400000; /* FIXME */
4996}
4997
Jesse Barnese70236a2009-09-21 10:42:27 -07004998static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004999{
Jesse Barnese70236a2009-09-21 10:42:27 -07005000 return 400000;
5001}
Jesse Barnes79e53942008-11-07 14:24:08 -08005002
Jesse Barnese70236a2009-09-21 10:42:27 -07005003static int i915_get_display_clock_speed(struct drm_device *dev)
5004{
5005 return 333000;
5006}
Jesse Barnes79e53942008-11-07 14:24:08 -08005007
Jesse Barnese70236a2009-09-21 10:42:27 -07005008static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5009{
5010 return 200000;
5011}
Jesse Barnes79e53942008-11-07 14:24:08 -08005012
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005013static int pnv_get_display_clock_speed(struct drm_device *dev)
5014{
5015 u16 gcfgc = 0;
5016
5017 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5018
5019 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5020 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5021 return 267000;
5022 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5023 return 333000;
5024 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5025 return 444000;
5026 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5027 return 200000;
5028 default:
5029 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5030 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5031 return 133000;
5032 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5033 return 167000;
5034 }
5035}
5036
Jesse Barnese70236a2009-09-21 10:42:27 -07005037static int i915gm_get_display_clock_speed(struct drm_device *dev)
5038{
5039 u16 gcfgc = 0;
5040
5041 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5042
5043 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005044 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005045 else {
5046 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5047 case GC_DISPLAY_CLOCK_333_MHZ:
5048 return 333000;
5049 default:
5050 case GC_DISPLAY_CLOCK_190_200_MHZ:
5051 return 190000;
5052 }
5053 }
5054}
Jesse Barnes79e53942008-11-07 14:24:08 -08005055
Jesse Barnese70236a2009-09-21 10:42:27 -07005056static int i865_get_display_clock_speed(struct drm_device *dev)
5057{
5058 return 266000;
5059}
5060
5061static int i855_get_display_clock_speed(struct drm_device *dev)
5062{
5063 u16 hpllcc = 0;
5064 /* Assume that the hardware is in the high speed state. This
5065 * should be the default.
5066 */
5067 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5068 case GC_CLOCK_133_200:
5069 case GC_CLOCK_100_200:
5070 return 200000;
5071 case GC_CLOCK_166_250:
5072 return 250000;
5073 case GC_CLOCK_100_133:
5074 return 133000;
5075 }
5076
5077 /* Shouldn't happen */
5078 return 0;
5079}
5080
5081static int i830_get_display_clock_speed(struct drm_device *dev)
5082{
5083 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005084}
5085
Zhenyu Wang2c072452009-06-05 15:38:42 +08005086static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005087intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005088{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005089 while (*num > DATA_LINK_M_N_MASK ||
5090 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005091 *num >>= 1;
5092 *den >>= 1;
5093 }
5094}
5095
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005096static void compute_m_n(unsigned int m, unsigned int n,
5097 uint32_t *ret_m, uint32_t *ret_n)
5098{
5099 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5100 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5101 intel_reduce_m_n_ratio(ret_m, ret_n);
5102}
5103
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005104void
5105intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5106 int pixel_clock, int link_clock,
5107 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005108{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005109 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005110
5111 compute_m_n(bits_per_pixel * pixel_clock,
5112 link_clock * nlanes * 8,
5113 &m_n->gmch_m, &m_n->gmch_n);
5114
5115 compute_m_n(pixel_clock, link_clock,
5116 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005117}
5118
Chris Wilsona7615032011-01-12 17:04:08 +00005119static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5120{
Jani Nikulad330a952014-01-21 11:24:25 +02005121 if (i915.panel_use_ssc >= 0)
5122 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005123 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005124 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005125}
5126
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005127static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5128{
5129 struct drm_device *dev = crtc->dev;
5130 struct drm_i915_private *dev_priv = dev->dev_private;
5131 int refclk;
5132
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005133 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005134 refclk = 100000;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005135 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005136 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005137 refclk = dev_priv->vbt.lvds_ssc_freq;
5138 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005139 } else if (!IS_GEN2(dev)) {
5140 refclk = 96000;
5141 } else {
5142 refclk = 48000;
5143 }
5144
5145 return refclk;
5146}
5147
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005148static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005149{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005150 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005151}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005152
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005153static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5154{
5155 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005156}
5157
Daniel Vetterf47709a2013-03-28 10:42:02 +01005158static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005159 intel_clock_t *reduced_clock)
5160{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005161 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005162 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005163 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005164 u32 fp, fp2 = 0;
5165
5166 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005167 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005168 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005169 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005170 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005171 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005172 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005173 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005174 }
5175
5176 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005177 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005178
Daniel Vetterf47709a2013-03-28 10:42:02 +01005179 crtc->lowfreq_avail = false;
5180 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005181 reduced_clock && i915.powersave) {
Jesse Barnesa7516a02011-12-15 12:30:37 -08005182 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005183 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005184 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005185 } else {
5186 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005187 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005188 }
5189}
5190
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005191static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5192 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005193{
5194 u32 reg_val;
5195
5196 /*
5197 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5198 * and set it to a reasonable value instead.
5199 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005200 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005201 reg_val &= 0xffffff00;
5202 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005203 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005204
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005205 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005206 reg_val &= 0x8cffffff;
5207 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005208 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005209
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005210 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005211 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005212 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005213
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005214 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005215 reg_val &= 0x00ffffff;
5216 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005217 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005218}
5219
Daniel Vetterb5518422013-05-03 11:49:48 +02005220static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5221 struct intel_link_m_n *m_n)
5222{
5223 struct drm_device *dev = crtc->base.dev;
5224 struct drm_i915_private *dev_priv = dev->dev_private;
5225 int pipe = crtc->pipe;
5226
Daniel Vettere3b95f12013-05-03 11:49:49 +02005227 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5228 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5229 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5230 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005231}
5232
5233static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5234 struct intel_link_m_n *m_n)
5235{
5236 struct drm_device *dev = crtc->base.dev;
5237 struct drm_i915_private *dev_priv = dev->dev_private;
5238 int pipe = crtc->pipe;
5239 enum transcoder transcoder = crtc->config.cpu_transcoder;
5240
5241 if (INTEL_INFO(dev)->gen >= 5) {
5242 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5243 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5244 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5245 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5246 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005247 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5248 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5249 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5250 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005251 }
5252}
5253
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005254static void intel_dp_set_m_n(struct intel_crtc *crtc)
5255{
5256 if (crtc->config.has_pch_encoder)
5257 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5258 else
5259 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5260}
5261
Daniel Vetterf47709a2013-03-28 10:42:02 +01005262static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005263{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005264 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005265 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005266 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005267 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005268 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005269 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005270
Daniel Vetter09153002012-12-12 14:06:44 +01005271 mutex_lock(&dev_priv->dpio_lock);
5272
Daniel Vetterf47709a2013-03-28 10:42:02 +01005273 bestn = crtc->config.dpll.n;
5274 bestm1 = crtc->config.dpll.m1;
5275 bestm2 = crtc->config.dpll.m2;
5276 bestp1 = crtc->config.dpll.p1;
5277 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005278
Jesse Barnes89b667f2013-04-18 14:51:36 -07005279 /* See eDP HDMI DPIO driver vbios notes doc */
5280
5281 /* PLL B needs special handling */
5282 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005283 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005284
5285 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005286 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005287
5288 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005289 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005290 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005291 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005292
5293 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005294 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005295
5296 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005297 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5298 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5299 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005300 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005301
5302 /*
5303 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5304 * but we don't support that).
5305 * Note: don't use the DAC post divider as it seems unstable.
5306 */
5307 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005308 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005309
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005310 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005311 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005312
Jesse Barnes89b667f2013-04-18 14:51:36 -07005313 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005314 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005315 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005316 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005317 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b01202013-07-05 19:21:38 +03005318 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005319 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005320 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005321 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005322
Jesse Barnes89b667f2013-04-18 14:51:36 -07005323 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5324 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5325 /* Use SSC source */
5326 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005327 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005328 0x0df40000);
5329 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005330 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005331 0x0df70000);
5332 } else { /* HDMI or VGA */
5333 /* Use bend source */
5334 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005335 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005336 0x0df70000);
5337 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005338 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005339 0x0df40000);
5340 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005341
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005342 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005343 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5344 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5345 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5346 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005347 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005348
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005349 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005350
Imre Deake5cbfbf2014-01-09 17:08:16 +02005351 /*
5352 * Enable DPIO clock input. We should never disable the reference
5353 * clock for pipe B, since VGA hotplug / manual detection depends
5354 * on it.
5355 */
Jesse Barnes89b667f2013-04-18 14:51:36 -07005356 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5357 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07005358 /* We should never disable this, set it here for state tracking */
5359 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005360 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005361 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005362 crtc->config.dpll_hw_state.dpll = dpll;
5363
Daniel Vetteref1b4602013-06-01 17:17:04 +02005364 dpll_md = (crtc->config.pixel_multiplier - 1)
5365 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005366 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5367
Daniel Vetter09153002012-12-12 14:06:44 +01005368 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005369}
5370
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005371static void chv_update_pll(struct intel_crtc *crtc)
5372{
5373 struct drm_device *dev = crtc->base.dev;
5374 struct drm_i915_private *dev_priv = dev->dev_private;
5375 int pipe = crtc->pipe;
5376 int dpll_reg = DPLL(crtc->pipe);
5377 enum dpio_channel port = vlv_pipe_to_channel(pipe);
5378 u32 val, loopfilter, intcoeff;
5379 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5380 int refclk;
5381
5382 mutex_lock(&dev_priv->dpio_lock);
5383
5384 bestn = crtc->config.dpll.n;
5385 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5386 bestm1 = crtc->config.dpll.m1;
5387 bestm2 = crtc->config.dpll.m2 >> 22;
5388 bestp1 = crtc->config.dpll.p1;
5389 bestp2 = crtc->config.dpll.p2;
5390
5391 /*
5392 * Enable Refclk and SSC
5393 */
5394 val = I915_READ(dpll_reg);
5395 val |= (DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV);
5396 I915_WRITE(dpll_reg, val);
5397
5398 /* Propagate soft reset to data lane reset */
5399 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS_DW0(port));
5400 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
5401 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), val);
5402
5403 /* Disable 10bit clock to display controller */
5404 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
5405 val &= ~DPIO_DCLKP_EN;
5406 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
5407
5408 /* p1 and p2 divider */
5409 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5410 5 << DPIO_CHV_S1_DIV_SHIFT |
5411 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5412 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5413 1 << DPIO_CHV_K_DIV_SHIFT);
5414
5415 /* Feedback post-divider - m2 */
5416 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5417
5418 /* Feedback refclk divider - n and m1 */
5419 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5420 DPIO_CHV_M1_DIV_BY_2 |
5421 1 << DPIO_CHV_N_DIV_SHIFT);
5422
5423 /* M2 fraction division */
5424 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5425
5426 /* M2 fraction division enable */
5427 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5428 DPIO_CHV_FRAC_DIV_EN |
5429 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5430
5431 /* Loop filter */
5432 refclk = i9xx_get_refclk(&crtc->base, 0);
5433 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5434 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5435 if (refclk == 100000)
5436 intcoeff = 11;
5437 else if (refclk == 38400)
5438 intcoeff = 10;
5439 else
5440 intcoeff = 9;
5441 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5442 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5443
5444 /* AFC Recal */
5445 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5446 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5447 DPIO_AFC_RECAL);
5448
5449 mutex_unlock(&dev_priv->dpio_lock);
5450}
5451
Daniel Vetterf47709a2013-03-28 10:42:02 +01005452static void i9xx_update_pll(struct intel_crtc *crtc,
5453 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005454 int num_connectors)
5455{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005456 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005457 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005458 u32 dpll;
5459 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005460 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005461
Daniel Vetterf47709a2013-03-28 10:42:02 +01005462 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305463
Daniel Vetterf47709a2013-03-28 10:42:02 +01005464 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5465 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005466
5467 dpll = DPLL_VGA_MODE_DIS;
5468
Daniel Vetterf47709a2013-03-28 10:42:02 +01005469 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005470 dpll |= DPLLB_MODE_LVDS;
5471 else
5472 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005473
Daniel Vetteref1b4602013-06-01 17:17:04 +02005474 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005475 dpll |= (crtc->config.pixel_multiplier - 1)
5476 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005477 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005478
5479 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005480 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005481
Daniel Vetterf47709a2013-03-28 10:42:02 +01005482 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005483 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005484
5485 /* compute bitmask from p1 value */
5486 if (IS_PINEVIEW(dev))
5487 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5488 else {
5489 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5490 if (IS_G4X(dev) && reduced_clock)
5491 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5492 }
5493 switch (clock->p2) {
5494 case 5:
5495 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5496 break;
5497 case 7:
5498 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5499 break;
5500 case 10:
5501 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5502 break;
5503 case 14:
5504 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5505 break;
5506 }
5507 if (INTEL_INFO(dev)->gen >= 4)
5508 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5509
Daniel Vetter09ede542013-04-30 14:01:45 +02005510 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005511 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005512 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005513 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5514 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5515 else
5516 dpll |= PLL_REF_INPUT_DREFCLK;
5517
5518 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005519 crtc->config.dpll_hw_state.dpll = dpll;
5520
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005521 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005522 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5523 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005524 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005525 }
5526}
5527
Daniel Vetterf47709a2013-03-28 10:42:02 +01005528static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005529 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005530 int num_connectors)
5531{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005532 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005533 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005534 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005535 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005536
Daniel Vetterf47709a2013-03-28 10:42:02 +01005537 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305538
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005539 dpll = DPLL_VGA_MODE_DIS;
5540
Daniel Vetterf47709a2013-03-28 10:42:02 +01005541 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005542 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5543 } else {
5544 if (clock->p1 == 2)
5545 dpll |= PLL_P1_DIVIDE_BY_TWO;
5546 else
5547 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5548 if (clock->p2 == 4)
5549 dpll |= PLL_P2_DIVIDE_BY_4;
5550 }
5551
Daniel Vetter4a33e482013-07-06 12:52:05 +02005552 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5553 dpll |= DPLL_DVO_2X_MODE;
5554
Daniel Vetterf47709a2013-03-28 10:42:02 +01005555 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005556 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5557 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5558 else
5559 dpll |= PLL_REF_INPUT_DREFCLK;
5560
5561 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005562 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005563}
5564
Daniel Vetter8a654f32013-06-01 17:16:22 +02005565static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005566{
5567 struct drm_device *dev = intel_crtc->base.dev;
5568 struct drm_i915_private *dev_priv = dev->dev_private;
5569 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005570 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005571 struct drm_display_mode *adjusted_mode =
5572 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005573 uint32_t crtc_vtotal, crtc_vblank_end;
5574 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005575
5576 /* We need to be careful not to changed the adjusted mode, for otherwise
5577 * the hw state checker will get angry at the mismatch. */
5578 crtc_vtotal = adjusted_mode->crtc_vtotal;
5579 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005580
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005581 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005582 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005583 crtc_vtotal -= 1;
5584 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005585
5586 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5587 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5588 else
5589 vsyncshift = adjusted_mode->crtc_hsync_start -
5590 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005591 if (vsyncshift < 0)
5592 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005593 }
5594
5595 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005596 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005597
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005598 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005599 (adjusted_mode->crtc_hdisplay - 1) |
5600 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005601 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005602 (adjusted_mode->crtc_hblank_start - 1) |
5603 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005604 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005605 (adjusted_mode->crtc_hsync_start - 1) |
5606 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5607
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005608 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005609 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005610 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005611 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005612 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005613 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005614 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005615 (adjusted_mode->crtc_vsync_start - 1) |
5616 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5617
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005618 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5619 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5620 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5621 * bits. */
5622 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5623 (pipe == PIPE_B || pipe == PIPE_C))
5624 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5625
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005626 /* pipesrc controls the size that is scaled from, which should
5627 * always be the user's requested size.
5628 */
5629 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005630 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5631 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005632}
5633
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005634static void intel_get_pipe_timings(struct intel_crtc *crtc,
5635 struct intel_crtc_config *pipe_config)
5636{
5637 struct drm_device *dev = crtc->base.dev;
5638 struct drm_i915_private *dev_priv = dev->dev_private;
5639 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5640 uint32_t tmp;
5641
5642 tmp = I915_READ(HTOTAL(cpu_transcoder));
5643 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5644 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5645 tmp = I915_READ(HBLANK(cpu_transcoder));
5646 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5647 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5648 tmp = I915_READ(HSYNC(cpu_transcoder));
5649 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5650 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5651
5652 tmp = I915_READ(VTOTAL(cpu_transcoder));
5653 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5654 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5655 tmp = I915_READ(VBLANK(cpu_transcoder));
5656 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5657 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5658 tmp = I915_READ(VSYNC(cpu_transcoder));
5659 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5660 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5661
5662 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5663 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5664 pipe_config->adjusted_mode.crtc_vtotal += 1;
5665 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5666 }
5667
5668 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005669 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5670 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5671
5672 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5673 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005674}
5675
Daniel Vetterf6a83282014-02-11 15:28:57 -08005676void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5677 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005678{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005679 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5680 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5681 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5682 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005683
Daniel Vetterf6a83282014-02-11 15:28:57 -08005684 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5685 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5686 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5687 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005688
Daniel Vetterf6a83282014-02-11 15:28:57 -08005689 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005690
Daniel Vetterf6a83282014-02-11 15:28:57 -08005691 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5692 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005693}
5694
Daniel Vetter84b046f2013-02-19 18:48:54 +01005695static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5696{
5697 struct drm_device *dev = intel_crtc->base.dev;
5698 struct drm_i915_private *dev_priv = dev->dev_private;
5699 uint32_t pipeconf;
5700
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005701 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005702
Daniel Vetter67c72a12013-09-24 11:46:14 +02005703 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5704 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5705 pipeconf |= PIPECONF_ENABLE;
5706
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005707 if (intel_crtc->config.double_wide)
5708 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005709
Daniel Vetterff9ce462013-04-24 14:57:17 +02005710 /* only g4x and later have fancy bpc/dither controls */
5711 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005712 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5713 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5714 pipeconf |= PIPECONF_DITHER_EN |
5715 PIPECONF_DITHER_TYPE_SP;
5716
5717 switch (intel_crtc->config.pipe_bpp) {
5718 case 18:
5719 pipeconf |= PIPECONF_6BPC;
5720 break;
5721 case 24:
5722 pipeconf |= PIPECONF_8BPC;
5723 break;
5724 case 30:
5725 pipeconf |= PIPECONF_10BPC;
5726 break;
5727 default:
5728 /* Case prevented by intel_choose_pipe_bpp_dither. */
5729 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005730 }
5731 }
5732
5733 if (HAS_PIPE_CXSR(dev)) {
5734 if (intel_crtc->lowfreq_avail) {
5735 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5736 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5737 } else {
5738 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005739 }
5740 }
5741
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02005742 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
5743 if (INTEL_INFO(dev)->gen < 4 ||
5744 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5745 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5746 else
5747 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
5748 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01005749 pipeconf |= PIPECONF_PROGRESSIVE;
5750
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005751 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5752 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005753
Daniel Vetter84b046f2013-02-19 18:48:54 +01005754 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5755 POSTING_READ(PIPECONF(intel_crtc->pipe));
5756}
5757
Eric Anholtf564048e2011-03-30 13:01:02 -07005758static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005759 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005760 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005761{
5762 struct drm_device *dev = crtc->dev;
5763 struct drm_i915_private *dev_priv = dev->dev_private;
5764 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5765 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005766 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005767 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005768 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005769 u32 dspcntr;
Daniel Vettera16af722013-04-30 14:01:44 +02005770 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005771 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005772 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005773 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005774 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005775
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005776 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005777 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005778 case INTEL_OUTPUT_LVDS:
5779 is_lvds = true;
5780 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005781 case INTEL_OUTPUT_DSI:
5782 is_dsi = true;
5783 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005784 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005785
Eric Anholtc751ce42010-03-25 11:48:48 -07005786 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005787 }
5788
Jani Nikulaf2335332013-09-13 11:03:09 +03005789 if (is_dsi)
5790 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005791
Jani Nikulaf2335332013-09-13 11:03:09 +03005792 if (!intel_crtc->config.clock_set) {
5793 refclk = i9xx_get_refclk(crtc, num_connectors);
5794
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005795 /*
5796 * Returns a set of divisors for the desired target clock with
5797 * the given refclk, or FALSE. The returned values represent
5798 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5799 * 2) / p1 / p2.
5800 */
5801 limit = intel_limit(crtc, refclk);
5802 ok = dev_priv->display.find_dpll(limit, crtc,
5803 intel_crtc->config.port_clock,
5804 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005805 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005806 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5807 return -EINVAL;
5808 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005809
Jani Nikulaf2335332013-09-13 11:03:09 +03005810 if (is_lvds && dev_priv->lvds_downclock_avail) {
5811 /*
5812 * Ensure we match the reduced clock's P to the target
5813 * clock. If the clocks don't match, we can't switch
5814 * the display clock by using the FP0/FP1. In such case
5815 * we will disable the LVDS downclock feature.
5816 */
5817 has_reduced_clock =
5818 dev_priv->display.find_dpll(limit, crtc,
5819 dev_priv->lvds_downclock,
5820 refclk, &clock,
5821 &reduced_clock);
5822 }
5823 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005824 intel_crtc->config.dpll.n = clock.n;
5825 intel_crtc->config.dpll.m1 = clock.m1;
5826 intel_crtc->config.dpll.m2 = clock.m2;
5827 intel_crtc->config.dpll.p1 = clock.p1;
5828 intel_crtc->config.dpll.p2 = clock.p2;
5829 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005830
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005831 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005832 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305833 has_reduced_clock ? &reduced_clock : NULL,
5834 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005835 } else if (IS_CHERRYVIEW(dev)) {
5836 chv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005837 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005838 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005839 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005840 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005841 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005842 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005843 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005844
Jani Nikulaf2335332013-09-13 11:03:09 +03005845skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005846 /* Set up the display plane register */
5847 dspcntr = DISPPLANE_GAMMA_ENABLE;
5848
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005849 if (!IS_VALLEYVIEW(dev)) {
5850 if (pipe == 0)
5851 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5852 else
5853 dspcntr |= DISPPLANE_SEL_PIPE_B;
5854 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005855
Ville Syrjälä2070f002014-03-31 18:21:25 +03005856 if (intel_crtc->config.has_dp_encoder)
5857 intel_dp_set_m_n(intel_crtc);
5858
Daniel Vetter8a654f32013-06-01 17:16:22 +02005859 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005860
5861 /* pipesrc and dspsize control the size that is scaled from,
5862 * which should always be the user's requested size.
5863 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005864 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005865 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5866 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005867 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005868
Daniel Vetter84b046f2013-02-19 18:48:54 +01005869 i9xx_set_pipeconf(intel_crtc);
5870
Eric Anholtf564048e2011-03-30 13:01:02 -07005871 I915_WRITE(DSPCNTR(plane), dspcntr);
5872 POSTING_READ(DSPCNTR(plane));
5873
Daniel Vetter94352cf2012-07-05 22:51:56 +02005874 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005875
Eric Anholtf564048e2011-03-30 13:01:02 -07005876 return ret;
5877}
5878
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005879static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5880 struct intel_crtc_config *pipe_config)
5881{
5882 struct drm_device *dev = crtc->base.dev;
5883 struct drm_i915_private *dev_priv = dev->dev_private;
5884 uint32_t tmp;
5885
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02005886 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5887 return;
5888
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005889 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005890 if (!(tmp & PFIT_ENABLE))
5891 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005892
Daniel Vetter06922822013-07-11 13:35:40 +02005893 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005894 if (INTEL_INFO(dev)->gen < 4) {
5895 if (crtc->pipe != PIPE_B)
5896 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005897 } else {
5898 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5899 return;
5900 }
5901
Daniel Vetter06922822013-07-11 13:35:40 +02005902 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005903 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5904 if (INTEL_INFO(dev)->gen < 5)
5905 pipe_config->gmch_pfit.lvds_border_bits =
5906 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5907}
5908
Jesse Barnesacbec812013-09-20 11:29:32 -07005909static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5910 struct intel_crtc_config *pipe_config)
5911{
5912 struct drm_device *dev = crtc->base.dev;
5913 struct drm_i915_private *dev_priv = dev->dev_private;
5914 int pipe = pipe_config->cpu_transcoder;
5915 intel_clock_t clock;
5916 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005917 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005918
5919 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005920 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07005921 mutex_unlock(&dev_priv->dpio_lock);
5922
5923 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5924 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5925 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5926 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5927 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5928
Ville Syrjäläf6466282013-10-14 14:50:31 +03005929 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07005930
Ville Syrjäläf6466282013-10-14 14:50:31 +03005931 /* clock.dot is the fast clock */
5932 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07005933}
5934
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005935static void i9xx_get_plane_config(struct intel_crtc *crtc,
5936 struct intel_plane_config *plane_config)
5937{
5938 struct drm_device *dev = crtc->base.dev;
5939 struct drm_i915_private *dev_priv = dev->dev_private;
5940 u32 val, base, offset;
5941 int pipe = crtc->pipe, plane = crtc->plane;
5942 int fourcc, pixel_format;
5943 int aligned_height;
5944
Dave Airlie66e514c2014-04-03 07:51:54 +10005945 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
5946 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005947 DRM_DEBUG_KMS("failed to alloc fb\n");
5948 return;
5949 }
5950
5951 val = I915_READ(DSPCNTR(plane));
5952
5953 if (INTEL_INFO(dev)->gen >= 4)
5954 if (val & DISPPLANE_TILED)
5955 plane_config->tiled = true;
5956
5957 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
5958 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10005959 crtc->base.primary->fb->pixel_format = fourcc;
5960 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005961 drm_format_plane_cpp(fourcc, 0) * 8;
5962
5963 if (INTEL_INFO(dev)->gen >= 4) {
5964 if (plane_config->tiled)
5965 offset = I915_READ(DSPTILEOFF(plane));
5966 else
5967 offset = I915_READ(DSPLINOFF(plane));
5968 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
5969 } else {
5970 base = I915_READ(DSPADDR(plane));
5971 }
5972 plane_config->base = base;
5973
5974 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10005975 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
5976 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005977
5978 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10005979 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005980
Dave Airlie66e514c2014-04-03 07:51:54 +10005981 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005982 plane_config->tiled);
5983
Dave Airlie66e514c2014-04-03 07:51:54 +10005984 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005985 aligned_height, PAGE_SIZE);
5986
5987 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10005988 pipe, plane, crtc->base.primary->fb->width,
5989 crtc->base.primary->fb->height,
5990 crtc->base.primary->fb->bits_per_pixel, base,
5991 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005992 plane_config->size);
5993
5994}
5995
Ville Syrjälä70b23a92014-04-09 13:28:22 +03005996static void chv_crtc_clock_get(struct intel_crtc *crtc,
5997 struct intel_crtc_config *pipe_config)
5998{
5999 struct drm_device *dev = crtc->base.dev;
6000 struct drm_i915_private *dev_priv = dev->dev_private;
6001 int pipe = pipe_config->cpu_transcoder;
6002 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6003 intel_clock_t clock;
6004 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6005 int refclk = 100000;
6006
6007 mutex_lock(&dev_priv->dpio_lock);
6008 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6009 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6010 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6011 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6012 mutex_unlock(&dev_priv->dpio_lock);
6013
6014 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6015 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6016 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6017 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6018 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6019
6020 chv_clock(refclk, &clock);
6021
6022 /* clock.dot is the fast clock */
6023 pipe_config->port_clock = clock.dot / 5;
6024}
6025
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006026static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6027 struct intel_crtc_config *pipe_config)
6028{
6029 struct drm_device *dev = crtc->base.dev;
6030 struct drm_i915_private *dev_priv = dev->dev_private;
6031 uint32_t tmp;
6032
Imre Deakb5482bd2014-03-05 16:20:55 +02006033 if (!intel_display_power_enabled(dev_priv,
6034 POWER_DOMAIN_PIPE(crtc->pipe)))
6035 return false;
6036
Daniel Vettere143a212013-07-04 12:01:15 +02006037 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006038 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006039
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006040 tmp = I915_READ(PIPECONF(crtc->pipe));
6041 if (!(tmp & PIPECONF_ENABLE))
6042 return false;
6043
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006044 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6045 switch (tmp & PIPECONF_BPC_MASK) {
6046 case PIPECONF_6BPC:
6047 pipe_config->pipe_bpp = 18;
6048 break;
6049 case PIPECONF_8BPC:
6050 pipe_config->pipe_bpp = 24;
6051 break;
6052 case PIPECONF_10BPC:
6053 pipe_config->pipe_bpp = 30;
6054 break;
6055 default:
6056 break;
6057 }
6058 }
6059
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006060 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6061 pipe_config->limited_color_range = true;
6062
Ville Syrjälä282740f2013-09-04 18:30:03 +03006063 if (INTEL_INFO(dev)->gen < 4)
6064 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6065
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006066 intel_get_pipe_timings(crtc, pipe_config);
6067
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006068 i9xx_get_pfit_config(crtc, pipe_config);
6069
Daniel Vetter6c49f242013-06-06 12:45:25 +02006070 if (INTEL_INFO(dev)->gen >= 4) {
6071 tmp = I915_READ(DPLL_MD(crtc->pipe));
6072 pipe_config->pixel_multiplier =
6073 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6074 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006075 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006076 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6077 tmp = I915_READ(DPLL(crtc->pipe));
6078 pipe_config->pixel_multiplier =
6079 ((tmp & SDVO_MULTIPLIER_MASK)
6080 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6081 } else {
6082 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6083 * port and will be fixed up in the encoder->get_config
6084 * function. */
6085 pipe_config->pixel_multiplier = 1;
6086 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006087 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6088 if (!IS_VALLEYVIEW(dev)) {
6089 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6090 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006091 } else {
6092 /* Mask out read-only status bits. */
6093 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6094 DPLL_PORTC_READY_MASK |
6095 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006096 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006097
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006098 if (IS_CHERRYVIEW(dev))
6099 chv_crtc_clock_get(crtc, pipe_config);
6100 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006101 vlv_crtc_clock_get(crtc, pipe_config);
6102 else
6103 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006104
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006105 return true;
6106}
6107
Paulo Zanonidde86e22012-12-01 12:04:25 -02006108static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006109{
6110 struct drm_i915_private *dev_priv = dev->dev_private;
6111 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006112 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006113 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006114 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006115 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006116 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006117 bool has_ck505 = false;
6118 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006119
6120 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07006121 list_for_each_entry(encoder, &mode_config->encoder_list,
6122 base.head) {
6123 switch (encoder->type) {
6124 case INTEL_OUTPUT_LVDS:
6125 has_panel = true;
6126 has_lvds = true;
6127 break;
6128 case INTEL_OUTPUT_EDP:
6129 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006130 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006131 has_cpu_edp = true;
6132 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006133 }
6134 }
6135
Keith Packard99eb6a02011-09-26 14:29:12 -07006136 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006137 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006138 can_ssc = has_ck505;
6139 } else {
6140 has_ck505 = false;
6141 can_ssc = true;
6142 }
6143
Imre Deak2de69052013-05-08 13:14:04 +03006144 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6145 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006146
6147 /* Ironlake: try to setup display ref clock before DPLL
6148 * enabling. This is only under driver's control after
6149 * PCH B stepping, previous chipset stepping should be
6150 * ignoring this setting.
6151 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006152 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006153
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006154 /* As we must carefully and slowly disable/enable each source in turn,
6155 * compute the final state we want first and check if we need to
6156 * make any changes at all.
6157 */
6158 final = val;
6159 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006160 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006161 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006162 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006163 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6164
6165 final &= ~DREF_SSC_SOURCE_MASK;
6166 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6167 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006168
Keith Packard199e5d72011-09-22 12:01:57 -07006169 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006170 final |= DREF_SSC_SOURCE_ENABLE;
6171
6172 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6173 final |= DREF_SSC1_ENABLE;
6174
6175 if (has_cpu_edp) {
6176 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6177 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6178 else
6179 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6180 } else
6181 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6182 } else {
6183 final |= DREF_SSC_SOURCE_DISABLE;
6184 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6185 }
6186
6187 if (final == val)
6188 return;
6189
6190 /* Always enable nonspread source */
6191 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6192
6193 if (has_ck505)
6194 val |= DREF_NONSPREAD_CK505_ENABLE;
6195 else
6196 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6197
6198 if (has_panel) {
6199 val &= ~DREF_SSC_SOURCE_MASK;
6200 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006201
Keith Packard199e5d72011-09-22 12:01:57 -07006202 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006203 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006204 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006205 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006206 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006207 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006208
6209 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006210 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006211 POSTING_READ(PCH_DREF_CONTROL);
6212 udelay(200);
6213
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006214 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006215
6216 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006217 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006218 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006219 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006220 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006221 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07006222 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006223 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006224 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006225 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006226
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006227 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006228 POSTING_READ(PCH_DREF_CONTROL);
6229 udelay(200);
6230 } else {
6231 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6232
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006233 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006234
6235 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006236 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006237
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006238 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006239 POSTING_READ(PCH_DREF_CONTROL);
6240 udelay(200);
6241
6242 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006243 val &= ~DREF_SSC_SOURCE_MASK;
6244 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006245
6246 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006247 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006248
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006249 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006250 POSTING_READ(PCH_DREF_CONTROL);
6251 udelay(200);
6252 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006253
6254 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006255}
6256
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006257static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006258{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006259 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006260
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006261 tmp = I915_READ(SOUTH_CHICKEN2);
6262 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6263 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006264
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006265 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6266 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6267 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006268
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006269 tmp = I915_READ(SOUTH_CHICKEN2);
6270 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6271 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006272
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006273 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6274 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6275 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006276}
6277
6278/* WaMPhyProgramming:hsw */
6279static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6280{
6281 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006282
6283 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6284 tmp &= ~(0xFF << 24);
6285 tmp |= (0x12 << 24);
6286 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6287
Paulo Zanonidde86e22012-12-01 12:04:25 -02006288 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6289 tmp |= (1 << 11);
6290 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6291
6292 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6293 tmp |= (1 << 11);
6294 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6295
Paulo Zanonidde86e22012-12-01 12:04:25 -02006296 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6297 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6298 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6299
6300 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6301 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6302 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6303
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006304 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6305 tmp &= ~(7 << 13);
6306 tmp |= (5 << 13);
6307 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006308
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006309 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6310 tmp &= ~(7 << 13);
6311 tmp |= (5 << 13);
6312 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006313
6314 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6315 tmp &= ~0xFF;
6316 tmp |= 0x1C;
6317 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6318
6319 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6320 tmp &= ~0xFF;
6321 tmp |= 0x1C;
6322 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6323
6324 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6325 tmp &= ~(0xFF << 16);
6326 tmp |= (0x1C << 16);
6327 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6328
6329 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6330 tmp &= ~(0xFF << 16);
6331 tmp |= (0x1C << 16);
6332 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6333
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006334 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6335 tmp |= (1 << 27);
6336 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006337
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006338 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6339 tmp |= (1 << 27);
6340 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006341
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006342 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6343 tmp &= ~(0xF << 28);
6344 tmp |= (4 << 28);
6345 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006346
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006347 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6348 tmp &= ~(0xF << 28);
6349 tmp |= (4 << 28);
6350 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006351}
6352
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006353/* Implements 3 different sequences from BSpec chapter "Display iCLK
6354 * Programming" based on the parameters passed:
6355 * - Sequence to enable CLKOUT_DP
6356 * - Sequence to enable CLKOUT_DP without spread
6357 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6358 */
6359static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6360 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006361{
6362 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006363 uint32_t reg, tmp;
6364
6365 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6366 with_spread = true;
6367 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6368 with_fdi, "LP PCH doesn't have FDI\n"))
6369 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006370
6371 mutex_lock(&dev_priv->dpio_lock);
6372
6373 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6374 tmp &= ~SBI_SSCCTL_DISABLE;
6375 tmp |= SBI_SSCCTL_PATHALT;
6376 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6377
6378 udelay(24);
6379
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006380 if (with_spread) {
6381 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6382 tmp &= ~SBI_SSCCTL_PATHALT;
6383 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006384
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006385 if (with_fdi) {
6386 lpt_reset_fdi_mphy(dev_priv);
6387 lpt_program_fdi_mphy(dev_priv);
6388 }
6389 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006390
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006391 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6392 SBI_GEN0 : SBI_DBUFF0;
6393 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6394 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6395 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006396
6397 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006398}
6399
Paulo Zanoni47701c32013-07-23 11:19:25 -03006400/* Sequence to disable CLKOUT_DP */
6401static void lpt_disable_clkout_dp(struct drm_device *dev)
6402{
6403 struct drm_i915_private *dev_priv = dev->dev_private;
6404 uint32_t reg, tmp;
6405
6406 mutex_lock(&dev_priv->dpio_lock);
6407
6408 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6409 SBI_GEN0 : SBI_DBUFF0;
6410 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6411 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6412 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6413
6414 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6415 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6416 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6417 tmp |= SBI_SSCCTL_PATHALT;
6418 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6419 udelay(32);
6420 }
6421 tmp |= SBI_SSCCTL_DISABLE;
6422 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6423 }
6424
6425 mutex_unlock(&dev_priv->dpio_lock);
6426}
6427
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006428static void lpt_init_pch_refclk(struct drm_device *dev)
6429{
6430 struct drm_mode_config *mode_config = &dev->mode_config;
6431 struct intel_encoder *encoder;
6432 bool has_vga = false;
6433
6434 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6435 switch (encoder->type) {
6436 case INTEL_OUTPUT_ANALOG:
6437 has_vga = true;
6438 break;
6439 }
6440 }
6441
Paulo Zanoni47701c32013-07-23 11:19:25 -03006442 if (has_vga)
6443 lpt_enable_clkout_dp(dev, true, true);
6444 else
6445 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006446}
6447
Paulo Zanonidde86e22012-12-01 12:04:25 -02006448/*
6449 * Initialize reference clocks when the driver loads
6450 */
6451void intel_init_pch_refclk(struct drm_device *dev)
6452{
6453 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6454 ironlake_init_pch_refclk(dev);
6455 else if (HAS_PCH_LPT(dev))
6456 lpt_init_pch_refclk(dev);
6457}
6458
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006459static int ironlake_get_refclk(struct drm_crtc *crtc)
6460{
6461 struct drm_device *dev = crtc->dev;
6462 struct drm_i915_private *dev_priv = dev->dev_private;
6463 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006464 int num_connectors = 0;
6465 bool is_lvds = false;
6466
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02006467 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006468 switch (encoder->type) {
6469 case INTEL_OUTPUT_LVDS:
6470 is_lvds = true;
6471 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006472 }
6473 num_connectors++;
6474 }
6475
6476 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006477 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006478 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006479 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006480 }
6481
6482 return 120000;
6483}
6484
Daniel Vetter6ff93602013-04-19 11:24:36 +02006485static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006486{
6487 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6488 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6489 int pipe = intel_crtc->pipe;
6490 uint32_t val;
6491
Daniel Vetter78114072013-06-13 00:54:57 +02006492 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006493
Daniel Vetter965e0c42013-03-27 00:44:57 +01006494 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006495 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006496 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006497 break;
6498 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006499 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006500 break;
6501 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006502 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006503 break;
6504 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006505 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006506 break;
6507 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006508 /* Case prevented by intel_choose_pipe_bpp_dither. */
6509 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006510 }
6511
Daniel Vetterd8b32242013-04-25 17:54:44 +02006512 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006513 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6514
Daniel Vetter6ff93602013-04-19 11:24:36 +02006515 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006516 val |= PIPECONF_INTERLACED_ILK;
6517 else
6518 val |= PIPECONF_PROGRESSIVE;
6519
Daniel Vetter50f3b012013-03-27 00:44:56 +01006520 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006521 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006522
Paulo Zanonic8203562012-09-12 10:06:29 -03006523 I915_WRITE(PIPECONF(pipe), val);
6524 POSTING_READ(PIPECONF(pipe));
6525}
6526
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006527/*
6528 * Set up the pipe CSC unit.
6529 *
6530 * Currently only full range RGB to limited range RGB conversion
6531 * is supported, but eventually this should handle various
6532 * RGB<->YCbCr scenarios as well.
6533 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006534static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006535{
6536 struct drm_device *dev = crtc->dev;
6537 struct drm_i915_private *dev_priv = dev->dev_private;
6538 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6539 int pipe = intel_crtc->pipe;
6540 uint16_t coeff = 0x7800; /* 1.0 */
6541
6542 /*
6543 * TODO: Check what kind of values actually come out of the pipe
6544 * with these coeff/postoff values and adjust to get the best
6545 * accuracy. Perhaps we even need to take the bpc value into
6546 * consideration.
6547 */
6548
Daniel Vetter50f3b012013-03-27 00:44:56 +01006549 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006550 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6551
6552 /*
6553 * GY/GU and RY/RU should be the other way around according
6554 * to BSpec, but reality doesn't agree. Just set them up in
6555 * a way that results in the correct picture.
6556 */
6557 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6558 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6559
6560 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6561 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6562
6563 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6564 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6565
6566 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6567 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6568 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6569
6570 if (INTEL_INFO(dev)->gen > 6) {
6571 uint16_t postoff = 0;
6572
Daniel Vetter50f3b012013-03-27 00:44:56 +01006573 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006574 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006575
6576 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6577 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6578 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6579
6580 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6581 } else {
6582 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6583
Daniel Vetter50f3b012013-03-27 00:44:56 +01006584 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006585 mode |= CSC_BLACK_SCREEN_OFFSET;
6586
6587 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6588 }
6589}
6590
Daniel Vetter6ff93602013-04-19 11:24:36 +02006591static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006592{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006593 struct drm_device *dev = crtc->dev;
6594 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006595 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006596 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006597 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006598 uint32_t val;
6599
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006600 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006601
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006602 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006603 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6604
Daniel Vetter6ff93602013-04-19 11:24:36 +02006605 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006606 val |= PIPECONF_INTERLACED_ILK;
6607 else
6608 val |= PIPECONF_PROGRESSIVE;
6609
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006610 I915_WRITE(PIPECONF(cpu_transcoder), val);
6611 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006612
6613 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6614 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006615
6616 if (IS_BROADWELL(dev)) {
6617 val = 0;
6618
6619 switch (intel_crtc->config.pipe_bpp) {
6620 case 18:
6621 val |= PIPEMISC_DITHER_6_BPC;
6622 break;
6623 case 24:
6624 val |= PIPEMISC_DITHER_8_BPC;
6625 break;
6626 case 30:
6627 val |= PIPEMISC_DITHER_10_BPC;
6628 break;
6629 case 36:
6630 val |= PIPEMISC_DITHER_12_BPC;
6631 break;
6632 default:
6633 /* Case prevented by pipe_config_set_bpp. */
6634 BUG();
6635 }
6636
6637 if (intel_crtc->config.dither)
6638 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6639
6640 I915_WRITE(PIPEMISC(pipe), val);
6641 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006642}
6643
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006644static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006645 intel_clock_t *clock,
6646 bool *has_reduced_clock,
6647 intel_clock_t *reduced_clock)
6648{
6649 struct drm_device *dev = crtc->dev;
6650 struct drm_i915_private *dev_priv = dev->dev_private;
6651 struct intel_encoder *intel_encoder;
6652 int refclk;
6653 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02006654 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006655
6656 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6657 switch (intel_encoder->type) {
6658 case INTEL_OUTPUT_LVDS:
6659 is_lvds = true;
6660 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006661 }
6662 }
6663
6664 refclk = ironlake_get_refclk(crtc);
6665
6666 /*
6667 * Returns a set of divisors for the desired target clock with the given
6668 * refclk, or FALSE. The returned values represent the clock equation:
6669 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6670 */
6671 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006672 ret = dev_priv->display.find_dpll(limit, crtc,
6673 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006674 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006675 if (!ret)
6676 return false;
6677
6678 if (is_lvds && dev_priv->lvds_downclock_avail) {
6679 /*
6680 * Ensure we match the reduced clock's P to the target clock.
6681 * If the clocks don't match, we can't switch the display clock
6682 * by using the FP0/FP1. In such case we will disable the LVDS
6683 * downclock feature.
6684 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006685 *has_reduced_clock =
6686 dev_priv->display.find_dpll(limit, crtc,
6687 dev_priv->lvds_downclock,
6688 refclk, clock,
6689 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006690 }
6691
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006692 return true;
6693}
6694
Paulo Zanonid4b19312012-11-29 11:29:32 -02006695int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6696{
6697 /*
6698 * Account for spread spectrum to avoid
6699 * oversubscribing the link. Max center spread
6700 * is 2.5%; use 5% for safety's sake.
6701 */
6702 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006703 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006704}
6705
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006706static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006707{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006708 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006709}
6710
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006711static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006712 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006713 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006714{
6715 struct drm_crtc *crtc = &intel_crtc->base;
6716 struct drm_device *dev = crtc->dev;
6717 struct drm_i915_private *dev_priv = dev->dev_private;
6718 struct intel_encoder *intel_encoder;
6719 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006720 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006721 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006722
6723 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6724 switch (intel_encoder->type) {
6725 case INTEL_OUTPUT_LVDS:
6726 is_lvds = true;
6727 break;
6728 case INTEL_OUTPUT_SDVO:
6729 case INTEL_OUTPUT_HDMI:
6730 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006731 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006732 }
6733
6734 num_connectors++;
6735 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006736
Chris Wilsonc1858122010-12-03 21:35:48 +00006737 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006738 factor = 21;
6739 if (is_lvds) {
6740 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006741 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006742 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006743 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006744 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006745 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006746
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006747 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006748 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006749
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006750 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6751 *fp2 |= FP_CB_TUNE;
6752
Chris Wilson5eddb702010-09-11 13:48:45 +01006753 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006754
Eric Anholta07d6782011-03-30 13:01:08 -07006755 if (is_lvds)
6756 dpll |= DPLLB_MODE_LVDS;
6757 else
6758 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006759
Daniel Vetteref1b4602013-06-01 17:17:04 +02006760 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6761 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006762
6763 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006764 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006765 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006766 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006767
Eric Anholta07d6782011-03-30 13:01:08 -07006768 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006769 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006770 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006771 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006772
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006773 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006774 case 5:
6775 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6776 break;
6777 case 7:
6778 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6779 break;
6780 case 10:
6781 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6782 break;
6783 case 14:
6784 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6785 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006786 }
6787
Daniel Vetterb4c09f32013-04-30 14:01:42 +02006788 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006789 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08006790 else
6791 dpll |= PLL_REF_INPUT_DREFCLK;
6792
Daniel Vetter959e16d2013-06-05 13:34:21 +02006793 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006794}
6795
Jesse Barnes79e53942008-11-07 14:24:08 -08006796static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08006797 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006798 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006799{
6800 struct drm_device *dev = crtc->dev;
6801 struct drm_i915_private *dev_priv = dev->dev_private;
6802 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6803 int pipe = intel_crtc->pipe;
6804 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006805 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006806 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006807 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006808 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006809 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006810 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006811 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006812 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006813
6814 for_each_encoder_on_crtc(dev, crtc, encoder) {
6815 switch (encoder->type) {
6816 case INTEL_OUTPUT_LVDS:
6817 is_lvds = true;
6818 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006819 }
6820
6821 num_connectors++;
6822 }
6823
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006824 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6825 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6826
Daniel Vetterff9a6752013-06-01 17:16:21 +02006827 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006828 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006829 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006830 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6831 return -EINVAL;
6832 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006833 /* Compat-code for transition, will disappear. */
6834 if (!intel_crtc->config.clock_set) {
6835 intel_crtc->config.dpll.n = clock.n;
6836 intel_crtc->config.dpll.m1 = clock.m1;
6837 intel_crtc->config.dpll.m2 = clock.m2;
6838 intel_crtc->config.dpll.p1 = clock.p1;
6839 intel_crtc->config.dpll.p2 = clock.p2;
6840 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006841
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006842 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006843 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006844 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006845 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006846 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006847
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006848 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006849 &fp, &reduced_clock,
6850 has_reduced_clock ? &fp2 : NULL);
6851
Daniel Vetter959e16d2013-06-05 13:34:21 +02006852 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006853 intel_crtc->config.dpll_hw_state.fp0 = fp;
6854 if (has_reduced_clock)
6855 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6856 else
6857 intel_crtc->config.dpll_hw_state.fp1 = fp;
6858
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006859 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006860 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006861 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6862 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006863 return -EINVAL;
6864 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006865 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006866 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006867
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006868 if (intel_crtc->config.has_dp_encoder)
6869 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006870
Jani Nikulad330a952014-01-21 11:24:25 +02006871 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006872 intel_crtc->lowfreq_avail = true;
6873 else
6874 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006875
Daniel Vetter8a654f32013-06-01 17:16:22 +02006876 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006877
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006878 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006879 intel_cpu_transcoder_set_m_n(intel_crtc,
6880 &intel_crtc->config.fdi_m_n);
6881 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006882
Daniel Vetter6ff93602013-04-19 11:24:36 +02006883 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006884
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006885 /* Set up the display plane register */
6886 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006887 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006888
Daniel Vetter94352cf2012-07-05 22:51:56 +02006889 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006890
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006891 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006892}
6893
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006894static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6895 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006896{
6897 struct drm_device *dev = crtc->base.dev;
6898 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006899 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006900
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006901 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6902 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6903 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6904 & ~TU_SIZE_MASK;
6905 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6906 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6907 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6908}
6909
6910static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6911 enum transcoder transcoder,
6912 struct intel_link_m_n *m_n)
6913{
6914 struct drm_device *dev = crtc->base.dev;
6915 struct drm_i915_private *dev_priv = dev->dev_private;
6916 enum pipe pipe = crtc->pipe;
6917
6918 if (INTEL_INFO(dev)->gen >= 5) {
6919 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6920 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6921 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6922 & ~TU_SIZE_MASK;
6923 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6924 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6925 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6926 } else {
6927 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6928 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6929 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6930 & ~TU_SIZE_MASK;
6931 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6932 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6933 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6934 }
6935}
6936
6937void intel_dp_get_m_n(struct intel_crtc *crtc,
6938 struct intel_crtc_config *pipe_config)
6939{
6940 if (crtc->config.has_pch_encoder)
6941 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6942 else
6943 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6944 &pipe_config->dp_m_n);
6945}
6946
Daniel Vetter72419202013-04-04 13:28:53 +02006947static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6948 struct intel_crtc_config *pipe_config)
6949{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006950 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6951 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006952}
6953
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006954static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6955 struct intel_crtc_config *pipe_config)
6956{
6957 struct drm_device *dev = crtc->base.dev;
6958 struct drm_i915_private *dev_priv = dev->dev_private;
6959 uint32_t tmp;
6960
6961 tmp = I915_READ(PF_CTL(crtc->pipe));
6962
6963 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006964 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006965 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6966 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006967
6968 /* We currently do not free assignements of panel fitters on
6969 * ivb/hsw (since we don't use the higher upscaling modes which
6970 * differentiates them) so just WARN about this case for now. */
6971 if (IS_GEN7(dev)) {
6972 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6973 PF_PIPE_SEL_IVB(crtc->pipe));
6974 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006975 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006976}
6977
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006978static void ironlake_get_plane_config(struct intel_crtc *crtc,
6979 struct intel_plane_config *plane_config)
6980{
6981 struct drm_device *dev = crtc->base.dev;
6982 struct drm_i915_private *dev_priv = dev->dev_private;
6983 u32 val, base, offset;
6984 int pipe = crtc->pipe, plane = crtc->plane;
6985 int fourcc, pixel_format;
6986 int aligned_height;
6987
Dave Airlie66e514c2014-04-03 07:51:54 +10006988 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6989 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006990 DRM_DEBUG_KMS("failed to alloc fb\n");
6991 return;
6992 }
6993
6994 val = I915_READ(DSPCNTR(plane));
6995
6996 if (INTEL_INFO(dev)->gen >= 4)
6997 if (val & DISPPLANE_TILED)
6998 plane_config->tiled = true;
6999
7000 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7001 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007002 crtc->base.primary->fb->pixel_format = fourcc;
7003 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007004 drm_format_plane_cpp(fourcc, 0) * 8;
7005
7006 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7007 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7008 offset = I915_READ(DSPOFFSET(plane));
7009 } else {
7010 if (plane_config->tiled)
7011 offset = I915_READ(DSPTILEOFF(plane));
7012 else
7013 offset = I915_READ(DSPLINOFF(plane));
7014 }
7015 plane_config->base = base;
7016
7017 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007018 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7019 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007020
7021 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007022 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007023
Dave Airlie66e514c2014-04-03 07:51:54 +10007024 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007025 plane_config->tiled);
7026
Dave Airlie66e514c2014-04-03 07:51:54 +10007027 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007028 aligned_height, PAGE_SIZE);
7029
7030 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007031 pipe, plane, crtc->base.primary->fb->width,
7032 crtc->base.primary->fb->height,
7033 crtc->base.primary->fb->bits_per_pixel, base,
7034 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007035 plane_config->size);
7036}
7037
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007038static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7039 struct intel_crtc_config *pipe_config)
7040{
7041 struct drm_device *dev = crtc->base.dev;
7042 struct drm_i915_private *dev_priv = dev->dev_private;
7043 uint32_t tmp;
7044
Daniel Vettere143a212013-07-04 12:01:15 +02007045 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007046 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007047
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007048 tmp = I915_READ(PIPECONF(crtc->pipe));
7049 if (!(tmp & PIPECONF_ENABLE))
7050 return false;
7051
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007052 switch (tmp & PIPECONF_BPC_MASK) {
7053 case PIPECONF_6BPC:
7054 pipe_config->pipe_bpp = 18;
7055 break;
7056 case PIPECONF_8BPC:
7057 pipe_config->pipe_bpp = 24;
7058 break;
7059 case PIPECONF_10BPC:
7060 pipe_config->pipe_bpp = 30;
7061 break;
7062 case PIPECONF_12BPC:
7063 pipe_config->pipe_bpp = 36;
7064 break;
7065 default:
7066 break;
7067 }
7068
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007069 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7070 pipe_config->limited_color_range = true;
7071
Daniel Vetterab9412b2013-05-03 11:49:46 +02007072 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007073 struct intel_shared_dpll *pll;
7074
Daniel Vetter88adfff2013-03-28 10:42:01 +01007075 pipe_config->has_pch_encoder = true;
7076
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007077 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7078 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7079 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007080
7081 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007082
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007083 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007084 pipe_config->shared_dpll =
7085 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007086 } else {
7087 tmp = I915_READ(PCH_DPLL_SEL);
7088 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7089 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7090 else
7091 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7092 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007093
7094 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7095
7096 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7097 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007098
7099 tmp = pipe_config->dpll_hw_state.dpll;
7100 pipe_config->pixel_multiplier =
7101 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7102 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007103
7104 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007105 } else {
7106 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007107 }
7108
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007109 intel_get_pipe_timings(crtc, pipe_config);
7110
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007111 ironlake_get_pfit_config(crtc, pipe_config);
7112
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007113 return true;
7114}
7115
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007116static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7117{
7118 struct drm_device *dev = dev_priv->dev;
7119 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
7120 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007121
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007122 for_each_intel_crtc(dev, crtc)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007123 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007124 pipe_name(crtc->pipe));
7125
7126 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
7127 WARN(plls->spll_refcount, "SPLL enabled\n");
7128 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
7129 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
7130 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7131 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7132 "CPU PWM1 enabled\n");
7133 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7134 "CPU PWM2 enabled\n");
7135 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7136 "PCH PWM1 enabled\n");
7137 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7138 "Utility pin enabled\n");
7139 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7140
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007141 /*
7142 * In theory we can still leave IRQs enabled, as long as only the HPD
7143 * interrupts remain enabled. We used to check for that, but since it's
7144 * gen-specific and since we only disable LCPLL after we fully disable
7145 * the interrupts, the check below should be enough.
7146 */
7147 WARN(!dev_priv->pm.irqs_disabled, "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007148}
7149
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007150static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7151{
7152 struct drm_device *dev = dev_priv->dev;
7153
7154 if (IS_HASWELL(dev)) {
7155 mutex_lock(&dev_priv->rps.hw_lock);
7156 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7157 val))
7158 DRM_ERROR("Failed to disable D_COMP\n");
7159 mutex_unlock(&dev_priv->rps.hw_lock);
7160 } else {
7161 I915_WRITE(D_COMP, val);
7162 }
7163 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007164}
7165
7166/*
7167 * This function implements pieces of two sequences from BSpec:
7168 * - Sequence for display software to disable LCPLL
7169 * - Sequence for display software to allow package C8+
7170 * The steps implemented here are just the steps that actually touch the LCPLL
7171 * register. Callers should take care of disabling all the display engine
7172 * functions, doing the mode unset, fixing interrupts, etc.
7173 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007174static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7175 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007176{
7177 uint32_t val;
7178
7179 assert_can_disable_lcpll(dev_priv);
7180
7181 val = I915_READ(LCPLL_CTL);
7182
7183 if (switch_to_fclk) {
7184 val |= LCPLL_CD_SOURCE_FCLK;
7185 I915_WRITE(LCPLL_CTL, val);
7186
7187 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7188 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7189 DRM_ERROR("Switching to FCLK failed\n");
7190
7191 val = I915_READ(LCPLL_CTL);
7192 }
7193
7194 val |= LCPLL_PLL_DISABLE;
7195 I915_WRITE(LCPLL_CTL, val);
7196 POSTING_READ(LCPLL_CTL);
7197
7198 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7199 DRM_ERROR("LCPLL still locked\n");
7200
7201 val = I915_READ(D_COMP);
7202 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007203 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007204 ndelay(100);
7205
7206 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
7207 DRM_ERROR("D_COMP RCOMP still in progress\n");
7208
7209 if (allow_power_down) {
7210 val = I915_READ(LCPLL_CTL);
7211 val |= LCPLL_POWER_DOWN_ALLOW;
7212 I915_WRITE(LCPLL_CTL, val);
7213 POSTING_READ(LCPLL_CTL);
7214 }
7215}
7216
7217/*
7218 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7219 * source.
7220 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007221static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007222{
7223 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007224 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007225
7226 val = I915_READ(LCPLL_CTL);
7227
7228 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7229 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7230 return;
7231
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007232 /*
7233 * Make sure we're not on PC8 state before disabling PC8, otherwise
7234 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7235 *
7236 * The other problem is that hsw_restore_lcpll() is called as part of
7237 * the runtime PM resume sequence, so we can't just call
7238 * gen6_gt_force_wake_get() because that function calls
7239 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7240 * while we are on the resume sequence. So to solve this problem we have
7241 * to call special forcewake code that doesn't touch runtime PM and
7242 * doesn't enable the forcewake delayed work.
7243 */
7244 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7245 if (dev_priv->uncore.forcewake_count++ == 0)
7246 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
7247 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007248
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007249 if (val & LCPLL_POWER_DOWN_ALLOW) {
7250 val &= ~LCPLL_POWER_DOWN_ALLOW;
7251 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007252 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007253 }
7254
7255 val = I915_READ(D_COMP);
7256 val |= D_COMP_COMP_FORCE;
7257 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007258 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007259
7260 val = I915_READ(LCPLL_CTL);
7261 val &= ~LCPLL_PLL_DISABLE;
7262 I915_WRITE(LCPLL_CTL, val);
7263
7264 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7265 DRM_ERROR("LCPLL not locked yet\n");
7266
7267 if (val & LCPLL_CD_SOURCE_FCLK) {
7268 val = I915_READ(LCPLL_CTL);
7269 val &= ~LCPLL_CD_SOURCE_FCLK;
7270 I915_WRITE(LCPLL_CTL, val);
7271
7272 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7273 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7274 DRM_ERROR("Switching back to LCPLL failed\n");
7275 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007276
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007277 /* See the big comment above. */
7278 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7279 if (--dev_priv->uncore.forcewake_count == 0)
7280 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7281 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007282}
7283
Paulo Zanoni765dab672014-03-07 20:08:18 -03007284/*
7285 * Package states C8 and deeper are really deep PC states that can only be
7286 * reached when all the devices on the system allow it, so even if the graphics
7287 * device allows PC8+, it doesn't mean the system will actually get to these
7288 * states. Our driver only allows PC8+ when going into runtime PM.
7289 *
7290 * The requirements for PC8+ are that all the outputs are disabled, the power
7291 * well is disabled and most interrupts are disabled, and these are also
7292 * requirements for runtime PM. When these conditions are met, we manually do
7293 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7294 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7295 * hang the machine.
7296 *
7297 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7298 * the state of some registers, so when we come back from PC8+ we need to
7299 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7300 * need to take care of the registers kept by RC6. Notice that this happens even
7301 * if we don't put the device in PCI D3 state (which is what currently happens
7302 * because of the runtime PM support).
7303 *
7304 * For more, read "Display Sequences for Package C8" on the hardware
7305 * documentation.
7306 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007307void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007308{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007309 struct drm_device *dev = dev_priv->dev;
7310 uint32_t val;
7311
Paulo Zanonic67a4702013-08-19 13:18:09 -03007312 DRM_DEBUG_KMS("Enabling package C8+\n");
7313
Paulo Zanonic67a4702013-08-19 13:18:09 -03007314 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7315 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7316 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7317 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7318 }
7319
7320 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007321 hsw_disable_lcpll(dev_priv, true, true);
7322}
7323
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007324void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007325{
7326 struct drm_device *dev = dev_priv->dev;
7327 uint32_t val;
7328
Paulo Zanonic67a4702013-08-19 13:18:09 -03007329 DRM_DEBUG_KMS("Disabling package C8+\n");
7330
7331 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007332 lpt_init_pch_refclk(dev);
7333
7334 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7335 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7336 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7337 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7338 }
7339
7340 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007341}
7342
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007343static void snb_modeset_global_resources(struct drm_device *dev)
7344{
7345 modeset_update_crtc_power_domains(dev);
7346}
7347
Imre Deak4f074122013-10-16 17:25:51 +03007348static void haswell_modeset_global_resources(struct drm_device *dev)
7349{
Paulo Zanonida723562013-12-19 11:54:51 -02007350 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007351}
7352
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007353static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007354 int x, int y,
7355 struct drm_framebuffer *fb)
7356{
7357 struct drm_device *dev = crtc->dev;
7358 struct drm_i915_private *dev_priv = dev->dev_private;
7359 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007360 int plane = intel_crtc->plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007361 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007362
Paulo Zanoni566b7342013-11-25 15:27:08 -02007363 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007364 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02007365 intel_ddi_pll_enable(intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007366
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007367 if (intel_crtc->config.has_dp_encoder)
7368 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007369
7370 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007371
Daniel Vetter8a654f32013-06-01 17:16:22 +02007372 intel_set_pipe_timings(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007373
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007374 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007375 intel_cpu_transcoder_set_m_n(intel_crtc,
7376 &intel_crtc->config.fdi_m_n);
7377 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007378
Daniel Vetter6ff93602013-04-19 11:24:36 +02007379 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007380
Daniel Vetter50f3b012013-03-27 00:44:56 +01007381 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007382
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007383 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007384 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007385 POSTING_READ(DSPCNTR(plane));
7386
7387 ret = intel_pipe_set_base(crtc, x, y, fb);
7388
Jesse Barnes79e53942008-11-07 14:24:08 -08007389 return ret;
7390}
7391
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007392static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7393 struct intel_crtc_config *pipe_config)
7394{
7395 struct drm_device *dev = crtc->base.dev;
7396 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007397 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007398 uint32_t tmp;
7399
Imre Deakb5482bd2014-03-05 16:20:55 +02007400 if (!intel_display_power_enabled(dev_priv,
7401 POWER_DOMAIN_PIPE(crtc->pipe)))
7402 return false;
7403
Daniel Vettere143a212013-07-04 12:01:15 +02007404 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007405 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7406
Daniel Vettereccb1402013-05-22 00:50:22 +02007407 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7408 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7409 enum pipe trans_edp_pipe;
7410 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7411 default:
7412 WARN(1, "unknown pipe linked to edp transcoder\n");
7413 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7414 case TRANS_DDI_EDP_INPUT_A_ON:
7415 trans_edp_pipe = PIPE_A;
7416 break;
7417 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7418 trans_edp_pipe = PIPE_B;
7419 break;
7420 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7421 trans_edp_pipe = PIPE_C;
7422 break;
7423 }
7424
7425 if (trans_edp_pipe == crtc->pipe)
7426 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7427 }
7428
Imre Deakda7e29b2014-02-18 00:02:02 +02007429 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007430 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007431 return false;
7432
Daniel Vettereccb1402013-05-22 00:50:22 +02007433 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007434 if (!(tmp & PIPECONF_ENABLE))
7435 return false;
7436
Daniel Vetter88adfff2013-03-28 10:42:01 +01007437 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03007438 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01007439 * DDI E. So just check whether this pipe is wired to DDI E and whether
7440 * the PCH transcoder is on.
7441 */
Daniel Vettereccb1402013-05-22 00:50:22 +02007442 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01007443 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02007444 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01007445 pipe_config->has_pch_encoder = true;
7446
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007447 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7448 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7449 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007450
7451 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007452 }
7453
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007454 intel_get_pipe_timings(crtc, pipe_config);
7455
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007456 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007457 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007458 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007459
Jesse Barnese59150d2014-01-07 13:30:45 -08007460 if (IS_HASWELL(dev))
7461 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7462 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007463
Daniel Vetter6c49f242013-06-06 12:45:25 +02007464 pipe_config->pixel_multiplier = 1;
7465
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007466 return true;
7467}
7468
Jani Nikula1a915102013-10-16 12:34:48 +03007469static struct {
7470 int clock;
7471 u32 config;
7472} hdmi_audio_clock[] = {
7473 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7474 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7475 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7476 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7477 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7478 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7479 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7480 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7481 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7482 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7483};
7484
7485/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7486static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7487{
7488 int i;
7489
7490 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7491 if (mode->clock == hdmi_audio_clock[i].clock)
7492 break;
7493 }
7494
7495 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7496 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7497 i = 1;
7498 }
7499
7500 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7501 hdmi_audio_clock[i].clock,
7502 hdmi_audio_clock[i].config);
7503
7504 return hdmi_audio_clock[i].config;
7505}
7506
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007507static bool intel_eld_uptodate(struct drm_connector *connector,
7508 int reg_eldv, uint32_t bits_eldv,
7509 int reg_elda, uint32_t bits_elda,
7510 int reg_edid)
7511{
7512 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7513 uint8_t *eld = connector->eld;
7514 uint32_t i;
7515
7516 i = I915_READ(reg_eldv);
7517 i &= bits_eldv;
7518
7519 if (!eld[0])
7520 return !i;
7521
7522 if (!i)
7523 return false;
7524
7525 i = I915_READ(reg_elda);
7526 i &= ~bits_elda;
7527 I915_WRITE(reg_elda, i);
7528
7529 for (i = 0; i < eld[2]; i++)
7530 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7531 return false;
7532
7533 return true;
7534}
7535
Wu Fengguange0dac652011-09-05 14:25:34 +08007536static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007537 struct drm_crtc *crtc,
7538 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007539{
7540 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7541 uint8_t *eld = connector->eld;
7542 uint32_t eldv;
7543 uint32_t len;
7544 uint32_t i;
7545
7546 i = I915_READ(G4X_AUD_VID_DID);
7547
7548 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7549 eldv = G4X_ELDV_DEVCL_DEVBLC;
7550 else
7551 eldv = G4X_ELDV_DEVCTG;
7552
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007553 if (intel_eld_uptodate(connector,
7554 G4X_AUD_CNTL_ST, eldv,
7555 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7556 G4X_HDMIW_HDMIEDID))
7557 return;
7558
Wu Fengguange0dac652011-09-05 14:25:34 +08007559 i = I915_READ(G4X_AUD_CNTL_ST);
7560 i &= ~(eldv | G4X_ELD_ADDR);
7561 len = (i >> 9) & 0x1f; /* ELD buffer size */
7562 I915_WRITE(G4X_AUD_CNTL_ST, i);
7563
7564 if (!eld[0])
7565 return;
7566
7567 len = min_t(uint8_t, eld[2], len);
7568 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7569 for (i = 0; i < len; i++)
7570 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7571
7572 i = I915_READ(G4X_AUD_CNTL_ST);
7573 i |= eldv;
7574 I915_WRITE(G4X_AUD_CNTL_ST, i);
7575}
7576
Wang Xingchao83358c852012-08-16 22:43:37 +08007577static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007578 struct drm_crtc *crtc,
7579 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007580{
7581 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7582 uint8_t *eld = connector->eld;
Wang Xingchao83358c852012-08-16 22:43:37 +08007583 uint32_t eldv;
7584 uint32_t i;
7585 int len;
7586 int pipe = to_intel_crtc(crtc)->pipe;
7587 int tmp;
7588
7589 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7590 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7591 int aud_config = HSW_AUD_CFG(pipe);
7592 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7593
Wang Xingchao83358c852012-08-16 22:43:37 +08007594 /* Audio output enable */
7595 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7596 tmp = I915_READ(aud_cntrl_st2);
7597 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7598 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02007599 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08007600
Daniel Vetterc7905792014-04-16 16:56:09 +02007601 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08007602
7603 /* Set ELD valid state */
7604 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007605 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007606 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7607 I915_WRITE(aud_cntrl_st2, tmp);
7608 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007609 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007610
7611 /* Enable HDMI mode */
7612 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007613 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007614 /* clear N_programing_enable and N_value_index */
7615 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7616 I915_WRITE(aud_config, tmp);
7617
7618 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7619
7620 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7621
7622 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7623 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7624 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7625 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007626 } else {
7627 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7628 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007629
7630 if (intel_eld_uptodate(connector,
7631 aud_cntrl_st2, eldv,
7632 aud_cntl_st, IBX_ELD_ADDRESS,
7633 hdmiw_hdmiedid))
7634 return;
7635
7636 i = I915_READ(aud_cntrl_st2);
7637 i &= ~eldv;
7638 I915_WRITE(aud_cntrl_st2, i);
7639
7640 if (!eld[0])
7641 return;
7642
7643 i = I915_READ(aud_cntl_st);
7644 i &= ~IBX_ELD_ADDRESS;
7645 I915_WRITE(aud_cntl_st, i);
7646 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7647 DRM_DEBUG_DRIVER("port num:%d\n", i);
7648
7649 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7650 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7651 for (i = 0; i < len; i++)
7652 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7653
7654 i = I915_READ(aud_cntrl_st2);
7655 i |= eldv;
7656 I915_WRITE(aud_cntrl_st2, i);
7657
7658}
7659
Wu Fengguange0dac652011-09-05 14:25:34 +08007660static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007661 struct drm_crtc *crtc,
7662 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007663{
7664 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7665 uint8_t *eld = connector->eld;
7666 uint32_t eldv;
7667 uint32_t i;
7668 int len;
7669 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007670 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007671 int aud_cntl_st;
7672 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007673 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007674
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007675 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007676 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7677 aud_config = IBX_AUD_CFG(pipe);
7678 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007679 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007680 } else if (IS_VALLEYVIEW(connector->dev)) {
7681 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7682 aud_config = VLV_AUD_CFG(pipe);
7683 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7684 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007685 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007686 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7687 aud_config = CPT_AUD_CFG(pipe);
7688 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007689 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007690 }
7691
Wang Xingchao9b138a82012-08-09 16:52:18 +08007692 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007693
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007694 if (IS_VALLEYVIEW(connector->dev)) {
7695 struct intel_encoder *intel_encoder;
7696 struct intel_digital_port *intel_dig_port;
7697
7698 intel_encoder = intel_attached_encoder(connector);
7699 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7700 i = intel_dig_port->port;
7701 } else {
7702 i = I915_READ(aud_cntl_st);
7703 i = (i >> 29) & DIP_PORT_SEL_MASK;
7704 /* DIP_Port_Select, 0x1 = PortB */
7705 }
7706
Wu Fengguange0dac652011-09-05 14:25:34 +08007707 if (!i) {
7708 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7709 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007710 eldv = IBX_ELD_VALIDB;
7711 eldv |= IBX_ELD_VALIDB << 4;
7712 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007713 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007714 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007715 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007716 }
7717
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007718 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7719 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7720 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007721 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007722 } else {
7723 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7724 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007725
7726 if (intel_eld_uptodate(connector,
7727 aud_cntrl_st2, eldv,
7728 aud_cntl_st, IBX_ELD_ADDRESS,
7729 hdmiw_hdmiedid))
7730 return;
7731
Wu Fengguange0dac652011-09-05 14:25:34 +08007732 i = I915_READ(aud_cntrl_st2);
7733 i &= ~eldv;
7734 I915_WRITE(aud_cntrl_st2, i);
7735
7736 if (!eld[0])
7737 return;
7738
Wu Fengguange0dac652011-09-05 14:25:34 +08007739 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007740 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007741 I915_WRITE(aud_cntl_st, i);
7742
7743 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7744 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7745 for (i = 0; i < len; i++)
7746 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7747
7748 i = I915_READ(aud_cntrl_st2);
7749 i |= eldv;
7750 I915_WRITE(aud_cntrl_st2, i);
7751}
7752
7753void intel_write_eld(struct drm_encoder *encoder,
7754 struct drm_display_mode *mode)
7755{
7756 struct drm_crtc *crtc = encoder->crtc;
7757 struct drm_connector *connector;
7758 struct drm_device *dev = encoder->dev;
7759 struct drm_i915_private *dev_priv = dev->dev_private;
7760
7761 connector = drm_select_eld(encoder, mode);
7762 if (!connector)
7763 return;
7764
7765 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7766 connector->base.id,
7767 drm_get_connector_name(connector),
7768 connector->encoder->base.id,
7769 drm_get_encoder_name(connector->encoder));
7770
7771 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7772
7773 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007774 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007775}
7776
Chris Wilson560b85b2010-08-07 11:01:38 +01007777static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7778{
7779 struct drm_device *dev = crtc->dev;
7780 struct drm_i915_private *dev_priv = dev->dev_private;
7781 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7782 bool visible = base != 0;
7783 u32 cntl;
7784
7785 if (intel_crtc->cursor_visible == visible)
7786 return;
7787
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007788 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01007789 if (visible) {
7790 /* On these chipsets we can only modify the base whilst
7791 * the cursor is disabled.
7792 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007793 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01007794
7795 cntl &= ~(CURSOR_FORMAT_MASK);
7796 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7797 cntl |= CURSOR_ENABLE |
7798 CURSOR_GAMMA_ENABLE |
7799 CURSOR_FORMAT_ARGB;
7800 } else
7801 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007802 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007803
7804 intel_crtc->cursor_visible = visible;
7805}
7806
7807static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7808{
7809 struct drm_device *dev = crtc->dev;
7810 struct drm_i915_private *dev_priv = dev->dev_private;
7811 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7812 int pipe = intel_crtc->pipe;
7813 bool visible = base != 0;
7814
7815 if (intel_crtc->cursor_visible != visible) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307816 int16_t width = intel_crtc->cursor_width;
Jesse Barnes548f2452011-02-17 10:40:53 -08007817 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007818 if (base) {
7819 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307820 cntl |= MCURSOR_GAMMA_ENABLE;
7821
7822 switch (width) {
7823 case 64:
7824 cntl |= CURSOR_MODE_64_ARGB_AX;
7825 break;
7826 case 128:
7827 cntl |= CURSOR_MODE_128_ARGB_AX;
7828 break;
7829 case 256:
7830 cntl |= CURSOR_MODE_256_ARGB_AX;
7831 break;
7832 default:
7833 WARN_ON(1);
7834 return;
7835 }
Chris Wilson560b85b2010-08-07 11:01:38 +01007836 cntl |= pipe << 28; /* Connect to correct pipe */
7837 } else {
7838 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7839 cntl |= CURSOR_MODE_DISABLE;
7840 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007841 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007842
7843 intel_crtc->cursor_visible = visible;
7844 }
7845 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007846 POSTING_READ(CURCNTR(pipe));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007847 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007848 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007849}
7850
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007851static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7852{
7853 struct drm_device *dev = crtc->dev;
7854 struct drm_i915_private *dev_priv = dev->dev_private;
7855 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7856 int pipe = intel_crtc->pipe;
7857 bool visible = base != 0;
7858
7859 if (intel_crtc->cursor_visible != visible) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307860 int16_t width = intel_crtc->cursor_width;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007861 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7862 if (base) {
7863 cntl &= ~CURSOR_MODE;
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307864 cntl |= MCURSOR_GAMMA_ENABLE;
7865 switch (width) {
7866 case 64:
7867 cntl |= CURSOR_MODE_64_ARGB_AX;
7868 break;
7869 case 128:
7870 cntl |= CURSOR_MODE_128_ARGB_AX;
7871 break;
7872 case 256:
7873 cntl |= CURSOR_MODE_256_ARGB_AX;
7874 break;
7875 default:
7876 WARN_ON(1);
7877 return;
7878 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007879 } else {
7880 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7881 cntl |= CURSOR_MODE_DISABLE;
7882 }
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -07007883 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007884 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007885 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7886 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007887 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7888
7889 intel_crtc->cursor_visible = visible;
7890 }
7891 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007892 POSTING_READ(CURCNTR_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007893 I915_WRITE(CURBASE_IVB(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007894 POSTING_READ(CURBASE_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007895}
7896
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007897/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01007898static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7899 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007900{
7901 struct drm_device *dev = crtc->dev;
7902 struct drm_i915_private *dev_priv = dev->dev_private;
7903 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7904 int pipe = intel_crtc->pipe;
7905 int x = intel_crtc->cursor_x;
7906 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007907 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007908 bool visible;
7909
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007910 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007911 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007912
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007913 if (x >= intel_crtc->config.pipe_src_w)
7914 base = 0;
7915
7916 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007917 base = 0;
7918
7919 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007920 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007921 base = 0;
7922
7923 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7924 x = -x;
7925 }
7926 pos |= x << CURSOR_X_SHIFT;
7927
7928 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007929 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007930 base = 0;
7931
7932 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7933 y = -y;
7934 }
7935 pos |= y << CURSOR_Y_SHIFT;
7936
7937 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01007938 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007939 return;
7940
Paulo Zanonib3dc6852013-11-02 21:07:33 -07007941 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007942 I915_WRITE(CURPOS_IVB(pipe), pos);
7943 ivb_update_cursor(crtc, base);
7944 } else {
7945 I915_WRITE(CURPOS(pipe), pos);
7946 if (IS_845G(dev) || IS_I865G(dev))
7947 i845_update_cursor(crtc, base);
7948 else
7949 i9xx_update_cursor(crtc, base);
7950 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007951}
7952
Jesse Barnes79e53942008-11-07 14:24:08 -08007953static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00007954 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007955 uint32_t handle,
7956 uint32_t width, uint32_t height)
7957{
7958 struct drm_device *dev = crtc->dev;
7959 struct drm_i915_private *dev_priv = dev->dev_private;
7960 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007961 struct drm_i915_gem_object *obj;
Chris Wilson64f962e2014-03-26 12:38:15 +00007962 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007963 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007964 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007965
Jesse Barnes79e53942008-11-07 14:24:08 -08007966 /* if we want to turn off the cursor ignore width and height */
7967 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007968 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007969 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007970 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007971 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007972 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007973 }
7974
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307975 /* Check for which cursor types we support */
7976 if (!((width == 64 && height == 64) ||
7977 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
7978 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
7979 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08007980 return -EINVAL;
7981 }
7982
Chris Wilson05394f32010-11-08 19:18:58 +00007983 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007984 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007985 return -ENOENT;
7986
Chris Wilson05394f32010-11-08 19:18:58 +00007987 if (obj->base.size < width * height * 4) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007988 DRM_DEBUG_KMS("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007989 ret = -ENOMEM;
7990 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007991 }
7992
Dave Airlie71acb5e2008-12-30 20:31:46 +10007993 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007994 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007995 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007996 unsigned alignment;
7997
Chris Wilsond9e86c02010-11-10 16:40:20 +00007998 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007999 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008000 ret = -EINVAL;
8001 goto fail_locked;
8002 }
8003
Chris Wilson693db182013-03-05 14:52:39 +00008004 /* Note that the w/a also requires 2 PTE of padding following
8005 * the bo. We currently fill all unused PTE with the shadow
8006 * page and so we should always have valid PTE following the
8007 * cursor preventing the VT-d warning.
8008 */
8009 alignment = 0;
8010 if (need_vtd_wa(dev))
8011 alignment = 64*1024;
8012
8013 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008014 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008015 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008016 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008017 }
8018
Chris Wilsond9e86c02010-11-10 16:40:20 +00008019 ret = i915_gem_object_put_fence(obj);
8020 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008021 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008022 goto fail_unpin;
8023 }
8024
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008025 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008026 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008027 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00008028 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008029 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
8030 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008031 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008032 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008033 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008034 }
Chris Wilson05394f32010-11-08 19:18:58 +00008035 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008036 }
8037
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008038 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04008039 I915_WRITE(CURSIZE, (height << 12) | width);
8040
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008041 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008042 if (intel_crtc->cursor_bo) {
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008043 if (INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00008044 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10008045 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
8046 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01008047 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00008048 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008049 }
Jesse Barnes80824002009-09-10 15:28:06 -07008050
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008051 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008052
Chris Wilson64f962e2014-03-26 12:38:15 +00008053 old_width = intel_crtc->cursor_width;
8054
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008055 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008056 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008057 intel_crtc->cursor_width = width;
8058 intel_crtc->cursor_height = height;
8059
Chris Wilson64f962e2014-03-26 12:38:15 +00008060 if (intel_crtc->active) {
8061 if (old_width != width)
8062 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03008063 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00008064 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008065
Jesse Barnes79e53942008-11-07 14:24:08 -08008066 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008067fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008068 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008069fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008070 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00008071fail:
Chris Wilson05394f32010-11-08 19:18:58 +00008072 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10008073 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008074}
8075
8076static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
8077{
Jesse Barnes79e53942008-11-07 14:24:08 -08008078 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008079
Ville Syrjälä92e76c82013-10-21 19:01:58 +03008080 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
8081 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
Jesse Barnes652c3932009-08-17 13:31:43 -07008082
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03008083 if (intel_crtc->active)
8084 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08008085
8086 return 0;
8087}
8088
Jesse Barnes79e53942008-11-07 14:24:08 -08008089static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008090 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008091{
James Simmons72034252010-08-03 01:33:19 +01008092 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008093 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008094
James Simmons72034252010-08-03 01:33:19 +01008095 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008096 intel_crtc->lut_r[i] = red[i] >> 8;
8097 intel_crtc->lut_g[i] = green[i] >> 8;
8098 intel_crtc->lut_b[i] = blue[i] >> 8;
8099 }
8100
8101 intel_crtc_load_lut(crtc);
8102}
8103
Jesse Barnes79e53942008-11-07 14:24:08 -08008104/* VESA 640x480x72Hz mode to set on the pipe */
8105static struct drm_display_mode load_detect_mode = {
8106 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8107 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8108};
8109
Daniel Vettera8bb6812014-02-10 18:00:39 +01008110struct drm_framebuffer *
8111__intel_framebuffer_create(struct drm_device *dev,
8112 struct drm_mode_fb_cmd2 *mode_cmd,
8113 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008114{
8115 struct intel_framebuffer *intel_fb;
8116 int ret;
8117
8118 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8119 if (!intel_fb) {
8120 drm_gem_object_unreference_unlocked(&obj->base);
8121 return ERR_PTR(-ENOMEM);
8122 }
8123
8124 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008125 if (ret)
8126 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008127
8128 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008129err:
8130 drm_gem_object_unreference_unlocked(&obj->base);
8131 kfree(intel_fb);
8132
8133 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008134}
8135
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008136static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008137intel_framebuffer_create(struct drm_device *dev,
8138 struct drm_mode_fb_cmd2 *mode_cmd,
8139 struct drm_i915_gem_object *obj)
8140{
8141 struct drm_framebuffer *fb;
8142 int ret;
8143
8144 ret = i915_mutex_lock_interruptible(dev);
8145 if (ret)
8146 return ERR_PTR(ret);
8147 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8148 mutex_unlock(&dev->struct_mutex);
8149
8150 return fb;
8151}
8152
Chris Wilsond2dff872011-04-19 08:36:26 +01008153static u32
8154intel_framebuffer_pitch_for_width(int width, int bpp)
8155{
8156 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8157 return ALIGN(pitch, 64);
8158}
8159
8160static u32
8161intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8162{
8163 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
8164 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
8165}
8166
8167static struct drm_framebuffer *
8168intel_framebuffer_create_for_mode(struct drm_device *dev,
8169 struct drm_display_mode *mode,
8170 int depth, int bpp)
8171{
8172 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008173 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008174
8175 obj = i915_gem_alloc_object(dev,
8176 intel_framebuffer_size_for_mode(mode, bpp));
8177 if (obj == NULL)
8178 return ERR_PTR(-ENOMEM);
8179
8180 mode_cmd.width = mode->hdisplay;
8181 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008182 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8183 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008184 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008185
8186 return intel_framebuffer_create(dev, &mode_cmd, obj);
8187}
8188
8189static struct drm_framebuffer *
8190mode_fits_in_fbdev(struct drm_device *dev,
8191 struct drm_display_mode *mode)
8192{
Daniel Vetter4520f532013-10-09 09:18:51 +02008193#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008194 struct drm_i915_private *dev_priv = dev->dev_private;
8195 struct drm_i915_gem_object *obj;
8196 struct drm_framebuffer *fb;
8197
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008198 if (!dev_priv->fbdev)
8199 return NULL;
8200
8201 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008202 return NULL;
8203
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008204 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008205 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008206
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008207 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008208 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8209 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008210 return NULL;
8211
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008212 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008213 return NULL;
8214
8215 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008216#else
8217 return NULL;
8218#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008219}
8220
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008221bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008222 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01008223 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008224{
8225 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008226 struct intel_encoder *intel_encoder =
8227 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008228 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008229 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008230 struct drm_crtc *crtc = NULL;
8231 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008232 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08008233 int i = -1;
8234
Chris Wilsond2dff872011-04-19 08:36:26 +01008235 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8236 connector->base.id, drm_get_connector_name(connector),
8237 encoder->base.id, drm_get_encoder_name(encoder));
8238
Jesse Barnes79e53942008-11-07 14:24:08 -08008239 /*
8240 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008241 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008242 * - if the connector already has an assigned crtc, use it (but make
8243 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008244 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008245 * - try to find the first unused crtc that can drive this connector,
8246 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008247 */
8248
8249 /* See if we already have a CRTC for this connector */
8250 if (encoder->crtc) {
8251 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008252
Daniel Vetter7b240562012-12-12 00:35:33 +01008253 mutex_lock(&crtc->mutex);
8254
Daniel Vetter24218aa2012-08-12 19:27:11 +02008255 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008256 old->load_detect_temp = false;
8257
8258 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008259 if (connector->dpms != DRM_MODE_DPMS_ON)
8260 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008261
Chris Wilson71731882011-04-19 23:10:58 +01008262 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008263 }
8264
8265 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008266 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008267 i++;
8268 if (!(encoder->possible_crtcs & (1 << i)))
8269 continue;
8270 if (!possible_crtc->enabled) {
8271 crtc = possible_crtc;
8272 break;
8273 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008274 }
8275
8276 /*
8277 * If we didn't find an unused CRTC, don't use any.
8278 */
8279 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008280 DRM_DEBUG_KMS("no pipe available for load-detect\n");
8281 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008282 }
8283
Daniel Vetter7b240562012-12-12 00:35:33 +01008284 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02008285 intel_encoder->new_crtc = to_intel_crtc(crtc);
8286 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008287
8288 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008289 intel_crtc->new_enabled = true;
8290 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008291 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008292 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008293 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008294
Chris Wilson64927112011-04-20 07:25:26 +01008295 if (!mode)
8296 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008297
Chris Wilsond2dff872011-04-19 08:36:26 +01008298 /* We need a framebuffer large enough to accommodate all accesses
8299 * that the plane may generate whilst we perform load detection.
8300 * We can not rely on the fbcon either being present (we get called
8301 * during its initialisation to detect all boot displays, or it may
8302 * not even exist) or that it is large enough to satisfy the
8303 * requested mode.
8304 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008305 fb = mode_fits_in_fbdev(dev, mode);
8306 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008307 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008308 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8309 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008310 } else
8311 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008312 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008313 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008314 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008315 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008316
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008317 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008318 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008319 if (old->release_fb)
8320 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008321 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008322 }
Chris Wilson71731882011-04-19 23:10:58 +01008323
Jesse Barnes79e53942008-11-07 14:24:08 -08008324 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008325 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008326 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008327
8328 fail:
8329 intel_crtc->new_enabled = crtc->enabled;
8330 if (intel_crtc->new_enabled)
8331 intel_crtc->new_config = &intel_crtc->config;
8332 else
8333 intel_crtc->new_config = NULL;
8334 mutex_unlock(&crtc->mutex);
8335 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008336}
8337
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008338void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01008339 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008340{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008341 struct intel_encoder *intel_encoder =
8342 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008343 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008344 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008345 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008346
Chris Wilsond2dff872011-04-19 08:36:26 +01008347 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8348 connector->base.id, drm_get_connector_name(connector),
8349 encoder->base.id, drm_get_encoder_name(encoder));
8350
Chris Wilson8261b192011-04-19 23:18:09 +01008351 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008352 to_intel_connector(connector)->new_encoder = NULL;
8353 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008354 intel_crtc->new_enabled = false;
8355 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008356 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008357
Daniel Vetter36206362012-12-10 20:42:17 +01008358 if (old->release_fb) {
8359 drm_framebuffer_unregister_private(old->release_fb);
8360 drm_framebuffer_unreference(old->release_fb);
8361 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008362
Daniel Vetter67c96402013-01-23 16:25:09 +00008363 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01008364 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008365 }
8366
Eric Anholtc751ce42010-03-25 11:48:48 -07008367 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008368 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8369 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01008370
8371 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08008372}
8373
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008374static int i9xx_pll_refclk(struct drm_device *dev,
8375 const struct intel_crtc_config *pipe_config)
8376{
8377 struct drm_i915_private *dev_priv = dev->dev_private;
8378 u32 dpll = pipe_config->dpll_hw_state.dpll;
8379
8380 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008381 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008382 else if (HAS_PCH_SPLIT(dev))
8383 return 120000;
8384 else if (!IS_GEN2(dev))
8385 return 96000;
8386 else
8387 return 48000;
8388}
8389
Jesse Barnes79e53942008-11-07 14:24:08 -08008390/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008391static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8392 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008393{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008394 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008395 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008396 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008397 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008398 u32 fp;
8399 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008400 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008401
8402 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008403 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008404 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008405 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008406
8407 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008408 if (IS_PINEVIEW(dev)) {
8409 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8410 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008411 } else {
8412 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8413 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8414 }
8415
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008416 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008417 if (IS_PINEVIEW(dev))
8418 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8419 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008420 else
8421 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008422 DPLL_FPA01_P1_POST_DIV_SHIFT);
8423
8424 switch (dpll & DPLL_MODE_MASK) {
8425 case DPLLB_MODE_DAC_SERIAL:
8426 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8427 5 : 10;
8428 break;
8429 case DPLLB_MODE_LVDS:
8430 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8431 7 : 14;
8432 break;
8433 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008434 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008435 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008436 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008437 }
8438
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008439 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008440 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008441 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008442 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008443 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008444 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008445 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008446
8447 if (is_lvds) {
8448 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8449 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008450
8451 if (lvds & LVDS_CLKB_POWER_UP)
8452 clock.p2 = 7;
8453 else
8454 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008455 } else {
8456 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8457 clock.p1 = 2;
8458 else {
8459 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8460 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8461 }
8462 if (dpll & PLL_P2_DIVIDE_BY_4)
8463 clock.p2 = 4;
8464 else
8465 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008466 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008467
8468 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008469 }
8470
Ville Syrjälä18442d02013-09-13 16:00:08 +03008471 /*
8472 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008473 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008474 * encoder's get_config() function.
8475 */
8476 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008477}
8478
Ville Syrjälä6878da02013-09-13 15:59:11 +03008479int intel_dotclock_calculate(int link_freq,
8480 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008481{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008482 /*
8483 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008484 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008485 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008486 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008487 *
8488 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008489 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008490 */
8491
Ville Syrjälä6878da02013-09-13 15:59:11 +03008492 if (!m_n->link_n)
8493 return 0;
8494
8495 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8496}
8497
Ville Syrjälä18442d02013-09-13 16:00:08 +03008498static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8499 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008500{
8501 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008502
8503 /* read out port_clock from the DPLL */
8504 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008505
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008506 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008507 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008508 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008509 * agree once we know their relationship in the encoder's
8510 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008511 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008512 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008513 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8514 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008515}
8516
8517/** Returns the currently programmed mode of the given pipe. */
8518struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8519 struct drm_crtc *crtc)
8520{
Jesse Barnes548f2452011-02-17 10:40:53 -08008521 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008522 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008523 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008524 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008525 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008526 int htot = I915_READ(HTOTAL(cpu_transcoder));
8527 int hsync = I915_READ(HSYNC(cpu_transcoder));
8528 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8529 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008530 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008531
8532 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8533 if (!mode)
8534 return NULL;
8535
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008536 /*
8537 * Construct a pipe_config sufficient for getting the clock info
8538 * back out of crtc_clock_get.
8539 *
8540 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8541 * to use a real value here instead.
8542 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008543 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008544 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008545 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8546 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8547 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008548 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8549
Ville Syrjälä773ae032013-09-23 17:48:20 +03008550 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008551 mode->hdisplay = (htot & 0xffff) + 1;
8552 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8553 mode->hsync_start = (hsync & 0xffff) + 1;
8554 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8555 mode->vdisplay = (vtot & 0xffff) + 1;
8556 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8557 mode->vsync_start = (vsync & 0xffff) + 1;
8558 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8559
8560 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008561
8562 return mode;
8563}
8564
Daniel Vetter3dec0092010-08-20 21:40:52 +02008565static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07008566{
8567 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008568 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008569 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8570 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008571 int dpll_reg = DPLL(pipe);
8572 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008573
Eric Anholtbad720f2009-10-22 16:11:14 -07008574 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008575 return;
8576
8577 if (!dev_priv->lvds_downclock_avail)
8578 return;
8579
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008580 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008581 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008582 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008583
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008584 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008585
8586 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8587 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008588 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008589
Jesse Barnes652c3932009-08-17 13:31:43 -07008590 dpll = I915_READ(dpll_reg);
8591 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008592 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008593 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008594}
8595
8596static void intel_decrease_pllclock(struct drm_crtc *crtc)
8597{
8598 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008599 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008600 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008601
Eric Anholtbad720f2009-10-22 16:11:14 -07008602 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008603 return;
8604
8605 if (!dev_priv->lvds_downclock_avail)
8606 return;
8607
8608 /*
8609 * Since this is called by a timer, we should never get here in
8610 * the manual case.
8611 */
8612 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008613 int pipe = intel_crtc->pipe;
8614 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008615 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008616
Zhao Yakui44d98a62009-10-09 11:39:40 +08008617 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008618
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008619 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008620
Chris Wilson074b5e12012-05-02 12:07:06 +01008621 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008622 dpll |= DISPLAY_RATE_SELECT_FPA1;
8623 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008624 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008625 dpll = I915_READ(dpll_reg);
8626 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008627 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008628 }
8629
8630}
8631
Chris Wilsonf047e392012-07-21 12:31:41 +01008632void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008633{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008634 struct drm_i915_private *dev_priv = dev->dev_private;
8635
Chris Wilsonf62a0072014-02-21 17:55:39 +00008636 if (dev_priv->mm.busy)
8637 return;
8638
Paulo Zanoni43694d62014-03-07 20:08:08 -03008639 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008640 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008641 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008642}
8643
8644void intel_mark_idle(struct drm_device *dev)
8645{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008646 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008647 struct drm_crtc *crtc;
8648
Chris Wilsonf62a0072014-02-21 17:55:39 +00008649 if (!dev_priv->mm.busy)
8650 return;
8651
8652 dev_priv->mm.busy = false;
8653
Jani Nikulad330a952014-01-21 11:24:25 +02008654 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008655 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008656
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008657 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07008658 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008659 continue;
8660
8661 intel_decrease_pllclock(crtc);
8662 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008663
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008664 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008665 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008666
8667out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008668 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008669}
8670
Chris Wilsonc65355b2013-06-06 16:53:41 -03008671void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8672 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008673{
8674 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07008675 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07008676
Jani Nikulad330a952014-01-21 11:24:25 +02008677 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008678 return;
8679
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008680 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07008681 if (!crtc->primary->fb)
Jesse Barnes652c3932009-08-17 13:31:43 -07008682 continue;
8683
Matt Roperf4510a22014-04-01 15:22:40 -07008684 if (to_intel_framebuffer(crtc->primary->fb)->obj != obj)
Chris Wilsonc65355b2013-06-06 16:53:41 -03008685 continue;
8686
8687 intel_increase_pllclock(crtc);
8688 if (ring && intel_fbc_enabled(dev))
8689 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008690 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008691}
8692
Jesse Barnes79e53942008-11-07 14:24:08 -08008693static void intel_crtc_destroy(struct drm_crtc *crtc)
8694{
8695 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008696 struct drm_device *dev = crtc->dev;
8697 struct intel_unpin_work *work;
8698 unsigned long flags;
8699
8700 spin_lock_irqsave(&dev->event_lock, flags);
8701 work = intel_crtc->unpin_work;
8702 intel_crtc->unpin_work = NULL;
8703 spin_unlock_irqrestore(&dev->event_lock, flags);
8704
8705 if (work) {
8706 cancel_work_sync(&work->work);
8707 kfree(work);
8708 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008709
Mika Kuoppala40ccc722013-04-23 17:27:08 +03008710 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8711
Jesse Barnes79e53942008-11-07 14:24:08 -08008712 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008713
Jesse Barnes79e53942008-11-07 14:24:08 -08008714 kfree(intel_crtc);
8715}
8716
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008717static void intel_unpin_work_fn(struct work_struct *__work)
8718{
8719 struct intel_unpin_work *work =
8720 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008721 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008722
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008723 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008724 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008725 drm_gem_object_unreference(&work->pending_flip_obj->base);
8726 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008727
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008728 intel_update_fbc(dev);
8729 mutex_unlock(&dev->struct_mutex);
8730
8731 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8732 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8733
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008734 kfree(work);
8735}
8736
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008737static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008738 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008739{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008740 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008741 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8742 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008743 unsigned long flags;
8744
8745 /* Ignore early vblank irqs */
8746 if (intel_crtc == NULL)
8747 return;
8748
8749 spin_lock_irqsave(&dev->event_lock, flags);
8750 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008751
8752 /* Ensure we don't miss a work->pending update ... */
8753 smp_rmb();
8754
8755 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008756 spin_unlock_irqrestore(&dev->event_lock, flags);
8757 return;
8758 }
8759
Chris Wilsone7d841c2012-12-03 11:36:30 +00008760 /* and that the unpin work is consistent wrt ->pending. */
8761 smp_rmb();
8762
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008763 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008764
Rob Clark45a066e2012-10-08 14:50:40 -05008765 if (work->event)
8766 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008767
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008768 drm_vblank_put(dev, intel_crtc->pipe);
8769
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008770 spin_unlock_irqrestore(&dev->event_lock, flags);
8771
Daniel Vetter2c10d572012-12-20 21:24:07 +01008772 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008773
8774 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07008775
8776 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008777}
8778
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008779void intel_finish_page_flip(struct drm_device *dev, int pipe)
8780{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008781 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008782 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8783
Mario Kleiner49b14a52010-12-09 07:00:07 +01008784 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008785}
8786
8787void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8788{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008789 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008790 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8791
Mario Kleiner49b14a52010-12-09 07:00:07 +01008792 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008793}
8794
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008795void intel_prepare_page_flip(struct drm_device *dev, int plane)
8796{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008797 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008798 struct intel_crtc *intel_crtc =
8799 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8800 unsigned long flags;
8801
Chris Wilsone7d841c2012-12-03 11:36:30 +00008802 /* NB: An MMIO update of the plane base pointer will also
8803 * generate a page-flip completion irq, i.e. every modeset
8804 * is also accompanied by a spurious intel_prepare_page_flip().
8805 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008806 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008807 if (intel_crtc->unpin_work)
8808 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008809 spin_unlock_irqrestore(&dev->event_lock, flags);
8810}
8811
Chris Wilsone7d841c2012-12-03 11:36:30 +00008812inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8813{
8814 /* Ensure that the work item is consistent when activating it ... */
8815 smp_wmb();
8816 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8817 /* and that it is marked active as soon as the irq could fire. */
8818 smp_wmb();
8819}
8820
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008821static int intel_gen2_queue_flip(struct drm_device *dev,
8822 struct drm_crtc *crtc,
8823 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008824 struct drm_i915_gem_object *obj,
8825 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008826{
8827 struct drm_i915_private *dev_priv = dev->dev_private;
8828 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008829 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008830 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008831 int ret;
8832
Daniel Vetter6d90c952012-04-26 23:28:05 +02008833 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008834 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008835 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008836
Daniel Vetter6d90c952012-04-26 23:28:05 +02008837 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008838 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008839 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008840
8841 /* Can't queue multiple flips, so wait for the previous
8842 * one to finish before executing the next.
8843 */
8844 if (intel_crtc->plane)
8845 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8846 else
8847 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008848 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8849 intel_ring_emit(ring, MI_NOOP);
8850 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8851 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8852 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008853 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008854 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00008855
8856 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008857 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008858 return 0;
8859
8860err_unpin:
8861 intel_unpin_fb_obj(obj);
8862err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008863 return ret;
8864}
8865
8866static int intel_gen3_queue_flip(struct drm_device *dev,
8867 struct drm_crtc *crtc,
8868 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008869 struct drm_i915_gem_object *obj,
8870 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008871{
8872 struct drm_i915_private *dev_priv = dev->dev_private;
8873 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008874 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008875 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008876 int ret;
8877
Daniel Vetter6d90c952012-04-26 23:28:05 +02008878 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008879 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008880 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008881
Daniel Vetter6d90c952012-04-26 23:28:05 +02008882 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008883 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008884 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008885
8886 if (intel_crtc->plane)
8887 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8888 else
8889 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008890 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8891 intel_ring_emit(ring, MI_NOOP);
8892 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8893 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8894 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008895 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008896 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008897
Chris Wilsone7d841c2012-12-03 11:36:30 +00008898 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008899 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008900 return 0;
8901
8902err_unpin:
8903 intel_unpin_fb_obj(obj);
8904err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008905 return ret;
8906}
8907
8908static int intel_gen4_queue_flip(struct drm_device *dev,
8909 struct drm_crtc *crtc,
8910 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008911 struct drm_i915_gem_object *obj,
8912 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008913{
8914 struct drm_i915_private *dev_priv = dev->dev_private;
8915 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8916 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008917 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008918 int ret;
8919
Daniel Vetter6d90c952012-04-26 23:28:05 +02008920 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008921 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008922 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008923
Daniel Vetter6d90c952012-04-26 23:28:05 +02008924 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008925 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008926 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008927
8928 /* i965+ uses the linear or tiled offsets from the
8929 * Display Registers (which do not change across a page-flip)
8930 * so we need only reprogram the base address.
8931 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008932 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8933 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8934 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008935 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008936 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008937 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008938
8939 /* XXX Enabling the panel-fitter across page-flip is so far
8940 * untested on non-native modes, so ignore it for now.
8941 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8942 */
8943 pf = 0;
8944 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008945 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008946
8947 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008948 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008949 return 0;
8950
8951err_unpin:
8952 intel_unpin_fb_obj(obj);
8953err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008954 return ret;
8955}
8956
8957static int intel_gen6_queue_flip(struct drm_device *dev,
8958 struct drm_crtc *crtc,
8959 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008960 struct drm_i915_gem_object *obj,
8961 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008962{
8963 struct drm_i915_private *dev_priv = dev->dev_private;
8964 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008965 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008966 uint32_t pf, pipesrc;
8967 int ret;
8968
Daniel Vetter6d90c952012-04-26 23:28:05 +02008969 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008970 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008971 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008972
Daniel Vetter6d90c952012-04-26 23:28:05 +02008973 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008974 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008975 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008976
Daniel Vetter6d90c952012-04-26 23:28:05 +02008977 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8978 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8979 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008980 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008981
Chris Wilson99d9acd2012-04-17 20:37:00 +01008982 /* Contrary to the suggestions in the documentation,
8983 * "Enable Panel Fitter" does not seem to be required when page
8984 * flipping with a non-native mode, and worse causes a normal
8985 * modeset to fail.
8986 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8987 */
8988 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008989 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008990 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008991
8992 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008993 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008994 return 0;
8995
8996err_unpin:
8997 intel_unpin_fb_obj(obj);
8998err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008999 return ret;
9000}
9001
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009002static int intel_gen7_queue_flip(struct drm_device *dev,
9003 struct drm_crtc *crtc,
9004 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009005 struct drm_i915_gem_object *obj,
9006 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009007{
9008 struct drm_i915_private *dev_priv = dev->dev_private;
9009 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009010 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009011 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009012 int len, ret;
9013
9014 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01009015 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01009016 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009017
9018 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
9019 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01009020 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009021
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009022 switch(intel_crtc->plane) {
9023 case PLANE_A:
9024 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9025 break;
9026 case PLANE_B:
9027 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9028 break;
9029 case PLANE_C:
9030 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9031 break;
9032 default:
9033 WARN_ONCE(1, "unknown plane in flip command\n");
9034 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03009035 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009036 }
9037
Chris Wilsonffe74d72013-08-26 20:58:12 +01009038 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009039 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009040 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009041 /*
9042 * On Gen 8, SRM is now taking an extra dword to accommodate
9043 * 48bits addresses, and we need a NOOP for the batch size to
9044 * stay even.
9045 */
9046 if (IS_GEN8(dev))
9047 len += 2;
9048 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009049
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009050 /*
9051 * BSpec MI_DISPLAY_FLIP for IVB:
9052 * "The full packet must be contained within the same cache line."
9053 *
9054 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9055 * cacheline, if we ever start emitting more commands before
9056 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9057 * then do the cacheline alignment, and finally emit the
9058 * MI_DISPLAY_FLIP.
9059 */
9060 ret = intel_ring_cacheline_align(ring);
9061 if (ret)
9062 goto err_unpin;
9063
Chris Wilsonffe74d72013-08-26 20:58:12 +01009064 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009065 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01009066 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009067
Chris Wilsonffe74d72013-08-26 20:58:12 +01009068 /* Unmask the flip-done completion message. Note that the bspec says that
9069 * we should do this for both the BCS and RCS, and that we must not unmask
9070 * more than one flip event at any time (or ensure that one flip message
9071 * can be sent by waiting for flip-done prior to queueing new flips).
9072 * Experimentation says that BCS works despite DERRMR masking all
9073 * flip-done completion events and that unmasking all planes at once
9074 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9075 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9076 */
9077 if (ring->id == RCS) {
9078 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9079 intel_ring_emit(ring, DERRMR);
9080 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9081 DERRMR_PIPEB_PRI_FLIP_DONE |
9082 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009083 if (IS_GEN8(dev))
9084 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9085 MI_SRM_LRM_GLOBAL_GTT);
9086 else
9087 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9088 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009089 intel_ring_emit(ring, DERRMR);
9090 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009091 if (IS_GEN8(dev)) {
9092 intel_ring_emit(ring, 0);
9093 intel_ring_emit(ring, MI_NOOP);
9094 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009095 }
9096
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009097 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009098 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07009099 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009100 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009101
9102 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009103 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009104 return 0;
9105
9106err_unpin:
9107 intel_unpin_fb_obj(obj);
9108err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009109 return ret;
9110}
9111
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009112static int intel_default_queue_flip(struct drm_device *dev,
9113 struct drm_crtc *crtc,
9114 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009115 struct drm_i915_gem_object *obj,
9116 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009117{
9118 return -ENODEV;
9119}
9120
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009121static int intel_crtc_page_flip(struct drm_crtc *crtc,
9122 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009123 struct drm_pending_vblank_event *event,
9124 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009125{
9126 struct drm_device *dev = crtc->dev;
9127 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009128 struct drm_framebuffer *old_fb = crtc->primary->fb;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02009129 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009130 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9131 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009132 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01009133 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009134
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009135 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009136 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009137 return -EINVAL;
9138
9139 /*
9140 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9141 * Note that pitch changes could also affect these register.
9142 */
9143 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009144 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9145 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009146 return -EINVAL;
9147
Chris Wilsonf900db42014-02-20 09:26:13 +00009148 if (i915_terminally_wedged(&dev_priv->gpu_error))
9149 goto out_hang;
9150
Daniel Vetterb14c5672013-09-19 12:18:32 +02009151 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009152 if (work == NULL)
9153 return -ENOMEM;
9154
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009155 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009156 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02009157 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009158 INIT_WORK(&work->work, intel_unpin_work_fn);
9159
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009160 ret = drm_vblank_get(dev, intel_crtc->pipe);
9161 if (ret)
9162 goto free_work;
9163
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009164 /* We borrow the event spin lock for protecting unpin_work */
9165 spin_lock_irqsave(&dev->event_lock, flags);
9166 if (intel_crtc->unpin_work) {
9167 spin_unlock_irqrestore(&dev->event_lock, flags);
9168 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009169 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01009170
9171 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009172 return -EBUSY;
9173 }
9174 intel_crtc->unpin_work = work;
9175 spin_unlock_irqrestore(&dev->event_lock, flags);
9176
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009177 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9178 flush_workqueue(dev_priv->wq);
9179
Chris Wilson79158102012-05-23 11:13:58 +01009180 ret = i915_mutex_lock_interruptible(dev);
9181 if (ret)
9182 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009183
Jesse Barnes75dfca82010-02-10 15:09:44 -08009184 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009185 drm_gem_object_reference(&work->old_fb_obj->base);
9186 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009187
Matt Roperf4510a22014-04-01 15:22:40 -07009188 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009189
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009190 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009191
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01009192 work->enable_stall_check = true;
9193
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009194 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009195 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009196
Keith Packarded8d1972013-07-22 18:49:58 -07009197 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009198 if (ret)
9199 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009200
Chris Wilson7782de32011-07-08 12:22:41 +01009201 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03009202 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009203 mutex_unlock(&dev->struct_mutex);
9204
Jesse Barnese5510fa2010-07-01 16:48:37 -07009205 trace_i915_flip_request(intel_crtc->plane, obj);
9206
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009207 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009208
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009209cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009210 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009211 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009212 drm_gem_object_unreference(&work->old_fb_obj->base);
9213 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009214 mutex_unlock(&dev->struct_mutex);
9215
Chris Wilson79158102012-05-23 11:13:58 +01009216cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01009217 spin_lock_irqsave(&dev->event_lock, flags);
9218 intel_crtc->unpin_work = NULL;
9219 spin_unlock_irqrestore(&dev->event_lock, flags);
9220
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009221 drm_vblank_put(dev, intel_crtc->pipe);
9222free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009223 kfree(work);
9224
Chris Wilsonf900db42014-02-20 09:26:13 +00009225 if (ret == -EIO) {
9226out_hang:
9227 intel_crtc_wait_for_pending_flips(crtc);
9228 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9229 if (ret == 0 && event)
9230 drm_send_vblank_event(dev, intel_crtc->pipe, event);
9231 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009232 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009233}
9234
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009235static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009236 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9237 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009238};
9239
Daniel Vetter9a935852012-07-05 22:34:27 +02009240/**
9241 * intel_modeset_update_staged_output_state
9242 *
9243 * Updates the staged output configuration state, e.g. after we've read out the
9244 * current hw state.
9245 */
9246static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9247{
Ville Syrjälä76688512014-01-10 11:28:06 +02009248 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009249 struct intel_encoder *encoder;
9250 struct intel_connector *connector;
9251
9252 list_for_each_entry(connector, &dev->mode_config.connector_list,
9253 base.head) {
9254 connector->new_encoder =
9255 to_intel_encoder(connector->base.encoder);
9256 }
9257
9258 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9259 base.head) {
9260 encoder->new_crtc =
9261 to_intel_crtc(encoder->base.crtc);
9262 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009263
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009264 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009265 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009266
9267 if (crtc->new_enabled)
9268 crtc->new_config = &crtc->config;
9269 else
9270 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009271 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009272}
9273
9274/**
9275 * intel_modeset_commit_output_state
9276 *
9277 * This function copies the stage display pipe configuration to the real one.
9278 */
9279static void intel_modeset_commit_output_state(struct drm_device *dev)
9280{
Ville Syrjälä76688512014-01-10 11:28:06 +02009281 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009282 struct intel_encoder *encoder;
9283 struct intel_connector *connector;
9284
9285 list_for_each_entry(connector, &dev->mode_config.connector_list,
9286 base.head) {
9287 connector->base.encoder = &connector->new_encoder->base;
9288 }
9289
9290 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9291 base.head) {
9292 encoder->base.crtc = &encoder->new_crtc->base;
9293 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009294
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009295 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009296 crtc->base.enabled = crtc->new_enabled;
9297 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009298}
9299
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009300static void
9301connected_sink_compute_bpp(struct intel_connector * connector,
9302 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009303{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009304 int bpp = pipe_config->pipe_bpp;
9305
9306 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9307 connector->base.base.id,
9308 drm_get_connector_name(&connector->base));
9309
9310 /* Don't use an invalid EDID bpc value */
9311 if (connector->base.display_info.bpc &&
9312 connector->base.display_info.bpc * 3 < bpp) {
9313 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9314 bpp, connector->base.display_info.bpc*3);
9315 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9316 }
9317
9318 /* Clamp bpp to 8 on screens without EDID 1.4 */
9319 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9320 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9321 bpp);
9322 pipe_config->pipe_bpp = 24;
9323 }
9324}
9325
9326static int
9327compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9328 struct drm_framebuffer *fb,
9329 struct intel_crtc_config *pipe_config)
9330{
9331 struct drm_device *dev = crtc->base.dev;
9332 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009333 int bpp;
9334
Daniel Vetterd42264b2013-03-28 16:38:08 +01009335 switch (fb->pixel_format) {
9336 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009337 bpp = 8*3; /* since we go through a colormap */
9338 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009339 case DRM_FORMAT_XRGB1555:
9340 case DRM_FORMAT_ARGB1555:
9341 /* checked in intel_framebuffer_init already */
9342 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9343 return -EINVAL;
9344 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009345 bpp = 6*3; /* min is 18bpp */
9346 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009347 case DRM_FORMAT_XBGR8888:
9348 case DRM_FORMAT_ABGR8888:
9349 /* checked in intel_framebuffer_init already */
9350 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9351 return -EINVAL;
9352 case DRM_FORMAT_XRGB8888:
9353 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009354 bpp = 8*3;
9355 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009356 case DRM_FORMAT_XRGB2101010:
9357 case DRM_FORMAT_ARGB2101010:
9358 case DRM_FORMAT_XBGR2101010:
9359 case DRM_FORMAT_ABGR2101010:
9360 /* checked in intel_framebuffer_init already */
9361 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009362 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009363 bpp = 10*3;
9364 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009365 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009366 default:
9367 DRM_DEBUG_KMS("unsupported depth\n");
9368 return -EINVAL;
9369 }
9370
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009371 pipe_config->pipe_bpp = bpp;
9372
9373 /* Clamp display bpp to EDID value */
9374 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009375 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009376 if (!connector->new_encoder ||
9377 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009378 continue;
9379
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009380 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009381 }
9382
9383 return bpp;
9384}
9385
Daniel Vetter644db712013-09-19 14:53:58 +02009386static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9387{
9388 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9389 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009390 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009391 mode->crtc_hdisplay, mode->crtc_hsync_start,
9392 mode->crtc_hsync_end, mode->crtc_htotal,
9393 mode->crtc_vdisplay, mode->crtc_vsync_start,
9394 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9395}
9396
Daniel Vetterc0b03412013-05-28 12:05:54 +02009397static void intel_dump_pipe_config(struct intel_crtc *crtc,
9398 struct intel_crtc_config *pipe_config,
9399 const char *context)
9400{
9401 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9402 context, pipe_name(crtc->pipe));
9403
9404 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9405 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9406 pipe_config->pipe_bpp, pipe_config->dither);
9407 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9408 pipe_config->has_pch_encoder,
9409 pipe_config->fdi_lanes,
9410 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9411 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9412 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009413 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9414 pipe_config->has_dp_encoder,
9415 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9416 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9417 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009418 DRM_DEBUG_KMS("requested mode:\n");
9419 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9420 DRM_DEBUG_KMS("adjusted mode:\n");
9421 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009422 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009423 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009424 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9425 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009426 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9427 pipe_config->gmch_pfit.control,
9428 pipe_config->gmch_pfit.pgm_ratios,
9429 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009430 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009431 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009432 pipe_config->pch_pfit.size,
9433 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009434 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03009435 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009436}
9437
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009438static bool encoders_cloneable(const struct intel_encoder *a,
9439 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009440{
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009441 /* masks could be asymmetric, so check both ways */
9442 return a == b || (a->cloneable & (1 << b->type) &&
9443 b->cloneable & (1 << a->type));
9444}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009445
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009446static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9447 struct intel_encoder *encoder)
9448{
9449 struct drm_device *dev = crtc->base.dev;
9450 struct intel_encoder *source_encoder;
9451
9452 list_for_each_entry(source_encoder,
9453 &dev->mode_config.encoder_list, base.head) {
9454 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009455 continue;
9456
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009457 if (!encoders_cloneable(encoder, source_encoder))
9458 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009459 }
9460
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009461 return true;
9462}
9463
9464static bool check_encoder_cloning(struct intel_crtc *crtc)
9465{
9466 struct drm_device *dev = crtc->base.dev;
9467 struct intel_encoder *encoder;
9468
9469 list_for_each_entry(encoder,
9470 &dev->mode_config.encoder_list, base.head) {
9471 if (encoder->new_crtc != crtc)
9472 continue;
9473
9474 if (!check_single_encoder_cloning(crtc, encoder))
9475 return false;
9476 }
9477
9478 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009479}
9480
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009481static struct intel_crtc_config *
9482intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009483 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009484 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02009485{
9486 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02009487 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009488 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01009489 int plane_bpp, ret = -EINVAL;
9490 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02009491
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009492 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009493 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9494 return ERR_PTR(-EINVAL);
9495 }
9496
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009497 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9498 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02009499 return ERR_PTR(-ENOMEM);
9500
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009501 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9502 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009503
Daniel Vettere143a212013-07-04 12:01:15 +02009504 pipe_config->cpu_transcoder =
9505 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009506 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009507
Imre Deak2960bc92013-07-30 13:36:32 +03009508 /*
9509 * Sanitize sync polarity flags based on requested ones. If neither
9510 * positive or negative polarity is requested, treat this as meaning
9511 * negative polarity.
9512 */
9513 if (!(pipe_config->adjusted_mode.flags &
9514 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9515 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9516
9517 if (!(pipe_config->adjusted_mode.flags &
9518 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9519 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9520
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009521 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9522 * plane pixel format and any sink constraints into account. Returns the
9523 * source plane bpp so that dithering can be selected on mismatches
9524 * after encoders and crtc also have had their say. */
9525 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9526 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009527 if (plane_bpp < 0)
9528 goto fail;
9529
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03009530 /*
9531 * Determine the real pipe dimensions. Note that stereo modes can
9532 * increase the actual pipe size due to the frame doubling and
9533 * insertion of additional space for blanks between the frame. This
9534 * is stored in the crtc timings. We use the requested mode to do this
9535 * computation to clearly distinguish it from the adjusted mode, which
9536 * can be changed by the connectors in the below retry loop.
9537 */
9538 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9539 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9540 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9541
Daniel Vettere29c22c2013-02-21 00:00:16 +01009542encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02009543 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02009544 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02009545 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009546
Daniel Vetter135c81b2013-07-21 21:37:09 +02009547 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01009548 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02009549
Daniel Vetter7758a112012-07-08 19:40:39 +02009550 /* Pass our mode to the connectors and the CRTC to give them a chance to
9551 * adjust it according to limitations or connector properties, and also
9552 * a chance to reject the mode entirely.
9553 */
9554 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9555 base.head) {
9556
9557 if (&encoder->new_crtc->base != crtc)
9558 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01009559
Daniel Vetterefea6e82013-07-21 21:36:59 +02009560 if (!(encoder->compute_config(encoder, pipe_config))) {
9561 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02009562 goto fail;
9563 }
9564 }
9565
Daniel Vetterff9a6752013-06-01 17:16:21 +02009566 /* Set default port clock if not overwritten by the encoder. Needs to be
9567 * done afterwards in case the encoder adjusts the mode. */
9568 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01009569 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9570 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009571
Daniel Vettera43f6e02013-06-07 23:10:32 +02009572 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009573 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02009574 DRM_DEBUG_KMS("CRTC fixup failed\n");
9575 goto fail;
9576 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01009577
9578 if (ret == RETRY) {
9579 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9580 ret = -EINVAL;
9581 goto fail;
9582 }
9583
9584 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9585 retry = false;
9586 goto encoder_retry;
9587 }
9588
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009589 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9590 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9591 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9592
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009593 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02009594fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009595 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009596 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02009597}
9598
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009599/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9600 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9601static void
9602intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9603 unsigned *prepare_pipes, unsigned *disable_pipes)
9604{
9605 struct intel_crtc *intel_crtc;
9606 struct drm_device *dev = crtc->dev;
9607 struct intel_encoder *encoder;
9608 struct intel_connector *connector;
9609 struct drm_crtc *tmp_crtc;
9610
9611 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
9612
9613 /* Check which crtcs have changed outputs connected to them, these need
9614 * to be part of the prepare_pipes mask. We don't (yet) support global
9615 * modeset across multiple crtcs, so modeset_pipes will only have one
9616 * bit set at most. */
9617 list_for_each_entry(connector, &dev->mode_config.connector_list,
9618 base.head) {
9619 if (connector->base.encoder == &connector->new_encoder->base)
9620 continue;
9621
9622 if (connector->base.encoder) {
9623 tmp_crtc = connector->base.encoder->crtc;
9624
9625 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9626 }
9627
9628 if (connector->new_encoder)
9629 *prepare_pipes |=
9630 1 << connector->new_encoder->new_crtc->pipe;
9631 }
9632
9633 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9634 base.head) {
9635 if (encoder->base.crtc == &encoder->new_crtc->base)
9636 continue;
9637
9638 if (encoder->base.crtc) {
9639 tmp_crtc = encoder->base.crtc;
9640
9641 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9642 }
9643
9644 if (encoder->new_crtc)
9645 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
9646 }
9647
Ville Syrjälä76688512014-01-10 11:28:06 +02009648 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009649 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009650 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009651 continue;
9652
Ville Syrjälä76688512014-01-10 11:28:06 +02009653 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009654 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +02009655 else
9656 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009657 }
9658
9659
9660 /* set_mode is also used to update properties on life display pipes. */
9661 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +02009662 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009663 *prepare_pipes |= 1 << intel_crtc->pipe;
9664
Daniel Vetterb6c51642013-04-12 18:48:43 +02009665 /*
9666 * For simplicity do a full modeset on any pipe where the output routing
9667 * changed. We could be more clever, but that would require us to be
9668 * more careful with calling the relevant encoder->mode_set functions.
9669 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009670 if (*prepare_pipes)
9671 *modeset_pipes = *prepare_pipes;
9672
9673 /* ... and mask these out. */
9674 *modeset_pipes &= ~(*disable_pipes);
9675 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02009676
9677 /*
9678 * HACK: We don't (yet) fully support global modesets. intel_set_config
9679 * obies this rule, but the modeset restore mode of
9680 * intel_modeset_setup_hw_state does not.
9681 */
9682 *modeset_pipes &= 1 << intel_crtc->pipe;
9683 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02009684
9685 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9686 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009687}
9688
Daniel Vetterea9d7582012-07-10 10:42:52 +02009689static bool intel_crtc_in_use(struct drm_crtc *crtc)
9690{
9691 struct drm_encoder *encoder;
9692 struct drm_device *dev = crtc->dev;
9693
9694 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9695 if (encoder->crtc == crtc)
9696 return true;
9697
9698 return false;
9699}
9700
9701static void
9702intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9703{
9704 struct intel_encoder *intel_encoder;
9705 struct intel_crtc *intel_crtc;
9706 struct drm_connector *connector;
9707
9708 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9709 base.head) {
9710 if (!intel_encoder->base.crtc)
9711 continue;
9712
9713 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9714
9715 if (prepare_pipes & (1 << intel_crtc->pipe))
9716 intel_encoder->connectors_active = false;
9717 }
9718
9719 intel_modeset_commit_output_state(dev);
9720
Ville Syrjälä76688512014-01-10 11:28:06 +02009721 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009722 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009723 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009724 WARN_ON(intel_crtc->new_config &&
9725 intel_crtc->new_config != &intel_crtc->config);
9726 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009727 }
9728
9729 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9730 if (!connector->encoder || !connector->encoder->crtc)
9731 continue;
9732
9733 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9734
9735 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02009736 struct drm_property *dpms_property =
9737 dev->mode_config.dpms_property;
9738
Daniel Vetterea9d7582012-07-10 10:42:52 +02009739 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05009740 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02009741 dpms_property,
9742 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009743
9744 intel_encoder = to_intel_encoder(connector->encoder);
9745 intel_encoder->connectors_active = true;
9746 }
9747 }
9748
9749}
9750
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009751static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009752{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009753 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009754
9755 if (clock1 == clock2)
9756 return true;
9757
9758 if (!clock1 || !clock2)
9759 return false;
9760
9761 diff = abs(clock1 - clock2);
9762
9763 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9764 return true;
9765
9766 return false;
9767}
9768
Daniel Vetter25c5b262012-07-08 22:08:04 +02009769#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9770 list_for_each_entry((intel_crtc), \
9771 &(dev)->mode_config.crtc_list, \
9772 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02009773 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02009774
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009775static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009776intel_pipe_config_compare(struct drm_device *dev,
9777 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009778 struct intel_crtc_config *pipe_config)
9779{
Daniel Vetter66e985c2013-06-05 13:34:20 +02009780#define PIPE_CONF_CHECK_X(name) \
9781 if (current_config->name != pipe_config->name) { \
9782 DRM_ERROR("mismatch in " #name " " \
9783 "(expected 0x%08x, found 0x%08x)\n", \
9784 current_config->name, \
9785 pipe_config->name); \
9786 return false; \
9787 }
9788
Daniel Vetter08a24032013-04-19 11:25:34 +02009789#define PIPE_CONF_CHECK_I(name) \
9790 if (current_config->name != pipe_config->name) { \
9791 DRM_ERROR("mismatch in " #name " " \
9792 "(expected %i, found %i)\n", \
9793 current_config->name, \
9794 pipe_config->name); \
9795 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01009796 }
9797
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009798#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9799 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07009800 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009801 "(expected %i, found %i)\n", \
9802 current_config->name & (mask), \
9803 pipe_config->name & (mask)); \
9804 return false; \
9805 }
9806
Ville Syrjälä5e550652013-09-06 23:29:07 +03009807#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9808 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9809 DRM_ERROR("mismatch in " #name " " \
9810 "(expected %i, found %i)\n", \
9811 current_config->name, \
9812 pipe_config->name); \
9813 return false; \
9814 }
9815
Daniel Vetterbb760062013-06-06 14:55:52 +02009816#define PIPE_CONF_QUIRK(quirk) \
9817 ((current_config->quirks | pipe_config->quirks) & (quirk))
9818
Daniel Vettereccb1402013-05-22 00:50:22 +02009819 PIPE_CONF_CHECK_I(cpu_transcoder);
9820
Daniel Vetter08a24032013-04-19 11:25:34 +02009821 PIPE_CONF_CHECK_I(has_pch_encoder);
9822 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02009823 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9824 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9825 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9826 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9827 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02009828
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009829 PIPE_CONF_CHECK_I(has_dp_encoder);
9830 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9831 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9832 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9833 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9834 PIPE_CONF_CHECK_I(dp_m_n.tu);
9835
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009836 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9837 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9838 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9839 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9840 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9841 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9842
9843 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9844 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9845 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9846 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9847 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9848 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9849
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009850 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b52014-04-24 23:54:47 +02009851 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009852 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
9853 IS_VALLEYVIEW(dev))
9854 PIPE_CONF_CHECK_I(limited_color_range);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009855
Daniel Vetter9ed109a2014-04-24 23:54:52 +02009856 PIPE_CONF_CHECK_I(has_audio);
9857
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009858 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9859 DRM_MODE_FLAG_INTERLACE);
9860
Daniel Vetterbb760062013-06-06 14:55:52 +02009861 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9862 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9863 DRM_MODE_FLAG_PHSYNC);
9864 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9865 DRM_MODE_FLAG_NHSYNC);
9866 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9867 DRM_MODE_FLAG_PVSYNC);
9868 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9869 DRM_MODE_FLAG_NVSYNC);
9870 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009871
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009872 PIPE_CONF_CHECK_I(pipe_src_w);
9873 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009874
Daniel Vetter99535992014-04-13 12:00:33 +02009875 /*
9876 * FIXME: BIOS likes to set up a cloned config with lvds+external
9877 * screen. Since we don't yet re-compute the pipe config when moving
9878 * just the lvds port away to another pipe the sw tracking won't match.
9879 *
9880 * Proper atomic modesets with recomputed global state will fix this.
9881 * Until then just don't check gmch state for inherited modes.
9882 */
9883 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
9884 PIPE_CONF_CHECK_I(gmch_pfit.control);
9885 /* pfit ratios are autocomputed by the hw on gen4+ */
9886 if (INTEL_INFO(dev)->gen < 4)
9887 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9888 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
9889 }
9890
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009891 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9892 if (current_config->pch_pfit.enabled) {
9893 PIPE_CONF_CHECK_I(pch_pfit.pos);
9894 PIPE_CONF_CHECK_I(pch_pfit.size);
9895 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009896
Jesse Barnese59150d2014-01-07 13:30:45 -08009897 /* BDW+ don't expose a synchronous way to read the state */
9898 if (IS_HASWELL(dev))
9899 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009900
Ville Syrjälä282740f2013-09-04 18:30:03 +03009901 PIPE_CONF_CHECK_I(double_wide);
9902
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009903 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009904 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02009905 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009906 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9907 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009908
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009909 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9910 PIPE_CONF_CHECK_I(pipe_bpp);
9911
Jesse Barnesa9a7e982014-01-20 14:18:04 -08009912 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9913 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +03009914
Daniel Vetter66e985c2013-06-05 13:34:20 +02009915#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02009916#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009917#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03009918#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02009919#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009920
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009921 return true;
9922}
9923
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009924static void
9925check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009926{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009927 struct intel_connector *connector;
9928
9929 list_for_each_entry(connector, &dev->mode_config.connector_list,
9930 base.head) {
9931 /* This also checks the encoder/connector hw state with the
9932 * ->get_hw_state callbacks. */
9933 intel_connector_check_state(connector);
9934
9935 WARN(&connector->new_encoder->base != connector->base.encoder,
9936 "connector's staged encoder doesn't match current encoder\n");
9937 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009938}
9939
9940static void
9941check_encoder_state(struct drm_device *dev)
9942{
9943 struct intel_encoder *encoder;
9944 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009945
9946 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9947 base.head) {
9948 bool enabled = false;
9949 bool active = false;
9950 enum pipe pipe, tracked_pipe;
9951
9952 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9953 encoder->base.base.id,
9954 drm_get_encoder_name(&encoder->base));
9955
9956 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9957 "encoder's stage crtc doesn't match current crtc\n");
9958 WARN(encoder->connectors_active && !encoder->base.crtc,
9959 "encoder's active_connectors set, but no crtc\n");
9960
9961 list_for_each_entry(connector, &dev->mode_config.connector_list,
9962 base.head) {
9963 if (connector->base.encoder != &encoder->base)
9964 continue;
9965 enabled = true;
9966 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9967 active = true;
9968 }
9969 WARN(!!encoder->base.crtc != enabled,
9970 "encoder's enabled state mismatch "
9971 "(expected %i, found %i)\n",
9972 !!encoder->base.crtc, enabled);
9973 WARN(active && !encoder->base.crtc,
9974 "active encoder with no crtc\n");
9975
9976 WARN(encoder->connectors_active != active,
9977 "encoder's computed active state doesn't match tracked active state "
9978 "(expected %i, found %i)\n", active, encoder->connectors_active);
9979
9980 active = encoder->get_hw_state(encoder, &pipe);
9981 WARN(active != encoder->connectors_active,
9982 "encoder's hw state doesn't match sw tracking "
9983 "(expected %i, found %i)\n",
9984 encoder->connectors_active, active);
9985
9986 if (!encoder->base.crtc)
9987 continue;
9988
9989 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9990 WARN(active && pipe != tracked_pipe,
9991 "active encoder's pipe doesn't match"
9992 "(expected %i, found %i)\n",
9993 tracked_pipe, pipe);
9994
9995 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009996}
9997
9998static void
9999check_crtc_state(struct drm_device *dev)
10000{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010001 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010002 struct intel_crtc *crtc;
10003 struct intel_encoder *encoder;
10004 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010005
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010006 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010007 bool enabled = false;
10008 bool active = false;
10009
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010010 memset(&pipe_config, 0, sizeof(pipe_config));
10011
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010012 DRM_DEBUG_KMS("[CRTC:%d]\n",
10013 crtc->base.base.id);
10014
10015 WARN(crtc->active && !crtc->base.enabled,
10016 "active crtc, but not enabled in sw tracking\n");
10017
10018 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10019 base.head) {
10020 if (encoder->base.crtc != &crtc->base)
10021 continue;
10022 enabled = true;
10023 if (encoder->connectors_active)
10024 active = true;
10025 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010026
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010027 WARN(active != crtc->active,
10028 "crtc's computed active state doesn't match tracked active state "
10029 "(expected %i, found %i)\n", active, crtc->active);
10030 WARN(enabled != crtc->base.enabled,
10031 "crtc's computed enabled state doesn't match tracked enabled state "
10032 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10033
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010034 active = dev_priv->display.get_pipe_config(crtc,
10035 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010036
10037 /* hw state is inconsistent with the pipe A quirk */
10038 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
10039 active = crtc->active;
10040
Daniel Vetter6c49f242013-06-06 12:45:25 +020010041 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10042 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010043 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010044 if (encoder->base.crtc != &crtc->base)
10045 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010046 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010047 encoder->get_config(encoder, &pipe_config);
10048 }
10049
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010050 WARN(crtc->active != active,
10051 "crtc active state doesn't match with hw state "
10052 "(expected %i, found %i)\n", crtc->active, active);
10053
Daniel Vetterc0b03412013-05-28 12:05:54 +020010054 if (active &&
10055 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10056 WARN(1, "pipe state doesn't match!\n");
10057 intel_dump_pipe_config(crtc, &pipe_config,
10058 "[hw state]");
10059 intel_dump_pipe_config(crtc, &crtc->config,
10060 "[sw state]");
10061 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010062 }
10063}
10064
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010065static void
10066check_shared_dpll_state(struct drm_device *dev)
10067{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010068 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010069 struct intel_crtc *crtc;
10070 struct intel_dpll_hw_state dpll_hw_state;
10071 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010072
10073 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10074 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10075 int enabled_crtcs = 0, active_crtcs = 0;
10076 bool active;
10077
10078 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10079
10080 DRM_DEBUG_KMS("%s\n", pll->name);
10081
10082 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10083
10084 WARN(pll->active > pll->refcount,
10085 "more active pll users than references: %i vs %i\n",
10086 pll->active, pll->refcount);
10087 WARN(pll->active && !pll->on,
10088 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010089 WARN(pll->on && !pll->active,
10090 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010091 WARN(pll->on != active,
10092 "pll on state mismatch (expected %i, found %i)\n",
10093 pll->on, active);
10094
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010095 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010096 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10097 enabled_crtcs++;
10098 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10099 active_crtcs++;
10100 }
10101 WARN(pll->active != active_crtcs,
10102 "pll active crtcs mismatch (expected %i, found %i)\n",
10103 pll->active, active_crtcs);
10104 WARN(pll->refcount != enabled_crtcs,
10105 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10106 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010107
10108 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10109 sizeof(dpll_hw_state)),
10110 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010111 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010112}
10113
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010114void
10115intel_modeset_check_state(struct drm_device *dev)
10116{
10117 check_connector_state(dev);
10118 check_encoder_state(dev);
10119 check_crtc_state(dev);
10120 check_shared_dpll_state(dev);
10121}
10122
Ville Syrjälä18442d02013-09-13 16:00:08 +030010123void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10124 int dotclock)
10125{
10126 /*
10127 * FDI already provided one idea for the dotclock.
10128 * Yell if the encoder disagrees.
10129 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010130 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010131 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010132 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010133}
10134
Daniel Vetterf30da182013-04-11 20:22:50 +020010135static int __intel_set_mode(struct drm_crtc *crtc,
10136 struct drm_display_mode *mode,
10137 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +020010138{
10139 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010140 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010141 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010142 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010143 struct intel_crtc *intel_crtc;
10144 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010145 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010146
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010147 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010148 if (!saved_mode)
10149 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010150
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010151 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +020010152 &prepare_pipes, &disable_pipes);
10153
Tim Gardner3ac18232012-12-07 07:54:26 -070010154 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010155
Daniel Vetter25c5b262012-07-08 22:08:04 +020010156 /* Hack: Because we don't (yet) support global modeset on multiple
10157 * crtcs, we don't keep track of the new mode for more than one crtc.
10158 * Hence simply check whether any bit is set in modeset_pipes in all the
10159 * pieces of code that are not yet converted to deal with mutliple crtcs
10160 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010161 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010162 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010163 if (IS_ERR(pipe_config)) {
10164 ret = PTR_ERR(pipe_config);
10165 pipe_config = NULL;
10166
Tim Gardner3ac18232012-12-07 07:54:26 -070010167 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010168 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010169 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10170 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010171 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +020010172 }
10173
Jesse Barnes30a970c2013-11-04 13:48:12 -080010174 /*
10175 * See if the config requires any additional preparation, e.g.
10176 * to adjust global state with pipes off. We need to do this
10177 * here so we can get the modeset_pipe updated config for the new
10178 * mode set on this crtc. For other crtcs we need to use the
10179 * adjusted_mode bits in the crtc directly.
10180 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010181 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010182 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010183
Ville Syrjäläc164f832013-11-05 22:34:12 +020010184 /* may have added more to prepare_pipes than we should */
10185 prepare_pipes &= ~disable_pipes;
10186 }
10187
Daniel Vetter460da9162013-03-27 00:44:51 +010010188 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10189 intel_crtc_disable(&intel_crtc->base);
10190
Daniel Vetterea9d7582012-07-10 10:42:52 +020010191 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10192 if (intel_crtc->base.enabled)
10193 dev_priv->display.crtc_disable(&intel_crtc->base);
10194 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010195
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010196 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10197 * to set it here already despite that we pass it down the callchain.
10198 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010199 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020010200 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010201 /* mode_set/enable/disable functions rely on a correct pipe
10202 * config. */
10203 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010204 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020010205
10206 /*
10207 * Calculate and store various constants which
10208 * are later needed by vblank and swap-completion
10209 * timestamping. They are derived from true hwmode.
10210 */
10211 drm_calc_timestamping_constants(crtc,
10212 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010213 }
Daniel Vetter7758a112012-07-08 19:40:39 +020010214
Daniel Vetterea9d7582012-07-10 10:42:52 +020010215 /* Only after disabling all output pipelines that will be changed can we
10216 * update the the output configuration. */
10217 intel_modeset_update_state(dev, prepare_pipes);
10218
Daniel Vetter47fab732012-10-26 10:58:18 +020010219 if (dev_priv->display.modeset_global_resources)
10220 dev_priv->display.modeset_global_resources(dev);
10221
Daniel Vettera6778b32012-07-02 09:56:42 +020010222 /* Set up the DPLL and any encoders state that needs to adjust or depend
10223 * on the DPLL.
10224 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010225 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Daniel Vetter4271b752014-04-24 23:55:00 +020010226 ret = dev_priv->display.crtc_mode_set(&intel_crtc->base,
10227 x, y, fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010228 if (ret)
10229 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +020010230 }
10231
10232 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010233 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
10234 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +020010235
Daniel Vettera6778b32012-07-02 09:56:42 +020010236 /* FIXME: add subpixel order */
10237done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010238 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070010239 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010240
Tim Gardner3ac18232012-12-07 07:54:26 -070010241out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010242 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070010243 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020010244 return ret;
10245}
10246
Damien Lespiaue7457a92013-08-08 22:28:59 +010010247static int intel_set_mode(struct drm_crtc *crtc,
10248 struct drm_display_mode *mode,
10249 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020010250{
10251 int ret;
10252
10253 ret = __intel_set_mode(crtc, mode, x, y, fb);
10254
10255 if (ret == 0)
10256 intel_modeset_check_state(crtc->dev);
10257
10258 return ret;
10259}
10260
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010261void intel_crtc_restore_mode(struct drm_crtc *crtc)
10262{
Matt Roperf4510a22014-04-01 15:22:40 -070010263 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010264}
10265
Daniel Vetter25c5b262012-07-08 22:08:04 +020010266#undef for_each_intel_crtc_masked
10267
Daniel Vetterd9e55602012-07-04 22:16:09 +020010268static void intel_set_config_free(struct intel_set_config *config)
10269{
10270 if (!config)
10271 return;
10272
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010273 kfree(config->save_connector_encoders);
10274 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010275 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010276 kfree(config);
10277}
10278
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010279static int intel_set_config_save_state(struct drm_device *dev,
10280 struct intel_set_config *config)
10281{
Ville Syrjälä76688512014-01-10 11:28:06 +020010282 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010283 struct drm_encoder *encoder;
10284 struct drm_connector *connector;
10285 int count;
10286
Ville Syrjälä76688512014-01-10 11:28:06 +020010287 config->save_crtc_enabled =
10288 kcalloc(dev->mode_config.num_crtc,
10289 sizeof(bool), GFP_KERNEL);
10290 if (!config->save_crtc_enabled)
10291 return -ENOMEM;
10292
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010293 config->save_encoder_crtcs =
10294 kcalloc(dev->mode_config.num_encoder,
10295 sizeof(struct drm_crtc *), GFP_KERNEL);
10296 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010297 return -ENOMEM;
10298
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010299 config->save_connector_encoders =
10300 kcalloc(dev->mode_config.num_connector,
10301 sizeof(struct drm_encoder *), GFP_KERNEL);
10302 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010303 return -ENOMEM;
10304
10305 /* Copy data. Note that driver private data is not affected.
10306 * Should anything bad happen only the expected state is
10307 * restored, not the drivers personal bookkeeping.
10308 */
10309 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010310 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010311 config->save_crtc_enabled[count++] = crtc->enabled;
10312 }
10313
10314 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010315 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010316 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010317 }
10318
10319 count = 0;
10320 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010321 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010322 }
10323
10324 return 0;
10325}
10326
10327static void intel_set_config_restore_state(struct drm_device *dev,
10328 struct intel_set_config *config)
10329{
Ville Syrjälä76688512014-01-10 11:28:06 +020010330 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010331 struct intel_encoder *encoder;
10332 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010333 int count;
10334
10335 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010336 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010337 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010338
10339 if (crtc->new_enabled)
10340 crtc->new_config = &crtc->config;
10341 else
10342 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010343 }
10344
10345 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010346 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10347 encoder->new_crtc =
10348 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010349 }
10350
10351 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010352 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10353 connector->new_encoder =
10354 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010355 }
10356}
10357
Imre Deake3de42b2013-05-03 19:44:07 +020010358static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010010359is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020010360{
10361 int i;
10362
Chris Wilson2e57f472013-07-17 12:14:40 +010010363 if (set->num_connectors == 0)
10364 return false;
10365
10366 if (WARN_ON(set->connectors == NULL))
10367 return false;
10368
10369 for (i = 0; i < set->num_connectors; i++)
10370 if (set->connectors[i]->encoder &&
10371 set->connectors[i]->encoder->crtc == set->crtc &&
10372 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020010373 return true;
10374
10375 return false;
10376}
10377
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010378static void
10379intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10380 struct intel_set_config *config)
10381{
10382
10383 /* We should be able to check here if the fb has the same properties
10384 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010010385 if (is_crtc_connector_off(set)) {
10386 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070010387 } else if (set->crtc->primary->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010388 /* If we have no fb then treat it as a full mode set */
Matt Roperf4510a22014-04-01 15:22:40 -070010389 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010390 struct intel_crtc *intel_crtc =
10391 to_intel_crtc(set->crtc);
10392
Jani Nikulad330a952014-01-21 11:24:25 +020010393 if (intel_crtc->active && i915.fastboot) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010394 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10395 config->fb_changed = true;
10396 } else {
10397 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10398 config->mode_changed = true;
10399 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010400 } else if (set->fb == NULL) {
10401 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010010402 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070010403 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010404 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010405 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010406 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010407 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010408 }
10409
Daniel Vetter835c5872012-07-10 18:11:08 +020010410 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010411 config->fb_changed = true;
10412
10413 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10414 DRM_DEBUG_KMS("modes are different, full mode set\n");
10415 drm_mode_debug_printmodeline(&set->crtc->mode);
10416 drm_mode_debug_printmodeline(set->mode);
10417 config->mode_changed = true;
10418 }
Chris Wilsona1d95702013-08-13 18:48:47 +010010419
10420 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10421 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010422}
10423
Daniel Vetter2e431052012-07-04 22:42:15 +020010424static int
Daniel Vetter9a935852012-07-05 22:34:27 +020010425intel_modeset_stage_output_state(struct drm_device *dev,
10426 struct drm_mode_set *set,
10427 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020010428{
Daniel Vetter9a935852012-07-05 22:34:27 +020010429 struct intel_connector *connector;
10430 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020010431 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030010432 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020010433
Damien Lespiau9abdda72013-02-13 13:29:23 +000010434 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020010435 * of connectors. For paranoia, double-check this. */
10436 WARN_ON(!set->fb && (set->num_connectors != 0));
10437 WARN_ON(set->fb && (set->num_connectors == 0));
10438
Daniel Vetter9a935852012-07-05 22:34:27 +020010439 list_for_each_entry(connector, &dev->mode_config.connector_list,
10440 base.head) {
10441 /* Otherwise traverse passed in connector list and get encoders
10442 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010443 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010444 if (set->connectors[ro] == &connector->base) {
10445 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +020010446 break;
10447 }
10448 }
10449
Daniel Vetter9a935852012-07-05 22:34:27 +020010450 /* If we disable the crtc, disable all its connectors. Also, if
10451 * the connector is on the changing crtc but not on the new
10452 * connector list, disable it. */
10453 if ((!set->fb || ro == set->num_connectors) &&
10454 connector->base.encoder &&
10455 connector->base.encoder->crtc == set->crtc) {
10456 connector->new_encoder = NULL;
10457
10458 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
10459 connector->base.base.id,
10460 drm_get_connector_name(&connector->base));
10461 }
10462
10463
10464 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010465 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010466 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010467 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010468 }
10469 /* connector->new_encoder is now updated for all connectors. */
10470
10471 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020010472 list_for_each_entry(connector, &dev->mode_config.connector_list,
10473 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010474 struct drm_crtc *new_crtc;
10475
Daniel Vetter9a935852012-07-05 22:34:27 +020010476 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020010477 continue;
10478
Daniel Vetter9a935852012-07-05 22:34:27 +020010479 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020010480
10481 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010482 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020010483 new_crtc = set->crtc;
10484 }
10485
10486 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010010487 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
10488 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010489 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020010490 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010491 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
10492
10493 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
10494 connector->base.base.id,
10495 drm_get_connector_name(&connector->base),
10496 new_crtc->base.id);
10497 }
10498
10499 /* Check for any encoders that needs to be disabled. */
10500 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10501 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010502 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010503 list_for_each_entry(connector,
10504 &dev->mode_config.connector_list,
10505 base.head) {
10506 if (connector->new_encoder == encoder) {
10507 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010508 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020010509 }
10510 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010511
10512 if (num_connectors == 0)
10513 encoder->new_crtc = NULL;
10514 else if (num_connectors > 1)
10515 return -EINVAL;
10516
Daniel Vetter9a935852012-07-05 22:34:27 +020010517 /* Only now check for crtc changes so we don't miss encoders
10518 * that will be disabled. */
10519 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010520 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010521 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010522 }
10523 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010524 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010525
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010526 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010527 crtc->new_enabled = false;
10528
10529 list_for_each_entry(encoder,
10530 &dev->mode_config.encoder_list,
10531 base.head) {
10532 if (encoder->new_crtc == crtc) {
10533 crtc->new_enabled = true;
10534 break;
10535 }
10536 }
10537
10538 if (crtc->new_enabled != crtc->base.enabled) {
10539 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10540 crtc->new_enabled ? "en" : "dis");
10541 config->mode_changed = true;
10542 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010543
10544 if (crtc->new_enabled)
10545 crtc->new_config = &crtc->config;
10546 else
10547 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010548 }
10549
Daniel Vetter2e431052012-07-04 22:42:15 +020010550 return 0;
10551}
10552
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010553static void disable_crtc_nofb(struct intel_crtc *crtc)
10554{
10555 struct drm_device *dev = crtc->base.dev;
10556 struct intel_encoder *encoder;
10557 struct intel_connector *connector;
10558
10559 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10560 pipe_name(crtc->pipe));
10561
10562 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10563 if (connector->new_encoder &&
10564 connector->new_encoder->new_crtc == crtc)
10565 connector->new_encoder = NULL;
10566 }
10567
10568 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10569 if (encoder->new_crtc == crtc)
10570 encoder->new_crtc = NULL;
10571 }
10572
10573 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010574 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010575}
10576
Daniel Vetter2e431052012-07-04 22:42:15 +020010577static int intel_crtc_set_config(struct drm_mode_set *set)
10578{
10579 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020010580 struct drm_mode_set save_set;
10581 struct intel_set_config *config;
10582 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020010583
Daniel Vetter8d3e3752012-07-05 16:09:09 +020010584 BUG_ON(!set);
10585 BUG_ON(!set->crtc);
10586 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020010587
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010010588 /* Enforce sane interface api - has been abused by the fb helper. */
10589 BUG_ON(!set->mode && set->fb);
10590 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020010591
Daniel Vetter2e431052012-07-04 22:42:15 +020010592 if (set->fb) {
10593 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10594 set->crtc->base.id, set->fb->base.id,
10595 (int)set->num_connectors, set->x, set->y);
10596 } else {
10597 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020010598 }
10599
10600 dev = set->crtc->dev;
10601
10602 ret = -ENOMEM;
10603 config = kzalloc(sizeof(*config), GFP_KERNEL);
10604 if (!config)
10605 goto out_config;
10606
10607 ret = intel_set_config_save_state(dev, config);
10608 if (ret)
10609 goto out_config;
10610
10611 save_set.crtc = set->crtc;
10612 save_set.mode = &set->crtc->mode;
10613 save_set.x = set->crtc->x;
10614 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070010615 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020010616
10617 /* Compute whether we need a full modeset, only an fb base update or no
10618 * change at all. In the future we might also check whether only the
10619 * mode changed, e.g. for LVDS where we only change the panel fitter in
10620 * such cases. */
10621 intel_set_config_compute_mode_changes(set, config);
10622
Daniel Vetter9a935852012-07-05 22:34:27 +020010623 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020010624 if (ret)
10625 goto fail;
10626
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010627 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010628 ret = intel_set_mode(set->crtc, set->mode,
10629 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010630 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +020010631 intel_crtc_wait_for_pending_flips(set->crtc);
10632
Daniel Vetter4f660f42012-07-02 09:47:37 +020010633 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020010634 set->x, set->y, set->fb);
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010635 /*
10636 * In the fastboot case this may be our only check of the
10637 * state after boot. It would be better to only do it on
10638 * the first update, but we don't have a nice way of doing that
10639 * (and really, set_config isn't used much for high freq page
10640 * flipping, so increasing its cost here shouldn't be a big
10641 * deal).
10642 */
Jani Nikulad330a952014-01-21 11:24:25 +020010643 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010644 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020010645 }
10646
Chris Wilson2d05eae2013-05-03 17:36:25 +010010647 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020010648 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10649 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020010650fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010010651 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010652
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010653 /*
10654 * HACK: if the pipe was on, but we didn't have a framebuffer,
10655 * force the pipe off to avoid oopsing in the modeset code
10656 * due to fb==NULL. This should only happen during boot since
10657 * we don't yet reconstruct the FB from the hardware state.
10658 */
10659 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10660 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10661
Chris Wilson2d05eae2013-05-03 17:36:25 +010010662 /* Try to restore the config */
10663 if (config->mode_changed &&
10664 intel_set_mode(save_set.crtc, save_set.mode,
10665 save_set.x, save_set.y, save_set.fb))
10666 DRM_ERROR("failed to restore config after modeset failure\n");
10667 }
Daniel Vetter50f56112012-07-02 09:35:43 +020010668
Daniel Vetterd9e55602012-07-04 22:16:09 +020010669out_config:
10670 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010671 return ret;
10672}
10673
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010674static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010675 .cursor_set = intel_crtc_cursor_set,
10676 .cursor_move = intel_crtc_cursor_move,
10677 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020010678 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010679 .destroy = intel_crtc_destroy,
10680 .page_flip = intel_crtc_page_flip,
10681};
10682
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010683static void intel_cpu_pll_init(struct drm_device *dev)
10684{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010685 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010686 intel_ddi_pll_init(dev);
10687}
10688
Daniel Vetter53589012013-06-05 13:34:16 +020010689static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10690 struct intel_shared_dpll *pll,
10691 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010692{
Daniel Vetter53589012013-06-05 13:34:16 +020010693 uint32_t val;
10694
10695 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020010696 hw_state->dpll = val;
10697 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10698 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020010699
10700 return val & DPLL_VCO_ENABLE;
10701}
10702
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010703static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10704 struct intel_shared_dpll *pll)
10705{
10706 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10707 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10708}
10709
Daniel Vettere7b903d2013-06-05 13:34:14 +020010710static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10711 struct intel_shared_dpll *pll)
10712{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010713 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020010714 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020010715
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010716 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10717
10718 /* Wait for the clocks to stabilize. */
10719 POSTING_READ(PCH_DPLL(pll->id));
10720 udelay(150);
10721
10722 /* The pixel multiplier can only be updated once the
10723 * DPLL is enabled and the clocks are stable.
10724 *
10725 * So write it again.
10726 */
10727 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10728 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010729 udelay(200);
10730}
10731
10732static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10733 struct intel_shared_dpll *pll)
10734{
10735 struct drm_device *dev = dev_priv->dev;
10736 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010737
10738 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010739 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020010740 if (intel_crtc_to_shared_dpll(crtc) == pll)
10741 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10742 }
10743
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010744 I915_WRITE(PCH_DPLL(pll->id), 0);
10745 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010746 udelay(200);
10747}
10748
Daniel Vetter46edb022013-06-05 13:34:12 +020010749static char *ibx_pch_dpll_names[] = {
10750 "PCH DPLL A",
10751 "PCH DPLL B",
10752};
10753
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010754static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010755{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010756 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010757 int i;
10758
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010759 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010760
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010761 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020010762 dev_priv->shared_dplls[i].id = i;
10763 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010764 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010765 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10766 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020010767 dev_priv->shared_dplls[i].get_hw_state =
10768 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010769 }
10770}
10771
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010772static void intel_shared_dpll_init(struct drm_device *dev)
10773{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010774 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010775
10776 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10777 ibx_pch_dpll_init(dev);
10778 else
10779 dev_priv->num_shared_dpll = 0;
10780
10781 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010782}
10783
Hannes Ederb358d0a2008-12-18 21:18:47 +010010784static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080010785{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010786 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010787 struct intel_crtc *intel_crtc;
10788 int i;
10789
Daniel Vetter955382f2013-09-19 14:05:45 +020010790 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080010791 if (intel_crtc == NULL)
10792 return;
10793
10794 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10795
10796 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080010797 for (i = 0; i < 256; i++) {
10798 intel_crtc->lut_r[i] = i;
10799 intel_crtc->lut_g[i] = i;
10800 intel_crtc->lut_b[i] = i;
10801 }
10802
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020010803 /*
10804 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10805 * is hooked to plane B. Hence we want plane A feeding pipe B.
10806 */
Jesse Barnes80824002009-09-10 15:28:06 -070010807 intel_crtc->pipe = pipe;
10808 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010010809 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080010810 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010010811 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070010812 }
10813
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030010814 init_waitqueue_head(&intel_crtc->vbl_wait);
10815
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010816 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10817 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10818 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10819 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10820
Jesse Barnes79e53942008-11-07 14:24:08 -080010821 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080010822}
10823
Jesse Barnes752aa882013-10-31 18:55:49 +020010824enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10825{
10826 struct drm_encoder *encoder = connector->base.encoder;
10827
10828 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10829
10830 if (!encoder)
10831 return INVALID_PIPE;
10832
10833 return to_intel_crtc(encoder->crtc)->pipe;
10834}
10835
Carl Worth08d7b3d2009-04-29 14:43:54 -070010836int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000010837 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070010838{
Carl Worth08d7b3d2009-04-29 14:43:54 -070010839 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020010840 struct drm_mode_object *drmmode_obj;
10841 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010842
Daniel Vetter1cff8f62012-04-24 09:55:08 +020010843 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10844 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010845
Daniel Vetterc05422d2009-08-11 16:05:30 +020010846 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10847 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070010848
Daniel Vetterc05422d2009-08-11 16:05:30 +020010849 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070010850 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030010851 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010852 }
10853
Daniel Vetterc05422d2009-08-11 16:05:30 +020010854 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10855 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010856
Daniel Vetterc05422d2009-08-11 16:05:30 +020010857 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010858}
10859
Daniel Vetter66a92782012-07-12 20:08:18 +020010860static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010861{
Daniel Vetter66a92782012-07-12 20:08:18 +020010862 struct drm_device *dev = encoder->base.dev;
10863 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010864 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010865 int entry = 0;
10866
Daniel Vetter66a92782012-07-12 20:08:18 +020010867 list_for_each_entry(source_encoder,
10868 &dev->mode_config.encoder_list, base.head) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010869 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020010870 index_mask |= (1 << entry);
10871
Jesse Barnes79e53942008-11-07 14:24:08 -080010872 entry++;
10873 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010010874
Jesse Barnes79e53942008-11-07 14:24:08 -080010875 return index_mask;
10876}
10877
Chris Wilson4d302442010-12-14 19:21:29 +000010878static bool has_edp_a(struct drm_device *dev)
10879{
10880 struct drm_i915_private *dev_priv = dev->dev_private;
10881
10882 if (!IS_MOBILE(dev))
10883 return false;
10884
10885 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10886 return false;
10887
Damien Lespiaue3589902014-02-07 19:12:50 +000010888 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000010889 return false;
10890
10891 return true;
10892}
10893
Damien Lespiauba0fbca2014-01-08 14:18:23 +000010894const char *intel_output_name(int output)
10895{
10896 static const char *names[] = {
10897 [INTEL_OUTPUT_UNUSED] = "Unused",
10898 [INTEL_OUTPUT_ANALOG] = "Analog",
10899 [INTEL_OUTPUT_DVO] = "DVO",
10900 [INTEL_OUTPUT_SDVO] = "SDVO",
10901 [INTEL_OUTPUT_LVDS] = "LVDS",
10902 [INTEL_OUTPUT_TVOUT] = "TV",
10903 [INTEL_OUTPUT_HDMI] = "HDMI",
10904 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10905 [INTEL_OUTPUT_EDP] = "eDP",
10906 [INTEL_OUTPUT_DSI] = "DSI",
10907 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10908 };
10909
10910 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10911 return "Invalid";
10912
10913 return names[output];
10914}
10915
Jesse Barnes79e53942008-11-07 14:24:08 -080010916static void intel_setup_outputs(struct drm_device *dev)
10917{
Eric Anholt725e30a2009-01-22 13:01:02 -080010918 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010919 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010920 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010921
Daniel Vetterc9093352013-06-06 22:22:47 +020010922 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010923
Ville Syrjälä7895a812014-04-09 13:28:23 +030010924 if (!IS_ULT(dev) && !IS_CHERRYVIEW(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020010925 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010926
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010927 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030010928 int found;
10929
10930 /* Haswell uses DDI functions to detect digital outputs */
10931 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10932 /* DDI A only supports eDP */
10933 if (found)
10934 intel_ddi_init(dev, PORT_A);
10935
10936 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10937 * register */
10938 found = I915_READ(SFUSE_STRAP);
10939
10940 if (found & SFUSE_STRAP_DDIB_DETECTED)
10941 intel_ddi_init(dev, PORT_B);
10942 if (found & SFUSE_STRAP_DDIC_DETECTED)
10943 intel_ddi_init(dev, PORT_C);
10944 if (found & SFUSE_STRAP_DDID_DETECTED)
10945 intel_ddi_init(dev, PORT_D);
10946 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010947 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010948 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020010949
10950 if (has_edp_a(dev))
10951 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010952
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010953 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080010954 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010010955 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010956 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010957 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010958 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010959 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010960 }
10961
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010962 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010963 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010964
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010965 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010966 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010967
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010968 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010969 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010970
Daniel Vetter270b3042012-10-27 15:52:05 +020010971 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010972 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070010973 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030010974 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10975 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10976 PORT_B);
10977 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10978 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10979 }
10980
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010981 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10982 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10983 PORT_C);
10984 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010985 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010986 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053010987
Jani Nikula3cfca972013-08-27 15:12:26 +030010988 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080010989 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010990 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080010991
Paulo Zanonie2debe92013-02-18 19:00:27 -030010992 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010993 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010994 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010995 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10996 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010997 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010998 }
Ma Ling27185ae2009-08-24 13:50:23 +080010999
Imre Deake7281ea2013-05-08 13:14:08 +030011000 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011001 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080011002 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040011003
11004 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040011005
Paulo Zanonie2debe92013-02-18 19:00:27 -030011006 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011007 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011008 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011009 }
Ma Ling27185ae2009-08-24 13:50:23 +080011010
Paulo Zanonie2debe92013-02-18 19:00:27 -030011011 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080011012
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011013 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
11014 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011015 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011016 }
Imre Deake7281ea2013-05-08 13:14:08 +030011017 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011018 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080011019 }
Ma Ling27185ae2009-08-24 13:50:23 +080011020
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011021 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030011022 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011023 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070011024 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080011025 intel_dvo_init(dev);
11026
Zhenyu Wang103a1962009-11-27 11:44:36 +080011027 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080011028 intel_tv_init(dev);
11029
Chris Wilson4ef69c72010-09-09 15:14:28 +010011030 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
11031 encoder->base.possible_crtcs = encoder->crtc_mask;
11032 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020011033 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080011034 }
Chris Wilson47356eb2011-01-11 17:06:04 +000011035
Paulo Zanonidde86e22012-12-01 12:04:25 -020011036 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020011037
11038 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011039}
11040
11041static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
11042{
11043 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080011044
Daniel Vetteref2d6332014-02-10 18:00:38 +010011045 drm_framebuffer_cleanup(fb);
11046 WARN_ON(!intel_fb->obj->framebuffer_references--);
11047 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080011048 kfree(intel_fb);
11049}
11050
11051static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000011052 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080011053 unsigned int *handle)
11054{
11055 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011056 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080011057
Chris Wilson05394f32010-11-08 19:18:58 +000011058 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080011059}
11060
11061static const struct drm_framebuffer_funcs intel_fb_funcs = {
11062 .destroy = intel_user_framebuffer_destroy,
11063 .create_handle = intel_user_framebuffer_create_handle,
11064};
11065
Daniel Vetterb5ea6422014-03-02 21:18:00 +010011066static int intel_framebuffer_init(struct drm_device *dev,
11067 struct intel_framebuffer *intel_fb,
11068 struct drm_mode_fb_cmd2 *mode_cmd,
11069 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080011070{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080011071 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010011072 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080011073 int ret;
11074
Daniel Vetterdd4916c2013-10-09 21:23:51 +020011075 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
11076
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011077 if (obj->tiling_mode == I915_TILING_Y) {
11078 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010011079 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011080 }
Chris Wilson57cd6502010-08-08 12:34:44 +010011081
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011082 if (mode_cmd->pitches[0] & 63) {
11083 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
11084 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010011085 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011086 }
Chris Wilson57cd6502010-08-08 12:34:44 +010011087
Chris Wilsona35cdaa2013-06-25 17:26:45 +010011088 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
11089 pitch_limit = 32*1024;
11090 } else if (INTEL_INFO(dev)->gen >= 4) {
11091 if (obj->tiling_mode)
11092 pitch_limit = 16*1024;
11093 else
11094 pitch_limit = 32*1024;
11095 } else if (INTEL_INFO(dev)->gen >= 3) {
11096 if (obj->tiling_mode)
11097 pitch_limit = 8*1024;
11098 else
11099 pitch_limit = 16*1024;
11100 } else
11101 /* XXX DSPC is limited to 4k tiled */
11102 pitch_limit = 8*1024;
11103
11104 if (mode_cmd->pitches[0] > pitch_limit) {
11105 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
11106 obj->tiling_mode ? "tiled" : "linear",
11107 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020011108 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011109 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020011110
11111 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011112 mode_cmd->pitches[0] != obj->stride) {
11113 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
11114 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020011115 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011116 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020011117
Ville Syrjälä57779d02012-10-31 17:50:14 +020011118 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011119 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020011120 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020011121 case DRM_FORMAT_RGB565:
11122 case DRM_FORMAT_XRGB8888:
11123 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020011124 break;
11125 case DRM_FORMAT_XRGB1555:
11126 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011127 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000011128 DRM_DEBUG("unsupported pixel format: %s\n",
11129 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020011130 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011131 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020011132 break;
11133 case DRM_FORMAT_XBGR8888:
11134 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020011135 case DRM_FORMAT_XRGB2101010:
11136 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020011137 case DRM_FORMAT_XBGR2101010:
11138 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011139 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000011140 DRM_DEBUG("unsupported pixel format: %s\n",
11141 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020011142 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011143 }
Jesse Barnesb5626742011-06-24 12:19:27 -070011144 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020011145 case DRM_FORMAT_YUYV:
11146 case DRM_FORMAT_UYVY:
11147 case DRM_FORMAT_YVYU:
11148 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011149 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000011150 DRM_DEBUG("unsupported pixel format: %s\n",
11151 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020011152 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011153 }
Chris Wilson57cd6502010-08-08 12:34:44 +010011154 break;
11155 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000011156 DRM_DEBUG("unsupported pixel format: %s\n",
11157 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010011158 return -EINVAL;
11159 }
11160
Ville Syrjälä90f9a332012-10-31 17:50:19 +020011161 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
11162 if (mode_cmd->offsets[0] != 0)
11163 return -EINVAL;
11164
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080011165 aligned_height = intel_align_height(dev, mode_cmd->height,
11166 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020011167 /* FIXME drm helper for size checks (especially planar formats)? */
11168 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
11169 return -EINVAL;
11170
Daniel Vetterc7d73f62012-12-13 23:38:38 +010011171 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
11172 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020011173 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010011174
Jesse Barnes79e53942008-11-07 14:24:08 -080011175 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
11176 if (ret) {
11177 DRM_ERROR("framebuffer init failed %d\n", ret);
11178 return ret;
11179 }
11180
Jesse Barnes79e53942008-11-07 14:24:08 -080011181 return 0;
11182}
11183
Jesse Barnes79e53942008-11-07 14:24:08 -080011184static struct drm_framebuffer *
11185intel_user_framebuffer_create(struct drm_device *dev,
11186 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011187 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080011188{
Chris Wilson05394f32010-11-08 19:18:58 +000011189 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080011190
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011191 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
11192 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000011193 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010011194 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080011195
Chris Wilsond2dff872011-04-19 08:36:26 +010011196 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080011197}
11198
Daniel Vetter4520f532013-10-09 09:18:51 +020011199#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020011200static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020011201{
11202}
11203#endif
11204
Jesse Barnes79e53942008-11-07 14:24:08 -080011205static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080011206 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020011207 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080011208};
11209
Jesse Barnese70236a2009-09-21 10:42:27 -070011210/* Set up chip specific display functions */
11211static void intel_init_display(struct drm_device *dev)
11212{
11213 struct drm_i915_private *dev_priv = dev->dev_private;
11214
Daniel Vetteree9300b2013-06-03 22:40:22 +020011215 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
11216 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030011217 else if (IS_CHERRYVIEW(dev))
11218 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020011219 else if (IS_VALLEYVIEW(dev))
11220 dev_priv->display.find_dpll = vlv_find_best_dpll;
11221 else if (IS_PINEVIEW(dev))
11222 dev_priv->display.find_dpll = pnv_find_best_dpll;
11223 else
11224 dev_priv->display.find_dpll = i9xx_find_best_dpll;
11225
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011226 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011227 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080011228 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030011229 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020011230 dev_priv->display.crtc_enable = haswell_crtc_enable;
11231 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011232 dev_priv->display.off = haswell_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011233 dev_priv->display.update_primary_plane =
11234 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030011235 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011236 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080011237 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070011238 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020011239 dev_priv->display.crtc_enable = ironlake_crtc_enable;
11240 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011241 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011242 dev_priv->display.update_primary_plane =
11243 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070011244 } else if (IS_VALLEYVIEW(dev)) {
11245 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080011246 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070011247 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
11248 dev_priv->display.crtc_enable = valleyview_crtc_enable;
11249 dev_priv->display.crtc_disable = i9xx_crtc_disable;
11250 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011251 dev_priv->display.update_primary_plane =
11252 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070011253 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011254 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080011255 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070011256 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020011257 dev_priv->display.crtc_enable = i9xx_crtc_enable;
11258 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011259 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011260 dev_priv->display.update_primary_plane =
11261 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070011262 }
Jesse Barnese70236a2009-09-21 10:42:27 -070011263
Jesse Barnese70236a2009-09-21 10:42:27 -070011264 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070011265 if (IS_VALLEYVIEW(dev))
11266 dev_priv->display.get_display_clock_speed =
11267 valleyview_get_display_clock_speed;
11268 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070011269 dev_priv->display.get_display_clock_speed =
11270 i945_get_display_clock_speed;
11271 else if (IS_I915G(dev))
11272 dev_priv->display.get_display_clock_speed =
11273 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011274 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011275 dev_priv->display.get_display_clock_speed =
11276 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011277 else if (IS_PINEVIEW(dev))
11278 dev_priv->display.get_display_clock_speed =
11279 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070011280 else if (IS_I915GM(dev))
11281 dev_priv->display.get_display_clock_speed =
11282 i915gm_get_display_clock_speed;
11283 else if (IS_I865G(dev))
11284 dev_priv->display.get_display_clock_speed =
11285 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020011286 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011287 dev_priv->display.get_display_clock_speed =
11288 i855_get_display_clock_speed;
11289 else /* 852, 830 */
11290 dev_priv->display.get_display_clock_speed =
11291 i830_get_display_clock_speed;
11292
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080011293 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010011294 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011295 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011296 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080011297 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011298 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011299 dev_priv->display.write_eld = ironlake_write_eld;
Paulo Zanoni9a952a02014-03-07 20:12:34 -030011300 dev_priv->display.modeset_global_resources =
11301 snb_modeset_global_resources;
Jesse Barnes357555c2011-04-28 15:09:55 -070011302 } else if (IS_IVYBRIDGE(dev)) {
11303 /* FIXME: detect B0+ stepping and use auto training */
11304 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011305 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020011306 dev_priv->display.modeset_global_resources =
11307 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011308 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030011309 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080011310 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020011311 dev_priv->display.modeset_global_resources =
11312 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020011313 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070011314 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080011315 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080011316 } else if (IS_VALLEYVIEW(dev)) {
11317 dev_priv->display.modeset_global_resources =
11318 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040011319 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070011320 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011321
11322 /* Default just returns -ENODEV to indicate unsupported */
11323 dev_priv->display.queue_flip = intel_default_queue_flip;
11324
11325 switch (INTEL_INFO(dev)->gen) {
11326 case 2:
11327 dev_priv->display.queue_flip = intel_gen2_queue_flip;
11328 break;
11329
11330 case 3:
11331 dev_priv->display.queue_flip = intel_gen3_queue_flip;
11332 break;
11333
11334 case 4:
11335 case 5:
11336 dev_priv->display.queue_flip = intel_gen4_queue_flip;
11337 break;
11338
11339 case 6:
11340 dev_priv->display.queue_flip = intel_gen6_queue_flip;
11341 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011342 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011343 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011344 dev_priv->display.queue_flip = intel_gen7_queue_flip;
11345 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011346 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020011347
11348 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011349}
11350
Jesse Barnesb690e962010-07-19 13:53:12 -070011351/*
11352 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
11353 * resume, or other times. This quirk makes sure that's the case for
11354 * affected systems.
11355 */
Akshay Joshi0206e352011-08-16 15:34:10 -040011356static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070011357{
11358 struct drm_i915_private *dev_priv = dev->dev_private;
11359
11360 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011361 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011362}
11363
Keith Packard435793d2011-07-12 14:56:22 -070011364/*
11365 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
11366 */
11367static void quirk_ssc_force_disable(struct drm_device *dev)
11368{
11369 struct drm_i915_private *dev_priv = dev->dev_private;
11370 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011371 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070011372}
11373
Carsten Emde4dca20e2012-03-15 15:56:26 +010011374/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010011375 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
11376 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010011377 */
11378static void quirk_invert_brightness(struct drm_device *dev)
11379{
11380 struct drm_i915_private *dev_priv = dev->dev_private;
11381 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011382 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011383}
11384
11385struct intel_quirk {
11386 int device;
11387 int subsystem_vendor;
11388 int subsystem_device;
11389 void (*hook)(struct drm_device *dev);
11390};
11391
Egbert Eich5f85f172012-10-14 15:46:38 +020011392/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
11393struct intel_dmi_quirk {
11394 void (*hook)(struct drm_device *dev);
11395 const struct dmi_system_id (*dmi_id_list)[];
11396};
11397
11398static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
11399{
11400 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
11401 return 1;
11402}
11403
11404static const struct intel_dmi_quirk intel_dmi_quirks[] = {
11405 {
11406 .dmi_id_list = &(const struct dmi_system_id[]) {
11407 {
11408 .callback = intel_dmi_reverse_brightness,
11409 .ident = "NCR Corporation",
11410 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
11411 DMI_MATCH(DMI_PRODUCT_NAME, ""),
11412 },
11413 },
11414 { } /* terminating entry */
11415 },
11416 .hook = quirk_invert_brightness,
11417 },
11418};
11419
Ben Widawskyc43b5632012-04-16 14:07:40 -070011420static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070011421 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040011422 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070011423
Jesse Barnesb690e962010-07-19 13:53:12 -070011424 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
11425 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
11426
Jesse Barnesb690e962010-07-19 13:53:12 -070011427 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
11428 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
11429
Chris Wilsona4945f92013-10-08 11:16:59 +010011430 /* 830 needs to leave pipe A & dpll A up */
Daniel Vetterdcdaed62012-08-12 21:19:34 +020011431 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070011432
11433 /* Lenovo U160 cannot use SSC on LVDS */
11434 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020011435
11436 /* Sony Vaio Y cannot use SSC on LVDS */
11437 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010011438
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010011439 /* Acer Aspire 5734Z must invert backlight brightness */
11440 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
11441
11442 /* Acer/eMachines G725 */
11443 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
11444
11445 /* Acer/eMachines e725 */
11446 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
11447
11448 /* Acer/Packard Bell NCL20 */
11449 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
11450
11451 /* Acer Aspire 4736Z */
11452 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020011453
11454 /* Acer Aspire 5336 */
11455 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070011456};
11457
11458static void intel_init_quirks(struct drm_device *dev)
11459{
11460 struct pci_dev *d = dev->pdev;
11461 int i;
11462
11463 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
11464 struct intel_quirk *q = &intel_quirks[i];
11465
11466 if (d->device == q->device &&
11467 (d->subsystem_vendor == q->subsystem_vendor ||
11468 q->subsystem_vendor == PCI_ANY_ID) &&
11469 (d->subsystem_device == q->subsystem_device ||
11470 q->subsystem_device == PCI_ANY_ID))
11471 q->hook(dev);
11472 }
Egbert Eich5f85f172012-10-14 15:46:38 +020011473 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
11474 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
11475 intel_dmi_quirks[i].hook(dev);
11476 }
Jesse Barnesb690e962010-07-19 13:53:12 -070011477}
11478
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011479/* Disable the VGA plane that we never use */
11480static void i915_disable_vga(struct drm_device *dev)
11481{
11482 struct drm_i915_private *dev_priv = dev->dev_private;
11483 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011484 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011485
Ville Syrjälä2b37c612014-01-22 21:32:38 +020011486 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011487 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070011488 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011489 sr1 = inb(VGA_SR_DATA);
11490 outb(sr1 | 1<<5, VGA_SR_DATA);
11491 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
11492 udelay(300);
11493
11494 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
11495 POSTING_READ(vga_reg);
11496}
11497
Daniel Vetterf8175862012-04-10 15:50:11 +020011498void intel_modeset_init_hw(struct drm_device *dev)
11499{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030011500 intel_prepare_ddi(dev);
11501
Daniel Vetterf8175862012-04-10 15:50:11 +020011502 intel_init_clock_gating(dev);
11503
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011504 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070011505
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011506 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020011507}
11508
Imre Deak7d708ee2013-04-17 14:04:50 +030011509void intel_modeset_suspend_hw(struct drm_device *dev)
11510{
11511 intel_suspend_hw(dev);
11512}
11513
Jesse Barnes79e53942008-11-07 14:24:08 -080011514void intel_modeset_init(struct drm_device *dev)
11515{
Jesse Barnes652c3932009-08-17 13:31:43 -070011516 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000011517 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011518 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080011519 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080011520
11521 drm_mode_config_init(dev);
11522
11523 dev->mode_config.min_width = 0;
11524 dev->mode_config.min_height = 0;
11525
Dave Airlie019d96c2011-09-29 16:20:42 +010011526 dev->mode_config.preferred_depth = 24;
11527 dev->mode_config.prefer_shadow = 1;
11528
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020011529 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080011530
Jesse Barnesb690e962010-07-19 13:53:12 -070011531 intel_init_quirks(dev);
11532
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030011533 intel_init_pm(dev);
11534
Ben Widawskye3c74752013-04-05 13:12:39 -070011535 if (INTEL_INFO(dev)->num_pipes == 0)
11536 return;
11537
Jesse Barnese70236a2009-09-21 10:42:27 -070011538 intel_init_display(dev);
11539
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011540 if (IS_GEN2(dev)) {
11541 dev->mode_config.max_width = 2048;
11542 dev->mode_config.max_height = 2048;
11543 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070011544 dev->mode_config.max_width = 4096;
11545 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080011546 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011547 dev->mode_config.max_width = 8192;
11548 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080011549 }
Damien Lespiau068be562014-03-28 14:17:49 +000011550
11551 if (IS_GEN2(dev)) {
11552 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
11553 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
11554 } else {
11555 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
11556 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
11557 }
11558
Ben Widawsky5d4545a2013-01-17 12:45:15 -080011559 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011560
Zhao Yakui28c97732009-10-09 11:39:41 +080011561 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011562 INTEL_INFO(dev)->num_pipes,
11563 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080011564
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011565 for_each_pipe(pipe) {
11566 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000011567 for_each_sprite(pipe, sprite) {
11568 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011569 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030011570 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000011571 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011572 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011573 }
11574
Jesse Barnesf42bb702013-12-16 16:34:23 -080011575 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011576 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080011577
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011578 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011579 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011580
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011581 /* Just disable it once at startup */
11582 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011583 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000011584
11585 /* Just in case the BIOS is doing something questionable. */
11586 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011587
Jesse Barnes8b687df2014-02-21 13:13:39 -080011588 mutex_lock(&dev->mode_config.mutex);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011589 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes8b687df2014-02-21 13:13:39 -080011590 mutex_unlock(&dev->mode_config.mutex);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011591
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011592 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080011593 if (!crtc->active)
11594 continue;
11595
Jesse Barnes46f297f2014-03-07 08:57:48 -080011596 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080011597 * Note that reserving the BIOS fb up front prevents us
11598 * from stuffing other stolen allocations like the ring
11599 * on top. This prevents some ugliness at boot time, and
11600 * can even allow for smooth boot transitions if the BIOS
11601 * fb is large enough for the active pipe configuration.
11602 */
11603 if (dev_priv->display.get_plane_config) {
11604 dev_priv->display.get_plane_config(crtc,
11605 &crtc->plane_config);
11606 /*
11607 * If the fb is shared between multiple heads, we'll
11608 * just get the first one.
11609 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080011610 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011611 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080011612 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010011613}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080011614
Daniel Vetter24929352012-07-02 20:28:59 +020011615static void
11616intel_connector_break_all_links(struct intel_connector *connector)
11617{
11618 connector->base.dpms = DRM_MODE_DPMS_OFF;
11619 connector->base.encoder = NULL;
11620 connector->encoder->connectors_active = false;
11621 connector->encoder->base.crtc = NULL;
11622}
11623
Daniel Vetter7fad7982012-07-04 17:51:47 +020011624static void intel_enable_pipe_a(struct drm_device *dev)
11625{
11626 struct intel_connector *connector;
11627 struct drm_connector *crt = NULL;
11628 struct intel_load_detect_pipe load_detect_temp;
11629
11630 /* We can't just switch on the pipe A, we need to set things up with a
11631 * proper mode and output configuration. As a gross hack, enable pipe A
11632 * by enabling the load detect pipe once. */
11633 list_for_each_entry(connector,
11634 &dev->mode_config.connector_list,
11635 base.head) {
11636 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11637 crt = &connector->base;
11638 break;
11639 }
11640 }
11641
11642 if (!crt)
11643 return;
11644
11645 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11646 intel_release_load_detect_pipe(crt, &load_detect_temp);
11647
11648
11649}
11650
Daniel Vetterfa555832012-10-10 23:14:00 +020011651static bool
11652intel_check_plane_mapping(struct intel_crtc *crtc)
11653{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011654 struct drm_device *dev = crtc->base.dev;
11655 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011656 u32 reg, val;
11657
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011658 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020011659 return true;
11660
11661 reg = DSPCNTR(!crtc->plane);
11662 val = I915_READ(reg);
11663
11664 if ((val & DISPLAY_PLANE_ENABLE) &&
11665 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11666 return false;
11667
11668 return true;
11669}
11670
Daniel Vetter24929352012-07-02 20:28:59 +020011671static void intel_sanitize_crtc(struct intel_crtc *crtc)
11672{
11673 struct drm_device *dev = crtc->base.dev;
11674 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011675 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020011676
Daniel Vetter24929352012-07-02 20:28:59 +020011677 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020011678 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020011679 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11680
11681 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020011682 * disable the crtc (and hence change the state) if it is wrong. Note
11683 * that gen4+ has a fixed plane -> pipe mapping. */
11684 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020011685 struct intel_connector *connector;
11686 bool plane;
11687
Daniel Vetter24929352012-07-02 20:28:59 +020011688 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11689 crtc->base.base.id);
11690
11691 /* Pipe has the wrong plane attached and the plane is active.
11692 * Temporarily change the plane mapping and disable everything
11693 * ... */
11694 plane = crtc->plane;
11695 crtc->plane = !plane;
11696 dev_priv->display.crtc_disable(&crtc->base);
11697 crtc->plane = plane;
11698
11699 /* ... and break all links. */
11700 list_for_each_entry(connector, &dev->mode_config.connector_list,
11701 base.head) {
11702 if (connector->encoder->base.crtc != &crtc->base)
11703 continue;
11704
11705 intel_connector_break_all_links(connector);
11706 }
11707
11708 WARN_ON(crtc->active);
11709 crtc->base.enabled = false;
11710 }
Daniel Vetter24929352012-07-02 20:28:59 +020011711
Daniel Vetter7fad7982012-07-04 17:51:47 +020011712 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11713 crtc->pipe == PIPE_A && !crtc->active) {
11714 /* BIOS forgot to enable pipe A, this mostly happens after
11715 * resume. Force-enable the pipe to fix this, the update_dpms
11716 * call below we restore the pipe to the right state, but leave
11717 * the required bits on. */
11718 intel_enable_pipe_a(dev);
11719 }
11720
Daniel Vetter24929352012-07-02 20:28:59 +020011721 /* Adjust the state of the output pipe according to whether we
11722 * have active connectors/encoders. */
11723 intel_crtc_update_dpms(&crtc->base);
11724
11725 if (crtc->active != crtc->base.enabled) {
11726 struct intel_encoder *encoder;
11727
11728 /* This can happen either due to bugs in the get_hw_state
11729 * functions or because the pipe is force-enabled due to the
11730 * pipe A quirk. */
11731 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11732 crtc->base.base.id,
11733 crtc->base.enabled ? "enabled" : "disabled",
11734 crtc->active ? "enabled" : "disabled");
11735
11736 crtc->base.enabled = crtc->active;
11737
11738 /* Because we only establish the connector -> encoder ->
11739 * crtc links if something is active, this means the
11740 * crtc is now deactivated. Break the links. connector
11741 * -> encoder links are only establish when things are
11742 * actually up, hence no need to break them. */
11743 WARN_ON(crtc->active);
11744
11745 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11746 WARN_ON(encoder->connectors_active);
11747 encoder->base.crtc = NULL;
11748 }
11749 }
Daniel Vetter4cc31482014-03-24 00:01:41 +010011750 if (crtc->active) {
11751 /*
11752 * We start out with underrun reporting disabled to avoid races.
11753 * For correct bookkeeping mark this on active crtcs.
11754 *
11755 * No protection against concurrent access is required - at
11756 * worst a fifo underrun happens which also sets this to false.
11757 */
11758 crtc->cpu_fifo_underrun_disabled = true;
11759 crtc->pch_fifo_underrun_disabled = true;
11760 }
Daniel Vetter24929352012-07-02 20:28:59 +020011761}
11762
11763static void intel_sanitize_encoder(struct intel_encoder *encoder)
11764{
11765 struct intel_connector *connector;
11766 struct drm_device *dev = encoder->base.dev;
11767
11768 /* We need to check both for a crtc link (meaning that the
11769 * encoder is active and trying to read from a pipe) and the
11770 * pipe itself being active. */
11771 bool has_active_crtc = encoder->base.crtc &&
11772 to_intel_crtc(encoder->base.crtc)->active;
11773
11774 if (encoder->connectors_active && !has_active_crtc) {
11775 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11776 encoder->base.base.id,
11777 drm_get_encoder_name(&encoder->base));
11778
11779 /* Connector is active, but has no active pipe. This is
11780 * fallout from our resume register restoring. Disable
11781 * the encoder manually again. */
11782 if (encoder->base.crtc) {
11783 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11784 encoder->base.base.id,
11785 drm_get_encoder_name(&encoder->base));
11786 encoder->disable(encoder);
11787 }
11788
11789 /* Inconsistent output/port/pipe state happens presumably due to
11790 * a bug in one of the get_hw_state functions. Or someplace else
11791 * in our code, like the register restore mess on resume. Clamp
11792 * things to off as a safer default. */
11793 list_for_each_entry(connector,
11794 &dev->mode_config.connector_list,
11795 base.head) {
11796 if (connector->encoder != encoder)
11797 continue;
11798
11799 intel_connector_break_all_links(connector);
11800 }
11801 }
11802 /* Enabled encoders without active connectors will be fixed in
11803 * the crtc fixup. */
11804}
11805
Imre Deak04098752014-02-18 00:02:16 +020011806void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011807{
11808 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011809 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011810
Imre Deak04098752014-02-18 00:02:16 +020011811 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
11812 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11813 i915_disable_vga(dev);
11814 }
11815}
11816
11817void i915_redisable_vga(struct drm_device *dev)
11818{
11819 struct drm_i915_private *dev_priv = dev->dev_private;
11820
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011821 /* This function can be called both from intel_modeset_setup_hw_state or
11822 * at a very early point in our resume sequence, where the power well
11823 * structures are not yet restored. Since this function is at a very
11824 * paranoid "someone might have enabled VGA while we were not looking"
11825 * level, just check if the power well is enabled instead of trying to
11826 * follow the "don't touch the power well if we don't need it" policy
11827 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020011828 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011829 return;
11830
Imre Deak04098752014-02-18 00:02:16 +020011831 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011832}
11833
Ville Syrjälä98ec7732014-04-30 17:43:01 +030011834static bool primary_get_hw_state(struct intel_crtc *crtc)
11835{
11836 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
11837
11838 if (!crtc->active)
11839 return false;
11840
11841 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
11842}
11843
Daniel Vetter30e984d2013-06-05 13:34:17 +020011844static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020011845{
11846 struct drm_i915_private *dev_priv = dev->dev_private;
11847 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020011848 struct intel_crtc *crtc;
11849 struct intel_encoder *encoder;
11850 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020011851 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020011852
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011853 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010011854 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020011855
Daniel Vetter99535992014-04-13 12:00:33 +020011856 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
11857
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011858 crtc->active = dev_priv->display.get_pipe_config(crtc,
11859 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011860
11861 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030011862 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020011863
11864 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11865 crtc->base.base.id,
11866 crtc->active ? "enabled" : "disabled");
11867 }
11868
Daniel Vetter53589012013-06-05 13:34:16 +020011869 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011870 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011871 intel_ddi_setup_hw_pll_state(dev);
11872
Daniel Vetter53589012013-06-05 13:34:16 +020011873 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11874 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11875
11876 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11877 pll->active = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011878 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020011879 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11880 pll->active++;
11881 }
11882 pll->refcount = pll->active;
11883
Daniel Vetter35c95372013-07-17 06:55:04 +020011884 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11885 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020011886 }
11887
Daniel Vetter24929352012-07-02 20:28:59 +020011888 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11889 base.head) {
11890 pipe = 0;
11891
11892 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011893 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11894 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011895 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011896 } else {
11897 encoder->base.crtc = NULL;
11898 }
11899
11900 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011901 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020011902 encoder->base.base.id,
11903 drm_get_encoder_name(&encoder->base),
11904 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011905 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020011906 }
11907
11908 list_for_each_entry(connector, &dev->mode_config.connector_list,
11909 base.head) {
11910 if (connector->get_hw_state(connector)) {
11911 connector->base.dpms = DRM_MODE_DPMS_ON;
11912 connector->encoder->connectors_active = true;
11913 connector->base.encoder = &connector->encoder->base;
11914 } else {
11915 connector->base.dpms = DRM_MODE_DPMS_OFF;
11916 connector->base.encoder = NULL;
11917 }
11918 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11919 connector->base.base.id,
11920 drm_get_connector_name(&connector->base),
11921 connector->base.encoder ? "enabled" : "disabled");
11922 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020011923}
11924
11925/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11926 * and i915 state tracking structures. */
11927void intel_modeset_setup_hw_state(struct drm_device *dev,
11928 bool force_restore)
11929{
11930 struct drm_i915_private *dev_priv = dev->dev_private;
11931 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011932 struct intel_crtc *crtc;
11933 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020011934 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011935
11936 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011937
Jesse Barnesbabea612013-06-26 18:57:38 +030011938 /*
11939 * Now that we have the config, copy it to each CRTC struct
11940 * Note that this could go away if we move to using crtc_config
11941 * checking everywhere.
11942 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011943 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020011944 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080011945 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030011946 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11947 crtc->base.base.id);
11948 drm_mode_debug_printmodeline(&crtc->base.mode);
11949 }
11950 }
11951
Daniel Vetter24929352012-07-02 20:28:59 +020011952 /* HW state is read out, now we need to sanitize this mess. */
11953 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11954 base.head) {
11955 intel_sanitize_encoder(encoder);
11956 }
11957
11958 for_each_pipe(pipe) {
11959 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11960 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011961 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020011962 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011963
Daniel Vetter35c95372013-07-17 06:55:04 +020011964 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11965 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11966
11967 if (!pll->on || pll->active)
11968 continue;
11969
11970 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11971
11972 pll->disable(dev_priv, pll);
11973 pll->on = false;
11974 }
11975
Ville Syrjälä96f90c52013-12-05 15:51:38 +020011976 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030011977 ilk_wm_get_hw_state(dev);
11978
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011979 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030011980 i915_redisable_vga(dev);
11981
Daniel Vetterf30da182013-04-11 20:22:50 +020011982 /*
11983 * We need to use raw interfaces for restoring state to avoid
11984 * checking (bogus) intermediate states.
11985 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011986 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070011987 struct drm_crtc *crtc =
11988 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020011989
11990 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070011991 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011992 }
11993 } else {
11994 intel_modeset_update_staged_output_state(dev);
11995 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011996
11997 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010011998}
11999
12000void intel_modeset_gem_init(struct drm_device *dev)
12001{
Jesse Barnes484b41d2014-03-07 08:57:55 -080012002 struct drm_crtc *c;
12003 struct intel_framebuffer *fb;
12004
Imre Deakae484342014-03-31 15:10:44 +030012005 mutex_lock(&dev->struct_mutex);
12006 intel_init_gt_powersave(dev);
12007 mutex_unlock(&dev->struct_mutex);
12008
Chris Wilson1833b132012-05-09 11:56:28 +010012009 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020012010
12011 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080012012
12013 /*
12014 * Make sure any fbs we allocated at startup are properly
12015 * pinned & fenced. When we do the allocation it's too early
12016 * for this.
12017 */
12018 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010012019 for_each_crtc(dev, c) {
Dave Airlie66e514c2014-04-03 07:51:54 +100012020 if (!c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -080012021 continue;
12022
Dave Airlie66e514c2014-04-03 07:51:54 +100012023 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -080012024 if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
12025 DRM_ERROR("failed to pin boot fb on pipe %d\n",
12026 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100012027 drm_framebuffer_unreference(c->primary->fb);
12028 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080012029 }
12030 }
12031 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012032}
12033
Imre Deak4932e2c2014-02-11 17:12:48 +020012034void intel_connector_unregister(struct intel_connector *intel_connector)
12035{
12036 struct drm_connector *connector = &intel_connector->base;
12037
12038 intel_panel_destroy_backlight(connector);
12039 drm_sysfs_connector_remove(connector);
12040}
12041
Jesse Barnes79e53942008-11-07 14:24:08 -080012042void intel_modeset_cleanup(struct drm_device *dev)
12043{
Jesse Barnes652c3932009-08-17 13:31:43 -070012044 struct drm_i915_private *dev_priv = dev->dev_private;
12045 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030012046 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070012047
Daniel Vetterfd0c0642013-04-24 11:13:35 +020012048 /*
12049 * Interrupts and polling as the first thing to avoid creating havoc.
12050 * Too much stuff here (turning of rps, connectors, ...) would
12051 * experience fancy races otherwise.
12052 */
12053 drm_irq_uninstall(dev);
12054 cancel_work_sync(&dev_priv->hotplug_work);
12055 /*
12056 * Due to the hpd irq storm handling the hotplug work can re-arm the
12057 * poll handlers. Hence disable polling after hpd handling is shut down.
12058 */
Keith Packardf87ea762010-10-03 19:36:26 -070012059 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020012060
Jesse Barnes652c3932009-08-17 13:31:43 -070012061 mutex_lock(&dev->struct_mutex);
12062
Jesse Barnes723bfd72010-10-07 16:01:13 -070012063 intel_unregister_dsm_handler();
12064
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010012065 for_each_crtc(dev, crtc) {
Jesse Barnes652c3932009-08-17 13:31:43 -070012066 /* Skip inactive CRTCs */
Matt Roperf4510a22014-04-01 15:22:40 -070012067 if (!crtc->primary->fb)
Jesse Barnes652c3932009-08-17 13:31:43 -070012068 continue;
12069
Daniel Vetter3dec0092010-08-20 21:40:52 +020012070 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070012071 }
12072
Chris Wilson973d04f2011-07-08 12:22:37 +010012073 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070012074
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012075 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000012076
Daniel Vetter930ebb42012-06-29 23:32:16 +020012077 ironlake_teardown_rc6(dev);
12078
Kristian Høgsberg69341a52009-11-11 12:19:17 -050012079 mutex_unlock(&dev->struct_mutex);
12080
Chris Wilson1630fe72011-07-08 12:22:42 +010012081 /* flush any delayed tasks or pending work */
12082 flush_scheduled_work();
12083
Jani Nikuladb31af1d2013-11-08 16:48:53 +020012084 /* destroy the backlight and sysfs files before encoders/connectors */
12085 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020012086 struct intel_connector *intel_connector;
12087
12088 intel_connector = to_intel_connector(connector);
12089 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020012090 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030012091
Jesse Barnes79e53942008-11-07 14:24:08 -080012092 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010012093
12094 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030012095
12096 mutex_lock(&dev->struct_mutex);
12097 intel_cleanup_gt_powersave(dev);
12098 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012099}
12100
Dave Airlie28d52042009-09-21 14:33:58 +100012101/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080012102 * Return which encoder is currently attached for connector.
12103 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010012104struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080012105{
Chris Wilsondf0e9242010-09-09 16:20:55 +010012106 return &intel_attached_encoder(connector)->base;
12107}
Jesse Barnes79e53942008-11-07 14:24:08 -080012108
Chris Wilsondf0e9242010-09-09 16:20:55 +010012109void intel_connector_attach_encoder(struct intel_connector *connector,
12110 struct intel_encoder *encoder)
12111{
12112 connector->encoder = encoder;
12113 drm_mode_connector_attach_encoder(&connector->base,
12114 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080012115}
Dave Airlie28d52042009-09-21 14:33:58 +100012116
12117/*
12118 * set vga decode state - true == enable VGA decode
12119 */
12120int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
12121{
12122 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000012123 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100012124 u16 gmch_ctrl;
12125
Chris Wilson75fa0412014-02-07 18:37:02 -020012126 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
12127 DRM_ERROR("failed to read control word\n");
12128 return -EIO;
12129 }
12130
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020012131 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
12132 return 0;
12133
Dave Airlie28d52042009-09-21 14:33:58 +100012134 if (state)
12135 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
12136 else
12137 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020012138
12139 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
12140 DRM_ERROR("failed to write control word\n");
12141 return -EIO;
12142 }
12143
Dave Airlie28d52042009-09-21 14:33:58 +100012144 return 0;
12145}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012146
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012147struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012148
12149 u32 power_well_driver;
12150
Chris Wilson63b66e52013-08-08 15:12:06 +020012151 int num_transcoders;
12152
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012153 struct intel_cursor_error_state {
12154 u32 control;
12155 u32 position;
12156 u32 base;
12157 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010012158 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012159
12160 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020012161 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012162 u32 source;
Imre Deakf301b1e12014-04-18 15:55:04 +030012163 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010012164 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012165
12166 struct intel_plane_error_state {
12167 u32 control;
12168 u32 stride;
12169 u32 size;
12170 u32 pos;
12171 u32 addr;
12172 u32 surface;
12173 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010012174 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020012175
12176 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020012177 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020012178 enum transcoder cpu_transcoder;
12179
12180 u32 conf;
12181
12182 u32 htotal;
12183 u32 hblank;
12184 u32 hsync;
12185 u32 vtotal;
12186 u32 vblank;
12187 u32 vsync;
12188 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012189};
12190
12191struct intel_display_error_state *
12192intel_display_capture_error_state(struct drm_device *dev)
12193{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012194 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012195 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020012196 int transcoders[] = {
12197 TRANSCODER_A,
12198 TRANSCODER_B,
12199 TRANSCODER_C,
12200 TRANSCODER_EDP,
12201 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012202 int i;
12203
Chris Wilson63b66e52013-08-08 15:12:06 +020012204 if (INTEL_INFO(dev)->num_pipes == 0)
12205 return NULL;
12206
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020012207 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012208 if (error == NULL)
12209 return NULL;
12210
Imre Deak190be112013-11-25 17:15:31 +020012211 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012212 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
12213
Damien Lespiau52331302012-08-15 19:23:25 +010012214 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020012215 error->pipe[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020012216 intel_display_power_enabled_sw(dev_priv,
12217 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020012218 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020012219 continue;
12220
Paulo Zanonia18c4c32013-03-06 20:03:12 -030012221 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
12222 error->cursor[i].control = I915_READ(CURCNTR(i));
12223 error->cursor[i].position = I915_READ(CURPOS(i));
12224 error->cursor[i].base = I915_READ(CURBASE(i));
12225 } else {
12226 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
12227 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
12228 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
12229 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012230
12231 error->plane[i].control = I915_READ(DSPCNTR(i));
12232 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012233 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030012234 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012235 error->plane[i].pos = I915_READ(DSPPOS(i));
12236 }
Paulo Zanonica291362013-03-06 20:03:14 -030012237 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
12238 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012239 if (INTEL_INFO(dev)->gen >= 4) {
12240 error->plane[i].surface = I915_READ(DSPSURF(i));
12241 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
12242 }
12243
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012244 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e12014-04-18 15:55:04 +030012245
12246 if (!HAS_PCH_SPLIT(dev))
12247 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020012248 }
12249
12250 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
12251 if (HAS_DDI(dev_priv->dev))
12252 error->num_transcoders++; /* Account for eDP. */
12253
12254 for (i = 0; i < error->num_transcoders; i++) {
12255 enum transcoder cpu_transcoder = transcoders[i];
12256
Imre Deakddf9c532013-11-27 22:02:02 +020012257 error->transcoder[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020012258 intel_display_power_enabled_sw(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020012259 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020012260 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020012261 continue;
12262
Chris Wilson63b66e52013-08-08 15:12:06 +020012263 error->transcoder[i].cpu_transcoder = cpu_transcoder;
12264
12265 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
12266 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
12267 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
12268 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
12269 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
12270 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
12271 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012272 }
12273
12274 return error;
12275}
12276
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012277#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
12278
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012279void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012280intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012281 struct drm_device *dev,
12282 struct intel_display_error_state *error)
12283{
12284 int i;
12285
Chris Wilson63b66e52013-08-08 15:12:06 +020012286 if (!error)
12287 return;
12288
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012289 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020012290 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012291 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012292 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010012293 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012294 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020012295 err_printf(m, " Power: %s\n",
12296 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012297 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e12014-04-18 15:55:04 +030012298 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012299
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012300 err_printf(m, "Plane [%d]:\n", i);
12301 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
12302 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012303 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012304 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
12305 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012306 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030012307 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012308 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012309 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012310 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
12311 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012312 }
12313
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012314 err_printf(m, "Cursor [%d]:\n", i);
12315 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
12316 err_printf(m, " POS: %08x\n", error->cursor[i].position);
12317 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012318 }
Chris Wilson63b66e52013-08-08 15:12:06 +020012319
12320 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010012321 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020012322 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020012323 err_printf(m, " Power: %s\n",
12324 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020012325 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
12326 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
12327 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
12328 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
12329 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
12330 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
12331 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
12332 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012333}